ehcivar.h revision 1.42.14.12 1 1.42.14.12 skrll /* $NetBSD: ehcivar.h,v 1.42.14.12 2015/03/19 17:26:42 skrll Exp $ */
2 1.1 augustss
3 1.1 augustss /*
4 1.4 augustss * Copyright (c) 2001 The NetBSD Foundation, Inc.
5 1.1 augustss * All rights reserved.
6 1.1 augustss *
7 1.1 augustss * This code is derived from software contributed to The NetBSD Foundation
8 1.1 augustss * by Lennart Augustsson (lennart (at) augustsson.net).
9 1.1 augustss *
10 1.1 augustss * Redistribution and use in source and binary forms, with or without
11 1.1 augustss * modification, are permitted provided that the following conditions
12 1.1 augustss * are met:
13 1.1 augustss * 1. Redistributions of source code must retain the above copyright
14 1.1 augustss * notice, this list of conditions and the following disclaimer.
15 1.1 augustss * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 augustss * notice, this list of conditions and the following disclaimer in the
17 1.1 augustss * documentation and/or other materials provided with the distribution.
18 1.1 augustss *
19 1.1 augustss * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 augustss * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 augustss * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 augustss * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 augustss * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 augustss * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 augustss * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 augustss * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 augustss * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 augustss * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 augustss * POSSIBILITY OF SUCH DAMAGE.
30 1.1 augustss */
31 1.1 augustss
32 1.41 christos #ifndef _EHCIVAR_H_
33 1.41 christos #define _EHCIVAR_H_
34 1.41 christos
35 1.41 christos #include <sys/pool.h>
36 1.41 christos
37 1.7 augustss typedef struct ehci_soft_qtd {
38 1.7 augustss ehci_qtd_t qtd;
39 1.7 augustss struct ehci_soft_qtd *nextqtd; /* mirrors nextqtd in TD */
40 1.7 augustss ehci_physaddr_t physaddr;
41 1.31 bouyer usb_dma_t dma; /* qTD's DMA infos */
42 1.31 bouyer int offs; /* qTD's offset in usb_dma_t */
43 1.42.14.12 skrll struct usbd_xfer *xfer;
44 1.7 augustss LIST_ENTRY(ehci_soft_qtd) hnext;
45 1.42.14.1 skrll uint16_t len;
46 1.7 augustss } ehci_soft_qtd_t;
47 1.42 matt #define EHCI_SQTD_ALIGN MAX(EHCI_QTD_ALIGN, CACHE_LINE_SIZE)
48 1.42.14.8 skrll #define EHCI_SQTD_SIZE ((sizeof(struct ehci_soft_qtd) + EHCI_SQTD_ALIGN - 1) & -EHCI_SQTD_ALIGN)
49 1.7 augustss #define EHCI_SQTD_CHUNK (EHCI_PAGE_SIZE / EHCI_SQTD_SIZE)
50 1.7 augustss
51 1.7 augustss typedef struct ehci_soft_qh {
52 1.7 augustss ehci_qh_t qh;
53 1.7 augustss struct ehci_soft_qh *next;
54 1.9 augustss struct ehci_soft_qtd *sqtd;
55 1.7 augustss ehci_physaddr_t physaddr;
56 1.31 bouyer usb_dma_t dma; /* QH's DMA infos */
57 1.31 bouyer int offs; /* QH's offset in usb_dma_t */
58 1.15 augustss int islot;
59 1.7 augustss } ehci_soft_qh_t;
60 1.42.14.8 skrll #define EHCI_SQH_SIZE ((sizeof(struct ehci_soft_qh) + EHCI_QH_ALIGN - 1) / EHCI_QH_ALIGN * EHCI_QH_ALIGN)
61 1.7 augustss #define EHCI_SQH_CHUNK (EHCI_PAGE_SIZE / EHCI_SQH_SIZE)
62 1.7 augustss
63 1.32 jmcneill typedef struct ehci_soft_itd {
64 1.42.14.2 skrll union {
65 1.42.14.2 skrll ehci_itd_t itd;
66 1.42.14.2 skrll ehci_sitd_t sitd;
67 1.42.14.2 skrll };
68 1.32 jmcneill union {
69 1.32 jmcneill struct {
70 1.42.14.9 skrll /* soft_itds links in a periodic frame */
71 1.32 jmcneill struct ehci_soft_itd *next;
72 1.32 jmcneill struct ehci_soft_itd *prev;
73 1.32 jmcneill } frame_list;
74 1.32 jmcneill /* circular list of free itds */
75 1.32 jmcneill LIST_ENTRY(ehci_soft_itd) free_list;
76 1.32 jmcneill } u;
77 1.32 jmcneill struct ehci_soft_itd *xfer_next; /* Next soft_itd in xfer */
78 1.32 jmcneill ehci_physaddr_t physaddr;
79 1.32 jmcneill usb_dma_t dma;
80 1.32 jmcneill int offs;
81 1.32 jmcneill int slot;
82 1.32 jmcneill struct timeval t; /* store free time */
83 1.32 jmcneill } ehci_soft_itd_t;
84 1.32 jmcneill #define EHCI_ITD_SIZE ((sizeof(struct ehci_soft_itd) + EHCI_QH_ALIGN - 1) / EHCI_ITD_ALIGN * EHCI_ITD_ALIGN)
85 1.32 jmcneill #define EHCI_ITD_CHUNK (EHCI_PAGE_SIZE / EHCI_ITD_SIZE)
86 1.32 jmcneill
87 1.42.14.2 skrll #define ehci_soft_sitd_t ehci_soft_itd_t
88 1.42.14.2 skrll #define ehci_soft_sitd ehci_soft_itd
89 1.42.14.2 skrll #define sc_softsitds sc_softitds
90 1.42.14.2 skrll #define EHCI_SITD_SIZE ((sizeof(struct ehci_soft_sitd) + EHCI_QH_ALIGN - 1) / EHCI_SITD_ALIGN * EHCI_SITD_ALIGN)
91 1.42.14.2 skrll #define EHCI_SITD_CHUNK (EHCI_PAGE_SIZE / EHCI_SITD_SIZE)
92 1.42.14.2 skrll
93 1.11 augustss struct ehci_xfer {
94 1.42.14.7 skrll struct usbd_xfer ex_xfer;
95 1.42.14.7 skrll struct usb_task ex_aborttask;
96 1.42.14.7 skrll TAILQ_ENTRY(ehci_xfer) ex_next; /* list of active xfers */
97 1.42.14.6 skrll union {
98 1.42.14.6 skrll /* ctrl/bulk/intr */
99 1.42.14.6 skrll struct {
100 1.42.14.7 skrll ehci_soft_qtd_t *ex_sqtdstart;
101 1.42.14.7 skrll ehci_soft_qtd_t *ex_sqtdend;
102 1.42.14.6 skrll };
103 1.42.14.6 skrll /* isoc */
104 1.42.14.6 skrll struct {
105 1.42.14.7 skrll ehci_soft_itd_t *ex_itdstart;
106 1.42.14.7 skrll ehci_soft_itd_t *ex_itdend;
107 1.42.14.6 skrll };
108 1.42.14.6 skrll /* split isoc */
109 1.42.14.6 skrll struct {
110 1.42.14.7 skrll ehci_soft_sitd_t *ex_sitdstart;
111 1.42.14.7 skrll ehci_soft_sitd_t *ex_sitdend;
112 1.42.14.6 skrll };
113 1.42.14.6 skrll };
114 1.42.14.10 skrll bool ex_isdone; /* used only when DIAGNOSTIC is defined */
115 1.11 augustss };
116 1.11 augustss #define EXFER(xfer) ((struct ehci_xfer *)(xfer))
117 1.11 augustss
118 1.15 augustss /* Information about an entry in the interrupt list. */
119 1.15 augustss struct ehci_soft_islot {
120 1.15 augustss ehci_soft_qh_t *sqh; /* Queue Head. */
121 1.15 augustss };
122 1.15 augustss
123 1.15 augustss #define EHCI_FRAMELIST_MAXCOUNT 1024
124 1.15 augustss #define EHCI_IPOLLRATES 8 /* Poll rates (1ms, 2, 4, 8 .. 128) */
125 1.15 augustss #define EHCI_INTRQHS ((1 << EHCI_IPOLLRATES) - 1)
126 1.18 augustss #define EHCI_MAX_POLLRATE (1 << (EHCI_IPOLLRATES - 1))
127 1.15 augustss #define EHCI_IQHIDX(lev, pos) \
128 1.15 augustss ((((pos) & ((1 << (lev)) - 1)) | (1 << (lev))) - 1)
129 1.15 augustss #define EHCI_ILEV_IVAL(lev) (1 << (lev))
130 1.15 augustss
131 1.7 augustss
132 1.7 augustss #define EHCI_HASH_SIZE 128
133 1.3 augustss #define EHCI_COMPANION_MAX 8
134 1.7 augustss
135 1.32 jmcneill #define EHCI_FREE_LIST_INTERVAL 100
136 1.32 jmcneill
137 1.1 augustss typedef struct ehci_softc {
138 1.29 drochner device_t sc_dev;
139 1.40 mrg kmutex_t sc_lock;
140 1.40 mrg kmutex_t sc_intr_lock;
141 1.40 mrg kcondvar_t sc_doorbell;
142 1.40 mrg void *sc_doorbell_si;
143 1.40 mrg void *sc_pcd_si;
144 1.29 drochner struct usbd_bus sc_bus;
145 1.1 augustss bus_space_tag_t iot;
146 1.1 augustss bus_space_handle_t ioh;
147 1.1 augustss bus_size_t sc_size;
148 1.2 augustss u_int sc_offs; /* offset to operational regs */
149 1.23 xtraeme int sc_flags; /* misc flags */
150 1.23 xtraeme #define EHCIF_DROPPED_INTR_WORKAROUND 0x01
151 1.38 matt #define EHCIF_ETTF 0x02 /* Emb. Transaction Translater func. */
152 1.1 augustss
153 1.19 augustss char sc_vendor[32]; /* vendor string for root hub */
154 1.1 augustss int sc_id_vendor; /* vendor ID for root hub */
155 1.1 augustss
156 1.42.14.1 skrll uint32_t sc_cmd; /* shadow of cmd reg during suspend */
157 1.1 augustss
158 1.3 augustss u_int sc_ncomp;
159 1.5 augustss u_int sc_npcomp;
160 1.29 drochner device_t sc_comps[EHCI_COMPANION_MAX];
161 1.3 augustss
162 1.3 augustss usb_dma_t sc_fldma;
163 1.15 augustss ehci_link_t *sc_flist;
164 1.3 augustss u_int sc_flsize;
165 1.15 augustss u_int sc_rand; /* XXX need proper intr scheduling */
166 1.15 augustss
167 1.15 augustss struct ehci_soft_islot sc_islots[EHCI_INTRQHS];
168 1.3 augustss
169 1.42.14.11 skrll /*
170 1.42.14.11 skrll * an array matching sc_flist, but with software pointers,
171 1.32 jmcneill * not hardware address pointers
172 1.32 jmcneill */
173 1.32 jmcneill struct ehci_soft_itd **sc_softitds;
174 1.32 jmcneill
175 1.33 jmcneill TAILQ_HEAD(, ehci_xfer) sc_intrhead;
176 1.11 augustss
177 1.7 augustss ehci_soft_qh_t *sc_freeqhs;
178 1.7 augustss ehci_soft_qtd_t *sc_freeqtds;
179 1.32 jmcneill LIST_HEAD(sc_freeitds, ehci_soft_itd) sc_freeitds;
180 1.42.14.2 skrll LIST_HEAD(sc_freesitds, ehci_soft_sitd) sc_freesitds;
181 1.7 augustss
182 1.4 augustss int sc_noport;
183 1.42.14.1 skrll uint8_t sc_hasppc; /* has Port Power Control */
184 1.42.14.12 skrll struct usbd_xfer *sc_intrxfer;
185 1.21 augustss char sc_isreset[EHCI_MAX_PORTS];
186 1.12 augustss char sc_softwake;
187 1.40 mrg kcondvar_t sc_softwake_cv;
188 1.5 augustss
189 1.42.14.1 skrll uint32_t sc_eintrs;
190 1.9 augustss ehci_soft_qh_t *sc_async_head;
191 1.4 augustss
192 1.41 christos pool_cache_t sc_xferpool; /* free xfer pool */
193 1.8 augustss
194 1.34 dyoung struct callout sc_tmo_intrlist;
195 1.4 augustss
196 1.34 dyoung device_t sc_child; /* /dev/usb# device */
197 1.4 augustss char sc_dying;
198 1.37 kiyohara
199 1.37 kiyohara void (*sc_vendor_init)(struct ehci_softc *);
200 1.37 kiyohara int (*sc_vendor_port_status)(struct ehci_softc *, uint32_t, int);
201 1.1 augustss } ehci_softc_t;
202 1.2 augustss
203 1.3 augustss #define EREAD1(sc, a) bus_space_read_1((sc)->iot, (sc)->ioh, (a))
204 1.3 augustss #define EREAD2(sc, a) bus_space_read_2((sc)->iot, (sc)->ioh, (a))
205 1.3 augustss #define EREAD4(sc, a) bus_space_read_4((sc)->iot, (sc)->ioh, (a))
206 1.3 augustss #define EWRITE1(sc, a, x) bus_space_write_1((sc)->iot, (sc)->ioh, (a), (x))
207 1.3 augustss #define EWRITE2(sc, a, x) bus_space_write_2((sc)->iot, (sc)->ioh, (a), (x))
208 1.3 augustss #define EWRITE4(sc, a, x) bus_space_write_4((sc)->iot, (sc)->ioh, (a), (x))
209 1.2 augustss #define EOREAD1(sc, a) bus_space_read_1((sc)->iot, (sc)->ioh, (sc)->sc_offs+(a))
210 1.2 augustss #define EOREAD2(sc, a) bus_space_read_2((sc)->iot, (sc)->ioh, (sc)->sc_offs+(a))
211 1.2 augustss #define EOREAD4(sc, a) bus_space_read_4((sc)->iot, (sc)->ioh, (sc)->sc_offs+(a))
212 1.2 augustss #define EOWRITE1(sc, a, x) bus_space_write_1((sc)->iot, (sc)->ioh, (sc)->sc_offs+(a), (x))
213 1.2 augustss #define EOWRITE2(sc, a, x) bus_space_write_2((sc)->iot, (sc)->ioh, (sc)->sc_offs+(a), (x))
214 1.2 augustss #define EOWRITE4(sc, a, x) bus_space_write_4((sc)->iot, (sc)->ioh, (sc)->sc_offs+(a), (x))
215 1.1 augustss
216 1.42.14.5 skrll int ehci_init(ehci_softc_t *);
217 1.1 augustss int ehci_intr(void *);
218 1.1 augustss int ehci_detach(ehci_softc_t *, int);
219 1.27 dyoung int ehci_activate(device_t, enum devact);
220 1.27 dyoung void ehci_childdet(device_t, device_t);
221 1.36 dyoung bool ehci_suspend(device_t, const pmf_qual_t *);
222 1.36 dyoung bool ehci_resume(device_t, const pmf_qual_t *);
223 1.28 dyoung bool ehci_shutdown(device_t, int);
224 1.41 christos
225 1.41 christos #endif /* _EHCIVAR_H_ */
226