Home | History | Annotate | Line # | Download | only in usb
ehcivar.h revision 1.42.14.20
      1 /*	$NetBSD: ehcivar.h,v 1.42.14.20 2015/10/24 10:37:22 skrll Exp $ */
      2 
      3 /*
      4  * Copyright (c) 2001 The NetBSD Foundation, Inc.
      5  * All rights reserved.
      6  *
      7  * This code is derived from software contributed to The NetBSD Foundation
      8  * by Lennart Augustsson (lennart (at) augustsson.net).
      9  *
     10  * Redistribution and use in source and binary forms, with or without
     11  * modification, are permitted provided that the following conditions
     12  * are met:
     13  * 1. Redistributions of source code must retain the above copyright
     14  *    notice, this list of conditions and the following disclaimer.
     15  * 2. Redistributions in binary form must reproduce the above copyright
     16  *    notice, this list of conditions and the following disclaimer in the
     17  *    documentation and/or other materials provided with the distribution.
     18  *
     19  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29  * POSSIBILITY OF SUCH DAMAGE.
     30  */
     31 
     32 #ifndef _EHCIVAR_H_
     33 #define _EHCIVAR_H_
     34 
     35 #include <sys/pool.h>
     36 
     37 typedef struct ehci_soft_qtd {
     38 	ehci_qtd_t qtd;
     39 	struct ehci_soft_qtd *nextqtd;	/* mirrors nextqtd in TD */
     40 	ehci_physaddr_t physaddr;	/* qTD's physical address */
     41 	usb_dma_t dma;			/* qTD's DMA infos */
     42 	int offs;			/* qTD's offset in usb_dma_t */
     43 	struct usbd_xfer *xfer;		/* xfer back pointer */
     44 	uint16_t len;
     45 } ehci_soft_qtd_t;
     46 #define EHCI_SQTD_ALIGN	MAX(EHCI_QTD_ALIGN, CACHE_LINE_SIZE)
     47 #define EHCI_SQTD_SIZE ((sizeof(struct ehci_soft_qtd) + EHCI_SQTD_ALIGN - 1) & -EHCI_SQTD_ALIGN)
     48 #define EHCI_SQTD_CHUNK (EHCI_PAGE_SIZE / EHCI_SQTD_SIZE)
     49 
     50 typedef struct ehci_soft_qh {
     51 	ehci_qh_t qh;
     52 	struct ehci_soft_qh *next;
     53 	struct ehci_soft_qtd *sqtd;
     54 	ehci_physaddr_t physaddr;
     55 	usb_dma_t dma;			/* QH's DMA infos */
     56 	int offs;			/* QH's offset in usb_dma_t */
     57 	int islot;
     58 } ehci_soft_qh_t;
     59 #define EHCI_SQH_SIZE ((sizeof(struct ehci_soft_qh) + EHCI_QH_ALIGN - 1) / EHCI_QH_ALIGN * EHCI_QH_ALIGN)
     60 #define EHCI_SQH_CHUNK (EHCI_PAGE_SIZE / EHCI_SQH_SIZE)
     61 
     62 typedef struct ehci_soft_itd {
     63 	union {
     64 		ehci_itd_t itd;
     65 		ehci_sitd_t sitd;
     66 	};
     67 	union {
     68 		struct {
     69 			/* soft_itds links in a periodic frame */
     70 			struct ehci_soft_itd *next;
     71 			struct ehci_soft_itd *prev;
     72 		} frame_list;
     73 		/* circular list of free itds */
     74 		LIST_ENTRY(ehci_soft_itd) free_list;
     75 	};
     76 	struct ehci_soft_itd *xfer_next; /* Next soft_itd in xfer */
     77 	ehci_physaddr_t physaddr;
     78 	usb_dma_t dma;
     79 	int offs;
     80 	int slot;
     81 	struct timeval t; /* store free time */
     82 } ehci_soft_itd_t;
     83 #define EHCI_ITD_SIZE ((sizeof(struct ehci_soft_itd) + EHCI_QH_ALIGN - 1) / EHCI_ITD_ALIGN * EHCI_ITD_ALIGN)
     84 #define EHCI_ITD_CHUNK (EHCI_PAGE_SIZE / EHCI_ITD_SIZE)
     85 
     86 #define ehci_soft_sitd_t ehci_soft_itd_t
     87 #define ehci_soft_sitd ehci_soft_itd
     88 #define sc_softsitds sc_softitds
     89 #define EHCI_SITD_SIZE ((sizeof(struct ehci_soft_sitd) + EHCI_QH_ALIGN - 1) / EHCI_SITD_ALIGN * EHCI_SITD_ALIGN)
     90 #define EHCI_SITD_CHUNK (EHCI_PAGE_SIZE / EHCI_SITD_SIZE)
     91 
     92 struct ehci_xfer {
     93 	struct usbd_xfer ex_xfer;
     94 	struct usb_task	ex_aborttask;
     95 	TAILQ_ENTRY(ehci_xfer) ex_next; /* list of active xfers */
     96 	union {
     97 		/* ctrl/bulk/intr */
     98 		struct {
     99 			ehci_soft_qtd_t *ex_sqtdstart;
    100 			ehci_soft_qtd_t *ex_sqtdend;
    101 		};
    102 		/* isoc */
    103 		struct {
    104 			ehci_soft_itd_t *ex_itdstart;
    105 			ehci_soft_itd_t *ex_itdend;
    106 		};
    107 		/* split (aka fs) isoc */
    108 		struct {
    109 			ehci_soft_sitd_t *ex_sitdstart;
    110 			ehci_soft_sitd_t *ex_sitdend;
    111 		};
    112 	};
    113 	bool ex_isdone;	/* used only when DIAGNOSTIC is defined */
    114 };
    115 
    116 #define EHCI_BUS2SC(bus)	((bus)->ub_hcpriv)
    117 #define EHCI_PIPE2SC(pipe)	EHCI_BUS2SC((pipe)->up_dev->ud_bus)
    118 #define EHCI_XFER2SC(xfer)	EHCI_BUS2SC((xfer)->ux_bus)
    119 #define EHCI_EPIPE2SC(epipe)	EHCI_BUS2SC((epipe)->pipe.up_dev->ud_bus)
    120 
    121 #define EHCI_XFER2EXFER(xfer)	((struct ehci_xfer *)(xfer))
    122 
    123 #define EHCI_XFER2EPIPE(xfer)	((struct ehci_pipe *)((xfer)->ux_pipe))
    124 #define EHCI_PIPE2EPIPE(pipe)	((struct ehci_pipe *)(pipe))
    125 
    126 /* Information about an entry in the interrupt list. */
    127 struct ehci_soft_islot {
    128 	ehci_soft_qh_t *sqh;	/* Queue Head. */
    129 };
    130 
    131 #define EHCI_FRAMELIST_MAXCOUNT	1024
    132 #define EHCI_IPOLLRATES		8 /* Poll rates (1ms, 2, 4, 8 .. 128) */
    133 #define EHCI_INTRQHS		((1 << EHCI_IPOLLRATES) - 1)
    134 #define EHCI_MAX_POLLRATE	(1 << (EHCI_IPOLLRATES - 1))
    135 #define EHCI_IQHIDX(lev, pos) \
    136 	((((pos) & ((1 << (lev)) - 1)) | (1 << (lev))) - 1)
    137 #define EHCI_ILEV_IVAL(lev)	(1 << (lev))
    138 
    139 
    140 #define EHCI_HASH_SIZE 128
    141 #define EHCI_COMPANION_MAX 8
    142 
    143 #define EHCI_FREE_LIST_INTERVAL 100
    144 
    145 typedef struct ehci_softc {
    146 	device_t sc_dev;
    147 	kmutex_t sc_lock;
    148 	kmutex_t sc_intr_lock;
    149 	kcondvar_t sc_doorbell;
    150 	void *sc_doorbell_si;
    151 	void *sc_pcd_si;
    152 	struct usbd_bus sc_bus;
    153 	bus_space_tag_t iot;
    154 	bus_space_handle_t ioh;
    155 	bus_size_t sc_size;
    156 	u_int sc_offs;			/* offset to operational regs */
    157 	int sc_flags;			/* misc flags */
    158 #define EHCIF_DROPPED_INTR_WORKAROUND	0x01
    159 #define EHCIF_ETTF			0x02 /* Emb. Transaction Translater func. */
    160 
    161 	char sc_vendor[32];		/* vendor string for root hub */
    162 	int sc_id_vendor;		/* vendor ID for root hub */
    163 
    164 	uint32_t sc_cmd;		/* shadow of cmd reg during suspend */
    165 
    166 	u_int sc_ncomp;
    167 	u_int sc_npcomp;
    168 	device_t sc_comps[EHCI_COMPANION_MAX];
    169 
    170 	usb_dma_t sc_fldma;
    171 	ehci_link_t *sc_flist;
    172 	u_int sc_flsize;
    173 	u_int sc_rand;			/* XXX need proper intr scheduling */
    174 
    175 	struct ehci_soft_islot sc_islots[EHCI_INTRQHS];
    176 
    177 	/*
    178 	 * an array matching sc_flist, but with software pointers,
    179 	 * not hardware address pointers
    180 	 */
    181 	struct ehci_soft_itd **sc_softitds;
    182 
    183 	TAILQ_HEAD(, ehci_xfer) sc_intrhead;
    184 
    185 	ehci_soft_qh_t *sc_freeqhs;
    186 	ehci_soft_qtd_t *sc_freeqtds;
    187 	LIST_HEAD(sc_freeitds, ehci_soft_itd) sc_freeitds;
    188 	LIST_HEAD(sc_freesitds, ehci_soft_sitd) sc_freesitds;
    189 
    190 	int sc_noport;
    191 	uint8_t sc_hasppc;		/* has Port Power Control */
    192 	struct usbd_xfer *sc_intrxfer;
    193 	char sc_isreset[EHCI_MAX_PORTS];
    194 	char sc_softwake;
    195 	kcondvar_t sc_softwake_cv;
    196 
    197 	uint32_t sc_eintrs;
    198 	ehci_soft_qh_t *sc_async_head;
    199 
    200 	pool_cache_t sc_xferpool;	/* free xfer pool */
    201 
    202 	struct callout sc_tmo_intrlist;
    203 
    204 	device_t sc_child; /* /dev/usb# device */
    205 	char sc_dying;
    206 
    207 	void (*sc_vendor_init)(struct ehci_softc *);
    208 	int (*sc_vendor_port_status)(struct ehci_softc *, uint32_t, int);
    209 } ehci_softc_t;
    210 
    211 #define EREAD1(sc, a) bus_space_read_1((sc)->iot, (sc)->ioh, (a))
    212 #define EREAD2(sc, a) bus_space_read_2((sc)->iot, (sc)->ioh, (a))
    213 #define EREAD4(sc, a) bus_space_read_4((sc)->iot, (sc)->ioh, (a))
    214 #define EWRITE1(sc, a, x) bus_space_write_1((sc)->iot, (sc)->ioh, (a), (x))
    215 #define EWRITE2(sc, a, x) bus_space_write_2((sc)->iot, (sc)->ioh, (a), (x))
    216 #define EWRITE4(sc, a, x) bus_space_write_4((sc)->iot, (sc)->ioh, (a), (x))
    217 #define EOREAD1(sc, a) bus_space_read_1((sc)->iot, (sc)->ioh, (sc)->sc_offs+(a))
    218 #define EOREAD2(sc, a) bus_space_read_2((sc)->iot, (sc)->ioh, (sc)->sc_offs+(a))
    219 #define EOREAD4(sc, a) bus_space_read_4((sc)->iot, (sc)->ioh, (sc)->sc_offs+(a))
    220 #define EOWRITE1(sc, a, x) bus_space_write_1((sc)->iot, (sc)->ioh, (sc)->sc_offs+(a), (x))
    221 #define EOWRITE2(sc, a, x) bus_space_write_2((sc)->iot, (sc)->ioh, (sc)->sc_offs+(a), (x))
    222 #define EOWRITE4(sc, a, x) bus_space_write_4((sc)->iot, (sc)->ioh, (sc)->sc_offs+(a), (x))
    223 
    224 int		ehci_init(ehci_softc_t *);
    225 int		ehci_intr(void *);
    226 int		ehci_detach(ehci_softc_t *, int);
    227 int		ehci_activate(device_t, enum devact);
    228 void		ehci_childdet(device_t, device_t);
    229 bool		ehci_suspend(device_t, const pmf_qual_t *);
    230 bool		ehci_resume(device_t, const pmf_qual_t *);
    231 bool		ehci_shutdown(device_t, int);
    232 
    233 #endif /* _EHCIVAR_H_ */
    234