1 1.151 riastrad /* $NetBSD: if_axe.c,v 1.151 2022/08/20 14:08:59 riastradh Exp $ */ 2 1.76 skrll /* $OpenBSD: if_axe.c,v 1.137 2016/04/13 11:03:37 mpi Exp $ */ 3 1.35 pgoyette 4 1.35 pgoyette /* 5 1.35 pgoyette * Copyright (c) 2005, 2006, 2007 Jonathan Gray <jsg (at) openbsd.org> 6 1.35 pgoyette * 7 1.35 pgoyette * Permission to use, copy, modify, and distribute this software for any 8 1.35 pgoyette * purpose with or without fee is hereby granted, provided that the above 9 1.35 pgoyette * copyright notice and this permission notice appear in all copies. 10 1.35 pgoyette * 11 1.35 pgoyette * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 12 1.35 pgoyette * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 13 1.35 pgoyette * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 14 1.35 pgoyette * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 15 1.35 pgoyette * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 16 1.35 pgoyette * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 17 1.35 pgoyette * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 18 1.35 pgoyette */ 19 1.1 augustss 20 1.1 augustss /* 21 1.1 augustss * Copyright (c) 1997, 1998, 1999, 2000-2003 22 1.1 augustss * Bill Paul <wpaul (at) windriver.com>. All rights reserved. 23 1.1 augustss * 24 1.1 augustss * Redistribution and use in source and binary forms, with or without 25 1.1 augustss * modification, are permitted provided that the following conditions 26 1.1 augustss * are met: 27 1.1 augustss * 1. Redistributions of source code must retain the above copyright 28 1.1 augustss * notice, this list of conditions and the following disclaimer. 29 1.1 augustss * 2. Redistributions in binary form must reproduce the above copyright 30 1.1 augustss * notice, this list of conditions and the following disclaimer in the 31 1.1 augustss * documentation and/or other materials provided with the distribution. 32 1.1 augustss * 3. All advertising materials mentioning features or use of this software 33 1.1 augustss * must display the following acknowledgement: 34 1.1 augustss * This product includes software developed by Bill Paul. 35 1.1 augustss * 4. Neither the name of the author nor the names of any co-contributors 36 1.1 augustss * may be used to endorse or promote products derived from this software 37 1.1 augustss * without specific prior written permission. 38 1.1 augustss * 39 1.1 augustss * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 40 1.1 augustss * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 41 1.1 augustss * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 42 1.1 augustss * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 43 1.1 augustss * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 44 1.1 augustss * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 45 1.1 augustss * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 46 1.1 augustss * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 47 1.1 augustss * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 48 1.1 augustss * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 49 1.1 augustss * THE POSSIBILITY OF SUCH DAMAGE. 50 1.1 augustss */ 51 1.1 augustss 52 1.1 augustss /* 53 1.76 skrll * ASIX Electronics AX88172/AX88178/AX88778 USB 2.0 ethernet driver. 54 1.76 skrll * Used in the LinkSys USB200M and various other adapters. 55 1.1 augustss * 56 1.1 augustss * Written by Bill Paul <wpaul (at) windriver.com> 57 1.1 augustss * Senior Engineer 58 1.1 augustss * Wind River Systems 59 1.1 augustss */ 60 1.1 augustss 61 1.1 augustss /* 62 1.1 augustss * The AX88172 provides USB ethernet supports at 10 and 100Mbps. 63 1.1 augustss * It uses an external PHY (reference designs use a RealTek chip), 64 1.1 augustss * and has a 64-bit multicast hash filter. There is some information 65 1.1 augustss * missing from the manual which one needs to know in order to make 66 1.1 augustss * the chip function: 67 1.1 augustss * 68 1.1 augustss * - You must set bit 7 in the RX control register, otherwise the 69 1.1 augustss * chip won't receive any packets. 70 1.1 augustss * - You must initialize all 3 IPG registers, or you won't be able 71 1.1 augustss * to send any packets. 72 1.1 augustss * 73 1.1 augustss * Note that this device appears to only support loading the station 74 1.76 skrll * address via autoload from the EEPROM (i.e. there's no way to manually 75 1.1 augustss * set it). 76 1.1 augustss * 77 1.1 augustss * (Adam Weinberger wanted me to name this driver if_gir.c.) 78 1.1 augustss */ 79 1.1 augustss 80 1.1 augustss /* 81 1.76 skrll * Ax88178 and Ax88772 support backported from the OpenBSD driver. 82 1.76 skrll * 2007/02/12, J.R. Oldroyd, fbsd (at) opal.com 83 1.76 skrll * 84 1.76 skrll * Manual here: 85 1.76 skrll * http://www.asix.com.tw/FrootAttach/datasheet/AX88178_datasheet_Rev10.pdf 86 1.76 skrll * http://www.asix.com.tw/FrootAttach/datasheet/AX88772_datasheet_Rev10.pdf 87 1.1 augustss */ 88 1.1 augustss 89 1.1 augustss #include <sys/cdefs.h> 90 1.151 riastrad __KERNEL_RCSID(0, "$NetBSD: if_axe.c,v 1.151 2022/08/20 14:08:59 riastradh Exp $"); 91 1.1 augustss 92 1.62 christos #ifdef _KERNEL_OPT 93 1.75 skrll #include "opt_usb.h" 94 1.81 msaitoh #include "opt_net_mpsafe.h" 95 1.1 augustss #endif 96 1.1 augustss 97 1.1 augustss #include <sys/param.h> 98 1.1 augustss 99 1.104 mrg #include <dev/usb/usbnet.h> 100 1.76 skrll #include <dev/usb/usbhist.h> 101 1.1 augustss #include <dev/usb/if_axereg.h> 102 1.1 augustss 103 1.99 mrg struct axe_type { 104 1.99 mrg struct usb_devno axe_dev; 105 1.99 mrg uint16_t axe_flags; 106 1.99 mrg }; 107 1.99 mrg 108 1.104 mrg struct axe_softc { 109 1.104 mrg struct usbnet axe_un; 110 1.99 mrg 111 1.108 mrg /* usbnet:un_flags values */ 112 1.99 mrg #define AX178 __BIT(0) /* AX88178 */ 113 1.99 mrg #define AX772 __BIT(1) /* AX88772 */ 114 1.99 mrg #define AX772A __BIT(2) /* AX88772A */ 115 1.99 mrg #define AX772B __BIT(3) /* AX88772B */ 116 1.99 mrg #define AXSTD_FRAME __BIT(12) 117 1.99 mrg #define AXCSUM_FRAME __BIT(13) 118 1.99 mrg 119 1.99 mrg uint8_t axe_ipgs[3]; 120 1.99 mrg uint8_t axe_phyaddrs[2]; 121 1.99 mrg uint16_t sc_pwrcfg; 122 1.99 mrg uint16_t sc_lenmask; 123 1.99 mrg 124 1.99 mrg }; 125 1.99 mrg 126 1.129 nisimura #define AXE_IS_178_FAMILY(un) \ 127 1.129 nisimura ((un)->un_flags & (AX178 | AX772 | AX772A | AX772B)) 128 1.99 mrg 129 1.129 nisimura #define AXE_IS_772(un) \ 130 1.108 mrg ((un)->un_flags & (AX772 | AX772A | AX772B)) 131 1.99 mrg 132 1.129 nisimura #define AXE_IS_172(un) (AXE_IS_178_FAMILY(un) == 0) 133 1.129 nisimura 134 1.99 mrg #define AX_RXCSUM \ 135 1.99 mrg (IFCAP_CSUM_IPv4_Rx | \ 136 1.99 mrg IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx | \ 137 1.99 mrg IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx) 138 1.99 mrg 139 1.99 mrg #define AX_TXCSUM \ 140 1.99 mrg (IFCAP_CSUM_IPv4_Tx | \ 141 1.99 mrg IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_UDPv4_Tx | \ 142 1.99 mrg IFCAP_CSUM_TCPv6_Tx | IFCAP_CSUM_UDPv6_Tx) 143 1.99 mrg 144 1.76 skrll /* 145 1.76 skrll * AXE_178_MAX_FRAME_BURST 146 1.76 skrll * max frame burst size for Ax88178 and Ax88772 147 1.76 skrll * 0 2048 bytes 148 1.76 skrll * 1 4096 bytes 149 1.76 skrll * 2 8192 bytes 150 1.76 skrll * 3 16384 bytes 151 1.76 skrll * use the largest your system can handle without USB stalling. 152 1.76 skrll * 153 1.76 skrll * NB: 88772 parts appear to generate lots of input errors with 154 1.76 skrll * a 2K rx buffer and 8K is only slightly faster than 4K on an 155 1.76 skrll * EHCI port on a T42 so change at your own risk. 156 1.76 skrll */ 157 1.76 skrll #define AXE_178_MAX_FRAME_BURST 1 158 1.76 skrll 159 1.76 skrll 160 1.76 skrll #ifdef USB_DEBUG 161 1.76 skrll #ifndef AXE_DEBUG 162 1.76 skrll #define axedebug 0 163 1.1 augustss #else 164 1.116 mrg static int axedebug = 0; 165 1.76 skrll 166 1.76 skrll SYSCTL_SETUP(sysctl_hw_axe_setup, "sysctl hw.axe setup") 167 1.76 skrll { 168 1.76 skrll int err; 169 1.76 skrll const struct sysctlnode *rnode; 170 1.76 skrll const struct sysctlnode *cnode; 171 1.76 skrll 172 1.76 skrll err = sysctl_createv(clog, 0, NULL, &rnode, 173 1.76 skrll CTLFLAG_PERMANENT, CTLTYPE_NODE, "axe", 174 1.76 skrll SYSCTL_DESCR("axe global controls"), 175 1.76 skrll NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL); 176 1.76 skrll 177 1.76 skrll if (err) 178 1.76 skrll goto fail; 179 1.76 skrll 180 1.76 skrll /* control debugging printfs */ 181 1.76 skrll err = sysctl_createv(clog, 0, &rnode, &cnode, 182 1.96 msaitoh CTLFLAG_PERMANENT | CTLFLAG_READWRITE, CTLTYPE_INT, 183 1.76 skrll "debug", SYSCTL_DESCR("Enable debugging output"), 184 1.76 skrll NULL, 0, &axedebug, sizeof(axedebug), CTL_CREATE, CTL_EOL); 185 1.76 skrll if (err) 186 1.76 skrll goto fail; 187 1.76 skrll 188 1.76 skrll return; 189 1.76 skrll fail: 190 1.76 skrll aprint_error("%s: sysctl_createv failed (err = %d)\n", __func__, err); 191 1.76 skrll } 192 1.76 skrll 193 1.76 skrll #endif /* AXE_DEBUG */ 194 1.76 skrll #endif /* USB_DEBUG */ 195 1.76 skrll 196 1.76 skrll #define DPRINTF(FMT,A,B,C,D) USBHIST_LOGN(axedebug,1,FMT,A,B,C,D) 197 1.76 skrll #define DPRINTFN(N,FMT,A,B,C,D) USBHIST_LOGN(axedebug,N,FMT,A,B,C,D) 198 1.76 skrll #define AXEHIST_FUNC() USBHIST_FUNC() 199 1.76 skrll #define AXEHIST_CALLED(name) USBHIST_CALLED(axedebug) 200 1.1 augustss 201 1.1 augustss /* 202 1.1 augustss * Various supported device vendors/products. 203 1.1 augustss */ 204 1.35 pgoyette static const struct axe_type axe_devs[] = { 205 1.129 nisimura { { USB_VENDOR_ABOCOM, USB_PRODUCT_ABOCOM_UFE2000 }, 0 }, 206 1.129 nisimura { { USB_VENDOR_ACERCM, USB_PRODUCT_ACERCM_EP1427X2 }, 0 }, 207 1.35 pgoyette { { USB_VENDOR_APPLE, USB_PRODUCT_APPLE_ETHERNET }, AX772 }, 208 1.129 nisimura { { USB_VENDOR_ASIX, USB_PRODUCT_ASIX_AX88172 }, 0 }, 209 1.129 nisimura { { USB_VENDOR_ASIX, USB_PRODUCT_ASIX_AX88772 }, AX772 }, 210 1.129 nisimura { { USB_VENDOR_ASIX, USB_PRODUCT_ASIX_AX88772A }, AX772 }, 211 1.129 nisimura { { USB_VENDOR_ASIX, USB_PRODUCT_ASIX_AX88772B }, AX772B }, 212 1.129 nisimura { { USB_VENDOR_ASIX, USB_PRODUCT_ASIX_AX88772B_1 }, AX772B }, 213 1.129 nisimura { { USB_VENDOR_ASIX, USB_PRODUCT_ASIX_AX88178 }, AX178 }, 214 1.129 nisimura { { USB_VENDOR_ATEN, USB_PRODUCT_ATEN_UC210T }, 0 }, 215 1.35 pgoyette { { USB_VENDOR_BELKIN, USB_PRODUCT_BELKIN_F5D5055 }, AX178 }, 216 1.129 nisimura { { USB_VENDOR_BILLIONTON, USB_PRODUCT_BILLIONTON_USB2AR }, 0}, 217 1.129 nisimura { { USB_VENDOR_CISCOLINKSYS, USB_PRODUCT_CISCOLINKSYS_USB200MV2 }, AX772A }, 218 1.129 nisimura { { USB_VENDOR_COREGA, USB_PRODUCT_COREGA_FETHER_USB2_TX }, 0 }, 219 1.129 nisimura { { USB_VENDOR_DLINK, USB_PRODUCT_DLINK_DUBE100 }, 0 }, 220 1.35 pgoyette { { USB_VENDOR_DLINK, USB_PRODUCT_DLINK_DUBE100B1 }, AX772 }, 221 1.74 skrll { { USB_VENDOR_DLINK2, USB_PRODUCT_DLINK2_DUBE100B1 }, AX772 }, 222 1.76 skrll { { USB_VENDOR_DLINK, USB_PRODUCT_DLINK_DUBE100C1 }, AX772B }, 223 1.129 nisimura { { USB_VENDOR_GOODWAY, USB_PRODUCT_GOODWAY_GWUSB2E }, 0 }, 224 1.35 pgoyette { { USB_VENDOR_IODATA, USB_PRODUCT_IODATA_ETGUS2 }, AX178 }, 225 1.129 nisimura { { USB_VENDOR_JVC, USB_PRODUCT_JVC_MP_PRX1 }, 0 }, 226 1.76 skrll { { USB_VENDOR_LENOVO, USB_PRODUCT_LENOVO_ETHERNET }, AX772B }, 227 1.129 nisimura { { USB_VENDOR_LINKSYS, USB_PRODUCT_LINKSYS_HG20F9 }, AX772B }, 228 1.129 nisimura { { USB_VENDOR_LINKSYS2, USB_PRODUCT_LINKSYS2_USB200M }, 0 }, 229 1.35 pgoyette { { USB_VENDOR_LINKSYS4, USB_PRODUCT_LINKSYS4_USB1000 }, AX178 }, 230 1.129 nisimura { { USB_VENDOR_LOGITEC, USB_PRODUCT_LOGITEC_LAN_GTJU2 }, AX178 }, 231 1.129 nisimura { { USB_VENDOR_MELCO, USB_PRODUCT_MELCO_LUAU2GT }, AX178 }, 232 1.129 nisimura { { USB_VENDOR_MELCO, USB_PRODUCT_MELCO_LUAU2KTX }, 0 }, 233 1.129 nisimura { { USB_VENDOR_MSI, USB_PRODUCT_MSI_AX88772A }, AX772 }, 234 1.129 nisimura { { USB_VENDOR_NETGEAR, USB_PRODUCT_NETGEAR_FA120 }, 0 }, 235 1.35 pgoyette { { USB_VENDOR_OQO, USB_PRODUCT_OQO_ETHER01PLUS }, AX772 }, 236 1.35 pgoyette { { USB_VENDOR_PLANEX3, USB_PRODUCT_PLANEX3_GU1000T }, AX178 }, 237 1.129 nisimura { { USB_VENDOR_SITECOM, USB_PRODUCT_SITECOM_LN029 }, 0 }, 238 1.76 skrll { { USB_VENDOR_SITECOMEU, USB_PRODUCT_SITECOMEU_LN028 }, AX178 }, 239 1.76 skrll { { USB_VENDOR_SITECOMEU, USB_PRODUCT_SITECOMEU_LN031 }, AX178 }, 240 1.129 nisimura { { USB_VENDOR_SYSTEMTALKS, USB_PRODUCT_SYSTEMTALKS_SGCX2UL }, 0 }, 241 1.1 augustss }; 242 1.9 christos #define axe_lookup(v, p) ((const struct axe_type *)usb_lookup(axe_devs, v, p)) 243 1.1 augustss 244 1.76 skrll static const struct ax88772b_mfb ax88772b_mfb_table[] = { 245 1.76 skrll { 0x8000, 0x8001, 2048 }, 246 1.76 skrll { 0x8100, 0x8147, 4096 }, 247 1.76 skrll { 0x8200, 0x81EB, 6144 }, 248 1.76 skrll { 0x8300, 0x83D7, 8192 }, 249 1.76 skrll { 0x8400, 0x851E, 16384 }, 250 1.76 skrll { 0x8500, 0x8666, 20480 }, 251 1.76 skrll { 0x8600, 0x87AE, 24576 }, 252 1.76 skrll { 0x8700, 0x8A3D, 32768 } 253 1.76 skrll }; 254 1.76 skrll 255 1.121 maxv static int axe_match(device_t, cfdata_t, void *); 256 1.121 maxv static void axe_attach(device_t, device_t, void *); 257 1.35 pgoyette 258 1.35 pgoyette CFATTACH_DECL_NEW(axe, sizeof(struct axe_softc), 259 1.104 mrg axe_match, axe_attach, usbnet_detach, usbnet_activate); 260 1.35 pgoyette 261 1.130 thorpej static void axe_uno_stop(struct ifnet *, int); 262 1.134 riastrad static void axe_uno_mcast(struct ifnet *); 263 1.130 thorpej static int axe_uno_init(struct ifnet *); 264 1.130 thorpej static int axe_uno_mii_read_reg(struct usbnet *, int, int, uint16_t *); 265 1.130 thorpej static int axe_uno_mii_write_reg(struct usbnet *, int, int, uint16_t); 266 1.130 thorpej static void axe_uno_mii_statchg(struct ifnet *); 267 1.130 thorpej static void axe_uno_rx_loop(struct usbnet *, struct usbnet_chain *, 268 1.130 thorpej uint32_t); 269 1.130 thorpej static unsigned axe_uno_tx_prepare(struct usbnet *, struct mbuf *, 270 1.130 thorpej struct usbnet_chain *); 271 1.35 pgoyette 272 1.35 pgoyette static void axe_ax88178_init(struct axe_softc *); 273 1.35 pgoyette static void axe_ax88772_init(struct axe_softc *); 274 1.82 ozaki static void axe_ax88772a_init(struct axe_softc *); 275 1.82 ozaki static void axe_ax88772b_init(struct axe_softc *); 276 1.1 augustss 277 1.121 maxv static const struct usbnet_ops axe_ops = { 278 1.130 thorpej .uno_stop = axe_uno_stop, 279 1.134 riastrad .uno_mcast = axe_uno_mcast, 280 1.130 thorpej .uno_read_reg = axe_uno_mii_read_reg, 281 1.130 thorpej .uno_write_reg = axe_uno_mii_write_reg, 282 1.130 thorpej .uno_statchg = axe_uno_mii_statchg, 283 1.130 thorpej .uno_tx_prepare = axe_uno_tx_prepare, 284 1.130 thorpej .uno_rx_loop = axe_uno_rx_loop, 285 1.130 thorpej .uno_init = axe_uno_init, 286 1.107 mrg }; 287 1.107 mrg 288 1.104 mrg static usbd_status 289 1.1 augustss axe_cmd(struct axe_softc *sc, int cmd, int index, int val, void *buf) 290 1.1 augustss { 291 1.76 skrll AXEHIST_FUNC(); AXEHIST_CALLED(); 292 1.104 mrg struct usbnet * const un = &sc->axe_un; 293 1.38 tsutsui usb_device_request_t req; 294 1.38 tsutsui usbd_status err; 295 1.1 augustss 296 1.107 mrg if (usbnet_isdying(un)) 297 1.86 christos return -1; 298 1.1 augustss 299 1.83 pgoyette DPRINTFN(20, "cmd %#jx index %#jx val %#jx", cmd, index, val, 0); 300 1.76 skrll 301 1.1 augustss if (AXE_CMD_DIR(cmd)) 302 1.1 augustss req.bmRequestType = UT_WRITE_VENDOR_DEVICE; 303 1.1 augustss else 304 1.1 augustss req.bmRequestType = UT_READ_VENDOR_DEVICE; 305 1.1 augustss req.bRequest = AXE_CMD_CMD(cmd); 306 1.1 augustss USETW(req.wValue, val); 307 1.1 augustss USETW(req.wIndex, index); 308 1.1 augustss USETW(req.wLength, AXE_CMD_LEN(cmd)); 309 1.1 augustss 310 1.104 mrg err = usbd_do_request(un->un_udev, &req, buf); 311 1.104 mrg if (err) 312 1.104 mrg DPRINTF("cmd %jd err %jd", cmd, err, 0, 0); 313 1.1 augustss 314 1.104 mrg return err; 315 1.1 augustss } 316 1.1 augustss 317 1.118 mrg static int 318 1.130 thorpej axe_uno_mii_read_reg(struct usbnet *un, int phy, int reg, uint16_t *val) 319 1.1 augustss { 320 1.77 skrll AXEHIST_FUNC(); AXEHIST_CALLED(); 321 1.104 mrg struct axe_softc * const sc = usbnet_softc(un); 322 1.38 tsutsui usbd_status err; 323 1.95 msaitoh uint16_t data; 324 1.1 augustss 325 1.123 rin DPRINTFN(30, "phy %#jx reg %#jx\n", phy, reg, 0, 0); 326 1.76 skrll 327 1.144 riastrad if (un->un_phyno != phy) { 328 1.144 riastrad *val = 0; 329 1.118 mrg return EINVAL; 330 1.144 riastrad } 331 1.117 mrg 332 1.66 roy axe_cmd(sc, AXE_CMD_MII_OPMODE_SW, 0, 0, NULL); 333 1.76 skrll 334 1.95 msaitoh err = axe_cmd(sc, AXE_CMD_MII_READ_REG, reg, phy, &data); 335 1.66 roy axe_cmd(sc, AXE_CMD_MII_OPMODE_HW, 0, 0, NULL); 336 1.100 mrg 337 1.66 roy if (err) { 338 1.132 jakllsch device_printf(un->un_dev, "read PHY failed\n"); 339 1.144 riastrad *val = 0; 340 1.118 mrg return EIO; 341 1.66 roy } 342 1.66 roy 343 1.95 msaitoh *val = le16toh(data); 344 1.108 mrg if (AXE_IS_772(un) && reg == MII_BMSR) { 345 1.66 roy /* 346 1.76 skrll * BMSR of AX88772 indicates that it supports extended 347 1.66 roy * capability but the extended status register is 348 1.76 skrll * reserved for embedded ethernet PHY. So clear the 349 1.66 roy * extended capability bit of BMSR. 350 1.66 roy */ 351 1.95 msaitoh *val &= ~BMSR_EXTCAP; 352 1.1 augustss } 353 1.1 augustss 354 1.123 rin DPRINTFN(30, "phy %#jx reg %#jx val %#jx", phy, reg, *val, 0); 355 1.66 roy 356 1.118 mrg return 0; 357 1.1 augustss } 358 1.1 augustss 359 1.118 mrg static int 360 1.130 thorpej axe_uno_mii_write_reg(struct usbnet *un, int phy, int reg, uint16_t val) 361 1.1 augustss { 362 1.104 mrg struct axe_softc * const sc = usbnet_softc(un); 363 1.38 tsutsui usbd_status err; 364 1.104 mrg uint16_t aval; 365 1.1 augustss 366 1.117 mrg if (un->un_phyno != phy) 367 1.118 mrg return EINVAL; 368 1.117 mrg 369 1.104 mrg aval = htole16(val); 370 1.1 augustss 371 1.1 augustss axe_cmd(sc, AXE_CMD_MII_OPMODE_SW, 0, 0, NULL); 372 1.104 mrg err = axe_cmd(sc, AXE_CMD_MII_WRITE_REG, reg, phy, &aval); 373 1.1 augustss axe_cmd(sc, AXE_CMD_MII_OPMODE_HW, 0, 0, NULL); 374 1.1 augustss 375 1.118 mrg if (err) 376 1.118 mrg return EIO; 377 1.118 mrg return 0; 378 1.66 roy } 379 1.66 roy 380 1.66 roy static void 381 1.130 thorpej axe_uno_mii_statchg(struct ifnet *ifp) 382 1.1 augustss { 383 1.76 skrll AXEHIST_FUNC(); AXEHIST_CALLED(); 384 1.76 skrll 385 1.104 mrg struct usbnet * const un = ifp->if_softc; 386 1.104 mrg struct axe_softc * const sc = usbnet_softc(un); 387 1.107 mrg struct mii_data *mii = usbnet_mii(un); 388 1.5 augustss int val, err; 389 1.5 augustss 390 1.107 mrg if (usbnet_isdying(un)) 391 1.100 mrg return; 392 1.100 mrg 393 1.76 skrll val = 0; 394 1.129 nisimura if (AXE_IS_172(un)) { 395 1.129 nisimura if (mii->mii_media_active & IFM_FDX) 396 1.129 nisimura val |= AXE_MEDIA_FULL_DUPLEX; 397 1.129 nisimura } else { 398 1.129 nisimura if (mii->mii_media_active & IFM_FDX) { 399 1.129 nisimura val |= AXE_MEDIA_FULL_DUPLEX; 400 1.127 nisimura if (mii->mii_media_active & IFM_ETH_TXPAUSE) 401 1.76 skrll val |= AXE_178_MEDIA_TXFLOW_CONTROL_EN; 402 1.127 nisimura if (mii->mii_media_active & IFM_ETH_RXPAUSE) 403 1.76 skrll val |= AXE_178_MEDIA_RXFLOW_CONTROL_EN; 404 1.76 skrll } 405 1.76 skrll val |= AXE_178_MEDIA_RX_EN | AXE_178_MEDIA_MAGIC; 406 1.108 mrg if (un->un_flags & AX178) 407 1.66 roy val |= AXE_178_MEDIA_ENCK; 408 1.35 pgoyette switch (IFM_SUBTYPE(mii->mii_media_active)) { 409 1.38 tsutsui case IFM_1000_T: 410 1.35 pgoyette val |= AXE_178_MEDIA_GMII | AXE_178_MEDIA_ENCK; 411 1.109 mrg usbnet_set_link(un, true); 412 1.35 pgoyette break; 413 1.35 pgoyette case IFM_100_TX: 414 1.35 pgoyette val |= AXE_178_MEDIA_100TX; 415 1.109 mrg usbnet_set_link(un, true); 416 1.35 pgoyette break; 417 1.35 pgoyette case IFM_10_T: 418 1.109 mrg usbnet_set_link(un, true); 419 1.35 pgoyette break; 420 1.35 pgoyette } 421 1.35 pgoyette } 422 1.35 pgoyette 423 1.123 rin DPRINTF("val=%#jx", val, 0, 0, 0); 424 1.5 augustss err = axe_cmd(sc, AXE_CMD_WRITE_MEDIA, 0, val, NULL); 425 1.104 mrg if (err) 426 1.132 jakllsch device_printf(un->un_dev, "media change failed\n"); 427 1.1 augustss } 428 1.1 augustss 429 1.35 pgoyette static void 430 1.141 riastrad axe_uno_mcast(struct ifnet *ifp) 431 1.1 augustss { 432 1.76 skrll AXEHIST_FUNC(); AXEHIST_CALLED(); 433 1.141 riastrad struct usbnet * const un = ifp->if_softc; 434 1.104 mrg struct axe_softc * const sc = usbnet_softc(un); 435 1.104 mrg struct ethercom *ec = usbnet_ec(un); 436 1.38 tsutsui struct ether_multi *enm; 437 1.38 tsutsui struct ether_multistep step; 438 1.131 nisimura uint16_t rxmode; 439 1.38 tsutsui uint32_t h = 0; 440 1.131 nisimura uint8_t mchash[8] = { 0, 0, 0, 0, 0, 0, 0, 0 }; 441 1.1 augustss 442 1.107 mrg if (usbnet_isdying(un)) 443 1.1 augustss return; 444 1.1 augustss 445 1.86 christos if (axe_cmd(sc, AXE_CMD_RXCTL_READ, 0, 0, &rxmode)) { 446 1.132 jakllsch device_printf(un->un_dev, "can't read rxmode"); 447 1.86 christos return; 448 1.86 christos } 449 1.10 tron rxmode = le16toh(rxmode); 450 1.1 augustss 451 1.76 skrll rxmode &= 452 1.124 nisimura ~(AXE_RXCMD_ALLMULTI | AXE_RXCMD_PROMISC | AXE_RXCMD_MULTICAST); 453 1.76 skrll 454 1.131 nisimura ETHER_LOCK(ec); 455 1.151 riastrad if (usbnet_ispromisc(un)) { 456 1.131 nisimura ec->ec_flags |= ETHER_F_ALLMULTI; 457 1.131 nisimura ETHER_UNLOCK(ec); 458 1.131 nisimura /* run promisc. mode */ 459 1.131 nisimura rxmode |= AXE_RXCMD_ALLMULTI; /* ??? */ 460 1.131 nisimura rxmode |= AXE_RXCMD_PROMISC; 461 1.131 nisimura goto update; 462 1.35 pgoyette } 463 1.131 nisimura ec->ec_flags &= ~ETHER_F_ALLMULTI; 464 1.98 msaitoh ETHER_FIRST_MULTI(step, ec, enm); 465 1.1 augustss while (enm != NULL) { 466 1.131 nisimura if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) { 467 1.131 nisimura ec->ec_flags |= ETHER_F_ALLMULTI; 468 1.98 msaitoh ETHER_UNLOCK(ec); 469 1.131 nisimura /* accept all mcast frames */ 470 1.131 nisimura rxmode |= AXE_RXCMD_ALLMULTI; 471 1.131 nisimura goto update; 472 1.98 msaitoh } 473 1.131 nisimura h = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN); 474 1.131 nisimura mchash[h >> 29] |= 1U << ((h >> 26) & 7); 475 1.1 augustss ETHER_NEXT_MULTI(step, enm); 476 1.1 augustss } 477 1.98 msaitoh ETHER_UNLOCK(ec); 478 1.131 nisimura if (h != 0) 479 1.131 nisimura rxmode |= AXE_RXCMD_MULTICAST; /* activate mcast hash filter */ 480 1.131 nisimura axe_cmd(sc, AXE_CMD_WRITE_MCAST, 0, 0, mchash); 481 1.131 nisimura update: 482 1.35 pgoyette axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, rxmode, NULL); 483 1.100 mrg } 484 1.100 mrg 485 1.100 mrg static void 486 1.104 mrg axe_ax_init(struct usbnet *un) 487 1.88 christos { 488 1.104 mrg struct axe_softc * const sc = usbnet_softc(un); 489 1.104 mrg 490 1.89 christos int cmd = AXE_178_CMD_READ_NODEID; 491 1.89 christos 492 1.108 mrg if (un->un_flags & AX178) { 493 1.88 christos axe_ax88178_init(sc); 494 1.108 mrg } else if (un->un_flags & AX772) { 495 1.88 christos axe_ax88772_init(sc); 496 1.108 mrg } else if (un->un_flags & AX772A) { 497 1.88 christos axe_ax88772a_init(sc); 498 1.108 mrg } else if (un->un_flags & AX772B) { 499 1.88 christos axe_ax88772b_init(sc); 500 1.89 christos return; 501 1.89 christos } else { 502 1.89 christos cmd = AXE_172_CMD_READ_NODEID; 503 1.89 christos } 504 1.89 christos 505 1.104 mrg if (axe_cmd(sc, cmd, 0, 0, un->un_eaddr)) { 506 1.104 mrg aprint_error_dev(un->un_dev, 507 1.89 christos "failed to read ethernet address\n"); 508 1.88 christos } 509 1.88 christos } 510 1.88 christos 511 1.76 skrll 512 1.35 pgoyette static void 513 1.104 mrg axe_reset(struct usbnet *un) 514 1.1 augustss { 515 1.38 tsutsui 516 1.107 mrg if (usbnet_isdying(un)) 517 1.1 augustss return; 518 1.76 skrll 519 1.76 skrll /* 520 1.76 skrll * softnet_lock can be taken when NET_MPAFE is not defined when calling 521 1.100 mrg * if_addr_init -> if_init. This doesn't mix well with the 522 1.76 skrll * usbd_delay_ms calls in the init routines as things like nd6_slowtimo 523 1.76 skrll * can fire during the wait and attempt to take softnet_lock and then 524 1.104 mrg * block the softclk thread meaning the wait never ends. 525 1.76 skrll */ 526 1.76 skrll #ifndef NET_MPSAFE 527 1.1 augustss /* XXX What to reset? */ 528 1.1 augustss 529 1.1 augustss /* Wait a little while for the chip to get its brains in order. */ 530 1.1 augustss DELAY(1000); 531 1.76 skrll #else 532 1.104 mrg axe_ax_init(un); 533 1.76 skrll #endif 534 1.1 augustss } 535 1.1 augustss 536 1.66 roy static int 537 1.66 roy axe_get_phyno(struct axe_softc *sc, int sel) 538 1.66 roy { 539 1.66 roy int phyno; 540 1.66 roy 541 1.66 roy switch (AXE_PHY_TYPE(sc->axe_phyaddrs[sel])) { 542 1.66 roy case PHY_TYPE_100_HOME: 543 1.66 roy /* FALLTHROUGH */ 544 1.66 roy case PHY_TYPE_GIG: 545 1.66 roy phyno = AXE_PHY_NO(sc->axe_phyaddrs[sel]); 546 1.66 roy break; 547 1.66 roy case PHY_TYPE_SPECIAL: 548 1.66 roy /* FALLTHROUGH */ 549 1.66 roy case PHY_TYPE_RSVD: 550 1.66 roy /* FALLTHROUGH */ 551 1.66 roy case PHY_TYPE_NON_SUP: 552 1.66 roy /* FALLTHROUGH */ 553 1.66 roy default: 554 1.66 roy phyno = -1; 555 1.66 roy break; 556 1.66 roy } 557 1.66 roy 558 1.66 roy return phyno; 559 1.66 roy } 560 1.66 roy 561 1.66 roy #define AXE_GPIO_WRITE(x, y) do { \ 562 1.66 roy axe_cmd(sc, AXE_CMD_WRITE_GPIO, 0, (x), NULL); \ 563 1.104 mrg usbd_delay_ms(sc->axe_un.un_udev, hztoms(y)); \ 564 1.66 roy } while (0) 565 1.66 roy 566 1.35 pgoyette static void 567 1.35 pgoyette axe_ax88178_init(struct axe_softc *sc) 568 1.35 pgoyette { 569 1.76 skrll AXEHIST_FUNC(); AXEHIST_CALLED(); 570 1.104 mrg struct usbnet * const un = &sc->axe_un; 571 1.66 roy int gpio0, ledmode, phymode; 572 1.66 roy uint16_t eeprom, val; 573 1.35 pgoyette 574 1.35 pgoyette axe_cmd(sc, AXE_CMD_SROM_WR_ENABLE, 0, 0, NULL); 575 1.35 pgoyette /* XXX magic */ 576 1.86 christos if (axe_cmd(sc, AXE_CMD_SROM_READ, 0, 0x0017, &eeprom) != 0) 577 1.86 christos eeprom = 0xffff; 578 1.35 pgoyette axe_cmd(sc, AXE_CMD_SROM_WR_DISABLE, 0, 0, NULL); 579 1.35 pgoyette 580 1.35 pgoyette eeprom = le16toh(eeprom); 581 1.35 pgoyette 582 1.123 rin DPRINTF("EEPROM is %#jx", eeprom, 0, 0, 0); 583 1.35 pgoyette 584 1.35 pgoyette /* if EEPROM is invalid we have to use to GPIO0 */ 585 1.35 pgoyette if (eeprom == 0xffff) { 586 1.66 roy phymode = AXE_PHY_MODE_MARVELL; 587 1.35 pgoyette gpio0 = 1; 588 1.66 roy ledmode = 0; 589 1.35 pgoyette } else { 590 1.66 roy phymode = eeprom & 0x7f; 591 1.35 pgoyette gpio0 = (eeprom & 0x80) ? 0 : 1; 592 1.66 roy ledmode = eeprom >> 8; 593 1.35 pgoyette } 594 1.35 pgoyette 595 1.83 pgoyette DPRINTF("use gpio0: %jd, phymode %jd", gpio0, phymode, 0, 0); 596 1.35 pgoyette 597 1.66 roy /* Program GPIOs depending on PHY hardware. */ 598 1.66 roy switch (phymode) { 599 1.66 roy case AXE_PHY_MODE_MARVELL: 600 1.66 roy if (gpio0 == 1) { 601 1.66 roy AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO0_EN, 602 1.66 roy hz / 32); 603 1.66 roy AXE_GPIO_WRITE(AXE_GPIO0_EN | AXE_GPIO2 | AXE_GPIO2_EN, 604 1.66 roy hz / 32); 605 1.66 roy AXE_GPIO_WRITE(AXE_GPIO0_EN | AXE_GPIO2_EN, hz / 4); 606 1.66 roy AXE_GPIO_WRITE(AXE_GPIO0_EN | AXE_GPIO2 | AXE_GPIO2_EN, 607 1.66 roy hz / 32); 608 1.66 roy } else { 609 1.66 roy AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO1 | 610 1.66 roy AXE_GPIO1_EN, hz / 3); 611 1.66 roy if (ledmode == 1) { 612 1.66 roy AXE_GPIO_WRITE(AXE_GPIO1_EN, hz / 3); 613 1.66 roy AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN, 614 1.66 roy hz / 3); 615 1.66 roy } else { 616 1.66 roy AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN | 617 1.66 roy AXE_GPIO2 | AXE_GPIO2_EN, hz / 32); 618 1.66 roy AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN | 619 1.66 roy AXE_GPIO2_EN, hz / 4); 620 1.66 roy AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN | 621 1.66 roy AXE_GPIO2 | AXE_GPIO2_EN, hz / 32); 622 1.66 roy } 623 1.66 roy } 624 1.66 roy break; 625 1.66 roy case AXE_PHY_MODE_CICADA: 626 1.66 roy case AXE_PHY_MODE_CICADA_V2: 627 1.66 roy case AXE_PHY_MODE_CICADA_V2_ASIX: 628 1.66 roy if (gpio0 == 1) 629 1.66 roy AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO0 | 630 1.66 roy AXE_GPIO0_EN, hz / 32); 631 1.66 roy else 632 1.66 roy AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO1 | 633 1.66 roy AXE_GPIO1_EN, hz / 32); 634 1.66 roy break; 635 1.66 roy case AXE_PHY_MODE_AGERE: 636 1.66 roy AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO1 | 637 1.66 roy AXE_GPIO1_EN, hz / 32); 638 1.66 roy AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN | AXE_GPIO2 | 639 1.66 roy AXE_GPIO2_EN, hz / 32); 640 1.66 roy AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN | AXE_GPIO2_EN, hz / 4); 641 1.66 roy AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN | AXE_GPIO2 | 642 1.66 roy AXE_GPIO2_EN, hz / 32); 643 1.66 roy break; 644 1.66 roy case AXE_PHY_MODE_REALTEK_8211CL: 645 1.66 roy case AXE_PHY_MODE_REALTEK_8211BN: 646 1.66 roy case AXE_PHY_MODE_REALTEK_8251CL: 647 1.66 roy val = gpio0 == 1 ? AXE_GPIO0 | AXE_GPIO0_EN : 648 1.66 roy AXE_GPIO1 | AXE_GPIO1_EN; 649 1.66 roy AXE_GPIO_WRITE(val, hz / 32); 650 1.66 roy AXE_GPIO_WRITE(val | AXE_GPIO2 | AXE_GPIO2_EN, hz / 32); 651 1.66 roy AXE_GPIO_WRITE(val | AXE_GPIO2_EN, hz / 4); 652 1.66 roy AXE_GPIO_WRITE(val | AXE_GPIO2 | AXE_GPIO2_EN, hz / 32); 653 1.66 roy if (phymode == AXE_PHY_MODE_REALTEK_8211CL) { 654 1.130 thorpej axe_uno_mii_write_reg(un, un->un_phyno, 0x1F, 0x0005); 655 1.130 thorpej axe_uno_mii_write_reg(un, un->un_phyno, 0x0C, 0x0000); 656 1.130 thorpej axe_uno_mii_read_reg(un, un->un_phyno, 0x0001, &val); 657 1.130 thorpej axe_uno_mii_write_reg(un, un->un_phyno, 0x01, val | 0x0080); 658 1.130 thorpej axe_uno_mii_write_reg(un, un->un_phyno, 0x1F, 0x0000); 659 1.66 roy } 660 1.66 roy break; 661 1.66 roy default: 662 1.66 roy /* Unknown PHY model or no need to program GPIOs. */ 663 1.66 roy break; 664 1.35 pgoyette } 665 1.35 pgoyette 666 1.35 pgoyette /* soft reset */ 667 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_CLEAR, NULL); 668 1.104 mrg usbd_delay_ms(un->un_udev, 150); 669 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, 670 1.35 pgoyette AXE_SW_RESET_PRL | AXE_178_RESET_MAGIC, NULL); 671 1.104 mrg usbd_delay_ms(un->un_udev, 150); 672 1.76 skrll /* Enable MII/GMII/RGMII interface to work with external PHY. */ 673 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, 0, NULL); 674 1.104 mrg usbd_delay_ms(un->un_udev, 10); 675 1.35 pgoyette axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL); 676 1.35 pgoyette } 677 1.35 pgoyette 678 1.35 pgoyette static void 679 1.35 pgoyette axe_ax88772_init(struct axe_softc *sc) 680 1.35 pgoyette { 681 1.76 skrll AXEHIST_FUNC(); AXEHIST_CALLED(); 682 1.104 mrg struct usbnet * const un = &sc->axe_un; 683 1.35 pgoyette 684 1.35 pgoyette axe_cmd(sc, AXE_CMD_WRITE_GPIO, 0, 0x00b0, NULL); 685 1.104 mrg usbd_delay_ms(un->un_udev, 40); 686 1.35 pgoyette 687 1.104 mrg if (un->un_phyno == AXE_772_PHY_NO_EPHY) { 688 1.35 pgoyette /* ask for the embedded PHY */ 689 1.76 skrll axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, 690 1.76 skrll AXE_SW_PHY_SELECT_EMBEDDED, NULL); 691 1.104 mrg usbd_delay_ms(un->un_udev, 10); 692 1.35 pgoyette 693 1.35 pgoyette /* power down and reset state, pin reset state */ 694 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_CLEAR, NULL); 695 1.104 mrg usbd_delay_ms(un->un_udev, 60); 696 1.35 pgoyette 697 1.35 pgoyette /* power down/reset state, pin operating state */ 698 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, 699 1.35 pgoyette AXE_SW_RESET_IPPD | AXE_SW_RESET_PRL, NULL); 700 1.104 mrg usbd_delay_ms(un->un_udev, 150); 701 1.35 pgoyette 702 1.35 pgoyette /* power up, reset */ 703 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_PRL, NULL); 704 1.35 pgoyette 705 1.35 pgoyette /* power up, operating */ 706 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, 707 1.35 pgoyette AXE_SW_RESET_IPRL | AXE_SW_RESET_PRL, NULL); 708 1.35 pgoyette } else { 709 1.35 pgoyette /* ask for external PHY */ 710 1.76 skrll axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, AXE_SW_PHY_SELECT_EXT, 711 1.76 skrll NULL); 712 1.104 mrg usbd_delay_ms(un->un_udev, 10); 713 1.35 pgoyette 714 1.35 pgoyette /* power down internal PHY */ 715 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, 716 1.35 pgoyette AXE_SW_RESET_IPPD | AXE_SW_RESET_PRL, NULL); 717 1.35 pgoyette } 718 1.35 pgoyette 719 1.104 mrg usbd_delay_ms(un->un_udev, 150); 720 1.35 pgoyette axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL); 721 1.35 pgoyette } 722 1.35 pgoyette 723 1.76 skrll static void 724 1.76 skrll axe_ax88772_phywake(struct axe_softc *sc) 725 1.76 skrll { 726 1.76 skrll AXEHIST_FUNC(); AXEHIST_CALLED(); 727 1.104 mrg struct usbnet * const un = &sc->axe_un; 728 1.76 skrll 729 1.104 mrg if (un->un_phyno == AXE_772_PHY_NO_EPHY) { 730 1.76 skrll /* Manually select internal(embedded) PHY - MAC mode. */ 731 1.76 skrll axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, 732 1.86 christos AXE_SW_PHY_SELECT_EMBEDDED, NULL); 733 1.104 mrg usbd_delay_ms(un->un_udev, hztoms(hz / 32)); 734 1.76 skrll } else { 735 1.76 skrll /* 736 1.76 skrll * Manually select external PHY - MAC mode. 737 1.76 skrll * Reverse MII/RMII is for AX88772A PHY mode. 738 1.76 skrll */ 739 1.76 skrll axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, AXE_SW_PHY_SELECT_SS_ENB | 740 1.76 skrll AXE_SW_PHY_SELECT_EXT | AXE_SW_PHY_SELECT_SS_MII, NULL); 741 1.104 mrg usbd_delay_ms(un->un_udev, hztoms(hz / 32)); 742 1.76 skrll } 743 1.76 skrll 744 1.76 skrll axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_IPPD | 745 1.76 skrll AXE_SW_RESET_IPRL, NULL); 746 1.76 skrll 747 1.76 skrll /* T1 = min 500ns everywhere */ 748 1.104 mrg usbd_delay_ms(un->un_udev, 150); 749 1.76 skrll 750 1.76 skrll /* Take PHY out of power down. */ 751 1.104 mrg if (un->un_phyno == AXE_772_PHY_NO_EPHY) { 752 1.76 skrll axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_IPRL, NULL); 753 1.76 skrll } else { 754 1.76 skrll axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_PRTE, NULL); 755 1.76 skrll } 756 1.76 skrll 757 1.76 skrll /* 772 T2 is 60ms. 772A T2 is 160ms, 772B T2 is 600ms */ 758 1.104 mrg usbd_delay_ms(un->un_udev, 600); 759 1.76 skrll 760 1.76 skrll axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_CLEAR, NULL); 761 1.76 skrll 762 1.76 skrll /* T3 = 500ns everywhere */ 763 1.104 mrg usbd_delay_ms(un->un_udev, hztoms(hz / 32)); 764 1.76 skrll axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_IPRL, NULL); 765 1.104 mrg usbd_delay_ms(un->un_udev, hztoms(hz / 32)); 766 1.76 skrll } 767 1.76 skrll 768 1.76 skrll static void 769 1.76 skrll axe_ax88772a_init(struct axe_softc *sc) 770 1.76 skrll { 771 1.76 skrll AXEHIST_FUNC(); AXEHIST_CALLED(); 772 1.76 skrll 773 1.76 skrll /* Reload EEPROM. */ 774 1.76 skrll AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM, hz / 32); 775 1.76 skrll axe_ax88772_phywake(sc); 776 1.76 skrll /* Stop MAC. */ 777 1.76 skrll axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL); 778 1.76 skrll } 779 1.76 skrll 780 1.76 skrll static void 781 1.76 skrll axe_ax88772b_init(struct axe_softc *sc) 782 1.76 skrll { 783 1.76 skrll AXEHIST_FUNC(); AXEHIST_CALLED(); 784 1.104 mrg struct usbnet * const un = &sc->axe_un; 785 1.76 skrll uint16_t eeprom; 786 1.76 skrll int i; 787 1.76 skrll 788 1.76 skrll /* Reload EEPROM. */ 789 1.76 skrll AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM , hz / 32); 790 1.76 skrll 791 1.76 skrll /* 792 1.76 skrll * Save PHY power saving configuration(high byte) and 793 1.76 skrll * clear EEPROM checksum value(low byte). 794 1.76 skrll */ 795 1.86 christos if (axe_cmd(sc, AXE_CMD_SROM_READ, 0, AXE_EEPROM_772B_PHY_PWRCFG, 796 1.86 christos &eeprom)) { 797 1.104 mrg aprint_error_dev(un->un_dev, "failed to read eeprom\n"); 798 1.86 christos return; 799 1.86 christos } 800 1.86 christos 801 1.76 skrll sc->sc_pwrcfg = le16toh(eeprom) & 0xFF00; 802 1.76 skrll 803 1.76 skrll /* 804 1.76 skrll * Auto-loaded default station address from internal ROM is 805 1.76 skrll * 00:00:00:00:00:00 such that an explicit access to EEPROM 806 1.76 skrll * is required to get real station address. 807 1.76 skrll */ 808 1.104 mrg uint8_t *eaddr = un->un_eaddr; 809 1.76 skrll for (i = 0; i < ETHER_ADDR_LEN / 2; i++) { 810 1.86 christos if (axe_cmd(sc, AXE_CMD_SROM_READ, 0, 811 1.86 christos AXE_EEPROM_772B_NODE_ID + i, &eeprom)) { 812 1.104 mrg aprint_error_dev(un->un_dev, 813 1.86 christos "failed to read eeprom\n"); 814 1.86 christos eeprom = 0; 815 1.86 christos } 816 1.76 skrll eeprom = le16toh(eeprom); 817 1.76 skrll *eaddr++ = (uint8_t)(eeprom & 0xFF); 818 1.76 skrll *eaddr++ = (uint8_t)((eeprom >> 8) & 0xFF); 819 1.76 skrll } 820 1.76 skrll /* Wakeup PHY. */ 821 1.76 skrll axe_ax88772_phywake(sc); 822 1.76 skrll /* Stop MAC. */ 823 1.76 skrll axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL); 824 1.76 skrll } 825 1.76 skrll 826 1.76 skrll #undef AXE_GPIO_WRITE 827 1.76 skrll 828 1.1 augustss /* 829 1.1 augustss * Probe for a AX88172 chip. 830 1.1 augustss */ 831 1.121 maxv static int 832 1.27 dyoung axe_match(device_t parent, cfdata_t match, void *aux) 833 1.1 augustss { 834 1.27 dyoung struct usb_attach_arg *uaa = aux; 835 1.1 augustss 836 1.71 skrll return axe_lookup(uaa->uaa_vendor, uaa->uaa_product) != NULL ? 837 1.38 tsutsui UMATCH_VENDOR_PRODUCT : UMATCH_NONE; 838 1.1 augustss } 839 1.1 augustss 840 1.1 augustss /* 841 1.1 augustss * Attach the interface. Allocate softc structures, do ifmedia 842 1.1 augustss * setup and ethernet/BPF attach. 843 1.1 augustss */ 844 1.121 maxv static void 845 1.27 dyoung axe_attach(device_t parent, device_t self, void *aux) 846 1.1 augustss { 847 1.76 skrll AXEHIST_FUNC(); AXEHIST_CALLED(); 848 1.119 mrg USBNET_MII_DECL_DEFAULT(unm); 849 1.27 dyoung struct axe_softc *sc = device_private(self); 850 1.104 mrg struct usbnet * const un = &sc->axe_un; 851 1.27 dyoung struct usb_attach_arg *uaa = aux; 852 1.71 skrll struct usbd_device *dev = uaa->uaa_device; 853 1.1 augustss usbd_status err; 854 1.1 augustss usb_interface_descriptor_t *id; 855 1.1 augustss usb_endpoint_descriptor_t *ed; 856 1.8 augustss char *devinfop; 857 1.104 mrg unsigned bufsz; 858 1.100 mrg int i; 859 1.1 augustss 860 1.113 mrg KASSERT((void *)sc == un); 861 1.104 mrg 862 1.28 dyoung aprint_naive("\n"); 863 1.28 dyoung aprint_normal("\n"); 864 1.29 plunky devinfop = usbd_devinfo_alloc(dev, 0); 865 1.29 plunky aprint_normal_dev(self, "%s\n", devinfop); 866 1.29 plunky usbd_devinfo_free(devinfop); 867 1.1 augustss 868 1.104 mrg un->un_dev = self; 869 1.104 mrg un->un_udev = dev; 870 1.104 mrg un->un_sc = sc; 871 1.107 mrg un->un_ops = &axe_ops; 872 1.109 mrg un->un_rx_xfer_flags = USBD_SHORT_XFER_OK; 873 1.109 mrg un->un_tx_xfer_flags = USBD_FORCE_SHORT_XFER; 874 1.109 mrg un->un_rx_list_cnt = AXE_RX_LIST_CNT; 875 1.109 mrg un->un_tx_list_cnt = AXE_TX_LIST_CNT; 876 1.104 mrg 877 1.1 augustss err = usbd_set_config_no(dev, AXE_CONFIG_NO, 1); 878 1.1 augustss if (err) { 879 1.61 skrll aprint_error_dev(self, "failed to set configuration" 880 1.61 skrll ", err=%s\n", usbd_errstr(err)); 881 1.28 dyoung return; 882 1.1 augustss } 883 1.1 augustss 884 1.108 mrg un->un_flags = axe_lookup(uaa->uaa_vendor, uaa->uaa_product)->axe_flags; 885 1.35 pgoyette 886 1.104 mrg err = usbd_device2interface_handle(dev, AXE_IFACE_IDX, &un->un_iface); 887 1.1 augustss if (err) { 888 1.25 cube aprint_error_dev(self, "getting interface handle failed\n"); 889 1.28 dyoung return; 890 1.1 augustss } 891 1.1 augustss 892 1.104 mrg id = usbd_get_interface_descriptor(un->un_iface); 893 1.1 augustss 894 1.35 pgoyette /* decide on what our bufsize will be */ 895 1.129 nisimura if (AXE_IS_172(un)) 896 1.129 nisimura bufsz = AXE_172_BUFSZ; 897 1.129 nisimura else 898 1.104 mrg bufsz = (un->un_udev->ud_speed == USB_SPEED_HIGH) ? 899 1.35 pgoyette AXE_178_MAX_BUFSZ : AXE_178_MIN_BUFSZ; 900 1.109 mrg un->un_rx_bufsz = un->un_tx_bufsz = bufsz; 901 1.104 mrg 902 1.104 mrg un->un_ed[USBNET_ENDPT_RX] = 0; 903 1.104 mrg un->un_ed[USBNET_ENDPT_TX] = 0; 904 1.104 mrg un->un_ed[USBNET_ENDPT_INTR] = 0; 905 1.76 skrll 906 1.1 augustss /* Find endpoints. */ 907 1.1 augustss for (i = 0; i < id->bNumEndpoints; i++) { 908 1.104 mrg ed = usbd_interface2endpoint_descriptor(un->un_iface, i); 909 1.38 tsutsui if (ed == NULL) { 910 1.25 cube aprint_error_dev(self, "couldn't get ep %d\n", i); 911 1.28 dyoung return; 912 1.1 augustss } 913 1.76 skrll const uint8_t xt = UE_GET_XFERTYPE(ed->bmAttributes); 914 1.76 skrll const uint8_t dir = UE_GET_DIR(ed->bEndpointAddress); 915 1.76 skrll 916 1.76 skrll if (dir == UE_DIR_IN && xt == UE_BULK && 917 1.104 mrg un->un_ed[USBNET_ENDPT_RX] == 0) { 918 1.104 mrg un->un_ed[USBNET_ENDPT_RX] = ed->bEndpointAddress; 919 1.76 skrll } else if (dir == UE_DIR_OUT && xt == UE_BULK && 920 1.104 mrg un->un_ed[USBNET_ENDPT_TX] == 0) { 921 1.104 mrg un->un_ed[USBNET_ENDPT_TX] = ed->bEndpointAddress; 922 1.76 skrll } else if (dir == UE_DIR_IN && xt == UE_INTERRUPT) { 923 1.104 mrg un->un_ed[USBNET_ENDPT_INTR] = ed->bEndpointAddress; 924 1.1 augustss } 925 1.1 augustss } 926 1.1 augustss 927 1.100 mrg /* Set these up now for axe_cmd(). */ 928 1.150 riastrad usbnet_attach(un); 929 1.1 augustss 930 1.35 pgoyette /* We need the PHYID for init dance in some cases */ 931 1.86 christos if (axe_cmd(sc, AXE_CMD_READ_PHYID, 0, 0, &sc->axe_phyaddrs)) { 932 1.86 christos aprint_error_dev(self, "failed to read phyaddrs\n"); 933 1.86 christos return; 934 1.86 christos } 935 1.35 pgoyette 936 1.83 pgoyette DPRINTF(" phyaddrs[0]: %jx phyaddrs[1]: %jx", 937 1.76 skrll sc->axe_phyaddrs[0], sc->axe_phyaddrs[1], 0, 0); 938 1.104 mrg un->un_phyno = axe_get_phyno(sc, AXE_PHY_SEL_PRI); 939 1.104 mrg if (un->un_phyno == -1) 940 1.104 mrg un->un_phyno = axe_get_phyno(sc, AXE_PHY_SEL_SEC); 941 1.104 mrg if (un->un_phyno == -1) { 942 1.76 skrll DPRINTF(" no valid PHY address found, assuming PHY address 0", 943 1.76 skrll 0, 0, 0, 0); 944 1.104 mrg un->un_phyno = 0; 945 1.66 roy } 946 1.35 pgoyette 947 1.76 skrll /* Initialize controller and get station address. */ 948 1.76 skrll 949 1.104 mrg axe_ax_init(un); 950 1.86 christos 951 1.1 augustss /* 952 1.76 skrll * Fetch IPG values. 953 1.1 augustss */ 954 1.108 mrg if (un->un_flags & (AX772A | AX772B)) { 955 1.76 skrll /* Set IPG values. */ 956 1.76 skrll sc->axe_ipgs[0] = AXE_IPG0_DEFAULT; 957 1.76 skrll sc->axe_ipgs[1] = AXE_IPG1_DEFAULT; 958 1.76 skrll sc->axe_ipgs[2] = AXE_IPG2_DEFAULT; 959 1.86 christos } else { 960 1.86 christos if (axe_cmd(sc, AXE_CMD_READ_IPG012, 0, 0, sc->axe_ipgs)) { 961 1.86 christos aprint_error_dev(self, "failed to read ipg\n"); 962 1.86 christos return; 963 1.86 christos } 964 1.86 christos } 965 1.1 augustss 966 1.129 nisimura if (!AXE_IS_172(un)) 967 1.104 mrg usbnet_ec(un)->ec_capabilities = ETHERCAP_VLAN_MTU; 968 1.108 mrg if (un->un_flags & AX772B) { 969 1.104 mrg struct ifnet *ifp = usbnet_ifp(un); 970 1.104 mrg 971 1.76 skrll ifp->if_capabilities = 972 1.76 skrll IFCAP_CSUM_IPv4_Rx | 973 1.76 skrll IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx | 974 1.76 skrll IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx; 975 1.76 skrll /* 976 1.76 skrll * Checksum offloading of AX88772B also works with VLAN 977 1.76 skrll * tagged frames but there is no way to take advantage 978 1.76 skrll * of the feature because vlan(4) assumes 979 1.76 skrll * IFCAP_VLAN_HWTAGGING is prerequisite condition to 980 1.76 skrll * support checksum offloading with VLAN. VLAN hardware 981 1.76 skrll * tagging support of AX88772B is very limited so it's 982 1.76 skrll * not possible to announce IFCAP_VLAN_HWTAGGING. 983 1.76 skrll */ 984 1.76 skrll } 985 1.108 mrg if (un->un_flags & (AX772A | AX772B | AX178)) 986 1.128 nisimura unm.un_mii_flags = MIIF_DOPAUSE; 987 1.1 augustss 988 1.118 mrg usbnet_attach_ifp(un, IFF_SIMPLEX | IFF_BROADCAST | IFF_MULTICAST, 989 1.118 mrg 0, &unm); 990 1.1 augustss } 991 1.1 augustss 992 1.35 pgoyette static void 993 1.130 thorpej axe_uno_rx_loop(struct usbnet * un, struct usbnet_chain *c, uint32_t total_len) 994 1.1 augustss { 995 1.76 skrll AXEHIST_FUNC(); AXEHIST_CALLED(); 996 1.104 mrg struct axe_softc * const sc = usbnet_softc(un); 997 1.104 mrg struct ifnet *ifp = usbnet_ifp(un); 998 1.104 mrg uint8_t *buf = c->unc_buf; 999 1.1 augustss 1000 1.35 pgoyette do { 1001 1.76 skrll u_int pktlen = 0; 1002 1.76 skrll u_int rxlen = 0; 1003 1.76 skrll int flags = 0; 1004 1.104 mrg 1005 1.108 mrg if ((un->un_flags & AXSTD_FRAME) != 0) { 1006 1.76 skrll struct axe_sframe_hdr hdr; 1007 1.76 skrll 1008 1.35 pgoyette if (total_len < sizeof(hdr)) { 1009 1.122 thorpej if_statinc(ifp, if_ierrors); 1010 1.104 mrg break; 1011 1.35 pgoyette } 1012 1.35 pgoyette 1013 1.35 pgoyette memcpy(&hdr, buf, sizeof(hdr)); 1014 1.76 skrll 1015 1.123 rin DPRINTFN(20, "total_len %#jx len %#jx ilen %#jx", 1016 1.76 skrll total_len, 1017 1.76 skrll (le16toh(hdr.len) & AXE_RH1M_RXLEN_MASK), 1018 1.76 skrll (le16toh(hdr.ilen) & AXE_RH1M_RXLEN_MASK), 0); 1019 1.76 skrll 1020 1.35 pgoyette total_len -= sizeof(hdr); 1021 1.42 tsutsui buf += sizeof(hdr); 1022 1.35 pgoyette 1023 1.58 christos if (((le16toh(hdr.len) & AXE_RH1M_RXLEN_MASK) ^ 1024 1.62 christos (le16toh(hdr.ilen) & AXE_RH1M_RXLEN_MASK)) != 1025 1.62 christos AXE_RH1M_RXLEN_MASK) { 1026 1.122 thorpej if_statinc(ifp, if_ierrors); 1027 1.104 mrg break; 1028 1.35 pgoyette } 1029 1.42 tsutsui 1030 1.63 christos rxlen = le16toh(hdr.len) & AXE_RH1M_RXLEN_MASK; 1031 1.42 tsutsui if (total_len < rxlen) { 1032 1.42 tsutsui pktlen = total_len; 1033 1.42 tsutsui total_len = 0; 1034 1.42 tsutsui } else { 1035 1.43 tsutsui pktlen = rxlen; 1036 1.43 tsutsui rxlen = roundup2(rxlen, 2); 1037 1.42 tsutsui total_len -= rxlen; 1038 1.35 pgoyette } 1039 1.35 pgoyette 1040 1.108 mrg } else if ((un->un_flags & AXCSUM_FRAME) != 0) { 1041 1.76 skrll struct axe_csum_hdr csum_hdr; 1042 1.76 skrll 1043 1.104 mrg if (total_len < sizeof(csum_hdr)) { 1044 1.122 thorpej if_statinc(ifp, if_ierrors); 1045 1.104 mrg break; 1046 1.76 skrll } 1047 1.76 skrll 1048 1.76 skrll memcpy(&csum_hdr, buf, sizeof(csum_hdr)); 1049 1.76 skrll 1050 1.76 skrll csum_hdr.len = le16toh(csum_hdr.len); 1051 1.76 skrll csum_hdr.ilen = le16toh(csum_hdr.ilen); 1052 1.76 skrll csum_hdr.cstatus = le16toh(csum_hdr.cstatus); 1053 1.76 skrll 1054 1.83 pgoyette DPRINTFN(20, "total_len %#jx len %#jx ilen %#jx" 1055 1.83 pgoyette " cstatus %#jx", total_len, 1056 1.76 skrll csum_hdr.len, csum_hdr.ilen, csum_hdr.cstatus); 1057 1.76 skrll 1058 1.76 skrll if ((AXE_CSUM_RXBYTES(csum_hdr.len) ^ 1059 1.76 skrll AXE_CSUM_RXBYTES(csum_hdr.ilen)) != 1060 1.76 skrll sc->sc_lenmask) { 1061 1.76 skrll /* we lost sync */ 1062 1.122 thorpej if_statinc(ifp, if_ierrors); 1063 1.83 pgoyette DPRINTFN(20, "len %#jx ilen %#jx lenmask %#jx " 1064 1.83 pgoyette "err", 1065 1.76 skrll AXE_CSUM_RXBYTES(csum_hdr.len), 1066 1.76 skrll AXE_CSUM_RXBYTES(csum_hdr.ilen), 1067 1.76 skrll sc->sc_lenmask, 0); 1068 1.104 mrg break; 1069 1.76 skrll } 1070 1.76 skrll /* 1071 1.76 skrll * Get total transferred frame length including 1072 1.76 skrll * checksum header. The length should be multiple 1073 1.76 skrll * of 4. 1074 1.76 skrll */ 1075 1.76 skrll pktlen = AXE_CSUM_RXBYTES(csum_hdr.len); 1076 1.78 skrll u_int len = sizeof(csum_hdr) + pktlen; 1077 1.76 skrll len = (len + 3) & ~3; 1078 1.76 skrll if (total_len < len) { 1079 1.83 pgoyette DPRINTFN(20, "total_len %#jx < len %#jx", 1080 1.76 skrll total_len, len, 0, 0); 1081 1.76 skrll /* invalid length */ 1082 1.122 thorpej if_statinc(ifp, if_ierrors); 1083 1.104 mrg break; 1084 1.76 skrll } 1085 1.76 skrll buf += sizeof(csum_hdr); 1086 1.76 skrll 1087 1.76 skrll const uint16_t cstatus = csum_hdr.cstatus; 1088 1.76 skrll 1089 1.76 skrll if (cstatus & AXE_CSUM_HDR_L3_TYPE_IPV4) { 1090 1.76 skrll if (cstatus & AXE_CSUM_HDR_L4_CSUM_ERR) 1091 1.76 skrll flags |= M_CSUM_TCP_UDP_BAD; 1092 1.76 skrll if (cstatus & AXE_CSUM_HDR_L3_CSUM_ERR) 1093 1.76 skrll flags |= M_CSUM_IPv4_BAD; 1094 1.76 skrll 1095 1.76 skrll const uint16_t l4type = 1096 1.76 skrll cstatus & AXE_CSUM_HDR_L4_TYPE_MASK; 1097 1.76 skrll 1098 1.76 skrll if (l4type == AXE_CSUM_HDR_L4_TYPE_TCP) 1099 1.76 skrll flags |= M_CSUM_TCPv4; 1100 1.76 skrll if (l4type == AXE_CSUM_HDR_L4_TYPE_UDP) 1101 1.76 skrll flags |= M_CSUM_UDPv4; 1102 1.76 skrll } 1103 1.76 skrll if (total_len < len) { 1104 1.76 skrll pktlen = total_len; 1105 1.76 skrll total_len = 0; 1106 1.76 skrll } else { 1107 1.76 skrll total_len -= len; 1108 1.76 skrll rxlen = len - sizeof(csum_hdr); 1109 1.76 skrll } 1110 1.83 pgoyette DPRINTFN(20, "total_len %#jx len %#jx pktlen %#jx" 1111 1.83 pgoyette " rxlen %#jx", total_len, len, pktlen, rxlen); 1112 1.35 pgoyette } else { /* AX172 */ 1113 1.42 tsutsui pktlen = rxlen = total_len; 1114 1.35 pgoyette total_len = 0; 1115 1.35 pgoyette } 1116 1.35 pgoyette 1117 1.105 mrg usbnet_enqueue(un, buf, pktlen, flags, 0, 0); 1118 1.42 tsutsui buf += rxlen; 1119 1.1 augustss 1120 1.35 pgoyette } while (total_len > 0); 1121 1.1 augustss 1122 1.76 skrll DPRINTFN(10, "start rx", 0, 0, 0, 0); 1123 1.1 augustss } 1124 1.1 augustss 1125 1.104 mrg static unsigned 1126 1.130 thorpej axe_uno_tx_prepare(struct usbnet *un, struct mbuf *m, struct usbnet_chain *c) 1127 1.1 augustss { 1128 1.76 skrll AXEHIST_FUNC(); AXEHIST_CALLED(); 1129 1.110 mrg struct axe_sframe_hdr hdr, tlr; 1130 1.110 mrg size_t hdr_len = 0, tlr_len = 0; 1131 1.38 tsutsui int length, boundary; 1132 1.1 augustss 1133 1.129 nisimura if (!AXE_IS_172(un)) { 1134 1.110 mrg /* 1135 1.110 mrg * Copy the mbuf data into a contiguous buffer, leaving two 1136 1.110 mrg * bytes at the beginning to hold the frame length. 1137 1.110 mrg */ 1138 1.104 mrg boundary = (un->un_udev->ud_speed == USB_SPEED_HIGH) ? 512 : 64; 1139 1.35 pgoyette 1140 1.35 pgoyette hdr.len = htole16(m->m_pkthdr.len); 1141 1.35 pgoyette hdr.ilen = ~hdr.len; 1142 1.110 mrg hdr_len = sizeof(hdr); 1143 1.35 pgoyette 1144 1.110 mrg length = hdr_len + m->m_pkthdr.len; 1145 1.35 pgoyette 1146 1.35 pgoyette if ((length % boundary) == 0) { 1147 1.110 mrg tlr.len = 0x0000; 1148 1.110 mrg tlr.ilen = 0xffff; 1149 1.110 mrg tlr_len = sizeof(tlr); 1150 1.35 pgoyette } 1151 1.104 mrg DPRINTFN(20, "length %jx m_pkthdr.len %jx hdrsize %#jx", 1152 1.104 mrg length, m->m_pkthdr.len, sizeof(hdr), 0); 1153 1.35 pgoyette } 1154 1.1 augustss 1155 1.112 mrg if ((unsigned)m->m_pkthdr.len > un->un_tx_bufsz - hdr_len - tlr_len) 1156 1.111 mrg return 0; 1157 1.110 mrg length = hdr_len + m->m_pkthdr.len + tlr_len; 1158 1.110 mrg 1159 1.110 mrg if (hdr_len) 1160 1.110 mrg memcpy(c->unc_buf, &hdr, hdr_len); 1161 1.110 mrg m_copydata(m, 0, m->m_pkthdr.len, c->unc_buf + hdr_len); 1162 1.110 mrg if (tlr_len) 1163 1.119 mrg memcpy(c->unc_buf + length - tlr_len, &tlr, tlr_len); 1164 1.1 augustss 1165 1.104 mrg return length; 1166 1.1 augustss } 1167 1.1 augustss 1168 1.76 skrll static void 1169 1.76 skrll axe_csum_cfg(struct axe_softc *sc) 1170 1.76 skrll { 1171 1.104 mrg struct usbnet * const un = &sc->axe_un; 1172 1.104 mrg struct ifnet * const ifp = usbnet_ifp(un); 1173 1.76 skrll uint16_t csum1, csum2; 1174 1.76 skrll 1175 1.108 mrg if ((un->un_flags & AX772B) != 0) { 1176 1.76 skrll csum1 = 0; 1177 1.76 skrll csum2 = 0; 1178 1.76 skrll if ((ifp->if_capenable & IFCAP_CSUM_IPv4_Tx) != 0) 1179 1.76 skrll csum1 |= AXE_TXCSUM_IP; 1180 1.76 skrll if ((ifp->if_capenable & IFCAP_CSUM_TCPv4_Tx) != 0) 1181 1.76 skrll csum1 |= AXE_TXCSUM_TCP; 1182 1.76 skrll if ((ifp->if_capenable & IFCAP_CSUM_UDPv4_Tx) != 0) 1183 1.76 skrll csum1 |= AXE_TXCSUM_UDP; 1184 1.76 skrll if ((ifp->if_capenable & IFCAP_CSUM_TCPv6_Tx) != 0) 1185 1.76 skrll csum1 |= AXE_TXCSUM_TCPV6; 1186 1.76 skrll if ((ifp->if_capenable & IFCAP_CSUM_UDPv6_Tx) != 0) 1187 1.76 skrll csum1 |= AXE_TXCSUM_UDPV6; 1188 1.76 skrll axe_cmd(sc, AXE_772B_CMD_WRITE_TXCSUM, csum2, csum1, NULL); 1189 1.76 skrll csum1 = 0; 1190 1.76 skrll csum2 = 0; 1191 1.76 skrll 1192 1.76 skrll if ((ifp->if_capenable & IFCAP_CSUM_IPv4_Rx) != 0) 1193 1.76 skrll csum1 |= AXE_RXCSUM_IP; 1194 1.76 skrll if ((ifp->if_capenable & IFCAP_CSUM_TCPv4_Rx) != 0) 1195 1.76 skrll csum1 |= AXE_RXCSUM_TCP; 1196 1.76 skrll if ((ifp->if_capenable & IFCAP_CSUM_UDPv4_Rx) != 0) 1197 1.76 skrll csum1 |= AXE_RXCSUM_UDP; 1198 1.76 skrll if ((ifp->if_capenable & IFCAP_CSUM_TCPv6_Rx) != 0) 1199 1.76 skrll csum1 |= AXE_RXCSUM_TCPV6; 1200 1.76 skrll if ((ifp->if_capenable & IFCAP_CSUM_UDPv6_Rx) != 0) 1201 1.76 skrll csum1 |= AXE_RXCSUM_UDPV6; 1202 1.76 skrll axe_cmd(sc, AXE_772B_CMD_WRITE_RXCSUM, csum2, csum1, NULL); 1203 1.76 skrll } 1204 1.76 skrll } 1205 1.76 skrll 1206 1.35 pgoyette static int 1207 1.139 riastrad axe_uno_init(struct ifnet *ifp) 1208 1.1 augustss { 1209 1.76 skrll AXEHIST_FUNC(); AXEHIST_CALLED(); 1210 1.104 mrg struct usbnet * const un = ifp->if_softc; 1211 1.104 mrg struct axe_softc * const sc = usbnet_softc(un); 1212 1.38 tsutsui int rxmode; 1213 1.35 pgoyette 1214 1.100 mrg /* Reset the ethernet interface. */ 1215 1.104 mrg axe_reset(un); 1216 1.35 pgoyette 1217 1.76 skrll #if 0 1218 1.76 skrll ret = asix_write_gpio(dev, AX_GPIO_RSE | AX_GPIO_GPO_2 | 1219 1.76 skrll AX_GPIO_GPO2EN, 5, in_pm); 1220 1.76 skrll #endif 1221 1.76 skrll /* Set MAC address and transmitter IPG values. */ 1222 1.129 nisimura if (AXE_IS_172(un)) { 1223 1.104 mrg axe_cmd(sc, AXE_172_CMD_WRITE_NODEID, 0, 0, un->un_eaddr); 1224 1.35 pgoyette axe_cmd(sc, AXE_172_CMD_WRITE_IPG0, 0, sc->axe_ipgs[0], NULL); 1225 1.35 pgoyette axe_cmd(sc, AXE_172_CMD_WRITE_IPG1, 0, sc->axe_ipgs[1], NULL); 1226 1.35 pgoyette axe_cmd(sc, AXE_172_CMD_WRITE_IPG2, 0, sc->axe_ipgs[2], NULL); 1227 1.129 nisimura } else { 1228 1.129 nisimura axe_cmd(sc, AXE_178_CMD_WRITE_NODEID, 0, 0, un->un_eaddr); 1229 1.129 nisimura axe_cmd(sc, AXE_178_CMD_WRITE_IPG012, sc->axe_ipgs[2], 1230 1.129 nisimura (sc->axe_ipgs[1] << 8) | (sc->axe_ipgs[0]), NULL); 1231 1.129 nisimura 1232 1.108 mrg un->un_flags &= ~(AXSTD_FRAME | AXCSUM_FRAME); 1233 1.108 mrg if ((un->un_flags & AX772B) != 0 && 1234 1.76 skrll (ifp->if_capenable & AX_RXCSUM) != 0) { 1235 1.76 skrll sc->sc_lenmask = AXE_CSUM_HDR_LEN_MASK; 1236 1.108 mrg un->un_flags |= AXCSUM_FRAME; 1237 1.76 skrll } else { 1238 1.76 skrll sc->sc_lenmask = AXE_HDR_LEN_MASK; 1239 1.108 mrg un->un_flags |= AXSTD_FRAME; 1240 1.76 skrll } 1241 1.76 skrll } 1242 1.76 skrll 1243 1.76 skrll /* Configure TX/RX checksum offloading. */ 1244 1.76 skrll axe_csum_cfg(sc); 1245 1.1 augustss 1246 1.108 mrg if (un->un_flags & AX772B) { 1247 1.76 skrll /* AX88772B uses different maximum frame burst configuration. */ 1248 1.76 skrll axe_cmd(sc, AXE_772B_CMD_RXCTL_WRITE_CFG, 1249 1.76 skrll ax88772b_mfb_table[AX88772B_MFB_16K].threshold, 1250 1.76 skrll ax88772b_mfb_table[AX88772B_MFB_16K].byte_cnt, NULL); 1251 1.76 skrll } 1252 1.1 augustss /* Enable receiver, set RX mode */ 1253 1.125 nisimura rxmode = (AXE_RXCMD_BROADCAST | AXE_RXCMD_MULTICAST | AXE_RXCMD_ENABLE); 1254 1.129 nisimura if (AXE_IS_172(un)) 1255 1.129 nisimura rxmode |= AXE_172_RXCMD_UNICAST; 1256 1.129 nisimura else { 1257 1.108 mrg if (un->un_flags & AX772B) { 1258 1.76 skrll /* 1259 1.76 skrll * Select RX header format type 1. Aligning IP 1260 1.76 skrll * header on 4 byte boundary is not needed when 1261 1.76 skrll * checksum offloading feature is not used 1262 1.76 skrll * because we always copy the received frame in 1263 1.76 skrll * RX handler. When RX checksum offloading is 1264 1.76 skrll * active, aligning IP header is required to 1265 1.76 skrll * reflect actual frame length including RX 1266 1.76 skrll * header size. 1267 1.76 skrll */ 1268 1.76 skrll rxmode |= AXE_772B_RXCMD_HDR_TYPE_1; 1269 1.108 mrg if (un->un_flags & AXCSUM_FRAME) 1270 1.76 skrll rxmode |= AXE_772B_RXCMD_IPHDR_ALIGN; 1271 1.76 skrll } else { 1272 1.76 skrll /* 1273 1.76 skrll * Default Rx buffer size is too small to get 1274 1.76 skrll * maximum performance. 1275 1.76 skrll */ 1276 1.76 skrll #if 0 1277 1.104 mrg if (un->un_udev->ud_speed == USB_SPEED_HIGH) { 1278 1.76 skrll /* Largest possible USB buffer size for AX88178 */ 1279 1.100 mrg } 1280 1.76 skrll #endif 1281 1.76 skrll rxmode |= AXE_178_RXCMD_MFB_16384; 1282 1.35 pgoyette } 1283 1.76 skrll } 1284 1.76 skrll 1285 1.123 rin DPRINTF("rxmode %#jx", rxmode, 0, 0, 0); 1286 1.76 skrll 1287 1.1 augustss axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, rxmode, NULL); 1288 1.1 augustss 1289 1.149 riastrad return 0; 1290 1.1 augustss } 1291 1.1 augustss 1292 1.134 riastrad static void 1293 1.130 thorpej axe_uno_stop(struct ifnet *ifp, int disable) 1294 1.100 mrg { 1295 1.104 mrg struct usbnet * const un = ifp->if_softc; 1296 1.100 mrg 1297 1.104 mrg axe_reset(un); 1298 1.1 augustss } 1299 1.48 pgoyette 1300 1.48 pgoyette #ifdef _MODULE 1301 1.48 pgoyette #include "ioconf.c" 1302 1.48 pgoyette #endif 1303 1.48 pgoyette 1304 1.114 mrg USBNET_MODULE(axe) 1305