Home | History | Annotate | Line # | Download | only in usb
if_axe.c revision 1.105
      1  1.105       mrg /*	$NetBSD: if_axe.c,v 1.105 2019/08/06 00:19:57 mrg Exp $	*/
      2   1.76     skrll /*	$OpenBSD: if_axe.c,v 1.137 2016/04/13 11:03:37 mpi Exp $ */
      3   1.35  pgoyette 
      4   1.35  pgoyette /*
      5   1.35  pgoyette  * Copyright (c) 2005, 2006, 2007 Jonathan Gray <jsg (at) openbsd.org>
      6   1.35  pgoyette  *
      7   1.35  pgoyette  * Permission to use, copy, modify, and distribute this software for any
      8   1.35  pgoyette  * purpose with or without fee is hereby granted, provided that the above
      9   1.35  pgoyette  * copyright notice and this permission notice appear in all copies.
     10   1.35  pgoyette  *
     11   1.35  pgoyette  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     12   1.35  pgoyette  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     13   1.35  pgoyette  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     14   1.35  pgoyette  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     15   1.35  pgoyette  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     16   1.35  pgoyette  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     17   1.35  pgoyette  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     18   1.35  pgoyette  */
     19    1.1  augustss 
     20    1.1  augustss /*
     21    1.1  augustss  * Copyright (c) 1997, 1998, 1999, 2000-2003
     22    1.1  augustss  *	Bill Paul <wpaul (at) windriver.com>.  All rights reserved.
     23    1.1  augustss  *
     24    1.1  augustss  * Redistribution and use in source and binary forms, with or without
     25    1.1  augustss  * modification, are permitted provided that the following conditions
     26    1.1  augustss  * are met:
     27    1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     28    1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     29    1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     30    1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     31    1.1  augustss  *    documentation and/or other materials provided with the distribution.
     32    1.1  augustss  * 3. All advertising materials mentioning features or use of this software
     33    1.1  augustss  *    must display the following acknowledgement:
     34    1.1  augustss  *	This product includes software developed by Bill Paul.
     35    1.1  augustss  * 4. Neither the name of the author nor the names of any co-contributors
     36    1.1  augustss  *    may be used to endorse or promote products derived from this software
     37    1.1  augustss  *    without specific prior written permission.
     38    1.1  augustss  *
     39    1.1  augustss  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
     40    1.1  augustss  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     41    1.1  augustss  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     42    1.1  augustss  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
     43    1.1  augustss  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     44    1.1  augustss  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     45    1.1  augustss  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     46    1.1  augustss  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     47    1.1  augustss  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     48    1.1  augustss  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     49    1.1  augustss  * THE POSSIBILITY OF SUCH DAMAGE.
     50    1.1  augustss  */
     51    1.1  augustss 
     52    1.1  augustss /*
     53   1.76     skrll  * ASIX Electronics AX88172/AX88178/AX88778 USB 2.0 ethernet driver.
     54   1.76     skrll  * Used in the LinkSys USB200M and various other adapters.
     55    1.1  augustss  *
     56    1.1  augustss  * Written by Bill Paul <wpaul (at) windriver.com>
     57    1.1  augustss  * Senior Engineer
     58    1.1  augustss  * Wind River Systems
     59    1.1  augustss  */
     60    1.1  augustss 
     61    1.1  augustss /*
     62    1.1  augustss  * The AX88172 provides USB ethernet supports at 10 and 100Mbps.
     63    1.1  augustss  * It uses an external PHY (reference designs use a RealTek chip),
     64    1.1  augustss  * and has a 64-bit multicast hash filter. There is some information
     65    1.1  augustss  * missing from the manual which one needs to know in order to make
     66    1.1  augustss  * the chip function:
     67    1.1  augustss  *
     68    1.1  augustss  * - You must set bit 7 in the RX control register, otherwise the
     69    1.1  augustss  *   chip won't receive any packets.
     70    1.1  augustss  * - You must initialize all 3 IPG registers, or you won't be able
     71    1.1  augustss  *   to send any packets.
     72    1.1  augustss  *
     73    1.1  augustss  * Note that this device appears to only support loading the station
     74   1.76     skrll  * address via autoload from the EEPROM (i.e. there's no way to manually
     75    1.1  augustss  * set it).
     76    1.1  augustss  *
     77    1.1  augustss  * (Adam Weinberger wanted me to name this driver if_gir.c.)
     78    1.1  augustss  */
     79    1.1  augustss 
     80    1.1  augustss /*
     81   1.76     skrll  * Ax88178 and Ax88772 support backported from the OpenBSD driver.
     82   1.76     skrll  * 2007/02/12, J.R. Oldroyd, fbsd (at) opal.com
     83   1.76     skrll  *
     84   1.76     skrll  * Manual here:
     85   1.76     skrll  * http://www.asix.com.tw/FrootAttach/datasheet/AX88178_datasheet_Rev10.pdf
     86   1.76     skrll  * http://www.asix.com.tw/FrootAttach/datasheet/AX88772_datasheet_Rev10.pdf
     87    1.1  augustss  */
     88    1.1  augustss 
     89    1.1  augustss #include <sys/cdefs.h>
     90  1.105       mrg __KERNEL_RCSID(0, "$NetBSD: if_axe.c,v 1.105 2019/08/06 00:19:57 mrg Exp $");
     91    1.1  augustss 
     92   1.62  christos #ifdef _KERNEL_OPT
     93   1.75     skrll #include "opt_usb.h"
     94   1.81   msaitoh #include "opt_net_mpsafe.h"
     95    1.1  augustss #endif
     96    1.1  augustss 
     97    1.1  augustss #include <sys/param.h>
     98   1.35  pgoyette #include <sys/kernel.h>
     99   1.48  pgoyette #include <sys/module.h>
    100    1.1  augustss #include <sys/socket.h>
    101   1.35  pgoyette #include <sys/sockio.h>
    102   1.35  pgoyette #include <sys/systm.h>
    103    1.1  augustss 
    104  1.104       mrg #include <dev/usb/usbnet.h>
    105   1.76     skrll #include <dev/usb/usbhist.h>
    106    1.1  augustss #include <dev/usb/if_axereg.h>
    107    1.1  augustss 
    108   1.99       mrg struct axe_type {
    109   1.99       mrg 	struct usb_devno	axe_dev;
    110   1.99       mrg 	uint16_t		axe_flags;
    111   1.99       mrg };
    112   1.99       mrg 
    113  1.104       mrg struct axe_softc {
    114  1.104       mrg 	struct usbnet		axe_un;
    115   1.99       mrg 
    116   1.99       mrg 	uint32_t		axe_flags;	/* copied from axe_type */
    117   1.99       mrg #define AX178		__BIT(0)	/* AX88178 */
    118   1.99       mrg #define AX772		__BIT(1)	/* AX88772 */
    119   1.99       mrg #define AX772A		__BIT(2)	/* AX88772A */
    120   1.99       mrg #define AX772B		__BIT(3)	/* AX88772B */
    121   1.99       mrg #define	AXSTD_FRAME	__BIT(12)
    122   1.99       mrg #define	AXCSUM_FRAME	__BIT(13)
    123   1.99       mrg 
    124   1.99       mrg 	uint8_t			axe_ipgs[3];
    125   1.99       mrg 	uint8_t 		axe_phyaddrs[2];
    126   1.99       mrg 	uint16_t		sc_pwrcfg;
    127   1.99       mrg 	uint16_t		sc_lenmask;
    128   1.99       mrg 
    129   1.99       mrg };
    130   1.99       mrg 
    131   1.99       mrg #define	AXE_IS_178_FAMILY(sc)						  \
    132   1.99       mrg 	((sc)->axe_flags & (AX772 | AX772A | AX772B | AX178))
    133   1.99       mrg 
    134   1.99       mrg #define	AXE_IS_772(sc)							  \
    135   1.99       mrg 	((sc)->axe_flags & (AX772 | AX772A | AX772B))
    136   1.99       mrg 
    137   1.99       mrg #define AX_RXCSUM					\
    138   1.99       mrg     (IFCAP_CSUM_IPv4_Rx | 				\
    139   1.99       mrg      IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx |	\
    140   1.99       mrg      IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx)
    141   1.99       mrg 
    142   1.99       mrg #define AX_TXCSUM					\
    143   1.99       mrg     (IFCAP_CSUM_IPv4_Tx | 				\
    144   1.99       mrg      IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_UDPv4_Tx |	\
    145   1.99       mrg      IFCAP_CSUM_TCPv6_Tx | IFCAP_CSUM_UDPv6_Tx)
    146   1.99       mrg 
    147   1.76     skrll /*
    148   1.76     skrll  * AXE_178_MAX_FRAME_BURST
    149   1.76     skrll  * max frame burst size for Ax88178 and Ax88772
    150   1.76     skrll  *	0	2048 bytes
    151   1.76     skrll  *	1	4096 bytes
    152   1.76     skrll  *	2	8192 bytes
    153   1.76     skrll  *	3	16384 bytes
    154   1.76     skrll  * use the largest your system can handle without USB stalling.
    155   1.76     skrll  *
    156   1.76     skrll  * NB: 88772 parts appear to generate lots of input errors with
    157   1.76     skrll  * a 2K rx buffer and 8K is only slightly faster than 4K on an
    158   1.76     skrll  * EHCI port on a T42 so change at your own risk.
    159   1.76     skrll  */
    160   1.76     skrll #define AXE_178_MAX_FRAME_BURST	1
    161   1.76     skrll 
    162   1.76     skrll 
    163   1.76     skrll #ifdef USB_DEBUG
    164   1.76     skrll #ifndef AXE_DEBUG
    165   1.76     skrll #define axedebug 0
    166    1.1  augustss #else
    167   1.76     skrll static int axedebug = 20;
    168   1.76     skrll 
    169   1.76     skrll SYSCTL_SETUP(sysctl_hw_axe_setup, "sysctl hw.axe setup")
    170   1.76     skrll {
    171   1.76     skrll 	int err;
    172   1.76     skrll 	const struct sysctlnode *rnode;
    173   1.76     skrll 	const struct sysctlnode *cnode;
    174   1.76     skrll 
    175   1.76     skrll 	err = sysctl_createv(clog, 0, NULL, &rnode,
    176   1.76     skrll 	    CTLFLAG_PERMANENT, CTLTYPE_NODE, "axe",
    177   1.76     skrll 	    SYSCTL_DESCR("axe global controls"),
    178   1.76     skrll 	    NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
    179   1.76     skrll 
    180   1.76     skrll 	if (err)
    181   1.76     skrll 		goto fail;
    182   1.76     skrll 
    183   1.76     skrll 	/* control debugging printfs */
    184   1.76     skrll 	err = sysctl_createv(clog, 0, &rnode, &cnode,
    185   1.96   msaitoh 	    CTLFLAG_PERMANENT | CTLFLAG_READWRITE, CTLTYPE_INT,
    186   1.76     skrll 	    "debug", SYSCTL_DESCR("Enable debugging output"),
    187   1.76     skrll 	    NULL, 0, &axedebug, sizeof(axedebug), CTL_CREATE, CTL_EOL);
    188   1.76     skrll 	if (err)
    189   1.76     skrll 		goto fail;
    190   1.76     skrll 
    191   1.76     skrll 	return;
    192   1.76     skrll fail:
    193   1.76     skrll 	aprint_error("%s: sysctl_createv failed (err = %d)\n", __func__, err);
    194   1.76     skrll }
    195   1.76     skrll 
    196   1.76     skrll #endif /* AXE_DEBUG */
    197   1.76     skrll #endif /* USB_DEBUG */
    198   1.76     skrll 
    199   1.76     skrll #define DPRINTF(FMT,A,B,C,D)	USBHIST_LOGN(axedebug,1,FMT,A,B,C,D)
    200   1.76     skrll #define DPRINTFN(N,FMT,A,B,C,D)	USBHIST_LOGN(axedebug,N,FMT,A,B,C,D)
    201   1.76     skrll #define AXEHIST_FUNC()		USBHIST_FUNC()
    202   1.76     skrll #define AXEHIST_CALLED(name)	USBHIST_CALLED(axedebug)
    203    1.1  augustss 
    204    1.1  augustss /*
    205    1.1  augustss  * Various supported device vendors/products.
    206    1.1  augustss  */
    207   1.35  pgoyette static const struct axe_type axe_devs[] = {
    208   1.35  pgoyette 	{ { USB_VENDOR_ABOCOM,		USB_PRODUCT_ABOCOM_UFE2000}, 0 },
    209   1.35  pgoyette 	{ { USB_VENDOR_ACERCM,		USB_PRODUCT_ACERCM_EP1427X2}, 0 },
    210   1.35  pgoyette 	{ { USB_VENDOR_APPLE,		USB_PRODUCT_APPLE_ETHERNET }, AX772 },
    211    1.1  augustss 	{ { USB_VENDOR_ASIX,		USB_PRODUCT_ASIX_AX88172}, 0 },
    212   1.35  pgoyette 	{ { USB_VENDOR_ASIX,		USB_PRODUCT_ASIX_AX88772}, AX772 },
    213   1.35  pgoyette 	{ { USB_VENDOR_ASIX,		USB_PRODUCT_ASIX_AX88772A}, AX772 },
    214   1.76     skrll 	{ { USB_VENDOR_ASIX,		USB_PRODUCT_ASIX_AX88772B}, AX772B },
    215   1.76     skrll 	{ { USB_VENDOR_ASIX,		USB_PRODUCT_ASIX_AX88772B_1}, AX772B },
    216   1.35  pgoyette 	{ { USB_VENDOR_ASIX,		USB_PRODUCT_ASIX_AX88178}, AX178 },
    217   1.35  pgoyette 	{ { USB_VENDOR_ATEN,		USB_PRODUCT_ATEN_UC210T}, 0 },
    218   1.35  pgoyette 	{ { USB_VENDOR_BELKIN,		USB_PRODUCT_BELKIN_F5D5055 }, AX178 },
    219   1.35  pgoyette 	{ { USB_VENDOR_BILLIONTON,	USB_PRODUCT_BILLIONTON_USB2AR}, 0},
    220   1.76     skrll 	{ { USB_VENDOR_CISCOLINKSYS,	USB_PRODUCT_CISCOLINKSYS_USB200MV2}, AX772A },
    221    1.1  augustss 	{ { USB_VENDOR_COREGA,		USB_PRODUCT_COREGA_FETHER_USB2_TX }, 0},
    222    1.1  augustss 	{ { USB_VENDOR_DLINK,		USB_PRODUCT_DLINK_DUBE100}, 0 },
    223   1.35  pgoyette 	{ { USB_VENDOR_DLINK,		USB_PRODUCT_DLINK_DUBE100B1 }, AX772 },
    224   1.74     skrll 	{ { USB_VENDOR_DLINK2,		USB_PRODUCT_DLINK2_DUBE100B1 }, AX772 },
    225   1.76     skrll 	{ { USB_VENDOR_DLINK,		USB_PRODUCT_DLINK_DUBE100C1 }, AX772B },
    226   1.35  pgoyette 	{ { USB_VENDOR_GOODWAY,		USB_PRODUCT_GOODWAY_GWUSB2E}, 0 },
    227   1.35  pgoyette 	{ { USB_VENDOR_IODATA,		USB_PRODUCT_IODATA_ETGUS2 }, AX178 },
    228   1.35  pgoyette 	{ { USB_VENDOR_JVC,		USB_PRODUCT_JVC_MP_PRX1}, 0 },
    229   1.76     skrll 	{ { USB_VENDOR_LENOVO,		USB_PRODUCT_LENOVO_ETHERNET }, AX772B },
    230   1.97   msaitoh 	{ { USB_VENDOR_LINKSYS,		USB_PRODUCT_LINKSYS_HG20F9}, AX772B },
    231    1.1  augustss 	{ { USB_VENDOR_LINKSYS2,	USB_PRODUCT_LINKSYS2_USB200M}, 0 },
    232   1.35  pgoyette 	{ { USB_VENDOR_LINKSYS4,	USB_PRODUCT_LINKSYS4_USB1000 }, AX178 },
    233   1.35  pgoyette 	{ { USB_VENDOR_LOGITEC,		USB_PRODUCT_LOGITEC_LAN_GTJU2}, AX178 },
    234   1.35  pgoyette 	{ { USB_VENDOR_MELCO,		USB_PRODUCT_MELCO_LUAU2GT}, AX178 },
    235    1.2  augustss 	{ { USB_VENDOR_MELCO,		USB_PRODUCT_MELCO_LUAU2KTX}, 0 },
    236   1.35  pgoyette 	{ { USB_VENDOR_MSI,		USB_PRODUCT_MSI_AX88772A}, AX772 },
    237    1.1  augustss 	{ { USB_VENDOR_NETGEAR,		USB_PRODUCT_NETGEAR_FA120}, 0 },
    238   1.35  pgoyette 	{ { USB_VENDOR_OQO,		USB_PRODUCT_OQO_ETHER01PLUS }, AX772 },
    239   1.35  pgoyette 	{ { USB_VENDOR_PLANEX3,		USB_PRODUCT_PLANEX3_GU1000T }, AX178 },
    240   1.76     skrll 	{ { USB_VENDOR_SITECOM,		USB_PRODUCT_SITECOM_LN029}, 0 },
    241   1.76     skrll 	{ { USB_VENDOR_SITECOMEU,	USB_PRODUCT_SITECOMEU_LN028 }, AX178 },
    242   1.76     skrll 	{ { USB_VENDOR_SITECOMEU,	USB_PRODUCT_SITECOMEU_LN031 }, AX178 },
    243   1.35  pgoyette 	{ { USB_VENDOR_SYSTEMTALKS,	USB_PRODUCT_SYSTEMTALKS_SGCX2UL}, 0 },
    244    1.1  augustss };
    245    1.9  christos #define axe_lookup(v, p) ((const struct axe_type *)usb_lookup(axe_devs, v, p))
    246    1.1  augustss 
    247   1.76     skrll static const struct ax88772b_mfb ax88772b_mfb_table[] = {
    248   1.76     skrll 	{ 0x8000, 0x8001, 2048 },
    249   1.76     skrll 	{ 0x8100, 0x8147, 4096 },
    250   1.76     skrll 	{ 0x8200, 0x81EB, 6144 },
    251   1.76     skrll 	{ 0x8300, 0x83D7, 8192 },
    252   1.76     skrll 	{ 0x8400, 0x851E, 16384 },
    253   1.76     skrll 	{ 0x8500, 0x8666, 20480 },
    254   1.76     skrll 	{ 0x8600, 0x87AE, 24576 },
    255   1.76     skrll 	{ 0x8700, 0x8A3D, 32768 }
    256   1.76     skrll };
    257   1.76     skrll 
    258   1.35  pgoyette int	axe_match(device_t, cfdata_t, void *);
    259   1.35  pgoyette void	axe_attach(device_t, device_t, void *);
    260   1.35  pgoyette 
    261   1.35  pgoyette CFATTACH_DECL_NEW(axe, sizeof(struct axe_softc),
    262  1.104       mrg 	axe_match, axe_attach, usbnet_detach, usbnet_activate);
    263   1.35  pgoyette 
    264  1.104       mrg static void	axe_rx_loop_cb(struct usbnet *, struct usbd_xfer *,
    265  1.104       mrg 			       struct usbnet_chain *, uint32_t);
    266  1.104       mrg static unsigned axe_tx_prepare_cb(struct usbnet *, struct mbuf *,
    267  1.104       mrg 				  struct usbnet_chain *);
    268   1.35  pgoyette static int	axe_init(struct ifnet *);
    269  1.104       mrg static void	axe_stop_cb(struct ifnet *, int);
    270  1.104       mrg static int	axe_ioctl_cb(struct ifnet *, u_long, void *);
    271   1.35  pgoyette 
    272   1.35  pgoyette static void	axe_ax88178_init(struct axe_softc *);
    273   1.35  pgoyette static void	axe_ax88772_init(struct axe_softc *);
    274   1.82     ozaki static void	axe_ax88772a_init(struct axe_softc *);
    275   1.82     ozaki static void	axe_ax88772b_init(struct axe_softc *);
    276    1.1  augustss 
    277  1.104       mrg static usbd_status
    278    1.1  augustss axe_cmd(struct axe_softc *sc, int cmd, int index, int val, void *buf)
    279    1.1  augustss {
    280   1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    281  1.104       mrg 	struct usbnet * const un = &sc->axe_un;
    282   1.38   tsutsui 	usb_device_request_t req;
    283   1.38   tsutsui 	usbd_status err;
    284    1.1  augustss 
    285  1.104       mrg 	usbnet_isowned_mii(un);
    286   1.21        ad 
    287  1.104       mrg 	if (un->un_dying)
    288   1.86  christos 		return -1;
    289    1.1  augustss 
    290   1.83  pgoyette 	DPRINTFN(20, "cmd %#jx index %#jx val %#jx", cmd, index, val, 0);
    291   1.76     skrll 
    292    1.1  augustss 	if (AXE_CMD_DIR(cmd))
    293    1.1  augustss 		req.bmRequestType = UT_WRITE_VENDOR_DEVICE;
    294    1.1  augustss 	else
    295    1.1  augustss 		req.bmRequestType = UT_READ_VENDOR_DEVICE;
    296    1.1  augustss 	req.bRequest = AXE_CMD_CMD(cmd);
    297    1.1  augustss 	USETW(req.wValue, val);
    298    1.1  augustss 	USETW(req.wIndex, index);
    299    1.1  augustss 	USETW(req.wLength, AXE_CMD_LEN(cmd));
    300    1.1  augustss 
    301  1.104       mrg 	err = usbd_do_request(un->un_udev, &req, buf);
    302  1.104       mrg 	if (err)
    303  1.104       mrg 		DPRINTF("cmd %jd err %jd", cmd, err, 0, 0);
    304    1.1  augustss 
    305  1.104       mrg 	return err;
    306    1.1  augustss }
    307    1.1  augustss 
    308  1.104       mrg static usbd_status
    309  1.104       mrg axe_mii_read_reg(struct usbnet *un, int phy, int reg, uint16_t *val)
    310    1.1  augustss {
    311   1.77     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    312  1.104       mrg 	struct axe_softc * const sc = usbnet_softc(un);
    313   1.38   tsutsui 	usbd_status err;
    314   1.95   msaitoh 	uint16_t data;
    315    1.1  augustss 
    316   1.83  pgoyette 	DPRINTFN(30, "phy 0x%jx reg 0x%jx\n", phy, reg, 0, 0);
    317   1.76     skrll 
    318   1.66       roy 	axe_cmd(sc, AXE_CMD_MII_OPMODE_SW, 0, 0, NULL);
    319   1.76     skrll 
    320   1.95   msaitoh 	err = axe_cmd(sc, AXE_CMD_MII_READ_REG, reg, phy, &data);
    321   1.66       roy 	axe_cmd(sc, AXE_CMD_MII_OPMODE_HW, 0, 0, NULL);
    322  1.100       mrg 
    323   1.66       roy 	if (err) {
    324  1.104       mrg 		aprint_error_dev(un->un_dev, "read PHY failed\n");
    325   1.95   msaitoh 		return err;
    326   1.66       roy 	}
    327   1.66       roy 
    328   1.95   msaitoh 	*val = le16toh(data);
    329   1.76     skrll 	if (AXE_IS_772(sc) && reg == MII_BMSR) {
    330   1.66       roy 		/*
    331   1.76     skrll 		 * BMSR of AX88772 indicates that it supports extended
    332   1.66       roy 		 * capability but the extended status register is
    333   1.76     skrll 		 * reserved for embedded ethernet PHY. So clear the
    334   1.66       roy 		 * extended capability bit of BMSR.
    335   1.66       roy 		 */
    336   1.95   msaitoh 		*val &= ~BMSR_EXTCAP;
    337    1.1  augustss 	}
    338    1.1  augustss 
    339   1.95   msaitoh 	DPRINTFN(30, "phy 0x%jx reg 0x%jx val %#jx", phy, reg, *val, 0);
    340   1.66       roy 
    341  1.104       mrg 	return USBD_NORMAL_COMPLETION;
    342    1.1  augustss }
    343    1.1  augustss 
    344  1.104       mrg static usbd_status
    345  1.104       mrg axe_mii_write_reg(struct usbnet *un, int phy, int reg, uint16_t val)
    346    1.1  augustss {
    347  1.104       mrg 	struct axe_softc * const sc = usbnet_softc(un);
    348   1.38   tsutsui 	usbd_status err;
    349  1.104       mrg 	uint16_t aval;
    350    1.1  augustss 
    351  1.104       mrg 	aval = htole16(val);
    352    1.1  augustss 
    353    1.1  augustss 	axe_cmd(sc, AXE_CMD_MII_OPMODE_SW, 0, 0, NULL);
    354  1.104       mrg 	err = axe_cmd(sc, AXE_CMD_MII_WRITE_REG, reg, phy, &aval);
    355    1.1  augustss 	axe_cmd(sc, AXE_CMD_MII_OPMODE_HW, 0, 0, NULL);
    356    1.1  augustss 
    357  1.104       mrg 	return err;
    358   1.66       roy }
    359   1.66       roy 
    360   1.66       roy static void
    361  1.104       mrg axe_mii_statchg_cb(struct ifnet *ifp)
    362    1.1  augustss {
    363   1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    364   1.76     skrll 
    365  1.104       mrg 	struct usbnet * const un = ifp->if_softc;
    366  1.104       mrg 	struct axe_softc * const sc = usbnet_softc(un);
    367  1.104       mrg 	struct mii_data *mii = &un->un_mii;
    368    1.5  augustss 	int val, err;
    369    1.5  augustss 
    370  1.104       mrg 	if (un->un_dying)
    371  1.100       mrg 		return;
    372  1.100       mrg 
    373   1.76     skrll 	val = 0;
    374  1.104       mrg 	un->un_link = false;
    375   1.76     skrll 	if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) {
    376   1.76     skrll 		val |= AXE_MEDIA_FULL_DUPLEX;
    377   1.76     skrll 		if (AXE_IS_178_FAMILY(sc)) {
    378   1.76     skrll 			if ((IFM_OPTIONS(mii->mii_media_active) &
    379   1.76     skrll 			    IFM_ETH_TXPAUSE) != 0)
    380   1.76     skrll 				val |= AXE_178_MEDIA_TXFLOW_CONTROL_EN;
    381   1.76     skrll 			if ((IFM_OPTIONS(mii->mii_media_active) &
    382   1.76     skrll 			    IFM_ETH_RXPAUSE) != 0)
    383   1.76     skrll 				val |= AXE_178_MEDIA_RXFLOW_CONTROL_EN;
    384   1.76     skrll 		}
    385   1.76     skrll 	}
    386   1.76     skrll 	if (AXE_IS_178_FAMILY(sc)) {
    387   1.76     skrll 		val |= AXE_178_MEDIA_RX_EN | AXE_178_MEDIA_MAGIC;
    388   1.66       roy 		if (sc->axe_flags & AX178)
    389   1.66       roy 			val |= AXE_178_MEDIA_ENCK;
    390   1.35  pgoyette 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
    391   1.38   tsutsui 		case IFM_1000_T:
    392   1.35  pgoyette 			val |= AXE_178_MEDIA_GMII | AXE_178_MEDIA_ENCK;
    393  1.104       mrg 			un->un_link = true;
    394   1.35  pgoyette 			break;
    395   1.35  pgoyette 		case IFM_100_TX:
    396   1.35  pgoyette 			val |= AXE_178_MEDIA_100TX;
    397  1.104       mrg 			un->un_link = true;
    398   1.35  pgoyette 			break;
    399   1.35  pgoyette 		case IFM_10_T:
    400  1.104       mrg 			un->un_link = true;
    401   1.35  pgoyette 			break;
    402   1.35  pgoyette 		}
    403   1.35  pgoyette 	}
    404   1.35  pgoyette 
    405   1.83  pgoyette 	DPRINTF("val=0x%jx", val, 0, 0, 0);
    406  1.104       mrg 	usbnet_lock_mii(un);
    407    1.5  augustss 	err = axe_cmd(sc, AXE_CMD_WRITE_MEDIA, 0, val, NULL);
    408  1.104       mrg 	usbnet_unlock_mii(un);
    409  1.104       mrg 	if (err)
    410  1.104       mrg 		aprint_error_dev(un->un_dev, "media change failed\n");
    411    1.1  augustss }
    412    1.1  augustss 
    413   1.35  pgoyette static void
    414  1.104       mrg axe_setiff_locked(struct usbnet *un)
    415    1.1  augustss {
    416   1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    417  1.104       mrg 	struct axe_softc * const sc = usbnet_softc(un);
    418  1.104       mrg 	struct ifnet * const ifp = usbnet_ifp(un);
    419  1.104       mrg 	struct ethercom *ec = usbnet_ec(un);
    420   1.38   tsutsui 	struct ether_multi *enm;
    421   1.38   tsutsui 	struct ether_multistep step;
    422   1.38   tsutsui 	uint32_t h = 0;
    423   1.38   tsutsui 	uint16_t rxmode;
    424   1.38   tsutsui 	uint8_t hashtbl[8] = { 0, 0, 0, 0, 0, 0, 0, 0 };
    425    1.1  augustss 
    426  1.104       mrg 	usbnet_isowned_mii(un);
    427  1.100       mrg 
    428  1.104       mrg 	if (un->un_dying)
    429    1.1  augustss 		return;
    430    1.1  augustss 
    431   1.86  christos 	if (axe_cmd(sc, AXE_CMD_RXCTL_READ, 0, 0, &rxmode)) {
    432  1.104       mrg 		aprint_error_dev(un->un_dev, "can't read rxmode");
    433   1.86  christos 		return;
    434   1.86  christos 	}
    435   1.10      tron 	rxmode = le16toh(rxmode);
    436    1.1  augustss 
    437   1.76     skrll 	rxmode &=
    438   1.76     skrll 	    ~(AXE_RXCMD_ALLMULTI | AXE_RXCMD_PROMISC |
    439   1.76     skrll 	    AXE_RXCMD_BROADCAST | AXE_RXCMD_MULTICAST);
    440   1.76     skrll 
    441   1.76     skrll 	rxmode |=
    442   1.76     skrll 	    (ifp->if_flags & IFF_BROADCAST) ? AXE_RXCMD_BROADCAST : 0;
    443   1.76     skrll 
    444   1.76     skrll 	if (ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) {
    445   1.76     skrll 		if (ifp->if_flags & IFF_PROMISC)
    446   1.76     skrll 			rxmode |= AXE_RXCMD_PROMISC;
    447   1.35  pgoyette 		goto allmulti;
    448   1.35  pgoyette 	}
    449    1.1  augustss 
    450   1.35  pgoyette 	/* Now program new ones */
    451   1.98   msaitoh 	ETHER_LOCK(ec);
    452   1.98   msaitoh 	ETHER_FIRST_MULTI(step, ec, enm);
    453    1.1  augustss 	while (enm != NULL) {
    454    1.1  augustss 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
    455   1.98   msaitoh 		    ETHER_ADDR_LEN) != 0) {
    456   1.98   msaitoh 			ETHER_UNLOCK(ec);
    457    1.1  augustss 			goto allmulti;
    458   1.98   msaitoh 		}
    459    1.1  augustss 
    460    1.1  augustss 		h = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN) >> 26;
    461   1.35  pgoyette 		hashtbl[h >> 3] |= 1U << (h & 7);
    462    1.1  augustss 		ETHER_NEXT_MULTI(step, enm);
    463    1.1  augustss 	}
    464   1.98   msaitoh 	ETHER_UNLOCK(ec);
    465    1.1  augustss 	ifp->if_flags &= ~IFF_ALLMULTI;
    466   1.76     skrll 	rxmode |= AXE_RXCMD_MULTICAST;
    467   1.76     skrll 
    468   1.86  christos 	axe_cmd(sc, AXE_CMD_WRITE_MCAST, 0, 0, hashtbl);
    469    1.1  augustss 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, rxmode, NULL);
    470    1.1  augustss 	return;
    471   1.35  pgoyette 
    472   1.35  pgoyette  allmulti:
    473   1.35  pgoyette 	ifp->if_flags |= IFF_ALLMULTI;
    474   1.35  pgoyette 	rxmode |= AXE_RXCMD_ALLMULTI;
    475   1.35  pgoyette 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, rxmode, NULL);
    476  1.100       mrg }
    477  1.100       mrg 
    478  1.100       mrg static void
    479  1.104       mrg axe_setiff(struct usbnet *un)
    480  1.100       mrg {
    481  1.104       mrg 	usbnet_lock_mii(un);
    482  1.104       mrg 	axe_setiff_locked(un);
    483  1.104       mrg 	usbnet_unlock_mii(un);
    484    1.1  augustss }
    485    1.1  augustss 
    486   1.88  christos static void
    487  1.104       mrg axe_ax_init(struct usbnet *un)
    488   1.88  christos {
    489  1.104       mrg 	struct axe_softc * const sc = usbnet_softc(un);
    490  1.104       mrg 
    491   1.89  christos 	int cmd = AXE_178_CMD_READ_NODEID;
    492   1.89  christos 
    493   1.88  christos 	if (sc->axe_flags & AX178) {
    494   1.88  christos 		axe_ax88178_init(sc);
    495   1.88  christos 	} else if (sc->axe_flags & AX772) {
    496   1.88  christos 		axe_ax88772_init(sc);
    497   1.88  christos 	} else if (sc->axe_flags & AX772A) {
    498   1.88  christos 		axe_ax88772a_init(sc);
    499   1.88  christos 	} else if (sc->axe_flags & AX772B) {
    500   1.88  christos 		axe_ax88772b_init(sc);
    501   1.89  christos 		return;
    502   1.89  christos 	} else {
    503   1.89  christos 		cmd = AXE_172_CMD_READ_NODEID;
    504   1.89  christos 	}
    505   1.89  christos 
    506  1.104       mrg 	if (axe_cmd(sc, cmd, 0, 0, un->un_eaddr)) {
    507  1.104       mrg 		aprint_error_dev(un->un_dev,
    508   1.89  christos 		    "failed to read ethernet address\n");
    509   1.88  christos 	}
    510   1.88  christos }
    511   1.88  christos 
    512   1.76     skrll 
    513   1.35  pgoyette static void
    514  1.104       mrg axe_reset(struct usbnet *un)
    515    1.1  augustss {
    516   1.38   tsutsui 
    517  1.104       mrg 	usbnet_isowned_mii(un);
    518  1.104       mrg 
    519  1.104       mrg 	if (un->un_dying)
    520    1.1  augustss 		return;
    521   1.76     skrll 
    522   1.76     skrll 	/*
    523   1.76     skrll 	 * softnet_lock can be taken when NET_MPAFE is not defined when calling
    524  1.100       mrg 	 * if_addr_init -> if_init.  This doesn't mix well with the
    525   1.76     skrll 	 * usbd_delay_ms calls in the init routines as things like nd6_slowtimo
    526   1.76     skrll 	 * can fire during the wait and attempt to take softnet_lock and then
    527  1.104       mrg 	 * block the softclk thread meaning the wait never ends.
    528   1.76     skrll 	 */
    529   1.76     skrll #ifndef NET_MPSAFE
    530    1.1  augustss 	/* XXX What to reset? */
    531    1.1  augustss 
    532    1.1  augustss 	/* Wait a little while for the chip to get its brains in order. */
    533    1.1  augustss 	DELAY(1000);
    534   1.76     skrll #else
    535  1.104       mrg 	axe_ax_init(un);
    536   1.76     skrll #endif
    537    1.1  augustss }
    538    1.1  augustss 
    539   1.66       roy static int
    540   1.66       roy axe_get_phyno(struct axe_softc *sc, int sel)
    541   1.66       roy {
    542   1.66       roy 	int phyno;
    543   1.66       roy 
    544   1.66       roy 	switch (AXE_PHY_TYPE(sc->axe_phyaddrs[sel])) {
    545   1.66       roy 	case PHY_TYPE_100_HOME:
    546   1.66       roy 		/* FALLTHROUGH */
    547   1.66       roy 	case PHY_TYPE_GIG:
    548   1.66       roy 		phyno = AXE_PHY_NO(sc->axe_phyaddrs[sel]);
    549   1.66       roy 		break;
    550   1.66       roy 	case PHY_TYPE_SPECIAL:
    551   1.66       roy 		/* FALLTHROUGH */
    552   1.66       roy 	case PHY_TYPE_RSVD:
    553   1.66       roy 		/* FALLTHROUGH */
    554   1.66       roy 	case PHY_TYPE_NON_SUP:
    555   1.66       roy 		/* FALLTHROUGH */
    556   1.66       roy 	default:
    557   1.66       roy 		phyno = -1;
    558   1.66       roy 		break;
    559   1.66       roy 	}
    560   1.66       roy 
    561   1.66       roy 	return phyno;
    562   1.66       roy }
    563   1.66       roy 
    564   1.66       roy #define	AXE_GPIO_WRITE(x, y)	do {				\
    565   1.66       roy 	axe_cmd(sc, AXE_CMD_WRITE_GPIO, 0, (x), NULL);		\
    566  1.104       mrg 	usbd_delay_ms(sc->axe_un.un_udev, hztoms(y));		\
    567   1.66       roy } while (0)
    568   1.66       roy 
    569   1.35  pgoyette static void
    570   1.35  pgoyette axe_ax88178_init(struct axe_softc *sc)
    571   1.35  pgoyette {
    572   1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    573  1.104       mrg 	struct usbnet * const un = &sc->axe_un;
    574   1.66       roy 	int gpio0, ledmode, phymode;
    575   1.66       roy 	uint16_t eeprom, val;
    576   1.35  pgoyette 
    577   1.35  pgoyette 	axe_cmd(sc, AXE_CMD_SROM_WR_ENABLE, 0, 0, NULL);
    578   1.35  pgoyette 	/* XXX magic */
    579   1.86  christos 	if (axe_cmd(sc, AXE_CMD_SROM_READ, 0, 0x0017, &eeprom) != 0)
    580   1.86  christos 		eeprom = 0xffff;
    581   1.35  pgoyette 	axe_cmd(sc, AXE_CMD_SROM_WR_DISABLE, 0, 0, NULL);
    582   1.35  pgoyette 
    583   1.35  pgoyette 	eeprom = le16toh(eeprom);
    584   1.35  pgoyette 
    585   1.83  pgoyette 	DPRINTF("EEPROM is 0x%jx", eeprom, 0, 0, 0);
    586   1.35  pgoyette 
    587   1.35  pgoyette 	/* if EEPROM is invalid we have to use to GPIO0 */
    588   1.35  pgoyette 	if (eeprom == 0xffff) {
    589   1.66       roy 		phymode = AXE_PHY_MODE_MARVELL;
    590   1.35  pgoyette 		gpio0 = 1;
    591   1.66       roy 		ledmode = 0;
    592   1.35  pgoyette 	} else {
    593   1.66       roy 		phymode = eeprom & 0x7f;
    594   1.35  pgoyette 		gpio0 = (eeprom & 0x80) ? 0 : 1;
    595   1.66       roy 		ledmode = eeprom >> 8;
    596   1.35  pgoyette 	}
    597   1.35  pgoyette 
    598   1.83  pgoyette 	DPRINTF("use gpio0: %jd, phymode %jd", gpio0, phymode, 0, 0);
    599   1.35  pgoyette 
    600   1.66       roy 	/* Program GPIOs depending on PHY hardware. */
    601   1.66       roy 	switch (phymode) {
    602   1.66       roy 	case AXE_PHY_MODE_MARVELL:
    603   1.66       roy 		if (gpio0 == 1) {
    604   1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO0_EN,
    605   1.66       roy 			    hz / 32);
    606   1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO0_EN | AXE_GPIO2 | AXE_GPIO2_EN,
    607   1.66       roy 			    hz / 32);
    608   1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO0_EN | AXE_GPIO2_EN, hz / 4);
    609   1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO0_EN | AXE_GPIO2 | AXE_GPIO2_EN,
    610   1.66       roy 			    hz / 32);
    611   1.66       roy 		} else {
    612   1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO1 |
    613   1.66       roy 			    AXE_GPIO1_EN, hz / 3);
    614   1.66       roy 			if (ledmode == 1) {
    615   1.66       roy 				AXE_GPIO_WRITE(AXE_GPIO1_EN, hz / 3);
    616   1.66       roy 				AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN,
    617   1.66       roy 				    hz / 3);
    618   1.66       roy 			} else {
    619   1.66       roy 				AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN |
    620   1.66       roy 				    AXE_GPIO2 | AXE_GPIO2_EN, hz / 32);
    621   1.66       roy 				AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN |
    622   1.66       roy 				    AXE_GPIO2_EN, hz / 4);
    623   1.66       roy 				AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN |
    624   1.66       roy 				    AXE_GPIO2 | AXE_GPIO2_EN, hz / 32);
    625   1.66       roy 			}
    626   1.66       roy 		}
    627   1.66       roy 		break;
    628   1.66       roy 	case AXE_PHY_MODE_CICADA:
    629   1.66       roy 	case AXE_PHY_MODE_CICADA_V2:
    630   1.66       roy 	case AXE_PHY_MODE_CICADA_V2_ASIX:
    631   1.66       roy 		if (gpio0 == 1)
    632   1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO0 |
    633   1.66       roy 			    AXE_GPIO0_EN, hz / 32);
    634   1.66       roy 		else
    635   1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO1 |
    636   1.66       roy 			    AXE_GPIO1_EN, hz / 32);
    637   1.66       roy 		break;
    638   1.66       roy 	case AXE_PHY_MODE_AGERE:
    639   1.66       roy 		AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO1 |
    640   1.66       roy 		    AXE_GPIO1_EN, hz / 32);
    641   1.66       roy 		AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN | AXE_GPIO2 |
    642   1.66       roy 		    AXE_GPIO2_EN, hz / 32);
    643   1.66       roy 		AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN | AXE_GPIO2_EN, hz / 4);
    644   1.66       roy 		AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN | AXE_GPIO2 |
    645   1.66       roy 		    AXE_GPIO2_EN, hz / 32);
    646   1.66       roy 		break;
    647   1.66       roy 	case AXE_PHY_MODE_REALTEK_8211CL:
    648   1.66       roy 	case AXE_PHY_MODE_REALTEK_8211BN:
    649   1.66       roy 	case AXE_PHY_MODE_REALTEK_8251CL:
    650   1.66       roy 		val = gpio0 == 1 ? AXE_GPIO0 | AXE_GPIO0_EN :
    651   1.66       roy 		    AXE_GPIO1 | AXE_GPIO1_EN;
    652   1.66       roy 		AXE_GPIO_WRITE(val, hz / 32);
    653   1.66       roy 		AXE_GPIO_WRITE(val | AXE_GPIO2 | AXE_GPIO2_EN, hz / 32);
    654   1.66       roy 		AXE_GPIO_WRITE(val | AXE_GPIO2_EN, hz / 4);
    655   1.66       roy 		AXE_GPIO_WRITE(val | AXE_GPIO2 | AXE_GPIO2_EN, hz / 32);
    656   1.66       roy 		if (phymode == AXE_PHY_MODE_REALTEK_8211CL) {
    657  1.104       mrg 			axe_mii_write_reg(un, un->un_phyno, 0x1F, 0x0005);
    658  1.104       mrg 			axe_mii_write_reg(un, un->un_phyno, 0x0C, 0x0000);
    659  1.104       mrg 			axe_mii_read_reg(un, un->un_phyno, 0x0001, &val);
    660  1.104       mrg 			axe_mii_write_reg(un, un->un_phyno, 0x01, val | 0x0080);
    661  1.104       mrg 			axe_mii_write_reg(un, un->un_phyno, 0x1F, 0x0000);
    662   1.66       roy 		}
    663   1.66       roy 		break;
    664   1.66       roy 	default:
    665   1.66       roy 		/* Unknown PHY model or no need to program GPIOs. */
    666   1.66       roy 		break;
    667   1.35  pgoyette 	}
    668   1.35  pgoyette 
    669   1.35  pgoyette 	/* soft reset */
    670   1.35  pgoyette 	axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_CLEAR, NULL);
    671  1.104       mrg 	usbd_delay_ms(un->un_udev, 150);
    672   1.35  pgoyette 	axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0,
    673   1.35  pgoyette 	    AXE_SW_RESET_PRL | AXE_178_RESET_MAGIC, NULL);
    674  1.104       mrg 	usbd_delay_ms(un->un_udev, 150);
    675   1.76     skrll 	/* Enable MII/GMII/RGMII interface to work with external PHY. */
    676   1.35  pgoyette 	axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, 0, NULL);
    677  1.104       mrg 	usbd_delay_ms(un->un_udev, 10);
    678   1.35  pgoyette 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL);
    679   1.35  pgoyette }
    680   1.35  pgoyette 
    681   1.35  pgoyette static void
    682   1.35  pgoyette axe_ax88772_init(struct axe_softc *sc)
    683   1.35  pgoyette {
    684   1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    685  1.104       mrg 	struct usbnet * const un = &sc->axe_un;
    686   1.35  pgoyette 
    687   1.35  pgoyette 	axe_cmd(sc, AXE_CMD_WRITE_GPIO, 0, 0x00b0, NULL);
    688  1.104       mrg 	usbd_delay_ms(un->un_udev, 40);
    689   1.35  pgoyette 
    690  1.104       mrg 	if (un->un_phyno == AXE_772_PHY_NO_EPHY) {
    691   1.35  pgoyette 		/* ask for the embedded PHY */
    692   1.76     skrll 		axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0,
    693   1.76     skrll 		    AXE_SW_PHY_SELECT_EMBEDDED, NULL);
    694  1.104       mrg 		usbd_delay_ms(un->un_udev, 10);
    695   1.35  pgoyette 
    696   1.35  pgoyette 		/* power down and reset state, pin reset state */
    697   1.35  pgoyette 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_CLEAR, NULL);
    698  1.104       mrg 		usbd_delay_ms(un->un_udev, 60);
    699   1.35  pgoyette 
    700   1.35  pgoyette 		/* power down/reset state, pin operating state */
    701   1.35  pgoyette 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0,
    702   1.35  pgoyette 		    AXE_SW_RESET_IPPD | AXE_SW_RESET_PRL, NULL);
    703  1.104       mrg 		usbd_delay_ms(un->un_udev, 150);
    704   1.35  pgoyette 
    705   1.35  pgoyette 		/* power up, reset */
    706   1.35  pgoyette 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_PRL, NULL);
    707   1.35  pgoyette 
    708   1.35  pgoyette 		/* power up, operating */
    709   1.35  pgoyette 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0,
    710   1.35  pgoyette 		    AXE_SW_RESET_IPRL | AXE_SW_RESET_PRL, NULL);
    711   1.35  pgoyette 	} else {
    712   1.35  pgoyette 		/* ask for external PHY */
    713   1.76     skrll 		axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, AXE_SW_PHY_SELECT_EXT,
    714   1.76     skrll 		    NULL);
    715  1.104       mrg 		usbd_delay_ms(un->un_udev, 10);
    716   1.35  pgoyette 
    717   1.35  pgoyette 		/* power down internal PHY */
    718   1.35  pgoyette 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0,
    719   1.35  pgoyette 		    AXE_SW_RESET_IPPD | AXE_SW_RESET_PRL, NULL);
    720   1.35  pgoyette 	}
    721   1.35  pgoyette 
    722  1.104       mrg 	usbd_delay_ms(un->un_udev, 150);
    723   1.35  pgoyette 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL);
    724   1.35  pgoyette }
    725   1.35  pgoyette 
    726   1.76     skrll static void
    727   1.76     skrll axe_ax88772_phywake(struct axe_softc *sc)
    728   1.76     skrll {
    729   1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    730  1.104       mrg 	struct usbnet * const un = &sc->axe_un;
    731   1.76     skrll 
    732  1.104       mrg 	if (un->un_phyno == AXE_772_PHY_NO_EPHY) {
    733   1.76     skrll 		/* Manually select internal(embedded) PHY - MAC mode. */
    734   1.76     skrll 		axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0,
    735   1.86  christos 		    AXE_SW_PHY_SELECT_EMBEDDED, NULL);
    736  1.104       mrg 		usbd_delay_ms(un->un_udev, hztoms(hz / 32));
    737   1.76     skrll 	} else {
    738   1.76     skrll 		/*
    739   1.76     skrll 		 * Manually select external PHY - MAC mode.
    740   1.76     skrll 		 * Reverse MII/RMII is for AX88772A PHY mode.
    741   1.76     skrll 		 */
    742   1.76     skrll 		axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, AXE_SW_PHY_SELECT_SS_ENB |
    743   1.76     skrll 		    AXE_SW_PHY_SELECT_EXT | AXE_SW_PHY_SELECT_SS_MII, NULL);
    744  1.104       mrg 		usbd_delay_ms(un->un_udev, hztoms(hz / 32));
    745   1.76     skrll 	}
    746   1.76     skrll 
    747   1.76     skrll 	axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_IPPD |
    748   1.76     skrll 	    AXE_SW_RESET_IPRL, NULL);
    749   1.76     skrll 
    750   1.76     skrll 	/* T1 = min 500ns everywhere */
    751  1.104       mrg 	usbd_delay_ms(un->un_udev, 150);
    752   1.76     skrll 
    753   1.76     skrll 	/* Take PHY out of power down. */
    754  1.104       mrg 	if (un->un_phyno == AXE_772_PHY_NO_EPHY) {
    755   1.76     skrll 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_IPRL, NULL);
    756   1.76     skrll 	} else {
    757   1.76     skrll 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_PRTE, NULL);
    758   1.76     skrll 	}
    759   1.76     skrll 
    760   1.76     skrll 	/* 772 T2 is 60ms. 772A T2 is 160ms, 772B T2 is 600ms */
    761  1.104       mrg 	usbd_delay_ms(un->un_udev, 600);
    762   1.76     skrll 
    763   1.76     skrll 	axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_CLEAR, NULL);
    764   1.76     skrll 
    765   1.76     skrll 	/* T3 = 500ns everywhere */
    766  1.104       mrg 	usbd_delay_ms(un->un_udev, hztoms(hz / 32));
    767   1.76     skrll 	axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_IPRL, NULL);
    768  1.104       mrg 	usbd_delay_ms(un->un_udev, hztoms(hz / 32));
    769   1.76     skrll }
    770   1.76     skrll 
    771   1.76     skrll static void
    772   1.76     skrll axe_ax88772a_init(struct axe_softc *sc)
    773   1.76     skrll {
    774   1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    775   1.76     skrll 
    776   1.76     skrll 	/* Reload EEPROM. */
    777   1.76     skrll 	AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM, hz / 32);
    778   1.76     skrll 	axe_ax88772_phywake(sc);
    779   1.76     skrll 	/* Stop MAC. */
    780   1.76     skrll 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL);
    781   1.76     skrll }
    782   1.76     skrll 
    783   1.76     skrll static void
    784   1.76     skrll axe_ax88772b_init(struct axe_softc *sc)
    785   1.76     skrll {
    786   1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    787  1.104       mrg 	struct usbnet * const un = &sc->axe_un;
    788   1.76     skrll 	uint16_t eeprom;
    789   1.76     skrll 	int i;
    790   1.76     skrll 
    791   1.76     skrll 	/* Reload EEPROM. */
    792   1.76     skrll 	AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM , hz / 32);
    793   1.76     skrll 
    794   1.76     skrll 	/*
    795   1.76     skrll 	 * Save PHY power saving configuration(high byte) and
    796   1.76     skrll 	 * clear EEPROM checksum value(low byte).
    797   1.76     skrll 	 */
    798   1.86  christos 	if (axe_cmd(sc, AXE_CMD_SROM_READ, 0, AXE_EEPROM_772B_PHY_PWRCFG,
    799   1.86  christos 	    &eeprom)) {
    800  1.104       mrg 		aprint_error_dev(un->un_dev, "failed to read eeprom\n");
    801   1.86  christos 		return;
    802   1.86  christos 	}
    803   1.86  christos 
    804   1.76     skrll 	sc->sc_pwrcfg = le16toh(eeprom) & 0xFF00;
    805   1.76     skrll 
    806   1.76     skrll 	/*
    807   1.76     skrll 	 * Auto-loaded default station address from internal ROM is
    808   1.76     skrll 	 * 00:00:00:00:00:00 such that an explicit access to EEPROM
    809   1.76     skrll 	 * is required to get real station address.
    810   1.76     skrll 	 */
    811  1.104       mrg 	uint8_t *eaddr = un->un_eaddr;
    812   1.76     skrll 	for (i = 0; i < ETHER_ADDR_LEN / 2; i++) {
    813   1.86  christos 		if (axe_cmd(sc, AXE_CMD_SROM_READ, 0,
    814   1.86  christos 		    AXE_EEPROM_772B_NODE_ID + i, &eeprom)) {
    815  1.104       mrg 			aprint_error_dev(un->un_dev,
    816   1.86  christos 			    "failed to read eeprom\n");
    817   1.86  christos 		    eeprom = 0;
    818   1.86  christos 		}
    819   1.76     skrll 		eeprom = le16toh(eeprom);
    820   1.76     skrll 		*eaddr++ = (uint8_t)(eeprom & 0xFF);
    821   1.76     skrll 		*eaddr++ = (uint8_t)((eeprom >> 8) & 0xFF);
    822   1.76     skrll 	}
    823   1.76     skrll 	/* Wakeup PHY. */
    824   1.76     skrll 	axe_ax88772_phywake(sc);
    825   1.76     skrll 	/* Stop MAC. */
    826   1.76     skrll 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL);
    827   1.76     skrll }
    828   1.76     skrll 
    829   1.76     skrll #undef	AXE_GPIO_WRITE
    830   1.76     skrll 
    831    1.1  augustss /*
    832    1.1  augustss  * Probe for a AX88172 chip.
    833    1.1  augustss  */
    834   1.27    dyoung int
    835   1.27    dyoung axe_match(device_t parent, cfdata_t match, void *aux)
    836    1.1  augustss {
    837   1.27    dyoung 	struct usb_attach_arg *uaa = aux;
    838    1.1  augustss 
    839   1.71     skrll 	return axe_lookup(uaa->uaa_vendor, uaa->uaa_product) != NULL ?
    840   1.38   tsutsui 	    UMATCH_VENDOR_PRODUCT : UMATCH_NONE;
    841    1.1  augustss }
    842    1.1  augustss 
    843    1.1  augustss /*
    844    1.1  augustss  * Attach the interface. Allocate softc structures, do ifmedia
    845    1.1  augustss  * setup and ethernet/BPF attach.
    846    1.1  augustss  */
    847   1.27    dyoung void
    848   1.27    dyoung axe_attach(device_t parent, device_t self, void *aux)
    849    1.1  augustss {
    850   1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    851   1.27    dyoung 	struct axe_softc *sc = device_private(self);
    852  1.104       mrg 	struct usbnet * const un = &sc->axe_un;
    853   1.27    dyoung 	struct usb_attach_arg *uaa = aux;
    854   1.71     skrll 	struct usbd_device *dev = uaa->uaa_device;
    855    1.1  augustss 	usbd_status err;
    856    1.1  augustss 	usb_interface_descriptor_t *id;
    857    1.1  augustss 	usb_endpoint_descriptor_t *ed;
    858    1.8  augustss 	char *devinfop;
    859  1.104       mrg 	unsigned bufsz;
    860  1.100       mrg 	int i;
    861    1.1  augustss 
    862  1.104       mrg 	/* Switch to usbnet for device_private() */
    863  1.104       mrg 	self->dv_private = un;
    864  1.104       mrg 
    865   1.28    dyoung 	aprint_naive("\n");
    866   1.28    dyoung 	aprint_normal("\n");
    867   1.29    plunky 	devinfop = usbd_devinfo_alloc(dev, 0);
    868   1.29    plunky 	aprint_normal_dev(self, "%s\n", devinfop);
    869   1.29    plunky 	usbd_devinfo_free(devinfop);
    870    1.1  augustss 
    871  1.104       mrg 	un->un_dev = self;
    872  1.104       mrg 	un->un_udev = dev;
    873  1.104       mrg 	un->un_sc = sc;
    874  1.104       mrg 	un->un_stop_cb = axe_stop_cb;
    875  1.104       mrg 	un->un_ioctl_cb = axe_ioctl_cb;
    876  1.104       mrg 	un->un_read_reg_cb = axe_mii_read_reg;
    877  1.104       mrg 	un->un_write_reg_cb = axe_mii_write_reg;
    878  1.104       mrg 	un->un_statchg_cb = axe_mii_statchg_cb;
    879  1.104       mrg 	un->un_tx_prepare_cb = axe_tx_prepare_cb;
    880  1.104       mrg 	un->un_rx_loop_cb = axe_rx_loop_cb;
    881  1.104       mrg 	un->un_init_cb = axe_init;
    882  1.104       mrg 	un->un_rx_xfer_flags = USBD_SHORT_XFER_OK;
    883  1.104       mrg 	un->un_tx_xfer_flags = USBD_FORCE_SHORT_XFER;
    884  1.104       mrg 
    885    1.1  augustss 	err = usbd_set_config_no(dev, AXE_CONFIG_NO, 1);
    886    1.1  augustss 	if (err) {
    887   1.61     skrll 		aprint_error_dev(self, "failed to set configuration"
    888   1.61     skrll 		    ", err=%s\n", usbd_errstr(err));
    889   1.28    dyoung 		return;
    890    1.1  augustss 	}
    891    1.1  augustss 
    892   1.71     skrll 	sc->axe_flags = axe_lookup(uaa->uaa_vendor, uaa->uaa_product)->axe_flags;
    893   1.35  pgoyette 
    894  1.104       mrg 	err = usbd_device2interface_handle(dev, AXE_IFACE_IDX, &un->un_iface);
    895    1.1  augustss 	if (err) {
    896   1.25      cube 		aprint_error_dev(self, "getting interface handle failed\n");
    897   1.28    dyoung 		return;
    898    1.1  augustss 	}
    899    1.1  augustss 
    900  1.104       mrg 	id = usbd_get_interface_descriptor(un->un_iface);
    901    1.1  augustss 
    902   1.35  pgoyette 	/* decide on what our bufsize will be */
    903   1.76     skrll 	if (AXE_IS_178_FAMILY(sc))
    904  1.104       mrg 		bufsz = (un->un_udev->ud_speed == USB_SPEED_HIGH) ?
    905   1.35  pgoyette 		    AXE_178_MAX_BUFSZ : AXE_178_MIN_BUFSZ;
    906   1.35  pgoyette 	else
    907  1.104       mrg 		bufsz = AXE_172_BUFSZ;
    908  1.104       mrg 	un->un_cdata.uncd_rx_bufsz = bufsz;
    909  1.104       mrg 	un->un_cdata.uncd_tx_bufsz = bufsz;
    910  1.104       mrg 
    911  1.104       mrg 	un->un_ed[USBNET_ENDPT_RX] = 0;
    912  1.104       mrg 	un->un_ed[USBNET_ENDPT_TX] = 0;
    913  1.104       mrg 	un->un_ed[USBNET_ENDPT_INTR] = 0;
    914   1.76     skrll 
    915    1.1  augustss 	/* Find endpoints. */
    916    1.1  augustss 	for (i = 0; i < id->bNumEndpoints; i++) {
    917  1.104       mrg 		ed = usbd_interface2endpoint_descriptor(un->un_iface, i);
    918   1.38   tsutsui 		if (ed == NULL) {
    919   1.25      cube 			aprint_error_dev(self, "couldn't get ep %d\n", i);
    920   1.28    dyoung 			return;
    921    1.1  augustss 		}
    922   1.76     skrll 		const uint8_t xt = UE_GET_XFERTYPE(ed->bmAttributes);
    923   1.76     skrll 		const uint8_t dir = UE_GET_DIR(ed->bEndpointAddress);
    924   1.76     skrll 
    925   1.76     skrll 		if (dir == UE_DIR_IN && xt == UE_BULK &&
    926  1.104       mrg 		    un->un_ed[USBNET_ENDPT_RX] == 0) {
    927  1.104       mrg 			un->un_ed[USBNET_ENDPT_RX] = ed->bEndpointAddress;
    928   1.76     skrll 		} else if (dir == UE_DIR_OUT && xt == UE_BULK &&
    929  1.104       mrg 		    un->un_ed[USBNET_ENDPT_TX] == 0) {
    930  1.104       mrg 			un->un_ed[USBNET_ENDPT_TX] = ed->bEndpointAddress;
    931   1.76     skrll 		} else if (dir == UE_DIR_IN && xt == UE_INTERRUPT) {
    932  1.104       mrg 			un->un_ed[USBNET_ENDPT_INTR] = ed->bEndpointAddress;
    933    1.1  augustss 		}
    934    1.1  augustss 	}
    935    1.1  augustss 
    936  1.100       mrg 	/* Set these up now for axe_cmd().  */
    937  1.104       mrg 	usbnet_attach(un, "axedet", AXE_RX_LIST_CNT, AXE_TX_LIST_CNT);
    938    1.1  augustss 
    939   1.35  pgoyette 	/* We need the PHYID for init dance in some cases */
    940  1.104       mrg 	usbnet_lock_mii(un);
    941   1.86  christos 	if (axe_cmd(sc, AXE_CMD_READ_PHYID, 0, 0, &sc->axe_phyaddrs)) {
    942   1.86  christos 		aprint_error_dev(self, "failed to read phyaddrs\n");
    943  1.100       mrg 
    944   1.86  christos 		return;
    945   1.86  christos 	}
    946   1.35  pgoyette 
    947   1.83  pgoyette 	DPRINTF(" phyaddrs[0]: %jx phyaddrs[1]: %jx",
    948   1.76     skrll 	    sc->axe_phyaddrs[0], sc->axe_phyaddrs[1], 0, 0);
    949  1.104       mrg 	un->un_phyno = axe_get_phyno(sc, AXE_PHY_SEL_PRI);
    950  1.104       mrg 	if (un->un_phyno == -1)
    951  1.104       mrg 		un->un_phyno = axe_get_phyno(sc, AXE_PHY_SEL_SEC);
    952  1.104       mrg 	if (un->un_phyno == -1) {
    953   1.76     skrll 		DPRINTF(" no valid PHY address found, assuming PHY address 0",
    954   1.76     skrll 		    0, 0, 0, 0);
    955  1.104       mrg 		un->un_phyno = 0;
    956   1.66       roy 	}
    957   1.35  pgoyette 
    958   1.76     skrll 	/* Initialize controller and get station address. */
    959   1.76     skrll 
    960  1.104       mrg 	axe_ax_init(un);
    961   1.86  christos 
    962    1.1  augustss 	/*
    963   1.76     skrll 	 * Fetch IPG values.
    964    1.1  augustss 	 */
    965   1.76     skrll 	if (sc->axe_flags & (AX772A | AX772B)) {
    966   1.76     skrll 		/* Set IPG values. */
    967   1.76     skrll 		sc->axe_ipgs[0] = AXE_IPG0_DEFAULT;
    968   1.76     skrll 		sc->axe_ipgs[1] = AXE_IPG1_DEFAULT;
    969   1.76     skrll 		sc->axe_ipgs[2] = AXE_IPG2_DEFAULT;
    970   1.86  christos 	} else {
    971   1.86  christos 		if (axe_cmd(sc, AXE_CMD_READ_IPG012, 0, 0, sc->axe_ipgs)) {
    972   1.86  christos 			aprint_error_dev(self, "failed to read ipg\n");
    973  1.104       mrg 			usbnet_unlock_mii(un);
    974   1.86  christos 			return;
    975   1.86  christos 		}
    976   1.86  christos 	}
    977    1.1  augustss 
    978  1.104       mrg 	usbnet_unlock_mii(un);
    979    1.1  augustss 
    980    1.1  augustss 	/*
    981    1.1  augustss 	 * An ASIX chip was detected. Inform the world.
    982    1.1  augustss 	 */
    983   1.76     skrll 	aprint_normal_dev(self, "Ethernet address %s\n",
    984  1.104       mrg 	    ether_sprintf(un->un_eaddr));
    985    1.1  augustss 
    986   1.76     skrll 	if (AXE_IS_178_FAMILY(sc))
    987  1.104       mrg 		usbnet_ec(un)->ec_capabilities = ETHERCAP_VLAN_MTU;
    988   1.76     skrll 	if (sc->axe_flags & AX772B) {
    989  1.104       mrg 		struct ifnet *ifp = usbnet_ifp(un);
    990  1.104       mrg 
    991   1.76     skrll 		ifp->if_capabilities =
    992   1.76     skrll 		    IFCAP_CSUM_IPv4_Rx |
    993   1.76     skrll 		    IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx |
    994   1.76     skrll 		    IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
    995   1.76     skrll 		/*
    996   1.76     skrll 		 * Checksum offloading of AX88772B also works with VLAN
    997   1.76     skrll 		 * tagged frames but there is no way to take advantage
    998   1.76     skrll 		 * of the feature because vlan(4) assumes
    999   1.76     skrll 		 * IFCAP_VLAN_HWTAGGING is prerequisite condition to
   1000   1.76     skrll 		 * support checksum offloading with VLAN. VLAN hardware
   1001   1.76     skrll 		 * tagging support of AX88772B is very limited so it's
   1002   1.76     skrll 		 * not possible to announce IFCAP_VLAN_HWTAGGING.
   1003   1.76     skrll 		 */
   1004   1.76     skrll 	}
   1005   1.76     skrll 	u_int adv_pause;
   1006   1.76     skrll 	if (sc->axe_flags & (AX772A | AX772B | AX178))
   1007   1.76     skrll 		adv_pause = MIIF_DOPAUSE;
   1008   1.76     skrll 	else
   1009   1.76     skrll 		adv_pause = 0;
   1010   1.76     skrll 	adv_pause = 0;
   1011    1.1  augustss 
   1012  1.104       mrg 	usbnet_attach_ifp(un, true, IFF_SIMPLEX | IFF_BROADCAST | IFF_MULTICAST,
   1013  1.104       mrg 	    0, adv_pause);
   1014    1.1  augustss }
   1015    1.1  augustss 
   1016   1.35  pgoyette static void
   1017  1.104       mrg axe_rx_loop_cb(struct usbnet * un, struct usbd_xfer *xfer,
   1018  1.104       mrg 	       struct usbnet_chain *c, uint32_t total_len)
   1019    1.1  augustss {
   1020   1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1021  1.104       mrg 	struct axe_softc * const sc = usbnet_softc(un);
   1022  1.104       mrg 	struct ifnet *ifp = usbnet_ifp(un);
   1023  1.104       mrg 	uint8_t *buf = c->unc_buf;
   1024    1.1  augustss 
   1025   1.35  pgoyette 	do {
   1026   1.76     skrll 		u_int pktlen = 0;
   1027   1.76     skrll 		u_int rxlen = 0;
   1028   1.76     skrll 		int flags = 0;
   1029  1.104       mrg 
   1030   1.76     skrll 		if ((sc->axe_flags & AXSTD_FRAME) != 0) {
   1031   1.76     skrll 			struct axe_sframe_hdr hdr;
   1032   1.76     skrll 
   1033   1.35  pgoyette 			if (total_len < sizeof(hdr)) {
   1034   1.35  pgoyette 				ifp->if_ierrors++;
   1035  1.104       mrg 				break;
   1036   1.35  pgoyette 			}
   1037   1.35  pgoyette 
   1038   1.94       rin #if !defined(__NO_STRICT_ALIGNMENT) && __GNUC_PREREQ__(6, 1)
   1039   1.94       rin 			/*
   1040   1.94       rin 			 * XXX hdr is 2-byte aligned in buf, not 4-byte.
   1041   1.94       rin 			 * For some architectures, __builtin_memcpy() of
   1042   1.94       rin 			 * GCC 6 attempts to copy sizeof(hdr) = 4 bytes
   1043   1.94       rin 			 * at onece, which results in alignment error.
   1044   1.94       rin 			 */
   1045   1.94       rin 			hdr.len = *(uint16_t *)buf;
   1046   1.94       rin 			hdr.ilen = *(uint16_t *)(buf + sizeof(uint16_t));
   1047   1.94       rin #else
   1048   1.35  pgoyette 			memcpy(&hdr, buf, sizeof(hdr));
   1049   1.94       rin #endif
   1050   1.76     skrll 
   1051   1.83  pgoyette 			DPRINTFN(20, "total_len %#jx len %jx ilen %#jx",
   1052   1.76     skrll 			    total_len,
   1053   1.76     skrll 			    (le16toh(hdr.len) & AXE_RH1M_RXLEN_MASK),
   1054   1.76     skrll 			    (le16toh(hdr.ilen) & AXE_RH1M_RXLEN_MASK), 0);
   1055   1.76     skrll 
   1056   1.35  pgoyette 			total_len -= sizeof(hdr);
   1057   1.42   tsutsui 			buf += sizeof(hdr);
   1058   1.35  pgoyette 
   1059   1.58  christos 			if (((le16toh(hdr.len) & AXE_RH1M_RXLEN_MASK) ^
   1060   1.62  christos 			    (le16toh(hdr.ilen) & AXE_RH1M_RXLEN_MASK)) !=
   1061   1.62  christos 			    AXE_RH1M_RXLEN_MASK) {
   1062   1.35  pgoyette 				ifp->if_ierrors++;
   1063  1.104       mrg 				break;
   1064   1.35  pgoyette 			}
   1065   1.42   tsutsui 
   1066   1.63  christos 			rxlen = le16toh(hdr.len) & AXE_RH1M_RXLEN_MASK;
   1067   1.42   tsutsui 			if (total_len < rxlen) {
   1068   1.42   tsutsui 				pktlen = total_len;
   1069   1.42   tsutsui 				total_len = 0;
   1070   1.42   tsutsui 			} else {
   1071   1.43   tsutsui 				pktlen = rxlen;
   1072   1.43   tsutsui 				rxlen = roundup2(rxlen, 2);
   1073   1.42   tsutsui 				total_len -= rxlen;
   1074   1.35  pgoyette 			}
   1075   1.35  pgoyette 
   1076   1.76     skrll 		} else if ((sc->axe_flags & AXCSUM_FRAME) != 0) {
   1077   1.76     skrll 			struct axe_csum_hdr csum_hdr;
   1078   1.76     skrll 
   1079  1.104       mrg 			if (total_len <	sizeof(csum_hdr)) {
   1080   1.76     skrll 				ifp->if_ierrors++;
   1081  1.104       mrg 				break;
   1082   1.76     skrll 			}
   1083   1.76     skrll 
   1084   1.76     skrll 			memcpy(&csum_hdr, buf, sizeof(csum_hdr));
   1085   1.76     skrll 
   1086   1.76     skrll 			csum_hdr.len = le16toh(csum_hdr.len);
   1087   1.76     skrll 			csum_hdr.ilen = le16toh(csum_hdr.ilen);
   1088   1.76     skrll 			csum_hdr.cstatus = le16toh(csum_hdr.cstatus);
   1089   1.76     skrll 
   1090   1.83  pgoyette 			DPRINTFN(20, "total_len %#jx len %#jx ilen %#jx"
   1091   1.83  pgoyette 			    " cstatus %#jx", total_len,
   1092   1.76     skrll 			    csum_hdr.len, csum_hdr.ilen, csum_hdr.cstatus);
   1093   1.76     skrll 
   1094   1.76     skrll 			if ((AXE_CSUM_RXBYTES(csum_hdr.len) ^
   1095   1.76     skrll 			    AXE_CSUM_RXBYTES(csum_hdr.ilen)) !=
   1096   1.76     skrll 			    sc->sc_lenmask) {
   1097   1.76     skrll 				/* we lost sync */
   1098   1.76     skrll 				ifp->if_ierrors++;
   1099   1.83  pgoyette 				DPRINTFN(20, "len %#jx ilen %#jx lenmask %#jx "
   1100   1.83  pgoyette 				    "err",
   1101   1.76     skrll 				    AXE_CSUM_RXBYTES(csum_hdr.len),
   1102   1.76     skrll 				    AXE_CSUM_RXBYTES(csum_hdr.ilen),
   1103   1.76     skrll 				    sc->sc_lenmask, 0);
   1104  1.104       mrg 				break;
   1105   1.76     skrll 			}
   1106   1.76     skrll 			/*
   1107   1.76     skrll 			 * Get total transferred frame length including
   1108   1.76     skrll 			 * checksum header.  The length should be multiple
   1109   1.76     skrll 			 * of 4.
   1110   1.76     skrll 			 */
   1111   1.76     skrll 			pktlen = AXE_CSUM_RXBYTES(csum_hdr.len);
   1112   1.78     skrll 			u_int len = sizeof(csum_hdr) + pktlen;
   1113   1.76     skrll 			len = (len + 3) & ~3;
   1114   1.76     skrll 			if (total_len < len) {
   1115   1.83  pgoyette 				DPRINTFN(20, "total_len %#jx < len %#jx",
   1116   1.76     skrll 				    total_len, len, 0, 0);
   1117   1.76     skrll 				/* invalid length */
   1118   1.76     skrll 				ifp->if_ierrors++;
   1119  1.104       mrg 				break;
   1120   1.76     skrll 			}
   1121   1.76     skrll 			buf += sizeof(csum_hdr);
   1122   1.76     skrll 
   1123   1.76     skrll 			const uint16_t cstatus = csum_hdr.cstatus;
   1124   1.76     skrll 
   1125   1.76     skrll 			if (cstatus & AXE_CSUM_HDR_L3_TYPE_IPV4) {
   1126   1.76     skrll 				if (cstatus & AXE_CSUM_HDR_L4_CSUM_ERR)
   1127   1.76     skrll 					flags |= M_CSUM_TCP_UDP_BAD;
   1128   1.76     skrll 				if (cstatus & AXE_CSUM_HDR_L3_CSUM_ERR)
   1129   1.76     skrll 					flags |= M_CSUM_IPv4_BAD;
   1130   1.76     skrll 
   1131   1.76     skrll 				const uint16_t l4type =
   1132   1.76     skrll 				    cstatus & AXE_CSUM_HDR_L4_TYPE_MASK;
   1133   1.76     skrll 
   1134   1.76     skrll 				if (l4type == AXE_CSUM_HDR_L4_TYPE_TCP)
   1135   1.76     skrll 					flags |= M_CSUM_TCPv4;
   1136   1.76     skrll 				if (l4type == AXE_CSUM_HDR_L4_TYPE_UDP)
   1137   1.76     skrll 					flags |= M_CSUM_UDPv4;
   1138   1.76     skrll 			}
   1139   1.76     skrll 			if (total_len < len) {
   1140   1.76     skrll 				pktlen = total_len;
   1141   1.76     skrll 				total_len = 0;
   1142   1.76     skrll 			} else {
   1143   1.76     skrll 				total_len -= len;
   1144   1.76     skrll 				rxlen = len - sizeof(csum_hdr);
   1145   1.76     skrll 			}
   1146   1.83  pgoyette 			DPRINTFN(20, "total_len %#jx len %#jx pktlen %#jx"
   1147   1.83  pgoyette 			    " rxlen %#jx", total_len, len, pktlen, rxlen);
   1148   1.35  pgoyette 		} else { /* AX172 */
   1149   1.42   tsutsui 			pktlen = rxlen = total_len;
   1150   1.35  pgoyette 			total_len = 0;
   1151   1.35  pgoyette 		}
   1152   1.35  pgoyette 
   1153  1.105       mrg 		usbnet_enqueue(un, buf, pktlen, flags, 0, 0);
   1154   1.42   tsutsui 		buf += rxlen;
   1155    1.1  augustss 
   1156   1.35  pgoyette 	} while (total_len > 0);
   1157    1.1  augustss 
   1158   1.76     skrll 	DPRINTFN(10, "start rx", 0, 0, 0, 0);
   1159    1.1  augustss }
   1160    1.1  augustss 
   1161  1.104       mrg static unsigned
   1162  1.104       mrg axe_tx_prepare_cb(struct usbnet *un, struct mbuf *m, struct usbnet_chain *c)
   1163    1.1  augustss {
   1164   1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1165  1.104       mrg 	struct axe_softc * const sc = usbnet_softc(un);
   1166   1.38   tsutsui 	int length, boundary;
   1167    1.1  augustss 
   1168  1.104       mrg 	usbnet_isowned_tx(un);
   1169    1.1  augustss 
   1170    1.1  augustss 	/*
   1171    1.1  augustss 	 * Copy the mbuf data into a contiguous buffer, leaving two
   1172    1.1  augustss 	 * bytes at the beginning to hold the frame length.
   1173    1.1  augustss 	 */
   1174   1.76     skrll 	if (AXE_IS_178_FAMILY(sc)) {
   1175   1.97   msaitoh 		struct axe_sframe_hdr hdr;
   1176   1.76     skrll 
   1177  1.104       mrg 		boundary = (un->un_udev->ud_speed == USB_SPEED_HIGH) ? 512 : 64;
   1178   1.35  pgoyette 
   1179   1.35  pgoyette 		hdr.len = htole16(m->m_pkthdr.len);
   1180   1.35  pgoyette 		hdr.ilen = ~hdr.len;
   1181   1.35  pgoyette 
   1182  1.104       mrg 		memcpy(c->unc_buf, &hdr, sizeof(hdr));
   1183   1.35  pgoyette 		length = sizeof(hdr);
   1184   1.35  pgoyette 
   1185  1.104       mrg 		m_copydata(m, 0, m->m_pkthdr.len, c->unc_buf + length);
   1186   1.35  pgoyette 		length += m->m_pkthdr.len;
   1187   1.35  pgoyette 
   1188   1.35  pgoyette 		if ((length % boundary) == 0) {
   1189   1.35  pgoyette 			hdr.len = 0x0000;
   1190   1.35  pgoyette 			hdr.ilen = 0xffff;
   1191  1.104       mrg 			memcpy(c->unc_buf + length, &hdr, sizeof(hdr));
   1192   1.35  pgoyette 			length += sizeof(hdr);
   1193   1.35  pgoyette 		}
   1194  1.104       mrg 		DPRINTFN(20, "length %jx m_pkthdr.len %jx hdrsize %#jx",
   1195  1.104       mrg 			length, m->m_pkthdr.len, sizeof(hdr), 0);
   1196   1.35  pgoyette 	} else {
   1197  1.104       mrg 		m_copydata(m, 0, m->m_pkthdr.len, c->unc_buf);
   1198   1.35  pgoyette 		length = m->m_pkthdr.len;
   1199  1.104       mrg 		DPRINTFN(20, "length %jx", length, 0, 0, 0);
   1200   1.35  pgoyette 	}
   1201    1.1  augustss 
   1202    1.1  augustss 
   1203  1.104       mrg 	return length;
   1204    1.1  augustss }
   1205    1.1  augustss 
   1206   1.76     skrll static void
   1207   1.76     skrll axe_csum_cfg(struct axe_softc *sc)
   1208   1.76     skrll {
   1209  1.104       mrg 	struct usbnet * const un = &sc->axe_un;
   1210  1.104       mrg 	struct ifnet * const ifp = usbnet_ifp(un);
   1211   1.76     skrll 	uint16_t csum1, csum2;
   1212   1.76     skrll 
   1213   1.76     skrll 	if ((sc->axe_flags & AX772B) != 0) {
   1214   1.76     skrll 		csum1 = 0;
   1215   1.76     skrll 		csum2 = 0;
   1216   1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_IPv4_Tx) != 0)
   1217   1.76     skrll 			csum1 |= AXE_TXCSUM_IP;
   1218   1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_TCPv4_Tx) != 0)
   1219   1.76     skrll 			csum1 |= AXE_TXCSUM_TCP;
   1220   1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_UDPv4_Tx) != 0)
   1221   1.76     skrll 			csum1 |= AXE_TXCSUM_UDP;
   1222   1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_TCPv6_Tx) != 0)
   1223   1.76     skrll 			csum1 |= AXE_TXCSUM_TCPV6;
   1224   1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_UDPv6_Tx) != 0)
   1225   1.76     skrll 			csum1 |= AXE_TXCSUM_UDPV6;
   1226   1.76     skrll 		axe_cmd(sc, AXE_772B_CMD_WRITE_TXCSUM, csum2, csum1, NULL);
   1227   1.76     skrll 		csum1 = 0;
   1228   1.76     skrll 		csum2 = 0;
   1229   1.76     skrll 
   1230   1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_IPv4_Rx) != 0)
   1231   1.76     skrll 			csum1 |= AXE_RXCSUM_IP;
   1232   1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_TCPv4_Rx) != 0)
   1233   1.76     skrll 			csum1 |= AXE_RXCSUM_TCP;
   1234   1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_UDPv4_Rx) != 0)
   1235   1.76     skrll 			csum1 |= AXE_RXCSUM_UDP;
   1236   1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_TCPv6_Rx) != 0)
   1237   1.76     skrll 			csum1 |= AXE_RXCSUM_TCPV6;
   1238   1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_UDPv6_Rx) != 0)
   1239   1.76     skrll 			csum1 |= AXE_RXCSUM_UDPV6;
   1240   1.76     skrll 		axe_cmd(sc, AXE_772B_CMD_WRITE_RXCSUM, csum2, csum1, NULL);
   1241   1.76     skrll 	}
   1242   1.76     skrll }
   1243   1.76     skrll 
   1244   1.35  pgoyette static int
   1245  1.100       mrg axe_init_locked(struct ifnet *ifp)
   1246    1.1  augustss {
   1247   1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1248  1.104       mrg 	struct usbnet * const un = ifp->if_softc;
   1249  1.104       mrg 	struct axe_softc * const sc = usbnet_softc(un);
   1250   1.38   tsutsui 	int rxmode;
   1251   1.35  pgoyette 
   1252  1.104       mrg 	usbnet_isowned(un);
   1253  1.100       mrg 
   1254  1.104       mrg 	if (un->un_dying)
   1255  1.100       mrg 		return EIO;
   1256    1.1  augustss 
   1257  1.100       mrg 	/* Cancel pending I/O */
   1258  1.104       mrg 	usbnet_stop(un, ifp, 1);
   1259  1.104       mrg 
   1260  1.104       mrg 	usbnet_lock_mii_un_locked(un);
   1261    1.1  augustss 
   1262  1.100       mrg 	/* Reset the ethernet interface. */
   1263  1.104       mrg 	axe_reset(un);
   1264   1.35  pgoyette 
   1265   1.76     skrll #if 0
   1266   1.76     skrll 	ret = asix_write_gpio(dev, AX_GPIO_RSE | AX_GPIO_GPO_2 |
   1267   1.76     skrll 			      AX_GPIO_GPO2EN, 5, in_pm);
   1268   1.76     skrll #endif
   1269   1.76     skrll 	/* Set MAC address and transmitter IPG values. */
   1270   1.76     skrll 	if (AXE_IS_178_FAMILY(sc)) {
   1271  1.104       mrg 		axe_cmd(sc, AXE_178_CMD_WRITE_NODEID, 0, 0, un->un_eaddr);
   1272   1.35  pgoyette 		axe_cmd(sc, AXE_178_CMD_WRITE_IPG012, sc->axe_ipgs[2],
   1273   1.35  pgoyette 		    (sc->axe_ipgs[1] << 8) | (sc->axe_ipgs[0]), NULL);
   1274   1.76     skrll 	} else {
   1275  1.104       mrg 		axe_cmd(sc, AXE_172_CMD_WRITE_NODEID, 0, 0, un->un_eaddr);
   1276   1.35  pgoyette 		axe_cmd(sc, AXE_172_CMD_WRITE_IPG0, 0, sc->axe_ipgs[0], NULL);
   1277   1.35  pgoyette 		axe_cmd(sc, AXE_172_CMD_WRITE_IPG1, 0, sc->axe_ipgs[1], NULL);
   1278   1.35  pgoyette 		axe_cmd(sc, AXE_172_CMD_WRITE_IPG2, 0, sc->axe_ipgs[2], NULL);
   1279   1.35  pgoyette 	}
   1280   1.76     skrll 	if (AXE_IS_178_FAMILY(sc)) {
   1281   1.76     skrll 		sc->axe_flags &= ~(AXSTD_FRAME | AXCSUM_FRAME);
   1282   1.76     skrll 		if ((sc->axe_flags & AX772B) != 0 &&
   1283   1.76     skrll 		    (ifp->if_capenable & AX_RXCSUM) != 0) {
   1284   1.76     skrll 			sc->sc_lenmask = AXE_CSUM_HDR_LEN_MASK;
   1285   1.76     skrll 			sc->axe_flags |= AXCSUM_FRAME;
   1286   1.76     skrll 		} else {
   1287   1.76     skrll 			sc->sc_lenmask = AXE_HDR_LEN_MASK;
   1288   1.76     skrll 			sc->axe_flags |= AXSTD_FRAME;
   1289   1.76     skrll 		}
   1290   1.76     skrll 	}
   1291   1.76     skrll 
   1292   1.76     skrll 	/* Configure TX/RX checksum offloading. */
   1293   1.76     skrll 	axe_csum_cfg(sc);
   1294    1.1  augustss 
   1295   1.76     skrll 	if (sc->axe_flags & AX772B) {
   1296   1.76     skrll 		/* AX88772B uses different maximum frame burst configuration. */
   1297   1.76     skrll 		axe_cmd(sc, AXE_772B_CMD_RXCTL_WRITE_CFG,
   1298   1.76     skrll 		    ax88772b_mfb_table[AX88772B_MFB_16K].threshold,
   1299   1.76     skrll 		    ax88772b_mfb_table[AX88772B_MFB_16K].byte_cnt, NULL);
   1300   1.76     skrll 	}
   1301    1.1  augustss 	/* Enable receiver, set RX mode */
   1302   1.76     skrll 	rxmode = (AXE_RXCMD_MULTICAST | AXE_RXCMD_ENABLE);
   1303   1.76     skrll 	if (AXE_IS_178_FAMILY(sc)) {
   1304   1.76     skrll 		if (sc->axe_flags & AX772B) {
   1305   1.76     skrll 			/*
   1306   1.76     skrll 			 * Select RX header format type 1.  Aligning IP
   1307   1.76     skrll 			 * header on 4 byte boundary is not needed when
   1308   1.76     skrll 			 * checksum offloading feature is not used
   1309   1.76     skrll 			 * because we always copy the received frame in
   1310   1.76     skrll 			 * RX handler.  When RX checksum offloading is
   1311   1.76     skrll 			 * active, aligning IP header is required to
   1312   1.76     skrll 			 * reflect actual frame length including RX
   1313   1.76     skrll 			 * header size.
   1314   1.76     skrll 			 */
   1315   1.76     skrll 			rxmode |= AXE_772B_RXCMD_HDR_TYPE_1;
   1316   1.76     skrll 			if (sc->axe_flags & AXCSUM_FRAME)
   1317   1.76     skrll 				rxmode |= AXE_772B_RXCMD_IPHDR_ALIGN;
   1318   1.76     skrll 		} else {
   1319   1.76     skrll 			/*
   1320   1.76     skrll 			 * Default Rx buffer size is too small to get
   1321   1.76     skrll 			 * maximum performance.
   1322   1.76     skrll 			 */
   1323   1.76     skrll #if 0
   1324  1.104       mrg 			if (un->un_udev->ud_speed == USB_SPEED_HIGH) {
   1325   1.76     skrll 				/* Largest possible USB buffer size for AX88178 */
   1326  1.100       mrg 			}
   1327   1.76     skrll #endif
   1328   1.76     skrll 			rxmode |= AXE_178_RXCMD_MFB_16384;
   1329   1.35  pgoyette 		}
   1330   1.76     skrll 	} else {
   1331   1.35  pgoyette 		rxmode |= AXE_172_RXCMD_UNICAST;
   1332   1.76     skrll 	}
   1333   1.76     skrll 
   1334    1.1  augustss 
   1335    1.1  augustss 	/* If we want promiscuous mode, set the allframes bit. */
   1336    1.1  augustss 	if (ifp->if_flags & IFF_PROMISC)
   1337    1.1  augustss 		rxmode |= AXE_RXCMD_PROMISC;
   1338    1.1  augustss 
   1339    1.1  augustss 	if (ifp->if_flags & IFF_BROADCAST)
   1340    1.1  augustss 		rxmode |= AXE_RXCMD_BROADCAST;
   1341    1.1  augustss 
   1342   1.83  pgoyette 	DPRINTF("rxmode 0x%#jx", rxmode, 0, 0, 0);
   1343   1.76     skrll 
   1344    1.1  augustss 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, rxmode, NULL);
   1345    1.1  augustss 
   1346    1.1  augustss 	/* Load the multicast filter. */
   1347  1.104       mrg 	axe_setiff_locked(un);
   1348    1.1  augustss 
   1349  1.104       mrg 	usbnet_unlock_mii_un_locked(un);
   1350    1.1  augustss 
   1351  1.104       mrg 	return usbnet_init_rx_tx(un, 0, USBD_FORCE_SHORT_XFER);
   1352    1.1  augustss }
   1353    1.1  augustss 
   1354   1.35  pgoyette static int
   1355  1.100       mrg axe_init(struct ifnet *ifp)
   1356  1.100       mrg {
   1357  1.104       mrg 	struct usbnet * const un = ifp->if_softc;
   1358  1.100       mrg 
   1359  1.104       mrg 	usbnet_lock(un);
   1360  1.100       mrg 	int ret = axe_init_locked(ifp);
   1361  1.104       mrg 	usbnet_unlock(un);
   1362  1.100       mrg 
   1363  1.100       mrg 	return ret;
   1364  1.100       mrg }
   1365  1.100       mrg 
   1366  1.100       mrg static int
   1367  1.104       mrg axe_ioctl_cb(struct ifnet *ifp, u_long cmd, void *data)
   1368    1.1  augustss {
   1369  1.104       mrg 	struct usbnet * const un = ifp->if_softc;
   1370    1.1  augustss 
   1371   1.96   msaitoh 	switch (cmd) {
   1372  1.104       mrg 	case SIOCADDMULTI:
   1373  1.104       mrg 	case SIOCDELMULTI:
   1374  1.104       mrg 		axe_setiff(un);
   1375    1.1  augustss 		break;
   1376   1.35  pgoyette 	default:
   1377  1.104       mrg 		break;
   1378    1.1  augustss 	}
   1379    1.1  augustss 
   1380  1.104       mrg 	return 0;
   1381  1.100       mrg }
   1382   1.71     skrll 
   1383  1.100       mrg static void
   1384  1.104       mrg axe_stop_cb(struct ifnet *ifp, int disable)
   1385  1.100       mrg {
   1386  1.104       mrg 	struct usbnet * const un = ifp->if_softc;
   1387  1.100       mrg 
   1388  1.104       mrg 	usbnet_lock_mii_un_locked(un);
   1389  1.104       mrg 	axe_reset(un);
   1390  1.104       mrg 	usbnet_unlock_mii_un_locked(un);
   1391    1.1  augustss }
   1392   1.48  pgoyette 
   1393  1.104       mrg MODULE(MODULE_CLASS_DRIVER, if_axe, "usbnet");
   1394   1.48  pgoyette 
   1395   1.48  pgoyette #ifdef _MODULE
   1396   1.48  pgoyette #include "ioconf.c"
   1397   1.48  pgoyette #endif
   1398   1.48  pgoyette 
   1399   1.48  pgoyette static int
   1400   1.48  pgoyette if_axe_modcmd(modcmd_t cmd, void *aux)
   1401   1.48  pgoyette {
   1402   1.48  pgoyette 	int error = 0;
   1403   1.48  pgoyette 
   1404   1.48  pgoyette 	switch (cmd) {
   1405   1.48  pgoyette 	case MODULE_CMD_INIT:
   1406   1.48  pgoyette #ifdef _MODULE
   1407   1.49  pgoyette 		error = config_init_component(cfdriver_ioconf_axe,
   1408   1.49  pgoyette 		    cfattach_ioconf_axe, cfdata_ioconf_axe);
   1409   1.48  pgoyette #endif
   1410   1.48  pgoyette 		return error;
   1411   1.48  pgoyette 	case MODULE_CMD_FINI:
   1412   1.48  pgoyette #ifdef _MODULE
   1413   1.49  pgoyette 		error = config_fini_component(cfdriver_ioconf_axe,
   1414   1.49  pgoyette 		    cfattach_ioconf_axe, cfdata_ioconf_axe);
   1415   1.48  pgoyette #endif
   1416   1.48  pgoyette 		return error;
   1417   1.48  pgoyette 	default:
   1418   1.48  pgoyette 		return ENOTTY;
   1419   1.48  pgoyette 	}
   1420   1.48  pgoyette }
   1421