if_axe.c revision 1.49 1 1.49 pgoyette /* $NetBSD: if_axe.c,v 1.49 2011/08/25 02:27:31 pgoyette Exp $ */
2 1.35 pgoyette /* $OpenBSD: if_axe.c,v 1.96 2010/01/09 05:33:08 jsg Exp $ */
3 1.35 pgoyette
4 1.35 pgoyette /*
5 1.35 pgoyette * Copyright (c) 2005, 2006, 2007 Jonathan Gray <jsg (at) openbsd.org>
6 1.35 pgoyette *
7 1.35 pgoyette * Permission to use, copy, modify, and distribute this software for any
8 1.35 pgoyette * purpose with or without fee is hereby granted, provided that the above
9 1.35 pgoyette * copyright notice and this permission notice appear in all copies.
10 1.35 pgoyette *
11 1.35 pgoyette * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.35 pgoyette * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.35 pgoyette * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.35 pgoyette * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.35 pgoyette * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.35 pgoyette * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.35 pgoyette * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.35 pgoyette */
19 1.1 augustss
20 1.1 augustss /*
21 1.1 augustss * Copyright (c) 1997, 1998, 1999, 2000-2003
22 1.1 augustss * Bill Paul <wpaul (at) windriver.com>. All rights reserved.
23 1.1 augustss *
24 1.1 augustss * Redistribution and use in source and binary forms, with or without
25 1.1 augustss * modification, are permitted provided that the following conditions
26 1.1 augustss * are met:
27 1.1 augustss * 1. Redistributions of source code must retain the above copyright
28 1.1 augustss * notice, this list of conditions and the following disclaimer.
29 1.1 augustss * 2. Redistributions in binary form must reproduce the above copyright
30 1.1 augustss * notice, this list of conditions and the following disclaimer in the
31 1.1 augustss * documentation and/or other materials provided with the distribution.
32 1.1 augustss * 3. All advertising materials mentioning features or use of this software
33 1.1 augustss * must display the following acknowledgement:
34 1.1 augustss * This product includes software developed by Bill Paul.
35 1.1 augustss * 4. Neither the name of the author nor the names of any co-contributors
36 1.1 augustss * may be used to endorse or promote products derived from this software
37 1.1 augustss * without specific prior written permission.
38 1.1 augustss *
39 1.1 augustss * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
40 1.1 augustss * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
41 1.1 augustss * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
42 1.1 augustss * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
43 1.1 augustss * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
44 1.1 augustss * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
45 1.1 augustss * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
46 1.1 augustss * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
47 1.1 augustss * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
48 1.1 augustss * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
49 1.1 augustss * THE POSSIBILITY OF SUCH DAMAGE.
50 1.1 augustss */
51 1.1 augustss
52 1.1 augustss /*
53 1.1 augustss * ASIX Electronics AX88172 USB 2.0 ethernet driver. Used in the
54 1.1 augustss * LinkSys USB200M and various other adapters.
55 1.1 augustss *
56 1.1 augustss * Manuals available from:
57 1.1 augustss * http://www.asix.com.tw/datasheet/mac/Ax88172.PDF
58 1.1 augustss * Note: you need the manual for the AX88170 chip (USB 1.x ethernet
59 1.1 augustss * controller) to find the definitions for the RX control register.
60 1.1 augustss * http://www.asix.com.tw/datasheet/mac/Ax88170.PDF
61 1.1 augustss *
62 1.1 augustss * Written by Bill Paul <wpaul (at) windriver.com>
63 1.1 augustss * Senior Engineer
64 1.1 augustss * Wind River Systems
65 1.1 augustss */
66 1.1 augustss
67 1.1 augustss /*
68 1.1 augustss * The AX88172 provides USB ethernet supports at 10 and 100Mbps.
69 1.1 augustss * It uses an external PHY (reference designs use a RealTek chip),
70 1.1 augustss * and has a 64-bit multicast hash filter. There is some information
71 1.1 augustss * missing from the manual which one needs to know in order to make
72 1.1 augustss * the chip function:
73 1.1 augustss *
74 1.1 augustss * - You must set bit 7 in the RX control register, otherwise the
75 1.1 augustss * chip won't receive any packets.
76 1.1 augustss * - You must initialize all 3 IPG registers, or you won't be able
77 1.1 augustss * to send any packets.
78 1.1 augustss *
79 1.1 augustss * Note that this device appears to only support loading the station
80 1.1 augustss * address via autload from the EEPROM (i.e. there's no way to manaully
81 1.1 augustss * set it).
82 1.1 augustss *
83 1.1 augustss * (Adam Weinberger wanted me to name this driver if_gir.c.)
84 1.1 augustss */
85 1.1 augustss
86 1.1 augustss /*
87 1.1 augustss * Ported to OpenBSD 3/28/2004 by Greg Taleck <taleck (at) oz.net>
88 1.1 augustss * with bits and pieces from the aue and url drivers.
89 1.1 augustss */
90 1.1 augustss
91 1.1 augustss #include <sys/cdefs.h>
92 1.49 pgoyette __KERNEL_RCSID(0, "$NetBSD: if_axe.c,v 1.49 2011/08/25 02:27:31 pgoyette Exp $");
93 1.1 augustss
94 1.1 augustss #if defined(__NetBSD__)
95 1.48 pgoyette #ifndef _MODULE
96 1.1 augustss #include "opt_inet.h"
97 1.1 augustss #include "rnd.h"
98 1.1 augustss #endif
99 1.48 pgoyette #endif
100 1.1 augustss
101 1.1 augustss
102 1.1 augustss #include <sys/param.h>
103 1.35 pgoyette #include <sys/bus.h>
104 1.35 pgoyette #include <sys/device.h>
105 1.35 pgoyette #include <sys/kernel.h>
106 1.35 pgoyette #include <sys/mbuf.h>
107 1.48 pgoyette #include <sys/module.h>
108 1.21 ad #include <sys/mutex.h>
109 1.1 augustss #include <sys/socket.h>
110 1.35 pgoyette #include <sys/sockio.h>
111 1.35 pgoyette #include <sys/systm.h>
112 1.1 augustss
113 1.1 augustss #if NRND > 0
114 1.1 augustss #include <sys/rnd.h>
115 1.1 augustss #endif
116 1.1 augustss
117 1.1 augustss #include <net/if.h>
118 1.1 augustss #include <net/if_dl.h>
119 1.35 pgoyette #include <net/if_ether.h>
120 1.1 augustss #include <net/if_media.h>
121 1.1 augustss
122 1.1 augustss #include <net/bpf.h>
123 1.1 augustss
124 1.1 augustss #include <dev/mii/mii.h>
125 1.1 augustss #include <dev/mii/miivar.h>
126 1.1 augustss
127 1.1 augustss #include <dev/usb/usb.h>
128 1.1 augustss #include <dev/usb/usbdi.h>
129 1.1 augustss #include <dev/usb/usbdi_util.h>
130 1.35 pgoyette #include <dev/usb/usbdivar.h>
131 1.1 augustss #include <dev/usb/usbdevs.h>
132 1.1 augustss
133 1.1 augustss #include <dev/usb/if_axereg.h>
134 1.1 augustss
135 1.35 pgoyette #ifdef AXE_DEBUG
136 1.47 dyoung #define DPRINTF(x) do { if (axedebug) printf x; } while (0)
137 1.47 dyoung #define DPRINTFN(n,x) do { if (axedebug >= (n)) printf x; } while (0)
138 1.1 augustss int axedebug = 0;
139 1.1 augustss #else
140 1.1 augustss #define DPRINTF(x)
141 1.1 augustss #define DPRINTFN(n,x)
142 1.1 augustss #endif
143 1.1 augustss
144 1.1 augustss /*
145 1.1 augustss * Various supported device vendors/products.
146 1.1 augustss */
147 1.35 pgoyette static const struct axe_type axe_devs[] = {
148 1.35 pgoyette { { USB_VENDOR_ABOCOM, USB_PRODUCT_ABOCOM_UFE2000}, 0 },
149 1.35 pgoyette { { USB_VENDOR_ACERCM, USB_PRODUCT_ACERCM_EP1427X2}, 0 },
150 1.35 pgoyette { { USB_VENDOR_APPLE, USB_PRODUCT_APPLE_ETHERNET }, AX772 },
151 1.1 augustss { { USB_VENDOR_ASIX, USB_PRODUCT_ASIX_AX88172}, 0 },
152 1.35 pgoyette { { USB_VENDOR_ASIX, USB_PRODUCT_ASIX_AX88772}, AX772 },
153 1.35 pgoyette { { USB_VENDOR_ASIX, USB_PRODUCT_ASIX_AX88772A}, AX772 },
154 1.35 pgoyette { { USB_VENDOR_ASIX, USB_PRODUCT_ASIX_AX88178}, AX178 },
155 1.35 pgoyette { { USB_VENDOR_ATEN, USB_PRODUCT_ATEN_UC210T}, 0 },
156 1.35 pgoyette { { USB_VENDOR_BELKIN, USB_PRODUCT_BELKIN_F5D5055 }, AX178 },
157 1.35 pgoyette { { USB_VENDOR_BILLIONTON, USB_PRODUCT_BILLIONTON_USB2AR}, 0},
158 1.35 pgoyette { { USB_VENDOR_CISCOLINKSYS, USB_PRODUCT_CISCOLINKSYS_USB200MV2}, AX772 },
159 1.1 augustss { { USB_VENDOR_COREGA, USB_PRODUCT_COREGA_FETHER_USB2_TX }, 0},
160 1.1 augustss { { USB_VENDOR_DLINK, USB_PRODUCT_DLINK_DUBE100}, 0 },
161 1.35 pgoyette { { USB_VENDOR_DLINK, USB_PRODUCT_DLINK_DUBE100B1 }, AX772 },
162 1.35 pgoyette { { USB_VENDOR_GOODWAY, USB_PRODUCT_GOODWAY_GWUSB2E}, 0 },
163 1.35 pgoyette { { USB_VENDOR_IODATA, USB_PRODUCT_IODATA_ETGUS2 }, AX178 },
164 1.35 pgoyette { { USB_VENDOR_JVC, USB_PRODUCT_JVC_MP_PRX1}, 0 },
165 1.1 augustss { { USB_VENDOR_LINKSYS2, USB_PRODUCT_LINKSYS2_USB200M}, 0 },
166 1.35 pgoyette { { USB_VENDOR_LINKSYS4, USB_PRODUCT_LINKSYS4_USB1000 }, AX178 },
167 1.35 pgoyette { { USB_VENDOR_LOGITEC, USB_PRODUCT_LOGITEC_LAN_GTJU2}, AX178 },
168 1.35 pgoyette { { USB_VENDOR_MELCO, USB_PRODUCT_MELCO_LUAU2GT}, AX178 },
169 1.2 augustss { { USB_VENDOR_MELCO, USB_PRODUCT_MELCO_LUAU2KTX}, 0 },
170 1.35 pgoyette { { USB_VENDOR_MSI, USB_PRODUCT_MSI_AX88772A}, AX772 },
171 1.1 augustss { { USB_VENDOR_NETGEAR, USB_PRODUCT_NETGEAR_FA120}, 0 },
172 1.35 pgoyette { { USB_VENDOR_OQO, USB_PRODUCT_OQO_ETHER01PLUS }, AX772 },
173 1.35 pgoyette { { USB_VENDOR_PLANEX3, USB_PRODUCT_PLANEX3_GU1000T }, AX178 },
174 1.35 pgoyette { { USB_VENDOR_SYSTEMTALKS, USB_PRODUCT_SYSTEMTALKS_SGCX2UL}, 0 },
175 1.1 augustss { { USB_VENDOR_SITECOM, USB_PRODUCT_SITECOM_LN029}, 0 },
176 1.35 pgoyette { { USB_VENDOR_SITECOMEU, USB_PRODUCT_SITECOMEU_LN028 }, AX178 }
177 1.1 augustss };
178 1.9 christos #define axe_lookup(v, p) ((const struct axe_type *)usb_lookup(axe_devs, v, p))
179 1.1 augustss
180 1.35 pgoyette int axe_match(device_t, cfdata_t, void *);
181 1.35 pgoyette void axe_attach(device_t, device_t, void *);
182 1.35 pgoyette int axe_detach(device_t, int);
183 1.35 pgoyette int axe_activate(device_t, devact_t);
184 1.35 pgoyette
185 1.35 pgoyette CFATTACH_DECL_NEW(axe, sizeof(struct axe_softc),
186 1.35 pgoyette axe_match, axe_attach, axe_detach, axe_activate);
187 1.35 pgoyette
188 1.35 pgoyette static int axe_tx_list_init(struct axe_softc *);
189 1.35 pgoyette static int axe_rx_list_init(struct axe_softc *);
190 1.35 pgoyette static int axe_encap(struct axe_softc *, struct mbuf *, int);
191 1.35 pgoyette static void axe_rxeof(usbd_xfer_handle, usbd_private_handle, usbd_status);
192 1.35 pgoyette static void axe_txeof(usbd_xfer_handle, usbd_private_handle, usbd_status);
193 1.35 pgoyette static void axe_tick(void *);
194 1.35 pgoyette static void axe_tick_task(void *);
195 1.35 pgoyette static void axe_start(struct ifnet *);
196 1.35 pgoyette static int axe_ioctl(struct ifnet *, u_long, void *);
197 1.35 pgoyette static int axe_init(struct ifnet *);
198 1.35 pgoyette static void axe_stop(struct ifnet *, int);
199 1.35 pgoyette static void axe_watchdog(struct ifnet *);
200 1.35 pgoyette static int axe_miibus_readreg(device_t, int, int);
201 1.35 pgoyette static void axe_miibus_writereg(device_t, int, int, int);
202 1.35 pgoyette static void axe_miibus_statchg(device_t);
203 1.35 pgoyette static int axe_cmd(struct axe_softc *, int, int, int, void *);
204 1.35 pgoyette static void axe_reset(struct axe_softc *sc);
205 1.35 pgoyette static int axe_ifmedia_upd(struct ifnet *);
206 1.35 pgoyette static void axe_ifmedia_sts(struct ifnet *, struct ifmediareq *);
207 1.35 pgoyette
208 1.35 pgoyette static void axe_setmulti(struct axe_softc *);
209 1.35 pgoyette static void axe_lock_mii(struct axe_softc *sc);
210 1.35 pgoyette static void axe_unlock_mii(struct axe_softc *sc);
211 1.35 pgoyette
212 1.35 pgoyette static void axe_ax88178_init(struct axe_softc *);
213 1.35 pgoyette static void axe_ax88772_init(struct axe_softc *);
214 1.1 augustss
215 1.49 pgoyette extern int usbdebug; /* XXX */
216 1.49 pgoyette
217 1.1 augustss /* Get exclusive access to the MII registers */
218 1.35 pgoyette static void
219 1.1 augustss axe_lock_mii(struct axe_softc *sc)
220 1.1 augustss {
221 1.38 tsutsui
222 1.1 augustss sc->axe_refcnt++;
223 1.21 ad mutex_enter(&sc->axe_mii_lock);
224 1.1 augustss }
225 1.1 augustss
226 1.35 pgoyette static void
227 1.1 augustss axe_unlock_mii(struct axe_softc *sc)
228 1.1 augustss {
229 1.38 tsutsui
230 1.21 ad mutex_exit(&sc->axe_mii_lock);
231 1.1 augustss if (--sc->axe_refcnt < 0)
232 1.28 dyoung usb_detach_wakeup((sc->axe_dev));
233 1.1 augustss }
234 1.1 augustss
235 1.35 pgoyette static int
236 1.1 augustss axe_cmd(struct axe_softc *sc, int cmd, int index, int val, void *buf)
237 1.1 augustss {
238 1.38 tsutsui usb_device_request_t req;
239 1.38 tsutsui usbd_status err;
240 1.1 augustss
241 1.21 ad KASSERT(mutex_owned(&sc->axe_mii_lock));
242 1.21 ad
243 1.1 augustss if (sc->axe_dying)
244 1.35 pgoyette return 0;
245 1.1 augustss
246 1.1 augustss if (AXE_CMD_DIR(cmd))
247 1.1 augustss req.bmRequestType = UT_WRITE_VENDOR_DEVICE;
248 1.1 augustss else
249 1.1 augustss req.bmRequestType = UT_READ_VENDOR_DEVICE;
250 1.1 augustss req.bRequest = AXE_CMD_CMD(cmd);
251 1.1 augustss USETW(req.wValue, val);
252 1.1 augustss USETW(req.wIndex, index);
253 1.1 augustss USETW(req.wLength, AXE_CMD_LEN(cmd));
254 1.1 augustss
255 1.1 augustss err = usbd_do_request(sc->axe_udev, &req, buf);
256 1.1 augustss
257 1.35 pgoyette if (err) {
258 1.35 pgoyette DPRINTF(("axe_cmd err: cmd %d err %d\n", cmd, err));
259 1.35 pgoyette return -1;
260 1.35 pgoyette }
261 1.35 pgoyette return 0;
262 1.1 augustss }
263 1.1 augustss
264 1.35 pgoyette static int
265 1.27 dyoung axe_miibus_readreg(device_t dev, int phy, int reg)
266 1.1 augustss {
267 1.28 dyoung struct axe_softc *sc = device_private(dev);
268 1.38 tsutsui usbd_status err;
269 1.38 tsutsui uint16_t val;
270 1.1 augustss
271 1.1 augustss if (sc->axe_dying) {
272 1.1 augustss DPRINTF(("axe: dying\n"));
273 1.35 pgoyette return 0;
274 1.1 augustss }
275 1.1 augustss
276 1.1 augustss /*
277 1.1 augustss * The chip tells us the MII address of any supported
278 1.1 augustss * PHYs attached to the chip, so only read from those.
279 1.35 pgoyette *
280 1.35 pgoyette * But if the chip lies about its PHYs, read from any.
281 1.1 augustss */
282 1.35 pgoyette val = 0;
283 1.1 augustss
284 1.35 pgoyette if ((phy == sc->axe_phyaddrs[0]) || (phy == sc->axe_phyaddrs[1]) ||
285 1.35 pgoyette (sc->axe_flags & AXE_ANY_PHY)) {
286 1.35 pgoyette axe_lock_mii(sc);
287 1.35 pgoyette axe_cmd(sc, AXE_CMD_MII_OPMODE_SW, 0, 0, NULL);
288 1.35 pgoyette err = axe_cmd(sc, AXE_CMD_MII_READ_REG, reg, phy, (void *)&val);
289 1.35 pgoyette axe_cmd(sc, AXE_CMD_MII_OPMODE_HW, 0, 0, NULL);
290 1.35 pgoyette axe_unlock_mii(sc);
291 1.1 augustss
292 1.35 pgoyette if (err) {
293 1.35 pgoyette aprint_error_dev(sc->axe_dev, "read PHY failed\n");
294 1.35 pgoyette return -1;
295 1.35 pgoyette }
296 1.35 pgoyette DPRINTF(("axe_miibus_readreg: phy 0x%x reg 0x%x val 0x%x\n",
297 1.35 pgoyette phy, reg, val));
298 1.1 augustss
299 1.35 pgoyette if (val && val != 0xffff)
300 1.35 pgoyette sc->axe_phyaddrs[0] = phy;
301 1.35 pgoyette } else {
302 1.35 pgoyette DPRINTF(("axe_miibus_readreg: ignore read from phy 0x%x\n",
303 1.35 pgoyette phy));
304 1.1 augustss }
305 1.38 tsutsui return le16toh(val);
306 1.1 augustss }
307 1.1 augustss
308 1.35 pgoyette static void
309 1.27 dyoung axe_miibus_writereg(device_t dev, int phy, int reg, int aval)
310 1.1 augustss {
311 1.38 tsutsui struct axe_softc *sc = device_private(dev);
312 1.38 tsutsui usbd_status err;
313 1.38 tsutsui uint16_t val;
314 1.1 augustss
315 1.1 augustss if (sc->axe_dying)
316 1.1 augustss return;
317 1.1 augustss
318 1.11 augustss val = htole16(aval);
319 1.5 augustss axe_lock_mii(sc);
320 1.1 augustss axe_cmd(sc, AXE_CMD_MII_OPMODE_SW, 0, 0, NULL);
321 1.1 augustss err = axe_cmd(sc, AXE_CMD_MII_WRITE_REG, reg, phy, (void *)&val);
322 1.1 augustss axe_cmd(sc, AXE_CMD_MII_OPMODE_HW, 0, 0, NULL);
323 1.5 augustss axe_unlock_mii(sc);
324 1.1 augustss
325 1.1 augustss if (err) {
326 1.25 cube aprint_error_dev(sc->axe_dev, "write PHY failed\n");
327 1.1 augustss return;
328 1.1 augustss }
329 1.1 augustss }
330 1.1 augustss
331 1.35 pgoyette static void
332 1.27 dyoung axe_miibus_statchg(device_t dev)
333 1.1 augustss {
334 1.28 dyoung struct axe_softc *sc = device_private(dev);
335 1.38 tsutsui struct mii_data *mii = &sc->axe_mii;
336 1.5 augustss int val, err;
337 1.5 augustss
338 1.5 augustss if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX)
339 1.5 augustss val = AXE_MEDIA_FULL_DUPLEX;
340 1.5 augustss else
341 1.5 augustss val = 0;
342 1.35 pgoyette
343 1.35 pgoyette if (sc->axe_flags & AX178 || sc->axe_flags & AX772) {
344 1.35 pgoyette val |= (AXE_178_MEDIA_RX_EN | AXE_178_MEDIA_MAGIC);
345 1.35 pgoyette
346 1.35 pgoyette switch (IFM_SUBTYPE(mii->mii_media_active)) {
347 1.38 tsutsui case IFM_1000_T:
348 1.35 pgoyette val |= AXE_178_MEDIA_GMII | AXE_178_MEDIA_ENCK;
349 1.35 pgoyette break;
350 1.35 pgoyette case IFM_100_TX:
351 1.35 pgoyette val |= AXE_178_MEDIA_100TX;
352 1.35 pgoyette break;
353 1.35 pgoyette case IFM_10_T:
354 1.35 pgoyette /* doesn't need to be handled */
355 1.35 pgoyette break;
356 1.35 pgoyette }
357 1.35 pgoyette }
358 1.35 pgoyette
359 1.5 augustss DPRINTF(("axe_miibus_statchg: val=0x%x\n", val));
360 1.21 ad axe_lock_mii(sc);
361 1.5 augustss err = axe_cmd(sc, AXE_CMD_WRITE_MEDIA, 0, val, NULL);
362 1.21 ad axe_unlock_mii(sc);
363 1.5 augustss if (err) {
364 1.25 cube aprint_error_dev(sc->axe_dev, "media change failed\n");
365 1.5 augustss return;
366 1.5 augustss }
367 1.1 augustss }
368 1.1 augustss
369 1.35 pgoyette /*
370 1.35 pgoyette * Set media options
371 1.35 pgoyette */
372 1.35 pgoyette static int
373 1.35 pgoyette axe_ifmedia_upd(struct ifnet *ifp)
374 1.35 pgoyette {
375 1.38 tsutsui struct axe_softc *sc = ifp->if_softc;
376 1.38 tsutsui struct mii_data *mii = &sc->axe_mii;
377 1.38 tsutsui int rc;
378 1.35 pgoyette
379 1.35 pgoyette sc->axe_link = 0;
380 1.35 pgoyette
381 1.35 pgoyette if (mii->mii_instance) {
382 1.35 pgoyette struct mii_softc *miisc;
383 1.35 pgoyette
384 1.35 pgoyette LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
385 1.35 pgoyette mii_phy_reset(miisc);
386 1.35 pgoyette }
387 1.35 pgoyette
388 1.35 pgoyette if ((rc = mii_mediachg(mii)) == ENXIO)
389 1.35 pgoyette return 0;
390 1.35 pgoyette return rc;
391 1.35 pgoyette }
392 1.35 pgoyette
393 1.35 pgoyette /*
394 1.35 pgoyette * Report current media status
395 1.35 pgoyette */
396 1.35 pgoyette static void
397 1.35 pgoyette axe_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
398 1.35 pgoyette {
399 1.35 pgoyette struct axe_softc *sc = ifp->if_softc;
400 1.35 pgoyette struct mii_data *mii = &sc->axe_mii;
401 1.35 pgoyette
402 1.35 pgoyette mii_pollstat(mii);
403 1.35 pgoyette ifmr->ifm_active = mii->mii_media_active;
404 1.35 pgoyette ifmr->ifm_status = mii->mii_media_status;
405 1.35 pgoyette }
406 1.35 pgoyette
407 1.35 pgoyette static void
408 1.1 augustss axe_setmulti(struct axe_softc *sc)
409 1.1 augustss {
410 1.38 tsutsui struct ifnet *ifp = &sc->sc_if;
411 1.38 tsutsui struct ether_multi *enm;
412 1.38 tsutsui struct ether_multistep step;
413 1.38 tsutsui uint32_t h = 0;
414 1.38 tsutsui uint16_t rxmode;
415 1.38 tsutsui uint8_t hashtbl[8] = { 0, 0, 0, 0, 0, 0, 0, 0 };
416 1.1 augustss
417 1.1 augustss if (sc->axe_dying)
418 1.1 augustss return;
419 1.1 augustss
420 1.21 ad axe_lock_mii(sc);
421 1.1 augustss axe_cmd(sc, AXE_CMD_RXCTL_READ, 0, 0, (void *)&rxmode);
422 1.10 tron rxmode = le16toh(rxmode);
423 1.1 augustss
424 1.35 pgoyette rxmode &= ~(AXE_RXCMD_ALLMULTI | AXE_RXCMD_PROMISC);
425 1.35 pgoyette
426 1.35 pgoyette /* If we want promiscuous mode, set the allframes bit */
427 1.35 pgoyette if (ifp->if_flags & IFF_PROMISC) {
428 1.35 pgoyette rxmode |= AXE_RXCMD_PROMISC;
429 1.35 pgoyette goto allmulti;
430 1.35 pgoyette }
431 1.1 augustss
432 1.35 pgoyette /* Now program new ones */
433 1.1 augustss ETHER_FIRST_MULTI(step, &sc->axe_ec, enm);
434 1.1 augustss while (enm != NULL) {
435 1.1 augustss if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
436 1.38 tsutsui ETHER_ADDR_LEN) != 0)
437 1.1 augustss goto allmulti;
438 1.1 augustss
439 1.1 augustss h = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN) >> 26;
440 1.35 pgoyette hashtbl[h >> 3] |= 1U << (h & 7);
441 1.1 augustss ETHER_NEXT_MULTI(step, enm);
442 1.1 augustss }
443 1.1 augustss ifp->if_flags &= ~IFF_ALLMULTI;
444 1.1 augustss axe_cmd(sc, AXE_CMD_WRITE_MCAST, 0, 0, (void *)&hashtbl);
445 1.1 augustss axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, rxmode, NULL);
446 1.21 ad axe_unlock_mii(sc);
447 1.1 augustss return;
448 1.35 pgoyette
449 1.35 pgoyette allmulti:
450 1.35 pgoyette ifp->if_flags |= IFF_ALLMULTI;
451 1.35 pgoyette rxmode |= AXE_RXCMD_ALLMULTI;
452 1.35 pgoyette axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, rxmode, NULL);
453 1.35 pgoyette axe_unlock_mii(sc);
454 1.1 augustss }
455 1.1 augustss
456 1.35 pgoyette static void
457 1.1 augustss axe_reset(struct axe_softc *sc)
458 1.1 augustss {
459 1.38 tsutsui
460 1.1 augustss if (sc->axe_dying)
461 1.1 augustss return;
462 1.1 augustss /* XXX What to reset? */
463 1.1 augustss
464 1.1 augustss /* Wait a little while for the chip to get its brains in order. */
465 1.1 augustss DELAY(1000);
466 1.1 augustss }
467 1.1 augustss
468 1.35 pgoyette static void
469 1.35 pgoyette axe_ax88178_init(struct axe_softc *sc)
470 1.35 pgoyette {
471 1.35 pgoyette int gpio0 = 0, phymode = 0;
472 1.35 pgoyette uint16_t eeprom;
473 1.35 pgoyette
474 1.35 pgoyette axe_cmd(sc, AXE_CMD_SROM_WR_ENABLE, 0, 0, NULL);
475 1.35 pgoyette /* XXX magic */
476 1.35 pgoyette axe_cmd(sc, AXE_CMD_SROM_READ, 0, 0x0017, &eeprom);
477 1.35 pgoyette axe_cmd(sc, AXE_CMD_SROM_WR_DISABLE, 0, 0, NULL);
478 1.35 pgoyette
479 1.35 pgoyette eeprom = le16toh(eeprom);
480 1.35 pgoyette
481 1.35 pgoyette DPRINTF((" EEPROM is 0x%x\n", eeprom));
482 1.35 pgoyette
483 1.35 pgoyette /* if EEPROM is invalid we have to use to GPIO0 */
484 1.35 pgoyette if (eeprom == 0xffff) {
485 1.35 pgoyette phymode = 0;
486 1.35 pgoyette gpio0 = 1;
487 1.35 pgoyette } else {
488 1.35 pgoyette phymode = eeprom & 7;
489 1.35 pgoyette gpio0 = (eeprom & 0x80) ? 0 : 1;
490 1.35 pgoyette }
491 1.35 pgoyette
492 1.35 pgoyette DPRINTF(("use gpio0: %d, phymode %d\n", gpio0, phymode));
493 1.35 pgoyette
494 1.35 pgoyette axe_cmd(sc, AXE_CMD_WRITE_GPIO, 0, 0x008c, NULL);
495 1.35 pgoyette usbd_delay_ms(sc->axe_udev, 40);
496 1.35 pgoyette if ((eeprom >> 8) != 1) {
497 1.35 pgoyette axe_cmd(sc, AXE_CMD_WRITE_GPIO, 0, 0x003c, NULL);
498 1.35 pgoyette usbd_delay_ms(sc->axe_udev, 30);
499 1.35 pgoyette
500 1.35 pgoyette axe_cmd(sc, AXE_CMD_WRITE_GPIO, 0, 0x001c, NULL);
501 1.35 pgoyette usbd_delay_ms(sc->axe_udev, 300);
502 1.35 pgoyette
503 1.35 pgoyette axe_cmd(sc, AXE_CMD_WRITE_GPIO, 0, 0x003c, NULL);
504 1.35 pgoyette usbd_delay_ms(sc->axe_udev, 30);
505 1.35 pgoyette } else {
506 1.35 pgoyette DPRINTF(("axe gpio phymode == 1 path\n"));
507 1.35 pgoyette axe_cmd(sc, AXE_CMD_WRITE_GPIO, 0, 0x0004, NULL);
508 1.35 pgoyette usbd_delay_ms(sc->axe_udev, 30);
509 1.35 pgoyette axe_cmd(sc, AXE_CMD_WRITE_GPIO, 0, 0x000c, NULL);
510 1.35 pgoyette usbd_delay_ms(sc->axe_udev, 30);
511 1.35 pgoyette }
512 1.35 pgoyette
513 1.35 pgoyette /* soft reset */
514 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_CLEAR, NULL);
515 1.35 pgoyette usbd_delay_ms(sc->axe_udev, 150);
516 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0,
517 1.35 pgoyette AXE_SW_RESET_PRL | AXE_178_RESET_MAGIC, NULL);
518 1.35 pgoyette usbd_delay_ms(sc->axe_udev, 150);
519 1.35 pgoyette /* Enable MII/GMII/RGMII for external PHY */
520 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, 0, NULL);
521 1.35 pgoyette usbd_delay_ms(sc->axe_udev, 10);
522 1.35 pgoyette axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL);
523 1.35 pgoyette }
524 1.35 pgoyette
525 1.35 pgoyette static void
526 1.35 pgoyette axe_ax88772_init(struct axe_softc *sc)
527 1.35 pgoyette {
528 1.35 pgoyette
529 1.35 pgoyette axe_cmd(sc, AXE_CMD_WRITE_GPIO, 0, 0x00b0, NULL);
530 1.35 pgoyette usbd_delay_ms(sc->axe_udev, 40);
531 1.35 pgoyette
532 1.35 pgoyette if (sc->axe_phyaddrs[1] == AXE_INTPHY) {
533 1.35 pgoyette /* ask for the embedded PHY */
534 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, 0x01, NULL);
535 1.35 pgoyette usbd_delay_ms(sc->axe_udev, 10);
536 1.35 pgoyette
537 1.35 pgoyette /* power down and reset state, pin reset state */
538 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_CLEAR, NULL);
539 1.35 pgoyette usbd_delay_ms(sc->axe_udev, 60);
540 1.35 pgoyette
541 1.35 pgoyette /* power down/reset state, pin operating state */
542 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0,
543 1.35 pgoyette AXE_SW_RESET_IPPD | AXE_SW_RESET_PRL, NULL);
544 1.35 pgoyette usbd_delay_ms(sc->axe_udev, 150);
545 1.35 pgoyette
546 1.35 pgoyette /* power up, reset */
547 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_PRL, NULL);
548 1.35 pgoyette
549 1.35 pgoyette /* power up, operating */
550 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0,
551 1.35 pgoyette AXE_SW_RESET_IPRL | AXE_SW_RESET_PRL, NULL);
552 1.35 pgoyette } else {
553 1.35 pgoyette /* ask for external PHY */
554 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, 0x00, NULL);
555 1.35 pgoyette usbd_delay_ms(sc->axe_udev, 10);
556 1.35 pgoyette
557 1.35 pgoyette /* power down internal PHY */
558 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0,
559 1.35 pgoyette AXE_SW_RESET_IPPD | AXE_SW_RESET_PRL, NULL);
560 1.35 pgoyette }
561 1.35 pgoyette
562 1.35 pgoyette usbd_delay_ms(sc->axe_udev, 150);
563 1.35 pgoyette axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL);
564 1.35 pgoyette }
565 1.35 pgoyette
566 1.1 augustss /*
567 1.1 augustss * Probe for a AX88172 chip.
568 1.1 augustss */
569 1.27 dyoung int
570 1.27 dyoung axe_match(device_t parent, cfdata_t match, void *aux)
571 1.1 augustss {
572 1.27 dyoung struct usb_attach_arg *uaa = aux;
573 1.1 augustss
574 1.38 tsutsui return axe_lookup(uaa->vendor, uaa->product) != NULL ?
575 1.38 tsutsui UMATCH_VENDOR_PRODUCT : UMATCH_NONE;
576 1.1 augustss }
577 1.1 augustss
578 1.1 augustss /*
579 1.1 augustss * Attach the interface. Allocate softc structures, do ifmedia
580 1.1 augustss * setup and ethernet/BPF attach.
581 1.1 augustss */
582 1.27 dyoung void
583 1.27 dyoung axe_attach(device_t parent, device_t self, void *aux)
584 1.1 augustss {
585 1.27 dyoung struct axe_softc *sc = device_private(self);
586 1.27 dyoung struct usb_attach_arg *uaa = aux;
587 1.1 augustss usbd_device_handle dev = uaa->device;
588 1.1 augustss usbd_status err;
589 1.1 augustss usb_interface_descriptor_t *id;
590 1.1 augustss usb_endpoint_descriptor_t *ed;
591 1.1 augustss struct mii_data *mii;
592 1.35 pgoyette uint8_t eaddr[ETHER_ADDR_LEN];
593 1.8 augustss char *devinfop;
594 1.25 cube const char *devname = device_xname(self);
595 1.1 augustss struct ifnet *ifp;
596 1.1 augustss int i, s;
597 1.1 augustss
598 1.28 dyoung aprint_naive("\n");
599 1.28 dyoung aprint_normal("\n");
600 1.29 plunky
601 1.35 pgoyette sc->axe_dev = self;
602 1.35 pgoyette sc->axe_udev = dev;
603 1.35 pgoyette
604 1.29 plunky devinfop = usbd_devinfo_alloc(dev, 0);
605 1.29 plunky aprint_normal_dev(self, "%s\n", devinfop);
606 1.29 plunky usbd_devinfo_free(devinfop);
607 1.1 augustss
608 1.1 augustss err = usbd_set_config_no(dev, AXE_CONFIG_NO, 1);
609 1.1 augustss if (err) {
610 1.25 cube aprint_error_dev(self, "getting interface handle failed\n");
611 1.28 dyoung return;
612 1.1 augustss }
613 1.1 augustss
614 1.35 pgoyette sc->axe_flags = axe_lookup(uaa->vendor, uaa->product)->axe_flags;
615 1.35 pgoyette
616 1.35 pgoyette mutex_init(&sc->axe_mii_lock, MUTEX_DEFAULT, IPL_NONE);
617 1.1 augustss usb_init_task(&sc->axe_tick_task, axe_tick_task, sc);
618 1.1 augustss
619 1.1 augustss err = usbd_device2interface_handle(dev, AXE_IFACE_IDX, &sc->axe_iface);
620 1.1 augustss if (err) {
621 1.25 cube aprint_error_dev(self, "getting interface handle failed\n");
622 1.28 dyoung return;
623 1.1 augustss }
624 1.1 augustss
625 1.1 augustss sc->axe_product = uaa->product;
626 1.1 augustss sc->axe_vendor = uaa->vendor;
627 1.1 augustss
628 1.1 augustss id = usbd_get_interface_descriptor(sc->axe_iface);
629 1.1 augustss
630 1.35 pgoyette /* decide on what our bufsize will be */
631 1.35 pgoyette if (sc->axe_flags & AX178 || sc->axe_flags & AX772)
632 1.35 pgoyette sc->axe_bufsz = (sc->axe_udev->speed == USB_SPEED_HIGH) ?
633 1.35 pgoyette AXE_178_MAX_BUFSZ : AXE_178_MIN_BUFSZ;
634 1.35 pgoyette else
635 1.35 pgoyette sc->axe_bufsz = AXE_172_BUFSZ;
636 1.35 pgoyette
637 1.1 augustss /* Find endpoints. */
638 1.1 augustss for (i = 0; i < id->bNumEndpoints; i++) {
639 1.1 augustss ed = usbd_interface2endpoint_descriptor(sc->axe_iface, i);
640 1.38 tsutsui if (ed == NULL) {
641 1.25 cube aprint_error_dev(self, "couldn't get ep %d\n", i);
642 1.28 dyoung return;
643 1.1 augustss }
644 1.1 augustss if (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN &&
645 1.1 augustss UE_GET_XFERTYPE(ed->bmAttributes) == UE_BULK) {
646 1.1 augustss sc->axe_ed[AXE_ENDPT_RX] = ed->bEndpointAddress;
647 1.1 augustss } else if (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_OUT &&
648 1.1 augustss UE_GET_XFERTYPE(ed->bmAttributes) == UE_BULK) {
649 1.1 augustss sc->axe_ed[AXE_ENDPT_TX] = ed->bEndpointAddress;
650 1.1 augustss } else if (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN &&
651 1.1 augustss UE_GET_XFERTYPE(ed->bmAttributes) == UE_INTERRUPT) {
652 1.1 augustss sc->axe_ed[AXE_ENDPT_INTR] = ed->bEndpointAddress;
653 1.1 augustss }
654 1.1 augustss }
655 1.1 augustss
656 1.1 augustss s = splnet();
657 1.1 augustss
658 1.35 pgoyette /* We need the PHYID for init dance in some cases */
659 1.35 pgoyette axe_lock_mii(sc);
660 1.35 pgoyette axe_cmd(sc, AXE_CMD_READ_PHYID, 0, 0, (void *)&sc->axe_phyaddrs);
661 1.35 pgoyette
662 1.35 pgoyette DPRINTF((" phyaddrs[0]: %x phyaddrs[1]: %x\n",
663 1.35 pgoyette sc->axe_phyaddrs[0], sc->axe_phyaddrs[1]));
664 1.35 pgoyette
665 1.35 pgoyette if (sc->axe_flags & AX178)
666 1.35 pgoyette axe_ax88178_init(sc);
667 1.35 pgoyette else if (sc->axe_flags & AX772)
668 1.35 pgoyette axe_ax88772_init(sc);
669 1.35 pgoyette
670 1.1 augustss /*
671 1.1 augustss * Get station address.
672 1.1 augustss */
673 1.35 pgoyette if (sc->axe_flags & AX178 || sc->axe_flags & AX772)
674 1.35 pgoyette axe_cmd(sc, AXE_178_CMD_READ_NODEID, 0, 0, &eaddr);
675 1.38 tsutsui else
676 1.35 pgoyette axe_cmd(sc, AXE_172_CMD_READ_NODEID, 0, 0, &eaddr);
677 1.1 augustss
678 1.1 augustss /*
679 1.35 pgoyette * Load IPG values
680 1.1 augustss */
681 1.1 augustss axe_cmd(sc, AXE_CMD_READ_IPG012, 0, 0, (void *)&sc->axe_ipgs);
682 1.21 ad axe_unlock_mii(sc);
683 1.1 augustss
684 1.1 augustss /*
685 1.1 augustss * An ASIX chip was detected. Inform the world.
686 1.1 augustss */
687 1.35 pgoyette aprint_normal_dev(self, "Ethernet address %s\n", ether_sprintf(eaddr));
688 1.1 augustss
689 1.1 augustss /* Initialize interface info.*/
690 1.35 pgoyette ifp = &sc->sc_if;
691 1.1 augustss ifp->if_softc = sc;
692 1.1 augustss strncpy(ifp->if_xname, devname, IFNAMSIZ);
693 1.1 augustss ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
694 1.1 augustss ifp->if_ioctl = axe_ioctl;
695 1.1 augustss ifp->if_start = axe_start;
696 1.35 pgoyette ifp->if_init = axe_init;
697 1.35 pgoyette ifp->if_stop = axe_stop;
698 1.1 augustss ifp->if_watchdog = axe_watchdog;
699 1.1 augustss
700 1.35 pgoyette IFQ_SET_READY(&ifp->if_snd);
701 1.1 augustss
702 1.35 pgoyette sc->axe_ec.ec_capabilities = ETHERCAP_VLAN_MTU;
703 1.1 augustss
704 1.1 augustss /* Initialize MII/media info. */
705 1.1 augustss mii = &sc->axe_mii;
706 1.1 augustss mii->mii_ifp = ifp;
707 1.1 augustss mii->mii_readreg = axe_miibus_readreg;
708 1.1 augustss mii->mii_writereg = axe_miibus_writereg;
709 1.1 augustss mii->mii_statchg = axe_miibus_statchg;
710 1.1 augustss mii->mii_flags = MIIF_AUTOTSLEEP;
711 1.1 augustss
712 1.22 dyoung sc->axe_ec.ec_mii = mii;
713 1.35 pgoyette if (sc->axe_flags & AXE_MII)
714 1.35 pgoyette ifmedia_init(&mii->mii_media, 0, axe_ifmedia_upd,
715 1.35 pgoyette axe_ifmedia_sts);
716 1.35 pgoyette else
717 1.35 pgoyette ifmedia_init(&mii->mii_media, 0, ether_mediachange,
718 1.35 pgoyette ether_mediastatus);
719 1.35 pgoyette
720 1.35 pgoyette mii_attach(sc->axe_dev, mii, 0xffffffff, MII_PHY_ANY, MII_OFFSET_ANY,
721 1.35 pgoyette 0);
722 1.1 augustss
723 1.22 dyoung if (LIST_EMPTY(&mii->mii_phys)) {
724 1.1 augustss ifmedia_add(&mii->mii_media, IFM_ETHER | IFM_NONE, 0, NULL);
725 1.1 augustss ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_NONE);
726 1.1 augustss } else
727 1.1 augustss ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
728 1.1 augustss
729 1.1 augustss /* Attach the interface. */
730 1.1 augustss if_attach(ifp);
731 1.28 dyoung ether_ifattach(ifp, eaddr);
732 1.1 augustss #if NRND > 0
733 1.28 dyoung rnd_attach_source(&sc->rnd_source, device_xname(sc->axe_dev),
734 1.1 augustss RND_TYPE_NET, 0);
735 1.1 augustss #endif
736 1.1 augustss
737 1.35 pgoyette callout_init(&sc->axe_stat_ch, 0);
738 1.35 pgoyette callout_setfunc(&sc->axe_stat_ch, axe_tick, sc);
739 1.1 augustss
740 1.45 tsutsui sc->axe_attached = true;
741 1.1 augustss splx(s);
742 1.1 augustss
743 1.28 dyoung usbd_add_drv_event(USB_EVENT_DRIVER_ATTACH, sc->axe_udev, sc->axe_dev);
744 1.1 augustss }
745 1.1 augustss
746 1.27 dyoung int
747 1.27 dyoung axe_detach(device_t self, int flags)
748 1.1 augustss {
749 1.38 tsutsui struct axe_softc *sc = device_private(self);
750 1.38 tsutsui int s;
751 1.38 tsutsui struct ifnet *ifp = &sc->sc_if;
752 1.1 augustss
753 1.47 dyoung DPRINTFN(2,("%s: %s: enter\n", device_xname(sc->axe_dev), __func__));
754 1.1 augustss
755 1.1 augustss /* Detached before attached finished, so just bail out. */
756 1.1 augustss if (!sc->axe_attached)
757 1.35 pgoyette return 0;
758 1.1 augustss
759 1.45 tsutsui sc->axe_dying = true;
760 1.1 augustss
761 1.1 augustss /*
762 1.1 augustss * Remove any pending tasks. They cannot be executing because they run
763 1.1 augustss * in the same thread as detach.
764 1.1 augustss */
765 1.1 augustss usb_rem_task(sc->axe_udev, &sc->axe_tick_task);
766 1.1 augustss
767 1.1 augustss s = splusb();
768 1.1 augustss
769 1.1 augustss if (ifp->if_flags & IFF_RUNNING)
770 1.35 pgoyette axe_stop(ifp, 1);
771 1.1 augustss
772 1.36 tsutsui callout_destroy(&sc->axe_stat_ch);
773 1.36 tsutsui mutex_destroy(&sc->axe_mii_lock);
774 1.1 augustss #if NRND > 0
775 1.1 augustss rnd_detach_source(&sc->rnd_source);
776 1.1 augustss #endif
777 1.1 augustss mii_detach(&sc->axe_mii, MII_PHY_ANY, MII_OFFSET_ANY);
778 1.1 augustss ifmedia_delete_instance(&sc->axe_mii.mii_media, IFM_INST_ANY);
779 1.1 augustss ether_ifdetach(ifp);
780 1.1 augustss if_detach(ifp);
781 1.1 augustss
782 1.1 augustss #ifdef DIAGNOSTIC
783 1.1 augustss if (sc->axe_ep[AXE_ENDPT_TX] != NULL ||
784 1.1 augustss sc->axe_ep[AXE_ENDPT_RX] != NULL ||
785 1.1 augustss sc->axe_ep[AXE_ENDPT_INTR] != NULL)
786 1.25 cube aprint_debug_dev(self, "detach has active endpoints\n");
787 1.1 augustss #endif
788 1.1 augustss
789 1.45 tsutsui sc->axe_attached = false;
790 1.1 augustss
791 1.1 augustss if (--sc->axe_refcnt >= 0) {
792 1.1 augustss /* Wait for processes to go away. */
793 1.28 dyoung usb_detach_wait((sc->axe_dev));
794 1.1 augustss }
795 1.1 augustss splx(s);
796 1.1 augustss
797 1.28 dyoung usbd_add_drv_event(USB_EVENT_DRIVER_DETACH, sc->axe_udev, sc->axe_dev);
798 1.1 augustss
799 1.35 pgoyette return 0;
800 1.1 augustss }
801 1.1 augustss
802 1.1 augustss int
803 1.35 pgoyette axe_activate(device_t self, devact_t act)
804 1.1 augustss {
805 1.25 cube struct axe_softc *sc = device_private(self);
806 1.1 augustss
807 1.47 dyoung DPRINTFN(2,("%s: %s: enter\n", device_xname(sc->axe_dev), __func__));
808 1.1 augustss
809 1.1 augustss switch (act) {
810 1.1 augustss case DVACT_DEACTIVATE:
811 1.1 augustss if_deactivate(&sc->axe_ec.ec_if);
812 1.45 tsutsui sc->axe_dying = true;
813 1.30 dyoung return 0;
814 1.30 dyoung default:
815 1.30 dyoung return EOPNOTSUPP;
816 1.1 augustss }
817 1.1 augustss }
818 1.1 augustss
819 1.35 pgoyette static int
820 1.1 augustss axe_rx_list_init(struct axe_softc *sc)
821 1.1 augustss {
822 1.1 augustss struct axe_cdata *cd;
823 1.1 augustss struct axe_chain *c;
824 1.1 augustss int i;
825 1.1 augustss
826 1.47 dyoung DPRINTF(("%s: %s: enter\n", device_xname(sc->axe_dev), __func__));
827 1.1 augustss
828 1.1 augustss cd = &sc->axe_cdata;
829 1.1 augustss for (i = 0; i < AXE_RX_LIST_CNT; i++) {
830 1.1 augustss c = &cd->axe_rx_chain[i];
831 1.1 augustss c->axe_sc = sc;
832 1.1 augustss c->axe_idx = i;
833 1.1 augustss if (c->axe_xfer == NULL) {
834 1.1 augustss c->axe_xfer = usbd_alloc_xfer(sc->axe_udev);
835 1.1 augustss if (c->axe_xfer == NULL)
836 1.38 tsutsui return ENOBUFS;
837 1.35 pgoyette c->axe_buf = usbd_alloc_buffer(c->axe_xfer,
838 1.35 pgoyette sc->axe_bufsz);
839 1.1 augustss if (c->axe_buf == NULL) {
840 1.1 augustss usbd_free_xfer(c->axe_xfer);
841 1.38 tsutsui return ENOBUFS;
842 1.1 augustss }
843 1.1 augustss }
844 1.1 augustss }
845 1.1 augustss
846 1.35 pgoyette return 0;
847 1.1 augustss }
848 1.1 augustss
849 1.35 pgoyette static int
850 1.1 augustss axe_tx_list_init(struct axe_softc *sc)
851 1.1 augustss {
852 1.1 augustss struct axe_cdata *cd;
853 1.1 augustss struct axe_chain *c;
854 1.1 augustss int i;
855 1.1 augustss
856 1.47 dyoung DPRINTF(("%s: %s: enter\n", device_xname(sc->axe_dev), __func__));
857 1.1 augustss
858 1.1 augustss cd = &sc->axe_cdata;
859 1.1 augustss for (i = 0; i < AXE_TX_LIST_CNT; i++) {
860 1.1 augustss c = &cd->axe_tx_chain[i];
861 1.1 augustss c->axe_sc = sc;
862 1.1 augustss c->axe_idx = i;
863 1.1 augustss if (c->axe_xfer == NULL) {
864 1.1 augustss c->axe_xfer = usbd_alloc_xfer(sc->axe_udev);
865 1.1 augustss if (c->axe_xfer == NULL)
866 1.38 tsutsui return ENOBUFS;
867 1.35 pgoyette c->axe_buf = usbd_alloc_buffer(c->axe_xfer,
868 1.35 pgoyette sc->axe_bufsz);
869 1.1 augustss if (c->axe_buf == NULL) {
870 1.1 augustss usbd_free_xfer(c->axe_xfer);
871 1.38 tsutsui return ENOBUFS;
872 1.1 augustss }
873 1.1 augustss }
874 1.1 augustss }
875 1.1 augustss
876 1.35 pgoyette return 0;
877 1.1 augustss }
878 1.1 augustss
879 1.1 augustss /*
880 1.1 augustss * A frame has been uploaded: pass the resulting mbuf chain up to
881 1.1 augustss * the higher level protocols.
882 1.1 augustss */
883 1.35 pgoyette static void
884 1.1 augustss axe_rxeof(usbd_xfer_handle xfer, usbd_private_handle priv, usbd_status status)
885 1.1 augustss {
886 1.38 tsutsui struct axe_softc *sc;
887 1.38 tsutsui struct axe_chain *c;
888 1.38 tsutsui struct ifnet *ifp;
889 1.38 tsutsui uint8_t *buf;
890 1.38 tsutsui uint32_t total_len;
891 1.42 tsutsui u_int rxlen, pktlen;
892 1.38 tsutsui struct mbuf *m;
893 1.38 tsutsui struct axe_sframe_hdr hdr;
894 1.38 tsutsui int s;
895 1.1 augustss
896 1.35 pgoyette c = (struct axe_chain *)priv;
897 1.1 augustss sc = c->axe_sc;
898 1.35 pgoyette buf = c->axe_buf;
899 1.35 pgoyette ifp = &sc->sc_if;
900 1.1 augustss
901 1.47 dyoung DPRINTFN(10,("%s: %s: enter\n", device_xname(sc->axe_dev),__func__));
902 1.1 augustss
903 1.1 augustss if (sc->axe_dying)
904 1.1 augustss return;
905 1.1 augustss
906 1.38 tsutsui if ((ifp->if_flags & IFF_RUNNING) == 0)
907 1.1 augustss return;
908 1.1 augustss
909 1.1 augustss if (status != USBD_NORMAL_COMPLETION) {
910 1.1 augustss if (status == USBD_NOT_STARTED || status == USBD_CANCELLED)
911 1.1 augustss return;
912 1.35 pgoyette if (usbd_ratecheck(&sc->axe_rx_notice))
913 1.35 pgoyette aprint_error_dev(sc->axe_dev, "usb errors on rx: %s\n",
914 1.35 pgoyette usbd_errstr(status));
915 1.1 augustss if (status == USBD_STALLED)
916 1.12 augustss usbd_clear_endpoint_stall_async(sc->axe_ep[AXE_ENDPT_RX]);
917 1.1 augustss goto done;
918 1.1 augustss }
919 1.1 augustss
920 1.1 augustss usbd_get_xfer_status(xfer, NULL, NULL, &total_len, NULL);
921 1.1 augustss
922 1.35 pgoyette do {
923 1.35 pgoyette if (sc->axe_flags & AX178 || sc->axe_flags & AX772) {
924 1.35 pgoyette if (total_len < sizeof(hdr)) {
925 1.35 pgoyette ifp->if_ierrors++;
926 1.35 pgoyette goto done;
927 1.35 pgoyette }
928 1.35 pgoyette
929 1.35 pgoyette memcpy(&hdr, buf, sizeof(hdr));
930 1.35 pgoyette total_len -= sizeof(hdr);
931 1.42 tsutsui buf += sizeof(hdr);
932 1.35 pgoyette
933 1.35 pgoyette if ((hdr.len ^ hdr.ilen) != 0xffff) {
934 1.35 pgoyette ifp->if_ierrors++;
935 1.35 pgoyette goto done;
936 1.35 pgoyette }
937 1.42 tsutsui
938 1.42 tsutsui rxlen = le16toh(hdr.len);
939 1.42 tsutsui if (total_len < rxlen) {
940 1.42 tsutsui pktlen = total_len;
941 1.42 tsutsui total_len = 0;
942 1.42 tsutsui } else {
943 1.43 tsutsui pktlen = rxlen;
944 1.43 tsutsui rxlen = roundup2(rxlen, 2);
945 1.42 tsutsui total_len -= rxlen;
946 1.35 pgoyette }
947 1.35 pgoyette
948 1.35 pgoyette } else { /* AX172 */
949 1.42 tsutsui pktlen = rxlen = total_len;
950 1.35 pgoyette total_len = 0;
951 1.35 pgoyette }
952 1.35 pgoyette
953 1.44 tsutsui MGETHDR(m, M_DONTWAIT, MT_DATA);
954 1.44 tsutsui if (m == NULL) {
955 1.35 pgoyette ifp->if_ierrors++;
956 1.35 pgoyette goto done;
957 1.35 pgoyette }
958 1.1 augustss
959 1.44 tsutsui if (pktlen > MHLEN - ETHER_ALIGN) {
960 1.44 tsutsui MCLGET(m, M_DONTWAIT);
961 1.44 tsutsui if ((m->m_flags & M_EXT) == 0) {
962 1.44 tsutsui m_freem(m);
963 1.44 tsutsui ifp->if_ierrors++;
964 1.44 tsutsui goto done;
965 1.44 tsutsui }
966 1.44 tsutsui }
967 1.44 tsutsui m->m_data += ETHER_ALIGN;
968 1.44 tsutsui
969 1.35 pgoyette ifp->if_ipackets++;
970 1.35 pgoyette m->m_pkthdr.rcvif = ifp;
971 1.35 pgoyette m->m_pkthdr.len = m->m_len = pktlen;
972 1.1 augustss
973 1.45 tsutsui memcpy(mtod(m, uint8_t *), buf, pktlen);
974 1.42 tsutsui buf += rxlen;
975 1.1 augustss
976 1.35 pgoyette s = splnet();
977 1.1 augustss
978 1.35 pgoyette bpf_mtap(ifp, m);
979 1.1 augustss
980 1.47 dyoung DPRINTFN(10,("%s: %s: deliver %d\n", device_xname(sc->axe_dev),
981 1.38 tsutsui __func__, m->m_len));
982 1.35 pgoyette (*(ifp)->if_input)((ifp), (m));
983 1.1 augustss
984 1.35 pgoyette splx(s);
985 1.1 augustss
986 1.35 pgoyette } while (total_len > 0);
987 1.1 augustss
988 1.1 augustss done:
989 1.1 augustss
990 1.1 augustss /* Setup new transfer. */
991 1.1 augustss usbd_setup_xfer(xfer, sc->axe_ep[AXE_ENDPT_RX],
992 1.35 pgoyette c, c->axe_buf, sc->axe_bufsz,
993 1.1 augustss USBD_SHORT_XFER_OK | USBD_NO_COPY,
994 1.1 augustss USBD_NO_TIMEOUT, axe_rxeof);
995 1.1 augustss usbd_transfer(xfer);
996 1.1 augustss
997 1.47 dyoung DPRINTFN(10,("%s: %s: start rx\n", device_xname(sc->axe_dev), __func__));
998 1.1 augustss }
999 1.1 augustss
1000 1.1 augustss /*
1001 1.1 augustss * A frame was downloaded to the chip. It's safe for us to clean up
1002 1.1 augustss * the list buffers.
1003 1.1 augustss */
1004 1.1 augustss
1005 1.35 pgoyette static void
1006 1.38 tsutsui axe_txeof(usbd_xfer_handle xfer, usbd_private_handle priv, usbd_status status)
1007 1.1 augustss {
1008 1.38 tsutsui struct axe_softc *sc;
1009 1.38 tsutsui struct axe_chain *c;
1010 1.38 tsutsui struct ifnet *ifp;
1011 1.38 tsutsui int s;
1012 1.1 augustss
1013 1.1 augustss c = priv;
1014 1.1 augustss sc = c->axe_sc;
1015 1.35 pgoyette ifp = &sc->sc_if;
1016 1.1 augustss
1017 1.1 augustss if (sc->axe_dying)
1018 1.1 augustss return;
1019 1.1 augustss
1020 1.1 augustss s = splnet();
1021 1.1 augustss
1022 1.1 augustss if (status != USBD_NORMAL_COMPLETION) {
1023 1.1 augustss if (status == USBD_NOT_STARTED || status == USBD_CANCELLED) {
1024 1.1 augustss splx(s);
1025 1.1 augustss return;
1026 1.1 augustss }
1027 1.1 augustss ifp->if_oerrors++;
1028 1.35 pgoyette aprint_error_dev(sc->axe_dev, "usb error on tx: %s\n",
1029 1.28 dyoung usbd_errstr(status));
1030 1.1 augustss if (status == USBD_STALLED)
1031 1.12 augustss usbd_clear_endpoint_stall_async(sc->axe_ep[AXE_ENDPT_TX]);
1032 1.1 augustss splx(s);
1033 1.1 augustss return;
1034 1.1 augustss }
1035 1.1 augustss
1036 1.1 augustss ifp->if_timer = 0;
1037 1.1 augustss ifp->if_flags &= ~IFF_OACTIVE;
1038 1.1 augustss
1039 1.38 tsutsui if (!IFQ_IS_EMPTY(&ifp->if_snd))
1040 1.1 augustss axe_start(ifp);
1041 1.1 augustss
1042 1.1 augustss ifp->if_opackets++;
1043 1.1 augustss splx(s);
1044 1.1 augustss }
1045 1.1 augustss
1046 1.35 pgoyette static void
1047 1.1 augustss axe_tick(void *xsc)
1048 1.1 augustss {
1049 1.1 augustss struct axe_softc *sc = xsc;
1050 1.1 augustss
1051 1.1 augustss if (sc == NULL)
1052 1.1 augustss return;
1053 1.1 augustss
1054 1.47 dyoung DPRINTFN(0xff, ("%s: %s: enter\n", device_xname(sc->axe_dev), __func__));
1055 1.1 augustss
1056 1.1 augustss if (sc->axe_dying)
1057 1.1 augustss return;
1058 1.1 augustss
1059 1.1 augustss /* Perform periodic stuff in process context */
1060 1.16 joerg usb_add_task(sc->axe_udev, &sc->axe_tick_task, USB_TASKQ_DRIVER);
1061 1.1 augustss }
1062 1.1 augustss
1063 1.35 pgoyette static void
1064 1.1 augustss axe_tick_task(void *xsc)
1065 1.1 augustss {
1066 1.38 tsutsui int s;
1067 1.38 tsutsui struct axe_softc *sc;
1068 1.38 tsutsui struct ifnet *ifp;
1069 1.38 tsutsui struct mii_data *mii;
1070 1.1 augustss
1071 1.1 augustss sc = xsc;
1072 1.1 augustss
1073 1.1 augustss if (sc == NULL)
1074 1.1 augustss return;
1075 1.1 augustss
1076 1.1 augustss if (sc->axe_dying)
1077 1.1 augustss return;
1078 1.1 augustss
1079 1.35 pgoyette ifp = &sc->sc_if;
1080 1.35 pgoyette mii = &sc->axe_mii;
1081 1.35 pgoyette
1082 1.1 augustss if (mii == NULL)
1083 1.1 augustss return;
1084 1.1 augustss
1085 1.1 augustss s = splnet();
1086 1.1 augustss
1087 1.1 augustss mii_tick(mii);
1088 1.38 tsutsui if (sc->axe_link == 0 &&
1089 1.38 tsutsui (mii->mii_media_status & IFM_ACTIVE) != 0 &&
1090 1.35 pgoyette IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
1091 1.35 pgoyette DPRINTF(("%s: %s: got link\n", device_xname(sc->axe_dev),
1092 1.35 pgoyette __func__));
1093 1.35 pgoyette sc->axe_link++;
1094 1.36 tsutsui if (!IFQ_IS_EMPTY(&ifp->if_snd))
1095 1.35 pgoyette axe_start(ifp);
1096 1.35 pgoyette }
1097 1.1 augustss
1098 1.35 pgoyette callout_schedule(&sc->axe_stat_ch, hz);
1099 1.1 augustss
1100 1.1 augustss splx(s);
1101 1.1 augustss }
1102 1.1 augustss
1103 1.35 pgoyette static int
1104 1.1 augustss axe_encap(struct axe_softc *sc, struct mbuf *m, int idx)
1105 1.1 augustss {
1106 1.38 tsutsui struct ifnet *ifp = &sc->sc_if;
1107 1.38 tsutsui struct axe_chain *c;
1108 1.38 tsutsui usbd_status err;
1109 1.38 tsutsui struct axe_sframe_hdr hdr;
1110 1.38 tsutsui int length, boundary;
1111 1.1 augustss
1112 1.1 augustss c = &sc->axe_cdata.axe_tx_chain[idx];
1113 1.1 augustss
1114 1.1 augustss /*
1115 1.1 augustss * Copy the mbuf data into a contiguous buffer, leaving two
1116 1.1 augustss * bytes at the beginning to hold the frame length.
1117 1.1 augustss */
1118 1.35 pgoyette if (sc->axe_flags & AX178 || sc->axe_flags & AX772) {
1119 1.35 pgoyette boundary = (sc->axe_udev->speed == USB_SPEED_HIGH) ? 512 : 64;
1120 1.35 pgoyette
1121 1.35 pgoyette hdr.len = htole16(m->m_pkthdr.len);
1122 1.35 pgoyette hdr.ilen = ~hdr.len;
1123 1.35 pgoyette
1124 1.35 pgoyette memcpy(c->axe_buf, &hdr, sizeof(hdr));
1125 1.35 pgoyette length = sizeof(hdr);
1126 1.35 pgoyette
1127 1.35 pgoyette m_copydata(m, 0, m->m_pkthdr.len, c->axe_buf + length);
1128 1.35 pgoyette length += m->m_pkthdr.len;
1129 1.35 pgoyette
1130 1.35 pgoyette if ((length % boundary) == 0) {
1131 1.35 pgoyette hdr.len = 0x0000;
1132 1.35 pgoyette hdr.ilen = 0xffff;
1133 1.35 pgoyette memcpy(c->axe_buf + length, &hdr, sizeof(hdr));
1134 1.35 pgoyette length += sizeof(hdr);
1135 1.35 pgoyette }
1136 1.35 pgoyette } else {
1137 1.35 pgoyette m_copydata(m, 0, m->m_pkthdr.len, c->axe_buf);
1138 1.35 pgoyette length = m->m_pkthdr.len;
1139 1.35 pgoyette }
1140 1.1 augustss
1141 1.1 augustss usbd_setup_xfer(c->axe_xfer, sc->axe_ep[AXE_ENDPT_TX],
1142 1.35 pgoyette c, c->axe_buf, length, USBD_FORCE_SHORT_XFER | USBD_NO_COPY, 10000,
1143 1.1 augustss axe_txeof);
1144 1.1 augustss
1145 1.1 augustss /* Transmit */
1146 1.1 augustss err = usbd_transfer(c->axe_xfer);
1147 1.1 augustss if (err != USBD_IN_PROGRESS) {
1148 1.35 pgoyette axe_stop(ifp, 0);
1149 1.35 pgoyette return EIO;
1150 1.1 augustss }
1151 1.1 augustss
1152 1.1 augustss sc->axe_cdata.axe_tx_cnt++;
1153 1.1 augustss
1154 1.35 pgoyette return 0;
1155 1.1 augustss }
1156 1.1 augustss
1157 1.35 pgoyette static void
1158 1.1 augustss axe_start(struct ifnet *ifp)
1159 1.1 augustss {
1160 1.38 tsutsui struct axe_softc *sc;
1161 1.46 tsutsui struct mbuf *m;
1162 1.1 augustss
1163 1.1 augustss sc = ifp->if_softc;
1164 1.1 augustss
1165 1.35 pgoyette if ((sc->axe_flags & AXE_MII) != 0 && sc->axe_link == 0)
1166 1.35 pgoyette return;
1167 1.35 pgoyette
1168 1.22 dyoung if ((ifp->if_flags & (IFF_OACTIVE|IFF_RUNNING)) != IFF_RUNNING)
1169 1.1 augustss return;
1170 1.1 augustss
1171 1.46 tsutsui IFQ_POLL(&ifp->if_snd, m);
1172 1.46 tsutsui if (m == NULL) {
1173 1.1 augustss return;
1174 1.1 augustss }
1175 1.1 augustss
1176 1.46 tsutsui if (axe_encap(sc, m, 0)) {
1177 1.1 augustss ifp->if_flags |= IFF_OACTIVE;
1178 1.1 augustss return;
1179 1.1 augustss }
1180 1.46 tsutsui IFQ_DEQUEUE(&ifp->if_snd, m);
1181 1.1 augustss
1182 1.1 augustss /*
1183 1.1 augustss * If there's a BPF listener, bounce a copy of this frame
1184 1.1 augustss * to him.
1185 1.1 augustss */
1186 1.46 tsutsui bpf_mtap(ifp, m);
1187 1.46 tsutsui m_freem(m);
1188 1.1 augustss
1189 1.1 augustss ifp->if_flags |= IFF_OACTIVE;
1190 1.1 augustss
1191 1.1 augustss /*
1192 1.1 augustss * Set a timeout in case the chip goes out to lunch.
1193 1.1 augustss */
1194 1.1 augustss ifp->if_timer = 5;
1195 1.1 augustss
1196 1.1 augustss return;
1197 1.1 augustss }
1198 1.1 augustss
1199 1.35 pgoyette static int
1200 1.35 pgoyette axe_init(struct ifnet *ifp)
1201 1.1 augustss {
1202 1.38 tsutsui struct axe_softc *sc = ifp->if_softc;
1203 1.38 tsutsui struct axe_chain *c;
1204 1.38 tsutsui usbd_status err;
1205 1.38 tsutsui int rxmode;
1206 1.38 tsutsui int i, s;
1207 1.38 tsutsui uint8_t eaddr[ETHER_ADDR_LEN];
1208 1.35 pgoyette
1209 1.35 pgoyette s = splnet();
1210 1.1 augustss
1211 1.1 augustss if (ifp->if_flags & IFF_RUNNING)
1212 1.35 pgoyette axe_stop(ifp, 0);
1213 1.1 augustss
1214 1.1 augustss /*
1215 1.1 augustss * Cancel pending I/O and free all RX/TX buffers.
1216 1.1 augustss */
1217 1.1 augustss axe_reset(sc);
1218 1.1 augustss
1219 1.35 pgoyette /* Set MAC address */
1220 1.35 pgoyette if (sc->axe_flags & AX178 || sc->axe_flags & AX772) {
1221 1.35 pgoyette memcpy(eaddr, CLLADDR(ifp->if_sadl), sizeof(eaddr));
1222 1.35 pgoyette axe_lock_mii(sc);
1223 1.35 pgoyette axe_cmd(sc, AXE_178_CMD_WRITE_NODEID, 0, 0, eaddr);
1224 1.35 pgoyette axe_unlock_mii(sc);
1225 1.35 pgoyette }
1226 1.35 pgoyette
1227 1.1 augustss /* Enable RX logic. */
1228 1.1 augustss
1229 1.1 augustss /* Init RX ring. */
1230 1.1 augustss if (axe_rx_list_init(sc) == ENOBUFS) {
1231 1.35 pgoyette aprint_error_dev(sc->axe_dev, "rx list init failed\n");
1232 1.1 augustss splx(s);
1233 1.35 pgoyette return ENOBUFS;
1234 1.1 augustss }
1235 1.1 augustss
1236 1.1 augustss /* Init TX ring. */
1237 1.1 augustss if (axe_tx_list_init(sc) == ENOBUFS) {
1238 1.35 pgoyette aprint_error_dev(sc->axe_dev, "tx list init failed\n");
1239 1.1 augustss splx(s);
1240 1.35 pgoyette return ENOBUFS;
1241 1.1 augustss }
1242 1.1 augustss
1243 1.1 augustss /* Set transmitter IPG values */
1244 1.21 ad axe_lock_mii(sc);
1245 1.35 pgoyette if (sc->axe_flags & AX178 || sc->axe_flags & AX772)
1246 1.35 pgoyette axe_cmd(sc, AXE_178_CMD_WRITE_IPG012, sc->axe_ipgs[2],
1247 1.35 pgoyette (sc->axe_ipgs[1] << 8) | (sc->axe_ipgs[0]), NULL);
1248 1.35 pgoyette else {
1249 1.35 pgoyette axe_cmd(sc, AXE_172_CMD_WRITE_IPG0, 0, sc->axe_ipgs[0], NULL);
1250 1.35 pgoyette axe_cmd(sc, AXE_172_CMD_WRITE_IPG1, 0, sc->axe_ipgs[1], NULL);
1251 1.35 pgoyette axe_cmd(sc, AXE_172_CMD_WRITE_IPG2, 0, sc->axe_ipgs[2], NULL);
1252 1.35 pgoyette }
1253 1.1 augustss
1254 1.1 augustss /* Enable receiver, set RX mode */
1255 1.35 pgoyette rxmode = AXE_RXCMD_BROADCAST | AXE_RXCMD_MULTICAST | AXE_RXCMD_ENABLE;
1256 1.35 pgoyette if (sc->axe_flags & AX178 || sc->axe_flags & AX772) {
1257 1.35 pgoyette if (sc->axe_udev->speed == USB_SPEED_HIGH) {
1258 1.35 pgoyette /* Largest possible USB buffer size for AX88178 */
1259 1.35 pgoyette rxmode |= AXE_178_RXCMD_MFB;
1260 1.35 pgoyette }
1261 1.35 pgoyette } else
1262 1.35 pgoyette rxmode |= AXE_172_RXCMD_UNICAST;
1263 1.1 augustss
1264 1.1 augustss /* If we want promiscuous mode, set the allframes bit. */
1265 1.1 augustss if (ifp->if_flags & IFF_PROMISC)
1266 1.1 augustss rxmode |= AXE_RXCMD_PROMISC;
1267 1.1 augustss
1268 1.1 augustss if (ifp->if_flags & IFF_BROADCAST)
1269 1.1 augustss rxmode |= AXE_RXCMD_BROADCAST;
1270 1.1 augustss
1271 1.1 augustss axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, rxmode, NULL);
1272 1.21 ad axe_unlock_mii(sc);
1273 1.1 augustss
1274 1.1 augustss /* Load the multicast filter. */
1275 1.1 augustss axe_setmulti(sc);
1276 1.1 augustss
1277 1.1 augustss /* Open RX and TX pipes. */
1278 1.1 augustss err = usbd_open_pipe(sc->axe_iface, sc->axe_ed[AXE_ENDPT_RX],
1279 1.1 augustss USBD_EXCLUSIVE_USE, &sc->axe_ep[AXE_ENDPT_RX]);
1280 1.1 augustss if (err) {
1281 1.35 pgoyette aprint_error_dev(sc->axe_dev, "open rx pipe failed: %s\n",
1282 1.35 pgoyette usbd_errstr(err));
1283 1.1 augustss splx(s);
1284 1.35 pgoyette return EIO;
1285 1.1 augustss }
1286 1.1 augustss
1287 1.1 augustss err = usbd_open_pipe(sc->axe_iface, sc->axe_ed[AXE_ENDPT_TX],
1288 1.1 augustss USBD_EXCLUSIVE_USE, &sc->axe_ep[AXE_ENDPT_TX]);
1289 1.1 augustss if (err) {
1290 1.35 pgoyette aprint_error_dev(sc->axe_dev, "open tx pipe failed: %s\n",
1291 1.35 pgoyette usbd_errstr(err));
1292 1.1 augustss splx(s);
1293 1.35 pgoyette return EIO;
1294 1.1 augustss }
1295 1.1 augustss
1296 1.1 augustss /* Start up the receive pipe. */
1297 1.1 augustss for (i = 0; i < AXE_RX_LIST_CNT; i++) {
1298 1.1 augustss c = &sc->axe_cdata.axe_rx_chain[i];
1299 1.1 augustss usbd_setup_xfer(c->axe_xfer, sc->axe_ep[AXE_ENDPT_RX],
1300 1.35 pgoyette c, c->axe_buf, sc->axe_bufsz,
1301 1.35 pgoyette USBD_SHORT_XFER_OK | USBD_NO_COPY, USBD_NO_TIMEOUT,
1302 1.35 pgoyette axe_rxeof);
1303 1.1 augustss usbd_transfer(c->axe_xfer);
1304 1.1 augustss }
1305 1.1 augustss
1306 1.1 augustss ifp->if_flags |= IFF_RUNNING;
1307 1.1 augustss ifp->if_flags &= ~IFF_OACTIVE;
1308 1.1 augustss
1309 1.1 augustss splx(s);
1310 1.1 augustss
1311 1.35 pgoyette callout_schedule(&sc->axe_stat_ch, hz);
1312 1.35 pgoyette return 0;
1313 1.1 augustss }
1314 1.1 augustss
1315 1.35 pgoyette static int
1316 1.18 christos axe_ioctl(struct ifnet *ifp, u_long cmd, void *data)
1317 1.1 augustss {
1318 1.38 tsutsui struct axe_softc *sc = ifp->if_softc;
1319 1.38 tsutsui int s;
1320 1.38 tsutsui int error = 0;
1321 1.1 augustss
1322 1.35 pgoyette s = splnet();
1323 1.35 pgoyette
1324 1.1 augustss switch(cmd) {
1325 1.35 pgoyette case SIOCSIFFLAGS:
1326 1.38 tsutsui if ((error = ifioctl_common(ifp, cmd, data)) != 0)
1327 1.38 tsutsui break;
1328 1.35 pgoyette
1329 1.35 pgoyette switch (ifp->if_flags & (IFF_UP | IFF_RUNNING)) {
1330 1.35 pgoyette case IFF_RUNNING:
1331 1.35 pgoyette axe_stop(ifp, 1);
1332 1.35 pgoyette break;
1333 1.35 pgoyette case IFF_UP:
1334 1.35 pgoyette axe_init(ifp);
1335 1.35 pgoyette break;
1336 1.35 pgoyette case IFF_UP | IFF_RUNNING:
1337 1.35 pgoyette if ((ifp->if_flags ^ sc->axe_if_flags) == IFF_PROMISC)
1338 1.35 pgoyette axe_setmulti(sc);
1339 1.35 pgoyette else
1340 1.35 pgoyette axe_init(ifp);
1341 1.1 augustss break;
1342 1.1 augustss }
1343 1.35 pgoyette sc->axe_if_flags = ifp->if_flags;
1344 1.1 augustss break;
1345 1.1 augustss
1346 1.35 pgoyette default:
1347 1.35 pgoyette if ((error = ether_ioctl(ifp, cmd, data)) != ENETRESET)
1348 1.26 dyoung break;
1349 1.1 augustss
1350 1.1 augustss error = 0;
1351 1.35 pgoyette
1352 1.35 pgoyette if (cmd == SIOCADDMULTI || cmd == SIOCDELMULTI)
1353 1.35 pgoyette axe_setmulti(sc);
1354 1.35 pgoyette
1355 1.1 augustss }
1356 1.35 pgoyette splx(s);
1357 1.1 augustss
1358 1.35 pgoyette return error;
1359 1.1 augustss }
1360 1.1 augustss
1361 1.35 pgoyette static void
1362 1.1 augustss axe_watchdog(struct ifnet *ifp)
1363 1.1 augustss {
1364 1.38 tsutsui struct axe_softc *sc;
1365 1.38 tsutsui struct axe_chain *c;
1366 1.38 tsutsui usbd_status stat;
1367 1.38 tsutsui int s;
1368 1.1 augustss
1369 1.1 augustss sc = ifp->if_softc;
1370 1.1 augustss
1371 1.1 augustss ifp->if_oerrors++;
1372 1.35 pgoyette aprint_error_dev(sc->axe_dev, "watchdog timeout\n");
1373 1.1 augustss
1374 1.4 augustss s = splusb();
1375 1.1 augustss c = &sc->axe_cdata.axe_tx_chain[0];
1376 1.1 augustss usbd_get_xfer_status(c->axe_xfer, NULL, NULL, NULL, &stat);
1377 1.1 augustss axe_txeof(c->axe_xfer, c, stat);
1378 1.1 augustss
1379 1.35 pgoyette if (!IFQ_IS_EMPTY(&ifp->if_snd))
1380 1.1 augustss axe_start(ifp);
1381 1.4 augustss splx(s);
1382 1.1 augustss }
1383 1.1 augustss
1384 1.1 augustss /*
1385 1.1 augustss * Stop the adapter and free any mbufs allocated to the
1386 1.1 augustss * RX and TX lists.
1387 1.1 augustss */
1388 1.35 pgoyette static void
1389 1.35 pgoyette axe_stop(struct ifnet *ifp, int disable)
1390 1.1 augustss {
1391 1.38 tsutsui struct axe_softc *sc = ifp->if_softc;
1392 1.38 tsutsui usbd_status err;
1393 1.38 tsutsui int i;
1394 1.1 augustss
1395 1.1 augustss axe_reset(sc);
1396 1.1 augustss
1397 1.1 augustss ifp->if_timer = 0;
1398 1.35 pgoyette ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1399 1.1 augustss
1400 1.47 dyoung callout_stop(&sc->axe_stat_ch);
1401 1.1 augustss
1402 1.1 augustss /* Stop transfers. */
1403 1.1 augustss if (sc->axe_ep[AXE_ENDPT_RX] != NULL) {
1404 1.1 augustss err = usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_RX]);
1405 1.1 augustss if (err) {
1406 1.35 pgoyette aprint_error_dev(sc->axe_dev,
1407 1.35 pgoyette "abort rx pipe failed: %s\n", usbd_errstr(err));
1408 1.1 augustss }
1409 1.1 augustss err = usbd_close_pipe(sc->axe_ep[AXE_ENDPT_RX]);
1410 1.1 augustss if (err) {
1411 1.35 pgoyette aprint_error_dev(sc->axe_dev,
1412 1.35 pgoyette "close rx pipe failed: %s\n", usbd_errstr(err));
1413 1.1 augustss }
1414 1.1 augustss sc->axe_ep[AXE_ENDPT_RX] = NULL;
1415 1.1 augustss }
1416 1.1 augustss
1417 1.1 augustss if (sc->axe_ep[AXE_ENDPT_TX] != NULL) {
1418 1.1 augustss err = usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_TX]);
1419 1.1 augustss if (err) {
1420 1.35 pgoyette aprint_error_dev(sc->axe_dev,
1421 1.35 pgoyette "abort tx pipe failed: %s\n", usbd_errstr(err));
1422 1.1 augustss }
1423 1.1 augustss err = usbd_close_pipe(sc->axe_ep[AXE_ENDPT_TX]);
1424 1.1 augustss if (err) {
1425 1.35 pgoyette aprint_error_dev(sc->axe_dev,
1426 1.35 pgoyette "close tx pipe failed: %s\n", usbd_errstr(err));
1427 1.1 augustss }
1428 1.1 augustss sc->axe_ep[AXE_ENDPT_TX] = NULL;
1429 1.1 augustss }
1430 1.1 augustss
1431 1.1 augustss if (sc->axe_ep[AXE_ENDPT_INTR] != NULL) {
1432 1.1 augustss err = usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_INTR]);
1433 1.1 augustss if (err) {
1434 1.35 pgoyette aprint_error_dev(sc->axe_dev,
1435 1.35 pgoyette "abort intr pipe failed: %s\n", usbd_errstr(err));
1436 1.1 augustss }
1437 1.1 augustss err = usbd_close_pipe(sc->axe_ep[AXE_ENDPT_INTR]);
1438 1.1 augustss if (err) {
1439 1.35 pgoyette aprint_error_dev(sc->axe_dev,
1440 1.35 pgoyette "close intr pipe failed: %s\n", usbd_errstr(err));
1441 1.1 augustss }
1442 1.1 augustss sc->axe_ep[AXE_ENDPT_INTR] = NULL;
1443 1.1 augustss }
1444 1.1 augustss
1445 1.1 augustss /* Free RX resources. */
1446 1.1 augustss for (i = 0; i < AXE_RX_LIST_CNT; i++) {
1447 1.1 augustss if (sc->axe_cdata.axe_rx_chain[i].axe_xfer != NULL) {
1448 1.1 augustss usbd_free_xfer(sc->axe_cdata.axe_rx_chain[i].axe_xfer);
1449 1.1 augustss sc->axe_cdata.axe_rx_chain[i].axe_xfer = NULL;
1450 1.1 augustss }
1451 1.1 augustss }
1452 1.1 augustss
1453 1.1 augustss /* Free TX resources. */
1454 1.1 augustss for (i = 0; i < AXE_TX_LIST_CNT; i++) {
1455 1.1 augustss if (sc->axe_cdata.axe_tx_chain[i].axe_xfer != NULL) {
1456 1.1 augustss usbd_free_xfer(sc->axe_cdata.axe_tx_chain[i].axe_xfer);
1457 1.1 augustss sc->axe_cdata.axe_tx_chain[i].axe_xfer = NULL;
1458 1.1 augustss }
1459 1.1 augustss }
1460 1.1 augustss
1461 1.35 pgoyette sc->axe_link = 0;
1462 1.1 augustss }
1463 1.48 pgoyette
1464 1.48 pgoyette MODULE(MODULE_CLASS_DRIVER, if_axe, NULL);
1465 1.48 pgoyette
1466 1.48 pgoyette #ifdef _MODULE
1467 1.48 pgoyette #include "ioconf.c"
1468 1.48 pgoyette #endif
1469 1.48 pgoyette
1470 1.48 pgoyette static int
1471 1.48 pgoyette if_axe_modcmd(modcmd_t cmd, void *aux)
1472 1.48 pgoyette {
1473 1.48 pgoyette int error = 0;
1474 1.48 pgoyette
1475 1.48 pgoyette switch (cmd) {
1476 1.48 pgoyette case MODULE_CMD_INIT:
1477 1.48 pgoyette #ifdef _MODULE
1478 1.49 pgoyette usbdebug++; /* XXX */
1479 1.49 pgoyette error = config_init_component(cfdriver_ioconf_axe,
1480 1.49 pgoyette cfattach_ioconf_axe, cfdata_ioconf_axe);
1481 1.49 pgoyette usbdebug--; /* XXX */
1482 1.48 pgoyette #endif
1483 1.48 pgoyette return error;
1484 1.48 pgoyette case MODULE_CMD_FINI:
1485 1.48 pgoyette #ifdef _MODULE
1486 1.49 pgoyette error = config_fini_component(cfdriver_ioconf_axe,
1487 1.49 pgoyette cfattach_ioconf_axe, cfdata_ioconf_axe);
1488 1.48 pgoyette #endif
1489 1.48 pgoyette return error;
1490 1.48 pgoyette default:
1491 1.48 pgoyette return ENOTTY;
1492 1.48 pgoyette }
1493 1.48 pgoyette }
1494