Home | History | Annotate | Line # | Download | only in usb
if_axe.c revision 1.67.2.3
      1  1.67.2.3       snj /*	$NetBSD: if_axe.c,v 1.67.2.3 2018/02/19 19:33:06 snj Exp $	*/
      2  1.67.2.2       snj /*	$OpenBSD: if_axe.c,v 1.137 2016/04/13 11:03:37 mpi Exp $ */
      3      1.35  pgoyette 
      4      1.35  pgoyette /*
      5      1.35  pgoyette  * Copyright (c) 2005, 2006, 2007 Jonathan Gray <jsg (at) openbsd.org>
      6      1.35  pgoyette  *
      7      1.35  pgoyette  * Permission to use, copy, modify, and distribute this software for any
      8      1.35  pgoyette  * purpose with or without fee is hereby granted, provided that the above
      9      1.35  pgoyette  * copyright notice and this permission notice appear in all copies.
     10      1.35  pgoyette  *
     11      1.35  pgoyette  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     12      1.35  pgoyette  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     13      1.35  pgoyette  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     14      1.35  pgoyette  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     15      1.35  pgoyette  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     16      1.35  pgoyette  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     17      1.35  pgoyette  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     18      1.35  pgoyette  */
     19       1.1  augustss 
     20       1.1  augustss /*
     21       1.1  augustss  * Copyright (c) 1997, 1998, 1999, 2000-2003
     22       1.1  augustss  *	Bill Paul <wpaul (at) windriver.com>.  All rights reserved.
     23       1.1  augustss  *
     24       1.1  augustss  * Redistribution and use in source and binary forms, with or without
     25       1.1  augustss  * modification, are permitted provided that the following conditions
     26       1.1  augustss  * are met:
     27       1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     28       1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     29       1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     30       1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     31       1.1  augustss  *    documentation and/or other materials provided with the distribution.
     32       1.1  augustss  * 3. All advertising materials mentioning features or use of this software
     33       1.1  augustss  *    must display the following acknowledgement:
     34       1.1  augustss  *	This product includes software developed by Bill Paul.
     35       1.1  augustss  * 4. Neither the name of the author nor the names of any co-contributors
     36       1.1  augustss  *    may be used to endorse or promote products derived from this software
     37       1.1  augustss  *    without specific prior written permission.
     38       1.1  augustss  *
     39       1.1  augustss  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
     40       1.1  augustss  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     41       1.1  augustss  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     42       1.1  augustss  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
     43       1.1  augustss  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     44       1.1  augustss  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     45       1.1  augustss  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     46       1.1  augustss  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     47       1.1  augustss  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     48       1.1  augustss  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     49       1.1  augustss  * THE POSSIBILITY OF SUCH DAMAGE.
     50       1.1  augustss  */
     51       1.1  augustss 
     52       1.1  augustss /*
     53  1.67.2.2       snj  * ASIX Electronics AX88172/AX88178/AX88778 USB 2.0 ethernet driver.
     54  1.67.2.2       snj  * Used in the LinkSys USB200M and various other adapters.
     55       1.1  augustss  *
     56       1.1  augustss  * Written by Bill Paul <wpaul (at) windriver.com>
     57       1.1  augustss  * Senior Engineer
     58       1.1  augustss  * Wind River Systems
     59       1.1  augustss  */
     60       1.1  augustss 
     61       1.1  augustss /*
     62       1.1  augustss  * The AX88172 provides USB ethernet supports at 10 and 100Mbps.
     63       1.1  augustss  * It uses an external PHY (reference designs use a RealTek chip),
     64       1.1  augustss  * and has a 64-bit multicast hash filter. There is some information
     65       1.1  augustss  * missing from the manual which one needs to know in order to make
     66       1.1  augustss  * the chip function:
     67       1.1  augustss  *
     68       1.1  augustss  * - You must set bit 7 in the RX control register, otherwise the
     69       1.1  augustss  *   chip won't receive any packets.
     70       1.1  augustss  * - You must initialize all 3 IPG registers, or you won't be able
     71       1.1  augustss  *   to send any packets.
     72       1.1  augustss  *
     73       1.1  augustss  * Note that this device appears to only support loading the station
     74  1.67.2.2       snj  * address via autoload from the EEPROM (i.e. there's no way to manually
     75       1.1  augustss  * set it).
     76       1.1  augustss  *
     77       1.1  augustss  * (Adam Weinberger wanted me to name this driver if_gir.c.)
     78       1.1  augustss  */
     79       1.1  augustss 
     80       1.1  augustss /*
     81  1.67.2.2       snj  * Ax88178 and Ax88772 support backported from the OpenBSD driver.
     82  1.67.2.2       snj  * 2007/02/12, J.R. Oldroyd, fbsd (at) opal.com
     83  1.67.2.2       snj  *
     84  1.67.2.2       snj  * Manual here:
     85  1.67.2.2       snj  * http://www.asix.com.tw/FrootAttach/datasheet/AX88178_datasheet_Rev10.pdf
     86  1.67.2.2       snj  * http://www.asix.com.tw/FrootAttach/datasheet/AX88772_datasheet_Rev10.pdf
     87       1.1  augustss  */
     88       1.1  augustss 
     89       1.1  augustss #include <sys/cdefs.h>
     90  1.67.2.3       snj __KERNEL_RCSID(0, "$NetBSD: if_axe.c,v 1.67.2.3 2018/02/19 19:33:06 snj Exp $");
     91       1.1  augustss 
     92      1.62  christos #ifdef _KERNEL_OPT
     93       1.1  augustss #include "opt_inet.h"
     94  1.67.2.2       snj #include "opt_usb.h"
     95       1.1  augustss #endif
     96       1.1  augustss 
     97       1.1  augustss #include <sys/param.h>
     98      1.35  pgoyette #include <sys/bus.h>
     99      1.35  pgoyette #include <sys/device.h>
    100      1.35  pgoyette #include <sys/kernel.h>
    101      1.35  pgoyette #include <sys/mbuf.h>
    102      1.48  pgoyette #include <sys/module.h>
    103      1.21        ad #include <sys/mutex.h>
    104       1.1  augustss #include <sys/socket.h>
    105      1.35  pgoyette #include <sys/sockio.h>
    106      1.35  pgoyette #include <sys/systm.h>
    107       1.1  augustss 
    108       1.1  augustss #include <sys/rnd.h>
    109       1.1  augustss 
    110       1.1  augustss #include <net/if.h>
    111       1.1  augustss #include <net/if_dl.h>
    112      1.35  pgoyette #include <net/if_ether.h>
    113       1.1  augustss #include <net/if_media.h>
    114       1.1  augustss 
    115       1.1  augustss #include <net/bpf.h>
    116       1.1  augustss 
    117       1.1  augustss #include <dev/mii/mii.h>
    118       1.1  augustss #include <dev/mii/miivar.h>
    119       1.1  augustss 
    120       1.1  augustss #include <dev/usb/usb.h>
    121  1.67.2.2       snj #include <dev/usb/usbhist.h>
    122       1.1  augustss #include <dev/usb/usbdi.h>
    123       1.1  augustss #include <dev/usb/usbdi_util.h>
    124      1.35  pgoyette #include <dev/usb/usbdivar.h>
    125       1.1  augustss #include <dev/usb/usbdevs.h>
    126       1.1  augustss 
    127       1.1  augustss #include <dev/usb/if_axereg.h>
    128       1.1  augustss 
    129  1.67.2.2       snj /*
    130  1.67.2.2       snj  * AXE_178_MAX_FRAME_BURST
    131  1.67.2.2       snj  * max frame burst size for Ax88178 and Ax88772
    132  1.67.2.2       snj  *	0	2048 bytes
    133  1.67.2.2       snj  *	1	4096 bytes
    134  1.67.2.2       snj  *	2	8192 bytes
    135  1.67.2.2       snj  *	3	16384 bytes
    136  1.67.2.2       snj  * use the largest your system can handle without USB stalling.
    137  1.67.2.2       snj  *
    138  1.67.2.2       snj  * NB: 88772 parts appear to generate lots of input errors with
    139  1.67.2.2       snj  * a 2K rx buffer and 8K is only slightly faster than 4K on an
    140  1.67.2.2       snj  * EHCI port on a T42 so change at your own risk.
    141  1.67.2.2       snj  */
    142  1.67.2.2       snj #define AXE_178_MAX_FRAME_BURST	1
    143  1.67.2.2       snj 
    144  1.67.2.2       snj 
    145  1.67.2.2       snj #ifdef USB_DEBUG
    146  1.67.2.2       snj #ifndef AXE_DEBUG
    147  1.67.2.2       snj #define axedebug 0
    148       1.1  augustss #else
    149  1.67.2.2       snj static int axedebug = 20;
    150  1.67.2.2       snj 
    151  1.67.2.2       snj SYSCTL_SETUP(sysctl_hw_axe_setup, "sysctl hw.axe setup")
    152  1.67.2.2       snj {
    153  1.67.2.2       snj 	int err;
    154  1.67.2.2       snj 	const struct sysctlnode *rnode;
    155  1.67.2.2       snj 	const struct sysctlnode *cnode;
    156  1.67.2.2       snj 
    157  1.67.2.2       snj 	err = sysctl_createv(clog, 0, NULL, &rnode,
    158  1.67.2.2       snj 	    CTLFLAG_PERMANENT, CTLTYPE_NODE, "axe",
    159  1.67.2.2       snj 	    SYSCTL_DESCR("axe global controls"),
    160  1.67.2.2       snj 	    NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
    161  1.67.2.2       snj 
    162  1.67.2.2       snj 	if (err)
    163  1.67.2.2       snj 		goto fail;
    164  1.67.2.2       snj 
    165  1.67.2.2       snj 	/* control debugging printfs */
    166  1.67.2.2       snj 	err = sysctl_createv(clog, 0, &rnode, &cnode,
    167  1.67.2.2       snj 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
    168  1.67.2.2       snj 	    "debug", SYSCTL_DESCR("Enable debugging output"),
    169  1.67.2.2       snj 	    NULL, 0, &axedebug, sizeof(axedebug), CTL_CREATE, CTL_EOL);
    170  1.67.2.2       snj 	if (err)
    171  1.67.2.2       snj 		goto fail;
    172  1.67.2.2       snj 
    173  1.67.2.2       snj 	return;
    174  1.67.2.2       snj fail:
    175  1.67.2.2       snj 	aprint_error("%s: sysctl_createv failed (err = %d)\n", __func__, err);
    176  1.67.2.2       snj }
    177  1.67.2.2       snj 
    178  1.67.2.2       snj #endif /* AXE_DEBUG */
    179  1.67.2.2       snj #endif /* USB_DEBUG */
    180  1.67.2.2       snj 
    181  1.67.2.2       snj #define DPRINTF(FMT,A,B,C,D)	USBHIST_LOGN(axedebug,1,FMT,A,B,C,D)
    182  1.67.2.2       snj #define DPRINTFN(N,FMT,A,B,C,D)	USBHIST_LOGN(axedebug,N,FMT,A,B,C,D)
    183  1.67.2.2       snj #define AXEHIST_FUNC()		USBHIST_FUNC()
    184  1.67.2.2       snj #define AXEHIST_CALLED(name)	USBHIST_CALLED(axedebug)
    185       1.1  augustss 
    186       1.1  augustss /*
    187       1.1  augustss  * Various supported device vendors/products.
    188       1.1  augustss  */
    189      1.35  pgoyette static const struct axe_type axe_devs[] = {
    190      1.35  pgoyette 	{ { USB_VENDOR_ABOCOM,		USB_PRODUCT_ABOCOM_UFE2000}, 0 },
    191      1.35  pgoyette 	{ { USB_VENDOR_ACERCM,		USB_PRODUCT_ACERCM_EP1427X2}, 0 },
    192      1.35  pgoyette 	{ { USB_VENDOR_APPLE,		USB_PRODUCT_APPLE_ETHERNET }, AX772 },
    193       1.1  augustss 	{ { USB_VENDOR_ASIX,		USB_PRODUCT_ASIX_AX88172}, 0 },
    194      1.35  pgoyette 	{ { USB_VENDOR_ASIX,		USB_PRODUCT_ASIX_AX88772}, AX772 },
    195      1.35  pgoyette 	{ { USB_VENDOR_ASIX,		USB_PRODUCT_ASIX_AX88772A}, AX772 },
    196  1.67.2.2       snj 	{ { USB_VENDOR_ASIX,		USB_PRODUCT_ASIX_AX88772B}, AX772B },
    197  1.67.2.2       snj 	{ { USB_VENDOR_ASIX,		USB_PRODUCT_ASIX_AX88772B_1}, AX772B },
    198      1.35  pgoyette 	{ { USB_VENDOR_ASIX,		USB_PRODUCT_ASIX_AX88178}, AX178 },
    199      1.35  pgoyette 	{ { USB_VENDOR_ATEN,		USB_PRODUCT_ATEN_UC210T}, 0 },
    200      1.35  pgoyette 	{ { USB_VENDOR_BELKIN,		USB_PRODUCT_BELKIN_F5D5055 }, AX178 },
    201      1.35  pgoyette 	{ { USB_VENDOR_BILLIONTON,	USB_PRODUCT_BILLIONTON_USB2AR}, 0},
    202  1.67.2.2       snj 	{ { USB_VENDOR_CISCOLINKSYS,	USB_PRODUCT_CISCOLINKSYS_USB200MV2}, AX772A },
    203       1.1  augustss 	{ { USB_VENDOR_COREGA,		USB_PRODUCT_COREGA_FETHER_USB2_TX }, 0},
    204       1.1  augustss 	{ { USB_VENDOR_DLINK,		USB_PRODUCT_DLINK_DUBE100}, 0 },
    205      1.35  pgoyette 	{ { USB_VENDOR_DLINK,		USB_PRODUCT_DLINK_DUBE100B1 }, AX772 },
    206  1.67.2.1       snj 	{ { USB_VENDOR_DLINK2,		USB_PRODUCT_DLINK2_DUBE100B1 }, AX772 },
    207  1.67.2.2       snj 	{ { USB_VENDOR_DLINK,		USB_PRODUCT_DLINK_DUBE100C1 }, AX772B },
    208      1.35  pgoyette 	{ { USB_VENDOR_GOODWAY,		USB_PRODUCT_GOODWAY_GWUSB2E}, 0 },
    209      1.35  pgoyette 	{ { USB_VENDOR_IODATA,		USB_PRODUCT_IODATA_ETGUS2 }, AX178 },
    210      1.35  pgoyette 	{ { USB_VENDOR_JVC,		USB_PRODUCT_JVC_MP_PRX1}, 0 },
    211  1.67.2.2       snj 	{ { USB_VENDOR_LENOVO,		USB_PRODUCT_LENOVO_ETHERNET }, AX772B },
    212  1.67.2.2       snj 	{ { USB_VENDOR_LINKSYS, 	USB_PRODUCT_LINKSYS_HG20F9}, AX772B },
    213       1.1  augustss 	{ { USB_VENDOR_LINKSYS2,	USB_PRODUCT_LINKSYS2_USB200M}, 0 },
    214      1.35  pgoyette 	{ { USB_VENDOR_LINKSYS4,	USB_PRODUCT_LINKSYS4_USB1000 }, AX178 },
    215      1.35  pgoyette 	{ { USB_VENDOR_LOGITEC,		USB_PRODUCT_LOGITEC_LAN_GTJU2}, AX178 },
    216      1.35  pgoyette 	{ { USB_VENDOR_MELCO,		USB_PRODUCT_MELCO_LUAU2GT}, AX178 },
    217       1.2  augustss 	{ { USB_VENDOR_MELCO,		USB_PRODUCT_MELCO_LUAU2KTX}, 0 },
    218      1.35  pgoyette 	{ { USB_VENDOR_MSI,		USB_PRODUCT_MSI_AX88772A}, AX772 },
    219       1.1  augustss 	{ { USB_VENDOR_NETGEAR,		USB_PRODUCT_NETGEAR_FA120}, 0 },
    220      1.35  pgoyette 	{ { USB_VENDOR_OQO,		USB_PRODUCT_OQO_ETHER01PLUS }, AX772 },
    221      1.35  pgoyette 	{ { USB_VENDOR_PLANEX3,		USB_PRODUCT_PLANEX3_GU1000T }, AX178 },
    222       1.1  augustss 	{ { USB_VENDOR_SITECOM,		USB_PRODUCT_SITECOM_LN029}, 0 },
    223  1.67.2.2       snj 	{ { USB_VENDOR_SITECOMEU,	USB_PRODUCT_SITECOMEU_LN028 }, AX178 },
    224  1.67.2.2       snj 	{ { USB_VENDOR_SITECOMEU,	USB_PRODUCT_SITECOMEU_LN031 }, AX178 },
    225  1.67.2.2       snj 	{ { USB_VENDOR_SYSTEMTALKS,	USB_PRODUCT_SYSTEMTALKS_SGCX2UL}, 0 },
    226       1.1  augustss };
    227       1.9  christos #define axe_lookup(v, p) ((const struct axe_type *)usb_lookup(axe_devs, v, p))
    228       1.1  augustss 
    229  1.67.2.2       snj static const struct ax88772b_mfb ax88772b_mfb_table[] = {
    230  1.67.2.2       snj 	{ 0x8000, 0x8001, 2048 },
    231  1.67.2.2       snj 	{ 0x8100, 0x8147, 4096 },
    232  1.67.2.2       snj 	{ 0x8200, 0x81EB, 6144 },
    233  1.67.2.2       snj 	{ 0x8300, 0x83D7, 8192 },
    234  1.67.2.2       snj 	{ 0x8400, 0x851E, 16384 },
    235  1.67.2.2       snj 	{ 0x8500, 0x8666, 20480 },
    236  1.67.2.2       snj 	{ 0x8600, 0x87AE, 24576 },
    237  1.67.2.2       snj 	{ 0x8700, 0x8A3D, 32768 }
    238  1.67.2.2       snj };
    239  1.67.2.2       snj 
    240      1.35  pgoyette int	axe_match(device_t, cfdata_t, void *);
    241      1.35  pgoyette void	axe_attach(device_t, device_t, void *);
    242      1.35  pgoyette int	axe_detach(device_t, int);
    243      1.35  pgoyette int	axe_activate(device_t, devact_t);
    244      1.35  pgoyette 
    245      1.35  pgoyette CFATTACH_DECL_NEW(axe, sizeof(struct axe_softc),
    246      1.35  pgoyette 	axe_match, axe_attach, axe_detach, axe_activate);
    247      1.35  pgoyette 
    248      1.35  pgoyette static int	axe_tx_list_init(struct axe_softc *);
    249  1.67.2.2       snj #if 0
    250  1.67.2.2       snj static void	axe_tx_list_free(struct axe_softc *);
    251  1.67.2.2       snj #endif
    252      1.35  pgoyette static int	axe_rx_list_init(struct axe_softc *);
    253  1.67.2.2       snj static void	axe_rx_list_free(struct axe_softc *);
    254      1.35  pgoyette static int	axe_encap(struct axe_softc *, struct mbuf *, int);
    255  1.67.2.2       snj static void	axe_rxeof(struct usbd_xfer *, void *, usbd_status);
    256  1.67.2.2       snj static void	axe_txeof(struct usbd_xfer *, void *, usbd_status);
    257      1.35  pgoyette static void	axe_tick(void *);
    258      1.35  pgoyette static void	axe_tick_task(void *);
    259      1.35  pgoyette static void	axe_start(struct ifnet *);
    260  1.67.2.2       snj static void	axe_start_locked(struct ifnet *);
    261      1.35  pgoyette static int	axe_ioctl(struct ifnet *, u_long, void *);
    262      1.35  pgoyette static int	axe_init(struct ifnet *);
    263  1.67.2.2       snj static int	axe_init_locked(struct ifnet *);
    264      1.35  pgoyette static void	axe_stop(struct ifnet *, int);
    265  1.67.2.2       snj static void	axe_stop_locked(struct ifnet *, int);
    266      1.35  pgoyette static void	axe_watchdog(struct ifnet *);
    267      1.66       roy static int	axe_miibus_readreg_locked(device_t, int, int);
    268      1.35  pgoyette static int	axe_miibus_readreg(device_t, int, int);
    269      1.66       roy static void	axe_miibus_writereg_locked(device_t, int, int, int);
    270      1.35  pgoyette static void	axe_miibus_writereg(device_t, int, int, int);
    271      1.56      matt static void	axe_miibus_statchg(struct ifnet *);
    272      1.35  pgoyette static int	axe_cmd(struct axe_softc *, int, int, int, void *);
    273  1.67.2.2       snj static void	axe_reset(struct axe_softc *);
    274      1.35  pgoyette 
    275      1.35  pgoyette static void	axe_setmulti(struct axe_softc *);
    276  1.67.2.2       snj static void	axe_lock_mii(struct axe_softc *);
    277  1.67.2.2       snj static void	axe_unlock_mii(struct axe_softc *);
    278      1.35  pgoyette 
    279      1.35  pgoyette static void	axe_ax88178_init(struct axe_softc *);
    280      1.35  pgoyette static void	axe_ax88772_init(struct axe_softc *);
    281  1.67.2.2       snj static void	axe_ax88772a_init(struct axe_softc *);
    282  1.67.2.2       snj static void	axe_ax88772b_init(struct axe_softc *);
    283       1.1  augustss 
    284       1.1  augustss /* Get exclusive access to the MII registers */
    285      1.35  pgoyette static void
    286       1.1  augustss axe_lock_mii(struct axe_softc *sc)
    287       1.1  augustss {
    288      1.38   tsutsui 
    289       1.1  augustss 	sc->axe_refcnt++;
    290      1.21        ad 	mutex_enter(&sc->axe_mii_lock);
    291       1.1  augustss }
    292       1.1  augustss 
    293      1.35  pgoyette static void
    294       1.1  augustss axe_unlock_mii(struct axe_softc *sc)
    295       1.1  augustss {
    296      1.38   tsutsui 
    297      1.21        ad 	mutex_exit(&sc->axe_mii_lock);
    298       1.1  augustss 	if (--sc->axe_refcnt < 0)
    299      1.53       mrg 		usb_detach_wakeupold((sc->axe_dev));
    300       1.1  augustss }
    301       1.1  augustss 
    302      1.35  pgoyette static int
    303       1.1  augustss axe_cmd(struct axe_softc *sc, int cmd, int index, int val, void *buf)
    304       1.1  augustss {
    305  1.67.2.2       snj 	AXEHIST_FUNC(); AXEHIST_CALLED();
    306      1.38   tsutsui 	usb_device_request_t req;
    307      1.38   tsutsui 	usbd_status err;
    308       1.1  augustss 
    309      1.21        ad 	KASSERT(mutex_owned(&sc->axe_mii_lock));
    310      1.21        ad 
    311       1.1  augustss 	if (sc->axe_dying)
    312      1.35  pgoyette 		return 0;
    313       1.1  augustss 
    314  1.67.2.2       snj 	DPRINTFN(20, "cmd %#x index %#x val %#x", cmd, index, val, 0);
    315  1.67.2.2       snj 
    316       1.1  augustss 	if (AXE_CMD_DIR(cmd))
    317       1.1  augustss 		req.bmRequestType = UT_WRITE_VENDOR_DEVICE;
    318       1.1  augustss 	else
    319       1.1  augustss 		req.bmRequestType = UT_READ_VENDOR_DEVICE;
    320       1.1  augustss 	req.bRequest = AXE_CMD_CMD(cmd);
    321       1.1  augustss 	USETW(req.wValue, val);
    322       1.1  augustss 	USETW(req.wIndex, index);
    323       1.1  augustss 	USETW(req.wLength, AXE_CMD_LEN(cmd));
    324       1.1  augustss 
    325       1.1  augustss 	err = usbd_do_request(sc->axe_udev, &req, buf);
    326       1.1  augustss 
    327      1.35  pgoyette 	if (err) {
    328  1.67.2.2       snj 		DPRINTF("cmd %d err %d", cmd, err, 0, 0);
    329      1.35  pgoyette 		return -1;
    330      1.35  pgoyette 	}
    331      1.35  pgoyette 	return 0;
    332       1.1  augustss }
    333       1.1  augustss 
    334      1.35  pgoyette static int
    335      1.66       roy axe_miibus_readreg_locked(device_t dev, int phy, int reg)
    336       1.1  augustss {
    337  1.67.2.2       snj 	AXEHIST_FUNC(); AXEHIST_CALLED();
    338      1.28    dyoung 	struct axe_softc *sc = device_private(dev);
    339      1.38   tsutsui 	usbd_status err;
    340      1.38   tsutsui 	uint16_t val;
    341       1.1  augustss 
    342  1.67.2.2       snj 	DPRINTFN(30, "phy 0x%x reg 0x%x\n", phy, reg, 0, 0);
    343  1.67.2.2       snj 
    344      1.66       roy 	axe_cmd(sc, AXE_CMD_MII_OPMODE_SW, 0, 0, NULL);
    345  1.67.2.2       snj 
    346      1.66       roy 	err = axe_cmd(sc, AXE_CMD_MII_READ_REG, reg, phy, (void *)&val);
    347      1.66       roy 	axe_cmd(sc, AXE_CMD_MII_OPMODE_HW, 0, 0, NULL);
    348      1.66       roy 	if (err) {
    349      1.66       roy 		aprint_error_dev(sc->axe_dev, "read PHY failed\n");
    350      1.66       roy 		return -1;
    351      1.66       roy 	}
    352      1.66       roy 
    353      1.66       roy 	val = le16toh(val);
    354  1.67.2.2       snj 	if (AXE_IS_772(sc) && reg == MII_BMSR) {
    355      1.66       roy 		/*
    356  1.67.2.2       snj 		 * BMSR of AX88772 indicates that it supports extended
    357      1.66       roy 		 * capability but the extended status register is
    358  1.67.2.2       snj 		 * reserved for embedded ethernet PHY. So clear the
    359      1.66       roy 		 * extended capability bit of BMSR.
    360      1.66       roy 		 */
    361      1.66       roy 		 val &= ~BMSR_EXTCAP;
    362       1.1  augustss 	}
    363       1.1  augustss 
    364  1.67.2.2       snj 	DPRINTFN(30, "phy 0x%x reg 0x%x val %#x", phy, reg, val, 0);
    365      1.66       roy 
    366      1.66       roy 	return val;
    367      1.66       roy }
    368      1.66       roy 
    369      1.66       roy static int
    370      1.66       roy axe_miibus_readreg(device_t dev, int phy, int reg)
    371      1.66       roy {
    372      1.66       roy 	struct axe_softc *sc = device_private(dev);
    373      1.66       roy 	int val;
    374      1.66       roy 
    375      1.66       roy 	if (sc->axe_dying)
    376      1.66       roy 		return 0;
    377       1.1  augustss 
    378      1.66       roy 	if (sc->axe_phyno != phy)
    379      1.66       roy 		return 0;
    380       1.1  augustss 
    381      1.66       roy 	axe_lock_mii(sc);
    382      1.66       roy 	val = axe_miibus_readreg_locked(dev, phy, reg);
    383      1.66       roy 	axe_unlock_mii(sc);
    384       1.1  augustss 
    385      1.66       roy 	return val;
    386       1.1  augustss }
    387       1.1  augustss 
    388      1.35  pgoyette static void
    389      1.66       roy axe_miibus_writereg_locked(device_t dev, int phy, int reg, int aval)
    390       1.1  augustss {
    391      1.38   tsutsui 	struct axe_softc *sc = device_private(dev);
    392      1.38   tsutsui 	usbd_status err;
    393      1.38   tsutsui 	uint16_t val;
    394       1.1  augustss 
    395      1.66       roy 	val = htole16(aval);
    396       1.1  augustss 
    397       1.1  augustss 	axe_cmd(sc, AXE_CMD_MII_OPMODE_SW, 0, 0, NULL);
    398       1.1  augustss 	err = axe_cmd(sc, AXE_CMD_MII_WRITE_REG, reg, phy, (void *)&val);
    399       1.1  augustss 	axe_cmd(sc, AXE_CMD_MII_OPMODE_HW, 0, 0, NULL);
    400       1.1  augustss 
    401       1.1  augustss 	if (err) {
    402      1.25      cube 		aprint_error_dev(sc->axe_dev, "write PHY failed\n");
    403       1.1  augustss 		return;
    404       1.1  augustss 	}
    405       1.1  augustss }
    406       1.1  augustss 
    407      1.35  pgoyette static void
    408      1.66       roy axe_miibus_writereg(device_t dev, int phy, int reg, int aval)
    409      1.66       roy {
    410      1.66       roy 	struct axe_softc *sc = device_private(dev);
    411      1.66       roy 
    412      1.66       roy 	if (sc->axe_dying)
    413      1.66       roy 		return;
    414      1.66       roy 
    415      1.66       roy 	if (sc->axe_phyno != phy)
    416      1.66       roy 		return;
    417      1.66       roy 
    418      1.66       roy 	axe_lock_mii(sc);
    419      1.66       roy 	axe_miibus_writereg_locked(dev, phy, reg, aval);
    420      1.66       roy 	axe_unlock_mii(sc);
    421      1.66       roy }
    422      1.66       roy 
    423      1.66       roy static void
    424      1.56      matt axe_miibus_statchg(struct ifnet *ifp)
    425       1.1  augustss {
    426  1.67.2.2       snj 	AXEHIST_FUNC(); AXEHIST_CALLED();
    427  1.67.2.2       snj 
    428      1.56      matt 	struct axe_softc *sc = ifp->if_softc;
    429      1.38   tsutsui 	struct mii_data *mii = &sc->axe_mii;
    430       1.5  augustss 	int val, err;
    431       1.5  augustss 
    432  1.67.2.2       snj 	val = 0;
    433  1.67.2.2       snj 	if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) {
    434  1.67.2.2       snj 		val |= AXE_MEDIA_FULL_DUPLEX;
    435  1.67.2.2       snj 		if (AXE_IS_178_FAMILY(sc)) {
    436  1.67.2.2       snj 			if ((IFM_OPTIONS(mii->mii_media_active) &
    437  1.67.2.2       snj 			    IFM_ETH_TXPAUSE) != 0)
    438  1.67.2.2       snj 				val |= AXE_178_MEDIA_TXFLOW_CONTROL_EN;
    439  1.67.2.2       snj 			if ((IFM_OPTIONS(mii->mii_media_active) &
    440  1.67.2.2       snj 			    IFM_ETH_RXPAUSE) != 0)
    441  1.67.2.2       snj 				val |= AXE_178_MEDIA_RXFLOW_CONTROL_EN;
    442  1.67.2.2       snj 		}
    443  1.67.2.2       snj 	}
    444  1.67.2.2       snj 	if (AXE_IS_178_FAMILY(sc)) {
    445  1.67.2.2       snj 		val |= AXE_178_MEDIA_RX_EN | AXE_178_MEDIA_MAGIC;
    446      1.66       roy 		if (sc->axe_flags & AX178)
    447      1.66       roy 			val |= AXE_178_MEDIA_ENCK;
    448      1.35  pgoyette 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
    449      1.38   tsutsui 		case IFM_1000_T:
    450      1.35  pgoyette 			val |= AXE_178_MEDIA_GMII | AXE_178_MEDIA_ENCK;
    451      1.35  pgoyette 			break;
    452      1.35  pgoyette 		case IFM_100_TX:
    453      1.35  pgoyette 			val |= AXE_178_MEDIA_100TX;
    454      1.35  pgoyette 			break;
    455      1.35  pgoyette 		case IFM_10_T:
    456      1.35  pgoyette 			/* doesn't need to be handled */
    457      1.35  pgoyette 			break;
    458      1.35  pgoyette 		}
    459      1.35  pgoyette 	}
    460      1.35  pgoyette 
    461  1.67.2.2       snj 	DPRINTF("val=0x%x", val, 0, 0, 0);
    462      1.21        ad 	axe_lock_mii(sc);
    463       1.5  augustss 	err = axe_cmd(sc, AXE_CMD_WRITE_MEDIA, 0, val, NULL);
    464      1.21        ad 	axe_unlock_mii(sc);
    465       1.5  augustss 	if (err) {
    466      1.25      cube 		aprint_error_dev(sc->axe_dev, "media change failed\n");
    467       1.5  augustss 		return;
    468       1.5  augustss 	}
    469       1.1  augustss }
    470       1.1  augustss 
    471      1.35  pgoyette static void
    472       1.1  augustss axe_setmulti(struct axe_softc *sc)
    473       1.1  augustss {
    474  1.67.2.2       snj 	AXEHIST_FUNC(); AXEHIST_CALLED();
    475      1.38   tsutsui 	struct ifnet *ifp = &sc->sc_if;
    476      1.38   tsutsui 	struct ether_multi *enm;
    477      1.38   tsutsui 	struct ether_multistep step;
    478      1.38   tsutsui 	uint32_t h = 0;
    479      1.38   tsutsui 	uint16_t rxmode;
    480      1.38   tsutsui 	uint8_t hashtbl[8] = { 0, 0, 0, 0, 0, 0, 0, 0 };
    481       1.1  augustss 
    482       1.1  augustss 	if (sc->axe_dying)
    483       1.1  augustss 		return;
    484       1.1  augustss 
    485      1.21        ad 	axe_lock_mii(sc);
    486       1.1  augustss 	axe_cmd(sc, AXE_CMD_RXCTL_READ, 0, 0, (void *)&rxmode);
    487      1.10      tron 	rxmode = le16toh(rxmode);
    488       1.1  augustss 
    489  1.67.2.2       snj 	rxmode &=
    490  1.67.2.2       snj 	    ~(AXE_RXCMD_ALLMULTI | AXE_RXCMD_PROMISC |
    491  1.67.2.2       snj 	    AXE_RXCMD_BROADCAST | AXE_RXCMD_MULTICAST);
    492  1.67.2.2       snj 
    493  1.67.2.2       snj 	rxmode |=
    494  1.67.2.2       snj 	    (ifp->if_flags & IFF_BROADCAST) ? AXE_RXCMD_BROADCAST : 0;
    495  1.67.2.2       snj 
    496  1.67.2.2       snj 	if (ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) {
    497  1.67.2.2       snj 		if (ifp->if_flags & IFF_PROMISC)
    498  1.67.2.2       snj 			rxmode |= AXE_RXCMD_PROMISC;
    499      1.35  pgoyette 		goto allmulti;
    500      1.35  pgoyette 	}
    501       1.1  augustss 
    502      1.35  pgoyette 	/* Now program new ones */
    503       1.1  augustss 	ETHER_FIRST_MULTI(step, &sc->axe_ec, enm);
    504       1.1  augustss 	while (enm != NULL) {
    505       1.1  augustss 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
    506      1.38   tsutsui 		    ETHER_ADDR_LEN) != 0)
    507       1.1  augustss 			goto allmulti;
    508       1.1  augustss 
    509       1.1  augustss 		h = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN) >> 26;
    510      1.35  pgoyette 		hashtbl[h >> 3] |= 1U << (h & 7);
    511       1.1  augustss 		ETHER_NEXT_MULTI(step, enm);
    512       1.1  augustss 	}
    513       1.1  augustss 	ifp->if_flags &= ~IFF_ALLMULTI;
    514  1.67.2.2       snj 	rxmode |= AXE_RXCMD_MULTICAST;
    515  1.67.2.2       snj 
    516       1.1  augustss 	axe_cmd(sc, AXE_CMD_WRITE_MCAST, 0, 0, (void *)&hashtbl);
    517       1.1  augustss 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, rxmode, NULL);
    518      1.21        ad 	axe_unlock_mii(sc);
    519       1.1  augustss 	return;
    520      1.35  pgoyette 
    521      1.35  pgoyette  allmulti:
    522      1.35  pgoyette 	ifp->if_flags |= IFF_ALLMULTI;
    523      1.35  pgoyette 	rxmode |= AXE_RXCMD_ALLMULTI;
    524      1.35  pgoyette 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, rxmode, NULL);
    525      1.35  pgoyette 	axe_unlock_mii(sc);
    526       1.1  augustss }
    527       1.1  augustss 
    528  1.67.2.2       snj 
    529      1.35  pgoyette static void
    530       1.1  augustss axe_reset(struct axe_softc *sc)
    531       1.1  augustss {
    532      1.38   tsutsui 
    533       1.1  augustss 	if (sc->axe_dying)
    534       1.1  augustss 		return;
    535  1.67.2.2       snj 
    536  1.67.2.2       snj 	/*
    537  1.67.2.2       snj 	 * softnet_lock can be taken when NET_MPAFE is not defined when calling
    538  1.67.2.2       snj 	 * if_addr_init -> if_init.  This doesn't mixe well with the
    539  1.67.2.2       snj 	 * usbd_delay_ms calls in the init routines as things like nd6_slowtimo
    540  1.67.2.2       snj 	 * can fire during the wait and attempt to take softnet_lock and then
    541  1.67.2.2       snj 	 * block the softclk thread meaing the wait never ends.
    542  1.67.2.2       snj 	 */
    543  1.67.2.2       snj #ifndef NET_MPSAFE
    544       1.1  augustss 	/* XXX What to reset? */
    545       1.1  augustss 
    546       1.1  augustss 	/* Wait a little while for the chip to get its brains in order. */
    547       1.1  augustss 	DELAY(1000);
    548  1.67.2.2       snj #else
    549  1.67.2.2       snj 	axe_lock_mii(sc);
    550  1.67.2.2       snj 
    551  1.67.2.2       snj 	if (sc->axe_flags & AX178) {
    552  1.67.2.2       snj 		axe_ax88178_init(sc);
    553  1.67.2.2       snj 	} else if (sc->axe_flags & AX772) {
    554  1.67.2.2       snj 		axe_ax88772_init(sc);
    555  1.67.2.2       snj 	} else if (sc->axe_flags & AX772A) {
    556  1.67.2.2       snj 		axe_ax88772a_init(sc);
    557  1.67.2.2       snj 	} else if (sc->axe_flags & AX772B) {
    558  1.67.2.2       snj 		axe_ax88772b_init(sc);
    559  1.67.2.2       snj 	}
    560  1.67.2.2       snj 	axe_unlock_mii(sc);
    561  1.67.2.2       snj #endif
    562       1.1  augustss }
    563       1.1  augustss 
    564      1.66       roy static int
    565      1.66       roy axe_get_phyno(struct axe_softc *sc, int sel)
    566      1.66       roy {
    567      1.66       roy 	int phyno;
    568      1.66       roy 
    569      1.66       roy 	switch (AXE_PHY_TYPE(sc->axe_phyaddrs[sel])) {
    570      1.66       roy 	case PHY_TYPE_100_HOME:
    571      1.66       roy 		/* FALLTHROUGH */
    572      1.66       roy 	case PHY_TYPE_GIG:
    573      1.66       roy 		phyno = AXE_PHY_NO(sc->axe_phyaddrs[sel]);
    574      1.66       roy 		break;
    575      1.66       roy 	case PHY_TYPE_SPECIAL:
    576      1.66       roy 		/* FALLTHROUGH */
    577      1.66       roy 	case PHY_TYPE_RSVD:
    578      1.66       roy 		/* FALLTHROUGH */
    579      1.66       roy 	case PHY_TYPE_NON_SUP:
    580      1.66       roy 		/* FALLTHROUGH */
    581      1.66       roy 	default:
    582      1.66       roy 		phyno = -1;
    583      1.66       roy 		break;
    584      1.66       roy 	}
    585      1.66       roy 
    586      1.66       roy 	return phyno;
    587      1.66       roy }
    588      1.66       roy 
    589      1.66       roy #define	AXE_GPIO_WRITE(x, y)	do {				\
    590      1.66       roy 	axe_cmd(sc, AXE_CMD_WRITE_GPIO, 0, (x), NULL);		\
    591      1.66       roy 	usbd_delay_ms(sc->axe_udev, hztoms(y));			\
    592      1.66       roy } while (0)
    593      1.66       roy 
    594      1.35  pgoyette static void
    595      1.35  pgoyette axe_ax88178_init(struct axe_softc *sc)
    596      1.35  pgoyette {
    597  1.67.2.2       snj 	AXEHIST_FUNC(); AXEHIST_CALLED();
    598      1.66       roy 	int gpio0, ledmode, phymode;
    599      1.66       roy 	uint16_t eeprom, val;
    600      1.35  pgoyette 
    601      1.35  pgoyette 	axe_cmd(sc, AXE_CMD_SROM_WR_ENABLE, 0, 0, NULL);
    602      1.35  pgoyette 	/* XXX magic */
    603      1.35  pgoyette 	axe_cmd(sc, AXE_CMD_SROM_READ, 0, 0x0017, &eeprom);
    604      1.35  pgoyette 	axe_cmd(sc, AXE_CMD_SROM_WR_DISABLE, 0, 0, NULL);
    605      1.35  pgoyette 
    606      1.35  pgoyette 	eeprom = le16toh(eeprom);
    607      1.35  pgoyette 
    608  1.67.2.2       snj 	DPRINTF("EEPROM is 0x%x", eeprom, 0, 0, 0);
    609      1.35  pgoyette 
    610      1.35  pgoyette 	/* if EEPROM is invalid we have to use to GPIO0 */
    611      1.35  pgoyette 	if (eeprom == 0xffff) {
    612      1.66       roy 		phymode = AXE_PHY_MODE_MARVELL;
    613      1.35  pgoyette 		gpio0 = 1;
    614      1.66       roy 		ledmode = 0;
    615      1.35  pgoyette 	} else {
    616      1.66       roy 		phymode = eeprom & 0x7f;
    617      1.35  pgoyette 		gpio0 = (eeprom & 0x80) ? 0 : 1;
    618      1.66       roy 		ledmode = eeprom >> 8;
    619      1.35  pgoyette 	}
    620      1.35  pgoyette 
    621  1.67.2.2       snj 	DPRINTF("use gpio0: %d, phymode %d", gpio0, phymode, 0, 0);
    622      1.35  pgoyette 
    623      1.66       roy 	/* Program GPIOs depending on PHY hardware. */
    624      1.66       roy 	switch (phymode) {
    625      1.66       roy 	case AXE_PHY_MODE_MARVELL:
    626      1.66       roy 		if (gpio0 == 1) {
    627      1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO0_EN,
    628      1.66       roy 			    hz / 32);
    629      1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO0_EN | AXE_GPIO2 | AXE_GPIO2_EN,
    630      1.66       roy 			    hz / 32);
    631      1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO0_EN | AXE_GPIO2_EN, hz / 4);
    632      1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO0_EN | AXE_GPIO2 | AXE_GPIO2_EN,
    633      1.66       roy 			    hz / 32);
    634      1.66       roy 		} else {
    635      1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO1 |
    636      1.66       roy 			    AXE_GPIO1_EN, hz / 3);
    637      1.66       roy 			if (ledmode == 1) {
    638      1.66       roy 				AXE_GPIO_WRITE(AXE_GPIO1_EN, hz / 3);
    639      1.66       roy 				AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN,
    640      1.66       roy 				    hz / 3);
    641      1.66       roy 			} else {
    642      1.66       roy 				AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN |
    643      1.66       roy 				    AXE_GPIO2 | AXE_GPIO2_EN, hz / 32);
    644      1.66       roy 				AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN |
    645      1.66       roy 				    AXE_GPIO2_EN, hz / 4);
    646      1.66       roy 				AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN |
    647      1.66       roy 				    AXE_GPIO2 | AXE_GPIO2_EN, hz / 32);
    648      1.66       roy 			}
    649      1.66       roy 		}
    650      1.66       roy 		break;
    651      1.66       roy 	case AXE_PHY_MODE_CICADA:
    652      1.66       roy 	case AXE_PHY_MODE_CICADA_V2:
    653      1.66       roy 	case AXE_PHY_MODE_CICADA_V2_ASIX:
    654      1.66       roy 		if (gpio0 == 1)
    655      1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO0 |
    656      1.66       roy 			    AXE_GPIO0_EN, hz / 32);
    657      1.66       roy 		else
    658      1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO1 |
    659      1.66       roy 			    AXE_GPIO1_EN, hz / 32);
    660      1.66       roy 		break;
    661      1.66       roy 	case AXE_PHY_MODE_AGERE:
    662      1.66       roy 		AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO1 |
    663      1.66       roy 		    AXE_GPIO1_EN, hz / 32);
    664      1.66       roy 		AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN | AXE_GPIO2 |
    665      1.66       roy 		    AXE_GPIO2_EN, hz / 32);
    666      1.66       roy 		AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN | AXE_GPIO2_EN, hz / 4);
    667      1.66       roy 		AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN | AXE_GPIO2 |
    668      1.66       roy 		    AXE_GPIO2_EN, hz / 32);
    669      1.66       roy 		break;
    670      1.66       roy 	case AXE_PHY_MODE_REALTEK_8211CL:
    671      1.66       roy 	case AXE_PHY_MODE_REALTEK_8211BN:
    672      1.66       roy 	case AXE_PHY_MODE_REALTEK_8251CL:
    673      1.66       roy 		val = gpio0 == 1 ? AXE_GPIO0 | AXE_GPIO0_EN :
    674      1.66       roy 		    AXE_GPIO1 | AXE_GPIO1_EN;
    675      1.66       roy 		AXE_GPIO_WRITE(val, hz / 32);
    676      1.66       roy 		AXE_GPIO_WRITE(val | AXE_GPIO2 | AXE_GPIO2_EN, hz / 32);
    677      1.66       roy 		AXE_GPIO_WRITE(val | AXE_GPIO2_EN, hz / 4);
    678      1.66       roy 		AXE_GPIO_WRITE(val | AXE_GPIO2 | AXE_GPIO2_EN, hz / 32);
    679      1.66       roy 		if (phymode == AXE_PHY_MODE_REALTEK_8211CL) {
    680      1.66       roy 			axe_miibus_writereg_locked(sc->axe_dev,
    681      1.66       roy 			    sc->axe_phyno, 0x1F, 0x0005);
    682      1.66       roy 			axe_miibus_writereg_locked(sc->axe_dev,
    683      1.66       roy 			    sc->axe_phyno, 0x0C, 0x0000);
    684      1.66       roy 			val = axe_miibus_readreg_locked(sc->axe_dev,
    685      1.66       roy 			    sc->axe_phyno, 0x0001);
    686      1.66       roy 			axe_miibus_writereg_locked(sc->axe_dev,
    687      1.66       roy 			    sc->axe_phyno, 0x01, val | 0x0080);
    688      1.66       roy 			axe_miibus_writereg_locked(sc->axe_dev,
    689      1.66       roy 			    sc->axe_phyno, 0x1F, 0x0000);
    690      1.66       roy 		}
    691      1.66       roy 		break;
    692      1.66       roy 	default:
    693      1.66       roy 		/* Unknown PHY model or no need to program GPIOs. */
    694      1.66       roy 		break;
    695      1.35  pgoyette 	}
    696      1.35  pgoyette 
    697      1.35  pgoyette 	/* soft reset */
    698      1.35  pgoyette 	axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_CLEAR, NULL);
    699      1.35  pgoyette 	usbd_delay_ms(sc->axe_udev, 150);
    700      1.35  pgoyette 	axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0,
    701      1.35  pgoyette 	    AXE_SW_RESET_PRL | AXE_178_RESET_MAGIC, NULL);
    702      1.35  pgoyette 	usbd_delay_ms(sc->axe_udev, 150);
    703  1.67.2.2       snj 	/* Enable MII/GMII/RGMII interface to work with external PHY. */
    704      1.35  pgoyette 	axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, 0, NULL);
    705      1.35  pgoyette 	usbd_delay_ms(sc->axe_udev, 10);
    706      1.35  pgoyette 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL);
    707      1.35  pgoyette }
    708      1.35  pgoyette 
    709      1.35  pgoyette static void
    710      1.35  pgoyette axe_ax88772_init(struct axe_softc *sc)
    711      1.35  pgoyette {
    712  1.67.2.2       snj 	AXEHIST_FUNC(); AXEHIST_CALLED();
    713      1.35  pgoyette 
    714      1.35  pgoyette 	axe_cmd(sc, AXE_CMD_WRITE_GPIO, 0, 0x00b0, NULL);
    715      1.35  pgoyette 	usbd_delay_ms(sc->axe_udev, 40);
    716      1.35  pgoyette 
    717      1.66       roy 	if (sc->axe_phyno == AXE_772_PHY_NO_EPHY) {
    718      1.35  pgoyette 		/* ask for the embedded PHY */
    719  1.67.2.2       snj 		axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0,
    720  1.67.2.2       snj 		    AXE_SW_PHY_SELECT_EMBEDDED, NULL);
    721      1.35  pgoyette 		usbd_delay_ms(sc->axe_udev, 10);
    722      1.35  pgoyette 
    723      1.35  pgoyette 		/* power down and reset state, pin reset state */
    724      1.35  pgoyette 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_CLEAR, NULL);
    725      1.35  pgoyette 		usbd_delay_ms(sc->axe_udev, 60);
    726      1.35  pgoyette 
    727      1.35  pgoyette 		/* power down/reset state, pin operating state */
    728      1.35  pgoyette 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0,
    729      1.35  pgoyette 		    AXE_SW_RESET_IPPD | AXE_SW_RESET_PRL, NULL);
    730      1.35  pgoyette 		usbd_delay_ms(sc->axe_udev, 150);
    731      1.35  pgoyette 
    732      1.35  pgoyette 		/* power up, reset */
    733      1.35  pgoyette 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_PRL, NULL);
    734      1.35  pgoyette 
    735      1.35  pgoyette 		/* power up, operating */
    736      1.35  pgoyette 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0,
    737      1.35  pgoyette 		    AXE_SW_RESET_IPRL | AXE_SW_RESET_PRL, NULL);
    738      1.35  pgoyette 	} else {
    739      1.35  pgoyette 		/* ask for external PHY */
    740  1.67.2.2       snj 		axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, AXE_SW_PHY_SELECT_EXT,
    741  1.67.2.2       snj 		    NULL);
    742      1.35  pgoyette 		usbd_delay_ms(sc->axe_udev, 10);
    743      1.35  pgoyette 
    744      1.35  pgoyette 		/* power down internal PHY */
    745      1.35  pgoyette 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0,
    746      1.35  pgoyette 		    AXE_SW_RESET_IPPD | AXE_SW_RESET_PRL, NULL);
    747      1.35  pgoyette 	}
    748      1.35  pgoyette 
    749      1.35  pgoyette 	usbd_delay_ms(sc->axe_udev, 150);
    750      1.35  pgoyette 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL);
    751      1.35  pgoyette }
    752      1.35  pgoyette 
    753  1.67.2.2       snj static int
    754  1.67.2.2       snj axe_ifflags_cb(struct ethercom *ec)
    755  1.67.2.2       snj {
    756  1.67.2.2       snj 	struct ifnet *ifp = &ec->ec_if;
    757  1.67.2.2       snj 	struct axe_softc *sc = ifp->if_softc;
    758  1.67.2.2       snj 	int rc = 0;
    759  1.67.2.2       snj 
    760  1.67.2.2       snj 	mutex_enter(&sc->axe_lock);
    761  1.67.2.2       snj 	int change = ifp->if_flags ^ sc->axe_if_flags;
    762  1.67.2.2       snj 	sc->axe_if_flags = ifp->if_flags;
    763  1.67.2.2       snj 
    764  1.67.2.2       snj 	if ((change & ~(IFF_CANTCHANGE | IFF_DEBUG)) != 0) {
    765  1.67.2.2       snj 		rc = ENETRESET;
    766  1.67.2.2       snj 		goto out;
    767  1.67.2.2       snj 	}
    768  1.67.2.2       snj 
    769  1.67.2.2       snj 	if ((change & IFF_PROMISC) != 0) {
    770  1.67.2.2       snj 		axe_setmulti(sc);
    771  1.67.2.2       snj 	}
    772  1.67.2.2       snj 
    773  1.67.2.2       snj out:
    774  1.67.2.2       snj 	mutex_exit(&sc->axe_lock);
    775  1.67.2.2       snj 
    776  1.67.2.2       snj 	return rc;
    777  1.67.2.2       snj }
    778  1.67.2.2       snj 
    779  1.67.2.2       snj static void
    780  1.67.2.2       snj axe_ax88772_phywake(struct axe_softc *sc)
    781  1.67.2.2       snj {
    782  1.67.2.2       snj 	AXEHIST_FUNC(); AXEHIST_CALLED();
    783  1.67.2.2       snj 
    784  1.67.2.2       snj 	if (sc->axe_phyno == AXE_772_PHY_NO_EPHY) {
    785  1.67.2.2       snj 		/* Manually select internal(embedded) PHY - MAC mode. */
    786  1.67.2.2       snj 		axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0,
    787  1.67.2.2       snj 		    AXE_SW_PHY_SELECT_EMBEDDED,
    788  1.67.2.2       snj 		    NULL);
    789  1.67.2.2       snj 		usbd_delay_ms(sc->axe_udev, hztoms(hz / 32));
    790  1.67.2.2       snj 	} else {
    791  1.67.2.2       snj 		/*
    792  1.67.2.2       snj 		 * Manually select external PHY - MAC mode.
    793  1.67.2.2       snj 		 * Reverse MII/RMII is for AX88772A PHY mode.
    794  1.67.2.2       snj 		 */
    795  1.67.2.2       snj 		axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, AXE_SW_PHY_SELECT_SS_ENB |
    796  1.67.2.2       snj 		    AXE_SW_PHY_SELECT_EXT | AXE_SW_PHY_SELECT_SS_MII, NULL);
    797  1.67.2.2       snj 		usbd_delay_ms(sc->axe_udev, hztoms(hz / 32));
    798  1.67.2.2       snj 	}
    799  1.67.2.2       snj 
    800  1.67.2.2       snj 	axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_IPPD |
    801  1.67.2.2       snj 	    AXE_SW_RESET_IPRL, NULL);
    802  1.67.2.2       snj 
    803  1.67.2.2       snj 	/* T1 = min 500ns everywhere */
    804  1.67.2.2       snj 	usbd_delay_ms(sc->axe_udev, 150);
    805  1.67.2.2       snj 
    806  1.67.2.2       snj 	/* Take PHY out of power down. */
    807  1.67.2.2       snj 	if (sc->axe_phyno == AXE_772_PHY_NO_EPHY) {
    808  1.67.2.2       snj 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_IPRL, NULL);
    809  1.67.2.2       snj 	} else {
    810  1.67.2.2       snj 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_PRTE, NULL);
    811  1.67.2.2       snj 	}
    812  1.67.2.2       snj 
    813  1.67.2.2       snj 	/* 772 T2 is 60ms. 772A T2 is 160ms, 772B T2 is 600ms */
    814  1.67.2.2       snj 	usbd_delay_ms(sc->axe_udev, 600);
    815  1.67.2.2       snj 
    816  1.67.2.2       snj 	axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_CLEAR, NULL);
    817  1.67.2.2       snj 
    818  1.67.2.2       snj 	/* T3 = 500ns everywhere */
    819  1.67.2.2       snj 	usbd_delay_ms(sc->axe_udev, hztoms(hz / 32));
    820  1.67.2.2       snj 	axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_IPRL, NULL);
    821  1.67.2.2       snj 	usbd_delay_ms(sc->axe_udev, hztoms(hz / 32));
    822  1.67.2.2       snj }
    823  1.67.2.2       snj 
    824  1.67.2.2       snj static void
    825  1.67.2.2       snj axe_ax88772a_init(struct axe_softc *sc)
    826  1.67.2.2       snj {
    827  1.67.2.2       snj 	AXEHIST_FUNC(); AXEHIST_CALLED();
    828  1.67.2.2       snj 
    829  1.67.2.2       snj 	/* Reload EEPROM. */
    830  1.67.2.2       snj 	AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM, hz / 32);
    831  1.67.2.2       snj 	axe_ax88772_phywake(sc);
    832  1.67.2.2       snj 	/* Stop MAC. */
    833  1.67.2.2       snj 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL);
    834  1.67.2.2       snj }
    835  1.67.2.2       snj 
    836  1.67.2.2       snj static void
    837  1.67.2.2       snj axe_ax88772b_init(struct axe_softc *sc)
    838  1.67.2.2       snj {
    839  1.67.2.2       snj 	AXEHIST_FUNC(); AXEHIST_CALLED();
    840  1.67.2.2       snj 	uint16_t eeprom;
    841  1.67.2.2       snj 	int i;
    842  1.67.2.2       snj 
    843  1.67.2.2       snj 	/* Reload EEPROM. */
    844  1.67.2.2       snj 	AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM , hz / 32);
    845  1.67.2.2       snj 
    846  1.67.2.2       snj 	/*
    847  1.67.2.2       snj 	 * Save PHY power saving configuration(high byte) and
    848  1.67.2.2       snj 	 * clear EEPROM checksum value(low byte).
    849  1.67.2.2       snj 	 */
    850  1.67.2.2       snj 	axe_cmd(sc, AXE_CMD_SROM_READ, 0, AXE_EEPROM_772B_PHY_PWRCFG, &eeprom);
    851  1.67.2.2       snj 	sc->sc_pwrcfg = le16toh(eeprom) & 0xFF00;
    852  1.67.2.2       snj 
    853  1.67.2.2       snj 	/*
    854  1.67.2.2       snj 	 * Auto-loaded default station address from internal ROM is
    855  1.67.2.2       snj 	 * 00:00:00:00:00:00 such that an explicit access to EEPROM
    856  1.67.2.2       snj 	 * is required to get real station address.
    857  1.67.2.2       snj 	 */
    858  1.67.2.2       snj 	uint8_t *eaddr = sc->axe_enaddr;
    859  1.67.2.2       snj 	for (i = 0; i < ETHER_ADDR_LEN / 2; i++) {
    860  1.67.2.2       snj 		axe_cmd(sc, AXE_CMD_SROM_READ, 0, AXE_EEPROM_772B_NODE_ID + i,
    861  1.67.2.2       snj 		    &eeprom);
    862  1.67.2.2       snj 		eeprom = le16toh(eeprom);
    863  1.67.2.2       snj 		*eaddr++ = (uint8_t)(eeprom & 0xFF);
    864  1.67.2.2       snj 		*eaddr++ = (uint8_t)((eeprom >> 8) & 0xFF);
    865  1.67.2.2       snj 	}
    866  1.67.2.2       snj 	/* Wakeup PHY. */
    867  1.67.2.2       snj 	axe_ax88772_phywake(sc);
    868  1.67.2.2       snj 	/* Stop MAC. */
    869  1.67.2.2       snj 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL);
    870  1.67.2.2       snj }
    871  1.67.2.2       snj 
    872  1.67.2.2       snj #undef	AXE_GPIO_WRITE
    873  1.67.2.2       snj 
    874       1.1  augustss /*
    875       1.1  augustss  * Probe for a AX88172 chip.
    876       1.1  augustss  */
    877      1.27    dyoung int
    878      1.27    dyoung axe_match(device_t parent, cfdata_t match, void *aux)
    879       1.1  augustss {
    880      1.27    dyoung 	struct usb_attach_arg *uaa = aux;
    881       1.1  augustss 
    882  1.67.2.2       snj 	return axe_lookup(uaa->uaa_vendor, uaa->uaa_product) != NULL ?
    883      1.38   tsutsui 	    UMATCH_VENDOR_PRODUCT : UMATCH_NONE;
    884       1.1  augustss }
    885       1.1  augustss 
    886       1.1  augustss /*
    887       1.1  augustss  * Attach the interface. Allocate softc structures, do ifmedia
    888       1.1  augustss  * setup and ethernet/BPF attach.
    889       1.1  augustss  */
    890      1.27    dyoung void
    891      1.27    dyoung axe_attach(device_t parent, device_t self, void *aux)
    892       1.1  augustss {
    893  1.67.2.2       snj 	AXEHIST_FUNC(); AXEHIST_CALLED();
    894      1.27    dyoung 	struct axe_softc *sc = device_private(self);
    895      1.27    dyoung 	struct usb_attach_arg *uaa = aux;
    896  1.67.2.2       snj 	struct usbd_device *dev = uaa->uaa_device;
    897       1.1  augustss 	usbd_status err;
    898       1.1  augustss 	usb_interface_descriptor_t *id;
    899       1.1  augustss 	usb_endpoint_descriptor_t *ed;
    900       1.1  augustss 	struct mii_data	*mii;
    901       1.8  augustss 	char *devinfop;
    902      1.25      cube 	const char *devname = device_xname(self);
    903       1.1  augustss 	struct ifnet *ifp;
    904       1.1  augustss 	int i, s;
    905       1.1  augustss 
    906      1.28    dyoung 	aprint_naive("\n");
    907      1.28    dyoung 	aprint_normal("\n");
    908      1.29    plunky 
    909      1.35  pgoyette 	sc->axe_dev = self;
    910      1.35  pgoyette 	sc->axe_udev = dev;
    911      1.35  pgoyette 
    912      1.29    plunky 	devinfop = usbd_devinfo_alloc(dev, 0);
    913      1.29    plunky 	aprint_normal_dev(self, "%s\n", devinfop);
    914      1.29    plunky 	usbd_devinfo_free(devinfop);
    915       1.1  augustss 
    916       1.1  augustss 	err = usbd_set_config_no(dev, AXE_CONFIG_NO, 1);
    917       1.1  augustss 	if (err) {
    918      1.61     skrll 		aprint_error_dev(self, "failed to set configuration"
    919      1.61     skrll 		    ", err=%s\n", usbd_errstr(err));
    920      1.28    dyoung 		return;
    921       1.1  augustss 	}
    922       1.1  augustss 
    923  1.67.2.2       snj 	sc->axe_flags = axe_lookup(uaa->uaa_vendor, uaa->uaa_product)->axe_flags;
    924      1.35  pgoyette 
    925  1.67.2.2       snj 	mutex_init(&sc->axe_lock, MUTEX_DEFAULT, IPL_NONE);
    926  1.67.2.2       snj 	mutex_init(&sc->axe_txlock, MUTEX_DEFAULT, IPL_SOFTUSB);
    927  1.67.2.2       snj 	mutex_init(&sc->axe_rxlock, MUTEX_DEFAULT, IPL_SOFTUSB);
    928      1.35  pgoyette 	mutex_init(&sc->axe_mii_lock, MUTEX_DEFAULT, IPL_NONE);
    929      1.64  jmcneill 	usb_init_task(&sc->axe_tick_task, axe_tick_task, sc, 0);
    930       1.1  augustss 
    931       1.1  augustss 	err = usbd_device2interface_handle(dev, AXE_IFACE_IDX, &sc->axe_iface);
    932       1.1  augustss 	if (err) {
    933      1.25      cube 		aprint_error_dev(self, "getting interface handle failed\n");
    934      1.28    dyoung 		return;
    935       1.1  augustss 	}
    936       1.1  augustss 
    937  1.67.2.2       snj 	sc->axe_product = uaa->uaa_product;
    938  1.67.2.2       snj 	sc->axe_vendor = uaa->uaa_vendor;
    939       1.1  augustss 
    940       1.1  augustss 	id = usbd_get_interface_descriptor(sc->axe_iface);
    941       1.1  augustss 
    942      1.35  pgoyette 	/* decide on what our bufsize will be */
    943  1.67.2.2       snj 	if (AXE_IS_178_FAMILY(sc))
    944  1.67.2.2       snj 		sc->axe_bufsz = (sc->axe_udev->ud_speed == USB_SPEED_HIGH) ?
    945      1.35  pgoyette 		    AXE_178_MAX_BUFSZ : AXE_178_MIN_BUFSZ;
    946      1.35  pgoyette 	else
    947      1.35  pgoyette 		sc->axe_bufsz = AXE_172_BUFSZ;
    948      1.35  pgoyette 
    949  1.67.2.2       snj 	sc->axe_ed[AXE_ENDPT_RX] = -1;
    950  1.67.2.2       snj 	sc->axe_ed[AXE_ENDPT_TX] = -1;
    951  1.67.2.2       snj 	sc->axe_ed[AXE_ENDPT_INTR] = -1;
    952  1.67.2.2       snj 
    953       1.1  augustss 	/* Find endpoints. */
    954       1.1  augustss 	for (i = 0; i < id->bNumEndpoints; i++) {
    955       1.1  augustss 		ed = usbd_interface2endpoint_descriptor(sc->axe_iface, i);
    956      1.38   tsutsui 		if (ed == NULL) {
    957      1.25      cube 			aprint_error_dev(self, "couldn't get ep %d\n", i);
    958      1.28    dyoung 			return;
    959       1.1  augustss 		}
    960  1.67.2.2       snj 		const uint8_t xt = UE_GET_XFERTYPE(ed->bmAttributes);
    961  1.67.2.2       snj 		const uint8_t dir = UE_GET_DIR(ed->bEndpointAddress);
    962  1.67.2.2       snj 
    963  1.67.2.2       snj 		if (dir == UE_DIR_IN && xt == UE_BULK &&
    964  1.67.2.2       snj 		    sc->axe_ed[AXE_ENDPT_RX] == -1) {
    965       1.1  augustss 			sc->axe_ed[AXE_ENDPT_RX] = ed->bEndpointAddress;
    966  1.67.2.2       snj 		} else if (dir == UE_DIR_OUT && xt == UE_BULK &&
    967  1.67.2.2       snj 		    sc->axe_ed[AXE_ENDPT_TX] == -1) {
    968       1.1  augustss 			sc->axe_ed[AXE_ENDPT_TX] = ed->bEndpointAddress;
    969  1.67.2.2       snj 		} else if (dir == UE_DIR_IN && xt == UE_INTERRUPT) {
    970       1.1  augustss 			sc->axe_ed[AXE_ENDPT_INTR] = ed->bEndpointAddress;
    971       1.1  augustss 		}
    972       1.1  augustss 	}
    973       1.1  augustss 
    974       1.1  augustss 	s = splnet();
    975       1.1  augustss 
    976      1.35  pgoyette 	/* We need the PHYID for init dance in some cases */
    977      1.35  pgoyette 	axe_lock_mii(sc);
    978      1.35  pgoyette 	axe_cmd(sc, AXE_CMD_READ_PHYID, 0, 0, (void *)&sc->axe_phyaddrs);
    979      1.35  pgoyette 
    980  1.67.2.2       snj 	DPRINTF(" phyaddrs[0]: %x phyaddrs[1]: %x",
    981  1.67.2.2       snj 	    sc->axe_phyaddrs[0], sc->axe_phyaddrs[1], 0, 0);
    982      1.66       roy 	sc->axe_phyno = axe_get_phyno(sc, AXE_PHY_SEL_PRI);
    983      1.66       roy 	if (sc->axe_phyno == -1)
    984      1.66       roy 		sc->axe_phyno = axe_get_phyno(sc, AXE_PHY_SEL_SEC);
    985      1.66       roy 	if (sc->axe_phyno == -1) {
    986  1.67.2.2       snj 		DPRINTF(" no valid PHY address found, assuming PHY address 0",
    987  1.67.2.2       snj 		    0, 0, 0, 0);
    988      1.66       roy 		sc->axe_phyno = 0;
    989      1.66       roy 	}
    990      1.35  pgoyette 
    991  1.67.2.2       snj 	/* Initialize controller and get station address. */
    992  1.67.2.2       snj 
    993  1.67.2.2       snj 	if (sc->axe_flags & AX178) {
    994      1.35  pgoyette 		axe_ax88178_init(sc);
    995  1.67.2.2       snj 		axe_cmd(sc, AXE_178_CMD_READ_NODEID, 0, 0, sc->axe_enaddr);
    996  1.67.2.2       snj 	} else if (sc->axe_flags & AX772) {
    997      1.35  pgoyette 		axe_ax88772_init(sc);
    998  1.67.2.2       snj 		axe_cmd(sc, AXE_178_CMD_READ_NODEID, 0, 0, sc->axe_enaddr);
    999  1.67.2.2       snj 	} else if (sc->axe_flags & AX772A) {
   1000  1.67.2.2       snj 		axe_ax88772a_init(sc);
   1001  1.67.2.2       snj 		axe_cmd(sc, AXE_178_CMD_READ_NODEID, 0, 0, sc->axe_enaddr);
   1002  1.67.2.2       snj 	} else if (sc->axe_flags & AX772B) {
   1003  1.67.2.2       snj 		axe_ax88772b_init(sc);
   1004  1.67.2.2       snj 	} else
   1005  1.67.2.2       snj 		axe_cmd(sc, AXE_172_CMD_READ_NODEID, 0, 0, sc->axe_enaddr);
   1006      1.35  pgoyette 
   1007       1.1  augustss 	/*
   1008  1.67.2.2       snj 	 * Fetch IPG values.
   1009       1.1  augustss 	 */
   1010  1.67.2.2       snj 	if (sc->axe_flags & (AX772A | AX772B)) {
   1011  1.67.2.2       snj 		/* Set IPG values. */
   1012  1.67.2.2       snj 		sc->axe_ipgs[0] = AXE_IPG0_DEFAULT;
   1013  1.67.2.2       snj 		sc->axe_ipgs[1] = AXE_IPG1_DEFAULT;
   1014  1.67.2.2       snj 		sc->axe_ipgs[2] = AXE_IPG2_DEFAULT;
   1015  1.67.2.2       snj 	} else
   1016  1.67.2.2       snj 		axe_cmd(sc, AXE_CMD_READ_IPG012, 0, 0, sc->axe_ipgs);
   1017       1.1  augustss 
   1018      1.21        ad 	axe_unlock_mii(sc);
   1019       1.1  augustss 
   1020       1.1  augustss 	/*
   1021       1.1  augustss 	 * An ASIX chip was detected. Inform the world.
   1022       1.1  augustss 	 */
   1023  1.67.2.2       snj 	aprint_normal_dev(self, "Ethernet address %s\n",
   1024  1.67.2.2       snj 	    ether_sprintf(sc->axe_enaddr));
   1025       1.1  augustss 
   1026       1.1  augustss 	/* Initialize interface info.*/
   1027      1.35  pgoyette 	ifp = &sc->sc_if;
   1028       1.1  augustss 	ifp->if_softc = sc;
   1029       1.1  augustss 	strncpy(ifp->if_xname, devname, IFNAMSIZ);
   1030       1.1  augustss 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
   1031       1.1  augustss 	ifp->if_ioctl = axe_ioctl;
   1032       1.1  augustss 	ifp->if_start = axe_start;
   1033      1.35  pgoyette 	ifp->if_init = axe_init;
   1034      1.35  pgoyette 	ifp->if_stop = axe_stop;
   1035       1.1  augustss 	ifp->if_watchdog = axe_watchdog;
   1036       1.1  augustss 
   1037      1.35  pgoyette 	IFQ_SET_READY(&ifp->if_snd);
   1038       1.1  augustss 
   1039  1.67.2.2       snj 	if (AXE_IS_178_FAMILY(sc))
   1040  1.67.2.2       snj 		sc->axe_ec.ec_capabilities = ETHERCAP_VLAN_MTU;
   1041  1.67.2.2       snj 	if (sc->axe_flags & AX772B) {
   1042  1.67.2.2       snj 		ifp->if_capabilities =
   1043  1.67.2.2       snj 		    IFCAP_CSUM_IPv4_Rx |
   1044  1.67.2.2       snj 		    IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx |
   1045  1.67.2.2       snj 		    IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
   1046  1.67.2.2       snj 		/*
   1047  1.67.2.2       snj 		 * Checksum offloading of AX88772B also works with VLAN
   1048  1.67.2.2       snj 		 * tagged frames but there is no way to take advantage
   1049  1.67.2.2       snj 		 * of the feature because vlan(4) assumes
   1050  1.67.2.2       snj 		 * IFCAP_VLAN_HWTAGGING is prerequisite condition to
   1051  1.67.2.2       snj 		 * support checksum offloading with VLAN. VLAN hardware
   1052  1.67.2.2       snj 		 * tagging support of AX88772B is very limited so it's
   1053  1.67.2.2       snj 		 * not possible to announce IFCAP_VLAN_HWTAGGING.
   1054  1.67.2.2       snj 		 */
   1055  1.67.2.2       snj 	}
   1056  1.67.2.2       snj 	u_int adv_pause;
   1057  1.67.2.2       snj 	if (sc->axe_flags & (AX772A | AX772B | AX178))
   1058  1.67.2.2       snj 		adv_pause = MIIF_DOPAUSE;
   1059  1.67.2.2       snj 	else
   1060  1.67.2.2       snj 		adv_pause = 0;
   1061  1.67.2.2       snj 	adv_pause = 0;
   1062       1.1  augustss 
   1063       1.1  augustss 	/* Initialize MII/media info. */
   1064       1.1  augustss 	mii = &sc->axe_mii;
   1065       1.1  augustss 	mii->mii_ifp = ifp;
   1066       1.1  augustss 	mii->mii_readreg = axe_miibus_readreg;
   1067       1.1  augustss 	mii->mii_writereg = axe_miibus_writereg;
   1068       1.1  augustss 	mii->mii_statchg = axe_miibus_statchg;
   1069       1.1  augustss 	mii->mii_flags = MIIF_AUTOTSLEEP;
   1070       1.1  augustss 
   1071      1.22    dyoung 	sc->axe_ec.ec_mii = mii;
   1072  1.67.2.2       snj 	ifmedia_init(&mii->mii_media, 0, ether_mediachange, ether_mediastatus);
   1073      1.35  pgoyette 
   1074      1.35  pgoyette 	mii_attach(sc->axe_dev, mii, 0xffffffff, MII_PHY_ANY, MII_OFFSET_ANY,
   1075  1.67.2.2       snj 	    adv_pause);
   1076       1.1  augustss 
   1077      1.22    dyoung 	if (LIST_EMPTY(&mii->mii_phys)) {
   1078       1.1  augustss 		ifmedia_add(&mii->mii_media, IFM_ETHER | IFM_NONE, 0, NULL);
   1079       1.1  augustss 		ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_NONE);
   1080       1.1  augustss 	} else
   1081       1.1  augustss 		ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
   1082       1.1  augustss 
   1083       1.1  augustss 	/* Attach the interface. */
   1084       1.1  augustss 	if_attach(ifp);
   1085  1.67.2.2       snj 	ether_ifattach(ifp, sc->axe_enaddr);
   1086  1.67.2.2       snj 	ether_set_ifflags_cb(&sc->axe_ec, axe_ifflags_cb);
   1087  1.67.2.2       snj 
   1088      1.28    dyoung 	rnd_attach_source(&sc->rnd_source, device_xname(sc->axe_dev),
   1089      1.67       tls 	    RND_TYPE_NET, RND_FLAG_DEFAULT);
   1090       1.1  augustss 
   1091      1.35  pgoyette 	callout_init(&sc->axe_stat_ch, 0);
   1092      1.35  pgoyette 	callout_setfunc(&sc->axe_stat_ch, axe_tick, sc);
   1093       1.1  augustss 
   1094      1.45   tsutsui 	sc->axe_attached = true;
   1095       1.1  augustss 	splx(s);
   1096       1.1  augustss 
   1097      1.28    dyoung 	usbd_add_drv_event(USB_EVENT_DRIVER_ATTACH, sc->axe_udev, sc->axe_dev);
   1098  1.67.2.2       snj 
   1099  1.67.2.2       snj 	if (!pmf_device_register(self, NULL, NULL))
   1100  1.67.2.2       snj 		aprint_error_dev(self, "couldn't establish power handler\n");
   1101       1.1  augustss }
   1102       1.1  augustss 
   1103      1.27    dyoung int
   1104      1.27    dyoung axe_detach(device_t self, int flags)
   1105       1.1  augustss {
   1106  1.67.2.2       snj 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1107      1.38   tsutsui 	struct axe_softc *sc = device_private(self);
   1108      1.38   tsutsui 	int s;
   1109      1.38   tsutsui 	struct ifnet *ifp = &sc->sc_if;
   1110       1.1  augustss 
   1111       1.1  augustss 	/* Detached before attached finished, so just bail out. */
   1112       1.1  augustss 	if (!sc->axe_attached)
   1113      1.35  pgoyette 		return 0;
   1114       1.1  augustss 
   1115  1.67.2.2       snj 	pmf_device_deregister(self);
   1116  1.67.2.2       snj 
   1117      1.45   tsutsui 	sc->axe_dying = true;
   1118       1.1  augustss 
   1119  1.67.2.2       snj 	if (sc->axe_ep[AXE_ENDPT_TX] != NULL)
   1120  1.67.2.2       snj 		usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_TX]);
   1121  1.67.2.2       snj 	if (sc->axe_ep[AXE_ENDPT_RX] != NULL)
   1122  1.67.2.2       snj 		usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_RX]);
   1123  1.67.2.2       snj 	if (sc->axe_ep[AXE_ENDPT_INTR] != NULL)
   1124  1.67.2.2       snj 		usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_INTR]);
   1125  1.67.2.2       snj 
   1126       1.1  augustss 	/*
   1127       1.1  augustss 	 * Remove any pending tasks.  They cannot be executing because they run
   1128       1.1  augustss 	 * in the same thread as detach.
   1129       1.1  augustss 	 */
   1130       1.1  augustss 	usb_rem_task(sc->axe_udev, &sc->axe_tick_task);
   1131       1.1  augustss 
   1132       1.1  augustss 	s = splusb();
   1133       1.1  augustss 
   1134       1.1  augustss 	if (ifp->if_flags & IFF_RUNNING)
   1135      1.35  pgoyette 		axe_stop(ifp, 1);
   1136       1.1  augustss 
   1137  1.67.2.2       snj 
   1138  1.67.2.2       snj 	if (--sc->axe_refcnt >= 0) {
   1139  1.67.2.2       snj 		/* Wait for processes to go away. */
   1140  1.67.2.2       snj 		usb_detach_waitold(sc->axe_dev);
   1141  1.67.2.2       snj 	}
   1142  1.67.2.2       snj 
   1143      1.36   tsutsui 	callout_destroy(&sc->axe_stat_ch);
   1144  1.67.2.2       snj 	mutex_destroy(&sc->axe_lock);
   1145  1.67.2.2       snj 	mutex_destroy(&sc->axe_txlock);
   1146  1.67.2.2       snj 	mutex_destroy(&sc->axe_rxlock);
   1147      1.36   tsutsui 	mutex_destroy(&sc->axe_mii_lock);
   1148       1.1  augustss 	rnd_detach_source(&sc->rnd_source);
   1149       1.1  augustss 	mii_detach(&sc->axe_mii, MII_PHY_ANY, MII_OFFSET_ANY);
   1150       1.1  augustss 	ifmedia_delete_instance(&sc->axe_mii.mii_media, IFM_INST_ANY);
   1151       1.1  augustss 	ether_ifdetach(ifp);
   1152       1.1  augustss 	if_detach(ifp);
   1153       1.1  augustss 
   1154       1.1  augustss #ifdef DIAGNOSTIC
   1155       1.1  augustss 	if (sc->axe_ep[AXE_ENDPT_TX] != NULL ||
   1156       1.1  augustss 	    sc->axe_ep[AXE_ENDPT_RX] != NULL ||
   1157       1.1  augustss 	    sc->axe_ep[AXE_ENDPT_INTR] != NULL)
   1158      1.25      cube 		aprint_debug_dev(self, "detach has active endpoints\n");
   1159       1.1  augustss #endif
   1160       1.1  augustss 
   1161      1.45   tsutsui 	sc->axe_attached = false;
   1162       1.1  augustss 
   1163       1.1  augustss 	splx(s);
   1164       1.1  augustss 
   1165      1.28    dyoung 	usbd_add_drv_event(USB_EVENT_DRIVER_DETACH, sc->axe_udev, sc->axe_dev);
   1166       1.1  augustss 
   1167      1.35  pgoyette 	return 0;
   1168       1.1  augustss }
   1169       1.1  augustss 
   1170       1.1  augustss int
   1171      1.35  pgoyette axe_activate(device_t self, devact_t act)
   1172       1.1  augustss {
   1173  1.67.2.2       snj 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1174      1.25      cube 	struct axe_softc *sc = device_private(self);
   1175       1.1  augustss 
   1176       1.1  augustss 	switch (act) {
   1177       1.1  augustss 	case DVACT_DEACTIVATE:
   1178       1.1  augustss 		if_deactivate(&sc->axe_ec.ec_if);
   1179      1.45   tsutsui 		sc->axe_dying = true;
   1180      1.30    dyoung 		return 0;
   1181      1.30    dyoung 	default:
   1182      1.30    dyoung 		return EOPNOTSUPP;
   1183       1.1  augustss 	}
   1184       1.1  augustss }
   1185       1.1  augustss 
   1186      1.35  pgoyette static int
   1187       1.1  augustss axe_rx_list_init(struct axe_softc *sc)
   1188       1.1  augustss {
   1189  1.67.2.2       snj 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1190  1.67.2.2       snj 
   1191       1.1  augustss 	struct axe_cdata *cd;
   1192       1.1  augustss 	struct axe_chain *c;
   1193       1.1  augustss 	int i;
   1194       1.1  augustss 
   1195       1.1  augustss 	cd = &sc->axe_cdata;
   1196       1.1  augustss 	for (i = 0; i < AXE_RX_LIST_CNT; i++) {
   1197       1.1  augustss 		c = &cd->axe_rx_chain[i];
   1198       1.1  augustss 		c->axe_sc = sc;
   1199       1.1  augustss 		c->axe_idx = i;
   1200       1.1  augustss 		if (c->axe_xfer == NULL) {
   1201  1.67.2.2       snj 			int err = usbd_create_xfer(sc->axe_ep[AXE_ENDPT_RX],
   1202  1.67.2.3       snj 			    sc->axe_bufsz, 0, 0, &c->axe_xfer);
   1203  1.67.2.2       snj 			if (err)
   1204  1.67.2.2       snj 				return err;
   1205  1.67.2.2       snj 			c->axe_buf = usbd_get_buffer(c->axe_xfer);
   1206       1.1  augustss 		}
   1207       1.1  augustss 	}
   1208       1.1  augustss 
   1209      1.35  pgoyette 	return 0;
   1210       1.1  augustss }
   1211       1.1  augustss 
   1212  1.67.2.2       snj static void
   1213  1.67.2.2       snj axe_rx_list_free(struct axe_softc *sc)
   1214  1.67.2.2       snj {
   1215  1.67.2.2       snj 	/* Free RX resources */
   1216  1.67.2.2       snj 	for (size_t i = 0; i < AXE_RX_LIST_CNT; i++) {
   1217  1.67.2.2       snj 		if (sc->axe_cdata.axe_rx_chain[i].axe_xfer != NULL) {
   1218  1.67.2.2       snj 			usbd_destroy_xfer(sc->axe_cdata.axe_rx_chain[i].axe_xfer);
   1219  1.67.2.2       snj 			sc->axe_cdata.axe_rx_chain[i].axe_xfer = NULL;
   1220  1.67.2.2       snj 		}
   1221  1.67.2.2       snj 	}
   1222  1.67.2.2       snj }
   1223  1.67.2.2       snj 
   1224      1.35  pgoyette static int
   1225       1.1  augustss axe_tx_list_init(struct axe_softc *sc)
   1226       1.1  augustss {
   1227  1.67.2.2       snj 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1228       1.1  augustss 	struct axe_cdata *cd;
   1229       1.1  augustss 	struct axe_chain *c;
   1230       1.1  augustss 	int i;
   1231       1.1  augustss 
   1232       1.1  augustss 	cd = &sc->axe_cdata;
   1233       1.1  augustss 	for (i = 0; i < AXE_TX_LIST_CNT; i++) {
   1234       1.1  augustss 		c = &cd->axe_tx_chain[i];
   1235       1.1  augustss 		c->axe_sc = sc;
   1236       1.1  augustss 		c->axe_idx = i;
   1237       1.1  augustss 		if (c->axe_xfer == NULL) {
   1238  1.67.2.2       snj 			int err = usbd_create_xfer(sc->axe_ep[AXE_ENDPT_TX],
   1239  1.67.2.2       snj 			    sc->axe_bufsz, USBD_FORCE_SHORT_XFER, 0,
   1240  1.67.2.2       snj 			    &c->axe_xfer);
   1241  1.67.2.2       snj 			if (err)
   1242  1.67.2.2       snj 				return err;
   1243  1.67.2.2       snj 			c->axe_buf = usbd_get_buffer(c->axe_xfer);
   1244       1.1  augustss 		}
   1245       1.1  augustss 	}
   1246       1.1  augustss 
   1247      1.35  pgoyette 	return 0;
   1248       1.1  augustss }
   1249       1.1  augustss 
   1250  1.67.2.2       snj static void
   1251  1.67.2.2       snj axe_tx_list_free(struct axe_softc *sc)
   1252  1.67.2.2       snj {
   1253  1.67.2.2       snj 	/* Free TX resources */
   1254  1.67.2.2       snj 	for (size_t i = 0; i < AXE_TX_LIST_CNT; i++) {
   1255  1.67.2.2       snj 		if (sc->axe_cdata.axe_tx_chain[i].axe_xfer != NULL) {
   1256  1.67.2.2       snj 			usbd_destroy_xfer(sc->axe_cdata.axe_tx_chain[i].axe_xfer);
   1257  1.67.2.2       snj 			sc->axe_cdata.axe_tx_chain[i].axe_xfer = NULL;
   1258  1.67.2.2       snj 		}
   1259  1.67.2.2       snj 	}
   1260  1.67.2.2       snj }
   1261  1.67.2.2       snj 
   1262       1.1  augustss /*
   1263       1.1  augustss  * A frame has been uploaded: pass the resulting mbuf chain up to
   1264       1.1  augustss  * the higher level protocols.
   1265       1.1  augustss  */
   1266      1.35  pgoyette static void
   1267  1.67.2.2       snj axe_rxeof(struct usbd_xfer *xfer, void * priv, usbd_status status)
   1268       1.1  augustss {
   1269  1.67.2.2       snj 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1270      1.38   tsutsui 	struct axe_softc *sc;
   1271      1.38   tsutsui 	struct axe_chain *c;
   1272      1.38   tsutsui 	struct ifnet *ifp;
   1273      1.38   tsutsui 	uint8_t *buf;
   1274      1.38   tsutsui 	uint32_t total_len;
   1275      1.38   tsutsui 	struct mbuf *m;
   1276      1.38   tsutsui 	int s;
   1277       1.1  augustss 
   1278      1.35  pgoyette 	c = (struct axe_chain *)priv;
   1279       1.1  augustss 	sc = c->axe_sc;
   1280      1.35  pgoyette 	buf = c->axe_buf;
   1281      1.35  pgoyette 	ifp = &sc->sc_if;
   1282       1.1  augustss 
   1283       1.1  augustss 	if (sc->axe_dying)
   1284       1.1  augustss 		return;
   1285       1.1  augustss 
   1286      1.38   tsutsui 	if ((ifp->if_flags & IFF_RUNNING) == 0)
   1287       1.1  augustss 		return;
   1288       1.1  augustss 
   1289       1.1  augustss 	if (status != USBD_NORMAL_COMPLETION) {
   1290       1.1  augustss 		if (status == USBD_NOT_STARTED || status == USBD_CANCELLED)
   1291       1.1  augustss 			return;
   1292  1.67.2.2       snj 		if (usbd_ratecheck(&sc->axe_rx_notice)) {
   1293      1.35  pgoyette 			aprint_error_dev(sc->axe_dev, "usb errors on rx: %s\n",
   1294      1.35  pgoyette 			    usbd_errstr(status));
   1295  1.67.2.2       snj 		}
   1296       1.1  augustss 		if (status == USBD_STALLED)
   1297      1.12  augustss 			usbd_clear_endpoint_stall_async(sc->axe_ep[AXE_ENDPT_RX]);
   1298       1.1  augustss 		goto done;
   1299       1.1  augustss 	}
   1300       1.1  augustss 
   1301       1.1  augustss 	usbd_get_xfer_status(xfer, NULL, NULL, &total_len, NULL);
   1302       1.1  augustss 
   1303      1.35  pgoyette 	do {
   1304  1.67.2.2       snj 		u_int pktlen = 0;
   1305  1.67.2.2       snj 		u_int rxlen = 0;
   1306  1.67.2.2       snj 		int flags = 0;
   1307  1.67.2.2       snj 		if ((sc->axe_flags & AXSTD_FRAME) != 0) {
   1308  1.67.2.2       snj 			struct axe_sframe_hdr hdr;
   1309  1.67.2.2       snj 
   1310      1.35  pgoyette 			if (total_len < sizeof(hdr)) {
   1311      1.35  pgoyette 				ifp->if_ierrors++;
   1312      1.35  pgoyette 				goto done;
   1313      1.35  pgoyette 			}
   1314      1.35  pgoyette 
   1315      1.35  pgoyette 			memcpy(&hdr, buf, sizeof(hdr));
   1316  1.67.2.2       snj 
   1317  1.67.2.2       snj 			DPRINTFN(20, "total_len %#x len %x ilen %#x",
   1318  1.67.2.2       snj 			    total_len,
   1319  1.67.2.2       snj 			    (le16toh(hdr.len) & AXE_RH1M_RXLEN_MASK),
   1320  1.67.2.2       snj 			    (le16toh(hdr.ilen) & AXE_RH1M_RXLEN_MASK), 0);
   1321  1.67.2.2       snj 
   1322      1.35  pgoyette 			total_len -= sizeof(hdr);
   1323      1.42   tsutsui 			buf += sizeof(hdr);
   1324      1.35  pgoyette 
   1325      1.58  christos 			if (((le16toh(hdr.len) & AXE_RH1M_RXLEN_MASK) ^
   1326      1.62  christos 			    (le16toh(hdr.ilen) & AXE_RH1M_RXLEN_MASK)) !=
   1327      1.62  christos 			    AXE_RH1M_RXLEN_MASK) {
   1328      1.35  pgoyette 				ifp->if_ierrors++;
   1329      1.35  pgoyette 				goto done;
   1330      1.35  pgoyette 			}
   1331      1.42   tsutsui 
   1332      1.63  christos 			rxlen = le16toh(hdr.len) & AXE_RH1M_RXLEN_MASK;
   1333      1.42   tsutsui 			if (total_len < rxlen) {
   1334      1.42   tsutsui 				pktlen = total_len;
   1335      1.42   tsutsui 				total_len = 0;
   1336      1.42   tsutsui 			} else {
   1337      1.43   tsutsui 				pktlen = rxlen;
   1338      1.43   tsutsui 				rxlen = roundup2(rxlen, 2);
   1339      1.42   tsutsui 				total_len -= rxlen;
   1340      1.35  pgoyette 			}
   1341      1.35  pgoyette 
   1342  1.67.2.2       snj 		} else if ((sc->axe_flags & AXCSUM_FRAME) != 0) {
   1343  1.67.2.2       snj 			struct axe_csum_hdr csum_hdr;
   1344  1.67.2.2       snj 
   1345  1.67.2.2       snj 			if (total_len <  sizeof(csum_hdr)) {
   1346  1.67.2.2       snj 				ifp->if_ierrors++;
   1347  1.67.2.2       snj 				goto done;
   1348  1.67.2.2       snj 			}
   1349  1.67.2.2       snj 
   1350  1.67.2.2       snj 			memcpy(&csum_hdr, buf, sizeof(csum_hdr));
   1351  1.67.2.2       snj 
   1352  1.67.2.2       snj 			csum_hdr.len = le16toh(csum_hdr.len);
   1353  1.67.2.2       snj 			csum_hdr.ilen = le16toh(csum_hdr.ilen);
   1354  1.67.2.2       snj 			csum_hdr.cstatus = le16toh(csum_hdr.cstatus);
   1355  1.67.2.2       snj 
   1356  1.67.2.2       snj 			DPRINTFN(20, "total_len %#x len %#x ilen %#x"
   1357  1.67.2.2       snj 			    " cstatus %#x", total_len,
   1358  1.67.2.2       snj 			    csum_hdr.len, csum_hdr.ilen, csum_hdr.cstatus);
   1359  1.67.2.2       snj 
   1360  1.67.2.2       snj 			if ((AXE_CSUM_RXBYTES(csum_hdr.len) ^
   1361  1.67.2.2       snj 			    AXE_CSUM_RXBYTES(csum_hdr.ilen)) !=
   1362  1.67.2.2       snj 			    sc->sc_lenmask) {
   1363  1.67.2.2       snj 				/* we lost sync */
   1364  1.67.2.2       snj 				ifp->if_ierrors++;
   1365  1.67.2.2       snj 				DPRINTFN(20, "len %#x ilen %#x lenmask %#x err",
   1366  1.67.2.2       snj 				    AXE_CSUM_RXBYTES(csum_hdr.len),
   1367  1.67.2.2       snj 				    AXE_CSUM_RXBYTES(csum_hdr.ilen),
   1368  1.67.2.2       snj 				    sc->sc_lenmask, 0);
   1369  1.67.2.2       snj 				goto done;
   1370  1.67.2.2       snj 			}
   1371  1.67.2.2       snj 			/*
   1372  1.67.2.2       snj 			 * Get total transferred frame length including
   1373  1.67.2.2       snj 			 * checksum header.  The length should be multiple
   1374  1.67.2.2       snj 			 * of 4.
   1375  1.67.2.2       snj 			 */
   1376  1.67.2.2       snj 			pktlen = AXE_CSUM_RXBYTES(csum_hdr.len);
   1377  1.67.2.2       snj 			u_int len = sizeof(csum_hdr) + pktlen;
   1378  1.67.2.2       snj 			len = (len + 3) & ~3;
   1379  1.67.2.2       snj 			if (total_len < len) {
   1380  1.67.2.2       snj 				DPRINTFN(20, "total_len %#x < len %#x",
   1381  1.67.2.2       snj 				    total_len, len, 0, 0);
   1382  1.67.2.2       snj 				/* invalid length */
   1383  1.67.2.2       snj 				ifp->if_ierrors++;
   1384  1.67.2.2       snj 				goto done;
   1385  1.67.2.2       snj 			}
   1386  1.67.2.2       snj 			buf += sizeof(csum_hdr);
   1387  1.67.2.2       snj 
   1388  1.67.2.2       snj 			const uint16_t cstatus = csum_hdr.cstatus;
   1389  1.67.2.2       snj 
   1390  1.67.2.2       snj 			if (cstatus & AXE_CSUM_HDR_L3_TYPE_IPV4) {
   1391  1.67.2.2       snj 				if (cstatus & AXE_CSUM_HDR_L4_CSUM_ERR)
   1392  1.67.2.2       snj 					flags |= M_CSUM_TCP_UDP_BAD;
   1393  1.67.2.2       snj 				if (cstatus & AXE_CSUM_HDR_L3_CSUM_ERR)
   1394  1.67.2.2       snj 					flags |= M_CSUM_IPv4_BAD;
   1395  1.67.2.2       snj 
   1396  1.67.2.2       snj 				const uint16_t l4type =
   1397  1.67.2.2       snj 				    cstatus & AXE_CSUM_HDR_L4_TYPE_MASK;
   1398  1.67.2.2       snj 
   1399  1.67.2.2       snj 				if (l4type == AXE_CSUM_HDR_L4_TYPE_TCP)
   1400  1.67.2.2       snj 					flags |= M_CSUM_TCPv4;
   1401  1.67.2.2       snj 				if (l4type == AXE_CSUM_HDR_L4_TYPE_UDP)
   1402  1.67.2.2       snj 					flags |= M_CSUM_UDPv4;
   1403  1.67.2.2       snj 			}
   1404  1.67.2.2       snj 			if (total_len < len) {
   1405  1.67.2.2       snj 				pktlen = total_len;
   1406  1.67.2.2       snj 				total_len = 0;
   1407  1.67.2.2       snj 			} else {
   1408  1.67.2.2       snj 				total_len -= len;
   1409  1.67.2.2       snj 				rxlen = len - sizeof(csum_hdr);
   1410  1.67.2.2       snj 			}
   1411  1.67.2.2       snj 			DPRINTFN(20, "total_len %#x len %#x pktlen %#x"
   1412  1.67.2.2       snj 			    " rxlen %#x", total_len, len, pktlen, rxlen);
   1413      1.35  pgoyette 		} else { /* AX172 */
   1414      1.42   tsutsui 			pktlen = rxlen = total_len;
   1415      1.35  pgoyette 			total_len = 0;
   1416      1.35  pgoyette 		}
   1417      1.35  pgoyette 
   1418      1.44   tsutsui 		MGETHDR(m, M_DONTWAIT, MT_DATA);
   1419      1.44   tsutsui 		if (m == NULL) {
   1420      1.35  pgoyette 			ifp->if_ierrors++;
   1421      1.35  pgoyette 			goto done;
   1422      1.35  pgoyette 		}
   1423       1.1  augustss 
   1424      1.44   tsutsui 		if (pktlen > MHLEN - ETHER_ALIGN) {
   1425      1.44   tsutsui 			MCLGET(m, M_DONTWAIT);
   1426      1.44   tsutsui 			if ((m->m_flags & M_EXT) == 0) {
   1427      1.44   tsutsui 				m_freem(m);
   1428      1.44   tsutsui 				ifp->if_ierrors++;
   1429      1.44   tsutsui 				goto done;
   1430      1.44   tsutsui 			}
   1431      1.44   tsutsui 		}
   1432      1.44   tsutsui 		m->m_data += ETHER_ALIGN;
   1433      1.44   tsutsui 
   1434      1.35  pgoyette 		ifp->if_ipackets++;
   1435      1.35  pgoyette 		m->m_pkthdr.rcvif = ifp;
   1436      1.35  pgoyette 		m->m_pkthdr.len = m->m_len = pktlen;
   1437  1.67.2.2       snj 		m->m_pkthdr.csum_flags = flags;
   1438       1.1  augustss 
   1439      1.45   tsutsui 		memcpy(mtod(m, uint8_t *), buf, pktlen);
   1440      1.42   tsutsui 		buf += rxlen;
   1441       1.1  augustss 
   1442  1.67.2.2       snj 		DPRINTFN(10, "deliver %d (%#x)", m->m_len, m->m_len, 0, 0);
   1443      1.35  pgoyette 		s = splnet();
   1444       1.1  augustss 
   1445      1.35  pgoyette 		bpf_mtap(ifp, m);
   1446       1.1  augustss 
   1447      1.35  pgoyette 		(*(ifp)->if_input)((ifp), (m));
   1448       1.1  augustss 
   1449      1.35  pgoyette 		splx(s);
   1450       1.1  augustss 
   1451      1.35  pgoyette 	} while (total_len > 0);
   1452       1.1  augustss 
   1453       1.1  augustss  done:
   1454       1.1  augustss 
   1455       1.1  augustss 	/* Setup new transfer. */
   1456  1.67.2.2       snj 	usbd_setup_xfer(xfer, c, c->axe_buf, sc->axe_bufsz,
   1457  1.67.2.2       snj 	    USBD_SHORT_XFER_OK, USBD_NO_TIMEOUT, axe_rxeof);
   1458       1.1  augustss 	usbd_transfer(xfer);
   1459       1.1  augustss 
   1460  1.67.2.2       snj 	DPRINTFN(10, "start rx", 0, 0, 0, 0);
   1461       1.1  augustss }
   1462       1.1  augustss 
   1463       1.1  augustss /*
   1464       1.1  augustss  * A frame was downloaded to the chip. It's safe for us to clean up
   1465       1.1  augustss  * the list buffers.
   1466       1.1  augustss  */
   1467       1.1  augustss 
   1468      1.35  pgoyette static void
   1469  1.67.2.2       snj axe_txeof(struct usbd_xfer *xfer, void * priv, usbd_status status)
   1470       1.1  augustss {
   1471  1.67.2.2       snj 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1472  1.67.2.2       snj 	struct axe_chain *c = priv;
   1473  1.67.2.2       snj 	struct axe_softc *sc = c->axe_sc;
   1474  1.67.2.2       snj 	struct ifnet *ifp = &sc->sc_if;
   1475      1.38   tsutsui 	int s;
   1476       1.1  augustss 
   1477       1.1  augustss 
   1478       1.1  augustss 	if (sc->axe_dying)
   1479       1.1  augustss 		return;
   1480       1.1  augustss 
   1481       1.1  augustss 	s = splnet();
   1482       1.1  augustss 
   1483      1.66       roy 	ifp->if_timer = 0;
   1484      1.66       roy 	ifp->if_flags &= ~IFF_OACTIVE;
   1485      1.66       roy 
   1486       1.1  augustss 	if (status != USBD_NORMAL_COMPLETION) {
   1487       1.1  augustss 		if (status == USBD_NOT_STARTED || status == USBD_CANCELLED) {
   1488       1.1  augustss 			splx(s);
   1489       1.1  augustss 			return;
   1490       1.1  augustss 		}
   1491       1.1  augustss 		ifp->if_oerrors++;
   1492      1.35  pgoyette 		aprint_error_dev(sc->axe_dev, "usb error on tx: %s\n",
   1493      1.28    dyoung 		    usbd_errstr(status));
   1494       1.1  augustss 		if (status == USBD_STALLED)
   1495      1.12  augustss 			usbd_clear_endpoint_stall_async(sc->axe_ep[AXE_ENDPT_TX]);
   1496       1.1  augustss 		splx(s);
   1497       1.1  augustss 		return;
   1498       1.1  augustss 	}
   1499      1.66       roy 	ifp->if_opackets++;
   1500       1.1  augustss 
   1501      1.38   tsutsui 	if (!IFQ_IS_EMPTY(&ifp->if_snd))
   1502       1.1  augustss 		axe_start(ifp);
   1503       1.1  augustss 
   1504       1.1  augustss 	splx(s);
   1505       1.1  augustss }
   1506       1.1  augustss 
   1507      1.35  pgoyette static void
   1508       1.1  augustss axe_tick(void *xsc)
   1509       1.1  augustss {
   1510  1.67.2.2       snj 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1511       1.1  augustss 	struct axe_softc *sc = xsc;
   1512       1.1  augustss 
   1513       1.1  augustss 	if (sc == NULL)
   1514       1.1  augustss 		return;
   1515       1.1  augustss 
   1516       1.1  augustss 	if (sc->axe_dying)
   1517       1.1  augustss 		return;
   1518       1.1  augustss 
   1519       1.1  augustss 	/* Perform periodic stuff in process context */
   1520      1.16     joerg 	usb_add_task(sc->axe_udev, &sc->axe_tick_task, USB_TASKQ_DRIVER);
   1521       1.1  augustss }
   1522       1.1  augustss 
   1523      1.35  pgoyette static void
   1524       1.1  augustss axe_tick_task(void *xsc)
   1525       1.1  augustss {
   1526  1.67.2.2       snj 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1527      1.38   tsutsui 	int s;
   1528  1.67.2.2       snj 	struct axe_softc *sc = xsc;
   1529      1.38   tsutsui 	struct ifnet *ifp;
   1530      1.38   tsutsui 	struct mii_data *mii;
   1531       1.1  augustss 
   1532       1.1  augustss 	if (sc == NULL)
   1533       1.1  augustss 		return;
   1534       1.1  augustss 
   1535       1.1  augustss 	if (sc->axe_dying)
   1536       1.1  augustss 		return;
   1537       1.1  augustss 
   1538      1.35  pgoyette 	ifp = &sc->sc_if;
   1539      1.35  pgoyette 	mii = &sc->axe_mii;
   1540      1.35  pgoyette 
   1541       1.1  augustss 	if (mii == NULL)
   1542       1.1  augustss 		return;
   1543       1.1  augustss 
   1544       1.1  augustss 	s = splnet();
   1545       1.1  augustss 
   1546       1.1  augustss 	mii_tick(mii);
   1547      1.38   tsutsui 	if (sc->axe_link == 0 &&
   1548      1.38   tsutsui 	    (mii->mii_media_status & IFM_ACTIVE) != 0 &&
   1549      1.35  pgoyette 	    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
   1550  1.67.2.2       snj 		DPRINTF("got link", 0, 0, 0, 0);
   1551      1.35  pgoyette 		sc->axe_link++;
   1552      1.36   tsutsui 		if (!IFQ_IS_EMPTY(&ifp->if_snd))
   1553      1.35  pgoyette 			axe_start(ifp);
   1554      1.35  pgoyette 	}
   1555       1.1  augustss 
   1556      1.35  pgoyette 	callout_schedule(&sc->axe_stat_ch, hz);
   1557       1.1  augustss 
   1558       1.1  augustss 	splx(s);
   1559       1.1  augustss }
   1560       1.1  augustss 
   1561      1.35  pgoyette static int
   1562       1.1  augustss axe_encap(struct axe_softc *sc, struct mbuf *m, int idx)
   1563       1.1  augustss {
   1564      1.38   tsutsui 	struct ifnet *ifp = &sc->sc_if;
   1565      1.38   tsutsui 	struct axe_chain *c;
   1566      1.38   tsutsui 	usbd_status err;
   1567      1.38   tsutsui 	int length, boundary;
   1568       1.1  augustss 
   1569       1.1  augustss 	c = &sc->axe_cdata.axe_tx_chain[idx];
   1570       1.1  augustss 
   1571       1.1  augustss 	/*
   1572       1.1  augustss 	 * Copy the mbuf data into a contiguous buffer, leaving two
   1573       1.1  augustss 	 * bytes at the beginning to hold the frame length.
   1574       1.1  augustss 	 */
   1575  1.67.2.2       snj 	if (AXE_IS_178_FAMILY(sc)) {
   1576  1.67.2.2       snj 	    	struct axe_sframe_hdr hdr;
   1577  1.67.2.2       snj 
   1578  1.67.2.2       snj 		boundary = (sc->axe_udev->ud_speed == USB_SPEED_HIGH) ? 512 : 64;
   1579      1.35  pgoyette 
   1580      1.35  pgoyette 		hdr.len = htole16(m->m_pkthdr.len);
   1581      1.35  pgoyette 		hdr.ilen = ~hdr.len;
   1582      1.35  pgoyette 
   1583      1.35  pgoyette 		memcpy(c->axe_buf, &hdr, sizeof(hdr));
   1584      1.35  pgoyette 		length = sizeof(hdr);
   1585      1.35  pgoyette 
   1586      1.35  pgoyette 		m_copydata(m, 0, m->m_pkthdr.len, c->axe_buf + length);
   1587      1.35  pgoyette 		length += m->m_pkthdr.len;
   1588      1.35  pgoyette 
   1589      1.35  pgoyette 		if ((length % boundary) == 0) {
   1590      1.35  pgoyette 			hdr.len = 0x0000;
   1591      1.35  pgoyette 			hdr.ilen = 0xffff;
   1592      1.35  pgoyette 			memcpy(c->axe_buf + length, &hdr, sizeof(hdr));
   1593      1.35  pgoyette 			length += sizeof(hdr);
   1594      1.35  pgoyette 		}
   1595      1.35  pgoyette 	} else {
   1596      1.35  pgoyette 		m_copydata(m, 0, m->m_pkthdr.len, c->axe_buf);
   1597      1.35  pgoyette 		length = m->m_pkthdr.len;
   1598      1.35  pgoyette 	}
   1599       1.1  augustss 
   1600  1.67.2.2       snj 	usbd_setup_xfer(c->axe_xfer, c, c->axe_buf, length,
   1601  1.67.2.2       snj 	    USBD_FORCE_SHORT_XFER, 10000, axe_txeof);
   1602       1.1  augustss 
   1603       1.1  augustss 	/* Transmit */
   1604       1.1  augustss 	err = usbd_transfer(c->axe_xfer);
   1605       1.1  augustss 	if (err != USBD_IN_PROGRESS) {
   1606      1.35  pgoyette 		axe_stop(ifp, 0);
   1607      1.35  pgoyette 		return EIO;
   1608       1.1  augustss 	}
   1609       1.1  augustss 
   1610       1.1  augustss 	sc->axe_cdata.axe_tx_cnt++;
   1611       1.1  augustss 
   1612      1.35  pgoyette 	return 0;
   1613       1.1  augustss }
   1614       1.1  augustss 
   1615  1.67.2.2       snj 
   1616  1.67.2.2       snj static void
   1617  1.67.2.2       snj axe_csum_cfg(struct axe_softc *sc)
   1618  1.67.2.2       snj {
   1619  1.67.2.2       snj 	struct ifnet *ifp = &sc->sc_if;
   1620  1.67.2.2       snj 	uint16_t csum1, csum2;
   1621  1.67.2.2       snj 
   1622  1.67.2.2       snj 	if ((sc->axe_flags & AX772B) != 0) {
   1623  1.67.2.2       snj 		csum1 = 0;
   1624  1.67.2.2       snj 		csum2 = 0;
   1625  1.67.2.2       snj 		if ((ifp->if_capenable & IFCAP_CSUM_IPv4_Tx) != 0)
   1626  1.67.2.2       snj 			csum1 |= AXE_TXCSUM_IP;
   1627  1.67.2.2       snj 		if ((ifp->if_capenable & IFCAP_CSUM_TCPv4_Tx) != 0)
   1628  1.67.2.2       snj 			csum1 |= AXE_TXCSUM_TCP;
   1629  1.67.2.2       snj 		if ((ifp->if_capenable & IFCAP_CSUM_UDPv4_Tx) != 0)
   1630  1.67.2.2       snj 			csum1 |= AXE_TXCSUM_UDP;
   1631  1.67.2.2       snj 		if ((ifp->if_capenable & IFCAP_CSUM_TCPv6_Tx) != 0)
   1632  1.67.2.2       snj 			csum1 |= AXE_TXCSUM_TCPV6;
   1633  1.67.2.2       snj 		if ((ifp->if_capenable & IFCAP_CSUM_UDPv6_Tx) != 0)
   1634  1.67.2.2       snj 			csum1 |= AXE_TXCSUM_UDPV6;
   1635  1.67.2.2       snj 		axe_cmd(sc, AXE_772B_CMD_WRITE_TXCSUM, csum2, csum1, NULL);
   1636  1.67.2.2       snj 		csum1 = 0;
   1637  1.67.2.2       snj 		csum2 = 0;
   1638  1.67.2.2       snj 
   1639  1.67.2.2       snj 		if ((ifp->if_capenable & IFCAP_CSUM_IPv4_Rx) != 0)
   1640  1.67.2.2       snj 			csum1 |= AXE_RXCSUM_IP;
   1641  1.67.2.2       snj 		if ((ifp->if_capenable & IFCAP_CSUM_TCPv4_Rx) != 0)
   1642  1.67.2.2       snj 			csum1 |= AXE_RXCSUM_TCP;
   1643  1.67.2.2       snj 		if ((ifp->if_capenable & IFCAP_CSUM_UDPv4_Rx) != 0)
   1644  1.67.2.2       snj 			csum1 |= AXE_RXCSUM_UDP;
   1645  1.67.2.2       snj 		if ((ifp->if_capenable & IFCAP_CSUM_TCPv6_Rx) != 0)
   1646  1.67.2.2       snj 			csum1 |= AXE_RXCSUM_TCPV6;
   1647  1.67.2.2       snj 		if ((ifp->if_capenable & IFCAP_CSUM_UDPv6_Rx) != 0)
   1648  1.67.2.2       snj 			csum1 |= AXE_RXCSUM_UDPV6;
   1649  1.67.2.2       snj 		axe_cmd(sc, AXE_772B_CMD_WRITE_RXCSUM, csum2, csum1, NULL);
   1650  1.67.2.2       snj 	}
   1651  1.67.2.2       snj }
   1652  1.67.2.2       snj 
   1653      1.35  pgoyette static void
   1654       1.1  augustss axe_start(struct ifnet *ifp)
   1655       1.1  augustss {
   1656  1.67.2.2       snj 	struct axe_softc *sc = ifp->if_softc;
   1657       1.1  augustss 
   1658  1.67.2.2       snj 	mutex_enter(&sc->axe_txlock);
   1659  1.67.2.2       snj 	axe_start_locked(ifp);
   1660  1.67.2.2       snj 	mutex_exit(&sc->axe_txlock);
   1661  1.67.2.2       snj }
   1662       1.1  augustss 
   1663  1.67.2.2       snj static void
   1664  1.67.2.2       snj axe_start_locked(struct ifnet *ifp)
   1665  1.67.2.2       snj {
   1666  1.67.2.2       snj 	struct axe_softc *sc = ifp->if_softc;
   1667  1.67.2.2       snj 	struct mbuf *m;
   1668      1.35  pgoyette 
   1669      1.22    dyoung 	if ((ifp->if_flags & (IFF_OACTIVE|IFF_RUNNING)) != IFF_RUNNING)
   1670       1.1  augustss 		return;
   1671       1.1  augustss 
   1672      1.46   tsutsui 	IFQ_POLL(&ifp->if_snd, m);
   1673      1.46   tsutsui 	if (m == NULL) {
   1674       1.1  augustss 		return;
   1675       1.1  augustss 	}
   1676       1.1  augustss 
   1677      1.46   tsutsui 	if (axe_encap(sc, m, 0)) {
   1678       1.1  augustss 		return;
   1679       1.1  augustss 	}
   1680      1.46   tsutsui 	IFQ_DEQUEUE(&ifp->if_snd, m);
   1681       1.1  augustss 
   1682       1.1  augustss 	/*
   1683       1.1  augustss 	 * If there's a BPF listener, bounce a copy of this frame
   1684       1.1  augustss 	 * to him.
   1685       1.1  augustss 	 */
   1686      1.46   tsutsui 	bpf_mtap(ifp, m);
   1687      1.46   tsutsui 	m_freem(m);
   1688       1.1  augustss 
   1689       1.1  augustss 	ifp->if_flags |= IFF_OACTIVE;
   1690       1.1  augustss 
   1691       1.1  augustss 	/*
   1692       1.1  augustss 	 * Set a timeout in case the chip goes out to lunch.
   1693       1.1  augustss 	 */
   1694       1.1  augustss 	ifp->if_timer = 5;
   1695       1.1  augustss 
   1696       1.1  augustss 	return;
   1697       1.1  augustss }
   1698       1.1  augustss 
   1699      1.35  pgoyette static int
   1700      1.35  pgoyette axe_init(struct ifnet *ifp)
   1701       1.1  augustss {
   1702      1.38   tsutsui 	struct axe_softc *sc = ifp->if_softc;
   1703  1.67.2.2       snj 
   1704  1.67.2.2       snj 	mutex_enter(&sc->axe_lock);
   1705  1.67.2.2       snj 	int ret = axe_init_locked(ifp);
   1706  1.67.2.2       snj 	mutex_exit(&sc->axe_lock);
   1707  1.67.2.2       snj 
   1708  1.67.2.2       snj 	return ret;
   1709  1.67.2.2       snj }
   1710  1.67.2.2       snj 
   1711  1.67.2.2       snj static int
   1712  1.67.2.2       snj axe_init_locked(struct ifnet *ifp)
   1713  1.67.2.2       snj {
   1714  1.67.2.2       snj 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1715  1.67.2.2       snj 	struct axe_softc *sc = ifp->if_softc;
   1716      1.38   tsutsui 	usbd_status err;
   1717      1.38   tsutsui 	int rxmode;
   1718  1.67.2.2       snj 	int i, error;
   1719       1.1  augustss 
   1720  1.67.2.2       snj 	axe_stop_locked(ifp, 0);
   1721       1.1  augustss 
   1722       1.1  augustss 	/*
   1723       1.1  augustss 	 * Cancel pending I/O and free all RX/TX buffers.
   1724       1.1  augustss 	 */
   1725       1.1  augustss 	axe_reset(sc);
   1726       1.1  augustss 
   1727      1.21        ad 	axe_lock_mii(sc);
   1728  1.67.2.2       snj 
   1729  1.67.2.2       snj #if 0
   1730  1.67.2.2       snj 	ret = asix_write_gpio(dev, AX_GPIO_RSE | AX_GPIO_GPO_2 |
   1731  1.67.2.2       snj 			      AX_GPIO_GPO2EN, 5, in_pm);
   1732  1.67.2.2       snj #endif
   1733  1.67.2.2       snj 	/* Set MAC address and transmitter IPG values. */
   1734  1.67.2.2       snj 	if (AXE_IS_178_FAMILY(sc)) {
   1735  1.67.2.2       snj 		axe_cmd(sc, AXE_178_CMD_WRITE_NODEID, 0, 0, sc->axe_enaddr);
   1736      1.35  pgoyette 		axe_cmd(sc, AXE_178_CMD_WRITE_IPG012, sc->axe_ipgs[2],
   1737      1.35  pgoyette 		    (sc->axe_ipgs[1] << 8) | (sc->axe_ipgs[0]), NULL);
   1738  1.67.2.2       snj 	} else {
   1739  1.67.2.2       snj 		axe_cmd(sc, AXE_172_CMD_WRITE_NODEID, 0, 0, sc->axe_enaddr);
   1740      1.35  pgoyette 		axe_cmd(sc, AXE_172_CMD_WRITE_IPG0, 0, sc->axe_ipgs[0], NULL);
   1741      1.35  pgoyette 		axe_cmd(sc, AXE_172_CMD_WRITE_IPG1, 0, sc->axe_ipgs[1], NULL);
   1742      1.35  pgoyette 		axe_cmd(sc, AXE_172_CMD_WRITE_IPG2, 0, sc->axe_ipgs[2], NULL);
   1743      1.35  pgoyette 	}
   1744  1.67.2.2       snj 	if (AXE_IS_178_FAMILY(sc)) {
   1745  1.67.2.2       snj 		sc->axe_flags &= ~(AXSTD_FRAME | AXCSUM_FRAME);
   1746  1.67.2.2       snj 		if ((sc->axe_flags & AX772B) != 0 &&
   1747  1.67.2.2       snj 		    (ifp->if_capenable & AX_RXCSUM) != 0) {
   1748  1.67.2.2       snj 			sc->sc_lenmask = AXE_CSUM_HDR_LEN_MASK;
   1749  1.67.2.2       snj 			sc->axe_flags |= AXCSUM_FRAME;
   1750  1.67.2.2       snj 		} else {
   1751  1.67.2.2       snj 			sc->sc_lenmask = AXE_HDR_LEN_MASK;
   1752  1.67.2.2       snj 			sc->axe_flags |= AXSTD_FRAME;
   1753  1.67.2.2       snj 		}
   1754  1.67.2.2       snj 	}
   1755       1.1  augustss 
   1756  1.67.2.2       snj 	/* Configure TX/RX checksum offloading. */
   1757  1.67.2.2       snj 	axe_csum_cfg(sc);
   1758  1.67.2.2       snj 
   1759  1.67.2.2       snj 	if (sc->axe_flags & AX772B) {
   1760  1.67.2.2       snj 		/* AX88772B uses different maximum frame burst configuration. */
   1761  1.67.2.2       snj 		axe_cmd(sc, AXE_772B_CMD_RXCTL_WRITE_CFG,
   1762  1.67.2.2       snj 		    ax88772b_mfb_table[AX88772B_MFB_16K].threshold,
   1763  1.67.2.2       snj 		    ax88772b_mfb_table[AX88772B_MFB_16K].byte_cnt, NULL);
   1764  1.67.2.2       snj 	}
   1765       1.1  augustss 	/* Enable receiver, set RX mode */
   1766  1.67.2.2       snj 	rxmode = (AXE_RXCMD_MULTICAST | AXE_RXCMD_ENABLE);
   1767  1.67.2.2       snj 	if (AXE_IS_178_FAMILY(sc)) {
   1768  1.67.2.2       snj 		if (sc->axe_flags & AX772B) {
   1769  1.67.2.2       snj 			/*
   1770  1.67.2.2       snj 			 * Select RX header format type 1.  Aligning IP
   1771  1.67.2.2       snj 			 * header on 4 byte boundary is not needed when
   1772  1.67.2.2       snj 			 * checksum offloading feature is not used
   1773  1.67.2.2       snj 			 * because we always copy the received frame in
   1774  1.67.2.2       snj 			 * RX handler.  When RX checksum offloading is
   1775  1.67.2.2       snj 			 * active, aligning IP header is required to
   1776  1.67.2.2       snj 			 * reflect actual frame length including RX
   1777  1.67.2.2       snj 			 * header size.
   1778  1.67.2.2       snj 			 */
   1779  1.67.2.2       snj 			rxmode |= AXE_772B_RXCMD_HDR_TYPE_1;
   1780  1.67.2.2       snj 			if (sc->axe_flags & AXCSUM_FRAME)
   1781  1.67.2.2       snj 				rxmode |= AXE_772B_RXCMD_IPHDR_ALIGN;
   1782  1.67.2.2       snj 		} else {
   1783  1.67.2.2       snj 			/*
   1784  1.67.2.2       snj 			 * Default Rx buffer size is too small to get
   1785  1.67.2.2       snj 			 * maximum performance.
   1786  1.67.2.2       snj 			 */
   1787  1.67.2.2       snj #if 0
   1788  1.67.2.2       snj 			if (sc->axe_udev->ud_speed == USB_SPEED_HIGH) {
   1789  1.67.2.2       snj 				/* Largest possible USB buffer size for AX88178 */
   1790  1.67.2.2       snj #endif
   1791  1.67.2.2       snj 			rxmode |= AXE_178_RXCMD_MFB_16384;
   1792      1.35  pgoyette 		}
   1793  1.67.2.2       snj 	} else {
   1794      1.35  pgoyette 		rxmode |= AXE_172_RXCMD_UNICAST;
   1795  1.67.2.2       snj 	}
   1796  1.67.2.2       snj 
   1797       1.1  augustss 
   1798       1.1  augustss 	/* If we want promiscuous mode, set the allframes bit. */
   1799       1.1  augustss 	if (ifp->if_flags & IFF_PROMISC)
   1800       1.1  augustss 		rxmode |= AXE_RXCMD_PROMISC;
   1801       1.1  augustss 
   1802       1.1  augustss 	if (ifp->if_flags & IFF_BROADCAST)
   1803       1.1  augustss 		rxmode |= AXE_RXCMD_BROADCAST;
   1804       1.1  augustss 
   1805  1.67.2.2       snj 	DPRINTF("rxmode 0x%#x", rxmode, 0, 0, 0);
   1806  1.67.2.2       snj 
   1807       1.1  augustss 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, rxmode, NULL);
   1808      1.21        ad 	axe_unlock_mii(sc);
   1809       1.1  augustss 
   1810       1.1  augustss 	/* Load the multicast filter. */
   1811       1.1  augustss 	axe_setmulti(sc);
   1812       1.1  augustss 
   1813       1.1  augustss 	/* Open RX and TX pipes. */
   1814       1.1  augustss 	err = usbd_open_pipe(sc->axe_iface, sc->axe_ed[AXE_ENDPT_RX],
   1815       1.1  augustss 	    USBD_EXCLUSIVE_USE, &sc->axe_ep[AXE_ENDPT_RX]);
   1816       1.1  augustss 	if (err) {
   1817      1.35  pgoyette 		aprint_error_dev(sc->axe_dev, "open rx pipe failed: %s\n",
   1818      1.35  pgoyette 		    usbd_errstr(err));
   1819  1.67.2.2       snj 		error = EIO;
   1820  1.67.2.2       snj 		goto fail;
   1821       1.1  augustss 	}
   1822       1.1  augustss 
   1823       1.1  augustss 	err = usbd_open_pipe(sc->axe_iface, sc->axe_ed[AXE_ENDPT_TX],
   1824       1.1  augustss 	    USBD_EXCLUSIVE_USE, &sc->axe_ep[AXE_ENDPT_TX]);
   1825       1.1  augustss 	if (err) {
   1826      1.35  pgoyette 		aprint_error_dev(sc->axe_dev, "open tx pipe failed: %s\n",
   1827      1.35  pgoyette 		    usbd_errstr(err));
   1828  1.67.2.2       snj 		error = EIO;
   1829  1.67.2.2       snj 		goto fail1;
   1830  1.67.2.2       snj 	}
   1831  1.67.2.2       snj 
   1832  1.67.2.2       snj 	/* Init RX ring. */
   1833  1.67.2.2       snj 	if (axe_rx_list_init(sc) != 0) {
   1834  1.67.2.2       snj 		aprint_error_dev(sc->axe_dev, "rx list init failed\n");
   1835  1.67.2.2       snj 		error = ENOBUFS;
   1836  1.67.2.2       snj 		goto fail2;
   1837  1.67.2.2       snj 	}
   1838  1.67.2.2       snj 
   1839  1.67.2.2       snj 	/* Init TX ring. */
   1840  1.67.2.2       snj 	if (axe_tx_list_init(sc) != 0) {
   1841  1.67.2.2       snj 		aprint_error_dev(sc->axe_dev, "tx list init failed\n");
   1842  1.67.2.2       snj 		error = ENOBUFS;
   1843  1.67.2.2       snj 		goto fail3;
   1844       1.1  augustss 	}
   1845       1.1  augustss 
   1846       1.1  augustss 	/* Start up the receive pipe. */
   1847       1.1  augustss 	for (i = 0; i < AXE_RX_LIST_CNT; i++) {
   1848  1.67.2.2       snj 		struct axe_chain *c = &sc->axe_cdata.axe_rx_chain[i];
   1849  1.67.2.2       snj 		usbd_setup_xfer(c->axe_xfer, c, c->axe_buf, sc->axe_bufsz,
   1850  1.67.2.2       snj 		    USBD_SHORT_XFER_OK, USBD_NO_TIMEOUT, axe_rxeof);
   1851       1.1  augustss 		usbd_transfer(c->axe_xfer);
   1852       1.1  augustss 	}
   1853       1.1  augustss 
   1854       1.1  augustss 	ifp->if_flags |= IFF_RUNNING;
   1855       1.1  augustss 	ifp->if_flags &= ~IFF_OACTIVE;
   1856       1.1  augustss 
   1857      1.35  pgoyette 	callout_schedule(&sc->axe_stat_ch, hz);
   1858  1.67.2.2       snj 
   1859      1.35  pgoyette 	return 0;
   1860  1.67.2.2       snj fail3:
   1861  1.67.2.2       snj 	axe_rx_list_free(sc);
   1862  1.67.2.2       snj fail2:
   1863  1.67.2.2       snj 	usbd_close_pipe(sc->axe_ep[AXE_ENDPT_TX]);
   1864  1.67.2.2       snj fail1:
   1865  1.67.2.2       snj 	usbd_close_pipe(sc->axe_ep[AXE_ENDPT_RX]);
   1866  1.67.2.2       snj fail:
   1867  1.67.2.2       snj 	return error;
   1868       1.1  augustss }
   1869       1.1  augustss 
   1870      1.35  pgoyette static int
   1871      1.18  christos axe_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   1872       1.1  augustss {
   1873      1.38   tsutsui 	struct axe_softc *sc = ifp->if_softc;
   1874      1.38   tsutsui 	int s;
   1875      1.38   tsutsui 	int error = 0;
   1876       1.1  augustss 
   1877      1.35  pgoyette 	s = splnet();
   1878  1.67.2.2       snj 	error = ether_ioctl(ifp, cmd, data);
   1879  1.67.2.2       snj 	splx(s);
   1880      1.35  pgoyette 
   1881  1.67.2.2       snj 	if (error == ENETRESET) {
   1882       1.1  augustss 		error = 0;
   1883  1.67.2.2       snj 		if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
   1884  1.67.2.2       snj 			;
   1885  1.67.2.2       snj 		else if (ifp->if_flags & IFF_RUNNING) {
   1886  1.67.2.2       snj 			mutex_enter(&sc->axe_lock);
   1887      1.35  pgoyette 			axe_setmulti(sc);
   1888  1.67.2.2       snj 			mutex_exit(&sc->axe_lock);
   1889  1.67.2.2       snj 		}
   1890       1.1  augustss 	}
   1891       1.1  augustss 
   1892      1.35  pgoyette 	return error;
   1893       1.1  augustss }
   1894       1.1  augustss 
   1895      1.35  pgoyette static void
   1896       1.1  augustss axe_watchdog(struct ifnet *ifp)
   1897       1.1  augustss {
   1898      1.38   tsutsui 	struct axe_softc *sc;
   1899      1.38   tsutsui 	struct axe_chain *c;
   1900      1.38   tsutsui 	usbd_status stat;
   1901      1.38   tsutsui 	int s;
   1902       1.1  augustss 
   1903       1.1  augustss 	sc = ifp->if_softc;
   1904       1.1  augustss 
   1905       1.1  augustss 	ifp->if_oerrors++;
   1906      1.35  pgoyette 	aprint_error_dev(sc->axe_dev, "watchdog timeout\n");
   1907       1.1  augustss 
   1908       1.4  augustss 	s = splusb();
   1909       1.1  augustss 	c = &sc->axe_cdata.axe_tx_chain[0];
   1910       1.1  augustss 	usbd_get_xfer_status(c->axe_xfer, NULL, NULL, NULL, &stat);
   1911       1.1  augustss 	axe_txeof(c->axe_xfer, c, stat);
   1912       1.1  augustss 
   1913      1.35  pgoyette 	if (!IFQ_IS_EMPTY(&ifp->if_snd))
   1914       1.1  augustss 		axe_start(ifp);
   1915       1.4  augustss 	splx(s);
   1916       1.1  augustss }
   1917       1.1  augustss 
   1918       1.1  augustss /*
   1919       1.1  augustss  * Stop the adapter and free any mbufs allocated to the
   1920       1.1  augustss  * RX and TX lists.
   1921       1.1  augustss  */
   1922  1.67.2.2       snj 
   1923      1.35  pgoyette static void
   1924      1.35  pgoyette axe_stop(struct ifnet *ifp, int disable)
   1925       1.1  augustss {
   1926      1.38   tsutsui 	struct axe_softc *sc = ifp->if_softc;
   1927       1.1  augustss 
   1928  1.67.2.2       snj 	mutex_enter(&sc->axe_lock);
   1929  1.67.2.2       snj 	axe_stop_locked(ifp, disable);
   1930  1.67.2.2       snj 	mutex_exit(&sc->axe_lock);
   1931  1.67.2.2       snj }
   1932  1.67.2.2       snj 
   1933  1.67.2.2       snj static void
   1934  1.67.2.2       snj axe_stop_locked(struct ifnet *ifp, int disable)
   1935  1.67.2.2       snj {
   1936  1.67.2.2       snj 	struct axe_softc *sc = ifp->if_softc;
   1937  1.67.2.2       snj 	usbd_status err;
   1938       1.1  augustss 
   1939       1.1  augustss 	ifp->if_timer = 0;
   1940      1.35  pgoyette 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1941       1.1  augustss 
   1942      1.47    dyoung 	callout_stop(&sc->axe_stat_ch);
   1943       1.1  augustss 
   1944       1.1  augustss 	/* Stop transfers. */
   1945       1.1  augustss 	if (sc->axe_ep[AXE_ENDPT_RX] != NULL) {
   1946       1.1  augustss 		err = usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_RX]);
   1947       1.1  augustss 		if (err) {
   1948      1.35  pgoyette 			aprint_error_dev(sc->axe_dev,
   1949      1.35  pgoyette 			    "abort rx pipe failed: %s\n", usbd_errstr(err));
   1950       1.1  augustss 		}
   1951       1.1  augustss 	}
   1952       1.1  augustss 
   1953       1.1  augustss 	if (sc->axe_ep[AXE_ENDPT_TX] != NULL) {
   1954       1.1  augustss 		err = usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_TX]);
   1955       1.1  augustss 		if (err) {
   1956      1.35  pgoyette 			aprint_error_dev(sc->axe_dev,
   1957      1.35  pgoyette 			    "abort tx pipe failed: %s\n", usbd_errstr(err));
   1958       1.1  augustss 		}
   1959       1.1  augustss 	}
   1960       1.1  augustss 
   1961       1.1  augustss 	if (sc->axe_ep[AXE_ENDPT_INTR] != NULL) {
   1962       1.1  augustss 		err = usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_INTR]);
   1963       1.1  augustss 		if (err) {
   1964      1.35  pgoyette 			aprint_error_dev(sc->axe_dev,
   1965      1.35  pgoyette 			    "abort intr pipe failed: %s\n", usbd_errstr(err));
   1966       1.1  augustss 		}
   1967  1.67.2.2       snj 	}
   1968  1.67.2.2       snj 
   1969  1.67.2.2       snj 	axe_reset(sc);
   1970  1.67.2.2       snj 
   1971  1.67.2.2       snj 	axe_rx_list_free(sc);
   1972  1.67.2.2       snj 
   1973  1.67.2.2       snj 	axe_tx_list_free(sc);
   1974  1.67.2.2       snj 
   1975  1.67.2.2       snj 	/* Close pipes. */
   1976  1.67.2.2       snj 	if (sc->axe_ep[AXE_ENDPT_RX] != NULL) {
   1977  1.67.2.2       snj 		err = usbd_close_pipe(sc->axe_ep[AXE_ENDPT_RX]);
   1978       1.1  augustss 		if (err) {
   1979      1.35  pgoyette 			aprint_error_dev(sc->axe_dev,
   1980  1.67.2.2       snj 			    "close rx pipe failed: %s\n", usbd_errstr(err));
   1981       1.1  augustss 		}
   1982  1.67.2.2       snj 		sc->axe_ep[AXE_ENDPT_RX] = NULL;
   1983       1.1  augustss 	}
   1984       1.1  augustss 
   1985  1.67.2.2       snj 	if (sc->axe_ep[AXE_ENDPT_TX] != NULL) {
   1986  1.67.2.2       snj 		err = usbd_close_pipe(sc->axe_ep[AXE_ENDPT_TX]);
   1987  1.67.2.2       snj 		if (err) {
   1988  1.67.2.2       snj 			aprint_error_dev(sc->axe_dev,
   1989  1.67.2.2       snj 			    "close tx pipe failed: %s\n", usbd_errstr(err));
   1990       1.1  augustss 		}
   1991  1.67.2.2       snj 		sc->axe_ep[AXE_ENDPT_TX] = NULL;
   1992       1.1  augustss 	}
   1993       1.1  augustss 
   1994  1.67.2.2       snj 	if (sc->axe_ep[AXE_ENDPT_INTR] != NULL) {
   1995  1.67.2.2       snj 		err = usbd_close_pipe(sc->axe_ep[AXE_ENDPT_INTR]);
   1996  1.67.2.2       snj 		if (err) {
   1997  1.67.2.2       snj 			aprint_error_dev(sc->axe_dev,
   1998  1.67.2.2       snj 			    "close intr pipe failed: %s\n", usbd_errstr(err));
   1999       1.1  augustss 		}
   2000  1.67.2.2       snj 		sc->axe_ep[AXE_ENDPT_INTR] = NULL;
   2001       1.1  augustss 	}
   2002       1.1  augustss 
   2003      1.35  pgoyette 	sc->axe_link = 0;
   2004       1.1  augustss }
   2005      1.48  pgoyette 
   2006      1.55    nonaka MODULE(MODULE_CLASS_DRIVER, if_axe, "bpf");
   2007      1.48  pgoyette 
   2008      1.48  pgoyette #ifdef _MODULE
   2009      1.48  pgoyette #include "ioconf.c"
   2010      1.48  pgoyette #endif
   2011      1.48  pgoyette 
   2012      1.48  pgoyette static int
   2013      1.48  pgoyette if_axe_modcmd(modcmd_t cmd, void *aux)
   2014      1.48  pgoyette {
   2015      1.48  pgoyette 	int error = 0;
   2016      1.48  pgoyette 
   2017      1.48  pgoyette 	switch (cmd) {
   2018      1.48  pgoyette 	case MODULE_CMD_INIT:
   2019      1.48  pgoyette #ifdef _MODULE
   2020      1.49  pgoyette 		error = config_init_component(cfdriver_ioconf_axe,
   2021      1.49  pgoyette 		    cfattach_ioconf_axe, cfdata_ioconf_axe);
   2022      1.48  pgoyette #endif
   2023      1.48  pgoyette 		return error;
   2024      1.48  pgoyette 	case MODULE_CMD_FINI:
   2025      1.48  pgoyette #ifdef _MODULE
   2026      1.49  pgoyette 		error = config_fini_component(cfdriver_ioconf_axe,
   2027      1.49  pgoyette 		    cfattach_ioconf_axe, cfdata_ioconf_axe);
   2028      1.48  pgoyette #endif
   2029      1.48  pgoyette 		return error;
   2030      1.48  pgoyette 	default:
   2031      1.48  pgoyette 		return ENOTTY;
   2032      1.48  pgoyette 	}
   2033      1.48  pgoyette }
   2034