if_axe.c revision 1.67.4.16 1 1.67.4.16 skrll /* $NetBSD: if_axe.c,v 1.67.4.16 2017/08/28 17:52:27 skrll Exp $ */
2 1.67.4.12 skrll /* $OpenBSD: if_axe.c,v 1.137 2016/04/13 11:03:37 mpi Exp $ */
3 1.35 pgoyette
4 1.35 pgoyette /*
5 1.35 pgoyette * Copyright (c) 2005, 2006, 2007 Jonathan Gray <jsg (at) openbsd.org>
6 1.35 pgoyette *
7 1.35 pgoyette * Permission to use, copy, modify, and distribute this software for any
8 1.35 pgoyette * purpose with or without fee is hereby granted, provided that the above
9 1.35 pgoyette * copyright notice and this permission notice appear in all copies.
10 1.35 pgoyette *
11 1.35 pgoyette * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.35 pgoyette * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.35 pgoyette * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.35 pgoyette * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.35 pgoyette * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.35 pgoyette * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.35 pgoyette * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.35 pgoyette */
19 1.1 augustss
20 1.1 augustss /*
21 1.1 augustss * Copyright (c) 1997, 1998, 1999, 2000-2003
22 1.1 augustss * Bill Paul <wpaul (at) windriver.com>. All rights reserved.
23 1.1 augustss *
24 1.1 augustss * Redistribution and use in source and binary forms, with or without
25 1.1 augustss * modification, are permitted provided that the following conditions
26 1.1 augustss * are met:
27 1.1 augustss * 1. Redistributions of source code must retain the above copyright
28 1.1 augustss * notice, this list of conditions and the following disclaimer.
29 1.1 augustss * 2. Redistributions in binary form must reproduce the above copyright
30 1.1 augustss * notice, this list of conditions and the following disclaimer in the
31 1.1 augustss * documentation and/or other materials provided with the distribution.
32 1.1 augustss * 3. All advertising materials mentioning features or use of this software
33 1.1 augustss * must display the following acknowledgement:
34 1.1 augustss * This product includes software developed by Bill Paul.
35 1.1 augustss * 4. Neither the name of the author nor the names of any co-contributors
36 1.1 augustss * may be used to endorse or promote products derived from this software
37 1.1 augustss * without specific prior written permission.
38 1.1 augustss *
39 1.1 augustss * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
40 1.1 augustss * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
41 1.1 augustss * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
42 1.1 augustss * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
43 1.1 augustss * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
44 1.1 augustss * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
45 1.1 augustss * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
46 1.1 augustss * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
47 1.1 augustss * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
48 1.1 augustss * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
49 1.1 augustss * THE POSSIBILITY OF SUCH DAMAGE.
50 1.1 augustss */
51 1.1 augustss
52 1.1 augustss /*
53 1.67.4.12 skrll * ASIX Electronics AX88172/AX88178/AX88778 USB 2.0 ethernet driver.
54 1.67.4.12 skrll * Used in the LinkSys USB200M and various other adapters.
55 1.1 augustss *
56 1.1 augustss * Written by Bill Paul <wpaul (at) windriver.com>
57 1.1 augustss * Senior Engineer
58 1.1 augustss * Wind River Systems
59 1.1 augustss */
60 1.1 augustss
61 1.1 augustss /*
62 1.1 augustss * The AX88172 provides USB ethernet supports at 10 and 100Mbps.
63 1.1 augustss * It uses an external PHY (reference designs use a RealTek chip),
64 1.1 augustss * and has a 64-bit multicast hash filter. There is some information
65 1.1 augustss * missing from the manual which one needs to know in order to make
66 1.1 augustss * the chip function:
67 1.1 augustss *
68 1.1 augustss * - You must set bit 7 in the RX control register, otherwise the
69 1.1 augustss * chip won't receive any packets.
70 1.1 augustss * - You must initialize all 3 IPG registers, or you won't be able
71 1.1 augustss * to send any packets.
72 1.1 augustss *
73 1.1 augustss * Note that this device appears to only support loading the station
74 1.67.4.12 skrll * address via autoload from the EEPROM (i.e. there's no way to manually
75 1.1 augustss * set it).
76 1.1 augustss *
77 1.1 augustss * (Adam Weinberger wanted me to name this driver if_gir.c.)
78 1.1 augustss */
79 1.1 augustss
80 1.1 augustss /*
81 1.67.4.12 skrll * Ax88178 and Ax88772 support backported from the OpenBSD driver.
82 1.67.4.12 skrll * 2007/02/12, J.R. Oldroyd, fbsd (at) opal.com
83 1.67.4.12 skrll *
84 1.67.4.12 skrll * Manual here:
85 1.67.4.12 skrll * http://www.asix.com.tw/FrootAttach/datasheet/AX88178_datasheet_Rev10.pdf
86 1.67.4.12 skrll * http://www.asix.com.tw/FrootAttach/datasheet/AX88772_datasheet_Rev10.pdf
87 1.1 augustss */
88 1.1 augustss
89 1.1 augustss #include <sys/cdefs.h>
90 1.67.4.16 skrll __KERNEL_RCSID(0, "$NetBSD: if_axe.c,v 1.67.4.16 2017/08/28 17:52:27 skrll Exp $");
91 1.1 augustss
92 1.62 christos #ifdef _KERNEL_OPT
93 1.1 augustss #include "opt_inet.h"
94 1.67.4.12 skrll #include "opt_usb.h"
95 1.67.4.16 skrll #include "opt_net_mpsafe.h"
96 1.1 augustss #endif
97 1.1 augustss
98 1.1 augustss #include <sys/param.h>
99 1.35 pgoyette #include <sys/bus.h>
100 1.35 pgoyette #include <sys/device.h>
101 1.35 pgoyette #include <sys/kernel.h>
102 1.35 pgoyette #include <sys/mbuf.h>
103 1.48 pgoyette #include <sys/module.h>
104 1.21 ad #include <sys/mutex.h>
105 1.1 augustss #include <sys/socket.h>
106 1.35 pgoyette #include <sys/sockio.h>
107 1.35 pgoyette #include <sys/systm.h>
108 1.1 augustss
109 1.67.4.6 skrll #include <sys/rndsource.h>
110 1.1 augustss
111 1.1 augustss #include <net/if.h>
112 1.1 augustss #include <net/if_dl.h>
113 1.35 pgoyette #include <net/if_ether.h>
114 1.1 augustss #include <net/if_media.h>
115 1.1 augustss
116 1.1 augustss #include <net/bpf.h>
117 1.1 augustss
118 1.1 augustss #include <dev/mii/mii.h>
119 1.1 augustss #include <dev/mii/miivar.h>
120 1.1 augustss
121 1.1 augustss #include <dev/usb/usb.h>
122 1.67.4.12 skrll #include <dev/usb/usbhist.h>
123 1.1 augustss #include <dev/usb/usbdi.h>
124 1.1 augustss #include <dev/usb/usbdi_util.h>
125 1.35 pgoyette #include <dev/usb/usbdivar.h>
126 1.1 augustss #include <dev/usb/usbdevs.h>
127 1.1 augustss
128 1.1 augustss #include <dev/usb/if_axereg.h>
129 1.1 augustss
130 1.67.4.12 skrll /*
131 1.67.4.12 skrll * AXE_178_MAX_FRAME_BURST
132 1.67.4.12 skrll * max frame burst size for Ax88178 and Ax88772
133 1.67.4.12 skrll * 0 2048 bytes
134 1.67.4.12 skrll * 1 4096 bytes
135 1.67.4.12 skrll * 2 8192 bytes
136 1.67.4.12 skrll * 3 16384 bytes
137 1.67.4.12 skrll * use the largest your system can handle without USB stalling.
138 1.67.4.12 skrll *
139 1.67.4.12 skrll * NB: 88772 parts appear to generate lots of input errors with
140 1.67.4.12 skrll * a 2K rx buffer and 8K is only slightly faster than 4K on an
141 1.67.4.12 skrll * EHCI port on a T42 so change at your own risk.
142 1.67.4.12 skrll */
143 1.67.4.12 skrll #define AXE_178_MAX_FRAME_BURST 1
144 1.67.4.12 skrll
145 1.67.4.12 skrll
146 1.67.4.12 skrll #ifdef USB_DEBUG
147 1.67.4.12 skrll #ifndef AXE_DEBUG
148 1.67.4.12 skrll #define axedebug 0
149 1.1 augustss #else
150 1.67.4.12 skrll static int axedebug = 20;
151 1.67.4.12 skrll
152 1.67.4.12 skrll SYSCTL_SETUP(sysctl_hw_axe_setup, "sysctl hw.axe setup")
153 1.67.4.12 skrll {
154 1.67.4.12 skrll int err;
155 1.67.4.12 skrll const struct sysctlnode *rnode;
156 1.67.4.12 skrll const struct sysctlnode *cnode;
157 1.67.4.12 skrll
158 1.67.4.12 skrll err = sysctl_createv(clog, 0, NULL, &rnode,
159 1.67.4.12 skrll CTLFLAG_PERMANENT, CTLTYPE_NODE, "axe",
160 1.67.4.12 skrll SYSCTL_DESCR("axe global controls"),
161 1.67.4.12 skrll NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
162 1.67.4.12 skrll
163 1.67.4.12 skrll if (err)
164 1.67.4.12 skrll goto fail;
165 1.67.4.12 skrll
166 1.67.4.12 skrll /* control debugging printfs */
167 1.67.4.12 skrll err = sysctl_createv(clog, 0, &rnode, &cnode,
168 1.67.4.12 skrll CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
169 1.67.4.12 skrll "debug", SYSCTL_DESCR("Enable debugging output"),
170 1.67.4.12 skrll NULL, 0, &axedebug, sizeof(axedebug), CTL_CREATE, CTL_EOL);
171 1.67.4.12 skrll if (err)
172 1.67.4.12 skrll goto fail;
173 1.67.4.12 skrll
174 1.67.4.12 skrll return;
175 1.67.4.12 skrll fail:
176 1.67.4.12 skrll aprint_error("%s: sysctl_createv failed (err = %d)\n", __func__, err);
177 1.67.4.12 skrll }
178 1.67.4.12 skrll
179 1.67.4.12 skrll #endif /* AXE_DEBUG */
180 1.67.4.12 skrll #endif /* USB_DEBUG */
181 1.67.4.12 skrll
182 1.67.4.12 skrll #define DPRINTF(FMT,A,B,C,D) USBHIST_LOGN(axedebug,1,FMT,A,B,C,D)
183 1.67.4.12 skrll #define DPRINTFN(N,FMT,A,B,C,D) USBHIST_LOGN(axedebug,N,FMT,A,B,C,D)
184 1.67.4.12 skrll #define AXEHIST_FUNC() USBHIST_FUNC()
185 1.67.4.12 skrll #define AXEHIST_CALLED(name) USBHIST_CALLED(axedebug)
186 1.1 augustss
187 1.1 augustss /*
188 1.1 augustss * Various supported device vendors/products.
189 1.1 augustss */
190 1.35 pgoyette static const struct axe_type axe_devs[] = {
191 1.35 pgoyette { { USB_VENDOR_ABOCOM, USB_PRODUCT_ABOCOM_UFE2000}, 0 },
192 1.35 pgoyette { { USB_VENDOR_ACERCM, USB_PRODUCT_ACERCM_EP1427X2}, 0 },
193 1.35 pgoyette { { USB_VENDOR_APPLE, USB_PRODUCT_APPLE_ETHERNET }, AX772 },
194 1.1 augustss { { USB_VENDOR_ASIX, USB_PRODUCT_ASIX_AX88172}, 0 },
195 1.35 pgoyette { { USB_VENDOR_ASIX, USB_PRODUCT_ASIX_AX88772}, AX772 },
196 1.35 pgoyette { { USB_VENDOR_ASIX, USB_PRODUCT_ASIX_AX88772A}, AX772 },
197 1.67.4.12 skrll { { USB_VENDOR_ASIX, USB_PRODUCT_ASIX_AX88772B}, AX772B },
198 1.67.4.12 skrll { { USB_VENDOR_ASIX, USB_PRODUCT_ASIX_AX88772B_1}, AX772B },
199 1.35 pgoyette { { USB_VENDOR_ASIX, USB_PRODUCT_ASIX_AX88178}, AX178 },
200 1.35 pgoyette { { USB_VENDOR_ATEN, USB_PRODUCT_ATEN_UC210T}, 0 },
201 1.35 pgoyette { { USB_VENDOR_BELKIN, USB_PRODUCT_BELKIN_F5D5055 }, AX178 },
202 1.35 pgoyette { { USB_VENDOR_BILLIONTON, USB_PRODUCT_BILLIONTON_USB2AR}, 0},
203 1.67.4.12 skrll { { USB_VENDOR_CISCOLINKSYS, USB_PRODUCT_CISCOLINKSYS_USB200MV2}, AX772A },
204 1.1 augustss { { USB_VENDOR_COREGA, USB_PRODUCT_COREGA_FETHER_USB2_TX }, 0},
205 1.1 augustss { { USB_VENDOR_DLINK, USB_PRODUCT_DLINK_DUBE100}, 0 },
206 1.35 pgoyette { { USB_VENDOR_DLINK, USB_PRODUCT_DLINK_DUBE100B1 }, AX772 },
207 1.67.4.11 skrll { { USB_VENDOR_DLINK2, USB_PRODUCT_DLINK2_DUBE100B1 }, AX772 },
208 1.67.4.12 skrll { { USB_VENDOR_DLINK, USB_PRODUCT_DLINK_DUBE100C1 }, AX772B },
209 1.35 pgoyette { { USB_VENDOR_GOODWAY, USB_PRODUCT_GOODWAY_GWUSB2E}, 0 },
210 1.35 pgoyette { { USB_VENDOR_IODATA, USB_PRODUCT_IODATA_ETGUS2 }, AX178 },
211 1.35 pgoyette { { USB_VENDOR_JVC, USB_PRODUCT_JVC_MP_PRX1}, 0 },
212 1.67.4.12 skrll { { USB_VENDOR_LENOVO, USB_PRODUCT_LENOVO_ETHERNET }, AX772B },
213 1.67.4.12 skrll { { USB_VENDOR_LINKSYS, USB_PRODUCT_LINKSYS_HG20F9}, AX772B },
214 1.1 augustss { { USB_VENDOR_LINKSYS2, USB_PRODUCT_LINKSYS2_USB200M}, 0 },
215 1.35 pgoyette { { USB_VENDOR_LINKSYS4, USB_PRODUCT_LINKSYS4_USB1000 }, AX178 },
216 1.35 pgoyette { { USB_VENDOR_LOGITEC, USB_PRODUCT_LOGITEC_LAN_GTJU2}, AX178 },
217 1.35 pgoyette { { USB_VENDOR_MELCO, USB_PRODUCT_MELCO_LUAU2GT}, AX178 },
218 1.2 augustss { { USB_VENDOR_MELCO, USB_PRODUCT_MELCO_LUAU2KTX}, 0 },
219 1.35 pgoyette { { USB_VENDOR_MSI, USB_PRODUCT_MSI_AX88772A}, AX772 },
220 1.1 augustss { { USB_VENDOR_NETGEAR, USB_PRODUCT_NETGEAR_FA120}, 0 },
221 1.35 pgoyette { { USB_VENDOR_OQO, USB_PRODUCT_OQO_ETHER01PLUS }, AX772 },
222 1.35 pgoyette { { USB_VENDOR_PLANEX3, USB_PRODUCT_PLANEX3_GU1000T }, AX178 },
223 1.1 augustss { { USB_VENDOR_SITECOM, USB_PRODUCT_SITECOM_LN029}, 0 },
224 1.67.4.12 skrll { { USB_VENDOR_SITECOMEU, USB_PRODUCT_SITECOMEU_LN028 }, AX178 },
225 1.67.4.12 skrll { { USB_VENDOR_SITECOMEU, USB_PRODUCT_SITECOMEU_LN031 }, AX178 },
226 1.67.4.12 skrll { { USB_VENDOR_SYSTEMTALKS, USB_PRODUCT_SYSTEMTALKS_SGCX2UL}, 0 },
227 1.1 augustss };
228 1.9 christos #define axe_lookup(v, p) ((const struct axe_type *)usb_lookup(axe_devs, v, p))
229 1.1 augustss
230 1.67.4.12 skrll static const struct ax88772b_mfb ax88772b_mfb_table[] = {
231 1.67.4.12 skrll { 0x8000, 0x8001, 2048 },
232 1.67.4.12 skrll { 0x8100, 0x8147, 4096 },
233 1.67.4.12 skrll { 0x8200, 0x81EB, 6144 },
234 1.67.4.12 skrll { 0x8300, 0x83D7, 8192 },
235 1.67.4.12 skrll { 0x8400, 0x851E, 16384 },
236 1.67.4.12 skrll { 0x8500, 0x8666, 20480 },
237 1.67.4.12 skrll { 0x8600, 0x87AE, 24576 },
238 1.67.4.12 skrll { 0x8700, 0x8A3D, 32768 }
239 1.67.4.12 skrll };
240 1.67.4.12 skrll
241 1.35 pgoyette int axe_match(device_t, cfdata_t, void *);
242 1.35 pgoyette void axe_attach(device_t, device_t, void *);
243 1.35 pgoyette int axe_detach(device_t, int);
244 1.35 pgoyette int axe_activate(device_t, devact_t);
245 1.35 pgoyette
246 1.35 pgoyette CFATTACH_DECL_NEW(axe, sizeof(struct axe_softc),
247 1.35 pgoyette axe_match, axe_attach, axe_detach, axe_activate);
248 1.35 pgoyette
249 1.35 pgoyette static int axe_tx_list_init(struct axe_softc *);
250 1.67.4.13 skrll #if 0
251 1.67.4.13 skrll static void axe_tx_list_free(struct axe_softc *);
252 1.67.4.13 skrll #endif
253 1.35 pgoyette static int axe_rx_list_init(struct axe_softc *);
254 1.67.4.13 skrll static void axe_rx_list_free(struct axe_softc *);
255 1.35 pgoyette static int axe_encap(struct axe_softc *, struct mbuf *, int);
256 1.67.4.4 skrll static void axe_rxeof(struct usbd_xfer *, void *, usbd_status);
257 1.67.4.4 skrll static void axe_txeof(struct usbd_xfer *, void *, usbd_status);
258 1.35 pgoyette static void axe_tick(void *);
259 1.35 pgoyette static void axe_tick_task(void *);
260 1.35 pgoyette static void axe_start(struct ifnet *);
261 1.67.4.13 skrll static void axe_start_locked(struct ifnet *);
262 1.35 pgoyette static int axe_ioctl(struct ifnet *, u_long, void *);
263 1.35 pgoyette static int axe_init(struct ifnet *);
264 1.67.4.13 skrll static int axe_init_locked(struct ifnet *);
265 1.35 pgoyette static void axe_stop(struct ifnet *, int);
266 1.67.4.13 skrll static void axe_stop_locked(struct ifnet *, int);
267 1.35 pgoyette static void axe_watchdog(struct ifnet *);
268 1.66 roy static int axe_miibus_readreg_locked(device_t, int, int);
269 1.35 pgoyette static int axe_miibus_readreg(device_t, int, int);
270 1.66 roy static void axe_miibus_writereg_locked(device_t, int, int, int);
271 1.35 pgoyette static void axe_miibus_writereg(device_t, int, int, int);
272 1.56 matt static void axe_miibus_statchg(struct ifnet *);
273 1.35 pgoyette static int axe_cmd(struct axe_softc *, int, int, int, void *);
274 1.67.4.3 skrll static void axe_reset(struct axe_softc *);
275 1.35 pgoyette
276 1.35 pgoyette static void axe_setmulti(struct axe_softc *);
277 1.67.4.3 skrll static void axe_lock_mii(struct axe_softc *);
278 1.67.4.3 skrll static void axe_unlock_mii(struct axe_softc *);
279 1.35 pgoyette
280 1.35 pgoyette static void axe_ax88178_init(struct axe_softc *);
281 1.35 pgoyette static void axe_ax88772_init(struct axe_softc *);
282 1.67.4.16 skrll static void axe_ax88772a_init(struct axe_softc *);
283 1.67.4.16 skrll static void axe_ax88772b_init(struct axe_softc *);
284 1.1 augustss
285 1.1 augustss /* Get exclusive access to the MII registers */
286 1.35 pgoyette static void
287 1.1 augustss axe_lock_mii(struct axe_softc *sc)
288 1.1 augustss {
289 1.38 tsutsui
290 1.1 augustss sc->axe_refcnt++;
291 1.21 ad mutex_enter(&sc->axe_mii_lock);
292 1.1 augustss }
293 1.1 augustss
294 1.35 pgoyette static void
295 1.1 augustss axe_unlock_mii(struct axe_softc *sc)
296 1.1 augustss {
297 1.38 tsutsui
298 1.21 ad mutex_exit(&sc->axe_mii_lock);
299 1.1 augustss if (--sc->axe_refcnt < 0)
300 1.53 mrg usb_detach_wakeupold((sc->axe_dev));
301 1.1 augustss }
302 1.1 augustss
303 1.35 pgoyette static int
304 1.1 augustss axe_cmd(struct axe_softc *sc, int cmd, int index, int val, void *buf)
305 1.1 augustss {
306 1.67.4.12 skrll AXEHIST_FUNC(); AXEHIST_CALLED();
307 1.38 tsutsui usb_device_request_t req;
308 1.38 tsutsui usbd_status err;
309 1.1 augustss
310 1.21 ad KASSERT(mutex_owned(&sc->axe_mii_lock));
311 1.21 ad
312 1.1 augustss if (sc->axe_dying)
313 1.35 pgoyette return 0;
314 1.1 augustss
315 1.67.4.12 skrll DPRINTFN(20, "cmd %#x index %#x val %#x", cmd, index, val, 0);
316 1.67.4.12 skrll
317 1.1 augustss if (AXE_CMD_DIR(cmd))
318 1.1 augustss req.bmRequestType = UT_WRITE_VENDOR_DEVICE;
319 1.1 augustss else
320 1.1 augustss req.bmRequestType = UT_READ_VENDOR_DEVICE;
321 1.1 augustss req.bRequest = AXE_CMD_CMD(cmd);
322 1.1 augustss USETW(req.wValue, val);
323 1.1 augustss USETW(req.wIndex, index);
324 1.1 augustss USETW(req.wLength, AXE_CMD_LEN(cmd));
325 1.1 augustss
326 1.1 augustss err = usbd_do_request(sc->axe_udev, &req, buf);
327 1.1 augustss
328 1.35 pgoyette if (err) {
329 1.67.4.12 skrll DPRINTF("cmd %d err %d", cmd, err, 0, 0);
330 1.35 pgoyette return -1;
331 1.35 pgoyette }
332 1.35 pgoyette return 0;
333 1.1 augustss }
334 1.1 augustss
335 1.35 pgoyette static int
336 1.66 roy axe_miibus_readreg_locked(device_t dev, int phy, int reg)
337 1.1 augustss {
338 1.67.4.12 skrll AXEHIST_FUNC(); AXEHIST_CALLED();
339 1.28 dyoung struct axe_softc *sc = device_private(dev);
340 1.38 tsutsui usbd_status err;
341 1.38 tsutsui uint16_t val;
342 1.1 augustss
343 1.67.4.12 skrll DPRINTFN(30, "phy 0x%x reg 0x%x\n", phy, reg, 0, 0);
344 1.67.4.12 skrll
345 1.66 roy axe_cmd(sc, AXE_CMD_MII_OPMODE_SW, 0, 0, NULL);
346 1.67.4.12 skrll
347 1.66 roy err = axe_cmd(sc, AXE_CMD_MII_READ_REG, reg, phy, (void *)&val);
348 1.66 roy axe_cmd(sc, AXE_CMD_MII_OPMODE_HW, 0, 0, NULL);
349 1.66 roy if (err) {
350 1.66 roy aprint_error_dev(sc->axe_dev, "read PHY failed\n");
351 1.66 roy return -1;
352 1.66 roy }
353 1.66 roy
354 1.66 roy val = le16toh(val);
355 1.67.4.12 skrll if (AXE_IS_772(sc) && reg == MII_BMSR) {
356 1.66 roy /*
357 1.67.4.12 skrll * BMSR of AX88772 indicates that it supports extended
358 1.66 roy * capability but the extended status register is
359 1.67.4.12 skrll * reserved for embedded ethernet PHY. So clear the
360 1.66 roy * extended capability bit of BMSR.
361 1.66 roy */
362 1.66 roy val &= ~BMSR_EXTCAP;
363 1.1 augustss }
364 1.1 augustss
365 1.67.4.12 skrll DPRINTFN(30, "phy 0x%x reg 0x%x val %#x", phy, reg, val, 0);
366 1.66 roy
367 1.66 roy return val;
368 1.66 roy }
369 1.66 roy
370 1.66 roy static int
371 1.66 roy axe_miibus_readreg(device_t dev, int phy, int reg)
372 1.66 roy {
373 1.66 roy struct axe_softc *sc = device_private(dev);
374 1.66 roy int val;
375 1.66 roy
376 1.66 roy if (sc->axe_dying)
377 1.66 roy return 0;
378 1.1 augustss
379 1.66 roy if (sc->axe_phyno != phy)
380 1.66 roy return 0;
381 1.1 augustss
382 1.66 roy axe_lock_mii(sc);
383 1.66 roy val = axe_miibus_readreg_locked(dev, phy, reg);
384 1.66 roy axe_unlock_mii(sc);
385 1.1 augustss
386 1.66 roy return val;
387 1.1 augustss }
388 1.1 augustss
389 1.35 pgoyette static void
390 1.66 roy axe_miibus_writereg_locked(device_t dev, int phy, int reg, int aval)
391 1.1 augustss {
392 1.38 tsutsui struct axe_softc *sc = device_private(dev);
393 1.38 tsutsui usbd_status err;
394 1.38 tsutsui uint16_t val;
395 1.1 augustss
396 1.66 roy val = htole16(aval);
397 1.1 augustss
398 1.1 augustss axe_cmd(sc, AXE_CMD_MII_OPMODE_SW, 0, 0, NULL);
399 1.1 augustss err = axe_cmd(sc, AXE_CMD_MII_WRITE_REG, reg, phy, (void *)&val);
400 1.1 augustss axe_cmd(sc, AXE_CMD_MII_OPMODE_HW, 0, 0, NULL);
401 1.1 augustss
402 1.1 augustss if (err) {
403 1.25 cube aprint_error_dev(sc->axe_dev, "write PHY failed\n");
404 1.1 augustss return;
405 1.1 augustss }
406 1.1 augustss }
407 1.1 augustss
408 1.35 pgoyette static void
409 1.66 roy axe_miibus_writereg(device_t dev, int phy, int reg, int aval)
410 1.66 roy {
411 1.66 roy struct axe_softc *sc = device_private(dev);
412 1.66 roy
413 1.66 roy if (sc->axe_dying)
414 1.66 roy return;
415 1.66 roy
416 1.66 roy if (sc->axe_phyno != phy)
417 1.66 roy return;
418 1.66 roy
419 1.66 roy axe_lock_mii(sc);
420 1.66 roy axe_miibus_writereg_locked(dev, phy, reg, aval);
421 1.66 roy axe_unlock_mii(sc);
422 1.66 roy }
423 1.66 roy
424 1.66 roy static void
425 1.56 matt axe_miibus_statchg(struct ifnet *ifp)
426 1.1 augustss {
427 1.67.4.12 skrll AXEHIST_FUNC(); AXEHIST_CALLED();
428 1.67.4.12 skrll
429 1.56 matt struct axe_softc *sc = ifp->if_softc;
430 1.38 tsutsui struct mii_data *mii = &sc->axe_mii;
431 1.5 augustss int val, err;
432 1.5 augustss
433 1.67.4.12 skrll val = 0;
434 1.67.4.12 skrll if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) {
435 1.67.4.12 skrll val |= AXE_MEDIA_FULL_DUPLEX;
436 1.67.4.12 skrll if (AXE_IS_178_FAMILY(sc)) {
437 1.67.4.12 skrll if ((IFM_OPTIONS(mii->mii_media_active) &
438 1.67.4.12 skrll IFM_ETH_TXPAUSE) != 0)
439 1.67.4.12 skrll val |= AXE_178_MEDIA_TXFLOW_CONTROL_EN;
440 1.67.4.12 skrll if ((IFM_OPTIONS(mii->mii_media_active) &
441 1.67.4.12 skrll IFM_ETH_RXPAUSE) != 0)
442 1.67.4.12 skrll val |= AXE_178_MEDIA_RXFLOW_CONTROL_EN;
443 1.67.4.12 skrll }
444 1.67.4.12 skrll }
445 1.67.4.12 skrll if (AXE_IS_178_FAMILY(sc)) {
446 1.67.4.12 skrll val |= AXE_178_MEDIA_RX_EN | AXE_178_MEDIA_MAGIC;
447 1.66 roy if (sc->axe_flags & AX178)
448 1.66 roy val |= AXE_178_MEDIA_ENCK;
449 1.35 pgoyette switch (IFM_SUBTYPE(mii->mii_media_active)) {
450 1.38 tsutsui case IFM_1000_T:
451 1.35 pgoyette val |= AXE_178_MEDIA_GMII | AXE_178_MEDIA_ENCK;
452 1.35 pgoyette break;
453 1.35 pgoyette case IFM_100_TX:
454 1.35 pgoyette val |= AXE_178_MEDIA_100TX;
455 1.35 pgoyette break;
456 1.35 pgoyette case IFM_10_T:
457 1.35 pgoyette /* doesn't need to be handled */
458 1.35 pgoyette break;
459 1.35 pgoyette }
460 1.35 pgoyette }
461 1.35 pgoyette
462 1.67.4.12 skrll DPRINTF("val=0x%x", val, 0, 0, 0);
463 1.21 ad axe_lock_mii(sc);
464 1.5 augustss err = axe_cmd(sc, AXE_CMD_WRITE_MEDIA, 0, val, NULL);
465 1.21 ad axe_unlock_mii(sc);
466 1.5 augustss if (err) {
467 1.25 cube aprint_error_dev(sc->axe_dev, "media change failed\n");
468 1.5 augustss return;
469 1.5 augustss }
470 1.1 augustss }
471 1.1 augustss
472 1.35 pgoyette static void
473 1.1 augustss axe_setmulti(struct axe_softc *sc)
474 1.1 augustss {
475 1.67.4.12 skrll AXEHIST_FUNC(); AXEHIST_CALLED();
476 1.38 tsutsui struct ifnet *ifp = &sc->sc_if;
477 1.38 tsutsui struct ether_multi *enm;
478 1.38 tsutsui struct ether_multistep step;
479 1.38 tsutsui uint32_t h = 0;
480 1.38 tsutsui uint16_t rxmode;
481 1.38 tsutsui uint8_t hashtbl[8] = { 0, 0, 0, 0, 0, 0, 0, 0 };
482 1.1 augustss
483 1.1 augustss if (sc->axe_dying)
484 1.1 augustss return;
485 1.1 augustss
486 1.21 ad axe_lock_mii(sc);
487 1.1 augustss axe_cmd(sc, AXE_CMD_RXCTL_READ, 0, 0, (void *)&rxmode);
488 1.10 tron rxmode = le16toh(rxmode);
489 1.1 augustss
490 1.67.4.12 skrll rxmode &=
491 1.67.4.12 skrll ~(AXE_RXCMD_ALLMULTI | AXE_RXCMD_PROMISC |
492 1.67.4.12 skrll AXE_RXCMD_BROADCAST | AXE_RXCMD_MULTICAST);
493 1.67.4.12 skrll
494 1.67.4.12 skrll rxmode |=
495 1.67.4.12 skrll (ifp->if_flags & IFF_BROADCAST) ? AXE_RXCMD_BROADCAST : 0;
496 1.67.4.12 skrll
497 1.67.4.12 skrll if (ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) {
498 1.67.4.12 skrll if (ifp->if_flags & IFF_PROMISC)
499 1.67.4.12 skrll rxmode |= AXE_RXCMD_PROMISC;
500 1.35 pgoyette goto allmulti;
501 1.35 pgoyette }
502 1.1 augustss
503 1.35 pgoyette /* Now program new ones */
504 1.1 augustss ETHER_FIRST_MULTI(step, &sc->axe_ec, enm);
505 1.1 augustss while (enm != NULL) {
506 1.1 augustss if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
507 1.38 tsutsui ETHER_ADDR_LEN) != 0)
508 1.1 augustss goto allmulti;
509 1.1 augustss
510 1.1 augustss h = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN) >> 26;
511 1.35 pgoyette hashtbl[h >> 3] |= 1U << (h & 7);
512 1.1 augustss ETHER_NEXT_MULTI(step, enm);
513 1.1 augustss }
514 1.1 augustss ifp->if_flags &= ~IFF_ALLMULTI;
515 1.67.4.12 skrll rxmode |= AXE_RXCMD_MULTICAST;
516 1.67.4.12 skrll
517 1.1 augustss axe_cmd(sc, AXE_CMD_WRITE_MCAST, 0, 0, (void *)&hashtbl);
518 1.1 augustss axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, rxmode, NULL);
519 1.21 ad axe_unlock_mii(sc);
520 1.1 augustss return;
521 1.35 pgoyette
522 1.35 pgoyette allmulti:
523 1.35 pgoyette ifp->if_flags |= IFF_ALLMULTI;
524 1.35 pgoyette rxmode |= AXE_RXCMD_ALLMULTI;
525 1.35 pgoyette axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, rxmode, NULL);
526 1.35 pgoyette axe_unlock_mii(sc);
527 1.1 augustss }
528 1.1 augustss
529 1.67.4.12 skrll
530 1.35 pgoyette static void
531 1.1 augustss axe_reset(struct axe_softc *sc)
532 1.1 augustss {
533 1.38 tsutsui
534 1.1 augustss if (sc->axe_dying)
535 1.1 augustss return;
536 1.67.4.12 skrll
537 1.67.4.12 skrll /*
538 1.67.4.12 skrll * softnet_lock can be taken when NET_MPAFE is not defined when calling
539 1.67.4.12 skrll * if_addr_init -> if_init. This doesn't mixe well with the
540 1.67.4.12 skrll * usbd_delay_ms calls in the init routines as things like nd6_slowtimo
541 1.67.4.12 skrll * can fire during the wait and attempt to take softnet_lock and then
542 1.67.4.12 skrll * block the softclk thread meaing the wait never ends.
543 1.67.4.12 skrll */
544 1.67.4.12 skrll #ifndef NET_MPSAFE
545 1.1 augustss /* XXX What to reset? */
546 1.1 augustss
547 1.1 augustss /* Wait a little while for the chip to get its brains in order. */
548 1.1 augustss DELAY(1000);
549 1.67.4.12 skrll #else
550 1.67.4.12 skrll axe_lock_mii(sc);
551 1.67.4.12 skrll
552 1.67.4.12 skrll if (sc->axe_flags & AX178) {
553 1.67.4.12 skrll axe_ax88178_init(sc);
554 1.67.4.12 skrll } else if (sc->axe_flags & AX772) {
555 1.67.4.12 skrll axe_ax88772_init(sc);
556 1.67.4.12 skrll } else if (sc->axe_flags & AX772A) {
557 1.67.4.12 skrll axe_ax88772a_init(sc);
558 1.67.4.12 skrll } else if (sc->axe_flags & AX772B) {
559 1.67.4.12 skrll axe_ax88772b_init(sc);
560 1.67.4.12 skrll }
561 1.67.4.12 skrll axe_unlock_mii(sc);
562 1.67.4.12 skrll #endif
563 1.1 augustss }
564 1.1 augustss
565 1.66 roy static int
566 1.66 roy axe_get_phyno(struct axe_softc *sc, int sel)
567 1.66 roy {
568 1.66 roy int phyno;
569 1.66 roy
570 1.66 roy switch (AXE_PHY_TYPE(sc->axe_phyaddrs[sel])) {
571 1.66 roy case PHY_TYPE_100_HOME:
572 1.66 roy /* FALLTHROUGH */
573 1.66 roy case PHY_TYPE_GIG:
574 1.66 roy phyno = AXE_PHY_NO(sc->axe_phyaddrs[sel]);
575 1.66 roy break;
576 1.66 roy case PHY_TYPE_SPECIAL:
577 1.66 roy /* FALLTHROUGH */
578 1.66 roy case PHY_TYPE_RSVD:
579 1.66 roy /* FALLTHROUGH */
580 1.66 roy case PHY_TYPE_NON_SUP:
581 1.66 roy /* FALLTHROUGH */
582 1.66 roy default:
583 1.66 roy phyno = -1;
584 1.66 roy break;
585 1.66 roy }
586 1.66 roy
587 1.66 roy return phyno;
588 1.66 roy }
589 1.66 roy
590 1.66 roy #define AXE_GPIO_WRITE(x, y) do { \
591 1.66 roy axe_cmd(sc, AXE_CMD_WRITE_GPIO, 0, (x), NULL); \
592 1.66 roy usbd_delay_ms(sc->axe_udev, hztoms(y)); \
593 1.66 roy } while (0)
594 1.66 roy
595 1.35 pgoyette static void
596 1.35 pgoyette axe_ax88178_init(struct axe_softc *sc)
597 1.35 pgoyette {
598 1.67.4.12 skrll AXEHIST_FUNC(); AXEHIST_CALLED();
599 1.66 roy int gpio0, ledmode, phymode;
600 1.66 roy uint16_t eeprom, val;
601 1.35 pgoyette
602 1.35 pgoyette axe_cmd(sc, AXE_CMD_SROM_WR_ENABLE, 0, 0, NULL);
603 1.35 pgoyette /* XXX magic */
604 1.35 pgoyette axe_cmd(sc, AXE_CMD_SROM_READ, 0, 0x0017, &eeprom);
605 1.35 pgoyette axe_cmd(sc, AXE_CMD_SROM_WR_DISABLE, 0, 0, NULL);
606 1.35 pgoyette
607 1.35 pgoyette eeprom = le16toh(eeprom);
608 1.35 pgoyette
609 1.67.4.12 skrll DPRINTF("EEPROM is 0x%x", eeprom, 0, 0, 0);
610 1.35 pgoyette
611 1.35 pgoyette /* if EEPROM is invalid we have to use to GPIO0 */
612 1.35 pgoyette if (eeprom == 0xffff) {
613 1.66 roy phymode = AXE_PHY_MODE_MARVELL;
614 1.35 pgoyette gpio0 = 1;
615 1.66 roy ledmode = 0;
616 1.35 pgoyette } else {
617 1.66 roy phymode = eeprom & 0x7f;
618 1.35 pgoyette gpio0 = (eeprom & 0x80) ? 0 : 1;
619 1.66 roy ledmode = eeprom >> 8;
620 1.35 pgoyette }
621 1.35 pgoyette
622 1.67.4.12 skrll DPRINTF("use gpio0: %d, phymode %d", gpio0, phymode, 0, 0);
623 1.35 pgoyette
624 1.66 roy /* Program GPIOs depending on PHY hardware. */
625 1.66 roy switch (phymode) {
626 1.66 roy case AXE_PHY_MODE_MARVELL:
627 1.66 roy if (gpio0 == 1) {
628 1.66 roy AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO0_EN,
629 1.66 roy hz / 32);
630 1.66 roy AXE_GPIO_WRITE(AXE_GPIO0_EN | AXE_GPIO2 | AXE_GPIO2_EN,
631 1.66 roy hz / 32);
632 1.66 roy AXE_GPIO_WRITE(AXE_GPIO0_EN | AXE_GPIO2_EN, hz / 4);
633 1.66 roy AXE_GPIO_WRITE(AXE_GPIO0_EN | AXE_GPIO2 | AXE_GPIO2_EN,
634 1.66 roy hz / 32);
635 1.66 roy } else {
636 1.66 roy AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO1 |
637 1.66 roy AXE_GPIO1_EN, hz / 3);
638 1.66 roy if (ledmode == 1) {
639 1.66 roy AXE_GPIO_WRITE(AXE_GPIO1_EN, hz / 3);
640 1.66 roy AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN,
641 1.66 roy hz / 3);
642 1.66 roy } else {
643 1.66 roy AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN |
644 1.66 roy AXE_GPIO2 | AXE_GPIO2_EN, hz / 32);
645 1.66 roy AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN |
646 1.66 roy AXE_GPIO2_EN, hz / 4);
647 1.66 roy AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN |
648 1.66 roy AXE_GPIO2 | AXE_GPIO2_EN, hz / 32);
649 1.66 roy }
650 1.66 roy }
651 1.66 roy break;
652 1.66 roy case AXE_PHY_MODE_CICADA:
653 1.66 roy case AXE_PHY_MODE_CICADA_V2:
654 1.66 roy case AXE_PHY_MODE_CICADA_V2_ASIX:
655 1.66 roy if (gpio0 == 1)
656 1.66 roy AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO0 |
657 1.66 roy AXE_GPIO0_EN, hz / 32);
658 1.66 roy else
659 1.66 roy AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO1 |
660 1.66 roy AXE_GPIO1_EN, hz / 32);
661 1.66 roy break;
662 1.66 roy case AXE_PHY_MODE_AGERE:
663 1.66 roy AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO1 |
664 1.66 roy AXE_GPIO1_EN, hz / 32);
665 1.66 roy AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN | AXE_GPIO2 |
666 1.66 roy AXE_GPIO2_EN, hz / 32);
667 1.66 roy AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN | AXE_GPIO2_EN, hz / 4);
668 1.66 roy AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN | AXE_GPIO2 |
669 1.66 roy AXE_GPIO2_EN, hz / 32);
670 1.66 roy break;
671 1.66 roy case AXE_PHY_MODE_REALTEK_8211CL:
672 1.66 roy case AXE_PHY_MODE_REALTEK_8211BN:
673 1.66 roy case AXE_PHY_MODE_REALTEK_8251CL:
674 1.66 roy val = gpio0 == 1 ? AXE_GPIO0 | AXE_GPIO0_EN :
675 1.66 roy AXE_GPIO1 | AXE_GPIO1_EN;
676 1.66 roy AXE_GPIO_WRITE(val, hz / 32);
677 1.66 roy AXE_GPIO_WRITE(val | AXE_GPIO2 | AXE_GPIO2_EN, hz / 32);
678 1.66 roy AXE_GPIO_WRITE(val | AXE_GPIO2_EN, hz / 4);
679 1.66 roy AXE_GPIO_WRITE(val | AXE_GPIO2 | AXE_GPIO2_EN, hz / 32);
680 1.66 roy if (phymode == AXE_PHY_MODE_REALTEK_8211CL) {
681 1.66 roy axe_miibus_writereg_locked(sc->axe_dev,
682 1.66 roy sc->axe_phyno, 0x1F, 0x0005);
683 1.66 roy axe_miibus_writereg_locked(sc->axe_dev,
684 1.66 roy sc->axe_phyno, 0x0C, 0x0000);
685 1.66 roy val = axe_miibus_readreg_locked(sc->axe_dev,
686 1.66 roy sc->axe_phyno, 0x0001);
687 1.66 roy axe_miibus_writereg_locked(sc->axe_dev,
688 1.66 roy sc->axe_phyno, 0x01, val | 0x0080);
689 1.66 roy axe_miibus_writereg_locked(sc->axe_dev,
690 1.66 roy sc->axe_phyno, 0x1F, 0x0000);
691 1.66 roy }
692 1.66 roy break;
693 1.66 roy default:
694 1.66 roy /* Unknown PHY model or no need to program GPIOs. */
695 1.66 roy break;
696 1.35 pgoyette }
697 1.35 pgoyette
698 1.35 pgoyette /* soft reset */
699 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_CLEAR, NULL);
700 1.35 pgoyette usbd_delay_ms(sc->axe_udev, 150);
701 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0,
702 1.35 pgoyette AXE_SW_RESET_PRL | AXE_178_RESET_MAGIC, NULL);
703 1.35 pgoyette usbd_delay_ms(sc->axe_udev, 150);
704 1.67.4.12 skrll /* Enable MII/GMII/RGMII interface to work with external PHY. */
705 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, 0, NULL);
706 1.35 pgoyette usbd_delay_ms(sc->axe_udev, 10);
707 1.35 pgoyette axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL);
708 1.35 pgoyette }
709 1.35 pgoyette
710 1.35 pgoyette static void
711 1.35 pgoyette axe_ax88772_init(struct axe_softc *sc)
712 1.35 pgoyette {
713 1.67.4.12 skrll AXEHIST_FUNC(); AXEHIST_CALLED();
714 1.35 pgoyette
715 1.35 pgoyette axe_cmd(sc, AXE_CMD_WRITE_GPIO, 0, 0x00b0, NULL);
716 1.35 pgoyette usbd_delay_ms(sc->axe_udev, 40);
717 1.35 pgoyette
718 1.66 roy if (sc->axe_phyno == AXE_772_PHY_NO_EPHY) {
719 1.35 pgoyette /* ask for the embedded PHY */
720 1.67.4.12 skrll axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0,
721 1.67.4.12 skrll AXE_SW_PHY_SELECT_EMBEDDED, NULL);
722 1.35 pgoyette usbd_delay_ms(sc->axe_udev, 10);
723 1.35 pgoyette
724 1.35 pgoyette /* power down and reset state, pin reset state */
725 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_CLEAR, NULL);
726 1.35 pgoyette usbd_delay_ms(sc->axe_udev, 60);
727 1.35 pgoyette
728 1.35 pgoyette /* power down/reset state, pin operating state */
729 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0,
730 1.35 pgoyette AXE_SW_RESET_IPPD | AXE_SW_RESET_PRL, NULL);
731 1.35 pgoyette usbd_delay_ms(sc->axe_udev, 150);
732 1.35 pgoyette
733 1.35 pgoyette /* power up, reset */
734 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_PRL, NULL);
735 1.35 pgoyette
736 1.35 pgoyette /* power up, operating */
737 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0,
738 1.35 pgoyette AXE_SW_RESET_IPRL | AXE_SW_RESET_PRL, NULL);
739 1.35 pgoyette } else {
740 1.35 pgoyette /* ask for external PHY */
741 1.67.4.12 skrll axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, AXE_SW_PHY_SELECT_EXT,
742 1.67.4.12 skrll NULL);
743 1.35 pgoyette usbd_delay_ms(sc->axe_udev, 10);
744 1.35 pgoyette
745 1.35 pgoyette /* power down internal PHY */
746 1.35 pgoyette axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0,
747 1.35 pgoyette AXE_SW_RESET_IPPD | AXE_SW_RESET_PRL, NULL);
748 1.35 pgoyette }
749 1.35 pgoyette
750 1.35 pgoyette usbd_delay_ms(sc->axe_udev, 150);
751 1.35 pgoyette axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL);
752 1.35 pgoyette }
753 1.35 pgoyette
754 1.67.4.13 skrll static int
755 1.67.4.13 skrll axe_ifflags_cb(struct ethercom *ec)
756 1.67.4.13 skrll {
757 1.67.4.13 skrll struct ifnet *ifp = &ec->ec_if;
758 1.67.4.13 skrll struct axe_softc *sc = ifp->if_softc;
759 1.67.4.13 skrll int rc = 0;
760 1.67.4.13 skrll
761 1.67.4.13 skrll mutex_enter(&sc->axe_lock);
762 1.67.4.13 skrll int change = ifp->if_flags ^ sc->axe_if_flags;
763 1.67.4.13 skrll sc->axe_if_flags = ifp->if_flags;
764 1.67.4.13 skrll
765 1.67.4.13 skrll if ((change & ~(IFF_CANTCHANGE | IFF_DEBUG)) != 0) {
766 1.67.4.13 skrll rc = ENETRESET;
767 1.67.4.13 skrll goto out;
768 1.67.4.13 skrll }
769 1.67.4.13 skrll
770 1.67.4.13 skrll if ((change & IFF_PROMISC) != 0) {
771 1.67.4.13 skrll axe_setmulti(sc);
772 1.67.4.13 skrll }
773 1.67.4.13 skrll
774 1.67.4.13 skrll out:
775 1.67.4.13 skrll mutex_exit(&sc->axe_lock);
776 1.67.4.13 skrll
777 1.67.4.13 skrll return rc;
778 1.67.4.13 skrll }
779 1.67.4.13 skrll
780 1.67.4.12 skrll static void
781 1.67.4.12 skrll axe_ax88772_phywake(struct axe_softc *sc)
782 1.67.4.12 skrll {
783 1.67.4.12 skrll AXEHIST_FUNC(); AXEHIST_CALLED();
784 1.67.4.12 skrll
785 1.67.4.12 skrll if (sc->axe_phyno == AXE_772_PHY_NO_EPHY) {
786 1.67.4.12 skrll /* Manually select internal(embedded) PHY - MAC mode. */
787 1.67.4.12 skrll axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0,
788 1.67.4.12 skrll AXE_SW_PHY_SELECT_EMBEDDED,
789 1.67.4.12 skrll NULL);
790 1.67.4.12 skrll usbd_delay_ms(sc->axe_udev, hztoms(hz / 32));
791 1.67.4.12 skrll } else {
792 1.67.4.12 skrll /*
793 1.67.4.12 skrll * Manually select external PHY - MAC mode.
794 1.67.4.12 skrll * Reverse MII/RMII is for AX88772A PHY mode.
795 1.67.4.12 skrll */
796 1.67.4.12 skrll axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, AXE_SW_PHY_SELECT_SS_ENB |
797 1.67.4.12 skrll AXE_SW_PHY_SELECT_EXT | AXE_SW_PHY_SELECT_SS_MII, NULL);
798 1.67.4.12 skrll usbd_delay_ms(sc->axe_udev, hztoms(hz / 32));
799 1.67.4.12 skrll }
800 1.67.4.12 skrll
801 1.67.4.12 skrll axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_IPPD |
802 1.67.4.12 skrll AXE_SW_RESET_IPRL, NULL);
803 1.67.4.12 skrll
804 1.67.4.12 skrll /* T1 = min 500ns everywhere */
805 1.67.4.12 skrll usbd_delay_ms(sc->axe_udev, 150);
806 1.67.4.12 skrll
807 1.67.4.12 skrll /* Take PHY out of power down. */
808 1.67.4.12 skrll if (sc->axe_phyno == AXE_772_PHY_NO_EPHY) {
809 1.67.4.12 skrll axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_IPRL, NULL);
810 1.67.4.12 skrll } else {
811 1.67.4.12 skrll axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_PRTE, NULL);
812 1.67.4.12 skrll }
813 1.67.4.12 skrll
814 1.67.4.12 skrll /* 772 T2 is 60ms. 772A T2 is 160ms, 772B T2 is 600ms */
815 1.67.4.12 skrll usbd_delay_ms(sc->axe_udev, 600);
816 1.67.4.12 skrll
817 1.67.4.12 skrll axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_CLEAR, NULL);
818 1.67.4.12 skrll
819 1.67.4.12 skrll /* T3 = 500ns everywhere */
820 1.67.4.12 skrll usbd_delay_ms(sc->axe_udev, hztoms(hz / 32));
821 1.67.4.12 skrll axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_IPRL, NULL);
822 1.67.4.12 skrll usbd_delay_ms(sc->axe_udev, hztoms(hz / 32));
823 1.67.4.12 skrll }
824 1.67.4.12 skrll
825 1.67.4.12 skrll static void
826 1.67.4.12 skrll axe_ax88772a_init(struct axe_softc *sc)
827 1.67.4.12 skrll {
828 1.67.4.12 skrll AXEHIST_FUNC(); AXEHIST_CALLED();
829 1.67.4.12 skrll
830 1.67.4.12 skrll /* Reload EEPROM. */
831 1.67.4.12 skrll AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM, hz / 32);
832 1.67.4.12 skrll axe_ax88772_phywake(sc);
833 1.67.4.12 skrll /* Stop MAC. */
834 1.67.4.12 skrll axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL);
835 1.67.4.12 skrll }
836 1.67.4.12 skrll
837 1.67.4.12 skrll static void
838 1.67.4.12 skrll axe_ax88772b_init(struct axe_softc *sc)
839 1.67.4.12 skrll {
840 1.67.4.12 skrll AXEHIST_FUNC(); AXEHIST_CALLED();
841 1.67.4.12 skrll uint16_t eeprom;
842 1.67.4.12 skrll int i;
843 1.67.4.12 skrll
844 1.67.4.12 skrll /* Reload EEPROM. */
845 1.67.4.12 skrll AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM , hz / 32);
846 1.67.4.12 skrll
847 1.67.4.12 skrll /*
848 1.67.4.12 skrll * Save PHY power saving configuration(high byte) and
849 1.67.4.12 skrll * clear EEPROM checksum value(low byte).
850 1.67.4.12 skrll */
851 1.67.4.12 skrll axe_cmd(sc, AXE_CMD_SROM_READ, 0, AXE_EEPROM_772B_PHY_PWRCFG, &eeprom);
852 1.67.4.12 skrll sc->sc_pwrcfg = le16toh(eeprom) & 0xFF00;
853 1.67.4.12 skrll
854 1.67.4.12 skrll /*
855 1.67.4.12 skrll * Auto-loaded default station address from internal ROM is
856 1.67.4.12 skrll * 00:00:00:00:00:00 such that an explicit access to EEPROM
857 1.67.4.12 skrll * is required to get real station address.
858 1.67.4.12 skrll */
859 1.67.4.12 skrll uint8_t *eaddr = sc->axe_enaddr;
860 1.67.4.12 skrll for (i = 0; i < ETHER_ADDR_LEN / 2; i++) {
861 1.67.4.12 skrll axe_cmd(sc, AXE_CMD_SROM_READ, 0, AXE_EEPROM_772B_NODE_ID + i,
862 1.67.4.12 skrll &eeprom);
863 1.67.4.12 skrll eeprom = le16toh(eeprom);
864 1.67.4.12 skrll *eaddr++ = (uint8_t)(eeprom & 0xFF);
865 1.67.4.12 skrll *eaddr++ = (uint8_t)((eeprom >> 8) & 0xFF);
866 1.67.4.12 skrll }
867 1.67.4.12 skrll /* Wakeup PHY. */
868 1.67.4.12 skrll axe_ax88772_phywake(sc);
869 1.67.4.12 skrll /* Stop MAC. */
870 1.67.4.12 skrll axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL);
871 1.67.4.12 skrll }
872 1.67.4.12 skrll
873 1.67.4.12 skrll #undef AXE_GPIO_WRITE
874 1.67.4.12 skrll
875 1.1 augustss /*
876 1.1 augustss * Probe for a AX88172 chip.
877 1.1 augustss */
878 1.27 dyoung int
879 1.27 dyoung axe_match(device_t parent, cfdata_t match, void *aux)
880 1.1 augustss {
881 1.27 dyoung struct usb_attach_arg *uaa = aux;
882 1.1 augustss
883 1.67.4.5 skrll return axe_lookup(uaa->uaa_vendor, uaa->uaa_product) != NULL ?
884 1.38 tsutsui UMATCH_VENDOR_PRODUCT : UMATCH_NONE;
885 1.1 augustss }
886 1.1 augustss
887 1.1 augustss /*
888 1.1 augustss * Attach the interface. Allocate softc structures, do ifmedia
889 1.1 augustss * setup and ethernet/BPF attach.
890 1.1 augustss */
891 1.27 dyoung void
892 1.27 dyoung axe_attach(device_t parent, device_t self, void *aux)
893 1.1 augustss {
894 1.67.4.12 skrll AXEHIST_FUNC(); AXEHIST_CALLED();
895 1.27 dyoung struct axe_softc *sc = device_private(self);
896 1.27 dyoung struct usb_attach_arg *uaa = aux;
897 1.67.4.5 skrll struct usbd_device *dev = uaa->uaa_device;
898 1.1 augustss usbd_status err;
899 1.1 augustss usb_interface_descriptor_t *id;
900 1.1 augustss usb_endpoint_descriptor_t *ed;
901 1.1 augustss struct mii_data *mii;
902 1.8 augustss char *devinfop;
903 1.25 cube const char *devname = device_xname(self);
904 1.1 augustss struct ifnet *ifp;
905 1.1 augustss int i, s;
906 1.1 augustss
907 1.28 dyoung aprint_naive("\n");
908 1.28 dyoung aprint_normal("\n");
909 1.29 plunky
910 1.35 pgoyette sc->axe_dev = self;
911 1.35 pgoyette sc->axe_udev = dev;
912 1.35 pgoyette
913 1.29 plunky devinfop = usbd_devinfo_alloc(dev, 0);
914 1.29 plunky aprint_normal_dev(self, "%s\n", devinfop);
915 1.29 plunky usbd_devinfo_free(devinfop);
916 1.1 augustss
917 1.1 augustss err = usbd_set_config_no(dev, AXE_CONFIG_NO, 1);
918 1.1 augustss if (err) {
919 1.61 skrll aprint_error_dev(self, "failed to set configuration"
920 1.61 skrll ", err=%s\n", usbd_errstr(err));
921 1.28 dyoung return;
922 1.1 augustss }
923 1.1 augustss
924 1.67.4.5 skrll sc->axe_flags = axe_lookup(uaa->uaa_vendor, uaa->uaa_product)->axe_flags;
925 1.35 pgoyette
926 1.67.4.13 skrll mutex_init(&sc->axe_lock, MUTEX_DEFAULT, IPL_NONE);
927 1.67.4.13 skrll mutex_init(&sc->axe_txlock, MUTEX_DEFAULT, IPL_SOFTUSB);
928 1.67.4.13 skrll mutex_init(&sc->axe_rxlock, MUTEX_DEFAULT, IPL_SOFTUSB);
929 1.35 pgoyette mutex_init(&sc->axe_mii_lock, MUTEX_DEFAULT, IPL_NONE);
930 1.64 jmcneill usb_init_task(&sc->axe_tick_task, axe_tick_task, sc, 0);
931 1.1 augustss
932 1.1 augustss err = usbd_device2interface_handle(dev, AXE_IFACE_IDX, &sc->axe_iface);
933 1.1 augustss if (err) {
934 1.25 cube aprint_error_dev(self, "getting interface handle failed\n");
935 1.28 dyoung return;
936 1.1 augustss }
937 1.1 augustss
938 1.67.4.5 skrll sc->axe_product = uaa->uaa_product;
939 1.67.4.5 skrll sc->axe_vendor = uaa->uaa_vendor;
940 1.1 augustss
941 1.1 augustss id = usbd_get_interface_descriptor(sc->axe_iface);
942 1.1 augustss
943 1.35 pgoyette /* decide on what our bufsize will be */
944 1.67.4.12 skrll if (AXE_IS_178_FAMILY(sc))
945 1.67.4.2 skrll sc->axe_bufsz = (sc->axe_udev->ud_speed == USB_SPEED_HIGH) ?
946 1.35 pgoyette AXE_178_MAX_BUFSZ : AXE_178_MIN_BUFSZ;
947 1.35 pgoyette else
948 1.35 pgoyette sc->axe_bufsz = AXE_172_BUFSZ;
949 1.35 pgoyette
950 1.67.4.12 skrll sc->axe_ed[AXE_ENDPT_RX] = -1;
951 1.67.4.12 skrll sc->axe_ed[AXE_ENDPT_TX] = -1;
952 1.67.4.12 skrll sc->axe_ed[AXE_ENDPT_INTR] = -1;
953 1.67.4.12 skrll
954 1.1 augustss /* Find endpoints. */
955 1.1 augustss for (i = 0; i < id->bNumEndpoints; i++) {
956 1.1 augustss ed = usbd_interface2endpoint_descriptor(sc->axe_iface, i);
957 1.38 tsutsui if (ed == NULL) {
958 1.25 cube aprint_error_dev(self, "couldn't get ep %d\n", i);
959 1.28 dyoung return;
960 1.1 augustss }
961 1.67.4.12 skrll const uint8_t xt = UE_GET_XFERTYPE(ed->bmAttributes);
962 1.67.4.12 skrll const uint8_t dir = UE_GET_DIR(ed->bEndpointAddress);
963 1.67.4.12 skrll
964 1.67.4.12 skrll if (dir == UE_DIR_IN && xt == UE_BULK &&
965 1.67.4.12 skrll sc->axe_ed[AXE_ENDPT_RX] == -1) {
966 1.1 augustss sc->axe_ed[AXE_ENDPT_RX] = ed->bEndpointAddress;
967 1.67.4.12 skrll } else if (dir == UE_DIR_OUT && xt == UE_BULK &&
968 1.67.4.12 skrll sc->axe_ed[AXE_ENDPT_TX] == -1) {
969 1.1 augustss sc->axe_ed[AXE_ENDPT_TX] = ed->bEndpointAddress;
970 1.67.4.12 skrll } else if (dir == UE_DIR_IN && xt == UE_INTERRUPT) {
971 1.1 augustss sc->axe_ed[AXE_ENDPT_INTR] = ed->bEndpointAddress;
972 1.1 augustss }
973 1.1 augustss }
974 1.1 augustss
975 1.1 augustss s = splnet();
976 1.1 augustss
977 1.35 pgoyette /* We need the PHYID for init dance in some cases */
978 1.35 pgoyette axe_lock_mii(sc);
979 1.35 pgoyette axe_cmd(sc, AXE_CMD_READ_PHYID, 0, 0, (void *)&sc->axe_phyaddrs);
980 1.35 pgoyette
981 1.67.4.12 skrll DPRINTF(" phyaddrs[0]: %x phyaddrs[1]: %x",
982 1.67.4.12 skrll sc->axe_phyaddrs[0], sc->axe_phyaddrs[1], 0, 0);
983 1.66 roy sc->axe_phyno = axe_get_phyno(sc, AXE_PHY_SEL_PRI);
984 1.66 roy if (sc->axe_phyno == -1)
985 1.66 roy sc->axe_phyno = axe_get_phyno(sc, AXE_PHY_SEL_SEC);
986 1.66 roy if (sc->axe_phyno == -1) {
987 1.67.4.12 skrll DPRINTF(" no valid PHY address found, assuming PHY address 0",
988 1.67.4.12 skrll 0, 0, 0, 0);
989 1.66 roy sc->axe_phyno = 0;
990 1.66 roy }
991 1.35 pgoyette
992 1.67.4.12 skrll /* Initialize controller and get station address. */
993 1.67.4.12 skrll
994 1.67.4.12 skrll if (sc->axe_flags & AX178) {
995 1.35 pgoyette axe_ax88178_init(sc);
996 1.67.4.12 skrll axe_cmd(sc, AXE_178_CMD_READ_NODEID, 0, 0, sc->axe_enaddr);
997 1.67.4.12 skrll } else if (sc->axe_flags & AX772) {
998 1.35 pgoyette axe_ax88772_init(sc);
999 1.67.4.12 skrll axe_cmd(sc, AXE_178_CMD_READ_NODEID, 0, 0, sc->axe_enaddr);
1000 1.67.4.12 skrll } else if (sc->axe_flags & AX772A) {
1001 1.67.4.12 skrll axe_ax88772a_init(sc);
1002 1.67.4.12 skrll axe_cmd(sc, AXE_178_CMD_READ_NODEID, 0, 0, sc->axe_enaddr);
1003 1.67.4.12 skrll } else if (sc->axe_flags & AX772B) {
1004 1.67.4.12 skrll axe_ax88772b_init(sc);
1005 1.67.4.12 skrll } else
1006 1.67.4.12 skrll axe_cmd(sc, AXE_172_CMD_READ_NODEID, 0, 0, sc->axe_enaddr);
1007 1.35 pgoyette
1008 1.1 augustss /*
1009 1.67.4.12 skrll * Fetch IPG values.
1010 1.1 augustss */
1011 1.67.4.12 skrll if (sc->axe_flags & (AX772A | AX772B)) {
1012 1.67.4.12 skrll /* Set IPG values. */
1013 1.67.4.12 skrll sc->axe_ipgs[0] = AXE_IPG0_DEFAULT;
1014 1.67.4.12 skrll sc->axe_ipgs[1] = AXE_IPG1_DEFAULT;
1015 1.67.4.12 skrll sc->axe_ipgs[2] = AXE_IPG2_DEFAULT;
1016 1.67.4.12 skrll } else
1017 1.67.4.12 skrll axe_cmd(sc, AXE_CMD_READ_IPG012, 0, 0, sc->axe_ipgs);
1018 1.1 augustss
1019 1.21 ad axe_unlock_mii(sc);
1020 1.1 augustss
1021 1.1 augustss /*
1022 1.1 augustss * An ASIX chip was detected. Inform the world.
1023 1.1 augustss */
1024 1.67.4.12 skrll aprint_normal_dev(self, "Ethernet address %s\n",
1025 1.67.4.12 skrll ether_sprintf(sc->axe_enaddr));
1026 1.1 augustss
1027 1.1 augustss /* Initialize interface info.*/
1028 1.35 pgoyette ifp = &sc->sc_if;
1029 1.1 augustss ifp->if_softc = sc;
1030 1.67.4.15 skrll strlcpy(ifp->if_xname, devname, IFNAMSIZ);
1031 1.1 augustss ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1032 1.67.4.13 skrll ifp->if_extflags = IFEF_START_MPSAFE;
1033 1.1 augustss ifp->if_ioctl = axe_ioctl;
1034 1.1 augustss ifp->if_start = axe_start;
1035 1.35 pgoyette ifp->if_init = axe_init;
1036 1.35 pgoyette ifp->if_stop = axe_stop;
1037 1.1 augustss ifp->if_watchdog = axe_watchdog;
1038 1.1 augustss
1039 1.35 pgoyette IFQ_SET_READY(&ifp->if_snd);
1040 1.1 augustss
1041 1.67.4.12 skrll if (AXE_IS_178_FAMILY(sc))
1042 1.67.4.12 skrll sc->axe_ec.ec_capabilities = ETHERCAP_VLAN_MTU;
1043 1.67.4.12 skrll if (sc->axe_flags & AX772B) {
1044 1.67.4.12 skrll ifp->if_capabilities =
1045 1.67.4.12 skrll IFCAP_CSUM_IPv4_Rx |
1046 1.67.4.12 skrll IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx |
1047 1.67.4.12 skrll IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
1048 1.67.4.12 skrll /*
1049 1.67.4.12 skrll * Checksum offloading of AX88772B also works with VLAN
1050 1.67.4.12 skrll * tagged frames but there is no way to take advantage
1051 1.67.4.12 skrll * of the feature because vlan(4) assumes
1052 1.67.4.12 skrll * IFCAP_VLAN_HWTAGGING is prerequisite condition to
1053 1.67.4.12 skrll * support checksum offloading with VLAN. VLAN hardware
1054 1.67.4.12 skrll * tagging support of AX88772B is very limited so it's
1055 1.67.4.12 skrll * not possible to announce IFCAP_VLAN_HWTAGGING.
1056 1.67.4.12 skrll */
1057 1.67.4.12 skrll }
1058 1.67.4.12 skrll u_int adv_pause;
1059 1.67.4.12 skrll if (sc->axe_flags & (AX772A | AX772B | AX178))
1060 1.67.4.12 skrll adv_pause = MIIF_DOPAUSE;
1061 1.67.4.12 skrll else
1062 1.67.4.12 skrll adv_pause = 0;
1063 1.67.4.12 skrll adv_pause = 0;
1064 1.1 augustss
1065 1.1 augustss /* Initialize MII/media info. */
1066 1.1 augustss mii = &sc->axe_mii;
1067 1.1 augustss mii->mii_ifp = ifp;
1068 1.1 augustss mii->mii_readreg = axe_miibus_readreg;
1069 1.1 augustss mii->mii_writereg = axe_miibus_writereg;
1070 1.1 augustss mii->mii_statchg = axe_miibus_statchg;
1071 1.1 augustss mii->mii_flags = MIIF_AUTOTSLEEP;
1072 1.1 augustss
1073 1.22 dyoung sc->axe_ec.ec_mii = mii;
1074 1.67.4.12 skrll ifmedia_init(&mii->mii_media, 0, ether_mediachange, ether_mediastatus);
1075 1.35 pgoyette
1076 1.35 pgoyette mii_attach(sc->axe_dev, mii, 0xffffffff, MII_PHY_ANY, MII_OFFSET_ANY,
1077 1.67.4.12 skrll adv_pause);
1078 1.1 augustss
1079 1.22 dyoung if (LIST_EMPTY(&mii->mii_phys)) {
1080 1.1 augustss ifmedia_add(&mii->mii_media, IFM_ETHER | IFM_NONE, 0, NULL);
1081 1.1 augustss ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_NONE);
1082 1.1 augustss } else
1083 1.1 augustss ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
1084 1.1 augustss
1085 1.1 augustss /* Attach the interface. */
1086 1.67.4.13 skrll if_initialize(ifp);
1087 1.67.4.13 skrll sc->axe_ipq = if_percpuq_create(&sc->axe_ec.ec_if);
1088 1.67.4.12 skrll ether_ifattach(ifp, sc->axe_enaddr);
1089 1.67.4.13 skrll if_register(ifp);
1090 1.67.4.13 skrll ether_set_ifflags_cb(&sc->axe_ec, axe_ifflags_cb);
1091 1.67.4.13 skrll
1092 1.28 dyoung rnd_attach_source(&sc->rnd_source, device_xname(sc->axe_dev),
1093 1.67 tls RND_TYPE_NET, RND_FLAG_DEFAULT);
1094 1.1 augustss
1095 1.35 pgoyette callout_init(&sc->axe_stat_ch, 0);
1096 1.35 pgoyette callout_setfunc(&sc->axe_stat_ch, axe_tick, sc);
1097 1.1 augustss
1098 1.45 tsutsui sc->axe_attached = true;
1099 1.1 augustss splx(s);
1100 1.1 augustss
1101 1.28 dyoung usbd_add_drv_event(USB_EVENT_DRIVER_ATTACH, sc->axe_udev, sc->axe_dev);
1102 1.67.4.6 skrll
1103 1.67.4.6 skrll if (!pmf_device_register(self, NULL, NULL))
1104 1.67.4.6 skrll aprint_error_dev(self, "couldn't establish power handler\n");
1105 1.1 augustss }
1106 1.1 augustss
1107 1.27 dyoung int
1108 1.27 dyoung axe_detach(device_t self, int flags)
1109 1.1 augustss {
1110 1.67.4.12 skrll AXEHIST_FUNC(); AXEHIST_CALLED();
1111 1.38 tsutsui struct axe_softc *sc = device_private(self);
1112 1.38 tsutsui int s;
1113 1.38 tsutsui struct ifnet *ifp = &sc->sc_if;
1114 1.1 augustss
1115 1.1 augustss /* Detached before attached finished, so just bail out. */
1116 1.1 augustss if (!sc->axe_attached)
1117 1.35 pgoyette return 0;
1118 1.1 augustss
1119 1.67.4.6 skrll pmf_device_deregister(self);
1120 1.67.4.6 skrll
1121 1.45 tsutsui sc->axe_dying = true;
1122 1.1 augustss
1123 1.67.4.12 skrll if (sc->axe_ep[AXE_ENDPT_TX] != NULL)
1124 1.67.4.12 skrll usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_TX]);
1125 1.67.4.12 skrll if (sc->axe_ep[AXE_ENDPT_RX] != NULL)
1126 1.67.4.12 skrll usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_RX]);
1127 1.67.4.12 skrll if (sc->axe_ep[AXE_ENDPT_INTR] != NULL)
1128 1.67.4.12 skrll usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_INTR]);
1129 1.67.4.12 skrll
1130 1.1 augustss /*
1131 1.1 augustss * Remove any pending tasks. They cannot be executing because they run
1132 1.1 augustss * in the same thread as detach.
1133 1.1 augustss */
1134 1.1 augustss usb_rem_task(sc->axe_udev, &sc->axe_tick_task);
1135 1.1 augustss
1136 1.1 augustss s = splusb();
1137 1.1 augustss
1138 1.1 augustss if (ifp->if_flags & IFF_RUNNING)
1139 1.35 pgoyette axe_stop(ifp, 1);
1140 1.1 augustss
1141 1.67.4.12 skrll
1142 1.67.4.12 skrll if (--sc->axe_refcnt >= 0) {
1143 1.67.4.12 skrll /* Wait for processes to go away. */
1144 1.67.4.12 skrll usb_detach_waitold(sc->axe_dev);
1145 1.67.4.12 skrll }
1146 1.67.4.12 skrll
1147 1.36 tsutsui callout_destroy(&sc->axe_stat_ch);
1148 1.67.4.13 skrll mutex_destroy(&sc->axe_lock);
1149 1.67.4.13 skrll mutex_destroy(&sc->axe_txlock);
1150 1.67.4.13 skrll mutex_destroy(&sc->axe_rxlock);
1151 1.36 tsutsui mutex_destroy(&sc->axe_mii_lock);
1152 1.1 augustss rnd_detach_source(&sc->rnd_source);
1153 1.1 augustss mii_detach(&sc->axe_mii, MII_PHY_ANY, MII_OFFSET_ANY);
1154 1.1 augustss ifmedia_delete_instance(&sc->axe_mii.mii_media, IFM_INST_ANY);
1155 1.1 augustss ether_ifdetach(ifp);
1156 1.1 augustss if_detach(ifp);
1157 1.1 augustss
1158 1.1 augustss #ifdef DIAGNOSTIC
1159 1.1 augustss if (sc->axe_ep[AXE_ENDPT_TX] != NULL ||
1160 1.1 augustss sc->axe_ep[AXE_ENDPT_RX] != NULL ||
1161 1.1 augustss sc->axe_ep[AXE_ENDPT_INTR] != NULL)
1162 1.25 cube aprint_debug_dev(self, "detach has active endpoints\n");
1163 1.1 augustss #endif
1164 1.1 augustss
1165 1.45 tsutsui sc->axe_attached = false;
1166 1.1 augustss
1167 1.1 augustss splx(s);
1168 1.1 augustss
1169 1.28 dyoung usbd_add_drv_event(USB_EVENT_DRIVER_DETACH, sc->axe_udev, sc->axe_dev);
1170 1.1 augustss
1171 1.35 pgoyette return 0;
1172 1.1 augustss }
1173 1.1 augustss
1174 1.1 augustss int
1175 1.35 pgoyette axe_activate(device_t self, devact_t act)
1176 1.1 augustss {
1177 1.67.4.12 skrll AXEHIST_FUNC(); AXEHIST_CALLED();
1178 1.25 cube struct axe_softc *sc = device_private(self);
1179 1.1 augustss
1180 1.1 augustss switch (act) {
1181 1.1 augustss case DVACT_DEACTIVATE:
1182 1.1 augustss if_deactivate(&sc->axe_ec.ec_if);
1183 1.45 tsutsui sc->axe_dying = true;
1184 1.30 dyoung return 0;
1185 1.30 dyoung default:
1186 1.30 dyoung return EOPNOTSUPP;
1187 1.1 augustss }
1188 1.1 augustss }
1189 1.1 augustss
1190 1.35 pgoyette static int
1191 1.1 augustss axe_rx_list_init(struct axe_softc *sc)
1192 1.1 augustss {
1193 1.67.4.12 skrll AXEHIST_FUNC(); AXEHIST_CALLED();
1194 1.67.4.12 skrll
1195 1.1 augustss struct axe_cdata *cd;
1196 1.1 augustss struct axe_chain *c;
1197 1.1 augustss int i;
1198 1.1 augustss
1199 1.1 augustss cd = &sc->axe_cdata;
1200 1.1 augustss for (i = 0; i < AXE_RX_LIST_CNT; i++) {
1201 1.1 augustss c = &cd->axe_rx_chain[i];
1202 1.1 augustss c->axe_sc = sc;
1203 1.1 augustss c->axe_idx = i;
1204 1.1 augustss if (c->axe_xfer == NULL) {
1205 1.67.4.7 skrll int err = usbd_create_xfer(sc->axe_ep[AXE_ENDPT_RX],
1206 1.67.4.7 skrll sc->axe_bufsz, USBD_SHORT_XFER_OK, 0, &c->axe_xfer);
1207 1.67.4.7 skrll if (err)
1208 1.67.4.7 skrll return err;
1209 1.67.4.7 skrll c->axe_buf = usbd_get_buffer(c->axe_xfer);
1210 1.1 augustss }
1211 1.1 augustss }
1212 1.1 augustss
1213 1.35 pgoyette return 0;
1214 1.1 augustss }
1215 1.1 augustss
1216 1.67.4.13 skrll static void
1217 1.67.4.13 skrll axe_rx_list_free(struct axe_softc *sc)
1218 1.67.4.13 skrll {
1219 1.67.4.13 skrll /* Free RX resources */
1220 1.67.4.13 skrll for (size_t i = 0; i < AXE_RX_LIST_CNT; i++) {
1221 1.67.4.13 skrll if (sc->axe_cdata.axe_rx_chain[i].axe_xfer != NULL) {
1222 1.67.4.13 skrll usbd_destroy_xfer(sc->axe_cdata.axe_rx_chain[i].axe_xfer);
1223 1.67.4.13 skrll sc->axe_cdata.axe_rx_chain[i].axe_xfer = NULL;
1224 1.67.4.13 skrll }
1225 1.67.4.13 skrll }
1226 1.67.4.13 skrll }
1227 1.67.4.13 skrll
1228 1.35 pgoyette static int
1229 1.1 augustss axe_tx_list_init(struct axe_softc *sc)
1230 1.1 augustss {
1231 1.67.4.12 skrll AXEHIST_FUNC(); AXEHIST_CALLED();
1232 1.1 augustss struct axe_cdata *cd;
1233 1.1 augustss struct axe_chain *c;
1234 1.1 augustss int i;
1235 1.1 augustss
1236 1.1 augustss cd = &sc->axe_cdata;
1237 1.1 augustss for (i = 0; i < AXE_TX_LIST_CNT; i++) {
1238 1.1 augustss c = &cd->axe_tx_chain[i];
1239 1.1 augustss c->axe_sc = sc;
1240 1.1 augustss c->axe_idx = i;
1241 1.1 augustss if (c->axe_xfer == NULL) {
1242 1.67.4.7 skrll int err = usbd_create_xfer(sc->axe_ep[AXE_ENDPT_TX],
1243 1.67.4.7 skrll sc->axe_bufsz, USBD_FORCE_SHORT_XFER, 0,
1244 1.67.4.7 skrll &c->axe_xfer);
1245 1.67.4.7 skrll if (err)
1246 1.67.4.7 skrll return err;
1247 1.67.4.7 skrll c->axe_buf = usbd_get_buffer(c->axe_xfer);
1248 1.1 augustss }
1249 1.1 augustss }
1250 1.1 augustss
1251 1.35 pgoyette return 0;
1252 1.1 augustss }
1253 1.1 augustss
1254 1.67.4.13 skrll static void
1255 1.67.4.13 skrll axe_tx_list_free(struct axe_softc *sc)
1256 1.67.4.13 skrll {
1257 1.67.4.13 skrll /* Free TX resources */
1258 1.67.4.13 skrll for (size_t i = 0; i < AXE_TX_LIST_CNT; i++) {
1259 1.67.4.13 skrll if (sc->axe_cdata.axe_tx_chain[i].axe_xfer != NULL) {
1260 1.67.4.13 skrll usbd_destroy_xfer(sc->axe_cdata.axe_tx_chain[i].axe_xfer);
1261 1.67.4.13 skrll sc->axe_cdata.axe_tx_chain[i].axe_xfer = NULL;
1262 1.67.4.13 skrll }
1263 1.67.4.13 skrll }
1264 1.67.4.13 skrll }
1265 1.67.4.13 skrll
1266 1.1 augustss /*
1267 1.1 augustss * A frame has been uploaded: pass the resulting mbuf chain up to
1268 1.1 augustss * the higher level protocols.
1269 1.1 augustss */
1270 1.35 pgoyette static void
1271 1.67.4.4 skrll axe_rxeof(struct usbd_xfer *xfer, void * priv, usbd_status status)
1272 1.1 augustss {
1273 1.67.4.12 skrll AXEHIST_FUNC(); AXEHIST_CALLED();
1274 1.38 tsutsui struct axe_softc *sc;
1275 1.38 tsutsui struct axe_chain *c;
1276 1.38 tsutsui struct ifnet *ifp;
1277 1.38 tsutsui uint8_t *buf;
1278 1.38 tsutsui uint32_t total_len;
1279 1.38 tsutsui struct mbuf *m;
1280 1.1 augustss
1281 1.35 pgoyette c = (struct axe_chain *)priv;
1282 1.1 augustss sc = c->axe_sc;
1283 1.35 pgoyette buf = c->axe_buf;
1284 1.35 pgoyette ifp = &sc->sc_if;
1285 1.1 augustss
1286 1.1 augustss if (sc->axe_dying)
1287 1.1 augustss return;
1288 1.1 augustss
1289 1.38 tsutsui if ((ifp->if_flags & IFF_RUNNING) == 0)
1290 1.1 augustss return;
1291 1.1 augustss
1292 1.1 augustss if (status != USBD_NORMAL_COMPLETION) {
1293 1.1 augustss if (status == USBD_NOT_STARTED || status == USBD_CANCELLED)
1294 1.1 augustss return;
1295 1.67.4.12 skrll if (usbd_ratecheck(&sc->axe_rx_notice)) {
1296 1.35 pgoyette aprint_error_dev(sc->axe_dev, "usb errors on rx: %s\n",
1297 1.35 pgoyette usbd_errstr(status));
1298 1.67.4.12 skrll }
1299 1.1 augustss if (status == USBD_STALLED)
1300 1.12 augustss usbd_clear_endpoint_stall_async(sc->axe_ep[AXE_ENDPT_RX]);
1301 1.1 augustss goto done;
1302 1.1 augustss }
1303 1.1 augustss
1304 1.1 augustss usbd_get_xfer_status(xfer, NULL, NULL, &total_len, NULL);
1305 1.1 augustss
1306 1.35 pgoyette do {
1307 1.67.4.12 skrll u_int pktlen = 0;
1308 1.67.4.12 skrll u_int rxlen = 0;
1309 1.67.4.12 skrll int flags = 0;
1310 1.67.4.12 skrll if ((sc->axe_flags & AXSTD_FRAME) != 0) {
1311 1.67.4.12 skrll struct axe_sframe_hdr hdr;
1312 1.67.4.12 skrll
1313 1.35 pgoyette if (total_len < sizeof(hdr)) {
1314 1.35 pgoyette ifp->if_ierrors++;
1315 1.35 pgoyette goto done;
1316 1.35 pgoyette }
1317 1.35 pgoyette
1318 1.35 pgoyette memcpy(&hdr, buf, sizeof(hdr));
1319 1.67.4.12 skrll
1320 1.67.4.12 skrll DPRINTFN(20, "total_len %#x len %x ilen %#x",
1321 1.67.4.12 skrll total_len,
1322 1.67.4.12 skrll (le16toh(hdr.len) & AXE_RH1M_RXLEN_MASK),
1323 1.67.4.12 skrll (le16toh(hdr.ilen) & AXE_RH1M_RXLEN_MASK), 0);
1324 1.67.4.12 skrll
1325 1.35 pgoyette total_len -= sizeof(hdr);
1326 1.42 tsutsui buf += sizeof(hdr);
1327 1.35 pgoyette
1328 1.58 christos if (((le16toh(hdr.len) & AXE_RH1M_RXLEN_MASK) ^
1329 1.62 christos (le16toh(hdr.ilen) & AXE_RH1M_RXLEN_MASK)) !=
1330 1.62 christos AXE_RH1M_RXLEN_MASK) {
1331 1.35 pgoyette ifp->if_ierrors++;
1332 1.35 pgoyette goto done;
1333 1.35 pgoyette }
1334 1.42 tsutsui
1335 1.63 christos rxlen = le16toh(hdr.len) & AXE_RH1M_RXLEN_MASK;
1336 1.42 tsutsui if (total_len < rxlen) {
1337 1.42 tsutsui pktlen = total_len;
1338 1.42 tsutsui total_len = 0;
1339 1.42 tsutsui } else {
1340 1.43 tsutsui pktlen = rxlen;
1341 1.43 tsutsui rxlen = roundup2(rxlen, 2);
1342 1.42 tsutsui total_len -= rxlen;
1343 1.35 pgoyette }
1344 1.35 pgoyette
1345 1.67.4.12 skrll } else if ((sc->axe_flags & AXCSUM_FRAME) != 0) {
1346 1.67.4.12 skrll struct axe_csum_hdr csum_hdr;
1347 1.67.4.12 skrll
1348 1.67.4.12 skrll if (total_len < sizeof(csum_hdr)) {
1349 1.67.4.12 skrll ifp->if_ierrors++;
1350 1.67.4.12 skrll goto done;
1351 1.67.4.12 skrll }
1352 1.67.4.12 skrll
1353 1.67.4.12 skrll memcpy(&csum_hdr, buf, sizeof(csum_hdr));
1354 1.67.4.12 skrll
1355 1.67.4.12 skrll csum_hdr.len = le16toh(csum_hdr.len);
1356 1.67.4.12 skrll csum_hdr.ilen = le16toh(csum_hdr.ilen);
1357 1.67.4.12 skrll csum_hdr.cstatus = le16toh(csum_hdr.cstatus);
1358 1.67.4.12 skrll
1359 1.67.4.12 skrll DPRINTFN(20, "total_len %#x len %#x ilen %#x"
1360 1.67.4.12 skrll " cstatus %#x", total_len,
1361 1.67.4.12 skrll csum_hdr.len, csum_hdr.ilen, csum_hdr.cstatus);
1362 1.67.4.12 skrll
1363 1.67.4.12 skrll if ((AXE_CSUM_RXBYTES(csum_hdr.len) ^
1364 1.67.4.12 skrll AXE_CSUM_RXBYTES(csum_hdr.ilen)) !=
1365 1.67.4.12 skrll sc->sc_lenmask) {
1366 1.67.4.12 skrll /* we lost sync */
1367 1.67.4.12 skrll ifp->if_ierrors++;
1368 1.67.4.12 skrll DPRINTFN(20, "len %#x ilen %#x lenmask %#x err",
1369 1.67.4.12 skrll AXE_CSUM_RXBYTES(csum_hdr.len),
1370 1.67.4.12 skrll AXE_CSUM_RXBYTES(csum_hdr.ilen),
1371 1.67.4.12 skrll sc->sc_lenmask, 0);
1372 1.67.4.12 skrll goto done;
1373 1.67.4.12 skrll }
1374 1.67.4.12 skrll /*
1375 1.67.4.12 skrll * Get total transferred frame length including
1376 1.67.4.12 skrll * checksum header. The length should be multiple
1377 1.67.4.12 skrll * of 4.
1378 1.67.4.12 skrll */
1379 1.67.4.12 skrll pktlen = AXE_CSUM_RXBYTES(csum_hdr.len);
1380 1.67.4.12 skrll u_int len = sizeof(csum_hdr) + pktlen;
1381 1.67.4.12 skrll len = (len + 3) & ~3;
1382 1.67.4.12 skrll if (total_len < len) {
1383 1.67.4.12 skrll DPRINTFN(20, "total_len %#x < len %#x",
1384 1.67.4.12 skrll total_len, len, 0, 0);
1385 1.67.4.12 skrll /* invalid length */
1386 1.67.4.12 skrll ifp->if_ierrors++;
1387 1.67.4.12 skrll goto done;
1388 1.67.4.12 skrll }
1389 1.67.4.12 skrll buf += sizeof(csum_hdr);
1390 1.67.4.12 skrll
1391 1.67.4.12 skrll const uint16_t cstatus = csum_hdr.cstatus;
1392 1.67.4.12 skrll
1393 1.67.4.12 skrll if (cstatus & AXE_CSUM_HDR_L3_TYPE_IPV4) {
1394 1.67.4.12 skrll if (cstatus & AXE_CSUM_HDR_L4_CSUM_ERR)
1395 1.67.4.12 skrll flags |= M_CSUM_TCP_UDP_BAD;
1396 1.67.4.12 skrll if (cstatus & AXE_CSUM_HDR_L3_CSUM_ERR)
1397 1.67.4.12 skrll flags |= M_CSUM_IPv4_BAD;
1398 1.67.4.12 skrll
1399 1.67.4.12 skrll const uint16_t l4type =
1400 1.67.4.12 skrll cstatus & AXE_CSUM_HDR_L4_TYPE_MASK;
1401 1.67.4.12 skrll
1402 1.67.4.12 skrll if (l4type == AXE_CSUM_HDR_L4_TYPE_TCP)
1403 1.67.4.12 skrll flags |= M_CSUM_TCPv4;
1404 1.67.4.12 skrll if (l4type == AXE_CSUM_HDR_L4_TYPE_UDP)
1405 1.67.4.12 skrll flags |= M_CSUM_UDPv4;
1406 1.67.4.12 skrll }
1407 1.67.4.12 skrll if (total_len < len) {
1408 1.67.4.12 skrll pktlen = total_len;
1409 1.67.4.12 skrll total_len = 0;
1410 1.67.4.12 skrll } else {
1411 1.67.4.12 skrll total_len -= len;
1412 1.67.4.12 skrll rxlen = len - sizeof(csum_hdr);
1413 1.67.4.12 skrll }
1414 1.67.4.12 skrll DPRINTFN(20, "total_len %#x len %#x pktlen %#x"
1415 1.67.4.12 skrll " rxlen %#x", total_len, len, pktlen, rxlen);
1416 1.35 pgoyette } else { /* AX172 */
1417 1.42 tsutsui pktlen = rxlen = total_len;
1418 1.35 pgoyette total_len = 0;
1419 1.35 pgoyette }
1420 1.35 pgoyette
1421 1.44 tsutsui MGETHDR(m, M_DONTWAIT, MT_DATA);
1422 1.44 tsutsui if (m == NULL) {
1423 1.35 pgoyette ifp->if_ierrors++;
1424 1.35 pgoyette goto done;
1425 1.35 pgoyette }
1426 1.1 augustss
1427 1.44 tsutsui if (pktlen > MHLEN - ETHER_ALIGN) {
1428 1.44 tsutsui MCLGET(m, M_DONTWAIT);
1429 1.44 tsutsui if ((m->m_flags & M_EXT) == 0) {
1430 1.44 tsutsui m_freem(m);
1431 1.44 tsutsui ifp->if_ierrors++;
1432 1.44 tsutsui goto done;
1433 1.44 tsutsui }
1434 1.44 tsutsui }
1435 1.44 tsutsui m->m_data += ETHER_ALIGN;
1436 1.44 tsutsui
1437 1.67.4.10 skrll m_set_rcvif(m, ifp);
1438 1.35 pgoyette m->m_pkthdr.len = m->m_len = pktlen;
1439 1.67.4.12 skrll m->m_pkthdr.csum_flags = flags;
1440 1.1 augustss
1441 1.45 tsutsui memcpy(mtod(m, uint8_t *), buf, pktlen);
1442 1.42 tsutsui buf += rxlen;
1443 1.1 augustss
1444 1.67.4.12 skrll DPRINTFN(10, "deliver %d (%#x)", m->m_len, m->m_len, 0, 0);
1445 1.67.4.12 skrll
1446 1.67.4.13 skrll if_percpuq_enqueue(sc->axe_ipq, (m));
1447 1.35 pgoyette } while (total_len > 0);
1448 1.1 augustss
1449 1.1 augustss done:
1450 1.1 augustss
1451 1.1 augustss /* Setup new transfer. */
1452 1.67.4.7 skrll usbd_setup_xfer(xfer, c, c->axe_buf, sc->axe_bufsz,
1453 1.67.4.7 skrll USBD_SHORT_XFER_OK, USBD_NO_TIMEOUT, axe_rxeof);
1454 1.1 augustss usbd_transfer(xfer);
1455 1.1 augustss
1456 1.67.4.12 skrll DPRINTFN(10, "start rx", 0, 0, 0, 0);
1457 1.1 augustss }
1458 1.1 augustss
1459 1.1 augustss /*
1460 1.1 augustss * A frame was downloaded to the chip. It's safe for us to clean up
1461 1.1 augustss * the list buffers.
1462 1.1 augustss */
1463 1.1 augustss
1464 1.35 pgoyette static void
1465 1.67.4.4 skrll axe_txeof(struct usbd_xfer *xfer, void * priv, usbd_status status)
1466 1.1 augustss {
1467 1.67.4.12 skrll AXEHIST_FUNC(); AXEHIST_CALLED();
1468 1.67.4.12 skrll struct axe_chain *c = priv;
1469 1.67.4.12 skrll struct axe_softc *sc = c->axe_sc;
1470 1.67.4.12 skrll struct ifnet *ifp = &sc->sc_if;
1471 1.38 tsutsui int s;
1472 1.1 augustss
1473 1.1 augustss
1474 1.1 augustss if (sc->axe_dying)
1475 1.1 augustss return;
1476 1.1 augustss
1477 1.1 augustss s = splnet();
1478 1.1 augustss
1479 1.66 roy ifp->if_timer = 0;
1480 1.66 roy ifp->if_flags &= ~IFF_OACTIVE;
1481 1.66 roy
1482 1.1 augustss if (status != USBD_NORMAL_COMPLETION) {
1483 1.1 augustss if (status == USBD_NOT_STARTED || status == USBD_CANCELLED) {
1484 1.1 augustss splx(s);
1485 1.1 augustss return;
1486 1.1 augustss }
1487 1.1 augustss ifp->if_oerrors++;
1488 1.35 pgoyette aprint_error_dev(sc->axe_dev, "usb error on tx: %s\n",
1489 1.28 dyoung usbd_errstr(status));
1490 1.1 augustss if (status == USBD_STALLED)
1491 1.12 augustss usbd_clear_endpoint_stall_async(sc->axe_ep[AXE_ENDPT_TX]);
1492 1.1 augustss splx(s);
1493 1.1 augustss return;
1494 1.1 augustss }
1495 1.66 roy ifp->if_opackets++;
1496 1.1 augustss
1497 1.38 tsutsui if (!IFQ_IS_EMPTY(&ifp->if_snd))
1498 1.1 augustss axe_start(ifp);
1499 1.1 augustss
1500 1.1 augustss splx(s);
1501 1.1 augustss }
1502 1.1 augustss
1503 1.35 pgoyette static void
1504 1.1 augustss axe_tick(void *xsc)
1505 1.1 augustss {
1506 1.67.4.12 skrll AXEHIST_FUNC(); AXEHIST_CALLED();
1507 1.1 augustss struct axe_softc *sc = xsc;
1508 1.1 augustss
1509 1.1 augustss if (sc == NULL)
1510 1.1 augustss return;
1511 1.1 augustss
1512 1.1 augustss if (sc->axe_dying)
1513 1.1 augustss return;
1514 1.1 augustss
1515 1.1 augustss /* Perform periodic stuff in process context */
1516 1.16 joerg usb_add_task(sc->axe_udev, &sc->axe_tick_task, USB_TASKQ_DRIVER);
1517 1.1 augustss }
1518 1.1 augustss
1519 1.35 pgoyette static void
1520 1.1 augustss axe_tick_task(void *xsc)
1521 1.1 augustss {
1522 1.67.4.12 skrll AXEHIST_FUNC(); AXEHIST_CALLED();
1523 1.38 tsutsui int s;
1524 1.67.4.12 skrll struct axe_softc *sc = xsc;
1525 1.38 tsutsui struct ifnet *ifp;
1526 1.38 tsutsui struct mii_data *mii;
1527 1.1 augustss
1528 1.1 augustss if (sc == NULL)
1529 1.1 augustss return;
1530 1.1 augustss
1531 1.1 augustss if (sc->axe_dying)
1532 1.1 augustss return;
1533 1.1 augustss
1534 1.35 pgoyette ifp = &sc->sc_if;
1535 1.35 pgoyette mii = &sc->axe_mii;
1536 1.35 pgoyette
1537 1.1 augustss if (mii == NULL)
1538 1.1 augustss return;
1539 1.1 augustss
1540 1.1 augustss s = splnet();
1541 1.1 augustss
1542 1.1 augustss mii_tick(mii);
1543 1.38 tsutsui if (sc->axe_link == 0 &&
1544 1.38 tsutsui (mii->mii_media_status & IFM_ACTIVE) != 0 &&
1545 1.35 pgoyette IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
1546 1.67.4.12 skrll DPRINTF("got link", 0, 0, 0, 0);
1547 1.35 pgoyette sc->axe_link++;
1548 1.36 tsutsui if (!IFQ_IS_EMPTY(&ifp->if_snd))
1549 1.35 pgoyette axe_start(ifp);
1550 1.35 pgoyette }
1551 1.1 augustss
1552 1.35 pgoyette callout_schedule(&sc->axe_stat_ch, hz);
1553 1.1 augustss
1554 1.1 augustss splx(s);
1555 1.1 augustss }
1556 1.1 augustss
1557 1.35 pgoyette static int
1558 1.1 augustss axe_encap(struct axe_softc *sc, struct mbuf *m, int idx)
1559 1.1 augustss {
1560 1.38 tsutsui struct ifnet *ifp = &sc->sc_if;
1561 1.38 tsutsui struct axe_chain *c;
1562 1.38 tsutsui usbd_status err;
1563 1.38 tsutsui int length, boundary;
1564 1.1 augustss
1565 1.1 augustss c = &sc->axe_cdata.axe_tx_chain[idx];
1566 1.1 augustss
1567 1.1 augustss /*
1568 1.1 augustss * Copy the mbuf data into a contiguous buffer, leaving two
1569 1.1 augustss * bytes at the beginning to hold the frame length.
1570 1.1 augustss */
1571 1.67.4.12 skrll if (AXE_IS_178_FAMILY(sc)) {
1572 1.67.4.12 skrll struct axe_sframe_hdr hdr;
1573 1.67.4.12 skrll
1574 1.67.4.2 skrll boundary = (sc->axe_udev->ud_speed == USB_SPEED_HIGH) ? 512 : 64;
1575 1.35 pgoyette
1576 1.35 pgoyette hdr.len = htole16(m->m_pkthdr.len);
1577 1.35 pgoyette hdr.ilen = ~hdr.len;
1578 1.35 pgoyette
1579 1.35 pgoyette memcpy(c->axe_buf, &hdr, sizeof(hdr));
1580 1.35 pgoyette length = sizeof(hdr);
1581 1.35 pgoyette
1582 1.35 pgoyette m_copydata(m, 0, m->m_pkthdr.len, c->axe_buf + length);
1583 1.35 pgoyette length += m->m_pkthdr.len;
1584 1.35 pgoyette
1585 1.35 pgoyette if ((length % boundary) == 0) {
1586 1.35 pgoyette hdr.len = 0x0000;
1587 1.35 pgoyette hdr.ilen = 0xffff;
1588 1.35 pgoyette memcpy(c->axe_buf + length, &hdr, sizeof(hdr));
1589 1.35 pgoyette length += sizeof(hdr);
1590 1.35 pgoyette }
1591 1.35 pgoyette } else {
1592 1.35 pgoyette m_copydata(m, 0, m->m_pkthdr.len, c->axe_buf);
1593 1.35 pgoyette length = m->m_pkthdr.len;
1594 1.35 pgoyette }
1595 1.1 augustss
1596 1.67.4.7 skrll usbd_setup_xfer(c->axe_xfer, c, c->axe_buf, length,
1597 1.67.4.7 skrll USBD_FORCE_SHORT_XFER, 10000, axe_txeof);
1598 1.1 augustss
1599 1.1 augustss /* Transmit */
1600 1.1 augustss err = usbd_transfer(c->axe_xfer);
1601 1.1 augustss if (err != USBD_IN_PROGRESS) {
1602 1.35 pgoyette axe_stop(ifp, 0);
1603 1.35 pgoyette return EIO;
1604 1.1 augustss }
1605 1.1 augustss
1606 1.1 augustss sc->axe_cdata.axe_tx_cnt++;
1607 1.1 augustss
1608 1.35 pgoyette return 0;
1609 1.1 augustss }
1610 1.1 augustss
1611 1.67.4.12 skrll
1612 1.67.4.12 skrll static void
1613 1.67.4.12 skrll axe_csum_cfg(struct axe_softc *sc)
1614 1.67.4.12 skrll {
1615 1.67.4.12 skrll struct ifnet *ifp = &sc->sc_if;
1616 1.67.4.12 skrll uint16_t csum1, csum2;
1617 1.67.4.12 skrll
1618 1.67.4.12 skrll if ((sc->axe_flags & AX772B) != 0) {
1619 1.67.4.12 skrll csum1 = 0;
1620 1.67.4.12 skrll csum2 = 0;
1621 1.67.4.12 skrll if ((ifp->if_capenable & IFCAP_CSUM_IPv4_Tx) != 0)
1622 1.67.4.12 skrll csum1 |= AXE_TXCSUM_IP;
1623 1.67.4.12 skrll if ((ifp->if_capenable & IFCAP_CSUM_TCPv4_Tx) != 0)
1624 1.67.4.12 skrll csum1 |= AXE_TXCSUM_TCP;
1625 1.67.4.12 skrll if ((ifp->if_capenable & IFCAP_CSUM_UDPv4_Tx) != 0)
1626 1.67.4.12 skrll csum1 |= AXE_TXCSUM_UDP;
1627 1.67.4.12 skrll if ((ifp->if_capenable & IFCAP_CSUM_TCPv6_Tx) != 0)
1628 1.67.4.12 skrll csum1 |= AXE_TXCSUM_TCPV6;
1629 1.67.4.12 skrll if ((ifp->if_capenable & IFCAP_CSUM_UDPv6_Tx) != 0)
1630 1.67.4.12 skrll csum1 |= AXE_TXCSUM_UDPV6;
1631 1.67.4.12 skrll axe_cmd(sc, AXE_772B_CMD_WRITE_TXCSUM, csum2, csum1, NULL);
1632 1.67.4.12 skrll csum1 = 0;
1633 1.67.4.12 skrll csum2 = 0;
1634 1.67.4.12 skrll
1635 1.67.4.12 skrll if ((ifp->if_capenable & IFCAP_CSUM_IPv4_Rx) != 0)
1636 1.67.4.12 skrll csum1 |= AXE_RXCSUM_IP;
1637 1.67.4.12 skrll if ((ifp->if_capenable & IFCAP_CSUM_TCPv4_Rx) != 0)
1638 1.67.4.12 skrll csum1 |= AXE_RXCSUM_TCP;
1639 1.67.4.12 skrll if ((ifp->if_capenable & IFCAP_CSUM_UDPv4_Rx) != 0)
1640 1.67.4.12 skrll csum1 |= AXE_RXCSUM_UDP;
1641 1.67.4.12 skrll if ((ifp->if_capenable & IFCAP_CSUM_TCPv6_Rx) != 0)
1642 1.67.4.12 skrll csum1 |= AXE_RXCSUM_TCPV6;
1643 1.67.4.12 skrll if ((ifp->if_capenable & IFCAP_CSUM_UDPv6_Rx) != 0)
1644 1.67.4.12 skrll csum1 |= AXE_RXCSUM_UDPV6;
1645 1.67.4.12 skrll axe_cmd(sc, AXE_772B_CMD_WRITE_RXCSUM, csum2, csum1, NULL);
1646 1.67.4.12 skrll }
1647 1.67.4.12 skrll }
1648 1.67.4.12 skrll
1649 1.35 pgoyette static void
1650 1.1 augustss axe_start(struct ifnet *ifp)
1651 1.1 augustss {
1652 1.67.4.13 skrll struct axe_softc *sc = ifp->if_softc;
1653 1.1 augustss
1654 1.67.4.13 skrll mutex_enter(&sc->axe_txlock);
1655 1.67.4.13 skrll axe_start_locked(ifp);
1656 1.67.4.13 skrll mutex_exit(&sc->axe_txlock);
1657 1.67.4.13 skrll }
1658 1.67.4.13 skrll
1659 1.67.4.13 skrll static void
1660 1.67.4.13 skrll axe_start_locked(struct ifnet *ifp)
1661 1.67.4.13 skrll {
1662 1.67.4.13 skrll struct axe_softc *sc = ifp->if_softc;
1663 1.67.4.13 skrll struct mbuf *m;
1664 1.1 augustss
1665 1.22 dyoung if ((ifp->if_flags & (IFF_OACTIVE|IFF_RUNNING)) != IFF_RUNNING)
1666 1.1 augustss return;
1667 1.1 augustss
1668 1.46 tsutsui IFQ_POLL(&ifp->if_snd, m);
1669 1.46 tsutsui if (m == NULL) {
1670 1.1 augustss return;
1671 1.1 augustss }
1672 1.1 augustss
1673 1.46 tsutsui if (axe_encap(sc, m, 0)) {
1674 1.1 augustss return;
1675 1.1 augustss }
1676 1.46 tsutsui IFQ_DEQUEUE(&ifp->if_snd, m);
1677 1.1 augustss
1678 1.1 augustss /*
1679 1.1 augustss * If there's a BPF listener, bounce a copy of this frame
1680 1.1 augustss * to him.
1681 1.1 augustss */
1682 1.46 tsutsui bpf_mtap(ifp, m);
1683 1.46 tsutsui m_freem(m);
1684 1.1 augustss
1685 1.1 augustss ifp->if_flags |= IFF_OACTIVE;
1686 1.1 augustss
1687 1.1 augustss /*
1688 1.1 augustss * Set a timeout in case the chip goes out to lunch.
1689 1.1 augustss */
1690 1.1 augustss ifp->if_timer = 5;
1691 1.1 augustss
1692 1.1 augustss return;
1693 1.1 augustss }
1694 1.1 augustss
1695 1.35 pgoyette static int
1696 1.35 pgoyette axe_init(struct ifnet *ifp)
1697 1.1 augustss {
1698 1.67.4.13 skrll struct axe_softc *sc = ifp->if_softc;
1699 1.67.4.13 skrll
1700 1.67.4.13 skrll mutex_enter(&sc->axe_lock);
1701 1.67.4.13 skrll int ret = axe_init_locked(ifp);
1702 1.67.4.13 skrll mutex_exit(&sc->axe_lock);
1703 1.67.4.13 skrll
1704 1.67.4.13 skrll return ret;
1705 1.67.4.13 skrll }
1706 1.67.4.13 skrll
1707 1.67.4.13 skrll static int
1708 1.67.4.13 skrll axe_init_locked(struct ifnet *ifp)
1709 1.67.4.13 skrll {
1710 1.67.4.12 skrll AXEHIST_FUNC(); AXEHIST_CALLED();
1711 1.38 tsutsui struct axe_softc *sc = ifp->if_softc;
1712 1.38 tsutsui usbd_status err;
1713 1.38 tsutsui int rxmode;
1714 1.67.4.13 skrll int i, error;
1715 1.35 pgoyette
1716 1.67.4.13 skrll axe_stop_locked(ifp, 0);
1717 1.1 augustss
1718 1.1 augustss /*
1719 1.1 augustss * Cancel pending I/O and free all RX/TX buffers.
1720 1.1 augustss */
1721 1.1 augustss axe_reset(sc);
1722 1.1 augustss
1723 1.21 ad axe_lock_mii(sc);
1724 1.67.4.12 skrll
1725 1.67.4.12 skrll #if 0
1726 1.67.4.12 skrll ret = asix_write_gpio(dev, AX_GPIO_RSE | AX_GPIO_GPO_2 |
1727 1.67.4.12 skrll AX_GPIO_GPO2EN, 5, in_pm);
1728 1.67.4.12 skrll #endif
1729 1.67.4.12 skrll /* Set MAC address and transmitter IPG values. */
1730 1.67.4.12 skrll if (AXE_IS_178_FAMILY(sc)) {
1731 1.67.4.12 skrll axe_cmd(sc, AXE_178_CMD_WRITE_NODEID, 0, 0, sc->axe_enaddr);
1732 1.35 pgoyette axe_cmd(sc, AXE_178_CMD_WRITE_IPG012, sc->axe_ipgs[2],
1733 1.35 pgoyette (sc->axe_ipgs[1] << 8) | (sc->axe_ipgs[0]), NULL);
1734 1.67.4.12 skrll } else {
1735 1.67.4.12 skrll axe_cmd(sc, AXE_172_CMD_WRITE_NODEID, 0, 0, sc->axe_enaddr);
1736 1.35 pgoyette axe_cmd(sc, AXE_172_CMD_WRITE_IPG0, 0, sc->axe_ipgs[0], NULL);
1737 1.35 pgoyette axe_cmd(sc, AXE_172_CMD_WRITE_IPG1, 0, sc->axe_ipgs[1], NULL);
1738 1.35 pgoyette axe_cmd(sc, AXE_172_CMD_WRITE_IPG2, 0, sc->axe_ipgs[2], NULL);
1739 1.35 pgoyette }
1740 1.67.4.12 skrll if (AXE_IS_178_FAMILY(sc)) {
1741 1.67.4.12 skrll sc->axe_flags &= ~(AXSTD_FRAME | AXCSUM_FRAME);
1742 1.67.4.12 skrll if ((sc->axe_flags & AX772B) != 0 &&
1743 1.67.4.12 skrll (ifp->if_capenable & AX_RXCSUM) != 0) {
1744 1.67.4.12 skrll sc->sc_lenmask = AXE_CSUM_HDR_LEN_MASK;
1745 1.67.4.12 skrll sc->axe_flags |= AXCSUM_FRAME;
1746 1.67.4.12 skrll } else {
1747 1.67.4.12 skrll sc->sc_lenmask = AXE_HDR_LEN_MASK;
1748 1.67.4.12 skrll sc->axe_flags |= AXSTD_FRAME;
1749 1.67.4.12 skrll }
1750 1.67.4.12 skrll }
1751 1.67.4.12 skrll
1752 1.67.4.12 skrll /* Configure TX/RX checksum offloading. */
1753 1.67.4.12 skrll axe_csum_cfg(sc);
1754 1.1 augustss
1755 1.67.4.12 skrll if (sc->axe_flags & AX772B) {
1756 1.67.4.12 skrll /* AX88772B uses different maximum frame burst configuration. */
1757 1.67.4.12 skrll axe_cmd(sc, AXE_772B_CMD_RXCTL_WRITE_CFG,
1758 1.67.4.12 skrll ax88772b_mfb_table[AX88772B_MFB_16K].threshold,
1759 1.67.4.12 skrll ax88772b_mfb_table[AX88772B_MFB_16K].byte_cnt, NULL);
1760 1.67.4.12 skrll }
1761 1.1 augustss /* Enable receiver, set RX mode */
1762 1.67.4.12 skrll rxmode = (AXE_RXCMD_MULTICAST | AXE_RXCMD_ENABLE);
1763 1.67.4.12 skrll if (AXE_IS_178_FAMILY(sc)) {
1764 1.67.4.12 skrll if (sc->axe_flags & AX772B) {
1765 1.67.4.12 skrll /*
1766 1.67.4.12 skrll * Select RX header format type 1. Aligning IP
1767 1.67.4.12 skrll * header on 4 byte boundary is not needed when
1768 1.67.4.12 skrll * checksum offloading feature is not used
1769 1.67.4.12 skrll * because we always copy the received frame in
1770 1.67.4.12 skrll * RX handler. When RX checksum offloading is
1771 1.67.4.12 skrll * active, aligning IP header is required to
1772 1.67.4.12 skrll * reflect actual frame length including RX
1773 1.67.4.12 skrll * header size.
1774 1.67.4.12 skrll */
1775 1.67.4.12 skrll rxmode |= AXE_772B_RXCMD_HDR_TYPE_1;
1776 1.67.4.12 skrll if (sc->axe_flags & AXCSUM_FRAME)
1777 1.67.4.12 skrll rxmode |= AXE_772B_RXCMD_IPHDR_ALIGN;
1778 1.67.4.12 skrll } else {
1779 1.67.4.12 skrll /*
1780 1.67.4.12 skrll * Default Rx buffer size is too small to get
1781 1.67.4.12 skrll * maximum performance.
1782 1.67.4.12 skrll */
1783 1.67.4.12 skrll #if 0
1784 1.67.4.12 skrll if (sc->axe_udev->ud_speed == USB_SPEED_HIGH) {
1785 1.67.4.12 skrll /* Largest possible USB buffer size for AX88178 */
1786 1.67.4.12 skrll #endif
1787 1.67.4.12 skrll rxmode |= AXE_178_RXCMD_MFB_16384;
1788 1.35 pgoyette }
1789 1.67.4.12 skrll } else {
1790 1.35 pgoyette rxmode |= AXE_172_RXCMD_UNICAST;
1791 1.67.4.12 skrll }
1792 1.67.4.12 skrll
1793 1.1 augustss
1794 1.1 augustss /* If we want promiscuous mode, set the allframes bit. */
1795 1.1 augustss if (ifp->if_flags & IFF_PROMISC)
1796 1.1 augustss rxmode |= AXE_RXCMD_PROMISC;
1797 1.1 augustss
1798 1.1 augustss if (ifp->if_flags & IFF_BROADCAST)
1799 1.1 augustss rxmode |= AXE_RXCMD_BROADCAST;
1800 1.1 augustss
1801 1.67.4.12 skrll DPRINTF("rxmode 0x%#x", rxmode, 0, 0, 0);
1802 1.67.4.12 skrll
1803 1.1 augustss axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, rxmode, NULL);
1804 1.21 ad axe_unlock_mii(sc);
1805 1.1 augustss
1806 1.1 augustss /* Load the multicast filter. */
1807 1.1 augustss axe_setmulti(sc);
1808 1.1 augustss
1809 1.1 augustss /* Open RX and TX pipes. */
1810 1.1 augustss err = usbd_open_pipe(sc->axe_iface, sc->axe_ed[AXE_ENDPT_RX],
1811 1.1 augustss USBD_EXCLUSIVE_USE, &sc->axe_ep[AXE_ENDPT_RX]);
1812 1.1 augustss if (err) {
1813 1.35 pgoyette aprint_error_dev(sc->axe_dev, "open rx pipe failed: %s\n",
1814 1.35 pgoyette usbd_errstr(err));
1815 1.67.4.13 skrll error = EIO;
1816 1.67.4.13 skrll goto fail;
1817 1.1 augustss }
1818 1.1 augustss
1819 1.1 augustss err = usbd_open_pipe(sc->axe_iface, sc->axe_ed[AXE_ENDPT_TX],
1820 1.1 augustss USBD_EXCLUSIVE_USE, &sc->axe_ep[AXE_ENDPT_TX]);
1821 1.1 augustss if (err) {
1822 1.35 pgoyette aprint_error_dev(sc->axe_dev, "open tx pipe failed: %s\n",
1823 1.35 pgoyette usbd_errstr(err));
1824 1.67.4.13 skrll error = EIO;
1825 1.67.4.13 skrll goto fail1;
1826 1.1 augustss }
1827 1.1 augustss
1828 1.67.4.7 skrll /* Init RX ring. */
1829 1.67.4.7 skrll if (axe_rx_list_init(sc) != 0) {
1830 1.67.4.7 skrll aprint_error_dev(sc->axe_dev, "rx list init failed\n");
1831 1.67.4.13 skrll error = ENOBUFS;
1832 1.67.4.13 skrll goto fail2;
1833 1.67.4.7 skrll }
1834 1.67.4.7 skrll
1835 1.67.4.7 skrll /* Init TX ring. */
1836 1.67.4.7 skrll if (axe_tx_list_init(sc) != 0) {
1837 1.67.4.7 skrll aprint_error_dev(sc->axe_dev, "tx list init failed\n");
1838 1.67.4.13 skrll error = ENOBUFS;
1839 1.67.4.13 skrll goto fail3;
1840 1.67.4.7 skrll }
1841 1.67.4.7 skrll
1842 1.1 augustss /* Start up the receive pipe. */
1843 1.1 augustss for (i = 0; i < AXE_RX_LIST_CNT; i++) {
1844 1.67.4.13 skrll struct axe_chain *c = &sc->axe_cdata.axe_rx_chain[i];
1845 1.67.4.7 skrll usbd_setup_xfer(c->axe_xfer, c, c->axe_buf, sc->axe_bufsz,
1846 1.67.4.7 skrll USBD_SHORT_XFER_OK, USBD_NO_TIMEOUT, axe_rxeof);
1847 1.1 augustss usbd_transfer(c->axe_xfer);
1848 1.1 augustss }
1849 1.1 augustss
1850 1.1 augustss ifp->if_flags |= IFF_RUNNING;
1851 1.1 augustss ifp->if_flags &= ~IFF_OACTIVE;
1852 1.1 augustss
1853 1.35 pgoyette callout_schedule(&sc->axe_stat_ch, hz);
1854 1.67.4.13 skrll
1855 1.35 pgoyette return 0;
1856 1.67.4.13 skrll fail3:
1857 1.67.4.13 skrll axe_rx_list_free(sc);
1858 1.67.4.13 skrll fail2:
1859 1.67.4.13 skrll usbd_close_pipe(sc->axe_ep[AXE_ENDPT_TX]);
1860 1.67.4.13 skrll fail1:
1861 1.67.4.13 skrll usbd_close_pipe(sc->axe_ep[AXE_ENDPT_RX]);
1862 1.67.4.13 skrll fail:
1863 1.67.4.13 skrll return error;
1864 1.1 augustss }
1865 1.1 augustss
1866 1.35 pgoyette static int
1867 1.18 christos axe_ioctl(struct ifnet *ifp, u_long cmd, void *data)
1868 1.1 augustss {
1869 1.38 tsutsui struct axe_softc *sc = ifp->if_softc;
1870 1.38 tsutsui int s;
1871 1.38 tsutsui int error = 0;
1872 1.1 augustss
1873 1.35 pgoyette s = splnet();
1874 1.67.4.13 skrll error = ether_ioctl(ifp, cmd, data);
1875 1.67.4.13 skrll splx(s);
1876 1.35 pgoyette
1877 1.67.4.13 skrll if (error == ENETRESET) {
1878 1.1 augustss error = 0;
1879 1.67.4.14 skrll if (cmd == SIOCADDMULTI || cmd == SIOCDELMULTI) {
1880 1.67.4.14 skrll if (ifp->if_flags & IFF_RUNNING) {
1881 1.67.4.14 skrll mutex_enter(&sc->axe_lock);
1882 1.67.4.14 skrll axe_setmulti(sc);
1883 1.67.4.14 skrll mutex_exit(&sc->axe_lock);
1884 1.67.4.14 skrll }
1885 1.67.4.13 skrll }
1886 1.1 augustss }
1887 1.1 augustss
1888 1.35 pgoyette return error;
1889 1.1 augustss }
1890 1.1 augustss
1891 1.35 pgoyette static void
1892 1.1 augustss axe_watchdog(struct ifnet *ifp)
1893 1.1 augustss {
1894 1.38 tsutsui struct axe_softc *sc;
1895 1.38 tsutsui struct axe_chain *c;
1896 1.38 tsutsui usbd_status stat;
1897 1.38 tsutsui int s;
1898 1.1 augustss
1899 1.1 augustss sc = ifp->if_softc;
1900 1.1 augustss
1901 1.1 augustss ifp->if_oerrors++;
1902 1.35 pgoyette aprint_error_dev(sc->axe_dev, "watchdog timeout\n");
1903 1.1 augustss
1904 1.4 augustss s = splusb();
1905 1.1 augustss c = &sc->axe_cdata.axe_tx_chain[0];
1906 1.1 augustss usbd_get_xfer_status(c->axe_xfer, NULL, NULL, NULL, &stat);
1907 1.1 augustss axe_txeof(c->axe_xfer, c, stat);
1908 1.1 augustss
1909 1.35 pgoyette if (!IFQ_IS_EMPTY(&ifp->if_snd))
1910 1.1 augustss axe_start(ifp);
1911 1.4 augustss splx(s);
1912 1.1 augustss }
1913 1.1 augustss
1914 1.1 augustss /*
1915 1.1 augustss * Stop the adapter and free any mbufs allocated to the
1916 1.1 augustss * RX and TX lists.
1917 1.1 augustss */
1918 1.67.4.13 skrll
1919 1.35 pgoyette static void
1920 1.35 pgoyette axe_stop(struct ifnet *ifp, int disable)
1921 1.1 augustss {
1922 1.38 tsutsui struct axe_softc *sc = ifp->if_softc;
1923 1.67.4.13 skrll
1924 1.67.4.13 skrll mutex_enter(&sc->axe_lock);
1925 1.67.4.13 skrll axe_stop_locked(ifp, disable);
1926 1.67.4.13 skrll mutex_exit(&sc->axe_lock);
1927 1.67.4.13 skrll }
1928 1.67.4.13 skrll
1929 1.67.4.13 skrll static void
1930 1.67.4.13 skrll axe_stop_locked(struct ifnet *ifp, int disable)
1931 1.67.4.13 skrll {
1932 1.67.4.13 skrll struct axe_softc *sc = ifp->if_softc;
1933 1.38 tsutsui usbd_status err;
1934 1.1 augustss
1935 1.1 augustss ifp->if_timer = 0;
1936 1.35 pgoyette ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1937 1.1 augustss
1938 1.47 dyoung callout_stop(&sc->axe_stat_ch);
1939 1.1 augustss
1940 1.1 augustss /* Stop transfers. */
1941 1.1 augustss if (sc->axe_ep[AXE_ENDPT_RX] != NULL) {
1942 1.1 augustss err = usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_RX]);
1943 1.1 augustss if (err) {
1944 1.35 pgoyette aprint_error_dev(sc->axe_dev,
1945 1.35 pgoyette "abort rx pipe failed: %s\n", usbd_errstr(err));
1946 1.1 augustss }
1947 1.1 augustss }
1948 1.1 augustss
1949 1.1 augustss if (sc->axe_ep[AXE_ENDPT_TX] != NULL) {
1950 1.1 augustss err = usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_TX]);
1951 1.1 augustss if (err) {
1952 1.35 pgoyette aprint_error_dev(sc->axe_dev,
1953 1.35 pgoyette "abort tx pipe failed: %s\n", usbd_errstr(err));
1954 1.1 augustss }
1955 1.1 augustss }
1956 1.1 augustss
1957 1.1 augustss if (sc->axe_ep[AXE_ENDPT_INTR] != NULL) {
1958 1.1 augustss err = usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_INTR]);
1959 1.1 augustss if (err) {
1960 1.35 pgoyette aprint_error_dev(sc->axe_dev,
1961 1.35 pgoyette "abort intr pipe failed: %s\n", usbd_errstr(err));
1962 1.1 augustss }
1963 1.1 augustss }
1964 1.1 augustss
1965 1.67.4.12 skrll axe_reset(sc);
1966 1.67.4.12 skrll
1967 1.67.4.13 skrll axe_rx_list_free(sc);
1968 1.1 augustss
1969 1.67.4.13 skrll axe_tx_list_free(sc);
1970 1.1 augustss
1971 1.67.4.8 skrll /* Close pipes. */
1972 1.67.4.8 skrll if (sc->axe_ep[AXE_ENDPT_RX] != NULL) {
1973 1.67.4.8 skrll err = usbd_close_pipe(sc->axe_ep[AXE_ENDPT_RX]);
1974 1.67.4.8 skrll if (err) {
1975 1.67.4.8 skrll aprint_error_dev(sc->axe_dev,
1976 1.67.4.8 skrll "close rx pipe failed: %s\n", usbd_errstr(err));
1977 1.67.4.8 skrll }
1978 1.67.4.8 skrll sc->axe_ep[AXE_ENDPT_RX] = NULL;
1979 1.67.4.8 skrll }
1980 1.67.4.8 skrll
1981 1.67.4.8 skrll if (sc->axe_ep[AXE_ENDPT_TX] != NULL) {
1982 1.67.4.8 skrll err = usbd_close_pipe(sc->axe_ep[AXE_ENDPT_TX]);
1983 1.67.4.8 skrll if (err) {
1984 1.67.4.8 skrll aprint_error_dev(sc->axe_dev,
1985 1.67.4.8 skrll "close tx pipe failed: %s\n", usbd_errstr(err));
1986 1.67.4.8 skrll }
1987 1.67.4.8 skrll sc->axe_ep[AXE_ENDPT_TX] = NULL;
1988 1.67.4.8 skrll }
1989 1.67.4.8 skrll
1990 1.67.4.8 skrll if (sc->axe_ep[AXE_ENDPT_INTR] != NULL) {
1991 1.67.4.8 skrll err = usbd_close_pipe(sc->axe_ep[AXE_ENDPT_INTR]);
1992 1.67.4.8 skrll if (err) {
1993 1.67.4.8 skrll aprint_error_dev(sc->axe_dev,
1994 1.67.4.8 skrll "close intr pipe failed: %s\n", usbd_errstr(err));
1995 1.67.4.8 skrll }
1996 1.67.4.8 skrll sc->axe_ep[AXE_ENDPT_INTR] = NULL;
1997 1.67.4.8 skrll }
1998 1.67.4.8 skrll
1999 1.35 pgoyette sc->axe_link = 0;
2000 1.1 augustss }
2001 1.48 pgoyette
2002 1.55 nonaka MODULE(MODULE_CLASS_DRIVER, if_axe, "bpf");
2003 1.48 pgoyette
2004 1.48 pgoyette #ifdef _MODULE
2005 1.48 pgoyette #include "ioconf.c"
2006 1.48 pgoyette #endif
2007 1.48 pgoyette
2008 1.48 pgoyette static int
2009 1.48 pgoyette if_axe_modcmd(modcmd_t cmd, void *aux)
2010 1.48 pgoyette {
2011 1.48 pgoyette int error = 0;
2012 1.48 pgoyette
2013 1.48 pgoyette switch (cmd) {
2014 1.48 pgoyette case MODULE_CMD_INIT:
2015 1.48 pgoyette #ifdef _MODULE
2016 1.49 pgoyette error = config_init_component(cfdriver_ioconf_axe,
2017 1.49 pgoyette cfattach_ioconf_axe, cfdata_ioconf_axe);
2018 1.48 pgoyette #endif
2019 1.48 pgoyette return error;
2020 1.48 pgoyette case MODULE_CMD_FINI:
2021 1.48 pgoyette #ifdef _MODULE
2022 1.49 pgoyette error = config_fini_component(cfdriver_ioconf_axe,
2023 1.49 pgoyette cfattach_ioconf_axe, cfdata_ioconf_axe);
2024 1.48 pgoyette #endif
2025 1.48 pgoyette return error;
2026 1.48 pgoyette default:
2027 1.48 pgoyette return ENOTTY;
2028 1.48 pgoyette }
2029 1.48 pgoyette }
2030