Home | History | Annotate | Line # | Download | only in usb
if_axe.c revision 1.94
      1  1.94       rin /*	$NetBSD: if_axe.c,v 1.94 2019/01/06 00:39:05 rin Exp $	*/
      2  1.76     skrll /*	$OpenBSD: if_axe.c,v 1.137 2016/04/13 11:03:37 mpi Exp $ */
      3  1.35  pgoyette 
      4  1.35  pgoyette /*
      5  1.35  pgoyette  * Copyright (c) 2005, 2006, 2007 Jonathan Gray <jsg (at) openbsd.org>
      6  1.35  pgoyette  *
      7  1.35  pgoyette  * Permission to use, copy, modify, and distribute this software for any
      8  1.35  pgoyette  * purpose with or without fee is hereby granted, provided that the above
      9  1.35  pgoyette  * copyright notice and this permission notice appear in all copies.
     10  1.35  pgoyette  *
     11  1.35  pgoyette  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     12  1.35  pgoyette  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     13  1.35  pgoyette  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     14  1.35  pgoyette  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     15  1.35  pgoyette  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     16  1.35  pgoyette  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     17  1.35  pgoyette  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     18  1.35  pgoyette  */
     19   1.1  augustss 
     20   1.1  augustss /*
     21   1.1  augustss  * Copyright (c) 1997, 1998, 1999, 2000-2003
     22   1.1  augustss  *	Bill Paul <wpaul (at) windriver.com>.  All rights reserved.
     23   1.1  augustss  *
     24   1.1  augustss  * Redistribution and use in source and binary forms, with or without
     25   1.1  augustss  * modification, are permitted provided that the following conditions
     26   1.1  augustss  * are met:
     27   1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     28   1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     29   1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     30   1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     31   1.1  augustss  *    documentation and/or other materials provided with the distribution.
     32   1.1  augustss  * 3. All advertising materials mentioning features or use of this software
     33   1.1  augustss  *    must display the following acknowledgement:
     34   1.1  augustss  *	This product includes software developed by Bill Paul.
     35   1.1  augustss  * 4. Neither the name of the author nor the names of any co-contributors
     36   1.1  augustss  *    may be used to endorse or promote products derived from this software
     37   1.1  augustss  *    without specific prior written permission.
     38   1.1  augustss  *
     39   1.1  augustss  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
     40   1.1  augustss  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     41   1.1  augustss  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     42   1.1  augustss  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
     43   1.1  augustss  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     44   1.1  augustss  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     45   1.1  augustss  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     46   1.1  augustss  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     47   1.1  augustss  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     48   1.1  augustss  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     49   1.1  augustss  * THE POSSIBILITY OF SUCH DAMAGE.
     50   1.1  augustss  */
     51   1.1  augustss 
     52   1.1  augustss /*
     53  1.76     skrll  * ASIX Electronics AX88172/AX88178/AX88778 USB 2.0 ethernet driver.
     54  1.76     skrll  * Used in the LinkSys USB200M and various other adapters.
     55   1.1  augustss  *
     56   1.1  augustss  * Written by Bill Paul <wpaul (at) windriver.com>
     57   1.1  augustss  * Senior Engineer
     58   1.1  augustss  * Wind River Systems
     59   1.1  augustss  */
     60   1.1  augustss 
     61   1.1  augustss /*
     62   1.1  augustss  * The AX88172 provides USB ethernet supports at 10 and 100Mbps.
     63   1.1  augustss  * It uses an external PHY (reference designs use a RealTek chip),
     64   1.1  augustss  * and has a 64-bit multicast hash filter. There is some information
     65   1.1  augustss  * missing from the manual which one needs to know in order to make
     66   1.1  augustss  * the chip function:
     67   1.1  augustss  *
     68   1.1  augustss  * - You must set bit 7 in the RX control register, otherwise the
     69   1.1  augustss  *   chip won't receive any packets.
     70   1.1  augustss  * - You must initialize all 3 IPG registers, or you won't be able
     71   1.1  augustss  *   to send any packets.
     72   1.1  augustss  *
     73   1.1  augustss  * Note that this device appears to only support loading the station
     74  1.76     skrll  * address via autoload from the EEPROM (i.e. there's no way to manually
     75   1.1  augustss  * set it).
     76   1.1  augustss  *
     77   1.1  augustss  * (Adam Weinberger wanted me to name this driver if_gir.c.)
     78   1.1  augustss  */
     79   1.1  augustss 
     80   1.1  augustss /*
     81  1.76     skrll  * Ax88178 and Ax88772 support backported from the OpenBSD driver.
     82  1.76     skrll  * 2007/02/12, J.R. Oldroyd, fbsd (at) opal.com
     83  1.76     skrll  *
     84  1.76     skrll  * Manual here:
     85  1.76     skrll  * http://www.asix.com.tw/FrootAttach/datasheet/AX88178_datasheet_Rev10.pdf
     86  1.76     skrll  * http://www.asix.com.tw/FrootAttach/datasheet/AX88772_datasheet_Rev10.pdf
     87   1.1  augustss  */
     88   1.1  augustss 
     89   1.1  augustss #include <sys/cdefs.h>
     90  1.94       rin __KERNEL_RCSID(0, "$NetBSD: if_axe.c,v 1.94 2019/01/06 00:39:05 rin Exp $");
     91   1.1  augustss 
     92  1.62  christos #ifdef _KERNEL_OPT
     93   1.1  augustss #include "opt_inet.h"
     94  1.75     skrll #include "opt_usb.h"
     95  1.81   msaitoh #include "opt_net_mpsafe.h"
     96   1.1  augustss #endif
     97   1.1  augustss 
     98   1.1  augustss #include <sys/param.h>
     99  1.35  pgoyette #include <sys/bus.h>
    100  1.35  pgoyette #include <sys/device.h>
    101  1.35  pgoyette #include <sys/kernel.h>
    102  1.35  pgoyette #include <sys/mbuf.h>
    103  1.48  pgoyette #include <sys/module.h>
    104  1.21        ad #include <sys/mutex.h>
    105   1.1  augustss #include <sys/socket.h>
    106  1.35  pgoyette #include <sys/sockio.h>
    107  1.35  pgoyette #include <sys/systm.h>
    108   1.1  augustss 
    109  1.69  riastrad #include <sys/rndsource.h>
    110   1.1  augustss 
    111   1.1  augustss #include <net/if.h>
    112   1.1  augustss #include <net/if_dl.h>
    113  1.35  pgoyette #include <net/if_ether.h>
    114   1.1  augustss #include <net/if_media.h>
    115   1.1  augustss 
    116   1.1  augustss #include <net/bpf.h>
    117   1.1  augustss 
    118   1.1  augustss #include <dev/mii/mii.h>
    119   1.1  augustss #include <dev/mii/miivar.h>
    120   1.1  augustss 
    121   1.1  augustss #include <dev/usb/usb.h>
    122  1.76     skrll #include <dev/usb/usbhist.h>
    123   1.1  augustss #include <dev/usb/usbdi.h>
    124   1.1  augustss #include <dev/usb/usbdi_util.h>
    125  1.35  pgoyette #include <dev/usb/usbdivar.h>
    126   1.1  augustss #include <dev/usb/usbdevs.h>
    127   1.1  augustss 
    128   1.1  augustss #include <dev/usb/if_axereg.h>
    129   1.1  augustss 
    130  1.76     skrll /*
    131  1.76     skrll  * AXE_178_MAX_FRAME_BURST
    132  1.76     skrll  * max frame burst size for Ax88178 and Ax88772
    133  1.76     skrll  *	0	2048 bytes
    134  1.76     skrll  *	1	4096 bytes
    135  1.76     skrll  *	2	8192 bytes
    136  1.76     skrll  *	3	16384 bytes
    137  1.76     skrll  * use the largest your system can handle without USB stalling.
    138  1.76     skrll  *
    139  1.76     skrll  * NB: 88772 parts appear to generate lots of input errors with
    140  1.76     skrll  * a 2K rx buffer and 8K is only slightly faster than 4K on an
    141  1.76     skrll  * EHCI port on a T42 so change at your own risk.
    142  1.76     skrll  */
    143  1.76     skrll #define AXE_178_MAX_FRAME_BURST	1
    144  1.76     skrll 
    145  1.76     skrll 
    146  1.76     skrll #ifdef USB_DEBUG
    147  1.76     skrll #ifndef AXE_DEBUG
    148  1.76     skrll #define axedebug 0
    149   1.1  augustss #else
    150  1.76     skrll static int axedebug = 20;
    151  1.76     skrll 
    152  1.76     skrll SYSCTL_SETUP(sysctl_hw_axe_setup, "sysctl hw.axe setup")
    153  1.76     skrll {
    154  1.76     skrll 	int err;
    155  1.76     skrll 	const struct sysctlnode *rnode;
    156  1.76     skrll 	const struct sysctlnode *cnode;
    157  1.76     skrll 
    158  1.76     skrll 	err = sysctl_createv(clog, 0, NULL, &rnode,
    159  1.76     skrll 	    CTLFLAG_PERMANENT, CTLTYPE_NODE, "axe",
    160  1.76     skrll 	    SYSCTL_DESCR("axe global controls"),
    161  1.76     skrll 	    NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
    162  1.76     skrll 
    163  1.76     skrll 	if (err)
    164  1.76     skrll 		goto fail;
    165  1.76     skrll 
    166  1.76     skrll 	/* control debugging printfs */
    167  1.76     skrll 	err = sysctl_createv(clog, 0, &rnode, &cnode,
    168  1.76     skrll 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
    169  1.76     skrll 	    "debug", SYSCTL_DESCR("Enable debugging output"),
    170  1.76     skrll 	    NULL, 0, &axedebug, sizeof(axedebug), CTL_CREATE, CTL_EOL);
    171  1.76     skrll 	if (err)
    172  1.76     skrll 		goto fail;
    173  1.76     skrll 
    174  1.76     skrll 	return;
    175  1.76     skrll fail:
    176  1.76     skrll 	aprint_error("%s: sysctl_createv failed (err = %d)\n", __func__, err);
    177  1.76     skrll }
    178  1.76     skrll 
    179  1.76     skrll #endif /* AXE_DEBUG */
    180  1.76     skrll #endif /* USB_DEBUG */
    181  1.76     skrll 
    182  1.76     skrll #define DPRINTF(FMT,A,B,C,D)	USBHIST_LOGN(axedebug,1,FMT,A,B,C,D)
    183  1.76     skrll #define DPRINTFN(N,FMT,A,B,C,D)	USBHIST_LOGN(axedebug,N,FMT,A,B,C,D)
    184  1.76     skrll #define AXEHIST_FUNC()		USBHIST_FUNC()
    185  1.76     skrll #define AXEHIST_CALLED(name)	USBHIST_CALLED(axedebug)
    186   1.1  augustss 
    187   1.1  augustss /*
    188   1.1  augustss  * Various supported device vendors/products.
    189   1.1  augustss  */
    190  1.35  pgoyette static const struct axe_type axe_devs[] = {
    191  1.35  pgoyette 	{ { USB_VENDOR_ABOCOM,		USB_PRODUCT_ABOCOM_UFE2000}, 0 },
    192  1.35  pgoyette 	{ { USB_VENDOR_ACERCM,		USB_PRODUCT_ACERCM_EP1427X2}, 0 },
    193  1.35  pgoyette 	{ { USB_VENDOR_APPLE,		USB_PRODUCT_APPLE_ETHERNET }, AX772 },
    194   1.1  augustss 	{ { USB_VENDOR_ASIX,		USB_PRODUCT_ASIX_AX88172}, 0 },
    195  1.35  pgoyette 	{ { USB_VENDOR_ASIX,		USB_PRODUCT_ASIX_AX88772}, AX772 },
    196  1.35  pgoyette 	{ { USB_VENDOR_ASIX,		USB_PRODUCT_ASIX_AX88772A}, AX772 },
    197  1.76     skrll 	{ { USB_VENDOR_ASIX,		USB_PRODUCT_ASIX_AX88772B}, AX772B },
    198  1.76     skrll 	{ { USB_VENDOR_ASIX,		USB_PRODUCT_ASIX_AX88772B_1}, AX772B },
    199  1.35  pgoyette 	{ { USB_VENDOR_ASIX,		USB_PRODUCT_ASIX_AX88178}, AX178 },
    200  1.35  pgoyette 	{ { USB_VENDOR_ATEN,		USB_PRODUCT_ATEN_UC210T}, 0 },
    201  1.35  pgoyette 	{ { USB_VENDOR_BELKIN,		USB_PRODUCT_BELKIN_F5D5055 }, AX178 },
    202  1.35  pgoyette 	{ { USB_VENDOR_BILLIONTON,	USB_PRODUCT_BILLIONTON_USB2AR}, 0},
    203  1.76     skrll 	{ { USB_VENDOR_CISCOLINKSYS,	USB_PRODUCT_CISCOLINKSYS_USB200MV2}, AX772A },
    204   1.1  augustss 	{ { USB_VENDOR_COREGA,		USB_PRODUCT_COREGA_FETHER_USB2_TX }, 0},
    205   1.1  augustss 	{ { USB_VENDOR_DLINK,		USB_PRODUCT_DLINK_DUBE100}, 0 },
    206  1.35  pgoyette 	{ { USB_VENDOR_DLINK,		USB_PRODUCT_DLINK_DUBE100B1 }, AX772 },
    207  1.74     skrll 	{ { USB_VENDOR_DLINK2,		USB_PRODUCT_DLINK2_DUBE100B1 }, AX772 },
    208  1.76     skrll 	{ { USB_VENDOR_DLINK,		USB_PRODUCT_DLINK_DUBE100C1 }, AX772B },
    209  1.35  pgoyette 	{ { USB_VENDOR_GOODWAY,		USB_PRODUCT_GOODWAY_GWUSB2E}, 0 },
    210  1.35  pgoyette 	{ { USB_VENDOR_IODATA,		USB_PRODUCT_IODATA_ETGUS2 }, AX178 },
    211  1.35  pgoyette 	{ { USB_VENDOR_JVC,		USB_PRODUCT_JVC_MP_PRX1}, 0 },
    212  1.76     skrll 	{ { USB_VENDOR_LENOVO,		USB_PRODUCT_LENOVO_ETHERNET }, AX772B },
    213  1.77     skrll 	{ { USB_VENDOR_LINKSYS, 	USB_PRODUCT_LINKSYS_HG20F9}, AX772B },
    214   1.1  augustss 	{ { USB_VENDOR_LINKSYS2,	USB_PRODUCT_LINKSYS2_USB200M}, 0 },
    215  1.35  pgoyette 	{ { USB_VENDOR_LINKSYS4,	USB_PRODUCT_LINKSYS4_USB1000 }, AX178 },
    216  1.35  pgoyette 	{ { USB_VENDOR_LOGITEC,		USB_PRODUCT_LOGITEC_LAN_GTJU2}, AX178 },
    217  1.35  pgoyette 	{ { USB_VENDOR_MELCO,		USB_PRODUCT_MELCO_LUAU2GT}, AX178 },
    218   1.2  augustss 	{ { USB_VENDOR_MELCO,		USB_PRODUCT_MELCO_LUAU2KTX}, 0 },
    219  1.35  pgoyette 	{ { USB_VENDOR_MSI,		USB_PRODUCT_MSI_AX88772A}, AX772 },
    220   1.1  augustss 	{ { USB_VENDOR_NETGEAR,		USB_PRODUCT_NETGEAR_FA120}, 0 },
    221  1.35  pgoyette 	{ { USB_VENDOR_OQO,		USB_PRODUCT_OQO_ETHER01PLUS }, AX772 },
    222  1.35  pgoyette 	{ { USB_VENDOR_PLANEX3,		USB_PRODUCT_PLANEX3_GU1000T }, AX178 },
    223  1.76     skrll 	{ { USB_VENDOR_SITECOM,		USB_PRODUCT_SITECOM_LN029}, 0 },
    224  1.76     skrll 	{ { USB_VENDOR_SITECOMEU,	USB_PRODUCT_SITECOMEU_LN028 }, AX178 },
    225  1.76     skrll 	{ { USB_VENDOR_SITECOMEU,	USB_PRODUCT_SITECOMEU_LN031 }, AX178 },
    226  1.35  pgoyette 	{ { USB_VENDOR_SYSTEMTALKS,	USB_PRODUCT_SYSTEMTALKS_SGCX2UL}, 0 },
    227   1.1  augustss };
    228   1.9  christos #define axe_lookup(v, p) ((const struct axe_type *)usb_lookup(axe_devs, v, p))
    229   1.1  augustss 
    230  1.76     skrll static const struct ax88772b_mfb ax88772b_mfb_table[] = {
    231  1.76     skrll 	{ 0x8000, 0x8001, 2048 },
    232  1.76     skrll 	{ 0x8100, 0x8147, 4096 },
    233  1.76     skrll 	{ 0x8200, 0x81EB, 6144 },
    234  1.76     skrll 	{ 0x8300, 0x83D7, 8192 },
    235  1.76     skrll 	{ 0x8400, 0x851E, 16384 },
    236  1.76     skrll 	{ 0x8500, 0x8666, 20480 },
    237  1.76     skrll 	{ 0x8600, 0x87AE, 24576 },
    238  1.76     skrll 	{ 0x8700, 0x8A3D, 32768 }
    239  1.76     skrll };
    240  1.76     skrll 
    241  1.35  pgoyette int	axe_match(device_t, cfdata_t, void *);
    242  1.35  pgoyette void	axe_attach(device_t, device_t, void *);
    243  1.35  pgoyette int	axe_detach(device_t, int);
    244  1.35  pgoyette int	axe_activate(device_t, devact_t);
    245  1.35  pgoyette 
    246  1.35  pgoyette CFATTACH_DECL_NEW(axe, sizeof(struct axe_softc),
    247  1.35  pgoyette 	axe_match, axe_attach, axe_detach, axe_activate);
    248  1.35  pgoyette 
    249  1.35  pgoyette static int	axe_tx_list_init(struct axe_softc *);
    250  1.35  pgoyette static int	axe_rx_list_init(struct axe_softc *);
    251  1.35  pgoyette static int	axe_encap(struct axe_softc *, struct mbuf *, int);
    252  1.71     skrll static void	axe_rxeof(struct usbd_xfer *, void *, usbd_status);
    253  1.71     skrll static void	axe_txeof(struct usbd_xfer *, void *, usbd_status);
    254  1.35  pgoyette static void	axe_tick(void *);
    255  1.35  pgoyette static void	axe_tick_task(void *);
    256  1.35  pgoyette static void	axe_start(struct ifnet *);
    257  1.35  pgoyette static int	axe_ioctl(struct ifnet *, u_long, void *);
    258  1.35  pgoyette static int	axe_init(struct ifnet *);
    259  1.35  pgoyette static void	axe_stop(struct ifnet *, int);
    260  1.35  pgoyette static void	axe_watchdog(struct ifnet *);
    261  1.66       roy static int	axe_miibus_readreg_locked(device_t, int, int);
    262  1.35  pgoyette static int	axe_miibus_readreg(device_t, int, int);
    263  1.66       roy static void	axe_miibus_writereg_locked(device_t, int, int, int);
    264  1.35  pgoyette static void	axe_miibus_writereg(device_t, int, int, int);
    265  1.56      matt static void	axe_miibus_statchg(struct ifnet *);
    266  1.35  pgoyette static int	axe_cmd(struct axe_softc *, int, int, int, void *);
    267  1.71     skrll static void	axe_reset(struct axe_softc *);
    268  1.35  pgoyette 
    269  1.35  pgoyette static void	axe_setmulti(struct axe_softc *);
    270  1.71     skrll static void	axe_lock_mii(struct axe_softc *);
    271  1.71     skrll static void	axe_unlock_mii(struct axe_softc *);
    272  1.35  pgoyette 
    273  1.35  pgoyette static void	axe_ax88178_init(struct axe_softc *);
    274  1.35  pgoyette static void	axe_ax88772_init(struct axe_softc *);
    275  1.82     ozaki static void	axe_ax88772a_init(struct axe_softc *);
    276  1.82     ozaki static void	axe_ax88772b_init(struct axe_softc *);
    277   1.1  augustss 
    278   1.1  augustss /* Get exclusive access to the MII registers */
    279  1.35  pgoyette static void
    280   1.1  augustss axe_lock_mii(struct axe_softc *sc)
    281   1.1  augustss {
    282  1.38   tsutsui 
    283   1.1  augustss 	sc->axe_refcnt++;
    284  1.21        ad 	mutex_enter(&sc->axe_mii_lock);
    285   1.1  augustss }
    286   1.1  augustss 
    287  1.35  pgoyette static void
    288   1.1  augustss axe_unlock_mii(struct axe_softc *sc)
    289   1.1  augustss {
    290  1.38   tsutsui 
    291  1.21        ad 	mutex_exit(&sc->axe_mii_lock);
    292   1.1  augustss 	if (--sc->axe_refcnt < 0)
    293  1.53       mrg 		usb_detach_wakeupold((sc->axe_dev));
    294   1.1  augustss }
    295   1.1  augustss 
    296  1.35  pgoyette static int
    297   1.1  augustss axe_cmd(struct axe_softc *sc, int cmd, int index, int val, void *buf)
    298   1.1  augustss {
    299  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    300  1.38   tsutsui 	usb_device_request_t req;
    301  1.38   tsutsui 	usbd_status err;
    302   1.1  augustss 
    303  1.21        ad 	KASSERT(mutex_owned(&sc->axe_mii_lock));
    304  1.21        ad 
    305   1.1  augustss 	if (sc->axe_dying)
    306  1.86  christos 		return -1;
    307   1.1  augustss 
    308  1.83  pgoyette 	DPRINTFN(20, "cmd %#jx index %#jx val %#jx", cmd, index, val, 0);
    309  1.76     skrll 
    310   1.1  augustss 	if (AXE_CMD_DIR(cmd))
    311   1.1  augustss 		req.bmRequestType = UT_WRITE_VENDOR_DEVICE;
    312   1.1  augustss 	else
    313   1.1  augustss 		req.bmRequestType = UT_READ_VENDOR_DEVICE;
    314   1.1  augustss 	req.bRequest = AXE_CMD_CMD(cmd);
    315   1.1  augustss 	USETW(req.wValue, val);
    316   1.1  augustss 	USETW(req.wIndex, index);
    317   1.1  augustss 	USETW(req.wLength, AXE_CMD_LEN(cmd));
    318   1.1  augustss 
    319   1.1  augustss 	err = usbd_do_request(sc->axe_udev, &req, buf);
    320   1.1  augustss 
    321  1.35  pgoyette 	if (err) {
    322  1.83  pgoyette 		DPRINTF("cmd %jd err %jd", cmd, err, 0, 0);
    323  1.35  pgoyette 		return -1;
    324  1.35  pgoyette 	}
    325  1.35  pgoyette 	return 0;
    326   1.1  augustss }
    327   1.1  augustss 
    328  1.35  pgoyette static int
    329  1.66       roy axe_miibus_readreg_locked(device_t dev, int phy, int reg)
    330   1.1  augustss {
    331  1.77     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    332  1.28    dyoung 	struct axe_softc *sc = device_private(dev);
    333  1.38   tsutsui 	usbd_status err;
    334  1.38   tsutsui 	uint16_t val;
    335   1.1  augustss 
    336  1.83  pgoyette 	DPRINTFN(30, "phy 0x%jx reg 0x%jx\n", phy, reg, 0, 0);
    337  1.76     skrll 
    338  1.66       roy 	axe_cmd(sc, AXE_CMD_MII_OPMODE_SW, 0, 0, NULL);
    339  1.76     skrll 
    340  1.86  christos 	err = axe_cmd(sc, AXE_CMD_MII_READ_REG, reg, phy, &val);
    341  1.66       roy 	axe_cmd(sc, AXE_CMD_MII_OPMODE_HW, 0, 0, NULL);
    342  1.66       roy 	if (err) {
    343  1.66       roy 		aprint_error_dev(sc->axe_dev, "read PHY failed\n");
    344  1.66       roy 		return -1;
    345  1.66       roy 	}
    346  1.66       roy 
    347  1.66       roy 	val = le16toh(val);
    348  1.76     skrll 	if (AXE_IS_772(sc) && reg == MII_BMSR) {
    349  1.66       roy 		/*
    350  1.76     skrll 		 * BMSR of AX88772 indicates that it supports extended
    351  1.66       roy 		 * capability but the extended status register is
    352  1.76     skrll 		 * reserved for embedded ethernet PHY. So clear the
    353  1.66       roy 		 * extended capability bit of BMSR.
    354  1.66       roy 		 */
    355  1.66       roy 		 val &= ~BMSR_EXTCAP;
    356   1.1  augustss 	}
    357   1.1  augustss 
    358  1.83  pgoyette 	DPRINTFN(30, "phy 0x%jx reg 0x%jx val %#jx", phy, reg, val, 0);
    359  1.66       roy 
    360  1.66       roy 	return val;
    361  1.66       roy }
    362  1.66       roy 
    363  1.66       roy static int
    364  1.66       roy axe_miibus_readreg(device_t dev, int phy, int reg)
    365  1.66       roy {
    366  1.66       roy 	struct axe_softc *sc = device_private(dev);
    367  1.66       roy 	int val;
    368  1.66       roy 
    369  1.66       roy 	if (sc->axe_dying)
    370  1.66       roy 		return 0;
    371   1.1  augustss 
    372  1.66       roy 	if (sc->axe_phyno != phy)
    373  1.66       roy 		return 0;
    374   1.1  augustss 
    375  1.66       roy 	axe_lock_mii(sc);
    376  1.66       roy 	val = axe_miibus_readreg_locked(dev, phy, reg);
    377  1.66       roy 	axe_unlock_mii(sc);
    378   1.1  augustss 
    379  1.66       roy 	return val;
    380   1.1  augustss }
    381   1.1  augustss 
    382  1.35  pgoyette static void
    383  1.66       roy axe_miibus_writereg_locked(device_t dev, int phy, int reg, int aval)
    384   1.1  augustss {
    385  1.38   tsutsui 	struct axe_softc *sc = device_private(dev);
    386  1.38   tsutsui 	usbd_status err;
    387  1.38   tsutsui 	uint16_t val;
    388   1.1  augustss 
    389  1.66       roy 	val = htole16(aval);
    390   1.1  augustss 
    391   1.1  augustss 	axe_cmd(sc, AXE_CMD_MII_OPMODE_SW, 0, 0, NULL);
    392  1.86  christos 	err = axe_cmd(sc, AXE_CMD_MII_WRITE_REG, reg, phy, &val);
    393   1.1  augustss 	axe_cmd(sc, AXE_CMD_MII_OPMODE_HW, 0, 0, NULL);
    394   1.1  augustss 
    395   1.1  augustss 	if (err) {
    396  1.25      cube 		aprint_error_dev(sc->axe_dev, "write PHY failed\n");
    397   1.1  augustss 		return;
    398   1.1  augustss 	}
    399   1.1  augustss }
    400   1.1  augustss 
    401  1.35  pgoyette static void
    402  1.66       roy axe_miibus_writereg(device_t dev, int phy, int reg, int aval)
    403  1.66       roy {
    404  1.66       roy 	struct axe_softc *sc = device_private(dev);
    405  1.66       roy 
    406  1.66       roy 	if (sc->axe_dying)
    407  1.66       roy 		return;
    408  1.66       roy 
    409  1.66       roy 	if (sc->axe_phyno != phy)
    410  1.66       roy 		return;
    411  1.66       roy 
    412  1.66       roy 	axe_lock_mii(sc);
    413  1.66       roy 	axe_miibus_writereg_locked(dev, phy, reg, aval);
    414  1.66       roy 	axe_unlock_mii(sc);
    415  1.66       roy }
    416  1.66       roy 
    417  1.66       roy static void
    418  1.56      matt axe_miibus_statchg(struct ifnet *ifp)
    419   1.1  augustss {
    420  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    421  1.76     skrll 
    422  1.56      matt 	struct axe_softc *sc = ifp->if_softc;
    423  1.38   tsutsui 	struct mii_data *mii = &sc->axe_mii;
    424   1.5  augustss 	int val, err;
    425   1.5  augustss 
    426  1.76     skrll 	val = 0;
    427  1.76     skrll 	if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) {
    428  1.76     skrll 		val |= AXE_MEDIA_FULL_DUPLEX;
    429  1.76     skrll 		if (AXE_IS_178_FAMILY(sc)) {
    430  1.76     skrll 			if ((IFM_OPTIONS(mii->mii_media_active) &
    431  1.76     skrll 			    IFM_ETH_TXPAUSE) != 0)
    432  1.76     skrll 				val |= AXE_178_MEDIA_TXFLOW_CONTROL_EN;
    433  1.76     skrll 			if ((IFM_OPTIONS(mii->mii_media_active) &
    434  1.76     skrll 			    IFM_ETH_RXPAUSE) != 0)
    435  1.76     skrll 				val |= AXE_178_MEDIA_RXFLOW_CONTROL_EN;
    436  1.76     skrll 		}
    437  1.76     skrll 	}
    438  1.76     skrll 	if (AXE_IS_178_FAMILY(sc)) {
    439  1.76     skrll 		val |= AXE_178_MEDIA_RX_EN | AXE_178_MEDIA_MAGIC;
    440  1.66       roy 		if (sc->axe_flags & AX178)
    441  1.66       roy 			val |= AXE_178_MEDIA_ENCK;
    442  1.35  pgoyette 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
    443  1.38   tsutsui 		case IFM_1000_T:
    444  1.35  pgoyette 			val |= AXE_178_MEDIA_GMII | AXE_178_MEDIA_ENCK;
    445  1.35  pgoyette 			break;
    446  1.35  pgoyette 		case IFM_100_TX:
    447  1.35  pgoyette 			val |= AXE_178_MEDIA_100TX;
    448  1.35  pgoyette 			break;
    449  1.35  pgoyette 		case IFM_10_T:
    450  1.35  pgoyette 			/* doesn't need to be handled */
    451  1.35  pgoyette 			break;
    452  1.35  pgoyette 		}
    453  1.35  pgoyette 	}
    454  1.35  pgoyette 
    455  1.83  pgoyette 	DPRINTF("val=0x%jx", val, 0, 0, 0);
    456  1.21        ad 	axe_lock_mii(sc);
    457   1.5  augustss 	err = axe_cmd(sc, AXE_CMD_WRITE_MEDIA, 0, val, NULL);
    458  1.21        ad 	axe_unlock_mii(sc);
    459   1.5  augustss 	if (err) {
    460  1.25      cube 		aprint_error_dev(sc->axe_dev, "media change failed\n");
    461   1.5  augustss 		return;
    462   1.5  augustss 	}
    463   1.1  augustss }
    464   1.1  augustss 
    465  1.35  pgoyette static void
    466   1.1  augustss axe_setmulti(struct axe_softc *sc)
    467   1.1  augustss {
    468  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    469  1.38   tsutsui 	struct ifnet *ifp = &sc->sc_if;
    470  1.38   tsutsui 	struct ether_multi *enm;
    471  1.38   tsutsui 	struct ether_multistep step;
    472  1.38   tsutsui 	uint32_t h = 0;
    473  1.38   tsutsui 	uint16_t rxmode;
    474  1.38   tsutsui 	uint8_t hashtbl[8] = { 0, 0, 0, 0, 0, 0, 0, 0 };
    475   1.1  augustss 
    476   1.1  augustss 	if (sc->axe_dying)
    477   1.1  augustss 		return;
    478   1.1  augustss 
    479  1.21        ad 	axe_lock_mii(sc);
    480  1.86  christos 	if (axe_cmd(sc, AXE_CMD_RXCTL_READ, 0, 0, &rxmode)) {
    481  1.86  christos 		axe_unlock_mii(sc);
    482  1.86  christos 		aprint_error_dev(sc->axe_dev, "can't read rxmode");
    483  1.86  christos 		return;
    484  1.86  christos 	}
    485  1.10      tron 	rxmode = le16toh(rxmode);
    486   1.1  augustss 
    487  1.76     skrll 	rxmode &=
    488  1.76     skrll 	    ~(AXE_RXCMD_ALLMULTI | AXE_RXCMD_PROMISC |
    489  1.76     skrll 	    AXE_RXCMD_BROADCAST | AXE_RXCMD_MULTICAST);
    490  1.76     skrll 
    491  1.76     skrll 	rxmode |=
    492  1.76     skrll 	    (ifp->if_flags & IFF_BROADCAST) ? AXE_RXCMD_BROADCAST : 0;
    493  1.76     skrll 
    494  1.76     skrll 	if (ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) {
    495  1.76     skrll 		if (ifp->if_flags & IFF_PROMISC)
    496  1.76     skrll 			rxmode |= AXE_RXCMD_PROMISC;
    497  1.35  pgoyette 		goto allmulti;
    498  1.35  pgoyette 	}
    499   1.1  augustss 
    500  1.35  pgoyette 	/* Now program new ones */
    501   1.1  augustss 	ETHER_FIRST_MULTI(step, &sc->axe_ec, enm);
    502   1.1  augustss 	while (enm != NULL) {
    503   1.1  augustss 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
    504  1.38   tsutsui 		    ETHER_ADDR_LEN) != 0)
    505   1.1  augustss 			goto allmulti;
    506   1.1  augustss 
    507   1.1  augustss 		h = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN) >> 26;
    508  1.35  pgoyette 		hashtbl[h >> 3] |= 1U << (h & 7);
    509   1.1  augustss 		ETHER_NEXT_MULTI(step, enm);
    510   1.1  augustss 	}
    511   1.1  augustss 	ifp->if_flags &= ~IFF_ALLMULTI;
    512  1.76     skrll 	rxmode |= AXE_RXCMD_MULTICAST;
    513  1.76     skrll 
    514  1.86  christos 	axe_cmd(sc, AXE_CMD_WRITE_MCAST, 0, 0, hashtbl);
    515   1.1  augustss 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, rxmode, NULL);
    516  1.21        ad 	axe_unlock_mii(sc);
    517   1.1  augustss 	return;
    518  1.35  pgoyette 
    519  1.35  pgoyette  allmulti:
    520  1.35  pgoyette 	ifp->if_flags |= IFF_ALLMULTI;
    521  1.35  pgoyette 	rxmode |= AXE_RXCMD_ALLMULTI;
    522  1.35  pgoyette 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, rxmode, NULL);
    523  1.35  pgoyette 	axe_unlock_mii(sc);
    524   1.1  augustss }
    525   1.1  augustss 
    526  1.88  christos static void
    527  1.88  christos axe_ax_init(struct axe_softc *sc)
    528  1.88  christos {
    529  1.89  christos 	int cmd = AXE_178_CMD_READ_NODEID;
    530  1.89  christos 
    531  1.88  christos 	if (sc->axe_flags & AX178) {
    532  1.88  christos 		axe_ax88178_init(sc);
    533  1.88  christos 	} else if (sc->axe_flags & AX772) {
    534  1.88  christos 		axe_ax88772_init(sc);
    535  1.88  christos 	} else if (sc->axe_flags & AX772A) {
    536  1.88  christos 		axe_ax88772a_init(sc);
    537  1.88  christos 	} else if (sc->axe_flags & AX772B) {
    538  1.88  christos 		axe_ax88772b_init(sc);
    539  1.89  christos 		return;
    540  1.89  christos 	} else {
    541  1.89  christos 		cmd = AXE_172_CMD_READ_NODEID;
    542  1.89  christos 	}
    543  1.89  christos 
    544  1.89  christos 	if (axe_cmd(sc, cmd, 0, 0, sc->axe_enaddr)) {
    545  1.89  christos 		aprint_error_dev(sc->axe_dev,
    546  1.89  christos 		    "failed to read ethernet address\n");
    547  1.88  christos 	}
    548  1.88  christos }
    549  1.88  christos 
    550  1.76     skrll 
    551  1.35  pgoyette static void
    552   1.1  augustss axe_reset(struct axe_softc *sc)
    553   1.1  augustss {
    554  1.38   tsutsui 
    555   1.1  augustss 	if (sc->axe_dying)
    556   1.1  augustss 		return;
    557  1.76     skrll 
    558  1.76     skrll 	/*
    559  1.76     skrll 	 * softnet_lock can be taken when NET_MPAFE is not defined when calling
    560  1.76     skrll 	 * if_addr_init -> if_init.  This doesn't mixe well with the
    561  1.76     skrll 	 * usbd_delay_ms calls in the init routines as things like nd6_slowtimo
    562  1.76     skrll 	 * can fire during the wait and attempt to take softnet_lock and then
    563  1.76     skrll 	 * block the softclk thread meaing the wait never ends.
    564  1.76     skrll 	 */
    565  1.76     skrll #ifndef NET_MPSAFE
    566   1.1  augustss 	/* XXX What to reset? */
    567   1.1  augustss 
    568   1.1  augustss 	/* Wait a little while for the chip to get its brains in order. */
    569   1.1  augustss 	DELAY(1000);
    570  1.76     skrll #else
    571  1.76     skrll 	axe_lock_mii(sc);
    572  1.76     skrll 
    573  1.88  christos 	axe_ax_init(sc);
    574  1.88  christos 
    575  1.76     skrll 	axe_unlock_mii(sc);
    576  1.76     skrll #endif
    577   1.1  augustss }
    578   1.1  augustss 
    579  1.66       roy static int
    580  1.66       roy axe_get_phyno(struct axe_softc *sc, int sel)
    581  1.66       roy {
    582  1.66       roy 	int phyno;
    583  1.66       roy 
    584  1.66       roy 	switch (AXE_PHY_TYPE(sc->axe_phyaddrs[sel])) {
    585  1.66       roy 	case PHY_TYPE_100_HOME:
    586  1.66       roy 		/* FALLTHROUGH */
    587  1.66       roy 	case PHY_TYPE_GIG:
    588  1.66       roy 		phyno = AXE_PHY_NO(sc->axe_phyaddrs[sel]);
    589  1.66       roy 		break;
    590  1.66       roy 	case PHY_TYPE_SPECIAL:
    591  1.66       roy 		/* FALLTHROUGH */
    592  1.66       roy 	case PHY_TYPE_RSVD:
    593  1.66       roy 		/* FALLTHROUGH */
    594  1.66       roy 	case PHY_TYPE_NON_SUP:
    595  1.66       roy 		/* FALLTHROUGH */
    596  1.66       roy 	default:
    597  1.66       roy 		phyno = -1;
    598  1.66       roy 		break;
    599  1.66       roy 	}
    600  1.66       roy 
    601  1.66       roy 	return phyno;
    602  1.66       roy }
    603  1.66       roy 
    604  1.66       roy #define	AXE_GPIO_WRITE(x, y)	do {				\
    605  1.66       roy 	axe_cmd(sc, AXE_CMD_WRITE_GPIO, 0, (x), NULL);		\
    606  1.66       roy 	usbd_delay_ms(sc->axe_udev, hztoms(y));			\
    607  1.66       roy } while (0)
    608  1.66       roy 
    609  1.35  pgoyette static void
    610  1.35  pgoyette axe_ax88178_init(struct axe_softc *sc)
    611  1.35  pgoyette {
    612  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    613  1.66       roy 	int gpio0, ledmode, phymode;
    614  1.66       roy 	uint16_t eeprom, val;
    615  1.35  pgoyette 
    616  1.35  pgoyette 	axe_cmd(sc, AXE_CMD_SROM_WR_ENABLE, 0, 0, NULL);
    617  1.35  pgoyette 	/* XXX magic */
    618  1.86  christos 	if (axe_cmd(sc, AXE_CMD_SROM_READ, 0, 0x0017, &eeprom) != 0)
    619  1.86  christos 		eeprom = 0xffff;
    620  1.35  pgoyette 	axe_cmd(sc, AXE_CMD_SROM_WR_DISABLE, 0, 0, NULL);
    621  1.35  pgoyette 
    622  1.35  pgoyette 	eeprom = le16toh(eeprom);
    623  1.35  pgoyette 
    624  1.83  pgoyette 	DPRINTF("EEPROM is 0x%jx", eeprom, 0, 0, 0);
    625  1.35  pgoyette 
    626  1.35  pgoyette 	/* if EEPROM is invalid we have to use to GPIO0 */
    627  1.35  pgoyette 	if (eeprom == 0xffff) {
    628  1.66       roy 		phymode = AXE_PHY_MODE_MARVELL;
    629  1.35  pgoyette 		gpio0 = 1;
    630  1.66       roy 		ledmode = 0;
    631  1.35  pgoyette 	} else {
    632  1.66       roy 		phymode = eeprom & 0x7f;
    633  1.35  pgoyette 		gpio0 = (eeprom & 0x80) ? 0 : 1;
    634  1.66       roy 		ledmode = eeprom >> 8;
    635  1.35  pgoyette 	}
    636  1.35  pgoyette 
    637  1.83  pgoyette 	DPRINTF("use gpio0: %jd, phymode %jd", gpio0, phymode, 0, 0);
    638  1.35  pgoyette 
    639  1.66       roy 	/* Program GPIOs depending on PHY hardware. */
    640  1.66       roy 	switch (phymode) {
    641  1.66       roy 	case AXE_PHY_MODE_MARVELL:
    642  1.66       roy 		if (gpio0 == 1) {
    643  1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO0_EN,
    644  1.66       roy 			    hz / 32);
    645  1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO0_EN | AXE_GPIO2 | AXE_GPIO2_EN,
    646  1.66       roy 			    hz / 32);
    647  1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO0_EN | AXE_GPIO2_EN, hz / 4);
    648  1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO0_EN | AXE_GPIO2 | AXE_GPIO2_EN,
    649  1.66       roy 			    hz / 32);
    650  1.66       roy 		} else {
    651  1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO1 |
    652  1.66       roy 			    AXE_GPIO1_EN, hz / 3);
    653  1.66       roy 			if (ledmode == 1) {
    654  1.66       roy 				AXE_GPIO_WRITE(AXE_GPIO1_EN, hz / 3);
    655  1.66       roy 				AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN,
    656  1.66       roy 				    hz / 3);
    657  1.66       roy 			} else {
    658  1.66       roy 				AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN |
    659  1.66       roy 				    AXE_GPIO2 | AXE_GPIO2_EN, hz / 32);
    660  1.66       roy 				AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN |
    661  1.66       roy 				    AXE_GPIO2_EN, hz / 4);
    662  1.66       roy 				AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN |
    663  1.66       roy 				    AXE_GPIO2 | AXE_GPIO2_EN, hz / 32);
    664  1.66       roy 			}
    665  1.66       roy 		}
    666  1.66       roy 		break;
    667  1.66       roy 	case AXE_PHY_MODE_CICADA:
    668  1.66       roy 	case AXE_PHY_MODE_CICADA_V2:
    669  1.66       roy 	case AXE_PHY_MODE_CICADA_V2_ASIX:
    670  1.66       roy 		if (gpio0 == 1)
    671  1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO0 |
    672  1.66       roy 			    AXE_GPIO0_EN, hz / 32);
    673  1.66       roy 		else
    674  1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO1 |
    675  1.66       roy 			    AXE_GPIO1_EN, hz / 32);
    676  1.66       roy 		break;
    677  1.66       roy 	case AXE_PHY_MODE_AGERE:
    678  1.66       roy 		AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO1 |
    679  1.66       roy 		    AXE_GPIO1_EN, hz / 32);
    680  1.66       roy 		AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN | AXE_GPIO2 |
    681  1.66       roy 		    AXE_GPIO2_EN, hz / 32);
    682  1.66       roy 		AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN | AXE_GPIO2_EN, hz / 4);
    683  1.66       roy 		AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN | AXE_GPIO2 |
    684  1.66       roy 		    AXE_GPIO2_EN, hz / 32);
    685  1.66       roy 		break;
    686  1.66       roy 	case AXE_PHY_MODE_REALTEK_8211CL:
    687  1.66       roy 	case AXE_PHY_MODE_REALTEK_8211BN:
    688  1.66       roy 	case AXE_PHY_MODE_REALTEK_8251CL:
    689  1.66       roy 		val = gpio0 == 1 ? AXE_GPIO0 | AXE_GPIO0_EN :
    690  1.66       roy 		    AXE_GPIO1 | AXE_GPIO1_EN;
    691  1.66       roy 		AXE_GPIO_WRITE(val, hz / 32);
    692  1.66       roy 		AXE_GPIO_WRITE(val | AXE_GPIO2 | AXE_GPIO2_EN, hz / 32);
    693  1.66       roy 		AXE_GPIO_WRITE(val | AXE_GPIO2_EN, hz / 4);
    694  1.66       roy 		AXE_GPIO_WRITE(val | AXE_GPIO2 | AXE_GPIO2_EN, hz / 32);
    695  1.66       roy 		if (phymode == AXE_PHY_MODE_REALTEK_8211CL) {
    696  1.66       roy 			axe_miibus_writereg_locked(sc->axe_dev,
    697  1.66       roy 			    sc->axe_phyno, 0x1F, 0x0005);
    698  1.66       roy 			axe_miibus_writereg_locked(sc->axe_dev,
    699  1.66       roy 			    sc->axe_phyno, 0x0C, 0x0000);
    700  1.66       roy 			val = axe_miibus_readreg_locked(sc->axe_dev,
    701  1.66       roy 			    sc->axe_phyno, 0x0001);
    702  1.66       roy 			axe_miibus_writereg_locked(sc->axe_dev,
    703  1.66       roy 			    sc->axe_phyno, 0x01, val | 0x0080);
    704  1.66       roy 			axe_miibus_writereg_locked(sc->axe_dev,
    705  1.66       roy 			    sc->axe_phyno, 0x1F, 0x0000);
    706  1.66       roy 		}
    707  1.66       roy 		break;
    708  1.66       roy 	default:
    709  1.66       roy 		/* Unknown PHY model or no need to program GPIOs. */
    710  1.66       roy 		break;
    711  1.35  pgoyette 	}
    712  1.35  pgoyette 
    713  1.35  pgoyette 	/* soft reset */
    714  1.35  pgoyette 	axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_CLEAR, NULL);
    715  1.35  pgoyette 	usbd_delay_ms(sc->axe_udev, 150);
    716  1.35  pgoyette 	axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0,
    717  1.35  pgoyette 	    AXE_SW_RESET_PRL | AXE_178_RESET_MAGIC, NULL);
    718  1.35  pgoyette 	usbd_delay_ms(sc->axe_udev, 150);
    719  1.76     skrll 	/* Enable MII/GMII/RGMII interface to work with external PHY. */
    720  1.35  pgoyette 	axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, 0, NULL);
    721  1.35  pgoyette 	usbd_delay_ms(sc->axe_udev, 10);
    722  1.35  pgoyette 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL);
    723  1.35  pgoyette }
    724  1.35  pgoyette 
    725  1.35  pgoyette static void
    726  1.35  pgoyette axe_ax88772_init(struct axe_softc *sc)
    727  1.35  pgoyette {
    728  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    729  1.35  pgoyette 
    730  1.35  pgoyette 	axe_cmd(sc, AXE_CMD_WRITE_GPIO, 0, 0x00b0, NULL);
    731  1.35  pgoyette 	usbd_delay_ms(sc->axe_udev, 40);
    732  1.35  pgoyette 
    733  1.66       roy 	if (sc->axe_phyno == AXE_772_PHY_NO_EPHY) {
    734  1.35  pgoyette 		/* ask for the embedded PHY */
    735  1.76     skrll 		axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0,
    736  1.76     skrll 		    AXE_SW_PHY_SELECT_EMBEDDED, NULL);
    737  1.35  pgoyette 		usbd_delay_ms(sc->axe_udev, 10);
    738  1.35  pgoyette 
    739  1.35  pgoyette 		/* power down and reset state, pin reset state */
    740  1.35  pgoyette 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_CLEAR, NULL);
    741  1.35  pgoyette 		usbd_delay_ms(sc->axe_udev, 60);
    742  1.35  pgoyette 
    743  1.35  pgoyette 		/* power down/reset state, pin operating state */
    744  1.35  pgoyette 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0,
    745  1.35  pgoyette 		    AXE_SW_RESET_IPPD | AXE_SW_RESET_PRL, NULL);
    746  1.35  pgoyette 		usbd_delay_ms(sc->axe_udev, 150);
    747  1.35  pgoyette 
    748  1.35  pgoyette 		/* power up, reset */
    749  1.35  pgoyette 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_PRL, NULL);
    750  1.35  pgoyette 
    751  1.35  pgoyette 		/* power up, operating */
    752  1.35  pgoyette 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0,
    753  1.35  pgoyette 		    AXE_SW_RESET_IPRL | AXE_SW_RESET_PRL, NULL);
    754  1.35  pgoyette 	} else {
    755  1.35  pgoyette 		/* ask for external PHY */
    756  1.76     skrll 		axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, AXE_SW_PHY_SELECT_EXT,
    757  1.76     skrll 		    NULL);
    758  1.35  pgoyette 		usbd_delay_ms(sc->axe_udev, 10);
    759  1.35  pgoyette 
    760  1.35  pgoyette 		/* power down internal PHY */
    761  1.35  pgoyette 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0,
    762  1.35  pgoyette 		    AXE_SW_RESET_IPPD | AXE_SW_RESET_PRL, NULL);
    763  1.35  pgoyette 	}
    764  1.35  pgoyette 
    765  1.35  pgoyette 	usbd_delay_ms(sc->axe_udev, 150);
    766  1.35  pgoyette 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL);
    767  1.35  pgoyette }
    768  1.35  pgoyette 
    769  1.76     skrll static void
    770  1.76     skrll axe_ax88772_phywake(struct axe_softc *sc)
    771  1.76     skrll {
    772  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    773  1.76     skrll 
    774  1.76     skrll 	if (sc->axe_phyno == AXE_772_PHY_NO_EPHY) {
    775  1.76     skrll 		/* Manually select internal(embedded) PHY - MAC mode. */
    776  1.76     skrll 		axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0,
    777  1.86  christos 		    AXE_SW_PHY_SELECT_EMBEDDED, NULL);
    778  1.76     skrll 		usbd_delay_ms(sc->axe_udev, hztoms(hz / 32));
    779  1.76     skrll 	} else {
    780  1.76     skrll 		/*
    781  1.76     skrll 		 * Manually select external PHY - MAC mode.
    782  1.76     skrll 		 * Reverse MII/RMII is for AX88772A PHY mode.
    783  1.76     skrll 		 */
    784  1.76     skrll 		axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, AXE_SW_PHY_SELECT_SS_ENB |
    785  1.76     skrll 		    AXE_SW_PHY_SELECT_EXT | AXE_SW_PHY_SELECT_SS_MII, NULL);
    786  1.76     skrll 		usbd_delay_ms(sc->axe_udev, hztoms(hz / 32));
    787  1.76     skrll 	}
    788  1.76     skrll 
    789  1.76     skrll 	axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_IPPD |
    790  1.76     skrll 	    AXE_SW_RESET_IPRL, NULL);
    791  1.76     skrll 
    792  1.76     skrll 	/* T1 = min 500ns everywhere */
    793  1.76     skrll 	usbd_delay_ms(sc->axe_udev, 150);
    794  1.76     skrll 
    795  1.76     skrll 	/* Take PHY out of power down. */
    796  1.76     skrll 	if (sc->axe_phyno == AXE_772_PHY_NO_EPHY) {
    797  1.76     skrll 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_IPRL, NULL);
    798  1.76     skrll 	} else {
    799  1.76     skrll 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_PRTE, NULL);
    800  1.76     skrll 	}
    801  1.76     skrll 
    802  1.76     skrll 	/* 772 T2 is 60ms. 772A T2 is 160ms, 772B T2 is 600ms */
    803  1.76     skrll 	usbd_delay_ms(sc->axe_udev, 600);
    804  1.76     skrll 
    805  1.76     skrll 	axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_CLEAR, NULL);
    806  1.76     skrll 
    807  1.76     skrll 	/* T3 = 500ns everywhere */
    808  1.76     skrll 	usbd_delay_ms(sc->axe_udev, hztoms(hz / 32));
    809  1.76     skrll 	axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_IPRL, NULL);
    810  1.76     skrll 	usbd_delay_ms(sc->axe_udev, hztoms(hz / 32));
    811  1.76     skrll }
    812  1.76     skrll 
    813  1.76     skrll static void
    814  1.76     skrll axe_ax88772a_init(struct axe_softc *sc)
    815  1.76     skrll {
    816  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    817  1.76     skrll 
    818  1.76     skrll 	/* Reload EEPROM. */
    819  1.76     skrll 	AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM, hz / 32);
    820  1.76     skrll 	axe_ax88772_phywake(sc);
    821  1.76     skrll 	/* Stop MAC. */
    822  1.76     skrll 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL);
    823  1.76     skrll }
    824  1.76     skrll 
    825  1.76     skrll static void
    826  1.76     skrll axe_ax88772b_init(struct axe_softc *sc)
    827  1.76     skrll {
    828  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    829  1.76     skrll 	uint16_t eeprom;
    830  1.76     skrll 	int i;
    831  1.76     skrll 
    832  1.76     skrll 	/* Reload EEPROM. */
    833  1.76     skrll 	AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM , hz / 32);
    834  1.76     skrll 
    835  1.76     skrll 	/*
    836  1.76     skrll 	 * Save PHY power saving configuration(high byte) and
    837  1.76     skrll 	 * clear EEPROM checksum value(low byte).
    838  1.76     skrll 	 */
    839  1.86  christos 	if (axe_cmd(sc, AXE_CMD_SROM_READ, 0, AXE_EEPROM_772B_PHY_PWRCFG,
    840  1.86  christos 	    &eeprom)) {
    841  1.86  christos 		aprint_error_dev(sc->axe_dev, "failed to read eeprom\n");
    842  1.86  christos 		return;
    843  1.86  christos 	}
    844  1.86  christos 
    845  1.76     skrll 	sc->sc_pwrcfg = le16toh(eeprom) & 0xFF00;
    846  1.76     skrll 
    847  1.76     skrll 	/*
    848  1.76     skrll 	 * Auto-loaded default station address from internal ROM is
    849  1.76     skrll 	 * 00:00:00:00:00:00 such that an explicit access to EEPROM
    850  1.76     skrll 	 * is required to get real station address.
    851  1.76     skrll 	 */
    852  1.76     skrll 	uint8_t *eaddr = sc->axe_enaddr;
    853  1.76     skrll 	for (i = 0; i < ETHER_ADDR_LEN / 2; i++) {
    854  1.86  christos 		if (axe_cmd(sc, AXE_CMD_SROM_READ, 0,
    855  1.86  christos 		    AXE_EEPROM_772B_NODE_ID + i, &eeprom)) {
    856  1.86  christos 			aprint_error_dev(sc->axe_dev,
    857  1.86  christos 			    "failed to read eeprom\n");
    858  1.86  christos 		    eeprom = 0;
    859  1.86  christos 		}
    860  1.76     skrll 		eeprom = le16toh(eeprom);
    861  1.76     skrll 		*eaddr++ = (uint8_t)(eeprom & 0xFF);
    862  1.76     skrll 		*eaddr++ = (uint8_t)((eeprom >> 8) & 0xFF);
    863  1.76     skrll 	}
    864  1.76     skrll 	/* Wakeup PHY. */
    865  1.76     skrll 	axe_ax88772_phywake(sc);
    866  1.76     skrll 	/* Stop MAC. */
    867  1.76     skrll 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL);
    868  1.76     skrll }
    869  1.76     skrll 
    870  1.76     skrll #undef	AXE_GPIO_WRITE
    871  1.76     skrll 
    872   1.1  augustss /*
    873   1.1  augustss  * Probe for a AX88172 chip.
    874   1.1  augustss  */
    875  1.27    dyoung int
    876  1.27    dyoung axe_match(device_t parent, cfdata_t match, void *aux)
    877   1.1  augustss {
    878  1.27    dyoung 	struct usb_attach_arg *uaa = aux;
    879   1.1  augustss 
    880  1.71     skrll 	return axe_lookup(uaa->uaa_vendor, uaa->uaa_product) != NULL ?
    881  1.38   tsutsui 	    UMATCH_VENDOR_PRODUCT : UMATCH_NONE;
    882   1.1  augustss }
    883   1.1  augustss 
    884   1.1  augustss /*
    885   1.1  augustss  * Attach the interface. Allocate softc structures, do ifmedia
    886   1.1  augustss  * setup and ethernet/BPF attach.
    887   1.1  augustss  */
    888  1.27    dyoung void
    889  1.27    dyoung axe_attach(device_t parent, device_t self, void *aux)
    890   1.1  augustss {
    891  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    892  1.27    dyoung 	struct axe_softc *sc = device_private(self);
    893  1.27    dyoung 	struct usb_attach_arg *uaa = aux;
    894  1.71     skrll 	struct usbd_device *dev = uaa->uaa_device;
    895   1.1  augustss 	usbd_status err;
    896   1.1  augustss 	usb_interface_descriptor_t *id;
    897   1.1  augustss 	usb_endpoint_descriptor_t *ed;
    898   1.1  augustss 	struct mii_data	*mii;
    899   1.8  augustss 	char *devinfop;
    900  1.25      cube 	const char *devname = device_xname(self);
    901   1.1  augustss 	struct ifnet *ifp;
    902   1.1  augustss 	int i, s;
    903   1.1  augustss 
    904  1.28    dyoung 	aprint_naive("\n");
    905  1.28    dyoung 	aprint_normal("\n");
    906  1.29    plunky 
    907  1.35  pgoyette 	sc->axe_dev = self;
    908  1.35  pgoyette 	sc->axe_udev = dev;
    909  1.35  pgoyette 
    910  1.29    plunky 	devinfop = usbd_devinfo_alloc(dev, 0);
    911  1.29    plunky 	aprint_normal_dev(self, "%s\n", devinfop);
    912  1.29    plunky 	usbd_devinfo_free(devinfop);
    913   1.1  augustss 
    914   1.1  augustss 	err = usbd_set_config_no(dev, AXE_CONFIG_NO, 1);
    915   1.1  augustss 	if (err) {
    916  1.61     skrll 		aprint_error_dev(self, "failed to set configuration"
    917  1.61     skrll 		    ", err=%s\n", usbd_errstr(err));
    918  1.28    dyoung 		return;
    919   1.1  augustss 	}
    920   1.1  augustss 
    921  1.71     skrll 	sc->axe_flags = axe_lookup(uaa->uaa_vendor, uaa->uaa_product)->axe_flags;
    922  1.35  pgoyette 
    923  1.35  pgoyette 	mutex_init(&sc->axe_mii_lock, MUTEX_DEFAULT, IPL_NONE);
    924  1.64  jmcneill 	usb_init_task(&sc->axe_tick_task, axe_tick_task, sc, 0);
    925   1.1  augustss 
    926   1.1  augustss 	err = usbd_device2interface_handle(dev, AXE_IFACE_IDX, &sc->axe_iface);
    927   1.1  augustss 	if (err) {
    928  1.25      cube 		aprint_error_dev(self, "getting interface handle failed\n");
    929  1.28    dyoung 		return;
    930   1.1  augustss 	}
    931   1.1  augustss 
    932  1.71     skrll 	sc->axe_product = uaa->uaa_product;
    933  1.71     skrll 	sc->axe_vendor = uaa->uaa_vendor;
    934   1.1  augustss 
    935   1.1  augustss 	id = usbd_get_interface_descriptor(sc->axe_iface);
    936   1.1  augustss 
    937  1.35  pgoyette 	/* decide on what our bufsize will be */
    938  1.76     skrll 	if (AXE_IS_178_FAMILY(sc))
    939  1.71     skrll 		sc->axe_bufsz = (sc->axe_udev->ud_speed == USB_SPEED_HIGH) ?
    940  1.35  pgoyette 		    AXE_178_MAX_BUFSZ : AXE_178_MIN_BUFSZ;
    941  1.35  pgoyette 	else
    942  1.35  pgoyette 		sc->axe_bufsz = AXE_172_BUFSZ;
    943  1.35  pgoyette 
    944  1.76     skrll 	sc->axe_ed[AXE_ENDPT_RX] = -1;
    945  1.76     skrll 	sc->axe_ed[AXE_ENDPT_TX] = -1;
    946  1.76     skrll 	sc->axe_ed[AXE_ENDPT_INTR] = -1;
    947  1.76     skrll 
    948   1.1  augustss 	/* Find endpoints. */
    949   1.1  augustss 	for (i = 0; i < id->bNumEndpoints; i++) {
    950   1.1  augustss 		ed = usbd_interface2endpoint_descriptor(sc->axe_iface, i);
    951  1.38   tsutsui 		if (ed == NULL) {
    952  1.25      cube 			aprint_error_dev(self, "couldn't get ep %d\n", i);
    953  1.28    dyoung 			return;
    954   1.1  augustss 		}
    955  1.76     skrll 		const uint8_t xt = UE_GET_XFERTYPE(ed->bmAttributes);
    956  1.76     skrll 		const uint8_t dir = UE_GET_DIR(ed->bEndpointAddress);
    957  1.76     skrll 
    958  1.76     skrll 		if (dir == UE_DIR_IN && xt == UE_BULK &&
    959  1.76     skrll 		    sc->axe_ed[AXE_ENDPT_RX] == -1) {
    960   1.1  augustss 			sc->axe_ed[AXE_ENDPT_RX] = ed->bEndpointAddress;
    961  1.76     skrll 		} else if (dir == UE_DIR_OUT && xt == UE_BULK &&
    962  1.76     skrll 		    sc->axe_ed[AXE_ENDPT_TX] == -1) {
    963   1.1  augustss 			sc->axe_ed[AXE_ENDPT_TX] = ed->bEndpointAddress;
    964  1.76     skrll 		} else if (dir == UE_DIR_IN && xt == UE_INTERRUPT) {
    965   1.1  augustss 			sc->axe_ed[AXE_ENDPT_INTR] = ed->bEndpointAddress;
    966   1.1  augustss 		}
    967   1.1  augustss 	}
    968   1.1  augustss 
    969   1.1  augustss 	s = splnet();
    970   1.1  augustss 
    971  1.35  pgoyette 	/* We need the PHYID for init dance in some cases */
    972  1.35  pgoyette 	axe_lock_mii(sc);
    973  1.86  christos 	if (axe_cmd(sc, AXE_CMD_READ_PHYID, 0, 0, &sc->axe_phyaddrs)) {
    974  1.86  christos 		aprint_error_dev(self, "failed to read phyaddrs\n");
    975  1.86  christos 		return;
    976  1.86  christos 	}
    977  1.35  pgoyette 
    978  1.83  pgoyette 	DPRINTF(" phyaddrs[0]: %jx phyaddrs[1]: %jx",
    979  1.76     skrll 	    sc->axe_phyaddrs[0], sc->axe_phyaddrs[1], 0, 0);
    980  1.66       roy 	sc->axe_phyno = axe_get_phyno(sc, AXE_PHY_SEL_PRI);
    981  1.66       roy 	if (sc->axe_phyno == -1)
    982  1.66       roy 		sc->axe_phyno = axe_get_phyno(sc, AXE_PHY_SEL_SEC);
    983  1.66       roy 	if (sc->axe_phyno == -1) {
    984  1.76     skrll 		DPRINTF(" no valid PHY address found, assuming PHY address 0",
    985  1.76     skrll 		    0, 0, 0, 0);
    986  1.66       roy 		sc->axe_phyno = 0;
    987  1.66       roy 	}
    988  1.35  pgoyette 
    989  1.76     skrll 	/* Initialize controller and get station address. */
    990  1.76     skrll 
    991  1.88  christos 	axe_ax_init(sc);
    992  1.86  christos 
    993   1.1  augustss 	/*
    994  1.76     skrll 	 * Fetch IPG values.
    995   1.1  augustss 	 */
    996  1.76     skrll 	if (sc->axe_flags & (AX772A | AX772B)) {
    997  1.76     skrll 		/* Set IPG values. */
    998  1.76     skrll 		sc->axe_ipgs[0] = AXE_IPG0_DEFAULT;
    999  1.76     skrll 		sc->axe_ipgs[1] = AXE_IPG1_DEFAULT;
   1000  1.76     skrll 		sc->axe_ipgs[2] = AXE_IPG2_DEFAULT;
   1001  1.86  christos 	} else {
   1002  1.86  christos 		if (axe_cmd(sc, AXE_CMD_READ_IPG012, 0, 0, sc->axe_ipgs)) {
   1003  1.86  christos 			aprint_error_dev(self, "failed to read ipg\n");
   1004  1.86  christos 			return;
   1005  1.86  christos 		}
   1006  1.86  christos 	}
   1007   1.1  augustss 
   1008  1.21        ad 	axe_unlock_mii(sc);
   1009   1.1  augustss 
   1010   1.1  augustss 	/*
   1011   1.1  augustss 	 * An ASIX chip was detected. Inform the world.
   1012   1.1  augustss 	 */
   1013  1.76     skrll 	aprint_normal_dev(self, "Ethernet address %s\n",
   1014  1.76     skrll 	    ether_sprintf(sc->axe_enaddr));
   1015   1.1  augustss 
   1016   1.1  augustss 	/* Initialize interface info.*/
   1017  1.35  pgoyette 	ifp = &sc->sc_if;
   1018   1.1  augustss 	ifp->if_softc = sc;
   1019  1.80      maya 	strlcpy(ifp->if_xname, devname, IFNAMSIZ);
   1020   1.1  augustss 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
   1021   1.1  augustss 	ifp->if_ioctl = axe_ioctl;
   1022   1.1  augustss 	ifp->if_start = axe_start;
   1023  1.35  pgoyette 	ifp->if_init = axe_init;
   1024  1.35  pgoyette 	ifp->if_stop = axe_stop;
   1025   1.1  augustss 	ifp->if_watchdog = axe_watchdog;
   1026   1.1  augustss 
   1027  1.35  pgoyette 	IFQ_SET_READY(&ifp->if_snd);
   1028   1.1  augustss 
   1029  1.76     skrll 	if (AXE_IS_178_FAMILY(sc))
   1030  1.76     skrll 		sc->axe_ec.ec_capabilities = ETHERCAP_VLAN_MTU;
   1031  1.76     skrll 	if (sc->axe_flags & AX772B) {
   1032  1.76     skrll 		ifp->if_capabilities =
   1033  1.76     skrll 		    IFCAP_CSUM_IPv4_Rx |
   1034  1.76     skrll 		    IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx |
   1035  1.76     skrll 		    IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
   1036  1.76     skrll 		/*
   1037  1.76     skrll 		 * Checksum offloading of AX88772B also works with VLAN
   1038  1.76     skrll 		 * tagged frames but there is no way to take advantage
   1039  1.76     skrll 		 * of the feature because vlan(4) assumes
   1040  1.76     skrll 		 * IFCAP_VLAN_HWTAGGING is prerequisite condition to
   1041  1.76     skrll 		 * support checksum offloading with VLAN. VLAN hardware
   1042  1.76     skrll 		 * tagging support of AX88772B is very limited so it's
   1043  1.76     skrll 		 * not possible to announce IFCAP_VLAN_HWTAGGING.
   1044  1.76     skrll 		 */
   1045  1.76     skrll 	}
   1046  1.76     skrll 	u_int adv_pause;
   1047  1.76     skrll 	if (sc->axe_flags & (AX772A | AX772B | AX178))
   1048  1.76     skrll 		adv_pause = MIIF_DOPAUSE;
   1049  1.76     skrll 	else
   1050  1.76     skrll 		adv_pause = 0;
   1051  1.76     skrll 	adv_pause = 0;
   1052   1.1  augustss 
   1053   1.1  augustss 	/* Initialize MII/media info. */
   1054   1.1  augustss 	mii = &sc->axe_mii;
   1055   1.1  augustss 	mii->mii_ifp = ifp;
   1056   1.1  augustss 	mii->mii_readreg = axe_miibus_readreg;
   1057   1.1  augustss 	mii->mii_writereg = axe_miibus_writereg;
   1058   1.1  augustss 	mii->mii_statchg = axe_miibus_statchg;
   1059   1.1  augustss 	mii->mii_flags = MIIF_AUTOTSLEEP;
   1060   1.1  augustss 
   1061  1.22    dyoung 	sc->axe_ec.ec_mii = mii;
   1062  1.76     skrll 	ifmedia_init(&mii->mii_media, 0, ether_mediachange, ether_mediastatus);
   1063  1.35  pgoyette 
   1064  1.35  pgoyette 	mii_attach(sc->axe_dev, mii, 0xffffffff, MII_PHY_ANY, MII_OFFSET_ANY,
   1065  1.76     skrll 	    adv_pause);
   1066   1.1  augustss 
   1067  1.22    dyoung 	if (LIST_EMPTY(&mii->mii_phys)) {
   1068   1.1  augustss 		ifmedia_add(&mii->mii_media, IFM_ETHER | IFM_NONE, 0, NULL);
   1069   1.1  augustss 		ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_NONE);
   1070   1.1  augustss 	} else
   1071   1.1  augustss 		ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
   1072   1.1  augustss 
   1073   1.1  augustss 	/* Attach the interface. */
   1074   1.1  augustss 	if_attach(ifp);
   1075  1.76     skrll 	ether_ifattach(ifp, sc->axe_enaddr);
   1076  1.28    dyoung 	rnd_attach_source(&sc->rnd_source, device_xname(sc->axe_dev),
   1077  1.67       tls 	    RND_TYPE_NET, RND_FLAG_DEFAULT);
   1078   1.1  augustss 
   1079  1.35  pgoyette 	callout_init(&sc->axe_stat_ch, 0);
   1080  1.35  pgoyette 	callout_setfunc(&sc->axe_stat_ch, axe_tick, sc);
   1081   1.1  augustss 
   1082  1.45   tsutsui 	sc->axe_attached = true;
   1083   1.1  augustss 	splx(s);
   1084   1.1  augustss 
   1085  1.28    dyoung 	usbd_add_drv_event(USB_EVENT_DRIVER_ATTACH, sc->axe_udev, sc->axe_dev);
   1086  1.68    nonaka 
   1087  1.68    nonaka 	if (!pmf_device_register(self, NULL, NULL))
   1088  1.68    nonaka 		aprint_error_dev(self, "couldn't establish power handler\n");
   1089   1.1  augustss }
   1090   1.1  augustss 
   1091  1.27    dyoung int
   1092  1.27    dyoung axe_detach(device_t self, int flags)
   1093   1.1  augustss {
   1094  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1095  1.38   tsutsui 	struct axe_softc *sc = device_private(self);
   1096  1.38   tsutsui 	int s;
   1097  1.38   tsutsui 	struct ifnet *ifp = &sc->sc_if;
   1098   1.1  augustss 
   1099   1.1  augustss 	/* Detached before attached finished, so just bail out. */
   1100   1.1  augustss 	if (!sc->axe_attached)
   1101  1.35  pgoyette 		return 0;
   1102   1.1  augustss 
   1103  1.68    nonaka 	pmf_device_deregister(self);
   1104  1.68    nonaka 
   1105  1.45   tsutsui 	sc->axe_dying = true;
   1106   1.1  augustss 
   1107  1.76     skrll 	if (sc->axe_ep[AXE_ENDPT_TX] != NULL)
   1108  1.76     skrll 		usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_TX]);
   1109  1.76     skrll 	if (sc->axe_ep[AXE_ENDPT_RX] != NULL)
   1110  1.76     skrll 		usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_RX]);
   1111  1.76     skrll 	if (sc->axe_ep[AXE_ENDPT_INTR] != NULL)
   1112  1.76     skrll 		usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_INTR]);
   1113  1.76     skrll 
   1114  1.91  riastrad 	callout_halt(&sc->axe_stat_ch, NULL);
   1115  1.92  riastrad 	usb_rem_task_wait(sc->axe_udev, &sc->axe_tick_task, USB_TASKQ_DRIVER,
   1116  1.92  riastrad 	    NULL);
   1117   1.1  augustss 
   1118   1.1  augustss 	s = splusb();
   1119   1.1  augustss 
   1120   1.1  augustss 	if (ifp->if_flags & IFF_RUNNING)
   1121  1.35  pgoyette 		axe_stop(ifp, 1);
   1122   1.1  augustss 
   1123  1.76     skrll 
   1124  1.76     skrll 	if (--sc->axe_refcnt >= 0) {
   1125  1.76     skrll 		/* Wait for processes to go away. */
   1126  1.76     skrll 		usb_detach_waitold(sc->axe_dev);
   1127  1.76     skrll 	}
   1128  1.76     skrll 
   1129  1.36   tsutsui 	callout_destroy(&sc->axe_stat_ch);
   1130  1.36   tsutsui 	mutex_destroy(&sc->axe_mii_lock);
   1131   1.1  augustss 	rnd_detach_source(&sc->rnd_source);
   1132   1.1  augustss 	mii_detach(&sc->axe_mii, MII_PHY_ANY, MII_OFFSET_ANY);
   1133   1.1  augustss 	ifmedia_delete_instance(&sc->axe_mii.mii_media, IFM_INST_ANY);
   1134   1.1  augustss 	ether_ifdetach(ifp);
   1135   1.1  augustss 	if_detach(ifp);
   1136   1.1  augustss 
   1137   1.1  augustss #ifdef DIAGNOSTIC
   1138   1.1  augustss 	if (sc->axe_ep[AXE_ENDPT_TX] != NULL ||
   1139   1.1  augustss 	    sc->axe_ep[AXE_ENDPT_RX] != NULL ||
   1140   1.1  augustss 	    sc->axe_ep[AXE_ENDPT_INTR] != NULL)
   1141  1.25      cube 		aprint_debug_dev(self, "detach has active endpoints\n");
   1142   1.1  augustss #endif
   1143   1.1  augustss 
   1144  1.45   tsutsui 	sc->axe_attached = false;
   1145   1.1  augustss 
   1146   1.1  augustss 	splx(s);
   1147   1.1  augustss 
   1148  1.28    dyoung 	usbd_add_drv_event(USB_EVENT_DRIVER_DETACH, sc->axe_udev, sc->axe_dev);
   1149   1.1  augustss 
   1150  1.35  pgoyette 	return 0;
   1151   1.1  augustss }
   1152   1.1  augustss 
   1153   1.1  augustss int
   1154  1.35  pgoyette axe_activate(device_t self, devact_t act)
   1155   1.1  augustss {
   1156  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1157  1.25      cube 	struct axe_softc *sc = device_private(self);
   1158   1.1  augustss 
   1159   1.1  augustss 	switch (act) {
   1160   1.1  augustss 	case DVACT_DEACTIVATE:
   1161   1.1  augustss 		if_deactivate(&sc->axe_ec.ec_if);
   1162  1.45   tsutsui 		sc->axe_dying = true;
   1163  1.30    dyoung 		return 0;
   1164  1.30    dyoung 	default:
   1165  1.30    dyoung 		return EOPNOTSUPP;
   1166   1.1  augustss 	}
   1167   1.1  augustss }
   1168   1.1  augustss 
   1169  1.35  pgoyette static int
   1170   1.1  augustss axe_rx_list_init(struct axe_softc *sc)
   1171   1.1  augustss {
   1172  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1173  1.76     skrll 
   1174   1.1  augustss 	struct axe_cdata *cd;
   1175   1.1  augustss 	struct axe_chain *c;
   1176   1.1  augustss 	int i;
   1177   1.1  augustss 
   1178   1.1  augustss 	cd = &sc->axe_cdata;
   1179   1.1  augustss 	for (i = 0; i < AXE_RX_LIST_CNT; i++) {
   1180   1.1  augustss 		c = &cd->axe_rx_chain[i];
   1181   1.1  augustss 		c->axe_sc = sc;
   1182   1.1  augustss 		c->axe_idx = i;
   1183   1.1  augustss 		if (c->axe_xfer == NULL) {
   1184  1.71     skrll 			int err = usbd_create_xfer(sc->axe_ep[AXE_ENDPT_RX],
   1185  1.84     skrll 			    sc->axe_bufsz, 0, 0, &c->axe_xfer);
   1186  1.71     skrll 			if (err)
   1187  1.71     skrll 				return err;
   1188  1.71     skrll 			c->axe_buf = usbd_get_buffer(c->axe_xfer);
   1189   1.1  augustss 		}
   1190   1.1  augustss 	}
   1191   1.1  augustss 
   1192  1.35  pgoyette 	return 0;
   1193   1.1  augustss }
   1194   1.1  augustss 
   1195  1.35  pgoyette static int
   1196   1.1  augustss axe_tx_list_init(struct axe_softc *sc)
   1197   1.1  augustss {
   1198  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1199   1.1  augustss 	struct axe_cdata *cd;
   1200   1.1  augustss 	struct axe_chain *c;
   1201   1.1  augustss 	int i;
   1202   1.1  augustss 
   1203   1.1  augustss 	cd = &sc->axe_cdata;
   1204   1.1  augustss 	for (i = 0; i < AXE_TX_LIST_CNT; i++) {
   1205   1.1  augustss 		c = &cd->axe_tx_chain[i];
   1206   1.1  augustss 		c->axe_sc = sc;
   1207   1.1  augustss 		c->axe_idx = i;
   1208   1.1  augustss 		if (c->axe_xfer == NULL) {
   1209  1.71     skrll 			int err = usbd_create_xfer(sc->axe_ep[AXE_ENDPT_TX],
   1210  1.71     skrll 			    sc->axe_bufsz, USBD_FORCE_SHORT_XFER, 0,
   1211  1.71     skrll 			    &c->axe_xfer);
   1212  1.71     skrll 			if (err)
   1213  1.71     skrll 				return err;
   1214  1.71     skrll 			c->axe_buf = usbd_get_buffer(c->axe_xfer);
   1215   1.1  augustss 		}
   1216   1.1  augustss 	}
   1217   1.1  augustss 
   1218  1.35  pgoyette 	return 0;
   1219   1.1  augustss }
   1220   1.1  augustss 
   1221   1.1  augustss /*
   1222   1.1  augustss  * A frame has been uploaded: pass the resulting mbuf chain up to
   1223   1.1  augustss  * the higher level protocols.
   1224   1.1  augustss  */
   1225  1.35  pgoyette static void
   1226  1.71     skrll axe_rxeof(struct usbd_xfer *xfer, void * priv, usbd_status status)
   1227   1.1  augustss {
   1228  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1229  1.38   tsutsui 	struct axe_softc *sc;
   1230  1.38   tsutsui 	struct axe_chain *c;
   1231  1.38   tsutsui 	struct ifnet *ifp;
   1232  1.38   tsutsui 	uint8_t *buf;
   1233  1.38   tsutsui 	uint32_t total_len;
   1234  1.38   tsutsui 	struct mbuf *m;
   1235  1.38   tsutsui 	int s;
   1236   1.1  augustss 
   1237  1.35  pgoyette 	c = (struct axe_chain *)priv;
   1238   1.1  augustss 	sc = c->axe_sc;
   1239  1.35  pgoyette 	buf = c->axe_buf;
   1240  1.35  pgoyette 	ifp = &sc->sc_if;
   1241   1.1  augustss 
   1242   1.1  augustss 	if (sc->axe_dying)
   1243   1.1  augustss 		return;
   1244   1.1  augustss 
   1245  1.38   tsutsui 	if ((ifp->if_flags & IFF_RUNNING) == 0)
   1246   1.1  augustss 		return;
   1247   1.1  augustss 
   1248   1.1  augustss 	if (status != USBD_NORMAL_COMPLETION) {
   1249   1.1  augustss 		if (status == USBD_NOT_STARTED || status == USBD_CANCELLED)
   1250   1.1  augustss 			return;
   1251  1.76     skrll 		if (usbd_ratecheck(&sc->axe_rx_notice)) {
   1252  1.35  pgoyette 			aprint_error_dev(sc->axe_dev, "usb errors on rx: %s\n",
   1253  1.35  pgoyette 			    usbd_errstr(status));
   1254  1.76     skrll 		}
   1255   1.1  augustss 		if (status == USBD_STALLED)
   1256  1.12  augustss 			usbd_clear_endpoint_stall_async(sc->axe_ep[AXE_ENDPT_RX]);
   1257   1.1  augustss 		goto done;
   1258   1.1  augustss 	}
   1259   1.1  augustss 
   1260   1.1  augustss 	usbd_get_xfer_status(xfer, NULL, NULL, &total_len, NULL);
   1261   1.1  augustss 
   1262  1.35  pgoyette 	do {
   1263  1.76     skrll 		u_int pktlen = 0;
   1264  1.76     skrll 		u_int rxlen = 0;
   1265  1.76     skrll 		int flags = 0;
   1266  1.76     skrll 		if ((sc->axe_flags & AXSTD_FRAME) != 0) {
   1267  1.76     skrll 			struct axe_sframe_hdr hdr;
   1268  1.76     skrll 
   1269  1.35  pgoyette 			if (total_len < sizeof(hdr)) {
   1270  1.35  pgoyette 				ifp->if_ierrors++;
   1271  1.35  pgoyette 				goto done;
   1272  1.35  pgoyette 			}
   1273  1.35  pgoyette 
   1274  1.94       rin #if !defined(__NO_STRICT_ALIGNMENT) && __GNUC_PREREQ__(6, 1)
   1275  1.94       rin 			/*
   1276  1.94       rin 			 * XXX hdr is 2-byte aligned in buf, not 4-byte.
   1277  1.94       rin 			 * For some architectures, __builtin_memcpy() of
   1278  1.94       rin 			 * GCC 6 attempts to copy sizeof(hdr) = 4 bytes
   1279  1.94       rin 			 * at onece, which results in alignment error.
   1280  1.94       rin 			 */
   1281  1.94       rin 			hdr.len = *(uint16_t *)buf;
   1282  1.94       rin 			hdr.ilen = *(uint16_t *)(buf + sizeof(uint16_t));
   1283  1.94       rin #else
   1284  1.35  pgoyette 			memcpy(&hdr, buf, sizeof(hdr));
   1285  1.94       rin #endif
   1286  1.76     skrll 
   1287  1.83  pgoyette 			DPRINTFN(20, "total_len %#jx len %jx ilen %#jx",
   1288  1.76     skrll 			    total_len,
   1289  1.76     skrll 			    (le16toh(hdr.len) & AXE_RH1M_RXLEN_MASK),
   1290  1.76     skrll 			    (le16toh(hdr.ilen) & AXE_RH1M_RXLEN_MASK), 0);
   1291  1.76     skrll 
   1292  1.35  pgoyette 			total_len -= sizeof(hdr);
   1293  1.42   tsutsui 			buf += sizeof(hdr);
   1294  1.35  pgoyette 
   1295  1.58  christos 			if (((le16toh(hdr.len) & AXE_RH1M_RXLEN_MASK) ^
   1296  1.62  christos 			    (le16toh(hdr.ilen) & AXE_RH1M_RXLEN_MASK)) !=
   1297  1.62  christos 			    AXE_RH1M_RXLEN_MASK) {
   1298  1.35  pgoyette 				ifp->if_ierrors++;
   1299  1.35  pgoyette 				goto done;
   1300  1.35  pgoyette 			}
   1301  1.42   tsutsui 
   1302  1.63  christos 			rxlen = le16toh(hdr.len) & AXE_RH1M_RXLEN_MASK;
   1303  1.42   tsutsui 			if (total_len < rxlen) {
   1304  1.42   tsutsui 				pktlen = total_len;
   1305  1.42   tsutsui 				total_len = 0;
   1306  1.42   tsutsui 			} else {
   1307  1.43   tsutsui 				pktlen = rxlen;
   1308  1.43   tsutsui 				rxlen = roundup2(rxlen, 2);
   1309  1.42   tsutsui 				total_len -= rxlen;
   1310  1.35  pgoyette 			}
   1311  1.35  pgoyette 
   1312  1.76     skrll 		} else if ((sc->axe_flags & AXCSUM_FRAME) != 0) {
   1313  1.76     skrll 			struct axe_csum_hdr csum_hdr;
   1314  1.76     skrll 
   1315  1.76     skrll 			if (total_len <  sizeof(csum_hdr)) {
   1316  1.76     skrll 				ifp->if_ierrors++;
   1317  1.76     skrll 				goto done;
   1318  1.76     skrll 			}
   1319  1.76     skrll 
   1320  1.76     skrll 			memcpy(&csum_hdr, buf, sizeof(csum_hdr));
   1321  1.76     skrll 
   1322  1.76     skrll 			csum_hdr.len = le16toh(csum_hdr.len);
   1323  1.76     skrll 			csum_hdr.ilen = le16toh(csum_hdr.ilen);
   1324  1.76     skrll 			csum_hdr.cstatus = le16toh(csum_hdr.cstatus);
   1325  1.76     skrll 
   1326  1.83  pgoyette 			DPRINTFN(20, "total_len %#jx len %#jx ilen %#jx"
   1327  1.83  pgoyette 			    " cstatus %#jx", total_len,
   1328  1.76     skrll 			    csum_hdr.len, csum_hdr.ilen, csum_hdr.cstatus);
   1329  1.76     skrll 
   1330  1.76     skrll 			if ((AXE_CSUM_RXBYTES(csum_hdr.len) ^
   1331  1.76     skrll 			    AXE_CSUM_RXBYTES(csum_hdr.ilen)) !=
   1332  1.76     skrll 			    sc->sc_lenmask) {
   1333  1.76     skrll 				/* we lost sync */
   1334  1.76     skrll 				ifp->if_ierrors++;
   1335  1.83  pgoyette 				DPRINTFN(20, "len %#jx ilen %#jx lenmask %#jx "
   1336  1.83  pgoyette 				    "err",
   1337  1.76     skrll 				    AXE_CSUM_RXBYTES(csum_hdr.len),
   1338  1.76     skrll 				    AXE_CSUM_RXBYTES(csum_hdr.ilen),
   1339  1.76     skrll 				    sc->sc_lenmask, 0);
   1340  1.76     skrll 				goto done;
   1341  1.76     skrll 			}
   1342  1.76     skrll 			/*
   1343  1.76     skrll 			 * Get total transferred frame length including
   1344  1.76     skrll 			 * checksum header.  The length should be multiple
   1345  1.76     skrll 			 * of 4.
   1346  1.76     skrll 			 */
   1347  1.76     skrll 			pktlen = AXE_CSUM_RXBYTES(csum_hdr.len);
   1348  1.78     skrll 			u_int len = sizeof(csum_hdr) + pktlen;
   1349  1.76     skrll 			len = (len + 3) & ~3;
   1350  1.76     skrll 			if (total_len < len) {
   1351  1.83  pgoyette 				DPRINTFN(20, "total_len %#jx < len %#jx",
   1352  1.76     skrll 				    total_len, len, 0, 0);
   1353  1.76     skrll 				/* invalid length */
   1354  1.76     skrll 				ifp->if_ierrors++;
   1355  1.76     skrll 				goto done;
   1356  1.76     skrll 			}
   1357  1.76     skrll 			buf += sizeof(csum_hdr);
   1358  1.76     skrll 
   1359  1.76     skrll 			const uint16_t cstatus = csum_hdr.cstatus;
   1360  1.76     skrll 
   1361  1.76     skrll 			if (cstatus & AXE_CSUM_HDR_L3_TYPE_IPV4) {
   1362  1.76     skrll 				if (cstatus & AXE_CSUM_HDR_L4_CSUM_ERR)
   1363  1.76     skrll 					flags |= M_CSUM_TCP_UDP_BAD;
   1364  1.76     skrll 				if (cstatus & AXE_CSUM_HDR_L3_CSUM_ERR)
   1365  1.76     skrll 					flags |= M_CSUM_IPv4_BAD;
   1366  1.76     skrll 
   1367  1.76     skrll 				const uint16_t l4type =
   1368  1.76     skrll 				    cstatus & AXE_CSUM_HDR_L4_TYPE_MASK;
   1369  1.76     skrll 
   1370  1.76     skrll 				if (l4type == AXE_CSUM_HDR_L4_TYPE_TCP)
   1371  1.76     skrll 					flags |= M_CSUM_TCPv4;
   1372  1.76     skrll 				if (l4type == AXE_CSUM_HDR_L4_TYPE_UDP)
   1373  1.76     skrll 					flags |= M_CSUM_UDPv4;
   1374  1.76     skrll 			}
   1375  1.76     skrll 			if (total_len < len) {
   1376  1.76     skrll 				pktlen = total_len;
   1377  1.76     skrll 				total_len = 0;
   1378  1.76     skrll 			} else {
   1379  1.76     skrll 				total_len -= len;
   1380  1.76     skrll 				rxlen = len - sizeof(csum_hdr);
   1381  1.76     skrll 			}
   1382  1.83  pgoyette 			DPRINTFN(20, "total_len %#jx len %#jx pktlen %#jx"
   1383  1.83  pgoyette 			    " rxlen %#jx", total_len, len, pktlen, rxlen);
   1384  1.35  pgoyette 		} else { /* AX172 */
   1385  1.42   tsutsui 			pktlen = rxlen = total_len;
   1386  1.35  pgoyette 			total_len = 0;
   1387  1.35  pgoyette 		}
   1388  1.35  pgoyette 
   1389  1.44   tsutsui 		MGETHDR(m, M_DONTWAIT, MT_DATA);
   1390  1.44   tsutsui 		if (m == NULL) {
   1391  1.35  pgoyette 			ifp->if_ierrors++;
   1392  1.35  pgoyette 			goto done;
   1393  1.35  pgoyette 		}
   1394   1.1  augustss 
   1395  1.44   tsutsui 		if (pktlen > MHLEN - ETHER_ALIGN) {
   1396  1.44   tsutsui 			MCLGET(m, M_DONTWAIT);
   1397  1.44   tsutsui 			if ((m->m_flags & M_EXT) == 0) {
   1398  1.44   tsutsui 				m_freem(m);
   1399  1.44   tsutsui 				ifp->if_ierrors++;
   1400  1.44   tsutsui 				goto done;
   1401  1.44   tsutsui 			}
   1402  1.44   tsutsui 		}
   1403  1.44   tsutsui 		m->m_data += ETHER_ALIGN;
   1404  1.44   tsutsui 
   1405  1.72     ozaki 		m_set_rcvif(m, ifp);
   1406  1.35  pgoyette 		m->m_pkthdr.len = m->m_len = pktlen;
   1407  1.76     skrll 		m->m_pkthdr.csum_flags = flags;
   1408   1.1  augustss 
   1409  1.45   tsutsui 		memcpy(mtod(m, uint8_t *), buf, pktlen);
   1410  1.42   tsutsui 		buf += rxlen;
   1411   1.1  augustss 
   1412  1.83  pgoyette 		DPRINTFN(10, "deliver %jd (%#jx)", m->m_len, m->m_len, 0, 0);
   1413  1.76     skrll 
   1414  1.35  pgoyette 		s = splnet();
   1415   1.1  augustss 
   1416  1.70     ozaki 		if_percpuq_enqueue((ifp)->if_percpuq, (m));
   1417   1.1  augustss 
   1418  1.35  pgoyette 		splx(s);
   1419   1.1  augustss 
   1420  1.35  pgoyette 	} while (total_len > 0);
   1421   1.1  augustss 
   1422   1.1  augustss  done:
   1423   1.1  augustss 
   1424   1.1  augustss 	/* Setup new transfer. */
   1425  1.71     skrll 	usbd_setup_xfer(xfer, c, c->axe_buf, sc->axe_bufsz,
   1426  1.71     skrll 	    USBD_SHORT_XFER_OK, USBD_NO_TIMEOUT, axe_rxeof);
   1427   1.1  augustss 	usbd_transfer(xfer);
   1428   1.1  augustss 
   1429  1.76     skrll 	DPRINTFN(10, "start rx", 0, 0, 0, 0);
   1430   1.1  augustss }
   1431   1.1  augustss 
   1432   1.1  augustss /*
   1433   1.1  augustss  * A frame was downloaded to the chip. It's safe for us to clean up
   1434   1.1  augustss  * the list buffers.
   1435   1.1  augustss  */
   1436   1.1  augustss 
   1437  1.35  pgoyette static void
   1438  1.71     skrll axe_txeof(struct usbd_xfer *xfer, void * priv, usbd_status status)
   1439   1.1  augustss {
   1440  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1441  1.76     skrll 	struct axe_chain *c = priv;
   1442  1.76     skrll 	struct axe_softc *sc = c->axe_sc;
   1443  1.76     skrll 	struct ifnet *ifp = &sc->sc_if;
   1444  1.38   tsutsui 	int s;
   1445   1.1  augustss 
   1446   1.1  augustss 
   1447   1.1  augustss 	if (sc->axe_dying)
   1448   1.1  augustss 		return;
   1449   1.1  augustss 
   1450   1.1  augustss 	s = splnet();
   1451   1.1  augustss 
   1452  1.66       roy 	ifp->if_timer = 0;
   1453  1.66       roy 	ifp->if_flags &= ~IFF_OACTIVE;
   1454  1.66       roy 
   1455   1.1  augustss 	if (status != USBD_NORMAL_COMPLETION) {
   1456   1.1  augustss 		if (status == USBD_NOT_STARTED || status == USBD_CANCELLED) {
   1457   1.1  augustss 			splx(s);
   1458   1.1  augustss 			return;
   1459   1.1  augustss 		}
   1460   1.1  augustss 		ifp->if_oerrors++;
   1461  1.35  pgoyette 		aprint_error_dev(sc->axe_dev, "usb error on tx: %s\n",
   1462  1.28    dyoung 		    usbd_errstr(status));
   1463   1.1  augustss 		if (status == USBD_STALLED)
   1464  1.12  augustss 			usbd_clear_endpoint_stall_async(sc->axe_ep[AXE_ENDPT_TX]);
   1465   1.1  augustss 		splx(s);
   1466   1.1  augustss 		return;
   1467   1.1  augustss 	}
   1468  1.66       roy 	ifp->if_opackets++;
   1469   1.1  augustss 
   1470  1.38   tsutsui 	if (!IFQ_IS_EMPTY(&ifp->if_snd))
   1471   1.1  augustss 		axe_start(ifp);
   1472   1.1  augustss 
   1473   1.1  augustss 	splx(s);
   1474   1.1  augustss }
   1475   1.1  augustss 
   1476  1.35  pgoyette static void
   1477   1.1  augustss axe_tick(void *xsc)
   1478   1.1  augustss {
   1479  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1480   1.1  augustss 	struct axe_softc *sc = xsc;
   1481   1.1  augustss 
   1482   1.1  augustss 	if (sc == NULL)
   1483   1.1  augustss 		return;
   1484   1.1  augustss 
   1485   1.1  augustss 	if (sc->axe_dying)
   1486   1.1  augustss 		return;
   1487   1.1  augustss 
   1488   1.1  augustss 	/* Perform periodic stuff in process context */
   1489  1.16     joerg 	usb_add_task(sc->axe_udev, &sc->axe_tick_task, USB_TASKQ_DRIVER);
   1490   1.1  augustss }
   1491   1.1  augustss 
   1492  1.35  pgoyette static void
   1493   1.1  augustss axe_tick_task(void *xsc)
   1494   1.1  augustss {
   1495  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1496  1.38   tsutsui 	int s;
   1497  1.76     skrll 	struct axe_softc *sc = xsc;
   1498  1.38   tsutsui 	struct ifnet *ifp;
   1499  1.38   tsutsui 	struct mii_data *mii;
   1500   1.1  augustss 
   1501   1.1  augustss 	if (sc == NULL)
   1502   1.1  augustss 		return;
   1503   1.1  augustss 
   1504   1.1  augustss 	if (sc->axe_dying)
   1505   1.1  augustss 		return;
   1506   1.1  augustss 
   1507  1.35  pgoyette 	ifp = &sc->sc_if;
   1508  1.35  pgoyette 	mii = &sc->axe_mii;
   1509  1.35  pgoyette 
   1510   1.1  augustss 	if (mii == NULL)
   1511   1.1  augustss 		return;
   1512   1.1  augustss 
   1513   1.1  augustss 	s = splnet();
   1514   1.1  augustss 
   1515   1.1  augustss 	mii_tick(mii);
   1516  1.38   tsutsui 	if (sc->axe_link == 0 &&
   1517  1.38   tsutsui 	    (mii->mii_media_status & IFM_ACTIVE) != 0 &&
   1518  1.35  pgoyette 	    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
   1519  1.76     skrll 		DPRINTF("got link", 0, 0, 0, 0);
   1520  1.35  pgoyette 		sc->axe_link++;
   1521  1.36   tsutsui 		if (!IFQ_IS_EMPTY(&ifp->if_snd))
   1522  1.35  pgoyette 			axe_start(ifp);
   1523  1.35  pgoyette 	}
   1524   1.1  augustss 
   1525  1.35  pgoyette 	callout_schedule(&sc->axe_stat_ch, hz);
   1526   1.1  augustss 
   1527   1.1  augustss 	splx(s);
   1528   1.1  augustss }
   1529   1.1  augustss 
   1530  1.35  pgoyette static int
   1531   1.1  augustss axe_encap(struct axe_softc *sc, struct mbuf *m, int idx)
   1532   1.1  augustss {
   1533  1.38   tsutsui 	struct ifnet *ifp = &sc->sc_if;
   1534  1.38   tsutsui 	struct axe_chain *c;
   1535  1.38   tsutsui 	usbd_status err;
   1536  1.38   tsutsui 	int length, boundary;
   1537   1.1  augustss 
   1538   1.1  augustss 	c = &sc->axe_cdata.axe_tx_chain[idx];
   1539   1.1  augustss 
   1540   1.1  augustss 	/*
   1541   1.1  augustss 	 * Copy the mbuf data into a contiguous buffer, leaving two
   1542   1.1  augustss 	 * bytes at the beginning to hold the frame length.
   1543   1.1  augustss 	 */
   1544  1.76     skrll 	if (AXE_IS_178_FAMILY(sc)) {
   1545  1.76     skrll 	    	struct axe_sframe_hdr hdr;
   1546  1.76     skrll 
   1547  1.71     skrll 		boundary = (sc->axe_udev->ud_speed == USB_SPEED_HIGH) ? 512 : 64;
   1548  1.35  pgoyette 
   1549  1.35  pgoyette 		hdr.len = htole16(m->m_pkthdr.len);
   1550  1.35  pgoyette 		hdr.ilen = ~hdr.len;
   1551  1.35  pgoyette 
   1552  1.35  pgoyette 		memcpy(c->axe_buf, &hdr, sizeof(hdr));
   1553  1.35  pgoyette 		length = sizeof(hdr);
   1554  1.35  pgoyette 
   1555  1.35  pgoyette 		m_copydata(m, 0, m->m_pkthdr.len, c->axe_buf + length);
   1556  1.35  pgoyette 		length += m->m_pkthdr.len;
   1557  1.35  pgoyette 
   1558  1.35  pgoyette 		if ((length % boundary) == 0) {
   1559  1.35  pgoyette 			hdr.len = 0x0000;
   1560  1.35  pgoyette 			hdr.ilen = 0xffff;
   1561  1.35  pgoyette 			memcpy(c->axe_buf + length, &hdr, sizeof(hdr));
   1562  1.35  pgoyette 			length += sizeof(hdr);
   1563  1.35  pgoyette 		}
   1564  1.35  pgoyette 	} else {
   1565  1.35  pgoyette 		m_copydata(m, 0, m->m_pkthdr.len, c->axe_buf);
   1566  1.35  pgoyette 		length = m->m_pkthdr.len;
   1567  1.35  pgoyette 	}
   1568   1.1  augustss 
   1569  1.71     skrll 	usbd_setup_xfer(c->axe_xfer, c, c->axe_buf, length,
   1570  1.71     skrll 	    USBD_FORCE_SHORT_XFER, 10000, axe_txeof);
   1571   1.1  augustss 
   1572   1.1  augustss 	/* Transmit */
   1573   1.1  augustss 	err = usbd_transfer(c->axe_xfer);
   1574   1.1  augustss 	if (err != USBD_IN_PROGRESS) {
   1575  1.35  pgoyette 		axe_stop(ifp, 0);
   1576  1.35  pgoyette 		return EIO;
   1577   1.1  augustss 	}
   1578   1.1  augustss 
   1579   1.1  augustss 	sc->axe_cdata.axe_tx_cnt++;
   1580   1.1  augustss 
   1581  1.35  pgoyette 	return 0;
   1582   1.1  augustss }
   1583   1.1  augustss 
   1584  1.76     skrll 
   1585  1.76     skrll static void
   1586  1.76     skrll axe_csum_cfg(struct axe_softc *sc)
   1587  1.76     skrll {
   1588  1.76     skrll 	struct ifnet *ifp = &sc->sc_if;
   1589  1.76     skrll 	uint16_t csum1, csum2;
   1590  1.76     skrll 
   1591  1.76     skrll 	if ((sc->axe_flags & AX772B) != 0) {
   1592  1.76     skrll 		csum1 = 0;
   1593  1.76     skrll 		csum2 = 0;
   1594  1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_IPv4_Tx) != 0)
   1595  1.76     skrll 			csum1 |= AXE_TXCSUM_IP;
   1596  1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_TCPv4_Tx) != 0)
   1597  1.76     skrll 			csum1 |= AXE_TXCSUM_TCP;
   1598  1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_UDPv4_Tx) != 0)
   1599  1.76     skrll 			csum1 |= AXE_TXCSUM_UDP;
   1600  1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_TCPv6_Tx) != 0)
   1601  1.76     skrll 			csum1 |= AXE_TXCSUM_TCPV6;
   1602  1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_UDPv6_Tx) != 0)
   1603  1.76     skrll 			csum1 |= AXE_TXCSUM_UDPV6;
   1604  1.76     skrll 		axe_cmd(sc, AXE_772B_CMD_WRITE_TXCSUM, csum2, csum1, NULL);
   1605  1.76     skrll 		csum1 = 0;
   1606  1.76     skrll 		csum2 = 0;
   1607  1.76     skrll 
   1608  1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_IPv4_Rx) != 0)
   1609  1.76     skrll 			csum1 |= AXE_RXCSUM_IP;
   1610  1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_TCPv4_Rx) != 0)
   1611  1.76     skrll 			csum1 |= AXE_RXCSUM_TCP;
   1612  1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_UDPv4_Rx) != 0)
   1613  1.76     skrll 			csum1 |= AXE_RXCSUM_UDP;
   1614  1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_TCPv6_Rx) != 0)
   1615  1.76     skrll 			csum1 |= AXE_RXCSUM_TCPV6;
   1616  1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_UDPv6_Rx) != 0)
   1617  1.76     skrll 			csum1 |= AXE_RXCSUM_UDPV6;
   1618  1.76     skrll 		axe_cmd(sc, AXE_772B_CMD_WRITE_RXCSUM, csum2, csum1, NULL);
   1619  1.76     skrll 	}
   1620  1.76     skrll }
   1621  1.76     skrll 
   1622  1.35  pgoyette static void
   1623   1.1  augustss axe_start(struct ifnet *ifp)
   1624   1.1  augustss {
   1625  1.38   tsutsui 	struct axe_softc *sc;
   1626  1.46   tsutsui 	struct mbuf *m;
   1627   1.1  augustss 
   1628   1.1  augustss 	sc = ifp->if_softc;
   1629   1.1  augustss 
   1630  1.22    dyoung 	if ((ifp->if_flags & (IFF_OACTIVE|IFF_RUNNING)) != IFF_RUNNING)
   1631   1.1  augustss 		return;
   1632   1.1  augustss 
   1633  1.46   tsutsui 	IFQ_POLL(&ifp->if_snd, m);
   1634  1.46   tsutsui 	if (m == NULL) {
   1635   1.1  augustss 		return;
   1636   1.1  augustss 	}
   1637   1.1  augustss 
   1638  1.46   tsutsui 	if (axe_encap(sc, m, 0)) {
   1639   1.1  augustss 		ifp->if_flags |= IFF_OACTIVE;
   1640   1.1  augustss 		return;
   1641   1.1  augustss 	}
   1642  1.46   tsutsui 	IFQ_DEQUEUE(&ifp->if_snd, m);
   1643   1.1  augustss 
   1644   1.1  augustss 	/*
   1645   1.1  augustss 	 * If there's a BPF listener, bounce a copy of this frame
   1646   1.1  augustss 	 * to him.
   1647   1.1  augustss 	 */
   1648  1.90   msaitoh 	bpf_mtap(ifp, m, BPF_D_OUT);
   1649  1.46   tsutsui 	m_freem(m);
   1650   1.1  augustss 
   1651   1.1  augustss 	ifp->if_flags |= IFF_OACTIVE;
   1652   1.1  augustss 
   1653   1.1  augustss 	/*
   1654   1.1  augustss 	 * Set a timeout in case the chip goes out to lunch.
   1655   1.1  augustss 	 */
   1656   1.1  augustss 	ifp->if_timer = 5;
   1657   1.1  augustss 
   1658   1.1  augustss 	return;
   1659   1.1  augustss }
   1660   1.1  augustss 
   1661  1.35  pgoyette static int
   1662  1.35  pgoyette axe_init(struct ifnet *ifp)
   1663   1.1  augustss {
   1664  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1665  1.38   tsutsui 	struct axe_softc *sc = ifp->if_softc;
   1666  1.38   tsutsui 	struct axe_chain *c;
   1667  1.38   tsutsui 	usbd_status err;
   1668  1.38   tsutsui 	int rxmode;
   1669  1.38   tsutsui 	int i, s;
   1670  1.35  pgoyette 
   1671  1.35  pgoyette 	s = splnet();
   1672   1.1  augustss 
   1673   1.1  augustss 	if (ifp->if_flags & IFF_RUNNING)
   1674  1.35  pgoyette 		axe_stop(ifp, 0);
   1675   1.1  augustss 
   1676   1.1  augustss 	/*
   1677   1.1  augustss 	 * Cancel pending I/O and free all RX/TX buffers.
   1678   1.1  augustss 	 */
   1679   1.1  augustss 	axe_reset(sc);
   1680   1.1  augustss 
   1681  1.76     skrll 	axe_lock_mii(sc);
   1682  1.35  pgoyette 
   1683  1.76     skrll #if 0
   1684  1.76     skrll 	ret = asix_write_gpio(dev, AX_GPIO_RSE | AX_GPIO_GPO_2 |
   1685  1.76     skrll 			      AX_GPIO_GPO2EN, 5, in_pm);
   1686  1.76     skrll #endif
   1687  1.76     skrll 	/* Set MAC address and transmitter IPG values. */
   1688  1.76     skrll 	if (AXE_IS_178_FAMILY(sc)) {
   1689  1.76     skrll 		axe_cmd(sc, AXE_178_CMD_WRITE_NODEID, 0, 0, sc->axe_enaddr);
   1690  1.35  pgoyette 		axe_cmd(sc, AXE_178_CMD_WRITE_IPG012, sc->axe_ipgs[2],
   1691  1.35  pgoyette 		    (sc->axe_ipgs[1] << 8) | (sc->axe_ipgs[0]), NULL);
   1692  1.76     skrll 	} else {
   1693  1.76     skrll 		axe_cmd(sc, AXE_172_CMD_WRITE_NODEID, 0, 0, sc->axe_enaddr);
   1694  1.35  pgoyette 		axe_cmd(sc, AXE_172_CMD_WRITE_IPG0, 0, sc->axe_ipgs[0], NULL);
   1695  1.35  pgoyette 		axe_cmd(sc, AXE_172_CMD_WRITE_IPG1, 0, sc->axe_ipgs[1], NULL);
   1696  1.35  pgoyette 		axe_cmd(sc, AXE_172_CMD_WRITE_IPG2, 0, sc->axe_ipgs[2], NULL);
   1697  1.35  pgoyette 	}
   1698  1.76     skrll 	if (AXE_IS_178_FAMILY(sc)) {
   1699  1.76     skrll 		sc->axe_flags &= ~(AXSTD_FRAME | AXCSUM_FRAME);
   1700  1.76     skrll 		if ((sc->axe_flags & AX772B) != 0 &&
   1701  1.76     skrll 		    (ifp->if_capenable & AX_RXCSUM) != 0) {
   1702  1.76     skrll 			sc->sc_lenmask = AXE_CSUM_HDR_LEN_MASK;
   1703  1.76     skrll 			sc->axe_flags |= AXCSUM_FRAME;
   1704  1.76     skrll 		} else {
   1705  1.76     skrll 			sc->sc_lenmask = AXE_HDR_LEN_MASK;
   1706  1.76     skrll 			sc->axe_flags |= AXSTD_FRAME;
   1707  1.76     skrll 		}
   1708  1.76     skrll 	}
   1709  1.76     skrll 
   1710  1.76     skrll 	/* Configure TX/RX checksum offloading. */
   1711  1.76     skrll 	axe_csum_cfg(sc);
   1712   1.1  augustss 
   1713  1.76     skrll 	if (sc->axe_flags & AX772B) {
   1714  1.76     skrll 		/* AX88772B uses different maximum frame burst configuration. */
   1715  1.76     skrll 		axe_cmd(sc, AXE_772B_CMD_RXCTL_WRITE_CFG,
   1716  1.76     skrll 		    ax88772b_mfb_table[AX88772B_MFB_16K].threshold,
   1717  1.76     skrll 		    ax88772b_mfb_table[AX88772B_MFB_16K].byte_cnt, NULL);
   1718  1.76     skrll 	}
   1719   1.1  augustss 	/* Enable receiver, set RX mode */
   1720  1.76     skrll 	rxmode = (AXE_RXCMD_MULTICAST | AXE_RXCMD_ENABLE);
   1721  1.76     skrll 	if (AXE_IS_178_FAMILY(sc)) {
   1722  1.76     skrll 		if (sc->axe_flags & AX772B) {
   1723  1.76     skrll 			/*
   1724  1.76     skrll 			 * Select RX header format type 1.  Aligning IP
   1725  1.76     skrll 			 * header on 4 byte boundary is not needed when
   1726  1.76     skrll 			 * checksum offloading feature is not used
   1727  1.76     skrll 			 * because we always copy the received frame in
   1728  1.76     skrll 			 * RX handler.  When RX checksum offloading is
   1729  1.76     skrll 			 * active, aligning IP header is required to
   1730  1.76     skrll 			 * reflect actual frame length including RX
   1731  1.76     skrll 			 * header size.
   1732  1.76     skrll 			 */
   1733  1.76     skrll 			rxmode |= AXE_772B_RXCMD_HDR_TYPE_1;
   1734  1.76     skrll 			if (sc->axe_flags & AXCSUM_FRAME)
   1735  1.76     skrll 				rxmode |= AXE_772B_RXCMD_IPHDR_ALIGN;
   1736  1.76     skrll 		} else {
   1737  1.76     skrll 			/*
   1738  1.76     skrll 			 * Default Rx buffer size is too small to get
   1739  1.76     skrll 			 * maximum performance.
   1740  1.76     skrll 			 */
   1741  1.76     skrll #if 0
   1742  1.76     skrll 			if (sc->axe_udev->ud_speed == USB_SPEED_HIGH) {
   1743  1.76     skrll 				/* Largest possible USB buffer size for AX88178 */
   1744  1.76     skrll #endif
   1745  1.76     skrll 			rxmode |= AXE_178_RXCMD_MFB_16384;
   1746  1.35  pgoyette 		}
   1747  1.76     skrll 	} else {
   1748  1.35  pgoyette 		rxmode |= AXE_172_RXCMD_UNICAST;
   1749  1.76     skrll 	}
   1750  1.76     skrll 
   1751   1.1  augustss 
   1752   1.1  augustss 	/* If we want promiscuous mode, set the allframes bit. */
   1753   1.1  augustss 	if (ifp->if_flags & IFF_PROMISC)
   1754   1.1  augustss 		rxmode |= AXE_RXCMD_PROMISC;
   1755   1.1  augustss 
   1756   1.1  augustss 	if (ifp->if_flags & IFF_BROADCAST)
   1757   1.1  augustss 		rxmode |= AXE_RXCMD_BROADCAST;
   1758   1.1  augustss 
   1759  1.83  pgoyette 	DPRINTF("rxmode 0x%#jx", rxmode, 0, 0, 0);
   1760  1.76     skrll 
   1761   1.1  augustss 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, rxmode, NULL);
   1762  1.21        ad 	axe_unlock_mii(sc);
   1763   1.1  augustss 
   1764   1.1  augustss 	/* Load the multicast filter. */
   1765   1.1  augustss 	axe_setmulti(sc);
   1766   1.1  augustss 
   1767   1.1  augustss 	/* Open RX and TX pipes. */
   1768   1.1  augustss 	err = usbd_open_pipe(sc->axe_iface, sc->axe_ed[AXE_ENDPT_RX],
   1769   1.1  augustss 	    USBD_EXCLUSIVE_USE, &sc->axe_ep[AXE_ENDPT_RX]);
   1770   1.1  augustss 	if (err) {
   1771  1.35  pgoyette 		aprint_error_dev(sc->axe_dev, "open rx pipe failed: %s\n",
   1772  1.35  pgoyette 		    usbd_errstr(err));
   1773   1.1  augustss 		splx(s);
   1774  1.35  pgoyette 		return EIO;
   1775   1.1  augustss 	}
   1776   1.1  augustss 
   1777   1.1  augustss 	err = usbd_open_pipe(sc->axe_iface, sc->axe_ed[AXE_ENDPT_TX],
   1778   1.1  augustss 	    USBD_EXCLUSIVE_USE, &sc->axe_ep[AXE_ENDPT_TX]);
   1779   1.1  augustss 	if (err) {
   1780  1.35  pgoyette 		aprint_error_dev(sc->axe_dev, "open tx pipe failed: %s\n",
   1781  1.35  pgoyette 		    usbd_errstr(err));
   1782   1.1  augustss 		splx(s);
   1783  1.35  pgoyette 		return EIO;
   1784   1.1  augustss 	}
   1785   1.1  augustss 
   1786  1.71     skrll 	/* Init RX ring. */
   1787  1.71     skrll 	if (axe_rx_list_init(sc) != 0) {
   1788  1.71     skrll 		aprint_error_dev(sc->axe_dev, "rx list init failed\n");
   1789  1.71     skrll 		splx(s);
   1790  1.71     skrll 		return ENOBUFS;
   1791  1.71     skrll 	}
   1792  1.71     skrll 
   1793  1.71     skrll 	/* Init TX ring. */
   1794  1.71     skrll 	if (axe_tx_list_init(sc) != 0) {
   1795  1.71     skrll 		aprint_error_dev(sc->axe_dev, "tx list init failed\n");
   1796  1.71     skrll 		splx(s);
   1797  1.71     skrll 		return ENOBUFS;
   1798  1.71     skrll 	}
   1799  1.71     skrll 
   1800   1.1  augustss 	/* Start up the receive pipe. */
   1801   1.1  augustss 	for (i = 0; i < AXE_RX_LIST_CNT; i++) {
   1802   1.1  augustss 		c = &sc->axe_cdata.axe_rx_chain[i];
   1803  1.71     skrll 		usbd_setup_xfer(c->axe_xfer, c, c->axe_buf, sc->axe_bufsz,
   1804  1.71     skrll 		    USBD_SHORT_XFER_OK, USBD_NO_TIMEOUT, axe_rxeof);
   1805   1.1  augustss 		usbd_transfer(c->axe_xfer);
   1806   1.1  augustss 	}
   1807   1.1  augustss 
   1808   1.1  augustss 	ifp->if_flags |= IFF_RUNNING;
   1809   1.1  augustss 	ifp->if_flags &= ~IFF_OACTIVE;
   1810   1.1  augustss 
   1811   1.1  augustss 	splx(s);
   1812   1.1  augustss 
   1813  1.35  pgoyette 	callout_schedule(&sc->axe_stat_ch, hz);
   1814  1.35  pgoyette 	return 0;
   1815   1.1  augustss }
   1816   1.1  augustss 
   1817  1.35  pgoyette static int
   1818  1.18  christos axe_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   1819   1.1  augustss {
   1820  1.38   tsutsui 	struct axe_softc *sc = ifp->if_softc;
   1821  1.38   tsutsui 	int s;
   1822  1.38   tsutsui 	int error = 0;
   1823   1.1  augustss 
   1824  1.35  pgoyette 	s = splnet();
   1825  1.35  pgoyette 
   1826   1.1  augustss 	switch(cmd) {
   1827  1.35  pgoyette 	case SIOCSIFFLAGS:
   1828  1.38   tsutsui 		if ((error = ifioctl_common(ifp, cmd, data)) != 0)
   1829  1.38   tsutsui 			break;
   1830  1.35  pgoyette 
   1831  1.35  pgoyette 		switch (ifp->if_flags & (IFF_UP | IFF_RUNNING)) {
   1832  1.35  pgoyette 		case IFF_RUNNING:
   1833  1.35  pgoyette 			axe_stop(ifp, 1);
   1834  1.35  pgoyette 			break;
   1835  1.35  pgoyette 		case IFF_UP:
   1836  1.35  pgoyette 			axe_init(ifp);
   1837  1.35  pgoyette 			break;
   1838  1.35  pgoyette 		case IFF_UP | IFF_RUNNING:
   1839  1.35  pgoyette 			if ((ifp->if_flags ^ sc->axe_if_flags) == IFF_PROMISC)
   1840  1.35  pgoyette 				axe_setmulti(sc);
   1841  1.35  pgoyette 			else
   1842  1.35  pgoyette 				axe_init(ifp);
   1843   1.1  augustss 			break;
   1844   1.1  augustss 		}
   1845  1.35  pgoyette 		sc->axe_if_flags = ifp->if_flags;
   1846   1.1  augustss 		break;
   1847   1.1  augustss 
   1848  1.35  pgoyette 	default:
   1849  1.35  pgoyette 		if ((error = ether_ioctl(ifp, cmd, data)) != ENETRESET)
   1850  1.26    dyoung 			break;
   1851   1.1  augustss 
   1852   1.1  augustss 		error = 0;
   1853  1.35  pgoyette 
   1854  1.35  pgoyette 		if (cmd == SIOCADDMULTI || cmd == SIOCDELMULTI)
   1855  1.35  pgoyette 			axe_setmulti(sc);
   1856  1.35  pgoyette 
   1857   1.1  augustss 	}
   1858  1.35  pgoyette 	splx(s);
   1859   1.1  augustss 
   1860  1.35  pgoyette 	return error;
   1861   1.1  augustss }
   1862   1.1  augustss 
   1863  1.35  pgoyette static void
   1864   1.1  augustss axe_watchdog(struct ifnet *ifp)
   1865   1.1  augustss {
   1866  1.38   tsutsui 	struct axe_softc *sc;
   1867  1.38   tsutsui 	struct axe_chain *c;
   1868  1.38   tsutsui 	usbd_status stat;
   1869  1.38   tsutsui 	int s;
   1870   1.1  augustss 
   1871   1.1  augustss 	sc = ifp->if_softc;
   1872   1.1  augustss 
   1873   1.1  augustss 	ifp->if_oerrors++;
   1874  1.35  pgoyette 	aprint_error_dev(sc->axe_dev, "watchdog timeout\n");
   1875   1.1  augustss 
   1876   1.4  augustss 	s = splusb();
   1877   1.1  augustss 	c = &sc->axe_cdata.axe_tx_chain[0];
   1878   1.1  augustss 	usbd_get_xfer_status(c->axe_xfer, NULL, NULL, NULL, &stat);
   1879   1.1  augustss 	axe_txeof(c->axe_xfer, c, stat);
   1880   1.1  augustss 
   1881  1.35  pgoyette 	if (!IFQ_IS_EMPTY(&ifp->if_snd))
   1882   1.1  augustss 		axe_start(ifp);
   1883   1.4  augustss 	splx(s);
   1884   1.1  augustss }
   1885   1.1  augustss 
   1886   1.1  augustss /*
   1887   1.1  augustss  * Stop the adapter and free any mbufs allocated to the
   1888   1.1  augustss  * RX and TX lists.
   1889   1.1  augustss  */
   1890  1.35  pgoyette static void
   1891  1.35  pgoyette axe_stop(struct ifnet *ifp, int disable)
   1892   1.1  augustss {
   1893  1.38   tsutsui 	struct axe_softc *sc = ifp->if_softc;
   1894  1.38   tsutsui 	usbd_status err;
   1895  1.38   tsutsui 	int i;
   1896   1.1  augustss 
   1897   1.1  augustss 	ifp->if_timer = 0;
   1898  1.35  pgoyette 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1899   1.1  augustss 
   1900  1.47    dyoung 	callout_stop(&sc->axe_stat_ch);
   1901   1.1  augustss 
   1902   1.1  augustss 	/* Stop transfers. */
   1903   1.1  augustss 	if (sc->axe_ep[AXE_ENDPT_RX] != NULL) {
   1904   1.1  augustss 		err = usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_RX]);
   1905   1.1  augustss 		if (err) {
   1906  1.35  pgoyette 			aprint_error_dev(sc->axe_dev,
   1907  1.35  pgoyette 			    "abort rx pipe failed: %s\n", usbd_errstr(err));
   1908   1.1  augustss 		}
   1909   1.1  augustss 	}
   1910   1.1  augustss 
   1911   1.1  augustss 	if (sc->axe_ep[AXE_ENDPT_TX] != NULL) {
   1912   1.1  augustss 		err = usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_TX]);
   1913   1.1  augustss 		if (err) {
   1914  1.35  pgoyette 			aprint_error_dev(sc->axe_dev,
   1915  1.35  pgoyette 			    "abort tx pipe failed: %s\n", usbd_errstr(err));
   1916   1.1  augustss 		}
   1917   1.1  augustss 	}
   1918   1.1  augustss 
   1919   1.1  augustss 	if (sc->axe_ep[AXE_ENDPT_INTR] != NULL) {
   1920   1.1  augustss 		err = usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_INTR]);
   1921   1.1  augustss 		if (err) {
   1922  1.35  pgoyette 			aprint_error_dev(sc->axe_dev,
   1923  1.35  pgoyette 			    "abort intr pipe failed: %s\n", usbd_errstr(err));
   1924   1.1  augustss 		}
   1925   1.1  augustss 	}
   1926   1.1  augustss 
   1927  1.76     skrll 	axe_reset(sc);
   1928  1.76     skrll 
   1929   1.1  augustss 	/* Free RX resources. */
   1930   1.1  augustss 	for (i = 0; i < AXE_RX_LIST_CNT; i++) {
   1931   1.1  augustss 		if (sc->axe_cdata.axe_rx_chain[i].axe_xfer != NULL) {
   1932  1.71     skrll 			usbd_destroy_xfer(sc->axe_cdata.axe_rx_chain[i].axe_xfer);
   1933   1.1  augustss 			sc->axe_cdata.axe_rx_chain[i].axe_xfer = NULL;
   1934   1.1  augustss 		}
   1935   1.1  augustss 	}
   1936   1.1  augustss 
   1937   1.1  augustss 	/* Free TX resources. */
   1938   1.1  augustss 	for (i = 0; i < AXE_TX_LIST_CNT; i++) {
   1939   1.1  augustss 		if (sc->axe_cdata.axe_tx_chain[i].axe_xfer != NULL) {
   1940  1.71     skrll 			usbd_destroy_xfer(sc->axe_cdata.axe_tx_chain[i].axe_xfer);
   1941   1.1  augustss 			sc->axe_cdata.axe_tx_chain[i].axe_xfer = NULL;
   1942   1.1  augustss 		}
   1943   1.1  augustss 	}
   1944   1.1  augustss 
   1945  1.71     skrll 	/* Close pipes. */
   1946  1.71     skrll 	if (sc->axe_ep[AXE_ENDPT_RX] != NULL) {
   1947  1.71     skrll 		err = usbd_close_pipe(sc->axe_ep[AXE_ENDPT_RX]);
   1948  1.71     skrll 		if (err) {
   1949  1.71     skrll 			aprint_error_dev(sc->axe_dev,
   1950  1.71     skrll 			    "close rx pipe failed: %s\n", usbd_errstr(err));
   1951  1.71     skrll 		}
   1952  1.71     skrll 		sc->axe_ep[AXE_ENDPT_RX] = NULL;
   1953  1.71     skrll 	}
   1954  1.71     skrll 
   1955  1.71     skrll 	if (sc->axe_ep[AXE_ENDPT_TX] != NULL) {
   1956  1.71     skrll 		err = usbd_close_pipe(sc->axe_ep[AXE_ENDPT_TX]);
   1957  1.71     skrll 		if (err) {
   1958  1.71     skrll 			aprint_error_dev(sc->axe_dev,
   1959  1.71     skrll 			    "close tx pipe failed: %s\n", usbd_errstr(err));
   1960  1.71     skrll 		}
   1961  1.71     skrll 		sc->axe_ep[AXE_ENDPT_TX] = NULL;
   1962  1.71     skrll 	}
   1963  1.71     skrll 
   1964  1.71     skrll 	if (sc->axe_ep[AXE_ENDPT_INTR] != NULL) {
   1965  1.71     skrll 		err = usbd_close_pipe(sc->axe_ep[AXE_ENDPT_INTR]);
   1966  1.71     skrll 		if (err) {
   1967  1.71     skrll 			aprint_error_dev(sc->axe_dev,
   1968  1.71     skrll 			    "close intr pipe failed: %s\n", usbd_errstr(err));
   1969  1.71     skrll 		}
   1970  1.71     skrll 		sc->axe_ep[AXE_ENDPT_INTR] = NULL;
   1971  1.71     skrll 	}
   1972  1.71     skrll 
   1973  1.35  pgoyette 	sc->axe_link = 0;
   1974   1.1  augustss }
   1975  1.48  pgoyette 
   1976  1.93  christos MODULE(MODULE_CLASS_DRIVER, if_axe, NULL);
   1977  1.48  pgoyette 
   1978  1.48  pgoyette #ifdef _MODULE
   1979  1.48  pgoyette #include "ioconf.c"
   1980  1.48  pgoyette #endif
   1981  1.48  pgoyette 
   1982  1.48  pgoyette static int
   1983  1.48  pgoyette if_axe_modcmd(modcmd_t cmd, void *aux)
   1984  1.48  pgoyette {
   1985  1.48  pgoyette 	int error = 0;
   1986  1.48  pgoyette 
   1987  1.48  pgoyette 	switch (cmd) {
   1988  1.48  pgoyette 	case MODULE_CMD_INIT:
   1989  1.48  pgoyette #ifdef _MODULE
   1990  1.49  pgoyette 		error = config_init_component(cfdriver_ioconf_axe,
   1991  1.49  pgoyette 		    cfattach_ioconf_axe, cfdata_ioconf_axe);
   1992  1.48  pgoyette #endif
   1993  1.48  pgoyette 		return error;
   1994  1.48  pgoyette 	case MODULE_CMD_FINI:
   1995  1.48  pgoyette #ifdef _MODULE
   1996  1.49  pgoyette 		error = config_fini_component(cfdriver_ioconf_axe,
   1997  1.49  pgoyette 		    cfattach_ioconf_axe, cfdata_ioconf_axe);
   1998  1.48  pgoyette #endif
   1999  1.48  pgoyette 		return error;
   2000  1.48  pgoyette 	default:
   2001  1.48  pgoyette 		return ENOTTY;
   2002  1.48  pgoyette 	}
   2003  1.48  pgoyette }
   2004