Home | History | Annotate | Line # | Download | only in usb
if_axe.c revision 1.99
      1  1.99       mrg /*	$NetBSD: if_axe.c,v 1.99 2019/07/14 21:37:09 mrg Exp $	*/
      2  1.76     skrll /*	$OpenBSD: if_axe.c,v 1.137 2016/04/13 11:03:37 mpi Exp $ */
      3  1.35  pgoyette 
      4  1.35  pgoyette /*
      5  1.35  pgoyette  * Copyright (c) 2005, 2006, 2007 Jonathan Gray <jsg (at) openbsd.org>
      6  1.35  pgoyette  *
      7  1.35  pgoyette  * Permission to use, copy, modify, and distribute this software for any
      8  1.35  pgoyette  * purpose with or without fee is hereby granted, provided that the above
      9  1.35  pgoyette  * copyright notice and this permission notice appear in all copies.
     10  1.35  pgoyette  *
     11  1.35  pgoyette  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     12  1.35  pgoyette  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     13  1.35  pgoyette  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     14  1.35  pgoyette  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     15  1.35  pgoyette  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     16  1.35  pgoyette  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     17  1.35  pgoyette  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     18  1.35  pgoyette  */
     19   1.1  augustss 
     20   1.1  augustss /*
     21   1.1  augustss  * Copyright (c) 1997, 1998, 1999, 2000-2003
     22   1.1  augustss  *	Bill Paul <wpaul (at) windriver.com>.  All rights reserved.
     23   1.1  augustss  *
     24   1.1  augustss  * Redistribution and use in source and binary forms, with or without
     25   1.1  augustss  * modification, are permitted provided that the following conditions
     26   1.1  augustss  * are met:
     27   1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     28   1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     29   1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     30   1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     31   1.1  augustss  *    documentation and/or other materials provided with the distribution.
     32   1.1  augustss  * 3. All advertising materials mentioning features or use of this software
     33   1.1  augustss  *    must display the following acknowledgement:
     34   1.1  augustss  *	This product includes software developed by Bill Paul.
     35   1.1  augustss  * 4. Neither the name of the author nor the names of any co-contributors
     36   1.1  augustss  *    may be used to endorse or promote products derived from this software
     37   1.1  augustss  *    without specific prior written permission.
     38   1.1  augustss  *
     39   1.1  augustss  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
     40   1.1  augustss  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     41   1.1  augustss  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     42   1.1  augustss  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
     43   1.1  augustss  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     44   1.1  augustss  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     45   1.1  augustss  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     46   1.1  augustss  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     47   1.1  augustss  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     48   1.1  augustss  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     49   1.1  augustss  * THE POSSIBILITY OF SUCH DAMAGE.
     50   1.1  augustss  */
     51   1.1  augustss 
     52   1.1  augustss /*
     53  1.76     skrll  * ASIX Electronics AX88172/AX88178/AX88778 USB 2.0 ethernet driver.
     54  1.76     skrll  * Used in the LinkSys USB200M and various other adapters.
     55   1.1  augustss  *
     56   1.1  augustss  * Written by Bill Paul <wpaul (at) windriver.com>
     57   1.1  augustss  * Senior Engineer
     58   1.1  augustss  * Wind River Systems
     59   1.1  augustss  */
     60   1.1  augustss 
     61   1.1  augustss /*
     62   1.1  augustss  * The AX88172 provides USB ethernet supports at 10 and 100Mbps.
     63   1.1  augustss  * It uses an external PHY (reference designs use a RealTek chip),
     64   1.1  augustss  * and has a 64-bit multicast hash filter. There is some information
     65   1.1  augustss  * missing from the manual which one needs to know in order to make
     66   1.1  augustss  * the chip function:
     67   1.1  augustss  *
     68   1.1  augustss  * - You must set bit 7 in the RX control register, otherwise the
     69   1.1  augustss  *   chip won't receive any packets.
     70   1.1  augustss  * - You must initialize all 3 IPG registers, or you won't be able
     71   1.1  augustss  *   to send any packets.
     72   1.1  augustss  *
     73   1.1  augustss  * Note that this device appears to only support loading the station
     74  1.76     skrll  * address via autoload from the EEPROM (i.e. there's no way to manually
     75   1.1  augustss  * set it).
     76   1.1  augustss  *
     77   1.1  augustss  * (Adam Weinberger wanted me to name this driver if_gir.c.)
     78   1.1  augustss  */
     79   1.1  augustss 
     80   1.1  augustss /*
     81  1.76     skrll  * Ax88178 and Ax88772 support backported from the OpenBSD driver.
     82  1.76     skrll  * 2007/02/12, J.R. Oldroyd, fbsd (at) opal.com
     83  1.76     skrll  *
     84  1.76     skrll  * Manual here:
     85  1.76     skrll  * http://www.asix.com.tw/FrootAttach/datasheet/AX88178_datasheet_Rev10.pdf
     86  1.76     skrll  * http://www.asix.com.tw/FrootAttach/datasheet/AX88772_datasheet_Rev10.pdf
     87   1.1  augustss  */
     88   1.1  augustss 
     89   1.1  augustss #include <sys/cdefs.h>
     90  1.99       mrg __KERNEL_RCSID(0, "$NetBSD: if_axe.c,v 1.99 2019/07/14 21:37:09 mrg Exp $");
     91   1.1  augustss 
     92  1.62  christos #ifdef _KERNEL_OPT
     93   1.1  augustss #include "opt_inet.h"
     94  1.75     skrll #include "opt_usb.h"
     95  1.81   msaitoh #include "opt_net_mpsafe.h"
     96   1.1  augustss #endif
     97   1.1  augustss 
     98   1.1  augustss #include <sys/param.h>
     99  1.35  pgoyette #include <sys/bus.h>
    100  1.35  pgoyette #include <sys/device.h>
    101  1.35  pgoyette #include <sys/kernel.h>
    102  1.35  pgoyette #include <sys/mbuf.h>
    103  1.48  pgoyette #include <sys/module.h>
    104  1.21        ad #include <sys/mutex.h>
    105   1.1  augustss #include <sys/socket.h>
    106  1.35  pgoyette #include <sys/sockio.h>
    107  1.35  pgoyette #include <sys/systm.h>
    108   1.1  augustss 
    109  1.69  riastrad #include <sys/rndsource.h>
    110   1.1  augustss 
    111   1.1  augustss #include <net/if.h>
    112   1.1  augustss #include <net/if_dl.h>
    113  1.35  pgoyette #include <net/if_ether.h>
    114   1.1  augustss #include <net/if_media.h>
    115   1.1  augustss 
    116   1.1  augustss #include <net/bpf.h>
    117   1.1  augustss 
    118   1.1  augustss #include <dev/mii/mii.h>
    119   1.1  augustss #include <dev/mii/miivar.h>
    120   1.1  augustss 
    121   1.1  augustss #include <dev/usb/usb.h>
    122  1.76     skrll #include <dev/usb/usbhist.h>
    123   1.1  augustss #include <dev/usb/usbdi.h>
    124   1.1  augustss #include <dev/usb/usbdi_util.h>
    125  1.35  pgoyette #include <dev/usb/usbdivar.h>
    126   1.1  augustss #include <dev/usb/usbdevs.h>
    127   1.1  augustss 
    128   1.1  augustss #include <dev/usb/if_axereg.h>
    129   1.1  augustss 
    130  1.99       mrg struct axe_type {
    131  1.99       mrg 	struct usb_devno	axe_dev;
    132  1.99       mrg 	uint16_t		axe_flags;
    133  1.99       mrg };
    134  1.99       mrg 
    135  1.99       mrg struct axe_softc;
    136  1.99       mrg 
    137  1.99       mrg struct axe_chain {
    138  1.99       mrg 	struct axe_softc	*axe_sc;
    139  1.99       mrg 	struct usbd_xfer	*axe_xfer;
    140  1.99       mrg 	uint8_t			*axe_buf;
    141  1.99       mrg 	int			axe_accum;
    142  1.99       mrg 	int			axe_idx;
    143  1.99       mrg };
    144  1.99       mrg 
    145  1.99       mrg struct axe_cdata {
    146  1.99       mrg 	struct axe_chain	axe_tx_chain[AXE_TX_LIST_CNT];
    147  1.99       mrg 	struct axe_chain	axe_rx_chain[AXE_RX_LIST_CNT];
    148  1.99       mrg 	int			axe_tx_prod;
    149  1.99       mrg 	int			axe_tx_cons;
    150  1.99       mrg 	int			axe_tx_cnt;
    151  1.99       mrg 	int			axe_rx_prod;
    152  1.99       mrg };
    153  1.99       mrg 
    154  1.99       mrg struct axe_softc {
    155  1.99       mrg 	device_t axe_dev;
    156  1.99       mrg 	struct ethercom		axe_ec;
    157  1.99       mrg 	struct mii_data		axe_mii;
    158  1.99       mrg 	krndsource_t	rnd_source;
    159  1.99       mrg 	struct usbd_device *	axe_udev;
    160  1.99       mrg 	struct usbd_interface *	axe_iface;
    161  1.99       mrg 
    162  1.99       mrg 	uint16_t		axe_vendor;
    163  1.99       mrg 	uint16_t		axe_product;
    164  1.99       mrg 	uint32_t		axe_flags;	/* copied from axe_type */
    165  1.99       mrg #define AX178		__BIT(0)	/* AX88178 */
    166  1.99       mrg #define AX772		__BIT(1)	/* AX88772 */
    167  1.99       mrg #define AX772A		__BIT(2)	/* AX88772A */
    168  1.99       mrg #define AX772B		__BIT(3)	/* AX88772B */
    169  1.99       mrg #define	AXSTD_FRAME	__BIT(12)
    170  1.99       mrg #define	AXCSUM_FRAME	__BIT(13)
    171  1.99       mrg 
    172  1.99       mrg 	int			axe_ed[AXE_ENDPT_MAX];
    173  1.99       mrg 	struct usbd_pipe *	axe_ep[AXE_ENDPT_MAX];
    174  1.99       mrg 	int			axe_if_flags;
    175  1.99       mrg 	int			axe_phyno;
    176  1.99       mrg 	struct axe_cdata	axe_cdata;
    177  1.99       mrg 	struct callout axe_stat_ch;
    178  1.99       mrg 
    179  1.99       mrg 	uint8_t			axe_enaddr[ETHER_ADDR_LEN];
    180  1.99       mrg 
    181  1.99       mrg 	int			axe_refcnt;
    182  1.99       mrg 	bool			axe_dying;
    183  1.99       mrg 	bool			axe_attached;
    184  1.99       mrg 
    185  1.99       mrg 	struct usb_task		axe_tick_task;
    186  1.99       mrg 
    187  1.99       mrg 	kmutex_t		axe_mii_lock;
    188  1.99       mrg 
    189  1.99       mrg 	int			axe_link;
    190  1.99       mrg 
    191  1.99       mrg 	uint8_t			axe_ipgs[3];
    192  1.99       mrg 	uint8_t 		axe_phyaddrs[2];
    193  1.99       mrg 	uint16_t		sc_pwrcfg;
    194  1.99       mrg 	uint16_t		sc_lenmask;
    195  1.99       mrg 
    196  1.99       mrg 	struct timeval		axe_rx_notice;
    197  1.99       mrg 	int			axe_bufsz;
    198  1.99       mrg 
    199  1.99       mrg #define sc_if	axe_ec.ec_if
    200  1.99       mrg };
    201  1.99       mrg 
    202  1.99       mrg #define	AXE_IS_178_FAMILY(sc)						  \
    203  1.99       mrg 	((sc)->axe_flags & (AX772 | AX772A | AX772B | AX178))
    204  1.99       mrg 
    205  1.99       mrg #define	AXE_IS_772(sc)							  \
    206  1.99       mrg 	((sc)->axe_flags & (AX772 | AX772A | AX772B))
    207  1.99       mrg 
    208  1.99       mrg #define AX_RXCSUM					\
    209  1.99       mrg     (IFCAP_CSUM_IPv4_Rx | 				\
    210  1.99       mrg      IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx |	\
    211  1.99       mrg      IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx)
    212  1.99       mrg 
    213  1.99       mrg #define AX_TXCSUM					\
    214  1.99       mrg     (IFCAP_CSUM_IPv4_Tx | 				\
    215  1.99       mrg      IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_UDPv4_Tx |	\
    216  1.99       mrg      IFCAP_CSUM_TCPv6_Tx | IFCAP_CSUM_UDPv6_Tx)
    217  1.99       mrg 
    218  1.76     skrll /*
    219  1.76     skrll  * AXE_178_MAX_FRAME_BURST
    220  1.76     skrll  * max frame burst size for Ax88178 and Ax88772
    221  1.76     skrll  *	0	2048 bytes
    222  1.76     skrll  *	1	4096 bytes
    223  1.76     skrll  *	2	8192 bytes
    224  1.76     skrll  *	3	16384 bytes
    225  1.76     skrll  * use the largest your system can handle without USB stalling.
    226  1.76     skrll  *
    227  1.76     skrll  * NB: 88772 parts appear to generate lots of input errors with
    228  1.76     skrll  * a 2K rx buffer and 8K is only slightly faster than 4K on an
    229  1.76     skrll  * EHCI port on a T42 so change at your own risk.
    230  1.76     skrll  */
    231  1.76     skrll #define AXE_178_MAX_FRAME_BURST	1
    232  1.76     skrll 
    233  1.76     skrll 
    234  1.76     skrll #ifdef USB_DEBUG
    235  1.76     skrll #ifndef AXE_DEBUG
    236  1.76     skrll #define axedebug 0
    237   1.1  augustss #else
    238  1.76     skrll static int axedebug = 20;
    239  1.76     skrll 
    240  1.76     skrll SYSCTL_SETUP(sysctl_hw_axe_setup, "sysctl hw.axe setup")
    241  1.76     skrll {
    242  1.76     skrll 	int err;
    243  1.76     skrll 	const struct sysctlnode *rnode;
    244  1.76     skrll 	const struct sysctlnode *cnode;
    245  1.76     skrll 
    246  1.76     skrll 	err = sysctl_createv(clog, 0, NULL, &rnode,
    247  1.76     skrll 	    CTLFLAG_PERMANENT, CTLTYPE_NODE, "axe",
    248  1.76     skrll 	    SYSCTL_DESCR("axe global controls"),
    249  1.76     skrll 	    NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
    250  1.76     skrll 
    251  1.76     skrll 	if (err)
    252  1.76     skrll 		goto fail;
    253  1.76     skrll 
    254  1.76     skrll 	/* control debugging printfs */
    255  1.76     skrll 	err = sysctl_createv(clog, 0, &rnode, &cnode,
    256  1.96   msaitoh 	    CTLFLAG_PERMANENT | CTLFLAG_READWRITE, CTLTYPE_INT,
    257  1.76     skrll 	    "debug", SYSCTL_DESCR("Enable debugging output"),
    258  1.76     skrll 	    NULL, 0, &axedebug, sizeof(axedebug), CTL_CREATE, CTL_EOL);
    259  1.76     skrll 	if (err)
    260  1.76     skrll 		goto fail;
    261  1.76     skrll 
    262  1.76     skrll 	return;
    263  1.76     skrll fail:
    264  1.76     skrll 	aprint_error("%s: sysctl_createv failed (err = %d)\n", __func__, err);
    265  1.76     skrll }
    266  1.76     skrll 
    267  1.76     skrll #endif /* AXE_DEBUG */
    268  1.76     skrll #endif /* USB_DEBUG */
    269  1.76     skrll 
    270  1.76     skrll #define DPRINTF(FMT,A,B,C,D)	USBHIST_LOGN(axedebug,1,FMT,A,B,C,D)
    271  1.76     skrll #define DPRINTFN(N,FMT,A,B,C,D)	USBHIST_LOGN(axedebug,N,FMT,A,B,C,D)
    272  1.76     skrll #define AXEHIST_FUNC()		USBHIST_FUNC()
    273  1.76     skrll #define AXEHIST_CALLED(name)	USBHIST_CALLED(axedebug)
    274   1.1  augustss 
    275   1.1  augustss /*
    276   1.1  augustss  * Various supported device vendors/products.
    277   1.1  augustss  */
    278  1.35  pgoyette static const struct axe_type axe_devs[] = {
    279  1.35  pgoyette 	{ { USB_VENDOR_ABOCOM,		USB_PRODUCT_ABOCOM_UFE2000}, 0 },
    280  1.35  pgoyette 	{ { USB_VENDOR_ACERCM,		USB_PRODUCT_ACERCM_EP1427X2}, 0 },
    281  1.35  pgoyette 	{ { USB_VENDOR_APPLE,		USB_PRODUCT_APPLE_ETHERNET }, AX772 },
    282   1.1  augustss 	{ { USB_VENDOR_ASIX,		USB_PRODUCT_ASIX_AX88172}, 0 },
    283  1.35  pgoyette 	{ { USB_VENDOR_ASIX,		USB_PRODUCT_ASIX_AX88772}, AX772 },
    284  1.35  pgoyette 	{ { USB_VENDOR_ASIX,		USB_PRODUCT_ASIX_AX88772A}, AX772 },
    285  1.76     skrll 	{ { USB_VENDOR_ASIX,		USB_PRODUCT_ASIX_AX88772B}, AX772B },
    286  1.76     skrll 	{ { USB_VENDOR_ASIX,		USB_PRODUCT_ASIX_AX88772B_1}, AX772B },
    287  1.35  pgoyette 	{ { USB_VENDOR_ASIX,		USB_PRODUCT_ASIX_AX88178}, AX178 },
    288  1.35  pgoyette 	{ { USB_VENDOR_ATEN,		USB_PRODUCT_ATEN_UC210T}, 0 },
    289  1.35  pgoyette 	{ { USB_VENDOR_BELKIN,		USB_PRODUCT_BELKIN_F5D5055 }, AX178 },
    290  1.35  pgoyette 	{ { USB_VENDOR_BILLIONTON,	USB_PRODUCT_BILLIONTON_USB2AR}, 0},
    291  1.76     skrll 	{ { USB_VENDOR_CISCOLINKSYS,	USB_PRODUCT_CISCOLINKSYS_USB200MV2}, AX772A },
    292   1.1  augustss 	{ { USB_VENDOR_COREGA,		USB_PRODUCT_COREGA_FETHER_USB2_TX }, 0},
    293   1.1  augustss 	{ { USB_VENDOR_DLINK,		USB_PRODUCT_DLINK_DUBE100}, 0 },
    294  1.35  pgoyette 	{ { USB_VENDOR_DLINK,		USB_PRODUCT_DLINK_DUBE100B1 }, AX772 },
    295  1.74     skrll 	{ { USB_VENDOR_DLINK2,		USB_PRODUCT_DLINK2_DUBE100B1 }, AX772 },
    296  1.76     skrll 	{ { USB_VENDOR_DLINK,		USB_PRODUCT_DLINK_DUBE100C1 }, AX772B },
    297  1.35  pgoyette 	{ { USB_VENDOR_GOODWAY,		USB_PRODUCT_GOODWAY_GWUSB2E}, 0 },
    298  1.35  pgoyette 	{ { USB_VENDOR_IODATA,		USB_PRODUCT_IODATA_ETGUS2 }, AX178 },
    299  1.35  pgoyette 	{ { USB_VENDOR_JVC,		USB_PRODUCT_JVC_MP_PRX1}, 0 },
    300  1.76     skrll 	{ { USB_VENDOR_LENOVO,		USB_PRODUCT_LENOVO_ETHERNET }, AX772B },
    301  1.97   msaitoh 	{ { USB_VENDOR_LINKSYS,		USB_PRODUCT_LINKSYS_HG20F9}, AX772B },
    302   1.1  augustss 	{ { USB_VENDOR_LINKSYS2,	USB_PRODUCT_LINKSYS2_USB200M}, 0 },
    303  1.35  pgoyette 	{ { USB_VENDOR_LINKSYS4,	USB_PRODUCT_LINKSYS4_USB1000 }, AX178 },
    304  1.35  pgoyette 	{ { USB_VENDOR_LOGITEC,		USB_PRODUCT_LOGITEC_LAN_GTJU2}, AX178 },
    305  1.35  pgoyette 	{ { USB_VENDOR_MELCO,		USB_PRODUCT_MELCO_LUAU2GT}, AX178 },
    306   1.2  augustss 	{ { USB_VENDOR_MELCO,		USB_PRODUCT_MELCO_LUAU2KTX}, 0 },
    307  1.35  pgoyette 	{ { USB_VENDOR_MSI,		USB_PRODUCT_MSI_AX88772A}, AX772 },
    308   1.1  augustss 	{ { USB_VENDOR_NETGEAR,		USB_PRODUCT_NETGEAR_FA120}, 0 },
    309  1.35  pgoyette 	{ { USB_VENDOR_OQO,		USB_PRODUCT_OQO_ETHER01PLUS }, AX772 },
    310  1.35  pgoyette 	{ { USB_VENDOR_PLANEX3,		USB_PRODUCT_PLANEX3_GU1000T }, AX178 },
    311  1.76     skrll 	{ { USB_VENDOR_SITECOM,		USB_PRODUCT_SITECOM_LN029}, 0 },
    312  1.76     skrll 	{ { USB_VENDOR_SITECOMEU,	USB_PRODUCT_SITECOMEU_LN028 }, AX178 },
    313  1.76     skrll 	{ { USB_VENDOR_SITECOMEU,	USB_PRODUCT_SITECOMEU_LN031 }, AX178 },
    314  1.35  pgoyette 	{ { USB_VENDOR_SYSTEMTALKS,	USB_PRODUCT_SYSTEMTALKS_SGCX2UL}, 0 },
    315   1.1  augustss };
    316   1.9  christos #define axe_lookup(v, p) ((const struct axe_type *)usb_lookup(axe_devs, v, p))
    317   1.1  augustss 
    318  1.76     skrll static const struct ax88772b_mfb ax88772b_mfb_table[] = {
    319  1.76     skrll 	{ 0x8000, 0x8001, 2048 },
    320  1.76     skrll 	{ 0x8100, 0x8147, 4096 },
    321  1.76     skrll 	{ 0x8200, 0x81EB, 6144 },
    322  1.76     skrll 	{ 0x8300, 0x83D7, 8192 },
    323  1.76     skrll 	{ 0x8400, 0x851E, 16384 },
    324  1.76     skrll 	{ 0x8500, 0x8666, 20480 },
    325  1.76     skrll 	{ 0x8600, 0x87AE, 24576 },
    326  1.76     skrll 	{ 0x8700, 0x8A3D, 32768 }
    327  1.76     skrll };
    328  1.76     skrll 
    329  1.35  pgoyette int	axe_match(device_t, cfdata_t, void *);
    330  1.35  pgoyette void	axe_attach(device_t, device_t, void *);
    331  1.35  pgoyette int	axe_detach(device_t, int);
    332  1.35  pgoyette int	axe_activate(device_t, devact_t);
    333  1.35  pgoyette 
    334  1.35  pgoyette CFATTACH_DECL_NEW(axe, sizeof(struct axe_softc),
    335  1.35  pgoyette 	axe_match, axe_attach, axe_detach, axe_activate);
    336  1.35  pgoyette 
    337  1.35  pgoyette static int	axe_tx_list_init(struct axe_softc *);
    338  1.35  pgoyette static int	axe_rx_list_init(struct axe_softc *);
    339  1.35  pgoyette static int	axe_encap(struct axe_softc *, struct mbuf *, int);
    340  1.71     skrll static void	axe_rxeof(struct usbd_xfer *, void *, usbd_status);
    341  1.71     skrll static void	axe_txeof(struct usbd_xfer *, void *, usbd_status);
    342  1.35  pgoyette static void	axe_tick(void *);
    343  1.35  pgoyette static void	axe_tick_task(void *);
    344  1.35  pgoyette static void	axe_start(struct ifnet *);
    345  1.35  pgoyette static int	axe_ioctl(struct ifnet *, u_long, void *);
    346  1.35  pgoyette static int	axe_init(struct ifnet *);
    347  1.35  pgoyette static void	axe_stop(struct ifnet *, int);
    348  1.35  pgoyette static void	axe_watchdog(struct ifnet *);
    349  1.95   msaitoh static int	axe_miibus_readreg_locked(device_t, int, int, uint16_t *);
    350  1.95   msaitoh static int	axe_miibus_readreg(device_t, int, int, uint16_t *);
    351  1.95   msaitoh static int	axe_miibus_writereg_locked(device_t, int, int, uint16_t);
    352  1.95   msaitoh static int	axe_miibus_writereg(device_t, int, int, uint16_t);
    353  1.56      matt static void	axe_miibus_statchg(struct ifnet *);
    354  1.35  pgoyette static int	axe_cmd(struct axe_softc *, int, int, int, void *);
    355  1.71     skrll static void	axe_reset(struct axe_softc *);
    356  1.35  pgoyette 
    357  1.35  pgoyette static void	axe_setmulti(struct axe_softc *);
    358  1.71     skrll static void	axe_lock_mii(struct axe_softc *);
    359  1.71     skrll static void	axe_unlock_mii(struct axe_softc *);
    360  1.35  pgoyette 
    361  1.35  pgoyette static void	axe_ax88178_init(struct axe_softc *);
    362  1.35  pgoyette static void	axe_ax88772_init(struct axe_softc *);
    363  1.82     ozaki static void	axe_ax88772a_init(struct axe_softc *);
    364  1.82     ozaki static void	axe_ax88772b_init(struct axe_softc *);
    365   1.1  augustss 
    366   1.1  augustss /* Get exclusive access to the MII registers */
    367  1.35  pgoyette static void
    368   1.1  augustss axe_lock_mii(struct axe_softc *sc)
    369   1.1  augustss {
    370  1.38   tsutsui 
    371   1.1  augustss 	sc->axe_refcnt++;
    372  1.21        ad 	mutex_enter(&sc->axe_mii_lock);
    373   1.1  augustss }
    374   1.1  augustss 
    375  1.35  pgoyette static void
    376   1.1  augustss axe_unlock_mii(struct axe_softc *sc)
    377   1.1  augustss {
    378  1.38   tsutsui 
    379  1.21        ad 	mutex_exit(&sc->axe_mii_lock);
    380   1.1  augustss 	if (--sc->axe_refcnt < 0)
    381  1.53       mrg 		usb_detach_wakeupold((sc->axe_dev));
    382   1.1  augustss }
    383   1.1  augustss 
    384  1.35  pgoyette static int
    385   1.1  augustss axe_cmd(struct axe_softc *sc, int cmd, int index, int val, void *buf)
    386   1.1  augustss {
    387  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    388  1.38   tsutsui 	usb_device_request_t req;
    389  1.38   tsutsui 	usbd_status err;
    390   1.1  augustss 
    391  1.21        ad 	KASSERT(mutex_owned(&sc->axe_mii_lock));
    392  1.21        ad 
    393   1.1  augustss 	if (sc->axe_dying)
    394  1.86  christos 		return -1;
    395   1.1  augustss 
    396  1.83  pgoyette 	DPRINTFN(20, "cmd %#jx index %#jx val %#jx", cmd, index, val, 0);
    397  1.76     skrll 
    398   1.1  augustss 	if (AXE_CMD_DIR(cmd))
    399   1.1  augustss 		req.bmRequestType = UT_WRITE_VENDOR_DEVICE;
    400   1.1  augustss 	else
    401   1.1  augustss 		req.bmRequestType = UT_READ_VENDOR_DEVICE;
    402   1.1  augustss 	req.bRequest = AXE_CMD_CMD(cmd);
    403   1.1  augustss 	USETW(req.wValue, val);
    404   1.1  augustss 	USETW(req.wIndex, index);
    405   1.1  augustss 	USETW(req.wLength, AXE_CMD_LEN(cmd));
    406   1.1  augustss 
    407   1.1  augustss 	err = usbd_do_request(sc->axe_udev, &req, buf);
    408   1.1  augustss 
    409  1.35  pgoyette 	if (err) {
    410  1.83  pgoyette 		DPRINTF("cmd %jd err %jd", cmd, err, 0, 0);
    411  1.35  pgoyette 		return -1;
    412  1.35  pgoyette 	}
    413  1.35  pgoyette 	return 0;
    414   1.1  augustss }
    415   1.1  augustss 
    416  1.35  pgoyette static int
    417  1.95   msaitoh axe_miibus_readreg_locked(device_t dev, int phy, int reg, uint16_t *val)
    418   1.1  augustss {
    419  1.77     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    420  1.28    dyoung 	struct axe_softc *sc = device_private(dev);
    421  1.38   tsutsui 	usbd_status err;
    422  1.95   msaitoh 	uint16_t data;
    423   1.1  augustss 
    424  1.83  pgoyette 	DPRINTFN(30, "phy 0x%jx reg 0x%jx\n", phy, reg, 0, 0);
    425  1.76     skrll 
    426  1.66       roy 	axe_cmd(sc, AXE_CMD_MII_OPMODE_SW, 0, 0, NULL);
    427  1.76     skrll 
    428  1.95   msaitoh 	err = axe_cmd(sc, AXE_CMD_MII_READ_REG, reg, phy, &data);
    429  1.66       roy 	axe_cmd(sc, AXE_CMD_MII_OPMODE_HW, 0, 0, NULL);
    430  1.66       roy 	if (err) {
    431  1.66       roy 		aprint_error_dev(sc->axe_dev, "read PHY failed\n");
    432  1.95   msaitoh 		return err;
    433  1.66       roy 	}
    434  1.66       roy 
    435  1.95   msaitoh 	*val = le16toh(data);
    436  1.76     skrll 	if (AXE_IS_772(sc) && reg == MII_BMSR) {
    437  1.66       roy 		/*
    438  1.76     skrll 		 * BMSR of AX88772 indicates that it supports extended
    439  1.66       roy 		 * capability but the extended status register is
    440  1.76     skrll 		 * reserved for embedded ethernet PHY. So clear the
    441  1.66       roy 		 * extended capability bit of BMSR.
    442  1.66       roy 		 */
    443  1.95   msaitoh 		*val &= ~BMSR_EXTCAP;
    444   1.1  augustss 	}
    445   1.1  augustss 
    446  1.95   msaitoh 	DPRINTFN(30, "phy 0x%jx reg 0x%jx val %#jx", phy, reg, *val, 0);
    447  1.66       roy 
    448  1.95   msaitoh 	return 0;
    449  1.66       roy }
    450  1.66       roy 
    451  1.66       roy static int
    452  1.95   msaitoh axe_miibus_readreg(device_t dev, int phy, int reg, uint16_t *val)
    453  1.66       roy {
    454  1.66       roy 	struct axe_softc *sc = device_private(dev);
    455  1.95   msaitoh 	int rv;
    456  1.66       roy 
    457  1.66       roy 	if (sc->axe_dying)
    458  1.95   msaitoh 		return -1;
    459   1.1  augustss 
    460  1.66       roy 	if (sc->axe_phyno != phy)
    461  1.95   msaitoh 		return -1;
    462   1.1  augustss 
    463  1.66       roy 	axe_lock_mii(sc);
    464  1.95   msaitoh 	rv = axe_miibus_readreg_locked(dev, phy, reg, val);
    465  1.66       roy 	axe_unlock_mii(sc);
    466   1.1  augustss 
    467  1.95   msaitoh 	return rv;
    468   1.1  augustss }
    469   1.1  augustss 
    470  1.95   msaitoh static int
    471  1.95   msaitoh axe_miibus_writereg_locked(device_t dev, int phy, int reg, uint16_t aval)
    472   1.1  augustss {
    473  1.38   tsutsui 	struct axe_softc *sc = device_private(dev);
    474  1.38   tsutsui 	usbd_status err;
    475  1.38   tsutsui 	uint16_t val;
    476   1.1  augustss 
    477  1.66       roy 	val = htole16(aval);
    478   1.1  augustss 
    479   1.1  augustss 	axe_cmd(sc, AXE_CMD_MII_OPMODE_SW, 0, 0, NULL);
    480  1.86  christos 	err = axe_cmd(sc, AXE_CMD_MII_WRITE_REG, reg, phy, &val);
    481   1.1  augustss 	axe_cmd(sc, AXE_CMD_MII_OPMODE_HW, 0, 0, NULL);
    482   1.1  augustss 
    483   1.1  augustss 	if (err) {
    484  1.25      cube 		aprint_error_dev(sc->axe_dev, "write PHY failed\n");
    485  1.95   msaitoh 		return err;
    486   1.1  augustss 	}
    487  1.95   msaitoh 
    488  1.95   msaitoh 	return 0;
    489   1.1  augustss }
    490   1.1  augustss 
    491  1.95   msaitoh static int
    492  1.95   msaitoh axe_miibus_writereg(device_t dev, int phy, int reg, uint16_t aval)
    493  1.66       roy {
    494  1.66       roy 	struct axe_softc *sc = device_private(dev);
    495  1.95   msaitoh 	int rv;
    496  1.66       roy 
    497  1.66       roy 	if (sc->axe_dying)
    498  1.95   msaitoh 		return -1;
    499  1.66       roy 
    500  1.66       roy 	if (sc->axe_phyno != phy)
    501  1.95   msaitoh 		return -1;
    502  1.66       roy 
    503  1.66       roy 	axe_lock_mii(sc);
    504  1.95   msaitoh 	rv = axe_miibus_writereg_locked(dev, phy, reg, aval);
    505  1.66       roy 	axe_unlock_mii(sc);
    506  1.95   msaitoh 
    507  1.95   msaitoh 	return rv;
    508  1.66       roy }
    509  1.66       roy 
    510  1.66       roy static void
    511  1.56      matt axe_miibus_statchg(struct ifnet *ifp)
    512   1.1  augustss {
    513  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    514  1.76     skrll 
    515  1.56      matt 	struct axe_softc *sc = ifp->if_softc;
    516  1.38   tsutsui 	struct mii_data *mii = &sc->axe_mii;
    517   1.5  augustss 	int val, err;
    518   1.5  augustss 
    519  1.76     skrll 	val = 0;
    520  1.76     skrll 	if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) {
    521  1.76     skrll 		val |= AXE_MEDIA_FULL_DUPLEX;
    522  1.76     skrll 		if (AXE_IS_178_FAMILY(sc)) {
    523  1.76     skrll 			if ((IFM_OPTIONS(mii->mii_media_active) &
    524  1.76     skrll 			    IFM_ETH_TXPAUSE) != 0)
    525  1.76     skrll 				val |= AXE_178_MEDIA_TXFLOW_CONTROL_EN;
    526  1.76     skrll 			if ((IFM_OPTIONS(mii->mii_media_active) &
    527  1.76     skrll 			    IFM_ETH_RXPAUSE) != 0)
    528  1.76     skrll 				val |= AXE_178_MEDIA_RXFLOW_CONTROL_EN;
    529  1.76     skrll 		}
    530  1.76     skrll 	}
    531  1.76     skrll 	if (AXE_IS_178_FAMILY(sc)) {
    532  1.76     skrll 		val |= AXE_178_MEDIA_RX_EN | AXE_178_MEDIA_MAGIC;
    533  1.66       roy 		if (sc->axe_flags & AX178)
    534  1.66       roy 			val |= AXE_178_MEDIA_ENCK;
    535  1.35  pgoyette 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
    536  1.38   tsutsui 		case IFM_1000_T:
    537  1.35  pgoyette 			val |= AXE_178_MEDIA_GMII | AXE_178_MEDIA_ENCK;
    538  1.35  pgoyette 			break;
    539  1.35  pgoyette 		case IFM_100_TX:
    540  1.35  pgoyette 			val |= AXE_178_MEDIA_100TX;
    541  1.35  pgoyette 			break;
    542  1.35  pgoyette 		case IFM_10_T:
    543  1.35  pgoyette 			/* doesn't need to be handled */
    544  1.35  pgoyette 			break;
    545  1.35  pgoyette 		}
    546  1.35  pgoyette 	}
    547  1.35  pgoyette 
    548  1.83  pgoyette 	DPRINTF("val=0x%jx", val, 0, 0, 0);
    549  1.21        ad 	axe_lock_mii(sc);
    550   1.5  augustss 	err = axe_cmd(sc, AXE_CMD_WRITE_MEDIA, 0, val, NULL);
    551  1.21        ad 	axe_unlock_mii(sc);
    552   1.5  augustss 	if (err) {
    553  1.25      cube 		aprint_error_dev(sc->axe_dev, "media change failed\n");
    554   1.5  augustss 		return;
    555   1.5  augustss 	}
    556   1.1  augustss }
    557   1.1  augustss 
    558  1.35  pgoyette static void
    559   1.1  augustss axe_setmulti(struct axe_softc *sc)
    560   1.1  augustss {
    561  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    562  1.98   msaitoh 	struct ethercom *ec = &sc->axe_ec;
    563  1.38   tsutsui 	struct ifnet *ifp = &sc->sc_if;
    564  1.38   tsutsui 	struct ether_multi *enm;
    565  1.38   tsutsui 	struct ether_multistep step;
    566  1.38   tsutsui 	uint32_t h = 0;
    567  1.38   tsutsui 	uint16_t rxmode;
    568  1.38   tsutsui 	uint8_t hashtbl[8] = { 0, 0, 0, 0, 0, 0, 0, 0 };
    569   1.1  augustss 
    570   1.1  augustss 	if (sc->axe_dying)
    571   1.1  augustss 		return;
    572   1.1  augustss 
    573  1.21        ad 	axe_lock_mii(sc);
    574  1.86  christos 	if (axe_cmd(sc, AXE_CMD_RXCTL_READ, 0, 0, &rxmode)) {
    575  1.86  christos 		axe_unlock_mii(sc);
    576  1.86  christos 		aprint_error_dev(sc->axe_dev, "can't read rxmode");
    577  1.86  christos 		return;
    578  1.86  christos 	}
    579  1.10      tron 	rxmode = le16toh(rxmode);
    580   1.1  augustss 
    581  1.76     skrll 	rxmode &=
    582  1.76     skrll 	    ~(AXE_RXCMD_ALLMULTI | AXE_RXCMD_PROMISC |
    583  1.76     skrll 	    AXE_RXCMD_BROADCAST | AXE_RXCMD_MULTICAST);
    584  1.76     skrll 
    585  1.76     skrll 	rxmode |=
    586  1.76     skrll 	    (ifp->if_flags & IFF_BROADCAST) ? AXE_RXCMD_BROADCAST : 0;
    587  1.76     skrll 
    588  1.76     skrll 	if (ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) {
    589  1.76     skrll 		if (ifp->if_flags & IFF_PROMISC)
    590  1.76     skrll 			rxmode |= AXE_RXCMD_PROMISC;
    591  1.35  pgoyette 		goto allmulti;
    592  1.35  pgoyette 	}
    593   1.1  augustss 
    594  1.35  pgoyette 	/* Now program new ones */
    595  1.98   msaitoh 	ETHER_LOCK(ec);
    596  1.98   msaitoh 	ETHER_FIRST_MULTI(step, ec, enm);
    597   1.1  augustss 	while (enm != NULL) {
    598   1.1  augustss 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
    599  1.98   msaitoh 		    ETHER_ADDR_LEN) != 0) {
    600  1.98   msaitoh 			ETHER_UNLOCK(ec);
    601   1.1  augustss 			goto allmulti;
    602  1.98   msaitoh 		}
    603   1.1  augustss 
    604   1.1  augustss 		h = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN) >> 26;
    605  1.35  pgoyette 		hashtbl[h >> 3] |= 1U << (h & 7);
    606   1.1  augustss 		ETHER_NEXT_MULTI(step, enm);
    607   1.1  augustss 	}
    608  1.98   msaitoh 	ETHER_UNLOCK(ec);
    609   1.1  augustss 	ifp->if_flags &= ~IFF_ALLMULTI;
    610  1.76     skrll 	rxmode |= AXE_RXCMD_MULTICAST;
    611  1.76     skrll 
    612  1.86  christos 	axe_cmd(sc, AXE_CMD_WRITE_MCAST, 0, 0, hashtbl);
    613   1.1  augustss 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, rxmode, NULL);
    614  1.21        ad 	axe_unlock_mii(sc);
    615   1.1  augustss 	return;
    616  1.35  pgoyette 
    617  1.35  pgoyette  allmulti:
    618  1.35  pgoyette 	ifp->if_flags |= IFF_ALLMULTI;
    619  1.35  pgoyette 	rxmode |= AXE_RXCMD_ALLMULTI;
    620  1.35  pgoyette 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, rxmode, NULL);
    621  1.35  pgoyette 	axe_unlock_mii(sc);
    622   1.1  augustss }
    623   1.1  augustss 
    624  1.88  christos static void
    625  1.88  christos axe_ax_init(struct axe_softc *sc)
    626  1.88  christos {
    627  1.89  christos 	int cmd = AXE_178_CMD_READ_NODEID;
    628  1.89  christos 
    629  1.88  christos 	if (sc->axe_flags & AX178) {
    630  1.88  christos 		axe_ax88178_init(sc);
    631  1.88  christos 	} else if (sc->axe_flags & AX772) {
    632  1.88  christos 		axe_ax88772_init(sc);
    633  1.88  christos 	} else if (sc->axe_flags & AX772A) {
    634  1.88  christos 		axe_ax88772a_init(sc);
    635  1.88  christos 	} else if (sc->axe_flags & AX772B) {
    636  1.88  christos 		axe_ax88772b_init(sc);
    637  1.89  christos 		return;
    638  1.89  christos 	} else {
    639  1.89  christos 		cmd = AXE_172_CMD_READ_NODEID;
    640  1.89  christos 	}
    641  1.89  christos 
    642  1.89  christos 	if (axe_cmd(sc, cmd, 0, 0, sc->axe_enaddr)) {
    643  1.89  christos 		aprint_error_dev(sc->axe_dev,
    644  1.89  christos 		    "failed to read ethernet address\n");
    645  1.88  christos 	}
    646  1.88  christos }
    647  1.88  christos 
    648  1.76     skrll 
    649  1.35  pgoyette static void
    650   1.1  augustss axe_reset(struct axe_softc *sc)
    651   1.1  augustss {
    652  1.38   tsutsui 
    653   1.1  augustss 	if (sc->axe_dying)
    654   1.1  augustss 		return;
    655  1.76     skrll 
    656  1.76     skrll 	/*
    657  1.76     skrll 	 * softnet_lock can be taken when NET_MPAFE is not defined when calling
    658  1.76     skrll 	 * if_addr_init -> if_init.  This doesn't mixe well with the
    659  1.76     skrll 	 * usbd_delay_ms calls in the init routines as things like nd6_slowtimo
    660  1.76     skrll 	 * can fire during the wait and attempt to take softnet_lock and then
    661  1.76     skrll 	 * block the softclk thread meaing the wait never ends.
    662  1.76     skrll 	 */
    663  1.76     skrll #ifndef NET_MPSAFE
    664   1.1  augustss 	/* XXX What to reset? */
    665   1.1  augustss 
    666   1.1  augustss 	/* Wait a little while for the chip to get its brains in order. */
    667   1.1  augustss 	DELAY(1000);
    668  1.76     skrll #else
    669  1.76     skrll 	axe_lock_mii(sc);
    670  1.76     skrll 
    671  1.88  christos 	axe_ax_init(sc);
    672  1.88  christos 
    673  1.76     skrll 	axe_unlock_mii(sc);
    674  1.76     skrll #endif
    675   1.1  augustss }
    676   1.1  augustss 
    677  1.66       roy static int
    678  1.66       roy axe_get_phyno(struct axe_softc *sc, int sel)
    679  1.66       roy {
    680  1.66       roy 	int phyno;
    681  1.66       roy 
    682  1.66       roy 	switch (AXE_PHY_TYPE(sc->axe_phyaddrs[sel])) {
    683  1.66       roy 	case PHY_TYPE_100_HOME:
    684  1.66       roy 		/* FALLTHROUGH */
    685  1.66       roy 	case PHY_TYPE_GIG:
    686  1.66       roy 		phyno = AXE_PHY_NO(sc->axe_phyaddrs[sel]);
    687  1.66       roy 		break;
    688  1.66       roy 	case PHY_TYPE_SPECIAL:
    689  1.66       roy 		/* FALLTHROUGH */
    690  1.66       roy 	case PHY_TYPE_RSVD:
    691  1.66       roy 		/* FALLTHROUGH */
    692  1.66       roy 	case PHY_TYPE_NON_SUP:
    693  1.66       roy 		/* FALLTHROUGH */
    694  1.66       roy 	default:
    695  1.66       roy 		phyno = -1;
    696  1.66       roy 		break;
    697  1.66       roy 	}
    698  1.66       roy 
    699  1.66       roy 	return phyno;
    700  1.66       roy }
    701  1.66       roy 
    702  1.66       roy #define	AXE_GPIO_WRITE(x, y)	do {				\
    703  1.66       roy 	axe_cmd(sc, AXE_CMD_WRITE_GPIO, 0, (x), NULL);		\
    704  1.66       roy 	usbd_delay_ms(sc->axe_udev, hztoms(y));			\
    705  1.66       roy } while (0)
    706  1.66       roy 
    707  1.35  pgoyette static void
    708  1.35  pgoyette axe_ax88178_init(struct axe_softc *sc)
    709  1.35  pgoyette {
    710  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    711  1.66       roy 	int gpio0, ledmode, phymode;
    712  1.66       roy 	uint16_t eeprom, val;
    713  1.35  pgoyette 
    714  1.35  pgoyette 	axe_cmd(sc, AXE_CMD_SROM_WR_ENABLE, 0, 0, NULL);
    715  1.35  pgoyette 	/* XXX magic */
    716  1.86  christos 	if (axe_cmd(sc, AXE_CMD_SROM_READ, 0, 0x0017, &eeprom) != 0)
    717  1.86  christos 		eeprom = 0xffff;
    718  1.35  pgoyette 	axe_cmd(sc, AXE_CMD_SROM_WR_DISABLE, 0, 0, NULL);
    719  1.35  pgoyette 
    720  1.35  pgoyette 	eeprom = le16toh(eeprom);
    721  1.35  pgoyette 
    722  1.83  pgoyette 	DPRINTF("EEPROM is 0x%jx", eeprom, 0, 0, 0);
    723  1.35  pgoyette 
    724  1.35  pgoyette 	/* if EEPROM is invalid we have to use to GPIO0 */
    725  1.35  pgoyette 	if (eeprom == 0xffff) {
    726  1.66       roy 		phymode = AXE_PHY_MODE_MARVELL;
    727  1.35  pgoyette 		gpio0 = 1;
    728  1.66       roy 		ledmode = 0;
    729  1.35  pgoyette 	} else {
    730  1.66       roy 		phymode = eeprom & 0x7f;
    731  1.35  pgoyette 		gpio0 = (eeprom & 0x80) ? 0 : 1;
    732  1.66       roy 		ledmode = eeprom >> 8;
    733  1.35  pgoyette 	}
    734  1.35  pgoyette 
    735  1.83  pgoyette 	DPRINTF("use gpio0: %jd, phymode %jd", gpio0, phymode, 0, 0);
    736  1.35  pgoyette 
    737  1.66       roy 	/* Program GPIOs depending on PHY hardware. */
    738  1.66       roy 	switch (phymode) {
    739  1.66       roy 	case AXE_PHY_MODE_MARVELL:
    740  1.66       roy 		if (gpio0 == 1) {
    741  1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO0_EN,
    742  1.66       roy 			    hz / 32);
    743  1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO0_EN | AXE_GPIO2 | AXE_GPIO2_EN,
    744  1.66       roy 			    hz / 32);
    745  1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO0_EN | AXE_GPIO2_EN, hz / 4);
    746  1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO0_EN | AXE_GPIO2 | AXE_GPIO2_EN,
    747  1.66       roy 			    hz / 32);
    748  1.66       roy 		} else {
    749  1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO1 |
    750  1.66       roy 			    AXE_GPIO1_EN, hz / 3);
    751  1.66       roy 			if (ledmode == 1) {
    752  1.66       roy 				AXE_GPIO_WRITE(AXE_GPIO1_EN, hz / 3);
    753  1.66       roy 				AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN,
    754  1.66       roy 				    hz / 3);
    755  1.66       roy 			} else {
    756  1.66       roy 				AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN |
    757  1.66       roy 				    AXE_GPIO2 | AXE_GPIO2_EN, hz / 32);
    758  1.66       roy 				AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN |
    759  1.66       roy 				    AXE_GPIO2_EN, hz / 4);
    760  1.66       roy 				AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN |
    761  1.66       roy 				    AXE_GPIO2 | AXE_GPIO2_EN, hz / 32);
    762  1.66       roy 			}
    763  1.66       roy 		}
    764  1.66       roy 		break;
    765  1.66       roy 	case AXE_PHY_MODE_CICADA:
    766  1.66       roy 	case AXE_PHY_MODE_CICADA_V2:
    767  1.66       roy 	case AXE_PHY_MODE_CICADA_V2_ASIX:
    768  1.66       roy 		if (gpio0 == 1)
    769  1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO0 |
    770  1.66       roy 			    AXE_GPIO0_EN, hz / 32);
    771  1.66       roy 		else
    772  1.66       roy 			AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO1 |
    773  1.66       roy 			    AXE_GPIO1_EN, hz / 32);
    774  1.66       roy 		break;
    775  1.66       roy 	case AXE_PHY_MODE_AGERE:
    776  1.66       roy 		AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO1 |
    777  1.66       roy 		    AXE_GPIO1_EN, hz / 32);
    778  1.66       roy 		AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN | AXE_GPIO2 |
    779  1.66       roy 		    AXE_GPIO2_EN, hz / 32);
    780  1.66       roy 		AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN | AXE_GPIO2_EN, hz / 4);
    781  1.66       roy 		AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN | AXE_GPIO2 |
    782  1.66       roy 		    AXE_GPIO2_EN, hz / 32);
    783  1.66       roy 		break;
    784  1.66       roy 	case AXE_PHY_MODE_REALTEK_8211CL:
    785  1.66       roy 	case AXE_PHY_MODE_REALTEK_8211BN:
    786  1.66       roy 	case AXE_PHY_MODE_REALTEK_8251CL:
    787  1.66       roy 		val = gpio0 == 1 ? AXE_GPIO0 | AXE_GPIO0_EN :
    788  1.66       roy 		    AXE_GPIO1 | AXE_GPIO1_EN;
    789  1.66       roy 		AXE_GPIO_WRITE(val, hz / 32);
    790  1.66       roy 		AXE_GPIO_WRITE(val | AXE_GPIO2 | AXE_GPIO2_EN, hz / 32);
    791  1.66       roy 		AXE_GPIO_WRITE(val | AXE_GPIO2_EN, hz / 4);
    792  1.66       roy 		AXE_GPIO_WRITE(val | AXE_GPIO2 | AXE_GPIO2_EN, hz / 32);
    793  1.66       roy 		if (phymode == AXE_PHY_MODE_REALTEK_8211CL) {
    794  1.66       roy 			axe_miibus_writereg_locked(sc->axe_dev,
    795  1.66       roy 			    sc->axe_phyno, 0x1F, 0x0005);
    796  1.66       roy 			axe_miibus_writereg_locked(sc->axe_dev,
    797  1.66       roy 			    sc->axe_phyno, 0x0C, 0x0000);
    798  1.95   msaitoh 			axe_miibus_readreg_locked(sc->axe_dev,
    799  1.95   msaitoh 			    sc->axe_phyno, 0x0001, &val);
    800  1.66       roy 			axe_miibus_writereg_locked(sc->axe_dev,
    801  1.66       roy 			    sc->axe_phyno, 0x01, val | 0x0080);
    802  1.66       roy 			axe_miibus_writereg_locked(sc->axe_dev,
    803  1.66       roy 			    sc->axe_phyno, 0x1F, 0x0000);
    804  1.66       roy 		}
    805  1.66       roy 		break;
    806  1.66       roy 	default:
    807  1.66       roy 		/* Unknown PHY model or no need to program GPIOs. */
    808  1.66       roy 		break;
    809  1.35  pgoyette 	}
    810  1.35  pgoyette 
    811  1.35  pgoyette 	/* soft reset */
    812  1.35  pgoyette 	axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_CLEAR, NULL);
    813  1.35  pgoyette 	usbd_delay_ms(sc->axe_udev, 150);
    814  1.35  pgoyette 	axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0,
    815  1.35  pgoyette 	    AXE_SW_RESET_PRL | AXE_178_RESET_MAGIC, NULL);
    816  1.35  pgoyette 	usbd_delay_ms(sc->axe_udev, 150);
    817  1.76     skrll 	/* Enable MII/GMII/RGMII interface to work with external PHY. */
    818  1.35  pgoyette 	axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, 0, NULL);
    819  1.35  pgoyette 	usbd_delay_ms(sc->axe_udev, 10);
    820  1.35  pgoyette 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL);
    821  1.35  pgoyette }
    822  1.35  pgoyette 
    823  1.35  pgoyette static void
    824  1.35  pgoyette axe_ax88772_init(struct axe_softc *sc)
    825  1.35  pgoyette {
    826  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    827  1.35  pgoyette 
    828  1.35  pgoyette 	axe_cmd(sc, AXE_CMD_WRITE_GPIO, 0, 0x00b0, NULL);
    829  1.35  pgoyette 	usbd_delay_ms(sc->axe_udev, 40);
    830  1.35  pgoyette 
    831  1.66       roy 	if (sc->axe_phyno == AXE_772_PHY_NO_EPHY) {
    832  1.35  pgoyette 		/* ask for the embedded PHY */
    833  1.76     skrll 		axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0,
    834  1.76     skrll 		    AXE_SW_PHY_SELECT_EMBEDDED, NULL);
    835  1.35  pgoyette 		usbd_delay_ms(sc->axe_udev, 10);
    836  1.35  pgoyette 
    837  1.35  pgoyette 		/* power down and reset state, pin reset state */
    838  1.35  pgoyette 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_CLEAR, NULL);
    839  1.35  pgoyette 		usbd_delay_ms(sc->axe_udev, 60);
    840  1.35  pgoyette 
    841  1.35  pgoyette 		/* power down/reset state, pin operating state */
    842  1.35  pgoyette 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0,
    843  1.35  pgoyette 		    AXE_SW_RESET_IPPD | AXE_SW_RESET_PRL, NULL);
    844  1.35  pgoyette 		usbd_delay_ms(sc->axe_udev, 150);
    845  1.35  pgoyette 
    846  1.35  pgoyette 		/* power up, reset */
    847  1.35  pgoyette 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_PRL, NULL);
    848  1.35  pgoyette 
    849  1.35  pgoyette 		/* power up, operating */
    850  1.35  pgoyette 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0,
    851  1.35  pgoyette 		    AXE_SW_RESET_IPRL | AXE_SW_RESET_PRL, NULL);
    852  1.35  pgoyette 	} else {
    853  1.35  pgoyette 		/* ask for external PHY */
    854  1.76     skrll 		axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, AXE_SW_PHY_SELECT_EXT,
    855  1.76     skrll 		    NULL);
    856  1.35  pgoyette 		usbd_delay_ms(sc->axe_udev, 10);
    857  1.35  pgoyette 
    858  1.35  pgoyette 		/* power down internal PHY */
    859  1.35  pgoyette 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0,
    860  1.35  pgoyette 		    AXE_SW_RESET_IPPD | AXE_SW_RESET_PRL, NULL);
    861  1.35  pgoyette 	}
    862  1.35  pgoyette 
    863  1.35  pgoyette 	usbd_delay_ms(sc->axe_udev, 150);
    864  1.35  pgoyette 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL);
    865  1.35  pgoyette }
    866  1.35  pgoyette 
    867  1.76     skrll static void
    868  1.76     skrll axe_ax88772_phywake(struct axe_softc *sc)
    869  1.76     skrll {
    870  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    871  1.76     skrll 
    872  1.76     skrll 	if (sc->axe_phyno == AXE_772_PHY_NO_EPHY) {
    873  1.76     skrll 		/* Manually select internal(embedded) PHY - MAC mode. */
    874  1.76     skrll 		axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0,
    875  1.86  christos 		    AXE_SW_PHY_SELECT_EMBEDDED, NULL);
    876  1.76     skrll 		usbd_delay_ms(sc->axe_udev, hztoms(hz / 32));
    877  1.76     skrll 	} else {
    878  1.76     skrll 		/*
    879  1.76     skrll 		 * Manually select external PHY - MAC mode.
    880  1.76     skrll 		 * Reverse MII/RMII is for AX88772A PHY mode.
    881  1.76     skrll 		 */
    882  1.76     skrll 		axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, AXE_SW_PHY_SELECT_SS_ENB |
    883  1.76     skrll 		    AXE_SW_PHY_SELECT_EXT | AXE_SW_PHY_SELECT_SS_MII, NULL);
    884  1.76     skrll 		usbd_delay_ms(sc->axe_udev, hztoms(hz / 32));
    885  1.76     skrll 	}
    886  1.76     skrll 
    887  1.76     skrll 	axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_IPPD |
    888  1.76     skrll 	    AXE_SW_RESET_IPRL, NULL);
    889  1.76     skrll 
    890  1.76     skrll 	/* T1 = min 500ns everywhere */
    891  1.76     skrll 	usbd_delay_ms(sc->axe_udev, 150);
    892  1.76     skrll 
    893  1.76     skrll 	/* Take PHY out of power down. */
    894  1.76     skrll 	if (sc->axe_phyno == AXE_772_PHY_NO_EPHY) {
    895  1.76     skrll 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_IPRL, NULL);
    896  1.76     skrll 	} else {
    897  1.76     skrll 		axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_PRTE, NULL);
    898  1.76     skrll 	}
    899  1.76     skrll 
    900  1.76     skrll 	/* 772 T2 is 60ms. 772A T2 is 160ms, 772B T2 is 600ms */
    901  1.76     skrll 	usbd_delay_ms(sc->axe_udev, 600);
    902  1.76     skrll 
    903  1.76     skrll 	axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_CLEAR, NULL);
    904  1.76     skrll 
    905  1.76     skrll 	/* T3 = 500ns everywhere */
    906  1.76     skrll 	usbd_delay_ms(sc->axe_udev, hztoms(hz / 32));
    907  1.76     skrll 	axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_IPRL, NULL);
    908  1.76     skrll 	usbd_delay_ms(sc->axe_udev, hztoms(hz / 32));
    909  1.76     skrll }
    910  1.76     skrll 
    911  1.76     skrll static void
    912  1.76     skrll axe_ax88772a_init(struct axe_softc *sc)
    913  1.76     skrll {
    914  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    915  1.76     skrll 
    916  1.76     skrll 	/* Reload EEPROM. */
    917  1.76     skrll 	AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM, hz / 32);
    918  1.76     skrll 	axe_ax88772_phywake(sc);
    919  1.76     skrll 	/* Stop MAC. */
    920  1.76     skrll 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL);
    921  1.76     skrll }
    922  1.76     skrll 
    923  1.76     skrll static void
    924  1.76     skrll axe_ax88772b_init(struct axe_softc *sc)
    925  1.76     skrll {
    926  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    927  1.76     skrll 	uint16_t eeprom;
    928  1.76     skrll 	int i;
    929  1.76     skrll 
    930  1.76     skrll 	/* Reload EEPROM. */
    931  1.76     skrll 	AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM , hz / 32);
    932  1.76     skrll 
    933  1.76     skrll 	/*
    934  1.76     skrll 	 * Save PHY power saving configuration(high byte) and
    935  1.76     skrll 	 * clear EEPROM checksum value(low byte).
    936  1.76     skrll 	 */
    937  1.86  christos 	if (axe_cmd(sc, AXE_CMD_SROM_READ, 0, AXE_EEPROM_772B_PHY_PWRCFG,
    938  1.86  christos 	    &eeprom)) {
    939  1.86  christos 		aprint_error_dev(sc->axe_dev, "failed to read eeprom\n");
    940  1.86  christos 		return;
    941  1.86  christos 	}
    942  1.86  christos 
    943  1.76     skrll 	sc->sc_pwrcfg = le16toh(eeprom) & 0xFF00;
    944  1.76     skrll 
    945  1.76     skrll 	/*
    946  1.76     skrll 	 * Auto-loaded default station address from internal ROM is
    947  1.76     skrll 	 * 00:00:00:00:00:00 such that an explicit access to EEPROM
    948  1.76     skrll 	 * is required to get real station address.
    949  1.76     skrll 	 */
    950  1.76     skrll 	uint8_t *eaddr = sc->axe_enaddr;
    951  1.76     skrll 	for (i = 0; i < ETHER_ADDR_LEN / 2; i++) {
    952  1.86  christos 		if (axe_cmd(sc, AXE_CMD_SROM_READ, 0,
    953  1.86  christos 		    AXE_EEPROM_772B_NODE_ID + i, &eeprom)) {
    954  1.86  christos 			aprint_error_dev(sc->axe_dev,
    955  1.86  christos 			    "failed to read eeprom\n");
    956  1.86  christos 		    eeprom = 0;
    957  1.86  christos 		}
    958  1.76     skrll 		eeprom = le16toh(eeprom);
    959  1.76     skrll 		*eaddr++ = (uint8_t)(eeprom & 0xFF);
    960  1.76     skrll 		*eaddr++ = (uint8_t)((eeprom >> 8) & 0xFF);
    961  1.76     skrll 	}
    962  1.76     skrll 	/* Wakeup PHY. */
    963  1.76     skrll 	axe_ax88772_phywake(sc);
    964  1.76     skrll 	/* Stop MAC. */
    965  1.76     skrll 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL);
    966  1.76     skrll }
    967  1.76     skrll 
    968  1.76     skrll #undef	AXE_GPIO_WRITE
    969  1.76     skrll 
    970   1.1  augustss /*
    971   1.1  augustss  * Probe for a AX88172 chip.
    972   1.1  augustss  */
    973  1.27    dyoung int
    974  1.27    dyoung axe_match(device_t parent, cfdata_t match, void *aux)
    975   1.1  augustss {
    976  1.27    dyoung 	struct usb_attach_arg *uaa = aux;
    977   1.1  augustss 
    978  1.71     skrll 	return axe_lookup(uaa->uaa_vendor, uaa->uaa_product) != NULL ?
    979  1.38   tsutsui 	    UMATCH_VENDOR_PRODUCT : UMATCH_NONE;
    980   1.1  augustss }
    981   1.1  augustss 
    982   1.1  augustss /*
    983   1.1  augustss  * Attach the interface. Allocate softc structures, do ifmedia
    984   1.1  augustss  * setup and ethernet/BPF attach.
    985   1.1  augustss  */
    986  1.27    dyoung void
    987  1.27    dyoung axe_attach(device_t parent, device_t self, void *aux)
    988   1.1  augustss {
    989  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
    990  1.27    dyoung 	struct axe_softc *sc = device_private(self);
    991  1.27    dyoung 	struct usb_attach_arg *uaa = aux;
    992  1.71     skrll 	struct usbd_device *dev = uaa->uaa_device;
    993   1.1  augustss 	usbd_status err;
    994   1.1  augustss 	usb_interface_descriptor_t *id;
    995   1.1  augustss 	usb_endpoint_descriptor_t *ed;
    996   1.1  augustss 	struct mii_data	*mii;
    997   1.8  augustss 	char *devinfop;
    998  1.25      cube 	const char *devname = device_xname(self);
    999   1.1  augustss 	struct ifnet *ifp;
   1000   1.1  augustss 	int i, s;
   1001   1.1  augustss 
   1002  1.28    dyoung 	aprint_naive("\n");
   1003  1.28    dyoung 	aprint_normal("\n");
   1004  1.29    plunky 
   1005  1.35  pgoyette 	sc->axe_dev = self;
   1006  1.35  pgoyette 	sc->axe_udev = dev;
   1007  1.35  pgoyette 
   1008  1.29    plunky 	devinfop = usbd_devinfo_alloc(dev, 0);
   1009  1.29    plunky 	aprint_normal_dev(self, "%s\n", devinfop);
   1010  1.29    plunky 	usbd_devinfo_free(devinfop);
   1011   1.1  augustss 
   1012   1.1  augustss 	err = usbd_set_config_no(dev, AXE_CONFIG_NO, 1);
   1013   1.1  augustss 	if (err) {
   1014  1.61     skrll 		aprint_error_dev(self, "failed to set configuration"
   1015  1.61     skrll 		    ", err=%s\n", usbd_errstr(err));
   1016  1.28    dyoung 		return;
   1017   1.1  augustss 	}
   1018   1.1  augustss 
   1019  1.71     skrll 	sc->axe_flags = axe_lookup(uaa->uaa_vendor, uaa->uaa_product)->axe_flags;
   1020  1.35  pgoyette 
   1021  1.35  pgoyette 	mutex_init(&sc->axe_mii_lock, MUTEX_DEFAULT, IPL_NONE);
   1022  1.64  jmcneill 	usb_init_task(&sc->axe_tick_task, axe_tick_task, sc, 0);
   1023   1.1  augustss 
   1024   1.1  augustss 	err = usbd_device2interface_handle(dev, AXE_IFACE_IDX, &sc->axe_iface);
   1025   1.1  augustss 	if (err) {
   1026  1.25      cube 		aprint_error_dev(self, "getting interface handle failed\n");
   1027  1.28    dyoung 		return;
   1028   1.1  augustss 	}
   1029   1.1  augustss 
   1030  1.71     skrll 	sc->axe_product = uaa->uaa_product;
   1031  1.71     skrll 	sc->axe_vendor = uaa->uaa_vendor;
   1032   1.1  augustss 
   1033   1.1  augustss 	id = usbd_get_interface_descriptor(sc->axe_iface);
   1034   1.1  augustss 
   1035  1.35  pgoyette 	/* decide on what our bufsize will be */
   1036  1.76     skrll 	if (AXE_IS_178_FAMILY(sc))
   1037  1.71     skrll 		sc->axe_bufsz = (sc->axe_udev->ud_speed == USB_SPEED_HIGH) ?
   1038  1.35  pgoyette 		    AXE_178_MAX_BUFSZ : AXE_178_MIN_BUFSZ;
   1039  1.35  pgoyette 	else
   1040  1.35  pgoyette 		sc->axe_bufsz = AXE_172_BUFSZ;
   1041  1.35  pgoyette 
   1042  1.76     skrll 	sc->axe_ed[AXE_ENDPT_RX] = -1;
   1043  1.76     skrll 	sc->axe_ed[AXE_ENDPT_TX] = -1;
   1044  1.76     skrll 	sc->axe_ed[AXE_ENDPT_INTR] = -1;
   1045  1.76     skrll 
   1046   1.1  augustss 	/* Find endpoints. */
   1047   1.1  augustss 	for (i = 0; i < id->bNumEndpoints; i++) {
   1048   1.1  augustss 		ed = usbd_interface2endpoint_descriptor(sc->axe_iface, i);
   1049  1.38   tsutsui 		if (ed == NULL) {
   1050  1.25      cube 			aprint_error_dev(self, "couldn't get ep %d\n", i);
   1051  1.28    dyoung 			return;
   1052   1.1  augustss 		}
   1053  1.76     skrll 		const uint8_t xt = UE_GET_XFERTYPE(ed->bmAttributes);
   1054  1.76     skrll 		const uint8_t dir = UE_GET_DIR(ed->bEndpointAddress);
   1055  1.76     skrll 
   1056  1.76     skrll 		if (dir == UE_DIR_IN && xt == UE_BULK &&
   1057  1.76     skrll 		    sc->axe_ed[AXE_ENDPT_RX] == -1) {
   1058   1.1  augustss 			sc->axe_ed[AXE_ENDPT_RX] = ed->bEndpointAddress;
   1059  1.76     skrll 		} else if (dir == UE_DIR_OUT && xt == UE_BULK &&
   1060  1.76     skrll 		    sc->axe_ed[AXE_ENDPT_TX] == -1) {
   1061   1.1  augustss 			sc->axe_ed[AXE_ENDPT_TX] = ed->bEndpointAddress;
   1062  1.76     skrll 		} else if (dir == UE_DIR_IN && xt == UE_INTERRUPT) {
   1063   1.1  augustss 			sc->axe_ed[AXE_ENDPT_INTR] = ed->bEndpointAddress;
   1064   1.1  augustss 		}
   1065   1.1  augustss 	}
   1066   1.1  augustss 
   1067   1.1  augustss 	s = splnet();
   1068   1.1  augustss 
   1069  1.35  pgoyette 	/* We need the PHYID for init dance in some cases */
   1070  1.35  pgoyette 	axe_lock_mii(sc);
   1071  1.86  christos 	if (axe_cmd(sc, AXE_CMD_READ_PHYID, 0, 0, &sc->axe_phyaddrs)) {
   1072  1.86  christos 		aprint_error_dev(self, "failed to read phyaddrs\n");
   1073  1.86  christos 		return;
   1074  1.86  christos 	}
   1075  1.35  pgoyette 
   1076  1.83  pgoyette 	DPRINTF(" phyaddrs[0]: %jx phyaddrs[1]: %jx",
   1077  1.76     skrll 	    sc->axe_phyaddrs[0], sc->axe_phyaddrs[1], 0, 0);
   1078  1.66       roy 	sc->axe_phyno = axe_get_phyno(sc, AXE_PHY_SEL_PRI);
   1079  1.66       roy 	if (sc->axe_phyno == -1)
   1080  1.66       roy 		sc->axe_phyno = axe_get_phyno(sc, AXE_PHY_SEL_SEC);
   1081  1.66       roy 	if (sc->axe_phyno == -1) {
   1082  1.76     skrll 		DPRINTF(" no valid PHY address found, assuming PHY address 0",
   1083  1.76     skrll 		    0, 0, 0, 0);
   1084  1.66       roy 		sc->axe_phyno = 0;
   1085  1.66       roy 	}
   1086  1.35  pgoyette 
   1087  1.76     skrll 	/* Initialize controller and get station address. */
   1088  1.76     skrll 
   1089  1.88  christos 	axe_ax_init(sc);
   1090  1.86  christos 
   1091   1.1  augustss 	/*
   1092  1.76     skrll 	 * Fetch IPG values.
   1093   1.1  augustss 	 */
   1094  1.76     skrll 	if (sc->axe_flags & (AX772A | AX772B)) {
   1095  1.76     skrll 		/* Set IPG values. */
   1096  1.76     skrll 		sc->axe_ipgs[0] = AXE_IPG0_DEFAULT;
   1097  1.76     skrll 		sc->axe_ipgs[1] = AXE_IPG1_DEFAULT;
   1098  1.76     skrll 		sc->axe_ipgs[2] = AXE_IPG2_DEFAULT;
   1099  1.86  christos 	} else {
   1100  1.86  christos 		if (axe_cmd(sc, AXE_CMD_READ_IPG012, 0, 0, sc->axe_ipgs)) {
   1101  1.86  christos 			aprint_error_dev(self, "failed to read ipg\n");
   1102  1.86  christos 			return;
   1103  1.86  christos 		}
   1104  1.86  christos 	}
   1105   1.1  augustss 
   1106  1.21        ad 	axe_unlock_mii(sc);
   1107   1.1  augustss 
   1108   1.1  augustss 	/*
   1109   1.1  augustss 	 * An ASIX chip was detected. Inform the world.
   1110   1.1  augustss 	 */
   1111  1.76     skrll 	aprint_normal_dev(self, "Ethernet address %s\n",
   1112  1.76     skrll 	    ether_sprintf(sc->axe_enaddr));
   1113   1.1  augustss 
   1114   1.1  augustss 	/* Initialize interface info.*/
   1115  1.35  pgoyette 	ifp = &sc->sc_if;
   1116   1.1  augustss 	ifp->if_softc = sc;
   1117  1.80      maya 	strlcpy(ifp->if_xname, devname, IFNAMSIZ);
   1118   1.1  augustss 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
   1119   1.1  augustss 	ifp->if_ioctl = axe_ioctl;
   1120   1.1  augustss 	ifp->if_start = axe_start;
   1121  1.35  pgoyette 	ifp->if_init = axe_init;
   1122  1.35  pgoyette 	ifp->if_stop = axe_stop;
   1123   1.1  augustss 	ifp->if_watchdog = axe_watchdog;
   1124   1.1  augustss 
   1125  1.35  pgoyette 	IFQ_SET_READY(&ifp->if_snd);
   1126   1.1  augustss 
   1127  1.76     skrll 	if (AXE_IS_178_FAMILY(sc))
   1128  1.76     skrll 		sc->axe_ec.ec_capabilities = ETHERCAP_VLAN_MTU;
   1129  1.76     skrll 	if (sc->axe_flags & AX772B) {
   1130  1.76     skrll 		ifp->if_capabilities =
   1131  1.76     skrll 		    IFCAP_CSUM_IPv4_Rx |
   1132  1.76     skrll 		    IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx |
   1133  1.76     skrll 		    IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
   1134  1.76     skrll 		/*
   1135  1.76     skrll 		 * Checksum offloading of AX88772B also works with VLAN
   1136  1.76     skrll 		 * tagged frames but there is no way to take advantage
   1137  1.76     skrll 		 * of the feature because vlan(4) assumes
   1138  1.76     skrll 		 * IFCAP_VLAN_HWTAGGING is prerequisite condition to
   1139  1.76     skrll 		 * support checksum offloading with VLAN. VLAN hardware
   1140  1.76     skrll 		 * tagging support of AX88772B is very limited so it's
   1141  1.76     skrll 		 * not possible to announce IFCAP_VLAN_HWTAGGING.
   1142  1.76     skrll 		 */
   1143  1.76     skrll 	}
   1144  1.76     skrll 	u_int adv_pause;
   1145  1.76     skrll 	if (sc->axe_flags & (AX772A | AX772B | AX178))
   1146  1.76     skrll 		adv_pause = MIIF_DOPAUSE;
   1147  1.76     skrll 	else
   1148  1.76     skrll 		adv_pause = 0;
   1149  1.76     skrll 	adv_pause = 0;
   1150   1.1  augustss 
   1151   1.1  augustss 	/* Initialize MII/media info. */
   1152   1.1  augustss 	mii = &sc->axe_mii;
   1153   1.1  augustss 	mii->mii_ifp = ifp;
   1154   1.1  augustss 	mii->mii_readreg = axe_miibus_readreg;
   1155   1.1  augustss 	mii->mii_writereg = axe_miibus_writereg;
   1156   1.1  augustss 	mii->mii_statchg = axe_miibus_statchg;
   1157   1.1  augustss 	mii->mii_flags = MIIF_AUTOTSLEEP;
   1158   1.1  augustss 
   1159  1.22    dyoung 	sc->axe_ec.ec_mii = mii;
   1160  1.76     skrll 	ifmedia_init(&mii->mii_media, 0, ether_mediachange, ether_mediastatus);
   1161  1.35  pgoyette 
   1162  1.35  pgoyette 	mii_attach(sc->axe_dev, mii, 0xffffffff, MII_PHY_ANY, MII_OFFSET_ANY,
   1163  1.76     skrll 	    adv_pause);
   1164   1.1  augustss 
   1165  1.22    dyoung 	if (LIST_EMPTY(&mii->mii_phys)) {
   1166   1.1  augustss 		ifmedia_add(&mii->mii_media, IFM_ETHER | IFM_NONE, 0, NULL);
   1167   1.1  augustss 		ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_NONE);
   1168   1.1  augustss 	} else
   1169   1.1  augustss 		ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
   1170   1.1  augustss 
   1171   1.1  augustss 	/* Attach the interface. */
   1172   1.1  augustss 	if_attach(ifp);
   1173  1.76     skrll 	ether_ifattach(ifp, sc->axe_enaddr);
   1174  1.28    dyoung 	rnd_attach_source(&sc->rnd_source, device_xname(sc->axe_dev),
   1175  1.67       tls 	    RND_TYPE_NET, RND_FLAG_DEFAULT);
   1176   1.1  augustss 
   1177  1.35  pgoyette 	callout_init(&sc->axe_stat_ch, 0);
   1178  1.35  pgoyette 	callout_setfunc(&sc->axe_stat_ch, axe_tick, sc);
   1179   1.1  augustss 
   1180  1.45   tsutsui 	sc->axe_attached = true;
   1181   1.1  augustss 	splx(s);
   1182   1.1  augustss 
   1183  1.28    dyoung 	usbd_add_drv_event(USB_EVENT_DRIVER_ATTACH, sc->axe_udev, sc->axe_dev);
   1184  1.68    nonaka 
   1185  1.68    nonaka 	if (!pmf_device_register(self, NULL, NULL))
   1186  1.68    nonaka 		aprint_error_dev(self, "couldn't establish power handler\n");
   1187   1.1  augustss }
   1188   1.1  augustss 
   1189  1.27    dyoung int
   1190  1.27    dyoung axe_detach(device_t self, int flags)
   1191   1.1  augustss {
   1192  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1193  1.38   tsutsui 	struct axe_softc *sc = device_private(self);
   1194  1.38   tsutsui 	int s;
   1195  1.38   tsutsui 	struct ifnet *ifp = &sc->sc_if;
   1196   1.1  augustss 
   1197   1.1  augustss 	/* Detached before attached finished, so just bail out. */
   1198   1.1  augustss 	if (!sc->axe_attached)
   1199  1.35  pgoyette 		return 0;
   1200   1.1  augustss 
   1201  1.68    nonaka 	pmf_device_deregister(self);
   1202  1.68    nonaka 
   1203  1.45   tsutsui 	sc->axe_dying = true;
   1204   1.1  augustss 
   1205  1.76     skrll 	if (sc->axe_ep[AXE_ENDPT_TX] != NULL)
   1206  1.76     skrll 		usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_TX]);
   1207  1.76     skrll 	if (sc->axe_ep[AXE_ENDPT_RX] != NULL)
   1208  1.76     skrll 		usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_RX]);
   1209  1.76     skrll 	if (sc->axe_ep[AXE_ENDPT_INTR] != NULL)
   1210  1.76     skrll 		usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_INTR]);
   1211  1.76     skrll 
   1212  1.91  riastrad 	callout_halt(&sc->axe_stat_ch, NULL);
   1213  1.92  riastrad 	usb_rem_task_wait(sc->axe_udev, &sc->axe_tick_task, USB_TASKQ_DRIVER,
   1214  1.92  riastrad 	    NULL);
   1215   1.1  augustss 
   1216   1.1  augustss 	s = splusb();
   1217   1.1  augustss 
   1218   1.1  augustss 	if (ifp->if_flags & IFF_RUNNING)
   1219  1.35  pgoyette 		axe_stop(ifp, 1);
   1220   1.1  augustss 
   1221  1.76     skrll 
   1222  1.76     skrll 	if (--sc->axe_refcnt >= 0) {
   1223  1.76     skrll 		/* Wait for processes to go away. */
   1224  1.76     skrll 		usb_detach_waitold(sc->axe_dev);
   1225  1.76     skrll 	}
   1226  1.76     skrll 
   1227  1.36   tsutsui 	callout_destroy(&sc->axe_stat_ch);
   1228  1.36   tsutsui 	mutex_destroy(&sc->axe_mii_lock);
   1229   1.1  augustss 	rnd_detach_source(&sc->rnd_source);
   1230   1.1  augustss 	mii_detach(&sc->axe_mii, MII_PHY_ANY, MII_OFFSET_ANY);
   1231   1.1  augustss 	ifmedia_delete_instance(&sc->axe_mii.mii_media, IFM_INST_ANY);
   1232   1.1  augustss 	ether_ifdetach(ifp);
   1233   1.1  augustss 	if_detach(ifp);
   1234   1.1  augustss 
   1235   1.1  augustss #ifdef DIAGNOSTIC
   1236   1.1  augustss 	if (sc->axe_ep[AXE_ENDPT_TX] != NULL ||
   1237   1.1  augustss 	    sc->axe_ep[AXE_ENDPT_RX] != NULL ||
   1238   1.1  augustss 	    sc->axe_ep[AXE_ENDPT_INTR] != NULL)
   1239  1.25      cube 		aprint_debug_dev(self, "detach has active endpoints\n");
   1240   1.1  augustss #endif
   1241   1.1  augustss 
   1242  1.45   tsutsui 	sc->axe_attached = false;
   1243   1.1  augustss 
   1244   1.1  augustss 	splx(s);
   1245   1.1  augustss 
   1246  1.28    dyoung 	usbd_add_drv_event(USB_EVENT_DRIVER_DETACH, sc->axe_udev, sc->axe_dev);
   1247   1.1  augustss 
   1248  1.35  pgoyette 	return 0;
   1249   1.1  augustss }
   1250   1.1  augustss 
   1251   1.1  augustss int
   1252  1.35  pgoyette axe_activate(device_t self, devact_t act)
   1253   1.1  augustss {
   1254  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1255  1.25      cube 	struct axe_softc *sc = device_private(self);
   1256   1.1  augustss 
   1257   1.1  augustss 	switch (act) {
   1258   1.1  augustss 	case DVACT_DEACTIVATE:
   1259   1.1  augustss 		if_deactivate(&sc->axe_ec.ec_if);
   1260  1.45   tsutsui 		sc->axe_dying = true;
   1261  1.30    dyoung 		return 0;
   1262  1.30    dyoung 	default:
   1263  1.30    dyoung 		return EOPNOTSUPP;
   1264   1.1  augustss 	}
   1265   1.1  augustss }
   1266   1.1  augustss 
   1267  1.35  pgoyette static int
   1268   1.1  augustss axe_rx_list_init(struct axe_softc *sc)
   1269   1.1  augustss {
   1270  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1271  1.76     skrll 
   1272   1.1  augustss 	struct axe_cdata *cd;
   1273   1.1  augustss 	struct axe_chain *c;
   1274   1.1  augustss 	int i;
   1275   1.1  augustss 
   1276   1.1  augustss 	cd = &sc->axe_cdata;
   1277   1.1  augustss 	for (i = 0; i < AXE_RX_LIST_CNT; i++) {
   1278   1.1  augustss 		c = &cd->axe_rx_chain[i];
   1279   1.1  augustss 		c->axe_sc = sc;
   1280   1.1  augustss 		c->axe_idx = i;
   1281   1.1  augustss 		if (c->axe_xfer == NULL) {
   1282  1.71     skrll 			int err = usbd_create_xfer(sc->axe_ep[AXE_ENDPT_RX],
   1283  1.84     skrll 			    sc->axe_bufsz, 0, 0, &c->axe_xfer);
   1284  1.71     skrll 			if (err)
   1285  1.71     skrll 				return err;
   1286  1.71     skrll 			c->axe_buf = usbd_get_buffer(c->axe_xfer);
   1287   1.1  augustss 		}
   1288   1.1  augustss 	}
   1289   1.1  augustss 
   1290  1.35  pgoyette 	return 0;
   1291   1.1  augustss }
   1292   1.1  augustss 
   1293  1.35  pgoyette static int
   1294   1.1  augustss axe_tx_list_init(struct axe_softc *sc)
   1295   1.1  augustss {
   1296  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1297   1.1  augustss 	struct axe_cdata *cd;
   1298   1.1  augustss 	struct axe_chain *c;
   1299   1.1  augustss 	int i;
   1300   1.1  augustss 
   1301   1.1  augustss 	cd = &sc->axe_cdata;
   1302   1.1  augustss 	for (i = 0; i < AXE_TX_LIST_CNT; i++) {
   1303   1.1  augustss 		c = &cd->axe_tx_chain[i];
   1304   1.1  augustss 		c->axe_sc = sc;
   1305   1.1  augustss 		c->axe_idx = i;
   1306   1.1  augustss 		if (c->axe_xfer == NULL) {
   1307  1.71     skrll 			int err = usbd_create_xfer(sc->axe_ep[AXE_ENDPT_TX],
   1308  1.71     skrll 			    sc->axe_bufsz, USBD_FORCE_SHORT_XFER, 0,
   1309  1.71     skrll 			    &c->axe_xfer);
   1310  1.71     skrll 			if (err)
   1311  1.71     skrll 				return err;
   1312  1.71     skrll 			c->axe_buf = usbd_get_buffer(c->axe_xfer);
   1313   1.1  augustss 		}
   1314   1.1  augustss 	}
   1315   1.1  augustss 
   1316  1.35  pgoyette 	return 0;
   1317   1.1  augustss }
   1318   1.1  augustss 
   1319   1.1  augustss /*
   1320   1.1  augustss  * A frame has been uploaded: pass the resulting mbuf chain up to
   1321   1.1  augustss  * the higher level protocols.
   1322   1.1  augustss  */
   1323  1.35  pgoyette static void
   1324  1.71     skrll axe_rxeof(struct usbd_xfer *xfer, void * priv, usbd_status status)
   1325   1.1  augustss {
   1326  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1327  1.38   tsutsui 	struct axe_softc *sc;
   1328  1.38   tsutsui 	struct axe_chain *c;
   1329  1.38   tsutsui 	struct ifnet *ifp;
   1330  1.38   tsutsui 	uint8_t *buf;
   1331  1.38   tsutsui 	uint32_t total_len;
   1332  1.38   tsutsui 	struct mbuf *m;
   1333  1.38   tsutsui 	int s;
   1334   1.1  augustss 
   1335  1.35  pgoyette 	c = (struct axe_chain *)priv;
   1336   1.1  augustss 	sc = c->axe_sc;
   1337  1.35  pgoyette 	buf = c->axe_buf;
   1338  1.35  pgoyette 	ifp = &sc->sc_if;
   1339   1.1  augustss 
   1340   1.1  augustss 	if (sc->axe_dying)
   1341   1.1  augustss 		return;
   1342   1.1  augustss 
   1343  1.38   tsutsui 	if ((ifp->if_flags & IFF_RUNNING) == 0)
   1344   1.1  augustss 		return;
   1345   1.1  augustss 
   1346   1.1  augustss 	if (status != USBD_NORMAL_COMPLETION) {
   1347   1.1  augustss 		if (status == USBD_NOT_STARTED || status == USBD_CANCELLED)
   1348   1.1  augustss 			return;
   1349  1.76     skrll 		if (usbd_ratecheck(&sc->axe_rx_notice)) {
   1350  1.35  pgoyette 			aprint_error_dev(sc->axe_dev, "usb errors on rx: %s\n",
   1351  1.35  pgoyette 			    usbd_errstr(status));
   1352  1.76     skrll 		}
   1353   1.1  augustss 		if (status == USBD_STALLED)
   1354  1.12  augustss 			usbd_clear_endpoint_stall_async(sc->axe_ep[AXE_ENDPT_RX]);
   1355   1.1  augustss 		goto done;
   1356   1.1  augustss 	}
   1357   1.1  augustss 
   1358   1.1  augustss 	usbd_get_xfer_status(xfer, NULL, NULL, &total_len, NULL);
   1359   1.1  augustss 
   1360  1.35  pgoyette 	do {
   1361  1.76     skrll 		u_int pktlen = 0;
   1362  1.76     skrll 		u_int rxlen = 0;
   1363  1.76     skrll 		int flags = 0;
   1364  1.76     skrll 		if ((sc->axe_flags & AXSTD_FRAME) != 0) {
   1365  1.76     skrll 			struct axe_sframe_hdr hdr;
   1366  1.76     skrll 
   1367  1.35  pgoyette 			if (total_len < sizeof(hdr)) {
   1368  1.35  pgoyette 				ifp->if_ierrors++;
   1369  1.35  pgoyette 				goto done;
   1370  1.35  pgoyette 			}
   1371  1.35  pgoyette 
   1372  1.94       rin #if !defined(__NO_STRICT_ALIGNMENT) && __GNUC_PREREQ__(6, 1)
   1373  1.94       rin 			/*
   1374  1.94       rin 			 * XXX hdr is 2-byte aligned in buf, not 4-byte.
   1375  1.94       rin 			 * For some architectures, __builtin_memcpy() of
   1376  1.94       rin 			 * GCC 6 attempts to copy sizeof(hdr) = 4 bytes
   1377  1.94       rin 			 * at onece, which results in alignment error.
   1378  1.94       rin 			 */
   1379  1.94       rin 			hdr.len = *(uint16_t *)buf;
   1380  1.94       rin 			hdr.ilen = *(uint16_t *)(buf + sizeof(uint16_t));
   1381  1.94       rin #else
   1382  1.35  pgoyette 			memcpy(&hdr, buf, sizeof(hdr));
   1383  1.94       rin #endif
   1384  1.76     skrll 
   1385  1.83  pgoyette 			DPRINTFN(20, "total_len %#jx len %jx ilen %#jx",
   1386  1.76     skrll 			    total_len,
   1387  1.76     skrll 			    (le16toh(hdr.len) & AXE_RH1M_RXLEN_MASK),
   1388  1.76     skrll 			    (le16toh(hdr.ilen) & AXE_RH1M_RXLEN_MASK), 0);
   1389  1.76     skrll 
   1390  1.35  pgoyette 			total_len -= sizeof(hdr);
   1391  1.42   tsutsui 			buf += sizeof(hdr);
   1392  1.35  pgoyette 
   1393  1.58  christos 			if (((le16toh(hdr.len) & AXE_RH1M_RXLEN_MASK) ^
   1394  1.62  christos 			    (le16toh(hdr.ilen) & AXE_RH1M_RXLEN_MASK)) !=
   1395  1.62  christos 			    AXE_RH1M_RXLEN_MASK) {
   1396  1.35  pgoyette 				ifp->if_ierrors++;
   1397  1.35  pgoyette 				goto done;
   1398  1.35  pgoyette 			}
   1399  1.42   tsutsui 
   1400  1.63  christos 			rxlen = le16toh(hdr.len) & AXE_RH1M_RXLEN_MASK;
   1401  1.42   tsutsui 			if (total_len < rxlen) {
   1402  1.42   tsutsui 				pktlen = total_len;
   1403  1.42   tsutsui 				total_len = 0;
   1404  1.42   tsutsui 			} else {
   1405  1.43   tsutsui 				pktlen = rxlen;
   1406  1.43   tsutsui 				rxlen = roundup2(rxlen, 2);
   1407  1.42   tsutsui 				total_len -= rxlen;
   1408  1.35  pgoyette 			}
   1409  1.35  pgoyette 
   1410  1.76     skrll 		} else if ((sc->axe_flags & AXCSUM_FRAME) != 0) {
   1411  1.76     skrll 			struct axe_csum_hdr csum_hdr;
   1412  1.76     skrll 
   1413  1.97   msaitoh 			if (total_len <	 sizeof(csum_hdr)) {
   1414  1.76     skrll 				ifp->if_ierrors++;
   1415  1.76     skrll 				goto done;
   1416  1.76     skrll 			}
   1417  1.76     skrll 
   1418  1.76     skrll 			memcpy(&csum_hdr, buf, sizeof(csum_hdr));
   1419  1.76     skrll 
   1420  1.76     skrll 			csum_hdr.len = le16toh(csum_hdr.len);
   1421  1.76     skrll 			csum_hdr.ilen = le16toh(csum_hdr.ilen);
   1422  1.76     skrll 			csum_hdr.cstatus = le16toh(csum_hdr.cstatus);
   1423  1.76     skrll 
   1424  1.83  pgoyette 			DPRINTFN(20, "total_len %#jx len %#jx ilen %#jx"
   1425  1.83  pgoyette 			    " cstatus %#jx", total_len,
   1426  1.76     skrll 			    csum_hdr.len, csum_hdr.ilen, csum_hdr.cstatus);
   1427  1.76     skrll 
   1428  1.76     skrll 			if ((AXE_CSUM_RXBYTES(csum_hdr.len) ^
   1429  1.76     skrll 			    AXE_CSUM_RXBYTES(csum_hdr.ilen)) !=
   1430  1.76     skrll 			    sc->sc_lenmask) {
   1431  1.76     skrll 				/* we lost sync */
   1432  1.76     skrll 				ifp->if_ierrors++;
   1433  1.83  pgoyette 				DPRINTFN(20, "len %#jx ilen %#jx lenmask %#jx "
   1434  1.83  pgoyette 				    "err",
   1435  1.76     skrll 				    AXE_CSUM_RXBYTES(csum_hdr.len),
   1436  1.76     skrll 				    AXE_CSUM_RXBYTES(csum_hdr.ilen),
   1437  1.76     skrll 				    sc->sc_lenmask, 0);
   1438  1.76     skrll 				goto done;
   1439  1.76     skrll 			}
   1440  1.76     skrll 			/*
   1441  1.76     skrll 			 * Get total transferred frame length including
   1442  1.76     skrll 			 * checksum header.  The length should be multiple
   1443  1.76     skrll 			 * of 4.
   1444  1.76     skrll 			 */
   1445  1.76     skrll 			pktlen = AXE_CSUM_RXBYTES(csum_hdr.len);
   1446  1.78     skrll 			u_int len = sizeof(csum_hdr) + pktlen;
   1447  1.76     skrll 			len = (len + 3) & ~3;
   1448  1.76     skrll 			if (total_len < len) {
   1449  1.83  pgoyette 				DPRINTFN(20, "total_len %#jx < len %#jx",
   1450  1.76     skrll 				    total_len, len, 0, 0);
   1451  1.76     skrll 				/* invalid length */
   1452  1.76     skrll 				ifp->if_ierrors++;
   1453  1.76     skrll 				goto done;
   1454  1.76     skrll 			}
   1455  1.76     skrll 			buf += sizeof(csum_hdr);
   1456  1.76     skrll 
   1457  1.76     skrll 			const uint16_t cstatus = csum_hdr.cstatus;
   1458  1.76     skrll 
   1459  1.76     skrll 			if (cstatus & AXE_CSUM_HDR_L3_TYPE_IPV4) {
   1460  1.76     skrll 				if (cstatus & AXE_CSUM_HDR_L4_CSUM_ERR)
   1461  1.76     skrll 					flags |= M_CSUM_TCP_UDP_BAD;
   1462  1.76     skrll 				if (cstatus & AXE_CSUM_HDR_L3_CSUM_ERR)
   1463  1.76     skrll 					flags |= M_CSUM_IPv4_BAD;
   1464  1.76     skrll 
   1465  1.76     skrll 				const uint16_t l4type =
   1466  1.76     skrll 				    cstatus & AXE_CSUM_HDR_L4_TYPE_MASK;
   1467  1.76     skrll 
   1468  1.76     skrll 				if (l4type == AXE_CSUM_HDR_L4_TYPE_TCP)
   1469  1.76     skrll 					flags |= M_CSUM_TCPv4;
   1470  1.76     skrll 				if (l4type == AXE_CSUM_HDR_L4_TYPE_UDP)
   1471  1.76     skrll 					flags |= M_CSUM_UDPv4;
   1472  1.76     skrll 			}
   1473  1.76     skrll 			if (total_len < len) {
   1474  1.76     skrll 				pktlen = total_len;
   1475  1.76     skrll 				total_len = 0;
   1476  1.76     skrll 			} else {
   1477  1.76     skrll 				total_len -= len;
   1478  1.76     skrll 				rxlen = len - sizeof(csum_hdr);
   1479  1.76     skrll 			}
   1480  1.83  pgoyette 			DPRINTFN(20, "total_len %#jx len %#jx pktlen %#jx"
   1481  1.83  pgoyette 			    " rxlen %#jx", total_len, len, pktlen, rxlen);
   1482  1.35  pgoyette 		} else { /* AX172 */
   1483  1.42   tsutsui 			pktlen = rxlen = total_len;
   1484  1.35  pgoyette 			total_len = 0;
   1485  1.35  pgoyette 		}
   1486  1.35  pgoyette 
   1487  1.44   tsutsui 		MGETHDR(m, M_DONTWAIT, MT_DATA);
   1488  1.44   tsutsui 		if (m == NULL) {
   1489  1.35  pgoyette 			ifp->if_ierrors++;
   1490  1.35  pgoyette 			goto done;
   1491  1.35  pgoyette 		}
   1492   1.1  augustss 
   1493  1.44   tsutsui 		if (pktlen > MHLEN - ETHER_ALIGN) {
   1494  1.44   tsutsui 			MCLGET(m, M_DONTWAIT);
   1495  1.44   tsutsui 			if ((m->m_flags & M_EXT) == 0) {
   1496  1.44   tsutsui 				m_freem(m);
   1497  1.44   tsutsui 				ifp->if_ierrors++;
   1498  1.44   tsutsui 				goto done;
   1499  1.44   tsutsui 			}
   1500  1.44   tsutsui 		}
   1501  1.44   tsutsui 		m->m_data += ETHER_ALIGN;
   1502  1.44   tsutsui 
   1503  1.72     ozaki 		m_set_rcvif(m, ifp);
   1504  1.35  pgoyette 		m->m_pkthdr.len = m->m_len = pktlen;
   1505  1.76     skrll 		m->m_pkthdr.csum_flags = flags;
   1506   1.1  augustss 
   1507  1.45   tsutsui 		memcpy(mtod(m, uint8_t *), buf, pktlen);
   1508  1.42   tsutsui 		buf += rxlen;
   1509   1.1  augustss 
   1510  1.83  pgoyette 		DPRINTFN(10, "deliver %jd (%#jx)", m->m_len, m->m_len, 0, 0);
   1511  1.76     skrll 
   1512  1.35  pgoyette 		s = splnet();
   1513   1.1  augustss 
   1514  1.70     ozaki 		if_percpuq_enqueue((ifp)->if_percpuq, (m));
   1515   1.1  augustss 
   1516  1.35  pgoyette 		splx(s);
   1517   1.1  augustss 
   1518  1.35  pgoyette 	} while (total_len > 0);
   1519   1.1  augustss 
   1520   1.1  augustss  done:
   1521   1.1  augustss 
   1522   1.1  augustss 	/* Setup new transfer. */
   1523  1.71     skrll 	usbd_setup_xfer(xfer, c, c->axe_buf, sc->axe_bufsz,
   1524  1.71     skrll 	    USBD_SHORT_XFER_OK, USBD_NO_TIMEOUT, axe_rxeof);
   1525   1.1  augustss 	usbd_transfer(xfer);
   1526   1.1  augustss 
   1527  1.76     skrll 	DPRINTFN(10, "start rx", 0, 0, 0, 0);
   1528   1.1  augustss }
   1529   1.1  augustss 
   1530   1.1  augustss /*
   1531   1.1  augustss  * A frame was downloaded to the chip. It's safe for us to clean up
   1532   1.1  augustss  * the list buffers.
   1533   1.1  augustss  */
   1534   1.1  augustss 
   1535  1.35  pgoyette static void
   1536  1.71     skrll axe_txeof(struct usbd_xfer *xfer, void * priv, usbd_status status)
   1537   1.1  augustss {
   1538  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1539  1.76     skrll 	struct axe_chain *c = priv;
   1540  1.76     skrll 	struct axe_softc *sc = c->axe_sc;
   1541  1.76     skrll 	struct ifnet *ifp = &sc->sc_if;
   1542  1.38   tsutsui 	int s;
   1543   1.1  augustss 
   1544   1.1  augustss 
   1545   1.1  augustss 	if (sc->axe_dying)
   1546   1.1  augustss 		return;
   1547   1.1  augustss 
   1548   1.1  augustss 	s = splnet();
   1549   1.1  augustss 
   1550  1.66       roy 	ifp->if_timer = 0;
   1551  1.66       roy 	ifp->if_flags &= ~IFF_OACTIVE;
   1552  1.66       roy 
   1553   1.1  augustss 	if (status != USBD_NORMAL_COMPLETION) {
   1554   1.1  augustss 		if (status == USBD_NOT_STARTED || status == USBD_CANCELLED) {
   1555   1.1  augustss 			splx(s);
   1556   1.1  augustss 			return;
   1557   1.1  augustss 		}
   1558   1.1  augustss 		ifp->if_oerrors++;
   1559  1.35  pgoyette 		aprint_error_dev(sc->axe_dev, "usb error on tx: %s\n",
   1560  1.28    dyoung 		    usbd_errstr(status));
   1561   1.1  augustss 		if (status == USBD_STALLED)
   1562  1.12  augustss 			usbd_clear_endpoint_stall_async(sc->axe_ep[AXE_ENDPT_TX]);
   1563   1.1  augustss 		splx(s);
   1564   1.1  augustss 		return;
   1565   1.1  augustss 	}
   1566  1.66       roy 	ifp->if_opackets++;
   1567   1.1  augustss 
   1568  1.38   tsutsui 	if (!IFQ_IS_EMPTY(&ifp->if_snd))
   1569   1.1  augustss 		axe_start(ifp);
   1570   1.1  augustss 
   1571   1.1  augustss 	splx(s);
   1572   1.1  augustss }
   1573   1.1  augustss 
   1574  1.35  pgoyette static void
   1575   1.1  augustss axe_tick(void *xsc)
   1576   1.1  augustss {
   1577  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1578   1.1  augustss 	struct axe_softc *sc = xsc;
   1579   1.1  augustss 
   1580   1.1  augustss 	if (sc == NULL)
   1581   1.1  augustss 		return;
   1582   1.1  augustss 
   1583   1.1  augustss 	if (sc->axe_dying)
   1584   1.1  augustss 		return;
   1585   1.1  augustss 
   1586   1.1  augustss 	/* Perform periodic stuff in process context */
   1587  1.16     joerg 	usb_add_task(sc->axe_udev, &sc->axe_tick_task, USB_TASKQ_DRIVER);
   1588   1.1  augustss }
   1589   1.1  augustss 
   1590  1.35  pgoyette static void
   1591   1.1  augustss axe_tick_task(void *xsc)
   1592   1.1  augustss {
   1593  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1594  1.38   tsutsui 	int s;
   1595  1.76     skrll 	struct axe_softc *sc = xsc;
   1596  1.38   tsutsui 	struct ifnet *ifp;
   1597  1.38   tsutsui 	struct mii_data *mii;
   1598   1.1  augustss 
   1599   1.1  augustss 	if (sc == NULL)
   1600   1.1  augustss 		return;
   1601   1.1  augustss 
   1602   1.1  augustss 	if (sc->axe_dying)
   1603   1.1  augustss 		return;
   1604   1.1  augustss 
   1605  1.35  pgoyette 	ifp = &sc->sc_if;
   1606  1.35  pgoyette 	mii = &sc->axe_mii;
   1607  1.35  pgoyette 
   1608   1.1  augustss 	if (mii == NULL)
   1609   1.1  augustss 		return;
   1610   1.1  augustss 
   1611   1.1  augustss 	s = splnet();
   1612   1.1  augustss 
   1613   1.1  augustss 	mii_tick(mii);
   1614  1.38   tsutsui 	if (sc->axe_link == 0 &&
   1615  1.38   tsutsui 	    (mii->mii_media_status & IFM_ACTIVE) != 0 &&
   1616  1.35  pgoyette 	    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
   1617  1.76     skrll 		DPRINTF("got link", 0, 0, 0, 0);
   1618  1.35  pgoyette 		sc->axe_link++;
   1619  1.36   tsutsui 		if (!IFQ_IS_EMPTY(&ifp->if_snd))
   1620  1.35  pgoyette 			axe_start(ifp);
   1621  1.35  pgoyette 	}
   1622   1.1  augustss 
   1623  1.35  pgoyette 	callout_schedule(&sc->axe_stat_ch, hz);
   1624   1.1  augustss 
   1625   1.1  augustss 	splx(s);
   1626   1.1  augustss }
   1627   1.1  augustss 
   1628  1.35  pgoyette static int
   1629   1.1  augustss axe_encap(struct axe_softc *sc, struct mbuf *m, int idx)
   1630   1.1  augustss {
   1631  1.38   tsutsui 	struct ifnet *ifp = &sc->sc_if;
   1632  1.38   tsutsui 	struct axe_chain *c;
   1633  1.38   tsutsui 	usbd_status err;
   1634  1.38   tsutsui 	int length, boundary;
   1635   1.1  augustss 
   1636   1.1  augustss 	c = &sc->axe_cdata.axe_tx_chain[idx];
   1637   1.1  augustss 
   1638   1.1  augustss 	/*
   1639   1.1  augustss 	 * Copy the mbuf data into a contiguous buffer, leaving two
   1640   1.1  augustss 	 * bytes at the beginning to hold the frame length.
   1641   1.1  augustss 	 */
   1642  1.76     skrll 	if (AXE_IS_178_FAMILY(sc)) {
   1643  1.97   msaitoh 		struct axe_sframe_hdr hdr;
   1644  1.76     skrll 
   1645  1.71     skrll 		boundary = (sc->axe_udev->ud_speed == USB_SPEED_HIGH) ? 512 : 64;
   1646  1.35  pgoyette 
   1647  1.35  pgoyette 		hdr.len = htole16(m->m_pkthdr.len);
   1648  1.35  pgoyette 		hdr.ilen = ~hdr.len;
   1649  1.35  pgoyette 
   1650  1.35  pgoyette 		memcpy(c->axe_buf, &hdr, sizeof(hdr));
   1651  1.35  pgoyette 		length = sizeof(hdr);
   1652  1.35  pgoyette 
   1653  1.35  pgoyette 		m_copydata(m, 0, m->m_pkthdr.len, c->axe_buf + length);
   1654  1.35  pgoyette 		length += m->m_pkthdr.len;
   1655  1.35  pgoyette 
   1656  1.35  pgoyette 		if ((length % boundary) == 0) {
   1657  1.35  pgoyette 			hdr.len = 0x0000;
   1658  1.35  pgoyette 			hdr.ilen = 0xffff;
   1659  1.35  pgoyette 			memcpy(c->axe_buf + length, &hdr, sizeof(hdr));
   1660  1.35  pgoyette 			length += sizeof(hdr);
   1661  1.35  pgoyette 		}
   1662  1.35  pgoyette 	} else {
   1663  1.35  pgoyette 		m_copydata(m, 0, m->m_pkthdr.len, c->axe_buf);
   1664  1.35  pgoyette 		length = m->m_pkthdr.len;
   1665  1.35  pgoyette 	}
   1666   1.1  augustss 
   1667  1.71     skrll 	usbd_setup_xfer(c->axe_xfer, c, c->axe_buf, length,
   1668  1.71     skrll 	    USBD_FORCE_SHORT_XFER, 10000, axe_txeof);
   1669   1.1  augustss 
   1670   1.1  augustss 	/* Transmit */
   1671   1.1  augustss 	err = usbd_transfer(c->axe_xfer);
   1672   1.1  augustss 	if (err != USBD_IN_PROGRESS) {
   1673  1.35  pgoyette 		axe_stop(ifp, 0);
   1674  1.35  pgoyette 		return EIO;
   1675   1.1  augustss 	}
   1676   1.1  augustss 
   1677   1.1  augustss 	sc->axe_cdata.axe_tx_cnt++;
   1678   1.1  augustss 
   1679  1.35  pgoyette 	return 0;
   1680   1.1  augustss }
   1681   1.1  augustss 
   1682  1.76     skrll 
   1683  1.76     skrll static void
   1684  1.76     skrll axe_csum_cfg(struct axe_softc *sc)
   1685  1.76     skrll {
   1686  1.76     skrll 	struct ifnet *ifp = &sc->sc_if;
   1687  1.76     skrll 	uint16_t csum1, csum2;
   1688  1.76     skrll 
   1689  1.76     skrll 	if ((sc->axe_flags & AX772B) != 0) {
   1690  1.76     skrll 		csum1 = 0;
   1691  1.76     skrll 		csum2 = 0;
   1692  1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_IPv4_Tx) != 0)
   1693  1.76     skrll 			csum1 |= AXE_TXCSUM_IP;
   1694  1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_TCPv4_Tx) != 0)
   1695  1.76     skrll 			csum1 |= AXE_TXCSUM_TCP;
   1696  1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_UDPv4_Tx) != 0)
   1697  1.76     skrll 			csum1 |= AXE_TXCSUM_UDP;
   1698  1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_TCPv6_Tx) != 0)
   1699  1.76     skrll 			csum1 |= AXE_TXCSUM_TCPV6;
   1700  1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_UDPv6_Tx) != 0)
   1701  1.76     skrll 			csum1 |= AXE_TXCSUM_UDPV6;
   1702  1.76     skrll 		axe_cmd(sc, AXE_772B_CMD_WRITE_TXCSUM, csum2, csum1, NULL);
   1703  1.76     skrll 		csum1 = 0;
   1704  1.76     skrll 		csum2 = 0;
   1705  1.76     skrll 
   1706  1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_IPv4_Rx) != 0)
   1707  1.76     skrll 			csum1 |= AXE_RXCSUM_IP;
   1708  1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_TCPv4_Rx) != 0)
   1709  1.76     skrll 			csum1 |= AXE_RXCSUM_TCP;
   1710  1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_UDPv4_Rx) != 0)
   1711  1.76     skrll 			csum1 |= AXE_RXCSUM_UDP;
   1712  1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_TCPv6_Rx) != 0)
   1713  1.76     skrll 			csum1 |= AXE_RXCSUM_TCPV6;
   1714  1.76     skrll 		if ((ifp->if_capenable & IFCAP_CSUM_UDPv6_Rx) != 0)
   1715  1.76     skrll 			csum1 |= AXE_RXCSUM_UDPV6;
   1716  1.76     skrll 		axe_cmd(sc, AXE_772B_CMD_WRITE_RXCSUM, csum2, csum1, NULL);
   1717  1.76     skrll 	}
   1718  1.76     skrll }
   1719  1.76     skrll 
   1720  1.35  pgoyette static void
   1721   1.1  augustss axe_start(struct ifnet *ifp)
   1722   1.1  augustss {
   1723  1.38   tsutsui 	struct axe_softc *sc;
   1724  1.46   tsutsui 	struct mbuf *m;
   1725   1.1  augustss 
   1726   1.1  augustss 	sc = ifp->if_softc;
   1727   1.1  augustss 
   1728  1.96   msaitoh 	if ((ifp->if_flags & (IFF_OACTIVE | IFF_RUNNING)) != IFF_RUNNING)
   1729   1.1  augustss 		return;
   1730   1.1  augustss 
   1731  1.46   tsutsui 	IFQ_POLL(&ifp->if_snd, m);
   1732  1.46   tsutsui 	if (m == NULL) {
   1733   1.1  augustss 		return;
   1734   1.1  augustss 	}
   1735   1.1  augustss 
   1736  1.46   tsutsui 	if (axe_encap(sc, m, 0)) {
   1737   1.1  augustss 		ifp->if_flags |= IFF_OACTIVE;
   1738   1.1  augustss 		return;
   1739   1.1  augustss 	}
   1740  1.46   tsutsui 	IFQ_DEQUEUE(&ifp->if_snd, m);
   1741   1.1  augustss 
   1742   1.1  augustss 	/*
   1743   1.1  augustss 	 * If there's a BPF listener, bounce a copy of this frame
   1744   1.1  augustss 	 * to him.
   1745   1.1  augustss 	 */
   1746  1.90   msaitoh 	bpf_mtap(ifp, m, BPF_D_OUT);
   1747  1.46   tsutsui 	m_freem(m);
   1748   1.1  augustss 
   1749   1.1  augustss 	ifp->if_flags |= IFF_OACTIVE;
   1750   1.1  augustss 
   1751   1.1  augustss 	/*
   1752   1.1  augustss 	 * Set a timeout in case the chip goes out to lunch.
   1753   1.1  augustss 	 */
   1754   1.1  augustss 	ifp->if_timer = 5;
   1755   1.1  augustss 
   1756   1.1  augustss 	return;
   1757   1.1  augustss }
   1758   1.1  augustss 
   1759  1.35  pgoyette static int
   1760  1.35  pgoyette axe_init(struct ifnet *ifp)
   1761   1.1  augustss {
   1762  1.76     skrll 	AXEHIST_FUNC(); AXEHIST_CALLED();
   1763  1.38   tsutsui 	struct axe_softc *sc = ifp->if_softc;
   1764  1.38   tsutsui 	struct axe_chain *c;
   1765  1.38   tsutsui 	usbd_status err;
   1766  1.38   tsutsui 	int rxmode;
   1767  1.38   tsutsui 	int i, s;
   1768  1.35  pgoyette 
   1769  1.35  pgoyette 	s = splnet();
   1770   1.1  augustss 
   1771   1.1  augustss 	if (ifp->if_flags & IFF_RUNNING)
   1772  1.35  pgoyette 		axe_stop(ifp, 0);
   1773   1.1  augustss 
   1774   1.1  augustss 	/*
   1775   1.1  augustss 	 * Cancel pending I/O and free all RX/TX buffers.
   1776   1.1  augustss 	 */
   1777   1.1  augustss 	axe_reset(sc);
   1778   1.1  augustss 
   1779  1.76     skrll 	axe_lock_mii(sc);
   1780  1.35  pgoyette 
   1781  1.76     skrll #if 0
   1782  1.76     skrll 	ret = asix_write_gpio(dev, AX_GPIO_RSE | AX_GPIO_GPO_2 |
   1783  1.76     skrll 			      AX_GPIO_GPO2EN, 5, in_pm);
   1784  1.76     skrll #endif
   1785  1.76     skrll 	/* Set MAC address and transmitter IPG values. */
   1786  1.76     skrll 	if (AXE_IS_178_FAMILY(sc)) {
   1787  1.76     skrll 		axe_cmd(sc, AXE_178_CMD_WRITE_NODEID, 0, 0, sc->axe_enaddr);
   1788  1.35  pgoyette 		axe_cmd(sc, AXE_178_CMD_WRITE_IPG012, sc->axe_ipgs[2],
   1789  1.35  pgoyette 		    (sc->axe_ipgs[1] << 8) | (sc->axe_ipgs[0]), NULL);
   1790  1.76     skrll 	} else {
   1791  1.76     skrll 		axe_cmd(sc, AXE_172_CMD_WRITE_NODEID, 0, 0, sc->axe_enaddr);
   1792  1.35  pgoyette 		axe_cmd(sc, AXE_172_CMD_WRITE_IPG0, 0, sc->axe_ipgs[0], NULL);
   1793  1.35  pgoyette 		axe_cmd(sc, AXE_172_CMD_WRITE_IPG1, 0, sc->axe_ipgs[1], NULL);
   1794  1.35  pgoyette 		axe_cmd(sc, AXE_172_CMD_WRITE_IPG2, 0, sc->axe_ipgs[2], NULL);
   1795  1.35  pgoyette 	}
   1796  1.76     skrll 	if (AXE_IS_178_FAMILY(sc)) {
   1797  1.76     skrll 		sc->axe_flags &= ~(AXSTD_FRAME | AXCSUM_FRAME);
   1798  1.76     skrll 		if ((sc->axe_flags & AX772B) != 0 &&
   1799  1.76     skrll 		    (ifp->if_capenable & AX_RXCSUM) != 0) {
   1800  1.76     skrll 			sc->sc_lenmask = AXE_CSUM_HDR_LEN_MASK;
   1801  1.76     skrll 			sc->axe_flags |= AXCSUM_FRAME;
   1802  1.76     skrll 		} else {
   1803  1.76     skrll 			sc->sc_lenmask = AXE_HDR_LEN_MASK;
   1804  1.76     skrll 			sc->axe_flags |= AXSTD_FRAME;
   1805  1.76     skrll 		}
   1806  1.76     skrll 	}
   1807  1.76     skrll 
   1808  1.76     skrll 	/* Configure TX/RX checksum offloading. */
   1809  1.76     skrll 	axe_csum_cfg(sc);
   1810   1.1  augustss 
   1811  1.76     skrll 	if (sc->axe_flags & AX772B) {
   1812  1.76     skrll 		/* AX88772B uses different maximum frame burst configuration. */
   1813  1.76     skrll 		axe_cmd(sc, AXE_772B_CMD_RXCTL_WRITE_CFG,
   1814  1.76     skrll 		    ax88772b_mfb_table[AX88772B_MFB_16K].threshold,
   1815  1.76     skrll 		    ax88772b_mfb_table[AX88772B_MFB_16K].byte_cnt, NULL);
   1816  1.76     skrll 	}
   1817   1.1  augustss 	/* Enable receiver, set RX mode */
   1818  1.76     skrll 	rxmode = (AXE_RXCMD_MULTICAST | AXE_RXCMD_ENABLE);
   1819  1.76     skrll 	if (AXE_IS_178_FAMILY(sc)) {
   1820  1.76     skrll 		if (sc->axe_flags & AX772B) {
   1821  1.76     skrll 			/*
   1822  1.76     skrll 			 * Select RX header format type 1.  Aligning IP
   1823  1.76     skrll 			 * header on 4 byte boundary is not needed when
   1824  1.76     skrll 			 * checksum offloading feature is not used
   1825  1.76     skrll 			 * because we always copy the received frame in
   1826  1.76     skrll 			 * RX handler.  When RX checksum offloading is
   1827  1.76     skrll 			 * active, aligning IP header is required to
   1828  1.76     skrll 			 * reflect actual frame length including RX
   1829  1.76     skrll 			 * header size.
   1830  1.76     skrll 			 */
   1831  1.76     skrll 			rxmode |= AXE_772B_RXCMD_HDR_TYPE_1;
   1832  1.76     skrll 			if (sc->axe_flags & AXCSUM_FRAME)
   1833  1.76     skrll 				rxmode |= AXE_772B_RXCMD_IPHDR_ALIGN;
   1834  1.76     skrll 		} else {
   1835  1.76     skrll 			/*
   1836  1.76     skrll 			 * Default Rx buffer size is too small to get
   1837  1.76     skrll 			 * maximum performance.
   1838  1.76     skrll 			 */
   1839  1.76     skrll #if 0
   1840  1.76     skrll 			if (sc->axe_udev->ud_speed == USB_SPEED_HIGH) {
   1841  1.76     skrll 				/* Largest possible USB buffer size for AX88178 */
   1842  1.76     skrll #endif
   1843  1.76     skrll 			rxmode |= AXE_178_RXCMD_MFB_16384;
   1844  1.35  pgoyette 		}
   1845  1.76     skrll 	} else {
   1846  1.35  pgoyette 		rxmode |= AXE_172_RXCMD_UNICAST;
   1847  1.76     skrll 	}
   1848  1.76     skrll 
   1849   1.1  augustss 
   1850   1.1  augustss 	/* If we want promiscuous mode, set the allframes bit. */
   1851   1.1  augustss 	if (ifp->if_flags & IFF_PROMISC)
   1852   1.1  augustss 		rxmode |= AXE_RXCMD_PROMISC;
   1853   1.1  augustss 
   1854   1.1  augustss 	if (ifp->if_flags & IFF_BROADCAST)
   1855   1.1  augustss 		rxmode |= AXE_RXCMD_BROADCAST;
   1856   1.1  augustss 
   1857  1.83  pgoyette 	DPRINTF("rxmode 0x%#jx", rxmode, 0, 0, 0);
   1858  1.76     skrll 
   1859   1.1  augustss 	axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, rxmode, NULL);
   1860  1.21        ad 	axe_unlock_mii(sc);
   1861   1.1  augustss 
   1862   1.1  augustss 	/* Load the multicast filter. */
   1863   1.1  augustss 	axe_setmulti(sc);
   1864   1.1  augustss 
   1865   1.1  augustss 	/* Open RX and TX pipes. */
   1866   1.1  augustss 	err = usbd_open_pipe(sc->axe_iface, sc->axe_ed[AXE_ENDPT_RX],
   1867   1.1  augustss 	    USBD_EXCLUSIVE_USE, &sc->axe_ep[AXE_ENDPT_RX]);
   1868   1.1  augustss 	if (err) {
   1869  1.35  pgoyette 		aprint_error_dev(sc->axe_dev, "open rx pipe failed: %s\n",
   1870  1.35  pgoyette 		    usbd_errstr(err));
   1871   1.1  augustss 		splx(s);
   1872  1.35  pgoyette 		return EIO;
   1873   1.1  augustss 	}
   1874   1.1  augustss 
   1875   1.1  augustss 	err = usbd_open_pipe(sc->axe_iface, sc->axe_ed[AXE_ENDPT_TX],
   1876   1.1  augustss 	    USBD_EXCLUSIVE_USE, &sc->axe_ep[AXE_ENDPT_TX]);
   1877   1.1  augustss 	if (err) {
   1878  1.35  pgoyette 		aprint_error_dev(sc->axe_dev, "open tx pipe failed: %s\n",
   1879  1.35  pgoyette 		    usbd_errstr(err));
   1880   1.1  augustss 		splx(s);
   1881  1.35  pgoyette 		return EIO;
   1882   1.1  augustss 	}
   1883   1.1  augustss 
   1884  1.71     skrll 	/* Init RX ring. */
   1885  1.71     skrll 	if (axe_rx_list_init(sc) != 0) {
   1886  1.71     skrll 		aprint_error_dev(sc->axe_dev, "rx list init failed\n");
   1887  1.71     skrll 		splx(s);
   1888  1.71     skrll 		return ENOBUFS;
   1889  1.71     skrll 	}
   1890  1.71     skrll 
   1891  1.71     skrll 	/* Init TX ring. */
   1892  1.71     skrll 	if (axe_tx_list_init(sc) != 0) {
   1893  1.71     skrll 		aprint_error_dev(sc->axe_dev, "tx list init failed\n");
   1894  1.71     skrll 		splx(s);
   1895  1.71     skrll 		return ENOBUFS;
   1896  1.71     skrll 	}
   1897  1.71     skrll 
   1898   1.1  augustss 	/* Start up the receive pipe. */
   1899   1.1  augustss 	for (i = 0; i < AXE_RX_LIST_CNT; i++) {
   1900   1.1  augustss 		c = &sc->axe_cdata.axe_rx_chain[i];
   1901  1.71     skrll 		usbd_setup_xfer(c->axe_xfer, c, c->axe_buf, sc->axe_bufsz,
   1902  1.71     skrll 		    USBD_SHORT_XFER_OK, USBD_NO_TIMEOUT, axe_rxeof);
   1903   1.1  augustss 		usbd_transfer(c->axe_xfer);
   1904   1.1  augustss 	}
   1905   1.1  augustss 
   1906   1.1  augustss 	ifp->if_flags |= IFF_RUNNING;
   1907   1.1  augustss 	ifp->if_flags &= ~IFF_OACTIVE;
   1908   1.1  augustss 
   1909   1.1  augustss 	splx(s);
   1910   1.1  augustss 
   1911  1.35  pgoyette 	callout_schedule(&sc->axe_stat_ch, hz);
   1912  1.35  pgoyette 	return 0;
   1913   1.1  augustss }
   1914   1.1  augustss 
   1915  1.35  pgoyette static int
   1916  1.18  christos axe_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   1917   1.1  augustss {
   1918  1.38   tsutsui 	struct axe_softc *sc = ifp->if_softc;
   1919  1.38   tsutsui 	int s;
   1920  1.38   tsutsui 	int error = 0;
   1921   1.1  augustss 
   1922  1.35  pgoyette 	s = splnet();
   1923  1.35  pgoyette 
   1924  1.96   msaitoh 	switch (cmd) {
   1925  1.35  pgoyette 	case SIOCSIFFLAGS:
   1926  1.38   tsutsui 		if ((error = ifioctl_common(ifp, cmd, data)) != 0)
   1927  1.38   tsutsui 			break;
   1928  1.35  pgoyette 
   1929  1.35  pgoyette 		switch (ifp->if_flags & (IFF_UP | IFF_RUNNING)) {
   1930  1.35  pgoyette 		case IFF_RUNNING:
   1931  1.35  pgoyette 			axe_stop(ifp, 1);
   1932  1.35  pgoyette 			break;
   1933  1.35  pgoyette 		case IFF_UP:
   1934  1.35  pgoyette 			axe_init(ifp);
   1935  1.35  pgoyette 			break;
   1936  1.35  pgoyette 		case IFF_UP | IFF_RUNNING:
   1937  1.35  pgoyette 			if ((ifp->if_flags ^ sc->axe_if_flags) == IFF_PROMISC)
   1938  1.35  pgoyette 				axe_setmulti(sc);
   1939  1.35  pgoyette 			else
   1940  1.35  pgoyette 				axe_init(ifp);
   1941   1.1  augustss 			break;
   1942   1.1  augustss 		}
   1943  1.35  pgoyette 		sc->axe_if_flags = ifp->if_flags;
   1944   1.1  augustss 		break;
   1945   1.1  augustss 
   1946  1.35  pgoyette 	default:
   1947  1.35  pgoyette 		if ((error = ether_ioctl(ifp, cmd, data)) != ENETRESET)
   1948  1.26    dyoung 			break;
   1949   1.1  augustss 
   1950   1.1  augustss 		error = 0;
   1951  1.35  pgoyette 
   1952  1.35  pgoyette 		if (cmd == SIOCADDMULTI || cmd == SIOCDELMULTI)
   1953  1.35  pgoyette 			axe_setmulti(sc);
   1954  1.35  pgoyette 
   1955   1.1  augustss 	}
   1956  1.35  pgoyette 	splx(s);
   1957   1.1  augustss 
   1958  1.35  pgoyette 	return error;
   1959   1.1  augustss }
   1960   1.1  augustss 
   1961  1.35  pgoyette static void
   1962   1.1  augustss axe_watchdog(struct ifnet *ifp)
   1963   1.1  augustss {
   1964  1.38   tsutsui 	struct axe_softc *sc;
   1965  1.38   tsutsui 	struct axe_chain *c;
   1966  1.38   tsutsui 	usbd_status stat;
   1967  1.38   tsutsui 	int s;
   1968   1.1  augustss 
   1969   1.1  augustss 	sc = ifp->if_softc;
   1970   1.1  augustss 
   1971   1.1  augustss 	ifp->if_oerrors++;
   1972  1.35  pgoyette 	aprint_error_dev(sc->axe_dev, "watchdog timeout\n");
   1973   1.1  augustss 
   1974   1.4  augustss 	s = splusb();
   1975   1.1  augustss 	c = &sc->axe_cdata.axe_tx_chain[0];
   1976   1.1  augustss 	usbd_get_xfer_status(c->axe_xfer, NULL, NULL, NULL, &stat);
   1977   1.1  augustss 	axe_txeof(c->axe_xfer, c, stat);
   1978   1.1  augustss 
   1979  1.35  pgoyette 	if (!IFQ_IS_EMPTY(&ifp->if_snd))
   1980   1.1  augustss 		axe_start(ifp);
   1981   1.4  augustss 	splx(s);
   1982   1.1  augustss }
   1983   1.1  augustss 
   1984   1.1  augustss /*
   1985   1.1  augustss  * Stop the adapter and free any mbufs allocated to the
   1986   1.1  augustss  * RX and TX lists.
   1987   1.1  augustss  */
   1988  1.35  pgoyette static void
   1989  1.35  pgoyette axe_stop(struct ifnet *ifp, int disable)
   1990   1.1  augustss {
   1991  1.38   tsutsui 	struct axe_softc *sc = ifp->if_softc;
   1992  1.38   tsutsui 	usbd_status err;
   1993  1.38   tsutsui 	int i;
   1994   1.1  augustss 
   1995   1.1  augustss 	ifp->if_timer = 0;
   1996  1.35  pgoyette 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1997   1.1  augustss 
   1998  1.47    dyoung 	callout_stop(&sc->axe_stat_ch);
   1999   1.1  augustss 
   2000   1.1  augustss 	/* Stop transfers. */
   2001   1.1  augustss 	if (sc->axe_ep[AXE_ENDPT_RX] != NULL) {
   2002   1.1  augustss 		err = usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_RX]);
   2003   1.1  augustss 		if (err) {
   2004  1.35  pgoyette 			aprint_error_dev(sc->axe_dev,
   2005  1.35  pgoyette 			    "abort rx pipe failed: %s\n", usbd_errstr(err));
   2006   1.1  augustss 		}
   2007   1.1  augustss 	}
   2008   1.1  augustss 
   2009   1.1  augustss 	if (sc->axe_ep[AXE_ENDPT_TX] != NULL) {
   2010   1.1  augustss 		err = usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_TX]);
   2011   1.1  augustss 		if (err) {
   2012  1.35  pgoyette 			aprint_error_dev(sc->axe_dev,
   2013  1.35  pgoyette 			    "abort tx pipe failed: %s\n", usbd_errstr(err));
   2014   1.1  augustss 		}
   2015   1.1  augustss 	}
   2016   1.1  augustss 
   2017   1.1  augustss 	if (sc->axe_ep[AXE_ENDPT_INTR] != NULL) {
   2018   1.1  augustss 		err = usbd_abort_pipe(sc->axe_ep[AXE_ENDPT_INTR]);
   2019   1.1  augustss 		if (err) {
   2020  1.35  pgoyette 			aprint_error_dev(sc->axe_dev,
   2021  1.35  pgoyette 			    "abort intr pipe failed: %s\n", usbd_errstr(err));
   2022   1.1  augustss 		}
   2023   1.1  augustss 	}
   2024   1.1  augustss 
   2025  1.76     skrll 	axe_reset(sc);
   2026  1.76     skrll 
   2027   1.1  augustss 	/* Free RX resources. */
   2028   1.1  augustss 	for (i = 0; i < AXE_RX_LIST_CNT; i++) {
   2029   1.1  augustss 		if (sc->axe_cdata.axe_rx_chain[i].axe_xfer != NULL) {
   2030  1.71     skrll 			usbd_destroy_xfer(sc->axe_cdata.axe_rx_chain[i].axe_xfer);
   2031   1.1  augustss 			sc->axe_cdata.axe_rx_chain[i].axe_xfer = NULL;
   2032   1.1  augustss 		}
   2033   1.1  augustss 	}
   2034   1.1  augustss 
   2035   1.1  augustss 	/* Free TX resources. */
   2036   1.1  augustss 	for (i = 0; i < AXE_TX_LIST_CNT; i++) {
   2037   1.1  augustss 		if (sc->axe_cdata.axe_tx_chain[i].axe_xfer != NULL) {
   2038  1.71     skrll 			usbd_destroy_xfer(sc->axe_cdata.axe_tx_chain[i].axe_xfer);
   2039   1.1  augustss 			sc->axe_cdata.axe_tx_chain[i].axe_xfer = NULL;
   2040   1.1  augustss 		}
   2041   1.1  augustss 	}
   2042   1.1  augustss 
   2043  1.71     skrll 	/* Close pipes. */
   2044  1.71     skrll 	if (sc->axe_ep[AXE_ENDPT_RX] != NULL) {
   2045  1.71     skrll 		err = usbd_close_pipe(sc->axe_ep[AXE_ENDPT_RX]);
   2046  1.71     skrll 		if (err) {
   2047  1.71     skrll 			aprint_error_dev(sc->axe_dev,
   2048  1.71     skrll 			    "close rx pipe failed: %s\n", usbd_errstr(err));
   2049  1.71     skrll 		}
   2050  1.71     skrll 		sc->axe_ep[AXE_ENDPT_RX] = NULL;
   2051  1.71     skrll 	}
   2052  1.71     skrll 
   2053  1.71     skrll 	if (sc->axe_ep[AXE_ENDPT_TX] != NULL) {
   2054  1.71     skrll 		err = usbd_close_pipe(sc->axe_ep[AXE_ENDPT_TX]);
   2055  1.71     skrll 		if (err) {
   2056  1.71     skrll 			aprint_error_dev(sc->axe_dev,
   2057  1.71     skrll 			    "close tx pipe failed: %s\n", usbd_errstr(err));
   2058  1.71     skrll 		}
   2059  1.71     skrll 		sc->axe_ep[AXE_ENDPT_TX] = NULL;
   2060  1.71     skrll 	}
   2061  1.71     skrll 
   2062  1.71     skrll 	if (sc->axe_ep[AXE_ENDPT_INTR] != NULL) {
   2063  1.71     skrll 		err = usbd_close_pipe(sc->axe_ep[AXE_ENDPT_INTR]);
   2064  1.71     skrll 		if (err) {
   2065  1.71     skrll 			aprint_error_dev(sc->axe_dev,
   2066  1.71     skrll 			    "close intr pipe failed: %s\n", usbd_errstr(err));
   2067  1.71     skrll 		}
   2068  1.71     skrll 		sc->axe_ep[AXE_ENDPT_INTR] = NULL;
   2069  1.71     skrll 	}
   2070  1.71     skrll 
   2071  1.35  pgoyette 	sc->axe_link = 0;
   2072   1.1  augustss }
   2073  1.48  pgoyette 
   2074  1.93  christos MODULE(MODULE_CLASS_DRIVER, if_axe, NULL);
   2075  1.48  pgoyette 
   2076  1.48  pgoyette #ifdef _MODULE
   2077  1.48  pgoyette #include "ioconf.c"
   2078  1.48  pgoyette #endif
   2079  1.48  pgoyette 
   2080  1.48  pgoyette static int
   2081  1.48  pgoyette if_axe_modcmd(modcmd_t cmd, void *aux)
   2082  1.48  pgoyette {
   2083  1.48  pgoyette 	int error = 0;
   2084  1.48  pgoyette 
   2085  1.48  pgoyette 	switch (cmd) {
   2086  1.48  pgoyette 	case MODULE_CMD_INIT:
   2087  1.48  pgoyette #ifdef _MODULE
   2088  1.49  pgoyette 		error = config_init_component(cfdriver_ioconf_axe,
   2089  1.49  pgoyette 		    cfattach_ioconf_axe, cfdata_ioconf_axe);
   2090  1.48  pgoyette #endif
   2091  1.48  pgoyette 		return error;
   2092  1.48  pgoyette 	case MODULE_CMD_FINI:
   2093  1.48  pgoyette #ifdef _MODULE
   2094  1.49  pgoyette 		error = config_fini_component(cfdriver_ioconf_axe,
   2095  1.49  pgoyette 		    cfattach_ioconf_axe, cfdata_ioconf_axe);
   2096  1.48  pgoyette #endif
   2097  1.48  pgoyette 		return error;
   2098  1.48  pgoyette 	default:
   2099  1.48  pgoyette 		return ENOTTY;
   2100  1.48  pgoyette 	}
   2101  1.48  pgoyette }
   2102