Home | History | Annotate | Line # | Download | only in usb
      1  1.9   andvar /*	$NetBSD: if_smscreg.h,v 1.9 2024/02/10 09:21:53 andvar Exp $	*/
      2  1.2    skrll 
      3  1.1    skrll /*	$OpenBSD: if_smscreg.h,v 1.2 2012/09/27 12:38:11 jsg Exp $	*/
      4  1.1    skrll /*-
      5  1.1    skrll  * Copyright (c) 2012
      6  1.1    skrll  *	Ben Gray <bgray (at) freebsd.org>.
      7  1.1    skrll  * All rights reserved.
      8  1.1    skrll  *
      9  1.1    skrll  * Redistribution and use in source and binary forms, with or without
     10  1.1    skrll  * modification, are permitted provided that the following conditions
     11  1.1    skrll  * are met:
     12  1.1    skrll  * 1. Redistributions of source code must retain the above copyright
     13  1.1    skrll  *    notice, this list of conditions and the following disclaimer.
     14  1.1    skrll  * 2. Redistributions in binary form must reproduce the above copyright
     15  1.1    skrll  *    notice, this list of conditions and the following disclaimer in the
     16  1.1    skrll  *    documentation and/or other materials provided with the distribution.
     17  1.1    skrll  *
     18  1.1    skrll  * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     19  1.1    skrll  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     20  1.1    skrll  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     21  1.1    skrll  * ARE DISCLAIMED.  IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE
     22  1.1    skrll  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     23  1.1    skrll  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     24  1.1    skrll  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     25  1.1    skrll  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     26  1.1    skrll  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     27  1.1    skrll  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     28  1.1    skrll  * SUCH DAMAGE.
     29  1.1    skrll  *
     30  1.1    skrll  * $FreeBSD: src/sys/dev/usb/net/if_smscreg.h,v 1.1 2012/08/15 04:03:55 gonzo Exp $
     31  1.1    skrll  */
     32  1.1    skrll #ifndef _IF_SMSCREG_H_
     33  1.1    skrll #define _IF_SMSCREG_H_
     34  1.1    skrll 
     35  1.1    skrll /*
     36  1.1    skrll  * Definitions for the SMSC LAN9514 and LAN9514 USB to ethernet controllers.
     37  1.1    skrll  *
     38  1.1    skrll  * This information was gleaned from the SMSC driver in the linux kernel, where
     39  1.1    skrll  * it is Copyrighted (C) 2007-2008 SMSC.
     40  1.1    skrll  *
     41  1.1    skrll  */
     42  1.1    skrll 
     43  1.3    skrll /*
     44  1.1    skrll  * TRANSMIT FRAMES
     45  1.1    skrll  * ---------------
     46  1.1    skrll  *   Tx frames are prefixed with an 8-byte header which describes the frame
     47  1.1    skrll  *
     48  1.1    skrll  *         4 bytes      4 bytes           variable
     49  1.1    skrll  *      +------------+------------+--- . . . . . . . . . . . . ---+
     50  1.1    skrll  *      | TX_CTRL_0  | TX_CTRL_1  |  Ethernet frame data          |
     51  1.1    skrll  *      +------------+------------+--- . . . . . . . . . . . . ---+
     52  1.1    skrll  *
     53  1.1    skrll  *   Where the headers have the following fields:
     54  1.1    skrll  *
     55  1.6    skrll  *      TX_CTRL_0 <31:21>  Reserved
     56  1.6    skrll  *      TX_CTRL_0 <20:16>  Data offset (alignment padding 0-3)
     57  1.1    skrll  *      TX_CTRL_0 <13>     First segment of frame indicator
     58  1.1    skrll  *      TX_CTRL_0 <12>     Last segment of frame indicator
     59  1.5  reinoud  *      TX_CTRL_0 <10:0>   Buffer size (payload size)
     60  1.1    skrll  *
     61  1.9   andvar  *      TX_CTRL_1 <14>     Perform H/W checksumming on IP packets
     62  1.1    skrll  *      TX_CTRL_1 <13>     Disable automatic ethernet CRC generation
     63  1.5  reinoud  *      TX_CTRL_1 <12>     Disable ethernet frame padding upto 64 bytes
     64  1.1    skrll  *      TX_CTRL_1 <10:0>   Packet byte length
     65  1.1    skrll  *
     66  1.1    skrll  */
     67  1.6    skrll #define SMSC_TX_CTRL_0_OFFSET(x)	(((x) & 0x1FUL) << 16)
     68  1.3    skrll #define SMSC_TX_CTRL_0_FIRST_SEG	(0x1UL << 13)
     69  1.3    skrll #define SMSC_TX_CTRL_0_LAST_SEG		(0x1UL << 12)
     70  1.3    skrll #define SMSC_TX_CTRL_0_BUF_SIZE(x)	((x) & 0x000007FFUL)
     71  1.3    skrll 
     72  1.3    skrll #define SMSC_TX_CTRL_1_CSUM_ENABLE	(0x1UL << 14)
     73  1.3    skrll #define SMSC_TX_CTRL_1_CRC_DISABLE	(0x1UL << 13)
     74  1.3    skrll #define SMSC_TX_CTRL_1_PADDING_DISABLE	(0x1UL << 12)
     75  1.3    skrll #define SMSC_TX_CTRL_1_PKT_LENGTH(x)	((x) & 0x000007FFUL)
     76  1.1    skrll 
     77  1.3    skrll /*
     78  1.1    skrll  * RECEIVE FRAMES
     79  1.1    skrll  * --------------
     80  1.1    skrll  *   Rx frames are prefixed with an 4-byte status header which describes any
     81  1.1    skrll  *   errors with the frame as well as things like the length
     82  1.1    skrll  *
     83  1.1    skrll  *         4 bytes             variable
     84  1.1    skrll  *      +------------+--- . . . . . . . . . . . . ---+
     85  1.1    skrll  *      |   RX_STAT  |  Ethernet frame data          |
     86  1.1    skrll  *      +------------+--- . . . . . . . . . . . . ---+
     87  1.1    skrll  *
     88  1.1    skrll  *   Where the status header has the following fields:
     89  1.1    skrll  *
     90  1.1    skrll  *      RX_STAT   <30>     Filter Fail
     91  1.1    skrll  *      RX_STAT   <29:16>  Frame Length
     92  1.1    skrll  *      RX_STAT   <15>     Error Summary
     93  1.1    skrll  *      RX_STAT   <13>     Broadcast Frame
     94  1.1    skrll  *      RX_STAT   <12>     Length Error
     95  1.1    skrll  *      RX_STAT   <11>     Runt Frame
     96  1.1    skrll  *      RX_STAT   <10>     Multicast Frame
     97  1.1    skrll  *      RX_STAT   <7>      Frame too long
     98  1.1    skrll  *      RX_STAT   <6>      Collision Seen
     99  1.1    skrll  *      RX_STAT   <5>      Frame Type
    100  1.1    skrll  *      RX_STAT   <4>      Receive Watchdog
    101  1.1    skrll  *      RX_STAT   <3>      Mii Error
    102  1.1    skrll  *      RX_STAT   <2>      Dribbling
    103  1.1    skrll  *      RX_STAT   <1>      CRC Error
    104  1.1    skrll  *
    105  1.1    skrll  */
    106  1.3    skrll #define SMSC_RX_STAT_FILTER_FAIL	(0x1UL << 30)
    107  1.3    skrll #define SMSC_RX_STAT_FRM_LENGTH(x)	(((x) >> 16) & 0x3FFFUL)
    108  1.3    skrll #define SMSC_RX_STAT_ERROR		(0x1UL << 15)
    109  1.3    skrll #define SMSC_RX_STAT_BROADCAST		(0x1UL << 13)
    110  1.3    skrll #define SMSC_RX_STAT_LENGTH_ERROR	(0x1UL << 12)
    111  1.3    skrll #define SMSC_RX_STAT_RUNT		(0x1UL << 11)
    112  1.3    skrll #define SMSC_RX_STAT_MULTICAST		(0x1UL << 10)
    113  1.3    skrll #define SMSC_RX_STAT_FRM_TOO_LONG	(0x1UL << 7)
    114  1.3    skrll #define SMSC_RX_STAT_COLLISION		(0x1UL << 6)
    115  1.3    skrll #define SMSC_RX_STAT_FRM_TYPE		(0x1UL << 5)
    116  1.3    skrll #define SMSC_RX_STAT_WATCHDOG		(0x1UL << 4)
    117  1.3    skrll #define SMSC_RX_STAT_MII_ERROR		(0x1UL << 3)
    118  1.3    skrll #define SMSC_RX_STAT_DRIBBLING		(0x1UL << 2)
    119  1.3    skrll #define SMSC_RX_STAT_CRC_ERROR		(0x1UL << 1)
    120  1.1    skrll 
    121  1.3    skrll /*
    122  1.1    skrll  * REGISTERS
    123  1.1    skrll  */
    124  1.3    skrll #define SMSC_ID_REV		0x000
    125  1.3    skrll #define SMSC_INTR_STATUS	0x008
    126  1.3    skrll #define SMSC_RX_CFG		0x00C
    127  1.3    skrll #define SMSC_TX_CFG		0x010
    128  1.3    skrll #define SMSC_HW_CFG		0x014
    129  1.3    skrll #define SMSC_PM_CTRL		0x020
    130  1.3    skrll #define SMSC_LED_GPIO_CFG	0x024
    131  1.3    skrll #define SMSC_GPIO_CFG		0x028
    132  1.3    skrll #define SMSC_AFC_CFG		0x02C
    133  1.3    skrll #define SMSC_EEPROM_CMD		0x030
    134  1.3    skrll #define SMSC_EEPROM_DATA	0x034
    135  1.3    skrll #define SMSC_BURST_CAP		0x038
    136  1.3    skrll #define SMSC_GPIO_WAKE		0x064
    137  1.3    skrll #define SMSC_INTR_CFG		0x068
    138  1.3    skrll #define SMSC_BULK_IN_DLY	0x06C
    139  1.3    skrll #define SMSC_MAC_CSR		0x100
    140  1.3    skrll #define SMSC_MAC_ADDRH		0x104
    141  1.3    skrll #define SMSC_MAC_ADDRL		0x108
    142  1.3    skrll #define SMSC_HASHH		0x10C
    143  1.3    skrll #define SMSC_HASHL		0x110
    144  1.3    skrll #define SMSC_MII_ADDR		0x114
    145  1.3    skrll #define SMSC_MII_DATA		0x118
    146  1.3    skrll #define SMSC_FLOW		0x11C
    147  1.3    skrll #define SMSC_VLAN1		0x120
    148  1.3    skrll #define SMSC_VLAN2		0x124
    149  1.3    skrll #define SMSC_WUFF		0x128
    150  1.3    skrll #define SMSC_WUCSR		0x12C
    151  1.3    skrll #define SMSC_COE_CTRL		0x130
    152  1.1    skrll 
    153  1.1    skrll /* ID / Revision register */
    154  1.3    skrll #define SMSC_ID_REV_CHIP_ID_MASK	0xFFFF0000UL
    155  1.3    skrll #define SMSC_ID_REV_CHIP_REV_MASK	0x0000FFFFUL
    156  1.1    skrll 
    157  1.3    skrll #define SMSC_RX_FIFO_FLUSH		(0x1UL << 0)
    158  1.1    skrll 
    159  1.3    skrll #define SMSC_TX_CFG_ON			(0x1UL << 2)
    160  1.3    skrll #define SMSC_TX_CFG_STOP		(0x1UL << 1)
    161  1.3    skrll #define SMSC_TX_CFG_FIFO_FLUSH		(0x1UL << 0)
    162  1.3    skrll 
    163  1.3    skrll #define SMSC_HW_CFG_BIR			(0x1UL << 12)
    164  1.3    skrll #define SMSC_HW_CFG_LEDB		(0x1UL << 11)
    165  1.4  mlelstv #define SMSC_HW_CFG_RXDOFF_SHIFT	(9)
    166  1.3    skrll #define SMSC_HW_CFG_RXDOFF		(0x3UL << 9)    /* RX pkt alignment */
    167  1.3    skrll #define SMSC_HW_CFG_DRP			(0x1UL << 6)
    168  1.3    skrll #define SMSC_HW_CFG_MEF			(0x1UL << 5)
    169  1.3    skrll #define SMSC_HW_CFG_LRST		(0x1UL << 3)    /* Lite reset */
    170  1.3    skrll #define SMSC_HW_CFG_PSEL		(0x1UL << 2)
    171  1.3    skrll #define SMSC_HW_CFG_BCE			(0x1UL << 1)
    172  1.3    skrll #define SMSC_HW_CFG_SRST		(0x1UL << 0)
    173  1.3    skrll 
    174  1.3    skrll #define SMSC_PM_CTRL_PHY_RST		(0x1UL << 4)    /* PHY reset */
    175  1.3    skrll 
    176  1.3    skrll #define SMSC_LED_GPIO_CFG_SPD_LED	(0x1UL << 24)
    177  1.3    skrll #define SMSC_LED_GPIO_CFG_LNK_LED	(0x1UL << 20)
    178  1.3    skrll #define SMSC_LED_GPIO_CFG_FDX_LED	(0x1UL << 16)
    179  1.1    skrll 
    180  1.1    skrll /* Hi watermark = 15.5Kb (~10 mtu pkts) */
    181  1.1    skrll /* low watermark = 3k (~2 mtu pkts) */
    182  1.1    skrll /* backpressure duration = ~ 350us */
    183  1.1    skrll /* Apply FC on any frame. */
    184  1.3    skrll #define AFC_CFG_DEFAULT			(0x00F830A1)
    185  1.1    skrll 
    186  1.3    skrll #define SMSC_EEPROM_CMD_BUSY		(0x1UL << 31)
    187  1.3    skrll #define SMSC_EEPROM_CMD_MASK		(0x7UL << 28)
    188  1.3    skrll #define SMSC_EEPROM_CMD_READ		(0x0UL << 28)
    189  1.3    skrll #define SMSC_EEPROM_CMD_WRITE		(0x3UL << 28)
    190  1.3    skrll #define SMSC_EEPROM_CMD_ERASE		(0x5UL << 28)
    191  1.3    skrll #define SMSC_EEPROM_CMD_RELOAD		(0x7UL << 28)
    192  1.3    skrll #define SMSC_EEPROM_CMD_TIMEOUT		(0x1UL << 10)
    193  1.3    skrll #define SMSC_EEPROM_CMD_ADDR_MASK	0x000001FFUL
    194  1.1    skrll 
    195  1.1    skrll /* MAC Control and Status Register */
    196  1.3    skrll #define SMSC_MAC_CSR_RCVOWN		(0x1UL << 23)  /* Half duplex */
    197  1.3    skrll #define SMSC_MAC_CSR_LOOPBK		(0x1UL << 21)  /* Loopback */
    198  1.3    skrll #define SMSC_MAC_CSR_FDPX		(0x1UL << 20)  /* Full duplex */
    199  1.3    skrll #define SMSC_MAC_CSR_MCPAS		(0x1UL << 19)  /* Multicast mode */
    200  1.3    skrll #define SMSC_MAC_CSR_PRMS		(0x1UL << 18)  /* Promiscuous mode */
    201  1.3    skrll #define SMSC_MAC_CSR_INVFILT		(0x1UL << 17)  /* Inverse filtering */
    202  1.3    skrll #define SMSC_MAC_CSR_PASSBAD		(0x1UL << 16)  /* Pass on bad frames */
    203  1.3    skrll #define SMSC_MAC_CSR_HPFILT		(0x1UL << 13)  /* Hash filtering */
    204  1.3    skrll #define SMSC_MAC_CSR_BCAST		(0x1UL << 11)  /* Broadcast */
    205  1.4  mlelstv #define SMSC_MAC_CSR_DISRTY		(0x1UL << 10)  /* Disable Retry */
    206  1.4  mlelstv #define SMSC_MAC_CSR_PADSTR		(0x1UL << 8)   /* PAD stripping */
    207  1.3    skrll #define SMSC_MAC_CSR_TXEN		(0x1UL << 3)   /* TX enable */
    208  1.3    skrll #define SMSC_MAC_CSR_RXEN		(0x1UL << 2)   /* RX enable */
    209  1.1    skrll 
    210  1.1    skrll /* Interrupt control register */
    211  1.3    skrll #define SMSC_INTR_NTEP			(0x1UL << 31)
    212  1.5  reinoud #define SMSC_INTR_MACRTO		(0x1UL << 19)  /* MAC reset timeout */
    213  1.5  reinoud #define SMSC_INTR_TX_STOP		(0x1UL << 17)  /* Transmittor halted */
    214  1.5  reinoud #define SMSC_INTR_RX_STOP		(0x1UL << 16)  /* Receiver halted */
    215  1.5  reinoud #define SMSC_INTR_PHY_INT		(0x1UL << 15)  /* PHY interrupt event */
    216  1.5  reinoud #define SMSC_INTR_TXE			(0x1UL << 14)  /* Transmittor error */
    217  1.5  reinoud #define SMSC_INTR_TDFU			(0x1UL << 13)  /* TX FIFO underrun */
    218  1.5  reinoud #define SMSC_INTR_TDFO			(0x1UL << 12)  /* TX FIFO overrun */
    219  1.5  reinoud #define SMSC_INTR_RXDF			(0x1UL << 11)  /* RX dropped frame */
    220  1.3    skrll #define SMSC_INTR_GPIOS			0x000007FFUL
    221  1.1    skrll 
    222  1.1    skrll /* Phy MII interface register */
    223  1.3    skrll #define SMSC_MII_WRITE			(0x1UL << 1)
    224  1.3    skrll #define SMSC_MII_READ			(0x0UL << 1)
    225  1.3    skrll #define SMSC_MII_BUSY			(0x1UL << 0)
    226  1.1    skrll 
    227  1.1    skrll /* H/W checksum register */
    228  1.3    skrll #define SMSC_COE_CTRL_TX_EN		(0x1UL << 16)  /* Tx H/W csum enable */
    229  1.3    skrll #define SMSC_COE_CTRL_RX_MODE		(0x1UL << 1)
    230  1.3    skrll #define SMSC_COE_CTRL_RX_EN		(0x1UL << 0)   /* Rx H/W csum enable */
    231  1.1    skrll 
    232  1.1    skrll /* Registers on the phy, accessed via MII/MDIO */
    233  1.3    skrll #define SMSC_PHY_INTR_STAT		(29)
    234  1.3    skrll #define SMSC_PHY_INTR_MASK		(30)
    235  1.1    skrll 
    236  1.3    skrll #define SMSC_PHY_INTR_ENERGY_ON		(0x1U << 7)
    237  1.3    skrll #define SMSC_PHY_INTR_ANEG_COMP		(0x1U << 6)
    238  1.3    skrll #define SMSC_PHY_INTR_REMOTE_FAULT	(0x1U << 5)
    239  1.3    skrll #define SMSC_PHY_INTR_LINK_DOWN		(0x1U << 4)
    240  1.1    skrll 
    241  1.1    skrll /* USB Vendor Requests */
    242  1.3    skrll #define SMSC_UR_WRITE_REG	0xA0
    243  1.3    skrll #define SMSC_UR_READ_REG	0xA1
    244  1.3    skrll #define SMSC_UR_GET_STATS	0xA2
    245  1.1    skrll 
    246  1.1    skrll #define SMSC_RX_LIST_CNT	1
    247  1.8  mlelstv #define SMSC_TX_LIST_CNT	1
    248  1.1    skrll 
    249  1.1    skrll #define	SMSC_CONFIG_INDEX	1	/* config number 1 */
    250  1.1    skrll #define	SMSC_IFACE_IDX		0
    251  1.1    skrll 
    252  1.1    skrll #define SMSC_ENDPT_RX		0
    253  1.1    skrll #define SMSC_ENDPT_TX		1
    254  1.1    skrll #define SMSC_ENDPT_INTR		2
    255  1.1    skrll #define SMSC_ENDPT_MAX		3
    256  1.1    skrll 
    257  1.1    skrll #define SMSC_MIN_BUFSZ		2048
    258  1.1    skrll #define SMSC_MAX_BUFSZ		18944
    259  1.1    skrll 
    260  1.1    skrll #endif  /* _IF_SMSCREG_H_ */
    261