if_ure.c revision 1.13 1 1.13 mrg /* $NetBSD: if_ure.c,v 1.13 2019/06/28 01:57:43 mrg Exp $ */
2 1.11 mrg
3 1.1 rin /* $OpenBSD: if_ure.c,v 1.10 2018/11/02 21:32:30 jcs Exp $ */
4 1.1 rin /*-
5 1.1 rin * Copyright (c) 2015-2016 Kevin Lo <kevlo (at) FreeBSD.org>
6 1.1 rin * All rights reserved.
7 1.1 rin *
8 1.1 rin * Redistribution and use in source and binary forms, with or without
9 1.1 rin * modification, are permitted provided that the following conditions
10 1.1 rin * are met:
11 1.1 rin * 1. Redistributions of source code must retain the above copyright
12 1.1 rin * notice, this list of conditions and the following disclaimer.
13 1.1 rin * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 rin * notice, this list of conditions and the following disclaimer in the
15 1.1 rin * documentation and/or other materials provided with the distribution.
16 1.1 rin *
17 1.1 rin * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18 1.1 rin * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 1.1 rin * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 1.1 rin * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21 1.1 rin * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 1.1 rin * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 1.1 rin * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 1.1 rin * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 1.1 rin * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 rin * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 rin * SUCH DAMAGE.
28 1.1 rin */
29 1.1 rin
30 1.1 rin /* RealTek RTL8152/RTL8153 10/100/Gigabit USB Ethernet device */
31 1.1 rin
32 1.1 rin #include <sys/cdefs.h>
33 1.13 mrg __KERNEL_RCSID(0, "$NetBSD: if_ure.c,v 1.13 2019/06/28 01:57:43 mrg Exp $");
34 1.1 rin
35 1.1 rin #ifdef _KERNEL_OPT
36 1.1 rin #include "opt_usb.h"
37 1.1 rin #include "opt_inet.h"
38 1.1 rin #endif
39 1.1 rin
40 1.1 rin #include <sys/param.h>
41 1.1 rin #include <sys/bus.h>
42 1.1 rin #include <sys/systm.h>
43 1.1 rin #include <sys/sockio.h>
44 1.1 rin #include <sys/mbuf.h>
45 1.1 rin #include <sys/mutex.h>
46 1.1 rin #include <sys/kernel.h>
47 1.1 rin #include <sys/socket.h>
48 1.1 rin #include <sys/device.h>
49 1.1 rin
50 1.1 rin #include <sys/rndsource.h>
51 1.1 rin
52 1.1 rin #include <net/if.h>
53 1.1 rin #include <net/if_dl.h>
54 1.1 rin #include <net/if_ether.h>
55 1.1 rin #include <net/if_media.h>
56 1.1 rin
57 1.1 rin #include <net/bpf.h>
58 1.1 rin
59 1.1 rin #include <netinet/in.h>
60 1.1 rin
61 1.1 rin #include <netinet/in_offload.h> /* XXX for in_undefer_cksum() */
62 1.1 rin #ifdef INET6
63 1.1 rin #include <netinet6/in6_offload.h> /* XXX for in6_undefer_cksum() */
64 1.1 rin #endif
65 1.1 rin
66 1.1 rin #include <dev/mii/mii.h>
67 1.1 rin #include <dev/mii/miivar.h>
68 1.1 rin
69 1.1 rin #include <dev/usb/usb.h>
70 1.1 rin #include <dev/usb/usbdi.h>
71 1.1 rin #include <dev/usb/usbdi_util.h>
72 1.1 rin #include <dev/usb/usbdivar.h>
73 1.1 rin #include <dev/usb/usbdevs.h>
74 1.1 rin
75 1.1 rin #include <dev/ic/rtl81x9reg.h> /* XXX for RTK_GMEDIASTAT */
76 1.1 rin #include <dev/usb/if_urereg.h>
77 1.1 rin #include <dev/usb/if_urevar.h>
78 1.1 rin
79 1.1 rin #define URE_PRINTF(sc, fmt, args...) \
80 1.1 rin device_printf((sc)->ure_dev, "%s: " fmt, __func__, ##args);
81 1.1 rin
82 1.1 rin #define URE_DEBUG
83 1.1 rin #ifdef URE_DEBUG
84 1.1 rin #define DPRINTF(x) do { if (uredebug) printf x; } while (0)
85 1.1 rin #define DPRINTFN(n, x) do { if (uredebug >= (n)) printf x; } while (0)
86 1.1 rin int uredebug = 1;
87 1.1 rin #else
88 1.1 rin #define DPRINTF(x)
89 1.1 rin #define DPRINTFN(n, x)
90 1.1 rin #endif
91 1.1 rin
92 1.1 rin static const struct usb_devno ure_devs[] = {
93 1.1 rin { USB_VENDOR_REALTEK, USB_PRODUCT_REALTEK_RTL8152 },
94 1.1 rin { USB_VENDOR_REALTEK, USB_PRODUCT_REALTEK_RTL8153 }
95 1.1 rin };
96 1.1 rin
97 1.1 rin static int ure_match(device_t, cfdata_t, void *);
98 1.1 rin static void ure_attach(device_t, device_t, void *);
99 1.1 rin static int ure_detach(device_t, int);
100 1.1 rin static int ure_activate(device_t, enum devact);
101 1.1 rin
102 1.1 rin static int ure_ctl(struct ure_softc *, uint8_t, uint16_t, uint16_t,
103 1.1 rin void *, int);
104 1.1 rin static int ure_read_mem(struct ure_softc *, uint16_t, uint16_t, void *,
105 1.1 rin int);
106 1.1 rin static int ure_write_mem(struct ure_softc *, uint16_t, uint16_t, void *,
107 1.1 rin int);
108 1.1 rin static uint8_t ure_read_1(struct ure_softc *, uint16_t, uint16_t);
109 1.1 rin static uint16_t ure_read_2(struct ure_softc *, uint16_t, uint16_t);
110 1.1 rin static uint32_t ure_read_4(struct ure_softc *, uint16_t, uint16_t);
111 1.1 rin static int ure_write_1(struct ure_softc *, uint16_t, uint16_t, uint32_t);
112 1.1 rin static int ure_write_2(struct ure_softc *, uint16_t, uint16_t, uint32_t);
113 1.1 rin static int ure_write_4(struct ure_softc *, uint16_t, uint16_t, uint32_t);
114 1.1 rin static uint16_t ure_ocp_reg_read(struct ure_softc *, uint16_t);
115 1.1 rin static void ure_ocp_reg_write(struct ure_softc *, uint16_t, uint16_t);
116 1.1 rin
117 1.1 rin static int ure_init(struct ifnet *);
118 1.1 rin static void ure_stop(struct ifnet *, int);
119 1.1 rin static void ure_start(struct ifnet *);
120 1.1 rin static void ure_reset(struct ure_softc *);
121 1.1 rin static void ure_miibus_statchg(struct ifnet *);
122 1.1 rin static int ure_miibus_readreg(device_t, int, int, uint16_t *);
123 1.1 rin static int ure_miibus_writereg(device_t, int, int, uint16_t);
124 1.1 rin static void ure_lock_mii(struct ure_softc *);
125 1.1 rin static void ure_unlock_mii(struct ure_softc *);
126 1.1 rin
127 1.1 rin static int ure_encap(struct ure_softc *, struct mbuf *, int);
128 1.1 rin static uint32_t ure_txcsum(struct mbuf *);
129 1.1 rin static void ure_rxeof(struct usbd_xfer *, void *, usbd_status);
130 1.1 rin static int ure_rxcsum(struct ifnet *, struct ure_rxpkt *);
131 1.1 rin static void ure_txeof(struct usbd_xfer *, void *, usbd_status);
132 1.1 rin static int ure_rx_list_init(struct ure_softc *);
133 1.1 rin static int ure_tx_list_init(struct ure_softc *);
134 1.1 rin
135 1.1 rin static void ure_tick_task(void *);
136 1.1 rin static void ure_tick(void *);
137 1.1 rin
138 1.1 rin static int ure_ifmedia_upd(struct ifnet *);
139 1.1 rin static void ure_ifmedia_sts(struct ifnet *, struct ifmediareq *);
140 1.1 rin static int ure_ioctl(struct ifnet *, u_long, void *);
141 1.1 rin static void ure_rtl8152_init(struct ure_softc *);
142 1.1 rin static void ure_rtl8153_init(struct ure_softc *);
143 1.1 rin static void ure_disable_teredo(struct ure_softc *);
144 1.1 rin static void ure_init_fifo(struct ure_softc *);
145 1.1 rin
146 1.1 rin CFATTACH_DECL_NEW(ure, sizeof(struct ure_softc), ure_match, ure_attach,
147 1.1 rin ure_detach, ure_activate);
148 1.1 rin
149 1.1 rin static int
150 1.1 rin ure_ctl(struct ure_softc *sc, uint8_t rw, uint16_t val, uint16_t index,
151 1.1 rin void *buf, int len)
152 1.1 rin {
153 1.1 rin usb_device_request_t req;
154 1.1 rin usbd_status err;
155 1.1 rin
156 1.1 rin if (sc->ure_dying)
157 1.1 rin return 0;
158 1.1 rin
159 1.1 rin if (rw == URE_CTL_WRITE)
160 1.1 rin req.bmRequestType = UT_WRITE_VENDOR_DEVICE;
161 1.1 rin else
162 1.1 rin req.bmRequestType = UT_READ_VENDOR_DEVICE;
163 1.1 rin req.bRequest = UR_SET_ADDRESS;
164 1.1 rin USETW(req.wValue, val);
165 1.1 rin USETW(req.wIndex, index);
166 1.1 rin USETW(req.wLength, len);
167 1.1 rin
168 1.1 rin DPRINTFN(5, ("ure_ctl: rw %d, val 0x%04hu, index 0x%04hu, len %d\n",
169 1.1 rin rw, val, index, len));
170 1.1 rin err = usbd_do_request(sc->ure_udev, &req, buf);
171 1.1 rin if (err) {
172 1.1 rin DPRINTF(("ure_ctl: error %d\n", err));
173 1.1 rin return -1;
174 1.1 rin }
175 1.1 rin
176 1.1 rin return 0;
177 1.1 rin }
178 1.1 rin
179 1.1 rin static int
180 1.1 rin ure_read_mem(struct ure_softc *sc, uint16_t addr, uint16_t index,
181 1.1 rin void *buf, int len)
182 1.1 rin {
183 1.1 rin
184 1.1 rin return ure_ctl(sc, URE_CTL_READ, addr, index, buf, len);
185 1.1 rin }
186 1.1 rin
187 1.1 rin static int
188 1.1 rin ure_write_mem(struct ure_softc *sc, uint16_t addr, uint16_t index,
189 1.1 rin void *buf, int len)
190 1.1 rin {
191 1.1 rin
192 1.1 rin return ure_ctl(sc, URE_CTL_WRITE, addr, index, buf, len);
193 1.1 rin }
194 1.1 rin
195 1.1 rin static uint8_t
196 1.1 rin ure_read_1(struct ure_softc *sc, uint16_t reg, uint16_t index)
197 1.1 rin {
198 1.1 rin uint32_t val;
199 1.1 rin uint8_t temp[4];
200 1.1 rin uint8_t shift;
201 1.1 rin
202 1.1 rin shift = (reg & 3) << 3;
203 1.1 rin reg &= ~3;
204 1.5 msaitoh
205 1.1 rin ure_read_mem(sc, reg, index, &temp, 4);
206 1.1 rin val = UGETDW(temp);
207 1.1 rin val >>= shift;
208 1.1 rin
209 1.1 rin return val & 0xff;
210 1.1 rin }
211 1.1 rin
212 1.1 rin static uint16_t
213 1.1 rin ure_read_2(struct ure_softc *sc, uint16_t reg, uint16_t index)
214 1.1 rin {
215 1.1 rin uint32_t val;
216 1.1 rin uint8_t temp[4];
217 1.1 rin uint8_t shift;
218 1.1 rin
219 1.1 rin shift = (reg & 2) << 3;
220 1.1 rin reg &= ~3;
221 1.1 rin
222 1.1 rin ure_read_mem(sc, reg, index, &temp, 4);
223 1.1 rin val = UGETDW(temp);
224 1.1 rin val >>= shift;
225 1.1 rin
226 1.1 rin return val & 0xffff;
227 1.1 rin }
228 1.1 rin
229 1.1 rin static uint32_t
230 1.1 rin ure_read_4(struct ure_softc *sc, uint16_t reg, uint16_t index)
231 1.1 rin {
232 1.1 rin uint8_t temp[4];
233 1.1 rin
234 1.1 rin ure_read_mem(sc, reg, index, &temp, 4);
235 1.1 rin return UGETDW(temp);
236 1.1 rin }
237 1.1 rin
238 1.1 rin static int
239 1.1 rin ure_write_1(struct ure_softc *sc, uint16_t reg, uint16_t index, uint32_t val)
240 1.1 rin {
241 1.1 rin uint16_t byen;
242 1.1 rin uint8_t temp[4];
243 1.1 rin uint8_t shift;
244 1.1 rin
245 1.1 rin byen = URE_BYTE_EN_BYTE;
246 1.1 rin shift = reg & 3;
247 1.1 rin val &= 0xff;
248 1.1 rin
249 1.1 rin if (reg & 3) {
250 1.1 rin byen <<= shift;
251 1.1 rin val <<= (shift << 3);
252 1.1 rin reg &= ~3;
253 1.1 rin }
254 1.1 rin
255 1.1 rin USETDW(temp, val);
256 1.1 rin return ure_write_mem(sc, reg, index | byen, &temp, 4);
257 1.1 rin }
258 1.1 rin
259 1.1 rin static int
260 1.1 rin ure_write_2(struct ure_softc *sc, uint16_t reg, uint16_t index, uint32_t val)
261 1.1 rin {
262 1.1 rin uint16_t byen;
263 1.1 rin uint8_t temp[4];
264 1.1 rin uint8_t shift;
265 1.1 rin
266 1.1 rin byen = URE_BYTE_EN_WORD;
267 1.1 rin shift = reg & 2;
268 1.1 rin val &= 0xffff;
269 1.1 rin
270 1.1 rin if (reg & 2) {
271 1.1 rin byen <<= shift;
272 1.1 rin val <<= (shift << 3);
273 1.1 rin reg &= ~3;
274 1.1 rin }
275 1.1 rin
276 1.1 rin USETDW(temp, val);
277 1.1 rin return ure_write_mem(sc, reg, index | byen, &temp, 4);
278 1.1 rin }
279 1.1 rin
280 1.1 rin static int
281 1.1 rin ure_write_4(struct ure_softc *sc, uint16_t reg, uint16_t index, uint32_t val)
282 1.1 rin {
283 1.1 rin uint8_t temp[4];
284 1.1 rin
285 1.1 rin USETDW(temp, val);
286 1.1 rin return ure_write_mem(sc, reg, index | URE_BYTE_EN_DWORD, &temp, 4);
287 1.1 rin }
288 1.1 rin
289 1.1 rin static uint16_t
290 1.1 rin ure_ocp_reg_read(struct ure_softc *sc, uint16_t addr)
291 1.1 rin {
292 1.1 rin uint16_t reg;
293 1.1 rin
294 1.1 rin ure_write_2(sc, URE_PLA_OCP_GPHY_BASE, URE_MCU_TYPE_PLA, addr & 0xf000);
295 1.1 rin reg = (addr & 0x0fff) | 0xb000;
296 1.1 rin
297 1.1 rin return ure_read_2(sc, reg, URE_MCU_TYPE_PLA);
298 1.1 rin }
299 1.1 rin
300 1.1 rin static void
301 1.1 rin ure_ocp_reg_write(struct ure_softc *sc, uint16_t addr, uint16_t data)
302 1.1 rin {
303 1.1 rin uint16_t reg;
304 1.1 rin
305 1.1 rin ure_write_2(sc, URE_PLA_OCP_GPHY_BASE, URE_MCU_TYPE_PLA, addr & 0xf000);
306 1.1 rin reg = (addr & 0x0fff) | 0xb000;
307 1.1 rin
308 1.1 rin ure_write_2(sc, reg, URE_MCU_TYPE_PLA, data);
309 1.1 rin }
310 1.1 rin
311 1.1 rin static int
312 1.1 rin ure_miibus_readreg(device_t dev, int phy, int reg, uint16_t *val)
313 1.1 rin {
314 1.1 rin struct ure_softc *sc = device_private(dev);
315 1.1 rin
316 1.11 mrg mutex_enter(&sc->ure_lock);
317 1.11 mrg if (sc->ure_dying || sc->ure_phyno != phy) {
318 1.11 mrg mutex_exit(&sc->ure_lock);
319 1.1 rin return -1;
320 1.11 mrg }
321 1.11 mrg mutex_exit(&sc->ure_lock);
322 1.1 rin
323 1.1 rin /* Let the rgephy driver read the URE_PLA_PHYSTATUS register. */
324 1.1 rin if (reg == RTK_GMEDIASTAT) {
325 1.1 rin *val = ure_read_1(sc, URE_PLA_PHYSTATUS, URE_MCU_TYPE_PLA);
326 1.1 rin return 0;
327 1.1 rin }
328 1.1 rin
329 1.1 rin ure_lock_mii(sc);
330 1.1 rin *val = ure_ocp_reg_read(sc, URE_OCP_BASE_MII + reg * 2);
331 1.1 rin ure_unlock_mii(sc);
332 1.1 rin
333 1.1 rin return 0;
334 1.1 rin }
335 1.1 rin
336 1.1 rin static int
337 1.1 rin ure_miibus_writereg(device_t dev, int phy, int reg, uint16_t val)
338 1.1 rin {
339 1.1 rin struct ure_softc *sc = device_private(dev);
340 1.1 rin
341 1.11 mrg mutex_enter(&sc->ure_lock);
342 1.11 mrg if (sc->ure_dying || sc->ure_phyno != phy) {
343 1.11 mrg mutex_exit(&sc->ure_lock);
344 1.1 rin return -1;
345 1.11 mrg }
346 1.11 mrg mutex_exit(&sc->ure_lock);
347 1.1 rin
348 1.1 rin ure_lock_mii(sc);
349 1.1 rin ure_ocp_reg_write(sc, URE_OCP_BASE_MII + reg * 2, val);
350 1.1 rin ure_unlock_mii(sc);
351 1.1 rin
352 1.1 rin return 0;
353 1.1 rin }
354 1.1 rin
355 1.1 rin static void
356 1.1 rin ure_miibus_statchg(struct ifnet *ifp)
357 1.1 rin {
358 1.1 rin struct ure_softc *sc;
359 1.1 rin struct mii_data *mii;
360 1.1 rin
361 1.1 rin if (ifp == NULL || (ifp->if_flags & IFF_RUNNING) == 0)
362 1.1 rin return;
363 1.1 rin
364 1.1 rin sc = ifp->if_softc;
365 1.1 rin mii = GET_MII(sc);
366 1.1 rin
367 1.1 rin if (mii == NULL)
368 1.1 rin return;
369 1.1 rin
370 1.1 rin sc->ure_flags &= ~URE_FLAG_LINK;
371 1.1 rin if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
372 1.1 rin (IFM_ACTIVE | IFM_AVALID)) {
373 1.1 rin switch (IFM_SUBTYPE(mii->mii_media_active)) {
374 1.1 rin case IFM_10_T:
375 1.1 rin case IFM_100_TX:
376 1.1 rin sc->ure_flags |= URE_FLAG_LINK;
377 1.1 rin break;
378 1.1 rin case IFM_1000_T:
379 1.1 rin if ((sc->ure_flags & URE_FLAG_8152) != 0)
380 1.1 rin break;
381 1.1 rin sc->ure_flags |= URE_FLAG_LINK;
382 1.1 rin break;
383 1.1 rin default:
384 1.1 rin break;
385 1.1 rin }
386 1.1 rin }
387 1.1 rin }
388 1.1 rin
389 1.1 rin static int
390 1.1 rin ure_ifmedia_upd(struct ifnet *ifp)
391 1.1 rin {
392 1.1 rin struct ure_softc *sc = ifp->if_softc;
393 1.1 rin struct mii_data *mii = GET_MII(sc);
394 1.1 rin int err;
395 1.1 rin
396 1.1 rin sc->ure_flags &= ~URE_FLAG_LINK;
397 1.1 rin if (mii->mii_instance) {
398 1.1 rin struct mii_softc *miisc;
399 1.1 rin LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
400 1.1 rin mii_phy_reset(miisc);
401 1.1 rin }
402 1.1 rin
403 1.1 rin err = mii_mediachg(mii);
404 1.1 rin if (err == ENXIO)
405 1.1 rin return 0; /* XXX */
406 1.1 rin else
407 1.1 rin return err;
408 1.1 rin }
409 1.1 rin
410 1.1 rin static void
411 1.1 rin ure_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
412 1.1 rin {
413 1.1 rin struct ure_softc *sc = ifp->if_softc;
414 1.1 rin struct mii_data *mii = GET_MII(sc);
415 1.1 rin
416 1.1 rin mii_pollstat(mii);
417 1.1 rin ifmr->ifm_active = mii->mii_media_active;
418 1.1 rin ifmr->ifm_status = mii->mii_media_status;
419 1.1 rin }
420 1.1 rin
421 1.1 rin static void
422 1.11 mrg ure_iff_locked(struct ure_softc *sc)
423 1.1 rin {
424 1.7 msaitoh struct ethercom *ec = &sc->ure_ec;
425 1.1 rin struct ifnet *ifp = GET_IFP(sc);
426 1.1 rin struct ether_multi *enm;
427 1.1 rin struct ether_multistep step;
428 1.1 rin uint32_t hashes[2] = { 0, 0 };
429 1.1 rin uint32_t hash;
430 1.1 rin uint32_t rxmode;
431 1.1 rin
432 1.11 mrg KASSERT(mutex_owned(&sc->ure_lock));
433 1.11 mrg
434 1.1 rin if (sc->ure_dying)
435 1.1 rin return;
436 1.1 rin
437 1.1 rin rxmode = ure_read_4(sc, URE_PLA_RCR, URE_MCU_TYPE_PLA);
438 1.1 rin rxmode &= ~URE_RCR_ACPT_ALL;
439 1.1 rin
440 1.1 rin /*
441 1.1 rin * Always accept frames destined to our station address.
442 1.1 rin * Always accept broadcast frames.
443 1.1 rin */
444 1.1 rin rxmode |= URE_RCR_APM | URE_RCR_AB;
445 1.1 rin
446 1.1 rin if (ifp->if_flags & IFF_PROMISC) {
447 1.1 rin rxmode |= URE_RCR_AAP;
448 1.13 mrg allmulti:
449 1.13 mrg ETHER_LOCK(ec);
450 1.13 mrg ec->ec_flags |= ETHER_F_ALLMULTI;
451 1.13 mrg ETHER_UNLOCK(ec);
452 1.1 rin rxmode |= URE_RCR_AM;
453 1.1 rin hashes[0] = hashes[1] = 0xffffffff;
454 1.1 rin } else {
455 1.1 rin rxmode |= URE_RCR_AM;
456 1.1 rin
457 1.7 msaitoh ETHER_LOCK(ec);
458 1.13 mrg ec->ec_flags &= ~ETHER_F_ALLMULTI;
459 1.13 mrg
460 1.7 msaitoh ETHER_FIRST_MULTI(step, ec, enm);
461 1.1 rin while (enm != NULL) {
462 1.1 rin if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
463 1.7 msaitoh ETHER_ADDR_LEN)) {
464 1.7 msaitoh ETHER_UNLOCK(ec);
465 1.1 rin goto allmulti;
466 1.7 msaitoh }
467 1.1 rin
468 1.1 rin hash = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN)
469 1.1 rin >> 26;
470 1.1 rin if (hash < 32)
471 1.1 rin hashes[0] |= (1 << hash);
472 1.1 rin else
473 1.1 rin hashes[1] |= (1 << (hash - 32));
474 1.1 rin
475 1.1 rin ETHER_NEXT_MULTI(step, enm);
476 1.1 rin }
477 1.7 msaitoh ETHER_UNLOCK(ec);
478 1.1 rin
479 1.1 rin hash = bswap32(hashes[0]);
480 1.1 rin hashes[0] = bswap32(hashes[1]);
481 1.1 rin hashes[1] = hash;
482 1.1 rin }
483 1.1 rin
484 1.1 rin ure_write_4(sc, URE_PLA_MAR0, URE_MCU_TYPE_PLA, hashes[0]);
485 1.1 rin ure_write_4(sc, URE_PLA_MAR4, URE_MCU_TYPE_PLA, hashes[1]);
486 1.1 rin ure_write_4(sc, URE_PLA_RCR, URE_MCU_TYPE_PLA, rxmode);
487 1.1 rin }
488 1.1 rin
489 1.1 rin static void
490 1.11 mrg ure_iff(struct ure_softc *sc)
491 1.11 mrg {
492 1.11 mrg
493 1.11 mrg mutex_enter(&sc->ure_lock);
494 1.11 mrg ure_iff_locked(sc);
495 1.11 mrg mutex_exit(&sc->ure_lock);
496 1.11 mrg }
497 1.11 mrg
498 1.11 mrg static void
499 1.1 rin ure_reset(struct ure_softc *sc)
500 1.1 rin {
501 1.1 rin int i;
502 1.1 rin
503 1.11 mrg KASSERT(mutex_owned(&sc->ure_lock));
504 1.11 mrg
505 1.1 rin ure_write_1(sc, URE_PLA_CR, URE_MCU_TYPE_PLA, URE_CR_RST);
506 1.1 rin
507 1.1 rin for (i = 0; i < URE_TIMEOUT; i++) {
508 1.1 rin if (!(ure_read_1(sc, URE_PLA_CR, URE_MCU_TYPE_PLA) &
509 1.1 rin URE_CR_RST))
510 1.1 rin break;
511 1.1 rin usbd_delay_ms(sc->ure_udev, 10);
512 1.1 rin }
513 1.1 rin if (i == URE_TIMEOUT)
514 1.1 rin URE_PRINTF(sc, "reset never completed\n");
515 1.1 rin }
516 1.1 rin
517 1.1 rin static int
518 1.11 mrg ure_init_locked(struct ifnet *ifp)
519 1.1 rin {
520 1.11 mrg struct ure_softc * const sc = ifp->if_softc;
521 1.1 rin struct ure_chain *c;
522 1.1 rin usbd_status err;
523 1.11 mrg int i;
524 1.1 rin uint8_t eaddr[8];
525 1.1 rin
526 1.11 mrg KASSERT(mutex_owned(&sc->ure_lock));
527 1.11 mrg
528 1.12 mrg if (sc->ure_dying)
529 1.11 mrg return EIO;
530 1.1 rin
531 1.1 rin /* Cancel pending I/O. */
532 1.1 rin if (ifp->if_flags & IFF_RUNNING)
533 1.1 rin ure_stop(ifp, 1);
534 1.1 rin
535 1.1 rin /* Set MAC address. */
536 1.1 rin memset(eaddr, 0, sizeof(eaddr));
537 1.1 rin memcpy(eaddr, CLLADDR(ifp->if_sadl), ETHER_ADDR_LEN);
538 1.1 rin ure_write_1(sc, URE_PLA_CRWECR, URE_MCU_TYPE_PLA, URE_CRWECR_CONFIG);
539 1.1 rin ure_write_mem(sc, URE_PLA_IDR, URE_MCU_TYPE_PLA | URE_BYTE_EN_SIX_BYTES,
540 1.1 rin eaddr, 8);
541 1.1 rin ure_write_1(sc, URE_PLA_CRWECR, URE_MCU_TYPE_PLA, URE_CRWECR_NORAML);
542 1.1 rin
543 1.1 rin /* Reset the packet filter. */
544 1.1 rin ure_write_2(sc, URE_PLA_FMC, URE_MCU_TYPE_PLA,
545 1.1 rin ure_read_2(sc, URE_PLA_FMC, URE_MCU_TYPE_PLA) &
546 1.1 rin ~URE_FMC_FCR_MCU_EN);
547 1.1 rin ure_write_2(sc, URE_PLA_FMC, URE_MCU_TYPE_PLA,
548 1.1 rin ure_read_2(sc, URE_PLA_FMC, URE_MCU_TYPE_PLA) |
549 1.1 rin URE_FMC_FCR_MCU_EN);
550 1.5 msaitoh
551 1.1 rin /* Enable transmit and receive. */
552 1.1 rin ure_write_1(sc, URE_PLA_CR, URE_MCU_TYPE_PLA,
553 1.1 rin ure_read_1(sc, URE_PLA_CR, URE_MCU_TYPE_PLA) | URE_CR_RE |
554 1.1 rin URE_CR_TE);
555 1.1 rin
556 1.1 rin ure_write_2(sc, URE_PLA_MISC_1, URE_MCU_TYPE_PLA,
557 1.1 rin ure_read_2(sc, URE_PLA_MISC_1, URE_MCU_TYPE_PLA) &
558 1.1 rin ~URE_RXDY_GATED_EN);
559 1.1 rin
560 1.1 rin /* Load the multicast filter. */
561 1.11 mrg ure_iff_locked(sc);
562 1.1 rin
563 1.1 rin /* Open RX and TX pipes. */
564 1.1 rin err = usbd_open_pipe(sc->ure_iface, sc->ure_ed[URE_ENDPT_RX],
565 1.11 mrg USBD_EXCLUSIVE_USE | USBD_MPSAFE, &sc->ure_ep[URE_ENDPT_RX]);
566 1.1 rin if (err) {
567 1.1 rin URE_PRINTF(sc, "open rx pipe failed: %s\n", usbd_errstr(err));
568 1.1 rin return EIO;
569 1.1 rin }
570 1.1 rin
571 1.1 rin err = usbd_open_pipe(sc->ure_iface, sc->ure_ed[URE_ENDPT_TX],
572 1.11 mrg USBD_EXCLUSIVE_USE | USBD_MPSAFE, &sc->ure_ep[URE_ENDPT_TX]);
573 1.1 rin if (err) {
574 1.1 rin URE_PRINTF(sc, "open tx pipe failed: %s\n", usbd_errstr(err));
575 1.1 rin return EIO;
576 1.1 rin }
577 1.1 rin
578 1.1 rin if (ure_rx_list_init(sc)) {
579 1.1 rin URE_PRINTF(sc, "rx list init failed\n");
580 1.1 rin return ENOBUFS;
581 1.1 rin }
582 1.1 rin
583 1.1 rin if (ure_tx_list_init(sc)) {
584 1.1 rin URE_PRINTF(sc, "tx list init failed\n");
585 1.1 rin return ENOBUFS;
586 1.1 rin }
587 1.1 rin
588 1.11 mrg mutex_enter(&sc->ure_rxlock);
589 1.11 mrg mutex_enter(&sc->ure_txlock);
590 1.11 mrg sc->ure_stopping = false;
591 1.11 mrg
592 1.1 rin /* Start up the receive pipe. */
593 1.1 rin for (i = 0; i < URE_RX_LIST_CNT; i++) {
594 1.1 rin c = &sc->ure_cdata.rx_chain[i];
595 1.1 rin usbd_setup_xfer(c->uc_xfer, c, c->uc_buf, sc->ure_bufsz,
596 1.1 rin USBD_SHORT_XFER_OK, USBD_NO_TIMEOUT, ure_rxeof);
597 1.1 rin usbd_transfer(c->uc_xfer);
598 1.1 rin }
599 1.1 rin
600 1.11 mrg mutex_exit(&sc->ure_txlock);
601 1.11 mrg mutex_exit(&sc->ure_rxlock);
602 1.11 mrg
603 1.1 rin /* Indicate we are up and running. */
604 1.13 mrg KASSERT(IFNET_LOCKED(ifp));
605 1.1 rin ifp->if_flags |= IFF_RUNNING;
606 1.1 rin
607 1.1 rin callout_reset(&sc->ure_stat_ch, hz, ure_tick, sc);
608 1.1 rin
609 1.1 rin return 0;
610 1.1 rin }
611 1.1 rin
612 1.11 mrg static int
613 1.11 mrg ure_init(struct ifnet *ifp)
614 1.11 mrg {
615 1.11 mrg struct ure_softc * const sc = ifp->if_softc;
616 1.11 mrg
617 1.11 mrg mutex_enter(&sc->ure_lock);
618 1.11 mrg int ret = ure_init_locked(ifp);
619 1.11 mrg mutex_exit(&sc->ure_lock);
620 1.11 mrg
621 1.11 mrg return ret;
622 1.11 mrg }
623 1.11 mrg
624 1.1 rin static void
625 1.11 mrg ure_start_locked(struct ifnet *ifp)
626 1.1 rin {
627 1.1 rin struct ure_softc *sc = ifp->if_softc;
628 1.1 rin struct mbuf *m;
629 1.1 rin struct ure_cdata *cd = &sc->ure_cdata;
630 1.1 rin int idx;
631 1.1 rin
632 1.13 mrg KASSERT(cd->tx_cnt <= URE_TX_LIST_CNT);
633 1.13 mrg
634 1.11 mrg if (sc->ure_dying || sc->ure_stopping ||
635 1.11 mrg (sc->ure_flags & URE_FLAG_LINK) == 0 ||
636 1.13 mrg (ifp->if_flags & IFF_RUNNING) == 0 ||
637 1.13 mrg cd->tx_cnt == URE_TX_LIST_CNT) {
638 1.1 rin return;
639 1.1 rin }
640 1.1 rin
641 1.1 rin idx = cd->tx_prod;
642 1.1 rin while (cd->tx_cnt < URE_TX_LIST_CNT) {
643 1.1 rin IFQ_POLL(&ifp->if_snd, m);
644 1.1 rin if (m == NULL)
645 1.1 rin break;
646 1.1 rin
647 1.1 rin if (ure_encap(sc, m, idx)) {
648 1.1 rin ifp->if_oerrors++;
649 1.1 rin break;
650 1.1 rin }
651 1.1 rin IFQ_DEQUEUE(&ifp->if_snd, m);
652 1.1 rin
653 1.1 rin bpf_mtap(ifp, m, BPF_D_OUT);
654 1.1 rin m_freem(m);
655 1.1 rin
656 1.1 rin idx = (idx + 1) % URE_TX_LIST_CNT;
657 1.1 rin cd->tx_cnt++;
658 1.1 rin }
659 1.1 rin cd->tx_prod = idx;
660 1.1 rin }
661 1.1 rin
662 1.1 rin static void
663 1.11 mrg ure_start(struct ifnet *ifp)
664 1.11 mrg {
665 1.11 mrg struct ure_softc * const sc = ifp->if_softc;
666 1.11 mrg
667 1.11 mrg mutex_enter(&sc->ure_txlock);
668 1.11 mrg ure_start_locked(ifp);
669 1.11 mrg mutex_exit(&sc->ure_txlock);
670 1.11 mrg }
671 1.11 mrg
672 1.11 mrg static void
673 1.1 rin ure_tick(void *xsc)
674 1.1 rin {
675 1.1 rin struct ure_softc *sc = xsc;
676 1.1 rin
677 1.1 rin if (sc == NULL)
678 1.1 rin return;
679 1.1 rin
680 1.11 mrg mutex_enter(&sc->ure_lock);
681 1.11 mrg if (!sc->ure_stopping && !sc->ure_dying) {
682 1.11 mrg /* Perform periodic stuff in process context */
683 1.11 mrg usb_add_task(sc->ure_udev, &sc->ure_tick_task, USB_TASKQ_DRIVER);
684 1.11 mrg }
685 1.11 mrg mutex_exit(&sc->ure_lock);
686 1.1 rin }
687 1.1 rin
688 1.1 rin static void
689 1.11 mrg ure_stop_locked(struct ifnet *ifp, int disable __unused)
690 1.1 rin {
691 1.1 rin struct ure_softc *sc = ifp->if_softc;
692 1.1 rin struct ure_chain *c;
693 1.1 rin usbd_status err;
694 1.1 rin int i;
695 1.1 rin
696 1.12 mrg KASSERT(mutex_owned(&sc->ure_lock));
697 1.12 mrg mutex_enter(&sc->ure_rxlock);
698 1.12 mrg mutex_enter(&sc->ure_txlock);
699 1.12 mrg sc->ure_stopping = true;
700 1.12 mrg mutex_exit(&sc->ure_txlock);
701 1.12 mrg mutex_exit(&sc->ure_rxlock);
702 1.12 mrg
703 1.1 rin ure_reset(sc);
704 1.1 rin
705 1.13 mrg /*
706 1.13 mrg * XXXSMP Would like to
707 1.13 mrg * KASSERT(IFNET_LOCKED(ifp))
708 1.13 mrg * here but the locking order is:
709 1.13 mrg * ifnet -> sc lock -> rxlock -> txlock
710 1.13 mrg * and sc lock is already held.
711 1.13 mrg */
712 1.13 mrg ifp->if_flags &= ~IFF_RUNNING;
713 1.1 rin
714 1.1 rin callout_stop(&sc->ure_stat_ch);
715 1.1 rin
716 1.1 rin sc->ure_flags &= ~URE_FLAG_LINK; /* XXX */
717 1.1 rin
718 1.1 rin if (sc->ure_ep[URE_ENDPT_RX] != NULL) {
719 1.1 rin err = usbd_abort_pipe(sc->ure_ep[URE_ENDPT_RX]);
720 1.1 rin if (err)
721 1.1 rin URE_PRINTF(sc, "abort rx pipe failed: %s\n",
722 1.1 rin usbd_errstr(err));
723 1.1 rin }
724 1.1 rin
725 1.1 rin if (sc->ure_ep[URE_ENDPT_TX] != NULL) {
726 1.1 rin err = usbd_abort_pipe(sc->ure_ep[URE_ENDPT_TX]);
727 1.1 rin if (err)
728 1.1 rin URE_PRINTF(sc, "abort tx pipe failed: %s\n",
729 1.1 rin usbd_errstr(err));
730 1.1 rin }
731 1.1 rin
732 1.1 rin for (i = 0; i < URE_RX_LIST_CNT; i++) {
733 1.1 rin c = &sc->ure_cdata.rx_chain[i];
734 1.1 rin if (c->uc_xfer != NULL) {
735 1.1 rin usbd_destroy_xfer(c->uc_xfer);
736 1.1 rin c->uc_xfer = NULL;
737 1.1 rin }
738 1.1 rin }
739 1.1 rin
740 1.1 rin for (i = 0; i < URE_TX_LIST_CNT; i++) {
741 1.1 rin c = &sc->ure_cdata.tx_chain[i];
742 1.1 rin if (c->uc_xfer != NULL) {
743 1.1 rin usbd_destroy_xfer(c->uc_xfer);
744 1.1 rin c->uc_xfer = NULL;
745 1.1 rin }
746 1.1 rin }
747 1.1 rin
748 1.1 rin if (sc->ure_ep[URE_ENDPT_RX] != NULL) {
749 1.1 rin err = usbd_close_pipe(sc->ure_ep[URE_ENDPT_RX]);
750 1.1 rin if (err)
751 1.1 rin URE_PRINTF(sc, "close rx pipe failed: %s\n",
752 1.1 rin usbd_errstr(err));
753 1.1 rin sc->ure_ep[URE_ENDPT_RX] = NULL;
754 1.1 rin }
755 1.1 rin
756 1.1 rin if (sc->ure_ep[URE_ENDPT_TX] != NULL) {
757 1.1 rin err = usbd_close_pipe(sc->ure_ep[URE_ENDPT_TX]);
758 1.1 rin if (err)
759 1.1 rin URE_PRINTF(sc, "close tx pipe failed: %s\n",
760 1.1 rin usbd_errstr(err));
761 1.1 rin sc->ure_ep[URE_ENDPT_TX] = NULL;
762 1.1 rin }
763 1.1 rin }
764 1.1 rin
765 1.1 rin static void
766 1.11 mrg ure_stop(struct ifnet *ifp, int disable __unused)
767 1.11 mrg {
768 1.11 mrg struct ure_softc * const sc = ifp->if_softc;
769 1.11 mrg
770 1.11 mrg mutex_enter(&sc->ure_lock);
771 1.11 mrg ure_stop_locked(ifp, disable);
772 1.11 mrg mutex_exit(&sc->ure_lock);
773 1.11 mrg }
774 1.11 mrg
775 1.11 mrg static void
776 1.1 rin ure_rtl8152_init(struct ure_softc *sc)
777 1.1 rin {
778 1.1 rin uint32_t pwrctrl;
779 1.1 rin
780 1.1 rin /* Disable ALDPS. */
781 1.1 rin ure_ocp_reg_write(sc, URE_OCP_ALDPS_CONFIG, URE_ENPDNPS | URE_LINKENA |
782 1.1 rin URE_DIS_SDSAVE);
783 1.1 rin usbd_delay_ms(sc->ure_udev, 20);
784 1.1 rin
785 1.1 rin if (sc->ure_chip & URE_CHIP_VER_4C00) {
786 1.1 rin ure_write_2(sc, URE_PLA_LED_FEATURE, URE_MCU_TYPE_PLA,
787 1.1 rin ure_read_2(sc, URE_PLA_LED_FEATURE, URE_MCU_TYPE_PLA) &
788 1.1 rin ~URE_LED_MODE_MASK);
789 1.1 rin }
790 1.1 rin
791 1.1 rin ure_write_2(sc, URE_USB_UPS_CTRL, URE_MCU_TYPE_USB,
792 1.1 rin ure_read_2(sc, URE_USB_UPS_CTRL, URE_MCU_TYPE_USB) &
793 1.1 rin ~URE_POWER_CUT);
794 1.1 rin ure_write_2(sc, URE_USB_PM_CTRL_STATUS, URE_MCU_TYPE_USB,
795 1.1 rin ure_read_2(sc, URE_USB_PM_CTRL_STATUS, URE_MCU_TYPE_USB) &
796 1.1 rin ~URE_RESUME_INDICATE);
797 1.1 rin
798 1.1 rin ure_write_2(sc, URE_PLA_PHY_PWR, URE_MCU_TYPE_PLA,
799 1.1 rin ure_read_2(sc, URE_PLA_PHY_PWR, URE_MCU_TYPE_PLA) |
800 1.1 rin URE_TX_10M_IDLE_EN | URE_PFM_PWM_SWITCH);
801 1.1 rin pwrctrl = ure_read_4(sc, URE_PLA_MAC_PWR_CTRL, URE_MCU_TYPE_PLA);
802 1.1 rin pwrctrl &= ~URE_MCU_CLK_RATIO_MASK;
803 1.1 rin pwrctrl |= URE_MCU_CLK_RATIO | URE_D3_CLK_GATED_EN;
804 1.1 rin ure_write_4(sc, URE_PLA_MAC_PWR_CTRL, URE_MCU_TYPE_PLA, pwrctrl);
805 1.1 rin ure_write_2(sc, URE_PLA_GPHY_INTR_IMR, URE_MCU_TYPE_PLA,
806 1.1 rin URE_GPHY_STS_MSK | URE_SPEED_DOWN_MSK | URE_SPDWN_RXDV_MSK |
807 1.1 rin URE_SPDWN_LINKCHG_MSK);
808 1.1 rin
809 1.1 rin /* Enable Rx aggregation. */
810 1.1 rin ure_write_2(sc, URE_USB_USB_CTRL, URE_MCU_TYPE_USB,
811 1.1 rin ure_read_2(sc, URE_USB_USB_CTRL, URE_MCU_TYPE_USB) &
812 1.1 rin ~URE_RX_AGG_DISABLE);
813 1.1 rin
814 1.1 rin /* Disable ALDPS. */
815 1.1 rin ure_ocp_reg_write(sc, URE_OCP_ALDPS_CONFIG, URE_ENPDNPS | URE_LINKENA |
816 1.1 rin URE_DIS_SDSAVE);
817 1.1 rin usbd_delay_ms(sc->ure_udev, 20);
818 1.1 rin
819 1.1 rin ure_init_fifo(sc);
820 1.1 rin
821 1.1 rin ure_write_1(sc, URE_USB_TX_AGG, URE_MCU_TYPE_USB,
822 1.1 rin URE_TX_AGG_MAX_THRESHOLD);
823 1.1 rin ure_write_4(sc, URE_USB_RX_BUF_TH, URE_MCU_TYPE_USB, URE_RX_THR_HIGH);
824 1.1 rin ure_write_4(sc, URE_USB_TX_DMA, URE_MCU_TYPE_USB,
825 1.1 rin URE_TEST_MODE_DISABLE | URE_TX_SIZE_ADJUST1);
826 1.1 rin }
827 1.1 rin
828 1.1 rin static void
829 1.1 rin ure_rtl8153_init(struct ure_softc *sc)
830 1.1 rin {
831 1.1 rin uint16_t val;
832 1.1 rin uint8_t u1u2[8];
833 1.1 rin int i;
834 1.1 rin
835 1.1 rin /* Disable ALDPS. */
836 1.1 rin ure_ocp_reg_write(sc, URE_OCP_POWER_CFG,
837 1.1 rin ure_ocp_reg_read(sc, URE_OCP_POWER_CFG) & ~URE_EN_ALDPS);
838 1.1 rin usbd_delay_ms(sc->ure_udev, 20);
839 1.1 rin
840 1.1 rin memset(u1u2, 0x00, sizeof(u1u2));
841 1.1 rin ure_write_mem(sc, URE_USB_TOLERANCE,
842 1.1 rin URE_MCU_TYPE_USB | URE_BYTE_EN_SIX_BYTES, u1u2, sizeof(u1u2));
843 1.1 rin
844 1.6 msaitoh for (i = 0; i < URE_TIMEOUT; i++) {
845 1.1 rin if (ure_read_2(sc, URE_PLA_BOOT_CTRL, URE_MCU_TYPE_PLA) &
846 1.1 rin URE_AUTOLOAD_DONE)
847 1.1 rin break;
848 1.1 rin usbd_delay_ms(sc->ure_udev, 10);
849 1.1 rin }
850 1.1 rin if (i == URE_TIMEOUT)
851 1.1 rin URE_PRINTF(sc, "timeout waiting for chip autoload\n");
852 1.1 rin
853 1.1 rin for (i = 0; i < URE_TIMEOUT; i++) {
854 1.1 rin val = ure_ocp_reg_read(sc, URE_OCP_PHY_STATUS) &
855 1.1 rin URE_PHY_STAT_MASK;
856 1.1 rin if (val == URE_PHY_STAT_LAN_ON || val == URE_PHY_STAT_PWRDN)
857 1.1 rin break;
858 1.1 rin usbd_delay_ms(sc->ure_udev, 10);
859 1.1 rin }
860 1.1 rin if (i == URE_TIMEOUT)
861 1.1 rin URE_PRINTF(sc, "timeout waiting for phy to stabilize\n");
862 1.5 msaitoh
863 1.1 rin ure_write_2(sc, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB,
864 1.1 rin ure_read_2(sc, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB) &
865 1.1 rin ~URE_U2P3_ENABLE);
866 1.1 rin
867 1.1 rin if (sc->ure_chip & URE_CHIP_VER_5C10) {
868 1.1 rin val = ure_read_2(sc, URE_USB_SSPHYLINK2, URE_MCU_TYPE_USB);
869 1.1 rin val &= ~URE_PWD_DN_SCALE_MASK;
870 1.1 rin val |= URE_PWD_DN_SCALE(96);
871 1.1 rin ure_write_2(sc, URE_USB_SSPHYLINK2, URE_MCU_TYPE_USB, val);
872 1.1 rin
873 1.1 rin ure_write_1(sc, URE_USB_USB2PHY, URE_MCU_TYPE_USB,
874 1.1 rin ure_read_1(sc, URE_USB_USB2PHY, URE_MCU_TYPE_USB) |
875 1.1 rin URE_USB2PHY_L1 | URE_USB2PHY_SUSPEND);
876 1.1 rin } else if (sc->ure_chip & URE_CHIP_VER_5C20) {
877 1.1 rin ure_write_1(sc, URE_PLA_DMY_REG0, URE_MCU_TYPE_PLA,
878 1.1 rin ure_read_1(sc, URE_PLA_DMY_REG0, URE_MCU_TYPE_PLA) &
879 1.1 rin ~URE_ECM_ALDPS);
880 1.1 rin }
881 1.1 rin if (sc->ure_chip & (URE_CHIP_VER_5C20 | URE_CHIP_VER_5C30)) {
882 1.1 rin val = ure_read_1(sc, URE_USB_CSR_DUMMY1, URE_MCU_TYPE_USB);
883 1.1 rin if (ure_read_2(sc, URE_USB_BURST_SIZE, URE_MCU_TYPE_USB) ==
884 1.1 rin 0)
885 1.1 rin val &= ~URE_DYNAMIC_BURST;
886 1.1 rin else
887 1.1 rin val |= URE_DYNAMIC_BURST;
888 1.1 rin ure_write_1(sc, URE_USB_CSR_DUMMY1, URE_MCU_TYPE_USB, val);
889 1.1 rin }
890 1.1 rin
891 1.1 rin ure_write_1(sc, URE_USB_CSR_DUMMY2, URE_MCU_TYPE_USB,
892 1.1 rin ure_read_1(sc, URE_USB_CSR_DUMMY2, URE_MCU_TYPE_USB) |
893 1.1 rin URE_EP4_FULL_FC);
894 1.5 msaitoh
895 1.1 rin ure_write_2(sc, URE_USB_WDT11_CTRL, URE_MCU_TYPE_USB,
896 1.1 rin ure_read_2(sc, URE_USB_WDT11_CTRL, URE_MCU_TYPE_USB) &
897 1.1 rin ~URE_TIMER11_EN);
898 1.1 rin
899 1.1 rin ure_write_2(sc, URE_PLA_LED_FEATURE, URE_MCU_TYPE_PLA,
900 1.1 rin ure_read_2(sc, URE_PLA_LED_FEATURE, URE_MCU_TYPE_PLA) &
901 1.1 rin ~URE_LED_MODE_MASK);
902 1.5 msaitoh
903 1.1 rin if ((sc->ure_chip & URE_CHIP_VER_5C10) &&
904 1.1 rin sc->ure_udev->ud_speed != USB_SPEED_SUPER)
905 1.1 rin val = URE_LPM_TIMER_500MS;
906 1.1 rin else
907 1.1 rin val = URE_LPM_TIMER_500US;
908 1.1 rin ure_write_1(sc, URE_USB_LPM_CTRL, URE_MCU_TYPE_USB,
909 1.1 rin val | URE_FIFO_EMPTY_1FB | URE_ROK_EXIT_LPM);
910 1.1 rin
911 1.1 rin val = ure_read_2(sc, URE_USB_AFE_CTRL2, URE_MCU_TYPE_USB);
912 1.1 rin val &= ~URE_SEN_VAL_MASK;
913 1.1 rin val |= URE_SEN_VAL_NORMAL | URE_SEL_RXIDLE;
914 1.1 rin ure_write_2(sc, URE_USB_AFE_CTRL2, URE_MCU_TYPE_USB, val);
915 1.1 rin
916 1.1 rin ure_write_2(sc, URE_USB_CONNECT_TIMER, URE_MCU_TYPE_USB, 0x0001);
917 1.1 rin
918 1.1 rin ure_write_2(sc, URE_USB_POWER_CUT, URE_MCU_TYPE_USB,
919 1.1 rin ure_read_2(sc, URE_USB_POWER_CUT, URE_MCU_TYPE_USB) &
920 1.1 rin ~(URE_PWR_EN | URE_PHASE2_EN));
921 1.1 rin ure_write_2(sc, URE_USB_MISC_0, URE_MCU_TYPE_USB,
922 1.1 rin ure_read_2(sc, URE_USB_MISC_0, URE_MCU_TYPE_USB) &
923 1.1 rin ~URE_PCUT_STATUS);
924 1.1 rin
925 1.1 rin memset(u1u2, 0xff, sizeof(u1u2));
926 1.1 rin ure_write_mem(sc, URE_USB_TOLERANCE,
927 1.1 rin URE_MCU_TYPE_USB | URE_BYTE_EN_SIX_BYTES, u1u2, sizeof(u1u2));
928 1.1 rin
929 1.1 rin ure_write_2(sc, URE_PLA_MAC_PWR_CTRL, URE_MCU_TYPE_PLA,
930 1.1 rin URE_ALDPS_SPDWN_RATIO);
931 1.1 rin ure_write_2(sc, URE_PLA_MAC_PWR_CTRL2, URE_MCU_TYPE_PLA,
932 1.1 rin URE_EEE_SPDWN_RATIO);
933 1.1 rin ure_write_2(sc, URE_PLA_MAC_PWR_CTRL3, URE_MCU_TYPE_PLA,
934 1.1 rin URE_PKT_AVAIL_SPDWN_EN | URE_SUSPEND_SPDWN_EN |
935 1.1 rin URE_U1U2_SPDWN_EN | URE_L1_SPDWN_EN);
936 1.1 rin ure_write_2(sc, URE_PLA_MAC_PWR_CTRL4, URE_MCU_TYPE_PLA,
937 1.1 rin URE_PWRSAVE_SPDWN_EN | URE_RXDV_SPDWN_EN | URE_TX10MIDLE_EN |
938 1.1 rin URE_TP100_SPDWN_EN | URE_TP500_SPDWN_EN | URE_TP1000_SPDWN_EN |
939 1.1 rin URE_EEE_SPDWN_EN);
940 1.1 rin
941 1.1 rin val = ure_read_2(sc, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB);
942 1.1 rin if (!(sc->ure_chip & (URE_CHIP_VER_5C00 | URE_CHIP_VER_5C10)))
943 1.1 rin val |= URE_U2P3_ENABLE;
944 1.1 rin else
945 1.1 rin val &= ~URE_U2P3_ENABLE;
946 1.1 rin ure_write_2(sc, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB, val);
947 1.1 rin
948 1.1 rin memset(u1u2, 0x00, sizeof(u1u2));
949 1.6 msaitoh ure_write_mem(sc, URE_USB_TOLERANCE,
950 1.1 rin URE_MCU_TYPE_USB | URE_BYTE_EN_SIX_BYTES, u1u2, sizeof(u1u2));
951 1.1 rin
952 1.1 rin /* Disable ALDPS. */
953 1.1 rin ure_ocp_reg_write(sc, URE_OCP_POWER_CFG,
954 1.1 rin ure_ocp_reg_read(sc, URE_OCP_POWER_CFG) & ~URE_EN_ALDPS);
955 1.1 rin usbd_delay_ms(sc->ure_udev, 20);
956 1.1 rin
957 1.1 rin ure_init_fifo(sc);
958 1.1 rin
959 1.1 rin /* Enable Rx aggregation. */
960 1.1 rin ure_write_2(sc, URE_USB_USB_CTRL, URE_MCU_TYPE_USB,
961 1.1 rin ure_read_2(sc, URE_USB_USB_CTRL, URE_MCU_TYPE_USB) &
962 1.1 rin ~URE_RX_AGG_DISABLE);
963 1.1 rin
964 1.1 rin val = ure_read_2(sc, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB);
965 1.1 rin if (!(sc->ure_chip & (URE_CHIP_VER_5C00 | URE_CHIP_VER_5C10)))
966 1.1 rin val |= URE_U2P3_ENABLE;
967 1.1 rin else
968 1.1 rin val &= ~URE_U2P3_ENABLE;
969 1.1 rin ure_write_2(sc, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB, val);
970 1.1 rin
971 1.1 rin memset(u1u2, 0xff, sizeof(u1u2));
972 1.1 rin ure_write_mem(sc, URE_USB_TOLERANCE,
973 1.1 rin URE_MCU_TYPE_USB | URE_BYTE_EN_SIX_BYTES, u1u2, sizeof(u1u2));
974 1.1 rin }
975 1.1 rin
976 1.1 rin static void
977 1.1 rin ure_disable_teredo(struct ure_softc *sc)
978 1.1 rin {
979 1.1 rin
980 1.1 rin ure_write_4(sc, URE_PLA_TEREDO_CFG, URE_MCU_TYPE_PLA,
981 1.5 msaitoh ure_read_4(sc, URE_PLA_TEREDO_CFG, URE_MCU_TYPE_PLA) &
982 1.1 rin ~(URE_TEREDO_SEL | URE_TEREDO_RS_EVENT_MASK | URE_OOB_TEREDO_EN));
983 1.1 rin ure_write_2(sc, URE_PLA_WDT6_CTRL, URE_MCU_TYPE_PLA,
984 1.1 rin URE_WDT6_SET_MODE);
985 1.1 rin ure_write_2(sc, URE_PLA_REALWOW_TIMER, URE_MCU_TYPE_PLA, 0);
986 1.1 rin ure_write_4(sc, URE_PLA_TEREDO_TIMER, URE_MCU_TYPE_PLA, 0);
987 1.1 rin }
988 1.1 rin
989 1.1 rin static void
990 1.1 rin ure_init_fifo(struct ure_softc *sc)
991 1.1 rin {
992 1.1 rin uint32_t rx_fifo1, rx_fifo2;
993 1.1 rin int i;
994 1.1 rin
995 1.1 rin ure_write_2(sc, URE_PLA_MISC_1, URE_MCU_TYPE_PLA,
996 1.1 rin ure_read_2(sc, URE_PLA_MISC_1, URE_MCU_TYPE_PLA) |
997 1.1 rin URE_RXDY_GATED_EN);
998 1.1 rin
999 1.1 rin ure_disable_teredo(sc);
1000 1.1 rin
1001 1.1 rin ure_write_4(sc, URE_PLA_RCR, URE_MCU_TYPE_PLA,
1002 1.1 rin ure_read_4(sc, URE_PLA_RCR, URE_MCU_TYPE_PLA) &
1003 1.1 rin ~URE_RCR_ACPT_ALL);
1004 1.1 rin
1005 1.1 rin if (!(sc->ure_flags & URE_FLAG_8152)) {
1006 1.1 rin if (sc->ure_chip & (URE_CHIP_VER_5C00 | URE_CHIP_VER_5C10 |
1007 1.1 rin URE_CHIP_VER_5C20))
1008 1.1 rin ure_ocp_reg_write(sc, URE_OCP_ADC_CFG,
1009 1.1 rin URE_CKADSEL_L | URE_ADC_EN | URE_EN_EMI_L);
1010 1.1 rin if (sc->ure_chip & URE_CHIP_VER_5C00)
1011 1.1 rin ure_ocp_reg_write(sc, URE_OCP_EEE_CFG,
1012 1.5 msaitoh ure_ocp_reg_read(sc, URE_OCP_EEE_CFG) &
1013 1.1 rin ~URE_CTAP_SHORT_EN);
1014 1.1 rin ure_ocp_reg_write(sc, URE_OCP_POWER_CFG,
1015 1.1 rin ure_ocp_reg_read(sc, URE_OCP_POWER_CFG) |
1016 1.1 rin URE_EEE_CLKDIV_EN);
1017 1.1 rin ure_ocp_reg_write(sc, URE_OCP_DOWN_SPEED,
1018 1.1 rin ure_ocp_reg_read(sc, URE_OCP_DOWN_SPEED) |
1019 1.1 rin URE_EN_10M_BGOFF);
1020 1.1 rin ure_ocp_reg_write(sc, URE_OCP_POWER_CFG,
1021 1.1 rin ure_ocp_reg_read(sc, URE_OCP_POWER_CFG) |
1022 1.1 rin URE_EN_10M_PLLOFF);
1023 1.1 rin ure_ocp_reg_write(sc, URE_OCP_SRAM_ADDR, URE_SRAM_IMPEDANCE);
1024 1.1 rin ure_ocp_reg_write(sc, URE_OCP_SRAM_DATA, 0x0b13);
1025 1.1 rin ure_write_2(sc, URE_PLA_PHY_PWR, URE_MCU_TYPE_PLA,
1026 1.1 rin ure_read_2(sc, URE_PLA_PHY_PWR, URE_MCU_TYPE_PLA) |
1027 1.1 rin URE_PFM_PWM_SWITCH);
1028 1.1 rin
1029 1.1 rin /* Enable LPF corner auto tune. */
1030 1.1 rin ure_ocp_reg_write(sc, URE_OCP_SRAM_ADDR, URE_SRAM_LPF_CFG);
1031 1.1 rin ure_ocp_reg_write(sc, URE_OCP_SRAM_DATA, 0xf70f);
1032 1.1 rin
1033 1.1 rin /* Adjust 10M amplitude. */
1034 1.1 rin ure_ocp_reg_write(sc, URE_OCP_SRAM_ADDR, URE_SRAM_10M_AMP1);
1035 1.1 rin ure_ocp_reg_write(sc, URE_OCP_SRAM_DATA, 0x00af);
1036 1.1 rin ure_ocp_reg_write(sc, URE_OCP_SRAM_ADDR, URE_SRAM_10M_AMP2);
1037 1.1 rin ure_ocp_reg_write(sc, URE_OCP_SRAM_DATA, 0x0208);
1038 1.1 rin }
1039 1.1 rin
1040 1.1 rin ure_reset(sc);
1041 1.1 rin
1042 1.1 rin ure_write_1(sc, URE_PLA_CR, URE_MCU_TYPE_PLA, 0);
1043 1.1 rin
1044 1.1 rin ure_write_1(sc, URE_PLA_OOB_CTRL, URE_MCU_TYPE_PLA,
1045 1.1 rin ure_read_1(sc, URE_PLA_OOB_CTRL, URE_MCU_TYPE_PLA) &
1046 1.1 rin ~URE_NOW_IS_OOB);
1047 1.1 rin
1048 1.1 rin ure_write_2(sc, URE_PLA_SFF_STS_7, URE_MCU_TYPE_PLA,
1049 1.1 rin ure_read_2(sc, URE_PLA_SFF_STS_7, URE_MCU_TYPE_PLA) &
1050 1.1 rin ~URE_MCU_BORW_EN);
1051 1.1 rin for (i = 0; i < URE_TIMEOUT; i++) {
1052 1.1 rin if (ure_read_1(sc, URE_PLA_OOB_CTRL, URE_MCU_TYPE_PLA) &
1053 1.1 rin URE_LINK_LIST_READY)
1054 1.1 rin break;
1055 1.1 rin usbd_delay_ms(sc->ure_udev, 10);
1056 1.1 rin }
1057 1.1 rin if (i == URE_TIMEOUT)
1058 1.1 rin URE_PRINTF(sc, "timeout waiting for OOB control\n");
1059 1.1 rin ure_write_2(sc, URE_PLA_SFF_STS_7, URE_MCU_TYPE_PLA,
1060 1.1 rin ure_read_2(sc, URE_PLA_SFF_STS_7, URE_MCU_TYPE_PLA) |
1061 1.1 rin URE_RE_INIT_LL);
1062 1.1 rin for (i = 0; i < URE_TIMEOUT; i++) {
1063 1.1 rin if (ure_read_1(sc, URE_PLA_OOB_CTRL, URE_MCU_TYPE_PLA) &
1064 1.1 rin URE_LINK_LIST_READY)
1065 1.1 rin break;
1066 1.1 rin usbd_delay_ms(sc->ure_udev, 10);
1067 1.1 rin }
1068 1.1 rin if (i == URE_TIMEOUT)
1069 1.1 rin URE_PRINTF(sc, "timeout waiting for OOB control\n");
1070 1.1 rin
1071 1.1 rin ure_write_2(sc, URE_PLA_CPCR, URE_MCU_TYPE_PLA,
1072 1.1 rin ure_read_2(sc, URE_PLA_CPCR, URE_MCU_TYPE_PLA) &
1073 1.1 rin ~URE_CPCR_RX_VLAN);
1074 1.1 rin ure_write_2(sc, URE_PLA_TCR0, URE_MCU_TYPE_PLA,
1075 1.1 rin ure_read_2(sc, URE_PLA_TCR0, URE_MCU_TYPE_PLA) |
1076 1.1 rin URE_TCR0_AUTO_FIFO);
1077 1.1 rin
1078 1.1 rin /* Configure Rx FIFO threshold and coalescing. */
1079 1.1 rin ure_write_4(sc, URE_PLA_RXFIFO_CTRL0, URE_MCU_TYPE_PLA,
1080 1.1 rin URE_RXFIFO_THR1_NORMAL);
1081 1.1 rin if (sc->ure_udev->ud_speed == USB_SPEED_FULL) {
1082 1.1 rin rx_fifo1 = URE_RXFIFO_THR2_FULL;
1083 1.1 rin rx_fifo2 = URE_RXFIFO_THR3_FULL;
1084 1.1 rin } else {
1085 1.1 rin rx_fifo1 = URE_RXFIFO_THR2_HIGH;
1086 1.1 rin rx_fifo2 = URE_RXFIFO_THR3_HIGH;
1087 1.1 rin }
1088 1.1 rin ure_write_4(sc, URE_PLA_RXFIFO_CTRL1, URE_MCU_TYPE_PLA, rx_fifo1);
1089 1.1 rin ure_write_4(sc, URE_PLA_RXFIFO_CTRL2, URE_MCU_TYPE_PLA, rx_fifo2);
1090 1.1 rin
1091 1.1 rin /* Configure Tx FIFO threshold. */
1092 1.1 rin ure_write_4(sc, URE_PLA_TXFIFO_CTRL, URE_MCU_TYPE_PLA,
1093 1.1 rin URE_TXFIFO_THR_NORMAL);
1094 1.1 rin }
1095 1.1 rin
1096 1.1 rin int
1097 1.1 rin ure_ioctl(struct ifnet *ifp, u_long cmd, void *data)
1098 1.1 rin {
1099 1.1 rin struct ure_softc *sc = ifp->if_softc;
1100 1.11 mrg int error = 0, oflags = ifp->if_flags;
1101 1.1 rin
1102 1.1 rin switch (cmd) {
1103 1.1 rin case SIOCSIFFLAGS:
1104 1.1 rin if ((error = ifioctl_common(ifp, cmd, data)) != 0)
1105 1.1 rin break;
1106 1.1 rin switch (ifp->if_flags & (IFF_UP | IFF_RUNNING)) {
1107 1.1 rin case IFF_RUNNING:
1108 1.1 rin ure_stop(ifp, 1);
1109 1.1 rin break;
1110 1.1 rin case IFF_UP:
1111 1.1 rin ure_init(ifp);
1112 1.1 rin break;
1113 1.1 rin case IFF_UP | IFF_RUNNING:
1114 1.1 rin if ((ifp->if_flags ^ oflags) == IFF_PROMISC)
1115 1.1 rin ure_iff(sc);
1116 1.1 rin else
1117 1.1 rin ure_init(ifp);
1118 1.1 rin }
1119 1.1 rin break;
1120 1.1 rin default:
1121 1.1 rin if ((error = ether_ioctl(ifp, cmd, data)) != ENETRESET)
1122 1.1 rin break;
1123 1.1 rin error = 0;
1124 1.1 rin if ((ifp->if_flags & IFF_RUNNING) == 0)
1125 1.1 rin break;
1126 1.1 rin switch (cmd) {
1127 1.1 rin case SIOCADDMULTI:
1128 1.1 rin case SIOCDELMULTI:
1129 1.1 rin ure_iff(sc);
1130 1.1 rin break;
1131 1.1 rin default:
1132 1.1 rin break;
1133 1.1 rin }
1134 1.1 rin }
1135 1.1 rin
1136 1.1 rin return error;
1137 1.1 rin }
1138 1.1 rin
1139 1.1 rin static int
1140 1.1 rin ure_match(device_t parent, cfdata_t match, void *aux)
1141 1.1 rin {
1142 1.1 rin struct usb_attach_arg *uaa = aux;
1143 1.1 rin
1144 1.1 rin return usb_lookup(ure_devs, uaa->uaa_vendor, uaa->uaa_product) != NULL ?
1145 1.1 rin UMATCH_VENDOR_PRODUCT : UMATCH_NONE;
1146 1.1 rin }
1147 1.1 rin
1148 1.1 rin static void
1149 1.1 rin ure_attach(device_t parent, device_t self, void *aux)
1150 1.1 rin {
1151 1.1 rin struct ure_softc *sc = device_private(self);
1152 1.1 rin struct usb_attach_arg *uaa = aux;
1153 1.1 rin struct usbd_device *dev = uaa->uaa_device;
1154 1.1 rin usb_interface_descriptor_t *id;
1155 1.1 rin usb_endpoint_descriptor_t *ed;
1156 1.1 rin struct ifnet *ifp;
1157 1.1 rin struct mii_data *mii;
1158 1.11 mrg int error, i;
1159 1.1 rin uint16_t ver;
1160 1.1 rin uint8_t eaddr[8]; /* 2byte padded */
1161 1.1 rin char *devinfop;
1162 1.1 rin
1163 1.1 rin aprint_naive("\n");
1164 1.1 rin aprint_normal("\n");
1165 1.1 rin
1166 1.1 rin sc->ure_dev = self;
1167 1.1 rin sc->ure_udev = dev;
1168 1.1 rin
1169 1.1 rin devinfop = usbd_devinfo_alloc(sc->ure_udev, 0);
1170 1.1 rin aprint_normal_dev(self, "%s\n", devinfop);
1171 1.1 rin usbd_devinfo_free(devinfop);
1172 1.1 rin
1173 1.11 mrg callout_init(&sc->ure_stat_ch, CALLOUT_MPSAFE);
1174 1.11 mrg usb_init_task(&sc->ure_tick_task, ure_tick_task, sc, USB_TASKQ_MPSAFE);
1175 1.8 mrg mutex_init(&sc->ure_mii_lock, MUTEX_DEFAULT, IPL_NONE);
1176 1.11 mrg mutex_init(&sc->ure_txlock, MUTEX_DEFAULT, IPL_SOFTUSB);
1177 1.11 mrg mutex_init(&sc->ure_rxlock, MUTEX_DEFAULT, IPL_SOFTUSB);
1178 1.11 mrg mutex_init(&sc->ure_lock, MUTEX_DEFAULT, IPL_NONE);
1179 1.11 mrg cv_init(&sc->ure_detachcv, "uredet");
1180 1.8 mrg
1181 1.8 mrg /*
1182 1.8 mrg * ure_phyno is set to 0 below when configuration has succeeded.
1183 1.8 mrg * if it is still -1 in detach, then ifmedia/mii/etc was not
1184 1.8 mrg * setup and should not be torn down.
1185 1.8 mrg */
1186 1.8 mrg sc->ure_phyno = -1;
1187 1.8 mrg
1188 1.1 rin #define URE_CONFIG_NO 1 /* XXX */
1189 1.1 rin error = usbd_set_config_no(dev, URE_CONFIG_NO, 1);
1190 1.1 rin if (error) {
1191 1.1 rin aprint_error_dev(self, "failed to set configuration: %s\n",
1192 1.1 rin usbd_errstr(error));
1193 1.1 rin return; /* XXX */
1194 1.1 rin }
1195 1.1 rin
1196 1.1 rin if (uaa->uaa_product == USB_PRODUCT_REALTEK_RTL8152)
1197 1.1 rin sc->ure_flags |= URE_FLAG_8152;
1198 1.1 rin
1199 1.1 rin #define URE_IFACE_IDX 0 /* XXX */
1200 1.1 rin error = usbd_device2interface_handle(dev, URE_IFACE_IDX, &sc->ure_iface);
1201 1.1 rin if (error) {
1202 1.1 rin aprint_error_dev(self, "failed to get interface handle: %s\n",
1203 1.1 rin usbd_errstr(error));
1204 1.1 rin return; /* XXX */
1205 1.1 rin }
1206 1.1 rin
1207 1.1 rin sc->ure_bufsz = 16 * 1024;
1208 1.1 rin
1209 1.1 rin id = usbd_get_interface_descriptor(sc->ure_iface);
1210 1.1 rin for (i = 0; i < id->bNumEndpoints; i++) {
1211 1.1 rin ed = usbd_interface2endpoint_descriptor(sc->ure_iface, i);
1212 1.1 rin if (ed == NULL) {
1213 1.1 rin aprint_error_dev(self, "couldn't get ep %d\n", i);
1214 1.1 rin return; /* XXX */
1215 1.1 rin }
1216 1.1 rin if (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN &&
1217 1.1 rin UE_GET_XFERTYPE(ed->bmAttributes) == UE_BULK) {
1218 1.1 rin sc->ure_ed[URE_ENDPT_RX] = ed->bEndpointAddress;
1219 1.1 rin } else if (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_OUT &&
1220 1.1 rin UE_GET_XFERTYPE(ed->bmAttributes) == UE_BULK) {
1221 1.1 rin sc->ure_ed[URE_ENDPT_TX] = ed->bEndpointAddress;
1222 1.1 rin }
1223 1.1 rin }
1224 1.1 rin
1225 1.1 rin sc->ure_phyno = 0;
1226 1.1 rin
1227 1.1 rin ver = ure_read_2(sc, URE_PLA_TCR1, URE_MCU_TYPE_PLA) & URE_VERSION_MASK;
1228 1.1 rin switch (ver) {
1229 1.1 rin case 0x4c00:
1230 1.1 rin sc->ure_chip |= URE_CHIP_VER_4C00;
1231 1.1 rin break;
1232 1.1 rin case 0x4c10:
1233 1.1 rin sc->ure_chip |= URE_CHIP_VER_4C10;
1234 1.1 rin break;
1235 1.1 rin case 0x5c00:
1236 1.1 rin sc->ure_chip |= URE_CHIP_VER_5C00;
1237 1.1 rin break;
1238 1.1 rin case 0x5c10:
1239 1.1 rin sc->ure_chip |= URE_CHIP_VER_5C10;
1240 1.1 rin break;
1241 1.1 rin case 0x5c20:
1242 1.1 rin sc->ure_chip |= URE_CHIP_VER_5C20;
1243 1.1 rin break;
1244 1.1 rin case 0x5c30:
1245 1.1 rin sc->ure_chip |= URE_CHIP_VER_5C30;
1246 1.1 rin break;
1247 1.1 rin default:
1248 1.1 rin /* fake addr? or just fail? */
1249 1.1 rin break;
1250 1.1 rin }
1251 1.3 rin aprint_normal_dev(self, "RTL%d %sver %04x\n",
1252 1.3 rin (sc->ure_flags & URE_FLAG_8152) ? 8152 : 8153,
1253 1.3 rin (sc->ure_chip != 0) ? "" : "unknown ",
1254 1.3 rin ver);
1255 1.1 rin
1256 1.11 mrg mutex_enter(&sc->ure_lock);
1257 1.1 rin if (sc->ure_flags & URE_FLAG_8152)
1258 1.1 rin ure_rtl8152_init(sc);
1259 1.1 rin else
1260 1.1 rin ure_rtl8153_init(sc);
1261 1.1 rin
1262 1.1 rin if (sc->ure_chip & URE_CHIP_VER_4C00)
1263 1.1 rin ure_read_mem(sc, URE_PLA_IDR, URE_MCU_TYPE_PLA, eaddr,
1264 1.1 rin sizeof(eaddr));
1265 1.1 rin else
1266 1.1 rin ure_read_mem(sc, URE_PLA_BACKUP, URE_MCU_TYPE_PLA, eaddr,
1267 1.1 rin sizeof(eaddr));
1268 1.11 mrg mutex_exit(&sc->ure_lock);
1269 1.1 rin
1270 1.1 rin aprint_normal_dev(self, "Ethernet address %s\n", ether_sprintf(eaddr));
1271 1.1 rin
1272 1.1 rin ifp = GET_IFP(sc);
1273 1.1 rin ifp->if_softc = sc;
1274 1.1 rin strlcpy(ifp->if_xname, device_xname(sc->ure_dev), IFNAMSIZ);
1275 1.1 rin ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1276 1.11 mrg ifp->if_extflags = IFEF_MPSAFE;
1277 1.1 rin ifp->if_init = ure_init;
1278 1.1 rin ifp->if_ioctl = ure_ioctl;
1279 1.1 rin ifp->if_start = ure_start;
1280 1.1 rin ifp->if_stop = ure_stop;
1281 1.1 rin
1282 1.1 rin /*
1283 1.1 rin * We don't support TSOv4 and v6 for now, that are required to
1284 1.1 rin * be handled in software for some cases.
1285 1.1 rin */
1286 1.1 rin ifp->if_capabilities = IFCAP_CSUM_IPv4_Tx |
1287 1.1 rin IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_UDPv4_Tx;
1288 1.1 rin #ifdef INET6
1289 1.1 rin ifp->if_capabilities |= IFCAP_CSUM_TCPv6_Tx | IFCAP_CSUM_UDPv6_Tx;
1290 1.1 rin #endif
1291 1.1 rin if (sc->ure_chip & ~URE_CHIP_VER_4C00) {
1292 1.1 rin ifp->if_capabilities |= IFCAP_CSUM_IPv4_Rx |
1293 1.1 rin IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx |
1294 1.1 rin IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
1295 1.1 rin }
1296 1.1 rin sc->ure_ec.ec_capabilities = ETHERCAP_VLAN_MTU;
1297 1.1 rin #ifdef notyet
1298 1.1 rin sc->ure_ec.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1299 1.1 rin #endif
1300 1.1 rin
1301 1.1 rin IFQ_SET_READY(&ifp->if_snd);
1302 1.1 rin
1303 1.1 rin mii = GET_MII(sc);
1304 1.1 rin mii->mii_ifp = ifp;
1305 1.1 rin mii->mii_readreg = ure_miibus_readreg;
1306 1.1 rin mii->mii_writereg = ure_miibus_writereg;
1307 1.1 rin mii->mii_statchg = ure_miibus_statchg;
1308 1.1 rin mii->mii_flags = MIIF_AUTOTSLEEP;
1309 1.1 rin
1310 1.1 rin sc->ure_ec.ec_mii = mii;
1311 1.1 rin ifmedia_init(&mii->mii_media, 0, ure_ifmedia_upd, ure_ifmedia_sts);
1312 1.1 rin mii_attach(self, mii, 0xffffffff, sc->ure_phyno, MII_OFFSET_ANY, 0);
1313 1.1 rin
1314 1.1 rin if (LIST_FIRST(&mii->mii_phys) == NULL) {
1315 1.1 rin ifmedia_add(&mii->mii_media, IFM_ETHER | IFM_NONE, 0, NULL);
1316 1.1 rin ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_NONE);
1317 1.1 rin } else
1318 1.1 rin ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
1319 1.1 rin
1320 1.1 rin if_attach(ifp);
1321 1.1 rin ether_ifattach(ifp, eaddr);
1322 1.1 rin
1323 1.1 rin rnd_attach_source(&sc->ure_rnd_source, device_xname(sc->ure_dev),
1324 1.1 rin RND_TYPE_NET, RND_FLAG_DEFAULT);
1325 1.1 rin
1326 1.1 rin usbd_add_drv_event(USB_EVENT_DRIVER_ATTACH, sc->ure_udev, sc->ure_dev);
1327 1.4 msaitoh
1328 1.4 msaitoh if (!pmf_device_register(self, NULL, NULL))
1329 1.4 msaitoh aprint_error_dev(self, "couldn't establish power handler\n");
1330 1.1 rin }
1331 1.1 rin
1332 1.1 rin static int
1333 1.1 rin ure_detach(device_t self, int flags)
1334 1.1 rin {
1335 1.1 rin struct ure_softc *sc = device_private(self);
1336 1.1 rin struct ifnet *ifp = GET_IFP(sc);
1337 1.1 rin
1338 1.4 msaitoh pmf_device_deregister(self);
1339 1.4 msaitoh
1340 1.11 mrg mutex_enter(&sc->ure_lock);
1341 1.1 rin sc->ure_dying = true;
1342 1.11 mrg mutex_exit(&sc->ure_lock);
1343 1.1 rin
1344 1.1 rin callout_halt(&sc->ure_stat_ch, NULL);
1345 1.1 rin
1346 1.11 mrg usb_rem_task_wait(sc->ure_udev, &sc->ure_tick_task, USB_TASKQ_DRIVER,
1347 1.11 mrg NULL);
1348 1.11 mrg
1349 1.1 rin if (sc->ure_ep[URE_ENDPT_TX] != NULL)
1350 1.1 rin usbd_abort_pipe(sc->ure_ep[URE_ENDPT_TX]);
1351 1.1 rin if (sc->ure_ep[URE_ENDPT_RX] != NULL)
1352 1.1 rin usbd_abort_pipe(sc->ure_ep[URE_ENDPT_RX]);
1353 1.1 rin
1354 1.11 mrg mutex_enter(&sc->ure_lock);
1355 1.11 mrg sc->ure_refcnt--;
1356 1.11 mrg while (sc->ure_refcnt > 0) {
1357 1.11 mrg /* Wait for processes to go away */
1358 1.11 mrg cv_wait(&sc->ure_detachcv, &sc->ure_lock);
1359 1.11 mrg }
1360 1.11 mrg mutex_exit(&sc->ure_lock);
1361 1.1 rin
1362 1.8 mrg /* partial-attach, below items weren't configured. */
1363 1.8 mrg if (sc->ure_phyno != -1) {
1364 1.13 mrg if (ifp->if_flags & IFF_RUNNING) {
1365 1.13 mrg IFNET_LOCK(ifp);
1366 1.8 mrg ure_stop(ifp, 1);
1367 1.13 mrg IFNET_UNLOCK(ifp);
1368 1.13 mrg }
1369 1.1 rin
1370 1.8 mrg rnd_detach_source(&sc->ure_rnd_source);
1371 1.8 mrg mii_detach(&sc->ure_mii, MII_PHY_ANY, MII_OFFSET_ANY);
1372 1.8 mrg ifmedia_delete_instance(&sc->ure_mii.mii_media, IFM_INST_ANY);
1373 1.8 mrg if (ifp->if_softc != NULL) {
1374 1.8 mrg ether_ifdetach(ifp);
1375 1.8 mrg if_detach(ifp);
1376 1.8 mrg }
1377 1.1 rin }
1378 1.1 rin
1379 1.11 mrg usbd_add_drv_event(USB_EVENT_DRIVER_DETACH, sc->ure_udev, sc->ure_dev);
1380 1.1 rin
1381 1.8 mrg callout_destroy(&sc->ure_stat_ch);
1382 1.11 mrg cv_destroy(&sc->ure_detachcv);
1383 1.11 mrg mutex_destroy(&sc->ure_lock);
1384 1.11 mrg mutex_destroy(&sc->ure_rxlock);
1385 1.11 mrg mutex_destroy(&sc->ure_txlock);
1386 1.8 mrg mutex_destroy(&sc->ure_mii_lock);
1387 1.8 mrg
1388 1.1 rin return 0;
1389 1.1 rin }
1390 1.1 rin
1391 1.1 rin static int
1392 1.1 rin ure_activate(device_t self, enum devact act)
1393 1.1 rin {
1394 1.1 rin struct ure_softc *sc = device_private(self);
1395 1.1 rin struct ifnet *ifp = GET_IFP(sc);
1396 1.1 rin
1397 1.1 rin switch (act) {
1398 1.1 rin case DVACT_DEACTIVATE:
1399 1.1 rin if_deactivate(ifp);
1400 1.11 mrg
1401 1.11 mrg mutex_enter(&sc->ure_lock);
1402 1.1 rin sc->ure_dying = true;
1403 1.11 mrg mutex_exit(&sc->ure_lock);
1404 1.11 mrg
1405 1.11 mrg mutex_enter(&sc->ure_rxlock);
1406 1.11 mrg mutex_enter(&sc->ure_txlock);
1407 1.11 mrg sc->ure_stopping = true;
1408 1.11 mrg mutex_exit(&sc->ure_txlock);
1409 1.11 mrg mutex_exit(&sc->ure_rxlock);
1410 1.11 mrg
1411 1.1 rin return 0;
1412 1.1 rin default:
1413 1.1 rin return EOPNOTSUPP;
1414 1.1 rin }
1415 1.1 rin return 0;
1416 1.1 rin }
1417 1.1 rin
1418 1.1 rin static void
1419 1.1 rin ure_tick_task(void *xsc)
1420 1.1 rin {
1421 1.1 rin struct ure_softc *sc = xsc;
1422 1.11 mrg struct ifnet *ifp;
1423 1.1 rin struct mii_data *mii;
1424 1.1 rin
1425 1.1 rin if (sc == NULL)
1426 1.1 rin return;
1427 1.1 rin
1428 1.11 mrg mutex_enter(&sc->ure_lock);
1429 1.11 mrg if (sc->ure_stopping || sc->ure_dying) {
1430 1.11 mrg mutex_exit(&sc->ure_lock);
1431 1.1 rin return;
1432 1.11 mrg }
1433 1.1 rin
1434 1.11 mrg ifp = GET_IFP(sc);
1435 1.1 rin mii = GET_MII(sc);
1436 1.11 mrg if (mii == NULL) {
1437 1.11 mrg mutex_exit(&sc->ure_lock);
1438 1.11 mrg return;
1439 1.11 mrg }
1440 1.11 mrg
1441 1.11 mrg sc->ure_refcnt++;
1442 1.11 mrg mutex_exit(&sc->ure_lock);
1443 1.1 rin
1444 1.1 rin mii_tick(mii);
1445 1.11 mrg
1446 1.1 rin if ((sc->ure_flags & URE_FLAG_LINK) == 0)
1447 1.1 rin ure_miibus_statchg(ifp);
1448 1.11 mrg
1449 1.11 mrg mutex_enter(&sc->ure_lock);
1450 1.11 mrg if (--sc->ure_refcnt < 0)
1451 1.11 mrg cv_broadcast(&sc->ure_detachcv);
1452 1.11 mrg if (!sc->ure_stopping && !sc->ure_dying)
1453 1.11 mrg callout_schedule(&sc->ure_stat_ch, hz);
1454 1.11 mrg mutex_exit(&sc->ure_lock);
1455 1.1 rin }
1456 1.1 rin
1457 1.1 rin static void
1458 1.1 rin ure_lock_mii(struct ure_softc *sc)
1459 1.1 rin {
1460 1.1 rin
1461 1.11 mrg mutex_enter(&sc->ure_lock);
1462 1.1 rin sc->ure_refcnt++;
1463 1.11 mrg mutex_exit(&sc->ure_lock);
1464 1.11 mrg
1465 1.1 rin mutex_enter(&sc->ure_mii_lock);
1466 1.1 rin }
1467 1.1 rin
1468 1.1 rin static void
1469 1.1 rin ure_unlock_mii(struct ure_softc *sc)
1470 1.1 rin {
1471 1.1 rin
1472 1.1 rin mutex_exit(&sc->ure_mii_lock);
1473 1.11 mrg mutex_enter(&sc->ure_lock);
1474 1.1 rin if (--sc->ure_refcnt < 0)
1475 1.11 mrg cv_broadcast(&sc->ure_detachcv);
1476 1.11 mrg mutex_exit(&sc->ure_lock);
1477 1.1 rin }
1478 1.1 rin
1479 1.1 rin static void
1480 1.1 rin ure_rxeof(struct usbd_xfer *xfer, void *priv, usbd_status status)
1481 1.1 rin {
1482 1.1 rin struct ure_chain *c = (struct ure_chain *)priv;
1483 1.1 rin struct ure_softc *sc = c->uc_sc;
1484 1.1 rin struct ifnet *ifp = GET_IFP(sc);
1485 1.1 rin uint8_t *buf = c->uc_buf;
1486 1.1 rin uint32_t total_len;
1487 1.1 rin uint16_t pktlen = 0;
1488 1.1 rin struct mbuf *m;
1489 1.1 rin struct ure_rxpkt rxhdr;
1490 1.5 msaitoh
1491 1.11 mrg mutex_enter(&sc->ure_rxlock);
1492 1.1 rin
1493 1.11 mrg if (sc->ure_dying || sc->ure_stopping ||
1494 1.11 mrg status == USBD_INVAL || status == USBD_NOT_STARTED ||
1495 1.11 mrg status == USBD_CANCELLED || !(ifp->if_flags & IFF_RUNNING)) {
1496 1.11 mrg mutex_exit(&sc->ure_rxlock);
1497 1.1 rin return;
1498 1.11 mrg }
1499 1.1 rin
1500 1.1 rin if (status != USBD_NORMAL_COMPLETION) {
1501 1.1 rin if (usbd_ratecheck(&sc->ure_rx_notice))
1502 1.1 rin URE_PRINTF(sc, "usb errors on rx: %s\n",
1503 1.1 rin usbd_errstr(status));
1504 1.1 rin if (status == USBD_STALLED)
1505 1.1 rin usbd_clear_endpoint_stall_async(
1506 1.1 rin sc->ure_ep[URE_ENDPT_RX]);
1507 1.1 rin goto done;
1508 1.1 rin }
1509 1.1 rin
1510 1.1 rin usbd_get_xfer_status(xfer, NULL, NULL, &total_len, NULL);
1511 1.1 rin DPRINTFN(3, ("received %d bytes\n", total_len));
1512 1.1 rin
1513 1.1 rin KASSERTMSG(total_len <= sc->ure_bufsz, "%u vs %u",
1514 1.1 rin total_len, sc->ure_bufsz);
1515 1.1 rin
1516 1.1 rin do {
1517 1.1 rin if (total_len < sizeof(rxhdr)) {
1518 1.1 rin DPRINTF(("too few bytes left for a packet header\n"));
1519 1.1 rin ifp->if_ierrors++;
1520 1.1 rin goto done;
1521 1.1 rin }
1522 1.1 rin
1523 1.1 rin buf += roundup(pktlen, 8);
1524 1.1 rin
1525 1.1 rin memcpy(&rxhdr, buf, sizeof(rxhdr));
1526 1.1 rin total_len -= sizeof(rxhdr);
1527 1.1 rin
1528 1.1 rin pktlen = le32toh(rxhdr.ure_pktlen) & URE_RXPKT_LEN_MASK;
1529 1.1 rin DPRINTFN(4, ("next packet is %d bytes\n", pktlen));
1530 1.1 rin if (pktlen > total_len) {
1531 1.1 rin DPRINTF(("not enough bytes left for next packet\n"));
1532 1.1 rin ifp->if_ierrors++;
1533 1.1 rin goto done;
1534 1.1 rin }
1535 1.1 rin
1536 1.1 rin total_len -= roundup(pktlen, 8);
1537 1.1 rin buf += sizeof(rxhdr);
1538 1.1 rin
1539 1.1 rin m = m_devget(buf, pktlen - ETHER_CRC_LEN, 0, ifp);
1540 1.1 rin if (m == NULL) {
1541 1.1 rin DPRINTF(("unable to allocate mbuf for next packet\n"));
1542 1.1 rin ifp->if_ierrors++;
1543 1.1 rin goto done;
1544 1.1 rin }
1545 1.1 rin
1546 1.1 rin m->m_pkthdr.csum_flags = ure_rxcsum(ifp, &rxhdr);
1547 1.1 rin
1548 1.11 mrg mutex_exit(&sc->ure_rxlock);
1549 1.1 rin if_percpuq_enqueue(ifp->if_percpuq, m);
1550 1.11 mrg mutex_enter(&sc->ure_rxlock);
1551 1.11 mrg
1552 1.13 mrg if (sc->ure_dying || sc->ure_stopping) {
1553 1.11 mrg mutex_exit(&sc->ure_rxlock);
1554 1.11 mrg return;
1555 1.11 mrg }
1556 1.11 mrg
1557 1.1 rin } while (total_len > 0);
1558 1.1 rin
1559 1.1 rin done:
1560 1.13 mrg if (sc->ure_dying || sc->ure_stopping) {
1561 1.13 mrg mutex_exit(&sc->ure_rxlock);
1562 1.13 mrg return;
1563 1.13 mrg }
1564 1.11 mrg mutex_exit(&sc->ure_rxlock);
1565 1.11 mrg
1566 1.11 mrg /* Setup new transfer. */
1567 1.1 rin usbd_setup_xfer(xfer, c, c->uc_buf, sc->ure_bufsz,
1568 1.1 rin USBD_SHORT_XFER_OK, USBD_NO_TIMEOUT, ure_rxeof);
1569 1.1 rin usbd_transfer(xfer);
1570 1.1 rin }
1571 1.1 rin
1572 1.1 rin static int
1573 1.1 rin ure_rxcsum(struct ifnet *ifp, struct ure_rxpkt *rp)
1574 1.1 rin {
1575 1.1 rin int enabled = ifp->if_csum_flags_rx, flags = 0;
1576 1.1 rin uint32_t csum, misc;
1577 1.1 rin
1578 1.1 rin if (enabled == 0)
1579 1.1 rin return 0;
1580 1.1 rin
1581 1.1 rin csum = le32toh(rp->ure_csum);
1582 1.1 rin misc = le32toh(rp->ure_misc);
1583 1.1 rin
1584 1.1 rin if (csum & URE_RXPKT_IPV4_CS) {
1585 1.1 rin flags |= M_CSUM_IPv4;
1586 1.1 rin if (csum & URE_RXPKT_TCP_CS)
1587 1.1 rin flags |= M_CSUM_TCPv4;
1588 1.1 rin if (csum & URE_RXPKT_UDP_CS)
1589 1.1 rin flags |= M_CSUM_UDPv4;
1590 1.6 msaitoh } else if (csum & URE_RXPKT_IPV6_CS) {
1591 1.1 rin flags = 0;
1592 1.1 rin if (csum & URE_RXPKT_TCP_CS)
1593 1.1 rin flags |= M_CSUM_TCPv6;
1594 1.1 rin if (csum & URE_RXPKT_UDP_CS)
1595 1.1 rin flags |= M_CSUM_UDPv6;
1596 1.6 msaitoh }
1597 1.1 rin
1598 1.1 rin flags &= enabled;
1599 1.1 rin if (__predict_false((flags & M_CSUM_IPv4) &&
1600 1.1 rin (misc & URE_RXPKT_IP_F)))
1601 1.1 rin flags |= M_CSUM_IPv4_BAD;
1602 1.1 rin if (__predict_false(
1603 1.1 rin ((flags & (M_CSUM_TCPv4 | M_CSUM_TCPv6)) && (misc & URE_RXPKT_TCP_F))
1604 1.1 rin || ((flags & (M_CSUM_UDPv4 | M_CSUM_UDPv6)) && (misc & URE_RXPKT_UDP_F))
1605 1.1 rin ))
1606 1.1 rin flags |= M_CSUM_TCP_UDP_BAD;
1607 1.1 rin
1608 1.1 rin return flags;
1609 1.1 rin }
1610 1.1 rin
1611 1.1 rin static void
1612 1.1 rin ure_txeof(struct usbd_xfer *xfer, void *priv, usbd_status status)
1613 1.1 rin {
1614 1.1 rin struct ure_chain *c = priv;
1615 1.1 rin struct ure_softc *sc = c->uc_sc;
1616 1.1 rin struct ure_cdata *cd = &sc->ure_cdata;
1617 1.1 rin struct ifnet *ifp = GET_IFP(sc);
1618 1.1 rin
1619 1.11 mrg mutex_enter(&sc->ure_txlock);
1620 1.11 mrg if (sc->ure_stopping || sc->ure_dying) {
1621 1.11 mrg mutex_exit(&sc->ure_txlock);
1622 1.1 rin return;
1623 1.11 mrg }
1624 1.1 rin
1625 1.1 rin DPRINTFN(2, ("tx completion\n"));
1626 1.1 rin
1627 1.1 rin KASSERT(cd->tx_cnt > 0);
1628 1.1 rin cd->tx_cnt--;
1629 1.1 rin
1630 1.11 mrg switch (status) {
1631 1.11 mrg case USBD_NOT_STARTED:
1632 1.11 mrg case USBD_CANCELLED:
1633 1.11 mrg break;
1634 1.11 mrg
1635 1.11 mrg case USBD_NORMAL_COMPLETION:
1636 1.11 mrg ifp->if_opackets++;
1637 1.11 mrg
1638 1.11 mrg if (!IFQ_IS_EMPTY(&ifp->if_snd)) {
1639 1.11 mrg ure_start_locked(ifp);
1640 1.1 rin }
1641 1.11 mrg break;
1642 1.11 mrg
1643 1.11 mrg default:
1644 1.1 rin ifp->if_oerrors++;
1645 1.1 rin if (usbd_ratecheck(&sc->ure_tx_notice))
1646 1.1 rin URE_PRINTF(sc, "usb error on tx: %s\n",
1647 1.1 rin usbd_errstr(status));
1648 1.1 rin if (status == USBD_STALLED)
1649 1.1 rin usbd_clear_endpoint_stall_async(
1650 1.1 rin sc->ure_ep[URE_ENDPT_TX]);
1651 1.11 mrg break;
1652 1.9 christos }
1653 1.1 rin
1654 1.11 mrg mutex_exit(&sc->ure_txlock);
1655 1.1 rin }
1656 1.1 rin
1657 1.1 rin static int
1658 1.1 rin ure_tx_list_init(struct ure_softc *sc)
1659 1.1 rin {
1660 1.1 rin struct ure_cdata *cd;
1661 1.1 rin struct ure_chain *c;
1662 1.1 rin int i, error;
1663 1.1 rin
1664 1.1 rin cd = &sc->ure_cdata;
1665 1.1 rin for (i = 0; i < URE_TX_LIST_CNT; i++) {
1666 1.1 rin c = &cd->tx_chain[i];
1667 1.1 rin c->uc_sc = sc;
1668 1.1 rin if (c->uc_xfer == NULL) {
1669 1.1 rin error = usbd_create_xfer(sc->ure_ep[URE_ENDPT_TX],
1670 1.1 rin sc->ure_bufsz, USBD_FORCE_SHORT_XFER, 0,
1671 1.1 rin &c->uc_xfer);
1672 1.1 rin if (error)
1673 1.1 rin return error;
1674 1.1 rin c->uc_buf = usbd_get_buffer(c->uc_xfer);
1675 1.1 rin }
1676 1.1 rin }
1677 1.1 rin
1678 1.1 rin cd->tx_prod = cd->tx_cnt = 0;
1679 1.1 rin
1680 1.1 rin return 0;
1681 1.1 rin }
1682 1.1 rin
1683 1.1 rin static int
1684 1.1 rin ure_rx_list_init(struct ure_softc *sc)
1685 1.1 rin {
1686 1.1 rin struct ure_cdata *cd;
1687 1.1 rin struct ure_chain *c;
1688 1.1 rin int i, error;
1689 1.1 rin
1690 1.1 rin cd = &sc->ure_cdata;
1691 1.1 rin for (i = 0; i < URE_RX_LIST_CNT; i++) {
1692 1.1 rin c = &cd->rx_chain[i];
1693 1.1 rin c->uc_sc = sc;
1694 1.1 rin error = usbd_create_xfer(sc->ure_ep[URE_ENDPT_RX],
1695 1.1 rin sc->ure_bufsz, 0, 0, &c->uc_xfer);
1696 1.1 rin if (error)
1697 1.1 rin return error;
1698 1.1 rin c->uc_buf = usbd_get_buffer(c->uc_xfer);
1699 1.1 rin }
1700 1.1 rin
1701 1.1 rin return 0;
1702 1.1 rin }
1703 1.1 rin
1704 1.1 rin static int
1705 1.1 rin ure_encap(struct ure_softc *sc, struct mbuf *m, int idx)
1706 1.1 rin {
1707 1.1 rin struct ifnet *ifp = GET_IFP(sc);
1708 1.1 rin struct ure_chain *c;
1709 1.1 rin usbd_status err;
1710 1.1 rin struct ure_txpkt txhdr;
1711 1.1 rin uint32_t frm_len = 0;
1712 1.1 rin uint8_t *buf;
1713 1.1 rin
1714 1.11 mrg KASSERT(mutex_owned(&sc->ure_txlock));
1715 1.11 mrg
1716 1.1 rin c = &sc->ure_cdata.tx_chain[idx];
1717 1.1 rin buf = c->uc_buf;
1718 1.1 rin
1719 1.1 rin /* header */
1720 1.1 rin txhdr.ure_pktlen = htole32(m->m_pkthdr.len | URE_TXPKT_TX_FS |
1721 1.1 rin URE_TXPKT_TX_LS);
1722 1.1 rin txhdr.ure_csum = htole32(ure_txcsum(m));
1723 1.1 rin memcpy(buf, &txhdr, sizeof(txhdr));
1724 1.1 rin buf += sizeof(txhdr);
1725 1.1 rin frm_len = sizeof(txhdr);
1726 1.1 rin
1727 1.1 rin /* packet */
1728 1.1 rin m_copydata(m, 0, m->m_pkthdr.len, buf);
1729 1.1 rin frm_len += m->m_pkthdr.len;
1730 1.1 rin
1731 1.1 rin if (__predict_false(c->uc_xfer == NULL))
1732 1.1 rin return EIO; /* XXX plugged out or down */
1733 1.1 rin
1734 1.1 rin DPRINTFN(2, ("tx %d bytes\n", frm_len));
1735 1.1 rin usbd_setup_xfer(c->uc_xfer, c, c->uc_buf, frm_len,
1736 1.1 rin USBD_FORCE_SHORT_XFER, 10000, ure_txeof);
1737 1.1 rin
1738 1.1 rin err = usbd_transfer(c->uc_xfer);
1739 1.1 rin if (err != USBD_IN_PROGRESS) {
1740 1.13 mrg /* XXXSMP IFNET_LOCK */
1741 1.1 rin ure_stop(ifp, 0);
1742 1.1 rin return EIO;
1743 1.1 rin }
1744 1.1 rin
1745 1.1 rin return 0;
1746 1.1 rin }
1747 1.1 rin
1748 1.1 rin /*
1749 1.1 rin * We need to calculate L4 checksum in software, if the offset of
1750 1.1 rin * L4 header is larger than 0x7ff = 2047.
1751 1.1 rin */
1752 1.1 rin static uint32_t
1753 1.1 rin ure_txcsum(struct mbuf *m)
1754 1.1 rin {
1755 1.1 rin struct ether_header *eh;
1756 1.1 rin int flags = m->m_pkthdr.csum_flags;
1757 1.1 rin uint32_t data = m->m_pkthdr.csum_data;
1758 1.1 rin uint32_t reg = 0;
1759 1.1 rin int l3off, l4off;
1760 1.1 rin uint16_t type;
1761 1.1 rin
1762 1.1 rin if (flags == 0)
1763 1.1 rin return 0;
1764 1.1 rin
1765 1.2 rin if (__predict_true(m->m_len >= (int)sizeof(*eh))) {
1766 1.1 rin eh = mtod(m, struct ether_header *);
1767 1.1 rin type = eh->ether_type;
1768 1.1 rin } else
1769 1.1 rin m_copydata(m, offsetof(struct ether_header, ether_type),
1770 1.1 rin sizeof(type), &type);
1771 1.1 rin switch (type = htons(type)) {
1772 1.1 rin case ETHERTYPE_IP:
1773 1.1 rin case ETHERTYPE_IPV6:
1774 1.1 rin l3off = ETHER_HDR_LEN;
1775 1.1 rin break;
1776 1.1 rin case ETHERTYPE_VLAN:
1777 1.1 rin l3off = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
1778 1.1 rin break;
1779 1.1 rin default:
1780 1.1 rin return 0;
1781 1.1 rin }
1782 1.1 rin
1783 1.1 rin if (flags & (M_CSUM_TCPv4 | M_CSUM_UDPv4)) {
1784 1.1 rin l4off = l3off + M_CSUM_DATA_IPv4_IPHL(data);
1785 1.1 rin if (__predict_false(l4off > URE_L4_OFFSET_MAX)) {
1786 1.1 rin in_undefer_cksum(m, l3off, flags);
1787 1.1 rin return 0;
1788 1.1 rin }
1789 1.1 rin reg |= URE_TXPKT_IPV4_CS;
1790 1.1 rin if (flags & M_CSUM_TCPv4)
1791 1.1 rin reg |= URE_TXPKT_TCP_CS;
1792 1.1 rin else
1793 1.1 rin reg |= URE_TXPKT_UDP_CS;
1794 1.1 rin reg |= l4off << URE_L4_OFFSET_SHIFT;
1795 1.1 rin }
1796 1.1 rin #ifdef INET6
1797 1.1 rin else if (flags & (M_CSUM_TCPv6 | M_CSUM_UDPv6)) {
1798 1.1 rin l4off = l3off + M_CSUM_DATA_IPv6_IPHL(data);
1799 1.1 rin if (__predict_false(l4off > URE_L4_OFFSET_MAX)) {
1800 1.1 rin in6_undefer_cksum(m, l3off, flags);
1801 1.1 rin return 0;
1802 1.1 rin }
1803 1.1 rin reg |= URE_TXPKT_IPV6_CS;
1804 1.1 rin if (flags & M_CSUM_TCPv6)
1805 1.1 rin reg |= URE_TXPKT_TCP_CS;
1806 1.1 rin else
1807 1.1 rin reg |= URE_TXPKT_UDP_CS;
1808 1.1 rin reg |= l4off << URE_L4_OFFSET_SHIFT;
1809 1.1 rin }
1810 1.1 rin #endif
1811 1.1 rin else if (flags & M_CSUM_IPv4)
1812 1.1 rin reg |= URE_TXPKT_IPV4_CS;
1813 1.1 rin
1814 1.1 rin return reg;
1815 1.1 rin }
1816