Home | History | Annotate | Line # | Download | only in usb
if_ure.c revision 1.14.2.1
      1  1.14.2.1   martin /*	$NetBSD: if_ure.c,v 1.14.2.1 2019/09/01 13:00:36 martin Exp $	*/
      2       1.1      rin /*	$OpenBSD: if_ure.c,v 1.10 2018/11/02 21:32:30 jcs Exp $	*/
      3  1.14.2.1   martin 
      4       1.1      rin /*-
      5       1.1      rin  * Copyright (c) 2015-2016 Kevin Lo <kevlo (at) FreeBSD.org>
      6       1.1      rin  * All rights reserved.
      7       1.1      rin  *
      8       1.1      rin  * Redistribution and use in source and binary forms, with or without
      9       1.1      rin  * modification, are permitted provided that the following conditions
     10       1.1      rin  * are met:
     11       1.1      rin  * 1. Redistributions of source code must retain the above copyright
     12       1.1      rin  *    notice, this list of conditions and the following disclaimer.
     13       1.1      rin  * 2. Redistributions in binary form must reproduce the above copyright
     14       1.1      rin  *    notice, this list of conditions and the following disclaimer in the
     15       1.1      rin  *    documentation and/or other materials provided with the distribution.
     16       1.1      rin  *
     17       1.1      rin  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     18       1.1      rin  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     19       1.1      rin  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     20       1.1      rin  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     21       1.1      rin  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     22       1.1      rin  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     23       1.1      rin  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     24       1.1      rin  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     25       1.1      rin  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     26       1.1      rin  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     27       1.1      rin  * SUCH DAMAGE.
     28       1.1      rin  */
     29       1.1      rin 
     30       1.1      rin /* RealTek RTL8152/RTL8153 10/100/Gigabit USB Ethernet device */
     31       1.1      rin 
     32       1.1      rin #include <sys/cdefs.h>
     33  1.14.2.1   martin __KERNEL_RCSID(0, "$NetBSD: if_ure.c,v 1.14.2.1 2019/09/01 13:00:36 martin Exp $");
     34       1.1      rin 
     35       1.1      rin #ifdef _KERNEL_OPT
     36       1.1      rin #include "opt_usb.h"
     37       1.1      rin #include "opt_inet.h"
     38       1.1      rin #endif
     39       1.1      rin 
     40       1.1      rin #include <sys/param.h>
     41       1.1      rin 
     42  1.14.2.1   martin #include <net/route.h>
     43       1.1      rin 
     44  1.14.2.1   martin #include <dev/usb/usbnet.h>
     45       1.1      rin 
     46       1.1      rin #include <netinet/in_offload.h>		/* XXX for in_undefer_cksum() */
     47       1.1      rin #ifdef INET6
     48  1.14.2.1   martin #include <netinet/in.h>
     49       1.1      rin #include <netinet6/in6_offload.h>	/* XXX for in6_undefer_cksum() */
     50       1.1      rin #endif
     51       1.1      rin 
     52       1.1      rin #include <dev/ic/rtl81x9reg.h>		/* XXX for RTK_GMEDIASTAT */
     53       1.1      rin #include <dev/usb/if_urereg.h>
     54       1.1      rin #include <dev/usb/if_urevar.h>
     55       1.1      rin 
     56  1.14.2.1   martin #define URE_PRINTF(un, fmt, args...) \
     57  1.14.2.1   martin 	device_printf((un)->un_dev, "%s: " fmt, __func__, ##args);
     58       1.1      rin 
     59       1.1      rin #define URE_DEBUG
     60       1.1      rin #ifdef URE_DEBUG
     61       1.1      rin #define DPRINTF(x)	do { if (uredebug) printf x; } while (0)
     62       1.1      rin #define DPRINTFN(n, x)	do { if (uredebug >= (n)) printf x; } while (0)
     63  1.14.2.1   martin int	uredebug = 0;
     64       1.1      rin #else
     65       1.1      rin #define DPRINTF(x)
     66       1.1      rin #define DPRINTFN(n, x)
     67       1.1      rin #endif
     68       1.1      rin 
     69       1.1      rin static const struct usb_devno ure_devs[] = {
     70       1.1      rin 	{ USB_VENDOR_REALTEK, USB_PRODUCT_REALTEK_RTL8152 },
     71       1.1      rin 	{ USB_VENDOR_REALTEK, USB_PRODUCT_REALTEK_RTL8153 }
     72       1.1      rin };
     73       1.1      rin 
     74  1.14.2.1   martin #define URE_BUFSZ	(16 * 1024)
     75       1.1      rin 
     76  1.14.2.1   martin static void	ure_reset(struct usbnet *);
     77       1.1      rin static uint32_t	ure_txcsum(struct mbuf *);
     78       1.1      rin static int	ure_rxcsum(struct ifnet *, struct ure_rxpkt *);
     79  1.14.2.1   martin static void	ure_rtl8152_init(struct usbnet *);
     80  1.14.2.1   martin static void	ure_rtl8153_init(struct usbnet *);
     81  1.14.2.1   martin static void	ure_disable_teredo(struct usbnet *);
     82  1.14.2.1   martin static void	ure_init_fifo(struct usbnet *);
     83  1.14.2.1   martin 
     84  1.14.2.1   martin static void	ure_stop_cb(struct ifnet *, int);
     85  1.14.2.1   martin static int	ure_ioctl_cb(struct ifnet *, u_long, void *);
     86  1.14.2.1   martin static int	ure_mii_read_reg(struct usbnet *, int, int, uint16_t *);
     87  1.14.2.1   martin static int	ure_mii_write_reg(struct usbnet *, int, int, uint16_t);
     88  1.14.2.1   martin static void	ure_miibus_statchg(struct ifnet *);
     89  1.14.2.1   martin static unsigned ure_tx_prepare(struct usbnet *, struct mbuf *,
     90  1.14.2.1   martin 			       struct usbnet_chain *);
     91  1.14.2.1   martin static void	ure_rx_loop(struct usbnet *, struct usbnet_chain *, uint32_t);
     92  1.14.2.1   martin static int	ure_init(struct ifnet *);
     93  1.14.2.1   martin 
     94  1.14.2.1   martin static int	ure_match(device_t, cfdata_t, void *);
     95  1.14.2.1   martin static void	ure_attach(device_t, device_t, void *);
     96       1.1      rin 
     97  1.14.2.1   martin CFATTACH_DECL_NEW(ure, sizeof(struct usbnet), ure_match, ure_attach,
     98  1.14.2.1   martin     usbnet_detach, usbnet_activate);
     99  1.14.2.1   martin 
    100  1.14.2.1   martin static struct usbnet_ops ure_ops = {
    101  1.14.2.1   martin 	.uno_stop = ure_stop_cb,
    102  1.14.2.1   martin 	.uno_ioctl = ure_ioctl_cb,
    103  1.14.2.1   martin 	.uno_read_reg = ure_mii_read_reg,
    104  1.14.2.1   martin 	.uno_write_reg = ure_mii_write_reg,
    105  1.14.2.1   martin 	.uno_statchg = ure_miibus_statchg,
    106  1.14.2.1   martin 	.uno_tx_prepare = ure_tx_prepare,
    107  1.14.2.1   martin 	.uno_rx_loop = ure_rx_loop,
    108  1.14.2.1   martin 	.uno_init = ure_init,
    109  1.14.2.1   martin };
    110       1.1      rin 
    111       1.1      rin static int
    112  1.14.2.1   martin ure_ctl(struct usbnet *un, uint8_t rw, uint16_t val, uint16_t index,
    113       1.1      rin     void *buf, int len)
    114       1.1      rin {
    115       1.1      rin 	usb_device_request_t req;
    116       1.1      rin 	usbd_status err;
    117       1.1      rin 
    118  1.14.2.1   martin 	if (usbnet_isdying(un))
    119       1.1      rin 		return 0;
    120       1.1      rin 
    121       1.1      rin 	if (rw == URE_CTL_WRITE)
    122       1.1      rin 		req.bmRequestType = UT_WRITE_VENDOR_DEVICE;
    123       1.1      rin 	else
    124       1.1      rin 		req.bmRequestType = UT_READ_VENDOR_DEVICE;
    125       1.1      rin 	req.bRequest = UR_SET_ADDRESS;
    126       1.1      rin 	USETW(req.wValue, val);
    127       1.1      rin 	USETW(req.wIndex, index);
    128       1.1      rin 	USETW(req.wLength, len);
    129       1.1      rin 
    130       1.1      rin 	DPRINTFN(5, ("ure_ctl: rw %d, val 0x%04hu, index 0x%04hu, len %d\n",
    131       1.1      rin 	    rw, val, index, len));
    132  1.14.2.1   martin 	err = usbd_do_request(un->un_udev, &req, buf);
    133       1.1      rin 	if (err) {
    134       1.1      rin 		DPRINTF(("ure_ctl: error %d\n", err));
    135       1.1      rin 		return -1;
    136       1.1      rin 	}
    137       1.1      rin 
    138       1.1      rin 	return 0;
    139       1.1      rin }
    140       1.1      rin 
    141       1.1      rin static int
    142  1.14.2.1   martin ure_read_mem(struct usbnet *un, uint16_t addr, uint16_t index,
    143       1.1      rin     void *buf, int len)
    144       1.1      rin {
    145  1.14.2.1   martin 	return ure_ctl(un, URE_CTL_READ, addr, index, buf, len);
    146       1.1      rin }
    147       1.1      rin 
    148       1.1      rin static int
    149  1.14.2.1   martin ure_write_mem(struct usbnet *un, uint16_t addr, uint16_t index,
    150       1.1      rin     void *buf, int len)
    151       1.1      rin {
    152  1.14.2.1   martin 	return ure_ctl(un, URE_CTL_WRITE, addr, index, buf, len);
    153       1.1      rin }
    154       1.1      rin 
    155       1.1      rin static uint8_t
    156  1.14.2.1   martin ure_read_1(struct usbnet *un, uint16_t reg, uint16_t index)
    157       1.1      rin {
    158       1.1      rin 	uint32_t val;
    159       1.1      rin 	uint8_t temp[4];
    160       1.1      rin 	uint8_t shift;
    161       1.1      rin 
    162       1.1      rin 	shift = (reg & 3) << 3;
    163       1.1      rin 	reg &= ~3;
    164       1.5  msaitoh 
    165  1.14.2.1   martin 	ure_read_mem(un, reg, index, &temp, 4);
    166       1.1      rin 	val = UGETDW(temp);
    167       1.1      rin 	val >>= shift;
    168       1.1      rin 
    169       1.1      rin 	return val & 0xff;
    170       1.1      rin }
    171       1.1      rin 
    172       1.1      rin static uint16_t
    173  1.14.2.1   martin ure_read_2(struct usbnet *un, uint16_t reg, uint16_t index)
    174       1.1      rin {
    175       1.1      rin 	uint32_t val;
    176       1.1      rin 	uint8_t temp[4];
    177       1.1      rin 	uint8_t shift;
    178       1.1      rin 
    179       1.1      rin 	shift = (reg & 2) << 3;
    180       1.1      rin 	reg &= ~3;
    181       1.1      rin 
    182  1.14.2.1   martin 	ure_read_mem(un, reg, index, &temp, 4);
    183       1.1      rin 	val = UGETDW(temp);
    184       1.1      rin 	val >>= shift;
    185       1.1      rin 
    186       1.1      rin 	return val & 0xffff;
    187       1.1      rin }
    188       1.1      rin 
    189       1.1      rin static uint32_t
    190  1.14.2.1   martin ure_read_4(struct usbnet *un, uint16_t reg, uint16_t index)
    191       1.1      rin {
    192       1.1      rin 	uint8_t temp[4];
    193       1.1      rin 
    194  1.14.2.1   martin 	ure_read_mem(un, reg, index, &temp, 4);
    195       1.1      rin 	return UGETDW(temp);
    196       1.1      rin }
    197       1.1      rin 
    198       1.1      rin static int
    199  1.14.2.1   martin ure_write_1(struct usbnet *un, uint16_t reg, uint16_t index, uint32_t val)
    200       1.1      rin {
    201       1.1      rin 	uint16_t byen;
    202       1.1      rin 	uint8_t temp[4];
    203       1.1      rin 	uint8_t shift;
    204       1.1      rin 
    205       1.1      rin 	byen = URE_BYTE_EN_BYTE;
    206       1.1      rin 	shift = reg & 3;
    207       1.1      rin 	val &= 0xff;
    208       1.1      rin 
    209       1.1      rin 	if (reg & 3) {
    210       1.1      rin 		byen <<= shift;
    211       1.1      rin 		val <<= (shift << 3);
    212       1.1      rin 		reg &= ~3;
    213       1.1      rin 	}
    214       1.1      rin 
    215       1.1      rin 	USETDW(temp, val);
    216  1.14.2.1   martin 	return ure_write_mem(un, reg, index | byen, &temp, 4);
    217       1.1      rin }
    218       1.1      rin 
    219       1.1      rin static int
    220  1.14.2.1   martin ure_write_2(struct usbnet *un, uint16_t reg, uint16_t index, uint32_t val)
    221       1.1      rin {
    222       1.1      rin 	uint16_t byen;
    223       1.1      rin 	uint8_t temp[4];
    224       1.1      rin 	uint8_t shift;
    225       1.1      rin 
    226       1.1      rin 	byen = URE_BYTE_EN_WORD;
    227       1.1      rin 	shift = reg & 2;
    228       1.1      rin 	val &= 0xffff;
    229       1.1      rin 
    230       1.1      rin 	if (reg & 2) {
    231       1.1      rin 		byen <<= shift;
    232       1.1      rin 		val <<= (shift << 3);
    233       1.1      rin 		reg &= ~3;
    234       1.1      rin 	}
    235       1.1      rin 
    236       1.1      rin 	USETDW(temp, val);
    237  1.14.2.1   martin 	return ure_write_mem(un, reg, index | byen, &temp, 4);
    238       1.1      rin }
    239       1.1      rin 
    240       1.1      rin static int
    241  1.14.2.1   martin ure_write_4(struct usbnet *un, uint16_t reg, uint16_t index, uint32_t val)
    242       1.1      rin {
    243       1.1      rin 	uint8_t temp[4];
    244       1.1      rin 
    245       1.1      rin 	USETDW(temp, val);
    246  1.14.2.1   martin 	return ure_write_mem(un, reg, index | URE_BYTE_EN_DWORD, &temp, 4);
    247       1.1      rin }
    248       1.1      rin 
    249       1.1      rin static uint16_t
    250  1.14.2.1   martin ure_ocp_reg_read(struct usbnet *un, uint16_t addr)
    251       1.1      rin {
    252       1.1      rin 	uint16_t reg;
    253       1.1      rin 
    254  1.14.2.1   martin 	ure_write_2(un, URE_PLA_OCP_GPHY_BASE, URE_MCU_TYPE_PLA, addr & 0xf000);
    255       1.1      rin 	reg = (addr & 0x0fff) | 0xb000;
    256       1.1      rin 
    257  1.14.2.1   martin 	return ure_read_2(un, reg, URE_MCU_TYPE_PLA);
    258       1.1      rin }
    259       1.1      rin 
    260       1.1      rin static void
    261  1.14.2.1   martin ure_ocp_reg_write(struct usbnet *un, uint16_t addr, uint16_t data)
    262       1.1      rin {
    263       1.1      rin 	uint16_t reg;
    264       1.1      rin 
    265  1.14.2.1   martin 	ure_write_2(un, URE_PLA_OCP_GPHY_BASE, URE_MCU_TYPE_PLA, addr & 0xf000);
    266       1.1      rin 	reg = (addr & 0x0fff) | 0xb000;
    267       1.1      rin 
    268  1.14.2.1   martin 	ure_write_2(un, reg, URE_MCU_TYPE_PLA, data);
    269       1.1      rin }
    270       1.1      rin 
    271       1.1      rin static int
    272  1.14.2.1   martin ure_mii_read_reg(struct usbnet *un, int phy, int reg, uint16_t *val)
    273       1.1      rin {
    274  1.14.2.1   martin 	usbnet_isowned_mii(un);
    275       1.1      rin 
    276  1.14.2.1   martin 	if (un->un_phyno != phy)
    277  1.14.2.1   martin 		return EINVAL;
    278       1.1      rin 
    279       1.1      rin 	/* Let the rgephy driver read the URE_PLA_PHYSTATUS register. */
    280       1.1      rin 	if (reg == RTK_GMEDIASTAT) {
    281  1.14.2.1   martin 		*val = ure_read_1(un, URE_PLA_PHYSTATUS, URE_MCU_TYPE_PLA);
    282  1.14.2.1   martin 		return USBD_NORMAL_COMPLETION;
    283       1.1      rin 	}
    284       1.1      rin 
    285  1.14.2.1   martin 	*val = ure_ocp_reg_read(un, URE_OCP_BASE_MII + reg * 2);
    286       1.1      rin 
    287       1.1      rin 	return 0;
    288       1.1      rin }
    289       1.1      rin 
    290       1.1      rin static int
    291  1.14.2.1   martin ure_mii_write_reg(struct usbnet *un, int phy, int reg, uint16_t val)
    292       1.1      rin {
    293  1.14.2.1   martin 	usbnet_isowned_mii(un);
    294       1.1      rin 
    295  1.14.2.1   martin 	if (un->un_phyno != phy)
    296  1.14.2.1   martin 		return EINVAL;
    297       1.1      rin 
    298  1.14.2.1   martin 	ure_ocp_reg_write(un, URE_OCP_BASE_MII + reg * 2, val);
    299       1.1      rin 
    300       1.1      rin 	return 0;
    301       1.1      rin }
    302       1.1      rin 
    303       1.1      rin static void
    304       1.1      rin ure_miibus_statchg(struct ifnet *ifp)
    305       1.1      rin {
    306  1.14.2.1   martin 	struct usbnet * const un = ifp->if_softc;
    307  1.14.2.1   martin 	struct mii_data * const mii = usbnet_mii(un);
    308       1.1      rin 
    309  1.14.2.1   martin 	if (usbnet_isdying(un))
    310       1.1      rin 		return;
    311       1.1      rin 
    312       1.1      rin 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
    313       1.1      rin 	    (IFM_ACTIVE | IFM_AVALID)) {
    314       1.1      rin 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
    315       1.1      rin 		case IFM_10_T:
    316       1.1      rin 		case IFM_100_TX:
    317  1.14.2.1   martin 			usbnet_set_link(un, true);
    318       1.1      rin 			break;
    319       1.1      rin 		case IFM_1000_T:
    320  1.14.2.1   martin 			if ((un->un_flags & URE_FLAG_8152) != 0)
    321       1.1      rin 				break;
    322  1.14.2.1   martin 			usbnet_set_link(un, true);
    323       1.1      rin 			break;
    324       1.1      rin 		default:
    325       1.1      rin 			break;
    326       1.1      rin 		}
    327       1.1      rin 	}
    328       1.1      rin }
    329       1.1      rin 
    330       1.1      rin static void
    331  1.14.2.1   martin ure_setiff_locked(struct usbnet *un)
    332       1.1      rin {
    333  1.14.2.1   martin 	struct ethercom *ec = usbnet_ec(un);
    334  1.14.2.1   martin 	struct ifnet *ifp = usbnet_ifp(un);
    335       1.1      rin 	struct ether_multi *enm;
    336       1.1      rin 	struct ether_multistep step;
    337       1.1      rin 	uint32_t hashes[2] = { 0, 0 };
    338       1.1      rin 	uint32_t hash;
    339       1.1      rin 	uint32_t rxmode;
    340       1.1      rin 
    341  1.14.2.1   martin 	usbnet_isowned(un);
    342      1.11      mrg 
    343  1.14.2.1   martin 	if (usbnet_isdying(un))
    344       1.1      rin 		return;
    345       1.1      rin 
    346  1.14.2.1   martin 	rxmode = ure_read_4(un, URE_PLA_RCR, URE_MCU_TYPE_PLA);
    347       1.1      rin 	rxmode &= ~URE_RCR_ACPT_ALL;
    348       1.1      rin 
    349       1.1      rin 	/*
    350       1.1      rin 	 * Always accept frames destined to our station address.
    351       1.1      rin 	 * Always accept broadcast frames.
    352       1.1      rin 	 */
    353       1.1      rin 	rxmode |= URE_RCR_APM | URE_RCR_AB;
    354       1.1      rin 
    355       1.1      rin 	if (ifp->if_flags & IFF_PROMISC) {
    356       1.1      rin 		rxmode |= URE_RCR_AAP;
    357      1.13      mrg allmulti:
    358      1.13      mrg 		ETHER_LOCK(ec);
    359      1.13      mrg 		ec->ec_flags |= ETHER_F_ALLMULTI;
    360      1.13      mrg 		ETHER_UNLOCK(ec);
    361       1.1      rin 		rxmode |= URE_RCR_AM;
    362       1.1      rin 		hashes[0] = hashes[1] = 0xffffffff;
    363       1.1      rin 	} else {
    364       1.1      rin 		rxmode |= URE_RCR_AM;
    365       1.1      rin 
    366       1.7  msaitoh 		ETHER_LOCK(ec);
    367      1.13      mrg 		ec->ec_flags &= ~ETHER_F_ALLMULTI;
    368      1.13      mrg 
    369       1.7  msaitoh 		ETHER_FIRST_MULTI(step, ec, enm);
    370       1.1      rin 		while (enm != NULL) {
    371       1.1      rin 			if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
    372       1.7  msaitoh 			    ETHER_ADDR_LEN)) {
    373       1.7  msaitoh 				ETHER_UNLOCK(ec);
    374       1.1      rin 				goto allmulti;
    375       1.7  msaitoh 			}
    376       1.1      rin 
    377       1.1      rin 			hash = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN)
    378       1.1      rin 			    >> 26;
    379       1.1      rin 			if (hash < 32)
    380       1.1      rin 				hashes[0] |= (1 << hash);
    381       1.1      rin 			else
    382       1.1      rin 				hashes[1] |= (1 << (hash - 32));
    383       1.1      rin 
    384       1.1      rin 			ETHER_NEXT_MULTI(step, enm);
    385       1.1      rin 		}
    386       1.7  msaitoh 		ETHER_UNLOCK(ec);
    387       1.1      rin 
    388       1.1      rin 		hash = bswap32(hashes[0]);
    389       1.1      rin 		hashes[0] = bswap32(hashes[1]);
    390       1.1      rin 		hashes[1] = hash;
    391       1.1      rin 	}
    392       1.1      rin 
    393  1.14.2.1   martin 	ure_write_4(un, URE_PLA_MAR0, URE_MCU_TYPE_PLA, hashes[0]);
    394  1.14.2.1   martin 	ure_write_4(un, URE_PLA_MAR4, URE_MCU_TYPE_PLA, hashes[1]);
    395  1.14.2.1   martin 	ure_write_4(un, URE_PLA_RCR, URE_MCU_TYPE_PLA, rxmode);
    396       1.1      rin }
    397       1.1      rin 
    398       1.1      rin static void
    399  1.14.2.1   martin ure_setiff(struct usbnet *un)
    400      1.11      mrg {
    401      1.11      mrg 
    402  1.14.2.1   martin 	usbnet_lock(un);
    403  1.14.2.1   martin 	ure_setiff_locked(un);
    404  1.14.2.1   martin 	usbnet_unlock(un);
    405      1.11      mrg }
    406      1.11      mrg 
    407      1.11      mrg static void
    408  1.14.2.1   martin ure_reset(struct usbnet *un)
    409       1.1      rin {
    410       1.1      rin 	int i;
    411       1.1      rin 
    412  1.14.2.1   martin 	usbnet_isowned(un);
    413      1.11      mrg 
    414  1.14.2.1   martin 	ure_write_1(un, URE_PLA_CR, URE_MCU_TYPE_PLA, URE_CR_RST);
    415       1.1      rin 
    416       1.1      rin 	for (i = 0; i < URE_TIMEOUT; i++) {
    417  1.14.2.1   martin 		if (!(ure_read_1(un, URE_PLA_CR, URE_MCU_TYPE_PLA) &
    418       1.1      rin 		    URE_CR_RST))
    419       1.1      rin 			break;
    420  1.14.2.1   martin 		usbd_delay_ms(un->un_udev, 10);
    421       1.1      rin 	}
    422       1.1      rin 	if (i == URE_TIMEOUT)
    423  1.14.2.1   martin 		URE_PRINTF(un, "reset never completed\n");
    424       1.1      rin }
    425       1.1      rin 
    426       1.1      rin static int
    427      1.11      mrg ure_init_locked(struct ifnet *ifp)
    428       1.1      rin {
    429  1.14.2.1   martin 	struct usbnet * const un = ifp->if_softc;
    430       1.1      rin 	uint8_t eaddr[8];
    431       1.1      rin 
    432  1.14.2.1   martin 	usbnet_isowned(un);
    433      1.11      mrg 
    434  1.14.2.1   martin 	if (usbnet_isdying(un))
    435      1.11      mrg 		return EIO;
    436       1.1      rin 
    437       1.1      rin 	/* Cancel pending I/O. */
    438       1.1      rin 	if (ifp->if_flags & IFF_RUNNING)
    439  1.14.2.1   martin 		usbnet_stop(un, ifp, 1);
    440       1.1      rin 
    441       1.1      rin 	/* Set MAC address. */
    442       1.1      rin 	memset(eaddr, 0, sizeof(eaddr));
    443       1.1      rin 	memcpy(eaddr, CLLADDR(ifp->if_sadl), ETHER_ADDR_LEN);
    444  1.14.2.1   martin 	ure_write_1(un, URE_PLA_CRWECR, URE_MCU_TYPE_PLA, URE_CRWECR_CONFIG);
    445  1.14.2.1   martin 	ure_write_mem(un, URE_PLA_IDR, URE_MCU_TYPE_PLA | URE_BYTE_EN_SIX_BYTES,
    446       1.1      rin 	    eaddr, 8);
    447  1.14.2.1   martin 	ure_write_1(un, URE_PLA_CRWECR, URE_MCU_TYPE_PLA, URE_CRWECR_NORAML);
    448       1.1      rin 
    449       1.1      rin 	/* Reset the packet filter. */
    450  1.14.2.1   martin 	ure_write_2(un, URE_PLA_FMC, URE_MCU_TYPE_PLA,
    451  1.14.2.1   martin 	    ure_read_2(un, URE_PLA_FMC, URE_MCU_TYPE_PLA) &
    452       1.1      rin 	    ~URE_FMC_FCR_MCU_EN);
    453  1.14.2.1   martin 	ure_write_2(un, URE_PLA_FMC, URE_MCU_TYPE_PLA,
    454  1.14.2.1   martin 	    ure_read_2(un, URE_PLA_FMC, URE_MCU_TYPE_PLA) |
    455       1.1      rin 	    URE_FMC_FCR_MCU_EN);
    456       1.5  msaitoh 
    457       1.1      rin 	/* Enable transmit and receive. */
    458  1.14.2.1   martin 	ure_write_1(un, URE_PLA_CR, URE_MCU_TYPE_PLA,
    459  1.14.2.1   martin 	    ure_read_1(un, URE_PLA_CR, URE_MCU_TYPE_PLA) | URE_CR_RE |
    460       1.1      rin 	    URE_CR_TE);
    461       1.1      rin 
    462  1.14.2.1   martin 	ure_write_2(un, URE_PLA_MISC_1, URE_MCU_TYPE_PLA,
    463  1.14.2.1   martin 	    ure_read_2(un, URE_PLA_MISC_1, URE_MCU_TYPE_PLA) &
    464       1.1      rin 	    ~URE_RXDY_GATED_EN);
    465       1.1      rin 
    466       1.1      rin 	/* Load the multicast filter. */
    467  1.14.2.1   martin 	ure_setiff_locked(un);
    468       1.1      rin 
    469  1.14.2.1   martin 	return usbnet_init_rx_tx(un);
    470       1.1      rin }
    471       1.1      rin 
    472      1.11      mrg static int
    473      1.11      mrg ure_init(struct ifnet *ifp)
    474      1.11      mrg {
    475  1.14.2.1   martin 	struct usbnet * const un = ifp->if_softc;
    476      1.11      mrg 
    477  1.14.2.1   martin 	usbnet_lock(un);
    478      1.11      mrg 	int ret = ure_init_locked(ifp);
    479  1.14.2.1   martin 	usbnet_unlock(un);
    480      1.11      mrg 
    481      1.11      mrg 	return ret;
    482      1.11      mrg }
    483      1.11      mrg 
    484       1.1      rin static void
    485  1.14.2.1   martin ure_stop_cb(struct ifnet *ifp, int disable __unused)
    486      1.11      mrg {
    487  1.14.2.1   martin 	struct usbnet * const un = ifp->if_softc;
    488      1.11      mrg 
    489  1.14.2.1   martin 	ure_reset(un);
    490      1.11      mrg }
    491      1.11      mrg 
    492      1.11      mrg static void
    493  1.14.2.1   martin ure_rtl8152_init(struct usbnet *un)
    494       1.1      rin {
    495       1.1      rin 	uint32_t pwrctrl;
    496       1.1      rin 
    497       1.1      rin 	/* Disable ALDPS. */
    498  1.14.2.1   martin 	ure_ocp_reg_write(un, URE_OCP_ALDPS_CONFIG, URE_ENPDNPS | URE_LINKENA |
    499       1.1      rin 	    URE_DIS_SDSAVE);
    500  1.14.2.1   martin 	usbd_delay_ms(un->un_udev, 20);
    501       1.1      rin 
    502  1.14.2.1   martin 	if (un->un_flags & URE_FLAG_VER_4C00) {
    503  1.14.2.1   martin 		ure_write_2(un, URE_PLA_LED_FEATURE, URE_MCU_TYPE_PLA,
    504  1.14.2.1   martin 		    ure_read_2(un, URE_PLA_LED_FEATURE, URE_MCU_TYPE_PLA) &
    505       1.1      rin 		    ~URE_LED_MODE_MASK);
    506       1.1      rin 	}
    507       1.1      rin 
    508  1.14.2.1   martin 	ure_write_2(un, URE_USB_UPS_CTRL, URE_MCU_TYPE_USB,
    509  1.14.2.1   martin 	    ure_read_2(un, URE_USB_UPS_CTRL, URE_MCU_TYPE_USB) &
    510       1.1      rin 	    ~URE_POWER_CUT);
    511  1.14.2.1   martin 	ure_write_2(un, URE_USB_PM_CTRL_STATUS, URE_MCU_TYPE_USB,
    512  1.14.2.1   martin 	    ure_read_2(un, URE_USB_PM_CTRL_STATUS, URE_MCU_TYPE_USB) &
    513       1.1      rin 	    ~URE_RESUME_INDICATE);
    514       1.1      rin 
    515  1.14.2.1   martin 	ure_write_2(un, URE_PLA_PHY_PWR, URE_MCU_TYPE_PLA,
    516  1.14.2.1   martin 	    ure_read_2(un, URE_PLA_PHY_PWR, URE_MCU_TYPE_PLA) |
    517       1.1      rin 	    URE_TX_10M_IDLE_EN | URE_PFM_PWM_SWITCH);
    518  1.14.2.1   martin 	pwrctrl = ure_read_4(un, URE_PLA_MAC_PWR_CTRL, URE_MCU_TYPE_PLA);
    519       1.1      rin 	pwrctrl &= ~URE_MCU_CLK_RATIO_MASK;
    520       1.1      rin 	pwrctrl |= URE_MCU_CLK_RATIO | URE_D3_CLK_GATED_EN;
    521  1.14.2.1   martin 	ure_write_4(un, URE_PLA_MAC_PWR_CTRL, URE_MCU_TYPE_PLA, pwrctrl);
    522  1.14.2.1   martin 	ure_write_2(un, URE_PLA_GPHY_INTR_IMR, URE_MCU_TYPE_PLA,
    523       1.1      rin 	    URE_GPHY_STS_MSK | URE_SPEED_DOWN_MSK | URE_SPDWN_RXDV_MSK |
    524       1.1      rin 	    URE_SPDWN_LINKCHG_MSK);
    525       1.1      rin 
    526       1.1      rin 	/* Enable Rx aggregation. */
    527  1.14.2.1   martin 	ure_write_2(un, URE_USB_USB_CTRL, URE_MCU_TYPE_USB,
    528  1.14.2.1   martin 	    ure_read_2(un, URE_USB_USB_CTRL, URE_MCU_TYPE_USB) &
    529       1.1      rin 	    ~URE_RX_AGG_DISABLE);
    530       1.1      rin 
    531       1.1      rin 	/* Disable ALDPS. */
    532  1.14.2.1   martin 	ure_ocp_reg_write(un, URE_OCP_ALDPS_CONFIG, URE_ENPDNPS | URE_LINKENA |
    533       1.1      rin 	    URE_DIS_SDSAVE);
    534  1.14.2.1   martin 	usbd_delay_ms(un->un_udev, 20);
    535       1.1      rin 
    536  1.14.2.1   martin 	ure_init_fifo(un);
    537       1.1      rin 
    538  1.14.2.1   martin 	ure_write_1(un, URE_USB_TX_AGG, URE_MCU_TYPE_USB,
    539       1.1      rin 	    URE_TX_AGG_MAX_THRESHOLD);
    540  1.14.2.1   martin 	ure_write_4(un, URE_USB_RX_BUF_TH, URE_MCU_TYPE_USB, URE_RX_THR_HIGH);
    541  1.14.2.1   martin 	ure_write_4(un, URE_USB_TX_DMA, URE_MCU_TYPE_USB,
    542       1.1      rin 	    URE_TEST_MODE_DISABLE | URE_TX_SIZE_ADJUST1);
    543       1.1      rin }
    544       1.1      rin 
    545       1.1      rin static void
    546  1.14.2.1   martin ure_rtl8153_init(struct usbnet *un)
    547       1.1      rin {
    548       1.1      rin 	uint16_t val;
    549       1.1      rin 	uint8_t u1u2[8];
    550       1.1      rin 	int i;
    551       1.1      rin 
    552       1.1      rin 	/* Disable ALDPS. */
    553  1.14.2.1   martin 	ure_ocp_reg_write(un, URE_OCP_POWER_CFG,
    554  1.14.2.1   martin 	    ure_ocp_reg_read(un, URE_OCP_POWER_CFG) & ~URE_EN_ALDPS);
    555  1.14.2.1   martin 	usbd_delay_ms(un->un_udev, 20);
    556       1.1      rin 
    557       1.1      rin 	memset(u1u2, 0x00, sizeof(u1u2));
    558  1.14.2.1   martin 	ure_write_mem(un, URE_USB_TOLERANCE,
    559       1.1      rin 	    URE_MCU_TYPE_USB | URE_BYTE_EN_SIX_BYTES, u1u2, sizeof(u1u2));
    560       1.1      rin 
    561       1.6  msaitoh 	for (i = 0; i < URE_TIMEOUT; i++) {
    562  1.14.2.1   martin 		if (ure_read_2(un, URE_PLA_BOOT_CTRL, URE_MCU_TYPE_PLA) &
    563       1.1      rin 		    URE_AUTOLOAD_DONE)
    564       1.1      rin 			break;
    565  1.14.2.1   martin 		usbd_delay_ms(un->un_udev, 10);
    566       1.1      rin 	}
    567       1.1      rin 	if (i == URE_TIMEOUT)
    568  1.14.2.1   martin 		URE_PRINTF(un, "timeout waiting for chip autoload\n");
    569       1.1      rin 
    570       1.1      rin 	for (i = 0; i < URE_TIMEOUT; i++) {
    571  1.14.2.1   martin 		val = ure_ocp_reg_read(un, URE_OCP_PHY_STATUS) &
    572       1.1      rin 		    URE_PHY_STAT_MASK;
    573       1.1      rin 		if (val == URE_PHY_STAT_LAN_ON || val == URE_PHY_STAT_PWRDN)
    574       1.1      rin 			break;
    575  1.14.2.1   martin 		usbd_delay_ms(un->un_udev, 10);
    576       1.1      rin 	}
    577       1.1      rin 	if (i == URE_TIMEOUT)
    578  1.14.2.1   martin 		URE_PRINTF(un, "timeout waiting for phy to stabilize\n");
    579       1.5  msaitoh 
    580  1.14.2.1   martin 	ure_write_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB,
    581  1.14.2.1   martin 	    ure_read_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB) &
    582       1.1      rin 	    ~URE_U2P3_ENABLE);
    583       1.1      rin 
    584  1.14.2.1   martin 	if (un->un_flags & URE_FLAG_VER_5C10) {
    585  1.14.2.1   martin 		val = ure_read_2(un, URE_USB_SSPHYLINK2, URE_MCU_TYPE_USB);
    586       1.1      rin 		val &= ~URE_PWD_DN_SCALE_MASK;
    587       1.1      rin 		val |= URE_PWD_DN_SCALE(96);
    588  1.14.2.1   martin 		ure_write_2(un, URE_USB_SSPHYLINK2, URE_MCU_TYPE_USB, val);
    589       1.1      rin 
    590  1.14.2.1   martin 		ure_write_1(un, URE_USB_USB2PHY, URE_MCU_TYPE_USB,
    591  1.14.2.1   martin 		    ure_read_1(un, URE_USB_USB2PHY, URE_MCU_TYPE_USB) |
    592       1.1      rin 		    URE_USB2PHY_L1 | URE_USB2PHY_SUSPEND);
    593  1.14.2.1   martin 	} else if (un->un_flags & URE_FLAG_VER_5C20) {
    594  1.14.2.1   martin 		ure_write_1(un, URE_PLA_DMY_REG0, URE_MCU_TYPE_PLA,
    595  1.14.2.1   martin 		    ure_read_1(un, URE_PLA_DMY_REG0, URE_MCU_TYPE_PLA) &
    596       1.1      rin 		    ~URE_ECM_ALDPS);
    597       1.1      rin 	}
    598  1.14.2.1   martin 	if (un->un_flags & (URE_FLAG_VER_5C20 | URE_FLAG_VER_5C30)) {
    599  1.14.2.1   martin 		val = ure_read_1(un, URE_USB_CSR_DUMMY1, URE_MCU_TYPE_USB);
    600  1.14.2.1   martin 		if (ure_read_2(un, URE_USB_BURST_SIZE, URE_MCU_TYPE_USB) ==
    601       1.1      rin 		    0)
    602       1.1      rin 			val &= ~URE_DYNAMIC_BURST;
    603       1.1      rin 		else
    604       1.1      rin 			val |= URE_DYNAMIC_BURST;
    605  1.14.2.1   martin 		ure_write_1(un, URE_USB_CSR_DUMMY1, URE_MCU_TYPE_USB, val);
    606       1.1      rin 	}
    607       1.1      rin 
    608  1.14.2.1   martin 	ure_write_1(un, URE_USB_CSR_DUMMY2, URE_MCU_TYPE_USB,
    609  1.14.2.1   martin 	    ure_read_1(un, URE_USB_CSR_DUMMY2, URE_MCU_TYPE_USB) |
    610       1.1      rin 	    URE_EP4_FULL_FC);
    611       1.5  msaitoh 
    612  1.14.2.1   martin 	ure_write_2(un, URE_USB_WDT11_CTRL, URE_MCU_TYPE_USB,
    613  1.14.2.1   martin 	    ure_read_2(un, URE_USB_WDT11_CTRL, URE_MCU_TYPE_USB) &
    614       1.1      rin 	    ~URE_TIMER11_EN);
    615       1.1      rin 
    616  1.14.2.1   martin 	ure_write_2(un, URE_PLA_LED_FEATURE, URE_MCU_TYPE_PLA,
    617  1.14.2.1   martin 	    ure_read_2(un, URE_PLA_LED_FEATURE, URE_MCU_TYPE_PLA) &
    618       1.1      rin 	    ~URE_LED_MODE_MASK);
    619       1.5  msaitoh 
    620  1.14.2.1   martin 	if ((un->un_flags & URE_FLAG_VER_5C10) &&
    621  1.14.2.1   martin 	    un->un_udev->ud_speed != USB_SPEED_SUPER)
    622       1.1      rin 		val = URE_LPM_TIMER_500MS;
    623       1.1      rin 	else
    624       1.1      rin 		val = URE_LPM_TIMER_500US;
    625  1.14.2.1   martin 	ure_write_1(un, URE_USB_LPM_CTRL, URE_MCU_TYPE_USB,
    626       1.1      rin 	    val | URE_FIFO_EMPTY_1FB | URE_ROK_EXIT_LPM);
    627       1.1      rin 
    628  1.14.2.1   martin 	val = ure_read_2(un, URE_USB_AFE_CTRL2, URE_MCU_TYPE_USB);
    629       1.1      rin 	val &= ~URE_SEN_VAL_MASK;
    630       1.1      rin 	val |= URE_SEN_VAL_NORMAL | URE_SEL_RXIDLE;
    631  1.14.2.1   martin 	ure_write_2(un, URE_USB_AFE_CTRL2, URE_MCU_TYPE_USB, val);
    632       1.1      rin 
    633  1.14.2.1   martin 	ure_write_2(un, URE_USB_CONNECT_TIMER, URE_MCU_TYPE_USB, 0x0001);
    634       1.1      rin 
    635  1.14.2.1   martin 	ure_write_2(un, URE_USB_POWER_CUT, URE_MCU_TYPE_USB,
    636  1.14.2.1   martin 	    ure_read_2(un, URE_USB_POWER_CUT, URE_MCU_TYPE_USB) &
    637       1.1      rin 	    ~(URE_PWR_EN | URE_PHASE2_EN));
    638  1.14.2.1   martin 	ure_write_2(un, URE_USB_MISC_0, URE_MCU_TYPE_USB,
    639  1.14.2.1   martin 	    ure_read_2(un, URE_USB_MISC_0, URE_MCU_TYPE_USB) &
    640       1.1      rin 	    ~URE_PCUT_STATUS);
    641       1.1      rin 
    642       1.1      rin 	memset(u1u2, 0xff, sizeof(u1u2));
    643  1.14.2.1   martin 	ure_write_mem(un, URE_USB_TOLERANCE,
    644       1.1      rin 	    URE_MCU_TYPE_USB | URE_BYTE_EN_SIX_BYTES, u1u2, sizeof(u1u2));
    645       1.1      rin 
    646  1.14.2.1   martin 	ure_write_2(un, URE_PLA_MAC_PWR_CTRL, URE_MCU_TYPE_PLA,
    647       1.1      rin 	    URE_ALDPS_SPDWN_RATIO);
    648  1.14.2.1   martin 	ure_write_2(un, URE_PLA_MAC_PWR_CTRL2, URE_MCU_TYPE_PLA,
    649       1.1      rin 	    URE_EEE_SPDWN_RATIO);
    650  1.14.2.1   martin 	ure_write_2(un, URE_PLA_MAC_PWR_CTRL3, URE_MCU_TYPE_PLA,
    651       1.1      rin 	    URE_PKT_AVAIL_SPDWN_EN | URE_SUSPEND_SPDWN_EN |
    652       1.1      rin 	    URE_U1U2_SPDWN_EN | URE_L1_SPDWN_EN);
    653  1.14.2.1   martin 	ure_write_2(un, URE_PLA_MAC_PWR_CTRL4, URE_MCU_TYPE_PLA,
    654       1.1      rin 	    URE_PWRSAVE_SPDWN_EN | URE_RXDV_SPDWN_EN | URE_TX10MIDLE_EN |
    655       1.1      rin 	    URE_TP100_SPDWN_EN | URE_TP500_SPDWN_EN | URE_TP1000_SPDWN_EN |
    656       1.1      rin 	    URE_EEE_SPDWN_EN);
    657       1.1      rin 
    658  1.14.2.1   martin 	val = ure_read_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB);
    659  1.14.2.1   martin 	if (!(un->un_flags & (URE_FLAG_VER_5C00 | URE_FLAG_VER_5C10)))
    660       1.1      rin 		val |= URE_U2P3_ENABLE;
    661       1.1      rin 	else
    662       1.1      rin 		val &= ~URE_U2P3_ENABLE;
    663  1.14.2.1   martin 	ure_write_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB, val);
    664       1.1      rin 
    665       1.1      rin 	memset(u1u2, 0x00, sizeof(u1u2));
    666  1.14.2.1   martin 	ure_write_mem(un, URE_USB_TOLERANCE,
    667       1.1      rin 	    URE_MCU_TYPE_USB | URE_BYTE_EN_SIX_BYTES, u1u2, sizeof(u1u2));
    668       1.1      rin 
    669       1.1      rin 	/* Disable ALDPS. */
    670  1.14.2.1   martin 	ure_ocp_reg_write(un, URE_OCP_POWER_CFG,
    671  1.14.2.1   martin 	    ure_ocp_reg_read(un, URE_OCP_POWER_CFG) & ~URE_EN_ALDPS);
    672  1.14.2.1   martin 	usbd_delay_ms(un->un_udev, 20);
    673       1.1      rin 
    674  1.14.2.1   martin 	ure_init_fifo(un);
    675       1.1      rin 
    676       1.1      rin 	/* Enable Rx aggregation. */
    677  1.14.2.1   martin 	ure_write_2(un, URE_USB_USB_CTRL, URE_MCU_TYPE_USB,
    678  1.14.2.1   martin 	    ure_read_2(un, URE_USB_USB_CTRL, URE_MCU_TYPE_USB) &
    679       1.1      rin 	    ~URE_RX_AGG_DISABLE);
    680       1.1      rin 
    681  1.14.2.1   martin 	val = ure_read_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB);
    682  1.14.2.1   martin 	if (!(un->un_flags & (URE_FLAG_VER_5C00 | URE_FLAG_VER_5C10)))
    683       1.1      rin 		val |= URE_U2P3_ENABLE;
    684       1.1      rin 	else
    685       1.1      rin 		val &= ~URE_U2P3_ENABLE;
    686  1.14.2.1   martin 	ure_write_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB, val);
    687       1.1      rin 
    688       1.1      rin 	memset(u1u2, 0xff, sizeof(u1u2));
    689  1.14.2.1   martin 	ure_write_mem(un, URE_USB_TOLERANCE,
    690       1.1      rin 	    URE_MCU_TYPE_USB | URE_BYTE_EN_SIX_BYTES, u1u2, sizeof(u1u2));
    691       1.1      rin }
    692       1.1      rin 
    693       1.1      rin static void
    694  1.14.2.1   martin ure_disable_teredo(struct usbnet *un)
    695       1.1      rin {
    696  1.14.2.1   martin 	ure_write_4(un, URE_PLA_TEREDO_CFG, URE_MCU_TYPE_PLA,
    697  1.14.2.1   martin 	    ure_read_4(un, URE_PLA_TEREDO_CFG, URE_MCU_TYPE_PLA) &
    698       1.1      rin 	    ~(URE_TEREDO_SEL | URE_TEREDO_RS_EVENT_MASK | URE_OOB_TEREDO_EN));
    699  1.14.2.1   martin 	ure_write_2(un, URE_PLA_WDT6_CTRL, URE_MCU_TYPE_PLA,
    700       1.1      rin 	    URE_WDT6_SET_MODE);
    701  1.14.2.1   martin 	ure_write_2(un, URE_PLA_REALWOW_TIMER, URE_MCU_TYPE_PLA, 0);
    702  1.14.2.1   martin 	ure_write_4(un, URE_PLA_TEREDO_TIMER, URE_MCU_TYPE_PLA, 0);
    703       1.1      rin }
    704       1.1      rin 
    705       1.1      rin static void
    706  1.14.2.1   martin ure_init_fifo(struct usbnet *un)
    707       1.1      rin {
    708       1.1      rin 	uint32_t rx_fifo1, rx_fifo2;
    709       1.1      rin 	int i;
    710       1.1      rin 
    711  1.14.2.1   martin 	ure_write_2(un, URE_PLA_MISC_1, URE_MCU_TYPE_PLA,
    712  1.14.2.1   martin 	    ure_read_2(un, URE_PLA_MISC_1, URE_MCU_TYPE_PLA) |
    713       1.1      rin 	    URE_RXDY_GATED_EN);
    714       1.1      rin 
    715  1.14.2.1   martin 	ure_disable_teredo(un);
    716       1.1      rin 
    717  1.14.2.1   martin 	ure_write_4(un, URE_PLA_RCR, URE_MCU_TYPE_PLA,
    718  1.14.2.1   martin 	    ure_read_4(un, URE_PLA_RCR, URE_MCU_TYPE_PLA) &
    719       1.1      rin 	    ~URE_RCR_ACPT_ALL);
    720       1.1      rin 
    721  1.14.2.1   martin 	if (!(un->un_flags & URE_FLAG_8152)) {
    722  1.14.2.1   martin 		if (un->un_flags & (URE_FLAG_VER_5C00 | URE_FLAG_VER_5C10 |
    723  1.14.2.1   martin 		    URE_FLAG_VER_5C20))
    724  1.14.2.1   martin 			ure_ocp_reg_write(un, URE_OCP_ADC_CFG,
    725       1.1      rin 			    URE_CKADSEL_L | URE_ADC_EN | URE_EN_EMI_L);
    726  1.14.2.1   martin 		if (un->un_flags & URE_FLAG_VER_5C00)
    727  1.14.2.1   martin 			ure_ocp_reg_write(un, URE_OCP_EEE_CFG,
    728  1.14.2.1   martin 			    ure_ocp_reg_read(un, URE_OCP_EEE_CFG) &
    729       1.1      rin 			    ~URE_CTAP_SHORT_EN);
    730  1.14.2.1   martin 		ure_ocp_reg_write(un, URE_OCP_POWER_CFG,
    731  1.14.2.1   martin 		    ure_ocp_reg_read(un, URE_OCP_POWER_CFG) |
    732       1.1      rin 		    URE_EEE_CLKDIV_EN);
    733  1.14.2.1   martin 		ure_ocp_reg_write(un, URE_OCP_DOWN_SPEED,
    734  1.14.2.1   martin 		    ure_ocp_reg_read(un, URE_OCP_DOWN_SPEED) |
    735       1.1      rin 		    URE_EN_10M_BGOFF);
    736  1.14.2.1   martin 		ure_ocp_reg_write(un, URE_OCP_POWER_CFG,
    737  1.14.2.1   martin 		    ure_ocp_reg_read(un, URE_OCP_POWER_CFG) |
    738       1.1      rin 		    URE_EN_10M_PLLOFF);
    739  1.14.2.1   martin 		ure_ocp_reg_write(un, URE_OCP_SRAM_ADDR, URE_SRAM_IMPEDANCE);
    740  1.14.2.1   martin 		ure_ocp_reg_write(un, URE_OCP_SRAM_DATA, 0x0b13);
    741  1.14.2.1   martin 		ure_write_2(un, URE_PLA_PHY_PWR, URE_MCU_TYPE_PLA,
    742  1.14.2.1   martin 		    ure_read_2(un, URE_PLA_PHY_PWR, URE_MCU_TYPE_PLA) |
    743       1.1      rin 		    URE_PFM_PWM_SWITCH);
    744       1.1      rin 
    745       1.1      rin 		/* Enable LPF corner auto tune. */
    746  1.14.2.1   martin 		ure_ocp_reg_write(un, URE_OCP_SRAM_ADDR, URE_SRAM_LPF_CFG);
    747  1.14.2.1   martin 		ure_ocp_reg_write(un, URE_OCP_SRAM_DATA, 0xf70f);
    748       1.1      rin 
    749       1.1      rin 		/* Adjust 10M amplitude. */
    750  1.14.2.1   martin 		ure_ocp_reg_write(un, URE_OCP_SRAM_ADDR, URE_SRAM_10M_AMP1);
    751  1.14.2.1   martin 		ure_ocp_reg_write(un, URE_OCP_SRAM_DATA, 0x00af);
    752  1.14.2.1   martin 		ure_ocp_reg_write(un, URE_OCP_SRAM_ADDR, URE_SRAM_10M_AMP2);
    753  1.14.2.1   martin 		ure_ocp_reg_write(un, URE_OCP_SRAM_DATA, 0x0208);
    754       1.1      rin 	}
    755       1.1      rin 
    756  1.14.2.1   martin 	ure_reset(un);
    757       1.1      rin 
    758  1.14.2.1   martin 	ure_write_1(un, URE_PLA_CR, URE_MCU_TYPE_PLA, 0);
    759       1.1      rin 
    760  1.14.2.1   martin 	ure_write_1(un, URE_PLA_OOB_CTRL, URE_MCU_TYPE_PLA,
    761  1.14.2.1   martin 	    ure_read_1(un, URE_PLA_OOB_CTRL, URE_MCU_TYPE_PLA) &
    762       1.1      rin 	    ~URE_NOW_IS_OOB);
    763       1.1      rin 
    764  1.14.2.1   martin 	ure_write_2(un, URE_PLA_SFF_STS_7, URE_MCU_TYPE_PLA,
    765  1.14.2.1   martin 	    ure_read_2(un, URE_PLA_SFF_STS_7, URE_MCU_TYPE_PLA) &
    766       1.1      rin 	    ~URE_MCU_BORW_EN);
    767       1.1      rin 	for (i = 0; i < URE_TIMEOUT; i++) {
    768  1.14.2.1   martin 		if (ure_read_1(un, URE_PLA_OOB_CTRL, URE_MCU_TYPE_PLA) &
    769       1.1      rin 		    URE_LINK_LIST_READY)
    770       1.1      rin 			break;
    771  1.14.2.1   martin 		usbd_delay_ms(un->un_udev, 10);
    772       1.1      rin 	}
    773       1.1      rin 	if (i == URE_TIMEOUT)
    774  1.14.2.1   martin 		URE_PRINTF(un, "timeout waiting for OOB control\n");
    775  1.14.2.1   martin 	ure_write_2(un, URE_PLA_SFF_STS_7, URE_MCU_TYPE_PLA,
    776  1.14.2.1   martin 	    ure_read_2(un, URE_PLA_SFF_STS_7, URE_MCU_TYPE_PLA) |
    777       1.1      rin 	    URE_RE_INIT_LL);
    778       1.1      rin 	for (i = 0; i < URE_TIMEOUT; i++) {
    779  1.14.2.1   martin 		if (ure_read_1(un, URE_PLA_OOB_CTRL, URE_MCU_TYPE_PLA) &
    780       1.1      rin 		    URE_LINK_LIST_READY)
    781       1.1      rin 			break;
    782  1.14.2.1   martin 		usbd_delay_ms(un->un_udev, 10);
    783       1.1      rin 	}
    784       1.1      rin 	if (i == URE_TIMEOUT)
    785  1.14.2.1   martin 		URE_PRINTF(un, "timeout waiting for OOB control\n");
    786       1.1      rin 
    787  1.14.2.1   martin 	ure_write_2(un, URE_PLA_CPCR, URE_MCU_TYPE_PLA,
    788  1.14.2.1   martin 	    ure_read_2(un, URE_PLA_CPCR, URE_MCU_TYPE_PLA) &
    789       1.1      rin 	    ~URE_CPCR_RX_VLAN);
    790  1.14.2.1   martin 	ure_write_2(un, URE_PLA_TCR0, URE_MCU_TYPE_PLA,
    791  1.14.2.1   martin 	    ure_read_2(un, URE_PLA_TCR0, URE_MCU_TYPE_PLA) |
    792       1.1      rin 	    URE_TCR0_AUTO_FIFO);
    793       1.1      rin 
    794       1.1      rin 	/* Configure Rx FIFO threshold and coalescing. */
    795  1.14.2.1   martin 	ure_write_4(un, URE_PLA_RXFIFO_CTRL0, URE_MCU_TYPE_PLA,
    796       1.1      rin 	    URE_RXFIFO_THR1_NORMAL);
    797  1.14.2.1   martin 	if (un->un_udev->ud_speed == USB_SPEED_FULL) {
    798       1.1      rin 		rx_fifo1 = URE_RXFIFO_THR2_FULL;
    799       1.1      rin 		rx_fifo2 = URE_RXFIFO_THR3_FULL;
    800       1.1      rin 	} else {
    801       1.1      rin 		rx_fifo1 = URE_RXFIFO_THR2_HIGH;
    802       1.1      rin 		rx_fifo2 = URE_RXFIFO_THR3_HIGH;
    803       1.1      rin 	}
    804  1.14.2.1   martin 	ure_write_4(un, URE_PLA_RXFIFO_CTRL1, URE_MCU_TYPE_PLA, rx_fifo1);
    805  1.14.2.1   martin 	ure_write_4(un, URE_PLA_RXFIFO_CTRL2, URE_MCU_TYPE_PLA, rx_fifo2);
    806       1.1      rin 
    807       1.1      rin 	/* Configure Tx FIFO threshold. */
    808  1.14.2.1   martin 	ure_write_4(un, URE_PLA_TXFIFO_CTRL, URE_MCU_TYPE_PLA,
    809       1.1      rin 	    URE_TXFIFO_THR_NORMAL);
    810       1.1      rin }
    811       1.1      rin 
    812  1.14.2.1   martin static int
    813  1.14.2.1   martin ure_ioctl_cb(struct ifnet *ifp, u_long cmd, void *data)
    814       1.1      rin {
    815  1.14.2.1   martin 	struct usbnet * const un = ifp->if_softc;
    816       1.1      rin 
    817       1.1      rin 	switch (cmd) {
    818  1.14.2.1   martin 	case SIOCADDMULTI:
    819  1.14.2.1   martin 	case SIOCDELMULTI:
    820  1.14.2.1   martin 		ure_setiff(un);
    821       1.1      rin 		break;
    822       1.1      rin 	default:
    823  1.14.2.1   martin 		break;
    824       1.1      rin 	}
    825       1.1      rin 
    826  1.14.2.1   martin 	return 0;
    827       1.1      rin }
    828       1.1      rin 
    829       1.1      rin static int
    830       1.1      rin ure_match(device_t parent, cfdata_t match, void *aux)
    831       1.1      rin {
    832       1.1      rin 	struct usb_attach_arg *uaa = aux;
    833       1.1      rin 
    834       1.1      rin 	return usb_lookup(ure_devs, uaa->uaa_vendor, uaa->uaa_product) != NULL ?
    835       1.1      rin 	    UMATCH_VENDOR_PRODUCT : UMATCH_NONE;
    836       1.1      rin }
    837       1.1      rin 
    838       1.1      rin static void
    839       1.1      rin ure_attach(device_t parent, device_t self, void *aux)
    840       1.1      rin {
    841  1.14.2.1   martin 	USBNET_MII_DECL_DEFAULT(unm);
    842  1.14.2.1   martin 	struct usbnet * const un = device_private(self);
    843       1.1      rin 	struct usb_attach_arg *uaa = aux;
    844       1.1      rin 	struct usbd_device *dev = uaa->uaa_device;
    845       1.1      rin 	usb_interface_descriptor_t *id;
    846       1.1      rin 	usb_endpoint_descriptor_t *ed;
    847      1.11      mrg 	int error, i;
    848       1.1      rin 	uint16_t ver;
    849       1.1      rin 	uint8_t eaddr[8]; /* 2byte padded */
    850       1.1      rin 	char *devinfop;
    851       1.1      rin 
    852       1.1      rin 	aprint_naive("\n");
    853       1.1      rin 	aprint_normal("\n");
    854  1.14.2.1   martin 	devinfop = usbd_devinfo_alloc(dev, 0);
    855       1.1      rin 	aprint_normal_dev(self, "%s\n", devinfop);
    856       1.1      rin 	usbd_devinfo_free(devinfop);
    857       1.1      rin 
    858  1.14.2.1   martin 	un->un_dev = self;
    859  1.14.2.1   martin 	un->un_udev = dev;
    860  1.14.2.1   martin 	un->un_sc = un;
    861  1.14.2.1   martin 	un->un_ops = &ure_ops;
    862  1.14.2.1   martin 	un->un_rx_xfer_flags = USBD_SHORT_XFER_OK;
    863  1.14.2.1   martin 	un->un_tx_xfer_flags = USBD_FORCE_SHORT_XFER;
    864  1.14.2.1   martin 	un->un_rx_list_cnt = URE_RX_LIST_CNT;
    865  1.14.2.1   martin 	un->un_tx_list_cnt = URE_TX_LIST_CNT;
    866  1.14.2.1   martin 	un->un_rx_bufsz = URE_BUFSZ;
    867  1.14.2.1   martin 	un->un_tx_bufsz = URE_BUFSZ;
    868       1.8      mrg 
    869       1.1      rin #define URE_CONFIG_NO	1 /* XXX */
    870       1.1      rin 	error = usbd_set_config_no(dev, URE_CONFIG_NO, 1);
    871       1.1      rin 	if (error) {
    872       1.1      rin 		aprint_error_dev(self, "failed to set configuration: %s\n",
    873       1.1      rin 		    usbd_errstr(error));
    874       1.1      rin 		return; /* XXX */
    875       1.1      rin 	}
    876       1.1      rin 
    877       1.1      rin 	if (uaa->uaa_product == USB_PRODUCT_REALTEK_RTL8152)
    878  1.14.2.1   martin 		un->un_flags |= URE_FLAG_8152;
    879       1.1      rin 
    880       1.1      rin #define URE_IFACE_IDX  0 /* XXX */
    881  1.14.2.1   martin 	error = usbd_device2interface_handle(dev, URE_IFACE_IDX, &un->un_iface);
    882       1.1      rin 	if (error) {
    883       1.1      rin 		aprint_error_dev(self, "failed to get interface handle: %s\n",
    884       1.1      rin 		    usbd_errstr(error));
    885       1.1      rin 		return; /* XXX */
    886       1.1      rin 	}
    887       1.1      rin 
    888  1.14.2.1   martin 	id = usbd_get_interface_descriptor(un->un_iface);
    889       1.1      rin 	for (i = 0; i < id->bNumEndpoints; i++) {
    890  1.14.2.1   martin 		ed = usbd_interface2endpoint_descriptor(un->un_iface, i);
    891       1.1      rin 		if (ed == NULL) {
    892       1.1      rin 			aprint_error_dev(self, "couldn't get ep %d\n", i);
    893       1.1      rin 			return; /* XXX */
    894       1.1      rin 		}
    895       1.1      rin 		if (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN &&
    896       1.1      rin 		    UE_GET_XFERTYPE(ed->bmAttributes) == UE_BULK) {
    897  1.14.2.1   martin 			un->un_ed[USBNET_ENDPT_RX] = ed->bEndpointAddress;
    898       1.1      rin 		} else if (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_OUT &&
    899       1.1      rin 		    UE_GET_XFERTYPE(ed->bmAttributes) == UE_BULK) {
    900  1.14.2.1   martin 			un->un_ed[USBNET_ENDPT_TX] = ed->bEndpointAddress;
    901       1.1      rin 		}
    902       1.1      rin 	}
    903       1.1      rin 
    904  1.14.2.1   martin 	/* Set these up now for ure_ctl().  */
    905  1.14.2.1   martin 	usbnet_attach(un, "uredet");
    906       1.1      rin 
    907  1.14.2.1   martin 	un->un_phyno = 0;
    908  1.14.2.1   martin 
    909  1.14.2.1   martin 	ver = ure_read_2(un, URE_PLA_TCR1, URE_MCU_TYPE_PLA) & URE_VERSION_MASK;
    910       1.1      rin 	switch (ver) {
    911       1.1      rin 	case 0x4c00:
    912  1.14.2.1   martin 		un->un_flags |= URE_FLAG_VER_4C00;
    913       1.1      rin 		break;
    914       1.1      rin 	case 0x4c10:
    915  1.14.2.1   martin 		un->un_flags |= URE_FLAG_VER_4C10;
    916       1.1      rin 		break;
    917       1.1      rin 	case 0x5c00:
    918  1.14.2.1   martin 		un->un_flags |= URE_FLAG_VER_5C00;
    919       1.1      rin 		break;
    920       1.1      rin 	case 0x5c10:
    921  1.14.2.1   martin 		un->un_flags |= URE_FLAG_VER_5C10;
    922       1.1      rin 		break;
    923       1.1      rin 	case 0x5c20:
    924  1.14.2.1   martin 		un->un_flags |= URE_FLAG_VER_5C20;
    925       1.1      rin 		break;
    926       1.1      rin 	case 0x5c30:
    927  1.14.2.1   martin 		un->un_flags |= URE_FLAG_VER_5C30;
    928       1.1      rin 		break;
    929       1.1      rin 	default:
    930       1.1      rin 		/* fake addr?  or just fail? */
    931       1.1      rin 		break;
    932       1.1      rin 	}
    933       1.3      rin 	aprint_normal_dev(self, "RTL%d %sver %04x\n",
    934  1.14.2.1   martin 	    (un->un_flags & URE_FLAG_8152) ? 8152 : 8153,
    935  1.14.2.1   martin 	    (un->un_flags != 0) ? "" : "unknown ",
    936       1.3      rin 	    ver);
    937       1.1      rin 
    938  1.14.2.1   martin 	usbnet_lock(un);
    939  1.14.2.1   martin 	if (un->un_flags & URE_FLAG_8152)
    940  1.14.2.1   martin 		ure_rtl8152_init(un);
    941       1.1      rin 	else
    942  1.14.2.1   martin 		ure_rtl8153_init(un);
    943       1.1      rin 
    944  1.14.2.1   martin 	if (un->un_flags & URE_FLAG_VER_4C00)
    945  1.14.2.1   martin 		ure_read_mem(un, URE_PLA_IDR, URE_MCU_TYPE_PLA, eaddr,
    946       1.1      rin 		    sizeof(eaddr));
    947       1.1      rin 	else
    948  1.14.2.1   martin 		ure_read_mem(un, URE_PLA_BACKUP, URE_MCU_TYPE_PLA, eaddr,
    949       1.1      rin 		    sizeof(eaddr));
    950  1.14.2.1   martin 	usbnet_unlock(un);
    951  1.14.2.1   martin 	memcpy(un->un_eaddr, eaddr, sizeof un->un_eaddr);
    952       1.1      rin 
    953  1.14.2.1   martin 	struct ifnet *ifp = usbnet_ifp(un);
    954       1.1      rin 
    955       1.1      rin 	/*
    956       1.1      rin 	 * We don't support TSOv4 and v6 for now, that are required to
    957       1.1      rin 	 * be handled in software for some cases.
    958       1.1      rin 	 */
    959       1.1      rin 	ifp->if_capabilities = IFCAP_CSUM_IPv4_Tx |
    960       1.1      rin 	    IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_UDPv4_Tx;
    961       1.1      rin #ifdef INET6
    962       1.1      rin 	ifp->if_capabilities |= IFCAP_CSUM_TCPv6_Tx | IFCAP_CSUM_UDPv6_Tx;
    963       1.1      rin #endif
    964  1.14.2.1   martin 	if (un->un_flags & ~URE_FLAG_VER_4C00) {
    965       1.1      rin 		ifp->if_capabilities |= IFCAP_CSUM_IPv4_Rx |
    966       1.1      rin 		    IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx |
    967       1.1      rin 		    IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
    968       1.1      rin 	}
    969  1.14.2.1   martin 	struct ethercom *ec = usbnet_ec(un);
    970  1.14.2.1   martin 	ec->ec_capabilities = ETHERCAP_VLAN_MTU;
    971       1.1      rin #ifdef notyet
    972  1.14.2.1   martin 	ec->ec_capabilities |= ETHERCAP_JUMBO_MTU;
    973       1.1      rin #endif
    974       1.1      rin 
    975  1.14.2.1   martin 	unm.un_mii_phyloc = un->un_phyno;
    976  1.14.2.1   martin 	usbnet_attach_ifp(un, IFF_SIMPLEX | IFF_BROADCAST | IFF_MULTICAST,
    977  1.14.2.1   martin 	    0, &unm);
    978       1.1      rin }
    979       1.1      rin 
    980       1.1      rin static void
    981  1.14.2.1   martin ure_rx_loop(struct usbnet *un, struct usbnet_chain *c, uint32_t total_len)
    982       1.1      rin {
    983  1.14.2.1   martin 	struct ifnet *ifp = usbnet_ifp(un);
    984  1.14.2.1   martin 	uint8_t *buf = c->unc_buf;
    985  1.14.2.1   martin 	uint16_t pkt_len = 0;
    986  1.14.2.1   martin 	uint16_t pkt_count = 0;
    987       1.1      rin 	struct ure_rxpkt rxhdr;
    988       1.5  msaitoh 
    989  1.14.2.1   martin 	usbnet_isowned_rx(un);
    990       1.1      rin 
    991       1.1      rin 	do {
    992       1.1      rin 		if (total_len < sizeof(rxhdr)) {
    993       1.1      rin 			DPRINTF(("too few bytes left for a packet header\n"));
    994       1.1      rin 			ifp->if_ierrors++;
    995  1.14.2.1   martin 			return;
    996       1.1      rin 		}
    997       1.1      rin 
    998  1.14.2.1   martin 		buf += roundup(pkt_len, 8);
    999       1.1      rin 
   1000       1.1      rin 		memcpy(&rxhdr, buf, sizeof(rxhdr));
   1001       1.1      rin 		total_len -= sizeof(rxhdr);
   1002       1.1      rin 
   1003  1.14.2.1   martin 		pkt_len = le32toh(rxhdr.ure_pktlen) & URE_RXPKT_LEN_MASK;
   1004  1.14.2.1   martin 		DPRINTFN(4, ("next packet is %d bytes\n", pkt_len));
   1005  1.14.2.1   martin 		if (pkt_len > total_len) {
   1006       1.1      rin 			DPRINTF(("not enough bytes left for next packet\n"));
   1007       1.1      rin 			ifp->if_ierrors++;
   1008  1.14.2.1   martin 			return;
   1009       1.1      rin 		}
   1010       1.1      rin 
   1011  1.14.2.1   martin 		total_len -= roundup(pkt_len, 8);
   1012       1.1      rin 		buf += sizeof(rxhdr);
   1013       1.1      rin 
   1014  1.14.2.1   martin 		usbnet_enqueue(un, buf, pkt_len - ETHER_CRC_LEN,
   1015  1.14.2.1   martin 			       ure_rxcsum(ifp, &rxhdr), 0, 0);
   1016      1.11      mrg 
   1017  1.14.2.1   martin 		pkt_count++;
   1018      1.11      mrg 
   1019       1.1      rin 	} while (total_len > 0);
   1020       1.1      rin 
   1021  1.14.2.1   martin 	if (pkt_count)
   1022  1.14.2.1   martin 		rnd_add_uint32(usbnet_rndsrc(un), pkt_count);
   1023       1.1      rin }
   1024       1.1      rin 
   1025       1.1      rin static int
   1026       1.1      rin ure_rxcsum(struct ifnet *ifp, struct ure_rxpkt *rp)
   1027       1.1      rin {
   1028       1.1      rin 	int enabled = ifp->if_csum_flags_rx, flags = 0;
   1029       1.1      rin 	uint32_t csum, misc;
   1030       1.1      rin 
   1031       1.1      rin 	if (enabled == 0)
   1032       1.1      rin 		return 0;
   1033       1.1      rin 
   1034       1.1      rin 	csum = le32toh(rp->ure_csum);
   1035       1.1      rin 	misc = le32toh(rp->ure_misc);
   1036       1.1      rin 
   1037       1.1      rin 	if (csum & URE_RXPKT_IPV4_CS) {
   1038       1.1      rin 		flags |= M_CSUM_IPv4;
   1039       1.1      rin 		if (csum & URE_RXPKT_TCP_CS)
   1040       1.1      rin 			flags |= M_CSUM_TCPv4;
   1041       1.1      rin 		if (csum & URE_RXPKT_UDP_CS)
   1042       1.1      rin 			flags |= M_CSUM_UDPv4;
   1043       1.6  msaitoh 	} else if (csum & URE_RXPKT_IPV6_CS) {
   1044       1.1      rin 		flags = 0;
   1045       1.1      rin 		if (csum & URE_RXPKT_TCP_CS)
   1046       1.1      rin 			flags |= M_CSUM_TCPv6;
   1047       1.1      rin 		if (csum & URE_RXPKT_UDP_CS)
   1048       1.1      rin 			flags |= M_CSUM_UDPv6;
   1049       1.6  msaitoh 	}
   1050       1.1      rin 
   1051       1.1      rin 	flags &= enabled;
   1052       1.1      rin 	if (__predict_false((flags & M_CSUM_IPv4) &&
   1053       1.1      rin 	    (misc & URE_RXPKT_IP_F)))
   1054       1.1      rin 		flags |= M_CSUM_IPv4_BAD;
   1055       1.1      rin 	if (__predict_false(
   1056       1.1      rin 	   ((flags & (M_CSUM_TCPv4 | M_CSUM_TCPv6)) && (misc & URE_RXPKT_TCP_F))
   1057       1.1      rin 	|| ((flags & (M_CSUM_UDPv4 | M_CSUM_UDPv6)) && (misc & URE_RXPKT_UDP_F))
   1058       1.1      rin 	))
   1059       1.1      rin 		flags |= M_CSUM_TCP_UDP_BAD;
   1060       1.1      rin 
   1061       1.1      rin 	return flags;
   1062       1.1      rin }
   1063       1.1      rin 
   1064  1.14.2.1   martin static unsigned
   1065  1.14.2.1   martin ure_tx_prepare(struct usbnet *un, struct mbuf *m, struct usbnet_chain *c)
   1066       1.1      rin {
   1067       1.1      rin 	struct ure_txpkt txhdr;
   1068       1.1      rin 	uint32_t frm_len = 0;
   1069  1.14.2.1   martin 	uint8_t *buf = c->unc_buf;
   1070       1.1      rin 
   1071  1.14.2.1   martin 	usbnet_isowned_tx(un);
   1072      1.11      mrg 
   1073  1.14.2.1   martin 	if ((unsigned)m->m_pkthdr.len > un->un_tx_bufsz - sizeof(txhdr))
   1074  1.14.2.1   martin 		return 0;
   1075       1.1      rin 
   1076       1.1      rin 	/* header */
   1077       1.1      rin 	txhdr.ure_pktlen = htole32(m->m_pkthdr.len | URE_TXPKT_TX_FS |
   1078       1.1      rin 	    URE_TXPKT_TX_LS);
   1079       1.1      rin 	txhdr.ure_csum = htole32(ure_txcsum(m));
   1080       1.1      rin 	memcpy(buf, &txhdr, sizeof(txhdr));
   1081       1.1      rin 	buf += sizeof(txhdr);
   1082       1.1      rin 	frm_len = sizeof(txhdr);
   1083       1.1      rin 
   1084       1.1      rin 	/* packet */
   1085       1.1      rin 	m_copydata(m, 0, m->m_pkthdr.len, buf);
   1086       1.1      rin 	frm_len += m->m_pkthdr.len;
   1087       1.1      rin 
   1088       1.1      rin 	DPRINTFN(2, ("tx %d bytes\n", frm_len));
   1089       1.1      rin 
   1090  1.14.2.1   martin 	return frm_len;
   1091       1.1      rin }
   1092       1.1      rin 
   1093       1.1      rin /*
   1094       1.1      rin  * We need to calculate L4 checksum in software, if the offset of
   1095       1.1      rin  * L4 header is larger than 0x7ff = 2047.
   1096       1.1      rin  */
   1097       1.1      rin static uint32_t
   1098       1.1      rin ure_txcsum(struct mbuf *m)
   1099       1.1      rin {
   1100       1.1      rin 	struct ether_header *eh;
   1101       1.1      rin 	int flags = m->m_pkthdr.csum_flags;
   1102       1.1      rin 	uint32_t data = m->m_pkthdr.csum_data;
   1103       1.1      rin 	uint32_t reg = 0;
   1104       1.1      rin 	int l3off, l4off;
   1105       1.1      rin 	uint16_t type;
   1106       1.1      rin 
   1107       1.1      rin 	if (flags == 0)
   1108       1.1      rin 		return 0;
   1109       1.1      rin 
   1110       1.2      rin 	if (__predict_true(m->m_len >= (int)sizeof(*eh))) {
   1111       1.1      rin 		eh = mtod(m, struct ether_header *);
   1112       1.1      rin 		type = eh->ether_type;
   1113       1.1      rin 	} else
   1114       1.1      rin 		m_copydata(m, offsetof(struct ether_header, ether_type),
   1115       1.1      rin 		    sizeof(type), &type);
   1116       1.1      rin 	switch (type = htons(type)) {
   1117       1.1      rin 	case ETHERTYPE_IP:
   1118       1.1      rin 	case ETHERTYPE_IPV6:
   1119       1.1      rin 		l3off = ETHER_HDR_LEN;
   1120       1.1      rin 		break;
   1121       1.1      rin 	case ETHERTYPE_VLAN:
   1122       1.1      rin 		l3off = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
   1123       1.1      rin 		break;
   1124       1.1      rin 	default:
   1125       1.1      rin 		return 0;
   1126       1.1      rin 	}
   1127       1.1      rin 
   1128       1.1      rin 	if (flags & (M_CSUM_TCPv4 | M_CSUM_UDPv4)) {
   1129       1.1      rin 		l4off = l3off + M_CSUM_DATA_IPv4_IPHL(data);
   1130       1.1      rin 		if (__predict_false(l4off > URE_L4_OFFSET_MAX)) {
   1131       1.1      rin 			in_undefer_cksum(m, l3off, flags);
   1132       1.1      rin 			return 0;
   1133       1.1      rin 		}
   1134       1.1      rin 		reg |= URE_TXPKT_IPV4_CS;
   1135       1.1      rin 		if (flags & M_CSUM_TCPv4)
   1136       1.1      rin 			reg |= URE_TXPKT_TCP_CS;
   1137       1.1      rin 		else
   1138       1.1      rin 			reg |= URE_TXPKT_UDP_CS;
   1139       1.1      rin 		reg |= l4off << URE_L4_OFFSET_SHIFT;
   1140       1.1      rin 	}
   1141       1.1      rin #ifdef INET6
   1142       1.1      rin 	else if (flags & (M_CSUM_TCPv6 | M_CSUM_UDPv6)) {
   1143       1.1      rin 		l4off = l3off + M_CSUM_DATA_IPv6_IPHL(data);
   1144       1.1      rin 		if (__predict_false(l4off > URE_L4_OFFSET_MAX)) {
   1145       1.1      rin 			in6_undefer_cksum(m, l3off, flags);
   1146       1.1      rin 			return 0;
   1147       1.1      rin 		}
   1148       1.1      rin 		reg |= URE_TXPKT_IPV6_CS;
   1149       1.1      rin 		if (flags & M_CSUM_TCPv6)
   1150       1.1      rin 			reg |= URE_TXPKT_TCP_CS;
   1151       1.1      rin 		else
   1152       1.1      rin 			reg |= URE_TXPKT_UDP_CS;
   1153       1.1      rin 		reg |= l4off << URE_L4_OFFSET_SHIFT;
   1154       1.1      rin 	}
   1155       1.1      rin #endif
   1156       1.1      rin 	else if (flags & M_CSUM_IPv4)
   1157       1.1      rin 		reg |= URE_TXPKT_IPV4_CS;
   1158       1.1      rin 
   1159       1.1      rin 	return reg;
   1160       1.1      rin }
   1161  1.14.2.1   martin 
   1162  1.14.2.1   martin #ifdef _MODULE
   1163  1.14.2.1   martin #include "ioconf.c"
   1164  1.14.2.1   martin #endif
   1165  1.14.2.1   martin 
   1166  1.14.2.1   martin USBNET_MODULE(ure)
   1167