if_ure.c revision 1.24 1 1.24 skrll /* $NetBSD: if_ure.c,v 1.24 2019/08/11 08:57:36 skrll Exp $ */
2 1.15 mrg /* $OpenBSD: if_ure.c,v 1.10 2018/11/02 21:32:30 jcs Exp $ */
3 1.11 mrg
4 1.1 rin /*-
5 1.1 rin * Copyright (c) 2015-2016 Kevin Lo <kevlo (at) FreeBSD.org>
6 1.1 rin * All rights reserved.
7 1.1 rin *
8 1.1 rin * Redistribution and use in source and binary forms, with or without
9 1.1 rin * modification, are permitted provided that the following conditions
10 1.1 rin * are met:
11 1.1 rin * 1. Redistributions of source code must retain the above copyright
12 1.1 rin * notice, this list of conditions and the following disclaimer.
13 1.1 rin * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 rin * notice, this list of conditions and the following disclaimer in the
15 1.1 rin * documentation and/or other materials provided with the distribution.
16 1.1 rin *
17 1.1 rin * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18 1.1 rin * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 1.1 rin * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 1.1 rin * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21 1.1 rin * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 1.1 rin * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 1.1 rin * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 1.1 rin * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 1.1 rin * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 rin * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 rin * SUCH DAMAGE.
28 1.1 rin */
29 1.1 rin
30 1.1 rin /* RealTek RTL8152/RTL8153 10/100/Gigabit USB Ethernet device */
31 1.1 rin
32 1.1 rin #include <sys/cdefs.h>
33 1.24 skrll __KERNEL_RCSID(0, "$NetBSD: if_ure.c,v 1.24 2019/08/11 08:57:36 skrll Exp $");
34 1.1 rin
35 1.1 rin #ifdef _KERNEL_OPT
36 1.1 rin #include "opt_usb.h"
37 1.1 rin #include "opt_inet.h"
38 1.1 rin #endif
39 1.1 rin
40 1.1 rin #include <sys/param.h>
41 1.1 rin #include <sys/systm.h>
42 1.1 rin #include <sys/kernel.h>
43 1.1 rin
44 1.15 mrg #include <net/route.h>
45 1.1 rin
46 1.16 mrg #include <dev/usb/usbnet.h>
47 1.16 mrg
48 1.1 rin #include <netinet/in_offload.h> /* XXX for in_undefer_cksum() */
49 1.1 rin #ifdef INET6
50 1.16 mrg #include <netinet/in.h>
51 1.1 rin #include <netinet6/in6_offload.h> /* XXX for in6_undefer_cksum() */
52 1.1 rin #endif
53 1.1 rin
54 1.1 rin #include <dev/ic/rtl81x9reg.h> /* XXX for RTK_GMEDIASTAT */
55 1.1 rin #include <dev/usb/if_urereg.h>
56 1.1 rin #include <dev/usb/if_urevar.h>
57 1.1 rin
58 1.15 mrg #define URE_PRINTF(un, fmt, args...) \
59 1.15 mrg device_printf((un)->un_dev, "%s: " fmt, __func__, ##args);
60 1.1 rin
61 1.1 rin #define URE_DEBUG
62 1.1 rin #ifdef URE_DEBUG
63 1.1 rin #define DPRINTF(x) do { if (uredebug) printf x; } while (0)
64 1.1 rin #define DPRINTFN(n, x) do { if (uredebug >= (n)) printf x; } while (0)
65 1.1 rin int uredebug = 1;
66 1.1 rin #else
67 1.1 rin #define DPRINTF(x)
68 1.1 rin #define DPRINTFN(n, x)
69 1.1 rin #endif
70 1.1 rin
71 1.1 rin static const struct usb_devno ure_devs[] = {
72 1.1 rin { USB_VENDOR_REALTEK, USB_PRODUCT_REALTEK_RTL8152 },
73 1.1 rin { USB_VENDOR_REALTEK, USB_PRODUCT_REALTEK_RTL8153 }
74 1.1 rin };
75 1.1 rin
76 1.19 mrg #define URE_BUFSZ (16 * 1024)
77 1.19 mrg
78 1.15 mrg static void ure_reset(struct usbnet *);
79 1.1 rin static uint32_t ure_txcsum(struct mbuf *);
80 1.1 rin static int ure_rxcsum(struct ifnet *, struct ure_rxpkt *);
81 1.20 mrg static void ure_rtl8152_init(struct usbnet *);
82 1.20 mrg static void ure_rtl8153_init(struct usbnet *);
83 1.20 mrg static void ure_disable_teredo(struct usbnet *);
84 1.20 mrg static void ure_init_fifo(struct usbnet *);
85 1.19 mrg
86 1.19 mrg static void ure_stop_cb(struct ifnet *, int);
87 1.19 mrg static int ure_ioctl_cb(struct ifnet *, u_long, void *);
88 1.19 mrg static usbd_status ure_mii_read_reg(struct usbnet *, int, int, uint16_t *);
89 1.19 mrg static usbd_status ure_mii_write_reg(struct usbnet *, int, int, uint16_t);
90 1.19 mrg static void ure_miibus_statchg(struct ifnet *);
91 1.15 mrg static unsigned ure_tx_prepare(struct usbnet *, struct mbuf *,
92 1.15 mrg struct usbnet_chain *);
93 1.15 mrg static void ure_rxeof_loop(struct usbnet *, struct usbd_xfer *,
94 1.15 mrg struct usbnet_chain *, uint32_t);
95 1.19 mrg static int ure_init(struct ifnet *);
96 1.19 mrg
97 1.19 mrg static int ure_match(device_t, cfdata_t, void *);
98 1.19 mrg static void ure_attach(device_t, device_t, void *);
99 1.1 rin
100 1.20 mrg CFATTACH_DECL_NEW(ure, sizeof(struct usbnet), ure_match, ure_attach,
101 1.15 mrg usbnet_detach, usbnet_activate);
102 1.1 rin
103 1.19 mrg static struct usbnet_ops ure_ops = {
104 1.19 mrg .uno_stop = ure_stop_cb,
105 1.19 mrg .uno_ioctl = ure_ioctl_cb,
106 1.19 mrg .uno_read_reg = ure_mii_read_reg,
107 1.19 mrg .uno_write_reg = ure_mii_write_reg,
108 1.19 mrg .uno_statchg = ure_miibus_statchg,
109 1.19 mrg .uno_tx_prepare = ure_tx_prepare,
110 1.19 mrg .uno_rx_loop = ure_rxeof_loop,
111 1.19 mrg .uno_init = ure_init,
112 1.19 mrg };
113 1.19 mrg
114 1.1 rin static int
115 1.15 mrg ure_ctl(struct usbnet *un, uint8_t rw, uint16_t val, uint16_t index,
116 1.1 rin void *buf, int len)
117 1.1 rin {
118 1.1 rin usb_device_request_t req;
119 1.1 rin usbd_status err;
120 1.1 rin
121 1.19 mrg if (usbnet_isdying(un))
122 1.1 rin return 0;
123 1.1 rin
124 1.1 rin if (rw == URE_CTL_WRITE)
125 1.1 rin req.bmRequestType = UT_WRITE_VENDOR_DEVICE;
126 1.1 rin else
127 1.1 rin req.bmRequestType = UT_READ_VENDOR_DEVICE;
128 1.1 rin req.bRequest = UR_SET_ADDRESS;
129 1.1 rin USETW(req.wValue, val);
130 1.1 rin USETW(req.wIndex, index);
131 1.1 rin USETW(req.wLength, len);
132 1.1 rin
133 1.1 rin DPRINTFN(5, ("ure_ctl: rw %d, val 0x%04hu, index 0x%04hu, len %d\n",
134 1.1 rin rw, val, index, len));
135 1.15 mrg err = usbd_do_request(un->un_udev, &req, buf);
136 1.1 rin if (err) {
137 1.1 rin DPRINTF(("ure_ctl: error %d\n", err));
138 1.1 rin return -1;
139 1.1 rin }
140 1.1 rin
141 1.1 rin return 0;
142 1.1 rin }
143 1.1 rin
144 1.1 rin static int
145 1.15 mrg ure_read_mem(struct usbnet *un, uint16_t addr, uint16_t index,
146 1.1 rin void *buf, int len)
147 1.1 rin {
148 1.15 mrg return ure_ctl(un, URE_CTL_READ, addr, index, buf, len);
149 1.1 rin }
150 1.1 rin
151 1.1 rin static int
152 1.15 mrg ure_write_mem(struct usbnet *un, uint16_t addr, uint16_t index,
153 1.1 rin void *buf, int len)
154 1.1 rin {
155 1.15 mrg return ure_ctl(un, URE_CTL_WRITE, addr, index, buf, len);
156 1.1 rin }
157 1.1 rin
158 1.1 rin static uint8_t
159 1.15 mrg ure_read_1(struct usbnet *un, uint16_t reg, uint16_t index)
160 1.1 rin {
161 1.1 rin uint32_t val;
162 1.1 rin uint8_t temp[4];
163 1.1 rin uint8_t shift;
164 1.1 rin
165 1.1 rin shift = (reg & 3) << 3;
166 1.1 rin reg &= ~3;
167 1.5 msaitoh
168 1.15 mrg ure_read_mem(un, reg, index, &temp, 4);
169 1.1 rin val = UGETDW(temp);
170 1.1 rin val >>= shift;
171 1.1 rin
172 1.1 rin return val & 0xff;
173 1.1 rin }
174 1.1 rin
175 1.1 rin static uint16_t
176 1.15 mrg ure_read_2(struct usbnet *un, uint16_t reg, uint16_t index)
177 1.1 rin {
178 1.1 rin uint32_t val;
179 1.1 rin uint8_t temp[4];
180 1.1 rin uint8_t shift;
181 1.1 rin
182 1.1 rin shift = (reg & 2) << 3;
183 1.1 rin reg &= ~3;
184 1.1 rin
185 1.15 mrg ure_read_mem(un, reg, index, &temp, 4);
186 1.1 rin val = UGETDW(temp);
187 1.1 rin val >>= shift;
188 1.1 rin
189 1.1 rin return val & 0xffff;
190 1.1 rin }
191 1.1 rin
192 1.1 rin static uint32_t
193 1.15 mrg ure_read_4(struct usbnet *un, uint16_t reg, uint16_t index)
194 1.1 rin {
195 1.1 rin uint8_t temp[4];
196 1.1 rin
197 1.15 mrg ure_read_mem(un, reg, index, &temp, 4);
198 1.1 rin return UGETDW(temp);
199 1.1 rin }
200 1.1 rin
201 1.1 rin static int
202 1.15 mrg ure_write_1(struct usbnet *un, uint16_t reg, uint16_t index, uint32_t val)
203 1.1 rin {
204 1.1 rin uint16_t byen;
205 1.1 rin uint8_t temp[4];
206 1.1 rin uint8_t shift;
207 1.1 rin
208 1.1 rin byen = URE_BYTE_EN_BYTE;
209 1.1 rin shift = reg & 3;
210 1.1 rin val &= 0xff;
211 1.1 rin
212 1.1 rin if (reg & 3) {
213 1.1 rin byen <<= shift;
214 1.1 rin val <<= (shift << 3);
215 1.1 rin reg &= ~3;
216 1.1 rin }
217 1.1 rin
218 1.1 rin USETDW(temp, val);
219 1.15 mrg return ure_write_mem(un, reg, index | byen, &temp, 4);
220 1.1 rin }
221 1.1 rin
222 1.1 rin static int
223 1.15 mrg ure_write_2(struct usbnet *un, uint16_t reg, uint16_t index, uint32_t val)
224 1.1 rin {
225 1.1 rin uint16_t byen;
226 1.1 rin uint8_t temp[4];
227 1.1 rin uint8_t shift;
228 1.1 rin
229 1.1 rin byen = URE_BYTE_EN_WORD;
230 1.1 rin shift = reg & 2;
231 1.1 rin val &= 0xffff;
232 1.1 rin
233 1.1 rin if (reg & 2) {
234 1.1 rin byen <<= shift;
235 1.1 rin val <<= (shift << 3);
236 1.1 rin reg &= ~3;
237 1.1 rin }
238 1.1 rin
239 1.1 rin USETDW(temp, val);
240 1.15 mrg return ure_write_mem(un, reg, index | byen, &temp, 4);
241 1.1 rin }
242 1.1 rin
243 1.1 rin static int
244 1.15 mrg ure_write_4(struct usbnet *un, uint16_t reg, uint16_t index, uint32_t val)
245 1.1 rin {
246 1.1 rin uint8_t temp[4];
247 1.1 rin
248 1.1 rin USETDW(temp, val);
249 1.15 mrg return ure_write_mem(un, reg, index | URE_BYTE_EN_DWORD, &temp, 4);
250 1.1 rin }
251 1.1 rin
252 1.1 rin static uint16_t
253 1.15 mrg ure_ocp_reg_read(struct usbnet *un, uint16_t addr)
254 1.1 rin {
255 1.1 rin uint16_t reg;
256 1.1 rin
257 1.15 mrg ure_write_2(un, URE_PLA_OCP_GPHY_BASE, URE_MCU_TYPE_PLA, addr & 0xf000);
258 1.1 rin reg = (addr & 0x0fff) | 0xb000;
259 1.1 rin
260 1.15 mrg return ure_read_2(un, reg, URE_MCU_TYPE_PLA);
261 1.1 rin }
262 1.1 rin
263 1.1 rin static void
264 1.15 mrg ure_ocp_reg_write(struct usbnet *un, uint16_t addr, uint16_t data)
265 1.1 rin {
266 1.1 rin uint16_t reg;
267 1.1 rin
268 1.15 mrg ure_write_2(un, URE_PLA_OCP_GPHY_BASE, URE_MCU_TYPE_PLA, addr & 0xf000);
269 1.1 rin reg = (addr & 0x0fff) | 0xb000;
270 1.1 rin
271 1.15 mrg ure_write_2(un, reg, URE_MCU_TYPE_PLA, data);
272 1.1 rin }
273 1.1 rin
274 1.15 mrg static usbd_status
275 1.15 mrg ure_mii_read_reg(struct usbnet *un, int phy, int reg, uint16_t *val)
276 1.1 rin {
277 1.1 rin /* Let the rgephy driver read the URE_PLA_PHYSTATUS register. */
278 1.1 rin if (reg == RTK_GMEDIASTAT) {
279 1.15 mrg *val = ure_read_1(un, URE_PLA_PHYSTATUS, URE_MCU_TYPE_PLA);
280 1.15 mrg return USBD_NORMAL_COMPLETION;
281 1.1 rin }
282 1.1 rin
283 1.15 mrg *val = ure_ocp_reg_read(un, URE_OCP_BASE_MII + reg * 2);
284 1.1 rin
285 1.15 mrg return USBD_NORMAL_COMPLETION;
286 1.1 rin }
287 1.1 rin
288 1.15 mrg static usbd_status
289 1.15 mrg ure_mii_write_reg(struct usbnet *un, int phy, int reg, uint16_t val)
290 1.1 rin {
291 1.15 mrg ure_ocp_reg_write(un, URE_OCP_BASE_MII + reg * 2, val);
292 1.1 rin
293 1.15 mrg return USBD_NORMAL_COMPLETION;
294 1.1 rin }
295 1.1 rin
296 1.1 rin static void
297 1.1 rin ure_miibus_statchg(struct ifnet *ifp)
298 1.1 rin {
299 1.15 mrg struct usbnet * const un = ifp->if_softc;
300 1.15 mrg struct mii_data * const mii = usbnet_mii(un);
301 1.1 rin
302 1.19 mrg if (usbnet_isdying(un))
303 1.1 rin return;
304 1.1 rin
305 1.21 mrg usbnet_set_link(un, false);
306 1.1 rin if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
307 1.1 rin (IFM_ACTIVE | IFM_AVALID)) {
308 1.1 rin switch (IFM_SUBTYPE(mii->mii_media_active)) {
309 1.1 rin case IFM_10_T:
310 1.1 rin case IFM_100_TX:
311 1.21 mrg usbnet_set_link(un, true);
312 1.1 rin break;
313 1.1 rin case IFM_1000_T:
314 1.20 mrg if ((un->un_flags & URE_FLAG_8152) != 0)
315 1.1 rin break;
316 1.21 mrg usbnet_set_link(un, true);
317 1.1 rin break;
318 1.1 rin default:
319 1.1 rin break;
320 1.1 rin }
321 1.1 rin }
322 1.1 rin }
323 1.1 rin
324 1.1 rin static void
325 1.15 mrg ure_setiff_locked(struct usbnet *un)
326 1.1 rin {
327 1.15 mrg struct ethercom *ec = usbnet_ec(un);
328 1.15 mrg struct ifnet *ifp = usbnet_ifp(un);
329 1.1 rin struct ether_multi *enm;
330 1.1 rin struct ether_multistep step;
331 1.1 rin uint32_t hashes[2] = { 0, 0 };
332 1.1 rin uint32_t hash;
333 1.1 rin uint32_t rxmode;
334 1.1 rin
335 1.15 mrg usbnet_isowned(un);
336 1.11 mrg
337 1.19 mrg if (usbnet_isdying(un))
338 1.1 rin return;
339 1.1 rin
340 1.15 mrg rxmode = ure_read_4(un, URE_PLA_RCR, URE_MCU_TYPE_PLA);
341 1.1 rin rxmode &= ~URE_RCR_ACPT_ALL;
342 1.1 rin
343 1.1 rin /*
344 1.1 rin * Always accept frames destined to our station address.
345 1.1 rin * Always accept broadcast frames.
346 1.1 rin */
347 1.1 rin rxmode |= URE_RCR_APM | URE_RCR_AB;
348 1.1 rin
349 1.1 rin if (ifp->if_flags & IFF_PROMISC) {
350 1.1 rin rxmode |= URE_RCR_AAP;
351 1.13 mrg allmulti:
352 1.13 mrg ETHER_LOCK(ec);
353 1.13 mrg ec->ec_flags |= ETHER_F_ALLMULTI;
354 1.13 mrg ETHER_UNLOCK(ec);
355 1.1 rin rxmode |= URE_RCR_AM;
356 1.1 rin hashes[0] = hashes[1] = 0xffffffff;
357 1.1 rin } else {
358 1.1 rin rxmode |= URE_RCR_AM;
359 1.1 rin
360 1.7 msaitoh ETHER_LOCK(ec);
361 1.13 mrg ec->ec_flags &= ~ETHER_F_ALLMULTI;
362 1.13 mrg
363 1.7 msaitoh ETHER_FIRST_MULTI(step, ec, enm);
364 1.1 rin while (enm != NULL) {
365 1.1 rin if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
366 1.7 msaitoh ETHER_ADDR_LEN)) {
367 1.7 msaitoh ETHER_UNLOCK(ec);
368 1.1 rin goto allmulti;
369 1.7 msaitoh }
370 1.1 rin
371 1.1 rin hash = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN)
372 1.1 rin >> 26;
373 1.1 rin if (hash < 32)
374 1.1 rin hashes[0] |= (1 << hash);
375 1.1 rin else
376 1.1 rin hashes[1] |= (1 << (hash - 32));
377 1.1 rin
378 1.1 rin ETHER_NEXT_MULTI(step, enm);
379 1.1 rin }
380 1.7 msaitoh ETHER_UNLOCK(ec);
381 1.1 rin
382 1.1 rin hash = bswap32(hashes[0]);
383 1.1 rin hashes[0] = bswap32(hashes[1]);
384 1.1 rin hashes[1] = hash;
385 1.1 rin }
386 1.1 rin
387 1.15 mrg ure_write_4(un, URE_PLA_MAR0, URE_MCU_TYPE_PLA, hashes[0]);
388 1.15 mrg ure_write_4(un, URE_PLA_MAR4, URE_MCU_TYPE_PLA, hashes[1]);
389 1.15 mrg ure_write_4(un, URE_PLA_RCR, URE_MCU_TYPE_PLA, rxmode);
390 1.1 rin }
391 1.1 rin
392 1.1 rin static void
393 1.15 mrg ure_setiff(struct usbnet *un)
394 1.11 mrg {
395 1.11 mrg
396 1.15 mrg usbnet_lock(un);
397 1.15 mrg ure_setiff_locked(un);
398 1.15 mrg usbnet_unlock(un);
399 1.11 mrg }
400 1.11 mrg
401 1.11 mrg static void
402 1.15 mrg ure_reset(struct usbnet *un)
403 1.1 rin {
404 1.1 rin int i;
405 1.1 rin
406 1.15 mrg usbnet_isowned(un);
407 1.11 mrg
408 1.15 mrg ure_write_1(un, URE_PLA_CR, URE_MCU_TYPE_PLA, URE_CR_RST);
409 1.1 rin
410 1.1 rin for (i = 0; i < URE_TIMEOUT; i++) {
411 1.15 mrg if (!(ure_read_1(un, URE_PLA_CR, URE_MCU_TYPE_PLA) &
412 1.1 rin URE_CR_RST))
413 1.1 rin break;
414 1.15 mrg usbd_delay_ms(un->un_udev, 10);
415 1.1 rin }
416 1.1 rin if (i == URE_TIMEOUT)
417 1.15 mrg URE_PRINTF(un, "reset never completed\n");
418 1.1 rin }
419 1.1 rin
420 1.1 rin static int
421 1.11 mrg ure_init_locked(struct ifnet *ifp)
422 1.1 rin {
423 1.15 mrg struct usbnet * const un = ifp->if_softc;
424 1.1 rin uint8_t eaddr[8];
425 1.1 rin
426 1.15 mrg usbnet_isowned(un);
427 1.11 mrg
428 1.19 mrg if (usbnet_isdying(un))
429 1.11 mrg return EIO;
430 1.1 rin
431 1.1 rin /* Cancel pending I/O. */
432 1.1 rin if (ifp->if_flags & IFF_RUNNING)
433 1.15 mrg usbnet_stop(un, ifp, 1);
434 1.1 rin
435 1.1 rin /* Set MAC address. */
436 1.1 rin memset(eaddr, 0, sizeof(eaddr));
437 1.1 rin memcpy(eaddr, CLLADDR(ifp->if_sadl), ETHER_ADDR_LEN);
438 1.15 mrg ure_write_1(un, URE_PLA_CRWECR, URE_MCU_TYPE_PLA, URE_CRWECR_CONFIG);
439 1.15 mrg ure_write_mem(un, URE_PLA_IDR, URE_MCU_TYPE_PLA | URE_BYTE_EN_SIX_BYTES,
440 1.1 rin eaddr, 8);
441 1.15 mrg ure_write_1(un, URE_PLA_CRWECR, URE_MCU_TYPE_PLA, URE_CRWECR_NORAML);
442 1.1 rin
443 1.1 rin /* Reset the packet filter. */
444 1.15 mrg ure_write_2(un, URE_PLA_FMC, URE_MCU_TYPE_PLA,
445 1.15 mrg ure_read_2(un, URE_PLA_FMC, URE_MCU_TYPE_PLA) &
446 1.1 rin ~URE_FMC_FCR_MCU_EN);
447 1.15 mrg ure_write_2(un, URE_PLA_FMC, URE_MCU_TYPE_PLA,
448 1.15 mrg ure_read_2(un, URE_PLA_FMC, URE_MCU_TYPE_PLA) |
449 1.1 rin URE_FMC_FCR_MCU_EN);
450 1.5 msaitoh
451 1.1 rin /* Enable transmit and receive. */
452 1.15 mrg ure_write_1(un, URE_PLA_CR, URE_MCU_TYPE_PLA,
453 1.15 mrg ure_read_1(un, URE_PLA_CR, URE_MCU_TYPE_PLA) | URE_CR_RE |
454 1.1 rin URE_CR_TE);
455 1.1 rin
456 1.15 mrg ure_write_2(un, URE_PLA_MISC_1, URE_MCU_TYPE_PLA,
457 1.15 mrg ure_read_2(un, URE_PLA_MISC_1, URE_MCU_TYPE_PLA) &
458 1.1 rin ~URE_RXDY_GATED_EN);
459 1.1 rin
460 1.1 rin /* Load the multicast filter. */
461 1.15 mrg ure_setiff_locked(un);
462 1.1 rin
463 1.19 mrg return usbnet_init_rx_tx(un);
464 1.1 rin }
465 1.1 rin
466 1.11 mrg static int
467 1.11 mrg ure_init(struct ifnet *ifp)
468 1.11 mrg {
469 1.15 mrg struct usbnet * const un = ifp->if_softc;
470 1.11 mrg
471 1.15 mrg usbnet_lock(un);
472 1.11 mrg int ret = ure_init_locked(ifp);
473 1.15 mrg usbnet_unlock(un);
474 1.11 mrg
475 1.11 mrg return ret;
476 1.11 mrg }
477 1.11 mrg
478 1.1 rin static void
479 1.15 mrg ure_stop_cb(struct ifnet *ifp, int disable __unused)
480 1.1 rin {
481 1.15 mrg struct usbnet * const un = ifp->if_softc;
482 1.1 rin
483 1.15 mrg ure_reset(un);
484 1.11 mrg }
485 1.11 mrg
486 1.11 mrg static void
487 1.20 mrg ure_rtl8152_init(struct usbnet *un)
488 1.1 rin {
489 1.1 rin uint32_t pwrctrl;
490 1.1 rin
491 1.1 rin /* Disable ALDPS. */
492 1.15 mrg ure_ocp_reg_write(un, URE_OCP_ALDPS_CONFIG, URE_ENPDNPS | URE_LINKENA |
493 1.1 rin URE_DIS_SDSAVE);
494 1.15 mrg usbd_delay_ms(un->un_udev, 20);
495 1.1 rin
496 1.20 mrg if (un->un_flags & URE_FLAG_VER_4C00) {
497 1.15 mrg ure_write_2(un, URE_PLA_LED_FEATURE, URE_MCU_TYPE_PLA,
498 1.15 mrg ure_read_2(un, URE_PLA_LED_FEATURE, URE_MCU_TYPE_PLA) &
499 1.1 rin ~URE_LED_MODE_MASK);
500 1.1 rin }
501 1.1 rin
502 1.15 mrg ure_write_2(un, URE_USB_UPS_CTRL, URE_MCU_TYPE_USB,
503 1.15 mrg ure_read_2(un, URE_USB_UPS_CTRL, URE_MCU_TYPE_USB) &
504 1.1 rin ~URE_POWER_CUT);
505 1.15 mrg ure_write_2(un, URE_USB_PM_CTRL_STATUS, URE_MCU_TYPE_USB,
506 1.15 mrg ure_read_2(un, URE_USB_PM_CTRL_STATUS, URE_MCU_TYPE_USB) &
507 1.1 rin ~URE_RESUME_INDICATE);
508 1.1 rin
509 1.15 mrg ure_write_2(un, URE_PLA_PHY_PWR, URE_MCU_TYPE_PLA,
510 1.15 mrg ure_read_2(un, URE_PLA_PHY_PWR, URE_MCU_TYPE_PLA) |
511 1.1 rin URE_TX_10M_IDLE_EN | URE_PFM_PWM_SWITCH);
512 1.15 mrg pwrctrl = ure_read_4(un, URE_PLA_MAC_PWR_CTRL, URE_MCU_TYPE_PLA);
513 1.1 rin pwrctrl &= ~URE_MCU_CLK_RATIO_MASK;
514 1.1 rin pwrctrl |= URE_MCU_CLK_RATIO | URE_D3_CLK_GATED_EN;
515 1.15 mrg ure_write_4(un, URE_PLA_MAC_PWR_CTRL, URE_MCU_TYPE_PLA, pwrctrl);
516 1.15 mrg ure_write_2(un, URE_PLA_GPHY_INTR_IMR, URE_MCU_TYPE_PLA,
517 1.1 rin URE_GPHY_STS_MSK | URE_SPEED_DOWN_MSK | URE_SPDWN_RXDV_MSK |
518 1.1 rin URE_SPDWN_LINKCHG_MSK);
519 1.1 rin
520 1.1 rin /* Enable Rx aggregation. */
521 1.15 mrg ure_write_2(un, URE_USB_USB_CTRL, URE_MCU_TYPE_USB,
522 1.15 mrg ure_read_2(un, URE_USB_USB_CTRL, URE_MCU_TYPE_USB) &
523 1.1 rin ~URE_RX_AGG_DISABLE);
524 1.1 rin
525 1.1 rin /* Disable ALDPS. */
526 1.15 mrg ure_ocp_reg_write(un, URE_OCP_ALDPS_CONFIG, URE_ENPDNPS | URE_LINKENA |
527 1.1 rin URE_DIS_SDSAVE);
528 1.15 mrg usbd_delay_ms(un->un_udev, 20);
529 1.1 rin
530 1.20 mrg ure_init_fifo(un);
531 1.1 rin
532 1.15 mrg ure_write_1(un, URE_USB_TX_AGG, URE_MCU_TYPE_USB,
533 1.1 rin URE_TX_AGG_MAX_THRESHOLD);
534 1.15 mrg ure_write_4(un, URE_USB_RX_BUF_TH, URE_MCU_TYPE_USB, URE_RX_THR_HIGH);
535 1.15 mrg ure_write_4(un, URE_USB_TX_DMA, URE_MCU_TYPE_USB,
536 1.1 rin URE_TEST_MODE_DISABLE | URE_TX_SIZE_ADJUST1);
537 1.1 rin }
538 1.1 rin
539 1.1 rin static void
540 1.20 mrg ure_rtl8153_init(struct usbnet *un)
541 1.1 rin {
542 1.1 rin uint16_t val;
543 1.1 rin uint8_t u1u2[8];
544 1.1 rin int i;
545 1.1 rin
546 1.1 rin /* Disable ALDPS. */
547 1.15 mrg ure_ocp_reg_write(un, URE_OCP_POWER_CFG,
548 1.15 mrg ure_ocp_reg_read(un, URE_OCP_POWER_CFG) & ~URE_EN_ALDPS);
549 1.15 mrg usbd_delay_ms(un->un_udev, 20);
550 1.1 rin
551 1.1 rin memset(u1u2, 0x00, sizeof(u1u2));
552 1.15 mrg ure_write_mem(un, URE_USB_TOLERANCE,
553 1.1 rin URE_MCU_TYPE_USB | URE_BYTE_EN_SIX_BYTES, u1u2, sizeof(u1u2));
554 1.1 rin
555 1.6 msaitoh for (i = 0; i < URE_TIMEOUT; i++) {
556 1.15 mrg if (ure_read_2(un, URE_PLA_BOOT_CTRL, URE_MCU_TYPE_PLA) &
557 1.1 rin URE_AUTOLOAD_DONE)
558 1.1 rin break;
559 1.15 mrg usbd_delay_ms(un->un_udev, 10);
560 1.1 rin }
561 1.1 rin if (i == URE_TIMEOUT)
562 1.15 mrg URE_PRINTF(un, "timeout waiting for chip autoload\n");
563 1.1 rin
564 1.1 rin for (i = 0; i < URE_TIMEOUT; i++) {
565 1.15 mrg val = ure_ocp_reg_read(un, URE_OCP_PHY_STATUS) &
566 1.1 rin URE_PHY_STAT_MASK;
567 1.1 rin if (val == URE_PHY_STAT_LAN_ON || val == URE_PHY_STAT_PWRDN)
568 1.1 rin break;
569 1.15 mrg usbd_delay_ms(un->un_udev, 10);
570 1.1 rin }
571 1.1 rin if (i == URE_TIMEOUT)
572 1.15 mrg URE_PRINTF(un, "timeout waiting for phy to stabilize\n");
573 1.5 msaitoh
574 1.15 mrg ure_write_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB,
575 1.15 mrg ure_read_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB) &
576 1.1 rin ~URE_U2P3_ENABLE);
577 1.1 rin
578 1.20 mrg if (un->un_flags & URE_FLAG_VER_5C10) {
579 1.15 mrg val = ure_read_2(un, URE_USB_SSPHYLINK2, URE_MCU_TYPE_USB);
580 1.1 rin val &= ~URE_PWD_DN_SCALE_MASK;
581 1.1 rin val |= URE_PWD_DN_SCALE(96);
582 1.15 mrg ure_write_2(un, URE_USB_SSPHYLINK2, URE_MCU_TYPE_USB, val);
583 1.1 rin
584 1.15 mrg ure_write_1(un, URE_USB_USB2PHY, URE_MCU_TYPE_USB,
585 1.15 mrg ure_read_1(un, URE_USB_USB2PHY, URE_MCU_TYPE_USB) |
586 1.1 rin URE_USB2PHY_L1 | URE_USB2PHY_SUSPEND);
587 1.20 mrg } else if (un->un_flags & URE_FLAG_VER_5C20) {
588 1.15 mrg ure_write_1(un, URE_PLA_DMY_REG0, URE_MCU_TYPE_PLA,
589 1.15 mrg ure_read_1(un, URE_PLA_DMY_REG0, URE_MCU_TYPE_PLA) &
590 1.1 rin ~URE_ECM_ALDPS);
591 1.1 rin }
592 1.20 mrg if (un->un_flags & (URE_FLAG_VER_5C20 | URE_FLAG_VER_5C30)) {
593 1.15 mrg val = ure_read_1(un, URE_USB_CSR_DUMMY1, URE_MCU_TYPE_USB);
594 1.15 mrg if (ure_read_2(un, URE_USB_BURST_SIZE, URE_MCU_TYPE_USB) ==
595 1.1 rin 0)
596 1.1 rin val &= ~URE_DYNAMIC_BURST;
597 1.1 rin else
598 1.1 rin val |= URE_DYNAMIC_BURST;
599 1.15 mrg ure_write_1(un, URE_USB_CSR_DUMMY1, URE_MCU_TYPE_USB, val);
600 1.1 rin }
601 1.1 rin
602 1.15 mrg ure_write_1(un, URE_USB_CSR_DUMMY2, URE_MCU_TYPE_USB,
603 1.15 mrg ure_read_1(un, URE_USB_CSR_DUMMY2, URE_MCU_TYPE_USB) |
604 1.1 rin URE_EP4_FULL_FC);
605 1.5 msaitoh
606 1.15 mrg ure_write_2(un, URE_USB_WDT11_CTRL, URE_MCU_TYPE_USB,
607 1.15 mrg ure_read_2(un, URE_USB_WDT11_CTRL, URE_MCU_TYPE_USB) &
608 1.1 rin ~URE_TIMER11_EN);
609 1.1 rin
610 1.15 mrg ure_write_2(un, URE_PLA_LED_FEATURE, URE_MCU_TYPE_PLA,
611 1.15 mrg ure_read_2(un, URE_PLA_LED_FEATURE, URE_MCU_TYPE_PLA) &
612 1.1 rin ~URE_LED_MODE_MASK);
613 1.5 msaitoh
614 1.20 mrg if ((un->un_flags & URE_FLAG_VER_5C10) &&
615 1.15 mrg un->un_udev->ud_speed != USB_SPEED_SUPER)
616 1.1 rin val = URE_LPM_TIMER_500MS;
617 1.1 rin else
618 1.1 rin val = URE_LPM_TIMER_500US;
619 1.15 mrg ure_write_1(un, URE_USB_LPM_CTRL, URE_MCU_TYPE_USB,
620 1.1 rin val | URE_FIFO_EMPTY_1FB | URE_ROK_EXIT_LPM);
621 1.1 rin
622 1.15 mrg val = ure_read_2(un, URE_USB_AFE_CTRL2, URE_MCU_TYPE_USB);
623 1.1 rin val &= ~URE_SEN_VAL_MASK;
624 1.1 rin val |= URE_SEN_VAL_NORMAL | URE_SEL_RXIDLE;
625 1.15 mrg ure_write_2(un, URE_USB_AFE_CTRL2, URE_MCU_TYPE_USB, val);
626 1.1 rin
627 1.15 mrg ure_write_2(un, URE_USB_CONNECT_TIMER, URE_MCU_TYPE_USB, 0x0001);
628 1.1 rin
629 1.15 mrg ure_write_2(un, URE_USB_POWER_CUT, URE_MCU_TYPE_USB,
630 1.15 mrg ure_read_2(un, URE_USB_POWER_CUT, URE_MCU_TYPE_USB) &
631 1.1 rin ~(URE_PWR_EN | URE_PHASE2_EN));
632 1.15 mrg ure_write_2(un, URE_USB_MISC_0, URE_MCU_TYPE_USB,
633 1.15 mrg ure_read_2(un, URE_USB_MISC_0, URE_MCU_TYPE_USB) &
634 1.1 rin ~URE_PCUT_STATUS);
635 1.1 rin
636 1.1 rin memset(u1u2, 0xff, sizeof(u1u2));
637 1.15 mrg ure_write_mem(un, URE_USB_TOLERANCE,
638 1.1 rin URE_MCU_TYPE_USB | URE_BYTE_EN_SIX_BYTES, u1u2, sizeof(u1u2));
639 1.1 rin
640 1.15 mrg ure_write_2(un, URE_PLA_MAC_PWR_CTRL, URE_MCU_TYPE_PLA,
641 1.1 rin URE_ALDPS_SPDWN_RATIO);
642 1.15 mrg ure_write_2(un, URE_PLA_MAC_PWR_CTRL2, URE_MCU_TYPE_PLA,
643 1.1 rin URE_EEE_SPDWN_RATIO);
644 1.15 mrg ure_write_2(un, URE_PLA_MAC_PWR_CTRL3, URE_MCU_TYPE_PLA,
645 1.1 rin URE_PKT_AVAIL_SPDWN_EN | URE_SUSPEND_SPDWN_EN |
646 1.1 rin URE_U1U2_SPDWN_EN | URE_L1_SPDWN_EN);
647 1.15 mrg ure_write_2(un, URE_PLA_MAC_PWR_CTRL4, URE_MCU_TYPE_PLA,
648 1.1 rin URE_PWRSAVE_SPDWN_EN | URE_RXDV_SPDWN_EN | URE_TX10MIDLE_EN |
649 1.1 rin URE_TP100_SPDWN_EN | URE_TP500_SPDWN_EN | URE_TP1000_SPDWN_EN |
650 1.1 rin URE_EEE_SPDWN_EN);
651 1.1 rin
652 1.15 mrg val = ure_read_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB);
653 1.20 mrg if (!(un->un_flags & (URE_FLAG_VER_5C00 | URE_FLAG_VER_5C10)))
654 1.1 rin val |= URE_U2P3_ENABLE;
655 1.1 rin else
656 1.1 rin val &= ~URE_U2P3_ENABLE;
657 1.15 mrg ure_write_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB, val);
658 1.1 rin
659 1.1 rin memset(u1u2, 0x00, sizeof(u1u2));
660 1.15 mrg ure_write_mem(un, URE_USB_TOLERANCE,
661 1.1 rin URE_MCU_TYPE_USB | URE_BYTE_EN_SIX_BYTES, u1u2, sizeof(u1u2));
662 1.1 rin
663 1.1 rin /* Disable ALDPS. */
664 1.15 mrg ure_ocp_reg_write(un, URE_OCP_POWER_CFG,
665 1.15 mrg ure_ocp_reg_read(un, URE_OCP_POWER_CFG) & ~URE_EN_ALDPS);
666 1.15 mrg usbd_delay_ms(un->un_udev, 20);
667 1.1 rin
668 1.20 mrg ure_init_fifo(un);
669 1.1 rin
670 1.1 rin /* Enable Rx aggregation. */
671 1.15 mrg ure_write_2(un, URE_USB_USB_CTRL, URE_MCU_TYPE_USB,
672 1.15 mrg ure_read_2(un, URE_USB_USB_CTRL, URE_MCU_TYPE_USB) &
673 1.1 rin ~URE_RX_AGG_DISABLE);
674 1.1 rin
675 1.15 mrg val = ure_read_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB);
676 1.20 mrg if (!(un->un_flags & (URE_FLAG_VER_5C00 | URE_FLAG_VER_5C10)))
677 1.1 rin val |= URE_U2P3_ENABLE;
678 1.1 rin else
679 1.1 rin val &= ~URE_U2P3_ENABLE;
680 1.15 mrg ure_write_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB, val);
681 1.1 rin
682 1.1 rin memset(u1u2, 0xff, sizeof(u1u2));
683 1.15 mrg ure_write_mem(un, URE_USB_TOLERANCE,
684 1.1 rin URE_MCU_TYPE_USB | URE_BYTE_EN_SIX_BYTES, u1u2, sizeof(u1u2));
685 1.1 rin }
686 1.1 rin
687 1.1 rin static void
688 1.20 mrg ure_disable_teredo(struct usbnet *un)
689 1.1 rin {
690 1.15 mrg ure_write_4(un, URE_PLA_TEREDO_CFG, URE_MCU_TYPE_PLA,
691 1.15 mrg ure_read_4(un, URE_PLA_TEREDO_CFG, URE_MCU_TYPE_PLA) &
692 1.1 rin ~(URE_TEREDO_SEL | URE_TEREDO_RS_EVENT_MASK | URE_OOB_TEREDO_EN));
693 1.15 mrg ure_write_2(un, URE_PLA_WDT6_CTRL, URE_MCU_TYPE_PLA,
694 1.1 rin URE_WDT6_SET_MODE);
695 1.15 mrg ure_write_2(un, URE_PLA_REALWOW_TIMER, URE_MCU_TYPE_PLA, 0);
696 1.15 mrg ure_write_4(un, URE_PLA_TEREDO_TIMER, URE_MCU_TYPE_PLA, 0);
697 1.1 rin }
698 1.1 rin
699 1.1 rin static void
700 1.20 mrg ure_init_fifo(struct usbnet *un)
701 1.1 rin {
702 1.1 rin uint32_t rx_fifo1, rx_fifo2;
703 1.1 rin int i;
704 1.1 rin
705 1.15 mrg ure_write_2(un, URE_PLA_MISC_1, URE_MCU_TYPE_PLA,
706 1.15 mrg ure_read_2(un, URE_PLA_MISC_1, URE_MCU_TYPE_PLA) |
707 1.1 rin URE_RXDY_GATED_EN);
708 1.1 rin
709 1.20 mrg ure_disable_teredo(un);
710 1.1 rin
711 1.15 mrg ure_write_4(un, URE_PLA_RCR, URE_MCU_TYPE_PLA,
712 1.15 mrg ure_read_4(un, URE_PLA_RCR, URE_MCU_TYPE_PLA) &
713 1.1 rin ~URE_RCR_ACPT_ALL);
714 1.1 rin
715 1.20 mrg if (!(un->un_flags & URE_FLAG_8152)) {
716 1.20 mrg if (un->un_flags & (URE_FLAG_VER_5C00 | URE_FLAG_VER_5C10 |
717 1.20 mrg URE_FLAG_VER_5C20))
718 1.15 mrg ure_ocp_reg_write(un, URE_OCP_ADC_CFG,
719 1.1 rin URE_CKADSEL_L | URE_ADC_EN | URE_EN_EMI_L);
720 1.20 mrg if (un->un_flags & URE_FLAG_VER_5C00)
721 1.15 mrg ure_ocp_reg_write(un, URE_OCP_EEE_CFG,
722 1.15 mrg ure_ocp_reg_read(un, URE_OCP_EEE_CFG) &
723 1.1 rin ~URE_CTAP_SHORT_EN);
724 1.15 mrg ure_ocp_reg_write(un, URE_OCP_POWER_CFG,
725 1.15 mrg ure_ocp_reg_read(un, URE_OCP_POWER_CFG) |
726 1.1 rin URE_EEE_CLKDIV_EN);
727 1.15 mrg ure_ocp_reg_write(un, URE_OCP_DOWN_SPEED,
728 1.15 mrg ure_ocp_reg_read(un, URE_OCP_DOWN_SPEED) |
729 1.1 rin URE_EN_10M_BGOFF);
730 1.15 mrg ure_ocp_reg_write(un, URE_OCP_POWER_CFG,
731 1.15 mrg ure_ocp_reg_read(un, URE_OCP_POWER_CFG) |
732 1.1 rin URE_EN_10M_PLLOFF);
733 1.15 mrg ure_ocp_reg_write(un, URE_OCP_SRAM_ADDR, URE_SRAM_IMPEDANCE);
734 1.15 mrg ure_ocp_reg_write(un, URE_OCP_SRAM_DATA, 0x0b13);
735 1.15 mrg ure_write_2(un, URE_PLA_PHY_PWR, URE_MCU_TYPE_PLA,
736 1.15 mrg ure_read_2(un, URE_PLA_PHY_PWR, URE_MCU_TYPE_PLA) |
737 1.1 rin URE_PFM_PWM_SWITCH);
738 1.1 rin
739 1.1 rin /* Enable LPF corner auto tune. */
740 1.15 mrg ure_ocp_reg_write(un, URE_OCP_SRAM_ADDR, URE_SRAM_LPF_CFG);
741 1.15 mrg ure_ocp_reg_write(un, URE_OCP_SRAM_DATA, 0xf70f);
742 1.1 rin
743 1.1 rin /* Adjust 10M amplitude. */
744 1.15 mrg ure_ocp_reg_write(un, URE_OCP_SRAM_ADDR, URE_SRAM_10M_AMP1);
745 1.15 mrg ure_ocp_reg_write(un, URE_OCP_SRAM_DATA, 0x00af);
746 1.15 mrg ure_ocp_reg_write(un, URE_OCP_SRAM_ADDR, URE_SRAM_10M_AMP2);
747 1.15 mrg ure_ocp_reg_write(un, URE_OCP_SRAM_DATA, 0x0208);
748 1.1 rin }
749 1.1 rin
750 1.15 mrg ure_reset(un);
751 1.1 rin
752 1.15 mrg ure_write_1(un, URE_PLA_CR, URE_MCU_TYPE_PLA, 0);
753 1.1 rin
754 1.15 mrg ure_write_1(un, URE_PLA_OOB_CTRL, URE_MCU_TYPE_PLA,
755 1.15 mrg ure_read_1(un, URE_PLA_OOB_CTRL, URE_MCU_TYPE_PLA) &
756 1.1 rin ~URE_NOW_IS_OOB);
757 1.1 rin
758 1.15 mrg ure_write_2(un, URE_PLA_SFF_STS_7, URE_MCU_TYPE_PLA,
759 1.15 mrg ure_read_2(un, URE_PLA_SFF_STS_7, URE_MCU_TYPE_PLA) &
760 1.1 rin ~URE_MCU_BORW_EN);
761 1.1 rin for (i = 0; i < URE_TIMEOUT; i++) {
762 1.15 mrg if (ure_read_1(un, URE_PLA_OOB_CTRL, URE_MCU_TYPE_PLA) &
763 1.1 rin URE_LINK_LIST_READY)
764 1.1 rin break;
765 1.15 mrg usbd_delay_ms(un->un_udev, 10);
766 1.1 rin }
767 1.1 rin if (i == URE_TIMEOUT)
768 1.15 mrg URE_PRINTF(un, "timeout waiting for OOB control\n");
769 1.15 mrg ure_write_2(un, URE_PLA_SFF_STS_7, URE_MCU_TYPE_PLA,
770 1.15 mrg ure_read_2(un, URE_PLA_SFF_STS_7, URE_MCU_TYPE_PLA) |
771 1.1 rin URE_RE_INIT_LL);
772 1.1 rin for (i = 0; i < URE_TIMEOUT; i++) {
773 1.15 mrg if (ure_read_1(un, URE_PLA_OOB_CTRL, URE_MCU_TYPE_PLA) &
774 1.1 rin URE_LINK_LIST_READY)
775 1.1 rin break;
776 1.15 mrg usbd_delay_ms(un->un_udev, 10);
777 1.1 rin }
778 1.1 rin if (i == URE_TIMEOUT)
779 1.15 mrg URE_PRINTF(un, "timeout waiting for OOB control\n");
780 1.1 rin
781 1.15 mrg ure_write_2(un, URE_PLA_CPCR, URE_MCU_TYPE_PLA,
782 1.15 mrg ure_read_2(un, URE_PLA_CPCR, URE_MCU_TYPE_PLA) &
783 1.1 rin ~URE_CPCR_RX_VLAN);
784 1.15 mrg ure_write_2(un, URE_PLA_TCR0, URE_MCU_TYPE_PLA,
785 1.15 mrg ure_read_2(un, URE_PLA_TCR0, URE_MCU_TYPE_PLA) |
786 1.1 rin URE_TCR0_AUTO_FIFO);
787 1.1 rin
788 1.1 rin /* Configure Rx FIFO threshold and coalescing. */
789 1.15 mrg ure_write_4(un, URE_PLA_RXFIFO_CTRL0, URE_MCU_TYPE_PLA,
790 1.1 rin URE_RXFIFO_THR1_NORMAL);
791 1.15 mrg if (un->un_udev->ud_speed == USB_SPEED_FULL) {
792 1.1 rin rx_fifo1 = URE_RXFIFO_THR2_FULL;
793 1.1 rin rx_fifo2 = URE_RXFIFO_THR3_FULL;
794 1.1 rin } else {
795 1.1 rin rx_fifo1 = URE_RXFIFO_THR2_HIGH;
796 1.1 rin rx_fifo2 = URE_RXFIFO_THR3_HIGH;
797 1.1 rin }
798 1.15 mrg ure_write_4(un, URE_PLA_RXFIFO_CTRL1, URE_MCU_TYPE_PLA, rx_fifo1);
799 1.15 mrg ure_write_4(un, URE_PLA_RXFIFO_CTRL2, URE_MCU_TYPE_PLA, rx_fifo2);
800 1.1 rin
801 1.1 rin /* Configure Tx FIFO threshold. */
802 1.15 mrg ure_write_4(un, URE_PLA_TXFIFO_CTRL, URE_MCU_TYPE_PLA,
803 1.1 rin URE_TXFIFO_THR_NORMAL);
804 1.1 rin }
805 1.1 rin
806 1.15 mrg static int
807 1.15 mrg ure_ioctl_cb(struct ifnet *ifp, u_long cmd, void *data)
808 1.1 rin {
809 1.15 mrg struct usbnet * const un = ifp->if_softc;
810 1.1 rin
811 1.1 rin switch (cmd) {
812 1.15 mrg case SIOCADDMULTI:
813 1.15 mrg case SIOCDELMULTI:
814 1.15 mrg ure_setiff(un);
815 1.1 rin break;
816 1.1 rin default:
817 1.15 mrg break;
818 1.1 rin }
819 1.1 rin
820 1.15 mrg return 0;
821 1.1 rin }
822 1.1 rin
823 1.1 rin static int
824 1.1 rin ure_match(device_t parent, cfdata_t match, void *aux)
825 1.1 rin {
826 1.1 rin struct usb_attach_arg *uaa = aux;
827 1.1 rin
828 1.1 rin return usb_lookup(ure_devs, uaa->uaa_vendor, uaa->uaa_product) != NULL ?
829 1.1 rin UMATCH_VENDOR_PRODUCT : UMATCH_NONE;
830 1.1 rin }
831 1.1 rin
832 1.1 rin static void
833 1.1 rin ure_attach(device_t parent, device_t self, void *aux)
834 1.1 rin {
835 1.20 mrg struct usbnet * const un = device_private(self);
836 1.1 rin struct usb_attach_arg *uaa = aux;
837 1.1 rin struct usbd_device *dev = uaa->uaa_device;
838 1.1 rin usb_interface_descriptor_t *id;
839 1.1 rin usb_endpoint_descriptor_t *ed;
840 1.11 mrg int error, i;
841 1.1 rin uint16_t ver;
842 1.1 rin uint8_t eaddr[8]; /* 2byte padded */
843 1.1 rin char *devinfop;
844 1.1 rin
845 1.15 mrg /* Switch to usbnet for device_private() */
846 1.15 mrg self->dv_private = un;
847 1.15 mrg
848 1.1 rin aprint_naive("\n");
849 1.1 rin aprint_normal("\n");
850 1.15 mrg devinfop = usbd_devinfo_alloc(dev, 0);
851 1.1 rin aprint_normal_dev(self, "%s\n", devinfop);
852 1.1 rin usbd_devinfo_free(devinfop);
853 1.1 rin
854 1.15 mrg un->un_dev = self;
855 1.15 mrg un->un_udev = dev;
856 1.20 mrg un->un_sc = un;
857 1.19 mrg un->un_ops = &ure_ops;
858 1.21 mrg un->un_rx_xfer_flags = USBD_SHORT_XFER_OK;
859 1.21 mrg un->un_tx_xfer_flags = USBD_FORCE_SHORT_XFER;
860 1.21 mrg un->un_rx_list_cnt = URE_RX_LIST_CNT;
861 1.21 mrg un->un_tx_list_cnt = URE_TX_LIST_CNT;
862 1.21 mrg un->un_rx_bufsz = URE_BUFSZ;
863 1.21 mrg un->un_tx_bufsz = URE_BUFSZ;
864 1.8 mrg
865 1.1 rin #define URE_CONFIG_NO 1 /* XXX */
866 1.1 rin error = usbd_set_config_no(dev, URE_CONFIG_NO, 1);
867 1.1 rin if (error) {
868 1.1 rin aprint_error_dev(self, "failed to set configuration: %s\n",
869 1.1 rin usbd_errstr(error));
870 1.1 rin return; /* XXX */
871 1.1 rin }
872 1.1 rin
873 1.1 rin if (uaa->uaa_product == USB_PRODUCT_REALTEK_RTL8152)
874 1.20 mrg un->un_flags |= URE_FLAG_8152;
875 1.1 rin
876 1.1 rin #define URE_IFACE_IDX 0 /* XXX */
877 1.15 mrg error = usbd_device2interface_handle(dev, URE_IFACE_IDX, &un->un_iface);
878 1.1 rin if (error) {
879 1.1 rin aprint_error_dev(self, "failed to get interface handle: %s\n",
880 1.1 rin usbd_errstr(error));
881 1.1 rin return; /* XXX */
882 1.1 rin }
883 1.1 rin
884 1.15 mrg id = usbd_get_interface_descriptor(un->un_iface);
885 1.1 rin for (i = 0; i < id->bNumEndpoints; i++) {
886 1.15 mrg ed = usbd_interface2endpoint_descriptor(un->un_iface, i);
887 1.1 rin if (ed == NULL) {
888 1.1 rin aprint_error_dev(self, "couldn't get ep %d\n", i);
889 1.1 rin return; /* XXX */
890 1.1 rin }
891 1.1 rin if (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN &&
892 1.1 rin UE_GET_XFERTYPE(ed->bmAttributes) == UE_BULK) {
893 1.15 mrg un->un_ed[USBNET_ENDPT_RX] = ed->bEndpointAddress;
894 1.1 rin } else if (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_OUT &&
895 1.1 rin UE_GET_XFERTYPE(ed->bmAttributes) == UE_BULK) {
896 1.15 mrg un->un_ed[USBNET_ENDPT_TX] = ed->bEndpointAddress;
897 1.1 rin }
898 1.1 rin }
899 1.1 rin
900 1.15 mrg /* Set these up now for ure_ctl(). */
901 1.21 mrg usbnet_attach(un, "uredet");
902 1.1 rin
903 1.15 mrg un->un_phyno = 0;
904 1.15 mrg
905 1.15 mrg ver = ure_read_2(un, URE_PLA_TCR1, URE_MCU_TYPE_PLA) & URE_VERSION_MASK;
906 1.1 rin switch (ver) {
907 1.1 rin case 0x4c00:
908 1.20 mrg un->un_flags |= URE_FLAG_VER_4C00;
909 1.1 rin break;
910 1.1 rin case 0x4c10:
911 1.20 mrg un->un_flags |= URE_FLAG_VER_4C10;
912 1.1 rin break;
913 1.1 rin case 0x5c00:
914 1.20 mrg un->un_flags |= URE_FLAG_VER_5C00;
915 1.1 rin break;
916 1.1 rin case 0x5c10:
917 1.20 mrg un->un_flags |= URE_FLAG_VER_5C10;
918 1.1 rin break;
919 1.1 rin case 0x5c20:
920 1.20 mrg un->un_flags |= URE_FLAG_VER_5C20;
921 1.1 rin break;
922 1.1 rin case 0x5c30:
923 1.20 mrg un->un_flags |= URE_FLAG_VER_5C30;
924 1.1 rin break;
925 1.1 rin default:
926 1.1 rin /* fake addr? or just fail? */
927 1.1 rin break;
928 1.1 rin }
929 1.3 rin aprint_normal_dev(self, "RTL%d %sver %04x\n",
930 1.20 mrg (un->un_flags & URE_FLAG_8152) ? 8152 : 8153,
931 1.20 mrg (un->un_flags != 0) ? "" : "unknown ",
932 1.3 rin ver);
933 1.1 rin
934 1.15 mrg usbnet_lock(un);
935 1.20 mrg if (un->un_flags & URE_FLAG_8152)
936 1.20 mrg ure_rtl8152_init(un);
937 1.1 rin else
938 1.20 mrg ure_rtl8153_init(un);
939 1.1 rin
940 1.20 mrg if (un->un_flags & URE_FLAG_VER_4C00)
941 1.15 mrg ure_read_mem(un, URE_PLA_IDR, URE_MCU_TYPE_PLA, eaddr,
942 1.1 rin sizeof(eaddr));
943 1.1 rin else
944 1.15 mrg ure_read_mem(un, URE_PLA_BACKUP, URE_MCU_TYPE_PLA, eaddr,
945 1.1 rin sizeof(eaddr));
946 1.15 mrg usbnet_unlock(un);
947 1.15 mrg memcpy(un->un_eaddr, eaddr, sizeof un->un_eaddr);
948 1.1 rin
949 1.15 mrg struct ifnet *ifp = usbnet_ifp(un);
950 1.1 rin
951 1.1 rin /*
952 1.1 rin * We don't support TSOv4 and v6 for now, that are required to
953 1.1 rin * be handled in software for some cases.
954 1.1 rin */
955 1.1 rin ifp->if_capabilities = IFCAP_CSUM_IPv4_Tx |
956 1.1 rin IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_UDPv4_Tx;
957 1.1 rin #ifdef INET6
958 1.1 rin ifp->if_capabilities |= IFCAP_CSUM_TCPv6_Tx | IFCAP_CSUM_UDPv6_Tx;
959 1.1 rin #endif
960 1.20 mrg if (un->un_flags & ~URE_FLAG_VER_4C00) {
961 1.1 rin ifp->if_capabilities |= IFCAP_CSUM_IPv4_Rx |
962 1.1 rin IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx |
963 1.1 rin IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
964 1.1 rin }
965 1.15 mrg struct ethercom *ec = usbnet_ec(un);
966 1.15 mrg ec->ec_capabilities = ETHERCAP_VLAN_MTU;
967 1.1 rin #ifdef notyet
968 1.15 mrg ec->ec_capabilities |= ETHERCAP_JUMBO_MTU;
969 1.1 rin #endif
970 1.1 rin
971 1.15 mrg usbnet_attach_ifp(un, true, IFF_SIMPLEX | IFF_BROADCAST | IFF_MULTICAST,
972 1.15 mrg 0, 0);
973 1.1 rin }
974 1.1 rin
975 1.1 rin static void
976 1.15 mrg ure_rxeof_loop(struct usbnet *un, struct usbd_xfer *xfer,
977 1.15 mrg struct usbnet_chain *c, uint32_t total_len)
978 1.1 rin {
979 1.15 mrg struct ifnet *ifp = usbnet_ifp(un);
980 1.15 mrg uint8_t *buf = c->unc_buf;
981 1.15 mrg uint16_t pkt_len = 0;
982 1.15 mrg uint16_t pkt_count = 0;
983 1.1 rin struct ure_rxpkt rxhdr;
984 1.5 msaitoh
985 1.15 mrg usbnet_isowned_rx(un);
986 1.1 rin
987 1.1 rin do {
988 1.1 rin if (total_len < sizeof(rxhdr)) {
989 1.1 rin DPRINTF(("too few bytes left for a packet header\n"));
990 1.1 rin ifp->if_ierrors++;
991 1.15 mrg return;
992 1.1 rin }
993 1.1 rin
994 1.15 mrg buf += roundup(pkt_len, 8);
995 1.1 rin
996 1.1 rin memcpy(&rxhdr, buf, sizeof(rxhdr));
997 1.1 rin total_len -= sizeof(rxhdr);
998 1.1 rin
999 1.15 mrg pkt_len = le32toh(rxhdr.ure_pktlen) & URE_RXPKT_LEN_MASK;
1000 1.15 mrg DPRINTFN(4, ("next packet is %d bytes\n", pkt_len));
1001 1.15 mrg if (pkt_len > total_len) {
1002 1.1 rin DPRINTF(("not enough bytes left for next packet\n"));
1003 1.1 rin ifp->if_ierrors++;
1004 1.15 mrg return;
1005 1.1 rin }
1006 1.1 rin
1007 1.15 mrg total_len -= roundup(pkt_len, 8);
1008 1.1 rin buf += sizeof(rxhdr);
1009 1.1 rin
1010 1.15 mrg usbnet_enqueue(un, buf, pkt_len - ETHER_CRC_LEN,
1011 1.17 mrg ure_rxcsum(ifp, &rxhdr), 0, 0);
1012 1.11 mrg
1013 1.15 mrg pkt_count++;
1014 1.11 mrg
1015 1.1 rin } while (total_len > 0);
1016 1.1 rin
1017 1.15 mrg if (pkt_count)
1018 1.19 mrg rnd_add_uint32(usbnet_rndsrc(un), pkt_count);
1019 1.1 rin }
1020 1.1 rin
1021 1.1 rin static int
1022 1.1 rin ure_rxcsum(struct ifnet *ifp, struct ure_rxpkt *rp)
1023 1.1 rin {
1024 1.1 rin int enabled = ifp->if_csum_flags_rx, flags = 0;
1025 1.1 rin uint32_t csum, misc;
1026 1.1 rin
1027 1.1 rin if (enabled == 0)
1028 1.1 rin return 0;
1029 1.1 rin
1030 1.1 rin csum = le32toh(rp->ure_csum);
1031 1.1 rin misc = le32toh(rp->ure_misc);
1032 1.1 rin
1033 1.1 rin if (csum & URE_RXPKT_IPV4_CS) {
1034 1.1 rin flags |= M_CSUM_IPv4;
1035 1.1 rin if (csum & URE_RXPKT_TCP_CS)
1036 1.1 rin flags |= M_CSUM_TCPv4;
1037 1.1 rin if (csum & URE_RXPKT_UDP_CS)
1038 1.1 rin flags |= M_CSUM_UDPv4;
1039 1.6 msaitoh } else if (csum & URE_RXPKT_IPV6_CS) {
1040 1.1 rin flags = 0;
1041 1.1 rin if (csum & URE_RXPKT_TCP_CS)
1042 1.1 rin flags |= M_CSUM_TCPv6;
1043 1.1 rin if (csum & URE_RXPKT_UDP_CS)
1044 1.1 rin flags |= M_CSUM_UDPv6;
1045 1.6 msaitoh }
1046 1.1 rin
1047 1.1 rin flags &= enabled;
1048 1.1 rin if (__predict_false((flags & M_CSUM_IPv4) &&
1049 1.1 rin (misc & URE_RXPKT_IP_F)))
1050 1.1 rin flags |= M_CSUM_IPv4_BAD;
1051 1.1 rin if (__predict_false(
1052 1.1 rin ((flags & (M_CSUM_TCPv4 | M_CSUM_TCPv6)) && (misc & URE_RXPKT_TCP_F))
1053 1.1 rin || ((flags & (M_CSUM_UDPv4 | M_CSUM_UDPv6)) && (misc & URE_RXPKT_UDP_F))
1054 1.1 rin ))
1055 1.1 rin flags |= M_CSUM_TCP_UDP_BAD;
1056 1.1 rin
1057 1.1 rin return flags;
1058 1.1 rin }
1059 1.1 rin
1060 1.15 mrg static unsigned
1061 1.15 mrg ure_tx_prepare(struct usbnet *un, struct mbuf *m, struct usbnet_chain *c)
1062 1.1 rin {
1063 1.1 rin struct ure_txpkt txhdr;
1064 1.1 rin uint32_t frm_len = 0;
1065 1.15 mrg uint8_t *buf = c->unc_buf;
1066 1.1 rin
1067 1.15 mrg usbnet_isowned_tx(un);
1068 1.1 rin
1069 1.24 skrll if ((unsigned)m->m_pkthdr.len > un->un_tx_bufsz - sizeof(txhdr))
1070 1.22 mrg return 0;
1071 1.22 mrg
1072 1.1 rin /* header */
1073 1.1 rin txhdr.ure_pktlen = htole32(m->m_pkthdr.len | URE_TXPKT_TX_FS |
1074 1.1 rin URE_TXPKT_TX_LS);
1075 1.1 rin txhdr.ure_csum = htole32(ure_txcsum(m));
1076 1.1 rin memcpy(buf, &txhdr, sizeof(txhdr));
1077 1.1 rin buf += sizeof(txhdr);
1078 1.1 rin frm_len = sizeof(txhdr);
1079 1.1 rin
1080 1.1 rin /* packet */
1081 1.1 rin m_copydata(m, 0, m->m_pkthdr.len, buf);
1082 1.1 rin frm_len += m->m_pkthdr.len;
1083 1.1 rin
1084 1.1 rin DPRINTFN(2, ("tx %d bytes\n", frm_len));
1085 1.1 rin
1086 1.15 mrg return frm_len;
1087 1.1 rin }
1088 1.1 rin
1089 1.1 rin /*
1090 1.1 rin * We need to calculate L4 checksum in software, if the offset of
1091 1.1 rin * L4 header is larger than 0x7ff = 2047.
1092 1.1 rin */
1093 1.1 rin static uint32_t
1094 1.1 rin ure_txcsum(struct mbuf *m)
1095 1.1 rin {
1096 1.1 rin struct ether_header *eh;
1097 1.1 rin int flags = m->m_pkthdr.csum_flags;
1098 1.1 rin uint32_t data = m->m_pkthdr.csum_data;
1099 1.1 rin uint32_t reg = 0;
1100 1.1 rin int l3off, l4off;
1101 1.1 rin uint16_t type;
1102 1.1 rin
1103 1.1 rin if (flags == 0)
1104 1.1 rin return 0;
1105 1.1 rin
1106 1.2 rin if (__predict_true(m->m_len >= (int)sizeof(*eh))) {
1107 1.1 rin eh = mtod(m, struct ether_header *);
1108 1.1 rin type = eh->ether_type;
1109 1.1 rin } else
1110 1.1 rin m_copydata(m, offsetof(struct ether_header, ether_type),
1111 1.1 rin sizeof(type), &type);
1112 1.1 rin switch (type = htons(type)) {
1113 1.1 rin case ETHERTYPE_IP:
1114 1.1 rin case ETHERTYPE_IPV6:
1115 1.1 rin l3off = ETHER_HDR_LEN;
1116 1.1 rin break;
1117 1.1 rin case ETHERTYPE_VLAN:
1118 1.1 rin l3off = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
1119 1.1 rin break;
1120 1.1 rin default:
1121 1.1 rin return 0;
1122 1.1 rin }
1123 1.1 rin
1124 1.1 rin if (flags & (M_CSUM_TCPv4 | M_CSUM_UDPv4)) {
1125 1.1 rin l4off = l3off + M_CSUM_DATA_IPv4_IPHL(data);
1126 1.1 rin if (__predict_false(l4off > URE_L4_OFFSET_MAX)) {
1127 1.1 rin in_undefer_cksum(m, l3off, flags);
1128 1.1 rin return 0;
1129 1.1 rin }
1130 1.1 rin reg |= URE_TXPKT_IPV4_CS;
1131 1.1 rin if (flags & M_CSUM_TCPv4)
1132 1.1 rin reg |= URE_TXPKT_TCP_CS;
1133 1.1 rin else
1134 1.1 rin reg |= URE_TXPKT_UDP_CS;
1135 1.1 rin reg |= l4off << URE_L4_OFFSET_SHIFT;
1136 1.1 rin }
1137 1.1 rin #ifdef INET6
1138 1.1 rin else if (flags & (M_CSUM_TCPv6 | M_CSUM_UDPv6)) {
1139 1.1 rin l4off = l3off + M_CSUM_DATA_IPv6_IPHL(data);
1140 1.1 rin if (__predict_false(l4off > URE_L4_OFFSET_MAX)) {
1141 1.1 rin in6_undefer_cksum(m, l3off, flags);
1142 1.1 rin return 0;
1143 1.1 rin }
1144 1.1 rin reg |= URE_TXPKT_IPV6_CS;
1145 1.1 rin if (flags & M_CSUM_TCPv6)
1146 1.1 rin reg |= URE_TXPKT_TCP_CS;
1147 1.1 rin else
1148 1.1 rin reg |= URE_TXPKT_UDP_CS;
1149 1.1 rin reg |= l4off << URE_L4_OFFSET_SHIFT;
1150 1.1 rin }
1151 1.1 rin #endif
1152 1.1 rin else if (flags & M_CSUM_IPv4)
1153 1.1 rin reg |= URE_TXPKT_IPV4_CS;
1154 1.1 rin
1155 1.1 rin return reg;
1156 1.1 rin }
1157 1.20 mrg
1158 1.20 mrg /* XXX module is built but no MODULE() or modcmd */
1159