Home | History | Annotate | Line # | Download | only in usb
if_ure.c revision 1.37
      1  1.37   martin /*	$NetBSD: if_ure.c,v 1.37 2020/03/13 19:17:27 martin Exp $	*/
      2  1.15      mrg /*	$OpenBSD: if_ure.c,v 1.10 2018/11/02 21:32:30 jcs Exp $	*/
      3  1.11      mrg 
      4   1.1      rin /*-
      5   1.1      rin  * Copyright (c) 2015-2016 Kevin Lo <kevlo (at) FreeBSD.org>
      6   1.1      rin  * All rights reserved.
      7   1.1      rin  *
      8   1.1      rin  * Redistribution and use in source and binary forms, with or without
      9   1.1      rin  * modification, are permitted provided that the following conditions
     10   1.1      rin  * are met:
     11   1.1      rin  * 1. Redistributions of source code must retain the above copyright
     12   1.1      rin  *    notice, this list of conditions and the following disclaimer.
     13   1.1      rin  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1      rin  *    notice, this list of conditions and the following disclaimer in the
     15   1.1      rin  *    documentation and/or other materials provided with the distribution.
     16   1.1      rin  *
     17   1.1      rin  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     18   1.1      rin  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     19   1.1      rin  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     20   1.1      rin  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     21   1.1      rin  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     22   1.1      rin  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     23   1.1      rin  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     24   1.1      rin  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     25   1.1      rin  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     26   1.1      rin  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     27   1.1      rin  * SUCH DAMAGE.
     28   1.1      rin  */
     29   1.1      rin 
     30   1.1      rin /* RealTek RTL8152/RTL8153 10/100/Gigabit USB Ethernet device */
     31   1.1      rin 
     32   1.1      rin #include <sys/cdefs.h>
     33  1.37   martin __KERNEL_RCSID(0, "$NetBSD: if_ure.c,v 1.37 2020/03/13 19:17:27 martin Exp $");
     34   1.1      rin 
     35   1.1      rin #ifdef _KERNEL_OPT
     36   1.1      rin #include "opt_usb.h"
     37   1.1      rin #include "opt_inet.h"
     38   1.1      rin #endif
     39   1.1      rin 
     40   1.1      rin #include <sys/param.h>
     41  1.33      bad #include <sys/cprng.h>
     42   1.1      rin 
     43  1.15      mrg #include <net/route.h>
     44   1.1      rin 
     45  1.16      mrg #include <dev/usb/usbnet.h>
     46  1.16      mrg 
     47   1.1      rin #include <netinet/in_offload.h>		/* XXX for in_undefer_cksum() */
     48   1.1      rin #ifdef INET6
     49  1.16      mrg #include <netinet/in.h>
     50   1.1      rin #include <netinet6/in6_offload.h>	/* XXX for in6_undefer_cksum() */
     51   1.1      rin #endif
     52   1.1      rin 
     53   1.1      rin #include <dev/ic/rtl81x9reg.h>		/* XXX for RTK_GMEDIASTAT */
     54   1.1      rin #include <dev/usb/if_urereg.h>
     55   1.1      rin #include <dev/usb/if_urevar.h>
     56   1.1      rin 
     57  1.15      mrg #define URE_PRINTF(un, fmt, args...) \
     58  1.15      mrg 	device_printf((un)->un_dev, "%s: " fmt, __func__, ##args);
     59   1.1      rin 
     60   1.1      rin #define URE_DEBUG
     61   1.1      rin #ifdef URE_DEBUG
     62   1.1      rin #define DPRINTF(x)	do { if (uredebug) printf x; } while (0)
     63   1.1      rin #define DPRINTFN(n, x)	do { if (uredebug >= (n)) printf x; } while (0)
     64  1.28      mrg int	uredebug = 0;
     65   1.1      rin #else
     66   1.1      rin #define DPRINTF(x)
     67   1.1      rin #define DPRINTFN(n, x)
     68   1.1      rin #endif
     69   1.1      rin 
     70  1.33      bad #define ETHER_IS_ZERO(addr) \
     71  1.33      bad 	(!(addr[0] | addr[1] | addr[2] | addr[3] | addr[4] | addr[5]))
     72  1.33      bad 
     73   1.1      rin static const struct usb_devno ure_devs[] = {
     74   1.1      rin 	{ USB_VENDOR_REALTEK, USB_PRODUCT_REALTEK_RTL8152 },
     75   1.1      rin 	{ USB_VENDOR_REALTEK, USB_PRODUCT_REALTEK_RTL8153 }
     76   1.1      rin };
     77   1.1      rin 
     78  1.19      mrg #define URE_BUFSZ	(16 * 1024)
     79  1.19      mrg 
     80  1.15      mrg static void	ure_reset(struct usbnet *);
     81   1.1      rin static uint32_t	ure_txcsum(struct mbuf *);
     82   1.1      rin static int	ure_rxcsum(struct ifnet *, struct ure_rxpkt *);
     83  1.20      mrg static void	ure_rtl8152_init(struct usbnet *);
     84  1.20      mrg static void	ure_rtl8153_init(struct usbnet *);
     85  1.20      mrg static void	ure_disable_teredo(struct usbnet *);
     86  1.20      mrg static void	ure_init_fifo(struct usbnet *);
     87  1.19      mrg 
     88  1.19      mrg static void	ure_stop_cb(struct ifnet *, int);
     89  1.19      mrg static int	ure_ioctl_cb(struct ifnet *, u_long, void *);
     90  1.30      mrg static int	ure_mii_read_reg(struct usbnet *, int, int, uint16_t *);
     91  1.30      mrg static int	ure_mii_write_reg(struct usbnet *, int, int, uint16_t);
     92  1.19      mrg static void	ure_miibus_statchg(struct ifnet *);
     93  1.15      mrg static unsigned ure_tx_prepare(struct usbnet *, struct mbuf *,
     94  1.15      mrg 			       struct usbnet_chain *);
     95  1.27      mrg static void	ure_rx_loop(struct usbnet *, struct usbnet_chain *, uint32_t);
     96  1.19      mrg static int	ure_init(struct ifnet *);
     97  1.19      mrg 
     98  1.19      mrg static int	ure_match(device_t, cfdata_t, void *);
     99  1.19      mrg static void	ure_attach(device_t, device_t, void *);
    100   1.1      rin 
    101  1.20      mrg CFATTACH_DECL_NEW(ure, sizeof(struct usbnet), ure_match, ure_attach,
    102  1.15      mrg     usbnet_detach, usbnet_activate);
    103   1.1      rin 
    104  1.34     maxv static const struct usbnet_ops ure_ops = {
    105  1.19      mrg 	.uno_stop = ure_stop_cb,
    106  1.19      mrg 	.uno_ioctl = ure_ioctl_cb,
    107  1.19      mrg 	.uno_read_reg = ure_mii_read_reg,
    108  1.19      mrg 	.uno_write_reg = ure_mii_write_reg,
    109  1.19      mrg 	.uno_statchg = ure_miibus_statchg,
    110  1.19      mrg 	.uno_tx_prepare = ure_tx_prepare,
    111  1.27      mrg 	.uno_rx_loop = ure_rx_loop,
    112  1.19      mrg 	.uno_init = ure_init,
    113  1.19      mrg };
    114  1.19      mrg 
    115   1.1      rin static int
    116  1.15      mrg ure_ctl(struct usbnet *un, uint8_t rw, uint16_t val, uint16_t index,
    117   1.1      rin     void *buf, int len)
    118   1.1      rin {
    119   1.1      rin 	usb_device_request_t req;
    120   1.1      rin 	usbd_status err;
    121   1.1      rin 
    122  1.19      mrg 	if (usbnet_isdying(un))
    123   1.1      rin 		return 0;
    124   1.1      rin 
    125   1.1      rin 	if (rw == URE_CTL_WRITE)
    126   1.1      rin 		req.bmRequestType = UT_WRITE_VENDOR_DEVICE;
    127   1.1      rin 	else
    128   1.1      rin 		req.bmRequestType = UT_READ_VENDOR_DEVICE;
    129   1.1      rin 	req.bRequest = UR_SET_ADDRESS;
    130   1.1      rin 	USETW(req.wValue, val);
    131   1.1      rin 	USETW(req.wIndex, index);
    132   1.1      rin 	USETW(req.wLength, len);
    133   1.1      rin 
    134  1.37   martin 	DPRINTFN(5, ("ure_ctl: rw %d, val %04hu, index %04hu, len %d\n",
    135   1.1      rin 	    rw, val, index, len));
    136  1.15      mrg 	err = usbd_do_request(un->un_udev, &req, buf);
    137   1.1      rin 	if (err) {
    138   1.1      rin 		DPRINTF(("ure_ctl: error %d\n", err));
    139   1.1      rin 		return -1;
    140   1.1      rin 	}
    141   1.1      rin 
    142   1.1      rin 	return 0;
    143   1.1      rin }
    144   1.1      rin 
    145   1.1      rin static int
    146  1.15      mrg ure_read_mem(struct usbnet *un, uint16_t addr, uint16_t index,
    147   1.1      rin     void *buf, int len)
    148   1.1      rin {
    149  1.15      mrg 	return ure_ctl(un, URE_CTL_READ, addr, index, buf, len);
    150   1.1      rin }
    151   1.1      rin 
    152   1.1      rin static int
    153  1.15      mrg ure_write_mem(struct usbnet *un, uint16_t addr, uint16_t index,
    154   1.1      rin     void *buf, int len)
    155   1.1      rin {
    156  1.15      mrg 	return ure_ctl(un, URE_CTL_WRITE, addr, index, buf, len);
    157   1.1      rin }
    158   1.1      rin 
    159   1.1      rin static uint8_t
    160  1.15      mrg ure_read_1(struct usbnet *un, uint16_t reg, uint16_t index)
    161   1.1      rin {
    162   1.1      rin 	uint32_t val;
    163   1.1      rin 	uint8_t temp[4];
    164   1.1      rin 	uint8_t shift;
    165   1.1      rin 
    166   1.1      rin 	shift = (reg & 3) << 3;
    167   1.1      rin 	reg &= ~3;
    168   1.5  msaitoh 
    169  1.15      mrg 	ure_read_mem(un, reg, index, &temp, 4);
    170   1.1      rin 	val = UGETDW(temp);
    171   1.1      rin 	val >>= shift;
    172   1.1      rin 
    173   1.1      rin 	return val & 0xff;
    174   1.1      rin }
    175   1.1      rin 
    176   1.1      rin static uint16_t
    177  1.15      mrg ure_read_2(struct usbnet *un, uint16_t reg, uint16_t index)
    178   1.1      rin {
    179   1.1      rin 	uint32_t val;
    180   1.1      rin 	uint8_t temp[4];
    181   1.1      rin 	uint8_t shift;
    182   1.1      rin 
    183   1.1      rin 	shift = (reg & 2) << 3;
    184   1.1      rin 	reg &= ~3;
    185   1.1      rin 
    186  1.15      mrg 	ure_read_mem(un, reg, index, &temp, 4);
    187   1.1      rin 	val = UGETDW(temp);
    188   1.1      rin 	val >>= shift;
    189   1.1      rin 
    190   1.1      rin 	return val & 0xffff;
    191   1.1      rin }
    192   1.1      rin 
    193   1.1      rin static uint32_t
    194  1.15      mrg ure_read_4(struct usbnet *un, uint16_t reg, uint16_t index)
    195   1.1      rin {
    196   1.1      rin 	uint8_t temp[4];
    197   1.1      rin 
    198  1.15      mrg 	ure_read_mem(un, reg, index, &temp, 4);
    199   1.1      rin 	return UGETDW(temp);
    200   1.1      rin }
    201   1.1      rin 
    202   1.1      rin static int
    203  1.15      mrg ure_write_1(struct usbnet *un, uint16_t reg, uint16_t index, uint32_t val)
    204   1.1      rin {
    205   1.1      rin 	uint16_t byen;
    206   1.1      rin 	uint8_t temp[4];
    207   1.1      rin 	uint8_t shift;
    208   1.1      rin 
    209   1.1      rin 	byen = URE_BYTE_EN_BYTE;
    210   1.1      rin 	shift = reg & 3;
    211   1.1      rin 	val &= 0xff;
    212   1.1      rin 
    213   1.1      rin 	if (reg & 3) {
    214   1.1      rin 		byen <<= shift;
    215   1.1      rin 		val <<= (shift << 3);
    216   1.1      rin 		reg &= ~3;
    217   1.1      rin 	}
    218   1.1      rin 
    219   1.1      rin 	USETDW(temp, val);
    220  1.15      mrg 	return ure_write_mem(un, reg, index | byen, &temp, 4);
    221   1.1      rin }
    222   1.1      rin 
    223   1.1      rin static int
    224  1.15      mrg ure_write_2(struct usbnet *un, uint16_t reg, uint16_t index, uint32_t val)
    225   1.1      rin {
    226   1.1      rin 	uint16_t byen;
    227   1.1      rin 	uint8_t temp[4];
    228   1.1      rin 	uint8_t shift;
    229   1.1      rin 
    230   1.1      rin 	byen = URE_BYTE_EN_WORD;
    231   1.1      rin 	shift = reg & 2;
    232   1.1      rin 	val &= 0xffff;
    233   1.1      rin 
    234   1.1      rin 	if (reg & 2) {
    235   1.1      rin 		byen <<= shift;
    236   1.1      rin 		val <<= (shift << 3);
    237   1.1      rin 		reg &= ~3;
    238   1.1      rin 	}
    239   1.1      rin 
    240   1.1      rin 	USETDW(temp, val);
    241  1.15      mrg 	return ure_write_mem(un, reg, index | byen, &temp, 4);
    242   1.1      rin }
    243   1.1      rin 
    244   1.1      rin static int
    245  1.15      mrg ure_write_4(struct usbnet *un, uint16_t reg, uint16_t index, uint32_t val)
    246   1.1      rin {
    247   1.1      rin 	uint8_t temp[4];
    248   1.1      rin 
    249   1.1      rin 	USETDW(temp, val);
    250  1.15      mrg 	return ure_write_mem(un, reg, index | URE_BYTE_EN_DWORD, &temp, 4);
    251   1.1      rin }
    252   1.1      rin 
    253   1.1      rin static uint16_t
    254  1.15      mrg ure_ocp_reg_read(struct usbnet *un, uint16_t addr)
    255   1.1      rin {
    256   1.1      rin 	uint16_t reg;
    257   1.1      rin 
    258  1.15      mrg 	ure_write_2(un, URE_PLA_OCP_GPHY_BASE, URE_MCU_TYPE_PLA, addr & 0xf000);
    259   1.1      rin 	reg = (addr & 0x0fff) | 0xb000;
    260   1.1      rin 
    261  1.15      mrg 	return ure_read_2(un, reg, URE_MCU_TYPE_PLA);
    262   1.1      rin }
    263   1.1      rin 
    264   1.1      rin static void
    265  1.15      mrg ure_ocp_reg_write(struct usbnet *un, uint16_t addr, uint16_t data)
    266   1.1      rin {
    267   1.1      rin 	uint16_t reg;
    268   1.1      rin 
    269  1.15      mrg 	ure_write_2(un, URE_PLA_OCP_GPHY_BASE, URE_MCU_TYPE_PLA, addr & 0xf000);
    270   1.1      rin 	reg = (addr & 0x0fff) | 0xb000;
    271   1.1      rin 
    272  1.15      mrg 	ure_write_2(un, reg, URE_MCU_TYPE_PLA, data);
    273   1.1      rin }
    274   1.1      rin 
    275  1.30      mrg static int
    276  1.15      mrg ure_mii_read_reg(struct usbnet *un, int phy, int reg, uint16_t *val)
    277   1.1      rin {
    278  1.29      mrg 	usbnet_isowned_mii(un);
    279  1.29      mrg 
    280  1.29      mrg 	if (un->un_phyno != phy)
    281  1.30      mrg 		return EINVAL;
    282  1.29      mrg 
    283   1.1      rin 	/* Let the rgephy driver read the URE_PLA_PHYSTATUS register. */
    284   1.1      rin 	if (reg == RTK_GMEDIASTAT) {
    285  1.15      mrg 		*val = ure_read_1(un, URE_PLA_PHYSTATUS, URE_MCU_TYPE_PLA);
    286  1.15      mrg 		return USBD_NORMAL_COMPLETION;
    287   1.1      rin 	}
    288   1.1      rin 
    289  1.15      mrg 	*val = ure_ocp_reg_read(un, URE_OCP_BASE_MII + reg * 2);
    290   1.1      rin 
    291  1.30      mrg 	return 0;
    292   1.1      rin }
    293   1.1      rin 
    294  1.30      mrg static int
    295  1.15      mrg ure_mii_write_reg(struct usbnet *un, int phy, int reg, uint16_t val)
    296   1.1      rin {
    297  1.29      mrg 	usbnet_isowned_mii(un);
    298  1.29      mrg 
    299  1.29      mrg 	if (un->un_phyno != phy)
    300  1.30      mrg 		return EINVAL;
    301  1.29      mrg 
    302  1.15      mrg 	ure_ocp_reg_write(un, URE_OCP_BASE_MII + reg * 2, val);
    303   1.1      rin 
    304  1.30      mrg 	return 0;
    305   1.1      rin }
    306   1.1      rin 
    307   1.1      rin static void
    308   1.1      rin ure_miibus_statchg(struct ifnet *ifp)
    309   1.1      rin {
    310  1.15      mrg 	struct usbnet * const un = ifp->if_softc;
    311  1.15      mrg 	struct mii_data * const mii = usbnet_mii(un);
    312   1.1      rin 
    313  1.19      mrg 	if (usbnet_isdying(un))
    314   1.1      rin 		return;
    315   1.1      rin 
    316   1.1      rin 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
    317   1.1      rin 	    (IFM_ACTIVE | IFM_AVALID)) {
    318   1.1      rin 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
    319   1.1      rin 		case IFM_10_T:
    320   1.1      rin 		case IFM_100_TX:
    321  1.21      mrg 			usbnet_set_link(un, true);
    322   1.1      rin 			break;
    323   1.1      rin 		case IFM_1000_T:
    324  1.20      mrg 			if ((un->un_flags & URE_FLAG_8152) != 0)
    325   1.1      rin 				break;
    326  1.21      mrg 			usbnet_set_link(un, true);
    327   1.1      rin 			break;
    328   1.1      rin 		default:
    329   1.1      rin 			break;
    330   1.1      rin 		}
    331   1.1      rin 	}
    332   1.1      rin }
    333   1.1      rin 
    334   1.1      rin static void
    335  1.15      mrg ure_setiff_locked(struct usbnet *un)
    336   1.1      rin {
    337  1.15      mrg 	struct ethercom *ec = usbnet_ec(un);
    338  1.15      mrg 	struct ifnet *ifp = usbnet_ifp(un);
    339   1.1      rin 	struct ether_multi *enm;
    340   1.1      rin 	struct ether_multistep step;
    341   1.1      rin 	uint32_t hashes[2] = { 0, 0 };
    342   1.1      rin 	uint32_t hash;
    343   1.1      rin 	uint32_t rxmode;
    344   1.1      rin 
    345  1.15      mrg 	usbnet_isowned(un);
    346  1.11      mrg 
    347  1.19      mrg 	if (usbnet_isdying(un))
    348   1.1      rin 		return;
    349   1.1      rin 
    350  1.15      mrg 	rxmode = ure_read_4(un, URE_PLA_RCR, URE_MCU_TYPE_PLA);
    351   1.1      rin 	rxmode &= ~URE_RCR_ACPT_ALL;
    352   1.1      rin 
    353   1.1      rin 	/*
    354   1.1      rin 	 * Always accept frames destined to our station address.
    355   1.1      rin 	 * Always accept broadcast frames.
    356   1.1      rin 	 */
    357   1.1      rin 	rxmode |= URE_RCR_APM | URE_RCR_AB;
    358   1.1      rin 
    359   1.1      rin 	if (ifp->if_flags & IFF_PROMISC) {
    360   1.1      rin 		rxmode |= URE_RCR_AAP;
    361  1.13      mrg allmulti:
    362  1.13      mrg 		ETHER_LOCK(ec);
    363  1.13      mrg 		ec->ec_flags |= ETHER_F_ALLMULTI;
    364  1.13      mrg 		ETHER_UNLOCK(ec);
    365   1.1      rin 		rxmode |= URE_RCR_AM;
    366   1.1      rin 		hashes[0] = hashes[1] = 0xffffffff;
    367   1.1      rin 	} else {
    368   1.1      rin 		rxmode |= URE_RCR_AM;
    369   1.1      rin 
    370   1.7  msaitoh 		ETHER_LOCK(ec);
    371  1.13      mrg 		ec->ec_flags &= ~ETHER_F_ALLMULTI;
    372  1.13      mrg 
    373   1.7  msaitoh 		ETHER_FIRST_MULTI(step, ec, enm);
    374   1.1      rin 		while (enm != NULL) {
    375   1.1      rin 			if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
    376   1.7  msaitoh 			    ETHER_ADDR_LEN)) {
    377   1.7  msaitoh 				ETHER_UNLOCK(ec);
    378   1.1      rin 				goto allmulti;
    379   1.7  msaitoh 			}
    380   1.1      rin 
    381   1.1      rin 			hash = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN)
    382   1.1      rin 			    >> 26;
    383   1.1      rin 			if (hash < 32)
    384   1.1      rin 				hashes[0] |= (1 << hash);
    385   1.1      rin 			else
    386   1.1      rin 				hashes[1] |= (1 << (hash - 32));
    387   1.1      rin 
    388   1.1      rin 			ETHER_NEXT_MULTI(step, enm);
    389   1.1      rin 		}
    390   1.7  msaitoh 		ETHER_UNLOCK(ec);
    391   1.1      rin 
    392   1.1      rin 		hash = bswap32(hashes[0]);
    393   1.1      rin 		hashes[0] = bswap32(hashes[1]);
    394   1.1      rin 		hashes[1] = hash;
    395   1.1      rin 	}
    396   1.1      rin 
    397  1.15      mrg 	ure_write_4(un, URE_PLA_MAR0, URE_MCU_TYPE_PLA, hashes[0]);
    398  1.15      mrg 	ure_write_4(un, URE_PLA_MAR4, URE_MCU_TYPE_PLA, hashes[1]);
    399  1.15      mrg 	ure_write_4(un, URE_PLA_RCR, URE_MCU_TYPE_PLA, rxmode);
    400   1.1      rin }
    401   1.1      rin 
    402   1.1      rin static void
    403  1.15      mrg ure_setiff(struct usbnet *un)
    404  1.11      mrg {
    405  1.11      mrg 
    406  1.15      mrg 	usbnet_lock(un);
    407  1.15      mrg 	ure_setiff_locked(un);
    408  1.15      mrg 	usbnet_unlock(un);
    409  1.11      mrg }
    410  1.11      mrg 
    411  1.11      mrg static void
    412  1.15      mrg ure_reset(struct usbnet *un)
    413   1.1      rin {
    414   1.1      rin 	int i;
    415   1.1      rin 
    416  1.15      mrg 	usbnet_isowned(un);
    417  1.11      mrg 
    418  1.15      mrg 	ure_write_1(un, URE_PLA_CR, URE_MCU_TYPE_PLA, URE_CR_RST);
    419   1.1      rin 
    420   1.1      rin 	for (i = 0; i < URE_TIMEOUT; i++) {
    421  1.15      mrg 		if (!(ure_read_1(un, URE_PLA_CR, URE_MCU_TYPE_PLA) &
    422   1.1      rin 		    URE_CR_RST))
    423   1.1      rin 			break;
    424  1.15      mrg 		usbd_delay_ms(un->un_udev, 10);
    425   1.1      rin 	}
    426   1.1      rin 	if (i == URE_TIMEOUT)
    427  1.15      mrg 		URE_PRINTF(un, "reset never completed\n");
    428   1.1      rin }
    429   1.1      rin 
    430   1.1      rin static int
    431  1.11      mrg ure_init_locked(struct ifnet *ifp)
    432   1.1      rin {
    433  1.15      mrg 	struct usbnet * const un = ifp->if_softc;
    434   1.1      rin 	uint8_t eaddr[8];
    435   1.1      rin 
    436  1.15      mrg 	usbnet_isowned(un);
    437  1.11      mrg 
    438  1.19      mrg 	if (usbnet_isdying(un))
    439  1.11      mrg 		return EIO;
    440   1.1      rin 
    441   1.1      rin 	/* Cancel pending I/O. */
    442   1.1      rin 	if (ifp->if_flags & IFF_RUNNING)
    443  1.15      mrg 		usbnet_stop(un, ifp, 1);
    444   1.1      rin 
    445   1.1      rin 	/* Set MAC address. */
    446   1.1      rin 	memset(eaddr, 0, sizeof(eaddr));
    447   1.1      rin 	memcpy(eaddr, CLLADDR(ifp->if_sadl), ETHER_ADDR_LEN);
    448  1.15      mrg 	ure_write_1(un, URE_PLA_CRWECR, URE_MCU_TYPE_PLA, URE_CRWECR_CONFIG);
    449  1.15      mrg 	ure_write_mem(un, URE_PLA_IDR, URE_MCU_TYPE_PLA | URE_BYTE_EN_SIX_BYTES,
    450   1.1      rin 	    eaddr, 8);
    451  1.15      mrg 	ure_write_1(un, URE_PLA_CRWECR, URE_MCU_TYPE_PLA, URE_CRWECR_NORAML);
    452   1.1      rin 
    453   1.1      rin 	/* Reset the packet filter. */
    454  1.15      mrg 	ure_write_2(un, URE_PLA_FMC, URE_MCU_TYPE_PLA,
    455  1.15      mrg 	    ure_read_2(un, URE_PLA_FMC, URE_MCU_TYPE_PLA) &
    456   1.1      rin 	    ~URE_FMC_FCR_MCU_EN);
    457  1.15      mrg 	ure_write_2(un, URE_PLA_FMC, URE_MCU_TYPE_PLA,
    458  1.15      mrg 	    ure_read_2(un, URE_PLA_FMC, URE_MCU_TYPE_PLA) |
    459   1.1      rin 	    URE_FMC_FCR_MCU_EN);
    460   1.5  msaitoh 
    461   1.1      rin 	/* Enable transmit and receive. */
    462  1.15      mrg 	ure_write_1(un, URE_PLA_CR, URE_MCU_TYPE_PLA,
    463  1.15      mrg 	    ure_read_1(un, URE_PLA_CR, URE_MCU_TYPE_PLA) | URE_CR_RE |
    464   1.1      rin 	    URE_CR_TE);
    465   1.1      rin 
    466  1.15      mrg 	ure_write_2(un, URE_PLA_MISC_1, URE_MCU_TYPE_PLA,
    467  1.15      mrg 	    ure_read_2(un, URE_PLA_MISC_1, URE_MCU_TYPE_PLA) &
    468   1.1      rin 	    ~URE_RXDY_GATED_EN);
    469   1.1      rin 
    470   1.1      rin 	/* Load the multicast filter. */
    471  1.15      mrg 	ure_setiff_locked(un);
    472   1.1      rin 
    473  1.19      mrg 	return usbnet_init_rx_tx(un);
    474   1.1      rin }
    475   1.1      rin 
    476  1.11      mrg static int
    477  1.11      mrg ure_init(struct ifnet *ifp)
    478  1.11      mrg {
    479  1.15      mrg 	struct usbnet * const un = ifp->if_softc;
    480  1.11      mrg 
    481  1.15      mrg 	usbnet_lock(un);
    482  1.11      mrg 	int ret = ure_init_locked(ifp);
    483  1.15      mrg 	usbnet_unlock(un);
    484  1.11      mrg 
    485  1.11      mrg 	return ret;
    486  1.11      mrg }
    487  1.11      mrg 
    488   1.1      rin static void
    489  1.15      mrg ure_stop_cb(struct ifnet *ifp, int disable __unused)
    490   1.1      rin {
    491  1.15      mrg 	struct usbnet * const un = ifp->if_softc;
    492   1.1      rin 
    493  1.15      mrg 	ure_reset(un);
    494  1.11      mrg }
    495  1.11      mrg 
    496  1.11      mrg static void
    497  1.20      mrg ure_rtl8152_init(struct usbnet *un)
    498   1.1      rin {
    499   1.1      rin 	uint32_t pwrctrl;
    500   1.1      rin 
    501   1.1      rin 	/* Disable ALDPS. */
    502  1.15      mrg 	ure_ocp_reg_write(un, URE_OCP_ALDPS_CONFIG, URE_ENPDNPS | URE_LINKENA |
    503   1.1      rin 	    URE_DIS_SDSAVE);
    504  1.15      mrg 	usbd_delay_ms(un->un_udev, 20);
    505   1.1      rin 
    506  1.20      mrg 	if (un->un_flags & URE_FLAG_VER_4C00) {
    507  1.15      mrg 		ure_write_2(un, URE_PLA_LED_FEATURE, URE_MCU_TYPE_PLA,
    508  1.15      mrg 		    ure_read_2(un, URE_PLA_LED_FEATURE, URE_MCU_TYPE_PLA) &
    509   1.1      rin 		    ~URE_LED_MODE_MASK);
    510   1.1      rin 	}
    511   1.1      rin 
    512  1.15      mrg 	ure_write_2(un, URE_USB_UPS_CTRL, URE_MCU_TYPE_USB,
    513  1.15      mrg 	    ure_read_2(un, URE_USB_UPS_CTRL, URE_MCU_TYPE_USB) &
    514   1.1      rin 	    ~URE_POWER_CUT);
    515  1.15      mrg 	ure_write_2(un, URE_USB_PM_CTRL_STATUS, URE_MCU_TYPE_USB,
    516  1.15      mrg 	    ure_read_2(un, URE_USB_PM_CTRL_STATUS, URE_MCU_TYPE_USB) &
    517   1.1      rin 	    ~URE_RESUME_INDICATE);
    518   1.1      rin 
    519  1.15      mrg 	ure_write_2(un, URE_PLA_PHY_PWR, URE_MCU_TYPE_PLA,
    520  1.15      mrg 	    ure_read_2(un, URE_PLA_PHY_PWR, URE_MCU_TYPE_PLA) |
    521   1.1      rin 	    URE_TX_10M_IDLE_EN | URE_PFM_PWM_SWITCH);
    522  1.15      mrg 	pwrctrl = ure_read_4(un, URE_PLA_MAC_PWR_CTRL, URE_MCU_TYPE_PLA);
    523   1.1      rin 	pwrctrl &= ~URE_MCU_CLK_RATIO_MASK;
    524   1.1      rin 	pwrctrl |= URE_MCU_CLK_RATIO | URE_D3_CLK_GATED_EN;
    525  1.15      mrg 	ure_write_4(un, URE_PLA_MAC_PWR_CTRL, URE_MCU_TYPE_PLA, pwrctrl);
    526  1.15      mrg 	ure_write_2(un, URE_PLA_GPHY_INTR_IMR, URE_MCU_TYPE_PLA,
    527   1.1      rin 	    URE_GPHY_STS_MSK | URE_SPEED_DOWN_MSK | URE_SPDWN_RXDV_MSK |
    528   1.1      rin 	    URE_SPDWN_LINKCHG_MSK);
    529   1.1      rin 
    530   1.1      rin 	/* Enable Rx aggregation. */
    531  1.15      mrg 	ure_write_2(un, URE_USB_USB_CTRL, URE_MCU_TYPE_USB,
    532  1.15      mrg 	    ure_read_2(un, URE_USB_USB_CTRL, URE_MCU_TYPE_USB) &
    533   1.1      rin 	    ~URE_RX_AGG_DISABLE);
    534   1.1      rin 
    535   1.1      rin 	/* Disable ALDPS. */
    536  1.15      mrg 	ure_ocp_reg_write(un, URE_OCP_ALDPS_CONFIG, URE_ENPDNPS | URE_LINKENA |
    537   1.1      rin 	    URE_DIS_SDSAVE);
    538  1.15      mrg 	usbd_delay_ms(un->un_udev, 20);
    539   1.1      rin 
    540  1.20      mrg 	ure_init_fifo(un);
    541   1.1      rin 
    542  1.15      mrg 	ure_write_1(un, URE_USB_TX_AGG, URE_MCU_TYPE_USB,
    543   1.1      rin 	    URE_TX_AGG_MAX_THRESHOLD);
    544  1.15      mrg 	ure_write_4(un, URE_USB_RX_BUF_TH, URE_MCU_TYPE_USB, URE_RX_THR_HIGH);
    545  1.15      mrg 	ure_write_4(un, URE_USB_TX_DMA, URE_MCU_TYPE_USB,
    546   1.1      rin 	    URE_TEST_MODE_DISABLE | URE_TX_SIZE_ADJUST1);
    547   1.1      rin }
    548   1.1      rin 
    549   1.1      rin static void
    550  1.20      mrg ure_rtl8153_init(struct usbnet *un)
    551   1.1      rin {
    552   1.1      rin 	uint16_t val;
    553   1.1      rin 	uint8_t u1u2[8];
    554   1.1      rin 	int i;
    555   1.1      rin 
    556   1.1      rin 	/* Disable ALDPS. */
    557  1.15      mrg 	ure_ocp_reg_write(un, URE_OCP_POWER_CFG,
    558  1.15      mrg 	    ure_ocp_reg_read(un, URE_OCP_POWER_CFG) & ~URE_EN_ALDPS);
    559  1.15      mrg 	usbd_delay_ms(un->un_udev, 20);
    560   1.1      rin 
    561   1.1      rin 	memset(u1u2, 0x00, sizeof(u1u2));
    562  1.15      mrg 	ure_write_mem(un, URE_USB_TOLERANCE,
    563   1.1      rin 	    URE_MCU_TYPE_USB | URE_BYTE_EN_SIX_BYTES, u1u2, sizeof(u1u2));
    564   1.1      rin 
    565   1.6  msaitoh 	for (i = 0; i < URE_TIMEOUT; i++) {
    566  1.15      mrg 		if (ure_read_2(un, URE_PLA_BOOT_CTRL, URE_MCU_TYPE_PLA) &
    567   1.1      rin 		    URE_AUTOLOAD_DONE)
    568   1.1      rin 			break;
    569  1.15      mrg 		usbd_delay_ms(un->un_udev, 10);
    570   1.1      rin 	}
    571   1.1      rin 	if (i == URE_TIMEOUT)
    572  1.15      mrg 		URE_PRINTF(un, "timeout waiting for chip autoload\n");
    573   1.1      rin 
    574   1.1      rin 	for (i = 0; i < URE_TIMEOUT; i++) {
    575  1.15      mrg 		val = ure_ocp_reg_read(un, URE_OCP_PHY_STATUS) &
    576   1.1      rin 		    URE_PHY_STAT_MASK;
    577   1.1      rin 		if (val == URE_PHY_STAT_LAN_ON || val == URE_PHY_STAT_PWRDN)
    578   1.1      rin 			break;
    579  1.15      mrg 		usbd_delay_ms(un->un_udev, 10);
    580   1.1      rin 	}
    581   1.1      rin 	if (i == URE_TIMEOUT)
    582  1.15      mrg 		URE_PRINTF(un, "timeout waiting for phy to stabilize\n");
    583   1.5  msaitoh 
    584  1.15      mrg 	ure_write_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB,
    585  1.15      mrg 	    ure_read_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB) &
    586   1.1      rin 	    ~URE_U2P3_ENABLE);
    587   1.1      rin 
    588  1.20      mrg 	if (un->un_flags & URE_FLAG_VER_5C10) {
    589  1.15      mrg 		val = ure_read_2(un, URE_USB_SSPHYLINK2, URE_MCU_TYPE_USB);
    590   1.1      rin 		val &= ~URE_PWD_DN_SCALE_MASK;
    591   1.1      rin 		val |= URE_PWD_DN_SCALE(96);
    592  1.15      mrg 		ure_write_2(un, URE_USB_SSPHYLINK2, URE_MCU_TYPE_USB, val);
    593   1.1      rin 
    594  1.15      mrg 		ure_write_1(un, URE_USB_USB2PHY, URE_MCU_TYPE_USB,
    595  1.15      mrg 		    ure_read_1(un, URE_USB_USB2PHY, URE_MCU_TYPE_USB) |
    596   1.1      rin 		    URE_USB2PHY_L1 | URE_USB2PHY_SUSPEND);
    597  1.20      mrg 	} else if (un->un_flags & URE_FLAG_VER_5C20) {
    598  1.15      mrg 		ure_write_1(un, URE_PLA_DMY_REG0, URE_MCU_TYPE_PLA,
    599  1.15      mrg 		    ure_read_1(un, URE_PLA_DMY_REG0, URE_MCU_TYPE_PLA) &
    600   1.1      rin 		    ~URE_ECM_ALDPS);
    601   1.1      rin 	}
    602  1.20      mrg 	if (un->un_flags & (URE_FLAG_VER_5C20 | URE_FLAG_VER_5C30)) {
    603  1.15      mrg 		val = ure_read_1(un, URE_USB_CSR_DUMMY1, URE_MCU_TYPE_USB);
    604  1.15      mrg 		if (ure_read_2(un, URE_USB_BURST_SIZE, URE_MCU_TYPE_USB) ==
    605   1.1      rin 		    0)
    606   1.1      rin 			val &= ~URE_DYNAMIC_BURST;
    607   1.1      rin 		else
    608   1.1      rin 			val |= URE_DYNAMIC_BURST;
    609  1.15      mrg 		ure_write_1(un, URE_USB_CSR_DUMMY1, URE_MCU_TYPE_USB, val);
    610   1.1      rin 	}
    611   1.1      rin 
    612  1.15      mrg 	ure_write_1(un, URE_USB_CSR_DUMMY2, URE_MCU_TYPE_USB,
    613  1.15      mrg 	    ure_read_1(un, URE_USB_CSR_DUMMY2, URE_MCU_TYPE_USB) |
    614   1.1      rin 	    URE_EP4_FULL_FC);
    615   1.5  msaitoh 
    616  1.15      mrg 	ure_write_2(un, URE_USB_WDT11_CTRL, URE_MCU_TYPE_USB,
    617  1.15      mrg 	    ure_read_2(un, URE_USB_WDT11_CTRL, URE_MCU_TYPE_USB) &
    618   1.1      rin 	    ~URE_TIMER11_EN);
    619   1.1      rin 
    620  1.15      mrg 	ure_write_2(un, URE_PLA_LED_FEATURE, URE_MCU_TYPE_PLA,
    621  1.15      mrg 	    ure_read_2(un, URE_PLA_LED_FEATURE, URE_MCU_TYPE_PLA) &
    622   1.1      rin 	    ~URE_LED_MODE_MASK);
    623   1.5  msaitoh 
    624  1.20      mrg 	if ((un->un_flags & URE_FLAG_VER_5C10) &&
    625  1.15      mrg 	    un->un_udev->ud_speed != USB_SPEED_SUPER)
    626   1.1      rin 		val = URE_LPM_TIMER_500MS;
    627   1.1      rin 	else
    628   1.1      rin 		val = URE_LPM_TIMER_500US;
    629  1.15      mrg 	ure_write_1(un, URE_USB_LPM_CTRL, URE_MCU_TYPE_USB,
    630   1.1      rin 	    val | URE_FIFO_EMPTY_1FB | URE_ROK_EXIT_LPM);
    631   1.1      rin 
    632  1.15      mrg 	val = ure_read_2(un, URE_USB_AFE_CTRL2, URE_MCU_TYPE_USB);
    633   1.1      rin 	val &= ~URE_SEN_VAL_MASK;
    634   1.1      rin 	val |= URE_SEN_VAL_NORMAL | URE_SEL_RXIDLE;
    635  1.15      mrg 	ure_write_2(un, URE_USB_AFE_CTRL2, URE_MCU_TYPE_USB, val);
    636   1.1      rin 
    637  1.15      mrg 	ure_write_2(un, URE_USB_CONNECT_TIMER, URE_MCU_TYPE_USB, 0x0001);
    638   1.1      rin 
    639  1.15      mrg 	ure_write_2(un, URE_USB_POWER_CUT, URE_MCU_TYPE_USB,
    640  1.15      mrg 	    ure_read_2(un, URE_USB_POWER_CUT, URE_MCU_TYPE_USB) &
    641   1.1      rin 	    ~(URE_PWR_EN | URE_PHASE2_EN));
    642  1.15      mrg 	ure_write_2(un, URE_USB_MISC_0, URE_MCU_TYPE_USB,
    643  1.15      mrg 	    ure_read_2(un, URE_USB_MISC_0, URE_MCU_TYPE_USB) &
    644   1.1      rin 	    ~URE_PCUT_STATUS);
    645   1.1      rin 
    646   1.1      rin 	memset(u1u2, 0xff, sizeof(u1u2));
    647  1.15      mrg 	ure_write_mem(un, URE_USB_TOLERANCE,
    648   1.1      rin 	    URE_MCU_TYPE_USB | URE_BYTE_EN_SIX_BYTES, u1u2, sizeof(u1u2));
    649   1.1      rin 
    650  1.15      mrg 	ure_write_2(un, URE_PLA_MAC_PWR_CTRL, URE_MCU_TYPE_PLA,
    651   1.1      rin 	    URE_ALDPS_SPDWN_RATIO);
    652  1.15      mrg 	ure_write_2(un, URE_PLA_MAC_PWR_CTRL2, URE_MCU_TYPE_PLA,
    653   1.1      rin 	    URE_EEE_SPDWN_RATIO);
    654  1.15      mrg 	ure_write_2(un, URE_PLA_MAC_PWR_CTRL3, URE_MCU_TYPE_PLA,
    655   1.1      rin 	    URE_PKT_AVAIL_SPDWN_EN | URE_SUSPEND_SPDWN_EN |
    656   1.1      rin 	    URE_U1U2_SPDWN_EN | URE_L1_SPDWN_EN);
    657  1.15      mrg 	ure_write_2(un, URE_PLA_MAC_PWR_CTRL4, URE_MCU_TYPE_PLA,
    658   1.1      rin 	    URE_PWRSAVE_SPDWN_EN | URE_RXDV_SPDWN_EN | URE_TX10MIDLE_EN |
    659   1.1      rin 	    URE_TP100_SPDWN_EN | URE_TP500_SPDWN_EN | URE_TP1000_SPDWN_EN |
    660   1.1      rin 	    URE_EEE_SPDWN_EN);
    661   1.1      rin 
    662  1.15      mrg 	val = ure_read_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB);
    663  1.20      mrg 	if (!(un->un_flags & (URE_FLAG_VER_5C00 | URE_FLAG_VER_5C10)))
    664   1.1      rin 		val |= URE_U2P3_ENABLE;
    665   1.1      rin 	else
    666   1.1      rin 		val &= ~URE_U2P3_ENABLE;
    667  1.15      mrg 	ure_write_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB, val);
    668   1.1      rin 
    669   1.1      rin 	memset(u1u2, 0x00, sizeof(u1u2));
    670  1.15      mrg 	ure_write_mem(un, URE_USB_TOLERANCE,
    671   1.1      rin 	    URE_MCU_TYPE_USB | URE_BYTE_EN_SIX_BYTES, u1u2, sizeof(u1u2));
    672   1.1      rin 
    673   1.1      rin 	/* Disable ALDPS. */
    674  1.15      mrg 	ure_ocp_reg_write(un, URE_OCP_POWER_CFG,
    675  1.15      mrg 	    ure_ocp_reg_read(un, URE_OCP_POWER_CFG) & ~URE_EN_ALDPS);
    676  1.15      mrg 	usbd_delay_ms(un->un_udev, 20);
    677   1.1      rin 
    678  1.20      mrg 	ure_init_fifo(un);
    679   1.1      rin 
    680   1.1      rin 	/* Enable Rx aggregation. */
    681  1.15      mrg 	ure_write_2(un, URE_USB_USB_CTRL, URE_MCU_TYPE_USB,
    682  1.15      mrg 	    ure_read_2(un, URE_USB_USB_CTRL, URE_MCU_TYPE_USB) &
    683   1.1      rin 	    ~URE_RX_AGG_DISABLE);
    684   1.1      rin 
    685  1.15      mrg 	val = ure_read_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB);
    686  1.20      mrg 	if (!(un->un_flags & (URE_FLAG_VER_5C00 | URE_FLAG_VER_5C10)))
    687   1.1      rin 		val |= URE_U2P3_ENABLE;
    688   1.1      rin 	else
    689   1.1      rin 		val &= ~URE_U2P3_ENABLE;
    690  1.15      mrg 	ure_write_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB, val);
    691   1.1      rin 
    692   1.1      rin 	memset(u1u2, 0xff, sizeof(u1u2));
    693  1.15      mrg 	ure_write_mem(un, URE_USB_TOLERANCE,
    694   1.1      rin 	    URE_MCU_TYPE_USB | URE_BYTE_EN_SIX_BYTES, u1u2, sizeof(u1u2));
    695   1.1      rin }
    696   1.1      rin 
    697   1.1      rin static void
    698  1.20      mrg ure_disable_teredo(struct usbnet *un)
    699   1.1      rin {
    700  1.15      mrg 	ure_write_4(un, URE_PLA_TEREDO_CFG, URE_MCU_TYPE_PLA,
    701  1.15      mrg 	    ure_read_4(un, URE_PLA_TEREDO_CFG, URE_MCU_TYPE_PLA) &
    702   1.1      rin 	    ~(URE_TEREDO_SEL | URE_TEREDO_RS_EVENT_MASK | URE_OOB_TEREDO_EN));
    703  1.15      mrg 	ure_write_2(un, URE_PLA_WDT6_CTRL, URE_MCU_TYPE_PLA,
    704   1.1      rin 	    URE_WDT6_SET_MODE);
    705  1.15      mrg 	ure_write_2(un, URE_PLA_REALWOW_TIMER, URE_MCU_TYPE_PLA, 0);
    706  1.15      mrg 	ure_write_4(un, URE_PLA_TEREDO_TIMER, URE_MCU_TYPE_PLA, 0);
    707   1.1      rin }
    708   1.1      rin 
    709   1.1      rin static void
    710  1.20      mrg ure_init_fifo(struct usbnet *un)
    711   1.1      rin {
    712   1.1      rin 	uint32_t rx_fifo1, rx_fifo2;
    713   1.1      rin 	int i;
    714   1.1      rin 
    715  1.15      mrg 	ure_write_2(un, URE_PLA_MISC_1, URE_MCU_TYPE_PLA,
    716  1.15      mrg 	    ure_read_2(un, URE_PLA_MISC_1, URE_MCU_TYPE_PLA) |
    717   1.1      rin 	    URE_RXDY_GATED_EN);
    718   1.1      rin 
    719  1.20      mrg 	ure_disable_teredo(un);
    720   1.1      rin 
    721  1.15      mrg 	ure_write_4(un, URE_PLA_RCR, URE_MCU_TYPE_PLA,
    722  1.15      mrg 	    ure_read_4(un, URE_PLA_RCR, URE_MCU_TYPE_PLA) &
    723   1.1      rin 	    ~URE_RCR_ACPT_ALL);
    724   1.1      rin 
    725  1.20      mrg 	if (!(un->un_flags & URE_FLAG_8152)) {
    726  1.20      mrg 		if (un->un_flags & (URE_FLAG_VER_5C00 | URE_FLAG_VER_5C10 |
    727  1.20      mrg 		    URE_FLAG_VER_5C20))
    728  1.15      mrg 			ure_ocp_reg_write(un, URE_OCP_ADC_CFG,
    729   1.1      rin 			    URE_CKADSEL_L | URE_ADC_EN | URE_EN_EMI_L);
    730  1.20      mrg 		if (un->un_flags & URE_FLAG_VER_5C00)
    731  1.15      mrg 			ure_ocp_reg_write(un, URE_OCP_EEE_CFG,
    732  1.15      mrg 			    ure_ocp_reg_read(un, URE_OCP_EEE_CFG) &
    733   1.1      rin 			    ~URE_CTAP_SHORT_EN);
    734  1.15      mrg 		ure_ocp_reg_write(un, URE_OCP_POWER_CFG,
    735  1.15      mrg 		    ure_ocp_reg_read(un, URE_OCP_POWER_CFG) |
    736   1.1      rin 		    URE_EEE_CLKDIV_EN);
    737  1.15      mrg 		ure_ocp_reg_write(un, URE_OCP_DOWN_SPEED,
    738  1.15      mrg 		    ure_ocp_reg_read(un, URE_OCP_DOWN_SPEED) |
    739   1.1      rin 		    URE_EN_10M_BGOFF);
    740  1.15      mrg 		ure_ocp_reg_write(un, URE_OCP_POWER_CFG,
    741  1.15      mrg 		    ure_ocp_reg_read(un, URE_OCP_POWER_CFG) |
    742   1.1      rin 		    URE_EN_10M_PLLOFF);
    743  1.15      mrg 		ure_ocp_reg_write(un, URE_OCP_SRAM_ADDR, URE_SRAM_IMPEDANCE);
    744  1.15      mrg 		ure_ocp_reg_write(un, URE_OCP_SRAM_DATA, 0x0b13);
    745  1.15      mrg 		ure_write_2(un, URE_PLA_PHY_PWR, URE_MCU_TYPE_PLA,
    746  1.15      mrg 		    ure_read_2(un, URE_PLA_PHY_PWR, URE_MCU_TYPE_PLA) |
    747   1.1      rin 		    URE_PFM_PWM_SWITCH);
    748   1.1      rin 
    749   1.1      rin 		/* Enable LPF corner auto tune. */
    750  1.15      mrg 		ure_ocp_reg_write(un, URE_OCP_SRAM_ADDR, URE_SRAM_LPF_CFG);
    751  1.15      mrg 		ure_ocp_reg_write(un, URE_OCP_SRAM_DATA, 0xf70f);
    752   1.1      rin 
    753   1.1      rin 		/* Adjust 10M amplitude. */
    754  1.15      mrg 		ure_ocp_reg_write(un, URE_OCP_SRAM_ADDR, URE_SRAM_10M_AMP1);
    755  1.15      mrg 		ure_ocp_reg_write(un, URE_OCP_SRAM_DATA, 0x00af);
    756  1.15      mrg 		ure_ocp_reg_write(un, URE_OCP_SRAM_ADDR, URE_SRAM_10M_AMP2);
    757  1.15      mrg 		ure_ocp_reg_write(un, URE_OCP_SRAM_DATA, 0x0208);
    758   1.1      rin 	}
    759   1.1      rin 
    760  1.15      mrg 	ure_reset(un);
    761   1.1      rin 
    762  1.15      mrg 	ure_write_1(un, URE_PLA_CR, URE_MCU_TYPE_PLA, 0);
    763   1.1      rin 
    764  1.15      mrg 	ure_write_1(un, URE_PLA_OOB_CTRL, URE_MCU_TYPE_PLA,
    765  1.15      mrg 	    ure_read_1(un, URE_PLA_OOB_CTRL, URE_MCU_TYPE_PLA) &
    766   1.1      rin 	    ~URE_NOW_IS_OOB);
    767   1.1      rin 
    768  1.15      mrg 	ure_write_2(un, URE_PLA_SFF_STS_7, URE_MCU_TYPE_PLA,
    769  1.15      mrg 	    ure_read_2(un, URE_PLA_SFF_STS_7, URE_MCU_TYPE_PLA) &
    770   1.1      rin 	    ~URE_MCU_BORW_EN);
    771   1.1      rin 	for (i = 0; i < URE_TIMEOUT; i++) {
    772  1.15      mrg 		if (ure_read_1(un, URE_PLA_OOB_CTRL, URE_MCU_TYPE_PLA) &
    773   1.1      rin 		    URE_LINK_LIST_READY)
    774   1.1      rin 			break;
    775  1.15      mrg 		usbd_delay_ms(un->un_udev, 10);
    776   1.1      rin 	}
    777   1.1      rin 	if (i == URE_TIMEOUT)
    778  1.15      mrg 		URE_PRINTF(un, "timeout waiting for OOB control\n");
    779  1.15      mrg 	ure_write_2(un, URE_PLA_SFF_STS_7, URE_MCU_TYPE_PLA,
    780  1.15      mrg 	    ure_read_2(un, URE_PLA_SFF_STS_7, URE_MCU_TYPE_PLA) |
    781   1.1      rin 	    URE_RE_INIT_LL);
    782   1.1      rin 	for (i = 0; i < URE_TIMEOUT; i++) {
    783  1.15      mrg 		if (ure_read_1(un, URE_PLA_OOB_CTRL, URE_MCU_TYPE_PLA) &
    784   1.1      rin 		    URE_LINK_LIST_READY)
    785   1.1      rin 			break;
    786  1.15      mrg 		usbd_delay_ms(un->un_udev, 10);
    787   1.1      rin 	}
    788   1.1      rin 	if (i == URE_TIMEOUT)
    789  1.15      mrg 		URE_PRINTF(un, "timeout waiting for OOB control\n");
    790   1.1      rin 
    791  1.15      mrg 	ure_write_2(un, URE_PLA_CPCR, URE_MCU_TYPE_PLA,
    792  1.15      mrg 	    ure_read_2(un, URE_PLA_CPCR, URE_MCU_TYPE_PLA) &
    793   1.1      rin 	    ~URE_CPCR_RX_VLAN);
    794  1.15      mrg 	ure_write_2(un, URE_PLA_TCR0, URE_MCU_TYPE_PLA,
    795  1.15      mrg 	    ure_read_2(un, URE_PLA_TCR0, URE_MCU_TYPE_PLA) |
    796   1.1      rin 	    URE_TCR0_AUTO_FIFO);
    797   1.1      rin 
    798   1.1      rin 	/* Configure Rx FIFO threshold and coalescing. */
    799  1.15      mrg 	ure_write_4(un, URE_PLA_RXFIFO_CTRL0, URE_MCU_TYPE_PLA,
    800   1.1      rin 	    URE_RXFIFO_THR1_NORMAL);
    801  1.15      mrg 	if (un->un_udev->ud_speed == USB_SPEED_FULL) {
    802   1.1      rin 		rx_fifo1 = URE_RXFIFO_THR2_FULL;
    803   1.1      rin 		rx_fifo2 = URE_RXFIFO_THR3_FULL;
    804   1.1      rin 	} else {
    805   1.1      rin 		rx_fifo1 = URE_RXFIFO_THR2_HIGH;
    806   1.1      rin 		rx_fifo2 = URE_RXFIFO_THR3_HIGH;
    807   1.1      rin 	}
    808  1.15      mrg 	ure_write_4(un, URE_PLA_RXFIFO_CTRL1, URE_MCU_TYPE_PLA, rx_fifo1);
    809  1.15      mrg 	ure_write_4(un, URE_PLA_RXFIFO_CTRL2, URE_MCU_TYPE_PLA, rx_fifo2);
    810   1.1      rin 
    811   1.1      rin 	/* Configure Tx FIFO threshold. */
    812  1.15      mrg 	ure_write_4(un, URE_PLA_TXFIFO_CTRL, URE_MCU_TYPE_PLA,
    813   1.1      rin 	    URE_TXFIFO_THR_NORMAL);
    814   1.1      rin }
    815   1.1      rin 
    816  1.15      mrg static int
    817  1.15      mrg ure_ioctl_cb(struct ifnet *ifp, u_long cmd, void *data)
    818   1.1      rin {
    819  1.15      mrg 	struct usbnet * const un = ifp->if_softc;
    820   1.1      rin 
    821   1.1      rin 	switch (cmd) {
    822  1.15      mrg 	case SIOCADDMULTI:
    823  1.15      mrg 	case SIOCDELMULTI:
    824  1.15      mrg 		ure_setiff(un);
    825   1.1      rin 		break;
    826   1.1      rin 	default:
    827  1.15      mrg 		break;
    828   1.1      rin 	}
    829   1.1      rin 
    830  1.15      mrg 	return 0;
    831   1.1      rin }
    832   1.1      rin 
    833   1.1      rin static int
    834   1.1      rin ure_match(device_t parent, cfdata_t match, void *aux)
    835   1.1      rin {
    836   1.1      rin 	struct usb_attach_arg *uaa = aux;
    837   1.1      rin 
    838   1.1      rin 	return usb_lookup(ure_devs, uaa->uaa_vendor, uaa->uaa_product) != NULL ?
    839   1.1      rin 	    UMATCH_VENDOR_PRODUCT : UMATCH_NONE;
    840   1.1      rin }
    841   1.1      rin 
    842   1.1      rin static void
    843   1.1      rin ure_attach(device_t parent, device_t self, void *aux)
    844   1.1      rin {
    845  1.31      mrg 	USBNET_MII_DECL_DEFAULT(unm);
    846  1.20      mrg 	struct usbnet * const un = device_private(self);
    847   1.1      rin 	struct usb_attach_arg *uaa = aux;
    848   1.1      rin 	struct usbd_device *dev = uaa->uaa_device;
    849   1.1      rin 	usb_interface_descriptor_t *id;
    850   1.1      rin 	usb_endpoint_descriptor_t *ed;
    851  1.11      mrg 	int error, i;
    852   1.1      rin 	uint16_t ver;
    853   1.1      rin 	uint8_t eaddr[8]; /* 2byte padded */
    854   1.1      rin 	char *devinfop;
    855  1.33      bad 	uint32_t maclo, machi;
    856   1.1      rin 
    857   1.1      rin 	aprint_naive("\n");
    858   1.1      rin 	aprint_normal("\n");
    859  1.15      mrg 	devinfop = usbd_devinfo_alloc(dev, 0);
    860   1.1      rin 	aprint_normal_dev(self, "%s\n", devinfop);
    861   1.1      rin 	usbd_devinfo_free(devinfop);
    862   1.1      rin 
    863  1.15      mrg 	un->un_dev = self;
    864  1.15      mrg 	un->un_udev = dev;
    865  1.20      mrg 	un->un_sc = un;
    866  1.19      mrg 	un->un_ops = &ure_ops;
    867  1.21      mrg 	un->un_rx_xfer_flags = USBD_SHORT_XFER_OK;
    868  1.21      mrg 	un->un_tx_xfer_flags = USBD_FORCE_SHORT_XFER;
    869  1.21      mrg 	un->un_rx_list_cnt = URE_RX_LIST_CNT;
    870  1.21      mrg 	un->un_tx_list_cnt = URE_TX_LIST_CNT;
    871  1.21      mrg 	un->un_rx_bufsz = URE_BUFSZ;
    872  1.21      mrg 	un->un_tx_bufsz = URE_BUFSZ;
    873   1.8      mrg 
    874   1.1      rin #define URE_CONFIG_NO	1 /* XXX */
    875   1.1      rin 	error = usbd_set_config_no(dev, URE_CONFIG_NO, 1);
    876   1.1      rin 	if (error) {
    877   1.1      rin 		aprint_error_dev(self, "failed to set configuration: %s\n",
    878   1.1      rin 		    usbd_errstr(error));
    879   1.1      rin 		return; /* XXX */
    880   1.1      rin 	}
    881   1.1      rin 
    882   1.1      rin 	if (uaa->uaa_product == USB_PRODUCT_REALTEK_RTL8152)
    883  1.20      mrg 		un->un_flags |= URE_FLAG_8152;
    884   1.1      rin 
    885   1.1      rin #define URE_IFACE_IDX  0 /* XXX */
    886  1.15      mrg 	error = usbd_device2interface_handle(dev, URE_IFACE_IDX, &un->un_iface);
    887   1.1      rin 	if (error) {
    888   1.1      rin 		aprint_error_dev(self, "failed to get interface handle: %s\n",
    889   1.1      rin 		    usbd_errstr(error));
    890   1.1      rin 		return; /* XXX */
    891   1.1      rin 	}
    892   1.1      rin 
    893  1.15      mrg 	id = usbd_get_interface_descriptor(un->un_iface);
    894   1.1      rin 	for (i = 0; i < id->bNumEndpoints; i++) {
    895  1.15      mrg 		ed = usbd_interface2endpoint_descriptor(un->un_iface, i);
    896   1.1      rin 		if (ed == NULL) {
    897   1.1      rin 			aprint_error_dev(self, "couldn't get ep %d\n", i);
    898   1.1      rin 			return; /* XXX */
    899   1.1      rin 		}
    900   1.1      rin 		if (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN &&
    901   1.1      rin 		    UE_GET_XFERTYPE(ed->bmAttributes) == UE_BULK) {
    902  1.15      mrg 			un->un_ed[USBNET_ENDPT_RX] = ed->bEndpointAddress;
    903   1.1      rin 		} else if (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_OUT &&
    904   1.1      rin 		    UE_GET_XFERTYPE(ed->bmAttributes) == UE_BULK) {
    905  1.15      mrg 			un->un_ed[USBNET_ENDPT_TX] = ed->bEndpointAddress;
    906   1.1      rin 		}
    907   1.1      rin 	}
    908   1.1      rin 
    909  1.15      mrg 	/* Set these up now for ure_ctl().  */
    910  1.21      mrg 	usbnet_attach(un, "uredet");
    911   1.1      rin 
    912  1.15      mrg 	un->un_phyno = 0;
    913  1.15      mrg 
    914  1.15      mrg 	ver = ure_read_2(un, URE_PLA_TCR1, URE_MCU_TYPE_PLA) & URE_VERSION_MASK;
    915   1.1      rin 	switch (ver) {
    916   1.1      rin 	case 0x4c00:
    917  1.20      mrg 		un->un_flags |= URE_FLAG_VER_4C00;
    918   1.1      rin 		break;
    919   1.1      rin 	case 0x4c10:
    920  1.20      mrg 		un->un_flags |= URE_FLAG_VER_4C10;
    921   1.1      rin 		break;
    922   1.1      rin 	case 0x5c00:
    923  1.20      mrg 		un->un_flags |= URE_FLAG_VER_5C00;
    924   1.1      rin 		break;
    925   1.1      rin 	case 0x5c10:
    926  1.20      mrg 		un->un_flags |= URE_FLAG_VER_5C10;
    927   1.1      rin 		break;
    928   1.1      rin 	case 0x5c20:
    929  1.20      mrg 		un->un_flags |= URE_FLAG_VER_5C20;
    930   1.1      rin 		break;
    931   1.1      rin 	case 0x5c30:
    932  1.20      mrg 		un->un_flags |= URE_FLAG_VER_5C30;
    933   1.1      rin 		break;
    934   1.1      rin 	default:
    935   1.1      rin 		/* fake addr?  or just fail? */
    936   1.1      rin 		break;
    937   1.1      rin 	}
    938   1.3      rin 	aprint_normal_dev(self, "RTL%d %sver %04x\n",
    939  1.20      mrg 	    (un->un_flags & URE_FLAG_8152) ? 8152 : 8153,
    940  1.20      mrg 	    (un->un_flags != 0) ? "" : "unknown ",
    941   1.3      rin 	    ver);
    942   1.1      rin 
    943  1.15      mrg 	usbnet_lock(un);
    944  1.20      mrg 	if (un->un_flags & URE_FLAG_8152)
    945  1.20      mrg 		ure_rtl8152_init(un);
    946   1.1      rin 	else
    947  1.20      mrg 		ure_rtl8153_init(un);
    948   1.1      rin 
    949  1.32      bad 	if ((un->un_flags & URE_FLAG_VER_4C00) ||
    950  1.32      bad 	    (un->un_flags & URE_FLAG_VER_4C10))
    951  1.15      mrg 		ure_read_mem(un, URE_PLA_IDR, URE_MCU_TYPE_PLA, eaddr,
    952   1.1      rin 		    sizeof(eaddr));
    953   1.1      rin 	else
    954  1.15      mrg 		ure_read_mem(un, URE_PLA_BACKUP, URE_MCU_TYPE_PLA, eaddr,
    955   1.1      rin 		    sizeof(eaddr));
    956  1.15      mrg 	usbnet_unlock(un);
    957  1.33      bad 	if (ETHER_IS_ZERO(eaddr)) {
    958  1.33      bad 		maclo = 0x00f2 | (cprng_strong32() & 0xffff0000);
    959  1.33      bad 		machi = cprng_strong32() & 0xffff;
    960  1.33      bad 		eaddr[0] = maclo & 0xff;
    961  1.33      bad 		eaddr[1] = (maclo >> 8) & 0xff;
    962  1.33      bad 		eaddr[2] = (maclo >> 16) & 0xff;
    963  1.33      bad 		eaddr[3] = (maclo >> 24) & 0xff;
    964  1.33      bad 		eaddr[4] = machi & 0xff;
    965  1.33      bad 		eaddr[5] = (machi >> 8) & 0xff;
    966  1.33      bad 	}
    967  1.15      mrg 	memcpy(un->un_eaddr, eaddr, sizeof un->un_eaddr);
    968   1.1      rin 
    969  1.15      mrg 	struct ifnet *ifp = usbnet_ifp(un);
    970   1.1      rin 
    971   1.1      rin 	/*
    972   1.1      rin 	 * We don't support TSOv4 and v6 for now, that are required to
    973   1.1      rin 	 * be handled in software for some cases.
    974   1.1      rin 	 */
    975   1.1      rin 	ifp->if_capabilities = IFCAP_CSUM_IPv4_Tx |
    976   1.1      rin 	    IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_UDPv4_Tx;
    977   1.1      rin #ifdef INET6
    978   1.1      rin 	ifp->if_capabilities |= IFCAP_CSUM_TCPv6_Tx | IFCAP_CSUM_UDPv6_Tx;
    979   1.1      rin #endif
    980  1.20      mrg 	if (un->un_flags & ~URE_FLAG_VER_4C00) {
    981   1.1      rin 		ifp->if_capabilities |= IFCAP_CSUM_IPv4_Rx |
    982   1.1      rin 		    IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx |
    983   1.1      rin 		    IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
    984   1.1      rin 	}
    985  1.15      mrg 	struct ethercom *ec = usbnet_ec(un);
    986  1.15      mrg 	ec->ec_capabilities = ETHERCAP_VLAN_MTU;
    987   1.1      rin #ifdef notyet
    988  1.15      mrg 	ec->ec_capabilities |= ETHERCAP_JUMBO_MTU;
    989   1.1      rin #endif
    990   1.1      rin 
    991  1.30      mrg 	unm.un_mii_phyloc = un->un_phyno;
    992  1.30      mrg 	usbnet_attach_ifp(un, IFF_SIMPLEX | IFF_BROADCAST | IFF_MULTICAST,
    993  1.30      mrg 	    0, &unm);
    994   1.1      rin }
    995   1.1      rin 
    996   1.1      rin static void
    997  1.27      mrg ure_rx_loop(struct usbnet *un, struct usbnet_chain *c, uint32_t total_len)
    998   1.1      rin {
    999  1.15      mrg 	struct ifnet *ifp = usbnet_ifp(un);
   1000  1.15      mrg 	uint8_t *buf = c->unc_buf;
   1001  1.15      mrg 	uint16_t pkt_len = 0;
   1002  1.15      mrg 	uint16_t pkt_count = 0;
   1003   1.1      rin 	struct ure_rxpkt rxhdr;
   1004   1.5  msaitoh 
   1005  1.15      mrg 	usbnet_isowned_rx(un);
   1006   1.1      rin 
   1007   1.1      rin 	do {
   1008   1.1      rin 		if (total_len < sizeof(rxhdr)) {
   1009   1.1      rin 			DPRINTF(("too few bytes left for a packet header\n"));
   1010  1.35  thorpej 			if_statinc(ifp, if_ierrors);
   1011  1.15      mrg 			return;
   1012   1.1      rin 		}
   1013   1.1      rin 
   1014  1.15      mrg 		buf += roundup(pkt_len, 8);
   1015   1.1      rin 
   1016   1.1      rin 		memcpy(&rxhdr, buf, sizeof(rxhdr));
   1017   1.1      rin 		total_len -= sizeof(rxhdr);
   1018   1.1      rin 
   1019  1.15      mrg 		pkt_len = le32toh(rxhdr.ure_pktlen) & URE_RXPKT_LEN_MASK;
   1020  1.15      mrg 		DPRINTFN(4, ("next packet is %d bytes\n", pkt_len));
   1021  1.15      mrg 		if (pkt_len > total_len) {
   1022   1.1      rin 			DPRINTF(("not enough bytes left for next packet\n"));
   1023  1.35  thorpej 			if_statinc(ifp, if_ierrors);
   1024  1.15      mrg 			return;
   1025   1.1      rin 		}
   1026   1.1      rin 
   1027  1.15      mrg 		total_len -= roundup(pkt_len, 8);
   1028   1.1      rin 		buf += sizeof(rxhdr);
   1029   1.1      rin 
   1030  1.15      mrg 		usbnet_enqueue(un, buf, pkt_len - ETHER_CRC_LEN,
   1031  1.17      mrg 			       ure_rxcsum(ifp, &rxhdr), 0, 0);
   1032  1.11      mrg 
   1033  1.15      mrg 		pkt_count++;
   1034  1.11      mrg 
   1035   1.1      rin 	} while (total_len > 0);
   1036   1.1      rin 
   1037  1.15      mrg 	if (pkt_count)
   1038  1.19      mrg 		rnd_add_uint32(usbnet_rndsrc(un), pkt_count);
   1039   1.1      rin }
   1040   1.1      rin 
   1041   1.1      rin static int
   1042   1.1      rin ure_rxcsum(struct ifnet *ifp, struct ure_rxpkt *rp)
   1043   1.1      rin {
   1044   1.1      rin 	int enabled = ifp->if_csum_flags_rx, flags = 0;
   1045   1.1      rin 	uint32_t csum, misc;
   1046   1.1      rin 
   1047   1.1      rin 	if (enabled == 0)
   1048   1.1      rin 		return 0;
   1049   1.1      rin 
   1050   1.1      rin 	csum = le32toh(rp->ure_csum);
   1051   1.1      rin 	misc = le32toh(rp->ure_misc);
   1052   1.1      rin 
   1053   1.1      rin 	if (csum & URE_RXPKT_IPV4_CS) {
   1054   1.1      rin 		flags |= M_CSUM_IPv4;
   1055   1.1      rin 		if (csum & URE_RXPKT_TCP_CS)
   1056   1.1      rin 			flags |= M_CSUM_TCPv4;
   1057   1.1      rin 		if (csum & URE_RXPKT_UDP_CS)
   1058   1.1      rin 			flags |= M_CSUM_UDPv4;
   1059   1.6  msaitoh 	} else if (csum & URE_RXPKT_IPV6_CS) {
   1060   1.1      rin 		flags = 0;
   1061   1.1      rin 		if (csum & URE_RXPKT_TCP_CS)
   1062   1.1      rin 			flags |= M_CSUM_TCPv6;
   1063   1.1      rin 		if (csum & URE_RXPKT_UDP_CS)
   1064   1.1      rin 			flags |= M_CSUM_UDPv6;
   1065   1.6  msaitoh 	}
   1066   1.1      rin 
   1067   1.1      rin 	flags &= enabled;
   1068   1.1      rin 	if (__predict_false((flags & M_CSUM_IPv4) &&
   1069   1.1      rin 	    (misc & URE_RXPKT_IP_F)))
   1070   1.1      rin 		flags |= M_CSUM_IPv4_BAD;
   1071   1.1      rin 	if (__predict_false(
   1072   1.1      rin 	   ((flags & (M_CSUM_TCPv4 | M_CSUM_TCPv6)) && (misc & URE_RXPKT_TCP_F))
   1073   1.1      rin 	|| ((flags & (M_CSUM_UDPv4 | M_CSUM_UDPv6)) && (misc & URE_RXPKT_UDP_F))
   1074   1.1      rin 	))
   1075   1.1      rin 		flags |= M_CSUM_TCP_UDP_BAD;
   1076   1.1      rin 
   1077   1.1      rin 	return flags;
   1078   1.1      rin }
   1079   1.1      rin 
   1080  1.15      mrg static unsigned
   1081  1.15      mrg ure_tx_prepare(struct usbnet *un, struct mbuf *m, struct usbnet_chain *c)
   1082   1.1      rin {
   1083   1.1      rin 	struct ure_txpkt txhdr;
   1084   1.1      rin 	uint32_t frm_len = 0;
   1085  1.15      mrg 	uint8_t *buf = c->unc_buf;
   1086   1.1      rin 
   1087  1.15      mrg 	usbnet_isowned_tx(un);
   1088   1.1      rin 
   1089  1.24    skrll 	if ((unsigned)m->m_pkthdr.len > un->un_tx_bufsz - sizeof(txhdr))
   1090  1.22      mrg 		return 0;
   1091  1.22      mrg 
   1092   1.1      rin 	/* header */
   1093   1.1      rin 	txhdr.ure_pktlen = htole32(m->m_pkthdr.len | URE_TXPKT_TX_FS |
   1094   1.1      rin 	    URE_TXPKT_TX_LS);
   1095   1.1      rin 	txhdr.ure_csum = htole32(ure_txcsum(m));
   1096   1.1      rin 	memcpy(buf, &txhdr, sizeof(txhdr));
   1097   1.1      rin 	buf += sizeof(txhdr);
   1098   1.1      rin 	frm_len = sizeof(txhdr);
   1099   1.1      rin 
   1100   1.1      rin 	/* packet */
   1101   1.1      rin 	m_copydata(m, 0, m->m_pkthdr.len, buf);
   1102   1.1      rin 	frm_len += m->m_pkthdr.len;
   1103   1.1      rin 
   1104   1.1      rin 	DPRINTFN(2, ("tx %d bytes\n", frm_len));
   1105   1.1      rin 
   1106  1.15      mrg 	return frm_len;
   1107   1.1      rin }
   1108   1.1      rin 
   1109   1.1      rin /*
   1110   1.1      rin  * We need to calculate L4 checksum in software, if the offset of
   1111   1.1      rin  * L4 header is larger than 0x7ff = 2047.
   1112   1.1      rin  */
   1113   1.1      rin static uint32_t
   1114   1.1      rin ure_txcsum(struct mbuf *m)
   1115   1.1      rin {
   1116   1.1      rin 	struct ether_header *eh;
   1117   1.1      rin 	int flags = m->m_pkthdr.csum_flags;
   1118   1.1      rin 	uint32_t data = m->m_pkthdr.csum_data;
   1119   1.1      rin 	uint32_t reg = 0;
   1120   1.1      rin 	int l3off, l4off;
   1121   1.1      rin 	uint16_t type;
   1122   1.1      rin 
   1123   1.1      rin 	if (flags == 0)
   1124   1.1      rin 		return 0;
   1125   1.1      rin 
   1126   1.2      rin 	if (__predict_true(m->m_len >= (int)sizeof(*eh))) {
   1127   1.1      rin 		eh = mtod(m, struct ether_header *);
   1128   1.1      rin 		type = eh->ether_type;
   1129   1.1      rin 	} else
   1130   1.1      rin 		m_copydata(m, offsetof(struct ether_header, ether_type),
   1131   1.1      rin 		    sizeof(type), &type);
   1132   1.1      rin 	switch (type = htons(type)) {
   1133   1.1      rin 	case ETHERTYPE_IP:
   1134   1.1      rin 	case ETHERTYPE_IPV6:
   1135   1.1      rin 		l3off = ETHER_HDR_LEN;
   1136   1.1      rin 		break;
   1137   1.1      rin 	case ETHERTYPE_VLAN:
   1138   1.1      rin 		l3off = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
   1139   1.1      rin 		break;
   1140   1.1      rin 	default:
   1141   1.1      rin 		return 0;
   1142   1.1      rin 	}
   1143   1.1      rin 
   1144   1.1      rin 	if (flags & (M_CSUM_TCPv4 | M_CSUM_UDPv4)) {
   1145   1.1      rin 		l4off = l3off + M_CSUM_DATA_IPv4_IPHL(data);
   1146   1.1      rin 		if (__predict_false(l4off > URE_L4_OFFSET_MAX)) {
   1147   1.1      rin 			in_undefer_cksum(m, l3off, flags);
   1148   1.1      rin 			return 0;
   1149   1.1      rin 		}
   1150   1.1      rin 		reg |= URE_TXPKT_IPV4_CS;
   1151   1.1      rin 		if (flags & M_CSUM_TCPv4)
   1152   1.1      rin 			reg |= URE_TXPKT_TCP_CS;
   1153   1.1      rin 		else
   1154   1.1      rin 			reg |= URE_TXPKT_UDP_CS;
   1155   1.1      rin 		reg |= l4off << URE_L4_OFFSET_SHIFT;
   1156   1.1      rin 	}
   1157   1.1      rin #ifdef INET6
   1158   1.1      rin 	else if (flags & (M_CSUM_TCPv6 | M_CSUM_UDPv6)) {
   1159   1.1      rin 		l4off = l3off + M_CSUM_DATA_IPv6_IPHL(data);
   1160   1.1      rin 		if (__predict_false(l4off > URE_L4_OFFSET_MAX)) {
   1161   1.1      rin 			in6_undefer_cksum(m, l3off, flags);
   1162   1.1      rin 			return 0;
   1163   1.1      rin 		}
   1164   1.1      rin 		reg |= URE_TXPKT_IPV6_CS;
   1165   1.1      rin 		if (flags & M_CSUM_TCPv6)
   1166   1.1      rin 			reg |= URE_TXPKT_TCP_CS;
   1167   1.1      rin 		else
   1168   1.1      rin 			reg |= URE_TXPKT_UDP_CS;
   1169   1.1      rin 		reg |= l4off << URE_L4_OFFSET_SHIFT;
   1170   1.1      rin 	}
   1171   1.1      rin #endif
   1172   1.1      rin 	else if (flags & M_CSUM_IPv4)
   1173   1.1      rin 		reg |= URE_TXPKT_IPV4_CS;
   1174   1.1      rin 
   1175   1.1      rin 	return reg;
   1176   1.1      rin }
   1177  1.20      mrg 
   1178  1.26      mrg #ifdef _MODULE
   1179  1.26      mrg #include "ioconf.c"
   1180  1.26      mrg #endif
   1181  1.26      mrg 
   1182  1.26      mrg USBNET_MODULE(ure)
   1183