Home | History | Annotate | Line # | Download | only in usb
if_ure.c revision 1.48
      1  1.48  riastrad /*	$NetBSD: if_ure.c,v 1.48 2022/03/03 05:53:04 riastradh Exp $	*/
      2  1.15       mrg /*	$OpenBSD: if_ure.c,v 1.10 2018/11/02 21:32:30 jcs Exp $	*/
      3  1.11       mrg 
      4   1.1       rin /*-
      5   1.1       rin  * Copyright (c) 2015-2016 Kevin Lo <kevlo (at) FreeBSD.org>
      6   1.1       rin  * All rights reserved.
      7   1.1       rin  *
      8   1.1       rin  * Redistribution and use in source and binary forms, with or without
      9   1.1       rin  * modification, are permitted provided that the following conditions
     10   1.1       rin  * are met:
     11   1.1       rin  * 1. Redistributions of source code must retain the above copyright
     12   1.1       rin  *    notice, this list of conditions and the following disclaimer.
     13   1.1       rin  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1       rin  *    notice, this list of conditions and the following disclaimer in the
     15   1.1       rin  *    documentation and/or other materials provided with the distribution.
     16   1.1       rin  *
     17   1.1       rin  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     18   1.1       rin  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     19   1.1       rin  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     20   1.1       rin  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     21   1.1       rin  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     22   1.1       rin  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     23   1.1       rin  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     24   1.1       rin  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     25   1.1       rin  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     26   1.1       rin  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     27   1.1       rin  * SUCH DAMAGE.
     28   1.1       rin  */
     29   1.1       rin 
     30   1.1       rin /* RealTek RTL8152/RTL8153 10/100/Gigabit USB Ethernet device */
     31   1.1       rin 
     32   1.1       rin #include <sys/cdefs.h>
     33  1.48  riastrad __KERNEL_RCSID(0, "$NetBSD: if_ure.c,v 1.48 2022/03/03 05:53:04 riastradh Exp $");
     34   1.1       rin 
     35   1.1       rin #ifdef _KERNEL_OPT
     36   1.1       rin #include "opt_usb.h"
     37   1.1       rin #include "opt_inet.h"
     38   1.1       rin #endif
     39   1.1       rin 
     40   1.1       rin #include <sys/param.h>
     41  1.33       bad #include <sys/cprng.h>
     42   1.1       rin 
     43  1.15       mrg #include <net/route.h>
     44   1.1       rin 
     45  1.16       mrg #include <dev/usb/usbnet.h>
     46  1.16       mrg 
     47   1.1       rin #include <netinet/in_offload.h>		/* XXX for in_undefer_cksum() */
     48   1.1       rin #ifdef INET6
     49  1.16       mrg #include <netinet/in.h>
     50   1.1       rin #include <netinet6/in6_offload.h>	/* XXX for in6_undefer_cksum() */
     51   1.1       rin #endif
     52   1.1       rin 
     53   1.1       rin #include <dev/ic/rtl81x9reg.h>		/* XXX for RTK_GMEDIASTAT */
     54   1.1       rin #include <dev/usb/if_urereg.h>
     55   1.1       rin #include <dev/usb/if_urevar.h>
     56   1.1       rin 
     57  1.15       mrg #define URE_PRINTF(un, fmt, args...) \
     58  1.15       mrg 	device_printf((un)->un_dev, "%s: " fmt, __func__, ##args);
     59   1.1       rin 
     60   1.1       rin #define URE_DEBUG
     61   1.1       rin #ifdef URE_DEBUG
     62   1.1       rin #define DPRINTF(x)	do { if (uredebug) printf x; } while (0)
     63   1.1       rin #define DPRINTFN(n, x)	do { if (uredebug >= (n)) printf x; } while (0)
     64  1.28       mrg int	uredebug = 0;
     65   1.1       rin #else
     66   1.1       rin #define DPRINTF(x)
     67   1.1       rin #define DPRINTFN(n, x)
     68   1.1       rin #endif
     69   1.1       rin 
     70  1.33       bad #define ETHER_IS_ZERO(addr) \
     71  1.33       bad 	(!(addr[0] | addr[1] | addr[2] | addr[3] | addr[4] | addr[5]))
     72  1.33       bad 
     73   1.1       rin static const struct usb_devno ure_devs[] = {
     74   1.1       rin 	{ USB_VENDOR_REALTEK, USB_PRODUCT_REALTEK_RTL8152 },
     75   1.1       rin 	{ USB_VENDOR_REALTEK, USB_PRODUCT_REALTEK_RTL8153 }
     76   1.1       rin };
     77   1.1       rin 
     78  1.19       mrg #define URE_BUFSZ	(16 * 1024)
     79  1.19       mrg 
     80  1.15       mrg static void	ure_reset(struct usbnet *);
     81   1.1       rin static uint32_t	ure_txcsum(struct mbuf *);
     82   1.1       rin static int	ure_rxcsum(struct ifnet *, struct ure_rxpkt *);
     83  1.20       mrg static void	ure_rtl8152_init(struct usbnet *);
     84  1.20       mrg static void	ure_rtl8153_init(struct usbnet *);
     85  1.20       mrg static void	ure_disable_teredo(struct usbnet *);
     86  1.20       mrg static void	ure_init_fifo(struct usbnet *);
     87  1.19       mrg 
     88  1.38   thorpej static void	ure_uno_stop(struct ifnet *, int);
     89  1.43  riastrad static void	ure_uno_mcast(struct ifnet *);
     90  1.38   thorpej static int	ure_uno_mii_read_reg(struct usbnet *, int, int, uint16_t *);
     91  1.38   thorpej static int	ure_uno_mii_write_reg(struct usbnet *, int, int, uint16_t);
     92  1.38   thorpej static void	ure_uno_miibus_statchg(struct ifnet *);
     93  1.38   thorpej static unsigned ure_uno_tx_prepare(struct usbnet *, struct mbuf *,
     94  1.38   thorpej 				   struct usbnet_chain *);
     95  1.38   thorpej static void	ure_uno_rx_loop(struct usbnet *, struct usbnet_chain *,
     96  1.38   thorpej 				uint32_t);
     97  1.38   thorpej static int	ure_uno_init(struct ifnet *);
     98  1.19       mrg 
     99  1.19       mrg static int	ure_match(device_t, cfdata_t, void *);
    100  1.19       mrg static void	ure_attach(device_t, device_t, void *);
    101   1.1       rin 
    102  1.20       mrg CFATTACH_DECL_NEW(ure, sizeof(struct usbnet), ure_match, ure_attach,
    103  1.15       mrg     usbnet_detach, usbnet_activate);
    104   1.1       rin 
    105  1.34      maxv static const struct usbnet_ops ure_ops = {
    106  1.38   thorpej 	.uno_stop = ure_uno_stop,
    107  1.43  riastrad 	.uno_mcast = ure_uno_mcast,
    108  1.38   thorpej 	.uno_read_reg = ure_uno_mii_read_reg,
    109  1.38   thorpej 	.uno_write_reg = ure_uno_mii_write_reg,
    110  1.38   thorpej 	.uno_statchg = ure_uno_miibus_statchg,
    111  1.38   thorpej 	.uno_tx_prepare = ure_uno_tx_prepare,
    112  1.38   thorpej 	.uno_rx_loop = ure_uno_rx_loop,
    113  1.38   thorpej 	.uno_init = ure_uno_init,
    114  1.19       mrg };
    115  1.19       mrg 
    116   1.1       rin static int
    117  1.15       mrg ure_ctl(struct usbnet *un, uint8_t rw, uint16_t val, uint16_t index,
    118   1.1       rin     void *buf, int len)
    119   1.1       rin {
    120   1.1       rin 	usb_device_request_t req;
    121   1.1       rin 	usbd_status err;
    122   1.1       rin 
    123  1.19       mrg 	if (usbnet_isdying(un))
    124   1.1       rin 		return 0;
    125   1.1       rin 
    126   1.1       rin 	if (rw == URE_CTL_WRITE)
    127   1.1       rin 		req.bmRequestType = UT_WRITE_VENDOR_DEVICE;
    128   1.1       rin 	else
    129   1.1       rin 		req.bmRequestType = UT_READ_VENDOR_DEVICE;
    130   1.1       rin 	req.bRequest = UR_SET_ADDRESS;
    131   1.1       rin 	USETW(req.wValue, val);
    132   1.1       rin 	USETW(req.wIndex, index);
    133   1.1       rin 	USETW(req.wLength, len);
    134   1.1       rin 
    135  1.37    martin 	DPRINTFN(5, ("ure_ctl: rw %d, val %04hu, index %04hu, len %d\n",
    136   1.1       rin 	    rw, val, index, len));
    137  1.15       mrg 	err = usbd_do_request(un->un_udev, &req, buf);
    138   1.1       rin 	if (err) {
    139   1.1       rin 		DPRINTF(("ure_ctl: error %d\n", err));
    140   1.1       rin 		return -1;
    141   1.1       rin 	}
    142   1.1       rin 
    143   1.1       rin 	return 0;
    144   1.1       rin }
    145   1.1       rin 
    146   1.1       rin static int
    147  1.15       mrg ure_read_mem(struct usbnet *un, uint16_t addr, uint16_t index,
    148   1.1       rin     void *buf, int len)
    149   1.1       rin {
    150  1.15       mrg 	return ure_ctl(un, URE_CTL_READ, addr, index, buf, len);
    151   1.1       rin }
    152   1.1       rin 
    153   1.1       rin static int
    154  1.15       mrg ure_write_mem(struct usbnet *un, uint16_t addr, uint16_t index,
    155   1.1       rin     void *buf, int len)
    156   1.1       rin {
    157  1.15       mrg 	return ure_ctl(un, URE_CTL_WRITE, addr, index, buf, len);
    158   1.1       rin }
    159   1.1       rin 
    160   1.1       rin static uint8_t
    161  1.15       mrg ure_read_1(struct usbnet *un, uint16_t reg, uint16_t index)
    162   1.1       rin {
    163   1.1       rin 	uint32_t val;
    164   1.1       rin 	uint8_t temp[4];
    165   1.1       rin 	uint8_t shift;
    166   1.1       rin 
    167   1.1       rin 	shift = (reg & 3) << 3;
    168   1.1       rin 	reg &= ~3;
    169   1.5   msaitoh 
    170  1.15       mrg 	ure_read_mem(un, reg, index, &temp, 4);
    171   1.1       rin 	val = UGETDW(temp);
    172   1.1       rin 	val >>= shift;
    173   1.1       rin 
    174   1.1       rin 	return val & 0xff;
    175   1.1       rin }
    176   1.1       rin 
    177   1.1       rin static uint16_t
    178  1.15       mrg ure_read_2(struct usbnet *un, uint16_t reg, uint16_t index)
    179   1.1       rin {
    180   1.1       rin 	uint32_t val;
    181   1.1       rin 	uint8_t temp[4];
    182   1.1       rin 	uint8_t shift;
    183   1.1       rin 
    184   1.1       rin 	shift = (reg & 2) << 3;
    185   1.1       rin 	reg &= ~3;
    186   1.1       rin 
    187  1.15       mrg 	ure_read_mem(un, reg, index, &temp, 4);
    188   1.1       rin 	val = UGETDW(temp);
    189   1.1       rin 	val >>= shift;
    190   1.1       rin 
    191   1.1       rin 	return val & 0xffff;
    192   1.1       rin }
    193   1.1       rin 
    194   1.1       rin static uint32_t
    195  1.15       mrg ure_read_4(struct usbnet *un, uint16_t reg, uint16_t index)
    196   1.1       rin {
    197   1.1       rin 	uint8_t temp[4];
    198   1.1       rin 
    199  1.15       mrg 	ure_read_mem(un, reg, index, &temp, 4);
    200   1.1       rin 	return UGETDW(temp);
    201   1.1       rin }
    202   1.1       rin 
    203   1.1       rin static int
    204  1.15       mrg ure_write_1(struct usbnet *un, uint16_t reg, uint16_t index, uint32_t val)
    205   1.1       rin {
    206   1.1       rin 	uint16_t byen;
    207   1.1       rin 	uint8_t temp[4];
    208   1.1       rin 	uint8_t shift;
    209   1.1       rin 
    210   1.1       rin 	byen = URE_BYTE_EN_BYTE;
    211   1.1       rin 	shift = reg & 3;
    212   1.1       rin 	val &= 0xff;
    213   1.1       rin 
    214   1.1       rin 	if (reg & 3) {
    215   1.1       rin 		byen <<= shift;
    216   1.1       rin 		val <<= (shift << 3);
    217   1.1       rin 		reg &= ~3;
    218   1.1       rin 	}
    219   1.1       rin 
    220   1.1       rin 	USETDW(temp, val);
    221  1.15       mrg 	return ure_write_mem(un, reg, index | byen, &temp, 4);
    222   1.1       rin }
    223   1.1       rin 
    224   1.1       rin static int
    225  1.15       mrg ure_write_2(struct usbnet *un, uint16_t reg, uint16_t index, uint32_t val)
    226   1.1       rin {
    227   1.1       rin 	uint16_t byen;
    228   1.1       rin 	uint8_t temp[4];
    229   1.1       rin 	uint8_t shift;
    230   1.1       rin 
    231   1.1       rin 	byen = URE_BYTE_EN_WORD;
    232   1.1       rin 	shift = reg & 2;
    233   1.1       rin 	val &= 0xffff;
    234   1.1       rin 
    235   1.1       rin 	if (reg & 2) {
    236   1.1       rin 		byen <<= shift;
    237   1.1       rin 		val <<= (shift << 3);
    238   1.1       rin 		reg &= ~3;
    239   1.1       rin 	}
    240   1.1       rin 
    241   1.1       rin 	USETDW(temp, val);
    242  1.15       mrg 	return ure_write_mem(un, reg, index | byen, &temp, 4);
    243   1.1       rin }
    244   1.1       rin 
    245   1.1       rin static int
    246  1.15       mrg ure_write_4(struct usbnet *un, uint16_t reg, uint16_t index, uint32_t val)
    247   1.1       rin {
    248   1.1       rin 	uint8_t temp[4];
    249   1.1       rin 
    250   1.1       rin 	USETDW(temp, val);
    251  1.15       mrg 	return ure_write_mem(un, reg, index | URE_BYTE_EN_DWORD, &temp, 4);
    252   1.1       rin }
    253   1.1       rin 
    254   1.1       rin static uint16_t
    255  1.15       mrg ure_ocp_reg_read(struct usbnet *un, uint16_t addr)
    256   1.1       rin {
    257   1.1       rin 	uint16_t reg;
    258   1.1       rin 
    259  1.15       mrg 	ure_write_2(un, URE_PLA_OCP_GPHY_BASE, URE_MCU_TYPE_PLA, addr & 0xf000);
    260   1.1       rin 	reg = (addr & 0x0fff) | 0xb000;
    261   1.1       rin 
    262  1.15       mrg 	return ure_read_2(un, reg, URE_MCU_TYPE_PLA);
    263   1.1       rin }
    264   1.1       rin 
    265   1.1       rin static void
    266  1.15       mrg ure_ocp_reg_write(struct usbnet *un, uint16_t addr, uint16_t data)
    267   1.1       rin {
    268   1.1       rin 	uint16_t reg;
    269   1.1       rin 
    270  1.15       mrg 	ure_write_2(un, URE_PLA_OCP_GPHY_BASE, URE_MCU_TYPE_PLA, addr & 0xf000);
    271   1.1       rin 	reg = (addr & 0x0fff) | 0xb000;
    272   1.1       rin 
    273  1.15       mrg 	ure_write_2(un, reg, URE_MCU_TYPE_PLA, data);
    274   1.1       rin }
    275   1.1       rin 
    276  1.30       mrg static int
    277  1.38   thorpej ure_uno_mii_read_reg(struct usbnet *un, int phy, int reg, uint16_t *val)
    278   1.1       rin {
    279  1.29       mrg 
    280  1.29       mrg 	if (un->un_phyno != phy)
    281  1.30       mrg 		return EINVAL;
    282  1.29       mrg 
    283   1.1       rin 	/* Let the rgephy driver read the URE_PLA_PHYSTATUS register. */
    284   1.1       rin 	if (reg == RTK_GMEDIASTAT) {
    285  1.15       mrg 		*val = ure_read_1(un, URE_PLA_PHYSTATUS, URE_MCU_TYPE_PLA);
    286  1.15       mrg 		return USBD_NORMAL_COMPLETION;
    287   1.1       rin 	}
    288   1.1       rin 
    289  1.15       mrg 	*val = ure_ocp_reg_read(un, URE_OCP_BASE_MII + reg * 2);
    290   1.1       rin 
    291  1.30       mrg 	return 0;
    292   1.1       rin }
    293   1.1       rin 
    294  1.30       mrg static int
    295  1.38   thorpej ure_uno_mii_write_reg(struct usbnet *un, int phy, int reg, uint16_t val)
    296   1.1       rin {
    297  1.29       mrg 
    298  1.29       mrg 	if (un->un_phyno != phy)
    299  1.30       mrg 		return EINVAL;
    300  1.29       mrg 
    301  1.15       mrg 	ure_ocp_reg_write(un, URE_OCP_BASE_MII + reg * 2, val);
    302   1.1       rin 
    303  1.30       mrg 	return 0;
    304   1.1       rin }
    305   1.1       rin 
    306   1.1       rin static void
    307  1.38   thorpej ure_uno_miibus_statchg(struct ifnet *ifp)
    308   1.1       rin {
    309  1.15       mrg 	struct usbnet * const un = ifp->if_softc;
    310  1.15       mrg 	struct mii_data * const mii = usbnet_mii(un);
    311   1.1       rin 
    312  1.19       mrg 	if (usbnet_isdying(un))
    313   1.1       rin 		return;
    314   1.1       rin 
    315   1.1       rin 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
    316   1.1       rin 	    (IFM_ACTIVE | IFM_AVALID)) {
    317   1.1       rin 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
    318   1.1       rin 		case IFM_10_T:
    319   1.1       rin 		case IFM_100_TX:
    320  1.21       mrg 			usbnet_set_link(un, true);
    321   1.1       rin 			break;
    322   1.1       rin 		case IFM_1000_T:
    323  1.20       mrg 			if ((un->un_flags & URE_FLAG_8152) != 0)
    324   1.1       rin 				break;
    325  1.21       mrg 			usbnet_set_link(un, true);
    326   1.1       rin 			break;
    327   1.1       rin 		default:
    328   1.1       rin 			break;
    329   1.1       rin 		}
    330   1.1       rin 	}
    331   1.1       rin }
    332   1.1       rin 
    333   1.1       rin static void
    334  1.48  riastrad ure_uno_mcast(struct ifnet *ifp)
    335   1.1       rin {
    336  1.48  riastrad 	struct usbnet *un = ifp->if_softc;
    337  1.15       mrg 	struct ethercom *ec = usbnet_ec(un);
    338   1.1       rin 	struct ether_multi *enm;
    339   1.1       rin 	struct ether_multistep step;
    340  1.40  nisimura 	uint32_t mchash[2] = { 0, 0 };
    341  1.40  nisimura 	uint32_t h = 0, rxmode;
    342   1.1       rin 
    343  1.38   thorpej 	usbnet_isowned_core(un);
    344  1.11       mrg 
    345  1.19       mrg 	if (usbnet_isdying(un))
    346   1.1       rin 		return;
    347   1.1       rin 
    348  1.15       mrg 	rxmode = ure_read_4(un, URE_PLA_RCR, URE_MCU_TYPE_PLA);
    349  1.40  nisimura 	rxmode &= ~(URE_RCR_AAP | URE_RCR_AM);
    350  1.40  nisimura 	/* continue to accept my own DA and bcast frames */
    351   1.1       rin 
    352  1.40  nisimura 	ETHER_LOCK(ec);
    353   1.1       rin 	if (ifp->if_flags & IFF_PROMISC) {
    354  1.13       mrg 		ec->ec_flags |= ETHER_F_ALLMULTI;
    355  1.13       mrg 		ETHER_UNLOCK(ec);
    356  1.40  nisimura 		/* run promisc. mode */
    357  1.40  nisimura 		rxmode |= URE_RCR_AM;	/* ??? */
    358  1.40  nisimura 		rxmode |= URE_RCR_AAP;
    359  1.40  nisimura 		goto update;
    360  1.40  nisimura 	}
    361  1.40  nisimura 	ec->ec_flags &= ~ETHER_F_ALLMULTI;
    362  1.40  nisimura 	ETHER_FIRST_MULTI(step, ec, enm);
    363  1.40  nisimura 	while (enm != NULL) {
    364  1.40  nisimura 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
    365  1.40  nisimura 			ec->ec_flags |= ETHER_F_ALLMULTI;
    366  1.40  nisimura 			ETHER_UNLOCK(ec);
    367  1.40  nisimura 			/* accept all mcast frames */
    368  1.40  nisimura 			rxmode |= URE_RCR_AM;
    369  1.40  nisimura 			mchash[0] = mchash[1] = ~0U; /* necessary ?? */
    370  1.40  nisimura 			goto update;
    371   1.1       rin 		}
    372  1.40  nisimura 		h = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
    373  1.40  nisimura 		mchash[h >> 31] |= 1 << ((h >> 26) & 0x1f);
    374  1.40  nisimura 		ETHER_NEXT_MULTI(step, enm);
    375  1.40  nisimura 	}
    376  1.40  nisimura 	ETHER_UNLOCK(ec);
    377  1.40  nisimura 	if (h != 0) {
    378  1.40  nisimura 		rxmode |= URE_RCR_AM;	/* activate mcast hash filter */
    379  1.40  nisimura 		h = bswap32(mchash[0]);
    380  1.40  nisimura 		mchash[0] = bswap32(mchash[1]);
    381  1.40  nisimura 		mchash[1] = h;
    382  1.40  nisimura 	}
    383  1.40  nisimura  update:
    384  1.40  nisimura 	ure_write_4(un, URE_PLA_MAR0, URE_MCU_TYPE_PLA, mchash[0]);
    385  1.40  nisimura 	ure_write_4(un, URE_PLA_MAR4, URE_MCU_TYPE_PLA, mchash[1]);
    386  1.15       mrg 	ure_write_4(un, URE_PLA_RCR, URE_MCU_TYPE_PLA, rxmode);
    387   1.1       rin }
    388   1.1       rin 
    389   1.1       rin static void
    390  1.15       mrg ure_reset(struct usbnet *un)
    391   1.1       rin {
    392   1.1       rin 	int i;
    393   1.1       rin 
    394  1.38   thorpej 	usbnet_isowned_core(un);
    395  1.11       mrg 
    396  1.15       mrg 	ure_write_1(un, URE_PLA_CR, URE_MCU_TYPE_PLA, URE_CR_RST);
    397   1.1       rin 
    398   1.1       rin 	for (i = 0; i < URE_TIMEOUT; i++) {
    399  1.42  riastrad 		if (usbnet_isdying(un))
    400  1.42  riastrad 			return;
    401  1.15       mrg 		if (!(ure_read_1(un, URE_PLA_CR, URE_MCU_TYPE_PLA) &
    402   1.1       rin 		    URE_CR_RST))
    403   1.1       rin 			break;
    404  1.15       mrg 		usbd_delay_ms(un->un_udev, 10);
    405   1.1       rin 	}
    406   1.1       rin 	if (i == URE_TIMEOUT)
    407  1.15       mrg 		URE_PRINTF(un, "reset never completed\n");
    408   1.1       rin }
    409   1.1       rin 
    410   1.1       rin static int
    411  1.46  riastrad ure_uno_init(struct ifnet *ifp)
    412   1.1       rin {
    413  1.15       mrg 	struct usbnet * const un = ifp->if_softc;
    414   1.1       rin 	uint8_t eaddr[8];
    415   1.1       rin 
    416  1.38   thorpej 	usbnet_isowned_core(un);
    417  1.11       mrg 
    418  1.19       mrg 	if (usbnet_isdying(un))
    419  1.11       mrg 		return EIO;
    420   1.1       rin 
    421   1.1       rin 	/* Cancel pending I/O. */
    422   1.1       rin 	if (ifp->if_flags & IFF_RUNNING)
    423  1.15       mrg 		usbnet_stop(un, ifp, 1);
    424   1.1       rin 
    425   1.1       rin 	/* Set MAC address. */
    426   1.1       rin 	memset(eaddr, 0, sizeof(eaddr));
    427   1.1       rin 	memcpy(eaddr, CLLADDR(ifp->if_sadl), ETHER_ADDR_LEN);
    428  1.15       mrg 	ure_write_1(un, URE_PLA_CRWECR, URE_MCU_TYPE_PLA, URE_CRWECR_CONFIG);
    429  1.15       mrg 	ure_write_mem(un, URE_PLA_IDR, URE_MCU_TYPE_PLA | URE_BYTE_EN_SIX_BYTES,
    430   1.1       rin 	    eaddr, 8);
    431  1.15       mrg 	ure_write_1(un, URE_PLA_CRWECR, URE_MCU_TYPE_PLA, URE_CRWECR_NORAML);
    432   1.1       rin 
    433   1.1       rin 	/* Reset the packet filter. */
    434  1.15       mrg 	ure_write_2(un, URE_PLA_FMC, URE_MCU_TYPE_PLA,
    435  1.15       mrg 	    ure_read_2(un, URE_PLA_FMC, URE_MCU_TYPE_PLA) &
    436   1.1       rin 	    ~URE_FMC_FCR_MCU_EN);
    437  1.15       mrg 	ure_write_2(un, URE_PLA_FMC, URE_MCU_TYPE_PLA,
    438  1.15       mrg 	    ure_read_2(un, URE_PLA_FMC, URE_MCU_TYPE_PLA) |
    439   1.1       rin 	    URE_FMC_FCR_MCU_EN);
    440   1.5   msaitoh 
    441   1.1       rin 	/* Enable transmit and receive. */
    442  1.15       mrg 	ure_write_1(un, URE_PLA_CR, URE_MCU_TYPE_PLA,
    443  1.15       mrg 	    ure_read_1(un, URE_PLA_CR, URE_MCU_TYPE_PLA) | URE_CR_RE |
    444   1.1       rin 	    URE_CR_TE);
    445   1.1       rin 
    446  1.15       mrg 	ure_write_2(un, URE_PLA_MISC_1, URE_MCU_TYPE_PLA,
    447  1.15       mrg 	    ure_read_2(un, URE_PLA_MISC_1, URE_MCU_TYPE_PLA) &
    448   1.1       rin 	    ~URE_RXDY_GATED_EN);
    449   1.1       rin 
    450  1.40  nisimura 	/* Accept multicast frame or run promisc. mode. */
    451  1.48  riastrad 	ure_uno_mcast(ifp);
    452   1.1       rin 
    453  1.19       mrg 	return usbnet_init_rx_tx(un);
    454   1.1       rin }
    455   1.1       rin 
    456   1.1       rin static void
    457  1.38   thorpej ure_uno_stop(struct ifnet *ifp, int disable __unused)
    458   1.1       rin {
    459  1.15       mrg 	struct usbnet * const un = ifp->if_softc;
    460   1.1       rin 
    461  1.15       mrg 	ure_reset(un);
    462  1.11       mrg }
    463  1.11       mrg 
    464  1.11       mrg static void
    465  1.20       mrg ure_rtl8152_init(struct usbnet *un)
    466   1.1       rin {
    467   1.1       rin 	uint32_t pwrctrl;
    468   1.1       rin 
    469   1.1       rin 	/* Disable ALDPS. */
    470  1.15       mrg 	ure_ocp_reg_write(un, URE_OCP_ALDPS_CONFIG, URE_ENPDNPS | URE_LINKENA |
    471   1.1       rin 	    URE_DIS_SDSAVE);
    472  1.15       mrg 	usbd_delay_ms(un->un_udev, 20);
    473   1.1       rin 
    474  1.20       mrg 	if (un->un_flags & URE_FLAG_VER_4C00) {
    475  1.15       mrg 		ure_write_2(un, URE_PLA_LED_FEATURE, URE_MCU_TYPE_PLA,
    476  1.15       mrg 		    ure_read_2(un, URE_PLA_LED_FEATURE, URE_MCU_TYPE_PLA) &
    477   1.1       rin 		    ~URE_LED_MODE_MASK);
    478   1.1       rin 	}
    479   1.1       rin 
    480  1.15       mrg 	ure_write_2(un, URE_USB_UPS_CTRL, URE_MCU_TYPE_USB,
    481  1.15       mrg 	    ure_read_2(un, URE_USB_UPS_CTRL, URE_MCU_TYPE_USB) &
    482   1.1       rin 	    ~URE_POWER_CUT);
    483  1.15       mrg 	ure_write_2(un, URE_USB_PM_CTRL_STATUS, URE_MCU_TYPE_USB,
    484  1.15       mrg 	    ure_read_2(un, URE_USB_PM_CTRL_STATUS, URE_MCU_TYPE_USB) &
    485   1.1       rin 	    ~URE_RESUME_INDICATE);
    486   1.1       rin 
    487  1.15       mrg 	ure_write_2(un, URE_PLA_PHY_PWR, URE_MCU_TYPE_PLA,
    488  1.15       mrg 	    ure_read_2(un, URE_PLA_PHY_PWR, URE_MCU_TYPE_PLA) |
    489   1.1       rin 	    URE_TX_10M_IDLE_EN | URE_PFM_PWM_SWITCH);
    490  1.15       mrg 	pwrctrl = ure_read_4(un, URE_PLA_MAC_PWR_CTRL, URE_MCU_TYPE_PLA);
    491   1.1       rin 	pwrctrl &= ~URE_MCU_CLK_RATIO_MASK;
    492   1.1       rin 	pwrctrl |= URE_MCU_CLK_RATIO | URE_D3_CLK_GATED_EN;
    493  1.15       mrg 	ure_write_4(un, URE_PLA_MAC_PWR_CTRL, URE_MCU_TYPE_PLA, pwrctrl);
    494  1.15       mrg 	ure_write_2(un, URE_PLA_GPHY_INTR_IMR, URE_MCU_TYPE_PLA,
    495   1.1       rin 	    URE_GPHY_STS_MSK | URE_SPEED_DOWN_MSK | URE_SPDWN_RXDV_MSK |
    496   1.1       rin 	    URE_SPDWN_LINKCHG_MSK);
    497   1.1       rin 
    498   1.1       rin 	/* Enable Rx aggregation. */
    499  1.15       mrg 	ure_write_2(un, URE_USB_USB_CTRL, URE_MCU_TYPE_USB,
    500  1.15       mrg 	    ure_read_2(un, URE_USB_USB_CTRL, URE_MCU_TYPE_USB) &
    501   1.1       rin 	    ~URE_RX_AGG_DISABLE);
    502   1.1       rin 
    503   1.1       rin 	/* Disable ALDPS. */
    504  1.15       mrg 	ure_ocp_reg_write(un, URE_OCP_ALDPS_CONFIG, URE_ENPDNPS | URE_LINKENA |
    505   1.1       rin 	    URE_DIS_SDSAVE);
    506  1.15       mrg 	usbd_delay_ms(un->un_udev, 20);
    507   1.1       rin 
    508  1.20       mrg 	ure_init_fifo(un);
    509   1.1       rin 
    510  1.15       mrg 	ure_write_1(un, URE_USB_TX_AGG, URE_MCU_TYPE_USB,
    511   1.1       rin 	    URE_TX_AGG_MAX_THRESHOLD);
    512  1.15       mrg 	ure_write_4(un, URE_USB_RX_BUF_TH, URE_MCU_TYPE_USB, URE_RX_THR_HIGH);
    513  1.15       mrg 	ure_write_4(un, URE_USB_TX_DMA, URE_MCU_TYPE_USB,
    514   1.1       rin 	    URE_TEST_MODE_DISABLE | URE_TX_SIZE_ADJUST1);
    515   1.1       rin }
    516   1.1       rin 
    517   1.1       rin static void
    518  1.20       mrg ure_rtl8153_init(struct usbnet *un)
    519   1.1       rin {
    520   1.1       rin 	uint16_t val;
    521   1.1       rin 	uint8_t u1u2[8];
    522   1.1       rin 	int i;
    523   1.1       rin 
    524   1.1       rin 	/* Disable ALDPS. */
    525  1.15       mrg 	ure_ocp_reg_write(un, URE_OCP_POWER_CFG,
    526  1.15       mrg 	    ure_ocp_reg_read(un, URE_OCP_POWER_CFG) & ~URE_EN_ALDPS);
    527  1.15       mrg 	usbd_delay_ms(un->un_udev, 20);
    528   1.1       rin 
    529   1.1       rin 	memset(u1u2, 0x00, sizeof(u1u2));
    530  1.15       mrg 	ure_write_mem(un, URE_USB_TOLERANCE,
    531   1.1       rin 	    URE_MCU_TYPE_USB | URE_BYTE_EN_SIX_BYTES, u1u2, sizeof(u1u2));
    532   1.1       rin 
    533   1.6   msaitoh 	for (i = 0; i < URE_TIMEOUT; i++) {
    534  1.42  riastrad 		if (usbnet_isdying(un))
    535  1.42  riastrad 			return;
    536  1.15       mrg 		if (ure_read_2(un, URE_PLA_BOOT_CTRL, URE_MCU_TYPE_PLA) &
    537   1.1       rin 		    URE_AUTOLOAD_DONE)
    538   1.1       rin 			break;
    539  1.15       mrg 		usbd_delay_ms(un->un_udev, 10);
    540   1.1       rin 	}
    541   1.1       rin 	if (i == URE_TIMEOUT)
    542  1.15       mrg 		URE_PRINTF(un, "timeout waiting for chip autoload\n");
    543   1.1       rin 
    544   1.1       rin 	for (i = 0; i < URE_TIMEOUT; i++) {
    545  1.42  riastrad 		if (usbnet_isdying(un))
    546  1.42  riastrad 			return;
    547  1.15       mrg 		val = ure_ocp_reg_read(un, URE_OCP_PHY_STATUS) &
    548   1.1       rin 		    URE_PHY_STAT_MASK;
    549   1.1       rin 		if (val == URE_PHY_STAT_LAN_ON || val == URE_PHY_STAT_PWRDN)
    550   1.1       rin 			break;
    551  1.15       mrg 		usbd_delay_ms(un->un_udev, 10);
    552   1.1       rin 	}
    553   1.1       rin 	if (i == URE_TIMEOUT)
    554  1.15       mrg 		URE_PRINTF(un, "timeout waiting for phy to stabilize\n");
    555   1.5   msaitoh 
    556  1.15       mrg 	ure_write_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB,
    557  1.15       mrg 	    ure_read_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB) &
    558   1.1       rin 	    ~URE_U2P3_ENABLE);
    559   1.1       rin 
    560  1.20       mrg 	if (un->un_flags & URE_FLAG_VER_5C10) {
    561  1.15       mrg 		val = ure_read_2(un, URE_USB_SSPHYLINK2, URE_MCU_TYPE_USB);
    562   1.1       rin 		val &= ~URE_PWD_DN_SCALE_MASK;
    563   1.1       rin 		val |= URE_PWD_DN_SCALE(96);
    564  1.15       mrg 		ure_write_2(un, URE_USB_SSPHYLINK2, URE_MCU_TYPE_USB, val);
    565   1.1       rin 
    566  1.15       mrg 		ure_write_1(un, URE_USB_USB2PHY, URE_MCU_TYPE_USB,
    567  1.15       mrg 		    ure_read_1(un, URE_USB_USB2PHY, URE_MCU_TYPE_USB) |
    568   1.1       rin 		    URE_USB2PHY_L1 | URE_USB2PHY_SUSPEND);
    569  1.20       mrg 	} else if (un->un_flags & URE_FLAG_VER_5C20) {
    570  1.15       mrg 		ure_write_1(un, URE_PLA_DMY_REG0, URE_MCU_TYPE_PLA,
    571  1.15       mrg 		    ure_read_1(un, URE_PLA_DMY_REG0, URE_MCU_TYPE_PLA) &
    572   1.1       rin 		    ~URE_ECM_ALDPS);
    573   1.1       rin 	}
    574  1.20       mrg 	if (un->un_flags & (URE_FLAG_VER_5C20 | URE_FLAG_VER_5C30)) {
    575  1.15       mrg 		val = ure_read_1(un, URE_USB_CSR_DUMMY1, URE_MCU_TYPE_USB);
    576  1.15       mrg 		if (ure_read_2(un, URE_USB_BURST_SIZE, URE_MCU_TYPE_USB) ==
    577   1.1       rin 		    0)
    578   1.1       rin 			val &= ~URE_DYNAMIC_BURST;
    579   1.1       rin 		else
    580   1.1       rin 			val |= URE_DYNAMIC_BURST;
    581  1.15       mrg 		ure_write_1(un, URE_USB_CSR_DUMMY1, URE_MCU_TYPE_USB, val);
    582   1.1       rin 	}
    583   1.1       rin 
    584  1.15       mrg 	ure_write_1(un, URE_USB_CSR_DUMMY2, URE_MCU_TYPE_USB,
    585  1.15       mrg 	    ure_read_1(un, URE_USB_CSR_DUMMY2, URE_MCU_TYPE_USB) |
    586   1.1       rin 	    URE_EP4_FULL_FC);
    587   1.5   msaitoh 
    588  1.15       mrg 	ure_write_2(un, URE_USB_WDT11_CTRL, URE_MCU_TYPE_USB,
    589  1.15       mrg 	    ure_read_2(un, URE_USB_WDT11_CTRL, URE_MCU_TYPE_USB) &
    590   1.1       rin 	    ~URE_TIMER11_EN);
    591   1.1       rin 
    592  1.15       mrg 	ure_write_2(un, URE_PLA_LED_FEATURE, URE_MCU_TYPE_PLA,
    593  1.15       mrg 	    ure_read_2(un, URE_PLA_LED_FEATURE, URE_MCU_TYPE_PLA) &
    594   1.1       rin 	    ~URE_LED_MODE_MASK);
    595   1.5   msaitoh 
    596  1.20       mrg 	if ((un->un_flags & URE_FLAG_VER_5C10) &&
    597  1.15       mrg 	    un->un_udev->ud_speed != USB_SPEED_SUPER)
    598   1.1       rin 		val = URE_LPM_TIMER_500MS;
    599   1.1       rin 	else
    600   1.1       rin 		val = URE_LPM_TIMER_500US;
    601  1.15       mrg 	ure_write_1(un, URE_USB_LPM_CTRL, URE_MCU_TYPE_USB,
    602   1.1       rin 	    val | URE_FIFO_EMPTY_1FB | URE_ROK_EXIT_LPM);
    603   1.1       rin 
    604  1.15       mrg 	val = ure_read_2(un, URE_USB_AFE_CTRL2, URE_MCU_TYPE_USB);
    605   1.1       rin 	val &= ~URE_SEN_VAL_MASK;
    606   1.1       rin 	val |= URE_SEN_VAL_NORMAL | URE_SEL_RXIDLE;
    607  1.15       mrg 	ure_write_2(un, URE_USB_AFE_CTRL2, URE_MCU_TYPE_USB, val);
    608   1.1       rin 
    609  1.15       mrg 	ure_write_2(un, URE_USB_CONNECT_TIMER, URE_MCU_TYPE_USB, 0x0001);
    610   1.1       rin 
    611  1.15       mrg 	ure_write_2(un, URE_USB_POWER_CUT, URE_MCU_TYPE_USB,
    612  1.15       mrg 	    ure_read_2(un, URE_USB_POWER_CUT, URE_MCU_TYPE_USB) &
    613   1.1       rin 	    ~(URE_PWR_EN | URE_PHASE2_EN));
    614  1.15       mrg 	ure_write_2(un, URE_USB_MISC_0, URE_MCU_TYPE_USB,
    615  1.15       mrg 	    ure_read_2(un, URE_USB_MISC_0, URE_MCU_TYPE_USB) &
    616   1.1       rin 	    ~URE_PCUT_STATUS);
    617   1.1       rin 
    618   1.1       rin 	memset(u1u2, 0xff, sizeof(u1u2));
    619  1.15       mrg 	ure_write_mem(un, URE_USB_TOLERANCE,
    620   1.1       rin 	    URE_MCU_TYPE_USB | URE_BYTE_EN_SIX_BYTES, u1u2, sizeof(u1u2));
    621   1.1       rin 
    622  1.15       mrg 	ure_write_2(un, URE_PLA_MAC_PWR_CTRL, URE_MCU_TYPE_PLA,
    623   1.1       rin 	    URE_ALDPS_SPDWN_RATIO);
    624  1.15       mrg 	ure_write_2(un, URE_PLA_MAC_PWR_CTRL2, URE_MCU_TYPE_PLA,
    625   1.1       rin 	    URE_EEE_SPDWN_RATIO);
    626  1.15       mrg 	ure_write_2(un, URE_PLA_MAC_PWR_CTRL3, URE_MCU_TYPE_PLA,
    627   1.1       rin 	    URE_PKT_AVAIL_SPDWN_EN | URE_SUSPEND_SPDWN_EN |
    628   1.1       rin 	    URE_U1U2_SPDWN_EN | URE_L1_SPDWN_EN);
    629  1.15       mrg 	ure_write_2(un, URE_PLA_MAC_PWR_CTRL4, URE_MCU_TYPE_PLA,
    630   1.1       rin 	    URE_PWRSAVE_SPDWN_EN | URE_RXDV_SPDWN_EN | URE_TX10MIDLE_EN |
    631   1.1       rin 	    URE_TP100_SPDWN_EN | URE_TP500_SPDWN_EN | URE_TP1000_SPDWN_EN |
    632   1.1       rin 	    URE_EEE_SPDWN_EN);
    633   1.1       rin 
    634  1.15       mrg 	val = ure_read_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB);
    635  1.20       mrg 	if (!(un->un_flags & (URE_FLAG_VER_5C00 | URE_FLAG_VER_5C10)))
    636   1.1       rin 		val |= URE_U2P3_ENABLE;
    637   1.1       rin 	else
    638   1.1       rin 		val &= ~URE_U2P3_ENABLE;
    639  1.15       mrg 	ure_write_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB, val);
    640   1.1       rin 
    641   1.1       rin 	memset(u1u2, 0x00, sizeof(u1u2));
    642  1.15       mrg 	ure_write_mem(un, URE_USB_TOLERANCE,
    643   1.1       rin 	    URE_MCU_TYPE_USB | URE_BYTE_EN_SIX_BYTES, u1u2, sizeof(u1u2));
    644   1.1       rin 
    645   1.1       rin 	/* Disable ALDPS. */
    646  1.15       mrg 	ure_ocp_reg_write(un, URE_OCP_POWER_CFG,
    647  1.15       mrg 	    ure_ocp_reg_read(un, URE_OCP_POWER_CFG) & ~URE_EN_ALDPS);
    648  1.15       mrg 	usbd_delay_ms(un->un_udev, 20);
    649   1.1       rin 
    650  1.20       mrg 	ure_init_fifo(un);
    651   1.1       rin 
    652   1.1       rin 	/* Enable Rx aggregation. */
    653  1.15       mrg 	ure_write_2(un, URE_USB_USB_CTRL, URE_MCU_TYPE_USB,
    654  1.15       mrg 	    ure_read_2(un, URE_USB_USB_CTRL, URE_MCU_TYPE_USB) &
    655   1.1       rin 	    ~URE_RX_AGG_DISABLE);
    656   1.1       rin 
    657  1.15       mrg 	val = ure_read_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB);
    658  1.20       mrg 	if (!(un->un_flags & (URE_FLAG_VER_5C00 | URE_FLAG_VER_5C10)))
    659   1.1       rin 		val |= URE_U2P3_ENABLE;
    660   1.1       rin 	else
    661   1.1       rin 		val &= ~URE_U2P3_ENABLE;
    662  1.15       mrg 	ure_write_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB, val);
    663   1.1       rin 
    664   1.1       rin 	memset(u1u2, 0xff, sizeof(u1u2));
    665  1.15       mrg 	ure_write_mem(un, URE_USB_TOLERANCE,
    666   1.1       rin 	    URE_MCU_TYPE_USB | URE_BYTE_EN_SIX_BYTES, u1u2, sizeof(u1u2));
    667   1.1       rin }
    668   1.1       rin 
    669   1.1       rin static void
    670  1.20       mrg ure_disable_teredo(struct usbnet *un)
    671   1.1       rin {
    672  1.15       mrg 	ure_write_4(un, URE_PLA_TEREDO_CFG, URE_MCU_TYPE_PLA,
    673  1.15       mrg 	    ure_read_4(un, URE_PLA_TEREDO_CFG, URE_MCU_TYPE_PLA) &
    674   1.1       rin 	    ~(URE_TEREDO_SEL | URE_TEREDO_RS_EVENT_MASK | URE_OOB_TEREDO_EN));
    675  1.15       mrg 	ure_write_2(un, URE_PLA_WDT6_CTRL, URE_MCU_TYPE_PLA,
    676   1.1       rin 	    URE_WDT6_SET_MODE);
    677  1.15       mrg 	ure_write_2(un, URE_PLA_REALWOW_TIMER, URE_MCU_TYPE_PLA, 0);
    678  1.15       mrg 	ure_write_4(un, URE_PLA_TEREDO_TIMER, URE_MCU_TYPE_PLA, 0);
    679   1.1       rin }
    680   1.1       rin 
    681   1.1       rin static void
    682  1.20       mrg ure_init_fifo(struct usbnet *un)
    683   1.1       rin {
    684  1.40  nisimura 	uint32_t rxmode, rx_fifo1, rx_fifo2;
    685   1.1       rin 	int i;
    686   1.1       rin 
    687  1.15       mrg 	ure_write_2(un, URE_PLA_MISC_1, URE_MCU_TYPE_PLA,
    688  1.15       mrg 	    ure_read_2(un, URE_PLA_MISC_1, URE_MCU_TYPE_PLA) |
    689   1.1       rin 	    URE_RXDY_GATED_EN);
    690   1.1       rin 
    691  1.20       mrg 	ure_disable_teredo(un);
    692   1.1       rin 
    693  1.40  nisimura 	rxmode = ure_read_4(un, URE_PLA_RCR, URE_MCU_TYPE_PLA);
    694  1.40  nisimura 	rxmode &= ~URE_RCR_ACPT_ALL;
    695  1.40  nisimura 	rxmode |= URE_RCR_APM | URE_RCR_AB; /* accept my own DA and bcast */
    696  1.40  nisimura 	ure_write_4(un, URE_PLA_RCR, URE_MCU_TYPE_PLA, rxmode);
    697   1.1       rin 
    698  1.20       mrg 	if (!(un->un_flags & URE_FLAG_8152)) {
    699  1.20       mrg 		if (un->un_flags & (URE_FLAG_VER_5C00 | URE_FLAG_VER_5C10 |
    700  1.20       mrg 		    URE_FLAG_VER_5C20))
    701  1.15       mrg 			ure_ocp_reg_write(un, URE_OCP_ADC_CFG,
    702   1.1       rin 			    URE_CKADSEL_L | URE_ADC_EN | URE_EN_EMI_L);
    703  1.20       mrg 		if (un->un_flags & URE_FLAG_VER_5C00)
    704  1.15       mrg 			ure_ocp_reg_write(un, URE_OCP_EEE_CFG,
    705  1.15       mrg 			    ure_ocp_reg_read(un, URE_OCP_EEE_CFG) &
    706   1.1       rin 			    ~URE_CTAP_SHORT_EN);
    707  1.15       mrg 		ure_ocp_reg_write(un, URE_OCP_POWER_CFG,
    708  1.15       mrg 		    ure_ocp_reg_read(un, URE_OCP_POWER_CFG) |
    709   1.1       rin 		    URE_EEE_CLKDIV_EN);
    710  1.15       mrg 		ure_ocp_reg_write(un, URE_OCP_DOWN_SPEED,
    711  1.15       mrg 		    ure_ocp_reg_read(un, URE_OCP_DOWN_SPEED) |
    712   1.1       rin 		    URE_EN_10M_BGOFF);
    713  1.15       mrg 		ure_ocp_reg_write(un, URE_OCP_POWER_CFG,
    714  1.15       mrg 		    ure_ocp_reg_read(un, URE_OCP_POWER_CFG) |
    715   1.1       rin 		    URE_EN_10M_PLLOFF);
    716  1.15       mrg 		ure_ocp_reg_write(un, URE_OCP_SRAM_ADDR, URE_SRAM_IMPEDANCE);
    717  1.15       mrg 		ure_ocp_reg_write(un, URE_OCP_SRAM_DATA, 0x0b13);
    718  1.15       mrg 		ure_write_2(un, URE_PLA_PHY_PWR, URE_MCU_TYPE_PLA,
    719  1.15       mrg 		    ure_read_2(un, URE_PLA_PHY_PWR, URE_MCU_TYPE_PLA) |
    720   1.1       rin 		    URE_PFM_PWM_SWITCH);
    721   1.1       rin 
    722   1.1       rin 		/* Enable LPF corner auto tune. */
    723  1.15       mrg 		ure_ocp_reg_write(un, URE_OCP_SRAM_ADDR, URE_SRAM_LPF_CFG);
    724  1.15       mrg 		ure_ocp_reg_write(un, URE_OCP_SRAM_DATA, 0xf70f);
    725   1.1       rin 
    726   1.1       rin 		/* Adjust 10M amplitude. */
    727  1.15       mrg 		ure_ocp_reg_write(un, URE_OCP_SRAM_ADDR, URE_SRAM_10M_AMP1);
    728  1.15       mrg 		ure_ocp_reg_write(un, URE_OCP_SRAM_DATA, 0x00af);
    729  1.15       mrg 		ure_ocp_reg_write(un, URE_OCP_SRAM_ADDR, URE_SRAM_10M_AMP2);
    730  1.15       mrg 		ure_ocp_reg_write(un, URE_OCP_SRAM_DATA, 0x0208);
    731   1.1       rin 	}
    732   1.1       rin 
    733  1.15       mrg 	ure_reset(un);
    734   1.1       rin 
    735  1.15       mrg 	ure_write_1(un, URE_PLA_CR, URE_MCU_TYPE_PLA, 0);
    736   1.1       rin 
    737  1.15       mrg 	ure_write_1(un, URE_PLA_OOB_CTRL, URE_MCU_TYPE_PLA,
    738  1.15       mrg 	    ure_read_1(un, URE_PLA_OOB_CTRL, URE_MCU_TYPE_PLA) &
    739   1.1       rin 	    ~URE_NOW_IS_OOB);
    740   1.1       rin 
    741  1.15       mrg 	ure_write_2(un, URE_PLA_SFF_STS_7, URE_MCU_TYPE_PLA,
    742  1.15       mrg 	    ure_read_2(un, URE_PLA_SFF_STS_7, URE_MCU_TYPE_PLA) &
    743   1.1       rin 	    ~URE_MCU_BORW_EN);
    744   1.1       rin 	for (i = 0; i < URE_TIMEOUT; i++) {
    745  1.42  riastrad 		if (usbnet_isdying(un))
    746  1.42  riastrad 			return;
    747  1.15       mrg 		if (ure_read_1(un, URE_PLA_OOB_CTRL, URE_MCU_TYPE_PLA) &
    748   1.1       rin 		    URE_LINK_LIST_READY)
    749   1.1       rin 			break;
    750  1.15       mrg 		usbd_delay_ms(un->un_udev, 10);
    751   1.1       rin 	}
    752   1.1       rin 	if (i == URE_TIMEOUT)
    753  1.15       mrg 		URE_PRINTF(un, "timeout waiting for OOB control\n");
    754  1.15       mrg 	ure_write_2(un, URE_PLA_SFF_STS_7, URE_MCU_TYPE_PLA,
    755  1.15       mrg 	    ure_read_2(un, URE_PLA_SFF_STS_7, URE_MCU_TYPE_PLA) |
    756   1.1       rin 	    URE_RE_INIT_LL);
    757   1.1       rin 	for (i = 0; i < URE_TIMEOUT; i++) {
    758  1.42  riastrad 		if (usbnet_isdying(un))
    759  1.42  riastrad 			return;
    760  1.15       mrg 		if (ure_read_1(un, URE_PLA_OOB_CTRL, URE_MCU_TYPE_PLA) &
    761   1.1       rin 		    URE_LINK_LIST_READY)
    762   1.1       rin 			break;
    763  1.15       mrg 		usbd_delay_ms(un->un_udev, 10);
    764   1.1       rin 	}
    765   1.1       rin 	if (i == URE_TIMEOUT)
    766  1.15       mrg 		URE_PRINTF(un, "timeout waiting for OOB control\n");
    767   1.1       rin 
    768  1.15       mrg 	ure_write_2(un, URE_PLA_CPCR, URE_MCU_TYPE_PLA,
    769  1.15       mrg 	    ure_read_2(un, URE_PLA_CPCR, URE_MCU_TYPE_PLA) &
    770   1.1       rin 	    ~URE_CPCR_RX_VLAN);
    771  1.15       mrg 	ure_write_2(un, URE_PLA_TCR0, URE_MCU_TYPE_PLA,
    772  1.15       mrg 	    ure_read_2(un, URE_PLA_TCR0, URE_MCU_TYPE_PLA) |
    773   1.1       rin 	    URE_TCR0_AUTO_FIFO);
    774   1.1       rin 
    775   1.1       rin 	/* Configure Rx FIFO threshold and coalescing. */
    776  1.15       mrg 	ure_write_4(un, URE_PLA_RXFIFO_CTRL0, URE_MCU_TYPE_PLA,
    777   1.1       rin 	    URE_RXFIFO_THR1_NORMAL);
    778  1.15       mrg 	if (un->un_udev->ud_speed == USB_SPEED_FULL) {
    779   1.1       rin 		rx_fifo1 = URE_RXFIFO_THR2_FULL;
    780   1.1       rin 		rx_fifo2 = URE_RXFIFO_THR3_FULL;
    781   1.1       rin 	} else {
    782   1.1       rin 		rx_fifo1 = URE_RXFIFO_THR2_HIGH;
    783   1.1       rin 		rx_fifo2 = URE_RXFIFO_THR3_HIGH;
    784   1.1       rin 	}
    785  1.15       mrg 	ure_write_4(un, URE_PLA_RXFIFO_CTRL1, URE_MCU_TYPE_PLA, rx_fifo1);
    786  1.15       mrg 	ure_write_4(un, URE_PLA_RXFIFO_CTRL2, URE_MCU_TYPE_PLA, rx_fifo2);
    787   1.1       rin 
    788   1.1       rin 	/* Configure Tx FIFO threshold. */
    789  1.15       mrg 	ure_write_4(un, URE_PLA_TXFIFO_CTRL, URE_MCU_TYPE_PLA,
    790   1.1       rin 	    URE_TXFIFO_THR_NORMAL);
    791   1.1       rin }
    792   1.1       rin 
    793   1.1       rin static int
    794   1.1       rin ure_match(device_t parent, cfdata_t match, void *aux)
    795   1.1       rin {
    796   1.1       rin 	struct usb_attach_arg *uaa = aux;
    797   1.1       rin 
    798   1.1       rin 	return usb_lookup(ure_devs, uaa->uaa_vendor, uaa->uaa_product) != NULL ?
    799   1.1       rin 	    UMATCH_VENDOR_PRODUCT : UMATCH_NONE;
    800   1.1       rin }
    801   1.1       rin 
    802   1.1       rin static void
    803   1.1       rin ure_attach(device_t parent, device_t self, void *aux)
    804   1.1       rin {
    805  1.31       mrg 	USBNET_MII_DECL_DEFAULT(unm);
    806  1.20       mrg 	struct usbnet * const un = device_private(self);
    807   1.1       rin 	struct usb_attach_arg *uaa = aux;
    808   1.1       rin 	struct usbd_device *dev = uaa->uaa_device;
    809   1.1       rin 	usb_interface_descriptor_t *id;
    810   1.1       rin 	usb_endpoint_descriptor_t *ed;
    811  1.11       mrg 	int error, i;
    812   1.1       rin 	uint16_t ver;
    813   1.1       rin 	uint8_t eaddr[8]; /* 2byte padded */
    814   1.1       rin 	char *devinfop;
    815  1.33       bad 	uint32_t maclo, machi;
    816   1.1       rin 
    817   1.1       rin 	aprint_naive("\n");
    818   1.1       rin 	aprint_normal("\n");
    819  1.15       mrg 	devinfop = usbd_devinfo_alloc(dev, 0);
    820   1.1       rin 	aprint_normal_dev(self, "%s\n", devinfop);
    821   1.1       rin 	usbd_devinfo_free(devinfop);
    822   1.1       rin 
    823  1.15       mrg 	un->un_dev = self;
    824  1.15       mrg 	un->un_udev = dev;
    825  1.20       mrg 	un->un_sc = un;
    826  1.19       mrg 	un->un_ops = &ure_ops;
    827  1.21       mrg 	un->un_rx_xfer_flags = USBD_SHORT_XFER_OK;
    828  1.21       mrg 	un->un_tx_xfer_flags = USBD_FORCE_SHORT_XFER;
    829  1.21       mrg 	un->un_rx_list_cnt = URE_RX_LIST_CNT;
    830  1.21       mrg 	un->un_tx_list_cnt = URE_TX_LIST_CNT;
    831  1.21       mrg 	un->un_rx_bufsz = URE_BUFSZ;
    832  1.21       mrg 	un->un_tx_bufsz = URE_BUFSZ;
    833   1.8       mrg 
    834   1.1       rin #define URE_CONFIG_NO	1 /* XXX */
    835   1.1       rin 	error = usbd_set_config_no(dev, URE_CONFIG_NO, 1);
    836   1.1       rin 	if (error) {
    837   1.1       rin 		aprint_error_dev(self, "failed to set configuration: %s\n",
    838   1.1       rin 		    usbd_errstr(error));
    839   1.1       rin 		return; /* XXX */
    840   1.1       rin 	}
    841   1.1       rin 
    842   1.1       rin 	if (uaa->uaa_product == USB_PRODUCT_REALTEK_RTL8152)
    843  1.20       mrg 		un->un_flags |= URE_FLAG_8152;
    844   1.1       rin 
    845   1.1       rin #define URE_IFACE_IDX  0 /* XXX */
    846  1.15       mrg 	error = usbd_device2interface_handle(dev, URE_IFACE_IDX, &un->un_iface);
    847   1.1       rin 	if (error) {
    848   1.1       rin 		aprint_error_dev(self, "failed to get interface handle: %s\n",
    849   1.1       rin 		    usbd_errstr(error));
    850   1.1       rin 		return; /* XXX */
    851   1.1       rin 	}
    852   1.1       rin 
    853  1.15       mrg 	id = usbd_get_interface_descriptor(un->un_iface);
    854   1.1       rin 	for (i = 0; i < id->bNumEndpoints; i++) {
    855  1.15       mrg 		ed = usbd_interface2endpoint_descriptor(un->un_iface, i);
    856   1.1       rin 		if (ed == NULL) {
    857   1.1       rin 			aprint_error_dev(self, "couldn't get ep %d\n", i);
    858   1.1       rin 			return; /* XXX */
    859   1.1       rin 		}
    860   1.1       rin 		if (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN &&
    861   1.1       rin 		    UE_GET_XFERTYPE(ed->bmAttributes) == UE_BULK) {
    862  1.15       mrg 			un->un_ed[USBNET_ENDPT_RX] = ed->bEndpointAddress;
    863   1.1       rin 		} else if (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_OUT &&
    864   1.1       rin 		    UE_GET_XFERTYPE(ed->bmAttributes) == UE_BULK) {
    865  1.15       mrg 			un->un_ed[USBNET_ENDPT_TX] = ed->bEndpointAddress;
    866   1.1       rin 		}
    867   1.1       rin 	}
    868   1.1       rin 
    869  1.15       mrg 	/* Set these up now for ure_ctl().  */
    870  1.21       mrg 	usbnet_attach(un, "uredet");
    871   1.1       rin 
    872  1.15       mrg 	un->un_phyno = 0;
    873  1.15       mrg 
    874  1.15       mrg 	ver = ure_read_2(un, URE_PLA_TCR1, URE_MCU_TYPE_PLA) & URE_VERSION_MASK;
    875   1.1       rin 	switch (ver) {
    876   1.1       rin 	case 0x4c00:
    877  1.20       mrg 		un->un_flags |= URE_FLAG_VER_4C00;
    878   1.1       rin 		break;
    879   1.1       rin 	case 0x4c10:
    880  1.20       mrg 		un->un_flags |= URE_FLAG_VER_4C10;
    881   1.1       rin 		break;
    882   1.1       rin 	case 0x5c00:
    883  1.20       mrg 		un->un_flags |= URE_FLAG_VER_5C00;
    884   1.1       rin 		break;
    885   1.1       rin 	case 0x5c10:
    886  1.20       mrg 		un->un_flags |= URE_FLAG_VER_5C10;
    887   1.1       rin 		break;
    888   1.1       rin 	case 0x5c20:
    889  1.20       mrg 		un->un_flags |= URE_FLAG_VER_5C20;
    890   1.1       rin 		break;
    891   1.1       rin 	case 0x5c30:
    892  1.20       mrg 		un->un_flags |= URE_FLAG_VER_5C30;
    893   1.1       rin 		break;
    894   1.1       rin 	default:
    895   1.1       rin 		/* fake addr?  or just fail? */
    896   1.1       rin 		break;
    897   1.1       rin 	}
    898   1.3       rin 	aprint_normal_dev(self, "RTL%d %sver %04x\n",
    899  1.20       mrg 	    (un->un_flags & URE_FLAG_8152) ? 8152 : 8153,
    900  1.20       mrg 	    (un->un_flags != 0) ? "" : "unknown ",
    901   1.3       rin 	    ver);
    902   1.1       rin 
    903  1.38   thorpej 	usbnet_lock_core(un);
    904  1.20       mrg 	if (un->un_flags & URE_FLAG_8152)
    905  1.20       mrg 		ure_rtl8152_init(un);
    906   1.1       rin 	else
    907  1.20       mrg 		ure_rtl8153_init(un);
    908   1.1       rin 
    909  1.32       bad 	if ((un->un_flags & URE_FLAG_VER_4C00) ||
    910  1.32       bad 	    (un->un_flags & URE_FLAG_VER_4C10))
    911  1.15       mrg 		ure_read_mem(un, URE_PLA_IDR, URE_MCU_TYPE_PLA, eaddr,
    912   1.1       rin 		    sizeof(eaddr));
    913   1.1       rin 	else
    914  1.15       mrg 		ure_read_mem(un, URE_PLA_BACKUP, URE_MCU_TYPE_PLA, eaddr,
    915   1.1       rin 		    sizeof(eaddr));
    916  1.38   thorpej 	usbnet_unlock_core(un);
    917  1.33       bad 	if (ETHER_IS_ZERO(eaddr)) {
    918  1.33       bad 		maclo = 0x00f2 | (cprng_strong32() & 0xffff0000);
    919  1.33       bad 		machi = cprng_strong32() & 0xffff;
    920  1.33       bad 		eaddr[0] = maclo & 0xff;
    921  1.33       bad 		eaddr[1] = (maclo >> 8) & 0xff;
    922  1.33       bad 		eaddr[2] = (maclo >> 16) & 0xff;
    923  1.33       bad 		eaddr[3] = (maclo >> 24) & 0xff;
    924  1.33       bad 		eaddr[4] = machi & 0xff;
    925  1.33       bad 		eaddr[5] = (machi >> 8) & 0xff;
    926  1.33       bad 	}
    927  1.39     skrll 	memcpy(un->un_eaddr, eaddr, sizeof(un->un_eaddr));
    928   1.1       rin 
    929  1.15       mrg 	struct ifnet *ifp = usbnet_ifp(un);
    930   1.1       rin 
    931   1.1       rin 	/*
    932   1.1       rin 	 * We don't support TSOv4 and v6 for now, that are required to
    933   1.1       rin 	 * be handled in software for some cases.
    934   1.1       rin 	 */
    935   1.1       rin 	ifp->if_capabilities = IFCAP_CSUM_IPv4_Tx |
    936   1.1       rin 	    IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_UDPv4_Tx;
    937   1.1       rin #ifdef INET6
    938   1.1       rin 	ifp->if_capabilities |= IFCAP_CSUM_TCPv6_Tx | IFCAP_CSUM_UDPv6_Tx;
    939   1.1       rin #endif
    940  1.20       mrg 	if (un->un_flags & ~URE_FLAG_VER_4C00) {
    941   1.1       rin 		ifp->if_capabilities |= IFCAP_CSUM_IPv4_Rx |
    942   1.1       rin 		    IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx |
    943   1.1       rin 		    IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
    944   1.1       rin 	}
    945  1.15       mrg 	struct ethercom *ec = usbnet_ec(un);
    946  1.15       mrg 	ec->ec_capabilities = ETHERCAP_VLAN_MTU;
    947   1.1       rin #ifdef notyet
    948  1.15       mrg 	ec->ec_capabilities |= ETHERCAP_JUMBO_MTU;
    949   1.1       rin #endif
    950   1.1       rin 
    951  1.30       mrg 	unm.un_mii_phyloc = un->un_phyno;
    952  1.30       mrg 	usbnet_attach_ifp(un, IFF_SIMPLEX | IFF_BROADCAST | IFF_MULTICAST,
    953  1.30       mrg 	    0, &unm);
    954   1.1       rin }
    955   1.1       rin 
    956   1.1       rin static void
    957  1.38   thorpej ure_uno_rx_loop(struct usbnet *un, struct usbnet_chain *c, uint32_t total_len)
    958   1.1       rin {
    959  1.15       mrg 	struct ifnet *ifp = usbnet_ifp(un);
    960  1.15       mrg 	uint8_t *buf = c->unc_buf;
    961  1.15       mrg 	uint16_t pkt_len = 0;
    962  1.15       mrg 	uint16_t pkt_count = 0;
    963   1.1       rin 	struct ure_rxpkt rxhdr;
    964   1.5   msaitoh 
    965   1.1       rin 	do {
    966   1.1       rin 		if (total_len < sizeof(rxhdr)) {
    967   1.1       rin 			DPRINTF(("too few bytes left for a packet header\n"));
    968  1.35   thorpej 			if_statinc(ifp, if_ierrors);
    969  1.15       mrg 			return;
    970   1.1       rin 		}
    971   1.1       rin 
    972  1.15       mrg 		buf += roundup(pkt_len, 8);
    973   1.1       rin 
    974   1.1       rin 		memcpy(&rxhdr, buf, sizeof(rxhdr));
    975   1.1       rin 		total_len -= sizeof(rxhdr);
    976   1.1       rin 
    977  1.15       mrg 		pkt_len = le32toh(rxhdr.ure_pktlen) & URE_RXPKT_LEN_MASK;
    978  1.15       mrg 		DPRINTFN(4, ("next packet is %d bytes\n", pkt_len));
    979  1.15       mrg 		if (pkt_len > total_len) {
    980   1.1       rin 			DPRINTF(("not enough bytes left for next packet\n"));
    981  1.35   thorpej 			if_statinc(ifp, if_ierrors);
    982  1.15       mrg 			return;
    983   1.1       rin 		}
    984   1.1       rin 
    985  1.15       mrg 		total_len -= roundup(pkt_len, 8);
    986   1.1       rin 		buf += sizeof(rxhdr);
    987   1.1       rin 
    988  1.15       mrg 		usbnet_enqueue(un, buf, pkt_len - ETHER_CRC_LEN,
    989  1.17       mrg 			       ure_rxcsum(ifp, &rxhdr), 0, 0);
    990  1.11       mrg 
    991  1.15       mrg 		pkt_count++;
    992  1.11       mrg 
    993   1.1       rin 	} while (total_len > 0);
    994   1.1       rin 
    995  1.15       mrg 	if (pkt_count)
    996  1.19       mrg 		rnd_add_uint32(usbnet_rndsrc(un), pkt_count);
    997   1.1       rin }
    998   1.1       rin 
    999   1.1       rin static int
   1000   1.1       rin ure_rxcsum(struct ifnet *ifp, struct ure_rxpkt *rp)
   1001   1.1       rin {
   1002   1.1       rin 	int enabled = ifp->if_csum_flags_rx, flags = 0;
   1003   1.1       rin 	uint32_t csum, misc;
   1004   1.1       rin 
   1005   1.1       rin 	if (enabled == 0)
   1006   1.1       rin 		return 0;
   1007   1.1       rin 
   1008   1.1       rin 	csum = le32toh(rp->ure_csum);
   1009   1.1       rin 	misc = le32toh(rp->ure_misc);
   1010   1.1       rin 
   1011   1.1       rin 	if (csum & URE_RXPKT_IPV4_CS) {
   1012   1.1       rin 		flags |= M_CSUM_IPv4;
   1013   1.1       rin 		if (csum & URE_RXPKT_TCP_CS)
   1014   1.1       rin 			flags |= M_CSUM_TCPv4;
   1015   1.1       rin 		if (csum & URE_RXPKT_UDP_CS)
   1016   1.1       rin 			flags |= M_CSUM_UDPv4;
   1017   1.6   msaitoh 	} else if (csum & URE_RXPKT_IPV6_CS) {
   1018   1.1       rin 		flags = 0;
   1019   1.1       rin 		if (csum & URE_RXPKT_TCP_CS)
   1020   1.1       rin 			flags |= M_CSUM_TCPv6;
   1021   1.1       rin 		if (csum & URE_RXPKT_UDP_CS)
   1022   1.1       rin 			flags |= M_CSUM_UDPv6;
   1023   1.6   msaitoh 	}
   1024   1.1       rin 
   1025   1.1       rin 	flags &= enabled;
   1026   1.1       rin 	if (__predict_false((flags & M_CSUM_IPv4) &&
   1027   1.1       rin 	    (misc & URE_RXPKT_IP_F)))
   1028   1.1       rin 		flags |= M_CSUM_IPv4_BAD;
   1029   1.1       rin 	if (__predict_false(
   1030   1.1       rin 	   ((flags & (M_CSUM_TCPv4 | M_CSUM_TCPv6)) && (misc & URE_RXPKT_TCP_F))
   1031   1.1       rin 	|| ((flags & (M_CSUM_UDPv4 | M_CSUM_UDPv6)) && (misc & URE_RXPKT_UDP_F))
   1032   1.1       rin 	))
   1033   1.1       rin 		flags |= M_CSUM_TCP_UDP_BAD;
   1034   1.1       rin 
   1035   1.1       rin 	return flags;
   1036   1.1       rin }
   1037   1.1       rin 
   1038  1.15       mrg static unsigned
   1039  1.38   thorpej ure_uno_tx_prepare(struct usbnet *un, struct mbuf *m, struct usbnet_chain *c)
   1040   1.1       rin {
   1041   1.1       rin 	struct ure_txpkt txhdr;
   1042   1.1       rin 	uint32_t frm_len = 0;
   1043  1.15       mrg 	uint8_t *buf = c->unc_buf;
   1044   1.1       rin 
   1045  1.24     skrll 	if ((unsigned)m->m_pkthdr.len > un->un_tx_bufsz - sizeof(txhdr))
   1046  1.22       mrg 		return 0;
   1047  1.22       mrg 
   1048   1.1       rin 	/* header */
   1049   1.1       rin 	txhdr.ure_pktlen = htole32(m->m_pkthdr.len | URE_TXPKT_TX_FS |
   1050   1.1       rin 	    URE_TXPKT_TX_LS);
   1051   1.1       rin 	txhdr.ure_csum = htole32(ure_txcsum(m));
   1052   1.1       rin 	memcpy(buf, &txhdr, sizeof(txhdr));
   1053   1.1       rin 	buf += sizeof(txhdr);
   1054   1.1       rin 	frm_len = sizeof(txhdr);
   1055   1.1       rin 
   1056   1.1       rin 	/* packet */
   1057   1.1       rin 	m_copydata(m, 0, m->m_pkthdr.len, buf);
   1058   1.1       rin 	frm_len += m->m_pkthdr.len;
   1059   1.1       rin 
   1060   1.1       rin 	DPRINTFN(2, ("tx %d bytes\n", frm_len));
   1061   1.1       rin 
   1062  1.15       mrg 	return frm_len;
   1063   1.1       rin }
   1064   1.1       rin 
   1065   1.1       rin /*
   1066   1.1       rin  * We need to calculate L4 checksum in software, if the offset of
   1067   1.1       rin  * L4 header is larger than 0x7ff = 2047.
   1068   1.1       rin  */
   1069   1.1       rin static uint32_t
   1070   1.1       rin ure_txcsum(struct mbuf *m)
   1071   1.1       rin {
   1072   1.1       rin 	struct ether_header *eh;
   1073   1.1       rin 	int flags = m->m_pkthdr.csum_flags;
   1074   1.1       rin 	uint32_t data = m->m_pkthdr.csum_data;
   1075   1.1       rin 	uint32_t reg = 0;
   1076   1.1       rin 	int l3off, l4off;
   1077   1.1       rin 	uint16_t type;
   1078   1.1       rin 
   1079   1.1       rin 	if (flags == 0)
   1080   1.1       rin 		return 0;
   1081   1.1       rin 
   1082   1.2       rin 	if (__predict_true(m->m_len >= (int)sizeof(*eh))) {
   1083   1.1       rin 		eh = mtod(m, struct ether_header *);
   1084   1.1       rin 		type = eh->ether_type;
   1085   1.1       rin 	} else
   1086   1.1       rin 		m_copydata(m, offsetof(struct ether_header, ether_type),
   1087   1.1       rin 		    sizeof(type), &type);
   1088   1.1       rin 	switch (type = htons(type)) {
   1089   1.1       rin 	case ETHERTYPE_IP:
   1090   1.1       rin 	case ETHERTYPE_IPV6:
   1091   1.1       rin 		l3off = ETHER_HDR_LEN;
   1092   1.1       rin 		break;
   1093   1.1       rin 	case ETHERTYPE_VLAN:
   1094   1.1       rin 		l3off = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
   1095   1.1       rin 		break;
   1096   1.1       rin 	default:
   1097   1.1       rin 		return 0;
   1098   1.1       rin 	}
   1099   1.1       rin 
   1100   1.1       rin 	if (flags & (M_CSUM_TCPv4 | M_CSUM_UDPv4)) {
   1101   1.1       rin 		l4off = l3off + M_CSUM_DATA_IPv4_IPHL(data);
   1102   1.1       rin 		if (__predict_false(l4off > URE_L4_OFFSET_MAX)) {
   1103   1.1       rin 			in_undefer_cksum(m, l3off, flags);
   1104   1.1       rin 			return 0;
   1105   1.1       rin 		}
   1106   1.1       rin 		reg |= URE_TXPKT_IPV4_CS;
   1107   1.1       rin 		if (flags & M_CSUM_TCPv4)
   1108   1.1       rin 			reg |= URE_TXPKT_TCP_CS;
   1109   1.1       rin 		else
   1110   1.1       rin 			reg |= URE_TXPKT_UDP_CS;
   1111   1.1       rin 		reg |= l4off << URE_L4_OFFSET_SHIFT;
   1112   1.1       rin 	}
   1113   1.1       rin #ifdef INET6
   1114   1.1       rin 	else if (flags & (M_CSUM_TCPv6 | M_CSUM_UDPv6)) {
   1115   1.1       rin 		l4off = l3off + M_CSUM_DATA_IPv6_IPHL(data);
   1116   1.1       rin 		if (__predict_false(l4off > URE_L4_OFFSET_MAX)) {
   1117   1.1       rin 			in6_undefer_cksum(m, l3off, flags);
   1118   1.1       rin 			return 0;
   1119   1.1       rin 		}
   1120   1.1       rin 		reg |= URE_TXPKT_IPV6_CS;
   1121   1.1       rin 		if (flags & M_CSUM_TCPv6)
   1122   1.1       rin 			reg |= URE_TXPKT_TCP_CS;
   1123   1.1       rin 		else
   1124   1.1       rin 			reg |= URE_TXPKT_UDP_CS;
   1125   1.1       rin 		reg |= l4off << URE_L4_OFFSET_SHIFT;
   1126   1.1       rin 	}
   1127   1.1       rin #endif
   1128   1.1       rin 	else if (flags & M_CSUM_IPv4)
   1129   1.1       rin 		reg |= URE_TXPKT_IPV4_CS;
   1130   1.1       rin 
   1131   1.1       rin 	return reg;
   1132   1.1       rin }
   1133  1.20       mrg 
   1134  1.26       mrg #ifdef _MODULE
   1135  1.26       mrg #include "ioconf.c"
   1136  1.26       mrg #endif
   1137  1.26       mrg 
   1138  1.26       mrg USBNET_MODULE(ure)
   1139