Home | History | Annotate | Line # | Download | only in usb
if_ure.c revision 1.55
      1  1.55  riastrad /*	$NetBSD: if_ure.c,v 1.55 2022/03/03 05:56:09 riastradh Exp $	*/
      2  1.15       mrg /*	$OpenBSD: if_ure.c,v 1.10 2018/11/02 21:32:30 jcs Exp $	*/
      3  1.11       mrg 
      4   1.1       rin /*-
      5   1.1       rin  * Copyright (c) 2015-2016 Kevin Lo <kevlo (at) FreeBSD.org>
      6   1.1       rin  * All rights reserved.
      7   1.1       rin  *
      8   1.1       rin  * Redistribution and use in source and binary forms, with or without
      9   1.1       rin  * modification, are permitted provided that the following conditions
     10   1.1       rin  * are met:
     11   1.1       rin  * 1. Redistributions of source code must retain the above copyright
     12   1.1       rin  *    notice, this list of conditions and the following disclaimer.
     13   1.1       rin  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1       rin  *    notice, this list of conditions and the following disclaimer in the
     15   1.1       rin  *    documentation and/or other materials provided with the distribution.
     16   1.1       rin  *
     17   1.1       rin  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     18   1.1       rin  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     19   1.1       rin  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     20   1.1       rin  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     21   1.1       rin  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     22   1.1       rin  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     23   1.1       rin  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     24   1.1       rin  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     25   1.1       rin  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     26   1.1       rin  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     27   1.1       rin  * SUCH DAMAGE.
     28   1.1       rin  */
     29   1.1       rin 
     30   1.1       rin /* RealTek RTL8152/RTL8153 10/100/Gigabit USB Ethernet device */
     31   1.1       rin 
     32   1.1       rin #include <sys/cdefs.h>
     33  1.55  riastrad __KERNEL_RCSID(0, "$NetBSD: if_ure.c,v 1.55 2022/03/03 05:56:09 riastradh Exp $");
     34   1.1       rin 
     35   1.1       rin #ifdef _KERNEL_OPT
     36   1.1       rin #include "opt_usb.h"
     37   1.1       rin #include "opt_inet.h"
     38   1.1       rin #endif
     39   1.1       rin 
     40   1.1       rin #include <sys/param.h>
     41  1.33       bad #include <sys/cprng.h>
     42   1.1       rin 
     43  1.15       mrg #include <net/route.h>
     44   1.1       rin 
     45  1.16       mrg #include <dev/usb/usbnet.h>
     46  1.16       mrg 
     47   1.1       rin #include <netinet/in_offload.h>		/* XXX for in_undefer_cksum() */
     48   1.1       rin #ifdef INET6
     49  1.16       mrg #include <netinet/in.h>
     50   1.1       rin #include <netinet6/in6_offload.h>	/* XXX for in6_undefer_cksum() */
     51   1.1       rin #endif
     52   1.1       rin 
     53   1.1       rin #include <dev/ic/rtl81x9reg.h>		/* XXX for RTK_GMEDIASTAT */
     54   1.1       rin #include <dev/usb/if_urereg.h>
     55   1.1       rin #include <dev/usb/if_urevar.h>
     56   1.1       rin 
     57  1.15       mrg #define URE_PRINTF(un, fmt, args...) \
     58  1.15       mrg 	device_printf((un)->un_dev, "%s: " fmt, __func__, ##args);
     59   1.1       rin 
     60   1.1       rin #define URE_DEBUG
     61   1.1       rin #ifdef URE_DEBUG
     62   1.1       rin #define DPRINTF(x)	do { if (uredebug) printf x; } while (0)
     63   1.1       rin #define DPRINTFN(n, x)	do { if (uredebug >= (n)) printf x; } while (0)
     64  1.28       mrg int	uredebug = 0;
     65   1.1       rin #else
     66   1.1       rin #define DPRINTF(x)
     67   1.1       rin #define DPRINTFN(n, x)
     68   1.1       rin #endif
     69   1.1       rin 
     70  1.33       bad #define ETHER_IS_ZERO(addr) \
     71  1.33       bad 	(!(addr[0] | addr[1] | addr[2] | addr[3] | addr[4] | addr[5]))
     72  1.33       bad 
     73   1.1       rin static const struct usb_devno ure_devs[] = {
     74   1.1       rin 	{ USB_VENDOR_REALTEK, USB_PRODUCT_REALTEK_RTL8152 },
     75   1.1       rin 	{ USB_VENDOR_REALTEK, USB_PRODUCT_REALTEK_RTL8153 }
     76   1.1       rin };
     77   1.1       rin 
     78  1.19       mrg #define URE_BUFSZ	(16 * 1024)
     79  1.19       mrg 
     80  1.15       mrg static void	ure_reset(struct usbnet *);
     81   1.1       rin static uint32_t	ure_txcsum(struct mbuf *);
     82   1.1       rin static int	ure_rxcsum(struct ifnet *, struct ure_rxpkt *);
     83  1.20       mrg static void	ure_rtl8152_init(struct usbnet *);
     84  1.20       mrg static void	ure_rtl8153_init(struct usbnet *);
     85  1.20       mrg static void	ure_disable_teredo(struct usbnet *);
     86  1.20       mrg static void	ure_init_fifo(struct usbnet *);
     87  1.19       mrg 
     88  1.38   thorpej static void	ure_uno_stop(struct ifnet *, int);
     89  1.43  riastrad static void	ure_uno_mcast(struct ifnet *);
     90  1.38   thorpej static int	ure_uno_mii_read_reg(struct usbnet *, int, int, uint16_t *);
     91  1.38   thorpej static int	ure_uno_mii_write_reg(struct usbnet *, int, int, uint16_t);
     92  1.38   thorpej static void	ure_uno_miibus_statchg(struct ifnet *);
     93  1.38   thorpej static unsigned ure_uno_tx_prepare(struct usbnet *, struct mbuf *,
     94  1.38   thorpej 				   struct usbnet_chain *);
     95  1.38   thorpej static void	ure_uno_rx_loop(struct usbnet *, struct usbnet_chain *,
     96  1.38   thorpej 				uint32_t);
     97  1.38   thorpej static int	ure_uno_init(struct ifnet *);
     98  1.19       mrg 
     99  1.19       mrg static int	ure_match(device_t, cfdata_t, void *);
    100  1.19       mrg static void	ure_attach(device_t, device_t, void *);
    101   1.1       rin 
    102  1.20       mrg CFATTACH_DECL_NEW(ure, sizeof(struct usbnet), ure_match, ure_attach,
    103  1.15       mrg     usbnet_detach, usbnet_activate);
    104   1.1       rin 
    105  1.34      maxv static const struct usbnet_ops ure_ops = {
    106  1.38   thorpej 	.uno_stop = ure_uno_stop,
    107  1.43  riastrad 	.uno_mcast = ure_uno_mcast,
    108  1.38   thorpej 	.uno_read_reg = ure_uno_mii_read_reg,
    109  1.38   thorpej 	.uno_write_reg = ure_uno_mii_write_reg,
    110  1.38   thorpej 	.uno_statchg = ure_uno_miibus_statchg,
    111  1.38   thorpej 	.uno_tx_prepare = ure_uno_tx_prepare,
    112  1.38   thorpej 	.uno_rx_loop = ure_uno_rx_loop,
    113  1.38   thorpej 	.uno_init = ure_uno_init,
    114  1.19       mrg };
    115  1.19       mrg 
    116   1.1       rin static int
    117  1.15       mrg ure_ctl(struct usbnet *un, uint8_t rw, uint16_t val, uint16_t index,
    118   1.1       rin     void *buf, int len)
    119   1.1       rin {
    120   1.1       rin 	usb_device_request_t req;
    121   1.1       rin 	usbd_status err;
    122   1.1       rin 
    123  1.19       mrg 	if (usbnet_isdying(un))
    124   1.1       rin 		return 0;
    125   1.1       rin 
    126   1.1       rin 	if (rw == URE_CTL_WRITE)
    127   1.1       rin 		req.bmRequestType = UT_WRITE_VENDOR_DEVICE;
    128   1.1       rin 	else
    129   1.1       rin 		req.bmRequestType = UT_READ_VENDOR_DEVICE;
    130   1.1       rin 	req.bRequest = UR_SET_ADDRESS;
    131   1.1       rin 	USETW(req.wValue, val);
    132   1.1       rin 	USETW(req.wIndex, index);
    133   1.1       rin 	USETW(req.wLength, len);
    134   1.1       rin 
    135  1.37    martin 	DPRINTFN(5, ("ure_ctl: rw %d, val %04hu, index %04hu, len %d\n",
    136   1.1       rin 	    rw, val, index, len));
    137  1.15       mrg 	err = usbd_do_request(un->un_udev, &req, buf);
    138   1.1       rin 	if (err) {
    139   1.1       rin 		DPRINTF(("ure_ctl: error %d\n", err));
    140  1.51  riastrad 		if (rw == URE_CTL_READ)
    141  1.51  riastrad 			memset(buf, 0, len);
    142   1.1       rin 		return -1;
    143   1.1       rin 	}
    144   1.1       rin 
    145   1.1       rin 	return 0;
    146   1.1       rin }
    147   1.1       rin 
    148   1.1       rin static int
    149  1.15       mrg ure_read_mem(struct usbnet *un, uint16_t addr, uint16_t index,
    150   1.1       rin     void *buf, int len)
    151   1.1       rin {
    152  1.15       mrg 	return ure_ctl(un, URE_CTL_READ, addr, index, buf, len);
    153   1.1       rin }
    154   1.1       rin 
    155   1.1       rin static int
    156  1.15       mrg ure_write_mem(struct usbnet *un, uint16_t addr, uint16_t index,
    157   1.1       rin     void *buf, int len)
    158   1.1       rin {
    159  1.15       mrg 	return ure_ctl(un, URE_CTL_WRITE, addr, index, buf, len);
    160   1.1       rin }
    161   1.1       rin 
    162   1.1       rin static uint8_t
    163  1.15       mrg ure_read_1(struct usbnet *un, uint16_t reg, uint16_t index)
    164   1.1       rin {
    165   1.1       rin 	uint32_t val;
    166   1.1       rin 	uint8_t temp[4];
    167   1.1       rin 	uint8_t shift;
    168   1.1       rin 
    169   1.1       rin 	shift = (reg & 3) << 3;
    170   1.1       rin 	reg &= ~3;
    171   1.5   msaitoh 
    172  1.15       mrg 	ure_read_mem(un, reg, index, &temp, 4);
    173   1.1       rin 	val = UGETDW(temp);
    174   1.1       rin 	val >>= shift;
    175   1.1       rin 
    176   1.1       rin 	return val & 0xff;
    177   1.1       rin }
    178   1.1       rin 
    179   1.1       rin static uint16_t
    180  1.15       mrg ure_read_2(struct usbnet *un, uint16_t reg, uint16_t index)
    181   1.1       rin {
    182   1.1       rin 	uint32_t val;
    183   1.1       rin 	uint8_t temp[4];
    184   1.1       rin 	uint8_t shift;
    185   1.1       rin 
    186   1.1       rin 	shift = (reg & 2) << 3;
    187   1.1       rin 	reg &= ~3;
    188   1.1       rin 
    189  1.15       mrg 	ure_read_mem(un, reg, index, &temp, 4);
    190   1.1       rin 	val = UGETDW(temp);
    191   1.1       rin 	val >>= shift;
    192   1.1       rin 
    193   1.1       rin 	return val & 0xffff;
    194   1.1       rin }
    195   1.1       rin 
    196   1.1       rin static uint32_t
    197  1.15       mrg ure_read_4(struct usbnet *un, uint16_t reg, uint16_t index)
    198   1.1       rin {
    199   1.1       rin 	uint8_t temp[4];
    200   1.1       rin 
    201  1.15       mrg 	ure_read_mem(un, reg, index, &temp, 4);
    202   1.1       rin 	return UGETDW(temp);
    203   1.1       rin }
    204   1.1       rin 
    205   1.1       rin static int
    206  1.15       mrg ure_write_1(struct usbnet *un, uint16_t reg, uint16_t index, uint32_t val)
    207   1.1       rin {
    208   1.1       rin 	uint16_t byen;
    209   1.1       rin 	uint8_t temp[4];
    210   1.1       rin 	uint8_t shift;
    211   1.1       rin 
    212   1.1       rin 	byen = URE_BYTE_EN_BYTE;
    213   1.1       rin 	shift = reg & 3;
    214   1.1       rin 	val &= 0xff;
    215   1.1       rin 
    216   1.1       rin 	if (reg & 3) {
    217   1.1       rin 		byen <<= shift;
    218   1.1       rin 		val <<= (shift << 3);
    219   1.1       rin 		reg &= ~3;
    220   1.1       rin 	}
    221   1.1       rin 
    222   1.1       rin 	USETDW(temp, val);
    223  1.15       mrg 	return ure_write_mem(un, reg, index | byen, &temp, 4);
    224   1.1       rin }
    225   1.1       rin 
    226   1.1       rin static int
    227  1.15       mrg ure_write_2(struct usbnet *un, uint16_t reg, uint16_t index, uint32_t val)
    228   1.1       rin {
    229   1.1       rin 	uint16_t byen;
    230   1.1       rin 	uint8_t temp[4];
    231   1.1       rin 	uint8_t shift;
    232   1.1       rin 
    233   1.1       rin 	byen = URE_BYTE_EN_WORD;
    234   1.1       rin 	shift = reg & 2;
    235   1.1       rin 	val &= 0xffff;
    236   1.1       rin 
    237   1.1       rin 	if (reg & 2) {
    238   1.1       rin 		byen <<= shift;
    239   1.1       rin 		val <<= (shift << 3);
    240   1.1       rin 		reg &= ~3;
    241   1.1       rin 	}
    242   1.1       rin 
    243   1.1       rin 	USETDW(temp, val);
    244  1.15       mrg 	return ure_write_mem(un, reg, index | byen, &temp, 4);
    245   1.1       rin }
    246   1.1       rin 
    247   1.1       rin static int
    248  1.15       mrg ure_write_4(struct usbnet *un, uint16_t reg, uint16_t index, uint32_t val)
    249   1.1       rin {
    250   1.1       rin 	uint8_t temp[4];
    251   1.1       rin 
    252   1.1       rin 	USETDW(temp, val);
    253  1.15       mrg 	return ure_write_mem(un, reg, index | URE_BYTE_EN_DWORD, &temp, 4);
    254   1.1       rin }
    255   1.1       rin 
    256   1.1       rin static uint16_t
    257  1.15       mrg ure_ocp_reg_read(struct usbnet *un, uint16_t addr)
    258   1.1       rin {
    259   1.1       rin 	uint16_t reg;
    260   1.1       rin 
    261  1.15       mrg 	ure_write_2(un, URE_PLA_OCP_GPHY_BASE, URE_MCU_TYPE_PLA, addr & 0xf000);
    262   1.1       rin 	reg = (addr & 0x0fff) | 0xb000;
    263   1.1       rin 
    264  1.15       mrg 	return ure_read_2(un, reg, URE_MCU_TYPE_PLA);
    265   1.1       rin }
    266   1.1       rin 
    267   1.1       rin static void
    268  1.15       mrg ure_ocp_reg_write(struct usbnet *un, uint16_t addr, uint16_t data)
    269   1.1       rin {
    270   1.1       rin 	uint16_t reg;
    271   1.1       rin 
    272  1.15       mrg 	ure_write_2(un, URE_PLA_OCP_GPHY_BASE, URE_MCU_TYPE_PLA, addr & 0xf000);
    273   1.1       rin 	reg = (addr & 0x0fff) | 0xb000;
    274   1.1       rin 
    275  1.15       mrg 	ure_write_2(un, reg, URE_MCU_TYPE_PLA, data);
    276   1.1       rin }
    277   1.1       rin 
    278  1.30       mrg static int
    279  1.38   thorpej ure_uno_mii_read_reg(struct usbnet *un, int phy, int reg, uint16_t *val)
    280   1.1       rin {
    281  1.29       mrg 
    282  1.51  riastrad 	if (un->un_phyno != phy) {
    283  1.51  riastrad 		*val = 0;
    284  1.30       mrg 		return EINVAL;
    285  1.51  riastrad 	}
    286  1.29       mrg 
    287   1.1       rin 	/* Let the rgephy driver read the URE_PLA_PHYSTATUS register. */
    288   1.1       rin 	if (reg == RTK_GMEDIASTAT) {
    289  1.15       mrg 		*val = ure_read_1(un, URE_PLA_PHYSTATUS, URE_MCU_TYPE_PLA);
    290  1.15       mrg 		return USBD_NORMAL_COMPLETION;
    291   1.1       rin 	}
    292   1.1       rin 
    293  1.15       mrg 	*val = ure_ocp_reg_read(un, URE_OCP_BASE_MII + reg * 2);
    294   1.1       rin 
    295  1.30       mrg 	return 0;
    296   1.1       rin }
    297   1.1       rin 
    298  1.30       mrg static int
    299  1.38   thorpej ure_uno_mii_write_reg(struct usbnet *un, int phy, int reg, uint16_t val)
    300   1.1       rin {
    301  1.29       mrg 
    302  1.29       mrg 	if (un->un_phyno != phy)
    303  1.30       mrg 		return EINVAL;
    304  1.29       mrg 
    305  1.15       mrg 	ure_ocp_reg_write(un, URE_OCP_BASE_MII + reg * 2, val);
    306   1.1       rin 
    307  1.30       mrg 	return 0;
    308   1.1       rin }
    309   1.1       rin 
    310   1.1       rin static void
    311  1.38   thorpej ure_uno_miibus_statchg(struct ifnet *ifp)
    312   1.1       rin {
    313  1.15       mrg 	struct usbnet * const un = ifp->if_softc;
    314  1.15       mrg 	struct mii_data * const mii = usbnet_mii(un);
    315   1.1       rin 
    316  1.19       mrg 	if (usbnet_isdying(un))
    317   1.1       rin 		return;
    318   1.1       rin 
    319   1.1       rin 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
    320   1.1       rin 	    (IFM_ACTIVE | IFM_AVALID)) {
    321   1.1       rin 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
    322   1.1       rin 		case IFM_10_T:
    323   1.1       rin 		case IFM_100_TX:
    324  1.21       mrg 			usbnet_set_link(un, true);
    325   1.1       rin 			break;
    326   1.1       rin 		case IFM_1000_T:
    327  1.20       mrg 			if ((un->un_flags & URE_FLAG_8152) != 0)
    328   1.1       rin 				break;
    329  1.21       mrg 			usbnet_set_link(un, true);
    330   1.1       rin 			break;
    331   1.1       rin 		default:
    332   1.1       rin 			break;
    333   1.1       rin 		}
    334   1.1       rin 	}
    335   1.1       rin }
    336   1.1       rin 
    337   1.1       rin static void
    338  1.48  riastrad ure_uno_mcast(struct ifnet *ifp)
    339   1.1       rin {
    340  1.48  riastrad 	struct usbnet *un = ifp->if_softc;
    341  1.15       mrg 	struct ethercom *ec = usbnet_ec(un);
    342   1.1       rin 	struct ether_multi *enm;
    343   1.1       rin 	struct ether_multistep step;
    344  1.40  nisimura 	uint32_t mchash[2] = { 0, 0 };
    345  1.40  nisimura 	uint32_t h = 0, rxmode;
    346   1.1       rin 
    347  1.19       mrg 	if (usbnet_isdying(un))
    348   1.1       rin 		return;
    349   1.1       rin 
    350  1.15       mrg 	rxmode = ure_read_4(un, URE_PLA_RCR, URE_MCU_TYPE_PLA);
    351  1.40  nisimura 	rxmode &= ~(URE_RCR_AAP | URE_RCR_AM);
    352  1.40  nisimura 	/* continue to accept my own DA and bcast frames */
    353   1.1       rin 
    354  1.40  nisimura 	ETHER_LOCK(ec);
    355   1.1       rin 	if (ifp->if_flags & IFF_PROMISC) {
    356  1.13       mrg 		ec->ec_flags |= ETHER_F_ALLMULTI;
    357  1.13       mrg 		ETHER_UNLOCK(ec);
    358  1.40  nisimura 		/* run promisc. mode */
    359  1.40  nisimura 		rxmode |= URE_RCR_AM;	/* ??? */
    360  1.40  nisimura 		rxmode |= URE_RCR_AAP;
    361  1.40  nisimura 		goto update;
    362  1.40  nisimura 	}
    363  1.40  nisimura 	ec->ec_flags &= ~ETHER_F_ALLMULTI;
    364  1.40  nisimura 	ETHER_FIRST_MULTI(step, ec, enm);
    365  1.40  nisimura 	while (enm != NULL) {
    366  1.40  nisimura 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
    367  1.40  nisimura 			ec->ec_flags |= ETHER_F_ALLMULTI;
    368  1.40  nisimura 			ETHER_UNLOCK(ec);
    369  1.40  nisimura 			/* accept all mcast frames */
    370  1.40  nisimura 			rxmode |= URE_RCR_AM;
    371  1.40  nisimura 			mchash[0] = mchash[1] = ~0U; /* necessary ?? */
    372  1.40  nisimura 			goto update;
    373   1.1       rin 		}
    374  1.40  nisimura 		h = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
    375  1.40  nisimura 		mchash[h >> 31] |= 1 << ((h >> 26) & 0x1f);
    376  1.40  nisimura 		ETHER_NEXT_MULTI(step, enm);
    377  1.40  nisimura 	}
    378  1.40  nisimura 	ETHER_UNLOCK(ec);
    379  1.40  nisimura 	if (h != 0) {
    380  1.40  nisimura 		rxmode |= URE_RCR_AM;	/* activate mcast hash filter */
    381  1.40  nisimura 		h = bswap32(mchash[0]);
    382  1.40  nisimura 		mchash[0] = bswap32(mchash[1]);
    383  1.40  nisimura 		mchash[1] = h;
    384  1.40  nisimura 	}
    385  1.40  nisimura  update:
    386  1.40  nisimura 	ure_write_4(un, URE_PLA_MAR0, URE_MCU_TYPE_PLA, mchash[0]);
    387  1.40  nisimura 	ure_write_4(un, URE_PLA_MAR4, URE_MCU_TYPE_PLA, mchash[1]);
    388  1.15       mrg 	ure_write_4(un, URE_PLA_RCR, URE_MCU_TYPE_PLA, rxmode);
    389   1.1       rin }
    390   1.1       rin 
    391   1.1       rin static void
    392  1.15       mrg ure_reset(struct usbnet *un)
    393   1.1       rin {
    394   1.1       rin 	int i;
    395   1.1       rin 
    396  1.15       mrg 	ure_write_1(un, URE_PLA_CR, URE_MCU_TYPE_PLA, URE_CR_RST);
    397   1.1       rin 
    398   1.1       rin 	for (i = 0; i < URE_TIMEOUT; i++) {
    399  1.42  riastrad 		if (usbnet_isdying(un))
    400  1.42  riastrad 			return;
    401  1.15       mrg 		if (!(ure_read_1(un, URE_PLA_CR, URE_MCU_TYPE_PLA) &
    402   1.1       rin 		    URE_CR_RST))
    403   1.1       rin 			break;
    404  1.15       mrg 		usbd_delay_ms(un->un_udev, 10);
    405   1.1       rin 	}
    406   1.1       rin 	if (i == URE_TIMEOUT)
    407  1.15       mrg 		URE_PRINTF(un, "reset never completed\n");
    408   1.1       rin }
    409   1.1       rin 
    410   1.1       rin static int
    411  1.46  riastrad ure_uno_init(struct ifnet *ifp)
    412   1.1       rin {
    413  1.15       mrg 	struct usbnet * const un = ifp->if_softc;
    414   1.1       rin 	uint8_t eaddr[8];
    415   1.1       rin 
    416   1.1       rin 	/* Set MAC address. */
    417   1.1       rin 	memset(eaddr, 0, sizeof(eaddr));
    418   1.1       rin 	memcpy(eaddr, CLLADDR(ifp->if_sadl), ETHER_ADDR_LEN);
    419  1.15       mrg 	ure_write_1(un, URE_PLA_CRWECR, URE_MCU_TYPE_PLA, URE_CRWECR_CONFIG);
    420  1.15       mrg 	ure_write_mem(un, URE_PLA_IDR, URE_MCU_TYPE_PLA | URE_BYTE_EN_SIX_BYTES,
    421   1.1       rin 	    eaddr, 8);
    422  1.15       mrg 	ure_write_1(un, URE_PLA_CRWECR, URE_MCU_TYPE_PLA, URE_CRWECR_NORAML);
    423   1.1       rin 
    424   1.1       rin 	/* Reset the packet filter. */
    425  1.15       mrg 	ure_write_2(un, URE_PLA_FMC, URE_MCU_TYPE_PLA,
    426  1.15       mrg 	    ure_read_2(un, URE_PLA_FMC, URE_MCU_TYPE_PLA) &
    427   1.1       rin 	    ~URE_FMC_FCR_MCU_EN);
    428  1.15       mrg 	ure_write_2(un, URE_PLA_FMC, URE_MCU_TYPE_PLA,
    429  1.15       mrg 	    ure_read_2(un, URE_PLA_FMC, URE_MCU_TYPE_PLA) |
    430   1.1       rin 	    URE_FMC_FCR_MCU_EN);
    431   1.5   msaitoh 
    432   1.1       rin 	/* Enable transmit and receive. */
    433  1.15       mrg 	ure_write_1(un, URE_PLA_CR, URE_MCU_TYPE_PLA,
    434  1.15       mrg 	    ure_read_1(un, URE_PLA_CR, URE_MCU_TYPE_PLA) | URE_CR_RE |
    435   1.1       rin 	    URE_CR_TE);
    436   1.1       rin 
    437  1.15       mrg 	ure_write_2(un, URE_PLA_MISC_1, URE_MCU_TYPE_PLA,
    438  1.15       mrg 	    ure_read_2(un, URE_PLA_MISC_1, URE_MCU_TYPE_PLA) &
    439   1.1       rin 	    ~URE_RXDY_GATED_EN);
    440   1.1       rin 
    441  1.55  riastrad 	return 0;
    442   1.1       rin }
    443   1.1       rin 
    444   1.1       rin static void
    445  1.38   thorpej ure_uno_stop(struct ifnet *ifp, int disable __unused)
    446   1.1       rin {
    447  1.15       mrg 	struct usbnet * const un = ifp->if_softc;
    448   1.1       rin 
    449  1.15       mrg 	ure_reset(un);
    450  1.11       mrg }
    451  1.11       mrg 
    452  1.11       mrg static void
    453  1.20       mrg ure_rtl8152_init(struct usbnet *un)
    454   1.1       rin {
    455   1.1       rin 	uint32_t pwrctrl;
    456   1.1       rin 
    457   1.1       rin 	/* Disable ALDPS. */
    458  1.15       mrg 	ure_ocp_reg_write(un, URE_OCP_ALDPS_CONFIG, URE_ENPDNPS | URE_LINKENA |
    459   1.1       rin 	    URE_DIS_SDSAVE);
    460  1.15       mrg 	usbd_delay_ms(un->un_udev, 20);
    461   1.1       rin 
    462  1.20       mrg 	if (un->un_flags & URE_FLAG_VER_4C00) {
    463  1.15       mrg 		ure_write_2(un, URE_PLA_LED_FEATURE, URE_MCU_TYPE_PLA,
    464  1.15       mrg 		    ure_read_2(un, URE_PLA_LED_FEATURE, URE_MCU_TYPE_PLA) &
    465   1.1       rin 		    ~URE_LED_MODE_MASK);
    466   1.1       rin 	}
    467   1.1       rin 
    468  1.15       mrg 	ure_write_2(un, URE_USB_UPS_CTRL, URE_MCU_TYPE_USB,
    469  1.15       mrg 	    ure_read_2(un, URE_USB_UPS_CTRL, URE_MCU_TYPE_USB) &
    470   1.1       rin 	    ~URE_POWER_CUT);
    471  1.15       mrg 	ure_write_2(un, URE_USB_PM_CTRL_STATUS, URE_MCU_TYPE_USB,
    472  1.15       mrg 	    ure_read_2(un, URE_USB_PM_CTRL_STATUS, URE_MCU_TYPE_USB) &
    473   1.1       rin 	    ~URE_RESUME_INDICATE);
    474   1.1       rin 
    475  1.15       mrg 	ure_write_2(un, URE_PLA_PHY_PWR, URE_MCU_TYPE_PLA,
    476  1.15       mrg 	    ure_read_2(un, URE_PLA_PHY_PWR, URE_MCU_TYPE_PLA) |
    477   1.1       rin 	    URE_TX_10M_IDLE_EN | URE_PFM_PWM_SWITCH);
    478  1.15       mrg 	pwrctrl = ure_read_4(un, URE_PLA_MAC_PWR_CTRL, URE_MCU_TYPE_PLA);
    479   1.1       rin 	pwrctrl &= ~URE_MCU_CLK_RATIO_MASK;
    480   1.1       rin 	pwrctrl |= URE_MCU_CLK_RATIO | URE_D3_CLK_GATED_EN;
    481  1.15       mrg 	ure_write_4(un, URE_PLA_MAC_PWR_CTRL, URE_MCU_TYPE_PLA, pwrctrl);
    482  1.15       mrg 	ure_write_2(un, URE_PLA_GPHY_INTR_IMR, URE_MCU_TYPE_PLA,
    483   1.1       rin 	    URE_GPHY_STS_MSK | URE_SPEED_DOWN_MSK | URE_SPDWN_RXDV_MSK |
    484   1.1       rin 	    URE_SPDWN_LINKCHG_MSK);
    485   1.1       rin 
    486   1.1       rin 	/* Enable Rx aggregation. */
    487  1.15       mrg 	ure_write_2(un, URE_USB_USB_CTRL, URE_MCU_TYPE_USB,
    488  1.15       mrg 	    ure_read_2(un, URE_USB_USB_CTRL, URE_MCU_TYPE_USB) &
    489   1.1       rin 	    ~URE_RX_AGG_DISABLE);
    490   1.1       rin 
    491   1.1       rin 	/* Disable ALDPS. */
    492  1.15       mrg 	ure_ocp_reg_write(un, URE_OCP_ALDPS_CONFIG, URE_ENPDNPS | URE_LINKENA |
    493   1.1       rin 	    URE_DIS_SDSAVE);
    494  1.15       mrg 	usbd_delay_ms(un->un_udev, 20);
    495   1.1       rin 
    496  1.20       mrg 	ure_init_fifo(un);
    497   1.1       rin 
    498  1.15       mrg 	ure_write_1(un, URE_USB_TX_AGG, URE_MCU_TYPE_USB,
    499   1.1       rin 	    URE_TX_AGG_MAX_THRESHOLD);
    500  1.15       mrg 	ure_write_4(un, URE_USB_RX_BUF_TH, URE_MCU_TYPE_USB, URE_RX_THR_HIGH);
    501  1.15       mrg 	ure_write_4(un, URE_USB_TX_DMA, URE_MCU_TYPE_USB,
    502   1.1       rin 	    URE_TEST_MODE_DISABLE | URE_TX_SIZE_ADJUST1);
    503   1.1       rin }
    504   1.1       rin 
    505   1.1       rin static void
    506  1.20       mrg ure_rtl8153_init(struct usbnet *un)
    507   1.1       rin {
    508   1.1       rin 	uint16_t val;
    509   1.1       rin 	uint8_t u1u2[8];
    510   1.1       rin 	int i;
    511   1.1       rin 
    512   1.1       rin 	/* Disable ALDPS. */
    513  1.15       mrg 	ure_ocp_reg_write(un, URE_OCP_POWER_CFG,
    514  1.15       mrg 	    ure_ocp_reg_read(un, URE_OCP_POWER_CFG) & ~URE_EN_ALDPS);
    515  1.15       mrg 	usbd_delay_ms(un->un_udev, 20);
    516   1.1       rin 
    517   1.1       rin 	memset(u1u2, 0x00, sizeof(u1u2));
    518  1.15       mrg 	ure_write_mem(un, URE_USB_TOLERANCE,
    519   1.1       rin 	    URE_MCU_TYPE_USB | URE_BYTE_EN_SIX_BYTES, u1u2, sizeof(u1u2));
    520   1.1       rin 
    521   1.6   msaitoh 	for (i = 0; i < URE_TIMEOUT; i++) {
    522  1.42  riastrad 		if (usbnet_isdying(un))
    523  1.42  riastrad 			return;
    524  1.15       mrg 		if (ure_read_2(un, URE_PLA_BOOT_CTRL, URE_MCU_TYPE_PLA) &
    525   1.1       rin 		    URE_AUTOLOAD_DONE)
    526   1.1       rin 			break;
    527  1.15       mrg 		usbd_delay_ms(un->un_udev, 10);
    528   1.1       rin 	}
    529   1.1       rin 	if (i == URE_TIMEOUT)
    530  1.15       mrg 		URE_PRINTF(un, "timeout waiting for chip autoload\n");
    531   1.1       rin 
    532   1.1       rin 	for (i = 0; i < URE_TIMEOUT; i++) {
    533  1.42  riastrad 		if (usbnet_isdying(un))
    534  1.42  riastrad 			return;
    535  1.15       mrg 		val = ure_ocp_reg_read(un, URE_OCP_PHY_STATUS) &
    536   1.1       rin 		    URE_PHY_STAT_MASK;
    537   1.1       rin 		if (val == URE_PHY_STAT_LAN_ON || val == URE_PHY_STAT_PWRDN)
    538   1.1       rin 			break;
    539  1.15       mrg 		usbd_delay_ms(un->un_udev, 10);
    540   1.1       rin 	}
    541   1.1       rin 	if (i == URE_TIMEOUT)
    542  1.15       mrg 		URE_PRINTF(un, "timeout waiting for phy to stabilize\n");
    543   1.5   msaitoh 
    544  1.15       mrg 	ure_write_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB,
    545  1.15       mrg 	    ure_read_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB) &
    546   1.1       rin 	    ~URE_U2P3_ENABLE);
    547   1.1       rin 
    548  1.20       mrg 	if (un->un_flags & URE_FLAG_VER_5C10) {
    549  1.15       mrg 		val = ure_read_2(un, URE_USB_SSPHYLINK2, URE_MCU_TYPE_USB);
    550   1.1       rin 		val &= ~URE_PWD_DN_SCALE_MASK;
    551   1.1       rin 		val |= URE_PWD_DN_SCALE(96);
    552  1.15       mrg 		ure_write_2(un, URE_USB_SSPHYLINK2, URE_MCU_TYPE_USB, val);
    553   1.1       rin 
    554  1.15       mrg 		ure_write_1(un, URE_USB_USB2PHY, URE_MCU_TYPE_USB,
    555  1.15       mrg 		    ure_read_1(un, URE_USB_USB2PHY, URE_MCU_TYPE_USB) |
    556   1.1       rin 		    URE_USB2PHY_L1 | URE_USB2PHY_SUSPEND);
    557  1.20       mrg 	} else if (un->un_flags & URE_FLAG_VER_5C20) {
    558  1.15       mrg 		ure_write_1(un, URE_PLA_DMY_REG0, URE_MCU_TYPE_PLA,
    559  1.15       mrg 		    ure_read_1(un, URE_PLA_DMY_REG0, URE_MCU_TYPE_PLA) &
    560   1.1       rin 		    ~URE_ECM_ALDPS);
    561   1.1       rin 	}
    562  1.20       mrg 	if (un->un_flags & (URE_FLAG_VER_5C20 | URE_FLAG_VER_5C30)) {
    563  1.15       mrg 		val = ure_read_1(un, URE_USB_CSR_DUMMY1, URE_MCU_TYPE_USB);
    564  1.15       mrg 		if (ure_read_2(un, URE_USB_BURST_SIZE, URE_MCU_TYPE_USB) ==
    565   1.1       rin 		    0)
    566   1.1       rin 			val &= ~URE_DYNAMIC_BURST;
    567   1.1       rin 		else
    568   1.1       rin 			val |= URE_DYNAMIC_BURST;
    569  1.15       mrg 		ure_write_1(un, URE_USB_CSR_DUMMY1, URE_MCU_TYPE_USB, val);
    570   1.1       rin 	}
    571   1.1       rin 
    572  1.15       mrg 	ure_write_1(un, URE_USB_CSR_DUMMY2, URE_MCU_TYPE_USB,
    573  1.15       mrg 	    ure_read_1(un, URE_USB_CSR_DUMMY2, URE_MCU_TYPE_USB) |
    574   1.1       rin 	    URE_EP4_FULL_FC);
    575   1.5   msaitoh 
    576  1.15       mrg 	ure_write_2(un, URE_USB_WDT11_CTRL, URE_MCU_TYPE_USB,
    577  1.15       mrg 	    ure_read_2(un, URE_USB_WDT11_CTRL, URE_MCU_TYPE_USB) &
    578   1.1       rin 	    ~URE_TIMER11_EN);
    579   1.1       rin 
    580  1.15       mrg 	ure_write_2(un, URE_PLA_LED_FEATURE, URE_MCU_TYPE_PLA,
    581  1.15       mrg 	    ure_read_2(un, URE_PLA_LED_FEATURE, URE_MCU_TYPE_PLA) &
    582   1.1       rin 	    ~URE_LED_MODE_MASK);
    583   1.5   msaitoh 
    584  1.20       mrg 	if ((un->un_flags & URE_FLAG_VER_5C10) &&
    585  1.15       mrg 	    un->un_udev->ud_speed != USB_SPEED_SUPER)
    586   1.1       rin 		val = URE_LPM_TIMER_500MS;
    587   1.1       rin 	else
    588   1.1       rin 		val = URE_LPM_TIMER_500US;
    589  1.15       mrg 	ure_write_1(un, URE_USB_LPM_CTRL, URE_MCU_TYPE_USB,
    590   1.1       rin 	    val | URE_FIFO_EMPTY_1FB | URE_ROK_EXIT_LPM);
    591   1.1       rin 
    592  1.15       mrg 	val = ure_read_2(un, URE_USB_AFE_CTRL2, URE_MCU_TYPE_USB);
    593   1.1       rin 	val &= ~URE_SEN_VAL_MASK;
    594   1.1       rin 	val |= URE_SEN_VAL_NORMAL | URE_SEL_RXIDLE;
    595  1.15       mrg 	ure_write_2(un, URE_USB_AFE_CTRL2, URE_MCU_TYPE_USB, val);
    596   1.1       rin 
    597  1.15       mrg 	ure_write_2(un, URE_USB_CONNECT_TIMER, URE_MCU_TYPE_USB, 0x0001);
    598   1.1       rin 
    599  1.15       mrg 	ure_write_2(un, URE_USB_POWER_CUT, URE_MCU_TYPE_USB,
    600  1.15       mrg 	    ure_read_2(un, URE_USB_POWER_CUT, URE_MCU_TYPE_USB) &
    601   1.1       rin 	    ~(URE_PWR_EN | URE_PHASE2_EN));
    602  1.15       mrg 	ure_write_2(un, URE_USB_MISC_0, URE_MCU_TYPE_USB,
    603  1.15       mrg 	    ure_read_2(un, URE_USB_MISC_0, URE_MCU_TYPE_USB) &
    604   1.1       rin 	    ~URE_PCUT_STATUS);
    605   1.1       rin 
    606   1.1       rin 	memset(u1u2, 0xff, sizeof(u1u2));
    607  1.15       mrg 	ure_write_mem(un, URE_USB_TOLERANCE,
    608   1.1       rin 	    URE_MCU_TYPE_USB | URE_BYTE_EN_SIX_BYTES, u1u2, sizeof(u1u2));
    609   1.1       rin 
    610  1.15       mrg 	ure_write_2(un, URE_PLA_MAC_PWR_CTRL, URE_MCU_TYPE_PLA,
    611   1.1       rin 	    URE_ALDPS_SPDWN_RATIO);
    612  1.15       mrg 	ure_write_2(un, URE_PLA_MAC_PWR_CTRL2, URE_MCU_TYPE_PLA,
    613   1.1       rin 	    URE_EEE_SPDWN_RATIO);
    614  1.15       mrg 	ure_write_2(un, URE_PLA_MAC_PWR_CTRL3, URE_MCU_TYPE_PLA,
    615   1.1       rin 	    URE_PKT_AVAIL_SPDWN_EN | URE_SUSPEND_SPDWN_EN |
    616   1.1       rin 	    URE_U1U2_SPDWN_EN | URE_L1_SPDWN_EN);
    617  1.15       mrg 	ure_write_2(un, URE_PLA_MAC_PWR_CTRL4, URE_MCU_TYPE_PLA,
    618   1.1       rin 	    URE_PWRSAVE_SPDWN_EN | URE_RXDV_SPDWN_EN | URE_TX10MIDLE_EN |
    619   1.1       rin 	    URE_TP100_SPDWN_EN | URE_TP500_SPDWN_EN | URE_TP1000_SPDWN_EN |
    620   1.1       rin 	    URE_EEE_SPDWN_EN);
    621   1.1       rin 
    622  1.15       mrg 	val = ure_read_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB);
    623  1.20       mrg 	if (!(un->un_flags & (URE_FLAG_VER_5C00 | URE_FLAG_VER_5C10)))
    624   1.1       rin 		val |= URE_U2P3_ENABLE;
    625   1.1       rin 	else
    626   1.1       rin 		val &= ~URE_U2P3_ENABLE;
    627  1.15       mrg 	ure_write_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB, val);
    628   1.1       rin 
    629   1.1       rin 	memset(u1u2, 0x00, sizeof(u1u2));
    630  1.15       mrg 	ure_write_mem(un, URE_USB_TOLERANCE,
    631   1.1       rin 	    URE_MCU_TYPE_USB | URE_BYTE_EN_SIX_BYTES, u1u2, sizeof(u1u2));
    632   1.1       rin 
    633   1.1       rin 	/* Disable ALDPS. */
    634  1.15       mrg 	ure_ocp_reg_write(un, URE_OCP_POWER_CFG,
    635  1.15       mrg 	    ure_ocp_reg_read(un, URE_OCP_POWER_CFG) & ~URE_EN_ALDPS);
    636  1.15       mrg 	usbd_delay_ms(un->un_udev, 20);
    637   1.1       rin 
    638  1.20       mrg 	ure_init_fifo(un);
    639   1.1       rin 
    640   1.1       rin 	/* Enable Rx aggregation. */
    641  1.15       mrg 	ure_write_2(un, URE_USB_USB_CTRL, URE_MCU_TYPE_USB,
    642  1.15       mrg 	    ure_read_2(un, URE_USB_USB_CTRL, URE_MCU_TYPE_USB) &
    643   1.1       rin 	    ~URE_RX_AGG_DISABLE);
    644   1.1       rin 
    645  1.15       mrg 	val = ure_read_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB);
    646  1.20       mrg 	if (!(un->un_flags & (URE_FLAG_VER_5C00 | URE_FLAG_VER_5C10)))
    647   1.1       rin 		val |= URE_U2P3_ENABLE;
    648   1.1       rin 	else
    649   1.1       rin 		val &= ~URE_U2P3_ENABLE;
    650  1.15       mrg 	ure_write_2(un, URE_USB_U2P3_CTRL, URE_MCU_TYPE_USB, val);
    651   1.1       rin 
    652   1.1       rin 	memset(u1u2, 0xff, sizeof(u1u2));
    653  1.15       mrg 	ure_write_mem(un, URE_USB_TOLERANCE,
    654   1.1       rin 	    URE_MCU_TYPE_USB | URE_BYTE_EN_SIX_BYTES, u1u2, sizeof(u1u2));
    655   1.1       rin }
    656   1.1       rin 
    657   1.1       rin static void
    658  1.20       mrg ure_disable_teredo(struct usbnet *un)
    659   1.1       rin {
    660  1.15       mrg 	ure_write_4(un, URE_PLA_TEREDO_CFG, URE_MCU_TYPE_PLA,
    661  1.15       mrg 	    ure_read_4(un, URE_PLA_TEREDO_CFG, URE_MCU_TYPE_PLA) &
    662   1.1       rin 	    ~(URE_TEREDO_SEL | URE_TEREDO_RS_EVENT_MASK | URE_OOB_TEREDO_EN));
    663  1.15       mrg 	ure_write_2(un, URE_PLA_WDT6_CTRL, URE_MCU_TYPE_PLA,
    664   1.1       rin 	    URE_WDT6_SET_MODE);
    665  1.15       mrg 	ure_write_2(un, URE_PLA_REALWOW_TIMER, URE_MCU_TYPE_PLA, 0);
    666  1.15       mrg 	ure_write_4(un, URE_PLA_TEREDO_TIMER, URE_MCU_TYPE_PLA, 0);
    667   1.1       rin }
    668   1.1       rin 
    669   1.1       rin static void
    670  1.20       mrg ure_init_fifo(struct usbnet *un)
    671   1.1       rin {
    672  1.40  nisimura 	uint32_t rxmode, rx_fifo1, rx_fifo2;
    673   1.1       rin 	int i;
    674   1.1       rin 
    675  1.15       mrg 	ure_write_2(un, URE_PLA_MISC_1, URE_MCU_TYPE_PLA,
    676  1.15       mrg 	    ure_read_2(un, URE_PLA_MISC_1, URE_MCU_TYPE_PLA) |
    677   1.1       rin 	    URE_RXDY_GATED_EN);
    678   1.1       rin 
    679  1.20       mrg 	ure_disable_teredo(un);
    680   1.1       rin 
    681  1.40  nisimura 	rxmode = ure_read_4(un, URE_PLA_RCR, URE_MCU_TYPE_PLA);
    682  1.40  nisimura 	rxmode &= ~URE_RCR_ACPT_ALL;
    683  1.40  nisimura 	rxmode |= URE_RCR_APM | URE_RCR_AB; /* accept my own DA and bcast */
    684  1.40  nisimura 	ure_write_4(un, URE_PLA_RCR, URE_MCU_TYPE_PLA, rxmode);
    685   1.1       rin 
    686  1.20       mrg 	if (!(un->un_flags & URE_FLAG_8152)) {
    687  1.20       mrg 		if (un->un_flags & (URE_FLAG_VER_5C00 | URE_FLAG_VER_5C10 |
    688  1.20       mrg 		    URE_FLAG_VER_5C20))
    689  1.15       mrg 			ure_ocp_reg_write(un, URE_OCP_ADC_CFG,
    690   1.1       rin 			    URE_CKADSEL_L | URE_ADC_EN | URE_EN_EMI_L);
    691  1.20       mrg 		if (un->un_flags & URE_FLAG_VER_5C00)
    692  1.15       mrg 			ure_ocp_reg_write(un, URE_OCP_EEE_CFG,
    693  1.15       mrg 			    ure_ocp_reg_read(un, URE_OCP_EEE_CFG) &
    694   1.1       rin 			    ~URE_CTAP_SHORT_EN);
    695  1.15       mrg 		ure_ocp_reg_write(un, URE_OCP_POWER_CFG,
    696  1.15       mrg 		    ure_ocp_reg_read(un, URE_OCP_POWER_CFG) |
    697   1.1       rin 		    URE_EEE_CLKDIV_EN);
    698  1.15       mrg 		ure_ocp_reg_write(un, URE_OCP_DOWN_SPEED,
    699  1.15       mrg 		    ure_ocp_reg_read(un, URE_OCP_DOWN_SPEED) |
    700   1.1       rin 		    URE_EN_10M_BGOFF);
    701  1.15       mrg 		ure_ocp_reg_write(un, URE_OCP_POWER_CFG,
    702  1.15       mrg 		    ure_ocp_reg_read(un, URE_OCP_POWER_CFG) |
    703   1.1       rin 		    URE_EN_10M_PLLOFF);
    704  1.15       mrg 		ure_ocp_reg_write(un, URE_OCP_SRAM_ADDR, URE_SRAM_IMPEDANCE);
    705  1.15       mrg 		ure_ocp_reg_write(un, URE_OCP_SRAM_DATA, 0x0b13);
    706  1.15       mrg 		ure_write_2(un, URE_PLA_PHY_PWR, URE_MCU_TYPE_PLA,
    707  1.15       mrg 		    ure_read_2(un, URE_PLA_PHY_PWR, URE_MCU_TYPE_PLA) |
    708   1.1       rin 		    URE_PFM_PWM_SWITCH);
    709   1.1       rin 
    710   1.1       rin 		/* Enable LPF corner auto tune. */
    711  1.15       mrg 		ure_ocp_reg_write(un, URE_OCP_SRAM_ADDR, URE_SRAM_LPF_CFG);
    712  1.15       mrg 		ure_ocp_reg_write(un, URE_OCP_SRAM_DATA, 0xf70f);
    713   1.1       rin 
    714   1.1       rin 		/* Adjust 10M amplitude. */
    715  1.15       mrg 		ure_ocp_reg_write(un, URE_OCP_SRAM_ADDR, URE_SRAM_10M_AMP1);
    716  1.15       mrg 		ure_ocp_reg_write(un, URE_OCP_SRAM_DATA, 0x00af);
    717  1.15       mrg 		ure_ocp_reg_write(un, URE_OCP_SRAM_ADDR, URE_SRAM_10M_AMP2);
    718  1.15       mrg 		ure_ocp_reg_write(un, URE_OCP_SRAM_DATA, 0x0208);
    719   1.1       rin 	}
    720   1.1       rin 
    721  1.15       mrg 	ure_reset(un);
    722   1.1       rin 
    723  1.15       mrg 	ure_write_1(un, URE_PLA_CR, URE_MCU_TYPE_PLA, 0);
    724   1.1       rin 
    725  1.15       mrg 	ure_write_1(un, URE_PLA_OOB_CTRL, URE_MCU_TYPE_PLA,
    726  1.15       mrg 	    ure_read_1(un, URE_PLA_OOB_CTRL, URE_MCU_TYPE_PLA) &
    727   1.1       rin 	    ~URE_NOW_IS_OOB);
    728   1.1       rin 
    729  1.15       mrg 	ure_write_2(un, URE_PLA_SFF_STS_7, URE_MCU_TYPE_PLA,
    730  1.15       mrg 	    ure_read_2(un, URE_PLA_SFF_STS_7, URE_MCU_TYPE_PLA) &
    731   1.1       rin 	    ~URE_MCU_BORW_EN);
    732   1.1       rin 	for (i = 0; i < URE_TIMEOUT; i++) {
    733  1.42  riastrad 		if (usbnet_isdying(un))
    734  1.42  riastrad 			return;
    735  1.15       mrg 		if (ure_read_1(un, URE_PLA_OOB_CTRL, URE_MCU_TYPE_PLA) &
    736   1.1       rin 		    URE_LINK_LIST_READY)
    737   1.1       rin 			break;
    738  1.15       mrg 		usbd_delay_ms(un->un_udev, 10);
    739   1.1       rin 	}
    740   1.1       rin 	if (i == URE_TIMEOUT)
    741  1.15       mrg 		URE_PRINTF(un, "timeout waiting for OOB control\n");
    742  1.15       mrg 	ure_write_2(un, URE_PLA_SFF_STS_7, URE_MCU_TYPE_PLA,
    743  1.15       mrg 	    ure_read_2(un, URE_PLA_SFF_STS_7, URE_MCU_TYPE_PLA) |
    744   1.1       rin 	    URE_RE_INIT_LL);
    745   1.1       rin 	for (i = 0; i < URE_TIMEOUT; i++) {
    746  1.42  riastrad 		if (usbnet_isdying(un))
    747  1.42  riastrad 			return;
    748  1.15       mrg 		if (ure_read_1(un, URE_PLA_OOB_CTRL, URE_MCU_TYPE_PLA) &
    749   1.1       rin 		    URE_LINK_LIST_READY)
    750   1.1       rin 			break;
    751  1.15       mrg 		usbd_delay_ms(un->un_udev, 10);
    752   1.1       rin 	}
    753   1.1       rin 	if (i == URE_TIMEOUT)
    754  1.15       mrg 		URE_PRINTF(un, "timeout waiting for OOB control\n");
    755   1.1       rin 
    756  1.15       mrg 	ure_write_2(un, URE_PLA_CPCR, URE_MCU_TYPE_PLA,
    757  1.15       mrg 	    ure_read_2(un, URE_PLA_CPCR, URE_MCU_TYPE_PLA) &
    758   1.1       rin 	    ~URE_CPCR_RX_VLAN);
    759  1.15       mrg 	ure_write_2(un, URE_PLA_TCR0, URE_MCU_TYPE_PLA,
    760  1.15       mrg 	    ure_read_2(un, URE_PLA_TCR0, URE_MCU_TYPE_PLA) |
    761   1.1       rin 	    URE_TCR0_AUTO_FIFO);
    762   1.1       rin 
    763   1.1       rin 	/* Configure Rx FIFO threshold and coalescing. */
    764  1.15       mrg 	ure_write_4(un, URE_PLA_RXFIFO_CTRL0, URE_MCU_TYPE_PLA,
    765   1.1       rin 	    URE_RXFIFO_THR1_NORMAL);
    766  1.15       mrg 	if (un->un_udev->ud_speed == USB_SPEED_FULL) {
    767   1.1       rin 		rx_fifo1 = URE_RXFIFO_THR2_FULL;
    768   1.1       rin 		rx_fifo2 = URE_RXFIFO_THR3_FULL;
    769   1.1       rin 	} else {
    770   1.1       rin 		rx_fifo1 = URE_RXFIFO_THR2_HIGH;
    771   1.1       rin 		rx_fifo2 = URE_RXFIFO_THR3_HIGH;
    772   1.1       rin 	}
    773  1.15       mrg 	ure_write_4(un, URE_PLA_RXFIFO_CTRL1, URE_MCU_TYPE_PLA, rx_fifo1);
    774  1.15       mrg 	ure_write_4(un, URE_PLA_RXFIFO_CTRL2, URE_MCU_TYPE_PLA, rx_fifo2);
    775   1.1       rin 
    776   1.1       rin 	/* Configure Tx FIFO threshold. */
    777  1.15       mrg 	ure_write_4(un, URE_PLA_TXFIFO_CTRL, URE_MCU_TYPE_PLA,
    778   1.1       rin 	    URE_TXFIFO_THR_NORMAL);
    779   1.1       rin }
    780   1.1       rin 
    781   1.1       rin static int
    782   1.1       rin ure_match(device_t parent, cfdata_t match, void *aux)
    783   1.1       rin {
    784   1.1       rin 	struct usb_attach_arg *uaa = aux;
    785   1.1       rin 
    786   1.1       rin 	return usb_lookup(ure_devs, uaa->uaa_vendor, uaa->uaa_product) != NULL ?
    787   1.1       rin 	    UMATCH_VENDOR_PRODUCT : UMATCH_NONE;
    788   1.1       rin }
    789   1.1       rin 
    790   1.1       rin static void
    791   1.1       rin ure_attach(device_t parent, device_t self, void *aux)
    792   1.1       rin {
    793  1.31       mrg 	USBNET_MII_DECL_DEFAULT(unm);
    794  1.20       mrg 	struct usbnet * const un = device_private(self);
    795   1.1       rin 	struct usb_attach_arg *uaa = aux;
    796   1.1       rin 	struct usbd_device *dev = uaa->uaa_device;
    797   1.1       rin 	usb_interface_descriptor_t *id;
    798   1.1       rin 	usb_endpoint_descriptor_t *ed;
    799  1.11       mrg 	int error, i;
    800   1.1       rin 	uint16_t ver;
    801   1.1       rin 	uint8_t eaddr[8]; /* 2byte padded */
    802   1.1       rin 	char *devinfop;
    803  1.33       bad 	uint32_t maclo, machi;
    804   1.1       rin 
    805   1.1       rin 	aprint_naive("\n");
    806   1.1       rin 	aprint_normal("\n");
    807  1.15       mrg 	devinfop = usbd_devinfo_alloc(dev, 0);
    808   1.1       rin 	aprint_normal_dev(self, "%s\n", devinfop);
    809   1.1       rin 	usbd_devinfo_free(devinfop);
    810   1.1       rin 
    811  1.15       mrg 	un->un_dev = self;
    812  1.15       mrg 	un->un_udev = dev;
    813  1.20       mrg 	un->un_sc = un;
    814  1.19       mrg 	un->un_ops = &ure_ops;
    815  1.21       mrg 	un->un_rx_xfer_flags = USBD_SHORT_XFER_OK;
    816  1.21       mrg 	un->un_tx_xfer_flags = USBD_FORCE_SHORT_XFER;
    817  1.21       mrg 	un->un_rx_list_cnt = URE_RX_LIST_CNT;
    818  1.21       mrg 	un->un_tx_list_cnt = URE_TX_LIST_CNT;
    819  1.21       mrg 	un->un_rx_bufsz = URE_BUFSZ;
    820  1.21       mrg 	un->un_tx_bufsz = URE_BUFSZ;
    821   1.8       mrg 
    822   1.1       rin #define URE_CONFIG_NO	1 /* XXX */
    823   1.1       rin 	error = usbd_set_config_no(dev, URE_CONFIG_NO, 1);
    824   1.1       rin 	if (error) {
    825   1.1       rin 		aprint_error_dev(self, "failed to set configuration: %s\n",
    826   1.1       rin 		    usbd_errstr(error));
    827   1.1       rin 		return; /* XXX */
    828   1.1       rin 	}
    829   1.1       rin 
    830   1.1       rin 	if (uaa->uaa_product == USB_PRODUCT_REALTEK_RTL8152)
    831  1.20       mrg 		un->un_flags |= URE_FLAG_8152;
    832   1.1       rin 
    833   1.1       rin #define URE_IFACE_IDX  0 /* XXX */
    834  1.15       mrg 	error = usbd_device2interface_handle(dev, URE_IFACE_IDX, &un->un_iface);
    835   1.1       rin 	if (error) {
    836   1.1       rin 		aprint_error_dev(self, "failed to get interface handle: %s\n",
    837   1.1       rin 		    usbd_errstr(error));
    838   1.1       rin 		return; /* XXX */
    839   1.1       rin 	}
    840   1.1       rin 
    841  1.15       mrg 	id = usbd_get_interface_descriptor(un->un_iface);
    842   1.1       rin 	for (i = 0; i < id->bNumEndpoints; i++) {
    843  1.15       mrg 		ed = usbd_interface2endpoint_descriptor(un->un_iface, i);
    844   1.1       rin 		if (ed == NULL) {
    845   1.1       rin 			aprint_error_dev(self, "couldn't get ep %d\n", i);
    846   1.1       rin 			return; /* XXX */
    847   1.1       rin 		}
    848   1.1       rin 		if (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN &&
    849   1.1       rin 		    UE_GET_XFERTYPE(ed->bmAttributes) == UE_BULK) {
    850  1.15       mrg 			un->un_ed[USBNET_ENDPT_RX] = ed->bEndpointAddress;
    851   1.1       rin 		} else if (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_OUT &&
    852   1.1       rin 		    UE_GET_XFERTYPE(ed->bmAttributes) == UE_BULK) {
    853  1.15       mrg 			un->un_ed[USBNET_ENDPT_TX] = ed->bEndpointAddress;
    854   1.1       rin 		}
    855   1.1       rin 	}
    856   1.1       rin 
    857  1.15       mrg 	/* Set these up now for ure_ctl().  */
    858  1.21       mrg 	usbnet_attach(un, "uredet");
    859   1.1       rin 
    860  1.15       mrg 	un->un_phyno = 0;
    861  1.15       mrg 
    862  1.15       mrg 	ver = ure_read_2(un, URE_PLA_TCR1, URE_MCU_TYPE_PLA) & URE_VERSION_MASK;
    863   1.1       rin 	switch (ver) {
    864   1.1       rin 	case 0x4c00:
    865  1.20       mrg 		un->un_flags |= URE_FLAG_VER_4C00;
    866   1.1       rin 		break;
    867   1.1       rin 	case 0x4c10:
    868  1.20       mrg 		un->un_flags |= URE_FLAG_VER_4C10;
    869   1.1       rin 		break;
    870   1.1       rin 	case 0x5c00:
    871  1.20       mrg 		un->un_flags |= URE_FLAG_VER_5C00;
    872   1.1       rin 		break;
    873   1.1       rin 	case 0x5c10:
    874  1.20       mrg 		un->un_flags |= URE_FLAG_VER_5C10;
    875   1.1       rin 		break;
    876   1.1       rin 	case 0x5c20:
    877  1.20       mrg 		un->un_flags |= URE_FLAG_VER_5C20;
    878   1.1       rin 		break;
    879   1.1       rin 	case 0x5c30:
    880  1.20       mrg 		un->un_flags |= URE_FLAG_VER_5C30;
    881   1.1       rin 		break;
    882   1.1       rin 	default:
    883   1.1       rin 		/* fake addr?  or just fail? */
    884   1.1       rin 		break;
    885   1.1       rin 	}
    886   1.3       rin 	aprint_normal_dev(self, "RTL%d %sver %04x\n",
    887  1.20       mrg 	    (un->un_flags & URE_FLAG_8152) ? 8152 : 8153,
    888  1.20       mrg 	    (un->un_flags != 0) ? "" : "unknown ",
    889   1.3       rin 	    ver);
    890   1.1       rin 
    891  1.20       mrg 	if (un->un_flags & URE_FLAG_8152)
    892  1.20       mrg 		ure_rtl8152_init(un);
    893   1.1       rin 	else
    894  1.20       mrg 		ure_rtl8153_init(un);
    895   1.1       rin 
    896  1.32       bad 	if ((un->un_flags & URE_FLAG_VER_4C00) ||
    897  1.32       bad 	    (un->un_flags & URE_FLAG_VER_4C10))
    898  1.15       mrg 		ure_read_mem(un, URE_PLA_IDR, URE_MCU_TYPE_PLA, eaddr,
    899   1.1       rin 		    sizeof(eaddr));
    900   1.1       rin 	else
    901  1.15       mrg 		ure_read_mem(un, URE_PLA_BACKUP, URE_MCU_TYPE_PLA, eaddr,
    902   1.1       rin 		    sizeof(eaddr));
    903  1.33       bad 	if (ETHER_IS_ZERO(eaddr)) {
    904  1.33       bad 		maclo = 0x00f2 | (cprng_strong32() & 0xffff0000);
    905  1.33       bad 		machi = cprng_strong32() & 0xffff;
    906  1.33       bad 		eaddr[0] = maclo & 0xff;
    907  1.33       bad 		eaddr[1] = (maclo >> 8) & 0xff;
    908  1.33       bad 		eaddr[2] = (maclo >> 16) & 0xff;
    909  1.33       bad 		eaddr[3] = (maclo >> 24) & 0xff;
    910  1.33       bad 		eaddr[4] = machi & 0xff;
    911  1.33       bad 		eaddr[5] = (machi >> 8) & 0xff;
    912  1.33       bad 	}
    913  1.39     skrll 	memcpy(un->un_eaddr, eaddr, sizeof(un->un_eaddr));
    914   1.1       rin 
    915  1.15       mrg 	struct ifnet *ifp = usbnet_ifp(un);
    916   1.1       rin 
    917   1.1       rin 	/*
    918   1.1       rin 	 * We don't support TSOv4 and v6 for now, that are required to
    919   1.1       rin 	 * be handled in software for some cases.
    920   1.1       rin 	 */
    921   1.1       rin 	ifp->if_capabilities = IFCAP_CSUM_IPv4_Tx |
    922   1.1       rin 	    IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_UDPv4_Tx;
    923   1.1       rin #ifdef INET6
    924   1.1       rin 	ifp->if_capabilities |= IFCAP_CSUM_TCPv6_Tx | IFCAP_CSUM_UDPv6_Tx;
    925   1.1       rin #endif
    926  1.20       mrg 	if (un->un_flags & ~URE_FLAG_VER_4C00) {
    927   1.1       rin 		ifp->if_capabilities |= IFCAP_CSUM_IPv4_Rx |
    928   1.1       rin 		    IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx |
    929   1.1       rin 		    IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
    930   1.1       rin 	}
    931  1.15       mrg 	struct ethercom *ec = usbnet_ec(un);
    932  1.15       mrg 	ec->ec_capabilities = ETHERCAP_VLAN_MTU;
    933   1.1       rin #ifdef notyet
    934  1.15       mrg 	ec->ec_capabilities |= ETHERCAP_JUMBO_MTU;
    935   1.1       rin #endif
    936   1.1       rin 
    937  1.30       mrg 	unm.un_mii_phyloc = un->un_phyno;
    938  1.30       mrg 	usbnet_attach_ifp(un, IFF_SIMPLEX | IFF_BROADCAST | IFF_MULTICAST,
    939  1.30       mrg 	    0, &unm);
    940   1.1       rin }
    941   1.1       rin 
    942   1.1       rin static void
    943  1.38   thorpej ure_uno_rx_loop(struct usbnet *un, struct usbnet_chain *c, uint32_t total_len)
    944   1.1       rin {
    945  1.15       mrg 	struct ifnet *ifp = usbnet_ifp(un);
    946  1.15       mrg 	uint8_t *buf = c->unc_buf;
    947  1.15       mrg 	uint16_t pkt_len = 0;
    948  1.15       mrg 	uint16_t pkt_count = 0;
    949   1.1       rin 	struct ure_rxpkt rxhdr;
    950   1.5   msaitoh 
    951   1.1       rin 	do {
    952   1.1       rin 		if (total_len < sizeof(rxhdr)) {
    953   1.1       rin 			DPRINTF(("too few bytes left for a packet header\n"));
    954  1.35   thorpej 			if_statinc(ifp, if_ierrors);
    955  1.15       mrg 			return;
    956   1.1       rin 		}
    957   1.1       rin 
    958  1.15       mrg 		buf += roundup(pkt_len, 8);
    959   1.1       rin 
    960   1.1       rin 		memcpy(&rxhdr, buf, sizeof(rxhdr));
    961   1.1       rin 		total_len -= sizeof(rxhdr);
    962   1.1       rin 
    963  1.15       mrg 		pkt_len = le32toh(rxhdr.ure_pktlen) & URE_RXPKT_LEN_MASK;
    964  1.15       mrg 		DPRINTFN(4, ("next packet is %d bytes\n", pkt_len));
    965  1.15       mrg 		if (pkt_len > total_len) {
    966   1.1       rin 			DPRINTF(("not enough bytes left for next packet\n"));
    967  1.35   thorpej 			if_statinc(ifp, if_ierrors);
    968  1.15       mrg 			return;
    969   1.1       rin 		}
    970   1.1       rin 
    971  1.15       mrg 		total_len -= roundup(pkt_len, 8);
    972   1.1       rin 		buf += sizeof(rxhdr);
    973   1.1       rin 
    974  1.15       mrg 		usbnet_enqueue(un, buf, pkt_len - ETHER_CRC_LEN,
    975  1.17       mrg 			       ure_rxcsum(ifp, &rxhdr), 0, 0);
    976  1.11       mrg 
    977  1.15       mrg 		pkt_count++;
    978  1.11       mrg 
    979   1.1       rin 	} while (total_len > 0);
    980   1.1       rin 
    981  1.15       mrg 	if (pkt_count)
    982  1.19       mrg 		rnd_add_uint32(usbnet_rndsrc(un), pkt_count);
    983   1.1       rin }
    984   1.1       rin 
    985   1.1       rin static int
    986   1.1       rin ure_rxcsum(struct ifnet *ifp, struct ure_rxpkt *rp)
    987   1.1       rin {
    988   1.1       rin 	int enabled = ifp->if_csum_flags_rx, flags = 0;
    989   1.1       rin 	uint32_t csum, misc;
    990   1.1       rin 
    991   1.1       rin 	if (enabled == 0)
    992   1.1       rin 		return 0;
    993   1.1       rin 
    994   1.1       rin 	csum = le32toh(rp->ure_csum);
    995   1.1       rin 	misc = le32toh(rp->ure_misc);
    996   1.1       rin 
    997   1.1       rin 	if (csum & URE_RXPKT_IPV4_CS) {
    998   1.1       rin 		flags |= M_CSUM_IPv4;
    999   1.1       rin 		if (csum & URE_RXPKT_TCP_CS)
   1000   1.1       rin 			flags |= M_CSUM_TCPv4;
   1001   1.1       rin 		if (csum & URE_RXPKT_UDP_CS)
   1002   1.1       rin 			flags |= M_CSUM_UDPv4;
   1003   1.6   msaitoh 	} else if (csum & URE_RXPKT_IPV6_CS) {
   1004   1.1       rin 		flags = 0;
   1005   1.1       rin 		if (csum & URE_RXPKT_TCP_CS)
   1006   1.1       rin 			flags |= M_CSUM_TCPv6;
   1007   1.1       rin 		if (csum & URE_RXPKT_UDP_CS)
   1008   1.1       rin 			flags |= M_CSUM_UDPv6;
   1009   1.6   msaitoh 	}
   1010   1.1       rin 
   1011   1.1       rin 	flags &= enabled;
   1012   1.1       rin 	if (__predict_false((flags & M_CSUM_IPv4) &&
   1013   1.1       rin 	    (misc & URE_RXPKT_IP_F)))
   1014   1.1       rin 		flags |= M_CSUM_IPv4_BAD;
   1015   1.1       rin 	if (__predict_false(
   1016   1.1       rin 	   ((flags & (M_CSUM_TCPv4 | M_CSUM_TCPv6)) && (misc & URE_RXPKT_TCP_F))
   1017   1.1       rin 	|| ((flags & (M_CSUM_UDPv4 | M_CSUM_UDPv6)) && (misc & URE_RXPKT_UDP_F))
   1018   1.1       rin 	))
   1019   1.1       rin 		flags |= M_CSUM_TCP_UDP_BAD;
   1020   1.1       rin 
   1021   1.1       rin 	return flags;
   1022   1.1       rin }
   1023   1.1       rin 
   1024  1.15       mrg static unsigned
   1025  1.38   thorpej ure_uno_tx_prepare(struct usbnet *un, struct mbuf *m, struct usbnet_chain *c)
   1026   1.1       rin {
   1027   1.1       rin 	struct ure_txpkt txhdr;
   1028   1.1       rin 	uint32_t frm_len = 0;
   1029  1.15       mrg 	uint8_t *buf = c->unc_buf;
   1030   1.1       rin 
   1031  1.24     skrll 	if ((unsigned)m->m_pkthdr.len > un->un_tx_bufsz - sizeof(txhdr))
   1032  1.22       mrg 		return 0;
   1033  1.22       mrg 
   1034   1.1       rin 	/* header */
   1035   1.1       rin 	txhdr.ure_pktlen = htole32(m->m_pkthdr.len | URE_TXPKT_TX_FS |
   1036   1.1       rin 	    URE_TXPKT_TX_LS);
   1037   1.1       rin 	txhdr.ure_csum = htole32(ure_txcsum(m));
   1038   1.1       rin 	memcpy(buf, &txhdr, sizeof(txhdr));
   1039   1.1       rin 	buf += sizeof(txhdr);
   1040   1.1       rin 	frm_len = sizeof(txhdr);
   1041   1.1       rin 
   1042   1.1       rin 	/* packet */
   1043   1.1       rin 	m_copydata(m, 0, m->m_pkthdr.len, buf);
   1044   1.1       rin 	frm_len += m->m_pkthdr.len;
   1045   1.1       rin 
   1046   1.1       rin 	DPRINTFN(2, ("tx %d bytes\n", frm_len));
   1047   1.1       rin 
   1048  1.15       mrg 	return frm_len;
   1049   1.1       rin }
   1050   1.1       rin 
   1051   1.1       rin /*
   1052   1.1       rin  * We need to calculate L4 checksum in software, if the offset of
   1053   1.1       rin  * L4 header is larger than 0x7ff = 2047.
   1054   1.1       rin  */
   1055   1.1       rin static uint32_t
   1056   1.1       rin ure_txcsum(struct mbuf *m)
   1057   1.1       rin {
   1058   1.1       rin 	struct ether_header *eh;
   1059   1.1       rin 	int flags = m->m_pkthdr.csum_flags;
   1060   1.1       rin 	uint32_t data = m->m_pkthdr.csum_data;
   1061   1.1       rin 	uint32_t reg = 0;
   1062   1.1       rin 	int l3off, l4off;
   1063   1.1       rin 	uint16_t type;
   1064   1.1       rin 
   1065   1.1       rin 	if (flags == 0)
   1066   1.1       rin 		return 0;
   1067   1.1       rin 
   1068   1.2       rin 	if (__predict_true(m->m_len >= (int)sizeof(*eh))) {
   1069   1.1       rin 		eh = mtod(m, struct ether_header *);
   1070   1.1       rin 		type = eh->ether_type;
   1071   1.1       rin 	} else
   1072   1.1       rin 		m_copydata(m, offsetof(struct ether_header, ether_type),
   1073   1.1       rin 		    sizeof(type), &type);
   1074   1.1       rin 	switch (type = htons(type)) {
   1075   1.1       rin 	case ETHERTYPE_IP:
   1076   1.1       rin 	case ETHERTYPE_IPV6:
   1077   1.1       rin 		l3off = ETHER_HDR_LEN;
   1078   1.1       rin 		break;
   1079   1.1       rin 	case ETHERTYPE_VLAN:
   1080   1.1       rin 		l3off = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
   1081   1.1       rin 		break;
   1082   1.1       rin 	default:
   1083   1.1       rin 		return 0;
   1084   1.1       rin 	}
   1085   1.1       rin 
   1086   1.1       rin 	if (flags & (M_CSUM_TCPv4 | M_CSUM_UDPv4)) {
   1087   1.1       rin 		l4off = l3off + M_CSUM_DATA_IPv4_IPHL(data);
   1088   1.1       rin 		if (__predict_false(l4off > URE_L4_OFFSET_MAX)) {
   1089   1.1       rin 			in_undefer_cksum(m, l3off, flags);
   1090   1.1       rin 			return 0;
   1091   1.1       rin 		}
   1092   1.1       rin 		reg |= URE_TXPKT_IPV4_CS;
   1093   1.1       rin 		if (flags & M_CSUM_TCPv4)
   1094   1.1       rin 			reg |= URE_TXPKT_TCP_CS;
   1095   1.1       rin 		else
   1096   1.1       rin 			reg |= URE_TXPKT_UDP_CS;
   1097   1.1       rin 		reg |= l4off << URE_L4_OFFSET_SHIFT;
   1098   1.1       rin 	}
   1099   1.1       rin #ifdef INET6
   1100   1.1       rin 	else if (flags & (M_CSUM_TCPv6 | M_CSUM_UDPv6)) {
   1101   1.1       rin 		l4off = l3off + M_CSUM_DATA_IPv6_IPHL(data);
   1102   1.1       rin 		if (__predict_false(l4off > URE_L4_OFFSET_MAX)) {
   1103   1.1       rin 			in6_undefer_cksum(m, l3off, flags);
   1104   1.1       rin 			return 0;
   1105   1.1       rin 		}
   1106   1.1       rin 		reg |= URE_TXPKT_IPV6_CS;
   1107   1.1       rin 		if (flags & M_CSUM_TCPv6)
   1108   1.1       rin 			reg |= URE_TXPKT_TCP_CS;
   1109   1.1       rin 		else
   1110   1.1       rin 			reg |= URE_TXPKT_UDP_CS;
   1111   1.1       rin 		reg |= l4off << URE_L4_OFFSET_SHIFT;
   1112   1.1       rin 	}
   1113   1.1       rin #endif
   1114   1.1       rin 	else if (flags & M_CSUM_IPv4)
   1115   1.1       rin 		reg |= URE_TXPKT_IPV4_CS;
   1116   1.1       rin 
   1117   1.1       rin 	return reg;
   1118   1.1       rin }
   1119  1.20       mrg 
   1120  1.26       mrg #ifdef _MODULE
   1121  1.26       mrg #include "ioconf.c"
   1122  1.26       mrg #endif
   1123  1.26       mrg 
   1124  1.26       mrg USBNET_MODULE(ure)
   1125