Home | History | Annotate | Line # | Download | only in usb
if_urtwn.c revision 1.104
      1  1.104     brook /*	$NetBSD: if_urtwn.c,v 1.104 2022/06/23 13:46:27 brook Exp $	*/
      2   1.37  christos /*	$OpenBSD: if_urtwn.c,v 1.42 2015/02/10 23:25:46 mpi Exp $	*/
      3    1.1    nonaka 
      4    1.1    nonaka /*-
      5    1.1    nonaka  * Copyright (c) 2010 Damien Bergamini <damien.bergamini (at) free.fr>
      6   1.32    nonaka  * Copyright (c) 2014 Kevin Lo <kevlo (at) FreeBSD.org>
      7   1.49       nat  * Copyright (c) 2016 Nathanial Sloss <nathanialsloss (at) yahoo.com.au>
      8    1.1    nonaka  *
      9    1.1    nonaka  * Permission to use, copy, modify, and distribute this software for any
     10    1.1    nonaka  * purpose with or without fee is hereby granted, provided that the above
     11    1.1    nonaka  * copyright notice and this permission notice appear in all copies.
     12    1.1    nonaka  *
     13    1.1    nonaka  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     14    1.1    nonaka  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     15    1.1    nonaka  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     16    1.1    nonaka  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     17    1.1    nonaka  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     18    1.1    nonaka  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     19    1.1    nonaka  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     20    1.1    nonaka  */
     21    1.1    nonaka 
     22    1.8  christos /*-
     23   1.49       nat  * Driver for Realtek RTL8188CE-VAU/RTL8188CUS/RTL8188EU/RTL8188RU/RTL8192CU
     24   1.49       nat  * RTL8192EU.
     25    1.1    nonaka  */
     26    1.1    nonaka 
     27    1.1    nonaka #include <sys/cdefs.h>
     28  1.104     brook __KERNEL_RCSID(0, "$NetBSD: if_urtwn.c,v 1.104 2022/06/23 13:46:27 brook Exp $");
     29   1.11  jmcneill 
     30   1.11  jmcneill #ifdef _KERNEL_OPT
     31   1.11  jmcneill #include "opt_inet.h"
     32   1.51     skrll #include "opt_usb.h"
     33   1.11  jmcneill #endif
     34    1.1    nonaka 
     35    1.1    nonaka #include <sys/param.h>
     36    1.1    nonaka #include <sys/sockio.h>
     37    1.1    nonaka #include <sys/sysctl.h>
     38    1.1    nonaka #include <sys/mbuf.h>
     39    1.1    nonaka #include <sys/kernel.h>
     40    1.1    nonaka #include <sys/socket.h>
     41    1.1    nonaka #include <sys/systm.h>
     42    1.1    nonaka #include <sys/module.h>
     43    1.1    nonaka #include <sys/conf.h>
     44    1.1    nonaka #include <sys/device.h>
     45   1.70   msaitoh #include <sys/rndsource.h>
     46    1.1    nonaka 
     47    1.1    nonaka #include <sys/bus.h>
     48    1.1    nonaka #include <machine/endian.h>
     49    1.1    nonaka #include <sys/intr.h>
     50    1.1    nonaka 
     51    1.1    nonaka #include <net/bpf.h>
     52    1.1    nonaka #include <net/if.h>
     53    1.1    nonaka #include <net/if_arp.h>
     54    1.1    nonaka #include <net/if_dl.h>
     55    1.1    nonaka #include <net/if_ether.h>
     56    1.1    nonaka #include <net/if_media.h>
     57    1.1    nonaka #include <net/if_types.h>
     58    1.1    nonaka 
     59    1.1    nonaka #include <netinet/in.h>
     60    1.1    nonaka #include <netinet/in_systm.h>
     61    1.1    nonaka #include <netinet/in_var.h>
     62    1.1    nonaka #include <netinet/ip.h>
     63   1.11  jmcneill #include <netinet/if_inarp.h>
     64    1.1    nonaka 
     65    1.1    nonaka #include <net80211/ieee80211_netbsd.h>
     66    1.1    nonaka #include <net80211/ieee80211_var.h>
     67    1.1    nonaka #include <net80211/ieee80211_radiotap.h>
     68    1.1    nonaka 
     69    1.1    nonaka #include <dev/firmload.h>
     70    1.1    nonaka 
     71    1.1    nonaka #include <dev/usb/usb.h>
     72    1.1    nonaka #include <dev/usb/usbdi.h>
     73    1.1    nonaka #include <dev/usb/usbdivar.h>
     74    1.1    nonaka #include <dev/usb/usbdi_util.h>
     75    1.1    nonaka #include <dev/usb/usbdevs.h>
     76   1.74      gson #include <dev/usb/usbhist.h>
     77    1.1    nonaka 
     78   1.60   thorpej #include <dev/ic/rtwnreg.h>
     79   1.60   thorpej #include <dev/ic/rtwn_data.h>
     80    1.1    nonaka #include <dev/usb/if_urtwnreg.h>
     81    1.1    nonaka #include <dev/usb/if_urtwnvar.h>
     82    1.1    nonaka 
     83   1.12  christos /*
     84   1.12  christos  * The sc_write_mtx locking is to prevent sequences of writes from
     85   1.12  christos  * being intermingled with each other.  I don't know if this is really
     86   1.12  christos  * needed.  I have added it just to be on the safe side.
     87   1.12  christos  */
     88   1.12  christos 
     89    1.1    nonaka #ifdef URTWN_DEBUG
     90    1.1    nonaka #define	DBG_INIT	__BIT(0)
     91    1.1    nonaka #define	DBG_FN		__BIT(1)
     92    1.1    nonaka #define	DBG_TX		__BIT(2)
     93    1.1    nonaka #define	DBG_RX		__BIT(3)
     94    1.1    nonaka #define	DBG_STM		__BIT(4)
     95    1.1    nonaka #define	DBG_RF		__BIT(5)
     96    1.1    nonaka #define	DBG_REG		__BIT(6)
     97    1.1    nonaka #define	DBG_ALL		0xffffffffU
     98   1.10  jmcneill u_int urtwn_debug = 0;
     99   1.74      gson #define DPRINTFN(n, fmt, a, b, c, d) do {			\
    100   1.74      gson 	if (urtwn_debug & (n)) {				\
    101   1.74      gson 		KERNHIST_LOG(usbhist, fmt, a, b, c, d);		\
    102   1.74      gson 	}							\
    103   1.74      gson } while (/*CONSTCOND*/0)
    104   1.74      gson #define URTWNHIST_FUNC() USBHIST_FUNC()
    105   1.74      gson #define URTWNHIST_CALLED() do {					\
    106   1.74      gson 	if (urtwn_debug & DBG_FN) {				\
    107   1.74      gson 		KERNHIST_CALLED(usbhist);			\
    108   1.74      gson 	}							\
    109   1.74      gson } while(/*CONSTCOND*/0)
    110   1.74      gson #define URTWNHIST_CALLARGS(fmt, a, b, c, d) do {		\
    111   1.74      gson 	if (urtwn_debug & DBG_FN) {				\
    112   1.74      gson 		KERNHIST_CALLARGS(usbhist, fmt, a, b, c, d);	\
    113   1.74      gson 	}							\
    114   1.74      gson } while(/*CONSTCOND*/0)
    115    1.1    nonaka #else
    116   1.74      gson #define DPRINTFN(n, fmt, a, b, c, d)
    117   1.74      gson #define URTWNHIST_FUNC()
    118   1.74      gson #define URTWNHIST_CALLED()
    119   1.74      gson #define URTWNHIST_CALLARGS(fmt, a, b, c, d)
    120    1.1    nonaka #endif
    121    1.1    nonaka 
    122   1.38  christos #define URTWN_DEV(v,p)	{ { USB_VENDOR_##v, USB_PRODUCT_##v##_##p }, 0 }
    123   1.32    nonaka #define URTWN_RTL8188E_DEV(v,p) \
    124   1.38  christos 	{ { USB_VENDOR_##v, USB_PRODUCT_##v##_##p }, FLAG_RTL8188E }
    125   1.49       nat #define URTWN_RTL8192EU_DEV(v,p) \
    126   1.49       nat 	{ { USB_VENDOR_##v, USB_PRODUCT_##v##_##p }, FLAG_RTL8192E }
    127   1.32    nonaka static const struct urtwn_dev {
    128   1.32    nonaka 	struct usb_devno	dev;
    129   1.32    nonaka 	uint32_t		flags;
    130   1.32    nonaka #define	FLAG_RTL8188E	__BIT(0)
    131   1.49       nat #define	FLAG_RTL8192E	__BIT(1)
    132   1.32    nonaka } urtwn_devs[] = {
    133   1.32    nonaka 	URTWN_DEV(ABOCOM,	RTL8188CU_1),
    134   1.32    nonaka 	URTWN_DEV(ABOCOM,	RTL8188CU_2),
    135   1.32    nonaka 	URTWN_DEV(ABOCOM,	RTL8192CU),
    136   1.32    nonaka 	URTWN_DEV(ASUSTEK,	RTL8192CU),
    137   1.37  christos 	URTWN_DEV(ASUSTEK,	RTL8192CU_3),
    138   1.33    nonaka 	URTWN_DEV(ASUSTEK,	USBN10NANO),
    139   1.37  christos 	URTWN_DEV(ASUSTEK,	RTL8192CU_3),
    140   1.32    nonaka 	URTWN_DEV(AZUREWAVE,	RTL8188CE_1),
    141   1.32    nonaka 	URTWN_DEV(AZUREWAVE,	RTL8188CE_2),
    142   1.32    nonaka 	URTWN_DEV(AZUREWAVE,	RTL8188CU),
    143   1.37  christos 	URTWN_DEV(BELKIN,	F7D2102),
    144   1.32    nonaka 	URTWN_DEV(BELKIN,	RTL8188CU),
    145   1.37  christos 	URTWN_DEV(BELKIN,	RTL8188CUS),
    146   1.32    nonaka 	URTWN_DEV(BELKIN,	RTL8192CU),
    147   1.37  christos 	URTWN_DEV(BELKIN,	RTL8192CU_1),
    148   1.37  christos 	URTWN_DEV(BELKIN,	RTL8192CU_2),
    149   1.32    nonaka 	URTWN_DEV(CHICONY,	RTL8188CUS_1),
    150   1.32    nonaka 	URTWN_DEV(CHICONY,	RTL8188CUS_2),
    151   1.32    nonaka 	URTWN_DEV(CHICONY,	RTL8188CUS_3),
    152   1.32    nonaka 	URTWN_DEV(CHICONY,	RTL8188CUS_4),
    153   1.32    nonaka 	URTWN_DEV(CHICONY,	RTL8188CUS_5),
    154   1.37  christos 	URTWN_DEV(CHICONY,	RTL8188CUS_6),
    155   1.37  christos 	URTWN_DEV(COMPARE,	RTL8192CU),
    156   1.32    nonaka 	URTWN_DEV(COREGA,	RTL8192CU),
    157   1.37  christos 	URTWN_DEV(DLINK,	DWA131B),
    158   1.32    nonaka 	URTWN_DEV(DLINK,	RTL8188CU),
    159   1.32    nonaka 	URTWN_DEV(DLINK,	RTL8192CU_1),
    160   1.32    nonaka 	URTWN_DEV(DLINK,	RTL8192CU_2),
    161   1.32    nonaka 	URTWN_DEV(DLINK,	RTL8192CU_3),
    162   1.37  christos 	URTWN_DEV(DLINK,	RTL8192CU_4),
    163   1.32    nonaka 	URTWN_DEV(EDIMAX,	RTL8188CU),
    164   1.32    nonaka 	URTWN_DEV(EDIMAX,	RTL8192CU),
    165   1.32    nonaka 	URTWN_DEV(FEIXUN,	RTL8188CU),
    166   1.32    nonaka 	URTWN_DEV(FEIXUN,	RTL8192CU),
    167   1.32    nonaka 	URTWN_DEV(GUILLEMOT,	HWNUP150),
    168   1.37  christos 	URTWN_DEV(GUILLEMOT,	RTL8192CU),
    169   1.32    nonaka 	URTWN_DEV(HAWKING,	RTL8192CU),
    170   1.37  christos 	URTWN_DEV(HAWKING,	RTL8192CU_2),
    171   1.32    nonaka 	URTWN_DEV(HP3,		RTL8188CU),
    172   1.37  christos 	URTWN_DEV(IODATA,	WNG150UM),
    173   1.37  christos 	URTWN_DEV(IODATA,	RTL8192CU),
    174   1.32    nonaka 	URTWN_DEV(NETGEAR,	WNA1000M),
    175   1.32    nonaka 	URTWN_DEV(NETGEAR,	RTL8192CU),
    176   1.32    nonaka 	URTWN_DEV(NETGEAR4,	RTL8188CU),
    177   1.32    nonaka 	URTWN_DEV(NOVATECH,	RTL8188CU),
    178   1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8188CU_1),
    179   1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8188CU_2),
    180   1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8192CU),
    181   1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8188CU_3),
    182   1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8188CU_4),
    183   1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8188CUS),
    184   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CE_0),
    185   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CE_1),
    186   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CTV),
    187   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CU_0),
    188   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CU_1),
    189   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CU_2),
    190   1.39      leot 	URTWN_DEV(REALTEK,	RTL8188CU_3),
    191   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CU_COMBO),
    192   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CUS),
    193   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188RU),
    194   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188RU_2),
    195   1.37  christos 	URTWN_DEV(REALTEK,	RTL8188RU_3),
    196   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8191CU),
    197   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8192CE),
    198   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8192CU),
    199   1.32    nonaka 	URTWN_DEV(SITECOMEU,	RTL8188CU),
    200   1.32    nonaka 	URTWN_DEV(SITECOMEU,	RTL8188CU_2),
    201   1.32    nonaka 	URTWN_DEV(SITECOMEU,	RTL8192CU),
    202   1.32    nonaka 	URTWN_DEV(SITECOMEU,	RTL8192CUR2),
    203   1.37  christos 	URTWN_DEV(TPLINK,	RTL8192CU),
    204   1.32    nonaka 	URTWN_DEV(TRENDNET,	RTL8188CU),
    205   1.32    nonaka 	URTWN_DEV(TRENDNET,	RTL8192CU),
    206  1.104     brook 	URTWN_DEV(TRENDNET,	TEW648UBM),
    207   1.32    nonaka 	URTWN_DEV(ZYXEL,	RTL8192CU),
    208   1.32    nonaka 
    209   1.32    nonaka 	/* URTWN_RTL8188E */
    210   1.46  christos 	URTWN_RTL8188E_DEV(DLINK, DWA125D1),
    211   1.34    nonaka 	URTWN_RTL8188E_DEV(ELECOM, WDC150SU2M),
    212   1.32    nonaka 	URTWN_RTL8188E_DEV(REALTEK, RTL8188ETV),
    213   1.32    nonaka 	URTWN_RTL8188E_DEV(REALTEK, RTL8188EU),
    214   1.50   mlelstv 	URTWN_RTL8188E_DEV(ABOCOM, RTL8188EU),
    215   1.53   jnemeth 	URTWN_RTL8188E_DEV(TPLINK, RTL8188EU),
    216   1.85     skrll 	URTWN_RTL8188E_DEV(DLINK, DWA121B1),
    217  1.101   jnemeth 	URTWN_RTL8188E_DEV(EDIMAX, EW7811UNV2),
    218   1.52     skrll 
    219   1.49       nat 	/* URTWN_RTL8192EU */
    220   1.67       tih 	URTWN_RTL8192EU_DEV(DLINK,	DWA131E),
    221   1.49       nat 	URTWN_RTL8192EU_DEV(REALTEK,	RTL8192EU),
    222   1.90       nia 	URTWN_RTL8192EU_DEV(TPLINK,	WN821NV5),
    223   1.90       nia 	URTWN_RTL8192EU_DEV(TPLINK,	WN822NV4),
    224   1.90       nia 	URTWN_RTL8192EU_DEV(TPLINK,	WN823NV2),
    225    1.1    nonaka };
    226   1.32    nonaka #undef URTWN_DEV
    227   1.32    nonaka #undef URTWN_RTL8188E_DEV
    228   1.49       nat #undef URTWN_RTL8192EU_DEV
    229    1.1    nonaka 
    230    1.1    nonaka static int	urtwn_match(device_t, cfdata_t, void *);
    231    1.1    nonaka static void	urtwn_attach(device_t, device_t, void *);
    232    1.1    nonaka static int	urtwn_detach(device_t, int);
    233    1.1    nonaka static int	urtwn_activate(device_t, enum devact);
    234    1.1    nonaka 
    235    1.1    nonaka CFATTACH_DECL_NEW(urtwn, sizeof(struct urtwn_softc), urtwn_match,
    236    1.1    nonaka     urtwn_attach, urtwn_detach, urtwn_activate);
    237    1.1    nonaka 
    238    1.1    nonaka static int	urtwn_open_pipes(struct urtwn_softc *);
    239    1.1    nonaka static void	urtwn_close_pipes(struct urtwn_softc *);
    240    1.1    nonaka static int	urtwn_alloc_rx_list(struct urtwn_softc *);
    241    1.1    nonaka static void	urtwn_free_rx_list(struct urtwn_softc *);
    242    1.1    nonaka static int	urtwn_alloc_tx_list(struct urtwn_softc *);
    243    1.1    nonaka static void	urtwn_free_tx_list(struct urtwn_softc *);
    244    1.1    nonaka static void	urtwn_task(void *);
    245    1.1    nonaka static void	urtwn_do_async(struct urtwn_softc *,
    246    1.1    nonaka 		    void (*)(struct urtwn_softc *, void *), void *, int);
    247    1.1    nonaka static void	urtwn_wait_async(struct urtwn_softc *);
    248    1.1    nonaka static int	urtwn_write_region_1(struct urtwn_softc *, uint16_t, uint8_t *,
    249    1.1    nonaka 		    int);
    250   1.12  christos static void	urtwn_write_1(struct urtwn_softc *, uint16_t, uint8_t);
    251   1.12  christos static void	urtwn_write_2(struct urtwn_softc *, uint16_t, uint16_t);
    252   1.12  christos static void	urtwn_write_4(struct urtwn_softc *, uint16_t, uint32_t);
    253   1.12  christos static int	urtwn_write_region(struct urtwn_softc *, uint16_t, uint8_t *,
    254   1.12  christos 		    int);
    255    1.1    nonaka static int	urtwn_read_region_1(struct urtwn_softc *, uint16_t, uint8_t *,
    256    1.1    nonaka 		    int);
    257   1.12  christos static uint8_t	urtwn_read_1(struct urtwn_softc *, uint16_t);
    258   1.12  christos static uint16_t	urtwn_read_2(struct urtwn_softc *, uint16_t);
    259   1.12  christos static uint32_t	urtwn_read_4(struct urtwn_softc *, uint16_t);
    260    1.1    nonaka static int	urtwn_fw_cmd(struct urtwn_softc *, uint8_t, const void *, int);
    261   1.32    nonaka static void	urtwn_r92c_rf_write(struct urtwn_softc *, int, uint8_t,
    262   1.32    nonaka 		    uint32_t);
    263   1.32    nonaka static void	urtwn_r88e_rf_write(struct urtwn_softc *, int, uint8_t,
    264   1.32    nonaka 		    uint32_t);
    265   1.49       nat static void	urtwn_r92e_rf_write(struct urtwn_softc *, int, uint8_t,
    266   1.49       nat 		    uint32_t);
    267    1.1    nonaka static uint32_t	urtwn_rf_read(struct urtwn_softc *, int, uint8_t);
    268    1.1    nonaka static int	urtwn_llt_write(struct urtwn_softc *, uint32_t, uint32_t);
    269    1.1    nonaka static uint8_t	urtwn_efuse_read_1(struct urtwn_softc *, uint16_t);
    270    1.1    nonaka static void	urtwn_efuse_read(struct urtwn_softc *);
    271   1.32    nonaka static void	urtwn_efuse_switch_power(struct urtwn_softc *);
    272    1.1    nonaka static int	urtwn_read_chipid(struct urtwn_softc *);
    273   1.12  christos #ifdef URTWN_DEBUG
    274   1.12  christos static void	urtwn_dump_rom(struct urtwn_softc *, struct r92c_rom *);
    275   1.12  christos #endif
    276    1.1    nonaka static void	urtwn_read_rom(struct urtwn_softc *);
    277   1.32    nonaka static void	urtwn_r88e_read_rom(struct urtwn_softc *);
    278    1.1    nonaka static int	urtwn_media_change(struct ifnet *);
    279    1.1    nonaka static int	urtwn_ra_init(struct urtwn_softc *);
    280   1.12  christos static int	urtwn_get_nettype(struct urtwn_softc *);
    281   1.12  christos static void	urtwn_set_nettype0_msr(struct urtwn_softc *, uint8_t);
    282    1.1    nonaka static void	urtwn_tsf_sync_enable(struct urtwn_softc *);
    283    1.1    nonaka static void	urtwn_set_led(struct urtwn_softc *, int, int);
    284    1.1    nonaka static void	urtwn_calib_to(void *);
    285    1.1    nonaka static void	urtwn_calib_to_cb(struct urtwn_softc *, void *);
    286    1.1    nonaka static void	urtwn_next_scan(void *);
    287    1.1    nonaka static int	urtwn_newstate(struct ieee80211com *, enum ieee80211_state,
    288    1.1    nonaka 		    int);
    289    1.1    nonaka static void	urtwn_newstate_cb(struct urtwn_softc *, void *);
    290    1.1    nonaka static int	urtwn_wme_update(struct ieee80211com *);
    291    1.1    nonaka static void	urtwn_wme_update_cb(struct urtwn_softc *, void *);
    292    1.1    nonaka static void	urtwn_update_avgrssi(struct urtwn_softc *, int, int8_t);
    293    1.1    nonaka static int8_t	urtwn_get_rssi(struct urtwn_softc *, int, void *);
    294   1.32    nonaka static int8_t	urtwn_r88e_get_rssi(struct urtwn_softc *, int, void *);
    295    1.1    nonaka static void	urtwn_rx_frame(struct urtwn_softc *, uint8_t *, int);
    296   1.42     skrll static void	urtwn_rxeof(struct usbd_xfer *, void *, usbd_status);
    297   1.42     skrll static void	urtwn_txeof(struct usbd_xfer *, void *, usbd_status);
    298    1.1    nonaka static int	urtwn_tx(struct urtwn_softc *, struct mbuf *,
    299   1.12  christos 		    struct ieee80211_node *, struct urtwn_tx_data *);
    300   1.42     skrll static struct urtwn_tx_data *
    301   1.42     skrll 		urtwn_get_tx_data(struct urtwn_softc *, size_t);
    302    1.1    nonaka static void	urtwn_start(struct ifnet *);
    303    1.1    nonaka static void	urtwn_watchdog(struct ifnet *);
    304    1.1    nonaka static int	urtwn_ioctl(struct ifnet *, u_long, void *);
    305   1.32    nonaka static int	urtwn_r92c_power_on(struct urtwn_softc *);
    306   1.49       nat static int	urtwn_r92e_power_on(struct urtwn_softc *);
    307   1.32    nonaka static int	urtwn_r88e_power_on(struct urtwn_softc *);
    308    1.1    nonaka static int	urtwn_llt_init(struct urtwn_softc *);
    309    1.1    nonaka static void	urtwn_fw_reset(struct urtwn_softc *);
    310   1.32    nonaka static void	urtwn_r88e_fw_reset(struct urtwn_softc *);
    311    1.1    nonaka static int	urtwn_fw_loadpage(struct urtwn_softc *, int, uint8_t *, int);
    312    1.1    nonaka static int	urtwn_load_firmware(struct urtwn_softc *);
    313   1.32    nonaka static int	urtwn_r92c_dma_init(struct urtwn_softc *);
    314   1.32    nonaka static int	urtwn_r88e_dma_init(struct urtwn_softc *);
    315    1.1    nonaka static void	urtwn_mac_init(struct urtwn_softc *);
    316    1.1    nonaka static void	urtwn_bb_init(struct urtwn_softc *);
    317    1.1    nonaka static void	urtwn_rf_init(struct urtwn_softc *);
    318    1.1    nonaka static void	urtwn_cam_init(struct urtwn_softc *);
    319    1.1    nonaka static void	urtwn_pa_bias_init(struct urtwn_softc *);
    320    1.1    nonaka static void	urtwn_rxfilter_init(struct urtwn_softc *);
    321    1.1    nonaka static void	urtwn_edca_init(struct urtwn_softc *);
    322    1.1    nonaka static void	urtwn_write_txpower(struct urtwn_softc *, int, uint16_t[]);
    323   1.22  christos static void	urtwn_get_txpower(struct urtwn_softc *, size_t, u_int, u_int,
    324    1.1    nonaka 		    uint16_t[]);
    325   1.32    nonaka static void	urtwn_r88e_get_txpower(struct urtwn_softc *, size_t, u_int,
    326   1.32    nonaka 		    u_int, uint16_t[]);
    327    1.1    nonaka static void	urtwn_set_txpower(struct urtwn_softc *, u_int, u_int);
    328    1.1    nonaka static void	urtwn_set_chan(struct urtwn_softc *, struct ieee80211_channel *,
    329    1.1    nonaka 		    u_int);
    330    1.1    nonaka static void	urtwn_iq_calib(struct urtwn_softc *, bool);
    331    1.1    nonaka static void	urtwn_lc_calib(struct urtwn_softc *);
    332    1.1    nonaka static void	urtwn_temp_calib(struct urtwn_softc *);
    333    1.1    nonaka static int	urtwn_init(struct ifnet *);
    334    1.1    nonaka static void	urtwn_stop(struct ifnet *, int);
    335   1.16  jmcneill static int	urtwn_reset(struct ifnet *);
    336    1.1    nonaka static void	urtwn_chip_stop(struct urtwn_softc *);
    337   1.26  christos static void	urtwn_newassoc(struct ieee80211_node *, int);
    338   1.49       nat static void	urtwn_delay_ms(struct urtwn_softc *, int ms);
    339    1.1    nonaka 
    340    1.1    nonaka /* Aliases. */
    341    1.1    nonaka #define	urtwn_bb_write	urtwn_write_4
    342    1.1    nonaka #define	urtwn_bb_read	urtwn_read_4
    343    1.1    nonaka 
    344   1.32    nonaka #define	urtwn_lookup(d,v,p)	((const struct urtwn_dev *)usb_lookup(d,v,p))
    345   1.32    nonaka 
    346   1.48       nat static const uint16_t addaReg[] = {
    347   1.48       nat 	R92C_FPGA0_XCD_SWITCHCTL, R92C_BLUETOOTH, R92C_RX_WAIT_CCA,
    348   1.48       nat 	R92C_TX_CCK_RFON, R92C_TX_CCK_BBON, R92C_TX_OFDM_RFON,
    349   1.48       nat 	R92C_TX_OFDM_BBON, R92C_TX_TO_RX, R92C_TX_TO_TX, R92C_RX_CCK,
    350   1.48       nat 	R92C_RX_OFDM, R92C_RX_WAIT_RIFS, R92C_RX_TO_RX,
    351   1.48       nat 	R92C_STANDBY, R92C_SLEEP, R92C_PMPD_ANAEN
    352   1.48       nat };
    353   1.48       nat 
    354    1.1    nonaka static int
    355    1.1    nonaka urtwn_match(device_t parent, cfdata_t match, void *aux)
    356    1.1    nonaka {
    357    1.1    nonaka 	struct usb_attach_arg *uaa = aux;
    358    1.1    nonaka 
    359   1.49       nat 	return urtwn_lookup(urtwn_devs, uaa->uaa_vendor, uaa->uaa_product) !=
    360   1.49       nat 	    NULL ?  UMATCH_VENDOR_PRODUCT : UMATCH_NONE;
    361    1.1    nonaka }
    362    1.1    nonaka 
    363    1.1    nonaka static void
    364    1.1    nonaka urtwn_attach(device_t parent, device_t self, void *aux)
    365    1.1    nonaka {
    366    1.1    nonaka 	struct urtwn_softc *sc = device_private(self);
    367    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
    368    1.1    nonaka 	struct ifnet *ifp = &sc->sc_if;
    369    1.1    nonaka 	struct usb_attach_arg *uaa = aux;
    370    1.1    nonaka 	char *devinfop;
    371   1.32    nonaka 	const struct urtwn_dev *dev;
    372   1.47       nat 	usb_device_request_t req;
    373   1.22  christos 	size_t i;
    374   1.22  christos 	int error;
    375    1.1    nonaka 
    376   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
    377   1.74      gson 
    378    1.1    nonaka 	sc->sc_dev = self;
    379   1.42     skrll 	sc->sc_udev = uaa->uaa_device;
    380    1.1    nonaka 
    381   1.32    nonaka 	sc->chip = 0;
    382   1.42     skrll 	dev = urtwn_lookup(urtwn_devs, uaa->uaa_vendor, uaa->uaa_product);
    383   1.32    nonaka 	if (dev != NULL && ISSET(dev->flags, FLAG_RTL8188E))
    384   1.32    nonaka 		SET(sc->chip, URTWN_CHIP_88E);
    385   1.49       nat 	if (dev != NULL && ISSET(dev->flags, FLAG_RTL8192E))
    386   1.49       nat 		SET(sc->chip, URTWN_CHIP_92EU);
    387   1.32    nonaka 
    388    1.1    nonaka 	aprint_naive("\n");
    389    1.1    nonaka 	aprint_normal("\n");
    390    1.1    nonaka 
    391    1.1    nonaka 	devinfop = usbd_devinfo_alloc(sc->sc_udev, 0);
    392    1.1    nonaka 	aprint_normal_dev(self, "%s\n", devinfop);
    393    1.1    nonaka 	usbd_devinfo_free(devinfop);
    394    1.1    nonaka 
    395   1.47       nat 	req.bmRequestType = UT_WRITE_DEVICE;
    396   1.47       nat 	req.bRequest = UR_SET_FEATURE;
    397   1.47       nat 	USETW(req.wValue, UF_DEVICE_REMOTE_WAKEUP);
    398   1.47       nat 	USETW(req.wIndex, UHF_PORT_SUSPEND);
    399   1.47       nat 	USETW(req.wLength, 0);
    400   1.47       nat 
    401   1.47       nat 	(void) usbd_do_request(sc->sc_udev, &req, 0);
    402   1.47       nat 
    403   1.80     skrll 	cv_init(&sc->sc_task_cv, "urtwntsk");
    404    1.1    nonaka 	mutex_init(&sc->sc_task_mtx, MUTEX_DEFAULT, IPL_NET);
    405   1.12  christos 	mutex_init(&sc->sc_tx_mtx, MUTEX_DEFAULT, IPL_NONE);
    406   1.49       nat 	mutex_init(&sc->sc_rx_mtx, MUTEX_DEFAULT, IPL_NONE);
    407    1.1    nonaka 	mutex_init(&sc->sc_fwcmd_mtx, MUTEX_DEFAULT, IPL_NONE);
    408   1.12  christos 	mutex_init(&sc->sc_write_mtx, MUTEX_DEFAULT, IPL_NONE);
    409    1.1    nonaka 
    410   1.18  jmcneill 	usb_init_task(&sc->sc_task, urtwn_task, sc, 0);
    411    1.1    nonaka 
    412    1.1    nonaka 	callout_init(&sc->sc_scan_to, 0);
    413    1.1    nonaka 	callout_setfunc(&sc->sc_scan_to, urtwn_next_scan, sc);
    414    1.1    nonaka 	callout_init(&sc->sc_calib_to, 0);
    415    1.1    nonaka 	callout_setfunc(&sc->sc_calib_to, urtwn_calib_to, sc);
    416    1.1    nonaka 
    417   1.72       mrg 	rnd_attach_source(&sc->rnd_source, device_xname(sc->sc_dev),
    418   1.72       mrg 	    RND_TYPE_NET, RND_FLAG_DEFAULT);
    419   1.72       mrg 
    420    1.6     skrll 	error = usbd_set_config_no(sc->sc_udev, 1, 0);
    421    1.6     skrll 	if (error != 0) {
    422    1.6     skrll 		aprint_error_dev(self, "failed to set configuration"
    423    1.6     skrll 		    ", err=%s\n", usbd_errstr(error));
    424    1.1    nonaka 		goto fail;
    425    1.1    nonaka 	}
    426    1.1    nonaka 
    427    1.1    nonaka 	/* Get the first interface handle. */
    428    1.1    nonaka 	error = usbd_device2interface_handle(sc->sc_udev, 0, &sc->sc_iface);
    429    1.1    nonaka 	if (error != 0) {
    430    1.1    nonaka 		aprint_error_dev(self, "could not get interface handle\n");
    431    1.1    nonaka 		goto fail;
    432    1.1    nonaka 	}
    433    1.1    nonaka 
    434    1.1    nonaka 	error = urtwn_read_chipid(sc);
    435    1.1    nonaka 	if (error != 0) {
    436    1.1    nonaka 		aprint_error_dev(self, "unsupported test chip\n");
    437    1.1    nonaka 		goto fail;
    438    1.1    nonaka 	}
    439    1.1    nonaka 
    440    1.1    nonaka 	/* Determine number of Tx/Rx chains. */
    441    1.1    nonaka 	if (sc->chip & URTWN_CHIP_92C) {
    442    1.1    nonaka 		sc->ntxchains = (sc->chip & URTWN_CHIP_92C_1T2R) ? 1 : 2;
    443    1.1    nonaka 		sc->nrxchains = 2;
    444   1.49       nat 	} else if (sc->chip & URTWN_CHIP_92EU) {
    445   1.49       nat 		sc->ntxchains = 2;
    446   1.49       nat 		sc->nrxchains = 2;
    447    1.1    nonaka 	} else {
    448    1.1    nonaka 		sc->ntxchains = 1;
    449    1.1    nonaka 		sc->nrxchains = 1;
    450    1.1    nonaka 	}
    451   1.32    nonaka 
    452   1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
    453   1.49       nat 	    ISSET(sc->chip, URTWN_CHIP_92EU))
    454   1.32    nonaka 		urtwn_r88e_read_rom(sc);
    455   1.32    nonaka 	else
    456   1.32    nonaka 		urtwn_read_rom(sc);
    457    1.1    nonaka 
    458   1.22  christos 	aprint_normal_dev(self, "MAC/BB RTL%s, RF 6052 %zdT%zdR, address %s\n",
    459   1.49       nat 	    (sc->chip & URTWN_CHIP_92EU) ? "8192EU" :
    460    1.1    nonaka 	    (sc->chip & URTWN_CHIP_92C) ? "8192CU" :
    461   1.32    nonaka 	    (sc->chip & URTWN_CHIP_88E) ? "8188EU" :
    462    1.1    nonaka 	    (sc->board_type == R92C_BOARD_TYPE_HIGHPA) ? "8188RU" :
    463    1.1    nonaka 	    (sc->board_type == R92C_BOARD_TYPE_MINICARD) ? "8188CE-VAU" :
    464    1.1    nonaka 	    "8188CUS", sc->ntxchains, sc->nrxchains,
    465    1.1    nonaka 	    ether_sprintf(ic->ic_myaddr));
    466    1.1    nonaka 
    467    1.1    nonaka 	error = urtwn_open_pipes(sc);
    468    1.1    nonaka 	if (error != 0) {
    469    1.1    nonaka 		aprint_error_dev(sc->sc_dev, "could not open pipes\n");
    470    1.1    nonaka 		goto fail;
    471    1.1    nonaka 	}
    472    1.1    nonaka 	aprint_normal_dev(self, "%d rx pipe%s, %d tx pipe%s\n",
    473    1.1    nonaka 	    sc->rx_npipe, sc->rx_npipe > 1 ? "s" : "",
    474    1.1    nonaka 	    sc->tx_npipe, sc->tx_npipe > 1 ? "s" : "");
    475    1.1    nonaka 
    476    1.1    nonaka 	/*
    477    1.1    nonaka 	 * Setup the 802.11 device.
    478    1.1    nonaka 	 */
    479    1.1    nonaka 	ic->ic_ifp = ifp;
    480    1.1    nonaka 	ic->ic_phytype = IEEE80211_T_OFDM;	/* Not only, but not used. */
    481    1.1    nonaka 	ic->ic_opmode = IEEE80211_M_STA;	/* Default to BSS mode. */
    482    1.1    nonaka 	ic->ic_state = IEEE80211_S_INIT;
    483    1.1    nonaka 
    484    1.1    nonaka 	/* Set device capabilities. */
    485    1.1    nonaka 	ic->ic_caps =
    486    1.1    nonaka 	    IEEE80211_C_MONITOR |	/* Monitor mode supported. */
    487   1.26  christos 	    IEEE80211_C_IBSS |		/* IBSS mode supported */
    488   1.26  christos 	    IEEE80211_C_HOSTAP |	/* HostAp mode supported */
    489    1.1    nonaka 	    IEEE80211_C_SHPREAMBLE |	/* Short preamble supported. */
    490    1.1    nonaka 	    IEEE80211_C_SHSLOT |	/* Short slot time supported. */
    491    1.1    nonaka 	    IEEE80211_C_WME |		/* 802.11e */
    492    1.1    nonaka 	    IEEE80211_C_WPA;		/* 802.11i */
    493    1.1    nonaka 
    494    1.1    nonaka 	/* Set supported .11b and .11g rates. */
    495    1.1    nonaka 	ic->ic_sup_rates[IEEE80211_MODE_11B] = ieee80211_std_rateset_11b;
    496    1.1    nonaka 	ic->ic_sup_rates[IEEE80211_MODE_11G] = ieee80211_std_rateset_11g;
    497    1.1    nonaka 
    498    1.1    nonaka 	/* Set supported .11b and .11g channels (1 through 14). */
    499    1.1    nonaka 	for (i = 1; i <= 14; i++) {
    500    1.1    nonaka 		ic->ic_channels[i].ic_freq =
    501    1.1    nonaka 		    ieee80211_ieee2mhz(i, IEEE80211_CHAN_2GHZ);
    502    1.1    nonaka 		ic->ic_channels[i].ic_flags =
    503    1.1    nonaka 		    IEEE80211_CHAN_CCK | IEEE80211_CHAN_OFDM |
    504    1.1    nonaka 		    IEEE80211_CHAN_DYN | IEEE80211_CHAN_2GHZ;
    505    1.1    nonaka 	}
    506    1.1    nonaka 
    507    1.1    nonaka 	ifp->if_softc = sc;
    508    1.1    nonaka 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    509    1.1    nonaka 	ifp->if_init = urtwn_init;
    510    1.1    nonaka 	ifp->if_ioctl = urtwn_ioctl;
    511    1.1    nonaka 	ifp->if_start = urtwn_start;
    512    1.1    nonaka 	ifp->if_watchdog = urtwn_watchdog;
    513    1.1    nonaka 	IFQ_SET_READY(&ifp->if_snd);
    514    1.1    nonaka 	memcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
    515    1.1    nonaka 
    516   1.65   mlelstv 	if_initialize(ifp);
    517    1.1    nonaka 	ieee80211_ifattach(ic);
    518   1.16  jmcneill 
    519    1.1    nonaka 	/* override default methods */
    520   1.26  christos 	ic->ic_newassoc = urtwn_newassoc;
    521   1.16  jmcneill 	ic->ic_reset = urtwn_reset;
    522    1.1    nonaka 	ic->ic_wme.wme_update = urtwn_wme_update;
    523    1.1    nonaka 
    524    1.1    nonaka 	/* Override state transition machine. */
    525    1.1    nonaka 	sc->sc_newstate = ic->ic_newstate;
    526    1.1    nonaka 	ic->ic_newstate = urtwn_newstate;
    527   1.84   thorpej 
    528   1.84   thorpej 	/* XXX media locking needs revisiting */
    529   1.84   thorpej 	mutex_init(&sc->sc_media_mtx, MUTEX_DEFAULT, IPL_SOFTUSB);
    530   1.84   thorpej 	ieee80211_media_init_with_lock(ic,
    531   1.84   thorpej 	    urtwn_media_change, ieee80211_media_status, &sc->sc_media_mtx);
    532    1.1    nonaka 
    533    1.1    nonaka 	bpf_attach2(ifp, DLT_IEEE802_11_RADIO,
    534    1.1    nonaka 	    sizeof(struct ieee80211_frame) + IEEE80211_RADIOTAP_HDRLEN,
    535    1.1    nonaka 	    &sc->sc_drvbpf);
    536    1.1    nonaka 
    537    1.1    nonaka 	sc->sc_rxtap_len = sizeof(sc->sc_rxtapu);
    538    1.1    nonaka 	sc->sc_rxtap.wr_ihdr.it_len = htole16(sc->sc_rxtap_len);
    539    1.1    nonaka 	sc->sc_rxtap.wr_ihdr.it_present = htole32(URTWN_RX_RADIOTAP_PRESENT);
    540    1.1    nonaka 
    541    1.1    nonaka 	sc->sc_txtap_len = sizeof(sc->sc_txtapu);
    542    1.1    nonaka 	sc->sc_txtap.wt_ihdr.it_len = htole16(sc->sc_txtap_len);
    543    1.1    nonaka 	sc->sc_txtap.wt_ihdr.it_present = htole32(URTWN_TX_RADIOTAP_PRESENT);
    544    1.1    nonaka 
    545   1.65   mlelstv 	ifp->if_percpuq = if_percpuq_create(ifp);
    546   1.65   mlelstv 	if_register(ifp);
    547   1.65   mlelstv 
    548    1.1    nonaka 	ieee80211_announce(ic);
    549    1.1    nonaka 
    550    1.1    nonaka 	usbd_add_drv_event(USB_EVENT_DRIVER_ATTACH, sc->sc_udev, sc->sc_dev);
    551    1.1    nonaka 
    552   1.30       mrg 	if (!pmf_device_register(self, NULL, NULL))
    553   1.30       mrg 		aprint_error_dev(self, "couldn't establish power handler\n");
    554   1.30       mrg 
    555    1.1    nonaka 	SET(sc->sc_flags, URTWN_FLAG_ATTACHED);
    556    1.1    nonaka 	return;
    557    1.1    nonaka 
    558    1.1    nonaka  fail:
    559    1.1    nonaka 	sc->sc_dying = 1;
    560    1.1    nonaka 	aprint_error_dev(self, "attach failed\n");
    561    1.1    nonaka }
    562    1.1    nonaka 
    563    1.1    nonaka static int
    564    1.1    nonaka urtwn_detach(device_t self, int flags)
    565    1.1    nonaka {
    566    1.1    nonaka 	struct urtwn_softc *sc = device_private(self);
    567    1.1    nonaka 	struct ifnet *ifp = &sc->sc_if;
    568    1.1    nonaka 	int s;
    569    1.1    nonaka 
    570   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
    571    1.1    nonaka 
    572   1.31  christos 	pmf_device_deregister(self);
    573   1.31  christos 
    574    1.1    nonaka 	s = splusb();
    575    1.1    nonaka 
    576    1.1    nonaka 	sc->sc_dying = 1;
    577    1.1    nonaka 
    578   1.61  riastrad 	callout_halt(&sc->sc_scan_to, NULL);
    579   1.61  riastrad 	callout_halt(&sc->sc_calib_to, NULL);
    580    1.1    nonaka 
    581    1.1    nonaka 	if (ISSET(sc->sc_flags, URTWN_FLAG_ATTACHED)) {
    582    1.1    nonaka 		urtwn_stop(ifp, 0);
    583   1.63  riastrad 		usb_rem_task_wait(sc->sc_udev, &sc->sc_task, USB_TASKQ_DRIVER,
    584   1.63  riastrad 		    NULL);
    585    1.1    nonaka 
    586    1.1    nonaka 		ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    587    1.1    nonaka 		bpf_detach(ifp);
    588    1.1    nonaka 		ieee80211_ifdetach(&sc->sc_ic);
    589    1.1    nonaka 		if_detach(ifp);
    590    1.1    nonaka 
    591   1.87       mrg 		mutex_destroy(&sc->sc_media_mtx);
    592   1.87       mrg 
    593   1.42     skrll 		/* Close Tx/Rx pipes.  Abort done by urtwn_stop. */
    594    1.1    nonaka 		urtwn_close_pipes(sc);
    595    1.1    nonaka 	}
    596    1.1    nonaka 
    597    1.1    nonaka 	splx(s);
    598    1.1    nonaka 
    599    1.1    nonaka 	usbd_add_drv_event(USB_EVENT_DRIVER_DETACH, sc->sc_udev, sc->sc_dev);
    600    1.1    nonaka 
    601   1.72       mrg 	rnd_detach_source(&sc->rnd_source);
    602   1.72       mrg 
    603    1.1    nonaka 	callout_destroy(&sc->sc_scan_to);
    604    1.1    nonaka 	callout_destroy(&sc->sc_calib_to);
    605   1.12  christos 
    606   1.80     skrll 	cv_destroy(&sc->sc_task_cv);
    607   1.12  christos 	mutex_destroy(&sc->sc_write_mtx);
    608    1.1    nonaka 	mutex_destroy(&sc->sc_fwcmd_mtx);
    609    1.1    nonaka 	mutex_destroy(&sc->sc_tx_mtx);
    610   1.49       nat 	mutex_destroy(&sc->sc_rx_mtx);
    611    1.1    nonaka 	mutex_destroy(&sc->sc_task_mtx);
    612    1.1    nonaka 
    613   1.42     skrll 	return 0;
    614    1.1    nonaka }
    615    1.1    nonaka 
    616    1.1    nonaka static int
    617    1.1    nonaka urtwn_activate(device_t self, enum devact act)
    618    1.1    nonaka {
    619    1.1    nonaka 	struct urtwn_softc *sc = device_private(self);
    620    1.1    nonaka 
    621   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
    622    1.1    nonaka 
    623    1.1    nonaka 	switch (act) {
    624    1.1    nonaka 	case DVACT_DEACTIVATE:
    625    1.1    nonaka 		if_deactivate(sc->sc_ic.ic_ifp);
    626   1.42     skrll 		return 0;
    627    1.1    nonaka 	default:
    628   1.42     skrll 		return EOPNOTSUPP;
    629    1.1    nonaka 	}
    630    1.1    nonaka }
    631    1.1    nonaka 
    632    1.1    nonaka static int
    633    1.1    nonaka urtwn_open_pipes(struct urtwn_softc *sc)
    634    1.1    nonaka {
    635    1.1    nonaka 	/* Bulk-out endpoints addresses (from highest to lowest prio). */
    636   1.55     skrll 	static uint8_t epaddr[R92C_MAX_EPOUT];
    637   1.55     skrll 	static uint8_t rxepaddr[R92C_MAX_EPIN];
    638    1.1    nonaka 	usb_interface_descriptor_t *id;
    639    1.1    nonaka 	usb_endpoint_descriptor_t *ed;
    640   1.49       nat 	size_t i, ntx = 0, nrx = 0;
    641   1.22  christos 	int error;
    642    1.1    nonaka 
    643   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
    644    1.1    nonaka 
    645    1.1    nonaka 	/* Determine the number of bulk-out pipes. */
    646    1.1    nonaka 	id = usbd_get_interface_descriptor(sc->sc_iface);
    647    1.1    nonaka 	for (i = 0; i < id->bNumEndpoints; i++) {
    648    1.1    nonaka 		ed = usbd_interface2endpoint_descriptor(sc->sc_iface, i);
    649   1.55     skrll 		if (ed == NULL || UE_GET_XFERTYPE(ed->bmAttributes) != UE_BULK) {
    650   1.55     skrll 			continue;
    651   1.55     skrll 		}
    652   1.55     skrll 		if (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_OUT) {
    653   1.55     skrll 			if (ntx < sizeof(epaddr))
    654   1.55     skrll 				epaddr[ntx] = ed->bEndpointAddress;
    655    1.1    nonaka 			ntx++;
    656   1.49       nat 		}
    657   1.55     skrll 		if (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN) {
    658   1.55     skrll 			if (nrx < sizeof(rxepaddr))
    659   1.55     skrll 				rxepaddr[nrx] = ed->bEndpointAddress;
    660   1.49       nat 			nrx++;
    661   1.49       nat 		}
    662    1.1    nonaka 	}
    663   1.55     skrll 	if (nrx == 0 || nrx > R92C_MAX_EPIN) {
    664   1.55     skrll 		aprint_error_dev(sc->sc_dev,
    665   1.55     skrll 		    "%zd: invalid number of Rx bulk pipes\n", nrx);
    666   1.55     skrll 		return EIO;
    667   1.55     skrll 	}
    668    1.1    nonaka 	if (ntx == 0 || ntx > R92C_MAX_EPOUT) {
    669    1.1    nonaka 		aprint_error_dev(sc->sc_dev,
    670   1.22  christos 		    "%zd: invalid number of Tx bulk pipes\n", ntx);
    671   1.42     skrll 		return EIO;
    672    1.1    nonaka 	}
    673   1.74      gson 	DPRINTFN(DBG_INIT, "found %jd/%jd bulk-in/out pipes",
    674   1.74      gson 	    nrx, ntx, 0, 0);
    675   1.49       nat 	sc->rx_npipe = nrx;
    676    1.1    nonaka 	sc->tx_npipe = ntx;
    677    1.1    nonaka 
    678    1.1    nonaka 	/* Open bulk-in pipe at address 0x81. */
    679   1.49       nat 	for (i = 0; i < nrx; i++) {
    680   1.49       nat 		error = usbd_open_pipe(sc->sc_iface, rxepaddr[i],
    681   1.49       nat 		    USBD_EXCLUSIVE_USE, &sc->rx_pipe[i]);
    682   1.49       nat 		if (error != 0) {
    683   1.49       nat 			aprint_error_dev(sc->sc_dev,
    684   1.83  christos 			    "could not open Rx bulk pipe 0x%02x: %d\n",
    685   1.49       nat 			    rxepaddr[i], error);
    686   1.49       nat 			goto fail;
    687   1.49       nat 		}
    688    1.1    nonaka 	}
    689    1.1    nonaka 
    690    1.1    nonaka 	/* Open bulk-out pipes (up to 3). */
    691    1.1    nonaka 	for (i = 0; i < ntx; i++) {
    692    1.1    nonaka 		error = usbd_open_pipe(sc->sc_iface, epaddr[i],
    693    1.1    nonaka 		    USBD_EXCLUSIVE_USE, &sc->tx_pipe[i]);
    694    1.1    nonaka 		if (error != 0) {
    695    1.1    nonaka 			aprint_error_dev(sc->sc_dev,
    696   1.83  christos 			    "could not open Tx bulk pipe 0x%02x: %d\n",
    697   1.12  christos 			    epaddr[i], error);
    698    1.1    nonaka 			goto fail;
    699    1.1    nonaka 		}
    700    1.1    nonaka 	}
    701    1.1    nonaka 
    702    1.1    nonaka 	/* Map 802.11 access categories to USB pipes. */
    703    1.1    nonaka 	sc->ac2idx[WME_AC_BK] =
    704    1.1    nonaka 	sc->ac2idx[WME_AC_BE] = (ntx == 3) ? 2 : ((ntx == 2) ? 1 : 0);
    705    1.1    nonaka 	sc->ac2idx[WME_AC_VI] = (ntx == 3) ? 1 : 0;
    706    1.1    nonaka 	sc->ac2idx[WME_AC_VO] = 0;	/* Always use highest prio. */
    707    1.1    nonaka 
    708    1.1    nonaka  fail:
    709    1.1    nonaka 	if (error != 0)
    710    1.1    nonaka 		urtwn_close_pipes(sc);
    711   1.42     skrll 	return error;
    712    1.1    nonaka }
    713    1.1    nonaka 
    714    1.1    nonaka static void
    715    1.1    nonaka urtwn_close_pipes(struct urtwn_softc *sc)
    716    1.1    nonaka {
    717   1.42     skrll 	struct usbd_pipe *pipe;
    718   1.22  christos 	size_t i;
    719    1.1    nonaka 
    720   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
    721    1.1    nonaka 
    722   1.49       nat 	/* Close Rx pipes. */
    723   1.22  christos 	CTASSERT(sizeof(pipe) == sizeof(void *));
    724   1.49       nat 	for (i = 0; i < sc->rx_npipe; i++) {
    725   1.49       nat 		pipe = atomic_swap_ptr(&sc->rx_pipe[i], NULL);
    726   1.49       nat 		if (pipe != NULL) {
    727   1.49       nat 			usbd_close_pipe(pipe);
    728   1.49       nat 		}
    729    1.1    nonaka 	}
    730   1.49       nat 
    731    1.1    nonaka 	/* Close Tx pipes. */
    732   1.49       nat 	for (i = 0; i < sc->tx_npipe; i++) {
    733   1.22  christos 		pipe = atomic_swap_ptr(&sc->tx_pipe[i], NULL);
    734   1.22  christos 		if (pipe != NULL) {
    735   1.22  christos 			usbd_close_pipe(pipe);
    736   1.22  christos 		}
    737    1.1    nonaka 	}
    738    1.1    nonaka }
    739    1.1    nonaka 
    740   1.88  jdolecek static int __noinline
    741    1.1    nonaka urtwn_alloc_rx_list(struct urtwn_softc *sc)
    742    1.1    nonaka {
    743    1.1    nonaka 	struct urtwn_rx_data *data;
    744   1.22  christos 	size_t i;
    745   1.22  christos 	int error = 0;
    746    1.1    nonaka 
    747   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
    748    1.1    nonaka 
    749   1.49       nat 	for (size_t j = 0; j < sc->rx_npipe; j++) {
    750   1.49       nat 		TAILQ_INIT(&sc->rx_free_list[j]);
    751   1.49       nat 		for (i = 0; i < URTWN_RX_LIST_COUNT; i++) {
    752   1.49       nat 			data = &sc->rx_data[j][i];
    753    1.1    nonaka 
    754   1.49       nat 			data->sc = sc;	/* Backpointer for callbacks. */
    755    1.1    nonaka 
    756   1.49       nat 			error = usbd_create_xfer(sc->rx_pipe[j], URTWN_RXBUFSZ,
    757   1.56     skrll 			    0, 0, &data->xfer);
    758   1.49       nat 			if (error) {
    759   1.49       nat 				aprint_error_dev(sc->sc_dev,
    760   1.49       nat 				    "could not allocate xfer\n");
    761   1.49       nat 				break;
    762   1.49       nat 			}
    763   1.49       nat 
    764   1.49       nat 			data->buf = usbd_get_buffer(data->xfer);
    765   1.49       nat 			TAILQ_INSERT_TAIL(&sc->rx_free_list[j], data, next);
    766    1.1    nonaka 		}
    767    1.1    nonaka 	}
    768    1.1    nonaka 	if (error != 0)
    769    1.1    nonaka 		urtwn_free_rx_list(sc);
    770   1.42     skrll 	return error;
    771    1.1    nonaka }
    772    1.1    nonaka 
    773    1.1    nonaka static void
    774    1.1    nonaka urtwn_free_rx_list(struct urtwn_softc *sc)
    775    1.1    nonaka {
    776   1.42     skrll 	struct usbd_xfer *xfer;
    777   1.22  christos 	size_t i;
    778    1.1    nonaka 
    779   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
    780    1.1    nonaka 
    781    1.1    nonaka 	/* NB: Caller must abort pipe first. */
    782   1.49       nat 	for (size_t j = 0; j < sc->rx_npipe; j++) {
    783   1.49       nat 		for (i = 0; i < URTWN_RX_LIST_COUNT; i++) {
    784   1.49       nat 			CTASSERT(sizeof(xfer) == sizeof(void *));
    785   1.49       nat 			xfer = atomic_swap_ptr(&sc->rx_data[j][i].xfer, NULL);
    786   1.49       nat 			if (xfer != NULL)
    787   1.49       nat 				usbd_destroy_xfer(xfer);
    788   1.49       nat 		}
    789    1.1    nonaka 	}
    790    1.1    nonaka }
    791    1.1    nonaka 
    792   1.88  jdolecek static int __noinline
    793    1.1    nonaka urtwn_alloc_tx_list(struct urtwn_softc *sc)
    794    1.1    nonaka {
    795    1.1    nonaka 	struct urtwn_tx_data *data;
    796   1.22  christos 	size_t i;
    797   1.22  christos 	int error = 0;
    798    1.1    nonaka 
    799   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
    800    1.1    nonaka 
    801   1.12  christos 	mutex_enter(&sc->sc_tx_mtx);
    802   1.42     skrll 	for (size_t j = 0; j < sc->tx_npipe; j++) {
    803   1.42     skrll 		TAILQ_INIT(&sc->tx_free_list[j]);
    804   1.42     skrll 		for (i = 0; i < URTWN_TX_LIST_COUNT; i++) {
    805   1.42     skrll 			data = &sc->tx_data[j][i];
    806   1.42     skrll 
    807   1.42     skrll 			data->sc = sc;	/* Backpointer for callbacks. */
    808   1.42     skrll 			data->pidx = j;
    809   1.42     skrll 
    810   1.42     skrll 			error = usbd_create_xfer(sc->tx_pipe[j],
    811   1.42     skrll 			    URTWN_TXBUFSZ, USBD_FORCE_SHORT_XFER, 0,
    812   1.42     skrll 			    &data->xfer);
    813   1.42     skrll 			if (error) {
    814   1.42     skrll 				aprint_error_dev(sc->sc_dev,
    815   1.42     skrll 				    "could not allocate xfer\n");
    816   1.42     skrll 				goto fail;
    817   1.42     skrll 			}
    818    1.1    nonaka 
    819   1.42     skrll 			data->buf = usbd_get_buffer(data->xfer);
    820    1.1    nonaka 
    821   1.42     skrll 			/* Append this Tx buffer to our free list. */
    822   1.42     skrll 			TAILQ_INSERT_TAIL(&sc->tx_free_list[j], data, next);
    823    1.1    nonaka 		}
    824    1.1    nonaka 	}
    825   1.12  christos 	mutex_exit(&sc->sc_tx_mtx);
    826   1.42     skrll 	return 0;
    827    1.1    nonaka 
    828    1.1    nonaka  fail:
    829    1.1    nonaka 	urtwn_free_tx_list(sc);
    830   1.12  christos 	mutex_exit(&sc->sc_tx_mtx);
    831   1.42     skrll 	return error;
    832    1.1    nonaka }
    833    1.1    nonaka 
    834    1.1    nonaka static void
    835    1.1    nonaka urtwn_free_tx_list(struct urtwn_softc *sc)
    836    1.1    nonaka {
    837   1.42     skrll 	struct usbd_xfer *xfer;
    838   1.22  christos 	size_t i;
    839    1.1    nonaka 
    840   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
    841    1.1    nonaka 
    842    1.1    nonaka 	/* NB: Caller must abort pipe first. */
    843   1.42     skrll 	for (size_t j = 0; j < sc->tx_npipe; j++) {
    844   1.42     skrll 		for (i = 0; i < URTWN_TX_LIST_COUNT; i++) {
    845   1.42     skrll 			CTASSERT(sizeof(xfer) == sizeof(void *));
    846   1.42     skrll 			xfer = atomic_swap_ptr(&sc->tx_data[j][i].xfer, NULL);
    847   1.42     skrll 			if (xfer != NULL)
    848   1.42     skrll 				usbd_destroy_xfer(xfer);
    849   1.42     skrll 		}
    850    1.1    nonaka 	}
    851    1.1    nonaka }
    852    1.1    nonaka 
    853   1.68  christos static int
    854   1.68  christos urtwn_tx_beacon(struct urtwn_softc *sc, struct mbuf *m,
    855   1.68  christos     struct ieee80211_node *ni)
    856   1.68  christos {
    857   1.68  christos 	struct urtwn_tx_data *data =
    858   1.68  christos 	    urtwn_get_tx_data(sc, sc->ac2idx[WME_AC_VO]);
    859   1.91  riastrad 
    860   1.91  riastrad 	if (data == NULL)
    861   1.91  riastrad 		return ENOBUFS;
    862   1.91  riastrad 
    863   1.68  christos 	return urtwn_tx(sc, m, ni, data);
    864   1.68  christos }
    865   1.68  christos 
    866    1.1    nonaka static void
    867    1.1    nonaka urtwn_task(void *arg)
    868    1.1    nonaka {
    869    1.1    nonaka 	struct urtwn_softc *sc = arg;
    870   1.68  christos 	struct ieee80211com *ic = &sc->sc_ic;
    871    1.1    nonaka 	struct urtwn_host_cmd_ring *ring = &sc->cmdq;
    872    1.1    nonaka 	struct urtwn_host_cmd *cmd;
    873    1.1    nonaka 	int s;
    874    1.1    nonaka 
    875   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
    876   1.79     skrll 	if (ic->ic_state == IEEE80211_S_RUN &&
    877   1.68  christos 	    (ic->ic_opmode == IEEE80211_M_HOSTAP ||
    878   1.68  christos 	    ic->ic_opmode == IEEE80211_M_IBSS)) {
    879   1.68  christos 
    880   1.68  christos 		struct mbuf *m = ieee80211_beacon_alloc(ic, ic->ic_bss,
    881   1.68  christos 		    &sc->sc_bo);
    882   1.68  christos 		if (m == NULL) {
    883   1.68  christos 			aprint_error_dev(sc->sc_dev,
    884   1.68  christos 			    "could not allocate beacon");
    885   1.68  christos 		}
    886   1.68  christos 
    887   1.68  christos 		if (urtwn_tx_beacon(sc, m, ic->ic_bss) != 0) {
    888   1.92      yamt 			aprint_error_dev(sc->sc_dev, "could not send beacon\n");
    889   1.68  christos 		}
    890   1.68  christos 
    891   1.68  christos 		/* beacon is no longer needed */
    892   1.68  christos 		m_freem(m);
    893   1.68  christos 	}
    894    1.1    nonaka 
    895    1.1    nonaka 	/* Process host commands. */
    896    1.1    nonaka 	s = splusb();
    897    1.1    nonaka 	mutex_spin_enter(&sc->sc_task_mtx);
    898    1.1    nonaka 	while (ring->next != ring->cur) {
    899    1.1    nonaka 		cmd = &ring->cmd[ring->next];
    900    1.1    nonaka 		mutex_spin_exit(&sc->sc_task_mtx);
    901    1.1    nonaka 		splx(s);
    902   1.16  jmcneill 		/* Invoke callback with kernel lock held. */
    903    1.1    nonaka 		cmd->cb(sc, cmd->data);
    904    1.1    nonaka 		s = splusb();
    905    1.1    nonaka 		mutex_spin_enter(&sc->sc_task_mtx);
    906    1.1    nonaka 		ring->queued--;
    907    1.1    nonaka 		ring->next = (ring->next + 1) % URTWN_HOST_CMD_RING_COUNT;
    908    1.1    nonaka 	}
    909   1.80     skrll 	cv_broadcast(&sc->sc_task_cv);
    910    1.1    nonaka 	mutex_spin_exit(&sc->sc_task_mtx);
    911    1.1    nonaka 	splx(s);
    912    1.1    nonaka }
    913    1.1    nonaka 
    914    1.1    nonaka static void
    915    1.1    nonaka urtwn_do_async(struct urtwn_softc *sc, void (*cb)(struct urtwn_softc *, void *),
    916    1.1    nonaka     void *arg, int len)
    917    1.1    nonaka {
    918    1.1    nonaka 	struct urtwn_host_cmd_ring *ring = &sc->cmdq;
    919    1.1    nonaka 	struct urtwn_host_cmd *cmd;
    920    1.1    nonaka 	int s;
    921    1.1    nonaka 
    922   1.74      gson 	URTWNHIST_FUNC();
    923   1.74      gson 	URTWNHIST_CALLARGS("cb=%#jx, arg=%#jx, len=%jd",
    924   1.74      gson 	    (uintptr_t)cb, (uintptr_t)arg, len, 0);
    925    1.1    nonaka 
    926    1.1    nonaka 	s = splusb();
    927    1.1    nonaka 	mutex_spin_enter(&sc->sc_task_mtx);
    928    1.1    nonaka 	cmd = &ring->cmd[ring->cur];
    929    1.1    nonaka 	cmd->cb = cb;
    930    1.1    nonaka 	KASSERT(len <= sizeof(cmd->data));
    931    1.1    nonaka 	memcpy(cmd->data, arg, len);
    932    1.1    nonaka 	ring->cur = (ring->cur + 1) % URTWN_HOST_CMD_RING_COUNT;
    933    1.1    nonaka 
    934    1.1    nonaka 	/* If there is no pending command already, schedule a task. */
    935    1.1    nonaka 	if (!sc->sc_dying && ++ring->queued == 1) {
    936    1.1    nonaka 		mutex_spin_exit(&sc->sc_task_mtx);
    937    1.1    nonaka 		usb_add_task(sc->sc_udev, &sc->sc_task, USB_TASKQ_DRIVER);
    938    1.1    nonaka 	} else
    939    1.1    nonaka 		mutex_spin_exit(&sc->sc_task_mtx);
    940    1.1    nonaka 	splx(s);
    941    1.1    nonaka }
    942    1.1    nonaka 
    943    1.1    nonaka static void
    944    1.1    nonaka urtwn_wait_async(struct urtwn_softc *sc)
    945    1.1    nonaka {
    946    1.1    nonaka 
    947   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
    948    1.1    nonaka 
    949    1.1    nonaka 	/* Wait for all queued asynchronous commands to complete. */
    950   1.80     skrll 	mutex_spin_enter(&sc->sc_task_mtx);
    951    1.1    nonaka 	while (sc->cmdq.queued > 0)
    952   1.80     skrll 		cv_wait(&sc->sc_task_cv, &sc->sc_task_mtx);
    953   1.80     skrll 	mutex_spin_exit(&sc->sc_task_mtx);
    954    1.1    nonaka }
    955    1.1    nonaka 
    956    1.1    nonaka static int
    957    1.1    nonaka urtwn_write_region_1(struct urtwn_softc *sc, uint16_t addr, uint8_t *buf,
    958    1.1    nonaka     int len)
    959    1.1    nonaka {
    960    1.1    nonaka 	usb_device_request_t req;
    961    1.1    nonaka 	usbd_status error;
    962    1.1    nonaka 
    963   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
    964   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
    965   1.12  christos 
    966    1.1    nonaka 	req.bmRequestType = UT_WRITE_VENDOR_DEVICE;
    967    1.1    nonaka 	req.bRequest = R92C_REQ_REGS;
    968    1.1    nonaka 	USETW(req.wValue, addr);
    969    1.1    nonaka 	USETW(req.wIndex, 0);
    970    1.1    nonaka 	USETW(req.wLength, len);
    971    1.1    nonaka 	error = usbd_do_request(sc->sc_udev, &req, buf);
    972    1.1    nonaka 	if (error != USBD_NORMAL_COMPLETION) {
    973   1.75      gson 		DPRINTFN(DBG_REG, "error=%jd: addr=%#jx, len=%jd",
    974   1.74      gson 		    error, addr, len, 0);
    975    1.1    nonaka 	}
    976   1.42     skrll 	return error;
    977    1.1    nonaka }
    978    1.1    nonaka 
    979    1.1    nonaka static void
    980    1.1    nonaka urtwn_write_1(struct urtwn_softc *sc, uint16_t addr, uint8_t val)
    981    1.1    nonaka {
    982    1.1    nonaka 
    983   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
    984   1.75      gson 	DPRINTFN(DBG_REG, "addr=%#jx, val=%#jx", addr, val, 0, 0);
    985    1.1    nonaka 
    986    1.1    nonaka 	urtwn_write_region_1(sc, addr, &val, 1);
    987    1.1    nonaka }
    988    1.1    nonaka 
    989    1.1    nonaka static void
    990    1.1    nonaka urtwn_write_2(struct urtwn_softc *sc, uint16_t addr, uint16_t val)
    991    1.1    nonaka {
    992    1.1    nonaka 	uint8_t buf[2];
    993    1.1    nonaka 
    994   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
    995   1.75      gson 	DPRINTFN(DBG_REG, "addr=%#jx, val=%#jx", addr, val, 0, 0);
    996    1.1    nonaka 
    997    1.1    nonaka 	buf[0] = (uint8_t)val;
    998    1.1    nonaka 	buf[1] = (uint8_t)(val >> 8);
    999    1.1    nonaka 	urtwn_write_region_1(sc, addr, buf, 2);
   1000    1.1    nonaka }
   1001    1.1    nonaka 
   1002    1.1    nonaka static void
   1003    1.1    nonaka urtwn_write_4(struct urtwn_softc *sc, uint16_t addr, uint32_t val)
   1004    1.1    nonaka {
   1005    1.1    nonaka 	uint8_t buf[4];
   1006    1.1    nonaka 
   1007   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1008   1.75      gson 	DPRINTFN(DBG_REG, "addr=%#jx, val=%#jx", addr, val, 0, 0);
   1009    1.1    nonaka 
   1010    1.1    nonaka 	buf[0] = (uint8_t)val;
   1011    1.1    nonaka 	buf[1] = (uint8_t)(val >> 8);
   1012    1.1    nonaka 	buf[2] = (uint8_t)(val >> 16);
   1013    1.1    nonaka 	buf[3] = (uint8_t)(val >> 24);
   1014    1.1    nonaka 	urtwn_write_region_1(sc, addr, buf, 4);
   1015    1.1    nonaka }
   1016    1.1    nonaka 
   1017    1.1    nonaka static int
   1018    1.1    nonaka urtwn_write_region(struct urtwn_softc *sc, uint16_t addr, uint8_t *buf, int len)
   1019    1.1    nonaka {
   1020    1.1    nonaka 
   1021   1.74      gson 	URTWNHIST_FUNC();
   1022   1.75      gson 	URTWNHIST_CALLARGS("addr=%#jx, len=%#jx", addr, len, 0, 0);
   1023    1.1    nonaka 
   1024    1.1    nonaka 	return urtwn_write_region_1(sc, addr, buf, len);
   1025    1.1    nonaka }
   1026    1.1    nonaka 
   1027    1.1    nonaka static int
   1028    1.1    nonaka urtwn_read_region_1(struct urtwn_softc *sc, uint16_t addr, uint8_t *buf,
   1029    1.1    nonaka     int len)
   1030    1.1    nonaka {
   1031    1.1    nonaka 	usb_device_request_t req;
   1032    1.1    nonaka 	usbd_status error;
   1033    1.1    nonaka 
   1034   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1035   1.74      gson 
   1036    1.1    nonaka 	req.bmRequestType = UT_READ_VENDOR_DEVICE;
   1037    1.1    nonaka 	req.bRequest = R92C_REQ_REGS;
   1038    1.1    nonaka 	USETW(req.wValue, addr);
   1039    1.1    nonaka 	USETW(req.wIndex, 0);
   1040    1.1    nonaka 	USETW(req.wLength, len);
   1041    1.1    nonaka 	error = usbd_do_request(sc->sc_udev, &req, buf);
   1042    1.1    nonaka 	if (error != USBD_NORMAL_COMPLETION) {
   1043   1.75      gson 		DPRINTFN(DBG_REG, "error=%jd: addr=%#jx, len=%jd",
   1044   1.74      gson 		    error, addr, len, 0);
   1045    1.1    nonaka 	}
   1046   1.42     skrll 	return error;
   1047    1.1    nonaka }
   1048    1.1    nonaka 
   1049    1.1    nonaka static uint8_t
   1050    1.1    nonaka urtwn_read_1(struct urtwn_softc *sc, uint16_t addr)
   1051    1.1    nonaka {
   1052    1.1    nonaka 	uint8_t val;
   1053    1.1    nonaka 
   1054   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1055   1.74      gson 
   1056    1.1    nonaka 	if (urtwn_read_region_1(sc, addr, &val, 1) != USBD_NORMAL_COMPLETION)
   1057   1.42     skrll 		return 0xff;
   1058    1.1    nonaka 
   1059   1.75      gson 	DPRINTFN(DBG_REG, "addr=%#jx, val=%#jx", addr, val, 0, 0);
   1060   1.42     skrll 	return val;
   1061    1.1    nonaka }
   1062    1.1    nonaka 
   1063    1.1    nonaka static uint16_t
   1064    1.1    nonaka urtwn_read_2(struct urtwn_softc *sc, uint16_t addr)
   1065    1.1    nonaka {
   1066    1.1    nonaka 	uint8_t buf[2];
   1067    1.1    nonaka 	uint16_t val;
   1068    1.1    nonaka 
   1069   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1070   1.74      gson 
   1071    1.1    nonaka 	if (urtwn_read_region_1(sc, addr, buf, 2) != USBD_NORMAL_COMPLETION)
   1072   1.42     skrll 		return 0xffff;
   1073    1.1    nonaka 
   1074    1.1    nonaka 	val = LE_READ_2(&buf[0]);
   1075   1.75      gson 	DPRINTFN(DBG_REG, "addr=%#jx, val=%#jx", addr, val, 0, 0);
   1076   1.42     skrll 	return val;
   1077    1.1    nonaka }
   1078    1.1    nonaka 
   1079    1.1    nonaka static uint32_t
   1080    1.1    nonaka urtwn_read_4(struct urtwn_softc *sc, uint16_t addr)
   1081    1.1    nonaka {
   1082    1.1    nonaka 	uint8_t buf[4];
   1083    1.1    nonaka 	uint32_t val;
   1084    1.1    nonaka 
   1085   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1086   1.74      gson 
   1087    1.1    nonaka 	if (urtwn_read_region_1(sc, addr, buf, 4) != USBD_NORMAL_COMPLETION)
   1088   1.42     skrll 		return 0xffffffff;
   1089    1.1    nonaka 
   1090    1.1    nonaka 	val = LE_READ_4(&buf[0]);
   1091   1.75      gson 	DPRINTFN(DBG_REG, "addr=%#jx, val=%#jx", addr, val, 0, 0);
   1092   1.42     skrll 	return val;
   1093    1.1    nonaka }
   1094    1.1    nonaka 
   1095    1.1    nonaka static int
   1096    1.1    nonaka urtwn_fw_cmd(struct urtwn_softc *sc, uint8_t id, const void *buf, int len)
   1097    1.1    nonaka {
   1098    1.1    nonaka 	struct r92c_fw_cmd cmd;
   1099    1.1    nonaka 	uint8_t *cp;
   1100    1.1    nonaka 	int fwcur;
   1101    1.1    nonaka 	int ntries;
   1102    1.1    nonaka 
   1103   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1104   1.74      gson 	DPRINTFN(DBG_REG, "id=%jd, buf=%#jx, len=%jd", id, (uintptr_t)buf, len, 0);
   1105    1.1    nonaka 
   1106   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1107   1.12  christos 
   1108    1.1    nonaka 	mutex_enter(&sc->sc_fwcmd_mtx);
   1109    1.1    nonaka 	fwcur = sc->fwcur;
   1110    1.1    nonaka 	sc->fwcur = (sc->fwcur + 1) % R92C_H2C_NBOX;
   1111    1.1    nonaka 
   1112    1.1    nonaka 	/* Wait for current FW box to be empty. */
   1113    1.1    nonaka 	for (ntries = 0; ntries < 100; ntries++) {
   1114    1.1    nonaka 		if (!(urtwn_read_1(sc, R92C_HMETFR) & (1 << fwcur)))
   1115    1.1    nonaka 			break;
   1116   1.97       nat 		urtwn_delay_ms(sc, 2);
   1117    1.1    nonaka 	}
   1118    1.1    nonaka 	if (ntries == 100) {
   1119    1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   1120    1.1    nonaka 		    "could not send firmware command %d\n", id);
   1121   1.98       nat 		mutex_exit(&sc->sc_fwcmd_mtx);
   1122   1.42     skrll 		return ETIMEDOUT;
   1123    1.1    nonaka 	}
   1124    1.1    nonaka 
   1125    1.1    nonaka 	memset(&cmd, 0, sizeof(cmd));
   1126    1.1    nonaka 	KASSERT(len <= sizeof(cmd.msg));
   1127    1.1    nonaka 	memcpy(cmd.msg, buf, len);
   1128    1.1    nonaka 
   1129    1.1    nonaka 	/* Write the first word last since that will trigger the FW. */
   1130    1.1    nonaka 	cp = (uint8_t *)&cmd;
   1131   1.49       nat 	cmd.id = id;
   1132    1.1    nonaka 	if (len >= 4) {
   1133   1.49       nat 		if (!ISSET(sc->chip, URTWN_CHIP_92EU)) {
   1134   1.49       nat 			cmd.id |= R92C_CMD_FLAG_EXT;
   1135   1.49       nat 			urtwn_write_region(sc, R92C_HMEBOX_EXT(fwcur),
   1136   1.49       nat 			    &cp[1], 2);
   1137   1.49       nat 			urtwn_write_4(sc, R92C_HMEBOX(fwcur),
   1138   1.49       nat 			    cp[0] + (cp[3] << 8) + (cp[4] << 16) +
   1139   1.71   msaitoh 			    ((uint32_t)cp[5] << 24));
   1140   1.49       nat 		} else {
   1141   1.49       nat 			urtwn_write_region(sc, R92E_HMEBOX_EXT(fwcur),
   1142   1.49       nat 			    &cp[4], 2);
   1143   1.49       nat 			urtwn_write_4(sc, R92C_HMEBOX(fwcur),
   1144   1.49       nat 			    cp[0] + (cp[1] << 8) + (cp[2] << 16) +
   1145   1.71   msaitoh 			    ((uint32_t)cp[3] << 24));
   1146   1.49       nat 		}
   1147    1.1    nonaka 	} else {
   1148    1.1    nonaka 		urtwn_write_region(sc, R92C_HMEBOX(fwcur), cp, len);
   1149    1.1    nonaka 	}
   1150   1.98       nat 	mutex_exit(&sc->sc_fwcmd_mtx);
   1151    1.1    nonaka 
   1152   1.42     skrll 	return 0;
   1153    1.1    nonaka }
   1154    1.1    nonaka 
   1155   1.32    nonaka static __inline void
   1156   1.32    nonaka urtwn_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr, uint32_t val)
   1157   1.32    nonaka {
   1158   1.32    nonaka 
   1159   1.32    nonaka 	sc->sc_rf_write(sc, chain, addr, val);
   1160   1.32    nonaka }
   1161   1.32    nonaka 
   1162    1.1    nonaka static void
   1163   1.32    nonaka urtwn_r92c_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr,
   1164   1.32    nonaka     uint32_t val)
   1165    1.1    nonaka {
   1166    1.1    nonaka 
   1167    1.1    nonaka 	urtwn_bb_write(sc, R92C_LSSI_PARAM(chain),
   1168    1.1    nonaka 	    SM(R92C_LSSI_PARAM_ADDR, addr) | SM(R92C_LSSI_PARAM_DATA, val));
   1169    1.1    nonaka }
   1170    1.1    nonaka 
   1171   1.32    nonaka static void
   1172   1.32    nonaka urtwn_r88e_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr,
   1173   1.32    nonaka     uint32_t val)
   1174   1.32    nonaka {
   1175   1.32    nonaka 
   1176   1.32    nonaka 	urtwn_bb_write(sc, R92C_LSSI_PARAM(chain),
   1177   1.32    nonaka 	    SM(R88E_LSSI_PARAM_ADDR, addr) | SM(R92C_LSSI_PARAM_DATA, val));
   1178   1.32    nonaka }
   1179   1.32    nonaka 
   1180   1.49       nat static void
   1181   1.49       nat urtwn_r92e_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr,
   1182   1.49       nat     uint32_t val)
   1183   1.49       nat {
   1184   1.49       nat 
   1185   1.49       nat 	urtwn_bb_write(sc, R92C_LSSI_PARAM(chain),
   1186   1.49       nat 	    SM(R88E_LSSI_PARAM_ADDR, addr) | SM(R92C_LSSI_PARAM_DATA, val));
   1187   1.49       nat }
   1188   1.49       nat 
   1189    1.1    nonaka static uint32_t
   1190    1.1    nonaka urtwn_rf_read(struct urtwn_softc *sc, int chain, uint8_t addr)
   1191    1.1    nonaka {
   1192    1.1    nonaka 	uint32_t reg[R92C_MAX_CHAINS], val;
   1193    1.1    nonaka 
   1194    1.1    nonaka 	reg[0] = urtwn_bb_read(sc, R92C_HSSI_PARAM2(0));
   1195    1.1    nonaka 	if (chain != 0) {
   1196    1.1    nonaka 		reg[chain] = urtwn_bb_read(sc, R92C_HSSI_PARAM2(chain));
   1197    1.1    nonaka 	}
   1198    1.1    nonaka 
   1199    1.1    nonaka 	urtwn_bb_write(sc, R92C_HSSI_PARAM2(0),
   1200    1.1    nonaka 	    reg[0] & ~R92C_HSSI_PARAM2_READ_EDGE);
   1201   1.97       nat 	urtwn_delay_ms(sc, 1);
   1202    1.1    nonaka 
   1203    1.1    nonaka 	urtwn_bb_write(sc, R92C_HSSI_PARAM2(chain),
   1204    1.1    nonaka 	    RW(reg[chain], R92C_HSSI_PARAM2_READ_ADDR, addr) |
   1205    1.1    nonaka 	    R92C_HSSI_PARAM2_READ_EDGE);
   1206   1.97       nat 	urtwn_delay_ms(sc, 1);
   1207    1.1    nonaka 
   1208    1.1    nonaka 	urtwn_bb_write(sc, R92C_HSSI_PARAM2(0),
   1209    1.1    nonaka 	    reg[0] | R92C_HSSI_PARAM2_READ_EDGE);
   1210   1.97       nat 	urtwn_delay_ms(sc, 1);
   1211    1.1    nonaka 
   1212    1.1    nonaka 	if (urtwn_bb_read(sc, R92C_HSSI_PARAM1(chain)) & R92C_HSSI_PARAM1_PI) {
   1213    1.1    nonaka 		val = urtwn_bb_read(sc, R92C_HSPI_READBACK(chain));
   1214    1.1    nonaka 	} else {
   1215    1.1    nonaka 		val = urtwn_bb_read(sc, R92C_LSSI_READBACK(chain));
   1216    1.1    nonaka 	}
   1217   1.42     skrll 	return MS(val, R92C_LSSI_READBACK_DATA);
   1218    1.1    nonaka }
   1219    1.1    nonaka 
   1220    1.1    nonaka static int
   1221    1.1    nonaka urtwn_llt_write(struct urtwn_softc *sc, uint32_t addr, uint32_t data)
   1222    1.1    nonaka {
   1223    1.1    nonaka 	int ntries;
   1224    1.1    nonaka 
   1225   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1226   1.12  christos 
   1227    1.1    nonaka 	urtwn_write_4(sc, R92C_LLT_INIT,
   1228    1.1    nonaka 	    SM(R92C_LLT_INIT_OP, R92C_LLT_INIT_OP_WRITE) |
   1229    1.1    nonaka 	    SM(R92C_LLT_INIT_ADDR, addr) |
   1230    1.1    nonaka 	    SM(R92C_LLT_INIT_DATA, data));
   1231    1.1    nonaka 	/* Wait for write operation to complete. */
   1232    1.1    nonaka 	for (ntries = 0; ntries < 20; ntries++) {
   1233    1.1    nonaka 		if (MS(urtwn_read_4(sc, R92C_LLT_INIT), R92C_LLT_INIT_OP) ==
   1234    1.1    nonaka 		    R92C_LLT_INIT_OP_NO_ACTIVE) {
   1235    1.1    nonaka 			/* Done */
   1236   1.42     skrll 			return 0;
   1237    1.1    nonaka 		}
   1238    1.1    nonaka 		DELAY(5);
   1239    1.1    nonaka 	}
   1240   1.42     skrll 	return ETIMEDOUT;
   1241    1.1    nonaka }
   1242    1.1    nonaka 
   1243    1.1    nonaka static uint8_t
   1244    1.1    nonaka urtwn_efuse_read_1(struct urtwn_softc *sc, uint16_t addr)
   1245    1.1    nonaka {
   1246    1.1    nonaka 	uint32_t reg;
   1247    1.1    nonaka 	int ntries;
   1248    1.1    nonaka 
   1249   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1250   1.12  christos 
   1251    1.1    nonaka 	reg = urtwn_read_4(sc, R92C_EFUSE_CTRL);
   1252    1.1    nonaka 	reg = RW(reg, R92C_EFUSE_CTRL_ADDR, addr);
   1253    1.1    nonaka 	reg &= ~R92C_EFUSE_CTRL_VALID;
   1254    1.1    nonaka 	urtwn_write_4(sc, R92C_EFUSE_CTRL, reg);
   1255    1.1    nonaka 
   1256    1.1    nonaka 	/* Wait for read operation to complete. */
   1257    1.1    nonaka 	for (ntries = 0; ntries < 100; ntries++) {
   1258    1.1    nonaka 		reg = urtwn_read_4(sc, R92C_EFUSE_CTRL);
   1259    1.1    nonaka 		if (reg & R92C_EFUSE_CTRL_VALID) {
   1260    1.1    nonaka 			/* Done */
   1261   1.42     skrll 			return MS(reg, R92C_EFUSE_CTRL_DATA);
   1262    1.1    nonaka 		}
   1263    1.1    nonaka 		DELAY(5);
   1264    1.1    nonaka 	}
   1265    1.1    nonaka 	aprint_error_dev(sc->sc_dev,
   1266   1.83  christos 	    "could not read efuse byte at address 0x%04x\n", addr);
   1267   1.42     skrll 	return 0xff;
   1268    1.1    nonaka }
   1269    1.1    nonaka 
   1270    1.1    nonaka static void
   1271    1.1    nonaka urtwn_efuse_read(struct urtwn_softc *sc)
   1272    1.1    nonaka {
   1273    1.1    nonaka 	uint8_t *rom = (uint8_t *)&sc->rom;
   1274    1.1    nonaka 	uint32_t reg;
   1275    1.1    nonaka 	uint16_t addr = 0;
   1276    1.1    nonaka 	uint8_t off, msk;
   1277   1.22  christos 	size_t i;
   1278    1.1    nonaka 
   1279   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1280    1.1    nonaka 
   1281   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1282   1.12  christos 
   1283   1.32    nonaka 	urtwn_efuse_switch_power(sc);
   1284   1.32    nonaka 
   1285    1.1    nonaka 	memset(&sc->rom, 0xff, sizeof(sc->rom));
   1286    1.1    nonaka 	while (addr < 512) {
   1287    1.1    nonaka 		reg = urtwn_efuse_read_1(sc, addr);
   1288    1.1    nonaka 		if (reg == 0xff)
   1289    1.1    nonaka 			break;
   1290    1.1    nonaka 		addr++;
   1291    1.1    nonaka 		off = reg >> 4;
   1292    1.1    nonaka 		msk = reg & 0xf;
   1293    1.1    nonaka 		for (i = 0; i < 4; i++) {
   1294    1.1    nonaka 			if (msk & (1U << i))
   1295    1.1    nonaka 				continue;
   1296    1.1    nonaka 
   1297    1.1    nonaka 			rom[off * 8 + i * 2 + 0] = urtwn_efuse_read_1(sc, addr);
   1298    1.1    nonaka 			addr++;
   1299    1.1    nonaka 			rom[off * 8 + i * 2 + 1] = urtwn_efuse_read_1(sc, addr);
   1300    1.1    nonaka 			addr++;
   1301    1.1    nonaka 		}
   1302    1.1    nonaka 	}
   1303    1.1    nonaka #ifdef URTWN_DEBUG
   1304   1.74      gson 	/* Dump ROM content. */
   1305   1.74      gson 	for (i = 0; i < (int)sizeof(sc->rom); i++)
   1306   1.74      gson 		DPRINTFN(DBG_INIT, "%04jx: %02jx", i, rom[i], 0, 0);
   1307    1.1    nonaka #endif
   1308    1.1    nonaka }
   1309    1.1    nonaka 
   1310   1.32    nonaka static void
   1311   1.32    nonaka urtwn_efuse_switch_power(struct urtwn_softc *sc)
   1312   1.32    nonaka {
   1313   1.32    nonaka 	uint32_t reg;
   1314   1.32    nonaka 
   1315   1.32    nonaka 	reg = urtwn_read_2(sc, R92C_SYS_ISO_CTRL);
   1316   1.32    nonaka 	if (!(reg & R92C_SYS_ISO_CTRL_PWC_EV12V)) {
   1317   1.32    nonaka 		urtwn_write_2(sc, R92C_SYS_ISO_CTRL,
   1318   1.32    nonaka 		    reg | R92C_SYS_ISO_CTRL_PWC_EV12V);
   1319   1.32    nonaka 	}
   1320   1.32    nonaka 	reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
   1321   1.32    nonaka 	if (!(reg & R92C_SYS_FUNC_EN_ELDR)) {
   1322   1.32    nonaka 		urtwn_write_2(sc, R92C_SYS_FUNC_EN,
   1323   1.32    nonaka 		    reg | R92C_SYS_FUNC_EN_ELDR);
   1324   1.32    nonaka 	}
   1325   1.32    nonaka 	reg = urtwn_read_2(sc, R92C_SYS_CLKR);
   1326   1.32    nonaka 	if ((reg & (R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M)) !=
   1327   1.32    nonaka 	    (R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M)) {
   1328   1.32    nonaka 		urtwn_write_2(sc, R92C_SYS_CLKR,
   1329   1.32    nonaka 		    reg | R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M);
   1330   1.32    nonaka 	}
   1331   1.32    nonaka }
   1332   1.32    nonaka 
   1333    1.1    nonaka static int
   1334    1.1    nonaka urtwn_read_chipid(struct urtwn_softc *sc)
   1335    1.1    nonaka {
   1336    1.1    nonaka 	uint32_t reg;
   1337    1.1    nonaka 
   1338   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1339    1.1    nonaka 
   1340   1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   1341   1.49       nat 	    ISSET(sc->chip, URTWN_CHIP_92EU))
   1342   1.42     skrll 		return 0;
   1343   1.32    nonaka 
   1344    1.1    nonaka 	reg = urtwn_read_4(sc, R92C_SYS_CFG);
   1345    1.1    nonaka 	if (reg & R92C_SYS_CFG_TRP_VAUX_EN) {
   1346    1.1    nonaka 		/* test chip, not supported */
   1347   1.42     skrll 		return EIO;
   1348    1.1    nonaka 	}
   1349    1.1    nonaka 	if (reg & R92C_SYS_CFG_TYPE_92C) {
   1350    1.1    nonaka 		sc->chip |= URTWN_CHIP_92C;
   1351    1.1    nonaka 		/* Check if it is a castrated 8192C. */
   1352    1.1    nonaka 		if (MS(urtwn_read_4(sc, R92C_HPON_FSM),
   1353    1.1    nonaka 		    R92C_HPON_FSM_CHIP_BONDING_ID) ==
   1354    1.1    nonaka 		    R92C_HPON_FSM_CHIP_BONDING_ID_92C_1T2R) {
   1355    1.1    nonaka 			sc->chip |= URTWN_CHIP_92C_1T2R;
   1356    1.1    nonaka 		}
   1357    1.1    nonaka 	}
   1358    1.1    nonaka 	if (reg & R92C_SYS_CFG_VENDOR_UMC) {
   1359    1.1    nonaka 		sc->chip |= URTWN_CHIP_UMC;
   1360    1.1    nonaka 		if (MS(reg, R92C_SYS_CFG_CHIP_VER_RTL) == 0) {
   1361    1.1    nonaka 			sc->chip |= URTWN_CHIP_UMC_A_CUT;
   1362    1.1    nonaka 		}
   1363    1.1    nonaka 	}
   1364   1.42     skrll 	return 0;
   1365    1.1    nonaka }
   1366    1.1    nonaka 
   1367    1.1    nonaka #ifdef URTWN_DEBUG
   1368    1.1    nonaka static void
   1369    1.1    nonaka urtwn_dump_rom(struct urtwn_softc *sc, struct r92c_rom *rp)
   1370    1.1    nonaka {
   1371    1.1    nonaka 
   1372    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1373   1.83  christos 	    "id 0x%04x, dbg_sel %#x, vid %#x, pid %#x\n",
   1374    1.1    nonaka 	    rp->id, rp->dbg_sel, rp->vid, rp->pid);
   1375    1.1    nonaka 
   1376    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1377   1.82  christos 	    "usb_opt %#x, ep_setting %#x, usb_phy %#x\n",
   1378    1.1    nonaka 	    rp->usb_opt, rp->ep_setting, rp->usb_phy);
   1379    1.1    nonaka 
   1380    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1381   1.73       bad 	    "macaddr %s\n",
   1382   1.73       bad 	    ether_sprintf(rp->macaddr));
   1383    1.1    nonaka 
   1384    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1385   1.82  christos 	    "string %s, subcustomer_id %#x\n",
   1386    1.1    nonaka 	    rp->string, rp->subcustomer_id);
   1387    1.1    nonaka 
   1388    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1389    1.1    nonaka 	    "cck_tx_pwr c0: %d %d %d, c1: %d %d %d\n",
   1390    1.1    nonaka 	    rp->cck_tx_pwr[0][0], rp->cck_tx_pwr[0][1], rp->cck_tx_pwr[0][2],
   1391    1.1    nonaka 	    rp->cck_tx_pwr[1][0], rp->cck_tx_pwr[1][1], rp->cck_tx_pwr[1][2]);
   1392    1.1    nonaka 
   1393    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1394    1.1    nonaka 	    "ht40_1s_tx_pwr c0 %d %d %d, c1 %d %d %d\n",
   1395    1.1    nonaka 	    rp->ht40_1s_tx_pwr[0][0], rp->ht40_1s_tx_pwr[0][1],
   1396    1.1    nonaka 	    rp->ht40_1s_tx_pwr[0][2],
   1397    1.1    nonaka 	    rp->ht40_1s_tx_pwr[1][0], rp->ht40_1s_tx_pwr[1][1],
   1398    1.1    nonaka 	    rp->ht40_1s_tx_pwr[1][2]);
   1399    1.1    nonaka 
   1400    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1401    1.1    nonaka 	    "ht40_2s_tx_pwr_diff c0: %d %d %d, c1: %d %d %d\n",
   1402    1.1    nonaka 	    rp->ht40_2s_tx_pwr_diff[0] & 0xf, rp->ht40_2s_tx_pwr_diff[1] & 0xf,
   1403    1.1    nonaka 	    rp->ht40_2s_tx_pwr_diff[2] & 0xf,
   1404    1.1    nonaka 	    rp->ht40_2s_tx_pwr_diff[0] >> 4, rp->ht40_2s_tx_pwr_diff[1] & 0xf,
   1405    1.1    nonaka 	    rp->ht40_2s_tx_pwr_diff[2] >> 4);
   1406    1.1    nonaka 
   1407    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1408    1.1    nonaka 	    "ht20_tx_pwr_diff c0: %d %d %d, c1: %d %d %d\n",
   1409    1.1    nonaka 	    rp->ht20_tx_pwr_diff[0] & 0xf, rp->ht20_tx_pwr_diff[1] & 0xf,
   1410    1.1    nonaka 	    rp->ht20_tx_pwr_diff[2] & 0xf,
   1411    1.1    nonaka 	    rp->ht20_tx_pwr_diff[0] >> 4, rp->ht20_tx_pwr_diff[1] >> 4,
   1412    1.1    nonaka 	    rp->ht20_tx_pwr_diff[2] >> 4);
   1413    1.1    nonaka 
   1414    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1415    1.1    nonaka 	    "ofdm_tx_pwr_diff c0: %d %d %d, c1: %d %d %d\n",
   1416    1.1    nonaka 	    rp->ofdm_tx_pwr_diff[0] & 0xf, rp->ofdm_tx_pwr_diff[1] & 0xf,
   1417    1.1    nonaka 	    rp->ofdm_tx_pwr_diff[2] & 0xf,
   1418    1.1    nonaka 	    rp->ofdm_tx_pwr_diff[0] >> 4, rp->ofdm_tx_pwr_diff[1] >> 4,
   1419    1.1    nonaka 	    rp->ofdm_tx_pwr_diff[2] >> 4);
   1420    1.1    nonaka 
   1421    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1422    1.1    nonaka 	    "ht40_max_pwr_offset c0: %d %d %d, c1: %d %d %d\n",
   1423    1.1    nonaka 	    rp->ht40_max_pwr[0] & 0xf, rp->ht40_max_pwr[1] & 0xf,
   1424    1.1    nonaka 	    rp->ht40_max_pwr[2] & 0xf,
   1425    1.1    nonaka 	    rp->ht40_max_pwr[0] >> 4, rp->ht40_max_pwr[1] >> 4,
   1426    1.1    nonaka 	    rp->ht40_max_pwr[2] >> 4);
   1427    1.1    nonaka 
   1428    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1429    1.1    nonaka 	    "ht20_max_pwr_offset c0: %d %d %d, c1: %d %d %d\n",
   1430    1.1    nonaka 	    rp->ht20_max_pwr[0] & 0xf, rp->ht20_max_pwr[1] & 0xf,
   1431    1.1    nonaka 	    rp->ht20_max_pwr[2] & 0xf,
   1432    1.1    nonaka 	    rp->ht20_max_pwr[0] >> 4, rp->ht20_max_pwr[1] >> 4,
   1433    1.1    nonaka 	    rp->ht20_max_pwr[2] >> 4);
   1434    1.1    nonaka 
   1435    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1436    1.1    nonaka 	    "xtal_calib %d, tssi %d %d, thermal %d\n",
   1437    1.1    nonaka 	    rp->xtal_calib, rp->tssi[0], rp->tssi[1], rp->thermal_meter);
   1438    1.1    nonaka 
   1439    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1440   1.82  christos 	    "rf_opt1 %#x, rf_opt2 %#x, rf_opt3 %#x, rf_opt4 %#x\n",
   1441    1.1    nonaka 	    rp->rf_opt1, rp->rf_opt2, rp->rf_opt3, rp->rf_opt4);
   1442    1.1    nonaka 
   1443    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1444   1.82  christos 	    "channnel_plan %d, version %d customer_id %#x\n",
   1445    1.1    nonaka 	    rp->channel_plan, rp->version, rp->curstomer_id);
   1446    1.1    nonaka }
   1447    1.1    nonaka #endif
   1448    1.1    nonaka 
   1449    1.1    nonaka static void
   1450    1.1    nonaka urtwn_read_rom(struct urtwn_softc *sc)
   1451    1.1    nonaka {
   1452    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1453    1.1    nonaka 	struct r92c_rom *rom = &sc->rom;
   1454    1.1    nonaka 
   1455   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1456    1.1    nonaka 
   1457   1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   1458   1.12  christos 
   1459    1.1    nonaka 	/* Read full ROM image. */
   1460    1.1    nonaka 	urtwn_efuse_read(sc);
   1461    1.1    nonaka #ifdef URTWN_DEBUG
   1462    1.1    nonaka 	if (urtwn_debug & DBG_REG)
   1463    1.1    nonaka 		urtwn_dump_rom(sc, rom);
   1464    1.1    nonaka #endif
   1465    1.1    nonaka 
   1466    1.1    nonaka 	/* XXX Weird but this is what the vendor driver does. */
   1467    1.1    nonaka 	sc->pa_setting = urtwn_efuse_read_1(sc, 0x1fa);
   1468    1.1    nonaka 	sc->board_type = MS(rom->rf_opt1, R92C_ROM_RF1_BOARD_TYPE);
   1469    1.1    nonaka 	sc->regulatory = MS(rom->rf_opt1, R92C_ROM_RF1_REGULATORY);
   1470    1.1    nonaka 
   1471    1.1    nonaka 	DPRINTFN(DBG_INIT,
   1472   1.75      gson 	    "PA setting=%#jx, board=%#jx, regulatory=%jd",
   1473   1.74      gson 	    sc->pa_setting, sc->board_type, sc->regulatory, 0);
   1474    1.1    nonaka 
   1475    1.1    nonaka 	IEEE80211_ADDR_COPY(ic->ic_myaddr, rom->macaddr);
   1476   1.12  christos 
   1477   1.32    nonaka 	sc->sc_rf_write = urtwn_r92c_rf_write;
   1478   1.32    nonaka 	sc->sc_power_on = urtwn_r92c_power_on;
   1479   1.32    nonaka 	sc->sc_dma_init = urtwn_r92c_dma_init;
   1480   1.32    nonaka 
   1481   1.32    nonaka 	mutex_exit(&sc->sc_write_mtx);
   1482   1.32    nonaka }
   1483   1.32    nonaka 
   1484   1.32    nonaka static void
   1485   1.32    nonaka urtwn_r88e_read_rom(struct urtwn_softc *sc)
   1486   1.32    nonaka {
   1487   1.32    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1488   1.32    nonaka 	uint8_t *rom = sc->r88e_rom;
   1489   1.32    nonaka 	uint32_t reg;
   1490   1.32    nonaka 	uint16_t addr = 0;
   1491   1.32    nonaka 	uint8_t off, msk, tmp;
   1492   1.32    nonaka 	int i;
   1493   1.32    nonaka 
   1494   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1495   1.32    nonaka 
   1496   1.32    nonaka 	mutex_enter(&sc->sc_write_mtx);
   1497   1.32    nonaka 
   1498   1.32    nonaka 	off = 0;
   1499   1.32    nonaka 	urtwn_efuse_switch_power(sc);
   1500   1.32    nonaka 
   1501   1.32    nonaka 	/* Read full ROM image. */
   1502   1.32    nonaka 	memset(&sc->r88e_rom, 0xff, sizeof(sc->r88e_rom));
   1503   1.49       nat 	while (addr < 4096) {
   1504   1.32    nonaka 		reg = urtwn_efuse_read_1(sc, addr);
   1505   1.32    nonaka 		if (reg == 0xff)
   1506   1.32    nonaka 			break;
   1507   1.32    nonaka 		addr++;
   1508   1.32    nonaka 		if ((reg & 0x1f) == 0x0f) {
   1509   1.32    nonaka 			tmp = (reg & 0xe0) >> 5;
   1510   1.32    nonaka 			reg = urtwn_efuse_read_1(sc, addr);
   1511   1.32    nonaka 			if ((reg & 0x0f) != 0x0f)
   1512   1.32    nonaka 				off = ((reg & 0xf0) >> 1) | tmp;
   1513   1.32    nonaka 			addr++;
   1514   1.32    nonaka 		} else
   1515   1.32    nonaka 			off = reg >> 4;
   1516   1.32    nonaka 		msk = reg & 0xf;
   1517   1.32    nonaka 		for (i = 0; i < 4; i++) {
   1518   1.32    nonaka 			if (msk & (1 << i))
   1519   1.32    nonaka 				continue;
   1520   1.32    nonaka 			rom[off * 8 + i * 2 + 0] = urtwn_efuse_read_1(sc, addr);
   1521   1.32    nonaka 			addr++;
   1522   1.32    nonaka 			rom[off * 8 + i * 2 + 1] = urtwn_efuse_read_1(sc, addr);
   1523   1.32    nonaka 			addr++;
   1524   1.32    nonaka 		}
   1525   1.32    nonaka 	}
   1526   1.32    nonaka #ifdef URTWN_DEBUG
   1527   1.32    nonaka 	if (urtwn_debug & DBG_REG) {
   1528   1.32    nonaka 	}
   1529   1.32    nonaka #endif
   1530   1.32    nonaka 
   1531   1.32    nonaka 	addr = 0x10;
   1532   1.32    nonaka 	for (i = 0; i < 6; i++)
   1533   1.32    nonaka 		sc->cck_tx_pwr[i] = sc->r88e_rom[addr++];
   1534   1.32    nonaka 	for (i = 0; i < 5; i++)
   1535   1.32    nonaka 		sc->ht40_tx_pwr[i] = sc->r88e_rom[addr++];
   1536   1.32    nonaka 	sc->bw20_tx_pwr_diff = (sc->r88e_rom[addr] & 0xf0) >> 4;
   1537   1.32    nonaka 	if (sc->bw20_tx_pwr_diff & 0x08)
   1538   1.32    nonaka 		sc->bw20_tx_pwr_diff |= 0xf0;
   1539   1.32    nonaka 	sc->ofdm_tx_pwr_diff = (sc->r88e_rom[addr] & 0xf);
   1540   1.32    nonaka 	if (sc->ofdm_tx_pwr_diff & 0x08)
   1541   1.32    nonaka 		sc->ofdm_tx_pwr_diff |= 0xf0;
   1542   1.32    nonaka 	sc->regulatory = MS(sc->r88e_rom[0xc1], R92C_ROM_RF1_REGULATORY);
   1543   1.32    nonaka 
   1544   1.32    nonaka 	IEEE80211_ADDR_COPY(ic->ic_myaddr, &sc->r88e_rom[0xd7]);
   1545   1.32    nonaka 
   1546   1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
   1547   1.49       nat 		sc->sc_power_on = urtwn_r92e_power_on;
   1548   1.49       nat 		sc->sc_rf_write = urtwn_r92e_rf_write;
   1549   1.49       nat 	} else {
   1550   1.49       nat 		sc->sc_power_on = urtwn_r88e_power_on;
   1551   1.49       nat 		sc->sc_rf_write = urtwn_r88e_rf_write;
   1552   1.49       nat 	}
   1553   1.32    nonaka 	sc->sc_dma_init = urtwn_r88e_dma_init;
   1554   1.32    nonaka 
   1555   1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   1556    1.1    nonaka }
   1557    1.1    nonaka 
   1558    1.1    nonaka static int
   1559    1.1    nonaka urtwn_media_change(struct ifnet *ifp)
   1560    1.1    nonaka {
   1561    1.1    nonaka 	int error;
   1562    1.1    nonaka 
   1563   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1564    1.1    nonaka 
   1565    1.1    nonaka 	if ((error = ieee80211_media_change(ifp)) != ENETRESET)
   1566   1.42     skrll 		return error;
   1567    1.1    nonaka 
   1568    1.1    nonaka 	if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) ==
   1569    1.1    nonaka 	    (IFF_UP | IFF_RUNNING)) {
   1570    1.1    nonaka 		urtwn_init(ifp);
   1571    1.1    nonaka 	}
   1572   1.42     skrll 	return 0;
   1573    1.1    nonaka }
   1574    1.1    nonaka 
   1575    1.1    nonaka /*
   1576    1.1    nonaka  * Initialize rate adaptation in firmware.
   1577    1.1    nonaka  */
   1578   1.88  jdolecek static int __noinline
   1579    1.1    nonaka urtwn_ra_init(struct urtwn_softc *sc)
   1580    1.1    nonaka {
   1581    1.1    nonaka 	static const uint8_t map[] = {
   1582    1.1    nonaka 		2, 4, 11, 22, 12, 18, 24, 36, 48, 72, 96, 108
   1583    1.1    nonaka 	};
   1584    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1585    1.1    nonaka 	struct ieee80211_node *ni = ic->ic_bss;
   1586    1.1    nonaka 	struct ieee80211_rateset *rs = &ni->ni_rates;
   1587    1.1    nonaka 	struct r92c_fw_cmd_macid_cfg cmd;
   1588    1.1    nonaka 	uint32_t rates, basicrates;
   1589   1.60   thorpej 	uint32_t rrsr_mask, rrsr_rate;
   1590    1.1    nonaka 	uint8_t mode;
   1591   1.22  christos 	size_t maxrate, maxbasicrate, i, j;
   1592   1.22  christos 	int error;
   1593    1.1    nonaka 
   1594   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1595    1.1    nonaka 
   1596   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1597   1.12  christos 
   1598    1.1    nonaka 	/* Get normal and basic rates mask. */
   1599   1.49       nat 	rates = basicrates = 1;
   1600    1.1    nonaka 	maxrate = maxbasicrate = 0;
   1601    1.1    nonaka 	for (i = 0; i < rs->rs_nrates; i++) {
   1602    1.1    nonaka 		/* Convert 802.11 rate to HW rate index. */
   1603   1.22  christos 		for (j = 0; j < __arraycount(map); j++) {
   1604    1.1    nonaka 			if ((rs->rs_rates[i] & IEEE80211_RATE_VAL) == map[j]) {
   1605    1.1    nonaka 				break;
   1606    1.1    nonaka 			}
   1607    1.1    nonaka 		}
   1608    1.1    nonaka 		if (j == __arraycount(map)) {
   1609    1.1    nonaka 			/* Unknown rate, skip. */
   1610    1.1    nonaka 			continue;
   1611    1.1    nonaka 		}
   1612    1.1    nonaka 
   1613    1.1    nonaka 		rates |= 1U << j;
   1614    1.1    nonaka 		if (j > maxrate) {
   1615    1.1    nonaka 			maxrate = j;
   1616    1.1    nonaka 		}
   1617    1.1    nonaka 
   1618    1.1    nonaka 		if (rs->rs_rates[i] & IEEE80211_RATE_BASIC) {
   1619    1.1    nonaka 			basicrates |= 1U << j;
   1620    1.1    nonaka 			if (j > maxbasicrate) {
   1621    1.1    nonaka 				maxbasicrate = j;
   1622    1.1    nonaka 			}
   1623    1.1    nonaka 		}
   1624    1.1    nonaka 	}
   1625    1.1    nonaka 	if (ic->ic_curmode == IEEE80211_MODE_11B) {
   1626    1.1    nonaka 		mode = R92C_RAID_11B;
   1627    1.1    nonaka 	} else {
   1628    1.1    nonaka 		mode = R92C_RAID_11BG;
   1629    1.1    nonaka 	}
   1630   1.75      gson 	DPRINTFN(DBG_INIT, "mode=%#jx", mode, 0, 0, 0);
   1631   1.75      gson 	DPRINTFN(DBG_INIT, "rates=%#jx, basicrates=%#jx, "
   1632   1.74      gson 	    "maxrate=%jx, maxbasicrate=%jx",
   1633   1.74      gson 	    rates, basicrates, maxrate, maxbasicrate);
   1634   1.49       nat 
   1635   1.49       nat 	if (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE) {
   1636   1.49       nat 		maxbasicrate |= R92C_RATE_SHORTGI;
   1637   1.49       nat 		maxrate |= R92C_RATE_SHORTGI;
   1638    1.1    nonaka 	}
   1639    1.1    nonaka 
   1640    1.1    nonaka 	/* Set rates mask for group addressed frames. */
   1641   1.60   thorpej 	cmd.macid = RTWN_MACID_BC | RTWN_MACID_VALID;
   1642   1.49       nat 	if (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE)
   1643   1.60   thorpej 		cmd.macid |= RTWN_MACID_SHORTGI;
   1644   1.60   thorpej 	cmd.mask = htole32((mode << 28) | basicrates);
   1645    1.1    nonaka 	error = urtwn_fw_cmd(sc, R92C_CMD_MACID_CONFIG, &cmd, sizeof(cmd));
   1646    1.1    nonaka 	if (error != 0) {
   1647    1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   1648    1.1    nonaka 		    "could not add broadcast station\n");
   1649   1.42     skrll 		return error;
   1650    1.1    nonaka 	}
   1651    1.1    nonaka 	/* Set initial MRR rate. */
   1652   1.74      gson 	DPRINTFN(DBG_INIT, "maxbasicrate=%jd", maxbasicrate, 0, 0, 0);
   1653   1.60   thorpej 	urtwn_write_1(sc, R92C_INIDATA_RATE_SEL(RTWN_MACID_BC), maxbasicrate);
   1654    1.1    nonaka 
   1655    1.1    nonaka 	/* Set rates mask for unicast frames. */
   1656   1.60   thorpej 	cmd.macid = RTWN_MACID_BSS | RTWN_MACID_VALID;
   1657   1.49       nat 	if (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE)
   1658   1.60   thorpej 		cmd.macid |= RTWN_MACID_SHORTGI;
   1659   1.60   thorpej 	cmd.mask = htole32((mode << 28) | rates);
   1660    1.1    nonaka 	error = urtwn_fw_cmd(sc, R92C_CMD_MACID_CONFIG, &cmd, sizeof(cmd));
   1661    1.1    nonaka 	if (error != 0) {
   1662    1.1    nonaka 		aprint_error_dev(sc->sc_dev, "could not add BSS station\n");
   1663   1.42     skrll 		return error;
   1664    1.1    nonaka 	}
   1665    1.1    nonaka 	/* Set initial MRR rate. */
   1666   1.74      gson 	DPRINTFN(DBG_INIT, "maxrate=%jd", maxrate, 0, 0, 0);
   1667   1.60   thorpej 	urtwn_write_1(sc, R92C_INIDATA_RATE_SEL(RTWN_MACID_BSS), maxrate);
   1668    1.1    nonaka 
   1669   1.49       nat 	rrsr_rate = ic->ic_fixed_rate;
   1670   1.49       nat 	if (rrsr_rate == -1)
   1671   1.49       nat 		rrsr_rate = 11;
   1672   1.49       nat 
   1673   1.49       nat 	rrsr_mask = 0xffff >> (15 - rrsr_rate);
   1674   1.49       nat 	urtwn_write_2(sc, R92C_RRSR, rrsr_mask);
   1675   1.49       nat 
   1676    1.1    nonaka 	/* Indicate highest supported rate. */
   1677    1.1    nonaka 	ni->ni_txrate = rs->rs_nrates - 1;
   1678    1.1    nonaka 
   1679   1.42     skrll 	return 0;
   1680    1.1    nonaka }
   1681    1.1    nonaka 
   1682    1.1    nonaka static int
   1683    1.1    nonaka urtwn_get_nettype(struct urtwn_softc *sc)
   1684    1.1    nonaka {
   1685    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1686    1.1    nonaka 	int type;
   1687    1.1    nonaka 
   1688   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1689    1.1    nonaka 
   1690    1.1    nonaka 	switch (ic->ic_opmode) {
   1691    1.1    nonaka 	case IEEE80211_M_STA:
   1692    1.1    nonaka 		type = R92C_CR_NETTYPE_INFRA;
   1693    1.1    nonaka 		break;
   1694    1.1    nonaka 
   1695    1.1    nonaka 	case IEEE80211_M_IBSS:
   1696    1.1    nonaka 		type = R92C_CR_NETTYPE_ADHOC;
   1697    1.1    nonaka 		break;
   1698    1.1    nonaka 
   1699    1.1    nonaka 	default:
   1700    1.1    nonaka 		type = R92C_CR_NETTYPE_NOLINK;
   1701    1.1    nonaka 		break;
   1702    1.1    nonaka 	}
   1703    1.1    nonaka 
   1704   1.42     skrll 	return type;
   1705    1.1    nonaka }
   1706    1.1    nonaka 
   1707    1.1    nonaka static void
   1708    1.1    nonaka urtwn_set_nettype0_msr(struct urtwn_softc *sc, uint8_t type)
   1709    1.1    nonaka {
   1710    1.1    nonaka 	uint8_t	reg;
   1711    1.1    nonaka 
   1712   1.74      gson 	URTWNHIST_FUNC();
   1713   1.74      gson 	URTWNHIST_CALLARGS("type=%jd", type, 0, 0, 0);
   1714    1.1    nonaka 
   1715   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1716   1.12  christos 
   1717    1.1    nonaka 	reg = urtwn_read_1(sc, R92C_CR + 2) & 0x0c;
   1718    1.1    nonaka 	urtwn_write_1(sc, R92C_CR + 2, reg | type);
   1719    1.1    nonaka }
   1720    1.1    nonaka 
   1721    1.1    nonaka static void
   1722    1.1    nonaka urtwn_tsf_sync_enable(struct urtwn_softc *sc)
   1723    1.1    nonaka {
   1724    1.1    nonaka 	struct ieee80211_node *ni = sc->sc_ic.ic_bss;
   1725    1.1    nonaka 	uint64_t tsf;
   1726    1.1    nonaka 
   1727   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1728    1.1    nonaka 
   1729   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1730   1.12  christos 
   1731    1.1    nonaka 	/* Enable TSF synchronization. */
   1732    1.1    nonaka 	urtwn_write_1(sc, R92C_BCN_CTRL,
   1733    1.1    nonaka 	    urtwn_read_1(sc, R92C_BCN_CTRL) & ~R92C_BCN_CTRL_DIS_TSF_UDT0);
   1734    1.1    nonaka 
   1735    1.1    nonaka 	/* Correct TSF */
   1736    1.1    nonaka 	urtwn_write_1(sc, R92C_BCN_CTRL,
   1737    1.1    nonaka 	    urtwn_read_1(sc, R92C_BCN_CTRL) & ~R92C_BCN_CTRL_EN_BCN);
   1738    1.1    nonaka 
   1739    1.1    nonaka 	/* Set initial TSF. */
   1740    1.1    nonaka 	tsf = ni->ni_tstamp.tsf;
   1741    1.1    nonaka 	tsf = le64toh(tsf);
   1742    1.1    nonaka 	tsf = tsf - (tsf % (ni->ni_intval * IEEE80211_DUR_TU));
   1743    1.1    nonaka 	tsf -= IEEE80211_DUR_TU;
   1744    1.1    nonaka 	urtwn_write_4(sc, R92C_TSFTR + 0, (uint32_t)tsf);
   1745    1.1    nonaka 	urtwn_write_4(sc, R92C_TSFTR + 4, (uint32_t)(tsf >> 32));
   1746    1.1    nonaka 
   1747    1.1    nonaka 	urtwn_write_1(sc, R92C_BCN_CTRL,
   1748    1.1    nonaka 	    urtwn_read_1(sc, R92C_BCN_CTRL) | R92C_BCN_CTRL_EN_BCN);
   1749    1.1    nonaka }
   1750    1.1    nonaka 
   1751    1.1    nonaka static void
   1752    1.1    nonaka urtwn_set_led(struct urtwn_softc *sc, int led, int on)
   1753    1.1    nonaka {
   1754    1.1    nonaka 	uint8_t reg;
   1755    1.1    nonaka 
   1756   1.74      gson 	URTWNHIST_FUNC();
   1757   1.74      gson 	URTWNHIST_CALLARGS("led=%jd, on=%jd", led, on, 0, 0);
   1758    1.1    nonaka 
   1759   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1760   1.12  christos 
   1761    1.1    nonaka 	if (led == URTWN_LED_LINK) {
   1762   1.49       nat 		if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
   1763   1.49       nat 			urtwn_write_1(sc, 0x64, urtwn_read_1(sc, 0x64) & 0xfe);
   1764   1.49       nat 			reg = urtwn_read_1(sc, R92C_LEDCFG1) & R92E_LEDSON;
   1765   1.49       nat 			urtwn_write_1(sc, R92C_LEDCFG1, reg |
   1766   1.49       nat 			    (R92C_LEDCFG0_DIS << 1));
   1767   1.49       nat 			if (on) {
   1768   1.49       nat 				reg = urtwn_read_1(sc, R92C_LEDCFG1) &
   1769   1.49       nat 				    R92E_LEDSON;
   1770   1.49       nat 				urtwn_write_1(sc, R92C_LEDCFG1, reg);
   1771   1.49       nat 			}
   1772   1.49       nat 		} else if (ISSET(sc->chip, URTWN_CHIP_88E)) {
   1773   1.32    nonaka 			reg = urtwn_read_1(sc, R92C_LEDCFG2) & 0xf0;
   1774   1.32    nonaka 			urtwn_write_1(sc, R92C_LEDCFG2, reg | 0x60);
   1775   1.32    nonaka 			if (!on) {
   1776   1.32    nonaka 				reg = urtwn_read_1(sc, R92C_LEDCFG2) & 0x90;
   1777   1.32    nonaka 				urtwn_write_1(sc, R92C_LEDCFG2,
   1778   1.32    nonaka 				    reg | R92C_LEDCFG0_DIS);
   1779   1.32    nonaka 				reg = urtwn_read_1(sc, R92C_MAC_PINMUX_CFG);
   1780   1.32    nonaka 				urtwn_write_1(sc, R92C_MAC_PINMUX_CFG,
   1781   1.32    nonaka 				    reg & 0xfe);
   1782   1.32    nonaka 			}
   1783   1.32    nonaka 		} else {
   1784   1.32    nonaka 			reg = urtwn_read_1(sc, R92C_LEDCFG0) & 0x70;
   1785   1.32    nonaka 			if (!on) {
   1786   1.32    nonaka 				reg |= R92C_LEDCFG0_DIS;
   1787   1.32    nonaka 			}
   1788   1.32    nonaka 			urtwn_write_1(sc, R92C_LEDCFG0, reg);
   1789    1.1    nonaka 		}
   1790    1.1    nonaka 		sc->ledlink = on;	/* Save LED state. */
   1791    1.1    nonaka 	}
   1792    1.1    nonaka }
   1793    1.1    nonaka 
   1794    1.1    nonaka static void
   1795    1.1    nonaka urtwn_calib_to(void *arg)
   1796    1.1    nonaka {
   1797    1.1    nonaka 	struct urtwn_softc *sc = arg;
   1798    1.1    nonaka 
   1799   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1800    1.1    nonaka 
   1801    1.1    nonaka 	if (sc->sc_dying)
   1802    1.1    nonaka 		return;
   1803    1.1    nonaka 
   1804    1.1    nonaka 	/* Do it in a process context. */
   1805    1.1    nonaka 	urtwn_do_async(sc, urtwn_calib_to_cb, NULL, 0);
   1806    1.1    nonaka }
   1807    1.1    nonaka 
   1808    1.1    nonaka /* ARGSUSED */
   1809    1.1    nonaka static void
   1810    1.1    nonaka urtwn_calib_to_cb(struct urtwn_softc *sc, void *arg)
   1811    1.1    nonaka {
   1812    1.1    nonaka 	struct r92c_fw_cmd_rssi cmd;
   1813   1.49       nat 	struct r92e_fw_cmd_rssi cmde;
   1814    1.1    nonaka 
   1815   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1816    1.1    nonaka 
   1817    1.1    nonaka 	if (sc->sc_ic.ic_state != IEEE80211_S_RUN)
   1818    1.1    nonaka 		goto restart_timer;
   1819    1.1    nonaka 
   1820   1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   1821    1.1    nonaka 	if (sc->avg_pwdb != -1) {
   1822    1.1    nonaka 		/* Indicate Rx signal strength to FW for rate adaptation. */
   1823    1.1    nonaka 		memset(&cmd, 0, sizeof(cmd));
   1824   1.49       nat 		memset(&cmde, 0, sizeof(cmde));
   1825    1.1    nonaka 		cmd.macid = 0;	/* BSS. */
   1826   1.49       nat 		cmde.macid = 0;	/* BSS. */
   1827    1.1    nonaka 		cmd.pwdb = sc->avg_pwdb;
   1828   1.49       nat 		cmde.pwdb = sc->avg_pwdb;
   1829   1.74      gson 		DPRINTFN(DBG_RF, "sending RSSI command avg=%jd",
   1830   1.74      gson 		    sc->avg_pwdb, 0, 0, 0);
   1831   1.49       nat 		if (!ISSET(sc->chip, URTWN_CHIP_92EU)) {
   1832   1.49       nat 			urtwn_fw_cmd(sc, R92C_CMD_RSSI_SETTING, &cmd,
   1833   1.49       nat 			    sizeof(cmd));
   1834   1.49       nat 		} else {
   1835   1.49       nat 			urtwn_fw_cmd(sc, R92E_CMD_RSSI_REPORT, &cmde,
   1836   1.49       nat 			    sizeof(cmde));
   1837   1.49       nat 		}
   1838    1.1    nonaka 	}
   1839    1.1    nonaka 
   1840    1.1    nonaka 	/* Do temperature compensation. */
   1841    1.1    nonaka 	urtwn_temp_calib(sc);
   1842   1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   1843    1.1    nonaka 
   1844    1.1    nonaka  restart_timer:
   1845    1.1    nonaka 	if (!sc->sc_dying) {
   1846    1.1    nonaka 		/* Restart calibration timer. */
   1847    1.1    nonaka 		callout_schedule(&sc->sc_calib_to, hz);
   1848    1.1    nonaka 	}
   1849    1.1    nonaka }
   1850    1.1    nonaka 
   1851    1.1    nonaka static void
   1852    1.1    nonaka urtwn_next_scan(void *arg)
   1853    1.1    nonaka {
   1854    1.1    nonaka 	struct urtwn_softc *sc = arg;
   1855   1.16  jmcneill 	int s;
   1856    1.1    nonaka 
   1857   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1858    1.1    nonaka 
   1859    1.1    nonaka 	if (sc->sc_dying)
   1860    1.1    nonaka 		return;
   1861    1.1    nonaka 
   1862   1.16  jmcneill 	s = splnet();
   1863    1.1    nonaka 	if (sc->sc_ic.ic_state == IEEE80211_S_SCAN)
   1864    1.1    nonaka 		ieee80211_next_scan(&sc->sc_ic);
   1865   1.16  jmcneill 	splx(s);
   1866    1.1    nonaka }
   1867    1.1    nonaka 
   1868   1.26  christos static void
   1869   1.26  christos urtwn_newassoc(struct ieee80211_node *ni, int isnew)
   1870   1.26  christos {
   1871   1.74      gson 	URTWNHIST_FUNC();
   1872   1.74      gson 	URTWNHIST_CALLARGS("new node %06jx%06jx",
   1873   1.74      gson 	    ni->ni_macaddr[0] << 2 |
   1874   1.74      gson 	    ni->ni_macaddr[1] << 1 |
   1875   1.74      gson 	    ni->ni_macaddr[2],
   1876   1.74      gson 	    ni->ni_macaddr[3] << 2 |
   1877   1.74      gson 	    ni->ni_macaddr[4] << 1 |
   1878   1.74      gson 	    ni->ni_macaddr[5],
   1879   1.74      gson 	    0, 0);
   1880   1.26  christos 	/* start with lowest Tx rate */
   1881   1.26  christos 	ni->ni_txrate = 0;
   1882   1.26  christos }
   1883   1.26  christos 
   1884    1.1    nonaka static int
   1885    1.1    nonaka urtwn_newstate(struct ieee80211com *ic, enum ieee80211_state nstate, int arg)
   1886    1.1    nonaka {
   1887    1.1    nonaka 	struct urtwn_softc *sc = ic->ic_ifp->if_softc;
   1888    1.1    nonaka 	struct urtwn_cmd_newstate cmd;
   1889    1.1    nonaka 
   1890   1.74      gson 	URTWNHIST_FUNC();
   1891   1.74      gson 	URTWNHIST_CALLARGS("nstate=%jd, arg=%jd", nstate, arg, 0, 0);
   1892    1.1    nonaka 
   1893    1.1    nonaka 	callout_stop(&sc->sc_scan_to);
   1894    1.1    nonaka 	callout_stop(&sc->sc_calib_to);
   1895    1.1    nonaka 
   1896    1.1    nonaka 	/* Do it in a process context. */
   1897    1.1    nonaka 	cmd.state = nstate;
   1898    1.1    nonaka 	cmd.arg = arg;
   1899    1.1    nonaka 	urtwn_do_async(sc, urtwn_newstate_cb, &cmd, sizeof(cmd));
   1900   1.42     skrll 	return 0;
   1901    1.1    nonaka }
   1902    1.1    nonaka 
   1903    1.1    nonaka static void
   1904    1.1    nonaka urtwn_newstate_cb(struct urtwn_softc *sc, void *arg)
   1905    1.1    nonaka {
   1906    1.1    nonaka 	struct urtwn_cmd_newstate *cmd = arg;
   1907    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1908    1.1    nonaka 	struct ieee80211_node *ni;
   1909    1.1    nonaka 	enum ieee80211_state ostate = ic->ic_state;
   1910    1.1    nonaka 	enum ieee80211_state nstate = cmd->state;
   1911    1.1    nonaka 	uint32_t reg;
   1912   1.26  christos 	uint8_t sifs_time, msr;
   1913    1.1    nonaka 	int s;
   1914    1.1    nonaka 
   1915   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1916   1.74      gson 	DPRINTFN(DBG_STM, "%jd->%jd", ostate, nstate, 0, 0);
   1917    1.1    nonaka 
   1918    1.1    nonaka 	s = splnet();
   1919   1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   1920   1.12  christos 
   1921   1.12  christos 	callout_stop(&sc->sc_scan_to);
   1922   1.12  christos 	callout_stop(&sc->sc_calib_to);
   1923    1.1    nonaka 
   1924    1.1    nonaka 	switch (ostate) {
   1925    1.1    nonaka 	case IEEE80211_S_INIT:
   1926    1.1    nonaka 		break;
   1927    1.1    nonaka 
   1928    1.1    nonaka 	case IEEE80211_S_SCAN:
   1929    1.1    nonaka 		if (nstate != IEEE80211_S_SCAN) {
   1930    1.1    nonaka 			/*
   1931    1.1    nonaka 			 * End of scanning
   1932    1.1    nonaka 			 */
   1933    1.1    nonaka 			/* flush 4-AC Queue after site_survey */
   1934    1.1    nonaka 			urtwn_write_1(sc, R92C_TXPAUSE, 0x0);
   1935    1.1    nonaka 
   1936    1.1    nonaka 			/* Allow Rx from our BSSID only. */
   1937    1.1    nonaka 			urtwn_write_4(sc, R92C_RCR,
   1938    1.1    nonaka 			    urtwn_read_4(sc, R92C_RCR) |
   1939    1.1    nonaka 			      R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN);
   1940    1.1    nonaka 		}
   1941    1.1    nonaka 		break;
   1942    1.7  christos 
   1943    1.1    nonaka 	case IEEE80211_S_AUTH:
   1944    1.1    nonaka 	case IEEE80211_S_ASSOC:
   1945    1.1    nonaka 		break;
   1946    1.1    nonaka 
   1947    1.1    nonaka 	case IEEE80211_S_RUN:
   1948    1.1    nonaka 		/* Turn link LED off. */
   1949    1.1    nonaka 		urtwn_set_led(sc, URTWN_LED_LINK, 0);
   1950    1.1    nonaka 
   1951    1.1    nonaka 		/* Set media status to 'No Link'. */
   1952    1.1    nonaka 		urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
   1953    1.1    nonaka 
   1954    1.1    nonaka 		/* Stop Rx of data frames. */
   1955    1.1    nonaka 		urtwn_write_2(sc, R92C_RXFLTMAP2, 0);
   1956    1.1    nonaka 
   1957    1.1    nonaka 		/* Reset TSF. */
   1958    1.1    nonaka 		urtwn_write_1(sc, R92C_DUAL_TSF_RST, 0x03);
   1959    1.1    nonaka 
   1960    1.1    nonaka 		/* Disable TSF synchronization. */
   1961    1.1    nonaka 		urtwn_write_1(sc, R92C_BCN_CTRL,
   1962    1.1    nonaka 		    urtwn_read_1(sc, R92C_BCN_CTRL) |
   1963    1.1    nonaka 		      R92C_BCN_CTRL_DIS_TSF_UDT0);
   1964    1.1    nonaka 
   1965    1.1    nonaka 		/* Back to 20MHz mode */
   1966   1.14  jmcneill 		urtwn_set_chan(sc, ic->ic_curchan,
   1967    1.1    nonaka 		    IEEE80211_HTINFO_2NDCHAN_NONE);
   1968    1.1    nonaka 
   1969    1.1    nonaka 		if (ic->ic_opmode == IEEE80211_M_IBSS ||
   1970    1.1    nonaka 		    ic->ic_opmode == IEEE80211_M_HOSTAP) {
   1971    1.1    nonaka 			/* Stop BCN */
   1972    1.1    nonaka 			urtwn_write_1(sc, R92C_BCN_CTRL,
   1973    1.1    nonaka 			    urtwn_read_1(sc, R92C_BCN_CTRL) &
   1974    1.1    nonaka 			    ~(R92C_BCN_CTRL_EN_BCN | R92C_BCN_CTRL_TXBCN_RPT));
   1975    1.1    nonaka 		}
   1976    1.1    nonaka 
   1977    1.1    nonaka 		/* Reset EDCA parameters. */
   1978    1.1    nonaka 		urtwn_write_4(sc, R92C_EDCA_VO_PARAM, 0x002f3217);
   1979    1.1    nonaka 		urtwn_write_4(sc, R92C_EDCA_VI_PARAM, 0x005e4317);
   1980    1.1    nonaka 		urtwn_write_4(sc, R92C_EDCA_BE_PARAM, 0x00105320);
   1981    1.1    nonaka 		urtwn_write_4(sc, R92C_EDCA_BK_PARAM, 0x0000a444);
   1982    1.1    nonaka 
   1983    1.1    nonaka 		/* flush all cam entries */
   1984    1.1    nonaka 		urtwn_cam_init(sc);
   1985    1.1    nonaka 		break;
   1986    1.1    nonaka 	}
   1987    1.1    nonaka 
   1988    1.1    nonaka 	switch (nstate) {
   1989    1.1    nonaka 	case IEEE80211_S_INIT:
   1990    1.1    nonaka 		/* Turn link LED off. */
   1991    1.1    nonaka 		urtwn_set_led(sc, URTWN_LED_LINK, 0);
   1992    1.1    nonaka 		break;
   1993    1.1    nonaka 
   1994    1.1    nonaka 	case IEEE80211_S_SCAN:
   1995    1.1    nonaka 		if (ostate != IEEE80211_S_SCAN) {
   1996    1.1    nonaka 			/*
   1997    1.1    nonaka 			 * Begin of scanning
   1998    1.1    nonaka 			 */
   1999    1.1    nonaka 
   2000    1.1    nonaka 			/* Set gain for scanning. */
   2001    1.1    nonaka 			reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(0));
   2002    1.1    nonaka 			reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20);
   2003    1.1    nonaka 			urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), reg);
   2004    1.1    nonaka 
   2005   1.32    nonaka 			if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
   2006   1.32    nonaka 				reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(1));
   2007   1.32    nonaka 				reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20);
   2008   1.32    nonaka 				urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(1), reg);
   2009   1.32    nonaka 			}
   2010    1.1    nonaka 
   2011    1.1    nonaka 			/* Set media status to 'No Link'. */
   2012    1.1    nonaka 			urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
   2013    1.1    nonaka 
   2014    1.1    nonaka 			/* Allow Rx from any BSSID. */
   2015    1.1    nonaka 			urtwn_write_4(sc, R92C_RCR,
   2016    1.1    nonaka 			    urtwn_read_4(sc, R92C_RCR) &
   2017    1.1    nonaka 			    ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
   2018    1.1    nonaka 
   2019    1.1    nonaka 			/* Stop Rx of data frames. */
   2020    1.1    nonaka 			urtwn_write_2(sc, R92C_RXFLTMAP2, 0);
   2021    1.1    nonaka 
   2022    1.1    nonaka 			/* Disable update TSF */
   2023    1.1    nonaka 			urtwn_write_1(sc, R92C_BCN_CTRL,
   2024    1.1    nonaka 			    urtwn_read_1(sc, R92C_BCN_CTRL) |
   2025    1.1    nonaka 			      R92C_BCN_CTRL_DIS_TSF_UDT0);
   2026    1.1    nonaka 		}
   2027    1.1    nonaka 
   2028    1.1    nonaka 		/* Make link LED blink during scan. */
   2029    1.1    nonaka 		urtwn_set_led(sc, URTWN_LED_LINK, !sc->ledlink);
   2030    1.1    nonaka 
   2031    1.1    nonaka 		/* Pause AC Tx queues. */
   2032    1.1    nonaka 		urtwn_write_1(sc, R92C_TXPAUSE,
   2033    1.1    nonaka 		    urtwn_read_1(sc, R92C_TXPAUSE) | 0x0f);
   2034    1.1    nonaka 
   2035    1.1    nonaka 		urtwn_set_chan(sc, ic->ic_curchan,
   2036    1.1    nonaka 		    IEEE80211_HTINFO_2NDCHAN_NONE);
   2037    1.1    nonaka 
   2038    1.1    nonaka 		/* Start periodic scan. */
   2039    1.1    nonaka 		if (!sc->sc_dying)
   2040    1.1    nonaka 			callout_schedule(&sc->sc_scan_to, hz / 5);
   2041    1.1    nonaka 		break;
   2042    1.1    nonaka 
   2043    1.1    nonaka 	case IEEE80211_S_AUTH:
   2044    1.1    nonaka 		/* Set initial gain under link. */
   2045    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(0));
   2046    1.1    nonaka 		reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x32);
   2047    1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), reg);
   2048    1.1    nonaka 
   2049   1.32    nonaka 		if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
   2050   1.32    nonaka 			reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(1));
   2051   1.32    nonaka 			reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x32);
   2052   1.32    nonaka 			urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(1), reg);
   2053   1.32    nonaka 		}
   2054    1.1    nonaka 
   2055    1.1    nonaka 		/* Set media status to 'No Link'. */
   2056    1.1    nonaka 		urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
   2057    1.1    nonaka 
   2058    1.1    nonaka 		/* Allow Rx from any BSSID. */
   2059    1.1    nonaka 		urtwn_write_4(sc, R92C_RCR,
   2060    1.1    nonaka 		    urtwn_read_4(sc, R92C_RCR) &
   2061    1.1    nonaka 		      ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
   2062    1.1    nonaka 
   2063    1.1    nonaka 		urtwn_set_chan(sc, ic->ic_curchan,
   2064    1.1    nonaka 		    IEEE80211_HTINFO_2NDCHAN_NONE);
   2065    1.1    nonaka 		break;
   2066    1.1    nonaka 
   2067    1.1    nonaka 	case IEEE80211_S_ASSOC:
   2068    1.1    nonaka 		break;
   2069    1.1    nonaka 
   2070    1.1    nonaka 	case IEEE80211_S_RUN:
   2071    1.1    nonaka 		ni = ic->ic_bss;
   2072    1.1    nonaka 
   2073    1.1    nonaka 		/* XXX: Set 20MHz mode */
   2074    1.1    nonaka 		urtwn_set_chan(sc, ic->ic_curchan,
   2075    1.1    nonaka 		    IEEE80211_HTINFO_2NDCHAN_NONE);
   2076    1.1    nonaka 
   2077    1.1    nonaka 		if (ic->ic_opmode == IEEE80211_M_MONITOR) {
   2078    1.1    nonaka 			/* Back to 20MHz mode */
   2079   1.13  jmcneill 			urtwn_set_chan(sc, ic->ic_curchan,
   2080    1.1    nonaka 			    IEEE80211_HTINFO_2NDCHAN_NONE);
   2081    1.1    nonaka 
   2082   1.19  christos 			/* Set media status to 'No Link'. */
   2083   1.19  christos 			urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
   2084   1.19  christos 
   2085    1.1    nonaka 			/* Enable Rx of data frames. */
   2086    1.1    nonaka 			urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
   2087    1.1    nonaka 
   2088   1.19  christos 			/* Allow Rx from any BSSID. */
   2089   1.19  christos 			urtwn_write_4(sc, R92C_RCR,
   2090   1.19  christos 			    urtwn_read_4(sc, R92C_RCR) &
   2091   1.19  christos 			    ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
   2092   1.19  christos 
   2093   1.19  christos 			/* Accept Rx data/control/management frames */
   2094   1.19  christos 			urtwn_write_4(sc, R92C_RCR,
   2095   1.19  christos 			    urtwn_read_4(sc, R92C_RCR) |
   2096   1.19  christos 			    R92C_RCR_ADF | R92C_RCR_ACF | R92C_RCR_AMF);
   2097   1.19  christos 
   2098    1.1    nonaka 			/* Turn link LED on. */
   2099    1.1    nonaka 			urtwn_set_led(sc, URTWN_LED_LINK, 1);
   2100    1.1    nonaka 			break;
   2101    1.1    nonaka 		}
   2102    1.1    nonaka 
   2103    1.1    nonaka 		/* Set media status to 'Associated'. */
   2104    1.1    nonaka 		urtwn_set_nettype0_msr(sc, urtwn_get_nettype(sc));
   2105    1.1    nonaka 
   2106    1.1    nonaka 		/* Set BSSID. */
   2107    1.1    nonaka 		urtwn_write_4(sc, R92C_BSSID + 0, LE_READ_4(&ni->ni_bssid[0]));
   2108    1.1    nonaka 		urtwn_write_4(sc, R92C_BSSID + 4, LE_READ_2(&ni->ni_bssid[4]));
   2109    1.1    nonaka 
   2110    1.1    nonaka 		if (ic->ic_curmode == IEEE80211_MODE_11B) {
   2111    1.1    nonaka 			urtwn_write_1(sc, R92C_INIRTS_RATE_SEL, 0);
   2112    1.1    nonaka 		} else {
   2113    1.1    nonaka 			/* 802.11b/g */
   2114    1.1    nonaka 			urtwn_write_1(sc, R92C_INIRTS_RATE_SEL, 3);
   2115    1.1    nonaka 		}
   2116    1.1    nonaka 
   2117    1.1    nonaka 		/* Enable Rx of data frames. */
   2118    1.1    nonaka 		urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
   2119    1.1    nonaka 
   2120    1.1    nonaka 		/* Set beacon interval. */
   2121    1.1    nonaka 		urtwn_write_2(sc, R92C_BCN_INTERVAL, ni->ni_intval);
   2122    1.1    nonaka 
   2123   1.28  christos 		msr = urtwn_read_1(sc, R92C_MSR);
   2124   1.29  christos 		msr &= R92C_MSR_MASK;
   2125   1.26  christos 		switch (ic->ic_opmode) {
   2126   1.26  christos 		case IEEE80211_M_STA:
   2127    1.1    nonaka 			/* Allow Rx from our BSSID only. */
   2128    1.1    nonaka 			urtwn_write_4(sc, R92C_RCR,
   2129    1.1    nonaka 			    urtwn_read_4(sc, R92C_RCR) |
   2130    1.1    nonaka 			      R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN);
   2131    1.1    nonaka 
   2132    1.1    nonaka 			/* Enable TSF synchronization. */
   2133    1.1    nonaka 			urtwn_tsf_sync_enable(sc);
   2134   1.27    nonaka 
   2135   1.28  christos 			msr |= R92C_MSR_INFRA;
   2136   1.27    nonaka 			break;
   2137   1.26  christos 		case IEEE80211_M_HOSTAP:
   2138   1.28  christos 			urtwn_write_2(sc, R92C_BCNTCFG, 0x000f);
   2139   1.26  christos 
   2140   1.28  christos 			/* Allow Rx from any BSSID. */
   2141   1.28  christos 			urtwn_write_4(sc, R92C_RCR,
   2142   1.28  christos 			    urtwn_read_4(sc, R92C_RCR) &
   2143   1.28  christos 			    ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
   2144   1.28  christos 
   2145   1.28  christos 			/* Reset TSF timer to zero. */
   2146   1.28  christos 			reg = urtwn_read_4(sc, R92C_TCR);
   2147   1.28  christos 			reg &= ~0x01;
   2148   1.28  christos 			urtwn_write_4(sc, R92C_TCR, reg);
   2149   1.28  christos 			reg |= 0x01;
   2150   1.28  christos 			urtwn_write_4(sc, R92C_TCR, reg);
   2151   1.27    nonaka 
   2152   1.28  christos 			msr |= R92C_MSR_AP;
   2153   1.26  christos 			break;
   2154   1.29  christos 		default:
   2155   1.29  christos 			msr |= R92C_MSR_ADHOC;
   2156   1.29  christos 			break;
   2157   1.28  christos 		}
   2158   1.28  christos 		urtwn_write_1(sc, R92C_MSR, msr);
   2159    1.1    nonaka 
   2160    1.1    nonaka 		sifs_time = 10;
   2161    1.1    nonaka 		urtwn_write_1(sc, R92C_SIFS_CCK + 1, sifs_time);
   2162    1.1    nonaka 		urtwn_write_1(sc, R92C_SIFS_OFDM + 1, sifs_time);
   2163    1.1    nonaka 		urtwn_write_1(sc, R92C_SPEC_SIFS + 1, sifs_time);
   2164    1.1    nonaka 		urtwn_write_1(sc, R92C_MAC_SPEC_SIFS + 1, sifs_time);
   2165    1.1    nonaka 		urtwn_write_1(sc, R92C_R2T_SIFS + 1, sifs_time);
   2166    1.1    nonaka 		urtwn_write_1(sc, R92C_T2T_SIFS + 1, sifs_time);
   2167    1.1    nonaka 
   2168   1.57  dholland 		/* Initialize rate adaptation. */
   2169   1.49       nat 		if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   2170   1.49       nat 		    ISSET(sc->chip, URTWN_CHIP_92EU))
   2171   1.32    nonaka 			ni->ni_txrate = ni->ni_rates.rs_nrates - 1;
   2172   1.32    nonaka 		else
   2173   1.32    nonaka 			urtwn_ra_init(sc);
   2174    1.1    nonaka 
   2175    1.1    nonaka 		/* Turn link LED on. */
   2176    1.1    nonaka 		urtwn_set_led(sc, URTWN_LED_LINK, 1);
   2177    1.1    nonaka 
   2178    1.1    nonaka 		/* Reset average RSSI. */
   2179    1.1    nonaka 		sc->avg_pwdb = -1;
   2180    1.1    nonaka 
   2181    1.1    nonaka 		/* Reset temperature calibration state machine. */
   2182    1.1    nonaka 		sc->thcal_state = 0;
   2183    1.1    nonaka 		sc->thcal_lctemp = 0;
   2184    1.1    nonaka 
   2185    1.1    nonaka 		/* Start periodic calibration. */
   2186    1.1    nonaka 		if (!sc->sc_dying)
   2187    1.1    nonaka 			callout_schedule(&sc->sc_calib_to, hz);
   2188    1.1    nonaka 		break;
   2189    1.1    nonaka 	}
   2190    1.1    nonaka 
   2191    1.1    nonaka 	(*sc->sc_newstate)(ic, nstate, cmd->arg);
   2192    1.1    nonaka 
   2193   1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   2194    1.1    nonaka 	splx(s);
   2195    1.1    nonaka }
   2196    1.1    nonaka 
   2197    1.1    nonaka static int
   2198    1.1    nonaka urtwn_wme_update(struct ieee80211com *ic)
   2199    1.1    nonaka {
   2200    1.1    nonaka 	struct urtwn_softc *sc = ic->ic_ifp->if_softc;
   2201    1.1    nonaka 
   2202   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   2203    1.1    nonaka 
   2204    1.1    nonaka 	/* don't override default WME values if WME is not actually enabled */
   2205    1.1    nonaka 	if (!(ic->ic_flags & IEEE80211_F_WME))
   2206   1.42     skrll 		return 0;
   2207    1.1    nonaka 
   2208    1.1    nonaka 	/* Do it in a process context. */
   2209    1.1    nonaka 	urtwn_do_async(sc, urtwn_wme_update_cb, NULL, 0);
   2210   1.42     skrll 	return 0;
   2211    1.1    nonaka }
   2212    1.1    nonaka 
   2213    1.1    nonaka static void
   2214    1.1    nonaka urtwn_wme_update_cb(struct urtwn_softc *sc, void *arg)
   2215    1.1    nonaka {
   2216    1.1    nonaka 	static const uint16_t ac2reg[WME_NUM_AC] = {
   2217    1.1    nonaka 		R92C_EDCA_BE_PARAM,
   2218    1.1    nonaka 		R92C_EDCA_BK_PARAM,
   2219    1.1    nonaka 		R92C_EDCA_VI_PARAM,
   2220    1.1    nonaka 		R92C_EDCA_VO_PARAM
   2221    1.1    nonaka 	};
   2222    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2223    1.1    nonaka 	const struct wmeParams *wmep;
   2224    1.1    nonaka 	int ac, aifs, slottime;
   2225    1.1    nonaka 	int s;
   2226    1.1    nonaka 
   2227   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   2228   1.74      gson 	DPRINTFN(DBG_STM, "called", 0, 0, 0, 0);
   2229    1.1    nonaka 
   2230    1.1    nonaka 	s = splnet();
   2231   1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   2232    1.1    nonaka 	slottime = (ic->ic_flags & IEEE80211_F_SHSLOT) ? 9 : 20;
   2233    1.1    nonaka 	for (ac = 0; ac < WME_NUM_AC; ac++) {
   2234    1.1    nonaka 		wmep = &ic->ic_wme.wme_chanParams.cap_wmeParams[ac];
   2235    1.1    nonaka 		/* AIFS[AC] = AIFSN[AC] * aSlotTime + aSIFSTime. */
   2236    1.1    nonaka 		aifs = wmep->wmep_aifsn * slottime + 10;
   2237    1.1    nonaka 		urtwn_write_4(sc, ac2reg[ac],
   2238    1.1    nonaka 		    SM(R92C_EDCA_PARAM_TXOP, wmep->wmep_txopLimit) |
   2239    1.1    nonaka 		    SM(R92C_EDCA_PARAM_ECWMIN, wmep->wmep_logcwmin) |
   2240    1.1    nonaka 		    SM(R92C_EDCA_PARAM_ECWMAX, wmep->wmep_logcwmax) |
   2241    1.1    nonaka 		    SM(R92C_EDCA_PARAM_AIFS, aifs));
   2242    1.1    nonaka 	}
   2243   1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   2244    1.1    nonaka 	splx(s);
   2245    1.1    nonaka }
   2246    1.1    nonaka 
   2247    1.1    nonaka static void
   2248    1.1    nonaka urtwn_update_avgrssi(struct urtwn_softc *sc, int rate, int8_t rssi)
   2249    1.1    nonaka {
   2250    1.1    nonaka 	int pwdb;
   2251    1.1    nonaka 
   2252   1.74      gson 	URTWNHIST_FUNC();
   2253   1.74      gson 	URTWNHIST_CALLARGS("rate=%jd, rsst=%jd", rate, rssi, 0, 0);
   2254    1.1    nonaka 
   2255    1.1    nonaka 	/* Convert antenna signal to percentage. */
   2256    1.1    nonaka 	if (rssi <= -100 || rssi >= 20)
   2257    1.1    nonaka 		pwdb = 0;
   2258    1.1    nonaka 	else if (rssi >= 0)
   2259    1.1    nonaka 		pwdb = 100;
   2260    1.1    nonaka 	else
   2261    1.1    nonaka 		pwdb = 100 + rssi;
   2262   1.32    nonaka 	if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
   2263   1.32    nonaka 		if (rate <= 3) {
   2264   1.32    nonaka 			/* CCK gain is smaller than OFDM/MCS gain. */
   2265   1.32    nonaka 			pwdb += 6;
   2266   1.32    nonaka 			if (pwdb > 100)
   2267   1.32    nonaka 				pwdb = 100;
   2268   1.32    nonaka 			if (pwdb <= 14)
   2269   1.32    nonaka 				pwdb -= 4;
   2270   1.32    nonaka 			else if (pwdb <= 26)
   2271   1.32    nonaka 				pwdb -= 8;
   2272   1.32    nonaka 			else if (pwdb <= 34)
   2273   1.32    nonaka 				pwdb -= 6;
   2274   1.32    nonaka 			else if (pwdb <= 42)
   2275   1.32    nonaka 				pwdb -= 2;
   2276   1.32    nonaka 		}
   2277    1.1    nonaka 	}
   2278    1.1    nonaka 	if (sc->avg_pwdb == -1)	/* Init. */
   2279    1.1    nonaka 		sc->avg_pwdb = pwdb;
   2280    1.1    nonaka 	else if (sc->avg_pwdb < pwdb)
   2281    1.1    nonaka 		sc->avg_pwdb = ((sc->avg_pwdb * 19 + pwdb) / 20) + 1;
   2282    1.1    nonaka 	else
   2283    1.1    nonaka 		sc->avg_pwdb = ((sc->avg_pwdb * 19 + pwdb) / 20);
   2284    1.1    nonaka 
   2285   1.74      gson 	DPRINTFN(DBG_RF, "rate=%jd rssi=%jd PWDB=%jd EMA=%jd",
   2286   1.74      gson 	    rate, rssi, pwdb, sc->avg_pwdb);
   2287    1.1    nonaka }
   2288    1.1    nonaka 
   2289    1.1    nonaka static int8_t
   2290    1.1    nonaka urtwn_get_rssi(struct urtwn_softc *sc, int rate, void *physt)
   2291    1.1    nonaka {
   2292    1.1    nonaka 	static const int8_t cckoff[] = { 16, -12, -26, -46 };
   2293    1.1    nonaka 	struct r92c_rx_phystat *phy;
   2294    1.1    nonaka 	struct r92c_rx_cck *cck;
   2295    1.1    nonaka 	uint8_t rpt;
   2296    1.1    nonaka 	int8_t rssi;
   2297    1.1    nonaka 
   2298   1.74      gson 	URTWNHIST_FUNC();
   2299   1.74      gson 	URTWNHIST_CALLARGS("rate=%jd", rate, 0, 0, 0);
   2300    1.1    nonaka 
   2301    1.1    nonaka 	if (rate <= 3) {
   2302    1.1    nonaka 		cck = (struct r92c_rx_cck *)physt;
   2303    1.1    nonaka 		if (ISSET(sc->sc_flags, URTWN_FLAG_CCK_HIPWR)) {
   2304    1.1    nonaka 			rpt = (cck->agc_rpt >> 5) & 0x3;
   2305    1.1    nonaka 			rssi = (cck->agc_rpt & 0x1f) << 1;
   2306    1.1    nonaka 		} else {
   2307    1.1    nonaka 			rpt = (cck->agc_rpt >> 6) & 0x3;
   2308    1.1    nonaka 			rssi = cck->agc_rpt & 0x3e;
   2309    1.1    nonaka 		}
   2310    1.1    nonaka 		rssi = cckoff[rpt] - rssi;
   2311    1.1    nonaka 	} else {	/* OFDM/HT. */
   2312    1.1    nonaka 		phy = (struct r92c_rx_phystat *)physt;
   2313    1.1    nonaka 		rssi = ((le32toh(phy->phydw1) >> 1) & 0x7f) - 110;
   2314    1.1    nonaka 	}
   2315   1.42     skrll 	return rssi;
   2316    1.1    nonaka }
   2317    1.1    nonaka 
   2318   1.32    nonaka static int8_t
   2319   1.32    nonaka urtwn_r88e_get_rssi(struct urtwn_softc *sc, int rate, void *physt)
   2320   1.32    nonaka {
   2321   1.32    nonaka 	struct r92c_rx_phystat *phy;
   2322   1.32    nonaka 	struct r88e_rx_cck *cck;
   2323   1.32    nonaka 	uint8_t cck_agc_rpt, lna_idx, vga_idx;
   2324   1.32    nonaka 	int8_t rssi;
   2325   1.32    nonaka 
   2326   1.74      gson 	URTWNHIST_FUNC();
   2327   1.74      gson 	URTWNHIST_CALLARGS("rate=%jd", rate, 0, 0, 0);
   2328   1.32    nonaka 
   2329   1.32    nonaka 	rssi = 0;
   2330   1.32    nonaka 	if (rate <= 3) {
   2331   1.32    nonaka 		cck = (struct r88e_rx_cck *)physt;
   2332   1.32    nonaka 		cck_agc_rpt = cck->agc_rpt;
   2333   1.32    nonaka 		lna_idx = (cck_agc_rpt & 0xe0) >> 5;
   2334   1.32    nonaka 		vga_idx = cck_agc_rpt & 0x1f;
   2335   1.32    nonaka 		switch (lna_idx) {
   2336   1.32    nonaka 		case 7:
   2337   1.32    nonaka 			if (vga_idx <= 27)
   2338   1.32    nonaka 				rssi = -100 + 2* (27 - vga_idx);
   2339   1.32    nonaka 			else
   2340   1.32    nonaka 				rssi = -100;
   2341   1.32    nonaka 			break;
   2342   1.32    nonaka 		case 6:
   2343   1.32    nonaka 			rssi = -48 + 2 * (2 - vga_idx);
   2344   1.32    nonaka 			break;
   2345   1.32    nonaka 		case 5:
   2346   1.32    nonaka 			rssi = -42 + 2 * (7 - vga_idx);
   2347   1.32    nonaka 			break;
   2348   1.32    nonaka 		case 4:
   2349   1.32    nonaka 			rssi = -36 + 2 * (7 - vga_idx);
   2350   1.32    nonaka 			break;
   2351   1.32    nonaka 		case 3:
   2352   1.32    nonaka 			rssi = -24 + 2 * (7 - vga_idx);
   2353   1.32    nonaka 			break;
   2354   1.32    nonaka 		case 2:
   2355   1.32    nonaka 			rssi = -12 + 2 * (5 - vga_idx);
   2356   1.32    nonaka 			break;
   2357   1.32    nonaka 		case 1:
   2358   1.32    nonaka 			rssi = 8 - (2 * vga_idx);
   2359   1.32    nonaka 			break;
   2360   1.32    nonaka 		case 0:
   2361   1.32    nonaka 			rssi = 14 - (2 * vga_idx);
   2362   1.32    nonaka 			break;
   2363   1.32    nonaka 		}
   2364   1.32    nonaka 		rssi += 6;
   2365   1.32    nonaka 	} else {	/* OFDM/HT. */
   2366   1.32    nonaka 		phy = (struct r92c_rx_phystat *)physt;
   2367   1.32    nonaka 		rssi = ((le32toh(phy->phydw1) >> 1) & 0x7f) - 110;
   2368   1.32    nonaka 	}
   2369   1.42     skrll 	return rssi;
   2370   1.32    nonaka }
   2371   1.32    nonaka 
   2372    1.1    nonaka static void
   2373    1.1    nonaka urtwn_rx_frame(struct urtwn_softc *sc, uint8_t *buf, int pktlen)
   2374    1.1    nonaka {
   2375    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2376    1.1    nonaka 	struct ifnet *ifp = ic->ic_ifp;
   2377    1.1    nonaka 	struct ieee80211_frame *wh;
   2378    1.1    nonaka 	struct ieee80211_node *ni;
   2379   1.60   thorpej 	struct r92c_rx_desc_usb *stat;
   2380    1.1    nonaka 	uint32_t rxdw0, rxdw3;
   2381    1.1    nonaka 	struct mbuf *m;
   2382    1.1    nonaka 	uint8_t rate;
   2383    1.1    nonaka 	int8_t rssi = 0;
   2384    1.1    nonaka 	int s, infosz;
   2385    1.1    nonaka 
   2386   1.74      gson 	URTWNHIST_FUNC();
   2387   1.74      gson 	URTWNHIST_CALLARGS("buf=%jp, pktlen=%#jd", (uintptr_t)buf, pktlen, 0, 0);
   2388    1.1    nonaka 
   2389   1.60   thorpej 	stat = (struct r92c_rx_desc_usb *)buf;
   2390    1.1    nonaka 	rxdw0 = le32toh(stat->rxdw0);
   2391    1.1    nonaka 	rxdw3 = le32toh(stat->rxdw3);
   2392    1.1    nonaka 
   2393    1.1    nonaka 	if (__predict_false(rxdw0 & (R92C_RXDW0_CRCERR | R92C_RXDW0_ICVERR))) {
   2394    1.1    nonaka 		/*
   2395    1.1    nonaka 		 * This should not happen since we setup our Rx filter
   2396    1.1    nonaka 		 * to not receive these frames.
   2397    1.1    nonaka 		 */
   2398   1.74      gson 		DPRINTFN(DBG_RX, "CRC error", 0, 0, 0, 0);
   2399   1.81   thorpej 		if_statinc(ifp, if_ierrors);
   2400    1.1    nonaka 		return;
   2401    1.1    nonaka 	}
   2402   1.19  christos 	/*
   2403   1.19  christos 	 * XXX: This will drop most control packets.  Do we really
   2404   1.19  christos 	 * want this in IEEE80211_M_MONITOR mode?
   2405   1.19  christos 	 */
   2406   1.22  christos //	if (__predict_false(pktlen < (int)sizeof(*wh))) {
   2407   1.22  christos 	if (__predict_false(pktlen < (int)sizeof(struct ieee80211_frame_ack))) {
   2408   1.74      gson 		DPRINTFN(DBG_RX, "packet too short %jd", pktlen, 0, 0, 0);
   2409    1.1    nonaka 		ic->ic_stats.is_rx_tooshort++;
   2410   1.81   thorpej 		if_statinc(ifp, if_ierrors);
   2411    1.1    nonaka 		return;
   2412    1.1    nonaka 	}
   2413    1.1    nonaka 	if (__predict_false(pktlen > MCLBYTES)) {
   2414   1.74      gson 		DPRINTFN(DBG_RX, "packet too big %jd", pktlen, 0, 0, 0);
   2415   1.81   thorpej 		if_statinc(ifp, if_ierrors);
   2416    1.1    nonaka 		return;
   2417    1.1    nonaka 	}
   2418    1.1    nonaka 
   2419    1.1    nonaka 	rate = MS(rxdw3, R92C_RXDW3_RATE);
   2420    1.1    nonaka 	infosz = MS(rxdw0, R92C_RXDW0_INFOSZ) * 8;
   2421    1.1    nonaka 
   2422    1.1    nonaka 	/* Get RSSI from PHY status descriptor if present. */
   2423    1.1    nonaka 	if (infosz != 0 && (rxdw0 & R92C_RXDW0_PHYST)) {
   2424   1.49       nat 		if (!ISSET(sc->chip, URTWN_CHIP_92C))
   2425   1.32    nonaka 			rssi = urtwn_r88e_get_rssi(sc, rate, &stat[1]);
   2426   1.32    nonaka 		else
   2427   1.32    nonaka 			rssi = urtwn_get_rssi(sc, rate, &stat[1]);
   2428    1.1    nonaka 		/* Update our average RSSI. */
   2429    1.1    nonaka 		urtwn_update_avgrssi(sc, rate, rssi);
   2430    1.1    nonaka 	}
   2431    1.1    nonaka 
   2432   1.74      gson 	DPRINTFN(DBG_RX, "Rx frame len=%jd rate=%jd infosz=%jd rssi=%jd",
   2433   1.74      gson 	    pktlen, rate, infosz, rssi);
   2434    1.1    nonaka 
   2435    1.1    nonaka 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   2436    1.1    nonaka 	if (__predict_false(m == NULL)) {
   2437    1.1    nonaka 		aprint_error_dev(sc->sc_dev, "couldn't allocate rx mbuf\n");
   2438    1.1    nonaka 		ic->ic_stats.is_rx_nobuf++;
   2439   1.81   thorpej 		if_statinc(ifp, if_ierrors);
   2440    1.1    nonaka 		return;
   2441    1.1    nonaka 	}
   2442    1.1    nonaka 	if (pktlen > (int)MHLEN) {
   2443    1.1    nonaka 		MCLGET(m, M_DONTWAIT);
   2444    1.1    nonaka 		if (__predict_false(!(m->m_flags & M_EXT))) {
   2445    1.1    nonaka 			aprint_error_dev(sc->sc_dev,
   2446    1.1    nonaka 			    "couldn't allocate rx mbuf cluster\n");
   2447    1.1    nonaka 			m_freem(m);
   2448    1.1    nonaka 			ic->ic_stats.is_rx_nobuf++;
   2449   1.81   thorpej 			if_statinc(ifp, if_ierrors);
   2450    1.1    nonaka 			return;
   2451    1.1    nonaka 		}
   2452    1.1    nonaka 	}
   2453    1.1    nonaka 
   2454    1.1    nonaka 	/* Finalize mbuf. */
   2455   1.45     ozaki 	m_set_rcvif(m, ifp);
   2456    1.1    nonaka 	wh = (struct ieee80211_frame *)((uint8_t *)&stat[1] + infosz);
   2457    1.1    nonaka 	memcpy(mtod(m, uint8_t *), wh, pktlen);
   2458    1.1    nonaka 	m->m_pkthdr.len = m->m_len = pktlen;
   2459    1.1    nonaka 
   2460    1.1    nonaka 	s = splnet();
   2461    1.1    nonaka 	if (__predict_false(sc->sc_drvbpf != NULL)) {
   2462    1.1    nonaka 		struct urtwn_rx_radiotap_header *tap = &sc->sc_rxtap;
   2463    1.1    nonaka 
   2464   1.19  christos 		tap->wr_flags = 0;
   2465    1.1    nonaka 		if (!(rxdw3 & R92C_RXDW3_HT)) {
   2466    1.1    nonaka 			switch (rate) {
   2467    1.1    nonaka 			/* CCK. */
   2468    1.1    nonaka 			case  0: tap->wr_rate =   2; break;
   2469    1.1    nonaka 			case  1: tap->wr_rate =   4; break;
   2470    1.1    nonaka 			case  2: tap->wr_rate =  11; break;
   2471    1.1    nonaka 			case  3: tap->wr_rate =  22; break;
   2472    1.1    nonaka 			/* OFDM. */
   2473    1.1    nonaka 			case  4: tap->wr_rate =  12; break;
   2474    1.1    nonaka 			case  5: tap->wr_rate =  18; break;
   2475    1.1    nonaka 			case  6: tap->wr_rate =  24; break;
   2476    1.1    nonaka 			case  7: tap->wr_rate =  36; break;
   2477    1.1    nonaka 			case  8: tap->wr_rate =  48; break;
   2478    1.1    nonaka 			case  9: tap->wr_rate =  72; break;
   2479    1.1    nonaka 			case 10: tap->wr_rate =  96; break;
   2480    1.1    nonaka 			case 11: tap->wr_rate = 108; break;
   2481    1.1    nonaka 			}
   2482    1.1    nonaka 		} else if (rate >= 12) {	/* MCS0~15. */
   2483    1.1    nonaka 			/* Bit 7 set means HT MCS instead of rate. */
   2484    1.1    nonaka 			tap->wr_rate = 0x80 | (rate - 12);
   2485    1.1    nonaka 		}
   2486    1.1    nonaka 		tap->wr_dbm_antsignal = rssi;
   2487   1.13  jmcneill 		tap->wr_chan_freq = htole16(ic->ic_curchan->ic_freq);
   2488   1.13  jmcneill 		tap->wr_chan_flags = htole16(ic->ic_curchan->ic_flags);
   2489    1.1    nonaka 
   2490   1.59   msaitoh 		bpf_mtap2(sc->sc_drvbpf, tap, sc->sc_rxtap_len, m, BPF_D_IN);
   2491    1.1    nonaka 	}
   2492    1.1    nonaka 
   2493    1.1    nonaka 	ni = ieee80211_find_rxnode(ic, (struct ieee80211_frame_min *)wh);
   2494    1.1    nonaka 
   2495    1.1    nonaka 	/* push the frame up to the 802.11 stack */
   2496    1.1    nonaka 	ieee80211_input(ic, m, ni, rssi, 0);
   2497    1.1    nonaka 
   2498    1.1    nonaka 	/* Node is no longer needed. */
   2499    1.1    nonaka 	ieee80211_free_node(ni);
   2500    1.1    nonaka 
   2501    1.1    nonaka 	splx(s);
   2502    1.1    nonaka }
   2503    1.1    nonaka 
   2504    1.1    nonaka static void
   2505   1.42     skrll urtwn_rxeof(struct usbd_xfer *xfer, void *priv, usbd_status status)
   2506    1.1    nonaka {
   2507    1.1    nonaka 	struct urtwn_rx_data *data = priv;
   2508    1.1    nonaka 	struct urtwn_softc *sc = data->sc;
   2509   1.60   thorpej 	struct r92c_rx_desc_usb *stat;
   2510   1.49       nat 	size_t pidx = data->pidx;
   2511    1.1    nonaka 	uint32_t rxdw0;
   2512    1.1    nonaka 	uint8_t *buf;
   2513    1.1    nonaka 	int len, totlen, pktlen, infosz, npkts;
   2514    1.1    nonaka 
   2515   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   2516   1.74      gson 	DPRINTFN(DBG_RX, "status=%jd", status, 0, 0, 0);
   2517    1.1    nonaka 
   2518   1.49       nat 	mutex_enter(&sc->sc_rx_mtx);
   2519   1.49       nat 	TAILQ_REMOVE(&sc->rx_free_list[pidx], data, next);
   2520   1.49       nat 	TAILQ_INSERT_TAIL(&sc->rx_free_list[pidx], data, next);
   2521   1.49       nat 	/* Put this Rx buffer back to our free list. */
   2522   1.49       nat 	mutex_exit(&sc->sc_rx_mtx);
   2523   1.49       nat 
   2524    1.1    nonaka 	if (__predict_false(status != USBD_NORMAL_COMPLETION)) {
   2525    1.1    nonaka 		if (status == USBD_STALLED)
   2526   1.49       nat 			usbd_clear_endpoint_stall_async(sc->rx_pipe[pidx]);
   2527    1.1    nonaka 		else if (status != USBD_CANCELLED)
   2528    1.1    nonaka 			goto resubmit;
   2529    1.1    nonaka 		return;
   2530    1.1    nonaka 	}
   2531    1.1    nonaka 	usbd_get_xfer_status(xfer, NULL, NULL, &len, NULL);
   2532    1.1    nonaka 
   2533    1.1    nonaka 	if (__predict_false(len < (int)sizeof(*stat))) {
   2534   1.74      gson 		DPRINTFN(DBG_RX, "xfer too short %jd", len, 0, 0, 0);
   2535    1.1    nonaka 		goto resubmit;
   2536    1.1    nonaka 	}
   2537    1.1    nonaka 	buf = data->buf;
   2538    1.1    nonaka 
   2539    1.1    nonaka 	/* Get the number of encapsulated frames. */
   2540   1.60   thorpej 	stat = (struct r92c_rx_desc_usb *)buf;
   2541   1.86       nat 	if (ISSET(sc->chip, URTWN_CHIP_92EU))
   2542   1.86       nat 		npkts = MS(le32toh(stat->rxdw2), R92E_RXDW2_PKTCNT);
   2543   1.86       nat 	else
   2544   1.86       nat 		npkts = MS(le32toh(stat->rxdw2), R92C_RXDW2_PKTCNT);
   2545   1.74      gson 	DPRINTFN(DBG_RX, "Rx %jd frames in one chunk", npkts, 0, 0, 0);
   2546    1.1    nonaka 
   2547   1.70   msaitoh 	if (npkts != 0)
   2548   1.70   msaitoh 		rnd_add_uint32(&sc->rnd_source, npkts);
   2549   1.70   msaitoh 
   2550    1.1    nonaka 	/* Process all of them. */
   2551    1.1    nonaka 	while (npkts-- > 0) {
   2552    1.1    nonaka 		if (__predict_false(len < (int)sizeof(*stat))) {
   2553   1.74      gson 			DPRINTFN(DBG_RX, "len(%jd) is short than header",
   2554   1.74      gson 			    len, 0, 0, 0);
   2555    1.1    nonaka 			break;
   2556    1.1    nonaka 		}
   2557   1.60   thorpej 		stat = (struct r92c_rx_desc_usb *)buf;
   2558    1.1    nonaka 		rxdw0 = le32toh(stat->rxdw0);
   2559    1.1    nonaka 
   2560    1.1    nonaka 		pktlen = MS(rxdw0, R92C_RXDW0_PKTLEN);
   2561    1.1    nonaka 		if (__predict_false(pktlen == 0)) {
   2562   1.74      gson 			DPRINTFN(DBG_RX, "pktlen is 0 byte", 0, 0, 0, 0);
   2563   1.19  christos 			break;
   2564    1.1    nonaka 		}
   2565    1.1    nonaka 
   2566    1.1    nonaka 		infosz = MS(rxdw0, R92C_RXDW0_INFOSZ) * 8;
   2567    1.1    nonaka 
   2568    1.1    nonaka 		/* Make sure everything fits in xfer. */
   2569    1.1    nonaka 		totlen = sizeof(*stat) + infosz + pktlen;
   2570    1.1    nonaka 		if (__predict_false(totlen > len)) {
   2571   1.74      gson 			DPRINTFN(DBG_RX, "pktlen (%jd+%jd+%jd) > %jd",
   2572   1.74      gson 			    (int)sizeof(*stat), infosz, pktlen, len);
   2573    1.1    nonaka 			break;
   2574    1.1    nonaka 		}
   2575    1.1    nonaka 
   2576    1.1    nonaka 		/* Process 802.11 frame. */
   2577    1.1    nonaka 		urtwn_rx_frame(sc, buf, pktlen);
   2578    1.1    nonaka 
   2579    1.1    nonaka 		/* Next chunk is 128-byte aligned. */
   2580    1.1    nonaka 		totlen = roundup2(totlen, 128);
   2581    1.1    nonaka 		buf += totlen;
   2582    1.1    nonaka 		len -= totlen;
   2583    1.1    nonaka 	}
   2584    1.1    nonaka 
   2585    1.1    nonaka  resubmit:
   2586    1.1    nonaka 	/* Setup a new transfer. */
   2587   1.42     skrll 	usbd_setup_xfer(xfer, data, data->buf, URTWN_RXBUFSZ,
   2588   1.42     skrll 	    USBD_SHORT_XFER_OK, USBD_NO_TIMEOUT, urtwn_rxeof);
   2589    1.1    nonaka 	(void)usbd_transfer(xfer);
   2590    1.1    nonaka }
   2591    1.1    nonaka 
   2592    1.1    nonaka static void
   2593   1.93      yamt urtwn_put_tx_data(struct urtwn_softc *sc, struct urtwn_tx_data *data)
   2594   1.93      yamt {
   2595   1.93      yamt 	size_t pidx = data->pidx;
   2596   1.93      yamt 
   2597   1.93      yamt 	mutex_enter(&sc->sc_tx_mtx);
   2598   1.93      yamt 	/* Put this Tx buffer back to our free list. */
   2599   1.93      yamt 	TAILQ_INSERT_TAIL(&sc->tx_free_list[pidx], data, next);
   2600   1.93      yamt 	mutex_exit(&sc->sc_tx_mtx);
   2601   1.93      yamt }
   2602   1.93      yamt 
   2603   1.93      yamt static void
   2604   1.42     skrll urtwn_txeof(struct usbd_xfer *xfer, void *priv, usbd_status status)
   2605    1.1    nonaka {
   2606    1.1    nonaka 	struct urtwn_tx_data *data = priv;
   2607    1.1    nonaka 	struct urtwn_softc *sc = data->sc;
   2608    1.1    nonaka 	struct ifnet *ifp = &sc->sc_if;
   2609   1.42     skrll 	size_t pidx = data->pidx;
   2610    1.1    nonaka 	int s;
   2611    1.1    nonaka 
   2612   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   2613   1.74      gson 	DPRINTFN(DBG_TX, "status=%jd", status, 0, 0, 0);
   2614    1.1    nonaka 
   2615   1.93      yamt 	urtwn_put_tx_data(sc, data);
   2616    1.1    nonaka 
   2617   1.16  jmcneill 	s = splnet();
   2618   1.16  jmcneill 	sc->tx_timer = 0;
   2619   1.16  jmcneill 	ifp->if_flags &= ~IFF_OACTIVE;
   2620   1.16  jmcneill 
   2621    1.1    nonaka 	if (__predict_false(status != USBD_NORMAL_COMPLETION)) {
   2622    1.1    nonaka 		if (status != USBD_NOT_STARTED && status != USBD_CANCELLED) {
   2623   1.42     skrll 			if (status == USBD_STALLED) {
   2624   1.42     skrll 				struct usbd_pipe *pipe = sc->tx_pipe[pidx];
   2625   1.20  christos 				usbd_clear_endpoint_stall_async(pipe);
   2626   1.42     skrll 			}
   2627  1.103   mlelstv 			device_printf(sc->sc_dev, "device timeout\n");
   2628   1.81   thorpej 			if_statinc(ifp, if_oerrors);
   2629    1.1    nonaka 		}
   2630   1.16  jmcneill 		splx(s);
   2631    1.1    nonaka 		return;
   2632    1.1    nonaka 	}
   2633    1.1    nonaka 
   2634   1.81   thorpej 	if_statinc(ifp, if_opackets);
   2635   1.16  jmcneill 	urtwn_start(ifp);
   2636   1.49       nat 	splx(s);
   2637    1.1    nonaka 
   2638    1.1    nonaka }
   2639    1.1    nonaka 
   2640    1.1    nonaka static int
   2641   1.12  christos urtwn_tx(struct urtwn_softc *sc, struct mbuf *m, struct ieee80211_node *ni,
   2642   1.12  christos     struct urtwn_tx_data *data)
   2643    1.1    nonaka {
   2644    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2645    1.1    nonaka 	struct ieee80211_frame *wh;
   2646    1.1    nonaka 	struct ieee80211_key *k = NULL;
   2647   1.60   thorpej 	struct r92c_tx_desc_usb *txd;
   2648   1.49       nat 	size_t i, padsize, xferlen, txd_len;
   2649    1.1    nonaka 	uint16_t seq, sum;
   2650   1.42     skrll 	uint8_t raid, type, tid;
   2651   1.22  christos 	int s, hasqos, error;
   2652    1.1    nonaka 
   2653   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   2654    1.1    nonaka 
   2655    1.1    nonaka 	wh = mtod(m, struct ieee80211_frame *);
   2656    1.1    nonaka 	type = wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK;
   2657   1.49       nat 	txd_len = sizeof(*txd);
   2658   1.49       nat 
   2659   1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_92EU))
   2660   1.49       nat 		txd_len = 32;
   2661    1.1    nonaka 
   2662    1.1    nonaka 	if (wh->i_fc[1] & IEEE80211_FC1_WEP) {
   2663    1.1    nonaka 		k = ieee80211_crypto_encap(ic, ni, m);
   2664   1.93      yamt 		if (k == NULL) {
   2665   1.93      yamt 			urtwn_put_tx_data(sc, data);
   2666   1.95       nat 			m_free(m);
   2667   1.12  christos 			return ENOBUFS;
   2668   1.93      yamt 		}
   2669   1.12  christos 
   2670    1.1    nonaka 		/* packet header may have moved, reset our local pointer */
   2671    1.1    nonaka 		wh = mtod(m, struct ieee80211_frame *);
   2672    1.1    nonaka 	}
   2673    1.1    nonaka 
   2674    1.1    nonaka 	if (__predict_false(sc->sc_drvbpf != NULL)) {
   2675    1.1    nonaka 		struct urtwn_tx_radiotap_header *tap = &sc->sc_txtap;
   2676    1.1    nonaka 
   2677    1.1    nonaka 		tap->wt_flags = 0;
   2678   1.14  jmcneill 		tap->wt_chan_freq = htole16(ic->ic_curchan->ic_freq);
   2679   1.14  jmcneill 		tap->wt_chan_flags = htole16(ic->ic_curchan->ic_flags);
   2680    1.1    nonaka 		if (wh->i_fc[1] & IEEE80211_FC1_WEP)
   2681    1.1    nonaka 			tap->wt_flags |= IEEE80211_RADIOTAP_F_WEP;
   2682    1.1    nonaka 
   2683   1.19  christos 		/* XXX: set tap->wt_rate? */
   2684   1.19  christos 
   2685   1.59   msaitoh 		bpf_mtap2(sc->sc_drvbpf, tap, sc->sc_txtap_len, m, BPF_D_OUT);
   2686    1.1    nonaka 	}
   2687    1.1    nonaka 
   2688   1.42     skrll 	/* non-qos data frames */
   2689   1.42     skrll 	tid = R92C_TXDW1_QSEL_BE;
   2690   1.23  christos 	if ((hasqos = ieee80211_has_qos(wh))) {
   2691    1.1    nonaka 		/* data frames in 11n mode */
   2692    1.1    nonaka 		struct ieee80211_qosframe *qwh = (void *)wh;
   2693    1.1    nonaka 		tid = qwh->i_qos[0] & IEEE80211_QOS_TID;
   2694    1.1    nonaka 	} else if (type != IEEE80211_FC0_TYPE_DATA) {
   2695   1.42     skrll 		tid = R92C_TXDW1_QSEL_MGNT;
   2696    1.1    nonaka 	}
   2697    1.1    nonaka 
   2698   1.49       nat 	if (((txd_len + m->m_pkthdr.len) % 64) == 0) /* XXX: 64 */
   2699    1.1    nonaka 		padsize = 8;
   2700    1.1    nonaka 	else
   2701    1.1    nonaka 		padsize = 0;
   2702    1.1    nonaka 
   2703   1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_92EU))
   2704   1.49       nat 		padsize = 0;
   2705   1.49       nat 
   2706    1.1    nonaka 	/* Fill Tx descriptor. */
   2707   1.60   thorpej 	txd = (struct r92c_tx_desc_usb *)data->buf;
   2708   1.49       nat 	memset(txd, 0, txd_len + padsize);
   2709    1.1    nonaka 
   2710    1.1    nonaka 	txd->txdw0 |= htole32(
   2711    1.1    nonaka 	    SM(R92C_TXDW0_PKTLEN, m->m_pkthdr.len) |
   2712   1.49       nat 	    SM(R92C_TXDW0_OFFSET, txd_len));
   2713   1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_92EU)) {
   2714   1.49       nat 		txd->txdw0 |= htole32(
   2715   1.49       nat 		    R92C_TXDW0_OWN | R92C_TXDW0_FSG | R92C_TXDW0_LSG);
   2716   1.49       nat 	}
   2717    1.1    nonaka 
   2718    1.1    nonaka 	if (IEEE80211_IS_MULTICAST(wh->i_addr1))
   2719    1.1    nonaka 		txd->txdw0 |= htole32(R92C_TXDW0_BMCAST);
   2720    1.1    nonaka 
   2721    1.1    nonaka 	/* fix pad field */
   2722    1.1    nonaka 	if (padsize > 0) {
   2723   1.74      gson 		DPRINTFN(DBG_TX, "padding: size=%jd", padsize, 0, 0, 0);
   2724    1.1    nonaka 		txd->txdw1 |= htole32(SM(R92C_TXDW1_PKTOFF, (padsize / 8)));
   2725    1.1    nonaka 	}
   2726    1.1    nonaka 
   2727    1.1    nonaka 	if (!IEEE80211_IS_MULTICAST(wh->i_addr1) &&
   2728    1.1    nonaka 	    type == IEEE80211_FC0_TYPE_DATA) {
   2729    1.1    nonaka 		if (ic->ic_curmode == IEEE80211_MODE_11B)
   2730    1.1    nonaka 			raid = R92C_RAID_11B;
   2731    1.1    nonaka 		else
   2732    1.1    nonaka 			raid = R92C_RAID_11BG;
   2733   1.74      gson 		DPRINTFN(DBG_TX, "data packet: tid=%jd, raid=%jd",
   2734   1.74      gson 		    tid, raid, 0, 0);
   2735    1.1    nonaka 
   2736   1.49       nat 		if (!ISSET(sc->chip, URTWN_CHIP_92C)) {
   2737   1.32    nonaka 			txd->txdw1 |= htole32(
   2738   1.60   thorpej 			    SM(R88E_TXDW1_MACID, RTWN_MACID_BSS) |
   2739   1.32    nonaka 			    SM(R92C_TXDW1_QSEL, tid) |
   2740   1.32    nonaka 			    SM(R92C_TXDW1_RAID, raid) |
   2741   1.32    nonaka 			    R92C_TXDW1_AGGBK);
   2742   1.32    nonaka 		} else
   2743   1.32    nonaka 			txd->txdw1 |= htole32(
   2744   1.60   thorpej 			    SM(R92C_TXDW1_MACID, RTWN_MACID_BSS) |
   2745   1.32    nonaka 			    SM(R92C_TXDW1_QSEL, tid) |
   2746   1.32    nonaka 			    SM(R92C_TXDW1_RAID, raid) |
   2747   1.32    nonaka 			    R92C_TXDW1_AGGBK);
   2748    1.1    nonaka 
   2749   1.49       nat 		if (ISSET(sc->chip, URTWN_CHIP_88E))
   2750   1.49       nat 			txd->txdw2 |= htole32(R88E_TXDW2_AGGBK);
   2751   1.49       nat 		if (ISSET(sc->chip, URTWN_CHIP_92EU))
   2752   1.49       nat 			txd->txdw3 |= htole32(R92E_TXDW3_AGGBK);
   2753   1.49       nat 
   2754    1.1    nonaka 		if (hasqos) {
   2755    1.1    nonaka 			txd->txdw4 |= htole32(R92C_TXDW4_QOS);
   2756    1.1    nonaka 		}
   2757    1.1    nonaka 
   2758    1.1    nonaka 		if (ic->ic_flags & IEEE80211_F_USEPROT) {
   2759    1.1    nonaka 			/* for 11g */
   2760    1.1    nonaka 			if (ic->ic_protmode == IEEE80211_PROT_CTSONLY) {
   2761    1.1    nonaka 				txd->txdw4 |= htole32(R92C_TXDW4_CTS2SELF |
   2762    1.1    nonaka 				    R92C_TXDW4_HWRTSEN);
   2763    1.1    nonaka 			} else if (ic->ic_protmode == IEEE80211_PROT_RTSCTS) {
   2764    1.1    nonaka 				txd->txdw4 |= htole32(R92C_TXDW4_RTSEN |
   2765    1.1    nonaka 				    R92C_TXDW4_HWRTSEN);
   2766    1.1    nonaka 			}
   2767    1.1    nonaka 		}
   2768    1.1    nonaka 		/* Send RTS at OFDM24. */
   2769    1.1    nonaka 		txd->txdw4 |= htole32(SM(R92C_TXDW4_RTSRATE, 8));
   2770    1.1    nonaka 		txd->txdw5 |= htole32(0x0001ff00);
   2771    1.1    nonaka 		/* Send data at OFDM54. */
   2772   1.32    nonaka 		if (ISSET(sc->chip, URTWN_CHIP_88E))
   2773   1.32    nonaka 			txd->txdw5 |= htole32(0x13 & 0x3f);
   2774   1.32    nonaka 		else
   2775   1.32    nonaka 			txd->txdw5 |= htole32(SM(R92C_TXDW5_DATARATE, 11));
   2776    1.1    nonaka 	} else if (type == IEEE80211_FC0_TYPE_MGT) {
   2777   1.74      gson 		DPRINTFN(DBG_TX, "mgmt packet", 0, 0, 0, 0);
   2778    1.1    nonaka 		txd->txdw1 |= htole32(
   2779   1.60   thorpej 		    SM(R92C_TXDW1_MACID, RTWN_MACID_BSS) |
   2780    1.1    nonaka 		    SM(R92C_TXDW1_QSEL, R92C_TXDW1_QSEL_MGNT) |
   2781    1.1    nonaka 		    SM(R92C_TXDW1_RAID, R92C_RAID_11B));
   2782    1.1    nonaka 
   2783    1.1    nonaka 		/* Force CCK1. */
   2784    1.1    nonaka 		txd->txdw4 |= htole32(R92C_TXDW4_DRVRATE);
   2785    1.1    nonaka 		/* Use 1Mbps */
   2786    1.1    nonaka 		txd->txdw5 |= htole32(SM(R92C_TXDW5_DATARATE, 0));
   2787    1.1    nonaka 	} else {
   2788    1.1    nonaka 		/* broadcast or multicast packets */
   2789   1.74      gson 		DPRINTFN(DBG_TX, "bc or mc packet", 0, 0, 0, 0);
   2790    1.1    nonaka 		txd->txdw1 |= htole32(
   2791   1.60   thorpej 		    SM(R92C_TXDW1_MACID, RTWN_MACID_BC) |
   2792    1.1    nonaka 		    SM(R92C_TXDW1_RAID, R92C_RAID_11B));
   2793    1.1    nonaka 
   2794    1.1    nonaka 		/* Force CCK1. */
   2795    1.1    nonaka 		txd->txdw4 |= htole32(R92C_TXDW4_DRVRATE);
   2796    1.1    nonaka 		/* Use 1Mbps */
   2797    1.1    nonaka 		txd->txdw5 |= htole32(SM(R92C_TXDW5_DATARATE, 0));
   2798    1.1    nonaka 	}
   2799    1.1    nonaka 	/* Set sequence number */
   2800    1.1    nonaka 	seq = LE_READ_2(&wh->i_seq[0]) >> IEEE80211_SEQ_SEQ_SHIFT;
   2801   1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_92EU)) {
   2802   1.49       nat 		txd->txdseq |= htole16(seq);
   2803    1.1    nonaka 
   2804   1.49       nat 		if (!hasqos) {
   2805   1.49       nat 			/* Use HW sequence numbering for non-QoS frames. */
   2806   1.49       nat 			txd->txdw4  |= htole32(R92C_TXDW4_HWSEQ);
   2807   1.49       nat 			txd->txdseq |= htole16(R92C_HWSEQ_EN);
   2808   1.49       nat 		}
   2809   1.49       nat 	} else {
   2810   1.49       nat 		txd->txdseq2 |= htole16((seq & R92E_HWSEQ_MASK) <<
   2811   1.49       nat 		    R92E_HWSEQ_SHIFT);
   2812   1.49       nat 		if (!hasqos) {
   2813   1.49       nat 			/* Use HW sequence numbering for non-QoS frames. */
   2814   1.49       nat 			txd->txdw4  |= htole32(R92C_TXDW4_HWSEQ);
   2815   1.49       nat 			txd->txdw7 |= htole16(R92C_HWSEQ_EN);
   2816   1.49       nat 		}
   2817    1.1    nonaka 	}
   2818    1.1    nonaka 
   2819    1.1    nonaka 	/* Compute Tx descriptor checksum. */
   2820    1.1    nonaka 	sum = 0;
   2821   1.49       nat 	for (i = 0; i < R92C_TXDESC_SUMSIZE / 2; i++)
   2822    1.1    nonaka 		sum ^= ((uint16_t *)txd)[i];
   2823    1.1    nonaka 	txd->txdsum = sum;	/* NB: already little endian. */
   2824    1.1    nonaka 
   2825   1.49       nat 	xferlen = txd_len + m->m_pkthdr.len + padsize;
   2826   1.49       nat 	m_copydata(m, 0, m->m_pkthdr.len, (char *)&txd[0] + txd_len + padsize);
   2827    1.1    nonaka 
   2828    1.1    nonaka 	s = splnet();
   2829   1.42     skrll 	usbd_setup_xfer(data->xfer, data, data->buf, xferlen,
   2830   1.42     skrll 	    USBD_FORCE_SHORT_XFER, URTWN_TX_TIMEOUT,
   2831    1.1    nonaka 	    urtwn_txeof);
   2832    1.1    nonaka 	error = usbd_transfer(data->xfer);
   2833    1.1    nonaka 	if (__predict_false(error != USBD_NORMAL_COMPLETION &&
   2834    1.1    nonaka 	    error != USBD_IN_PROGRESS)) {
   2835    1.1    nonaka 		splx(s);
   2836   1.74      gson 		DPRINTFN(DBG_TX, "transfer failed %jd", error, 0, 0, 0);
   2837   1.12  christos 		return error;
   2838    1.1    nonaka 	}
   2839    1.1    nonaka 	splx(s);
   2840   1.12  christos 	return 0;
   2841    1.1    nonaka }
   2842    1.1    nonaka 
   2843   1.42     skrll struct urtwn_tx_data *
   2844   1.42     skrll urtwn_get_tx_data(struct urtwn_softc *sc, size_t pidx)
   2845   1.42     skrll {
   2846   1.42     skrll 	struct urtwn_tx_data *data = NULL;
   2847   1.42     skrll 
   2848   1.42     skrll 	mutex_enter(&sc->sc_tx_mtx);
   2849   1.42     skrll 	if (!TAILQ_EMPTY(&sc->tx_free_list[pidx])) {
   2850   1.42     skrll 		data = TAILQ_FIRST(&sc->tx_free_list[pidx]);
   2851   1.42     skrll 		TAILQ_REMOVE(&sc->tx_free_list[pidx], data, next);
   2852   1.42     skrll 	}
   2853   1.42     skrll 	mutex_exit(&sc->sc_tx_mtx);
   2854   1.42     skrll 
   2855   1.42     skrll 	return data;
   2856   1.42     skrll }
   2857   1.42     skrll 
   2858    1.1    nonaka static void
   2859    1.1    nonaka urtwn_start(struct ifnet *ifp)
   2860    1.1    nonaka {
   2861    1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   2862    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2863   1.12  christos 	struct urtwn_tx_data *data;
   2864    1.1    nonaka 	struct ether_header *eh;
   2865    1.1    nonaka 	struct ieee80211_node *ni;
   2866    1.1    nonaka 	struct mbuf *m;
   2867    1.1    nonaka 
   2868   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   2869    1.1    nonaka 
   2870    1.1    nonaka 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
   2871    1.1    nonaka 		return;
   2872    1.1    nonaka 
   2873   1.12  christos 	data = NULL;
   2874    1.1    nonaka 	for (;;) {
   2875   1.42     skrll 		/* Send pending management frames first. */
   2876   1.42     skrll 		IF_POLL(&ic->ic_mgtq, m);
   2877   1.42     skrll 		if (m != NULL) {
   2878   1.42     skrll 			/* Use AC_VO for management frames. */
   2879   1.17  jmcneill 
   2880   1.42     skrll 			data = urtwn_get_tx_data(sc, sc->ac2idx[WME_AC_VO]);
   2881    1.1    nonaka 
   2882   1.42     skrll 			if (data == NULL) {
   2883   1.42     skrll 				ifp->if_flags |= IFF_OACTIVE;
   2884   1.74      gson 				DPRINTFN(DBG_TX, "empty tx_free_list",
   2885   1.74      gson 				    0, 0, 0, 0);
   2886   1.42     skrll 				return;
   2887   1.42     skrll 			}
   2888   1.42     skrll 			IF_DEQUEUE(&ic->ic_mgtq, m);
   2889   1.43     ozaki 			ni = M_GETCTX(m, struct ieee80211_node *);
   2890   1.44     ozaki 			M_CLEARCTX(m);
   2891    1.1    nonaka 			goto sendit;
   2892    1.1    nonaka 		}
   2893    1.1    nonaka 		if (ic->ic_state != IEEE80211_S_RUN)
   2894    1.1    nonaka 			break;
   2895    1.1    nonaka 
   2896    1.1    nonaka 		/* Encapsulate and send data frames. */
   2897   1.42     skrll 		IFQ_POLL(&ifp->if_snd, m);
   2898    1.1    nonaka 		if (m == NULL)
   2899    1.1    nonaka 			break;
   2900   1.12  christos 
   2901   1.42     skrll 		struct ieee80211_frame *wh = mtod(m, struct ieee80211_frame *);
   2902   1.42     skrll 		uint8_t type = wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK;
   2903   1.42     skrll 		uint8_t qid = WME_AC_BE;
   2904   1.42     skrll 		if (ieee80211_has_qos(wh)) {
   2905   1.42     skrll 			/* data frames in 11n mode */
   2906   1.42     skrll 			struct ieee80211_qosframe *qwh = (void *)wh;
   2907   1.42     skrll 			uint8_t tid = qwh->i_qos[0] & IEEE80211_QOS_TID;
   2908   1.42     skrll 			qid = TID_TO_WME_AC(tid);
   2909   1.42     skrll 		} else if (type != IEEE80211_FC0_TYPE_DATA) {
   2910   1.42     skrll 			qid = WME_AC_VO;
   2911   1.42     skrll 		}
   2912   1.42     skrll 		data = urtwn_get_tx_data(sc, sc->ac2idx[qid]);
   2913   1.42     skrll 
   2914   1.42     skrll 		if (data == NULL) {
   2915   1.42     skrll 			ifp->if_flags |= IFF_OACTIVE;
   2916   1.74      gson 			DPRINTFN(DBG_TX, "empty tx_free_list", 0, 0, 0, 0);
   2917   1.42     skrll 			return;
   2918   1.42     skrll 		}
   2919   1.42     skrll 		IFQ_DEQUEUE(&ifp->if_snd, m);
   2920   1.42     skrll 
   2921    1.1    nonaka 		if (m->m_len < (int)sizeof(*eh) &&
   2922    1.1    nonaka 		    (m = m_pullup(m, sizeof(*eh))) == NULL) {
   2923   1.94       mrg 			device_printf(sc->sc_dev, "m_pullup failed\n");
   2924   1.81   thorpej 			if_statinc(ifp, if_oerrors);
   2925   1.93      yamt 			urtwn_put_tx_data(sc, data);
   2926   1.95       nat 			m_freem(m);
   2927    1.1    nonaka 			continue;
   2928    1.1    nonaka 		}
   2929    1.1    nonaka 		eh = mtod(m, struct ether_header *);
   2930    1.1    nonaka 		ni = ieee80211_find_txnode(ic, eh->ether_dhost);
   2931    1.1    nonaka 		if (ni == NULL) {
   2932   1.94       mrg 			device_printf(sc->sc_dev,
   2933   1.94       mrg 			    "unable to find transmit node\n");
   2934   1.81   thorpej 			if_statinc(ifp, if_oerrors);
   2935   1.93      yamt 			urtwn_put_tx_data(sc, data);
   2936   1.95       nat 			m_freem(m);
   2937    1.1    nonaka 			continue;
   2938    1.1    nonaka 		}
   2939    1.1    nonaka 
   2940   1.59   msaitoh 		bpf_mtap(ifp, m, BPF_D_OUT);
   2941    1.1    nonaka 
   2942    1.1    nonaka 		if ((m = ieee80211_encap(ic, m, ni)) == NULL) {
   2943    1.1    nonaka 			ieee80211_free_node(ni);
   2944   1.94       mrg 			device_printf(sc->sc_dev,
   2945   1.94       mrg 			    "unable to encapsulate packet\n");
   2946   1.81   thorpej 			if_statinc(ifp, if_oerrors);
   2947   1.93      yamt 			urtwn_put_tx_data(sc, data);
   2948   1.95       nat 			m_freem(m);
   2949    1.1    nonaka 			continue;
   2950    1.1    nonaka 		}
   2951    1.1    nonaka  sendit:
   2952   1.59   msaitoh 		bpf_mtap3(ic->ic_rawbpf, m, BPF_D_OUT);
   2953    1.1    nonaka 
   2954   1.12  christos 		if (urtwn_tx(sc, m, ni, data) != 0) {
   2955   1.12  christos 			m_freem(m);
   2956    1.1    nonaka 			ieee80211_free_node(ni);
   2957   1.94       mrg 			device_printf(sc->sc_dev,
   2958   1.94       mrg 			    "unable to transmit packet\n");
   2959   1.81   thorpej 			if_statinc(ifp, if_oerrors);
   2960    1.1    nonaka 			continue;
   2961    1.1    nonaka 		}
   2962   1.12  christos 		m_freem(m);
   2963   1.12  christos 		ieee80211_free_node(ni);
   2964    1.1    nonaka 		sc->tx_timer = 5;
   2965    1.1    nonaka 		ifp->if_timer = 1;
   2966    1.1    nonaka 	}
   2967    1.1    nonaka }
   2968    1.1    nonaka 
   2969    1.1    nonaka static void
   2970    1.1    nonaka urtwn_watchdog(struct ifnet *ifp)
   2971    1.1    nonaka {
   2972    1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   2973    1.1    nonaka 
   2974   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   2975    1.1    nonaka 
   2976    1.1    nonaka 	ifp->if_timer = 0;
   2977    1.1    nonaka 
   2978    1.1    nonaka 	if (sc->tx_timer > 0) {
   2979    1.1    nonaka 		if (--sc->tx_timer == 0) {
   2980   1.94       mrg 			device_printf(sc->sc_dev, "device timeout\n");
   2981    1.1    nonaka 			/* urtwn_init(ifp); XXX needs a process context! */
   2982   1.81   thorpej 			if_statinc(ifp, if_oerrors);
   2983    1.1    nonaka 			return;
   2984    1.1    nonaka 		}
   2985    1.1    nonaka 		ifp->if_timer = 1;
   2986    1.1    nonaka 	}
   2987    1.1    nonaka 	ieee80211_watchdog(&sc->sc_ic);
   2988    1.1    nonaka }
   2989    1.1    nonaka 
   2990    1.1    nonaka static int
   2991    1.1    nonaka urtwn_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   2992    1.1    nonaka {
   2993    1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   2994    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2995    1.1    nonaka 	int s, error = 0;
   2996    1.1    nonaka 
   2997   1.74      gson 	URTWNHIST_FUNC();
   2998   1.83  christos 	URTWNHIST_CALLARGS("cmd=0x%08jx, data=%#jx", cmd, (uintptr_t)data,
   2999   1.74      gson 	    0, 0);
   3000    1.1    nonaka 
   3001    1.1    nonaka 	s = splnet();
   3002    1.1    nonaka 
   3003    1.1    nonaka 	switch (cmd) {
   3004    1.1    nonaka 	case SIOCSIFFLAGS:
   3005    1.1    nonaka 		if ((error = ifioctl_common(ifp, cmd, data)) != 0)
   3006    1.1    nonaka 			break;
   3007   1.12  christos 		switch (ifp->if_flags & (IFF_UP | IFF_RUNNING)) {
   3008   1.12  christos 		case IFF_UP | IFF_RUNNING:
   3009    1.1    nonaka 			break;
   3010    1.1    nonaka 		case IFF_UP:
   3011    1.1    nonaka 			urtwn_init(ifp);
   3012    1.1    nonaka 			break;
   3013    1.1    nonaka 		case IFF_RUNNING:
   3014    1.1    nonaka 			urtwn_stop(ifp, 1);
   3015    1.1    nonaka 			break;
   3016    1.1    nonaka 		case 0:
   3017    1.1    nonaka 			break;
   3018    1.1    nonaka 		}
   3019    1.1    nonaka 		break;
   3020    1.1    nonaka 
   3021    1.1    nonaka 	case SIOCADDMULTI:
   3022    1.1    nonaka 	case SIOCDELMULTI:
   3023    1.1    nonaka 		if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
   3024    1.1    nonaka 			/* setup multicast filter, etc */
   3025    1.1    nonaka 			error = 0;
   3026    1.1    nonaka 		}
   3027    1.1    nonaka 		break;
   3028    1.1    nonaka 
   3029   1.69  christos 	case SIOCS80211CHANNEL:
   3030   1.69  christos 		/*
   3031   1.69  christos 		 * This allows for fast channel switching in monitor mode
   3032   1.69  christos 		 * (used by kismet). In IBSS mode, we must explicitly reset
   3033   1.69  christos 		 * the interface to generate a new beacon frame.
   3034   1.69  christos 		 */
   3035   1.69  christos 		error = ieee80211_ioctl(ic, cmd, data);
   3036   1.69  christos 		if (error == ENETRESET &&
   3037   1.69  christos 		    ic->ic_opmode == IEEE80211_M_MONITOR) {
   3038   1.69  christos 			urtwn_set_chan(sc, ic->ic_curchan,
   3039   1.69  christos 			    IEEE80211_HTINFO_2NDCHAN_NONE);
   3040   1.69  christos 			error = 0;
   3041   1.69  christos 		}
   3042   1.69  christos 		break;
   3043   1.69  christos 
   3044    1.1    nonaka 	default:
   3045    1.1    nonaka 		error = ieee80211_ioctl(ic, cmd, data);
   3046    1.1    nonaka 		break;
   3047    1.1    nonaka 	}
   3048    1.1    nonaka 	if (error == ENETRESET) {
   3049    1.1    nonaka 		if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) ==
   3050   1.16  jmcneill 		    (IFF_UP | IFF_RUNNING) &&
   3051   1.16  jmcneill 		    ic->ic_roaming != IEEE80211_ROAMING_MANUAL) {
   3052    1.1    nonaka 			urtwn_init(ifp);
   3053    1.1    nonaka 		}
   3054    1.1    nonaka 		error = 0;
   3055    1.1    nonaka 	}
   3056    1.1    nonaka 
   3057    1.1    nonaka 	splx(s);
   3058    1.1    nonaka 
   3059   1.42     skrll 	return error;
   3060    1.1    nonaka }
   3061    1.1    nonaka 
   3062   1.32    nonaka static __inline int
   3063   1.32    nonaka urtwn_power_on(struct urtwn_softc *sc)
   3064   1.32    nonaka {
   3065   1.32    nonaka 
   3066   1.32    nonaka 	return sc->sc_power_on(sc);
   3067   1.32    nonaka }
   3068   1.32    nonaka 
   3069    1.1    nonaka static int
   3070   1.32    nonaka urtwn_r92c_power_on(struct urtwn_softc *sc)
   3071    1.1    nonaka {
   3072    1.1    nonaka 	uint32_t reg;
   3073    1.1    nonaka 	int ntries;
   3074    1.1    nonaka 
   3075   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   3076    1.1    nonaka 
   3077   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3078   1.12  christos 
   3079    1.1    nonaka 	/* Wait for autoload done bit. */
   3080    1.1    nonaka 	for (ntries = 0; ntries < 1000; ntries++) {
   3081    1.1    nonaka 		if (urtwn_read_1(sc, R92C_APS_FSMCO) & R92C_APS_FSMCO_PFM_ALDN)
   3082    1.1    nonaka 			break;
   3083    1.1    nonaka 		DELAY(5);
   3084    1.1    nonaka 	}
   3085    1.1    nonaka 	if (ntries == 1000) {
   3086    1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3087    1.1    nonaka 		    "timeout waiting for chip autoload\n");
   3088   1.42     skrll 		return ETIMEDOUT;
   3089    1.1    nonaka 	}
   3090    1.1    nonaka 
   3091    1.1    nonaka 	/* Unlock ISO/CLK/Power control register. */
   3092    1.1    nonaka 	urtwn_write_1(sc, R92C_RSV_CTRL, 0);
   3093  1.100       nat 	DELAY(5);
   3094    1.1    nonaka 	/* Move SPS into PWM mode. */
   3095    1.1    nonaka 	urtwn_write_1(sc, R92C_SPS0_CTRL, 0x2b);
   3096   1.49       nat 	DELAY(5);
   3097    1.1    nonaka 
   3098    1.1    nonaka 	reg = urtwn_read_1(sc, R92C_LDOV12D_CTRL);
   3099    1.1    nonaka 	if (!(reg & R92C_LDOV12D_CTRL_LDV12_EN)) {
   3100    1.1    nonaka 		urtwn_write_1(sc, R92C_LDOV12D_CTRL,
   3101    1.1    nonaka 		    reg | R92C_LDOV12D_CTRL_LDV12_EN);
   3102    1.1    nonaka 		DELAY(100);
   3103    1.1    nonaka 		urtwn_write_1(sc, R92C_SYS_ISO_CTRL,
   3104    1.1    nonaka 		    urtwn_read_1(sc, R92C_SYS_ISO_CTRL) &
   3105    1.1    nonaka 		    ~R92C_SYS_ISO_CTRL_MD2PP);
   3106    1.1    nonaka 	}
   3107    1.1    nonaka 
   3108    1.1    nonaka 	/* Auto enable WLAN. */
   3109    1.1    nonaka 	urtwn_write_2(sc, R92C_APS_FSMCO,
   3110    1.1    nonaka 	    urtwn_read_2(sc, R92C_APS_FSMCO) | R92C_APS_FSMCO_APFM_ONMAC);
   3111    1.1    nonaka 	for (ntries = 0; ntries < 1000; ntries++) {
   3112    1.1    nonaka 		if (!(urtwn_read_2(sc, R92C_APS_FSMCO) &
   3113    1.1    nonaka 		    R92C_APS_FSMCO_APFM_ONMAC))
   3114    1.1    nonaka 			break;
   3115   1.49       nat 		DELAY(100);
   3116    1.1    nonaka 	}
   3117    1.1    nonaka 	if (ntries == 1000) {
   3118    1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3119    1.1    nonaka 		    "timeout waiting for MAC auto ON\n");
   3120   1.42     skrll 		return ETIMEDOUT;
   3121    1.1    nonaka 	}
   3122    1.1    nonaka 
   3123    1.1    nonaka 	/* Enable radio, GPIO and LED functions. */
   3124    1.1    nonaka 	KASSERT((R92C_APS_FSMCO_AFSM_HSUS | R92C_APS_FSMCO_PDN_EN |
   3125    1.1    nonaka 	    R92C_APS_FSMCO_PFM_ALDN) == 0x0812);
   3126    1.1    nonaka 	urtwn_write_2(sc, R92C_APS_FSMCO,
   3127    1.1    nonaka 	    R92C_APS_FSMCO_AFSM_HSUS |
   3128    1.1    nonaka 	    R92C_APS_FSMCO_PDN_EN |
   3129    1.1    nonaka 	    R92C_APS_FSMCO_PFM_ALDN);
   3130    1.1    nonaka 
   3131    1.1    nonaka 	/* Release RF digital isolation. */
   3132    1.1    nonaka 	urtwn_write_2(sc, R92C_SYS_ISO_CTRL,
   3133    1.1    nonaka 	    urtwn_read_2(sc, R92C_SYS_ISO_CTRL) & ~R92C_SYS_ISO_CTRL_DIOR);
   3134    1.1    nonaka 
   3135    1.1    nonaka 	/* Initialize MAC. */
   3136    1.1    nonaka 	urtwn_write_1(sc, R92C_APSD_CTRL,
   3137    1.1    nonaka 	    urtwn_read_1(sc, R92C_APSD_CTRL) & ~R92C_APSD_CTRL_OFF);
   3138    1.1    nonaka 	for (ntries = 0; ntries < 200; ntries++) {
   3139    1.1    nonaka 		if (!(urtwn_read_1(sc, R92C_APSD_CTRL) &
   3140    1.1    nonaka 		    R92C_APSD_CTRL_OFF_STATUS))
   3141    1.1    nonaka 			break;
   3142    1.1    nonaka 		DELAY(5);
   3143    1.1    nonaka 	}
   3144    1.1    nonaka 	if (ntries == 200) {
   3145    1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3146    1.1    nonaka 		    "timeout waiting for MAC initialization\n");
   3147   1.42     skrll 		return ETIMEDOUT;
   3148    1.1    nonaka 	}
   3149    1.1    nonaka 
   3150    1.1    nonaka 	/* Enable MAC DMA/WMAC/SCHEDULE/SEC blocks. */
   3151    1.1    nonaka 	reg = urtwn_read_2(sc, R92C_CR);
   3152    1.1    nonaka 	reg |= R92C_CR_HCI_TXDMA_EN | R92C_CR_HCI_RXDMA_EN |
   3153    1.1    nonaka 	    R92C_CR_TXDMA_EN | R92C_CR_RXDMA_EN | R92C_CR_PROTOCOL_EN |
   3154    1.1    nonaka 	    R92C_CR_SCHEDULE_EN | R92C_CR_MACTXEN | R92C_CR_MACRXEN |
   3155    1.1    nonaka 	    R92C_CR_ENSEC;
   3156    1.1    nonaka 	urtwn_write_2(sc, R92C_CR, reg);
   3157    1.1    nonaka 
   3158    1.1    nonaka 	urtwn_write_1(sc, 0xfe10, 0x19);
   3159  1.100       nat 
   3160  1.100       nat 	urtwn_delay_ms(sc, 1);
   3161  1.100       nat 
   3162   1.42     skrll 	return 0;
   3163    1.1    nonaka }
   3164    1.1    nonaka 
   3165    1.1    nonaka static int
   3166   1.49       nat urtwn_r92e_power_on(struct urtwn_softc *sc)
   3167   1.49       nat {
   3168   1.49       nat 	uint32_t reg;
   3169   1.49       nat 	uint32_t val;
   3170   1.49       nat 	int ntries;
   3171   1.49       nat 
   3172   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   3173   1.49       nat 
   3174   1.49       nat 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3175   1.49       nat 
   3176   1.49       nat 	/* Enable radio, GPIO and LED functions. */
   3177   1.49       nat 	KASSERT((R92C_APS_FSMCO_AFSM_HSUS | R92C_APS_FSMCO_PDN_EN |
   3178   1.49       nat 	    R92C_APS_FSMCO_PFM_ALDN) == 0x0812);
   3179   1.49       nat 	urtwn_write_2(sc, R92C_APS_FSMCO,
   3180   1.49       nat 	    R92C_APS_FSMCO_AFSM_HSUS |
   3181   1.49       nat 	    R92C_APS_FSMCO_PDN_EN |
   3182   1.49       nat 	    R92C_APS_FSMCO_PFM_ALDN);
   3183   1.49       nat 
   3184   1.49       nat 	if (urtwn_read_4(sc, R92E_SYS_CFG1_8192E) & R92E_SPSLDO_SEL){
   3185   1.49       nat 		/* LDO. */
   3186   1.52     skrll 		urtwn_write_1(sc, R92E_LDO_SWR_CTRL, 0xc3);
   3187   1.49       nat 	}
   3188   1.49       nat 	else	{
   3189   1.49       nat 		urtwn_write_2(sc, R92C_SYS_SWR_CTRL2, urtwn_read_2(sc,
   3190   1.49       nat 		    R92C_SYS_SWR_CTRL2) & 0xffff);
   3191   1.49       nat 		urtwn_write_1(sc, R92E_LDO_SWR_CTRL, 0x83);
   3192   1.49       nat 	}
   3193   1.49       nat 
   3194   1.49       nat 	for (ntries = 0; ntries < 2; ntries++) {
   3195   1.49       nat 		urtwn_write_1(sc, R92C_AFE_PLL_CTRL,
   3196   1.49       nat 		    urtwn_read_1(sc, R92C_AFE_PLL_CTRL));
   3197   1.49       nat 		urtwn_write_2(sc, R92C_AFE_CTRL4, urtwn_read_2(sc,
   3198   1.49       nat 		    R92C_AFE_CTRL4));
   3199   1.49       nat 	}
   3200   1.49       nat 
   3201   1.49       nat 	/* Reset BB. */
   3202   1.49       nat 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   3203   1.49       nat 	urtwn_read_1(sc, R92C_SYS_FUNC_EN) & ~(R92C_SYS_FUNC_EN_BBRSTB |
   3204   1.49       nat 	    R92C_SYS_FUNC_EN_BB_GLB_RST));
   3205   1.49       nat 
   3206   1.49       nat 	urtwn_write_1(sc, R92C_AFE_XTAL_CTRL + 2, urtwn_read_1(sc,
   3207   1.49       nat 	    R92C_AFE_XTAL_CTRL + 2) | 0x80);
   3208   1.49       nat 
   3209   1.49       nat 	/* Disable HWPDN. */
   3210   1.49       nat 	urtwn_write_2(sc, R92C_APS_FSMCO, urtwn_read_2(sc,
   3211   1.49       nat 	    R92C_APS_FSMCO) & ~R92C_APS_FSMCO_APDM_HPDN);
   3212   1.49       nat 
   3213   1.49       nat 	/* Disable WL suspend. */
   3214   1.49       nat 	urtwn_write_2(sc, R92C_APS_FSMCO, urtwn_read_2(sc,
   3215   1.49       nat 	    R92C_APS_FSMCO) & ~(R92C_APS_FSMCO_AFSM_PCIE |
   3216   1.49       nat 	    R92C_APS_FSMCO_AFSM_HSUS));
   3217   1.49       nat 
   3218   1.49       nat 	urtwn_write_4(sc, R92C_APS_FSMCO, urtwn_read_4(sc,
   3219   1.49       nat 	    R92C_APS_FSMCO) | R92C_APS_FSMCO_RDY_MACON);
   3220   1.49       nat 	urtwn_write_2(sc, R92C_APS_FSMCO, urtwn_read_2(sc,
   3221   1.49       nat 	    R92C_APS_FSMCO) | R92C_APS_FSMCO_APFM_ONMAC);
   3222   1.49       nat 	for (ntries = 0; ntries < 10000; ntries++) {
   3223   1.49       nat 		val = urtwn_read_2(sc, R92C_APS_FSMCO) &
   3224   1.49       nat 		 R92C_APS_FSMCO_APFM_ONMAC;
   3225   1.49       nat 		if (val == 0x0)
   3226   1.49       nat 			break;
   3227   1.49       nat 		DELAY(10);
   3228   1.49       nat 	}
   3229   1.49       nat 	if (ntries == 10000) {
   3230   1.49       nat 		aprint_error_dev(sc->sc_dev,
   3231   1.49       nat 		    "timeout waiting for chip power up\n");
   3232   1.49       nat 		return ETIMEDOUT;
   3233   1.49       nat 	}
   3234   1.52     skrll 
   3235   1.49       nat 	urtwn_write_2(sc, R92C_CR, 0x00);
   3236   1.49       nat 	reg = urtwn_read_2(sc, R92C_CR);
   3237   1.49       nat 	reg |= R92C_CR_HCI_TXDMA_EN | R92C_CR_HCI_RXDMA_EN |
   3238   1.49       nat 	    R92C_CR_TXDMA_EN | R92C_CR_RXDMA_EN | R92C_CR_PROTOCOL_EN |
   3239   1.49       nat 	    R92C_CR_SCHEDULE_EN | R92C_CR_ENSEC;
   3240   1.49       nat 	urtwn_write_2(sc, R92C_CR, reg);
   3241   1.49       nat 
   3242   1.49       nat 	return 0;
   3243   1.49       nat }
   3244   1.49       nat 
   3245   1.49       nat static int
   3246   1.32    nonaka urtwn_r88e_power_on(struct urtwn_softc *sc)
   3247   1.32    nonaka {
   3248   1.32    nonaka 	uint32_t reg;
   3249   1.32    nonaka 	uint8_t val;
   3250   1.32    nonaka 	int ntries;
   3251   1.32    nonaka 
   3252   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   3253   1.32    nonaka 
   3254   1.32    nonaka 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3255   1.32    nonaka 
   3256   1.32    nonaka 	/* Wait for power ready bit. */
   3257   1.32    nonaka 	for (ntries = 0; ntries < 5000; ntries++) {
   3258   1.32    nonaka 		val = urtwn_read_1(sc, 0x6) & 0x2;
   3259   1.32    nonaka 		if (val == 0x2)
   3260   1.32    nonaka 			break;
   3261   1.32    nonaka 		DELAY(10);
   3262   1.32    nonaka 	}
   3263   1.32    nonaka 	if (ntries == 5000) {
   3264   1.32    nonaka 		aprint_error_dev(sc->sc_dev,
   3265   1.32    nonaka 		    "timeout waiting for chip power up\n");
   3266   1.42     skrll 		return ETIMEDOUT;
   3267   1.32    nonaka 	}
   3268   1.32    nonaka 
   3269   1.32    nonaka 	/* Reset BB. */
   3270   1.32    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   3271   1.32    nonaka 	urtwn_read_1(sc, R92C_SYS_FUNC_EN) & ~(R92C_SYS_FUNC_EN_BBRSTB |
   3272   1.32    nonaka 	    R92C_SYS_FUNC_EN_BB_GLB_RST));
   3273   1.32    nonaka 
   3274   1.32    nonaka 	urtwn_write_1(sc, 0x26, urtwn_read_1(sc, 0x26) | 0x80);
   3275   1.32    nonaka 
   3276   1.32    nonaka 	/* Disable HWPDN. */
   3277   1.32    nonaka 	urtwn_write_1(sc, 0x5, urtwn_read_1(sc, 0x5) & ~0x80);
   3278   1.32    nonaka 
   3279   1.32    nonaka 	/* Disable WL suspend. */
   3280   1.32    nonaka 	urtwn_write_1(sc, 0x5, urtwn_read_1(sc, 0x5) & ~0x18);
   3281   1.32    nonaka 
   3282   1.32    nonaka 	urtwn_write_1(sc, 0x5, urtwn_read_1(sc, 0x5) | 0x1);
   3283   1.32    nonaka 	for (ntries = 0; ntries < 5000; ntries++) {
   3284   1.32    nonaka 		if (!(urtwn_read_1(sc, 0x5) & 0x1))
   3285   1.32    nonaka 			break;
   3286   1.32    nonaka 		DELAY(10);
   3287   1.32    nonaka 	}
   3288   1.32    nonaka 	if (ntries == 5000)
   3289   1.42     skrll 		return ETIMEDOUT;
   3290   1.32    nonaka 
   3291   1.32    nonaka 	/* Enable LDO normal mode. */
   3292   1.32    nonaka 	urtwn_write_1(sc, 0x23, urtwn_read_1(sc, 0x23) & ~0x10);
   3293   1.32    nonaka 
   3294   1.32    nonaka 	/* Enable MAC DMA/WMAC/SCHEDULE/SEC blocks. */
   3295   1.32    nonaka 	urtwn_write_2(sc, R92C_CR, 0);
   3296   1.32    nonaka 	reg = urtwn_read_2(sc, R92C_CR);
   3297   1.32    nonaka 	reg |= R92C_CR_HCI_TXDMA_EN | R92C_CR_HCI_RXDMA_EN |
   3298   1.32    nonaka 	    R92C_CR_TXDMA_EN | R92C_CR_RXDMA_EN | R92C_CR_PROTOCOL_EN |
   3299   1.32    nonaka 	    R92C_CR_SCHEDULE_EN | R92C_CR_ENSEC | R92C_CR_CALTMR_EN;
   3300   1.32    nonaka 	urtwn_write_2(sc, R92C_CR, reg);
   3301   1.32    nonaka 
   3302   1.42     skrll 	return 0;
   3303   1.32    nonaka }
   3304   1.32    nonaka 
   3305   1.88  jdolecek static int __noinline
   3306    1.1    nonaka urtwn_llt_init(struct urtwn_softc *sc)
   3307    1.1    nonaka {
   3308   1.32    nonaka 	size_t i, page_count, pktbuf_count;
   3309   1.49       nat 	uint32_t val;
   3310   1.22  christos 	int error;
   3311    1.1    nonaka 
   3312   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   3313    1.1    nonaka 
   3314   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3315   1.12  christos 
   3316   1.52     skrll 	if (sc->chip & URTWN_CHIP_88E)
   3317   1.49       nat 		page_count = R88E_TX_PAGE_COUNT;
   3318   1.52     skrll 	else if (sc->chip & URTWN_CHIP_92EU)
   3319   1.49       nat 		page_count = R92E_TX_PAGE_COUNT;
   3320   1.49       nat 	else
   3321   1.49       nat 		page_count = R92C_TX_PAGE_COUNT;
   3322   1.49       nat 	if (sc->chip & URTWN_CHIP_88E)
   3323   1.49       nat 		pktbuf_count = R88E_TXPKTBUF_COUNT;
   3324   1.49       nat 	else if (sc->chip & URTWN_CHIP_92EU)
   3325   1.49       nat 		pktbuf_count = R88E_TXPKTBUF_COUNT;
   3326   1.49       nat 	else
   3327   1.49       nat 		pktbuf_count = R92C_TXPKTBUF_COUNT;
   3328   1.49       nat 
   3329   1.49       nat 	if (sc->chip & URTWN_CHIP_92EU) {
   3330   1.49       nat 		val = urtwn_read_4(sc, R92E_AUTO_LLT) | R92E_AUTO_LLT_EN;
   3331   1.49       nat 		urtwn_write_4(sc, R92E_AUTO_LLT, val);
   3332   1.49       nat 		DELAY(100);
   3333   1.49       nat 		val = urtwn_read_4(sc, R92E_AUTO_LLT);
   3334   1.49       nat 		if (val & R92E_AUTO_LLT_EN)
   3335   1.49       nat 			return EIO;
   3336   1.49       nat 		return 0;
   3337   1.49       nat 	}
   3338   1.32    nonaka 
   3339   1.32    nonaka 	/* Reserve pages [0; page_count]. */
   3340   1.32    nonaka 	for (i = 0; i < page_count; i++) {
   3341    1.1    nonaka 		if ((error = urtwn_llt_write(sc, i, i + 1)) != 0)
   3342   1.42     skrll 			return error;
   3343    1.1    nonaka 	}
   3344    1.1    nonaka 	/* NB: 0xff indicates end-of-list. */
   3345    1.1    nonaka 	if ((error = urtwn_llt_write(sc, i, 0xff)) != 0)
   3346   1.42     skrll 		return error;
   3347    1.1    nonaka 	/*
   3348   1.32    nonaka 	 * Use pages [page_count + 1; pktbuf_count - 1]
   3349    1.1    nonaka 	 * as ring buffer.
   3350    1.1    nonaka 	 */
   3351   1.32    nonaka 	for (++i; i < pktbuf_count - 1; i++) {
   3352    1.1    nonaka 		if ((error = urtwn_llt_write(sc, i, i + 1)) != 0)
   3353   1.42     skrll 			return error;
   3354    1.1    nonaka 	}
   3355    1.1    nonaka 	/* Make the last page point to the beginning of the ring buffer. */
   3356   1.32    nonaka 	error = urtwn_llt_write(sc, i, pktbuf_count + 1);
   3357   1.42     skrll 	return error;
   3358    1.1    nonaka }
   3359    1.1    nonaka 
   3360    1.1    nonaka static void
   3361    1.1    nonaka urtwn_fw_reset(struct urtwn_softc *sc)
   3362    1.1    nonaka {
   3363    1.1    nonaka 	uint16_t reg;
   3364    1.1    nonaka 	int ntries;
   3365    1.1    nonaka 
   3366   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   3367    1.1    nonaka 
   3368   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3369   1.12  christos 
   3370    1.1    nonaka 	/* Tell 8051 to reset itself. */
   3371   1.99       nat 	mutex_enter(&sc->sc_fwcmd_mtx);
   3372    1.1    nonaka 	urtwn_write_1(sc, R92C_HMETFR + 3, 0x20);
   3373   1.99       nat 	sc->fwcur = 0;
   3374   1.99       nat 	mutex_exit(&sc->sc_fwcmd_mtx);
   3375    1.1    nonaka 
   3376    1.1    nonaka 	/* Wait until 8051 resets by itself. */
   3377    1.1    nonaka 	for (ntries = 0; ntries < 100; ntries++) {
   3378    1.1    nonaka 		reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
   3379    1.1    nonaka 		if (!(reg & R92C_SYS_FUNC_EN_CPUEN))
   3380    1.1    nonaka 			return;
   3381    1.1    nonaka 		DELAY(50);
   3382    1.1    nonaka 	}
   3383    1.1    nonaka 	/* Force 8051 reset. */
   3384   1.32    nonaka 	urtwn_write_2(sc, R92C_SYS_FUNC_EN,
   3385   1.32    nonaka 	    urtwn_read_2(sc, R92C_SYS_FUNC_EN) & ~R92C_SYS_FUNC_EN_CPUEN);
   3386   1.32    nonaka }
   3387   1.32    nonaka 
   3388   1.32    nonaka static void
   3389   1.32    nonaka urtwn_r88e_fw_reset(struct urtwn_softc *sc)
   3390   1.32    nonaka {
   3391   1.32    nonaka 	uint16_t reg;
   3392   1.32    nonaka 
   3393   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   3394   1.32    nonaka 
   3395   1.32    nonaka 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3396   1.32    nonaka 
   3397   1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3398   1.49       nat 		reg = urtwn_read_2(sc, R92C_RSV_CTRL) & ~R92E_RSV_MIO_EN;
   3399   1.49       nat 		urtwn_write_2(sc,R92C_RSV_CTRL, reg);
   3400   1.49       nat 	}
   3401   1.49       nat 	DELAY(50);
   3402   1.49       nat 
   3403   1.32    nonaka 	reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
   3404    1.1    nonaka 	urtwn_write_2(sc, R92C_SYS_FUNC_EN, reg & ~R92C_SYS_FUNC_EN_CPUEN);
   3405   1.49       nat 	DELAY(50);
   3406   1.49       nat 
   3407   1.32    nonaka 	urtwn_write_2(sc, R92C_SYS_FUNC_EN, reg | R92C_SYS_FUNC_EN_CPUEN);
   3408   1.49       nat 	DELAY(50);
   3409   1.49       nat 
   3410   1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3411   1.49       nat 		reg = urtwn_read_2(sc, R92C_RSV_CTRL) | R92E_RSV_MIO_EN;
   3412   1.49       nat 		urtwn_write_2(sc,R92C_RSV_CTRL, reg);
   3413   1.49       nat 	}
   3414   1.49       nat 	DELAY(50);
   3415   1.49       nat 
   3416   1.99       nat 	mutex_enter(&sc->sc_fwcmd_mtx);
   3417   1.99       nat 	/* Init firmware commands ring. */
   3418   1.99       nat 	sc->fwcur = 0;
   3419   1.99       nat 	mutex_exit(&sc->sc_fwcmd_mtx);
   3420   1.99       nat 
   3421    1.1    nonaka }
   3422    1.1    nonaka 
   3423    1.1    nonaka static int
   3424    1.1    nonaka urtwn_fw_loadpage(struct urtwn_softc *sc, int page, uint8_t *buf, int len)
   3425    1.1    nonaka {
   3426    1.1    nonaka 	uint32_t reg;
   3427    1.1    nonaka 	int off, mlen, error = 0;
   3428    1.1    nonaka 
   3429   1.74      gson 	URTWNHIST_FUNC();
   3430   1.74      gson 	URTWNHIST_CALLARGS("page=%jd, buf=%#jx, len=%jd",
   3431   1.74      gson 	    page, (uintptr_t)buf, len, 0);
   3432    1.1    nonaka 
   3433    1.1    nonaka 	reg = urtwn_read_4(sc, R92C_MCUFWDL);
   3434    1.1    nonaka 	reg = RW(reg, R92C_MCUFWDL_PAGE, page);
   3435    1.1    nonaka 	urtwn_write_4(sc, R92C_MCUFWDL, reg);
   3436    1.1    nonaka 
   3437    1.1    nonaka 	off = R92C_FW_START_ADDR;
   3438    1.1    nonaka 	while (len > 0) {
   3439    1.1    nonaka 		if (len > 196)
   3440    1.1    nonaka 			mlen = 196;
   3441    1.1    nonaka 		else if (len > 4)
   3442    1.1    nonaka 			mlen = 4;
   3443    1.1    nonaka 		else
   3444    1.1    nonaka 			mlen = 1;
   3445    1.1    nonaka 		error = urtwn_write_region(sc, off, buf, mlen);
   3446    1.1    nonaka 		if (error != 0)
   3447    1.1    nonaka 			break;
   3448    1.1    nonaka 		off += mlen;
   3449    1.1    nonaka 		buf += mlen;
   3450    1.1    nonaka 		len -= mlen;
   3451    1.1    nonaka 	}
   3452   1.42     skrll 	return error;
   3453    1.1    nonaka }
   3454    1.1    nonaka 
   3455   1.88  jdolecek static int __noinline
   3456    1.1    nonaka urtwn_load_firmware(struct urtwn_softc *sc)
   3457    1.1    nonaka {
   3458    1.1    nonaka 	firmware_handle_t fwh;
   3459    1.1    nonaka 	const struct r92c_fw_hdr *hdr;
   3460    1.1    nonaka 	const char *name;
   3461    1.1    nonaka 	u_char *fw, *ptr;
   3462    1.1    nonaka 	size_t len;
   3463    1.1    nonaka 	uint32_t reg;
   3464    1.1    nonaka 	int mlen, ntries, page, error;
   3465    1.1    nonaka 
   3466   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   3467    1.1    nonaka 
   3468   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3469   1.12  christos 
   3470    1.1    nonaka 	/* Read firmware image from the filesystem. */
   3471   1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E))
   3472   1.32    nonaka 		name = "rtl8188eufw.bin";
   3473   1.49       nat 	else if (ISSET(sc->chip, URTWN_CHIP_92EU))
   3474   1.49       nat 		name = "rtl8192eefw.bin";
   3475   1.32    nonaka 	else if ((sc->chip & (URTWN_CHIP_UMC_A_CUT | URTWN_CHIP_92C)) ==
   3476    1.1    nonaka 	    URTWN_CHIP_UMC_A_CUT)
   3477    1.5       riz 		name = "rtl8192cfwU.bin";
   3478    1.1    nonaka 	else
   3479    1.5       riz 		name = "rtl8192cfw.bin";
   3480    1.5       riz 	if ((error = firmware_open("if_urtwn", name, &fwh)) != 0) {
   3481    1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3482   1.32    nonaka 		    "failed load firmware of file %s (error %d)\n", name,
   3483   1.32    nonaka 		    error);
   3484   1.42     skrll 		return error;
   3485    1.1    nonaka 	}
   3486   1.36  jmcneill 	const size_t fwlen = len = firmware_get_size(fwh);
   3487    1.1    nonaka 	fw = firmware_malloc(len);
   3488    1.1    nonaka 	if (fw == NULL) {
   3489    1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3490    1.1    nonaka 		    "failed to allocate firmware memory\n");
   3491    1.1    nonaka 		firmware_close(fwh);
   3492   1.42     skrll 		return ENOMEM;
   3493    1.1    nonaka 	}
   3494    1.1    nonaka 	error = firmware_read(fwh, 0, fw, len);
   3495    1.1    nonaka 	firmware_close(fwh);
   3496    1.1    nonaka 	if (error != 0) {
   3497    1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3498    1.1    nonaka 		    "failed to read firmware (error %d)\n", error);
   3499   1.36  jmcneill 		firmware_free(fw, fwlen);
   3500   1.42     skrll 		return error;
   3501    1.1    nonaka 	}
   3502    1.1    nonaka 
   3503   1.49       nat 	len = fwlen;
   3504    1.1    nonaka 	ptr = fw;
   3505    1.1    nonaka 	hdr = (const struct r92c_fw_hdr *)ptr;
   3506    1.1    nonaka 	/* Check if there is a valid FW header and skip it. */
   3507    1.1    nonaka 	if ((le16toh(hdr->signature) >> 4) == 0x88c ||
   3508   1.32    nonaka 	    (le16toh(hdr->signature) >> 4) == 0x88e ||
   3509   1.49       nat 	    (le16toh(hdr->signature) >> 4) == 0x92e ||
   3510    1.1    nonaka 	    (le16toh(hdr->signature) >> 4) == 0x92c) {
   3511   1.74      gson 		DPRINTFN(DBG_INIT, "FW V%jd.%jd",
   3512   1.74      gson 		    le16toh(hdr->version), le16toh(hdr->subversion), 0, 0);
   3513   1.74      gson 		DPRINTFN(DBG_INIT, "%02jd-%02jd %02jd:%02jd",
   3514   1.74      gson 		    hdr->month, hdr->date, hdr->hour, hdr->minute);
   3515    1.1    nonaka 		ptr += sizeof(*hdr);
   3516    1.1    nonaka 		len -= sizeof(*hdr);
   3517    1.1    nonaka 	}
   3518    1.1    nonaka 
   3519   1.32    nonaka 	if (urtwn_read_1(sc, R92C_MCUFWDL) & R92C_MCUFWDL_RAM_DL_SEL) {
   3520   1.76   mlelstv 		/* Reset MCU ready status */
   3521   1.76   mlelstv 		urtwn_write_1(sc, R92C_MCUFWDL, 0);
   3522   1.49       nat 		if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   3523   1.49       nat 		    ISSET(sc->chip, URTWN_CHIP_92EU))
   3524   1.32    nonaka 			urtwn_r88e_fw_reset(sc);
   3525   1.32    nonaka 		else
   3526   1.32    nonaka 			urtwn_fw_reset(sc);
   3527    1.1    nonaka 	}
   3528   1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   3529   1.49       nat 	    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3530   1.32    nonaka 		urtwn_write_2(sc, R92C_SYS_FUNC_EN,
   3531   1.32    nonaka 		    urtwn_read_2(sc, R92C_SYS_FUNC_EN) |
   3532   1.32    nonaka 		    R92C_SYS_FUNC_EN_CPUEN);
   3533   1.32    nonaka 	}
   3534    1.1    nonaka 
   3535    1.1    nonaka 	/* download enabled */
   3536    1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL,
   3537    1.1    nonaka 	    urtwn_read_1(sc, R92C_MCUFWDL) | R92C_MCUFWDL_EN);
   3538    1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL + 2,
   3539    1.1    nonaka 	    urtwn_read_1(sc, R92C_MCUFWDL + 2) & ~0x08);
   3540    1.1    nonaka 
   3541   1.32    nonaka 	/* Reset the FWDL checksum. */
   3542   1.32    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL,
   3543   1.52     skrll 	urtwn_read_1(sc, R92C_MCUFWDL) | R92C_MCUFWDL_CHKSUM_RPT);
   3544   1.32    nonaka 
   3545   1.49       nat 	DELAY(50);
   3546    1.1    nonaka 	/* download firmware */
   3547    1.1    nonaka 	for (page = 0; len > 0; page++) {
   3548    1.1    nonaka 		mlen = MIN(len, R92C_FW_PAGE_SIZE);
   3549    1.1    nonaka 		error = urtwn_fw_loadpage(sc, page, ptr, mlen);
   3550    1.1    nonaka 		if (error != 0) {
   3551    1.1    nonaka 			aprint_error_dev(sc->sc_dev,
   3552    1.1    nonaka 			    "could not load firmware page %d\n", page);
   3553    1.1    nonaka 			goto fail;
   3554    1.1    nonaka 		}
   3555    1.1    nonaka 		ptr += mlen;
   3556    1.1    nonaka 		len -= mlen;
   3557    1.1    nonaka 	}
   3558    1.1    nonaka 
   3559    1.1    nonaka 	/* download disable */
   3560    1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL,
   3561    1.1    nonaka 	    urtwn_read_1(sc, R92C_MCUFWDL) & ~R92C_MCUFWDL_EN);
   3562    1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL + 1, 0);
   3563    1.1    nonaka 
   3564    1.1    nonaka 	/* Wait for checksum report. */
   3565    1.1    nonaka 	for (ntries = 0; ntries < 1000; ntries++) {
   3566    1.1    nonaka 		if (urtwn_read_4(sc, R92C_MCUFWDL) & R92C_MCUFWDL_CHKSUM_RPT)
   3567    1.1    nonaka 			break;
   3568    1.1    nonaka 		DELAY(5);
   3569    1.1    nonaka 	}
   3570    1.1    nonaka 	if (ntries == 1000) {
   3571    1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3572    1.1    nonaka 		    "timeout waiting for checksum report\n");
   3573    1.1    nonaka 		error = ETIMEDOUT;
   3574    1.1    nonaka 		goto fail;
   3575    1.1    nonaka 	}
   3576    1.1    nonaka 
   3577    1.1    nonaka 	/* Wait for firmware readiness. */
   3578    1.1    nonaka 	reg = urtwn_read_4(sc, R92C_MCUFWDL);
   3579    1.1    nonaka 	reg = (reg & ~R92C_MCUFWDL_WINTINI_RDY) | R92C_MCUFWDL_RDY;
   3580    1.1    nonaka 	urtwn_write_4(sc, R92C_MCUFWDL, reg);
   3581   1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   3582   1.49       nat 	    ISSET(sc->chip, URTWN_CHIP_92EU))
   3583   1.32    nonaka 		urtwn_r88e_fw_reset(sc);
   3584   1.66   msaitoh 	for (ntries = 0; ntries < 6000; ntries++) {
   3585    1.1    nonaka 		if (urtwn_read_4(sc, R92C_MCUFWDL) & R92C_MCUFWDL_WINTINI_RDY)
   3586    1.1    nonaka 			break;
   3587    1.1    nonaka 		DELAY(5);
   3588    1.1    nonaka 	}
   3589   1.66   msaitoh 	if (ntries == 6000) {
   3590    1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3591    1.1    nonaka 		    "timeout waiting for firmware readiness\n");
   3592    1.1    nonaka 		error = ETIMEDOUT;
   3593    1.1    nonaka 		goto fail;
   3594    1.1    nonaka 	}
   3595    1.1    nonaka  fail:
   3596   1.36  jmcneill 	firmware_free(fw, fwlen);
   3597   1.42     skrll 	return error;
   3598    1.1    nonaka }
   3599    1.1    nonaka 
   3600   1.32    nonaka static __inline int
   3601   1.32    nonaka urtwn_dma_init(struct urtwn_softc *sc)
   3602   1.32    nonaka {
   3603   1.32    nonaka 
   3604   1.32    nonaka 	return sc->sc_dma_init(sc);
   3605   1.32    nonaka }
   3606   1.32    nonaka 
   3607    1.1    nonaka static int
   3608   1.32    nonaka urtwn_r92c_dma_init(struct urtwn_softc *sc)
   3609    1.1    nonaka {
   3610    1.1    nonaka 	int hashq, hasnq, haslq, nqueues, nqpages, nrempages;
   3611    1.1    nonaka 	uint32_t reg;
   3612    1.1    nonaka 	int error;
   3613    1.1    nonaka 
   3614   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   3615    1.1    nonaka 
   3616   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3617   1.12  christos 
   3618    1.1    nonaka 	/* Initialize LLT table. */
   3619    1.1    nonaka 	error = urtwn_llt_init(sc);
   3620    1.1    nonaka 	if (error != 0)
   3621   1.42     skrll 		return error;
   3622    1.1    nonaka 
   3623    1.1    nonaka 	/* Get Tx queues to USB endpoints mapping. */
   3624    1.1    nonaka 	hashq = hasnq = haslq = 0;
   3625    1.1    nonaka 	reg = urtwn_read_2(sc, R92C_USB_EP + 1);
   3626   1.75      gson 	DPRINTFN(DBG_INIT, "USB endpoints mapping %#jx", reg, 0, 0, 0);
   3627    1.1    nonaka 	if (MS(reg, R92C_USB_EP_HQ) != 0)
   3628    1.1    nonaka 		hashq = 1;
   3629    1.1    nonaka 	if (MS(reg, R92C_USB_EP_NQ) != 0)
   3630    1.1    nonaka 		hasnq = 1;
   3631    1.1    nonaka 	if (MS(reg, R92C_USB_EP_LQ) != 0)
   3632    1.1    nonaka 		haslq = 1;
   3633    1.1    nonaka 	nqueues = hashq + hasnq + haslq;
   3634    1.1    nonaka 	if (nqueues == 0)
   3635   1.42     skrll 		return EIO;
   3636    1.1    nonaka 	/* Get the number of pages for each queue. */
   3637    1.1    nonaka 	nqpages = (R92C_TX_PAGE_COUNT - R92C_PUBQ_NPAGES) / nqueues;
   3638    1.1    nonaka 	/* The remaining pages are assigned to the high priority queue. */
   3639    1.1    nonaka 	nrempages = (R92C_TX_PAGE_COUNT - R92C_PUBQ_NPAGES) % nqueues;
   3640    1.1    nonaka 
   3641    1.1    nonaka 	/* Set number of pages for normal priority queue. */
   3642    1.1    nonaka 	urtwn_write_1(sc, R92C_RQPN_NPQ, hasnq ? nqpages : 0);
   3643    1.1    nonaka 	urtwn_write_4(sc, R92C_RQPN,
   3644    1.1    nonaka 	    /* Set number of pages for public queue. */
   3645    1.1    nonaka 	    SM(R92C_RQPN_PUBQ, R92C_PUBQ_NPAGES) |
   3646    1.1    nonaka 	    /* Set number of pages for high priority queue. */
   3647    1.1    nonaka 	    SM(R92C_RQPN_HPQ, hashq ? nqpages + nrempages : 0) |
   3648    1.1    nonaka 	    /* Set number of pages for low priority queue. */
   3649    1.1    nonaka 	    SM(R92C_RQPN_LPQ, haslq ? nqpages : 0) |
   3650    1.1    nonaka 	    /* Load values. */
   3651    1.1    nonaka 	    R92C_RQPN_LD);
   3652    1.1    nonaka 
   3653    1.1    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_BCNQ_BDNY, R92C_TX_PAGE_BOUNDARY);
   3654    1.1    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_MGQ_BDNY, R92C_TX_PAGE_BOUNDARY);
   3655    1.1    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_WMAC_LBK_BF_HD, R92C_TX_PAGE_BOUNDARY);
   3656    1.1    nonaka 	urtwn_write_1(sc, R92C_TRXFF_BNDY, R92C_TX_PAGE_BOUNDARY);
   3657    1.1    nonaka 	urtwn_write_1(sc, R92C_TDECTRL + 1, R92C_TX_PAGE_BOUNDARY);
   3658    1.1    nonaka 
   3659    1.1    nonaka 	/* Set queue to USB pipe mapping. */
   3660    1.1    nonaka 	reg = urtwn_read_2(sc, R92C_TRXDMA_CTRL);
   3661    1.1    nonaka 	reg &= ~R92C_TRXDMA_CTRL_QMAP_M;
   3662    1.1    nonaka 	if (nqueues == 1) {
   3663    1.1    nonaka 		if (hashq) {
   3664    1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_HQ;
   3665    1.1    nonaka 		} else if (hasnq) {
   3666    1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_NQ;
   3667    1.1    nonaka 		} else {
   3668    1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_LQ;
   3669    1.1    nonaka 		}
   3670    1.1    nonaka 	} else if (nqueues == 2) {
   3671    1.1    nonaka 		/* All 2-endpoints configs have a high priority queue. */
   3672    1.1    nonaka 		if (!hashq) {
   3673   1.42     skrll 			return EIO;
   3674    1.1    nonaka 		}
   3675    1.1    nonaka 		if (hasnq) {
   3676    1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_HQ_NQ;
   3677    1.1    nonaka 		} else {
   3678    1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_HQ_LQ;
   3679    1.1    nonaka 		}
   3680    1.1    nonaka 	} else {
   3681    1.1    nonaka 		reg |= R92C_TRXDMA_CTRL_QMAP_3EP;
   3682    1.1    nonaka 	}
   3683    1.1    nonaka 	urtwn_write_2(sc, R92C_TRXDMA_CTRL, reg);
   3684    1.1    nonaka 
   3685    1.1    nonaka 	/* Set Tx/Rx transfer page boundary. */
   3686    1.1    nonaka 	urtwn_write_2(sc, R92C_TRXFF_BNDY + 2, 0x27ff);
   3687    1.1    nonaka 
   3688    1.1    nonaka 	/* Set Tx/Rx transfer page size. */
   3689    1.1    nonaka 	urtwn_write_1(sc, R92C_PBP,
   3690    1.1    nonaka 	    SM(R92C_PBP_PSRX, R92C_PBP_128) | SM(R92C_PBP_PSTX, R92C_PBP_128));
   3691   1.42     skrll 	return 0;
   3692    1.1    nonaka }
   3693    1.1    nonaka 
   3694   1.32    nonaka static int
   3695   1.32    nonaka urtwn_r88e_dma_init(struct urtwn_softc *sc)
   3696   1.32    nonaka {
   3697   1.32    nonaka 	usb_interface_descriptor_t *id;
   3698   1.32    nonaka 	uint32_t reg;
   3699   1.32    nonaka 	int nqueues;
   3700   1.32    nonaka 	int error;
   3701   1.32    nonaka 
   3702   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   3703   1.32    nonaka 
   3704   1.32    nonaka 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3705   1.32    nonaka 
   3706   1.32    nonaka 	/* Initialize LLT table. */
   3707   1.32    nonaka 	error = urtwn_llt_init(sc);
   3708   1.32    nonaka 	if (error != 0)
   3709   1.42     skrll 		return error;
   3710   1.32    nonaka 
   3711   1.32    nonaka 	/* Get Tx queues to USB endpoints mapping. */
   3712   1.32    nonaka 	id = usbd_get_interface_descriptor(sc->sc_iface);
   3713   1.32    nonaka 	nqueues = id->bNumEndpoints - 1;
   3714   1.32    nonaka 	if (nqueues == 0)
   3715   1.42     skrll 		return EIO;
   3716   1.32    nonaka 
   3717   1.32    nonaka 	/* Set number of pages for normal priority queue. */
   3718   1.32    nonaka 	urtwn_write_2(sc, R92C_RQPN_NPQ, 0);
   3719   1.32    nonaka 	urtwn_write_2(sc, R92C_RQPN_NPQ, 0x000d);
   3720   1.32    nonaka 	urtwn_write_4(sc, R92C_RQPN, 0x808e000d);
   3721   1.32    nonaka 
   3722   1.32    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_BCNQ_BDNY, R88E_TX_PAGE_BOUNDARY);
   3723   1.32    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_MGQ_BDNY, R88E_TX_PAGE_BOUNDARY);
   3724   1.32    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_WMAC_LBK_BF_HD, R88E_TX_PAGE_BOUNDARY);
   3725   1.32    nonaka 	urtwn_write_1(sc, R92C_TRXFF_BNDY, R88E_TX_PAGE_BOUNDARY);
   3726   1.32    nonaka 	urtwn_write_1(sc, R92C_TDECTRL + 1, R88E_TX_PAGE_BOUNDARY);
   3727   1.32    nonaka 
   3728   1.32    nonaka 	/* Set queue to USB pipe mapping. */
   3729   1.32    nonaka 	reg = urtwn_read_2(sc, R92C_TRXDMA_CTRL);
   3730   1.32    nonaka 	reg &= ~R92C_TRXDMA_CTRL_QMAP_M;
   3731   1.32    nonaka 	if (nqueues == 1)
   3732   1.32    nonaka 		reg |= R92C_TRXDMA_CTRL_QMAP_LQ;
   3733   1.32    nonaka 	else if (nqueues == 2)
   3734   1.32    nonaka 		reg |= R92C_TRXDMA_CTRL_QMAP_HQ_NQ;
   3735   1.32    nonaka 	else
   3736   1.32    nonaka 		reg |= R92C_TRXDMA_CTRL_QMAP_3EP;
   3737   1.32    nonaka 	urtwn_write_2(sc, R92C_TRXDMA_CTRL, reg);
   3738   1.32    nonaka 
   3739   1.32    nonaka 	/* Set Tx/Rx transfer page boundary. */
   3740   1.32    nonaka 	urtwn_write_2(sc, R92C_TRXFF_BNDY + 2, 0x23ff);
   3741   1.32    nonaka 
   3742   1.32    nonaka 	/* Set Tx/Rx transfer page size. */
   3743   1.32    nonaka 	urtwn_write_1(sc, R92C_PBP,
   3744   1.32    nonaka 	    SM(R92C_PBP_PSRX, R92C_PBP_128) | SM(R92C_PBP_PSTX, R92C_PBP_128));
   3745   1.32    nonaka 
   3746   1.42     skrll 	return 0;
   3747   1.32    nonaka }
   3748   1.32    nonaka 
   3749   1.88  jdolecek static void __noinline
   3750    1.1    nonaka urtwn_mac_init(struct urtwn_softc *sc)
   3751    1.1    nonaka {
   3752   1.22  christos 	size_t i;
   3753    1.1    nonaka 
   3754   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   3755    1.1    nonaka 
   3756   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3757   1.12  christos 
   3758    1.1    nonaka 	/* Write MAC initialization values. */
   3759   1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E)) {
   3760   1.32    nonaka 		for (i = 0; i < __arraycount(rtl8188eu_mac); i++)
   3761   1.32    nonaka 			urtwn_write_1(sc, rtl8188eu_mac[i].reg,
   3762   1.32    nonaka 			    rtl8188eu_mac[i].val);
   3763   1.52     skrll 	} else if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3764   1.49       nat 		for (i = 0; i < __arraycount(rtl8192eu_mac); i++)
   3765   1.49       nat 			urtwn_write_1(sc, rtl8192eu_mac[i].reg,
   3766   1.49       nat 			    rtl8192eu_mac[i].val);
   3767   1.32    nonaka 	} else {
   3768   1.32    nonaka 		for (i = 0; i < __arraycount(rtl8192cu_mac); i++)
   3769   1.32    nonaka 			urtwn_write_1(sc, rtl8192cu_mac[i].reg,
   3770   1.32    nonaka 			    rtl8192cu_mac[i].val);
   3771   1.32    nonaka 	}
   3772    1.1    nonaka }
   3773    1.1    nonaka 
   3774   1.88  jdolecek static void __noinline
   3775    1.1    nonaka urtwn_bb_init(struct urtwn_softc *sc)
   3776    1.1    nonaka {
   3777   1.60   thorpej 	const struct rtwn_bb_prog *prog;
   3778    1.1    nonaka 	uint32_t reg;
   3779   1.32    nonaka 	uint8_t crystalcap;
   3780   1.22  christos 	size_t i;
   3781    1.1    nonaka 
   3782   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   3783    1.1    nonaka 
   3784   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3785   1.12  christos 
   3786    1.1    nonaka 	/* Enable BB and RF. */
   3787    1.1    nonaka 	urtwn_write_2(sc, R92C_SYS_FUNC_EN,
   3788    1.1    nonaka 	    urtwn_read_2(sc, R92C_SYS_FUNC_EN) |
   3789    1.1    nonaka 	    R92C_SYS_FUNC_EN_BBRSTB | R92C_SYS_FUNC_EN_BB_GLB_RST |
   3790    1.1    nonaka 	    R92C_SYS_FUNC_EN_DIO_RF);
   3791    1.1    nonaka 
   3792   1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   3793   1.49       nat 	    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3794   1.32    nonaka 		urtwn_write_1(sc, R92C_AFE_PLL_CTRL, 0x83);
   3795   1.32    nonaka 		urtwn_write_1(sc, R92C_AFE_PLL_CTRL + 1, 0xdb);
   3796   1.32    nonaka 	}
   3797    1.1    nonaka 
   3798    1.1    nonaka 	urtwn_write_1(sc, R92C_RF_CTRL,
   3799    1.1    nonaka 	    R92C_RF_CTRL_EN | R92C_RF_CTRL_RSTB | R92C_RF_CTRL_SDMRSTB);
   3800    1.1    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   3801    1.1    nonaka 	    R92C_SYS_FUNC_EN_USBA | R92C_SYS_FUNC_EN_USBD |
   3802    1.1    nonaka 	    R92C_SYS_FUNC_EN_BB_GLB_RST | R92C_SYS_FUNC_EN_BBRSTB);
   3803    1.1    nonaka 
   3804   1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   3805   1.49       nat 	    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3806   1.32    nonaka 		urtwn_write_1(sc, R92C_LDOHCI12_CTRL, 0x0f);
   3807   1.32    nonaka 		urtwn_write_1(sc, 0x15, 0xe9);
   3808   1.32    nonaka 		urtwn_write_1(sc, R92C_AFE_XTAL_CTRL + 1, 0x80);
   3809   1.32    nonaka 	}
   3810    1.1    nonaka 
   3811    1.1    nonaka 	/* Select BB programming based on board type. */
   3812   1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E))
   3813   1.32    nonaka 		prog = &rtl8188eu_bb_prog;
   3814   1.49       nat 	else if (ISSET(sc->chip, URTWN_CHIP_92EU))
   3815   1.49       nat 		prog = &rtl8192eu_bb_prog;
   3816   1.32    nonaka 	else if (!(sc->chip & URTWN_CHIP_92C)) {
   3817    1.1    nonaka 		if (sc->board_type == R92C_BOARD_TYPE_MINICARD) {
   3818    1.1    nonaka 			prog = &rtl8188ce_bb_prog;
   3819    1.1    nonaka 		} else if (sc->board_type == R92C_BOARD_TYPE_HIGHPA) {
   3820    1.1    nonaka 			prog = &rtl8188ru_bb_prog;
   3821    1.1    nonaka 		} else {
   3822    1.1    nonaka 			prog = &rtl8188cu_bb_prog;
   3823    1.1    nonaka 		}
   3824    1.1    nonaka 	} else {
   3825    1.1    nonaka 		if (sc->board_type == R92C_BOARD_TYPE_MINICARD) {
   3826    1.1    nonaka 			prog = &rtl8192ce_bb_prog;
   3827    1.1    nonaka 		} else {
   3828    1.1    nonaka 			prog = &rtl8192cu_bb_prog;
   3829    1.1    nonaka 		}
   3830    1.1    nonaka 	}
   3831    1.1    nonaka 	/* Write BB initialization values. */
   3832    1.1    nonaka 	for (i = 0; i < prog->count; i++) {
   3833    1.1    nonaka 		/* additional delay depend on registers */
   3834    1.1    nonaka 		switch (prog->regs[i]) {
   3835    1.1    nonaka 		case 0xfe:
   3836   1.49       nat 			urtwn_delay_ms(sc, 50);
   3837    1.1    nonaka 			break;
   3838    1.1    nonaka 		case 0xfd:
   3839   1.49       nat 			urtwn_delay_ms(sc, 5);
   3840    1.1    nonaka 			break;
   3841    1.1    nonaka 		case 0xfc:
   3842   1.49       nat 			urtwn_delay_ms(sc, 1);
   3843    1.1    nonaka 			break;
   3844    1.1    nonaka 		case 0xfb:
   3845    1.1    nonaka 			DELAY(50);
   3846    1.1    nonaka 			break;
   3847    1.1    nonaka 		case 0xfa:
   3848    1.1    nonaka 			DELAY(5);
   3849    1.1    nonaka 			break;
   3850    1.1    nonaka 		case 0xf9:
   3851    1.1    nonaka 			DELAY(1);
   3852    1.1    nonaka 			break;
   3853    1.1    nonaka 		}
   3854    1.1    nonaka 		urtwn_bb_write(sc, prog->regs[i], prog->vals[i]);
   3855    1.1    nonaka 		DELAY(1);
   3856    1.1    nonaka 	}
   3857    1.1    nonaka 
   3858    1.1    nonaka 	if (sc->chip & URTWN_CHIP_92C_1T2R) {
   3859    1.1    nonaka 		/* 8192C 1T only configuration. */
   3860    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA0_TXINFO);
   3861    1.1    nonaka 		reg = (reg & ~0x00000003) | 0x2;
   3862    1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_TXINFO, reg);
   3863    1.1    nonaka 
   3864    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA1_TXINFO);
   3865    1.1    nonaka 		reg = (reg & ~0x00300033) | 0x00200022;
   3866    1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA1_TXINFO, reg);
   3867    1.1    nonaka 
   3868    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_CCK0_AFESETTING);
   3869    1.1    nonaka 		reg = (reg & ~0xff000000) | (0x45 << 24);
   3870    1.1    nonaka 		urtwn_bb_write(sc, R92C_CCK0_AFESETTING, reg);
   3871    1.1    nonaka 
   3872    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_OFDM0_TRXPATHENA);
   3873    1.1    nonaka 		reg = (reg & ~0x000000ff) | 0x23;
   3874    1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_TRXPATHENA, reg);
   3875    1.1    nonaka 
   3876    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_OFDM0_AGCPARAM1);
   3877    1.1    nonaka 		reg = (reg & ~0x00000030) | (1 << 4);
   3878    1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCPARAM1, reg);
   3879    1.1    nonaka 
   3880    1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe74);
   3881    1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   3882    1.1    nonaka 		urtwn_bb_write(sc, 0xe74, reg);
   3883    1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe78);
   3884    1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   3885    1.1    nonaka 		urtwn_bb_write(sc, 0xe78, reg);
   3886    1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe7c);
   3887    1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   3888    1.1    nonaka 		urtwn_bb_write(sc, 0xe7c, reg);
   3889    1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe80);
   3890    1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   3891    1.1    nonaka 		urtwn_bb_write(sc, 0xe80, reg);
   3892    1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe88);
   3893    1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   3894    1.1    nonaka 		urtwn_bb_write(sc, 0xe88, reg);
   3895    1.1    nonaka 	}
   3896    1.1    nonaka 
   3897    1.1    nonaka 	/* Write AGC values. */
   3898    1.1    nonaka 	for (i = 0; i < prog->agccount; i++) {
   3899    1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCRSSITABLE, prog->agcvals[i]);
   3900    1.1    nonaka 		DELAY(1);
   3901    1.1    nonaka 	}
   3902    1.1    nonaka 
   3903   1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   3904   1.49       nat 	    ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3905   1.32    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), 0x69553422);
   3906   1.32    nonaka 		DELAY(1);
   3907   1.32    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), 0x69553420);
   3908   1.32    nonaka 		DELAY(1);
   3909   1.58       nat 	}
   3910   1.32    nonaka 
   3911   1.58       nat 	if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3912   1.58       nat 		crystalcap = sc->r88e_rom[0xb9];
   3913   1.58       nat 		if (crystalcap == 0x00)
   3914   1.58       nat 			crystalcap = 0x20;
   3915   1.58       nat 		crystalcap &= 0x3f;
   3916   1.58       nat 		reg = urtwn_bb_read(sc, R92C_AFE_CTRL3);
   3917   1.58       nat 		urtwn_bb_write(sc, R92C_AFE_CTRL3,
   3918   1.58       nat 		    RW(reg, R92C_AFE_XTAL_CTRL_ADDR,
   3919   1.58       nat 		    crystalcap | crystalcap << 6));
   3920   1.58       nat 		urtwn_write_4(sc, R92C_AFE_XTAL_CTRL, 0xf81fb);
   3921   1.58       nat 	} else if (ISSET(sc->chip, URTWN_CHIP_88E)) {
   3922   1.32    nonaka 		crystalcap = sc->r88e_rom[0xb9];
   3923   1.32    nonaka 		if (crystalcap == 0xff)
   3924   1.32    nonaka 			crystalcap = 0x20;
   3925   1.32    nonaka 		crystalcap &= 0x3f;
   3926   1.32    nonaka 		reg = urtwn_bb_read(sc, R92C_AFE_XTAL_CTRL);
   3927   1.32    nonaka 		urtwn_bb_write(sc, R92C_AFE_XTAL_CTRL,
   3928   1.32    nonaka 		    RW(reg, R92C_AFE_XTAL_CTRL_ADDR,
   3929   1.32    nonaka 		    crystalcap | crystalcap << 6));
   3930   1.32    nonaka 	} else {
   3931   1.32    nonaka 		if (urtwn_bb_read(sc, R92C_HSSI_PARAM2(0)) &
   3932   1.32    nonaka 		    R92C_HSSI_PARAM2_CCK_HIPWR) {
   3933   1.32    nonaka 			SET(sc->sc_flags, URTWN_FLAG_CCK_HIPWR);
   3934   1.32    nonaka 		}
   3935    1.1    nonaka 	}
   3936    1.1    nonaka }
   3937    1.1    nonaka 
   3938   1.88  jdolecek static void __noinline
   3939    1.1    nonaka urtwn_rf_init(struct urtwn_softc *sc)
   3940    1.1    nonaka {
   3941   1.60   thorpej 	const struct rtwn_rf_prog *prog;
   3942    1.1    nonaka 	uint32_t reg, mask, saved;
   3943   1.22  christos 	size_t i, j, idx;
   3944    1.1    nonaka 
   3945   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   3946    1.1    nonaka 
   3947    1.1    nonaka 	/* Select RF programming based on board type. */
   3948   1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E))
   3949   1.32    nonaka 		prog = rtl8188eu_rf_prog;
   3950   1.49       nat 	else if (ISSET(sc->chip, URTWN_CHIP_92EU))
   3951   1.49       nat 		prog = rtl8192eu_rf_prog;
   3952   1.32    nonaka 	else if (!(sc->chip & URTWN_CHIP_92C)) {
   3953    1.1    nonaka 		if (sc->board_type == R92C_BOARD_TYPE_MINICARD) {
   3954    1.1    nonaka 			prog = rtl8188ce_rf_prog;
   3955    1.1    nonaka 		} else if (sc->board_type == R92C_BOARD_TYPE_HIGHPA) {
   3956    1.1    nonaka 			prog = rtl8188ru_rf_prog;
   3957    1.1    nonaka 		} else {
   3958    1.1    nonaka 			prog = rtl8188cu_rf_prog;
   3959    1.1    nonaka 		}
   3960    1.1    nonaka 	} else {
   3961    1.1    nonaka 		prog = rtl8192ce_rf_prog;
   3962    1.1    nonaka 	}
   3963    1.1    nonaka 
   3964    1.1    nonaka 	for (i = 0; i < sc->nrxchains; i++) {
   3965    1.1    nonaka 		/* Save RF_ENV control type. */
   3966    1.1    nonaka 		idx = i / 2;
   3967    1.1    nonaka 		mask = 0xffffU << ((i % 2) * 16);
   3968    1.1    nonaka 		saved = urtwn_bb_read(sc, R92C_FPGA0_RFIFACESW(idx)) & mask;
   3969    1.1    nonaka 
   3970    1.1    nonaka 		/* Set RF_ENV enable. */
   3971    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACEOE(i));
   3972    1.1    nonaka 		reg |= 0x100000;
   3973    1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFIFACEOE(i), reg);
   3974   1.49       nat 		DELAY(50);
   3975    1.1    nonaka 
   3976    1.1    nonaka 		/* Set RF_ENV output high. */
   3977    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACEOE(i));
   3978    1.1    nonaka 		reg |= 0x10;
   3979    1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFIFACEOE(i), reg);
   3980   1.49       nat 		DELAY(50);
   3981    1.1    nonaka 
   3982    1.1    nonaka 		/* Set address and data lengths of RF registers. */
   3983    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_HSSI_PARAM2(i));
   3984    1.1    nonaka 		reg &= ~R92C_HSSI_PARAM2_ADDR_LENGTH;
   3985    1.1    nonaka 		urtwn_bb_write(sc, R92C_HSSI_PARAM2(i), reg);
   3986   1.49       nat 		DELAY(50);
   3987    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_HSSI_PARAM2(i));
   3988    1.1    nonaka 		reg &= ~R92C_HSSI_PARAM2_DATA_LENGTH;
   3989    1.1    nonaka 		urtwn_bb_write(sc, R92C_HSSI_PARAM2(i), reg);
   3990   1.49       nat 		DELAY(50);
   3991    1.1    nonaka 
   3992    1.1    nonaka 		/* Write RF initialization values for this chain. */
   3993    1.1    nonaka 		for (j = 0; j < prog[i].count; j++) {
   3994    1.1    nonaka 			if (prog[i].regs[j] >= 0xf9 &&
   3995    1.1    nonaka 			    prog[i].regs[j] <= 0xfe) {
   3996    1.1    nonaka 				/*
   3997    1.1    nonaka 				 * These are fake RF registers offsets that
   3998    1.1    nonaka 				 * indicate a delay is required.
   3999    1.1    nonaka 				 */
   4000   1.49       nat 				urtwn_delay_ms(sc, 50);
   4001    1.1    nonaka 				continue;
   4002    1.1    nonaka 			}
   4003    1.1    nonaka 			urtwn_rf_write(sc, i, prog[i].regs[j], prog[i].vals[j]);
   4004   1.49       nat 			DELAY(5);
   4005    1.1    nonaka 		}
   4006    1.1    nonaka 
   4007    1.1    nonaka 		/* Restore RF_ENV control type. */
   4008    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACESW(idx)) & ~mask;
   4009    1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFIFACESW(idx), reg | saved);
   4010    1.1    nonaka 	}
   4011    1.1    nonaka 
   4012    1.1    nonaka 	if ((sc->chip & (URTWN_CHIP_UMC_A_CUT | URTWN_CHIP_92C)) ==
   4013    1.1    nonaka 	    URTWN_CHIP_UMC_A_CUT) {
   4014    1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_RX_G1, 0x30255);
   4015    1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_RX_G2, 0x50a00);
   4016    1.1    nonaka 	}
   4017    1.1    nonaka 
   4018    1.1    nonaka 	/* Cache RF register CHNLBW. */
   4019    1.1    nonaka 	for (i = 0; i < 2; i++) {
   4020    1.1    nonaka 		sc->rf_chnlbw[i] = urtwn_rf_read(sc, i, R92C_RF_CHNLBW);
   4021    1.1    nonaka 	}
   4022    1.1    nonaka }
   4023    1.1    nonaka 
   4024   1.88  jdolecek static void __noinline
   4025    1.1    nonaka urtwn_cam_init(struct urtwn_softc *sc)
   4026    1.1    nonaka {
   4027    1.1    nonaka 	uint32_t content, command;
   4028    1.1    nonaka 	uint8_t idx;
   4029   1.22  christos 	size_t i;
   4030    1.1    nonaka 
   4031   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   4032    1.1    nonaka 
   4033   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   4034   1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_92EU))
   4035   1.49       nat 		return;
   4036   1.12  christos 
   4037    1.1    nonaka 	for (idx = 0; idx < R92C_CAM_ENTRY_COUNT; idx++) {
   4038    1.1    nonaka 		content = (idx & 3)
   4039    1.1    nonaka 		    | (R92C_CAM_ALGO_AES << R92C_CAM_ALGO_S)
   4040    1.1    nonaka 		    | R92C_CAM_VALID;
   4041    1.1    nonaka 
   4042    1.1    nonaka 		command = R92C_CAMCMD_POLLING
   4043    1.1    nonaka 		    | R92C_CAMCMD_WRITE
   4044    1.1    nonaka 		    | R92C_CAM_CTL0(idx);
   4045    1.1    nonaka 
   4046    1.1    nonaka 		urtwn_write_4(sc, R92C_CAMWRITE, content);
   4047    1.1    nonaka 		urtwn_write_4(sc, R92C_CAMCMD, command);
   4048    1.1    nonaka 	}
   4049    1.1    nonaka 
   4050    1.1    nonaka 	for (idx = 0; idx < R92C_CAM_ENTRY_COUNT; idx++) {
   4051    1.1    nonaka 		for (i = 0; i < /* CAM_CONTENT_COUNT */ 8; i++) {
   4052    1.1    nonaka 			if (i == 0) {
   4053    1.1    nonaka 				content = (idx & 3)
   4054    1.1    nonaka 				    | (R92C_CAM_ALGO_AES << R92C_CAM_ALGO_S)
   4055    1.1    nonaka 				    | R92C_CAM_VALID;
   4056    1.1    nonaka 			} else {
   4057    1.1    nonaka 				content = 0;
   4058    1.1    nonaka 			}
   4059    1.1    nonaka 
   4060    1.1    nonaka 			command = R92C_CAMCMD_POLLING
   4061    1.1    nonaka 			    | R92C_CAMCMD_WRITE
   4062    1.1    nonaka 			    | R92C_CAM_CTL0(idx)
   4063   1.22  christos 			    | i;
   4064    1.1    nonaka 
   4065    1.1    nonaka 			urtwn_write_4(sc, R92C_CAMWRITE, content);
   4066    1.1    nonaka 			urtwn_write_4(sc, R92C_CAMCMD, command);
   4067    1.1    nonaka 		}
   4068    1.1    nonaka 	}
   4069    1.1    nonaka 
   4070    1.1    nonaka 	/* Invalidate all CAM entries. */
   4071    1.1    nonaka 	urtwn_write_4(sc, R92C_CAMCMD, R92C_CAMCMD_POLLING | R92C_CAMCMD_CLR);
   4072    1.1    nonaka }
   4073    1.1    nonaka 
   4074   1.88  jdolecek static void __noinline
   4075    1.1    nonaka urtwn_pa_bias_init(struct urtwn_softc *sc)
   4076    1.1    nonaka {
   4077    1.1    nonaka 	uint8_t reg;
   4078   1.22  christos 	size_t i;
   4079    1.1    nonaka 
   4080   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   4081    1.1    nonaka 
   4082   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   4083   1.12  christos 
   4084    1.1    nonaka 	for (i = 0; i < sc->nrxchains; i++) {
   4085    1.1    nonaka 		if (sc->pa_setting & (1U << i))
   4086    1.1    nonaka 			continue;
   4087    1.1    nonaka 
   4088    1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_IPA, 0x0f406);
   4089    1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_IPA, 0x4f406);
   4090    1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_IPA, 0x8f406);
   4091    1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_IPA, 0xcf406);
   4092    1.1    nonaka 	}
   4093    1.1    nonaka 	if (!(sc->pa_setting & 0x10)) {
   4094    1.1    nonaka 		reg = urtwn_read_1(sc, 0x16);
   4095    1.1    nonaka 		reg = (reg & ~0xf0) | 0x90;
   4096    1.1    nonaka 		urtwn_write_1(sc, 0x16, reg);
   4097    1.1    nonaka 	}
   4098    1.1    nonaka }
   4099    1.1    nonaka 
   4100   1.88  jdolecek static void __noinline
   4101    1.1    nonaka urtwn_rxfilter_init(struct urtwn_softc *sc)
   4102    1.1    nonaka {
   4103    1.1    nonaka 
   4104   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   4105    1.1    nonaka 
   4106   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   4107   1.12  christos 
   4108    1.1    nonaka 	/* Initialize Rx filter. */
   4109    1.1    nonaka 	/* TODO: use better filter for monitor mode. */
   4110    1.1    nonaka 	urtwn_write_4(sc, R92C_RCR,
   4111    1.1    nonaka 	    R92C_RCR_AAP | R92C_RCR_APM | R92C_RCR_AM | R92C_RCR_AB |
   4112    1.1    nonaka 	    R92C_RCR_APP_ICV | R92C_RCR_AMF | R92C_RCR_HTC_LOC_CTRL |
   4113    1.1    nonaka 	    R92C_RCR_APP_MIC | R92C_RCR_APP_PHYSTS);
   4114    1.1    nonaka 	/* Accept all multicast frames. */
   4115    1.1    nonaka 	urtwn_write_4(sc, R92C_MAR + 0, 0xffffffff);
   4116    1.1    nonaka 	urtwn_write_4(sc, R92C_MAR + 4, 0xffffffff);
   4117    1.1    nonaka 	/* Accept all management frames. */
   4118    1.1    nonaka 	urtwn_write_2(sc, R92C_RXFLTMAP0, 0xffff);
   4119    1.1    nonaka 	/* Reject all control frames. */
   4120    1.1    nonaka 	urtwn_write_2(sc, R92C_RXFLTMAP1, 0x0000);
   4121    1.1    nonaka 	/* Accept all data frames. */
   4122    1.1    nonaka 	urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
   4123    1.1    nonaka }
   4124    1.1    nonaka 
   4125   1.88  jdolecek static void __noinline
   4126    1.1    nonaka urtwn_edca_init(struct urtwn_softc *sc)
   4127    1.1    nonaka {
   4128    1.1    nonaka 
   4129   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   4130    1.1    nonaka 
   4131   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   4132   1.12  christos 
   4133    1.1    nonaka 	/* set spec SIFS (used in NAV) */
   4134    1.1    nonaka 	urtwn_write_2(sc, R92C_SPEC_SIFS, 0x100a);
   4135    1.1    nonaka 	urtwn_write_2(sc, R92C_MAC_SPEC_SIFS, 0x100a);
   4136    1.1    nonaka 
   4137    1.1    nonaka 	/* set SIFS CCK/OFDM */
   4138    1.1    nonaka 	urtwn_write_2(sc, R92C_SIFS_CCK, 0x100a);
   4139    1.1    nonaka 	urtwn_write_2(sc, R92C_SIFS_OFDM, 0x100a);
   4140    1.1    nonaka 
   4141    1.1    nonaka 	/* TXOP */
   4142    1.1    nonaka 	urtwn_write_4(sc, R92C_EDCA_BE_PARAM, 0x005ea42b);
   4143    1.1    nonaka 	urtwn_write_4(sc, R92C_EDCA_BK_PARAM, 0x0000a44f);
   4144    1.1    nonaka 	urtwn_write_4(sc, R92C_EDCA_VI_PARAM, 0x005ea324);
   4145    1.1    nonaka 	urtwn_write_4(sc, R92C_EDCA_VO_PARAM, 0x002fa226);
   4146    1.1    nonaka }
   4147    1.1    nonaka 
   4148    1.1    nonaka static void
   4149    1.1    nonaka urtwn_write_txpower(struct urtwn_softc *sc, int chain,
   4150    1.1    nonaka     uint16_t power[URTWN_RIDX_COUNT])
   4151    1.1    nonaka {
   4152    1.1    nonaka 	uint32_t reg;
   4153    1.1    nonaka 
   4154   1.74      gson 	URTWNHIST_FUNC();
   4155   1.74      gson 	URTWNHIST_CALLARGS("chain=%jd", chain, 0, 0, 0);
   4156    1.1    nonaka 
   4157    1.1    nonaka 	/* Write per-CCK rate Tx power. */
   4158    1.1    nonaka 	if (chain == 0) {
   4159    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_TXAGC_A_CCK1_MCS32);
   4160    1.1    nonaka 		reg = RW(reg, R92C_TXAGC_A_CCK1,  power[0]);
   4161    1.1    nonaka 		urtwn_bb_write(sc, R92C_TXAGC_A_CCK1_MCS32, reg);
   4162    1.1    nonaka 
   4163    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK11_A_CCK2_11);
   4164    1.1    nonaka 		reg = RW(reg, R92C_TXAGC_A_CCK2,  power[1]);
   4165    1.1    nonaka 		reg = RW(reg, R92C_TXAGC_A_CCK55, power[2]);
   4166    1.1    nonaka 		reg = RW(reg, R92C_TXAGC_A_CCK11, power[3]);
   4167    1.1    nonaka 		urtwn_bb_write(sc, R92C_TXAGC_B_CCK11_A_CCK2_11, reg);
   4168    1.1    nonaka 	} else {
   4169    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK1_55_MCS32);
   4170    1.1    nonaka 		reg = RW(reg, R92C_TXAGC_B_CCK1,  power[0]);
   4171    1.1    nonaka 		reg = RW(reg, R92C_TXAGC_B_CCK2,  power[1]);
   4172    1.1    nonaka 		reg = RW(reg, R92C_TXAGC_B_CCK55, power[2]);
   4173    1.1    nonaka 		urtwn_bb_write(sc, R92C_TXAGC_B_CCK1_55_MCS32, reg);
   4174    1.1    nonaka 
   4175    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK11_A_CCK2_11);
   4176    1.1    nonaka 		reg = RW(reg, R92C_TXAGC_B_CCK11, power[3]);
   4177    1.1    nonaka 		urtwn_bb_write(sc, R92C_TXAGC_B_CCK11_A_CCK2_11, reg);
   4178    1.1    nonaka 	}
   4179    1.1    nonaka 	/* Write per-OFDM rate Tx power. */
   4180    1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_RATE18_06(chain),
   4181    1.1    nonaka 	    SM(R92C_TXAGC_RATE06, power[ 4]) |
   4182    1.1    nonaka 	    SM(R92C_TXAGC_RATE09, power[ 5]) |
   4183    1.1    nonaka 	    SM(R92C_TXAGC_RATE12, power[ 6]) |
   4184    1.1    nonaka 	    SM(R92C_TXAGC_RATE18, power[ 7]));
   4185    1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_RATE54_24(chain),
   4186    1.1    nonaka 	    SM(R92C_TXAGC_RATE24, power[ 8]) |
   4187    1.1    nonaka 	    SM(R92C_TXAGC_RATE36, power[ 9]) |
   4188    1.1    nonaka 	    SM(R92C_TXAGC_RATE48, power[10]) |
   4189    1.1    nonaka 	    SM(R92C_TXAGC_RATE54, power[11]));
   4190    1.1    nonaka 	/* Write per-MCS Tx power. */
   4191    1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_MCS03_MCS00(chain),
   4192    1.1    nonaka 	    SM(R92C_TXAGC_MCS00,  power[12]) |
   4193    1.1    nonaka 	    SM(R92C_TXAGC_MCS01,  power[13]) |
   4194    1.1    nonaka 	    SM(R92C_TXAGC_MCS02,  power[14]) |
   4195    1.1    nonaka 	    SM(R92C_TXAGC_MCS03,  power[15]));
   4196    1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_MCS07_MCS04(chain),
   4197    1.1    nonaka 	    SM(R92C_TXAGC_MCS04,  power[16]) |
   4198    1.1    nonaka 	    SM(R92C_TXAGC_MCS05,  power[17]) |
   4199    1.1    nonaka 	    SM(R92C_TXAGC_MCS06,  power[18]) |
   4200    1.1    nonaka 	    SM(R92C_TXAGC_MCS07,  power[19]));
   4201    1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_MCS11_MCS08(chain),
   4202    1.1    nonaka 	    SM(R92C_TXAGC_MCS08,  power[20]) |
   4203    1.1    nonaka 	    SM(R92C_TXAGC_MCS09,  power[21]) |
   4204    1.1    nonaka 	    SM(R92C_TXAGC_MCS10,  power[22]) |
   4205    1.1    nonaka 	    SM(R92C_TXAGC_MCS11,  power[23]));
   4206    1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_MCS15_MCS12(chain),
   4207    1.1    nonaka 	    SM(R92C_TXAGC_MCS12,  power[24]) |
   4208    1.1    nonaka 	    SM(R92C_TXAGC_MCS13,  power[25]) |
   4209    1.1    nonaka 	    SM(R92C_TXAGC_MCS14,  power[26]) |
   4210    1.1    nonaka 	    SM(R92C_TXAGC_MCS15,  power[27]));
   4211    1.1    nonaka }
   4212    1.1    nonaka 
   4213    1.1    nonaka static void
   4214   1.22  christos urtwn_get_txpower(struct urtwn_softc *sc, size_t chain, u_int chan, u_int ht40m,
   4215    1.1    nonaka     uint16_t power[URTWN_RIDX_COUNT])
   4216    1.1    nonaka {
   4217    1.1    nonaka 	struct r92c_rom *rom = &sc->rom;
   4218    1.1    nonaka 	uint16_t cckpow, ofdmpow, htpow, diff, maxpow;
   4219   1.60   thorpej 	const struct rtwn_txpwr *base;
   4220    1.1    nonaka 	int ridx, group;
   4221    1.1    nonaka 
   4222   1.74      gson 	URTWNHIST_FUNC();
   4223   1.74      gson 	URTWNHIST_CALLARGS("chain=%jd, chan=%jd", chain, chan, 0, 0);
   4224    1.1    nonaka 
   4225    1.1    nonaka 	/* Determine channel group. */
   4226    1.1    nonaka 	if (chan <= 3) {
   4227    1.1    nonaka 		group = 0;
   4228    1.1    nonaka 	} else if (chan <= 9) {
   4229    1.1    nonaka 		group = 1;
   4230    1.1    nonaka 	} else {
   4231    1.1    nonaka 		group = 2;
   4232    1.1    nonaka 	}
   4233    1.1    nonaka 
   4234    1.1    nonaka 	/* Get original Tx power based on board type and RF chain. */
   4235    1.1    nonaka 	if (!(sc->chip & URTWN_CHIP_92C)) {
   4236    1.1    nonaka 		if (sc->board_type == R92C_BOARD_TYPE_HIGHPA) {
   4237    1.1    nonaka 			base = &rtl8188ru_txagc[chain];
   4238    1.1    nonaka 		} else {
   4239    1.1    nonaka 			base = &rtl8192cu_txagc[chain];
   4240    1.1    nonaka 		}
   4241    1.1    nonaka 	} else {
   4242    1.1    nonaka 		base = &rtl8192cu_txagc[chain];
   4243    1.1    nonaka 	}
   4244    1.1    nonaka 
   4245    1.1    nonaka 	memset(power, 0, URTWN_RIDX_COUNT * sizeof(power[0]));
   4246    1.1    nonaka 	if (sc->regulatory == 0) {
   4247    1.1    nonaka 		for (ridx = 0; ridx <= 3; ridx++) {
   4248    1.1    nonaka 			power[ridx] = base->pwr[0][ridx];
   4249    1.1    nonaka 		}
   4250    1.1    nonaka 	}
   4251    1.1    nonaka 	for (ridx = 4; ridx < URTWN_RIDX_COUNT; ridx++) {
   4252    1.1    nonaka 		if (sc->regulatory == 3) {
   4253    1.1    nonaka 			power[ridx] = base->pwr[0][ridx];
   4254    1.1    nonaka 			/* Apply vendor limits. */
   4255    1.1    nonaka 			if (ht40m != IEEE80211_HTINFO_2NDCHAN_NONE) {
   4256    1.1    nonaka 				maxpow = rom->ht40_max_pwr[group];
   4257    1.1    nonaka 			} else {
   4258    1.1    nonaka 				maxpow = rom->ht20_max_pwr[group];
   4259    1.1    nonaka 			}
   4260    1.1    nonaka 			maxpow = (maxpow >> (chain * 4)) & 0xf;
   4261    1.1    nonaka 			if (power[ridx] > maxpow) {
   4262    1.1    nonaka 				power[ridx] = maxpow;
   4263    1.1    nonaka 			}
   4264    1.1    nonaka 		} else if (sc->regulatory == 1) {
   4265    1.1    nonaka 			if (ht40m == IEEE80211_HTINFO_2NDCHAN_NONE) {
   4266    1.1    nonaka 				power[ridx] = base->pwr[group][ridx];
   4267    1.1    nonaka 			}
   4268    1.1    nonaka 		} else if (sc->regulatory != 2) {
   4269    1.1    nonaka 			power[ridx] = base->pwr[0][ridx];
   4270    1.1    nonaka 		}
   4271    1.1    nonaka 	}
   4272    1.1    nonaka 
   4273    1.1    nonaka 	/* Compute per-CCK rate Tx power. */
   4274    1.1    nonaka 	cckpow = rom->cck_tx_pwr[chain][group];
   4275    1.1    nonaka 	for (ridx = 0; ridx <= 3; ridx++) {
   4276    1.1    nonaka 		power[ridx] += cckpow;
   4277    1.1    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR) {
   4278    1.1    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   4279    1.1    nonaka 		}
   4280    1.1    nonaka 	}
   4281    1.1    nonaka 
   4282    1.1    nonaka 	htpow = rom->ht40_1s_tx_pwr[chain][group];
   4283    1.1    nonaka 	if (sc->ntxchains > 1) {
   4284    1.1    nonaka 		/* Apply reduction for 2 spatial streams. */
   4285    1.1    nonaka 		diff = rom->ht40_2s_tx_pwr_diff[group];
   4286    1.1    nonaka 		diff = (diff >> (chain * 4)) & 0xf;
   4287    1.1    nonaka 		htpow = (htpow > diff) ? htpow - diff : 0;
   4288    1.1    nonaka 	}
   4289    1.1    nonaka 
   4290    1.1    nonaka 	/* Compute per-OFDM rate Tx power. */
   4291    1.1    nonaka 	diff = rom->ofdm_tx_pwr_diff[group];
   4292    1.1    nonaka 	diff = (diff >> (chain * 4)) & 0xf;
   4293    1.1    nonaka 	ofdmpow = htpow + diff;	/* HT->OFDM correction. */
   4294    1.1    nonaka 	for (ridx = 4; ridx <= 11; ridx++) {
   4295    1.1    nonaka 		power[ridx] += ofdmpow;
   4296    1.1    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR) {
   4297    1.1    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   4298    1.1    nonaka 		}
   4299    1.1    nonaka 	}
   4300    1.1    nonaka 
   4301    1.1    nonaka 	/* Compute per-MCS Tx power. */
   4302    1.1    nonaka 	if (ht40m == IEEE80211_HTINFO_2NDCHAN_NONE) {
   4303    1.1    nonaka 		diff = rom->ht20_tx_pwr_diff[group];
   4304    1.1    nonaka 		diff = (diff >> (chain * 4)) & 0xf;
   4305    1.1    nonaka 		htpow += diff;	/* HT40->HT20 correction. */
   4306    1.1    nonaka 	}
   4307    1.1    nonaka 	for (ridx = 12; ridx < URTWN_RIDX_COUNT; ridx++) {
   4308    1.1    nonaka 		power[ridx] += htpow;
   4309    1.1    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR) {
   4310    1.1    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   4311    1.1    nonaka 		}
   4312    1.1    nonaka 	}
   4313    1.1    nonaka #ifdef URTWN_DEBUG
   4314    1.1    nonaka 	if (urtwn_debug & DBG_RF) {
   4315    1.1    nonaka 		/* Dump per-rate Tx power values. */
   4316   1.74      gson 		DPRINTFN(DBG_RF, "Tx power for chain %jd:", chain, 0, 0, 0);
   4317   1.74      gson 		for (ridx = 0; ridx < URTWN_RIDX_COUNT; ridx++)
   4318   1.74      gson 			DPRINTFN(DBG_RF, "Rate %jd = %ju", ridx, power[ridx], 0, 0);
   4319    1.1    nonaka 	}
   4320    1.1    nonaka #endif
   4321    1.1    nonaka }
   4322    1.1    nonaka 
   4323   1.32    nonaka void
   4324   1.32    nonaka urtwn_r88e_get_txpower(struct urtwn_softc *sc, size_t chain, u_int chan,
   4325   1.32    nonaka     u_int ht40m, uint16_t power[URTWN_RIDX_COUNT])
   4326   1.32    nonaka {
   4327   1.32    nonaka 	uint16_t cckpow, ofdmpow, bw20pow, htpow;
   4328   1.60   thorpej 	const struct rtwn_r88e_txpwr *base;
   4329   1.32    nonaka 	int ridx, group;
   4330   1.32    nonaka 
   4331   1.74      gson 	URTWNHIST_FUNC();
   4332   1.74      gson 	URTWNHIST_CALLARGS("chain=%jd, chan=%jd", chain, chan, 0, 0);
   4333   1.32    nonaka 
   4334   1.32    nonaka 	/* Determine channel group. */
   4335   1.32    nonaka 	if (chan <= 2)
   4336   1.32    nonaka 		group = 0;
   4337   1.32    nonaka 	else if (chan <= 5)
   4338   1.32    nonaka 		group = 1;
   4339   1.32    nonaka 	else if (chan <= 8)
   4340   1.32    nonaka 		group = 2;
   4341   1.32    nonaka 	else if (chan <= 11)
   4342   1.32    nonaka 		group = 3;
   4343   1.32    nonaka 	else if (chan <= 13)
   4344   1.32    nonaka 		group = 4;
   4345   1.32    nonaka 	else
   4346   1.32    nonaka 		group = 5;
   4347   1.32    nonaka 
   4348   1.32    nonaka 	/* Get original Tx power based on board type and RF chain. */
   4349   1.32    nonaka 	base = &rtl8188eu_txagc[chain];
   4350   1.32    nonaka 
   4351   1.32    nonaka 	memset(power, 0, URTWN_RIDX_COUNT * sizeof(power[0]));
   4352   1.32    nonaka 	if (sc->regulatory == 0) {
   4353   1.32    nonaka 		for (ridx = 0; ridx <= 3; ridx++)
   4354   1.32    nonaka 			power[ridx] = base->pwr[0][ridx];
   4355   1.32    nonaka 	}
   4356   1.32    nonaka 	for (ridx = 4; ridx < URTWN_RIDX_COUNT; ridx++) {
   4357   1.32    nonaka 		if (sc->regulatory == 3)
   4358   1.32    nonaka 			power[ridx] = base->pwr[0][ridx];
   4359   1.32    nonaka 		else if (sc->regulatory == 1) {
   4360   1.32    nonaka 			if (ht40m == IEEE80211_HTINFO_2NDCHAN_NONE)
   4361   1.32    nonaka 				power[ridx] = base->pwr[group][ridx];
   4362   1.32    nonaka 		} else if (sc->regulatory != 2)
   4363   1.32    nonaka 			power[ridx] = base->pwr[0][ridx];
   4364   1.32    nonaka 	}
   4365   1.32    nonaka 
   4366   1.32    nonaka 	/* Compute per-CCK rate Tx power. */
   4367   1.32    nonaka 	cckpow = sc->cck_tx_pwr[group];
   4368   1.32    nonaka 	for (ridx = 0; ridx <= 3; ridx++) {
   4369   1.32    nonaka 		power[ridx] += cckpow;
   4370   1.32    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR)
   4371   1.32    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   4372   1.32    nonaka 	}
   4373   1.32    nonaka 
   4374   1.32    nonaka 	htpow = sc->ht40_tx_pwr[group];
   4375   1.32    nonaka 
   4376   1.32    nonaka 	/* Compute per-OFDM rate Tx power. */
   4377   1.32    nonaka 	ofdmpow = htpow + sc->ofdm_tx_pwr_diff;
   4378   1.32    nonaka 	for (ridx = 4; ridx <= 11; ridx++) {
   4379   1.32    nonaka 		power[ridx] += ofdmpow;
   4380   1.32    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR)
   4381   1.32    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   4382   1.32    nonaka 	}
   4383   1.32    nonaka 
   4384   1.32    nonaka 	bw20pow = htpow + sc->bw20_tx_pwr_diff;
   4385   1.32    nonaka 	for (ridx = 12; ridx <= 27; ridx++) {
   4386   1.32    nonaka 		power[ridx] += bw20pow;
   4387   1.32    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR)
   4388   1.32    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   4389   1.32    nonaka 	}
   4390   1.32    nonaka }
   4391   1.32    nonaka 
   4392    1.1    nonaka static void
   4393    1.1    nonaka urtwn_set_txpower(struct urtwn_softc *sc, u_int chan, u_int ht40m)
   4394    1.1    nonaka {
   4395    1.1    nonaka 	uint16_t power[URTWN_RIDX_COUNT];
   4396   1.22  christos 	size_t i;
   4397    1.1    nonaka 
   4398   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   4399    1.1    nonaka 
   4400    1.1    nonaka 	for (i = 0; i < sc->ntxchains; i++) {
   4401    1.1    nonaka 		/* Compute per-rate Tx power values. */
   4402   1.49       nat 		if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   4403   1.49       nat 		    ISSET(sc->chip, URTWN_CHIP_92EU))
   4404   1.32    nonaka 			urtwn_r88e_get_txpower(sc, i, chan, ht40m, power);
   4405   1.32    nonaka 		else
   4406   1.32    nonaka 			urtwn_get_txpower(sc, i, chan, ht40m, power);
   4407    1.1    nonaka 		/* Write per-rate Tx power values to hardware. */
   4408    1.1    nonaka 		urtwn_write_txpower(sc, i, power);
   4409    1.1    nonaka 	}
   4410    1.1    nonaka }
   4411    1.1    nonaka 
   4412   1.88  jdolecek static void __noinline
   4413    1.1    nonaka urtwn_set_chan(struct urtwn_softc *sc, struct ieee80211_channel *c, u_int ht40m)
   4414    1.1    nonaka {
   4415    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   4416    1.1    nonaka 	u_int chan;
   4417   1.22  christos 	size_t i;
   4418    1.1    nonaka 
   4419    1.1    nonaka 	chan = ieee80211_chan2ieee(ic, c);	/* XXX center freq! */
   4420    1.1    nonaka 
   4421   1.74      gson 	URTWNHIST_FUNC();
   4422   1.74      gson 	URTWNHIST_CALLARGS("chan=%jd", chan, 0, 0, 0);
   4423    1.1    nonaka 
   4424   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   4425   1.12  christos 
   4426    1.1    nonaka 	if (ht40m == IEEE80211_HTINFO_2NDCHAN_ABOVE) {
   4427    1.1    nonaka 		chan += 2;
   4428    1.1    nonaka 	} else if (ht40m == IEEE80211_HTINFO_2NDCHAN_BELOW){
   4429    1.1    nonaka 		chan -= 2;
   4430    1.1    nonaka 	}
   4431    1.1    nonaka 
   4432    1.1    nonaka 	/* Set Tx power for this new channel. */
   4433    1.1    nonaka 	urtwn_set_txpower(sc, chan, ht40m);
   4434    1.1    nonaka 
   4435    1.1    nonaka 	for (i = 0; i < sc->nrxchains; i++) {
   4436    1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_CHNLBW,
   4437    1.1    nonaka 		    RW(sc->rf_chnlbw[i], R92C_RF_CHNLBW_CHNL, chan));
   4438    1.1    nonaka 	}
   4439    1.1    nonaka 
   4440    1.1    nonaka 	if (ht40m) {
   4441    1.1    nonaka 		/* Is secondary channel below or above primary? */
   4442    1.1    nonaka 		int prichlo = (ht40m == IEEE80211_HTINFO_2NDCHAN_ABOVE);
   4443    1.1    nonaka 		uint32_t reg;
   4444    1.1    nonaka 
   4445    1.1    nonaka 		urtwn_write_1(sc, R92C_BWOPMODE,
   4446    1.1    nonaka 		    urtwn_read_1(sc, R92C_BWOPMODE) & ~R92C_BWOPMODE_20MHZ);
   4447    1.1    nonaka 
   4448    1.1    nonaka 		reg = urtwn_read_1(sc, R92C_RRSR + 2);
   4449    1.1    nonaka 		reg = (reg & ~0x6f) | (prichlo ? 1 : 2) << 5;
   4450    1.1    nonaka 		urtwn_write_1(sc, R92C_RRSR + 2, (uint8_t)reg);
   4451    1.1    nonaka 
   4452    1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFMOD,
   4453    1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA0_RFMOD) | R92C_RFMOD_40MHZ);
   4454    1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA1_RFMOD,
   4455    1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA1_RFMOD) | R92C_RFMOD_40MHZ);
   4456    1.1    nonaka 
   4457    1.1    nonaka 		/* Set CCK side band. */
   4458    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_CCK0_SYSTEM);
   4459    1.1    nonaka 		reg = (reg & ~0x00000010) | (prichlo ? 0 : 1) << 4;
   4460    1.1    nonaka 		urtwn_bb_write(sc, R92C_CCK0_SYSTEM, reg);
   4461    1.1    nonaka 
   4462    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_OFDM1_LSTF);
   4463    1.1    nonaka 		reg = (reg & ~0x00000c00) | (prichlo ? 1 : 2) << 10;
   4464    1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM1_LSTF, reg);
   4465    1.1    nonaka 
   4466    1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_ANAPARAM2,
   4467    1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA0_ANAPARAM2) &
   4468    1.1    nonaka 		    ~R92C_FPGA0_ANAPARAM2_CBW20);
   4469    1.1    nonaka 
   4470    1.1    nonaka 		reg = urtwn_bb_read(sc, 0x818);
   4471    1.1    nonaka 		reg = (reg & ~0x0c000000) | (prichlo ? 2 : 1) << 26;
   4472    1.1    nonaka 		urtwn_bb_write(sc, 0x818, reg);
   4473    1.1    nonaka 
   4474    1.1    nonaka 		/* Select 40MHz bandwidth. */
   4475    1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
   4476    1.1    nonaka 		    (sc->rf_chnlbw[0] & ~0xfff) | chan);
   4477    1.1    nonaka 	} else {
   4478    1.1    nonaka 		urtwn_write_1(sc, R92C_BWOPMODE,
   4479    1.1    nonaka 		    urtwn_read_1(sc, R92C_BWOPMODE) | R92C_BWOPMODE_20MHZ);
   4480    1.1    nonaka 
   4481    1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFMOD,
   4482    1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA0_RFMOD) & ~R92C_RFMOD_40MHZ);
   4483    1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA1_RFMOD,
   4484    1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA1_RFMOD) & ~R92C_RFMOD_40MHZ);
   4485    1.1    nonaka 
   4486   1.49       nat 		if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   4487   1.49       nat 		    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   4488   1.32    nonaka 			urtwn_bb_write(sc, R92C_FPGA0_ANAPARAM2,
   4489   1.32    nonaka 			    urtwn_bb_read(sc, R92C_FPGA0_ANAPARAM2) |
   4490   1.32    nonaka 			    R92C_FPGA0_ANAPARAM2_CBW20);
   4491   1.32    nonaka 		}
   4492    1.1    nonaka 
   4493    1.1    nonaka 		/* Select 20MHz bandwidth. */
   4494    1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
   4495   1.32    nonaka 		    (sc->rf_chnlbw[0] & ~0xfff) | chan |
   4496   1.49       nat 		    (ISSET(sc->chip, URTWN_CHIP_88E) ||
   4497   1.49       nat 		     ISSET(sc->chip, URTWN_CHIP_92EU) ?
   4498   1.32    nonaka 		      R88E_RF_CHNLBW_BW20 : R92C_RF_CHNLBW_BW20));
   4499    1.1    nonaka 	}
   4500    1.1    nonaka }
   4501    1.1    nonaka 
   4502   1.88  jdolecek static void __noinline
   4503    1.1    nonaka urtwn_iq_calib(struct urtwn_softc *sc, bool inited)
   4504    1.1    nonaka {
   4505    1.1    nonaka 
   4506   1.74      gson 	URTWNHIST_FUNC();
   4507   1.74      gson 	URTWNHIST_CALLARGS("inited=%jd", inited, 0, 0, 0);
   4508    1.1    nonaka 
   4509   1.48       nat 	uint32_t addaBackup[16], iqkBackup[4], piMode;
   4510   1.48       nat 
   4511   1.48       nat #ifdef notyet
   4512   1.48       nat 	uint32_t odfm0_agccore_regs[3];
   4513   1.48       nat 	uint32_t ant_regs[3];
   4514   1.48       nat 	uint32_t rf_regs[8];
   4515   1.48       nat #endif
   4516   1.48       nat 	uint32_t reg0, reg1, reg2;
   4517   1.48       nat 	int i, attempt;
   4518   1.48       nat 
   4519   1.48       nat #ifdef notyet
   4520   1.48       nat 	urtwn_write_1(sc, R92E_STBC_SETTING + 2, urtwn_read_1(sc,
   4521   1.48       nat 	    R92E_STBC_SETTING + 2));
   4522   1.48       nat 	urtwn_write_1(sc, R92C_ACLK_MON, 0);
   4523   1.48       nat 	/* Save AGCCORE regs. */
   4524   1.48       nat 	for (i = 0; i < sc->nrxchains; i++) {
   4525   1.48       nat 		odfm0_agccore_regs[i] = urtwn_read_4(sc,
   4526   1.48       nat 		    R92C_OFDM0_AGCCORE1(i));
   4527   1.48       nat 	}
   4528   1.48       nat #endif
   4529   1.48       nat 	/* Save BB regs. */
   4530   1.48       nat 	reg0 = urtwn_bb_read(sc, R92C_OFDM0_TRXPATHENA);
   4531   1.48       nat 	reg1 = urtwn_bb_read(sc, R92C_OFDM0_TRMUXPAR);
   4532   1.48       nat 	reg2 = urtwn_bb_read(sc, R92C_FPGA0_RFIFACESW(1));
   4533   1.52     skrll 
   4534   1.48       nat 	/* Save adda regs to be restored when finished. */
   4535   1.48       nat 	for (i = 0; i < __arraycount(addaReg); i++)
   4536   1.48       nat 		addaBackup[i] = urtwn_bb_read(sc, addaReg[i]);
   4537   1.48       nat 	/* Save mac regs. */
   4538   1.48       nat 	iqkBackup[0] = urtwn_read_1(sc, R92C_TXPAUSE);
   4539   1.48       nat 	iqkBackup[1] = urtwn_read_1(sc, R92C_BCN_CTRL);
   4540   1.60   thorpej 	iqkBackup[2] = urtwn_read_1(sc, R92C_BCN_CTRL1);
   4541   1.48       nat 	iqkBackup[3] = urtwn_read_4(sc, R92C_GPIO_MUXCFG);
   4542   1.48       nat 
   4543   1.48       nat #ifdef notyet
   4544   1.48       nat 	ant_regs[0] = urtwn_read_4(sc, R92C_CONFIG_ANT_A);
   4545   1.48       nat 	ant_regs[1] = urtwn_read_4(sc, R92C_CONFIG_ANT_B);
   4546   1.48       nat 
   4547   1.48       nat 	rf_regs[0] = urtwn_read_4(sc, R92C_FPGA0_RFIFACESW(0));
   4548   1.48       nat 	for (i = 0; i < sc->nrxchains; i++)
   4549   1.48       nat 		rf_regs[i+1] = urtwn_read_4(sc, R92C_FPGA0_RFIFACEOE(i));
   4550   1.48       nat 	reg4 = urtwn_read_4(sc, R92C_CCK0_AFESETTING);
   4551   1.48       nat #endif
   4552   1.48       nat 
   4553   1.48       nat 	piMode = (urtwn_bb_read(sc, R92C_HSSI_PARAM1(0)) &
   4554   1.48       nat 	    R92C_HSSI_PARAM1_PI);
   4555   1.48       nat 	if (piMode == 0) {
   4556   1.48       nat 		urtwn_bb_write(sc, R92C_HSSI_PARAM1(0),
   4557   1.48       nat 		    urtwn_bb_read(sc, R92C_HSSI_PARAM1(0))|
   4558   1.48       nat 		    R92C_HSSI_PARAM1_PI);
   4559   1.48       nat 		urtwn_bb_write(sc, R92C_HSSI_PARAM1(1),
   4560   1.48       nat 		    urtwn_bb_read(sc, R92C_HSSI_PARAM1(1))|
   4561   1.48       nat 		    R92C_HSSI_PARAM1_PI);
   4562   1.48       nat 	}
   4563   1.52     skrll 
   4564   1.48       nat 	attempt = 1;
   4565   1.48       nat 
   4566   1.48       nat next_attempt:
   4567   1.48       nat 
   4568   1.48       nat 	/* Set mac regs for calibration. */
   4569   1.48       nat 	for (i = 0; i < __arraycount(addaReg); i++) {
   4570   1.48       nat 		urtwn_bb_write(sc, addaReg[i],
   4571   1.48       nat 		    addaReg[__arraycount(addaReg) - 1]);
   4572   1.48       nat 	}
   4573   1.48       nat 	urtwn_write_2(sc, R92C_CCK0_AFESETTING, urtwn_read_2(sc,
   4574   1.48       nat 	    R92C_CCK0_AFESETTING));
   4575   1.48       nat 	urtwn_write_2(sc, R92C_OFDM0_TRXPATHENA, R92C_IQK_TRXPATHENA);
   4576   1.48       nat 	urtwn_write_2(sc, R92C_OFDM0_TRMUXPAR, R92C_IQK_TRMUXPAR);
   4577   1.48       nat 	urtwn_write_2(sc, R92C_FPGA0_RFIFACESW(1), R92C_IQK_RFIFACESW1);
   4578   1.48       nat 	urtwn_write_4(sc, R92C_LSSI_PARAM(0), R92C_IQK_LSSI_PARAM);
   4579   1.48       nat 
   4580   1.48       nat 	if (sc->ntxchains > 1)
   4581   1.48       nat 		urtwn_bb_write(sc, R92C_LSSI_PARAM(1), R92C_IQK_LSSI_PARAM);
   4582   1.52     skrll 
   4583   1.60   thorpej 	urtwn_write_1(sc, R92C_TXPAUSE, (~R92C_TXPAUSE_BCN) & R92C_TXPAUSE_ALL);
   4584   1.48       nat 	urtwn_write_1(sc, R92C_BCN_CTRL, (iqkBackup[1] &
   4585   1.48       nat 	    ~R92C_BCN_CTRL_EN_BCN));
   4586   1.60   thorpej 	urtwn_write_1(sc, R92C_BCN_CTRL1, (iqkBackup[2] &
   4587   1.60   thorpej 	    ~R92C_BCN_CTRL_EN_BCN));
   4588   1.48       nat 
   4589   1.48       nat 	urtwn_write_1(sc, R92C_GPIO_MUXCFG, (iqkBackup[3] &
   4590   1.48       nat 	    ~R92C_GPIO_MUXCFG_ENBT));
   4591   1.48       nat 
   4592   1.48       nat 	urtwn_bb_write(sc, R92C_CONFIG_ANT_A, R92C_IQK_CONFIG_ANT);
   4593   1.48       nat 
   4594   1.48       nat 	if (sc->ntxchains > 1)
   4595   1.48       nat 		urtwn_bb_write(sc, R92C_CONFIG_ANT_B, R92C_IQK_CONFIG_ANT);
   4596   1.48       nat 	urtwn_bb_write(sc, R92C_FPGA0_IQK, R92C_FPGA0_IQK_SETTING);
   4597   1.48       nat 	urtwn_bb_write(sc, R92C_TX_IQK, R92C_TX_IQK_SETTING);
   4598   1.48       nat 	urtwn_bb_write(sc, R92C_RX_IQK, R92C_RX_IQK_SETTING);
   4599   1.48       nat 
   4600   1.48       nat 	/* Restore BB regs. */
   4601   1.48       nat 	urtwn_bb_write(sc, R92C_OFDM0_TRXPATHENA, reg0);
   4602   1.48       nat 	urtwn_bb_write(sc, R92C_FPGA0_RFIFACESW(1), reg2);
   4603   1.48       nat 	urtwn_bb_write(sc, R92C_OFDM0_TRMUXPAR, reg1);
   4604   1.48       nat 
   4605   1.48       nat 	urtwn_bb_write(sc, R92C_FPGA0_IQK, 0x0);
   4606   1.48       nat 	urtwn_bb_write(sc, R92C_LSSI_PARAM(0), R92C_IQK_LSSI_RESTORE);
   4607   1.48       nat 	if (sc->nrxchains > 1)
   4608   1.48       nat 		urtwn_bb_write(sc, R92C_LSSI_PARAM(1), R92C_IQK_LSSI_RESTORE);
   4609   1.48       nat 
   4610   1.48       nat 	if (attempt-- > 0)
   4611   1.48       nat 		goto next_attempt;
   4612   1.48       nat 
   4613   1.48       nat 	/* Restore mode. */
   4614   1.48       nat 	if (piMode == 0) {
   4615   1.48       nat 		urtwn_bb_write(sc, R92C_HSSI_PARAM1(0),
   4616   1.48       nat 		    urtwn_bb_read(sc, R92C_HSSI_PARAM1(0)) &
   4617   1.48       nat 		    ~R92C_HSSI_PARAM1_PI);
   4618   1.48       nat 		urtwn_bb_write(sc, R92C_HSSI_PARAM1(1),
   4619   1.48       nat 		    urtwn_bb_read(sc, R92C_HSSI_PARAM1(1)) &
   4620   1.48       nat 		    ~R92C_HSSI_PARAM1_PI);
   4621   1.48       nat 	}
   4622   1.48       nat 
   4623   1.48       nat #ifdef notyet
   4624   1.48       nat 	for (i = 0; i < sc->nrxchains; i++) {
   4625   1.48       nat 		urtwn_write_4(sc, R92C_OFDM0_AGCCORE1(i),
   4626   1.48       nat 		    odfm0_agccore_regs[i]);
   4627   1.48       nat 	}
   4628   1.48       nat #endif
   4629   1.48       nat 
   4630   1.48       nat 	/* Restore adda regs. */
   4631   1.48       nat 	for (i = 0; i < __arraycount(addaReg); i++)
   4632   1.48       nat 		urtwn_bb_write(sc, addaReg[i], addaBackup[i]);
   4633   1.48       nat 	/* Restore mac regs. */
   4634   1.48       nat 	urtwn_write_1(sc, R92C_TXPAUSE, iqkBackup[0]);
   4635   1.48       nat 	urtwn_write_1(sc, R92C_BCN_CTRL, iqkBackup[1]);
   4636   1.48       nat 	urtwn_write_1(sc, R92C_USTIME_TSF, iqkBackup[2]);
   4637   1.48       nat 	urtwn_write_4(sc, R92C_GPIO_MUXCFG, iqkBackup[3]);
   4638   1.48       nat 
   4639   1.48       nat #ifdef notyet
   4640   1.48       nat 	urtwn_write_4(sc, R92C_CONFIG_ANT_A, ant_regs[0]);
   4641   1.48       nat 	urtwn_write_4(sc, R92C_CONFIG_ANT_B, ant_regs[1]);
   4642   1.48       nat 
   4643   1.48       nat 	urtwn_write_4(sc, R92C_FPGA0_RFIFACESW(0), rf_regs[0]);
   4644   1.48       nat 	for (i = 0; i < sc->nrxchains; i++)
   4645   1.48       nat 		urtwn_write_4(sc, R92C_FPGA0_RFIFACEOE(i), rf_regs[i+1]);
   4646   1.48       nat 	urtwn_write_4(sc, R92C_CCK0_AFESETTING, reg4);
   4647   1.48       nat #endif
   4648    1.1    nonaka }
   4649    1.1    nonaka 
   4650    1.1    nonaka static void
   4651    1.1    nonaka urtwn_lc_calib(struct urtwn_softc *sc)
   4652    1.1    nonaka {
   4653    1.1    nonaka 	uint32_t rf_ac[2];
   4654    1.1    nonaka 	uint8_t txmode;
   4655   1.22  christos 	size_t i;
   4656    1.1    nonaka 
   4657   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   4658    1.1    nonaka 
   4659   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   4660   1.12  christos 
   4661    1.1    nonaka 	txmode = urtwn_read_1(sc, R92C_OFDM1_LSTF + 3);
   4662    1.1    nonaka 	if ((txmode & 0x70) != 0) {
   4663    1.1    nonaka 		/* Disable all continuous Tx. */
   4664    1.1    nonaka 		urtwn_write_1(sc, R92C_OFDM1_LSTF + 3, txmode & ~0x70);
   4665    1.1    nonaka 
   4666    1.1    nonaka 		/* Set RF mode to standby mode. */
   4667    1.1    nonaka 		for (i = 0; i < sc->nrxchains; i++) {
   4668    1.1    nonaka 			rf_ac[i] = urtwn_rf_read(sc, i, R92C_RF_AC);
   4669    1.1    nonaka 			urtwn_rf_write(sc, i, R92C_RF_AC,
   4670    1.1    nonaka 			    RW(rf_ac[i], R92C_RF_AC_MODE,
   4671    1.1    nonaka 				R92C_RF_AC_MODE_STANDBY));
   4672    1.1    nonaka 		}
   4673    1.1    nonaka 	} else {
   4674    1.1    nonaka 		/* Block all Tx queues. */
   4675    1.1    nonaka 		urtwn_write_1(sc, R92C_TXPAUSE, 0xff);
   4676    1.1    nonaka 	}
   4677    1.1    nonaka 	/* Start calibration. */
   4678    1.1    nonaka 	urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
   4679    1.1    nonaka 	    urtwn_rf_read(sc, 0, R92C_RF_CHNLBW) | R92C_RF_CHNLBW_LCSTART);
   4680    1.1    nonaka 
   4681    1.1    nonaka 	/* Give calibration the time to complete. */
   4682   1.49       nat 	urtwn_delay_ms(sc, 100);
   4683    1.1    nonaka 
   4684    1.1    nonaka 	/* Restore configuration. */
   4685    1.1    nonaka 	if ((txmode & 0x70) != 0) {
   4686    1.1    nonaka 		/* Restore Tx mode. */
   4687    1.1    nonaka 		urtwn_write_1(sc, R92C_OFDM1_LSTF + 3, txmode);
   4688    1.1    nonaka 		/* Restore RF mode. */
   4689    1.1    nonaka 		for (i = 0; i < sc->nrxchains; i++) {
   4690    1.1    nonaka 			urtwn_rf_write(sc, i, R92C_RF_AC, rf_ac[i]);
   4691    1.1    nonaka 		}
   4692    1.1    nonaka 	} else {
   4693    1.1    nonaka 		/* Unblock all Tx queues. */
   4694    1.1    nonaka 		urtwn_write_1(sc, R92C_TXPAUSE, 0x00);
   4695    1.1    nonaka 	}
   4696    1.1    nonaka }
   4697    1.1    nonaka 
   4698    1.1    nonaka static void
   4699    1.1    nonaka urtwn_temp_calib(struct urtwn_softc *sc)
   4700    1.1    nonaka {
   4701   1.49       nat 	int temp, t_meter_reg;
   4702    1.1    nonaka 
   4703   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   4704    1.1    nonaka 
   4705   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   4706   1.12  christos 
   4707   1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_92EU))
   4708   1.49       nat 		t_meter_reg = R92C_RF_T_METER;
   4709   1.49       nat 	else
   4710   1.49       nat 		t_meter_reg = R92E_RF_T_METER;
   4711   1.49       nat 
   4712    1.1    nonaka 	if (sc->thcal_state == 0) {
   4713    1.1    nonaka 		/* Start measuring temperature. */
   4714   1.74      gson 		DPRINTFN(DBG_RF, "start measuring temperature", 0, 0, 0, 0);
   4715   1.49       nat 		urtwn_rf_write(sc, 0, t_meter_reg, 0x60);
   4716    1.1    nonaka 		sc->thcal_state = 1;
   4717    1.1    nonaka 		return;
   4718    1.1    nonaka 	}
   4719    1.1    nonaka 	sc->thcal_state = 0;
   4720    1.1    nonaka 
   4721    1.1    nonaka 	/* Read measured temperature. */
   4722    1.1    nonaka 	temp = urtwn_rf_read(sc, 0, R92C_RF_T_METER) & 0x1f;
   4723   1.74      gson 	DPRINTFN(DBG_RF, "temperature=%jd", temp, 0, 0, 0);
   4724   1.49       nat 	if (temp == 0)		/* Read failed, skip. */
   4725    1.1    nonaka 		return;
   4726    1.1    nonaka 
   4727    1.1    nonaka 	/*
   4728    1.1    nonaka 	 * Redo LC calibration if temperature changed significantly since
   4729    1.1    nonaka 	 * last calibration.
   4730    1.1    nonaka 	 */
   4731    1.1    nonaka 	if (sc->thcal_lctemp == 0) {
   4732    1.1    nonaka 		/* First LC calibration is performed in urtwn_init(). */
   4733    1.1    nonaka 		sc->thcal_lctemp = temp;
   4734    1.1    nonaka 	} else if (abs(temp - sc->thcal_lctemp) > 1) {
   4735   1.74      gson 		DPRINTFN(DBG_RF, "LC calib triggered by temp: %jd -> %jd",
   4736   1.74      gson 		    sc->thcal_lctemp, temp, 0, 0);
   4737    1.1    nonaka 		urtwn_lc_calib(sc);
   4738    1.1    nonaka 		/* Record temperature of last LC calibration. */
   4739    1.1    nonaka 		sc->thcal_lctemp = temp;
   4740    1.1    nonaka 	}
   4741    1.1    nonaka }
   4742    1.1    nonaka 
   4743    1.1    nonaka static int
   4744    1.1    nonaka urtwn_init(struct ifnet *ifp)
   4745    1.1    nonaka {
   4746    1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   4747    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   4748    1.1    nonaka 	struct urtwn_rx_data *data;
   4749    1.1    nonaka 	uint32_t reg;
   4750   1.22  christos 	size_t i;
   4751   1.22  christos 	int error;
   4752    1.1    nonaka 
   4753   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   4754    1.1    nonaka 
   4755    1.1    nonaka 	urtwn_stop(ifp, 0);
   4756    1.1    nonaka 
   4757   1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   4758   1.12  christos 
   4759    1.1    nonaka 	mutex_enter(&sc->sc_task_mtx);
   4760    1.1    nonaka 	/* Init host async commands ring. */
   4761    1.1    nonaka 	sc->cmdq.cur = sc->cmdq.next = sc->cmdq.queued = 0;
   4762    1.1    nonaka 	mutex_exit(&sc->sc_task_mtx);
   4763    1.1    nonaka 
   4764    1.1    nonaka 	mutex_enter(&sc->sc_fwcmd_mtx);
   4765    1.1    nonaka 	/* Init firmware commands ring. */
   4766    1.1    nonaka 	sc->fwcur = 0;
   4767    1.1    nonaka 	mutex_exit(&sc->sc_fwcmd_mtx);
   4768    1.1    nonaka 
   4769   1.12  christos 	/* Allocate Tx/Rx buffers. */
   4770   1.12  christos 	error = urtwn_alloc_rx_list(sc);
   4771   1.12  christos 	if (error != 0) {
   4772   1.12  christos 		aprint_error_dev(sc->sc_dev,
   4773   1.12  christos 		    "could not allocate Rx buffers\n");
   4774   1.12  christos 		goto fail;
   4775   1.12  christos 	}
   4776   1.12  christos 	error = urtwn_alloc_tx_list(sc);
   4777   1.12  christos 	if (error != 0) {
   4778   1.12  christos 		aprint_error_dev(sc->sc_dev,
   4779   1.12  christos 		    "could not allocate Tx buffers\n");
   4780   1.12  christos 		goto fail;
   4781    1.1    nonaka 	}
   4782    1.1    nonaka 
   4783    1.1    nonaka 	/* Power on adapter. */
   4784    1.1    nonaka 	error = urtwn_power_on(sc);
   4785    1.1    nonaka 	if (error != 0)
   4786    1.1    nonaka 		goto fail;
   4787    1.1    nonaka 
   4788    1.1    nonaka 	/* Initialize DMA. */
   4789    1.1    nonaka 	error = urtwn_dma_init(sc);
   4790    1.1    nonaka 	if (error != 0)
   4791    1.1    nonaka 		goto fail;
   4792    1.1    nonaka 
   4793    1.1    nonaka 	/* Set info size in Rx descriptors (in 64-bit words). */
   4794    1.1    nonaka 	urtwn_write_1(sc, R92C_RX_DRVINFO_SZ, 4);
   4795    1.1    nonaka 
   4796    1.1    nonaka 	/* Init interrupts. */
   4797   1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   4798   1.49       nat 	     ISSET(sc->chip, URTWN_CHIP_92EU)) {
   4799   1.32    nonaka 		urtwn_write_4(sc, R88E_HISR, 0xffffffff);
   4800   1.32    nonaka 		urtwn_write_4(sc, R88E_HIMR, R88E_HIMR_CPWM | R88E_HIMR_CPWM2 |
   4801   1.32    nonaka 		    R88E_HIMR_TBDER | R88E_HIMR_PSTIMEOUT);
   4802   1.32    nonaka 		urtwn_write_4(sc, R88E_HIMRE, R88E_HIMRE_RXFOVW |
   4803   1.32    nonaka 		    R88E_HIMRE_TXFOVW | R88E_HIMRE_RXERR | R88E_HIMRE_TXERR);
   4804   1.49       nat 		if (ISSET(sc->chip, URTWN_CHIP_88E)) {
   4805   1.49       nat 			urtwn_write_1(sc, R92C_USB_SPECIAL_OPTION,
   4806   1.49       nat 			    urtwn_read_1(sc, R92C_USB_SPECIAL_OPTION) |
   4807   1.49       nat 			      R92C_USB_SPECIAL_OPTION_INT_BULK_SEL);
   4808   1.49       nat 		}
   4809   1.49       nat 		if (ISSET(sc->chip, URTWN_CHIP_92EU))
   4810   1.49       nat 			urtwn_write_1(sc, R92C_USB_HRPWM, 0);
   4811   1.32    nonaka 	} else {
   4812   1.32    nonaka 		urtwn_write_4(sc, R92C_HISR, 0xffffffff);
   4813   1.32    nonaka 		urtwn_write_4(sc, R92C_HIMR, 0xffffffff);
   4814   1.32    nonaka 	}
   4815    1.1    nonaka 
   4816    1.1    nonaka 	/* Set MAC address. */
   4817    1.1    nonaka 	IEEE80211_ADDR_COPY(ic->ic_myaddr, CLLADDR(ifp->if_sadl));
   4818    1.1    nonaka 	urtwn_write_region(sc, R92C_MACID, ic->ic_myaddr, IEEE80211_ADDR_LEN);
   4819    1.1    nonaka 
   4820    1.1    nonaka 	/* Set initial network type. */
   4821    1.1    nonaka 	reg = urtwn_read_4(sc, R92C_CR);
   4822    1.1    nonaka 	switch (ic->ic_opmode) {
   4823    1.1    nonaka 	case IEEE80211_M_STA:
   4824    1.1    nonaka 	default:
   4825    1.1    nonaka 		reg = RW(reg, R92C_CR_NETTYPE, R92C_CR_NETTYPE_INFRA);
   4826    1.1    nonaka 		break;
   4827    1.7  christos 
   4828    1.1    nonaka 	case IEEE80211_M_IBSS:
   4829    1.1    nonaka 		reg = RW(reg, R92C_CR_NETTYPE, R92C_CR_NETTYPE_ADHOC);
   4830    1.1    nonaka 		break;
   4831    1.1    nonaka 	}
   4832    1.1    nonaka 	urtwn_write_4(sc, R92C_CR, reg);
   4833    1.1    nonaka 
   4834    1.1    nonaka 	/* Set response rate */
   4835    1.1    nonaka 	reg = urtwn_read_4(sc, R92C_RRSR);
   4836    1.1    nonaka 	reg = RW(reg, R92C_RRSR_RATE_BITMAP, R92C_RRSR_RATE_CCK_ONLY_1M);
   4837    1.1    nonaka 	urtwn_write_4(sc, R92C_RRSR, reg);
   4838    1.1    nonaka 
   4839    1.1    nonaka 	/* SIFS (used in NAV) */
   4840    1.1    nonaka 	urtwn_write_2(sc, R92C_SPEC_SIFS,
   4841    1.1    nonaka 	    SM(R92C_SPEC_SIFS_CCK, 0x10) | SM(R92C_SPEC_SIFS_OFDM, 0x10));
   4842    1.1    nonaka 
   4843    1.1    nonaka 	/* Set short/long retry limits. */
   4844    1.1    nonaka 	urtwn_write_2(sc, R92C_RL,
   4845    1.1    nonaka 	    SM(R92C_RL_SRL, 0x30) | SM(R92C_RL_LRL, 0x30));
   4846    1.1    nonaka 
   4847    1.1    nonaka 	/* Initialize EDCA parameters. */
   4848    1.1    nonaka 	urtwn_edca_init(sc);
   4849    1.1    nonaka 
   4850    1.1    nonaka 	/* Setup rate fallback. */
   4851   1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   4852   1.49       nat 	    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   4853   1.32    nonaka 		urtwn_write_4(sc, R92C_DARFRC + 0, 0x00000000);
   4854   1.32    nonaka 		urtwn_write_4(sc, R92C_DARFRC + 4, 0x10080404);
   4855   1.32    nonaka 		urtwn_write_4(sc, R92C_RARFRC + 0, 0x04030201);
   4856   1.32    nonaka 		urtwn_write_4(sc, R92C_RARFRC + 4, 0x08070605);
   4857   1.32    nonaka 	}
   4858    1.1    nonaka 
   4859    1.1    nonaka 	urtwn_write_1(sc, R92C_FWHW_TXQ_CTRL,
   4860    1.1    nonaka 	    urtwn_read_1(sc, R92C_FWHW_TXQ_CTRL) |
   4861    1.1    nonaka 	    R92C_FWHW_TXQ_CTRL_AMPDU_RTY_NEW);
   4862    1.1    nonaka 	/* Set ACK timeout. */
   4863    1.1    nonaka 	urtwn_write_1(sc, R92C_ACKTO, 0x40);
   4864    1.1    nonaka 
   4865    1.1    nonaka 	/* Setup USB aggregation. */
   4866    1.1    nonaka 	/* Tx */
   4867    1.1    nonaka 	reg = urtwn_read_4(sc, R92C_TDECTRL);
   4868    1.1    nonaka 	reg = RW(reg, R92C_TDECTRL_BLK_DESC_NUM, 6);
   4869    1.1    nonaka 	urtwn_write_4(sc, R92C_TDECTRL, reg);
   4870    1.1    nonaka 	/* Rx */
   4871    1.1    nonaka 	urtwn_write_1(sc, R92C_TRXDMA_CTRL,
   4872    1.1    nonaka 	    urtwn_read_1(sc, R92C_TRXDMA_CTRL) |
   4873    1.1    nonaka 	      R92C_TRXDMA_CTRL_RXDMA_AGG_EN);
   4874    1.1    nonaka 	urtwn_write_1(sc, R92C_USB_SPECIAL_OPTION,
   4875    1.1    nonaka 	    urtwn_read_1(sc, R92C_USB_SPECIAL_OPTION) &
   4876    1.1    nonaka 	      ~R92C_USB_SPECIAL_OPTION_AGG_EN);
   4877    1.1    nonaka 	urtwn_write_1(sc, R92C_RXDMA_AGG_PG_TH, 48);
   4878   1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   4879   1.49       nat 	    ISSET(sc->chip, URTWN_CHIP_92EU))
   4880   1.32    nonaka 		urtwn_write_1(sc, R92C_RXDMA_AGG_PG_TH + 1, 4);
   4881   1.32    nonaka 	else
   4882   1.32    nonaka 		urtwn_write_1(sc, R92C_USB_DMA_AGG_TO, 4);
   4883    1.1    nonaka 
   4884    1.1    nonaka 	/* Initialize beacon parameters. */
   4885   1.32    nonaka 	urtwn_write_2(sc, R92C_BCN_CTRL, 0x1010);
   4886    1.1    nonaka 	urtwn_write_2(sc, R92C_TBTT_PROHIBIT, 0x6404);
   4887   1.60   thorpej 	urtwn_write_1(sc, R92C_DRVERLYINT, R92C_DRVERLYINT_INIT_TIME);
   4888   1.60   thorpej 	urtwn_write_1(sc, R92C_BCNDMATIM, R92C_BCNDMATIM_INIT_TIME);
   4889    1.1    nonaka 	urtwn_write_2(sc, R92C_BCNTCFG, 0x660f);
   4890    1.1    nonaka 
   4891   1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   4892   1.49       nat 	    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   4893   1.32    nonaka 		/* Setup AMPDU aggregation. */
   4894   1.32    nonaka 		urtwn_write_4(sc, R92C_AGGLEN_LMT, 0x99997631);	/* MCS7~0 */
   4895   1.32    nonaka 		urtwn_write_1(sc, R92C_AGGR_BREAK_TIME, 0x16);
   4896   1.32    nonaka 		urtwn_write_2(sc, 0x4ca, 0x0708);
   4897    1.1    nonaka 
   4898   1.32    nonaka 		urtwn_write_1(sc, R92C_BCN_MAX_ERR, 0xff);
   4899   1.32    nonaka 		urtwn_write_1(sc, R92C_BCN_CTRL, R92C_BCN_CTRL_DIS_TSF_UDT0);
   4900   1.32    nonaka 	}
   4901    1.1    nonaka 
   4902    1.1    nonaka 	/* Load 8051 microcode. */
   4903    1.1    nonaka 	error = urtwn_load_firmware(sc);
   4904    1.1    nonaka 	if (error != 0)
   4905    1.1    nonaka 		goto fail;
   4906    1.1    nonaka 	SET(sc->sc_flags, URTWN_FLAG_FWREADY);
   4907    1.1    nonaka 
   4908    1.1    nonaka 	/* Initialize MAC/BB/RF blocks. */
   4909   1.19  christos 	/*
   4910   1.19  christos 	 * XXX: urtwn_mac_init() sets R92C_RCR[0:15] = R92C_RCR_APM |
   4911   1.19  christos 	 * R92C_RCR_AM | R92C_RCR_AB | R92C_RCR_AICV | R92C_RCR_AMF.
   4912   1.19  christos 	 * XXX: This setting should be removed from rtl8192cu_mac[].
   4913   1.19  christos 	 */
   4914   1.19  christos 	urtwn_mac_init(sc);		// sets R92C_RCR[0:15]
   4915   1.19  christos 	urtwn_rxfilter_init(sc);	// reset R92C_RCR
   4916    1.1    nonaka 	urtwn_bb_init(sc);
   4917    1.1    nonaka 	urtwn_rf_init(sc);
   4918    1.1    nonaka 
   4919   1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   4920   1.49       nat 	    ISSET(sc->chip, URTWN_CHIP_92EU)) {
   4921   1.32    nonaka 		urtwn_write_2(sc, R92C_CR,
   4922   1.32    nonaka 		    urtwn_read_2(sc, R92C_CR) | R92C_CR_MACTXEN |
   4923   1.32    nonaka 		      R92C_CR_MACRXEN);
   4924   1.32    nonaka 	}
   4925   1.32    nonaka 
   4926    1.1    nonaka 	/* Turn CCK and OFDM blocks on. */
   4927    1.1    nonaka 	reg = urtwn_bb_read(sc, R92C_FPGA0_RFMOD);
   4928    1.1    nonaka 	reg |= R92C_RFMOD_CCK_EN;
   4929    1.1    nonaka 	urtwn_bb_write(sc, R92C_FPGA0_RFMOD, reg);
   4930    1.1    nonaka 	reg = urtwn_bb_read(sc, R92C_FPGA0_RFMOD);
   4931    1.1    nonaka 	reg |= R92C_RFMOD_OFDM_EN;
   4932    1.1    nonaka 	urtwn_bb_write(sc, R92C_FPGA0_RFMOD, reg);
   4933    1.1    nonaka 
   4934    1.1    nonaka 	/* Clear per-station keys table. */
   4935    1.1    nonaka 	urtwn_cam_init(sc);
   4936    1.1    nonaka 
   4937    1.1    nonaka 	/* Enable hardware sequence numbering. */
   4938    1.1    nonaka 	urtwn_write_1(sc, R92C_HWSEQ_CTRL, 0xff);
   4939    1.1    nonaka 
   4940    1.1    nonaka 	/* Perform LO and IQ calibrations. */
   4941    1.1    nonaka 	urtwn_iq_calib(sc, sc->iqk_inited);
   4942    1.1    nonaka 	sc->iqk_inited = true;
   4943    1.1    nonaka 
   4944    1.1    nonaka 	/* Perform LC calibration. */
   4945    1.1    nonaka 	urtwn_lc_calib(sc);
   4946    1.1    nonaka 
   4947   1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   4948   1.49       nat 	    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   4949   1.32    nonaka 		/* Fix USB interference issue. */
   4950   1.32    nonaka 		urtwn_write_1(sc, 0xfe40, 0xe0);
   4951   1.32    nonaka 		urtwn_write_1(sc, 0xfe41, 0x8d);
   4952   1.32    nonaka 		urtwn_write_1(sc, 0xfe42, 0x80);
   4953   1.32    nonaka 		urtwn_write_4(sc, 0x20c, 0xfd0320);
   4954    1.1    nonaka 
   4955   1.32    nonaka 		urtwn_pa_bias_init(sc);
   4956   1.32    nonaka 	}
   4957    1.1    nonaka 
   4958   1.49       nat 	if (!(sc->chip & (URTWN_CHIP_92C | URTWN_CHIP_92C_1T2R)) ||
   4959   1.49       nat 	    !(sc->chip & URTWN_CHIP_92EU)) {
   4960    1.1    nonaka 		/* 1T1R */
   4961    1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFPARAM(0),
   4962    1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA0_RFPARAM(0)) | __BIT(13));
   4963    1.1    nonaka 	}
   4964    1.1    nonaka 
   4965    1.1    nonaka 	/* Initialize GPIO setting. */
   4966    1.1    nonaka 	urtwn_write_1(sc, R92C_GPIO_MUXCFG,
   4967    1.1    nonaka 	    urtwn_read_1(sc, R92C_GPIO_MUXCFG) & ~R92C_GPIO_MUXCFG_ENBT);
   4968    1.1    nonaka 
   4969    1.1    nonaka 	/* Fix for lower temperature. */
   4970   1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   4971   1.49       nat 	    !ISSET(sc->chip, URTWN_CHIP_92EU))
   4972   1.32    nonaka 		urtwn_write_1(sc, 0x15, 0xe9);
   4973    1.1    nonaka 
   4974    1.1    nonaka 	/* Set default channel. */
   4975   1.13  jmcneill 	urtwn_set_chan(sc, ic->ic_curchan, IEEE80211_HTINFO_2NDCHAN_NONE);
   4976    1.1    nonaka 
   4977    1.1    nonaka 	/* Queue Rx xfers. */
   4978   1.49       nat 	for (size_t j = 0; j < sc->rx_npipe; j++) {
   4979   1.49       nat 		for (i = 0; i < URTWN_RX_LIST_COUNT; i++) {
   4980   1.49       nat 			data = &sc->rx_data[j][i];
   4981   1.49       nat 			usbd_setup_xfer(data->xfer, data, data->buf,
   4982   1.49       nat 			    URTWN_RXBUFSZ, USBD_SHORT_XFER_OK, USBD_NO_TIMEOUT,
   4983   1.49       nat 			    urtwn_rxeof);
   4984   1.49       nat 			error = usbd_transfer(data->xfer);
   4985   1.49       nat 			if (__predict_false(error != USBD_NORMAL_COMPLETION &&
   4986   1.49       nat 			    error != USBD_IN_PROGRESS))
   4987   1.49       nat 				goto fail;
   4988   1.49       nat 		}
   4989    1.1    nonaka 	}
   4990    1.1    nonaka 
   4991    1.1    nonaka 	/* We're ready to go. */
   4992    1.1    nonaka 	ifp->if_flags &= ~IFF_OACTIVE;
   4993    1.1    nonaka 	ifp->if_flags |= IFF_RUNNING;
   4994   1.49       nat 	sc->sc_running = true;
   4995    1.1    nonaka 
   4996   1.16  jmcneill 	mutex_exit(&sc->sc_write_mtx);
   4997   1.16  jmcneill 
   4998    1.1    nonaka 	if (ic->ic_opmode == IEEE80211_M_MONITOR)
   4999    1.1    nonaka 		ieee80211_new_state(ic, IEEE80211_S_RUN, -1);
   5000   1.16  jmcneill 	else if (ic->ic_roaming != IEEE80211_ROAMING_MANUAL)
   5001    1.1    nonaka 		ieee80211_new_state(ic, IEEE80211_S_SCAN, -1);
   5002   1.16  jmcneill 	urtwn_wait_async(sc);
   5003   1.12  christos 
   5004   1.42     skrll 	return 0;
   5005    1.1    nonaka 
   5006    1.1    nonaka  fail:
   5007   1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   5008   1.12  christos 
   5009    1.1    nonaka 	urtwn_stop(ifp, 1);
   5010   1.42     skrll 	return error;
   5011    1.1    nonaka }
   5012    1.1    nonaka 
   5013   1.88  jdolecek static void __noinline
   5014    1.1    nonaka urtwn_stop(struct ifnet *ifp, int disable)
   5015    1.1    nonaka {
   5016    1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   5017    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   5018   1.22  christos 	size_t i;
   5019   1.22  christos 	int s;
   5020    1.1    nonaka 
   5021   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   5022    1.1    nonaka 
   5023    1.1    nonaka 	s = splusb();
   5024    1.1    nonaka 	ieee80211_new_state(ic, IEEE80211_S_INIT, -1);
   5025    1.1    nonaka 	urtwn_wait_async(sc);
   5026    1.1    nonaka 	splx(s);
   5027    1.1    nonaka 
   5028   1.16  jmcneill 	sc->tx_timer = 0;
   5029   1.16  jmcneill 	ifp->if_timer = 0;
   5030   1.16  jmcneill 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   5031   1.16  jmcneill 
   5032    1.1    nonaka 	callout_stop(&sc->sc_scan_to);
   5033    1.1    nonaka 	callout_stop(&sc->sc_calib_to);
   5034    1.1    nonaka 
   5035    1.1    nonaka 	/* Abort Tx. */
   5036   1.49       nat 	for (i = 0; i < sc->tx_npipe; i++) {
   5037    1.1    nonaka 		if (sc->tx_pipe[i] != NULL)
   5038    1.1    nonaka 			usbd_abort_pipe(sc->tx_pipe[i]);
   5039    1.1    nonaka 	}
   5040    1.1    nonaka 
   5041    1.1    nonaka 	/* Stop Rx pipe. */
   5042   1.49       nat 	for (i = 0; i < sc->rx_npipe; i++) {
   5043   1.49       nat 		if (sc->rx_pipe[i] != NULL)
   5044   1.49       nat 			usbd_abort_pipe(sc->rx_pipe[i]);
   5045   1.49       nat 	}
   5046    1.1    nonaka 
   5047   1.12  christos 	/* Free Tx/Rx buffers. */
   5048   1.12  christos 	urtwn_free_tx_list(sc);
   5049   1.12  christos 	urtwn_free_rx_list(sc);
   5050   1.12  christos 
   5051   1.49       nat 	sc->sc_running = false;
   5052    1.1    nonaka 	if (disable)
   5053    1.1    nonaka 		urtwn_chip_stop(sc);
   5054    1.1    nonaka }
   5055    1.1    nonaka 
   5056   1.16  jmcneill static int
   5057   1.16  jmcneill urtwn_reset(struct ifnet *ifp)
   5058   1.16  jmcneill {
   5059   1.16  jmcneill 	struct urtwn_softc *sc = ifp->if_softc;
   5060   1.16  jmcneill 	struct ieee80211com *ic = &sc->sc_ic;
   5061   1.16  jmcneill 
   5062   1.16  jmcneill 	if (ic->ic_opmode != IEEE80211_M_MONITOR)
   5063   1.16  jmcneill 		return ENETRESET;
   5064   1.16  jmcneill 
   5065   1.16  jmcneill 	urtwn_set_chan(sc, ic->ic_curchan, IEEE80211_HTINFO_2NDCHAN_NONE);
   5066   1.16  jmcneill 
   5067   1.16  jmcneill 	return 0;
   5068   1.16  jmcneill }
   5069   1.16  jmcneill 
   5070    1.1    nonaka static void
   5071    1.1    nonaka urtwn_chip_stop(struct urtwn_softc *sc)
   5072    1.1    nonaka {
   5073    1.1    nonaka 	uint32_t reg;
   5074    1.1    nonaka 	bool disabled = true;
   5075    1.1    nonaka 
   5076   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   5077    1.1    nonaka 
   5078   1.62  jmcneill 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   5079   1.62  jmcneill 	    ISSET(sc->chip, URTWN_CHIP_92EU))
   5080   1.49       nat 		return;
   5081   1.49       nat 
   5082   1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   5083   1.12  christos 
   5084    1.1    nonaka 	/*
   5085    1.1    nonaka 	 * RF Off Sequence
   5086    1.1    nonaka 	 */
   5087    1.1    nonaka 	/* Pause MAC TX queue */
   5088    1.1    nonaka 	urtwn_write_1(sc, R92C_TXPAUSE, 0xFF);
   5089    1.1    nonaka 
   5090    1.1    nonaka 	/* Disable RF */
   5091    1.1    nonaka 	urtwn_rf_write(sc, 0, 0, 0);
   5092    1.1    nonaka 
   5093    1.1    nonaka 	urtwn_write_1(sc, R92C_APSD_CTRL, R92C_APSD_CTRL_OFF);
   5094    1.1    nonaka 
   5095    1.1    nonaka 	/* Reset BB state machine */
   5096    1.1    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   5097    1.1    nonaka 	    R92C_SYS_FUNC_EN_USBD |
   5098    1.1    nonaka 	    R92C_SYS_FUNC_EN_USBA |
   5099    1.1    nonaka 	    R92C_SYS_FUNC_EN_BB_GLB_RST);
   5100    1.1    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   5101    1.1    nonaka 	    R92C_SYS_FUNC_EN_USBD | R92C_SYS_FUNC_EN_USBA);
   5102    1.1    nonaka 
   5103    1.1    nonaka 	/*
   5104    1.1    nonaka 	 * Reset digital sequence
   5105    1.1    nonaka 	 */
   5106    1.1    nonaka 	if (urtwn_read_1(sc, R92C_MCUFWDL) & R92C_MCUFWDL_RDY) {
   5107    1.1    nonaka 		/* Reset MCU ready status */
   5108    1.1    nonaka 		urtwn_write_1(sc, R92C_MCUFWDL, 0);
   5109    1.1    nonaka 		/* If firmware in ram code, do reset */
   5110    1.1    nonaka 		if (ISSET(sc->sc_flags, URTWN_FLAG_FWREADY)) {
   5111   1.49       nat 			if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   5112   1.49       nat 			    ISSET(sc->chip, URTWN_CHIP_92EU))
   5113   1.32    nonaka 				urtwn_r88e_fw_reset(sc);
   5114   1.32    nonaka 			else
   5115   1.32    nonaka 				urtwn_fw_reset(sc);
   5116    1.1    nonaka 			CLR(sc->sc_flags, URTWN_FLAG_FWREADY);
   5117    1.1    nonaka 		}
   5118    1.1    nonaka 	}
   5119    1.1    nonaka 
   5120    1.1    nonaka 	/* Reset MAC and Enable 8051 */
   5121    1.1    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN + 1, 0x54);
   5122    1.1    nonaka 
   5123    1.1    nonaka 	/* Reset MCU ready status */
   5124    1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL, 0);
   5125    1.1    nonaka 
   5126    1.1    nonaka 	if (disabled) {
   5127    1.1    nonaka 		/* Disable MAC clock */
   5128    1.1    nonaka 		urtwn_write_2(sc, R92C_SYS_CLKR, 0x70A3);
   5129    1.1    nonaka 		/* Disable AFE PLL */
   5130    1.1    nonaka 		urtwn_write_1(sc, R92C_AFE_PLL_CTRL, 0x80);
   5131    1.1    nonaka 		/* Gated AFE DIG_CLOCK */
   5132    1.1    nonaka 		urtwn_write_2(sc, R92C_AFE_XTAL_CTRL, 0x880F);
   5133    1.1    nonaka 		/* Isolated digital to PON */
   5134    1.1    nonaka 		urtwn_write_1(sc, R92C_SYS_ISO_CTRL, 0xF9);
   5135    1.1    nonaka 	}
   5136    1.1    nonaka 
   5137    1.1    nonaka 	/*
   5138    1.1    nonaka 	 * Pull GPIO PIN to balance level and LED control
   5139    1.1    nonaka 	 */
   5140    1.1    nonaka 	/* 1. Disable GPIO[7:0] */
   5141    1.1    nonaka 	urtwn_write_2(sc, R92C_GPIO_PIN_CTRL + 2, 0x0000);
   5142    1.1    nonaka 
   5143    1.1    nonaka 	reg = urtwn_read_4(sc, R92C_GPIO_PIN_CTRL) & ~0x0000ff00;
   5144    1.1    nonaka 	reg |= ((reg << 8) & 0x0000ff00) | 0x00ff0000;
   5145    1.1    nonaka 	urtwn_write_4(sc, R92C_GPIO_PIN_CTRL, reg);
   5146    1.1    nonaka 
   5147   1.28  christos 	/* Disable GPIO[10:8] */
   5148   1.28  christos 	urtwn_write_1(sc, R92C_GPIO_MUXCFG + 3, 0x00);
   5149    1.1    nonaka 
   5150    1.1    nonaka 	reg = urtwn_read_2(sc, R92C_GPIO_MUXCFG + 2) & ~0x00f0;
   5151   1.28  christos 	reg |= (((reg & 0x000f) << 4) | 0x0780);
   5152   1.41    nonaka 	urtwn_write_2(sc, R92C_GPIO_MUXCFG + 2, reg);
   5153    1.1    nonaka 
   5154    1.1    nonaka 	/* Disable LED0 & 1 */
   5155   1.28  christos 	urtwn_write_2(sc, R92C_LEDCFG0, 0x8080);
   5156    1.1    nonaka 
   5157    1.1    nonaka 	/*
   5158    1.1    nonaka 	 * Reset digital sequence
   5159    1.1    nonaka 	 */
   5160   1.28  christos 	if (disabled) {
   5161    1.1    nonaka 		/* Disable ELDR clock */
   5162    1.1    nonaka 		urtwn_write_2(sc, R92C_SYS_CLKR, 0x70A3);
   5163    1.1    nonaka 		/* Isolated ELDR to PON */
   5164    1.1    nonaka 		urtwn_write_1(sc, R92C_SYS_ISO_CTRL + 1, 0x82);
   5165    1.1    nonaka 	}
   5166    1.1    nonaka 
   5167    1.1    nonaka 	/*
   5168    1.1    nonaka 	 * Disable analog sequence
   5169    1.1    nonaka 	 */
   5170   1.28  christos 	if (disabled) {
   5171    1.1    nonaka 		/* Disable A15 power */
   5172   1.28  christos 		urtwn_write_1(sc, R92C_LDOA15_CTRL, 0x04);
   5173    1.1    nonaka 		/* Disable digital core power */
   5174   1.28  christos 		urtwn_write_1(sc, R92C_LDOV12D_CTRL,
   5175   1.28  christos 		    urtwn_read_1(sc, R92C_LDOV12D_CTRL) &
   5176    1.1    nonaka 		      ~R92C_LDOV12D_CTRL_LDV12_EN);
   5177   1.28  christos 	}
   5178    1.1    nonaka 
   5179    1.1    nonaka 	/* Enter PFM mode */
   5180    1.1    nonaka 	urtwn_write_1(sc, R92C_SPS0_CTRL, 0x23);
   5181    1.1    nonaka 
   5182    1.1    nonaka 	/* Set USB suspend */
   5183    1.1    nonaka 	urtwn_write_2(sc, R92C_APS_FSMCO,
   5184    1.1    nonaka 	    R92C_APS_FSMCO_APDM_HOST |
   5185    1.1    nonaka 	    R92C_APS_FSMCO_AFSM_HSUS |
   5186    1.1    nonaka 	    R92C_APS_FSMCO_PFM_ALDN);
   5187    1.1    nonaka 
   5188    1.1    nonaka 	urtwn_write_1(sc, R92C_RSV_CTRL, 0x0E);
   5189   1.12  christos 
   5190   1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   5191    1.1    nonaka }
   5192    1.1    nonaka 
   5193   1.49       nat static void
   5194   1.49       nat urtwn_delay_ms(struct urtwn_softc *sc, int ms)
   5195   1.49       nat {
   5196   1.49       nat 	if (sc->sc_running == false)
   5197   1.49       nat 		DELAY(ms * 1000);
   5198   1.49       nat 	else
   5199   1.49       nat 		usbd_delay_ms(sc->sc_udev, ms);
   5200   1.49       nat }
   5201   1.49       nat 
   5202   1.64  christos MODULE(MODULE_CLASS_DRIVER, if_urtwn, NULL);
   5203    1.1    nonaka 
   5204    1.1    nonaka #ifdef _MODULE
   5205    1.1    nonaka #include "ioconf.c"
   5206    1.1    nonaka #endif
   5207    1.1    nonaka 
   5208    1.1    nonaka static int
   5209    1.1    nonaka if_urtwn_modcmd(modcmd_t cmd, void *aux)
   5210    1.1    nonaka {
   5211    1.1    nonaka 	int error = 0;
   5212    1.1    nonaka 
   5213    1.1    nonaka 	switch (cmd) {
   5214    1.1    nonaka 	case MODULE_CMD_INIT:
   5215    1.1    nonaka #ifdef _MODULE
   5216    1.1    nonaka 		error = config_init_component(cfdriver_ioconf_urtwn,
   5217    1.1    nonaka 		    cfattach_ioconf_urtwn, cfdata_ioconf_urtwn);
   5218    1.1    nonaka #endif
   5219   1.42     skrll 		return error;
   5220    1.1    nonaka 	case MODULE_CMD_FINI:
   5221    1.1    nonaka #ifdef _MODULE
   5222    1.1    nonaka 		error = config_fini_component(cfdriver_ioconf_urtwn,
   5223    1.1    nonaka 		    cfattach_ioconf_urtwn, cfdata_ioconf_urtwn);
   5224    1.1    nonaka #endif
   5225   1.42     skrll 		return error;
   5226    1.1    nonaka 	default:
   5227   1.42     skrll 		return ENOTTY;
   5228    1.1    nonaka 	}
   5229    1.1    nonaka }
   5230