Home | History | Annotate | Line # | Download | only in usb
if_urtwn.c revision 1.109
      1  1.109  riastrad /*	$NetBSD: if_urtwn.c,v 1.109 2024/02/28 20:18:13 riastradh Exp $	*/
      2   1.37  christos /*	$OpenBSD: if_urtwn.c,v 1.42 2015/02/10 23:25:46 mpi Exp $	*/
      3    1.1    nonaka 
      4    1.1    nonaka /*-
      5    1.1    nonaka  * Copyright (c) 2010 Damien Bergamini <damien.bergamini (at) free.fr>
      6   1.32    nonaka  * Copyright (c) 2014 Kevin Lo <kevlo (at) FreeBSD.org>
      7   1.49       nat  * Copyright (c) 2016 Nathanial Sloss <nathanialsloss (at) yahoo.com.au>
      8    1.1    nonaka  *
      9    1.1    nonaka  * Permission to use, copy, modify, and distribute this software for any
     10    1.1    nonaka  * purpose with or without fee is hereby granted, provided that the above
     11    1.1    nonaka  * copyright notice and this permission notice appear in all copies.
     12    1.1    nonaka  *
     13    1.1    nonaka  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     14    1.1    nonaka  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     15    1.1    nonaka  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     16    1.1    nonaka  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     17    1.1    nonaka  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     18    1.1    nonaka  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     19    1.1    nonaka  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     20    1.1    nonaka  */
     21    1.1    nonaka 
     22    1.8  christos /*-
     23   1.49       nat  * Driver for Realtek RTL8188CE-VAU/RTL8188CUS/RTL8188EU/RTL8188RU/RTL8192CU
     24   1.49       nat  * RTL8192EU.
     25    1.1    nonaka  */
     26    1.1    nonaka 
     27    1.1    nonaka #include <sys/cdefs.h>
     28  1.109  riastrad __KERNEL_RCSID(0, "$NetBSD: if_urtwn.c,v 1.109 2024/02/28 20:18:13 riastradh Exp $");
     29   1.11  jmcneill 
     30   1.11  jmcneill #ifdef _KERNEL_OPT
     31   1.11  jmcneill #include "opt_inet.h"
     32   1.51     skrll #include "opt_usb.h"
     33   1.11  jmcneill #endif
     34    1.1    nonaka 
     35    1.1    nonaka #include <sys/param.h>
     36    1.1    nonaka #include <sys/sockio.h>
     37    1.1    nonaka #include <sys/sysctl.h>
     38    1.1    nonaka #include <sys/mbuf.h>
     39    1.1    nonaka #include <sys/kernel.h>
     40    1.1    nonaka #include <sys/socket.h>
     41    1.1    nonaka #include <sys/systm.h>
     42    1.1    nonaka #include <sys/module.h>
     43    1.1    nonaka #include <sys/conf.h>
     44    1.1    nonaka #include <sys/device.h>
     45   1.70   msaitoh #include <sys/rndsource.h>
     46    1.1    nonaka 
     47    1.1    nonaka #include <sys/bus.h>
     48    1.1    nonaka #include <machine/endian.h>
     49    1.1    nonaka #include <sys/intr.h>
     50    1.1    nonaka 
     51    1.1    nonaka #include <net/bpf.h>
     52    1.1    nonaka #include <net/if.h>
     53    1.1    nonaka #include <net/if_arp.h>
     54    1.1    nonaka #include <net/if_dl.h>
     55    1.1    nonaka #include <net/if_ether.h>
     56    1.1    nonaka #include <net/if_media.h>
     57    1.1    nonaka #include <net/if_types.h>
     58    1.1    nonaka 
     59    1.1    nonaka #include <netinet/in.h>
     60    1.1    nonaka #include <netinet/in_systm.h>
     61    1.1    nonaka #include <netinet/in_var.h>
     62    1.1    nonaka #include <netinet/ip.h>
     63   1.11  jmcneill #include <netinet/if_inarp.h>
     64    1.1    nonaka 
     65    1.1    nonaka #include <net80211/ieee80211_netbsd.h>
     66    1.1    nonaka #include <net80211/ieee80211_var.h>
     67    1.1    nonaka #include <net80211/ieee80211_radiotap.h>
     68    1.1    nonaka 
     69    1.1    nonaka #include <dev/firmload.h>
     70    1.1    nonaka 
     71    1.1    nonaka #include <dev/usb/usb.h>
     72    1.1    nonaka #include <dev/usb/usbdi.h>
     73    1.1    nonaka #include <dev/usb/usbdivar.h>
     74    1.1    nonaka #include <dev/usb/usbdi_util.h>
     75    1.1    nonaka #include <dev/usb/usbdevs.h>
     76   1.74      gson #include <dev/usb/usbhist.h>
     77    1.1    nonaka 
     78   1.60   thorpej #include <dev/ic/rtwnreg.h>
     79   1.60   thorpej #include <dev/ic/rtwn_data.h>
     80    1.1    nonaka #include <dev/usb/if_urtwnreg.h>
     81    1.1    nonaka #include <dev/usb/if_urtwnvar.h>
     82    1.1    nonaka 
     83   1.12  christos /*
     84   1.12  christos  * The sc_write_mtx locking is to prevent sequences of writes from
     85   1.12  christos  * being intermingled with each other.  I don't know if this is really
     86   1.12  christos  * needed.  I have added it just to be on the safe side.
     87   1.12  christos  */
     88   1.12  christos 
     89    1.1    nonaka #ifdef URTWN_DEBUG
     90    1.1    nonaka #define	DBG_INIT	__BIT(0)
     91    1.1    nonaka #define	DBG_FN		__BIT(1)
     92    1.1    nonaka #define	DBG_TX		__BIT(2)
     93    1.1    nonaka #define	DBG_RX		__BIT(3)
     94    1.1    nonaka #define	DBG_STM		__BIT(4)
     95    1.1    nonaka #define	DBG_RF		__BIT(5)
     96    1.1    nonaka #define	DBG_REG		__BIT(6)
     97    1.1    nonaka #define	DBG_ALL		0xffffffffU
     98  1.106       mrg 
     99  1.106       mrg #ifndef URTWN_DEBUG_DEFAULT
    100  1.106       mrg #define URTWN_DEBUG_DEFAULT 0
    101  1.106       mrg #endif
    102  1.106       mrg 
    103  1.106       mrg u_int urtwn_debug = URTWN_DEBUG_DEFAULT;
    104  1.106       mrg 
    105   1.74      gson #define DPRINTFN(n, fmt, a, b, c, d) do {			\
    106   1.74      gson 	if (urtwn_debug & (n)) {				\
    107   1.74      gson 		KERNHIST_LOG(usbhist, fmt, a, b, c, d);		\
    108   1.74      gson 	}							\
    109   1.74      gson } while (/*CONSTCOND*/0)
    110   1.74      gson #define URTWNHIST_FUNC() USBHIST_FUNC()
    111   1.74      gson #define URTWNHIST_CALLED() do {					\
    112   1.74      gson 	if (urtwn_debug & DBG_FN) {				\
    113   1.74      gson 		KERNHIST_CALLED(usbhist);			\
    114   1.74      gson 	}							\
    115   1.74      gson } while(/*CONSTCOND*/0)
    116   1.74      gson #define URTWNHIST_CALLARGS(fmt, a, b, c, d) do {		\
    117   1.74      gson 	if (urtwn_debug & DBG_FN) {				\
    118   1.74      gson 		KERNHIST_CALLARGS(usbhist, fmt, a, b, c, d);	\
    119   1.74      gson 	}							\
    120   1.74      gson } while(/*CONSTCOND*/0)
    121    1.1    nonaka #else
    122   1.74      gson #define DPRINTFN(n, fmt, a, b, c, d)
    123   1.74      gson #define URTWNHIST_FUNC()
    124   1.74      gson #define URTWNHIST_CALLED()
    125   1.74      gson #define URTWNHIST_CALLARGS(fmt, a, b, c, d)
    126    1.1    nonaka #endif
    127    1.1    nonaka 
    128   1.38  christos #define URTWN_DEV(v,p)	{ { USB_VENDOR_##v, USB_PRODUCT_##v##_##p }, 0 }
    129   1.32    nonaka #define URTWN_RTL8188E_DEV(v,p) \
    130   1.38  christos 	{ { USB_VENDOR_##v, USB_PRODUCT_##v##_##p }, FLAG_RTL8188E }
    131   1.49       nat #define URTWN_RTL8192EU_DEV(v,p) \
    132   1.49       nat 	{ { USB_VENDOR_##v, USB_PRODUCT_##v##_##p }, FLAG_RTL8192E }
    133   1.32    nonaka static const struct urtwn_dev {
    134   1.32    nonaka 	struct usb_devno	dev;
    135   1.32    nonaka 	uint32_t		flags;
    136   1.32    nonaka #define	FLAG_RTL8188E	__BIT(0)
    137   1.49       nat #define	FLAG_RTL8192E	__BIT(1)
    138   1.32    nonaka } urtwn_devs[] = {
    139   1.32    nonaka 	URTWN_DEV(ABOCOM,	RTL8188CU_1),
    140   1.32    nonaka 	URTWN_DEV(ABOCOM,	RTL8188CU_2),
    141   1.32    nonaka 	URTWN_DEV(ABOCOM,	RTL8192CU),
    142   1.32    nonaka 	URTWN_DEV(ASUSTEK,	RTL8192CU),
    143   1.37  christos 	URTWN_DEV(ASUSTEK,	RTL8192CU_3),
    144   1.33    nonaka 	URTWN_DEV(ASUSTEK,	USBN10NANO),
    145   1.37  christos 	URTWN_DEV(ASUSTEK,	RTL8192CU_3),
    146   1.32    nonaka 	URTWN_DEV(AZUREWAVE,	RTL8188CE_1),
    147   1.32    nonaka 	URTWN_DEV(AZUREWAVE,	RTL8188CE_2),
    148   1.32    nonaka 	URTWN_DEV(AZUREWAVE,	RTL8188CU),
    149   1.37  christos 	URTWN_DEV(BELKIN,	F7D2102),
    150   1.32    nonaka 	URTWN_DEV(BELKIN,	RTL8188CU),
    151   1.37  christos 	URTWN_DEV(BELKIN,	RTL8188CUS),
    152   1.32    nonaka 	URTWN_DEV(BELKIN,	RTL8192CU),
    153   1.37  christos 	URTWN_DEV(BELKIN,	RTL8192CU_1),
    154   1.37  christos 	URTWN_DEV(BELKIN,	RTL8192CU_2),
    155   1.32    nonaka 	URTWN_DEV(CHICONY,	RTL8188CUS_1),
    156   1.32    nonaka 	URTWN_DEV(CHICONY,	RTL8188CUS_2),
    157   1.32    nonaka 	URTWN_DEV(CHICONY,	RTL8188CUS_3),
    158   1.32    nonaka 	URTWN_DEV(CHICONY,	RTL8188CUS_4),
    159   1.32    nonaka 	URTWN_DEV(CHICONY,	RTL8188CUS_5),
    160   1.37  christos 	URTWN_DEV(CHICONY,	RTL8188CUS_6),
    161   1.37  christos 	URTWN_DEV(COMPARE,	RTL8192CU),
    162   1.32    nonaka 	URTWN_DEV(COREGA,	RTL8192CU),
    163   1.37  christos 	URTWN_DEV(DLINK,	DWA131B),
    164   1.32    nonaka 	URTWN_DEV(DLINK,	RTL8188CU),
    165   1.32    nonaka 	URTWN_DEV(DLINK,	RTL8192CU_1),
    166   1.32    nonaka 	URTWN_DEV(DLINK,	RTL8192CU_2),
    167   1.32    nonaka 	URTWN_DEV(DLINK,	RTL8192CU_3),
    168   1.37  christos 	URTWN_DEV(DLINK,	RTL8192CU_4),
    169   1.32    nonaka 	URTWN_DEV(EDIMAX,	RTL8188CU),
    170   1.32    nonaka 	URTWN_DEV(EDIMAX,	RTL8192CU),
    171   1.32    nonaka 	URTWN_DEV(FEIXUN,	RTL8188CU),
    172   1.32    nonaka 	URTWN_DEV(FEIXUN,	RTL8192CU),
    173   1.32    nonaka 	URTWN_DEV(GUILLEMOT,	HWNUP150),
    174   1.37  christos 	URTWN_DEV(GUILLEMOT,	RTL8192CU),
    175   1.32    nonaka 	URTWN_DEV(HAWKING,	RTL8192CU),
    176   1.37  christos 	URTWN_DEV(HAWKING,	RTL8192CU_2),
    177   1.32    nonaka 	URTWN_DEV(HP3,		RTL8188CU),
    178   1.37  christos 	URTWN_DEV(IODATA,	WNG150UM),
    179   1.37  christos 	URTWN_DEV(IODATA,	RTL8192CU),
    180   1.32    nonaka 	URTWN_DEV(NETGEAR,	WNA1000M),
    181   1.32    nonaka 	URTWN_DEV(NETGEAR,	RTL8192CU),
    182   1.32    nonaka 	URTWN_DEV(NETGEAR4,	RTL8188CU),
    183   1.32    nonaka 	URTWN_DEV(NOVATECH,	RTL8188CU),
    184   1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8188CU_1),
    185   1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8188CU_2),
    186   1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8192CU),
    187   1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8188CU_3),
    188   1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8188CU_4),
    189   1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8188CUS),
    190   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CE_0),
    191   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CE_1),
    192   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CTV),
    193   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CU_0),
    194   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CU_1),
    195   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CU_2),
    196   1.39      leot 	URTWN_DEV(REALTEK,	RTL8188CU_3),
    197   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CU_COMBO),
    198   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CUS),
    199   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188RU),
    200   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188RU_2),
    201   1.37  christos 	URTWN_DEV(REALTEK,	RTL8188RU_3),
    202   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8191CU),
    203   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8192CE),
    204   1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8192CU),
    205   1.32    nonaka 	URTWN_DEV(SITECOMEU,	RTL8188CU),
    206   1.32    nonaka 	URTWN_DEV(SITECOMEU,	RTL8188CU_2),
    207   1.32    nonaka 	URTWN_DEV(SITECOMEU,	RTL8192CU),
    208   1.32    nonaka 	URTWN_DEV(SITECOMEU,	RTL8192CUR2),
    209   1.37  christos 	URTWN_DEV(TPLINK,	RTL8192CU),
    210   1.32    nonaka 	URTWN_DEV(TRENDNET,	RTL8188CU),
    211   1.32    nonaka 	URTWN_DEV(TRENDNET,	RTL8192CU),
    212  1.104     brook 	URTWN_DEV(TRENDNET,	TEW648UBM),
    213   1.32    nonaka 	URTWN_DEV(ZYXEL,	RTL8192CU),
    214   1.32    nonaka 
    215   1.32    nonaka 	/* URTWN_RTL8188E */
    216   1.46  christos 	URTWN_RTL8188E_DEV(DLINK, DWA125D1),
    217   1.34    nonaka 	URTWN_RTL8188E_DEV(ELECOM, WDC150SU2M),
    218  1.108      maya 	URTWN_RTL8188E_DEV(MERCUSYS, MW150USV2),
    219   1.32    nonaka 	URTWN_RTL8188E_DEV(REALTEK, RTL8188ETV),
    220   1.32    nonaka 	URTWN_RTL8188E_DEV(REALTEK, RTL8188EU),
    221   1.50   mlelstv 	URTWN_RTL8188E_DEV(ABOCOM, RTL8188EU),
    222   1.53   jnemeth 	URTWN_RTL8188E_DEV(TPLINK, RTL8188EU),
    223   1.85     skrll 	URTWN_RTL8188E_DEV(DLINK, DWA121B1),
    224  1.101   jnemeth 	URTWN_RTL8188E_DEV(EDIMAX, EW7811UNV2),
    225   1.52     skrll 
    226   1.49       nat 	/* URTWN_RTL8192EU */
    227   1.67       tih 	URTWN_RTL8192EU_DEV(DLINK,	DWA131E),
    228   1.49       nat 	URTWN_RTL8192EU_DEV(REALTEK,	RTL8192EU),
    229   1.90       nia 	URTWN_RTL8192EU_DEV(TPLINK,	WN821NV5),
    230   1.90       nia 	URTWN_RTL8192EU_DEV(TPLINK,	WN822NV4),
    231   1.90       nia 	URTWN_RTL8192EU_DEV(TPLINK,	WN823NV2),
    232    1.1    nonaka };
    233   1.32    nonaka #undef URTWN_DEV
    234   1.32    nonaka #undef URTWN_RTL8188E_DEV
    235   1.49       nat #undef URTWN_RTL8192EU_DEV
    236    1.1    nonaka 
    237    1.1    nonaka static int	urtwn_match(device_t, cfdata_t, void *);
    238    1.1    nonaka static void	urtwn_attach(device_t, device_t, void *);
    239    1.1    nonaka static int	urtwn_detach(device_t, int);
    240    1.1    nonaka static int	urtwn_activate(device_t, enum devact);
    241    1.1    nonaka 
    242    1.1    nonaka CFATTACH_DECL_NEW(urtwn, sizeof(struct urtwn_softc), urtwn_match,
    243    1.1    nonaka     urtwn_attach, urtwn_detach, urtwn_activate);
    244    1.1    nonaka 
    245    1.1    nonaka static int	urtwn_open_pipes(struct urtwn_softc *);
    246    1.1    nonaka static void	urtwn_close_pipes(struct urtwn_softc *);
    247    1.1    nonaka static int	urtwn_alloc_rx_list(struct urtwn_softc *);
    248    1.1    nonaka static void	urtwn_free_rx_list(struct urtwn_softc *);
    249    1.1    nonaka static int	urtwn_alloc_tx_list(struct urtwn_softc *);
    250    1.1    nonaka static void	urtwn_free_tx_list(struct urtwn_softc *);
    251    1.1    nonaka static void	urtwn_task(void *);
    252    1.1    nonaka static void	urtwn_do_async(struct urtwn_softc *,
    253    1.1    nonaka 		    void (*)(struct urtwn_softc *, void *), void *, int);
    254    1.1    nonaka static void	urtwn_wait_async(struct urtwn_softc *);
    255    1.1    nonaka static int	urtwn_write_region_1(struct urtwn_softc *, uint16_t, uint8_t *,
    256    1.1    nonaka 		    int);
    257   1.12  christos static void	urtwn_write_1(struct urtwn_softc *, uint16_t, uint8_t);
    258   1.12  christos static void	urtwn_write_2(struct urtwn_softc *, uint16_t, uint16_t);
    259   1.12  christos static void	urtwn_write_4(struct urtwn_softc *, uint16_t, uint32_t);
    260   1.12  christos static int	urtwn_write_region(struct urtwn_softc *, uint16_t, uint8_t *,
    261   1.12  christos 		    int);
    262    1.1    nonaka static int	urtwn_read_region_1(struct urtwn_softc *, uint16_t, uint8_t *,
    263    1.1    nonaka 		    int);
    264   1.12  christos static uint8_t	urtwn_read_1(struct urtwn_softc *, uint16_t);
    265   1.12  christos static uint16_t	urtwn_read_2(struct urtwn_softc *, uint16_t);
    266   1.12  christos static uint32_t	urtwn_read_4(struct urtwn_softc *, uint16_t);
    267    1.1    nonaka static int	urtwn_fw_cmd(struct urtwn_softc *, uint8_t, const void *, int);
    268   1.32    nonaka static void	urtwn_r92c_rf_write(struct urtwn_softc *, int, uint8_t,
    269   1.32    nonaka 		    uint32_t);
    270   1.32    nonaka static void	urtwn_r88e_rf_write(struct urtwn_softc *, int, uint8_t,
    271   1.32    nonaka 		    uint32_t);
    272   1.49       nat static void	urtwn_r92e_rf_write(struct urtwn_softc *, int, uint8_t,
    273   1.49       nat 		    uint32_t);
    274    1.1    nonaka static uint32_t	urtwn_rf_read(struct urtwn_softc *, int, uint8_t);
    275    1.1    nonaka static int	urtwn_llt_write(struct urtwn_softc *, uint32_t, uint32_t);
    276    1.1    nonaka static uint8_t	urtwn_efuse_read_1(struct urtwn_softc *, uint16_t);
    277    1.1    nonaka static void	urtwn_efuse_read(struct urtwn_softc *);
    278   1.32    nonaka static void	urtwn_efuse_switch_power(struct urtwn_softc *);
    279    1.1    nonaka static int	urtwn_read_chipid(struct urtwn_softc *);
    280   1.12  christos #ifdef URTWN_DEBUG
    281   1.12  christos static void	urtwn_dump_rom(struct urtwn_softc *, struct r92c_rom *);
    282   1.12  christos #endif
    283    1.1    nonaka static void	urtwn_read_rom(struct urtwn_softc *);
    284   1.32    nonaka static void	urtwn_r88e_read_rom(struct urtwn_softc *);
    285    1.1    nonaka static int	urtwn_media_change(struct ifnet *);
    286    1.1    nonaka static int	urtwn_ra_init(struct urtwn_softc *);
    287   1.12  christos static int	urtwn_get_nettype(struct urtwn_softc *);
    288   1.12  christos static void	urtwn_set_nettype0_msr(struct urtwn_softc *, uint8_t);
    289    1.1    nonaka static void	urtwn_tsf_sync_enable(struct urtwn_softc *);
    290    1.1    nonaka static void	urtwn_set_led(struct urtwn_softc *, int, int);
    291    1.1    nonaka static void	urtwn_calib_to(void *);
    292    1.1    nonaka static void	urtwn_calib_to_cb(struct urtwn_softc *, void *);
    293    1.1    nonaka static void	urtwn_next_scan(void *);
    294    1.1    nonaka static int	urtwn_newstate(struct ieee80211com *, enum ieee80211_state,
    295    1.1    nonaka 		    int);
    296    1.1    nonaka static void	urtwn_newstate_cb(struct urtwn_softc *, void *);
    297    1.1    nonaka static int	urtwn_wme_update(struct ieee80211com *);
    298    1.1    nonaka static void	urtwn_wme_update_cb(struct urtwn_softc *, void *);
    299    1.1    nonaka static void	urtwn_update_avgrssi(struct urtwn_softc *, int, int8_t);
    300    1.1    nonaka static int8_t	urtwn_get_rssi(struct urtwn_softc *, int, void *);
    301   1.32    nonaka static int8_t	urtwn_r88e_get_rssi(struct urtwn_softc *, int, void *);
    302    1.1    nonaka static void	urtwn_rx_frame(struct urtwn_softc *, uint8_t *, int);
    303   1.42     skrll static void	urtwn_rxeof(struct usbd_xfer *, void *, usbd_status);
    304   1.42     skrll static void	urtwn_txeof(struct usbd_xfer *, void *, usbd_status);
    305    1.1    nonaka static int	urtwn_tx(struct urtwn_softc *, struct mbuf *,
    306   1.12  christos 		    struct ieee80211_node *, struct urtwn_tx_data *);
    307   1.42     skrll static struct urtwn_tx_data *
    308   1.42     skrll 		urtwn_get_tx_data(struct urtwn_softc *, size_t);
    309    1.1    nonaka static void	urtwn_start(struct ifnet *);
    310    1.1    nonaka static void	urtwn_watchdog(struct ifnet *);
    311    1.1    nonaka static int	urtwn_ioctl(struct ifnet *, u_long, void *);
    312   1.32    nonaka static int	urtwn_r92c_power_on(struct urtwn_softc *);
    313   1.49       nat static int	urtwn_r92e_power_on(struct urtwn_softc *);
    314   1.32    nonaka static int	urtwn_r88e_power_on(struct urtwn_softc *);
    315    1.1    nonaka static int	urtwn_llt_init(struct urtwn_softc *);
    316    1.1    nonaka static void	urtwn_fw_reset(struct urtwn_softc *);
    317   1.32    nonaka static void	urtwn_r88e_fw_reset(struct urtwn_softc *);
    318    1.1    nonaka static int	urtwn_fw_loadpage(struct urtwn_softc *, int, uint8_t *, int);
    319    1.1    nonaka static int	urtwn_load_firmware(struct urtwn_softc *);
    320   1.32    nonaka static int	urtwn_r92c_dma_init(struct urtwn_softc *);
    321   1.32    nonaka static int	urtwn_r88e_dma_init(struct urtwn_softc *);
    322    1.1    nonaka static void	urtwn_mac_init(struct urtwn_softc *);
    323    1.1    nonaka static void	urtwn_bb_init(struct urtwn_softc *);
    324    1.1    nonaka static void	urtwn_rf_init(struct urtwn_softc *);
    325    1.1    nonaka static void	urtwn_cam_init(struct urtwn_softc *);
    326    1.1    nonaka static void	urtwn_pa_bias_init(struct urtwn_softc *);
    327    1.1    nonaka static void	urtwn_rxfilter_init(struct urtwn_softc *);
    328    1.1    nonaka static void	urtwn_edca_init(struct urtwn_softc *);
    329  1.107       mrg static void	urtwn_write_txpower(struct urtwn_softc *, int,
    330  1.107       mrg 		    uint16_t[URTWN_RIDX_COUNT]);
    331   1.22  christos static void	urtwn_get_txpower(struct urtwn_softc *, size_t, u_int, u_int,
    332  1.107       mrg 		    uint16_t[URTWN_RIDX_COUNT]);
    333   1.32    nonaka static void	urtwn_r88e_get_txpower(struct urtwn_softc *, size_t, u_int,
    334  1.107       mrg 		    u_int, uint16_t[URTWN_RIDX_COUNT]);
    335    1.1    nonaka static void	urtwn_set_txpower(struct urtwn_softc *, u_int, u_int);
    336    1.1    nonaka static void	urtwn_set_chan(struct urtwn_softc *, struct ieee80211_channel *,
    337    1.1    nonaka 		    u_int);
    338    1.1    nonaka static void	urtwn_iq_calib(struct urtwn_softc *, bool);
    339    1.1    nonaka static void	urtwn_lc_calib(struct urtwn_softc *);
    340    1.1    nonaka static void	urtwn_temp_calib(struct urtwn_softc *);
    341    1.1    nonaka static int	urtwn_init(struct ifnet *);
    342    1.1    nonaka static void	urtwn_stop(struct ifnet *, int);
    343   1.16  jmcneill static int	urtwn_reset(struct ifnet *);
    344    1.1    nonaka static void	urtwn_chip_stop(struct urtwn_softc *);
    345   1.26  christos static void	urtwn_newassoc(struct ieee80211_node *, int);
    346   1.49       nat static void	urtwn_delay_ms(struct urtwn_softc *, int ms);
    347    1.1    nonaka 
    348    1.1    nonaka /* Aliases. */
    349    1.1    nonaka #define	urtwn_bb_write	urtwn_write_4
    350    1.1    nonaka #define	urtwn_bb_read	urtwn_read_4
    351    1.1    nonaka 
    352   1.32    nonaka #define	urtwn_lookup(d,v,p)	((const struct urtwn_dev *)usb_lookup(d,v,p))
    353   1.32    nonaka 
    354   1.48       nat static const uint16_t addaReg[] = {
    355   1.48       nat 	R92C_FPGA0_XCD_SWITCHCTL, R92C_BLUETOOTH, R92C_RX_WAIT_CCA,
    356   1.48       nat 	R92C_TX_CCK_RFON, R92C_TX_CCK_BBON, R92C_TX_OFDM_RFON,
    357   1.48       nat 	R92C_TX_OFDM_BBON, R92C_TX_TO_RX, R92C_TX_TO_TX, R92C_RX_CCK,
    358   1.48       nat 	R92C_RX_OFDM, R92C_RX_WAIT_RIFS, R92C_RX_TO_RX,
    359   1.48       nat 	R92C_STANDBY, R92C_SLEEP, R92C_PMPD_ANAEN
    360   1.48       nat };
    361   1.48       nat 
    362    1.1    nonaka static int
    363    1.1    nonaka urtwn_match(device_t parent, cfdata_t match, void *aux)
    364    1.1    nonaka {
    365    1.1    nonaka 	struct usb_attach_arg *uaa = aux;
    366    1.1    nonaka 
    367   1.49       nat 	return urtwn_lookup(urtwn_devs, uaa->uaa_vendor, uaa->uaa_product) !=
    368   1.49       nat 	    NULL ?  UMATCH_VENDOR_PRODUCT : UMATCH_NONE;
    369    1.1    nonaka }
    370    1.1    nonaka 
    371    1.1    nonaka static void
    372    1.1    nonaka urtwn_attach(device_t parent, device_t self, void *aux)
    373    1.1    nonaka {
    374    1.1    nonaka 	struct urtwn_softc *sc = device_private(self);
    375    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
    376    1.1    nonaka 	struct ifnet *ifp = &sc->sc_if;
    377    1.1    nonaka 	struct usb_attach_arg *uaa = aux;
    378    1.1    nonaka 	char *devinfop;
    379   1.32    nonaka 	const struct urtwn_dev *dev;
    380   1.47       nat 	usb_device_request_t req;
    381   1.22  christos 	size_t i;
    382   1.22  christos 	int error;
    383    1.1    nonaka 
    384   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
    385   1.74      gson 
    386    1.1    nonaka 	sc->sc_dev = self;
    387   1.42     skrll 	sc->sc_udev = uaa->uaa_device;
    388    1.1    nonaka 
    389   1.32    nonaka 	sc->chip = 0;
    390   1.42     skrll 	dev = urtwn_lookup(urtwn_devs, uaa->uaa_vendor, uaa->uaa_product);
    391   1.32    nonaka 	if (dev != NULL && ISSET(dev->flags, FLAG_RTL8188E))
    392   1.32    nonaka 		SET(sc->chip, URTWN_CHIP_88E);
    393   1.49       nat 	if (dev != NULL && ISSET(dev->flags, FLAG_RTL8192E))
    394   1.49       nat 		SET(sc->chip, URTWN_CHIP_92EU);
    395   1.32    nonaka 
    396    1.1    nonaka 	aprint_naive("\n");
    397    1.1    nonaka 	aprint_normal("\n");
    398    1.1    nonaka 
    399    1.1    nonaka 	devinfop = usbd_devinfo_alloc(sc->sc_udev, 0);
    400    1.1    nonaka 	aprint_normal_dev(self, "%s\n", devinfop);
    401    1.1    nonaka 	usbd_devinfo_free(devinfop);
    402    1.1    nonaka 
    403   1.47       nat 	req.bmRequestType = UT_WRITE_DEVICE;
    404   1.47       nat 	req.bRequest = UR_SET_FEATURE;
    405   1.47       nat 	USETW(req.wValue, UF_DEVICE_REMOTE_WAKEUP);
    406   1.47       nat 	USETW(req.wIndex, UHF_PORT_SUSPEND);
    407   1.47       nat 	USETW(req.wLength, 0);
    408   1.47       nat 
    409   1.47       nat 	(void) usbd_do_request(sc->sc_udev, &req, 0);
    410   1.47       nat 
    411   1.80     skrll 	cv_init(&sc->sc_task_cv, "urtwntsk");
    412    1.1    nonaka 	mutex_init(&sc->sc_task_mtx, MUTEX_DEFAULT, IPL_NET);
    413   1.12  christos 	mutex_init(&sc->sc_tx_mtx, MUTEX_DEFAULT, IPL_NONE);
    414   1.49       nat 	mutex_init(&sc->sc_rx_mtx, MUTEX_DEFAULT, IPL_NONE);
    415    1.1    nonaka 	mutex_init(&sc->sc_fwcmd_mtx, MUTEX_DEFAULT, IPL_NONE);
    416   1.12  christos 	mutex_init(&sc->sc_write_mtx, MUTEX_DEFAULT, IPL_NONE);
    417    1.1    nonaka 
    418   1.18  jmcneill 	usb_init_task(&sc->sc_task, urtwn_task, sc, 0);
    419    1.1    nonaka 
    420    1.1    nonaka 	callout_init(&sc->sc_scan_to, 0);
    421    1.1    nonaka 	callout_setfunc(&sc->sc_scan_to, urtwn_next_scan, sc);
    422    1.1    nonaka 	callout_init(&sc->sc_calib_to, 0);
    423    1.1    nonaka 	callout_setfunc(&sc->sc_calib_to, urtwn_calib_to, sc);
    424    1.1    nonaka 
    425   1.72       mrg 	rnd_attach_source(&sc->rnd_source, device_xname(sc->sc_dev),
    426   1.72       mrg 	    RND_TYPE_NET, RND_FLAG_DEFAULT);
    427   1.72       mrg 
    428    1.6     skrll 	error = usbd_set_config_no(sc->sc_udev, 1, 0);
    429    1.6     skrll 	if (error != 0) {
    430    1.6     skrll 		aprint_error_dev(self, "failed to set configuration"
    431    1.6     skrll 		    ", err=%s\n", usbd_errstr(error));
    432    1.1    nonaka 		goto fail;
    433    1.1    nonaka 	}
    434    1.1    nonaka 
    435    1.1    nonaka 	/* Get the first interface handle. */
    436    1.1    nonaka 	error = usbd_device2interface_handle(sc->sc_udev, 0, &sc->sc_iface);
    437    1.1    nonaka 	if (error != 0) {
    438    1.1    nonaka 		aprint_error_dev(self, "could not get interface handle\n");
    439    1.1    nonaka 		goto fail;
    440    1.1    nonaka 	}
    441    1.1    nonaka 
    442    1.1    nonaka 	error = urtwn_read_chipid(sc);
    443    1.1    nonaka 	if (error != 0) {
    444    1.1    nonaka 		aprint_error_dev(self, "unsupported test chip\n");
    445    1.1    nonaka 		goto fail;
    446    1.1    nonaka 	}
    447    1.1    nonaka 
    448    1.1    nonaka 	/* Determine number of Tx/Rx chains. */
    449    1.1    nonaka 	if (sc->chip & URTWN_CHIP_92C) {
    450    1.1    nonaka 		sc->ntxchains = (sc->chip & URTWN_CHIP_92C_1T2R) ? 1 : 2;
    451    1.1    nonaka 		sc->nrxchains = 2;
    452   1.49       nat 	} else if (sc->chip & URTWN_CHIP_92EU) {
    453   1.49       nat 		sc->ntxchains = 2;
    454   1.49       nat 		sc->nrxchains = 2;
    455    1.1    nonaka 	} else {
    456    1.1    nonaka 		sc->ntxchains = 1;
    457    1.1    nonaka 		sc->nrxchains = 1;
    458    1.1    nonaka 	}
    459   1.32    nonaka 
    460   1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
    461   1.49       nat 	    ISSET(sc->chip, URTWN_CHIP_92EU))
    462   1.32    nonaka 		urtwn_r88e_read_rom(sc);
    463   1.32    nonaka 	else
    464   1.32    nonaka 		urtwn_read_rom(sc);
    465    1.1    nonaka 
    466   1.22  christos 	aprint_normal_dev(self, "MAC/BB RTL%s, RF 6052 %zdT%zdR, address %s\n",
    467   1.49       nat 	    (sc->chip & URTWN_CHIP_92EU) ? "8192EU" :
    468    1.1    nonaka 	    (sc->chip & URTWN_CHIP_92C) ? "8192CU" :
    469   1.32    nonaka 	    (sc->chip & URTWN_CHIP_88E) ? "8188EU" :
    470    1.1    nonaka 	    (sc->board_type == R92C_BOARD_TYPE_HIGHPA) ? "8188RU" :
    471    1.1    nonaka 	    (sc->board_type == R92C_BOARD_TYPE_MINICARD) ? "8188CE-VAU" :
    472    1.1    nonaka 	    "8188CUS", sc->ntxchains, sc->nrxchains,
    473    1.1    nonaka 	    ether_sprintf(ic->ic_myaddr));
    474    1.1    nonaka 
    475    1.1    nonaka 	error = urtwn_open_pipes(sc);
    476    1.1    nonaka 	if (error != 0) {
    477    1.1    nonaka 		aprint_error_dev(sc->sc_dev, "could not open pipes\n");
    478    1.1    nonaka 		goto fail;
    479    1.1    nonaka 	}
    480    1.1    nonaka 	aprint_normal_dev(self, "%d rx pipe%s, %d tx pipe%s\n",
    481    1.1    nonaka 	    sc->rx_npipe, sc->rx_npipe > 1 ? "s" : "",
    482    1.1    nonaka 	    sc->tx_npipe, sc->tx_npipe > 1 ? "s" : "");
    483    1.1    nonaka 
    484    1.1    nonaka 	/*
    485    1.1    nonaka 	 * Setup the 802.11 device.
    486    1.1    nonaka 	 */
    487    1.1    nonaka 	ic->ic_ifp = ifp;
    488    1.1    nonaka 	ic->ic_phytype = IEEE80211_T_OFDM;	/* Not only, but not used. */
    489    1.1    nonaka 	ic->ic_opmode = IEEE80211_M_STA;	/* Default to BSS mode. */
    490    1.1    nonaka 	ic->ic_state = IEEE80211_S_INIT;
    491    1.1    nonaka 
    492    1.1    nonaka 	/* Set device capabilities. */
    493    1.1    nonaka 	ic->ic_caps =
    494    1.1    nonaka 	    IEEE80211_C_MONITOR |	/* Monitor mode supported. */
    495   1.26  christos 	    IEEE80211_C_IBSS |		/* IBSS mode supported */
    496   1.26  christos 	    IEEE80211_C_HOSTAP |	/* HostAp mode supported */
    497    1.1    nonaka 	    IEEE80211_C_SHPREAMBLE |	/* Short preamble supported. */
    498    1.1    nonaka 	    IEEE80211_C_SHSLOT |	/* Short slot time supported. */
    499    1.1    nonaka 	    IEEE80211_C_WME |		/* 802.11e */
    500    1.1    nonaka 	    IEEE80211_C_WPA;		/* 802.11i */
    501    1.1    nonaka 
    502    1.1    nonaka 	/* Set supported .11b and .11g rates. */
    503    1.1    nonaka 	ic->ic_sup_rates[IEEE80211_MODE_11B] = ieee80211_std_rateset_11b;
    504    1.1    nonaka 	ic->ic_sup_rates[IEEE80211_MODE_11G] = ieee80211_std_rateset_11g;
    505    1.1    nonaka 
    506    1.1    nonaka 	/* Set supported .11b and .11g channels (1 through 14). */
    507    1.1    nonaka 	for (i = 1; i <= 14; i++) {
    508    1.1    nonaka 		ic->ic_channels[i].ic_freq =
    509    1.1    nonaka 		    ieee80211_ieee2mhz(i, IEEE80211_CHAN_2GHZ);
    510    1.1    nonaka 		ic->ic_channels[i].ic_flags =
    511    1.1    nonaka 		    IEEE80211_CHAN_CCK | IEEE80211_CHAN_OFDM |
    512    1.1    nonaka 		    IEEE80211_CHAN_DYN | IEEE80211_CHAN_2GHZ;
    513    1.1    nonaka 	}
    514    1.1    nonaka 
    515    1.1    nonaka 	ifp->if_softc = sc;
    516    1.1    nonaka 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    517    1.1    nonaka 	ifp->if_init = urtwn_init;
    518    1.1    nonaka 	ifp->if_ioctl = urtwn_ioctl;
    519    1.1    nonaka 	ifp->if_start = urtwn_start;
    520    1.1    nonaka 	ifp->if_watchdog = urtwn_watchdog;
    521    1.1    nonaka 	IFQ_SET_READY(&ifp->if_snd);
    522    1.1    nonaka 	memcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
    523    1.1    nonaka 
    524   1.65   mlelstv 	if_initialize(ifp);
    525    1.1    nonaka 	ieee80211_ifattach(ic);
    526   1.16  jmcneill 
    527    1.1    nonaka 	/* override default methods */
    528   1.26  christos 	ic->ic_newassoc = urtwn_newassoc;
    529   1.16  jmcneill 	ic->ic_reset = urtwn_reset;
    530    1.1    nonaka 	ic->ic_wme.wme_update = urtwn_wme_update;
    531    1.1    nonaka 
    532    1.1    nonaka 	/* Override state transition machine. */
    533    1.1    nonaka 	sc->sc_newstate = ic->ic_newstate;
    534    1.1    nonaka 	ic->ic_newstate = urtwn_newstate;
    535   1.84   thorpej 
    536   1.84   thorpej 	/* XXX media locking needs revisiting */
    537   1.84   thorpej 	mutex_init(&sc->sc_media_mtx, MUTEX_DEFAULT, IPL_SOFTUSB);
    538   1.84   thorpej 	ieee80211_media_init_with_lock(ic,
    539   1.84   thorpej 	    urtwn_media_change, ieee80211_media_status, &sc->sc_media_mtx);
    540    1.1    nonaka 
    541    1.1    nonaka 	bpf_attach2(ifp, DLT_IEEE802_11_RADIO,
    542    1.1    nonaka 	    sizeof(struct ieee80211_frame) + IEEE80211_RADIOTAP_HDRLEN,
    543    1.1    nonaka 	    &sc->sc_drvbpf);
    544    1.1    nonaka 
    545    1.1    nonaka 	sc->sc_rxtap_len = sizeof(sc->sc_rxtapu);
    546    1.1    nonaka 	sc->sc_rxtap.wr_ihdr.it_len = htole16(sc->sc_rxtap_len);
    547    1.1    nonaka 	sc->sc_rxtap.wr_ihdr.it_present = htole32(URTWN_RX_RADIOTAP_PRESENT);
    548    1.1    nonaka 
    549    1.1    nonaka 	sc->sc_txtap_len = sizeof(sc->sc_txtapu);
    550    1.1    nonaka 	sc->sc_txtap.wt_ihdr.it_len = htole16(sc->sc_txtap_len);
    551    1.1    nonaka 	sc->sc_txtap.wt_ihdr.it_present = htole32(URTWN_TX_RADIOTAP_PRESENT);
    552    1.1    nonaka 
    553   1.65   mlelstv 	ifp->if_percpuq = if_percpuq_create(ifp);
    554   1.65   mlelstv 	if_register(ifp);
    555   1.65   mlelstv 
    556    1.1    nonaka 	ieee80211_announce(ic);
    557    1.1    nonaka 
    558    1.1    nonaka 	usbd_add_drv_event(USB_EVENT_DRIVER_ATTACH, sc->sc_udev, sc->sc_dev);
    559    1.1    nonaka 
    560   1.30       mrg 	if (!pmf_device_register(self, NULL, NULL))
    561   1.30       mrg 		aprint_error_dev(self, "couldn't establish power handler\n");
    562   1.30       mrg 
    563    1.1    nonaka 	SET(sc->sc_flags, URTWN_FLAG_ATTACHED);
    564    1.1    nonaka 	return;
    565    1.1    nonaka 
    566    1.1    nonaka  fail:
    567    1.1    nonaka 	sc->sc_dying = 1;
    568    1.1    nonaka 	aprint_error_dev(self, "attach failed\n");
    569    1.1    nonaka }
    570    1.1    nonaka 
    571    1.1    nonaka static int
    572    1.1    nonaka urtwn_detach(device_t self, int flags)
    573    1.1    nonaka {
    574    1.1    nonaka 	struct urtwn_softc *sc = device_private(self);
    575    1.1    nonaka 	struct ifnet *ifp = &sc->sc_if;
    576    1.1    nonaka 	int s;
    577    1.1    nonaka 
    578   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
    579    1.1    nonaka 
    580   1.31  christos 	pmf_device_deregister(self);
    581   1.31  christos 
    582    1.1    nonaka 	s = splusb();
    583    1.1    nonaka 
    584    1.1    nonaka 	sc->sc_dying = 1;
    585    1.1    nonaka 
    586   1.61  riastrad 	callout_halt(&sc->sc_scan_to, NULL);
    587   1.61  riastrad 	callout_halt(&sc->sc_calib_to, NULL);
    588    1.1    nonaka 
    589    1.1    nonaka 	if (ISSET(sc->sc_flags, URTWN_FLAG_ATTACHED)) {
    590    1.1    nonaka 		urtwn_stop(ifp, 0);
    591   1.63  riastrad 		usb_rem_task_wait(sc->sc_udev, &sc->sc_task, USB_TASKQ_DRIVER,
    592   1.63  riastrad 		    NULL);
    593    1.1    nonaka 
    594    1.1    nonaka 		ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    595    1.1    nonaka 		bpf_detach(ifp);
    596    1.1    nonaka 		ieee80211_ifdetach(&sc->sc_ic);
    597    1.1    nonaka 		if_detach(ifp);
    598    1.1    nonaka 
    599   1.87       mrg 		mutex_destroy(&sc->sc_media_mtx);
    600   1.87       mrg 
    601   1.42     skrll 		/* Close Tx/Rx pipes.  Abort done by urtwn_stop. */
    602    1.1    nonaka 		urtwn_close_pipes(sc);
    603    1.1    nonaka 	}
    604    1.1    nonaka 
    605    1.1    nonaka 	splx(s);
    606    1.1    nonaka 
    607    1.1    nonaka 	usbd_add_drv_event(USB_EVENT_DRIVER_DETACH, sc->sc_udev, sc->sc_dev);
    608    1.1    nonaka 
    609   1.72       mrg 	rnd_detach_source(&sc->rnd_source);
    610   1.72       mrg 
    611    1.1    nonaka 	callout_destroy(&sc->sc_scan_to);
    612    1.1    nonaka 	callout_destroy(&sc->sc_calib_to);
    613   1.12  christos 
    614   1.80     skrll 	cv_destroy(&sc->sc_task_cv);
    615   1.12  christos 	mutex_destroy(&sc->sc_write_mtx);
    616    1.1    nonaka 	mutex_destroy(&sc->sc_fwcmd_mtx);
    617    1.1    nonaka 	mutex_destroy(&sc->sc_tx_mtx);
    618   1.49       nat 	mutex_destroy(&sc->sc_rx_mtx);
    619    1.1    nonaka 	mutex_destroy(&sc->sc_task_mtx);
    620    1.1    nonaka 
    621   1.42     skrll 	return 0;
    622    1.1    nonaka }
    623    1.1    nonaka 
    624    1.1    nonaka static int
    625    1.1    nonaka urtwn_activate(device_t self, enum devact act)
    626    1.1    nonaka {
    627    1.1    nonaka 	struct urtwn_softc *sc = device_private(self);
    628    1.1    nonaka 
    629   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
    630    1.1    nonaka 
    631    1.1    nonaka 	switch (act) {
    632    1.1    nonaka 	case DVACT_DEACTIVATE:
    633    1.1    nonaka 		if_deactivate(sc->sc_ic.ic_ifp);
    634   1.42     skrll 		return 0;
    635    1.1    nonaka 	default:
    636   1.42     skrll 		return EOPNOTSUPP;
    637    1.1    nonaka 	}
    638    1.1    nonaka }
    639    1.1    nonaka 
    640    1.1    nonaka static int
    641    1.1    nonaka urtwn_open_pipes(struct urtwn_softc *sc)
    642    1.1    nonaka {
    643    1.1    nonaka 	/* Bulk-out endpoints addresses (from highest to lowest prio). */
    644   1.55     skrll 	static uint8_t epaddr[R92C_MAX_EPOUT];
    645   1.55     skrll 	static uint8_t rxepaddr[R92C_MAX_EPIN];
    646    1.1    nonaka 	usb_interface_descriptor_t *id;
    647    1.1    nonaka 	usb_endpoint_descriptor_t *ed;
    648   1.49       nat 	size_t i, ntx = 0, nrx = 0;
    649   1.22  christos 	int error;
    650    1.1    nonaka 
    651   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
    652    1.1    nonaka 
    653    1.1    nonaka 	/* Determine the number of bulk-out pipes. */
    654    1.1    nonaka 	id = usbd_get_interface_descriptor(sc->sc_iface);
    655    1.1    nonaka 	for (i = 0; i < id->bNumEndpoints; i++) {
    656    1.1    nonaka 		ed = usbd_interface2endpoint_descriptor(sc->sc_iface, i);
    657   1.55     skrll 		if (ed == NULL || UE_GET_XFERTYPE(ed->bmAttributes) != UE_BULK) {
    658   1.55     skrll 			continue;
    659   1.55     skrll 		}
    660   1.55     skrll 		if (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_OUT) {
    661   1.55     skrll 			if (ntx < sizeof(epaddr))
    662   1.55     skrll 				epaddr[ntx] = ed->bEndpointAddress;
    663    1.1    nonaka 			ntx++;
    664   1.49       nat 		}
    665   1.55     skrll 		if (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN) {
    666   1.55     skrll 			if (nrx < sizeof(rxepaddr))
    667   1.55     skrll 				rxepaddr[nrx] = ed->bEndpointAddress;
    668   1.49       nat 			nrx++;
    669   1.49       nat 		}
    670    1.1    nonaka 	}
    671   1.55     skrll 	if (nrx == 0 || nrx > R92C_MAX_EPIN) {
    672   1.55     skrll 		aprint_error_dev(sc->sc_dev,
    673   1.55     skrll 		    "%zd: invalid number of Rx bulk pipes\n", nrx);
    674   1.55     skrll 		return EIO;
    675   1.55     skrll 	}
    676    1.1    nonaka 	if (ntx == 0 || ntx > R92C_MAX_EPOUT) {
    677    1.1    nonaka 		aprint_error_dev(sc->sc_dev,
    678   1.22  christos 		    "%zd: invalid number of Tx bulk pipes\n", ntx);
    679   1.42     skrll 		return EIO;
    680    1.1    nonaka 	}
    681   1.74      gson 	DPRINTFN(DBG_INIT, "found %jd/%jd bulk-in/out pipes",
    682   1.74      gson 	    nrx, ntx, 0, 0);
    683   1.49       nat 	sc->rx_npipe = nrx;
    684    1.1    nonaka 	sc->tx_npipe = ntx;
    685    1.1    nonaka 
    686    1.1    nonaka 	/* Open bulk-in pipe at address 0x81. */
    687   1.49       nat 	for (i = 0; i < nrx; i++) {
    688   1.49       nat 		error = usbd_open_pipe(sc->sc_iface, rxepaddr[i],
    689   1.49       nat 		    USBD_EXCLUSIVE_USE, &sc->rx_pipe[i]);
    690   1.49       nat 		if (error != 0) {
    691   1.49       nat 			aprint_error_dev(sc->sc_dev,
    692   1.83  christos 			    "could not open Rx bulk pipe 0x%02x: %d\n",
    693   1.49       nat 			    rxepaddr[i], error);
    694   1.49       nat 			goto fail;
    695   1.49       nat 		}
    696    1.1    nonaka 	}
    697    1.1    nonaka 
    698    1.1    nonaka 	/* Open bulk-out pipes (up to 3). */
    699    1.1    nonaka 	for (i = 0; i < ntx; i++) {
    700    1.1    nonaka 		error = usbd_open_pipe(sc->sc_iface, epaddr[i],
    701    1.1    nonaka 		    USBD_EXCLUSIVE_USE, &sc->tx_pipe[i]);
    702    1.1    nonaka 		if (error != 0) {
    703    1.1    nonaka 			aprint_error_dev(sc->sc_dev,
    704   1.83  christos 			    "could not open Tx bulk pipe 0x%02x: %d\n",
    705   1.12  christos 			    epaddr[i], error);
    706    1.1    nonaka 			goto fail;
    707    1.1    nonaka 		}
    708    1.1    nonaka 	}
    709    1.1    nonaka 
    710    1.1    nonaka 	/* Map 802.11 access categories to USB pipes. */
    711    1.1    nonaka 	sc->ac2idx[WME_AC_BK] =
    712    1.1    nonaka 	sc->ac2idx[WME_AC_BE] = (ntx == 3) ? 2 : ((ntx == 2) ? 1 : 0);
    713    1.1    nonaka 	sc->ac2idx[WME_AC_VI] = (ntx == 3) ? 1 : 0;
    714    1.1    nonaka 	sc->ac2idx[WME_AC_VO] = 0;	/* Always use highest prio. */
    715    1.1    nonaka 
    716    1.1    nonaka  fail:
    717    1.1    nonaka 	if (error != 0)
    718    1.1    nonaka 		urtwn_close_pipes(sc);
    719   1.42     skrll 	return error;
    720    1.1    nonaka }
    721    1.1    nonaka 
    722    1.1    nonaka static void
    723    1.1    nonaka urtwn_close_pipes(struct urtwn_softc *sc)
    724    1.1    nonaka {
    725   1.42     skrll 	struct usbd_pipe *pipe;
    726   1.22  christos 	size_t i;
    727    1.1    nonaka 
    728   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
    729    1.1    nonaka 
    730   1.49       nat 	/* Close Rx pipes. */
    731   1.22  christos 	CTASSERT(sizeof(pipe) == sizeof(void *));
    732   1.49       nat 	for (i = 0; i < sc->rx_npipe; i++) {
    733   1.49       nat 		pipe = atomic_swap_ptr(&sc->rx_pipe[i], NULL);
    734   1.49       nat 		if (pipe != NULL) {
    735   1.49       nat 			usbd_close_pipe(pipe);
    736   1.49       nat 		}
    737    1.1    nonaka 	}
    738   1.49       nat 
    739    1.1    nonaka 	/* Close Tx pipes. */
    740   1.49       nat 	for (i = 0; i < sc->tx_npipe; i++) {
    741   1.22  christos 		pipe = atomic_swap_ptr(&sc->tx_pipe[i], NULL);
    742   1.22  christos 		if (pipe != NULL) {
    743   1.22  christos 			usbd_close_pipe(pipe);
    744   1.22  christos 		}
    745    1.1    nonaka 	}
    746    1.1    nonaka }
    747    1.1    nonaka 
    748   1.88  jdolecek static int __noinline
    749    1.1    nonaka urtwn_alloc_rx_list(struct urtwn_softc *sc)
    750    1.1    nonaka {
    751    1.1    nonaka 	struct urtwn_rx_data *data;
    752   1.22  christos 	size_t i;
    753   1.22  christos 	int error = 0;
    754    1.1    nonaka 
    755   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
    756    1.1    nonaka 
    757   1.49       nat 	for (size_t j = 0; j < sc->rx_npipe; j++) {
    758   1.49       nat 		TAILQ_INIT(&sc->rx_free_list[j]);
    759   1.49       nat 		for (i = 0; i < URTWN_RX_LIST_COUNT; i++) {
    760   1.49       nat 			data = &sc->rx_data[j][i];
    761    1.1    nonaka 
    762   1.49       nat 			data->sc = sc;	/* Backpointer for callbacks. */
    763    1.1    nonaka 
    764   1.49       nat 			error = usbd_create_xfer(sc->rx_pipe[j], URTWN_RXBUFSZ,
    765   1.56     skrll 			    0, 0, &data->xfer);
    766   1.49       nat 			if (error) {
    767   1.49       nat 				aprint_error_dev(sc->sc_dev,
    768   1.49       nat 				    "could not allocate xfer\n");
    769   1.49       nat 				break;
    770   1.49       nat 			}
    771   1.49       nat 
    772   1.49       nat 			data->buf = usbd_get_buffer(data->xfer);
    773   1.49       nat 			TAILQ_INSERT_TAIL(&sc->rx_free_list[j], data, next);
    774    1.1    nonaka 		}
    775    1.1    nonaka 	}
    776    1.1    nonaka 	if (error != 0)
    777    1.1    nonaka 		urtwn_free_rx_list(sc);
    778   1.42     skrll 	return error;
    779    1.1    nonaka }
    780    1.1    nonaka 
    781    1.1    nonaka static void
    782    1.1    nonaka urtwn_free_rx_list(struct urtwn_softc *sc)
    783    1.1    nonaka {
    784   1.42     skrll 	struct usbd_xfer *xfer;
    785   1.22  christos 	size_t i;
    786    1.1    nonaka 
    787   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
    788    1.1    nonaka 
    789    1.1    nonaka 	/* NB: Caller must abort pipe first. */
    790   1.49       nat 	for (size_t j = 0; j < sc->rx_npipe; j++) {
    791   1.49       nat 		for (i = 0; i < URTWN_RX_LIST_COUNT; i++) {
    792   1.49       nat 			CTASSERT(sizeof(xfer) == sizeof(void *));
    793   1.49       nat 			xfer = atomic_swap_ptr(&sc->rx_data[j][i].xfer, NULL);
    794   1.49       nat 			if (xfer != NULL)
    795   1.49       nat 				usbd_destroy_xfer(xfer);
    796   1.49       nat 		}
    797    1.1    nonaka 	}
    798    1.1    nonaka }
    799    1.1    nonaka 
    800   1.88  jdolecek static int __noinline
    801    1.1    nonaka urtwn_alloc_tx_list(struct urtwn_softc *sc)
    802    1.1    nonaka {
    803    1.1    nonaka 	struct urtwn_tx_data *data;
    804   1.22  christos 	size_t i;
    805   1.22  christos 	int error = 0;
    806    1.1    nonaka 
    807   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
    808    1.1    nonaka 
    809   1.12  christos 	mutex_enter(&sc->sc_tx_mtx);
    810   1.42     skrll 	for (size_t j = 0; j < sc->tx_npipe; j++) {
    811   1.42     skrll 		TAILQ_INIT(&sc->tx_free_list[j]);
    812   1.42     skrll 		for (i = 0; i < URTWN_TX_LIST_COUNT; i++) {
    813   1.42     skrll 			data = &sc->tx_data[j][i];
    814   1.42     skrll 
    815   1.42     skrll 			data->sc = sc;	/* Backpointer for callbacks. */
    816   1.42     skrll 			data->pidx = j;
    817   1.42     skrll 
    818   1.42     skrll 			error = usbd_create_xfer(sc->tx_pipe[j],
    819   1.42     skrll 			    URTWN_TXBUFSZ, USBD_FORCE_SHORT_XFER, 0,
    820   1.42     skrll 			    &data->xfer);
    821   1.42     skrll 			if (error) {
    822   1.42     skrll 				aprint_error_dev(sc->sc_dev,
    823   1.42     skrll 				    "could not allocate xfer\n");
    824   1.42     skrll 				goto fail;
    825   1.42     skrll 			}
    826    1.1    nonaka 
    827   1.42     skrll 			data->buf = usbd_get_buffer(data->xfer);
    828    1.1    nonaka 
    829   1.42     skrll 			/* Append this Tx buffer to our free list. */
    830   1.42     skrll 			TAILQ_INSERT_TAIL(&sc->tx_free_list[j], data, next);
    831    1.1    nonaka 		}
    832    1.1    nonaka 	}
    833   1.12  christos 	mutex_exit(&sc->sc_tx_mtx);
    834   1.42     skrll 	return 0;
    835    1.1    nonaka 
    836    1.1    nonaka  fail:
    837    1.1    nonaka 	urtwn_free_tx_list(sc);
    838   1.12  christos 	mutex_exit(&sc->sc_tx_mtx);
    839   1.42     skrll 	return error;
    840    1.1    nonaka }
    841    1.1    nonaka 
    842    1.1    nonaka static void
    843    1.1    nonaka urtwn_free_tx_list(struct urtwn_softc *sc)
    844    1.1    nonaka {
    845   1.42     skrll 	struct usbd_xfer *xfer;
    846   1.22  christos 	size_t i;
    847    1.1    nonaka 
    848   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
    849    1.1    nonaka 
    850    1.1    nonaka 	/* NB: Caller must abort pipe first. */
    851   1.42     skrll 	for (size_t j = 0; j < sc->tx_npipe; j++) {
    852   1.42     skrll 		for (i = 0; i < URTWN_TX_LIST_COUNT; i++) {
    853   1.42     skrll 			CTASSERT(sizeof(xfer) == sizeof(void *));
    854   1.42     skrll 			xfer = atomic_swap_ptr(&sc->tx_data[j][i].xfer, NULL);
    855   1.42     skrll 			if (xfer != NULL)
    856   1.42     skrll 				usbd_destroy_xfer(xfer);
    857   1.42     skrll 		}
    858    1.1    nonaka 	}
    859    1.1    nonaka }
    860    1.1    nonaka 
    861   1.68  christos static int
    862   1.68  christos urtwn_tx_beacon(struct urtwn_softc *sc, struct mbuf *m,
    863   1.68  christos     struct ieee80211_node *ni)
    864   1.68  christos {
    865   1.68  christos 	struct urtwn_tx_data *data =
    866   1.68  christos 	    urtwn_get_tx_data(sc, sc->ac2idx[WME_AC_VO]);
    867   1.91  riastrad 
    868   1.91  riastrad 	if (data == NULL)
    869   1.91  riastrad 		return ENOBUFS;
    870   1.91  riastrad 
    871   1.68  christos 	return urtwn_tx(sc, m, ni, data);
    872   1.68  christos }
    873   1.68  christos 
    874    1.1    nonaka static void
    875  1.109  riastrad urtwn_cmdq_invariants(struct urtwn_softc *sc)
    876  1.109  riastrad {
    877  1.109  riastrad 	struct urtwn_host_cmd_ring *const ring = &sc->cmdq;
    878  1.109  riastrad 
    879  1.109  riastrad 	KASSERT(mutex_owned(&sc->sc_task_mtx));
    880  1.109  riastrad 	KASSERTMSG((ring->cur >= 0 && ring->cur < URTWN_HOST_CMD_RING_COUNT),
    881  1.109  riastrad 	    "%s: cur=%d next=%d queued=%d",
    882  1.109  riastrad 	    device_xname(sc->sc_dev), ring->cur, ring->next, ring->queued);
    883  1.109  riastrad 	KASSERTMSG((ring->next >= 0 && ring->next < URTWN_HOST_CMD_RING_COUNT),
    884  1.109  riastrad 	    "%s: cur=%d next=%d queued=%d",
    885  1.109  riastrad 	    device_xname(sc->sc_dev), ring->cur, ring->next, ring->queued);
    886  1.109  riastrad 	KASSERTMSG((ring->queued >= 0 &&
    887  1.109  riastrad 		ring->queued <= URTWN_HOST_CMD_RING_COUNT),
    888  1.109  riastrad 	    "%s: %d commands queued",
    889  1.109  riastrad 	    device_xname(sc->sc_dev), ring->queued);
    890  1.109  riastrad }
    891  1.109  riastrad 
    892  1.109  riastrad static void
    893    1.1    nonaka urtwn_task(void *arg)
    894    1.1    nonaka {
    895    1.1    nonaka 	struct urtwn_softc *sc = arg;
    896   1.68  christos 	struct ieee80211com *ic = &sc->sc_ic;
    897    1.1    nonaka 	struct urtwn_host_cmd_ring *ring = &sc->cmdq;
    898    1.1    nonaka 	struct urtwn_host_cmd *cmd;
    899    1.1    nonaka 	int s;
    900    1.1    nonaka 
    901   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
    902   1.79     skrll 	if (ic->ic_state == IEEE80211_S_RUN &&
    903   1.68  christos 	    (ic->ic_opmode == IEEE80211_M_HOSTAP ||
    904   1.68  christos 	    ic->ic_opmode == IEEE80211_M_IBSS)) {
    905   1.68  christos 
    906   1.68  christos 		struct mbuf *m = ieee80211_beacon_alloc(ic, ic->ic_bss,
    907   1.68  christos 		    &sc->sc_bo);
    908   1.68  christos 		if (m == NULL) {
    909   1.68  christos 			aprint_error_dev(sc->sc_dev,
    910   1.68  christos 			    "could not allocate beacon");
    911   1.68  christos 		}
    912   1.68  christos 
    913   1.68  christos 		if (urtwn_tx_beacon(sc, m, ic->ic_bss) != 0) {
    914   1.92      yamt 			aprint_error_dev(sc->sc_dev, "could not send beacon\n");
    915   1.68  christos 		}
    916   1.68  christos 
    917   1.68  christos 		/* beacon is no longer needed */
    918   1.68  christos 		m_freem(m);
    919   1.68  christos 	}
    920    1.1    nonaka 
    921    1.1    nonaka 	/* Process host commands. */
    922    1.1    nonaka 	s = splusb();
    923    1.1    nonaka 	mutex_spin_enter(&sc->sc_task_mtx);
    924  1.109  riastrad 	urtwn_cmdq_invariants(sc);
    925    1.1    nonaka 	while (ring->next != ring->cur) {
    926  1.109  riastrad 		KASSERTMSG(ring->queued > 0, "%s: cur=%d next=%d queued=%d",
    927  1.109  riastrad 		    device_xname(sc->sc_dev),
    928  1.109  riastrad 		    ring->cur, ring->next, ring->queued);
    929    1.1    nonaka 		cmd = &ring->cmd[ring->next];
    930    1.1    nonaka 		mutex_spin_exit(&sc->sc_task_mtx);
    931    1.1    nonaka 		splx(s);
    932   1.16  jmcneill 		/* Invoke callback with kernel lock held. */
    933    1.1    nonaka 		cmd->cb(sc, cmd->data);
    934    1.1    nonaka 		s = splusb();
    935    1.1    nonaka 		mutex_spin_enter(&sc->sc_task_mtx);
    936  1.109  riastrad 		urtwn_cmdq_invariants(sc);
    937  1.109  riastrad 		KASSERTMSG(ring->queued > 0, "%s: cur=%d next=%d queued=%d",
    938  1.109  riastrad 		    device_xname(sc->sc_dev),
    939  1.109  riastrad 		    ring->cur, ring->next, ring->queued);
    940    1.1    nonaka 		ring->queued--;
    941    1.1    nonaka 		ring->next = (ring->next + 1) % URTWN_HOST_CMD_RING_COUNT;
    942    1.1    nonaka 	}
    943   1.80     skrll 	cv_broadcast(&sc->sc_task_cv);
    944    1.1    nonaka 	mutex_spin_exit(&sc->sc_task_mtx);
    945    1.1    nonaka 	splx(s);
    946    1.1    nonaka }
    947    1.1    nonaka 
    948    1.1    nonaka static void
    949    1.1    nonaka urtwn_do_async(struct urtwn_softc *sc, void (*cb)(struct urtwn_softc *, void *),
    950    1.1    nonaka     void *arg, int len)
    951    1.1    nonaka {
    952    1.1    nonaka 	struct urtwn_host_cmd_ring *ring = &sc->cmdq;
    953    1.1    nonaka 	struct urtwn_host_cmd *cmd;
    954  1.109  riastrad 	bool schedtask = false;
    955    1.1    nonaka 	int s;
    956    1.1    nonaka 
    957   1.74      gson 	URTWNHIST_FUNC();
    958   1.74      gson 	URTWNHIST_CALLARGS("cb=%#jx, arg=%#jx, len=%jd",
    959   1.74      gson 	    (uintptr_t)cb, (uintptr_t)arg, len, 0);
    960    1.1    nonaka 
    961    1.1    nonaka 	s = splusb();
    962    1.1    nonaka 	mutex_spin_enter(&sc->sc_task_mtx);
    963  1.109  riastrad 	urtwn_cmdq_invariants(sc);
    964    1.1    nonaka 	cmd = &ring->cmd[ring->cur];
    965    1.1    nonaka 	cmd->cb = cb;
    966    1.1    nonaka 	KASSERT(len <= sizeof(cmd->data));
    967    1.1    nonaka 	memcpy(cmd->data, arg, len);
    968    1.1    nonaka 	ring->cur = (ring->cur + 1) % URTWN_HOST_CMD_RING_COUNT;
    969    1.1    nonaka 
    970  1.109  riastrad 	/*
    971  1.109  riastrad 	 * Schedule a task to process the command if need be.
    972  1.109  riastrad 	 */
    973  1.109  riastrad 	if (!sc->sc_dying) {
    974  1.109  riastrad 		if (ring->queued == URTWN_HOST_CMD_RING_COUNT)
    975  1.109  riastrad 			device_printf(sc->sc_dev, "command queue overflow\n");
    976  1.109  riastrad 		else if (ring->queued++ == 0)
    977  1.109  riastrad 			schedtask = true;
    978  1.109  riastrad 	}
    979  1.109  riastrad 	mutex_spin_exit(&sc->sc_task_mtx);
    980  1.109  riastrad 	splx(s);
    981  1.109  riastrad 
    982  1.109  riastrad 	if (schedtask)
    983    1.1    nonaka 		usb_add_task(sc->sc_udev, &sc->sc_task, USB_TASKQ_DRIVER);
    984    1.1    nonaka }
    985    1.1    nonaka 
    986    1.1    nonaka static void
    987    1.1    nonaka urtwn_wait_async(struct urtwn_softc *sc)
    988    1.1    nonaka {
    989    1.1    nonaka 
    990   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
    991    1.1    nonaka 
    992    1.1    nonaka 	/* Wait for all queued asynchronous commands to complete. */
    993   1.80     skrll 	mutex_spin_enter(&sc->sc_task_mtx);
    994    1.1    nonaka 	while (sc->cmdq.queued > 0)
    995   1.80     skrll 		cv_wait(&sc->sc_task_cv, &sc->sc_task_mtx);
    996   1.80     skrll 	mutex_spin_exit(&sc->sc_task_mtx);
    997    1.1    nonaka }
    998    1.1    nonaka 
    999    1.1    nonaka static int
   1000    1.1    nonaka urtwn_write_region_1(struct urtwn_softc *sc, uint16_t addr, uint8_t *buf,
   1001    1.1    nonaka     int len)
   1002    1.1    nonaka {
   1003    1.1    nonaka 	usb_device_request_t req;
   1004    1.1    nonaka 	usbd_status error;
   1005    1.1    nonaka 
   1006   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1007   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1008   1.12  christos 
   1009    1.1    nonaka 	req.bmRequestType = UT_WRITE_VENDOR_DEVICE;
   1010    1.1    nonaka 	req.bRequest = R92C_REQ_REGS;
   1011    1.1    nonaka 	USETW(req.wValue, addr);
   1012    1.1    nonaka 	USETW(req.wIndex, 0);
   1013    1.1    nonaka 	USETW(req.wLength, len);
   1014    1.1    nonaka 	error = usbd_do_request(sc->sc_udev, &req, buf);
   1015    1.1    nonaka 	if (error != USBD_NORMAL_COMPLETION) {
   1016   1.75      gson 		DPRINTFN(DBG_REG, "error=%jd: addr=%#jx, len=%jd",
   1017   1.74      gson 		    error, addr, len, 0);
   1018    1.1    nonaka 	}
   1019   1.42     skrll 	return error;
   1020    1.1    nonaka }
   1021    1.1    nonaka 
   1022    1.1    nonaka static void
   1023    1.1    nonaka urtwn_write_1(struct urtwn_softc *sc, uint16_t addr, uint8_t val)
   1024    1.1    nonaka {
   1025    1.1    nonaka 
   1026   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1027   1.75      gson 	DPRINTFN(DBG_REG, "addr=%#jx, val=%#jx", addr, val, 0, 0);
   1028    1.1    nonaka 
   1029    1.1    nonaka 	urtwn_write_region_1(sc, addr, &val, 1);
   1030    1.1    nonaka }
   1031    1.1    nonaka 
   1032    1.1    nonaka static void
   1033    1.1    nonaka urtwn_write_2(struct urtwn_softc *sc, uint16_t addr, uint16_t val)
   1034    1.1    nonaka {
   1035    1.1    nonaka 	uint8_t buf[2];
   1036    1.1    nonaka 
   1037   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1038   1.75      gson 	DPRINTFN(DBG_REG, "addr=%#jx, val=%#jx", addr, val, 0, 0);
   1039    1.1    nonaka 
   1040    1.1    nonaka 	buf[0] = (uint8_t)val;
   1041    1.1    nonaka 	buf[1] = (uint8_t)(val >> 8);
   1042    1.1    nonaka 	urtwn_write_region_1(sc, addr, buf, 2);
   1043    1.1    nonaka }
   1044    1.1    nonaka 
   1045    1.1    nonaka static void
   1046    1.1    nonaka urtwn_write_4(struct urtwn_softc *sc, uint16_t addr, uint32_t val)
   1047    1.1    nonaka {
   1048    1.1    nonaka 	uint8_t buf[4];
   1049    1.1    nonaka 
   1050   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1051   1.75      gson 	DPRINTFN(DBG_REG, "addr=%#jx, val=%#jx", addr, val, 0, 0);
   1052    1.1    nonaka 
   1053    1.1    nonaka 	buf[0] = (uint8_t)val;
   1054    1.1    nonaka 	buf[1] = (uint8_t)(val >> 8);
   1055    1.1    nonaka 	buf[2] = (uint8_t)(val >> 16);
   1056    1.1    nonaka 	buf[3] = (uint8_t)(val >> 24);
   1057    1.1    nonaka 	urtwn_write_region_1(sc, addr, buf, 4);
   1058    1.1    nonaka }
   1059    1.1    nonaka 
   1060    1.1    nonaka static int
   1061    1.1    nonaka urtwn_write_region(struct urtwn_softc *sc, uint16_t addr, uint8_t *buf, int len)
   1062    1.1    nonaka {
   1063    1.1    nonaka 
   1064   1.74      gson 	URTWNHIST_FUNC();
   1065   1.75      gson 	URTWNHIST_CALLARGS("addr=%#jx, len=%#jx", addr, len, 0, 0);
   1066    1.1    nonaka 
   1067    1.1    nonaka 	return urtwn_write_region_1(sc, addr, buf, len);
   1068    1.1    nonaka }
   1069    1.1    nonaka 
   1070    1.1    nonaka static int
   1071    1.1    nonaka urtwn_read_region_1(struct urtwn_softc *sc, uint16_t addr, uint8_t *buf,
   1072    1.1    nonaka     int len)
   1073    1.1    nonaka {
   1074    1.1    nonaka 	usb_device_request_t req;
   1075    1.1    nonaka 	usbd_status error;
   1076    1.1    nonaka 
   1077   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1078   1.74      gson 
   1079    1.1    nonaka 	req.bmRequestType = UT_READ_VENDOR_DEVICE;
   1080    1.1    nonaka 	req.bRequest = R92C_REQ_REGS;
   1081    1.1    nonaka 	USETW(req.wValue, addr);
   1082    1.1    nonaka 	USETW(req.wIndex, 0);
   1083    1.1    nonaka 	USETW(req.wLength, len);
   1084    1.1    nonaka 	error = usbd_do_request(sc->sc_udev, &req, buf);
   1085    1.1    nonaka 	if (error != USBD_NORMAL_COMPLETION) {
   1086   1.75      gson 		DPRINTFN(DBG_REG, "error=%jd: addr=%#jx, len=%jd",
   1087   1.74      gson 		    error, addr, len, 0);
   1088    1.1    nonaka 	}
   1089   1.42     skrll 	return error;
   1090    1.1    nonaka }
   1091    1.1    nonaka 
   1092    1.1    nonaka static uint8_t
   1093    1.1    nonaka urtwn_read_1(struct urtwn_softc *sc, uint16_t addr)
   1094    1.1    nonaka {
   1095    1.1    nonaka 	uint8_t val;
   1096    1.1    nonaka 
   1097   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1098   1.74      gson 
   1099    1.1    nonaka 	if (urtwn_read_region_1(sc, addr, &val, 1) != USBD_NORMAL_COMPLETION)
   1100   1.42     skrll 		return 0xff;
   1101    1.1    nonaka 
   1102   1.75      gson 	DPRINTFN(DBG_REG, "addr=%#jx, val=%#jx", addr, val, 0, 0);
   1103   1.42     skrll 	return val;
   1104    1.1    nonaka }
   1105    1.1    nonaka 
   1106    1.1    nonaka static uint16_t
   1107    1.1    nonaka urtwn_read_2(struct urtwn_softc *sc, uint16_t addr)
   1108    1.1    nonaka {
   1109    1.1    nonaka 	uint8_t buf[2];
   1110    1.1    nonaka 	uint16_t val;
   1111    1.1    nonaka 
   1112   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1113   1.74      gson 
   1114    1.1    nonaka 	if (urtwn_read_region_1(sc, addr, buf, 2) != USBD_NORMAL_COMPLETION)
   1115   1.42     skrll 		return 0xffff;
   1116    1.1    nonaka 
   1117    1.1    nonaka 	val = LE_READ_2(&buf[0]);
   1118   1.75      gson 	DPRINTFN(DBG_REG, "addr=%#jx, val=%#jx", addr, val, 0, 0);
   1119   1.42     skrll 	return val;
   1120    1.1    nonaka }
   1121    1.1    nonaka 
   1122    1.1    nonaka static uint32_t
   1123    1.1    nonaka urtwn_read_4(struct urtwn_softc *sc, uint16_t addr)
   1124    1.1    nonaka {
   1125    1.1    nonaka 	uint8_t buf[4];
   1126    1.1    nonaka 	uint32_t val;
   1127    1.1    nonaka 
   1128   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1129   1.74      gson 
   1130    1.1    nonaka 	if (urtwn_read_region_1(sc, addr, buf, 4) != USBD_NORMAL_COMPLETION)
   1131   1.42     skrll 		return 0xffffffff;
   1132    1.1    nonaka 
   1133    1.1    nonaka 	val = LE_READ_4(&buf[0]);
   1134   1.75      gson 	DPRINTFN(DBG_REG, "addr=%#jx, val=%#jx", addr, val, 0, 0);
   1135   1.42     skrll 	return val;
   1136    1.1    nonaka }
   1137    1.1    nonaka 
   1138    1.1    nonaka static int
   1139    1.1    nonaka urtwn_fw_cmd(struct urtwn_softc *sc, uint8_t id, const void *buf, int len)
   1140    1.1    nonaka {
   1141    1.1    nonaka 	struct r92c_fw_cmd cmd;
   1142    1.1    nonaka 	uint8_t *cp;
   1143    1.1    nonaka 	int fwcur;
   1144    1.1    nonaka 	int ntries;
   1145    1.1    nonaka 
   1146   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1147   1.74      gson 	DPRINTFN(DBG_REG, "id=%jd, buf=%#jx, len=%jd", id, (uintptr_t)buf, len, 0);
   1148    1.1    nonaka 
   1149   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1150   1.12  christos 
   1151    1.1    nonaka 	mutex_enter(&sc->sc_fwcmd_mtx);
   1152    1.1    nonaka 	fwcur = sc->fwcur;
   1153    1.1    nonaka 	sc->fwcur = (sc->fwcur + 1) % R92C_H2C_NBOX;
   1154    1.1    nonaka 
   1155    1.1    nonaka 	/* Wait for current FW box to be empty. */
   1156    1.1    nonaka 	for (ntries = 0; ntries < 100; ntries++) {
   1157    1.1    nonaka 		if (!(urtwn_read_1(sc, R92C_HMETFR) & (1 << fwcur)))
   1158    1.1    nonaka 			break;
   1159   1.97       nat 		urtwn_delay_ms(sc, 2);
   1160    1.1    nonaka 	}
   1161    1.1    nonaka 	if (ntries == 100) {
   1162    1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   1163    1.1    nonaka 		    "could not send firmware command %d\n", id);
   1164   1.98       nat 		mutex_exit(&sc->sc_fwcmd_mtx);
   1165   1.42     skrll 		return ETIMEDOUT;
   1166    1.1    nonaka 	}
   1167    1.1    nonaka 
   1168    1.1    nonaka 	memset(&cmd, 0, sizeof(cmd));
   1169    1.1    nonaka 	KASSERT(len <= sizeof(cmd.msg));
   1170    1.1    nonaka 	memcpy(cmd.msg, buf, len);
   1171    1.1    nonaka 
   1172    1.1    nonaka 	/* Write the first word last since that will trigger the FW. */
   1173    1.1    nonaka 	cp = (uint8_t *)&cmd;
   1174   1.49       nat 	cmd.id = id;
   1175    1.1    nonaka 	if (len >= 4) {
   1176   1.49       nat 		if (!ISSET(sc->chip, URTWN_CHIP_92EU)) {
   1177   1.49       nat 			cmd.id |= R92C_CMD_FLAG_EXT;
   1178   1.49       nat 			urtwn_write_region(sc, R92C_HMEBOX_EXT(fwcur),
   1179   1.49       nat 			    &cp[1], 2);
   1180   1.49       nat 			urtwn_write_4(sc, R92C_HMEBOX(fwcur),
   1181   1.49       nat 			    cp[0] + (cp[3] << 8) + (cp[4] << 16) +
   1182   1.71   msaitoh 			    ((uint32_t)cp[5] << 24));
   1183   1.49       nat 		} else {
   1184   1.49       nat 			urtwn_write_region(sc, R92E_HMEBOX_EXT(fwcur),
   1185   1.49       nat 			    &cp[4], 2);
   1186   1.49       nat 			urtwn_write_4(sc, R92C_HMEBOX(fwcur),
   1187   1.49       nat 			    cp[0] + (cp[1] << 8) + (cp[2] << 16) +
   1188   1.71   msaitoh 			    ((uint32_t)cp[3] << 24));
   1189   1.49       nat 		}
   1190    1.1    nonaka 	} else {
   1191    1.1    nonaka 		urtwn_write_region(sc, R92C_HMEBOX(fwcur), cp, len);
   1192    1.1    nonaka 	}
   1193   1.98       nat 	mutex_exit(&sc->sc_fwcmd_mtx);
   1194    1.1    nonaka 
   1195   1.42     skrll 	return 0;
   1196    1.1    nonaka }
   1197    1.1    nonaka 
   1198   1.32    nonaka static __inline void
   1199   1.32    nonaka urtwn_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr, uint32_t val)
   1200   1.32    nonaka {
   1201   1.32    nonaka 
   1202   1.32    nonaka 	sc->sc_rf_write(sc, chain, addr, val);
   1203   1.32    nonaka }
   1204   1.32    nonaka 
   1205    1.1    nonaka static void
   1206   1.32    nonaka urtwn_r92c_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr,
   1207   1.32    nonaka     uint32_t val)
   1208    1.1    nonaka {
   1209    1.1    nonaka 
   1210    1.1    nonaka 	urtwn_bb_write(sc, R92C_LSSI_PARAM(chain),
   1211    1.1    nonaka 	    SM(R92C_LSSI_PARAM_ADDR, addr) | SM(R92C_LSSI_PARAM_DATA, val));
   1212    1.1    nonaka }
   1213    1.1    nonaka 
   1214   1.32    nonaka static void
   1215   1.32    nonaka urtwn_r88e_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr,
   1216   1.32    nonaka     uint32_t val)
   1217   1.32    nonaka {
   1218   1.32    nonaka 
   1219   1.32    nonaka 	urtwn_bb_write(sc, R92C_LSSI_PARAM(chain),
   1220   1.32    nonaka 	    SM(R88E_LSSI_PARAM_ADDR, addr) | SM(R92C_LSSI_PARAM_DATA, val));
   1221   1.32    nonaka }
   1222   1.32    nonaka 
   1223   1.49       nat static void
   1224   1.49       nat urtwn_r92e_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr,
   1225   1.49       nat     uint32_t val)
   1226   1.49       nat {
   1227   1.49       nat 
   1228   1.49       nat 	urtwn_bb_write(sc, R92C_LSSI_PARAM(chain),
   1229   1.49       nat 	    SM(R88E_LSSI_PARAM_ADDR, addr) | SM(R92C_LSSI_PARAM_DATA, val));
   1230   1.49       nat }
   1231   1.49       nat 
   1232    1.1    nonaka static uint32_t
   1233    1.1    nonaka urtwn_rf_read(struct urtwn_softc *sc, int chain, uint8_t addr)
   1234    1.1    nonaka {
   1235    1.1    nonaka 	uint32_t reg[R92C_MAX_CHAINS], val;
   1236    1.1    nonaka 
   1237    1.1    nonaka 	reg[0] = urtwn_bb_read(sc, R92C_HSSI_PARAM2(0));
   1238    1.1    nonaka 	if (chain != 0) {
   1239    1.1    nonaka 		reg[chain] = urtwn_bb_read(sc, R92C_HSSI_PARAM2(chain));
   1240    1.1    nonaka 	}
   1241    1.1    nonaka 
   1242    1.1    nonaka 	urtwn_bb_write(sc, R92C_HSSI_PARAM2(0),
   1243    1.1    nonaka 	    reg[0] & ~R92C_HSSI_PARAM2_READ_EDGE);
   1244   1.97       nat 	urtwn_delay_ms(sc, 1);
   1245    1.1    nonaka 
   1246    1.1    nonaka 	urtwn_bb_write(sc, R92C_HSSI_PARAM2(chain),
   1247    1.1    nonaka 	    RW(reg[chain], R92C_HSSI_PARAM2_READ_ADDR, addr) |
   1248    1.1    nonaka 	    R92C_HSSI_PARAM2_READ_EDGE);
   1249   1.97       nat 	urtwn_delay_ms(sc, 1);
   1250    1.1    nonaka 
   1251    1.1    nonaka 	urtwn_bb_write(sc, R92C_HSSI_PARAM2(0),
   1252    1.1    nonaka 	    reg[0] | R92C_HSSI_PARAM2_READ_EDGE);
   1253   1.97       nat 	urtwn_delay_ms(sc, 1);
   1254    1.1    nonaka 
   1255    1.1    nonaka 	if (urtwn_bb_read(sc, R92C_HSSI_PARAM1(chain)) & R92C_HSSI_PARAM1_PI) {
   1256    1.1    nonaka 		val = urtwn_bb_read(sc, R92C_HSPI_READBACK(chain));
   1257    1.1    nonaka 	} else {
   1258    1.1    nonaka 		val = urtwn_bb_read(sc, R92C_LSSI_READBACK(chain));
   1259    1.1    nonaka 	}
   1260   1.42     skrll 	return MS(val, R92C_LSSI_READBACK_DATA);
   1261    1.1    nonaka }
   1262    1.1    nonaka 
   1263    1.1    nonaka static int
   1264    1.1    nonaka urtwn_llt_write(struct urtwn_softc *sc, uint32_t addr, uint32_t data)
   1265    1.1    nonaka {
   1266    1.1    nonaka 	int ntries;
   1267    1.1    nonaka 
   1268   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1269   1.12  christos 
   1270    1.1    nonaka 	urtwn_write_4(sc, R92C_LLT_INIT,
   1271    1.1    nonaka 	    SM(R92C_LLT_INIT_OP, R92C_LLT_INIT_OP_WRITE) |
   1272    1.1    nonaka 	    SM(R92C_LLT_INIT_ADDR, addr) |
   1273    1.1    nonaka 	    SM(R92C_LLT_INIT_DATA, data));
   1274    1.1    nonaka 	/* Wait for write operation to complete. */
   1275    1.1    nonaka 	for (ntries = 0; ntries < 20; ntries++) {
   1276    1.1    nonaka 		if (MS(urtwn_read_4(sc, R92C_LLT_INIT), R92C_LLT_INIT_OP) ==
   1277    1.1    nonaka 		    R92C_LLT_INIT_OP_NO_ACTIVE) {
   1278    1.1    nonaka 			/* Done */
   1279   1.42     skrll 			return 0;
   1280    1.1    nonaka 		}
   1281    1.1    nonaka 		DELAY(5);
   1282    1.1    nonaka 	}
   1283   1.42     skrll 	return ETIMEDOUT;
   1284    1.1    nonaka }
   1285    1.1    nonaka 
   1286    1.1    nonaka static uint8_t
   1287    1.1    nonaka urtwn_efuse_read_1(struct urtwn_softc *sc, uint16_t addr)
   1288    1.1    nonaka {
   1289    1.1    nonaka 	uint32_t reg;
   1290    1.1    nonaka 	int ntries;
   1291    1.1    nonaka 
   1292   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1293   1.12  christos 
   1294    1.1    nonaka 	reg = urtwn_read_4(sc, R92C_EFUSE_CTRL);
   1295    1.1    nonaka 	reg = RW(reg, R92C_EFUSE_CTRL_ADDR, addr);
   1296    1.1    nonaka 	reg &= ~R92C_EFUSE_CTRL_VALID;
   1297    1.1    nonaka 	urtwn_write_4(sc, R92C_EFUSE_CTRL, reg);
   1298    1.1    nonaka 
   1299    1.1    nonaka 	/* Wait for read operation to complete. */
   1300    1.1    nonaka 	for (ntries = 0; ntries < 100; ntries++) {
   1301    1.1    nonaka 		reg = urtwn_read_4(sc, R92C_EFUSE_CTRL);
   1302    1.1    nonaka 		if (reg & R92C_EFUSE_CTRL_VALID) {
   1303    1.1    nonaka 			/* Done */
   1304   1.42     skrll 			return MS(reg, R92C_EFUSE_CTRL_DATA);
   1305    1.1    nonaka 		}
   1306    1.1    nonaka 		DELAY(5);
   1307    1.1    nonaka 	}
   1308    1.1    nonaka 	aprint_error_dev(sc->sc_dev,
   1309   1.83  christos 	    "could not read efuse byte at address 0x%04x\n", addr);
   1310   1.42     skrll 	return 0xff;
   1311    1.1    nonaka }
   1312    1.1    nonaka 
   1313    1.1    nonaka static void
   1314    1.1    nonaka urtwn_efuse_read(struct urtwn_softc *sc)
   1315    1.1    nonaka {
   1316    1.1    nonaka 	uint8_t *rom = (uint8_t *)&sc->rom;
   1317    1.1    nonaka 	uint32_t reg;
   1318    1.1    nonaka 	uint16_t addr = 0;
   1319    1.1    nonaka 	uint8_t off, msk;
   1320   1.22  christos 	size_t i;
   1321    1.1    nonaka 
   1322   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1323    1.1    nonaka 
   1324   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1325   1.12  christos 
   1326   1.32    nonaka 	urtwn_efuse_switch_power(sc);
   1327   1.32    nonaka 
   1328    1.1    nonaka 	memset(&sc->rom, 0xff, sizeof(sc->rom));
   1329    1.1    nonaka 	while (addr < 512) {
   1330    1.1    nonaka 		reg = urtwn_efuse_read_1(sc, addr);
   1331    1.1    nonaka 		if (reg == 0xff)
   1332    1.1    nonaka 			break;
   1333    1.1    nonaka 		addr++;
   1334    1.1    nonaka 		off = reg >> 4;
   1335    1.1    nonaka 		msk = reg & 0xf;
   1336    1.1    nonaka 		for (i = 0; i < 4; i++) {
   1337    1.1    nonaka 			if (msk & (1U << i))
   1338    1.1    nonaka 				continue;
   1339    1.1    nonaka 
   1340    1.1    nonaka 			rom[off * 8 + i * 2 + 0] = urtwn_efuse_read_1(sc, addr);
   1341    1.1    nonaka 			addr++;
   1342    1.1    nonaka 			rom[off * 8 + i * 2 + 1] = urtwn_efuse_read_1(sc, addr);
   1343    1.1    nonaka 			addr++;
   1344    1.1    nonaka 		}
   1345    1.1    nonaka 	}
   1346    1.1    nonaka #ifdef URTWN_DEBUG
   1347   1.74      gson 	/* Dump ROM content. */
   1348   1.74      gson 	for (i = 0; i < (int)sizeof(sc->rom); i++)
   1349   1.74      gson 		DPRINTFN(DBG_INIT, "%04jx: %02jx", i, rom[i], 0, 0);
   1350    1.1    nonaka #endif
   1351    1.1    nonaka }
   1352    1.1    nonaka 
   1353   1.32    nonaka static void
   1354   1.32    nonaka urtwn_efuse_switch_power(struct urtwn_softc *sc)
   1355   1.32    nonaka {
   1356   1.32    nonaka 	uint32_t reg;
   1357   1.32    nonaka 
   1358   1.32    nonaka 	reg = urtwn_read_2(sc, R92C_SYS_ISO_CTRL);
   1359   1.32    nonaka 	if (!(reg & R92C_SYS_ISO_CTRL_PWC_EV12V)) {
   1360   1.32    nonaka 		urtwn_write_2(sc, R92C_SYS_ISO_CTRL,
   1361   1.32    nonaka 		    reg | R92C_SYS_ISO_CTRL_PWC_EV12V);
   1362   1.32    nonaka 	}
   1363   1.32    nonaka 	reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
   1364   1.32    nonaka 	if (!(reg & R92C_SYS_FUNC_EN_ELDR)) {
   1365   1.32    nonaka 		urtwn_write_2(sc, R92C_SYS_FUNC_EN,
   1366   1.32    nonaka 		    reg | R92C_SYS_FUNC_EN_ELDR);
   1367   1.32    nonaka 	}
   1368   1.32    nonaka 	reg = urtwn_read_2(sc, R92C_SYS_CLKR);
   1369   1.32    nonaka 	if ((reg & (R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M)) !=
   1370   1.32    nonaka 	    (R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M)) {
   1371   1.32    nonaka 		urtwn_write_2(sc, R92C_SYS_CLKR,
   1372   1.32    nonaka 		    reg | R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M);
   1373   1.32    nonaka 	}
   1374   1.32    nonaka }
   1375   1.32    nonaka 
   1376    1.1    nonaka static int
   1377    1.1    nonaka urtwn_read_chipid(struct urtwn_softc *sc)
   1378    1.1    nonaka {
   1379    1.1    nonaka 	uint32_t reg;
   1380    1.1    nonaka 
   1381   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1382    1.1    nonaka 
   1383   1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   1384   1.49       nat 	    ISSET(sc->chip, URTWN_CHIP_92EU))
   1385   1.42     skrll 		return 0;
   1386   1.32    nonaka 
   1387    1.1    nonaka 	reg = urtwn_read_4(sc, R92C_SYS_CFG);
   1388    1.1    nonaka 	if (reg & R92C_SYS_CFG_TRP_VAUX_EN) {
   1389    1.1    nonaka 		/* test chip, not supported */
   1390   1.42     skrll 		return EIO;
   1391    1.1    nonaka 	}
   1392    1.1    nonaka 	if (reg & R92C_SYS_CFG_TYPE_92C) {
   1393    1.1    nonaka 		sc->chip |= URTWN_CHIP_92C;
   1394    1.1    nonaka 		/* Check if it is a castrated 8192C. */
   1395    1.1    nonaka 		if (MS(urtwn_read_4(sc, R92C_HPON_FSM),
   1396    1.1    nonaka 		    R92C_HPON_FSM_CHIP_BONDING_ID) ==
   1397    1.1    nonaka 		    R92C_HPON_FSM_CHIP_BONDING_ID_92C_1T2R) {
   1398    1.1    nonaka 			sc->chip |= URTWN_CHIP_92C_1T2R;
   1399    1.1    nonaka 		}
   1400    1.1    nonaka 	}
   1401    1.1    nonaka 	if (reg & R92C_SYS_CFG_VENDOR_UMC) {
   1402    1.1    nonaka 		sc->chip |= URTWN_CHIP_UMC;
   1403    1.1    nonaka 		if (MS(reg, R92C_SYS_CFG_CHIP_VER_RTL) == 0) {
   1404    1.1    nonaka 			sc->chip |= URTWN_CHIP_UMC_A_CUT;
   1405    1.1    nonaka 		}
   1406    1.1    nonaka 	}
   1407   1.42     skrll 	return 0;
   1408    1.1    nonaka }
   1409    1.1    nonaka 
   1410    1.1    nonaka #ifdef URTWN_DEBUG
   1411    1.1    nonaka static void
   1412    1.1    nonaka urtwn_dump_rom(struct urtwn_softc *sc, struct r92c_rom *rp)
   1413    1.1    nonaka {
   1414    1.1    nonaka 
   1415    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1416   1.83  christos 	    "id 0x%04x, dbg_sel %#x, vid %#x, pid %#x\n",
   1417    1.1    nonaka 	    rp->id, rp->dbg_sel, rp->vid, rp->pid);
   1418    1.1    nonaka 
   1419    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1420   1.82  christos 	    "usb_opt %#x, ep_setting %#x, usb_phy %#x\n",
   1421    1.1    nonaka 	    rp->usb_opt, rp->ep_setting, rp->usb_phy);
   1422    1.1    nonaka 
   1423    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1424   1.73       bad 	    "macaddr %s\n",
   1425   1.73       bad 	    ether_sprintf(rp->macaddr));
   1426    1.1    nonaka 
   1427    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1428   1.82  christos 	    "string %s, subcustomer_id %#x\n",
   1429    1.1    nonaka 	    rp->string, rp->subcustomer_id);
   1430    1.1    nonaka 
   1431    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1432    1.1    nonaka 	    "cck_tx_pwr c0: %d %d %d, c1: %d %d %d\n",
   1433    1.1    nonaka 	    rp->cck_tx_pwr[0][0], rp->cck_tx_pwr[0][1], rp->cck_tx_pwr[0][2],
   1434    1.1    nonaka 	    rp->cck_tx_pwr[1][0], rp->cck_tx_pwr[1][1], rp->cck_tx_pwr[1][2]);
   1435    1.1    nonaka 
   1436    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1437    1.1    nonaka 	    "ht40_1s_tx_pwr c0 %d %d %d, c1 %d %d %d\n",
   1438    1.1    nonaka 	    rp->ht40_1s_tx_pwr[0][0], rp->ht40_1s_tx_pwr[0][1],
   1439    1.1    nonaka 	    rp->ht40_1s_tx_pwr[0][2],
   1440    1.1    nonaka 	    rp->ht40_1s_tx_pwr[1][0], rp->ht40_1s_tx_pwr[1][1],
   1441    1.1    nonaka 	    rp->ht40_1s_tx_pwr[1][2]);
   1442    1.1    nonaka 
   1443    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1444    1.1    nonaka 	    "ht40_2s_tx_pwr_diff c0: %d %d %d, c1: %d %d %d\n",
   1445    1.1    nonaka 	    rp->ht40_2s_tx_pwr_diff[0] & 0xf, rp->ht40_2s_tx_pwr_diff[1] & 0xf,
   1446    1.1    nonaka 	    rp->ht40_2s_tx_pwr_diff[2] & 0xf,
   1447    1.1    nonaka 	    rp->ht40_2s_tx_pwr_diff[0] >> 4, rp->ht40_2s_tx_pwr_diff[1] & 0xf,
   1448    1.1    nonaka 	    rp->ht40_2s_tx_pwr_diff[2] >> 4);
   1449    1.1    nonaka 
   1450    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1451    1.1    nonaka 	    "ht20_tx_pwr_diff c0: %d %d %d, c1: %d %d %d\n",
   1452    1.1    nonaka 	    rp->ht20_tx_pwr_diff[0] & 0xf, rp->ht20_tx_pwr_diff[1] & 0xf,
   1453    1.1    nonaka 	    rp->ht20_tx_pwr_diff[2] & 0xf,
   1454    1.1    nonaka 	    rp->ht20_tx_pwr_diff[0] >> 4, rp->ht20_tx_pwr_diff[1] >> 4,
   1455    1.1    nonaka 	    rp->ht20_tx_pwr_diff[2] >> 4);
   1456    1.1    nonaka 
   1457    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1458    1.1    nonaka 	    "ofdm_tx_pwr_diff c0: %d %d %d, c1: %d %d %d\n",
   1459    1.1    nonaka 	    rp->ofdm_tx_pwr_diff[0] & 0xf, rp->ofdm_tx_pwr_diff[1] & 0xf,
   1460    1.1    nonaka 	    rp->ofdm_tx_pwr_diff[2] & 0xf,
   1461    1.1    nonaka 	    rp->ofdm_tx_pwr_diff[0] >> 4, rp->ofdm_tx_pwr_diff[1] >> 4,
   1462    1.1    nonaka 	    rp->ofdm_tx_pwr_diff[2] >> 4);
   1463    1.1    nonaka 
   1464    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1465    1.1    nonaka 	    "ht40_max_pwr_offset c0: %d %d %d, c1: %d %d %d\n",
   1466    1.1    nonaka 	    rp->ht40_max_pwr[0] & 0xf, rp->ht40_max_pwr[1] & 0xf,
   1467    1.1    nonaka 	    rp->ht40_max_pwr[2] & 0xf,
   1468    1.1    nonaka 	    rp->ht40_max_pwr[0] >> 4, rp->ht40_max_pwr[1] >> 4,
   1469    1.1    nonaka 	    rp->ht40_max_pwr[2] >> 4);
   1470    1.1    nonaka 
   1471    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1472    1.1    nonaka 	    "ht20_max_pwr_offset c0: %d %d %d, c1: %d %d %d\n",
   1473    1.1    nonaka 	    rp->ht20_max_pwr[0] & 0xf, rp->ht20_max_pwr[1] & 0xf,
   1474    1.1    nonaka 	    rp->ht20_max_pwr[2] & 0xf,
   1475    1.1    nonaka 	    rp->ht20_max_pwr[0] >> 4, rp->ht20_max_pwr[1] >> 4,
   1476    1.1    nonaka 	    rp->ht20_max_pwr[2] >> 4);
   1477    1.1    nonaka 
   1478    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1479    1.1    nonaka 	    "xtal_calib %d, tssi %d %d, thermal %d\n",
   1480    1.1    nonaka 	    rp->xtal_calib, rp->tssi[0], rp->tssi[1], rp->thermal_meter);
   1481    1.1    nonaka 
   1482    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1483   1.82  christos 	    "rf_opt1 %#x, rf_opt2 %#x, rf_opt3 %#x, rf_opt4 %#x\n",
   1484    1.1    nonaka 	    rp->rf_opt1, rp->rf_opt2, rp->rf_opt3, rp->rf_opt4);
   1485    1.1    nonaka 
   1486    1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1487   1.82  christos 	    "channnel_plan %d, version %d customer_id %#x\n",
   1488    1.1    nonaka 	    rp->channel_plan, rp->version, rp->curstomer_id);
   1489    1.1    nonaka }
   1490    1.1    nonaka #endif
   1491    1.1    nonaka 
   1492    1.1    nonaka static void
   1493    1.1    nonaka urtwn_read_rom(struct urtwn_softc *sc)
   1494    1.1    nonaka {
   1495    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1496    1.1    nonaka 	struct r92c_rom *rom = &sc->rom;
   1497    1.1    nonaka 
   1498   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1499    1.1    nonaka 
   1500   1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   1501   1.12  christos 
   1502    1.1    nonaka 	/* Read full ROM image. */
   1503    1.1    nonaka 	urtwn_efuse_read(sc);
   1504    1.1    nonaka #ifdef URTWN_DEBUG
   1505    1.1    nonaka 	if (urtwn_debug & DBG_REG)
   1506    1.1    nonaka 		urtwn_dump_rom(sc, rom);
   1507    1.1    nonaka #endif
   1508    1.1    nonaka 
   1509    1.1    nonaka 	/* XXX Weird but this is what the vendor driver does. */
   1510    1.1    nonaka 	sc->pa_setting = urtwn_efuse_read_1(sc, 0x1fa);
   1511    1.1    nonaka 	sc->board_type = MS(rom->rf_opt1, R92C_ROM_RF1_BOARD_TYPE);
   1512    1.1    nonaka 	sc->regulatory = MS(rom->rf_opt1, R92C_ROM_RF1_REGULATORY);
   1513    1.1    nonaka 
   1514    1.1    nonaka 	DPRINTFN(DBG_INIT,
   1515   1.75      gson 	    "PA setting=%#jx, board=%#jx, regulatory=%jd",
   1516   1.74      gson 	    sc->pa_setting, sc->board_type, sc->regulatory, 0);
   1517    1.1    nonaka 
   1518    1.1    nonaka 	IEEE80211_ADDR_COPY(ic->ic_myaddr, rom->macaddr);
   1519   1.12  christos 
   1520   1.32    nonaka 	sc->sc_rf_write = urtwn_r92c_rf_write;
   1521   1.32    nonaka 	sc->sc_power_on = urtwn_r92c_power_on;
   1522   1.32    nonaka 	sc->sc_dma_init = urtwn_r92c_dma_init;
   1523   1.32    nonaka 
   1524   1.32    nonaka 	mutex_exit(&sc->sc_write_mtx);
   1525   1.32    nonaka }
   1526   1.32    nonaka 
   1527   1.32    nonaka static void
   1528   1.32    nonaka urtwn_r88e_read_rom(struct urtwn_softc *sc)
   1529   1.32    nonaka {
   1530   1.32    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1531   1.32    nonaka 	uint8_t *rom = sc->r88e_rom;
   1532   1.32    nonaka 	uint32_t reg;
   1533   1.32    nonaka 	uint16_t addr = 0;
   1534   1.32    nonaka 	uint8_t off, msk, tmp;
   1535   1.32    nonaka 	int i;
   1536   1.32    nonaka 
   1537   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1538   1.32    nonaka 
   1539   1.32    nonaka 	mutex_enter(&sc->sc_write_mtx);
   1540   1.32    nonaka 
   1541   1.32    nonaka 	off = 0;
   1542   1.32    nonaka 	urtwn_efuse_switch_power(sc);
   1543   1.32    nonaka 
   1544   1.32    nonaka 	/* Read full ROM image. */
   1545   1.32    nonaka 	memset(&sc->r88e_rom, 0xff, sizeof(sc->r88e_rom));
   1546   1.49       nat 	while (addr < 4096) {
   1547   1.32    nonaka 		reg = urtwn_efuse_read_1(sc, addr);
   1548   1.32    nonaka 		if (reg == 0xff)
   1549   1.32    nonaka 			break;
   1550   1.32    nonaka 		addr++;
   1551   1.32    nonaka 		if ((reg & 0x1f) == 0x0f) {
   1552   1.32    nonaka 			tmp = (reg & 0xe0) >> 5;
   1553   1.32    nonaka 			reg = urtwn_efuse_read_1(sc, addr);
   1554   1.32    nonaka 			if ((reg & 0x0f) != 0x0f)
   1555   1.32    nonaka 				off = ((reg & 0xf0) >> 1) | tmp;
   1556   1.32    nonaka 			addr++;
   1557   1.32    nonaka 		} else
   1558   1.32    nonaka 			off = reg >> 4;
   1559   1.32    nonaka 		msk = reg & 0xf;
   1560   1.32    nonaka 		for (i = 0; i < 4; i++) {
   1561   1.32    nonaka 			if (msk & (1 << i))
   1562   1.32    nonaka 				continue;
   1563   1.32    nonaka 			rom[off * 8 + i * 2 + 0] = urtwn_efuse_read_1(sc, addr);
   1564   1.32    nonaka 			addr++;
   1565   1.32    nonaka 			rom[off * 8 + i * 2 + 1] = urtwn_efuse_read_1(sc, addr);
   1566   1.32    nonaka 			addr++;
   1567   1.32    nonaka 		}
   1568   1.32    nonaka 	}
   1569   1.32    nonaka #ifdef URTWN_DEBUG
   1570   1.32    nonaka 	if (urtwn_debug & DBG_REG) {
   1571   1.32    nonaka 	}
   1572   1.32    nonaka #endif
   1573   1.32    nonaka 
   1574   1.32    nonaka 	addr = 0x10;
   1575   1.32    nonaka 	for (i = 0; i < 6; i++)
   1576   1.32    nonaka 		sc->cck_tx_pwr[i] = sc->r88e_rom[addr++];
   1577   1.32    nonaka 	for (i = 0; i < 5; i++)
   1578   1.32    nonaka 		sc->ht40_tx_pwr[i] = sc->r88e_rom[addr++];
   1579   1.32    nonaka 	sc->bw20_tx_pwr_diff = (sc->r88e_rom[addr] & 0xf0) >> 4;
   1580   1.32    nonaka 	if (sc->bw20_tx_pwr_diff & 0x08)
   1581   1.32    nonaka 		sc->bw20_tx_pwr_diff |= 0xf0;
   1582   1.32    nonaka 	sc->ofdm_tx_pwr_diff = (sc->r88e_rom[addr] & 0xf);
   1583   1.32    nonaka 	if (sc->ofdm_tx_pwr_diff & 0x08)
   1584   1.32    nonaka 		sc->ofdm_tx_pwr_diff |= 0xf0;
   1585   1.32    nonaka 	sc->regulatory = MS(sc->r88e_rom[0xc1], R92C_ROM_RF1_REGULATORY);
   1586   1.32    nonaka 
   1587   1.32    nonaka 	IEEE80211_ADDR_COPY(ic->ic_myaddr, &sc->r88e_rom[0xd7]);
   1588   1.32    nonaka 
   1589   1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
   1590   1.49       nat 		sc->sc_power_on = urtwn_r92e_power_on;
   1591   1.49       nat 		sc->sc_rf_write = urtwn_r92e_rf_write;
   1592   1.49       nat 	} else {
   1593   1.49       nat 		sc->sc_power_on = urtwn_r88e_power_on;
   1594   1.49       nat 		sc->sc_rf_write = urtwn_r88e_rf_write;
   1595   1.49       nat 	}
   1596   1.32    nonaka 	sc->sc_dma_init = urtwn_r88e_dma_init;
   1597   1.32    nonaka 
   1598   1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   1599    1.1    nonaka }
   1600    1.1    nonaka 
   1601    1.1    nonaka static int
   1602    1.1    nonaka urtwn_media_change(struct ifnet *ifp)
   1603    1.1    nonaka {
   1604    1.1    nonaka 	int error;
   1605    1.1    nonaka 
   1606   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1607    1.1    nonaka 
   1608    1.1    nonaka 	if ((error = ieee80211_media_change(ifp)) != ENETRESET)
   1609   1.42     skrll 		return error;
   1610    1.1    nonaka 
   1611    1.1    nonaka 	if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) ==
   1612    1.1    nonaka 	    (IFF_UP | IFF_RUNNING)) {
   1613    1.1    nonaka 		urtwn_init(ifp);
   1614    1.1    nonaka 	}
   1615   1.42     skrll 	return 0;
   1616    1.1    nonaka }
   1617    1.1    nonaka 
   1618    1.1    nonaka /*
   1619    1.1    nonaka  * Initialize rate adaptation in firmware.
   1620    1.1    nonaka  */
   1621   1.88  jdolecek static int __noinline
   1622    1.1    nonaka urtwn_ra_init(struct urtwn_softc *sc)
   1623    1.1    nonaka {
   1624    1.1    nonaka 	static const uint8_t map[] = {
   1625    1.1    nonaka 		2, 4, 11, 22, 12, 18, 24, 36, 48, 72, 96, 108
   1626    1.1    nonaka 	};
   1627    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1628    1.1    nonaka 	struct ieee80211_node *ni = ic->ic_bss;
   1629    1.1    nonaka 	struct ieee80211_rateset *rs = &ni->ni_rates;
   1630    1.1    nonaka 	struct r92c_fw_cmd_macid_cfg cmd;
   1631    1.1    nonaka 	uint32_t rates, basicrates;
   1632   1.60   thorpej 	uint32_t rrsr_mask, rrsr_rate;
   1633    1.1    nonaka 	uint8_t mode;
   1634   1.22  christos 	size_t maxrate, maxbasicrate, i, j;
   1635   1.22  christos 	int error;
   1636    1.1    nonaka 
   1637   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1638    1.1    nonaka 
   1639   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1640   1.12  christos 
   1641    1.1    nonaka 	/* Get normal and basic rates mask. */
   1642   1.49       nat 	rates = basicrates = 1;
   1643    1.1    nonaka 	maxrate = maxbasicrate = 0;
   1644    1.1    nonaka 	for (i = 0; i < rs->rs_nrates; i++) {
   1645    1.1    nonaka 		/* Convert 802.11 rate to HW rate index. */
   1646   1.22  christos 		for (j = 0; j < __arraycount(map); j++) {
   1647    1.1    nonaka 			if ((rs->rs_rates[i] & IEEE80211_RATE_VAL) == map[j]) {
   1648    1.1    nonaka 				break;
   1649    1.1    nonaka 			}
   1650    1.1    nonaka 		}
   1651    1.1    nonaka 		if (j == __arraycount(map)) {
   1652    1.1    nonaka 			/* Unknown rate, skip. */
   1653    1.1    nonaka 			continue;
   1654    1.1    nonaka 		}
   1655    1.1    nonaka 
   1656    1.1    nonaka 		rates |= 1U << j;
   1657    1.1    nonaka 		if (j > maxrate) {
   1658    1.1    nonaka 			maxrate = j;
   1659    1.1    nonaka 		}
   1660    1.1    nonaka 
   1661    1.1    nonaka 		if (rs->rs_rates[i] & IEEE80211_RATE_BASIC) {
   1662    1.1    nonaka 			basicrates |= 1U << j;
   1663    1.1    nonaka 			if (j > maxbasicrate) {
   1664    1.1    nonaka 				maxbasicrate = j;
   1665    1.1    nonaka 			}
   1666    1.1    nonaka 		}
   1667    1.1    nonaka 	}
   1668    1.1    nonaka 	if (ic->ic_curmode == IEEE80211_MODE_11B) {
   1669    1.1    nonaka 		mode = R92C_RAID_11B;
   1670    1.1    nonaka 	} else {
   1671    1.1    nonaka 		mode = R92C_RAID_11BG;
   1672    1.1    nonaka 	}
   1673   1.75      gson 	DPRINTFN(DBG_INIT, "mode=%#jx", mode, 0, 0, 0);
   1674   1.75      gson 	DPRINTFN(DBG_INIT, "rates=%#jx, basicrates=%#jx, "
   1675   1.74      gson 	    "maxrate=%jx, maxbasicrate=%jx",
   1676   1.74      gson 	    rates, basicrates, maxrate, maxbasicrate);
   1677   1.49       nat 
   1678   1.49       nat 	if (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE) {
   1679   1.49       nat 		maxbasicrate |= R92C_RATE_SHORTGI;
   1680   1.49       nat 		maxrate |= R92C_RATE_SHORTGI;
   1681    1.1    nonaka 	}
   1682    1.1    nonaka 
   1683    1.1    nonaka 	/* Set rates mask for group addressed frames. */
   1684   1.60   thorpej 	cmd.macid = RTWN_MACID_BC | RTWN_MACID_VALID;
   1685   1.49       nat 	if (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE)
   1686   1.60   thorpej 		cmd.macid |= RTWN_MACID_SHORTGI;
   1687   1.60   thorpej 	cmd.mask = htole32((mode << 28) | basicrates);
   1688    1.1    nonaka 	error = urtwn_fw_cmd(sc, R92C_CMD_MACID_CONFIG, &cmd, sizeof(cmd));
   1689    1.1    nonaka 	if (error != 0) {
   1690    1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   1691    1.1    nonaka 		    "could not add broadcast station\n");
   1692   1.42     skrll 		return error;
   1693    1.1    nonaka 	}
   1694    1.1    nonaka 	/* Set initial MRR rate. */
   1695   1.74      gson 	DPRINTFN(DBG_INIT, "maxbasicrate=%jd", maxbasicrate, 0, 0, 0);
   1696   1.60   thorpej 	urtwn_write_1(sc, R92C_INIDATA_RATE_SEL(RTWN_MACID_BC), maxbasicrate);
   1697    1.1    nonaka 
   1698    1.1    nonaka 	/* Set rates mask for unicast frames. */
   1699   1.60   thorpej 	cmd.macid = RTWN_MACID_BSS | RTWN_MACID_VALID;
   1700   1.49       nat 	if (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE)
   1701   1.60   thorpej 		cmd.macid |= RTWN_MACID_SHORTGI;
   1702   1.60   thorpej 	cmd.mask = htole32((mode << 28) | rates);
   1703    1.1    nonaka 	error = urtwn_fw_cmd(sc, R92C_CMD_MACID_CONFIG, &cmd, sizeof(cmd));
   1704    1.1    nonaka 	if (error != 0) {
   1705    1.1    nonaka 		aprint_error_dev(sc->sc_dev, "could not add BSS station\n");
   1706   1.42     skrll 		return error;
   1707    1.1    nonaka 	}
   1708    1.1    nonaka 	/* Set initial MRR rate. */
   1709   1.74      gson 	DPRINTFN(DBG_INIT, "maxrate=%jd", maxrate, 0, 0, 0);
   1710   1.60   thorpej 	urtwn_write_1(sc, R92C_INIDATA_RATE_SEL(RTWN_MACID_BSS), maxrate);
   1711    1.1    nonaka 
   1712   1.49       nat 	rrsr_rate = ic->ic_fixed_rate;
   1713   1.49       nat 	if (rrsr_rate == -1)
   1714   1.49       nat 		rrsr_rate = 11;
   1715   1.49       nat 
   1716   1.49       nat 	rrsr_mask = 0xffff >> (15 - rrsr_rate);
   1717   1.49       nat 	urtwn_write_2(sc, R92C_RRSR, rrsr_mask);
   1718   1.49       nat 
   1719    1.1    nonaka 	/* Indicate highest supported rate. */
   1720    1.1    nonaka 	ni->ni_txrate = rs->rs_nrates - 1;
   1721    1.1    nonaka 
   1722   1.42     skrll 	return 0;
   1723    1.1    nonaka }
   1724    1.1    nonaka 
   1725    1.1    nonaka static int
   1726    1.1    nonaka urtwn_get_nettype(struct urtwn_softc *sc)
   1727    1.1    nonaka {
   1728    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1729    1.1    nonaka 	int type;
   1730    1.1    nonaka 
   1731   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1732    1.1    nonaka 
   1733    1.1    nonaka 	switch (ic->ic_opmode) {
   1734    1.1    nonaka 	case IEEE80211_M_STA:
   1735    1.1    nonaka 		type = R92C_CR_NETTYPE_INFRA;
   1736    1.1    nonaka 		break;
   1737    1.1    nonaka 
   1738    1.1    nonaka 	case IEEE80211_M_IBSS:
   1739    1.1    nonaka 		type = R92C_CR_NETTYPE_ADHOC;
   1740    1.1    nonaka 		break;
   1741    1.1    nonaka 
   1742    1.1    nonaka 	default:
   1743    1.1    nonaka 		type = R92C_CR_NETTYPE_NOLINK;
   1744    1.1    nonaka 		break;
   1745    1.1    nonaka 	}
   1746    1.1    nonaka 
   1747   1.42     skrll 	return type;
   1748    1.1    nonaka }
   1749    1.1    nonaka 
   1750    1.1    nonaka static void
   1751    1.1    nonaka urtwn_set_nettype0_msr(struct urtwn_softc *sc, uint8_t type)
   1752    1.1    nonaka {
   1753    1.1    nonaka 	uint8_t	reg;
   1754    1.1    nonaka 
   1755   1.74      gson 	URTWNHIST_FUNC();
   1756   1.74      gson 	URTWNHIST_CALLARGS("type=%jd", type, 0, 0, 0);
   1757    1.1    nonaka 
   1758   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1759   1.12  christos 
   1760    1.1    nonaka 	reg = urtwn_read_1(sc, R92C_CR + 2) & 0x0c;
   1761    1.1    nonaka 	urtwn_write_1(sc, R92C_CR + 2, reg | type);
   1762    1.1    nonaka }
   1763    1.1    nonaka 
   1764    1.1    nonaka static void
   1765    1.1    nonaka urtwn_tsf_sync_enable(struct urtwn_softc *sc)
   1766    1.1    nonaka {
   1767    1.1    nonaka 	struct ieee80211_node *ni = sc->sc_ic.ic_bss;
   1768    1.1    nonaka 	uint64_t tsf;
   1769    1.1    nonaka 
   1770   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1771    1.1    nonaka 
   1772   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1773   1.12  christos 
   1774    1.1    nonaka 	/* Enable TSF synchronization. */
   1775    1.1    nonaka 	urtwn_write_1(sc, R92C_BCN_CTRL,
   1776    1.1    nonaka 	    urtwn_read_1(sc, R92C_BCN_CTRL) & ~R92C_BCN_CTRL_DIS_TSF_UDT0);
   1777    1.1    nonaka 
   1778    1.1    nonaka 	/* Correct TSF */
   1779    1.1    nonaka 	urtwn_write_1(sc, R92C_BCN_CTRL,
   1780    1.1    nonaka 	    urtwn_read_1(sc, R92C_BCN_CTRL) & ~R92C_BCN_CTRL_EN_BCN);
   1781    1.1    nonaka 
   1782    1.1    nonaka 	/* Set initial TSF. */
   1783    1.1    nonaka 	tsf = ni->ni_tstamp.tsf;
   1784    1.1    nonaka 	tsf = le64toh(tsf);
   1785    1.1    nonaka 	tsf = tsf - (tsf % (ni->ni_intval * IEEE80211_DUR_TU));
   1786    1.1    nonaka 	tsf -= IEEE80211_DUR_TU;
   1787    1.1    nonaka 	urtwn_write_4(sc, R92C_TSFTR + 0, (uint32_t)tsf);
   1788    1.1    nonaka 	urtwn_write_4(sc, R92C_TSFTR + 4, (uint32_t)(tsf >> 32));
   1789    1.1    nonaka 
   1790    1.1    nonaka 	urtwn_write_1(sc, R92C_BCN_CTRL,
   1791    1.1    nonaka 	    urtwn_read_1(sc, R92C_BCN_CTRL) | R92C_BCN_CTRL_EN_BCN);
   1792    1.1    nonaka }
   1793    1.1    nonaka 
   1794    1.1    nonaka static void
   1795    1.1    nonaka urtwn_set_led(struct urtwn_softc *sc, int led, int on)
   1796    1.1    nonaka {
   1797    1.1    nonaka 	uint8_t reg;
   1798    1.1    nonaka 
   1799   1.74      gson 	URTWNHIST_FUNC();
   1800   1.74      gson 	URTWNHIST_CALLARGS("led=%jd, on=%jd", led, on, 0, 0);
   1801    1.1    nonaka 
   1802   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1803   1.12  christos 
   1804    1.1    nonaka 	if (led == URTWN_LED_LINK) {
   1805   1.49       nat 		if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
   1806   1.49       nat 			urtwn_write_1(sc, 0x64, urtwn_read_1(sc, 0x64) & 0xfe);
   1807   1.49       nat 			reg = urtwn_read_1(sc, R92C_LEDCFG1) & R92E_LEDSON;
   1808   1.49       nat 			urtwn_write_1(sc, R92C_LEDCFG1, reg |
   1809   1.49       nat 			    (R92C_LEDCFG0_DIS << 1));
   1810   1.49       nat 			if (on) {
   1811   1.49       nat 				reg = urtwn_read_1(sc, R92C_LEDCFG1) &
   1812   1.49       nat 				    R92E_LEDSON;
   1813   1.49       nat 				urtwn_write_1(sc, R92C_LEDCFG1, reg);
   1814   1.49       nat 			}
   1815   1.49       nat 		} else if (ISSET(sc->chip, URTWN_CHIP_88E)) {
   1816   1.32    nonaka 			reg = urtwn_read_1(sc, R92C_LEDCFG2) & 0xf0;
   1817   1.32    nonaka 			urtwn_write_1(sc, R92C_LEDCFG2, reg | 0x60);
   1818   1.32    nonaka 			if (!on) {
   1819   1.32    nonaka 				reg = urtwn_read_1(sc, R92C_LEDCFG2) & 0x90;
   1820   1.32    nonaka 				urtwn_write_1(sc, R92C_LEDCFG2,
   1821   1.32    nonaka 				    reg | R92C_LEDCFG0_DIS);
   1822   1.32    nonaka 				reg = urtwn_read_1(sc, R92C_MAC_PINMUX_CFG);
   1823   1.32    nonaka 				urtwn_write_1(sc, R92C_MAC_PINMUX_CFG,
   1824   1.32    nonaka 				    reg & 0xfe);
   1825   1.32    nonaka 			}
   1826   1.32    nonaka 		} else {
   1827   1.32    nonaka 			reg = urtwn_read_1(sc, R92C_LEDCFG0) & 0x70;
   1828   1.32    nonaka 			if (!on) {
   1829   1.32    nonaka 				reg |= R92C_LEDCFG0_DIS;
   1830   1.32    nonaka 			}
   1831   1.32    nonaka 			urtwn_write_1(sc, R92C_LEDCFG0, reg);
   1832    1.1    nonaka 		}
   1833    1.1    nonaka 		sc->ledlink = on;	/* Save LED state. */
   1834    1.1    nonaka 	}
   1835    1.1    nonaka }
   1836    1.1    nonaka 
   1837    1.1    nonaka static void
   1838    1.1    nonaka urtwn_calib_to(void *arg)
   1839    1.1    nonaka {
   1840    1.1    nonaka 	struct urtwn_softc *sc = arg;
   1841    1.1    nonaka 
   1842   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1843    1.1    nonaka 
   1844    1.1    nonaka 	if (sc->sc_dying)
   1845    1.1    nonaka 		return;
   1846    1.1    nonaka 
   1847    1.1    nonaka 	/* Do it in a process context. */
   1848    1.1    nonaka 	urtwn_do_async(sc, urtwn_calib_to_cb, NULL, 0);
   1849    1.1    nonaka }
   1850    1.1    nonaka 
   1851    1.1    nonaka /* ARGSUSED */
   1852    1.1    nonaka static void
   1853    1.1    nonaka urtwn_calib_to_cb(struct urtwn_softc *sc, void *arg)
   1854    1.1    nonaka {
   1855    1.1    nonaka 	struct r92c_fw_cmd_rssi cmd;
   1856   1.49       nat 	struct r92e_fw_cmd_rssi cmde;
   1857    1.1    nonaka 
   1858   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1859    1.1    nonaka 
   1860    1.1    nonaka 	if (sc->sc_ic.ic_state != IEEE80211_S_RUN)
   1861    1.1    nonaka 		goto restart_timer;
   1862    1.1    nonaka 
   1863   1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   1864    1.1    nonaka 	if (sc->avg_pwdb != -1) {
   1865    1.1    nonaka 		/* Indicate Rx signal strength to FW for rate adaptation. */
   1866    1.1    nonaka 		memset(&cmd, 0, sizeof(cmd));
   1867   1.49       nat 		memset(&cmde, 0, sizeof(cmde));
   1868    1.1    nonaka 		cmd.macid = 0;	/* BSS. */
   1869   1.49       nat 		cmde.macid = 0;	/* BSS. */
   1870    1.1    nonaka 		cmd.pwdb = sc->avg_pwdb;
   1871   1.49       nat 		cmde.pwdb = sc->avg_pwdb;
   1872   1.74      gson 		DPRINTFN(DBG_RF, "sending RSSI command avg=%jd",
   1873   1.74      gson 		    sc->avg_pwdb, 0, 0, 0);
   1874   1.49       nat 		if (!ISSET(sc->chip, URTWN_CHIP_92EU)) {
   1875   1.49       nat 			urtwn_fw_cmd(sc, R92C_CMD_RSSI_SETTING, &cmd,
   1876   1.49       nat 			    sizeof(cmd));
   1877   1.49       nat 		} else {
   1878   1.49       nat 			urtwn_fw_cmd(sc, R92E_CMD_RSSI_REPORT, &cmde,
   1879   1.49       nat 			    sizeof(cmde));
   1880   1.49       nat 		}
   1881    1.1    nonaka 	}
   1882    1.1    nonaka 
   1883    1.1    nonaka 	/* Do temperature compensation. */
   1884    1.1    nonaka 	urtwn_temp_calib(sc);
   1885   1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   1886    1.1    nonaka 
   1887    1.1    nonaka  restart_timer:
   1888    1.1    nonaka 	if (!sc->sc_dying) {
   1889    1.1    nonaka 		/* Restart calibration timer. */
   1890    1.1    nonaka 		callout_schedule(&sc->sc_calib_to, hz);
   1891    1.1    nonaka 	}
   1892    1.1    nonaka }
   1893    1.1    nonaka 
   1894    1.1    nonaka static void
   1895    1.1    nonaka urtwn_next_scan(void *arg)
   1896    1.1    nonaka {
   1897    1.1    nonaka 	struct urtwn_softc *sc = arg;
   1898   1.16  jmcneill 	int s;
   1899    1.1    nonaka 
   1900   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1901    1.1    nonaka 
   1902    1.1    nonaka 	if (sc->sc_dying)
   1903    1.1    nonaka 		return;
   1904    1.1    nonaka 
   1905   1.16  jmcneill 	s = splnet();
   1906    1.1    nonaka 	if (sc->sc_ic.ic_state == IEEE80211_S_SCAN)
   1907    1.1    nonaka 		ieee80211_next_scan(&sc->sc_ic);
   1908   1.16  jmcneill 	splx(s);
   1909    1.1    nonaka }
   1910    1.1    nonaka 
   1911   1.26  christos static void
   1912   1.26  christos urtwn_newassoc(struct ieee80211_node *ni, int isnew)
   1913   1.26  christos {
   1914   1.74      gson 	URTWNHIST_FUNC();
   1915   1.74      gson 	URTWNHIST_CALLARGS("new node %06jx%06jx",
   1916   1.74      gson 	    ni->ni_macaddr[0] << 2 |
   1917   1.74      gson 	    ni->ni_macaddr[1] << 1 |
   1918   1.74      gson 	    ni->ni_macaddr[2],
   1919   1.74      gson 	    ni->ni_macaddr[3] << 2 |
   1920   1.74      gson 	    ni->ni_macaddr[4] << 1 |
   1921   1.74      gson 	    ni->ni_macaddr[5],
   1922   1.74      gson 	    0, 0);
   1923   1.26  christos 	/* start with lowest Tx rate */
   1924   1.26  christos 	ni->ni_txrate = 0;
   1925   1.26  christos }
   1926   1.26  christos 
   1927    1.1    nonaka static int
   1928    1.1    nonaka urtwn_newstate(struct ieee80211com *ic, enum ieee80211_state nstate, int arg)
   1929    1.1    nonaka {
   1930    1.1    nonaka 	struct urtwn_softc *sc = ic->ic_ifp->if_softc;
   1931    1.1    nonaka 	struct urtwn_cmd_newstate cmd;
   1932    1.1    nonaka 
   1933   1.74      gson 	URTWNHIST_FUNC();
   1934   1.74      gson 	URTWNHIST_CALLARGS("nstate=%jd, arg=%jd", nstate, arg, 0, 0);
   1935    1.1    nonaka 
   1936    1.1    nonaka 	callout_stop(&sc->sc_scan_to);
   1937    1.1    nonaka 	callout_stop(&sc->sc_calib_to);
   1938    1.1    nonaka 
   1939    1.1    nonaka 	/* Do it in a process context. */
   1940    1.1    nonaka 	cmd.state = nstate;
   1941    1.1    nonaka 	cmd.arg = arg;
   1942    1.1    nonaka 	urtwn_do_async(sc, urtwn_newstate_cb, &cmd, sizeof(cmd));
   1943   1.42     skrll 	return 0;
   1944    1.1    nonaka }
   1945    1.1    nonaka 
   1946    1.1    nonaka static void
   1947    1.1    nonaka urtwn_newstate_cb(struct urtwn_softc *sc, void *arg)
   1948    1.1    nonaka {
   1949    1.1    nonaka 	struct urtwn_cmd_newstate *cmd = arg;
   1950    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1951    1.1    nonaka 	struct ieee80211_node *ni;
   1952    1.1    nonaka 	enum ieee80211_state ostate = ic->ic_state;
   1953    1.1    nonaka 	enum ieee80211_state nstate = cmd->state;
   1954    1.1    nonaka 	uint32_t reg;
   1955   1.26  christos 	uint8_t sifs_time, msr;
   1956    1.1    nonaka 	int s;
   1957    1.1    nonaka 
   1958   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   1959   1.74      gson 	DPRINTFN(DBG_STM, "%jd->%jd", ostate, nstate, 0, 0);
   1960    1.1    nonaka 
   1961    1.1    nonaka 	s = splnet();
   1962   1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   1963   1.12  christos 
   1964   1.12  christos 	callout_stop(&sc->sc_scan_to);
   1965   1.12  christos 	callout_stop(&sc->sc_calib_to);
   1966    1.1    nonaka 
   1967    1.1    nonaka 	switch (ostate) {
   1968    1.1    nonaka 	case IEEE80211_S_INIT:
   1969    1.1    nonaka 		break;
   1970    1.1    nonaka 
   1971    1.1    nonaka 	case IEEE80211_S_SCAN:
   1972    1.1    nonaka 		if (nstate != IEEE80211_S_SCAN) {
   1973    1.1    nonaka 			/*
   1974    1.1    nonaka 			 * End of scanning
   1975    1.1    nonaka 			 */
   1976    1.1    nonaka 			/* flush 4-AC Queue after site_survey */
   1977    1.1    nonaka 			urtwn_write_1(sc, R92C_TXPAUSE, 0x0);
   1978    1.1    nonaka 
   1979    1.1    nonaka 			/* Allow Rx from our BSSID only. */
   1980    1.1    nonaka 			urtwn_write_4(sc, R92C_RCR,
   1981    1.1    nonaka 			    urtwn_read_4(sc, R92C_RCR) |
   1982    1.1    nonaka 			      R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN);
   1983    1.1    nonaka 		}
   1984    1.1    nonaka 		break;
   1985    1.7  christos 
   1986    1.1    nonaka 	case IEEE80211_S_AUTH:
   1987    1.1    nonaka 	case IEEE80211_S_ASSOC:
   1988    1.1    nonaka 		break;
   1989    1.1    nonaka 
   1990    1.1    nonaka 	case IEEE80211_S_RUN:
   1991    1.1    nonaka 		/* Turn link LED off. */
   1992    1.1    nonaka 		urtwn_set_led(sc, URTWN_LED_LINK, 0);
   1993    1.1    nonaka 
   1994    1.1    nonaka 		/* Set media status to 'No Link'. */
   1995    1.1    nonaka 		urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
   1996    1.1    nonaka 
   1997    1.1    nonaka 		/* Stop Rx of data frames. */
   1998    1.1    nonaka 		urtwn_write_2(sc, R92C_RXFLTMAP2, 0);
   1999    1.1    nonaka 
   2000    1.1    nonaka 		/* Reset TSF. */
   2001    1.1    nonaka 		urtwn_write_1(sc, R92C_DUAL_TSF_RST, 0x03);
   2002    1.1    nonaka 
   2003    1.1    nonaka 		/* Disable TSF synchronization. */
   2004    1.1    nonaka 		urtwn_write_1(sc, R92C_BCN_CTRL,
   2005    1.1    nonaka 		    urtwn_read_1(sc, R92C_BCN_CTRL) |
   2006    1.1    nonaka 		      R92C_BCN_CTRL_DIS_TSF_UDT0);
   2007    1.1    nonaka 
   2008    1.1    nonaka 		/* Back to 20MHz mode */
   2009   1.14  jmcneill 		urtwn_set_chan(sc, ic->ic_curchan,
   2010    1.1    nonaka 		    IEEE80211_HTINFO_2NDCHAN_NONE);
   2011    1.1    nonaka 
   2012    1.1    nonaka 		if (ic->ic_opmode == IEEE80211_M_IBSS ||
   2013    1.1    nonaka 		    ic->ic_opmode == IEEE80211_M_HOSTAP) {
   2014    1.1    nonaka 			/* Stop BCN */
   2015    1.1    nonaka 			urtwn_write_1(sc, R92C_BCN_CTRL,
   2016    1.1    nonaka 			    urtwn_read_1(sc, R92C_BCN_CTRL) &
   2017    1.1    nonaka 			    ~(R92C_BCN_CTRL_EN_BCN | R92C_BCN_CTRL_TXBCN_RPT));
   2018    1.1    nonaka 		}
   2019    1.1    nonaka 
   2020    1.1    nonaka 		/* Reset EDCA parameters. */
   2021    1.1    nonaka 		urtwn_write_4(sc, R92C_EDCA_VO_PARAM, 0x002f3217);
   2022    1.1    nonaka 		urtwn_write_4(sc, R92C_EDCA_VI_PARAM, 0x005e4317);
   2023    1.1    nonaka 		urtwn_write_4(sc, R92C_EDCA_BE_PARAM, 0x00105320);
   2024    1.1    nonaka 		urtwn_write_4(sc, R92C_EDCA_BK_PARAM, 0x0000a444);
   2025    1.1    nonaka 
   2026    1.1    nonaka 		/* flush all cam entries */
   2027    1.1    nonaka 		urtwn_cam_init(sc);
   2028    1.1    nonaka 		break;
   2029    1.1    nonaka 	}
   2030    1.1    nonaka 
   2031    1.1    nonaka 	switch (nstate) {
   2032    1.1    nonaka 	case IEEE80211_S_INIT:
   2033    1.1    nonaka 		/* Turn link LED off. */
   2034    1.1    nonaka 		urtwn_set_led(sc, URTWN_LED_LINK, 0);
   2035    1.1    nonaka 		break;
   2036    1.1    nonaka 
   2037    1.1    nonaka 	case IEEE80211_S_SCAN:
   2038    1.1    nonaka 		if (ostate != IEEE80211_S_SCAN) {
   2039    1.1    nonaka 			/*
   2040    1.1    nonaka 			 * Begin of scanning
   2041    1.1    nonaka 			 */
   2042    1.1    nonaka 
   2043    1.1    nonaka 			/* Set gain for scanning. */
   2044    1.1    nonaka 			reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(0));
   2045    1.1    nonaka 			reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20);
   2046    1.1    nonaka 			urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), reg);
   2047    1.1    nonaka 
   2048   1.32    nonaka 			if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
   2049   1.32    nonaka 				reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(1));
   2050   1.32    nonaka 				reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20);
   2051   1.32    nonaka 				urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(1), reg);
   2052   1.32    nonaka 			}
   2053    1.1    nonaka 
   2054    1.1    nonaka 			/* Set media status to 'No Link'. */
   2055    1.1    nonaka 			urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
   2056    1.1    nonaka 
   2057    1.1    nonaka 			/* Allow Rx from any BSSID. */
   2058    1.1    nonaka 			urtwn_write_4(sc, R92C_RCR,
   2059    1.1    nonaka 			    urtwn_read_4(sc, R92C_RCR) &
   2060    1.1    nonaka 			    ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
   2061    1.1    nonaka 
   2062    1.1    nonaka 			/* Stop Rx of data frames. */
   2063    1.1    nonaka 			urtwn_write_2(sc, R92C_RXFLTMAP2, 0);
   2064    1.1    nonaka 
   2065    1.1    nonaka 			/* Disable update TSF */
   2066    1.1    nonaka 			urtwn_write_1(sc, R92C_BCN_CTRL,
   2067    1.1    nonaka 			    urtwn_read_1(sc, R92C_BCN_CTRL) |
   2068    1.1    nonaka 			      R92C_BCN_CTRL_DIS_TSF_UDT0);
   2069    1.1    nonaka 		}
   2070    1.1    nonaka 
   2071    1.1    nonaka 		/* Make link LED blink during scan. */
   2072    1.1    nonaka 		urtwn_set_led(sc, URTWN_LED_LINK, !sc->ledlink);
   2073    1.1    nonaka 
   2074    1.1    nonaka 		/* Pause AC Tx queues. */
   2075    1.1    nonaka 		urtwn_write_1(sc, R92C_TXPAUSE,
   2076    1.1    nonaka 		    urtwn_read_1(sc, R92C_TXPAUSE) | 0x0f);
   2077    1.1    nonaka 
   2078    1.1    nonaka 		urtwn_set_chan(sc, ic->ic_curchan,
   2079    1.1    nonaka 		    IEEE80211_HTINFO_2NDCHAN_NONE);
   2080    1.1    nonaka 
   2081    1.1    nonaka 		/* Start periodic scan. */
   2082    1.1    nonaka 		if (!sc->sc_dying)
   2083    1.1    nonaka 			callout_schedule(&sc->sc_scan_to, hz / 5);
   2084    1.1    nonaka 		break;
   2085    1.1    nonaka 
   2086    1.1    nonaka 	case IEEE80211_S_AUTH:
   2087    1.1    nonaka 		/* Set initial gain under link. */
   2088    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(0));
   2089    1.1    nonaka 		reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x32);
   2090    1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), reg);
   2091    1.1    nonaka 
   2092   1.32    nonaka 		if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
   2093   1.32    nonaka 			reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(1));
   2094   1.32    nonaka 			reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x32);
   2095   1.32    nonaka 			urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(1), reg);
   2096   1.32    nonaka 		}
   2097    1.1    nonaka 
   2098    1.1    nonaka 		/* Set media status to 'No Link'. */
   2099    1.1    nonaka 		urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
   2100    1.1    nonaka 
   2101    1.1    nonaka 		/* Allow Rx from any BSSID. */
   2102    1.1    nonaka 		urtwn_write_4(sc, R92C_RCR,
   2103    1.1    nonaka 		    urtwn_read_4(sc, R92C_RCR) &
   2104    1.1    nonaka 		      ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
   2105    1.1    nonaka 
   2106    1.1    nonaka 		urtwn_set_chan(sc, ic->ic_curchan,
   2107    1.1    nonaka 		    IEEE80211_HTINFO_2NDCHAN_NONE);
   2108    1.1    nonaka 		break;
   2109    1.1    nonaka 
   2110    1.1    nonaka 	case IEEE80211_S_ASSOC:
   2111    1.1    nonaka 		break;
   2112    1.1    nonaka 
   2113    1.1    nonaka 	case IEEE80211_S_RUN:
   2114    1.1    nonaka 		ni = ic->ic_bss;
   2115    1.1    nonaka 
   2116    1.1    nonaka 		/* XXX: Set 20MHz mode */
   2117    1.1    nonaka 		urtwn_set_chan(sc, ic->ic_curchan,
   2118    1.1    nonaka 		    IEEE80211_HTINFO_2NDCHAN_NONE);
   2119    1.1    nonaka 
   2120    1.1    nonaka 		if (ic->ic_opmode == IEEE80211_M_MONITOR) {
   2121    1.1    nonaka 			/* Back to 20MHz mode */
   2122   1.13  jmcneill 			urtwn_set_chan(sc, ic->ic_curchan,
   2123    1.1    nonaka 			    IEEE80211_HTINFO_2NDCHAN_NONE);
   2124    1.1    nonaka 
   2125   1.19  christos 			/* Set media status to 'No Link'. */
   2126   1.19  christos 			urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
   2127   1.19  christos 
   2128    1.1    nonaka 			/* Enable Rx of data frames. */
   2129    1.1    nonaka 			urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
   2130    1.1    nonaka 
   2131   1.19  christos 			/* Allow Rx from any BSSID. */
   2132   1.19  christos 			urtwn_write_4(sc, R92C_RCR,
   2133   1.19  christos 			    urtwn_read_4(sc, R92C_RCR) &
   2134   1.19  christos 			    ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
   2135   1.19  christos 
   2136   1.19  christos 			/* Accept Rx data/control/management frames */
   2137   1.19  christos 			urtwn_write_4(sc, R92C_RCR,
   2138   1.19  christos 			    urtwn_read_4(sc, R92C_RCR) |
   2139   1.19  christos 			    R92C_RCR_ADF | R92C_RCR_ACF | R92C_RCR_AMF);
   2140   1.19  christos 
   2141    1.1    nonaka 			/* Turn link LED on. */
   2142    1.1    nonaka 			urtwn_set_led(sc, URTWN_LED_LINK, 1);
   2143    1.1    nonaka 			break;
   2144    1.1    nonaka 		}
   2145    1.1    nonaka 
   2146    1.1    nonaka 		/* Set media status to 'Associated'. */
   2147    1.1    nonaka 		urtwn_set_nettype0_msr(sc, urtwn_get_nettype(sc));
   2148    1.1    nonaka 
   2149    1.1    nonaka 		/* Set BSSID. */
   2150    1.1    nonaka 		urtwn_write_4(sc, R92C_BSSID + 0, LE_READ_4(&ni->ni_bssid[0]));
   2151    1.1    nonaka 		urtwn_write_4(sc, R92C_BSSID + 4, LE_READ_2(&ni->ni_bssid[4]));
   2152    1.1    nonaka 
   2153    1.1    nonaka 		if (ic->ic_curmode == IEEE80211_MODE_11B) {
   2154    1.1    nonaka 			urtwn_write_1(sc, R92C_INIRTS_RATE_SEL, 0);
   2155    1.1    nonaka 		} else {
   2156    1.1    nonaka 			/* 802.11b/g */
   2157    1.1    nonaka 			urtwn_write_1(sc, R92C_INIRTS_RATE_SEL, 3);
   2158    1.1    nonaka 		}
   2159    1.1    nonaka 
   2160    1.1    nonaka 		/* Enable Rx of data frames. */
   2161    1.1    nonaka 		urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
   2162    1.1    nonaka 
   2163    1.1    nonaka 		/* Set beacon interval. */
   2164    1.1    nonaka 		urtwn_write_2(sc, R92C_BCN_INTERVAL, ni->ni_intval);
   2165    1.1    nonaka 
   2166   1.28  christos 		msr = urtwn_read_1(sc, R92C_MSR);
   2167   1.29  christos 		msr &= R92C_MSR_MASK;
   2168   1.26  christos 		switch (ic->ic_opmode) {
   2169   1.26  christos 		case IEEE80211_M_STA:
   2170    1.1    nonaka 			/* Allow Rx from our BSSID only. */
   2171    1.1    nonaka 			urtwn_write_4(sc, R92C_RCR,
   2172    1.1    nonaka 			    urtwn_read_4(sc, R92C_RCR) |
   2173    1.1    nonaka 			      R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN);
   2174    1.1    nonaka 
   2175    1.1    nonaka 			/* Enable TSF synchronization. */
   2176    1.1    nonaka 			urtwn_tsf_sync_enable(sc);
   2177   1.27    nonaka 
   2178   1.28  christos 			msr |= R92C_MSR_INFRA;
   2179   1.27    nonaka 			break;
   2180   1.26  christos 		case IEEE80211_M_HOSTAP:
   2181   1.28  christos 			urtwn_write_2(sc, R92C_BCNTCFG, 0x000f);
   2182   1.26  christos 
   2183   1.28  christos 			/* Allow Rx from any BSSID. */
   2184   1.28  christos 			urtwn_write_4(sc, R92C_RCR,
   2185   1.28  christos 			    urtwn_read_4(sc, R92C_RCR) &
   2186   1.28  christos 			    ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
   2187   1.28  christos 
   2188   1.28  christos 			/* Reset TSF timer to zero. */
   2189   1.28  christos 			reg = urtwn_read_4(sc, R92C_TCR);
   2190   1.28  christos 			reg &= ~0x01;
   2191   1.28  christos 			urtwn_write_4(sc, R92C_TCR, reg);
   2192   1.28  christos 			reg |= 0x01;
   2193   1.28  christos 			urtwn_write_4(sc, R92C_TCR, reg);
   2194   1.27    nonaka 
   2195   1.28  christos 			msr |= R92C_MSR_AP;
   2196   1.26  christos 			break;
   2197   1.29  christos 		default:
   2198   1.29  christos 			msr |= R92C_MSR_ADHOC;
   2199   1.29  christos 			break;
   2200   1.28  christos 		}
   2201   1.28  christos 		urtwn_write_1(sc, R92C_MSR, msr);
   2202    1.1    nonaka 
   2203    1.1    nonaka 		sifs_time = 10;
   2204    1.1    nonaka 		urtwn_write_1(sc, R92C_SIFS_CCK + 1, sifs_time);
   2205    1.1    nonaka 		urtwn_write_1(sc, R92C_SIFS_OFDM + 1, sifs_time);
   2206    1.1    nonaka 		urtwn_write_1(sc, R92C_SPEC_SIFS + 1, sifs_time);
   2207    1.1    nonaka 		urtwn_write_1(sc, R92C_MAC_SPEC_SIFS + 1, sifs_time);
   2208    1.1    nonaka 		urtwn_write_1(sc, R92C_R2T_SIFS + 1, sifs_time);
   2209    1.1    nonaka 		urtwn_write_1(sc, R92C_T2T_SIFS + 1, sifs_time);
   2210    1.1    nonaka 
   2211   1.57  dholland 		/* Initialize rate adaptation. */
   2212   1.49       nat 		if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   2213   1.49       nat 		    ISSET(sc->chip, URTWN_CHIP_92EU))
   2214   1.32    nonaka 			ni->ni_txrate = ni->ni_rates.rs_nrates - 1;
   2215   1.32    nonaka 		else
   2216   1.32    nonaka 			urtwn_ra_init(sc);
   2217    1.1    nonaka 
   2218    1.1    nonaka 		/* Turn link LED on. */
   2219    1.1    nonaka 		urtwn_set_led(sc, URTWN_LED_LINK, 1);
   2220    1.1    nonaka 
   2221    1.1    nonaka 		/* Reset average RSSI. */
   2222    1.1    nonaka 		sc->avg_pwdb = -1;
   2223    1.1    nonaka 
   2224    1.1    nonaka 		/* Reset temperature calibration state machine. */
   2225    1.1    nonaka 		sc->thcal_state = 0;
   2226    1.1    nonaka 		sc->thcal_lctemp = 0;
   2227    1.1    nonaka 
   2228    1.1    nonaka 		/* Start periodic calibration. */
   2229    1.1    nonaka 		if (!sc->sc_dying)
   2230    1.1    nonaka 			callout_schedule(&sc->sc_calib_to, hz);
   2231    1.1    nonaka 		break;
   2232    1.1    nonaka 	}
   2233    1.1    nonaka 
   2234    1.1    nonaka 	(*sc->sc_newstate)(ic, nstate, cmd->arg);
   2235    1.1    nonaka 
   2236   1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   2237    1.1    nonaka 	splx(s);
   2238    1.1    nonaka }
   2239    1.1    nonaka 
   2240    1.1    nonaka static int
   2241    1.1    nonaka urtwn_wme_update(struct ieee80211com *ic)
   2242    1.1    nonaka {
   2243    1.1    nonaka 	struct urtwn_softc *sc = ic->ic_ifp->if_softc;
   2244    1.1    nonaka 
   2245   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   2246    1.1    nonaka 
   2247    1.1    nonaka 	/* don't override default WME values if WME is not actually enabled */
   2248    1.1    nonaka 	if (!(ic->ic_flags & IEEE80211_F_WME))
   2249   1.42     skrll 		return 0;
   2250    1.1    nonaka 
   2251    1.1    nonaka 	/* Do it in a process context. */
   2252    1.1    nonaka 	urtwn_do_async(sc, urtwn_wme_update_cb, NULL, 0);
   2253   1.42     skrll 	return 0;
   2254    1.1    nonaka }
   2255    1.1    nonaka 
   2256    1.1    nonaka static void
   2257    1.1    nonaka urtwn_wme_update_cb(struct urtwn_softc *sc, void *arg)
   2258    1.1    nonaka {
   2259    1.1    nonaka 	static const uint16_t ac2reg[WME_NUM_AC] = {
   2260    1.1    nonaka 		R92C_EDCA_BE_PARAM,
   2261    1.1    nonaka 		R92C_EDCA_BK_PARAM,
   2262    1.1    nonaka 		R92C_EDCA_VI_PARAM,
   2263    1.1    nonaka 		R92C_EDCA_VO_PARAM
   2264    1.1    nonaka 	};
   2265    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2266    1.1    nonaka 	const struct wmeParams *wmep;
   2267    1.1    nonaka 	int ac, aifs, slottime;
   2268    1.1    nonaka 	int s;
   2269    1.1    nonaka 
   2270   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   2271   1.74      gson 	DPRINTFN(DBG_STM, "called", 0, 0, 0, 0);
   2272    1.1    nonaka 
   2273    1.1    nonaka 	s = splnet();
   2274   1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   2275    1.1    nonaka 	slottime = (ic->ic_flags & IEEE80211_F_SHSLOT) ? 9 : 20;
   2276    1.1    nonaka 	for (ac = 0; ac < WME_NUM_AC; ac++) {
   2277    1.1    nonaka 		wmep = &ic->ic_wme.wme_chanParams.cap_wmeParams[ac];
   2278    1.1    nonaka 		/* AIFS[AC] = AIFSN[AC] * aSlotTime + aSIFSTime. */
   2279    1.1    nonaka 		aifs = wmep->wmep_aifsn * slottime + 10;
   2280    1.1    nonaka 		urtwn_write_4(sc, ac2reg[ac],
   2281    1.1    nonaka 		    SM(R92C_EDCA_PARAM_TXOP, wmep->wmep_txopLimit) |
   2282    1.1    nonaka 		    SM(R92C_EDCA_PARAM_ECWMIN, wmep->wmep_logcwmin) |
   2283    1.1    nonaka 		    SM(R92C_EDCA_PARAM_ECWMAX, wmep->wmep_logcwmax) |
   2284    1.1    nonaka 		    SM(R92C_EDCA_PARAM_AIFS, aifs));
   2285    1.1    nonaka 	}
   2286   1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   2287    1.1    nonaka 	splx(s);
   2288    1.1    nonaka }
   2289    1.1    nonaka 
   2290    1.1    nonaka static void
   2291    1.1    nonaka urtwn_update_avgrssi(struct urtwn_softc *sc, int rate, int8_t rssi)
   2292    1.1    nonaka {
   2293    1.1    nonaka 	int pwdb;
   2294    1.1    nonaka 
   2295   1.74      gson 	URTWNHIST_FUNC();
   2296   1.74      gson 	URTWNHIST_CALLARGS("rate=%jd, rsst=%jd", rate, rssi, 0, 0);
   2297    1.1    nonaka 
   2298    1.1    nonaka 	/* Convert antenna signal to percentage. */
   2299    1.1    nonaka 	if (rssi <= -100 || rssi >= 20)
   2300    1.1    nonaka 		pwdb = 0;
   2301    1.1    nonaka 	else if (rssi >= 0)
   2302    1.1    nonaka 		pwdb = 100;
   2303    1.1    nonaka 	else
   2304    1.1    nonaka 		pwdb = 100 + rssi;
   2305   1.32    nonaka 	if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
   2306   1.32    nonaka 		if (rate <= 3) {
   2307   1.32    nonaka 			/* CCK gain is smaller than OFDM/MCS gain. */
   2308   1.32    nonaka 			pwdb += 6;
   2309   1.32    nonaka 			if (pwdb > 100)
   2310   1.32    nonaka 				pwdb = 100;
   2311   1.32    nonaka 			if (pwdb <= 14)
   2312   1.32    nonaka 				pwdb -= 4;
   2313   1.32    nonaka 			else if (pwdb <= 26)
   2314   1.32    nonaka 				pwdb -= 8;
   2315   1.32    nonaka 			else if (pwdb <= 34)
   2316   1.32    nonaka 				pwdb -= 6;
   2317   1.32    nonaka 			else if (pwdb <= 42)
   2318   1.32    nonaka 				pwdb -= 2;
   2319   1.32    nonaka 		}
   2320    1.1    nonaka 	}
   2321    1.1    nonaka 	if (sc->avg_pwdb == -1)	/* Init. */
   2322    1.1    nonaka 		sc->avg_pwdb = pwdb;
   2323    1.1    nonaka 	else if (sc->avg_pwdb < pwdb)
   2324    1.1    nonaka 		sc->avg_pwdb = ((sc->avg_pwdb * 19 + pwdb) / 20) + 1;
   2325    1.1    nonaka 	else
   2326    1.1    nonaka 		sc->avg_pwdb = ((sc->avg_pwdb * 19 + pwdb) / 20);
   2327    1.1    nonaka 
   2328   1.74      gson 	DPRINTFN(DBG_RF, "rate=%jd rssi=%jd PWDB=%jd EMA=%jd",
   2329   1.74      gson 	    rate, rssi, pwdb, sc->avg_pwdb);
   2330    1.1    nonaka }
   2331    1.1    nonaka 
   2332    1.1    nonaka static int8_t
   2333    1.1    nonaka urtwn_get_rssi(struct urtwn_softc *sc, int rate, void *physt)
   2334    1.1    nonaka {
   2335    1.1    nonaka 	static const int8_t cckoff[] = { 16, -12, -26, -46 };
   2336    1.1    nonaka 	struct r92c_rx_phystat *phy;
   2337    1.1    nonaka 	struct r92c_rx_cck *cck;
   2338    1.1    nonaka 	uint8_t rpt;
   2339    1.1    nonaka 	int8_t rssi;
   2340    1.1    nonaka 
   2341   1.74      gson 	URTWNHIST_FUNC();
   2342   1.74      gson 	URTWNHIST_CALLARGS("rate=%jd", rate, 0, 0, 0);
   2343    1.1    nonaka 
   2344    1.1    nonaka 	if (rate <= 3) {
   2345    1.1    nonaka 		cck = (struct r92c_rx_cck *)physt;
   2346    1.1    nonaka 		if (ISSET(sc->sc_flags, URTWN_FLAG_CCK_HIPWR)) {
   2347    1.1    nonaka 			rpt = (cck->agc_rpt >> 5) & 0x3;
   2348    1.1    nonaka 			rssi = (cck->agc_rpt & 0x1f) << 1;
   2349    1.1    nonaka 		} else {
   2350    1.1    nonaka 			rpt = (cck->agc_rpt >> 6) & 0x3;
   2351    1.1    nonaka 			rssi = cck->agc_rpt & 0x3e;
   2352    1.1    nonaka 		}
   2353    1.1    nonaka 		rssi = cckoff[rpt] - rssi;
   2354    1.1    nonaka 	} else {	/* OFDM/HT. */
   2355    1.1    nonaka 		phy = (struct r92c_rx_phystat *)physt;
   2356    1.1    nonaka 		rssi = ((le32toh(phy->phydw1) >> 1) & 0x7f) - 110;
   2357    1.1    nonaka 	}
   2358   1.42     skrll 	return rssi;
   2359    1.1    nonaka }
   2360    1.1    nonaka 
   2361   1.32    nonaka static int8_t
   2362   1.32    nonaka urtwn_r88e_get_rssi(struct urtwn_softc *sc, int rate, void *physt)
   2363   1.32    nonaka {
   2364   1.32    nonaka 	struct r92c_rx_phystat *phy;
   2365   1.32    nonaka 	struct r88e_rx_cck *cck;
   2366   1.32    nonaka 	uint8_t cck_agc_rpt, lna_idx, vga_idx;
   2367   1.32    nonaka 	int8_t rssi;
   2368   1.32    nonaka 
   2369   1.74      gson 	URTWNHIST_FUNC();
   2370   1.74      gson 	URTWNHIST_CALLARGS("rate=%jd", rate, 0, 0, 0);
   2371   1.32    nonaka 
   2372   1.32    nonaka 	rssi = 0;
   2373   1.32    nonaka 	if (rate <= 3) {
   2374   1.32    nonaka 		cck = (struct r88e_rx_cck *)physt;
   2375   1.32    nonaka 		cck_agc_rpt = cck->agc_rpt;
   2376   1.32    nonaka 		lna_idx = (cck_agc_rpt & 0xe0) >> 5;
   2377   1.32    nonaka 		vga_idx = cck_agc_rpt & 0x1f;
   2378   1.32    nonaka 		switch (lna_idx) {
   2379   1.32    nonaka 		case 7:
   2380   1.32    nonaka 			if (vga_idx <= 27)
   2381   1.32    nonaka 				rssi = -100 + 2* (27 - vga_idx);
   2382   1.32    nonaka 			else
   2383   1.32    nonaka 				rssi = -100;
   2384   1.32    nonaka 			break;
   2385   1.32    nonaka 		case 6:
   2386   1.32    nonaka 			rssi = -48 + 2 * (2 - vga_idx);
   2387   1.32    nonaka 			break;
   2388   1.32    nonaka 		case 5:
   2389   1.32    nonaka 			rssi = -42 + 2 * (7 - vga_idx);
   2390   1.32    nonaka 			break;
   2391   1.32    nonaka 		case 4:
   2392   1.32    nonaka 			rssi = -36 + 2 * (7 - vga_idx);
   2393   1.32    nonaka 			break;
   2394   1.32    nonaka 		case 3:
   2395   1.32    nonaka 			rssi = -24 + 2 * (7 - vga_idx);
   2396   1.32    nonaka 			break;
   2397   1.32    nonaka 		case 2:
   2398   1.32    nonaka 			rssi = -12 + 2 * (5 - vga_idx);
   2399   1.32    nonaka 			break;
   2400   1.32    nonaka 		case 1:
   2401   1.32    nonaka 			rssi = 8 - (2 * vga_idx);
   2402   1.32    nonaka 			break;
   2403   1.32    nonaka 		case 0:
   2404   1.32    nonaka 			rssi = 14 - (2 * vga_idx);
   2405   1.32    nonaka 			break;
   2406   1.32    nonaka 		}
   2407   1.32    nonaka 		rssi += 6;
   2408   1.32    nonaka 	} else {	/* OFDM/HT. */
   2409   1.32    nonaka 		phy = (struct r92c_rx_phystat *)physt;
   2410   1.32    nonaka 		rssi = ((le32toh(phy->phydw1) >> 1) & 0x7f) - 110;
   2411   1.32    nonaka 	}
   2412   1.42     skrll 	return rssi;
   2413   1.32    nonaka }
   2414   1.32    nonaka 
   2415    1.1    nonaka static void
   2416    1.1    nonaka urtwn_rx_frame(struct urtwn_softc *sc, uint8_t *buf, int pktlen)
   2417    1.1    nonaka {
   2418    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2419    1.1    nonaka 	struct ifnet *ifp = ic->ic_ifp;
   2420    1.1    nonaka 	struct ieee80211_frame *wh;
   2421    1.1    nonaka 	struct ieee80211_node *ni;
   2422   1.60   thorpej 	struct r92c_rx_desc_usb *stat;
   2423    1.1    nonaka 	uint32_t rxdw0, rxdw3;
   2424    1.1    nonaka 	struct mbuf *m;
   2425    1.1    nonaka 	uint8_t rate;
   2426    1.1    nonaka 	int8_t rssi = 0;
   2427    1.1    nonaka 	int s, infosz;
   2428    1.1    nonaka 
   2429   1.74      gson 	URTWNHIST_FUNC();
   2430   1.74      gson 	URTWNHIST_CALLARGS("buf=%jp, pktlen=%#jd", (uintptr_t)buf, pktlen, 0, 0);
   2431    1.1    nonaka 
   2432   1.60   thorpej 	stat = (struct r92c_rx_desc_usb *)buf;
   2433    1.1    nonaka 	rxdw0 = le32toh(stat->rxdw0);
   2434    1.1    nonaka 	rxdw3 = le32toh(stat->rxdw3);
   2435    1.1    nonaka 
   2436    1.1    nonaka 	if (__predict_false(rxdw0 & (R92C_RXDW0_CRCERR | R92C_RXDW0_ICVERR))) {
   2437    1.1    nonaka 		/*
   2438    1.1    nonaka 		 * This should not happen since we setup our Rx filter
   2439    1.1    nonaka 		 * to not receive these frames.
   2440    1.1    nonaka 		 */
   2441   1.74      gson 		DPRINTFN(DBG_RX, "CRC error", 0, 0, 0, 0);
   2442   1.81   thorpej 		if_statinc(ifp, if_ierrors);
   2443    1.1    nonaka 		return;
   2444    1.1    nonaka 	}
   2445   1.19  christos 	/*
   2446   1.19  christos 	 * XXX: This will drop most control packets.  Do we really
   2447   1.19  christos 	 * want this in IEEE80211_M_MONITOR mode?
   2448   1.19  christos 	 */
   2449   1.22  christos //	if (__predict_false(pktlen < (int)sizeof(*wh))) {
   2450   1.22  christos 	if (__predict_false(pktlen < (int)sizeof(struct ieee80211_frame_ack))) {
   2451   1.74      gson 		DPRINTFN(DBG_RX, "packet too short %jd", pktlen, 0, 0, 0);
   2452    1.1    nonaka 		ic->ic_stats.is_rx_tooshort++;
   2453   1.81   thorpej 		if_statinc(ifp, if_ierrors);
   2454    1.1    nonaka 		return;
   2455    1.1    nonaka 	}
   2456    1.1    nonaka 	if (__predict_false(pktlen > MCLBYTES)) {
   2457   1.74      gson 		DPRINTFN(DBG_RX, "packet too big %jd", pktlen, 0, 0, 0);
   2458   1.81   thorpej 		if_statinc(ifp, if_ierrors);
   2459    1.1    nonaka 		return;
   2460    1.1    nonaka 	}
   2461    1.1    nonaka 
   2462    1.1    nonaka 	rate = MS(rxdw3, R92C_RXDW3_RATE);
   2463    1.1    nonaka 	infosz = MS(rxdw0, R92C_RXDW0_INFOSZ) * 8;
   2464    1.1    nonaka 
   2465    1.1    nonaka 	/* Get RSSI from PHY status descriptor if present. */
   2466    1.1    nonaka 	if (infosz != 0 && (rxdw0 & R92C_RXDW0_PHYST)) {
   2467   1.49       nat 		if (!ISSET(sc->chip, URTWN_CHIP_92C))
   2468   1.32    nonaka 			rssi = urtwn_r88e_get_rssi(sc, rate, &stat[1]);
   2469   1.32    nonaka 		else
   2470   1.32    nonaka 			rssi = urtwn_get_rssi(sc, rate, &stat[1]);
   2471    1.1    nonaka 		/* Update our average RSSI. */
   2472    1.1    nonaka 		urtwn_update_avgrssi(sc, rate, rssi);
   2473    1.1    nonaka 	}
   2474    1.1    nonaka 
   2475   1.74      gson 	DPRINTFN(DBG_RX, "Rx frame len=%jd rate=%jd infosz=%jd rssi=%jd",
   2476   1.74      gson 	    pktlen, rate, infosz, rssi);
   2477    1.1    nonaka 
   2478    1.1    nonaka 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   2479    1.1    nonaka 	if (__predict_false(m == NULL)) {
   2480    1.1    nonaka 		aprint_error_dev(sc->sc_dev, "couldn't allocate rx mbuf\n");
   2481    1.1    nonaka 		ic->ic_stats.is_rx_nobuf++;
   2482   1.81   thorpej 		if_statinc(ifp, if_ierrors);
   2483    1.1    nonaka 		return;
   2484    1.1    nonaka 	}
   2485    1.1    nonaka 	if (pktlen > (int)MHLEN) {
   2486    1.1    nonaka 		MCLGET(m, M_DONTWAIT);
   2487    1.1    nonaka 		if (__predict_false(!(m->m_flags & M_EXT))) {
   2488    1.1    nonaka 			aprint_error_dev(sc->sc_dev,
   2489    1.1    nonaka 			    "couldn't allocate rx mbuf cluster\n");
   2490    1.1    nonaka 			m_freem(m);
   2491    1.1    nonaka 			ic->ic_stats.is_rx_nobuf++;
   2492   1.81   thorpej 			if_statinc(ifp, if_ierrors);
   2493    1.1    nonaka 			return;
   2494    1.1    nonaka 		}
   2495    1.1    nonaka 	}
   2496    1.1    nonaka 
   2497    1.1    nonaka 	/* Finalize mbuf. */
   2498   1.45     ozaki 	m_set_rcvif(m, ifp);
   2499    1.1    nonaka 	wh = (struct ieee80211_frame *)((uint8_t *)&stat[1] + infosz);
   2500    1.1    nonaka 	memcpy(mtod(m, uint8_t *), wh, pktlen);
   2501    1.1    nonaka 	m->m_pkthdr.len = m->m_len = pktlen;
   2502    1.1    nonaka 
   2503    1.1    nonaka 	s = splnet();
   2504    1.1    nonaka 	if (__predict_false(sc->sc_drvbpf != NULL)) {
   2505    1.1    nonaka 		struct urtwn_rx_radiotap_header *tap = &sc->sc_rxtap;
   2506    1.1    nonaka 
   2507   1.19  christos 		tap->wr_flags = 0;
   2508    1.1    nonaka 		if (!(rxdw3 & R92C_RXDW3_HT)) {
   2509    1.1    nonaka 			switch (rate) {
   2510    1.1    nonaka 			/* CCK. */
   2511    1.1    nonaka 			case  0: tap->wr_rate =   2; break;
   2512    1.1    nonaka 			case  1: tap->wr_rate =   4; break;
   2513    1.1    nonaka 			case  2: tap->wr_rate =  11; break;
   2514    1.1    nonaka 			case  3: tap->wr_rate =  22; break;
   2515    1.1    nonaka 			/* OFDM. */
   2516    1.1    nonaka 			case  4: tap->wr_rate =  12; break;
   2517    1.1    nonaka 			case  5: tap->wr_rate =  18; break;
   2518    1.1    nonaka 			case  6: tap->wr_rate =  24; break;
   2519    1.1    nonaka 			case  7: tap->wr_rate =  36; break;
   2520    1.1    nonaka 			case  8: tap->wr_rate =  48; break;
   2521    1.1    nonaka 			case  9: tap->wr_rate =  72; break;
   2522    1.1    nonaka 			case 10: tap->wr_rate =  96; break;
   2523    1.1    nonaka 			case 11: tap->wr_rate = 108; break;
   2524    1.1    nonaka 			}
   2525    1.1    nonaka 		} else if (rate >= 12) {	/* MCS0~15. */
   2526    1.1    nonaka 			/* Bit 7 set means HT MCS instead of rate. */
   2527    1.1    nonaka 			tap->wr_rate = 0x80 | (rate - 12);
   2528    1.1    nonaka 		}
   2529    1.1    nonaka 		tap->wr_dbm_antsignal = rssi;
   2530   1.13  jmcneill 		tap->wr_chan_freq = htole16(ic->ic_curchan->ic_freq);
   2531   1.13  jmcneill 		tap->wr_chan_flags = htole16(ic->ic_curchan->ic_flags);
   2532    1.1    nonaka 
   2533   1.59   msaitoh 		bpf_mtap2(sc->sc_drvbpf, tap, sc->sc_rxtap_len, m, BPF_D_IN);
   2534    1.1    nonaka 	}
   2535    1.1    nonaka 
   2536    1.1    nonaka 	ni = ieee80211_find_rxnode(ic, (struct ieee80211_frame_min *)wh);
   2537    1.1    nonaka 
   2538    1.1    nonaka 	/* push the frame up to the 802.11 stack */
   2539    1.1    nonaka 	ieee80211_input(ic, m, ni, rssi, 0);
   2540    1.1    nonaka 
   2541    1.1    nonaka 	/* Node is no longer needed. */
   2542    1.1    nonaka 	ieee80211_free_node(ni);
   2543    1.1    nonaka 
   2544    1.1    nonaka 	splx(s);
   2545    1.1    nonaka }
   2546    1.1    nonaka 
   2547    1.1    nonaka static void
   2548   1.42     skrll urtwn_rxeof(struct usbd_xfer *xfer, void *priv, usbd_status status)
   2549    1.1    nonaka {
   2550    1.1    nonaka 	struct urtwn_rx_data *data = priv;
   2551    1.1    nonaka 	struct urtwn_softc *sc = data->sc;
   2552   1.60   thorpej 	struct r92c_rx_desc_usb *stat;
   2553   1.49       nat 	size_t pidx = data->pidx;
   2554    1.1    nonaka 	uint32_t rxdw0;
   2555    1.1    nonaka 	uint8_t *buf;
   2556    1.1    nonaka 	int len, totlen, pktlen, infosz, npkts;
   2557    1.1    nonaka 
   2558   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   2559   1.74      gson 	DPRINTFN(DBG_RX, "status=%jd", status, 0, 0, 0);
   2560    1.1    nonaka 
   2561   1.49       nat 	mutex_enter(&sc->sc_rx_mtx);
   2562   1.49       nat 	TAILQ_REMOVE(&sc->rx_free_list[pidx], data, next);
   2563   1.49       nat 	TAILQ_INSERT_TAIL(&sc->rx_free_list[pidx], data, next);
   2564   1.49       nat 	/* Put this Rx buffer back to our free list. */
   2565   1.49       nat 	mutex_exit(&sc->sc_rx_mtx);
   2566   1.49       nat 
   2567    1.1    nonaka 	if (__predict_false(status != USBD_NORMAL_COMPLETION)) {
   2568    1.1    nonaka 		if (status == USBD_STALLED)
   2569   1.49       nat 			usbd_clear_endpoint_stall_async(sc->rx_pipe[pidx]);
   2570    1.1    nonaka 		else if (status != USBD_CANCELLED)
   2571    1.1    nonaka 			goto resubmit;
   2572    1.1    nonaka 		return;
   2573    1.1    nonaka 	}
   2574    1.1    nonaka 	usbd_get_xfer_status(xfer, NULL, NULL, &len, NULL);
   2575    1.1    nonaka 
   2576    1.1    nonaka 	if (__predict_false(len < (int)sizeof(*stat))) {
   2577   1.74      gson 		DPRINTFN(DBG_RX, "xfer too short %jd", len, 0, 0, 0);
   2578    1.1    nonaka 		goto resubmit;
   2579    1.1    nonaka 	}
   2580    1.1    nonaka 	buf = data->buf;
   2581    1.1    nonaka 
   2582    1.1    nonaka 	/* Get the number of encapsulated frames. */
   2583   1.60   thorpej 	stat = (struct r92c_rx_desc_usb *)buf;
   2584   1.86       nat 	if (ISSET(sc->chip, URTWN_CHIP_92EU))
   2585   1.86       nat 		npkts = MS(le32toh(stat->rxdw2), R92E_RXDW2_PKTCNT);
   2586   1.86       nat 	else
   2587   1.86       nat 		npkts = MS(le32toh(stat->rxdw2), R92C_RXDW2_PKTCNT);
   2588   1.74      gson 	DPRINTFN(DBG_RX, "Rx %jd frames in one chunk", npkts, 0, 0, 0);
   2589    1.1    nonaka 
   2590   1.70   msaitoh 	if (npkts != 0)
   2591   1.70   msaitoh 		rnd_add_uint32(&sc->rnd_source, npkts);
   2592   1.70   msaitoh 
   2593    1.1    nonaka 	/* Process all of them. */
   2594    1.1    nonaka 	while (npkts-- > 0) {
   2595    1.1    nonaka 		if (__predict_false(len < (int)sizeof(*stat))) {
   2596   1.74      gson 			DPRINTFN(DBG_RX, "len(%jd) is short than header",
   2597   1.74      gson 			    len, 0, 0, 0);
   2598    1.1    nonaka 			break;
   2599    1.1    nonaka 		}
   2600   1.60   thorpej 		stat = (struct r92c_rx_desc_usb *)buf;
   2601    1.1    nonaka 		rxdw0 = le32toh(stat->rxdw0);
   2602    1.1    nonaka 
   2603    1.1    nonaka 		pktlen = MS(rxdw0, R92C_RXDW0_PKTLEN);
   2604    1.1    nonaka 		if (__predict_false(pktlen == 0)) {
   2605   1.74      gson 			DPRINTFN(DBG_RX, "pktlen is 0 byte", 0, 0, 0, 0);
   2606   1.19  christos 			break;
   2607    1.1    nonaka 		}
   2608    1.1    nonaka 
   2609    1.1    nonaka 		infosz = MS(rxdw0, R92C_RXDW0_INFOSZ) * 8;
   2610    1.1    nonaka 
   2611    1.1    nonaka 		/* Make sure everything fits in xfer. */
   2612    1.1    nonaka 		totlen = sizeof(*stat) + infosz + pktlen;
   2613    1.1    nonaka 		if (__predict_false(totlen > len)) {
   2614   1.74      gson 			DPRINTFN(DBG_RX, "pktlen (%jd+%jd+%jd) > %jd",
   2615   1.74      gson 			    (int)sizeof(*stat), infosz, pktlen, len);
   2616    1.1    nonaka 			break;
   2617    1.1    nonaka 		}
   2618    1.1    nonaka 
   2619    1.1    nonaka 		/* Process 802.11 frame. */
   2620    1.1    nonaka 		urtwn_rx_frame(sc, buf, pktlen);
   2621    1.1    nonaka 
   2622    1.1    nonaka 		/* Next chunk is 128-byte aligned. */
   2623    1.1    nonaka 		totlen = roundup2(totlen, 128);
   2624    1.1    nonaka 		buf += totlen;
   2625    1.1    nonaka 		len -= totlen;
   2626    1.1    nonaka 	}
   2627    1.1    nonaka 
   2628    1.1    nonaka  resubmit:
   2629    1.1    nonaka 	/* Setup a new transfer. */
   2630   1.42     skrll 	usbd_setup_xfer(xfer, data, data->buf, URTWN_RXBUFSZ,
   2631   1.42     skrll 	    USBD_SHORT_XFER_OK, USBD_NO_TIMEOUT, urtwn_rxeof);
   2632    1.1    nonaka 	(void)usbd_transfer(xfer);
   2633    1.1    nonaka }
   2634    1.1    nonaka 
   2635    1.1    nonaka static void
   2636   1.93      yamt urtwn_put_tx_data(struct urtwn_softc *sc, struct urtwn_tx_data *data)
   2637   1.93      yamt {
   2638   1.93      yamt 	size_t pidx = data->pidx;
   2639   1.93      yamt 
   2640   1.93      yamt 	mutex_enter(&sc->sc_tx_mtx);
   2641   1.93      yamt 	/* Put this Tx buffer back to our free list. */
   2642   1.93      yamt 	TAILQ_INSERT_TAIL(&sc->tx_free_list[pidx], data, next);
   2643   1.93      yamt 	mutex_exit(&sc->sc_tx_mtx);
   2644   1.93      yamt }
   2645   1.93      yamt 
   2646   1.93      yamt static void
   2647   1.42     skrll urtwn_txeof(struct usbd_xfer *xfer, void *priv, usbd_status status)
   2648    1.1    nonaka {
   2649    1.1    nonaka 	struct urtwn_tx_data *data = priv;
   2650    1.1    nonaka 	struct urtwn_softc *sc = data->sc;
   2651    1.1    nonaka 	struct ifnet *ifp = &sc->sc_if;
   2652   1.42     skrll 	size_t pidx = data->pidx;
   2653    1.1    nonaka 	int s;
   2654    1.1    nonaka 
   2655   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   2656   1.74      gson 	DPRINTFN(DBG_TX, "status=%jd", status, 0, 0, 0);
   2657    1.1    nonaka 
   2658   1.93      yamt 	urtwn_put_tx_data(sc, data);
   2659    1.1    nonaka 
   2660   1.16  jmcneill 	s = splnet();
   2661   1.16  jmcneill 	sc->tx_timer = 0;
   2662   1.16  jmcneill 	ifp->if_flags &= ~IFF_OACTIVE;
   2663   1.16  jmcneill 
   2664    1.1    nonaka 	if (__predict_false(status != USBD_NORMAL_COMPLETION)) {
   2665    1.1    nonaka 		if (status != USBD_NOT_STARTED && status != USBD_CANCELLED) {
   2666   1.42     skrll 			if (status == USBD_STALLED) {
   2667   1.42     skrll 				struct usbd_pipe *pipe = sc->tx_pipe[pidx];
   2668   1.20  christos 				usbd_clear_endpoint_stall_async(pipe);
   2669   1.42     skrll 			}
   2670  1.105   mlelstv 			device_printf(sc->sc_dev, "transmit failed, %s\n",
   2671  1.105   mlelstv 			              usbd_errstr(status));
   2672   1.81   thorpej 			if_statinc(ifp, if_oerrors);
   2673    1.1    nonaka 		}
   2674   1.16  jmcneill 		splx(s);
   2675    1.1    nonaka 		return;
   2676    1.1    nonaka 	}
   2677    1.1    nonaka 
   2678   1.81   thorpej 	if_statinc(ifp, if_opackets);
   2679   1.16  jmcneill 	urtwn_start(ifp);
   2680   1.49       nat 	splx(s);
   2681    1.1    nonaka 
   2682    1.1    nonaka }
   2683    1.1    nonaka 
   2684    1.1    nonaka static int
   2685   1.12  christos urtwn_tx(struct urtwn_softc *sc, struct mbuf *m, struct ieee80211_node *ni,
   2686   1.12  christos     struct urtwn_tx_data *data)
   2687    1.1    nonaka {
   2688    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2689    1.1    nonaka 	struct ieee80211_frame *wh;
   2690    1.1    nonaka 	struct ieee80211_key *k = NULL;
   2691   1.60   thorpej 	struct r92c_tx_desc_usb *txd;
   2692   1.49       nat 	size_t i, padsize, xferlen, txd_len;
   2693    1.1    nonaka 	uint16_t seq, sum;
   2694   1.42     skrll 	uint8_t raid, type, tid;
   2695   1.22  christos 	int s, hasqos, error;
   2696    1.1    nonaka 
   2697   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   2698    1.1    nonaka 
   2699    1.1    nonaka 	wh = mtod(m, struct ieee80211_frame *);
   2700    1.1    nonaka 	type = wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK;
   2701   1.49       nat 	txd_len = sizeof(*txd);
   2702   1.49       nat 
   2703   1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_92EU))
   2704   1.49       nat 		txd_len = 32;
   2705    1.1    nonaka 
   2706    1.1    nonaka 	if (wh->i_fc[1] & IEEE80211_FC1_WEP) {
   2707    1.1    nonaka 		k = ieee80211_crypto_encap(ic, ni, m);
   2708   1.93      yamt 		if (k == NULL) {
   2709   1.93      yamt 			urtwn_put_tx_data(sc, data);
   2710   1.95       nat 			m_free(m);
   2711   1.12  christos 			return ENOBUFS;
   2712   1.93      yamt 		}
   2713   1.12  christos 
   2714    1.1    nonaka 		/* packet header may have moved, reset our local pointer */
   2715    1.1    nonaka 		wh = mtod(m, struct ieee80211_frame *);
   2716    1.1    nonaka 	}
   2717    1.1    nonaka 
   2718    1.1    nonaka 	if (__predict_false(sc->sc_drvbpf != NULL)) {
   2719    1.1    nonaka 		struct urtwn_tx_radiotap_header *tap = &sc->sc_txtap;
   2720    1.1    nonaka 
   2721    1.1    nonaka 		tap->wt_flags = 0;
   2722   1.14  jmcneill 		tap->wt_chan_freq = htole16(ic->ic_curchan->ic_freq);
   2723   1.14  jmcneill 		tap->wt_chan_flags = htole16(ic->ic_curchan->ic_flags);
   2724    1.1    nonaka 		if (wh->i_fc[1] & IEEE80211_FC1_WEP)
   2725    1.1    nonaka 			tap->wt_flags |= IEEE80211_RADIOTAP_F_WEP;
   2726    1.1    nonaka 
   2727   1.19  christos 		/* XXX: set tap->wt_rate? */
   2728   1.19  christos 
   2729   1.59   msaitoh 		bpf_mtap2(sc->sc_drvbpf, tap, sc->sc_txtap_len, m, BPF_D_OUT);
   2730    1.1    nonaka 	}
   2731    1.1    nonaka 
   2732   1.42     skrll 	/* non-qos data frames */
   2733   1.42     skrll 	tid = R92C_TXDW1_QSEL_BE;
   2734   1.23  christos 	if ((hasqos = ieee80211_has_qos(wh))) {
   2735    1.1    nonaka 		/* data frames in 11n mode */
   2736    1.1    nonaka 		struct ieee80211_qosframe *qwh = (void *)wh;
   2737    1.1    nonaka 		tid = qwh->i_qos[0] & IEEE80211_QOS_TID;
   2738    1.1    nonaka 	} else if (type != IEEE80211_FC0_TYPE_DATA) {
   2739   1.42     skrll 		tid = R92C_TXDW1_QSEL_MGNT;
   2740    1.1    nonaka 	}
   2741    1.1    nonaka 
   2742   1.49       nat 	if (((txd_len + m->m_pkthdr.len) % 64) == 0) /* XXX: 64 */
   2743    1.1    nonaka 		padsize = 8;
   2744    1.1    nonaka 	else
   2745    1.1    nonaka 		padsize = 0;
   2746    1.1    nonaka 
   2747   1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_92EU))
   2748   1.49       nat 		padsize = 0;
   2749   1.49       nat 
   2750    1.1    nonaka 	/* Fill Tx descriptor. */
   2751   1.60   thorpej 	txd = (struct r92c_tx_desc_usb *)data->buf;
   2752   1.49       nat 	memset(txd, 0, txd_len + padsize);
   2753    1.1    nonaka 
   2754    1.1    nonaka 	txd->txdw0 |= htole32(
   2755    1.1    nonaka 	    SM(R92C_TXDW0_PKTLEN, m->m_pkthdr.len) |
   2756   1.49       nat 	    SM(R92C_TXDW0_OFFSET, txd_len));
   2757   1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_92EU)) {
   2758   1.49       nat 		txd->txdw0 |= htole32(
   2759   1.49       nat 		    R92C_TXDW0_OWN | R92C_TXDW0_FSG | R92C_TXDW0_LSG);
   2760   1.49       nat 	}
   2761    1.1    nonaka 
   2762    1.1    nonaka 	if (IEEE80211_IS_MULTICAST(wh->i_addr1))
   2763    1.1    nonaka 		txd->txdw0 |= htole32(R92C_TXDW0_BMCAST);
   2764    1.1    nonaka 
   2765    1.1    nonaka 	/* fix pad field */
   2766    1.1    nonaka 	if (padsize > 0) {
   2767   1.74      gson 		DPRINTFN(DBG_TX, "padding: size=%jd", padsize, 0, 0, 0);
   2768    1.1    nonaka 		txd->txdw1 |= htole32(SM(R92C_TXDW1_PKTOFF, (padsize / 8)));
   2769    1.1    nonaka 	}
   2770    1.1    nonaka 
   2771    1.1    nonaka 	if (!IEEE80211_IS_MULTICAST(wh->i_addr1) &&
   2772    1.1    nonaka 	    type == IEEE80211_FC0_TYPE_DATA) {
   2773    1.1    nonaka 		if (ic->ic_curmode == IEEE80211_MODE_11B)
   2774    1.1    nonaka 			raid = R92C_RAID_11B;
   2775    1.1    nonaka 		else
   2776    1.1    nonaka 			raid = R92C_RAID_11BG;
   2777   1.74      gson 		DPRINTFN(DBG_TX, "data packet: tid=%jd, raid=%jd",
   2778   1.74      gson 		    tid, raid, 0, 0);
   2779    1.1    nonaka 
   2780   1.49       nat 		if (!ISSET(sc->chip, URTWN_CHIP_92C)) {
   2781   1.32    nonaka 			txd->txdw1 |= htole32(
   2782   1.60   thorpej 			    SM(R88E_TXDW1_MACID, RTWN_MACID_BSS) |
   2783   1.32    nonaka 			    SM(R92C_TXDW1_QSEL, tid) |
   2784   1.32    nonaka 			    SM(R92C_TXDW1_RAID, raid) |
   2785   1.32    nonaka 			    R92C_TXDW1_AGGBK);
   2786   1.32    nonaka 		} else
   2787   1.32    nonaka 			txd->txdw1 |= htole32(
   2788   1.60   thorpej 			    SM(R92C_TXDW1_MACID, RTWN_MACID_BSS) |
   2789   1.32    nonaka 			    SM(R92C_TXDW1_QSEL, tid) |
   2790   1.32    nonaka 			    SM(R92C_TXDW1_RAID, raid) |
   2791   1.32    nonaka 			    R92C_TXDW1_AGGBK);
   2792    1.1    nonaka 
   2793   1.49       nat 		if (ISSET(sc->chip, URTWN_CHIP_88E))
   2794   1.49       nat 			txd->txdw2 |= htole32(R88E_TXDW2_AGGBK);
   2795   1.49       nat 		if (ISSET(sc->chip, URTWN_CHIP_92EU))
   2796   1.49       nat 			txd->txdw3 |= htole32(R92E_TXDW3_AGGBK);
   2797   1.49       nat 
   2798    1.1    nonaka 		if (hasqos) {
   2799    1.1    nonaka 			txd->txdw4 |= htole32(R92C_TXDW4_QOS);
   2800    1.1    nonaka 		}
   2801    1.1    nonaka 
   2802    1.1    nonaka 		if (ic->ic_flags & IEEE80211_F_USEPROT) {
   2803    1.1    nonaka 			/* for 11g */
   2804    1.1    nonaka 			if (ic->ic_protmode == IEEE80211_PROT_CTSONLY) {
   2805    1.1    nonaka 				txd->txdw4 |= htole32(R92C_TXDW4_CTS2SELF |
   2806    1.1    nonaka 				    R92C_TXDW4_HWRTSEN);
   2807    1.1    nonaka 			} else if (ic->ic_protmode == IEEE80211_PROT_RTSCTS) {
   2808    1.1    nonaka 				txd->txdw4 |= htole32(R92C_TXDW4_RTSEN |
   2809    1.1    nonaka 				    R92C_TXDW4_HWRTSEN);
   2810    1.1    nonaka 			}
   2811    1.1    nonaka 		}
   2812    1.1    nonaka 		/* Send RTS at OFDM24. */
   2813    1.1    nonaka 		txd->txdw4 |= htole32(SM(R92C_TXDW4_RTSRATE, 8));
   2814    1.1    nonaka 		txd->txdw5 |= htole32(0x0001ff00);
   2815    1.1    nonaka 		/* Send data at OFDM54. */
   2816   1.32    nonaka 		if (ISSET(sc->chip, URTWN_CHIP_88E))
   2817   1.32    nonaka 			txd->txdw5 |= htole32(0x13 & 0x3f);
   2818   1.32    nonaka 		else
   2819   1.32    nonaka 			txd->txdw5 |= htole32(SM(R92C_TXDW5_DATARATE, 11));
   2820    1.1    nonaka 	} else if (type == IEEE80211_FC0_TYPE_MGT) {
   2821   1.74      gson 		DPRINTFN(DBG_TX, "mgmt packet", 0, 0, 0, 0);
   2822    1.1    nonaka 		txd->txdw1 |= htole32(
   2823   1.60   thorpej 		    SM(R92C_TXDW1_MACID, RTWN_MACID_BSS) |
   2824    1.1    nonaka 		    SM(R92C_TXDW1_QSEL, R92C_TXDW1_QSEL_MGNT) |
   2825    1.1    nonaka 		    SM(R92C_TXDW1_RAID, R92C_RAID_11B));
   2826    1.1    nonaka 
   2827    1.1    nonaka 		/* Force CCK1. */
   2828    1.1    nonaka 		txd->txdw4 |= htole32(R92C_TXDW4_DRVRATE);
   2829    1.1    nonaka 		/* Use 1Mbps */
   2830    1.1    nonaka 		txd->txdw5 |= htole32(SM(R92C_TXDW5_DATARATE, 0));
   2831    1.1    nonaka 	} else {
   2832    1.1    nonaka 		/* broadcast or multicast packets */
   2833   1.74      gson 		DPRINTFN(DBG_TX, "bc or mc packet", 0, 0, 0, 0);
   2834    1.1    nonaka 		txd->txdw1 |= htole32(
   2835   1.60   thorpej 		    SM(R92C_TXDW1_MACID, RTWN_MACID_BC) |
   2836    1.1    nonaka 		    SM(R92C_TXDW1_RAID, R92C_RAID_11B));
   2837    1.1    nonaka 
   2838    1.1    nonaka 		/* Force CCK1. */
   2839    1.1    nonaka 		txd->txdw4 |= htole32(R92C_TXDW4_DRVRATE);
   2840    1.1    nonaka 		/* Use 1Mbps */
   2841    1.1    nonaka 		txd->txdw5 |= htole32(SM(R92C_TXDW5_DATARATE, 0));
   2842    1.1    nonaka 	}
   2843    1.1    nonaka 	/* Set sequence number */
   2844    1.1    nonaka 	seq = LE_READ_2(&wh->i_seq[0]) >> IEEE80211_SEQ_SEQ_SHIFT;
   2845   1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_92EU)) {
   2846   1.49       nat 		txd->txdseq |= htole16(seq);
   2847    1.1    nonaka 
   2848   1.49       nat 		if (!hasqos) {
   2849   1.49       nat 			/* Use HW sequence numbering for non-QoS frames. */
   2850   1.49       nat 			txd->txdw4  |= htole32(R92C_TXDW4_HWSEQ);
   2851   1.49       nat 			txd->txdseq |= htole16(R92C_HWSEQ_EN);
   2852   1.49       nat 		}
   2853   1.49       nat 	} else {
   2854   1.49       nat 		txd->txdseq2 |= htole16((seq & R92E_HWSEQ_MASK) <<
   2855   1.49       nat 		    R92E_HWSEQ_SHIFT);
   2856   1.49       nat 		if (!hasqos) {
   2857   1.49       nat 			/* Use HW sequence numbering for non-QoS frames. */
   2858   1.49       nat 			txd->txdw4  |= htole32(R92C_TXDW4_HWSEQ);
   2859   1.49       nat 			txd->txdw7 |= htole16(R92C_HWSEQ_EN);
   2860   1.49       nat 		}
   2861    1.1    nonaka 	}
   2862    1.1    nonaka 
   2863    1.1    nonaka 	/* Compute Tx descriptor checksum. */
   2864    1.1    nonaka 	sum = 0;
   2865   1.49       nat 	for (i = 0; i < R92C_TXDESC_SUMSIZE / 2; i++)
   2866    1.1    nonaka 		sum ^= ((uint16_t *)txd)[i];
   2867    1.1    nonaka 	txd->txdsum = sum;	/* NB: already little endian. */
   2868    1.1    nonaka 
   2869   1.49       nat 	xferlen = txd_len + m->m_pkthdr.len + padsize;
   2870   1.49       nat 	m_copydata(m, 0, m->m_pkthdr.len, (char *)&txd[0] + txd_len + padsize);
   2871    1.1    nonaka 
   2872    1.1    nonaka 	s = splnet();
   2873   1.42     skrll 	usbd_setup_xfer(data->xfer, data, data->buf, xferlen,
   2874   1.42     skrll 	    USBD_FORCE_SHORT_XFER, URTWN_TX_TIMEOUT,
   2875    1.1    nonaka 	    urtwn_txeof);
   2876    1.1    nonaka 	error = usbd_transfer(data->xfer);
   2877    1.1    nonaka 	if (__predict_false(error != USBD_NORMAL_COMPLETION &&
   2878    1.1    nonaka 	    error != USBD_IN_PROGRESS)) {
   2879    1.1    nonaka 		splx(s);
   2880   1.74      gson 		DPRINTFN(DBG_TX, "transfer failed %jd", error, 0, 0, 0);
   2881   1.12  christos 		return error;
   2882    1.1    nonaka 	}
   2883    1.1    nonaka 	splx(s);
   2884   1.12  christos 	return 0;
   2885    1.1    nonaka }
   2886    1.1    nonaka 
   2887   1.42     skrll struct urtwn_tx_data *
   2888   1.42     skrll urtwn_get_tx_data(struct urtwn_softc *sc, size_t pidx)
   2889   1.42     skrll {
   2890   1.42     skrll 	struct urtwn_tx_data *data = NULL;
   2891   1.42     skrll 
   2892   1.42     skrll 	mutex_enter(&sc->sc_tx_mtx);
   2893   1.42     skrll 	if (!TAILQ_EMPTY(&sc->tx_free_list[pidx])) {
   2894   1.42     skrll 		data = TAILQ_FIRST(&sc->tx_free_list[pidx]);
   2895   1.42     skrll 		TAILQ_REMOVE(&sc->tx_free_list[pidx], data, next);
   2896   1.42     skrll 	}
   2897   1.42     skrll 	mutex_exit(&sc->sc_tx_mtx);
   2898   1.42     skrll 
   2899   1.42     skrll 	return data;
   2900   1.42     skrll }
   2901   1.42     skrll 
   2902    1.1    nonaka static void
   2903    1.1    nonaka urtwn_start(struct ifnet *ifp)
   2904    1.1    nonaka {
   2905    1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   2906    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2907   1.12  christos 	struct urtwn_tx_data *data;
   2908    1.1    nonaka 	struct ether_header *eh;
   2909    1.1    nonaka 	struct ieee80211_node *ni;
   2910    1.1    nonaka 	struct mbuf *m;
   2911    1.1    nonaka 
   2912   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   2913    1.1    nonaka 
   2914    1.1    nonaka 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
   2915    1.1    nonaka 		return;
   2916    1.1    nonaka 
   2917   1.12  christos 	data = NULL;
   2918    1.1    nonaka 	for (;;) {
   2919   1.42     skrll 		/* Send pending management frames first. */
   2920   1.42     skrll 		IF_POLL(&ic->ic_mgtq, m);
   2921   1.42     skrll 		if (m != NULL) {
   2922   1.42     skrll 			/* Use AC_VO for management frames. */
   2923   1.17  jmcneill 
   2924   1.42     skrll 			data = urtwn_get_tx_data(sc, sc->ac2idx[WME_AC_VO]);
   2925    1.1    nonaka 
   2926   1.42     skrll 			if (data == NULL) {
   2927   1.42     skrll 				ifp->if_flags |= IFF_OACTIVE;
   2928   1.74      gson 				DPRINTFN(DBG_TX, "empty tx_free_list",
   2929   1.74      gson 				    0, 0, 0, 0);
   2930   1.42     skrll 				return;
   2931   1.42     skrll 			}
   2932   1.42     skrll 			IF_DEQUEUE(&ic->ic_mgtq, m);
   2933   1.43     ozaki 			ni = M_GETCTX(m, struct ieee80211_node *);
   2934   1.44     ozaki 			M_CLEARCTX(m);
   2935    1.1    nonaka 			goto sendit;
   2936    1.1    nonaka 		}
   2937    1.1    nonaka 		if (ic->ic_state != IEEE80211_S_RUN)
   2938    1.1    nonaka 			break;
   2939    1.1    nonaka 
   2940    1.1    nonaka 		/* Encapsulate and send data frames. */
   2941   1.42     skrll 		IFQ_POLL(&ifp->if_snd, m);
   2942    1.1    nonaka 		if (m == NULL)
   2943    1.1    nonaka 			break;
   2944   1.12  christos 
   2945   1.42     skrll 		struct ieee80211_frame *wh = mtod(m, struct ieee80211_frame *);
   2946   1.42     skrll 		uint8_t type = wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK;
   2947   1.42     skrll 		uint8_t qid = WME_AC_BE;
   2948   1.42     skrll 		if (ieee80211_has_qos(wh)) {
   2949   1.42     skrll 			/* data frames in 11n mode */
   2950   1.42     skrll 			struct ieee80211_qosframe *qwh = (void *)wh;
   2951   1.42     skrll 			uint8_t tid = qwh->i_qos[0] & IEEE80211_QOS_TID;
   2952   1.42     skrll 			qid = TID_TO_WME_AC(tid);
   2953   1.42     skrll 		} else if (type != IEEE80211_FC0_TYPE_DATA) {
   2954   1.42     skrll 			qid = WME_AC_VO;
   2955   1.42     skrll 		}
   2956   1.42     skrll 		data = urtwn_get_tx_data(sc, sc->ac2idx[qid]);
   2957   1.42     skrll 
   2958   1.42     skrll 		if (data == NULL) {
   2959   1.42     skrll 			ifp->if_flags |= IFF_OACTIVE;
   2960   1.74      gson 			DPRINTFN(DBG_TX, "empty tx_free_list", 0, 0, 0, 0);
   2961   1.42     skrll 			return;
   2962   1.42     skrll 		}
   2963   1.42     skrll 		IFQ_DEQUEUE(&ifp->if_snd, m);
   2964   1.42     skrll 
   2965    1.1    nonaka 		if (m->m_len < (int)sizeof(*eh) &&
   2966    1.1    nonaka 		    (m = m_pullup(m, sizeof(*eh))) == NULL) {
   2967   1.94       mrg 			device_printf(sc->sc_dev, "m_pullup failed\n");
   2968   1.81   thorpej 			if_statinc(ifp, if_oerrors);
   2969   1.93      yamt 			urtwn_put_tx_data(sc, data);
   2970   1.95       nat 			m_freem(m);
   2971    1.1    nonaka 			continue;
   2972    1.1    nonaka 		}
   2973    1.1    nonaka 		eh = mtod(m, struct ether_header *);
   2974    1.1    nonaka 		ni = ieee80211_find_txnode(ic, eh->ether_dhost);
   2975    1.1    nonaka 		if (ni == NULL) {
   2976   1.94       mrg 			device_printf(sc->sc_dev,
   2977   1.94       mrg 			    "unable to find transmit node\n");
   2978   1.81   thorpej 			if_statinc(ifp, if_oerrors);
   2979   1.93      yamt 			urtwn_put_tx_data(sc, data);
   2980   1.95       nat 			m_freem(m);
   2981    1.1    nonaka 			continue;
   2982    1.1    nonaka 		}
   2983    1.1    nonaka 
   2984   1.59   msaitoh 		bpf_mtap(ifp, m, BPF_D_OUT);
   2985    1.1    nonaka 
   2986    1.1    nonaka 		if ((m = ieee80211_encap(ic, m, ni)) == NULL) {
   2987    1.1    nonaka 			ieee80211_free_node(ni);
   2988   1.94       mrg 			device_printf(sc->sc_dev,
   2989   1.94       mrg 			    "unable to encapsulate packet\n");
   2990   1.81   thorpej 			if_statinc(ifp, if_oerrors);
   2991   1.93      yamt 			urtwn_put_tx_data(sc, data);
   2992   1.95       nat 			m_freem(m);
   2993    1.1    nonaka 			continue;
   2994    1.1    nonaka 		}
   2995    1.1    nonaka  sendit:
   2996   1.59   msaitoh 		bpf_mtap3(ic->ic_rawbpf, m, BPF_D_OUT);
   2997    1.1    nonaka 
   2998   1.12  christos 		if (urtwn_tx(sc, m, ni, data) != 0) {
   2999   1.12  christos 			m_freem(m);
   3000    1.1    nonaka 			ieee80211_free_node(ni);
   3001   1.94       mrg 			device_printf(sc->sc_dev,
   3002   1.94       mrg 			    "unable to transmit packet\n");
   3003   1.81   thorpej 			if_statinc(ifp, if_oerrors);
   3004    1.1    nonaka 			continue;
   3005    1.1    nonaka 		}
   3006   1.12  christos 		m_freem(m);
   3007   1.12  christos 		ieee80211_free_node(ni);
   3008    1.1    nonaka 		sc->tx_timer = 5;
   3009    1.1    nonaka 		ifp->if_timer = 1;
   3010    1.1    nonaka 	}
   3011    1.1    nonaka }
   3012    1.1    nonaka 
   3013    1.1    nonaka static void
   3014    1.1    nonaka urtwn_watchdog(struct ifnet *ifp)
   3015    1.1    nonaka {
   3016    1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   3017    1.1    nonaka 
   3018   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   3019    1.1    nonaka 
   3020    1.1    nonaka 	ifp->if_timer = 0;
   3021    1.1    nonaka 
   3022    1.1    nonaka 	if (sc->tx_timer > 0) {
   3023    1.1    nonaka 		if (--sc->tx_timer == 0) {
   3024   1.94       mrg 			device_printf(sc->sc_dev, "device timeout\n");
   3025    1.1    nonaka 			/* urtwn_init(ifp); XXX needs a process context! */
   3026   1.81   thorpej 			if_statinc(ifp, if_oerrors);
   3027    1.1    nonaka 			return;
   3028    1.1    nonaka 		}
   3029    1.1    nonaka 		ifp->if_timer = 1;
   3030    1.1    nonaka 	}
   3031    1.1    nonaka 	ieee80211_watchdog(&sc->sc_ic);
   3032    1.1    nonaka }
   3033    1.1    nonaka 
   3034    1.1    nonaka static int
   3035    1.1    nonaka urtwn_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   3036    1.1    nonaka {
   3037    1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   3038    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   3039    1.1    nonaka 	int s, error = 0;
   3040    1.1    nonaka 
   3041   1.74      gson 	URTWNHIST_FUNC();
   3042   1.83  christos 	URTWNHIST_CALLARGS("cmd=0x%08jx, data=%#jx", cmd, (uintptr_t)data,
   3043   1.74      gson 	    0, 0);
   3044    1.1    nonaka 
   3045    1.1    nonaka 	s = splnet();
   3046    1.1    nonaka 
   3047    1.1    nonaka 	switch (cmd) {
   3048    1.1    nonaka 	case SIOCSIFFLAGS:
   3049    1.1    nonaka 		if ((error = ifioctl_common(ifp, cmd, data)) != 0)
   3050    1.1    nonaka 			break;
   3051   1.12  christos 		switch (ifp->if_flags & (IFF_UP | IFF_RUNNING)) {
   3052   1.12  christos 		case IFF_UP | IFF_RUNNING:
   3053    1.1    nonaka 			break;
   3054    1.1    nonaka 		case IFF_UP:
   3055    1.1    nonaka 			urtwn_init(ifp);
   3056    1.1    nonaka 			break;
   3057    1.1    nonaka 		case IFF_RUNNING:
   3058    1.1    nonaka 			urtwn_stop(ifp, 1);
   3059    1.1    nonaka 			break;
   3060    1.1    nonaka 		case 0:
   3061    1.1    nonaka 			break;
   3062    1.1    nonaka 		}
   3063    1.1    nonaka 		break;
   3064    1.1    nonaka 
   3065    1.1    nonaka 	case SIOCADDMULTI:
   3066    1.1    nonaka 	case SIOCDELMULTI:
   3067    1.1    nonaka 		if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
   3068    1.1    nonaka 			/* setup multicast filter, etc */
   3069    1.1    nonaka 			error = 0;
   3070    1.1    nonaka 		}
   3071    1.1    nonaka 		break;
   3072    1.1    nonaka 
   3073   1.69  christos 	case SIOCS80211CHANNEL:
   3074   1.69  christos 		/*
   3075   1.69  christos 		 * This allows for fast channel switching in monitor mode
   3076   1.69  christos 		 * (used by kismet). In IBSS mode, we must explicitly reset
   3077   1.69  christos 		 * the interface to generate a new beacon frame.
   3078   1.69  christos 		 */
   3079   1.69  christos 		error = ieee80211_ioctl(ic, cmd, data);
   3080   1.69  christos 		if (error == ENETRESET &&
   3081   1.69  christos 		    ic->ic_opmode == IEEE80211_M_MONITOR) {
   3082   1.69  christos 			urtwn_set_chan(sc, ic->ic_curchan,
   3083   1.69  christos 			    IEEE80211_HTINFO_2NDCHAN_NONE);
   3084   1.69  christos 			error = 0;
   3085   1.69  christos 		}
   3086   1.69  christos 		break;
   3087   1.69  christos 
   3088    1.1    nonaka 	default:
   3089    1.1    nonaka 		error = ieee80211_ioctl(ic, cmd, data);
   3090    1.1    nonaka 		break;
   3091    1.1    nonaka 	}
   3092    1.1    nonaka 	if (error == ENETRESET) {
   3093    1.1    nonaka 		if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) ==
   3094   1.16  jmcneill 		    (IFF_UP | IFF_RUNNING) &&
   3095   1.16  jmcneill 		    ic->ic_roaming != IEEE80211_ROAMING_MANUAL) {
   3096    1.1    nonaka 			urtwn_init(ifp);
   3097    1.1    nonaka 		}
   3098    1.1    nonaka 		error = 0;
   3099    1.1    nonaka 	}
   3100    1.1    nonaka 
   3101    1.1    nonaka 	splx(s);
   3102    1.1    nonaka 
   3103   1.42     skrll 	return error;
   3104    1.1    nonaka }
   3105    1.1    nonaka 
   3106   1.32    nonaka static __inline int
   3107   1.32    nonaka urtwn_power_on(struct urtwn_softc *sc)
   3108   1.32    nonaka {
   3109   1.32    nonaka 
   3110   1.32    nonaka 	return sc->sc_power_on(sc);
   3111   1.32    nonaka }
   3112   1.32    nonaka 
   3113    1.1    nonaka static int
   3114   1.32    nonaka urtwn_r92c_power_on(struct urtwn_softc *sc)
   3115    1.1    nonaka {
   3116    1.1    nonaka 	uint32_t reg;
   3117    1.1    nonaka 	int ntries;
   3118    1.1    nonaka 
   3119   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   3120    1.1    nonaka 
   3121   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3122   1.12  christos 
   3123    1.1    nonaka 	/* Wait for autoload done bit. */
   3124    1.1    nonaka 	for (ntries = 0; ntries < 1000; ntries++) {
   3125    1.1    nonaka 		if (urtwn_read_1(sc, R92C_APS_FSMCO) & R92C_APS_FSMCO_PFM_ALDN)
   3126    1.1    nonaka 			break;
   3127    1.1    nonaka 		DELAY(5);
   3128    1.1    nonaka 	}
   3129    1.1    nonaka 	if (ntries == 1000) {
   3130    1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3131    1.1    nonaka 		    "timeout waiting for chip autoload\n");
   3132   1.42     skrll 		return ETIMEDOUT;
   3133    1.1    nonaka 	}
   3134    1.1    nonaka 
   3135    1.1    nonaka 	/* Unlock ISO/CLK/Power control register. */
   3136    1.1    nonaka 	urtwn_write_1(sc, R92C_RSV_CTRL, 0);
   3137  1.100       nat 	DELAY(5);
   3138    1.1    nonaka 	/* Move SPS into PWM mode. */
   3139    1.1    nonaka 	urtwn_write_1(sc, R92C_SPS0_CTRL, 0x2b);
   3140   1.49       nat 	DELAY(5);
   3141    1.1    nonaka 
   3142    1.1    nonaka 	reg = urtwn_read_1(sc, R92C_LDOV12D_CTRL);
   3143    1.1    nonaka 	if (!(reg & R92C_LDOV12D_CTRL_LDV12_EN)) {
   3144    1.1    nonaka 		urtwn_write_1(sc, R92C_LDOV12D_CTRL,
   3145    1.1    nonaka 		    reg | R92C_LDOV12D_CTRL_LDV12_EN);
   3146    1.1    nonaka 		DELAY(100);
   3147    1.1    nonaka 		urtwn_write_1(sc, R92C_SYS_ISO_CTRL,
   3148    1.1    nonaka 		    urtwn_read_1(sc, R92C_SYS_ISO_CTRL) &
   3149    1.1    nonaka 		    ~R92C_SYS_ISO_CTRL_MD2PP);
   3150    1.1    nonaka 	}
   3151    1.1    nonaka 
   3152    1.1    nonaka 	/* Auto enable WLAN. */
   3153    1.1    nonaka 	urtwn_write_2(sc, R92C_APS_FSMCO,
   3154    1.1    nonaka 	    urtwn_read_2(sc, R92C_APS_FSMCO) | R92C_APS_FSMCO_APFM_ONMAC);
   3155    1.1    nonaka 	for (ntries = 0; ntries < 1000; ntries++) {
   3156    1.1    nonaka 		if (!(urtwn_read_2(sc, R92C_APS_FSMCO) &
   3157    1.1    nonaka 		    R92C_APS_FSMCO_APFM_ONMAC))
   3158    1.1    nonaka 			break;
   3159   1.49       nat 		DELAY(100);
   3160    1.1    nonaka 	}
   3161    1.1    nonaka 	if (ntries == 1000) {
   3162    1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3163    1.1    nonaka 		    "timeout waiting for MAC auto ON\n");
   3164   1.42     skrll 		return ETIMEDOUT;
   3165    1.1    nonaka 	}
   3166    1.1    nonaka 
   3167    1.1    nonaka 	/* Enable radio, GPIO and LED functions. */
   3168    1.1    nonaka 	KASSERT((R92C_APS_FSMCO_AFSM_HSUS | R92C_APS_FSMCO_PDN_EN |
   3169    1.1    nonaka 	    R92C_APS_FSMCO_PFM_ALDN) == 0x0812);
   3170    1.1    nonaka 	urtwn_write_2(sc, R92C_APS_FSMCO,
   3171    1.1    nonaka 	    R92C_APS_FSMCO_AFSM_HSUS |
   3172    1.1    nonaka 	    R92C_APS_FSMCO_PDN_EN |
   3173    1.1    nonaka 	    R92C_APS_FSMCO_PFM_ALDN);
   3174    1.1    nonaka 
   3175    1.1    nonaka 	/* Release RF digital isolation. */
   3176    1.1    nonaka 	urtwn_write_2(sc, R92C_SYS_ISO_CTRL,
   3177    1.1    nonaka 	    urtwn_read_2(sc, R92C_SYS_ISO_CTRL) & ~R92C_SYS_ISO_CTRL_DIOR);
   3178    1.1    nonaka 
   3179    1.1    nonaka 	/* Initialize MAC. */
   3180    1.1    nonaka 	urtwn_write_1(sc, R92C_APSD_CTRL,
   3181    1.1    nonaka 	    urtwn_read_1(sc, R92C_APSD_CTRL) & ~R92C_APSD_CTRL_OFF);
   3182    1.1    nonaka 	for (ntries = 0; ntries < 200; ntries++) {
   3183    1.1    nonaka 		if (!(urtwn_read_1(sc, R92C_APSD_CTRL) &
   3184    1.1    nonaka 		    R92C_APSD_CTRL_OFF_STATUS))
   3185    1.1    nonaka 			break;
   3186    1.1    nonaka 		DELAY(5);
   3187    1.1    nonaka 	}
   3188    1.1    nonaka 	if (ntries == 200) {
   3189    1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3190    1.1    nonaka 		    "timeout waiting for MAC initialization\n");
   3191   1.42     skrll 		return ETIMEDOUT;
   3192    1.1    nonaka 	}
   3193    1.1    nonaka 
   3194    1.1    nonaka 	/* Enable MAC DMA/WMAC/SCHEDULE/SEC blocks. */
   3195    1.1    nonaka 	reg = urtwn_read_2(sc, R92C_CR);
   3196    1.1    nonaka 	reg |= R92C_CR_HCI_TXDMA_EN | R92C_CR_HCI_RXDMA_EN |
   3197    1.1    nonaka 	    R92C_CR_TXDMA_EN | R92C_CR_RXDMA_EN | R92C_CR_PROTOCOL_EN |
   3198    1.1    nonaka 	    R92C_CR_SCHEDULE_EN | R92C_CR_MACTXEN | R92C_CR_MACRXEN |
   3199    1.1    nonaka 	    R92C_CR_ENSEC;
   3200    1.1    nonaka 	urtwn_write_2(sc, R92C_CR, reg);
   3201    1.1    nonaka 
   3202    1.1    nonaka 	urtwn_write_1(sc, 0xfe10, 0x19);
   3203  1.100       nat 
   3204  1.100       nat 	urtwn_delay_ms(sc, 1);
   3205  1.100       nat 
   3206   1.42     skrll 	return 0;
   3207    1.1    nonaka }
   3208    1.1    nonaka 
   3209    1.1    nonaka static int
   3210   1.49       nat urtwn_r92e_power_on(struct urtwn_softc *sc)
   3211   1.49       nat {
   3212   1.49       nat 	uint32_t reg;
   3213   1.49       nat 	uint32_t val;
   3214   1.49       nat 	int ntries;
   3215   1.49       nat 
   3216   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   3217   1.49       nat 
   3218   1.49       nat 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3219   1.49       nat 
   3220   1.49       nat 	/* Enable radio, GPIO and LED functions. */
   3221   1.49       nat 	KASSERT((R92C_APS_FSMCO_AFSM_HSUS | R92C_APS_FSMCO_PDN_EN |
   3222   1.49       nat 	    R92C_APS_FSMCO_PFM_ALDN) == 0x0812);
   3223   1.49       nat 	urtwn_write_2(sc, R92C_APS_FSMCO,
   3224   1.49       nat 	    R92C_APS_FSMCO_AFSM_HSUS |
   3225   1.49       nat 	    R92C_APS_FSMCO_PDN_EN |
   3226   1.49       nat 	    R92C_APS_FSMCO_PFM_ALDN);
   3227   1.49       nat 
   3228   1.49       nat 	if (urtwn_read_4(sc, R92E_SYS_CFG1_8192E) & R92E_SPSLDO_SEL){
   3229   1.49       nat 		/* LDO. */
   3230   1.52     skrll 		urtwn_write_1(sc, R92E_LDO_SWR_CTRL, 0xc3);
   3231   1.49       nat 	}
   3232   1.49       nat 	else	{
   3233   1.49       nat 		urtwn_write_2(sc, R92C_SYS_SWR_CTRL2, urtwn_read_2(sc,
   3234   1.49       nat 		    R92C_SYS_SWR_CTRL2) & 0xffff);
   3235   1.49       nat 		urtwn_write_1(sc, R92E_LDO_SWR_CTRL, 0x83);
   3236   1.49       nat 	}
   3237   1.49       nat 
   3238   1.49       nat 	for (ntries = 0; ntries < 2; ntries++) {
   3239   1.49       nat 		urtwn_write_1(sc, R92C_AFE_PLL_CTRL,
   3240   1.49       nat 		    urtwn_read_1(sc, R92C_AFE_PLL_CTRL));
   3241   1.49       nat 		urtwn_write_2(sc, R92C_AFE_CTRL4, urtwn_read_2(sc,
   3242   1.49       nat 		    R92C_AFE_CTRL4));
   3243   1.49       nat 	}
   3244   1.49       nat 
   3245   1.49       nat 	/* Reset BB. */
   3246   1.49       nat 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   3247   1.49       nat 	urtwn_read_1(sc, R92C_SYS_FUNC_EN) & ~(R92C_SYS_FUNC_EN_BBRSTB |
   3248   1.49       nat 	    R92C_SYS_FUNC_EN_BB_GLB_RST));
   3249   1.49       nat 
   3250   1.49       nat 	urtwn_write_1(sc, R92C_AFE_XTAL_CTRL + 2, urtwn_read_1(sc,
   3251   1.49       nat 	    R92C_AFE_XTAL_CTRL + 2) | 0x80);
   3252   1.49       nat 
   3253   1.49       nat 	/* Disable HWPDN. */
   3254   1.49       nat 	urtwn_write_2(sc, R92C_APS_FSMCO, urtwn_read_2(sc,
   3255   1.49       nat 	    R92C_APS_FSMCO) & ~R92C_APS_FSMCO_APDM_HPDN);
   3256   1.49       nat 
   3257   1.49       nat 	/* Disable WL suspend. */
   3258   1.49       nat 	urtwn_write_2(sc, R92C_APS_FSMCO, urtwn_read_2(sc,
   3259   1.49       nat 	    R92C_APS_FSMCO) & ~(R92C_APS_FSMCO_AFSM_PCIE |
   3260   1.49       nat 	    R92C_APS_FSMCO_AFSM_HSUS));
   3261   1.49       nat 
   3262   1.49       nat 	urtwn_write_4(sc, R92C_APS_FSMCO, urtwn_read_4(sc,
   3263   1.49       nat 	    R92C_APS_FSMCO) | R92C_APS_FSMCO_RDY_MACON);
   3264   1.49       nat 	urtwn_write_2(sc, R92C_APS_FSMCO, urtwn_read_2(sc,
   3265   1.49       nat 	    R92C_APS_FSMCO) | R92C_APS_FSMCO_APFM_ONMAC);
   3266   1.49       nat 	for (ntries = 0; ntries < 10000; ntries++) {
   3267   1.49       nat 		val = urtwn_read_2(sc, R92C_APS_FSMCO) &
   3268   1.49       nat 		 R92C_APS_FSMCO_APFM_ONMAC;
   3269   1.49       nat 		if (val == 0x0)
   3270   1.49       nat 			break;
   3271   1.49       nat 		DELAY(10);
   3272   1.49       nat 	}
   3273   1.49       nat 	if (ntries == 10000) {
   3274   1.49       nat 		aprint_error_dev(sc->sc_dev,
   3275   1.49       nat 		    "timeout waiting for chip power up\n");
   3276   1.49       nat 		return ETIMEDOUT;
   3277   1.49       nat 	}
   3278   1.52     skrll 
   3279   1.49       nat 	urtwn_write_2(sc, R92C_CR, 0x00);
   3280   1.49       nat 	reg = urtwn_read_2(sc, R92C_CR);
   3281   1.49       nat 	reg |= R92C_CR_HCI_TXDMA_EN | R92C_CR_HCI_RXDMA_EN |
   3282   1.49       nat 	    R92C_CR_TXDMA_EN | R92C_CR_RXDMA_EN | R92C_CR_PROTOCOL_EN |
   3283   1.49       nat 	    R92C_CR_SCHEDULE_EN | R92C_CR_ENSEC;
   3284   1.49       nat 	urtwn_write_2(sc, R92C_CR, reg);
   3285   1.49       nat 
   3286   1.49       nat 	return 0;
   3287   1.49       nat }
   3288   1.49       nat 
   3289   1.49       nat static int
   3290   1.32    nonaka urtwn_r88e_power_on(struct urtwn_softc *sc)
   3291   1.32    nonaka {
   3292   1.32    nonaka 	uint32_t reg;
   3293   1.32    nonaka 	uint8_t val;
   3294   1.32    nonaka 	int ntries;
   3295   1.32    nonaka 
   3296   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   3297   1.32    nonaka 
   3298   1.32    nonaka 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3299   1.32    nonaka 
   3300   1.32    nonaka 	/* Wait for power ready bit. */
   3301   1.32    nonaka 	for (ntries = 0; ntries < 5000; ntries++) {
   3302   1.32    nonaka 		val = urtwn_read_1(sc, 0x6) & 0x2;
   3303   1.32    nonaka 		if (val == 0x2)
   3304   1.32    nonaka 			break;
   3305   1.32    nonaka 		DELAY(10);
   3306   1.32    nonaka 	}
   3307   1.32    nonaka 	if (ntries == 5000) {
   3308   1.32    nonaka 		aprint_error_dev(sc->sc_dev,
   3309   1.32    nonaka 		    "timeout waiting for chip power up\n");
   3310   1.42     skrll 		return ETIMEDOUT;
   3311   1.32    nonaka 	}
   3312   1.32    nonaka 
   3313   1.32    nonaka 	/* Reset BB. */
   3314   1.32    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   3315   1.32    nonaka 	urtwn_read_1(sc, R92C_SYS_FUNC_EN) & ~(R92C_SYS_FUNC_EN_BBRSTB |
   3316   1.32    nonaka 	    R92C_SYS_FUNC_EN_BB_GLB_RST));
   3317   1.32    nonaka 
   3318   1.32    nonaka 	urtwn_write_1(sc, 0x26, urtwn_read_1(sc, 0x26) | 0x80);
   3319   1.32    nonaka 
   3320   1.32    nonaka 	/* Disable HWPDN. */
   3321   1.32    nonaka 	urtwn_write_1(sc, 0x5, urtwn_read_1(sc, 0x5) & ~0x80);
   3322   1.32    nonaka 
   3323   1.32    nonaka 	/* Disable WL suspend. */
   3324   1.32    nonaka 	urtwn_write_1(sc, 0x5, urtwn_read_1(sc, 0x5) & ~0x18);
   3325   1.32    nonaka 
   3326   1.32    nonaka 	urtwn_write_1(sc, 0x5, urtwn_read_1(sc, 0x5) | 0x1);
   3327   1.32    nonaka 	for (ntries = 0; ntries < 5000; ntries++) {
   3328   1.32    nonaka 		if (!(urtwn_read_1(sc, 0x5) & 0x1))
   3329   1.32    nonaka 			break;
   3330   1.32    nonaka 		DELAY(10);
   3331   1.32    nonaka 	}
   3332   1.32    nonaka 	if (ntries == 5000)
   3333   1.42     skrll 		return ETIMEDOUT;
   3334   1.32    nonaka 
   3335   1.32    nonaka 	/* Enable LDO normal mode. */
   3336   1.32    nonaka 	urtwn_write_1(sc, 0x23, urtwn_read_1(sc, 0x23) & ~0x10);
   3337   1.32    nonaka 
   3338   1.32    nonaka 	/* Enable MAC DMA/WMAC/SCHEDULE/SEC blocks. */
   3339   1.32    nonaka 	urtwn_write_2(sc, R92C_CR, 0);
   3340   1.32    nonaka 	reg = urtwn_read_2(sc, R92C_CR);
   3341   1.32    nonaka 	reg |= R92C_CR_HCI_TXDMA_EN | R92C_CR_HCI_RXDMA_EN |
   3342   1.32    nonaka 	    R92C_CR_TXDMA_EN | R92C_CR_RXDMA_EN | R92C_CR_PROTOCOL_EN |
   3343   1.32    nonaka 	    R92C_CR_SCHEDULE_EN | R92C_CR_ENSEC | R92C_CR_CALTMR_EN;
   3344   1.32    nonaka 	urtwn_write_2(sc, R92C_CR, reg);
   3345   1.32    nonaka 
   3346   1.42     skrll 	return 0;
   3347   1.32    nonaka }
   3348   1.32    nonaka 
   3349   1.88  jdolecek static int __noinline
   3350    1.1    nonaka urtwn_llt_init(struct urtwn_softc *sc)
   3351    1.1    nonaka {
   3352   1.32    nonaka 	size_t i, page_count, pktbuf_count;
   3353   1.49       nat 	uint32_t val;
   3354   1.22  christos 	int error;
   3355    1.1    nonaka 
   3356   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   3357    1.1    nonaka 
   3358   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3359   1.12  christos 
   3360   1.52     skrll 	if (sc->chip & URTWN_CHIP_88E)
   3361   1.49       nat 		page_count = R88E_TX_PAGE_COUNT;
   3362   1.52     skrll 	else if (sc->chip & URTWN_CHIP_92EU)
   3363   1.49       nat 		page_count = R92E_TX_PAGE_COUNT;
   3364   1.49       nat 	else
   3365   1.49       nat 		page_count = R92C_TX_PAGE_COUNT;
   3366   1.49       nat 	if (sc->chip & URTWN_CHIP_88E)
   3367   1.49       nat 		pktbuf_count = R88E_TXPKTBUF_COUNT;
   3368   1.49       nat 	else if (sc->chip & URTWN_CHIP_92EU)
   3369   1.49       nat 		pktbuf_count = R88E_TXPKTBUF_COUNT;
   3370   1.49       nat 	else
   3371   1.49       nat 		pktbuf_count = R92C_TXPKTBUF_COUNT;
   3372   1.49       nat 
   3373   1.49       nat 	if (sc->chip & URTWN_CHIP_92EU) {
   3374   1.49       nat 		val = urtwn_read_4(sc, R92E_AUTO_LLT) | R92E_AUTO_LLT_EN;
   3375   1.49       nat 		urtwn_write_4(sc, R92E_AUTO_LLT, val);
   3376   1.49       nat 		DELAY(100);
   3377   1.49       nat 		val = urtwn_read_4(sc, R92E_AUTO_LLT);
   3378   1.49       nat 		if (val & R92E_AUTO_LLT_EN)
   3379   1.49       nat 			return EIO;
   3380   1.49       nat 		return 0;
   3381   1.49       nat 	}
   3382   1.32    nonaka 
   3383   1.32    nonaka 	/* Reserve pages [0; page_count]. */
   3384   1.32    nonaka 	for (i = 0; i < page_count; i++) {
   3385    1.1    nonaka 		if ((error = urtwn_llt_write(sc, i, i + 1)) != 0)
   3386   1.42     skrll 			return error;
   3387    1.1    nonaka 	}
   3388    1.1    nonaka 	/* NB: 0xff indicates end-of-list. */
   3389    1.1    nonaka 	if ((error = urtwn_llt_write(sc, i, 0xff)) != 0)
   3390   1.42     skrll 		return error;
   3391    1.1    nonaka 	/*
   3392   1.32    nonaka 	 * Use pages [page_count + 1; pktbuf_count - 1]
   3393    1.1    nonaka 	 * as ring buffer.
   3394    1.1    nonaka 	 */
   3395   1.32    nonaka 	for (++i; i < pktbuf_count - 1; i++) {
   3396    1.1    nonaka 		if ((error = urtwn_llt_write(sc, i, i + 1)) != 0)
   3397   1.42     skrll 			return error;
   3398    1.1    nonaka 	}
   3399    1.1    nonaka 	/* Make the last page point to the beginning of the ring buffer. */
   3400   1.32    nonaka 	error = urtwn_llt_write(sc, i, pktbuf_count + 1);
   3401   1.42     skrll 	return error;
   3402    1.1    nonaka }
   3403    1.1    nonaka 
   3404    1.1    nonaka static void
   3405    1.1    nonaka urtwn_fw_reset(struct urtwn_softc *sc)
   3406    1.1    nonaka {
   3407    1.1    nonaka 	uint16_t reg;
   3408    1.1    nonaka 	int ntries;
   3409    1.1    nonaka 
   3410   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   3411    1.1    nonaka 
   3412   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3413   1.12  christos 
   3414    1.1    nonaka 	/* Tell 8051 to reset itself. */
   3415   1.99       nat 	mutex_enter(&sc->sc_fwcmd_mtx);
   3416    1.1    nonaka 	urtwn_write_1(sc, R92C_HMETFR + 3, 0x20);
   3417   1.99       nat 	sc->fwcur = 0;
   3418   1.99       nat 	mutex_exit(&sc->sc_fwcmd_mtx);
   3419    1.1    nonaka 
   3420    1.1    nonaka 	/* Wait until 8051 resets by itself. */
   3421    1.1    nonaka 	for (ntries = 0; ntries < 100; ntries++) {
   3422    1.1    nonaka 		reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
   3423    1.1    nonaka 		if (!(reg & R92C_SYS_FUNC_EN_CPUEN))
   3424    1.1    nonaka 			return;
   3425    1.1    nonaka 		DELAY(50);
   3426    1.1    nonaka 	}
   3427    1.1    nonaka 	/* Force 8051 reset. */
   3428   1.32    nonaka 	urtwn_write_2(sc, R92C_SYS_FUNC_EN,
   3429   1.32    nonaka 	    urtwn_read_2(sc, R92C_SYS_FUNC_EN) & ~R92C_SYS_FUNC_EN_CPUEN);
   3430   1.32    nonaka }
   3431   1.32    nonaka 
   3432   1.32    nonaka static void
   3433   1.32    nonaka urtwn_r88e_fw_reset(struct urtwn_softc *sc)
   3434   1.32    nonaka {
   3435   1.32    nonaka 	uint16_t reg;
   3436   1.32    nonaka 
   3437   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   3438   1.32    nonaka 
   3439   1.32    nonaka 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3440   1.32    nonaka 
   3441   1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3442   1.49       nat 		reg = urtwn_read_2(sc, R92C_RSV_CTRL) & ~R92E_RSV_MIO_EN;
   3443   1.49       nat 		urtwn_write_2(sc,R92C_RSV_CTRL, reg);
   3444   1.49       nat 	}
   3445   1.49       nat 	DELAY(50);
   3446   1.49       nat 
   3447   1.32    nonaka 	reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
   3448    1.1    nonaka 	urtwn_write_2(sc, R92C_SYS_FUNC_EN, reg & ~R92C_SYS_FUNC_EN_CPUEN);
   3449   1.49       nat 	DELAY(50);
   3450   1.49       nat 
   3451   1.32    nonaka 	urtwn_write_2(sc, R92C_SYS_FUNC_EN, reg | R92C_SYS_FUNC_EN_CPUEN);
   3452   1.49       nat 	DELAY(50);
   3453   1.49       nat 
   3454   1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3455   1.49       nat 		reg = urtwn_read_2(sc, R92C_RSV_CTRL) | R92E_RSV_MIO_EN;
   3456   1.49       nat 		urtwn_write_2(sc,R92C_RSV_CTRL, reg);
   3457   1.49       nat 	}
   3458   1.49       nat 	DELAY(50);
   3459   1.49       nat 
   3460   1.99       nat 	mutex_enter(&sc->sc_fwcmd_mtx);
   3461   1.99       nat 	/* Init firmware commands ring. */
   3462   1.99       nat 	sc->fwcur = 0;
   3463   1.99       nat 	mutex_exit(&sc->sc_fwcmd_mtx);
   3464   1.99       nat 
   3465    1.1    nonaka }
   3466    1.1    nonaka 
   3467    1.1    nonaka static int
   3468    1.1    nonaka urtwn_fw_loadpage(struct urtwn_softc *sc, int page, uint8_t *buf, int len)
   3469    1.1    nonaka {
   3470    1.1    nonaka 	uint32_t reg;
   3471    1.1    nonaka 	int off, mlen, error = 0;
   3472    1.1    nonaka 
   3473   1.74      gson 	URTWNHIST_FUNC();
   3474   1.74      gson 	URTWNHIST_CALLARGS("page=%jd, buf=%#jx, len=%jd",
   3475   1.74      gson 	    page, (uintptr_t)buf, len, 0);
   3476    1.1    nonaka 
   3477    1.1    nonaka 	reg = urtwn_read_4(sc, R92C_MCUFWDL);
   3478    1.1    nonaka 	reg = RW(reg, R92C_MCUFWDL_PAGE, page);
   3479    1.1    nonaka 	urtwn_write_4(sc, R92C_MCUFWDL, reg);
   3480    1.1    nonaka 
   3481    1.1    nonaka 	off = R92C_FW_START_ADDR;
   3482    1.1    nonaka 	while (len > 0) {
   3483    1.1    nonaka 		if (len > 196)
   3484    1.1    nonaka 			mlen = 196;
   3485    1.1    nonaka 		else if (len > 4)
   3486    1.1    nonaka 			mlen = 4;
   3487    1.1    nonaka 		else
   3488    1.1    nonaka 			mlen = 1;
   3489    1.1    nonaka 		error = urtwn_write_region(sc, off, buf, mlen);
   3490    1.1    nonaka 		if (error != 0)
   3491    1.1    nonaka 			break;
   3492    1.1    nonaka 		off += mlen;
   3493    1.1    nonaka 		buf += mlen;
   3494    1.1    nonaka 		len -= mlen;
   3495    1.1    nonaka 	}
   3496   1.42     skrll 	return error;
   3497    1.1    nonaka }
   3498    1.1    nonaka 
   3499   1.88  jdolecek static int __noinline
   3500    1.1    nonaka urtwn_load_firmware(struct urtwn_softc *sc)
   3501    1.1    nonaka {
   3502    1.1    nonaka 	firmware_handle_t fwh;
   3503    1.1    nonaka 	const struct r92c_fw_hdr *hdr;
   3504    1.1    nonaka 	const char *name;
   3505    1.1    nonaka 	u_char *fw, *ptr;
   3506    1.1    nonaka 	size_t len;
   3507    1.1    nonaka 	uint32_t reg;
   3508    1.1    nonaka 	int mlen, ntries, page, error;
   3509    1.1    nonaka 
   3510   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   3511    1.1    nonaka 
   3512   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3513   1.12  christos 
   3514    1.1    nonaka 	/* Read firmware image from the filesystem. */
   3515   1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E))
   3516   1.32    nonaka 		name = "rtl8188eufw.bin";
   3517   1.49       nat 	else if (ISSET(sc->chip, URTWN_CHIP_92EU))
   3518   1.49       nat 		name = "rtl8192eefw.bin";
   3519   1.32    nonaka 	else if ((sc->chip & (URTWN_CHIP_UMC_A_CUT | URTWN_CHIP_92C)) ==
   3520    1.1    nonaka 	    URTWN_CHIP_UMC_A_CUT)
   3521    1.5       riz 		name = "rtl8192cfwU.bin";
   3522    1.1    nonaka 	else
   3523    1.5       riz 		name = "rtl8192cfw.bin";
   3524    1.5       riz 	if ((error = firmware_open("if_urtwn", name, &fwh)) != 0) {
   3525    1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3526   1.32    nonaka 		    "failed load firmware of file %s (error %d)\n", name,
   3527   1.32    nonaka 		    error);
   3528   1.42     skrll 		return error;
   3529    1.1    nonaka 	}
   3530   1.36  jmcneill 	const size_t fwlen = len = firmware_get_size(fwh);
   3531    1.1    nonaka 	fw = firmware_malloc(len);
   3532    1.1    nonaka 	if (fw == NULL) {
   3533    1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3534    1.1    nonaka 		    "failed to allocate firmware memory\n");
   3535    1.1    nonaka 		firmware_close(fwh);
   3536   1.42     skrll 		return ENOMEM;
   3537    1.1    nonaka 	}
   3538    1.1    nonaka 	error = firmware_read(fwh, 0, fw, len);
   3539    1.1    nonaka 	firmware_close(fwh);
   3540    1.1    nonaka 	if (error != 0) {
   3541    1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3542    1.1    nonaka 		    "failed to read firmware (error %d)\n", error);
   3543   1.36  jmcneill 		firmware_free(fw, fwlen);
   3544   1.42     skrll 		return error;
   3545    1.1    nonaka 	}
   3546    1.1    nonaka 
   3547   1.49       nat 	len = fwlen;
   3548    1.1    nonaka 	ptr = fw;
   3549    1.1    nonaka 	hdr = (const struct r92c_fw_hdr *)ptr;
   3550    1.1    nonaka 	/* Check if there is a valid FW header and skip it. */
   3551    1.1    nonaka 	if ((le16toh(hdr->signature) >> 4) == 0x88c ||
   3552   1.32    nonaka 	    (le16toh(hdr->signature) >> 4) == 0x88e ||
   3553   1.49       nat 	    (le16toh(hdr->signature) >> 4) == 0x92e ||
   3554    1.1    nonaka 	    (le16toh(hdr->signature) >> 4) == 0x92c) {
   3555   1.74      gson 		DPRINTFN(DBG_INIT, "FW V%jd.%jd",
   3556   1.74      gson 		    le16toh(hdr->version), le16toh(hdr->subversion), 0, 0);
   3557   1.74      gson 		DPRINTFN(DBG_INIT, "%02jd-%02jd %02jd:%02jd",
   3558   1.74      gson 		    hdr->month, hdr->date, hdr->hour, hdr->minute);
   3559    1.1    nonaka 		ptr += sizeof(*hdr);
   3560    1.1    nonaka 		len -= sizeof(*hdr);
   3561    1.1    nonaka 	}
   3562    1.1    nonaka 
   3563   1.32    nonaka 	if (urtwn_read_1(sc, R92C_MCUFWDL) & R92C_MCUFWDL_RAM_DL_SEL) {
   3564   1.76   mlelstv 		/* Reset MCU ready status */
   3565   1.76   mlelstv 		urtwn_write_1(sc, R92C_MCUFWDL, 0);
   3566   1.49       nat 		if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   3567   1.49       nat 		    ISSET(sc->chip, URTWN_CHIP_92EU))
   3568   1.32    nonaka 			urtwn_r88e_fw_reset(sc);
   3569   1.32    nonaka 		else
   3570   1.32    nonaka 			urtwn_fw_reset(sc);
   3571    1.1    nonaka 	}
   3572   1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   3573   1.49       nat 	    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3574   1.32    nonaka 		urtwn_write_2(sc, R92C_SYS_FUNC_EN,
   3575   1.32    nonaka 		    urtwn_read_2(sc, R92C_SYS_FUNC_EN) |
   3576   1.32    nonaka 		    R92C_SYS_FUNC_EN_CPUEN);
   3577   1.32    nonaka 	}
   3578    1.1    nonaka 
   3579    1.1    nonaka 	/* download enabled */
   3580    1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL,
   3581    1.1    nonaka 	    urtwn_read_1(sc, R92C_MCUFWDL) | R92C_MCUFWDL_EN);
   3582    1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL + 2,
   3583    1.1    nonaka 	    urtwn_read_1(sc, R92C_MCUFWDL + 2) & ~0x08);
   3584    1.1    nonaka 
   3585   1.32    nonaka 	/* Reset the FWDL checksum. */
   3586   1.32    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL,
   3587   1.52     skrll 	urtwn_read_1(sc, R92C_MCUFWDL) | R92C_MCUFWDL_CHKSUM_RPT);
   3588   1.32    nonaka 
   3589   1.49       nat 	DELAY(50);
   3590    1.1    nonaka 	/* download firmware */
   3591    1.1    nonaka 	for (page = 0; len > 0; page++) {
   3592    1.1    nonaka 		mlen = MIN(len, R92C_FW_PAGE_SIZE);
   3593    1.1    nonaka 		error = urtwn_fw_loadpage(sc, page, ptr, mlen);
   3594    1.1    nonaka 		if (error != 0) {
   3595    1.1    nonaka 			aprint_error_dev(sc->sc_dev,
   3596    1.1    nonaka 			    "could not load firmware page %d\n", page);
   3597    1.1    nonaka 			goto fail;
   3598    1.1    nonaka 		}
   3599    1.1    nonaka 		ptr += mlen;
   3600    1.1    nonaka 		len -= mlen;
   3601    1.1    nonaka 	}
   3602    1.1    nonaka 
   3603    1.1    nonaka 	/* download disable */
   3604    1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL,
   3605    1.1    nonaka 	    urtwn_read_1(sc, R92C_MCUFWDL) & ~R92C_MCUFWDL_EN);
   3606    1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL + 1, 0);
   3607    1.1    nonaka 
   3608    1.1    nonaka 	/* Wait for checksum report. */
   3609    1.1    nonaka 	for (ntries = 0; ntries < 1000; ntries++) {
   3610    1.1    nonaka 		if (urtwn_read_4(sc, R92C_MCUFWDL) & R92C_MCUFWDL_CHKSUM_RPT)
   3611    1.1    nonaka 			break;
   3612    1.1    nonaka 		DELAY(5);
   3613    1.1    nonaka 	}
   3614    1.1    nonaka 	if (ntries == 1000) {
   3615    1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3616    1.1    nonaka 		    "timeout waiting for checksum report\n");
   3617    1.1    nonaka 		error = ETIMEDOUT;
   3618    1.1    nonaka 		goto fail;
   3619    1.1    nonaka 	}
   3620    1.1    nonaka 
   3621    1.1    nonaka 	/* Wait for firmware readiness. */
   3622    1.1    nonaka 	reg = urtwn_read_4(sc, R92C_MCUFWDL);
   3623    1.1    nonaka 	reg = (reg & ~R92C_MCUFWDL_WINTINI_RDY) | R92C_MCUFWDL_RDY;
   3624    1.1    nonaka 	urtwn_write_4(sc, R92C_MCUFWDL, reg);
   3625   1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   3626   1.49       nat 	    ISSET(sc->chip, URTWN_CHIP_92EU))
   3627   1.32    nonaka 		urtwn_r88e_fw_reset(sc);
   3628   1.66   msaitoh 	for (ntries = 0; ntries < 6000; ntries++) {
   3629    1.1    nonaka 		if (urtwn_read_4(sc, R92C_MCUFWDL) & R92C_MCUFWDL_WINTINI_RDY)
   3630    1.1    nonaka 			break;
   3631    1.1    nonaka 		DELAY(5);
   3632    1.1    nonaka 	}
   3633   1.66   msaitoh 	if (ntries == 6000) {
   3634    1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3635    1.1    nonaka 		    "timeout waiting for firmware readiness\n");
   3636    1.1    nonaka 		error = ETIMEDOUT;
   3637    1.1    nonaka 		goto fail;
   3638    1.1    nonaka 	}
   3639    1.1    nonaka  fail:
   3640   1.36  jmcneill 	firmware_free(fw, fwlen);
   3641   1.42     skrll 	return error;
   3642    1.1    nonaka }
   3643    1.1    nonaka 
   3644   1.32    nonaka static __inline int
   3645   1.32    nonaka urtwn_dma_init(struct urtwn_softc *sc)
   3646   1.32    nonaka {
   3647   1.32    nonaka 
   3648   1.32    nonaka 	return sc->sc_dma_init(sc);
   3649   1.32    nonaka }
   3650   1.32    nonaka 
   3651    1.1    nonaka static int
   3652   1.32    nonaka urtwn_r92c_dma_init(struct urtwn_softc *sc)
   3653    1.1    nonaka {
   3654    1.1    nonaka 	int hashq, hasnq, haslq, nqueues, nqpages, nrempages;
   3655    1.1    nonaka 	uint32_t reg;
   3656    1.1    nonaka 	int error;
   3657    1.1    nonaka 
   3658   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   3659    1.1    nonaka 
   3660   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3661   1.12  christos 
   3662    1.1    nonaka 	/* Initialize LLT table. */
   3663    1.1    nonaka 	error = urtwn_llt_init(sc);
   3664    1.1    nonaka 	if (error != 0)
   3665   1.42     skrll 		return error;
   3666    1.1    nonaka 
   3667    1.1    nonaka 	/* Get Tx queues to USB endpoints mapping. */
   3668    1.1    nonaka 	hashq = hasnq = haslq = 0;
   3669    1.1    nonaka 	reg = urtwn_read_2(sc, R92C_USB_EP + 1);
   3670   1.75      gson 	DPRINTFN(DBG_INIT, "USB endpoints mapping %#jx", reg, 0, 0, 0);
   3671    1.1    nonaka 	if (MS(reg, R92C_USB_EP_HQ) != 0)
   3672    1.1    nonaka 		hashq = 1;
   3673    1.1    nonaka 	if (MS(reg, R92C_USB_EP_NQ) != 0)
   3674    1.1    nonaka 		hasnq = 1;
   3675    1.1    nonaka 	if (MS(reg, R92C_USB_EP_LQ) != 0)
   3676    1.1    nonaka 		haslq = 1;
   3677    1.1    nonaka 	nqueues = hashq + hasnq + haslq;
   3678    1.1    nonaka 	if (nqueues == 0)
   3679   1.42     skrll 		return EIO;
   3680    1.1    nonaka 	/* Get the number of pages for each queue. */
   3681    1.1    nonaka 	nqpages = (R92C_TX_PAGE_COUNT - R92C_PUBQ_NPAGES) / nqueues;
   3682    1.1    nonaka 	/* The remaining pages are assigned to the high priority queue. */
   3683    1.1    nonaka 	nrempages = (R92C_TX_PAGE_COUNT - R92C_PUBQ_NPAGES) % nqueues;
   3684    1.1    nonaka 
   3685    1.1    nonaka 	/* Set number of pages for normal priority queue. */
   3686    1.1    nonaka 	urtwn_write_1(sc, R92C_RQPN_NPQ, hasnq ? nqpages : 0);
   3687    1.1    nonaka 	urtwn_write_4(sc, R92C_RQPN,
   3688    1.1    nonaka 	    /* Set number of pages for public queue. */
   3689    1.1    nonaka 	    SM(R92C_RQPN_PUBQ, R92C_PUBQ_NPAGES) |
   3690    1.1    nonaka 	    /* Set number of pages for high priority queue. */
   3691    1.1    nonaka 	    SM(R92C_RQPN_HPQ, hashq ? nqpages + nrempages : 0) |
   3692    1.1    nonaka 	    /* Set number of pages for low priority queue. */
   3693    1.1    nonaka 	    SM(R92C_RQPN_LPQ, haslq ? nqpages : 0) |
   3694    1.1    nonaka 	    /* Load values. */
   3695    1.1    nonaka 	    R92C_RQPN_LD);
   3696    1.1    nonaka 
   3697    1.1    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_BCNQ_BDNY, R92C_TX_PAGE_BOUNDARY);
   3698    1.1    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_MGQ_BDNY, R92C_TX_PAGE_BOUNDARY);
   3699    1.1    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_WMAC_LBK_BF_HD, R92C_TX_PAGE_BOUNDARY);
   3700    1.1    nonaka 	urtwn_write_1(sc, R92C_TRXFF_BNDY, R92C_TX_PAGE_BOUNDARY);
   3701    1.1    nonaka 	urtwn_write_1(sc, R92C_TDECTRL + 1, R92C_TX_PAGE_BOUNDARY);
   3702    1.1    nonaka 
   3703    1.1    nonaka 	/* Set queue to USB pipe mapping. */
   3704    1.1    nonaka 	reg = urtwn_read_2(sc, R92C_TRXDMA_CTRL);
   3705    1.1    nonaka 	reg &= ~R92C_TRXDMA_CTRL_QMAP_M;
   3706    1.1    nonaka 	if (nqueues == 1) {
   3707    1.1    nonaka 		if (hashq) {
   3708    1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_HQ;
   3709    1.1    nonaka 		} else if (hasnq) {
   3710    1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_NQ;
   3711    1.1    nonaka 		} else {
   3712    1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_LQ;
   3713    1.1    nonaka 		}
   3714    1.1    nonaka 	} else if (nqueues == 2) {
   3715    1.1    nonaka 		/* All 2-endpoints configs have a high priority queue. */
   3716    1.1    nonaka 		if (!hashq) {
   3717   1.42     skrll 			return EIO;
   3718    1.1    nonaka 		}
   3719    1.1    nonaka 		if (hasnq) {
   3720    1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_HQ_NQ;
   3721    1.1    nonaka 		} else {
   3722    1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_HQ_LQ;
   3723    1.1    nonaka 		}
   3724    1.1    nonaka 	} else {
   3725    1.1    nonaka 		reg |= R92C_TRXDMA_CTRL_QMAP_3EP;
   3726    1.1    nonaka 	}
   3727    1.1    nonaka 	urtwn_write_2(sc, R92C_TRXDMA_CTRL, reg);
   3728    1.1    nonaka 
   3729    1.1    nonaka 	/* Set Tx/Rx transfer page boundary. */
   3730    1.1    nonaka 	urtwn_write_2(sc, R92C_TRXFF_BNDY + 2, 0x27ff);
   3731    1.1    nonaka 
   3732    1.1    nonaka 	/* Set Tx/Rx transfer page size. */
   3733    1.1    nonaka 	urtwn_write_1(sc, R92C_PBP,
   3734    1.1    nonaka 	    SM(R92C_PBP_PSRX, R92C_PBP_128) | SM(R92C_PBP_PSTX, R92C_PBP_128));
   3735   1.42     skrll 	return 0;
   3736    1.1    nonaka }
   3737    1.1    nonaka 
   3738   1.32    nonaka static int
   3739   1.32    nonaka urtwn_r88e_dma_init(struct urtwn_softc *sc)
   3740   1.32    nonaka {
   3741   1.32    nonaka 	usb_interface_descriptor_t *id;
   3742   1.32    nonaka 	uint32_t reg;
   3743   1.32    nonaka 	int nqueues;
   3744   1.32    nonaka 	int error;
   3745   1.32    nonaka 
   3746   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   3747   1.32    nonaka 
   3748   1.32    nonaka 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3749   1.32    nonaka 
   3750   1.32    nonaka 	/* Initialize LLT table. */
   3751   1.32    nonaka 	error = urtwn_llt_init(sc);
   3752   1.32    nonaka 	if (error != 0)
   3753   1.42     skrll 		return error;
   3754   1.32    nonaka 
   3755   1.32    nonaka 	/* Get Tx queues to USB endpoints mapping. */
   3756   1.32    nonaka 	id = usbd_get_interface_descriptor(sc->sc_iface);
   3757   1.32    nonaka 	nqueues = id->bNumEndpoints - 1;
   3758   1.32    nonaka 	if (nqueues == 0)
   3759   1.42     skrll 		return EIO;
   3760   1.32    nonaka 
   3761   1.32    nonaka 	/* Set number of pages for normal priority queue. */
   3762   1.32    nonaka 	urtwn_write_2(sc, R92C_RQPN_NPQ, 0);
   3763   1.32    nonaka 	urtwn_write_2(sc, R92C_RQPN_NPQ, 0x000d);
   3764   1.32    nonaka 	urtwn_write_4(sc, R92C_RQPN, 0x808e000d);
   3765   1.32    nonaka 
   3766   1.32    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_BCNQ_BDNY, R88E_TX_PAGE_BOUNDARY);
   3767   1.32    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_MGQ_BDNY, R88E_TX_PAGE_BOUNDARY);
   3768   1.32    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_WMAC_LBK_BF_HD, R88E_TX_PAGE_BOUNDARY);
   3769   1.32    nonaka 	urtwn_write_1(sc, R92C_TRXFF_BNDY, R88E_TX_PAGE_BOUNDARY);
   3770   1.32    nonaka 	urtwn_write_1(sc, R92C_TDECTRL + 1, R88E_TX_PAGE_BOUNDARY);
   3771   1.32    nonaka 
   3772   1.32    nonaka 	/* Set queue to USB pipe mapping. */
   3773   1.32    nonaka 	reg = urtwn_read_2(sc, R92C_TRXDMA_CTRL);
   3774   1.32    nonaka 	reg &= ~R92C_TRXDMA_CTRL_QMAP_M;
   3775   1.32    nonaka 	if (nqueues == 1)
   3776   1.32    nonaka 		reg |= R92C_TRXDMA_CTRL_QMAP_LQ;
   3777   1.32    nonaka 	else if (nqueues == 2)
   3778   1.32    nonaka 		reg |= R92C_TRXDMA_CTRL_QMAP_HQ_NQ;
   3779   1.32    nonaka 	else
   3780   1.32    nonaka 		reg |= R92C_TRXDMA_CTRL_QMAP_3EP;
   3781   1.32    nonaka 	urtwn_write_2(sc, R92C_TRXDMA_CTRL, reg);
   3782   1.32    nonaka 
   3783   1.32    nonaka 	/* Set Tx/Rx transfer page boundary. */
   3784   1.32    nonaka 	urtwn_write_2(sc, R92C_TRXFF_BNDY + 2, 0x23ff);
   3785   1.32    nonaka 
   3786   1.32    nonaka 	/* Set Tx/Rx transfer page size. */
   3787   1.32    nonaka 	urtwn_write_1(sc, R92C_PBP,
   3788   1.32    nonaka 	    SM(R92C_PBP_PSRX, R92C_PBP_128) | SM(R92C_PBP_PSTX, R92C_PBP_128));
   3789   1.32    nonaka 
   3790   1.42     skrll 	return 0;
   3791   1.32    nonaka }
   3792   1.32    nonaka 
   3793   1.88  jdolecek static void __noinline
   3794    1.1    nonaka urtwn_mac_init(struct urtwn_softc *sc)
   3795    1.1    nonaka {
   3796   1.22  christos 	size_t i;
   3797    1.1    nonaka 
   3798   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   3799    1.1    nonaka 
   3800   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3801   1.12  christos 
   3802    1.1    nonaka 	/* Write MAC initialization values. */
   3803   1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E)) {
   3804   1.32    nonaka 		for (i = 0; i < __arraycount(rtl8188eu_mac); i++)
   3805   1.32    nonaka 			urtwn_write_1(sc, rtl8188eu_mac[i].reg,
   3806   1.32    nonaka 			    rtl8188eu_mac[i].val);
   3807   1.52     skrll 	} else if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3808   1.49       nat 		for (i = 0; i < __arraycount(rtl8192eu_mac); i++)
   3809   1.49       nat 			urtwn_write_1(sc, rtl8192eu_mac[i].reg,
   3810   1.49       nat 			    rtl8192eu_mac[i].val);
   3811   1.32    nonaka 	} else {
   3812   1.32    nonaka 		for (i = 0; i < __arraycount(rtl8192cu_mac); i++)
   3813   1.32    nonaka 			urtwn_write_1(sc, rtl8192cu_mac[i].reg,
   3814   1.32    nonaka 			    rtl8192cu_mac[i].val);
   3815   1.32    nonaka 	}
   3816    1.1    nonaka }
   3817    1.1    nonaka 
   3818   1.88  jdolecek static void __noinline
   3819    1.1    nonaka urtwn_bb_init(struct urtwn_softc *sc)
   3820    1.1    nonaka {
   3821   1.60   thorpej 	const struct rtwn_bb_prog *prog;
   3822    1.1    nonaka 	uint32_t reg;
   3823   1.32    nonaka 	uint8_t crystalcap;
   3824   1.22  christos 	size_t i;
   3825    1.1    nonaka 
   3826   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   3827    1.1    nonaka 
   3828   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3829   1.12  christos 
   3830    1.1    nonaka 	/* Enable BB and RF. */
   3831    1.1    nonaka 	urtwn_write_2(sc, R92C_SYS_FUNC_EN,
   3832    1.1    nonaka 	    urtwn_read_2(sc, R92C_SYS_FUNC_EN) |
   3833    1.1    nonaka 	    R92C_SYS_FUNC_EN_BBRSTB | R92C_SYS_FUNC_EN_BB_GLB_RST |
   3834    1.1    nonaka 	    R92C_SYS_FUNC_EN_DIO_RF);
   3835    1.1    nonaka 
   3836   1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   3837   1.49       nat 	    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3838   1.32    nonaka 		urtwn_write_1(sc, R92C_AFE_PLL_CTRL, 0x83);
   3839   1.32    nonaka 		urtwn_write_1(sc, R92C_AFE_PLL_CTRL + 1, 0xdb);
   3840   1.32    nonaka 	}
   3841    1.1    nonaka 
   3842    1.1    nonaka 	urtwn_write_1(sc, R92C_RF_CTRL,
   3843    1.1    nonaka 	    R92C_RF_CTRL_EN | R92C_RF_CTRL_RSTB | R92C_RF_CTRL_SDMRSTB);
   3844    1.1    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   3845    1.1    nonaka 	    R92C_SYS_FUNC_EN_USBA | R92C_SYS_FUNC_EN_USBD |
   3846    1.1    nonaka 	    R92C_SYS_FUNC_EN_BB_GLB_RST | R92C_SYS_FUNC_EN_BBRSTB);
   3847    1.1    nonaka 
   3848   1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   3849   1.49       nat 	    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3850   1.32    nonaka 		urtwn_write_1(sc, R92C_LDOHCI12_CTRL, 0x0f);
   3851   1.32    nonaka 		urtwn_write_1(sc, 0x15, 0xe9);
   3852   1.32    nonaka 		urtwn_write_1(sc, R92C_AFE_XTAL_CTRL + 1, 0x80);
   3853   1.32    nonaka 	}
   3854    1.1    nonaka 
   3855    1.1    nonaka 	/* Select BB programming based on board type. */
   3856   1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E))
   3857   1.32    nonaka 		prog = &rtl8188eu_bb_prog;
   3858   1.49       nat 	else if (ISSET(sc->chip, URTWN_CHIP_92EU))
   3859   1.49       nat 		prog = &rtl8192eu_bb_prog;
   3860   1.32    nonaka 	else if (!(sc->chip & URTWN_CHIP_92C)) {
   3861    1.1    nonaka 		if (sc->board_type == R92C_BOARD_TYPE_MINICARD) {
   3862    1.1    nonaka 			prog = &rtl8188ce_bb_prog;
   3863    1.1    nonaka 		} else if (sc->board_type == R92C_BOARD_TYPE_HIGHPA) {
   3864    1.1    nonaka 			prog = &rtl8188ru_bb_prog;
   3865    1.1    nonaka 		} else {
   3866    1.1    nonaka 			prog = &rtl8188cu_bb_prog;
   3867    1.1    nonaka 		}
   3868    1.1    nonaka 	} else {
   3869    1.1    nonaka 		if (sc->board_type == R92C_BOARD_TYPE_MINICARD) {
   3870    1.1    nonaka 			prog = &rtl8192ce_bb_prog;
   3871    1.1    nonaka 		} else {
   3872    1.1    nonaka 			prog = &rtl8192cu_bb_prog;
   3873    1.1    nonaka 		}
   3874    1.1    nonaka 	}
   3875    1.1    nonaka 	/* Write BB initialization values. */
   3876    1.1    nonaka 	for (i = 0; i < prog->count; i++) {
   3877    1.1    nonaka 		/* additional delay depend on registers */
   3878    1.1    nonaka 		switch (prog->regs[i]) {
   3879    1.1    nonaka 		case 0xfe:
   3880   1.49       nat 			urtwn_delay_ms(sc, 50);
   3881    1.1    nonaka 			break;
   3882    1.1    nonaka 		case 0xfd:
   3883   1.49       nat 			urtwn_delay_ms(sc, 5);
   3884    1.1    nonaka 			break;
   3885    1.1    nonaka 		case 0xfc:
   3886   1.49       nat 			urtwn_delay_ms(sc, 1);
   3887    1.1    nonaka 			break;
   3888    1.1    nonaka 		case 0xfb:
   3889    1.1    nonaka 			DELAY(50);
   3890    1.1    nonaka 			break;
   3891    1.1    nonaka 		case 0xfa:
   3892    1.1    nonaka 			DELAY(5);
   3893    1.1    nonaka 			break;
   3894    1.1    nonaka 		case 0xf9:
   3895    1.1    nonaka 			DELAY(1);
   3896    1.1    nonaka 			break;
   3897    1.1    nonaka 		}
   3898    1.1    nonaka 		urtwn_bb_write(sc, prog->regs[i], prog->vals[i]);
   3899    1.1    nonaka 		DELAY(1);
   3900    1.1    nonaka 	}
   3901    1.1    nonaka 
   3902    1.1    nonaka 	if (sc->chip & URTWN_CHIP_92C_1T2R) {
   3903    1.1    nonaka 		/* 8192C 1T only configuration. */
   3904    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA0_TXINFO);
   3905    1.1    nonaka 		reg = (reg & ~0x00000003) | 0x2;
   3906    1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_TXINFO, reg);
   3907    1.1    nonaka 
   3908    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA1_TXINFO);
   3909    1.1    nonaka 		reg = (reg & ~0x00300033) | 0x00200022;
   3910    1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA1_TXINFO, reg);
   3911    1.1    nonaka 
   3912    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_CCK0_AFESETTING);
   3913    1.1    nonaka 		reg = (reg & ~0xff000000) | (0x45 << 24);
   3914    1.1    nonaka 		urtwn_bb_write(sc, R92C_CCK0_AFESETTING, reg);
   3915    1.1    nonaka 
   3916    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_OFDM0_TRXPATHENA);
   3917    1.1    nonaka 		reg = (reg & ~0x000000ff) | 0x23;
   3918    1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_TRXPATHENA, reg);
   3919    1.1    nonaka 
   3920    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_OFDM0_AGCPARAM1);
   3921    1.1    nonaka 		reg = (reg & ~0x00000030) | (1 << 4);
   3922    1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCPARAM1, reg);
   3923    1.1    nonaka 
   3924    1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe74);
   3925    1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   3926    1.1    nonaka 		urtwn_bb_write(sc, 0xe74, reg);
   3927    1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe78);
   3928    1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   3929    1.1    nonaka 		urtwn_bb_write(sc, 0xe78, reg);
   3930    1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe7c);
   3931    1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   3932    1.1    nonaka 		urtwn_bb_write(sc, 0xe7c, reg);
   3933    1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe80);
   3934    1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   3935    1.1    nonaka 		urtwn_bb_write(sc, 0xe80, reg);
   3936    1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe88);
   3937    1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   3938    1.1    nonaka 		urtwn_bb_write(sc, 0xe88, reg);
   3939    1.1    nonaka 	}
   3940    1.1    nonaka 
   3941    1.1    nonaka 	/* Write AGC values. */
   3942    1.1    nonaka 	for (i = 0; i < prog->agccount; i++) {
   3943    1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCRSSITABLE, prog->agcvals[i]);
   3944    1.1    nonaka 		DELAY(1);
   3945    1.1    nonaka 	}
   3946    1.1    nonaka 
   3947   1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   3948   1.49       nat 	    ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3949   1.32    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), 0x69553422);
   3950   1.32    nonaka 		DELAY(1);
   3951   1.32    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), 0x69553420);
   3952   1.32    nonaka 		DELAY(1);
   3953   1.58       nat 	}
   3954   1.32    nonaka 
   3955   1.58       nat 	if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3956   1.58       nat 		crystalcap = sc->r88e_rom[0xb9];
   3957   1.58       nat 		if (crystalcap == 0x00)
   3958   1.58       nat 			crystalcap = 0x20;
   3959   1.58       nat 		crystalcap &= 0x3f;
   3960   1.58       nat 		reg = urtwn_bb_read(sc, R92C_AFE_CTRL3);
   3961   1.58       nat 		urtwn_bb_write(sc, R92C_AFE_CTRL3,
   3962   1.58       nat 		    RW(reg, R92C_AFE_XTAL_CTRL_ADDR,
   3963   1.58       nat 		    crystalcap | crystalcap << 6));
   3964   1.58       nat 		urtwn_write_4(sc, R92C_AFE_XTAL_CTRL, 0xf81fb);
   3965   1.58       nat 	} else if (ISSET(sc->chip, URTWN_CHIP_88E)) {
   3966   1.32    nonaka 		crystalcap = sc->r88e_rom[0xb9];
   3967   1.32    nonaka 		if (crystalcap == 0xff)
   3968   1.32    nonaka 			crystalcap = 0x20;
   3969   1.32    nonaka 		crystalcap &= 0x3f;
   3970   1.32    nonaka 		reg = urtwn_bb_read(sc, R92C_AFE_XTAL_CTRL);
   3971   1.32    nonaka 		urtwn_bb_write(sc, R92C_AFE_XTAL_CTRL,
   3972   1.32    nonaka 		    RW(reg, R92C_AFE_XTAL_CTRL_ADDR,
   3973   1.32    nonaka 		    crystalcap | crystalcap << 6));
   3974   1.32    nonaka 	} else {
   3975   1.32    nonaka 		if (urtwn_bb_read(sc, R92C_HSSI_PARAM2(0)) &
   3976   1.32    nonaka 		    R92C_HSSI_PARAM2_CCK_HIPWR) {
   3977   1.32    nonaka 			SET(sc->sc_flags, URTWN_FLAG_CCK_HIPWR);
   3978   1.32    nonaka 		}
   3979    1.1    nonaka 	}
   3980    1.1    nonaka }
   3981    1.1    nonaka 
   3982   1.88  jdolecek static void __noinline
   3983    1.1    nonaka urtwn_rf_init(struct urtwn_softc *sc)
   3984    1.1    nonaka {
   3985   1.60   thorpej 	const struct rtwn_rf_prog *prog;
   3986    1.1    nonaka 	uint32_t reg, mask, saved;
   3987   1.22  christos 	size_t i, j, idx;
   3988    1.1    nonaka 
   3989   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   3990    1.1    nonaka 
   3991    1.1    nonaka 	/* Select RF programming based on board type. */
   3992   1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E))
   3993   1.32    nonaka 		prog = rtl8188eu_rf_prog;
   3994   1.49       nat 	else if (ISSET(sc->chip, URTWN_CHIP_92EU))
   3995   1.49       nat 		prog = rtl8192eu_rf_prog;
   3996   1.32    nonaka 	else if (!(sc->chip & URTWN_CHIP_92C)) {
   3997    1.1    nonaka 		if (sc->board_type == R92C_BOARD_TYPE_MINICARD) {
   3998    1.1    nonaka 			prog = rtl8188ce_rf_prog;
   3999    1.1    nonaka 		} else if (sc->board_type == R92C_BOARD_TYPE_HIGHPA) {
   4000    1.1    nonaka 			prog = rtl8188ru_rf_prog;
   4001    1.1    nonaka 		} else {
   4002    1.1    nonaka 			prog = rtl8188cu_rf_prog;
   4003    1.1    nonaka 		}
   4004    1.1    nonaka 	} else {
   4005    1.1    nonaka 		prog = rtl8192ce_rf_prog;
   4006    1.1    nonaka 	}
   4007    1.1    nonaka 
   4008    1.1    nonaka 	for (i = 0; i < sc->nrxchains; i++) {
   4009    1.1    nonaka 		/* Save RF_ENV control type. */
   4010    1.1    nonaka 		idx = i / 2;
   4011    1.1    nonaka 		mask = 0xffffU << ((i % 2) * 16);
   4012    1.1    nonaka 		saved = urtwn_bb_read(sc, R92C_FPGA0_RFIFACESW(idx)) & mask;
   4013    1.1    nonaka 
   4014    1.1    nonaka 		/* Set RF_ENV enable. */
   4015    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACEOE(i));
   4016    1.1    nonaka 		reg |= 0x100000;
   4017    1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFIFACEOE(i), reg);
   4018   1.49       nat 		DELAY(50);
   4019    1.1    nonaka 
   4020    1.1    nonaka 		/* Set RF_ENV output high. */
   4021    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACEOE(i));
   4022    1.1    nonaka 		reg |= 0x10;
   4023    1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFIFACEOE(i), reg);
   4024   1.49       nat 		DELAY(50);
   4025    1.1    nonaka 
   4026    1.1    nonaka 		/* Set address and data lengths of RF registers. */
   4027    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_HSSI_PARAM2(i));
   4028    1.1    nonaka 		reg &= ~R92C_HSSI_PARAM2_ADDR_LENGTH;
   4029    1.1    nonaka 		urtwn_bb_write(sc, R92C_HSSI_PARAM2(i), reg);
   4030   1.49       nat 		DELAY(50);
   4031    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_HSSI_PARAM2(i));
   4032    1.1    nonaka 		reg &= ~R92C_HSSI_PARAM2_DATA_LENGTH;
   4033    1.1    nonaka 		urtwn_bb_write(sc, R92C_HSSI_PARAM2(i), reg);
   4034   1.49       nat 		DELAY(50);
   4035    1.1    nonaka 
   4036    1.1    nonaka 		/* Write RF initialization values for this chain. */
   4037    1.1    nonaka 		for (j = 0; j < prog[i].count; j++) {
   4038    1.1    nonaka 			if (prog[i].regs[j] >= 0xf9 &&
   4039    1.1    nonaka 			    prog[i].regs[j] <= 0xfe) {
   4040    1.1    nonaka 				/*
   4041    1.1    nonaka 				 * These are fake RF registers offsets that
   4042    1.1    nonaka 				 * indicate a delay is required.
   4043    1.1    nonaka 				 */
   4044   1.49       nat 				urtwn_delay_ms(sc, 50);
   4045    1.1    nonaka 				continue;
   4046    1.1    nonaka 			}
   4047    1.1    nonaka 			urtwn_rf_write(sc, i, prog[i].regs[j], prog[i].vals[j]);
   4048   1.49       nat 			DELAY(5);
   4049    1.1    nonaka 		}
   4050    1.1    nonaka 
   4051    1.1    nonaka 		/* Restore RF_ENV control type. */
   4052    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACESW(idx)) & ~mask;
   4053    1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFIFACESW(idx), reg | saved);
   4054    1.1    nonaka 	}
   4055    1.1    nonaka 
   4056    1.1    nonaka 	if ((sc->chip & (URTWN_CHIP_UMC_A_CUT | URTWN_CHIP_92C)) ==
   4057    1.1    nonaka 	    URTWN_CHIP_UMC_A_CUT) {
   4058    1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_RX_G1, 0x30255);
   4059    1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_RX_G2, 0x50a00);
   4060    1.1    nonaka 	}
   4061    1.1    nonaka 
   4062    1.1    nonaka 	/* Cache RF register CHNLBW. */
   4063    1.1    nonaka 	for (i = 0; i < 2; i++) {
   4064    1.1    nonaka 		sc->rf_chnlbw[i] = urtwn_rf_read(sc, i, R92C_RF_CHNLBW);
   4065    1.1    nonaka 	}
   4066    1.1    nonaka }
   4067    1.1    nonaka 
   4068   1.88  jdolecek static void __noinline
   4069    1.1    nonaka urtwn_cam_init(struct urtwn_softc *sc)
   4070    1.1    nonaka {
   4071    1.1    nonaka 	uint32_t content, command;
   4072    1.1    nonaka 	uint8_t idx;
   4073   1.22  christos 	size_t i;
   4074    1.1    nonaka 
   4075   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   4076    1.1    nonaka 
   4077   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   4078   1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_92EU))
   4079   1.49       nat 		return;
   4080   1.12  christos 
   4081    1.1    nonaka 	for (idx = 0; idx < R92C_CAM_ENTRY_COUNT; idx++) {
   4082    1.1    nonaka 		content = (idx & 3)
   4083    1.1    nonaka 		    | (R92C_CAM_ALGO_AES << R92C_CAM_ALGO_S)
   4084    1.1    nonaka 		    | R92C_CAM_VALID;
   4085    1.1    nonaka 
   4086    1.1    nonaka 		command = R92C_CAMCMD_POLLING
   4087    1.1    nonaka 		    | R92C_CAMCMD_WRITE
   4088    1.1    nonaka 		    | R92C_CAM_CTL0(idx);
   4089    1.1    nonaka 
   4090    1.1    nonaka 		urtwn_write_4(sc, R92C_CAMWRITE, content);
   4091    1.1    nonaka 		urtwn_write_4(sc, R92C_CAMCMD, command);
   4092    1.1    nonaka 	}
   4093    1.1    nonaka 
   4094    1.1    nonaka 	for (idx = 0; idx < R92C_CAM_ENTRY_COUNT; idx++) {
   4095    1.1    nonaka 		for (i = 0; i < /* CAM_CONTENT_COUNT */ 8; i++) {
   4096    1.1    nonaka 			if (i == 0) {
   4097    1.1    nonaka 				content = (idx & 3)
   4098    1.1    nonaka 				    | (R92C_CAM_ALGO_AES << R92C_CAM_ALGO_S)
   4099    1.1    nonaka 				    | R92C_CAM_VALID;
   4100    1.1    nonaka 			} else {
   4101    1.1    nonaka 				content = 0;
   4102    1.1    nonaka 			}
   4103    1.1    nonaka 
   4104    1.1    nonaka 			command = R92C_CAMCMD_POLLING
   4105    1.1    nonaka 			    | R92C_CAMCMD_WRITE
   4106    1.1    nonaka 			    | R92C_CAM_CTL0(idx)
   4107   1.22  christos 			    | i;
   4108    1.1    nonaka 
   4109    1.1    nonaka 			urtwn_write_4(sc, R92C_CAMWRITE, content);
   4110    1.1    nonaka 			urtwn_write_4(sc, R92C_CAMCMD, command);
   4111    1.1    nonaka 		}
   4112    1.1    nonaka 	}
   4113    1.1    nonaka 
   4114    1.1    nonaka 	/* Invalidate all CAM entries. */
   4115    1.1    nonaka 	urtwn_write_4(sc, R92C_CAMCMD, R92C_CAMCMD_POLLING | R92C_CAMCMD_CLR);
   4116    1.1    nonaka }
   4117    1.1    nonaka 
   4118   1.88  jdolecek static void __noinline
   4119    1.1    nonaka urtwn_pa_bias_init(struct urtwn_softc *sc)
   4120    1.1    nonaka {
   4121    1.1    nonaka 	uint8_t reg;
   4122   1.22  christos 	size_t i;
   4123    1.1    nonaka 
   4124   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   4125    1.1    nonaka 
   4126   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   4127   1.12  christos 
   4128    1.1    nonaka 	for (i = 0; i < sc->nrxchains; i++) {
   4129    1.1    nonaka 		if (sc->pa_setting & (1U << i))
   4130    1.1    nonaka 			continue;
   4131    1.1    nonaka 
   4132    1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_IPA, 0x0f406);
   4133    1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_IPA, 0x4f406);
   4134    1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_IPA, 0x8f406);
   4135    1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_IPA, 0xcf406);
   4136    1.1    nonaka 	}
   4137    1.1    nonaka 	if (!(sc->pa_setting & 0x10)) {
   4138    1.1    nonaka 		reg = urtwn_read_1(sc, 0x16);
   4139    1.1    nonaka 		reg = (reg & ~0xf0) | 0x90;
   4140    1.1    nonaka 		urtwn_write_1(sc, 0x16, reg);
   4141    1.1    nonaka 	}
   4142    1.1    nonaka }
   4143    1.1    nonaka 
   4144   1.88  jdolecek static void __noinline
   4145    1.1    nonaka urtwn_rxfilter_init(struct urtwn_softc *sc)
   4146    1.1    nonaka {
   4147    1.1    nonaka 
   4148   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   4149    1.1    nonaka 
   4150   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   4151   1.12  christos 
   4152    1.1    nonaka 	/* Initialize Rx filter. */
   4153    1.1    nonaka 	/* TODO: use better filter for monitor mode. */
   4154    1.1    nonaka 	urtwn_write_4(sc, R92C_RCR,
   4155    1.1    nonaka 	    R92C_RCR_AAP | R92C_RCR_APM | R92C_RCR_AM | R92C_RCR_AB |
   4156    1.1    nonaka 	    R92C_RCR_APP_ICV | R92C_RCR_AMF | R92C_RCR_HTC_LOC_CTRL |
   4157    1.1    nonaka 	    R92C_RCR_APP_MIC | R92C_RCR_APP_PHYSTS);
   4158    1.1    nonaka 	/* Accept all multicast frames. */
   4159    1.1    nonaka 	urtwn_write_4(sc, R92C_MAR + 0, 0xffffffff);
   4160    1.1    nonaka 	urtwn_write_4(sc, R92C_MAR + 4, 0xffffffff);
   4161    1.1    nonaka 	/* Accept all management frames. */
   4162    1.1    nonaka 	urtwn_write_2(sc, R92C_RXFLTMAP0, 0xffff);
   4163    1.1    nonaka 	/* Reject all control frames. */
   4164    1.1    nonaka 	urtwn_write_2(sc, R92C_RXFLTMAP1, 0x0000);
   4165    1.1    nonaka 	/* Accept all data frames. */
   4166    1.1    nonaka 	urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
   4167    1.1    nonaka }
   4168    1.1    nonaka 
   4169   1.88  jdolecek static void __noinline
   4170    1.1    nonaka urtwn_edca_init(struct urtwn_softc *sc)
   4171    1.1    nonaka {
   4172    1.1    nonaka 
   4173   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   4174    1.1    nonaka 
   4175   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   4176   1.12  christos 
   4177    1.1    nonaka 	/* set spec SIFS (used in NAV) */
   4178    1.1    nonaka 	urtwn_write_2(sc, R92C_SPEC_SIFS, 0x100a);
   4179    1.1    nonaka 	urtwn_write_2(sc, R92C_MAC_SPEC_SIFS, 0x100a);
   4180    1.1    nonaka 
   4181    1.1    nonaka 	/* set SIFS CCK/OFDM */
   4182    1.1    nonaka 	urtwn_write_2(sc, R92C_SIFS_CCK, 0x100a);
   4183    1.1    nonaka 	urtwn_write_2(sc, R92C_SIFS_OFDM, 0x100a);
   4184    1.1    nonaka 
   4185    1.1    nonaka 	/* TXOP */
   4186    1.1    nonaka 	urtwn_write_4(sc, R92C_EDCA_BE_PARAM, 0x005ea42b);
   4187    1.1    nonaka 	urtwn_write_4(sc, R92C_EDCA_BK_PARAM, 0x0000a44f);
   4188    1.1    nonaka 	urtwn_write_4(sc, R92C_EDCA_VI_PARAM, 0x005ea324);
   4189    1.1    nonaka 	urtwn_write_4(sc, R92C_EDCA_VO_PARAM, 0x002fa226);
   4190    1.1    nonaka }
   4191    1.1    nonaka 
   4192    1.1    nonaka static void
   4193    1.1    nonaka urtwn_write_txpower(struct urtwn_softc *sc, int chain,
   4194    1.1    nonaka     uint16_t power[URTWN_RIDX_COUNT])
   4195    1.1    nonaka {
   4196    1.1    nonaka 	uint32_t reg;
   4197    1.1    nonaka 
   4198   1.74      gson 	URTWNHIST_FUNC();
   4199   1.74      gson 	URTWNHIST_CALLARGS("chain=%jd", chain, 0, 0, 0);
   4200    1.1    nonaka 
   4201    1.1    nonaka 	/* Write per-CCK rate Tx power. */
   4202    1.1    nonaka 	if (chain == 0) {
   4203    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_TXAGC_A_CCK1_MCS32);
   4204    1.1    nonaka 		reg = RW(reg, R92C_TXAGC_A_CCK1,  power[0]);
   4205    1.1    nonaka 		urtwn_bb_write(sc, R92C_TXAGC_A_CCK1_MCS32, reg);
   4206    1.1    nonaka 
   4207    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK11_A_CCK2_11);
   4208    1.1    nonaka 		reg = RW(reg, R92C_TXAGC_A_CCK2,  power[1]);
   4209    1.1    nonaka 		reg = RW(reg, R92C_TXAGC_A_CCK55, power[2]);
   4210    1.1    nonaka 		reg = RW(reg, R92C_TXAGC_A_CCK11, power[3]);
   4211    1.1    nonaka 		urtwn_bb_write(sc, R92C_TXAGC_B_CCK11_A_CCK2_11, reg);
   4212    1.1    nonaka 	} else {
   4213    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK1_55_MCS32);
   4214    1.1    nonaka 		reg = RW(reg, R92C_TXAGC_B_CCK1,  power[0]);
   4215    1.1    nonaka 		reg = RW(reg, R92C_TXAGC_B_CCK2,  power[1]);
   4216    1.1    nonaka 		reg = RW(reg, R92C_TXAGC_B_CCK55, power[2]);
   4217    1.1    nonaka 		urtwn_bb_write(sc, R92C_TXAGC_B_CCK1_55_MCS32, reg);
   4218    1.1    nonaka 
   4219    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK11_A_CCK2_11);
   4220    1.1    nonaka 		reg = RW(reg, R92C_TXAGC_B_CCK11, power[3]);
   4221    1.1    nonaka 		urtwn_bb_write(sc, R92C_TXAGC_B_CCK11_A_CCK2_11, reg);
   4222    1.1    nonaka 	}
   4223    1.1    nonaka 	/* Write per-OFDM rate Tx power. */
   4224    1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_RATE18_06(chain),
   4225    1.1    nonaka 	    SM(R92C_TXAGC_RATE06, power[ 4]) |
   4226    1.1    nonaka 	    SM(R92C_TXAGC_RATE09, power[ 5]) |
   4227    1.1    nonaka 	    SM(R92C_TXAGC_RATE12, power[ 6]) |
   4228    1.1    nonaka 	    SM(R92C_TXAGC_RATE18, power[ 7]));
   4229    1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_RATE54_24(chain),
   4230    1.1    nonaka 	    SM(R92C_TXAGC_RATE24, power[ 8]) |
   4231    1.1    nonaka 	    SM(R92C_TXAGC_RATE36, power[ 9]) |
   4232    1.1    nonaka 	    SM(R92C_TXAGC_RATE48, power[10]) |
   4233    1.1    nonaka 	    SM(R92C_TXAGC_RATE54, power[11]));
   4234    1.1    nonaka 	/* Write per-MCS Tx power. */
   4235    1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_MCS03_MCS00(chain),
   4236    1.1    nonaka 	    SM(R92C_TXAGC_MCS00,  power[12]) |
   4237    1.1    nonaka 	    SM(R92C_TXAGC_MCS01,  power[13]) |
   4238    1.1    nonaka 	    SM(R92C_TXAGC_MCS02,  power[14]) |
   4239    1.1    nonaka 	    SM(R92C_TXAGC_MCS03,  power[15]));
   4240    1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_MCS07_MCS04(chain),
   4241    1.1    nonaka 	    SM(R92C_TXAGC_MCS04,  power[16]) |
   4242    1.1    nonaka 	    SM(R92C_TXAGC_MCS05,  power[17]) |
   4243    1.1    nonaka 	    SM(R92C_TXAGC_MCS06,  power[18]) |
   4244    1.1    nonaka 	    SM(R92C_TXAGC_MCS07,  power[19]));
   4245    1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_MCS11_MCS08(chain),
   4246    1.1    nonaka 	    SM(R92C_TXAGC_MCS08,  power[20]) |
   4247    1.1    nonaka 	    SM(R92C_TXAGC_MCS09,  power[21]) |
   4248    1.1    nonaka 	    SM(R92C_TXAGC_MCS10,  power[22]) |
   4249    1.1    nonaka 	    SM(R92C_TXAGC_MCS11,  power[23]));
   4250    1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_MCS15_MCS12(chain),
   4251    1.1    nonaka 	    SM(R92C_TXAGC_MCS12,  power[24]) |
   4252    1.1    nonaka 	    SM(R92C_TXAGC_MCS13,  power[25]) |
   4253    1.1    nonaka 	    SM(R92C_TXAGC_MCS14,  power[26]) |
   4254    1.1    nonaka 	    SM(R92C_TXAGC_MCS15,  power[27]));
   4255    1.1    nonaka }
   4256    1.1    nonaka 
   4257    1.1    nonaka static void
   4258   1.22  christos urtwn_get_txpower(struct urtwn_softc *sc, size_t chain, u_int chan, u_int ht40m,
   4259    1.1    nonaka     uint16_t power[URTWN_RIDX_COUNT])
   4260    1.1    nonaka {
   4261    1.1    nonaka 	struct r92c_rom *rom = &sc->rom;
   4262    1.1    nonaka 	uint16_t cckpow, ofdmpow, htpow, diff, maxpow;
   4263   1.60   thorpej 	const struct rtwn_txpwr *base;
   4264    1.1    nonaka 	int ridx, group;
   4265    1.1    nonaka 
   4266   1.74      gson 	URTWNHIST_FUNC();
   4267   1.74      gson 	URTWNHIST_CALLARGS("chain=%jd, chan=%jd", chain, chan, 0, 0);
   4268    1.1    nonaka 
   4269    1.1    nonaka 	/* Determine channel group. */
   4270    1.1    nonaka 	if (chan <= 3) {
   4271    1.1    nonaka 		group = 0;
   4272    1.1    nonaka 	} else if (chan <= 9) {
   4273    1.1    nonaka 		group = 1;
   4274    1.1    nonaka 	} else {
   4275    1.1    nonaka 		group = 2;
   4276    1.1    nonaka 	}
   4277    1.1    nonaka 
   4278    1.1    nonaka 	/* Get original Tx power based on board type and RF chain. */
   4279    1.1    nonaka 	if (!(sc->chip & URTWN_CHIP_92C)) {
   4280    1.1    nonaka 		if (sc->board_type == R92C_BOARD_TYPE_HIGHPA) {
   4281    1.1    nonaka 			base = &rtl8188ru_txagc[chain];
   4282    1.1    nonaka 		} else {
   4283    1.1    nonaka 			base = &rtl8192cu_txagc[chain];
   4284    1.1    nonaka 		}
   4285    1.1    nonaka 	} else {
   4286    1.1    nonaka 		base = &rtl8192cu_txagc[chain];
   4287    1.1    nonaka 	}
   4288    1.1    nonaka 
   4289    1.1    nonaka 	memset(power, 0, URTWN_RIDX_COUNT * sizeof(power[0]));
   4290    1.1    nonaka 	if (sc->regulatory == 0) {
   4291    1.1    nonaka 		for (ridx = 0; ridx <= 3; ridx++) {
   4292    1.1    nonaka 			power[ridx] = base->pwr[0][ridx];
   4293    1.1    nonaka 		}
   4294    1.1    nonaka 	}
   4295    1.1    nonaka 	for (ridx = 4; ridx < URTWN_RIDX_COUNT; ridx++) {
   4296    1.1    nonaka 		if (sc->regulatory == 3) {
   4297    1.1    nonaka 			power[ridx] = base->pwr[0][ridx];
   4298    1.1    nonaka 			/* Apply vendor limits. */
   4299    1.1    nonaka 			if (ht40m != IEEE80211_HTINFO_2NDCHAN_NONE) {
   4300    1.1    nonaka 				maxpow = rom->ht40_max_pwr[group];
   4301    1.1    nonaka 			} else {
   4302    1.1    nonaka 				maxpow = rom->ht20_max_pwr[group];
   4303    1.1    nonaka 			}
   4304    1.1    nonaka 			maxpow = (maxpow >> (chain * 4)) & 0xf;
   4305    1.1    nonaka 			if (power[ridx] > maxpow) {
   4306    1.1    nonaka 				power[ridx] = maxpow;
   4307    1.1    nonaka 			}
   4308    1.1    nonaka 		} else if (sc->regulatory == 1) {
   4309    1.1    nonaka 			if (ht40m == IEEE80211_HTINFO_2NDCHAN_NONE) {
   4310    1.1    nonaka 				power[ridx] = base->pwr[group][ridx];
   4311    1.1    nonaka 			}
   4312    1.1    nonaka 		} else if (sc->regulatory != 2) {
   4313    1.1    nonaka 			power[ridx] = base->pwr[0][ridx];
   4314    1.1    nonaka 		}
   4315    1.1    nonaka 	}
   4316    1.1    nonaka 
   4317    1.1    nonaka 	/* Compute per-CCK rate Tx power. */
   4318    1.1    nonaka 	cckpow = rom->cck_tx_pwr[chain][group];
   4319    1.1    nonaka 	for (ridx = 0; ridx <= 3; ridx++) {
   4320    1.1    nonaka 		power[ridx] += cckpow;
   4321    1.1    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR) {
   4322    1.1    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   4323    1.1    nonaka 		}
   4324    1.1    nonaka 	}
   4325    1.1    nonaka 
   4326    1.1    nonaka 	htpow = rom->ht40_1s_tx_pwr[chain][group];
   4327    1.1    nonaka 	if (sc->ntxchains > 1) {
   4328    1.1    nonaka 		/* Apply reduction for 2 spatial streams. */
   4329    1.1    nonaka 		diff = rom->ht40_2s_tx_pwr_diff[group];
   4330    1.1    nonaka 		diff = (diff >> (chain * 4)) & 0xf;
   4331    1.1    nonaka 		htpow = (htpow > diff) ? htpow - diff : 0;
   4332    1.1    nonaka 	}
   4333    1.1    nonaka 
   4334    1.1    nonaka 	/* Compute per-OFDM rate Tx power. */
   4335    1.1    nonaka 	diff = rom->ofdm_tx_pwr_diff[group];
   4336    1.1    nonaka 	diff = (diff >> (chain * 4)) & 0xf;
   4337    1.1    nonaka 	ofdmpow = htpow + diff;	/* HT->OFDM correction. */
   4338    1.1    nonaka 	for (ridx = 4; ridx <= 11; ridx++) {
   4339    1.1    nonaka 		power[ridx] += ofdmpow;
   4340    1.1    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR) {
   4341    1.1    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   4342    1.1    nonaka 		}
   4343    1.1    nonaka 	}
   4344    1.1    nonaka 
   4345    1.1    nonaka 	/* Compute per-MCS Tx power. */
   4346    1.1    nonaka 	if (ht40m == IEEE80211_HTINFO_2NDCHAN_NONE) {
   4347    1.1    nonaka 		diff = rom->ht20_tx_pwr_diff[group];
   4348    1.1    nonaka 		diff = (diff >> (chain * 4)) & 0xf;
   4349    1.1    nonaka 		htpow += diff;	/* HT40->HT20 correction. */
   4350    1.1    nonaka 	}
   4351    1.1    nonaka 	for (ridx = 12; ridx < URTWN_RIDX_COUNT; ridx++) {
   4352    1.1    nonaka 		power[ridx] += htpow;
   4353    1.1    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR) {
   4354    1.1    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   4355    1.1    nonaka 		}
   4356    1.1    nonaka 	}
   4357    1.1    nonaka #ifdef URTWN_DEBUG
   4358    1.1    nonaka 	if (urtwn_debug & DBG_RF) {
   4359    1.1    nonaka 		/* Dump per-rate Tx power values. */
   4360   1.74      gson 		DPRINTFN(DBG_RF, "Tx power for chain %jd:", chain, 0, 0, 0);
   4361   1.74      gson 		for (ridx = 0; ridx < URTWN_RIDX_COUNT; ridx++)
   4362   1.74      gson 			DPRINTFN(DBG_RF, "Rate %jd = %ju", ridx, power[ridx], 0, 0);
   4363    1.1    nonaka 	}
   4364    1.1    nonaka #endif
   4365    1.1    nonaka }
   4366    1.1    nonaka 
   4367   1.32    nonaka void
   4368   1.32    nonaka urtwn_r88e_get_txpower(struct urtwn_softc *sc, size_t chain, u_int chan,
   4369   1.32    nonaka     u_int ht40m, uint16_t power[URTWN_RIDX_COUNT])
   4370   1.32    nonaka {
   4371   1.32    nonaka 	uint16_t cckpow, ofdmpow, bw20pow, htpow;
   4372   1.60   thorpej 	const struct rtwn_r88e_txpwr *base;
   4373   1.32    nonaka 	int ridx, group;
   4374   1.32    nonaka 
   4375   1.74      gson 	URTWNHIST_FUNC();
   4376   1.74      gson 	URTWNHIST_CALLARGS("chain=%jd, chan=%jd", chain, chan, 0, 0);
   4377   1.32    nonaka 
   4378   1.32    nonaka 	/* Determine channel group. */
   4379   1.32    nonaka 	if (chan <= 2)
   4380   1.32    nonaka 		group = 0;
   4381   1.32    nonaka 	else if (chan <= 5)
   4382   1.32    nonaka 		group = 1;
   4383   1.32    nonaka 	else if (chan <= 8)
   4384   1.32    nonaka 		group = 2;
   4385   1.32    nonaka 	else if (chan <= 11)
   4386   1.32    nonaka 		group = 3;
   4387   1.32    nonaka 	else if (chan <= 13)
   4388   1.32    nonaka 		group = 4;
   4389   1.32    nonaka 	else
   4390   1.32    nonaka 		group = 5;
   4391   1.32    nonaka 
   4392   1.32    nonaka 	/* Get original Tx power based on board type and RF chain. */
   4393   1.32    nonaka 	base = &rtl8188eu_txagc[chain];
   4394   1.32    nonaka 
   4395   1.32    nonaka 	memset(power, 0, URTWN_RIDX_COUNT * sizeof(power[0]));
   4396   1.32    nonaka 	if (sc->regulatory == 0) {
   4397   1.32    nonaka 		for (ridx = 0; ridx <= 3; ridx++)
   4398   1.32    nonaka 			power[ridx] = base->pwr[0][ridx];
   4399   1.32    nonaka 	}
   4400   1.32    nonaka 	for (ridx = 4; ridx < URTWN_RIDX_COUNT; ridx++) {
   4401   1.32    nonaka 		if (sc->regulatory == 3)
   4402   1.32    nonaka 			power[ridx] = base->pwr[0][ridx];
   4403   1.32    nonaka 		else if (sc->regulatory == 1) {
   4404   1.32    nonaka 			if (ht40m == IEEE80211_HTINFO_2NDCHAN_NONE)
   4405   1.32    nonaka 				power[ridx] = base->pwr[group][ridx];
   4406   1.32    nonaka 		} else if (sc->regulatory != 2)
   4407   1.32    nonaka 			power[ridx] = base->pwr[0][ridx];
   4408   1.32    nonaka 	}
   4409   1.32    nonaka 
   4410   1.32    nonaka 	/* Compute per-CCK rate Tx power. */
   4411   1.32    nonaka 	cckpow = sc->cck_tx_pwr[group];
   4412   1.32    nonaka 	for (ridx = 0; ridx <= 3; ridx++) {
   4413   1.32    nonaka 		power[ridx] += cckpow;
   4414   1.32    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR)
   4415   1.32    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   4416   1.32    nonaka 	}
   4417   1.32    nonaka 
   4418   1.32    nonaka 	htpow = sc->ht40_tx_pwr[group];
   4419   1.32    nonaka 
   4420   1.32    nonaka 	/* Compute per-OFDM rate Tx power. */
   4421   1.32    nonaka 	ofdmpow = htpow + sc->ofdm_tx_pwr_diff;
   4422   1.32    nonaka 	for (ridx = 4; ridx <= 11; ridx++) {
   4423   1.32    nonaka 		power[ridx] += ofdmpow;
   4424   1.32    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR)
   4425   1.32    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   4426   1.32    nonaka 	}
   4427   1.32    nonaka 
   4428   1.32    nonaka 	bw20pow = htpow + sc->bw20_tx_pwr_diff;
   4429   1.32    nonaka 	for (ridx = 12; ridx <= 27; ridx++) {
   4430   1.32    nonaka 		power[ridx] += bw20pow;
   4431   1.32    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR)
   4432   1.32    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   4433   1.32    nonaka 	}
   4434   1.32    nonaka }
   4435   1.32    nonaka 
   4436    1.1    nonaka static void
   4437    1.1    nonaka urtwn_set_txpower(struct urtwn_softc *sc, u_int chan, u_int ht40m)
   4438    1.1    nonaka {
   4439    1.1    nonaka 	uint16_t power[URTWN_RIDX_COUNT];
   4440   1.22  christos 	size_t i;
   4441    1.1    nonaka 
   4442   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   4443    1.1    nonaka 
   4444    1.1    nonaka 	for (i = 0; i < sc->ntxchains; i++) {
   4445    1.1    nonaka 		/* Compute per-rate Tx power values. */
   4446   1.49       nat 		if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   4447   1.49       nat 		    ISSET(sc->chip, URTWN_CHIP_92EU))
   4448   1.32    nonaka 			urtwn_r88e_get_txpower(sc, i, chan, ht40m, power);
   4449   1.32    nonaka 		else
   4450   1.32    nonaka 			urtwn_get_txpower(sc, i, chan, ht40m, power);
   4451    1.1    nonaka 		/* Write per-rate Tx power values to hardware. */
   4452    1.1    nonaka 		urtwn_write_txpower(sc, i, power);
   4453    1.1    nonaka 	}
   4454    1.1    nonaka }
   4455    1.1    nonaka 
   4456   1.88  jdolecek static void __noinline
   4457    1.1    nonaka urtwn_set_chan(struct urtwn_softc *sc, struct ieee80211_channel *c, u_int ht40m)
   4458    1.1    nonaka {
   4459    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   4460    1.1    nonaka 	u_int chan;
   4461   1.22  christos 	size_t i;
   4462    1.1    nonaka 
   4463    1.1    nonaka 	chan = ieee80211_chan2ieee(ic, c);	/* XXX center freq! */
   4464    1.1    nonaka 
   4465   1.74      gson 	URTWNHIST_FUNC();
   4466   1.74      gson 	URTWNHIST_CALLARGS("chan=%jd", chan, 0, 0, 0);
   4467    1.1    nonaka 
   4468   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   4469   1.12  christos 
   4470    1.1    nonaka 	if (ht40m == IEEE80211_HTINFO_2NDCHAN_ABOVE) {
   4471    1.1    nonaka 		chan += 2;
   4472    1.1    nonaka 	} else if (ht40m == IEEE80211_HTINFO_2NDCHAN_BELOW){
   4473    1.1    nonaka 		chan -= 2;
   4474    1.1    nonaka 	}
   4475    1.1    nonaka 
   4476    1.1    nonaka 	/* Set Tx power for this new channel. */
   4477    1.1    nonaka 	urtwn_set_txpower(sc, chan, ht40m);
   4478    1.1    nonaka 
   4479    1.1    nonaka 	for (i = 0; i < sc->nrxchains; i++) {
   4480    1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_CHNLBW,
   4481    1.1    nonaka 		    RW(sc->rf_chnlbw[i], R92C_RF_CHNLBW_CHNL, chan));
   4482    1.1    nonaka 	}
   4483    1.1    nonaka 
   4484    1.1    nonaka 	if (ht40m) {
   4485    1.1    nonaka 		/* Is secondary channel below or above primary? */
   4486    1.1    nonaka 		int prichlo = (ht40m == IEEE80211_HTINFO_2NDCHAN_ABOVE);
   4487    1.1    nonaka 		uint32_t reg;
   4488    1.1    nonaka 
   4489    1.1    nonaka 		urtwn_write_1(sc, R92C_BWOPMODE,
   4490    1.1    nonaka 		    urtwn_read_1(sc, R92C_BWOPMODE) & ~R92C_BWOPMODE_20MHZ);
   4491    1.1    nonaka 
   4492    1.1    nonaka 		reg = urtwn_read_1(sc, R92C_RRSR + 2);
   4493    1.1    nonaka 		reg = (reg & ~0x6f) | (prichlo ? 1 : 2) << 5;
   4494    1.1    nonaka 		urtwn_write_1(sc, R92C_RRSR + 2, (uint8_t)reg);
   4495    1.1    nonaka 
   4496    1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFMOD,
   4497    1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA0_RFMOD) | R92C_RFMOD_40MHZ);
   4498    1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA1_RFMOD,
   4499    1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA1_RFMOD) | R92C_RFMOD_40MHZ);
   4500    1.1    nonaka 
   4501    1.1    nonaka 		/* Set CCK side band. */
   4502    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_CCK0_SYSTEM);
   4503    1.1    nonaka 		reg = (reg & ~0x00000010) | (prichlo ? 0 : 1) << 4;
   4504    1.1    nonaka 		urtwn_bb_write(sc, R92C_CCK0_SYSTEM, reg);
   4505    1.1    nonaka 
   4506    1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_OFDM1_LSTF);
   4507    1.1    nonaka 		reg = (reg & ~0x00000c00) | (prichlo ? 1 : 2) << 10;
   4508    1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM1_LSTF, reg);
   4509    1.1    nonaka 
   4510    1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_ANAPARAM2,
   4511    1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA0_ANAPARAM2) &
   4512    1.1    nonaka 		    ~R92C_FPGA0_ANAPARAM2_CBW20);
   4513    1.1    nonaka 
   4514    1.1    nonaka 		reg = urtwn_bb_read(sc, 0x818);
   4515    1.1    nonaka 		reg = (reg & ~0x0c000000) | (prichlo ? 2 : 1) << 26;
   4516    1.1    nonaka 		urtwn_bb_write(sc, 0x818, reg);
   4517    1.1    nonaka 
   4518    1.1    nonaka 		/* Select 40MHz bandwidth. */
   4519    1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
   4520    1.1    nonaka 		    (sc->rf_chnlbw[0] & ~0xfff) | chan);
   4521    1.1    nonaka 	} else {
   4522    1.1    nonaka 		urtwn_write_1(sc, R92C_BWOPMODE,
   4523    1.1    nonaka 		    urtwn_read_1(sc, R92C_BWOPMODE) | R92C_BWOPMODE_20MHZ);
   4524    1.1    nonaka 
   4525    1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFMOD,
   4526    1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA0_RFMOD) & ~R92C_RFMOD_40MHZ);
   4527    1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA1_RFMOD,
   4528    1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA1_RFMOD) & ~R92C_RFMOD_40MHZ);
   4529    1.1    nonaka 
   4530   1.49       nat 		if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   4531   1.49       nat 		    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   4532   1.32    nonaka 			urtwn_bb_write(sc, R92C_FPGA0_ANAPARAM2,
   4533   1.32    nonaka 			    urtwn_bb_read(sc, R92C_FPGA0_ANAPARAM2) |
   4534   1.32    nonaka 			    R92C_FPGA0_ANAPARAM2_CBW20);
   4535   1.32    nonaka 		}
   4536    1.1    nonaka 
   4537    1.1    nonaka 		/* Select 20MHz bandwidth. */
   4538    1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
   4539   1.32    nonaka 		    (sc->rf_chnlbw[0] & ~0xfff) | chan |
   4540   1.49       nat 		    (ISSET(sc->chip, URTWN_CHIP_88E) ||
   4541   1.49       nat 		     ISSET(sc->chip, URTWN_CHIP_92EU) ?
   4542   1.32    nonaka 		      R88E_RF_CHNLBW_BW20 : R92C_RF_CHNLBW_BW20));
   4543    1.1    nonaka 	}
   4544    1.1    nonaka }
   4545    1.1    nonaka 
   4546   1.88  jdolecek static void __noinline
   4547    1.1    nonaka urtwn_iq_calib(struct urtwn_softc *sc, bool inited)
   4548    1.1    nonaka {
   4549    1.1    nonaka 
   4550   1.74      gson 	URTWNHIST_FUNC();
   4551   1.74      gson 	URTWNHIST_CALLARGS("inited=%jd", inited, 0, 0, 0);
   4552    1.1    nonaka 
   4553   1.48       nat 	uint32_t addaBackup[16], iqkBackup[4], piMode;
   4554   1.48       nat 
   4555   1.48       nat #ifdef notyet
   4556   1.48       nat 	uint32_t odfm0_agccore_regs[3];
   4557   1.48       nat 	uint32_t ant_regs[3];
   4558   1.48       nat 	uint32_t rf_regs[8];
   4559   1.48       nat #endif
   4560   1.48       nat 	uint32_t reg0, reg1, reg2;
   4561   1.48       nat 	int i, attempt;
   4562   1.48       nat 
   4563   1.48       nat #ifdef notyet
   4564   1.48       nat 	urtwn_write_1(sc, R92E_STBC_SETTING + 2, urtwn_read_1(sc,
   4565   1.48       nat 	    R92E_STBC_SETTING + 2));
   4566   1.48       nat 	urtwn_write_1(sc, R92C_ACLK_MON, 0);
   4567   1.48       nat 	/* Save AGCCORE regs. */
   4568   1.48       nat 	for (i = 0; i < sc->nrxchains; i++) {
   4569   1.48       nat 		odfm0_agccore_regs[i] = urtwn_read_4(sc,
   4570   1.48       nat 		    R92C_OFDM0_AGCCORE1(i));
   4571   1.48       nat 	}
   4572   1.48       nat #endif
   4573   1.48       nat 	/* Save BB regs. */
   4574   1.48       nat 	reg0 = urtwn_bb_read(sc, R92C_OFDM0_TRXPATHENA);
   4575   1.48       nat 	reg1 = urtwn_bb_read(sc, R92C_OFDM0_TRMUXPAR);
   4576   1.48       nat 	reg2 = urtwn_bb_read(sc, R92C_FPGA0_RFIFACESW(1));
   4577   1.52     skrll 
   4578   1.48       nat 	/* Save adda regs to be restored when finished. */
   4579   1.48       nat 	for (i = 0; i < __arraycount(addaReg); i++)
   4580   1.48       nat 		addaBackup[i] = urtwn_bb_read(sc, addaReg[i]);
   4581   1.48       nat 	/* Save mac regs. */
   4582   1.48       nat 	iqkBackup[0] = urtwn_read_1(sc, R92C_TXPAUSE);
   4583   1.48       nat 	iqkBackup[1] = urtwn_read_1(sc, R92C_BCN_CTRL);
   4584   1.60   thorpej 	iqkBackup[2] = urtwn_read_1(sc, R92C_BCN_CTRL1);
   4585   1.48       nat 	iqkBackup[3] = urtwn_read_4(sc, R92C_GPIO_MUXCFG);
   4586   1.48       nat 
   4587   1.48       nat #ifdef notyet
   4588   1.48       nat 	ant_regs[0] = urtwn_read_4(sc, R92C_CONFIG_ANT_A);
   4589   1.48       nat 	ant_regs[1] = urtwn_read_4(sc, R92C_CONFIG_ANT_B);
   4590   1.48       nat 
   4591   1.48       nat 	rf_regs[0] = urtwn_read_4(sc, R92C_FPGA0_RFIFACESW(0));
   4592   1.48       nat 	for (i = 0; i < sc->nrxchains; i++)
   4593   1.48       nat 		rf_regs[i+1] = urtwn_read_4(sc, R92C_FPGA0_RFIFACEOE(i));
   4594   1.48       nat 	reg4 = urtwn_read_4(sc, R92C_CCK0_AFESETTING);
   4595   1.48       nat #endif
   4596   1.48       nat 
   4597   1.48       nat 	piMode = (urtwn_bb_read(sc, R92C_HSSI_PARAM1(0)) &
   4598   1.48       nat 	    R92C_HSSI_PARAM1_PI);
   4599   1.48       nat 	if (piMode == 0) {
   4600   1.48       nat 		urtwn_bb_write(sc, R92C_HSSI_PARAM1(0),
   4601   1.48       nat 		    urtwn_bb_read(sc, R92C_HSSI_PARAM1(0))|
   4602   1.48       nat 		    R92C_HSSI_PARAM1_PI);
   4603   1.48       nat 		urtwn_bb_write(sc, R92C_HSSI_PARAM1(1),
   4604   1.48       nat 		    urtwn_bb_read(sc, R92C_HSSI_PARAM1(1))|
   4605   1.48       nat 		    R92C_HSSI_PARAM1_PI);
   4606   1.48       nat 	}
   4607   1.52     skrll 
   4608   1.48       nat 	attempt = 1;
   4609   1.48       nat 
   4610   1.48       nat next_attempt:
   4611   1.48       nat 
   4612   1.48       nat 	/* Set mac regs for calibration. */
   4613   1.48       nat 	for (i = 0; i < __arraycount(addaReg); i++) {
   4614   1.48       nat 		urtwn_bb_write(sc, addaReg[i],
   4615   1.48       nat 		    addaReg[__arraycount(addaReg) - 1]);
   4616   1.48       nat 	}
   4617   1.48       nat 	urtwn_write_2(sc, R92C_CCK0_AFESETTING, urtwn_read_2(sc,
   4618   1.48       nat 	    R92C_CCK0_AFESETTING));
   4619   1.48       nat 	urtwn_write_2(sc, R92C_OFDM0_TRXPATHENA, R92C_IQK_TRXPATHENA);
   4620   1.48       nat 	urtwn_write_2(sc, R92C_OFDM0_TRMUXPAR, R92C_IQK_TRMUXPAR);
   4621   1.48       nat 	urtwn_write_2(sc, R92C_FPGA0_RFIFACESW(1), R92C_IQK_RFIFACESW1);
   4622   1.48       nat 	urtwn_write_4(sc, R92C_LSSI_PARAM(0), R92C_IQK_LSSI_PARAM);
   4623   1.48       nat 
   4624   1.48       nat 	if (sc->ntxchains > 1)
   4625   1.48       nat 		urtwn_bb_write(sc, R92C_LSSI_PARAM(1), R92C_IQK_LSSI_PARAM);
   4626   1.52     skrll 
   4627   1.60   thorpej 	urtwn_write_1(sc, R92C_TXPAUSE, (~R92C_TXPAUSE_BCN) & R92C_TXPAUSE_ALL);
   4628   1.48       nat 	urtwn_write_1(sc, R92C_BCN_CTRL, (iqkBackup[1] &
   4629   1.48       nat 	    ~R92C_BCN_CTRL_EN_BCN));
   4630   1.60   thorpej 	urtwn_write_1(sc, R92C_BCN_CTRL1, (iqkBackup[2] &
   4631   1.60   thorpej 	    ~R92C_BCN_CTRL_EN_BCN));
   4632   1.48       nat 
   4633   1.48       nat 	urtwn_write_1(sc, R92C_GPIO_MUXCFG, (iqkBackup[3] &
   4634   1.48       nat 	    ~R92C_GPIO_MUXCFG_ENBT));
   4635   1.48       nat 
   4636   1.48       nat 	urtwn_bb_write(sc, R92C_CONFIG_ANT_A, R92C_IQK_CONFIG_ANT);
   4637   1.48       nat 
   4638   1.48       nat 	if (sc->ntxchains > 1)
   4639   1.48       nat 		urtwn_bb_write(sc, R92C_CONFIG_ANT_B, R92C_IQK_CONFIG_ANT);
   4640   1.48       nat 	urtwn_bb_write(sc, R92C_FPGA0_IQK, R92C_FPGA0_IQK_SETTING);
   4641   1.48       nat 	urtwn_bb_write(sc, R92C_TX_IQK, R92C_TX_IQK_SETTING);
   4642   1.48       nat 	urtwn_bb_write(sc, R92C_RX_IQK, R92C_RX_IQK_SETTING);
   4643   1.48       nat 
   4644   1.48       nat 	/* Restore BB regs. */
   4645   1.48       nat 	urtwn_bb_write(sc, R92C_OFDM0_TRXPATHENA, reg0);
   4646   1.48       nat 	urtwn_bb_write(sc, R92C_FPGA0_RFIFACESW(1), reg2);
   4647   1.48       nat 	urtwn_bb_write(sc, R92C_OFDM0_TRMUXPAR, reg1);
   4648   1.48       nat 
   4649   1.48       nat 	urtwn_bb_write(sc, R92C_FPGA0_IQK, 0x0);
   4650   1.48       nat 	urtwn_bb_write(sc, R92C_LSSI_PARAM(0), R92C_IQK_LSSI_RESTORE);
   4651   1.48       nat 	if (sc->nrxchains > 1)
   4652   1.48       nat 		urtwn_bb_write(sc, R92C_LSSI_PARAM(1), R92C_IQK_LSSI_RESTORE);
   4653   1.48       nat 
   4654   1.48       nat 	if (attempt-- > 0)
   4655   1.48       nat 		goto next_attempt;
   4656   1.48       nat 
   4657   1.48       nat 	/* Restore mode. */
   4658   1.48       nat 	if (piMode == 0) {
   4659   1.48       nat 		urtwn_bb_write(sc, R92C_HSSI_PARAM1(0),
   4660   1.48       nat 		    urtwn_bb_read(sc, R92C_HSSI_PARAM1(0)) &
   4661   1.48       nat 		    ~R92C_HSSI_PARAM1_PI);
   4662   1.48       nat 		urtwn_bb_write(sc, R92C_HSSI_PARAM1(1),
   4663   1.48       nat 		    urtwn_bb_read(sc, R92C_HSSI_PARAM1(1)) &
   4664   1.48       nat 		    ~R92C_HSSI_PARAM1_PI);
   4665   1.48       nat 	}
   4666   1.48       nat 
   4667   1.48       nat #ifdef notyet
   4668   1.48       nat 	for (i = 0; i < sc->nrxchains; i++) {
   4669   1.48       nat 		urtwn_write_4(sc, R92C_OFDM0_AGCCORE1(i),
   4670   1.48       nat 		    odfm0_agccore_regs[i]);
   4671   1.48       nat 	}
   4672   1.48       nat #endif
   4673   1.48       nat 
   4674   1.48       nat 	/* Restore adda regs. */
   4675   1.48       nat 	for (i = 0; i < __arraycount(addaReg); i++)
   4676   1.48       nat 		urtwn_bb_write(sc, addaReg[i], addaBackup[i]);
   4677   1.48       nat 	/* Restore mac regs. */
   4678   1.48       nat 	urtwn_write_1(sc, R92C_TXPAUSE, iqkBackup[0]);
   4679   1.48       nat 	urtwn_write_1(sc, R92C_BCN_CTRL, iqkBackup[1]);
   4680   1.48       nat 	urtwn_write_1(sc, R92C_USTIME_TSF, iqkBackup[2]);
   4681   1.48       nat 	urtwn_write_4(sc, R92C_GPIO_MUXCFG, iqkBackup[3]);
   4682   1.48       nat 
   4683   1.48       nat #ifdef notyet
   4684   1.48       nat 	urtwn_write_4(sc, R92C_CONFIG_ANT_A, ant_regs[0]);
   4685   1.48       nat 	urtwn_write_4(sc, R92C_CONFIG_ANT_B, ant_regs[1]);
   4686   1.48       nat 
   4687   1.48       nat 	urtwn_write_4(sc, R92C_FPGA0_RFIFACESW(0), rf_regs[0]);
   4688   1.48       nat 	for (i = 0; i < sc->nrxchains; i++)
   4689   1.48       nat 		urtwn_write_4(sc, R92C_FPGA0_RFIFACEOE(i), rf_regs[i+1]);
   4690   1.48       nat 	urtwn_write_4(sc, R92C_CCK0_AFESETTING, reg4);
   4691   1.48       nat #endif
   4692    1.1    nonaka }
   4693    1.1    nonaka 
   4694    1.1    nonaka static void
   4695    1.1    nonaka urtwn_lc_calib(struct urtwn_softc *sc)
   4696    1.1    nonaka {
   4697    1.1    nonaka 	uint32_t rf_ac[2];
   4698    1.1    nonaka 	uint8_t txmode;
   4699   1.22  christos 	size_t i;
   4700    1.1    nonaka 
   4701   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   4702    1.1    nonaka 
   4703   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   4704   1.12  christos 
   4705    1.1    nonaka 	txmode = urtwn_read_1(sc, R92C_OFDM1_LSTF + 3);
   4706    1.1    nonaka 	if ((txmode & 0x70) != 0) {
   4707    1.1    nonaka 		/* Disable all continuous Tx. */
   4708    1.1    nonaka 		urtwn_write_1(sc, R92C_OFDM1_LSTF + 3, txmode & ~0x70);
   4709    1.1    nonaka 
   4710    1.1    nonaka 		/* Set RF mode to standby mode. */
   4711    1.1    nonaka 		for (i = 0; i < sc->nrxchains; i++) {
   4712    1.1    nonaka 			rf_ac[i] = urtwn_rf_read(sc, i, R92C_RF_AC);
   4713    1.1    nonaka 			urtwn_rf_write(sc, i, R92C_RF_AC,
   4714    1.1    nonaka 			    RW(rf_ac[i], R92C_RF_AC_MODE,
   4715    1.1    nonaka 				R92C_RF_AC_MODE_STANDBY));
   4716    1.1    nonaka 		}
   4717    1.1    nonaka 	} else {
   4718    1.1    nonaka 		/* Block all Tx queues. */
   4719    1.1    nonaka 		urtwn_write_1(sc, R92C_TXPAUSE, 0xff);
   4720    1.1    nonaka 	}
   4721    1.1    nonaka 	/* Start calibration. */
   4722    1.1    nonaka 	urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
   4723    1.1    nonaka 	    urtwn_rf_read(sc, 0, R92C_RF_CHNLBW) | R92C_RF_CHNLBW_LCSTART);
   4724    1.1    nonaka 
   4725    1.1    nonaka 	/* Give calibration the time to complete. */
   4726   1.49       nat 	urtwn_delay_ms(sc, 100);
   4727    1.1    nonaka 
   4728    1.1    nonaka 	/* Restore configuration. */
   4729    1.1    nonaka 	if ((txmode & 0x70) != 0) {
   4730    1.1    nonaka 		/* Restore Tx mode. */
   4731    1.1    nonaka 		urtwn_write_1(sc, R92C_OFDM1_LSTF + 3, txmode);
   4732    1.1    nonaka 		/* Restore RF mode. */
   4733    1.1    nonaka 		for (i = 0; i < sc->nrxchains; i++) {
   4734    1.1    nonaka 			urtwn_rf_write(sc, i, R92C_RF_AC, rf_ac[i]);
   4735    1.1    nonaka 		}
   4736    1.1    nonaka 	} else {
   4737    1.1    nonaka 		/* Unblock all Tx queues. */
   4738    1.1    nonaka 		urtwn_write_1(sc, R92C_TXPAUSE, 0x00);
   4739    1.1    nonaka 	}
   4740    1.1    nonaka }
   4741    1.1    nonaka 
   4742    1.1    nonaka static void
   4743    1.1    nonaka urtwn_temp_calib(struct urtwn_softc *sc)
   4744    1.1    nonaka {
   4745   1.49       nat 	int temp, t_meter_reg;
   4746    1.1    nonaka 
   4747   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   4748    1.1    nonaka 
   4749   1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   4750   1.12  christos 
   4751   1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_92EU))
   4752   1.49       nat 		t_meter_reg = R92C_RF_T_METER;
   4753   1.49       nat 	else
   4754   1.49       nat 		t_meter_reg = R92E_RF_T_METER;
   4755   1.49       nat 
   4756    1.1    nonaka 	if (sc->thcal_state == 0) {
   4757    1.1    nonaka 		/* Start measuring temperature. */
   4758   1.74      gson 		DPRINTFN(DBG_RF, "start measuring temperature", 0, 0, 0, 0);
   4759   1.49       nat 		urtwn_rf_write(sc, 0, t_meter_reg, 0x60);
   4760    1.1    nonaka 		sc->thcal_state = 1;
   4761    1.1    nonaka 		return;
   4762    1.1    nonaka 	}
   4763    1.1    nonaka 	sc->thcal_state = 0;
   4764    1.1    nonaka 
   4765    1.1    nonaka 	/* Read measured temperature. */
   4766    1.1    nonaka 	temp = urtwn_rf_read(sc, 0, R92C_RF_T_METER) & 0x1f;
   4767   1.74      gson 	DPRINTFN(DBG_RF, "temperature=%jd", temp, 0, 0, 0);
   4768   1.49       nat 	if (temp == 0)		/* Read failed, skip. */
   4769    1.1    nonaka 		return;
   4770    1.1    nonaka 
   4771    1.1    nonaka 	/*
   4772    1.1    nonaka 	 * Redo LC calibration if temperature changed significantly since
   4773    1.1    nonaka 	 * last calibration.
   4774    1.1    nonaka 	 */
   4775    1.1    nonaka 	if (sc->thcal_lctemp == 0) {
   4776    1.1    nonaka 		/* First LC calibration is performed in urtwn_init(). */
   4777    1.1    nonaka 		sc->thcal_lctemp = temp;
   4778    1.1    nonaka 	} else if (abs(temp - sc->thcal_lctemp) > 1) {
   4779   1.74      gson 		DPRINTFN(DBG_RF, "LC calib triggered by temp: %jd -> %jd",
   4780   1.74      gson 		    sc->thcal_lctemp, temp, 0, 0);
   4781    1.1    nonaka 		urtwn_lc_calib(sc);
   4782    1.1    nonaka 		/* Record temperature of last LC calibration. */
   4783    1.1    nonaka 		sc->thcal_lctemp = temp;
   4784    1.1    nonaka 	}
   4785    1.1    nonaka }
   4786    1.1    nonaka 
   4787    1.1    nonaka static int
   4788    1.1    nonaka urtwn_init(struct ifnet *ifp)
   4789    1.1    nonaka {
   4790    1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   4791    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   4792    1.1    nonaka 	struct urtwn_rx_data *data;
   4793    1.1    nonaka 	uint32_t reg;
   4794   1.22  christos 	size_t i;
   4795   1.22  christos 	int error;
   4796    1.1    nonaka 
   4797   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   4798    1.1    nonaka 
   4799    1.1    nonaka 	urtwn_stop(ifp, 0);
   4800    1.1    nonaka 
   4801   1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   4802   1.12  christos 
   4803    1.1    nonaka 	mutex_enter(&sc->sc_task_mtx);
   4804    1.1    nonaka 	/* Init host async commands ring. */
   4805    1.1    nonaka 	sc->cmdq.cur = sc->cmdq.next = sc->cmdq.queued = 0;
   4806    1.1    nonaka 	mutex_exit(&sc->sc_task_mtx);
   4807    1.1    nonaka 
   4808    1.1    nonaka 	mutex_enter(&sc->sc_fwcmd_mtx);
   4809    1.1    nonaka 	/* Init firmware commands ring. */
   4810    1.1    nonaka 	sc->fwcur = 0;
   4811    1.1    nonaka 	mutex_exit(&sc->sc_fwcmd_mtx);
   4812    1.1    nonaka 
   4813   1.12  christos 	/* Allocate Tx/Rx buffers. */
   4814   1.12  christos 	error = urtwn_alloc_rx_list(sc);
   4815   1.12  christos 	if (error != 0) {
   4816   1.12  christos 		aprint_error_dev(sc->sc_dev,
   4817   1.12  christos 		    "could not allocate Rx buffers\n");
   4818   1.12  christos 		goto fail;
   4819   1.12  christos 	}
   4820   1.12  christos 	error = urtwn_alloc_tx_list(sc);
   4821   1.12  christos 	if (error != 0) {
   4822   1.12  christos 		aprint_error_dev(sc->sc_dev,
   4823   1.12  christos 		    "could not allocate Tx buffers\n");
   4824   1.12  christos 		goto fail;
   4825    1.1    nonaka 	}
   4826    1.1    nonaka 
   4827    1.1    nonaka 	/* Power on adapter. */
   4828    1.1    nonaka 	error = urtwn_power_on(sc);
   4829    1.1    nonaka 	if (error != 0)
   4830    1.1    nonaka 		goto fail;
   4831    1.1    nonaka 
   4832    1.1    nonaka 	/* Initialize DMA. */
   4833    1.1    nonaka 	error = urtwn_dma_init(sc);
   4834    1.1    nonaka 	if (error != 0)
   4835    1.1    nonaka 		goto fail;
   4836    1.1    nonaka 
   4837    1.1    nonaka 	/* Set info size in Rx descriptors (in 64-bit words). */
   4838    1.1    nonaka 	urtwn_write_1(sc, R92C_RX_DRVINFO_SZ, 4);
   4839    1.1    nonaka 
   4840    1.1    nonaka 	/* Init interrupts. */
   4841   1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   4842   1.49       nat 	     ISSET(sc->chip, URTWN_CHIP_92EU)) {
   4843   1.32    nonaka 		urtwn_write_4(sc, R88E_HISR, 0xffffffff);
   4844   1.32    nonaka 		urtwn_write_4(sc, R88E_HIMR, R88E_HIMR_CPWM | R88E_HIMR_CPWM2 |
   4845   1.32    nonaka 		    R88E_HIMR_TBDER | R88E_HIMR_PSTIMEOUT);
   4846   1.32    nonaka 		urtwn_write_4(sc, R88E_HIMRE, R88E_HIMRE_RXFOVW |
   4847   1.32    nonaka 		    R88E_HIMRE_TXFOVW | R88E_HIMRE_RXERR | R88E_HIMRE_TXERR);
   4848   1.49       nat 		if (ISSET(sc->chip, URTWN_CHIP_88E)) {
   4849   1.49       nat 			urtwn_write_1(sc, R92C_USB_SPECIAL_OPTION,
   4850   1.49       nat 			    urtwn_read_1(sc, R92C_USB_SPECIAL_OPTION) |
   4851   1.49       nat 			      R92C_USB_SPECIAL_OPTION_INT_BULK_SEL);
   4852   1.49       nat 		}
   4853   1.49       nat 		if (ISSET(sc->chip, URTWN_CHIP_92EU))
   4854   1.49       nat 			urtwn_write_1(sc, R92C_USB_HRPWM, 0);
   4855   1.32    nonaka 	} else {
   4856   1.32    nonaka 		urtwn_write_4(sc, R92C_HISR, 0xffffffff);
   4857   1.32    nonaka 		urtwn_write_4(sc, R92C_HIMR, 0xffffffff);
   4858   1.32    nonaka 	}
   4859    1.1    nonaka 
   4860    1.1    nonaka 	/* Set MAC address. */
   4861    1.1    nonaka 	IEEE80211_ADDR_COPY(ic->ic_myaddr, CLLADDR(ifp->if_sadl));
   4862    1.1    nonaka 	urtwn_write_region(sc, R92C_MACID, ic->ic_myaddr, IEEE80211_ADDR_LEN);
   4863    1.1    nonaka 
   4864    1.1    nonaka 	/* Set initial network type. */
   4865    1.1    nonaka 	reg = urtwn_read_4(sc, R92C_CR);
   4866    1.1    nonaka 	switch (ic->ic_opmode) {
   4867    1.1    nonaka 	case IEEE80211_M_STA:
   4868    1.1    nonaka 	default:
   4869    1.1    nonaka 		reg = RW(reg, R92C_CR_NETTYPE, R92C_CR_NETTYPE_INFRA);
   4870    1.1    nonaka 		break;
   4871    1.7  christos 
   4872    1.1    nonaka 	case IEEE80211_M_IBSS:
   4873    1.1    nonaka 		reg = RW(reg, R92C_CR_NETTYPE, R92C_CR_NETTYPE_ADHOC);
   4874    1.1    nonaka 		break;
   4875    1.1    nonaka 	}
   4876    1.1    nonaka 	urtwn_write_4(sc, R92C_CR, reg);
   4877    1.1    nonaka 
   4878    1.1    nonaka 	/* Set response rate */
   4879    1.1    nonaka 	reg = urtwn_read_4(sc, R92C_RRSR);
   4880    1.1    nonaka 	reg = RW(reg, R92C_RRSR_RATE_BITMAP, R92C_RRSR_RATE_CCK_ONLY_1M);
   4881    1.1    nonaka 	urtwn_write_4(sc, R92C_RRSR, reg);
   4882    1.1    nonaka 
   4883    1.1    nonaka 	/* SIFS (used in NAV) */
   4884    1.1    nonaka 	urtwn_write_2(sc, R92C_SPEC_SIFS,
   4885    1.1    nonaka 	    SM(R92C_SPEC_SIFS_CCK, 0x10) | SM(R92C_SPEC_SIFS_OFDM, 0x10));
   4886    1.1    nonaka 
   4887    1.1    nonaka 	/* Set short/long retry limits. */
   4888    1.1    nonaka 	urtwn_write_2(sc, R92C_RL,
   4889    1.1    nonaka 	    SM(R92C_RL_SRL, 0x30) | SM(R92C_RL_LRL, 0x30));
   4890    1.1    nonaka 
   4891    1.1    nonaka 	/* Initialize EDCA parameters. */
   4892    1.1    nonaka 	urtwn_edca_init(sc);
   4893    1.1    nonaka 
   4894    1.1    nonaka 	/* Setup rate fallback. */
   4895   1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   4896   1.49       nat 	    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   4897   1.32    nonaka 		urtwn_write_4(sc, R92C_DARFRC + 0, 0x00000000);
   4898   1.32    nonaka 		urtwn_write_4(sc, R92C_DARFRC + 4, 0x10080404);
   4899   1.32    nonaka 		urtwn_write_4(sc, R92C_RARFRC + 0, 0x04030201);
   4900   1.32    nonaka 		urtwn_write_4(sc, R92C_RARFRC + 4, 0x08070605);
   4901   1.32    nonaka 	}
   4902    1.1    nonaka 
   4903    1.1    nonaka 	urtwn_write_1(sc, R92C_FWHW_TXQ_CTRL,
   4904    1.1    nonaka 	    urtwn_read_1(sc, R92C_FWHW_TXQ_CTRL) |
   4905    1.1    nonaka 	    R92C_FWHW_TXQ_CTRL_AMPDU_RTY_NEW);
   4906    1.1    nonaka 	/* Set ACK timeout. */
   4907    1.1    nonaka 	urtwn_write_1(sc, R92C_ACKTO, 0x40);
   4908    1.1    nonaka 
   4909    1.1    nonaka 	/* Setup USB aggregation. */
   4910    1.1    nonaka 	/* Tx */
   4911    1.1    nonaka 	reg = urtwn_read_4(sc, R92C_TDECTRL);
   4912    1.1    nonaka 	reg = RW(reg, R92C_TDECTRL_BLK_DESC_NUM, 6);
   4913    1.1    nonaka 	urtwn_write_4(sc, R92C_TDECTRL, reg);
   4914    1.1    nonaka 	/* Rx */
   4915    1.1    nonaka 	urtwn_write_1(sc, R92C_TRXDMA_CTRL,
   4916    1.1    nonaka 	    urtwn_read_1(sc, R92C_TRXDMA_CTRL) |
   4917    1.1    nonaka 	      R92C_TRXDMA_CTRL_RXDMA_AGG_EN);
   4918    1.1    nonaka 	urtwn_write_1(sc, R92C_USB_SPECIAL_OPTION,
   4919    1.1    nonaka 	    urtwn_read_1(sc, R92C_USB_SPECIAL_OPTION) &
   4920    1.1    nonaka 	      ~R92C_USB_SPECIAL_OPTION_AGG_EN);
   4921    1.1    nonaka 	urtwn_write_1(sc, R92C_RXDMA_AGG_PG_TH, 48);
   4922   1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   4923   1.49       nat 	    ISSET(sc->chip, URTWN_CHIP_92EU))
   4924   1.32    nonaka 		urtwn_write_1(sc, R92C_RXDMA_AGG_PG_TH + 1, 4);
   4925   1.32    nonaka 	else
   4926   1.32    nonaka 		urtwn_write_1(sc, R92C_USB_DMA_AGG_TO, 4);
   4927    1.1    nonaka 
   4928    1.1    nonaka 	/* Initialize beacon parameters. */
   4929   1.32    nonaka 	urtwn_write_2(sc, R92C_BCN_CTRL, 0x1010);
   4930    1.1    nonaka 	urtwn_write_2(sc, R92C_TBTT_PROHIBIT, 0x6404);
   4931   1.60   thorpej 	urtwn_write_1(sc, R92C_DRVERLYINT, R92C_DRVERLYINT_INIT_TIME);
   4932   1.60   thorpej 	urtwn_write_1(sc, R92C_BCNDMATIM, R92C_BCNDMATIM_INIT_TIME);
   4933    1.1    nonaka 	urtwn_write_2(sc, R92C_BCNTCFG, 0x660f);
   4934    1.1    nonaka 
   4935   1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   4936   1.49       nat 	    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   4937   1.32    nonaka 		/* Setup AMPDU aggregation. */
   4938   1.32    nonaka 		urtwn_write_4(sc, R92C_AGGLEN_LMT, 0x99997631);	/* MCS7~0 */
   4939   1.32    nonaka 		urtwn_write_1(sc, R92C_AGGR_BREAK_TIME, 0x16);
   4940   1.32    nonaka 		urtwn_write_2(sc, 0x4ca, 0x0708);
   4941    1.1    nonaka 
   4942   1.32    nonaka 		urtwn_write_1(sc, R92C_BCN_MAX_ERR, 0xff);
   4943   1.32    nonaka 		urtwn_write_1(sc, R92C_BCN_CTRL, R92C_BCN_CTRL_DIS_TSF_UDT0);
   4944   1.32    nonaka 	}
   4945    1.1    nonaka 
   4946    1.1    nonaka 	/* Load 8051 microcode. */
   4947    1.1    nonaka 	error = urtwn_load_firmware(sc);
   4948    1.1    nonaka 	if (error != 0)
   4949    1.1    nonaka 		goto fail;
   4950    1.1    nonaka 	SET(sc->sc_flags, URTWN_FLAG_FWREADY);
   4951    1.1    nonaka 
   4952    1.1    nonaka 	/* Initialize MAC/BB/RF blocks. */
   4953   1.19  christos 	/*
   4954   1.19  christos 	 * XXX: urtwn_mac_init() sets R92C_RCR[0:15] = R92C_RCR_APM |
   4955   1.19  christos 	 * R92C_RCR_AM | R92C_RCR_AB | R92C_RCR_AICV | R92C_RCR_AMF.
   4956   1.19  christos 	 * XXX: This setting should be removed from rtl8192cu_mac[].
   4957   1.19  christos 	 */
   4958   1.19  christos 	urtwn_mac_init(sc);		// sets R92C_RCR[0:15]
   4959   1.19  christos 	urtwn_rxfilter_init(sc);	// reset R92C_RCR
   4960    1.1    nonaka 	urtwn_bb_init(sc);
   4961    1.1    nonaka 	urtwn_rf_init(sc);
   4962    1.1    nonaka 
   4963   1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   4964   1.49       nat 	    ISSET(sc->chip, URTWN_CHIP_92EU)) {
   4965   1.32    nonaka 		urtwn_write_2(sc, R92C_CR,
   4966   1.32    nonaka 		    urtwn_read_2(sc, R92C_CR) | R92C_CR_MACTXEN |
   4967   1.32    nonaka 		      R92C_CR_MACRXEN);
   4968   1.32    nonaka 	}
   4969   1.32    nonaka 
   4970    1.1    nonaka 	/* Turn CCK and OFDM blocks on. */
   4971    1.1    nonaka 	reg = urtwn_bb_read(sc, R92C_FPGA0_RFMOD);
   4972    1.1    nonaka 	reg |= R92C_RFMOD_CCK_EN;
   4973    1.1    nonaka 	urtwn_bb_write(sc, R92C_FPGA0_RFMOD, reg);
   4974    1.1    nonaka 	reg = urtwn_bb_read(sc, R92C_FPGA0_RFMOD);
   4975    1.1    nonaka 	reg |= R92C_RFMOD_OFDM_EN;
   4976    1.1    nonaka 	urtwn_bb_write(sc, R92C_FPGA0_RFMOD, reg);
   4977    1.1    nonaka 
   4978    1.1    nonaka 	/* Clear per-station keys table. */
   4979    1.1    nonaka 	urtwn_cam_init(sc);
   4980    1.1    nonaka 
   4981    1.1    nonaka 	/* Enable hardware sequence numbering. */
   4982    1.1    nonaka 	urtwn_write_1(sc, R92C_HWSEQ_CTRL, 0xff);
   4983    1.1    nonaka 
   4984    1.1    nonaka 	/* Perform LO and IQ calibrations. */
   4985    1.1    nonaka 	urtwn_iq_calib(sc, sc->iqk_inited);
   4986    1.1    nonaka 	sc->iqk_inited = true;
   4987    1.1    nonaka 
   4988    1.1    nonaka 	/* Perform LC calibration. */
   4989    1.1    nonaka 	urtwn_lc_calib(sc);
   4990    1.1    nonaka 
   4991   1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   4992   1.49       nat 	    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   4993   1.32    nonaka 		/* Fix USB interference issue. */
   4994   1.32    nonaka 		urtwn_write_1(sc, 0xfe40, 0xe0);
   4995   1.32    nonaka 		urtwn_write_1(sc, 0xfe41, 0x8d);
   4996   1.32    nonaka 		urtwn_write_1(sc, 0xfe42, 0x80);
   4997   1.32    nonaka 		urtwn_write_4(sc, 0x20c, 0xfd0320);
   4998    1.1    nonaka 
   4999   1.32    nonaka 		urtwn_pa_bias_init(sc);
   5000   1.32    nonaka 	}
   5001    1.1    nonaka 
   5002   1.49       nat 	if (!(sc->chip & (URTWN_CHIP_92C | URTWN_CHIP_92C_1T2R)) ||
   5003   1.49       nat 	    !(sc->chip & URTWN_CHIP_92EU)) {
   5004    1.1    nonaka 		/* 1T1R */
   5005    1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFPARAM(0),
   5006    1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA0_RFPARAM(0)) | __BIT(13));
   5007    1.1    nonaka 	}
   5008    1.1    nonaka 
   5009    1.1    nonaka 	/* Initialize GPIO setting. */
   5010    1.1    nonaka 	urtwn_write_1(sc, R92C_GPIO_MUXCFG,
   5011    1.1    nonaka 	    urtwn_read_1(sc, R92C_GPIO_MUXCFG) & ~R92C_GPIO_MUXCFG_ENBT);
   5012    1.1    nonaka 
   5013    1.1    nonaka 	/* Fix for lower temperature. */
   5014   1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   5015   1.49       nat 	    !ISSET(sc->chip, URTWN_CHIP_92EU))
   5016   1.32    nonaka 		urtwn_write_1(sc, 0x15, 0xe9);
   5017    1.1    nonaka 
   5018    1.1    nonaka 	/* Set default channel. */
   5019   1.13  jmcneill 	urtwn_set_chan(sc, ic->ic_curchan, IEEE80211_HTINFO_2NDCHAN_NONE);
   5020    1.1    nonaka 
   5021    1.1    nonaka 	/* Queue Rx xfers. */
   5022   1.49       nat 	for (size_t j = 0; j < sc->rx_npipe; j++) {
   5023   1.49       nat 		for (i = 0; i < URTWN_RX_LIST_COUNT; i++) {
   5024   1.49       nat 			data = &sc->rx_data[j][i];
   5025   1.49       nat 			usbd_setup_xfer(data->xfer, data, data->buf,
   5026   1.49       nat 			    URTWN_RXBUFSZ, USBD_SHORT_XFER_OK, USBD_NO_TIMEOUT,
   5027   1.49       nat 			    urtwn_rxeof);
   5028   1.49       nat 			error = usbd_transfer(data->xfer);
   5029   1.49       nat 			if (__predict_false(error != USBD_NORMAL_COMPLETION &&
   5030   1.49       nat 			    error != USBD_IN_PROGRESS))
   5031   1.49       nat 				goto fail;
   5032   1.49       nat 		}
   5033    1.1    nonaka 	}
   5034    1.1    nonaka 
   5035    1.1    nonaka 	/* We're ready to go. */
   5036    1.1    nonaka 	ifp->if_flags &= ~IFF_OACTIVE;
   5037    1.1    nonaka 	ifp->if_flags |= IFF_RUNNING;
   5038   1.49       nat 	sc->sc_running = true;
   5039    1.1    nonaka 
   5040   1.16  jmcneill 	mutex_exit(&sc->sc_write_mtx);
   5041   1.16  jmcneill 
   5042    1.1    nonaka 	if (ic->ic_opmode == IEEE80211_M_MONITOR)
   5043    1.1    nonaka 		ieee80211_new_state(ic, IEEE80211_S_RUN, -1);
   5044   1.16  jmcneill 	else if (ic->ic_roaming != IEEE80211_ROAMING_MANUAL)
   5045    1.1    nonaka 		ieee80211_new_state(ic, IEEE80211_S_SCAN, -1);
   5046   1.16  jmcneill 	urtwn_wait_async(sc);
   5047   1.12  christos 
   5048   1.42     skrll 	return 0;
   5049    1.1    nonaka 
   5050    1.1    nonaka  fail:
   5051   1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   5052   1.12  christos 
   5053    1.1    nonaka 	urtwn_stop(ifp, 1);
   5054   1.42     skrll 	return error;
   5055    1.1    nonaka }
   5056    1.1    nonaka 
   5057   1.88  jdolecek static void __noinline
   5058    1.1    nonaka urtwn_stop(struct ifnet *ifp, int disable)
   5059    1.1    nonaka {
   5060    1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   5061    1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   5062   1.22  christos 	size_t i;
   5063   1.22  christos 	int s;
   5064    1.1    nonaka 
   5065   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   5066    1.1    nonaka 
   5067    1.1    nonaka 	s = splusb();
   5068    1.1    nonaka 	ieee80211_new_state(ic, IEEE80211_S_INIT, -1);
   5069    1.1    nonaka 	urtwn_wait_async(sc);
   5070    1.1    nonaka 	splx(s);
   5071    1.1    nonaka 
   5072   1.16  jmcneill 	sc->tx_timer = 0;
   5073   1.16  jmcneill 	ifp->if_timer = 0;
   5074   1.16  jmcneill 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   5075   1.16  jmcneill 
   5076    1.1    nonaka 	callout_stop(&sc->sc_scan_to);
   5077    1.1    nonaka 	callout_stop(&sc->sc_calib_to);
   5078    1.1    nonaka 
   5079    1.1    nonaka 	/* Abort Tx. */
   5080   1.49       nat 	for (i = 0; i < sc->tx_npipe; i++) {
   5081    1.1    nonaka 		if (sc->tx_pipe[i] != NULL)
   5082    1.1    nonaka 			usbd_abort_pipe(sc->tx_pipe[i]);
   5083    1.1    nonaka 	}
   5084    1.1    nonaka 
   5085    1.1    nonaka 	/* Stop Rx pipe. */
   5086   1.49       nat 	for (i = 0; i < sc->rx_npipe; i++) {
   5087   1.49       nat 		if (sc->rx_pipe[i] != NULL)
   5088   1.49       nat 			usbd_abort_pipe(sc->rx_pipe[i]);
   5089   1.49       nat 	}
   5090    1.1    nonaka 
   5091   1.12  christos 	/* Free Tx/Rx buffers. */
   5092   1.12  christos 	urtwn_free_tx_list(sc);
   5093   1.12  christos 	urtwn_free_rx_list(sc);
   5094   1.12  christos 
   5095   1.49       nat 	sc->sc_running = false;
   5096    1.1    nonaka 	if (disable)
   5097    1.1    nonaka 		urtwn_chip_stop(sc);
   5098    1.1    nonaka }
   5099    1.1    nonaka 
   5100   1.16  jmcneill static int
   5101   1.16  jmcneill urtwn_reset(struct ifnet *ifp)
   5102   1.16  jmcneill {
   5103   1.16  jmcneill 	struct urtwn_softc *sc = ifp->if_softc;
   5104   1.16  jmcneill 	struct ieee80211com *ic = &sc->sc_ic;
   5105   1.16  jmcneill 
   5106   1.16  jmcneill 	if (ic->ic_opmode != IEEE80211_M_MONITOR)
   5107   1.16  jmcneill 		return ENETRESET;
   5108   1.16  jmcneill 
   5109   1.16  jmcneill 	urtwn_set_chan(sc, ic->ic_curchan, IEEE80211_HTINFO_2NDCHAN_NONE);
   5110   1.16  jmcneill 
   5111   1.16  jmcneill 	return 0;
   5112   1.16  jmcneill }
   5113   1.16  jmcneill 
   5114    1.1    nonaka static void
   5115    1.1    nonaka urtwn_chip_stop(struct urtwn_softc *sc)
   5116    1.1    nonaka {
   5117    1.1    nonaka 	uint32_t reg;
   5118    1.1    nonaka 	bool disabled = true;
   5119    1.1    nonaka 
   5120   1.74      gson 	URTWNHIST_FUNC(); URTWNHIST_CALLED();
   5121    1.1    nonaka 
   5122   1.62  jmcneill 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   5123   1.62  jmcneill 	    ISSET(sc->chip, URTWN_CHIP_92EU))
   5124   1.49       nat 		return;
   5125   1.49       nat 
   5126   1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   5127   1.12  christos 
   5128    1.1    nonaka 	/*
   5129    1.1    nonaka 	 * RF Off Sequence
   5130    1.1    nonaka 	 */
   5131    1.1    nonaka 	/* Pause MAC TX queue */
   5132    1.1    nonaka 	urtwn_write_1(sc, R92C_TXPAUSE, 0xFF);
   5133    1.1    nonaka 
   5134    1.1    nonaka 	/* Disable RF */
   5135    1.1    nonaka 	urtwn_rf_write(sc, 0, 0, 0);
   5136    1.1    nonaka 
   5137    1.1    nonaka 	urtwn_write_1(sc, R92C_APSD_CTRL, R92C_APSD_CTRL_OFF);
   5138    1.1    nonaka 
   5139    1.1    nonaka 	/* Reset BB state machine */
   5140    1.1    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   5141    1.1    nonaka 	    R92C_SYS_FUNC_EN_USBD |
   5142    1.1    nonaka 	    R92C_SYS_FUNC_EN_USBA |
   5143    1.1    nonaka 	    R92C_SYS_FUNC_EN_BB_GLB_RST);
   5144    1.1    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   5145    1.1    nonaka 	    R92C_SYS_FUNC_EN_USBD | R92C_SYS_FUNC_EN_USBA);
   5146    1.1    nonaka 
   5147    1.1    nonaka 	/*
   5148    1.1    nonaka 	 * Reset digital sequence
   5149    1.1    nonaka 	 */
   5150    1.1    nonaka 	if (urtwn_read_1(sc, R92C_MCUFWDL) & R92C_MCUFWDL_RDY) {
   5151    1.1    nonaka 		/* Reset MCU ready status */
   5152    1.1    nonaka 		urtwn_write_1(sc, R92C_MCUFWDL, 0);
   5153    1.1    nonaka 		/* If firmware in ram code, do reset */
   5154    1.1    nonaka 		if (ISSET(sc->sc_flags, URTWN_FLAG_FWREADY)) {
   5155   1.49       nat 			if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   5156   1.49       nat 			    ISSET(sc->chip, URTWN_CHIP_92EU))
   5157   1.32    nonaka 				urtwn_r88e_fw_reset(sc);
   5158   1.32    nonaka 			else
   5159   1.32    nonaka 				urtwn_fw_reset(sc);
   5160    1.1    nonaka 			CLR(sc->sc_flags, URTWN_FLAG_FWREADY);
   5161    1.1    nonaka 		}
   5162    1.1    nonaka 	}
   5163    1.1    nonaka 
   5164    1.1    nonaka 	/* Reset MAC and Enable 8051 */
   5165    1.1    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN + 1, 0x54);
   5166    1.1    nonaka 
   5167    1.1    nonaka 	/* Reset MCU ready status */
   5168    1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL, 0);
   5169    1.1    nonaka 
   5170    1.1    nonaka 	if (disabled) {
   5171    1.1    nonaka 		/* Disable MAC clock */
   5172    1.1    nonaka 		urtwn_write_2(sc, R92C_SYS_CLKR, 0x70A3);
   5173    1.1    nonaka 		/* Disable AFE PLL */
   5174    1.1    nonaka 		urtwn_write_1(sc, R92C_AFE_PLL_CTRL, 0x80);
   5175    1.1    nonaka 		/* Gated AFE DIG_CLOCK */
   5176    1.1    nonaka 		urtwn_write_2(sc, R92C_AFE_XTAL_CTRL, 0x880F);
   5177    1.1    nonaka 		/* Isolated digital to PON */
   5178    1.1    nonaka 		urtwn_write_1(sc, R92C_SYS_ISO_CTRL, 0xF9);
   5179    1.1    nonaka 	}
   5180    1.1    nonaka 
   5181    1.1    nonaka 	/*
   5182    1.1    nonaka 	 * Pull GPIO PIN to balance level and LED control
   5183    1.1    nonaka 	 */
   5184    1.1    nonaka 	/* 1. Disable GPIO[7:0] */
   5185    1.1    nonaka 	urtwn_write_2(sc, R92C_GPIO_PIN_CTRL + 2, 0x0000);
   5186    1.1    nonaka 
   5187    1.1    nonaka 	reg = urtwn_read_4(sc, R92C_GPIO_PIN_CTRL) & ~0x0000ff00;
   5188    1.1    nonaka 	reg |= ((reg << 8) & 0x0000ff00) | 0x00ff0000;
   5189    1.1    nonaka 	urtwn_write_4(sc, R92C_GPIO_PIN_CTRL, reg);
   5190    1.1    nonaka 
   5191   1.28  christos 	/* Disable GPIO[10:8] */
   5192   1.28  christos 	urtwn_write_1(sc, R92C_GPIO_MUXCFG + 3, 0x00);
   5193    1.1    nonaka 
   5194    1.1    nonaka 	reg = urtwn_read_2(sc, R92C_GPIO_MUXCFG + 2) & ~0x00f0;
   5195   1.28  christos 	reg |= (((reg & 0x000f) << 4) | 0x0780);
   5196   1.41    nonaka 	urtwn_write_2(sc, R92C_GPIO_MUXCFG + 2, reg);
   5197    1.1    nonaka 
   5198    1.1    nonaka 	/* Disable LED0 & 1 */
   5199   1.28  christos 	urtwn_write_2(sc, R92C_LEDCFG0, 0x8080);
   5200    1.1    nonaka 
   5201    1.1    nonaka 	/*
   5202    1.1    nonaka 	 * Reset digital sequence
   5203    1.1    nonaka 	 */
   5204   1.28  christos 	if (disabled) {
   5205    1.1    nonaka 		/* Disable ELDR clock */
   5206    1.1    nonaka 		urtwn_write_2(sc, R92C_SYS_CLKR, 0x70A3);
   5207    1.1    nonaka 		/* Isolated ELDR to PON */
   5208    1.1    nonaka 		urtwn_write_1(sc, R92C_SYS_ISO_CTRL + 1, 0x82);
   5209    1.1    nonaka 	}
   5210    1.1    nonaka 
   5211    1.1    nonaka 	/*
   5212    1.1    nonaka 	 * Disable analog sequence
   5213    1.1    nonaka 	 */
   5214   1.28  christos 	if (disabled) {
   5215    1.1    nonaka 		/* Disable A15 power */
   5216   1.28  christos 		urtwn_write_1(sc, R92C_LDOA15_CTRL, 0x04);
   5217    1.1    nonaka 		/* Disable digital core power */
   5218   1.28  christos 		urtwn_write_1(sc, R92C_LDOV12D_CTRL,
   5219   1.28  christos 		    urtwn_read_1(sc, R92C_LDOV12D_CTRL) &
   5220    1.1    nonaka 		      ~R92C_LDOV12D_CTRL_LDV12_EN);
   5221   1.28  christos 	}
   5222    1.1    nonaka 
   5223    1.1    nonaka 	/* Enter PFM mode */
   5224    1.1    nonaka 	urtwn_write_1(sc, R92C_SPS0_CTRL, 0x23);
   5225    1.1    nonaka 
   5226    1.1    nonaka 	/* Set USB suspend */
   5227    1.1    nonaka 	urtwn_write_2(sc, R92C_APS_FSMCO,
   5228    1.1    nonaka 	    R92C_APS_FSMCO_APDM_HOST |
   5229    1.1    nonaka 	    R92C_APS_FSMCO_AFSM_HSUS |
   5230    1.1    nonaka 	    R92C_APS_FSMCO_PFM_ALDN);
   5231    1.1    nonaka 
   5232    1.1    nonaka 	urtwn_write_1(sc, R92C_RSV_CTRL, 0x0E);
   5233   1.12  christos 
   5234   1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   5235    1.1    nonaka }
   5236    1.1    nonaka 
   5237   1.49       nat static void
   5238   1.49       nat urtwn_delay_ms(struct urtwn_softc *sc, int ms)
   5239   1.49       nat {
   5240   1.49       nat 	if (sc->sc_running == false)
   5241   1.49       nat 		DELAY(ms * 1000);
   5242   1.49       nat 	else
   5243   1.49       nat 		usbd_delay_ms(sc->sc_udev, ms);
   5244   1.49       nat }
   5245   1.49       nat 
   5246   1.64  christos MODULE(MODULE_CLASS_DRIVER, if_urtwn, NULL);
   5247    1.1    nonaka 
   5248    1.1    nonaka #ifdef _MODULE
   5249    1.1    nonaka #include "ioconf.c"
   5250    1.1    nonaka #endif
   5251    1.1    nonaka 
   5252    1.1    nonaka static int
   5253    1.1    nonaka if_urtwn_modcmd(modcmd_t cmd, void *aux)
   5254    1.1    nonaka {
   5255    1.1    nonaka 	int error = 0;
   5256    1.1    nonaka 
   5257    1.1    nonaka 	switch (cmd) {
   5258    1.1    nonaka 	case MODULE_CMD_INIT:
   5259    1.1    nonaka #ifdef _MODULE
   5260    1.1    nonaka 		error = config_init_component(cfdriver_ioconf_urtwn,
   5261    1.1    nonaka 		    cfattach_ioconf_urtwn, cfdata_ioconf_urtwn);
   5262    1.1    nonaka #endif
   5263   1.42     skrll 		return error;
   5264    1.1    nonaka 	case MODULE_CMD_FINI:
   5265    1.1    nonaka #ifdef _MODULE
   5266    1.1    nonaka 		error = config_fini_component(cfdriver_ioconf_urtwn,
   5267    1.1    nonaka 		    cfattach_ioconf_urtwn, cfdata_ioconf_urtwn);
   5268    1.1    nonaka #endif
   5269   1.42     skrll 		return error;
   5270    1.1    nonaka 	default:
   5271   1.42     skrll 		return ENOTTY;
   5272    1.1    nonaka 	}
   5273    1.1    nonaka }
   5274