Home | History | Annotate | Line # | Download | only in usb
if_urtwn.c revision 1.34.4.15
      1  1.34.4.15     skrll /*	$NetBSD: if_urtwn.c,v 1.34.4.15 2016/12/05 10:55:18 skrll Exp $	*/
      2  1.34.4.10     skrll /*	$OpenBSD: if_urtwn.c,v 1.42 2015/02/10 23:25:46 mpi Exp $	*/
      3        1.1    nonaka 
      4        1.1    nonaka /*-
      5        1.1    nonaka  * Copyright (c) 2010 Damien Bergamini <damien.bergamini (at) free.fr>
      6       1.32    nonaka  * Copyright (c) 2014 Kevin Lo <kevlo (at) FreeBSD.org>
      7  1.34.4.15     skrll  * Copyright (c) 2016 Nathanial Sloss <nathanialsloss (at) yahoo.com.au>
      8        1.1    nonaka  *
      9        1.1    nonaka  * Permission to use, copy, modify, and distribute this software for any
     10        1.1    nonaka  * purpose with or without fee is hereby granted, provided that the above
     11        1.1    nonaka  * copyright notice and this permission notice appear in all copies.
     12        1.1    nonaka  *
     13        1.1    nonaka  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     14        1.1    nonaka  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     15        1.1    nonaka  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     16        1.1    nonaka  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     17        1.1    nonaka  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     18        1.1    nonaka  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     19        1.1    nonaka  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     20        1.1    nonaka  */
     21        1.1    nonaka 
     22        1.8  christos /*-
     23  1.34.4.15     skrll  * Driver for Realtek RTL8188CE-VAU/RTL8188CUS/RTL8188EU/RTL8188RU/RTL8192CU
     24  1.34.4.15     skrll  * RTL8192EU.
     25        1.1    nonaka  */
     26        1.1    nonaka 
     27        1.1    nonaka #include <sys/cdefs.h>
     28  1.34.4.15     skrll __KERNEL_RCSID(0, "$NetBSD: if_urtwn.c,v 1.34.4.15 2016/12/05 10:55:18 skrll Exp $");
     29       1.11  jmcneill 
     30       1.11  jmcneill #ifdef _KERNEL_OPT
     31       1.11  jmcneill #include "opt_inet.h"
     32  1.34.4.15     skrll #include "opt_usb.h"
     33       1.11  jmcneill #endif
     34        1.1    nonaka 
     35        1.1    nonaka #include <sys/param.h>
     36        1.1    nonaka #include <sys/sockio.h>
     37        1.1    nonaka #include <sys/sysctl.h>
     38        1.1    nonaka #include <sys/mbuf.h>
     39        1.1    nonaka #include <sys/kernel.h>
     40        1.1    nonaka #include <sys/socket.h>
     41        1.1    nonaka #include <sys/systm.h>
     42        1.1    nonaka #include <sys/module.h>
     43        1.1    nonaka #include <sys/conf.h>
     44        1.1    nonaka #include <sys/device.h>
     45        1.1    nonaka 
     46        1.1    nonaka #include <sys/bus.h>
     47        1.1    nonaka #include <machine/endian.h>
     48        1.1    nonaka #include <sys/intr.h>
     49        1.1    nonaka 
     50        1.1    nonaka #include <net/bpf.h>
     51        1.1    nonaka #include <net/if.h>
     52        1.1    nonaka #include <net/if_arp.h>
     53        1.1    nonaka #include <net/if_dl.h>
     54        1.1    nonaka #include <net/if_ether.h>
     55        1.1    nonaka #include <net/if_media.h>
     56        1.1    nonaka #include <net/if_types.h>
     57        1.1    nonaka 
     58        1.1    nonaka #include <netinet/in.h>
     59        1.1    nonaka #include <netinet/in_systm.h>
     60        1.1    nonaka #include <netinet/in_var.h>
     61        1.1    nonaka #include <netinet/ip.h>
     62       1.11  jmcneill #include <netinet/if_inarp.h>
     63        1.1    nonaka 
     64        1.1    nonaka #include <net80211/ieee80211_netbsd.h>
     65        1.1    nonaka #include <net80211/ieee80211_var.h>
     66        1.1    nonaka #include <net80211/ieee80211_radiotap.h>
     67        1.1    nonaka 
     68        1.1    nonaka #include <dev/firmload.h>
     69        1.1    nonaka 
     70        1.1    nonaka #include <dev/usb/usb.h>
     71        1.1    nonaka #include <dev/usb/usbdi.h>
     72        1.1    nonaka #include <dev/usb/usbdivar.h>
     73        1.1    nonaka #include <dev/usb/usbdi_util.h>
     74        1.1    nonaka #include <dev/usb/usbdevs.h>
     75        1.1    nonaka 
     76        1.1    nonaka #include <dev/usb/if_urtwnreg.h>
     77        1.1    nonaka #include <dev/usb/if_urtwnvar.h>
     78        1.1    nonaka #include <dev/usb/if_urtwn_data.h>
     79        1.1    nonaka 
     80       1.12  christos /*
     81       1.12  christos  * The sc_write_mtx locking is to prevent sequences of writes from
     82       1.12  christos  * being intermingled with each other.  I don't know if this is really
     83       1.12  christos  * needed.  I have added it just to be on the safe side.
     84       1.12  christos  */
     85       1.12  christos 
     86        1.1    nonaka #ifdef URTWN_DEBUG
     87        1.1    nonaka #define	DBG_INIT	__BIT(0)
     88        1.1    nonaka #define	DBG_FN		__BIT(1)
     89        1.1    nonaka #define	DBG_TX		__BIT(2)
     90        1.1    nonaka #define	DBG_RX		__BIT(3)
     91        1.1    nonaka #define	DBG_STM		__BIT(4)
     92        1.1    nonaka #define	DBG_RF		__BIT(5)
     93        1.1    nonaka #define	DBG_REG		__BIT(6)
     94        1.1    nonaka #define	DBG_ALL		0xffffffffU
     95       1.10  jmcneill u_int urtwn_debug = 0;
     96        1.1    nonaka #define DPRINTFN(n, s)	\
     97        1.1    nonaka 	do { if (urtwn_debug & (n)) printf s; } while (/*CONSTCOND*/0)
     98        1.1    nonaka #else
     99        1.1    nonaka #define DPRINTFN(n, s)
    100        1.1    nonaka #endif
    101        1.1    nonaka 
    102   1.34.4.2     skrll #define URTWN_DEV(v,p)	{ { USB_VENDOR_##v, USB_PRODUCT_##v##_##p }, 0 }
    103       1.32    nonaka #define URTWN_RTL8188E_DEV(v,p) \
    104   1.34.4.2     skrll 	{ { USB_VENDOR_##v, USB_PRODUCT_##v##_##p }, FLAG_RTL8188E }
    105  1.34.4.15     skrll #define URTWN_RTL8192EU_DEV(v,p) \
    106  1.34.4.15     skrll 	{ { USB_VENDOR_##v, USB_PRODUCT_##v##_##p }, FLAG_RTL8192E }
    107       1.32    nonaka static const struct urtwn_dev {
    108       1.32    nonaka 	struct usb_devno	dev;
    109       1.32    nonaka 	uint32_t		flags;
    110       1.32    nonaka #define	FLAG_RTL8188E	__BIT(0)
    111  1.34.4.15     skrll #define	FLAG_RTL8192E	__BIT(1)
    112       1.32    nonaka } urtwn_devs[] = {
    113       1.32    nonaka 	URTWN_DEV(ABOCOM,	RTL8188CU_1),
    114       1.32    nonaka 	URTWN_DEV(ABOCOM,	RTL8188CU_2),
    115       1.32    nonaka 	URTWN_DEV(ABOCOM,	RTL8192CU),
    116       1.32    nonaka 	URTWN_DEV(ASUSTEK,	RTL8192CU),
    117   1.34.4.8     skrll 	URTWN_DEV(ASUSTEK,	RTL8192CU_3),
    118       1.33    nonaka 	URTWN_DEV(ASUSTEK,	USBN10NANO),
    119   1.34.4.8     skrll 	URTWN_DEV(ASUSTEK,	RTL8192CU_3),
    120       1.32    nonaka 	URTWN_DEV(AZUREWAVE,	RTL8188CE_1),
    121       1.32    nonaka 	URTWN_DEV(AZUREWAVE,	RTL8188CE_2),
    122       1.32    nonaka 	URTWN_DEV(AZUREWAVE,	RTL8188CU),
    123   1.34.4.8     skrll 	URTWN_DEV(BELKIN,	F7D2102),
    124       1.32    nonaka 	URTWN_DEV(BELKIN,	RTL8188CU),
    125   1.34.4.8     skrll 	URTWN_DEV(BELKIN,	RTL8188CUS),
    126       1.32    nonaka 	URTWN_DEV(BELKIN,	RTL8192CU),
    127   1.34.4.8     skrll 	URTWN_DEV(BELKIN,	RTL8192CU_1),
    128   1.34.4.8     skrll 	URTWN_DEV(BELKIN,	RTL8192CU_2),
    129       1.32    nonaka 	URTWN_DEV(CHICONY,	RTL8188CUS_1),
    130       1.32    nonaka 	URTWN_DEV(CHICONY,	RTL8188CUS_2),
    131       1.32    nonaka 	URTWN_DEV(CHICONY,	RTL8188CUS_3),
    132       1.32    nonaka 	URTWN_DEV(CHICONY,	RTL8188CUS_4),
    133       1.32    nonaka 	URTWN_DEV(CHICONY,	RTL8188CUS_5),
    134   1.34.4.8     skrll 	URTWN_DEV(CHICONY,	RTL8188CUS_6),
    135   1.34.4.8     skrll 	URTWN_DEV(COMPARE,	RTL8192CU),
    136       1.32    nonaka 	URTWN_DEV(COREGA,	RTL8192CU),
    137   1.34.4.8     skrll 	URTWN_DEV(DLINK,	DWA131B),
    138       1.32    nonaka 	URTWN_DEV(DLINK,	RTL8188CU),
    139       1.32    nonaka 	URTWN_DEV(DLINK,	RTL8192CU_1),
    140       1.32    nonaka 	URTWN_DEV(DLINK,	RTL8192CU_2),
    141       1.32    nonaka 	URTWN_DEV(DLINK,	RTL8192CU_3),
    142   1.34.4.8     skrll 	URTWN_DEV(DLINK,	RTL8192CU_4),
    143       1.32    nonaka 	URTWN_DEV(EDIMAX,	RTL8188CU),
    144       1.32    nonaka 	URTWN_DEV(EDIMAX,	RTL8192CU),
    145       1.32    nonaka 	URTWN_DEV(FEIXUN,	RTL8188CU),
    146       1.32    nonaka 	URTWN_DEV(FEIXUN,	RTL8192CU),
    147       1.32    nonaka 	URTWN_DEV(GUILLEMOT,	HWNUP150),
    148   1.34.4.8     skrll 	URTWN_DEV(GUILLEMOT,	RTL8192CU),
    149       1.32    nonaka 	URTWN_DEV(HAWKING,	RTL8192CU),
    150   1.34.4.8     skrll 	URTWN_DEV(HAWKING,	RTL8192CU_2),
    151       1.32    nonaka 	URTWN_DEV(HP3,		RTL8188CU),
    152   1.34.4.8     skrll 	URTWN_DEV(IODATA,	WNG150UM),
    153   1.34.4.8     skrll 	URTWN_DEV(IODATA,	RTL8192CU),
    154       1.32    nonaka 	URTWN_DEV(NETGEAR,	WNA1000M),
    155       1.32    nonaka 	URTWN_DEV(NETGEAR,	RTL8192CU),
    156       1.32    nonaka 	URTWN_DEV(NETGEAR4,	RTL8188CU),
    157       1.32    nonaka 	URTWN_DEV(NOVATECH,	RTL8188CU),
    158       1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8188CU_1),
    159       1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8188CU_2),
    160       1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8192CU),
    161       1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8188CU_3),
    162       1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8188CU_4),
    163       1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8188CUS),
    164       1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CE_0),
    165       1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CE_1),
    166       1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CTV),
    167       1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CU_0),
    168       1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CU_1),
    169       1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CU_2),
    170  1.34.4.10     skrll 	URTWN_DEV(REALTEK,	RTL8188CU_3),
    171       1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CU_COMBO),
    172       1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CUS),
    173       1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188RU),
    174       1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188RU_2),
    175   1.34.4.8     skrll 	URTWN_DEV(REALTEK,	RTL8188RU_3),
    176       1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8191CU),
    177       1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8192CE),
    178       1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8192CU),
    179       1.32    nonaka 	URTWN_DEV(SITECOMEU,	RTL8188CU),
    180       1.32    nonaka 	URTWN_DEV(SITECOMEU,	RTL8188CU_2),
    181       1.32    nonaka 	URTWN_DEV(SITECOMEU,	RTL8192CU),
    182       1.32    nonaka 	URTWN_DEV(SITECOMEU,	RTL8192CUR2),
    183   1.34.4.8     skrll 	URTWN_DEV(TPLINK,	RTL8192CU),
    184       1.32    nonaka 	URTWN_DEV(TRENDNET,	RTL8188CU),
    185       1.32    nonaka 	URTWN_DEV(TRENDNET,	RTL8192CU),
    186       1.32    nonaka 	URTWN_DEV(ZYXEL,	RTL8192CU),
    187       1.32    nonaka 
    188       1.32    nonaka 	/* URTWN_RTL8188E */
    189  1.34.4.15     skrll 	URTWN_RTL8188E_DEV(DLINK, DWA125D1),
    190       1.34    nonaka 	URTWN_RTL8188E_DEV(ELECOM, WDC150SU2M),
    191       1.32    nonaka 	URTWN_RTL8188E_DEV(REALTEK, RTL8188ETV),
    192       1.32    nonaka 	URTWN_RTL8188E_DEV(REALTEK, RTL8188EU),
    193  1.34.4.15     skrll 	URTWN_RTL8188E_DEV(ABOCOM, RTL8188EU),
    194  1.34.4.15     skrll 
    195  1.34.4.15     skrll 	/* URTWN_RTL8192EU */
    196  1.34.4.15     skrll 	URTWN_RTL8192EU_DEV(REALTEK,	RTL8192EU),
    197        1.1    nonaka };
    198       1.32    nonaka #undef URTWN_DEV
    199       1.32    nonaka #undef URTWN_RTL8188E_DEV
    200  1.34.4.15     skrll #undef URTWN_RTL8192EU_DEV
    201        1.1    nonaka 
    202        1.1    nonaka static int	urtwn_match(device_t, cfdata_t, void *);
    203        1.1    nonaka static void	urtwn_attach(device_t, device_t, void *);
    204        1.1    nonaka static int	urtwn_detach(device_t, int);
    205        1.1    nonaka static int	urtwn_activate(device_t, enum devact);
    206        1.1    nonaka 
    207        1.1    nonaka CFATTACH_DECL_NEW(urtwn, sizeof(struct urtwn_softc), urtwn_match,
    208        1.1    nonaka     urtwn_attach, urtwn_detach, urtwn_activate);
    209        1.1    nonaka 
    210        1.1    nonaka static int	urtwn_open_pipes(struct urtwn_softc *);
    211        1.1    nonaka static void	urtwn_close_pipes(struct urtwn_softc *);
    212        1.1    nonaka static int	urtwn_alloc_rx_list(struct urtwn_softc *);
    213        1.1    nonaka static void	urtwn_free_rx_list(struct urtwn_softc *);
    214        1.1    nonaka static int	urtwn_alloc_tx_list(struct urtwn_softc *);
    215        1.1    nonaka static void	urtwn_free_tx_list(struct urtwn_softc *);
    216        1.1    nonaka static void	urtwn_task(void *);
    217        1.1    nonaka static void	urtwn_do_async(struct urtwn_softc *,
    218        1.1    nonaka 		    void (*)(struct urtwn_softc *, void *), void *, int);
    219        1.1    nonaka static void	urtwn_wait_async(struct urtwn_softc *);
    220        1.1    nonaka static int	urtwn_write_region_1(struct urtwn_softc *, uint16_t, uint8_t *,
    221        1.1    nonaka 		    int);
    222       1.12  christos static void	urtwn_write_1(struct urtwn_softc *, uint16_t, uint8_t);
    223       1.12  christos static void	urtwn_write_2(struct urtwn_softc *, uint16_t, uint16_t);
    224       1.12  christos static void	urtwn_write_4(struct urtwn_softc *, uint16_t, uint32_t);
    225       1.12  christos static int	urtwn_write_region(struct urtwn_softc *, uint16_t, uint8_t *,
    226       1.12  christos 		    int);
    227        1.1    nonaka static int	urtwn_read_region_1(struct urtwn_softc *, uint16_t, uint8_t *,
    228        1.1    nonaka 		    int);
    229       1.12  christos static uint8_t	urtwn_read_1(struct urtwn_softc *, uint16_t);
    230       1.12  christos static uint16_t	urtwn_read_2(struct urtwn_softc *, uint16_t);
    231       1.12  christos static uint32_t	urtwn_read_4(struct urtwn_softc *, uint16_t);
    232        1.1    nonaka static int	urtwn_fw_cmd(struct urtwn_softc *, uint8_t, const void *, int);
    233       1.32    nonaka static void	urtwn_r92c_rf_write(struct urtwn_softc *, int, uint8_t,
    234       1.32    nonaka 		    uint32_t);
    235       1.32    nonaka static void	urtwn_r88e_rf_write(struct urtwn_softc *, int, uint8_t,
    236       1.32    nonaka 		    uint32_t);
    237  1.34.4.15     skrll static void	urtwn_r92e_rf_write(struct urtwn_softc *, int, uint8_t,
    238  1.34.4.15     skrll 		    uint32_t);
    239        1.1    nonaka static uint32_t	urtwn_rf_read(struct urtwn_softc *, int, uint8_t);
    240        1.1    nonaka static int	urtwn_llt_write(struct urtwn_softc *, uint32_t, uint32_t);
    241        1.1    nonaka static uint8_t	urtwn_efuse_read_1(struct urtwn_softc *, uint16_t);
    242        1.1    nonaka static void	urtwn_efuse_read(struct urtwn_softc *);
    243       1.32    nonaka static void	urtwn_efuse_switch_power(struct urtwn_softc *);
    244        1.1    nonaka static int	urtwn_read_chipid(struct urtwn_softc *);
    245       1.12  christos #ifdef URTWN_DEBUG
    246       1.12  christos static void	urtwn_dump_rom(struct urtwn_softc *, struct r92c_rom *);
    247       1.12  christos #endif
    248        1.1    nonaka static void	urtwn_read_rom(struct urtwn_softc *);
    249       1.32    nonaka static void	urtwn_r88e_read_rom(struct urtwn_softc *);
    250        1.1    nonaka static int	urtwn_media_change(struct ifnet *);
    251        1.1    nonaka static int	urtwn_ra_init(struct urtwn_softc *);
    252       1.12  christos static int	urtwn_get_nettype(struct urtwn_softc *);
    253       1.12  christos static void	urtwn_set_nettype0_msr(struct urtwn_softc *, uint8_t);
    254        1.1    nonaka static void	urtwn_tsf_sync_enable(struct urtwn_softc *);
    255        1.1    nonaka static void	urtwn_set_led(struct urtwn_softc *, int, int);
    256        1.1    nonaka static void	urtwn_calib_to(void *);
    257        1.1    nonaka static void	urtwn_calib_to_cb(struct urtwn_softc *, void *);
    258        1.1    nonaka static void	urtwn_next_scan(void *);
    259        1.1    nonaka static int	urtwn_newstate(struct ieee80211com *, enum ieee80211_state,
    260        1.1    nonaka 		    int);
    261        1.1    nonaka static void	urtwn_newstate_cb(struct urtwn_softc *, void *);
    262        1.1    nonaka static int	urtwn_wme_update(struct ieee80211com *);
    263        1.1    nonaka static void	urtwn_wme_update_cb(struct urtwn_softc *, void *);
    264        1.1    nonaka static void	urtwn_update_avgrssi(struct urtwn_softc *, int, int8_t);
    265        1.1    nonaka static int8_t	urtwn_get_rssi(struct urtwn_softc *, int, void *);
    266       1.32    nonaka static int8_t	urtwn_r88e_get_rssi(struct urtwn_softc *, int, void *);
    267        1.1    nonaka static void	urtwn_rx_frame(struct urtwn_softc *, uint8_t *, int);
    268   1.34.4.6     skrll static void	urtwn_rxeof(struct usbd_xfer *, void *, usbd_status);
    269   1.34.4.6     skrll static void	urtwn_txeof(struct usbd_xfer *, void *, usbd_status);
    270        1.1    nonaka static int	urtwn_tx(struct urtwn_softc *, struct mbuf *,
    271       1.12  christos 		    struct ieee80211_node *, struct urtwn_tx_data *);
    272   1.34.4.9     skrll static struct urtwn_tx_data *
    273   1.34.4.9     skrll 		urtwn_get_tx_data(struct urtwn_softc *, size_t);
    274        1.1    nonaka static void	urtwn_start(struct ifnet *);
    275        1.1    nonaka static void	urtwn_watchdog(struct ifnet *);
    276        1.1    nonaka static int	urtwn_ioctl(struct ifnet *, u_long, void *);
    277       1.32    nonaka static int	urtwn_r92c_power_on(struct urtwn_softc *);
    278  1.34.4.15     skrll static int	urtwn_r92e_power_on(struct urtwn_softc *);
    279       1.32    nonaka static int	urtwn_r88e_power_on(struct urtwn_softc *);
    280        1.1    nonaka static int	urtwn_llt_init(struct urtwn_softc *);
    281        1.1    nonaka static void	urtwn_fw_reset(struct urtwn_softc *);
    282       1.32    nonaka static void	urtwn_r88e_fw_reset(struct urtwn_softc *);
    283        1.1    nonaka static int	urtwn_fw_loadpage(struct urtwn_softc *, int, uint8_t *, int);
    284        1.1    nonaka static int	urtwn_load_firmware(struct urtwn_softc *);
    285       1.32    nonaka static int	urtwn_r92c_dma_init(struct urtwn_softc *);
    286       1.32    nonaka static int	urtwn_r88e_dma_init(struct urtwn_softc *);
    287        1.1    nonaka static void	urtwn_mac_init(struct urtwn_softc *);
    288        1.1    nonaka static void	urtwn_bb_init(struct urtwn_softc *);
    289        1.1    nonaka static void	urtwn_rf_init(struct urtwn_softc *);
    290        1.1    nonaka static void	urtwn_cam_init(struct urtwn_softc *);
    291        1.1    nonaka static void	urtwn_pa_bias_init(struct urtwn_softc *);
    292        1.1    nonaka static void	urtwn_rxfilter_init(struct urtwn_softc *);
    293        1.1    nonaka static void	urtwn_edca_init(struct urtwn_softc *);
    294        1.1    nonaka static void	urtwn_write_txpower(struct urtwn_softc *, int, uint16_t[]);
    295       1.22  christos static void	urtwn_get_txpower(struct urtwn_softc *, size_t, u_int, u_int,
    296        1.1    nonaka 		    uint16_t[]);
    297       1.32    nonaka static void	urtwn_r88e_get_txpower(struct urtwn_softc *, size_t, u_int,
    298       1.32    nonaka 		    u_int, uint16_t[]);
    299        1.1    nonaka static void	urtwn_set_txpower(struct urtwn_softc *, u_int, u_int);
    300        1.1    nonaka static void	urtwn_set_chan(struct urtwn_softc *, struct ieee80211_channel *,
    301        1.1    nonaka 		    u_int);
    302        1.1    nonaka static void	urtwn_iq_calib(struct urtwn_softc *, bool);
    303        1.1    nonaka static void	urtwn_lc_calib(struct urtwn_softc *);
    304        1.1    nonaka static void	urtwn_temp_calib(struct urtwn_softc *);
    305        1.1    nonaka static int	urtwn_init(struct ifnet *);
    306        1.1    nonaka static void	urtwn_stop(struct ifnet *, int);
    307       1.16  jmcneill static int	urtwn_reset(struct ifnet *);
    308        1.1    nonaka static void	urtwn_chip_stop(struct urtwn_softc *);
    309       1.26  christos static void	urtwn_newassoc(struct ieee80211_node *, int);
    310  1.34.4.15     skrll static void	urtwn_delay_ms(struct urtwn_softc *, int ms);
    311        1.1    nonaka 
    312        1.1    nonaka /* Aliases. */
    313        1.1    nonaka #define	urtwn_bb_write	urtwn_write_4
    314        1.1    nonaka #define	urtwn_bb_read	urtwn_read_4
    315        1.1    nonaka 
    316       1.32    nonaka #define	urtwn_lookup(d,v,p)	((const struct urtwn_dev *)usb_lookup(d,v,p))
    317       1.32    nonaka 
    318  1.34.4.15     skrll static const uint16_t addaReg[] = {
    319  1.34.4.15     skrll 	R92C_FPGA0_XCD_SWITCHCTL, R92C_BLUETOOTH, R92C_RX_WAIT_CCA,
    320  1.34.4.15     skrll 	R92C_TX_CCK_RFON, R92C_TX_CCK_BBON, R92C_TX_OFDM_RFON,
    321  1.34.4.15     skrll 	R92C_TX_OFDM_BBON, R92C_TX_TO_RX, R92C_TX_TO_TX, R92C_RX_CCK,
    322  1.34.4.15     skrll 	R92C_RX_OFDM, R92C_RX_WAIT_RIFS, R92C_RX_TO_RX,
    323  1.34.4.15     skrll 	R92C_STANDBY, R92C_SLEEP, R92C_PMPD_ANAEN
    324  1.34.4.15     skrll };
    325  1.34.4.15     skrll 
    326        1.1    nonaka static int
    327        1.1    nonaka urtwn_match(device_t parent, cfdata_t match, void *aux)
    328        1.1    nonaka {
    329        1.1    nonaka 	struct usb_attach_arg *uaa = aux;
    330        1.1    nonaka 
    331  1.34.4.15     skrll 	return urtwn_lookup(urtwn_devs, uaa->uaa_vendor, uaa->uaa_product) !=
    332  1.34.4.15     skrll 	    NULL ?  UMATCH_VENDOR_PRODUCT : UMATCH_NONE;
    333        1.1    nonaka }
    334        1.1    nonaka 
    335        1.1    nonaka static void
    336        1.1    nonaka urtwn_attach(device_t parent, device_t self, void *aux)
    337        1.1    nonaka {
    338        1.1    nonaka 	struct urtwn_softc *sc = device_private(self);
    339        1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
    340        1.1    nonaka 	struct ifnet *ifp = &sc->sc_if;
    341        1.1    nonaka 	struct usb_attach_arg *uaa = aux;
    342        1.1    nonaka 	char *devinfop;
    343       1.32    nonaka 	const struct urtwn_dev *dev;
    344  1.34.4.15     skrll 	usb_device_request_t req;
    345       1.22  christos 	size_t i;
    346       1.22  christos 	int error;
    347        1.1    nonaka 
    348        1.1    nonaka 	sc->sc_dev = self;
    349   1.34.4.7     skrll 	sc->sc_udev = uaa->uaa_device;
    350        1.1    nonaka 
    351       1.32    nonaka 	sc->chip = 0;
    352   1.34.4.7     skrll 	dev = urtwn_lookup(urtwn_devs, uaa->uaa_vendor, uaa->uaa_product);
    353       1.32    nonaka 	if (dev != NULL && ISSET(dev->flags, FLAG_RTL8188E))
    354       1.32    nonaka 		SET(sc->chip, URTWN_CHIP_88E);
    355  1.34.4.15     skrll 	if (dev != NULL && ISSET(dev->flags, FLAG_RTL8192E))
    356  1.34.4.15     skrll 		SET(sc->chip, URTWN_CHIP_92EU);
    357       1.32    nonaka 
    358        1.1    nonaka 	aprint_naive("\n");
    359        1.1    nonaka 	aprint_normal("\n");
    360        1.1    nonaka 
    361       1.12  christos 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    362       1.12  christos 
    363        1.1    nonaka 	devinfop = usbd_devinfo_alloc(sc->sc_udev, 0);
    364        1.1    nonaka 	aprint_normal_dev(self, "%s\n", devinfop);
    365        1.1    nonaka 	usbd_devinfo_free(devinfop);
    366        1.1    nonaka 
    367  1.34.4.15     skrll 	req.bmRequestType = UT_WRITE_DEVICE;
    368  1.34.4.15     skrll 	req.bRequest = UR_SET_FEATURE;
    369  1.34.4.15     skrll 	USETW(req.wValue, UF_DEVICE_REMOTE_WAKEUP);
    370  1.34.4.15     skrll 	USETW(req.wIndex, UHF_PORT_SUSPEND);
    371  1.34.4.15     skrll 	USETW(req.wLength, 0);
    372  1.34.4.15     skrll 
    373  1.34.4.15     skrll 	(void) usbd_do_request(sc->sc_udev, &req, 0);
    374  1.34.4.15     skrll 
    375        1.1    nonaka 	mutex_init(&sc->sc_task_mtx, MUTEX_DEFAULT, IPL_NET);
    376       1.12  christos 	mutex_init(&sc->sc_tx_mtx, MUTEX_DEFAULT, IPL_NONE);
    377  1.34.4.15     skrll 	mutex_init(&sc->sc_rx_mtx, MUTEX_DEFAULT, IPL_NONE);
    378        1.1    nonaka 	mutex_init(&sc->sc_fwcmd_mtx, MUTEX_DEFAULT, IPL_NONE);
    379       1.12  christos 	mutex_init(&sc->sc_write_mtx, MUTEX_DEFAULT, IPL_NONE);
    380        1.1    nonaka 
    381       1.18  jmcneill 	usb_init_task(&sc->sc_task, urtwn_task, sc, 0);
    382        1.1    nonaka 
    383        1.1    nonaka 	callout_init(&sc->sc_scan_to, 0);
    384        1.1    nonaka 	callout_setfunc(&sc->sc_scan_to, urtwn_next_scan, sc);
    385        1.1    nonaka 	callout_init(&sc->sc_calib_to, 0);
    386        1.1    nonaka 	callout_setfunc(&sc->sc_calib_to, urtwn_calib_to, sc);
    387        1.1    nonaka 
    388        1.6     skrll 	error = usbd_set_config_no(sc->sc_udev, 1, 0);
    389        1.6     skrll 	if (error != 0) {
    390        1.6     skrll 		aprint_error_dev(self, "failed to set configuration"
    391        1.6     skrll 		    ", err=%s\n", usbd_errstr(error));
    392        1.1    nonaka 		goto fail;
    393        1.1    nonaka 	}
    394        1.1    nonaka 
    395        1.1    nonaka 	/* Get the first interface handle. */
    396        1.1    nonaka 	error = usbd_device2interface_handle(sc->sc_udev, 0, &sc->sc_iface);
    397        1.1    nonaka 	if (error != 0) {
    398        1.1    nonaka 		aprint_error_dev(self, "could not get interface handle\n");
    399        1.1    nonaka 		goto fail;
    400        1.1    nonaka 	}
    401        1.1    nonaka 
    402        1.1    nonaka 	error = urtwn_read_chipid(sc);
    403        1.1    nonaka 	if (error != 0) {
    404        1.1    nonaka 		aprint_error_dev(self, "unsupported test chip\n");
    405        1.1    nonaka 		goto fail;
    406        1.1    nonaka 	}
    407        1.1    nonaka 
    408        1.1    nonaka 	/* Determine number of Tx/Rx chains. */
    409        1.1    nonaka 	if (sc->chip & URTWN_CHIP_92C) {
    410        1.1    nonaka 		sc->ntxchains = (sc->chip & URTWN_CHIP_92C_1T2R) ? 1 : 2;
    411        1.1    nonaka 		sc->nrxchains = 2;
    412  1.34.4.15     skrll 	} else if (sc->chip & URTWN_CHIP_92EU) {
    413  1.34.4.15     skrll 		sc->ntxchains = 2;
    414  1.34.4.15     skrll 		sc->nrxchains = 2;
    415        1.1    nonaka 	} else {
    416        1.1    nonaka 		sc->ntxchains = 1;
    417        1.1    nonaka 		sc->nrxchains = 1;
    418        1.1    nonaka 	}
    419       1.32    nonaka 
    420  1.34.4.15     skrll 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
    421  1.34.4.15     skrll 	    ISSET(sc->chip, URTWN_CHIP_92EU))
    422       1.32    nonaka 		urtwn_r88e_read_rom(sc);
    423       1.32    nonaka 	else
    424       1.32    nonaka 		urtwn_read_rom(sc);
    425        1.1    nonaka 
    426       1.22  christos 	aprint_normal_dev(self, "MAC/BB RTL%s, RF 6052 %zdT%zdR, address %s\n",
    427  1.34.4.15     skrll 	    (sc->chip & URTWN_CHIP_92EU) ? "8192EU" :
    428        1.1    nonaka 	    (sc->chip & URTWN_CHIP_92C) ? "8192CU" :
    429       1.32    nonaka 	    (sc->chip & URTWN_CHIP_88E) ? "8188EU" :
    430        1.1    nonaka 	    (sc->board_type == R92C_BOARD_TYPE_HIGHPA) ? "8188RU" :
    431        1.1    nonaka 	    (sc->board_type == R92C_BOARD_TYPE_MINICARD) ? "8188CE-VAU" :
    432        1.1    nonaka 	    "8188CUS", sc->ntxchains, sc->nrxchains,
    433        1.1    nonaka 	    ether_sprintf(ic->ic_myaddr));
    434        1.1    nonaka 
    435        1.1    nonaka 	error = urtwn_open_pipes(sc);
    436        1.1    nonaka 	if (error != 0) {
    437        1.1    nonaka 		aprint_error_dev(sc->sc_dev, "could not open pipes\n");
    438        1.1    nonaka 		goto fail;
    439        1.1    nonaka 	}
    440        1.1    nonaka 	aprint_normal_dev(self, "%d rx pipe%s, %d tx pipe%s\n",
    441        1.1    nonaka 	    sc->rx_npipe, sc->rx_npipe > 1 ? "s" : "",
    442        1.1    nonaka 	    sc->tx_npipe, sc->tx_npipe > 1 ? "s" : "");
    443        1.1    nonaka 
    444        1.1    nonaka 	/*
    445        1.1    nonaka 	 * Setup the 802.11 device.
    446        1.1    nonaka 	 */
    447        1.1    nonaka 	ic->ic_ifp = ifp;
    448        1.1    nonaka 	ic->ic_phytype = IEEE80211_T_OFDM;	/* Not only, but not used. */
    449        1.1    nonaka 	ic->ic_opmode = IEEE80211_M_STA;	/* Default to BSS mode. */
    450        1.1    nonaka 	ic->ic_state = IEEE80211_S_INIT;
    451        1.1    nonaka 
    452        1.1    nonaka 	/* Set device capabilities. */
    453        1.1    nonaka 	ic->ic_caps =
    454        1.1    nonaka 	    IEEE80211_C_MONITOR |	/* Monitor mode supported. */
    455       1.26  christos 	    IEEE80211_C_IBSS |		/* IBSS mode supported */
    456       1.26  christos 	    IEEE80211_C_HOSTAP |	/* HostAp mode supported */
    457        1.1    nonaka 	    IEEE80211_C_SHPREAMBLE |	/* Short preamble supported. */
    458        1.1    nonaka 	    IEEE80211_C_SHSLOT |	/* Short slot time supported. */
    459        1.1    nonaka 	    IEEE80211_C_WME |		/* 802.11e */
    460        1.1    nonaka 	    IEEE80211_C_WPA;		/* 802.11i */
    461        1.1    nonaka 
    462        1.1    nonaka 	/* Set supported .11b and .11g rates. */
    463        1.1    nonaka 	ic->ic_sup_rates[IEEE80211_MODE_11B] = ieee80211_std_rateset_11b;
    464        1.1    nonaka 	ic->ic_sup_rates[IEEE80211_MODE_11G] = ieee80211_std_rateset_11g;
    465        1.1    nonaka 
    466        1.1    nonaka 	/* Set supported .11b and .11g channels (1 through 14). */
    467        1.1    nonaka 	for (i = 1; i <= 14; i++) {
    468        1.1    nonaka 		ic->ic_channels[i].ic_freq =
    469        1.1    nonaka 		    ieee80211_ieee2mhz(i, IEEE80211_CHAN_2GHZ);
    470        1.1    nonaka 		ic->ic_channels[i].ic_flags =
    471        1.1    nonaka 		    IEEE80211_CHAN_CCK | IEEE80211_CHAN_OFDM |
    472        1.1    nonaka 		    IEEE80211_CHAN_DYN | IEEE80211_CHAN_2GHZ;
    473        1.1    nonaka 	}
    474        1.1    nonaka 
    475        1.1    nonaka 	ifp->if_softc = sc;
    476        1.1    nonaka 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    477        1.1    nonaka 	ifp->if_init = urtwn_init;
    478        1.1    nonaka 	ifp->if_ioctl = urtwn_ioctl;
    479        1.1    nonaka 	ifp->if_start = urtwn_start;
    480        1.1    nonaka 	ifp->if_watchdog = urtwn_watchdog;
    481        1.1    nonaka 	IFQ_SET_READY(&ifp->if_snd);
    482        1.1    nonaka 	memcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
    483        1.1    nonaka 
    484        1.1    nonaka 	if_attach(ifp);
    485        1.1    nonaka 	ieee80211_ifattach(ic);
    486       1.16  jmcneill 
    487        1.1    nonaka 	/* override default methods */
    488       1.26  christos 	ic->ic_newassoc = urtwn_newassoc;
    489       1.16  jmcneill 	ic->ic_reset = urtwn_reset;
    490        1.1    nonaka 	ic->ic_wme.wme_update = urtwn_wme_update;
    491        1.1    nonaka 
    492        1.1    nonaka 	/* Override state transition machine. */
    493        1.1    nonaka 	sc->sc_newstate = ic->ic_newstate;
    494        1.1    nonaka 	ic->ic_newstate = urtwn_newstate;
    495        1.1    nonaka 	ieee80211_media_init(ic, urtwn_media_change, ieee80211_media_status);
    496        1.1    nonaka 
    497        1.1    nonaka 	bpf_attach2(ifp, DLT_IEEE802_11_RADIO,
    498        1.1    nonaka 	    sizeof(struct ieee80211_frame) + IEEE80211_RADIOTAP_HDRLEN,
    499        1.1    nonaka 	    &sc->sc_drvbpf);
    500        1.1    nonaka 
    501        1.1    nonaka 	sc->sc_rxtap_len = sizeof(sc->sc_rxtapu);
    502        1.1    nonaka 	sc->sc_rxtap.wr_ihdr.it_len = htole16(sc->sc_rxtap_len);
    503        1.1    nonaka 	sc->sc_rxtap.wr_ihdr.it_present = htole32(URTWN_RX_RADIOTAP_PRESENT);
    504        1.1    nonaka 
    505        1.1    nonaka 	sc->sc_txtap_len = sizeof(sc->sc_txtapu);
    506        1.1    nonaka 	sc->sc_txtap.wt_ihdr.it_len = htole16(sc->sc_txtap_len);
    507        1.1    nonaka 	sc->sc_txtap.wt_ihdr.it_present = htole32(URTWN_TX_RADIOTAP_PRESENT);
    508        1.1    nonaka 
    509        1.1    nonaka 	ieee80211_announce(ic);
    510        1.1    nonaka 
    511        1.1    nonaka 	usbd_add_drv_event(USB_EVENT_DRIVER_ATTACH, sc->sc_udev, sc->sc_dev);
    512        1.1    nonaka 
    513       1.30       mrg 	if (!pmf_device_register(self, NULL, NULL))
    514       1.30       mrg 		aprint_error_dev(self, "couldn't establish power handler\n");
    515       1.30       mrg 
    516        1.1    nonaka 	SET(sc->sc_flags, URTWN_FLAG_ATTACHED);
    517        1.1    nonaka 	return;
    518        1.1    nonaka 
    519        1.1    nonaka  fail:
    520        1.1    nonaka 	sc->sc_dying = 1;
    521        1.1    nonaka 	aprint_error_dev(self, "attach failed\n");
    522        1.1    nonaka }
    523        1.1    nonaka 
    524        1.1    nonaka static int
    525        1.1    nonaka urtwn_detach(device_t self, int flags)
    526        1.1    nonaka {
    527        1.1    nonaka 	struct urtwn_softc *sc = device_private(self);
    528        1.1    nonaka 	struct ifnet *ifp = &sc->sc_if;
    529        1.1    nonaka 	int s;
    530        1.1    nonaka 
    531        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    532        1.1    nonaka 
    533       1.31  christos 	pmf_device_deregister(self);
    534       1.31  christos 
    535        1.1    nonaka 	s = splusb();
    536        1.1    nonaka 
    537        1.1    nonaka 	sc->sc_dying = 1;
    538        1.1    nonaka 
    539        1.1    nonaka 	callout_stop(&sc->sc_scan_to);
    540        1.1    nonaka 	callout_stop(&sc->sc_calib_to);
    541        1.1    nonaka 
    542        1.1    nonaka 	if (ISSET(sc->sc_flags, URTWN_FLAG_ATTACHED)) {
    543        1.1    nonaka 		usb_rem_task(sc->sc_udev, &sc->sc_task);
    544        1.1    nonaka 		urtwn_stop(ifp, 0);
    545        1.1    nonaka 
    546        1.1    nonaka 		ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    547        1.1    nonaka 		bpf_detach(ifp);
    548        1.1    nonaka 		ieee80211_ifdetach(&sc->sc_ic);
    549        1.1    nonaka 		if_detach(ifp);
    550        1.1    nonaka 
    551  1.34.4.11     skrll 		/* Close Tx/Rx pipes.  Abort done by urtwn_stop. */
    552        1.1    nonaka 		urtwn_close_pipes(sc);
    553        1.1    nonaka 	}
    554        1.1    nonaka 
    555        1.1    nonaka 	splx(s);
    556        1.1    nonaka 
    557        1.1    nonaka 	usbd_add_drv_event(USB_EVENT_DRIVER_DETACH, sc->sc_udev, sc->sc_dev);
    558        1.1    nonaka 
    559        1.1    nonaka 	callout_destroy(&sc->sc_scan_to);
    560        1.1    nonaka 	callout_destroy(&sc->sc_calib_to);
    561       1.12  christos 
    562       1.12  christos 	mutex_destroy(&sc->sc_write_mtx);
    563        1.1    nonaka 	mutex_destroy(&sc->sc_fwcmd_mtx);
    564        1.1    nonaka 	mutex_destroy(&sc->sc_tx_mtx);
    565  1.34.4.15     skrll 	mutex_destroy(&sc->sc_rx_mtx);
    566        1.1    nonaka 	mutex_destroy(&sc->sc_task_mtx);
    567        1.1    nonaka 
    568   1.34.4.4     skrll 	return 0;
    569        1.1    nonaka }
    570        1.1    nonaka 
    571        1.1    nonaka static int
    572        1.1    nonaka urtwn_activate(device_t self, enum devact act)
    573        1.1    nonaka {
    574        1.1    nonaka 	struct urtwn_softc *sc = device_private(self);
    575        1.1    nonaka 
    576        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    577        1.1    nonaka 
    578        1.1    nonaka 	switch (act) {
    579        1.1    nonaka 	case DVACT_DEACTIVATE:
    580        1.1    nonaka 		if_deactivate(sc->sc_ic.ic_ifp);
    581   1.34.4.4     skrll 		return 0;
    582        1.1    nonaka 	default:
    583   1.34.4.4     skrll 		return EOPNOTSUPP;
    584        1.1    nonaka 	}
    585        1.1    nonaka }
    586        1.1    nonaka 
    587        1.1    nonaka static int
    588        1.1    nonaka urtwn_open_pipes(struct urtwn_softc *sc)
    589        1.1    nonaka {
    590        1.1    nonaka 	/* Bulk-out endpoints addresses (from highest to lowest prio). */
    591  1.34.4.15     skrll 	static uint8_t epaddr[3];
    592  1.34.4.15     skrll 	static uint8_t rxepaddr[3];
    593        1.1    nonaka 	usb_interface_descriptor_t *id;
    594        1.1    nonaka 	usb_endpoint_descriptor_t *ed;
    595  1.34.4.15     skrll 	size_t i, ntx = 0, nrx = 0;
    596       1.22  christos 	int error;
    597        1.1    nonaka 
    598        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    599        1.1    nonaka 
    600        1.1    nonaka 	/* Determine the number of bulk-out pipes. */
    601        1.1    nonaka 	id = usbd_get_interface_descriptor(sc->sc_iface);
    602        1.1    nonaka 	for (i = 0; i < id->bNumEndpoints; i++) {
    603        1.1    nonaka 		ed = usbd_interface2endpoint_descriptor(sc->sc_iface, i);
    604        1.1    nonaka 		if (ed != NULL &&
    605        1.1    nonaka 		    UE_GET_XFERTYPE(ed->bmAttributes) == UE_BULK &&
    606  1.34.4.15     skrll 		    UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_OUT) {
    607  1.34.4.15     skrll 			epaddr[ntx] = ed->bEndpointAddress;
    608        1.1    nonaka 			ntx++;
    609  1.34.4.15     skrll 		}
    610  1.34.4.15     skrll 		if (ed != NULL &&
    611  1.34.4.15     skrll 		    UE_GET_XFERTYPE(ed->bmAttributes) == UE_BULK &&
    612  1.34.4.15     skrll 		    UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN) {
    613  1.34.4.15     skrll 			rxepaddr[nrx] = ed->bEndpointAddress;
    614  1.34.4.15     skrll 			nrx++;
    615  1.34.4.15     skrll 		}
    616        1.1    nonaka 	}
    617       1.22  christos 	DPRINTFN(DBG_INIT, ("%s: %s: found %zd bulk-out pipes\n",
    618        1.1    nonaka 	    device_xname(sc->sc_dev), __func__, ntx));
    619        1.1    nonaka 	if (ntx == 0 || ntx > R92C_MAX_EPOUT) {
    620        1.1    nonaka 		aprint_error_dev(sc->sc_dev,
    621       1.22  christos 		    "%zd: invalid number of Tx bulk pipes\n", ntx);
    622   1.34.4.4     skrll 		return EIO;
    623        1.1    nonaka 	}
    624  1.34.4.15     skrll 	sc->rx_npipe = nrx;
    625        1.1    nonaka 	sc->tx_npipe = ntx;
    626        1.1    nonaka 
    627        1.1    nonaka 	/* Open bulk-in pipe at address 0x81. */
    628  1.34.4.15     skrll 	for (i = 0; i < nrx; i++) {
    629  1.34.4.15     skrll 		error = usbd_open_pipe(sc->sc_iface, rxepaddr[i],
    630  1.34.4.15     skrll 		    USBD_EXCLUSIVE_USE, &sc->rx_pipe[i]);
    631  1.34.4.15     skrll 		if (error != 0) {
    632  1.34.4.15     skrll 			aprint_error_dev(sc->sc_dev,
    633  1.34.4.15     skrll 			    "could not open Rx bulk pipe 0x%02x: %d\n",
    634  1.34.4.15     skrll 			    rxepaddr[i], error);
    635  1.34.4.15     skrll 			goto fail;
    636  1.34.4.15     skrll 		}
    637        1.1    nonaka 	}
    638        1.1    nonaka 
    639        1.1    nonaka 	/* Open bulk-out pipes (up to 3). */
    640        1.1    nonaka 	for (i = 0; i < ntx; i++) {
    641        1.1    nonaka 		error = usbd_open_pipe(sc->sc_iface, epaddr[i],
    642        1.1    nonaka 		    USBD_EXCLUSIVE_USE, &sc->tx_pipe[i]);
    643        1.1    nonaka 		if (error != 0) {
    644        1.1    nonaka 			aprint_error_dev(sc->sc_dev,
    645       1.12  christos 			    "could not open Tx bulk pipe 0x%02x: %d\n",
    646       1.12  christos 			    epaddr[i], error);
    647        1.1    nonaka 			goto fail;
    648        1.1    nonaka 		}
    649        1.1    nonaka 	}
    650        1.1    nonaka 
    651        1.1    nonaka 	/* Map 802.11 access categories to USB pipes. */
    652        1.1    nonaka 	sc->ac2idx[WME_AC_BK] =
    653        1.1    nonaka 	sc->ac2idx[WME_AC_BE] = (ntx == 3) ? 2 : ((ntx == 2) ? 1 : 0);
    654        1.1    nonaka 	sc->ac2idx[WME_AC_VI] = (ntx == 3) ? 1 : 0;
    655        1.1    nonaka 	sc->ac2idx[WME_AC_VO] = 0;	/* Always use highest prio. */
    656        1.1    nonaka 
    657        1.1    nonaka  fail:
    658        1.1    nonaka 	if (error != 0)
    659        1.1    nonaka 		urtwn_close_pipes(sc);
    660   1.34.4.4     skrll 	return error;
    661        1.1    nonaka }
    662        1.1    nonaka 
    663        1.1    nonaka static void
    664        1.1    nonaka urtwn_close_pipes(struct urtwn_softc *sc)
    665        1.1    nonaka {
    666   1.34.4.6     skrll 	struct usbd_pipe *pipe;
    667       1.22  christos 	size_t i;
    668        1.1    nonaka 
    669        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    670        1.1    nonaka 
    671  1.34.4.15     skrll 	/* Close Rx pipes. */
    672       1.22  christos 	CTASSERT(sizeof(pipe) == sizeof(void *));
    673  1.34.4.15     skrll 	for (i = 0; i < sc->rx_npipe; i++) {
    674  1.34.4.15     skrll 		pipe = atomic_swap_ptr(&sc->rx_pipe[i], NULL);
    675  1.34.4.15     skrll 		if (pipe != NULL) {
    676  1.34.4.15     skrll 			usbd_close_pipe(pipe);
    677  1.34.4.15     skrll 		}
    678        1.1    nonaka 	}
    679  1.34.4.15     skrll 
    680        1.1    nonaka 	/* Close Tx pipes. */
    681  1.34.4.15     skrll 	for (i = 0; i < sc->tx_npipe; i++) {
    682       1.22  christos 		pipe = atomic_swap_ptr(&sc->tx_pipe[i], NULL);
    683       1.22  christos 		if (pipe != NULL) {
    684       1.22  christos 			usbd_close_pipe(pipe);
    685       1.22  christos 		}
    686        1.1    nonaka 	}
    687        1.1    nonaka }
    688        1.1    nonaka 
    689        1.1    nonaka static int
    690        1.1    nonaka urtwn_alloc_rx_list(struct urtwn_softc *sc)
    691        1.1    nonaka {
    692        1.1    nonaka 	struct urtwn_rx_data *data;
    693       1.22  christos 	size_t i;
    694       1.22  christos 	int error = 0;
    695        1.1    nonaka 
    696        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    697        1.1    nonaka 
    698  1.34.4.15     skrll 	for (size_t j = 0; j < sc->rx_npipe; j++) {
    699  1.34.4.15     skrll 		TAILQ_INIT(&sc->rx_free_list[j]);
    700  1.34.4.15     skrll 		for (i = 0; i < URTWN_RX_LIST_COUNT; i++) {
    701  1.34.4.15     skrll 			data = &sc->rx_data[j][i];
    702        1.1    nonaka 
    703  1.34.4.15     skrll 			data->sc = sc;	/* Backpointer for callbacks. */
    704        1.1    nonaka 
    705  1.34.4.15     skrll 			error = usbd_create_xfer(sc->rx_pipe[j], URTWN_RXBUFSZ,
    706  1.34.4.15     skrll 			    USBD_SHORT_XFER_OK, 0, &data->xfer);
    707  1.34.4.15     skrll 			if (error) {
    708  1.34.4.15     skrll 				aprint_error_dev(sc->sc_dev,
    709  1.34.4.15     skrll 				    "could not allocate xfer\n");
    710  1.34.4.15     skrll 				break;
    711  1.34.4.15     skrll 			}
    712        1.1    nonaka 
    713  1.34.4.15     skrll 			data->buf = usbd_get_buffer(data->xfer);
    714  1.34.4.15     skrll 			TAILQ_INSERT_TAIL(&sc->rx_free_list[j], data, next);
    715  1.34.4.15     skrll 		}
    716        1.1    nonaka 	}
    717        1.1    nonaka 	if (error != 0)
    718        1.1    nonaka 		urtwn_free_rx_list(sc);
    719   1.34.4.4     skrll 	return error;
    720        1.1    nonaka }
    721        1.1    nonaka 
    722        1.1    nonaka static void
    723        1.1    nonaka urtwn_free_rx_list(struct urtwn_softc *sc)
    724        1.1    nonaka {
    725   1.34.4.6     skrll 	struct usbd_xfer *xfer;
    726       1.22  christos 	size_t i;
    727        1.1    nonaka 
    728        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    729        1.1    nonaka 
    730        1.1    nonaka 	/* NB: Caller must abort pipe first. */
    731  1.34.4.15     skrll 	for (size_t j = 0; j < sc->rx_npipe; j++) {
    732  1.34.4.15     skrll 		for (i = 0; i < URTWN_RX_LIST_COUNT; i++) {
    733  1.34.4.15     skrll 			CTASSERT(sizeof(xfer) == sizeof(void *));
    734  1.34.4.15     skrll 			xfer = atomic_swap_ptr(&sc->rx_data[j][i].xfer, NULL);
    735  1.34.4.15     skrll 			if (xfer != NULL)
    736  1.34.4.15     skrll 				usbd_destroy_xfer(xfer);
    737  1.34.4.15     skrll 		}
    738        1.1    nonaka 	}
    739        1.1    nonaka }
    740        1.1    nonaka 
    741        1.1    nonaka static int
    742        1.1    nonaka urtwn_alloc_tx_list(struct urtwn_softc *sc)
    743        1.1    nonaka {
    744        1.1    nonaka 	struct urtwn_tx_data *data;
    745       1.22  christos 	size_t i;
    746       1.22  christos 	int error = 0;
    747        1.1    nonaka 
    748        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    749        1.1    nonaka 
    750       1.12  christos 	mutex_enter(&sc->sc_tx_mtx);
    751   1.34.4.9     skrll 	for (size_t j = 0; j < sc->tx_npipe; j++) {
    752   1.34.4.9     skrll 		TAILQ_INIT(&sc->tx_free_list[j]);
    753   1.34.4.9     skrll 		for (i = 0; i < URTWN_TX_LIST_COUNT; i++) {
    754   1.34.4.9     skrll 			data = &sc->tx_data[j][i];
    755   1.34.4.9     skrll 
    756   1.34.4.9     skrll 			data->sc = sc;	/* Backpointer for callbacks. */
    757   1.34.4.9     skrll 			data->pidx = j;
    758   1.34.4.9     skrll 
    759   1.34.4.9     skrll 			error = usbd_create_xfer(sc->tx_pipe[j],
    760   1.34.4.9     skrll 			    URTWN_TXBUFSZ, USBD_FORCE_SHORT_XFER, 0,
    761   1.34.4.9     skrll 			    &data->xfer);
    762   1.34.4.9     skrll 			if (error) {
    763   1.34.4.9     skrll 				aprint_error_dev(sc->sc_dev,
    764   1.34.4.9     skrll 				    "could not allocate xfer\n");
    765   1.34.4.9     skrll 				goto fail;
    766   1.34.4.9     skrll 			}
    767        1.1    nonaka 
    768   1.34.4.9     skrll 			data->buf = usbd_get_buffer(data->xfer);
    769        1.1    nonaka 
    770   1.34.4.9     skrll 			/* Append this Tx buffer to our free list. */
    771   1.34.4.9     skrll 			TAILQ_INSERT_TAIL(&sc->tx_free_list[j], data, next);
    772        1.1    nonaka 		}
    773        1.1    nonaka 	}
    774       1.12  christos 	mutex_exit(&sc->sc_tx_mtx);
    775   1.34.4.4     skrll 	return 0;
    776        1.1    nonaka 
    777        1.1    nonaka  fail:
    778        1.1    nonaka 	urtwn_free_tx_list(sc);
    779       1.12  christos 	mutex_exit(&sc->sc_tx_mtx);
    780   1.34.4.4     skrll 	return error;
    781        1.1    nonaka }
    782        1.1    nonaka 
    783        1.1    nonaka static void
    784        1.1    nonaka urtwn_free_tx_list(struct urtwn_softc *sc)
    785        1.1    nonaka {
    786   1.34.4.6     skrll 	struct usbd_xfer *xfer;
    787       1.22  christos 	size_t i;
    788        1.1    nonaka 
    789        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    790        1.1    nonaka 
    791        1.1    nonaka 	/* NB: Caller must abort pipe first. */
    792   1.34.4.9     skrll 	for (size_t j = 0; j < sc->tx_npipe; j++) {
    793   1.34.4.9     skrll 		for (i = 0; i < URTWN_TX_LIST_COUNT; i++) {
    794   1.34.4.9     skrll 			CTASSERT(sizeof(xfer) == sizeof(void *));
    795   1.34.4.9     skrll 			xfer = atomic_swap_ptr(&sc->tx_data[j][i].xfer, NULL);
    796   1.34.4.9     skrll 			if (xfer != NULL)
    797   1.34.4.9     skrll 				usbd_destroy_xfer(xfer);
    798   1.34.4.9     skrll 		}
    799        1.1    nonaka 	}
    800        1.1    nonaka }
    801        1.1    nonaka 
    802        1.1    nonaka static void
    803        1.1    nonaka urtwn_task(void *arg)
    804        1.1    nonaka {
    805        1.1    nonaka 	struct urtwn_softc *sc = arg;
    806        1.1    nonaka 	struct urtwn_host_cmd_ring *ring = &sc->cmdq;
    807        1.1    nonaka 	struct urtwn_host_cmd *cmd;
    808        1.1    nonaka 	int s;
    809        1.1    nonaka 
    810        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    811        1.1    nonaka 
    812        1.1    nonaka 	/* Process host commands. */
    813        1.1    nonaka 	s = splusb();
    814        1.1    nonaka 	mutex_spin_enter(&sc->sc_task_mtx);
    815        1.1    nonaka 	while (ring->next != ring->cur) {
    816        1.1    nonaka 		cmd = &ring->cmd[ring->next];
    817        1.1    nonaka 		mutex_spin_exit(&sc->sc_task_mtx);
    818        1.1    nonaka 		splx(s);
    819       1.16  jmcneill 		/* Invoke callback with kernel lock held. */
    820        1.1    nonaka 		cmd->cb(sc, cmd->data);
    821        1.1    nonaka 		s = splusb();
    822        1.1    nonaka 		mutex_spin_enter(&sc->sc_task_mtx);
    823        1.1    nonaka 		ring->queued--;
    824        1.1    nonaka 		ring->next = (ring->next + 1) % URTWN_HOST_CMD_RING_COUNT;
    825        1.1    nonaka 	}
    826        1.1    nonaka 	mutex_spin_exit(&sc->sc_task_mtx);
    827        1.1    nonaka 	wakeup(&sc->cmdq);
    828        1.1    nonaka 	splx(s);
    829        1.1    nonaka }
    830        1.1    nonaka 
    831        1.1    nonaka static void
    832        1.1    nonaka urtwn_do_async(struct urtwn_softc *sc, void (*cb)(struct urtwn_softc *, void *),
    833        1.1    nonaka     void *arg, int len)
    834        1.1    nonaka {
    835        1.1    nonaka 	struct urtwn_host_cmd_ring *ring = &sc->cmdq;
    836        1.1    nonaka 	struct urtwn_host_cmd *cmd;
    837        1.1    nonaka 	int s;
    838        1.1    nonaka 
    839        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: cb=%p, arg=%p, len=%d\n",
    840        1.1    nonaka 	    device_xname(sc->sc_dev), __func__, cb, arg, len));
    841        1.1    nonaka 
    842        1.1    nonaka 	s = splusb();
    843        1.1    nonaka 	mutex_spin_enter(&sc->sc_task_mtx);
    844        1.1    nonaka 	cmd = &ring->cmd[ring->cur];
    845        1.1    nonaka 	cmd->cb = cb;
    846        1.1    nonaka 	KASSERT(len <= sizeof(cmd->data));
    847        1.1    nonaka 	memcpy(cmd->data, arg, len);
    848        1.1    nonaka 	ring->cur = (ring->cur + 1) % URTWN_HOST_CMD_RING_COUNT;
    849        1.1    nonaka 
    850        1.1    nonaka 	/* If there is no pending command already, schedule a task. */
    851        1.1    nonaka 	if (!sc->sc_dying && ++ring->queued == 1) {
    852        1.1    nonaka 		mutex_spin_exit(&sc->sc_task_mtx);
    853        1.1    nonaka 		usb_add_task(sc->sc_udev, &sc->sc_task, USB_TASKQ_DRIVER);
    854        1.1    nonaka 	} else
    855        1.1    nonaka 		mutex_spin_exit(&sc->sc_task_mtx);
    856        1.1    nonaka 	splx(s);
    857        1.1    nonaka }
    858        1.1    nonaka 
    859        1.1    nonaka static void
    860        1.1    nonaka urtwn_wait_async(struct urtwn_softc *sc)
    861        1.1    nonaka {
    862        1.1    nonaka 
    863        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    864        1.1    nonaka 
    865        1.1    nonaka 	/* Wait for all queued asynchronous commands to complete. */
    866        1.1    nonaka 	while (sc->cmdq.queued > 0)
    867        1.1    nonaka 		tsleep(&sc->cmdq, 0, "endtask", 0);
    868        1.1    nonaka }
    869        1.1    nonaka 
    870        1.1    nonaka static int
    871        1.1    nonaka urtwn_write_region_1(struct urtwn_softc *sc, uint16_t addr, uint8_t *buf,
    872        1.1    nonaka     int len)
    873        1.1    nonaka {
    874        1.1    nonaka 	usb_device_request_t req;
    875        1.1    nonaka 	usbd_status error;
    876        1.1    nonaka 
    877       1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
    878       1.12  christos 
    879        1.1    nonaka 	req.bmRequestType = UT_WRITE_VENDOR_DEVICE;
    880        1.1    nonaka 	req.bRequest = R92C_REQ_REGS;
    881        1.1    nonaka 	USETW(req.wValue, addr);
    882        1.1    nonaka 	USETW(req.wIndex, 0);
    883        1.1    nonaka 	USETW(req.wLength, len);
    884        1.1    nonaka 	error = usbd_do_request(sc->sc_udev, &req, buf);
    885        1.1    nonaka 	if (error != USBD_NORMAL_COMPLETION) {
    886        1.1    nonaka 		DPRINTFN(DBG_REG, ("%s: %s: error=%d: addr=0x%x, len=%d\n",
    887        1.1    nonaka 		    device_xname(sc->sc_dev), __func__, error, addr, len));
    888        1.1    nonaka 	}
    889   1.34.4.4     skrll 	return error;
    890        1.1    nonaka }
    891        1.1    nonaka 
    892        1.1    nonaka static void
    893        1.1    nonaka urtwn_write_1(struct urtwn_softc *sc, uint16_t addr, uint8_t val)
    894        1.1    nonaka {
    895        1.1    nonaka 
    896        1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
    897        1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, val));
    898        1.1    nonaka 
    899        1.1    nonaka 	urtwn_write_region_1(sc, addr, &val, 1);
    900        1.1    nonaka }
    901        1.1    nonaka 
    902        1.1    nonaka static void
    903        1.1    nonaka urtwn_write_2(struct urtwn_softc *sc, uint16_t addr, uint16_t val)
    904        1.1    nonaka {
    905        1.1    nonaka 	uint8_t buf[2];
    906        1.1    nonaka 
    907        1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
    908        1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, val));
    909        1.1    nonaka 
    910        1.1    nonaka 	buf[0] = (uint8_t)val;
    911        1.1    nonaka 	buf[1] = (uint8_t)(val >> 8);
    912        1.1    nonaka 	urtwn_write_region_1(sc, addr, buf, 2);
    913        1.1    nonaka }
    914        1.1    nonaka 
    915        1.1    nonaka static void
    916        1.1    nonaka urtwn_write_4(struct urtwn_softc *sc, uint16_t addr, uint32_t val)
    917        1.1    nonaka {
    918        1.1    nonaka 	uint8_t buf[4];
    919        1.1    nonaka 
    920        1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
    921        1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, val));
    922        1.1    nonaka 
    923        1.1    nonaka 	buf[0] = (uint8_t)val;
    924        1.1    nonaka 	buf[1] = (uint8_t)(val >> 8);
    925        1.1    nonaka 	buf[2] = (uint8_t)(val >> 16);
    926        1.1    nonaka 	buf[3] = (uint8_t)(val >> 24);
    927        1.1    nonaka 	urtwn_write_region_1(sc, addr, buf, 4);
    928        1.1    nonaka }
    929        1.1    nonaka 
    930        1.1    nonaka static int
    931        1.1    nonaka urtwn_write_region(struct urtwn_softc *sc, uint16_t addr, uint8_t *buf, int len)
    932        1.1    nonaka {
    933        1.1    nonaka 
    934        1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, len=0x%x\n",
    935        1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, len));
    936        1.1    nonaka 
    937        1.1    nonaka 	return urtwn_write_region_1(sc, addr, buf, len);
    938        1.1    nonaka }
    939        1.1    nonaka 
    940        1.1    nonaka static int
    941        1.1    nonaka urtwn_read_region_1(struct urtwn_softc *sc, uint16_t addr, uint8_t *buf,
    942        1.1    nonaka     int len)
    943        1.1    nonaka {
    944        1.1    nonaka 	usb_device_request_t req;
    945        1.1    nonaka 	usbd_status error;
    946        1.1    nonaka 
    947        1.1    nonaka 	req.bmRequestType = UT_READ_VENDOR_DEVICE;
    948        1.1    nonaka 	req.bRequest = R92C_REQ_REGS;
    949        1.1    nonaka 	USETW(req.wValue, addr);
    950        1.1    nonaka 	USETW(req.wIndex, 0);
    951        1.1    nonaka 	USETW(req.wLength, len);
    952        1.1    nonaka 	error = usbd_do_request(sc->sc_udev, &req, buf);
    953        1.1    nonaka 	if (error != USBD_NORMAL_COMPLETION) {
    954        1.1    nonaka 		DPRINTFN(DBG_REG, ("%s: %s: error=%d: addr=0x%x, len=%d\n",
    955        1.1    nonaka 		    device_xname(sc->sc_dev), __func__, error, addr, len));
    956        1.1    nonaka 	}
    957   1.34.4.4     skrll 	return error;
    958        1.1    nonaka }
    959        1.1    nonaka 
    960        1.1    nonaka static uint8_t
    961        1.1    nonaka urtwn_read_1(struct urtwn_softc *sc, uint16_t addr)
    962        1.1    nonaka {
    963        1.1    nonaka 	uint8_t val;
    964        1.1    nonaka 
    965        1.1    nonaka 	if (urtwn_read_region_1(sc, addr, &val, 1) != USBD_NORMAL_COMPLETION)
    966   1.34.4.4     skrll 		return 0xff;
    967        1.1    nonaka 
    968        1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
    969        1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, val));
    970   1.34.4.4     skrll 	return val;
    971        1.1    nonaka }
    972        1.1    nonaka 
    973        1.1    nonaka static uint16_t
    974        1.1    nonaka urtwn_read_2(struct urtwn_softc *sc, uint16_t addr)
    975        1.1    nonaka {
    976        1.1    nonaka 	uint8_t buf[2];
    977        1.1    nonaka 	uint16_t val;
    978        1.1    nonaka 
    979        1.1    nonaka 	if (urtwn_read_region_1(sc, addr, buf, 2) != USBD_NORMAL_COMPLETION)
    980   1.34.4.4     skrll 		return 0xffff;
    981        1.1    nonaka 
    982        1.1    nonaka 	val = LE_READ_2(&buf[0]);
    983        1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
    984        1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, val));
    985   1.34.4.4     skrll 	return val;
    986        1.1    nonaka }
    987        1.1    nonaka 
    988        1.1    nonaka static uint32_t
    989        1.1    nonaka urtwn_read_4(struct urtwn_softc *sc, uint16_t addr)
    990        1.1    nonaka {
    991        1.1    nonaka 	uint8_t buf[4];
    992        1.1    nonaka 	uint32_t val;
    993        1.1    nonaka 
    994        1.1    nonaka 	if (urtwn_read_region_1(sc, addr, buf, 4) != USBD_NORMAL_COMPLETION)
    995   1.34.4.4     skrll 		return 0xffffffff;
    996        1.1    nonaka 
    997        1.1    nonaka 	val = LE_READ_4(&buf[0]);
    998        1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
    999        1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, val));
   1000   1.34.4.4     skrll 	return val;
   1001        1.1    nonaka }
   1002        1.1    nonaka 
   1003        1.1    nonaka static int
   1004        1.1    nonaka urtwn_fw_cmd(struct urtwn_softc *sc, uint8_t id, const void *buf, int len)
   1005        1.1    nonaka {
   1006        1.1    nonaka 	struct r92c_fw_cmd cmd;
   1007        1.1    nonaka 	uint8_t *cp;
   1008        1.1    nonaka 	int fwcur;
   1009        1.1    nonaka 	int ntries;
   1010        1.1    nonaka 
   1011        1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: id=%d, buf=%p, len=%d\n",
   1012        1.1    nonaka 	    device_xname(sc->sc_dev), __func__, id, buf, len));
   1013        1.1    nonaka 
   1014       1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1015       1.12  christos 
   1016        1.1    nonaka 	mutex_enter(&sc->sc_fwcmd_mtx);
   1017        1.1    nonaka 	fwcur = sc->fwcur;
   1018        1.1    nonaka 	sc->fwcur = (sc->fwcur + 1) % R92C_H2C_NBOX;
   1019        1.1    nonaka 	mutex_exit(&sc->sc_fwcmd_mtx);
   1020        1.1    nonaka 
   1021        1.1    nonaka 	/* Wait for current FW box to be empty. */
   1022        1.1    nonaka 	for (ntries = 0; ntries < 100; ntries++) {
   1023        1.1    nonaka 		if (!(urtwn_read_1(sc, R92C_HMETFR) & (1 << fwcur)))
   1024        1.1    nonaka 			break;
   1025  1.34.4.15     skrll 		DELAY(10);
   1026        1.1    nonaka 	}
   1027        1.1    nonaka 	if (ntries == 100) {
   1028        1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   1029        1.1    nonaka 		    "could not send firmware command %d\n", id);
   1030   1.34.4.4     skrll 		return ETIMEDOUT;
   1031        1.1    nonaka 	}
   1032        1.1    nonaka 
   1033        1.1    nonaka 	memset(&cmd, 0, sizeof(cmd));
   1034        1.1    nonaka 	KASSERT(len <= sizeof(cmd.msg));
   1035        1.1    nonaka 	memcpy(cmd.msg, buf, len);
   1036        1.1    nonaka 
   1037        1.1    nonaka 	/* Write the first word last since that will trigger the FW. */
   1038        1.1    nonaka 	cp = (uint8_t *)&cmd;
   1039  1.34.4.15     skrll 	cmd.id = id;
   1040        1.1    nonaka 	if (len >= 4) {
   1041  1.34.4.15     skrll 		if (!ISSET(sc->chip, URTWN_CHIP_92EU)) {
   1042  1.34.4.15     skrll 			cmd.id |= R92C_CMD_FLAG_EXT;
   1043  1.34.4.15     skrll 			urtwn_write_region(sc, R92C_HMEBOX_EXT(fwcur),
   1044  1.34.4.15     skrll 			    &cp[1], 2);
   1045  1.34.4.15     skrll 			urtwn_write_4(sc, R92C_HMEBOX(fwcur),
   1046  1.34.4.15     skrll 			    cp[0] + (cp[3] << 8) + (cp[4] << 16) +
   1047  1.34.4.15     skrll 			    (cp[5] << 24));
   1048  1.34.4.15     skrll 		} else {
   1049  1.34.4.15     skrll 			urtwn_write_region(sc, R92E_HMEBOX_EXT(fwcur),
   1050  1.34.4.15     skrll 			    &cp[4], 2);
   1051  1.34.4.15     skrll 			urtwn_write_4(sc, R92C_HMEBOX(fwcur),
   1052  1.34.4.15     skrll 			    cp[0] + (cp[1] << 8) + (cp[2] << 16) +
   1053  1.34.4.15     skrll 			    (cp[3] << 24));
   1054  1.34.4.15     skrll 		}
   1055        1.1    nonaka 	} else {
   1056        1.1    nonaka 		urtwn_write_region(sc, R92C_HMEBOX(fwcur), cp, len);
   1057        1.1    nonaka 	}
   1058        1.1    nonaka 
   1059   1.34.4.4     skrll 	return 0;
   1060        1.1    nonaka }
   1061        1.1    nonaka 
   1062       1.32    nonaka static __inline void
   1063       1.32    nonaka urtwn_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr, uint32_t val)
   1064       1.32    nonaka {
   1065       1.32    nonaka 
   1066       1.32    nonaka 	sc->sc_rf_write(sc, chain, addr, val);
   1067       1.32    nonaka }
   1068       1.32    nonaka 
   1069        1.1    nonaka static void
   1070       1.32    nonaka urtwn_r92c_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr,
   1071       1.32    nonaka     uint32_t val)
   1072        1.1    nonaka {
   1073        1.1    nonaka 
   1074        1.1    nonaka 	urtwn_bb_write(sc, R92C_LSSI_PARAM(chain),
   1075        1.1    nonaka 	    SM(R92C_LSSI_PARAM_ADDR, addr) | SM(R92C_LSSI_PARAM_DATA, val));
   1076        1.1    nonaka }
   1077        1.1    nonaka 
   1078       1.32    nonaka static void
   1079       1.32    nonaka urtwn_r88e_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr,
   1080       1.32    nonaka     uint32_t val)
   1081       1.32    nonaka {
   1082       1.32    nonaka 
   1083       1.32    nonaka 	urtwn_bb_write(sc, R92C_LSSI_PARAM(chain),
   1084       1.32    nonaka 	    SM(R88E_LSSI_PARAM_ADDR, addr) | SM(R92C_LSSI_PARAM_DATA, val));
   1085       1.32    nonaka }
   1086       1.32    nonaka 
   1087  1.34.4.15     skrll static void
   1088  1.34.4.15     skrll urtwn_r92e_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr,
   1089  1.34.4.15     skrll     uint32_t val)
   1090  1.34.4.15     skrll {
   1091  1.34.4.15     skrll 
   1092  1.34.4.15     skrll 	urtwn_bb_write(sc, R92C_LSSI_PARAM(chain),
   1093  1.34.4.15     skrll 	    SM(R88E_LSSI_PARAM_ADDR, addr) | SM(R92C_LSSI_PARAM_DATA, val));
   1094  1.34.4.15     skrll }
   1095  1.34.4.15     skrll 
   1096        1.1    nonaka static uint32_t
   1097        1.1    nonaka urtwn_rf_read(struct urtwn_softc *sc, int chain, uint8_t addr)
   1098        1.1    nonaka {
   1099        1.1    nonaka 	uint32_t reg[R92C_MAX_CHAINS], val;
   1100        1.1    nonaka 
   1101        1.1    nonaka 	reg[0] = urtwn_bb_read(sc, R92C_HSSI_PARAM2(0));
   1102        1.1    nonaka 	if (chain != 0) {
   1103        1.1    nonaka 		reg[chain] = urtwn_bb_read(sc, R92C_HSSI_PARAM2(chain));
   1104        1.1    nonaka 	}
   1105        1.1    nonaka 
   1106        1.1    nonaka 	urtwn_bb_write(sc, R92C_HSSI_PARAM2(0),
   1107        1.1    nonaka 	    reg[0] & ~R92C_HSSI_PARAM2_READ_EDGE);
   1108        1.1    nonaka 	DELAY(1000);
   1109        1.1    nonaka 
   1110        1.1    nonaka 	urtwn_bb_write(sc, R92C_HSSI_PARAM2(chain),
   1111        1.1    nonaka 	    RW(reg[chain], R92C_HSSI_PARAM2_READ_ADDR, addr) |
   1112        1.1    nonaka 	    R92C_HSSI_PARAM2_READ_EDGE);
   1113        1.1    nonaka 	DELAY(1000);
   1114        1.1    nonaka 
   1115        1.1    nonaka 	urtwn_bb_write(sc, R92C_HSSI_PARAM2(0),
   1116        1.1    nonaka 	    reg[0] | R92C_HSSI_PARAM2_READ_EDGE);
   1117        1.1    nonaka 	DELAY(1000);
   1118        1.1    nonaka 
   1119        1.1    nonaka 	if (urtwn_bb_read(sc, R92C_HSSI_PARAM1(chain)) & R92C_HSSI_PARAM1_PI) {
   1120        1.1    nonaka 		val = urtwn_bb_read(sc, R92C_HSPI_READBACK(chain));
   1121        1.1    nonaka 	} else {
   1122        1.1    nonaka 		val = urtwn_bb_read(sc, R92C_LSSI_READBACK(chain));
   1123        1.1    nonaka 	}
   1124   1.34.4.4     skrll 	return MS(val, R92C_LSSI_READBACK_DATA);
   1125        1.1    nonaka }
   1126        1.1    nonaka 
   1127        1.1    nonaka static int
   1128        1.1    nonaka urtwn_llt_write(struct urtwn_softc *sc, uint32_t addr, uint32_t data)
   1129        1.1    nonaka {
   1130        1.1    nonaka 	int ntries;
   1131        1.1    nonaka 
   1132       1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1133       1.12  christos 
   1134        1.1    nonaka 	urtwn_write_4(sc, R92C_LLT_INIT,
   1135        1.1    nonaka 	    SM(R92C_LLT_INIT_OP, R92C_LLT_INIT_OP_WRITE) |
   1136        1.1    nonaka 	    SM(R92C_LLT_INIT_ADDR, addr) |
   1137        1.1    nonaka 	    SM(R92C_LLT_INIT_DATA, data));
   1138        1.1    nonaka 	/* Wait for write operation to complete. */
   1139        1.1    nonaka 	for (ntries = 0; ntries < 20; ntries++) {
   1140        1.1    nonaka 		if (MS(urtwn_read_4(sc, R92C_LLT_INIT), R92C_LLT_INIT_OP) ==
   1141        1.1    nonaka 		    R92C_LLT_INIT_OP_NO_ACTIVE) {
   1142        1.1    nonaka 			/* Done */
   1143   1.34.4.4     skrll 			return 0;
   1144        1.1    nonaka 		}
   1145        1.1    nonaka 		DELAY(5);
   1146        1.1    nonaka 	}
   1147   1.34.4.4     skrll 	return ETIMEDOUT;
   1148        1.1    nonaka }
   1149        1.1    nonaka 
   1150        1.1    nonaka static uint8_t
   1151        1.1    nonaka urtwn_efuse_read_1(struct urtwn_softc *sc, uint16_t addr)
   1152        1.1    nonaka {
   1153        1.1    nonaka 	uint32_t reg;
   1154        1.1    nonaka 	int ntries;
   1155        1.1    nonaka 
   1156       1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1157       1.12  christos 
   1158        1.1    nonaka 	reg = urtwn_read_4(sc, R92C_EFUSE_CTRL);
   1159        1.1    nonaka 	reg = RW(reg, R92C_EFUSE_CTRL_ADDR, addr);
   1160        1.1    nonaka 	reg &= ~R92C_EFUSE_CTRL_VALID;
   1161        1.1    nonaka 	urtwn_write_4(sc, R92C_EFUSE_CTRL, reg);
   1162        1.1    nonaka 
   1163        1.1    nonaka 	/* Wait for read operation to complete. */
   1164        1.1    nonaka 	for (ntries = 0; ntries < 100; ntries++) {
   1165        1.1    nonaka 		reg = urtwn_read_4(sc, R92C_EFUSE_CTRL);
   1166        1.1    nonaka 		if (reg & R92C_EFUSE_CTRL_VALID) {
   1167        1.1    nonaka 			/* Done */
   1168   1.34.4.4     skrll 			return MS(reg, R92C_EFUSE_CTRL_DATA);
   1169        1.1    nonaka 		}
   1170        1.1    nonaka 		DELAY(5);
   1171        1.1    nonaka 	}
   1172        1.1    nonaka 	aprint_error_dev(sc->sc_dev,
   1173        1.1    nonaka 	    "could not read efuse byte at address 0x%04x\n", addr);
   1174   1.34.4.4     skrll 	return 0xff;
   1175        1.1    nonaka }
   1176        1.1    nonaka 
   1177        1.1    nonaka static void
   1178        1.1    nonaka urtwn_efuse_read(struct urtwn_softc *sc)
   1179        1.1    nonaka {
   1180        1.1    nonaka 	uint8_t *rom = (uint8_t *)&sc->rom;
   1181        1.1    nonaka 	uint32_t reg;
   1182        1.1    nonaka 	uint16_t addr = 0;
   1183        1.1    nonaka 	uint8_t off, msk;
   1184       1.22  christos 	size_t i;
   1185        1.1    nonaka 
   1186        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1187        1.1    nonaka 
   1188       1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1189       1.12  christos 
   1190       1.32    nonaka 	urtwn_efuse_switch_power(sc);
   1191       1.32    nonaka 
   1192        1.1    nonaka 	memset(&sc->rom, 0xff, sizeof(sc->rom));
   1193        1.1    nonaka 	while (addr < 512) {
   1194        1.1    nonaka 		reg = urtwn_efuse_read_1(sc, addr);
   1195        1.1    nonaka 		if (reg == 0xff)
   1196        1.1    nonaka 			break;
   1197        1.1    nonaka 		addr++;
   1198        1.1    nonaka 		off = reg >> 4;
   1199        1.1    nonaka 		msk = reg & 0xf;
   1200        1.1    nonaka 		for (i = 0; i < 4; i++) {
   1201        1.1    nonaka 			if (msk & (1U << i))
   1202        1.1    nonaka 				continue;
   1203        1.1    nonaka 
   1204        1.1    nonaka 			rom[off * 8 + i * 2 + 0] = urtwn_efuse_read_1(sc, addr);
   1205        1.1    nonaka 			addr++;
   1206        1.1    nonaka 			rom[off * 8 + i * 2 + 1] = urtwn_efuse_read_1(sc, addr);
   1207        1.1    nonaka 			addr++;
   1208        1.1    nonaka 		}
   1209        1.1    nonaka 	}
   1210        1.1    nonaka #ifdef URTWN_DEBUG
   1211        1.1    nonaka 	if (urtwn_debug & DBG_INIT) {
   1212        1.1    nonaka 		/* Dump ROM content. */
   1213        1.1    nonaka 		printf("%s: %s", device_xname(sc->sc_dev), __func__);
   1214        1.1    nonaka 		for (i = 0; i < (int)sizeof(sc->rom); i++)
   1215        1.1    nonaka 			printf(":%02x", rom[i]);
   1216        1.1    nonaka 		printf("\n");
   1217        1.1    nonaka 	}
   1218        1.1    nonaka #endif
   1219        1.1    nonaka }
   1220        1.1    nonaka 
   1221       1.32    nonaka static void
   1222       1.32    nonaka urtwn_efuse_switch_power(struct urtwn_softc *sc)
   1223       1.32    nonaka {
   1224       1.32    nonaka 	uint32_t reg;
   1225       1.32    nonaka 
   1226       1.32    nonaka 	reg = urtwn_read_2(sc, R92C_SYS_ISO_CTRL);
   1227       1.32    nonaka 	if (!(reg & R92C_SYS_ISO_CTRL_PWC_EV12V)) {
   1228       1.32    nonaka 		urtwn_write_2(sc, R92C_SYS_ISO_CTRL,
   1229       1.32    nonaka 		    reg | R92C_SYS_ISO_CTRL_PWC_EV12V);
   1230       1.32    nonaka 	}
   1231       1.32    nonaka 	reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
   1232       1.32    nonaka 	if (!(reg & R92C_SYS_FUNC_EN_ELDR)) {
   1233       1.32    nonaka 		urtwn_write_2(sc, R92C_SYS_FUNC_EN,
   1234       1.32    nonaka 		    reg | R92C_SYS_FUNC_EN_ELDR);
   1235       1.32    nonaka 	}
   1236       1.32    nonaka 	reg = urtwn_read_2(sc, R92C_SYS_CLKR);
   1237       1.32    nonaka 	if ((reg & (R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M)) !=
   1238       1.32    nonaka 	    (R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M)) {
   1239       1.32    nonaka 		urtwn_write_2(sc, R92C_SYS_CLKR,
   1240       1.32    nonaka 		    reg | R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M);
   1241       1.32    nonaka 	}
   1242       1.32    nonaka }
   1243       1.32    nonaka 
   1244        1.1    nonaka static int
   1245        1.1    nonaka urtwn_read_chipid(struct urtwn_softc *sc)
   1246        1.1    nonaka {
   1247        1.1    nonaka 	uint32_t reg;
   1248        1.1    nonaka 
   1249        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1250        1.1    nonaka 
   1251  1.34.4.15     skrll 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   1252  1.34.4.15     skrll 	    ISSET(sc->chip, URTWN_CHIP_92EU))
   1253   1.34.4.4     skrll 		return 0;
   1254       1.32    nonaka 
   1255        1.1    nonaka 	reg = urtwn_read_4(sc, R92C_SYS_CFG);
   1256        1.1    nonaka 	if (reg & R92C_SYS_CFG_TRP_VAUX_EN) {
   1257        1.1    nonaka 		/* test chip, not supported */
   1258   1.34.4.4     skrll 		return EIO;
   1259        1.1    nonaka 	}
   1260        1.1    nonaka 	if (reg & R92C_SYS_CFG_TYPE_92C) {
   1261        1.1    nonaka 		sc->chip |= URTWN_CHIP_92C;
   1262        1.1    nonaka 		/* Check if it is a castrated 8192C. */
   1263        1.1    nonaka 		if (MS(urtwn_read_4(sc, R92C_HPON_FSM),
   1264        1.1    nonaka 		    R92C_HPON_FSM_CHIP_BONDING_ID) ==
   1265        1.1    nonaka 		    R92C_HPON_FSM_CHIP_BONDING_ID_92C_1T2R) {
   1266        1.1    nonaka 			sc->chip |= URTWN_CHIP_92C_1T2R;
   1267        1.1    nonaka 		}
   1268        1.1    nonaka 	}
   1269        1.1    nonaka 	if (reg & R92C_SYS_CFG_VENDOR_UMC) {
   1270        1.1    nonaka 		sc->chip |= URTWN_CHIP_UMC;
   1271        1.1    nonaka 		if (MS(reg, R92C_SYS_CFG_CHIP_VER_RTL) == 0) {
   1272        1.1    nonaka 			sc->chip |= URTWN_CHIP_UMC_A_CUT;
   1273        1.1    nonaka 		}
   1274        1.1    nonaka 	}
   1275   1.34.4.4     skrll 	return 0;
   1276        1.1    nonaka }
   1277        1.1    nonaka 
   1278        1.1    nonaka #ifdef URTWN_DEBUG
   1279        1.1    nonaka static void
   1280        1.1    nonaka urtwn_dump_rom(struct urtwn_softc *sc, struct r92c_rom *rp)
   1281        1.1    nonaka {
   1282        1.1    nonaka 
   1283        1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1284        1.1    nonaka 	    "id 0x%04x, dbg_sel 0x%x, vid 0x%x, pid 0x%x\n",
   1285        1.1    nonaka 	    rp->id, rp->dbg_sel, rp->vid, rp->pid);
   1286        1.1    nonaka 
   1287        1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1288        1.1    nonaka 	    "usb_opt 0x%x, ep_setting 0x%x, usb_phy 0x%x\n",
   1289        1.1    nonaka 	    rp->usb_opt, rp->ep_setting, rp->usb_phy);
   1290        1.1    nonaka 
   1291        1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1292        1.1    nonaka 	    "macaddr %02x:%02x:%02x:%02x:%02x:%02x\n",
   1293        1.1    nonaka 	    rp->macaddr[0], rp->macaddr[1],
   1294        1.1    nonaka 	    rp->macaddr[2], rp->macaddr[3],
   1295        1.1    nonaka 	    rp->macaddr[4], rp->macaddr[5]);
   1296        1.1    nonaka 
   1297        1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1298        1.1    nonaka 	    "string %s, subcustomer_id 0x%x\n",
   1299        1.1    nonaka 	    rp->string, rp->subcustomer_id);
   1300        1.1    nonaka 
   1301        1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1302        1.1    nonaka 	    "cck_tx_pwr c0: %d %d %d, c1: %d %d %d\n",
   1303        1.1    nonaka 	    rp->cck_tx_pwr[0][0], rp->cck_tx_pwr[0][1], rp->cck_tx_pwr[0][2],
   1304        1.1    nonaka 	    rp->cck_tx_pwr[1][0], rp->cck_tx_pwr[1][1], rp->cck_tx_pwr[1][2]);
   1305        1.1    nonaka 
   1306        1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1307        1.1    nonaka 	    "ht40_1s_tx_pwr c0 %d %d %d, c1 %d %d %d\n",
   1308        1.1    nonaka 	    rp->ht40_1s_tx_pwr[0][0], rp->ht40_1s_tx_pwr[0][1],
   1309        1.1    nonaka 	    rp->ht40_1s_tx_pwr[0][2],
   1310        1.1    nonaka 	    rp->ht40_1s_tx_pwr[1][0], rp->ht40_1s_tx_pwr[1][1],
   1311        1.1    nonaka 	    rp->ht40_1s_tx_pwr[1][2]);
   1312        1.1    nonaka 
   1313        1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1314        1.1    nonaka 	    "ht40_2s_tx_pwr_diff c0: %d %d %d, c1: %d %d %d\n",
   1315        1.1    nonaka 	    rp->ht40_2s_tx_pwr_diff[0] & 0xf, rp->ht40_2s_tx_pwr_diff[1] & 0xf,
   1316        1.1    nonaka 	    rp->ht40_2s_tx_pwr_diff[2] & 0xf,
   1317        1.1    nonaka 	    rp->ht40_2s_tx_pwr_diff[0] >> 4, rp->ht40_2s_tx_pwr_diff[1] & 0xf,
   1318        1.1    nonaka 	    rp->ht40_2s_tx_pwr_diff[2] >> 4);
   1319        1.1    nonaka 
   1320        1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1321        1.1    nonaka 	    "ht20_tx_pwr_diff c0: %d %d %d, c1: %d %d %d\n",
   1322        1.1    nonaka 	    rp->ht20_tx_pwr_diff[0] & 0xf, rp->ht20_tx_pwr_diff[1] & 0xf,
   1323        1.1    nonaka 	    rp->ht20_tx_pwr_diff[2] & 0xf,
   1324        1.1    nonaka 	    rp->ht20_tx_pwr_diff[0] >> 4, rp->ht20_tx_pwr_diff[1] >> 4,
   1325        1.1    nonaka 	    rp->ht20_tx_pwr_diff[2] >> 4);
   1326        1.1    nonaka 
   1327        1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1328        1.1    nonaka 	    "ofdm_tx_pwr_diff c0: %d %d %d, c1: %d %d %d\n",
   1329        1.1    nonaka 	    rp->ofdm_tx_pwr_diff[0] & 0xf, rp->ofdm_tx_pwr_diff[1] & 0xf,
   1330        1.1    nonaka 	    rp->ofdm_tx_pwr_diff[2] & 0xf,
   1331        1.1    nonaka 	    rp->ofdm_tx_pwr_diff[0] >> 4, rp->ofdm_tx_pwr_diff[1] >> 4,
   1332        1.1    nonaka 	    rp->ofdm_tx_pwr_diff[2] >> 4);
   1333        1.1    nonaka 
   1334        1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1335        1.1    nonaka 	    "ht40_max_pwr_offset c0: %d %d %d, c1: %d %d %d\n",
   1336        1.1    nonaka 	    rp->ht40_max_pwr[0] & 0xf, rp->ht40_max_pwr[1] & 0xf,
   1337        1.1    nonaka 	    rp->ht40_max_pwr[2] & 0xf,
   1338        1.1    nonaka 	    rp->ht40_max_pwr[0] >> 4, rp->ht40_max_pwr[1] >> 4,
   1339        1.1    nonaka 	    rp->ht40_max_pwr[2] >> 4);
   1340        1.1    nonaka 
   1341        1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1342        1.1    nonaka 	    "ht20_max_pwr_offset c0: %d %d %d, c1: %d %d %d\n",
   1343        1.1    nonaka 	    rp->ht20_max_pwr[0] & 0xf, rp->ht20_max_pwr[1] & 0xf,
   1344        1.1    nonaka 	    rp->ht20_max_pwr[2] & 0xf,
   1345        1.1    nonaka 	    rp->ht20_max_pwr[0] >> 4, rp->ht20_max_pwr[1] >> 4,
   1346        1.1    nonaka 	    rp->ht20_max_pwr[2] >> 4);
   1347        1.1    nonaka 
   1348        1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1349        1.1    nonaka 	    "xtal_calib %d, tssi %d %d, thermal %d\n",
   1350        1.1    nonaka 	    rp->xtal_calib, rp->tssi[0], rp->tssi[1], rp->thermal_meter);
   1351        1.1    nonaka 
   1352        1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1353        1.1    nonaka 	    "rf_opt1 0x%x, rf_opt2 0x%x, rf_opt3 0x%x, rf_opt4 0x%x\n",
   1354        1.1    nonaka 	    rp->rf_opt1, rp->rf_opt2, rp->rf_opt3, rp->rf_opt4);
   1355        1.1    nonaka 
   1356        1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1357        1.1    nonaka 	    "channnel_plan %d, version %d customer_id 0x%x\n",
   1358        1.1    nonaka 	    rp->channel_plan, rp->version, rp->curstomer_id);
   1359        1.1    nonaka }
   1360        1.1    nonaka #endif
   1361        1.1    nonaka 
   1362        1.1    nonaka static void
   1363        1.1    nonaka urtwn_read_rom(struct urtwn_softc *sc)
   1364        1.1    nonaka {
   1365        1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1366        1.1    nonaka 	struct r92c_rom *rom = &sc->rom;
   1367        1.1    nonaka 
   1368        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1369        1.1    nonaka 
   1370       1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   1371       1.12  christos 
   1372        1.1    nonaka 	/* Read full ROM image. */
   1373        1.1    nonaka 	urtwn_efuse_read(sc);
   1374        1.1    nonaka #ifdef URTWN_DEBUG
   1375        1.1    nonaka 	if (urtwn_debug & DBG_REG)
   1376        1.1    nonaka 		urtwn_dump_rom(sc, rom);
   1377        1.1    nonaka #endif
   1378        1.1    nonaka 
   1379        1.1    nonaka 	/* XXX Weird but this is what the vendor driver does. */
   1380        1.1    nonaka 	sc->pa_setting = urtwn_efuse_read_1(sc, 0x1fa);
   1381        1.1    nonaka 	sc->board_type = MS(rom->rf_opt1, R92C_ROM_RF1_BOARD_TYPE);
   1382        1.1    nonaka 	sc->regulatory = MS(rom->rf_opt1, R92C_ROM_RF1_REGULATORY);
   1383        1.1    nonaka 
   1384        1.1    nonaka 	DPRINTFN(DBG_INIT,
   1385        1.1    nonaka 	    ("%s: %s: PA setting=0x%x, board=0x%x, regulatory=%d\n",
   1386        1.1    nonaka 	    device_xname(sc->sc_dev), __func__, sc->pa_setting,
   1387        1.1    nonaka 	    sc->board_type, sc->regulatory));
   1388        1.1    nonaka 
   1389        1.1    nonaka 	IEEE80211_ADDR_COPY(ic->ic_myaddr, rom->macaddr);
   1390       1.12  christos 
   1391       1.32    nonaka 	sc->sc_rf_write = urtwn_r92c_rf_write;
   1392       1.32    nonaka 	sc->sc_power_on = urtwn_r92c_power_on;
   1393       1.32    nonaka 	sc->sc_dma_init = urtwn_r92c_dma_init;
   1394       1.32    nonaka 
   1395       1.32    nonaka 	mutex_exit(&sc->sc_write_mtx);
   1396       1.32    nonaka }
   1397       1.32    nonaka 
   1398       1.32    nonaka static void
   1399       1.32    nonaka urtwn_r88e_read_rom(struct urtwn_softc *sc)
   1400       1.32    nonaka {
   1401       1.32    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1402       1.32    nonaka 	uint8_t *rom = sc->r88e_rom;
   1403       1.32    nonaka 	uint32_t reg;
   1404       1.32    nonaka 	uint16_t addr = 0;
   1405       1.32    nonaka 	uint8_t off, msk, tmp;
   1406       1.32    nonaka 	int i;
   1407       1.32    nonaka 
   1408       1.32    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1409       1.32    nonaka 
   1410       1.32    nonaka 	mutex_enter(&sc->sc_write_mtx);
   1411       1.32    nonaka 
   1412       1.32    nonaka 	off = 0;
   1413       1.32    nonaka 	urtwn_efuse_switch_power(sc);
   1414       1.32    nonaka 
   1415       1.32    nonaka 	/* Read full ROM image. */
   1416       1.32    nonaka 	memset(&sc->r88e_rom, 0xff, sizeof(sc->r88e_rom));
   1417  1.34.4.15     skrll 	while (addr < 4096) {
   1418       1.32    nonaka 		reg = urtwn_efuse_read_1(sc, addr);
   1419       1.32    nonaka 		if (reg == 0xff)
   1420       1.32    nonaka 			break;
   1421       1.32    nonaka 		addr++;
   1422       1.32    nonaka 		if ((reg & 0x1f) == 0x0f) {
   1423       1.32    nonaka 			tmp = (reg & 0xe0) >> 5;
   1424       1.32    nonaka 			reg = urtwn_efuse_read_1(sc, addr);
   1425       1.32    nonaka 			if ((reg & 0x0f) != 0x0f)
   1426       1.32    nonaka 				off = ((reg & 0xf0) >> 1) | tmp;
   1427       1.32    nonaka 			addr++;
   1428       1.32    nonaka 		} else
   1429       1.32    nonaka 			off = reg >> 4;
   1430       1.32    nonaka 		msk = reg & 0xf;
   1431       1.32    nonaka 		for (i = 0; i < 4; i++) {
   1432       1.32    nonaka 			if (msk & (1 << i))
   1433       1.32    nonaka 				continue;
   1434       1.32    nonaka 			rom[off * 8 + i * 2 + 0] = urtwn_efuse_read_1(sc, addr);
   1435       1.32    nonaka 			addr++;
   1436       1.32    nonaka 			rom[off * 8 + i * 2 + 1] = urtwn_efuse_read_1(sc, addr);
   1437       1.32    nonaka 			addr++;
   1438       1.32    nonaka 		}
   1439       1.32    nonaka 	}
   1440       1.32    nonaka #ifdef URTWN_DEBUG
   1441       1.32    nonaka 	if (urtwn_debug & DBG_REG) {
   1442       1.32    nonaka 	}
   1443       1.32    nonaka #endif
   1444       1.32    nonaka 
   1445       1.32    nonaka 	addr = 0x10;
   1446       1.32    nonaka 	for (i = 0; i < 6; i++)
   1447       1.32    nonaka 		sc->cck_tx_pwr[i] = sc->r88e_rom[addr++];
   1448       1.32    nonaka 	for (i = 0; i < 5; i++)
   1449       1.32    nonaka 		sc->ht40_tx_pwr[i] = sc->r88e_rom[addr++];
   1450       1.32    nonaka 	sc->bw20_tx_pwr_diff = (sc->r88e_rom[addr] & 0xf0) >> 4;
   1451       1.32    nonaka 	if (sc->bw20_tx_pwr_diff & 0x08)
   1452       1.32    nonaka 		sc->bw20_tx_pwr_diff |= 0xf0;
   1453       1.32    nonaka 	sc->ofdm_tx_pwr_diff = (sc->r88e_rom[addr] & 0xf);
   1454       1.32    nonaka 	if (sc->ofdm_tx_pwr_diff & 0x08)
   1455       1.32    nonaka 		sc->ofdm_tx_pwr_diff |= 0xf0;
   1456       1.32    nonaka 	sc->regulatory = MS(sc->r88e_rom[0xc1], R92C_ROM_RF1_REGULATORY);
   1457       1.32    nonaka 
   1458       1.32    nonaka 	IEEE80211_ADDR_COPY(ic->ic_myaddr, &sc->r88e_rom[0xd7]);
   1459       1.32    nonaka 
   1460  1.34.4.15     skrll 	if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
   1461  1.34.4.15     skrll 		sc->sc_power_on = urtwn_r92e_power_on;
   1462  1.34.4.15     skrll 		sc->sc_rf_write = urtwn_r92e_rf_write;
   1463  1.34.4.15     skrll 	} else {
   1464  1.34.4.15     skrll 		sc->sc_power_on = urtwn_r88e_power_on;
   1465  1.34.4.15     skrll 		sc->sc_rf_write = urtwn_r88e_rf_write;
   1466  1.34.4.15     skrll 	}
   1467       1.32    nonaka 	sc->sc_dma_init = urtwn_r88e_dma_init;
   1468       1.32    nonaka 
   1469       1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   1470        1.1    nonaka }
   1471        1.1    nonaka 
   1472        1.1    nonaka static int
   1473        1.1    nonaka urtwn_media_change(struct ifnet *ifp)
   1474        1.1    nonaka {
   1475        1.1    nonaka #ifdef URTWN_DEBUG
   1476        1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   1477        1.1    nonaka #endif
   1478        1.1    nonaka 	int error;
   1479        1.1    nonaka 
   1480        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1481        1.1    nonaka 
   1482        1.1    nonaka 	if ((error = ieee80211_media_change(ifp)) != ENETRESET)
   1483   1.34.4.4     skrll 		return error;
   1484        1.1    nonaka 
   1485        1.1    nonaka 	if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) ==
   1486        1.1    nonaka 	    (IFF_UP | IFF_RUNNING)) {
   1487        1.1    nonaka 		urtwn_init(ifp);
   1488        1.1    nonaka 	}
   1489   1.34.4.4     skrll 	return 0;
   1490        1.1    nonaka }
   1491        1.1    nonaka 
   1492        1.1    nonaka /*
   1493        1.1    nonaka  * Initialize rate adaptation in firmware.
   1494        1.1    nonaka  */
   1495        1.1    nonaka static int
   1496        1.1    nonaka urtwn_ra_init(struct urtwn_softc *sc)
   1497        1.1    nonaka {
   1498        1.1    nonaka 	static const uint8_t map[] = {
   1499        1.1    nonaka 		2, 4, 11, 22, 12, 18, 24, 36, 48, 72, 96, 108
   1500        1.1    nonaka 	};
   1501        1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1502        1.1    nonaka 	struct ieee80211_node *ni = ic->ic_bss;
   1503        1.1    nonaka 	struct ieee80211_rateset *rs = &ni->ni_rates;
   1504        1.1    nonaka 	struct r92c_fw_cmd_macid_cfg cmd;
   1505        1.1    nonaka 	uint32_t rates, basicrates;
   1506  1.34.4.15     skrll 	uint32_t mask, rrsr_mask, rrsr_rate;
   1507        1.1    nonaka 	uint8_t mode;
   1508       1.22  christos 	size_t maxrate, maxbasicrate, i, j;
   1509       1.22  christos 	int error;
   1510        1.1    nonaka 
   1511        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1512        1.1    nonaka 
   1513       1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1514       1.12  christos 
   1515        1.1    nonaka 	/* Get normal and basic rates mask. */
   1516  1.34.4.15     skrll 	rates = basicrates = 1;
   1517        1.1    nonaka 	maxrate = maxbasicrate = 0;
   1518        1.1    nonaka 	for (i = 0; i < rs->rs_nrates; i++) {
   1519        1.1    nonaka 		/* Convert 802.11 rate to HW rate index. */
   1520       1.22  christos 		for (j = 0; j < __arraycount(map); j++) {
   1521        1.1    nonaka 			if ((rs->rs_rates[i] & IEEE80211_RATE_VAL) == map[j]) {
   1522        1.1    nonaka 				break;
   1523        1.1    nonaka 			}
   1524        1.1    nonaka 		}
   1525        1.1    nonaka 		if (j == __arraycount(map)) {
   1526        1.1    nonaka 			/* Unknown rate, skip. */
   1527        1.1    nonaka 			continue;
   1528        1.1    nonaka 		}
   1529        1.1    nonaka 
   1530        1.1    nonaka 		rates |= 1U << j;
   1531        1.1    nonaka 		if (j > maxrate) {
   1532        1.1    nonaka 			maxrate = j;
   1533        1.1    nonaka 		}
   1534        1.1    nonaka 
   1535        1.1    nonaka 		if (rs->rs_rates[i] & IEEE80211_RATE_BASIC) {
   1536        1.1    nonaka 			basicrates |= 1U << j;
   1537        1.1    nonaka 			if (j > maxbasicrate) {
   1538        1.1    nonaka 				maxbasicrate = j;
   1539        1.1    nonaka 			}
   1540        1.1    nonaka 		}
   1541        1.1    nonaka 	}
   1542        1.1    nonaka 	if (ic->ic_curmode == IEEE80211_MODE_11B) {
   1543        1.1    nonaka 		mode = R92C_RAID_11B;
   1544        1.1    nonaka 	} else {
   1545        1.1    nonaka 		mode = R92C_RAID_11BG;
   1546        1.1    nonaka 	}
   1547        1.1    nonaka 	DPRINTFN(DBG_INIT, ("%s: %s: mode=0x%x rates=0x%x, basicrates=0x%x, "
   1548       1.22  christos 	    "maxrate=%zx, maxbasicrate=%zx\n",
   1549        1.1    nonaka 	    device_xname(sc->sc_dev), __func__, mode, rates, basicrates,
   1550        1.1    nonaka 	    maxrate, maxbasicrate));
   1551  1.34.4.15     skrll 
   1552  1.34.4.15     skrll 	if (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE) {
   1553  1.34.4.15     skrll 		maxbasicrate |= R92C_RATE_SHORTGI;
   1554  1.34.4.15     skrll 		maxrate |= R92C_RATE_SHORTGI;
   1555        1.1    nonaka 	}
   1556        1.1    nonaka 
   1557        1.1    nonaka 	/* Set rates mask for group addressed frames. */
   1558        1.1    nonaka 	cmd.macid = URTWN_MACID_BC | URTWN_MACID_VALID;
   1559  1.34.4.15     skrll 	if (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE)
   1560  1.34.4.15     skrll 		cmd.macid |= URTWN_MACID_SHORTGI;
   1561  1.34.4.15     skrll 
   1562        1.1    nonaka 	mask = (mode << 28) | basicrates;
   1563        1.1    nonaka 	cmd.mask[0] = (uint8_t)mask;
   1564        1.1    nonaka 	cmd.mask[1] = (uint8_t)(mask >> 8);
   1565        1.1    nonaka 	cmd.mask[2] = (uint8_t)(mask >> 16);
   1566        1.1    nonaka 	cmd.mask[3] = (uint8_t)(mask >> 24);
   1567        1.1    nonaka 	error = urtwn_fw_cmd(sc, R92C_CMD_MACID_CONFIG, &cmd, sizeof(cmd));
   1568        1.1    nonaka 	if (error != 0) {
   1569        1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   1570        1.1    nonaka 		    "could not add broadcast station\n");
   1571   1.34.4.4     skrll 		return error;
   1572        1.1    nonaka 	}
   1573        1.1    nonaka 	/* Set initial MRR rate. */
   1574       1.22  christos 	DPRINTFN(DBG_INIT, ("%s: %s: maxbasicrate=%zd\n",
   1575        1.1    nonaka 	    device_xname(sc->sc_dev), __func__, maxbasicrate));
   1576        1.1    nonaka 	urtwn_write_1(sc, R92C_INIDATA_RATE_SEL(URTWN_MACID_BC), maxbasicrate);
   1577        1.1    nonaka 
   1578        1.1    nonaka 	/* Set rates mask for unicast frames. */
   1579        1.1    nonaka 	cmd.macid = URTWN_MACID_BSS | URTWN_MACID_VALID;
   1580  1.34.4.15     skrll 	if (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE)
   1581  1.34.4.15     skrll 		cmd.macid |= URTWN_MACID_SHORTGI;
   1582  1.34.4.15     skrll 
   1583        1.1    nonaka 	mask = (mode << 28) | rates;
   1584        1.1    nonaka 	cmd.mask[0] = (uint8_t)mask;
   1585        1.1    nonaka 	cmd.mask[1] = (uint8_t)(mask >> 8);
   1586        1.1    nonaka 	cmd.mask[2] = (uint8_t)(mask >> 16);
   1587        1.1    nonaka 	cmd.mask[3] = (uint8_t)(mask >> 24);
   1588        1.1    nonaka 	error = urtwn_fw_cmd(sc, R92C_CMD_MACID_CONFIG, &cmd, sizeof(cmd));
   1589        1.1    nonaka 	if (error != 0) {
   1590        1.1    nonaka 		aprint_error_dev(sc->sc_dev, "could not add BSS station\n");
   1591   1.34.4.4     skrll 		return error;
   1592        1.1    nonaka 	}
   1593        1.1    nonaka 	/* Set initial MRR rate. */
   1594       1.22  christos 	DPRINTFN(DBG_INIT, ("%s: %s: maxrate=%zd\n", device_xname(sc->sc_dev),
   1595        1.1    nonaka 	    __func__, maxrate));
   1596        1.1    nonaka 	urtwn_write_1(sc, R92C_INIDATA_RATE_SEL(URTWN_MACID_BSS), maxrate);
   1597        1.1    nonaka 
   1598  1.34.4.15     skrll 	rrsr_rate = ic->ic_fixed_rate;
   1599  1.34.4.15     skrll 	if (rrsr_rate == -1)
   1600  1.34.4.15     skrll 		rrsr_rate = 11;
   1601  1.34.4.15     skrll 
   1602  1.34.4.15     skrll 	rrsr_mask = 0xffff >> (15 - rrsr_rate);
   1603  1.34.4.15     skrll 	urtwn_write_2(sc, R92C_RRSR, rrsr_mask);
   1604  1.34.4.15     skrll 
   1605        1.1    nonaka 	/* Indicate highest supported rate. */
   1606        1.1    nonaka 	ni->ni_txrate = rs->rs_nrates - 1;
   1607        1.1    nonaka 
   1608   1.34.4.4     skrll 	return 0;
   1609        1.1    nonaka }
   1610        1.1    nonaka 
   1611        1.1    nonaka static int
   1612        1.1    nonaka urtwn_get_nettype(struct urtwn_softc *sc)
   1613        1.1    nonaka {
   1614        1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1615        1.1    nonaka 	int type;
   1616        1.1    nonaka 
   1617        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1618        1.1    nonaka 
   1619        1.1    nonaka 	switch (ic->ic_opmode) {
   1620        1.1    nonaka 	case IEEE80211_M_STA:
   1621        1.1    nonaka 		type = R92C_CR_NETTYPE_INFRA;
   1622        1.1    nonaka 		break;
   1623        1.1    nonaka 
   1624        1.1    nonaka 	case IEEE80211_M_IBSS:
   1625        1.1    nonaka 		type = R92C_CR_NETTYPE_ADHOC;
   1626        1.1    nonaka 		break;
   1627        1.1    nonaka 
   1628        1.1    nonaka 	default:
   1629        1.1    nonaka 		type = R92C_CR_NETTYPE_NOLINK;
   1630        1.1    nonaka 		break;
   1631        1.1    nonaka 	}
   1632        1.1    nonaka 
   1633   1.34.4.4     skrll 	return type;
   1634        1.1    nonaka }
   1635        1.1    nonaka 
   1636        1.1    nonaka static void
   1637        1.1    nonaka urtwn_set_nettype0_msr(struct urtwn_softc *sc, uint8_t type)
   1638        1.1    nonaka {
   1639        1.1    nonaka 	uint8_t	reg;
   1640        1.1    nonaka 
   1641        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: type=%d\n", device_xname(sc->sc_dev),
   1642        1.1    nonaka 	    __func__, type));
   1643        1.1    nonaka 
   1644       1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1645       1.12  christos 
   1646        1.1    nonaka 	reg = urtwn_read_1(sc, R92C_CR + 2) & 0x0c;
   1647        1.1    nonaka 	urtwn_write_1(sc, R92C_CR + 2, reg | type);
   1648        1.1    nonaka }
   1649        1.1    nonaka 
   1650        1.1    nonaka static void
   1651        1.1    nonaka urtwn_tsf_sync_enable(struct urtwn_softc *sc)
   1652        1.1    nonaka {
   1653        1.1    nonaka 	struct ieee80211_node *ni = sc->sc_ic.ic_bss;
   1654        1.1    nonaka 	uint64_t tsf;
   1655        1.1    nonaka 
   1656        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1657        1.1    nonaka 
   1658       1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1659       1.12  christos 
   1660        1.1    nonaka 	/* Enable TSF synchronization. */
   1661        1.1    nonaka 	urtwn_write_1(sc, R92C_BCN_CTRL,
   1662        1.1    nonaka 	    urtwn_read_1(sc, R92C_BCN_CTRL) & ~R92C_BCN_CTRL_DIS_TSF_UDT0);
   1663        1.1    nonaka 
   1664        1.1    nonaka 	/* Correct TSF */
   1665        1.1    nonaka 	urtwn_write_1(sc, R92C_BCN_CTRL,
   1666        1.1    nonaka 	    urtwn_read_1(sc, R92C_BCN_CTRL) & ~R92C_BCN_CTRL_EN_BCN);
   1667        1.1    nonaka 
   1668        1.1    nonaka 	/* Set initial TSF. */
   1669        1.1    nonaka 	tsf = ni->ni_tstamp.tsf;
   1670        1.1    nonaka 	tsf = le64toh(tsf);
   1671        1.1    nonaka 	tsf = tsf - (tsf % (ni->ni_intval * IEEE80211_DUR_TU));
   1672        1.1    nonaka 	tsf -= IEEE80211_DUR_TU;
   1673        1.1    nonaka 	urtwn_write_4(sc, R92C_TSFTR + 0, (uint32_t)tsf);
   1674        1.1    nonaka 	urtwn_write_4(sc, R92C_TSFTR + 4, (uint32_t)(tsf >> 32));
   1675        1.1    nonaka 
   1676        1.1    nonaka 	urtwn_write_1(sc, R92C_BCN_CTRL,
   1677        1.1    nonaka 	    urtwn_read_1(sc, R92C_BCN_CTRL) | R92C_BCN_CTRL_EN_BCN);
   1678        1.1    nonaka }
   1679        1.1    nonaka 
   1680        1.1    nonaka static void
   1681        1.1    nonaka urtwn_set_led(struct urtwn_softc *sc, int led, int on)
   1682        1.1    nonaka {
   1683        1.1    nonaka 	uint8_t reg;
   1684        1.1    nonaka 
   1685        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: led=%d, on=%d\n", device_xname(sc->sc_dev),
   1686        1.1    nonaka 	    __func__, led, on));
   1687        1.1    nonaka 
   1688       1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1689       1.12  christos 
   1690        1.1    nonaka 	if (led == URTWN_LED_LINK) {
   1691  1.34.4.15     skrll 		if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
   1692  1.34.4.15     skrll 			urtwn_write_1(sc, 0x64, urtwn_read_1(sc, 0x64) & 0xfe);
   1693  1.34.4.15     skrll 			reg = urtwn_read_1(sc, R92C_LEDCFG1) & R92E_LEDSON;
   1694  1.34.4.15     skrll 			urtwn_write_1(sc, R92C_LEDCFG1, reg |
   1695  1.34.4.15     skrll 			    (R92C_LEDCFG0_DIS << 1));
   1696  1.34.4.15     skrll 			if (on) {
   1697  1.34.4.15     skrll 				reg = urtwn_read_1(sc, R92C_LEDCFG1) &
   1698  1.34.4.15     skrll 				    R92E_LEDSON;
   1699  1.34.4.15     skrll 				urtwn_write_1(sc, R92C_LEDCFG1, reg);
   1700  1.34.4.15     skrll 			}
   1701  1.34.4.15     skrll 		} else if (ISSET(sc->chip, URTWN_CHIP_88E)) {
   1702       1.32    nonaka 			reg = urtwn_read_1(sc, R92C_LEDCFG2) & 0xf0;
   1703       1.32    nonaka 			urtwn_write_1(sc, R92C_LEDCFG2, reg | 0x60);
   1704       1.32    nonaka 			if (!on) {
   1705       1.32    nonaka 				reg = urtwn_read_1(sc, R92C_LEDCFG2) & 0x90;
   1706       1.32    nonaka 				urtwn_write_1(sc, R92C_LEDCFG2,
   1707       1.32    nonaka 				    reg | R92C_LEDCFG0_DIS);
   1708       1.32    nonaka 				reg = urtwn_read_1(sc, R92C_MAC_PINMUX_CFG);
   1709       1.32    nonaka 				urtwn_write_1(sc, R92C_MAC_PINMUX_CFG,
   1710       1.32    nonaka 				    reg & 0xfe);
   1711       1.32    nonaka 			}
   1712       1.32    nonaka 		} else {
   1713       1.32    nonaka 			reg = urtwn_read_1(sc, R92C_LEDCFG0) & 0x70;
   1714       1.32    nonaka 			if (!on) {
   1715       1.32    nonaka 				reg |= R92C_LEDCFG0_DIS;
   1716       1.32    nonaka 			}
   1717       1.32    nonaka 			urtwn_write_1(sc, R92C_LEDCFG0, reg);
   1718        1.1    nonaka 		}
   1719        1.1    nonaka 		sc->ledlink = on;	/* Save LED state. */
   1720        1.1    nonaka 	}
   1721        1.1    nonaka }
   1722        1.1    nonaka 
   1723        1.1    nonaka static void
   1724        1.1    nonaka urtwn_calib_to(void *arg)
   1725        1.1    nonaka {
   1726        1.1    nonaka 	struct urtwn_softc *sc = arg;
   1727        1.1    nonaka 
   1728        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1729        1.1    nonaka 
   1730        1.1    nonaka 	if (sc->sc_dying)
   1731        1.1    nonaka 		return;
   1732        1.1    nonaka 
   1733        1.1    nonaka 	/* Do it in a process context. */
   1734        1.1    nonaka 	urtwn_do_async(sc, urtwn_calib_to_cb, NULL, 0);
   1735        1.1    nonaka }
   1736        1.1    nonaka 
   1737        1.1    nonaka /* ARGSUSED */
   1738        1.1    nonaka static void
   1739        1.1    nonaka urtwn_calib_to_cb(struct urtwn_softc *sc, void *arg)
   1740        1.1    nonaka {
   1741        1.1    nonaka 	struct r92c_fw_cmd_rssi cmd;
   1742  1.34.4.15     skrll 	struct r92e_fw_cmd_rssi cmde;
   1743        1.1    nonaka 
   1744        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1745        1.1    nonaka 
   1746        1.1    nonaka 	if (sc->sc_ic.ic_state != IEEE80211_S_RUN)
   1747        1.1    nonaka 		goto restart_timer;
   1748        1.1    nonaka 
   1749       1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   1750        1.1    nonaka 	if (sc->avg_pwdb != -1) {
   1751        1.1    nonaka 		/* Indicate Rx signal strength to FW for rate adaptation. */
   1752        1.1    nonaka 		memset(&cmd, 0, sizeof(cmd));
   1753  1.34.4.15     skrll 		memset(&cmde, 0, sizeof(cmde));
   1754        1.1    nonaka 		cmd.macid = 0;	/* BSS. */
   1755  1.34.4.15     skrll 		cmde.macid = 0;	/* BSS. */
   1756        1.1    nonaka 		cmd.pwdb = sc->avg_pwdb;
   1757  1.34.4.15     skrll 		cmde.pwdb = sc->avg_pwdb;
   1758        1.1    nonaka 		DPRINTFN(DBG_RF, ("%s: %s: sending RSSI command avg=%d\n",
   1759        1.1    nonaka 		    device_xname(sc->sc_dev), __func__, sc->avg_pwdb));
   1760  1.34.4.15     skrll 		if (!ISSET(sc->chip, URTWN_CHIP_92EU)) {
   1761  1.34.4.15     skrll 			urtwn_fw_cmd(sc, R92C_CMD_RSSI_SETTING, &cmd,
   1762  1.34.4.15     skrll 			    sizeof(cmd));
   1763  1.34.4.15     skrll 		} else {
   1764  1.34.4.15     skrll 			urtwn_fw_cmd(sc, R92E_CMD_RSSI_REPORT, &cmde,
   1765  1.34.4.15     skrll 			    sizeof(cmde));
   1766  1.34.4.15     skrll 		}
   1767        1.1    nonaka 	}
   1768        1.1    nonaka 
   1769        1.1    nonaka 	/* Do temperature compensation. */
   1770        1.1    nonaka 	urtwn_temp_calib(sc);
   1771       1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   1772        1.1    nonaka 
   1773        1.1    nonaka  restart_timer:
   1774        1.1    nonaka 	if (!sc->sc_dying) {
   1775        1.1    nonaka 		/* Restart calibration timer. */
   1776        1.1    nonaka 		callout_schedule(&sc->sc_calib_to, hz);
   1777        1.1    nonaka 	}
   1778        1.1    nonaka }
   1779        1.1    nonaka 
   1780        1.1    nonaka static void
   1781        1.1    nonaka urtwn_next_scan(void *arg)
   1782        1.1    nonaka {
   1783        1.1    nonaka 	struct urtwn_softc *sc = arg;
   1784       1.16  jmcneill 	int s;
   1785        1.1    nonaka 
   1786        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1787        1.1    nonaka 
   1788        1.1    nonaka 	if (sc->sc_dying)
   1789        1.1    nonaka 		return;
   1790        1.1    nonaka 
   1791       1.16  jmcneill 	s = splnet();
   1792        1.1    nonaka 	if (sc->sc_ic.ic_state == IEEE80211_S_SCAN)
   1793        1.1    nonaka 		ieee80211_next_scan(&sc->sc_ic);
   1794       1.16  jmcneill 	splx(s);
   1795        1.1    nonaka }
   1796        1.1    nonaka 
   1797       1.26  christos static void
   1798       1.26  christos urtwn_newassoc(struct ieee80211_node *ni, int isnew)
   1799       1.26  christos {
   1800       1.26  christos 	DPRINTFN(DBG_FN, ("%s: new node %s\n", __func__,
   1801       1.26  christos 	    ether_sprintf(ni->ni_macaddr)));
   1802       1.26  christos 	/* start with lowest Tx rate */
   1803       1.26  christos 	ni->ni_txrate = 0;
   1804       1.26  christos }
   1805       1.26  christos 
   1806        1.1    nonaka static int
   1807        1.1    nonaka urtwn_newstate(struct ieee80211com *ic, enum ieee80211_state nstate, int arg)
   1808        1.1    nonaka {
   1809        1.1    nonaka 	struct urtwn_softc *sc = ic->ic_ifp->if_softc;
   1810        1.1    nonaka 	struct urtwn_cmd_newstate cmd;
   1811        1.1    nonaka 
   1812        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: nstate=%s(%d), arg=%d\n",
   1813        1.1    nonaka 	    device_xname(sc->sc_dev), __func__,
   1814        1.1    nonaka 	    ieee80211_state_name[nstate], nstate, arg));
   1815        1.1    nonaka 
   1816        1.1    nonaka 	callout_stop(&sc->sc_scan_to);
   1817        1.1    nonaka 	callout_stop(&sc->sc_calib_to);
   1818        1.1    nonaka 
   1819        1.1    nonaka 	/* Do it in a process context. */
   1820        1.1    nonaka 	cmd.state = nstate;
   1821        1.1    nonaka 	cmd.arg = arg;
   1822        1.1    nonaka 	urtwn_do_async(sc, urtwn_newstate_cb, &cmd, sizeof(cmd));
   1823   1.34.4.4     skrll 	return 0;
   1824        1.1    nonaka }
   1825        1.1    nonaka 
   1826        1.1    nonaka static void
   1827        1.1    nonaka urtwn_newstate_cb(struct urtwn_softc *sc, void *arg)
   1828        1.1    nonaka {
   1829        1.1    nonaka 	struct urtwn_cmd_newstate *cmd = arg;
   1830        1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1831        1.1    nonaka 	struct ieee80211_node *ni;
   1832        1.1    nonaka 	enum ieee80211_state ostate = ic->ic_state;
   1833        1.1    nonaka 	enum ieee80211_state nstate = cmd->state;
   1834        1.1    nonaka 	uint32_t reg;
   1835       1.26  christos 	uint8_t sifs_time, msr;
   1836        1.1    nonaka 	int s;
   1837        1.1    nonaka 
   1838        1.1    nonaka 	DPRINTFN(DBG_FN|DBG_STM, ("%s: %s: %s(%d)->%s(%d)\n",
   1839        1.1    nonaka 	    device_xname(sc->sc_dev), __func__,
   1840        1.1    nonaka 	    ieee80211_state_name[ostate], ostate,
   1841        1.1    nonaka 	    ieee80211_state_name[nstate], nstate));
   1842        1.1    nonaka 
   1843        1.1    nonaka 	s = splnet();
   1844       1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   1845       1.12  christos 
   1846       1.12  christos 	callout_stop(&sc->sc_scan_to);
   1847       1.12  christos 	callout_stop(&sc->sc_calib_to);
   1848        1.1    nonaka 
   1849        1.1    nonaka 	switch (ostate) {
   1850        1.1    nonaka 	case IEEE80211_S_INIT:
   1851        1.1    nonaka 		break;
   1852        1.1    nonaka 
   1853        1.1    nonaka 	case IEEE80211_S_SCAN:
   1854        1.1    nonaka 		if (nstate != IEEE80211_S_SCAN) {
   1855        1.1    nonaka 			/*
   1856        1.1    nonaka 			 * End of scanning
   1857        1.1    nonaka 			 */
   1858        1.1    nonaka 			/* flush 4-AC Queue after site_survey */
   1859        1.1    nonaka 			urtwn_write_1(sc, R92C_TXPAUSE, 0x0);
   1860        1.1    nonaka 
   1861        1.1    nonaka 			/* Allow Rx from our BSSID only. */
   1862        1.1    nonaka 			urtwn_write_4(sc, R92C_RCR,
   1863        1.1    nonaka 			    urtwn_read_4(sc, R92C_RCR) |
   1864        1.1    nonaka 			      R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN);
   1865        1.1    nonaka 		}
   1866        1.1    nonaka 		break;
   1867        1.7  christos 
   1868        1.1    nonaka 	case IEEE80211_S_AUTH:
   1869        1.1    nonaka 	case IEEE80211_S_ASSOC:
   1870        1.1    nonaka 		break;
   1871        1.1    nonaka 
   1872        1.1    nonaka 	case IEEE80211_S_RUN:
   1873        1.1    nonaka 		/* Turn link LED off. */
   1874        1.1    nonaka 		urtwn_set_led(sc, URTWN_LED_LINK, 0);
   1875        1.1    nonaka 
   1876        1.1    nonaka 		/* Set media status to 'No Link'. */
   1877        1.1    nonaka 		urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
   1878        1.1    nonaka 
   1879        1.1    nonaka 		/* Stop Rx of data frames. */
   1880        1.1    nonaka 		urtwn_write_2(sc, R92C_RXFLTMAP2, 0);
   1881        1.1    nonaka 
   1882        1.1    nonaka 		/* Reset TSF. */
   1883        1.1    nonaka 		urtwn_write_1(sc, R92C_DUAL_TSF_RST, 0x03);
   1884        1.1    nonaka 
   1885        1.1    nonaka 		/* Disable TSF synchronization. */
   1886        1.1    nonaka 		urtwn_write_1(sc, R92C_BCN_CTRL,
   1887        1.1    nonaka 		    urtwn_read_1(sc, R92C_BCN_CTRL) |
   1888        1.1    nonaka 		      R92C_BCN_CTRL_DIS_TSF_UDT0);
   1889        1.1    nonaka 
   1890        1.1    nonaka 		/* Back to 20MHz mode */
   1891       1.14  jmcneill 		urtwn_set_chan(sc, ic->ic_curchan,
   1892        1.1    nonaka 		    IEEE80211_HTINFO_2NDCHAN_NONE);
   1893        1.1    nonaka 
   1894        1.1    nonaka 		if (ic->ic_opmode == IEEE80211_M_IBSS ||
   1895        1.1    nonaka 		    ic->ic_opmode == IEEE80211_M_HOSTAP) {
   1896        1.1    nonaka 			/* Stop BCN */
   1897        1.1    nonaka 			urtwn_write_1(sc, R92C_BCN_CTRL,
   1898        1.1    nonaka 			    urtwn_read_1(sc, R92C_BCN_CTRL) &
   1899        1.1    nonaka 			    ~(R92C_BCN_CTRL_EN_BCN | R92C_BCN_CTRL_TXBCN_RPT));
   1900        1.1    nonaka 		}
   1901        1.1    nonaka 
   1902        1.1    nonaka 		/* Reset EDCA parameters. */
   1903        1.1    nonaka 		urtwn_write_4(sc, R92C_EDCA_VO_PARAM, 0x002f3217);
   1904        1.1    nonaka 		urtwn_write_4(sc, R92C_EDCA_VI_PARAM, 0x005e4317);
   1905        1.1    nonaka 		urtwn_write_4(sc, R92C_EDCA_BE_PARAM, 0x00105320);
   1906        1.1    nonaka 		urtwn_write_4(sc, R92C_EDCA_BK_PARAM, 0x0000a444);
   1907        1.1    nonaka 
   1908        1.1    nonaka 		/* flush all cam entries */
   1909        1.1    nonaka 		urtwn_cam_init(sc);
   1910        1.1    nonaka 		break;
   1911        1.1    nonaka 	}
   1912        1.1    nonaka 
   1913        1.1    nonaka 	switch (nstate) {
   1914        1.1    nonaka 	case IEEE80211_S_INIT:
   1915        1.1    nonaka 		/* Turn link LED off. */
   1916        1.1    nonaka 		urtwn_set_led(sc, URTWN_LED_LINK, 0);
   1917        1.1    nonaka 		break;
   1918        1.1    nonaka 
   1919        1.1    nonaka 	case IEEE80211_S_SCAN:
   1920        1.1    nonaka 		if (ostate != IEEE80211_S_SCAN) {
   1921        1.1    nonaka 			/*
   1922        1.1    nonaka 			 * Begin of scanning
   1923        1.1    nonaka 			 */
   1924        1.1    nonaka 
   1925        1.1    nonaka 			/* Set gain for scanning. */
   1926        1.1    nonaka 			reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(0));
   1927        1.1    nonaka 			reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20);
   1928        1.1    nonaka 			urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), reg);
   1929        1.1    nonaka 
   1930       1.32    nonaka 			if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
   1931       1.32    nonaka 				reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(1));
   1932       1.32    nonaka 				reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20);
   1933       1.32    nonaka 				urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(1), reg);
   1934       1.32    nonaka 			}
   1935        1.1    nonaka 
   1936        1.1    nonaka 			/* Set media status to 'No Link'. */
   1937        1.1    nonaka 			urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
   1938        1.1    nonaka 
   1939        1.1    nonaka 			/* Allow Rx from any BSSID. */
   1940        1.1    nonaka 			urtwn_write_4(sc, R92C_RCR,
   1941        1.1    nonaka 			    urtwn_read_4(sc, R92C_RCR) &
   1942        1.1    nonaka 			    ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
   1943        1.1    nonaka 
   1944        1.1    nonaka 			/* Stop Rx of data frames. */
   1945        1.1    nonaka 			urtwn_write_2(sc, R92C_RXFLTMAP2, 0);
   1946        1.1    nonaka 
   1947        1.1    nonaka 			/* Disable update TSF */
   1948        1.1    nonaka 			urtwn_write_1(sc, R92C_BCN_CTRL,
   1949        1.1    nonaka 			    urtwn_read_1(sc, R92C_BCN_CTRL) |
   1950        1.1    nonaka 			      R92C_BCN_CTRL_DIS_TSF_UDT0);
   1951        1.1    nonaka 		}
   1952        1.1    nonaka 
   1953        1.1    nonaka 		/* Make link LED blink during scan. */
   1954        1.1    nonaka 		urtwn_set_led(sc, URTWN_LED_LINK, !sc->ledlink);
   1955        1.1    nonaka 
   1956        1.1    nonaka 		/* Pause AC Tx queues. */
   1957        1.1    nonaka 		urtwn_write_1(sc, R92C_TXPAUSE,
   1958        1.1    nonaka 		    urtwn_read_1(sc, R92C_TXPAUSE) | 0x0f);
   1959        1.1    nonaka 
   1960        1.1    nonaka 		urtwn_set_chan(sc, ic->ic_curchan,
   1961        1.1    nonaka 		    IEEE80211_HTINFO_2NDCHAN_NONE);
   1962        1.1    nonaka 
   1963        1.1    nonaka 		/* Start periodic scan. */
   1964        1.1    nonaka 		if (!sc->sc_dying)
   1965        1.1    nonaka 			callout_schedule(&sc->sc_scan_to, hz / 5);
   1966        1.1    nonaka 		break;
   1967        1.1    nonaka 
   1968        1.1    nonaka 	case IEEE80211_S_AUTH:
   1969        1.1    nonaka 		/* Set initial gain under link. */
   1970        1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(0));
   1971        1.1    nonaka 		reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x32);
   1972        1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), reg);
   1973        1.1    nonaka 
   1974       1.32    nonaka 		if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
   1975       1.32    nonaka 			reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(1));
   1976       1.32    nonaka 			reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x32);
   1977       1.32    nonaka 			urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(1), reg);
   1978       1.32    nonaka 		}
   1979        1.1    nonaka 
   1980        1.1    nonaka 		/* Set media status to 'No Link'. */
   1981        1.1    nonaka 		urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
   1982        1.1    nonaka 
   1983        1.1    nonaka 		/* Allow Rx from any BSSID. */
   1984        1.1    nonaka 		urtwn_write_4(sc, R92C_RCR,
   1985        1.1    nonaka 		    urtwn_read_4(sc, R92C_RCR) &
   1986        1.1    nonaka 		      ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
   1987        1.1    nonaka 
   1988        1.1    nonaka 		urtwn_set_chan(sc, ic->ic_curchan,
   1989        1.1    nonaka 		    IEEE80211_HTINFO_2NDCHAN_NONE);
   1990        1.1    nonaka 		break;
   1991        1.1    nonaka 
   1992        1.1    nonaka 	case IEEE80211_S_ASSOC:
   1993        1.1    nonaka 		break;
   1994        1.1    nonaka 
   1995        1.1    nonaka 	case IEEE80211_S_RUN:
   1996        1.1    nonaka 		ni = ic->ic_bss;
   1997        1.1    nonaka 
   1998        1.1    nonaka 		/* XXX: Set 20MHz mode */
   1999        1.1    nonaka 		urtwn_set_chan(sc, ic->ic_curchan,
   2000        1.1    nonaka 		    IEEE80211_HTINFO_2NDCHAN_NONE);
   2001        1.1    nonaka 
   2002        1.1    nonaka 		if (ic->ic_opmode == IEEE80211_M_MONITOR) {
   2003        1.1    nonaka 			/* Back to 20MHz mode */
   2004       1.13  jmcneill 			urtwn_set_chan(sc, ic->ic_curchan,
   2005        1.1    nonaka 			    IEEE80211_HTINFO_2NDCHAN_NONE);
   2006        1.1    nonaka 
   2007       1.19  christos 			/* Set media status to 'No Link'. */
   2008       1.19  christos 			urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
   2009       1.19  christos 
   2010        1.1    nonaka 			/* Enable Rx of data frames. */
   2011        1.1    nonaka 			urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
   2012        1.1    nonaka 
   2013       1.19  christos 			/* Allow Rx from any BSSID. */
   2014       1.19  christos 			urtwn_write_4(sc, R92C_RCR,
   2015       1.19  christos 			    urtwn_read_4(sc, R92C_RCR) &
   2016       1.19  christos 			    ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
   2017       1.19  christos 
   2018       1.19  christos 			/* Accept Rx data/control/management frames */
   2019       1.19  christos 			urtwn_write_4(sc, R92C_RCR,
   2020       1.19  christos 			    urtwn_read_4(sc, R92C_RCR) |
   2021       1.19  christos 			    R92C_RCR_ADF | R92C_RCR_ACF | R92C_RCR_AMF);
   2022       1.19  christos 
   2023        1.1    nonaka 			/* Turn link LED on. */
   2024        1.1    nonaka 			urtwn_set_led(sc, URTWN_LED_LINK, 1);
   2025        1.1    nonaka 			break;
   2026        1.1    nonaka 		}
   2027        1.1    nonaka 
   2028        1.1    nonaka 		/* Set media status to 'Associated'. */
   2029        1.1    nonaka 		urtwn_set_nettype0_msr(sc, urtwn_get_nettype(sc));
   2030        1.1    nonaka 
   2031        1.1    nonaka 		/* Set BSSID. */
   2032        1.1    nonaka 		urtwn_write_4(sc, R92C_BSSID + 0, LE_READ_4(&ni->ni_bssid[0]));
   2033        1.1    nonaka 		urtwn_write_4(sc, R92C_BSSID + 4, LE_READ_2(&ni->ni_bssid[4]));
   2034        1.1    nonaka 
   2035        1.1    nonaka 		if (ic->ic_curmode == IEEE80211_MODE_11B) {
   2036        1.1    nonaka 			urtwn_write_1(sc, R92C_INIRTS_RATE_SEL, 0);
   2037        1.1    nonaka 		} else {
   2038        1.1    nonaka 			/* 802.11b/g */
   2039        1.1    nonaka 			urtwn_write_1(sc, R92C_INIRTS_RATE_SEL, 3);
   2040        1.1    nonaka 		}
   2041        1.1    nonaka 
   2042        1.1    nonaka 		/* Enable Rx of data frames. */
   2043        1.1    nonaka 		urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
   2044        1.1    nonaka 
   2045        1.1    nonaka 		/* Set beacon interval. */
   2046        1.1    nonaka 		urtwn_write_2(sc, R92C_BCN_INTERVAL, ni->ni_intval);
   2047        1.1    nonaka 
   2048       1.28  christos 		msr = urtwn_read_1(sc, R92C_MSR);
   2049       1.29  christos 		msr &= R92C_MSR_MASK;
   2050       1.26  christos 		switch (ic->ic_opmode) {
   2051       1.26  christos 		case IEEE80211_M_STA:
   2052        1.1    nonaka 			/* Allow Rx from our BSSID only. */
   2053        1.1    nonaka 			urtwn_write_4(sc, R92C_RCR,
   2054        1.1    nonaka 			    urtwn_read_4(sc, R92C_RCR) |
   2055        1.1    nonaka 			      R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN);
   2056        1.1    nonaka 
   2057        1.1    nonaka 			/* Enable TSF synchronization. */
   2058        1.1    nonaka 			urtwn_tsf_sync_enable(sc);
   2059       1.27    nonaka 
   2060       1.28  christos 			msr |= R92C_MSR_INFRA;
   2061       1.27    nonaka 			break;
   2062       1.26  christos 		case IEEE80211_M_HOSTAP:
   2063       1.28  christos 			urtwn_write_2(sc, R92C_BCNTCFG, 0x000f);
   2064       1.26  christos 
   2065       1.28  christos 			/* Allow Rx from any BSSID. */
   2066       1.28  christos 			urtwn_write_4(sc, R92C_RCR,
   2067       1.28  christos 			    urtwn_read_4(sc, R92C_RCR) &
   2068       1.28  christos 			    ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
   2069       1.28  christos 
   2070       1.28  christos 			/* Reset TSF timer to zero. */
   2071       1.28  christos 			reg = urtwn_read_4(sc, R92C_TCR);
   2072       1.28  christos 			reg &= ~0x01;
   2073       1.28  christos 			urtwn_write_4(sc, R92C_TCR, reg);
   2074       1.28  christos 			reg |= 0x01;
   2075       1.28  christos 			urtwn_write_4(sc, R92C_TCR, reg);
   2076       1.27    nonaka 
   2077       1.28  christos 			msr |= R92C_MSR_AP;
   2078       1.26  christos 			break;
   2079       1.29  christos 		default:
   2080       1.29  christos 			msr |= R92C_MSR_ADHOC;
   2081       1.29  christos 			break;
   2082       1.28  christos 		}
   2083       1.28  christos 		urtwn_write_1(sc, R92C_MSR, msr);
   2084        1.1    nonaka 
   2085        1.1    nonaka 		sifs_time = 10;
   2086        1.1    nonaka 		urtwn_write_1(sc, R92C_SIFS_CCK + 1, sifs_time);
   2087        1.1    nonaka 		urtwn_write_1(sc, R92C_SIFS_OFDM + 1, sifs_time);
   2088        1.1    nonaka 		urtwn_write_1(sc, R92C_SPEC_SIFS + 1, sifs_time);
   2089        1.1    nonaka 		urtwn_write_1(sc, R92C_MAC_SPEC_SIFS + 1, sifs_time);
   2090        1.1    nonaka 		urtwn_write_1(sc, R92C_R2T_SIFS + 1, sifs_time);
   2091        1.1    nonaka 		urtwn_write_1(sc, R92C_T2T_SIFS + 1, sifs_time);
   2092        1.1    nonaka 
   2093        1.1    nonaka 		/* Intialize rate adaptation. */
   2094  1.34.4.15     skrll 		if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   2095  1.34.4.15     skrll 		    ISSET(sc->chip, URTWN_CHIP_92EU))
   2096       1.32    nonaka 			ni->ni_txrate = ni->ni_rates.rs_nrates - 1;
   2097       1.32    nonaka 		else
   2098       1.32    nonaka 			urtwn_ra_init(sc);
   2099        1.1    nonaka 
   2100        1.1    nonaka 		/* Turn link LED on. */
   2101        1.1    nonaka 		urtwn_set_led(sc, URTWN_LED_LINK, 1);
   2102        1.1    nonaka 
   2103        1.1    nonaka 		/* Reset average RSSI. */
   2104        1.1    nonaka 		sc->avg_pwdb = -1;
   2105        1.1    nonaka 
   2106        1.1    nonaka 		/* Reset temperature calibration state machine. */
   2107        1.1    nonaka 		sc->thcal_state = 0;
   2108        1.1    nonaka 		sc->thcal_lctemp = 0;
   2109        1.1    nonaka 
   2110        1.1    nonaka 		/* Start periodic calibration. */
   2111        1.1    nonaka 		if (!sc->sc_dying)
   2112        1.1    nonaka 			callout_schedule(&sc->sc_calib_to, hz);
   2113        1.1    nonaka 		break;
   2114        1.1    nonaka 	}
   2115        1.1    nonaka 
   2116        1.1    nonaka 	(*sc->sc_newstate)(ic, nstate, cmd->arg);
   2117        1.1    nonaka 
   2118       1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   2119        1.1    nonaka 	splx(s);
   2120        1.1    nonaka }
   2121        1.1    nonaka 
   2122        1.1    nonaka static int
   2123        1.1    nonaka urtwn_wme_update(struct ieee80211com *ic)
   2124        1.1    nonaka {
   2125        1.1    nonaka 	struct urtwn_softc *sc = ic->ic_ifp->if_softc;
   2126        1.1    nonaka 
   2127        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2128        1.1    nonaka 
   2129        1.1    nonaka 	/* don't override default WME values if WME is not actually enabled */
   2130        1.1    nonaka 	if (!(ic->ic_flags & IEEE80211_F_WME))
   2131   1.34.4.4     skrll 		return 0;
   2132        1.1    nonaka 
   2133        1.1    nonaka 	/* Do it in a process context. */
   2134        1.1    nonaka 	urtwn_do_async(sc, urtwn_wme_update_cb, NULL, 0);
   2135   1.34.4.4     skrll 	return 0;
   2136        1.1    nonaka }
   2137        1.1    nonaka 
   2138        1.1    nonaka static void
   2139        1.1    nonaka urtwn_wme_update_cb(struct urtwn_softc *sc, void *arg)
   2140        1.1    nonaka {
   2141        1.1    nonaka 	static const uint16_t ac2reg[WME_NUM_AC] = {
   2142        1.1    nonaka 		R92C_EDCA_BE_PARAM,
   2143        1.1    nonaka 		R92C_EDCA_BK_PARAM,
   2144        1.1    nonaka 		R92C_EDCA_VI_PARAM,
   2145        1.1    nonaka 		R92C_EDCA_VO_PARAM
   2146        1.1    nonaka 	};
   2147        1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2148        1.1    nonaka 	const struct wmeParams *wmep;
   2149        1.1    nonaka 	int ac, aifs, slottime;
   2150        1.1    nonaka 	int s;
   2151        1.1    nonaka 
   2152        1.1    nonaka 	DPRINTFN(DBG_FN|DBG_STM, ("%s: %s\n", device_xname(sc->sc_dev),
   2153        1.1    nonaka 	    __func__));
   2154        1.1    nonaka 
   2155        1.1    nonaka 	s = splnet();
   2156       1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   2157        1.1    nonaka 	slottime = (ic->ic_flags & IEEE80211_F_SHSLOT) ? 9 : 20;
   2158        1.1    nonaka 	for (ac = 0; ac < WME_NUM_AC; ac++) {
   2159        1.1    nonaka 		wmep = &ic->ic_wme.wme_chanParams.cap_wmeParams[ac];
   2160        1.1    nonaka 		/* AIFS[AC] = AIFSN[AC] * aSlotTime + aSIFSTime. */
   2161        1.1    nonaka 		aifs = wmep->wmep_aifsn * slottime + 10;
   2162        1.1    nonaka 		urtwn_write_4(sc, ac2reg[ac],
   2163        1.1    nonaka 		    SM(R92C_EDCA_PARAM_TXOP, wmep->wmep_txopLimit) |
   2164        1.1    nonaka 		    SM(R92C_EDCA_PARAM_ECWMIN, wmep->wmep_logcwmin) |
   2165        1.1    nonaka 		    SM(R92C_EDCA_PARAM_ECWMAX, wmep->wmep_logcwmax) |
   2166        1.1    nonaka 		    SM(R92C_EDCA_PARAM_AIFS, aifs));
   2167        1.1    nonaka 	}
   2168       1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   2169        1.1    nonaka 	splx(s);
   2170        1.1    nonaka }
   2171        1.1    nonaka 
   2172        1.1    nonaka static void
   2173        1.1    nonaka urtwn_update_avgrssi(struct urtwn_softc *sc, int rate, int8_t rssi)
   2174        1.1    nonaka {
   2175        1.1    nonaka 	int pwdb;
   2176        1.1    nonaka 
   2177        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: rate=%d, rsst=%d\n",
   2178        1.1    nonaka 	    device_xname(sc->sc_dev), __func__, rate, rssi));
   2179        1.1    nonaka 
   2180        1.1    nonaka 	/* Convert antenna signal to percentage. */
   2181        1.1    nonaka 	if (rssi <= -100 || rssi >= 20)
   2182        1.1    nonaka 		pwdb = 0;
   2183        1.1    nonaka 	else if (rssi >= 0)
   2184        1.1    nonaka 		pwdb = 100;
   2185        1.1    nonaka 	else
   2186        1.1    nonaka 		pwdb = 100 + rssi;
   2187       1.32    nonaka 	if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
   2188       1.32    nonaka 		if (rate <= 3) {
   2189       1.32    nonaka 			/* CCK gain is smaller than OFDM/MCS gain. */
   2190       1.32    nonaka 			pwdb += 6;
   2191       1.32    nonaka 			if (pwdb > 100)
   2192       1.32    nonaka 				pwdb = 100;
   2193       1.32    nonaka 			if (pwdb <= 14)
   2194       1.32    nonaka 				pwdb -= 4;
   2195       1.32    nonaka 			else if (pwdb <= 26)
   2196       1.32    nonaka 				pwdb -= 8;
   2197       1.32    nonaka 			else if (pwdb <= 34)
   2198       1.32    nonaka 				pwdb -= 6;
   2199       1.32    nonaka 			else if (pwdb <= 42)
   2200       1.32    nonaka 				pwdb -= 2;
   2201       1.32    nonaka 		}
   2202        1.1    nonaka 	}
   2203        1.1    nonaka 	if (sc->avg_pwdb == -1)	/* Init. */
   2204        1.1    nonaka 		sc->avg_pwdb = pwdb;
   2205        1.1    nonaka 	else if (sc->avg_pwdb < pwdb)
   2206        1.1    nonaka 		sc->avg_pwdb = ((sc->avg_pwdb * 19 + pwdb) / 20) + 1;
   2207        1.1    nonaka 	else
   2208        1.1    nonaka 		sc->avg_pwdb = ((sc->avg_pwdb * 19 + pwdb) / 20);
   2209        1.1    nonaka 
   2210       1.12  christos 	DPRINTFN(DBG_RF, ("%s: %s: rate=%d rssi=%d PWDB=%d EMA=%d\n",
   2211       1.12  christos 		     device_xname(sc->sc_dev), __func__,
   2212       1.12  christos 		     rate, rssi, pwdb, sc->avg_pwdb));
   2213        1.1    nonaka }
   2214        1.1    nonaka 
   2215        1.1    nonaka static int8_t
   2216        1.1    nonaka urtwn_get_rssi(struct urtwn_softc *sc, int rate, void *physt)
   2217        1.1    nonaka {
   2218        1.1    nonaka 	static const int8_t cckoff[] = { 16, -12, -26, -46 };
   2219        1.1    nonaka 	struct r92c_rx_phystat *phy;
   2220        1.1    nonaka 	struct r92c_rx_cck *cck;
   2221        1.1    nonaka 	uint8_t rpt;
   2222        1.1    nonaka 	int8_t rssi;
   2223        1.1    nonaka 
   2224        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: rate=%d\n", device_xname(sc->sc_dev),
   2225        1.1    nonaka 	    __func__, rate));
   2226        1.1    nonaka 
   2227        1.1    nonaka 	if (rate <= 3) {
   2228        1.1    nonaka 		cck = (struct r92c_rx_cck *)physt;
   2229        1.1    nonaka 		if (ISSET(sc->sc_flags, URTWN_FLAG_CCK_HIPWR)) {
   2230        1.1    nonaka 			rpt = (cck->agc_rpt >> 5) & 0x3;
   2231        1.1    nonaka 			rssi = (cck->agc_rpt & 0x1f) << 1;
   2232        1.1    nonaka 		} else {
   2233        1.1    nonaka 			rpt = (cck->agc_rpt >> 6) & 0x3;
   2234        1.1    nonaka 			rssi = cck->agc_rpt & 0x3e;
   2235        1.1    nonaka 		}
   2236        1.1    nonaka 		rssi = cckoff[rpt] - rssi;
   2237        1.1    nonaka 	} else {	/* OFDM/HT. */
   2238        1.1    nonaka 		phy = (struct r92c_rx_phystat *)physt;
   2239        1.1    nonaka 		rssi = ((le32toh(phy->phydw1) >> 1) & 0x7f) - 110;
   2240        1.1    nonaka 	}
   2241   1.34.4.4     skrll 	return rssi;
   2242        1.1    nonaka }
   2243        1.1    nonaka 
   2244       1.32    nonaka static int8_t
   2245       1.32    nonaka urtwn_r88e_get_rssi(struct urtwn_softc *sc, int rate, void *physt)
   2246       1.32    nonaka {
   2247       1.32    nonaka 	struct r92c_rx_phystat *phy;
   2248       1.32    nonaka 	struct r88e_rx_cck *cck;
   2249       1.32    nonaka 	uint8_t cck_agc_rpt, lna_idx, vga_idx;
   2250       1.32    nonaka 	int8_t rssi;
   2251       1.32    nonaka 
   2252       1.32    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: rate=%d\n", device_xname(sc->sc_dev),
   2253       1.32    nonaka 	    __func__, rate));
   2254       1.32    nonaka 
   2255       1.32    nonaka 	rssi = 0;
   2256       1.32    nonaka 	if (rate <= 3) {
   2257       1.32    nonaka 		cck = (struct r88e_rx_cck *)physt;
   2258       1.32    nonaka 		cck_agc_rpt = cck->agc_rpt;
   2259       1.32    nonaka 		lna_idx = (cck_agc_rpt & 0xe0) >> 5;
   2260       1.32    nonaka 		vga_idx = cck_agc_rpt & 0x1f;
   2261       1.32    nonaka 		switch (lna_idx) {
   2262       1.32    nonaka 		case 7:
   2263       1.32    nonaka 			if (vga_idx <= 27)
   2264       1.32    nonaka 				rssi = -100 + 2* (27 - vga_idx);
   2265       1.32    nonaka 			else
   2266       1.32    nonaka 				rssi = -100;
   2267       1.32    nonaka 			break;
   2268       1.32    nonaka 		case 6:
   2269       1.32    nonaka 			rssi = -48 + 2 * (2 - vga_idx);
   2270       1.32    nonaka 			break;
   2271       1.32    nonaka 		case 5:
   2272       1.32    nonaka 			rssi = -42 + 2 * (7 - vga_idx);
   2273       1.32    nonaka 			break;
   2274       1.32    nonaka 		case 4:
   2275       1.32    nonaka 			rssi = -36 + 2 * (7 - vga_idx);
   2276       1.32    nonaka 			break;
   2277       1.32    nonaka 		case 3:
   2278       1.32    nonaka 			rssi = -24 + 2 * (7 - vga_idx);
   2279       1.32    nonaka 			break;
   2280       1.32    nonaka 		case 2:
   2281       1.32    nonaka 			rssi = -12 + 2 * (5 - vga_idx);
   2282       1.32    nonaka 			break;
   2283       1.32    nonaka 		case 1:
   2284       1.32    nonaka 			rssi = 8 - (2 * vga_idx);
   2285       1.32    nonaka 			break;
   2286       1.32    nonaka 		case 0:
   2287       1.32    nonaka 			rssi = 14 - (2 * vga_idx);
   2288       1.32    nonaka 			break;
   2289       1.32    nonaka 		}
   2290       1.32    nonaka 		rssi += 6;
   2291       1.32    nonaka 	} else {	/* OFDM/HT. */
   2292       1.32    nonaka 		phy = (struct r92c_rx_phystat *)physt;
   2293       1.32    nonaka 		rssi = ((le32toh(phy->phydw1) >> 1) & 0x7f) - 110;
   2294       1.32    nonaka 	}
   2295   1.34.4.4     skrll 	return rssi;
   2296       1.32    nonaka }
   2297       1.32    nonaka 
   2298        1.1    nonaka static void
   2299        1.1    nonaka urtwn_rx_frame(struct urtwn_softc *sc, uint8_t *buf, int pktlen)
   2300        1.1    nonaka {
   2301        1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2302        1.1    nonaka 	struct ifnet *ifp = ic->ic_ifp;
   2303        1.1    nonaka 	struct ieee80211_frame *wh;
   2304        1.1    nonaka 	struct ieee80211_node *ni;
   2305        1.1    nonaka 	struct r92c_rx_stat *stat;
   2306        1.1    nonaka 	uint32_t rxdw0, rxdw3;
   2307        1.1    nonaka 	struct mbuf *m;
   2308        1.1    nonaka 	uint8_t rate;
   2309        1.1    nonaka 	int8_t rssi = 0;
   2310        1.1    nonaka 	int s, infosz;
   2311        1.1    nonaka 
   2312        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: buf=%p, pktlen=%d\n",
   2313        1.1    nonaka 	    device_xname(sc->sc_dev), __func__, buf, pktlen));
   2314        1.1    nonaka 
   2315        1.1    nonaka 	stat = (struct r92c_rx_stat *)buf;
   2316        1.1    nonaka 	rxdw0 = le32toh(stat->rxdw0);
   2317        1.1    nonaka 	rxdw3 = le32toh(stat->rxdw3);
   2318        1.1    nonaka 
   2319        1.1    nonaka 	if (__predict_false(rxdw0 & (R92C_RXDW0_CRCERR | R92C_RXDW0_ICVERR))) {
   2320        1.1    nonaka 		/*
   2321        1.1    nonaka 		 * This should not happen since we setup our Rx filter
   2322        1.1    nonaka 		 * to not receive these frames.
   2323        1.1    nonaka 		 */
   2324        1.1    nonaka 		DPRINTFN(DBG_RX, ("%s: %s: CRC error\n",
   2325        1.1    nonaka 		    device_xname(sc->sc_dev), __func__));
   2326        1.1    nonaka 		ifp->if_ierrors++;
   2327        1.1    nonaka 		return;
   2328        1.1    nonaka 	}
   2329       1.19  christos 	/*
   2330       1.19  christos 	 * XXX: This will drop most control packets.  Do we really
   2331       1.19  christos 	 * want this in IEEE80211_M_MONITOR mode?
   2332       1.19  christos 	 */
   2333       1.22  christos //	if (__predict_false(pktlen < (int)sizeof(*wh))) {
   2334       1.22  christos 	if (__predict_false(pktlen < (int)sizeof(struct ieee80211_frame_ack))) {
   2335        1.1    nonaka 		DPRINTFN(DBG_RX, ("%s: %s: packet too short %d\n",
   2336        1.1    nonaka 		    device_xname(sc->sc_dev), __func__, pktlen));
   2337        1.1    nonaka 		ic->ic_stats.is_rx_tooshort++;
   2338        1.1    nonaka 		ifp->if_ierrors++;
   2339        1.1    nonaka 		return;
   2340        1.1    nonaka 	}
   2341        1.1    nonaka 	if (__predict_false(pktlen > MCLBYTES)) {
   2342        1.1    nonaka 		DPRINTFN(DBG_RX, ("%s: %s: packet too big %d\n",
   2343        1.1    nonaka 		    device_xname(sc->sc_dev), __func__, pktlen));
   2344        1.1    nonaka 		ifp->if_ierrors++;
   2345        1.1    nonaka 		return;
   2346        1.1    nonaka 	}
   2347        1.1    nonaka 
   2348        1.1    nonaka 	rate = MS(rxdw3, R92C_RXDW3_RATE);
   2349        1.1    nonaka 	infosz = MS(rxdw0, R92C_RXDW0_INFOSZ) * 8;
   2350        1.1    nonaka 
   2351        1.1    nonaka 	/* Get RSSI from PHY status descriptor if present. */
   2352        1.1    nonaka 	if (infosz != 0 && (rxdw0 & R92C_RXDW0_PHYST)) {
   2353  1.34.4.15     skrll 		if (!ISSET(sc->chip, URTWN_CHIP_92C))
   2354       1.32    nonaka 			rssi = urtwn_r88e_get_rssi(sc, rate, &stat[1]);
   2355       1.32    nonaka 		else
   2356       1.32    nonaka 			rssi = urtwn_get_rssi(sc, rate, &stat[1]);
   2357        1.1    nonaka 		/* Update our average RSSI. */
   2358        1.1    nonaka 		urtwn_update_avgrssi(sc, rate, rssi);
   2359        1.1    nonaka 	}
   2360        1.1    nonaka 
   2361        1.1    nonaka 	DPRINTFN(DBG_RX, ("%s: %s: Rx frame len=%d rate=%d infosz=%d rssi=%d\n",
   2362        1.1    nonaka 	    device_xname(sc->sc_dev), __func__, pktlen, rate, infosz, rssi));
   2363        1.1    nonaka 
   2364        1.1    nonaka 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   2365        1.1    nonaka 	if (__predict_false(m == NULL)) {
   2366        1.1    nonaka 		aprint_error_dev(sc->sc_dev, "couldn't allocate rx mbuf\n");
   2367        1.1    nonaka 		ic->ic_stats.is_rx_nobuf++;
   2368        1.1    nonaka 		ifp->if_ierrors++;
   2369        1.1    nonaka 		return;
   2370        1.1    nonaka 	}
   2371        1.1    nonaka 	if (pktlen > (int)MHLEN) {
   2372        1.1    nonaka 		MCLGET(m, M_DONTWAIT);
   2373        1.1    nonaka 		if (__predict_false(!(m->m_flags & M_EXT))) {
   2374        1.1    nonaka 			aprint_error_dev(sc->sc_dev,
   2375        1.1    nonaka 			    "couldn't allocate rx mbuf cluster\n");
   2376        1.1    nonaka 			m_freem(m);
   2377        1.1    nonaka 			ic->ic_stats.is_rx_nobuf++;
   2378        1.1    nonaka 			ifp->if_ierrors++;
   2379        1.1    nonaka 			return;
   2380        1.1    nonaka 		}
   2381        1.1    nonaka 	}
   2382        1.1    nonaka 
   2383        1.1    nonaka 	/* Finalize mbuf. */
   2384  1.34.4.14     skrll 	m_set_rcvif(m, ifp);
   2385        1.1    nonaka 	wh = (struct ieee80211_frame *)((uint8_t *)&stat[1] + infosz);
   2386        1.1    nonaka 	memcpy(mtod(m, uint8_t *), wh, pktlen);
   2387        1.1    nonaka 	m->m_pkthdr.len = m->m_len = pktlen;
   2388        1.1    nonaka 
   2389        1.1    nonaka 	s = splnet();
   2390        1.1    nonaka 	if (__predict_false(sc->sc_drvbpf != NULL)) {
   2391        1.1    nonaka 		struct urtwn_rx_radiotap_header *tap = &sc->sc_rxtap;
   2392        1.1    nonaka 
   2393       1.19  christos 		tap->wr_flags = 0;
   2394        1.1    nonaka 		if (!(rxdw3 & R92C_RXDW3_HT)) {
   2395        1.1    nonaka 			switch (rate) {
   2396        1.1    nonaka 			/* CCK. */
   2397        1.1    nonaka 			case  0: tap->wr_rate =   2; break;
   2398        1.1    nonaka 			case  1: tap->wr_rate =   4; break;
   2399        1.1    nonaka 			case  2: tap->wr_rate =  11; break;
   2400        1.1    nonaka 			case  3: tap->wr_rate =  22; break;
   2401        1.1    nonaka 			/* OFDM. */
   2402        1.1    nonaka 			case  4: tap->wr_rate =  12; break;
   2403        1.1    nonaka 			case  5: tap->wr_rate =  18; break;
   2404        1.1    nonaka 			case  6: tap->wr_rate =  24; break;
   2405        1.1    nonaka 			case  7: tap->wr_rate =  36; break;
   2406        1.1    nonaka 			case  8: tap->wr_rate =  48; break;
   2407        1.1    nonaka 			case  9: tap->wr_rate =  72; break;
   2408        1.1    nonaka 			case 10: tap->wr_rate =  96; break;
   2409        1.1    nonaka 			case 11: tap->wr_rate = 108; break;
   2410        1.1    nonaka 			}
   2411        1.1    nonaka 		} else if (rate >= 12) {	/* MCS0~15. */
   2412        1.1    nonaka 			/* Bit 7 set means HT MCS instead of rate. */
   2413        1.1    nonaka 			tap->wr_rate = 0x80 | (rate - 12);
   2414        1.1    nonaka 		}
   2415        1.1    nonaka 		tap->wr_dbm_antsignal = rssi;
   2416       1.13  jmcneill 		tap->wr_chan_freq = htole16(ic->ic_curchan->ic_freq);
   2417       1.13  jmcneill 		tap->wr_chan_flags = htole16(ic->ic_curchan->ic_flags);
   2418        1.1    nonaka 
   2419        1.1    nonaka 		bpf_mtap2(sc->sc_drvbpf, tap, sc->sc_rxtap_len, m);
   2420        1.1    nonaka 	}
   2421        1.1    nonaka 
   2422        1.1    nonaka 	ni = ieee80211_find_rxnode(ic, (struct ieee80211_frame_min *)wh);
   2423        1.1    nonaka 
   2424        1.1    nonaka 	/* push the frame up to the 802.11 stack */
   2425        1.1    nonaka 	ieee80211_input(ic, m, ni, rssi, 0);
   2426        1.1    nonaka 
   2427        1.1    nonaka 	/* Node is no longer needed. */
   2428        1.1    nonaka 	ieee80211_free_node(ni);
   2429        1.1    nonaka 
   2430        1.1    nonaka 	splx(s);
   2431        1.1    nonaka }
   2432        1.1    nonaka 
   2433        1.1    nonaka static void
   2434   1.34.4.6     skrll urtwn_rxeof(struct usbd_xfer *xfer, void *priv, usbd_status status)
   2435        1.1    nonaka {
   2436        1.1    nonaka 	struct urtwn_rx_data *data = priv;
   2437        1.1    nonaka 	struct urtwn_softc *sc = data->sc;
   2438        1.1    nonaka 	struct r92c_rx_stat *stat;
   2439  1.34.4.15     skrll 	size_t pidx = data->pidx;
   2440        1.1    nonaka 	uint32_t rxdw0;
   2441        1.1    nonaka 	uint8_t *buf;
   2442        1.1    nonaka 	int len, totlen, pktlen, infosz, npkts;
   2443        1.1    nonaka 
   2444        1.1    nonaka 	DPRINTFN(DBG_FN|DBG_RX, ("%s: %s: status=%d\n",
   2445        1.1    nonaka 	    device_xname(sc->sc_dev), __func__, status));
   2446        1.1    nonaka 
   2447  1.34.4.15     skrll 	mutex_enter(&sc->sc_rx_mtx);
   2448  1.34.4.15     skrll 	TAILQ_REMOVE(&sc->rx_free_list[pidx], data, next);
   2449  1.34.4.15     skrll 	TAILQ_INSERT_TAIL(&sc->rx_free_list[pidx], data, next);
   2450  1.34.4.15     skrll 	/* Put this Rx buffer back to our free list. */
   2451  1.34.4.15     skrll 	mutex_exit(&sc->sc_rx_mtx);
   2452  1.34.4.15     skrll 
   2453        1.1    nonaka 	if (__predict_false(status != USBD_NORMAL_COMPLETION)) {
   2454        1.1    nonaka 		if (status == USBD_STALLED)
   2455  1.34.4.15     skrll 			usbd_clear_endpoint_stall_async(sc->rx_pipe[pidx]);
   2456        1.1    nonaka 		else if (status != USBD_CANCELLED)
   2457        1.1    nonaka 			goto resubmit;
   2458        1.1    nonaka 		return;
   2459        1.1    nonaka 	}
   2460        1.1    nonaka 	usbd_get_xfer_status(xfer, NULL, NULL, &len, NULL);
   2461        1.1    nonaka 
   2462        1.1    nonaka 	if (__predict_false(len < (int)sizeof(*stat))) {
   2463        1.1    nonaka 		DPRINTFN(DBG_RX, ("%s: %s: xfer too short %d\n",
   2464        1.1    nonaka 		    device_xname(sc->sc_dev), __func__, len));
   2465        1.1    nonaka 		goto resubmit;
   2466        1.1    nonaka 	}
   2467        1.1    nonaka 	buf = data->buf;
   2468        1.1    nonaka 
   2469        1.1    nonaka 	/* Get the number of encapsulated frames. */
   2470        1.1    nonaka 	stat = (struct r92c_rx_stat *)buf;
   2471        1.1    nonaka 	npkts = MS(le32toh(stat->rxdw2), R92C_RXDW2_PKTCNT);
   2472        1.1    nonaka 	DPRINTFN(DBG_RX, ("%s: %s: Rx %d frames in one chunk\n",
   2473        1.1    nonaka 	    device_xname(sc->sc_dev), __func__, npkts));
   2474        1.1    nonaka 
   2475        1.1    nonaka 	/* Process all of them. */
   2476        1.1    nonaka 	while (npkts-- > 0) {
   2477        1.1    nonaka 		if (__predict_false(len < (int)sizeof(*stat))) {
   2478        1.1    nonaka 			DPRINTFN(DBG_RX,
   2479        1.1    nonaka 			    ("%s: %s: len(%d) is short than header\n",
   2480        1.1    nonaka 			    device_xname(sc->sc_dev), __func__, len));
   2481        1.1    nonaka 			break;
   2482        1.1    nonaka 		}
   2483        1.1    nonaka 		stat = (struct r92c_rx_stat *)buf;
   2484        1.1    nonaka 		rxdw0 = le32toh(stat->rxdw0);
   2485        1.1    nonaka 
   2486        1.1    nonaka 		pktlen = MS(rxdw0, R92C_RXDW0_PKTLEN);
   2487        1.1    nonaka 		if (__predict_false(pktlen == 0)) {
   2488        1.1    nonaka 			DPRINTFN(DBG_RX, ("%s: %s: pktlen is 0 byte\n",
   2489        1.1    nonaka 			    device_xname(sc->sc_dev), __func__));
   2490       1.19  christos 			break;
   2491        1.1    nonaka 		}
   2492        1.1    nonaka 
   2493        1.1    nonaka 		infosz = MS(rxdw0, R92C_RXDW0_INFOSZ) * 8;
   2494        1.1    nonaka 
   2495        1.1    nonaka 		/* Make sure everything fits in xfer. */
   2496        1.1    nonaka 		totlen = sizeof(*stat) + infosz + pktlen;
   2497        1.1    nonaka 		if (__predict_false(totlen > len)) {
   2498        1.1    nonaka 			DPRINTFN(DBG_RX, ("%s: %s: pktlen %d(%d+%d+%d) > %d\n",
   2499        1.1    nonaka 			    device_xname(sc->sc_dev), __func__, totlen,
   2500        1.1    nonaka 			    (int)sizeof(*stat), infosz, pktlen, len));
   2501        1.1    nonaka 			break;
   2502        1.1    nonaka 		}
   2503        1.1    nonaka 
   2504        1.1    nonaka 		/* Process 802.11 frame. */
   2505        1.1    nonaka 		urtwn_rx_frame(sc, buf, pktlen);
   2506        1.1    nonaka 
   2507        1.1    nonaka 		/* Next chunk is 128-byte aligned. */
   2508        1.1    nonaka 		totlen = roundup2(totlen, 128);
   2509        1.1    nonaka 		buf += totlen;
   2510        1.1    nonaka 		len -= totlen;
   2511        1.1    nonaka 	}
   2512        1.1    nonaka 
   2513        1.1    nonaka  resubmit:
   2514        1.1    nonaka 	/* Setup a new transfer. */
   2515   1.34.4.9     skrll 	usbd_setup_xfer(xfer, data, data->buf, URTWN_RXBUFSZ,
   2516   1.34.4.1     skrll 	    USBD_SHORT_XFER_OK, USBD_NO_TIMEOUT, urtwn_rxeof);
   2517        1.1    nonaka 	(void)usbd_transfer(xfer);
   2518        1.1    nonaka }
   2519        1.1    nonaka 
   2520        1.1    nonaka static void
   2521   1.34.4.6     skrll urtwn_txeof(struct usbd_xfer *xfer, void *priv, usbd_status status)
   2522        1.1    nonaka {
   2523        1.1    nonaka 	struct urtwn_tx_data *data = priv;
   2524        1.1    nonaka 	struct urtwn_softc *sc = data->sc;
   2525        1.1    nonaka 	struct ifnet *ifp = &sc->sc_if;
   2526   1.34.4.9     skrll 	size_t pidx = data->pidx;
   2527        1.1    nonaka 	int s;
   2528        1.1    nonaka 
   2529        1.1    nonaka 	DPRINTFN(DBG_FN|DBG_TX, ("%s: %s: status=%d\n",
   2530        1.1    nonaka 	    device_xname(sc->sc_dev), __func__, status));
   2531        1.1    nonaka 
   2532        1.1    nonaka 	mutex_enter(&sc->sc_tx_mtx);
   2533        1.1    nonaka 	/* Put this Tx buffer back to our free list. */
   2534   1.34.4.9     skrll 	TAILQ_INSERT_TAIL(&sc->tx_free_list[pidx], data, next);
   2535        1.1    nonaka 	mutex_exit(&sc->sc_tx_mtx);
   2536        1.1    nonaka 
   2537       1.16  jmcneill 	s = splnet();
   2538       1.16  jmcneill 	sc->tx_timer = 0;
   2539       1.16  jmcneill 	ifp->if_flags &= ~IFF_OACTIVE;
   2540       1.16  jmcneill 
   2541        1.1    nonaka 	if (__predict_false(status != USBD_NORMAL_COMPLETION)) {
   2542        1.1    nonaka 		if (status != USBD_NOT_STARTED && status != USBD_CANCELLED) {
   2543   1.34.4.9     skrll 			if (status == USBD_STALLED) {
   2544   1.34.4.9     skrll 				struct usbd_pipe *pipe = sc->tx_pipe[pidx];
   2545       1.20  christos 				usbd_clear_endpoint_stall_async(pipe);
   2546   1.34.4.9     skrll 			}
   2547  1.34.4.15     skrll 			printf("ERROR1\n");
   2548        1.1    nonaka 			ifp->if_oerrors++;
   2549        1.1    nonaka 		}
   2550       1.16  jmcneill 		splx(s);
   2551        1.1    nonaka 		return;
   2552        1.1    nonaka 	}
   2553        1.1    nonaka 
   2554       1.21  christos 	ifp->if_opackets++;
   2555       1.16  jmcneill 	urtwn_start(ifp);
   2556        1.1    nonaka 	splx(s);
   2557  1.34.4.15     skrll 
   2558        1.1    nonaka }
   2559        1.1    nonaka 
   2560        1.1    nonaka static int
   2561       1.12  christos urtwn_tx(struct urtwn_softc *sc, struct mbuf *m, struct ieee80211_node *ni,
   2562       1.12  christos     struct urtwn_tx_data *data)
   2563        1.1    nonaka {
   2564        1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2565        1.1    nonaka 	struct ieee80211_frame *wh;
   2566        1.1    nonaka 	struct ieee80211_key *k = NULL;
   2567        1.1    nonaka 	struct r92c_tx_desc *txd;
   2568  1.34.4.15     skrll 	size_t i, padsize, xferlen, txd_len;
   2569        1.1    nonaka 	uint16_t seq, sum;
   2570   1.34.4.9     skrll 	uint8_t raid, type, tid;
   2571       1.22  christos 	int s, hasqos, error;
   2572        1.1    nonaka 
   2573        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2574        1.1    nonaka 
   2575        1.1    nonaka 	wh = mtod(m, struct ieee80211_frame *);
   2576        1.1    nonaka 	type = wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK;
   2577  1.34.4.15     skrll 	txd_len = sizeof(*txd);
   2578  1.34.4.15     skrll 
   2579  1.34.4.15     skrll 	if (!ISSET(sc->chip, URTWN_CHIP_92EU))
   2580  1.34.4.15     skrll 		txd_len = 32;
   2581        1.1    nonaka 
   2582        1.1    nonaka 	if (wh->i_fc[1] & IEEE80211_FC1_WEP) {
   2583        1.1    nonaka 		k = ieee80211_crypto_encap(ic, ni, m);
   2584       1.12  christos 		if (k == NULL)
   2585       1.12  christos 			return ENOBUFS;
   2586       1.12  christos 
   2587        1.1    nonaka 		/* packet header may have moved, reset our local pointer */
   2588        1.1    nonaka 		wh = mtod(m, struct ieee80211_frame *);
   2589        1.1    nonaka 	}
   2590        1.1    nonaka 
   2591        1.1    nonaka 	if (__predict_false(sc->sc_drvbpf != NULL)) {
   2592        1.1    nonaka 		struct urtwn_tx_radiotap_header *tap = &sc->sc_txtap;
   2593        1.1    nonaka 
   2594        1.1    nonaka 		tap->wt_flags = 0;
   2595       1.14  jmcneill 		tap->wt_chan_freq = htole16(ic->ic_curchan->ic_freq);
   2596       1.14  jmcneill 		tap->wt_chan_flags = htole16(ic->ic_curchan->ic_flags);
   2597        1.1    nonaka 		if (wh->i_fc[1] & IEEE80211_FC1_WEP)
   2598        1.1    nonaka 			tap->wt_flags |= IEEE80211_RADIOTAP_F_WEP;
   2599        1.1    nonaka 
   2600       1.19  christos 		/* XXX: set tap->wt_rate? */
   2601       1.19  christos 
   2602        1.1    nonaka 		bpf_mtap2(sc->sc_drvbpf, tap, sc->sc_txtap_len, m);
   2603        1.1    nonaka 	}
   2604        1.1    nonaka 
   2605   1.34.4.9     skrll 	/* non-qos data frames */
   2606   1.34.4.9     skrll 	tid = R92C_TXDW1_QSEL_BE;
   2607       1.23  christos 	if ((hasqos = ieee80211_has_qos(wh))) {
   2608        1.1    nonaka 		/* data frames in 11n mode */
   2609        1.1    nonaka 		struct ieee80211_qosframe *qwh = (void *)wh;
   2610        1.1    nonaka 		tid = qwh->i_qos[0] & IEEE80211_QOS_TID;
   2611        1.1    nonaka 	} else if (type != IEEE80211_FC0_TYPE_DATA) {
   2612   1.34.4.9     skrll 		tid = R92C_TXDW1_QSEL_MGNT;
   2613        1.1    nonaka 	}
   2614        1.1    nonaka 
   2615  1.34.4.15     skrll 	if (((txd_len + m->m_pkthdr.len) % 64) == 0) /* XXX: 64 */
   2616        1.1    nonaka 		padsize = 8;
   2617        1.1    nonaka 	else
   2618        1.1    nonaka 		padsize = 0;
   2619        1.1    nonaka 
   2620  1.34.4.15     skrll 	if (ISSET(sc->chip, URTWN_CHIP_92EU))
   2621  1.34.4.15     skrll 		padsize = 0;
   2622  1.34.4.15     skrll 
   2623        1.1    nonaka 	/* Fill Tx descriptor. */
   2624        1.1    nonaka 	txd = (struct r92c_tx_desc *)data->buf;
   2625  1.34.4.15     skrll 	memset(txd, 0, txd_len + padsize);
   2626        1.1    nonaka 
   2627        1.1    nonaka 	txd->txdw0 |= htole32(
   2628        1.1    nonaka 	    SM(R92C_TXDW0_PKTLEN, m->m_pkthdr.len) |
   2629  1.34.4.15     skrll 	    SM(R92C_TXDW0_OFFSET, txd_len));
   2630  1.34.4.15     skrll 	if (!ISSET(sc->chip, URTWN_CHIP_92EU)) {
   2631  1.34.4.15     skrll 		txd->txdw0 |= htole32(
   2632  1.34.4.15     skrll 		    R92C_TXDW0_OWN | R92C_TXDW0_FSG | R92C_TXDW0_LSG);
   2633  1.34.4.15     skrll 	}
   2634        1.1    nonaka 
   2635        1.1    nonaka 	if (IEEE80211_IS_MULTICAST(wh->i_addr1))
   2636        1.1    nonaka 		txd->txdw0 |= htole32(R92C_TXDW0_BMCAST);
   2637        1.1    nonaka 
   2638        1.1    nonaka 	/* fix pad field */
   2639        1.1    nonaka 	if (padsize > 0) {
   2640       1.22  christos 		DPRINTFN(DBG_TX, ("%s: %s: padding: size=%zd\n",
   2641        1.1    nonaka 		    device_xname(sc->sc_dev), __func__, padsize));
   2642        1.1    nonaka 		txd->txdw1 |= htole32(SM(R92C_TXDW1_PKTOFF, (padsize / 8)));
   2643        1.1    nonaka 	}
   2644        1.1    nonaka 
   2645        1.1    nonaka 	if (!IEEE80211_IS_MULTICAST(wh->i_addr1) &&
   2646        1.1    nonaka 	    type == IEEE80211_FC0_TYPE_DATA) {
   2647        1.1    nonaka 		if (ic->ic_curmode == IEEE80211_MODE_11B)
   2648        1.1    nonaka 			raid = R92C_RAID_11B;
   2649        1.1    nonaka 		else
   2650        1.1    nonaka 			raid = R92C_RAID_11BG;
   2651        1.1    nonaka 		DPRINTFN(DBG_TX,
   2652        1.1    nonaka 		    ("%s: %s: data packet: tid=%d, raid=%d\n",
   2653        1.1    nonaka 		    device_xname(sc->sc_dev), __func__, tid, raid));
   2654        1.1    nonaka 
   2655  1.34.4.15     skrll 		if (!ISSET(sc->chip, URTWN_CHIP_92C)) {
   2656       1.32    nonaka 			txd->txdw1 |= htole32(
   2657       1.32    nonaka 			    SM(R88E_TXDW1_MACID, URTWN_MACID_BSS) |
   2658       1.32    nonaka 			    SM(R92C_TXDW1_QSEL, tid) |
   2659       1.32    nonaka 			    SM(R92C_TXDW1_RAID, raid) |
   2660       1.32    nonaka 			    R92C_TXDW1_AGGBK);
   2661       1.32    nonaka 		} else
   2662       1.32    nonaka 			txd->txdw1 |= htole32(
   2663       1.32    nonaka 			    SM(R92C_TXDW1_MACID, URTWN_MACID_BSS) |
   2664       1.32    nonaka 			    SM(R92C_TXDW1_QSEL, tid) |
   2665       1.32    nonaka 			    SM(R92C_TXDW1_RAID, raid) |
   2666       1.32    nonaka 			    R92C_TXDW1_AGGBK);
   2667        1.1    nonaka 
   2668  1.34.4.15     skrll 		if (ISSET(sc->chip, URTWN_CHIP_88E))
   2669  1.34.4.15     skrll 			txd->txdw2 |= htole32(R88E_TXDW2_AGGBK);
   2670  1.34.4.15     skrll 		if (ISSET(sc->chip, URTWN_CHIP_92EU))
   2671  1.34.4.15     skrll 			txd->txdw3 |= htole32(R92E_TXDW3_AGGBK);
   2672  1.34.4.15     skrll 
   2673        1.1    nonaka 		if (hasqos) {
   2674        1.1    nonaka 			txd->txdw4 |= htole32(R92C_TXDW4_QOS);
   2675        1.1    nonaka 		}
   2676        1.1    nonaka 
   2677        1.1    nonaka 		if (ic->ic_flags & IEEE80211_F_USEPROT) {
   2678        1.1    nonaka 			/* for 11g */
   2679        1.1    nonaka 			if (ic->ic_protmode == IEEE80211_PROT_CTSONLY) {
   2680        1.1    nonaka 				txd->txdw4 |= htole32(R92C_TXDW4_CTS2SELF |
   2681        1.1    nonaka 				    R92C_TXDW4_HWRTSEN);
   2682        1.1    nonaka 			} else if (ic->ic_protmode == IEEE80211_PROT_RTSCTS) {
   2683        1.1    nonaka 				txd->txdw4 |= htole32(R92C_TXDW4_RTSEN |
   2684        1.1    nonaka 				    R92C_TXDW4_HWRTSEN);
   2685        1.1    nonaka 			}
   2686        1.1    nonaka 		}
   2687        1.1    nonaka 		/* Send RTS at OFDM24. */
   2688        1.1    nonaka 		txd->txdw4 |= htole32(SM(R92C_TXDW4_RTSRATE, 8));
   2689        1.1    nonaka 		txd->txdw5 |= htole32(0x0001ff00);
   2690        1.1    nonaka 		/* Send data at OFDM54. */
   2691       1.32    nonaka 		if (ISSET(sc->chip, URTWN_CHIP_88E))
   2692       1.32    nonaka 			txd->txdw5 |= htole32(0x13 & 0x3f);
   2693       1.32    nonaka 		else
   2694       1.32    nonaka 			txd->txdw5 |= htole32(SM(R92C_TXDW5_DATARATE, 11));
   2695        1.1    nonaka 	} else if (type == IEEE80211_FC0_TYPE_MGT) {
   2696        1.1    nonaka 		DPRINTFN(DBG_TX, ("%s: %s: mgmt packet\n",
   2697        1.1    nonaka 		    device_xname(sc->sc_dev), __func__));
   2698        1.1    nonaka 		txd->txdw1 |= htole32(
   2699        1.1    nonaka 		    SM(R92C_TXDW1_MACID, URTWN_MACID_BSS) |
   2700        1.1    nonaka 		    SM(R92C_TXDW1_QSEL, R92C_TXDW1_QSEL_MGNT) |
   2701        1.1    nonaka 		    SM(R92C_TXDW1_RAID, R92C_RAID_11B));
   2702        1.1    nonaka 
   2703        1.1    nonaka 		/* Force CCK1. */
   2704        1.1    nonaka 		txd->txdw4 |= htole32(R92C_TXDW4_DRVRATE);
   2705        1.1    nonaka 		/* Use 1Mbps */
   2706        1.1    nonaka 		txd->txdw5 |= htole32(SM(R92C_TXDW5_DATARATE, 0));
   2707        1.1    nonaka 	} else {
   2708        1.1    nonaka 		/* broadcast or multicast packets */
   2709        1.1    nonaka 		DPRINTFN(DBG_TX, ("%s: %s: bc or mc packet\n",
   2710        1.1    nonaka 		    device_xname(sc->sc_dev), __func__));
   2711        1.1    nonaka 		txd->txdw1 |= htole32(
   2712        1.1    nonaka 		    SM(R92C_TXDW1_MACID, URTWN_MACID_BC) |
   2713        1.1    nonaka 		    SM(R92C_TXDW1_RAID, R92C_RAID_11B));
   2714        1.1    nonaka 
   2715        1.1    nonaka 		/* Force CCK1. */
   2716        1.1    nonaka 		txd->txdw4 |= htole32(R92C_TXDW4_DRVRATE);
   2717        1.1    nonaka 		/* Use 1Mbps */
   2718        1.1    nonaka 		txd->txdw5 |= htole32(SM(R92C_TXDW5_DATARATE, 0));
   2719        1.1    nonaka 	}
   2720        1.1    nonaka 	/* Set sequence number */
   2721        1.1    nonaka 	seq = LE_READ_2(&wh->i_seq[0]) >> IEEE80211_SEQ_SEQ_SHIFT;
   2722  1.34.4.15     skrll 	if (!ISSET(sc->chip, URTWN_CHIP_92EU)) {
   2723  1.34.4.15     skrll 		txd->txdseq |= htole16(seq);
   2724        1.1    nonaka 
   2725  1.34.4.15     skrll 		if (!hasqos) {
   2726  1.34.4.15     skrll 			/* Use HW sequence numbering for non-QoS frames. */
   2727  1.34.4.15     skrll 			txd->txdw4  |= htole32(R92C_TXDW4_HWSEQ);
   2728  1.34.4.15     skrll 			txd->txdseq |= htole16(R92C_HWSEQ_EN);
   2729  1.34.4.15     skrll 		}
   2730  1.34.4.15     skrll 	} else {
   2731  1.34.4.15     skrll 		txd->txdseq2 |= htole16((seq & R92E_HWSEQ_MASK) <<
   2732  1.34.4.15     skrll 		    R92E_HWSEQ_SHIFT);
   2733  1.34.4.15     skrll 		if (!hasqos) {
   2734  1.34.4.15     skrll 			/* Use HW sequence numbering for non-QoS frames. */
   2735  1.34.4.15     skrll 			txd->txdw4  |= htole32(R92C_TXDW4_HWSEQ);
   2736  1.34.4.15     skrll 			txd->txdw7 |= htole16(R92C_HWSEQ_EN);
   2737  1.34.4.15     skrll 		}
   2738        1.1    nonaka 	}
   2739        1.1    nonaka 
   2740        1.1    nonaka 	/* Compute Tx descriptor checksum. */
   2741        1.1    nonaka 	sum = 0;
   2742  1.34.4.15     skrll 	for (i = 0; i < R92C_TXDESC_SUMSIZE / 2; i++)
   2743        1.1    nonaka 		sum ^= ((uint16_t *)txd)[i];
   2744        1.1    nonaka 	txd->txdsum = sum;	/* NB: already little endian. */
   2745        1.1    nonaka 
   2746  1.34.4.15     skrll 	xferlen = txd_len + m->m_pkthdr.len + padsize;
   2747  1.34.4.15     skrll 	m_copydata(m, 0, m->m_pkthdr.len, (char *)&txd[0] + txd_len + padsize);
   2748        1.1    nonaka 
   2749        1.1    nonaka 	s = splnet();
   2750   1.34.4.9     skrll 	usbd_setup_xfer(data->xfer, data, data->buf, xferlen,
   2751   1.34.4.1     skrll 	    USBD_FORCE_SHORT_XFER, URTWN_TX_TIMEOUT,
   2752        1.1    nonaka 	    urtwn_txeof);
   2753        1.1    nonaka 	error = usbd_transfer(data->xfer);
   2754        1.1    nonaka 	if (__predict_false(error != USBD_NORMAL_COMPLETION &&
   2755        1.1    nonaka 	    error != USBD_IN_PROGRESS)) {
   2756        1.1    nonaka 		splx(s);
   2757        1.1    nonaka 		DPRINTFN(DBG_TX, ("%s: %s: transfer failed %d\n",
   2758        1.1    nonaka 		    device_xname(sc->sc_dev), __func__, error));
   2759       1.12  christos 		return error;
   2760        1.1    nonaka 	}
   2761        1.1    nonaka 	splx(s);
   2762       1.12  christos 	return 0;
   2763        1.1    nonaka }
   2764        1.1    nonaka 
   2765   1.34.4.9     skrll struct urtwn_tx_data *
   2766   1.34.4.9     skrll urtwn_get_tx_data(struct urtwn_softc *sc, size_t pidx)
   2767   1.34.4.9     skrll {
   2768   1.34.4.9     skrll 	struct urtwn_tx_data *data = NULL;
   2769   1.34.4.9     skrll 
   2770   1.34.4.9     skrll 	mutex_enter(&sc->sc_tx_mtx);
   2771   1.34.4.9     skrll 	if (!TAILQ_EMPTY(&sc->tx_free_list[pidx])) {
   2772   1.34.4.9     skrll 		data = TAILQ_FIRST(&sc->tx_free_list[pidx]);
   2773   1.34.4.9     skrll 		TAILQ_REMOVE(&sc->tx_free_list[pidx], data, next);
   2774   1.34.4.9     skrll 	}
   2775   1.34.4.9     skrll 	mutex_exit(&sc->sc_tx_mtx);
   2776   1.34.4.9     skrll 
   2777   1.34.4.9     skrll 	return data;
   2778   1.34.4.9     skrll }
   2779   1.34.4.9     skrll 
   2780        1.1    nonaka static void
   2781        1.1    nonaka urtwn_start(struct ifnet *ifp)
   2782        1.1    nonaka {
   2783        1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   2784        1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2785       1.12  christos 	struct urtwn_tx_data *data;
   2786        1.1    nonaka 	struct ether_header *eh;
   2787        1.1    nonaka 	struct ieee80211_node *ni;
   2788        1.1    nonaka 	struct mbuf *m;
   2789        1.1    nonaka 
   2790        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2791        1.1    nonaka 
   2792        1.1    nonaka 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
   2793        1.1    nonaka 		return;
   2794        1.1    nonaka 
   2795       1.12  christos 	data = NULL;
   2796        1.1    nonaka 	for (;;) {
   2797        1.1    nonaka 		/* Send pending management frames first. */
   2798   1.34.4.9     skrll 		IF_POLL(&ic->ic_mgtq, m);
   2799        1.1    nonaka 		if (m != NULL) {
   2800   1.34.4.9     skrll 			/* Use AC_VO for management frames. */
   2801   1.34.4.9     skrll 
   2802   1.34.4.9     skrll 			data = urtwn_get_tx_data(sc, sc->ac2idx[WME_AC_VO]);
   2803   1.34.4.9     skrll 
   2804   1.34.4.9     skrll 			if (data == NULL) {
   2805   1.34.4.9     skrll 				ifp->if_flags |= IFF_OACTIVE;
   2806   1.34.4.9     skrll 				DPRINTFN(DBG_TX, ("%s: empty tx_free_list\n",
   2807   1.34.4.9     skrll 					    device_xname(sc->sc_dev)));
   2808   1.34.4.9     skrll 				return;
   2809   1.34.4.9     skrll 			}
   2810   1.34.4.9     skrll 			IF_DEQUEUE(&ic->ic_mgtq, m);
   2811  1.34.4.13     skrll 			ni = M_GETCTX(m, struct ieee80211_node *);
   2812  1.34.4.13     skrll 			M_CLEARCTX(m);
   2813        1.1    nonaka 			goto sendit;
   2814        1.1    nonaka 		}
   2815        1.1    nonaka 		if (ic->ic_state != IEEE80211_S_RUN)
   2816        1.1    nonaka 			break;
   2817        1.1    nonaka 
   2818        1.1    nonaka 		/* Encapsulate and send data frames. */
   2819   1.34.4.9     skrll 		IFQ_POLL(&ifp->if_snd, m);
   2820        1.1    nonaka 		if (m == NULL)
   2821        1.1    nonaka 			break;
   2822       1.12  christos 
   2823   1.34.4.9     skrll 		struct ieee80211_frame *wh = mtod(m, struct ieee80211_frame *);
   2824   1.34.4.9     skrll 		uint8_t type = wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK;
   2825   1.34.4.9     skrll 		uint8_t qid = WME_AC_BE;
   2826   1.34.4.9     skrll 		if (ieee80211_has_qos(wh)) {
   2827   1.34.4.9     skrll 			/* data frames in 11n mode */
   2828   1.34.4.9     skrll 			struct ieee80211_qosframe *qwh = (void *)wh;
   2829   1.34.4.9     skrll 			uint8_t tid = qwh->i_qos[0] & IEEE80211_QOS_TID;
   2830   1.34.4.9     skrll 			qid = TID_TO_WME_AC(tid);
   2831   1.34.4.9     skrll 		} else if (type != IEEE80211_FC0_TYPE_DATA) {
   2832   1.34.4.9     skrll 			qid = WME_AC_VO;
   2833   1.34.4.9     skrll 		}
   2834   1.34.4.9     skrll 		data = urtwn_get_tx_data(sc, sc->ac2idx[qid]);
   2835   1.34.4.9     skrll 
   2836   1.34.4.9     skrll 		if (data == NULL) {
   2837   1.34.4.9     skrll 			ifp->if_flags |= IFF_OACTIVE;
   2838   1.34.4.9     skrll 			DPRINTFN(DBG_TX, ("%s: empty tx_free_list\n",
   2839   1.34.4.9     skrll 				    device_xname(sc->sc_dev)));
   2840   1.34.4.9     skrll 			return;
   2841   1.34.4.9     skrll 		}
   2842   1.34.4.9     skrll 		IFQ_DEQUEUE(&ifp->if_snd, m);
   2843   1.34.4.9     skrll 
   2844        1.1    nonaka 		if (m->m_len < (int)sizeof(*eh) &&
   2845        1.1    nonaka 		    (m = m_pullup(m, sizeof(*eh))) == NULL) {
   2846  1.34.4.15     skrll 			printf("ERROR6\n");
   2847        1.1    nonaka 			ifp->if_oerrors++;
   2848        1.1    nonaka 			continue;
   2849        1.1    nonaka 		}
   2850        1.1    nonaka 		eh = mtod(m, struct ether_header *);
   2851        1.1    nonaka 		ni = ieee80211_find_txnode(ic, eh->ether_dhost);
   2852        1.1    nonaka 		if (ni == NULL) {
   2853        1.1    nonaka 			m_freem(m);
   2854  1.34.4.15     skrll 			printf("ERROR5\n");
   2855        1.1    nonaka 			ifp->if_oerrors++;
   2856        1.1    nonaka 			continue;
   2857        1.1    nonaka 		}
   2858        1.1    nonaka 
   2859        1.1    nonaka 		bpf_mtap(ifp, m);
   2860        1.1    nonaka 
   2861        1.1    nonaka 		if ((m = ieee80211_encap(ic, m, ni)) == NULL) {
   2862        1.1    nonaka 			ieee80211_free_node(ni);
   2863  1.34.4.15     skrll 			printf("ERROR4\n");
   2864        1.1    nonaka 			ifp->if_oerrors++;
   2865        1.1    nonaka 			continue;
   2866        1.1    nonaka 		}
   2867        1.1    nonaka  sendit:
   2868        1.1    nonaka 		bpf_mtap3(ic->ic_rawbpf, m);
   2869        1.1    nonaka 
   2870       1.12  christos 		if (urtwn_tx(sc, m, ni, data) != 0) {
   2871       1.12  christos 			m_freem(m);
   2872        1.1    nonaka 			ieee80211_free_node(ni);
   2873  1.34.4.15     skrll 			printf("ERROR3\n");
   2874        1.1    nonaka 			ifp->if_oerrors++;
   2875        1.1    nonaka 			continue;
   2876        1.1    nonaka 		}
   2877       1.12  christos 		m_freem(m);
   2878       1.12  christos 		ieee80211_free_node(ni);
   2879        1.1    nonaka 		sc->tx_timer = 5;
   2880        1.1    nonaka 		ifp->if_timer = 1;
   2881        1.1    nonaka 	}
   2882        1.1    nonaka }
   2883        1.1    nonaka 
   2884        1.1    nonaka static void
   2885        1.1    nonaka urtwn_watchdog(struct ifnet *ifp)
   2886        1.1    nonaka {
   2887        1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   2888        1.1    nonaka 
   2889        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2890        1.1    nonaka 
   2891        1.1    nonaka 	ifp->if_timer = 0;
   2892        1.1    nonaka 
   2893        1.1    nonaka 	if (sc->tx_timer > 0) {
   2894        1.1    nonaka 		if (--sc->tx_timer == 0) {
   2895        1.1    nonaka 			aprint_error_dev(sc->sc_dev, "device timeout\n");
   2896        1.1    nonaka 			/* urtwn_init(ifp); XXX needs a process context! */
   2897  1.34.4.15     skrll 			printf("ERROR2\n");
   2898        1.1    nonaka 			ifp->if_oerrors++;
   2899        1.1    nonaka 			return;
   2900        1.1    nonaka 		}
   2901        1.1    nonaka 		ifp->if_timer = 1;
   2902        1.1    nonaka 	}
   2903        1.1    nonaka 	ieee80211_watchdog(&sc->sc_ic);
   2904        1.1    nonaka }
   2905        1.1    nonaka 
   2906        1.1    nonaka static int
   2907        1.1    nonaka urtwn_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   2908        1.1    nonaka {
   2909        1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   2910        1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2911        1.1    nonaka 	int s, error = 0;
   2912        1.1    nonaka 
   2913        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: cmd=0x%08lx, data=%p\n",
   2914        1.1    nonaka 	    device_xname(sc->sc_dev), __func__, cmd, data));
   2915        1.1    nonaka 
   2916        1.1    nonaka 	s = splnet();
   2917        1.1    nonaka 
   2918        1.1    nonaka 	switch (cmd) {
   2919        1.1    nonaka 	case SIOCSIFFLAGS:
   2920        1.1    nonaka 		if ((error = ifioctl_common(ifp, cmd, data)) != 0)
   2921        1.1    nonaka 			break;
   2922       1.12  christos 		switch (ifp->if_flags & (IFF_UP | IFF_RUNNING)) {
   2923       1.12  christos 		case IFF_UP | IFF_RUNNING:
   2924        1.1    nonaka 			break;
   2925        1.1    nonaka 		case IFF_UP:
   2926        1.1    nonaka 			urtwn_init(ifp);
   2927        1.1    nonaka 			break;
   2928        1.1    nonaka 		case IFF_RUNNING:
   2929        1.1    nonaka 			urtwn_stop(ifp, 1);
   2930        1.1    nonaka 			break;
   2931        1.1    nonaka 		case 0:
   2932        1.1    nonaka 			break;
   2933        1.1    nonaka 		}
   2934        1.1    nonaka 		break;
   2935        1.1    nonaka 
   2936        1.1    nonaka 	case SIOCADDMULTI:
   2937        1.1    nonaka 	case SIOCDELMULTI:
   2938        1.1    nonaka 		if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
   2939        1.1    nonaka 			/* setup multicast filter, etc */
   2940        1.1    nonaka 			error = 0;
   2941        1.1    nonaka 		}
   2942        1.1    nonaka 		break;
   2943        1.1    nonaka 
   2944        1.1    nonaka 	default:
   2945        1.1    nonaka 		error = ieee80211_ioctl(ic, cmd, data);
   2946        1.1    nonaka 		break;
   2947        1.1    nonaka 	}
   2948        1.1    nonaka 	if (error == ENETRESET) {
   2949        1.1    nonaka 		if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) ==
   2950       1.16  jmcneill 		    (IFF_UP | IFF_RUNNING) &&
   2951       1.16  jmcneill 		    ic->ic_roaming != IEEE80211_ROAMING_MANUAL) {
   2952        1.1    nonaka 			urtwn_init(ifp);
   2953        1.1    nonaka 		}
   2954        1.1    nonaka 		error = 0;
   2955        1.1    nonaka 	}
   2956        1.1    nonaka 
   2957        1.1    nonaka 	splx(s);
   2958        1.1    nonaka 
   2959   1.34.4.4     skrll 	return error;
   2960        1.1    nonaka }
   2961        1.1    nonaka 
   2962       1.32    nonaka static __inline int
   2963       1.32    nonaka urtwn_power_on(struct urtwn_softc *sc)
   2964       1.32    nonaka {
   2965       1.32    nonaka 
   2966       1.32    nonaka 	return sc->sc_power_on(sc);
   2967       1.32    nonaka }
   2968       1.32    nonaka 
   2969        1.1    nonaka static int
   2970       1.32    nonaka urtwn_r92c_power_on(struct urtwn_softc *sc)
   2971        1.1    nonaka {
   2972        1.1    nonaka 	uint32_t reg;
   2973        1.1    nonaka 	int ntries;
   2974        1.1    nonaka 
   2975        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2976        1.1    nonaka 
   2977       1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   2978       1.12  christos 
   2979        1.1    nonaka 	/* Wait for autoload done bit. */
   2980        1.1    nonaka 	for (ntries = 0; ntries < 1000; ntries++) {
   2981        1.1    nonaka 		if (urtwn_read_1(sc, R92C_APS_FSMCO) & R92C_APS_FSMCO_PFM_ALDN)
   2982        1.1    nonaka 			break;
   2983        1.1    nonaka 		DELAY(5);
   2984        1.1    nonaka 	}
   2985        1.1    nonaka 	if (ntries == 1000) {
   2986        1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   2987        1.1    nonaka 		    "timeout waiting for chip autoload\n");
   2988   1.34.4.4     skrll 		return ETIMEDOUT;
   2989        1.1    nonaka 	}
   2990        1.1    nonaka 
   2991        1.1    nonaka 	/* Unlock ISO/CLK/Power control register. */
   2992        1.1    nonaka 	urtwn_write_1(sc, R92C_RSV_CTRL, 0);
   2993        1.1    nonaka 	/* Move SPS into PWM mode. */
   2994        1.1    nonaka 	urtwn_write_1(sc, R92C_SPS0_CTRL, 0x2b);
   2995  1.34.4.15     skrll 	DELAY(5);
   2996        1.1    nonaka 
   2997        1.1    nonaka 	reg = urtwn_read_1(sc, R92C_LDOV12D_CTRL);
   2998        1.1    nonaka 	if (!(reg & R92C_LDOV12D_CTRL_LDV12_EN)) {
   2999        1.1    nonaka 		urtwn_write_1(sc, R92C_LDOV12D_CTRL,
   3000        1.1    nonaka 		    reg | R92C_LDOV12D_CTRL_LDV12_EN);
   3001        1.1    nonaka 		DELAY(100);
   3002        1.1    nonaka 		urtwn_write_1(sc, R92C_SYS_ISO_CTRL,
   3003        1.1    nonaka 		    urtwn_read_1(sc, R92C_SYS_ISO_CTRL) &
   3004        1.1    nonaka 		    ~R92C_SYS_ISO_CTRL_MD2PP);
   3005        1.1    nonaka 	}
   3006        1.1    nonaka 
   3007        1.1    nonaka 	/* Auto enable WLAN. */
   3008        1.1    nonaka 	urtwn_write_2(sc, R92C_APS_FSMCO,
   3009        1.1    nonaka 	    urtwn_read_2(sc, R92C_APS_FSMCO) | R92C_APS_FSMCO_APFM_ONMAC);
   3010        1.1    nonaka 	for (ntries = 0; ntries < 1000; ntries++) {
   3011        1.1    nonaka 		if (!(urtwn_read_2(sc, R92C_APS_FSMCO) &
   3012        1.1    nonaka 		    R92C_APS_FSMCO_APFM_ONMAC))
   3013        1.1    nonaka 			break;
   3014  1.34.4.15     skrll 		DELAY(100);
   3015        1.1    nonaka 	}
   3016        1.1    nonaka 	if (ntries == 1000) {
   3017        1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3018        1.1    nonaka 		    "timeout waiting for MAC auto ON\n");
   3019   1.34.4.4     skrll 		return ETIMEDOUT;
   3020        1.1    nonaka 	}
   3021        1.1    nonaka 
   3022        1.1    nonaka 	/* Enable radio, GPIO and LED functions. */
   3023        1.1    nonaka 	KASSERT((R92C_APS_FSMCO_AFSM_HSUS | R92C_APS_FSMCO_PDN_EN |
   3024        1.1    nonaka 	    R92C_APS_FSMCO_PFM_ALDN) == 0x0812);
   3025        1.1    nonaka 	urtwn_write_2(sc, R92C_APS_FSMCO,
   3026        1.1    nonaka 	    R92C_APS_FSMCO_AFSM_HSUS |
   3027        1.1    nonaka 	    R92C_APS_FSMCO_PDN_EN |
   3028        1.1    nonaka 	    R92C_APS_FSMCO_PFM_ALDN);
   3029        1.1    nonaka 
   3030        1.1    nonaka 	/* Release RF digital isolation. */
   3031        1.1    nonaka 	urtwn_write_2(sc, R92C_SYS_ISO_CTRL,
   3032        1.1    nonaka 	    urtwn_read_2(sc, R92C_SYS_ISO_CTRL) & ~R92C_SYS_ISO_CTRL_DIOR);
   3033        1.1    nonaka 
   3034        1.1    nonaka 	/* Initialize MAC. */
   3035        1.1    nonaka 	urtwn_write_1(sc, R92C_APSD_CTRL,
   3036        1.1    nonaka 	    urtwn_read_1(sc, R92C_APSD_CTRL) & ~R92C_APSD_CTRL_OFF);
   3037        1.1    nonaka 	for (ntries = 0; ntries < 200; ntries++) {
   3038        1.1    nonaka 		if (!(urtwn_read_1(sc, R92C_APSD_CTRL) &
   3039        1.1    nonaka 		    R92C_APSD_CTRL_OFF_STATUS))
   3040        1.1    nonaka 			break;
   3041        1.1    nonaka 		DELAY(5);
   3042        1.1    nonaka 	}
   3043        1.1    nonaka 	if (ntries == 200) {
   3044        1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3045        1.1    nonaka 		    "timeout waiting for MAC initialization\n");
   3046   1.34.4.4     skrll 		return ETIMEDOUT;
   3047        1.1    nonaka 	}
   3048        1.1    nonaka 
   3049        1.1    nonaka 	/* Enable MAC DMA/WMAC/SCHEDULE/SEC blocks. */
   3050        1.1    nonaka 	reg = urtwn_read_2(sc, R92C_CR);
   3051        1.1    nonaka 	reg |= R92C_CR_HCI_TXDMA_EN | R92C_CR_HCI_RXDMA_EN |
   3052        1.1    nonaka 	    R92C_CR_TXDMA_EN | R92C_CR_RXDMA_EN | R92C_CR_PROTOCOL_EN |
   3053        1.1    nonaka 	    R92C_CR_SCHEDULE_EN | R92C_CR_MACTXEN | R92C_CR_MACRXEN |
   3054        1.1    nonaka 	    R92C_CR_ENSEC;
   3055        1.1    nonaka 	urtwn_write_2(sc, R92C_CR, reg);
   3056        1.1    nonaka 
   3057        1.1    nonaka 	urtwn_write_1(sc, 0xfe10, 0x19);
   3058   1.34.4.4     skrll 	return 0;
   3059        1.1    nonaka }
   3060        1.1    nonaka 
   3061        1.1    nonaka static int
   3062  1.34.4.15     skrll urtwn_r92e_power_on(struct urtwn_softc *sc)
   3063  1.34.4.15     skrll {
   3064  1.34.4.15     skrll 	uint32_t reg;
   3065  1.34.4.15     skrll 	uint32_t val;
   3066  1.34.4.15     skrll 	int ntries;
   3067  1.34.4.15     skrll 
   3068  1.34.4.15     skrll 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3069  1.34.4.15     skrll 
   3070  1.34.4.15     skrll 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3071  1.34.4.15     skrll 
   3072  1.34.4.15     skrll 	/* Enable radio, GPIO and LED functions. */
   3073  1.34.4.15     skrll 	KASSERT((R92C_APS_FSMCO_AFSM_HSUS | R92C_APS_FSMCO_PDN_EN |
   3074  1.34.4.15     skrll 	    R92C_APS_FSMCO_PFM_ALDN) == 0x0812);
   3075  1.34.4.15     skrll 	urtwn_write_2(sc, R92C_APS_FSMCO,
   3076  1.34.4.15     skrll 	    R92C_APS_FSMCO_AFSM_HSUS |
   3077  1.34.4.15     skrll 	    R92C_APS_FSMCO_PDN_EN |
   3078  1.34.4.15     skrll 	    R92C_APS_FSMCO_PFM_ALDN);
   3079  1.34.4.15     skrll 
   3080  1.34.4.15     skrll 	if (urtwn_read_4(sc, R92E_SYS_CFG1_8192E) & R92E_SPSLDO_SEL){
   3081  1.34.4.15     skrll 		/* LDO. */
   3082  1.34.4.15     skrll 		urtwn_write_1(sc, R92E_LDO_SWR_CTRL, 0xc3);
   3083  1.34.4.15     skrll 	}
   3084  1.34.4.15     skrll 	else	{
   3085  1.34.4.15     skrll 		urtwn_write_2(sc, R92C_SYS_SWR_CTRL2, urtwn_read_2(sc,
   3086  1.34.4.15     skrll 		    R92C_SYS_SWR_CTRL2) & 0xffff);
   3087  1.34.4.15     skrll 		urtwn_write_1(sc, R92E_LDO_SWR_CTRL, 0x83);
   3088  1.34.4.15     skrll 	}
   3089  1.34.4.15     skrll 
   3090  1.34.4.15     skrll 	for (ntries = 0; ntries < 2; ntries++) {
   3091  1.34.4.15     skrll 		urtwn_write_1(sc, R92C_AFE_PLL_CTRL,
   3092  1.34.4.15     skrll 		    urtwn_read_1(sc, R92C_AFE_PLL_CTRL));
   3093  1.34.4.15     skrll 		urtwn_write_2(sc, R92C_AFE_CTRL4, urtwn_read_2(sc,
   3094  1.34.4.15     skrll 		    R92C_AFE_CTRL4));
   3095  1.34.4.15     skrll 	}
   3096  1.34.4.15     skrll 
   3097  1.34.4.15     skrll 	/* Reset BB. */
   3098  1.34.4.15     skrll 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   3099  1.34.4.15     skrll 	urtwn_read_1(sc, R92C_SYS_FUNC_EN) & ~(R92C_SYS_FUNC_EN_BBRSTB |
   3100  1.34.4.15     skrll 	    R92C_SYS_FUNC_EN_BB_GLB_RST));
   3101  1.34.4.15     skrll 
   3102  1.34.4.15     skrll 	urtwn_write_1(sc, R92C_AFE_XTAL_CTRL + 2, urtwn_read_1(sc,
   3103  1.34.4.15     skrll 	    R92C_AFE_XTAL_CTRL + 2) | 0x80);
   3104  1.34.4.15     skrll 
   3105  1.34.4.15     skrll 	/* Disable HWPDN. */
   3106  1.34.4.15     skrll 	urtwn_write_2(sc, R92C_APS_FSMCO, urtwn_read_2(sc,
   3107  1.34.4.15     skrll 	    R92C_APS_FSMCO) & ~R92C_APS_FSMCO_APDM_HPDN);
   3108  1.34.4.15     skrll 
   3109  1.34.4.15     skrll 	/* Disable WL suspend. */
   3110  1.34.4.15     skrll 	urtwn_write_2(sc, R92C_APS_FSMCO, urtwn_read_2(sc,
   3111  1.34.4.15     skrll 	    R92C_APS_FSMCO) & ~(R92C_APS_FSMCO_AFSM_PCIE |
   3112  1.34.4.15     skrll 	    R92C_APS_FSMCO_AFSM_HSUS));
   3113  1.34.4.15     skrll 
   3114  1.34.4.15     skrll 	urtwn_write_4(sc, R92C_APS_FSMCO, urtwn_read_4(sc,
   3115  1.34.4.15     skrll 	    R92C_APS_FSMCO) | R92C_APS_FSMCO_RDY_MACON);
   3116  1.34.4.15     skrll 	urtwn_write_2(sc, R92C_APS_FSMCO, urtwn_read_2(sc,
   3117  1.34.4.15     skrll 	    R92C_APS_FSMCO) | R92C_APS_FSMCO_APFM_ONMAC);
   3118  1.34.4.15     skrll 	for (ntries = 0; ntries < 10000; ntries++) {
   3119  1.34.4.15     skrll 		val = urtwn_read_2(sc, R92C_APS_FSMCO) &
   3120  1.34.4.15     skrll 		 R92C_APS_FSMCO_APFM_ONMAC;
   3121  1.34.4.15     skrll 		if (val == 0x0)
   3122  1.34.4.15     skrll 			break;
   3123  1.34.4.15     skrll 		DELAY(10);
   3124  1.34.4.15     skrll 	}
   3125  1.34.4.15     skrll 	if (ntries == 10000) {
   3126  1.34.4.15     skrll 		aprint_error_dev(sc->sc_dev,
   3127  1.34.4.15     skrll 		    "timeout waiting for chip power up\n");
   3128  1.34.4.15     skrll 		return ETIMEDOUT;
   3129  1.34.4.15     skrll 	}
   3130  1.34.4.15     skrll 
   3131  1.34.4.15     skrll 	urtwn_write_2(sc, R92C_CR, 0x00);
   3132  1.34.4.15     skrll 	reg = urtwn_read_2(sc, R92C_CR);
   3133  1.34.4.15     skrll 	reg |= R92C_CR_HCI_TXDMA_EN | R92C_CR_HCI_RXDMA_EN |
   3134  1.34.4.15     skrll 	    R92C_CR_TXDMA_EN | R92C_CR_RXDMA_EN | R92C_CR_PROTOCOL_EN |
   3135  1.34.4.15     skrll 	    R92C_CR_SCHEDULE_EN | R92C_CR_ENSEC;
   3136  1.34.4.15     skrll 	urtwn_write_2(sc, R92C_CR, reg);
   3137  1.34.4.15     skrll 
   3138  1.34.4.15     skrll 	return 0;
   3139  1.34.4.15     skrll }
   3140  1.34.4.15     skrll 
   3141  1.34.4.15     skrll static int
   3142       1.32    nonaka urtwn_r88e_power_on(struct urtwn_softc *sc)
   3143       1.32    nonaka {
   3144       1.32    nonaka 	uint32_t reg;
   3145       1.32    nonaka 	uint8_t val;
   3146       1.32    nonaka 	int ntries;
   3147       1.32    nonaka 
   3148       1.32    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3149       1.32    nonaka 
   3150       1.32    nonaka 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3151       1.32    nonaka 
   3152       1.32    nonaka 	/* Wait for power ready bit. */
   3153       1.32    nonaka 	for (ntries = 0; ntries < 5000; ntries++) {
   3154       1.32    nonaka 		val = urtwn_read_1(sc, 0x6) & 0x2;
   3155       1.32    nonaka 		if (val == 0x2)
   3156       1.32    nonaka 			break;
   3157       1.32    nonaka 		DELAY(10);
   3158       1.32    nonaka 	}
   3159       1.32    nonaka 	if (ntries == 5000) {
   3160       1.32    nonaka 		aprint_error_dev(sc->sc_dev,
   3161       1.32    nonaka 		    "timeout waiting for chip power up\n");
   3162   1.34.4.4     skrll 		return ETIMEDOUT;
   3163       1.32    nonaka 	}
   3164       1.32    nonaka 
   3165       1.32    nonaka 	/* Reset BB. */
   3166       1.32    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   3167       1.32    nonaka 	urtwn_read_1(sc, R92C_SYS_FUNC_EN) & ~(R92C_SYS_FUNC_EN_BBRSTB |
   3168       1.32    nonaka 	    R92C_SYS_FUNC_EN_BB_GLB_RST));
   3169       1.32    nonaka 
   3170       1.32    nonaka 	urtwn_write_1(sc, 0x26, urtwn_read_1(sc, 0x26) | 0x80);
   3171       1.32    nonaka 
   3172       1.32    nonaka 	/* Disable HWPDN. */
   3173       1.32    nonaka 	urtwn_write_1(sc, 0x5, urtwn_read_1(sc, 0x5) & ~0x80);
   3174       1.32    nonaka 
   3175       1.32    nonaka 	/* Disable WL suspend. */
   3176       1.32    nonaka 	urtwn_write_1(sc, 0x5, urtwn_read_1(sc, 0x5) & ~0x18);
   3177       1.32    nonaka 
   3178       1.32    nonaka 	urtwn_write_1(sc, 0x5, urtwn_read_1(sc, 0x5) | 0x1);
   3179       1.32    nonaka 	for (ntries = 0; ntries < 5000; ntries++) {
   3180       1.32    nonaka 		if (!(urtwn_read_1(sc, 0x5) & 0x1))
   3181       1.32    nonaka 			break;
   3182       1.32    nonaka 		DELAY(10);
   3183       1.32    nonaka 	}
   3184       1.32    nonaka 	if (ntries == 5000)
   3185   1.34.4.4     skrll 		return ETIMEDOUT;
   3186       1.32    nonaka 
   3187       1.32    nonaka 	/* Enable LDO normal mode. */
   3188       1.32    nonaka 	urtwn_write_1(sc, 0x23, urtwn_read_1(sc, 0x23) & ~0x10);
   3189       1.32    nonaka 
   3190       1.32    nonaka 	/* Enable MAC DMA/WMAC/SCHEDULE/SEC blocks. */
   3191       1.32    nonaka 	urtwn_write_2(sc, R92C_CR, 0);
   3192       1.32    nonaka 	reg = urtwn_read_2(sc, R92C_CR);
   3193       1.32    nonaka 	reg |= R92C_CR_HCI_TXDMA_EN | R92C_CR_HCI_RXDMA_EN |
   3194       1.32    nonaka 	    R92C_CR_TXDMA_EN | R92C_CR_RXDMA_EN | R92C_CR_PROTOCOL_EN |
   3195       1.32    nonaka 	    R92C_CR_SCHEDULE_EN | R92C_CR_ENSEC | R92C_CR_CALTMR_EN;
   3196       1.32    nonaka 	urtwn_write_2(sc, R92C_CR, reg);
   3197       1.32    nonaka 
   3198   1.34.4.4     skrll 	return 0;
   3199       1.32    nonaka }
   3200       1.32    nonaka 
   3201       1.32    nonaka static int
   3202        1.1    nonaka urtwn_llt_init(struct urtwn_softc *sc)
   3203        1.1    nonaka {
   3204       1.32    nonaka 	size_t i, page_count, pktbuf_count;
   3205  1.34.4.15     skrll 	uint32_t val;
   3206       1.22  christos 	int error;
   3207        1.1    nonaka 
   3208        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3209        1.1    nonaka 
   3210       1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3211       1.12  christos 
   3212  1.34.4.15     skrll 	if (sc->chip & URTWN_CHIP_88E)
   3213  1.34.4.15     skrll 		page_count = R88E_TX_PAGE_COUNT;
   3214  1.34.4.15     skrll 	else if (sc->chip & URTWN_CHIP_92EU)
   3215  1.34.4.15     skrll 		page_count = R92E_TX_PAGE_COUNT;
   3216  1.34.4.15     skrll 	else
   3217  1.34.4.15     skrll 		page_count = R92C_TX_PAGE_COUNT;
   3218  1.34.4.15     skrll 	if (sc->chip & URTWN_CHIP_88E)
   3219  1.34.4.15     skrll 		pktbuf_count = R88E_TXPKTBUF_COUNT;
   3220  1.34.4.15     skrll 	else if (sc->chip & URTWN_CHIP_92EU)
   3221  1.34.4.15     skrll 		pktbuf_count = R88E_TXPKTBUF_COUNT;
   3222  1.34.4.15     skrll 	else
   3223  1.34.4.15     skrll 		pktbuf_count = R92C_TXPKTBUF_COUNT;
   3224  1.34.4.15     skrll 
   3225  1.34.4.15     skrll 	if (sc->chip & URTWN_CHIP_92EU) {
   3226  1.34.4.15     skrll 		val = urtwn_read_4(sc, R92E_AUTO_LLT) | R92E_AUTO_LLT_EN;
   3227  1.34.4.15     skrll 		urtwn_write_4(sc, R92E_AUTO_LLT, val);
   3228  1.34.4.15     skrll 		DELAY(100);
   3229  1.34.4.15     skrll 		val = urtwn_read_4(sc, R92E_AUTO_LLT);
   3230  1.34.4.15     skrll 		if (val & R92E_AUTO_LLT_EN)
   3231  1.34.4.15     skrll 			return EIO;
   3232  1.34.4.15     skrll 		return 0;
   3233  1.34.4.15     skrll 	}
   3234       1.32    nonaka 
   3235       1.32    nonaka 	/* Reserve pages [0; page_count]. */
   3236       1.32    nonaka 	for (i = 0; i < page_count; i++) {
   3237        1.1    nonaka 		if ((error = urtwn_llt_write(sc, i, i + 1)) != 0)
   3238   1.34.4.4     skrll 			return error;
   3239        1.1    nonaka 	}
   3240        1.1    nonaka 	/* NB: 0xff indicates end-of-list. */
   3241        1.1    nonaka 	if ((error = urtwn_llt_write(sc, i, 0xff)) != 0)
   3242   1.34.4.4     skrll 		return error;
   3243        1.1    nonaka 	/*
   3244       1.32    nonaka 	 * Use pages [page_count + 1; pktbuf_count - 1]
   3245        1.1    nonaka 	 * as ring buffer.
   3246        1.1    nonaka 	 */
   3247       1.32    nonaka 	for (++i; i < pktbuf_count - 1; i++) {
   3248        1.1    nonaka 		if ((error = urtwn_llt_write(sc, i, i + 1)) != 0)
   3249   1.34.4.4     skrll 			return error;
   3250        1.1    nonaka 	}
   3251        1.1    nonaka 	/* Make the last page point to the beginning of the ring buffer. */
   3252       1.32    nonaka 	error = urtwn_llt_write(sc, i, pktbuf_count + 1);
   3253   1.34.4.4     skrll 	return error;
   3254        1.1    nonaka }
   3255        1.1    nonaka 
   3256        1.1    nonaka static void
   3257        1.1    nonaka urtwn_fw_reset(struct urtwn_softc *sc)
   3258        1.1    nonaka {
   3259        1.1    nonaka 	uint16_t reg;
   3260        1.1    nonaka 	int ntries;
   3261        1.1    nonaka 
   3262        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3263        1.1    nonaka 
   3264       1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3265       1.12  christos 
   3266        1.1    nonaka 	/* Tell 8051 to reset itself. */
   3267        1.1    nonaka 	urtwn_write_1(sc, R92C_HMETFR + 3, 0x20);
   3268        1.1    nonaka 
   3269        1.1    nonaka 	/* Wait until 8051 resets by itself. */
   3270        1.1    nonaka 	for (ntries = 0; ntries < 100; ntries++) {
   3271        1.1    nonaka 		reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
   3272        1.1    nonaka 		if (!(reg & R92C_SYS_FUNC_EN_CPUEN))
   3273        1.1    nonaka 			return;
   3274        1.1    nonaka 		DELAY(50);
   3275        1.1    nonaka 	}
   3276        1.1    nonaka 	/* Force 8051 reset. */
   3277       1.32    nonaka 	urtwn_write_2(sc, R92C_SYS_FUNC_EN,
   3278       1.32    nonaka 	    urtwn_read_2(sc, R92C_SYS_FUNC_EN) & ~R92C_SYS_FUNC_EN_CPUEN);
   3279       1.32    nonaka }
   3280       1.32    nonaka 
   3281       1.32    nonaka static void
   3282       1.32    nonaka urtwn_r88e_fw_reset(struct urtwn_softc *sc)
   3283       1.32    nonaka {
   3284       1.32    nonaka 	uint16_t reg;
   3285       1.32    nonaka 
   3286       1.32    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3287       1.32    nonaka 
   3288       1.32    nonaka 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3289       1.32    nonaka 
   3290  1.34.4.15     skrll 	if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3291  1.34.4.15     skrll 		reg = urtwn_read_2(sc, R92C_RSV_CTRL) & ~R92E_RSV_MIO_EN;
   3292  1.34.4.15     skrll 		urtwn_write_2(sc,R92C_RSV_CTRL, reg);
   3293  1.34.4.15     skrll 	}
   3294  1.34.4.15     skrll 	DELAY(50);
   3295  1.34.4.15     skrll 
   3296       1.32    nonaka 	reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
   3297        1.1    nonaka 	urtwn_write_2(sc, R92C_SYS_FUNC_EN, reg & ~R92C_SYS_FUNC_EN_CPUEN);
   3298  1.34.4.15     skrll 	DELAY(50);
   3299  1.34.4.15     skrll 
   3300       1.32    nonaka 	urtwn_write_2(sc, R92C_SYS_FUNC_EN, reg | R92C_SYS_FUNC_EN_CPUEN);
   3301  1.34.4.15     skrll 	DELAY(50);
   3302  1.34.4.15     skrll 
   3303  1.34.4.15     skrll 	if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3304  1.34.4.15     skrll 		reg = urtwn_read_2(sc, R92C_RSV_CTRL) | R92E_RSV_MIO_EN;
   3305  1.34.4.15     skrll 		urtwn_write_2(sc,R92C_RSV_CTRL, reg);
   3306  1.34.4.15     skrll 	}
   3307  1.34.4.15     skrll 	DELAY(50);
   3308  1.34.4.15     skrll 
   3309        1.1    nonaka }
   3310        1.1    nonaka 
   3311        1.1    nonaka static int
   3312        1.1    nonaka urtwn_fw_loadpage(struct urtwn_softc *sc, int page, uint8_t *buf, int len)
   3313        1.1    nonaka {
   3314        1.1    nonaka 	uint32_t reg;
   3315        1.1    nonaka 	int off, mlen, error = 0;
   3316        1.1    nonaka 
   3317        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: page=%d, buf=%p, len=%d\n",
   3318        1.1    nonaka 	    device_xname(sc->sc_dev), __func__, page, buf, len));
   3319        1.1    nonaka 
   3320        1.1    nonaka 	reg = urtwn_read_4(sc, R92C_MCUFWDL);
   3321        1.1    nonaka 	reg = RW(reg, R92C_MCUFWDL_PAGE, page);
   3322        1.1    nonaka 	urtwn_write_4(sc, R92C_MCUFWDL, reg);
   3323        1.1    nonaka 
   3324        1.1    nonaka 	off = R92C_FW_START_ADDR;
   3325        1.1    nonaka 	while (len > 0) {
   3326        1.1    nonaka 		if (len > 196)
   3327        1.1    nonaka 			mlen = 196;
   3328        1.1    nonaka 		else if (len > 4)
   3329        1.1    nonaka 			mlen = 4;
   3330        1.1    nonaka 		else
   3331        1.1    nonaka 			mlen = 1;
   3332        1.1    nonaka 		error = urtwn_write_region(sc, off, buf, mlen);
   3333        1.1    nonaka 		if (error != 0)
   3334        1.1    nonaka 			break;
   3335        1.1    nonaka 		off += mlen;
   3336        1.1    nonaka 		buf += mlen;
   3337        1.1    nonaka 		len -= mlen;
   3338        1.1    nonaka 	}
   3339   1.34.4.4     skrll 	return error;
   3340        1.1    nonaka }
   3341        1.1    nonaka 
   3342        1.1    nonaka static int
   3343        1.1    nonaka urtwn_load_firmware(struct urtwn_softc *sc)
   3344        1.1    nonaka {
   3345        1.1    nonaka 	firmware_handle_t fwh;
   3346        1.1    nonaka 	const struct r92c_fw_hdr *hdr;
   3347        1.1    nonaka 	const char *name;
   3348        1.1    nonaka 	u_char *fw, *ptr;
   3349        1.1    nonaka 	size_t len;
   3350        1.1    nonaka 	uint32_t reg;
   3351        1.1    nonaka 	int mlen, ntries, page, error;
   3352        1.1    nonaka 
   3353        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3354        1.1    nonaka 
   3355       1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3356       1.12  christos 
   3357        1.1    nonaka 	/* Read firmware image from the filesystem. */
   3358       1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E))
   3359       1.32    nonaka 		name = "rtl8188eufw.bin";
   3360  1.34.4.15     skrll 	else if (ISSET(sc->chip, URTWN_CHIP_92EU))
   3361  1.34.4.15     skrll 		name = "rtl8192eefw.bin";
   3362       1.32    nonaka 	else if ((sc->chip & (URTWN_CHIP_UMC_A_CUT | URTWN_CHIP_92C)) ==
   3363        1.1    nonaka 	    URTWN_CHIP_UMC_A_CUT)
   3364        1.5       riz 		name = "rtl8192cfwU.bin";
   3365        1.1    nonaka 	else
   3366        1.5       riz 		name = "rtl8192cfw.bin";
   3367        1.5       riz 	if ((error = firmware_open("if_urtwn", name, &fwh)) != 0) {
   3368        1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3369       1.32    nonaka 		    "failed load firmware of file %s (error %d)\n", name,
   3370       1.32    nonaka 		    error);
   3371   1.34.4.4     skrll 		return error;
   3372        1.1    nonaka 	}
   3373   1.34.4.8     skrll 	const size_t fwlen = len = firmware_get_size(fwh);
   3374        1.1    nonaka 	fw = firmware_malloc(len);
   3375        1.1    nonaka 	if (fw == NULL) {
   3376        1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3377        1.1    nonaka 		    "failed to allocate firmware memory\n");
   3378        1.1    nonaka 		firmware_close(fwh);
   3379   1.34.4.4     skrll 		return ENOMEM;
   3380        1.1    nonaka 	}
   3381        1.1    nonaka 	error = firmware_read(fwh, 0, fw, len);
   3382        1.1    nonaka 	firmware_close(fwh);
   3383        1.1    nonaka 	if (error != 0) {
   3384        1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3385        1.1    nonaka 		    "failed to read firmware (error %d)\n", error);
   3386   1.34.4.8     skrll 		firmware_free(fw, fwlen);
   3387   1.34.4.4     skrll 		return error;
   3388        1.1    nonaka 	}
   3389        1.1    nonaka 
   3390  1.34.4.15     skrll 	len = fwlen;
   3391        1.1    nonaka 	ptr = fw;
   3392        1.1    nonaka 	hdr = (const struct r92c_fw_hdr *)ptr;
   3393        1.1    nonaka 	/* Check if there is a valid FW header and skip it. */
   3394        1.1    nonaka 	if ((le16toh(hdr->signature) >> 4) == 0x88c ||
   3395       1.32    nonaka 	    (le16toh(hdr->signature) >> 4) == 0x88e ||
   3396  1.34.4.15     skrll 	    (le16toh(hdr->signature) >> 4) == 0x92e ||
   3397        1.1    nonaka 	    (le16toh(hdr->signature) >> 4) == 0x92c) {
   3398        1.1    nonaka 		DPRINTFN(DBG_INIT, ("%s: %s: FW V%d.%d %02d-%02d %02d:%02d\n",
   3399        1.1    nonaka 		    device_xname(sc->sc_dev), __func__,
   3400        1.1    nonaka 		    le16toh(hdr->version), le16toh(hdr->subversion),
   3401        1.1    nonaka 		    hdr->month, hdr->date, hdr->hour, hdr->minute));
   3402        1.1    nonaka 		ptr += sizeof(*hdr);
   3403        1.1    nonaka 		len -= sizeof(*hdr);
   3404        1.1    nonaka 	}
   3405        1.1    nonaka 
   3406       1.32    nonaka 	if (urtwn_read_1(sc, R92C_MCUFWDL) & R92C_MCUFWDL_RAM_DL_SEL) {
   3407  1.34.4.15     skrll 		if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   3408  1.34.4.15     skrll 		    ISSET(sc->chip, URTWN_CHIP_92EU))
   3409       1.32    nonaka 			urtwn_r88e_fw_reset(sc);
   3410       1.32    nonaka 		else
   3411       1.32    nonaka 			urtwn_fw_reset(sc);
   3412        1.1    nonaka 	}
   3413  1.34.4.15     skrll 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   3414  1.34.4.15     skrll 	    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3415       1.32    nonaka 		urtwn_write_2(sc, R92C_SYS_FUNC_EN,
   3416       1.32    nonaka 		    urtwn_read_2(sc, R92C_SYS_FUNC_EN) |
   3417       1.32    nonaka 		    R92C_SYS_FUNC_EN_CPUEN);
   3418       1.32    nonaka 	}
   3419        1.1    nonaka 
   3420        1.1    nonaka 	/* download enabled */
   3421        1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL,
   3422        1.1    nonaka 	    urtwn_read_1(sc, R92C_MCUFWDL) | R92C_MCUFWDL_EN);
   3423        1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL + 2,
   3424        1.1    nonaka 	    urtwn_read_1(sc, R92C_MCUFWDL + 2) & ~0x08);
   3425        1.1    nonaka 
   3426       1.32    nonaka 	/* Reset the FWDL checksum. */
   3427       1.32    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL,
   3428  1.34.4.15     skrll 	urtwn_read_1(sc, R92C_MCUFWDL) | R92C_MCUFWDL_CHKSUM_RPT);
   3429       1.32    nonaka 
   3430  1.34.4.15     skrll 	DELAY(50);
   3431        1.1    nonaka 	/* download firmware */
   3432        1.1    nonaka 	for (page = 0; len > 0; page++) {
   3433        1.1    nonaka 		mlen = MIN(len, R92C_FW_PAGE_SIZE);
   3434        1.1    nonaka 		error = urtwn_fw_loadpage(sc, page, ptr, mlen);
   3435        1.1    nonaka 		if (error != 0) {
   3436        1.1    nonaka 			aprint_error_dev(sc->sc_dev,
   3437        1.1    nonaka 			    "could not load firmware page %d\n", page);
   3438        1.1    nonaka 			goto fail;
   3439        1.1    nonaka 		}
   3440        1.1    nonaka 		ptr += mlen;
   3441        1.1    nonaka 		len -= mlen;
   3442        1.1    nonaka 	}
   3443        1.1    nonaka 
   3444        1.1    nonaka 	/* download disable */
   3445        1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL,
   3446        1.1    nonaka 	    urtwn_read_1(sc, R92C_MCUFWDL) & ~R92C_MCUFWDL_EN);
   3447        1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL + 1, 0);
   3448        1.1    nonaka 
   3449        1.1    nonaka 	/* Wait for checksum report. */
   3450        1.1    nonaka 	for (ntries = 0; ntries < 1000; ntries++) {
   3451        1.1    nonaka 		if (urtwn_read_4(sc, R92C_MCUFWDL) & R92C_MCUFWDL_CHKSUM_RPT)
   3452        1.1    nonaka 			break;
   3453        1.1    nonaka 		DELAY(5);
   3454        1.1    nonaka 	}
   3455        1.1    nonaka 	if (ntries == 1000) {
   3456        1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3457        1.1    nonaka 		    "timeout waiting for checksum report\n");
   3458        1.1    nonaka 		error = ETIMEDOUT;
   3459        1.1    nonaka 		goto fail;
   3460        1.1    nonaka 	}
   3461        1.1    nonaka 
   3462        1.1    nonaka 	/* Wait for firmware readiness. */
   3463        1.1    nonaka 	reg = urtwn_read_4(sc, R92C_MCUFWDL);
   3464        1.1    nonaka 	reg = (reg & ~R92C_MCUFWDL_WINTINI_RDY) | R92C_MCUFWDL_RDY;
   3465        1.1    nonaka 	urtwn_write_4(sc, R92C_MCUFWDL, reg);
   3466  1.34.4.15     skrll 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   3467  1.34.4.15     skrll 	    ISSET(sc->chip, URTWN_CHIP_92EU))
   3468       1.32    nonaka 		urtwn_r88e_fw_reset(sc);
   3469        1.1    nonaka 	for (ntries = 0; ntries < 1000; ntries++) {
   3470        1.1    nonaka 		if (urtwn_read_4(sc, R92C_MCUFWDL) & R92C_MCUFWDL_WINTINI_RDY)
   3471        1.1    nonaka 			break;
   3472        1.1    nonaka 		DELAY(5);
   3473        1.1    nonaka 	}
   3474        1.1    nonaka 	if (ntries == 1000) {
   3475        1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3476        1.1    nonaka 		    "timeout waiting for firmware readiness\n");
   3477        1.1    nonaka 		error = ETIMEDOUT;
   3478        1.1    nonaka 		goto fail;
   3479        1.1    nonaka 	}
   3480        1.1    nonaka  fail:
   3481   1.34.4.8     skrll 	firmware_free(fw, fwlen);
   3482   1.34.4.4     skrll 	return error;
   3483        1.1    nonaka }
   3484        1.1    nonaka 
   3485       1.32    nonaka static __inline int
   3486       1.32    nonaka urtwn_dma_init(struct urtwn_softc *sc)
   3487       1.32    nonaka {
   3488       1.32    nonaka 
   3489       1.32    nonaka 	return sc->sc_dma_init(sc);
   3490       1.32    nonaka }
   3491       1.32    nonaka 
   3492        1.1    nonaka static int
   3493       1.32    nonaka urtwn_r92c_dma_init(struct urtwn_softc *sc)
   3494        1.1    nonaka {
   3495        1.1    nonaka 	int hashq, hasnq, haslq, nqueues, nqpages, nrempages;
   3496        1.1    nonaka 	uint32_t reg;
   3497        1.1    nonaka 	int error;
   3498        1.1    nonaka 
   3499        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3500        1.1    nonaka 
   3501       1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3502       1.12  christos 
   3503        1.1    nonaka 	/* Initialize LLT table. */
   3504        1.1    nonaka 	error = urtwn_llt_init(sc);
   3505        1.1    nonaka 	if (error != 0)
   3506   1.34.4.4     skrll 		return error;
   3507        1.1    nonaka 
   3508        1.1    nonaka 	/* Get Tx queues to USB endpoints mapping. */
   3509        1.1    nonaka 	hashq = hasnq = haslq = 0;
   3510        1.1    nonaka 	reg = urtwn_read_2(sc, R92C_USB_EP + 1);
   3511        1.1    nonaka 	DPRINTFN(DBG_INIT, ("%s: %s: USB endpoints mapping 0x%x\n",
   3512        1.1    nonaka 	    device_xname(sc->sc_dev), __func__, reg));
   3513        1.1    nonaka 	if (MS(reg, R92C_USB_EP_HQ) != 0)
   3514        1.1    nonaka 		hashq = 1;
   3515        1.1    nonaka 	if (MS(reg, R92C_USB_EP_NQ) != 0)
   3516        1.1    nonaka 		hasnq = 1;
   3517        1.1    nonaka 	if (MS(reg, R92C_USB_EP_LQ) != 0)
   3518        1.1    nonaka 		haslq = 1;
   3519        1.1    nonaka 	nqueues = hashq + hasnq + haslq;
   3520        1.1    nonaka 	if (nqueues == 0)
   3521   1.34.4.4     skrll 		return EIO;
   3522        1.1    nonaka 	/* Get the number of pages for each queue. */
   3523        1.1    nonaka 	nqpages = (R92C_TX_PAGE_COUNT - R92C_PUBQ_NPAGES) / nqueues;
   3524        1.1    nonaka 	/* The remaining pages are assigned to the high priority queue. */
   3525        1.1    nonaka 	nrempages = (R92C_TX_PAGE_COUNT - R92C_PUBQ_NPAGES) % nqueues;
   3526        1.1    nonaka 
   3527        1.1    nonaka 	/* Set number of pages for normal priority queue. */
   3528        1.1    nonaka 	urtwn_write_1(sc, R92C_RQPN_NPQ, hasnq ? nqpages : 0);
   3529        1.1    nonaka 	urtwn_write_4(sc, R92C_RQPN,
   3530        1.1    nonaka 	    /* Set number of pages for public queue. */
   3531        1.1    nonaka 	    SM(R92C_RQPN_PUBQ, R92C_PUBQ_NPAGES) |
   3532        1.1    nonaka 	    /* Set number of pages for high priority queue. */
   3533        1.1    nonaka 	    SM(R92C_RQPN_HPQ, hashq ? nqpages + nrempages : 0) |
   3534        1.1    nonaka 	    /* Set number of pages for low priority queue. */
   3535        1.1    nonaka 	    SM(R92C_RQPN_LPQ, haslq ? nqpages : 0) |
   3536        1.1    nonaka 	    /* Load values. */
   3537        1.1    nonaka 	    R92C_RQPN_LD);
   3538        1.1    nonaka 
   3539        1.1    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_BCNQ_BDNY, R92C_TX_PAGE_BOUNDARY);
   3540        1.1    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_MGQ_BDNY, R92C_TX_PAGE_BOUNDARY);
   3541        1.1    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_WMAC_LBK_BF_HD, R92C_TX_PAGE_BOUNDARY);
   3542        1.1    nonaka 	urtwn_write_1(sc, R92C_TRXFF_BNDY, R92C_TX_PAGE_BOUNDARY);
   3543        1.1    nonaka 	urtwn_write_1(sc, R92C_TDECTRL + 1, R92C_TX_PAGE_BOUNDARY);
   3544        1.1    nonaka 
   3545        1.1    nonaka 	/* Set queue to USB pipe mapping. */
   3546        1.1    nonaka 	reg = urtwn_read_2(sc, R92C_TRXDMA_CTRL);
   3547        1.1    nonaka 	reg &= ~R92C_TRXDMA_CTRL_QMAP_M;
   3548        1.1    nonaka 	if (nqueues == 1) {
   3549        1.1    nonaka 		if (hashq) {
   3550        1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_HQ;
   3551        1.1    nonaka 		} else if (hasnq) {
   3552        1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_NQ;
   3553        1.1    nonaka 		} else {
   3554        1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_LQ;
   3555        1.1    nonaka 		}
   3556        1.1    nonaka 	} else if (nqueues == 2) {
   3557        1.1    nonaka 		/* All 2-endpoints configs have a high priority queue. */
   3558        1.1    nonaka 		if (!hashq) {
   3559   1.34.4.4     skrll 			return EIO;
   3560        1.1    nonaka 		}
   3561        1.1    nonaka 		if (hasnq) {
   3562        1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_HQ_NQ;
   3563        1.1    nonaka 		} else {
   3564        1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_HQ_LQ;
   3565        1.1    nonaka 		}
   3566        1.1    nonaka 	} else {
   3567        1.1    nonaka 		reg |= R92C_TRXDMA_CTRL_QMAP_3EP;
   3568        1.1    nonaka 	}
   3569        1.1    nonaka 	urtwn_write_2(sc, R92C_TRXDMA_CTRL, reg);
   3570        1.1    nonaka 
   3571        1.1    nonaka 	/* Set Tx/Rx transfer page boundary. */
   3572        1.1    nonaka 	urtwn_write_2(sc, R92C_TRXFF_BNDY + 2, 0x27ff);
   3573        1.1    nonaka 
   3574        1.1    nonaka 	/* Set Tx/Rx transfer page size. */
   3575        1.1    nonaka 	urtwn_write_1(sc, R92C_PBP,
   3576        1.1    nonaka 	    SM(R92C_PBP_PSRX, R92C_PBP_128) | SM(R92C_PBP_PSTX, R92C_PBP_128));
   3577   1.34.4.4     skrll 	return 0;
   3578        1.1    nonaka }
   3579        1.1    nonaka 
   3580       1.32    nonaka static int
   3581       1.32    nonaka urtwn_r88e_dma_init(struct urtwn_softc *sc)
   3582       1.32    nonaka {
   3583       1.32    nonaka 	usb_interface_descriptor_t *id;
   3584       1.32    nonaka 	uint32_t reg;
   3585       1.32    nonaka 	int nqueues;
   3586       1.32    nonaka 	int error;
   3587       1.32    nonaka 
   3588       1.32    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3589       1.32    nonaka 
   3590       1.32    nonaka 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3591       1.32    nonaka 
   3592       1.32    nonaka 	/* Initialize LLT table. */
   3593       1.32    nonaka 	error = urtwn_llt_init(sc);
   3594       1.32    nonaka 	if (error != 0)
   3595   1.34.4.4     skrll 		return error;
   3596       1.32    nonaka 
   3597       1.32    nonaka 	/* Get Tx queues to USB endpoints mapping. */
   3598       1.32    nonaka 	id = usbd_get_interface_descriptor(sc->sc_iface);
   3599       1.32    nonaka 	nqueues = id->bNumEndpoints - 1;
   3600       1.32    nonaka 	if (nqueues == 0)
   3601   1.34.4.4     skrll 		return EIO;
   3602       1.32    nonaka 
   3603       1.32    nonaka 	/* Set number of pages for normal priority queue. */
   3604       1.32    nonaka 	urtwn_write_2(sc, R92C_RQPN_NPQ, 0);
   3605       1.32    nonaka 	urtwn_write_2(sc, R92C_RQPN_NPQ, 0x000d);
   3606       1.32    nonaka 	urtwn_write_4(sc, R92C_RQPN, 0x808e000d);
   3607       1.32    nonaka 
   3608       1.32    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_BCNQ_BDNY, R88E_TX_PAGE_BOUNDARY);
   3609       1.32    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_MGQ_BDNY, R88E_TX_PAGE_BOUNDARY);
   3610       1.32    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_WMAC_LBK_BF_HD, R88E_TX_PAGE_BOUNDARY);
   3611       1.32    nonaka 	urtwn_write_1(sc, R92C_TRXFF_BNDY, R88E_TX_PAGE_BOUNDARY);
   3612       1.32    nonaka 	urtwn_write_1(sc, R92C_TDECTRL + 1, R88E_TX_PAGE_BOUNDARY);
   3613       1.32    nonaka 
   3614       1.32    nonaka 	/* Set queue to USB pipe mapping. */
   3615       1.32    nonaka 	reg = urtwn_read_2(sc, R92C_TRXDMA_CTRL);
   3616       1.32    nonaka 	reg &= ~R92C_TRXDMA_CTRL_QMAP_M;
   3617       1.32    nonaka 	if (nqueues == 1)
   3618       1.32    nonaka 		reg |= R92C_TRXDMA_CTRL_QMAP_LQ;
   3619       1.32    nonaka 	else if (nqueues == 2)
   3620       1.32    nonaka 		reg |= R92C_TRXDMA_CTRL_QMAP_HQ_NQ;
   3621       1.32    nonaka 	else
   3622       1.32    nonaka 		reg |= R92C_TRXDMA_CTRL_QMAP_3EP;
   3623       1.32    nonaka 	urtwn_write_2(sc, R92C_TRXDMA_CTRL, reg);
   3624       1.32    nonaka 
   3625       1.32    nonaka 	/* Set Tx/Rx transfer page boundary. */
   3626       1.32    nonaka 	urtwn_write_2(sc, R92C_TRXFF_BNDY + 2, 0x23ff);
   3627       1.32    nonaka 
   3628       1.32    nonaka 	/* Set Tx/Rx transfer page size. */
   3629       1.32    nonaka 	urtwn_write_1(sc, R92C_PBP,
   3630       1.32    nonaka 	    SM(R92C_PBP_PSRX, R92C_PBP_128) | SM(R92C_PBP_PSTX, R92C_PBP_128));
   3631       1.32    nonaka 
   3632   1.34.4.4     skrll 	return 0;
   3633       1.32    nonaka }
   3634       1.32    nonaka 
   3635        1.1    nonaka static void
   3636        1.1    nonaka urtwn_mac_init(struct urtwn_softc *sc)
   3637        1.1    nonaka {
   3638       1.22  christos 	size_t i;
   3639        1.1    nonaka 
   3640        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3641        1.1    nonaka 
   3642       1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3643       1.12  christos 
   3644        1.1    nonaka 	/* Write MAC initialization values. */
   3645       1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E)) {
   3646       1.32    nonaka 		for (i = 0; i < __arraycount(rtl8188eu_mac); i++)
   3647       1.32    nonaka 			urtwn_write_1(sc, rtl8188eu_mac[i].reg,
   3648       1.32    nonaka 			    rtl8188eu_mac[i].val);
   3649  1.34.4.15     skrll 	} else if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3650  1.34.4.15     skrll 		for (i = 0; i < __arraycount(rtl8192eu_mac); i++)
   3651  1.34.4.15     skrll 			urtwn_write_1(sc, rtl8192eu_mac[i].reg,
   3652  1.34.4.15     skrll 			    rtl8192eu_mac[i].val);
   3653       1.32    nonaka 	} else {
   3654       1.32    nonaka 		for (i = 0; i < __arraycount(rtl8192cu_mac); i++)
   3655       1.32    nonaka 			urtwn_write_1(sc, rtl8192cu_mac[i].reg,
   3656       1.32    nonaka 			    rtl8192cu_mac[i].val);
   3657       1.32    nonaka 	}
   3658        1.1    nonaka }
   3659        1.1    nonaka 
   3660        1.1    nonaka static void
   3661        1.1    nonaka urtwn_bb_init(struct urtwn_softc *sc)
   3662        1.1    nonaka {
   3663        1.1    nonaka 	const struct urtwn_bb_prog *prog;
   3664        1.1    nonaka 	uint32_t reg;
   3665       1.32    nonaka 	uint8_t crystalcap;
   3666       1.22  christos 	size_t i;
   3667        1.1    nonaka 
   3668        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3669        1.1    nonaka 
   3670       1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3671       1.12  christos 
   3672        1.1    nonaka 	/* Enable BB and RF. */
   3673        1.1    nonaka 	urtwn_write_2(sc, R92C_SYS_FUNC_EN,
   3674        1.1    nonaka 	    urtwn_read_2(sc, R92C_SYS_FUNC_EN) |
   3675        1.1    nonaka 	    R92C_SYS_FUNC_EN_BBRSTB | R92C_SYS_FUNC_EN_BB_GLB_RST |
   3676        1.1    nonaka 	    R92C_SYS_FUNC_EN_DIO_RF);
   3677        1.1    nonaka 
   3678  1.34.4.15     skrll 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   3679  1.34.4.15     skrll 	    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3680       1.32    nonaka 		urtwn_write_1(sc, R92C_AFE_PLL_CTRL, 0x83);
   3681       1.32    nonaka 		urtwn_write_1(sc, R92C_AFE_PLL_CTRL + 1, 0xdb);
   3682       1.32    nonaka 	}
   3683        1.1    nonaka 
   3684        1.1    nonaka 	urtwn_write_1(sc, R92C_RF_CTRL,
   3685        1.1    nonaka 	    R92C_RF_CTRL_EN | R92C_RF_CTRL_RSTB | R92C_RF_CTRL_SDMRSTB);
   3686        1.1    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   3687        1.1    nonaka 	    R92C_SYS_FUNC_EN_USBA | R92C_SYS_FUNC_EN_USBD |
   3688        1.1    nonaka 	    R92C_SYS_FUNC_EN_BB_GLB_RST | R92C_SYS_FUNC_EN_BBRSTB);
   3689        1.1    nonaka 
   3690  1.34.4.15     skrll 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   3691  1.34.4.15     skrll 	    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3692       1.32    nonaka 		urtwn_write_1(sc, R92C_LDOHCI12_CTRL, 0x0f);
   3693       1.32    nonaka 		urtwn_write_1(sc, 0x15, 0xe9);
   3694       1.32    nonaka 		urtwn_write_1(sc, R92C_AFE_XTAL_CTRL + 1, 0x80);
   3695       1.32    nonaka 	}
   3696        1.1    nonaka 
   3697        1.1    nonaka 	/* Select BB programming based on board type. */
   3698       1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E))
   3699       1.32    nonaka 		prog = &rtl8188eu_bb_prog;
   3700  1.34.4.15     skrll 	else if (ISSET(sc->chip, URTWN_CHIP_92EU))
   3701  1.34.4.15     skrll 		prog = &rtl8192eu_bb_prog;
   3702       1.32    nonaka 	else if (!(sc->chip & URTWN_CHIP_92C)) {
   3703        1.1    nonaka 		if (sc->board_type == R92C_BOARD_TYPE_MINICARD) {
   3704        1.1    nonaka 			prog = &rtl8188ce_bb_prog;
   3705        1.1    nonaka 		} else if (sc->board_type == R92C_BOARD_TYPE_HIGHPA) {
   3706        1.1    nonaka 			prog = &rtl8188ru_bb_prog;
   3707        1.1    nonaka 		} else {
   3708        1.1    nonaka 			prog = &rtl8188cu_bb_prog;
   3709        1.1    nonaka 		}
   3710        1.1    nonaka 	} else {
   3711        1.1    nonaka 		if (sc->board_type == R92C_BOARD_TYPE_MINICARD) {
   3712        1.1    nonaka 			prog = &rtl8192ce_bb_prog;
   3713        1.1    nonaka 		} else {
   3714        1.1    nonaka 			prog = &rtl8192cu_bb_prog;
   3715        1.1    nonaka 		}
   3716        1.1    nonaka 	}
   3717        1.1    nonaka 	/* Write BB initialization values. */
   3718        1.1    nonaka 	for (i = 0; i < prog->count; i++) {
   3719        1.1    nonaka 		/* additional delay depend on registers */
   3720        1.1    nonaka 		switch (prog->regs[i]) {
   3721        1.1    nonaka 		case 0xfe:
   3722  1.34.4.15     skrll 			urtwn_delay_ms(sc, 50);
   3723        1.1    nonaka 			break;
   3724        1.1    nonaka 		case 0xfd:
   3725  1.34.4.15     skrll 			urtwn_delay_ms(sc, 5);
   3726        1.1    nonaka 			break;
   3727        1.1    nonaka 		case 0xfc:
   3728  1.34.4.15     skrll 			urtwn_delay_ms(sc, 1);
   3729        1.1    nonaka 			break;
   3730        1.1    nonaka 		case 0xfb:
   3731        1.1    nonaka 			DELAY(50);
   3732        1.1    nonaka 			break;
   3733        1.1    nonaka 		case 0xfa:
   3734        1.1    nonaka 			DELAY(5);
   3735        1.1    nonaka 			break;
   3736        1.1    nonaka 		case 0xf9:
   3737        1.1    nonaka 			DELAY(1);
   3738        1.1    nonaka 			break;
   3739        1.1    nonaka 		}
   3740        1.1    nonaka 		urtwn_bb_write(sc, prog->regs[i], prog->vals[i]);
   3741        1.1    nonaka 		DELAY(1);
   3742        1.1    nonaka 	}
   3743        1.1    nonaka 
   3744        1.1    nonaka 	if (sc->chip & URTWN_CHIP_92C_1T2R) {
   3745        1.1    nonaka 		/* 8192C 1T only configuration. */
   3746        1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA0_TXINFO);
   3747        1.1    nonaka 		reg = (reg & ~0x00000003) | 0x2;
   3748        1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_TXINFO, reg);
   3749        1.1    nonaka 
   3750        1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA1_TXINFO);
   3751        1.1    nonaka 		reg = (reg & ~0x00300033) | 0x00200022;
   3752        1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA1_TXINFO, reg);
   3753        1.1    nonaka 
   3754        1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_CCK0_AFESETTING);
   3755        1.1    nonaka 		reg = (reg & ~0xff000000) | (0x45 << 24);
   3756        1.1    nonaka 		urtwn_bb_write(sc, R92C_CCK0_AFESETTING, reg);
   3757        1.1    nonaka 
   3758        1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_OFDM0_TRXPATHENA);
   3759        1.1    nonaka 		reg = (reg & ~0x000000ff) | 0x23;
   3760        1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_TRXPATHENA, reg);
   3761        1.1    nonaka 
   3762        1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_OFDM0_AGCPARAM1);
   3763        1.1    nonaka 		reg = (reg & ~0x00000030) | (1 << 4);
   3764        1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCPARAM1, reg);
   3765        1.1    nonaka 
   3766        1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe74);
   3767        1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   3768        1.1    nonaka 		urtwn_bb_write(sc, 0xe74, reg);
   3769        1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe78);
   3770        1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   3771        1.1    nonaka 		urtwn_bb_write(sc, 0xe78, reg);
   3772        1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe7c);
   3773        1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   3774        1.1    nonaka 		urtwn_bb_write(sc, 0xe7c, reg);
   3775        1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe80);
   3776        1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   3777        1.1    nonaka 		urtwn_bb_write(sc, 0xe80, reg);
   3778        1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe88);
   3779        1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   3780        1.1    nonaka 		urtwn_bb_write(sc, 0xe88, reg);
   3781        1.1    nonaka 	}
   3782        1.1    nonaka 
   3783        1.1    nonaka 	/* Write AGC values. */
   3784        1.1    nonaka 	for (i = 0; i < prog->agccount; i++) {
   3785        1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCRSSITABLE, prog->agcvals[i]);
   3786        1.1    nonaka 		DELAY(1);
   3787        1.1    nonaka 	}
   3788        1.1    nonaka 
   3789  1.34.4.15     skrll 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   3790  1.34.4.15     skrll 	    ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3791       1.32    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), 0x69553422);
   3792       1.32    nonaka 		DELAY(1);
   3793       1.32    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), 0x69553420);
   3794       1.32    nonaka 		DELAY(1);
   3795       1.32    nonaka 
   3796  1.34.4.15     skrll 		if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3797  1.34.4.15     skrll 			urtwn_write_2(sc, R92C_AFE_CTRL3, urtwn_read_2(sc,
   3798  1.34.4.15     skrll 			    R92C_AFE_CTRL3));
   3799  1.34.4.15     skrll 		}
   3800  1.34.4.15     skrll 
   3801       1.32    nonaka 		crystalcap = sc->r88e_rom[0xb9];
   3802       1.32    nonaka 		if (crystalcap == 0xff)
   3803       1.32    nonaka 			crystalcap = 0x20;
   3804       1.32    nonaka 		crystalcap &= 0x3f;
   3805       1.32    nonaka 		reg = urtwn_bb_read(sc, R92C_AFE_XTAL_CTRL);
   3806       1.32    nonaka 		urtwn_bb_write(sc, R92C_AFE_XTAL_CTRL,
   3807       1.32    nonaka 		    RW(reg, R92C_AFE_XTAL_CTRL_ADDR,
   3808       1.32    nonaka 		    crystalcap | crystalcap << 6));
   3809       1.32    nonaka 	} else {
   3810       1.32    nonaka 		if (urtwn_bb_read(sc, R92C_HSSI_PARAM2(0)) &
   3811       1.32    nonaka 		    R92C_HSSI_PARAM2_CCK_HIPWR) {
   3812       1.32    nonaka 			SET(sc->sc_flags, URTWN_FLAG_CCK_HIPWR);
   3813       1.32    nonaka 		}
   3814        1.1    nonaka 	}
   3815        1.1    nonaka }
   3816        1.1    nonaka 
   3817        1.1    nonaka static void
   3818        1.1    nonaka urtwn_rf_init(struct urtwn_softc *sc)
   3819        1.1    nonaka {
   3820        1.1    nonaka 	const struct urtwn_rf_prog *prog;
   3821        1.1    nonaka 	uint32_t reg, mask, saved;
   3822       1.22  christos 	size_t i, j, idx;
   3823        1.1    nonaka 
   3824        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3825        1.1    nonaka 
   3826        1.1    nonaka 	/* Select RF programming based on board type. */
   3827       1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E))
   3828       1.32    nonaka 		prog = rtl8188eu_rf_prog;
   3829  1.34.4.15     skrll 	else if (ISSET(sc->chip, URTWN_CHIP_92EU))
   3830  1.34.4.15     skrll 		prog = rtl8192eu_rf_prog;
   3831       1.32    nonaka 	else if (!(sc->chip & URTWN_CHIP_92C)) {
   3832        1.1    nonaka 		if (sc->board_type == R92C_BOARD_TYPE_MINICARD) {
   3833        1.1    nonaka 			prog = rtl8188ce_rf_prog;
   3834        1.1    nonaka 		} else if (sc->board_type == R92C_BOARD_TYPE_HIGHPA) {
   3835        1.1    nonaka 			prog = rtl8188ru_rf_prog;
   3836        1.1    nonaka 		} else {
   3837        1.1    nonaka 			prog = rtl8188cu_rf_prog;
   3838        1.1    nonaka 		}
   3839        1.1    nonaka 	} else {
   3840        1.1    nonaka 		prog = rtl8192ce_rf_prog;
   3841        1.1    nonaka 	}
   3842        1.1    nonaka 
   3843        1.1    nonaka 	for (i = 0; i < sc->nrxchains; i++) {
   3844        1.1    nonaka 		/* Save RF_ENV control type. */
   3845        1.1    nonaka 		idx = i / 2;
   3846        1.1    nonaka 		mask = 0xffffU << ((i % 2) * 16);
   3847        1.1    nonaka 		saved = urtwn_bb_read(sc, R92C_FPGA0_RFIFACESW(idx)) & mask;
   3848        1.1    nonaka 
   3849        1.1    nonaka 		/* Set RF_ENV enable. */
   3850        1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACEOE(i));
   3851        1.1    nonaka 		reg |= 0x100000;
   3852        1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFIFACEOE(i), reg);
   3853  1.34.4.15     skrll 		DELAY(50);
   3854        1.1    nonaka 
   3855        1.1    nonaka 		/* Set RF_ENV output high. */
   3856        1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACEOE(i));
   3857        1.1    nonaka 		reg |= 0x10;
   3858        1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFIFACEOE(i), reg);
   3859  1.34.4.15     skrll 		DELAY(50);
   3860        1.1    nonaka 
   3861        1.1    nonaka 		/* Set address and data lengths of RF registers. */
   3862        1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_HSSI_PARAM2(i));
   3863        1.1    nonaka 		reg &= ~R92C_HSSI_PARAM2_ADDR_LENGTH;
   3864        1.1    nonaka 		urtwn_bb_write(sc, R92C_HSSI_PARAM2(i), reg);
   3865  1.34.4.15     skrll 		DELAY(50);
   3866        1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_HSSI_PARAM2(i));
   3867        1.1    nonaka 		reg &= ~R92C_HSSI_PARAM2_DATA_LENGTH;
   3868        1.1    nonaka 		urtwn_bb_write(sc, R92C_HSSI_PARAM2(i), reg);
   3869  1.34.4.15     skrll 		DELAY(50);
   3870        1.1    nonaka 
   3871        1.1    nonaka 		/* Write RF initialization values for this chain. */
   3872        1.1    nonaka 		for (j = 0; j < prog[i].count; j++) {
   3873        1.1    nonaka 			if (prog[i].regs[j] >= 0xf9 &&
   3874        1.1    nonaka 			    prog[i].regs[j] <= 0xfe) {
   3875        1.1    nonaka 				/*
   3876        1.1    nonaka 				 * These are fake RF registers offsets that
   3877        1.1    nonaka 				 * indicate a delay is required.
   3878        1.1    nonaka 				 */
   3879  1.34.4.15     skrll 				urtwn_delay_ms(sc, 50);
   3880        1.1    nonaka 				continue;
   3881        1.1    nonaka 			}
   3882        1.1    nonaka 			urtwn_rf_write(sc, i, prog[i].regs[j], prog[i].vals[j]);
   3883  1.34.4.15     skrll 			DELAY(5);
   3884        1.1    nonaka 		}
   3885        1.1    nonaka 
   3886        1.1    nonaka 		/* Restore RF_ENV control type. */
   3887        1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACESW(idx)) & ~mask;
   3888        1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFIFACESW(idx), reg | saved);
   3889        1.1    nonaka 	}
   3890        1.1    nonaka 
   3891        1.1    nonaka 	if ((sc->chip & (URTWN_CHIP_UMC_A_CUT | URTWN_CHIP_92C)) ==
   3892        1.1    nonaka 	    URTWN_CHIP_UMC_A_CUT) {
   3893        1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_RX_G1, 0x30255);
   3894        1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_RX_G2, 0x50a00);
   3895        1.1    nonaka 	}
   3896        1.1    nonaka 
   3897        1.1    nonaka 	/* Cache RF register CHNLBW. */
   3898        1.1    nonaka 	for (i = 0; i < 2; i++) {
   3899        1.1    nonaka 		sc->rf_chnlbw[i] = urtwn_rf_read(sc, i, R92C_RF_CHNLBW);
   3900        1.1    nonaka 	}
   3901        1.1    nonaka }
   3902        1.1    nonaka 
   3903        1.1    nonaka static void
   3904        1.1    nonaka urtwn_cam_init(struct urtwn_softc *sc)
   3905        1.1    nonaka {
   3906        1.1    nonaka 	uint32_t content, command;
   3907        1.1    nonaka 	uint8_t idx;
   3908       1.22  christos 	size_t i;
   3909        1.1    nonaka 
   3910        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3911        1.1    nonaka 
   3912       1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3913  1.34.4.15     skrll 	if (ISSET(sc->chip, URTWN_CHIP_92EU))
   3914  1.34.4.15     skrll 		return;
   3915       1.12  christos 
   3916        1.1    nonaka 	for (idx = 0; idx < R92C_CAM_ENTRY_COUNT; idx++) {
   3917        1.1    nonaka 		content = (idx & 3)
   3918        1.1    nonaka 		    | (R92C_CAM_ALGO_AES << R92C_CAM_ALGO_S)
   3919        1.1    nonaka 		    | R92C_CAM_VALID;
   3920        1.1    nonaka 
   3921        1.1    nonaka 		command = R92C_CAMCMD_POLLING
   3922        1.1    nonaka 		    | R92C_CAMCMD_WRITE
   3923        1.1    nonaka 		    | R92C_CAM_CTL0(idx);
   3924        1.1    nonaka 
   3925        1.1    nonaka 		urtwn_write_4(sc, R92C_CAMWRITE, content);
   3926        1.1    nonaka 		urtwn_write_4(sc, R92C_CAMCMD, command);
   3927        1.1    nonaka 	}
   3928        1.1    nonaka 
   3929        1.1    nonaka 	for (idx = 0; idx < R92C_CAM_ENTRY_COUNT; idx++) {
   3930        1.1    nonaka 		for (i = 0; i < /* CAM_CONTENT_COUNT */ 8; i++) {
   3931        1.1    nonaka 			if (i == 0) {
   3932        1.1    nonaka 				content = (idx & 3)
   3933        1.1    nonaka 				    | (R92C_CAM_ALGO_AES << R92C_CAM_ALGO_S)
   3934        1.1    nonaka 				    | R92C_CAM_VALID;
   3935        1.1    nonaka 			} else {
   3936        1.1    nonaka 				content = 0;
   3937        1.1    nonaka 			}
   3938        1.1    nonaka 
   3939        1.1    nonaka 			command = R92C_CAMCMD_POLLING
   3940        1.1    nonaka 			    | R92C_CAMCMD_WRITE
   3941        1.1    nonaka 			    | R92C_CAM_CTL0(idx)
   3942       1.22  christos 			    | i;
   3943        1.1    nonaka 
   3944        1.1    nonaka 			urtwn_write_4(sc, R92C_CAMWRITE, content);
   3945        1.1    nonaka 			urtwn_write_4(sc, R92C_CAMCMD, command);
   3946        1.1    nonaka 		}
   3947        1.1    nonaka 	}
   3948        1.1    nonaka 
   3949        1.1    nonaka 	/* Invalidate all CAM entries. */
   3950        1.1    nonaka 	urtwn_write_4(sc, R92C_CAMCMD, R92C_CAMCMD_POLLING | R92C_CAMCMD_CLR);
   3951        1.1    nonaka }
   3952        1.1    nonaka 
   3953        1.1    nonaka static void
   3954        1.1    nonaka urtwn_pa_bias_init(struct urtwn_softc *sc)
   3955        1.1    nonaka {
   3956        1.1    nonaka 	uint8_t reg;
   3957       1.22  christos 	size_t i;
   3958        1.1    nonaka 
   3959        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3960        1.1    nonaka 
   3961       1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3962       1.12  christos 
   3963        1.1    nonaka 	for (i = 0; i < sc->nrxchains; i++) {
   3964        1.1    nonaka 		if (sc->pa_setting & (1U << i))
   3965        1.1    nonaka 			continue;
   3966        1.1    nonaka 
   3967        1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_IPA, 0x0f406);
   3968        1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_IPA, 0x4f406);
   3969        1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_IPA, 0x8f406);
   3970        1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_IPA, 0xcf406);
   3971        1.1    nonaka 	}
   3972        1.1    nonaka 	if (!(sc->pa_setting & 0x10)) {
   3973        1.1    nonaka 		reg = urtwn_read_1(sc, 0x16);
   3974        1.1    nonaka 		reg = (reg & ~0xf0) | 0x90;
   3975        1.1    nonaka 		urtwn_write_1(sc, 0x16, reg);
   3976        1.1    nonaka 	}
   3977        1.1    nonaka }
   3978        1.1    nonaka 
   3979        1.1    nonaka static void
   3980        1.1    nonaka urtwn_rxfilter_init(struct urtwn_softc *sc)
   3981        1.1    nonaka {
   3982        1.1    nonaka 
   3983        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3984        1.1    nonaka 
   3985       1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3986       1.12  christos 
   3987        1.1    nonaka 	/* Initialize Rx filter. */
   3988        1.1    nonaka 	/* TODO: use better filter for monitor mode. */
   3989        1.1    nonaka 	urtwn_write_4(sc, R92C_RCR,
   3990        1.1    nonaka 	    R92C_RCR_AAP | R92C_RCR_APM | R92C_RCR_AM | R92C_RCR_AB |
   3991        1.1    nonaka 	    R92C_RCR_APP_ICV | R92C_RCR_AMF | R92C_RCR_HTC_LOC_CTRL |
   3992        1.1    nonaka 	    R92C_RCR_APP_MIC | R92C_RCR_APP_PHYSTS);
   3993        1.1    nonaka 	/* Accept all multicast frames. */
   3994        1.1    nonaka 	urtwn_write_4(sc, R92C_MAR + 0, 0xffffffff);
   3995        1.1    nonaka 	urtwn_write_4(sc, R92C_MAR + 4, 0xffffffff);
   3996        1.1    nonaka 	/* Accept all management frames. */
   3997        1.1    nonaka 	urtwn_write_2(sc, R92C_RXFLTMAP0, 0xffff);
   3998        1.1    nonaka 	/* Reject all control frames. */
   3999        1.1    nonaka 	urtwn_write_2(sc, R92C_RXFLTMAP1, 0x0000);
   4000        1.1    nonaka 	/* Accept all data frames. */
   4001        1.1    nonaka 	urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
   4002        1.1    nonaka }
   4003        1.1    nonaka 
   4004        1.1    nonaka static void
   4005        1.1    nonaka urtwn_edca_init(struct urtwn_softc *sc)
   4006        1.1    nonaka {
   4007        1.1    nonaka 
   4008        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   4009        1.1    nonaka 
   4010       1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   4011       1.12  christos 
   4012        1.1    nonaka 	/* set spec SIFS (used in NAV) */
   4013        1.1    nonaka 	urtwn_write_2(sc, R92C_SPEC_SIFS, 0x100a);
   4014        1.1    nonaka 	urtwn_write_2(sc, R92C_MAC_SPEC_SIFS, 0x100a);
   4015        1.1    nonaka 
   4016        1.1    nonaka 	/* set SIFS CCK/OFDM */
   4017        1.1    nonaka 	urtwn_write_2(sc, R92C_SIFS_CCK, 0x100a);
   4018        1.1    nonaka 	urtwn_write_2(sc, R92C_SIFS_OFDM, 0x100a);
   4019        1.1    nonaka 
   4020        1.1    nonaka 	/* TXOP */
   4021        1.1    nonaka 	urtwn_write_4(sc, R92C_EDCA_BE_PARAM, 0x005ea42b);
   4022        1.1    nonaka 	urtwn_write_4(sc, R92C_EDCA_BK_PARAM, 0x0000a44f);
   4023        1.1    nonaka 	urtwn_write_4(sc, R92C_EDCA_VI_PARAM, 0x005ea324);
   4024        1.1    nonaka 	urtwn_write_4(sc, R92C_EDCA_VO_PARAM, 0x002fa226);
   4025        1.1    nonaka }
   4026        1.1    nonaka 
   4027        1.1    nonaka static void
   4028        1.1    nonaka urtwn_write_txpower(struct urtwn_softc *sc, int chain,
   4029        1.1    nonaka     uint16_t power[URTWN_RIDX_COUNT])
   4030        1.1    nonaka {
   4031        1.1    nonaka 	uint32_t reg;
   4032        1.1    nonaka 
   4033        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: chain=%d\n", device_xname(sc->sc_dev),
   4034        1.1    nonaka 	    __func__, chain));
   4035        1.1    nonaka 
   4036        1.1    nonaka 	/* Write per-CCK rate Tx power. */
   4037        1.1    nonaka 	if (chain == 0) {
   4038        1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_TXAGC_A_CCK1_MCS32);
   4039        1.1    nonaka 		reg = RW(reg, R92C_TXAGC_A_CCK1,  power[0]);
   4040        1.1    nonaka 		urtwn_bb_write(sc, R92C_TXAGC_A_CCK1_MCS32, reg);
   4041        1.1    nonaka 
   4042        1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK11_A_CCK2_11);
   4043        1.1    nonaka 		reg = RW(reg, R92C_TXAGC_A_CCK2,  power[1]);
   4044        1.1    nonaka 		reg = RW(reg, R92C_TXAGC_A_CCK55, power[2]);
   4045        1.1    nonaka 		reg = RW(reg, R92C_TXAGC_A_CCK11, power[3]);
   4046        1.1    nonaka 		urtwn_bb_write(sc, R92C_TXAGC_B_CCK11_A_CCK2_11, reg);
   4047        1.1    nonaka 	} else {
   4048        1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK1_55_MCS32);
   4049        1.1    nonaka 		reg = RW(reg, R92C_TXAGC_B_CCK1,  power[0]);
   4050        1.1    nonaka 		reg = RW(reg, R92C_TXAGC_B_CCK2,  power[1]);
   4051        1.1    nonaka 		reg = RW(reg, R92C_TXAGC_B_CCK55, power[2]);
   4052        1.1    nonaka 		urtwn_bb_write(sc, R92C_TXAGC_B_CCK1_55_MCS32, reg);
   4053        1.1    nonaka 
   4054        1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK11_A_CCK2_11);
   4055        1.1    nonaka 		reg = RW(reg, R92C_TXAGC_B_CCK11, power[3]);
   4056        1.1    nonaka 		urtwn_bb_write(sc, R92C_TXAGC_B_CCK11_A_CCK2_11, reg);
   4057        1.1    nonaka 	}
   4058        1.1    nonaka 	/* Write per-OFDM rate Tx power. */
   4059        1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_RATE18_06(chain),
   4060        1.1    nonaka 	    SM(R92C_TXAGC_RATE06, power[ 4]) |
   4061        1.1    nonaka 	    SM(R92C_TXAGC_RATE09, power[ 5]) |
   4062        1.1    nonaka 	    SM(R92C_TXAGC_RATE12, power[ 6]) |
   4063        1.1    nonaka 	    SM(R92C_TXAGC_RATE18, power[ 7]));
   4064        1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_RATE54_24(chain),
   4065        1.1    nonaka 	    SM(R92C_TXAGC_RATE24, power[ 8]) |
   4066        1.1    nonaka 	    SM(R92C_TXAGC_RATE36, power[ 9]) |
   4067        1.1    nonaka 	    SM(R92C_TXAGC_RATE48, power[10]) |
   4068        1.1    nonaka 	    SM(R92C_TXAGC_RATE54, power[11]));
   4069        1.1    nonaka 	/* Write per-MCS Tx power. */
   4070        1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_MCS03_MCS00(chain),
   4071        1.1    nonaka 	    SM(R92C_TXAGC_MCS00,  power[12]) |
   4072        1.1    nonaka 	    SM(R92C_TXAGC_MCS01,  power[13]) |
   4073        1.1    nonaka 	    SM(R92C_TXAGC_MCS02,  power[14]) |
   4074        1.1    nonaka 	    SM(R92C_TXAGC_MCS03,  power[15]));
   4075        1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_MCS07_MCS04(chain),
   4076        1.1    nonaka 	    SM(R92C_TXAGC_MCS04,  power[16]) |
   4077        1.1    nonaka 	    SM(R92C_TXAGC_MCS05,  power[17]) |
   4078        1.1    nonaka 	    SM(R92C_TXAGC_MCS06,  power[18]) |
   4079        1.1    nonaka 	    SM(R92C_TXAGC_MCS07,  power[19]));
   4080        1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_MCS11_MCS08(chain),
   4081        1.1    nonaka 	    SM(R92C_TXAGC_MCS08,  power[20]) |
   4082        1.1    nonaka 	    SM(R92C_TXAGC_MCS09,  power[21]) |
   4083        1.1    nonaka 	    SM(R92C_TXAGC_MCS10,  power[22]) |
   4084        1.1    nonaka 	    SM(R92C_TXAGC_MCS11,  power[23]));
   4085        1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_MCS15_MCS12(chain),
   4086        1.1    nonaka 	    SM(R92C_TXAGC_MCS12,  power[24]) |
   4087        1.1    nonaka 	    SM(R92C_TXAGC_MCS13,  power[25]) |
   4088        1.1    nonaka 	    SM(R92C_TXAGC_MCS14,  power[26]) |
   4089        1.1    nonaka 	    SM(R92C_TXAGC_MCS15,  power[27]));
   4090        1.1    nonaka }
   4091        1.1    nonaka 
   4092        1.1    nonaka static void
   4093       1.22  christos urtwn_get_txpower(struct urtwn_softc *sc, size_t chain, u_int chan, u_int ht40m,
   4094        1.1    nonaka     uint16_t power[URTWN_RIDX_COUNT])
   4095        1.1    nonaka {
   4096        1.1    nonaka 	struct r92c_rom *rom = &sc->rom;
   4097        1.1    nonaka 	uint16_t cckpow, ofdmpow, htpow, diff, maxpow;
   4098        1.1    nonaka 	const struct urtwn_txpwr *base;
   4099        1.1    nonaka 	int ridx, group;
   4100        1.1    nonaka 
   4101       1.22  christos 	DPRINTFN(DBG_FN, ("%s: %s: chain=%zd, chan=%d\n",
   4102        1.1    nonaka 	    device_xname(sc->sc_dev), __func__, chain, chan));
   4103        1.1    nonaka 
   4104        1.1    nonaka 	/* Determine channel group. */
   4105        1.1    nonaka 	if (chan <= 3) {
   4106        1.1    nonaka 		group = 0;
   4107        1.1    nonaka 	} else if (chan <= 9) {
   4108        1.1    nonaka 		group = 1;
   4109        1.1    nonaka 	} else {
   4110        1.1    nonaka 		group = 2;
   4111        1.1    nonaka 	}
   4112        1.1    nonaka 
   4113        1.1    nonaka 	/* Get original Tx power based on board type and RF chain. */
   4114        1.1    nonaka 	if (!(sc->chip & URTWN_CHIP_92C)) {
   4115        1.1    nonaka 		if (sc->board_type == R92C_BOARD_TYPE_HIGHPA) {
   4116        1.1    nonaka 			base = &rtl8188ru_txagc[chain];
   4117        1.1    nonaka 		} else {
   4118        1.1    nonaka 			base = &rtl8192cu_txagc[chain];
   4119        1.1    nonaka 		}
   4120        1.1    nonaka 	} else {
   4121        1.1    nonaka 		base = &rtl8192cu_txagc[chain];
   4122        1.1    nonaka 	}
   4123        1.1    nonaka 
   4124        1.1    nonaka 	memset(power, 0, URTWN_RIDX_COUNT * sizeof(power[0]));
   4125        1.1    nonaka 	if (sc->regulatory == 0) {
   4126        1.1    nonaka 		for (ridx = 0; ridx <= 3; ridx++) {
   4127        1.1    nonaka 			power[ridx] = base->pwr[0][ridx];
   4128        1.1    nonaka 		}
   4129        1.1    nonaka 	}
   4130        1.1    nonaka 	for (ridx = 4; ridx < URTWN_RIDX_COUNT; ridx++) {
   4131        1.1    nonaka 		if (sc->regulatory == 3) {
   4132        1.1    nonaka 			power[ridx] = base->pwr[0][ridx];
   4133        1.1    nonaka 			/* Apply vendor limits. */
   4134        1.1    nonaka 			if (ht40m != IEEE80211_HTINFO_2NDCHAN_NONE) {
   4135        1.1    nonaka 				maxpow = rom->ht40_max_pwr[group];
   4136        1.1    nonaka 			} else {
   4137        1.1    nonaka 				maxpow = rom->ht20_max_pwr[group];
   4138        1.1    nonaka 			}
   4139        1.1    nonaka 			maxpow = (maxpow >> (chain * 4)) & 0xf;
   4140        1.1    nonaka 			if (power[ridx] > maxpow) {
   4141        1.1    nonaka 				power[ridx] = maxpow;
   4142        1.1    nonaka 			}
   4143        1.1    nonaka 		} else if (sc->regulatory == 1) {
   4144        1.1    nonaka 			if (ht40m == IEEE80211_HTINFO_2NDCHAN_NONE) {
   4145        1.1    nonaka 				power[ridx] = base->pwr[group][ridx];
   4146        1.1    nonaka 			}
   4147        1.1    nonaka 		} else if (sc->regulatory != 2) {
   4148        1.1    nonaka 			power[ridx] = base->pwr[0][ridx];
   4149        1.1    nonaka 		}
   4150        1.1    nonaka 	}
   4151        1.1    nonaka 
   4152        1.1    nonaka 	/* Compute per-CCK rate Tx power. */
   4153        1.1    nonaka 	cckpow = rom->cck_tx_pwr[chain][group];
   4154        1.1    nonaka 	for (ridx = 0; ridx <= 3; ridx++) {
   4155        1.1    nonaka 		power[ridx] += cckpow;
   4156        1.1    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR) {
   4157        1.1    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   4158        1.1    nonaka 		}
   4159        1.1    nonaka 	}
   4160        1.1    nonaka 
   4161        1.1    nonaka 	htpow = rom->ht40_1s_tx_pwr[chain][group];
   4162        1.1    nonaka 	if (sc->ntxchains > 1) {
   4163        1.1    nonaka 		/* Apply reduction for 2 spatial streams. */
   4164        1.1    nonaka 		diff = rom->ht40_2s_tx_pwr_diff[group];
   4165        1.1    nonaka 		diff = (diff >> (chain * 4)) & 0xf;
   4166        1.1    nonaka 		htpow = (htpow > diff) ? htpow - diff : 0;
   4167        1.1    nonaka 	}
   4168        1.1    nonaka 
   4169        1.1    nonaka 	/* Compute per-OFDM rate Tx power. */
   4170        1.1    nonaka 	diff = rom->ofdm_tx_pwr_diff[group];
   4171        1.1    nonaka 	diff = (diff >> (chain * 4)) & 0xf;
   4172        1.1    nonaka 	ofdmpow = htpow + diff;	/* HT->OFDM correction. */
   4173        1.1    nonaka 	for (ridx = 4; ridx <= 11; ridx++) {
   4174        1.1    nonaka 		power[ridx] += ofdmpow;
   4175        1.1    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR) {
   4176        1.1    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   4177        1.1    nonaka 		}
   4178        1.1    nonaka 	}
   4179        1.1    nonaka 
   4180        1.1    nonaka 	/* Compute per-MCS Tx power. */
   4181        1.1    nonaka 	if (ht40m == IEEE80211_HTINFO_2NDCHAN_NONE) {
   4182        1.1    nonaka 		diff = rom->ht20_tx_pwr_diff[group];
   4183        1.1    nonaka 		diff = (diff >> (chain * 4)) & 0xf;
   4184        1.1    nonaka 		htpow += diff;	/* HT40->HT20 correction. */
   4185        1.1    nonaka 	}
   4186        1.1    nonaka 	for (ridx = 12; ridx < URTWN_RIDX_COUNT; ridx++) {
   4187        1.1    nonaka 		power[ridx] += htpow;
   4188        1.1    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR) {
   4189        1.1    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   4190        1.1    nonaka 		}
   4191        1.1    nonaka 	}
   4192        1.1    nonaka #ifdef URTWN_DEBUG
   4193        1.1    nonaka 	if (urtwn_debug & DBG_RF) {
   4194        1.1    nonaka 		/* Dump per-rate Tx power values. */
   4195       1.22  christos 		printf("%s: %s: Tx power for chain %zd:\n",
   4196        1.1    nonaka 		    device_xname(sc->sc_dev), __func__, chain);
   4197        1.1    nonaka 		for (ridx = 0; ridx < URTWN_RIDX_COUNT; ridx++) {
   4198        1.1    nonaka 			printf("%s: %s: Rate %d = %u\n",
   4199        1.1    nonaka 			    device_xname(sc->sc_dev), __func__, ridx,
   4200        1.1    nonaka 			    power[ridx]);
   4201        1.1    nonaka 		}
   4202        1.1    nonaka 	}
   4203        1.1    nonaka #endif
   4204        1.1    nonaka }
   4205        1.1    nonaka 
   4206       1.32    nonaka void
   4207       1.32    nonaka urtwn_r88e_get_txpower(struct urtwn_softc *sc, size_t chain, u_int chan,
   4208       1.32    nonaka     u_int ht40m, uint16_t power[URTWN_RIDX_COUNT])
   4209       1.32    nonaka {
   4210       1.32    nonaka 	uint16_t cckpow, ofdmpow, bw20pow, htpow;
   4211       1.32    nonaka 	const struct urtwn_r88e_txpwr *base;
   4212       1.32    nonaka 	int ridx, group;
   4213       1.32    nonaka 
   4214       1.32    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: chain=%zd, chan=%d\n",
   4215       1.32    nonaka 	    device_xname(sc->sc_dev), __func__, chain, chan));
   4216       1.32    nonaka 
   4217       1.32    nonaka 	/* Determine channel group. */
   4218       1.32    nonaka 	if (chan <= 2)
   4219       1.32    nonaka 		group = 0;
   4220       1.32    nonaka 	else if (chan <= 5)
   4221       1.32    nonaka 		group = 1;
   4222       1.32    nonaka 	else if (chan <= 8)
   4223       1.32    nonaka 		group = 2;
   4224       1.32    nonaka 	else if (chan <= 11)
   4225       1.32    nonaka 		group = 3;
   4226       1.32    nonaka 	else if (chan <= 13)
   4227       1.32    nonaka 		group = 4;
   4228       1.32    nonaka 	else
   4229       1.32    nonaka 		group = 5;
   4230       1.32    nonaka 
   4231       1.32    nonaka 	/* Get original Tx power based on board type and RF chain. */
   4232       1.32    nonaka 	base = &rtl8188eu_txagc[chain];
   4233       1.32    nonaka 
   4234       1.32    nonaka 	memset(power, 0, URTWN_RIDX_COUNT * sizeof(power[0]));
   4235       1.32    nonaka 	if (sc->regulatory == 0) {
   4236       1.32    nonaka 		for (ridx = 0; ridx <= 3; ridx++)
   4237       1.32    nonaka 			power[ridx] = base->pwr[0][ridx];
   4238       1.32    nonaka 	}
   4239       1.32    nonaka 	for (ridx = 4; ridx < URTWN_RIDX_COUNT; ridx++) {
   4240       1.32    nonaka 		if (sc->regulatory == 3)
   4241       1.32    nonaka 			power[ridx] = base->pwr[0][ridx];
   4242       1.32    nonaka 		else if (sc->regulatory == 1) {
   4243       1.32    nonaka 			if (ht40m == IEEE80211_HTINFO_2NDCHAN_NONE)
   4244       1.32    nonaka 				power[ridx] = base->pwr[group][ridx];
   4245       1.32    nonaka 		} else if (sc->regulatory != 2)
   4246       1.32    nonaka 			power[ridx] = base->pwr[0][ridx];
   4247       1.32    nonaka 	}
   4248       1.32    nonaka 
   4249       1.32    nonaka 	/* Compute per-CCK rate Tx power. */
   4250       1.32    nonaka 	cckpow = sc->cck_tx_pwr[group];
   4251       1.32    nonaka 	for (ridx = 0; ridx <= 3; ridx++) {
   4252       1.32    nonaka 		power[ridx] += cckpow;
   4253       1.32    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR)
   4254       1.32    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   4255       1.32    nonaka 	}
   4256       1.32    nonaka 
   4257       1.32    nonaka 	htpow = sc->ht40_tx_pwr[group];
   4258       1.32    nonaka 
   4259       1.32    nonaka 	/* Compute per-OFDM rate Tx power. */
   4260       1.32    nonaka 	ofdmpow = htpow + sc->ofdm_tx_pwr_diff;
   4261       1.32    nonaka 	for (ridx = 4; ridx <= 11; ridx++) {
   4262       1.32    nonaka 		power[ridx] += ofdmpow;
   4263       1.32    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR)
   4264       1.32    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   4265       1.32    nonaka 	}
   4266       1.32    nonaka 
   4267       1.32    nonaka 	bw20pow = htpow + sc->bw20_tx_pwr_diff;
   4268       1.32    nonaka 	for (ridx = 12; ridx <= 27; ridx++) {
   4269       1.32    nonaka 		power[ridx] += bw20pow;
   4270       1.32    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR)
   4271       1.32    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   4272       1.32    nonaka 	}
   4273       1.32    nonaka }
   4274       1.32    nonaka 
   4275        1.1    nonaka static void
   4276        1.1    nonaka urtwn_set_txpower(struct urtwn_softc *sc, u_int chan, u_int ht40m)
   4277        1.1    nonaka {
   4278        1.1    nonaka 	uint16_t power[URTWN_RIDX_COUNT];
   4279       1.22  christos 	size_t i;
   4280        1.1    nonaka 
   4281        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   4282        1.1    nonaka 
   4283        1.1    nonaka 	for (i = 0; i < sc->ntxchains; i++) {
   4284        1.1    nonaka 		/* Compute per-rate Tx power values. */
   4285  1.34.4.15     skrll 		if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   4286  1.34.4.15     skrll 		    ISSET(sc->chip, URTWN_CHIP_92EU))
   4287       1.32    nonaka 			urtwn_r88e_get_txpower(sc, i, chan, ht40m, power);
   4288       1.32    nonaka 		else
   4289       1.32    nonaka 			urtwn_get_txpower(sc, i, chan, ht40m, power);
   4290        1.1    nonaka 		/* Write per-rate Tx power values to hardware. */
   4291        1.1    nonaka 		urtwn_write_txpower(sc, i, power);
   4292        1.1    nonaka 	}
   4293        1.1    nonaka }
   4294        1.1    nonaka 
   4295        1.1    nonaka static void
   4296        1.1    nonaka urtwn_set_chan(struct urtwn_softc *sc, struct ieee80211_channel *c, u_int ht40m)
   4297        1.1    nonaka {
   4298        1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   4299        1.1    nonaka 	u_int chan;
   4300       1.22  christos 	size_t i;
   4301        1.1    nonaka 
   4302        1.1    nonaka 	chan = ieee80211_chan2ieee(ic, c);	/* XXX center freq! */
   4303        1.1    nonaka 
   4304        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: chan=%d\n", device_xname(sc->sc_dev),
   4305        1.1    nonaka 	    __func__, chan));
   4306        1.1    nonaka 
   4307       1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   4308       1.12  christos 
   4309        1.1    nonaka 	if (ht40m == IEEE80211_HTINFO_2NDCHAN_ABOVE) {
   4310        1.1    nonaka 		chan += 2;
   4311        1.1    nonaka 	} else if (ht40m == IEEE80211_HTINFO_2NDCHAN_BELOW){
   4312        1.1    nonaka 		chan -= 2;
   4313        1.1    nonaka 	}
   4314        1.1    nonaka 
   4315        1.1    nonaka 	/* Set Tx power for this new channel. */
   4316        1.1    nonaka 	urtwn_set_txpower(sc, chan, ht40m);
   4317        1.1    nonaka 
   4318        1.1    nonaka 	for (i = 0; i < sc->nrxchains; i++) {
   4319        1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_CHNLBW,
   4320        1.1    nonaka 		    RW(sc->rf_chnlbw[i], R92C_RF_CHNLBW_CHNL, chan));
   4321        1.1    nonaka 	}
   4322        1.1    nonaka 
   4323        1.1    nonaka 	if (ht40m) {
   4324        1.1    nonaka 		/* Is secondary channel below or above primary? */
   4325        1.1    nonaka 		int prichlo = (ht40m == IEEE80211_HTINFO_2NDCHAN_ABOVE);
   4326        1.1    nonaka 		uint32_t reg;
   4327        1.1    nonaka 
   4328        1.1    nonaka 		urtwn_write_1(sc, R92C_BWOPMODE,
   4329        1.1    nonaka 		    urtwn_read_1(sc, R92C_BWOPMODE) & ~R92C_BWOPMODE_20MHZ);
   4330        1.1    nonaka 
   4331        1.1    nonaka 		reg = urtwn_read_1(sc, R92C_RRSR + 2);
   4332        1.1    nonaka 		reg = (reg & ~0x6f) | (prichlo ? 1 : 2) << 5;
   4333        1.1    nonaka 		urtwn_write_1(sc, R92C_RRSR + 2, (uint8_t)reg);
   4334        1.1    nonaka 
   4335        1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFMOD,
   4336        1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA0_RFMOD) | R92C_RFMOD_40MHZ);
   4337        1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA1_RFMOD,
   4338        1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA1_RFMOD) | R92C_RFMOD_40MHZ);
   4339        1.1    nonaka 
   4340        1.1    nonaka 		/* Set CCK side band. */
   4341        1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_CCK0_SYSTEM);
   4342        1.1    nonaka 		reg = (reg & ~0x00000010) | (prichlo ? 0 : 1) << 4;
   4343        1.1    nonaka 		urtwn_bb_write(sc, R92C_CCK0_SYSTEM, reg);
   4344        1.1    nonaka 
   4345        1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_OFDM1_LSTF);
   4346        1.1    nonaka 		reg = (reg & ~0x00000c00) | (prichlo ? 1 : 2) << 10;
   4347        1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM1_LSTF, reg);
   4348        1.1    nonaka 
   4349        1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_ANAPARAM2,
   4350        1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA0_ANAPARAM2) &
   4351        1.1    nonaka 		    ~R92C_FPGA0_ANAPARAM2_CBW20);
   4352        1.1    nonaka 
   4353        1.1    nonaka 		reg = urtwn_bb_read(sc, 0x818);
   4354        1.1    nonaka 		reg = (reg & ~0x0c000000) | (prichlo ? 2 : 1) << 26;
   4355        1.1    nonaka 		urtwn_bb_write(sc, 0x818, reg);
   4356        1.1    nonaka 
   4357        1.1    nonaka 		/* Select 40MHz bandwidth. */
   4358        1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
   4359        1.1    nonaka 		    (sc->rf_chnlbw[0] & ~0xfff) | chan);
   4360        1.1    nonaka 	} else {
   4361        1.1    nonaka 		urtwn_write_1(sc, R92C_BWOPMODE,
   4362        1.1    nonaka 		    urtwn_read_1(sc, R92C_BWOPMODE) | R92C_BWOPMODE_20MHZ);
   4363        1.1    nonaka 
   4364        1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFMOD,
   4365        1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA0_RFMOD) & ~R92C_RFMOD_40MHZ);
   4366        1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA1_RFMOD,
   4367        1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA1_RFMOD) & ~R92C_RFMOD_40MHZ);
   4368        1.1    nonaka 
   4369  1.34.4.15     skrll 		if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   4370  1.34.4.15     skrll 		    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   4371       1.32    nonaka 			urtwn_bb_write(sc, R92C_FPGA0_ANAPARAM2,
   4372       1.32    nonaka 			    urtwn_bb_read(sc, R92C_FPGA0_ANAPARAM2) |
   4373       1.32    nonaka 			    R92C_FPGA0_ANAPARAM2_CBW20);
   4374       1.32    nonaka 		}
   4375        1.1    nonaka 
   4376        1.1    nonaka 		/* Select 20MHz bandwidth. */
   4377        1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
   4378       1.32    nonaka 		    (sc->rf_chnlbw[0] & ~0xfff) | chan |
   4379  1.34.4.15     skrll 		    (ISSET(sc->chip, URTWN_CHIP_88E) ||
   4380  1.34.4.15     skrll 		     ISSET(sc->chip, URTWN_CHIP_92EU) ?
   4381       1.32    nonaka 		      R88E_RF_CHNLBW_BW20 : R92C_RF_CHNLBW_BW20));
   4382        1.1    nonaka 	}
   4383        1.1    nonaka }
   4384        1.1    nonaka 
   4385        1.1    nonaka static void
   4386        1.1    nonaka urtwn_iq_calib(struct urtwn_softc *sc, bool inited)
   4387        1.1    nonaka {
   4388        1.1    nonaka 
   4389        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: inited=%d\n", device_xname(sc->sc_dev),
   4390        1.1    nonaka 	    __func__, inited));
   4391        1.1    nonaka 
   4392  1.34.4.15     skrll 	uint32_t addaBackup[16], iqkBackup[4], piMode;
   4393  1.34.4.15     skrll 
   4394  1.34.4.15     skrll #ifdef notyet
   4395  1.34.4.15     skrll 	uint32_t odfm0_agccore_regs[3];
   4396  1.34.4.15     skrll 	uint32_t ant_regs[3];
   4397  1.34.4.15     skrll 	uint32_t rf_regs[8];
   4398  1.34.4.15     skrll #endif
   4399  1.34.4.15     skrll 	uint32_t reg0, reg1, reg2;
   4400  1.34.4.15     skrll 	int i, attempt;
   4401  1.34.4.15     skrll 
   4402  1.34.4.15     skrll #ifdef notyet
   4403  1.34.4.15     skrll 	urtwn_write_1(sc, R92E_STBC_SETTING + 2, urtwn_read_1(sc,
   4404  1.34.4.15     skrll 	    R92E_STBC_SETTING + 2));
   4405  1.34.4.15     skrll 	urtwn_write_1(sc, R92C_ACLK_MON, 0);
   4406  1.34.4.15     skrll 	/* Save AGCCORE regs. */
   4407  1.34.4.15     skrll 	for (i = 0; i < sc->nrxchains; i++) {
   4408  1.34.4.15     skrll 		odfm0_agccore_regs[i] = urtwn_read_4(sc,
   4409  1.34.4.15     skrll 		    R92C_OFDM0_AGCCORE1(i));
   4410  1.34.4.15     skrll 	}
   4411  1.34.4.15     skrll #endif
   4412  1.34.4.15     skrll 	/* Save BB regs. */
   4413  1.34.4.15     skrll 	reg0 = urtwn_bb_read(sc, R92C_OFDM0_TRXPATHENA);
   4414  1.34.4.15     skrll 	reg1 = urtwn_bb_read(sc, R92C_OFDM0_TRMUXPAR);
   4415  1.34.4.15     skrll 	reg2 = urtwn_bb_read(sc, R92C_FPGA0_RFIFACESW(1));
   4416  1.34.4.15     skrll 
   4417  1.34.4.15     skrll 	/* Save adda regs to be restored when finished. */
   4418  1.34.4.15     skrll 	for (i = 0; i < __arraycount(addaReg); i++)
   4419  1.34.4.15     skrll 		addaBackup[i] = urtwn_bb_read(sc, addaReg[i]);
   4420  1.34.4.15     skrll 	/* Save mac regs. */
   4421  1.34.4.15     skrll 	iqkBackup[0] = urtwn_read_1(sc, R92C_TXPAUSE);
   4422  1.34.4.15     skrll 	iqkBackup[1] = urtwn_read_1(sc, R92C_BCN_CTRL);
   4423  1.34.4.15     skrll 	iqkBackup[2] = urtwn_read_1(sc, R92C_USTIME_TSF);
   4424  1.34.4.15     skrll 	iqkBackup[3] = urtwn_read_4(sc, R92C_GPIO_MUXCFG);
   4425  1.34.4.15     skrll 
   4426  1.34.4.15     skrll #ifdef notyet
   4427  1.34.4.15     skrll 	ant_regs[0] = urtwn_read_4(sc, R92C_CONFIG_ANT_A);
   4428  1.34.4.15     skrll 	ant_regs[1] = urtwn_read_4(sc, R92C_CONFIG_ANT_B);
   4429  1.34.4.15     skrll 
   4430  1.34.4.15     skrll 	rf_regs[0] = urtwn_read_4(sc, R92C_FPGA0_RFIFACESW(0));
   4431  1.34.4.15     skrll 	for (i = 0; i < sc->nrxchains; i++)
   4432  1.34.4.15     skrll 		rf_regs[i+1] = urtwn_read_4(sc, R92C_FPGA0_RFIFACEOE(i));
   4433  1.34.4.15     skrll 	reg4 = urtwn_read_4(sc, R92C_CCK0_AFESETTING);
   4434  1.34.4.15     skrll #endif
   4435  1.34.4.15     skrll 
   4436  1.34.4.15     skrll 	piMode = (urtwn_bb_read(sc, R92C_HSSI_PARAM1(0)) &
   4437  1.34.4.15     skrll 	    R92C_HSSI_PARAM1_PI);
   4438  1.34.4.15     skrll 	if (piMode == 0) {
   4439  1.34.4.15     skrll 		urtwn_bb_write(sc, R92C_HSSI_PARAM1(0),
   4440  1.34.4.15     skrll 		    urtwn_bb_read(sc, R92C_HSSI_PARAM1(0))|
   4441  1.34.4.15     skrll 		    R92C_HSSI_PARAM1_PI);
   4442  1.34.4.15     skrll 		urtwn_bb_write(sc, R92C_HSSI_PARAM1(1),
   4443  1.34.4.15     skrll 		    urtwn_bb_read(sc, R92C_HSSI_PARAM1(1))|
   4444  1.34.4.15     skrll 		    R92C_HSSI_PARAM1_PI);
   4445  1.34.4.15     skrll 	}
   4446  1.34.4.15     skrll 
   4447  1.34.4.15     skrll 	attempt = 1;
   4448  1.34.4.15     skrll 
   4449  1.34.4.15     skrll next_attempt:
   4450  1.34.4.15     skrll 
   4451  1.34.4.15     skrll 	/* Set mac regs for calibration. */
   4452  1.34.4.15     skrll 	for (i = 0; i < __arraycount(addaReg); i++) {
   4453  1.34.4.15     skrll 		urtwn_bb_write(sc, addaReg[i],
   4454  1.34.4.15     skrll 		    addaReg[__arraycount(addaReg) - 1]);
   4455  1.34.4.15     skrll 	}
   4456  1.34.4.15     skrll 	urtwn_write_2(sc, R92C_CCK0_AFESETTING, urtwn_read_2(sc,
   4457  1.34.4.15     skrll 	    R92C_CCK0_AFESETTING));
   4458  1.34.4.15     skrll 	urtwn_write_2(sc, R92C_OFDM0_TRXPATHENA, R92C_IQK_TRXPATHENA);
   4459  1.34.4.15     skrll 	urtwn_write_2(sc, R92C_OFDM0_TRMUXPAR, R92C_IQK_TRMUXPAR);
   4460  1.34.4.15     skrll 	urtwn_write_2(sc, R92C_FPGA0_RFIFACESW(1), R92C_IQK_RFIFACESW1);
   4461  1.34.4.15     skrll 	urtwn_write_4(sc, R92C_LSSI_PARAM(0), R92C_IQK_LSSI_PARAM);
   4462  1.34.4.15     skrll 
   4463  1.34.4.15     skrll 	if (sc->ntxchains > 1)
   4464  1.34.4.15     skrll 		urtwn_bb_write(sc, R92C_LSSI_PARAM(1), R92C_IQK_LSSI_PARAM);
   4465  1.34.4.15     skrll 
   4466  1.34.4.15     skrll 	urtwn_write_1(sc, R92C_TXPAUSE, (~TP_STOPBECON) & TP_STOPALL);
   4467  1.34.4.15     skrll 	urtwn_write_1(sc, R92C_BCN_CTRL, (iqkBackup[1] &
   4468  1.34.4.15     skrll 	    ~R92C_BCN_CTRL_EN_BCN));
   4469  1.34.4.15     skrll 	urtwn_write_1(sc, R92C_USTIME_TSF, (iqkBackup[2] & ~0x8));
   4470  1.34.4.15     skrll 
   4471  1.34.4.15     skrll 	urtwn_write_1(sc, R92C_GPIO_MUXCFG, (iqkBackup[3] &
   4472  1.34.4.15     skrll 	    ~R92C_GPIO_MUXCFG_ENBT));
   4473  1.34.4.15     skrll 
   4474  1.34.4.15     skrll 	urtwn_bb_write(sc, R92C_CONFIG_ANT_A, R92C_IQK_CONFIG_ANT);
   4475  1.34.4.15     skrll 
   4476  1.34.4.15     skrll 	if (sc->ntxchains > 1)
   4477  1.34.4.15     skrll 		urtwn_bb_write(sc, R92C_CONFIG_ANT_B, R92C_IQK_CONFIG_ANT);
   4478  1.34.4.15     skrll 	urtwn_bb_write(sc, R92C_FPGA0_IQK, R92C_FPGA0_IQK_SETTING);
   4479  1.34.4.15     skrll 	urtwn_bb_write(sc, R92C_TX_IQK, R92C_TX_IQK_SETTING);
   4480  1.34.4.15     skrll 	urtwn_bb_write(sc, R92C_RX_IQK, R92C_RX_IQK_SETTING);
   4481  1.34.4.15     skrll 
   4482  1.34.4.15     skrll 	/* Restore BB regs. */
   4483  1.34.4.15     skrll 	urtwn_bb_write(sc, R92C_OFDM0_TRXPATHENA, reg0);
   4484  1.34.4.15     skrll 	urtwn_bb_write(sc, R92C_FPGA0_RFIFACESW(1), reg2);
   4485  1.34.4.15     skrll 	urtwn_bb_write(sc, R92C_OFDM0_TRMUXPAR, reg1);
   4486  1.34.4.15     skrll 
   4487  1.34.4.15     skrll 	urtwn_bb_write(sc, R92C_FPGA0_IQK, 0x0);
   4488  1.34.4.15     skrll 	urtwn_bb_write(sc, R92C_LSSI_PARAM(0), R92C_IQK_LSSI_RESTORE);
   4489  1.34.4.15     skrll 	if (sc->nrxchains > 1)
   4490  1.34.4.15     skrll 		urtwn_bb_write(sc, R92C_LSSI_PARAM(1), R92C_IQK_LSSI_RESTORE);
   4491  1.34.4.15     skrll 
   4492  1.34.4.15     skrll 	if (attempt-- > 0)
   4493  1.34.4.15     skrll 		goto next_attempt;
   4494  1.34.4.15     skrll 
   4495  1.34.4.15     skrll 	/* Restore mode. */
   4496  1.34.4.15     skrll 	if (piMode == 0) {
   4497  1.34.4.15     skrll 		urtwn_bb_write(sc, R92C_HSSI_PARAM1(0),
   4498  1.34.4.15     skrll 		    urtwn_bb_read(sc, R92C_HSSI_PARAM1(0)) &
   4499  1.34.4.15     skrll 		    ~R92C_HSSI_PARAM1_PI);
   4500  1.34.4.15     skrll 		urtwn_bb_write(sc, R92C_HSSI_PARAM1(1),
   4501  1.34.4.15     skrll 		    urtwn_bb_read(sc, R92C_HSSI_PARAM1(1)) &
   4502  1.34.4.15     skrll 		    ~R92C_HSSI_PARAM1_PI);
   4503  1.34.4.15     skrll 	}
   4504  1.34.4.15     skrll 
   4505  1.34.4.15     skrll #ifdef notyet
   4506  1.34.4.15     skrll 	for (i = 0; i < sc->nrxchains; i++) {
   4507  1.34.4.15     skrll 		urtwn_write_4(sc, R92C_OFDM0_AGCCORE1(i),
   4508  1.34.4.15     skrll 		    odfm0_agccore_regs[i]);
   4509  1.34.4.15     skrll 	}
   4510  1.34.4.15     skrll #endif
   4511  1.34.4.15     skrll 
   4512  1.34.4.15     skrll 	/* Restore adda regs. */
   4513  1.34.4.15     skrll 	for (i = 0; i < __arraycount(addaReg); i++)
   4514  1.34.4.15     skrll 		urtwn_bb_write(sc, addaReg[i], addaBackup[i]);
   4515  1.34.4.15     skrll 	/* Restore mac regs. */
   4516  1.34.4.15     skrll 	urtwn_write_1(sc, R92C_TXPAUSE, iqkBackup[0]);
   4517  1.34.4.15     skrll 	urtwn_write_1(sc, R92C_BCN_CTRL, iqkBackup[1]);
   4518  1.34.4.15     skrll 	urtwn_write_1(sc, R92C_USTIME_TSF, iqkBackup[2]);
   4519  1.34.4.15     skrll 	urtwn_write_4(sc, R92C_GPIO_MUXCFG, iqkBackup[3]);
   4520  1.34.4.15     skrll 
   4521  1.34.4.15     skrll #ifdef notyet
   4522  1.34.4.15     skrll 	urtwn_write_4(sc, R92C_CONFIG_ANT_A, ant_regs[0]);
   4523  1.34.4.15     skrll 	urtwn_write_4(sc, R92C_CONFIG_ANT_B, ant_regs[1]);
   4524  1.34.4.15     skrll 
   4525  1.34.4.15     skrll 	urtwn_write_4(sc, R92C_FPGA0_RFIFACESW(0), rf_regs[0]);
   4526  1.34.4.15     skrll 	for (i = 0; i < sc->nrxchains; i++)
   4527  1.34.4.15     skrll 		urtwn_write_4(sc, R92C_FPGA0_RFIFACEOE(i), rf_regs[i+1]);
   4528  1.34.4.15     skrll 	urtwn_write_4(sc, R92C_CCK0_AFESETTING, reg4);
   4529  1.34.4.15     skrll #endif
   4530        1.1    nonaka }
   4531        1.1    nonaka 
   4532        1.1    nonaka static void
   4533        1.1    nonaka urtwn_lc_calib(struct urtwn_softc *sc)
   4534        1.1    nonaka {
   4535        1.1    nonaka 	uint32_t rf_ac[2];
   4536        1.1    nonaka 	uint8_t txmode;
   4537       1.22  christos 	size_t i;
   4538        1.1    nonaka 
   4539        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   4540        1.1    nonaka 
   4541       1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   4542       1.12  christos 
   4543        1.1    nonaka 	txmode = urtwn_read_1(sc, R92C_OFDM1_LSTF + 3);
   4544        1.1    nonaka 	if ((txmode & 0x70) != 0) {
   4545        1.1    nonaka 		/* Disable all continuous Tx. */
   4546        1.1    nonaka 		urtwn_write_1(sc, R92C_OFDM1_LSTF + 3, txmode & ~0x70);
   4547        1.1    nonaka 
   4548        1.1    nonaka 		/* Set RF mode to standby mode. */
   4549        1.1    nonaka 		for (i = 0; i < sc->nrxchains; i++) {
   4550        1.1    nonaka 			rf_ac[i] = urtwn_rf_read(sc, i, R92C_RF_AC);
   4551        1.1    nonaka 			urtwn_rf_write(sc, i, R92C_RF_AC,
   4552        1.1    nonaka 			    RW(rf_ac[i], R92C_RF_AC_MODE,
   4553        1.1    nonaka 				R92C_RF_AC_MODE_STANDBY));
   4554        1.1    nonaka 		}
   4555        1.1    nonaka 	} else {
   4556        1.1    nonaka 		/* Block all Tx queues. */
   4557        1.1    nonaka 		urtwn_write_1(sc, R92C_TXPAUSE, 0xff);
   4558        1.1    nonaka 	}
   4559        1.1    nonaka 	/* Start calibration. */
   4560        1.1    nonaka 	urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
   4561        1.1    nonaka 	    urtwn_rf_read(sc, 0, R92C_RF_CHNLBW) | R92C_RF_CHNLBW_LCSTART);
   4562        1.1    nonaka 
   4563        1.1    nonaka 	/* Give calibration the time to complete. */
   4564  1.34.4.15     skrll 	urtwn_delay_ms(sc, 100);
   4565        1.1    nonaka 
   4566        1.1    nonaka 	/* Restore configuration. */
   4567        1.1    nonaka 	if ((txmode & 0x70) != 0) {
   4568        1.1    nonaka 		/* Restore Tx mode. */
   4569        1.1    nonaka 		urtwn_write_1(sc, R92C_OFDM1_LSTF + 3, txmode);
   4570        1.1    nonaka 		/* Restore RF mode. */
   4571        1.1    nonaka 		for (i = 0; i < sc->nrxchains; i++) {
   4572        1.1    nonaka 			urtwn_rf_write(sc, i, R92C_RF_AC, rf_ac[i]);
   4573        1.1    nonaka 		}
   4574        1.1    nonaka 	} else {
   4575        1.1    nonaka 		/* Unblock all Tx queues. */
   4576        1.1    nonaka 		urtwn_write_1(sc, R92C_TXPAUSE, 0x00);
   4577        1.1    nonaka 	}
   4578        1.1    nonaka }
   4579        1.1    nonaka 
   4580        1.1    nonaka static void
   4581        1.1    nonaka urtwn_temp_calib(struct urtwn_softc *sc)
   4582        1.1    nonaka {
   4583  1.34.4.15     skrll 	int temp, t_meter_reg;
   4584        1.1    nonaka 
   4585        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   4586        1.1    nonaka 
   4587       1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   4588       1.12  christos 
   4589  1.34.4.15     skrll 	if (!ISSET(sc->chip, URTWN_CHIP_92EU))
   4590  1.34.4.15     skrll 		t_meter_reg = R92C_RF_T_METER;
   4591  1.34.4.15     skrll 	else
   4592  1.34.4.15     skrll 		t_meter_reg = R92E_RF_T_METER;
   4593  1.34.4.15     skrll 
   4594        1.1    nonaka 	if (sc->thcal_state == 0) {
   4595        1.1    nonaka 		/* Start measuring temperature. */
   4596        1.1    nonaka 		DPRINTFN(DBG_RF, ("%s: %s: start measuring temperature\n",
   4597        1.1    nonaka 		    device_xname(sc->sc_dev), __func__));
   4598  1.34.4.15     skrll 		urtwn_rf_write(sc, 0, t_meter_reg, 0x60);
   4599        1.1    nonaka 		sc->thcal_state = 1;
   4600        1.1    nonaka 		return;
   4601        1.1    nonaka 	}
   4602        1.1    nonaka 	sc->thcal_state = 0;
   4603        1.1    nonaka 
   4604        1.1    nonaka 	/* Read measured temperature. */
   4605        1.1    nonaka 	temp = urtwn_rf_read(sc, 0, R92C_RF_T_METER) & 0x1f;
   4606        1.1    nonaka 	DPRINTFN(DBG_RF, ("%s: %s: temperature=%d\n", device_xname(sc->sc_dev),
   4607        1.1    nonaka 	    __func__, temp));
   4608  1.34.4.15     skrll 	if (temp == 0)		/* Read failed, skip. */
   4609        1.1    nonaka 		return;
   4610        1.1    nonaka 
   4611        1.1    nonaka 	/*
   4612        1.1    nonaka 	 * Redo LC calibration if temperature changed significantly since
   4613        1.1    nonaka 	 * last calibration.
   4614        1.1    nonaka 	 */
   4615        1.1    nonaka 	if (sc->thcal_lctemp == 0) {
   4616        1.1    nonaka 		/* First LC calibration is performed in urtwn_init(). */
   4617        1.1    nonaka 		sc->thcal_lctemp = temp;
   4618        1.1    nonaka 	} else if (abs(temp - sc->thcal_lctemp) > 1) {
   4619        1.1    nonaka 		DPRINTFN(DBG_RF,
   4620        1.1    nonaka 		    ("%s: %s: LC calib triggered by temp: %d -> %d\n",
   4621        1.1    nonaka 		    device_xname(sc->sc_dev), __func__, sc->thcal_lctemp,
   4622        1.1    nonaka 		    temp));
   4623        1.1    nonaka 		urtwn_lc_calib(sc);
   4624        1.1    nonaka 		/* Record temperature of last LC calibration. */
   4625        1.1    nonaka 		sc->thcal_lctemp = temp;
   4626        1.1    nonaka 	}
   4627        1.1    nonaka }
   4628        1.1    nonaka 
   4629        1.1    nonaka static int
   4630        1.1    nonaka urtwn_init(struct ifnet *ifp)
   4631        1.1    nonaka {
   4632        1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   4633        1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   4634        1.1    nonaka 	struct urtwn_rx_data *data;
   4635        1.1    nonaka 	uint32_t reg;
   4636       1.22  christos 	size_t i;
   4637       1.22  christos 	int error;
   4638        1.1    nonaka 
   4639        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   4640        1.1    nonaka 
   4641        1.1    nonaka 	urtwn_stop(ifp, 0);
   4642        1.1    nonaka 
   4643       1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   4644       1.12  christos 
   4645        1.1    nonaka 	mutex_enter(&sc->sc_task_mtx);
   4646        1.1    nonaka 	/* Init host async commands ring. */
   4647        1.1    nonaka 	sc->cmdq.cur = sc->cmdq.next = sc->cmdq.queued = 0;
   4648        1.1    nonaka 	mutex_exit(&sc->sc_task_mtx);
   4649        1.1    nonaka 
   4650        1.1    nonaka 	mutex_enter(&sc->sc_fwcmd_mtx);
   4651        1.1    nonaka 	/* Init firmware commands ring. */
   4652        1.1    nonaka 	sc->fwcur = 0;
   4653        1.1    nonaka 	mutex_exit(&sc->sc_fwcmd_mtx);
   4654        1.1    nonaka 
   4655       1.12  christos 	/* Allocate Tx/Rx buffers. */
   4656       1.12  christos 	error = urtwn_alloc_rx_list(sc);
   4657       1.12  christos 	if (error != 0) {
   4658       1.12  christos 		aprint_error_dev(sc->sc_dev,
   4659       1.12  christos 		    "could not allocate Rx buffers\n");
   4660       1.12  christos 		goto fail;
   4661       1.12  christos 	}
   4662       1.12  christos 	error = urtwn_alloc_tx_list(sc);
   4663       1.12  christos 	if (error != 0) {
   4664       1.12  christos 		aprint_error_dev(sc->sc_dev,
   4665       1.12  christos 		    "could not allocate Tx buffers\n");
   4666       1.12  christos 		goto fail;
   4667        1.1    nonaka 	}
   4668        1.1    nonaka 
   4669        1.1    nonaka 	/* Power on adapter. */
   4670        1.1    nonaka 	error = urtwn_power_on(sc);
   4671        1.1    nonaka 	if (error != 0)
   4672        1.1    nonaka 		goto fail;
   4673        1.1    nonaka 
   4674        1.1    nonaka 	/* Initialize DMA. */
   4675        1.1    nonaka 	error = urtwn_dma_init(sc);
   4676        1.1    nonaka 	if (error != 0)
   4677        1.1    nonaka 		goto fail;
   4678        1.1    nonaka 
   4679        1.1    nonaka 	/* Set info size in Rx descriptors (in 64-bit words). */
   4680        1.1    nonaka 	urtwn_write_1(sc, R92C_RX_DRVINFO_SZ, 4);
   4681        1.1    nonaka 
   4682        1.1    nonaka 	/* Init interrupts. */
   4683  1.34.4.15     skrll 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   4684  1.34.4.15     skrll 	     ISSET(sc->chip, URTWN_CHIP_92EU)) {
   4685       1.32    nonaka 		urtwn_write_4(sc, R88E_HISR, 0xffffffff);
   4686       1.32    nonaka 		urtwn_write_4(sc, R88E_HIMR, R88E_HIMR_CPWM | R88E_HIMR_CPWM2 |
   4687       1.32    nonaka 		    R88E_HIMR_TBDER | R88E_HIMR_PSTIMEOUT);
   4688       1.32    nonaka 		urtwn_write_4(sc, R88E_HIMRE, R88E_HIMRE_RXFOVW |
   4689       1.32    nonaka 		    R88E_HIMRE_TXFOVW | R88E_HIMRE_RXERR | R88E_HIMRE_TXERR);
   4690  1.34.4.15     skrll 		if (ISSET(sc->chip, URTWN_CHIP_88E)) {
   4691  1.34.4.15     skrll 			urtwn_write_1(sc, R92C_USB_SPECIAL_OPTION,
   4692  1.34.4.15     skrll 			    urtwn_read_1(sc, R92C_USB_SPECIAL_OPTION) |
   4693  1.34.4.15     skrll 			      R92C_USB_SPECIAL_OPTION_INT_BULK_SEL);
   4694  1.34.4.15     skrll 		}
   4695  1.34.4.15     skrll 		if (ISSET(sc->chip, URTWN_CHIP_92EU))
   4696  1.34.4.15     skrll 			urtwn_write_1(sc, R92C_USB_HRPWM, 0);
   4697       1.32    nonaka 	} else {
   4698       1.32    nonaka 		urtwn_write_4(sc, R92C_HISR, 0xffffffff);
   4699       1.32    nonaka 		urtwn_write_4(sc, R92C_HIMR, 0xffffffff);
   4700       1.32    nonaka 	}
   4701        1.1    nonaka 
   4702        1.1    nonaka 	/* Set MAC address. */
   4703        1.1    nonaka 	IEEE80211_ADDR_COPY(ic->ic_myaddr, CLLADDR(ifp->if_sadl));
   4704        1.1    nonaka 	urtwn_write_region(sc, R92C_MACID, ic->ic_myaddr, IEEE80211_ADDR_LEN);
   4705        1.1    nonaka 
   4706        1.1    nonaka 	/* Set initial network type. */
   4707        1.1    nonaka 	reg = urtwn_read_4(sc, R92C_CR);
   4708        1.1    nonaka 	switch (ic->ic_opmode) {
   4709        1.1    nonaka 	case IEEE80211_M_STA:
   4710        1.1    nonaka 	default:
   4711        1.1    nonaka 		reg = RW(reg, R92C_CR_NETTYPE, R92C_CR_NETTYPE_INFRA);
   4712        1.1    nonaka 		break;
   4713        1.7  christos 
   4714        1.1    nonaka 	case IEEE80211_M_IBSS:
   4715        1.1    nonaka 		reg = RW(reg, R92C_CR_NETTYPE, R92C_CR_NETTYPE_ADHOC);
   4716        1.1    nonaka 		break;
   4717        1.1    nonaka 	}
   4718        1.1    nonaka 	urtwn_write_4(sc, R92C_CR, reg);
   4719        1.1    nonaka 
   4720        1.1    nonaka 	/* Set response rate */
   4721        1.1    nonaka 	reg = urtwn_read_4(sc, R92C_RRSR);
   4722        1.1    nonaka 	reg = RW(reg, R92C_RRSR_RATE_BITMAP, R92C_RRSR_RATE_CCK_ONLY_1M);
   4723        1.1    nonaka 	urtwn_write_4(sc, R92C_RRSR, reg);
   4724        1.1    nonaka 
   4725        1.1    nonaka 	/* SIFS (used in NAV) */
   4726        1.1    nonaka 	urtwn_write_2(sc, R92C_SPEC_SIFS,
   4727        1.1    nonaka 	    SM(R92C_SPEC_SIFS_CCK, 0x10) | SM(R92C_SPEC_SIFS_OFDM, 0x10));
   4728        1.1    nonaka 
   4729        1.1    nonaka 	/* Set short/long retry limits. */
   4730        1.1    nonaka 	urtwn_write_2(sc, R92C_RL,
   4731        1.1    nonaka 	    SM(R92C_RL_SRL, 0x30) | SM(R92C_RL_LRL, 0x30));
   4732        1.1    nonaka 
   4733        1.1    nonaka 	/* Initialize EDCA parameters. */
   4734        1.1    nonaka 	urtwn_edca_init(sc);
   4735        1.1    nonaka 
   4736        1.1    nonaka 	/* Setup rate fallback. */
   4737  1.34.4.15     skrll 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   4738  1.34.4.15     skrll 	    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   4739       1.32    nonaka 		urtwn_write_4(sc, R92C_DARFRC + 0, 0x00000000);
   4740       1.32    nonaka 		urtwn_write_4(sc, R92C_DARFRC + 4, 0x10080404);
   4741       1.32    nonaka 		urtwn_write_4(sc, R92C_RARFRC + 0, 0x04030201);
   4742       1.32    nonaka 		urtwn_write_4(sc, R92C_RARFRC + 4, 0x08070605);
   4743       1.32    nonaka 	}
   4744        1.1    nonaka 
   4745        1.1    nonaka 	urtwn_write_1(sc, R92C_FWHW_TXQ_CTRL,
   4746        1.1    nonaka 	    urtwn_read_1(sc, R92C_FWHW_TXQ_CTRL) |
   4747        1.1    nonaka 	    R92C_FWHW_TXQ_CTRL_AMPDU_RTY_NEW);
   4748        1.1    nonaka 	/* Set ACK timeout. */
   4749        1.1    nonaka 	urtwn_write_1(sc, R92C_ACKTO, 0x40);
   4750        1.1    nonaka 
   4751        1.1    nonaka 	/* Setup USB aggregation. */
   4752        1.1    nonaka 	/* Tx */
   4753        1.1    nonaka 	reg = urtwn_read_4(sc, R92C_TDECTRL);
   4754        1.1    nonaka 	reg = RW(reg, R92C_TDECTRL_BLK_DESC_NUM, 6);
   4755        1.1    nonaka 	urtwn_write_4(sc, R92C_TDECTRL, reg);
   4756        1.1    nonaka 	/* Rx */
   4757        1.1    nonaka 	urtwn_write_1(sc, R92C_TRXDMA_CTRL,
   4758        1.1    nonaka 	    urtwn_read_1(sc, R92C_TRXDMA_CTRL) |
   4759        1.1    nonaka 	      R92C_TRXDMA_CTRL_RXDMA_AGG_EN);
   4760        1.1    nonaka 	urtwn_write_1(sc, R92C_USB_SPECIAL_OPTION,
   4761        1.1    nonaka 	    urtwn_read_1(sc, R92C_USB_SPECIAL_OPTION) &
   4762        1.1    nonaka 	      ~R92C_USB_SPECIAL_OPTION_AGG_EN);
   4763        1.1    nonaka 	urtwn_write_1(sc, R92C_RXDMA_AGG_PG_TH, 48);
   4764  1.34.4.15     skrll 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   4765  1.34.4.15     skrll 	    ISSET(sc->chip, URTWN_CHIP_92EU))
   4766       1.32    nonaka 		urtwn_write_1(sc, R92C_RXDMA_AGG_PG_TH + 1, 4);
   4767       1.32    nonaka 	else
   4768       1.32    nonaka 		urtwn_write_1(sc, R92C_USB_DMA_AGG_TO, 4);
   4769        1.1    nonaka 
   4770        1.1    nonaka 	/* Initialize beacon parameters. */
   4771       1.32    nonaka 	urtwn_write_2(sc, R92C_BCN_CTRL, 0x1010);
   4772        1.1    nonaka 	urtwn_write_2(sc, R92C_TBTT_PROHIBIT, 0x6404);
   4773       1.26  christos 	urtwn_write_1(sc, R92C_DRVERLYINT, R92C_DRIVER_EARLY_INT_TIME);
   4774       1.26  christos 	urtwn_write_1(sc, R92C_BCNDMATIM, R92C_DMA_ATIME_INT_TIME);
   4775        1.1    nonaka 	urtwn_write_2(sc, R92C_BCNTCFG, 0x660f);
   4776        1.1    nonaka 
   4777  1.34.4.15     skrll 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   4778  1.34.4.15     skrll 	    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   4779       1.32    nonaka 		/* Setup AMPDU aggregation. */
   4780       1.32    nonaka 		urtwn_write_4(sc, R92C_AGGLEN_LMT, 0x99997631);	/* MCS7~0 */
   4781       1.32    nonaka 		urtwn_write_1(sc, R92C_AGGR_BREAK_TIME, 0x16);
   4782       1.32    nonaka 		urtwn_write_2(sc, 0x4ca, 0x0708);
   4783        1.1    nonaka 
   4784       1.32    nonaka 		urtwn_write_1(sc, R92C_BCN_MAX_ERR, 0xff);
   4785       1.32    nonaka 		urtwn_write_1(sc, R92C_BCN_CTRL, R92C_BCN_CTRL_DIS_TSF_UDT0);
   4786       1.32    nonaka 	}
   4787        1.1    nonaka 
   4788        1.1    nonaka 	/* Load 8051 microcode. */
   4789        1.1    nonaka 	error = urtwn_load_firmware(sc);
   4790        1.1    nonaka 	if (error != 0)
   4791        1.1    nonaka 		goto fail;
   4792        1.1    nonaka 	SET(sc->sc_flags, URTWN_FLAG_FWREADY);
   4793        1.1    nonaka 
   4794        1.1    nonaka 	/* Initialize MAC/BB/RF blocks. */
   4795       1.19  christos 	/*
   4796       1.19  christos 	 * XXX: urtwn_mac_init() sets R92C_RCR[0:15] = R92C_RCR_APM |
   4797       1.19  christos 	 * R92C_RCR_AM | R92C_RCR_AB | R92C_RCR_AICV | R92C_RCR_AMF.
   4798       1.19  christos 	 * XXX: This setting should be removed from rtl8192cu_mac[].
   4799       1.19  christos 	 */
   4800       1.19  christos 	urtwn_mac_init(sc);		// sets R92C_RCR[0:15]
   4801       1.19  christos 	urtwn_rxfilter_init(sc);	// reset R92C_RCR
   4802        1.1    nonaka 	urtwn_bb_init(sc);
   4803        1.1    nonaka 	urtwn_rf_init(sc);
   4804        1.1    nonaka 
   4805  1.34.4.15     skrll 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   4806  1.34.4.15     skrll 	    ISSET(sc->chip, URTWN_CHIP_92EU)) {
   4807       1.32    nonaka 		urtwn_write_2(sc, R92C_CR,
   4808       1.32    nonaka 		    urtwn_read_2(sc, R92C_CR) | R92C_CR_MACTXEN |
   4809       1.32    nonaka 		      R92C_CR_MACRXEN);
   4810       1.32    nonaka 	}
   4811       1.32    nonaka 
   4812        1.1    nonaka 	/* Turn CCK and OFDM blocks on. */
   4813        1.1    nonaka 	reg = urtwn_bb_read(sc, R92C_FPGA0_RFMOD);
   4814        1.1    nonaka 	reg |= R92C_RFMOD_CCK_EN;
   4815        1.1    nonaka 	urtwn_bb_write(sc, R92C_FPGA0_RFMOD, reg);
   4816        1.1    nonaka 	reg = urtwn_bb_read(sc, R92C_FPGA0_RFMOD);
   4817        1.1    nonaka 	reg |= R92C_RFMOD_OFDM_EN;
   4818        1.1    nonaka 	urtwn_bb_write(sc, R92C_FPGA0_RFMOD, reg);
   4819        1.1    nonaka 
   4820        1.1    nonaka 	/* Clear per-station keys table. */
   4821        1.1    nonaka 	urtwn_cam_init(sc);
   4822        1.1    nonaka 
   4823        1.1    nonaka 	/* Enable hardware sequence numbering. */
   4824        1.1    nonaka 	urtwn_write_1(sc, R92C_HWSEQ_CTRL, 0xff);
   4825        1.1    nonaka 
   4826        1.1    nonaka 	/* Perform LO and IQ calibrations. */
   4827        1.1    nonaka 	urtwn_iq_calib(sc, sc->iqk_inited);
   4828        1.1    nonaka 	sc->iqk_inited = true;
   4829        1.1    nonaka 
   4830        1.1    nonaka 	/* Perform LC calibration. */
   4831        1.1    nonaka 	urtwn_lc_calib(sc);
   4832        1.1    nonaka 
   4833  1.34.4.15     skrll 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   4834  1.34.4.15     skrll 	    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   4835       1.32    nonaka 		/* Fix USB interference issue. */
   4836       1.32    nonaka 		urtwn_write_1(sc, 0xfe40, 0xe0);
   4837       1.32    nonaka 		urtwn_write_1(sc, 0xfe41, 0x8d);
   4838       1.32    nonaka 		urtwn_write_1(sc, 0xfe42, 0x80);
   4839       1.32    nonaka 		urtwn_write_4(sc, 0x20c, 0xfd0320);
   4840        1.1    nonaka 
   4841       1.32    nonaka 		urtwn_pa_bias_init(sc);
   4842       1.32    nonaka 	}
   4843        1.1    nonaka 
   4844  1.34.4.15     skrll 	if (!(sc->chip & (URTWN_CHIP_92C | URTWN_CHIP_92C_1T2R)) ||
   4845  1.34.4.15     skrll 	    !(sc->chip & URTWN_CHIP_92EU)) {
   4846        1.1    nonaka 		/* 1T1R */
   4847        1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFPARAM(0),
   4848        1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA0_RFPARAM(0)) | __BIT(13));
   4849        1.1    nonaka 	}
   4850        1.1    nonaka 
   4851        1.1    nonaka 	/* Initialize GPIO setting. */
   4852        1.1    nonaka 	urtwn_write_1(sc, R92C_GPIO_MUXCFG,
   4853        1.1    nonaka 	    urtwn_read_1(sc, R92C_GPIO_MUXCFG) & ~R92C_GPIO_MUXCFG_ENBT);
   4854        1.1    nonaka 
   4855        1.1    nonaka 	/* Fix for lower temperature. */
   4856  1.34.4.15     skrll 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   4857  1.34.4.15     skrll 	    !ISSET(sc->chip, URTWN_CHIP_92EU))
   4858       1.32    nonaka 		urtwn_write_1(sc, 0x15, 0xe9);
   4859        1.1    nonaka 
   4860        1.1    nonaka 	/* Set default channel. */
   4861       1.13  jmcneill 	urtwn_set_chan(sc, ic->ic_curchan, IEEE80211_HTINFO_2NDCHAN_NONE);
   4862        1.1    nonaka 
   4863        1.1    nonaka 	/* Queue Rx xfers. */
   4864  1.34.4.15     skrll 	for (size_t j = 0; j < sc->rx_npipe; j++) {
   4865  1.34.4.15     skrll 		for (i = 0; i < URTWN_RX_LIST_COUNT; i++) {
   4866  1.34.4.15     skrll 			data = &sc->rx_data[j][i];
   4867  1.34.4.15     skrll 			usbd_setup_xfer(data->xfer, data, data->buf,
   4868  1.34.4.15     skrll 			    URTWN_RXBUFSZ, USBD_SHORT_XFER_OK, USBD_NO_TIMEOUT,
   4869  1.34.4.15     skrll 			    urtwn_rxeof);
   4870  1.34.4.15     skrll 			error = usbd_transfer(data->xfer);
   4871  1.34.4.15     skrll 			if (__predict_false(error != USBD_NORMAL_COMPLETION &&
   4872  1.34.4.15     skrll 			    error != USBD_IN_PROGRESS))
   4873  1.34.4.15     skrll 				goto fail;
   4874  1.34.4.15     skrll 		}
   4875        1.1    nonaka 	}
   4876        1.1    nonaka 
   4877        1.1    nonaka 	/* We're ready to go. */
   4878        1.1    nonaka 	ifp->if_flags &= ~IFF_OACTIVE;
   4879        1.1    nonaka 	ifp->if_flags |= IFF_RUNNING;
   4880  1.34.4.15     skrll 	sc->sc_running = true;
   4881        1.1    nonaka 
   4882       1.16  jmcneill 	mutex_exit(&sc->sc_write_mtx);
   4883       1.16  jmcneill 
   4884        1.1    nonaka 	if (ic->ic_opmode == IEEE80211_M_MONITOR)
   4885        1.1    nonaka 		ieee80211_new_state(ic, IEEE80211_S_RUN, -1);
   4886       1.16  jmcneill 	else if (ic->ic_roaming != IEEE80211_ROAMING_MANUAL)
   4887        1.1    nonaka 		ieee80211_new_state(ic, IEEE80211_S_SCAN, -1);
   4888       1.16  jmcneill 	urtwn_wait_async(sc);
   4889       1.12  christos 
   4890   1.34.4.4     skrll 	return 0;
   4891        1.1    nonaka 
   4892        1.1    nonaka  fail:
   4893       1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   4894       1.12  christos 
   4895        1.1    nonaka 	urtwn_stop(ifp, 1);
   4896   1.34.4.4     skrll 	return error;
   4897        1.1    nonaka }
   4898        1.1    nonaka 
   4899        1.1    nonaka static void
   4900        1.1    nonaka urtwn_stop(struct ifnet *ifp, int disable)
   4901        1.1    nonaka {
   4902        1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   4903        1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   4904       1.22  christos 	size_t i;
   4905       1.22  christos 	int s;
   4906        1.1    nonaka 
   4907        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   4908        1.1    nonaka 
   4909        1.1    nonaka 	s = splusb();
   4910        1.1    nonaka 	ieee80211_new_state(ic, IEEE80211_S_INIT, -1);
   4911        1.1    nonaka 	urtwn_wait_async(sc);
   4912        1.1    nonaka 	splx(s);
   4913        1.1    nonaka 
   4914       1.16  jmcneill 	sc->tx_timer = 0;
   4915       1.16  jmcneill 	ifp->if_timer = 0;
   4916       1.16  jmcneill 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   4917       1.16  jmcneill 
   4918        1.1    nonaka 	callout_stop(&sc->sc_scan_to);
   4919        1.1    nonaka 	callout_stop(&sc->sc_calib_to);
   4920        1.1    nonaka 
   4921        1.1    nonaka 	/* Abort Tx. */
   4922  1.34.4.15     skrll 	for (i = 0; i < sc->tx_npipe; i++) {
   4923        1.1    nonaka 		if (sc->tx_pipe[i] != NULL)
   4924        1.1    nonaka 			usbd_abort_pipe(sc->tx_pipe[i]);
   4925        1.1    nonaka 	}
   4926        1.1    nonaka 
   4927        1.1    nonaka 	/* Stop Rx pipe. */
   4928  1.34.4.15     skrll 	for (i = 0; i < sc->rx_npipe; i++) {
   4929  1.34.4.15     skrll 		if (sc->rx_pipe[i] != NULL)
   4930  1.34.4.15     skrll 			usbd_abort_pipe(sc->rx_pipe[i]);
   4931  1.34.4.15     skrll 	}
   4932        1.1    nonaka 
   4933       1.12  christos 	/* Free Tx/Rx buffers. */
   4934       1.12  christos 	urtwn_free_tx_list(sc);
   4935       1.12  christos 	urtwn_free_rx_list(sc);
   4936       1.12  christos 
   4937  1.34.4.15     skrll 	sc->sc_running = false;
   4938        1.1    nonaka 	if (disable)
   4939        1.1    nonaka 		urtwn_chip_stop(sc);
   4940        1.1    nonaka }
   4941        1.1    nonaka 
   4942       1.16  jmcneill static int
   4943       1.16  jmcneill urtwn_reset(struct ifnet *ifp)
   4944       1.16  jmcneill {
   4945       1.16  jmcneill 	struct urtwn_softc *sc = ifp->if_softc;
   4946       1.16  jmcneill 	struct ieee80211com *ic = &sc->sc_ic;
   4947       1.16  jmcneill 
   4948       1.16  jmcneill 	if (ic->ic_opmode != IEEE80211_M_MONITOR)
   4949       1.16  jmcneill 		return ENETRESET;
   4950       1.16  jmcneill 
   4951       1.16  jmcneill 	urtwn_set_chan(sc, ic->ic_curchan, IEEE80211_HTINFO_2NDCHAN_NONE);
   4952       1.16  jmcneill 
   4953       1.16  jmcneill 	return 0;
   4954       1.16  jmcneill }
   4955       1.16  jmcneill 
   4956        1.1    nonaka static void
   4957        1.1    nonaka urtwn_chip_stop(struct urtwn_softc *sc)
   4958        1.1    nonaka {
   4959        1.1    nonaka 	uint32_t reg;
   4960        1.1    nonaka 	bool disabled = true;
   4961        1.1    nonaka 
   4962        1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   4963        1.1    nonaka 
   4964  1.34.4.15     skrll 	if (ISSET(sc->chip, URTWN_CHIP_92EU))
   4965  1.34.4.15     skrll 		return;
   4966  1.34.4.15     skrll 
   4967       1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   4968       1.12  christos 
   4969        1.1    nonaka 	/*
   4970        1.1    nonaka 	 * RF Off Sequence
   4971        1.1    nonaka 	 */
   4972        1.1    nonaka 	/* Pause MAC TX queue */
   4973        1.1    nonaka 	urtwn_write_1(sc, R92C_TXPAUSE, 0xFF);
   4974        1.1    nonaka 
   4975        1.1    nonaka 	/* Disable RF */
   4976        1.1    nonaka 	urtwn_rf_write(sc, 0, 0, 0);
   4977        1.1    nonaka 
   4978        1.1    nonaka 	urtwn_write_1(sc, R92C_APSD_CTRL, R92C_APSD_CTRL_OFF);
   4979        1.1    nonaka 
   4980        1.1    nonaka 	/* Reset BB state machine */
   4981        1.1    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   4982        1.1    nonaka 	    R92C_SYS_FUNC_EN_USBD |
   4983        1.1    nonaka 	    R92C_SYS_FUNC_EN_USBA |
   4984        1.1    nonaka 	    R92C_SYS_FUNC_EN_BB_GLB_RST);
   4985        1.1    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   4986        1.1    nonaka 	    R92C_SYS_FUNC_EN_USBD | R92C_SYS_FUNC_EN_USBA);
   4987        1.1    nonaka 
   4988        1.1    nonaka 	/*
   4989        1.1    nonaka 	 * Reset digital sequence
   4990        1.1    nonaka 	 */
   4991        1.1    nonaka 	if (urtwn_read_1(sc, R92C_MCUFWDL) & R92C_MCUFWDL_RDY) {
   4992        1.1    nonaka 		/* Reset MCU ready status */
   4993        1.1    nonaka 		urtwn_write_1(sc, R92C_MCUFWDL, 0);
   4994        1.1    nonaka 		/* If firmware in ram code, do reset */
   4995        1.1    nonaka 		if (ISSET(sc->sc_flags, URTWN_FLAG_FWREADY)) {
   4996  1.34.4.15     skrll 			if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   4997  1.34.4.15     skrll 			    ISSET(sc->chip, URTWN_CHIP_92EU))
   4998       1.32    nonaka 				urtwn_r88e_fw_reset(sc);
   4999       1.32    nonaka 			else
   5000       1.32    nonaka 				urtwn_fw_reset(sc);
   5001        1.1    nonaka 			CLR(sc->sc_flags, URTWN_FLAG_FWREADY);
   5002        1.1    nonaka 		}
   5003        1.1    nonaka 	}
   5004        1.1    nonaka 
   5005        1.1    nonaka 	/* Reset MAC and Enable 8051 */
   5006        1.1    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN + 1, 0x54);
   5007        1.1    nonaka 
   5008        1.1    nonaka 	/* Reset MCU ready status */
   5009        1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL, 0);
   5010        1.1    nonaka 
   5011        1.1    nonaka 	if (disabled) {
   5012        1.1    nonaka 		/* Disable MAC clock */
   5013        1.1    nonaka 		urtwn_write_2(sc, R92C_SYS_CLKR, 0x70A3);
   5014        1.1    nonaka 		/* Disable AFE PLL */
   5015        1.1    nonaka 		urtwn_write_1(sc, R92C_AFE_PLL_CTRL, 0x80);
   5016        1.1    nonaka 		/* Gated AFE DIG_CLOCK */
   5017        1.1    nonaka 		urtwn_write_2(sc, R92C_AFE_XTAL_CTRL, 0x880F);
   5018        1.1    nonaka 		/* Isolated digital to PON */
   5019        1.1    nonaka 		urtwn_write_1(sc, R92C_SYS_ISO_CTRL, 0xF9);
   5020        1.1    nonaka 	}
   5021        1.1    nonaka 
   5022        1.1    nonaka 	/*
   5023        1.1    nonaka 	 * Pull GPIO PIN to balance level and LED control
   5024        1.1    nonaka 	 */
   5025        1.1    nonaka 	/* 1. Disable GPIO[7:0] */
   5026        1.1    nonaka 	urtwn_write_2(sc, R92C_GPIO_PIN_CTRL + 2, 0x0000);
   5027        1.1    nonaka 
   5028        1.1    nonaka 	reg = urtwn_read_4(sc, R92C_GPIO_PIN_CTRL) & ~0x0000ff00;
   5029        1.1    nonaka 	reg |= ((reg << 8) & 0x0000ff00) | 0x00ff0000;
   5030        1.1    nonaka 	urtwn_write_4(sc, R92C_GPIO_PIN_CTRL, reg);
   5031        1.1    nonaka 
   5032       1.28  christos 	/* Disable GPIO[10:8] */
   5033       1.28  christos 	urtwn_write_1(sc, R92C_GPIO_MUXCFG + 3, 0x00);
   5034        1.1    nonaka 
   5035        1.1    nonaka 	reg = urtwn_read_2(sc, R92C_GPIO_MUXCFG + 2) & ~0x00f0;
   5036       1.28  christos 	reg |= (((reg & 0x000f) << 4) | 0x0780);
   5037  1.34.4.12     skrll 	urtwn_write_2(sc, R92C_GPIO_MUXCFG + 2, reg);
   5038        1.1    nonaka 
   5039        1.1    nonaka 	/* Disable LED0 & 1 */
   5040       1.28  christos 	urtwn_write_2(sc, R92C_LEDCFG0, 0x8080);
   5041        1.1    nonaka 
   5042        1.1    nonaka 	/*
   5043        1.1    nonaka 	 * Reset digital sequence
   5044        1.1    nonaka 	 */
   5045       1.28  christos 	if (disabled) {
   5046        1.1    nonaka 		/* Disable ELDR clock */
   5047        1.1    nonaka 		urtwn_write_2(sc, R92C_SYS_CLKR, 0x70A3);
   5048        1.1    nonaka 		/* Isolated ELDR to PON */
   5049        1.1    nonaka 		urtwn_write_1(sc, R92C_SYS_ISO_CTRL + 1, 0x82);
   5050        1.1    nonaka 	}
   5051        1.1    nonaka 
   5052        1.1    nonaka 	/*
   5053        1.1    nonaka 	 * Disable analog sequence
   5054        1.1    nonaka 	 */
   5055       1.28  christos 	if (disabled) {
   5056        1.1    nonaka 		/* Disable A15 power */
   5057       1.28  christos 		urtwn_write_1(sc, R92C_LDOA15_CTRL, 0x04);
   5058        1.1    nonaka 		/* Disable digital core power */
   5059       1.28  christos 		urtwn_write_1(sc, R92C_LDOV12D_CTRL,
   5060       1.28  christos 		    urtwn_read_1(sc, R92C_LDOV12D_CTRL) &
   5061        1.1    nonaka 		      ~R92C_LDOV12D_CTRL_LDV12_EN);
   5062       1.28  christos 	}
   5063        1.1    nonaka 
   5064        1.1    nonaka 	/* Enter PFM mode */
   5065        1.1    nonaka 	urtwn_write_1(sc, R92C_SPS0_CTRL, 0x23);
   5066        1.1    nonaka 
   5067        1.1    nonaka 	/* Set USB suspend */
   5068        1.1    nonaka 	urtwn_write_2(sc, R92C_APS_FSMCO,
   5069        1.1    nonaka 	    R92C_APS_FSMCO_APDM_HOST |
   5070        1.1    nonaka 	    R92C_APS_FSMCO_AFSM_HSUS |
   5071        1.1    nonaka 	    R92C_APS_FSMCO_PFM_ALDN);
   5072        1.1    nonaka 
   5073        1.1    nonaka 	urtwn_write_1(sc, R92C_RSV_CTRL, 0x0E);
   5074       1.12  christos 
   5075       1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   5076        1.1    nonaka }
   5077        1.1    nonaka 
   5078  1.34.4.15     skrll static void
   5079  1.34.4.15     skrll urtwn_delay_ms(struct urtwn_softc *sc, int ms)
   5080  1.34.4.15     skrll {
   5081  1.34.4.15     skrll 	if (sc->sc_running == false)
   5082  1.34.4.15     skrll 		DELAY(ms * 1000);
   5083  1.34.4.15     skrll 	else
   5084  1.34.4.15     skrll 		usbd_delay_ms(sc->sc_udev, ms);
   5085  1.34.4.15     skrll }
   5086  1.34.4.15     skrll 
   5087        1.4    nonaka MODULE(MODULE_CLASS_DRIVER, if_urtwn, "bpf");
   5088        1.1    nonaka 
   5089        1.1    nonaka #ifdef _MODULE
   5090        1.1    nonaka #include "ioconf.c"
   5091        1.1    nonaka #endif
   5092        1.1    nonaka 
   5093        1.1    nonaka static int
   5094        1.1    nonaka if_urtwn_modcmd(modcmd_t cmd, void *aux)
   5095        1.1    nonaka {
   5096        1.1    nonaka 	int error = 0;
   5097        1.1    nonaka 
   5098        1.1    nonaka 	switch (cmd) {
   5099        1.1    nonaka 	case MODULE_CMD_INIT:
   5100        1.1    nonaka #ifdef _MODULE
   5101        1.1    nonaka 		error = config_init_component(cfdriver_ioconf_urtwn,
   5102        1.1    nonaka 		    cfattach_ioconf_urtwn, cfdata_ioconf_urtwn);
   5103        1.1    nonaka #endif
   5104   1.34.4.4     skrll 		return error;
   5105        1.1    nonaka 	case MODULE_CMD_FINI:
   5106        1.1    nonaka #ifdef _MODULE
   5107        1.1    nonaka 		error = config_fini_component(cfdriver_ioconf_urtwn,
   5108        1.1    nonaka 		    cfattach_ioconf_urtwn, cfdata_ioconf_urtwn);
   5109        1.1    nonaka #endif
   5110   1.34.4.4     skrll 		return error;
   5111        1.1    nonaka 	default:
   5112   1.34.4.4     skrll 		return ENOTTY;
   5113        1.1    nonaka 	}
   5114        1.1    nonaka }
   5115