Home | History | Annotate | Line # | Download | only in usb
if_urtwn.c revision 1.44
      1  1.44     ozaki /*	$NetBSD: if_urtwn.c,v 1.44 2016/05/26 05:04:46 ozaki-r Exp $	*/
      2  1.37  christos /*	$OpenBSD: if_urtwn.c,v 1.42 2015/02/10 23:25:46 mpi Exp $	*/
      3   1.1    nonaka 
      4   1.1    nonaka /*-
      5   1.1    nonaka  * Copyright (c) 2010 Damien Bergamini <damien.bergamini (at) free.fr>
      6  1.32    nonaka  * Copyright (c) 2014 Kevin Lo <kevlo (at) FreeBSD.org>
      7   1.1    nonaka  *
      8   1.1    nonaka  * Permission to use, copy, modify, and distribute this software for any
      9   1.1    nonaka  * purpose with or without fee is hereby granted, provided that the above
     10   1.1    nonaka  * copyright notice and this permission notice appear in all copies.
     11   1.1    nonaka  *
     12   1.1    nonaka  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     13   1.1    nonaka  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     14   1.1    nonaka  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     15   1.1    nonaka  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     16   1.1    nonaka  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     17   1.1    nonaka  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     18   1.1    nonaka  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     19   1.1    nonaka  */
     20   1.1    nonaka 
     21   1.8  christos /*-
     22  1.32    nonaka  * Driver for Realtek RTL8188CE-VAU/RTL8188CUS/RTL8188EU/RTL8188RU/RTL8192CU.
     23   1.1    nonaka  */
     24   1.1    nonaka 
     25   1.1    nonaka #include <sys/cdefs.h>
     26  1.44     ozaki __KERNEL_RCSID(0, "$NetBSD: if_urtwn.c,v 1.44 2016/05/26 05:04:46 ozaki-r Exp $");
     27  1.11  jmcneill 
     28  1.11  jmcneill #ifdef _KERNEL_OPT
     29  1.11  jmcneill #include "opt_inet.h"
     30  1.11  jmcneill #endif
     31   1.1    nonaka 
     32   1.1    nonaka #include <sys/param.h>
     33   1.1    nonaka #include <sys/sockio.h>
     34   1.1    nonaka #include <sys/sysctl.h>
     35   1.1    nonaka #include <sys/mbuf.h>
     36   1.1    nonaka #include <sys/kernel.h>
     37   1.1    nonaka #include <sys/socket.h>
     38   1.1    nonaka #include <sys/systm.h>
     39   1.1    nonaka #include <sys/module.h>
     40   1.1    nonaka #include <sys/conf.h>
     41   1.1    nonaka #include <sys/device.h>
     42   1.1    nonaka 
     43   1.1    nonaka #include <sys/bus.h>
     44   1.1    nonaka #include <machine/endian.h>
     45   1.1    nonaka #include <sys/intr.h>
     46   1.1    nonaka 
     47   1.1    nonaka #include <net/bpf.h>
     48   1.1    nonaka #include <net/if.h>
     49   1.1    nonaka #include <net/if_arp.h>
     50   1.1    nonaka #include <net/if_dl.h>
     51   1.1    nonaka #include <net/if_ether.h>
     52   1.1    nonaka #include <net/if_media.h>
     53   1.1    nonaka #include <net/if_types.h>
     54   1.1    nonaka 
     55   1.1    nonaka #include <netinet/in.h>
     56   1.1    nonaka #include <netinet/in_systm.h>
     57   1.1    nonaka #include <netinet/in_var.h>
     58   1.1    nonaka #include <netinet/ip.h>
     59  1.11  jmcneill #include <netinet/if_inarp.h>
     60   1.1    nonaka 
     61   1.1    nonaka #include <net80211/ieee80211_netbsd.h>
     62   1.1    nonaka #include <net80211/ieee80211_var.h>
     63   1.1    nonaka #include <net80211/ieee80211_radiotap.h>
     64   1.1    nonaka 
     65   1.1    nonaka #include <dev/firmload.h>
     66   1.1    nonaka 
     67   1.1    nonaka #include <dev/usb/usb.h>
     68   1.1    nonaka #include <dev/usb/usbdi.h>
     69   1.1    nonaka #include <dev/usb/usbdivar.h>
     70   1.1    nonaka #include <dev/usb/usbdi_util.h>
     71   1.1    nonaka #include <dev/usb/usbdevs.h>
     72   1.1    nonaka 
     73   1.1    nonaka #include <dev/usb/if_urtwnreg.h>
     74   1.1    nonaka #include <dev/usb/if_urtwnvar.h>
     75   1.1    nonaka #include <dev/usb/if_urtwn_data.h>
     76   1.1    nonaka 
     77  1.12  christos /*
     78  1.12  christos  * The sc_write_mtx locking is to prevent sequences of writes from
     79  1.12  christos  * being intermingled with each other.  I don't know if this is really
     80  1.12  christos  * needed.  I have added it just to be on the safe side.
     81  1.12  christos  */
     82  1.12  christos 
     83   1.1    nonaka #ifdef URTWN_DEBUG
     84   1.1    nonaka #define	DBG_INIT	__BIT(0)
     85   1.1    nonaka #define	DBG_FN		__BIT(1)
     86   1.1    nonaka #define	DBG_TX		__BIT(2)
     87   1.1    nonaka #define	DBG_RX		__BIT(3)
     88   1.1    nonaka #define	DBG_STM		__BIT(4)
     89   1.1    nonaka #define	DBG_RF		__BIT(5)
     90   1.1    nonaka #define	DBG_REG		__BIT(6)
     91   1.1    nonaka #define	DBG_ALL		0xffffffffU
     92  1.10  jmcneill u_int urtwn_debug = 0;
     93   1.1    nonaka #define DPRINTFN(n, s)	\
     94   1.1    nonaka 	do { if (urtwn_debug & (n)) printf s; } while (/*CONSTCOND*/0)
     95   1.1    nonaka #else
     96   1.1    nonaka #define DPRINTFN(n, s)
     97   1.1    nonaka #endif
     98   1.1    nonaka 
     99  1.38  christos #define URTWN_DEV(v,p)	{ { USB_VENDOR_##v, USB_PRODUCT_##v##_##p }, 0 }
    100  1.32    nonaka #define URTWN_RTL8188E_DEV(v,p) \
    101  1.38  christos 	{ { USB_VENDOR_##v, USB_PRODUCT_##v##_##p }, FLAG_RTL8188E }
    102  1.32    nonaka static const struct urtwn_dev {
    103  1.32    nonaka 	struct usb_devno	dev;
    104  1.32    nonaka 	uint32_t		flags;
    105  1.32    nonaka #define	FLAG_RTL8188E	__BIT(0)
    106  1.32    nonaka } urtwn_devs[] = {
    107  1.32    nonaka 	URTWN_DEV(ABOCOM,	RTL8188CU_1),
    108  1.32    nonaka 	URTWN_DEV(ABOCOM,	RTL8188CU_2),
    109  1.32    nonaka 	URTWN_DEV(ABOCOM,	RTL8192CU),
    110  1.32    nonaka 	URTWN_DEV(ASUSTEK,	RTL8192CU),
    111  1.37  christos 	URTWN_DEV(ASUSTEK,	RTL8192CU_3),
    112  1.33    nonaka 	URTWN_DEV(ASUSTEK,	USBN10NANO),
    113  1.37  christos 	URTWN_DEV(ASUSTEK,	RTL8192CU_3),
    114  1.32    nonaka 	URTWN_DEV(AZUREWAVE,	RTL8188CE_1),
    115  1.32    nonaka 	URTWN_DEV(AZUREWAVE,	RTL8188CE_2),
    116  1.32    nonaka 	URTWN_DEV(AZUREWAVE,	RTL8188CU),
    117  1.37  christos 	URTWN_DEV(BELKIN,	F7D2102),
    118  1.32    nonaka 	URTWN_DEV(BELKIN,	RTL8188CU),
    119  1.37  christos 	URTWN_DEV(BELKIN,	RTL8188CUS),
    120  1.32    nonaka 	URTWN_DEV(BELKIN,	RTL8192CU),
    121  1.37  christos 	URTWN_DEV(BELKIN,	RTL8192CU_1),
    122  1.37  christos 	URTWN_DEV(BELKIN,	RTL8192CU_2),
    123  1.32    nonaka 	URTWN_DEV(CHICONY,	RTL8188CUS_1),
    124  1.32    nonaka 	URTWN_DEV(CHICONY,	RTL8188CUS_2),
    125  1.32    nonaka 	URTWN_DEV(CHICONY,	RTL8188CUS_3),
    126  1.32    nonaka 	URTWN_DEV(CHICONY,	RTL8188CUS_4),
    127  1.32    nonaka 	URTWN_DEV(CHICONY,	RTL8188CUS_5),
    128  1.37  christos 	URTWN_DEV(CHICONY,	RTL8188CUS_6),
    129  1.37  christos 	URTWN_DEV(COMPARE,	RTL8192CU),
    130  1.32    nonaka 	URTWN_DEV(COREGA,	RTL8192CU),
    131  1.37  christos 	URTWN_DEV(DLINK,	DWA131B),
    132  1.32    nonaka 	URTWN_DEV(DLINK,	RTL8188CU),
    133  1.32    nonaka 	URTWN_DEV(DLINK,	RTL8192CU_1),
    134  1.32    nonaka 	URTWN_DEV(DLINK,	RTL8192CU_2),
    135  1.32    nonaka 	URTWN_DEV(DLINK,	RTL8192CU_3),
    136  1.37  christos 	URTWN_DEV(DLINK,	RTL8192CU_4),
    137  1.32    nonaka 	URTWN_DEV(EDIMAX,	RTL8188CU),
    138  1.32    nonaka 	URTWN_DEV(EDIMAX,	RTL8192CU),
    139  1.32    nonaka 	URTWN_DEV(FEIXUN,	RTL8188CU),
    140  1.32    nonaka 	URTWN_DEV(FEIXUN,	RTL8192CU),
    141  1.32    nonaka 	URTWN_DEV(GUILLEMOT,	HWNUP150),
    142  1.37  christos 	URTWN_DEV(GUILLEMOT,	RTL8192CU),
    143  1.32    nonaka 	URTWN_DEV(HAWKING,	RTL8192CU),
    144  1.37  christos 	URTWN_DEV(HAWKING,	RTL8192CU_2),
    145  1.32    nonaka 	URTWN_DEV(HP3,		RTL8188CU),
    146  1.37  christos 	URTWN_DEV(IODATA,	WNG150UM),
    147  1.37  christos 	URTWN_DEV(IODATA,	RTL8192CU),
    148  1.32    nonaka 	URTWN_DEV(NETGEAR,	WNA1000M),
    149  1.32    nonaka 	URTWN_DEV(NETGEAR,	RTL8192CU),
    150  1.32    nonaka 	URTWN_DEV(NETGEAR4,	RTL8188CU),
    151  1.32    nonaka 	URTWN_DEV(NOVATECH,	RTL8188CU),
    152  1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8188CU_1),
    153  1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8188CU_2),
    154  1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8192CU),
    155  1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8188CU_3),
    156  1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8188CU_4),
    157  1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8188CUS),
    158  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CE_0),
    159  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CE_1),
    160  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CTV),
    161  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CU_0),
    162  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CU_1),
    163  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CU_2),
    164  1.39      leot 	URTWN_DEV(REALTEK,	RTL8188CU_3),
    165  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CU_COMBO),
    166  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CUS),
    167  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188RU),
    168  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188RU_2),
    169  1.37  christos 	URTWN_DEV(REALTEK,	RTL8188RU_3),
    170  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8191CU),
    171  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8192CE),
    172  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8192CU),
    173  1.32    nonaka 	URTWN_DEV(SITECOMEU,	RTL8188CU),
    174  1.32    nonaka 	URTWN_DEV(SITECOMEU,	RTL8188CU_2),
    175  1.32    nonaka 	URTWN_DEV(SITECOMEU,	RTL8192CU),
    176  1.32    nonaka 	URTWN_DEV(SITECOMEU,	RTL8192CUR2),
    177  1.37  christos 	URTWN_DEV(TPLINK,	RTL8192CU),
    178  1.32    nonaka 	URTWN_DEV(TRENDNET,	RTL8188CU),
    179  1.32    nonaka 	URTWN_DEV(TRENDNET,	RTL8192CU),
    180  1.32    nonaka 	URTWN_DEV(ZYXEL,	RTL8192CU),
    181  1.32    nonaka 
    182  1.32    nonaka 	/* URTWN_RTL8188E */
    183  1.34    nonaka 	URTWN_RTL8188E_DEV(ELECOM, WDC150SU2M),
    184  1.32    nonaka 	URTWN_RTL8188E_DEV(REALTEK, RTL8188ETV),
    185  1.32    nonaka 	URTWN_RTL8188E_DEV(REALTEK, RTL8188EU),
    186   1.1    nonaka };
    187  1.32    nonaka #undef URTWN_DEV
    188  1.32    nonaka #undef URTWN_RTL8188E_DEV
    189   1.1    nonaka 
    190   1.1    nonaka static int	urtwn_match(device_t, cfdata_t, void *);
    191   1.1    nonaka static void	urtwn_attach(device_t, device_t, void *);
    192   1.1    nonaka static int	urtwn_detach(device_t, int);
    193   1.1    nonaka static int	urtwn_activate(device_t, enum devact);
    194   1.1    nonaka 
    195   1.1    nonaka CFATTACH_DECL_NEW(urtwn, sizeof(struct urtwn_softc), urtwn_match,
    196   1.1    nonaka     urtwn_attach, urtwn_detach, urtwn_activate);
    197   1.1    nonaka 
    198   1.1    nonaka static int	urtwn_open_pipes(struct urtwn_softc *);
    199   1.1    nonaka static void	urtwn_close_pipes(struct urtwn_softc *);
    200   1.1    nonaka static int	urtwn_alloc_rx_list(struct urtwn_softc *);
    201   1.1    nonaka static void	urtwn_free_rx_list(struct urtwn_softc *);
    202   1.1    nonaka static int	urtwn_alloc_tx_list(struct urtwn_softc *);
    203   1.1    nonaka static void	urtwn_free_tx_list(struct urtwn_softc *);
    204   1.1    nonaka static void	urtwn_task(void *);
    205   1.1    nonaka static void	urtwn_do_async(struct urtwn_softc *,
    206   1.1    nonaka 		    void (*)(struct urtwn_softc *, void *), void *, int);
    207   1.1    nonaka static void	urtwn_wait_async(struct urtwn_softc *);
    208   1.1    nonaka static int	urtwn_write_region_1(struct urtwn_softc *, uint16_t, uint8_t *,
    209   1.1    nonaka 		    int);
    210  1.12  christos static void	urtwn_write_1(struct urtwn_softc *, uint16_t, uint8_t);
    211  1.12  christos static void	urtwn_write_2(struct urtwn_softc *, uint16_t, uint16_t);
    212  1.12  christos static void	urtwn_write_4(struct urtwn_softc *, uint16_t, uint32_t);
    213  1.12  christos static int	urtwn_write_region(struct urtwn_softc *, uint16_t, uint8_t *,
    214  1.12  christos 		    int);
    215   1.1    nonaka static int	urtwn_read_region_1(struct urtwn_softc *, uint16_t, uint8_t *,
    216   1.1    nonaka 		    int);
    217  1.12  christos static uint8_t	urtwn_read_1(struct urtwn_softc *, uint16_t);
    218  1.12  christos static uint16_t	urtwn_read_2(struct urtwn_softc *, uint16_t);
    219  1.12  christos static uint32_t	urtwn_read_4(struct urtwn_softc *, uint16_t);
    220   1.1    nonaka static int	urtwn_fw_cmd(struct urtwn_softc *, uint8_t, const void *, int);
    221  1.32    nonaka static void	urtwn_r92c_rf_write(struct urtwn_softc *, int, uint8_t,
    222  1.32    nonaka 		    uint32_t);
    223  1.32    nonaka static void	urtwn_r88e_rf_write(struct urtwn_softc *, int, uint8_t,
    224  1.32    nonaka 		    uint32_t);
    225   1.1    nonaka static uint32_t	urtwn_rf_read(struct urtwn_softc *, int, uint8_t);
    226   1.1    nonaka static int	urtwn_llt_write(struct urtwn_softc *, uint32_t, uint32_t);
    227   1.1    nonaka static uint8_t	urtwn_efuse_read_1(struct urtwn_softc *, uint16_t);
    228   1.1    nonaka static void	urtwn_efuse_read(struct urtwn_softc *);
    229  1.32    nonaka static void	urtwn_efuse_switch_power(struct urtwn_softc *);
    230   1.1    nonaka static int	urtwn_read_chipid(struct urtwn_softc *);
    231  1.12  christos #ifdef URTWN_DEBUG
    232  1.12  christos static void	urtwn_dump_rom(struct urtwn_softc *, struct r92c_rom *);
    233  1.12  christos #endif
    234   1.1    nonaka static void	urtwn_read_rom(struct urtwn_softc *);
    235  1.32    nonaka static void	urtwn_r88e_read_rom(struct urtwn_softc *);
    236   1.1    nonaka static int	urtwn_media_change(struct ifnet *);
    237   1.1    nonaka static int	urtwn_ra_init(struct urtwn_softc *);
    238  1.12  christos static int	urtwn_get_nettype(struct urtwn_softc *);
    239  1.12  christos static void	urtwn_set_nettype0_msr(struct urtwn_softc *, uint8_t);
    240   1.1    nonaka static void	urtwn_tsf_sync_enable(struct urtwn_softc *);
    241   1.1    nonaka static void	urtwn_set_led(struct urtwn_softc *, int, int);
    242   1.1    nonaka static void	urtwn_calib_to(void *);
    243   1.1    nonaka static void	urtwn_calib_to_cb(struct urtwn_softc *, void *);
    244   1.1    nonaka static void	urtwn_next_scan(void *);
    245   1.1    nonaka static int	urtwn_newstate(struct ieee80211com *, enum ieee80211_state,
    246   1.1    nonaka 		    int);
    247   1.1    nonaka static void	urtwn_newstate_cb(struct urtwn_softc *, void *);
    248   1.1    nonaka static int	urtwn_wme_update(struct ieee80211com *);
    249   1.1    nonaka static void	urtwn_wme_update_cb(struct urtwn_softc *, void *);
    250   1.1    nonaka static void	urtwn_update_avgrssi(struct urtwn_softc *, int, int8_t);
    251   1.1    nonaka static int8_t	urtwn_get_rssi(struct urtwn_softc *, int, void *);
    252  1.32    nonaka static int8_t	urtwn_r88e_get_rssi(struct urtwn_softc *, int, void *);
    253   1.1    nonaka static void	urtwn_rx_frame(struct urtwn_softc *, uint8_t *, int);
    254  1.42     skrll static void	urtwn_rxeof(struct usbd_xfer *, void *, usbd_status);
    255  1.42     skrll static void	urtwn_txeof(struct usbd_xfer *, void *, usbd_status);
    256   1.1    nonaka static int	urtwn_tx(struct urtwn_softc *, struct mbuf *,
    257  1.12  christos 		    struct ieee80211_node *, struct urtwn_tx_data *);
    258  1.42     skrll static struct urtwn_tx_data *
    259  1.42     skrll 		urtwn_get_tx_data(struct urtwn_softc *, size_t);
    260   1.1    nonaka static void	urtwn_start(struct ifnet *);
    261   1.1    nonaka static void	urtwn_watchdog(struct ifnet *);
    262   1.1    nonaka static int	urtwn_ioctl(struct ifnet *, u_long, void *);
    263  1.32    nonaka static int	urtwn_r92c_power_on(struct urtwn_softc *);
    264  1.32    nonaka static int	urtwn_r88e_power_on(struct urtwn_softc *);
    265   1.1    nonaka static int	urtwn_llt_init(struct urtwn_softc *);
    266   1.1    nonaka static void	urtwn_fw_reset(struct urtwn_softc *);
    267  1.32    nonaka static void	urtwn_r88e_fw_reset(struct urtwn_softc *);
    268   1.1    nonaka static int	urtwn_fw_loadpage(struct urtwn_softc *, int, uint8_t *, int);
    269   1.1    nonaka static int	urtwn_load_firmware(struct urtwn_softc *);
    270  1.32    nonaka static int	urtwn_r92c_dma_init(struct urtwn_softc *);
    271  1.32    nonaka static int	urtwn_r88e_dma_init(struct urtwn_softc *);
    272   1.1    nonaka static void	urtwn_mac_init(struct urtwn_softc *);
    273   1.1    nonaka static void	urtwn_bb_init(struct urtwn_softc *);
    274   1.1    nonaka static void	urtwn_rf_init(struct urtwn_softc *);
    275   1.1    nonaka static void	urtwn_cam_init(struct urtwn_softc *);
    276   1.1    nonaka static void	urtwn_pa_bias_init(struct urtwn_softc *);
    277   1.1    nonaka static void	urtwn_rxfilter_init(struct urtwn_softc *);
    278   1.1    nonaka static void	urtwn_edca_init(struct urtwn_softc *);
    279   1.1    nonaka static void	urtwn_write_txpower(struct urtwn_softc *, int, uint16_t[]);
    280  1.22  christos static void	urtwn_get_txpower(struct urtwn_softc *, size_t, u_int, u_int,
    281   1.1    nonaka 		    uint16_t[]);
    282  1.32    nonaka static void	urtwn_r88e_get_txpower(struct urtwn_softc *, size_t, u_int,
    283  1.32    nonaka 		    u_int, uint16_t[]);
    284   1.1    nonaka static void	urtwn_set_txpower(struct urtwn_softc *, u_int, u_int);
    285   1.1    nonaka static void	urtwn_set_chan(struct urtwn_softc *, struct ieee80211_channel *,
    286   1.1    nonaka 		    u_int);
    287   1.1    nonaka static void	urtwn_iq_calib(struct urtwn_softc *, bool);
    288   1.1    nonaka static void	urtwn_lc_calib(struct urtwn_softc *);
    289   1.1    nonaka static void	urtwn_temp_calib(struct urtwn_softc *);
    290   1.1    nonaka static int	urtwn_init(struct ifnet *);
    291   1.1    nonaka static void	urtwn_stop(struct ifnet *, int);
    292  1.16  jmcneill static int	urtwn_reset(struct ifnet *);
    293   1.1    nonaka static void	urtwn_chip_stop(struct urtwn_softc *);
    294  1.26  christos static void	urtwn_newassoc(struct ieee80211_node *, int);
    295   1.1    nonaka 
    296   1.1    nonaka /* Aliases. */
    297   1.1    nonaka #define	urtwn_bb_write	urtwn_write_4
    298   1.1    nonaka #define	urtwn_bb_read	urtwn_read_4
    299   1.1    nonaka 
    300  1.32    nonaka #define	urtwn_lookup(d,v,p)	((const struct urtwn_dev *)usb_lookup(d,v,p))
    301  1.32    nonaka 
    302   1.1    nonaka static int
    303   1.1    nonaka urtwn_match(device_t parent, cfdata_t match, void *aux)
    304   1.1    nonaka {
    305   1.1    nonaka 	struct usb_attach_arg *uaa = aux;
    306   1.1    nonaka 
    307  1.42     skrll 	return urtwn_lookup(urtwn_devs, uaa->uaa_vendor, uaa->uaa_product) != NULL ?
    308  1.42     skrll 	    UMATCH_VENDOR_PRODUCT : UMATCH_NONE;
    309   1.1    nonaka }
    310   1.1    nonaka 
    311   1.1    nonaka static void
    312   1.1    nonaka urtwn_attach(device_t parent, device_t self, void *aux)
    313   1.1    nonaka {
    314   1.1    nonaka 	struct urtwn_softc *sc = device_private(self);
    315   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
    316   1.1    nonaka 	struct ifnet *ifp = &sc->sc_if;
    317   1.1    nonaka 	struct usb_attach_arg *uaa = aux;
    318   1.1    nonaka 	char *devinfop;
    319  1.32    nonaka 	const struct urtwn_dev *dev;
    320  1.22  christos 	size_t i;
    321  1.22  christos 	int error;
    322   1.1    nonaka 
    323   1.1    nonaka 	sc->sc_dev = self;
    324  1.42     skrll 	sc->sc_udev = uaa->uaa_device;
    325   1.1    nonaka 
    326  1.32    nonaka 	sc->chip = 0;
    327  1.42     skrll 	dev = urtwn_lookup(urtwn_devs, uaa->uaa_vendor, uaa->uaa_product);
    328  1.32    nonaka 	if (dev != NULL && ISSET(dev->flags, FLAG_RTL8188E))
    329  1.32    nonaka 		SET(sc->chip, URTWN_CHIP_88E);
    330  1.32    nonaka 
    331   1.1    nonaka 	aprint_naive("\n");
    332   1.1    nonaka 	aprint_normal("\n");
    333   1.1    nonaka 
    334  1.12  christos 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    335  1.12  christos 
    336   1.1    nonaka 	devinfop = usbd_devinfo_alloc(sc->sc_udev, 0);
    337   1.1    nonaka 	aprint_normal_dev(self, "%s\n", devinfop);
    338   1.1    nonaka 	usbd_devinfo_free(devinfop);
    339   1.1    nonaka 
    340   1.1    nonaka 	mutex_init(&sc->sc_task_mtx, MUTEX_DEFAULT, IPL_NET);
    341  1.12  christos 	mutex_init(&sc->sc_tx_mtx, MUTEX_DEFAULT, IPL_NONE);
    342   1.1    nonaka 	mutex_init(&sc->sc_fwcmd_mtx, MUTEX_DEFAULT, IPL_NONE);
    343  1.12  christos 	mutex_init(&sc->sc_write_mtx, MUTEX_DEFAULT, IPL_NONE);
    344   1.1    nonaka 
    345  1.18  jmcneill 	usb_init_task(&sc->sc_task, urtwn_task, sc, 0);
    346   1.1    nonaka 
    347   1.1    nonaka 	callout_init(&sc->sc_scan_to, 0);
    348   1.1    nonaka 	callout_setfunc(&sc->sc_scan_to, urtwn_next_scan, sc);
    349   1.1    nonaka 	callout_init(&sc->sc_calib_to, 0);
    350   1.1    nonaka 	callout_setfunc(&sc->sc_calib_to, urtwn_calib_to, sc);
    351   1.1    nonaka 
    352   1.6     skrll 	error = usbd_set_config_no(sc->sc_udev, 1, 0);
    353   1.6     skrll 	if (error != 0) {
    354   1.6     skrll 		aprint_error_dev(self, "failed to set configuration"
    355   1.6     skrll 		    ", err=%s\n", usbd_errstr(error));
    356   1.1    nonaka 		goto fail;
    357   1.1    nonaka 	}
    358   1.1    nonaka 
    359   1.1    nonaka 	/* Get the first interface handle. */
    360   1.1    nonaka 	error = usbd_device2interface_handle(sc->sc_udev, 0, &sc->sc_iface);
    361   1.1    nonaka 	if (error != 0) {
    362   1.1    nonaka 		aprint_error_dev(self, "could not get interface handle\n");
    363   1.1    nonaka 		goto fail;
    364   1.1    nonaka 	}
    365   1.1    nonaka 
    366   1.1    nonaka 	error = urtwn_read_chipid(sc);
    367   1.1    nonaka 	if (error != 0) {
    368   1.1    nonaka 		aprint_error_dev(self, "unsupported test chip\n");
    369   1.1    nonaka 		goto fail;
    370   1.1    nonaka 	}
    371   1.1    nonaka 
    372   1.1    nonaka 	/* Determine number of Tx/Rx chains. */
    373   1.1    nonaka 	if (sc->chip & URTWN_CHIP_92C) {
    374   1.1    nonaka 		sc->ntxchains = (sc->chip & URTWN_CHIP_92C_1T2R) ? 1 : 2;
    375   1.1    nonaka 		sc->nrxchains = 2;
    376   1.1    nonaka 	} else {
    377   1.1    nonaka 		sc->ntxchains = 1;
    378   1.1    nonaka 		sc->nrxchains = 1;
    379   1.1    nonaka 	}
    380  1.32    nonaka 
    381  1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E))
    382  1.32    nonaka 		urtwn_r88e_read_rom(sc);
    383  1.32    nonaka 	else
    384  1.32    nonaka 		urtwn_read_rom(sc);
    385   1.1    nonaka 
    386  1.22  christos 	aprint_normal_dev(self, "MAC/BB RTL%s, RF 6052 %zdT%zdR, address %s\n",
    387   1.1    nonaka 	    (sc->chip & URTWN_CHIP_92C) ? "8192CU" :
    388  1.32    nonaka 	    (sc->chip & URTWN_CHIP_88E) ? "8188EU" :
    389   1.1    nonaka 	    (sc->board_type == R92C_BOARD_TYPE_HIGHPA) ? "8188RU" :
    390   1.1    nonaka 	    (sc->board_type == R92C_BOARD_TYPE_MINICARD) ? "8188CE-VAU" :
    391   1.1    nonaka 	    "8188CUS", sc->ntxchains, sc->nrxchains,
    392   1.1    nonaka 	    ether_sprintf(ic->ic_myaddr));
    393   1.1    nonaka 
    394   1.1    nonaka 	error = urtwn_open_pipes(sc);
    395   1.1    nonaka 	if (error != 0) {
    396   1.1    nonaka 		aprint_error_dev(sc->sc_dev, "could not open pipes\n");
    397   1.1    nonaka 		goto fail;
    398   1.1    nonaka 	}
    399   1.1    nonaka 	aprint_normal_dev(self, "%d rx pipe%s, %d tx pipe%s\n",
    400   1.1    nonaka 	    sc->rx_npipe, sc->rx_npipe > 1 ? "s" : "",
    401   1.1    nonaka 	    sc->tx_npipe, sc->tx_npipe > 1 ? "s" : "");
    402   1.1    nonaka 
    403   1.1    nonaka 	/*
    404   1.1    nonaka 	 * Setup the 802.11 device.
    405   1.1    nonaka 	 */
    406   1.1    nonaka 	ic->ic_ifp = ifp;
    407   1.1    nonaka 	ic->ic_phytype = IEEE80211_T_OFDM;	/* Not only, but not used. */
    408   1.1    nonaka 	ic->ic_opmode = IEEE80211_M_STA;	/* Default to BSS mode. */
    409   1.1    nonaka 	ic->ic_state = IEEE80211_S_INIT;
    410   1.1    nonaka 
    411   1.1    nonaka 	/* Set device capabilities. */
    412   1.1    nonaka 	ic->ic_caps =
    413   1.1    nonaka 	    IEEE80211_C_MONITOR |	/* Monitor mode supported. */
    414  1.26  christos 	    IEEE80211_C_IBSS |		/* IBSS mode supported */
    415  1.26  christos 	    IEEE80211_C_HOSTAP |	/* HostAp mode supported */
    416   1.1    nonaka 	    IEEE80211_C_SHPREAMBLE |	/* Short preamble supported. */
    417   1.1    nonaka 	    IEEE80211_C_SHSLOT |	/* Short slot time supported. */
    418   1.1    nonaka 	    IEEE80211_C_WME |		/* 802.11e */
    419   1.1    nonaka 	    IEEE80211_C_WPA;		/* 802.11i */
    420   1.1    nonaka 
    421   1.1    nonaka 	/* Set supported .11b and .11g rates. */
    422   1.1    nonaka 	ic->ic_sup_rates[IEEE80211_MODE_11B] = ieee80211_std_rateset_11b;
    423   1.1    nonaka 	ic->ic_sup_rates[IEEE80211_MODE_11G] = ieee80211_std_rateset_11g;
    424   1.1    nonaka 
    425   1.1    nonaka 	/* Set supported .11b and .11g channels (1 through 14). */
    426   1.1    nonaka 	for (i = 1; i <= 14; i++) {
    427   1.1    nonaka 		ic->ic_channels[i].ic_freq =
    428   1.1    nonaka 		    ieee80211_ieee2mhz(i, IEEE80211_CHAN_2GHZ);
    429   1.1    nonaka 		ic->ic_channels[i].ic_flags =
    430   1.1    nonaka 		    IEEE80211_CHAN_CCK | IEEE80211_CHAN_OFDM |
    431   1.1    nonaka 		    IEEE80211_CHAN_DYN | IEEE80211_CHAN_2GHZ;
    432   1.1    nonaka 	}
    433   1.1    nonaka 
    434   1.1    nonaka 	ifp->if_softc = sc;
    435   1.1    nonaka 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    436   1.1    nonaka 	ifp->if_init = urtwn_init;
    437   1.1    nonaka 	ifp->if_ioctl = urtwn_ioctl;
    438   1.1    nonaka 	ifp->if_start = urtwn_start;
    439   1.1    nonaka 	ifp->if_watchdog = urtwn_watchdog;
    440   1.1    nonaka 	IFQ_SET_READY(&ifp->if_snd);
    441   1.1    nonaka 	memcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
    442   1.1    nonaka 
    443   1.1    nonaka 	if_attach(ifp);
    444   1.1    nonaka 	ieee80211_ifattach(ic);
    445  1.16  jmcneill 
    446   1.1    nonaka 	/* override default methods */
    447  1.26  christos 	ic->ic_newassoc = urtwn_newassoc;
    448  1.16  jmcneill 	ic->ic_reset = urtwn_reset;
    449   1.1    nonaka 	ic->ic_wme.wme_update = urtwn_wme_update;
    450   1.1    nonaka 
    451   1.1    nonaka 	/* Override state transition machine. */
    452   1.1    nonaka 	sc->sc_newstate = ic->ic_newstate;
    453   1.1    nonaka 	ic->ic_newstate = urtwn_newstate;
    454   1.1    nonaka 	ieee80211_media_init(ic, urtwn_media_change, ieee80211_media_status);
    455   1.1    nonaka 
    456   1.1    nonaka 	bpf_attach2(ifp, DLT_IEEE802_11_RADIO,
    457   1.1    nonaka 	    sizeof(struct ieee80211_frame) + IEEE80211_RADIOTAP_HDRLEN,
    458   1.1    nonaka 	    &sc->sc_drvbpf);
    459   1.1    nonaka 
    460   1.1    nonaka 	sc->sc_rxtap_len = sizeof(sc->sc_rxtapu);
    461   1.1    nonaka 	sc->sc_rxtap.wr_ihdr.it_len = htole16(sc->sc_rxtap_len);
    462   1.1    nonaka 	sc->sc_rxtap.wr_ihdr.it_present = htole32(URTWN_RX_RADIOTAP_PRESENT);
    463   1.1    nonaka 
    464   1.1    nonaka 	sc->sc_txtap_len = sizeof(sc->sc_txtapu);
    465   1.1    nonaka 	sc->sc_txtap.wt_ihdr.it_len = htole16(sc->sc_txtap_len);
    466   1.1    nonaka 	sc->sc_txtap.wt_ihdr.it_present = htole32(URTWN_TX_RADIOTAP_PRESENT);
    467   1.1    nonaka 
    468   1.1    nonaka 	ieee80211_announce(ic);
    469   1.1    nonaka 
    470   1.1    nonaka 	usbd_add_drv_event(USB_EVENT_DRIVER_ATTACH, sc->sc_udev, sc->sc_dev);
    471   1.1    nonaka 
    472  1.30       mrg 	if (!pmf_device_register(self, NULL, NULL))
    473  1.30       mrg 		aprint_error_dev(self, "couldn't establish power handler\n");
    474  1.30       mrg 
    475   1.1    nonaka 	SET(sc->sc_flags, URTWN_FLAG_ATTACHED);
    476   1.1    nonaka 	return;
    477   1.1    nonaka 
    478   1.1    nonaka  fail:
    479   1.1    nonaka 	sc->sc_dying = 1;
    480   1.1    nonaka 	aprint_error_dev(self, "attach failed\n");
    481   1.1    nonaka }
    482   1.1    nonaka 
    483   1.1    nonaka static int
    484   1.1    nonaka urtwn_detach(device_t self, int flags)
    485   1.1    nonaka {
    486   1.1    nonaka 	struct urtwn_softc *sc = device_private(self);
    487   1.1    nonaka 	struct ifnet *ifp = &sc->sc_if;
    488   1.1    nonaka 	int s;
    489   1.1    nonaka 
    490   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    491   1.1    nonaka 
    492  1.31  christos 	pmf_device_deregister(self);
    493  1.31  christos 
    494   1.1    nonaka 	s = splusb();
    495   1.1    nonaka 
    496   1.1    nonaka 	sc->sc_dying = 1;
    497   1.1    nonaka 
    498   1.1    nonaka 	callout_stop(&sc->sc_scan_to);
    499   1.1    nonaka 	callout_stop(&sc->sc_calib_to);
    500   1.1    nonaka 
    501   1.1    nonaka 	if (ISSET(sc->sc_flags, URTWN_FLAG_ATTACHED)) {
    502   1.1    nonaka 		usb_rem_task(sc->sc_udev, &sc->sc_task);
    503   1.1    nonaka 		urtwn_stop(ifp, 0);
    504   1.1    nonaka 
    505   1.1    nonaka 		ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    506   1.1    nonaka 		bpf_detach(ifp);
    507   1.1    nonaka 		ieee80211_ifdetach(&sc->sc_ic);
    508   1.1    nonaka 		if_detach(ifp);
    509   1.1    nonaka 
    510  1.42     skrll 		/* Close Tx/Rx pipes.  Abort done by urtwn_stop. */
    511   1.1    nonaka 		urtwn_close_pipes(sc);
    512   1.1    nonaka 	}
    513   1.1    nonaka 
    514   1.1    nonaka 	splx(s);
    515   1.1    nonaka 
    516   1.1    nonaka 	usbd_add_drv_event(USB_EVENT_DRIVER_DETACH, sc->sc_udev, sc->sc_dev);
    517   1.1    nonaka 
    518   1.1    nonaka 	callout_destroy(&sc->sc_scan_to);
    519   1.1    nonaka 	callout_destroy(&sc->sc_calib_to);
    520  1.12  christos 
    521  1.12  christos 	mutex_destroy(&sc->sc_write_mtx);
    522   1.1    nonaka 	mutex_destroy(&sc->sc_fwcmd_mtx);
    523   1.1    nonaka 	mutex_destroy(&sc->sc_tx_mtx);
    524   1.1    nonaka 	mutex_destroy(&sc->sc_task_mtx);
    525   1.1    nonaka 
    526  1.42     skrll 	return 0;
    527   1.1    nonaka }
    528   1.1    nonaka 
    529   1.1    nonaka static int
    530   1.1    nonaka urtwn_activate(device_t self, enum devact act)
    531   1.1    nonaka {
    532   1.1    nonaka 	struct urtwn_softc *sc = device_private(self);
    533   1.1    nonaka 
    534   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    535   1.1    nonaka 
    536   1.1    nonaka 	switch (act) {
    537   1.1    nonaka 	case DVACT_DEACTIVATE:
    538   1.1    nonaka 		if_deactivate(sc->sc_ic.ic_ifp);
    539  1.42     skrll 		return 0;
    540   1.1    nonaka 	default:
    541  1.42     skrll 		return EOPNOTSUPP;
    542   1.1    nonaka 	}
    543   1.1    nonaka }
    544   1.1    nonaka 
    545   1.1    nonaka static int
    546   1.1    nonaka urtwn_open_pipes(struct urtwn_softc *sc)
    547   1.1    nonaka {
    548   1.1    nonaka 	/* Bulk-out endpoints addresses (from highest to lowest prio). */
    549   1.1    nonaka 	static const uint8_t epaddr[] = { 0x02, 0x03, 0x05 };
    550   1.1    nonaka 	usb_interface_descriptor_t *id;
    551   1.1    nonaka 	usb_endpoint_descriptor_t *ed;
    552  1.22  christos 	size_t i, ntx = 0;
    553  1.22  christos 	int error;
    554   1.1    nonaka 
    555   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    556   1.1    nonaka 
    557   1.1    nonaka 	/* Determine the number of bulk-out pipes. */
    558   1.1    nonaka 	id = usbd_get_interface_descriptor(sc->sc_iface);
    559   1.1    nonaka 	for (i = 0; i < id->bNumEndpoints; i++) {
    560   1.1    nonaka 		ed = usbd_interface2endpoint_descriptor(sc->sc_iface, i);
    561   1.1    nonaka 		if (ed != NULL &&
    562   1.1    nonaka 		    UE_GET_XFERTYPE(ed->bmAttributes) == UE_BULK &&
    563   1.1    nonaka 		    UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_OUT)
    564   1.1    nonaka 			ntx++;
    565   1.1    nonaka 	}
    566  1.22  christos 	DPRINTFN(DBG_INIT, ("%s: %s: found %zd bulk-out pipes\n",
    567   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, ntx));
    568   1.1    nonaka 	if (ntx == 0 || ntx > R92C_MAX_EPOUT) {
    569   1.1    nonaka 		aprint_error_dev(sc->sc_dev,
    570  1.22  christos 		    "%zd: invalid number of Tx bulk pipes\n", ntx);
    571  1.42     skrll 		return EIO;
    572   1.1    nonaka 	}
    573   1.1    nonaka 	sc->rx_npipe = 1;
    574   1.1    nonaka 	sc->tx_npipe = ntx;
    575   1.1    nonaka 
    576   1.1    nonaka 	/* Open bulk-in pipe at address 0x81. */
    577   1.1    nonaka 	error = usbd_open_pipe(sc->sc_iface, 0x81, USBD_EXCLUSIVE_USE,
    578   1.1    nonaka 	    &sc->rx_pipe);
    579   1.1    nonaka 	if (error != 0) {
    580  1.12  christos 		aprint_error_dev(sc->sc_dev, "could not open Rx bulk pipe"
    581  1.12  christos 		    ": %d\n", error);
    582   1.1    nonaka 		goto fail;
    583   1.1    nonaka 	}
    584   1.1    nonaka 
    585   1.1    nonaka 	/* Open bulk-out pipes (up to 3). */
    586   1.1    nonaka 	for (i = 0; i < ntx; i++) {
    587   1.1    nonaka 		error = usbd_open_pipe(sc->sc_iface, epaddr[i],
    588   1.1    nonaka 		    USBD_EXCLUSIVE_USE, &sc->tx_pipe[i]);
    589   1.1    nonaka 		if (error != 0) {
    590   1.1    nonaka 			aprint_error_dev(sc->sc_dev,
    591  1.12  christos 			    "could not open Tx bulk pipe 0x%02x: %d\n",
    592  1.12  christos 			    epaddr[i], error);
    593   1.1    nonaka 			goto fail;
    594   1.1    nonaka 		}
    595   1.1    nonaka 	}
    596   1.1    nonaka 
    597   1.1    nonaka 	/* Map 802.11 access categories to USB pipes. */
    598   1.1    nonaka 	sc->ac2idx[WME_AC_BK] =
    599   1.1    nonaka 	sc->ac2idx[WME_AC_BE] = (ntx == 3) ? 2 : ((ntx == 2) ? 1 : 0);
    600   1.1    nonaka 	sc->ac2idx[WME_AC_VI] = (ntx == 3) ? 1 : 0;
    601   1.1    nonaka 	sc->ac2idx[WME_AC_VO] = 0;	/* Always use highest prio. */
    602   1.1    nonaka 
    603   1.1    nonaka  fail:
    604   1.1    nonaka 	if (error != 0)
    605   1.1    nonaka 		urtwn_close_pipes(sc);
    606  1.42     skrll 	return error;
    607   1.1    nonaka }
    608   1.1    nonaka 
    609   1.1    nonaka static void
    610   1.1    nonaka urtwn_close_pipes(struct urtwn_softc *sc)
    611   1.1    nonaka {
    612  1.42     skrll 	struct usbd_pipe *pipe;
    613  1.22  christos 	size_t i;
    614   1.1    nonaka 
    615   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    616   1.1    nonaka 
    617   1.1    nonaka 	/* Close Rx pipe. */
    618  1.22  christos 	CTASSERT(sizeof(pipe) == sizeof(void *));
    619  1.22  christos 	pipe = atomic_swap_ptr(&sc->rx_pipe, NULL);
    620  1.22  christos 	if (pipe != NULL) {
    621  1.22  christos 		usbd_close_pipe(pipe);
    622   1.1    nonaka 	}
    623   1.1    nonaka 	/* Close Tx pipes. */
    624   1.1    nonaka 	for (i = 0; i < R92C_MAX_EPOUT; i++) {
    625  1.22  christos 		pipe = atomic_swap_ptr(&sc->tx_pipe[i], NULL);
    626  1.22  christos 		if (pipe != NULL) {
    627  1.22  christos 			usbd_close_pipe(pipe);
    628  1.22  christos 		}
    629   1.1    nonaka 	}
    630   1.1    nonaka }
    631   1.1    nonaka 
    632   1.1    nonaka static int
    633   1.1    nonaka urtwn_alloc_rx_list(struct urtwn_softc *sc)
    634   1.1    nonaka {
    635   1.1    nonaka 	struct urtwn_rx_data *data;
    636  1.22  christos 	size_t i;
    637  1.22  christos 	int error = 0;
    638   1.1    nonaka 
    639   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    640   1.1    nonaka 
    641   1.1    nonaka 	for (i = 0; i < URTWN_RX_LIST_COUNT; i++) {
    642   1.1    nonaka 		data = &sc->rx_data[i];
    643   1.1    nonaka 
    644   1.1    nonaka 		data->sc = sc;	/* Backpointer for callbacks. */
    645   1.1    nonaka 
    646  1.42     skrll 		error = usbd_create_xfer(sc->rx_pipe, URTWN_RXBUFSZ,
    647  1.42     skrll 		    USBD_SHORT_XFER_OK, 0, &data->xfer);
    648  1.42     skrll 		if (error) {
    649   1.1    nonaka 			aprint_error_dev(sc->sc_dev,
    650   1.1    nonaka 			    "could not allocate xfer\n");
    651   1.1    nonaka 			break;
    652   1.1    nonaka 		}
    653   1.1    nonaka 
    654  1.42     skrll 		data->buf = usbd_get_buffer(data->xfer);
    655   1.1    nonaka 	}
    656   1.1    nonaka 	if (error != 0)
    657   1.1    nonaka 		urtwn_free_rx_list(sc);
    658  1.42     skrll 	return error;
    659   1.1    nonaka }
    660   1.1    nonaka 
    661   1.1    nonaka static void
    662   1.1    nonaka urtwn_free_rx_list(struct urtwn_softc *sc)
    663   1.1    nonaka {
    664  1.42     skrll 	struct usbd_xfer *xfer;
    665  1.22  christos 	size_t i;
    666   1.1    nonaka 
    667   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    668   1.1    nonaka 
    669   1.1    nonaka 	/* NB: Caller must abort pipe first. */
    670   1.1    nonaka 	for (i = 0; i < URTWN_RX_LIST_COUNT; i++) {
    671  1.22  christos 		CTASSERT(sizeof(xfer) == sizeof(void *));
    672  1.24    nonaka 		xfer = atomic_swap_ptr(&sc->rx_data[i].xfer, NULL);
    673  1.22  christos 		if (xfer != NULL)
    674  1.42     skrll 			usbd_destroy_xfer(xfer);
    675   1.1    nonaka 	}
    676   1.1    nonaka }
    677   1.1    nonaka 
    678   1.1    nonaka static int
    679   1.1    nonaka urtwn_alloc_tx_list(struct urtwn_softc *sc)
    680   1.1    nonaka {
    681   1.1    nonaka 	struct urtwn_tx_data *data;
    682  1.22  christos 	size_t i;
    683  1.22  christos 	int error = 0;
    684   1.1    nonaka 
    685   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    686   1.1    nonaka 
    687  1.12  christos 	mutex_enter(&sc->sc_tx_mtx);
    688  1.42     skrll 	for (size_t j = 0; j < sc->tx_npipe; j++) {
    689  1.42     skrll 		TAILQ_INIT(&sc->tx_free_list[j]);
    690  1.42     skrll 		for (i = 0; i < URTWN_TX_LIST_COUNT; i++) {
    691  1.42     skrll 			data = &sc->tx_data[j][i];
    692  1.42     skrll 
    693  1.42     skrll 			data->sc = sc;	/* Backpointer for callbacks. */
    694  1.42     skrll 			data->pidx = j;
    695  1.42     skrll 
    696  1.42     skrll 			error = usbd_create_xfer(sc->tx_pipe[j],
    697  1.42     skrll 			    URTWN_TXBUFSZ, USBD_FORCE_SHORT_XFER, 0,
    698  1.42     skrll 			    &data->xfer);
    699  1.42     skrll 			if (error) {
    700  1.42     skrll 				aprint_error_dev(sc->sc_dev,
    701  1.42     skrll 				    "could not allocate xfer\n");
    702  1.42     skrll 				goto fail;
    703  1.42     skrll 			}
    704   1.1    nonaka 
    705  1.42     skrll 			data->buf = usbd_get_buffer(data->xfer);
    706   1.1    nonaka 
    707  1.42     skrll 			/* Append this Tx buffer to our free list. */
    708  1.42     skrll 			TAILQ_INSERT_TAIL(&sc->tx_free_list[j], data, next);
    709   1.1    nonaka 		}
    710   1.1    nonaka 	}
    711  1.12  christos 	mutex_exit(&sc->sc_tx_mtx);
    712  1.42     skrll 	return 0;
    713   1.1    nonaka 
    714   1.1    nonaka  fail:
    715   1.1    nonaka 	urtwn_free_tx_list(sc);
    716  1.12  christos 	mutex_exit(&sc->sc_tx_mtx);
    717  1.42     skrll 	return error;
    718   1.1    nonaka }
    719   1.1    nonaka 
    720   1.1    nonaka static void
    721   1.1    nonaka urtwn_free_tx_list(struct urtwn_softc *sc)
    722   1.1    nonaka {
    723  1.42     skrll 	struct usbd_xfer *xfer;
    724  1.22  christos 	size_t i;
    725   1.1    nonaka 
    726   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    727   1.1    nonaka 
    728   1.1    nonaka 	/* NB: Caller must abort pipe first. */
    729  1.42     skrll 	for (size_t j = 0; j < sc->tx_npipe; j++) {
    730  1.42     skrll 		for (i = 0; i < URTWN_TX_LIST_COUNT; i++) {
    731  1.42     skrll 			CTASSERT(sizeof(xfer) == sizeof(void *));
    732  1.42     skrll 			xfer = atomic_swap_ptr(&sc->tx_data[j][i].xfer, NULL);
    733  1.42     skrll 			if (xfer != NULL)
    734  1.42     skrll 				usbd_destroy_xfer(xfer);
    735  1.42     skrll 		}
    736   1.1    nonaka 	}
    737   1.1    nonaka }
    738   1.1    nonaka 
    739   1.1    nonaka static void
    740   1.1    nonaka urtwn_task(void *arg)
    741   1.1    nonaka {
    742   1.1    nonaka 	struct urtwn_softc *sc = arg;
    743   1.1    nonaka 	struct urtwn_host_cmd_ring *ring = &sc->cmdq;
    744   1.1    nonaka 	struct urtwn_host_cmd *cmd;
    745   1.1    nonaka 	int s;
    746   1.1    nonaka 
    747   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    748   1.1    nonaka 
    749   1.1    nonaka 	/* Process host commands. */
    750   1.1    nonaka 	s = splusb();
    751   1.1    nonaka 	mutex_spin_enter(&sc->sc_task_mtx);
    752   1.1    nonaka 	while (ring->next != ring->cur) {
    753   1.1    nonaka 		cmd = &ring->cmd[ring->next];
    754   1.1    nonaka 		mutex_spin_exit(&sc->sc_task_mtx);
    755   1.1    nonaka 		splx(s);
    756  1.16  jmcneill 		/* Invoke callback with kernel lock held. */
    757   1.1    nonaka 		cmd->cb(sc, cmd->data);
    758   1.1    nonaka 		s = splusb();
    759   1.1    nonaka 		mutex_spin_enter(&sc->sc_task_mtx);
    760   1.1    nonaka 		ring->queued--;
    761   1.1    nonaka 		ring->next = (ring->next + 1) % URTWN_HOST_CMD_RING_COUNT;
    762   1.1    nonaka 	}
    763   1.1    nonaka 	mutex_spin_exit(&sc->sc_task_mtx);
    764   1.1    nonaka 	wakeup(&sc->cmdq);
    765   1.1    nonaka 	splx(s);
    766   1.1    nonaka }
    767   1.1    nonaka 
    768   1.1    nonaka static void
    769   1.1    nonaka urtwn_do_async(struct urtwn_softc *sc, void (*cb)(struct urtwn_softc *, void *),
    770   1.1    nonaka     void *arg, int len)
    771   1.1    nonaka {
    772   1.1    nonaka 	struct urtwn_host_cmd_ring *ring = &sc->cmdq;
    773   1.1    nonaka 	struct urtwn_host_cmd *cmd;
    774   1.1    nonaka 	int s;
    775   1.1    nonaka 
    776   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: cb=%p, arg=%p, len=%d\n",
    777   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, cb, arg, len));
    778   1.1    nonaka 
    779   1.1    nonaka 	s = splusb();
    780   1.1    nonaka 	mutex_spin_enter(&sc->sc_task_mtx);
    781   1.1    nonaka 	cmd = &ring->cmd[ring->cur];
    782   1.1    nonaka 	cmd->cb = cb;
    783   1.1    nonaka 	KASSERT(len <= sizeof(cmd->data));
    784   1.1    nonaka 	memcpy(cmd->data, arg, len);
    785   1.1    nonaka 	ring->cur = (ring->cur + 1) % URTWN_HOST_CMD_RING_COUNT;
    786   1.1    nonaka 
    787   1.1    nonaka 	/* If there is no pending command already, schedule a task. */
    788   1.1    nonaka 	if (!sc->sc_dying && ++ring->queued == 1) {
    789   1.1    nonaka 		mutex_spin_exit(&sc->sc_task_mtx);
    790   1.1    nonaka 		usb_add_task(sc->sc_udev, &sc->sc_task, USB_TASKQ_DRIVER);
    791   1.1    nonaka 	} else
    792   1.1    nonaka 		mutex_spin_exit(&sc->sc_task_mtx);
    793   1.1    nonaka 	splx(s);
    794   1.1    nonaka }
    795   1.1    nonaka 
    796   1.1    nonaka static void
    797   1.1    nonaka urtwn_wait_async(struct urtwn_softc *sc)
    798   1.1    nonaka {
    799   1.1    nonaka 
    800   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    801   1.1    nonaka 
    802   1.1    nonaka 	/* Wait for all queued asynchronous commands to complete. */
    803   1.1    nonaka 	while (sc->cmdq.queued > 0)
    804   1.1    nonaka 		tsleep(&sc->cmdq, 0, "endtask", 0);
    805   1.1    nonaka }
    806   1.1    nonaka 
    807   1.1    nonaka static int
    808   1.1    nonaka urtwn_write_region_1(struct urtwn_softc *sc, uint16_t addr, uint8_t *buf,
    809   1.1    nonaka     int len)
    810   1.1    nonaka {
    811   1.1    nonaka 	usb_device_request_t req;
    812   1.1    nonaka 	usbd_status error;
    813   1.1    nonaka 
    814  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
    815  1.12  christos 
    816   1.1    nonaka 	req.bmRequestType = UT_WRITE_VENDOR_DEVICE;
    817   1.1    nonaka 	req.bRequest = R92C_REQ_REGS;
    818   1.1    nonaka 	USETW(req.wValue, addr);
    819   1.1    nonaka 	USETW(req.wIndex, 0);
    820   1.1    nonaka 	USETW(req.wLength, len);
    821   1.1    nonaka 	error = usbd_do_request(sc->sc_udev, &req, buf);
    822   1.1    nonaka 	if (error != USBD_NORMAL_COMPLETION) {
    823   1.1    nonaka 		DPRINTFN(DBG_REG, ("%s: %s: error=%d: addr=0x%x, len=%d\n",
    824   1.1    nonaka 		    device_xname(sc->sc_dev), __func__, error, addr, len));
    825   1.1    nonaka 	}
    826  1.42     skrll 	return error;
    827   1.1    nonaka }
    828   1.1    nonaka 
    829   1.1    nonaka static void
    830   1.1    nonaka urtwn_write_1(struct urtwn_softc *sc, uint16_t addr, uint8_t val)
    831   1.1    nonaka {
    832   1.1    nonaka 
    833   1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
    834   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, val));
    835   1.1    nonaka 
    836   1.1    nonaka 	urtwn_write_region_1(sc, addr, &val, 1);
    837   1.1    nonaka }
    838   1.1    nonaka 
    839   1.1    nonaka static void
    840   1.1    nonaka urtwn_write_2(struct urtwn_softc *sc, uint16_t addr, uint16_t val)
    841   1.1    nonaka {
    842   1.1    nonaka 	uint8_t buf[2];
    843   1.1    nonaka 
    844   1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
    845   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, val));
    846   1.1    nonaka 
    847   1.1    nonaka 	buf[0] = (uint8_t)val;
    848   1.1    nonaka 	buf[1] = (uint8_t)(val >> 8);
    849   1.1    nonaka 	urtwn_write_region_1(sc, addr, buf, 2);
    850   1.1    nonaka }
    851   1.1    nonaka 
    852   1.1    nonaka static void
    853   1.1    nonaka urtwn_write_4(struct urtwn_softc *sc, uint16_t addr, uint32_t val)
    854   1.1    nonaka {
    855   1.1    nonaka 	uint8_t buf[4];
    856   1.1    nonaka 
    857   1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
    858   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, val));
    859   1.1    nonaka 
    860   1.1    nonaka 	buf[0] = (uint8_t)val;
    861   1.1    nonaka 	buf[1] = (uint8_t)(val >> 8);
    862   1.1    nonaka 	buf[2] = (uint8_t)(val >> 16);
    863   1.1    nonaka 	buf[3] = (uint8_t)(val >> 24);
    864   1.1    nonaka 	urtwn_write_region_1(sc, addr, buf, 4);
    865   1.1    nonaka }
    866   1.1    nonaka 
    867   1.1    nonaka static int
    868   1.1    nonaka urtwn_write_region(struct urtwn_softc *sc, uint16_t addr, uint8_t *buf, int len)
    869   1.1    nonaka {
    870   1.1    nonaka 
    871   1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, len=0x%x\n",
    872   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, len));
    873   1.1    nonaka 
    874   1.1    nonaka 	return urtwn_write_region_1(sc, addr, buf, len);
    875   1.1    nonaka }
    876   1.1    nonaka 
    877   1.1    nonaka static int
    878   1.1    nonaka urtwn_read_region_1(struct urtwn_softc *sc, uint16_t addr, uint8_t *buf,
    879   1.1    nonaka     int len)
    880   1.1    nonaka {
    881   1.1    nonaka 	usb_device_request_t req;
    882   1.1    nonaka 	usbd_status error;
    883   1.1    nonaka 
    884   1.1    nonaka 	req.bmRequestType = UT_READ_VENDOR_DEVICE;
    885   1.1    nonaka 	req.bRequest = R92C_REQ_REGS;
    886   1.1    nonaka 	USETW(req.wValue, addr);
    887   1.1    nonaka 	USETW(req.wIndex, 0);
    888   1.1    nonaka 	USETW(req.wLength, len);
    889   1.1    nonaka 	error = usbd_do_request(sc->sc_udev, &req, buf);
    890   1.1    nonaka 	if (error != USBD_NORMAL_COMPLETION) {
    891   1.1    nonaka 		DPRINTFN(DBG_REG, ("%s: %s: error=%d: addr=0x%x, len=%d\n",
    892   1.1    nonaka 		    device_xname(sc->sc_dev), __func__, error, addr, len));
    893   1.1    nonaka 	}
    894  1.42     skrll 	return error;
    895   1.1    nonaka }
    896   1.1    nonaka 
    897   1.1    nonaka static uint8_t
    898   1.1    nonaka urtwn_read_1(struct urtwn_softc *sc, uint16_t addr)
    899   1.1    nonaka {
    900   1.1    nonaka 	uint8_t val;
    901   1.1    nonaka 
    902   1.1    nonaka 	if (urtwn_read_region_1(sc, addr, &val, 1) != USBD_NORMAL_COMPLETION)
    903  1.42     skrll 		return 0xff;
    904   1.1    nonaka 
    905   1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
    906   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, val));
    907  1.42     skrll 	return val;
    908   1.1    nonaka }
    909   1.1    nonaka 
    910   1.1    nonaka static uint16_t
    911   1.1    nonaka urtwn_read_2(struct urtwn_softc *sc, uint16_t addr)
    912   1.1    nonaka {
    913   1.1    nonaka 	uint8_t buf[2];
    914   1.1    nonaka 	uint16_t val;
    915   1.1    nonaka 
    916   1.1    nonaka 	if (urtwn_read_region_1(sc, addr, buf, 2) != USBD_NORMAL_COMPLETION)
    917  1.42     skrll 		return 0xffff;
    918   1.1    nonaka 
    919   1.1    nonaka 	val = LE_READ_2(&buf[0]);
    920   1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
    921   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, val));
    922  1.42     skrll 	return val;
    923   1.1    nonaka }
    924   1.1    nonaka 
    925   1.1    nonaka static uint32_t
    926   1.1    nonaka urtwn_read_4(struct urtwn_softc *sc, uint16_t addr)
    927   1.1    nonaka {
    928   1.1    nonaka 	uint8_t buf[4];
    929   1.1    nonaka 	uint32_t val;
    930   1.1    nonaka 
    931   1.1    nonaka 	if (urtwn_read_region_1(sc, addr, buf, 4) != USBD_NORMAL_COMPLETION)
    932  1.42     skrll 		return 0xffffffff;
    933   1.1    nonaka 
    934   1.1    nonaka 	val = LE_READ_4(&buf[0]);
    935   1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
    936   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, val));
    937  1.42     skrll 	return val;
    938   1.1    nonaka }
    939   1.1    nonaka 
    940   1.1    nonaka static int
    941   1.1    nonaka urtwn_fw_cmd(struct urtwn_softc *sc, uint8_t id, const void *buf, int len)
    942   1.1    nonaka {
    943   1.1    nonaka 	struct r92c_fw_cmd cmd;
    944   1.1    nonaka 	uint8_t *cp;
    945   1.1    nonaka 	int fwcur;
    946   1.1    nonaka 	int ntries;
    947   1.1    nonaka 
    948   1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: id=%d, buf=%p, len=%d\n",
    949   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, id, buf, len));
    950   1.1    nonaka 
    951  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
    952  1.12  christos 
    953   1.1    nonaka 	mutex_enter(&sc->sc_fwcmd_mtx);
    954   1.1    nonaka 	fwcur = sc->fwcur;
    955   1.1    nonaka 	sc->fwcur = (sc->fwcur + 1) % R92C_H2C_NBOX;
    956   1.1    nonaka 	mutex_exit(&sc->sc_fwcmd_mtx);
    957   1.1    nonaka 
    958   1.1    nonaka 	/* Wait for current FW box to be empty. */
    959   1.1    nonaka 	for (ntries = 0; ntries < 100; ntries++) {
    960   1.1    nonaka 		if (!(urtwn_read_1(sc, R92C_HMETFR) & (1 << fwcur)))
    961   1.1    nonaka 			break;
    962   1.1    nonaka 		DELAY(1);
    963   1.1    nonaka 	}
    964   1.1    nonaka 	if (ntries == 100) {
    965   1.1    nonaka 		aprint_error_dev(sc->sc_dev,
    966   1.1    nonaka 		    "could not send firmware command %d\n", id);
    967  1.42     skrll 		return ETIMEDOUT;
    968   1.1    nonaka 	}
    969   1.1    nonaka 
    970   1.1    nonaka 	memset(&cmd, 0, sizeof(cmd));
    971   1.1    nonaka 	KASSERT(len <= sizeof(cmd.msg));
    972   1.1    nonaka 	memcpy(cmd.msg, buf, len);
    973   1.1    nonaka 
    974   1.1    nonaka 	/* Write the first word last since that will trigger the FW. */
    975   1.1    nonaka 	cp = (uint8_t *)&cmd;
    976   1.1    nonaka 	if (len >= 4) {
    977   1.1    nonaka 		cmd.id = id | R92C_CMD_FLAG_EXT;
    978   1.1    nonaka 		urtwn_write_region(sc, R92C_HMEBOX_EXT(fwcur), &cp[1], 2);
    979   1.1    nonaka 		urtwn_write_4(sc, R92C_HMEBOX(fwcur),
    980   1.1    nonaka 		    cp[0] + (cp[3] << 8) + (cp[4] << 16) + (cp[5] << 24));
    981   1.1    nonaka 	} else {
    982   1.1    nonaka 		cmd.id = id;
    983   1.1    nonaka 		urtwn_write_region(sc, R92C_HMEBOX(fwcur), cp, len);
    984   1.1    nonaka 	}
    985   1.1    nonaka 
    986  1.42     skrll 	return 0;
    987   1.1    nonaka }
    988   1.1    nonaka 
    989  1.32    nonaka static __inline void
    990  1.32    nonaka urtwn_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr, uint32_t val)
    991  1.32    nonaka {
    992  1.32    nonaka 
    993  1.32    nonaka 	sc->sc_rf_write(sc, chain, addr, val);
    994  1.32    nonaka }
    995  1.32    nonaka 
    996   1.1    nonaka static void
    997  1.32    nonaka urtwn_r92c_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr,
    998  1.32    nonaka     uint32_t val)
    999   1.1    nonaka {
   1000   1.1    nonaka 
   1001   1.1    nonaka 	urtwn_bb_write(sc, R92C_LSSI_PARAM(chain),
   1002   1.1    nonaka 	    SM(R92C_LSSI_PARAM_ADDR, addr) | SM(R92C_LSSI_PARAM_DATA, val));
   1003   1.1    nonaka }
   1004   1.1    nonaka 
   1005  1.32    nonaka static void
   1006  1.32    nonaka urtwn_r88e_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr,
   1007  1.32    nonaka     uint32_t val)
   1008  1.32    nonaka {
   1009  1.32    nonaka 
   1010  1.32    nonaka 	urtwn_bb_write(sc, R92C_LSSI_PARAM(chain),
   1011  1.32    nonaka 	    SM(R88E_LSSI_PARAM_ADDR, addr) | SM(R92C_LSSI_PARAM_DATA, val));
   1012  1.32    nonaka }
   1013  1.32    nonaka 
   1014   1.1    nonaka static uint32_t
   1015   1.1    nonaka urtwn_rf_read(struct urtwn_softc *sc, int chain, uint8_t addr)
   1016   1.1    nonaka {
   1017   1.1    nonaka 	uint32_t reg[R92C_MAX_CHAINS], val;
   1018   1.1    nonaka 
   1019   1.1    nonaka 	reg[0] = urtwn_bb_read(sc, R92C_HSSI_PARAM2(0));
   1020   1.1    nonaka 	if (chain != 0) {
   1021   1.1    nonaka 		reg[chain] = urtwn_bb_read(sc, R92C_HSSI_PARAM2(chain));
   1022   1.1    nonaka 	}
   1023   1.1    nonaka 
   1024   1.1    nonaka 	urtwn_bb_write(sc, R92C_HSSI_PARAM2(0),
   1025   1.1    nonaka 	    reg[0] & ~R92C_HSSI_PARAM2_READ_EDGE);
   1026   1.1    nonaka 	DELAY(1000);
   1027   1.1    nonaka 
   1028   1.1    nonaka 	urtwn_bb_write(sc, R92C_HSSI_PARAM2(chain),
   1029   1.1    nonaka 	    RW(reg[chain], R92C_HSSI_PARAM2_READ_ADDR, addr) |
   1030   1.1    nonaka 	    R92C_HSSI_PARAM2_READ_EDGE);
   1031   1.1    nonaka 	DELAY(1000);
   1032   1.1    nonaka 
   1033   1.1    nonaka 	urtwn_bb_write(sc, R92C_HSSI_PARAM2(0),
   1034   1.1    nonaka 	    reg[0] | R92C_HSSI_PARAM2_READ_EDGE);
   1035   1.1    nonaka 	DELAY(1000);
   1036   1.1    nonaka 
   1037   1.1    nonaka 	if (urtwn_bb_read(sc, R92C_HSSI_PARAM1(chain)) & R92C_HSSI_PARAM1_PI) {
   1038   1.1    nonaka 		val = urtwn_bb_read(sc, R92C_HSPI_READBACK(chain));
   1039   1.1    nonaka 	} else {
   1040   1.1    nonaka 		val = urtwn_bb_read(sc, R92C_LSSI_READBACK(chain));
   1041   1.1    nonaka 	}
   1042  1.42     skrll 	return MS(val, R92C_LSSI_READBACK_DATA);
   1043   1.1    nonaka }
   1044   1.1    nonaka 
   1045   1.1    nonaka static int
   1046   1.1    nonaka urtwn_llt_write(struct urtwn_softc *sc, uint32_t addr, uint32_t data)
   1047   1.1    nonaka {
   1048   1.1    nonaka 	int ntries;
   1049   1.1    nonaka 
   1050  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1051  1.12  christos 
   1052   1.1    nonaka 	urtwn_write_4(sc, R92C_LLT_INIT,
   1053   1.1    nonaka 	    SM(R92C_LLT_INIT_OP, R92C_LLT_INIT_OP_WRITE) |
   1054   1.1    nonaka 	    SM(R92C_LLT_INIT_ADDR, addr) |
   1055   1.1    nonaka 	    SM(R92C_LLT_INIT_DATA, data));
   1056   1.1    nonaka 	/* Wait for write operation to complete. */
   1057   1.1    nonaka 	for (ntries = 0; ntries < 20; ntries++) {
   1058   1.1    nonaka 		if (MS(urtwn_read_4(sc, R92C_LLT_INIT), R92C_LLT_INIT_OP) ==
   1059   1.1    nonaka 		    R92C_LLT_INIT_OP_NO_ACTIVE) {
   1060   1.1    nonaka 			/* Done */
   1061  1.42     skrll 			return 0;
   1062   1.1    nonaka 		}
   1063   1.1    nonaka 		DELAY(5);
   1064   1.1    nonaka 	}
   1065  1.42     skrll 	return ETIMEDOUT;
   1066   1.1    nonaka }
   1067   1.1    nonaka 
   1068   1.1    nonaka static uint8_t
   1069   1.1    nonaka urtwn_efuse_read_1(struct urtwn_softc *sc, uint16_t addr)
   1070   1.1    nonaka {
   1071   1.1    nonaka 	uint32_t reg;
   1072   1.1    nonaka 	int ntries;
   1073   1.1    nonaka 
   1074  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1075  1.12  christos 
   1076   1.1    nonaka 	reg = urtwn_read_4(sc, R92C_EFUSE_CTRL);
   1077   1.1    nonaka 	reg = RW(reg, R92C_EFUSE_CTRL_ADDR, addr);
   1078   1.1    nonaka 	reg &= ~R92C_EFUSE_CTRL_VALID;
   1079   1.1    nonaka 	urtwn_write_4(sc, R92C_EFUSE_CTRL, reg);
   1080   1.1    nonaka 
   1081   1.1    nonaka 	/* Wait for read operation to complete. */
   1082   1.1    nonaka 	for (ntries = 0; ntries < 100; ntries++) {
   1083   1.1    nonaka 		reg = urtwn_read_4(sc, R92C_EFUSE_CTRL);
   1084   1.1    nonaka 		if (reg & R92C_EFUSE_CTRL_VALID) {
   1085   1.1    nonaka 			/* Done */
   1086  1.42     skrll 			return MS(reg, R92C_EFUSE_CTRL_DATA);
   1087   1.1    nonaka 		}
   1088   1.1    nonaka 		DELAY(5);
   1089   1.1    nonaka 	}
   1090   1.1    nonaka 	aprint_error_dev(sc->sc_dev,
   1091   1.1    nonaka 	    "could not read efuse byte at address 0x%04x\n", addr);
   1092  1.42     skrll 	return 0xff;
   1093   1.1    nonaka }
   1094   1.1    nonaka 
   1095   1.1    nonaka static void
   1096   1.1    nonaka urtwn_efuse_read(struct urtwn_softc *sc)
   1097   1.1    nonaka {
   1098   1.1    nonaka 	uint8_t *rom = (uint8_t *)&sc->rom;
   1099   1.1    nonaka 	uint32_t reg;
   1100   1.1    nonaka 	uint16_t addr = 0;
   1101   1.1    nonaka 	uint8_t off, msk;
   1102  1.22  christos 	size_t i;
   1103   1.1    nonaka 
   1104   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1105   1.1    nonaka 
   1106  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1107  1.12  christos 
   1108  1.32    nonaka 	urtwn_efuse_switch_power(sc);
   1109  1.32    nonaka 
   1110   1.1    nonaka 	memset(&sc->rom, 0xff, sizeof(sc->rom));
   1111   1.1    nonaka 	while (addr < 512) {
   1112   1.1    nonaka 		reg = urtwn_efuse_read_1(sc, addr);
   1113   1.1    nonaka 		if (reg == 0xff)
   1114   1.1    nonaka 			break;
   1115   1.1    nonaka 		addr++;
   1116   1.1    nonaka 		off = reg >> 4;
   1117   1.1    nonaka 		msk = reg & 0xf;
   1118   1.1    nonaka 		for (i = 0; i < 4; i++) {
   1119   1.1    nonaka 			if (msk & (1U << i))
   1120   1.1    nonaka 				continue;
   1121   1.1    nonaka 
   1122   1.1    nonaka 			rom[off * 8 + i * 2 + 0] = urtwn_efuse_read_1(sc, addr);
   1123   1.1    nonaka 			addr++;
   1124   1.1    nonaka 			rom[off * 8 + i * 2 + 1] = urtwn_efuse_read_1(sc, addr);
   1125   1.1    nonaka 			addr++;
   1126   1.1    nonaka 		}
   1127   1.1    nonaka 	}
   1128   1.1    nonaka #ifdef URTWN_DEBUG
   1129   1.1    nonaka 	if (urtwn_debug & DBG_INIT) {
   1130   1.1    nonaka 		/* Dump ROM content. */
   1131   1.1    nonaka 		printf("%s: %s", device_xname(sc->sc_dev), __func__);
   1132   1.1    nonaka 		for (i = 0; i < (int)sizeof(sc->rom); i++)
   1133   1.1    nonaka 			printf(":%02x", rom[i]);
   1134   1.1    nonaka 		printf("\n");
   1135   1.1    nonaka 	}
   1136   1.1    nonaka #endif
   1137   1.1    nonaka }
   1138   1.1    nonaka 
   1139  1.32    nonaka static void
   1140  1.32    nonaka urtwn_efuse_switch_power(struct urtwn_softc *sc)
   1141  1.32    nonaka {
   1142  1.32    nonaka 	uint32_t reg;
   1143  1.32    nonaka 
   1144  1.32    nonaka 	reg = urtwn_read_2(sc, R92C_SYS_ISO_CTRL);
   1145  1.32    nonaka 	if (!(reg & R92C_SYS_ISO_CTRL_PWC_EV12V)) {
   1146  1.32    nonaka 		urtwn_write_2(sc, R92C_SYS_ISO_CTRL,
   1147  1.32    nonaka 		    reg | R92C_SYS_ISO_CTRL_PWC_EV12V);
   1148  1.32    nonaka 	}
   1149  1.32    nonaka 	reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
   1150  1.32    nonaka 	if (!(reg & R92C_SYS_FUNC_EN_ELDR)) {
   1151  1.32    nonaka 		urtwn_write_2(sc, R92C_SYS_FUNC_EN,
   1152  1.32    nonaka 		    reg | R92C_SYS_FUNC_EN_ELDR);
   1153  1.32    nonaka 	}
   1154  1.32    nonaka 	reg = urtwn_read_2(sc, R92C_SYS_CLKR);
   1155  1.32    nonaka 	if ((reg & (R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M)) !=
   1156  1.32    nonaka 	    (R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M)) {
   1157  1.32    nonaka 		urtwn_write_2(sc, R92C_SYS_CLKR,
   1158  1.32    nonaka 		    reg | R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M);
   1159  1.32    nonaka 	}
   1160  1.32    nonaka }
   1161  1.32    nonaka 
   1162   1.1    nonaka static int
   1163   1.1    nonaka urtwn_read_chipid(struct urtwn_softc *sc)
   1164   1.1    nonaka {
   1165   1.1    nonaka 	uint32_t reg;
   1166   1.1    nonaka 
   1167   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1168   1.1    nonaka 
   1169  1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E))
   1170  1.42     skrll 		return 0;
   1171  1.32    nonaka 
   1172   1.1    nonaka 	reg = urtwn_read_4(sc, R92C_SYS_CFG);
   1173   1.1    nonaka 	if (reg & R92C_SYS_CFG_TRP_VAUX_EN) {
   1174   1.1    nonaka 		/* test chip, not supported */
   1175  1.42     skrll 		return EIO;
   1176   1.1    nonaka 	}
   1177   1.1    nonaka 	if (reg & R92C_SYS_CFG_TYPE_92C) {
   1178   1.1    nonaka 		sc->chip |= URTWN_CHIP_92C;
   1179   1.1    nonaka 		/* Check if it is a castrated 8192C. */
   1180   1.1    nonaka 		if (MS(urtwn_read_4(sc, R92C_HPON_FSM),
   1181   1.1    nonaka 		    R92C_HPON_FSM_CHIP_BONDING_ID) ==
   1182   1.1    nonaka 		    R92C_HPON_FSM_CHIP_BONDING_ID_92C_1T2R) {
   1183   1.1    nonaka 			sc->chip |= URTWN_CHIP_92C_1T2R;
   1184   1.1    nonaka 		}
   1185   1.1    nonaka 	}
   1186   1.1    nonaka 	if (reg & R92C_SYS_CFG_VENDOR_UMC) {
   1187   1.1    nonaka 		sc->chip |= URTWN_CHIP_UMC;
   1188   1.1    nonaka 		if (MS(reg, R92C_SYS_CFG_CHIP_VER_RTL) == 0) {
   1189   1.1    nonaka 			sc->chip |= URTWN_CHIP_UMC_A_CUT;
   1190   1.1    nonaka 		}
   1191   1.1    nonaka 	}
   1192  1.42     skrll 	return 0;
   1193   1.1    nonaka }
   1194   1.1    nonaka 
   1195   1.1    nonaka #ifdef URTWN_DEBUG
   1196   1.1    nonaka static void
   1197   1.1    nonaka urtwn_dump_rom(struct urtwn_softc *sc, struct r92c_rom *rp)
   1198   1.1    nonaka {
   1199   1.1    nonaka 
   1200   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1201   1.1    nonaka 	    "id 0x%04x, dbg_sel 0x%x, vid 0x%x, pid 0x%x\n",
   1202   1.1    nonaka 	    rp->id, rp->dbg_sel, rp->vid, rp->pid);
   1203   1.1    nonaka 
   1204   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1205   1.1    nonaka 	    "usb_opt 0x%x, ep_setting 0x%x, usb_phy 0x%x\n",
   1206   1.1    nonaka 	    rp->usb_opt, rp->ep_setting, rp->usb_phy);
   1207   1.1    nonaka 
   1208   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1209   1.1    nonaka 	    "macaddr %02x:%02x:%02x:%02x:%02x:%02x\n",
   1210   1.1    nonaka 	    rp->macaddr[0], rp->macaddr[1],
   1211   1.1    nonaka 	    rp->macaddr[2], rp->macaddr[3],
   1212   1.1    nonaka 	    rp->macaddr[4], rp->macaddr[5]);
   1213   1.1    nonaka 
   1214   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1215   1.1    nonaka 	    "string %s, subcustomer_id 0x%x\n",
   1216   1.1    nonaka 	    rp->string, rp->subcustomer_id);
   1217   1.1    nonaka 
   1218   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1219   1.1    nonaka 	    "cck_tx_pwr c0: %d %d %d, c1: %d %d %d\n",
   1220   1.1    nonaka 	    rp->cck_tx_pwr[0][0], rp->cck_tx_pwr[0][1], rp->cck_tx_pwr[0][2],
   1221   1.1    nonaka 	    rp->cck_tx_pwr[1][0], rp->cck_tx_pwr[1][1], rp->cck_tx_pwr[1][2]);
   1222   1.1    nonaka 
   1223   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1224   1.1    nonaka 	    "ht40_1s_tx_pwr c0 %d %d %d, c1 %d %d %d\n",
   1225   1.1    nonaka 	    rp->ht40_1s_tx_pwr[0][0], rp->ht40_1s_tx_pwr[0][1],
   1226   1.1    nonaka 	    rp->ht40_1s_tx_pwr[0][2],
   1227   1.1    nonaka 	    rp->ht40_1s_tx_pwr[1][0], rp->ht40_1s_tx_pwr[1][1],
   1228   1.1    nonaka 	    rp->ht40_1s_tx_pwr[1][2]);
   1229   1.1    nonaka 
   1230   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1231   1.1    nonaka 	    "ht40_2s_tx_pwr_diff c0: %d %d %d, c1: %d %d %d\n",
   1232   1.1    nonaka 	    rp->ht40_2s_tx_pwr_diff[0] & 0xf, rp->ht40_2s_tx_pwr_diff[1] & 0xf,
   1233   1.1    nonaka 	    rp->ht40_2s_tx_pwr_diff[2] & 0xf,
   1234   1.1    nonaka 	    rp->ht40_2s_tx_pwr_diff[0] >> 4, rp->ht40_2s_tx_pwr_diff[1] & 0xf,
   1235   1.1    nonaka 	    rp->ht40_2s_tx_pwr_diff[2] >> 4);
   1236   1.1    nonaka 
   1237   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1238   1.1    nonaka 	    "ht20_tx_pwr_diff c0: %d %d %d, c1: %d %d %d\n",
   1239   1.1    nonaka 	    rp->ht20_tx_pwr_diff[0] & 0xf, rp->ht20_tx_pwr_diff[1] & 0xf,
   1240   1.1    nonaka 	    rp->ht20_tx_pwr_diff[2] & 0xf,
   1241   1.1    nonaka 	    rp->ht20_tx_pwr_diff[0] >> 4, rp->ht20_tx_pwr_diff[1] >> 4,
   1242   1.1    nonaka 	    rp->ht20_tx_pwr_diff[2] >> 4);
   1243   1.1    nonaka 
   1244   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1245   1.1    nonaka 	    "ofdm_tx_pwr_diff c0: %d %d %d, c1: %d %d %d\n",
   1246   1.1    nonaka 	    rp->ofdm_tx_pwr_diff[0] & 0xf, rp->ofdm_tx_pwr_diff[1] & 0xf,
   1247   1.1    nonaka 	    rp->ofdm_tx_pwr_diff[2] & 0xf,
   1248   1.1    nonaka 	    rp->ofdm_tx_pwr_diff[0] >> 4, rp->ofdm_tx_pwr_diff[1] >> 4,
   1249   1.1    nonaka 	    rp->ofdm_tx_pwr_diff[2] >> 4);
   1250   1.1    nonaka 
   1251   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1252   1.1    nonaka 	    "ht40_max_pwr_offset c0: %d %d %d, c1: %d %d %d\n",
   1253   1.1    nonaka 	    rp->ht40_max_pwr[0] & 0xf, rp->ht40_max_pwr[1] & 0xf,
   1254   1.1    nonaka 	    rp->ht40_max_pwr[2] & 0xf,
   1255   1.1    nonaka 	    rp->ht40_max_pwr[0] >> 4, rp->ht40_max_pwr[1] >> 4,
   1256   1.1    nonaka 	    rp->ht40_max_pwr[2] >> 4);
   1257   1.1    nonaka 
   1258   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1259   1.1    nonaka 	    "ht20_max_pwr_offset c0: %d %d %d, c1: %d %d %d\n",
   1260   1.1    nonaka 	    rp->ht20_max_pwr[0] & 0xf, rp->ht20_max_pwr[1] & 0xf,
   1261   1.1    nonaka 	    rp->ht20_max_pwr[2] & 0xf,
   1262   1.1    nonaka 	    rp->ht20_max_pwr[0] >> 4, rp->ht20_max_pwr[1] >> 4,
   1263   1.1    nonaka 	    rp->ht20_max_pwr[2] >> 4);
   1264   1.1    nonaka 
   1265   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1266   1.1    nonaka 	    "xtal_calib %d, tssi %d %d, thermal %d\n",
   1267   1.1    nonaka 	    rp->xtal_calib, rp->tssi[0], rp->tssi[1], rp->thermal_meter);
   1268   1.1    nonaka 
   1269   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1270   1.1    nonaka 	    "rf_opt1 0x%x, rf_opt2 0x%x, rf_opt3 0x%x, rf_opt4 0x%x\n",
   1271   1.1    nonaka 	    rp->rf_opt1, rp->rf_opt2, rp->rf_opt3, rp->rf_opt4);
   1272   1.1    nonaka 
   1273   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1274   1.1    nonaka 	    "channnel_plan %d, version %d customer_id 0x%x\n",
   1275   1.1    nonaka 	    rp->channel_plan, rp->version, rp->curstomer_id);
   1276   1.1    nonaka }
   1277   1.1    nonaka #endif
   1278   1.1    nonaka 
   1279   1.1    nonaka static void
   1280   1.1    nonaka urtwn_read_rom(struct urtwn_softc *sc)
   1281   1.1    nonaka {
   1282   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1283   1.1    nonaka 	struct r92c_rom *rom = &sc->rom;
   1284   1.1    nonaka 
   1285   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1286   1.1    nonaka 
   1287  1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   1288  1.12  christos 
   1289   1.1    nonaka 	/* Read full ROM image. */
   1290   1.1    nonaka 	urtwn_efuse_read(sc);
   1291   1.1    nonaka #ifdef URTWN_DEBUG
   1292   1.1    nonaka 	if (urtwn_debug & DBG_REG)
   1293   1.1    nonaka 		urtwn_dump_rom(sc, rom);
   1294   1.1    nonaka #endif
   1295   1.1    nonaka 
   1296   1.1    nonaka 	/* XXX Weird but this is what the vendor driver does. */
   1297   1.1    nonaka 	sc->pa_setting = urtwn_efuse_read_1(sc, 0x1fa);
   1298   1.1    nonaka 	sc->board_type = MS(rom->rf_opt1, R92C_ROM_RF1_BOARD_TYPE);
   1299   1.1    nonaka 	sc->regulatory = MS(rom->rf_opt1, R92C_ROM_RF1_REGULATORY);
   1300   1.1    nonaka 
   1301   1.1    nonaka 	DPRINTFN(DBG_INIT,
   1302   1.1    nonaka 	    ("%s: %s: PA setting=0x%x, board=0x%x, regulatory=%d\n",
   1303   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, sc->pa_setting,
   1304   1.1    nonaka 	    sc->board_type, sc->regulatory));
   1305   1.1    nonaka 
   1306   1.1    nonaka 	IEEE80211_ADDR_COPY(ic->ic_myaddr, rom->macaddr);
   1307  1.12  christos 
   1308  1.32    nonaka 	sc->sc_rf_write = urtwn_r92c_rf_write;
   1309  1.32    nonaka 	sc->sc_power_on = urtwn_r92c_power_on;
   1310  1.32    nonaka 	sc->sc_dma_init = urtwn_r92c_dma_init;
   1311  1.32    nonaka 
   1312  1.32    nonaka 	mutex_exit(&sc->sc_write_mtx);
   1313  1.32    nonaka }
   1314  1.32    nonaka 
   1315  1.32    nonaka static void
   1316  1.32    nonaka urtwn_r88e_read_rom(struct urtwn_softc *sc)
   1317  1.32    nonaka {
   1318  1.32    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1319  1.32    nonaka 	uint8_t *rom = sc->r88e_rom;
   1320  1.32    nonaka 	uint32_t reg;
   1321  1.32    nonaka 	uint16_t addr = 0;
   1322  1.32    nonaka 	uint8_t off, msk, tmp;
   1323  1.32    nonaka 	int i;
   1324  1.32    nonaka 
   1325  1.32    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1326  1.32    nonaka 
   1327  1.32    nonaka 	mutex_enter(&sc->sc_write_mtx);
   1328  1.32    nonaka 
   1329  1.32    nonaka 	off = 0;
   1330  1.32    nonaka 	urtwn_efuse_switch_power(sc);
   1331  1.32    nonaka 
   1332  1.32    nonaka 	/* Read full ROM image. */
   1333  1.32    nonaka 	memset(&sc->r88e_rom, 0xff, sizeof(sc->r88e_rom));
   1334  1.32    nonaka 	while (addr < 1024) {
   1335  1.32    nonaka 		reg = urtwn_efuse_read_1(sc, addr);
   1336  1.32    nonaka 		if (reg == 0xff)
   1337  1.32    nonaka 			break;
   1338  1.32    nonaka 		addr++;
   1339  1.32    nonaka 		if ((reg & 0x1f) == 0x0f) {
   1340  1.32    nonaka 			tmp = (reg & 0xe0) >> 5;
   1341  1.32    nonaka 			reg = urtwn_efuse_read_1(sc, addr);
   1342  1.32    nonaka 			if ((reg & 0x0f) != 0x0f)
   1343  1.32    nonaka 				off = ((reg & 0xf0) >> 1) | tmp;
   1344  1.32    nonaka 			addr++;
   1345  1.32    nonaka 		} else
   1346  1.32    nonaka 			off = reg >> 4;
   1347  1.32    nonaka 		msk = reg & 0xf;
   1348  1.32    nonaka 		for (i = 0; i < 4; i++) {
   1349  1.32    nonaka 			if (msk & (1 << i))
   1350  1.32    nonaka 				continue;
   1351  1.32    nonaka 			rom[off * 8 + i * 2 + 0] = urtwn_efuse_read_1(sc, addr);
   1352  1.32    nonaka 			addr++;
   1353  1.32    nonaka 			rom[off * 8 + i * 2 + 1] = urtwn_efuse_read_1(sc, addr);
   1354  1.32    nonaka 			addr++;
   1355  1.32    nonaka 		}
   1356  1.32    nonaka 	}
   1357  1.32    nonaka #ifdef URTWN_DEBUG
   1358  1.32    nonaka 	if (urtwn_debug & DBG_REG) {
   1359  1.32    nonaka 	}
   1360  1.32    nonaka #endif
   1361  1.32    nonaka 
   1362  1.32    nonaka 	addr = 0x10;
   1363  1.32    nonaka 	for (i = 0; i < 6; i++)
   1364  1.32    nonaka 		sc->cck_tx_pwr[i] = sc->r88e_rom[addr++];
   1365  1.32    nonaka 	for (i = 0; i < 5; i++)
   1366  1.32    nonaka 		sc->ht40_tx_pwr[i] = sc->r88e_rom[addr++];
   1367  1.32    nonaka 	sc->bw20_tx_pwr_diff = (sc->r88e_rom[addr] & 0xf0) >> 4;
   1368  1.32    nonaka 	if (sc->bw20_tx_pwr_diff & 0x08)
   1369  1.32    nonaka 		sc->bw20_tx_pwr_diff |= 0xf0;
   1370  1.32    nonaka 	sc->ofdm_tx_pwr_diff = (sc->r88e_rom[addr] & 0xf);
   1371  1.32    nonaka 	if (sc->ofdm_tx_pwr_diff & 0x08)
   1372  1.32    nonaka 		sc->ofdm_tx_pwr_diff |= 0xf0;
   1373  1.32    nonaka 	sc->regulatory = MS(sc->r88e_rom[0xc1], R92C_ROM_RF1_REGULATORY);
   1374  1.32    nonaka 
   1375  1.32    nonaka 	IEEE80211_ADDR_COPY(ic->ic_myaddr, &sc->r88e_rom[0xd7]);
   1376  1.32    nonaka 
   1377  1.32    nonaka 	sc->sc_rf_write = urtwn_r88e_rf_write;
   1378  1.32    nonaka 	sc->sc_power_on = urtwn_r88e_power_on;
   1379  1.32    nonaka 	sc->sc_dma_init = urtwn_r88e_dma_init;
   1380  1.32    nonaka 
   1381  1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   1382   1.1    nonaka }
   1383   1.1    nonaka 
   1384   1.1    nonaka static int
   1385   1.1    nonaka urtwn_media_change(struct ifnet *ifp)
   1386   1.1    nonaka {
   1387   1.1    nonaka #ifdef URTWN_DEBUG
   1388   1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   1389   1.1    nonaka #endif
   1390   1.1    nonaka 	int error;
   1391   1.1    nonaka 
   1392   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1393   1.1    nonaka 
   1394   1.1    nonaka 	if ((error = ieee80211_media_change(ifp)) != ENETRESET)
   1395  1.42     skrll 		return error;
   1396   1.1    nonaka 
   1397   1.1    nonaka 	if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) ==
   1398   1.1    nonaka 	    (IFF_UP | IFF_RUNNING)) {
   1399   1.1    nonaka 		urtwn_init(ifp);
   1400   1.1    nonaka 	}
   1401  1.42     skrll 	return 0;
   1402   1.1    nonaka }
   1403   1.1    nonaka 
   1404   1.1    nonaka /*
   1405   1.1    nonaka  * Initialize rate adaptation in firmware.
   1406   1.1    nonaka  */
   1407   1.1    nonaka static int
   1408   1.1    nonaka urtwn_ra_init(struct urtwn_softc *sc)
   1409   1.1    nonaka {
   1410   1.1    nonaka 	static const uint8_t map[] = {
   1411   1.1    nonaka 		2, 4, 11, 22, 12, 18, 24, 36, 48, 72, 96, 108
   1412   1.1    nonaka 	};
   1413   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1414   1.1    nonaka 	struct ieee80211_node *ni = ic->ic_bss;
   1415   1.1    nonaka 	struct ieee80211_rateset *rs = &ni->ni_rates;
   1416   1.1    nonaka 	struct r92c_fw_cmd_macid_cfg cmd;
   1417   1.1    nonaka 	uint32_t rates, basicrates;
   1418   1.1    nonaka 	uint32_t mask;
   1419   1.1    nonaka 	uint8_t mode;
   1420  1.22  christos 	size_t maxrate, maxbasicrate, i, j;
   1421  1.22  christos 	int error;
   1422   1.1    nonaka 
   1423   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1424   1.1    nonaka 
   1425  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1426  1.12  christos 
   1427   1.1    nonaka 	/* Get normal and basic rates mask. */
   1428   1.1    nonaka 	rates = basicrates = 0;
   1429   1.1    nonaka 	maxrate = maxbasicrate = 0;
   1430   1.1    nonaka 	for (i = 0; i < rs->rs_nrates; i++) {
   1431   1.1    nonaka 		/* Convert 802.11 rate to HW rate index. */
   1432  1.22  christos 		for (j = 0; j < __arraycount(map); j++) {
   1433   1.1    nonaka 			if ((rs->rs_rates[i] & IEEE80211_RATE_VAL) == map[j]) {
   1434   1.1    nonaka 				break;
   1435   1.1    nonaka 			}
   1436   1.1    nonaka 		}
   1437   1.1    nonaka 		if (j == __arraycount(map)) {
   1438   1.1    nonaka 			/* Unknown rate, skip. */
   1439   1.1    nonaka 			continue;
   1440   1.1    nonaka 		}
   1441   1.1    nonaka 
   1442   1.1    nonaka 		rates |= 1U << j;
   1443   1.1    nonaka 		if (j > maxrate) {
   1444   1.1    nonaka 			maxrate = j;
   1445   1.1    nonaka 		}
   1446   1.1    nonaka 
   1447   1.1    nonaka 		if (rs->rs_rates[i] & IEEE80211_RATE_BASIC) {
   1448   1.1    nonaka 			basicrates |= 1U << j;
   1449   1.1    nonaka 			if (j > maxbasicrate) {
   1450   1.1    nonaka 				maxbasicrate = j;
   1451   1.1    nonaka 			}
   1452   1.1    nonaka 		}
   1453   1.1    nonaka 	}
   1454   1.1    nonaka 	if (ic->ic_curmode == IEEE80211_MODE_11B) {
   1455   1.1    nonaka 		mode = R92C_RAID_11B;
   1456   1.1    nonaka 	} else {
   1457   1.1    nonaka 		mode = R92C_RAID_11BG;
   1458   1.1    nonaka 	}
   1459   1.1    nonaka 	DPRINTFN(DBG_INIT, ("%s: %s: mode=0x%x rates=0x%x, basicrates=0x%x, "
   1460  1.22  christos 	    "maxrate=%zx, maxbasicrate=%zx\n",
   1461   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, mode, rates, basicrates,
   1462   1.1    nonaka 	    maxrate, maxbasicrate));
   1463   1.1    nonaka 	if (basicrates == 0) {
   1464   1.1    nonaka 		basicrates |= 1;	/* add 1Mbps */
   1465   1.1    nonaka 	}
   1466   1.1    nonaka 
   1467   1.1    nonaka 	/* Set rates mask for group addressed frames. */
   1468   1.1    nonaka 	cmd.macid = URTWN_MACID_BC | URTWN_MACID_VALID;
   1469   1.1    nonaka 	mask = (mode << 28) | basicrates;
   1470   1.1    nonaka 	cmd.mask[0] = (uint8_t)mask;
   1471   1.1    nonaka 	cmd.mask[1] = (uint8_t)(mask >> 8);
   1472   1.1    nonaka 	cmd.mask[2] = (uint8_t)(mask >> 16);
   1473   1.1    nonaka 	cmd.mask[3] = (uint8_t)(mask >> 24);
   1474   1.1    nonaka 	error = urtwn_fw_cmd(sc, R92C_CMD_MACID_CONFIG, &cmd, sizeof(cmd));
   1475   1.1    nonaka 	if (error != 0) {
   1476   1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   1477   1.1    nonaka 		    "could not add broadcast station\n");
   1478  1.42     skrll 		return error;
   1479   1.1    nonaka 	}
   1480   1.1    nonaka 	/* Set initial MRR rate. */
   1481  1.22  christos 	DPRINTFN(DBG_INIT, ("%s: %s: maxbasicrate=%zd\n",
   1482   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, maxbasicrate));
   1483   1.1    nonaka 	urtwn_write_1(sc, R92C_INIDATA_RATE_SEL(URTWN_MACID_BC), maxbasicrate);
   1484   1.1    nonaka 
   1485   1.1    nonaka 	/* Set rates mask for unicast frames. */
   1486   1.1    nonaka 	cmd.macid = URTWN_MACID_BSS | URTWN_MACID_VALID;
   1487   1.1    nonaka 	mask = (mode << 28) | rates;
   1488   1.1    nonaka 	cmd.mask[0] = (uint8_t)mask;
   1489   1.1    nonaka 	cmd.mask[1] = (uint8_t)(mask >> 8);
   1490   1.1    nonaka 	cmd.mask[2] = (uint8_t)(mask >> 16);
   1491   1.1    nonaka 	cmd.mask[3] = (uint8_t)(mask >> 24);
   1492   1.1    nonaka 	error = urtwn_fw_cmd(sc, R92C_CMD_MACID_CONFIG, &cmd, sizeof(cmd));
   1493   1.1    nonaka 	if (error != 0) {
   1494   1.1    nonaka 		aprint_error_dev(sc->sc_dev, "could not add BSS station\n");
   1495  1.42     skrll 		return error;
   1496   1.1    nonaka 	}
   1497   1.1    nonaka 	/* Set initial MRR rate. */
   1498  1.22  christos 	DPRINTFN(DBG_INIT, ("%s: %s: maxrate=%zd\n", device_xname(sc->sc_dev),
   1499   1.1    nonaka 	    __func__, maxrate));
   1500   1.1    nonaka 	urtwn_write_1(sc, R92C_INIDATA_RATE_SEL(URTWN_MACID_BSS), maxrate);
   1501   1.1    nonaka 
   1502   1.1    nonaka 	/* Indicate highest supported rate. */
   1503   1.1    nonaka 	ni->ni_txrate = rs->rs_nrates - 1;
   1504   1.1    nonaka 
   1505  1.42     skrll 	return 0;
   1506   1.1    nonaka }
   1507   1.1    nonaka 
   1508   1.1    nonaka static int
   1509   1.1    nonaka urtwn_get_nettype(struct urtwn_softc *sc)
   1510   1.1    nonaka {
   1511   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1512   1.1    nonaka 	int type;
   1513   1.1    nonaka 
   1514   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1515   1.1    nonaka 
   1516   1.1    nonaka 	switch (ic->ic_opmode) {
   1517   1.1    nonaka 	case IEEE80211_M_STA:
   1518   1.1    nonaka 		type = R92C_CR_NETTYPE_INFRA;
   1519   1.1    nonaka 		break;
   1520   1.1    nonaka 
   1521   1.1    nonaka 	case IEEE80211_M_IBSS:
   1522   1.1    nonaka 		type = R92C_CR_NETTYPE_ADHOC;
   1523   1.1    nonaka 		break;
   1524   1.1    nonaka 
   1525   1.1    nonaka 	default:
   1526   1.1    nonaka 		type = R92C_CR_NETTYPE_NOLINK;
   1527   1.1    nonaka 		break;
   1528   1.1    nonaka 	}
   1529   1.1    nonaka 
   1530  1.42     skrll 	return type;
   1531   1.1    nonaka }
   1532   1.1    nonaka 
   1533   1.1    nonaka static void
   1534   1.1    nonaka urtwn_set_nettype0_msr(struct urtwn_softc *sc, uint8_t type)
   1535   1.1    nonaka {
   1536   1.1    nonaka 	uint8_t	reg;
   1537   1.1    nonaka 
   1538   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: type=%d\n", device_xname(sc->sc_dev),
   1539   1.1    nonaka 	    __func__, type));
   1540   1.1    nonaka 
   1541  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1542  1.12  christos 
   1543   1.1    nonaka 	reg = urtwn_read_1(sc, R92C_CR + 2) & 0x0c;
   1544   1.1    nonaka 	urtwn_write_1(sc, R92C_CR + 2, reg | type);
   1545   1.1    nonaka }
   1546   1.1    nonaka 
   1547   1.1    nonaka static void
   1548   1.1    nonaka urtwn_tsf_sync_enable(struct urtwn_softc *sc)
   1549   1.1    nonaka {
   1550   1.1    nonaka 	struct ieee80211_node *ni = sc->sc_ic.ic_bss;
   1551   1.1    nonaka 	uint64_t tsf;
   1552   1.1    nonaka 
   1553   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1554   1.1    nonaka 
   1555  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1556  1.12  christos 
   1557   1.1    nonaka 	/* Enable TSF synchronization. */
   1558   1.1    nonaka 	urtwn_write_1(sc, R92C_BCN_CTRL,
   1559   1.1    nonaka 	    urtwn_read_1(sc, R92C_BCN_CTRL) & ~R92C_BCN_CTRL_DIS_TSF_UDT0);
   1560   1.1    nonaka 
   1561   1.1    nonaka 	/* Correct TSF */
   1562   1.1    nonaka 	urtwn_write_1(sc, R92C_BCN_CTRL,
   1563   1.1    nonaka 	    urtwn_read_1(sc, R92C_BCN_CTRL) & ~R92C_BCN_CTRL_EN_BCN);
   1564   1.1    nonaka 
   1565   1.1    nonaka 	/* Set initial TSF. */
   1566   1.1    nonaka 	tsf = ni->ni_tstamp.tsf;
   1567   1.1    nonaka 	tsf = le64toh(tsf);
   1568   1.1    nonaka 	tsf = tsf - (tsf % (ni->ni_intval * IEEE80211_DUR_TU));
   1569   1.1    nonaka 	tsf -= IEEE80211_DUR_TU;
   1570   1.1    nonaka 	urtwn_write_4(sc, R92C_TSFTR + 0, (uint32_t)tsf);
   1571   1.1    nonaka 	urtwn_write_4(sc, R92C_TSFTR + 4, (uint32_t)(tsf >> 32));
   1572   1.1    nonaka 
   1573   1.1    nonaka 	urtwn_write_1(sc, R92C_BCN_CTRL,
   1574   1.1    nonaka 	    urtwn_read_1(sc, R92C_BCN_CTRL) | R92C_BCN_CTRL_EN_BCN);
   1575   1.1    nonaka }
   1576   1.1    nonaka 
   1577   1.1    nonaka static void
   1578   1.1    nonaka urtwn_set_led(struct urtwn_softc *sc, int led, int on)
   1579   1.1    nonaka {
   1580   1.1    nonaka 	uint8_t reg;
   1581   1.1    nonaka 
   1582   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: led=%d, on=%d\n", device_xname(sc->sc_dev),
   1583   1.1    nonaka 	    __func__, led, on));
   1584   1.1    nonaka 
   1585  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1586  1.12  christos 
   1587   1.1    nonaka 	if (led == URTWN_LED_LINK) {
   1588  1.32    nonaka 		if (ISSET(sc->chip, URTWN_CHIP_88E)) {
   1589  1.32    nonaka 			reg = urtwn_read_1(sc, R92C_LEDCFG2) & 0xf0;
   1590  1.32    nonaka 			urtwn_write_1(sc, R92C_LEDCFG2, reg | 0x60);
   1591  1.32    nonaka 			if (!on) {
   1592  1.32    nonaka 				reg = urtwn_read_1(sc, R92C_LEDCFG2) & 0x90;
   1593  1.32    nonaka 				urtwn_write_1(sc, R92C_LEDCFG2,
   1594  1.32    nonaka 				    reg | R92C_LEDCFG0_DIS);
   1595  1.32    nonaka 				reg = urtwn_read_1(sc, R92C_MAC_PINMUX_CFG);
   1596  1.32    nonaka 				urtwn_write_1(sc, R92C_MAC_PINMUX_CFG,
   1597  1.32    nonaka 				    reg & 0xfe);
   1598  1.32    nonaka 			}
   1599  1.32    nonaka 		} else {
   1600  1.32    nonaka 			reg = urtwn_read_1(sc, R92C_LEDCFG0) & 0x70;
   1601  1.32    nonaka 			if (!on) {
   1602  1.32    nonaka 				reg |= R92C_LEDCFG0_DIS;
   1603  1.32    nonaka 			}
   1604  1.32    nonaka 			urtwn_write_1(sc, R92C_LEDCFG0, reg);
   1605   1.1    nonaka 		}
   1606   1.1    nonaka 		sc->ledlink = on;	/* Save LED state. */
   1607   1.1    nonaka 	}
   1608   1.1    nonaka }
   1609   1.1    nonaka 
   1610   1.1    nonaka static void
   1611   1.1    nonaka urtwn_calib_to(void *arg)
   1612   1.1    nonaka {
   1613   1.1    nonaka 	struct urtwn_softc *sc = arg;
   1614   1.1    nonaka 
   1615   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1616   1.1    nonaka 
   1617   1.1    nonaka 	if (sc->sc_dying)
   1618   1.1    nonaka 		return;
   1619   1.1    nonaka 
   1620   1.1    nonaka 	/* Do it in a process context. */
   1621   1.1    nonaka 	urtwn_do_async(sc, urtwn_calib_to_cb, NULL, 0);
   1622   1.1    nonaka }
   1623   1.1    nonaka 
   1624   1.1    nonaka /* ARGSUSED */
   1625   1.1    nonaka static void
   1626   1.1    nonaka urtwn_calib_to_cb(struct urtwn_softc *sc, void *arg)
   1627   1.1    nonaka {
   1628   1.1    nonaka 	struct r92c_fw_cmd_rssi cmd;
   1629   1.1    nonaka 
   1630   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1631   1.1    nonaka 
   1632   1.1    nonaka 	if (sc->sc_ic.ic_state != IEEE80211_S_RUN)
   1633   1.1    nonaka 		goto restart_timer;
   1634   1.1    nonaka 
   1635  1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   1636   1.1    nonaka 	if (sc->avg_pwdb != -1) {
   1637   1.1    nonaka 		/* Indicate Rx signal strength to FW for rate adaptation. */
   1638   1.1    nonaka 		memset(&cmd, 0, sizeof(cmd));
   1639   1.1    nonaka 		cmd.macid = 0;	/* BSS. */
   1640   1.1    nonaka 		cmd.pwdb = sc->avg_pwdb;
   1641   1.1    nonaka 		DPRINTFN(DBG_RF, ("%s: %s: sending RSSI command avg=%d\n",
   1642   1.1    nonaka 		    device_xname(sc->sc_dev), __func__, sc->avg_pwdb));
   1643   1.1    nonaka 		urtwn_fw_cmd(sc, R92C_CMD_RSSI_SETTING, &cmd, sizeof(cmd));
   1644   1.1    nonaka 	}
   1645   1.1    nonaka 
   1646   1.1    nonaka 	/* Do temperature compensation. */
   1647   1.1    nonaka 	urtwn_temp_calib(sc);
   1648  1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   1649   1.1    nonaka 
   1650   1.1    nonaka  restart_timer:
   1651   1.1    nonaka 	if (!sc->sc_dying) {
   1652   1.1    nonaka 		/* Restart calibration timer. */
   1653   1.1    nonaka 		callout_schedule(&sc->sc_calib_to, hz);
   1654   1.1    nonaka 	}
   1655   1.1    nonaka }
   1656   1.1    nonaka 
   1657   1.1    nonaka static void
   1658   1.1    nonaka urtwn_next_scan(void *arg)
   1659   1.1    nonaka {
   1660   1.1    nonaka 	struct urtwn_softc *sc = arg;
   1661  1.16  jmcneill 	int s;
   1662   1.1    nonaka 
   1663   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1664   1.1    nonaka 
   1665   1.1    nonaka 	if (sc->sc_dying)
   1666   1.1    nonaka 		return;
   1667   1.1    nonaka 
   1668  1.16  jmcneill 	s = splnet();
   1669   1.1    nonaka 	if (sc->sc_ic.ic_state == IEEE80211_S_SCAN)
   1670   1.1    nonaka 		ieee80211_next_scan(&sc->sc_ic);
   1671  1.16  jmcneill 	splx(s);
   1672   1.1    nonaka }
   1673   1.1    nonaka 
   1674  1.26  christos static void
   1675  1.26  christos urtwn_newassoc(struct ieee80211_node *ni, int isnew)
   1676  1.26  christos {
   1677  1.26  christos 	DPRINTFN(DBG_FN, ("%s: new node %s\n", __func__,
   1678  1.26  christos 	    ether_sprintf(ni->ni_macaddr)));
   1679  1.26  christos 	/* start with lowest Tx rate */
   1680  1.26  christos 	ni->ni_txrate = 0;
   1681  1.26  christos }
   1682  1.26  christos 
   1683   1.1    nonaka static int
   1684   1.1    nonaka urtwn_newstate(struct ieee80211com *ic, enum ieee80211_state nstate, int arg)
   1685   1.1    nonaka {
   1686   1.1    nonaka 	struct urtwn_softc *sc = ic->ic_ifp->if_softc;
   1687   1.1    nonaka 	struct urtwn_cmd_newstate cmd;
   1688   1.1    nonaka 
   1689   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: nstate=%s(%d), arg=%d\n",
   1690   1.1    nonaka 	    device_xname(sc->sc_dev), __func__,
   1691   1.1    nonaka 	    ieee80211_state_name[nstate], nstate, arg));
   1692   1.1    nonaka 
   1693   1.1    nonaka 	callout_stop(&sc->sc_scan_to);
   1694   1.1    nonaka 	callout_stop(&sc->sc_calib_to);
   1695   1.1    nonaka 
   1696   1.1    nonaka 	/* Do it in a process context. */
   1697   1.1    nonaka 	cmd.state = nstate;
   1698   1.1    nonaka 	cmd.arg = arg;
   1699   1.1    nonaka 	urtwn_do_async(sc, urtwn_newstate_cb, &cmd, sizeof(cmd));
   1700  1.42     skrll 	return 0;
   1701   1.1    nonaka }
   1702   1.1    nonaka 
   1703   1.1    nonaka static void
   1704   1.1    nonaka urtwn_newstate_cb(struct urtwn_softc *sc, void *arg)
   1705   1.1    nonaka {
   1706   1.1    nonaka 	struct urtwn_cmd_newstate *cmd = arg;
   1707   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1708   1.1    nonaka 	struct ieee80211_node *ni;
   1709   1.1    nonaka 	enum ieee80211_state ostate = ic->ic_state;
   1710   1.1    nonaka 	enum ieee80211_state nstate = cmd->state;
   1711   1.1    nonaka 	uint32_t reg;
   1712  1.26  christos 	uint8_t sifs_time, msr;
   1713   1.1    nonaka 	int s;
   1714   1.1    nonaka 
   1715   1.1    nonaka 	DPRINTFN(DBG_FN|DBG_STM, ("%s: %s: %s(%d)->%s(%d)\n",
   1716   1.1    nonaka 	    device_xname(sc->sc_dev), __func__,
   1717   1.1    nonaka 	    ieee80211_state_name[ostate], ostate,
   1718   1.1    nonaka 	    ieee80211_state_name[nstate], nstate));
   1719   1.1    nonaka 
   1720   1.1    nonaka 	s = splnet();
   1721  1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   1722  1.12  christos 
   1723  1.12  christos 	callout_stop(&sc->sc_scan_to);
   1724  1.12  christos 	callout_stop(&sc->sc_calib_to);
   1725   1.1    nonaka 
   1726   1.1    nonaka 	switch (ostate) {
   1727   1.1    nonaka 	case IEEE80211_S_INIT:
   1728   1.1    nonaka 		break;
   1729   1.1    nonaka 
   1730   1.1    nonaka 	case IEEE80211_S_SCAN:
   1731   1.1    nonaka 		if (nstate != IEEE80211_S_SCAN) {
   1732   1.1    nonaka 			/*
   1733   1.1    nonaka 			 * End of scanning
   1734   1.1    nonaka 			 */
   1735   1.1    nonaka 			/* flush 4-AC Queue after site_survey */
   1736   1.1    nonaka 			urtwn_write_1(sc, R92C_TXPAUSE, 0x0);
   1737   1.1    nonaka 
   1738   1.1    nonaka 			/* Allow Rx from our BSSID only. */
   1739   1.1    nonaka 			urtwn_write_4(sc, R92C_RCR,
   1740   1.1    nonaka 			    urtwn_read_4(sc, R92C_RCR) |
   1741   1.1    nonaka 			      R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN);
   1742   1.1    nonaka 		}
   1743   1.1    nonaka 		break;
   1744   1.7  christos 
   1745   1.1    nonaka 	case IEEE80211_S_AUTH:
   1746   1.1    nonaka 	case IEEE80211_S_ASSOC:
   1747   1.1    nonaka 		break;
   1748   1.1    nonaka 
   1749   1.1    nonaka 	case IEEE80211_S_RUN:
   1750   1.1    nonaka 		/* Turn link LED off. */
   1751   1.1    nonaka 		urtwn_set_led(sc, URTWN_LED_LINK, 0);
   1752   1.1    nonaka 
   1753   1.1    nonaka 		/* Set media status to 'No Link'. */
   1754   1.1    nonaka 		urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
   1755   1.1    nonaka 
   1756   1.1    nonaka 		/* Stop Rx of data frames. */
   1757   1.1    nonaka 		urtwn_write_2(sc, R92C_RXFLTMAP2, 0);
   1758   1.1    nonaka 
   1759   1.1    nonaka 		/* Reset TSF. */
   1760   1.1    nonaka 		urtwn_write_1(sc, R92C_DUAL_TSF_RST, 0x03);
   1761   1.1    nonaka 
   1762   1.1    nonaka 		/* Disable TSF synchronization. */
   1763   1.1    nonaka 		urtwn_write_1(sc, R92C_BCN_CTRL,
   1764   1.1    nonaka 		    urtwn_read_1(sc, R92C_BCN_CTRL) |
   1765   1.1    nonaka 		      R92C_BCN_CTRL_DIS_TSF_UDT0);
   1766   1.1    nonaka 
   1767   1.1    nonaka 		/* Back to 20MHz mode */
   1768  1.14  jmcneill 		urtwn_set_chan(sc, ic->ic_curchan,
   1769   1.1    nonaka 		    IEEE80211_HTINFO_2NDCHAN_NONE);
   1770   1.1    nonaka 
   1771   1.1    nonaka 		if (ic->ic_opmode == IEEE80211_M_IBSS ||
   1772   1.1    nonaka 		    ic->ic_opmode == IEEE80211_M_HOSTAP) {
   1773   1.1    nonaka 			/* Stop BCN */
   1774   1.1    nonaka 			urtwn_write_1(sc, R92C_BCN_CTRL,
   1775   1.1    nonaka 			    urtwn_read_1(sc, R92C_BCN_CTRL) &
   1776   1.1    nonaka 			    ~(R92C_BCN_CTRL_EN_BCN | R92C_BCN_CTRL_TXBCN_RPT));
   1777   1.1    nonaka 		}
   1778   1.1    nonaka 
   1779   1.1    nonaka 		/* Reset EDCA parameters. */
   1780   1.1    nonaka 		urtwn_write_4(sc, R92C_EDCA_VO_PARAM, 0x002f3217);
   1781   1.1    nonaka 		urtwn_write_4(sc, R92C_EDCA_VI_PARAM, 0x005e4317);
   1782   1.1    nonaka 		urtwn_write_4(sc, R92C_EDCA_BE_PARAM, 0x00105320);
   1783   1.1    nonaka 		urtwn_write_4(sc, R92C_EDCA_BK_PARAM, 0x0000a444);
   1784   1.1    nonaka 
   1785   1.1    nonaka 		/* flush all cam entries */
   1786   1.1    nonaka 		urtwn_cam_init(sc);
   1787   1.1    nonaka 		break;
   1788   1.1    nonaka 	}
   1789   1.1    nonaka 
   1790   1.1    nonaka 	switch (nstate) {
   1791   1.1    nonaka 	case IEEE80211_S_INIT:
   1792   1.1    nonaka 		/* Turn link LED off. */
   1793   1.1    nonaka 		urtwn_set_led(sc, URTWN_LED_LINK, 0);
   1794   1.1    nonaka 		break;
   1795   1.1    nonaka 
   1796   1.1    nonaka 	case IEEE80211_S_SCAN:
   1797   1.1    nonaka 		if (ostate != IEEE80211_S_SCAN) {
   1798   1.1    nonaka 			/*
   1799   1.1    nonaka 			 * Begin of scanning
   1800   1.1    nonaka 			 */
   1801   1.1    nonaka 
   1802   1.1    nonaka 			/* Set gain for scanning. */
   1803   1.1    nonaka 			reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(0));
   1804   1.1    nonaka 			reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20);
   1805   1.1    nonaka 			urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), reg);
   1806   1.1    nonaka 
   1807  1.32    nonaka 			if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
   1808  1.32    nonaka 				reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(1));
   1809  1.32    nonaka 				reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20);
   1810  1.32    nonaka 				urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(1), reg);
   1811  1.32    nonaka 			}
   1812   1.1    nonaka 
   1813   1.1    nonaka 			/* Set media status to 'No Link'. */
   1814   1.1    nonaka 			urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
   1815   1.1    nonaka 
   1816   1.1    nonaka 			/* Allow Rx from any BSSID. */
   1817   1.1    nonaka 			urtwn_write_4(sc, R92C_RCR,
   1818   1.1    nonaka 			    urtwn_read_4(sc, R92C_RCR) &
   1819   1.1    nonaka 			    ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
   1820   1.1    nonaka 
   1821   1.1    nonaka 			/* Stop Rx of data frames. */
   1822   1.1    nonaka 			urtwn_write_2(sc, R92C_RXFLTMAP2, 0);
   1823   1.1    nonaka 
   1824   1.1    nonaka 			/* Disable update TSF */
   1825   1.1    nonaka 			urtwn_write_1(sc, R92C_BCN_CTRL,
   1826   1.1    nonaka 			    urtwn_read_1(sc, R92C_BCN_CTRL) |
   1827   1.1    nonaka 			      R92C_BCN_CTRL_DIS_TSF_UDT0);
   1828   1.1    nonaka 		}
   1829   1.1    nonaka 
   1830   1.1    nonaka 		/* Make link LED blink during scan. */
   1831   1.1    nonaka 		urtwn_set_led(sc, URTWN_LED_LINK, !sc->ledlink);
   1832   1.1    nonaka 
   1833   1.1    nonaka 		/* Pause AC Tx queues. */
   1834   1.1    nonaka 		urtwn_write_1(sc, R92C_TXPAUSE,
   1835   1.1    nonaka 		    urtwn_read_1(sc, R92C_TXPAUSE) | 0x0f);
   1836   1.1    nonaka 
   1837   1.1    nonaka 		urtwn_set_chan(sc, ic->ic_curchan,
   1838   1.1    nonaka 		    IEEE80211_HTINFO_2NDCHAN_NONE);
   1839   1.1    nonaka 
   1840   1.1    nonaka 		/* Start periodic scan. */
   1841   1.1    nonaka 		if (!sc->sc_dying)
   1842   1.1    nonaka 			callout_schedule(&sc->sc_scan_to, hz / 5);
   1843   1.1    nonaka 		break;
   1844   1.1    nonaka 
   1845   1.1    nonaka 	case IEEE80211_S_AUTH:
   1846   1.1    nonaka 		/* Set initial gain under link. */
   1847   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(0));
   1848  1.12  christos #ifdef doaslinux
   1849   1.1    nonaka 		reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x32);
   1850  1.12  christos #else
   1851  1.12  christos 		reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20);
   1852  1.12  christos #endif
   1853   1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), reg);
   1854   1.1    nonaka 
   1855  1.32    nonaka 		if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
   1856  1.32    nonaka 			reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(1));
   1857  1.12  christos #ifdef doaslinux
   1858  1.32    nonaka 			reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x32);
   1859  1.12  christos #else
   1860  1.32    nonaka 			reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20);
   1861  1.12  christos #endif
   1862  1.32    nonaka 			urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(1), reg);
   1863  1.32    nonaka 		}
   1864   1.1    nonaka 
   1865   1.1    nonaka 		/* Set media status to 'No Link'. */
   1866   1.1    nonaka 		urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
   1867   1.1    nonaka 
   1868   1.1    nonaka 		/* Allow Rx from any BSSID. */
   1869   1.1    nonaka 		urtwn_write_4(sc, R92C_RCR,
   1870   1.1    nonaka 		    urtwn_read_4(sc, R92C_RCR) &
   1871   1.1    nonaka 		      ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
   1872   1.1    nonaka 
   1873   1.1    nonaka 		urtwn_set_chan(sc, ic->ic_curchan,
   1874   1.1    nonaka 		    IEEE80211_HTINFO_2NDCHAN_NONE);
   1875   1.1    nonaka 		break;
   1876   1.1    nonaka 
   1877   1.1    nonaka 	case IEEE80211_S_ASSOC:
   1878   1.1    nonaka 		break;
   1879   1.1    nonaka 
   1880   1.1    nonaka 	case IEEE80211_S_RUN:
   1881   1.1    nonaka 		ni = ic->ic_bss;
   1882   1.1    nonaka 
   1883   1.1    nonaka 		/* XXX: Set 20MHz mode */
   1884   1.1    nonaka 		urtwn_set_chan(sc, ic->ic_curchan,
   1885   1.1    nonaka 		    IEEE80211_HTINFO_2NDCHAN_NONE);
   1886   1.1    nonaka 
   1887   1.1    nonaka 		if (ic->ic_opmode == IEEE80211_M_MONITOR) {
   1888   1.1    nonaka 			/* Back to 20MHz mode */
   1889  1.13  jmcneill 			urtwn_set_chan(sc, ic->ic_curchan,
   1890   1.1    nonaka 			    IEEE80211_HTINFO_2NDCHAN_NONE);
   1891   1.1    nonaka 
   1892  1.19  christos 			/* Set media status to 'No Link'. */
   1893  1.19  christos 			urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
   1894  1.19  christos 
   1895   1.1    nonaka 			/* Enable Rx of data frames. */
   1896   1.1    nonaka 			urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
   1897   1.1    nonaka 
   1898  1.19  christos 			/* Allow Rx from any BSSID. */
   1899  1.19  christos 			urtwn_write_4(sc, R92C_RCR,
   1900  1.19  christos 			    urtwn_read_4(sc, R92C_RCR) &
   1901  1.19  christos 			    ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
   1902  1.19  christos 
   1903  1.19  christos 			/* Accept Rx data/control/management frames */
   1904  1.19  christos 			urtwn_write_4(sc, R92C_RCR,
   1905  1.19  christos 			    urtwn_read_4(sc, R92C_RCR) |
   1906  1.19  christos 			    R92C_RCR_ADF | R92C_RCR_ACF | R92C_RCR_AMF);
   1907  1.19  christos 
   1908   1.1    nonaka 			/* Turn link LED on. */
   1909   1.1    nonaka 			urtwn_set_led(sc, URTWN_LED_LINK, 1);
   1910   1.1    nonaka 			break;
   1911   1.1    nonaka 		}
   1912   1.1    nonaka 
   1913   1.1    nonaka 		/* Set media status to 'Associated'. */
   1914   1.1    nonaka 		urtwn_set_nettype0_msr(sc, urtwn_get_nettype(sc));
   1915   1.1    nonaka 
   1916   1.1    nonaka 		/* Set BSSID. */
   1917   1.1    nonaka 		urtwn_write_4(sc, R92C_BSSID + 0, LE_READ_4(&ni->ni_bssid[0]));
   1918   1.1    nonaka 		urtwn_write_4(sc, R92C_BSSID + 4, LE_READ_2(&ni->ni_bssid[4]));
   1919   1.1    nonaka 
   1920   1.1    nonaka 		if (ic->ic_curmode == IEEE80211_MODE_11B) {
   1921   1.1    nonaka 			urtwn_write_1(sc, R92C_INIRTS_RATE_SEL, 0);
   1922   1.1    nonaka 		} else {
   1923   1.1    nonaka 			/* 802.11b/g */
   1924   1.1    nonaka 			urtwn_write_1(sc, R92C_INIRTS_RATE_SEL, 3);
   1925   1.1    nonaka 		}
   1926   1.1    nonaka 
   1927   1.1    nonaka 		/* Enable Rx of data frames. */
   1928   1.1    nonaka 		urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
   1929   1.1    nonaka 
   1930   1.1    nonaka 		/* Set beacon interval. */
   1931   1.1    nonaka 		urtwn_write_2(sc, R92C_BCN_INTERVAL, ni->ni_intval);
   1932   1.1    nonaka 
   1933  1.28  christos 		msr = urtwn_read_1(sc, R92C_MSR);
   1934  1.29  christos 		msr &= R92C_MSR_MASK;
   1935  1.26  christos 		switch (ic->ic_opmode) {
   1936  1.26  christos 		case IEEE80211_M_STA:
   1937   1.1    nonaka 			/* Allow Rx from our BSSID only. */
   1938   1.1    nonaka 			urtwn_write_4(sc, R92C_RCR,
   1939   1.1    nonaka 			    urtwn_read_4(sc, R92C_RCR) |
   1940   1.1    nonaka 			      R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN);
   1941   1.1    nonaka 
   1942   1.1    nonaka 			/* Enable TSF synchronization. */
   1943   1.1    nonaka 			urtwn_tsf_sync_enable(sc);
   1944  1.27    nonaka 
   1945  1.28  christos 			msr |= R92C_MSR_INFRA;
   1946  1.27    nonaka 			break;
   1947  1.26  christos 		case IEEE80211_M_HOSTAP:
   1948  1.28  christos 			urtwn_write_2(sc, R92C_BCNTCFG, 0x000f);
   1949  1.26  christos 
   1950  1.28  christos 			/* Allow Rx from any BSSID. */
   1951  1.28  christos 			urtwn_write_4(sc, R92C_RCR,
   1952  1.28  christos 			    urtwn_read_4(sc, R92C_RCR) &
   1953  1.28  christos 			    ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
   1954  1.28  christos 
   1955  1.28  christos 			/* Reset TSF timer to zero. */
   1956  1.28  christos 			reg = urtwn_read_4(sc, R92C_TCR);
   1957  1.28  christos 			reg &= ~0x01;
   1958  1.28  christos 			urtwn_write_4(sc, R92C_TCR, reg);
   1959  1.28  christos 			reg |= 0x01;
   1960  1.28  christos 			urtwn_write_4(sc, R92C_TCR, reg);
   1961  1.27    nonaka 
   1962  1.28  christos 			msr |= R92C_MSR_AP;
   1963  1.26  christos 			break;
   1964  1.29  christos 		default:
   1965  1.29  christos 			msr |= R92C_MSR_ADHOC;
   1966  1.29  christos 			break;
   1967  1.28  christos 		}
   1968  1.28  christos 		urtwn_write_1(sc, R92C_MSR, msr);
   1969   1.1    nonaka 
   1970   1.1    nonaka 		sifs_time = 10;
   1971   1.1    nonaka 		urtwn_write_1(sc, R92C_SIFS_CCK + 1, sifs_time);
   1972   1.1    nonaka 		urtwn_write_1(sc, R92C_SIFS_OFDM + 1, sifs_time);
   1973   1.1    nonaka 		urtwn_write_1(sc, R92C_SPEC_SIFS + 1, sifs_time);
   1974   1.1    nonaka 		urtwn_write_1(sc, R92C_MAC_SPEC_SIFS + 1, sifs_time);
   1975   1.1    nonaka 		urtwn_write_1(sc, R92C_R2T_SIFS + 1, sifs_time);
   1976   1.1    nonaka 		urtwn_write_1(sc, R92C_T2T_SIFS + 1, sifs_time);
   1977   1.1    nonaka 
   1978   1.1    nonaka 		/* Intialize rate adaptation. */
   1979  1.32    nonaka 		if (ISSET(sc->chip, URTWN_CHIP_88E))
   1980  1.32    nonaka 			ni->ni_txrate = ni->ni_rates.rs_nrates - 1;
   1981  1.32    nonaka 		else
   1982  1.32    nonaka 			urtwn_ra_init(sc);
   1983   1.1    nonaka 
   1984   1.1    nonaka 		/* Turn link LED on. */
   1985   1.1    nonaka 		urtwn_set_led(sc, URTWN_LED_LINK, 1);
   1986   1.1    nonaka 
   1987   1.1    nonaka 		/* Reset average RSSI. */
   1988   1.1    nonaka 		sc->avg_pwdb = -1;
   1989   1.1    nonaka 
   1990   1.1    nonaka 		/* Reset temperature calibration state machine. */
   1991   1.1    nonaka 		sc->thcal_state = 0;
   1992   1.1    nonaka 		sc->thcal_lctemp = 0;
   1993   1.1    nonaka 
   1994   1.1    nonaka 		/* Start periodic calibration. */
   1995   1.1    nonaka 		if (!sc->sc_dying)
   1996   1.1    nonaka 			callout_schedule(&sc->sc_calib_to, hz);
   1997   1.1    nonaka 		break;
   1998   1.1    nonaka 	}
   1999   1.1    nonaka 
   2000   1.1    nonaka 	(*sc->sc_newstate)(ic, nstate, cmd->arg);
   2001   1.1    nonaka 
   2002  1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   2003   1.1    nonaka 	splx(s);
   2004   1.1    nonaka }
   2005   1.1    nonaka 
   2006   1.1    nonaka static int
   2007   1.1    nonaka urtwn_wme_update(struct ieee80211com *ic)
   2008   1.1    nonaka {
   2009   1.1    nonaka 	struct urtwn_softc *sc = ic->ic_ifp->if_softc;
   2010   1.1    nonaka 
   2011   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2012   1.1    nonaka 
   2013   1.1    nonaka 	/* don't override default WME values if WME is not actually enabled */
   2014   1.1    nonaka 	if (!(ic->ic_flags & IEEE80211_F_WME))
   2015  1.42     skrll 		return 0;
   2016   1.1    nonaka 
   2017   1.1    nonaka 	/* Do it in a process context. */
   2018   1.1    nonaka 	urtwn_do_async(sc, urtwn_wme_update_cb, NULL, 0);
   2019  1.42     skrll 	return 0;
   2020   1.1    nonaka }
   2021   1.1    nonaka 
   2022   1.1    nonaka static void
   2023   1.1    nonaka urtwn_wme_update_cb(struct urtwn_softc *sc, void *arg)
   2024   1.1    nonaka {
   2025   1.1    nonaka 	static const uint16_t ac2reg[WME_NUM_AC] = {
   2026   1.1    nonaka 		R92C_EDCA_BE_PARAM,
   2027   1.1    nonaka 		R92C_EDCA_BK_PARAM,
   2028   1.1    nonaka 		R92C_EDCA_VI_PARAM,
   2029   1.1    nonaka 		R92C_EDCA_VO_PARAM
   2030   1.1    nonaka 	};
   2031   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2032   1.1    nonaka 	const struct wmeParams *wmep;
   2033   1.1    nonaka 	int ac, aifs, slottime;
   2034   1.1    nonaka 	int s;
   2035   1.1    nonaka 
   2036   1.1    nonaka 	DPRINTFN(DBG_FN|DBG_STM, ("%s: %s\n", device_xname(sc->sc_dev),
   2037   1.1    nonaka 	    __func__));
   2038   1.1    nonaka 
   2039   1.1    nonaka 	s = splnet();
   2040  1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   2041   1.1    nonaka 	slottime = (ic->ic_flags & IEEE80211_F_SHSLOT) ? 9 : 20;
   2042   1.1    nonaka 	for (ac = 0; ac < WME_NUM_AC; ac++) {
   2043   1.1    nonaka 		wmep = &ic->ic_wme.wme_chanParams.cap_wmeParams[ac];
   2044   1.1    nonaka 		/* AIFS[AC] = AIFSN[AC] * aSlotTime + aSIFSTime. */
   2045   1.1    nonaka 		aifs = wmep->wmep_aifsn * slottime + 10;
   2046   1.1    nonaka 		urtwn_write_4(sc, ac2reg[ac],
   2047   1.1    nonaka 		    SM(R92C_EDCA_PARAM_TXOP, wmep->wmep_txopLimit) |
   2048   1.1    nonaka 		    SM(R92C_EDCA_PARAM_ECWMIN, wmep->wmep_logcwmin) |
   2049   1.1    nonaka 		    SM(R92C_EDCA_PARAM_ECWMAX, wmep->wmep_logcwmax) |
   2050   1.1    nonaka 		    SM(R92C_EDCA_PARAM_AIFS, aifs));
   2051   1.1    nonaka 	}
   2052  1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   2053   1.1    nonaka 	splx(s);
   2054   1.1    nonaka }
   2055   1.1    nonaka 
   2056   1.1    nonaka static void
   2057   1.1    nonaka urtwn_update_avgrssi(struct urtwn_softc *sc, int rate, int8_t rssi)
   2058   1.1    nonaka {
   2059   1.1    nonaka 	int pwdb;
   2060   1.1    nonaka 
   2061   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: rate=%d, rsst=%d\n",
   2062   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, rate, rssi));
   2063   1.1    nonaka 
   2064   1.1    nonaka 	/* Convert antenna signal to percentage. */
   2065   1.1    nonaka 	if (rssi <= -100 || rssi >= 20)
   2066   1.1    nonaka 		pwdb = 0;
   2067   1.1    nonaka 	else if (rssi >= 0)
   2068   1.1    nonaka 		pwdb = 100;
   2069   1.1    nonaka 	else
   2070   1.1    nonaka 		pwdb = 100 + rssi;
   2071  1.32    nonaka 	if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
   2072  1.32    nonaka 		if (rate <= 3) {
   2073  1.32    nonaka 			/* CCK gain is smaller than OFDM/MCS gain. */
   2074  1.32    nonaka 			pwdb += 6;
   2075  1.32    nonaka 			if (pwdb > 100)
   2076  1.32    nonaka 				pwdb = 100;
   2077  1.32    nonaka 			if (pwdb <= 14)
   2078  1.32    nonaka 				pwdb -= 4;
   2079  1.32    nonaka 			else if (pwdb <= 26)
   2080  1.32    nonaka 				pwdb -= 8;
   2081  1.32    nonaka 			else if (pwdb <= 34)
   2082  1.32    nonaka 				pwdb -= 6;
   2083  1.32    nonaka 			else if (pwdb <= 42)
   2084  1.32    nonaka 				pwdb -= 2;
   2085  1.32    nonaka 		}
   2086   1.1    nonaka 	}
   2087   1.1    nonaka 	if (sc->avg_pwdb == -1)	/* Init. */
   2088   1.1    nonaka 		sc->avg_pwdb = pwdb;
   2089   1.1    nonaka 	else if (sc->avg_pwdb < pwdb)
   2090   1.1    nonaka 		sc->avg_pwdb = ((sc->avg_pwdb * 19 + pwdb) / 20) + 1;
   2091   1.1    nonaka 	else
   2092   1.1    nonaka 		sc->avg_pwdb = ((sc->avg_pwdb * 19 + pwdb) / 20);
   2093   1.1    nonaka 
   2094  1.12  christos 	DPRINTFN(DBG_RF, ("%s: %s: rate=%d rssi=%d PWDB=%d EMA=%d\n",
   2095  1.12  christos 		     device_xname(sc->sc_dev), __func__,
   2096  1.12  christos 		     rate, rssi, pwdb, sc->avg_pwdb));
   2097   1.1    nonaka }
   2098   1.1    nonaka 
   2099   1.1    nonaka static int8_t
   2100   1.1    nonaka urtwn_get_rssi(struct urtwn_softc *sc, int rate, void *physt)
   2101   1.1    nonaka {
   2102   1.1    nonaka 	static const int8_t cckoff[] = { 16, -12, -26, -46 };
   2103   1.1    nonaka 	struct r92c_rx_phystat *phy;
   2104   1.1    nonaka 	struct r92c_rx_cck *cck;
   2105   1.1    nonaka 	uint8_t rpt;
   2106   1.1    nonaka 	int8_t rssi;
   2107   1.1    nonaka 
   2108   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: rate=%d\n", device_xname(sc->sc_dev),
   2109   1.1    nonaka 	    __func__, rate));
   2110   1.1    nonaka 
   2111   1.1    nonaka 	if (rate <= 3) {
   2112   1.1    nonaka 		cck = (struct r92c_rx_cck *)physt;
   2113   1.1    nonaka 		if (ISSET(sc->sc_flags, URTWN_FLAG_CCK_HIPWR)) {
   2114   1.1    nonaka 			rpt = (cck->agc_rpt >> 5) & 0x3;
   2115   1.1    nonaka 			rssi = (cck->agc_rpt & 0x1f) << 1;
   2116   1.1    nonaka 		} else {
   2117   1.1    nonaka 			rpt = (cck->agc_rpt >> 6) & 0x3;
   2118   1.1    nonaka 			rssi = cck->agc_rpt & 0x3e;
   2119   1.1    nonaka 		}
   2120   1.1    nonaka 		rssi = cckoff[rpt] - rssi;
   2121   1.1    nonaka 	} else {	/* OFDM/HT. */
   2122   1.1    nonaka 		phy = (struct r92c_rx_phystat *)physt;
   2123   1.1    nonaka 		rssi = ((le32toh(phy->phydw1) >> 1) & 0x7f) - 110;
   2124   1.1    nonaka 	}
   2125  1.42     skrll 	return rssi;
   2126   1.1    nonaka }
   2127   1.1    nonaka 
   2128  1.32    nonaka static int8_t
   2129  1.32    nonaka urtwn_r88e_get_rssi(struct urtwn_softc *sc, int rate, void *physt)
   2130  1.32    nonaka {
   2131  1.32    nonaka 	struct r92c_rx_phystat *phy;
   2132  1.32    nonaka 	struct r88e_rx_cck *cck;
   2133  1.32    nonaka 	uint8_t cck_agc_rpt, lna_idx, vga_idx;
   2134  1.32    nonaka 	int8_t rssi;
   2135  1.32    nonaka 
   2136  1.32    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: rate=%d\n", device_xname(sc->sc_dev),
   2137  1.32    nonaka 	    __func__, rate));
   2138  1.32    nonaka 
   2139  1.32    nonaka 	rssi = 0;
   2140  1.32    nonaka 	if (rate <= 3) {
   2141  1.32    nonaka 		cck = (struct r88e_rx_cck *)physt;
   2142  1.32    nonaka 		cck_agc_rpt = cck->agc_rpt;
   2143  1.32    nonaka 		lna_idx = (cck_agc_rpt & 0xe0) >> 5;
   2144  1.32    nonaka 		vga_idx = cck_agc_rpt & 0x1f;
   2145  1.32    nonaka 		switch (lna_idx) {
   2146  1.32    nonaka 		case 7:
   2147  1.32    nonaka 			if (vga_idx <= 27)
   2148  1.32    nonaka 				rssi = -100 + 2* (27 - vga_idx);
   2149  1.32    nonaka 			else
   2150  1.32    nonaka 				rssi = -100;
   2151  1.32    nonaka 			break;
   2152  1.32    nonaka 		case 6:
   2153  1.32    nonaka 			rssi = -48 + 2 * (2 - vga_idx);
   2154  1.32    nonaka 			break;
   2155  1.32    nonaka 		case 5:
   2156  1.32    nonaka 			rssi = -42 + 2 * (7 - vga_idx);
   2157  1.32    nonaka 			break;
   2158  1.32    nonaka 		case 4:
   2159  1.32    nonaka 			rssi = -36 + 2 * (7 - vga_idx);
   2160  1.32    nonaka 			break;
   2161  1.32    nonaka 		case 3:
   2162  1.32    nonaka 			rssi = -24 + 2 * (7 - vga_idx);
   2163  1.32    nonaka 			break;
   2164  1.32    nonaka 		case 2:
   2165  1.32    nonaka 			rssi = -12 + 2 * (5 - vga_idx);
   2166  1.32    nonaka 			break;
   2167  1.32    nonaka 		case 1:
   2168  1.32    nonaka 			rssi = 8 - (2 * vga_idx);
   2169  1.32    nonaka 			break;
   2170  1.32    nonaka 		case 0:
   2171  1.32    nonaka 			rssi = 14 - (2 * vga_idx);
   2172  1.32    nonaka 			break;
   2173  1.32    nonaka 		}
   2174  1.32    nonaka 		rssi += 6;
   2175  1.32    nonaka 	} else {	/* OFDM/HT. */
   2176  1.32    nonaka 		phy = (struct r92c_rx_phystat *)physt;
   2177  1.32    nonaka 		rssi = ((le32toh(phy->phydw1) >> 1) & 0x7f) - 110;
   2178  1.32    nonaka 	}
   2179  1.42     skrll 	return rssi;
   2180  1.32    nonaka }
   2181  1.32    nonaka 
   2182   1.1    nonaka static void
   2183   1.1    nonaka urtwn_rx_frame(struct urtwn_softc *sc, uint8_t *buf, int pktlen)
   2184   1.1    nonaka {
   2185   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2186   1.1    nonaka 	struct ifnet *ifp = ic->ic_ifp;
   2187   1.1    nonaka 	struct ieee80211_frame *wh;
   2188   1.1    nonaka 	struct ieee80211_node *ni;
   2189   1.1    nonaka 	struct r92c_rx_stat *stat;
   2190   1.1    nonaka 	uint32_t rxdw0, rxdw3;
   2191   1.1    nonaka 	struct mbuf *m;
   2192   1.1    nonaka 	uint8_t rate;
   2193   1.1    nonaka 	int8_t rssi = 0;
   2194   1.1    nonaka 	int s, infosz;
   2195   1.1    nonaka 
   2196   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: buf=%p, pktlen=%d\n",
   2197   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, buf, pktlen));
   2198   1.1    nonaka 
   2199   1.1    nonaka 	stat = (struct r92c_rx_stat *)buf;
   2200   1.1    nonaka 	rxdw0 = le32toh(stat->rxdw0);
   2201   1.1    nonaka 	rxdw3 = le32toh(stat->rxdw3);
   2202   1.1    nonaka 
   2203   1.1    nonaka 	if (__predict_false(rxdw0 & (R92C_RXDW0_CRCERR | R92C_RXDW0_ICVERR))) {
   2204   1.1    nonaka 		/*
   2205   1.1    nonaka 		 * This should not happen since we setup our Rx filter
   2206   1.1    nonaka 		 * to not receive these frames.
   2207   1.1    nonaka 		 */
   2208   1.1    nonaka 		DPRINTFN(DBG_RX, ("%s: %s: CRC error\n",
   2209   1.1    nonaka 		    device_xname(sc->sc_dev), __func__));
   2210   1.1    nonaka 		ifp->if_ierrors++;
   2211   1.1    nonaka 		return;
   2212   1.1    nonaka 	}
   2213  1.19  christos 	/*
   2214  1.19  christos 	 * XXX: This will drop most control packets.  Do we really
   2215  1.19  christos 	 * want this in IEEE80211_M_MONITOR mode?
   2216  1.19  christos 	 */
   2217  1.22  christos //	if (__predict_false(pktlen < (int)sizeof(*wh))) {
   2218  1.22  christos 	if (__predict_false(pktlen < (int)sizeof(struct ieee80211_frame_ack))) {
   2219   1.1    nonaka 		DPRINTFN(DBG_RX, ("%s: %s: packet too short %d\n",
   2220   1.1    nonaka 		    device_xname(sc->sc_dev), __func__, pktlen));
   2221   1.1    nonaka 		ic->ic_stats.is_rx_tooshort++;
   2222   1.1    nonaka 		ifp->if_ierrors++;
   2223   1.1    nonaka 		return;
   2224   1.1    nonaka 	}
   2225   1.1    nonaka 	if (__predict_false(pktlen > MCLBYTES)) {
   2226   1.1    nonaka 		DPRINTFN(DBG_RX, ("%s: %s: packet too big %d\n",
   2227   1.1    nonaka 		    device_xname(sc->sc_dev), __func__, pktlen));
   2228   1.1    nonaka 		ifp->if_ierrors++;
   2229   1.1    nonaka 		return;
   2230   1.1    nonaka 	}
   2231   1.1    nonaka 
   2232   1.1    nonaka 	rate = MS(rxdw3, R92C_RXDW3_RATE);
   2233   1.1    nonaka 	infosz = MS(rxdw0, R92C_RXDW0_INFOSZ) * 8;
   2234   1.1    nonaka 
   2235   1.1    nonaka 	/* Get RSSI from PHY status descriptor if present. */
   2236   1.1    nonaka 	if (infosz != 0 && (rxdw0 & R92C_RXDW0_PHYST)) {
   2237  1.32    nonaka 		if (ISSET(sc->chip, URTWN_CHIP_88E))
   2238  1.32    nonaka 			rssi = urtwn_r88e_get_rssi(sc, rate, &stat[1]);
   2239  1.32    nonaka 		else
   2240  1.32    nonaka 			rssi = urtwn_get_rssi(sc, rate, &stat[1]);
   2241   1.1    nonaka 		/* Update our average RSSI. */
   2242   1.1    nonaka 		urtwn_update_avgrssi(sc, rate, rssi);
   2243   1.1    nonaka 	}
   2244   1.1    nonaka 
   2245   1.1    nonaka 	DPRINTFN(DBG_RX, ("%s: %s: Rx frame len=%d rate=%d infosz=%d rssi=%d\n",
   2246   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, pktlen, rate, infosz, rssi));
   2247   1.1    nonaka 
   2248   1.1    nonaka 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   2249   1.1    nonaka 	if (__predict_false(m == NULL)) {
   2250   1.1    nonaka 		aprint_error_dev(sc->sc_dev, "couldn't allocate rx mbuf\n");
   2251   1.1    nonaka 		ic->ic_stats.is_rx_nobuf++;
   2252   1.1    nonaka 		ifp->if_ierrors++;
   2253   1.1    nonaka 		return;
   2254   1.1    nonaka 	}
   2255   1.1    nonaka 	if (pktlen > (int)MHLEN) {
   2256   1.1    nonaka 		MCLGET(m, M_DONTWAIT);
   2257   1.1    nonaka 		if (__predict_false(!(m->m_flags & M_EXT))) {
   2258   1.1    nonaka 			aprint_error_dev(sc->sc_dev,
   2259   1.1    nonaka 			    "couldn't allocate rx mbuf cluster\n");
   2260   1.1    nonaka 			m_freem(m);
   2261   1.1    nonaka 			ic->ic_stats.is_rx_nobuf++;
   2262   1.1    nonaka 			ifp->if_ierrors++;
   2263   1.1    nonaka 			return;
   2264   1.1    nonaka 		}
   2265   1.1    nonaka 	}
   2266   1.1    nonaka 
   2267   1.1    nonaka 	/* Finalize mbuf. */
   2268   1.1    nonaka 	m->m_pkthdr.rcvif = ifp;
   2269   1.1    nonaka 	wh = (struct ieee80211_frame *)((uint8_t *)&stat[1] + infosz);
   2270   1.1    nonaka 	memcpy(mtod(m, uint8_t *), wh, pktlen);
   2271   1.1    nonaka 	m->m_pkthdr.len = m->m_len = pktlen;
   2272   1.1    nonaka 
   2273   1.1    nonaka 	s = splnet();
   2274   1.1    nonaka 	if (__predict_false(sc->sc_drvbpf != NULL)) {
   2275   1.1    nonaka 		struct urtwn_rx_radiotap_header *tap = &sc->sc_rxtap;
   2276   1.1    nonaka 
   2277  1.19  christos 		tap->wr_flags = 0;
   2278   1.1    nonaka 		if (!(rxdw3 & R92C_RXDW3_HT)) {
   2279   1.1    nonaka 			switch (rate) {
   2280   1.1    nonaka 			/* CCK. */
   2281   1.1    nonaka 			case  0: tap->wr_rate =   2; break;
   2282   1.1    nonaka 			case  1: tap->wr_rate =   4; break;
   2283   1.1    nonaka 			case  2: tap->wr_rate =  11; break;
   2284   1.1    nonaka 			case  3: tap->wr_rate =  22; break;
   2285   1.1    nonaka 			/* OFDM. */
   2286   1.1    nonaka 			case  4: tap->wr_rate =  12; break;
   2287   1.1    nonaka 			case  5: tap->wr_rate =  18; break;
   2288   1.1    nonaka 			case  6: tap->wr_rate =  24; break;
   2289   1.1    nonaka 			case  7: tap->wr_rate =  36; break;
   2290   1.1    nonaka 			case  8: tap->wr_rate =  48; break;
   2291   1.1    nonaka 			case  9: tap->wr_rate =  72; break;
   2292   1.1    nonaka 			case 10: tap->wr_rate =  96; break;
   2293   1.1    nonaka 			case 11: tap->wr_rate = 108; break;
   2294   1.1    nonaka 			}
   2295   1.1    nonaka 		} else if (rate >= 12) {	/* MCS0~15. */
   2296   1.1    nonaka 			/* Bit 7 set means HT MCS instead of rate. */
   2297   1.1    nonaka 			tap->wr_rate = 0x80 | (rate - 12);
   2298   1.1    nonaka 		}
   2299   1.1    nonaka 		tap->wr_dbm_antsignal = rssi;
   2300  1.13  jmcneill 		tap->wr_chan_freq = htole16(ic->ic_curchan->ic_freq);
   2301  1.13  jmcneill 		tap->wr_chan_flags = htole16(ic->ic_curchan->ic_flags);
   2302   1.1    nonaka 
   2303   1.1    nonaka 		bpf_mtap2(sc->sc_drvbpf, tap, sc->sc_rxtap_len, m);
   2304   1.1    nonaka 	}
   2305   1.1    nonaka 
   2306   1.1    nonaka 	ni = ieee80211_find_rxnode(ic, (struct ieee80211_frame_min *)wh);
   2307   1.1    nonaka 
   2308   1.1    nonaka 	/* push the frame up to the 802.11 stack */
   2309   1.1    nonaka 	ieee80211_input(ic, m, ni, rssi, 0);
   2310   1.1    nonaka 
   2311   1.1    nonaka 	/* Node is no longer needed. */
   2312   1.1    nonaka 	ieee80211_free_node(ni);
   2313   1.1    nonaka 
   2314   1.1    nonaka 	splx(s);
   2315   1.1    nonaka }
   2316   1.1    nonaka 
   2317   1.1    nonaka static void
   2318  1.42     skrll urtwn_rxeof(struct usbd_xfer *xfer, void *priv, usbd_status status)
   2319   1.1    nonaka {
   2320   1.1    nonaka 	struct urtwn_rx_data *data = priv;
   2321   1.1    nonaka 	struct urtwn_softc *sc = data->sc;
   2322   1.1    nonaka 	struct r92c_rx_stat *stat;
   2323   1.1    nonaka 	uint32_t rxdw0;
   2324   1.1    nonaka 	uint8_t *buf;
   2325   1.1    nonaka 	int len, totlen, pktlen, infosz, npkts;
   2326   1.1    nonaka 
   2327   1.1    nonaka 	DPRINTFN(DBG_FN|DBG_RX, ("%s: %s: status=%d\n",
   2328   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, status));
   2329   1.1    nonaka 
   2330   1.1    nonaka 	if (__predict_false(status != USBD_NORMAL_COMPLETION)) {
   2331   1.1    nonaka 		if (status == USBD_STALLED)
   2332   1.1    nonaka 			usbd_clear_endpoint_stall_async(sc->rx_pipe);
   2333   1.1    nonaka 		else if (status != USBD_CANCELLED)
   2334   1.1    nonaka 			goto resubmit;
   2335   1.1    nonaka 		return;
   2336   1.1    nonaka 	}
   2337   1.1    nonaka 	usbd_get_xfer_status(xfer, NULL, NULL, &len, NULL);
   2338   1.1    nonaka 
   2339   1.1    nonaka 	if (__predict_false(len < (int)sizeof(*stat))) {
   2340   1.1    nonaka 		DPRINTFN(DBG_RX, ("%s: %s: xfer too short %d\n",
   2341   1.1    nonaka 		    device_xname(sc->sc_dev), __func__, len));
   2342   1.1    nonaka 		goto resubmit;
   2343   1.1    nonaka 	}
   2344   1.1    nonaka 	buf = data->buf;
   2345   1.1    nonaka 
   2346   1.1    nonaka 	/* Get the number of encapsulated frames. */
   2347   1.1    nonaka 	stat = (struct r92c_rx_stat *)buf;
   2348   1.1    nonaka 	npkts = MS(le32toh(stat->rxdw2), R92C_RXDW2_PKTCNT);
   2349   1.1    nonaka 	DPRINTFN(DBG_RX, ("%s: %s: Rx %d frames in one chunk\n",
   2350   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, npkts));
   2351   1.1    nonaka 
   2352   1.1    nonaka 	/* Process all of them. */
   2353   1.1    nonaka 	while (npkts-- > 0) {
   2354   1.1    nonaka 		if (__predict_false(len < (int)sizeof(*stat))) {
   2355   1.1    nonaka 			DPRINTFN(DBG_RX,
   2356   1.1    nonaka 			    ("%s: %s: len(%d) is short than header\n",
   2357   1.1    nonaka 			    device_xname(sc->sc_dev), __func__, len));
   2358   1.1    nonaka 			break;
   2359   1.1    nonaka 		}
   2360   1.1    nonaka 		stat = (struct r92c_rx_stat *)buf;
   2361   1.1    nonaka 		rxdw0 = le32toh(stat->rxdw0);
   2362   1.1    nonaka 
   2363   1.1    nonaka 		pktlen = MS(rxdw0, R92C_RXDW0_PKTLEN);
   2364   1.1    nonaka 		if (__predict_false(pktlen == 0)) {
   2365   1.1    nonaka 			DPRINTFN(DBG_RX, ("%s: %s: pktlen is 0 byte\n",
   2366   1.1    nonaka 			    device_xname(sc->sc_dev), __func__));
   2367  1.19  christos 			break;
   2368   1.1    nonaka 		}
   2369   1.1    nonaka 
   2370   1.1    nonaka 		infosz = MS(rxdw0, R92C_RXDW0_INFOSZ) * 8;
   2371   1.1    nonaka 
   2372   1.1    nonaka 		/* Make sure everything fits in xfer. */
   2373   1.1    nonaka 		totlen = sizeof(*stat) + infosz + pktlen;
   2374   1.1    nonaka 		if (__predict_false(totlen > len)) {
   2375   1.1    nonaka 			DPRINTFN(DBG_RX, ("%s: %s: pktlen %d(%d+%d+%d) > %d\n",
   2376   1.1    nonaka 			    device_xname(sc->sc_dev), __func__, totlen,
   2377   1.1    nonaka 			    (int)sizeof(*stat), infosz, pktlen, len));
   2378   1.1    nonaka 			break;
   2379   1.1    nonaka 		}
   2380   1.1    nonaka 
   2381   1.1    nonaka 		/* Process 802.11 frame. */
   2382   1.1    nonaka 		urtwn_rx_frame(sc, buf, pktlen);
   2383   1.1    nonaka 
   2384   1.1    nonaka 		/* Next chunk is 128-byte aligned. */
   2385   1.1    nonaka 		totlen = roundup2(totlen, 128);
   2386   1.1    nonaka 		buf += totlen;
   2387   1.1    nonaka 		len -= totlen;
   2388   1.1    nonaka 	}
   2389   1.1    nonaka 
   2390   1.1    nonaka  resubmit:
   2391   1.1    nonaka 	/* Setup a new transfer. */
   2392  1.42     skrll 	usbd_setup_xfer(xfer, data, data->buf, URTWN_RXBUFSZ,
   2393  1.42     skrll 	    USBD_SHORT_XFER_OK, USBD_NO_TIMEOUT, urtwn_rxeof);
   2394   1.1    nonaka 	(void)usbd_transfer(xfer);
   2395   1.1    nonaka }
   2396   1.1    nonaka 
   2397   1.1    nonaka static void
   2398  1.42     skrll urtwn_txeof(struct usbd_xfer *xfer, void *priv, usbd_status status)
   2399   1.1    nonaka {
   2400   1.1    nonaka 	struct urtwn_tx_data *data = priv;
   2401   1.1    nonaka 	struct urtwn_softc *sc = data->sc;
   2402   1.1    nonaka 	struct ifnet *ifp = &sc->sc_if;
   2403  1.42     skrll 	size_t pidx = data->pidx;
   2404   1.1    nonaka 	int s;
   2405   1.1    nonaka 
   2406   1.1    nonaka 	DPRINTFN(DBG_FN|DBG_TX, ("%s: %s: status=%d\n",
   2407   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, status));
   2408   1.1    nonaka 
   2409   1.1    nonaka 	mutex_enter(&sc->sc_tx_mtx);
   2410   1.1    nonaka 	/* Put this Tx buffer back to our free list. */
   2411  1.42     skrll 	TAILQ_INSERT_TAIL(&sc->tx_free_list[pidx], data, next);
   2412   1.1    nonaka 	mutex_exit(&sc->sc_tx_mtx);
   2413   1.1    nonaka 
   2414  1.16  jmcneill 	s = splnet();
   2415  1.16  jmcneill 	sc->tx_timer = 0;
   2416  1.16  jmcneill 	ifp->if_flags &= ~IFF_OACTIVE;
   2417  1.16  jmcneill 
   2418   1.1    nonaka 	if (__predict_false(status != USBD_NORMAL_COMPLETION)) {
   2419   1.1    nonaka 		if (status != USBD_NOT_STARTED && status != USBD_CANCELLED) {
   2420  1.42     skrll 			if (status == USBD_STALLED) {
   2421  1.42     skrll 				struct usbd_pipe *pipe = sc->tx_pipe[pidx];
   2422  1.20  christos 				usbd_clear_endpoint_stall_async(pipe);
   2423  1.42     skrll 			}
   2424   1.1    nonaka 			ifp->if_oerrors++;
   2425   1.1    nonaka 		}
   2426  1.16  jmcneill 		splx(s);
   2427   1.1    nonaka 		return;
   2428   1.1    nonaka 	}
   2429   1.1    nonaka 
   2430  1.21  christos 	ifp->if_opackets++;
   2431  1.16  jmcneill 	urtwn_start(ifp);
   2432   1.1    nonaka 
   2433   1.1    nonaka 	splx(s);
   2434   1.1    nonaka }
   2435   1.1    nonaka 
   2436   1.1    nonaka static int
   2437  1.12  christos urtwn_tx(struct urtwn_softc *sc, struct mbuf *m, struct ieee80211_node *ni,
   2438  1.12  christos     struct urtwn_tx_data *data)
   2439   1.1    nonaka {
   2440   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2441   1.1    nonaka 	struct ieee80211_frame *wh;
   2442   1.1    nonaka 	struct ieee80211_key *k = NULL;
   2443   1.1    nonaka 	struct r92c_tx_desc *txd;
   2444  1.22  christos 	size_t i, padsize, xferlen;
   2445   1.1    nonaka 	uint16_t seq, sum;
   2446  1.42     skrll 	uint8_t raid, type, tid;
   2447  1.22  christos 	int s, hasqos, error;
   2448   1.1    nonaka 
   2449   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2450   1.1    nonaka 
   2451   1.1    nonaka 	wh = mtod(m, struct ieee80211_frame *);
   2452   1.1    nonaka 	type = wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK;
   2453   1.1    nonaka 
   2454   1.1    nonaka 	if (wh->i_fc[1] & IEEE80211_FC1_WEP) {
   2455   1.1    nonaka 		k = ieee80211_crypto_encap(ic, ni, m);
   2456  1.12  christos 		if (k == NULL)
   2457  1.12  christos 			return ENOBUFS;
   2458  1.12  christos 
   2459   1.1    nonaka 		/* packet header may have moved, reset our local pointer */
   2460   1.1    nonaka 		wh = mtod(m, struct ieee80211_frame *);
   2461   1.1    nonaka 	}
   2462   1.1    nonaka 
   2463   1.1    nonaka 	if (__predict_false(sc->sc_drvbpf != NULL)) {
   2464   1.1    nonaka 		struct urtwn_tx_radiotap_header *tap = &sc->sc_txtap;
   2465   1.1    nonaka 
   2466   1.1    nonaka 		tap->wt_flags = 0;
   2467  1.14  jmcneill 		tap->wt_chan_freq = htole16(ic->ic_curchan->ic_freq);
   2468  1.14  jmcneill 		tap->wt_chan_flags = htole16(ic->ic_curchan->ic_flags);
   2469   1.1    nonaka 		if (wh->i_fc[1] & IEEE80211_FC1_WEP)
   2470   1.1    nonaka 			tap->wt_flags |= IEEE80211_RADIOTAP_F_WEP;
   2471   1.1    nonaka 
   2472  1.19  christos 		/* XXX: set tap->wt_rate? */
   2473  1.19  christos 
   2474   1.1    nonaka 		bpf_mtap2(sc->sc_drvbpf, tap, sc->sc_txtap_len, m);
   2475   1.1    nonaka 	}
   2476   1.1    nonaka 
   2477  1.42     skrll 	/* non-qos data frames */
   2478  1.42     skrll 	tid = R92C_TXDW1_QSEL_BE;
   2479  1.23  christos 	if ((hasqos = ieee80211_has_qos(wh))) {
   2480   1.1    nonaka 		/* data frames in 11n mode */
   2481   1.1    nonaka 		struct ieee80211_qosframe *qwh = (void *)wh;
   2482   1.1    nonaka 		tid = qwh->i_qos[0] & IEEE80211_QOS_TID;
   2483   1.1    nonaka 	} else if (type != IEEE80211_FC0_TYPE_DATA) {
   2484  1.42     skrll 		tid = R92C_TXDW1_QSEL_MGNT;
   2485   1.1    nonaka 	}
   2486   1.1    nonaka 
   2487   1.1    nonaka 	if (((sizeof(*txd) + m->m_pkthdr.len) % 64) == 0) /* XXX: 64 */
   2488   1.1    nonaka 		padsize = 8;
   2489   1.1    nonaka 	else
   2490   1.1    nonaka 		padsize = 0;
   2491   1.1    nonaka 
   2492   1.1    nonaka 	/* Fill Tx descriptor. */
   2493   1.1    nonaka 	txd = (struct r92c_tx_desc *)data->buf;
   2494   1.1    nonaka 	memset(txd, 0, sizeof(*txd) + padsize);
   2495   1.1    nonaka 
   2496   1.1    nonaka 	txd->txdw0 |= htole32(
   2497   1.1    nonaka 	    SM(R92C_TXDW0_PKTLEN, m->m_pkthdr.len) |
   2498   1.1    nonaka 	    SM(R92C_TXDW0_OFFSET, sizeof(*txd)) |
   2499   1.1    nonaka 	    R92C_TXDW0_OWN | R92C_TXDW0_FSG | R92C_TXDW0_LSG);
   2500   1.1    nonaka 
   2501   1.1    nonaka 	if (IEEE80211_IS_MULTICAST(wh->i_addr1))
   2502   1.1    nonaka 		txd->txdw0 |= htole32(R92C_TXDW0_BMCAST);
   2503   1.1    nonaka 
   2504   1.1    nonaka 	/* fix pad field */
   2505   1.1    nonaka 	if (padsize > 0) {
   2506  1.22  christos 		DPRINTFN(DBG_TX, ("%s: %s: padding: size=%zd\n",
   2507   1.1    nonaka 		    device_xname(sc->sc_dev), __func__, padsize));
   2508   1.1    nonaka 		txd->txdw1 |= htole32(SM(R92C_TXDW1_PKTOFF, (padsize / 8)));
   2509   1.1    nonaka 	}
   2510   1.1    nonaka 
   2511   1.1    nonaka 	if (!IEEE80211_IS_MULTICAST(wh->i_addr1) &&
   2512   1.1    nonaka 	    type == IEEE80211_FC0_TYPE_DATA) {
   2513   1.1    nonaka 		if (ic->ic_curmode == IEEE80211_MODE_11B)
   2514   1.1    nonaka 			raid = R92C_RAID_11B;
   2515   1.1    nonaka 		else
   2516   1.1    nonaka 			raid = R92C_RAID_11BG;
   2517   1.1    nonaka 		DPRINTFN(DBG_TX,
   2518   1.1    nonaka 		    ("%s: %s: data packet: tid=%d, raid=%d\n",
   2519   1.1    nonaka 		    device_xname(sc->sc_dev), __func__, tid, raid));
   2520   1.1    nonaka 
   2521  1.32    nonaka 		if (ISSET(sc->chip, URTWN_CHIP_88E)) {
   2522  1.32    nonaka 			txd->txdw1 |= htole32(
   2523  1.32    nonaka 			    SM(R88E_TXDW1_MACID, URTWN_MACID_BSS) |
   2524  1.32    nonaka 			    SM(R92C_TXDW1_QSEL, tid) |
   2525  1.32    nonaka 			    SM(R92C_TXDW1_RAID, raid) |
   2526  1.32    nonaka 			    R92C_TXDW1_AGGBK);
   2527  1.32    nonaka 			txd->txdw2 |= htole32(R88E_TXDW2_AGGBK);
   2528  1.32    nonaka 		} else
   2529  1.32    nonaka 			txd->txdw1 |= htole32(
   2530  1.32    nonaka 			    SM(R92C_TXDW1_MACID, URTWN_MACID_BSS) |
   2531  1.32    nonaka 			    SM(R92C_TXDW1_QSEL, tid) |
   2532  1.32    nonaka 			    SM(R92C_TXDW1_RAID, raid) |
   2533  1.32    nonaka 			    R92C_TXDW1_AGGBK);
   2534   1.1    nonaka 
   2535   1.1    nonaka 		if (hasqos) {
   2536   1.1    nonaka 			txd->txdw4 |= htole32(R92C_TXDW4_QOS);
   2537   1.1    nonaka 		}
   2538   1.1    nonaka 
   2539   1.1    nonaka 		if (ic->ic_flags & IEEE80211_F_USEPROT) {
   2540   1.1    nonaka 			/* for 11g */
   2541   1.1    nonaka 			if (ic->ic_protmode == IEEE80211_PROT_CTSONLY) {
   2542   1.1    nonaka 				txd->txdw4 |= htole32(R92C_TXDW4_CTS2SELF |
   2543   1.1    nonaka 				    R92C_TXDW4_HWRTSEN);
   2544   1.1    nonaka 			} else if (ic->ic_protmode == IEEE80211_PROT_RTSCTS) {
   2545   1.1    nonaka 				txd->txdw4 |= htole32(R92C_TXDW4_RTSEN |
   2546   1.1    nonaka 				    R92C_TXDW4_HWRTSEN);
   2547   1.1    nonaka 			}
   2548   1.1    nonaka 		}
   2549   1.1    nonaka 		/* Send RTS at OFDM24. */
   2550   1.1    nonaka 		txd->txdw4 |= htole32(SM(R92C_TXDW4_RTSRATE, 8));
   2551   1.1    nonaka 		txd->txdw5 |= htole32(0x0001ff00);
   2552   1.1    nonaka 		/* Send data at OFDM54. */
   2553  1.32    nonaka 		if (ISSET(sc->chip, URTWN_CHIP_88E))
   2554  1.32    nonaka 			txd->txdw5 |= htole32(0x13 & 0x3f);
   2555  1.32    nonaka 		else
   2556  1.32    nonaka 			txd->txdw5 |= htole32(SM(R92C_TXDW5_DATARATE, 11));
   2557   1.1    nonaka 	} else if (type == IEEE80211_FC0_TYPE_MGT) {
   2558   1.1    nonaka 		DPRINTFN(DBG_TX, ("%s: %s: mgmt packet\n",
   2559   1.1    nonaka 		    device_xname(sc->sc_dev), __func__));
   2560   1.1    nonaka 		txd->txdw1 |= htole32(
   2561   1.1    nonaka 		    SM(R92C_TXDW1_MACID, URTWN_MACID_BSS) |
   2562   1.1    nonaka 		    SM(R92C_TXDW1_QSEL, R92C_TXDW1_QSEL_MGNT) |
   2563   1.1    nonaka 		    SM(R92C_TXDW1_RAID, R92C_RAID_11B));
   2564   1.1    nonaka 
   2565   1.1    nonaka 		/* Force CCK1. */
   2566   1.1    nonaka 		txd->txdw4 |= htole32(R92C_TXDW4_DRVRATE);
   2567   1.1    nonaka 		/* Use 1Mbps */
   2568   1.1    nonaka 		txd->txdw5 |= htole32(SM(R92C_TXDW5_DATARATE, 0));
   2569   1.1    nonaka 	} else {
   2570   1.1    nonaka 		/* broadcast or multicast packets */
   2571   1.1    nonaka 		DPRINTFN(DBG_TX, ("%s: %s: bc or mc packet\n",
   2572   1.1    nonaka 		    device_xname(sc->sc_dev), __func__));
   2573   1.1    nonaka 		txd->txdw1 |= htole32(
   2574   1.1    nonaka 		    SM(R92C_TXDW1_MACID, URTWN_MACID_BC) |
   2575   1.1    nonaka 		    SM(R92C_TXDW1_RAID, R92C_RAID_11B));
   2576   1.1    nonaka 
   2577   1.1    nonaka 		/* Force CCK1. */
   2578   1.1    nonaka 		txd->txdw4 |= htole32(R92C_TXDW4_DRVRATE);
   2579   1.1    nonaka 		/* Use 1Mbps */
   2580   1.1    nonaka 		txd->txdw5 |= htole32(SM(R92C_TXDW5_DATARATE, 0));
   2581   1.1    nonaka 	}
   2582   1.1    nonaka 
   2583   1.1    nonaka 	/* Set sequence number */
   2584   1.1    nonaka 	seq = LE_READ_2(&wh->i_seq[0]) >> IEEE80211_SEQ_SEQ_SHIFT;
   2585   1.1    nonaka 	txd->txdseq |= htole16(seq);
   2586   1.1    nonaka 
   2587   1.1    nonaka 	if (!hasqos) {
   2588   1.1    nonaka 		/* Use HW sequence numbering for non-QoS frames. */
   2589   1.1    nonaka 		txd->txdw4  |= htole32(R92C_TXDW4_HWSEQ);
   2590   1.1    nonaka 		txd->txdseq |= htole16(0x8000);		/* WTF? */
   2591   1.1    nonaka 	}
   2592   1.1    nonaka 
   2593   1.1    nonaka 	/* Compute Tx descriptor checksum. */
   2594   1.1    nonaka 	sum = 0;
   2595  1.22  christos 	for (i = 0; i < sizeof(*txd) / 2; i++)
   2596   1.1    nonaka 		sum ^= ((uint16_t *)txd)[i];
   2597   1.1    nonaka 	txd->txdsum = sum;	/* NB: already little endian. */
   2598   1.1    nonaka 
   2599   1.1    nonaka 	xferlen = sizeof(*txd) + m->m_pkthdr.len + padsize;
   2600   1.1    nonaka 	m_copydata(m, 0, m->m_pkthdr.len, (char *)&txd[1] + padsize);
   2601   1.1    nonaka 
   2602   1.1    nonaka 	s = splnet();
   2603  1.42     skrll 	usbd_setup_xfer(data->xfer, data, data->buf, xferlen,
   2604  1.42     skrll 	    USBD_FORCE_SHORT_XFER, URTWN_TX_TIMEOUT,
   2605   1.1    nonaka 	    urtwn_txeof);
   2606   1.1    nonaka 	error = usbd_transfer(data->xfer);
   2607   1.1    nonaka 	if (__predict_false(error != USBD_NORMAL_COMPLETION &&
   2608   1.1    nonaka 	    error != USBD_IN_PROGRESS)) {
   2609   1.1    nonaka 		splx(s);
   2610   1.1    nonaka 		DPRINTFN(DBG_TX, ("%s: %s: transfer failed %d\n",
   2611   1.1    nonaka 		    device_xname(sc->sc_dev), __func__, error));
   2612  1.12  christos 		return error;
   2613   1.1    nonaka 	}
   2614   1.1    nonaka 	splx(s);
   2615  1.12  christos 	return 0;
   2616   1.1    nonaka }
   2617   1.1    nonaka 
   2618  1.42     skrll struct urtwn_tx_data *
   2619  1.42     skrll urtwn_get_tx_data(struct urtwn_softc *sc, size_t pidx)
   2620  1.42     skrll {
   2621  1.42     skrll 	struct urtwn_tx_data *data = NULL;
   2622  1.42     skrll 
   2623  1.42     skrll 	mutex_enter(&sc->sc_tx_mtx);
   2624  1.42     skrll 	if (!TAILQ_EMPTY(&sc->tx_free_list[pidx])) {
   2625  1.42     skrll 		data = TAILQ_FIRST(&sc->tx_free_list[pidx]);
   2626  1.42     skrll 		TAILQ_REMOVE(&sc->tx_free_list[pidx], data, next);
   2627  1.42     skrll 	}
   2628  1.42     skrll 	mutex_exit(&sc->sc_tx_mtx);
   2629  1.42     skrll 
   2630  1.42     skrll 	return data;
   2631  1.42     skrll }
   2632  1.42     skrll 
   2633   1.1    nonaka static void
   2634   1.1    nonaka urtwn_start(struct ifnet *ifp)
   2635   1.1    nonaka {
   2636   1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   2637   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2638  1.12  christos 	struct urtwn_tx_data *data;
   2639   1.1    nonaka 	struct ether_header *eh;
   2640   1.1    nonaka 	struct ieee80211_node *ni;
   2641   1.1    nonaka 	struct mbuf *m;
   2642   1.1    nonaka 
   2643   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2644   1.1    nonaka 
   2645   1.1    nonaka 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
   2646   1.1    nonaka 		return;
   2647   1.1    nonaka 
   2648  1.12  christos 	data = NULL;
   2649   1.1    nonaka 	for (;;) {
   2650  1.42     skrll 		/* Send pending management frames first. */
   2651  1.42     skrll 		IF_POLL(&ic->ic_mgtq, m);
   2652  1.42     skrll 		if (m != NULL) {
   2653  1.42     skrll 			/* Use AC_VO for management frames. */
   2654  1.17  jmcneill 
   2655  1.42     skrll 			data = urtwn_get_tx_data(sc, sc->ac2idx[WME_AC_VO]);
   2656   1.1    nonaka 
   2657  1.42     skrll 			if (data == NULL) {
   2658  1.42     skrll 				ifp->if_flags |= IFF_OACTIVE;
   2659  1.42     skrll 				DPRINTFN(DBG_TX, ("%s: empty tx_free_list\n",
   2660  1.42     skrll 					    device_xname(sc->sc_dev)));
   2661  1.42     skrll 				return;
   2662  1.42     skrll 			}
   2663  1.42     skrll 			IF_DEQUEUE(&ic->ic_mgtq, m);
   2664  1.43     ozaki 			ni = M_GETCTX(m, struct ieee80211_node *);
   2665  1.44     ozaki 			M_CLEARCTX(m);
   2666   1.1    nonaka 			goto sendit;
   2667   1.1    nonaka 		}
   2668   1.1    nonaka 		if (ic->ic_state != IEEE80211_S_RUN)
   2669   1.1    nonaka 			break;
   2670   1.1    nonaka 
   2671   1.1    nonaka 		/* Encapsulate and send data frames. */
   2672  1.42     skrll 		IFQ_POLL(&ifp->if_snd, m);
   2673   1.1    nonaka 		if (m == NULL)
   2674   1.1    nonaka 			break;
   2675  1.12  christos 
   2676  1.42     skrll 		struct ieee80211_frame *wh = mtod(m, struct ieee80211_frame *);
   2677  1.42     skrll 		uint8_t type = wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK;
   2678  1.42     skrll 		uint8_t qid = WME_AC_BE;
   2679  1.42     skrll 		if (ieee80211_has_qos(wh)) {
   2680  1.42     skrll 			/* data frames in 11n mode */
   2681  1.42     skrll 			struct ieee80211_qosframe *qwh = (void *)wh;
   2682  1.42     skrll 			uint8_t tid = qwh->i_qos[0] & IEEE80211_QOS_TID;
   2683  1.42     skrll 			qid = TID_TO_WME_AC(tid);
   2684  1.42     skrll 		} else if (type != IEEE80211_FC0_TYPE_DATA) {
   2685  1.42     skrll 			qid = WME_AC_VO;
   2686  1.42     skrll 		}
   2687  1.42     skrll 		data = urtwn_get_tx_data(sc, sc->ac2idx[qid]);
   2688  1.42     skrll 
   2689  1.42     skrll 		if (data == NULL) {
   2690  1.42     skrll 			ifp->if_flags |= IFF_OACTIVE;
   2691  1.42     skrll 			DPRINTFN(DBG_TX, ("%s: empty tx_free_list\n",
   2692  1.42     skrll 				    device_xname(sc->sc_dev)));
   2693  1.42     skrll 			return;
   2694  1.42     skrll 		}
   2695  1.42     skrll 		IFQ_DEQUEUE(&ifp->if_snd, m);
   2696  1.42     skrll 
   2697   1.1    nonaka 		if (m->m_len < (int)sizeof(*eh) &&
   2698   1.1    nonaka 		    (m = m_pullup(m, sizeof(*eh))) == NULL) {
   2699   1.1    nonaka 			ifp->if_oerrors++;
   2700   1.1    nonaka 			continue;
   2701   1.1    nonaka 		}
   2702   1.1    nonaka 		eh = mtod(m, struct ether_header *);
   2703   1.1    nonaka 		ni = ieee80211_find_txnode(ic, eh->ether_dhost);
   2704   1.1    nonaka 		if (ni == NULL) {
   2705   1.1    nonaka 			m_freem(m);
   2706   1.1    nonaka 			ifp->if_oerrors++;
   2707   1.1    nonaka 			continue;
   2708   1.1    nonaka 		}
   2709   1.1    nonaka 
   2710   1.1    nonaka 		bpf_mtap(ifp, m);
   2711   1.1    nonaka 
   2712   1.1    nonaka 		if ((m = ieee80211_encap(ic, m, ni)) == NULL) {
   2713   1.1    nonaka 			ieee80211_free_node(ni);
   2714   1.1    nonaka 			ifp->if_oerrors++;
   2715   1.1    nonaka 			continue;
   2716   1.1    nonaka 		}
   2717   1.1    nonaka  sendit:
   2718   1.1    nonaka 		bpf_mtap3(ic->ic_rawbpf, m);
   2719   1.1    nonaka 
   2720  1.12  christos 		if (urtwn_tx(sc, m, ni, data) != 0) {
   2721  1.12  christos 			m_freem(m);
   2722   1.1    nonaka 			ieee80211_free_node(ni);
   2723   1.1    nonaka 			ifp->if_oerrors++;
   2724   1.1    nonaka 			continue;
   2725   1.1    nonaka 		}
   2726  1.12  christos 		m_freem(m);
   2727  1.12  christos 		ieee80211_free_node(ni);
   2728   1.1    nonaka 		sc->tx_timer = 5;
   2729   1.1    nonaka 		ifp->if_timer = 1;
   2730   1.1    nonaka 	}
   2731   1.1    nonaka }
   2732   1.1    nonaka 
   2733   1.1    nonaka static void
   2734   1.1    nonaka urtwn_watchdog(struct ifnet *ifp)
   2735   1.1    nonaka {
   2736   1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   2737   1.1    nonaka 
   2738   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2739   1.1    nonaka 
   2740   1.1    nonaka 	ifp->if_timer = 0;
   2741   1.1    nonaka 
   2742   1.1    nonaka 	if (sc->tx_timer > 0) {
   2743   1.1    nonaka 		if (--sc->tx_timer == 0) {
   2744   1.1    nonaka 			aprint_error_dev(sc->sc_dev, "device timeout\n");
   2745   1.1    nonaka 			/* urtwn_init(ifp); XXX needs a process context! */
   2746   1.1    nonaka 			ifp->if_oerrors++;
   2747   1.1    nonaka 			return;
   2748   1.1    nonaka 		}
   2749   1.1    nonaka 		ifp->if_timer = 1;
   2750   1.1    nonaka 	}
   2751   1.1    nonaka 	ieee80211_watchdog(&sc->sc_ic);
   2752   1.1    nonaka }
   2753   1.1    nonaka 
   2754   1.1    nonaka static int
   2755   1.1    nonaka urtwn_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   2756   1.1    nonaka {
   2757   1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   2758   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2759   1.1    nonaka 	int s, error = 0;
   2760   1.1    nonaka 
   2761   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: cmd=0x%08lx, data=%p\n",
   2762   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, cmd, data));
   2763   1.1    nonaka 
   2764   1.1    nonaka 	s = splnet();
   2765   1.1    nonaka 
   2766   1.1    nonaka 	switch (cmd) {
   2767   1.1    nonaka 	case SIOCSIFFLAGS:
   2768   1.1    nonaka 		if ((error = ifioctl_common(ifp, cmd, data)) != 0)
   2769   1.1    nonaka 			break;
   2770  1.12  christos 		switch (ifp->if_flags & (IFF_UP | IFF_RUNNING)) {
   2771  1.12  christos 		case IFF_UP | IFF_RUNNING:
   2772   1.1    nonaka 			break;
   2773   1.1    nonaka 		case IFF_UP:
   2774   1.1    nonaka 			urtwn_init(ifp);
   2775   1.1    nonaka 			break;
   2776   1.1    nonaka 		case IFF_RUNNING:
   2777   1.1    nonaka 			urtwn_stop(ifp, 1);
   2778   1.1    nonaka 			break;
   2779   1.1    nonaka 		case 0:
   2780   1.1    nonaka 			break;
   2781   1.1    nonaka 		}
   2782   1.1    nonaka 		break;
   2783   1.1    nonaka 
   2784   1.1    nonaka 	case SIOCADDMULTI:
   2785   1.1    nonaka 	case SIOCDELMULTI:
   2786   1.1    nonaka 		if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
   2787   1.1    nonaka 			/* setup multicast filter, etc */
   2788   1.1    nonaka 			error = 0;
   2789   1.1    nonaka 		}
   2790   1.1    nonaka 		break;
   2791   1.1    nonaka 
   2792   1.1    nonaka 	default:
   2793   1.1    nonaka 		error = ieee80211_ioctl(ic, cmd, data);
   2794   1.1    nonaka 		break;
   2795   1.1    nonaka 	}
   2796   1.1    nonaka 	if (error == ENETRESET) {
   2797   1.1    nonaka 		if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) ==
   2798  1.16  jmcneill 		    (IFF_UP | IFF_RUNNING) &&
   2799  1.16  jmcneill 		    ic->ic_roaming != IEEE80211_ROAMING_MANUAL) {
   2800   1.1    nonaka 			urtwn_init(ifp);
   2801   1.1    nonaka 		}
   2802   1.1    nonaka 		error = 0;
   2803   1.1    nonaka 	}
   2804   1.1    nonaka 
   2805   1.1    nonaka 	splx(s);
   2806   1.1    nonaka 
   2807  1.42     skrll 	return error;
   2808   1.1    nonaka }
   2809   1.1    nonaka 
   2810  1.32    nonaka static __inline int
   2811  1.32    nonaka urtwn_power_on(struct urtwn_softc *sc)
   2812  1.32    nonaka {
   2813  1.32    nonaka 
   2814  1.32    nonaka 	return sc->sc_power_on(sc);
   2815  1.32    nonaka }
   2816  1.32    nonaka 
   2817   1.1    nonaka static int
   2818  1.32    nonaka urtwn_r92c_power_on(struct urtwn_softc *sc)
   2819   1.1    nonaka {
   2820   1.1    nonaka 	uint32_t reg;
   2821   1.1    nonaka 	int ntries;
   2822   1.1    nonaka 
   2823   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2824   1.1    nonaka 
   2825  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   2826  1.12  christos 
   2827   1.1    nonaka 	/* Wait for autoload done bit. */
   2828   1.1    nonaka 	for (ntries = 0; ntries < 1000; ntries++) {
   2829   1.1    nonaka 		if (urtwn_read_1(sc, R92C_APS_FSMCO) & R92C_APS_FSMCO_PFM_ALDN)
   2830   1.1    nonaka 			break;
   2831   1.1    nonaka 		DELAY(5);
   2832   1.1    nonaka 	}
   2833   1.1    nonaka 	if (ntries == 1000) {
   2834   1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   2835   1.1    nonaka 		    "timeout waiting for chip autoload\n");
   2836  1.42     skrll 		return ETIMEDOUT;
   2837   1.1    nonaka 	}
   2838   1.1    nonaka 
   2839   1.1    nonaka 	/* Unlock ISO/CLK/Power control register. */
   2840   1.1    nonaka 	urtwn_write_1(sc, R92C_RSV_CTRL, 0);
   2841   1.1    nonaka 	/* Move SPS into PWM mode. */
   2842   1.1    nonaka 	urtwn_write_1(sc, R92C_SPS0_CTRL, 0x2b);
   2843   1.1    nonaka 	DELAY(100);
   2844   1.1    nonaka 
   2845   1.1    nonaka 	reg = urtwn_read_1(sc, R92C_LDOV12D_CTRL);
   2846   1.1    nonaka 	if (!(reg & R92C_LDOV12D_CTRL_LDV12_EN)) {
   2847   1.1    nonaka 		urtwn_write_1(sc, R92C_LDOV12D_CTRL,
   2848   1.1    nonaka 		    reg | R92C_LDOV12D_CTRL_LDV12_EN);
   2849   1.1    nonaka 		DELAY(100);
   2850   1.1    nonaka 		urtwn_write_1(sc, R92C_SYS_ISO_CTRL,
   2851   1.1    nonaka 		    urtwn_read_1(sc, R92C_SYS_ISO_CTRL) &
   2852   1.1    nonaka 		    ~R92C_SYS_ISO_CTRL_MD2PP);
   2853   1.1    nonaka 	}
   2854   1.1    nonaka 
   2855   1.1    nonaka 	/* Auto enable WLAN. */
   2856   1.1    nonaka 	urtwn_write_2(sc, R92C_APS_FSMCO,
   2857   1.1    nonaka 	    urtwn_read_2(sc, R92C_APS_FSMCO) | R92C_APS_FSMCO_APFM_ONMAC);
   2858   1.1    nonaka 	for (ntries = 0; ntries < 1000; ntries++) {
   2859   1.1    nonaka 		if (!(urtwn_read_2(sc, R92C_APS_FSMCO) &
   2860   1.1    nonaka 		    R92C_APS_FSMCO_APFM_ONMAC))
   2861   1.1    nonaka 			break;
   2862   1.1    nonaka 		DELAY(5);
   2863   1.1    nonaka 	}
   2864   1.1    nonaka 	if (ntries == 1000) {
   2865   1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   2866   1.1    nonaka 		    "timeout waiting for MAC auto ON\n");
   2867  1.42     skrll 		return ETIMEDOUT;
   2868   1.1    nonaka 	}
   2869   1.1    nonaka 
   2870   1.1    nonaka 	/* Enable radio, GPIO and LED functions. */
   2871   1.1    nonaka 	KASSERT((R92C_APS_FSMCO_AFSM_HSUS | R92C_APS_FSMCO_PDN_EN |
   2872   1.1    nonaka 	    R92C_APS_FSMCO_PFM_ALDN) == 0x0812);
   2873   1.1    nonaka 	urtwn_write_2(sc, R92C_APS_FSMCO,
   2874   1.1    nonaka 	    R92C_APS_FSMCO_AFSM_HSUS |
   2875   1.1    nonaka 	    R92C_APS_FSMCO_PDN_EN |
   2876   1.1    nonaka 	    R92C_APS_FSMCO_PFM_ALDN);
   2877   1.1    nonaka 
   2878   1.1    nonaka 	/* Release RF digital isolation. */
   2879   1.1    nonaka 	urtwn_write_2(sc, R92C_SYS_ISO_CTRL,
   2880   1.1    nonaka 	    urtwn_read_2(sc, R92C_SYS_ISO_CTRL) & ~R92C_SYS_ISO_CTRL_DIOR);
   2881   1.1    nonaka 
   2882   1.1    nonaka 	/* Initialize MAC. */
   2883   1.1    nonaka 	urtwn_write_1(sc, R92C_APSD_CTRL,
   2884   1.1    nonaka 	    urtwn_read_1(sc, R92C_APSD_CTRL) & ~R92C_APSD_CTRL_OFF);
   2885   1.1    nonaka 	for (ntries = 0; ntries < 200; ntries++) {
   2886   1.1    nonaka 		if (!(urtwn_read_1(sc, R92C_APSD_CTRL) &
   2887   1.1    nonaka 		    R92C_APSD_CTRL_OFF_STATUS))
   2888   1.1    nonaka 			break;
   2889   1.1    nonaka 		DELAY(5);
   2890   1.1    nonaka 	}
   2891   1.1    nonaka 	if (ntries == 200) {
   2892   1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   2893   1.1    nonaka 		    "timeout waiting for MAC initialization\n");
   2894  1.42     skrll 		return ETIMEDOUT;
   2895   1.1    nonaka 	}
   2896   1.1    nonaka 
   2897   1.1    nonaka 	/* Enable MAC DMA/WMAC/SCHEDULE/SEC blocks. */
   2898   1.1    nonaka 	reg = urtwn_read_2(sc, R92C_CR);
   2899   1.1    nonaka 	reg |= R92C_CR_HCI_TXDMA_EN | R92C_CR_HCI_RXDMA_EN |
   2900   1.1    nonaka 	    R92C_CR_TXDMA_EN | R92C_CR_RXDMA_EN | R92C_CR_PROTOCOL_EN |
   2901   1.1    nonaka 	    R92C_CR_SCHEDULE_EN | R92C_CR_MACTXEN | R92C_CR_MACRXEN |
   2902   1.1    nonaka 	    R92C_CR_ENSEC;
   2903   1.1    nonaka 	urtwn_write_2(sc, R92C_CR, reg);
   2904   1.1    nonaka 
   2905   1.1    nonaka 	urtwn_write_1(sc, 0xfe10, 0x19);
   2906  1.42     skrll 	return 0;
   2907   1.1    nonaka }
   2908   1.1    nonaka 
   2909   1.1    nonaka static int
   2910  1.32    nonaka urtwn_r88e_power_on(struct urtwn_softc *sc)
   2911  1.32    nonaka {
   2912  1.32    nonaka 	uint32_t reg;
   2913  1.32    nonaka 	uint8_t val;
   2914  1.32    nonaka 	int ntries;
   2915  1.32    nonaka 
   2916  1.32    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2917  1.32    nonaka 
   2918  1.32    nonaka 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   2919  1.32    nonaka 
   2920  1.32    nonaka 	/* Wait for power ready bit. */
   2921  1.32    nonaka 	for (ntries = 0; ntries < 5000; ntries++) {
   2922  1.32    nonaka 		val = urtwn_read_1(sc, 0x6) & 0x2;
   2923  1.32    nonaka 		if (val == 0x2)
   2924  1.32    nonaka 			break;
   2925  1.32    nonaka 		DELAY(10);
   2926  1.32    nonaka 	}
   2927  1.32    nonaka 	if (ntries == 5000) {
   2928  1.32    nonaka 		aprint_error_dev(sc->sc_dev,
   2929  1.32    nonaka 		    "timeout waiting for chip power up\n");
   2930  1.42     skrll 		return ETIMEDOUT;
   2931  1.32    nonaka 	}
   2932  1.32    nonaka 
   2933  1.32    nonaka 	/* Reset BB. */
   2934  1.32    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   2935  1.32    nonaka 	urtwn_read_1(sc, R92C_SYS_FUNC_EN) & ~(R92C_SYS_FUNC_EN_BBRSTB |
   2936  1.32    nonaka 	    R92C_SYS_FUNC_EN_BB_GLB_RST));
   2937  1.32    nonaka 
   2938  1.32    nonaka 	urtwn_write_1(sc, 0x26, urtwn_read_1(sc, 0x26) | 0x80);
   2939  1.32    nonaka 
   2940  1.32    nonaka 	/* Disable HWPDN. */
   2941  1.32    nonaka 	urtwn_write_1(sc, 0x5, urtwn_read_1(sc, 0x5) & ~0x80);
   2942  1.32    nonaka 
   2943  1.32    nonaka 	/* Disable WL suspend. */
   2944  1.32    nonaka 	urtwn_write_1(sc, 0x5, urtwn_read_1(sc, 0x5) & ~0x18);
   2945  1.32    nonaka 
   2946  1.32    nonaka 	urtwn_write_1(sc, 0x5, urtwn_read_1(sc, 0x5) | 0x1);
   2947  1.32    nonaka 	for (ntries = 0; ntries < 5000; ntries++) {
   2948  1.32    nonaka 		if (!(urtwn_read_1(sc, 0x5) & 0x1))
   2949  1.32    nonaka 			break;
   2950  1.32    nonaka 		DELAY(10);
   2951  1.32    nonaka 	}
   2952  1.32    nonaka 	if (ntries == 5000)
   2953  1.42     skrll 		return ETIMEDOUT;
   2954  1.32    nonaka 
   2955  1.32    nonaka 	/* Enable LDO normal mode. */
   2956  1.32    nonaka 	urtwn_write_1(sc, 0x23, urtwn_read_1(sc, 0x23) & ~0x10);
   2957  1.32    nonaka 
   2958  1.32    nonaka 	/* Enable MAC DMA/WMAC/SCHEDULE/SEC blocks. */
   2959  1.32    nonaka 	urtwn_write_2(sc, R92C_CR, 0);
   2960  1.32    nonaka 	reg = urtwn_read_2(sc, R92C_CR);
   2961  1.32    nonaka 	reg |= R92C_CR_HCI_TXDMA_EN | R92C_CR_HCI_RXDMA_EN |
   2962  1.32    nonaka 	    R92C_CR_TXDMA_EN | R92C_CR_RXDMA_EN | R92C_CR_PROTOCOL_EN |
   2963  1.32    nonaka 	    R92C_CR_SCHEDULE_EN | R92C_CR_ENSEC | R92C_CR_CALTMR_EN;
   2964  1.32    nonaka 	urtwn_write_2(sc, R92C_CR, reg);
   2965  1.32    nonaka 
   2966  1.42     skrll 	return 0;
   2967  1.32    nonaka }
   2968  1.32    nonaka 
   2969  1.32    nonaka static int
   2970   1.1    nonaka urtwn_llt_init(struct urtwn_softc *sc)
   2971   1.1    nonaka {
   2972  1.32    nonaka 	size_t i, page_count, pktbuf_count;
   2973  1.22  christos 	int error;
   2974   1.1    nonaka 
   2975   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2976   1.1    nonaka 
   2977  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   2978  1.12  christos 
   2979  1.32    nonaka 	page_count = (sc->chip & URTWN_CHIP_88E) ?
   2980  1.32    nonaka 	    R88E_TX_PAGE_COUNT : R92C_TX_PAGE_COUNT;
   2981  1.32    nonaka 	pktbuf_count = (sc->chip & URTWN_CHIP_88E) ?
   2982  1.32    nonaka 	    R88E_TXPKTBUF_COUNT : R92C_TXPKTBUF_COUNT;
   2983  1.32    nonaka 
   2984  1.32    nonaka 	/* Reserve pages [0; page_count]. */
   2985  1.32    nonaka 	for (i = 0; i < page_count; i++) {
   2986   1.1    nonaka 		if ((error = urtwn_llt_write(sc, i, i + 1)) != 0)
   2987  1.42     skrll 			return error;
   2988   1.1    nonaka 	}
   2989   1.1    nonaka 	/* NB: 0xff indicates end-of-list. */
   2990   1.1    nonaka 	if ((error = urtwn_llt_write(sc, i, 0xff)) != 0)
   2991  1.42     skrll 		return error;
   2992   1.1    nonaka 	/*
   2993  1.32    nonaka 	 * Use pages [page_count + 1; pktbuf_count - 1]
   2994   1.1    nonaka 	 * as ring buffer.
   2995   1.1    nonaka 	 */
   2996  1.32    nonaka 	for (++i; i < pktbuf_count - 1; i++) {
   2997   1.1    nonaka 		if ((error = urtwn_llt_write(sc, i, i + 1)) != 0)
   2998  1.42     skrll 			return error;
   2999   1.1    nonaka 	}
   3000   1.1    nonaka 	/* Make the last page point to the beginning of the ring buffer. */
   3001  1.32    nonaka 	error = urtwn_llt_write(sc, i, pktbuf_count + 1);
   3002  1.42     skrll 	return error;
   3003   1.1    nonaka }
   3004   1.1    nonaka 
   3005   1.1    nonaka static void
   3006   1.1    nonaka urtwn_fw_reset(struct urtwn_softc *sc)
   3007   1.1    nonaka {
   3008   1.1    nonaka 	uint16_t reg;
   3009   1.1    nonaka 	int ntries;
   3010   1.1    nonaka 
   3011   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3012   1.1    nonaka 
   3013  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3014  1.12  christos 
   3015   1.1    nonaka 	/* Tell 8051 to reset itself. */
   3016   1.1    nonaka 	urtwn_write_1(sc, R92C_HMETFR + 3, 0x20);
   3017   1.1    nonaka 
   3018   1.1    nonaka 	/* Wait until 8051 resets by itself. */
   3019   1.1    nonaka 	for (ntries = 0; ntries < 100; ntries++) {
   3020   1.1    nonaka 		reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
   3021   1.1    nonaka 		if (!(reg & R92C_SYS_FUNC_EN_CPUEN))
   3022   1.1    nonaka 			return;
   3023   1.1    nonaka 		DELAY(50);
   3024   1.1    nonaka 	}
   3025   1.1    nonaka 	/* Force 8051 reset. */
   3026  1.32    nonaka 	urtwn_write_2(sc, R92C_SYS_FUNC_EN,
   3027  1.32    nonaka 	    urtwn_read_2(sc, R92C_SYS_FUNC_EN) & ~R92C_SYS_FUNC_EN_CPUEN);
   3028  1.32    nonaka }
   3029  1.32    nonaka 
   3030  1.32    nonaka static void
   3031  1.32    nonaka urtwn_r88e_fw_reset(struct urtwn_softc *sc)
   3032  1.32    nonaka {
   3033  1.32    nonaka 	uint16_t reg;
   3034  1.32    nonaka 
   3035  1.32    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3036  1.32    nonaka 
   3037  1.32    nonaka 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3038  1.32    nonaka 
   3039  1.32    nonaka 	reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
   3040   1.1    nonaka 	urtwn_write_2(sc, R92C_SYS_FUNC_EN, reg & ~R92C_SYS_FUNC_EN_CPUEN);
   3041  1.32    nonaka 	urtwn_write_2(sc, R92C_SYS_FUNC_EN, reg | R92C_SYS_FUNC_EN_CPUEN);
   3042   1.1    nonaka }
   3043   1.1    nonaka 
   3044   1.1    nonaka static int
   3045   1.1    nonaka urtwn_fw_loadpage(struct urtwn_softc *sc, int page, uint8_t *buf, int len)
   3046   1.1    nonaka {
   3047   1.1    nonaka 	uint32_t reg;
   3048   1.1    nonaka 	int off, mlen, error = 0;
   3049   1.1    nonaka 
   3050   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: page=%d, buf=%p, len=%d\n",
   3051   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, page, buf, len));
   3052   1.1    nonaka 
   3053   1.1    nonaka 	reg = urtwn_read_4(sc, R92C_MCUFWDL);
   3054   1.1    nonaka 	reg = RW(reg, R92C_MCUFWDL_PAGE, page);
   3055   1.1    nonaka 	urtwn_write_4(sc, R92C_MCUFWDL, reg);
   3056   1.1    nonaka 
   3057   1.1    nonaka 	off = R92C_FW_START_ADDR;
   3058   1.1    nonaka 	while (len > 0) {
   3059   1.1    nonaka 		if (len > 196)
   3060   1.1    nonaka 			mlen = 196;
   3061   1.1    nonaka 		else if (len > 4)
   3062   1.1    nonaka 			mlen = 4;
   3063   1.1    nonaka 		else
   3064   1.1    nonaka 			mlen = 1;
   3065   1.1    nonaka 		error = urtwn_write_region(sc, off, buf, mlen);
   3066   1.1    nonaka 		if (error != 0)
   3067   1.1    nonaka 			break;
   3068   1.1    nonaka 		off += mlen;
   3069   1.1    nonaka 		buf += mlen;
   3070   1.1    nonaka 		len -= mlen;
   3071   1.1    nonaka 	}
   3072  1.42     skrll 	return error;
   3073   1.1    nonaka }
   3074   1.1    nonaka 
   3075   1.1    nonaka static int
   3076   1.1    nonaka urtwn_load_firmware(struct urtwn_softc *sc)
   3077   1.1    nonaka {
   3078   1.1    nonaka 	firmware_handle_t fwh;
   3079   1.1    nonaka 	const struct r92c_fw_hdr *hdr;
   3080   1.1    nonaka 	const char *name;
   3081   1.1    nonaka 	u_char *fw, *ptr;
   3082   1.1    nonaka 	size_t len;
   3083   1.1    nonaka 	uint32_t reg;
   3084   1.1    nonaka 	int mlen, ntries, page, error;
   3085   1.1    nonaka 
   3086   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3087   1.1    nonaka 
   3088  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3089  1.12  christos 
   3090   1.1    nonaka 	/* Read firmware image from the filesystem. */
   3091  1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E))
   3092  1.32    nonaka 		name = "rtl8188eufw.bin";
   3093  1.32    nonaka 	else if ((sc->chip & (URTWN_CHIP_UMC_A_CUT | URTWN_CHIP_92C)) ==
   3094   1.1    nonaka 	    URTWN_CHIP_UMC_A_CUT)
   3095   1.5       riz 		name = "rtl8192cfwU.bin";
   3096   1.1    nonaka 	else
   3097   1.5       riz 		name = "rtl8192cfw.bin";
   3098   1.5       riz 	if ((error = firmware_open("if_urtwn", name, &fwh)) != 0) {
   3099   1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3100  1.32    nonaka 		    "failed load firmware of file %s (error %d)\n", name,
   3101  1.32    nonaka 		    error);
   3102  1.42     skrll 		return error;
   3103   1.1    nonaka 	}
   3104  1.36  jmcneill 	const size_t fwlen = len = firmware_get_size(fwh);
   3105   1.1    nonaka 	fw = firmware_malloc(len);
   3106   1.1    nonaka 	if (fw == NULL) {
   3107   1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3108   1.1    nonaka 		    "failed to allocate firmware memory\n");
   3109   1.1    nonaka 		firmware_close(fwh);
   3110  1.42     skrll 		return ENOMEM;
   3111   1.1    nonaka 	}
   3112   1.1    nonaka 	error = firmware_read(fwh, 0, fw, len);
   3113   1.1    nonaka 	firmware_close(fwh);
   3114   1.1    nonaka 	if (error != 0) {
   3115   1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3116   1.1    nonaka 		    "failed to read firmware (error %d)\n", error);
   3117  1.36  jmcneill 		firmware_free(fw, fwlen);
   3118  1.42     skrll 		return error;
   3119   1.1    nonaka 	}
   3120   1.1    nonaka 
   3121   1.1    nonaka 	ptr = fw;
   3122   1.1    nonaka 	hdr = (const struct r92c_fw_hdr *)ptr;
   3123   1.1    nonaka 	/* Check if there is a valid FW header and skip it. */
   3124   1.1    nonaka 	if ((le16toh(hdr->signature) >> 4) == 0x88c ||
   3125  1.32    nonaka 	    (le16toh(hdr->signature) >> 4) == 0x88e ||
   3126   1.1    nonaka 	    (le16toh(hdr->signature) >> 4) == 0x92c) {
   3127   1.1    nonaka 		DPRINTFN(DBG_INIT, ("%s: %s: FW V%d.%d %02d-%02d %02d:%02d\n",
   3128   1.1    nonaka 		    device_xname(sc->sc_dev), __func__,
   3129   1.1    nonaka 		    le16toh(hdr->version), le16toh(hdr->subversion),
   3130   1.1    nonaka 		    hdr->month, hdr->date, hdr->hour, hdr->minute));
   3131   1.1    nonaka 		ptr += sizeof(*hdr);
   3132   1.1    nonaka 		len -= sizeof(*hdr);
   3133   1.1    nonaka 	}
   3134   1.1    nonaka 
   3135  1.32    nonaka 	if (urtwn_read_1(sc, R92C_MCUFWDL) & R92C_MCUFWDL_RAM_DL_SEL) {
   3136  1.32    nonaka 		if (ISSET(sc->chip, URTWN_CHIP_88E))
   3137  1.32    nonaka 			urtwn_r88e_fw_reset(sc);
   3138  1.32    nonaka 		else
   3139  1.32    nonaka 			urtwn_fw_reset(sc);
   3140   1.1    nonaka 		urtwn_write_1(sc, R92C_MCUFWDL, 0);
   3141   1.1    nonaka 	}
   3142  1.32    nonaka 	if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
   3143  1.32    nonaka 		urtwn_write_2(sc, R92C_SYS_FUNC_EN,
   3144  1.32    nonaka 		    urtwn_read_2(sc, R92C_SYS_FUNC_EN) |
   3145  1.32    nonaka 		    R92C_SYS_FUNC_EN_CPUEN);
   3146  1.32    nonaka 	}
   3147   1.1    nonaka 
   3148   1.1    nonaka 	/* download enabled */
   3149   1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL,
   3150   1.1    nonaka 	    urtwn_read_1(sc, R92C_MCUFWDL) | R92C_MCUFWDL_EN);
   3151   1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL + 2,
   3152   1.1    nonaka 	    urtwn_read_1(sc, R92C_MCUFWDL + 2) & ~0x08);
   3153   1.1    nonaka 
   3154  1.32    nonaka 	/* Reset the FWDL checksum. */
   3155  1.32    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL,
   3156  1.32    nonaka 	    urtwn_read_1(sc, R92C_MCUFWDL) | R92C_MCUFWDL_CHKSUM_RPT);
   3157  1.32    nonaka 
   3158   1.1    nonaka 	/* download firmware */
   3159   1.1    nonaka 	for (page = 0; len > 0; page++) {
   3160   1.1    nonaka 		mlen = MIN(len, R92C_FW_PAGE_SIZE);
   3161   1.1    nonaka 		error = urtwn_fw_loadpage(sc, page, ptr, mlen);
   3162   1.1    nonaka 		if (error != 0) {
   3163   1.1    nonaka 			aprint_error_dev(sc->sc_dev,
   3164   1.1    nonaka 			    "could not load firmware page %d\n", page);
   3165   1.1    nonaka 			goto fail;
   3166   1.1    nonaka 		}
   3167   1.1    nonaka 		ptr += mlen;
   3168   1.1    nonaka 		len -= mlen;
   3169   1.1    nonaka 	}
   3170   1.1    nonaka 
   3171   1.1    nonaka 	/* download disable */
   3172   1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL,
   3173   1.1    nonaka 	    urtwn_read_1(sc, R92C_MCUFWDL) & ~R92C_MCUFWDL_EN);
   3174   1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL + 1, 0);
   3175   1.1    nonaka 
   3176   1.1    nonaka 	/* Wait for checksum report. */
   3177   1.1    nonaka 	for (ntries = 0; ntries < 1000; ntries++) {
   3178   1.1    nonaka 		if (urtwn_read_4(sc, R92C_MCUFWDL) & R92C_MCUFWDL_CHKSUM_RPT)
   3179   1.1    nonaka 			break;
   3180   1.1    nonaka 		DELAY(5);
   3181   1.1    nonaka 	}
   3182   1.1    nonaka 	if (ntries == 1000) {
   3183   1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3184   1.1    nonaka 		    "timeout waiting for checksum report\n");
   3185   1.1    nonaka 		error = ETIMEDOUT;
   3186   1.1    nonaka 		goto fail;
   3187   1.1    nonaka 	}
   3188   1.1    nonaka 
   3189   1.1    nonaka 	/* Wait for firmware readiness. */
   3190   1.1    nonaka 	reg = urtwn_read_4(sc, R92C_MCUFWDL);
   3191   1.1    nonaka 	reg = (reg & ~R92C_MCUFWDL_WINTINI_RDY) | R92C_MCUFWDL_RDY;
   3192   1.1    nonaka 	urtwn_write_4(sc, R92C_MCUFWDL, reg);
   3193  1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E))
   3194  1.32    nonaka 		urtwn_r88e_fw_reset(sc);
   3195   1.1    nonaka 	for (ntries = 0; ntries < 1000; ntries++) {
   3196   1.1    nonaka 		if (urtwn_read_4(sc, R92C_MCUFWDL) & R92C_MCUFWDL_WINTINI_RDY)
   3197   1.1    nonaka 			break;
   3198   1.1    nonaka 		DELAY(5);
   3199   1.1    nonaka 	}
   3200   1.1    nonaka 	if (ntries == 1000) {
   3201   1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3202   1.1    nonaka 		    "timeout waiting for firmware readiness\n");
   3203   1.1    nonaka 		error = ETIMEDOUT;
   3204   1.1    nonaka 		goto fail;
   3205   1.1    nonaka 	}
   3206   1.1    nonaka  fail:
   3207  1.36  jmcneill 	firmware_free(fw, fwlen);
   3208  1.42     skrll 	return error;
   3209   1.1    nonaka }
   3210   1.1    nonaka 
   3211  1.32    nonaka static __inline int
   3212  1.32    nonaka urtwn_dma_init(struct urtwn_softc *sc)
   3213  1.32    nonaka {
   3214  1.32    nonaka 
   3215  1.32    nonaka 	return sc->sc_dma_init(sc);
   3216  1.32    nonaka }
   3217  1.32    nonaka 
   3218   1.1    nonaka static int
   3219  1.32    nonaka urtwn_r92c_dma_init(struct urtwn_softc *sc)
   3220   1.1    nonaka {
   3221   1.1    nonaka 	int hashq, hasnq, haslq, nqueues, nqpages, nrempages;
   3222   1.1    nonaka 	uint32_t reg;
   3223   1.1    nonaka 	int error;
   3224   1.1    nonaka 
   3225   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3226   1.1    nonaka 
   3227  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3228  1.12  christos 
   3229   1.1    nonaka 	/* Initialize LLT table. */
   3230   1.1    nonaka 	error = urtwn_llt_init(sc);
   3231   1.1    nonaka 	if (error != 0)
   3232  1.42     skrll 		return error;
   3233   1.1    nonaka 
   3234   1.1    nonaka 	/* Get Tx queues to USB endpoints mapping. */
   3235   1.1    nonaka 	hashq = hasnq = haslq = 0;
   3236   1.1    nonaka 	reg = urtwn_read_2(sc, R92C_USB_EP + 1);
   3237   1.1    nonaka 	DPRINTFN(DBG_INIT, ("%s: %s: USB endpoints mapping 0x%x\n",
   3238   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, reg));
   3239   1.1    nonaka 	if (MS(reg, R92C_USB_EP_HQ) != 0)
   3240   1.1    nonaka 		hashq = 1;
   3241   1.1    nonaka 	if (MS(reg, R92C_USB_EP_NQ) != 0)
   3242   1.1    nonaka 		hasnq = 1;
   3243   1.1    nonaka 	if (MS(reg, R92C_USB_EP_LQ) != 0)
   3244   1.1    nonaka 		haslq = 1;
   3245   1.1    nonaka 	nqueues = hashq + hasnq + haslq;
   3246   1.1    nonaka 	if (nqueues == 0)
   3247  1.42     skrll 		return EIO;
   3248   1.1    nonaka 	/* Get the number of pages for each queue. */
   3249   1.1    nonaka 	nqpages = (R92C_TX_PAGE_COUNT - R92C_PUBQ_NPAGES) / nqueues;
   3250   1.1    nonaka 	/* The remaining pages are assigned to the high priority queue. */
   3251   1.1    nonaka 	nrempages = (R92C_TX_PAGE_COUNT - R92C_PUBQ_NPAGES) % nqueues;
   3252   1.1    nonaka 
   3253   1.1    nonaka 	/* Set number of pages for normal priority queue. */
   3254   1.1    nonaka 	urtwn_write_1(sc, R92C_RQPN_NPQ, hasnq ? nqpages : 0);
   3255   1.1    nonaka 	urtwn_write_4(sc, R92C_RQPN,
   3256   1.1    nonaka 	    /* Set number of pages for public queue. */
   3257   1.1    nonaka 	    SM(R92C_RQPN_PUBQ, R92C_PUBQ_NPAGES) |
   3258   1.1    nonaka 	    /* Set number of pages for high priority queue. */
   3259   1.1    nonaka 	    SM(R92C_RQPN_HPQ, hashq ? nqpages + nrempages : 0) |
   3260   1.1    nonaka 	    /* Set number of pages for low priority queue. */
   3261   1.1    nonaka 	    SM(R92C_RQPN_LPQ, haslq ? nqpages : 0) |
   3262   1.1    nonaka 	    /* Load values. */
   3263   1.1    nonaka 	    R92C_RQPN_LD);
   3264   1.1    nonaka 
   3265   1.1    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_BCNQ_BDNY, R92C_TX_PAGE_BOUNDARY);
   3266   1.1    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_MGQ_BDNY, R92C_TX_PAGE_BOUNDARY);
   3267   1.1    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_WMAC_LBK_BF_HD, R92C_TX_PAGE_BOUNDARY);
   3268   1.1    nonaka 	urtwn_write_1(sc, R92C_TRXFF_BNDY, R92C_TX_PAGE_BOUNDARY);
   3269   1.1    nonaka 	urtwn_write_1(sc, R92C_TDECTRL + 1, R92C_TX_PAGE_BOUNDARY);
   3270   1.1    nonaka 
   3271   1.1    nonaka 	/* Set queue to USB pipe mapping. */
   3272   1.1    nonaka 	reg = urtwn_read_2(sc, R92C_TRXDMA_CTRL);
   3273   1.1    nonaka 	reg &= ~R92C_TRXDMA_CTRL_QMAP_M;
   3274   1.1    nonaka 	if (nqueues == 1) {
   3275   1.1    nonaka 		if (hashq) {
   3276   1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_HQ;
   3277   1.1    nonaka 		} else if (hasnq) {
   3278   1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_NQ;
   3279   1.1    nonaka 		} else {
   3280   1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_LQ;
   3281   1.1    nonaka 		}
   3282   1.1    nonaka 	} else if (nqueues == 2) {
   3283   1.1    nonaka 		/* All 2-endpoints configs have a high priority queue. */
   3284   1.1    nonaka 		if (!hashq) {
   3285  1.42     skrll 			return EIO;
   3286   1.1    nonaka 		}
   3287   1.1    nonaka 		if (hasnq) {
   3288   1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_HQ_NQ;
   3289   1.1    nonaka 		} else {
   3290   1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_HQ_LQ;
   3291   1.1    nonaka 		}
   3292   1.1    nonaka 	} else {
   3293   1.1    nonaka 		reg |= R92C_TRXDMA_CTRL_QMAP_3EP;
   3294   1.1    nonaka 	}
   3295   1.1    nonaka 	urtwn_write_2(sc, R92C_TRXDMA_CTRL, reg);
   3296   1.1    nonaka 
   3297   1.1    nonaka 	/* Set Tx/Rx transfer page boundary. */
   3298   1.1    nonaka 	urtwn_write_2(sc, R92C_TRXFF_BNDY + 2, 0x27ff);
   3299   1.1    nonaka 
   3300   1.1    nonaka 	/* Set Tx/Rx transfer page size. */
   3301   1.1    nonaka 	urtwn_write_1(sc, R92C_PBP,
   3302   1.1    nonaka 	    SM(R92C_PBP_PSRX, R92C_PBP_128) | SM(R92C_PBP_PSTX, R92C_PBP_128));
   3303  1.42     skrll 	return 0;
   3304   1.1    nonaka }
   3305   1.1    nonaka 
   3306  1.32    nonaka static int
   3307  1.32    nonaka urtwn_r88e_dma_init(struct urtwn_softc *sc)
   3308  1.32    nonaka {
   3309  1.32    nonaka 	usb_interface_descriptor_t *id;
   3310  1.32    nonaka 	uint32_t reg;
   3311  1.32    nonaka 	int nqueues;
   3312  1.32    nonaka 	int error;
   3313  1.32    nonaka 
   3314  1.32    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3315  1.32    nonaka 
   3316  1.32    nonaka 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3317  1.32    nonaka 
   3318  1.32    nonaka 	/* Initialize LLT table. */
   3319  1.32    nonaka 	error = urtwn_llt_init(sc);
   3320  1.32    nonaka 	if (error != 0)
   3321  1.42     skrll 		return error;
   3322  1.32    nonaka 
   3323  1.32    nonaka 	/* Get Tx queues to USB endpoints mapping. */
   3324  1.32    nonaka 	id = usbd_get_interface_descriptor(sc->sc_iface);
   3325  1.32    nonaka 	nqueues = id->bNumEndpoints - 1;
   3326  1.32    nonaka 	if (nqueues == 0)
   3327  1.42     skrll 		return EIO;
   3328  1.32    nonaka 
   3329  1.32    nonaka 	/* Set number of pages for normal priority queue. */
   3330  1.32    nonaka 	urtwn_write_2(sc, R92C_RQPN_NPQ, 0);
   3331  1.32    nonaka 	urtwn_write_2(sc, R92C_RQPN_NPQ, 0x000d);
   3332  1.32    nonaka 	urtwn_write_4(sc, R92C_RQPN, 0x808e000d);
   3333  1.32    nonaka 
   3334  1.32    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_BCNQ_BDNY, R88E_TX_PAGE_BOUNDARY);
   3335  1.32    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_MGQ_BDNY, R88E_TX_PAGE_BOUNDARY);
   3336  1.32    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_WMAC_LBK_BF_HD, R88E_TX_PAGE_BOUNDARY);
   3337  1.32    nonaka 	urtwn_write_1(sc, R92C_TRXFF_BNDY, R88E_TX_PAGE_BOUNDARY);
   3338  1.32    nonaka 	urtwn_write_1(sc, R92C_TDECTRL + 1, R88E_TX_PAGE_BOUNDARY);
   3339  1.32    nonaka 
   3340  1.32    nonaka 	/* Set queue to USB pipe mapping. */
   3341  1.32    nonaka 	reg = urtwn_read_2(sc, R92C_TRXDMA_CTRL);
   3342  1.32    nonaka 	reg &= ~R92C_TRXDMA_CTRL_QMAP_M;
   3343  1.32    nonaka 	if (nqueues == 1)
   3344  1.32    nonaka 		reg |= R92C_TRXDMA_CTRL_QMAP_LQ;
   3345  1.32    nonaka 	else if (nqueues == 2)
   3346  1.32    nonaka 		reg |= R92C_TRXDMA_CTRL_QMAP_HQ_NQ;
   3347  1.32    nonaka 	else
   3348  1.32    nonaka 		reg |= R92C_TRXDMA_CTRL_QMAP_3EP;
   3349  1.32    nonaka 	urtwn_write_2(sc, R92C_TRXDMA_CTRL, reg);
   3350  1.32    nonaka 
   3351  1.32    nonaka 	/* Set Tx/Rx transfer page boundary. */
   3352  1.32    nonaka 	urtwn_write_2(sc, R92C_TRXFF_BNDY + 2, 0x23ff);
   3353  1.32    nonaka 
   3354  1.32    nonaka 	/* Set Tx/Rx transfer page size. */
   3355  1.32    nonaka 	urtwn_write_1(sc, R92C_PBP,
   3356  1.32    nonaka 	    SM(R92C_PBP_PSRX, R92C_PBP_128) | SM(R92C_PBP_PSTX, R92C_PBP_128));
   3357  1.32    nonaka 
   3358  1.42     skrll 	return 0;
   3359  1.32    nonaka }
   3360  1.32    nonaka 
   3361   1.1    nonaka static void
   3362   1.1    nonaka urtwn_mac_init(struct urtwn_softc *sc)
   3363   1.1    nonaka {
   3364  1.22  christos 	size_t i;
   3365   1.1    nonaka 
   3366   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3367   1.1    nonaka 
   3368  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3369  1.12  christos 
   3370   1.1    nonaka 	/* Write MAC initialization values. */
   3371  1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E)) {
   3372  1.32    nonaka 		for (i = 0; i < __arraycount(rtl8188eu_mac); i++)
   3373  1.32    nonaka 			urtwn_write_1(sc, rtl8188eu_mac[i].reg,
   3374  1.32    nonaka 			    rtl8188eu_mac[i].val);
   3375  1.32    nonaka 	} else {
   3376  1.32    nonaka 		for (i = 0; i < __arraycount(rtl8192cu_mac); i++)
   3377  1.32    nonaka 			urtwn_write_1(sc, rtl8192cu_mac[i].reg,
   3378  1.32    nonaka 			    rtl8192cu_mac[i].val);
   3379  1.32    nonaka 	}
   3380   1.1    nonaka }
   3381   1.1    nonaka 
   3382   1.1    nonaka static void
   3383   1.1    nonaka urtwn_bb_init(struct urtwn_softc *sc)
   3384   1.1    nonaka {
   3385   1.1    nonaka 	const struct urtwn_bb_prog *prog;
   3386   1.1    nonaka 	uint32_t reg;
   3387  1.32    nonaka 	uint8_t crystalcap;
   3388  1.22  christos 	size_t i;
   3389   1.1    nonaka 
   3390   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3391   1.1    nonaka 
   3392  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3393  1.12  christos 
   3394   1.1    nonaka 	/* Enable BB and RF. */
   3395   1.1    nonaka 	urtwn_write_2(sc, R92C_SYS_FUNC_EN,
   3396   1.1    nonaka 	    urtwn_read_2(sc, R92C_SYS_FUNC_EN) |
   3397   1.1    nonaka 	    R92C_SYS_FUNC_EN_BBRSTB | R92C_SYS_FUNC_EN_BB_GLB_RST |
   3398   1.1    nonaka 	    R92C_SYS_FUNC_EN_DIO_RF);
   3399   1.1    nonaka 
   3400  1.32    nonaka 	if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
   3401  1.32    nonaka 		urtwn_write_1(sc, R92C_AFE_PLL_CTRL, 0x83);
   3402  1.32    nonaka 		urtwn_write_1(sc, R92C_AFE_PLL_CTRL + 1, 0xdb);
   3403  1.32    nonaka 	}
   3404   1.1    nonaka 
   3405   1.1    nonaka 	urtwn_write_1(sc, R92C_RF_CTRL,
   3406   1.1    nonaka 	    R92C_RF_CTRL_EN | R92C_RF_CTRL_RSTB | R92C_RF_CTRL_SDMRSTB);
   3407   1.1    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   3408   1.1    nonaka 	    R92C_SYS_FUNC_EN_USBA | R92C_SYS_FUNC_EN_USBD |
   3409   1.1    nonaka 	    R92C_SYS_FUNC_EN_BB_GLB_RST | R92C_SYS_FUNC_EN_BBRSTB);
   3410   1.1    nonaka 
   3411  1.32    nonaka 	if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
   3412  1.32    nonaka 		urtwn_write_1(sc, R92C_LDOHCI12_CTRL, 0x0f);
   3413  1.32    nonaka 		urtwn_write_1(sc, 0x15, 0xe9);
   3414  1.32    nonaka 		urtwn_write_1(sc, R92C_AFE_XTAL_CTRL + 1, 0x80);
   3415  1.32    nonaka 	}
   3416   1.1    nonaka 
   3417   1.1    nonaka 	/* Select BB programming based on board type. */
   3418  1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E))
   3419  1.32    nonaka 		prog = &rtl8188eu_bb_prog;
   3420  1.32    nonaka 	else if (!(sc->chip & URTWN_CHIP_92C)) {
   3421   1.1    nonaka 		if (sc->board_type == R92C_BOARD_TYPE_MINICARD) {
   3422   1.1    nonaka 			prog = &rtl8188ce_bb_prog;
   3423   1.1    nonaka 		} else if (sc->board_type == R92C_BOARD_TYPE_HIGHPA) {
   3424   1.1    nonaka 			prog = &rtl8188ru_bb_prog;
   3425   1.1    nonaka 		} else {
   3426   1.1    nonaka 			prog = &rtl8188cu_bb_prog;
   3427   1.1    nonaka 		}
   3428   1.1    nonaka 	} else {
   3429   1.1    nonaka 		if (sc->board_type == R92C_BOARD_TYPE_MINICARD) {
   3430   1.1    nonaka 			prog = &rtl8192ce_bb_prog;
   3431   1.1    nonaka 		} else {
   3432   1.1    nonaka 			prog = &rtl8192cu_bb_prog;
   3433   1.1    nonaka 		}
   3434   1.1    nonaka 	}
   3435   1.1    nonaka 	/* Write BB initialization values. */
   3436   1.1    nonaka 	for (i = 0; i < prog->count; i++) {
   3437   1.1    nonaka 		/* additional delay depend on registers */
   3438   1.1    nonaka 		switch (prog->regs[i]) {
   3439   1.1    nonaka 		case 0xfe:
   3440   1.1    nonaka 			usbd_delay_ms(sc->sc_udev, 50);
   3441   1.1    nonaka 			break;
   3442   1.1    nonaka 		case 0xfd:
   3443   1.1    nonaka 			usbd_delay_ms(sc->sc_udev, 5);
   3444   1.1    nonaka 			break;
   3445   1.1    nonaka 		case 0xfc:
   3446   1.1    nonaka 			usbd_delay_ms(sc->sc_udev, 1);
   3447   1.1    nonaka 			break;
   3448   1.1    nonaka 		case 0xfb:
   3449   1.1    nonaka 			DELAY(50);
   3450   1.1    nonaka 			break;
   3451   1.1    nonaka 		case 0xfa:
   3452   1.1    nonaka 			DELAY(5);
   3453   1.1    nonaka 			break;
   3454   1.1    nonaka 		case 0xf9:
   3455   1.1    nonaka 			DELAY(1);
   3456   1.1    nonaka 			break;
   3457   1.1    nonaka 		}
   3458   1.1    nonaka 		urtwn_bb_write(sc, prog->regs[i], prog->vals[i]);
   3459   1.1    nonaka 		DELAY(1);
   3460   1.1    nonaka 	}
   3461   1.1    nonaka 
   3462   1.1    nonaka 	if (sc->chip & URTWN_CHIP_92C_1T2R) {
   3463   1.1    nonaka 		/* 8192C 1T only configuration. */
   3464   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA0_TXINFO);
   3465   1.1    nonaka 		reg = (reg & ~0x00000003) | 0x2;
   3466   1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_TXINFO, reg);
   3467   1.1    nonaka 
   3468   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA1_TXINFO);
   3469   1.1    nonaka 		reg = (reg & ~0x00300033) | 0x00200022;
   3470   1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA1_TXINFO, reg);
   3471   1.1    nonaka 
   3472   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_CCK0_AFESETTING);
   3473   1.1    nonaka 		reg = (reg & ~0xff000000) | (0x45 << 24);
   3474   1.1    nonaka 		urtwn_bb_write(sc, R92C_CCK0_AFESETTING, reg);
   3475   1.1    nonaka 
   3476   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_OFDM0_TRXPATHENA);
   3477   1.1    nonaka 		reg = (reg & ~0x000000ff) | 0x23;
   3478   1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_TRXPATHENA, reg);
   3479   1.1    nonaka 
   3480   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_OFDM0_AGCPARAM1);
   3481   1.1    nonaka 		reg = (reg & ~0x00000030) | (1 << 4);
   3482   1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCPARAM1, reg);
   3483   1.1    nonaka 
   3484   1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe74);
   3485   1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   3486   1.1    nonaka 		urtwn_bb_write(sc, 0xe74, reg);
   3487   1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe78);
   3488   1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   3489   1.1    nonaka 		urtwn_bb_write(sc, 0xe78, reg);
   3490   1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe7c);
   3491   1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   3492   1.1    nonaka 		urtwn_bb_write(sc, 0xe7c, reg);
   3493   1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe80);
   3494   1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   3495   1.1    nonaka 		urtwn_bb_write(sc, 0xe80, reg);
   3496   1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe88);
   3497   1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   3498   1.1    nonaka 		urtwn_bb_write(sc, 0xe88, reg);
   3499   1.1    nonaka 	}
   3500   1.1    nonaka 
   3501   1.1    nonaka 	/* Write AGC values. */
   3502   1.1    nonaka 	for (i = 0; i < prog->agccount; i++) {
   3503   1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCRSSITABLE, prog->agcvals[i]);
   3504   1.1    nonaka 		DELAY(1);
   3505   1.1    nonaka 	}
   3506   1.1    nonaka 
   3507  1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E)) {
   3508  1.32    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), 0x69553422);
   3509  1.32    nonaka 		DELAY(1);
   3510  1.32    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), 0x69553420);
   3511  1.32    nonaka 		DELAY(1);
   3512  1.32    nonaka 
   3513  1.32    nonaka 		crystalcap = sc->r88e_rom[0xb9];
   3514  1.32    nonaka 		if (crystalcap == 0xff)
   3515  1.32    nonaka 			crystalcap = 0x20;
   3516  1.32    nonaka 		crystalcap &= 0x3f;
   3517  1.32    nonaka 		reg = urtwn_bb_read(sc, R92C_AFE_XTAL_CTRL);
   3518  1.32    nonaka 		urtwn_bb_write(sc, R92C_AFE_XTAL_CTRL,
   3519  1.32    nonaka 		    RW(reg, R92C_AFE_XTAL_CTRL_ADDR,
   3520  1.32    nonaka 		    crystalcap | crystalcap << 6));
   3521  1.32    nonaka 	} else {
   3522  1.32    nonaka 		if (urtwn_bb_read(sc, R92C_HSSI_PARAM2(0)) &
   3523  1.32    nonaka 		    R92C_HSSI_PARAM2_CCK_HIPWR) {
   3524  1.32    nonaka 			SET(sc->sc_flags, URTWN_FLAG_CCK_HIPWR);
   3525  1.32    nonaka 		}
   3526   1.1    nonaka 	}
   3527   1.1    nonaka }
   3528   1.1    nonaka 
   3529   1.1    nonaka static void
   3530   1.1    nonaka urtwn_rf_init(struct urtwn_softc *sc)
   3531   1.1    nonaka {
   3532   1.1    nonaka 	const struct urtwn_rf_prog *prog;
   3533   1.1    nonaka 	uint32_t reg, mask, saved;
   3534  1.22  christos 	size_t i, j, idx;
   3535   1.1    nonaka 
   3536   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3537   1.1    nonaka 
   3538   1.1    nonaka 	/* Select RF programming based on board type. */
   3539  1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E))
   3540  1.32    nonaka 		prog = rtl8188eu_rf_prog;
   3541  1.32    nonaka 	else if (!(sc->chip & URTWN_CHIP_92C)) {
   3542   1.1    nonaka 		if (sc->board_type == R92C_BOARD_TYPE_MINICARD) {
   3543   1.1    nonaka 			prog = rtl8188ce_rf_prog;
   3544   1.1    nonaka 		} else if (sc->board_type == R92C_BOARD_TYPE_HIGHPA) {
   3545   1.1    nonaka 			prog = rtl8188ru_rf_prog;
   3546   1.1    nonaka 		} else {
   3547   1.1    nonaka 			prog = rtl8188cu_rf_prog;
   3548   1.1    nonaka 		}
   3549   1.1    nonaka 	} else {
   3550   1.1    nonaka 		prog = rtl8192ce_rf_prog;
   3551   1.1    nonaka 	}
   3552   1.1    nonaka 
   3553   1.1    nonaka 	for (i = 0; i < sc->nrxchains; i++) {
   3554   1.1    nonaka 		/* Save RF_ENV control type. */
   3555   1.1    nonaka 		idx = i / 2;
   3556   1.1    nonaka 		mask = 0xffffU << ((i % 2) * 16);
   3557   1.1    nonaka 		saved = urtwn_bb_read(sc, R92C_FPGA0_RFIFACESW(idx)) & mask;
   3558   1.1    nonaka 
   3559   1.1    nonaka 		/* Set RF_ENV enable. */
   3560   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACEOE(i));
   3561   1.1    nonaka 		reg |= 0x100000;
   3562   1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFIFACEOE(i), reg);
   3563   1.1    nonaka 		DELAY(1);
   3564   1.1    nonaka 
   3565   1.1    nonaka 		/* Set RF_ENV output high. */
   3566   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACEOE(i));
   3567   1.1    nonaka 		reg |= 0x10;
   3568   1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFIFACEOE(i), reg);
   3569   1.1    nonaka 		DELAY(1);
   3570   1.1    nonaka 
   3571   1.1    nonaka 		/* Set address and data lengths of RF registers. */
   3572   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_HSSI_PARAM2(i));
   3573   1.1    nonaka 		reg &= ~R92C_HSSI_PARAM2_ADDR_LENGTH;
   3574   1.1    nonaka 		urtwn_bb_write(sc, R92C_HSSI_PARAM2(i), reg);
   3575   1.1    nonaka 		DELAY(1);
   3576   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_HSSI_PARAM2(i));
   3577   1.1    nonaka 		reg &= ~R92C_HSSI_PARAM2_DATA_LENGTH;
   3578   1.1    nonaka 		urtwn_bb_write(sc, R92C_HSSI_PARAM2(i), reg);
   3579   1.1    nonaka 		DELAY(1);
   3580   1.1    nonaka 
   3581   1.1    nonaka 		/* Write RF initialization values for this chain. */
   3582   1.1    nonaka 		for (j = 0; j < prog[i].count; j++) {
   3583   1.1    nonaka 			if (prog[i].regs[j] >= 0xf9 &&
   3584   1.1    nonaka 			    prog[i].regs[j] <= 0xfe) {
   3585   1.1    nonaka 				/*
   3586   1.1    nonaka 				 * These are fake RF registers offsets that
   3587   1.1    nonaka 				 * indicate a delay is required.
   3588   1.1    nonaka 				 */
   3589   1.1    nonaka 				usbd_delay_ms(sc->sc_udev, 50);
   3590   1.1    nonaka 				continue;
   3591   1.1    nonaka 			}
   3592   1.1    nonaka 			urtwn_rf_write(sc, i, prog[i].regs[j], prog[i].vals[j]);
   3593   1.1    nonaka 			DELAY(1);
   3594   1.1    nonaka 		}
   3595   1.1    nonaka 
   3596   1.1    nonaka 		/* Restore RF_ENV control type. */
   3597   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACESW(idx)) & ~mask;
   3598   1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFIFACESW(idx), reg | saved);
   3599   1.1    nonaka 	}
   3600   1.1    nonaka 
   3601   1.1    nonaka 	if ((sc->chip & (URTWN_CHIP_UMC_A_CUT | URTWN_CHIP_92C)) ==
   3602   1.1    nonaka 	    URTWN_CHIP_UMC_A_CUT) {
   3603   1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_RX_G1, 0x30255);
   3604   1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_RX_G2, 0x50a00);
   3605   1.1    nonaka 	}
   3606   1.1    nonaka 
   3607   1.1    nonaka 	/* Cache RF register CHNLBW. */
   3608   1.1    nonaka 	for (i = 0; i < 2; i++) {
   3609   1.1    nonaka 		sc->rf_chnlbw[i] = urtwn_rf_read(sc, i, R92C_RF_CHNLBW);
   3610   1.1    nonaka 	}
   3611   1.1    nonaka }
   3612   1.1    nonaka 
   3613   1.1    nonaka static void
   3614   1.1    nonaka urtwn_cam_init(struct urtwn_softc *sc)
   3615   1.1    nonaka {
   3616   1.1    nonaka 	uint32_t content, command;
   3617   1.1    nonaka 	uint8_t idx;
   3618  1.22  christos 	size_t i;
   3619   1.1    nonaka 
   3620   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3621   1.1    nonaka 
   3622  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3623  1.12  christos 
   3624   1.1    nonaka 	for (idx = 0; idx < R92C_CAM_ENTRY_COUNT; idx++) {
   3625   1.1    nonaka 		content = (idx & 3)
   3626   1.1    nonaka 		    | (R92C_CAM_ALGO_AES << R92C_CAM_ALGO_S)
   3627   1.1    nonaka 		    | R92C_CAM_VALID;
   3628   1.1    nonaka 
   3629   1.1    nonaka 		command = R92C_CAMCMD_POLLING
   3630   1.1    nonaka 		    | R92C_CAMCMD_WRITE
   3631   1.1    nonaka 		    | R92C_CAM_CTL0(idx);
   3632   1.1    nonaka 
   3633   1.1    nonaka 		urtwn_write_4(sc, R92C_CAMWRITE, content);
   3634   1.1    nonaka 		urtwn_write_4(sc, R92C_CAMCMD, command);
   3635   1.1    nonaka 	}
   3636   1.1    nonaka 
   3637   1.1    nonaka 	for (idx = 0; idx < R92C_CAM_ENTRY_COUNT; idx++) {
   3638   1.1    nonaka 		for (i = 0; i < /* CAM_CONTENT_COUNT */ 8; i++) {
   3639   1.1    nonaka 			if (i == 0) {
   3640   1.1    nonaka 				content = (idx & 3)
   3641   1.1    nonaka 				    | (R92C_CAM_ALGO_AES << R92C_CAM_ALGO_S)
   3642   1.1    nonaka 				    | R92C_CAM_VALID;
   3643   1.1    nonaka 			} else {
   3644   1.1    nonaka 				content = 0;
   3645   1.1    nonaka 			}
   3646   1.1    nonaka 
   3647   1.1    nonaka 			command = R92C_CAMCMD_POLLING
   3648   1.1    nonaka 			    | R92C_CAMCMD_WRITE
   3649   1.1    nonaka 			    | R92C_CAM_CTL0(idx)
   3650  1.22  christos 			    | i;
   3651   1.1    nonaka 
   3652   1.1    nonaka 			urtwn_write_4(sc, R92C_CAMWRITE, content);
   3653   1.1    nonaka 			urtwn_write_4(sc, R92C_CAMCMD, command);
   3654   1.1    nonaka 		}
   3655   1.1    nonaka 	}
   3656   1.1    nonaka 
   3657   1.1    nonaka 	/* Invalidate all CAM entries. */
   3658   1.1    nonaka 	urtwn_write_4(sc, R92C_CAMCMD, R92C_CAMCMD_POLLING | R92C_CAMCMD_CLR);
   3659   1.1    nonaka }
   3660   1.1    nonaka 
   3661   1.1    nonaka static void
   3662   1.1    nonaka urtwn_pa_bias_init(struct urtwn_softc *sc)
   3663   1.1    nonaka {
   3664   1.1    nonaka 	uint8_t reg;
   3665  1.22  christos 	size_t i;
   3666   1.1    nonaka 
   3667   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3668   1.1    nonaka 
   3669  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3670  1.12  christos 
   3671   1.1    nonaka 	for (i = 0; i < sc->nrxchains; i++) {
   3672   1.1    nonaka 		if (sc->pa_setting & (1U << i))
   3673   1.1    nonaka 			continue;
   3674   1.1    nonaka 
   3675   1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_IPA, 0x0f406);
   3676   1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_IPA, 0x4f406);
   3677   1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_IPA, 0x8f406);
   3678   1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_IPA, 0xcf406);
   3679   1.1    nonaka 	}
   3680   1.1    nonaka 	if (!(sc->pa_setting & 0x10)) {
   3681   1.1    nonaka 		reg = urtwn_read_1(sc, 0x16);
   3682   1.1    nonaka 		reg = (reg & ~0xf0) | 0x90;
   3683   1.1    nonaka 		urtwn_write_1(sc, 0x16, reg);
   3684   1.1    nonaka 	}
   3685   1.1    nonaka }
   3686   1.1    nonaka 
   3687   1.1    nonaka static void
   3688   1.1    nonaka urtwn_rxfilter_init(struct urtwn_softc *sc)
   3689   1.1    nonaka {
   3690   1.1    nonaka 
   3691   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3692   1.1    nonaka 
   3693  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3694  1.12  christos 
   3695   1.1    nonaka 	/* Initialize Rx filter. */
   3696   1.1    nonaka 	/* TODO: use better filter for monitor mode. */
   3697   1.1    nonaka 	urtwn_write_4(sc, R92C_RCR,
   3698   1.1    nonaka 	    R92C_RCR_AAP | R92C_RCR_APM | R92C_RCR_AM | R92C_RCR_AB |
   3699   1.1    nonaka 	    R92C_RCR_APP_ICV | R92C_RCR_AMF | R92C_RCR_HTC_LOC_CTRL |
   3700   1.1    nonaka 	    R92C_RCR_APP_MIC | R92C_RCR_APP_PHYSTS);
   3701   1.1    nonaka 	/* Accept all multicast frames. */
   3702   1.1    nonaka 	urtwn_write_4(sc, R92C_MAR + 0, 0xffffffff);
   3703   1.1    nonaka 	urtwn_write_4(sc, R92C_MAR + 4, 0xffffffff);
   3704   1.1    nonaka 	/* Accept all management frames. */
   3705   1.1    nonaka 	urtwn_write_2(sc, R92C_RXFLTMAP0, 0xffff);
   3706   1.1    nonaka 	/* Reject all control frames. */
   3707   1.1    nonaka 	urtwn_write_2(sc, R92C_RXFLTMAP1, 0x0000);
   3708   1.1    nonaka 	/* Accept all data frames. */
   3709   1.1    nonaka 	urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
   3710   1.1    nonaka }
   3711   1.1    nonaka 
   3712   1.1    nonaka static void
   3713   1.1    nonaka urtwn_edca_init(struct urtwn_softc *sc)
   3714   1.1    nonaka {
   3715   1.1    nonaka 
   3716   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3717   1.1    nonaka 
   3718  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3719  1.12  christos 
   3720   1.1    nonaka 	/* set spec SIFS (used in NAV) */
   3721   1.1    nonaka 	urtwn_write_2(sc, R92C_SPEC_SIFS, 0x100a);
   3722   1.1    nonaka 	urtwn_write_2(sc, R92C_MAC_SPEC_SIFS, 0x100a);
   3723   1.1    nonaka 
   3724   1.1    nonaka 	/* set SIFS CCK/OFDM */
   3725   1.1    nonaka 	urtwn_write_2(sc, R92C_SIFS_CCK, 0x100a);
   3726   1.1    nonaka 	urtwn_write_2(sc, R92C_SIFS_OFDM, 0x100a);
   3727   1.1    nonaka 
   3728   1.1    nonaka 	/* TXOP */
   3729   1.1    nonaka 	urtwn_write_4(sc, R92C_EDCA_BE_PARAM, 0x005ea42b);
   3730   1.1    nonaka 	urtwn_write_4(sc, R92C_EDCA_BK_PARAM, 0x0000a44f);
   3731   1.1    nonaka 	urtwn_write_4(sc, R92C_EDCA_VI_PARAM, 0x005ea324);
   3732   1.1    nonaka 	urtwn_write_4(sc, R92C_EDCA_VO_PARAM, 0x002fa226);
   3733   1.1    nonaka }
   3734   1.1    nonaka 
   3735   1.1    nonaka static void
   3736   1.1    nonaka urtwn_write_txpower(struct urtwn_softc *sc, int chain,
   3737   1.1    nonaka     uint16_t power[URTWN_RIDX_COUNT])
   3738   1.1    nonaka {
   3739   1.1    nonaka 	uint32_t reg;
   3740   1.1    nonaka 
   3741   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: chain=%d\n", device_xname(sc->sc_dev),
   3742   1.1    nonaka 	    __func__, chain));
   3743   1.1    nonaka 
   3744   1.1    nonaka 	/* Write per-CCK rate Tx power. */
   3745   1.1    nonaka 	if (chain == 0) {
   3746   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_TXAGC_A_CCK1_MCS32);
   3747   1.1    nonaka 		reg = RW(reg, R92C_TXAGC_A_CCK1,  power[0]);
   3748   1.1    nonaka 		urtwn_bb_write(sc, R92C_TXAGC_A_CCK1_MCS32, reg);
   3749   1.1    nonaka 
   3750   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK11_A_CCK2_11);
   3751   1.1    nonaka 		reg = RW(reg, R92C_TXAGC_A_CCK2,  power[1]);
   3752   1.1    nonaka 		reg = RW(reg, R92C_TXAGC_A_CCK55, power[2]);
   3753   1.1    nonaka 		reg = RW(reg, R92C_TXAGC_A_CCK11, power[3]);
   3754   1.1    nonaka 		urtwn_bb_write(sc, R92C_TXAGC_B_CCK11_A_CCK2_11, reg);
   3755   1.1    nonaka 	} else {
   3756   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK1_55_MCS32);
   3757   1.1    nonaka 		reg = RW(reg, R92C_TXAGC_B_CCK1,  power[0]);
   3758   1.1    nonaka 		reg = RW(reg, R92C_TXAGC_B_CCK2,  power[1]);
   3759   1.1    nonaka 		reg = RW(reg, R92C_TXAGC_B_CCK55, power[2]);
   3760   1.1    nonaka 		urtwn_bb_write(sc, R92C_TXAGC_B_CCK1_55_MCS32, reg);
   3761   1.1    nonaka 
   3762   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK11_A_CCK2_11);
   3763   1.1    nonaka 		reg = RW(reg, R92C_TXAGC_B_CCK11, power[3]);
   3764   1.1    nonaka 		urtwn_bb_write(sc, R92C_TXAGC_B_CCK11_A_CCK2_11, reg);
   3765   1.1    nonaka 	}
   3766   1.1    nonaka 	/* Write per-OFDM rate Tx power. */
   3767   1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_RATE18_06(chain),
   3768   1.1    nonaka 	    SM(R92C_TXAGC_RATE06, power[ 4]) |
   3769   1.1    nonaka 	    SM(R92C_TXAGC_RATE09, power[ 5]) |
   3770   1.1    nonaka 	    SM(R92C_TXAGC_RATE12, power[ 6]) |
   3771   1.1    nonaka 	    SM(R92C_TXAGC_RATE18, power[ 7]));
   3772   1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_RATE54_24(chain),
   3773   1.1    nonaka 	    SM(R92C_TXAGC_RATE24, power[ 8]) |
   3774   1.1    nonaka 	    SM(R92C_TXAGC_RATE36, power[ 9]) |
   3775   1.1    nonaka 	    SM(R92C_TXAGC_RATE48, power[10]) |
   3776   1.1    nonaka 	    SM(R92C_TXAGC_RATE54, power[11]));
   3777   1.1    nonaka 	/* Write per-MCS Tx power. */
   3778   1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_MCS03_MCS00(chain),
   3779   1.1    nonaka 	    SM(R92C_TXAGC_MCS00,  power[12]) |
   3780   1.1    nonaka 	    SM(R92C_TXAGC_MCS01,  power[13]) |
   3781   1.1    nonaka 	    SM(R92C_TXAGC_MCS02,  power[14]) |
   3782   1.1    nonaka 	    SM(R92C_TXAGC_MCS03,  power[15]));
   3783   1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_MCS07_MCS04(chain),
   3784   1.1    nonaka 	    SM(R92C_TXAGC_MCS04,  power[16]) |
   3785   1.1    nonaka 	    SM(R92C_TXAGC_MCS05,  power[17]) |
   3786   1.1    nonaka 	    SM(R92C_TXAGC_MCS06,  power[18]) |
   3787   1.1    nonaka 	    SM(R92C_TXAGC_MCS07,  power[19]));
   3788   1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_MCS11_MCS08(chain),
   3789   1.1    nonaka 	    SM(R92C_TXAGC_MCS08,  power[20]) |
   3790   1.1    nonaka 	    SM(R92C_TXAGC_MCS09,  power[21]) |
   3791   1.1    nonaka 	    SM(R92C_TXAGC_MCS10,  power[22]) |
   3792   1.1    nonaka 	    SM(R92C_TXAGC_MCS11,  power[23]));
   3793   1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_MCS15_MCS12(chain),
   3794   1.1    nonaka 	    SM(R92C_TXAGC_MCS12,  power[24]) |
   3795   1.1    nonaka 	    SM(R92C_TXAGC_MCS13,  power[25]) |
   3796   1.1    nonaka 	    SM(R92C_TXAGC_MCS14,  power[26]) |
   3797   1.1    nonaka 	    SM(R92C_TXAGC_MCS15,  power[27]));
   3798   1.1    nonaka }
   3799   1.1    nonaka 
   3800   1.1    nonaka static void
   3801  1.22  christos urtwn_get_txpower(struct urtwn_softc *sc, size_t chain, u_int chan, u_int ht40m,
   3802   1.1    nonaka     uint16_t power[URTWN_RIDX_COUNT])
   3803   1.1    nonaka {
   3804   1.1    nonaka 	struct r92c_rom *rom = &sc->rom;
   3805   1.1    nonaka 	uint16_t cckpow, ofdmpow, htpow, diff, maxpow;
   3806   1.1    nonaka 	const struct urtwn_txpwr *base;
   3807   1.1    nonaka 	int ridx, group;
   3808   1.1    nonaka 
   3809  1.22  christos 	DPRINTFN(DBG_FN, ("%s: %s: chain=%zd, chan=%d\n",
   3810   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, chain, chan));
   3811   1.1    nonaka 
   3812   1.1    nonaka 	/* Determine channel group. */
   3813   1.1    nonaka 	if (chan <= 3) {
   3814   1.1    nonaka 		group = 0;
   3815   1.1    nonaka 	} else if (chan <= 9) {
   3816   1.1    nonaka 		group = 1;
   3817   1.1    nonaka 	} else {
   3818   1.1    nonaka 		group = 2;
   3819   1.1    nonaka 	}
   3820   1.1    nonaka 
   3821   1.1    nonaka 	/* Get original Tx power based on board type and RF chain. */
   3822   1.1    nonaka 	if (!(sc->chip & URTWN_CHIP_92C)) {
   3823   1.1    nonaka 		if (sc->board_type == R92C_BOARD_TYPE_HIGHPA) {
   3824   1.1    nonaka 			base = &rtl8188ru_txagc[chain];
   3825   1.1    nonaka 		} else {
   3826   1.1    nonaka 			base = &rtl8192cu_txagc[chain];
   3827   1.1    nonaka 		}
   3828   1.1    nonaka 	} else {
   3829   1.1    nonaka 		base = &rtl8192cu_txagc[chain];
   3830   1.1    nonaka 	}
   3831   1.1    nonaka 
   3832   1.1    nonaka 	memset(power, 0, URTWN_RIDX_COUNT * sizeof(power[0]));
   3833   1.1    nonaka 	if (sc->regulatory == 0) {
   3834   1.1    nonaka 		for (ridx = 0; ridx <= 3; ridx++) {
   3835   1.1    nonaka 			power[ridx] = base->pwr[0][ridx];
   3836   1.1    nonaka 		}
   3837   1.1    nonaka 	}
   3838   1.1    nonaka 	for (ridx = 4; ridx < URTWN_RIDX_COUNT; ridx++) {
   3839   1.1    nonaka 		if (sc->regulatory == 3) {
   3840   1.1    nonaka 			power[ridx] = base->pwr[0][ridx];
   3841   1.1    nonaka 			/* Apply vendor limits. */
   3842   1.1    nonaka 			if (ht40m != IEEE80211_HTINFO_2NDCHAN_NONE) {
   3843   1.1    nonaka 				maxpow = rom->ht40_max_pwr[group];
   3844   1.1    nonaka 			} else {
   3845   1.1    nonaka 				maxpow = rom->ht20_max_pwr[group];
   3846   1.1    nonaka 			}
   3847   1.1    nonaka 			maxpow = (maxpow >> (chain * 4)) & 0xf;
   3848   1.1    nonaka 			if (power[ridx] > maxpow) {
   3849   1.1    nonaka 				power[ridx] = maxpow;
   3850   1.1    nonaka 			}
   3851   1.1    nonaka 		} else if (sc->regulatory == 1) {
   3852   1.1    nonaka 			if (ht40m == IEEE80211_HTINFO_2NDCHAN_NONE) {
   3853   1.1    nonaka 				power[ridx] = base->pwr[group][ridx];
   3854   1.1    nonaka 			}
   3855   1.1    nonaka 		} else if (sc->regulatory != 2) {
   3856   1.1    nonaka 			power[ridx] = base->pwr[0][ridx];
   3857   1.1    nonaka 		}
   3858   1.1    nonaka 	}
   3859   1.1    nonaka 
   3860   1.1    nonaka 	/* Compute per-CCK rate Tx power. */
   3861   1.1    nonaka 	cckpow = rom->cck_tx_pwr[chain][group];
   3862   1.1    nonaka 	for (ridx = 0; ridx <= 3; ridx++) {
   3863   1.1    nonaka 		power[ridx] += cckpow;
   3864   1.1    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR) {
   3865   1.1    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   3866   1.1    nonaka 		}
   3867   1.1    nonaka 	}
   3868   1.1    nonaka 
   3869   1.1    nonaka 	htpow = rom->ht40_1s_tx_pwr[chain][group];
   3870   1.1    nonaka 	if (sc->ntxchains > 1) {
   3871   1.1    nonaka 		/* Apply reduction for 2 spatial streams. */
   3872   1.1    nonaka 		diff = rom->ht40_2s_tx_pwr_diff[group];
   3873   1.1    nonaka 		diff = (diff >> (chain * 4)) & 0xf;
   3874   1.1    nonaka 		htpow = (htpow > diff) ? htpow - diff : 0;
   3875   1.1    nonaka 	}
   3876   1.1    nonaka 
   3877   1.1    nonaka 	/* Compute per-OFDM rate Tx power. */
   3878   1.1    nonaka 	diff = rom->ofdm_tx_pwr_diff[group];
   3879   1.1    nonaka 	diff = (diff >> (chain * 4)) & 0xf;
   3880   1.1    nonaka 	ofdmpow = htpow + diff;	/* HT->OFDM correction. */
   3881   1.1    nonaka 	for (ridx = 4; ridx <= 11; ridx++) {
   3882   1.1    nonaka 		power[ridx] += ofdmpow;
   3883   1.1    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR) {
   3884   1.1    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   3885   1.1    nonaka 		}
   3886   1.1    nonaka 	}
   3887   1.1    nonaka 
   3888   1.1    nonaka 	/* Compute per-MCS Tx power. */
   3889   1.1    nonaka 	if (ht40m == IEEE80211_HTINFO_2NDCHAN_NONE) {
   3890   1.1    nonaka 		diff = rom->ht20_tx_pwr_diff[group];
   3891   1.1    nonaka 		diff = (diff >> (chain * 4)) & 0xf;
   3892   1.1    nonaka 		htpow += diff;	/* HT40->HT20 correction. */
   3893   1.1    nonaka 	}
   3894   1.1    nonaka 	for (ridx = 12; ridx < URTWN_RIDX_COUNT; ridx++) {
   3895   1.1    nonaka 		power[ridx] += htpow;
   3896   1.1    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR) {
   3897   1.1    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   3898   1.1    nonaka 		}
   3899   1.1    nonaka 	}
   3900   1.1    nonaka #ifdef URTWN_DEBUG
   3901   1.1    nonaka 	if (urtwn_debug & DBG_RF) {
   3902   1.1    nonaka 		/* Dump per-rate Tx power values. */
   3903  1.22  christos 		printf("%s: %s: Tx power for chain %zd:\n",
   3904   1.1    nonaka 		    device_xname(sc->sc_dev), __func__, chain);
   3905   1.1    nonaka 		for (ridx = 0; ridx < URTWN_RIDX_COUNT; ridx++) {
   3906   1.1    nonaka 			printf("%s: %s: Rate %d = %u\n",
   3907   1.1    nonaka 			    device_xname(sc->sc_dev), __func__, ridx,
   3908   1.1    nonaka 			    power[ridx]);
   3909   1.1    nonaka 		}
   3910   1.1    nonaka 	}
   3911   1.1    nonaka #endif
   3912   1.1    nonaka }
   3913   1.1    nonaka 
   3914  1.32    nonaka void
   3915  1.32    nonaka urtwn_r88e_get_txpower(struct urtwn_softc *sc, size_t chain, u_int chan,
   3916  1.32    nonaka     u_int ht40m, uint16_t power[URTWN_RIDX_COUNT])
   3917  1.32    nonaka {
   3918  1.32    nonaka 	uint16_t cckpow, ofdmpow, bw20pow, htpow;
   3919  1.32    nonaka 	const struct urtwn_r88e_txpwr *base;
   3920  1.32    nonaka 	int ridx, group;
   3921  1.32    nonaka 
   3922  1.32    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: chain=%zd, chan=%d\n",
   3923  1.32    nonaka 	    device_xname(sc->sc_dev), __func__, chain, chan));
   3924  1.32    nonaka 
   3925  1.32    nonaka 	/* Determine channel group. */
   3926  1.32    nonaka 	if (chan <= 2)
   3927  1.32    nonaka 		group = 0;
   3928  1.32    nonaka 	else if (chan <= 5)
   3929  1.32    nonaka 		group = 1;
   3930  1.32    nonaka 	else if (chan <= 8)
   3931  1.32    nonaka 		group = 2;
   3932  1.32    nonaka 	else if (chan <= 11)
   3933  1.32    nonaka 		group = 3;
   3934  1.32    nonaka 	else if (chan <= 13)
   3935  1.32    nonaka 		group = 4;
   3936  1.32    nonaka 	else
   3937  1.32    nonaka 		group = 5;
   3938  1.32    nonaka 
   3939  1.32    nonaka 	/* Get original Tx power based on board type and RF chain. */
   3940  1.32    nonaka 	base = &rtl8188eu_txagc[chain];
   3941  1.32    nonaka 
   3942  1.32    nonaka 	memset(power, 0, URTWN_RIDX_COUNT * sizeof(power[0]));
   3943  1.32    nonaka 	if (sc->regulatory == 0) {
   3944  1.32    nonaka 		for (ridx = 0; ridx <= 3; ridx++)
   3945  1.32    nonaka 			power[ridx] = base->pwr[0][ridx];
   3946  1.32    nonaka 	}
   3947  1.32    nonaka 	for (ridx = 4; ridx < URTWN_RIDX_COUNT; ridx++) {
   3948  1.32    nonaka 		if (sc->regulatory == 3)
   3949  1.32    nonaka 			power[ridx] = base->pwr[0][ridx];
   3950  1.32    nonaka 		else if (sc->regulatory == 1) {
   3951  1.32    nonaka 			if (ht40m == IEEE80211_HTINFO_2NDCHAN_NONE)
   3952  1.32    nonaka 				power[ridx] = base->pwr[group][ridx];
   3953  1.32    nonaka 		} else if (sc->regulatory != 2)
   3954  1.32    nonaka 			power[ridx] = base->pwr[0][ridx];
   3955  1.32    nonaka 	}
   3956  1.32    nonaka 
   3957  1.32    nonaka 	/* Compute per-CCK rate Tx power. */
   3958  1.32    nonaka 	cckpow = sc->cck_tx_pwr[group];
   3959  1.32    nonaka 	for (ridx = 0; ridx <= 3; ridx++) {
   3960  1.32    nonaka 		power[ridx] += cckpow;
   3961  1.32    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR)
   3962  1.32    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   3963  1.32    nonaka 	}
   3964  1.32    nonaka 
   3965  1.32    nonaka 	htpow = sc->ht40_tx_pwr[group];
   3966  1.32    nonaka 
   3967  1.32    nonaka 	/* Compute per-OFDM rate Tx power. */
   3968  1.32    nonaka 	ofdmpow = htpow + sc->ofdm_tx_pwr_diff;
   3969  1.32    nonaka 	for (ridx = 4; ridx <= 11; ridx++) {
   3970  1.32    nonaka 		power[ridx] += ofdmpow;
   3971  1.32    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR)
   3972  1.32    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   3973  1.32    nonaka 	}
   3974  1.32    nonaka 
   3975  1.32    nonaka 	bw20pow = htpow + sc->bw20_tx_pwr_diff;
   3976  1.32    nonaka 	for (ridx = 12; ridx <= 27; ridx++) {
   3977  1.32    nonaka 		power[ridx] += bw20pow;
   3978  1.32    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR)
   3979  1.32    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   3980  1.32    nonaka 	}
   3981  1.32    nonaka }
   3982  1.32    nonaka 
   3983   1.1    nonaka static void
   3984   1.1    nonaka urtwn_set_txpower(struct urtwn_softc *sc, u_int chan, u_int ht40m)
   3985   1.1    nonaka {
   3986   1.1    nonaka 	uint16_t power[URTWN_RIDX_COUNT];
   3987  1.22  christos 	size_t i;
   3988   1.1    nonaka 
   3989   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3990   1.1    nonaka 
   3991   1.1    nonaka 	for (i = 0; i < sc->ntxchains; i++) {
   3992   1.1    nonaka 		/* Compute per-rate Tx power values. */
   3993  1.32    nonaka 		if (ISSET(sc->chip, URTWN_CHIP_88E))
   3994  1.32    nonaka 			urtwn_r88e_get_txpower(sc, i, chan, ht40m, power);
   3995  1.32    nonaka 		else
   3996  1.32    nonaka 			urtwn_get_txpower(sc, i, chan, ht40m, power);
   3997   1.1    nonaka 		/* Write per-rate Tx power values to hardware. */
   3998   1.1    nonaka 		urtwn_write_txpower(sc, i, power);
   3999   1.1    nonaka 	}
   4000   1.1    nonaka }
   4001   1.1    nonaka 
   4002   1.1    nonaka static void
   4003   1.1    nonaka urtwn_set_chan(struct urtwn_softc *sc, struct ieee80211_channel *c, u_int ht40m)
   4004   1.1    nonaka {
   4005   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   4006   1.1    nonaka 	u_int chan;
   4007  1.22  christos 	size_t i;
   4008   1.1    nonaka 
   4009   1.1    nonaka 	chan = ieee80211_chan2ieee(ic, c);	/* XXX center freq! */
   4010   1.1    nonaka 
   4011   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: chan=%d\n", device_xname(sc->sc_dev),
   4012   1.1    nonaka 	    __func__, chan));
   4013   1.1    nonaka 
   4014  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   4015  1.12  christos 
   4016   1.1    nonaka 	if (ht40m == IEEE80211_HTINFO_2NDCHAN_ABOVE) {
   4017   1.1    nonaka 		chan += 2;
   4018   1.1    nonaka 	} else if (ht40m == IEEE80211_HTINFO_2NDCHAN_BELOW){
   4019   1.1    nonaka 		chan -= 2;
   4020   1.1    nonaka 	}
   4021   1.1    nonaka 
   4022   1.1    nonaka 	/* Set Tx power for this new channel. */
   4023   1.1    nonaka 	urtwn_set_txpower(sc, chan, ht40m);
   4024   1.1    nonaka 
   4025   1.1    nonaka 	for (i = 0; i < sc->nrxchains; i++) {
   4026   1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_CHNLBW,
   4027   1.1    nonaka 		    RW(sc->rf_chnlbw[i], R92C_RF_CHNLBW_CHNL, chan));
   4028   1.1    nonaka 	}
   4029   1.1    nonaka 
   4030   1.1    nonaka 	if (ht40m) {
   4031   1.1    nonaka 		/* Is secondary channel below or above primary? */
   4032   1.1    nonaka 		int prichlo = (ht40m == IEEE80211_HTINFO_2NDCHAN_ABOVE);
   4033   1.1    nonaka 		uint32_t reg;
   4034   1.1    nonaka 
   4035   1.1    nonaka 		urtwn_write_1(sc, R92C_BWOPMODE,
   4036   1.1    nonaka 		    urtwn_read_1(sc, R92C_BWOPMODE) & ~R92C_BWOPMODE_20MHZ);
   4037   1.1    nonaka 
   4038   1.1    nonaka 		reg = urtwn_read_1(sc, R92C_RRSR + 2);
   4039   1.1    nonaka 		reg = (reg & ~0x6f) | (prichlo ? 1 : 2) << 5;
   4040   1.1    nonaka 		urtwn_write_1(sc, R92C_RRSR + 2, (uint8_t)reg);
   4041   1.1    nonaka 
   4042   1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFMOD,
   4043   1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA0_RFMOD) | R92C_RFMOD_40MHZ);
   4044   1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA1_RFMOD,
   4045   1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA1_RFMOD) | R92C_RFMOD_40MHZ);
   4046   1.1    nonaka 
   4047   1.1    nonaka 		/* Set CCK side band. */
   4048   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_CCK0_SYSTEM);
   4049   1.1    nonaka 		reg = (reg & ~0x00000010) | (prichlo ? 0 : 1) << 4;
   4050   1.1    nonaka 		urtwn_bb_write(sc, R92C_CCK0_SYSTEM, reg);
   4051   1.1    nonaka 
   4052   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_OFDM1_LSTF);
   4053   1.1    nonaka 		reg = (reg & ~0x00000c00) | (prichlo ? 1 : 2) << 10;
   4054   1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM1_LSTF, reg);
   4055   1.1    nonaka 
   4056   1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_ANAPARAM2,
   4057   1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA0_ANAPARAM2) &
   4058   1.1    nonaka 		    ~R92C_FPGA0_ANAPARAM2_CBW20);
   4059   1.1    nonaka 
   4060   1.1    nonaka 		reg = urtwn_bb_read(sc, 0x818);
   4061   1.1    nonaka 		reg = (reg & ~0x0c000000) | (prichlo ? 2 : 1) << 26;
   4062   1.1    nonaka 		urtwn_bb_write(sc, 0x818, reg);
   4063   1.1    nonaka 
   4064   1.1    nonaka 		/* Select 40MHz bandwidth. */
   4065   1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
   4066   1.1    nonaka 		    (sc->rf_chnlbw[0] & ~0xfff) | chan);
   4067   1.1    nonaka 	} else {
   4068   1.1    nonaka 		urtwn_write_1(sc, R92C_BWOPMODE,
   4069   1.1    nonaka 		    urtwn_read_1(sc, R92C_BWOPMODE) | R92C_BWOPMODE_20MHZ);
   4070   1.1    nonaka 
   4071   1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFMOD,
   4072   1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA0_RFMOD) & ~R92C_RFMOD_40MHZ);
   4073   1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA1_RFMOD,
   4074   1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA1_RFMOD) & ~R92C_RFMOD_40MHZ);
   4075   1.1    nonaka 
   4076  1.32    nonaka 		if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
   4077  1.32    nonaka 			urtwn_bb_write(sc, R92C_FPGA0_ANAPARAM2,
   4078  1.32    nonaka 			    urtwn_bb_read(sc, R92C_FPGA0_ANAPARAM2) |
   4079  1.32    nonaka 			    R92C_FPGA0_ANAPARAM2_CBW20);
   4080  1.32    nonaka 		}
   4081   1.1    nonaka 
   4082   1.1    nonaka 		/* Select 20MHz bandwidth. */
   4083   1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
   4084  1.32    nonaka 		    (sc->rf_chnlbw[0] & ~0xfff) | chan |
   4085  1.32    nonaka 		    (ISSET(sc->chip, URTWN_CHIP_88E) ?
   4086  1.32    nonaka 		      R88E_RF_CHNLBW_BW20 : R92C_RF_CHNLBW_BW20));
   4087   1.1    nonaka 	}
   4088   1.1    nonaka }
   4089   1.1    nonaka 
   4090   1.1    nonaka static void
   4091   1.1    nonaka urtwn_iq_calib(struct urtwn_softc *sc, bool inited)
   4092   1.1    nonaka {
   4093   1.1    nonaka 
   4094   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: inited=%d\n", device_xname(sc->sc_dev),
   4095   1.1    nonaka 	    __func__, inited));
   4096   1.1    nonaka 
   4097   1.1    nonaka 	/* TODO */
   4098   1.1    nonaka }
   4099   1.1    nonaka 
   4100   1.1    nonaka static void
   4101   1.1    nonaka urtwn_lc_calib(struct urtwn_softc *sc)
   4102   1.1    nonaka {
   4103   1.1    nonaka 	uint32_t rf_ac[2];
   4104   1.1    nonaka 	uint8_t txmode;
   4105  1.22  christos 	size_t i;
   4106   1.1    nonaka 
   4107   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   4108   1.1    nonaka 
   4109  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   4110  1.12  christos 
   4111   1.1    nonaka 	txmode = urtwn_read_1(sc, R92C_OFDM1_LSTF + 3);
   4112   1.1    nonaka 	if ((txmode & 0x70) != 0) {
   4113   1.1    nonaka 		/* Disable all continuous Tx. */
   4114   1.1    nonaka 		urtwn_write_1(sc, R92C_OFDM1_LSTF + 3, txmode & ~0x70);
   4115   1.1    nonaka 
   4116   1.1    nonaka 		/* Set RF mode to standby mode. */
   4117   1.1    nonaka 		for (i = 0; i < sc->nrxchains; i++) {
   4118   1.1    nonaka 			rf_ac[i] = urtwn_rf_read(sc, i, R92C_RF_AC);
   4119   1.1    nonaka 			urtwn_rf_write(sc, i, R92C_RF_AC,
   4120   1.1    nonaka 			    RW(rf_ac[i], R92C_RF_AC_MODE,
   4121   1.1    nonaka 				R92C_RF_AC_MODE_STANDBY));
   4122   1.1    nonaka 		}
   4123   1.1    nonaka 	} else {
   4124   1.1    nonaka 		/* Block all Tx queues. */
   4125   1.1    nonaka 		urtwn_write_1(sc, R92C_TXPAUSE, 0xff);
   4126   1.1    nonaka 	}
   4127   1.1    nonaka 	/* Start calibration. */
   4128   1.1    nonaka 	urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
   4129   1.1    nonaka 	    urtwn_rf_read(sc, 0, R92C_RF_CHNLBW) | R92C_RF_CHNLBW_LCSTART);
   4130   1.1    nonaka 
   4131   1.1    nonaka 	/* Give calibration the time to complete. */
   4132   1.1    nonaka 	usbd_delay_ms(sc->sc_udev, 100);
   4133   1.1    nonaka 
   4134   1.1    nonaka 	/* Restore configuration. */
   4135   1.1    nonaka 	if ((txmode & 0x70) != 0) {
   4136   1.1    nonaka 		/* Restore Tx mode. */
   4137   1.1    nonaka 		urtwn_write_1(sc, R92C_OFDM1_LSTF + 3, txmode);
   4138   1.1    nonaka 		/* Restore RF mode. */
   4139   1.1    nonaka 		for (i = 0; i < sc->nrxchains; i++) {
   4140   1.1    nonaka 			urtwn_rf_write(sc, i, R92C_RF_AC, rf_ac[i]);
   4141   1.1    nonaka 		}
   4142   1.1    nonaka 	} else {
   4143   1.1    nonaka 		/* Unblock all Tx queues. */
   4144   1.1    nonaka 		urtwn_write_1(sc, R92C_TXPAUSE, 0x00);
   4145   1.1    nonaka 	}
   4146   1.1    nonaka }
   4147   1.1    nonaka 
   4148   1.1    nonaka static void
   4149   1.1    nonaka urtwn_temp_calib(struct urtwn_softc *sc)
   4150   1.1    nonaka {
   4151   1.1    nonaka 	int temp;
   4152   1.1    nonaka 
   4153   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   4154   1.1    nonaka 
   4155  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   4156  1.12  christos 
   4157   1.1    nonaka 	if (sc->thcal_state == 0) {
   4158   1.1    nonaka 		/* Start measuring temperature. */
   4159   1.1    nonaka 		DPRINTFN(DBG_RF, ("%s: %s: start measuring temperature\n",
   4160   1.1    nonaka 		    device_xname(sc->sc_dev), __func__));
   4161   1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_T_METER, 0x60);
   4162   1.1    nonaka 		sc->thcal_state = 1;
   4163   1.1    nonaka 		return;
   4164   1.1    nonaka 	}
   4165   1.1    nonaka 	sc->thcal_state = 0;
   4166   1.1    nonaka 
   4167   1.1    nonaka 	/* Read measured temperature. */
   4168   1.1    nonaka 	temp = urtwn_rf_read(sc, 0, R92C_RF_T_METER) & 0x1f;
   4169   1.1    nonaka 	DPRINTFN(DBG_RF, ("%s: %s: temperature=%d\n", device_xname(sc->sc_dev),
   4170   1.1    nonaka 	    __func__, temp));
   4171   1.1    nonaka 	if (temp == 0)	/* Read failed, skip. */
   4172   1.1    nonaka 		return;
   4173   1.1    nonaka 
   4174   1.1    nonaka 	/*
   4175   1.1    nonaka 	 * Redo LC calibration if temperature changed significantly since
   4176   1.1    nonaka 	 * last calibration.
   4177   1.1    nonaka 	 */
   4178   1.1    nonaka 	if (sc->thcal_lctemp == 0) {
   4179   1.1    nonaka 		/* First LC calibration is performed in urtwn_init(). */
   4180   1.1    nonaka 		sc->thcal_lctemp = temp;
   4181   1.1    nonaka 	} else if (abs(temp - sc->thcal_lctemp) > 1) {
   4182   1.1    nonaka 		DPRINTFN(DBG_RF,
   4183   1.1    nonaka 		    ("%s: %s: LC calib triggered by temp: %d -> %d\n",
   4184   1.1    nonaka 		    device_xname(sc->sc_dev), __func__, sc->thcal_lctemp,
   4185   1.1    nonaka 		    temp));
   4186   1.1    nonaka 		urtwn_lc_calib(sc);
   4187   1.1    nonaka 		/* Record temperature of last LC calibration. */
   4188   1.1    nonaka 		sc->thcal_lctemp = temp;
   4189   1.1    nonaka 	}
   4190   1.1    nonaka }
   4191   1.1    nonaka 
   4192   1.1    nonaka static int
   4193   1.1    nonaka urtwn_init(struct ifnet *ifp)
   4194   1.1    nonaka {
   4195   1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   4196   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   4197   1.1    nonaka 	struct urtwn_rx_data *data;
   4198   1.1    nonaka 	uint32_t reg;
   4199  1.22  christos 	size_t i;
   4200  1.22  christos 	int error;
   4201   1.1    nonaka 
   4202   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   4203   1.1    nonaka 
   4204   1.1    nonaka 	urtwn_stop(ifp, 0);
   4205   1.1    nonaka 
   4206  1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   4207  1.12  christos 
   4208   1.1    nonaka 	mutex_enter(&sc->sc_task_mtx);
   4209   1.1    nonaka 	/* Init host async commands ring. */
   4210   1.1    nonaka 	sc->cmdq.cur = sc->cmdq.next = sc->cmdq.queued = 0;
   4211   1.1    nonaka 	mutex_exit(&sc->sc_task_mtx);
   4212   1.1    nonaka 
   4213   1.1    nonaka 	mutex_enter(&sc->sc_fwcmd_mtx);
   4214   1.1    nonaka 	/* Init firmware commands ring. */
   4215   1.1    nonaka 	sc->fwcur = 0;
   4216   1.1    nonaka 	mutex_exit(&sc->sc_fwcmd_mtx);
   4217   1.1    nonaka 
   4218  1.12  christos 	/* Allocate Tx/Rx buffers. */
   4219  1.12  christos 	error = urtwn_alloc_rx_list(sc);
   4220  1.12  christos 	if (error != 0) {
   4221  1.12  christos 		aprint_error_dev(sc->sc_dev,
   4222  1.12  christos 		    "could not allocate Rx buffers\n");
   4223  1.12  christos 		goto fail;
   4224  1.12  christos 	}
   4225  1.12  christos 	error = urtwn_alloc_tx_list(sc);
   4226  1.12  christos 	if (error != 0) {
   4227  1.12  christos 		aprint_error_dev(sc->sc_dev,
   4228  1.12  christos 		    "could not allocate Tx buffers\n");
   4229  1.12  christos 		goto fail;
   4230   1.1    nonaka 	}
   4231   1.1    nonaka 
   4232   1.1    nonaka 	/* Power on adapter. */
   4233   1.1    nonaka 	error = urtwn_power_on(sc);
   4234   1.1    nonaka 	if (error != 0)
   4235   1.1    nonaka 		goto fail;
   4236   1.1    nonaka 
   4237   1.1    nonaka 	/* Initialize DMA. */
   4238   1.1    nonaka 	error = urtwn_dma_init(sc);
   4239   1.1    nonaka 	if (error != 0)
   4240   1.1    nonaka 		goto fail;
   4241   1.1    nonaka 
   4242   1.1    nonaka 	/* Set info size in Rx descriptors (in 64-bit words). */
   4243   1.1    nonaka 	urtwn_write_1(sc, R92C_RX_DRVINFO_SZ, 4);
   4244   1.1    nonaka 
   4245   1.1    nonaka 	/* Init interrupts. */
   4246  1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E)) {
   4247  1.32    nonaka 		urtwn_write_4(sc, R88E_HISR, 0xffffffff);
   4248  1.32    nonaka 		urtwn_write_4(sc, R88E_HIMR, R88E_HIMR_CPWM | R88E_HIMR_CPWM2 |
   4249  1.32    nonaka 		    R88E_HIMR_TBDER | R88E_HIMR_PSTIMEOUT);
   4250  1.32    nonaka 		urtwn_write_4(sc, R88E_HIMRE, R88E_HIMRE_RXFOVW |
   4251  1.32    nonaka 		    R88E_HIMRE_TXFOVW | R88E_HIMRE_RXERR | R88E_HIMRE_TXERR);
   4252  1.32    nonaka 		urtwn_write_1(sc, R92C_USB_SPECIAL_OPTION,
   4253  1.32    nonaka 		    urtwn_read_1(sc, R92C_USB_SPECIAL_OPTION) |
   4254  1.32    nonaka 		      R92C_USB_SPECIAL_OPTION_INT_BULK_SEL);
   4255  1.32    nonaka 	} else {
   4256  1.32    nonaka 		urtwn_write_4(sc, R92C_HISR, 0xffffffff);
   4257  1.32    nonaka 		urtwn_write_4(sc, R92C_HIMR, 0xffffffff);
   4258  1.32    nonaka 	}
   4259   1.1    nonaka 
   4260   1.1    nonaka 	/* Set MAC address. */
   4261   1.1    nonaka 	IEEE80211_ADDR_COPY(ic->ic_myaddr, CLLADDR(ifp->if_sadl));
   4262   1.1    nonaka 	urtwn_write_region(sc, R92C_MACID, ic->ic_myaddr, IEEE80211_ADDR_LEN);
   4263   1.1    nonaka 
   4264   1.1    nonaka 	/* Set initial network type. */
   4265   1.1    nonaka 	reg = urtwn_read_4(sc, R92C_CR);
   4266   1.1    nonaka 	switch (ic->ic_opmode) {
   4267   1.1    nonaka 	case IEEE80211_M_STA:
   4268   1.1    nonaka 	default:
   4269   1.1    nonaka 		reg = RW(reg, R92C_CR_NETTYPE, R92C_CR_NETTYPE_INFRA);
   4270   1.1    nonaka 		break;
   4271   1.7  christos 
   4272   1.1    nonaka 	case IEEE80211_M_IBSS:
   4273   1.1    nonaka 		reg = RW(reg, R92C_CR_NETTYPE, R92C_CR_NETTYPE_ADHOC);
   4274   1.1    nonaka 		break;
   4275   1.1    nonaka 	}
   4276   1.1    nonaka 	urtwn_write_4(sc, R92C_CR, reg);
   4277   1.1    nonaka 
   4278   1.1    nonaka 	/* Set response rate */
   4279   1.1    nonaka 	reg = urtwn_read_4(sc, R92C_RRSR);
   4280   1.1    nonaka 	reg = RW(reg, R92C_RRSR_RATE_BITMAP, R92C_RRSR_RATE_CCK_ONLY_1M);
   4281   1.1    nonaka 	urtwn_write_4(sc, R92C_RRSR, reg);
   4282   1.1    nonaka 
   4283   1.1    nonaka 	/* SIFS (used in NAV) */
   4284   1.1    nonaka 	urtwn_write_2(sc, R92C_SPEC_SIFS,
   4285   1.1    nonaka 	    SM(R92C_SPEC_SIFS_CCK, 0x10) | SM(R92C_SPEC_SIFS_OFDM, 0x10));
   4286   1.1    nonaka 
   4287   1.1    nonaka 	/* Set short/long retry limits. */
   4288   1.1    nonaka 	urtwn_write_2(sc, R92C_RL,
   4289   1.1    nonaka 	    SM(R92C_RL_SRL, 0x30) | SM(R92C_RL_LRL, 0x30));
   4290   1.1    nonaka 
   4291   1.1    nonaka 	/* Initialize EDCA parameters. */
   4292   1.1    nonaka 	urtwn_edca_init(sc);
   4293   1.1    nonaka 
   4294   1.1    nonaka 	/* Setup rate fallback. */
   4295  1.32    nonaka 	if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
   4296  1.32    nonaka 		urtwn_write_4(sc, R92C_DARFRC + 0, 0x00000000);
   4297  1.32    nonaka 		urtwn_write_4(sc, R92C_DARFRC + 4, 0x10080404);
   4298  1.32    nonaka 		urtwn_write_4(sc, R92C_RARFRC + 0, 0x04030201);
   4299  1.32    nonaka 		urtwn_write_4(sc, R92C_RARFRC + 4, 0x08070605);
   4300  1.32    nonaka 	}
   4301   1.1    nonaka 
   4302   1.1    nonaka 	urtwn_write_1(sc, R92C_FWHW_TXQ_CTRL,
   4303   1.1    nonaka 	    urtwn_read_1(sc, R92C_FWHW_TXQ_CTRL) |
   4304   1.1    nonaka 	    R92C_FWHW_TXQ_CTRL_AMPDU_RTY_NEW);
   4305   1.1    nonaka 	/* Set ACK timeout. */
   4306   1.1    nonaka 	urtwn_write_1(sc, R92C_ACKTO, 0x40);
   4307   1.1    nonaka 
   4308   1.1    nonaka 	/* Setup USB aggregation. */
   4309   1.1    nonaka 	/* Tx */
   4310   1.1    nonaka 	reg = urtwn_read_4(sc, R92C_TDECTRL);
   4311   1.1    nonaka 	reg = RW(reg, R92C_TDECTRL_BLK_DESC_NUM, 6);
   4312   1.1    nonaka 	urtwn_write_4(sc, R92C_TDECTRL, reg);
   4313   1.1    nonaka 	/* Rx */
   4314   1.1    nonaka 	urtwn_write_1(sc, R92C_TRXDMA_CTRL,
   4315   1.1    nonaka 	    urtwn_read_1(sc, R92C_TRXDMA_CTRL) |
   4316   1.1    nonaka 	      R92C_TRXDMA_CTRL_RXDMA_AGG_EN);
   4317   1.1    nonaka 	urtwn_write_1(sc, R92C_USB_SPECIAL_OPTION,
   4318   1.1    nonaka 	    urtwn_read_1(sc, R92C_USB_SPECIAL_OPTION) &
   4319   1.1    nonaka 	      ~R92C_USB_SPECIAL_OPTION_AGG_EN);
   4320   1.1    nonaka 	urtwn_write_1(sc, R92C_RXDMA_AGG_PG_TH, 48);
   4321  1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E))
   4322  1.32    nonaka 		urtwn_write_1(sc, R92C_RXDMA_AGG_PG_TH + 1, 4);
   4323  1.32    nonaka 	else
   4324  1.32    nonaka 		urtwn_write_1(sc, R92C_USB_DMA_AGG_TO, 4);
   4325   1.1    nonaka 
   4326   1.1    nonaka 	/* Initialize beacon parameters. */
   4327  1.32    nonaka 	urtwn_write_2(sc, R92C_BCN_CTRL, 0x1010);
   4328   1.1    nonaka 	urtwn_write_2(sc, R92C_TBTT_PROHIBIT, 0x6404);
   4329  1.26  christos 	urtwn_write_1(sc, R92C_DRVERLYINT, R92C_DRIVER_EARLY_INT_TIME);
   4330  1.26  christos 	urtwn_write_1(sc, R92C_BCNDMATIM, R92C_DMA_ATIME_INT_TIME);
   4331   1.1    nonaka 	urtwn_write_2(sc, R92C_BCNTCFG, 0x660f);
   4332   1.1    nonaka 
   4333  1.32    nonaka 	if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
   4334  1.32    nonaka 		/* Setup AMPDU aggregation. */
   4335  1.32    nonaka 		urtwn_write_4(sc, R92C_AGGLEN_LMT, 0x99997631);	/* MCS7~0 */
   4336  1.32    nonaka 		urtwn_write_1(sc, R92C_AGGR_BREAK_TIME, 0x16);
   4337  1.32    nonaka 		urtwn_write_2(sc, 0x4ca, 0x0708);
   4338   1.1    nonaka 
   4339  1.32    nonaka 		urtwn_write_1(sc, R92C_BCN_MAX_ERR, 0xff);
   4340  1.32    nonaka 		urtwn_write_1(sc, R92C_BCN_CTRL, R92C_BCN_CTRL_DIS_TSF_UDT0);
   4341  1.32    nonaka 	}
   4342   1.1    nonaka 
   4343   1.1    nonaka 	/* Load 8051 microcode. */
   4344   1.1    nonaka 	error = urtwn_load_firmware(sc);
   4345   1.1    nonaka 	if (error != 0)
   4346   1.1    nonaka 		goto fail;
   4347   1.1    nonaka 	SET(sc->sc_flags, URTWN_FLAG_FWREADY);
   4348   1.1    nonaka 
   4349   1.1    nonaka 	/* Initialize MAC/BB/RF blocks. */
   4350  1.19  christos 	/*
   4351  1.19  christos 	 * XXX: urtwn_mac_init() sets R92C_RCR[0:15] = R92C_RCR_APM |
   4352  1.19  christos 	 * R92C_RCR_AM | R92C_RCR_AB | R92C_RCR_AICV | R92C_RCR_AMF.
   4353  1.19  christos 	 * XXX: This setting should be removed from rtl8192cu_mac[].
   4354  1.19  christos 	 */
   4355  1.19  christos 	urtwn_mac_init(sc);		// sets R92C_RCR[0:15]
   4356  1.19  christos 	urtwn_rxfilter_init(sc);	// reset R92C_RCR
   4357   1.1    nonaka 	urtwn_bb_init(sc);
   4358   1.1    nonaka 	urtwn_rf_init(sc);
   4359   1.1    nonaka 
   4360  1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E)) {
   4361  1.32    nonaka 		urtwn_write_2(sc, R92C_CR,
   4362  1.32    nonaka 		    urtwn_read_2(sc, R92C_CR) | R92C_CR_MACTXEN |
   4363  1.32    nonaka 		      R92C_CR_MACRXEN);
   4364  1.32    nonaka 	}
   4365  1.32    nonaka 
   4366   1.1    nonaka 	/* Turn CCK and OFDM blocks on. */
   4367   1.1    nonaka 	reg = urtwn_bb_read(sc, R92C_FPGA0_RFMOD);
   4368   1.1    nonaka 	reg |= R92C_RFMOD_CCK_EN;
   4369   1.1    nonaka 	urtwn_bb_write(sc, R92C_FPGA0_RFMOD, reg);
   4370   1.1    nonaka 	reg = urtwn_bb_read(sc, R92C_FPGA0_RFMOD);
   4371   1.1    nonaka 	reg |= R92C_RFMOD_OFDM_EN;
   4372   1.1    nonaka 	urtwn_bb_write(sc, R92C_FPGA0_RFMOD, reg);
   4373   1.1    nonaka 
   4374   1.1    nonaka 	/* Clear per-station keys table. */
   4375   1.1    nonaka 	urtwn_cam_init(sc);
   4376   1.1    nonaka 
   4377   1.1    nonaka 	/* Enable hardware sequence numbering. */
   4378   1.1    nonaka 	urtwn_write_1(sc, R92C_HWSEQ_CTRL, 0xff);
   4379   1.1    nonaka 
   4380   1.1    nonaka 	/* Perform LO and IQ calibrations. */
   4381   1.1    nonaka 	urtwn_iq_calib(sc, sc->iqk_inited);
   4382   1.1    nonaka 	sc->iqk_inited = true;
   4383   1.1    nonaka 
   4384   1.1    nonaka 	/* Perform LC calibration. */
   4385   1.1    nonaka 	urtwn_lc_calib(sc);
   4386   1.1    nonaka 
   4387  1.32    nonaka 	if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
   4388  1.32    nonaka 		/* Fix USB interference issue. */
   4389  1.32    nonaka 		urtwn_write_1(sc, 0xfe40, 0xe0);
   4390  1.32    nonaka 		urtwn_write_1(sc, 0xfe41, 0x8d);
   4391  1.32    nonaka 		urtwn_write_1(sc, 0xfe42, 0x80);
   4392  1.32    nonaka 		urtwn_write_4(sc, 0x20c, 0xfd0320);
   4393   1.1    nonaka 
   4394  1.32    nonaka 		urtwn_pa_bias_init(sc);
   4395  1.32    nonaka 	}
   4396   1.1    nonaka 
   4397   1.1    nonaka 	if (!(sc->chip & (URTWN_CHIP_92C | URTWN_CHIP_92C_1T2R))) {
   4398   1.1    nonaka 		/* 1T1R */
   4399   1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFPARAM(0),
   4400   1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA0_RFPARAM(0)) | __BIT(13));
   4401   1.1    nonaka 	}
   4402   1.1    nonaka 
   4403   1.1    nonaka 	/* Initialize GPIO setting. */
   4404   1.1    nonaka 	urtwn_write_1(sc, R92C_GPIO_MUXCFG,
   4405   1.1    nonaka 	    urtwn_read_1(sc, R92C_GPIO_MUXCFG) & ~R92C_GPIO_MUXCFG_ENBT);
   4406   1.1    nonaka 
   4407   1.1    nonaka 	/* Fix for lower temperature. */
   4408  1.32    nonaka 	if (!ISSET(sc->chip, URTWN_CHIP_88E))
   4409  1.32    nonaka 		urtwn_write_1(sc, 0x15, 0xe9);
   4410   1.1    nonaka 
   4411   1.1    nonaka 	/* Set default channel. */
   4412  1.13  jmcneill 	urtwn_set_chan(sc, ic->ic_curchan, IEEE80211_HTINFO_2NDCHAN_NONE);
   4413   1.1    nonaka 
   4414   1.1    nonaka 	/* Queue Rx xfers. */
   4415   1.1    nonaka 	for (i = 0; i < URTWN_RX_LIST_COUNT; i++) {
   4416   1.1    nonaka 		data = &sc->rx_data[i];
   4417  1.42     skrll 		usbd_setup_xfer(data->xfer, data, data->buf, URTWN_RXBUFSZ,
   4418  1.42     skrll 		    USBD_SHORT_XFER_OK, USBD_NO_TIMEOUT, urtwn_rxeof);
   4419   1.1    nonaka 		error = usbd_transfer(data->xfer);
   4420   1.1    nonaka 		if (__predict_false(error != USBD_NORMAL_COMPLETION &&
   4421   1.1    nonaka 		    error != USBD_IN_PROGRESS))
   4422   1.1    nonaka 			goto fail;
   4423   1.1    nonaka 	}
   4424   1.1    nonaka 
   4425   1.1    nonaka 	/* We're ready to go. */
   4426   1.1    nonaka 	ifp->if_flags &= ~IFF_OACTIVE;
   4427   1.1    nonaka 	ifp->if_flags |= IFF_RUNNING;
   4428   1.1    nonaka 
   4429  1.16  jmcneill 	mutex_exit(&sc->sc_write_mtx);
   4430  1.16  jmcneill 
   4431   1.1    nonaka 	if (ic->ic_opmode == IEEE80211_M_MONITOR)
   4432   1.1    nonaka 		ieee80211_new_state(ic, IEEE80211_S_RUN, -1);
   4433  1.16  jmcneill 	else if (ic->ic_roaming != IEEE80211_ROAMING_MANUAL)
   4434   1.1    nonaka 		ieee80211_new_state(ic, IEEE80211_S_SCAN, -1);
   4435  1.16  jmcneill 	urtwn_wait_async(sc);
   4436  1.12  christos 
   4437  1.42     skrll 	return 0;
   4438   1.1    nonaka 
   4439   1.1    nonaka  fail:
   4440  1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   4441  1.12  christos 
   4442   1.1    nonaka 	urtwn_stop(ifp, 1);
   4443  1.42     skrll 	return error;
   4444   1.1    nonaka }
   4445   1.1    nonaka 
   4446   1.1    nonaka static void
   4447   1.1    nonaka urtwn_stop(struct ifnet *ifp, int disable)
   4448   1.1    nonaka {
   4449   1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   4450   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   4451  1.22  christos 	size_t i;
   4452  1.22  christos 	int s;
   4453   1.1    nonaka 
   4454   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   4455   1.1    nonaka 
   4456   1.1    nonaka 	s = splusb();
   4457   1.1    nonaka 	ieee80211_new_state(ic, IEEE80211_S_INIT, -1);
   4458   1.1    nonaka 	urtwn_wait_async(sc);
   4459   1.1    nonaka 	splx(s);
   4460   1.1    nonaka 
   4461  1.16  jmcneill 	sc->tx_timer = 0;
   4462  1.16  jmcneill 	ifp->if_timer = 0;
   4463  1.16  jmcneill 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   4464  1.16  jmcneill 
   4465   1.1    nonaka 	callout_stop(&sc->sc_scan_to);
   4466   1.1    nonaka 	callout_stop(&sc->sc_calib_to);
   4467   1.1    nonaka 
   4468   1.1    nonaka 	/* Abort Tx. */
   4469   1.1    nonaka 	for (i = 0; i < R92C_MAX_EPOUT; i++) {
   4470   1.1    nonaka 		if (sc->tx_pipe[i] != NULL)
   4471   1.1    nonaka 			usbd_abort_pipe(sc->tx_pipe[i]);
   4472   1.1    nonaka 	}
   4473   1.1    nonaka 
   4474   1.1    nonaka 	/* Stop Rx pipe. */
   4475   1.1    nonaka 	usbd_abort_pipe(sc->rx_pipe);
   4476   1.1    nonaka 
   4477  1.12  christos 	/* Free Tx/Rx buffers. */
   4478  1.12  christos 	urtwn_free_tx_list(sc);
   4479  1.12  christos 	urtwn_free_rx_list(sc);
   4480  1.12  christos 
   4481   1.1    nonaka 	if (disable)
   4482   1.1    nonaka 		urtwn_chip_stop(sc);
   4483   1.1    nonaka }
   4484   1.1    nonaka 
   4485  1.16  jmcneill static int
   4486  1.16  jmcneill urtwn_reset(struct ifnet *ifp)
   4487  1.16  jmcneill {
   4488  1.16  jmcneill 	struct urtwn_softc *sc = ifp->if_softc;
   4489  1.16  jmcneill 	struct ieee80211com *ic = &sc->sc_ic;
   4490  1.16  jmcneill 
   4491  1.16  jmcneill 	if (ic->ic_opmode != IEEE80211_M_MONITOR)
   4492  1.16  jmcneill 		return ENETRESET;
   4493  1.16  jmcneill 
   4494  1.16  jmcneill 	urtwn_set_chan(sc, ic->ic_curchan, IEEE80211_HTINFO_2NDCHAN_NONE);
   4495  1.16  jmcneill 
   4496  1.16  jmcneill 	return 0;
   4497  1.16  jmcneill }
   4498  1.16  jmcneill 
   4499   1.1    nonaka static void
   4500   1.1    nonaka urtwn_chip_stop(struct urtwn_softc *sc)
   4501   1.1    nonaka {
   4502   1.1    nonaka 	uint32_t reg;
   4503   1.1    nonaka 	bool disabled = true;
   4504   1.1    nonaka 
   4505   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   4506   1.1    nonaka 
   4507  1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   4508  1.12  christos 
   4509   1.1    nonaka 	/*
   4510   1.1    nonaka 	 * RF Off Sequence
   4511   1.1    nonaka 	 */
   4512   1.1    nonaka 	/* Pause MAC TX queue */
   4513   1.1    nonaka 	urtwn_write_1(sc, R92C_TXPAUSE, 0xFF);
   4514   1.1    nonaka 
   4515   1.1    nonaka 	/* Disable RF */
   4516   1.1    nonaka 	urtwn_rf_write(sc, 0, 0, 0);
   4517   1.1    nonaka 
   4518   1.1    nonaka 	urtwn_write_1(sc, R92C_APSD_CTRL, R92C_APSD_CTRL_OFF);
   4519   1.1    nonaka 
   4520   1.1    nonaka 	/* Reset BB state machine */
   4521   1.1    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   4522   1.1    nonaka 	    R92C_SYS_FUNC_EN_USBD |
   4523   1.1    nonaka 	    R92C_SYS_FUNC_EN_USBA |
   4524   1.1    nonaka 	    R92C_SYS_FUNC_EN_BB_GLB_RST);
   4525   1.1    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   4526   1.1    nonaka 	    R92C_SYS_FUNC_EN_USBD | R92C_SYS_FUNC_EN_USBA);
   4527   1.1    nonaka 
   4528   1.1    nonaka 	/*
   4529   1.1    nonaka 	 * Reset digital sequence
   4530   1.1    nonaka 	 */
   4531   1.1    nonaka 	if (urtwn_read_1(sc, R92C_MCUFWDL) & R92C_MCUFWDL_RDY) {
   4532   1.1    nonaka 		/* Reset MCU ready status */
   4533   1.1    nonaka 		urtwn_write_1(sc, R92C_MCUFWDL, 0);
   4534   1.1    nonaka 		/* If firmware in ram code, do reset */
   4535   1.1    nonaka 		if (ISSET(sc->sc_flags, URTWN_FLAG_FWREADY)) {
   4536  1.32    nonaka 			if (ISSET(sc->chip, URTWN_CHIP_88E))
   4537  1.32    nonaka 				urtwn_r88e_fw_reset(sc);
   4538  1.32    nonaka 			else
   4539  1.32    nonaka 				urtwn_fw_reset(sc);
   4540   1.1    nonaka 			CLR(sc->sc_flags, URTWN_FLAG_FWREADY);
   4541   1.1    nonaka 		}
   4542   1.1    nonaka 	}
   4543   1.1    nonaka 
   4544   1.1    nonaka 	/* Reset MAC and Enable 8051 */
   4545   1.1    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN + 1, 0x54);
   4546   1.1    nonaka 
   4547   1.1    nonaka 	/* Reset MCU ready status */
   4548   1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL, 0);
   4549   1.1    nonaka 
   4550   1.1    nonaka 	if (disabled) {
   4551   1.1    nonaka 		/* Disable MAC clock */
   4552   1.1    nonaka 		urtwn_write_2(sc, R92C_SYS_CLKR, 0x70A3);
   4553   1.1    nonaka 		/* Disable AFE PLL */
   4554   1.1    nonaka 		urtwn_write_1(sc, R92C_AFE_PLL_CTRL, 0x80);
   4555   1.1    nonaka 		/* Gated AFE DIG_CLOCK */
   4556   1.1    nonaka 		urtwn_write_2(sc, R92C_AFE_XTAL_CTRL, 0x880F);
   4557   1.1    nonaka 		/* Isolated digital to PON */
   4558   1.1    nonaka 		urtwn_write_1(sc, R92C_SYS_ISO_CTRL, 0xF9);
   4559   1.1    nonaka 	}
   4560   1.1    nonaka 
   4561   1.1    nonaka 	/*
   4562   1.1    nonaka 	 * Pull GPIO PIN to balance level and LED control
   4563   1.1    nonaka 	 */
   4564   1.1    nonaka 	/* 1. Disable GPIO[7:0] */
   4565   1.1    nonaka 	urtwn_write_2(sc, R92C_GPIO_PIN_CTRL + 2, 0x0000);
   4566   1.1    nonaka 
   4567   1.1    nonaka 	reg = urtwn_read_4(sc, R92C_GPIO_PIN_CTRL) & ~0x0000ff00;
   4568   1.1    nonaka 	reg |= ((reg << 8) & 0x0000ff00) | 0x00ff0000;
   4569   1.1    nonaka 	urtwn_write_4(sc, R92C_GPIO_PIN_CTRL, reg);
   4570   1.1    nonaka 
   4571  1.28  christos 	/* Disable GPIO[10:8] */
   4572  1.28  christos 	urtwn_write_1(sc, R92C_GPIO_MUXCFG + 3, 0x00);
   4573   1.1    nonaka 
   4574   1.1    nonaka 	reg = urtwn_read_2(sc, R92C_GPIO_MUXCFG + 2) & ~0x00f0;
   4575  1.28  christos 	reg |= (((reg & 0x000f) << 4) | 0x0780);
   4576  1.41    nonaka 	urtwn_write_2(sc, R92C_GPIO_MUXCFG + 2, reg);
   4577   1.1    nonaka 
   4578   1.1    nonaka 	/* Disable LED0 & 1 */
   4579  1.28  christos 	urtwn_write_2(sc, R92C_LEDCFG0, 0x8080);
   4580   1.1    nonaka 
   4581   1.1    nonaka 	/*
   4582   1.1    nonaka 	 * Reset digital sequence
   4583   1.1    nonaka 	 */
   4584  1.28  christos 	if (disabled) {
   4585   1.1    nonaka 		/* Disable ELDR clock */
   4586   1.1    nonaka 		urtwn_write_2(sc, R92C_SYS_CLKR, 0x70A3);
   4587   1.1    nonaka 		/* Isolated ELDR to PON */
   4588   1.1    nonaka 		urtwn_write_1(sc, R92C_SYS_ISO_CTRL + 1, 0x82);
   4589   1.1    nonaka 	}
   4590   1.1    nonaka 
   4591   1.1    nonaka 	/*
   4592   1.1    nonaka 	 * Disable analog sequence
   4593   1.1    nonaka 	 */
   4594  1.28  christos 	if (disabled) {
   4595   1.1    nonaka 		/* Disable A15 power */
   4596  1.28  christos 		urtwn_write_1(sc, R92C_LDOA15_CTRL, 0x04);
   4597   1.1    nonaka 		/* Disable digital core power */
   4598  1.28  christos 		urtwn_write_1(sc, R92C_LDOV12D_CTRL,
   4599  1.28  christos 		    urtwn_read_1(sc, R92C_LDOV12D_CTRL) &
   4600   1.1    nonaka 		      ~R92C_LDOV12D_CTRL_LDV12_EN);
   4601  1.28  christos 	}
   4602   1.1    nonaka 
   4603   1.1    nonaka 	/* Enter PFM mode */
   4604   1.1    nonaka 	urtwn_write_1(sc, R92C_SPS0_CTRL, 0x23);
   4605   1.1    nonaka 
   4606   1.1    nonaka 	/* Set USB suspend */
   4607   1.1    nonaka 	urtwn_write_2(sc, R92C_APS_FSMCO,
   4608   1.1    nonaka 	    R92C_APS_FSMCO_APDM_HOST |
   4609   1.1    nonaka 	    R92C_APS_FSMCO_AFSM_HSUS |
   4610   1.1    nonaka 	    R92C_APS_FSMCO_PFM_ALDN);
   4611   1.1    nonaka 
   4612   1.1    nonaka 	urtwn_write_1(sc, R92C_RSV_CTRL, 0x0E);
   4613  1.12  christos 
   4614  1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   4615   1.1    nonaka }
   4616   1.1    nonaka 
   4617   1.4    nonaka MODULE(MODULE_CLASS_DRIVER, if_urtwn, "bpf");
   4618   1.1    nonaka 
   4619   1.1    nonaka #ifdef _MODULE
   4620   1.1    nonaka #include "ioconf.c"
   4621   1.1    nonaka #endif
   4622   1.1    nonaka 
   4623   1.1    nonaka static int
   4624   1.1    nonaka if_urtwn_modcmd(modcmd_t cmd, void *aux)
   4625   1.1    nonaka {
   4626   1.1    nonaka 	int error = 0;
   4627   1.1    nonaka 
   4628   1.1    nonaka 	switch (cmd) {
   4629   1.1    nonaka 	case MODULE_CMD_INIT:
   4630   1.1    nonaka #ifdef _MODULE
   4631   1.1    nonaka 		error = config_init_component(cfdriver_ioconf_urtwn,
   4632   1.1    nonaka 		    cfattach_ioconf_urtwn, cfdata_ioconf_urtwn);
   4633   1.1    nonaka #endif
   4634  1.42     skrll 		return error;
   4635   1.1    nonaka 	case MODULE_CMD_FINI:
   4636   1.1    nonaka #ifdef _MODULE
   4637   1.1    nonaka 		error = config_fini_component(cfdriver_ioconf_urtwn,
   4638   1.1    nonaka 		    cfattach_ioconf_urtwn, cfdata_ioconf_urtwn);
   4639   1.1    nonaka #endif
   4640  1.42     skrll 		return error;
   4641   1.1    nonaka 	default:
   4642  1.42     skrll 		return ENOTTY;
   4643   1.1    nonaka 	}
   4644   1.1    nonaka }
   4645