if_urtwn.c revision 1.59.2.4 1 1.59.2.4 phil /* $NetBSD: if_urtwn.c,v 1.59.2.4 2018/07/28 00:49:43 phil Exp $ */
2 1.37 christos /* $OpenBSD: if_urtwn.c,v 1.42 2015/02/10 23:25:46 mpi Exp $ */
3 1.1 nonaka
4 1.1 nonaka /*-
5 1.1 nonaka * Copyright (c) 2010 Damien Bergamini <damien.bergamini (at) free.fr>
6 1.32 nonaka * Copyright (c) 2014 Kevin Lo <kevlo (at) FreeBSD.org>
7 1.49 nat * Copyright (c) 2016 Nathanial Sloss <nathanialsloss (at) yahoo.com.au>
8 1.1 nonaka *
9 1.1 nonaka * Permission to use, copy, modify, and distribute this software for any
10 1.1 nonaka * purpose with or without fee is hereby granted, provided that the above
11 1.1 nonaka * copyright notice and this permission notice appear in all copies.
12 1.1 nonaka *
13 1.1 nonaka * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
14 1.1 nonaka * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
15 1.1 nonaka * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
16 1.1 nonaka * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
17 1.1 nonaka * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
18 1.1 nonaka * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
19 1.1 nonaka * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
20 1.1 nonaka */
21 1.1 nonaka
22 1.59.2.4 phil /* Some code taken from FreeBSD dev/usb/wlan/if_urtw.c with copyright */
23 1.59.2.4 phil /*-
24 1.59.2.4 phil * Copyright (c) 2008 Weongyo Jeong <weongyo (at) FreeBSD.org>
25 1.59.2.4 phil *
26 1.59.2.4 phil * Permission to use, copy, modify, and distribute this software for any
27 1.59.2.4 phil * purpose with or without fee is hereby granted, provided that the above
28 1.59.2.4 phil * copyright notice and this permission notice appear in all copies.
29 1.59.2.4 phil *
30 1.59.2.4 phil * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
31 1.59.2.4 phil * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
32 1.59.2.4 phil * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
33 1.59.2.4 phil * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
34 1.59.2.4 phil * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
35 1.59.2.4 phil * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
36 1.59.2.4 phil * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
37 1.59.2.4 phil */
38 1.59.2.4 phil
39 1.8 christos /*-
40 1.49 nat * Driver for Realtek RTL8188CE-VAU/RTL8188CUS/RTL8188EU/RTL8188RU/RTL8192CU
41 1.49 nat * RTL8192EU.
42 1.1 nonaka */
43 1.1 nonaka
44 1.1 nonaka #include <sys/cdefs.h>
45 1.59.2.4 phil __KERNEL_RCSID(0, "$NetBSD: if_urtwn.c,v 1.59.2.4 2018/07/28 00:49:43 phil Exp $");
46 1.11 jmcneill
47 1.11 jmcneill #ifdef _KERNEL_OPT
48 1.11 jmcneill #include "opt_inet.h"
49 1.51 skrll #include "opt_usb.h"
50 1.11 jmcneill #endif
51 1.1 nonaka
52 1.1 nonaka #include <sys/param.h>
53 1.1 nonaka #include <sys/sockio.h>
54 1.1 nonaka #include <sys/sysctl.h>
55 1.1 nonaka #include <sys/mbuf.h>
56 1.1 nonaka #include <sys/kernel.h>
57 1.59.2.2 phil #include <sys/kmem.h>
58 1.1 nonaka #include <sys/socket.h>
59 1.1 nonaka #include <sys/systm.h>
60 1.1 nonaka #include <sys/module.h>
61 1.1 nonaka #include <sys/conf.h>
62 1.1 nonaka #include <sys/device.h>
63 1.1 nonaka
64 1.1 nonaka #include <sys/bus.h>
65 1.1 nonaka #include <machine/endian.h>
66 1.1 nonaka #include <sys/intr.h>
67 1.1 nonaka
68 1.1 nonaka #include <net/bpf.h>
69 1.1 nonaka #include <net/if.h>
70 1.1 nonaka #include <net/if_arp.h>
71 1.1 nonaka #include <net/if_dl.h>
72 1.1 nonaka #include <net/if_ether.h>
73 1.1 nonaka #include <net/if_media.h>
74 1.1 nonaka #include <net/if_types.h>
75 1.1 nonaka
76 1.1 nonaka #include <netinet/in.h>
77 1.1 nonaka #include <netinet/in_systm.h>
78 1.1 nonaka #include <netinet/in_var.h>
79 1.1 nonaka #include <netinet/ip.h>
80 1.11 jmcneill #include <netinet/if_inarp.h>
81 1.1 nonaka
82 1.1 nonaka #include <net80211/ieee80211_netbsd.h>
83 1.1 nonaka #include <net80211/ieee80211_var.h>
84 1.1 nonaka #include <net80211/ieee80211_radiotap.h>
85 1.1 nonaka
86 1.1 nonaka #include <dev/firmload.h>
87 1.1 nonaka
88 1.1 nonaka #include <dev/usb/usb.h>
89 1.1 nonaka #include <dev/usb/usbdi.h>
90 1.1 nonaka #include <dev/usb/usbdivar.h>
91 1.1 nonaka #include <dev/usb/usbdi_util.h>
92 1.1 nonaka #include <dev/usb/usbdevs.h>
93 1.1 nonaka
94 1.1 nonaka #include <dev/usb/if_urtwnreg.h>
95 1.1 nonaka #include <dev/usb/if_urtwnvar.h>
96 1.1 nonaka #include <dev/usb/if_urtwn_data.h>
97 1.1 nonaka
98 1.12 christos /*
99 1.12 christos * The sc_write_mtx locking is to prevent sequences of writes from
100 1.12 christos * being intermingled with each other. I don't know if this is really
101 1.12 christos * needed. I have added it just to be on the safe side.
102 1.12 christos */
103 1.12 christos
104 1.1 nonaka #ifdef URTWN_DEBUG
105 1.1 nonaka #define DBG_INIT __BIT(0)
106 1.1 nonaka #define DBG_FN __BIT(1)
107 1.1 nonaka #define DBG_TX __BIT(2)
108 1.1 nonaka #define DBG_RX __BIT(3)
109 1.1 nonaka #define DBG_STM __BIT(4)
110 1.1 nonaka #define DBG_RF __BIT(5)
111 1.1 nonaka #define DBG_REG __BIT(6)
112 1.1 nonaka #define DBG_ALL 0xffffffffU
113 1.59.2.2 phil /* NNN Reset urtwn_debug to 0 when done debugging. */
114 1.59.2.4 phil u_int urtwn_debug = DBG_ALL & ~DBG_REG;
115 1.1 nonaka #define DPRINTFN(n, s) \
116 1.1 nonaka do { if (urtwn_debug & (n)) printf s; } while (/*CONSTCOND*/0)
117 1.1 nonaka #else
118 1.1 nonaka #define DPRINTFN(n, s)
119 1.1 nonaka #endif
120 1.1 nonaka
121 1.38 christos #define URTWN_DEV(v,p) { { USB_VENDOR_##v, USB_PRODUCT_##v##_##p }, 0 }
122 1.32 nonaka #define URTWN_RTL8188E_DEV(v,p) \
123 1.38 christos { { USB_VENDOR_##v, USB_PRODUCT_##v##_##p }, FLAG_RTL8188E }
124 1.49 nat #define URTWN_RTL8192EU_DEV(v,p) \
125 1.49 nat { { USB_VENDOR_##v, USB_PRODUCT_##v##_##p }, FLAG_RTL8192E }
126 1.32 nonaka static const struct urtwn_dev {
127 1.32 nonaka struct usb_devno dev;
128 1.32 nonaka uint32_t flags;
129 1.32 nonaka #define FLAG_RTL8188E __BIT(0)
130 1.49 nat #define FLAG_RTL8192E __BIT(1)
131 1.32 nonaka } urtwn_devs[] = {
132 1.32 nonaka URTWN_DEV(ABOCOM, RTL8188CU_1),
133 1.32 nonaka URTWN_DEV(ABOCOM, RTL8188CU_2),
134 1.32 nonaka URTWN_DEV(ABOCOM, RTL8192CU),
135 1.32 nonaka URTWN_DEV(ASUSTEK, RTL8192CU),
136 1.37 christos URTWN_DEV(ASUSTEK, RTL8192CU_3),
137 1.33 nonaka URTWN_DEV(ASUSTEK, USBN10NANO),
138 1.37 christos URTWN_DEV(ASUSTEK, RTL8192CU_3),
139 1.32 nonaka URTWN_DEV(AZUREWAVE, RTL8188CE_1),
140 1.32 nonaka URTWN_DEV(AZUREWAVE, RTL8188CE_2),
141 1.32 nonaka URTWN_DEV(AZUREWAVE, RTL8188CU),
142 1.37 christos URTWN_DEV(BELKIN, F7D2102),
143 1.32 nonaka URTWN_DEV(BELKIN, RTL8188CU),
144 1.37 christos URTWN_DEV(BELKIN, RTL8188CUS),
145 1.32 nonaka URTWN_DEV(BELKIN, RTL8192CU),
146 1.37 christos URTWN_DEV(BELKIN, RTL8192CU_1),
147 1.37 christos URTWN_DEV(BELKIN, RTL8192CU_2),
148 1.32 nonaka URTWN_DEV(CHICONY, RTL8188CUS_1),
149 1.32 nonaka URTWN_DEV(CHICONY, RTL8188CUS_2),
150 1.32 nonaka URTWN_DEV(CHICONY, RTL8188CUS_3),
151 1.32 nonaka URTWN_DEV(CHICONY, RTL8188CUS_4),
152 1.32 nonaka URTWN_DEV(CHICONY, RTL8188CUS_5),
153 1.37 christos URTWN_DEV(CHICONY, RTL8188CUS_6),
154 1.37 christos URTWN_DEV(COMPARE, RTL8192CU),
155 1.32 nonaka URTWN_DEV(COREGA, RTL8192CU),
156 1.37 christos URTWN_DEV(DLINK, DWA131B),
157 1.32 nonaka URTWN_DEV(DLINK, RTL8188CU),
158 1.32 nonaka URTWN_DEV(DLINK, RTL8192CU_1),
159 1.32 nonaka URTWN_DEV(DLINK, RTL8192CU_2),
160 1.32 nonaka URTWN_DEV(DLINK, RTL8192CU_3),
161 1.37 christos URTWN_DEV(DLINK, RTL8192CU_4),
162 1.32 nonaka URTWN_DEV(EDIMAX, RTL8188CU),
163 1.32 nonaka URTWN_DEV(EDIMAX, RTL8192CU),
164 1.32 nonaka URTWN_DEV(FEIXUN, RTL8188CU),
165 1.32 nonaka URTWN_DEV(FEIXUN, RTL8192CU),
166 1.32 nonaka URTWN_DEV(GUILLEMOT, HWNUP150),
167 1.37 christos URTWN_DEV(GUILLEMOT, RTL8192CU),
168 1.32 nonaka URTWN_DEV(HAWKING, RTL8192CU),
169 1.37 christos URTWN_DEV(HAWKING, RTL8192CU_2),
170 1.32 nonaka URTWN_DEV(HP3, RTL8188CU),
171 1.37 christos URTWN_DEV(IODATA, WNG150UM),
172 1.37 christos URTWN_DEV(IODATA, RTL8192CU),
173 1.32 nonaka URTWN_DEV(NETGEAR, WNA1000M),
174 1.32 nonaka URTWN_DEV(NETGEAR, RTL8192CU),
175 1.32 nonaka URTWN_DEV(NETGEAR4, RTL8188CU),
176 1.32 nonaka URTWN_DEV(NOVATECH, RTL8188CU),
177 1.32 nonaka URTWN_DEV(PLANEX2, RTL8188CU_1),
178 1.32 nonaka URTWN_DEV(PLANEX2, RTL8188CU_2),
179 1.32 nonaka URTWN_DEV(PLANEX2, RTL8192CU),
180 1.32 nonaka URTWN_DEV(PLANEX2, RTL8188CU_3),
181 1.32 nonaka URTWN_DEV(PLANEX2, RTL8188CU_4),
182 1.32 nonaka URTWN_DEV(PLANEX2, RTL8188CUS),
183 1.32 nonaka URTWN_DEV(REALTEK, RTL8188CE_0),
184 1.32 nonaka URTWN_DEV(REALTEK, RTL8188CE_1),
185 1.32 nonaka URTWN_DEV(REALTEK, RTL8188CTV),
186 1.32 nonaka URTWN_DEV(REALTEK, RTL8188CU_0),
187 1.32 nonaka URTWN_DEV(REALTEK, RTL8188CU_1),
188 1.32 nonaka URTWN_DEV(REALTEK, RTL8188CU_2),
189 1.39 leot URTWN_DEV(REALTEK, RTL8188CU_3),
190 1.32 nonaka URTWN_DEV(REALTEK, RTL8188CU_COMBO),
191 1.32 nonaka URTWN_DEV(REALTEK, RTL8188CUS),
192 1.32 nonaka URTWN_DEV(REALTEK, RTL8188RU),
193 1.32 nonaka URTWN_DEV(REALTEK, RTL8188RU_2),
194 1.37 christos URTWN_DEV(REALTEK, RTL8188RU_3),
195 1.32 nonaka URTWN_DEV(REALTEK, RTL8191CU),
196 1.32 nonaka URTWN_DEV(REALTEK, RTL8192CE),
197 1.32 nonaka URTWN_DEV(REALTEK, RTL8192CU),
198 1.32 nonaka URTWN_DEV(SITECOMEU, RTL8188CU),
199 1.32 nonaka URTWN_DEV(SITECOMEU, RTL8188CU_2),
200 1.32 nonaka URTWN_DEV(SITECOMEU, RTL8192CU),
201 1.32 nonaka URTWN_DEV(SITECOMEU, RTL8192CUR2),
202 1.37 christos URTWN_DEV(TPLINK, RTL8192CU),
203 1.32 nonaka URTWN_DEV(TRENDNET, RTL8188CU),
204 1.32 nonaka URTWN_DEV(TRENDNET, RTL8192CU),
205 1.32 nonaka URTWN_DEV(ZYXEL, RTL8192CU),
206 1.32 nonaka
207 1.32 nonaka /* URTWN_RTL8188E */
208 1.46 christos URTWN_RTL8188E_DEV(DLINK, DWA125D1),
209 1.34 nonaka URTWN_RTL8188E_DEV(ELECOM, WDC150SU2M),
210 1.32 nonaka URTWN_RTL8188E_DEV(REALTEK, RTL8188ETV),
211 1.32 nonaka URTWN_RTL8188E_DEV(REALTEK, RTL8188EU),
212 1.50 mlelstv URTWN_RTL8188E_DEV(ABOCOM, RTL8188EU),
213 1.53 jnemeth URTWN_RTL8188E_DEV(TPLINK, RTL8188EU),
214 1.52 skrll
215 1.49 nat /* URTWN_RTL8192EU */
216 1.49 nat URTWN_RTL8192EU_DEV(REALTEK, RTL8192EU),
217 1.54 khorben URTWN_RTL8192EU_DEV(TPLINK, RTL8192EU),
218 1.1 nonaka };
219 1.32 nonaka #undef URTWN_DEV
220 1.32 nonaka #undef URTWN_RTL8188E_DEV
221 1.49 nat #undef URTWN_RTL8192EU_DEV
222 1.1 nonaka
223 1.59.2.4 phil /* urtwn data */
224 1.59.2.4 phil static const uint8_t urtwn_chan_2ghz[] =
225 1.59.2.4 phil { 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14 };
226 1.59.2.4 phil
227 1.59.2.4 phil
228 1.1 nonaka static int urtwn_match(device_t, cfdata_t, void *);
229 1.1 nonaka static void urtwn_attach(device_t, device_t, void *);
230 1.1 nonaka static int urtwn_detach(device_t, int);
231 1.1 nonaka static int urtwn_activate(device_t, enum devact);
232 1.1 nonaka
233 1.1 nonaka CFATTACH_DECL_NEW(urtwn, sizeof(struct urtwn_softc), urtwn_match,
234 1.1 nonaka urtwn_attach, urtwn_detach, urtwn_activate);
235 1.1 nonaka
236 1.1 nonaka static int urtwn_open_pipes(struct urtwn_softc *);
237 1.1 nonaka static void urtwn_close_pipes(struct urtwn_softc *);
238 1.1 nonaka static int urtwn_alloc_rx_list(struct urtwn_softc *);
239 1.1 nonaka static void urtwn_free_rx_list(struct urtwn_softc *);
240 1.1 nonaka static int urtwn_alloc_tx_list(struct urtwn_softc *);
241 1.1 nonaka static void urtwn_free_tx_list(struct urtwn_softc *);
242 1.1 nonaka static void urtwn_task(void *);
243 1.1 nonaka static void urtwn_do_async(struct urtwn_softc *,
244 1.1 nonaka void (*)(struct urtwn_softc *, void *), void *, int);
245 1.1 nonaka static void urtwn_wait_async(struct urtwn_softc *);
246 1.1 nonaka static int urtwn_write_region_1(struct urtwn_softc *, uint16_t, uint8_t *,
247 1.1 nonaka int);
248 1.12 christos static void urtwn_write_1(struct urtwn_softc *, uint16_t, uint8_t);
249 1.12 christos static void urtwn_write_2(struct urtwn_softc *, uint16_t, uint16_t);
250 1.12 christos static void urtwn_write_4(struct urtwn_softc *, uint16_t, uint32_t);
251 1.12 christos static int urtwn_write_region(struct urtwn_softc *, uint16_t, uint8_t *,
252 1.12 christos int);
253 1.1 nonaka static int urtwn_read_region_1(struct urtwn_softc *, uint16_t, uint8_t *,
254 1.1 nonaka int);
255 1.12 christos static uint8_t urtwn_read_1(struct urtwn_softc *, uint16_t);
256 1.12 christos static uint16_t urtwn_read_2(struct urtwn_softc *, uint16_t);
257 1.12 christos static uint32_t urtwn_read_4(struct urtwn_softc *, uint16_t);
258 1.1 nonaka static int urtwn_fw_cmd(struct urtwn_softc *, uint8_t, const void *, int);
259 1.32 nonaka static void urtwn_r92c_rf_write(struct urtwn_softc *, int, uint8_t,
260 1.32 nonaka uint32_t);
261 1.32 nonaka static void urtwn_r88e_rf_write(struct urtwn_softc *, int, uint8_t,
262 1.32 nonaka uint32_t);
263 1.49 nat static void urtwn_r92e_rf_write(struct urtwn_softc *, int, uint8_t,
264 1.49 nat uint32_t);
265 1.1 nonaka static uint32_t urtwn_rf_read(struct urtwn_softc *, int, uint8_t);
266 1.1 nonaka static int urtwn_llt_write(struct urtwn_softc *, uint32_t, uint32_t);
267 1.1 nonaka static uint8_t urtwn_efuse_read_1(struct urtwn_softc *, uint16_t);
268 1.1 nonaka static void urtwn_efuse_read(struct urtwn_softc *);
269 1.32 nonaka static void urtwn_efuse_switch_power(struct urtwn_softc *);
270 1.1 nonaka static int urtwn_read_chipid(struct urtwn_softc *);
271 1.12 christos #ifdef URTWN_DEBUG
272 1.12 christos static void urtwn_dump_rom(struct urtwn_softc *, struct r92c_rom *);
273 1.12 christos #endif
274 1.1 nonaka static void urtwn_read_rom(struct urtwn_softc *);
275 1.32 nonaka static void urtwn_r88e_read_rom(struct urtwn_softc *);
276 1.1 nonaka static int urtwn_media_change(struct ifnet *);
277 1.59.2.4 phil static int urtwn_ra_init(struct ieee80211vap *);
278 1.12 christos static int urtwn_get_nettype(struct urtwn_softc *);
279 1.12 christos static void urtwn_set_nettype0_msr(struct urtwn_softc *, uint8_t);
280 1.1 nonaka static void urtwn_tsf_sync_enable(struct urtwn_softc *);
281 1.1 nonaka static void urtwn_set_led(struct urtwn_softc *, int, int);
282 1.1 nonaka static void urtwn_calib_to(void *);
283 1.1 nonaka static void urtwn_calib_to_cb(struct urtwn_softc *, void *);
284 1.1 nonaka static void urtwn_next_scan(void *);
285 1.59.2.2 phil static int urtwn_newstate(struct ieee80211vap *, enum ieee80211_state,
286 1.1 nonaka int);
287 1.59.2.4 phil // static void urtwn_newstate_cb(struct urtwn_softc *, void *);
288 1.1 nonaka static int urtwn_wme_update(struct ieee80211com *);
289 1.1 nonaka static void urtwn_wme_update_cb(struct urtwn_softc *, void *);
290 1.1 nonaka static void urtwn_update_avgrssi(struct urtwn_softc *, int, int8_t);
291 1.1 nonaka static int8_t urtwn_get_rssi(struct urtwn_softc *, int, void *);
292 1.32 nonaka static int8_t urtwn_r88e_get_rssi(struct urtwn_softc *, int, void *);
293 1.1 nonaka static void urtwn_rx_frame(struct urtwn_softc *, uint8_t *, int);
294 1.42 skrll static void urtwn_rxeof(struct usbd_xfer *, void *, usbd_status);
295 1.42 skrll static void urtwn_txeof(struct usbd_xfer *, void *, usbd_status);
296 1.1 nonaka static int urtwn_tx(struct urtwn_softc *, struct mbuf *,
297 1.12 christos struct ieee80211_node *, struct urtwn_tx_data *);
298 1.42 skrll static struct urtwn_tx_data *
299 1.42 skrll urtwn_get_tx_data(struct urtwn_softc *, size_t);
300 1.1 nonaka static void urtwn_start(struct ifnet *);
301 1.1 nonaka static void urtwn_watchdog(struct ifnet *);
302 1.32 nonaka static int urtwn_r92c_power_on(struct urtwn_softc *);
303 1.49 nat static int urtwn_r92e_power_on(struct urtwn_softc *);
304 1.32 nonaka static int urtwn_r88e_power_on(struct urtwn_softc *);
305 1.1 nonaka static int urtwn_llt_init(struct urtwn_softc *);
306 1.1 nonaka static void urtwn_fw_reset(struct urtwn_softc *);
307 1.32 nonaka static void urtwn_r88e_fw_reset(struct urtwn_softc *);
308 1.1 nonaka static int urtwn_fw_loadpage(struct urtwn_softc *, int, uint8_t *, int);
309 1.1 nonaka static int urtwn_load_firmware(struct urtwn_softc *);
310 1.32 nonaka static int urtwn_r92c_dma_init(struct urtwn_softc *);
311 1.32 nonaka static int urtwn_r88e_dma_init(struct urtwn_softc *);
312 1.1 nonaka static void urtwn_mac_init(struct urtwn_softc *);
313 1.1 nonaka static void urtwn_bb_init(struct urtwn_softc *);
314 1.1 nonaka static void urtwn_rf_init(struct urtwn_softc *);
315 1.1 nonaka static void urtwn_cam_init(struct urtwn_softc *);
316 1.1 nonaka static void urtwn_pa_bias_init(struct urtwn_softc *);
317 1.1 nonaka static void urtwn_rxfilter_init(struct urtwn_softc *);
318 1.1 nonaka static void urtwn_edca_init(struct urtwn_softc *);
319 1.1 nonaka static void urtwn_write_txpower(struct urtwn_softc *, int, uint16_t[]);
320 1.22 christos static void urtwn_get_txpower(struct urtwn_softc *, size_t, u_int, u_int,
321 1.1 nonaka uint16_t[]);
322 1.32 nonaka static void urtwn_r88e_get_txpower(struct urtwn_softc *, size_t, u_int,
323 1.32 nonaka u_int, uint16_t[]);
324 1.1 nonaka static void urtwn_set_txpower(struct urtwn_softc *, u_int, u_int);
325 1.1 nonaka static void urtwn_set_chan(struct urtwn_softc *, struct ieee80211_channel *,
326 1.1 nonaka u_int);
327 1.1 nonaka static void urtwn_iq_calib(struct urtwn_softc *, bool);
328 1.1 nonaka static void urtwn_lc_calib(struct urtwn_softc *);
329 1.1 nonaka static void urtwn_temp_calib(struct urtwn_softc *);
330 1.1 nonaka static int urtwn_init(struct ifnet *);
331 1.1 nonaka static void urtwn_stop(struct ifnet *, int);
332 1.59.2.2 phil static int urtwn_reset(struct ieee80211vap *, u_long);
333 1.1 nonaka static void urtwn_chip_stop(struct urtwn_softc *);
334 1.26 christos static void urtwn_newassoc(struct ieee80211_node *, int);
335 1.49 nat static void urtwn_delay_ms(struct urtwn_softc *, int ms);
336 1.59.2.3 phil /* Functions for wifi refresh */
337 1.59.2.2 phil static struct ieee80211vap *
338 1.59.2.2 phil urtwn_vap_create(struct ieee80211com *,
339 1.59.2.2 phil const char [IFNAMSIZ], int, enum ieee80211_opmode, int,
340 1.59.2.2 phil const uint8_t [IEEE80211_ADDR_LEN],
341 1.59.2.2 phil const uint8_t [IEEE80211_ADDR_LEN]);
342 1.59.2.2 phil static void urtwn_vap_delete(struct ieee80211vap *);
343 1.59.2.2 phil static int urtwn_ioctl(struct ifnet *, u_long, void *);
344 1.59.2.3 phil static void urtwn_parent(struct ieee80211com *);
345 1.59.2.3 phil static void urtwn_scan_start(struct ieee80211com *);
346 1.59.2.3 phil static void urtwn_scan_end(struct ieee80211com *);
347 1.59.2.3 phil static void urtwn_set_channel(struct ieee80211com *);
348 1.59.2.3 phil static int urtwn_transmit(struct ieee80211com *, struct mbuf *);
349 1.59.2.3 phil static int urtwn_raw_xmit(struct ieee80211_node *, struct mbuf *,
350 1.59.2.3 phil const struct ieee80211_bpf_params *);
351 1.59.2.4 phil static void urtwn_getradiocaps(struct ieee80211com *, int, int *,
352 1.59.2.4 phil struct ieee80211_channel []);
353 1.1 nonaka
354 1.1 nonaka /* Aliases. */
355 1.1 nonaka #define urtwn_bb_write urtwn_write_4
356 1.1 nonaka #define urtwn_bb_read urtwn_read_4
357 1.1 nonaka
358 1.32 nonaka #define urtwn_lookup(d,v,p) ((const struct urtwn_dev *)usb_lookup(d,v,p))
359 1.32 nonaka
360 1.48 nat static const uint16_t addaReg[] = {
361 1.48 nat R92C_FPGA0_XCD_SWITCHCTL, R92C_BLUETOOTH, R92C_RX_WAIT_CCA,
362 1.48 nat R92C_TX_CCK_RFON, R92C_TX_CCK_BBON, R92C_TX_OFDM_RFON,
363 1.48 nat R92C_TX_OFDM_BBON, R92C_TX_TO_RX, R92C_TX_TO_TX, R92C_RX_CCK,
364 1.48 nat R92C_RX_OFDM, R92C_RX_WAIT_RIFS, R92C_RX_TO_RX,
365 1.48 nat R92C_STANDBY, R92C_SLEEP, R92C_PMPD_ANAEN
366 1.48 nat };
367 1.48 nat
368 1.1 nonaka static int
369 1.1 nonaka urtwn_match(device_t parent, cfdata_t match, void *aux)
370 1.1 nonaka {
371 1.1 nonaka struct usb_attach_arg *uaa = aux;
372 1.1 nonaka
373 1.49 nat return urtwn_lookup(urtwn_devs, uaa->uaa_vendor, uaa->uaa_product) !=
374 1.49 nat NULL ? UMATCH_VENDOR_PRODUCT : UMATCH_NONE;
375 1.1 nonaka }
376 1.1 nonaka
377 1.1 nonaka static void
378 1.1 nonaka urtwn_attach(device_t parent, device_t self, void *aux)
379 1.1 nonaka {
380 1.1 nonaka struct urtwn_softc *sc = device_private(self);
381 1.1 nonaka struct ieee80211com *ic = &sc->sc_ic;
382 1.1 nonaka struct usb_attach_arg *uaa = aux;
383 1.1 nonaka char *devinfop;
384 1.32 nonaka const struct urtwn_dev *dev;
385 1.47 nat usb_device_request_t req;
386 1.22 christos size_t i;
387 1.22 christos int error;
388 1.1 nonaka
389 1.1 nonaka sc->sc_dev = self;
390 1.42 skrll sc->sc_udev = uaa->uaa_device;
391 1.1 nonaka
392 1.59.2.3 phil /* Name the ic. */
393 1.59.2.3 phil ic->ic_name = "urtwn";
394 1.59.2.3 phil
395 1.32 nonaka sc->chip = 0;
396 1.42 skrll dev = urtwn_lookup(urtwn_devs, uaa->uaa_vendor, uaa->uaa_product);
397 1.32 nonaka if (dev != NULL && ISSET(dev->flags, FLAG_RTL8188E))
398 1.32 nonaka SET(sc->chip, URTWN_CHIP_88E);
399 1.49 nat if (dev != NULL && ISSET(dev->flags, FLAG_RTL8192E))
400 1.49 nat SET(sc->chip, URTWN_CHIP_92EU);
401 1.32 nonaka
402 1.1 nonaka aprint_naive("\n");
403 1.1 nonaka aprint_normal("\n");
404 1.1 nonaka
405 1.12 christos DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
406 1.12 christos
407 1.1 nonaka devinfop = usbd_devinfo_alloc(sc->sc_udev, 0);
408 1.1 nonaka aprint_normal_dev(self, "%s\n", devinfop);
409 1.1 nonaka usbd_devinfo_free(devinfop);
410 1.1 nonaka
411 1.47 nat req.bmRequestType = UT_WRITE_DEVICE;
412 1.47 nat req.bRequest = UR_SET_FEATURE;
413 1.47 nat USETW(req.wValue, UF_DEVICE_REMOTE_WAKEUP);
414 1.47 nat USETW(req.wIndex, UHF_PORT_SUSPEND);
415 1.47 nat USETW(req.wLength, 0);
416 1.47 nat
417 1.47 nat (void) usbd_do_request(sc->sc_udev, &req, 0);
418 1.47 nat
419 1.1 nonaka mutex_init(&sc->sc_task_mtx, MUTEX_DEFAULT, IPL_NET);
420 1.59.2.4 phil printf ("sc_tx_mtx INIT, addr 0x%lx\n", (long) &sc->sc_tx_mtx);
421 1.59.2.4 phil mutex_init(&sc->sc_tx_mtx, MUTEX_DEFAULT, IPL_SOFTNET);
422 1.59.2.4 phil mutex_init(&sc->sc_rx_mtx, MUTEX_DEFAULT, IPL_SOFTNET);
423 1.1 nonaka mutex_init(&sc->sc_fwcmd_mtx, MUTEX_DEFAULT, IPL_NONE);
424 1.12 christos mutex_init(&sc->sc_write_mtx, MUTEX_DEFAULT, IPL_NONE);
425 1.1 nonaka
426 1.18 jmcneill usb_init_task(&sc->sc_task, urtwn_task, sc, 0);
427 1.1 nonaka
428 1.59.2.1 phil /* NNN make these callouts use a vap ... in vap create??? */
429 1.1 nonaka callout_init(&sc->sc_scan_to, 0);
430 1.1 nonaka callout_setfunc(&sc->sc_scan_to, urtwn_next_scan, sc);
431 1.1 nonaka callout_init(&sc->sc_calib_to, 0);
432 1.1 nonaka callout_setfunc(&sc->sc_calib_to, urtwn_calib_to, sc);
433 1.1 nonaka
434 1.6 skrll error = usbd_set_config_no(sc->sc_udev, 1, 0);
435 1.6 skrll if (error != 0) {
436 1.6 skrll aprint_error_dev(self, "failed to set configuration"
437 1.6 skrll ", err=%s\n", usbd_errstr(error));
438 1.1 nonaka goto fail;
439 1.1 nonaka }
440 1.1 nonaka
441 1.1 nonaka /* Get the first interface handle. */
442 1.1 nonaka error = usbd_device2interface_handle(sc->sc_udev, 0, &sc->sc_iface);
443 1.1 nonaka if (error != 0) {
444 1.1 nonaka aprint_error_dev(self, "could not get interface handle\n");
445 1.1 nonaka goto fail;
446 1.1 nonaka }
447 1.1 nonaka
448 1.1 nonaka error = urtwn_read_chipid(sc);
449 1.1 nonaka if (error != 0) {
450 1.1 nonaka aprint_error_dev(self, "unsupported test chip\n");
451 1.1 nonaka goto fail;
452 1.1 nonaka }
453 1.1 nonaka
454 1.1 nonaka /* Determine number of Tx/Rx chains. */
455 1.1 nonaka if (sc->chip & URTWN_CHIP_92C) {
456 1.1 nonaka sc->ntxchains = (sc->chip & URTWN_CHIP_92C_1T2R) ? 1 : 2;
457 1.1 nonaka sc->nrxchains = 2;
458 1.49 nat } else if (sc->chip & URTWN_CHIP_92EU) {
459 1.49 nat sc->ntxchains = 2;
460 1.49 nat sc->nrxchains = 2;
461 1.1 nonaka } else {
462 1.1 nonaka sc->ntxchains = 1;
463 1.1 nonaka sc->nrxchains = 1;
464 1.1 nonaka }
465 1.32 nonaka
466 1.49 nat if (ISSET(sc->chip, URTWN_CHIP_88E) ||
467 1.49 nat ISSET(sc->chip, URTWN_CHIP_92EU))
468 1.32 nonaka urtwn_r88e_read_rom(sc);
469 1.32 nonaka else
470 1.32 nonaka urtwn_read_rom(sc);
471 1.1 nonaka
472 1.22 christos aprint_normal_dev(self, "MAC/BB RTL%s, RF 6052 %zdT%zdR, address %s\n",
473 1.49 nat (sc->chip & URTWN_CHIP_92EU) ? "8192EU" :
474 1.1 nonaka (sc->chip & URTWN_CHIP_92C) ? "8192CU" :
475 1.32 nonaka (sc->chip & URTWN_CHIP_88E) ? "8188EU" :
476 1.1 nonaka (sc->board_type == R92C_BOARD_TYPE_HIGHPA) ? "8188RU" :
477 1.1 nonaka (sc->board_type == R92C_BOARD_TYPE_MINICARD) ? "8188CE-VAU" :
478 1.1 nonaka "8188CUS", sc->ntxchains, sc->nrxchains,
479 1.59.2.1 phil ether_sprintf(ic->ic_macaddr));
480 1.1 nonaka
481 1.1 nonaka error = urtwn_open_pipes(sc);
482 1.1 nonaka if (error != 0) {
483 1.1 nonaka aprint_error_dev(sc->sc_dev, "could not open pipes\n");
484 1.1 nonaka goto fail;
485 1.1 nonaka }
486 1.1 nonaka aprint_normal_dev(self, "%d rx pipe%s, %d tx pipe%s\n",
487 1.1 nonaka sc->rx_npipe, sc->rx_npipe > 1 ? "s" : "",
488 1.1 nonaka sc->tx_npipe, sc->tx_npipe > 1 ? "s" : "");
489 1.1 nonaka
490 1.1 nonaka /*
491 1.1 nonaka * Setup the 802.11 device.
492 1.1 nonaka */
493 1.59.2.2 phil ic->ic_softc = sc;
494 1.1 nonaka ic->ic_phytype = IEEE80211_T_OFDM; /* Not only, but not used. */
495 1.1 nonaka ic->ic_opmode = IEEE80211_M_STA; /* Default to BSS mode. */
496 1.1 nonaka
497 1.1 nonaka /* Set device capabilities. */
498 1.1 nonaka ic->ic_caps =
499 1.1 nonaka IEEE80211_C_MONITOR | /* Monitor mode supported. */
500 1.26 christos IEEE80211_C_IBSS | /* IBSS mode supported */
501 1.26 christos IEEE80211_C_HOSTAP | /* HostAp mode supported */
502 1.1 nonaka IEEE80211_C_SHPREAMBLE | /* Short preamble supported. */
503 1.1 nonaka IEEE80211_C_SHSLOT | /* Short slot time supported. */
504 1.1 nonaka IEEE80211_C_WME | /* 802.11e */
505 1.1 nonaka IEEE80211_C_WPA; /* 802.11i */
506 1.1 nonaka
507 1.59.2.2 phil ic->ic_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
508 1.59.2.2 phil
509 1.1 nonaka /* Set supported .11b and .11g channels (1 through 14). */
510 1.59.2.2 phil ic->ic_nchans = 14; /* NNN ? get this from somewhere? */
511 1.59.2.2 phil for (i = 0; i < 14; i++) {
512 1.1 nonaka ic->ic_channels[i].ic_freq =
513 1.1 nonaka ieee80211_ieee2mhz(i, IEEE80211_CHAN_2GHZ);
514 1.1 nonaka ic->ic_channels[i].ic_flags =
515 1.1 nonaka IEEE80211_CHAN_CCK | IEEE80211_CHAN_OFDM |
516 1.1 nonaka IEEE80211_CHAN_DYN | IEEE80211_CHAN_2GHZ;
517 1.1 nonaka }
518 1.1 nonaka
519 1.1 nonaka ieee80211_ifattach(ic);
520 1.16 jmcneill
521 1.59.2.4 phil /* override default methods NNN Need more here? */
522 1.26 christos ic->ic_newassoc = urtwn_newassoc;
523 1.1 nonaka ic->ic_wme.wme_update = urtwn_wme_update;
524 1.59.2.2 phil ic->ic_vap_create = urtwn_vap_create;
525 1.59.2.2 phil ic->ic_vap_delete = urtwn_vap_delete;
526 1.59.2.3 phil ic->ic_parent = urtwn_parent;
527 1.59.2.3 phil ic->ic_scan_start = urtwn_scan_start;
528 1.59.2.3 phil ic->ic_scan_end = urtwn_scan_end;
529 1.59.2.3 phil ic->ic_set_channel = urtwn_set_channel;
530 1.59.2.3 phil ic->ic_transmit = urtwn_transmit;
531 1.59.2.3 phil ic->ic_raw_xmit = urtwn_raw_xmit;
532 1.59.2.4 phil ic->ic_getradiocaps = urtwn_getradiocaps;
533 1.59.2.3 phil
534 1.1 nonaka
535 1.59.2.2 phil /* Shouldn't do it, but call vap_create??? */
536 1.59.2.2 phil uint8_t bssid[IEEE80211_ADDR_LEN] = {0};
537 1.59.2.1 phil
538 1.59.2.2 phil struct ieee80211vap *vap =
539 1.59.2.2 phil urtwn_vap_create(ic, device_xname(sc->sc_dev),
540 1.59.2.2 phil device_unit(sc->sc_dev), IEEE80211_M_IBSS,
541 1.59.2.2 phil IEEE80211_CLONE_MACADDR, bssid, ic->ic_macaddr);
542 1.59.2.2 phil
543 1.59.2.2 phil if (vap == NULL) {
544 1.59.2.2 phil /* Didn't work ... now what! */
545 1.59.2.2 phil printf ("vap_create didn't work ...\n");
546 1.59.2.2 phil ieee80211_ifdetach(ic);
547 1.59.2.2 phil goto fail;
548 1.59.2.2 phil }
549 1.1 nonaka
550 1.59.2.3 phil /* Debug all! NNN */
551 1.59.2.3 phil vap->iv_debug = IEEE80211_MSG_ANY;
552 1.59.2.3 phil
553 1.59.2.4 phil printf ("Initial vap->iv_flags is 0x%lx\n", (long)vap->iv_flags);
554 1.59.2.4 phil
555 1.59.2.2 phil bpf_attach2(vap->iv_ifp, DLT_IEEE802_11_RADIO,
556 1.1 nonaka sizeof(struct ieee80211_frame) + IEEE80211_RADIOTAP_HDRLEN,
557 1.1 nonaka &sc->sc_drvbpf);
558 1.1 nonaka
559 1.1 nonaka sc->sc_rxtap_len = sizeof(sc->sc_rxtapu);
560 1.1 nonaka sc->sc_rxtap.wr_ihdr.it_len = htole16(sc->sc_rxtap_len);
561 1.1 nonaka sc->sc_rxtap.wr_ihdr.it_present = htole32(URTWN_RX_RADIOTAP_PRESENT);
562 1.1 nonaka
563 1.1 nonaka sc->sc_txtap_len = sizeof(sc->sc_txtapu);
564 1.1 nonaka sc->sc_txtap.wt_ihdr.it_len = htole16(sc->sc_txtap_len);
565 1.1 nonaka sc->sc_txtap.wt_ihdr.it_present = htole32(URTWN_TX_RADIOTAP_PRESENT);
566 1.1 nonaka
567 1.1 nonaka ieee80211_announce(ic);
568 1.1 nonaka
569 1.1 nonaka usbd_add_drv_event(USB_EVENT_DRIVER_ATTACH, sc->sc_udev, sc->sc_dev);
570 1.1 nonaka
571 1.30 mrg if (!pmf_device_register(self, NULL, NULL))
572 1.30 mrg aprint_error_dev(self, "couldn't establish power handler\n");
573 1.30 mrg
574 1.1 nonaka SET(sc->sc_flags, URTWN_FLAG_ATTACHED);
575 1.1 nonaka return;
576 1.1 nonaka
577 1.1 nonaka fail:
578 1.1 nonaka sc->sc_dying = 1;
579 1.1 nonaka aprint_error_dev(self, "attach failed\n");
580 1.1 nonaka }
581 1.1 nonaka
582 1.1 nonaka static int
583 1.1 nonaka urtwn_detach(device_t self, int flags)
584 1.1 nonaka {
585 1.1 nonaka struct urtwn_softc *sc = device_private(self);
586 1.1 nonaka int s;
587 1.1 nonaka
588 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
589 1.1 nonaka
590 1.31 christos pmf_device_deregister(self);
591 1.31 christos
592 1.1 nonaka s = splusb();
593 1.1 nonaka
594 1.1 nonaka sc->sc_dying = 1;
595 1.1 nonaka
596 1.1 nonaka callout_stop(&sc->sc_scan_to);
597 1.1 nonaka callout_stop(&sc->sc_calib_to);
598 1.1 nonaka
599 1.1 nonaka if (ISSET(sc->sc_flags, URTWN_FLAG_ATTACHED)) {
600 1.1 nonaka usb_rem_task(sc->sc_udev, &sc->sc_task);
601 1.59.2.4 phil // urtwn_stop(...) ??
602 1.59.2.4 phil // vap_detach(...) ??
603 1.1 nonaka
604 1.1 nonaka ieee80211_ifdetach(&sc->sc_ic);
605 1.1 nonaka
606 1.42 skrll /* Close Tx/Rx pipes. Abort done by urtwn_stop. */
607 1.1 nonaka urtwn_close_pipes(sc);
608 1.1 nonaka }
609 1.1 nonaka
610 1.1 nonaka splx(s);
611 1.1 nonaka
612 1.1 nonaka usbd_add_drv_event(USB_EVENT_DRIVER_DETACH, sc->sc_udev, sc->sc_dev);
613 1.1 nonaka
614 1.1 nonaka callout_destroy(&sc->sc_scan_to);
615 1.1 nonaka callout_destroy(&sc->sc_calib_to);
616 1.12 christos
617 1.12 christos mutex_destroy(&sc->sc_write_mtx);
618 1.1 nonaka mutex_destroy(&sc->sc_fwcmd_mtx);
619 1.59.2.4 phil printf ("sc_tx_mtx destroy\n");
620 1.1 nonaka mutex_destroy(&sc->sc_tx_mtx);
621 1.49 nat mutex_destroy(&sc->sc_rx_mtx);
622 1.1 nonaka mutex_destroy(&sc->sc_task_mtx);
623 1.1 nonaka
624 1.42 skrll return 0;
625 1.1 nonaka }
626 1.1 nonaka
627 1.1 nonaka static int
628 1.1 nonaka urtwn_activate(device_t self, enum devact act)
629 1.1 nonaka {
630 1.1 nonaka struct urtwn_softc *sc = device_private(self);
631 1.1 nonaka
632 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
633 1.1 nonaka
634 1.1 nonaka switch (act) {
635 1.1 nonaka case DVACT_DEACTIVATE:
636 1.59.2.2 phil if_deactivate(TAILQ_FIRST(&(sc->sc_ic.ic_vaps))->iv_ifp);
637 1.59.2.2 phil
638 1.42 skrll return 0;
639 1.1 nonaka default:
640 1.42 skrll return EOPNOTSUPP;
641 1.1 nonaka }
642 1.1 nonaka }
643 1.1 nonaka
644 1.1 nonaka static int
645 1.1 nonaka urtwn_open_pipes(struct urtwn_softc *sc)
646 1.1 nonaka {
647 1.1 nonaka /* Bulk-out endpoints addresses (from highest to lowest prio). */
648 1.55 skrll static uint8_t epaddr[R92C_MAX_EPOUT];
649 1.55 skrll static uint8_t rxepaddr[R92C_MAX_EPIN];
650 1.1 nonaka usb_interface_descriptor_t *id;
651 1.1 nonaka usb_endpoint_descriptor_t *ed;
652 1.49 nat size_t i, ntx = 0, nrx = 0;
653 1.22 christos int error;
654 1.1 nonaka
655 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
656 1.1 nonaka
657 1.1 nonaka /* Determine the number of bulk-out pipes. */
658 1.1 nonaka id = usbd_get_interface_descriptor(sc->sc_iface);
659 1.1 nonaka for (i = 0; i < id->bNumEndpoints; i++) {
660 1.1 nonaka ed = usbd_interface2endpoint_descriptor(sc->sc_iface, i);
661 1.55 skrll if (ed == NULL || UE_GET_XFERTYPE(ed->bmAttributes) != UE_BULK) {
662 1.55 skrll continue;
663 1.55 skrll }
664 1.55 skrll if (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_OUT) {
665 1.55 skrll if (ntx < sizeof(epaddr))
666 1.55 skrll epaddr[ntx] = ed->bEndpointAddress;
667 1.1 nonaka ntx++;
668 1.49 nat }
669 1.55 skrll if (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN) {
670 1.55 skrll if (nrx < sizeof(rxepaddr))
671 1.55 skrll rxepaddr[nrx] = ed->bEndpointAddress;
672 1.49 nat nrx++;
673 1.49 nat }
674 1.1 nonaka }
675 1.55 skrll if (nrx == 0 || nrx > R92C_MAX_EPIN) {
676 1.55 skrll aprint_error_dev(sc->sc_dev,
677 1.55 skrll "%zd: invalid number of Rx bulk pipes\n", nrx);
678 1.55 skrll return EIO;
679 1.55 skrll }
680 1.1 nonaka if (ntx == 0 || ntx > R92C_MAX_EPOUT) {
681 1.1 nonaka aprint_error_dev(sc->sc_dev,
682 1.22 christos "%zd: invalid number of Tx bulk pipes\n", ntx);
683 1.42 skrll return EIO;
684 1.1 nonaka }
685 1.55 skrll DPRINTFN(DBG_INIT, ("%s: %s: found %zd/%zd bulk-in/out pipes\n",
686 1.55 skrll device_xname(sc->sc_dev), __func__, nrx, ntx));
687 1.49 nat sc->rx_npipe = nrx;
688 1.1 nonaka sc->tx_npipe = ntx;
689 1.1 nonaka
690 1.1 nonaka /* Open bulk-in pipe at address 0x81. */
691 1.49 nat for (i = 0; i < nrx; i++) {
692 1.49 nat error = usbd_open_pipe(sc->sc_iface, rxepaddr[i],
693 1.49 nat USBD_EXCLUSIVE_USE, &sc->rx_pipe[i]);
694 1.49 nat if (error != 0) {
695 1.49 nat aprint_error_dev(sc->sc_dev,
696 1.49 nat "could not open Rx bulk pipe 0x%02x: %d\n",
697 1.49 nat rxepaddr[i], error);
698 1.49 nat goto fail;
699 1.49 nat }
700 1.1 nonaka }
701 1.1 nonaka
702 1.1 nonaka /* Open bulk-out pipes (up to 3). */
703 1.1 nonaka for (i = 0; i < ntx; i++) {
704 1.1 nonaka error = usbd_open_pipe(sc->sc_iface, epaddr[i],
705 1.1 nonaka USBD_EXCLUSIVE_USE, &sc->tx_pipe[i]);
706 1.1 nonaka if (error != 0) {
707 1.1 nonaka aprint_error_dev(sc->sc_dev,
708 1.12 christos "could not open Tx bulk pipe 0x%02x: %d\n",
709 1.12 christos epaddr[i], error);
710 1.1 nonaka goto fail;
711 1.1 nonaka }
712 1.1 nonaka }
713 1.1 nonaka
714 1.1 nonaka /* Map 802.11 access categories to USB pipes. */
715 1.1 nonaka sc->ac2idx[WME_AC_BK] =
716 1.1 nonaka sc->ac2idx[WME_AC_BE] = (ntx == 3) ? 2 : ((ntx == 2) ? 1 : 0);
717 1.1 nonaka sc->ac2idx[WME_AC_VI] = (ntx == 3) ? 1 : 0;
718 1.1 nonaka sc->ac2idx[WME_AC_VO] = 0; /* Always use highest prio. */
719 1.1 nonaka
720 1.1 nonaka fail:
721 1.1 nonaka if (error != 0)
722 1.1 nonaka urtwn_close_pipes(sc);
723 1.42 skrll return error;
724 1.1 nonaka }
725 1.1 nonaka
726 1.1 nonaka static void
727 1.1 nonaka urtwn_close_pipes(struct urtwn_softc *sc)
728 1.1 nonaka {
729 1.42 skrll struct usbd_pipe *pipe;
730 1.22 christos size_t i;
731 1.1 nonaka
732 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
733 1.1 nonaka
734 1.49 nat /* Close Rx pipes. */
735 1.22 christos CTASSERT(sizeof(pipe) == sizeof(void *));
736 1.49 nat for (i = 0; i < sc->rx_npipe; i++) {
737 1.49 nat pipe = atomic_swap_ptr(&sc->rx_pipe[i], NULL);
738 1.49 nat if (pipe != NULL) {
739 1.49 nat usbd_close_pipe(pipe);
740 1.49 nat }
741 1.1 nonaka }
742 1.49 nat
743 1.1 nonaka /* Close Tx pipes. */
744 1.49 nat for (i = 0; i < sc->tx_npipe; i++) {
745 1.22 christos pipe = atomic_swap_ptr(&sc->tx_pipe[i], NULL);
746 1.22 christos if (pipe != NULL) {
747 1.22 christos usbd_close_pipe(pipe);
748 1.22 christos }
749 1.1 nonaka }
750 1.1 nonaka }
751 1.1 nonaka
752 1.1 nonaka static int
753 1.1 nonaka urtwn_alloc_rx_list(struct urtwn_softc *sc)
754 1.1 nonaka {
755 1.1 nonaka struct urtwn_rx_data *data;
756 1.22 christos size_t i;
757 1.22 christos int error = 0;
758 1.1 nonaka
759 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
760 1.1 nonaka
761 1.49 nat for (size_t j = 0; j < sc->rx_npipe; j++) {
762 1.49 nat TAILQ_INIT(&sc->rx_free_list[j]);
763 1.49 nat for (i = 0; i < URTWN_RX_LIST_COUNT; i++) {
764 1.59.2.4 phil printf ("alloc rx_data[%ld][%ld]\n", j, i);
765 1.49 nat data = &sc->rx_data[j][i];
766 1.1 nonaka
767 1.49 nat data->sc = sc; /* Backpointer for callbacks. */
768 1.1 nonaka
769 1.49 nat error = usbd_create_xfer(sc->rx_pipe[j], URTWN_RXBUFSZ,
770 1.56 skrll 0, 0, &data->xfer);
771 1.49 nat if (error) {
772 1.49 nat aprint_error_dev(sc->sc_dev,
773 1.49 nat "could not allocate xfer\n");
774 1.49 nat break;
775 1.49 nat }
776 1.49 nat
777 1.49 nat data->buf = usbd_get_buffer(data->xfer);
778 1.49 nat TAILQ_INSERT_TAIL(&sc->rx_free_list[j], data, next);
779 1.1 nonaka }
780 1.1 nonaka }
781 1.1 nonaka if (error != 0)
782 1.1 nonaka urtwn_free_rx_list(sc);
783 1.42 skrll return error;
784 1.1 nonaka }
785 1.1 nonaka
786 1.1 nonaka static void
787 1.1 nonaka urtwn_free_rx_list(struct urtwn_softc *sc)
788 1.1 nonaka {
789 1.42 skrll struct usbd_xfer *xfer;
790 1.22 christos size_t i;
791 1.1 nonaka
792 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
793 1.1 nonaka
794 1.1 nonaka /* NB: Caller must abort pipe first. */
795 1.49 nat for (size_t j = 0; j < sc->rx_npipe; j++) {
796 1.49 nat for (i = 0; i < URTWN_RX_LIST_COUNT; i++) {
797 1.49 nat CTASSERT(sizeof(xfer) == sizeof(void *));
798 1.49 nat xfer = atomic_swap_ptr(&sc->rx_data[j][i].xfer, NULL);
799 1.49 nat if (xfer != NULL)
800 1.49 nat usbd_destroy_xfer(xfer);
801 1.49 nat }
802 1.1 nonaka }
803 1.1 nonaka }
804 1.1 nonaka
805 1.1 nonaka static int
806 1.1 nonaka urtwn_alloc_tx_list(struct urtwn_softc *sc)
807 1.1 nonaka {
808 1.1 nonaka struct urtwn_tx_data *data;
809 1.22 christos size_t i;
810 1.22 christos int error = 0;
811 1.1 nonaka
812 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
813 1.1 nonaka
814 1.59.2.4 phil printf ("enter sc_tx_mtx, adr is 0x%lx\n", (long)&sc->sc_tx_mtx);
815 1.12 christos mutex_enter(&sc->sc_tx_mtx);
816 1.42 skrll for (size_t j = 0; j < sc->tx_npipe; j++) {
817 1.42 skrll TAILQ_INIT(&sc->tx_free_list[j]);
818 1.42 skrll for (i = 0; i < URTWN_TX_LIST_COUNT; i++) {
819 1.42 skrll data = &sc->tx_data[j][i];
820 1.42 skrll
821 1.42 skrll data->sc = sc; /* Backpointer for callbacks. */
822 1.42 skrll data->pidx = j;
823 1.42 skrll
824 1.42 skrll error = usbd_create_xfer(sc->tx_pipe[j],
825 1.42 skrll URTWN_TXBUFSZ, USBD_FORCE_SHORT_XFER, 0,
826 1.42 skrll &data->xfer);
827 1.42 skrll if (error) {
828 1.42 skrll aprint_error_dev(sc->sc_dev,
829 1.42 skrll "could not allocate xfer\n");
830 1.42 skrll goto fail;
831 1.42 skrll }
832 1.1 nonaka
833 1.42 skrll data->buf = usbd_get_buffer(data->xfer);
834 1.1 nonaka
835 1.42 skrll /* Append this Tx buffer to our free list. */
836 1.42 skrll TAILQ_INSERT_TAIL(&sc->tx_free_list[j], data, next);
837 1.1 nonaka }
838 1.1 nonaka }
839 1.12 christos mutex_exit(&sc->sc_tx_mtx);
840 1.59.2.4 phil printf ("exit sc_tx_mtx\n");
841 1.42 skrll return 0;
842 1.1 nonaka
843 1.1 nonaka fail:
844 1.1 nonaka urtwn_free_tx_list(sc);
845 1.12 christos mutex_exit(&sc->sc_tx_mtx);
846 1.59.2.4 phil printf ("exit sc_tx_mtx\n");
847 1.59.2.4 phil printf ("Out of urtwn_alloc_tx_list with error.\n");
848 1.42 skrll return error;
849 1.1 nonaka }
850 1.1 nonaka
851 1.1 nonaka static void
852 1.1 nonaka urtwn_free_tx_list(struct urtwn_softc *sc)
853 1.1 nonaka {
854 1.42 skrll struct usbd_xfer *xfer;
855 1.22 christos size_t i;
856 1.1 nonaka
857 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
858 1.1 nonaka
859 1.1 nonaka /* NB: Caller must abort pipe first. */
860 1.42 skrll for (size_t j = 0; j < sc->tx_npipe; j++) {
861 1.42 skrll for (i = 0; i < URTWN_TX_LIST_COUNT; i++) {
862 1.42 skrll CTASSERT(sizeof(xfer) == sizeof(void *));
863 1.42 skrll xfer = atomic_swap_ptr(&sc->tx_data[j][i].xfer, NULL);
864 1.42 skrll if (xfer != NULL)
865 1.42 skrll usbd_destroy_xfer(xfer);
866 1.42 skrll }
867 1.1 nonaka }
868 1.1 nonaka }
869 1.1 nonaka
870 1.1 nonaka static void
871 1.1 nonaka urtwn_task(void *arg)
872 1.1 nonaka {
873 1.1 nonaka struct urtwn_softc *sc = arg;
874 1.1 nonaka struct urtwn_host_cmd_ring *ring = &sc->cmdq;
875 1.1 nonaka struct urtwn_host_cmd *cmd;
876 1.1 nonaka int s;
877 1.1 nonaka
878 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
879 1.1 nonaka
880 1.1 nonaka /* Process host commands. */
881 1.1 nonaka s = splusb();
882 1.1 nonaka mutex_spin_enter(&sc->sc_task_mtx);
883 1.1 nonaka while (ring->next != ring->cur) {
884 1.1 nonaka cmd = &ring->cmd[ring->next];
885 1.1 nonaka mutex_spin_exit(&sc->sc_task_mtx);
886 1.1 nonaka splx(s);
887 1.16 jmcneill /* Invoke callback with kernel lock held. */
888 1.1 nonaka cmd->cb(sc, cmd->data);
889 1.1 nonaka s = splusb();
890 1.1 nonaka mutex_spin_enter(&sc->sc_task_mtx);
891 1.1 nonaka ring->queued--;
892 1.1 nonaka ring->next = (ring->next + 1) % URTWN_HOST_CMD_RING_COUNT;
893 1.1 nonaka }
894 1.1 nonaka mutex_spin_exit(&sc->sc_task_mtx);
895 1.1 nonaka wakeup(&sc->cmdq);
896 1.1 nonaka splx(s);
897 1.1 nonaka }
898 1.1 nonaka
899 1.1 nonaka static void
900 1.59.2.1 phil urtwn_do_async(struct urtwn_softc *sc, void (*cb)(struct urtwn_softc*, void *),
901 1.1 nonaka void *arg, int len)
902 1.1 nonaka {
903 1.1 nonaka struct urtwn_host_cmd_ring *ring = &sc->cmdq;
904 1.1 nonaka struct urtwn_host_cmd *cmd;
905 1.1 nonaka int s;
906 1.1 nonaka
907 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s: cb=%p, arg=%p, len=%d\n",
908 1.1 nonaka device_xname(sc->sc_dev), __func__, cb, arg, len));
909 1.1 nonaka
910 1.1 nonaka s = splusb();
911 1.1 nonaka mutex_spin_enter(&sc->sc_task_mtx);
912 1.1 nonaka cmd = &ring->cmd[ring->cur];
913 1.1 nonaka cmd->cb = cb;
914 1.1 nonaka KASSERT(len <= sizeof(cmd->data));
915 1.1 nonaka memcpy(cmd->data, arg, len);
916 1.1 nonaka ring->cur = (ring->cur + 1) % URTWN_HOST_CMD_RING_COUNT;
917 1.1 nonaka
918 1.1 nonaka /* If there is no pending command already, schedule a task. */
919 1.1 nonaka if (!sc->sc_dying && ++ring->queued == 1) {
920 1.1 nonaka mutex_spin_exit(&sc->sc_task_mtx);
921 1.1 nonaka usb_add_task(sc->sc_udev, &sc->sc_task, USB_TASKQ_DRIVER);
922 1.1 nonaka } else
923 1.1 nonaka mutex_spin_exit(&sc->sc_task_mtx);
924 1.1 nonaka splx(s);
925 1.1 nonaka }
926 1.1 nonaka
927 1.1 nonaka static void
928 1.1 nonaka urtwn_wait_async(struct urtwn_softc *sc)
929 1.1 nonaka {
930 1.1 nonaka
931 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
932 1.1 nonaka
933 1.1 nonaka /* Wait for all queued asynchronous commands to complete. */
934 1.1 nonaka while (sc->cmdq.queued > 0)
935 1.1 nonaka tsleep(&sc->cmdq, 0, "endtask", 0);
936 1.1 nonaka }
937 1.1 nonaka
938 1.1 nonaka static int
939 1.1 nonaka urtwn_write_region_1(struct urtwn_softc *sc, uint16_t addr, uint8_t *buf,
940 1.1 nonaka int len)
941 1.1 nonaka {
942 1.1 nonaka usb_device_request_t req;
943 1.1 nonaka usbd_status error;
944 1.1 nonaka
945 1.12 christos KASSERT(mutex_owned(&sc->sc_write_mtx));
946 1.12 christos
947 1.1 nonaka req.bmRequestType = UT_WRITE_VENDOR_DEVICE;
948 1.1 nonaka req.bRequest = R92C_REQ_REGS;
949 1.1 nonaka USETW(req.wValue, addr);
950 1.1 nonaka USETW(req.wIndex, 0);
951 1.1 nonaka USETW(req.wLength, len);
952 1.1 nonaka error = usbd_do_request(sc->sc_udev, &req, buf);
953 1.1 nonaka if (error != USBD_NORMAL_COMPLETION) {
954 1.1 nonaka DPRINTFN(DBG_REG, ("%s: %s: error=%d: addr=0x%x, len=%d\n",
955 1.1 nonaka device_xname(sc->sc_dev), __func__, error, addr, len));
956 1.1 nonaka }
957 1.42 skrll return error;
958 1.1 nonaka }
959 1.1 nonaka
960 1.1 nonaka static void
961 1.1 nonaka urtwn_write_1(struct urtwn_softc *sc, uint16_t addr, uint8_t val)
962 1.1 nonaka {
963 1.1 nonaka
964 1.1 nonaka DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
965 1.1 nonaka device_xname(sc->sc_dev), __func__, addr, val));
966 1.1 nonaka
967 1.1 nonaka urtwn_write_region_1(sc, addr, &val, 1);
968 1.1 nonaka }
969 1.1 nonaka
970 1.1 nonaka static void
971 1.1 nonaka urtwn_write_2(struct urtwn_softc *sc, uint16_t addr, uint16_t val)
972 1.1 nonaka {
973 1.1 nonaka uint8_t buf[2];
974 1.1 nonaka
975 1.1 nonaka DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
976 1.1 nonaka device_xname(sc->sc_dev), __func__, addr, val));
977 1.1 nonaka
978 1.1 nonaka buf[0] = (uint8_t)val;
979 1.1 nonaka buf[1] = (uint8_t)(val >> 8);
980 1.1 nonaka urtwn_write_region_1(sc, addr, buf, 2);
981 1.1 nonaka }
982 1.1 nonaka
983 1.1 nonaka static void
984 1.1 nonaka urtwn_write_4(struct urtwn_softc *sc, uint16_t addr, uint32_t val)
985 1.1 nonaka {
986 1.1 nonaka uint8_t buf[4];
987 1.1 nonaka
988 1.1 nonaka DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
989 1.1 nonaka device_xname(sc->sc_dev), __func__, addr, val));
990 1.1 nonaka
991 1.1 nonaka buf[0] = (uint8_t)val;
992 1.1 nonaka buf[1] = (uint8_t)(val >> 8);
993 1.1 nonaka buf[2] = (uint8_t)(val >> 16);
994 1.1 nonaka buf[3] = (uint8_t)(val >> 24);
995 1.1 nonaka urtwn_write_region_1(sc, addr, buf, 4);
996 1.1 nonaka }
997 1.1 nonaka
998 1.1 nonaka static int
999 1.1 nonaka urtwn_write_region(struct urtwn_softc *sc, uint16_t addr, uint8_t *buf, int len)
1000 1.1 nonaka {
1001 1.1 nonaka
1002 1.1 nonaka DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, len=0x%x\n",
1003 1.1 nonaka device_xname(sc->sc_dev), __func__, addr, len));
1004 1.1 nonaka
1005 1.1 nonaka return urtwn_write_region_1(sc, addr, buf, len);
1006 1.1 nonaka }
1007 1.1 nonaka
1008 1.1 nonaka static int
1009 1.1 nonaka urtwn_read_region_1(struct urtwn_softc *sc, uint16_t addr, uint8_t *buf,
1010 1.1 nonaka int len)
1011 1.1 nonaka {
1012 1.1 nonaka usb_device_request_t req;
1013 1.1 nonaka usbd_status error;
1014 1.1 nonaka
1015 1.1 nonaka req.bmRequestType = UT_READ_VENDOR_DEVICE;
1016 1.1 nonaka req.bRequest = R92C_REQ_REGS;
1017 1.1 nonaka USETW(req.wValue, addr);
1018 1.1 nonaka USETW(req.wIndex, 0);
1019 1.1 nonaka USETW(req.wLength, len);
1020 1.1 nonaka error = usbd_do_request(sc->sc_udev, &req, buf);
1021 1.1 nonaka if (error != USBD_NORMAL_COMPLETION) {
1022 1.1 nonaka DPRINTFN(DBG_REG, ("%s: %s: error=%d: addr=0x%x, len=%d\n",
1023 1.1 nonaka device_xname(sc->sc_dev), __func__, error, addr, len));
1024 1.1 nonaka }
1025 1.42 skrll return error;
1026 1.1 nonaka }
1027 1.1 nonaka
1028 1.1 nonaka static uint8_t
1029 1.1 nonaka urtwn_read_1(struct urtwn_softc *sc, uint16_t addr)
1030 1.1 nonaka {
1031 1.1 nonaka uint8_t val;
1032 1.1 nonaka
1033 1.1 nonaka if (urtwn_read_region_1(sc, addr, &val, 1) != USBD_NORMAL_COMPLETION)
1034 1.42 skrll return 0xff;
1035 1.1 nonaka
1036 1.1 nonaka DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
1037 1.1 nonaka device_xname(sc->sc_dev), __func__, addr, val));
1038 1.42 skrll return val;
1039 1.1 nonaka }
1040 1.1 nonaka
1041 1.1 nonaka static uint16_t
1042 1.1 nonaka urtwn_read_2(struct urtwn_softc *sc, uint16_t addr)
1043 1.1 nonaka {
1044 1.1 nonaka uint8_t buf[2];
1045 1.1 nonaka uint16_t val;
1046 1.1 nonaka
1047 1.1 nonaka if (urtwn_read_region_1(sc, addr, buf, 2) != USBD_NORMAL_COMPLETION)
1048 1.42 skrll return 0xffff;
1049 1.1 nonaka
1050 1.1 nonaka val = LE_READ_2(&buf[0]);
1051 1.1 nonaka DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
1052 1.1 nonaka device_xname(sc->sc_dev), __func__, addr, val));
1053 1.42 skrll return val;
1054 1.1 nonaka }
1055 1.1 nonaka
1056 1.1 nonaka static uint32_t
1057 1.1 nonaka urtwn_read_4(struct urtwn_softc *sc, uint16_t addr)
1058 1.1 nonaka {
1059 1.1 nonaka uint8_t buf[4];
1060 1.1 nonaka uint32_t val;
1061 1.1 nonaka
1062 1.1 nonaka if (urtwn_read_region_1(sc, addr, buf, 4) != USBD_NORMAL_COMPLETION)
1063 1.42 skrll return 0xffffffff;
1064 1.1 nonaka
1065 1.1 nonaka val = LE_READ_4(&buf[0]);
1066 1.1 nonaka DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
1067 1.1 nonaka device_xname(sc->sc_dev), __func__, addr, val));
1068 1.42 skrll return val;
1069 1.1 nonaka }
1070 1.1 nonaka
1071 1.1 nonaka static int
1072 1.1 nonaka urtwn_fw_cmd(struct urtwn_softc *sc, uint8_t id, const void *buf, int len)
1073 1.1 nonaka {
1074 1.1 nonaka struct r92c_fw_cmd cmd;
1075 1.1 nonaka uint8_t *cp;
1076 1.1 nonaka int fwcur;
1077 1.1 nonaka int ntries;
1078 1.1 nonaka
1079 1.1 nonaka DPRINTFN(DBG_REG, ("%s: %s: id=%d, buf=%p, len=%d\n",
1080 1.1 nonaka device_xname(sc->sc_dev), __func__, id, buf, len));
1081 1.1 nonaka
1082 1.12 christos KASSERT(mutex_owned(&sc->sc_write_mtx));
1083 1.12 christos
1084 1.1 nonaka mutex_enter(&sc->sc_fwcmd_mtx);
1085 1.1 nonaka fwcur = sc->fwcur;
1086 1.1 nonaka sc->fwcur = (sc->fwcur + 1) % R92C_H2C_NBOX;
1087 1.1 nonaka mutex_exit(&sc->sc_fwcmd_mtx);
1088 1.1 nonaka
1089 1.1 nonaka /* Wait for current FW box to be empty. */
1090 1.1 nonaka for (ntries = 0; ntries < 100; ntries++) {
1091 1.1 nonaka if (!(urtwn_read_1(sc, R92C_HMETFR) & (1 << fwcur)))
1092 1.1 nonaka break;
1093 1.49 nat DELAY(10);
1094 1.1 nonaka }
1095 1.1 nonaka if (ntries == 100) {
1096 1.1 nonaka aprint_error_dev(sc->sc_dev,
1097 1.1 nonaka "could not send firmware command %d\n", id);
1098 1.42 skrll return ETIMEDOUT;
1099 1.1 nonaka }
1100 1.1 nonaka
1101 1.1 nonaka memset(&cmd, 0, sizeof(cmd));
1102 1.1 nonaka KASSERT(len <= sizeof(cmd.msg));
1103 1.1 nonaka memcpy(cmd.msg, buf, len);
1104 1.1 nonaka
1105 1.1 nonaka /* Write the first word last since that will trigger the FW. */
1106 1.1 nonaka cp = (uint8_t *)&cmd;
1107 1.49 nat cmd.id = id;
1108 1.1 nonaka if (len >= 4) {
1109 1.49 nat if (!ISSET(sc->chip, URTWN_CHIP_92EU)) {
1110 1.49 nat cmd.id |= R92C_CMD_FLAG_EXT;
1111 1.49 nat urtwn_write_region(sc, R92C_HMEBOX_EXT(fwcur),
1112 1.49 nat &cp[1], 2);
1113 1.49 nat urtwn_write_4(sc, R92C_HMEBOX(fwcur),
1114 1.49 nat cp[0] + (cp[3] << 8) + (cp[4] << 16) +
1115 1.49 nat (cp[5] << 24));
1116 1.49 nat } else {
1117 1.49 nat urtwn_write_region(sc, R92E_HMEBOX_EXT(fwcur),
1118 1.49 nat &cp[4], 2);
1119 1.49 nat urtwn_write_4(sc, R92C_HMEBOX(fwcur),
1120 1.49 nat cp[0] + (cp[1] << 8) + (cp[2] << 16) +
1121 1.49 nat (cp[3] << 24));
1122 1.49 nat }
1123 1.1 nonaka } else {
1124 1.1 nonaka urtwn_write_region(sc, R92C_HMEBOX(fwcur), cp, len);
1125 1.1 nonaka }
1126 1.1 nonaka
1127 1.42 skrll return 0;
1128 1.1 nonaka }
1129 1.1 nonaka
1130 1.32 nonaka static __inline void
1131 1.32 nonaka urtwn_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr, uint32_t val)
1132 1.32 nonaka {
1133 1.32 nonaka
1134 1.32 nonaka sc->sc_rf_write(sc, chain, addr, val);
1135 1.32 nonaka }
1136 1.32 nonaka
1137 1.1 nonaka static void
1138 1.32 nonaka urtwn_r92c_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr,
1139 1.32 nonaka uint32_t val)
1140 1.1 nonaka {
1141 1.1 nonaka
1142 1.1 nonaka urtwn_bb_write(sc, R92C_LSSI_PARAM(chain),
1143 1.1 nonaka SM(R92C_LSSI_PARAM_ADDR, addr) | SM(R92C_LSSI_PARAM_DATA, val));
1144 1.1 nonaka }
1145 1.1 nonaka
1146 1.32 nonaka static void
1147 1.32 nonaka urtwn_r88e_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr,
1148 1.32 nonaka uint32_t val)
1149 1.32 nonaka {
1150 1.32 nonaka
1151 1.32 nonaka urtwn_bb_write(sc, R92C_LSSI_PARAM(chain),
1152 1.32 nonaka SM(R88E_LSSI_PARAM_ADDR, addr) | SM(R92C_LSSI_PARAM_DATA, val));
1153 1.32 nonaka }
1154 1.32 nonaka
1155 1.49 nat static void
1156 1.49 nat urtwn_r92e_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr,
1157 1.49 nat uint32_t val)
1158 1.49 nat {
1159 1.49 nat
1160 1.49 nat urtwn_bb_write(sc, R92C_LSSI_PARAM(chain),
1161 1.49 nat SM(R88E_LSSI_PARAM_ADDR, addr) | SM(R92C_LSSI_PARAM_DATA, val));
1162 1.49 nat }
1163 1.49 nat
1164 1.1 nonaka static uint32_t
1165 1.1 nonaka urtwn_rf_read(struct urtwn_softc *sc, int chain, uint8_t addr)
1166 1.1 nonaka {
1167 1.1 nonaka uint32_t reg[R92C_MAX_CHAINS], val;
1168 1.1 nonaka
1169 1.1 nonaka reg[0] = urtwn_bb_read(sc, R92C_HSSI_PARAM2(0));
1170 1.1 nonaka if (chain != 0) {
1171 1.1 nonaka reg[chain] = urtwn_bb_read(sc, R92C_HSSI_PARAM2(chain));
1172 1.1 nonaka }
1173 1.1 nonaka
1174 1.1 nonaka urtwn_bb_write(sc, R92C_HSSI_PARAM2(0),
1175 1.1 nonaka reg[0] & ~R92C_HSSI_PARAM2_READ_EDGE);
1176 1.1 nonaka DELAY(1000);
1177 1.1 nonaka
1178 1.1 nonaka urtwn_bb_write(sc, R92C_HSSI_PARAM2(chain),
1179 1.1 nonaka RW(reg[chain], R92C_HSSI_PARAM2_READ_ADDR, addr) |
1180 1.1 nonaka R92C_HSSI_PARAM2_READ_EDGE);
1181 1.1 nonaka DELAY(1000);
1182 1.1 nonaka
1183 1.1 nonaka urtwn_bb_write(sc, R92C_HSSI_PARAM2(0),
1184 1.1 nonaka reg[0] | R92C_HSSI_PARAM2_READ_EDGE);
1185 1.1 nonaka DELAY(1000);
1186 1.1 nonaka
1187 1.1 nonaka if (urtwn_bb_read(sc, R92C_HSSI_PARAM1(chain)) & R92C_HSSI_PARAM1_PI) {
1188 1.1 nonaka val = urtwn_bb_read(sc, R92C_HSPI_READBACK(chain));
1189 1.1 nonaka } else {
1190 1.1 nonaka val = urtwn_bb_read(sc, R92C_LSSI_READBACK(chain));
1191 1.1 nonaka }
1192 1.42 skrll return MS(val, R92C_LSSI_READBACK_DATA);
1193 1.1 nonaka }
1194 1.1 nonaka
1195 1.1 nonaka static int
1196 1.1 nonaka urtwn_llt_write(struct urtwn_softc *sc, uint32_t addr, uint32_t data)
1197 1.1 nonaka {
1198 1.1 nonaka int ntries;
1199 1.1 nonaka
1200 1.12 christos KASSERT(mutex_owned(&sc->sc_write_mtx));
1201 1.12 christos
1202 1.1 nonaka urtwn_write_4(sc, R92C_LLT_INIT,
1203 1.1 nonaka SM(R92C_LLT_INIT_OP, R92C_LLT_INIT_OP_WRITE) |
1204 1.1 nonaka SM(R92C_LLT_INIT_ADDR, addr) |
1205 1.1 nonaka SM(R92C_LLT_INIT_DATA, data));
1206 1.1 nonaka /* Wait for write operation to complete. */
1207 1.1 nonaka for (ntries = 0; ntries < 20; ntries++) {
1208 1.1 nonaka if (MS(urtwn_read_4(sc, R92C_LLT_INIT), R92C_LLT_INIT_OP) ==
1209 1.1 nonaka R92C_LLT_INIT_OP_NO_ACTIVE) {
1210 1.1 nonaka /* Done */
1211 1.42 skrll return 0;
1212 1.1 nonaka }
1213 1.1 nonaka DELAY(5);
1214 1.1 nonaka }
1215 1.42 skrll return ETIMEDOUT;
1216 1.1 nonaka }
1217 1.1 nonaka
1218 1.1 nonaka static uint8_t
1219 1.1 nonaka urtwn_efuse_read_1(struct urtwn_softc *sc, uint16_t addr)
1220 1.1 nonaka {
1221 1.1 nonaka uint32_t reg;
1222 1.1 nonaka int ntries;
1223 1.1 nonaka
1224 1.12 christos KASSERT(mutex_owned(&sc->sc_write_mtx));
1225 1.12 christos
1226 1.1 nonaka reg = urtwn_read_4(sc, R92C_EFUSE_CTRL);
1227 1.1 nonaka reg = RW(reg, R92C_EFUSE_CTRL_ADDR, addr);
1228 1.1 nonaka reg &= ~R92C_EFUSE_CTRL_VALID;
1229 1.1 nonaka urtwn_write_4(sc, R92C_EFUSE_CTRL, reg);
1230 1.1 nonaka
1231 1.1 nonaka /* Wait for read operation to complete. */
1232 1.1 nonaka for (ntries = 0; ntries < 100; ntries++) {
1233 1.1 nonaka reg = urtwn_read_4(sc, R92C_EFUSE_CTRL);
1234 1.1 nonaka if (reg & R92C_EFUSE_CTRL_VALID) {
1235 1.1 nonaka /* Done */
1236 1.42 skrll return MS(reg, R92C_EFUSE_CTRL_DATA);
1237 1.1 nonaka }
1238 1.1 nonaka DELAY(5);
1239 1.1 nonaka }
1240 1.1 nonaka aprint_error_dev(sc->sc_dev,
1241 1.1 nonaka "could not read efuse byte at address 0x%04x\n", addr);
1242 1.42 skrll return 0xff;
1243 1.1 nonaka }
1244 1.1 nonaka
1245 1.1 nonaka static void
1246 1.1 nonaka urtwn_efuse_read(struct urtwn_softc *sc)
1247 1.1 nonaka {
1248 1.1 nonaka uint8_t *rom = (uint8_t *)&sc->rom;
1249 1.1 nonaka uint32_t reg;
1250 1.1 nonaka uint16_t addr = 0;
1251 1.1 nonaka uint8_t off, msk;
1252 1.22 christos size_t i;
1253 1.1 nonaka
1254 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
1255 1.1 nonaka
1256 1.12 christos KASSERT(mutex_owned(&sc->sc_write_mtx));
1257 1.12 christos
1258 1.32 nonaka urtwn_efuse_switch_power(sc);
1259 1.32 nonaka
1260 1.1 nonaka memset(&sc->rom, 0xff, sizeof(sc->rom));
1261 1.1 nonaka while (addr < 512) {
1262 1.1 nonaka reg = urtwn_efuse_read_1(sc, addr);
1263 1.1 nonaka if (reg == 0xff)
1264 1.1 nonaka break;
1265 1.1 nonaka addr++;
1266 1.1 nonaka off = reg >> 4;
1267 1.1 nonaka msk = reg & 0xf;
1268 1.1 nonaka for (i = 0; i < 4; i++) {
1269 1.1 nonaka if (msk & (1U << i))
1270 1.1 nonaka continue;
1271 1.1 nonaka
1272 1.1 nonaka rom[off * 8 + i * 2 + 0] = urtwn_efuse_read_1(sc, addr);
1273 1.1 nonaka addr++;
1274 1.1 nonaka rom[off * 8 + i * 2 + 1] = urtwn_efuse_read_1(sc, addr);
1275 1.1 nonaka addr++;
1276 1.1 nonaka }
1277 1.1 nonaka }
1278 1.1 nonaka #ifdef URTWN_DEBUG
1279 1.1 nonaka if (urtwn_debug & DBG_INIT) {
1280 1.1 nonaka /* Dump ROM content. */
1281 1.1 nonaka printf("%s: %s", device_xname(sc->sc_dev), __func__);
1282 1.1 nonaka for (i = 0; i < (int)sizeof(sc->rom); i++)
1283 1.1 nonaka printf(":%02x", rom[i]);
1284 1.1 nonaka printf("\n");
1285 1.1 nonaka }
1286 1.1 nonaka #endif
1287 1.1 nonaka }
1288 1.1 nonaka
1289 1.32 nonaka static void
1290 1.32 nonaka urtwn_efuse_switch_power(struct urtwn_softc *sc)
1291 1.32 nonaka {
1292 1.32 nonaka uint32_t reg;
1293 1.32 nonaka
1294 1.32 nonaka reg = urtwn_read_2(sc, R92C_SYS_ISO_CTRL);
1295 1.32 nonaka if (!(reg & R92C_SYS_ISO_CTRL_PWC_EV12V)) {
1296 1.32 nonaka urtwn_write_2(sc, R92C_SYS_ISO_CTRL,
1297 1.32 nonaka reg | R92C_SYS_ISO_CTRL_PWC_EV12V);
1298 1.32 nonaka }
1299 1.32 nonaka reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
1300 1.32 nonaka if (!(reg & R92C_SYS_FUNC_EN_ELDR)) {
1301 1.32 nonaka urtwn_write_2(sc, R92C_SYS_FUNC_EN,
1302 1.32 nonaka reg | R92C_SYS_FUNC_EN_ELDR);
1303 1.32 nonaka }
1304 1.32 nonaka reg = urtwn_read_2(sc, R92C_SYS_CLKR);
1305 1.32 nonaka if ((reg & (R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M)) !=
1306 1.32 nonaka (R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M)) {
1307 1.32 nonaka urtwn_write_2(sc, R92C_SYS_CLKR,
1308 1.32 nonaka reg | R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M);
1309 1.32 nonaka }
1310 1.32 nonaka }
1311 1.32 nonaka
1312 1.1 nonaka static int
1313 1.1 nonaka urtwn_read_chipid(struct urtwn_softc *sc)
1314 1.1 nonaka {
1315 1.1 nonaka uint32_t reg;
1316 1.1 nonaka
1317 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
1318 1.1 nonaka
1319 1.49 nat if (ISSET(sc->chip, URTWN_CHIP_88E) ||
1320 1.49 nat ISSET(sc->chip, URTWN_CHIP_92EU))
1321 1.42 skrll return 0;
1322 1.32 nonaka
1323 1.1 nonaka reg = urtwn_read_4(sc, R92C_SYS_CFG);
1324 1.1 nonaka if (reg & R92C_SYS_CFG_TRP_VAUX_EN) {
1325 1.1 nonaka /* test chip, not supported */
1326 1.42 skrll return EIO;
1327 1.1 nonaka }
1328 1.1 nonaka if (reg & R92C_SYS_CFG_TYPE_92C) {
1329 1.1 nonaka sc->chip |= URTWN_CHIP_92C;
1330 1.1 nonaka /* Check if it is a castrated 8192C. */
1331 1.1 nonaka if (MS(urtwn_read_4(sc, R92C_HPON_FSM),
1332 1.1 nonaka R92C_HPON_FSM_CHIP_BONDING_ID) ==
1333 1.1 nonaka R92C_HPON_FSM_CHIP_BONDING_ID_92C_1T2R) {
1334 1.1 nonaka sc->chip |= URTWN_CHIP_92C_1T2R;
1335 1.1 nonaka }
1336 1.1 nonaka }
1337 1.1 nonaka if (reg & R92C_SYS_CFG_VENDOR_UMC) {
1338 1.1 nonaka sc->chip |= URTWN_CHIP_UMC;
1339 1.1 nonaka if (MS(reg, R92C_SYS_CFG_CHIP_VER_RTL) == 0) {
1340 1.1 nonaka sc->chip |= URTWN_CHIP_UMC_A_CUT;
1341 1.1 nonaka }
1342 1.1 nonaka }
1343 1.42 skrll return 0;
1344 1.1 nonaka }
1345 1.1 nonaka
1346 1.1 nonaka #ifdef URTWN_DEBUG
1347 1.1 nonaka static void
1348 1.1 nonaka urtwn_dump_rom(struct urtwn_softc *sc, struct r92c_rom *rp)
1349 1.1 nonaka {
1350 1.1 nonaka
1351 1.1 nonaka aprint_normal_dev(sc->sc_dev,
1352 1.1 nonaka "id 0x%04x, dbg_sel 0x%x, vid 0x%x, pid 0x%x\n",
1353 1.1 nonaka rp->id, rp->dbg_sel, rp->vid, rp->pid);
1354 1.1 nonaka
1355 1.1 nonaka aprint_normal_dev(sc->sc_dev,
1356 1.1 nonaka "usb_opt 0x%x, ep_setting 0x%x, usb_phy 0x%x\n",
1357 1.1 nonaka rp->usb_opt, rp->ep_setting, rp->usb_phy);
1358 1.1 nonaka
1359 1.1 nonaka aprint_normal_dev(sc->sc_dev,
1360 1.1 nonaka "macaddr %02x:%02x:%02x:%02x:%02x:%02x\n",
1361 1.1 nonaka rp->macaddr[0], rp->macaddr[1],
1362 1.1 nonaka rp->macaddr[2], rp->macaddr[3],
1363 1.1 nonaka rp->macaddr[4], rp->macaddr[5]);
1364 1.1 nonaka
1365 1.1 nonaka aprint_normal_dev(sc->sc_dev,
1366 1.1 nonaka "string %s, subcustomer_id 0x%x\n",
1367 1.1 nonaka rp->string, rp->subcustomer_id);
1368 1.1 nonaka
1369 1.1 nonaka aprint_normal_dev(sc->sc_dev,
1370 1.1 nonaka "cck_tx_pwr c0: %d %d %d, c1: %d %d %d\n",
1371 1.1 nonaka rp->cck_tx_pwr[0][0], rp->cck_tx_pwr[0][1], rp->cck_tx_pwr[0][2],
1372 1.1 nonaka rp->cck_tx_pwr[1][0], rp->cck_tx_pwr[1][1], rp->cck_tx_pwr[1][2]);
1373 1.1 nonaka
1374 1.1 nonaka aprint_normal_dev(sc->sc_dev,
1375 1.1 nonaka "ht40_1s_tx_pwr c0 %d %d %d, c1 %d %d %d\n",
1376 1.1 nonaka rp->ht40_1s_tx_pwr[0][0], rp->ht40_1s_tx_pwr[0][1],
1377 1.1 nonaka rp->ht40_1s_tx_pwr[0][2],
1378 1.1 nonaka rp->ht40_1s_tx_pwr[1][0], rp->ht40_1s_tx_pwr[1][1],
1379 1.1 nonaka rp->ht40_1s_tx_pwr[1][2]);
1380 1.1 nonaka
1381 1.1 nonaka aprint_normal_dev(sc->sc_dev,
1382 1.1 nonaka "ht40_2s_tx_pwr_diff c0: %d %d %d, c1: %d %d %d\n",
1383 1.1 nonaka rp->ht40_2s_tx_pwr_diff[0] & 0xf, rp->ht40_2s_tx_pwr_diff[1] & 0xf,
1384 1.1 nonaka rp->ht40_2s_tx_pwr_diff[2] & 0xf,
1385 1.1 nonaka rp->ht40_2s_tx_pwr_diff[0] >> 4, rp->ht40_2s_tx_pwr_diff[1] & 0xf,
1386 1.1 nonaka rp->ht40_2s_tx_pwr_diff[2] >> 4);
1387 1.1 nonaka
1388 1.1 nonaka aprint_normal_dev(sc->sc_dev,
1389 1.1 nonaka "ht20_tx_pwr_diff c0: %d %d %d, c1: %d %d %d\n",
1390 1.1 nonaka rp->ht20_tx_pwr_diff[0] & 0xf, rp->ht20_tx_pwr_diff[1] & 0xf,
1391 1.1 nonaka rp->ht20_tx_pwr_diff[2] & 0xf,
1392 1.1 nonaka rp->ht20_tx_pwr_diff[0] >> 4, rp->ht20_tx_pwr_diff[1] >> 4,
1393 1.1 nonaka rp->ht20_tx_pwr_diff[2] >> 4);
1394 1.1 nonaka
1395 1.1 nonaka aprint_normal_dev(sc->sc_dev,
1396 1.1 nonaka "ofdm_tx_pwr_diff c0: %d %d %d, c1: %d %d %d\n",
1397 1.1 nonaka rp->ofdm_tx_pwr_diff[0] & 0xf, rp->ofdm_tx_pwr_diff[1] & 0xf,
1398 1.1 nonaka rp->ofdm_tx_pwr_diff[2] & 0xf,
1399 1.1 nonaka rp->ofdm_tx_pwr_diff[0] >> 4, rp->ofdm_tx_pwr_diff[1] >> 4,
1400 1.1 nonaka rp->ofdm_tx_pwr_diff[2] >> 4);
1401 1.1 nonaka
1402 1.1 nonaka aprint_normal_dev(sc->sc_dev,
1403 1.1 nonaka "ht40_max_pwr_offset c0: %d %d %d, c1: %d %d %d\n",
1404 1.1 nonaka rp->ht40_max_pwr[0] & 0xf, rp->ht40_max_pwr[1] & 0xf,
1405 1.1 nonaka rp->ht40_max_pwr[2] & 0xf,
1406 1.1 nonaka rp->ht40_max_pwr[0] >> 4, rp->ht40_max_pwr[1] >> 4,
1407 1.1 nonaka rp->ht40_max_pwr[2] >> 4);
1408 1.1 nonaka
1409 1.1 nonaka aprint_normal_dev(sc->sc_dev,
1410 1.1 nonaka "ht20_max_pwr_offset c0: %d %d %d, c1: %d %d %d\n",
1411 1.1 nonaka rp->ht20_max_pwr[0] & 0xf, rp->ht20_max_pwr[1] & 0xf,
1412 1.1 nonaka rp->ht20_max_pwr[2] & 0xf,
1413 1.1 nonaka rp->ht20_max_pwr[0] >> 4, rp->ht20_max_pwr[1] >> 4,
1414 1.1 nonaka rp->ht20_max_pwr[2] >> 4);
1415 1.1 nonaka
1416 1.1 nonaka aprint_normal_dev(sc->sc_dev,
1417 1.1 nonaka "xtal_calib %d, tssi %d %d, thermal %d\n",
1418 1.1 nonaka rp->xtal_calib, rp->tssi[0], rp->tssi[1], rp->thermal_meter);
1419 1.1 nonaka
1420 1.1 nonaka aprint_normal_dev(sc->sc_dev,
1421 1.1 nonaka "rf_opt1 0x%x, rf_opt2 0x%x, rf_opt3 0x%x, rf_opt4 0x%x\n",
1422 1.1 nonaka rp->rf_opt1, rp->rf_opt2, rp->rf_opt3, rp->rf_opt4);
1423 1.1 nonaka
1424 1.1 nonaka aprint_normal_dev(sc->sc_dev,
1425 1.1 nonaka "channnel_plan %d, version %d customer_id 0x%x\n",
1426 1.1 nonaka rp->channel_plan, rp->version, rp->curstomer_id);
1427 1.1 nonaka }
1428 1.1 nonaka #endif
1429 1.1 nonaka
1430 1.1 nonaka static void
1431 1.1 nonaka urtwn_read_rom(struct urtwn_softc *sc)
1432 1.1 nonaka {
1433 1.1 nonaka struct ieee80211com *ic = &sc->sc_ic;
1434 1.1 nonaka struct r92c_rom *rom = &sc->rom;
1435 1.1 nonaka
1436 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
1437 1.1 nonaka
1438 1.12 christos mutex_enter(&sc->sc_write_mtx);
1439 1.12 christos
1440 1.1 nonaka /* Read full ROM image. */
1441 1.1 nonaka urtwn_efuse_read(sc);
1442 1.1 nonaka #ifdef URTWN_DEBUG
1443 1.1 nonaka if (urtwn_debug & DBG_REG)
1444 1.1 nonaka urtwn_dump_rom(sc, rom);
1445 1.1 nonaka #endif
1446 1.1 nonaka
1447 1.1 nonaka /* XXX Weird but this is what the vendor driver does. */
1448 1.1 nonaka sc->pa_setting = urtwn_efuse_read_1(sc, 0x1fa);
1449 1.1 nonaka sc->board_type = MS(rom->rf_opt1, R92C_ROM_RF1_BOARD_TYPE);
1450 1.1 nonaka sc->regulatory = MS(rom->rf_opt1, R92C_ROM_RF1_REGULATORY);
1451 1.1 nonaka
1452 1.1 nonaka DPRINTFN(DBG_INIT,
1453 1.1 nonaka ("%s: %s: PA setting=0x%x, board=0x%x, regulatory=%d\n",
1454 1.1 nonaka device_xname(sc->sc_dev), __func__, sc->pa_setting,
1455 1.1 nonaka sc->board_type, sc->regulatory));
1456 1.1 nonaka
1457 1.59.2.1 phil IEEE80211_ADDR_COPY(ic->ic_macaddr, rom->macaddr);
1458 1.12 christos
1459 1.32 nonaka sc->sc_rf_write = urtwn_r92c_rf_write;
1460 1.32 nonaka sc->sc_power_on = urtwn_r92c_power_on;
1461 1.32 nonaka sc->sc_dma_init = urtwn_r92c_dma_init;
1462 1.32 nonaka
1463 1.32 nonaka mutex_exit(&sc->sc_write_mtx);
1464 1.32 nonaka }
1465 1.32 nonaka
1466 1.32 nonaka static void
1467 1.32 nonaka urtwn_r88e_read_rom(struct urtwn_softc *sc)
1468 1.32 nonaka {
1469 1.32 nonaka struct ieee80211com *ic = &sc->sc_ic;
1470 1.32 nonaka uint8_t *rom = sc->r88e_rom;
1471 1.32 nonaka uint32_t reg;
1472 1.32 nonaka uint16_t addr = 0;
1473 1.32 nonaka uint8_t off, msk, tmp;
1474 1.32 nonaka int i;
1475 1.32 nonaka
1476 1.32 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
1477 1.32 nonaka
1478 1.32 nonaka mutex_enter(&sc->sc_write_mtx);
1479 1.32 nonaka
1480 1.32 nonaka off = 0;
1481 1.32 nonaka urtwn_efuse_switch_power(sc);
1482 1.32 nonaka
1483 1.32 nonaka /* Read full ROM image. */
1484 1.32 nonaka memset(&sc->r88e_rom, 0xff, sizeof(sc->r88e_rom));
1485 1.49 nat while (addr < 4096) {
1486 1.32 nonaka reg = urtwn_efuse_read_1(sc, addr);
1487 1.32 nonaka if (reg == 0xff)
1488 1.32 nonaka break;
1489 1.32 nonaka addr++;
1490 1.32 nonaka if ((reg & 0x1f) == 0x0f) {
1491 1.32 nonaka tmp = (reg & 0xe0) >> 5;
1492 1.32 nonaka reg = urtwn_efuse_read_1(sc, addr);
1493 1.32 nonaka if ((reg & 0x0f) != 0x0f)
1494 1.32 nonaka off = ((reg & 0xf0) >> 1) | tmp;
1495 1.32 nonaka addr++;
1496 1.32 nonaka } else
1497 1.32 nonaka off = reg >> 4;
1498 1.32 nonaka msk = reg & 0xf;
1499 1.32 nonaka for (i = 0; i < 4; i++) {
1500 1.32 nonaka if (msk & (1 << i))
1501 1.32 nonaka continue;
1502 1.32 nonaka rom[off * 8 + i * 2 + 0] = urtwn_efuse_read_1(sc, addr);
1503 1.32 nonaka addr++;
1504 1.32 nonaka rom[off * 8 + i * 2 + 1] = urtwn_efuse_read_1(sc, addr);
1505 1.32 nonaka addr++;
1506 1.32 nonaka }
1507 1.32 nonaka }
1508 1.32 nonaka #ifdef URTWN_DEBUG
1509 1.32 nonaka if (urtwn_debug & DBG_REG) {
1510 1.32 nonaka }
1511 1.32 nonaka #endif
1512 1.32 nonaka
1513 1.32 nonaka addr = 0x10;
1514 1.32 nonaka for (i = 0; i < 6; i++)
1515 1.32 nonaka sc->cck_tx_pwr[i] = sc->r88e_rom[addr++];
1516 1.32 nonaka for (i = 0; i < 5; i++)
1517 1.32 nonaka sc->ht40_tx_pwr[i] = sc->r88e_rom[addr++];
1518 1.32 nonaka sc->bw20_tx_pwr_diff = (sc->r88e_rom[addr] & 0xf0) >> 4;
1519 1.32 nonaka if (sc->bw20_tx_pwr_diff & 0x08)
1520 1.32 nonaka sc->bw20_tx_pwr_diff |= 0xf0;
1521 1.32 nonaka sc->ofdm_tx_pwr_diff = (sc->r88e_rom[addr] & 0xf);
1522 1.32 nonaka if (sc->ofdm_tx_pwr_diff & 0x08)
1523 1.32 nonaka sc->ofdm_tx_pwr_diff |= 0xf0;
1524 1.32 nonaka sc->regulatory = MS(sc->r88e_rom[0xc1], R92C_ROM_RF1_REGULATORY);
1525 1.32 nonaka
1526 1.59.2.1 phil IEEE80211_ADDR_COPY(ic->ic_macaddr, &sc->r88e_rom[0xd7]);
1527 1.32 nonaka
1528 1.49 nat if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
1529 1.49 nat sc->sc_power_on = urtwn_r92e_power_on;
1530 1.49 nat sc->sc_rf_write = urtwn_r92e_rf_write;
1531 1.49 nat } else {
1532 1.49 nat sc->sc_power_on = urtwn_r88e_power_on;
1533 1.49 nat sc->sc_rf_write = urtwn_r88e_rf_write;
1534 1.49 nat }
1535 1.32 nonaka sc->sc_dma_init = urtwn_r88e_dma_init;
1536 1.32 nonaka
1537 1.12 christos mutex_exit(&sc->sc_write_mtx);
1538 1.1 nonaka }
1539 1.1 nonaka
1540 1.59.2.1 phil static __unused int
1541 1.1 nonaka urtwn_media_change(struct ifnet *ifp)
1542 1.1 nonaka {
1543 1.1 nonaka #ifdef URTWN_DEBUG
1544 1.59.2.3 phil struct ieee80211vap *vap = ifp->if_softc;
1545 1.59.2.3 phil struct urtwn_softc *sc = vap->iv_ic->ic_softc;
1546 1.1 nonaka #endif
1547 1.1 nonaka int error;
1548 1.1 nonaka
1549 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
1550 1.1 nonaka
1551 1.1 nonaka if ((error = ieee80211_media_change(ifp)) != ENETRESET)
1552 1.42 skrll return error;
1553 1.1 nonaka
1554 1.1 nonaka if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) ==
1555 1.1 nonaka (IFF_UP | IFF_RUNNING)) {
1556 1.1 nonaka urtwn_init(ifp);
1557 1.1 nonaka }
1558 1.42 skrll return 0;
1559 1.1 nonaka }
1560 1.1 nonaka
1561 1.1 nonaka /*
1562 1.1 nonaka * Initialize rate adaptation in firmware.
1563 1.1 nonaka */
1564 1.1 nonaka static int
1565 1.59.2.4 phil urtwn_ra_init(struct ieee80211vap *vap)
1566 1.1 nonaka {
1567 1.1 nonaka static const uint8_t map[] = {
1568 1.1 nonaka 2, 4, 11, 22, 12, 18, 24, 36, 48, 72, 96, 108
1569 1.1 nonaka };
1570 1.59.2.4 phil struct ieee80211com *ic = vap->iv_ic;
1571 1.59.2.4 phil struct urtwn_softc *sc = ic->ic_softc;
1572 1.59.2.4 phil struct ieee80211_node *ni = vap->iv_bss;
1573 1.1 nonaka struct ieee80211_rateset *rs = &ni->ni_rates;
1574 1.59.2.4 phil
1575 1.1 nonaka struct r92c_fw_cmd_macid_cfg cmd;
1576 1.1 nonaka uint32_t rates, basicrates;
1577 1.49 nat uint32_t mask, rrsr_mask, rrsr_rate;
1578 1.1 nonaka uint8_t mode;
1579 1.22 christos size_t maxrate, maxbasicrate, i, j;
1580 1.22 christos int error;
1581 1.1 nonaka
1582 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
1583 1.1 nonaka
1584 1.12 christos KASSERT(mutex_owned(&sc->sc_write_mtx));
1585 1.12 christos
1586 1.1 nonaka /* Get normal and basic rates mask. */
1587 1.49 nat rates = basicrates = 1;
1588 1.1 nonaka maxrate = maxbasicrate = 0;
1589 1.1 nonaka for (i = 0; i < rs->rs_nrates; i++) {
1590 1.1 nonaka /* Convert 802.11 rate to HW rate index. */
1591 1.22 christos for (j = 0; j < __arraycount(map); j++) {
1592 1.1 nonaka if ((rs->rs_rates[i] & IEEE80211_RATE_VAL) == map[j]) {
1593 1.1 nonaka break;
1594 1.1 nonaka }
1595 1.1 nonaka }
1596 1.1 nonaka if (j == __arraycount(map)) {
1597 1.1 nonaka /* Unknown rate, skip. */
1598 1.1 nonaka continue;
1599 1.1 nonaka }
1600 1.1 nonaka
1601 1.1 nonaka rates |= 1U << j;
1602 1.1 nonaka if (j > maxrate) {
1603 1.1 nonaka maxrate = j;
1604 1.1 nonaka }
1605 1.1 nonaka
1606 1.1 nonaka if (rs->rs_rates[i] & IEEE80211_RATE_BASIC) {
1607 1.1 nonaka basicrates |= 1U << j;
1608 1.1 nonaka if (j > maxbasicrate) {
1609 1.1 nonaka maxbasicrate = j;
1610 1.1 nonaka }
1611 1.1 nonaka }
1612 1.1 nonaka }
1613 1.1 nonaka if (ic->ic_curmode == IEEE80211_MODE_11B) {
1614 1.1 nonaka mode = R92C_RAID_11B;
1615 1.1 nonaka } else {
1616 1.1 nonaka mode = R92C_RAID_11BG;
1617 1.1 nonaka }
1618 1.1 nonaka DPRINTFN(DBG_INIT, ("%s: %s: mode=0x%x rates=0x%x, basicrates=0x%x, "
1619 1.22 christos "maxrate=%zx, maxbasicrate=%zx\n",
1620 1.1 nonaka device_xname(sc->sc_dev), __func__, mode, rates, basicrates,
1621 1.1 nonaka maxrate, maxbasicrate));
1622 1.49 nat
1623 1.59.2.4 phil if (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE) {
1624 1.49 nat maxbasicrate |= R92C_RATE_SHORTGI;
1625 1.49 nat maxrate |= R92C_RATE_SHORTGI;
1626 1.59.2.4 phil }
1627 1.1 nonaka
1628 1.1 nonaka /* Set rates mask for group addressed frames. */
1629 1.1 nonaka cmd.macid = URTWN_MACID_BC | URTWN_MACID_VALID;
1630 1.59.2.4 phil if (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE)
1631 1.49 nat cmd.macid |= URTWN_MACID_SHORTGI;
1632 1.49 nat
1633 1.1 nonaka mask = (mode << 28) | basicrates;
1634 1.1 nonaka cmd.mask[0] = (uint8_t)mask;
1635 1.1 nonaka cmd.mask[1] = (uint8_t)(mask >> 8);
1636 1.1 nonaka cmd.mask[2] = (uint8_t)(mask >> 16);
1637 1.1 nonaka cmd.mask[3] = (uint8_t)(mask >> 24);
1638 1.1 nonaka error = urtwn_fw_cmd(sc, R92C_CMD_MACID_CONFIG, &cmd, sizeof(cmd));
1639 1.1 nonaka if (error != 0) {
1640 1.1 nonaka aprint_error_dev(sc->sc_dev,
1641 1.1 nonaka "could not add broadcast station\n");
1642 1.42 skrll return error;
1643 1.1 nonaka }
1644 1.1 nonaka /* Set initial MRR rate. */
1645 1.22 christos DPRINTFN(DBG_INIT, ("%s: %s: maxbasicrate=%zd\n",
1646 1.1 nonaka device_xname(sc->sc_dev), __func__, maxbasicrate));
1647 1.1 nonaka urtwn_write_1(sc, R92C_INIDATA_RATE_SEL(URTWN_MACID_BC), maxbasicrate);
1648 1.1 nonaka
1649 1.1 nonaka /* Set rates mask for unicast frames. */
1650 1.1 nonaka cmd.macid = URTWN_MACID_BSS | URTWN_MACID_VALID;
1651 1.59.2.4 phil if (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE)
1652 1.49 nat cmd.macid |= URTWN_MACID_SHORTGI;
1653 1.49 nat
1654 1.1 nonaka mask = (mode << 28) | rates;
1655 1.1 nonaka cmd.mask[0] = (uint8_t)mask;
1656 1.1 nonaka cmd.mask[1] = (uint8_t)(mask >> 8);
1657 1.1 nonaka cmd.mask[2] = (uint8_t)(mask >> 16);
1658 1.1 nonaka cmd.mask[3] = (uint8_t)(mask >> 24);
1659 1.1 nonaka error = urtwn_fw_cmd(sc, R92C_CMD_MACID_CONFIG, &cmd, sizeof(cmd));
1660 1.1 nonaka if (error != 0) {
1661 1.1 nonaka aprint_error_dev(sc->sc_dev, "could not add BSS station\n");
1662 1.42 skrll return error;
1663 1.1 nonaka }
1664 1.1 nonaka /* Set initial MRR rate. */
1665 1.22 christos DPRINTFN(DBG_INIT, ("%s: %s: maxrate=%zd\n", device_xname(sc->sc_dev),
1666 1.1 nonaka __func__, maxrate));
1667 1.1 nonaka urtwn_write_1(sc, R92C_INIDATA_RATE_SEL(URTWN_MACID_BSS), maxrate);
1668 1.1 nonaka
1669 1.59.2.1 phil #if notyet
1670 1.59.2.1 phil /* NNN appears to have no fixed rate anywhere. */
1671 1.49 nat rrsr_rate = ic->ic_fixed_rate;
1672 1.49 nat if (rrsr_rate == -1)
1673 1.59.2.1 phil #endif
1674 1.49 nat rrsr_rate = 11;
1675 1.49 nat
1676 1.49 nat rrsr_mask = 0xffff >> (15 - rrsr_rate);
1677 1.49 nat urtwn_write_2(sc, R92C_RRSR, rrsr_mask);
1678 1.49 nat
1679 1.59.2.1 phil #if notyet
1680 1.1 nonaka /* Indicate highest supported rate. */
1681 1.1 nonaka ni->ni_txrate = rs->rs_nrates - 1;
1682 1.59.2.1 phil #endif
1683 1.42 skrll return 0;
1684 1.1 nonaka }
1685 1.1 nonaka
1686 1.1 nonaka static int
1687 1.1 nonaka urtwn_get_nettype(struct urtwn_softc *sc)
1688 1.1 nonaka {
1689 1.1 nonaka struct ieee80211com *ic = &sc->sc_ic;
1690 1.1 nonaka int type;
1691 1.1 nonaka
1692 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
1693 1.1 nonaka
1694 1.1 nonaka switch (ic->ic_opmode) {
1695 1.1 nonaka case IEEE80211_M_STA:
1696 1.1 nonaka type = R92C_CR_NETTYPE_INFRA;
1697 1.1 nonaka break;
1698 1.1 nonaka
1699 1.1 nonaka case IEEE80211_M_IBSS:
1700 1.1 nonaka type = R92C_CR_NETTYPE_ADHOC;
1701 1.1 nonaka break;
1702 1.1 nonaka
1703 1.1 nonaka default:
1704 1.1 nonaka type = R92C_CR_NETTYPE_NOLINK;
1705 1.1 nonaka break;
1706 1.1 nonaka }
1707 1.1 nonaka
1708 1.42 skrll return type;
1709 1.1 nonaka }
1710 1.1 nonaka
1711 1.1 nonaka static void
1712 1.1 nonaka urtwn_set_nettype0_msr(struct urtwn_softc *sc, uint8_t type)
1713 1.1 nonaka {
1714 1.1 nonaka uint8_t reg;
1715 1.1 nonaka
1716 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s: type=%d\n", device_xname(sc->sc_dev),
1717 1.1 nonaka __func__, type));
1718 1.1 nonaka
1719 1.12 christos KASSERT(mutex_owned(&sc->sc_write_mtx));
1720 1.12 christos
1721 1.1 nonaka reg = urtwn_read_1(sc, R92C_CR + 2) & 0x0c;
1722 1.1 nonaka urtwn_write_1(sc, R92C_CR + 2, reg | type);
1723 1.1 nonaka }
1724 1.1 nonaka
1725 1.1 nonaka static void
1726 1.1 nonaka urtwn_tsf_sync_enable(struct urtwn_softc *sc)
1727 1.1 nonaka {
1728 1.59.2.4 phil struct ieee80211vap *vap = TAILQ_FIRST(&sc->sc_ic.ic_vaps);
1729 1.59.2.4 phil struct ieee80211_node *ni = vap->iv_bss;
1730 1.1 nonaka uint64_t tsf;
1731 1.1 nonaka
1732 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
1733 1.1 nonaka
1734 1.12 christos KASSERT(mutex_owned(&sc->sc_write_mtx));
1735 1.12 christos
1736 1.1 nonaka /* Enable TSF synchronization. */
1737 1.1 nonaka urtwn_write_1(sc, R92C_BCN_CTRL,
1738 1.1 nonaka urtwn_read_1(sc, R92C_BCN_CTRL) & ~R92C_BCN_CTRL_DIS_TSF_UDT0);
1739 1.1 nonaka
1740 1.1 nonaka /* Correct TSF */
1741 1.1 nonaka urtwn_write_1(sc, R92C_BCN_CTRL,
1742 1.1 nonaka urtwn_read_1(sc, R92C_BCN_CTRL) & ~R92C_BCN_CTRL_EN_BCN);
1743 1.1 nonaka
1744 1.1 nonaka /* Set initial TSF. */
1745 1.1 nonaka tsf = ni->ni_tstamp.tsf;
1746 1.1 nonaka tsf = le64toh(tsf);
1747 1.1 nonaka tsf = tsf - (tsf % (ni->ni_intval * IEEE80211_DUR_TU));
1748 1.1 nonaka tsf -= IEEE80211_DUR_TU;
1749 1.1 nonaka urtwn_write_4(sc, R92C_TSFTR + 0, (uint32_t)tsf);
1750 1.1 nonaka urtwn_write_4(sc, R92C_TSFTR + 4, (uint32_t)(tsf >> 32));
1751 1.1 nonaka
1752 1.1 nonaka urtwn_write_1(sc, R92C_BCN_CTRL,
1753 1.1 nonaka urtwn_read_1(sc, R92C_BCN_CTRL) | R92C_BCN_CTRL_EN_BCN);
1754 1.1 nonaka }
1755 1.1 nonaka
1756 1.1 nonaka static void
1757 1.1 nonaka urtwn_set_led(struct urtwn_softc *sc, int led, int on)
1758 1.1 nonaka {
1759 1.1 nonaka uint8_t reg;
1760 1.1 nonaka
1761 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s: led=%d, on=%d\n", device_xname(sc->sc_dev),
1762 1.1 nonaka __func__, led, on));
1763 1.1 nonaka
1764 1.12 christos KASSERT(mutex_owned(&sc->sc_write_mtx));
1765 1.12 christos
1766 1.1 nonaka if (led == URTWN_LED_LINK) {
1767 1.49 nat if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
1768 1.49 nat urtwn_write_1(sc, 0x64, urtwn_read_1(sc, 0x64) & 0xfe);
1769 1.49 nat reg = urtwn_read_1(sc, R92C_LEDCFG1) & R92E_LEDSON;
1770 1.49 nat urtwn_write_1(sc, R92C_LEDCFG1, reg |
1771 1.49 nat (R92C_LEDCFG0_DIS << 1));
1772 1.49 nat if (on) {
1773 1.49 nat reg = urtwn_read_1(sc, R92C_LEDCFG1) &
1774 1.49 nat R92E_LEDSON;
1775 1.49 nat urtwn_write_1(sc, R92C_LEDCFG1, reg);
1776 1.49 nat }
1777 1.49 nat } else if (ISSET(sc->chip, URTWN_CHIP_88E)) {
1778 1.32 nonaka reg = urtwn_read_1(sc, R92C_LEDCFG2) & 0xf0;
1779 1.32 nonaka urtwn_write_1(sc, R92C_LEDCFG2, reg | 0x60);
1780 1.32 nonaka if (!on) {
1781 1.32 nonaka reg = urtwn_read_1(sc, R92C_LEDCFG2) & 0x90;
1782 1.32 nonaka urtwn_write_1(sc, R92C_LEDCFG2,
1783 1.32 nonaka reg | R92C_LEDCFG0_DIS);
1784 1.32 nonaka reg = urtwn_read_1(sc, R92C_MAC_PINMUX_CFG);
1785 1.32 nonaka urtwn_write_1(sc, R92C_MAC_PINMUX_CFG,
1786 1.32 nonaka reg & 0xfe);
1787 1.32 nonaka }
1788 1.32 nonaka } else {
1789 1.32 nonaka reg = urtwn_read_1(sc, R92C_LEDCFG0) & 0x70;
1790 1.32 nonaka if (!on) {
1791 1.32 nonaka reg |= R92C_LEDCFG0_DIS;
1792 1.32 nonaka }
1793 1.32 nonaka urtwn_write_1(sc, R92C_LEDCFG0, reg);
1794 1.1 nonaka }
1795 1.1 nonaka sc->ledlink = on; /* Save LED state. */
1796 1.1 nonaka }
1797 1.1 nonaka }
1798 1.1 nonaka
1799 1.1 nonaka static void
1800 1.1 nonaka urtwn_calib_to(void *arg)
1801 1.1 nonaka {
1802 1.1 nonaka struct urtwn_softc *sc = arg;
1803 1.59.2.1 phil struct ieee80211vap *vap = TAILQ_FIRST(&(sc->sc_ic.ic_vaps));
1804 1.1 nonaka
1805 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
1806 1.1 nonaka
1807 1.1 nonaka if (sc->sc_dying)
1808 1.1 nonaka return;
1809 1.1 nonaka
1810 1.1 nonaka /* Do it in a process context. */
1811 1.59.2.4 phil printf ("Doing a urtwn_calib_to via do_async...\n");
1812 1.59.2.1 phil urtwn_do_async(sc, urtwn_calib_to_cb, vap, sizeof(struct ieee80211vap *));
1813 1.1 nonaka }
1814 1.1 nonaka
1815 1.1 nonaka /* ARGSUSED */
1816 1.1 nonaka static void
1817 1.1 nonaka urtwn_calib_to_cb(struct urtwn_softc *sc, void *arg)
1818 1.1 nonaka {
1819 1.59.2.1 phil struct ieee80211vap *vap = arg;
1820 1.1 nonaka struct r92c_fw_cmd_rssi cmd;
1821 1.49 nat struct r92e_fw_cmd_rssi cmde;
1822 1.1 nonaka
1823 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
1824 1.1 nonaka
1825 1.59.2.1 phil if (vap->iv_state != IEEE80211_S_RUN)
1826 1.1 nonaka goto restart_timer;
1827 1.1 nonaka
1828 1.12 christos mutex_enter(&sc->sc_write_mtx);
1829 1.1 nonaka if (sc->avg_pwdb != -1) {
1830 1.1 nonaka /* Indicate Rx signal strength to FW for rate adaptation. */
1831 1.1 nonaka memset(&cmd, 0, sizeof(cmd));
1832 1.49 nat memset(&cmde, 0, sizeof(cmde));
1833 1.1 nonaka cmd.macid = 0; /* BSS. */
1834 1.49 nat cmde.macid = 0; /* BSS. */
1835 1.1 nonaka cmd.pwdb = sc->avg_pwdb;
1836 1.49 nat cmde.pwdb = sc->avg_pwdb;
1837 1.1 nonaka DPRINTFN(DBG_RF, ("%s: %s: sending RSSI command avg=%d\n",
1838 1.1 nonaka device_xname(sc->sc_dev), __func__, sc->avg_pwdb));
1839 1.49 nat if (!ISSET(sc->chip, URTWN_CHIP_92EU)) {
1840 1.49 nat urtwn_fw_cmd(sc, R92C_CMD_RSSI_SETTING, &cmd,
1841 1.49 nat sizeof(cmd));
1842 1.49 nat } else {
1843 1.49 nat urtwn_fw_cmd(sc, R92E_CMD_RSSI_REPORT, &cmde,
1844 1.49 nat sizeof(cmde));
1845 1.49 nat }
1846 1.1 nonaka }
1847 1.1 nonaka
1848 1.1 nonaka /* Do temperature compensation. */
1849 1.1 nonaka urtwn_temp_calib(sc);
1850 1.12 christos mutex_exit(&sc->sc_write_mtx);
1851 1.1 nonaka
1852 1.1 nonaka restart_timer:
1853 1.1 nonaka if (!sc->sc_dying) {
1854 1.1 nonaka /* Restart calibration timer. */
1855 1.1 nonaka callout_schedule(&sc->sc_calib_to, hz);
1856 1.1 nonaka }
1857 1.1 nonaka }
1858 1.1 nonaka
1859 1.1 nonaka static void
1860 1.1 nonaka urtwn_next_scan(void *arg)
1861 1.1 nonaka {
1862 1.59.2.3 phil printf ("urtwn_next_scan called....\n");
1863 1.59.2.1 phil #ifdef notyet
1864 1.1 nonaka struct urtwn_softc *sc = arg;
1865 1.16 jmcneill int s;
1866 1.1 nonaka
1867 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
1868 1.1 nonaka
1869 1.1 nonaka if (sc->sc_dying)
1870 1.1 nonaka return;
1871 1.1 nonaka
1872 1.16 jmcneill s = splnet();
1873 1.1 nonaka if (sc->sc_ic.ic_state == IEEE80211_S_SCAN)
1874 1.1 nonaka ieee80211_next_scan(&sc->sc_ic);
1875 1.16 jmcneill splx(s);
1876 1.59.2.1 phil #endif
1877 1.1 nonaka }
1878 1.1 nonaka
1879 1.26 christos static void
1880 1.26 christos urtwn_newassoc(struct ieee80211_node *ni, int isnew)
1881 1.26 christos {
1882 1.26 christos DPRINTFN(DBG_FN, ("%s: new node %s\n", __func__,
1883 1.26 christos ether_sprintf(ni->ni_macaddr)));
1884 1.26 christos /* start with lowest Tx rate */
1885 1.26 christos ni->ni_txrate = 0;
1886 1.26 christos }
1887 1.26 christos
1888 1.59.2.4 phil #if OLDSTUFF
1889 1.59.2.4 phil static int
1890 1.59.2.2 phil urtwn_newstate(struct ieee80211vap *vap, enum ieee80211_state nstate, int arg)
1891 1.1 nonaka {
1892 1.59.2.2 phil struct urtwn_softc *sc = vap->iv_ic->ic_softc;
1893 1.1 nonaka struct urtwn_cmd_newstate cmd;
1894 1.1 nonaka
1895 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s: nstate=%s(%d), arg=%d\n",
1896 1.1 nonaka device_xname(sc->sc_dev), __func__,
1897 1.1 nonaka ieee80211_state_name[nstate], nstate, arg));
1898 1.1 nonaka
1899 1.1 nonaka callout_stop(&sc->sc_scan_to);
1900 1.1 nonaka callout_stop(&sc->sc_calib_to);
1901 1.1 nonaka
1902 1.1 nonaka /* Do it in a process context. */
1903 1.1 nonaka cmd.state = nstate;
1904 1.1 nonaka cmd.arg = arg;
1905 1.1 nonaka urtwn_do_async(sc, urtwn_newstate_cb, &cmd, sizeof(cmd));
1906 1.42 skrll return 0;
1907 1.1 nonaka }
1908 1.1 nonaka
1909 1.1 nonaka static void
1910 1.1 nonaka urtwn_newstate_cb(struct urtwn_softc *sc, void *arg)
1911 1.1 nonaka {
1912 1.59.2.1 phil struct ieee80211vap *vap = TAILQ_FIRST(&(sc->sc_ic.ic_vaps));
1913 1.1 nonaka struct urtwn_cmd_newstate *cmd = arg;
1914 1.1 nonaka struct ieee80211com *ic = &sc->sc_ic;
1915 1.1 nonaka struct ieee80211_node *ni;
1916 1.59.2.1 phil enum ieee80211_state ostate = vap->iv_state;
1917 1.1 nonaka enum ieee80211_state nstate = cmd->state;
1918 1.1 nonaka uint32_t reg;
1919 1.26 christos uint8_t sifs_time, msr;
1920 1.1 nonaka int s;
1921 1.1 nonaka
1922 1.1 nonaka DPRINTFN(DBG_FN|DBG_STM, ("%s: %s: %s(%d)->%s(%d)\n",
1923 1.1 nonaka device_xname(sc->sc_dev), __func__,
1924 1.1 nonaka ieee80211_state_name[ostate], ostate,
1925 1.1 nonaka ieee80211_state_name[nstate], nstate));
1926 1.1 nonaka
1927 1.1 nonaka s = splnet();
1928 1.12 christos mutex_enter(&sc->sc_write_mtx);
1929 1.12 christos
1930 1.12 christos callout_stop(&sc->sc_scan_to);
1931 1.12 christos callout_stop(&sc->sc_calib_to);
1932 1.1 nonaka
1933 1.1 nonaka switch (ostate) {
1934 1.1 nonaka case IEEE80211_S_INIT:
1935 1.1 nonaka break;
1936 1.1 nonaka
1937 1.1 nonaka case IEEE80211_S_SCAN:
1938 1.1 nonaka if (nstate != IEEE80211_S_SCAN) {
1939 1.1 nonaka /*
1940 1.1 nonaka * End of scanning
1941 1.1 nonaka */
1942 1.1 nonaka /* flush 4-AC Queue after site_survey */
1943 1.1 nonaka urtwn_write_1(sc, R92C_TXPAUSE, 0x0);
1944 1.1 nonaka
1945 1.1 nonaka /* Allow Rx from our BSSID only. */
1946 1.1 nonaka urtwn_write_4(sc, R92C_RCR,
1947 1.1 nonaka urtwn_read_4(sc, R92C_RCR) |
1948 1.1 nonaka R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN);
1949 1.1 nonaka }
1950 1.1 nonaka break;
1951 1.7 christos
1952 1.1 nonaka case IEEE80211_S_AUTH:
1953 1.1 nonaka case IEEE80211_S_ASSOC:
1954 1.1 nonaka break;
1955 1.1 nonaka
1956 1.1 nonaka case IEEE80211_S_RUN:
1957 1.1 nonaka /* Turn link LED off. */
1958 1.1 nonaka urtwn_set_led(sc, URTWN_LED_LINK, 0);
1959 1.1 nonaka
1960 1.1 nonaka /* Set media status to 'No Link'. */
1961 1.1 nonaka urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
1962 1.1 nonaka
1963 1.1 nonaka /* Stop Rx of data frames. */
1964 1.1 nonaka urtwn_write_2(sc, R92C_RXFLTMAP2, 0);
1965 1.1 nonaka
1966 1.1 nonaka /* Reset TSF. */
1967 1.1 nonaka urtwn_write_1(sc, R92C_DUAL_TSF_RST, 0x03);
1968 1.1 nonaka
1969 1.1 nonaka /* Disable TSF synchronization. */
1970 1.1 nonaka urtwn_write_1(sc, R92C_BCN_CTRL,
1971 1.1 nonaka urtwn_read_1(sc, R92C_BCN_CTRL) |
1972 1.1 nonaka R92C_BCN_CTRL_DIS_TSF_UDT0);
1973 1.1 nonaka
1974 1.1 nonaka /* Back to 20MHz mode */
1975 1.14 jmcneill urtwn_set_chan(sc, ic->ic_curchan,
1976 1.1 nonaka IEEE80211_HTINFO_2NDCHAN_NONE);
1977 1.1 nonaka
1978 1.1 nonaka if (ic->ic_opmode == IEEE80211_M_IBSS ||
1979 1.1 nonaka ic->ic_opmode == IEEE80211_M_HOSTAP) {
1980 1.1 nonaka /* Stop BCN */
1981 1.1 nonaka urtwn_write_1(sc, R92C_BCN_CTRL,
1982 1.1 nonaka urtwn_read_1(sc, R92C_BCN_CTRL) &
1983 1.1 nonaka ~(R92C_BCN_CTRL_EN_BCN | R92C_BCN_CTRL_TXBCN_RPT));
1984 1.1 nonaka }
1985 1.1 nonaka
1986 1.1 nonaka /* Reset EDCA parameters. */
1987 1.1 nonaka urtwn_write_4(sc, R92C_EDCA_VO_PARAM, 0x002f3217);
1988 1.1 nonaka urtwn_write_4(sc, R92C_EDCA_VI_PARAM, 0x005e4317);
1989 1.1 nonaka urtwn_write_4(sc, R92C_EDCA_BE_PARAM, 0x00105320);
1990 1.1 nonaka urtwn_write_4(sc, R92C_EDCA_BK_PARAM, 0x0000a444);
1991 1.1 nonaka
1992 1.1 nonaka /* flush all cam entries */
1993 1.1 nonaka urtwn_cam_init(sc);
1994 1.1 nonaka break;
1995 1.59.2.1 phil case IEEE80211_S_CAC:
1996 1.59.2.1 phil case IEEE80211_S_CSA:
1997 1.59.2.1 phil case IEEE80211_S_SLEEP:
1998 1.59.2.3 phil printf ("URTWN UNKNOWN oSTATE: %d\n", ostate);
1999 1.59.2.1 phil /* NNN what do we do in these states? XXX */
2000 1.59.2.1 phil break;
2001 1.1 nonaka }
2002 1.1 nonaka
2003 1.1 nonaka switch (nstate) {
2004 1.1 nonaka case IEEE80211_S_INIT:
2005 1.1 nonaka /* Turn link LED off. */
2006 1.1 nonaka urtwn_set_led(sc, URTWN_LED_LINK, 0);
2007 1.1 nonaka break;
2008 1.1 nonaka
2009 1.1 nonaka case IEEE80211_S_SCAN:
2010 1.1 nonaka if (ostate != IEEE80211_S_SCAN) {
2011 1.1 nonaka /*
2012 1.1 nonaka * Begin of scanning
2013 1.1 nonaka */
2014 1.1 nonaka
2015 1.1 nonaka /* Set gain for scanning. */
2016 1.1 nonaka reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(0));
2017 1.1 nonaka reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20);
2018 1.1 nonaka urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), reg);
2019 1.1 nonaka
2020 1.32 nonaka if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
2021 1.32 nonaka reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(1));
2022 1.32 nonaka reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20);
2023 1.32 nonaka urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(1), reg);
2024 1.32 nonaka }
2025 1.1 nonaka
2026 1.1 nonaka /* Set media status to 'No Link'. */
2027 1.1 nonaka urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
2028 1.1 nonaka
2029 1.1 nonaka /* Allow Rx from any BSSID. */
2030 1.1 nonaka urtwn_write_4(sc, R92C_RCR,
2031 1.1 nonaka urtwn_read_4(sc, R92C_RCR) &
2032 1.1 nonaka ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
2033 1.1 nonaka
2034 1.1 nonaka /* Stop Rx of data frames. */
2035 1.1 nonaka urtwn_write_2(sc, R92C_RXFLTMAP2, 0);
2036 1.1 nonaka
2037 1.1 nonaka /* Disable update TSF */
2038 1.1 nonaka urtwn_write_1(sc, R92C_BCN_CTRL,
2039 1.1 nonaka urtwn_read_1(sc, R92C_BCN_CTRL) |
2040 1.1 nonaka R92C_BCN_CTRL_DIS_TSF_UDT0);
2041 1.1 nonaka }
2042 1.1 nonaka
2043 1.1 nonaka /* Make link LED blink during scan. */
2044 1.1 nonaka urtwn_set_led(sc, URTWN_LED_LINK, !sc->ledlink);
2045 1.1 nonaka
2046 1.1 nonaka /* Pause AC Tx queues. */
2047 1.1 nonaka urtwn_write_1(sc, R92C_TXPAUSE,
2048 1.1 nonaka urtwn_read_1(sc, R92C_TXPAUSE) | 0x0f);
2049 1.1 nonaka
2050 1.1 nonaka urtwn_set_chan(sc, ic->ic_curchan,
2051 1.1 nonaka IEEE80211_HTINFO_2NDCHAN_NONE);
2052 1.1 nonaka
2053 1.1 nonaka /* Start periodic scan. */
2054 1.1 nonaka if (!sc->sc_dying)
2055 1.1 nonaka callout_schedule(&sc->sc_scan_to, hz / 5);
2056 1.59.2.4 phil printf ("Finished to scan code\n");
2057 1.1 nonaka break;
2058 1.1 nonaka
2059 1.1 nonaka case IEEE80211_S_AUTH:
2060 1.1 nonaka /* Set initial gain under link. */
2061 1.1 nonaka reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(0));
2062 1.1 nonaka reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x32);
2063 1.1 nonaka urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), reg);
2064 1.1 nonaka
2065 1.32 nonaka if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
2066 1.32 nonaka reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(1));
2067 1.32 nonaka reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x32);
2068 1.32 nonaka urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(1), reg);
2069 1.32 nonaka }
2070 1.1 nonaka
2071 1.1 nonaka /* Set media status to 'No Link'. */
2072 1.1 nonaka urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
2073 1.1 nonaka
2074 1.1 nonaka /* Allow Rx from any BSSID. */
2075 1.1 nonaka urtwn_write_4(sc, R92C_RCR,
2076 1.1 nonaka urtwn_read_4(sc, R92C_RCR) &
2077 1.1 nonaka ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
2078 1.1 nonaka
2079 1.1 nonaka urtwn_set_chan(sc, ic->ic_curchan,
2080 1.1 nonaka IEEE80211_HTINFO_2NDCHAN_NONE);
2081 1.1 nonaka break;
2082 1.1 nonaka
2083 1.1 nonaka case IEEE80211_S_ASSOC:
2084 1.1 nonaka break;
2085 1.1 nonaka
2086 1.1 nonaka case IEEE80211_S_RUN:
2087 1.59.2.4 phil printf ("if_urtwn: going to new state S_RUN\n");
2088 1.59.2.1 phil ni = vap->iv_bss;
2089 1.1 nonaka
2090 1.1 nonaka /* XXX: Set 20MHz mode */
2091 1.1 nonaka urtwn_set_chan(sc, ic->ic_curchan,
2092 1.1 nonaka IEEE80211_HTINFO_2NDCHAN_NONE);
2093 1.1 nonaka
2094 1.1 nonaka if (ic->ic_opmode == IEEE80211_M_MONITOR) {
2095 1.1 nonaka /* Back to 20MHz mode */
2096 1.13 jmcneill urtwn_set_chan(sc, ic->ic_curchan,
2097 1.1 nonaka IEEE80211_HTINFO_2NDCHAN_NONE);
2098 1.1 nonaka
2099 1.19 christos /* Set media status to 'No Link'. */
2100 1.19 christos urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
2101 1.19 christos
2102 1.1 nonaka /* Enable Rx of data frames. */
2103 1.1 nonaka urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
2104 1.1 nonaka
2105 1.19 christos /* Allow Rx from any BSSID. */
2106 1.19 christos urtwn_write_4(sc, R92C_RCR,
2107 1.19 christos urtwn_read_4(sc, R92C_RCR) &
2108 1.19 christos ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
2109 1.19 christos
2110 1.19 christos /* Accept Rx data/control/management frames */
2111 1.19 christos urtwn_write_4(sc, R92C_RCR,
2112 1.19 christos urtwn_read_4(sc, R92C_RCR) |
2113 1.19 christos R92C_RCR_ADF | R92C_RCR_ACF | R92C_RCR_AMF);
2114 1.19 christos
2115 1.1 nonaka /* Turn link LED on. */
2116 1.1 nonaka urtwn_set_led(sc, URTWN_LED_LINK, 1);
2117 1.1 nonaka break;
2118 1.1 nonaka }
2119 1.1 nonaka
2120 1.1 nonaka /* Set media status to 'Associated'. */
2121 1.1 nonaka urtwn_set_nettype0_msr(sc, urtwn_get_nettype(sc));
2122 1.1 nonaka
2123 1.1 nonaka /* Set BSSID. */
2124 1.1 nonaka urtwn_write_4(sc, R92C_BSSID + 0, LE_READ_4(&ni->ni_bssid[0]));
2125 1.1 nonaka urtwn_write_4(sc, R92C_BSSID + 4, LE_READ_2(&ni->ni_bssid[4]));
2126 1.1 nonaka
2127 1.1 nonaka if (ic->ic_curmode == IEEE80211_MODE_11B) {
2128 1.1 nonaka urtwn_write_1(sc, R92C_INIRTS_RATE_SEL, 0);
2129 1.1 nonaka } else {
2130 1.1 nonaka /* 802.11b/g */
2131 1.1 nonaka urtwn_write_1(sc, R92C_INIRTS_RATE_SEL, 3);
2132 1.1 nonaka }
2133 1.1 nonaka
2134 1.1 nonaka /* Enable Rx of data frames. */
2135 1.1 nonaka urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
2136 1.1 nonaka
2137 1.1 nonaka /* Set beacon interval. */
2138 1.1 nonaka urtwn_write_2(sc, R92C_BCN_INTERVAL, ni->ni_intval);
2139 1.1 nonaka
2140 1.28 christos msr = urtwn_read_1(sc, R92C_MSR);
2141 1.29 christos msr &= R92C_MSR_MASK;
2142 1.26 christos switch (ic->ic_opmode) {
2143 1.26 christos case IEEE80211_M_STA:
2144 1.1 nonaka /* Allow Rx from our BSSID only. */
2145 1.1 nonaka urtwn_write_4(sc, R92C_RCR,
2146 1.1 nonaka urtwn_read_4(sc, R92C_RCR) |
2147 1.1 nonaka R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN);
2148 1.1 nonaka
2149 1.1 nonaka /* Enable TSF synchronization. */
2150 1.1 nonaka urtwn_tsf_sync_enable(sc);
2151 1.27 nonaka
2152 1.28 christos msr |= R92C_MSR_INFRA;
2153 1.27 nonaka break;
2154 1.26 christos case IEEE80211_M_HOSTAP:
2155 1.28 christos urtwn_write_2(sc, R92C_BCNTCFG, 0x000f);
2156 1.26 christos
2157 1.28 christos /* Allow Rx from any BSSID. */
2158 1.28 christos urtwn_write_4(sc, R92C_RCR,
2159 1.28 christos urtwn_read_4(sc, R92C_RCR) &
2160 1.28 christos ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
2161 1.28 christos
2162 1.28 christos /* Reset TSF timer to zero. */
2163 1.28 christos reg = urtwn_read_4(sc, R92C_TCR);
2164 1.28 christos reg &= ~0x01;
2165 1.28 christos urtwn_write_4(sc, R92C_TCR, reg);
2166 1.28 christos reg |= 0x01;
2167 1.28 christos urtwn_write_4(sc, R92C_TCR, reg);
2168 1.27 nonaka
2169 1.28 christos msr |= R92C_MSR_AP;
2170 1.26 christos break;
2171 1.29 christos default:
2172 1.29 christos msr |= R92C_MSR_ADHOC;
2173 1.29 christos break;
2174 1.28 christos }
2175 1.28 christos urtwn_write_1(sc, R92C_MSR, msr);
2176 1.1 nonaka
2177 1.1 nonaka sifs_time = 10;
2178 1.1 nonaka urtwn_write_1(sc, R92C_SIFS_CCK + 1, sifs_time);
2179 1.1 nonaka urtwn_write_1(sc, R92C_SIFS_OFDM + 1, sifs_time);
2180 1.1 nonaka urtwn_write_1(sc, R92C_SPEC_SIFS + 1, sifs_time);
2181 1.1 nonaka urtwn_write_1(sc, R92C_MAC_SPEC_SIFS + 1, sifs_time);
2182 1.1 nonaka urtwn_write_1(sc, R92C_R2T_SIFS + 1, sifs_time);
2183 1.1 nonaka urtwn_write_1(sc, R92C_T2T_SIFS + 1, sifs_time);
2184 1.1 nonaka
2185 1.57 dholland /* Initialize rate adaptation. */
2186 1.49 nat if (ISSET(sc->chip, URTWN_CHIP_88E) ||
2187 1.49 nat ISSET(sc->chip, URTWN_CHIP_92EU))
2188 1.32 nonaka ni->ni_txrate = ni->ni_rates.rs_nrates - 1;
2189 1.32 nonaka else
2190 1.59.2.4 phil urtwn_ra_init(vap);
2191 1.1 nonaka
2192 1.1 nonaka /* Turn link LED on. */
2193 1.1 nonaka urtwn_set_led(sc, URTWN_LED_LINK, 1);
2194 1.1 nonaka
2195 1.1 nonaka /* Reset average RSSI. */
2196 1.1 nonaka sc->avg_pwdb = -1;
2197 1.1 nonaka
2198 1.1 nonaka /* Reset temperature calibration state machine. */
2199 1.1 nonaka sc->thcal_state = 0;
2200 1.1 nonaka sc->thcal_lctemp = 0;
2201 1.1 nonaka
2202 1.1 nonaka /* Start periodic calibration. */
2203 1.1 nonaka if (!sc->sc_dying)
2204 1.1 nonaka callout_schedule(&sc->sc_calib_to, hz);
2205 1.1 nonaka break;
2206 1.59.2.1 phil case IEEE80211_S_CAC:
2207 1.59.2.1 phil case IEEE80211_S_CSA:
2208 1.59.2.1 phil case IEEE80211_S_SLEEP:
2209 1.59.2.1 phil /* NNN what do we do in these states? XXX */
2210 1.59.2.3 phil printf ("URTWN UNKNOWN nSTATE: %d\n", nstate);
2211 1.59.2.1 phil break;
2212 1.1 nonaka }
2213 1.59.2.4 phil /* newstate functions expect the ic to be locked. */
2214 1.59.2.4 phil IEEE80211_LOCK(ic);
2215 1.59.2.2 phil (*sc->sc_newstate)(vap, nstate, cmd->arg);
2216 1.59.2.4 phil IEEE80211_UNLOCK(ic);
2217 1.59.2.4 phil
2218 1.59.2.4 phil mutex_exit(&sc->sc_write_mtx);
2219 1.59.2.4 phil splx(s);
2220 1.59.2.4 phil }
2221 1.59.2.4 phil #endif
2222 1.59.2.4 phil
2223 1.59.2.4 phil static __unused int
2224 1.59.2.4 phil urtwn_newstate(struct ieee80211vap *vap, enum ieee80211_state nstate, int arg)
2225 1.59.2.4 phil {
2226 1.59.2.4 phil struct urtwn_softc *sc = vap->iv_ic->ic_softc;
2227 1.59.2.4 phil struct ieee80211com *ic = &sc->sc_ic;
2228 1.59.2.4 phil struct ieee80211_node *ni;
2229 1.59.2.4 phil enum ieee80211_state ostate = vap->iv_state;
2230 1.59.2.4 phil uint32_t reg;
2231 1.59.2.4 phil uint8_t sifs_time, msr;
2232 1.59.2.4 phil int s;
2233 1.59.2.4 phil int error;
2234 1.59.2.4 phil
2235 1.59.2.4 phil DPRINTFN(DBG_FN|DBG_STM, ("%s: %s: %s(%d)->%s(%d)\n",
2236 1.59.2.4 phil device_xname(sc->sc_dev), __func__,
2237 1.59.2.4 phil ieee80211_state_name[ostate], ostate,
2238 1.59.2.4 phil ieee80211_state_name[nstate], nstate));
2239 1.59.2.4 phil
2240 1.59.2.4 phil s = splnet();
2241 1.59.2.4 phil mutex_enter(&sc->sc_write_mtx);
2242 1.59.2.4 phil
2243 1.59.2.4 phil callout_stop(&sc->sc_scan_to);
2244 1.59.2.4 phil callout_stop(&sc->sc_calib_to);
2245 1.59.2.4 phil
2246 1.59.2.4 phil switch (ostate) {
2247 1.59.2.4 phil case IEEE80211_S_INIT:
2248 1.59.2.4 phil break;
2249 1.59.2.4 phil
2250 1.59.2.4 phil case IEEE80211_S_SCAN:
2251 1.59.2.4 phil if (nstate != IEEE80211_S_SCAN) {
2252 1.59.2.4 phil /*
2253 1.59.2.4 phil * End of scanning
2254 1.59.2.4 phil */
2255 1.59.2.4 phil /* flush 4-AC Queue after site_survey */
2256 1.59.2.4 phil urtwn_write_1(sc, R92C_TXPAUSE, 0x0);
2257 1.59.2.4 phil
2258 1.59.2.4 phil /* Allow Rx from our BSSID only. */
2259 1.59.2.4 phil urtwn_write_4(sc, R92C_RCR,
2260 1.59.2.4 phil urtwn_read_4(sc, R92C_RCR) |
2261 1.59.2.4 phil R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN);
2262 1.59.2.4 phil }
2263 1.59.2.4 phil break;
2264 1.59.2.4 phil
2265 1.59.2.4 phil case IEEE80211_S_AUTH:
2266 1.59.2.4 phil case IEEE80211_S_ASSOC:
2267 1.59.2.4 phil break;
2268 1.59.2.4 phil
2269 1.59.2.4 phil case IEEE80211_S_RUN:
2270 1.59.2.4 phil /* Turn link LED off. */
2271 1.59.2.4 phil urtwn_set_led(sc, URTWN_LED_LINK, 0);
2272 1.59.2.4 phil
2273 1.59.2.4 phil /* Set media status to 'No Link'. */
2274 1.59.2.4 phil urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
2275 1.59.2.4 phil
2276 1.59.2.4 phil /* Stop Rx of data frames. */
2277 1.59.2.4 phil urtwn_write_2(sc, R92C_RXFLTMAP2, 0);
2278 1.59.2.4 phil
2279 1.59.2.4 phil /* Reset TSF. */
2280 1.59.2.4 phil urtwn_write_1(sc, R92C_DUAL_TSF_RST, 0x03);
2281 1.59.2.4 phil
2282 1.59.2.4 phil /* Disable TSF synchronization. */
2283 1.59.2.4 phil urtwn_write_1(sc, R92C_BCN_CTRL,
2284 1.59.2.4 phil urtwn_read_1(sc, R92C_BCN_CTRL) |
2285 1.59.2.4 phil R92C_BCN_CTRL_DIS_TSF_UDT0);
2286 1.59.2.4 phil
2287 1.59.2.4 phil /* Back to 20MHz mode */
2288 1.59.2.4 phil urtwn_set_chan(sc, ic->ic_curchan,
2289 1.59.2.4 phil IEEE80211_HTINFO_2NDCHAN_NONE);
2290 1.59.2.4 phil
2291 1.59.2.4 phil if (ic->ic_opmode == IEEE80211_M_IBSS ||
2292 1.59.2.4 phil ic->ic_opmode == IEEE80211_M_HOSTAP) {
2293 1.59.2.4 phil /* Stop BCN */
2294 1.59.2.4 phil urtwn_write_1(sc, R92C_BCN_CTRL,
2295 1.59.2.4 phil urtwn_read_1(sc, R92C_BCN_CTRL) &
2296 1.59.2.4 phil ~(R92C_BCN_CTRL_EN_BCN | R92C_BCN_CTRL_TXBCN_RPT));
2297 1.59.2.4 phil }
2298 1.59.2.4 phil
2299 1.59.2.4 phil /* Reset EDCA parameters. */
2300 1.59.2.4 phil urtwn_write_4(sc, R92C_EDCA_VO_PARAM, 0x002f3217);
2301 1.59.2.4 phil urtwn_write_4(sc, R92C_EDCA_VI_PARAM, 0x005e4317);
2302 1.59.2.4 phil urtwn_write_4(sc, R92C_EDCA_BE_PARAM, 0x00105320);
2303 1.59.2.4 phil urtwn_write_4(sc, R92C_EDCA_BK_PARAM, 0x0000a444);
2304 1.59.2.4 phil
2305 1.59.2.4 phil /* flush all cam entries */
2306 1.59.2.4 phil urtwn_cam_init(sc);
2307 1.59.2.4 phil break;
2308 1.59.2.4 phil case IEEE80211_S_CAC:
2309 1.59.2.4 phil case IEEE80211_S_CSA:
2310 1.59.2.4 phil case IEEE80211_S_SLEEP:
2311 1.59.2.4 phil printf ("URTWN UNKNOWN oSTATE: %d\n", ostate);
2312 1.59.2.4 phil /* NNN what do we do in these states? XXX */
2313 1.59.2.4 phil break;
2314 1.59.2.4 phil }
2315 1.59.2.4 phil
2316 1.59.2.4 phil switch (nstate) {
2317 1.59.2.4 phil case IEEE80211_S_INIT:
2318 1.59.2.4 phil /* Turn link LED off. */
2319 1.59.2.4 phil urtwn_set_led(sc, URTWN_LED_LINK, 0);
2320 1.59.2.4 phil break;
2321 1.59.2.4 phil
2322 1.59.2.4 phil case IEEE80211_S_SCAN:
2323 1.59.2.4 phil if (ostate != IEEE80211_S_SCAN) {
2324 1.59.2.4 phil /*
2325 1.59.2.4 phil * Begin of scanning
2326 1.59.2.4 phil */
2327 1.59.2.4 phil
2328 1.59.2.4 phil /* Set gain for scanning. */
2329 1.59.2.4 phil reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(0));
2330 1.59.2.4 phil reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20);
2331 1.59.2.4 phil urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), reg);
2332 1.59.2.4 phil
2333 1.59.2.4 phil if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
2334 1.59.2.4 phil reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(1));
2335 1.59.2.4 phil reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20);
2336 1.59.2.4 phil urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(1), reg);
2337 1.59.2.4 phil }
2338 1.59.2.4 phil
2339 1.59.2.4 phil /* Set media status to 'No Link'. */
2340 1.59.2.4 phil urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
2341 1.59.2.4 phil
2342 1.59.2.4 phil /* Allow Rx from any BSSID. */
2343 1.59.2.4 phil urtwn_write_4(sc, R92C_RCR,
2344 1.59.2.4 phil urtwn_read_4(sc, R92C_RCR) &
2345 1.59.2.4 phil ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
2346 1.59.2.4 phil
2347 1.59.2.4 phil /* Stop Rx of data frames. */
2348 1.59.2.4 phil urtwn_write_2(sc, R92C_RXFLTMAP2, 0);
2349 1.59.2.4 phil
2350 1.59.2.4 phil /* Disable update TSF */
2351 1.59.2.4 phil urtwn_write_1(sc, R92C_BCN_CTRL,
2352 1.59.2.4 phil urtwn_read_1(sc, R92C_BCN_CTRL) |
2353 1.59.2.4 phil R92C_BCN_CTRL_DIS_TSF_UDT0);
2354 1.59.2.4 phil }
2355 1.59.2.4 phil
2356 1.59.2.4 phil /* Make link LED blink during scan. */
2357 1.59.2.4 phil urtwn_set_led(sc, URTWN_LED_LINK, !sc->ledlink);
2358 1.59.2.4 phil
2359 1.59.2.4 phil /* Pause AC Tx queues. */
2360 1.59.2.4 phil urtwn_write_1(sc, R92C_TXPAUSE,
2361 1.59.2.4 phil urtwn_read_1(sc, R92C_TXPAUSE) | 0x0f);
2362 1.59.2.4 phil
2363 1.59.2.4 phil urtwn_set_chan(sc, ic->ic_curchan,
2364 1.59.2.4 phil IEEE80211_HTINFO_2NDCHAN_NONE);
2365 1.59.2.4 phil
2366 1.59.2.4 phil /* Start periodic scan. */
2367 1.59.2.4 phil if (!sc->sc_dying)
2368 1.59.2.4 phil callout_schedule(&sc->sc_scan_to, hz / 5);
2369 1.59.2.4 phil printf ("Finished to scan code\n");
2370 1.59.2.4 phil break;
2371 1.59.2.4 phil
2372 1.59.2.4 phil case IEEE80211_S_AUTH:
2373 1.59.2.4 phil /* Set initial gain under link. */
2374 1.59.2.4 phil reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(0));
2375 1.59.2.4 phil reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x32);
2376 1.59.2.4 phil urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), reg);
2377 1.59.2.4 phil
2378 1.59.2.4 phil if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
2379 1.59.2.4 phil reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(1));
2380 1.59.2.4 phil reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x32);
2381 1.59.2.4 phil urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(1), reg);
2382 1.59.2.4 phil }
2383 1.59.2.4 phil
2384 1.59.2.4 phil /* Set media status to 'No Link'. */
2385 1.59.2.4 phil urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
2386 1.59.2.4 phil
2387 1.59.2.4 phil /* Allow Rx from any BSSID. */
2388 1.59.2.4 phil urtwn_write_4(sc, R92C_RCR,
2389 1.59.2.4 phil urtwn_read_4(sc, R92C_RCR) &
2390 1.59.2.4 phil ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
2391 1.59.2.4 phil
2392 1.59.2.4 phil urtwn_set_chan(sc, ic->ic_curchan,
2393 1.59.2.4 phil IEEE80211_HTINFO_2NDCHAN_NONE);
2394 1.59.2.4 phil break;
2395 1.59.2.4 phil
2396 1.59.2.4 phil case IEEE80211_S_ASSOC:
2397 1.59.2.4 phil break;
2398 1.59.2.4 phil
2399 1.59.2.4 phil case IEEE80211_S_RUN:
2400 1.59.2.4 phil printf ("if_urtwn: going to new state S_RUN\n");
2401 1.59.2.4 phil ni = vap->iv_bss;
2402 1.59.2.4 phil
2403 1.59.2.4 phil /* XXX: Set 20MHz mode */
2404 1.59.2.4 phil urtwn_set_chan(sc, ic->ic_curchan,
2405 1.59.2.4 phil IEEE80211_HTINFO_2NDCHAN_NONE);
2406 1.59.2.4 phil
2407 1.59.2.4 phil if (ic->ic_opmode == IEEE80211_M_MONITOR) {
2408 1.59.2.4 phil /* Back to 20MHz mode */
2409 1.59.2.4 phil urtwn_set_chan(sc, ic->ic_curchan,
2410 1.59.2.4 phil IEEE80211_HTINFO_2NDCHAN_NONE);
2411 1.59.2.4 phil
2412 1.59.2.4 phil /* Set media status to 'No Link'. */
2413 1.59.2.4 phil urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
2414 1.59.2.4 phil
2415 1.59.2.4 phil /* Enable Rx of data frames. */
2416 1.59.2.4 phil urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
2417 1.59.2.4 phil
2418 1.59.2.4 phil /* Allow Rx from any BSSID. */
2419 1.59.2.4 phil urtwn_write_4(sc, R92C_RCR,
2420 1.59.2.4 phil urtwn_read_4(sc, R92C_RCR) &
2421 1.59.2.4 phil ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
2422 1.59.2.4 phil
2423 1.59.2.4 phil /* Accept Rx data/control/management frames */
2424 1.59.2.4 phil urtwn_write_4(sc, R92C_RCR,
2425 1.59.2.4 phil urtwn_read_4(sc, R92C_RCR) |
2426 1.59.2.4 phil R92C_RCR_ADF | R92C_RCR_ACF | R92C_RCR_AMF);
2427 1.59.2.4 phil
2428 1.59.2.4 phil /* Turn link LED on. */
2429 1.59.2.4 phil urtwn_set_led(sc, URTWN_LED_LINK, 1);
2430 1.59.2.4 phil break;
2431 1.59.2.4 phil }
2432 1.59.2.4 phil
2433 1.59.2.4 phil /* Set media status to 'Associated'. */
2434 1.59.2.4 phil urtwn_set_nettype0_msr(sc, urtwn_get_nettype(sc));
2435 1.59.2.4 phil
2436 1.59.2.4 phil /* Set BSSID. */
2437 1.59.2.4 phil urtwn_write_4(sc, R92C_BSSID + 0, LE_READ_4(&ni->ni_bssid[0]));
2438 1.59.2.4 phil urtwn_write_4(sc, R92C_BSSID + 4, LE_READ_2(&ni->ni_bssid[4]));
2439 1.59.2.4 phil
2440 1.59.2.4 phil if (ic->ic_curmode == IEEE80211_MODE_11B) {
2441 1.59.2.4 phil urtwn_write_1(sc, R92C_INIRTS_RATE_SEL, 0);
2442 1.59.2.4 phil } else {
2443 1.59.2.4 phil /* 802.11b/g */
2444 1.59.2.4 phil urtwn_write_1(sc, R92C_INIRTS_RATE_SEL, 3);
2445 1.59.2.4 phil }
2446 1.59.2.4 phil
2447 1.59.2.4 phil /* Enable Rx of data frames. */
2448 1.59.2.4 phil urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
2449 1.59.2.4 phil
2450 1.59.2.4 phil /* Set beacon interval. */
2451 1.59.2.4 phil urtwn_write_2(sc, R92C_BCN_INTERVAL, ni->ni_intval);
2452 1.59.2.4 phil
2453 1.59.2.4 phil msr = urtwn_read_1(sc, R92C_MSR);
2454 1.59.2.4 phil msr &= R92C_MSR_MASK;
2455 1.59.2.4 phil switch (ic->ic_opmode) {
2456 1.59.2.4 phil case IEEE80211_M_STA:
2457 1.59.2.4 phil /* Allow Rx from our BSSID only. */
2458 1.59.2.4 phil urtwn_write_4(sc, R92C_RCR,
2459 1.59.2.4 phil urtwn_read_4(sc, R92C_RCR) |
2460 1.59.2.4 phil R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN);
2461 1.59.2.4 phil
2462 1.59.2.4 phil /* Enable TSF synchronization. */
2463 1.59.2.4 phil urtwn_tsf_sync_enable(sc);
2464 1.59.2.4 phil
2465 1.59.2.4 phil msr |= R92C_MSR_INFRA;
2466 1.59.2.4 phil break;
2467 1.59.2.4 phil case IEEE80211_M_HOSTAP:
2468 1.59.2.4 phil urtwn_write_2(sc, R92C_BCNTCFG, 0x000f);
2469 1.1 nonaka
2470 1.59.2.4 phil /* Allow Rx from any BSSID. */
2471 1.59.2.4 phil urtwn_write_4(sc, R92C_RCR,
2472 1.59.2.4 phil urtwn_read_4(sc, R92C_RCR) &
2473 1.59.2.4 phil ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
2474 1.59.2.4 phil
2475 1.59.2.4 phil /* Reset TSF timer to zero. */
2476 1.59.2.4 phil reg = urtwn_read_4(sc, R92C_TCR);
2477 1.59.2.4 phil reg &= ~0x01;
2478 1.59.2.4 phil urtwn_write_4(sc, R92C_TCR, reg);
2479 1.59.2.4 phil reg |= 0x01;
2480 1.59.2.4 phil urtwn_write_4(sc, R92C_TCR, reg);
2481 1.59.2.4 phil
2482 1.59.2.4 phil msr |= R92C_MSR_AP;
2483 1.59.2.4 phil break;
2484 1.59.2.4 phil default:
2485 1.59.2.4 phil msr |= R92C_MSR_ADHOC;
2486 1.59.2.4 phil break;
2487 1.59.2.4 phil }
2488 1.59.2.4 phil urtwn_write_1(sc, R92C_MSR, msr);
2489 1.59.2.4 phil
2490 1.59.2.4 phil sifs_time = 10;
2491 1.59.2.4 phil urtwn_write_1(sc, R92C_SIFS_CCK + 1, sifs_time);
2492 1.59.2.4 phil urtwn_write_1(sc, R92C_SIFS_OFDM + 1, sifs_time);
2493 1.59.2.4 phil urtwn_write_1(sc, R92C_SPEC_SIFS + 1, sifs_time);
2494 1.59.2.4 phil urtwn_write_1(sc, R92C_MAC_SPEC_SIFS + 1, sifs_time);
2495 1.59.2.4 phil urtwn_write_1(sc, R92C_R2T_SIFS + 1, sifs_time);
2496 1.59.2.4 phil urtwn_write_1(sc, R92C_T2T_SIFS + 1, sifs_time);
2497 1.59.2.4 phil
2498 1.59.2.4 phil /* Initialize rate adaptation. */
2499 1.59.2.4 phil if (ISSET(sc->chip, URTWN_CHIP_88E) ||
2500 1.59.2.4 phil ISSET(sc->chip, URTWN_CHIP_92EU))
2501 1.59.2.4 phil ni->ni_txrate = ni->ni_rates.rs_nrates - 1;
2502 1.59.2.4 phil else
2503 1.59.2.4 phil urtwn_ra_init(vap);
2504 1.59.2.4 phil
2505 1.59.2.4 phil /* Turn link LED on. */
2506 1.59.2.4 phil urtwn_set_led(sc, URTWN_LED_LINK, 1);
2507 1.59.2.4 phil
2508 1.59.2.4 phil /* Reset average RSSI. */
2509 1.59.2.4 phil sc->avg_pwdb = -1;
2510 1.59.2.4 phil
2511 1.59.2.4 phil /* Reset temperature calibration state machine. */
2512 1.59.2.4 phil sc->thcal_state = 0;
2513 1.59.2.4 phil sc->thcal_lctemp = 0;
2514 1.59.2.4 phil
2515 1.59.2.4 phil /* Start periodic calibration. */
2516 1.59.2.4 phil if (!sc->sc_dying)
2517 1.59.2.4 phil callout_schedule(&sc->sc_calib_to, hz);
2518 1.59.2.4 phil break;
2519 1.59.2.4 phil case IEEE80211_S_CAC:
2520 1.59.2.4 phil case IEEE80211_S_CSA:
2521 1.59.2.4 phil case IEEE80211_S_SLEEP:
2522 1.59.2.4 phil /* NNN what do we do in these states? XXX */
2523 1.59.2.4 phil printf ("URTWN UNKNOWN nSTATE: %d\n", nstate);
2524 1.59.2.4 phil break;
2525 1.59.2.4 phil }
2526 1.12 christos mutex_exit(&sc->sc_write_mtx);
2527 1.59.2.4 phil
2528 1.59.2.4 phil /* newstate functions expect the ic to be locked. */
2529 1.59.2.4 phil error = (*sc->sc_newstate)(vap, nstate, arg);
2530 1.59.2.4 phil
2531 1.1 nonaka splx(s);
2532 1.59.2.4 phil return error;
2533 1.1 nonaka }
2534 1.1 nonaka
2535 1.1 nonaka static int
2536 1.1 nonaka urtwn_wme_update(struct ieee80211com *ic)
2537 1.1 nonaka {
2538 1.59.2.1 phil struct urtwn_softc *sc = ic->ic_softc;
2539 1.1 nonaka
2540 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
2541 1.1 nonaka
2542 1.1 nonaka /* don't override default WME values if WME is not actually enabled */
2543 1.1 nonaka if (!(ic->ic_flags & IEEE80211_F_WME))
2544 1.42 skrll return 0;
2545 1.1 nonaka
2546 1.1 nonaka /* Do it in a process context. */
2547 1.1 nonaka urtwn_do_async(sc, urtwn_wme_update_cb, NULL, 0);
2548 1.42 skrll return 0;
2549 1.1 nonaka }
2550 1.1 nonaka
2551 1.1 nonaka static void
2552 1.1 nonaka urtwn_wme_update_cb(struct urtwn_softc *sc, void *arg)
2553 1.1 nonaka {
2554 1.1 nonaka static const uint16_t ac2reg[WME_NUM_AC] = {
2555 1.1 nonaka R92C_EDCA_BE_PARAM,
2556 1.1 nonaka R92C_EDCA_BK_PARAM,
2557 1.1 nonaka R92C_EDCA_VI_PARAM,
2558 1.1 nonaka R92C_EDCA_VO_PARAM
2559 1.1 nonaka };
2560 1.1 nonaka struct ieee80211com *ic = &sc->sc_ic;
2561 1.1 nonaka const struct wmeParams *wmep;
2562 1.1 nonaka int ac, aifs, slottime;
2563 1.1 nonaka int s;
2564 1.1 nonaka
2565 1.1 nonaka DPRINTFN(DBG_FN|DBG_STM, ("%s: %s\n", device_xname(sc->sc_dev),
2566 1.1 nonaka __func__));
2567 1.1 nonaka
2568 1.1 nonaka s = splnet();
2569 1.12 christos mutex_enter(&sc->sc_write_mtx);
2570 1.1 nonaka slottime = (ic->ic_flags & IEEE80211_F_SHSLOT) ? 9 : 20;
2571 1.1 nonaka for (ac = 0; ac < WME_NUM_AC; ac++) {
2572 1.1 nonaka wmep = &ic->ic_wme.wme_chanParams.cap_wmeParams[ac];
2573 1.1 nonaka /* AIFS[AC] = AIFSN[AC] * aSlotTime + aSIFSTime. */
2574 1.1 nonaka aifs = wmep->wmep_aifsn * slottime + 10;
2575 1.1 nonaka urtwn_write_4(sc, ac2reg[ac],
2576 1.1 nonaka SM(R92C_EDCA_PARAM_TXOP, wmep->wmep_txopLimit) |
2577 1.1 nonaka SM(R92C_EDCA_PARAM_ECWMIN, wmep->wmep_logcwmin) |
2578 1.1 nonaka SM(R92C_EDCA_PARAM_ECWMAX, wmep->wmep_logcwmax) |
2579 1.1 nonaka SM(R92C_EDCA_PARAM_AIFS, aifs));
2580 1.1 nonaka }
2581 1.12 christos mutex_exit(&sc->sc_write_mtx);
2582 1.1 nonaka splx(s);
2583 1.1 nonaka }
2584 1.1 nonaka
2585 1.1 nonaka static void
2586 1.1 nonaka urtwn_update_avgrssi(struct urtwn_softc *sc, int rate, int8_t rssi)
2587 1.1 nonaka {
2588 1.1 nonaka int pwdb;
2589 1.1 nonaka
2590 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s: rate=%d, rsst=%d\n",
2591 1.1 nonaka device_xname(sc->sc_dev), __func__, rate, rssi));
2592 1.1 nonaka
2593 1.1 nonaka /* Convert antenna signal to percentage. */
2594 1.1 nonaka if (rssi <= -100 || rssi >= 20)
2595 1.1 nonaka pwdb = 0;
2596 1.1 nonaka else if (rssi >= 0)
2597 1.1 nonaka pwdb = 100;
2598 1.1 nonaka else
2599 1.1 nonaka pwdb = 100 + rssi;
2600 1.32 nonaka if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
2601 1.32 nonaka if (rate <= 3) {
2602 1.32 nonaka /* CCK gain is smaller than OFDM/MCS gain. */
2603 1.32 nonaka pwdb += 6;
2604 1.32 nonaka if (pwdb > 100)
2605 1.32 nonaka pwdb = 100;
2606 1.32 nonaka if (pwdb <= 14)
2607 1.32 nonaka pwdb -= 4;
2608 1.32 nonaka else if (pwdb <= 26)
2609 1.32 nonaka pwdb -= 8;
2610 1.32 nonaka else if (pwdb <= 34)
2611 1.32 nonaka pwdb -= 6;
2612 1.32 nonaka else if (pwdb <= 42)
2613 1.32 nonaka pwdb -= 2;
2614 1.32 nonaka }
2615 1.1 nonaka }
2616 1.1 nonaka if (sc->avg_pwdb == -1) /* Init. */
2617 1.1 nonaka sc->avg_pwdb = pwdb;
2618 1.1 nonaka else if (sc->avg_pwdb < pwdb)
2619 1.1 nonaka sc->avg_pwdb = ((sc->avg_pwdb * 19 + pwdb) / 20) + 1;
2620 1.1 nonaka else
2621 1.1 nonaka sc->avg_pwdb = ((sc->avg_pwdb * 19 + pwdb) / 20);
2622 1.1 nonaka
2623 1.12 christos DPRINTFN(DBG_RF, ("%s: %s: rate=%d rssi=%d PWDB=%d EMA=%d\n",
2624 1.12 christos device_xname(sc->sc_dev), __func__,
2625 1.12 christos rate, rssi, pwdb, sc->avg_pwdb));
2626 1.1 nonaka }
2627 1.1 nonaka
2628 1.1 nonaka static int8_t
2629 1.1 nonaka urtwn_get_rssi(struct urtwn_softc *sc, int rate, void *physt)
2630 1.1 nonaka {
2631 1.1 nonaka static const int8_t cckoff[] = { 16, -12, -26, -46 };
2632 1.1 nonaka struct r92c_rx_phystat *phy;
2633 1.1 nonaka struct r92c_rx_cck *cck;
2634 1.1 nonaka uint8_t rpt;
2635 1.1 nonaka int8_t rssi;
2636 1.1 nonaka
2637 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s: rate=%d\n", device_xname(sc->sc_dev),
2638 1.1 nonaka __func__, rate));
2639 1.1 nonaka
2640 1.1 nonaka if (rate <= 3) {
2641 1.1 nonaka cck = (struct r92c_rx_cck *)physt;
2642 1.1 nonaka if (ISSET(sc->sc_flags, URTWN_FLAG_CCK_HIPWR)) {
2643 1.1 nonaka rpt = (cck->agc_rpt >> 5) & 0x3;
2644 1.1 nonaka rssi = (cck->agc_rpt & 0x1f) << 1;
2645 1.1 nonaka } else {
2646 1.1 nonaka rpt = (cck->agc_rpt >> 6) & 0x3;
2647 1.1 nonaka rssi = cck->agc_rpt & 0x3e;
2648 1.1 nonaka }
2649 1.1 nonaka rssi = cckoff[rpt] - rssi;
2650 1.1 nonaka } else { /* OFDM/HT. */
2651 1.1 nonaka phy = (struct r92c_rx_phystat *)physt;
2652 1.1 nonaka rssi = ((le32toh(phy->phydw1) >> 1) & 0x7f) - 110;
2653 1.1 nonaka }
2654 1.42 skrll return rssi;
2655 1.1 nonaka }
2656 1.1 nonaka
2657 1.32 nonaka static int8_t
2658 1.32 nonaka urtwn_r88e_get_rssi(struct urtwn_softc *sc, int rate, void *physt)
2659 1.32 nonaka {
2660 1.32 nonaka struct r92c_rx_phystat *phy;
2661 1.32 nonaka struct r88e_rx_cck *cck;
2662 1.32 nonaka uint8_t cck_agc_rpt, lna_idx, vga_idx;
2663 1.32 nonaka int8_t rssi;
2664 1.32 nonaka
2665 1.32 nonaka DPRINTFN(DBG_FN, ("%s: %s: rate=%d\n", device_xname(sc->sc_dev),
2666 1.32 nonaka __func__, rate));
2667 1.32 nonaka
2668 1.32 nonaka rssi = 0;
2669 1.32 nonaka if (rate <= 3) {
2670 1.32 nonaka cck = (struct r88e_rx_cck *)physt;
2671 1.32 nonaka cck_agc_rpt = cck->agc_rpt;
2672 1.32 nonaka lna_idx = (cck_agc_rpt & 0xe0) >> 5;
2673 1.32 nonaka vga_idx = cck_agc_rpt & 0x1f;
2674 1.32 nonaka switch (lna_idx) {
2675 1.32 nonaka case 7:
2676 1.32 nonaka if (vga_idx <= 27)
2677 1.32 nonaka rssi = -100 + 2* (27 - vga_idx);
2678 1.32 nonaka else
2679 1.32 nonaka rssi = -100;
2680 1.32 nonaka break;
2681 1.32 nonaka case 6:
2682 1.32 nonaka rssi = -48 + 2 * (2 - vga_idx);
2683 1.32 nonaka break;
2684 1.32 nonaka case 5:
2685 1.32 nonaka rssi = -42 + 2 * (7 - vga_idx);
2686 1.32 nonaka break;
2687 1.32 nonaka case 4:
2688 1.32 nonaka rssi = -36 + 2 * (7 - vga_idx);
2689 1.32 nonaka break;
2690 1.32 nonaka case 3:
2691 1.32 nonaka rssi = -24 + 2 * (7 - vga_idx);
2692 1.32 nonaka break;
2693 1.32 nonaka case 2:
2694 1.32 nonaka rssi = -12 + 2 * (5 - vga_idx);
2695 1.32 nonaka break;
2696 1.32 nonaka case 1:
2697 1.32 nonaka rssi = 8 - (2 * vga_idx);
2698 1.32 nonaka break;
2699 1.32 nonaka case 0:
2700 1.32 nonaka rssi = 14 - (2 * vga_idx);
2701 1.32 nonaka break;
2702 1.32 nonaka }
2703 1.32 nonaka rssi += 6;
2704 1.32 nonaka } else { /* OFDM/HT. */
2705 1.32 nonaka phy = (struct r92c_rx_phystat *)physt;
2706 1.32 nonaka rssi = ((le32toh(phy->phydw1) >> 1) & 0x7f) - 110;
2707 1.32 nonaka }
2708 1.42 skrll return rssi;
2709 1.32 nonaka }
2710 1.32 nonaka
2711 1.1 nonaka static void
2712 1.1 nonaka urtwn_rx_frame(struct urtwn_softc *sc, uint8_t *buf, int pktlen)
2713 1.1 nonaka {
2714 1.1 nonaka struct ieee80211com *ic = &sc->sc_ic;
2715 1.59.2.1 phil struct ieee80211vap *vap = TAILQ_FIRST(&ic->ic_vaps);
2716 1.59.2.1 phil struct ifnet *ifp = vap->iv_ifp;
2717 1.1 nonaka struct ieee80211_frame *wh;
2718 1.1 nonaka struct ieee80211_node *ni;
2719 1.1 nonaka struct r92c_rx_stat *stat;
2720 1.1 nonaka uint32_t rxdw0, rxdw3;
2721 1.1 nonaka struct mbuf *m;
2722 1.1 nonaka uint8_t rate;
2723 1.1 nonaka int8_t rssi = 0;
2724 1.1 nonaka int s, infosz;
2725 1.1 nonaka
2726 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s: buf=%p, pktlen=%d\n",
2727 1.1 nonaka device_xname(sc->sc_dev), __func__, buf, pktlen));
2728 1.1 nonaka
2729 1.1 nonaka stat = (struct r92c_rx_stat *)buf;
2730 1.1 nonaka rxdw0 = le32toh(stat->rxdw0);
2731 1.1 nonaka rxdw3 = le32toh(stat->rxdw3);
2732 1.1 nonaka
2733 1.1 nonaka if (__predict_false(rxdw0 & (R92C_RXDW0_CRCERR | R92C_RXDW0_ICVERR))) {
2734 1.1 nonaka /*
2735 1.1 nonaka * This should not happen since we setup our Rx filter
2736 1.1 nonaka * to not receive these frames.
2737 1.1 nonaka */
2738 1.1 nonaka DPRINTFN(DBG_RX, ("%s: %s: CRC error\n",
2739 1.1 nonaka device_xname(sc->sc_dev), __func__));
2740 1.1 nonaka ifp->if_ierrors++;
2741 1.1 nonaka return;
2742 1.1 nonaka }
2743 1.59.2.4 phil
2744 1.19 christos /*
2745 1.19 christos * XXX: This will drop most control packets. Do we really
2746 1.19 christos * want this in IEEE80211_M_MONITOR mode?
2747 1.19 christos */
2748 1.22 christos // if (__predict_false(pktlen < (int)sizeof(*wh))) {
2749 1.22 christos if (__predict_false(pktlen < (int)sizeof(struct ieee80211_frame_ack))) {
2750 1.1 nonaka DPRINTFN(DBG_RX, ("%s: %s: packet too short %d\n",
2751 1.1 nonaka device_xname(sc->sc_dev), __func__, pktlen));
2752 1.59.2.1 phil vap->iv_stats.is_rx_tooshort++;
2753 1.1 nonaka ifp->if_ierrors++;
2754 1.1 nonaka return;
2755 1.1 nonaka }
2756 1.1 nonaka if (__predict_false(pktlen > MCLBYTES)) {
2757 1.1 nonaka DPRINTFN(DBG_RX, ("%s: %s: packet too big %d\n",
2758 1.1 nonaka device_xname(sc->sc_dev), __func__, pktlen));
2759 1.1 nonaka ifp->if_ierrors++;
2760 1.1 nonaka return;
2761 1.1 nonaka }
2762 1.1 nonaka
2763 1.1 nonaka rate = MS(rxdw3, R92C_RXDW3_RATE);
2764 1.1 nonaka infosz = MS(rxdw0, R92C_RXDW0_INFOSZ) * 8;
2765 1.1 nonaka
2766 1.1 nonaka /* Get RSSI from PHY status descriptor if present. */
2767 1.1 nonaka if (infosz != 0 && (rxdw0 & R92C_RXDW0_PHYST)) {
2768 1.49 nat if (!ISSET(sc->chip, URTWN_CHIP_92C))
2769 1.32 nonaka rssi = urtwn_r88e_get_rssi(sc, rate, &stat[1]);
2770 1.32 nonaka else
2771 1.32 nonaka rssi = urtwn_get_rssi(sc, rate, &stat[1]);
2772 1.1 nonaka /* Update our average RSSI. */
2773 1.1 nonaka urtwn_update_avgrssi(sc, rate, rssi);
2774 1.1 nonaka }
2775 1.1 nonaka
2776 1.1 nonaka DPRINTFN(DBG_RX, ("%s: %s: Rx frame len=%d rate=%d infosz=%d rssi=%d\n",
2777 1.1 nonaka device_xname(sc->sc_dev), __func__, pktlen, rate, infosz, rssi));
2778 1.1 nonaka
2779 1.1 nonaka MGETHDR(m, M_DONTWAIT, MT_DATA);
2780 1.1 nonaka if (__predict_false(m == NULL)) {
2781 1.1 nonaka aprint_error_dev(sc->sc_dev, "couldn't allocate rx mbuf\n");
2782 1.59.2.1 phil vap->iv_stats.is_rx_nobuf++;
2783 1.1 nonaka ifp->if_ierrors++;
2784 1.1 nonaka return;
2785 1.1 nonaka }
2786 1.1 nonaka if (pktlen > (int)MHLEN) {
2787 1.1 nonaka MCLGET(m, M_DONTWAIT);
2788 1.1 nonaka if (__predict_false(!(m->m_flags & M_EXT))) {
2789 1.1 nonaka aprint_error_dev(sc->sc_dev,
2790 1.1 nonaka "couldn't allocate rx mbuf cluster\n");
2791 1.1 nonaka m_freem(m);
2792 1.59.2.1 phil vap->iv_stats.is_rx_nobuf++;
2793 1.1 nonaka ifp->if_ierrors++;
2794 1.1 nonaka return;
2795 1.1 nonaka }
2796 1.1 nonaka }
2797 1.1 nonaka
2798 1.1 nonaka /* Finalize mbuf. */
2799 1.45 ozaki m_set_rcvif(m, ifp);
2800 1.1 nonaka wh = (struct ieee80211_frame *)((uint8_t *)&stat[1] + infosz);
2801 1.1 nonaka memcpy(mtod(m, uint8_t *), wh, pktlen);
2802 1.1 nonaka m->m_pkthdr.len = m->m_len = pktlen;
2803 1.1 nonaka
2804 1.1 nonaka s = splnet();
2805 1.1 nonaka if (__predict_false(sc->sc_drvbpf != NULL)) {
2806 1.1 nonaka struct urtwn_rx_radiotap_header *tap = &sc->sc_rxtap;
2807 1.1 nonaka
2808 1.19 christos tap->wr_flags = 0;
2809 1.1 nonaka if (!(rxdw3 & R92C_RXDW3_HT)) {
2810 1.1 nonaka switch (rate) {
2811 1.1 nonaka /* CCK. */
2812 1.1 nonaka case 0: tap->wr_rate = 2; break;
2813 1.1 nonaka case 1: tap->wr_rate = 4; break;
2814 1.1 nonaka case 2: tap->wr_rate = 11; break;
2815 1.1 nonaka case 3: tap->wr_rate = 22; break;
2816 1.1 nonaka /* OFDM. */
2817 1.1 nonaka case 4: tap->wr_rate = 12; break;
2818 1.1 nonaka case 5: tap->wr_rate = 18; break;
2819 1.1 nonaka case 6: tap->wr_rate = 24; break;
2820 1.1 nonaka case 7: tap->wr_rate = 36; break;
2821 1.1 nonaka case 8: tap->wr_rate = 48; break;
2822 1.1 nonaka case 9: tap->wr_rate = 72; break;
2823 1.1 nonaka case 10: tap->wr_rate = 96; break;
2824 1.1 nonaka case 11: tap->wr_rate = 108; break;
2825 1.1 nonaka }
2826 1.1 nonaka } else if (rate >= 12) { /* MCS0~15. */
2827 1.1 nonaka /* Bit 7 set means HT MCS instead of rate. */
2828 1.1 nonaka tap->wr_rate = 0x80 | (rate - 12);
2829 1.1 nonaka }
2830 1.1 nonaka tap->wr_dbm_antsignal = rssi;
2831 1.13 jmcneill tap->wr_chan_freq = htole16(ic->ic_curchan->ic_freq);
2832 1.13 jmcneill tap->wr_chan_flags = htole16(ic->ic_curchan->ic_flags);
2833 1.1 nonaka
2834 1.59 msaitoh bpf_mtap2(sc->sc_drvbpf, tap, sc->sc_rxtap_len, m, BPF_D_IN);
2835 1.1 nonaka }
2836 1.1 nonaka
2837 1.1 nonaka ni = ieee80211_find_rxnode(ic, (struct ieee80211_frame_min *)wh);
2838 1.1 nonaka
2839 1.59.2.4 phil printf ("urtwn rx_frame, ni is 0x%lx.\n", (long)ni);
2840 1.59.2.4 phil if (ni != NULL) {
2841 1.59.2.4 phil printf (" ... and vap = 0x%lx\n", (long)ni->ni_vap);
2842 1.59.2.4 phil if (ni->ni_vap != NULL) {
2843 1.59.2.4 phil printf (" ... and iv_input = 0x%lx\n", (long)ni->ni_vap->iv_input);
2844 1.1 nonaka
2845 1.59.2.4 phil } else {
2846 1.59.2.4 phil printf ("iv_input is null, not continuing.\n");
2847 1.59.2.4 phil splx(s);
2848 1.59.2.4 phil return;
2849 1.59.2.4 phil }
2850 1.59.2.4 phil /* push the frame up to the 802.11 stack */
2851 1.59.2.4 phil ieee80211_input(ni, m, rssi, 0);
2852 1.59.2.4 phil
2853 1.59.2.4 phil /* Node is no longer needed. */
2854 1.59.2.4 phil ieee80211_free_node(ni);
2855 1.59.2.4 phil
2856 1.59.2.4 phil } else {
2857 1.59.2.4 phil
2858 1.59.2.4 phil /* No node found ... process differently. */
2859 1.59.2.4 phil (void) ieee80211_input_all(ic, m, rssi, 0);
2860 1.59.2.4 phil }
2861 1.1 nonaka
2862 1.1 nonaka splx(s);
2863 1.1 nonaka }
2864 1.1 nonaka
2865 1.1 nonaka static void
2866 1.42 skrll urtwn_rxeof(struct usbd_xfer *xfer, void *priv, usbd_status status)
2867 1.1 nonaka {
2868 1.1 nonaka struct urtwn_rx_data *data = priv;
2869 1.1 nonaka struct urtwn_softc *sc = data->sc;
2870 1.1 nonaka struct r92c_rx_stat *stat;
2871 1.49 nat size_t pidx = data->pidx;
2872 1.1 nonaka uint32_t rxdw0;
2873 1.1 nonaka uint8_t *buf;
2874 1.1 nonaka int len, totlen, pktlen, infosz, npkts;
2875 1.1 nonaka
2876 1.1 nonaka DPRINTFN(DBG_FN|DBG_RX, ("%s: %s: status=%d\n",
2877 1.1 nonaka device_xname(sc->sc_dev), __func__, status));
2878 1.1 nonaka
2879 1.49 nat mutex_enter(&sc->sc_rx_mtx);
2880 1.49 nat TAILQ_REMOVE(&sc->rx_free_list[pidx], data, next);
2881 1.49 nat TAILQ_INSERT_TAIL(&sc->rx_free_list[pidx], data, next);
2882 1.49 nat /* Put this Rx buffer back to our free list. */
2883 1.49 nat mutex_exit(&sc->sc_rx_mtx);
2884 1.49 nat
2885 1.1 nonaka if (__predict_false(status != USBD_NORMAL_COMPLETION)) {
2886 1.1 nonaka if (status == USBD_STALLED)
2887 1.49 nat usbd_clear_endpoint_stall_async(sc->rx_pipe[pidx]);
2888 1.1 nonaka else if (status != USBD_CANCELLED)
2889 1.1 nonaka goto resubmit;
2890 1.1 nonaka return;
2891 1.1 nonaka }
2892 1.1 nonaka usbd_get_xfer_status(xfer, NULL, NULL, &len, NULL);
2893 1.1 nonaka
2894 1.1 nonaka if (__predict_false(len < (int)sizeof(*stat))) {
2895 1.1 nonaka DPRINTFN(DBG_RX, ("%s: %s: xfer too short %d\n",
2896 1.1 nonaka device_xname(sc->sc_dev), __func__, len));
2897 1.1 nonaka goto resubmit;
2898 1.1 nonaka }
2899 1.1 nonaka buf = data->buf;
2900 1.1 nonaka
2901 1.1 nonaka /* Get the number of encapsulated frames. */
2902 1.1 nonaka stat = (struct r92c_rx_stat *)buf;
2903 1.1 nonaka npkts = MS(le32toh(stat->rxdw2), R92C_RXDW2_PKTCNT);
2904 1.1 nonaka DPRINTFN(DBG_RX, ("%s: %s: Rx %d frames in one chunk\n",
2905 1.1 nonaka device_xname(sc->sc_dev), __func__, npkts));
2906 1.1 nonaka
2907 1.1 nonaka /* Process all of them. */
2908 1.1 nonaka while (npkts-- > 0) {
2909 1.1 nonaka if (__predict_false(len < (int)sizeof(*stat))) {
2910 1.1 nonaka DPRINTFN(DBG_RX,
2911 1.1 nonaka ("%s: %s: len(%d) is short than header\n",
2912 1.1 nonaka device_xname(sc->sc_dev), __func__, len));
2913 1.1 nonaka break;
2914 1.1 nonaka }
2915 1.1 nonaka stat = (struct r92c_rx_stat *)buf;
2916 1.1 nonaka rxdw0 = le32toh(stat->rxdw0);
2917 1.1 nonaka
2918 1.1 nonaka pktlen = MS(rxdw0, R92C_RXDW0_PKTLEN);
2919 1.1 nonaka if (__predict_false(pktlen == 0)) {
2920 1.1 nonaka DPRINTFN(DBG_RX, ("%s: %s: pktlen is 0 byte\n",
2921 1.1 nonaka device_xname(sc->sc_dev), __func__));
2922 1.19 christos break;
2923 1.1 nonaka }
2924 1.1 nonaka
2925 1.1 nonaka infosz = MS(rxdw0, R92C_RXDW0_INFOSZ) * 8;
2926 1.1 nonaka
2927 1.1 nonaka /* Make sure everything fits in xfer. */
2928 1.1 nonaka totlen = sizeof(*stat) + infosz + pktlen;
2929 1.1 nonaka if (__predict_false(totlen > len)) {
2930 1.1 nonaka DPRINTFN(DBG_RX, ("%s: %s: pktlen %d(%d+%d+%d) > %d\n",
2931 1.1 nonaka device_xname(sc->sc_dev), __func__, totlen,
2932 1.1 nonaka (int)sizeof(*stat), infosz, pktlen, len));
2933 1.1 nonaka break;
2934 1.1 nonaka }
2935 1.1 nonaka
2936 1.1 nonaka /* Process 802.11 frame. */
2937 1.1 nonaka urtwn_rx_frame(sc, buf, pktlen);
2938 1.1 nonaka
2939 1.1 nonaka /* Next chunk is 128-byte aligned. */
2940 1.1 nonaka totlen = roundup2(totlen, 128);
2941 1.1 nonaka buf += totlen;
2942 1.1 nonaka len -= totlen;
2943 1.1 nonaka }
2944 1.1 nonaka
2945 1.1 nonaka resubmit:
2946 1.1 nonaka /* Setup a new transfer. */
2947 1.42 skrll usbd_setup_xfer(xfer, data, data->buf, URTWN_RXBUFSZ,
2948 1.42 skrll USBD_SHORT_XFER_OK, USBD_NO_TIMEOUT, urtwn_rxeof);
2949 1.1 nonaka (void)usbd_transfer(xfer);
2950 1.1 nonaka }
2951 1.1 nonaka
2952 1.1 nonaka static void
2953 1.42 skrll urtwn_txeof(struct usbd_xfer *xfer, void *priv, usbd_status status)
2954 1.1 nonaka {
2955 1.1 nonaka struct urtwn_tx_data *data = priv;
2956 1.1 nonaka struct urtwn_softc *sc = data->sc;
2957 1.59.2.2 phil struct ifnet *ifp = TAILQ_FIRST(&sc->sc_ic.ic_vaps)->iv_ifp;
2958 1.42 skrll size_t pidx = data->pidx;
2959 1.1 nonaka int s;
2960 1.1 nonaka
2961 1.1 nonaka DPRINTFN(DBG_FN|DBG_TX, ("%s: %s: status=%d\n",
2962 1.1 nonaka device_xname(sc->sc_dev), __func__, status));
2963 1.1 nonaka
2964 1.59.2.4 phil printf ("enter sc_tx_mtx, adr is 0x%lx (from txeof)\n", (long)&sc->sc_tx_mtx);
2965 1.1 nonaka mutex_enter(&sc->sc_tx_mtx);
2966 1.1 nonaka /* Put this Tx buffer back to our free list. */
2967 1.42 skrll TAILQ_INSERT_TAIL(&sc->tx_free_list[pidx], data, next);
2968 1.1 nonaka mutex_exit(&sc->sc_tx_mtx);
2969 1.59.2.4 phil printf ("exit sc_tx_mtx (from txeof)\n");
2970 1.59.2.4 phil
2971 1.1 nonaka
2972 1.16 jmcneill s = splnet();
2973 1.16 jmcneill sc->tx_timer = 0;
2974 1.16 jmcneill ifp->if_flags &= ~IFF_OACTIVE;
2975 1.16 jmcneill
2976 1.1 nonaka if (__predict_false(status != USBD_NORMAL_COMPLETION)) {
2977 1.1 nonaka if (status != USBD_NOT_STARTED && status != USBD_CANCELLED) {
2978 1.42 skrll if (status == USBD_STALLED) {
2979 1.42 skrll struct usbd_pipe *pipe = sc->tx_pipe[pidx];
2980 1.20 christos usbd_clear_endpoint_stall_async(pipe);
2981 1.42 skrll }
2982 1.49 nat printf("ERROR1\n");
2983 1.1 nonaka ifp->if_oerrors++;
2984 1.1 nonaka }
2985 1.16 jmcneill splx(s);
2986 1.1 nonaka return;
2987 1.1 nonaka }
2988 1.1 nonaka
2989 1.21 christos ifp->if_opackets++;
2990 1.16 jmcneill urtwn_start(ifp);
2991 1.49 nat splx(s);
2992 1.1 nonaka
2993 1.1 nonaka }
2994 1.1 nonaka
2995 1.1 nonaka static int
2996 1.12 christos urtwn_tx(struct urtwn_softc *sc, struct mbuf *m, struct ieee80211_node *ni,
2997 1.12 christos struct urtwn_tx_data *data)
2998 1.1 nonaka {
2999 1.1 nonaka struct ieee80211com *ic = &sc->sc_ic;
3000 1.1 nonaka struct ieee80211_frame *wh;
3001 1.1 nonaka struct ieee80211_key *k = NULL;
3002 1.1 nonaka struct r92c_tx_desc *txd;
3003 1.49 nat size_t i, padsize, xferlen, txd_len;
3004 1.1 nonaka uint16_t seq, sum;
3005 1.42 skrll uint8_t raid, type, tid;
3006 1.22 christos int s, hasqos, error;
3007 1.1 nonaka
3008 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
3009 1.1 nonaka
3010 1.1 nonaka wh = mtod(m, struct ieee80211_frame *);
3011 1.1 nonaka type = wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK;
3012 1.49 nat txd_len = sizeof(*txd);
3013 1.49 nat
3014 1.49 nat if (!ISSET(sc->chip, URTWN_CHIP_92EU))
3015 1.49 nat txd_len = 32;
3016 1.1 nonaka
3017 1.59.2.1 phil #define IEEE80211_FC1_WEP 1 /* NNN need to find where we know there is WEP */
3018 1.1 nonaka if (wh->i_fc[1] & IEEE80211_FC1_WEP) {
3019 1.59.2.1 phil k = ieee80211_crypto_encap(ni, m);
3020 1.12 christos if (k == NULL)
3021 1.12 christos return ENOBUFS;
3022 1.12 christos
3023 1.1 nonaka /* packet header may have moved, reset our local pointer */
3024 1.1 nonaka wh = mtod(m, struct ieee80211_frame *);
3025 1.1 nonaka }
3026 1.1 nonaka
3027 1.59.2.1 phil
3028 1.1 nonaka if (__predict_false(sc->sc_drvbpf != NULL)) {
3029 1.1 nonaka struct urtwn_tx_radiotap_header *tap = &sc->sc_txtap;
3030 1.1 nonaka
3031 1.1 nonaka tap->wt_flags = 0;
3032 1.14 jmcneill tap->wt_chan_freq = htole16(ic->ic_curchan->ic_freq);
3033 1.14 jmcneill tap->wt_chan_flags = htole16(ic->ic_curchan->ic_flags);
3034 1.1 nonaka if (wh->i_fc[1] & IEEE80211_FC1_WEP)
3035 1.1 nonaka tap->wt_flags |= IEEE80211_RADIOTAP_F_WEP;
3036 1.1 nonaka
3037 1.19 christos /* XXX: set tap->wt_rate? */
3038 1.19 christos
3039 1.59 msaitoh bpf_mtap2(sc->sc_drvbpf, tap, sc->sc_txtap_len, m, BPF_D_OUT);
3040 1.1 nonaka }
3041 1.1 nonaka
3042 1.42 skrll /* non-qos data frames */
3043 1.42 skrll tid = R92C_TXDW1_QSEL_BE;
3044 1.59.2.1 phil if ((hasqos = IEEE80211_QOS_HAS_SEQ(wh))) {
3045 1.1 nonaka /* data frames in 11n mode */
3046 1.1 nonaka struct ieee80211_qosframe *qwh = (void *)wh;
3047 1.1 nonaka tid = qwh->i_qos[0] & IEEE80211_QOS_TID;
3048 1.1 nonaka } else if (type != IEEE80211_FC0_TYPE_DATA) {
3049 1.42 skrll tid = R92C_TXDW1_QSEL_MGNT;
3050 1.1 nonaka }
3051 1.1 nonaka
3052 1.49 nat if (((txd_len + m->m_pkthdr.len) % 64) == 0) /* XXX: 64 */
3053 1.1 nonaka padsize = 8;
3054 1.1 nonaka else
3055 1.1 nonaka padsize = 0;
3056 1.1 nonaka
3057 1.49 nat if (ISSET(sc->chip, URTWN_CHIP_92EU))
3058 1.49 nat padsize = 0;
3059 1.49 nat
3060 1.1 nonaka /* Fill Tx descriptor. */
3061 1.1 nonaka txd = (struct r92c_tx_desc *)data->buf;
3062 1.49 nat memset(txd, 0, txd_len + padsize);
3063 1.1 nonaka
3064 1.1 nonaka txd->txdw0 |= htole32(
3065 1.1 nonaka SM(R92C_TXDW0_PKTLEN, m->m_pkthdr.len) |
3066 1.49 nat SM(R92C_TXDW0_OFFSET, txd_len));
3067 1.49 nat if (!ISSET(sc->chip, URTWN_CHIP_92EU)) {
3068 1.49 nat txd->txdw0 |= htole32(
3069 1.49 nat R92C_TXDW0_OWN | R92C_TXDW0_FSG | R92C_TXDW0_LSG);
3070 1.49 nat }
3071 1.1 nonaka
3072 1.1 nonaka if (IEEE80211_IS_MULTICAST(wh->i_addr1))
3073 1.1 nonaka txd->txdw0 |= htole32(R92C_TXDW0_BMCAST);
3074 1.1 nonaka
3075 1.1 nonaka /* fix pad field */
3076 1.1 nonaka if (padsize > 0) {
3077 1.22 christos DPRINTFN(DBG_TX, ("%s: %s: padding: size=%zd\n",
3078 1.1 nonaka device_xname(sc->sc_dev), __func__, padsize));
3079 1.1 nonaka txd->txdw1 |= htole32(SM(R92C_TXDW1_PKTOFF, (padsize / 8)));
3080 1.1 nonaka }
3081 1.1 nonaka
3082 1.1 nonaka if (!IEEE80211_IS_MULTICAST(wh->i_addr1) &&
3083 1.1 nonaka type == IEEE80211_FC0_TYPE_DATA) {
3084 1.1 nonaka if (ic->ic_curmode == IEEE80211_MODE_11B)
3085 1.1 nonaka raid = R92C_RAID_11B;
3086 1.1 nonaka else
3087 1.1 nonaka raid = R92C_RAID_11BG;
3088 1.1 nonaka DPRINTFN(DBG_TX,
3089 1.1 nonaka ("%s: %s: data packet: tid=%d, raid=%d\n",
3090 1.1 nonaka device_xname(sc->sc_dev), __func__, tid, raid));
3091 1.1 nonaka
3092 1.49 nat if (!ISSET(sc->chip, URTWN_CHIP_92C)) {
3093 1.32 nonaka txd->txdw1 |= htole32(
3094 1.32 nonaka SM(R88E_TXDW1_MACID, URTWN_MACID_BSS) |
3095 1.32 nonaka SM(R92C_TXDW1_QSEL, tid) |
3096 1.32 nonaka SM(R92C_TXDW1_RAID, raid) |
3097 1.32 nonaka R92C_TXDW1_AGGBK);
3098 1.32 nonaka } else
3099 1.32 nonaka txd->txdw1 |= htole32(
3100 1.32 nonaka SM(R92C_TXDW1_MACID, URTWN_MACID_BSS) |
3101 1.32 nonaka SM(R92C_TXDW1_QSEL, tid) |
3102 1.32 nonaka SM(R92C_TXDW1_RAID, raid) |
3103 1.32 nonaka R92C_TXDW1_AGGBK);
3104 1.1 nonaka
3105 1.49 nat if (ISSET(sc->chip, URTWN_CHIP_88E))
3106 1.49 nat txd->txdw2 |= htole32(R88E_TXDW2_AGGBK);
3107 1.49 nat if (ISSET(sc->chip, URTWN_CHIP_92EU))
3108 1.49 nat txd->txdw3 |= htole32(R92E_TXDW3_AGGBK);
3109 1.49 nat
3110 1.1 nonaka if (hasqos) {
3111 1.1 nonaka txd->txdw4 |= htole32(R92C_TXDW4_QOS);
3112 1.1 nonaka }
3113 1.1 nonaka
3114 1.1 nonaka if (ic->ic_flags & IEEE80211_F_USEPROT) {
3115 1.1 nonaka /* for 11g */
3116 1.1 nonaka if (ic->ic_protmode == IEEE80211_PROT_CTSONLY) {
3117 1.1 nonaka txd->txdw4 |= htole32(R92C_TXDW4_CTS2SELF |
3118 1.1 nonaka R92C_TXDW4_HWRTSEN);
3119 1.1 nonaka } else if (ic->ic_protmode == IEEE80211_PROT_RTSCTS) {
3120 1.1 nonaka txd->txdw4 |= htole32(R92C_TXDW4_RTSEN |
3121 1.1 nonaka R92C_TXDW4_HWRTSEN);
3122 1.1 nonaka }
3123 1.1 nonaka }
3124 1.1 nonaka /* Send RTS at OFDM24. */
3125 1.1 nonaka txd->txdw4 |= htole32(SM(R92C_TXDW4_RTSRATE, 8));
3126 1.1 nonaka txd->txdw5 |= htole32(0x0001ff00);
3127 1.1 nonaka /* Send data at OFDM54. */
3128 1.32 nonaka if (ISSET(sc->chip, URTWN_CHIP_88E))
3129 1.32 nonaka txd->txdw5 |= htole32(0x13 & 0x3f);
3130 1.32 nonaka else
3131 1.32 nonaka txd->txdw5 |= htole32(SM(R92C_TXDW5_DATARATE, 11));
3132 1.1 nonaka } else if (type == IEEE80211_FC0_TYPE_MGT) {
3133 1.1 nonaka DPRINTFN(DBG_TX, ("%s: %s: mgmt packet\n",
3134 1.1 nonaka device_xname(sc->sc_dev), __func__));
3135 1.1 nonaka txd->txdw1 |= htole32(
3136 1.1 nonaka SM(R92C_TXDW1_MACID, URTWN_MACID_BSS) |
3137 1.1 nonaka SM(R92C_TXDW1_QSEL, R92C_TXDW1_QSEL_MGNT) |
3138 1.1 nonaka SM(R92C_TXDW1_RAID, R92C_RAID_11B));
3139 1.1 nonaka
3140 1.1 nonaka /* Force CCK1. */
3141 1.1 nonaka txd->txdw4 |= htole32(R92C_TXDW4_DRVRATE);
3142 1.1 nonaka /* Use 1Mbps */
3143 1.1 nonaka txd->txdw5 |= htole32(SM(R92C_TXDW5_DATARATE, 0));
3144 1.1 nonaka } else {
3145 1.1 nonaka /* broadcast or multicast packets */
3146 1.1 nonaka DPRINTFN(DBG_TX, ("%s: %s: bc or mc packet\n",
3147 1.1 nonaka device_xname(sc->sc_dev), __func__));
3148 1.1 nonaka txd->txdw1 |= htole32(
3149 1.1 nonaka SM(R92C_TXDW1_MACID, URTWN_MACID_BC) |
3150 1.1 nonaka SM(R92C_TXDW1_RAID, R92C_RAID_11B));
3151 1.1 nonaka
3152 1.1 nonaka /* Force CCK1. */
3153 1.1 nonaka txd->txdw4 |= htole32(R92C_TXDW4_DRVRATE);
3154 1.1 nonaka /* Use 1Mbps */
3155 1.1 nonaka txd->txdw5 |= htole32(SM(R92C_TXDW5_DATARATE, 0));
3156 1.1 nonaka }
3157 1.1 nonaka /* Set sequence number */
3158 1.1 nonaka seq = LE_READ_2(&wh->i_seq[0]) >> IEEE80211_SEQ_SEQ_SHIFT;
3159 1.49 nat if (!ISSET(sc->chip, URTWN_CHIP_92EU)) {
3160 1.49 nat txd->txdseq |= htole16(seq);
3161 1.1 nonaka
3162 1.49 nat if (!hasqos) {
3163 1.49 nat /* Use HW sequence numbering for non-QoS frames. */
3164 1.49 nat txd->txdw4 |= htole32(R92C_TXDW4_HWSEQ);
3165 1.49 nat txd->txdseq |= htole16(R92C_HWSEQ_EN);
3166 1.49 nat }
3167 1.49 nat } else {
3168 1.49 nat txd->txdseq2 |= htole16((seq & R92E_HWSEQ_MASK) <<
3169 1.49 nat R92E_HWSEQ_SHIFT);
3170 1.49 nat if (!hasqos) {
3171 1.49 nat /* Use HW sequence numbering for non-QoS frames. */
3172 1.49 nat txd->txdw4 |= htole32(R92C_TXDW4_HWSEQ);
3173 1.49 nat txd->txdw7 |= htole16(R92C_HWSEQ_EN);
3174 1.49 nat }
3175 1.1 nonaka }
3176 1.1 nonaka
3177 1.1 nonaka /* Compute Tx descriptor checksum. */
3178 1.1 nonaka sum = 0;
3179 1.49 nat for (i = 0; i < R92C_TXDESC_SUMSIZE / 2; i++)
3180 1.1 nonaka sum ^= ((uint16_t *)txd)[i];
3181 1.1 nonaka txd->txdsum = sum; /* NB: already little endian. */
3182 1.1 nonaka
3183 1.49 nat xferlen = txd_len + m->m_pkthdr.len + padsize;
3184 1.49 nat m_copydata(m, 0, m->m_pkthdr.len, (char *)&txd[0] + txd_len + padsize);
3185 1.1 nonaka
3186 1.1 nonaka s = splnet();
3187 1.42 skrll usbd_setup_xfer(data->xfer, data, data->buf, xferlen,
3188 1.42 skrll USBD_FORCE_SHORT_XFER, URTWN_TX_TIMEOUT,
3189 1.1 nonaka urtwn_txeof);
3190 1.1 nonaka error = usbd_transfer(data->xfer);
3191 1.1 nonaka if (__predict_false(error != USBD_NORMAL_COMPLETION &&
3192 1.1 nonaka error != USBD_IN_PROGRESS)) {
3193 1.1 nonaka splx(s);
3194 1.1 nonaka DPRINTFN(DBG_TX, ("%s: %s: transfer failed %d\n",
3195 1.1 nonaka device_xname(sc->sc_dev), __func__, error));
3196 1.12 christos return error;
3197 1.1 nonaka }
3198 1.1 nonaka splx(s);
3199 1.12 christos return 0;
3200 1.1 nonaka }
3201 1.1 nonaka
3202 1.42 skrll struct urtwn_tx_data *
3203 1.42 skrll urtwn_get_tx_data(struct urtwn_softc *sc, size_t pidx)
3204 1.42 skrll {
3205 1.42 skrll struct urtwn_tx_data *data = NULL;
3206 1.42 skrll
3207 1.59.2.4 phil printf ("enter sc_tx_mtx, adr is 0x%lx (from tx_data)\n", (long)&sc->sc_tx_mtx);
3208 1.59.2.4 phil mutex_enter(&sc->sc_tx_mtx);
3209 1.42 skrll if (!TAILQ_EMPTY(&sc->tx_free_list[pidx])) {
3210 1.42 skrll data = TAILQ_FIRST(&sc->tx_free_list[pidx]);
3211 1.42 skrll TAILQ_REMOVE(&sc->tx_free_list[pidx], data, next);
3212 1.42 skrll }
3213 1.42 skrll mutex_exit(&sc->sc_tx_mtx);
3214 1.59.2.4 phil printf ("exit sc_tx_mtx (from tx_data)\n");
3215 1.42 skrll
3216 1.42 skrll return data;
3217 1.42 skrll }
3218 1.42 skrll
3219 1.1 nonaka static void
3220 1.1 nonaka urtwn_start(struct ifnet *ifp)
3221 1.1 nonaka {
3222 1.59.2.3 phil struct ieee80211vap *vap = ifp->if_softc;
3223 1.59.2.3 phil struct ieee80211com *ic = vap->iv_ic;
3224 1.59.2.3 phil struct urtwn_softc *sc = ic->ic_softc;
3225 1.12 christos struct urtwn_tx_data *data;
3226 1.1 nonaka struct ether_header *eh;
3227 1.1 nonaka struct ieee80211_node *ni;
3228 1.1 nonaka struct mbuf *m;
3229 1.1 nonaka
3230 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
3231 1.1 nonaka
3232 1.1 nonaka if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
3233 1.1 nonaka return;
3234 1.1 nonaka
3235 1.12 christos data = NULL;
3236 1.1 nonaka for (;;) {
3237 1.42 skrll /* Send pending management frames first. */
3238 1.42 skrll IF_POLL(&ic->ic_mgtq, m);
3239 1.42 skrll if (m != NULL) {
3240 1.42 skrll /* Use AC_VO for management frames. */
3241 1.17 jmcneill
3242 1.42 skrll data = urtwn_get_tx_data(sc, sc->ac2idx[WME_AC_VO]);
3243 1.1 nonaka
3244 1.42 skrll if (data == NULL) {
3245 1.42 skrll ifp->if_flags |= IFF_OACTIVE;
3246 1.42 skrll DPRINTFN(DBG_TX, ("%s: empty tx_free_list\n",
3247 1.42 skrll device_xname(sc->sc_dev)));
3248 1.42 skrll return;
3249 1.42 skrll }
3250 1.42 skrll IF_DEQUEUE(&ic->ic_mgtq, m);
3251 1.43 ozaki ni = M_GETCTX(m, struct ieee80211_node *);
3252 1.44 ozaki M_CLEARCTX(m);
3253 1.1 nonaka goto sendit;
3254 1.1 nonaka }
3255 1.59.2.1 phil
3256 1.59.2.1 phil if (vap->iv_state != IEEE80211_S_RUN)
3257 1.1 nonaka break;
3258 1.1 nonaka
3259 1.1 nonaka /* Encapsulate and send data frames. */
3260 1.42 skrll IFQ_POLL(&ifp->if_snd, m);
3261 1.1 nonaka if (m == NULL)
3262 1.1 nonaka break;
3263 1.12 christos
3264 1.42 skrll struct ieee80211_frame *wh = mtod(m, struct ieee80211_frame *);
3265 1.42 skrll uint8_t type = wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK;
3266 1.42 skrll uint8_t qid = WME_AC_BE;
3267 1.59.2.1 phil if (IEEE80211_QOS_HAS_SEQ(wh)) {
3268 1.42 skrll /* data frames in 11n mode */
3269 1.42 skrll struct ieee80211_qosframe *qwh = (void *)wh;
3270 1.42 skrll uint8_t tid = qwh->i_qos[0] & IEEE80211_QOS_TID;
3271 1.42 skrll qid = TID_TO_WME_AC(tid);
3272 1.42 skrll } else if (type != IEEE80211_FC0_TYPE_DATA) {
3273 1.42 skrll qid = WME_AC_VO;
3274 1.42 skrll }
3275 1.42 skrll data = urtwn_get_tx_data(sc, sc->ac2idx[qid]);
3276 1.42 skrll
3277 1.42 skrll if (data == NULL) {
3278 1.42 skrll ifp->if_flags |= IFF_OACTIVE;
3279 1.42 skrll DPRINTFN(DBG_TX, ("%s: empty tx_free_list\n",
3280 1.42 skrll device_xname(sc->sc_dev)));
3281 1.42 skrll return;
3282 1.42 skrll }
3283 1.42 skrll IFQ_DEQUEUE(&ifp->if_snd, m);
3284 1.42 skrll
3285 1.1 nonaka if (m->m_len < (int)sizeof(*eh) &&
3286 1.1 nonaka (m = m_pullup(m, sizeof(*eh))) == NULL) {
3287 1.49 nat printf("ERROR6\n");
3288 1.1 nonaka ifp->if_oerrors++;
3289 1.1 nonaka continue;
3290 1.1 nonaka }
3291 1.1 nonaka eh = mtod(m, struct ether_header *);
3292 1.59.2.1 phil ni = ieee80211_find_txnode(vap, eh->ether_dhost);
3293 1.1 nonaka if (ni == NULL) {
3294 1.1 nonaka m_freem(m);
3295 1.49 nat printf("ERROR5\n");
3296 1.1 nonaka ifp->if_oerrors++;
3297 1.1 nonaka continue;
3298 1.1 nonaka }
3299 1.1 nonaka
3300 1.59 msaitoh bpf_mtap(ifp, m, BPF_D_OUT);
3301 1.1 nonaka
3302 1.59.2.1 phil if ((m = ieee80211_encap(vap, ni, m)) == NULL) {
3303 1.1 nonaka ieee80211_free_node(ni);
3304 1.49 nat printf("ERROR4\n");
3305 1.1 nonaka ifp->if_oerrors++;
3306 1.1 nonaka continue;
3307 1.1 nonaka }
3308 1.1 nonaka sendit:
3309 1.59.2.1 phil bpf_mtap3(vap->iv_rawbpf, m, BPF_D_OUT);
3310 1.1 nonaka
3311 1.12 christos if (urtwn_tx(sc, m, ni, data) != 0) {
3312 1.12 christos m_freem(m);
3313 1.1 nonaka ieee80211_free_node(ni);
3314 1.49 nat printf("ERROR3\n");
3315 1.1 nonaka ifp->if_oerrors++;
3316 1.1 nonaka continue;
3317 1.1 nonaka }
3318 1.12 christos m_freem(m);
3319 1.12 christos ieee80211_free_node(ni);
3320 1.1 nonaka sc->tx_timer = 5;
3321 1.1 nonaka ifp->if_timer = 1;
3322 1.1 nonaka }
3323 1.1 nonaka }
3324 1.1 nonaka
3325 1.1 nonaka static void
3326 1.1 nonaka urtwn_watchdog(struct ifnet *ifp)
3327 1.1 nonaka {
3328 1.59.2.3 phil struct ieee80211vap *vap = ifp->if_softc;
3329 1.59.2.3 phil struct urtwn_softc *sc = vap->iv_ic->ic_softc;
3330 1.1 nonaka
3331 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
3332 1.1 nonaka
3333 1.1 nonaka ifp->if_timer = 0;
3334 1.1 nonaka
3335 1.1 nonaka if (sc->tx_timer > 0) {
3336 1.1 nonaka if (--sc->tx_timer == 0) {
3337 1.1 nonaka aprint_error_dev(sc->sc_dev, "device timeout\n");
3338 1.1 nonaka /* urtwn_init(ifp); XXX needs a process context! */
3339 1.49 nat printf("ERROR2\n");
3340 1.1 nonaka ifp->if_oerrors++;
3341 1.1 nonaka return;
3342 1.1 nonaka }
3343 1.1 nonaka ifp->if_timer = 1;
3344 1.1 nonaka }
3345 1.59.2.3 phil // ieee80211_watchdog(&sc->sc_ic);
3346 1.1 nonaka }
3347 1.1 nonaka
3348 1.59.2.2 phil /*
3349 1.59.2.2 phil * Create a VAP node for use with the urtwn driver.
3350 1.59.2.2 phil */
3351 1.59.2.2 phil
3352 1.59.2.2 phil static struct ieee80211vap *
3353 1.59.2.2 phil urtwn_vap_create(struct ieee80211com *ic, const char name[IFNAMSIZ],
3354 1.59.2.2 phil int unit, enum ieee80211_opmode opmode, int flags,
3355 1.59.2.2 phil const uint8_t bssid[IEEE80211_ADDR_LEN],
3356 1.59.2.2 phil const uint8_t macaddr[IEEE80211_ADDR_LEN])
3357 1.59.2.2 phil {
3358 1.59.2.2 phil printf ("in urtwn_vap_create ... \n");
3359 1.59.2.2 phil
3360 1.59.2.2 phil struct urtwn_softc *sc = ic->ic_softc;
3361 1.59.2.2 phil struct ifnet *ifp;
3362 1.59.2.2 phil struct ieee80211vap *vap;
3363 1.59.2.2 phil
3364 1.59.2.2 phil DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
3365 1.59.2.2 phil
3366 1.59.2.2 phil /* Allow only one VAP for the urtwn driver. */
3367 1.59.2.2 phil if (!TAILQ_EMPTY(&ic->ic_vaps))
3368 1.59.2.2 phil return NULL;
3369 1.59.2.2 phil
3370 1.59.2.2 phil /* Allocate the vap and setup. */
3371 1.59.2.2 phil vap = kmem_zalloc(sizeof(struct ieee80211vap), KM_SLEEP);
3372 1.59.2.2 phil if (ieee80211_vap_setup(ic, vap, name, unit, opmode,
3373 1.59.2.2 phil flags | IEEE80211_CLONE_NOBEACONS, bssid) != 0) {
3374 1.59.2.2 phil kmem_free(vap, sizeof(struct ieee80211vap));
3375 1.59.2.2 phil return NULL;
3376 1.59.2.2 phil }
3377 1.59.2.2 phil
3378 1.59.2.2 phil printf ("vap_create: after vap_setup\n");
3379 1.59.2.2 phil
3380 1.59.2.2 phil /* Local setup */
3381 1.59.2.2 phil vap->iv_reset = urtwn_reset;
3382 1.59.2.2 phil
3383 1.59.2.2 phil ifp = vap->iv_ifp;
3384 1.59.2.2 phil ifp->if_init = urtwn_init;
3385 1.59.2.2 phil ifp->if_ioctl = urtwn_ioctl;
3386 1.59.2.2 phil ifp->if_start = urtwn_start;
3387 1.59.2.2 phil ifp->if_watchdog = urtwn_watchdog;
3388 1.59.2.3 phil ifp->if_extflags |= IFEF_MPSAFE;
3389 1.59.2.2 phil IFQ_SET_READY(&ifp->if_snd);
3390 1.59.2.2 phil memcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
3391 1.59.2.2 phil
3392 1.59.2.2 phil /* Override state transition machine. */
3393 1.59.2.4 phil // sc->sc_newstate = vap->iv_newstate;
3394 1.59.2.4 phil // vap->iv_newstate = urtwn_newstate;
3395 1.59.2.2 phil
3396 1.59.2.2 phil /* Finish setup */
3397 1.59.2.2 phil ieee80211_vap_attach(vap, urtwn_media_change,
3398 1.59.2.2 phil ieee80211_media_status, macaddr);
3399 1.59.2.2 phil ic->ic_opmode = opmode;
3400 1.59.2.2 phil
3401 1.59.2.2 phil return vap;
3402 1.59.2.2 phil }
3403 1.59.2.2 phil
3404 1.59.2.2 phil static void
3405 1.59.2.2 phil urtwn_vap_delete(struct ieee80211vap *vap)
3406 1.59.2.2 phil {
3407 1.59.2.2 phil struct ifnet *ifp = vap->iv_ifp;
3408 1.59.2.2 phil struct urtwn_softc *sc __unused =vap->iv_ic->ic_softc;
3409 1.59.2.2 phil
3410 1.59.2.2 phil DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
3411 1.59.2.2 phil
3412 1.59.2.2 phil urtwn_stop(ifp, 0);
3413 1.59.2.2 phil ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
3414 1.59.2.2 phil bpf_detach(ifp);
3415 1.59.2.2 phil if_detach(ifp);
3416 1.59.2.2 phil kmem_free(vap, sizeof(struct ieee80211vap));
3417 1.59.2.2 phil }
3418 1.59.2.2 phil
3419 1.59.2.3 phil static void
3420 1.59.2.3 phil urtwn_parent(struct ieee80211com *ic)
3421 1.59.2.3 phil {
3422 1.59.2.3 phil struct urtwn_softc *sc __unused = ic->ic_softc;
3423 1.59.2.3 phil
3424 1.59.2.3 phil DPRINTFN(DBG_FN, ("%s: %s\n",device_xname(sc->sc_dev), __func__));
3425 1.59.2.3 phil
3426 1.59.2.3 phil /* Not sure what to do here yet. */
3427 1.59.2.3 phil }
3428 1.59.2.3 phil
3429 1.59.2.3 phil static void
3430 1.59.2.3 phil urtwn_scan_start(struct ieee80211com *ic)
3431 1.59.2.3 phil {
3432 1.59.2.3 phil struct urtwn_softc *sc __unused = ic->ic_softc;
3433 1.59.2.3 phil
3434 1.59.2.3 phil DPRINTFN(DBG_FN, ("%s: %s\n",device_xname(sc->sc_dev), __func__));
3435 1.59.2.3 phil
3436 1.59.2.3 phil /* Not sure what to do here yet. */
3437 1.59.2.3 phil }
3438 1.59.2.3 phil
3439 1.59.2.3 phil static void
3440 1.59.2.3 phil urtwn_scan_end(struct ieee80211com *ic)
3441 1.59.2.3 phil {
3442 1.59.2.3 phil struct urtwn_softc *sc __unused = ic->ic_softc;
3443 1.59.2.3 phil
3444 1.59.2.3 phil DPRINTFN(DBG_FN, ("%s: %s\n",device_xname(sc->sc_dev), __func__));
3445 1.59.2.3 phil
3446 1.59.2.3 phil /* Not sure what to do here yet. */
3447 1.59.2.3 phil }
3448 1.59.2.3 phil
3449 1.59.2.3 phil static void
3450 1.59.2.3 phil urtwn_set_channel(struct ieee80211com *ic)
3451 1.59.2.3 phil {
3452 1.59.2.3 phil struct urtwn_softc *sc = ic->ic_softc;
3453 1.59.2.3 phil
3454 1.59.2.3 phil DPRINTFN(DBG_FN, ("%s: %s\n",device_xname(sc->sc_dev), __func__));
3455 1.59.2.3 phil
3456 1.59.2.4 phil mutex_enter(&sc->sc_write_mtx);
3457 1.59.2.3 phil urtwn_set_chan(sc, ic->ic_curchan, IEEE80211_HTINFO_2NDCHAN_NONE);
3458 1.59.2.4 phil mutex_exit(&sc->sc_write_mtx);
3459 1.59.2.3 phil }
3460 1.59.2.3 phil
3461 1.59.2.3 phil static int
3462 1.59.2.3 phil urtwn_transmit(struct ieee80211com *ic, struct mbuf *m)
3463 1.59.2.3 phil {
3464 1.59.2.3 phil struct urtwn_softc *sc = ic->ic_softc;
3465 1.59.2.4 phil struct ieee80211vap *vap = TAILQ_FIRST(&ic->ic_vaps);
3466 1.59.2.4 phil int s;
3467 1.59.2.4 phil int error;
3468 1.59.2.4 phil size_t pktlen = m->m_pkthdr.len;
3469 1.59.2.4 phil bool mcast = (m->m_flags & M_MCAST) != 0;
3470 1.59.2.3 phil
3471 1.59.2.3 phil DPRINTFN(DBG_FN, ("%s: %s\n",device_xname(sc->sc_dev), __func__));
3472 1.59.2.3 phil
3473 1.59.2.4 phil s = splnet();
3474 1.59.2.4 phil
3475 1.59.2.4 phil IFQ_ENQUEUE(&vap->iv_ifp->if_snd, m, error);
3476 1.59.2.4 phil if (error != 0) {
3477 1.59.2.4 phil /* mbuf is already freed */
3478 1.59.2.4 phil goto out;
3479 1.59.2.4 phil }
3480 1.59.2.4 phil
3481 1.59.2.4 phil vap->iv_ifp->if_obytes += pktlen;
3482 1.59.2.4 phil if (mcast)
3483 1.59.2.4 phil vap->iv_ifp->if_omcasts++;
3484 1.59.2.4 phil
3485 1.59.2.4 phil if ((vap->iv_ifp->if_flags & IFF_OACTIVE) == 0)
3486 1.59.2.4 phil if_start_lock(vap->iv_ifp);
3487 1.59.2.4 phil out:
3488 1.59.2.4 phil splx(s);
3489 1.59.2.4 phil
3490 1.59.2.4 phil return error;
3491 1.59.2.3 phil }
3492 1.59.2.3 phil
3493 1.59.2.3 phil static int
3494 1.59.2.3 phil urtwn_raw_xmit(struct ieee80211_node *ni , struct mbuf *m,
3495 1.59.2.3 phil const struct ieee80211_bpf_params *bpfp)
3496 1.59.2.3 phil {
3497 1.59.2.4 phil struct ieee80211vap *vap = ni->ni_vap;
3498 1.59.2.3 phil struct ieee80211com *ic = ni->ni_ic;
3499 1.59.2.3 phil struct urtwn_softc *sc = ic->ic_softc;
3500 1.59.2.4 phil struct urtwn_tx_data *data;
3501 1.59.2.4 phil int error;
3502 1.59.2.3 phil
3503 1.59.2.3 phil DPRINTFN(DBG_FN, ("%s: %s\n",device_xname(sc->sc_dev), __func__));
3504 1.59.2.3 phil
3505 1.59.2.4 phil data = urtwn_get_tx_data(sc, sc->ac2idx[WME_AC_VO]);
3506 1.59.2.4 phil
3507 1.59.2.4 phil if (data == NULL) {
3508 1.59.2.4 phil vap->iv_ifp->if_flags |= IFF_OACTIVE;
3509 1.59.2.4 phil DPRINTFN(DBG_TX, ("%s: empty tx_free_list\n",
3510 1.59.2.4 phil device_xname(sc->sc_dev)));
3511 1.59.2.4 phil return ENOBUFS;
3512 1.59.2.4 phil }
3513 1.59.2.4 phil
3514 1.59.2.4 phil bpf_mtap3(vap->iv_rawbpf, m, BPF_D_OUT);
3515 1.59.2.4 phil
3516 1.59.2.4 phil error = urtwn_tx(sc, m, ni, data);
3517 1.59.2.4 phil if (error != 0) {
3518 1.59.2.4 phil printf("ERROR3\n");
3519 1.59.2.4 phil vap->iv_ifp->if_oerrors++;
3520 1.59.2.4 phil }
3521 1.59.2.4 phil m_freem(m);
3522 1.59.2.4 phil ieee80211_free_node(ni);
3523 1.59.2.4 phil return error;
3524 1.59.2.4 phil }
3525 1.59.2.4 phil
3526 1.59.2.4 phil static void
3527 1.59.2.4 phil urtwn_getradiocaps(struct ieee80211com *ic,
3528 1.59.2.4 phil int maxchans, int *nchans, struct ieee80211_channel chans[])
3529 1.59.2.4 phil {
3530 1.59.2.4 phil uint8_t bands[IEEE80211_MODE_BYTES];
3531 1.59.2.4 phil
3532 1.59.2.4 phil /*
3533 1.59.2.4 phil * NNN Should be able to do something based on chip if
3534 1.59.2.4 phil * a chip has more bands .... eg. N ... but for the future.
3535 1.59.2.4 phil */
3536 1.59.2.4 phil
3537 1.59.2.4 phil memset(bands, 0, sizeof(bands));
3538 1.59.2.4 phil setbit(bands, IEEE80211_MODE_11B);
3539 1.59.2.4 phil setbit(bands, IEEE80211_MODE_11G);
3540 1.59.2.4 phil ieee80211_add_channel_list_2ghz(chans, maxchans, nchans,
3541 1.59.2.4 phil urtwn_chan_2ghz, nitems(urtwn_chan_2ghz), bands, 0);
3542 1.59.2.3 phil }
3543 1.59.2.3 phil
3544 1.59.2.3 phil
3545 1.1 nonaka static int
3546 1.1 nonaka urtwn_ioctl(struct ifnet *ifp, u_long cmd, void *data)
3547 1.1 nonaka {
3548 1.59.2.2 phil
3549 1.59.2.2 phil struct ieee80211vap *vap = ifp->if_softc;
3550 1.59.2.2 phil struct urtwn_softc *sc __unused = vap->iv_ic->ic_softc;
3551 1.1 nonaka int s, error = 0;
3552 1.1 nonaka
3553 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s: cmd=0x%08lx, data=%p\n",
3554 1.1 nonaka device_xname(sc->sc_dev), __func__, cmd, data));
3555 1.1 nonaka
3556 1.1 nonaka s = splnet();
3557 1.1 nonaka
3558 1.1 nonaka switch (cmd) {
3559 1.1 nonaka case SIOCSIFFLAGS:
3560 1.1 nonaka if ((error = ifioctl_common(ifp, cmd, data)) != 0)
3561 1.1 nonaka break;
3562 1.12 christos switch (ifp->if_flags & (IFF_UP | IFF_RUNNING)) {
3563 1.12 christos case IFF_UP | IFF_RUNNING:
3564 1.59.2.3 phil printf (" up and running...\n");
3565 1.1 nonaka break;
3566 1.1 nonaka case IFF_UP:
3567 1.59.2.3 phil printf (" just up ... will start\n");
3568 1.1 nonaka urtwn_init(ifp);
3569 1.1 nonaka break;
3570 1.1 nonaka case IFF_RUNNING:
3571 1.59.2.3 phil printf (" just running .. will stop\n");
3572 1.1 nonaka urtwn_stop(ifp, 1);
3573 1.1 nonaka break;
3574 1.1 nonaka case 0:
3575 1.1 nonaka break;
3576 1.1 nonaka }
3577 1.1 nonaka break;
3578 1.1 nonaka
3579 1.1 nonaka case SIOCADDMULTI:
3580 1.1 nonaka case SIOCDELMULTI:
3581 1.1 nonaka if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
3582 1.1 nonaka /* setup multicast filter, etc */
3583 1.1 nonaka error = 0;
3584 1.1 nonaka }
3585 1.1 nonaka break;
3586 1.1 nonaka
3587 1.1 nonaka default:
3588 1.59.2.1 phil error = ieee80211_ioctl(ifp, cmd, data);
3589 1.1 nonaka break;
3590 1.1 nonaka }
3591 1.1 nonaka if (error == ENETRESET) {
3592 1.1 nonaka if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) ==
3593 1.59.2.1 phil (IFF_UP | IFF_RUNNING) /* && NNN need a vap for next line
3594 1.59.2.1 phil ic->ic_roaming != IEEE80211_ROAMING_MANUAL*/) {
3595 1.1 nonaka urtwn_init(ifp);
3596 1.1 nonaka }
3597 1.1 nonaka error = 0;
3598 1.1 nonaka }
3599 1.1 nonaka
3600 1.1 nonaka splx(s);
3601 1.1 nonaka
3602 1.42 skrll return error;
3603 1.1 nonaka }
3604 1.1 nonaka
3605 1.32 nonaka static __inline int
3606 1.32 nonaka urtwn_power_on(struct urtwn_softc *sc)
3607 1.32 nonaka {
3608 1.32 nonaka
3609 1.32 nonaka return sc->sc_power_on(sc);
3610 1.32 nonaka }
3611 1.32 nonaka
3612 1.1 nonaka static int
3613 1.32 nonaka urtwn_r92c_power_on(struct urtwn_softc *sc)
3614 1.1 nonaka {
3615 1.1 nonaka uint32_t reg;
3616 1.1 nonaka int ntries;
3617 1.1 nonaka
3618 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
3619 1.1 nonaka
3620 1.12 christos KASSERT(mutex_owned(&sc->sc_write_mtx));
3621 1.12 christos
3622 1.1 nonaka /* Wait for autoload done bit. */
3623 1.1 nonaka for (ntries = 0; ntries < 1000; ntries++) {
3624 1.1 nonaka if (urtwn_read_1(sc, R92C_APS_FSMCO) & R92C_APS_FSMCO_PFM_ALDN)
3625 1.1 nonaka break;
3626 1.1 nonaka DELAY(5);
3627 1.1 nonaka }
3628 1.1 nonaka if (ntries == 1000) {
3629 1.1 nonaka aprint_error_dev(sc->sc_dev,
3630 1.1 nonaka "timeout waiting for chip autoload\n");
3631 1.42 skrll return ETIMEDOUT;
3632 1.1 nonaka }
3633 1.1 nonaka
3634 1.1 nonaka /* Unlock ISO/CLK/Power control register. */
3635 1.1 nonaka urtwn_write_1(sc, R92C_RSV_CTRL, 0);
3636 1.1 nonaka /* Move SPS into PWM mode. */
3637 1.1 nonaka urtwn_write_1(sc, R92C_SPS0_CTRL, 0x2b);
3638 1.49 nat DELAY(5);
3639 1.1 nonaka
3640 1.1 nonaka reg = urtwn_read_1(sc, R92C_LDOV12D_CTRL);
3641 1.1 nonaka if (!(reg & R92C_LDOV12D_CTRL_LDV12_EN)) {
3642 1.1 nonaka urtwn_write_1(sc, R92C_LDOV12D_CTRL,
3643 1.1 nonaka reg | R92C_LDOV12D_CTRL_LDV12_EN);
3644 1.1 nonaka DELAY(100);
3645 1.1 nonaka urtwn_write_1(sc, R92C_SYS_ISO_CTRL,
3646 1.1 nonaka urtwn_read_1(sc, R92C_SYS_ISO_CTRL) &
3647 1.1 nonaka ~R92C_SYS_ISO_CTRL_MD2PP);
3648 1.1 nonaka }
3649 1.1 nonaka
3650 1.1 nonaka /* Auto enable WLAN. */
3651 1.1 nonaka urtwn_write_2(sc, R92C_APS_FSMCO,
3652 1.1 nonaka urtwn_read_2(sc, R92C_APS_FSMCO) | R92C_APS_FSMCO_APFM_ONMAC);
3653 1.1 nonaka for (ntries = 0; ntries < 1000; ntries++) {
3654 1.1 nonaka if (!(urtwn_read_2(sc, R92C_APS_FSMCO) &
3655 1.1 nonaka R92C_APS_FSMCO_APFM_ONMAC))
3656 1.1 nonaka break;
3657 1.49 nat DELAY(100);
3658 1.1 nonaka }
3659 1.1 nonaka if (ntries == 1000) {
3660 1.1 nonaka aprint_error_dev(sc->sc_dev,
3661 1.1 nonaka "timeout waiting for MAC auto ON\n");
3662 1.42 skrll return ETIMEDOUT;
3663 1.1 nonaka }
3664 1.1 nonaka
3665 1.1 nonaka /* Enable radio, GPIO and LED functions. */
3666 1.1 nonaka KASSERT((R92C_APS_FSMCO_AFSM_HSUS | R92C_APS_FSMCO_PDN_EN |
3667 1.1 nonaka R92C_APS_FSMCO_PFM_ALDN) == 0x0812);
3668 1.1 nonaka urtwn_write_2(sc, R92C_APS_FSMCO,
3669 1.1 nonaka R92C_APS_FSMCO_AFSM_HSUS |
3670 1.1 nonaka R92C_APS_FSMCO_PDN_EN |
3671 1.1 nonaka R92C_APS_FSMCO_PFM_ALDN);
3672 1.1 nonaka
3673 1.1 nonaka /* Release RF digital isolation. */
3674 1.1 nonaka urtwn_write_2(sc, R92C_SYS_ISO_CTRL,
3675 1.1 nonaka urtwn_read_2(sc, R92C_SYS_ISO_CTRL) & ~R92C_SYS_ISO_CTRL_DIOR);
3676 1.1 nonaka
3677 1.1 nonaka /* Initialize MAC. */
3678 1.1 nonaka urtwn_write_1(sc, R92C_APSD_CTRL,
3679 1.1 nonaka urtwn_read_1(sc, R92C_APSD_CTRL) & ~R92C_APSD_CTRL_OFF);
3680 1.1 nonaka for (ntries = 0; ntries < 200; ntries++) {
3681 1.1 nonaka if (!(urtwn_read_1(sc, R92C_APSD_CTRL) &
3682 1.1 nonaka R92C_APSD_CTRL_OFF_STATUS))
3683 1.1 nonaka break;
3684 1.1 nonaka DELAY(5);
3685 1.1 nonaka }
3686 1.1 nonaka if (ntries == 200) {
3687 1.1 nonaka aprint_error_dev(sc->sc_dev,
3688 1.1 nonaka "timeout waiting for MAC initialization\n");
3689 1.42 skrll return ETIMEDOUT;
3690 1.1 nonaka }
3691 1.1 nonaka
3692 1.1 nonaka /* Enable MAC DMA/WMAC/SCHEDULE/SEC blocks. */
3693 1.1 nonaka reg = urtwn_read_2(sc, R92C_CR);
3694 1.1 nonaka reg |= R92C_CR_HCI_TXDMA_EN | R92C_CR_HCI_RXDMA_EN |
3695 1.1 nonaka R92C_CR_TXDMA_EN | R92C_CR_RXDMA_EN | R92C_CR_PROTOCOL_EN |
3696 1.1 nonaka R92C_CR_SCHEDULE_EN | R92C_CR_MACTXEN | R92C_CR_MACRXEN |
3697 1.1 nonaka R92C_CR_ENSEC;
3698 1.1 nonaka urtwn_write_2(sc, R92C_CR, reg);
3699 1.1 nonaka
3700 1.1 nonaka urtwn_write_1(sc, 0xfe10, 0x19);
3701 1.42 skrll return 0;
3702 1.1 nonaka }
3703 1.1 nonaka
3704 1.1 nonaka static int
3705 1.49 nat urtwn_r92e_power_on(struct urtwn_softc *sc)
3706 1.49 nat {
3707 1.49 nat uint32_t reg;
3708 1.49 nat uint32_t val;
3709 1.49 nat int ntries;
3710 1.49 nat
3711 1.49 nat DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
3712 1.49 nat
3713 1.49 nat KASSERT(mutex_owned(&sc->sc_write_mtx));
3714 1.49 nat
3715 1.49 nat /* Enable radio, GPIO and LED functions. */
3716 1.49 nat KASSERT((R92C_APS_FSMCO_AFSM_HSUS | R92C_APS_FSMCO_PDN_EN |
3717 1.49 nat R92C_APS_FSMCO_PFM_ALDN) == 0x0812);
3718 1.49 nat urtwn_write_2(sc, R92C_APS_FSMCO,
3719 1.49 nat R92C_APS_FSMCO_AFSM_HSUS |
3720 1.49 nat R92C_APS_FSMCO_PDN_EN |
3721 1.49 nat R92C_APS_FSMCO_PFM_ALDN);
3722 1.49 nat
3723 1.49 nat if (urtwn_read_4(sc, R92E_SYS_CFG1_8192E) & R92E_SPSLDO_SEL){
3724 1.49 nat /* LDO. */
3725 1.52 skrll urtwn_write_1(sc, R92E_LDO_SWR_CTRL, 0xc3);
3726 1.49 nat }
3727 1.49 nat else {
3728 1.49 nat urtwn_write_2(sc, R92C_SYS_SWR_CTRL2, urtwn_read_2(sc,
3729 1.49 nat R92C_SYS_SWR_CTRL2) & 0xffff);
3730 1.49 nat urtwn_write_1(sc, R92E_LDO_SWR_CTRL, 0x83);
3731 1.49 nat }
3732 1.49 nat
3733 1.49 nat for (ntries = 0; ntries < 2; ntries++) {
3734 1.49 nat urtwn_write_1(sc, R92C_AFE_PLL_CTRL,
3735 1.49 nat urtwn_read_1(sc, R92C_AFE_PLL_CTRL));
3736 1.49 nat urtwn_write_2(sc, R92C_AFE_CTRL4, urtwn_read_2(sc,
3737 1.49 nat R92C_AFE_CTRL4));
3738 1.49 nat }
3739 1.49 nat
3740 1.49 nat /* Reset BB. */
3741 1.49 nat urtwn_write_1(sc, R92C_SYS_FUNC_EN,
3742 1.49 nat urtwn_read_1(sc, R92C_SYS_FUNC_EN) & ~(R92C_SYS_FUNC_EN_BBRSTB |
3743 1.49 nat R92C_SYS_FUNC_EN_BB_GLB_RST));
3744 1.49 nat
3745 1.49 nat urtwn_write_1(sc, R92C_AFE_XTAL_CTRL + 2, urtwn_read_1(sc,
3746 1.49 nat R92C_AFE_XTAL_CTRL + 2) | 0x80);
3747 1.49 nat
3748 1.49 nat /* Disable HWPDN. */
3749 1.49 nat urtwn_write_2(sc, R92C_APS_FSMCO, urtwn_read_2(sc,
3750 1.49 nat R92C_APS_FSMCO) & ~R92C_APS_FSMCO_APDM_HPDN);
3751 1.49 nat
3752 1.49 nat /* Disable WL suspend. */
3753 1.49 nat urtwn_write_2(sc, R92C_APS_FSMCO, urtwn_read_2(sc,
3754 1.49 nat R92C_APS_FSMCO) & ~(R92C_APS_FSMCO_AFSM_PCIE |
3755 1.49 nat R92C_APS_FSMCO_AFSM_HSUS));
3756 1.49 nat
3757 1.49 nat urtwn_write_4(sc, R92C_APS_FSMCO, urtwn_read_4(sc,
3758 1.49 nat R92C_APS_FSMCO) | R92C_APS_FSMCO_RDY_MACON);
3759 1.49 nat urtwn_write_2(sc, R92C_APS_FSMCO, urtwn_read_2(sc,
3760 1.49 nat R92C_APS_FSMCO) | R92C_APS_FSMCO_APFM_ONMAC);
3761 1.49 nat for (ntries = 0; ntries < 10000; ntries++) {
3762 1.49 nat val = urtwn_read_2(sc, R92C_APS_FSMCO) &
3763 1.49 nat R92C_APS_FSMCO_APFM_ONMAC;
3764 1.49 nat if (val == 0x0)
3765 1.49 nat break;
3766 1.49 nat DELAY(10);
3767 1.49 nat }
3768 1.49 nat if (ntries == 10000) {
3769 1.49 nat aprint_error_dev(sc->sc_dev,
3770 1.49 nat "timeout waiting for chip power up\n");
3771 1.49 nat return ETIMEDOUT;
3772 1.49 nat }
3773 1.52 skrll
3774 1.49 nat urtwn_write_2(sc, R92C_CR, 0x00);
3775 1.49 nat reg = urtwn_read_2(sc, R92C_CR);
3776 1.49 nat reg |= R92C_CR_HCI_TXDMA_EN | R92C_CR_HCI_RXDMA_EN |
3777 1.49 nat R92C_CR_TXDMA_EN | R92C_CR_RXDMA_EN | R92C_CR_PROTOCOL_EN |
3778 1.49 nat R92C_CR_SCHEDULE_EN | R92C_CR_ENSEC;
3779 1.49 nat urtwn_write_2(sc, R92C_CR, reg);
3780 1.49 nat
3781 1.49 nat return 0;
3782 1.49 nat }
3783 1.49 nat
3784 1.49 nat static int
3785 1.32 nonaka urtwn_r88e_power_on(struct urtwn_softc *sc)
3786 1.32 nonaka {
3787 1.32 nonaka uint32_t reg;
3788 1.32 nonaka uint8_t val;
3789 1.32 nonaka int ntries;
3790 1.32 nonaka
3791 1.32 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
3792 1.32 nonaka
3793 1.32 nonaka KASSERT(mutex_owned(&sc->sc_write_mtx));
3794 1.32 nonaka
3795 1.32 nonaka /* Wait for power ready bit. */
3796 1.32 nonaka for (ntries = 0; ntries < 5000; ntries++) {
3797 1.32 nonaka val = urtwn_read_1(sc, 0x6) & 0x2;
3798 1.32 nonaka if (val == 0x2)
3799 1.32 nonaka break;
3800 1.32 nonaka DELAY(10);
3801 1.32 nonaka }
3802 1.32 nonaka if (ntries == 5000) {
3803 1.32 nonaka aprint_error_dev(sc->sc_dev,
3804 1.32 nonaka "timeout waiting for chip power up\n");
3805 1.42 skrll return ETIMEDOUT;
3806 1.32 nonaka }
3807 1.32 nonaka
3808 1.32 nonaka /* Reset BB. */
3809 1.32 nonaka urtwn_write_1(sc, R92C_SYS_FUNC_EN,
3810 1.32 nonaka urtwn_read_1(sc, R92C_SYS_FUNC_EN) & ~(R92C_SYS_FUNC_EN_BBRSTB |
3811 1.32 nonaka R92C_SYS_FUNC_EN_BB_GLB_RST));
3812 1.32 nonaka
3813 1.32 nonaka urtwn_write_1(sc, 0x26, urtwn_read_1(sc, 0x26) | 0x80);
3814 1.32 nonaka
3815 1.32 nonaka /* Disable HWPDN. */
3816 1.32 nonaka urtwn_write_1(sc, 0x5, urtwn_read_1(sc, 0x5) & ~0x80);
3817 1.32 nonaka
3818 1.32 nonaka /* Disable WL suspend. */
3819 1.32 nonaka urtwn_write_1(sc, 0x5, urtwn_read_1(sc, 0x5) & ~0x18);
3820 1.32 nonaka
3821 1.32 nonaka urtwn_write_1(sc, 0x5, urtwn_read_1(sc, 0x5) | 0x1);
3822 1.32 nonaka for (ntries = 0; ntries < 5000; ntries++) {
3823 1.32 nonaka if (!(urtwn_read_1(sc, 0x5) & 0x1))
3824 1.32 nonaka break;
3825 1.32 nonaka DELAY(10);
3826 1.32 nonaka }
3827 1.32 nonaka if (ntries == 5000)
3828 1.42 skrll return ETIMEDOUT;
3829 1.32 nonaka
3830 1.32 nonaka /* Enable LDO normal mode. */
3831 1.32 nonaka urtwn_write_1(sc, 0x23, urtwn_read_1(sc, 0x23) & ~0x10);
3832 1.32 nonaka
3833 1.32 nonaka /* Enable MAC DMA/WMAC/SCHEDULE/SEC blocks. */
3834 1.32 nonaka urtwn_write_2(sc, R92C_CR, 0);
3835 1.32 nonaka reg = urtwn_read_2(sc, R92C_CR);
3836 1.32 nonaka reg |= R92C_CR_HCI_TXDMA_EN | R92C_CR_HCI_RXDMA_EN |
3837 1.32 nonaka R92C_CR_TXDMA_EN | R92C_CR_RXDMA_EN | R92C_CR_PROTOCOL_EN |
3838 1.32 nonaka R92C_CR_SCHEDULE_EN | R92C_CR_ENSEC | R92C_CR_CALTMR_EN;
3839 1.32 nonaka urtwn_write_2(sc, R92C_CR, reg);
3840 1.32 nonaka
3841 1.42 skrll return 0;
3842 1.32 nonaka }
3843 1.32 nonaka
3844 1.32 nonaka static int
3845 1.1 nonaka urtwn_llt_init(struct urtwn_softc *sc)
3846 1.1 nonaka {
3847 1.32 nonaka size_t i, page_count, pktbuf_count;
3848 1.49 nat uint32_t val;
3849 1.22 christos int error;
3850 1.1 nonaka
3851 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
3852 1.1 nonaka
3853 1.12 christos KASSERT(mutex_owned(&sc->sc_write_mtx));
3854 1.12 christos
3855 1.52 skrll if (sc->chip & URTWN_CHIP_88E)
3856 1.49 nat page_count = R88E_TX_PAGE_COUNT;
3857 1.52 skrll else if (sc->chip & URTWN_CHIP_92EU)
3858 1.49 nat page_count = R92E_TX_PAGE_COUNT;
3859 1.49 nat else
3860 1.49 nat page_count = R92C_TX_PAGE_COUNT;
3861 1.49 nat if (sc->chip & URTWN_CHIP_88E)
3862 1.49 nat pktbuf_count = R88E_TXPKTBUF_COUNT;
3863 1.49 nat else if (sc->chip & URTWN_CHIP_92EU)
3864 1.49 nat pktbuf_count = R88E_TXPKTBUF_COUNT;
3865 1.49 nat else
3866 1.49 nat pktbuf_count = R92C_TXPKTBUF_COUNT;
3867 1.49 nat
3868 1.49 nat if (sc->chip & URTWN_CHIP_92EU) {
3869 1.49 nat val = urtwn_read_4(sc, R92E_AUTO_LLT) | R92E_AUTO_LLT_EN;
3870 1.49 nat urtwn_write_4(sc, R92E_AUTO_LLT, val);
3871 1.49 nat DELAY(100);
3872 1.49 nat val = urtwn_read_4(sc, R92E_AUTO_LLT);
3873 1.49 nat if (val & R92E_AUTO_LLT_EN)
3874 1.49 nat return EIO;
3875 1.49 nat return 0;
3876 1.49 nat }
3877 1.32 nonaka
3878 1.32 nonaka /* Reserve pages [0; page_count]. */
3879 1.32 nonaka for (i = 0; i < page_count; i++) {
3880 1.1 nonaka if ((error = urtwn_llt_write(sc, i, i + 1)) != 0)
3881 1.42 skrll return error;
3882 1.1 nonaka }
3883 1.1 nonaka /* NB: 0xff indicates end-of-list. */
3884 1.1 nonaka if ((error = urtwn_llt_write(sc, i, 0xff)) != 0)
3885 1.42 skrll return error;
3886 1.1 nonaka /*
3887 1.32 nonaka * Use pages [page_count + 1; pktbuf_count - 1]
3888 1.1 nonaka * as ring buffer.
3889 1.1 nonaka */
3890 1.32 nonaka for (++i; i < pktbuf_count - 1; i++) {
3891 1.1 nonaka if ((error = urtwn_llt_write(sc, i, i + 1)) != 0)
3892 1.42 skrll return error;
3893 1.1 nonaka }
3894 1.1 nonaka /* Make the last page point to the beginning of the ring buffer. */
3895 1.32 nonaka error = urtwn_llt_write(sc, i, pktbuf_count + 1);
3896 1.42 skrll return error;
3897 1.1 nonaka }
3898 1.1 nonaka
3899 1.59.2.1 phil static __unused void
3900 1.1 nonaka urtwn_fw_reset(struct urtwn_softc *sc)
3901 1.1 nonaka {
3902 1.1 nonaka uint16_t reg;
3903 1.1 nonaka int ntries;
3904 1.1 nonaka
3905 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
3906 1.1 nonaka
3907 1.12 christos KASSERT(mutex_owned(&sc->sc_write_mtx));
3908 1.12 christos
3909 1.1 nonaka /* Tell 8051 to reset itself. */
3910 1.1 nonaka urtwn_write_1(sc, R92C_HMETFR + 3, 0x20);
3911 1.1 nonaka
3912 1.1 nonaka /* Wait until 8051 resets by itself. */
3913 1.1 nonaka for (ntries = 0; ntries < 100; ntries++) {
3914 1.1 nonaka reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
3915 1.1 nonaka if (!(reg & R92C_SYS_FUNC_EN_CPUEN))
3916 1.1 nonaka return;
3917 1.1 nonaka DELAY(50);
3918 1.1 nonaka }
3919 1.1 nonaka /* Force 8051 reset. */
3920 1.32 nonaka urtwn_write_2(sc, R92C_SYS_FUNC_EN,
3921 1.32 nonaka urtwn_read_2(sc, R92C_SYS_FUNC_EN) & ~R92C_SYS_FUNC_EN_CPUEN);
3922 1.32 nonaka }
3923 1.32 nonaka
3924 1.32 nonaka static void
3925 1.32 nonaka urtwn_r88e_fw_reset(struct urtwn_softc *sc)
3926 1.32 nonaka {
3927 1.32 nonaka uint16_t reg;
3928 1.32 nonaka
3929 1.32 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
3930 1.32 nonaka
3931 1.32 nonaka KASSERT(mutex_owned(&sc->sc_write_mtx));
3932 1.32 nonaka
3933 1.49 nat if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
3934 1.49 nat reg = urtwn_read_2(sc, R92C_RSV_CTRL) & ~R92E_RSV_MIO_EN;
3935 1.49 nat urtwn_write_2(sc,R92C_RSV_CTRL, reg);
3936 1.49 nat }
3937 1.49 nat DELAY(50);
3938 1.49 nat
3939 1.32 nonaka reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
3940 1.1 nonaka urtwn_write_2(sc, R92C_SYS_FUNC_EN, reg & ~R92C_SYS_FUNC_EN_CPUEN);
3941 1.49 nat DELAY(50);
3942 1.49 nat
3943 1.32 nonaka urtwn_write_2(sc, R92C_SYS_FUNC_EN, reg | R92C_SYS_FUNC_EN_CPUEN);
3944 1.49 nat DELAY(50);
3945 1.49 nat
3946 1.49 nat if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
3947 1.49 nat reg = urtwn_read_2(sc, R92C_RSV_CTRL) | R92E_RSV_MIO_EN;
3948 1.49 nat urtwn_write_2(sc,R92C_RSV_CTRL, reg);
3949 1.49 nat }
3950 1.49 nat DELAY(50);
3951 1.49 nat
3952 1.1 nonaka }
3953 1.1 nonaka
3954 1.1 nonaka static int
3955 1.1 nonaka urtwn_fw_loadpage(struct urtwn_softc *sc, int page, uint8_t *buf, int len)
3956 1.1 nonaka {
3957 1.1 nonaka uint32_t reg;
3958 1.1 nonaka int off, mlen, error = 0;
3959 1.1 nonaka
3960 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s: page=%d, buf=%p, len=%d\n",
3961 1.1 nonaka device_xname(sc->sc_dev), __func__, page, buf, len));
3962 1.1 nonaka
3963 1.1 nonaka reg = urtwn_read_4(sc, R92C_MCUFWDL);
3964 1.1 nonaka reg = RW(reg, R92C_MCUFWDL_PAGE, page);
3965 1.1 nonaka urtwn_write_4(sc, R92C_MCUFWDL, reg);
3966 1.1 nonaka
3967 1.1 nonaka off = R92C_FW_START_ADDR;
3968 1.1 nonaka while (len > 0) {
3969 1.1 nonaka if (len > 196)
3970 1.1 nonaka mlen = 196;
3971 1.1 nonaka else if (len > 4)
3972 1.1 nonaka mlen = 4;
3973 1.1 nonaka else
3974 1.1 nonaka mlen = 1;
3975 1.1 nonaka error = urtwn_write_region(sc, off, buf, mlen);
3976 1.1 nonaka if (error != 0)
3977 1.1 nonaka break;
3978 1.1 nonaka off += mlen;
3979 1.1 nonaka buf += mlen;
3980 1.1 nonaka len -= mlen;
3981 1.1 nonaka }
3982 1.42 skrll return error;
3983 1.1 nonaka }
3984 1.1 nonaka
3985 1.1 nonaka static int
3986 1.1 nonaka urtwn_load_firmware(struct urtwn_softc *sc)
3987 1.1 nonaka {
3988 1.1 nonaka firmware_handle_t fwh;
3989 1.1 nonaka const struct r92c_fw_hdr *hdr;
3990 1.1 nonaka const char *name;
3991 1.1 nonaka u_char *fw, *ptr;
3992 1.1 nonaka size_t len;
3993 1.1 nonaka uint32_t reg;
3994 1.1 nonaka int mlen, ntries, page, error;
3995 1.1 nonaka
3996 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
3997 1.1 nonaka
3998 1.12 christos KASSERT(mutex_owned(&sc->sc_write_mtx));
3999 1.12 christos
4000 1.1 nonaka /* Read firmware image from the filesystem. */
4001 1.32 nonaka if (ISSET(sc->chip, URTWN_CHIP_88E))
4002 1.32 nonaka name = "rtl8188eufw.bin";
4003 1.49 nat else if (ISSET(sc->chip, URTWN_CHIP_92EU))
4004 1.49 nat name = "rtl8192eefw.bin";
4005 1.32 nonaka else if ((sc->chip & (URTWN_CHIP_UMC_A_CUT | URTWN_CHIP_92C)) ==
4006 1.1 nonaka URTWN_CHIP_UMC_A_CUT)
4007 1.5 riz name = "rtl8192cfwU.bin";
4008 1.1 nonaka else
4009 1.5 riz name = "rtl8192cfw.bin";
4010 1.5 riz if ((error = firmware_open("if_urtwn", name, &fwh)) != 0) {
4011 1.1 nonaka aprint_error_dev(sc->sc_dev,
4012 1.32 nonaka "failed load firmware of file %s (error %d)\n", name,
4013 1.32 nonaka error);
4014 1.42 skrll return error;
4015 1.1 nonaka }
4016 1.36 jmcneill const size_t fwlen = len = firmware_get_size(fwh);
4017 1.1 nonaka fw = firmware_malloc(len);
4018 1.1 nonaka if (fw == NULL) {
4019 1.1 nonaka aprint_error_dev(sc->sc_dev,
4020 1.1 nonaka "failed to allocate firmware memory\n");
4021 1.1 nonaka firmware_close(fwh);
4022 1.42 skrll return ENOMEM;
4023 1.1 nonaka }
4024 1.1 nonaka error = firmware_read(fwh, 0, fw, len);
4025 1.1 nonaka firmware_close(fwh);
4026 1.1 nonaka if (error != 0) {
4027 1.1 nonaka aprint_error_dev(sc->sc_dev,
4028 1.1 nonaka "failed to read firmware (error %d)\n", error);
4029 1.36 jmcneill firmware_free(fw, fwlen);
4030 1.42 skrll return error;
4031 1.1 nonaka }
4032 1.1 nonaka
4033 1.49 nat len = fwlen;
4034 1.1 nonaka ptr = fw;
4035 1.1 nonaka hdr = (const struct r92c_fw_hdr *)ptr;
4036 1.1 nonaka /* Check if there is a valid FW header and skip it. */
4037 1.1 nonaka if ((le16toh(hdr->signature) >> 4) == 0x88c ||
4038 1.32 nonaka (le16toh(hdr->signature) >> 4) == 0x88e ||
4039 1.49 nat (le16toh(hdr->signature) >> 4) == 0x92e ||
4040 1.1 nonaka (le16toh(hdr->signature) >> 4) == 0x92c) {
4041 1.1 nonaka DPRINTFN(DBG_INIT, ("%s: %s: FW V%d.%d %02d-%02d %02d:%02d\n",
4042 1.1 nonaka device_xname(sc->sc_dev), __func__,
4043 1.1 nonaka le16toh(hdr->version), le16toh(hdr->subversion),
4044 1.1 nonaka hdr->month, hdr->date, hdr->hour, hdr->minute));
4045 1.1 nonaka ptr += sizeof(*hdr);
4046 1.1 nonaka len -= sizeof(*hdr);
4047 1.1 nonaka }
4048 1.1 nonaka
4049 1.32 nonaka if (urtwn_read_1(sc, R92C_MCUFWDL) & R92C_MCUFWDL_RAM_DL_SEL) {
4050 1.49 nat if (ISSET(sc->chip, URTWN_CHIP_88E) ||
4051 1.49 nat ISSET(sc->chip, URTWN_CHIP_92EU))
4052 1.32 nonaka urtwn_r88e_fw_reset(sc);
4053 1.32 nonaka else
4054 1.32 nonaka urtwn_fw_reset(sc);
4055 1.1 nonaka }
4056 1.49 nat if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
4057 1.49 nat !ISSET(sc->chip, URTWN_CHIP_92EU)) {
4058 1.32 nonaka urtwn_write_2(sc, R92C_SYS_FUNC_EN,
4059 1.32 nonaka urtwn_read_2(sc, R92C_SYS_FUNC_EN) |
4060 1.32 nonaka R92C_SYS_FUNC_EN_CPUEN);
4061 1.32 nonaka }
4062 1.1 nonaka
4063 1.1 nonaka /* download enabled */
4064 1.1 nonaka urtwn_write_1(sc, R92C_MCUFWDL,
4065 1.1 nonaka urtwn_read_1(sc, R92C_MCUFWDL) | R92C_MCUFWDL_EN);
4066 1.1 nonaka urtwn_write_1(sc, R92C_MCUFWDL + 2,
4067 1.1 nonaka urtwn_read_1(sc, R92C_MCUFWDL + 2) & ~0x08);
4068 1.1 nonaka
4069 1.32 nonaka /* Reset the FWDL checksum. */
4070 1.32 nonaka urtwn_write_1(sc, R92C_MCUFWDL,
4071 1.52 skrll urtwn_read_1(sc, R92C_MCUFWDL) | R92C_MCUFWDL_CHKSUM_RPT);
4072 1.32 nonaka
4073 1.49 nat DELAY(50);
4074 1.1 nonaka /* download firmware */
4075 1.1 nonaka for (page = 0; len > 0; page++) {
4076 1.1 nonaka mlen = MIN(len, R92C_FW_PAGE_SIZE);
4077 1.1 nonaka error = urtwn_fw_loadpage(sc, page, ptr, mlen);
4078 1.1 nonaka if (error != 0) {
4079 1.1 nonaka aprint_error_dev(sc->sc_dev,
4080 1.1 nonaka "could not load firmware page %d\n", page);
4081 1.1 nonaka goto fail;
4082 1.1 nonaka }
4083 1.1 nonaka ptr += mlen;
4084 1.1 nonaka len -= mlen;
4085 1.1 nonaka }
4086 1.1 nonaka
4087 1.1 nonaka /* download disable */
4088 1.1 nonaka urtwn_write_1(sc, R92C_MCUFWDL,
4089 1.1 nonaka urtwn_read_1(sc, R92C_MCUFWDL) & ~R92C_MCUFWDL_EN);
4090 1.1 nonaka urtwn_write_1(sc, R92C_MCUFWDL + 1, 0);
4091 1.1 nonaka
4092 1.1 nonaka /* Wait for checksum report. */
4093 1.1 nonaka for (ntries = 0; ntries < 1000; ntries++) {
4094 1.1 nonaka if (urtwn_read_4(sc, R92C_MCUFWDL) & R92C_MCUFWDL_CHKSUM_RPT)
4095 1.1 nonaka break;
4096 1.1 nonaka DELAY(5);
4097 1.1 nonaka }
4098 1.1 nonaka if (ntries == 1000) {
4099 1.1 nonaka aprint_error_dev(sc->sc_dev,
4100 1.1 nonaka "timeout waiting for checksum report\n");
4101 1.1 nonaka error = ETIMEDOUT;
4102 1.1 nonaka goto fail;
4103 1.1 nonaka }
4104 1.1 nonaka
4105 1.1 nonaka /* Wait for firmware readiness. */
4106 1.1 nonaka reg = urtwn_read_4(sc, R92C_MCUFWDL);
4107 1.1 nonaka reg = (reg & ~R92C_MCUFWDL_WINTINI_RDY) | R92C_MCUFWDL_RDY;
4108 1.1 nonaka urtwn_write_4(sc, R92C_MCUFWDL, reg);
4109 1.49 nat if (ISSET(sc->chip, URTWN_CHIP_88E) ||
4110 1.49 nat ISSET(sc->chip, URTWN_CHIP_92EU))
4111 1.32 nonaka urtwn_r88e_fw_reset(sc);
4112 1.1 nonaka for (ntries = 0; ntries < 1000; ntries++) {
4113 1.1 nonaka if (urtwn_read_4(sc, R92C_MCUFWDL) & R92C_MCUFWDL_WINTINI_RDY)
4114 1.1 nonaka break;
4115 1.1 nonaka DELAY(5);
4116 1.1 nonaka }
4117 1.1 nonaka if (ntries == 1000) {
4118 1.1 nonaka aprint_error_dev(sc->sc_dev,
4119 1.1 nonaka "timeout waiting for firmware readiness\n");
4120 1.1 nonaka error = ETIMEDOUT;
4121 1.1 nonaka goto fail;
4122 1.1 nonaka }
4123 1.1 nonaka fail:
4124 1.36 jmcneill firmware_free(fw, fwlen);
4125 1.42 skrll return error;
4126 1.1 nonaka }
4127 1.1 nonaka
4128 1.32 nonaka static __inline int
4129 1.32 nonaka urtwn_dma_init(struct urtwn_softc *sc)
4130 1.32 nonaka {
4131 1.32 nonaka
4132 1.32 nonaka return sc->sc_dma_init(sc);
4133 1.32 nonaka }
4134 1.32 nonaka
4135 1.1 nonaka static int
4136 1.32 nonaka urtwn_r92c_dma_init(struct urtwn_softc *sc)
4137 1.1 nonaka {
4138 1.1 nonaka int hashq, hasnq, haslq, nqueues, nqpages, nrempages;
4139 1.1 nonaka uint32_t reg;
4140 1.1 nonaka int error;
4141 1.1 nonaka
4142 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
4143 1.1 nonaka
4144 1.12 christos KASSERT(mutex_owned(&sc->sc_write_mtx));
4145 1.12 christos
4146 1.1 nonaka /* Initialize LLT table. */
4147 1.1 nonaka error = urtwn_llt_init(sc);
4148 1.1 nonaka if (error != 0)
4149 1.42 skrll return error;
4150 1.1 nonaka
4151 1.1 nonaka /* Get Tx queues to USB endpoints mapping. */
4152 1.1 nonaka hashq = hasnq = haslq = 0;
4153 1.1 nonaka reg = urtwn_read_2(sc, R92C_USB_EP + 1);
4154 1.1 nonaka DPRINTFN(DBG_INIT, ("%s: %s: USB endpoints mapping 0x%x\n",
4155 1.1 nonaka device_xname(sc->sc_dev), __func__, reg));
4156 1.1 nonaka if (MS(reg, R92C_USB_EP_HQ) != 0)
4157 1.1 nonaka hashq = 1;
4158 1.1 nonaka if (MS(reg, R92C_USB_EP_NQ) != 0)
4159 1.1 nonaka hasnq = 1;
4160 1.1 nonaka if (MS(reg, R92C_USB_EP_LQ) != 0)
4161 1.1 nonaka haslq = 1;
4162 1.1 nonaka nqueues = hashq + hasnq + haslq;
4163 1.1 nonaka if (nqueues == 0)
4164 1.42 skrll return EIO;
4165 1.1 nonaka /* Get the number of pages for each queue. */
4166 1.1 nonaka nqpages = (R92C_TX_PAGE_COUNT - R92C_PUBQ_NPAGES) / nqueues;
4167 1.1 nonaka /* The remaining pages are assigned to the high priority queue. */
4168 1.1 nonaka nrempages = (R92C_TX_PAGE_COUNT - R92C_PUBQ_NPAGES) % nqueues;
4169 1.1 nonaka
4170 1.1 nonaka /* Set number of pages for normal priority queue. */
4171 1.1 nonaka urtwn_write_1(sc, R92C_RQPN_NPQ, hasnq ? nqpages : 0);
4172 1.1 nonaka urtwn_write_4(sc, R92C_RQPN,
4173 1.1 nonaka /* Set number of pages for public queue. */
4174 1.1 nonaka SM(R92C_RQPN_PUBQ, R92C_PUBQ_NPAGES) |
4175 1.1 nonaka /* Set number of pages for high priority queue. */
4176 1.1 nonaka SM(R92C_RQPN_HPQ, hashq ? nqpages + nrempages : 0) |
4177 1.1 nonaka /* Set number of pages for low priority queue. */
4178 1.1 nonaka SM(R92C_RQPN_LPQ, haslq ? nqpages : 0) |
4179 1.1 nonaka /* Load values. */
4180 1.1 nonaka R92C_RQPN_LD);
4181 1.1 nonaka
4182 1.1 nonaka urtwn_write_1(sc, R92C_TXPKTBUF_BCNQ_BDNY, R92C_TX_PAGE_BOUNDARY);
4183 1.1 nonaka urtwn_write_1(sc, R92C_TXPKTBUF_MGQ_BDNY, R92C_TX_PAGE_BOUNDARY);
4184 1.1 nonaka urtwn_write_1(sc, R92C_TXPKTBUF_WMAC_LBK_BF_HD, R92C_TX_PAGE_BOUNDARY);
4185 1.1 nonaka urtwn_write_1(sc, R92C_TRXFF_BNDY, R92C_TX_PAGE_BOUNDARY);
4186 1.1 nonaka urtwn_write_1(sc, R92C_TDECTRL + 1, R92C_TX_PAGE_BOUNDARY);
4187 1.1 nonaka
4188 1.1 nonaka /* Set queue to USB pipe mapping. */
4189 1.1 nonaka reg = urtwn_read_2(sc, R92C_TRXDMA_CTRL);
4190 1.1 nonaka reg &= ~R92C_TRXDMA_CTRL_QMAP_M;
4191 1.1 nonaka if (nqueues == 1) {
4192 1.1 nonaka if (hashq) {
4193 1.1 nonaka reg |= R92C_TRXDMA_CTRL_QMAP_HQ;
4194 1.1 nonaka } else if (hasnq) {
4195 1.1 nonaka reg |= R92C_TRXDMA_CTRL_QMAP_NQ;
4196 1.1 nonaka } else {
4197 1.1 nonaka reg |= R92C_TRXDMA_CTRL_QMAP_LQ;
4198 1.1 nonaka }
4199 1.1 nonaka } else if (nqueues == 2) {
4200 1.1 nonaka /* All 2-endpoints configs have a high priority queue. */
4201 1.1 nonaka if (!hashq) {
4202 1.42 skrll return EIO;
4203 1.1 nonaka }
4204 1.1 nonaka if (hasnq) {
4205 1.1 nonaka reg |= R92C_TRXDMA_CTRL_QMAP_HQ_NQ;
4206 1.1 nonaka } else {
4207 1.1 nonaka reg |= R92C_TRXDMA_CTRL_QMAP_HQ_LQ;
4208 1.1 nonaka }
4209 1.1 nonaka } else {
4210 1.1 nonaka reg |= R92C_TRXDMA_CTRL_QMAP_3EP;
4211 1.1 nonaka }
4212 1.1 nonaka urtwn_write_2(sc, R92C_TRXDMA_CTRL, reg);
4213 1.1 nonaka
4214 1.1 nonaka /* Set Tx/Rx transfer page boundary. */
4215 1.1 nonaka urtwn_write_2(sc, R92C_TRXFF_BNDY + 2, 0x27ff);
4216 1.1 nonaka
4217 1.1 nonaka /* Set Tx/Rx transfer page size. */
4218 1.1 nonaka urtwn_write_1(sc, R92C_PBP,
4219 1.1 nonaka SM(R92C_PBP_PSRX, R92C_PBP_128) | SM(R92C_PBP_PSTX, R92C_PBP_128));
4220 1.42 skrll return 0;
4221 1.1 nonaka }
4222 1.1 nonaka
4223 1.32 nonaka static int
4224 1.32 nonaka urtwn_r88e_dma_init(struct urtwn_softc *sc)
4225 1.32 nonaka {
4226 1.32 nonaka usb_interface_descriptor_t *id;
4227 1.32 nonaka uint32_t reg;
4228 1.32 nonaka int nqueues;
4229 1.32 nonaka int error;
4230 1.32 nonaka
4231 1.32 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
4232 1.32 nonaka
4233 1.32 nonaka KASSERT(mutex_owned(&sc->sc_write_mtx));
4234 1.32 nonaka
4235 1.32 nonaka /* Initialize LLT table. */
4236 1.32 nonaka error = urtwn_llt_init(sc);
4237 1.32 nonaka if (error != 0)
4238 1.42 skrll return error;
4239 1.32 nonaka
4240 1.32 nonaka /* Get Tx queues to USB endpoints mapping. */
4241 1.32 nonaka id = usbd_get_interface_descriptor(sc->sc_iface);
4242 1.32 nonaka nqueues = id->bNumEndpoints - 1;
4243 1.32 nonaka if (nqueues == 0)
4244 1.42 skrll return EIO;
4245 1.32 nonaka
4246 1.32 nonaka /* Set number of pages for normal priority queue. */
4247 1.32 nonaka urtwn_write_2(sc, R92C_RQPN_NPQ, 0);
4248 1.32 nonaka urtwn_write_2(sc, R92C_RQPN_NPQ, 0x000d);
4249 1.32 nonaka urtwn_write_4(sc, R92C_RQPN, 0x808e000d);
4250 1.32 nonaka
4251 1.32 nonaka urtwn_write_1(sc, R92C_TXPKTBUF_BCNQ_BDNY, R88E_TX_PAGE_BOUNDARY);
4252 1.32 nonaka urtwn_write_1(sc, R92C_TXPKTBUF_MGQ_BDNY, R88E_TX_PAGE_BOUNDARY);
4253 1.32 nonaka urtwn_write_1(sc, R92C_TXPKTBUF_WMAC_LBK_BF_HD, R88E_TX_PAGE_BOUNDARY);
4254 1.32 nonaka urtwn_write_1(sc, R92C_TRXFF_BNDY, R88E_TX_PAGE_BOUNDARY);
4255 1.32 nonaka urtwn_write_1(sc, R92C_TDECTRL + 1, R88E_TX_PAGE_BOUNDARY);
4256 1.32 nonaka
4257 1.32 nonaka /* Set queue to USB pipe mapping. */
4258 1.32 nonaka reg = urtwn_read_2(sc, R92C_TRXDMA_CTRL);
4259 1.32 nonaka reg &= ~R92C_TRXDMA_CTRL_QMAP_M;
4260 1.32 nonaka if (nqueues == 1)
4261 1.32 nonaka reg |= R92C_TRXDMA_CTRL_QMAP_LQ;
4262 1.32 nonaka else if (nqueues == 2)
4263 1.32 nonaka reg |= R92C_TRXDMA_CTRL_QMAP_HQ_NQ;
4264 1.32 nonaka else
4265 1.32 nonaka reg |= R92C_TRXDMA_CTRL_QMAP_3EP;
4266 1.32 nonaka urtwn_write_2(sc, R92C_TRXDMA_CTRL, reg);
4267 1.32 nonaka
4268 1.32 nonaka /* Set Tx/Rx transfer page boundary. */
4269 1.32 nonaka urtwn_write_2(sc, R92C_TRXFF_BNDY + 2, 0x23ff);
4270 1.32 nonaka
4271 1.32 nonaka /* Set Tx/Rx transfer page size. */
4272 1.32 nonaka urtwn_write_1(sc, R92C_PBP,
4273 1.32 nonaka SM(R92C_PBP_PSRX, R92C_PBP_128) | SM(R92C_PBP_PSTX, R92C_PBP_128));
4274 1.32 nonaka
4275 1.42 skrll return 0;
4276 1.32 nonaka }
4277 1.32 nonaka
4278 1.1 nonaka static void
4279 1.1 nonaka urtwn_mac_init(struct urtwn_softc *sc)
4280 1.1 nonaka {
4281 1.22 christos size_t i;
4282 1.1 nonaka
4283 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
4284 1.1 nonaka
4285 1.12 christos KASSERT(mutex_owned(&sc->sc_write_mtx));
4286 1.12 christos
4287 1.1 nonaka /* Write MAC initialization values. */
4288 1.32 nonaka if (ISSET(sc->chip, URTWN_CHIP_88E)) {
4289 1.32 nonaka for (i = 0; i < __arraycount(rtl8188eu_mac); i++)
4290 1.32 nonaka urtwn_write_1(sc, rtl8188eu_mac[i].reg,
4291 1.32 nonaka rtl8188eu_mac[i].val);
4292 1.52 skrll } else if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
4293 1.49 nat for (i = 0; i < __arraycount(rtl8192eu_mac); i++)
4294 1.49 nat urtwn_write_1(sc, rtl8192eu_mac[i].reg,
4295 1.49 nat rtl8192eu_mac[i].val);
4296 1.32 nonaka } else {
4297 1.32 nonaka for (i = 0; i < __arraycount(rtl8192cu_mac); i++)
4298 1.32 nonaka urtwn_write_1(sc, rtl8192cu_mac[i].reg,
4299 1.32 nonaka rtl8192cu_mac[i].val);
4300 1.32 nonaka }
4301 1.1 nonaka }
4302 1.1 nonaka
4303 1.1 nonaka static void
4304 1.1 nonaka urtwn_bb_init(struct urtwn_softc *sc)
4305 1.1 nonaka {
4306 1.1 nonaka const struct urtwn_bb_prog *prog;
4307 1.1 nonaka uint32_t reg;
4308 1.32 nonaka uint8_t crystalcap;
4309 1.22 christos size_t i;
4310 1.1 nonaka
4311 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
4312 1.1 nonaka
4313 1.12 christos KASSERT(mutex_owned(&sc->sc_write_mtx));
4314 1.12 christos
4315 1.1 nonaka /* Enable BB and RF. */
4316 1.1 nonaka urtwn_write_2(sc, R92C_SYS_FUNC_EN,
4317 1.1 nonaka urtwn_read_2(sc, R92C_SYS_FUNC_EN) |
4318 1.1 nonaka R92C_SYS_FUNC_EN_BBRSTB | R92C_SYS_FUNC_EN_BB_GLB_RST |
4319 1.1 nonaka R92C_SYS_FUNC_EN_DIO_RF);
4320 1.1 nonaka
4321 1.49 nat if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
4322 1.49 nat !ISSET(sc->chip, URTWN_CHIP_92EU)) {
4323 1.32 nonaka urtwn_write_1(sc, R92C_AFE_PLL_CTRL, 0x83);
4324 1.32 nonaka urtwn_write_1(sc, R92C_AFE_PLL_CTRL + 1, 0xdb);
4325 1.32 nonaka }
4326 1.1 nonaka
4327 1.1 nonaka urtwn_write_1(sc, R92C_RF_CTRL,
4328 1.1 nonaka R92C_RF_CTRL_EN | R92C_RF_CTRL_RSTB | R92C_RF_CTRL_SDMRSTB);
4329 1.1 nonaka urtwn_write_1(sc, R92C_SYS_FUNC_EN,
4330 1.1 nonaka R92C_SYS_FUNC_EN_USBA | R92C_SYS_FUNC_EN_USBD |
4331 1.1 nonaka R92C_SYS_FUNC_EN_BB_GLB_RST | R92C_SYS_FUNC_EN_BBRSTB);
4332 1.1 nonaka
4333 1.49 nat if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
4334 1.49 nat !ISSET(sc->chip, URTWN_CHIP_92EU)) {
4335 1.32 nonaka urtwn_write_1(sc, R92C_LDOHCI12_CTRL, 0x0f);
4336 1.32 nonaka urtwn_write_1(sc, 0x15, 0xe9);
4337 1.32 nonaka urtwn_write_1(sc, R92C_AFE_XTAL_CTRL + 1, 0x80);
4338 1.32 nonaka }
4339 1.1 nonaka
4340 1.1 nonaka /* Select BB programming based on board type. */
4341 1.32 nonaka if (ISSET(sc->chip, URTWN_CHIP_88E))
4342 1.32 nonaka prog = &rtl8188eu_bb_prog;
4343 1.49 nat else if (ISSET(sc->chip, URTWN_CHIP_92EU))
4344 1.49 nat prog = &rtl8192eu_bb_prog;
4345 1.32 nonaka else if (!(sc->chip & URTWN_CHIP_92C)) {
4346 1.1 nonaka if (sc->board_type == R92C_BOARD_TYPE_MINICARD) {
4347 1.1 nonaka prog = &rtl8188ce_bb_prog;
4348 1.1 nonaka } else if (sc->board_type == R92C_BOARD_TYPE_HIGHPA) {
4349 1.1 nonaka prog = &rtl8188ru_bb_prog;
4350 1.1 nonaka } else {
4351 1.1 nonaka prog = &rtl8188cu_bb_prog;
4352 1.1 nonaka }
4353 1.1 nonaka } else {
4354 1.1 nonaka if (sc->board_type == R92C_BOARD_TYPE_MINICARD) {
4355 1.1 nonaka prog = &rtl8192ce_bb_prog;
4356 1.1 nonaka } else {
4357 1.1 nonaka prog = &rtl8192cu_bb_prog;
4358 1.1 nonaka }
4359 1.1 nonaka }
4360 1.1 nonaka /* Write BB initialization values. */
4361 1.1 nonaka for (i = 0; i < prog->count; i++) {
4362 1.1 nonaka /* additional delay depend on registers */
4363 1.1 nonaka switch (prog->regs[i]) {
4364 1.1 nonaka case 0xfe:
4365 1.49 nat urtwn_delay_ms(sc, 50);
4366 1.1 nonaka break;
4367 1.1 nonaka case 0xfd:
4368 1.49 nat urtwn_delay_ms(sc, 5);
4369 1.1 nonaka break;
4370 1.1 nonaka case 0xfc:
4371 1.49 nat urtwn_delay_ms(sc, 1);
4372 1.1 nonaka break;
4373 1.1 nonaka case 0xfb:
4374 1.1 nonaka DELAY(50);
4375 1.1 nonaka break;
4376 1.1 nonaka case 0xfa:
4377 1.1 nonaka DELAY(5);
4378 1.1 nonaka break;
4379 1.1 nonaka case 0xf9:
4380 1.1 nonaka DELAY(1);
4381 1.1 nonaka break;
4382 1.1 nonaka }
4383 1.1 nonaka urtwn_bb_write(sc, prog->regs[i], prog->vals[i]);
4384 1.1 nonaka DELAY(1);
4385 1.1 nonaka }
4386 1.1 nonaka
4387 1.1 nonaka if (sc->chip & URTWN_CHIP_92C_1T2R) {
4388 1.1 nonaka /* 8192C 1T only configuration. */
4389 1.1 nonaka reg = urtwn_bb_read(sc, R92C_FPGA0_TXINFO);
4390 1.1 nonaka reg = (reg & ~0x00000003) | 0x2;
4391 1.1 nonaka urtwn_bb_write(sc, R92C_FPGA0_TXINFO, reg);
4392 1.1 nonaka
4393 1.1 nonaka reg = urtwn_bb_read(sc, R92C_FPGA1_TXINFO);
4394 1.1 nonaka reg = (reg & ~0x00300033) | 0x00200022;
4395 1.1 nonaka urtwn_bb_write(sc, R92C_FPGA1_TXINFO, reg);
4396 1.1 nonaka
4397 1.1 nonaka reg = urtwn_bb_read(sc, R92C_CCK0_AFESETTING);
4398 1.1 nonaka reg = (reg & ~0xff000000) | (0x45 << 24);
4399 1.1 nonaka urtwn_bb_write(sc, R92C_CCK0_AFESETTING, reg);
4400 1.1 nonaka
4401 1.1 nonaka reg = urtwn_bb_read(sc, R92C_OFDM0_TRXPATHENA);
4402 1.1 nonaka reg = (reg & ~0x000000ff) | 0x23;
4403 1.1 nonaka urtwn_bb_write(sc, R92C_OFDM0_TRXPATHENA, reg);
4404 1.1 nonaka
4405 1.1 nonaka reg = urtwn_bb_read(sc, R92C_OFDM0_AGCPARAM1);
4406 1.1 nonaka reg = (reg & ~0x00000030) | (1 << 4);
4407 1.1 nonaka urtwn_bb_write(sc, R92C_OFDM0_AGCPARAM1, reg);
4408 1.1 nonaka
4409 1.1 nonaka reg = urtwn_bb_read(sc, 0xe74);
4410 1.1 nonaka reg = (reg & ~0x0c000000) | (2 << 26);
4411 1.1 nonaka urtwn_bb_write(sc, 0xe74, reg);
4412 1.1 nonaka reg = urtwn_bb_read(sc, 0xe78);
4413 1.1 nonaka reg = (reg & ~0x0c000000) | (2 << 26);
4414 1.1 nonaka urtwn_bb_write(sc, 0xe78, reg);
4415 1.1 nonaka reg = urtwn_bb_read(sc, 0xe7c);
4416 1.1 nonaka reg = (reg & ~0x0c000000) | (2 << 26);
4417 1.1 nonaka urtwn_bb_write(sc, 0xe7c, reg);
4418 1.1 nonaka reg = urtwn_bb_read(sc, 0xe80);
4419 1.1 nonaka reg = (reg & ~0x0c000000) | (2 << 26);
4420 1.1 nonaka urtwn_bb_write(sc, 0xe80, reg);
4421 1.1 nonaka reg = urtwn_bb_read(sc, 0xe88);
4422 1.1 nonaka reg = (reg & ~0x0c000000) | (2 << 26);
4423 1.1 nonaka urtwn_bb_write(sc, 0xe88, reg);
4424 1.1 nonaka }
4425 1.1 nonaka
4426 1.1 nonaka /* Write AGC values. */
4427 1.1 nonaka for (i = 0; i < prog->agccount; i++) {
4428 1.1 nonaka urtwn_bb_write(sc, R92C_OFDM0_AGCRSSITABLE, prog->agcvals[i]);
4429 1.1 nonaka DELAY(1);
4430 1.1 nonaka }
4431 1.1 nonaka
4432 1.49 nat if (ISSET(sc->chip, URTWN_CHIP_88E) ||
4433 1.49 nat ISSET(sc->chip, URTWN_CHIP_92EU)) {
4434 1.32 nonaka urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), 0x69553422);
4435 1.32 nonaka DELAY(1);
4436 1.32 nonaka urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), 0x69553420);
4437 1.32 nonaka DELAY(1);
4438 1.58 nat }
4439 1.32 nonaka
4440 1.58 nat if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
4441 1.58 nat crystalcap = sc->r88e_rom[0xb9];
4442 1.58 nat if (crystalcap == 0x00)
4443 1.58 nat crystalcap = 0x20;
4444 1.58 nat crystalcap &= 0x3f;
4445 1.58 nat reg = urtwn_bb_read(sc, R92C_AFE_CTRL3);
4446 1.58 nat urtwn_bb_write(sc, R92C_AFE_CTRL3,
4447 1.58 nat RW(reg, R92C_AFE_XTAL_CTRL_ADDR,
4448 1.58 nat crystalcap | crystalcap << 6));
4449 1.58 nat urtwn_write_4(sc, R92C_AFE_XTAL_CTRL, 0xf81fb);
4450 1.58 nat } else if (ISSET(sc->chip, URTWN_CHIP_88E)) {
4451 1.32 nonaka crystalcap = sc->r88e_rom[0xb9];
4452 1.32 nonaka if (crystalcap == 0xff)
4453 1.32 nonaka crystalcap = 0x20;
4454 1.32 nonaka crystalcap &= 0x3f;
4455 1.32 nonaka reg = urtwn_bb_read(sc, R92C_AFE_XTAL_CTRL);
4456 1.32 nonaka urtwn_bb_write(sc, R92C_AFE_XTAL_CTRL,
4457 1.32 nonaka RW(reg, R92C_AFE_XTAL_CTRL_ADDR,
4458 1.32 nonaka crystalcap | crystalcap << 6));
4459 1.32 nonaka } else {
4460 1.32 nonaka if (urtwn_bb_read(sc, R92C_HSSI_PARAM2(0)) &
4461 1.32 nonaka R92C_HSSI_PARAM2_CCK_HIPWR) {
4462 1.32 nonaka SET(sc->sc_flags, URTWN_FLAG_CCK_HIPWR);
4463 1.32 nonaka }
4464 1.1 nonaka }
4465 1.1 nonaka }
4466 1.1 nonaka
4467 1.1 nonaka static void
4468 1.1 nonaka urtwn_rf_init(struct urtwn_softc *sc)
4469 1.1 nonaka {
4470 1.1 nonaka const struct urtwn_rf_prog *prog;
4471 1.1 nonaka uint32_t reg, mask, saved;
4472 1.22 christos size_t i, j, idx;
4473 1.1 nonaka
4474 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
4475 1.1 nonaka
4476 1.1 nonaka /* Select RF programming based on board type. */
4477 1.32 nonaka if (ISSET(sc->chip, URTWN_CHIP_88E))
4478 1.32 nonaka prog = rtl8188eu_rf_prog;
4479 1.49 nat else if (ISSET(sc->chip, URTWN_CHIP_92EU))
4480 1.49 nat prog = rtl8192eu_rf_prog;
4481 1.32 nonaka else if (!(sc->chip & URTWN_CHIP_92C)) {
4482 1.1 nonaka if (sc->board_type == R92C_BOARD_TYPE_MINICARD) {
4483 1.1 nonaka prog = rtl8188ce_rf_prog;
4484 1.1 nonaka } else if (sc->board_type == R92C_BOARD_TYPE_HIGHPA) {
4485 1.1 nonaka prog = rtl8188ru_rf_prog;
4486 1.1 nonaka } else {
4487 1.1 nonaka prog = rtl8188cu_rf_prog;
4488 1.1 nonaka }
4489 1.1 nonaka } else {
4490 1.1 nonaka prog = rtl8192ce_rf_prog;
4491 1.1 nonaka }
4492 1.1 nonaka
4493 1.1 nonaka for (i = 0; i < sc->nrxchains; i++) {
4494 1.1 nonaka /* Save RF_ENV control type. */
4495 1.1 nonaka idx = i / 2;
4496 1.1 nonaka mask = 0xffffU << ((i % 2) * 16);
4497 1.1 nonaka saved = urtwn_bb_read(sc, R92C_FPGA0_RFIFACESW(idx)) & mask;
4498 1.1 nonaka
4499 1.1 nonaka /* Set RF_ENV enable. */
4500 1.1 nonaka reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACEOE(i));
4501 1.1 nonaka reg |= 0x100000;
4502 1.1 nonaka urtwn_bb_write(sc, R92C_FPGA0_RFIFACEOE(i), reg);
4503 1.49 nat DELAY(50);
4504 1.1 nonaka
4505 1.1 nonaka /* Set RF_ENV output high. */
4506 1.1 nonaka reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACEOE(i));
4507 1.1 nonaka reg |= 0x10;
4508 1.1 nonaka urtwn_bb_write(sc, R92C_FPGA0_RFIFACEOE(i), reg);
4509 1.49 nat DELAY(50);
4510 1.1 nonaka
4511 1.1 nonaka /* Set address and data lengths of RF registers. */
4512 1.1 nonaka reg = urtwn_bb_read(sc, R92C_HSSI_PARAM2(i));
4513 1.1 nonaka reg &= ~R92C_HSSI_PARAM2_ADDR_LENGTH;
4514 1.1 nonaka urtwn_bb_write(sc, R92C_HSSI_PARAM2(i), reg);
4515 1.49 nat DELAY(50);
4516 1.1 nonaka reg = urtwn_bb_read(sc, R92C_HSSI_PARAM2(i));
4517 1.1 nonaka reg &= ~R92C_HSSI_PARAM2_DATA_LENGTH;
4518 1.1 nonaka urtwn_bb_write(sc, R92C_HSSI_PARAM2(i), reg);
4519 1.49 nat DELAY(50);
4520 1.1 nonaka
4521 1.1 nonaka /* Write RF initialization values for this chain. */
4522 1.1 nonaka for (j = 0; j < prog[i].count; j++) {
4523 1.1 nonaka if (prog[i].regs[j] >= 0xf9 &&
4524 1.1 nonaka prog[i].regs[j] <= 0xfe) {
4525 1.1 nonaka /*
4526 1.1 nonaka * These are fake RF registers offsets that
4527 1.1 nonaka * indicate a delay is required.
4528 1.1 nonaka */
4529 1.49 nat urtwn_delay_ms(sc, 50);
4530 1.1 nonaka continue;
4531 1.1 nonaka }
4532 1.1 nonaka urtwn_rf_write(sc, i, prog[i].regs[j], prog[i].vals[j]);
4533 1.49 nat DELAY(5);
4534 1.1 nonaka }
4535 1.1 nonaka
4536 1.1 nonaka /* Restore RF_ENV control type. */
4537 1.1 nonaka reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACESW(idx)) & ~mask;
4538 1.1 nonaka urtwn_bb_write(sc, R92C_FPGA0_RFIFACESW(idx), reg | saved);
4539 1.1 nonaka }
4540 1.1 nonaka
4541 1.1 nonaka if ((sc->chip & (URTWN_CHIP_UMC_A_CUT | URTWN_CHIP_92C)) ==
4542 1.1 nonaka URTWN_CHIP_UMC_A_CUT) {
4543 1.1 nonaka urtwn_rf_write(sc, 0, R92C_RF_RX_G1, 0x30255);
4544 1.1 nonaka urtwn_rf_write(sc, 0, R92C_RF_RX_G2, 0x50a00);
4545 1.1 nonaka }
4546 1.1 nonaka
4547 1.1 nonaka /* Cache RF register CHNLBW. */
4548 1.1 nonaka for (i = 0; i < 2; i++) {
4549 1.1 nonaka sc->rf_chnlbw[i] = urtwn_rf_read(sc, i, R92C_RF_CHNLBW);
4550 1.1 nonaka }
4551 1.1 nonaka }
4552 1.1 nonaka
4553 1.1 nonaka static void
4554 1.1 nonaka urtwn_cam_init(struct urtwn_softc *sc)
4555 1.1 nonaka {
4556 1.1 nonaka uint32_t content, command;
4557 1.1 nonaka uint8_t idx;
4558 1.22 christos size_t i;
4559 1.1 nonaka
4560 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
4561 1.1 nonaka
4562 1.12 christos KASSERT(mutex_owned(&sc->sc_write_mtx));
4563 1.49 nat if (ISSET(sc->chip, URTWN_CHIP_92EU))
4564 1.49 nat return;
4565 1.12 christos
4566 1.1 nonaka for (idx = 0; idx < R92C_CAM_ENTRY_COUNT; idx++) {
4567 1.1 nonaka content = (idx & 3)
4568 1.1 nonaka | (R92C_CAM_ALGO_AES << R92C_CAM_ALGO_S)
4569 1.1 nonaka | R92C_CAM_VALID;
4570 1.1 nonaka
4571 1.1 nonaka command = R92C_CAMCMD_POLLING
4572 1.1 nonaka | R92C_CAMCMD_WRITE
4573 1.1 nonaka | R92C_CAM_CTL0(idx);
4574 1.1 nonaka
4575 1.1 nonaka urtwn_write_4(sc, R92C_CAMWRITE, content);
4576 1.1 nonaka urtwn_write_4(sc, R92C_CAMCMD, command);
4577 1.1 nonaka }
4578 1.1 nonaka
4579 1.1 nonaka for (idx = 0; idx < R92C_CAM_ENTRY_COUNT; idx++) {
4580 1.1 nonaka for (i = 0; i < /* CAM_CONTENT_COUNT */ 8; i++) {
4581 1.1 nonaka if (i == 0) {
4582 1.1 nonaka content = (idx & 3)
4583 1.1 nonaka | (R92C_CAM_ALGO_AES << R92C_CAM_ALGO_S)
4584 1.1 nonaka | R92C_CAM_VALID;
4585 1.1 nonaka } else {
4586 1.1 nonaka content = 0;
4587 1.1 nonaka }
4588 1.1 nonaka
4589 1.1 nonaka command = R92C_CAMCMD_POLLING
4590 1.1 nonaka | R92C_CAMCMD_WRITE
4591 1.1 nonaka | R92C_CAM_CTL0(idx)
4592 1.22 christos | i;
4593 1.1 nonaka
4594 1.1 nonaka urtwn_write_4(sc, R92C_CAMWRITE, content);
4595 1.1 nonaka urtwn_write_4(sc, R92C_CAMCMD, command);
4596 1.1 nonaka }
4597 1.1 nonaka }
4598 1.1 nonaka
4599 1.1 nonaka /* Invalidate all CAM entries. */
4600 1.1 nonaka urtwn_write_4(sc, R92C_CAMCMD, R92C_CAMCMD_POLLING | R92C_CAMCMD_CLR);
4601 1.1 nonaka }
4602 1.1 nonaka
4603 1.1 nonaka static void
4604 1.1 nonaka urtwn_pa_bias_init(struct urtwn_softc *sc)
4605 1.1 nonaka {
4606 1.1 nonaka uint8_t reg;
4607 1.22 christos size_t i;
4608 1.1 nonaka
4609 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
4610 1.1 nonaka
4611 1.12 christos KASSERT(mutex_owned(&sc->sc_write_mtx));
4612 1.12 christos
4613 1.1 nonaka for (i = 0; i < sc->nrxchains; i++) {
4614 1.1 nonaka if (sc->pa_setting & (1U << i))
4615 1.1 nonaka continue;
4616 1.1 nonaka
4617 1.1 nonaka urtwn_rf_write(sc, i, R92C_RF_IPA, 0x0f406);
4618 1.1 nonaka urtwn_rf_write(sc, i, R92C_RF_IPA, 0x4f406);
4619 1.1 nonaka urtwn_rf_write(sc, i, R92C_RF_IPA, 0x8f406);
4620 1.1 nonaka urtwn_rf_write(sc, i, R92C_RF_IPA, 0xcf406);
4621 1.1 nonaka }
4622 1.1 nonaka if (!(sc->pa_setting & 0x10)) {
4623 1.1 nonaka reg = urtwn_read_1(sc, 0x16);
4624 1.1 nonaka reg = (reg & ~0xf0) | 0x90;
4625 1.1 nonaka urtwn_write_1(sc, 0x16, reg);
4626 1.1 nonaka }
4627 1.1 nonaka }
4628 1.1 nonaka
4629 1.1 nonaka static void
4630 1.1 nonaka urtwn_rxfilter_init(struct urtwn_softc *sc)
4631 1.1 nonaka {
4632 1.1 nonaka
4633 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
4634 1.1 nonaka
4635 1.12 christos KASSERT(mutex_owned(&sc->sc_write_mtx));
4636 1.12 christos
4637 1.1 nonaka /* Initialize Rx filter. */
4638 1.1 nonaka /* TODO: use better filter for monitor mode. */
4639 1.1 nonaka urtwn_write_4(sc, R92C_RCR,
4640 1.1 nonaka R92C_RCR_AAP | R92C_RCR_APM | R92C_RCR_AM | R92C_RCR_AB |
4641 1.1 nonaka R92C_RCR_APP_ICV | R92C_RCR_AMF | R92C_RCR_HTC_LOC_CTRL |
4642 1.1 nonaka R92C_RCR_APP_MIC | R92C_RCR_APP_PHYSTS);
4643 1.1 nonaka /* Accept all multicast frames. */
4644 1.1 nonaka urtwn_write_4(sc, R92C_MAR + 0, 0xffffffff);
4645 1.1 nonaka urtwn_write_4(sc, R92C_MAR + 4, 0xffffffff);
4646 1.1 nonaka /* Accept all management frames. */
4647 1.1 nonaka urtwn_write_2(sc, R92C_RXFLTMAP0, 0xffff);
4648 1.1 nonaka /* Reject all control frames. */
4649 1.1 nonaka urtwn_write_2(sc, R92C_RXFLTMAP1, 0x0000);
4650 1.1 nonaka /* Accept all data frames. */
4651 1.1 nonaka urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
4652 1.1 nonaka }
4653 1.1 nonaka
4654 1.1 nonaka static void
4655 1.1 nonaka urtwn_edca_init(struct urtwn_softc *sc)
4656 1.1 nonaka {
4657 1.1 nonaka
4658 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
4659 1.1 nonaka
4660 1.12 christos KASSERT(mutex_owned(&sc->sc_write_mtx));
4661 1.12 christos
4662 1.1 nonaka /* set spec SIFS (used in NAV) */
4663 1.1 nonaka urtwn_write_2(sc, R92C_SPEC_SIFS, 0x100a);
4664 1.1 nonaka urtwn_write_2(sc, R92C_MAC_SPEC_SIFS, 0x100a);
4665 1.1 nonaka
4666 1.1 nonaka /* set SIFS CCK/OFDM */
4667 1.1 nonaka urtwn_write_2(sc, R92C_SIFS_CCK, 0x100a);
4668 1.1 nonaka urtwn_write_2(sc, R92C_SIFS_OFDM, 0x100a);
4669 1.1 nonaka
4670 1.1 nonaka /* TXOP */
4671 1.1 nonaka urtwn_write_4(sc, R92C_EDCA_BE_PARAM, 0x005ea42b);
4672 1.1 nonaka urtwn_write_4(sc, R92C_EDCA_BK_PARAM, 0x0000a44f);
4673 1.1 nonaka urtwn_write_4(sc, R92C_EDCA_VI_PARAM, 0x005ea324);
4674 1.1 nonaka urtwn_write_4(sc, R92C_EDCA_VO_PARAM, 0x002fa226);
4675 1.1 nonaka }
4676 1.1 nonaka
4677 1.1 nonaka static void
4678 1.1 nonaka urtwn_write_txpower(struct urtwn_softc *sc, int chain,
4679 1.1 nonaka uint16_t power[URTWN_RIDX_COUNT])
4680 1.1 nonaka {
4681 1.1 nonaka uint32_t reg;
4682 1.1 nonaka
4683 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s: chain=%d\n", device_xname(sc->sc_dev),
4684 1.1 nonaka __func__, chain));
4685 1.1 nonaka
4686 1.1 nonaka /* Write per-CCK rate Tx power. */
4687 1.1 nonaka if (chain == 0) {
4688 1.1 nonaka reg = urtwn_bb_read(sc, R92C_TXAGC_A_CCK1_MCS32);
4689 1.1 nonaka reg = RW(reg, R92C_TXAGC_A_CCK1, power[0]);
4690 1.1 nonaka urtwn_bb_write(sc, R92C_TXAGC_A_CCK1_MCS32, reg);
4691 1.1 nonaka
4692 1.1 nonaka reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK11_A_CCK2_11);
4693 1.1 nonaka reg = RW(reg, R92C_TXAGC_A_CCK2, power[1]);
4694 1.1 nonaka reg = RW(reg, R92C_TXAGC_A_CCK55, power[2]);
4695 1.1 nonaka reg = RW(reg, R92C_TXAGC_A_CCK11, power[3]);
4696 1.1 nonaka urtwn_bb_write(sc, R92C_TXAGC_B_CCK11_A_CCK2_11, reg);
4697 1.1 nonaka } else {
4698 1.1 nonaka reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK1_55_MCS32);
4699 1.1 nonaka reg = RW(reg, R92C_TXAGC_B_CCK1, power[0]);
4700 1.1 nonaka reg = RW(reg, R92C_TXAGC_B_CCK2, power[1]);
4701 1.1 nonaka reg = RW(reg, R92C_TXAGC_B_CCK55, power[2]);
4702 1.1 nonaka urtwn_bb_write(sc, R92C_TXAGC_B_CCK1_55_MCS32, reg);
4703 1.1 nonaka
4704 1.1 nonaka reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK11_A_CCK2_11);
4705 1.1 nonaka reg = RW(reg, R92C_TXAGC_B_CCK11, power[3]);
4706 1.1 nonaka urtwn_bb_write(sc, R92C_TXAGC_B_CCK11_A_CCK2_11, reg);
4707 1.1 nonaka }
4708 1.1 nonaka /* Write per-OFDM rate Tx power. */
4709 1.1 nonaka urtwn_bb_write(sc, R92C_TXAGC_RATE18_06(chain),
4710 1.1 nonaka SM(R92C_TXAGC_RATE06, power[ 4]) |
4711 1.1 nonaka SM(R92C_TXAGC_RATE09, power[ 5]) |
4712 1.1 nonaka SM(R92C_TXAGC_RATE12, power[ 6]) |
4713 1.1 nonaka SM(R92C_TXAGC_RATE18, power[ 7]));
4714 1.1 nonaka urtwn_bb_write(sc, R92C_TXAGC_RATE54_24(chain),
4715 1.1 nonaka SM(R92C_TXAGC_RATE24, power[ 8]) |
4716 1.1 nonaka SM(R92C_TXAGC_RATE36, power[ 9]) |
4717 1.1 nonaka SM(R92C_TXAGC_RATE48, power[10]) |
4718 1.1 nonaka SM(R92C_TXAGC_RATE54, power[11]));
4719 1.1 nonaka /* Write per-MCS Tx power. */
4720 1.1 nonaka urtwn_bb_write(sc, R92C_TXAGC_MCS03_MCS00(chain),
4721 1.1 nonaka SM(R92C_TXAGC_MCS00, power[12]) |
4722 1.1 nonaka SM(R92C_TXAGC_MCS01, power[13]) |
4723 1.1 nonaka SM(R92C_TXAGC_MCS02, power[14]) |
4724 1.1 nonaka SM(R92C_TXAGC_MCS03, power[15]));
4725 1.1 nonaka urtwn_bb_write(sc, R92C_TXAGC_MCS07_MCS04(chain),
4726 1.1 nonaka SM(R92C_TXAGC_MCS04, power[16]) |
4727 1.1 nonaka SM(R92C_TXAGC_MCS05, power[17]) |
4728 1.1 nonaka SM(R92C_TXAGC_MCS06, power[18]) |
4729 1.1 nonaka SM(R92C_TXAGC_MCS07, power[19]));
4730 1.1 nonaka urtwn_bb_write(sc, R92C_TXAGC_MCS11_MCS08(chain),
4731 1.1 nonaka SM(R92C_TXAGC_MCS08, power[20]) |
4732 1.1 nonaka SM(R92C_TXAGC_MCS09, power[21]) |
4733 1.1 nonaka SM(R92C_TXAGC_MCS10, power[22]) |
4734 1.1 nonaka SM(R92C_TXAGC_MCS11, power[23]));
4735 1.1 nonaka urtwn_bb_write(sc, R92C_TXAGC_MCS15_MCS12(chain),
4736 1.1 nonaka SM(R92C_TXAGC_MCS12, power[24]) |
4737 1.1 nonaka SM(R92C_TXAGC_MCS13, power[25]) |
4738 1.1 nonaka SM(R92C_TXAGC_MCS14, power[26]) |
4739 1.1 nonaka SM(R92C_TXAGC_MCS15, power[27]));
4740 1.1 nonaka }
4741 1.1 nonaka
4742 1.1 nonaka static void
4743 1.22 christos urtwn_get_txpower(struct urtwn_softc *sc, size_t chain, u_int chan, u_int ht40m,
4744 1.1 nonaka uint16_t power[URTWN_RIDX_COUNT])
4745 1.1 nonaka {
4746 1.1 nonaka struct r92c_rom *rom = &sc->rom;
4747 1.1 nonaka uint16_t cckpow, ofdmpow, htpow, diff, maxpow;
4748 1.1 nonaka const struct urtwn_txpwr *base;
4749 1.1 nonaka int ridx, group;
4750 1.1 nonaka
4751 1.22 christos DPRINTFN(DBG_FN, ("%s: %s: chain=%zd, chan=%d\n",
4752 1.1 nonaka device_xname(sc->sc_dev), __func__, chain, chan));
4753 1.1 nonaka
4754 1.1 nonaka /* Determine channel group. */
4755 1.1 nonaka if (chan <= 3) {
4756 1.1 nonaka group = 0;
4757 1.1 nonaka } else if (chan <= 9) {
4758 1.1 nonaka group = 1;
4759 1.1 nonaka } else {
4760 1.1 nonaka group = 2;
4761 1.1 nonaka }
4762 1.1 nonaka
4763 1.1 nonaka /* Get original Tx power based on board type and RF chain. */
4764 1.1 nonaka if (!(sc->chip & URTWN_CHIP_92C)) {
4765 1.1 nonaka if (sc->board_type == R92C_BOARD_TYPE_HIGHPA) {
4766 1.1 nonaka base = &rtl8188ru_txagc[chain];
4767 1.1 nonaka } else {
4768 1.1 nonaka base = &rtl8192cu_txagc[chain];
4769 1.1 nonaka }
4770 1.1 nonaka } else {
4771 1.1 nonaka base = &rtl8192cu_txagc[chain];
4772 1.1 nonaka }
4773 1.1 nonaka
4774 1.1 nonaka memset(power, 0, URTWN_RIDX_COUNT * sizeof(power[0]));
4775 1.1 nonaka if (sc->regulatory == 0) {
4776 1.1 nonaka for (ridx = 0; ridx <= 3; ridx++) {
4777 1.1 nonaka power[ridx] = base->pwr[0][ridx];
4778 1.1 nonaka }
4779 1.1 nonaka }
4780 1.1 nonaka for (ridx = 4; ridx < URTWN_RIDX_COUNT; ridx++) {
4781 1.1 nonaka if (sc->regulatory == 3) {
4782 1.1 nonaka power[ridx] = base->pwr[0][ridx];
4783 1.1 nonaka /* Apply vendor limits. */
4784 1.1 nonaka if (ht40m != IEEE80211_HTINFO_2NDCHAN_NONE) {
4785 1.1 nonaka maxpow = rom->ht40_max_pwr[group];
4786 1.1 nonaka } else {
4787 1.1 nonaka maxpow = rom->ht20_max_pwr[group];
4788 1.1 nonaka }
4789 1.1 nonaka maxpow = (maxpow >> (chain * 4)) & 0xf;
4790 1.1 nonaka if (power[ridx] > maxpow) {
4791 1.1 nonaka power[ridx] = maxpow;
4792 1.1 nonaka }
4793 1.1 nonaka } else if (sc->regulatory == 1) {
4794 1.1 nonaka if (ht40m == IEEE80211_HTINFO_2NDCHAN_NONE) {
4795 1.1 nonaka power[ridx] = base->pwr[group][ridx];
4796 1.1 nonaka }
4797 1.1 nonaka } else if (sc->regulatory != 2) {
4798 1.1 nonaka power[ridx] = base->pwr[0][ridx];
4799 1.1 nonaka }
4800 1.1 nonaka }
4801 1.1 nonaka
4802 1.1 nonaka /* Compute per-CCK rate Tx power. */
4803 1.1 nonaka cckpow = rom->cck_tx_pwr[chain][group];
4804 1.1 nonaka for (ridx = 0; ridx <= 3; ridx++) {
4805 1.1 nonaka power[ridx] += cckpow;
4806 1.1 nonaka if (power[ridx] > R92C_MAX_TX_PWR) {
4807 1.1 nonaka power[ridx] = R92C_MAX_TX_PWR;
4808 1.1 nonaka }
4809 1.1 nonaka }
4810 1.1 nonaka
4811 1.1 nonaka htpow = rom->ht40_1s_tx_pwr[chain][group];
4812 1.1 nonaka if (sc->ntxchains > 1) {
4813 1.1 nonaka /* Apply reduction for 2 spatial streams. */
4814 1.1 nonaka diff = rom->ht40_2s_tx_pwr_diff[group];
4815 1.1 nonaka diff = (diff >> (chain * 4)) & 0xf;
4816 1.1 nonaka htpow = (htpow > diff) ? htpow - diff : 0;
4817 1.1 nonaka }
4818 1.1 nonaka
4819 1.1 nonaka /* Compute per-OFDM rate Tx power. */
4820 1.1 nonaka diff = rom->ofdm_tx_pwr_diff[group];
4821 1.1 nonaka diff = (diff >> (chain * 4)) & 0xf;
4822 1.1 nonaka ofdmpow = htpow + diff; /* HT->OFDM correction. */
4823 1.1 nonaka for (ridx = 4; ridx <= 11; ridx++) {
4824 1.1 nonaka power[ridx] += ofdmpow;
4825 1.1 nonaka if (power[ridx] > R92C_MAX_TX_PWR) {
4826 1.1 nonaka power[ridx] = R92C_MAX_TX_PWR;
4827 1.1 nonaka }
4828 1.1 nonaka }
4829 1.1 nonaka
4830 1.1 nonaka /* Compute per-MCS Tx power. */
4831 1.1 nonaka if (ht40m == IEEE80211_HTINFO_2NDCHAN_NONE) {
4832 1.1 nonaka diff = rom->ht20_tx_pwr_diff[group];
4833 1.1 nonaka diff = (diff >> (chain * 4)) & 0xf;
4834 1.1 nonaka htpow += diff; /* HT40->HT20 correction. */
4835 1.1 nonaka }
4836 1.1 nonaka for (ridx = 12; ridx < URTWN_RIDX_COUNT; ridx++) {
4837 1.1 nonaka power[ridx] += htpow;
4838 1.1 nonaka if (power[ridx] > R92C_MAX_TX_PWR) {
4839 1.1 nonaka power[ridx] = R92C_MAX_TX_PWR;
4840 1.1 nonaka }
4841 1.1 nonaka }
4842 1.1 nonaka #ifdef URTWN_DEBUG
4843 1.1 nonaka if (urtwn_debug & DBG_RF) {
4844 1.1 nonaka /* Dump per-rate Tx power values. */
4845 1.22 christos printf("%s: %s: Tx power for chain %zd:\n",
4846 1.1 nonaka device_xname(sc->sc_dev), __func__, chain);
4847 1.1 nonaka for (ridx = 0; ridx < URTWN_RIDX_COUNT; ridx++) {
4848 1.1 nonaka printf("%s: %s: Rate %d = %u\n",
4849 1.1 nonaka device_xname(sc->sc_dev), __func__, ridx,
4850 1.1 nonaka power[ridx]);
4851 1.1 nonaka }
4852 1.1 nonaka }
4853 1.1 nonaka #endif
4854 1.1 nonaka }
4855 1.1 nonaka
4856 1.32 nonaka void
4857 1.32 nonaka urtwn_r88e_get_txpower(struct urtwn_softc *sc, size_t chain, u_int chan,
4858 1.32 nonaka u_int ht40m, uint16_t power[URTWN_RIDX_COUNT])
4859 1.32 nonaka {
4860 1.32 nonaka uint16_t cckpow, ofdmpow, bw20pow, htpow;
4861 1.32 nonaka const struct urtwn_r88e_txpwr *base;
4862 1.32 nonaka int ridx, group;
4863 1.32 nonaka
4864 1.32 nonaka DPRINTFN(DBG_FN, ("%s: %s: chain=%zd, chan=%d\n",
4865 1.32 nonaka device_xname(sc->sc_dev), __func__, chain, chan));
4866 1.32 nonaka
4867 1.32 nonaka /* Determine channel group. */
4868 1.32 nonaka if (chan <= 2)
4869 1.32 nonaka group = 0;
4870 1.32 nonaka else if (chan <= 5)
4871 1.32 nonaka group = 1;
4872 1.32 nonaka else if (chan <= 8)
4873 1.32 nonaka group = 2;
4874 1.32 nonaka else if (chan <= 11)
4875 1.32 nonaka group = 3;
4876 1.32 nonaka else if (chan <= 13)
4877 1.32 nonaka group = 4;
4878 1.32 nonaka else
4879 1.32 nonaka group = 5;
4880 1.32 nonaka
4881 1.32 nonaka /* Get original Tx power based on board type and RF chain. */
4882 1.32 nonaka base = &rtl8188eu_txagc[chain];
4883 1.32 nonaka
4884 1.32 nonaka memset(power, 0, URTWN_RIDX_COUNT * sizeof(power[0]));
4885 1.32 nonaka if (sc->regulatory == 0) {
4886 1.32 nonaka for (ridx = 0; ridx <= 3; ridx++)
4887 1.32 nonaka power[ridx] = base->pwr[0][ridx];
4888 1.32 nonaka }
4889 1.32 nonaka for (ridx = 4; ridx < URTWN_RIDX_COUNT; ridx++) {
4890 1.32 nonaka if (sc->regulatory == 3)
4891 1.32 nonaka power[ridx] = base->pwr[0][ridx];
4892 1.32 nonaka else if (sc->regulatory == 1) {
4893 1.32 nonaka if (ht40m == IEEE80211_HTINFO_2NDCHAN_NONE)
4894 1.32 nonaka power[ridx] = base->pwr[group][ridx];
4895 1.32 nonaka } else if (sc->regulatory != 2)
4896 1.32 nonaka power[ridx] = base->pwr[0][ridx];
4897 1.32 nonaka }
4898 1.32 nonaka
4899 1.32 nonaka /* Compute per-CCK rate Tx power. */
4900 1.32 nonaka cckpow = sc->cck_tx_pwr[group];
4901 1.32 nonaka for (ridx = 0; ridx <= 3; ridx++) {
4902 1.32 nonaka power[ridx] += cckpow;
4903 1.32 nonaka if (power[ridx] > R92C_MAX_TX_PWR)
4904 1.32 nonaka power[ridx] = R92C_MAX_TX_PWR;
4905 1.32 nonaka }
4906 1.32 nonaka
4907 1.32 nonaka htpow = sc->ht40_tx_pwr[group];
4908 1.32 nonaka
4909 1.32 nonaka /* Compute per-OFDM rate Tx power. */
4910 1.32 nonaka ofdmpow = htpow + sc->ofdm_tx_pwr_diff;
4911 1.32 nonaka for (ridx = 4; ridx <= 11; ridx++) {
4912 1.32 nonaka power[ridx] += ofdmpow;
4913 1.32 nonaka if (power[ridx] > R92C_MAX_TX_PWR)
4914 1.32 nonaka power[ridx] = R92C_MAX_TX_PWR;
4915 1.32 nonaka }
4916 1.32 nonaka
4917 1.32 nonaka bw20pow = htpow + sc->bw20_tx_pwr_diff;
4918 1.32 nonaka for (ridx = 12; ridx <= 27; ridx++) {
4919 1.32 nonaka power[ridx] += bw20pow;
4920 1.32 nonaka if (power[ridx] > R92C_MAX_TX_PWR)
4921 1.32 nonaka power[ridx] = R92C_MAX_TX_PWR;
4922 1.32 nonaka }
4923 1.32 nonaka }
4924 1.32 nonaka
4925 1.1 nonaka static void
4926 1.1 nonaka urtwn_set_txpower(struct urtwn_softc *sc, u_int chan, u_int ht40m)
4927 1.1 nonaka {
4928 1.1 nonaka uint16_t power[URTWN_RIDX_COUNT];
4929 1.22 christos size_t i;
4930 1.1 nonaka
4931 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
4932 1.1 nonaka
4933 1.1 nonaka for (i = 0; i < sc->ntxchains; i++) {
4934 1.1 nonaka /* Compute per-rate Tx power values. */
4935 1.49 nat if (ISSET(sc->chip, URTWN_CHIP_88E) ||
4936 1.49 nat ISSET(sc->chip, URTWN_CHIP_92EU))
4937 1.32 nonaka urtwn_r88e_get_txpower(sc, i, chan, ht40m, power);
4938 1.32 nonaka else
4939 1.32 nonaka urtwn_get_txpower(sc, i, chan, ht40m, power);
4940 1.1 nonaka /* Write per-rate Tx power values to hardware. */
4941 1.1 nonaka urtwn_write_txpower(sc, i, power);
4942 1.1 nonaka }
4943 1.1 nonaka }
4944 1.1 nonaka
4945 1.1 nonaka static void
4946 1.1 nonaka urtwn_set_chan(struct urtwn_softc *sc, struct ieee80211_channel *c, u_int ht40m)
4947 1.1 nonaka {
4948 1.1 nonaka struct ieee80211com *ic = &sc->sc_ic;
4949 1.1 nonaka u_int chan;
4950 1.22 christos size_t i;
4951 1.1 nonaka
4952 1.1 nonaka chan = ieee80211_chan2ieee(ic, c); /* XXX center freq! */
4953 1.1 nonaka
4954 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s: chan=%d\n", device_xname(sc->sc_dev),
4955 1.1 nonaka __func__, chan));
4956 1.1 nonaka
4957 1.12 christos KASSERT(mutex_owned(&sc->sc_write_mtx));
4958 1.12 christos
4959 1.1 nonaka if (ht40m == IEEE80211_HTINFO_2NDCHAN_ABOVE) {
4960 1.1 nonaka chan += 2;
4961 1.1 nonaka } else if (ht40m == IEEE80211_HTINFO_2NDCHAN_BELOW){
4962 1.1 nonaka chan -= 2;
4963 1.1 nonaka }
4964 1.1 nonaka
4965 1.1 nonaka /* Set Tx power for this new channel. */
4966 1.1 nonaka urtwn_set_txpower(sc, chan, ht40m);
4967 1.1 nonaka
4968 1.1 nonaka for (i = 0; i < sc->nrxchains; i++) {
4969 1.1 nonaka urtwn_rf_write(sc, i, R92C_RF_CHNLBW,
4970 1.1 nonaka RW(sc->rf_chnlbw[i], R92C_RF_CHNLBW_CHNL, chan));
4971 1.1 nonaka }
4972 1.1 nonaka
4973 1.1 nonaka if (ht40m) {
4974 1.1 nonaka /* Is secondary channel below or above primary? */
4975 1.1 nonaka int prichlo = (ht40m == IEEE80211_HTINFO_2NDCHAN_ABOVE);
4976 1.1 nonaka uint32_t reg;
4977 1.1 nonaka
4978 1.1 nonaka urtwn_write_1(sc, R92C_BWOPMODE,
4979 1.1 nonaka urtwn_read_1(sc, R92C_BWOPMODE) & ~R92C_BWOPMODE_20MHZ);
4980 1.1 nonaka
4981 1.1 nonaka reg = urtwn_read_1(sc, R92C_RRSR + 2);
4982 1.1 nonaka reg = (reg & ~0x6f) | (prichlo ? 1 : 2) << 5;
4983 1.1 nonaka urtwn_write_1(sc, R92C_RRSR + 2, (uint8_t)reg);
4984 1.1 nonaka
4985 1.1 nonaka urtwn_bb_write(sc, R92C_FPGA0_RFMOD,
4986 1.1 nonaka urtwn_bb_read(sc, R92C_FPGA0_RFMOD) | R92C_RFMOD_40MHZ);
4987 1.1 nonaka urtwn_bb_write(sc, R92C_FPGA1_RFMOD,
4988 1.1 nonaka urtwn_bb_read(sc, R92C_FPGA1_RFMOD) | R92C_RFMOD_40MHZ);
4989 1.1 nonaka
4990 1.1 nonaka /* Set CCK side band. */
4991 1.1 nonaka reg = urtwn_bb_read(sc, R92C_CCK0_SYSTEM);
4992 1.1 nonaka reg = (reg & ~0x00000010) | (prichlo ? 0 : 1) << 4;
4993 1.1 nonaka urtwn_bb_write(sc, R92C_CCK0_SYSTEM, reg);
4994 1.1 nonaka
4995 1.1 nonaka reg = urtwn_bb_read(sc, R92C_OFDM1_LSTF);
4996 1.1 nonaka reg = (reg & ~0x00000c00) | (prichlo ? 1 : 2) << 10;
4997 1.1 nonaka urtwn_bb_write(sc, R92C_OFDM1_LSTF, reg);
4998 1.1 nonaka
4999 1.1 nonaka urtwn_bb_write(sc, R92C_FPGA0_ANAPARAM2,
5000 1.1 nonaka urtwn_bb_read(sc, R92C_FPGA0_ANAPARAM2) &
5001 1.1 nonaka ~R92C_FPGA0_ANAPARAM2_CBW20);
5002 1.1 nonaka
5003 1.1 nonaka reg = urtwn_bb_read(sc, 0x818);
5004 1.1 nonaka reg = (reg & ~0x0c000000) | (prichlo ? 2 : 1) << 26;
5005 1.1 nonaka urtwn_bb_write(sc, 0x818, reg);
5006 1.1 nonaka
5007 1.1 nonaka /* Select 40MHz bandwidth. */
5008 1.1 nonaka urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
5009 1.1 nonaka (sc->rf_chnlbw[0] & ~0xfff) | chan);
5010 1.1 nonaka } else {
5011 1.1 nonaka urtwn_write_1(sc, R92C_BWOPMODE,
5012 1.1 nonaka urtwn_read_1(sc, R92C_BWOPMODE) | R92C_BWOPMODE_20MHZ);
5013 1.1 nonaka
5014 1.1 nonaka urtwn_bb_write(sc, R92C_FPGA0_RFMOD,
5015 1.1 nonaka urtwn_bb_read(sc, R92C_FPGA0_RFMOD) & ~R92C_RFMOD_40MHZ);
5016 1.1 nonaka urtwn_bb_write(sc, R92C_FPGA1_RFMOD,
5017 1.1 nonaka urtwn_bb_read(sc, R92C_FPGA1_RFMOD) & ~R92C_RFMOD_40MHZ);
5018 1.1 nonaka
5019 1.49 nat if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
5020 1.49 nat !ISSET(sc->chip, URTWN_CHIP_92EU)) {
5021 1.32 nonaka urtwn_bb_write(sc, R92C_FPGA0_ANAPARAM2,
5022 1.32 nonaka urtwn_bb_read(sc, R92C_FPGA0_ANAPARAM2) |
5023 1.32 nonaka R92C_FPGA0_ANAPARAM2_CBW20);
5024 1.32 nonaka }
5025 1.1 nonaka
5026 1.1 nonaka /* Select 20MHz bandwidth. */
5027 1.1 nonaka urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
5028 1.32 nonaka (sc->rf_chnlbw[0] & ~0xfff) | chan |
5029 1.49 nat (ISSET(sc->chip, URTWN_CHIP_88E) ||
5030 1.49 nat ISSET(sc->chip, URTWN_CHIP_92EU) ?
5031 1.32 nonaka R88E_RF_CHNLBW_BW20 : R92C_RF_CHNLBW_BW20));
5032 1.1 nonaka }
5033 1.1 nonaka }
5034 1.1 nonaka
5035 1.1 nonaka static void
5036 1.1 nonaka urtwn_iq_calib(struct urtwn_softc *sc, bool inited)
5037 1.1 nonaka {
5038 1.1 nonaka
5039 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s: inited=%d\n", device_xname(sc->sc_dev),
5040 1.1 nonaka __func__, inited));
5041 1.1 nonaka
5042 1.48 nat uint32_t addaBackup[16], iqkBackup[4], piMode;
5043 1.48 nat
5044 1.48 nat #ifdef notyet
5045 1.48 nat uint32_t odfm0_agccore_regs[3];
5046 1.48 nat uint32_t ant_regs[3];
5047 1.48 nat uint32_t rf_regs[8];
5048 1.48 nat #endif
5049 1.48 nat uint32_t reg0, reg1, reg2;
5050 1.48 nat int i, attempt;
5051 1.48 nat
5052 1.48 nat #ifdef notyet
5053 1.48 nat urtwn_write_1(sc, R92E_STBC_SETTING + 2, urtwn_read_1(sc,
5054 1.48 nat R92E_STBC_SETTING + 2));
5055 1.48 nat urtwn_write_1(sc, R92C_ACLK_MON, 0);
5056 1.48 nat /* Save AGCCORE regs. */
5057 1.48 nat for (i = 0; i < sc->nrxchains; i++) {
5058 1.48 nat odfm0_agccore_regs[i] = urtwn_read_4(sc,
5059 1.48 nat R92C_OFDM0_AGCCORE1(i));
5060 1.48 nat }
5061 1.48 nat #endif
5062 1.48 nat /* Save BB regs. */
5063 1.48 nat reg0 = urtwn_bb_read(sc, R92C_OFDM0_TRXPATHENA);
5064 1.48 nat reg1 = urtwn_bb_read(sc, R92C_OFDM0_TRMUXPAR);
5065 1.48 nat reg2 = urtwn_bb_read(sc, R92C_FPGA0_RFIFACESW(1));
5066 1.52 skrll
5067 1.48 nat /* Save adda regs to be restored when finished. */
5068 1.48 nat for (i = 0; i < __arraycount(addaReg); i++)
5069 1.48 nat addaBackup[i] = urtwn_bb_read(sc, addaReg[i]);
5070 1.48 nat /* Save mac regs. */
5071 1.48 nat iqkBackup[0] = urtwn_read_1(sc, R92C_TXPAUSE);
5072 1.48 nat iqkBackup[1] = urtwn_read_1(sc, R92C_BCN_CTRL);
5073 1.48 nat iqkBackup[2] = urtwn_read_1(sc, R92C_USTIME_TSF);
5074 1.48 nat iqkBackup[3] = urtwn_read_4(sc, R92C_GPIO_MUXCFG);
5075 1.48 nat
5076 1.48 nat #ifdef notyet
5077 1.48 nat ant_regs[0] = urtwn_read_4(sc, R92C_CONFIG_ANT_A);
5078 1.48 nat ant_regs[1] = urtwn_read_4(sc, R92C_CONFIG_ANT_B);
5079 1.48 nat
5080 1.48 nat rf_regs[0] = urtwn_read_4(sc, R92C_FPGA0_RFIFACESW(0));
5081 1.48 nat for (i = 0; i < sc->nrxchains; i++)
5082 1.48 nat rf_regs[i+1] = urtwn_read_4(sc, R92C_FPGA0_RFIFACEOE(i));
5083 1.48 nat reg4 = urtwn_read_4(sc, R92C_CCK0_AFESETTING);
5084 1.48 nat #endif
5085 1.48 nat
5086 1.48 nat piMode = (urtwn_bb_read(sc, R92C_HSSI_PARAM1(0)) &
5087 1.48 nat R92C_HSSI_PARAM1_PI);
5088 1.48 nat if (piMode == 0) {
5089 1.48 nat urtwn_bb_write(sc, R92C_HSSI_PARAM1(0),
5090 1.48 nat urtwn_bb_read(sc, R92C_HSSI_PARAM1(0))|
5091 1.48 nat R92C_HSSI_PARAM1_PI);
5092 1.48 nat urtwn_bb_write(sc, R92C_HSSI_PARAM1(1),
5093 1.48 nat urtwn_bb_read(sc, R92C_HSSI_PARAM1(1))|
5094 1.48 nat R92C_HSSI_PARAM1_PI);
5095 1.48 nat }
5096 1.52 skrll
5097 1.48 nat attempt = 1;
5098 1.48 nat
5099 1.48 nat next_attempt:
5100 1.48 nat
5101 1.48 nat /* Set mac regs for calibration. */
5102 1.48 nat for (i = 0; i < __arraycount(addaReg); i++) {
5103 1.48 nat urtwn_bb_write(sc, addaReg[i],
5104 1.48 nat addaReg[__arraycount(addaReg) - 1]);
5105 1.48 nat }
5106 1.48 nat urtwn_write_2(sc, R92C_CCK0_AFESETTING, urtwn_read_2(sc,
5107 1.48 nat R92C_CCK0_AFESETTING));
5108 1.48 nat urtwn_write_2(sc, R92C_OFDM0_TRXPATHENA, R92C_IQK_TRXPATHENA);
5109 1.48 nat urtwn_write_2(sc, R92C_OFDM0_TRMUXPAR, R92C_IQK_TRMUXPAR);
5110 1.48 nat urtwn_write_2(sc, R92C_FPGA0_RFIFACESW(1), R92C_IQK_RFIFACESW1);
5111 1.48 nat urtwn_write_4(sc, R92C_LSSI_PARAM(0), R92C_IQK_LSSI_PARAM);
5112 1.48 nat
5113 1.48 nat if (sc->ntxchains > 1)
5114 1.48 nat urtwn_bb_write(sc, R92C_LSSI_PARAM(1), R92C_IQK_LSSI_PARAM);
5115 1.52 skrll
5116 1.48 nat urtwn_write_1(sc, R92C_TXPAUSE, (~TP_STOPBECON) & TP_STOPALL);
5117 1.48 nat urtwn_write_1(sc, R92C_BCN_CTRL, (iqkBackup[1] &
5118 1.48 nat ~R92C_BCN_CTRL_EN_BCN));
5119 1.48 nat urtwn_write_1(sc, R92C_USTIME_TSF, (iqkBackup[2] & ~0x8));
5120 1.48 nat
5121 1.48 nat urtwn_write_1(sc, R92C_GPIO_MUXCFG, (iqkBackup[3] &
5122 1.48 nat ~R92C_GPIO_MUXCFG_ENBT));
5123 1.48 nat
5124 1.48 nat urtwn_bb_write(sc, R92C_CONFIG_ANT_A, R92C_IQK_CONFIG_ANT);
5125 1.48 nat
5126 1.48 nat if (sc->ntxchains > 1)
5127 1.48 nat urtwn_bb_write(sc, R92C_CONFIG_ANT_B, R92C_IQK_CONFIG_ANT);
5128 1.48 nat urtwn_bb_write(sc, R92C_FPGA0_IQK, R92C_FPGA0_IQK_SETTING);
5129 1.48 nat urtwn_bb_write(sc, R92C_TX_IQK, R92C_TX_IQK_SETTING);
5130 1.48 nat urtwn_bb_write(sc, R92C_RX_IQK, R92C_RX_IQK_SETTING);
5131 1.48 nat
5132 1.48 nat /* Restore BB regs. */
5133 1.48 nat urtwn_bb_write(sc, R92C_OFDM0_TRXPATHENA, reg0);
5134 1.48 nat urtwn_bb_write(sc, R92C_FPGA0_RFIFACESW(1), reg2);
5135 1.48 nat urtwn_bb_write(sc, R92C_OFDM0_TRMUXPAR, reg1);
5136 1.48 nat
5137 1.48 nat urtwn_bb_write(sc, R92C_FPGA0_IQK, 0x0);
5138 1.48 nat urtwn_bb_write(sc, R92C_LSSI_PARAM(0), R92C_IQK_LSSI_RESTORE);
5139 1.48 nat if (sc->nrxchains > 1)
5140 1.48 nat urtwn_bb_write(sc, R92C_LSSI_PARAM(1), R92C_IQK_LSSI_RESTORE);
5141 1.48 nat
5142 1.48 nat if (attempt-- > 0)
5143 1.48 nat goto next_attempt;
5144 1.48 nat
5145 1.48 nat /* Restore mode. */
5146 1.48 nat if (piMode == 0) {
5147 1.48 nat urtwn_bb_write(sc, R92C_HSSI_PARAM1(0),
5148 1.48 nat urtwn_bb_read(sc, R92C_HSSI_PARAM1(0)) &
5149 1.48 nat ~R92C_HSSI_PARAM1_PI);
5150 1.48 nat urtwn_bb_write(sc, R92C_HSSI_PARAM1(1),
5151 1.48 nat urtwn_bb_read(sc, R92C_HSSI_PARAM1(1)) &
5152 1.48 nat ~R92C_HSSI_PARAM1_PI);
5153 1.48 nat }
5154 1.48 nat
5155 1.48 nat #ifdef notyet
5156 1.48 nat for (i = 0; i < sc->nrxchains; i++) {
5157 1.48 nat urtwn_write_4(sc, R92C_OFDM0_AGCCORE1(i),
5158 1.48 nat odfm0_agccore_regs[i]);
5159 1.48 nat }
5160 1.48 nat #endif
5161 1.48 nat
5162 1.48 nat /* Restore adda regs. */
5163 1.48 nat for (i = 0; i < __arraycount(addaReg); i++)
5164 1.48 nat urtwn_bb_write(sc, addaReg[i], addaBackup[i]);
5165 1.48 nat /* Restore mac regs. */
5166 1.48 nat urtwn_write_1(sc, R92C_TXPAUSE, iqkBackup[0]);
5167 1.48 nat urtwn_write_1(sc, R92C_BCN_CTRL, iqkBackup[1]);
5168 1.48 nat urtwn_write_1(sc, R92C_USTIME_TSF, iqkBackup[2]);
5169 1.48 nat urtwn_write_4(sc, R92C_GPIO_MUXCFG, iqkBackup[3]);
5170 1.48 nat
5171 1.48 nat #ifdef notyet
5172 1.48 nat urtwn_write_4(sc, R92C_CONFIG_ANT_A, ant_regs[0]);
5173 1.48 nat urtwn_write_4(sc, R92C_CONFIG_ANT_B, ant_regs[1]);
5174 1.48 nat
5175 1.48 nat urtwn_write_4(sc, R92C_FPGA0_RFIFACESW(0), rf_regs[0]);
5176 1.48 nat for (i = 0; i < sc->nrxchains; i++)
5177 1.48 nat urtwn_write_4(sc, R92C_FPGA0_RFIFACEOE(i), rf_regs[i+1]);
5178 1.48 nat urtwn_write_4(sc, R92C_CCK0_AFESETTING, reg4);
5179 1.48 nat #endif
5180 1.1 nonaka }
5181 1.1 nonaka
5182 1.1 nonaka static void
5183 1.1 nonaka urtwn_lc_calib(struct urtwn_softc *sc)
5184 1.1 nonaka {
5185 1.1 nonaka uint32_t rf_ac[2];
5186 1.1 nonaka uint8_t txmode;
5187 1.22 christos size_t i;
5188 1.1 nonaka
5189 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
5190 1.1 nonaka
5191 1.12 christos KASSERT(mutex_owned(&sc->sc_write_mtx));
5192 1.12 christos
5193 1.1 nonaka txmode = urtwn_read_1(sc, R92C_OFDM1_LSTF + 3);
5194 1.1 nonaka if ((txmode & 0x70) != 0) {
5195 1.1 nonaka /* Disable all continuous Tx. */
5196 1.1 nonaka urtwn_write_1(sc, R92C_OFDM1_LSTF + 3, txmode & ~0x70);
5197 1.1 nonaka
5198 1.1 nonaka /* Set RF mode to standby mode. */
5199 1.1 nonaka for (i = 0; i < sc->nrxchains; i++) {
5200 1.1 nonaka rf_ac[i] = urtwn_rf_read(sc, i, R92C_RF_AC);
5201 1.1 nonaka urtwn_rf_write(sc, i, R92C_RF_AC,
5202 1.1 nonaka RW(rf_ac[i], R92C_RF_AC_MODE,
5203 1.1 nonaka R92C_RF_AC_MODE_STANDBY));
5204 1.1 nonaka }
5205 1.1 nonaka } else {
5206 1.1 nonaka /* Block all Tx queues. */
5207 1.1 nonaka urtwn_write_1(sc, R92C_TXPAUSE, 0xff);
5208 1.1 nonaka }
5209 1.1 nonaka /* Start calibration. */
5210 1.1 nonaka urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
5211 1.1 nonaka urtwn_rf_read(sc, 0, R92C_RF_CHNLBW) | R92C_RF_CHNLBW_LCSTART);
5212 1.1 nonaka
5213 1.1 nonaka /* Give calibration the time to complete. */
5214 1.49 nat urtwn_delay_ms(sc, 100);
5215 1.1 nonaka
5216 1.1 nonaka /* Restore configuration. */
5217 1.1 nonaka if ((txmode & 0x70) != 0) {
5218 1.1 nonaka /* Restore Tx mode. */
5219 1.1 nonaka urtwn_write_1(sc, R92C_OFDM1_LSTF + 3, txmode);
5220 1.1 nonaka /* Restore RF mode. */
5221 1.1 nonaka for (i = 0; i < sc->nrxchains; i++) {
5222 1.1 nonaka urtwn_rf_write(sc, i, R92C_RF_AC, rf_ac[i]);
5223 1.1 nonaka }
5224 1.1 nonaka } else {
5225 1.1 nonaka /* Unblock all Tx queues. */
5226 1.1 nonaka urtwn_write_1(sc, R92C_TXPAUSE, 0x00);
5227 1.1 nonaka }
5228 1.1 nonaka }
5229 1.1 nonaka
5230 1.1 nonaka static void
5231 1.1 nonaka urtwn_temp_calib(struct urtwn_softc *sc)
5232 1.1 nonaka {
5233 1.49 nat int temp, t_meter_reg;
5234 1.1 nonaka
5235 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
5236 1.1 nonaka
5237 1.12 christos KASSERT(mutex_owned(&sc->sc_write_mtx));
5238 1.12 christos
5239 1.49 nat if (!ISSET(sc->chip, URTWN_CHIP_92EU))
5240 1.49 nat t_meter_reg = R92C_RF_T_METER;
5241 1.49 nat else
5242 1.49 nat t_meter_reg = R92E_RF_T_METER;
5243 1.49 nat
5244 1.1 nonaka if (sc->thcal_state == 0) {
5245 1.1 nonaka /* Start measuring temperature. */
5246 1.1 nonaka DPRINTFN(DBG_RF, ("%s: %s: start measuring temperature\n",
5247 1.1 nonaka device_xname(sc->sc_dev), __func__));
5248 1.49 nat urtwn_rf_write(sc, 0, t_meter_reg, 0x60);
5249 1.1 nonaka sc->thcal_state = 1;
5250 1.1 nonaka return;
5251 1.1 nonaka }
5252 1.1 nonaka sc->thcal_state = 0;
5253 1.1 nonaka
5254 1.1 nonaka /* Read measured temperature. */
5255 1.1 nonaka temp = urtwn_rf_read(sc, 0, R92C_RF_T_METER) & 0x1f;
5256 1.1 nonaka DPRINTFN(DBG_RF, ("%s: %s: temperature=%d\n", device_xname(sc->sc_dev),
5257 1.1 nonaka __func__, temp));
5258 1.49 nat if (temp == 0) /* Read failed, skip. */
5259 1.1 nonaka return;
5260 1.1 nonaka
5261 1.1 nonaka /*
5262 1.1 nonaka * Redo LC calibration if temperature changed significantly since
5263 1.1 nonaka * last calibration.
5264 1.1 nonaka */
5265 1.1 nonaka if (sc->thcal_lctemp == 0) {
5266 1.1 nonaka /* First LC calibration is performed in urtwn_init(). */
5267 1.1 nonaka sc->thcal_lctemp = temp;
5268 1.1 nonaka } else if (abs(temp - sc->thcal_lctemp) > 1) {
5269 1.1 nonaka DPRINTFN(DBG_RF,
5270 1.1 nonaka ("%s: %s: LC calib triggered by temp: %d -> %d\n",
5271 1.1 nonaka device_xname(sc->sc_dev), __func__, sc->thcal_lctemp,
5272 1.1 nonaka temp));
5273 1.1 nonaka urtwn_lc_calib(sc);
5274 1.1 nonaka /* Record temperature of last LC calibration. */
5275 1.1 nonaka sc->thcal_lctemp = temp;
5276 1.1 nonaka }
5277 1.1 nonaka }
5278 1.1 nonaka
5279 1.1 nonaka static int
5280 1.1 nonaka urtwn_init(struct ifnet *ifp)
5281 1.1 nonaka {
5282 1.59.2.3 phil struct ieee80211vap *vap = ifp->if_softc;
5283 1.59.2.3 phil struct ieee80211com *ic = vap->iv_ic;
5284 1.59.2.3 phil struct urtwn_softc *sc = ic->ic_softc;
5285 1.1 nonaka struct urtwn_rx_data *data;
5286 1.1 nonaka uint32_t reg;
5287 1.22 christos size_t i;
5288 1.22 christos int error;
5289 1.1 nonaka
5290 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
5291 1.1 nonaka
5292 1.1 nonaka urtwn_stop(ifp, 0);
5293 1.1 nonaka
5294 1.12 christos mutex_enter(&sc->sc_write_mtx);
5295 1.12 christos
5296 1.1 nonaka mutex_enter(&sc->sc_task_mtx);
5297 1.1 nonaka /* Init host async commands ring. */
5298 1.1 nonaka sc->cmdq.cur = sc->cmdq.next = sc->cmdq.queued = 0;
5299 1.1 nonaka mutex_exit(&sc->sc_task_mtx);
5300 1.1 nonaka
5301 1.1 nonaka mutex_enter(&sc->sc_fwcmd_mtx);
5302 1.1 nonaka /* Init firmware commands ring. */
5303 1.1 nonaka sc->fwcur = 0;
5304 1.1 nonaka mutex_exit(&sc->sc_fwcmd_mtx);
5305 1.1 nonaka
5306 1.12 christos /* Allocate Tx/Rx buffers. */
5307 1.12 christos error = urtwn_alloc_rx_list(sc);
5308 1.12 christos if (error != 0) {
5309 1.12 christos aprint_error_dev(sc->sc_dev,
5310 1.12 christos "could not allocate Rx buffers\n");
5311 1.12 christos goto fail;
5312 1.12 christos }
5313 1.12 christos error = urtwn_alloc_tx_list(sc);
5314 1.12 christos if (error != 0) {
5315 1.12 christos aprint_error_dev(sc->sc_dev,
5316 1.12 christos "could not allocate Tx buffers\n");
5317 1.12 christos goto fail;
5318 1.1 nonaka }
5319 1.1 nonaka
5320 1.1 nonaka /* Power on adapter. */
5321 1.1 nonaka error = urtwn_power_on(sc);
5322 1.1 nonaka if (error != 0)
5323 1.1 nonaka goto fail;
5324 1.1 nonaka
5325 1.1 nonaka /* Initialize DMA. */
5326 1.1 nonaka error = urtwn_dma_init(sc);
5327 1.1 nonaka if (error != 0)
5328 1.1 nonaka goto fail;
5329 1.1 nonaka
5330 1.1 nonaka /* Set info size in Rx descriptors (in 64-bit words). */
5331 1.1 nonaka urtwn_write_1(sc, R92C_RX_DRVINFO_SZ, 4);
5332 1.1 nonaka
5333 1.1 nonaka /* Init interrupts. */
5334 1.49 nat if (ISSET(sc->chip, URTWN_CHIP_88E) ||
5335 1.49 nat ISSET(sc->chip, URTWN_CHIP_92EU)) {
5336 1.32 nonaka urtwn_write_4(sc, R88E_HISR, 0xffffffff);
5337 1.32 nonaka urtwn_write_4(sc, R88E_HIMR, R88E_HIMR_CPWM | R88E_HIMR_CPWM2 |
5338 1.32 nonaka R88E_HIMR_TBDER | R88E_HIMR_PSTIMEOUT);
5339 1.32 nonaka urtwn_write_4(sc, R88E_HIMRE, R88E_HIMRE_RXFOVW |
5340 1.32 nonaka R88E_HIMRE_TXFOVW | R88E_HIMRE_RXERR | R88E_HIMRE_TXERR);
5341 1.49 nat if (ISSET(sc->chip, URTWN_CHIP_88E)) {
5342 1.49 nat urtwn_write_1(sc, R92C_USB_SPECIAL_OPTION,
5343 1.49 nat urtwn_read_1(sc, R92C_USB_SPECIAL_OPTION) |
5344 1.49 nat R92C_USB_SPECIAL_OPTION_INT_BULK_SEL);
5345 1.49 nat }
5346 1.49 nat if (ISSET(sc->chip, URTWN_CHIP_92EU))
5347 1.49 nat urtwn_write_1(sc, R92C_USB_HRPWM, 0);
5348 1.32 nonaka } else {
5349 1.32 nonaka urtwn_write_4(sc, R92C_HISR, 0xffffffff);
5350 1.32 nonaka urtwn_write_4(sc, R92C_HIMR, 0xffffffff);
5351 1.32 nonaka }
5352 1.1 nonaka
5353 1.1 nonaka /* Set MAC address. */
5354 1.59.2.1 phil IEEE80211_ADDR_COPY(ic->ic_macaddr, CLLADDR(ifp->if_sadl));
5355 1.59.2.1 phil urtwn_write_region(sc, R92C_MACID, ic->ic_macaddr, IEEE80211_ADDR_LEN);
5356 1.1 nonaka
5357 1.1 nonaka /* Set initial network type. */
5358 1.1 nonaka reg = urtwn_read_4(sc, R92C_CR);
5359 1.1 nonaka switch (ic->ic_opmode) {
5360 1.1 nonaka case IEEE80211_M_STA:
5361 1.1 nonaka default:
5362 1.1 nonaka reg = RW(reg, R92C_CR_NETTYPE, R92C_CR_NETTYPE_INFRA);
5363 1.1 nonaka break;
5364 1.7 christos
5365 1.1 nonaka case IEEE80211_M_IBSS:
5366 1.1 nonaka reg = RW(reg, R92C_CR_NETTYPE, R92C_CR_NETTYPE_ADHOC);
5367 1.1 nonaka break;
5368 1.1 nonaka }
5369 1.1 nonaka urtwn_write_4(sc, R92C_CR, reg);
5370 1.1 nonaka
5371 1.1 nonaka /* Set response rate */
5372 1.1 nonaka reg = urtwn_read_4(sc, R92C_RRSR);
5373 1.1 nonaka reg = RW(reg, R92C_RRSR_RATE_BITMAP, R92C_RRSR_RATE_CCK_ONLY_1M);
5374 1.1 nonaka urtwn_write_4(sc, R92C_RRSR, reg);
5375 1.1 nonaka
5376 1.1 nonaka /* SIFS (used in NAV) */
5377 1.1 nonaka urtwn_write_2(sc, R92C_SPEC_SIFS,
5378 1.1 nonaka SM(R92C_SPEC_SIFS_CCK, 0x10) | SM(R92C_SPEC_SIFS_OFDM, 0x10));
5379 1.1 nonaka
5380 1.1 nonaka /* Set short/long retry limits. */
5381 1.1 nonaka urtwn_write_2(sc, R92C_RL,
5382 1.1 nonaka SM(R92C_RL_SRL, 0x30) | SM(R92C_RL_LRL, 0x30));
5383 1.1 nonaka
5384 1.1 nonaka /* Initialize EDCA parameters. */
5385 1.1 nonaka urtwn_edca_init(sc);
5386 1.1 nonaka
5387 1.1 nonaka /* Setup rate fallback. */
5388 1.49 nat if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
5389 1.49 nat !ISSET(sc->chip, URTWN_CHIP_92EU)) {
5390 1.32 nonaka urtwn_write_4(sc, R92C_DARFRC + 0, 0x00000000);
5391 1.32 nonaka urtwn_write_4(sc, R92C_DARFRC + 4, 0x10080404);
5392 1.32 nonaka urtwn_write_4(sc, R92C_RARFRC + 0, 0x04030201);
5393 1.32 nonaka urtwn_write_4(sc, R92C_RARFRC + 4, 0x08070605);
5394 1.32 nonaka }
5395 1.1 nonaka
5396 1.1 nonaka urtwn_write_1(sc, R92C_FWHW_TXQ_CTRL,
5397 1.1 nonaka urtwn_read_1(sc, R92C_FWHW_TXQ_CTRL) |
5398 1.1 nonaka R92C_FWHW_TXQ_CTRL_AMPDU_RTY_NEW);
5399 1.1 nonaka /* Set ACK timeout. */
5400 1.1 nonaka urtwn_write_1(sc, R92C_ACKTO, 0x40);
5401 1.1 nonaka
5402 1.1 nonaka /* Setup USB aggregation. */
5403 1.1 nonaka /* Tx */
5404 1.1 nonaka reg = urtwn_read_4(sc, R92C_TDECTRL);
5405 1.1 nonaka reg = RW(reg, R92C_TDECTRL_BLK_DESC_NUM, 6);
5406 1.1 nonaka urtwn_write_4(sc, R92C_TDECTRL, reg);
5407 1.1 nonaka /* Rx */
5408 1.1 nonaka urtwn_write_1(sc, R92C_TRXDMA_CTRL,
5409 1.1 nonaka urtwn_read_1(sc, R92C_TRXDMA_CTRL) |
5410 1.1 nonaka R92C_TRXDMA_CTRL_RXDMA_AGG_EN);
5411 1.1 nonaka urtwn_write_1(sc, R92C_USB_SPECIAL_OPTION,
5412 1.1 nonaka urtwn_read_1(sc, R92C_USB_SPECIAL_OPTION) &
5413 1.1 nonaka ~R92C_USB_SPECIAL_OPTION_AGG_EN);
5414 1.1 nonaka urtwn_write_1(sc, R92C_RXDMA_AGG_PG_TH, 48);
5415 1.49 nat if (ISSET(sc->chip, URTWN_CHIP_88E) ||
5416 1.49 nat ISSET(sc->chip, URTWN_CHIP_92EU))
5417 1.32 nonaka urtwn_write_1(sc, R92C_RXDMA_AGG_PG_TH + 1, 4);
5418 1.32 nonaka else
5419 1.32 nonaka urtwn_write_1(sc, R92C_USB_DMA_AGG_TO, 4);
5420 1.1 nonaka
5421 1.1 nonaka /* Initialize beacon parameters. */
5422 1.32 nonaka urtwn_write_2(sc, R92C_BCN_CTRL, 0x1010);
5423 1.1 nonaka urtwn_write_2(sc, R92C_TBTT_PROHIBIT, 0x6404);
5424 1.26 christos urtwn_write_1(sc, R92C_DRVERLYINT, R92C_DRIVER_EARLY_INT_TIME);
5425 1.26 christos urtwn_write_1(sc, R92C_BCNDMATIM, R92C_DMA_ATIME_INT_TIME);
5426 1.1 nonaka urtwn_write_2(sc, R92C_BCNTCFG, 0x660f);
5427 1.1 nonaka
5428 1.49 nat if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
5429 1.49 nat !ISSET(sc->chip, URTWN_CHIP_92EU)) {
5430 1.32 nonaka /* Setup AMPDU aggregation. */
5431 1.32 nonaka urtwn_write_4(sc, R92C_AGGLEN_LMT, 0x99997631); /* MCS7~0 */
5432 1.32 nonaka urtwn_write_1(sc, R92C_AGGR_BREAK_TIME, 0x16);
5433 1.32 nonaka urtwn_write_2(sc, 0x4ca, 0x0708);
5434 1.1 nonaka
5435 1.32 nonaka urtwn_write_1(sc, R92C_BCN_MAX_ERR, 0xff);
5436 1.32 nonaka urtwn_write_1(sc, R92C_BCN_CTRL, R92C_BCN_CTRL_DIS_TSF_UDT0);
5437 1.32 nonaka }
5438 1.1 nonaka
5439 1.1 nonaka /* Load 8051 microcode. */
5440 1.1 nonaka error = urtwn_load_firmware(sc);
5441 1.1 nonaka if (error != 0)
5442 1.1 nonaka goto fail;
5443 1.1 nonaka SET(sc->sc_flags, URTWN_FLAG_FWREADY);
5444 1.1 nonaka
5445 1.1 nonaka /* Initialize MAC/BB/RF blocks. */
5446 1.19 christos /*
5447 1.19 christos * XXX: urtwn_mac_init() sets R92C_RCR[0:15] = R92C_RCR_APM |
5448 1.19 christos * R92C_RCR_AM | R92C_RCR_AB | R92C_RCR_AICV | R92C_RCR_AMF.
5449 1.19 christos * XXX: This setting should be removed from rtl8192cu_mac[].
5450 1.19 christos */
5451 1.19 christos urtwn_mac_init(sc); // sets R92C_RCR[0:15]
5452 1.19 christos urtwn_rxfilter_init(sc); // reset R92C_RCR
5453 1.1 nonaka urtwn_bb_init(sc);
5454 1.1 nonaka urtwn_rf_init(sc);
5455 1.1 nonaka
5456 1.49 nat if (ISSET(sc->chip, URTWN_CHIP_88E) ||
5457 1.49 nat ISSET(sc->chip, URTWN_CHIP_92EU)) {
5458 1.32 nonaka urtwn_write_2(sc, R92C_CR,
5459 1.32 nonaka urtwn_read_2(sc, R92C_CR) | R92C_CR_MACTXEN |
5460 1.32 nonaka R92C_CR_MACRXEN);
5461 1.32 nonaka }
5462 1.32 nonaka
5463 1.1 nonaka /* Turn CCK and OFDM blocks on. */
5464 1.1 nonaka reg = urtwn_bb_read(sc, R92C_FPGA0_RFMOD);
5465 1.1 nonaka reg |= R92C_RFMOD_CCK_EN;
5466 1.1 nonaka urtwn_bb_write(sc, R92C_FPGA0_RFMOD, reg);
5467 1.1 nonaka reg = urtwn_bb_read(sc, R92C_FPGA0_RFMOD);
5468 1.1 nonaka reg |= R92C_RFMOD_OFDM_EN;
5469 1.1 nonaka urtwn_bb_write(sc, R92C_FPGA0_RFMOD, reg);
5470 1.1 nonaka
5471 1.1 nonaka /* Clear per-station keys table. */
5472 1.1 nonaka urtwn_cam_init(sc);
5473 1.1 nonaka
5474 1.1 nonaka /* Enable hardware sequence numbering. */
5475 1.1 nonaka urtwn_write_1(sc, R92C_HWSEQ_CTRL, 0xff);
5476 1.1 nonaka
5477 1.1 nonaka /* Perform LO and IQ calibrations. */
5478 1.1 nonaka urtwn_iq_calib(sc, sc->iqk_inited);
5479 1.1 nonaka sc->iqk_inited = true;
5480 1.1 nonaka
5481 1.1 nonaka /* Perform LC calibration. */
5482 1.1 nonaka urtwn_lc_calib(sc);
5483 1.1 nonaka
5484 1.49 nat if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
5485 1.49 nat !ISSET(sc->chip, URTWN_CHIP_92EU)) {
5486 1.32 nonaka /* Fix USB interference issue. */
5487 1.32 nonaka urtwn_write_1(sc, 0xfe40, 0xe0);
5488 1.32 nonaka urtwn_write_1(sc, 0xfe41, 0x8d);
5489 1.32 nonaka urtwn_write_1(sc, 0xfe42, 0x80);
5490 1.32 nonaka urtwn_write_4(sc, 0x20c, 0xfd0320);
5491 1.1 nonaka
5492 1.32 nonaka urtwn_pa_bias_init(sc);
5493 1.32 nonaka }
5494 1.1 nonaka
5495 1.49 nat if (!(sc->chip & (URTWN_CHIP_92C | URTWN_CHIP_92C_1T2R)) ||
5496 1.49 nat !(sc->chip & URTWN_CHIP_92EU)) {
5497 1.1 nonaka /* 1T1R */
5498 1.1 nonaka urtwn_bb_write(sc, R92C_FPGA0_RFPARAM(0),
5499 1.1 nonaka urtwn_bb_read(sc, R92C_FPGA0_RFPARAM(0)) | __BIT(13));
5500 1.1 nonaka }
5501 1.1 nonaka
5502 1.1 nonaka /* Initialize GPIO setting. */
5503 1.1 nonaka urtwn_write_1(sc, R92C_GPIO_MUXCFG,
5504 1.1 nonaka urtwn_read_1(sc, R92C_GPIO_MUXCFG) & ~R92C_GPIO_MUXCFG_ENBT);
5505 1.1 nonaka
5506 1.1 nonaka /* Fix for lower temperature. */
5507 1.49 nat if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
5508 1.49 nat !ISSET(sc->chip, URTWN_CHIP_92EU))
5509 1.32 nonaka urtwn_write_1(sc, 0x15, 0xe9);
5510 1.1 nonaka
5511 1.1 nonaka /* Set default channel. */
5512 1.13 jmcneill urtwn_set_chan(sc, ic->ic_curchan, IEEE80211_HTINFO_2NDCHAN_NONE);
5513 1.1 nonaka
5514 1.1 nonaka /* Queue Rx xfers. */
5515 1.49 nat for (size_t j = 0; j < sc->rx_npipe; j++) {
5516 1.49 nat for (i = 0; i < URTWN_RX_LIST_COUNT; i++) {
5517 1.49 nat data = &sc->rx_data[j][i];
5518 1.49 nat usbd_setup_xfer(data->xfer, data, data->buf,
5519 1.49 nat URTWN_RXBUFSZ, USBD_SHORT_XFER_OK, USBD_NO_TIMEOUT,
5520 1.49 nat urtwn_rxeof);
5521 1.49 nat error = usbd_transfer(data->xfer);
5522 1.49 nat if (__predict_false(error != USBD_NORMAL_COMPLETION &&
5523 1.49 nat error != USBD_IN_PROGRESS))
5524 1.49 nat goto fail;
5525 1.49 nat }
5526 1.1 nonaka }
5527 1.1 nonaka
5528 1.1 nonaka /* We're ready to go. */
5529 1.1 nonaka ifp->if_flags &= ~IFF_OACTIVE;
5530 1.1 nonaka ifp->if_flags |= IFF_RUNNING;
5531 1.49 nat sc->sc_running = true;
5532 1.1 nonaka
5533 1.16 jmcneill mutex_exit(&sc->sc_write_mtx);
5534 1.16 jmcneill
5535 1.1 nonaka if (ic->ic_opmode == IEEE80211_M_MONITOR)
5536 1.59.2.1 phil ieee80211_new_state(vap, IEEE80211_S_RUN, -1);
5537 1.59.2.1 phil else if (vap->iv_roaming != IEEE80211_ROAMING_MANUAL)
5538 1.59.2.1 phil ieee80211_new_state(vap, IEEE80211_S_SCAN, -1);
5539 1.16 jmcneill urtwn_wait_async(sc);
5540 1.12 christos
5541 1.42 skrll return 0;
5542 1.1 nonaka
5543 1.1 nonaka fail:
5544 1.12 christos mutex_exit(&sc->sc_write_mtx);
5545 1.12 christos
5546 1.1 nonaka urtwn_stop(ifp, 1);
5547 1.42 skrll return error;
5548 1.1 nonaka }
5549 1.1 nonaka
5550 1.1 nonaka static void
5551 1.1 nonaka urtwn_stop(struct ifnet *ifp, int disable)
5552 1.1 nonaka {
5553 1.59.2.3 phil struct ieee80211vap *vap = ifp->if_softc;
5554 1.59.2.3 phil struct ieee80211com *ic = vap->iv_ic;
5555 1.59.2.3 phil struct urtwn_softc *sc = ic->ic_softc;
5556 1.22 christos size_t i;
5557 1.22 christos int s;
5558 1.1 nonaka
5559 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
5560 1.1 nonaka
5561 1.1 nonaka s = splusb();
5562 1.59.2.1 phil ieee80211_new_state(vap, IEEE80211_S_INIT, -1);
5563 1.1 nonaka urtwn_wait_async(sc);
5564 1.1 nonaka splx(s);
5565 1.1 nonaka
5566 1.16 jmcneill sc->tx_timer = 0;
5567 1.16 jmcneill ifp->if_timer = 0;
5568 1.16 jmcneill ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
5569 1.16 jmcneill
5570 1.1 nonaka callout_stop(&sc->sc_scan_to);
5571 1.1 nonaka callout_stop(&sc->sc_calib_to);
5572 1.1 nonaka
5573 1.1 nonaka /* Abort Tx. */
5574 1.49 nat for (i = 0; i < sc->tx_npipe; i++) {
5575 1.1 nonaka if (sc->tx_pipe[i] != NULL)
5576 1.1 nonaka usbd_abort_pipe(sc->tx_pipe[i]);
5577 1.1 nonaka }
5578 1.1 nonaka
5579 1.1 nonaka /* Stop Rx pipe. */
5580 1.49 nat for (i = 0; i < sc->rx_npipe; i++) {
5581 1.49 nat if (sc->rx_pipe[i] != NULL)
5582 1.49 nat usbd_abort_pipe(sc->rx_pipe[i]);
5583 1.49 nat }
5584 1.1 nonaka
5585 1.12 christos /* Free Tx/Rx buffers. */
5586 1.12 christos urtwn_free_tx_list(sc);
5587 1.12 christos urtwn_free_rx_list(sc);
5588 1.12 christos
5589 1.49 nat sc->sc_running = false;
5590 1.1 nonaka if (disable)
5591 1.1 nonaka urtwn_chip_stop(sc);
5592 1.1 nonaka }
5593 1.1 nonaka
5594 1.59.2.2 phil static int
5595 1.59.2.2 phil urtwn_reset(struct ieee80211vap *vap, u_long arg)
5596 1.16 jmcneill {
5597 1.59.2.2 phil struct ifnet *ifp = vap->iv_ifp;
5598 1.16 jmcneill struct urtwn_softc *sc = ifp->if_softc;
5599 1.16 jmcneill struct ieee80211com *ic = &sc->sc_ic;
5600 1.16 jmcneill
5601 1.16 jmcneill if (ic->ic_opmode != IEEE80211_M_MONITOR)
5602 1.16 jmcneill return ENETRESET;
5603 1.16 jmcneill
5604 1.16 jmcneill urtwn_set_chan(sc, ic->ic_curchan, IEEE80211_HTINFO_2NDCHAN_NONE);
5605 1.16 jmcneill
5606 1.16 jmcneill return 0;
5607 1.16 jmcneill }
5608 1.16 jmcneill
5609 1.1 nonaka static void
5610 1.1 nonaka urtwn_chip_stop(struct urtwn_softc *sc)
5611 1.1 nonaka {
5612 1.1 nonaka uint32_t reg;
5613 1.1 nonaka bool disabled = true;
5614 1.1 nonaka
5615 1.1 nonaka DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
5616 1.1 nonaka
5617 1.49 nat if (ISSET(sc->chip, URTWN_CHIP_92EU))
5618 1.49 nat return;
5619 1.49 nat
5620 1.12 christos mutex_enter(&sc->sc_write_mtx);
5621 1.12 christos
5622 1.1 nonaka /*
5623 1.1 nonaka * RF Off Sequence
5624 1.1 nonaka */
5625 1.1 nonaka /* Pause MAC TX queue */
5626 1.1 nonaka urtwn_write_1(sc, R92C_TXPAUSE, 0xFF);
5627 1.1 nonaka
5628 1.1 nonaka /* Disable RF */
5629 1.1 nonaka urtwn_rf_write(sc, 0, 0, 0);
5630 1.1 nonaka
5631 1.1 nonaka urtwn_write_1(sc, R92C_APSD_CTRL, R92C_APSD_CTRL_OFF);
5632 1.1 nonaka
5633 1.1 nonaka /* Reset BB state machine */
5634 1.1 nonaka urtwn_write_1(sc, R92C_SYS_FUNC_EN,
5635 1.1 nonaka R92C_SYS_FUNC_EN_USBD |
5636 1.1 nonaka R92C_SYS_FUNC_EN_USBA |
5637 1.1 nonaka R92C_SYS_FUNC_EN_BB_GLB_RST);
5638 1.1 nonaka urtwn_write_1(sc, R92C_SYS_FUNC_EN,
5639 1.1 nonaka R92C_SYS_FUNC_EN_USBD | R92C_SYS_FUNC_EN_USBA);
5640 1.1 nonaka
5641 1.1 nonaka /*
5642 1.1 nonaka * Reset digital sequence
5643 1.1 nonaka */
5644 1.1 nonaka if (urtwn_read_1(sc, R92C_MCUFWDL) & R92C_MCUFWDL_RDY) {
5645 1.1 nonaka /* Reset MCU ready status */
5646 1.1 nonaka urtwn_write_1(sc, R92C_MCUFWDL, 0);
5647 1.1 nonaka /* If firmware in ram code, do reset */
5648 1.1 nonaka if (ISSET(sc->sc_flags, URTWN_FLAG_FWREADY)) {
5649 1.49 nat if (ISSET(sc->chip, URTWN_CHIP_88E) ||
5650 1.49 nat ISSET(sc->chip, URTWN_CHIP_92EU))
5651 1.32 nonaka urtwn_r88e_fw_reset(sc);
5652 1.32 nonaka else
5653 1.32 nonaka urtwn_fw_reset(sc);
5654 1.1 nonaka CLR(sc->sc_flags, URTWN_FLAG_FWREADY);
5655 1.1 nonaka }
5656 1.1 nonaka }
5657 1.1 nonaka
5658 1.1 nonaka /* Reset MAC and Enable 8051 */
5659 1.1 nonaka urtwn_write_1(sc, R92C_SYS_FUNC_EN + 1, 0x54);
5660 1.1 nonaka
5661 1.1 nonaka /* Reset MCU ready status */
5662 1.1 nonaka urtwn_write_1(sc, R92C_MCUFWDL, 0);
5663 1.1 nonaka
5664 1.1 nonaka if (disabled) {
5665 1.1 nonaka /* Disable MAC clock */
5666 1.1 nonaka urtwn_write_2(sc, R92C_SYS_CLKR, 0x70A3);
5667 1.1 nonaka /* Disable AFE PLL */
5668 1.1 nonaka urtwn_write_1(sc, R92C_AFE_PLL_CTRL, 0x80);
5669 1.1 nonaka /* Gated AFE DIG_CLOCK */
5670 1.1 nonaka urtwn_write_2(sc, R92C_AFE_XTAL_CTRL, 0x880F);
5671 1.1 nonaka /* Isolated digital to PON */
5672 1.1 nonaka urtwn_write_1(sc, R92C_SYS_ISO_CTRL, 0xF9);
5673 1.1 nonaka }
5674 1.1 nonaka
5675 1.1 nonaka /*
5676 1.1 nonaka * Pull GPIO PIN to balance level and LED control
5677 1.1 nonaka */
5678 1.1 nonaka /* 1. Disable GPIO[7:0] */
5679 1.1 nonaka urtwn_write_2(sc, R92C_GPIO_PIN_CTRL + 2, 0x0000);
5680 1.1 nonaka
5681 1.1 nonaka reg = urtwn_read_4(sc, R92C_GPIO_PIN_CTRL) & ~0x0000ff00;
5682 1.1 nonaka reg |= ((reg << 8) & 0x0000ff00) | 0x00ff0000;
5683 1.1 nonaka urtwn_write_4(sc, R92C_GPIO_PIN_CTRL, reg);
5684 1.1 nonaka
5685 1.28 christos /* Disable GPIO[10:8] */
5686 1.28 christos urtwn_write_1(sc, R92C_GPIO_MUXCFG + 3, 0x00);
5687 1.1 nonaka
5688 1.1 nonaka reg = urtwn_read_2(sc, R92C_GPIO_MUXCFG + 2) & ~0x00f0;
5689 1.28 christos reg |= (((reg & 0x000f) << 4) | 0x0780);
5690 1.41 nonaka urtwn_write_2(sc, R92C_GPIO_MUXCFG + 2, reg);
5691 1.1 nonaka
5692 1.1 nonaka /* Disable LED0 & 1 */
5693 1.28 christos urtwn_write_2(sc, R92C_LEDCFG0, 0x8080);
5694 1.1 nonaka
5695 1.1 nonaka /*
5696 1.1 nonaka * Reset digital sequence
5697 1.1 nonaka */
5698 1.28 christos if (disabled) {
5699 1.1 nonaka /* Disable ELDR clock */
5700 1.1 nonaka urtwn_write_2(sc, R92C_SYS_CLKR, 0x70A3);
5701 1.1 nonaka /* Isolated ELDR to PON */
5702 1.1 nonaka urtwn_write_1(sc, R92C_SYS_ISO_CTRL + 1, 0x82);
5703 1.1 nonaka }
5704 1.1 nonaka
5705 1.1 nonaka /*
5706 1.1 nonaka * Disable analog sequence
5707 1.1 nonaka */
5708 1.28 christos if (disabled) {
5709 1.1 nonaka /* Disable A15 power */
5710 1.28 christos urtwn_write_1(sc, R92C_LDOA15_CTRL, 0x04);
5711 1.1 nonaka /* Disable digital core power */
5712 1.28 christos urtwn_write_1(sc, R92C_LDOV12D_CTRL,
5713 1.28 christos urtwn_read_1(sc, R92C_LDOV12D_CTRL) &
5714 1.1 nonaka ~R92C_LDOV12D_CTRL_LDV12_EN);
5715 1.28 christos }
5716 1.1 nonaka
5717 1.1 nonaka /* Enter PFM mode */
5718 1.1 nonaka urtwn_write_1(sc, R92C_SPS0_CTRL, 0x23);
5719 1.1 nonaka
5720 1.1 nonaka /* Set USB suspend */
5721 1.1 nonaka urtwn_write_2(sc, R92C_APS_FSMCO,
5722 1.1 nonaka R92C_APS_FSMCO_APDM_HOST |
5723 1.1 nonaka R92C_APS_FSMCO_AFSM_HSUS |
5724 1.1 nonaka R92C_APS_FSMCO_PFM_ALDN);
5725 1.1 nonaka
5726 1.1 nonaka urtwn_write_1(sc, R92C_RSV_CTRL, 0x0E);
5727 1.12 christos
5728 1.12 christos mutex_exit(&sc->sc_write_mtx);
5729 1.1 nonaka }
5730 1.1 nonaka
5731 1.49 nat static void
5732 1.49 nat urtwn_delay_ms(struct urtwn_softc *sc, int ms)
5733 1.49 nat {
5734 1.49 nat if (sc->sc_running == false)
5735 1.49 nat DELAY(ms * 1000);
5736 1.49 nat else
5737 1.49 nat usbd_delay_ms(sc->sc_udev, ms);
5738 1.49 nat }
5739 1.49 nat
5740 1.4 nonaka MODULE(MODULE_CLASS_DRIVER, if_urtwn, "bpf");
5741 1.1 nonaka
5742 1.1 nonaka #ifdef _MODULE
5743 1.1 nonaka #include "ioconf.c"
5744 1.1 nonaka #endif
5745 1.1 nonaka
5746 1.1 nonaka static int
5747 1.1 nonaka if_urtwn_modcmd(modcmd_t cmd, void *aux)
5748 1.1 nonaka {
5749 1.1 nonaka int error = 0;
5750 1.1 nonaka
5751 1.1 nonaka switch (cmd) {
5752 1.1 nonaka case MODULE_CMD_INIT:
5753 1.1 nonaka #ifdef _MODULE
5754 1.1 nonaka error = config_init_component(cfdriver_ioconf_urtwn,
5755 1.1 nonaka cfattach_ioconf_urtwn, cfdata_ioconf_urtwn);
5756 1.1 nonaka #endif
5757 1.42 skrll return error;
5758 1.1 nonaka case MODULE_CMD_FINI:
5759 1.1 nonaka #ifdef _MODULE
5760 1.1 nonaka error = config_fini_component(cfdriver_ioconf_urtwn,
5761 1.1 nonaka cfattach_ioconf_urtwn, cfdata_ioconf_urtwn);
5762 1.1 nonaka #endif
5763 1.42 skrll return error;
5764 1.1 nonaka default:
5765 1.42 skrll return ENOTTY;
5766 1.1 nonaka }
5767 1.1 nonaka }
5768