Home | History | Annotate | Line # | Download | only in usb
if_urtwn.c revision 1.66
      1  1.66   msaitoh /*	$NetBSD: if_urtwn.c,v 1.66 2018/12/15 10:30:58 msaitoh Exp $	*/
      2  1.37  christos /*	$OpenBSD: if_urtwn.c,v 1.42 2015/02/10 23:25:46 mpi Exp $	*/
      3   1.1    nonaka 
      4   1.1    nonaka /*-
      5   1.1    nonaka  * Copyright (c) 2010 Damien Bergamini <damien.bergamini (at) free.fr>
      6  1.32    nonaka  * Copyright (c) 2014 Kevin Lo <kevlo (at) FreeBSD.org>
      7  1.49       nat  * Copyright (c) 2016 Nathanial Sloss <nathanialsloss (at) yahoo.com.au>
      8   1.1    nonaka  *
      9   1.1    nonaka  * Permission to use, copy, modify, and distribute this software for any
     10   1.1    nonaka  * purpose with or without fee is hereby granted, provided that the above
     11   1.1    nonaka  * copyright notice and this permission notice appear in all copies.
     12   1.1    nonaka  *
     13   1.1    nonaka  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     14   1.1    nonaka  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     15   1.1    nonaka  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     16   1.1    nonaka  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     17   1.1    nonaka  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     18   1.1    nonaka  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     19   1.1    nonaka  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     20   1.1    nonaka  */
     21   1.1    nonaka 
     22   1.8  christos /*-
     23  1.49       nat  * Driver for Realtek RTL8188CE-VAU/RTL8188CUS/RTL8188EU/RTL8188RU/RTL8192CU
     24  1.49       nat  * RTL8192EU.
     25   1.1    nonaka  */
     26   1.1    nonaka 
     27   1.1    nonaka #include <sys/cdefs.h>
     28  1.66   msaitoh __KERNEL_RCSID(0, "$NetBSD: if_urtwn.c,v 1.66 2018/12/15 10:30:58 msaitoh Exp $");
     29  1.11  jmcneill 
     30  1.11  jmcneill #ifdef _KERNEL_OPT
     31  1.11  jmcneill #include "opt_inet.h"
     32  1.51     skrll #include "opt_usb.h"
     33  1.11  jmcneill #endif
     34   1.1    nonaka 
     35   1.1    nonaka #include <sys/param.h>
     36   1.1    nonaka #include <sys/sockio.h>
     37   1.1    nonaka #include <sys/sysctl.h>
     38   1.1    nonaka #include <sys/mbuf.h>
     39   1.1    nonaka #include <sys/kernel.h>
     40   1.1    nonaka #include <sys/socket.h>
     41   1.1    nonaka #include <sys/systm.h>
     42   1.1    nonaka #include <sys/module.h>
     43   1.1    nonaka #include <sys/conf.h>
     44   1.1    nonaka #include <sys/device.h>
     45   1.1    nonaka 
     46   1.1    nonaka #include <sys/bus.h>
     47   1.1    nonaka #include <machine/endian.h>
     48   1.1    nonaka #include <sys/intr.h>
     49   1.1    nonaka 
     50   1.1    nonaka #include <net/bpf.h>
     51   1.1    nonaka #include <net/if.h>
     52   1.1    nonaka #include <net/if_arp.h>
     53   1.1    nonaka #include <net/if_dl.h>
     54   1.1    nonaka #include <net/if_ether.h>
     55   1.1    nonaka #include <net/if_media.h>
     56   1.1    nonaka #include <net/if_types.h>
     57   1.1    nonaka 
     58   1.1    nonaka #include <netinet/in.h>
     59   1.1    nonaka #include <netinet/in_systm.h>
     60   1.1    nonaka #include <netinet/in_var.h>
     61   1.1    nonaka #include <netinet/ip.h>
     62  1.11  jmcneill #include <netinet/if_inarp.h>
     63   1.1    nonaka 
     64   1.1    nonaka #include <net80211/ieee80211_netbsd.h>
     65   1.1    nonaka #include <net80211/ieee80211_var.h>
     66   1.1    nonaka #include <net80211/ieee80211_radiotap.h>
     67   1.1    nonaka 
     68   1.1    nonaka #include <dev/firmload.h>
     69   1.1    nonaka 
     70   1.1    nonaka #include <dev/usb/usb.h>
     71   1.1    nonaka #include <dev/usb/usbdi.h>
     72   1.1    nonaka #include <dev/usb/usbdivar.h>
     73   1.1    nonaka #include <dev/usb/usbdi_util.h>
     74   1.1    nonaka #include <dev/usb/usbdevs.h>
     75   1.1    nonaka 
     76  1.60   thorpej #include <dev/ic/rtwnreg.h>
     77  1.60   thorpej #include <dev/ic/rtwn_data.h>
     78   1.1    nonaka #include <dev/usb/if_urtwnreg.h>
     79   1.1    nonaka #include <dev/usb/if_urtwnvar.h>
     80   1.1    nonaka 
     81  1.12  christos /*
     82  1.12  christos  * The sc_write_mtx locking is to prevent sequences of writes from
     83  1.12  christos  * being intermingled with each other.  I don't know if this is really
     84  1.12  christos  * needed.  I have added it just to be on the safe side.
     85  1.12  christos  */
     86  1.12  christos 
     87   1.1    nonaka #ifdef URTWN_DEBUG
     88   1.1    nonaka #define	DBG_INIT	__BIT(0)
     89   1.1    nonaka #define	DBG_FN		__BIT(1)
     90   1.1    nonaka #define	DBG_TX		__BIT(2)
     91   1.1    nonaka #define	DBG_RX		__BIT(3)
     92   1.1    nonaka #define	DBG_STM		__BIT(4)
     93   1.1    nonaka #define	DBG_RF		__BIT(5)
     94   1.1    nonaka #define	DBG_REG		__BIT(6)
     95   1.1    nonaka #define	DBG_ALL		0xffffffffU
     96  1.10  jmcneill u_int urtwn_debug = 0;
     97   1.1    nonaka #define DPRINTFN(n, s)	\
     98   1.1    nonaka 	do { if (urtwn_debug & (n)) printf s; } while (/*CONSTCOND*/0)
     99   1.1    nonaka #else
    100   1.1    nonaka #define DPRINTFN(n, s)
    101   1.1    nonaka #endif
    102   1.1    nonaka 
    103  1.38  christos #define URTWN_DEV(v,p)	{ { USB_VENDOR_##v, USB_PRODUCT_##v##_##p }, 0 }
    104  1.32    nonaka #define URTWN_RTL8188E_DEV(v,p) \
    105  1.38  christos 	{ { USB_VENDOR_##v, USB_PRODUCT_##v##_##p }, FLAG_RTL8188E }
    106  1.49       nat #define URTWN_RTL8192EU_DEV(v,p) \
    107  1.49       nat 	{ { USB_VENDOR_##v, USB_PRODUCT_##v##_##p }, FLAG_RTL8192E }
    108  1.32    nonaka static const struct urtwn_dev {
    109  1.32    nonaka 	struct usb_devno	dev;
    110  1.32    nonaka 	uint32_t		flags;
    111  1.32    nonaka #define	FLAG_RTL8188E	__BIT(0)
    112  1.49       nat #define	FLAG_RTL8192E	__BIT(1)
    113  1.32    nonaka } urtwn_devs[] = {
    114  1.32    nonaka 	URTWN_DEV(ABOCOM,	RTL8188CU_1),
    115  1.32    nonaka 	URTWN_DEV(ABOCOM,	RTL8188CU_2),
    116  1.32    nonaka 	URTWN_DEV(ABOCOM,	RTL8192CU),
    117  1.32    nonaka 	URTWN_DEV(ASUSTEK,	RTL8192CU),
    118  1.37  christos 	URTWN_DEV(ASUSTEK,	RTL8192CU_3),
    119  1.33    nonaka 	URTWN_DEV(ASUSTEK,	USBN10NANO),
    120  1.37  christos 	URTWN_DEV(ASUSTEK,	RTL8192CU_3),
    121  1.32    nonaka 	URTWN_DEV(AZUREWAVE,	RTL8188CE_1),
    122  1.32    nonaka 	URTWN_DEV(AZUREWAVE,	RTL8188CE_2),
    123  1.32    nonaka 	URTWN_DEV(AZUREWAVE,	RTL8188CU),
    124  1.37  christos 	URTWN_DEV(BELKIN,	F7D2102),
    125  1.32    nonaka 	URTWN_DEV(BELKIN,	RTL8188CU),
    126  1.37  christos 	URTWN_DEV(BELKIN,	RTL8188CUS),
    127  1.32    nonaka 	URTWN_DEV(BELKIN,	RTL8192CU),
    128  1.37  christos 	URTWN_DEV(BELKIN,	RTL8192CU_1),
    129  1.37  christos 	URTWN_DEV(BELKIN,	RTL8192CU_2),
    130  1.32    nonaka 	URTWN_DEV(CHICONY,	RTL8188CUS_1),
    131  1.32    nonaka 	URTWN_DEV(CHICONY,	RTL8188CUS_2),
    132  1.32    nonaka 	URTWN_DEV(CHICONY,	RTL8188CUS_3),
    133  1.32    nonaka 	URTWN_DEV(CHICONY,	RTL8188CUS_4),
    134  1.32    nonaka 	URTWN_DEV(CHICONY,	RTL8188CUS_5),
    135  1.37  christos 	URTWN_DEV(CHICONY,	RTL8188CUS_6),
    136  1.37  christos 	URTWN_DEV(COMPARE,	RTL8192CU),
    137  1.32    nonaka 	URTWN_DEV(COREGA,	RTL8192CU),
    138  1.37  christos 	URTWN_DEV(DLINK,	DWA131B),
    139  1.32    nonaka 	URTWN_DEV(DLINK,	RTL8188CU),
    140  1.32    nonaka 	URTWN_DEV(DLINK,	RTL8192CU_1),
    141  1.32    nonaka 	URTWN_DEV(DLINK,	RTL8192CU_2),
    142  1.32    nonaka 	URTWN_DEV(DLINK,	RTL8192CU_3),
    143  1.37  christos 	URTWN_DEV(DLINK,	RTL8192CU_4),
    144  1.32    nonaka 	URTWN_DEV(EDIMAX,	RTL8188CU),
    145  1.32    nonaka 	URTWN_DEV(EDIMAX,	RTL8192CU),
    146  1.32    nonaka 	URTWN_DEV(FEIXUN,	RTL8188CU),
    147  1.32    nonaka 	URTWN_DEV(FEIXUN,	RTL8192CU),
    148  1.32    nonaka 	URTWN_DEV(GUILLEMOT,	HWNUP150),
    149  1.37  christos 	URTWN_DEV(GUILLEMOT,	RTL8192CU),
    150  1.32    nonaka 	URTWN_DEV(HAWKING,	RTL8192CU),
    151  1.37  christos 	URTWN_DEV(HAWKING,	RTL8192CU_2),
    152  1.32    nonaka 	URTWN_DEV(HP3,		RTL8188CU),
    153  1.37  christos 	URTWN_DEV(IODATA,	WNG150UM),
    154  1.37  christos 	URTWN_DEV(IODATA,	RTL8192CU),
    155  1.32    nonaka 	URTWN_DEV(NETGEAR,	WNA1000M),
    156  1.32    nonaka 	URTWN_DEV(NETGEAR,	RTL8192CU),
    157  1.32    nonaka 	URTWN_DEV(NETGEAR4,	RTL8188CU),
    158  1.32    nonaka 	URTWN_DEV(NOVATECH,	RTL8188CU),
    159  1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8188CU_1),
    160  1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8188CU_2),
    161  1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8192CU),
    162  1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8188CU_3),
    163  1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8188CU_4),
    164  1.32    nonaka 	URTWN_DEV(PLANEX2,	RTL8188CUS),
    165  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CE_0),
    166  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CE_1),
    167  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CTV),
    168  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CU_0),
    169  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CU_1),
    170  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CU_2),
    171  1.39      leot 	URTWN_DEV(REALTEK,	RTL8188CU_3),
    172  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CU_COMBO),
    173  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188CUS),
    174  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188RU),
    175  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8188RU_2),
    176  1.37  christos 	URTWN_DEV(REALTEK,	RTL8188RU_3),
    177  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8191CU),
    178  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8192CE),
    179  1.32    nonaka 	URTWN_DEV(REALTEK,	RTL8192CU),
    180  1.32    nonaka 	URTWN_DEV(SITECOMEU,	RTL8188CU),
    181  1.32    nonaka 	URTWN_DEV(SITECOMEU,	RTL8188CU_2),
    182  1.32    nonaka 	URTWN_DEV(SITECOMEU,	RTL8192CU),
    183  1.32    nonaka 	URTWN_DEV(SITECOMEU,	RTL8192CUR2),
    184  1.37  christos 	URTWN_DEV(TPLINK,	RTL8192CU),
    185  1.32    nonaka 	URTWN_DEV(TRENDNET,	RTL8188CU),
    186  1.32    nonaka 	URTWN_DEV(TRENDNET,	RTL8192CU),
    187  1.32    nonaka 	URTWN_DEV(ZYXEL,	RTL8192CU),
    188  1.32    nonaka 
    189  1.32    nonaka 	/* URTWN_RTL8188E */
    190  1.46  christos 	URTWN_RTL8188E_DEV(DLINK, DWA125D1),
    191  1.34    nonaka 	URTWN_RTL8188E_DEV(ELECOM, WDC150SU2M),
    192  1.32    nonaka 	URTWN_RTL8188E_DEV(REALTEK, RTL8188ETV),
    193  1.32    nonaka 	URTWN_RTL8188E_DEV(REALTEK, RTL8188EU),
    194  1.50   mlelstv 	URTWN_RTL8188E_DEV(ABOCOM, RTL8188EU),
    195  1.53   jnemeth 	URTWN_RTL8188E_DEV(TPLINK, RTL8188EU),
    196  1.52     skrll 
    197  1.49       nat 	/* URTWN_RTL8192EU */
    198  1.49       nat 	URTWN_RTL8192EU_DEV(REALTEK,	RTL8192EU),
    199  1.54   khorben 	URTWN_RTL8192EU_DEV(TPLINK,	RTL8192EU),
    200   1.1    nonaka };
    201  1.32    nonaka #undef URTWN_DEV
    202  1.32    nonaka #undef URTWN_RTL8188E_DEV
    203  1.49       nat #undef URTWN_RTL8192EU_DEV
    204   1.1    nonaka 
    205   1.1    nonaka static int	urtwn_match(device_t, cfdata_t, void *);
    206   1.1    nonaka static void	urtwn_attach(device_t, device_t, void *);
    207   1.1    nonaka static int	urtwn_detach(device_t, int);
    208   1.1    nonaka static int	urtwn_activate(device_t, enum devact);
    209   1.1    nonaka 
    210   1.1    nonaka CFATTACH_DECL_NEW(urtwn, sizeof(struct urtwn_softc), urtwn_match,
    211   1.1    nonaka     urtwn_attach, urtwn_detach, urtwn_activate);
    212   1.1    nonaka 
    213   1.1    nonaka static int	urtwn_open_pipes(struct urtwn_softc *);
    214   1.1    nonaka static void	urtwn_close_pipes(struct urtwn_softc *);
    215   1.1    nonaka static int	urtwn_alloc_rx_list(struct urtwn_softc *);
    216   1.1    nonaka static void	urtwn_free_rx_list(struct urtwn_softc *);
    217   1.1    nonaka static int	urtwn_alloc_tx_list(struct urtwn_softc *);
    218   1.1    nonaka static void	urtwn_free_tx_list(struct urtwn_softc *);
    219   1.1    nonaka static void	urtwn_task(void *);
    220   1.1    nonaka static void	urtwn_do_async(struct urtwn_softc *,
    221   1.1    nonaka 		    void (*)(struct urtwn_softc *, void *), void *, int);
    222   1.1    nonaka static void	urtwn_wait_async(struct urtwn_softc *);
    223   1.1    nonaka static int	urtwn_write_region_1(struct urtwn_softc *, uint16_t, uint8_t *,
    224   1.1    nonaka 		    int);
    225  1.12  christos static void	urtwn_write_1(struct urtwn_softc *, uint16_t, uint8_t);
    226  1.12  christos static void	urtwn_write_2(struct urtwn_softc *, uint16_t, uint16_t);
    227  1.12  christos static void	urtwn_write_4(struct urtwn_softc *, uint16_t, uint32_t);
    228  1.12  christos static int	urtwn_write_region(struct urtwn_softc *, uint16_t, uint8_t *,
    229  1.12  christos 		    int);
    230   1.1    nonaka static int	urtwn_read_region_1(struct urtwn_softc *, uint16_t, uint8_t *,
    231   1.1    nonaka 		    int);
    232  1.12  christos static uint8_t	urtwn_read_1(struct urtwn_softc *, uint16_t);
    233  1.12  christos static uint16_t	urtwn_read_2(struct urtwn_softc *, uint16_t);
    234  1.12  christos static uint32_t	urtwn_read_4(struct urtwn_softc *, uint16_t);
    235   1.1    nonaka static int	urtwn_fw_cmd(struct urtwn_softc *, uint8_t, const void *, int);
    236  1.32    nonaka static void	urtwn_r92c_rf_write(struct urtwn_softc *, int, uint8_t,
    237  1.32    nonaka 		    uint32_t);
    238  1.32    nonaka static void	urtwn_r88e_rf_write(struct urtwn_softc *, int, uint8_t,
    239  1.32    nonaka 		    uint32_t);
    240  1.49       nat static void	urtwn_r92e_rf_write(struct urtwn_softc *, int, uint8_t,
    241  1.49       nat 		    uint32_t);
    242   1.1    nonaka static uint32_t	urtwn_rf_read(struct urtwn_softc *, int, uint8_t);
    243   1.1    nonaka static int	urtwn_llt_write(struct urtwn_softc *, uint32_t, uint32_t);
    244   1.1    nonaka static uint8_t	urtwn_efuse_read_1(struct urtwn_softc *, uint16_t);
    245   1.1    nonaka static void	urtwn_efuse_read(struct urtwn_softc *);
    246  1.32    nonaka static void	urtwn_efuse_switch_power(struct urtwn_softc *);
    247   1.1    nonaka static int	urtwn_read_chipid(struct urtwn_softc *);
    248  1.12  christos #ifdef URTWN_DEBUG
    249  1.12  christos static void	urtwn_dump_rom(struct urtwn_softc *, struct r92c_rom *);
    250  1.12  christos #endif
    251   1.1    nonaka static void	urtwn_read_rom(struct urtwn_softc *);
    252  1.32    nonaka static void	urtwn_r88e_read_rom(struct urtwn_softc *);
    253   1.1    nonaka static int	urtwn_media_change(struct ifnet *);
    254   1.1    nonaka static int	urtwn_ra_init(struct urtwn_softc *);
    255  1.12  christos static int	urtwn_get_nettype(struct urtwn_softc *);
    256  1.12  christos static void	urtwn_set_nettype0_msr(struct urtwn_softc *, uint8_t);
    257   1.1    nonaka static void	urtwn_tsf_sync_enable(struct urtwn_softc *);
    258   1.1    nonaka static void	urtwn_set_led(struct urtwn_softc *, int, int);
    259   1.1    nonaka static void	urtwn_calib_to(void *);
    260   1.1    nonaka static void	urtwn_calib_to_cb(struct urtwn_softc *, void *);
    261   1.1    nonaka static void	urtwn_next_scan(void *);
    262   1.1    nonaka static int	urtwn_newstate(struct ieee80211com *, enum ieee80211_state,
    263   1.1    nonaka 		    int);
    264   1.1    nonaka static void	urtwn_newstate_cb(struct urtwn_softc *, void *);
    265   1.1    nonaka static int	urtwn_wme_update(struct ieee80211com *);
    266   1.1    nonaka static void	urtwn_wme_update_cb(struct urtwn_softc *, void *);
    267   1.1    nonaka static void	urtwn_update_avgrssi(struct urtwn_softc *, int, int8_t);
    268   1.1    nonaka static int8_t	urtwn_get_rssi(struct urtwn_softc *, int, void *);
    269  1.32    nonaka static int8_t	urtwn_r88e_get_rssi(struct urtwn_softc *, int, void *);
    270   1.1    nonaka static void	urtwn_rx_frame(struct urtwn_softc *, uint8_t *, int);
    271  1.42     skrll static void	urtwn_rxeof(struct usbd_xfer *, void *, usbd_status);
    272  1.42     skrll static void	urtwn_txeof(struct usbd_xfer *, void *, usbd_status);
    273   1.1    nonaka static int	urtwn_tx(struct urtwn_softc *, struct mbuf *,
    274  1.12  christos 		    struct ieee80211_node *, struct urtwn_tx_data *);
    275  1.42     skrll static struct urtwn_tx_data *
    276  1.42     skrll 		urtwn_get_tx_data(struct urtwn_softc *, size_t);
    277   1.1    nonaka static void	urtwn_start(struct ifnet *);
    278   1.1    nonaka static void	urtwn_watchdog(struct ifnet *);
    279   1.1    nonaka static int	urtwn_ioctl(struct ifnet *, u_long, void *);
    280  1.32    nonaka static int	urtwn_r92c_power_on(struct urtwn_softc *);
    281  1.49       nat static int	urtwn_r92e_power_on(struct urtwn_softc *);
    282  1.32    nonaka static int	urtwn_r88e_power_on(struct urtwn_softc *);
    283   1.1    nonaka static int	urtwn_llt_init(struct urtwn_softc *);
    284   1.1    nonaka static void	urtwn_fw_reset(struct urtwn_softc *);
    285  1.32    nonaka static void	urtwn_r88e_fw_reset(struct urtwn_softc *);
    286   1.1    nonaka static int	urtwn_fw_loadpage(struct urtwn_softc *, int, uint8_t *, int);
    287   1.1    nonaka static int	urtwn_load_firmware(struct urtwn_softc *);
    288  1.32    nonaka static int	urtwn_r92c_dma_init(struct urtwn_softc *);
    289  1.32    nonaka static int	urtwn_r88e_dma_init(struct urtwn_softc *);
    290   1.1    nonaka static void	urtwn_mac_init(struct urtwn_softc *);
    291   1.1    nonaka static void	urtwn_bb_init(struct urtwn_softc *);
    292   1.1    nonaka static void	urtwn_rf_init(struct urtwn_softc *);
    293   1.1    nonaka static void	urtwn_cam_init(struct urtwn_softc *);
    294   1.1    nonaka static void	urtwn_pa_bias_init(struct urtwn_softc *);
    295   1.1    nonaka static void	urtwn_rxfilter_init(struct urtwn_softc *);
    296   1.1    nonaka static void	urtwn_edca_init(struct urtwn_softc *);
    297   1.1    nonaka static void	urtwn_write_txpower(struct urtwn_softc *, int, uint16_t[]);
    298  1.22  christos static void	urtwn_get_txpower(struct urtwn_softc *, size_t, u_int, u_int,
    299   1.1    nonaka 		    uint16_t[]);
    300  1.32    nonaka static void	urtwn_r88e_get_txpower(struct urtwn_softc *, size_t, u_int,
    301  1.32    nonaka 		    u_int, uint16_t[]);
    302   1.1    nonaka static void	urtwn_set_txpower(struct urtwn_softc *, u_int, u_int);
    303   1.1    nonaka static void	urtwn_set_chan(struct urtwn_softc *, struct ieee80211_channel *,
    304   1.1    nonaka 		    u_int);
    305   1.1    nonaka static void	urtwn_iq_calib(struct urtwn_softc *, bool);
    306   1.1    nonaka static void	urtwn_lc_calib(struct urtwn_softc *);
    307   1.1    nonaka static void	urtwn_temp_calib(struct urtwn_softc *);
    308   1.1    nonaka static int	urtwn_init(struct ifnet *);
    309   1.1    nonaka static void	urtwn_stop(struct ifnet *, int);
    310  1.16  jmcneill static int	urtwn_reset(struct ifnet *);
    311   1.1    nonaka static void	urtwn_chip_stop(struct urtwn_softc *);
    312  1.26  christos static void	urtwn_newassoc(struct ieee80211_node *, int);
    313  1.49       nat static void	urtwn_delay_ms(struct urtwn_softc *, int ms);
    314   1.1    nonaka 
    315   1.1    nonaka /* Aliases. */
    316   1.1    nonaka #define	urtwn_bb_write	urtwn_write_4
    317   1.1    nonaka #define	urtwn_bb_read	urtwn_read_4
    318   1.1    nonaka 
    319  1.32    nonaka #define	urtwn_lookup(d,v,p)	((const struct urtwn_dev *)usb_lookup(d,v,p))
    320  1.32    nonaka 
    321  1.48       nat static const uint16_t addaReg[] = {
    322  1.48       nat 	R92C_FPGA0_XCD_SWITCHCTL, R92C_BLUETOOTH, R92C_RX_WAIT_CCA,
    323  1.48       nat 	R92C_TX_CCK_RFON, R92C_TX_CCK_BBON, R92C_TX_OFDM_RFON,
    324  1.48       nat 	R92C_TX_OFDM_BBON, R92C_TX_TO_RX, R92C_TX_TO_TX, R92C_RX_CCK,
    325  1.48       nat 	R92C_RX_OFDM, R92C_RX_WAIT_RIFS, R92C_RX_TO_RX,
    326  1.48       nat 	R92C_STANDBY, R92C_SLEEP, R92C_PMPD_ANAEN
    327  1.48       nat };
    328  1.48       nat 
    329   1.1    nonaka static int
    330   1.1    nonaka urtwn_match(device_t parent, cfdata_t match, void *aux)
    331   1.1    nonaka {
    332   1.1    nonaka 	struct usb_attach_arg *uaa = aux;
    333   1.1    nonaka 
    334  1.49       nat 	return urtwn_lookup(urtwn_devs, uaa->uaa_vendor, uaa->uaa_product) !=
    335  1.49       nat 	    NULL ?  UMATCH_VENDOR_PRODUCT : UMATCH_NONE;
    336   1.1    nonaka }
    337   1.1    nonaka 
    338   1.1    nonaka static void
    339   1.1    nonaka urtwn_attach(device_t parent, device_t self, void *aux)
    340   1.1    nonaka {
    341   1.1    nonaka 	struct urtwn_softc *sc = device_private(self);
    342   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
    343   1.1    nonaka 	struct ifnet *ifp = &sc->sc_if;
    344   1.1    nonaka 	struct usb_attach_arg *uaa = aux;
    345   1.1    nonaka 	char *devinfop;
    346  1.32    nonaka 	const struct urtwn_dev *dev;
    347  1.47       nat 	usb_device_request_t req;
    348  1.22  christos 	size_t i;
    349  1.22  christos 	int error;
    350   1.1    nonaka 
    351   1.1    nonaka 	sc->sc_dev = self;
    352  1.42     skrll 	sc->sc_udev = uaa->uaa_device;
    353   1.1    nonaka 
    354  1.32    nonaka 	sc->chip = 0;
    355  1.42     skrll 	dev = urtwn_lookup(urtwn_devs, uaa->uaa_vendor, uaa->uaa_product);
    356  1.32    nonaka 	if (dev != NULL && ISSET(dev->flags, FLAG_RTL8188E))
    357  1.32    nonaka 		SET(sc->chip, URTWN_CHIP_88E);
    358  1.49       nat 	if (dev != NULL && ISSET(dev->flags, FLAG_RTL8192E))
    359  1.49       nat 		SET(sc->chip, URTWN_CHIP_92EU);
    360  1.32    nonaka 
    361   1.1    nonaka 	aprint_naive("\n");
    362   1.1    nonaka 	aprint_normal("\n");
    363   1.1    nonaka 
    364  1.12  christos 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    365  1.12  christos 
    366   1.1    nonaka 	devinfop = usbd_devinfo_alloc(sc->sc_udev, 0);
    367   1.1    nonaka 	aprint_normal_dev(self, "%s\n", devinfop);
    368   1.1    nonaka 	usbd_devinfo_free(devinfop);
    369   1.1    nonaka 
    370  1.47       nat 	req.bmRequestType = UT_WRITE_DEVICE;
    371  1.47       nat 	req.bRequest = UR_SET_FEATURE;
    372  1.47       nat 	USETW(req.wValue, UF_DEVICE_REMOTE_WAKEUP);
    373  1.47       nat 	USETW(req.wIndex, UHF_PORT_SUSPEND);
    374  1.47       nat 	USETW(req.wLength, 0);
    375  1.47       nat 
    376  1.47       nat 	(void) usbd_do_request(sc->sc_udev, &req, 0);
    377  1.47       nat 
    378   1.1    nonaka 	mutex_init(&sc->sc_task_mtx, MUTEX_DEFAULT, IPL_NET);
    379  1.12  christos 	mutex_init(&sc->sc_tx_mtx, MUTEX_DEFAULT, IPL_NONE);
    380  1.49       nat 	mutex_init(&sc->sc_rx_mtx, MUTEX_DEFAULT, IPL_NONE);
    381   1.1    nonaka 	mutex_init(&sc->sc_fwcmd_mtx, MUTEX_DEFAULT, IPL_NONE);
    382  1.12  christos 	mutex_init(&sc->sc_write_mtx, MUTEX_DEFAULT, IPL_NONE);
    383   1.1    nonaka 
    384  1.18  jmcneill 	usb_init_task(&sc->sc_task, urtwn_task, sc, 0);
    385   1.1    nonaka 
    386   1.1    nonaka 	callout_init(&sc->sc_scan_to, 0);
    387   1.1    nonaka 	callout_setfunc(&sc->sc_scan_to, urtwn_next_scan, sc);
    388   1.1    nonaka 	callout_init(&sc->sc_calib_to, 0);
    389   1.1    nonaka 	callout_setfunc(&sc->sc_calib_to, urtwn_calib_to, sc);
    390   1.1    nonaka 
    391   1.6     skrll 	error = usbd_set_config_no(sc->sc_udev, 1, 0);
    392   1.6     skrll 	if (error != 0) {
    393   1.6     skrll 		aprint_error_dev(self, "failed to set configuration"
    394   1.6     skrll 		    ", err=%s\n", usbd_errstr(error));
    395   1.1    nonaka 		goto fail;
    396   1.1    nonaka 	}
    397   1.1    nonaka 
    398   1.1    nonaka 	/* Get the first interface handle. */
    399   1.1    nonaka 	error = usbd_device2interface_handle(sc->sc_udev, 0, &sc->sc_iface);
    400   1.1    nonaka 	if (error != 0) {
    401   1.1    nonaka 		aprint_error_dev(self, "could not get interface handle\n");
    402   1.1    nonaka 		goto fail;
    403   1.1    nonaka 	}
    404   1.1    nonaka 
    405   1.1    nonaka 	error = urtwn_read_chipid(sc);
    406   1.1    nonaka 	if (error != 0) {
    407   1.1    nonaka 		aprint_error_dev(self, "unsupported test chip\n");
    408   1.1    nonaka 		goto fail;
    409   1.1    nonaka 	}
    410   1.1    nonaka 
    411   1.1    nonaka 	/* Determine number of Tx/Rx chains. */
    412   1.1    nonaka 	if (sc->chip & URTWN_CHIP_92C) {
    413   1.1    nonaka 		sc->ntxchains = (sc->chip & URTWN_CHIP_92C_1T2R) ? 1 : 2;
    414   1.1    nonaka 		sc->nrxchains = 2;
    415  1.49       nat 	} else if (sc->chip & URTWN_CHIP_92EU) {
    416  1.49       nat 		sc->ntxchains = 2;
    417  1.49       nat 		sc->nrxchains = 2;
    418   1.1    nonaka 	} else {
    419   1.1    nonaka 		sc->ntxchains = 1;
    420   1.1    nonaka 		sc->nrxchains = 1;
    421   1.1    nonaka 	}
    422  1.32    nonaka 
    423  1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
    424  1.49       nat 	    ISSET(sc->chip, URTWN_CHIP_92EU))
    425  1.32    nonaka 		urtwn_r88e_read_rom(sc);
    426  1.32    nonaka 	else
    427  1.32    nonaka 		urtwn_read_rom(sc);
    428   1.1    nonaka 
    429  1.22  christos 	aprint_normal_dev(self, "MAC/BB RTL%s, RF 6052 %zdT%zdR, address %s\n",
    430  1.49       nat 	    (sc->chip & URTWN_CHIP_92EU) ? "8192EU" :
    431   1.1    nonaka 	    (sc->chip & URTWN_CHIP_92C) ? "8192CU" :
    432  1.32    nonaka 	    (sc->chip & URTWN_CHIP_88E) ? "8188EU" :
    433   1.1    nonaka 	    (sc->board_type == R92C_BOARD_TYPE_HIGHPA) ? "8188RU" :
    434   1.1    nonaka 	    (sc->board_type == R92C_BOARD_TYPE_MINICARD) ? "8188CE-VAU" :
    435   1.1    nonaka 	    "8188CUS", sc->ntxchains, sc->nrxchains,
    436   1.1    nonaka 	    ether_sprintf(ic->ic_myaddr));
    437   1.1    nonaka 
    438   1.1    nonaka 	error = urtwn_open_pipes(sc);
    439   1.1    nonaka 	if (error != 0) {
    440   1.1    nonaka 		aprint_error_dev(sc->sc_dev, "could not open pipes\n");
    441   1.1    nonaka 		goto fail;
    442   1.1    nonaka 	}
    443   1.1    nonaka 	aprint_normal_dev(self, "%d rx pipe%s, %d tx pipe%s\n",
    444   1.1    nonaka 	    sc->rx_npipe, sc->rx_npipe > 1 ? "s" : "",
    445   1.1    nonaka 	    sc->tx_npipe, sc->tx_npipe > 1 ? "s" : "");
    446   1.1    nonaka 
    447   1.1    nonaka 	/*
    448   1.1    nonaka 	 * Setup the 802.11 device.
    449   1.1    nonaka 	 */
    450   1.1    nonaka 	ic->ic_ifp = ifp;
    451   1.1    nonaka 	ic->ic_phytype = IEEE80211_T_OFDM;	/* Not only, but not used. */
    452   1.1    nonaka 	ic->ic_opmode = IEEE80211_M_STA;	/* Default to BSS mode. */
    453   1.1    nonaka 	ic->ic_state = IEEE80211_S_INIT;
    454   1.1    nonaka 
    455   1.1    nonaka 	/* Set device capabilities. */
    456   1.1    nonaka 	ic->ic_caps =
    457   1.1    nonaka 	    IEEE80211_C_MONITOR |	/* Monitor mode supported. */
    458  1.26  christos 	    IEEE80211_C_IBSS |		/* IBSS mode supported */
    459  1.26  christos 	    IEEE80211_C_HOSTAP |	/* HostAp mode supported */
    460   1.1    nonaka 	    IEEE80211_C_SHPREAMBLE |	/* Short preamble supported. */
    461   1.1    nonaka 	    IEEE80211_C_SHSLOT |	/* Short slot time supported. */
    462   1.1    nonaka 	    IEEE80211_C_WME |		/* 802.11e */
    463   1.1    nonaka 	    IEEE80211_C_WPA;		/* 802.11i */
    464   1.1    nonaka 
    465   1.1    nonaka 	/* Set supported .11b and .11g rates. */
    466   1.1    nonaka 	ic->ic_sup_rates[IEEE80211_MODE_11B] = ieee80211_std_rateset_11b;
    467   1.1    nonaka 	ic->ic_sup_rates[IEEE80211_MODE_11G] = ieee80211_std_rateset_11g;
    468   1.1    nonaka 
    469   1.1    nonaka 	/* Set supported .11b and .11g channels (1 through 14). */
    470   1.1    nonaka 	for (i = 1; i <= 14; i++) {
    471   1.1    nonaka 		ic->ic_channels[i].ic_freq =
    472   1.1    nonaka 		    ieee80211_ieee2mhz(i, IEEE80211_CHAN_2GHZ);
    473   1.1    nonaka 		ic->ic_channels[i].ic_flags =
    474   1.1    nonaka 		    IEEE80211_CHAN_CCK | IEEE80211_CHAN_OFDM |
    475   1.1    nonaka 		    IEEE80211_CHAN_DYN | IEEE80211_CHAN_2GHZ;
    476   1.1    nonaka 	}
    477   1.1    nonaka 
    478   1.1    nonaka 	ifp->if_softc = sc;
    479   1.1    nonaka 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    480   1.1    nonaka 	ifp->if_init = urtwn_init;
    481   1.1    nonaka 	ifp->if_ioctl = urtwn_ioctl;
    482   1.1    nonaka 	ifp->if_start = urtwn_start;
    483   1.1    nonaka 	ifp->if_watchdog = urtwn_watchdog;
    484   1.1    nonaka 	IFQ_SET_READY(&ifp->if_snd);
    485   1.1    nonaka 	memcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
    486   1.1    nonaka 
    487  1.65   mlelstv 	if_initialize(ifp);
    488   1.1    nonaka 	ieee80211_ifattach(ic);
    489  1.16  jmcneill 
    490   1.1    nonaka 	/* override default methods */
    491  1.26  christos 	ic->ic_newassoc = urtwn_newassoc;
    492  1.16  jmcneill 	ic->ic_reset = urtwn_reset;
    493   1.1    nonaka 	ic->ic_wme.wme_update = urtwn_wme_update;
    494   1.1    nonaka 
    495   1.1    nonaka 	/* Override state transition machine. */
    496   1.1    nonaka 	sc->sc_newstate = ic->ic_newstate;
    497   1.1    nonaka 	ic->ic_newstate = urtwn_newstate;
    498   1.1    nonaka 	ieee80211_media_init(ic, urtwn_media_change, ieee80211_media_status);
    499   1.1    nonaka 
    500   1.1    nonaka 	bpf_attach2(ifp, DLT_IEEE802_11_RADIO,
    501   1.1    nonaka 	    sizeof(struct ieee80211_frame) + IEEE80211_RADIOTAP_HDRLEN,
    502   1.1    nonaka 	    &sc->sc_drvbpf);
    503   1.1    nonaka 
    504   1.1    nonaka 	sc->sc_rxtap_len = sizeof(sc->sc_rxtapu);
    505   1.1    nonaka 	sc->sc_rxtap.wr_ihdr.it_len = htole16(sc->sc_rxtap_len);
    506   1.1    nonaka 	sc->sc_rxtap.wr_ihdr.it_present = htole32(URTWN_RX_RADIOTAP_PRESENT);
    507   1.1    nonaka 
    508   1.1    nonaka 	sc->sc_txtap_len = sizeof(sc->sc_txtapu);
    509   1.1    nonaka 	sc->sc_txtap.wt_ihdr.it_len = htole16(sc->sc_txtap_len);
    510   1.1    nonaka 	sc->sc_txtap.wt_ihdr.it_present = htole32(URTWN_TX_RADIOTAP_PRESENT);
    511   1.1    nonaka 
    512  1.65   mlelstv 	ifp->if_percpuq = if_percpuq_create(ifp);
    513  1.65   mlelstv 	if_register(ifp);
    514  1.65   mlelstv 
    515   1.1    nonaka 	ieee80211_announce(ic);
    516   1.1    nonaka 
    517   1.1    nonaka 	usbd_add_drv_event(USB_EVENT_DRIVER_ATTACH, sc->sc_udev, sc->sc_dev);
    518   1.1    nonaka 
    519  1.30       mrg 	if (!pmf_device_register(self, NULL, NULL))
    520  1.30       mrg 		aprint_error_dev(self, "couldn't establish power handler\n");
    521  1.30       mrg 
    522   1.1    nonaka 	SET(sc->sc_flags, URTWN_FLAG_ATTACHED);
    523   1.1    nonaka 	return;
    524   1.1    nonaka 
    525   1.1    nonaka  fail:
    526   1.1    nonaka 	sc->sc_dying = 1;
    527   1.1    nonaka 	aprint_error_dev(self, "attach failed\n");
    528   1.1    nonaka }
    529   1.1    nonaka 
    530   1.1    nonaka static int
    531   1.1    nonaka urtwn_detach(device_t self, int flags)
    532   1.1    nonaka {
    533   1.1    nonaka 	struct urtwn_softc *sc = device_private(self);
    534   1.1    nonaka 	struct ifnet *ifp = &sc->sc_if;
    535   1.1    nonaka 	int s;
    536   1.1    nonaka 
    537   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    538   1.1    nonaka 
    539  1.31  christos 	pmf_device_deregister(self);
    540  1.31  christos 
    541   1.1    nonaka 	s = splusb();
    542   1.1    nonaka 
    543   1.1    nonaka 	sc->sc_dying = 1;
    544   1.1    nonaka 
    545  1.61  riastrad 	callout_halt(&sc->sc_scan_to, NULL);
    546  1.61  riastrad 	callout_halt(&sc->sc_calib_to, NULL);
    547   1.1    nonaka 
    548   1.1    nonaka 	if (ISSET(sc->sc_flags, URTWN_FLAG_ATTACHED)) {
    549   1.1    nonaka 		urtwn_stop(ifp, 0);
    550  1.63  riastrad 		usb_rem_task_wait(sc->sc_udev, &sc->sc_task, USB_TASKQ_DRIVER,
    551  1.63  riastrad 		    NULL);
    552   1.1    nonaka 
    553   1.1    nonaka 		ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    554   1.1    nonaka 		bpf_detach(ifp);
    555   1.1    nonaka 		ieee80211_ifdetach(&sc->sc_ic);
    556   1.1    nonaka 		if_detach(ifp);
    557   1.1    nonaka 
    558  1.42     skrll 		/* Close Tx/Rx pipes.  Abort done by urtwn_stop. */
    559   1.1    nonaka 		urtwn_close_pipes(sc);
    560   1.1    nonaka 	}
    561   1.1    nonaka 
    562   1.1    nonaka 	splx(s);
    563   1.1    nonaka 
    564   1.1    nonaka 	usbd_add_drv_event(USB_EVENT_DRIVER_DETACH, sc->sc_udev, sc->sc_dev);
    565   1.1    nonaka 
    566   1.1    nonaka 	callout_destroy(&sc->sc_scan_to);
    567   1.1    nonaka 	callout_destroy(&sc->sc_calib_to);
    568  1.12  christos 
    569  1.12  christos 	mutex_destroy(&sc->sc_write_mtx);
    570   1.1    nonaka 	mutex_destroy(&sc->sc_fwcmd_mtx);
    571   1.1    nonaka 	mutex_destroy(&sc->sc_tx_mtx);
    572  1.49       nat 	mutex_destroy(&sc->sc_rx_mtx);
    573   1.1    nonaka 	mutex_destroy(&sc->sc_task_mtx);
    574   1.1    nonaka 
    575  1.42     skrll 	return 0;
    576   1.1    nonaka }
    577   1.1    nonaka 
    578   1.1    nonaka static int
    579   1.1    nonaka urtwn_activate(device_t self, enum devact act)
    580   1.1    nonaka {
    581   1.1    nonaka 	struct urtwn_softc *sc = device_private(self);
    582   1.1    nonaka 
    583   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    584   1.1    nonaka 
    585   1.1    nonaka 	switch (act) {
    586   1.1    nonaka 	case DVACT_DEACTIVATE:
    587   1.1    nonaka 		if_deactivate(sc->sc_ic.ic_ifp);
    588  1.42     skrll 		return 0;
    589   1.1    nonaka 	default:
    590  1.42     skrll 		return EOPNOTSUPP;
    591   1.1    nonaka 	}
    592   1.1    nonaka }
    593   1.1    nonaka 
    594   1.1    nonaka static int
    595   1.1    nonaka urtwn_open_pipes(struct urtwn_softc *sc)
    596   1.1    nonaka {
    597   1.1    nonaka 	/* Bulk-out endpoints addresses (from highest to lowest prio). */
    598  1.55     skrll 	static uint8_t epaddr[R92C_MAX_EPOUT];
    599  1.55     skrll 	static uint8_t rxepaddr[R92C_MAX_EPIN];
    600   1.1    nonaka 	usb_interface_descriptor_t *id;
    601   1.1    nonaka 	usb_endpoint_descriptor_t *ed;
    602  1.49       nat 	size_t i, ntx = 0, nrx = 0;
    603  1.22  christos 	int error;
    604   1.1    nonaka 
    605   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    606   1.1    nonaka 
    607   1.1    nonaka 	/* Determine the number of bulk-out pipes. */
    608   1.1    nonaka 	id = usbd_get_interface_descriptor(sc->sc_iface);
    609   1.1    nonaka 	for (i = 0; i < id->bNumEndpoints; i++) {
    610   1.1    nonaka 		ed = usbd_interface2endpoint_descriptor(sc->sc_iface, i);
    611  1.55     skrll 		if (ed == NULL || UE_GET_XFERTYPE(ed->bmAttributes) != UE_BULK) {
    612  1.55     skrll 			continue;
    613  1.55     skrll 		}
    614  1.55     skrll 		if (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_OUT) {
    615  1.55     skrll 			if (ntx < sizeof(epaddr))
    616  1.55     skrll 				epaddr[ntx] = ed->bEndpointAddress;
    617   1.1    nonaka 			ntx++;
    618  1.49       nat 		}
    619  1.55     skrll 		if (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN) {
    620  1.55     skrll 			if (nrx < sizeof(rxepaddr))
    621  1.55     skrll 				rxepaddr[nrx] = ed->bEndpointAddress;
    622  1.49       nat 			nrx++;
    623  1.49       nat 		}
    624   1.1    nonaka 	}
    625  1.55     skrll 	if (nrx == 0 || nrx > R92C_MAX_EPIN) {
    626  1.55     skrll 		aprint_error_dev(sc->sc_dev,
    627  1.55     skrll 		    "%zd: invalid number of Rx bulk pipes\n", nrx);
    628  1.55     skrll 		return EIO;
    629  1.55     skrll 	}
    630   1.1    nonaka 	if (ntx == 0 || ntx > R92C_MAX_EPOUT) {
    631   1.1    nonaka 		aprint_error_dev(sc->sc_dev,
    632  1.22  christos 		    "%zd: invalid number of Tx bulk pipes\n", ntx);
    633  1.42     skrll 		return EIO;
    634   1.1    nonaka 	}
    635  1.55     skrll 	DPRINTFN(DBG_INIT, ("%s: %s: found %zd/%zd bulk-in/out pipes\n",
    636  1.55     skrll 	    device_xname(sc->sc_dev), __func__, nrx, ntx));
    637  1.49       nat 	sc->rx_npipe = nrx;
    638   1.1    nonaka 	sc->tx_npipe = ntx;
    639   1.1    nonaka 
    640   1.1    nonaka 	/* Open bulk-in pipe at address 0x81. */
    641  1.49       nat 	for (i = 0; i < nrx; i++) {
    642  1.49       nat 		error = usbd_open_pipe(sc->sc_iface, rxepaddr[i],
    643  1.49       nat 		    USBD_EXCLUSIVE_USE, &sc->rx_pipe[i]);
    644  1.49       nat 		if (error != 0) {
    645  1.49       nat 			aprint_error_dev(sc->sc_dev,
    646  1.49       nat 			    "could not open Rx bulk pipe 0x%02x: %d\n",
    647  1.49       nat 			    rxepaddr[i], error);
    648  1.49       nat 			goto fail;
    649  1.49       nat 		}
    650   1.1    nonaka 	}
    651   1.1    nonaka 
    652   1.1    nonaka 	/* Open bulk-out pipes (up to 3). */
    653   1.1    nonaka 	for (i = 0; i < ntx; i++) {
    654   1.1    nonaka 		error = usbd_open_pipe(sc->sc_iface, epaddr[i],
    655   1.1    nonaka 		    USBD_EXCLUSIVE_USE, &sc->tx_pipe[i]);
    656   1.1    nonaka 		if (error != 0) {
    657   1.1    nonaka 			aprint_error_dev(sc->sc_dev,
    658  1.12  christos 			    "could not open Tx bulk pipe 0x%02x: %d\n",
    659  1.12  christos 			    epaddr[i], error);
    660   1.1    nonaka 			goto fail;
    661   1.1    nonaka 		}
    662   1.1    nonaka 	}
    663   1.1    nonaka 
    664   1.1    nonaka 	/* Map 802.11 access categories to USB pipes. */
    665   1.1    nonaka 	sc->ac2idx[WME_AC_BK] =
    666   1.1    nonaka 	sc->ac2idx[WME_AC_BE] = (ntx == 3) ? 2 : ((ntx == 2) ? 1 : 0);
    667   1.1    nonaka 	sc->ac2idx[WME_AC_VI] = (ntx == 3) ? 1 : 0;
    668   1.1    nonaka 	sc->ac2idx[WME_AC_VO] = 0;	/* Always use highest prio. */
    669   1.1    nonaka 
    670   1.1    nonaka  fail:
    671   1.1    nonaka 	if (error != 0)
    672   1.1    nonaka 		urtwn_close_pipes(sc);
    673  1.42     skrll 	return error;
    674   1.1    nonaka }
    675   1.1    nonaka 
    676   1.1    nonaka static void
    677   1.1    nonaka urtwn_close_pipes(struct urtwn_softc *sc)
    678   1.1    nonaka {
    679  1.42     skrll 	struct usbd_pipe *pipe;
    680  1.22  christos 	size_t i;
    681   1.1    nonaka 
    682   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    683   1.1    nonaka 
    684  1.49       nat 	/* Close Rx pipes. */
    685  1.22  christos 	CTASSERT(sizeof(pipe) == sizeof(void *));
    686  1.49       nat 	for (i = 0; i < sc->rx_npipe; i++) {
    687  1.49       nat 		pipe = atomic_swap_ptr(&sc->rx_pipe[i], NULL);
    688  1.49       nat 		if (pipe != NULL) {
    689  1.49       nat 			usbd_close_pipe(pipe);
    690  1.49       nat 		}
    691   1.1    nonaka 	}
    692  1.49       nat 
    693   1.1    nonaka 	/* Close Tx pipes. */
    694  1.49       nat 	for (i = 0; i < sc->tx_npipe; i++) {
    695  1.22  christos 		pipe = atomic_swap_ptr(&sc->tx_pipe[i], NULL);
    696  1.22  christos 		if (pipe != NULL) {
    697  1.22  christos 			usbd_close_pipe(pipe);
    698  1.22  christos 		}
    699   1.1    nonaka 	}
    700   1.1    nonaka }
    701   1.1    nonaka 
    702   1.1    nonaka static int
    703   1.1    nonaka urtwn_alloc_rx_list(struct urtwn_softc *sc)
    704   1.1    nonaka {
    705   1.1    nonaka 	struct urtwn_rx_data *data;
    706  1.22  christos 	size_t i;
    707  1.22  christos 	int error = 0;
    708   1.1    nonaka 
    709   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    710   1.1    nonaka 
    711  1.49       nat 	for (size_t j = 0; j < sc->rx_npipe; j++) {
    712  1.49       nat 		TAILQ_INIT(&sc->rx_free_list[j]);
    713  1.49       nat 		for (i = 0; i < URTWN_RX_LIST_COUNT; i++) {
    714  1.49       nat 			data = &sc->rx_data[j][i];
    715   1.1    nonaka 
    716  1.49       nat 			data->sc = sc;	/* Backpointer for callbacks. */
    717   1.1    nonaka 
    718  1.49       nat 			error = usbd_create_xfer(sc->rx_pipe[j], URTWN_RXBUFSZ,
    719  1.56     skrll 			    0, 0, &data->xfer);
    720  1.49       nat 			if (error) {
    721  1.49       nat 				aprint_error_dev(sc->sc_dev,
    722  1.49       nat 				    "could not allocate xfer\n");
    723  1.49       nat 				break;
    724  1.49       nat 			}
    725  1.49       nat 
    726  1.49       nat 			data->buf = usbd_get_buffer(data->xfer);
    727  1.49       nat 			TAILQ_INSERT_TAIL(&sc->rx_free_list[j], data, next);
    728   1.1    nonaka 		}
    729   1.1    nonaka 	}
    730   1.1    nonaka 	if (error != 0)
    731   1.1    nonaka 		urtwn_free_rx_list(sc);
    732  1.42     skrll 	return error;
    733   1.1    nonaka }
    734   1.1    nonaka 
    735   1.1    nonaka static void
    736   1.1    nonaka urtwn_free_rx_list(struct urtwn_softc *sc)
    737   1.1    nonaka {
    738  1.42     skrll 	struct usbd_xfer *xfer;
    739  1.22  christos 	size_t i;
    740   1.1    nonaka 
    741   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    742   1.1    nonaka 
    743   1.1    nonaka 	/* NB: Caller must abort pipe first. */
    744  1.49       nat 	for (size_t j = 0; j < sc->rx_npipe; j++) {
    745  1.49       nat 		for (i = 0; i < URTWN_RX_LIST_COUNT; i++) {
    746  1.49       nat 			CTASSERT(sizeof(xfer) == sizeof(void *));
    747  1.49       nat 			xfer = atomic_swap_ptr(&sc->rx_data[j][i].xfer, NULL);
    748  1.49       nat 			if (xfer != NULL)
    749  1.49       nat 				usbd_destroy_xfer(xfer);
    750  1.49       nat 		}
    751   1.1    nonaka 	}
    752   1.1    nonaka }
    753   1.1    nonaka 
    754   1.1    nonaka static int
    755   1.1    nonaka urtwn_alloc_tx_list(struct urtwn_softc *sc)
    756   1.1    nonaka {
    757   1.1    nonaka 	struct urtwn_tx_data *data;
    758  1.22  christos 	size_t i;
    759  1.22  christos 	int error = 0;
    760   1.1    nonaka 
    761   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    762   1.1    nonaka 
    763  1.12  christos 	mutex_enter(&sc->sc_tx_mtx);
    764  1.42     skrll 	for (size_t j = 0; j < sc->tx_npipe; j++) {
    765  1.42     skrll 		TAILQ_INIT(&sc->tx_free_list[j]);
    766  1.42     skrll 		for (i = 0; i < URTWN_TX_LIST_COUNT; i++) {
    767  1.42     skrll 			data = &sc->tx_data[j][i];
    768  1.42     skrll 
    769  1.42     skrll 			data->sc = sc;	/* Backpointer for callbacks. */
    770  1.42     skrll 			data->pidx = j;
    771  1.42     skrll 
    772  1.42     skrll 			error = usbd_create_xfer(sc->tx_pipe[j],
    773  1.42     skrll 			    URTWN_TXBUFSZ, USBD_FORCE_SHORT_XFER, 0,
    774  1.42     skrll 			    &data->xfer);
    775  1.42     skrll 			if (error) {
    776  1.42     skrll 				aprint_error_dev(sc->sc_dev,
    777  1.42     skrll 				    "could not allocate xfer\n");
    778  1.42     skrll 				goto fail;
    779  1.42     skrll 			}
    780   1.1    nonaka 
    781  1.42     skrll 			data->buf = usbd_get_buffer(data->xfer);
    782   1.1    nonaka 
    783  1.42     skrll 			/* Append this Tx buffer to our free list. */
    784  1.42     skrll 			TAILQ_INSERT_TAIL(&sc->tx_free_list[j], data, next);
    785   1.1    nonaka 		}
    786   1.1    nonaka 	}
    787  1.12  christos 	mutex_exit(&sc->sc_tx_mtx);
    788  1.42     skrll 	return 0;
    789   1.1    nonaka 
    790   1.1    nonaka  fail:
    791   1.1    nonaka 	urtwn_free_tx_list(sc);
    792  1.12  christos 	mutex_exit(&sc->sc_tx_mtx);
    793  1.42     skrll 	return error;
    794   1.1    nonaka }
    795   1.1    nonaka 
    796   1.1    nonaka static void
    797   1.1    nonaka urtwn_free_tx_list(struct urtwn_softc *sc)
    798   1.1    nonaka {
    799  1.42     skrll 	struct usbd_xfer *xfer;
    800  1.22  christos 	size_t i;
    801   1.1    nonaka 
    802   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    803   1.1    nonaka 
    804   1.1    nonaka 	/* NB: Caller must abort pipe first. */
    805  1.42     skrll 	for (size_t j = 0; j < sc->tx_npipe; j++) {
    806  1.42     skrll 		for (i = 0; i < URTWN_TX_LIST_COUNT; i++) {
    807  1.42     skrll 			CTASSERT(sizeof(xfer) == sizeof(void *));
    808  1.42     skrll 			xfer = atomic_swap_ptr(&sc->tx_data[j][i].xfer, NULL);
    809  1.42     skrll 			if (xfer != NULL)
    810  1.42     skrll 				usbd_destroy_xfer(xfer);
    811  1.42     skrll 		}
    812   1.1    nonaka 	}
    813   1.1    nonaka }
    814   1.1    nonaka 
    815   1.1    nonaka static void
    816   1.1    nonaka urtwn_task(void *arg)
    817   1.1    nonaka {
    818   1.1    nonaka 	struct urtwn_softc *sc = arg;
    819   1.1    nonaka 	struct urtwn_host_cmd_ring *ring = &sc->cmdq;
    820   1.1    nonaka 	struct urtwn_host_cmd *cmd;
    821   1.1    nonaka 	int s;
    822   1.1    nonaka 
    823   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    824   1.1    nonaka 
    825   1.1    nonaka 	/* Process host commands. */
    826   1.1    nonaka 	s = splusb();
    827   1.1    nonaka 	mutex_spin_enter(&sc->sc_task_mtx);
    828   1.1    nonaka 	while (ring->next != ring->cur) {
    829   1.1    nonaka 		cmd = &ring->cmd[ring->next];
    830   1.1    nonaka 		mutex_spin_exit(&sc->sc_task_mtx);
    831   1.1    nonaka 		splx(s);
    832  1.16  jmcneill 		/* Invoke callback with kernel lock held. */
    833   1.1    nonaka 		cmd->cb(sc, cmd->data);
    834   1.1    nonaka 		s = splusb();
    835   1.1    nonaka 		mutex_spin_enter(&sc->sc_task_mtx);
    836   1.1    nonaka 		ring->queued--;
    837   1.1    nonaka 		ring->next = (ring->next + 1) % URTWN_HOST_CMD_RING_COUNT;
    838   1.1    nonaka 	}
    839   1.1    nonaka 	mutex_spin_exit(&sc->sc_task_mtx);
    840   1.1    nonaka 	wakeup(&sc->cmdq);
    841   1.1    nonaka 	splx(s);
    842   1.1    nonaka }
    843   1.1    nonaka 
    844   1.1    nonaka static void
    845   1.1    nonaka urtwn_do_async(struct urtwn_softc *sc, void (*cb)(struct urtwn_softc *, void *),
    846   1.1    nonaka     void *arg, int len)
    847   1.1    nonaka {
    848   1.1    nonaka 	struct urtwn_host_cmd_ring *ring = &sc->cmdq;
    849   1.1    nonaka 	struct urtwn_host_cmd *cmd;
    850   1.1    nonaka 	int s;
    851   1.1    nonaka 
    852   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: cb=%p, arg=%p, len=%d\n",
    853   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, cb, arg, len));
    854   1.1    nonaka 
    855   1.1    nonaka 	s = splusb();
    856   1.1    nonaka 	mutex_spin_enter(&sc->sc_task_mtx);
    857   1.1    nonaka 	cmd = &ring->cmd[ring->cur];
    858   1.1    nonaka 	cmd->cb = cb;
    859   1.1    nonaka 	KASSERT(len <= sizeof(cmd->data));
    860   1.1    nonaka 	memcpy(cmd->data, arg, len);
    861   1.1    nonaka 	ring->cur = (ring->cur + 1) % URTWN_HOST_CMD_RING_COUNT;
    862   1.1    nonaka 
    863   1.1    nonaka 	/* If there is no pending command already, schedule a task. */
    864   1.1    nonaka 	if (!sc->sc_dying && ++ring->queued == 1) {
    865   1.1    nonaka 		mutex_spin_exit(&sc->sc_task_mtx);
    866   1.1    nonaka 		usb_add_task(sc->sc_udev, &sc->sc_task, USB_TASKQ_DRIVER);
    867   1.1    nonaka 	} else
    868   1.1    nonaka 		mutex_spin_exit(&sc->sc_task_mtx);
    869   1.1    nonaka 	splx(s);
    870   1.1    nonaka }
    871   1.1    nonaka 
    872   1.1    nonaka static void
    873   1.1    nonaka urtwn_wait_async(struct urtwn_softc *sc)
    874   1.1    nonaka {
    875   1.1    nonaka 
    876   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    877   1.1    nonaka 
    878   1.1    nonaka 	/* Wait for all queued asynchronous commands to complete. */
    879   1.1    nonaka 	while (sc->cmdq.queued > 0)
    880   1.1    nonaka 		tsleep(&sc->cmdq, 0, "endtask", 0);
    881   1.1    nonaka }
    882   1.1    nonaka 
    883   1.1    nonaka static int
    884   1.1    nonaka urtwn_write_region_1(struct urtwn_softc *sc, uint16_t addr, uint8_t *buf,
    885   1.1    nonaka     int len)
    886   1.1    nonaka {
    887   1.1    nonaka 	usb_device_request_t req;
    888   1.1    nonaka 	usbd_status error;
    889   1.1    nonaka 
    890  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
    891  1.12  christos 
    892   1.1    nonaka 	req.bmRequestType = UT_WRITE_VENDOR_DEVICE;
    893   1.1    nonaka 	req.bRequest = R92C_REQ_REGS;
    894   1.1    nonaka 	USETW(req.wValue, addr);
    895   1.1    nonaka 	USETW(req.wIndex, 0);
    896   1.1    nonaka 	USETW(req.wLength, len);
    897   1.1    nonaka 	error = usbd_do_request(sc->sc_udev, &req, buf);
    898   1.1    nonaka 	if (error != USBD_NORMAL_COMPLETION) {
    899   1.1    nonaka 		DPRINTFN(DBG_REG, ("%s: %s: error=%d: addr=0x%x, len=%d\n",
    900   1.1    nonaka 		    device_xname(sc->sc_dev), __func__, error, addr, len));
    901   1.1    nonaka 	}
    902  1.42     skrll 	return error;
    903   1.1    nonaka }
    904   1.1    nonaka 
    905   1.1    nonaka static void
    906   1.1    nonaka urtwn_write_1(struct urtwn_softc *sc, uint16_t addr, uint8_t val)
    907   1.1    nonaka {
    908   1.1    nonaka 
    909   1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
    910   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, val));
    911   1.1    nonaka 
    912   1.1    nonaka 	urtwn_write_region_1(sc, addr, &val, 1);
    913   1.1    nonaka }
    914   1.1    nonaka 
    915   1.1    nonaka static void
    916   1.1    nonaka urtwn_write_2(struct urtwn_softc *sc, uint16_t addr, uint16_t val)
    917   1.1    nonaka {
    918   1.1    nonaka 	uint8_t buf[2];
    919   1.1    nonaka 
    920   1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
    921   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, val));
    922   1.1    nonaka 
    923   1.1    nonaka 	buf[0] = (uint8_t)val;
    924   1.1    nonaka 	buf[1] = (uint8_t)(val >> 8);
    925   1.1    nonaka 	urtwn_write_region_1(sc, addr, buf, 2);
    926   1.1    nonaka }
    927   1.1    nonaka 
    928   1.1    nonaka static void
    929   1.1    nonaka urtwn_write_4(struct urtwn_softc *sc, uint16_t addr, uint32_t val)
    930   1.1    nonaka {
    931   1.1    nonaka 	uint8_t buf[4];
    932   1.1    nonaka 
    933   1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
    934   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, val));
    935   1.1    nonaka 
    936   1.1    nonaka 	buf[0] = (uint8_t)val;
    937   1.1    nonaka 	buf[1] = (uint8_t)(val >> 8);
    938   1.1    nonaka 	buf[2] = (uint8_t)(val >> 16);
    939   1.1    nonaka 	buf[3] = (uint8_t)(val >> 24);
    940   1.1    nonaka 	urtwn_write_region_1(sc, addr, buf, 4);
    941   1.1    nonaka }
    942   1.1    nonaka 
    943   1.1    nonaka static int
    944   1.1    nonaka urtwn_write_region(struct urtwn_softc *sc, uint16_t addr, uint8_t *buf, int len)
    945   1.1    nonaka {
    946   1.1    nonaka 
    947   1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, len=0x%x\n",
    948   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, len));
    949   1.1    nonaka 
    950   1.1    nonaka 	return urtwn_write_region_1(sc, addr, buf, len);
    951   1.1    nonaka }
    952   1.1    nonaka 
    953   1.1    nonaka static int
    954   1.1    nonaka urtwn_read_region_1(struct urtwn_softc *sc, uint16_t addr, uint8_t *buf,
    955   1.1    nonaka     int len)
    956   1.1    nonaka {
    957   1.1    nonaka 	usb_device_request_t req;
    958   1.1    nonaka 	usbd_status error;
    959   1.1    nonaka 
    960   1.1    nonaka 	req.bmRequestType = UT_READ_VENDOR_DEVICE;
    961   1.1    nonaka 	req.bRequest = R92C_REQ_REGS;
    962   1.1    nonaka 	USETW(req.wValue, addr);
    963   1.1    nonaka 	USETW(req.wIndex, 0);
    964   1.1    nonaka 	USETW(req.wLength, len);
    965   1.1    nonaka 	error = usbd_do_request(sc->sc_udev, &req, buf);
    966   1.1    nonaka 	if (error != USBD_NORMAL_COMPLETION) {
    967   1.1    nonaka 		DPRINTFN(DBG_REG, ("%s: %s: error=%d: addr=0x%x, len=%d\n",
    968   1.1    nonaka 		    device_xname(sc->sc_dev), __func__, error, addr, len));
    969   1.1    nonaka 	}
    970  1.42     skrll 	return error;
    971   1.1    nonaka }
    972   1.1    nonaka 
    973   1.1    nonaka static uint8_t
    974   1.1    nonaka urtwn_read_1(struct urtwn_softc *sc, uint16_t addr)
    975   1.1    nonaka {
    976   1.1    nonaka 	uint8_t val;
    977   1.1    nonaka 
    978   1.1    nonaka 	if (urtwn_read_region_1(sc, addr, &val, 1) != USBD_NORMAL_COMPLETION)
    979  1.42     skrll 		return 0xff;
    980   1.1    nonaka 
    981   1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
    982   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, val));
    983  1.42     skrll 	return val;
    984   1.1    nonaka }
    985   1.1    nonaka 
    986   1.1    nonaka static uint16_t
    987   1.1    nonaka urtwn_read_2(struct urtwn_softc *sc, uint16_t addr)
    988   1.1    nonaka {
    989   1.1    nonaka 	uint8_t buf[2];
    990   1.1    nonaka 	uint16_t val;
    991   1.1    nonaka 
    992   1.1    nonaka 	if (urtwn_read_region_1(sc, addr, buf, 2) != USBD_NORMAL_COMPLETION)
    993  1.42     skrll 		return 0xffff;
    994   1.1    nonaka 
    995   1.1    nonaka 	val = LE_READ_2(&buf[0]);
    996   1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
    997   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, val));
    998  1.42     skrll 	return val;
    999   1.1    nonaka }
   1000   1.1    nonaka 
   1001   1.1    nonaka static uint32_t
   1002   1.1    nonaka urtwn_read_4(struct urtwn_softc *sc, uint16_t addr)
   1003   1.1    nonaka {
   1004   1.1    nonaka 	uint8_t buf[4];
   1005   1.1    nonaka 	uint32_t val;
   1006   1.1    nonaka 
   1007   1.1    nonaka 	if (urtwn_read_region_1(sc, addr, buf, 4) != USBD_NORMAL_COMPLETION)
   1008  1.42     skrll 		return 0xffffffff;
   1009   1.1    nonaka 
   1010   1.1    nonaka 	val = LE_READ_4(&buf[0]);
   1011   1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
   1012   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, val));
   1013  1.42     skrll 	return val;
   1014   1.1    nonaka }
   1015   1.1    nonaka 
   1016   1.1    nonaka static int
   1017   1.1    nonaka urtwn_fw_cmd(struct urtwn_softc *sc, uint8_t id, const void *buf, int len)
   1018   1.1    nonaka {
   1019   1.1    nonaka 	struct r92c_fw_cmd cmd;
   1020   1.1    nonaka 	uint8_t *cp;
   1021   1.1    nonaka 	int fwcur;
   1022   1.1    nonaka 	int ntries;
   1023   1.1    nonaka 
   1024   1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: id=%d, buf=%p, len=%d\n",
   1025   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, id, buf, len));
   1026   1.1    nonaka 
   1027  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1028  1.12  christos 
   1029   1.1    nonaka 	mutex_enter(&sc->sc_fwcmd_mtx);
   1030   1.1    nonaka 	fwcur = sc->fwcur;
   1031   1.1    nonaka 	sc->fwcur = (sc->fwcur + 1) % R92C_H2C_NBOX;
   1032   1.1    nonaka 	mutex_exit(&sc->sc_fwcmd_mtx);
   1033   1.1    nonaka 
   1034   1.1    nonaka 	/* Wait for current FW box to be empty. */
   1035   1.1    nonaka 	for (ntries = 0; ntries < 100; ntries++) {
   1036   1.1    nonaka 		if (!(urtwn_read_1(sc, R92C_HMETFR) & (1 << fwcur)))
   1037   1.1    nonaka 			break;
   1038  1.66   msaitoh 		DELAY(2000);
   1039   1.1    nonaka 	}
   1040   1.1    nonaka 	if (ntries == 100) {
   1041   1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   1042   1.1    nonaka 		    "could not send firmware command %d\n", id);
   1043  1.42     skrll 		return ETIMEDOUT;
   1044   1.1    nonaka 	}
   1045   1.1    nonaka 
   1046   1.1    nonaka 	memset(&cmd, 0, sizeof(cmd));
   1047   1.1    nonaka 	KASSERT(len <= sizeof(cmd.msg));
   1048   1.1    nonaka 	memcpy(cmd.msg, buf, len);
   1049   1.1    nonaka 
   1050   1.1    nonaka 	/* Write the first word last since that will trigger the FW. */
   1051   1.1    nonaka 	cp = (uint8_t *)&cmd;
   1052  1.49       nat 	cmd.id = id;
   1053   1.1    nonaka 	if (len >= 4) {
   1054  1.49       nat 		if (!ISSET(sc->chip, URTWN_CHIP_92EU)) {
   1055  1.49       nat 			cmd.id |= R92C_CMD_FLAG_EXT;
   1056  1.49       nat 			urtwn_write_region(sc, R92C_HMEBOX_EXT(fwcur),
   1057  1.49       nat 			    &cp[1], 2);
   1058  1.49       nat 			urtwn_write_4(sc, R92C_HMEBOX(fwcur),
   1059  1.49       nat 			    cp[0] + (cp[3] << 8) + (cp[4] << 16) +
   1060  1.49       nat 			    (cp[5] << 24));
   1061  1.49       nat 		} else {
   1062  1.49       nat 			urtwn_write_region(sc, R92E_HMEBOX_EXT(fwcur),
   1063  1.49       nat 			    &cp[4], 2);
   1064  1.49       nat 			urtwn_write_4(sc, R92C_HMEBOX(fwcur),
   1065  1.49       nat 			    cp[0] + (cp[1] << 8) + (cp[2] << 16) +
   1066  1.49       nat 			    (cp[3] << 24));
   1067  1.49       nat 		}
   1068   1.1    nonaka 	} else {
   1069   1.1    nonaka 		urtwn_write_region(sc, R92C_HMEBOX(fwcur), cp, len);
   1070   1.1    nonaka 	}
   1071   1.1    nonaka 
   1072  1.42     skrll 	return 0;
   1073   1.1    nonaka }
   1074   1.1    nonaka 
   1075  1.32    nonaka static __inline void
   1076  1.32    nonaka urtwn_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr, uint32_t val)
   1077  1.32    nonaka {
   1078  1.32    nonaka 
   1079  1.32    nonaka 	sc->sc_rf_write(sc, chain, addr, val);
   1080  1.32    nonaka }
   1081  1.32    nonaka 
   1082   1.1    nonaka static void
   1083  1.32    nonaka urtwn_r92c_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr,
   1084  1.32    nonaka     uint32_t val)
   1085   1.1    nonaka {
   1086   1.1    nonaka 
   1087   1.1    nonaka 	urtwn_bb_write(sc, R92C_LSSI_PARAM(chain),
   1088   1.1    nonaka 	    SM(R92C_LSSI_PARAM_ADDR, addr) | SM(R92C_LSSI_PARAM_DATA, val));
   1089   1.1    nonaka }
   1090   1.1    nonaka 
   1091  1.32    nonaka static void
   1092  1.32    nonaka urtwn_r88e_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr,
   1093  1.32    nonaka     uint32_t val)
   1094  1.32    nonaka {
   1095  1.32    nonaka 
   1096  1.32    nonaka 	urtwn_bb_write(sc, R92C_LSSI_PARAM(chain),
   1097  1.32    nonaka 	    SM(R88E_LSSI_PARAM_ADDR, addr) | SM(R92C_LSSI_PARAM_DATA, val));
   1098  1.32    nonaka }
   1099  1.32    nonaka 
   1100  1.49       nat static void
   1101  1.49       nat urtwn_r92e_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr,
   1102  1.49       nat     uint32_t val)
   1103  1.49       nat {
   1104  1.49       nat 
   1105  1.49       nat 	urtwn_bb_write(sc, R92C_LSSI_PARAM(chain),
   1106  1.49       nat 	    SM(R88E_LSSI_PARAM_ADDR, addr) | SM(R92C_LSSI_PARAM_DATA, val));
   1107  1.49       nat }
   1108  1.49       nat 
   1109   1.1    nonaka static uint32_t
   1110   1.1    nonaka urtwn_rf_read(struct urtwn_softc *sc, int chain, uint8_t addr)
   1111   1.1    nonaka {
   1112   1.1    nonaka 	uint32_t reg[R92C_MAX_CHAINS], val;
   1113   1.1    nonaka 
   1114   1.1    nonaka 	reg[0] = urtwn_bb_read(sc, R92C_HSSI_PARAM2(0));
   1115   1.1    nonaka 	if (chain != 0) {
   1116   1.1    nonaka 		reg[chain] = urtwn_bb_read(sc, R92C_HSSI_PARAM2(chain));
   1117   1.1    nonaka 	}
   1118   1.1    nonaka 
   1119   1.1    nonaka 	urtwn_bb_write(sc, R92C_HSSI_PARAM2(0),
   1120   1.1    nonaka 	    reg[0] & ~R92C_HSSI_PARAM2_READ_EDGE);
   1121   1.1    nonaka 	DELAY(1000);
   1122   1.1    nonaka 
   1123   1.1    nonaka 	urtwn_bb_write(sc, R92C_HSSI_PARAM2(chain),
   1124   1.1    nonaka 	    RW(reg[chain], R92C_HSSI_PARAM2_READ_ADDR, addr) |
   1125   1.1    nonaka 	    R92C_HSSI_PARAM2_READ_EDGE);
   1126   1.1    nonaka 	DELAY(1000);
   1127   1.1    nonaka 
   1128   1.1    nonaka 	urtwn_bb_write(sc, R92C_HSSI_PARAM2(0),
   1129   1.1    nonaka 	    reg[0] | R92C_HSSI_PARAM2_READ_EDGE);
   1130   1.1    nonaka 	DELAY(1000);
   1131   1.1    nonaka 
   1132   1.1    nonaka 	if (urtwn_bb_read(sc, R92C_HSSI_PARAM1(chain)) & R92C_HSSI_PARAM1_PI) {
   1133   1.1    nonaka 		val = urtwn_bb_read(sc, R92C_HSPI_READBACK(chain));
   1134   1.1    nonaka 	} else {
   1135   1.1    nonaka 		val = urtwn_bb_read(sc, R92C_LSSI_READBACK(chain));
   1136   1.1    nonaka 	}
   1137  1.42     skrll 	return MS(val, R92C_LSSI_READBACK_DATA);
   1138   1.1    nonaka }
   1139   1.1    nonaka 
   1140   1.1    nonaka static int
   1141   1.1    nonaka urtwn_llt_write(struct urtwn_softc *sc, uint32_t addr, uint32_t data)
   1142   1.1    nonaka {
   1143   1.1    nonaka 	int ntries;
   1144   1.1    nonaka 
   1145  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1146  1.12  christos 
   1147   1.1    nonaka 	urtwn_write_4(sc, R92C_LLT_INIT,
   1148   1.1    nonaka 	    SM(R92C_LLT_INIT_OP, R92C_LLT_INIT_OP_WRITE) |
   1149   1.1    nonaka 	    SM(R92C_LLT_INIT_ADDR, addr) |
   1150   1.1    nonaka 	    SM(R92C_LLT_INIT_DATA, data));
   1151   1.1    nonaka 	/* Wait for write operation to complete. */
   1152   1.1    nonaka 	for (ntries = 0; ntries < 20; ntries++) {
   1153   1.1    nonaka 		if (MS(urtwn_read_4(sc, R92C_LLT_INIT), R92C_LLT_INIT_OP) ==
   1154   1.1    nonaka 		    R92C_LLT_INIT_OP_NO_ACTIVE) {
   1155   1.1    nonaka 			/* Done */
   1156  1.42     skrll 			return 0;
   1157   1.1    nonaka 		}
   1158   1.1    nonaka 		DELAY(5);
   1159   1.1    nonaka 	}
   1160  1.42     skrll 	return ETIMEDOUT;
   1161   1.1    nonaka }
   1162   1.1    nonaka 
   1163   1.1    nonaka static uint8_t
   1164   1.1    nonaka urtwn_efuse_read_1(struct urtwn_softc *sc, uint16_t addr)
   1165   1.1    nonaka {
   1166   1.1    nonaka 	uint32_t reg;
   1167   1.1    nonaka 	int ntries;
   1168   1.1    nonaka 
   1169  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1170  1.12  christos 
   1171   1.1    nonaka 	reg = urtwn_read_4(sc, R92C_EFUSE_CTRL);
   1172   1.1    nonaka 	reg = RW(reg, R92C_EFUSE_CTRL_ADDR, addr);
   1173   1.1    nonaka 	reg &= ~R92C_EFUSE_CTRL_VALID;
   1174   1.1    nonaka 	urtwn_write_4(sc, R92C_EFUSE_CTRL, reg);
   1175   1.1    nonaka 
   1176   1.1    nonaka 	/* Wait for read operation to complete. */
   1177   1.1    nonaka 	for (ntries = 0; ntries < 100; ntries++) {
   1178   1.1    nonaka 		reg = urtwn_read_4(sc, R92C_EFUSE_CTRL);
   1179   1.1    nonaka 		if (reg & R92C_EFUSE_CTRL_VALID) {
   1180   1.1    nonaka 			/* Done */
   1181  1.42     skrll 			return MS(reg, R92C_EFUSE_CTRL_DATA);
   1182   1.1    nonaka 		}
   1183   1.1    nonaka 		DELAY(5);
   1184   1.1    nonaka 	}
   1185   1.1    nonaka 	aprint_error_dev(sc->sc_dev,
   1186   1.1    nonaka 	    "could not read efuse byte at address 0x%04x\n", addr);
   1187  1.42     skrll 	return 0xff;
   1188   1.1    nonaka }
   1189   1.1    nonaka 
   1190   1.1    nonaka static void
   1191   1.1    nonaka urtwn_efuse_read(struct urtwn_softc *sc)
   1192   1.1    nonaka {
   1193   1.1    nonaka 	uint8_t *rom = (uint8_t *)&sc->rom;
   1194   1.1    nonaka 	uint32_t reg;
   1195   1.1    nonaka 	uint16_t addr = 0;
   1196   1.1    nonaka 	uint8_t off, msk;
   1197  1.22  christos 	size_t i;
   1198   1.1    nonaka 
   1199   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1200   1.1    nonaka 
   1201  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1202  1.12  christos 
   1203  1.32    nonaka 	urtwn_efuse_switch_power(sc);
   1204  1.32    nonaka 
   1205   1.1    nonaka 	memset(&sc->rom, 0xff, sizeof(sc->rom));
   1206   1.1    nonaka 	while (addr < 512) {
   1207   1.1    nonaka 		reg = urtwn_efuse_read_1(sc, addr);
   1208   1.1    nonaka 		if (reg == 0xff)
   1209   1.1    nonaka 			break;
   1210   1.1    nonaka 		addr++;
   1211   1.1    nonaka 		off = reg >> 4;
   1212   1.1    nonaka 		msk = reg & 0xf;
   1213   1.1    nonaka 		for (i = 0; i < 4; i++) {
   1214   1.1    nonaka 			if (msk & (1U << i))
   1215   1.1    nonaka 				continue;
   1216   1.1    nonaka 
   1217   1.1    nonaka 			rom[off * 8 + i * 2 + 0] = urtwn_efuse_read_1(sc, addr);
   1218   1.1    nonaka 			addr++;
   1219   1.1    nonaka 			rom[off * 8 + i * 2 + 1] = urtwn_efuse_read_1(sc, addr);
   1220   1.1    nonaka 			addr++;
   1221   1.1    nonaka 		}
   1222   1.1    nonaka 	}
   1223   1.1    nonaka #ifdef URTWN_DEBUG
   1224   1.1    nonaka 	if (urtwn_debug & DBG_INIT) {
   1225   1.1    nonaka 		/* Dump ROM content. */
   1226   1.1    nonaka 		printf("%s: %s", device_xname(sc->sc_dev), __func__);
   1227   1.1    nonaka 		for (i = 0; i < (int)sizeof(sc->rom); i++)
   1228   1.1    nonaka 			printf(":%02x", rom[i]);
   1229   1.1    nonaka 		printf("\n");
   1230   1.1    nonaka 	}
   1231   1.1    nonaka #endif
   1232   1.1    nonaka }
   1233   1.1    nonaka 
   1234  1.32    nonaka static void
   1235  1.32    nonaka urtwn_efuse_switch_power(struct urtwn_softc *sc)
   1236  1.32    nonaka {
   1237  1.32    nonaka 	uint32_t reg;
   1238  1.32    nonaka 
   1239  1.32    nonaka 	reg = urtwn_read_2(sc, R92C_SYS_ISO_CTRL);
   1240  1.32    nonaka 	if (!(reg & R92C_SYS_ISO_CTRL_PWC_EV12V)) {
   1241  1.32    nonaka 		urtwn_write_2(sc, R92C_SYS_ISO_CTRL,
   1242  1.32    nonaka 		    reg | R92C_SYS_ISO_CTRL_PWC_EV12V);
   1243  1.32    nonaka 	}
   1244  1.32    nonaka 	reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
   1245  1.32    nonaka 	if (!(reg & R92C_SYS_FUNC_EN_ELDR)) {
   1246  1.32    nonaka 		urtwn_write_2(sc, R92C_SYS_FUNC_EN,
   1247  1.32    nonaka 		    reg | R92C_SYS_FUNC_EN_ELDR);
   1248  1.32    nonaka 	}
   1249  1.32    nonaka 	reg = urtwn_read_2(sc, R92C_SYS_CLKR);
   1250  1.32    nonaka 	if ((reg & (R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M)) !=
   1251  1.32    nonaka 	    (R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M)) {
   1252  1.32    nonaka 		urtwn_write_2(sc, R92C_SYS_CLKR,
   1253  1.32    nonaka 		    reg | R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M);
   1254  1.32    nonaka 	}
   1255  1.32    nonaka }
   1256  1.32    nonaka 
   1257   1.1    nonaka static int
   1258   1.1    nonaka urtwn_read_chipid(struct urtwn_softc *sc)
   1259   1.1    nonaka {
   1260   1.1    nonaka 	uint32_t reg;
   1261   1.1    nonaka 
   1262   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1263   1.1    nonaka 
   1264  1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   1265  1.49       nat 	    ISSET(sc->chip, URTWN_CHIP_92EU))
   1266  1.42     skrll 		return 0;
   1267  1.32    nonaka 
   1268   1.1    nonaka 	reg = urtwn_read_4(sc, R92C_SYS_CFG);
   1269   1.1    nonaka 	if (reg & R92C_SYS_CFG_TRP_VAUX_EN) {
   1270   1.1    nonaka 		/* test chip, not supported */
   1271  1.42     skrll 		return EIO;
   1272   1.1    nonaka 	}
   1273   1.1    nonaka 	if (reg & R92C_SYS_CFG_TYPE_92C) {
   1274   1.1    nonaka 		sc->chip |= URTWN_CHIP_92C;
   1275   1.1    nonaka 		/* Check if it is a castrated 8192C. */
   1276   1.1    nonaka 		if (MS(urtwn_read_4(sc, R92C_HPON_FSM),
   1277   1.1    nonaka 		    R92C_HPON_FSM_CHIP_BONDING_ID) ==
   1278   1.1    nonaka 		    R92C_HPON_FSM_CHIP_BONDING_ID_92C_1T2R) {
   1279   1.1    nonaka 			sc->chip |= URTWN_CHIP_92C_1T2R;
   1280   1.1    nonaka 		}
   1281   1.1    nonaka 	}
   1282   1.1    nonaka 	if (reg & R92C_SYS_CFG_VENDOR_UMC) {
   1283   1.1    nonaka 		sc->chip |= URTWN_CHIP_UMC;
   1284   1.1    nonaka 		if (MS(reg, R92C_SYS_CFG_CHIP_VER_RTL) == 0) {
   1285   1.1    nonaka 			sc->chip |= URTWN_CHIP_UMC_A_CUT;
   1286   1.1    nonaka 		}
   1287   1.1    nonaka 	}
   1288  1.42     skrll 	return 0;
   1289   1.1    nonaka }
   1290   1.1    nonaka 
   1291   1.1    nonaka #ifdef URTWN_DEBUG
   1292   1.1    nonaka static void
   1293   1.1    nonaka urtwn_dump_rom(struct urtwn_softc *sc, struct r92c_rom *rp)
   1294   1.1    nonaka {
   1295   1.1    nonaka 
   1296   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1297   1.1    nonaka 	    "id 0x%04x, dbg_sel 0x%x, vid 0x%x, pid 0x%x\n",
   1298   1.1    nonaka 	    rp->id, rp->dbg_sel, rp->vid, rp->pid);
   1299   1.1    nonaka 
   1300   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1301   1.1    nonaka 	    "usb_opt 0x%x, ep_setting 0x%x, usb_phy 0x%x\n",
   1302   1.1    nonaka 	    rp->usb_opt, rp->ep_setting, rp->usb_phy);
   1303   1.1    nonaka 
   1304   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1305   1.1    nonaka 	    "macaddr %02x:%02x:%02x:%02x:%02x:%02x\n",
   1306   1.1    nonaka 	    rp->macaddr[0], rp->macaddr[1],
   1307   1.1    nonaka 	    rp->macaddr[2], rp->macaddr[3],
   1308   1.1    nonaka 	    rp->macaddr[4], rp->macaddr[5]);
   1309   1.1    nonaka 
   1310   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1311   1.1    nonaka 	    "string %s, subcustomer_id 0x%x\n",
   1312   1.1    nonaka 	    rp->string, rp->subcustomer_id);
   1313   1.1    nonaka 
   1314   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1315   1.1    nonaka 	    "cck_tx_pwr c0: %d %d %d, c1: %d %d %d\n",
   1316   1.1    nonaka 	    rp->cck_tx_pwr[0][0], rp->cck_tx_pwr[0][1], rp->cck_tx_pwr[0][2],
   1317   1.1    nonaka 	    rp->cck_tx_pwr[1][0], rp->cck_tx_pwr[1][1], rp->cck_tx_pwr[1][2]);
   1318   1.1    nonaka 
   1319   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1320   1.1    nonaka 	    "ht40_1s_tx_pwr c0 %d %d %d, c1 %d %d %d\n",
   1321   1.1    nonaka 	    rp->ht40_1s_tx_pwr[0][0], rp->ht40_1s_tx_pwr[0][1],
   1322   1.1    nonaka 	    rp->ht40_1s_tx_pwr[0][2],
   1323   1.1    nonaka 	    rp->ht40_1s_tx_pwr[1][0], rp->ht40_1s_tx_pwr[1][1],
   1324   1.1    nonaka 	    rp->ht40_1s_tx_pwr[1][2]);
   1325   1.1    nonaka 
   1326   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1327   1.1    nonaka 	    "ht40_2s_tx_pwr_diff c0: %d %d %d, c1: %d %d %d\n",
   1328   1.1    nonaka 	    rp->ht40_2s_tx_pwr_diff[0] & 0xf, rp->ht40_2s_tx_pwr_diff[1] & 0xf,
   1329   1.1    nonaka 	    rp->ht40_2s_tx_pwr_diff[2] & 0xf,
   1330   1.1    nonaka 	    rp->ht40_2s_tx_pwr_diff[0] >> 4, rp->ht40_2s_tx_pwr_diff[1] & 0xf,
   1331   1.1    nonaka 	    rp->ht40_2s_tx_pwr_diff[2] >> 4);
   1332   1.1    nonaka 
   1333   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1334   1.1    nonaka 	    "ht20_tx_pwr_diff c0: %d %d %d, c1: %d %d %d\n",
   1335   1.1    nonaka 	    rp->ht20_tx_pwr_diff[0] & 0xf, rp->ht20_tx_pwr_diff[1] & 0xf,
   1336   1.1    nonaka 	    rp->ht20_tx_pwr_diff[2] & 0xf,
   1337   1.1    nonaka 	    rp->ht20_tx_pwr_diff[0] >> 4, rp->ht20_tx_pwr_diff[1] >> 4,
   1338   1.1    nonaka 	    rp->ht20_tx_pwr_diff[2] >> 4);
   1339   1.1    nonaka 
   1340   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1341   1.1    nonaka 	    "ofdm_tx_pwr_diff c0: %d %d %d, c1: %d %d %d\n",
   1342   1.1    nonaka 	    rp->ofdm_tx_pwr_diff[0] & 0xf, rp->ofdm_tx_pwr_diff[1] & 0xf,
   1343   1.1    nonaka 	    rp->ofdm_tx_pwr_diff[2] & 0xf,
   1344   1.1    nonaka 	    rp->ofdm_tx_pwr_diff[0] >> 4, rp->ofdm_tx_pwr_diff[1] >> 4,
   1345   1.1    nonaka 	    rp->ofdm_tx_pwr_diff[2] >> 4);
   1346   1.1    nonaka 
   1347   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1348   1.1    nonaka 	    "ht40_max_pwr_offset c0: %d %d %d, c1: %d %d %d\n",
   1349   1.1    nonaka 	    rp->ht40_max_pwr[0] & 0xf, rp->ht40_max_pwr[1] & 0xf,
   1350   1.1    nonaka 	    rp->ht40_max_pwr[2] & 0xf,
   1351   1.1    nonaka 	    rp->ht40_max_pwr[0] >> 4, rp->ht40_max_pwr[1] >> 4,
   1352   1.1    nonaka 	    rp->ht40_max_pwr[2] >> 4);
   1353   1.1    nonaka 
   1354   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1355   1.1    nonaka 	    "ht20_max_pwr_offset c0: %d %d %d, c1: %d %d %d\n",
   1356   1.1    nonaka 	    rp->ht20_max_pwr[0] & 0xf, rp->ht20_max_pwr[1] & 0xf,
   1357   1.1    nonaka 	    rp->ht20_max_pwr[2] & 0xf,
   1358   1.1    nonaka 	    rp->ht20_max_pwr[0] >> 4, rp->ht20_max_pwr[1] >> 4,
   1359   1.1    nonaka 	    rp->ht20_max_pwr[2] >> 4);
   1360   1.1    nonaka 
   1361   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1362   1.1    nonaka 	    "xtal_calib %d, tssi %d %d, thermal %d\n",
   1363   1.1    nonaka 	    rp->xtal_calib, rp->tssi[0], rp->tssi[1], rp->thermal_meter);
   1364   1.1    nonaka 
   1365   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1366   1.1    nonaka 	    "rf_opt1 0x%x, rf_opt2 0x%x, rf_opt3 0x%x, rf_opt4 0x%x\n",
   1367   1.1    nonaka 	    rp->rf_opt1, rp->rf_opt2, rp->rf_opt3, rp->rf_opt4);
   1368   1.1    nonaka 
   1369   1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1370   1.1    nonaka 	    "channnel_plan %d, version %d customer_id 0x%x\n",
   1371   1.1    nonaka 	    rp->channel_plan, rp->version, rp->curstomer_id);
   1372   1.1    nonaka }
   1373   1.1    nonaka #endif
   1374   1.1    nonaka 
   1375   1.1    nonaka static void
   1376   1.1    nonaka urtwn_read_rom(struct urtwn_softc *sc)
   1377   1.1    nonaka {
   1378   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1379   1.1    nonaka 	struct r92c_rom *rom = &sc->rom;
   1380   1.1    nonaka 
   1381   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1382   1.1    nonaka 
   1383  1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   1384  1.12  christos 
   1385   1.1    nonaka 	/* Read full ROM image. */
   1386   1.1    nonaka 	urtwn_efuse_read(sc);
   1387   1.1    nonaka #ifdef URTWN_DEBUG
   1388   1.1    nonaka 	if (urtwn_debug & DBG_REG)
   1389   1.1    nonaka 		urtwn_dump_rom(sc, rom);
   1390   1.1    nonaka #endif
   1391   1.1    nonaka 
   1392   1.1    nonaka 	/* XXX Weird but this is what the vendor driver does. */
   1393   1.1    nonaka 	sc->pa_setting = urtwn_efuse_read_1(sc, 0x1fa);
   1394   1.1    nonaka 	sc->board_type = MS(rom->rf_opt1, R92C_ROM_RF1_BOARD_TYPE);
   1395   1.1    nonaka 	sc->regulatory = MS(rom->rf_opt1, R92C_ROM_RF1_REGULATORY);
   1396   1.1    nonaka 
   1397   1.1    nonaka 	DPRINTFN(DBG_INIT,
   1398   1.1    nonaka 	    ("%s: %s: PA setting=0x%x, board=0x%x, regulatory=%d\n",
   1399   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, sc->pa_setting,
   1400   1.1    nonaka 	    sc->board_type, sc->regulatory));
   1401   1.1    nonaka 
   1402   1.1    nonaka 	IEEE80211_ADDR_COPY(ic->ic_myaddr, rom->macaddr);
   1403  1.12  christos 
   1404  1.32    nonaka 	sc->sc_rf_write = urtwn_r92c_rf_write;
   1405  1.32    nonaka 	sc->sc_power_on = urtwn_r92c_power_on;
   1406  1.32    nonaka 	sc->sc_dma_init = urtwn_r92c_dma_init;
   1407  1.32    nonaka 
   1408  1.32    nonaka 	mutex_exit(&sc->sc_write_mtx);
   1409  1.32    nonaka }
   1410  1.32    nonaka 
   1411  1.32    nonaka static void
   1412  1.32    nonaka urtwn_r88e_read_rom(struct urtwn_softc *sc)
   1413  1.32    nonaka {
   1414  1.32    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1415  1.32    nonaka 	uint8_t *rom = sc->r88e_rom;
   1416  1.32    nonaka 	uint32_t reg;
   1417  1.32    nonaka 	uint16_t addr = 0;
   1418  1.32    nonaka 	uint8_t off, msk, tmp;
   1419  1.32    nonaka 	int i;
   1420  1.32    nonaka 
   1421  1.32    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1422  1.32    nonaka 
   1423  1.32    nonaka 	mutex_enter(&sc->sc_write_mtx);
   1424  1.32    nonaka 
   1425  1.32    nonaka 	off = 0;
   1426  1.32    nonaka 	urtwn_efuse_switch_power(sc);
   1427  1.32    nonaka 
   1428  1.32    nonaka 	/* Read full ROM image. */
   1429  1.32    nonaka 	memset(&sc->r88e_rom, 0xff, sizeof(sc->r88e_rom));
   1430  1.49       nat 	while (addr < 4096) {
   1431  1.32    nonaka 		reg = urtwn_efuse_read_1(sc, addr);
   1432  1.32    nonaka 		if (reg == 0xff)
   1433  1.32    nonaka 			break;
   1434  1.32    nonaka 		addr++;
   1435  1.32    nonaka 		if ((reg & 0x1f) == 0x0f) {
   1436  1.32    nonaka 			tmp = (reg & 0xe0) >> 5;
   1437  1.32    nonaka 			reg = urtwn_efuse_read_1(sc, addr);
   1438  1.32    nonaka 			if ((reg & 0x0f) != 0x0f)
   1439  1.32    nonaka 				off = ((reg & 0xf0) >> 1) | tmp;
   1440  1.32    nonaka 			addr++;
   1441  1.32    nonaka 		} else
   1442  1.32    nonaka 			off = reg >> 4;
   1443  1.32    nonaka 		msk = reg & 0xf;
   1444  1.32    nonaka 		for (i = 0; i < 4; i++) {
   1445  1.32    nonaka 			if (msk & (1 << i))
   1446  1.32    nonaka 				continue;
   1447  1.32    nonaka 			rom[off * 8 + i * 2 + 0] = urtwn_efuse_read_1(sc, addr);
   1448  1.32    nonaka 			addr++;
   1449  1.32    nonaka 			rom[off * 8 + i * 2 + 1] = urtwn_efuse_read_1(sc, addr);
   1450  1.32    nonaka 			addr++;
   1451  1.32    nonaka 		}
   1452  1.32    nonaka 	}
   1453  1.32    nonaka #ifdef URTWN_DEBUG
   1454  1.32    nonaka 	if (urtwn_debug & DBG_REG) {
   1455  1.32    nonaka 	}
   1456  1.32    nonaka #endif
   1457  1.32    nonaka 
   1458  1.32    nonaka 	addr = 0x10;
   1459  1.32    nonaka 	for (i = 0; i < 6; i++)
   1460  1.32    nonaka 		sc->cck_tx_pwr[i] = sc->r88e_rom[addr++];
   1461  1.32    nonaka 	for (i = 0; i < 5; i++)
   1462  1.32    nonaka 		sc->ht40_tx_pwr[i] = sc->r88e_rom[addr++];
   1463  1.32    nonaka 	sc->bw20_tx_pwr_diff = (sc->r88e_rom[addr] & 0xf0) >> 4;
   1464  1.32    nonaka 	if (sc->bw20_tx_pwr_diff & 0x08)
   1465  1.32    nonaka 		sc->bw20_tx_pwr_diff |= 0xf0;
   1466  1.32    nonaka 	sc->ofdm_tx_pwr_diff = (sc->r88e_rom[addr] & 0xf);
   1467  1.32    nonaka 	if (sc->ofdm_tx_pwr_diff & 0x08)
   1468  1.32    nonaka 		sc->ofdm_tx_pwr_diff |= 0xf0;
   1469  1.32    nonaka 	sc->regulatory = MS(sc->r88e_rom[0xc1], R92C_ROM_RF1_REGULATORY);
   1470  1.32    nonaka 
   1471  1.32    nonaka 	IEEE80211_ADDR_COPY(ic->ic_myaddr, &sc->r88e_rom[0xd7]);
   1472  1.32    nonaka 
   1473  1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
   1474  1.49       nat 		sc->sc_power_on = urtwn_r92e_power_on;
   1475  1.49       nat 		sc->sc_rf_write = urtwn_r92e_rf_write;
   1476  1.49       nat 	} else {
   1477  1.49       nat 		sc->sc_power_on = urtwn_r88e_power_on;
   1478  1.49       nat 		sc->sc_rf_write = urtwn_r88e_rf_write;
   1479  1.49       nat 	}
   1480  1.32    nonaka 	sc->sc_dma_init = urtwn_r88e_dma_init;
   1481  1.32    nonaka 
   1482  1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   1483   1.1    nonaka }
   1484   1.1    nonaka 
   1485   1.1    nonaka static int
   1486   1.1    nonaka urtwn_media_change(struct ifnet *ifp)
   1487   1.1    nonaka {
   1488   1.1    nonaka #ifdef URTWN_DEBUG
   1489   1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   1490   1.1    nonaka #endif
   1491   1.1    nonaka 	int error;
   1492   1.1    nonaka 
   1493   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1494   1.1    nonaka 
   1495   1.1    nonaka 	if ((error = ieee80211_media_change(ifp)) != ENETRESET)
   1496  1.42     skrll 		return error;
   1497   1.1    nonaka 
   1498   1.1    nonaka 	if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) ==
   1499   1.1    nonaka 	    (IFF_UP | IFF_RUNNING)) {
   1500   1.1    nonaka 		urtwn_init(ifp);
   1501   1.1    nonaka 	}
   1502  1.42     skrll 	return 0;
   1503   1.1    nonaka }
   1504   1.1    nonaka 
   1505   1.1    nonaka /*
   1506   1.1    nonaka  * Initialize rate adaptation in firmware.
   1507   1.1    nonaka  */
   1508   1.1    nonaka static int
   1509   1.1    nonaka urtwn_ra_init(struct urtwn_softc *sc)
   1510   1.1    nonaka {
   1511   1.1    nonaka 	static const uint8_t map[] = {
   1512   1.1    nonaka 		2, 4, 11, 22, 12, 18, 24, 36, 48, 72, 96, 108
   1513   1.1    nonaka 	};
   1514   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1515   1.1    nonaka 	struct ieee80211_node *ni = ic->ic_bss;
   1516   1.1    nonaka 	struct ieee80211_rateset *rs = &ni->ni_rates;
   1517   1.1    nonaka 	struct r92c_fw_cmd_macid_cfg cmd;
   1518   1.1    nonaka 	uint32_t rates, basicrates;
   1519  1.60   thorpej 	uint32_t rrsr_mask, rrsr_rate;
   1520   1.1    nonaka 	uint8_t mode;
   1521  1.22  christos 	size_t maxrate, maxbasicrate, i, j;
   1522  1.22  christos 	int error;
   1523   1.1    nonaka 
   1524   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1525   1.1    nonaka 
   1526  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1527  1.12  christos 
   1528   1.1    nonaka 	/* Get normal and basic rates mask. */
   1529  1.49       nat 	rates = basicrates = 1;
   1530   1.1    nonaka 	maxrate = maxbasicrate = 0;
   1531   1.1    nonaka 	for (i = 0; i < rs->rs_nrates; i++) {
   1532   1.1    nonaka 		/* Convert 802.11 rate to HW rate index. */
   1533  1.22  christos 		for (j = 0; j < __arraycount(map); j++) {
   1534   1.1    nonaka 			if ((rs->rs_rates[i] & IEEE80211_RATE_VAL) == map[j]) {
   1535   1.1    nonaka 				break;
   1536   1.1    nonaka 			}
   1537   1.1    nonaka 		}
   1538   1.1    nonaka 		if (j == __arraycount(map)) {
   1539   1.1    nonaka 			/* Unknown rate, skip. */
   1540   1.1    nonaka 			continue;
   1541   1.1    nonaka 		}
   1542   1.1    nonaka 
   1543   1.1    nonaka 		rates |= 1U << j;
   1544   1.1    nonaka 		if (j > maxrate) {
   1545   1.1    nonaka 			maxrate = j;
   1546   1.1    nonaka 		}
   1547   1.1    nonaka 
   1548   1.1    nonaka 		if (rs->rs_rates[i] & IEEE80211_RATE_BASIC) {
   1549   1.1    nonaka 			basicrates |= 1U << j;
   1550   1.1    nonaka 			if (j > maxbasicrate) {
   1551   1.1    nonaka 				maxbasicrate = j;
   1552   1.1    nonaka 			}
   1553   1.1    nonaka 		}
   1554   1.1    nonaka 	}
   1555   1.1    nonaka 	if (ic->ic_curmode == IEEE80211_MODE_11B) {
   1556   1.1    nonaka 		mode = R92C_RAID_11B;
   1557   1.1    nonaka 	} else {
   1558   1.1    nonaka 		mode = R92C_RAID_11BG;
   1559   1.1    nonaka 	}
   1560   1.1    nonaka 	DPRINTFN(DBG_INIT, ("%s: %s: mode=0x%x rates=0x%x, basicrates=0x%x, "
   1561  1.22  christos 	    "maxrate=%zx, maxbasicrate=%zx\n",
   1562   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, mode, rates, basicrates,
   1563   1.1    nonaka 	    maxrate, maxbasicrate));
   1564  1.49       nat 
   1565  1.49       nat 	if (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE) {
   1566  1.49       nat 		maxbasicrate |= R92C_RATE_SHORTGI;
   1567  1.49       nat 		maxrate |= R92C_RATE_SHORTGI;
   1568   1.1    nonaka 	}
   1569   1.1    nonaka 
   1570   1.1    nonaka 	/* Set rates mask for group addressed frames. */
   1571  1.60   thorpej 	cmd.macid = RTWN_MACID_BC | RTWN_MACID_VALID;
   1572  1.49       nat 	if (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE)
   1573  1.60   thorpej 		cmd.macid |= RTWN_MACID_SHORTGI;
   1574  1.60   thorpej 	cmd.mask = htole32((mode << 28) | basicrates);
   1575   1.1    nonaka 	error = urtwn_fw_cmd(sc, R92C_CMD_MACID_CONFIG, &cmd, sizeof(cmd));
   1576   1.1    nonaka 	if (error != 0) {
   1577   1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   1578   1.1    nonaka 		    "could not add broadcast station\n");
   1579  1.42     skrll 		return error;
   1580   1.1    nonaka 	}
   1581   1.1    nonaka 	/* Set initial MRR rate. */
   1582  1.22  christos 	DPRINTFN(DBG_INIT, ("%s: %s: maxbasicrate=%zd\n",
   1583   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, maxbasicrate));
   1584  1.60   thorpej 	urtwn_write_1(sc, R92C_INIDATA_RATE_SEL(RTWN_MACID_BC), maxbasicrate);
   1585   1.1    nonaka 
   1586   1.1    nonaka 	/* Set rates mask for unicast frames. */
   1587  1.60   thorpej 	cmd.macid = RTWN_MACID_BSS | RTWN_MACID_VALID;
   1588  1.49       nat 	if (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE)
   1589  1.60   thorpej 		cmd.macid |= RTWN_MACID_SHORTGI;
   1590  1.60   thorpej 	cmd.mask = htole32((mode << 28) | rates);
   1591   1.1    nonaka 	error = urtwn_fw_cmd(sc, R92C_CMD_MACID_CONFIG, &cmd, sizeof(cmd));
   1592   1.1    nonaka 	if (error != 0) {
   1593   1.1    nonaka 		aprint_error_dev(sc->sc_dev, "could not add BSS station\n");
   1594  1.42     skrll 		return error;
   1595   1.1    nonaka 	}
   1596   1.1    nonaka 	/* Set initial MRR rate. */
   1597  1.22  christos 	DPRINTFN(DBG_INIT, ("%s: %s: maxrate=%zd\n", device_xname(sc->sc_dev),
   1598   1.1    nonaka 	    __func__, maxrate));
   1599  1.60   thorpej 	urtwn_write_1(sc, R92C_INIDATA_RATE_SEL(RTWN_MACID_BSS), maxrate);
   1600   1.1    nonaka 
   1601  1.49       nat 	rrsr_rate = ic->ic_fixed_rate;
   1602  1.49       nat 	if (rrsr_rate == -1)
   1603  1.49       nat 		rrsr_rate = 11;
   1604  1.49       nat 
   1605  1.49       nat 	rrsr_mask = 0xffff >> (15 - rrsr_rate);
   1606  1.49       nat 	urtwn_write_2(sc, R92C_RRSR, rrsr_mask);
   1607  1.49       nat 
   1608   1.1    nonaka 	/* Indicate highest supported rate. */
   1609   1.1    nonaka 	ni->ni_txrate = rs->rs_nrates - 1;
   1610   1.1    nonaka 
   1611  1.42     skrll 	return 0;
   1612   1.1    nonaka }
   1613   1.1    nonaka 
   1614   1.1    nonaka static int
   1615   1.1    nonaka urtwn_get_nettype(struct urtwn_softc *sc)
   1616   1.1    nonaka {
   1617   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1618   1.1    nonaka 	int type;
   1619   1.1    nonaka 
   1620   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1621   1.1    nonaka 
   1622   1.1    nonaka 	switch (ic->ic_opmode) {
   1623   1.1    nonaka 	case IEEE80211_M_STA:
   1624   1.1    nonaka 		type = R92C_CR_NETTYPE_INFRA;
   1625   1.1    nonaka 		break;
   1626   1.1    nonaka 
   1627   1.1    nonaka 	case IEEE80211_M_IBSS:
   1628   1.1    nonaka 		type = R92C_CR_NETTYPE_ADHOC;
   1629   1.1    nonaka 		break;
   1630   1.1    nonaka 
   1631   1.1    nonaka 	default:
   1632   1.1    nonaka 		type = R92C_CR_NETTYPE_NOLINK;
   1633   1.1    nonaka 		break;
   1634   1.1    nonaka 	}
   1635   1.1    nonaka 
   1636  1.42     skrll 	return type;
   1637   1.1    nonaka }
   1638   1.1    nonaka 
   1639   1.1    nonaka static void
   1640   1.1    nonaka urtwn_set_nettype0_msr(struct urtwn_softc *sc, uint8_t type)
   1641   1.1    nonaka {
   1642   1.1    nonaka 	uint8_t	reg;
   1643   1.1    nonaka 
   1644   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: type=%d\n", device_xname(sc->sc_dev),
   1645   1.1    nonaka 	    __func__, type));
   1646   1.1    nonaka 
   1647  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1648  1.12  christos 
   1649   1.1    nonaka 	reg = urtwn_read_1(sc, R92C_CR + 2) & 0x0c;
   1650   1.1    nonaka 	urtwn_write_1(sc, R92C_CR + 2, reg | type);
   1651   1.1    nonaka }
   1652   1.1    nonaka 
   1653   1.1    nonaka static void
   1654   1.1    nonaka urtwn_tsf_sync_enable(struct urtwn_softc *sc)
   1655   1.1    nonaka {
   1656   1.1    nonaka 	struct ieee80211_node *ni = sc->sc_ic.ic_bss;
   1657   1.1    nonaka 	uint64_t tsf;
   1658   1.1    nonaka 
   1659   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1660   1.1    nonaka 
   1661  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1662  1.12  christos 
   1663   1.1    nonaka 	/* Enable TSF synchronization. */
   1664   1.1    nonaka 	urtwn_write_1(sc, R92C_BCN_CTRL,
   1665   1.1    nonaka 	    urtwn_read_1(sc, R92C_BCN_CTRL) & ~R92C_BCN_CTRL_DIS_TSF_UDT0);
   1666   1.1    nonaka 
   1667   1.1    nonaka 	/* Correct TSF */
   1668   1.1    nonaka 	urtwn_write_1(sc, R92C_BCN_CTRL,
   1669   1.1    nonaka 	    urtwn_read_1(sc, R92C_BCN_CTRL) & ~R92C_BCN_CTRL_EN_BCN);
   1670   1.1    nonaka 
   1671   1.1    nonaka 	/* Set initial TSF. */
   1672   1.1    nonaka 	tsf = ni->ni_tstamp.tsf;
   1673   1.1    nonaka 	tsf = le64toh(tsf);
   1674   1.1    nonaka 	tsf = tsf - (tsf % (ni->ni_intval * IEEE80211_DUR_TU));
   1675   1.1    nonaka 	tsf -= IEEE80211_DUR_TU;
   1676   1.1    nonaka 	urtwn_write_4(sc, R92C_TSFTR + 0, (uint32_t)tsf);
   1677   1.1    nonaka 	urtwn_write_4(sc, R92C_TSFTR + 4, (uint32_t)(tsf >> 32));
   1678   1.1    nonaka 
   1679   1.1    nonaka 	urtwn_write_1(sc, R92C_BCN_CTRL,
   1680   1.1    nonaka 	    urtwn_read_1(sc, R92C_BCN_CTRL) | R92C_BCN_CTRL_EN_BCN);
   1681   1.1    nonaka }
   1682   1.1    nonaka 
   1683   1.1    nonaka static void
   1684   1.1    nonaka urtwn_set_led(struct urtwn_softc *sc, int led, int on)
   1685   1.1    nonaka {
   1686   1.1    nonaka 	uint8_t reg;
   1687   1.1    nonaka 
   1688   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: led=%d, on=%d\n", device_xname(sc->sc_dev),
   1689   1.1    nonaka 	    __func__, led, on));
   1690   1.1    nonaka 
   1691  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   1692  1.12  christos 
   1693   1.1    nonaka 	if (led == URTWN_LED_LINK) {
   1694  1.49       nat 		if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
   1695  1.49       nat 			urtwn_write_1(sc, 0x64, urtwn_read_1(sc, 0x64) & 0xfe);
   1696  1.49       nat 			reg = urtwn_read_1(sc, R92C_LEDCFG1) & R92E_LEDSON;
   1697  1.49       nat 			urtwn_write_1(sc, R92C_LEDCFG1, reg |
   1698  1.49       nat 			    (R92C_LEDCFG0_DIS << 1));
   1699  1.49       nat 			if (on) {
   1700  1.49       nat 				reg = urtwn_read_1(sc, R92C_LEDCFG1) &
   1701  1.49       nat 				    R92E_LEDSON;
   1702  1.49       nat 				urtwn_write_1(sc, R92C_LEDCFG1, reg);
   1703  1.49       nat 			}
   1704  1.49       nat 		} else if (ISSET(sc->chip, URTWN_CHIP_88E)) {
   1705  1.32    nonaka 			reg = urtwn_read_1(sc, R92C_LEDCFG2) & 0xf0;
   1706  1.32    nonaka 			urtwn_write_1(sc, R92C_LEDCFG2, reg | 0x60);
   1707  1.32    nonaka 			if (!on) {
   1708  1.32    nonaka 				reg = urtwn_read_1(sc, R92C_LEDCFG2) & 0x90;
   1709  1.32    nonaka 				urtwn_write_1(sc, R92C_LEDCFG2,
   1710  1.32    nonaka 				    reg | R92C_LEDCFG0_DIS);
   1711  1.32    nonaka 				reg = urtwn_read_1(sc, R92C_MAC_PINMUX_CFG);
   1712  1.32    nonaka 				urtwn_write_1(sc, R92C_MAC_PINMUX_CFG,
   1713  1.32    nonaka 				    reg & 0xfe);
   1714  1.32    nonaka 			}
   1715  1.32    nonaka 		} else {
   1716  1.32    nonaka 			reg = urtwn_read_1(sc, R92C_LEDCFG0) & 0x70;
   1717  1.32    nonaka 			if (!on) {
   1718  1.32    nonaka 				reg |= R92C_LEDCFG0_DIS;
   1719  1.32    nonaka 			}
   1720  1.32    nonaka 			urtwn_write_1(sc, R92C_LEDCFG0, reg);
   1721   1.1    nonaka 		}
   1722   1.1    nonaka 		sc->ledlink = on;	/* Save LED state. */
   1723   1.1    nonaka 	}
   1724   1.1    nonaka }
   1725   1.1    nonaka 
   1726   1.1    nonaka static void
   1727   1.1    nonaka urtwn_calib_to(void *arg)
   1728   1.1    nonaka {
   1729   1.1    nonaka 	struct urtwn_softc *sc = arg;
   1730   1.1    nonaka 
   1731   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1732   1.1    nonaka 
   1733   1.1    nonaka 	if (sc->sc_dying)
   1734   1.1    nonaka 		return;
   1735   1.1    nonaka 
   1736   1.1    nonaka 	/* Do it in a process context. */
   1737   1.1    nonaka 	urtwn_do_async(sc, urtwn_calib_to_cb, NULL, 0);
   1738   1.1    nonaka }
   1739   1.1    nonaka 
   1740   1.1    nonaka /* ARGSUSED */
   1741   1.1    nonaka static void
   1742   1.1    nonaka urtwn_calib_to_cb(struct urtwn_softc *sc, void *arg)
   1743   1.1    nonaka {
   1744   1.1    nonaka 	struct r92c_fw_cmd_rssi cmd;
   1745  1.49       nat 	struct r92e_fw_cmd_rssi cmde;
   1746   1.1    nonaka 
   1747   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1748   1.1    nonaka 
   1749   1.1    nonaka 	if (sc->sc_ic.ic_state != IEEE80211_S_RUN)
   1750   1.1    nonaka 		goto restart_timer;
   1751   1.1    nonaka 
   1752  1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   1753   1.1    nonaka 	if (sc->avg_pwdb != -1) {
   1754   1.1    nonaka 		/* Indicate Rx signal strength to FW for rate adaptation. */
   1755   1.1    nonaka 		memset(&cmd, 0, sizeof(cmd));
   1756  1.49       nat 		memset(&cmde, 0, sizeof(cmde));
   1757   1.1    nonaka 		cmd.macid = 0;	/* BSS. */
   1758  1.49       nat 		cmde.macid = 0;	/* BSS. */
   1759   1.1    nonaka 		cmd.pwdb = sc->avg_pwdb;
   1760  1.49       nat 		cmde.pwdb = sc->avg_pwdb;
   1761   1.1    nonaka 		DPRINTFN(DBG_RF, ("%s: %s: sending RSSI command avg=%d\n",
   1762   1.1    nonaka 		    device_xname(sc->sc_dev), __func__, sc->avg_pwdb));
   1763  1.49       nat 		if (!ISSET(sc->chip, URTWN_CHIP_92EU)) {
   1764  1.49       nat 			urtwn_fw_cmd(sc, R92C_CMD_RSSI_SETTING, &cmd,
   1765  1.49       nat 			    sizeof(cmd));
   1766  1.49       nat 		} else {
   1767  1.49       nat 			urtwn_fw_cmd(sc, R92E_CMD_RSSI_REPORT, &cmde,
   1768  1.49       nat 			    sizeof(cmde));
   1769  1.49       nat 		}
   1770   1.1    nonaka 	}
   1771   1.1    nonaka 
   1772   1.1    nonaka 	/* Do temperature compensation. */
   1773   1.1    nonaka 	urtwn_temp_calib(sc);
   1774  1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   1775   1.1    nonaka 
   1776   1.1    nonaka  restart_timer:
   1777   1.1    nonaka 	if (!sc->sc_dying) {
   1778   1.1    nonaka 		/* Restart calibration timer. */
   1779   1.1    nonaka 		callout_schedule(&sc->sc_calib_to, hz);
   1780   1.1    nonaka 	}
   1781   1.1    nonaka }
   1782   1.1    nonaka 
   1783   1.1    nonaka static void
   1784   1.1    nonaka urtwn_next_scan(void *arg)
   1785   1.1    nonaka {
   1786   1.1    nonaka 	struct urtwn_softc *sc = arg;
   1787  1.16  jmcneill 	int s;
   1788   1.1    nonaka 
   1789   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1790   1.1    nonaka 
   1791   1.1    nonaka 	if (sc->sc_dying)
   1792   1.1    nonaka 		return;
   1793   1.1    nonaka 
   1794  1.16  jmcneill 	s = splnet();
   1795   1.1    nonaka 	if (sc->sc_ic.ic_state == IEEE80211_S_SCAN)
   1796   1.1    nonaka 		ieee80211_next_scan(&sc->sc_ic);
   1797  1.16  jmcneill 	splx(s);
   1798   1.1    nonaka }
   1799   1.1    nonaka 
   1800  1.26  christos static void
   1801  1.26  christos urtwn_newassoc(struct ieee80211_node *ni, int isnew)
   1802  1.26  christos {
   1803  1.26  christos 	DPRINTFN(DBG_FN, ("%s: new node %s\n", __func__,
   1804  1.26  christos 	    ether_sprintf(ni->ni_macaddr)));
   1805  1.26  christos 	/* start with lowest Tx rate */
   1806  1.26  christos 	ni->ni_txrate = 0;
   1807  1.26  christos }
   1808  1.26  christos 
   1809   1.1    nonaka static int
   1810   1.1    nonaka urtwn_newstate(struct ieee80211com *ic, enum ieee80211_state nstate, int arg)
   1811   1.1    nonaka {
   1812   1.1    nonaka 	struct urtwn_softc *sc = ic->ic_ifp->if_softc;
   1813   1.1    nonaka 	struct urtwn_cmd_newstate cmd;
   1814   1.1    nonaka 
   1815   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: nstate=%s(%d), arg=%d\n",
   1816   1.1    nonaka 	    device_xname(sc->sc_dev), __func__,
   1817   1.1    nonaka 	    ieee80211_state_name[nstate], nstate, arg));
   1818   1.1    nonaka 
   1819   1.1    nonaka 	callout_stop(&sc->sc_scan_to);
   1820   1.1    nonaka 	callout_stop(&sc->sc_calib_to);
   1821   1.1    nonaka 
   1822   1.1    nonaka 	/* Do it in a process context. */
   1823   1.1    nonaka 	cmd.state = nstate;
   1824   1.1    nonaka 	cmd.arg = arg;
   1825   1.1    nonaka 	urtwn_do_async(sc, urtwn_newstate_cb, &cmd, sizeof(cmd));
   1826  1.42     skrll 	return 0;
   1827   1.1    nonaka }
   1828   1.1    nonaka 
   1829   1.1    nonaka static void
   1830   1.1    nonaka urtwn_newstate_cb(struct urtwn_softc *sc, void *arg)
   1831   1.1    nonaka {
   1832   1.1    nonaka 	struct urtwn_cmd_newstate *cmd = arg;
   1833   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1834   1.1    nonaka 	struct ieee80211_node *ni;
   1835   1.1    nonaka 	enum ieee80211_state ostate = ic->ic_state;
   1836   1.1    nonaka 	enum ieee80211_state nstate = cmd->state;
   1837   1.1    nonaka 	uint32_t reg;
   1838  1.26  christos 	uint8_t sifs_time, msr;
   1839   1.1    nonaka 	int s;
   1840   1.1    nonaka 
   1841   1.1    nonaka 	DPRINTFN(DBG_FN|DBG_STM, ("%s: %s: %s(%d)->%s(%d)\n",
   1842   1.1    nonaka 	    device_xname(sc->sc_dev), __func__,
   1843   1.1    nonaka 	    ieee80211_state_name[ostate], ostate,
   1844   1.1    nonaka 	    ieee80211_state_name[nstate], nstate));
   1845   1.1    nonaka 
   1846   1.1    nonaka 	s = splnet();
   1847  1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   1848  1.12  christos 
   1849  1.12  christos 	callout_stop(&sc->sc_scan_to);
   1850  1.12  christos 	callout_stop(&sc->sc_calib_to);
   1851   1.1    nonaka 
   1852   1.1    nonaka 	switch (ostate) {
   1853   1.1    nonaka 	case IEEE80211_S_INIT:
   1854   1.1    nonaka 		break;
   1855   1.1    nonaka 
   1856   1.1    nonaka 	case IEEE80211_S_SCAN:
   1857   1.1    nonaka 		if (nstate != IEEE80211_S_SCAN) {
   1858   1.1    nonaka 			/*
   1859   1.1    nonaka 			 * End of scanning
   1860   1.1    nonaka 			 */
   1861   1.1    nonaka 			/* flush 4-AC Queue after site_survey */
   1862   1.1    nonaka 			urtwn_write_1(sc, R92C_TXPAUSE, 0x0);
   1863   1.1    nonaka 
   1864   1.1    nonaka 			/* Allow Rx from our BSSID only. */
   1865   1.1    nonaka 			urtwn_write_4(sc, R92C_RCR,
   1866   1.1    nonaka 			    urtwn_read_4(sc, R92C_RCR) |
   1867   1.1    nonaka 			      R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN);
   1868   1.1    nonaka 		}
   1869   1.1    nonaka 		break;
   1870   1.7  christos 
   1871   1.1    nonaka 	case IEEE80211_S_AUTH:
   1872   1.1    nonaka 	case IEEE80211_S_ASSOC:
   1873   1.1    nonaka 		break;
   1874   1.1    nonaka 
   1875   1.1    nonaka 	case IEEE80211_S_RUN:
   1876   1.1    nonaka 		/* Turn link LED off. */
   1877   1.1    nonaka 		urtwn_set_led(sc, URTWN_LED_LINK, 0);
   1878   1.1    nonaka 
   1879   1.1    nonaka 		/* Set media status to 'No Link'. */
   1880   1.1    nonaka 		urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
   1881   1.1    nonaka 
   1882   1.1    nonaka 		/* Stop Rx of data frames. */
   1883   1.1    nonaka 		urtwn_write_2(sc, R92C_RXFLTMAP2, 0);
   1884   1.1    nonaka 
   1885   1.1    nonaka 		/* Reset TSF. */
   1886   1.1    nonaka 		urtwn_write_1(sc, R92C_DUAL_TSF_RST, 0x03);
   1887   1.1    nonaka 
   1888   1.1    nonaka 		/* Disable TSF synchronization. */
   1889   1.1    nonaka 		urtwn_write_1(sc, R92C_BCN_CTRL,
   1890   1.1    nonaka 		    urtwn_read_1(sc, R92C_BCN_CTRL) |
   1891   1.1    nonaka 		      R92C_BCN_CTRL_DIS_TSF_UDT0);
   1892   1.1    nonaka 
   1893   1.1    nonaka 		/* Back to 20MHz mode */
   1894  1.14  jmcneill 		urtwn_set_chan(sc, ic->ic_curchan,
   1895   1.1    nonaka 		    IEEE80211_HTINFO_2NDCHAN_NONE);
   1896   1.1    nonaka 
   1897   1.1    nonaka 		if (ic->ic_opmode == IEEE80211_M_IBSS ||
   1898   1.1    nonaka 		    ic->ic_opmode == IEEE80211_M_HOSTAP) {
   1899   1.1    nonaka 			/* Stop BCN */
   1900   1.1    nonaka 			urtwn_write_1(sc, R92C_BCN_CTRL,
   1901   1.1    nonaka 			    urtwn_read_1(sc, R92C_BCN_CTRL) &
   1902   1.1    nonaka 			    ~(R92C_BCN_CTRL_EN_BCN | R92C_BCN_CTRL_TXBCN_RPT));
   1903   1.1    nonaka 		}
   1904   1.1    nonaka 
   1905   1.1    nonaka 		/* Reset EDCA parameters. */
   1906   1.1    nonaka 		urtwn_write_4(sc, R92C_EDCA_VO_PARAM, 0x002f3217);
   1907   1.1    nonaka 		urtwn_write_4(sc, R92C_EDCA_VI_PARAM, 0x005e4317);
   1908   1.1    nonaka 		urtwn_write_4(sc, R92C_EDCA_BE_PARAM, 0x00105320);
   1909   1.1    nonaka 		urtwn_write_4(sc, R92C_EDCA_BK_PARAM, 0x0000a444);
   1910   1.1    nonaka 
   1911   1.1    nonaka 		/* flush all cam entries */
   1912   1.1    nonaka 		urtwn_cam_init(sc);
   1913   1.1    nonaka 		break;
   1914   1.1    nonaka 	}
   1915   1.1    nonaka 
   1916   1.1    nonaka 	switch (nstate) {
   1917   1.1    nonaka 	case IEEE80211_S_INIT:
   1918   1.1    nonaka 		/* Turn link LED off. */
   1919   1.1    nonaka 		urtwn_set_led(sc, URTWN_LED_LINK, 0);
   1920   1.1    nonaka 		break;
   1921   1.1    nonaka 
   1922   1.1    nonaka 	case IEEE80211_S_SCAN:
   1923   1.1    nonaka 		if (ostate != IEEE80211_S_SCAN) {
   1924   1.1    nonaka 			/*
   1925   1.1    nonaka 			 * Begin of scanning
   1926   1.1    nonaka 			 */
   1927   1.1    nonaka 
   1928   1.1    nonaka 			/* Set gain for scanning. */
   1929   1.1    nonaka 			reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(0));
   1930   1.1    nonaka 			reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20);
   1931   1.1    nonaka 			urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), reg);
   1932   1.1    nonaka 
   1933  1.32    nonaka 			if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
   1934  1.32    nonaka 				reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(1));
   1935  1.32    nonaka 				reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20);
   1936  1.32    nonaka 				urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(1), reg);
   1937  1.32    nonaka 			}
   1938   1.1    nonaka 
   1939   1.1    nonaka 			/* Set media status to 'No Link'. */
   1940   1.1    nonaka 			urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
   1941   1.1    nonaka 
   1942   1.1    nonaka 			/* Allow Rx from any BSSID. */
   1943   1.1    nonaka 			urtwn_write_4(sc, R92C_RCR,
   1944   1.1    nonaka 			    urtwn_read_4(sc, R92C_RCR) &
   1945   1.1    nonaka 			    ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
   1946   1.1    nonaka 
   1947   1.1    nonaka 			/* Stop Rx of data frames. */
   1948   1.1    nonaka 			urtwn_write_2(sc, R92C_RXFLTMAP2, 0);
   1949   1.1    nonaka 
   1950   1.1    nonaka 			/* Disable update TSF */
   1951   1.1    nonaka 			urtwn_write_1(sc, R92C_BCN_CTRL,
   1952   1.1    nonaka 			    urtwn_read_1(sc, R92C_BCN_CTRL) |
   1953   1.1    nonaka 			      R92C_BCN_CTRL_DIS_TSF_UDT0);
   1954   1.1    nonaka 		}
   1955   1.1    nonaka 
   1956   1.1    nonaka 		/* Make link LED blink during scan. */
   1957   1.1    nonaka 		urtwn_set_led(sc, URTWN_LED_LINK, !sc->ledlink);
   1958   1.1    nonaka 
   1959   1.1    nonaka 		/* Pause AC Tx queues. */
   1960   1.1    nonaka 		urtwn_write_1(sc, R92C_TXPAUSE,
   1961   1.1    nonaka 		    urtwn_read_1(sc, R92C_TXPAUSE) | 0x0f);
   1962   1.1    nonaka 
   1963   1.1    nonaka 		urtwn_set_chan(sc, ic->ic_curchan,
   1964   1.1    nonaka 		    IEEE80211_HTINFO_2NDCHAN_NONE);
   1965   1.1    nonaka 
   1966   1.1    nonaka 		/* Start periodic scan. */
   1967   1.1    nonaka 		if (!sc->sc_dying)
   1968   1.1    nonaka 			callout_schedule(&sc->sc_scan_to, hz / 5);
   1969   1.1    nonaka 		break;
   1970   1.1    nonaka 
   1971   1.1    nonaka 	case IEEE80211_S_AUTH:
   1972   1.1    nonaka 		/* Set initial gain under link. */
   1973   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(0));
   1974   1.1    nonaka 		reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x32);
   1975   1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), reg);
   1976   1.1    nonaka 
   1977  1.32    nonaka 		if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
   1978  1.32    nonaka 			reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(1));
   1979  1.32    nonaka 			reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x32);
   1980  1.32    nonaka 			urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(1), reg);
   1981  1.32    nonaka 		}
   1982   1.1    nonaka 
   1983   1.1    nonaka 		/* Set media status to 'No Link'. */
   1984   1.1    nonaka 		urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
   1985   1.1    nonaka 
   1986   1.1    nonaka 		/* Allow Rx from any BSSID. */
   1987   1.1    nonaka 		urtwn_write_4(sc, R92C_RCR,
   1988   1.1    nonaka 		    urtwn_read_4(sc, R92C_RCR) &
   1989   1.1    nonaka 		      ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
   1990   1.1    nonaka 
   1991   1.1    nonaka 		urtwn_set_chan(sc, ic->ic_curchan,
   1992   1.1    nonaka 		    IEEE80211_HTINFO_2NDCHAN_NONE);
   1993   1.1    nonaka 		break;
   1994   1.1    nonaka 
   1995   1.1    nonaka 	case IEEE80211_S_ASSOC:
   1996   1.1    nonaka 		break;
   1997   1.1    nonaka 
   1998   1.1    nonaka 	case IEEE80211_S_RUN:
   1999   1.1    nonaka 		ni = ic->ic_bss;
   2000   1.1    nonaka 
   2001   1.1    nonaka 		/* XXX: Set 20MHz mode */
   2002   1.1    nonaka 		urtwn_set_chan(sc, ic->ic_curchan,
   2003   1.1    nonaka 		    IEEE80211_HTINFO_2NDCHAN_NONE);
   2004   1.1    nonaka 
   2005   1.1    nonaka 		if (ic->ic_opmode == IEEE80211_M_MONITOR) {
   2006   1.1    nonaka 			/* Back to 20MHz mode */
   2007  1.13  jmcneill 			urtwn_set_chan(sc, ic->ic_curchan,
   2008   1.1    nonaka 			    IEEE80211_HTINFO_2NDCHAN_NONE);
   2009   1.1    nonaka 
   2010  1.19  christos 			/* Set media status to 'No Link'. */
   2011  1.19  christos 			urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
   2012  1.19  christos 
   2013   1.1    nonaka 			/* Enable Rx of data frames. */
   2014   1.1    nonaka 			urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
   2015   1.1    nonaka 
   2016  1.19  christos 			/* Allow Rx from any BSSID. */
   2017  1.19  christos 			urtwn_write_4(sc, R92C_RCR,
   2018  1.19  christos 			    urtwn_read_4(sc, R92C_RCR) &
   2019  1.19  christos 			    ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
   2020  1.19  christos 
   2021  1.19  christos 			/* Accept Rx data/control/management frames */
   2022  1.19  christos 			urtwn_write_4(sc, R92C_RCR,
   2023  1.19  christos 			    urtwn_read_4(sc, R92C_RCR) |
   2024  1.19  christos 			    R92C_RCR_ADF | R92C_RCR_ACF | R92C_RCR_AMF);
   2025  1.19  christos 
   2026   1.1    nonaka 			/* Turn link LED on. */
   2027   1.1    nonaka 			urtwn_set_led(sc, URTWN_LED_LINK, 1);
   2028   1.1    nonaka 			break;
   2029   1.1    nonaka 		}
   2030   1.1    nonaka 
   2031   1.1    nonaka 		/* Set media status to 'Associated'. */
   2032   1.1    nonaka 		urtwn_set_nettype0_msr(sc, urtwn_get_nettype(sc));
   2033   1.1    nonaka 
   2034   1.1    nonaka 		/* Set BSSID. */
   2035   1.1    nonaka 		urtwn_write_4(sc, R92C_BSSID + 0, LE_READ_4(&ni->ni_bssid[0]));
   2036   1.1    nonaka 		urtwn_write_4(sc, R92C_BSSID + 4, LE_READ_2(&ni->ni_bssid[4]));
   2037   1.1    nonaka 
   2038   1.1    nonaka 		if (ic->ic_curmode == IEEE80211_MODE_11B) {
   2039   1.1    nonaka 			urtwn_write_1(sc, R92C_INIRTS_RATE_SEL, 0);
   2040   1.1    nonaka 		} else {
   2041   1.1    nonaka 			/* 802.11b/g */
   2042   1.1    nonaka 			urtwn_write_1(sc, R92C_INIRTS_RATE_SEL, 3);
   2043   1.1    nonaka 		}
   2044   1.1    nonaka 
   2045   1.1    nonaka 		/* Enable Rx of data frames. */
   2046   1.1    nonaka 		urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
   2047   1.1    nonaka 
   2048   1.1    nonaka 		/* Set beacon interval. */
   2049   1.1    nonaka 		urtwn_write_2(sc, R92C_BCN_INTERVAL, ni->ni_intval);
   2050   1.1    nonaka 
   2051  1.28  christos 		msr = urtwn_read_1(sc, R92C_MSR);
   2052  1.29  christos 		msr &= R92C_MSR_MASK;
   2053  1.26  christos 		switch (ic->ic_opmode) {
   2054  1.26  christos 		case IEEE80211_M_STA:
   2055   1.1    nonaka 			/* Allow Rx from our BSSID only. */
   2056   1.1    nonaka 			urtwn_write_4(sc, R92C_RCR,
   2057   1.1    nonaka 			    urtwn_read_4(sc, R92C_RCR) |
   2058   1.1    nonaka 			      R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN);
   2059   1.1    nonaka 
   2060   1.1    nonaka 			/* Enable TSF synchronization. */
   2061   1.1    nonaka 			urtwn_tsf_sync_enable(sc);
   2062  1.27    nonaka 
   2063  1.28  christos 			msr |= R92C_MSR_INFRA;
   2064  1.27    nonaka 			break;
   2065  1.26  christos 		case IEEE80211_M_HOSTAP:
   2066  1.28  christos 			urtwn_write_2(sc, R92C_BCNTCFG, 0x000f);
   2067  1.26  christos 
   2068  1.28  christos 			/* Allow Rx from any BSSID. */
   2069  1.28  christos 			urtwn_write_4(sc, R92C_RCR,
   2070  1.28  christos 			    urtwn_read_4(sc, R92C_RCR) &
   2071  1.28  christos 			    ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
   2072  1.28  christos 
   2073  1.28  christos 			/* Reset TSF timer to zero. */
   2074  1.28  christos 			reg = urtwn_read_4(sc, R92C_TCR);
   2075  1.28  christos 			reg &= ~0x01;
   2076  1.28  christos 			urtwn_write_4(sc, R92C_TCR, reg);
   2077  1.28  christos 			reg |= 0x01;
   2078  1.28  christos 			urtwn_write_4(sc, R92C_TCR, reg);
   2079  1.27    nonaka 
   2080  1.28  christos 			msr |= R92C_MSR_AP;
   2081  1.26  christos 			break;
   2082  1.29  christos 		default:
   2083  1.29  christos 			msr |= R92C_MSR_ADHOC;
   2084  1.29  christos 			break;
   2085  1.28  christos 		}
   2086  1.28  christos 		urtwn_write_1(sc, R92C_MSR, msr);
   2087   1.1    nonaka 
   2088   1.1    nonaka 		sifs_time = 10;
   2089   1.1    nonaka 		urtwn_write_1(sc, R92C_SIFS_CCK + 1, sifs_time);
   2090   1.1    nonaka 		urtwn_write_1(sc, R92C_SIFS_OFDM + 1, sifs_time);
   2091   1.1    nonaka 		urtwn_write_1(sc, R92C_SPEC_SIFS + 1, sifs_time);
   2092   1.1    nonaka 		urtwn_write_1(sc, R92C_MAC_SPEC_SIFS + 1, sifs_time);
   2093   1.1    nonaka 		urtwn_write_1(sc, R92C_R2T_SIFS + 1, sifs_time);
   2094   1.1    nonaka 		urtwn_write_1(sc, R92C_T2T_SIFS + 1, sifs_time);
   2095   1.1    nonaka 
   2096  1.57  dholland 		/* Initialize rate adaptation. */
   2097  1.49       nat 		if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   2098  1.49       nat 		    ISSET(sc->chip, URTWN_CHIP_92EU))
   2099  1.32    nonaka 			ni->ni_txrate = ni->ni_rates.rs_nrates - 1;
   2100  1.32    nonaka 		else
   2101  1.32    nonaka 			urtwn_ra_init(sc);
   2102   1.1    nonaka 
   2103   1.1    nonaka 		/* Turn link LED on. */
   2104   1.1    nonaka 		urtwn_set_led(sc, URTWN_LED_LINK, 1);
   2105   1.1    nonaka 
   2106   1.1    nonaka 		/* Reset average RSSI. */
   2107   1.1    nonaka 		sc->avg_pwdb = -1;
   2108   1.1    nonaka 
   2109   1.1    nonaka 		/* Reset temperature calibration state machine. */
   2110   1.1    nonaka 		sc->thcal_state = 0;
   2111   1.1    nonaka 		sc->thcal_lctemp = 0;
   2112   1.1    nonaka 
   2113   1.1    nonaka 		/* Start periodic calibration. */
   2114   1.1    nonaka 		if (!sc->sc_dying)
   2115   1.1    nonaka 			callout_schedule(&sc->sc_calib_to, hz);
   2116   1.1    nonaka 		break;
   2117   1.1    nonaka 	}
   2118   1.1    nonaka 
   2119   1.1    nonaka 	(*sc->sc_newstate)(ic, nstate, cmd->arg);
   2120   1.1    nonaka 
   2121  1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   2122   1.1    nonaka 	splx(s);
   2123   1.1    nonaka }
   2124   1.1    nonaka 
   2125   1.1    nonaka static int
   2126   1.1    nonaka urtwn_wme_update(struct ieee80211com *ic)
   2127   1.1    nonaka {
   2128   1.1    nonaka 	struct urtwn_softc *sc = ic->ic_ifp->if_softc;
   2129   1.1    nonaka 
   2130   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2131   1.1    nonaka 
   2132   1.1    nonaka 	/* don't override default WME values if WME is not actually enabled */
   2133   1.1    nonaka 	if (!(ic->ic_flags & IEEE80211_F_WME))
   2134  1.42     skrll 		return 0;
   2135   1.1    nonaka 
   2136   1.1    nonaka 	/* Do it in a process context. */
   2137   1.1    nonaka 	urtwn_do_async(sc, urtwn_wme_update_cb, NULL, 0);
   2138  1.42     skrll 	return 0;
   2139   1.1    nonaka }
   2140   1.1    nonaka 
   2141   1.1    nonaka static void
   2142   1.1    nonaka urtwn_wme_update_cb(struct urtwn_softc *sc, void *arg)
   2143   1.1    nonaka {
   2144   1.1    nonaka 	static const uint16_t ac2reg[WME_NUM_AC] = {
   2145   1.1    nonaka 		R92C_EDCA_BE_PARAM,
   2146   1.1    nonaka 		R92C_EDCA_BK_PARAM,
   2147   1.1    nonaka 		R92C_EDCA_VI_PARAM,
   2148   1.1    nonaka 		R92C_EDCA_VO_PARAM
   2149   1.1    nonaka 	};
   2150   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2151   1.1    nonaka 	const struct wmeParams *wmep;
   2152   1.1    nonaka 	int ac, aifs, slottime;
   2153   1.1    nonaka 	int s;
   2154   1.1    nonaka 
   2155   1.1    nonaka 	DPRINTFN(DBG_FN|DBG_STM, ("%s: %s\n", device_xname(sc->sc_dev),
   2156   1.1    nonaka 	    __func__));
   2157   1.1    nonaka 
   2158   1.1    nonaka 	s = splnet();
   2159  1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   2160   1.1    nonaka 	slottime = (ic->ic_flags & IEEE80211_F_SHSLOT) ? 9 : 20;
   2161   1.1    nonaka 	for (ac = 0; ac < WME_NUM_AC; ac++) {
   2162   1.1    nonaka 		wmep = &ic->ic_wme.wme_chanParams.cap_wmeParams[ac];
   2163   1.1    nonaka 		/* AIFS[AC] = AIFSN[AC] * aSlotTime + aSIFSTime. */
   2164   1.1    nonaka 		aifs = wmep->wmep_aifsn * slottime + 10;
   2165   1.1    nonaka 		urtwn_write_4(sc, ac2reg[ac],
   2166   1.1    nonaka 		    SM(R92C_EDCA_PARAM_TXOP, wmep->wmep_txopLimit) |
   2167   1.1    nonaka 		    SM(R92C_EDCA_PARAM_ECWMIN, wmep->wmep_logcwmin) |
   2168   1.1    nonaka 		    SM(R92C_EDCA_PARAM_ECWMAX, wmep->wmep_logcwmax) |
   2169   1.1    nonaka 		    SM(R92C_EDCA_PARAM_AIFS, aifs));
   2170   1.1    nonaka 	}
   2171  1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   2172   1.1    nonaka 	splx(s);
   2173   1.1    nonaka }
   2174   1.1    nonaka 
   2175   1.1    nonaka static void
   2176   1.1    nonaka urtwn_update_avgrssi(struct urtwn_softc *sc, int rate, int8_t rssi)
   2177   1.1    nonaka {
   2178   1.1    nonaka 	int pwdb;
   2179   1.1    nonaka 
   2180   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: rate=%d, rsst=%d\n",
   2181   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, rate, rssi));
   2182   1.1    nonaka 
   2183   1.1    nonaka 	/* Convert antenna signal to percentage. */
   2184   1.1    nonaka 	if (rssi <= -100 || rssi >= 20)
   2185   1.1    nonaka 		pwdb = 0;
   2186   1.1    nonaka 	else if (rssi >= 0)
   2187   1.1    nonaka 		pwdb = 100;
   2188   1.1    nonaka 	else
   2189   1.1    nonaka 		pwdb = 100 + rssi;
   2190  1.32    nonaka 	if (!ISSET(sc->chip, URTWN_CHIP_88E)) {
   2191  1.32    nonaka 		if (rate <= 3) {
   2192  1.32    nonaka 			/* CCK gain is smaller than OFDM/MCS gain. */
   2193  1.32    nonaka 			pwdb += 6;
   2194  1.32    nonaka 			if (pwdb > 100)
   2195  1.32    nonaka 				pwdb = 100;
   2196  1.32    nonaka 			if (pwdb <= 14)
   2197  1.32    nonaka 				pwdb -= 4;
   2198  1.32    nonaka 			else if (pwdb <= 26)
   2199  1.32    nonaka 				pwdb -= 8;
   2200  1.32    nonaka 			else if (pwdb <= 34)
   2201  1.32    nonaka 				pwdb -= 6;
   2202  1.32    nonaka 			else if (pwdb <= 42)
   2203  1.32    nonaka 				pwdb -= 2;
   2204  1.32    nonaka 		}
   2205   1.1    nonaka 	}
   2206   1.1    nonaka 	if (sc->avg_pwdb == -1)	/* Init. */
   2207   1.1    nonaka 		sc->avg_pwdb = pwdb;
   2208   1.1    nonaka 	else if (sc->avg_pwdb < pwdb)
   2209   1.1    nonaka 		sc->avg_pwdb = ((sc->avg_pwdb * 19 + pwdb) / 20) + 1;
   2210   1.1    nonaka 	else
   2211   1.1    nonaka 		sc->avg_pwdb = ((sc->avg_pwdb * 19 + pwdb) / 20);
   2212   1.1    nonaka 
   2213  1.12  christos 	DPRINTFN(DBG_RF, ("%s: %s: rate=%d rssi=%d PWDB=%d EMA=%d\n",
   2214  1.12  christos 		     device_xname(sc->sc_dev), __func__,
   2215  1.12  christos 		     rate, rssi, pwdb, sc->avg_pwdb));
   2216   1.1    nonaka }
   2217   1.1    nonaka 
   2218   1.1    nonaka static int8_t
   2219   1.1    nonaka urtwn_get_rssi(struct urtwn_softc *sc, int rate, void *physt)
   2220   1.1    nonaka {
   2221   1.1    nonaka 	static const int8_t cckoff[] = { 16, -12, -26, -46 };
   2222   1.1    nonaka 	struct r92c_rx_phystat *phy;
   2223   1.1    nonaka 	struct r92c_rx_cck *cck;
   2224   1.1    nonaka 	uint8_t rpt;
   2225   1.1    nonaka 	int8_t rssi;
   2226   1.1    nonaka 
   2227   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: rate=%d\n", device_xname(sc->sc_dev),
   2228   1.1    nonaka 	    __func__, rate));
   2229   1.1    nonaka 
   2230   1.1    nonaka 	if (rate <= 3) {
   2231   1.1    nonaka 		cck = (struct r92c_rx_cck *)physt;
   2232   1.1    nonaka 		if (ISSET(sc->sc_flags, URTWN_FLAG_CCK_HIPWR)) {
   2233   1.1    nonaka 			rpt = (cck->agc_rpt >> 5) & 0x3;
   2234   1.1    nonaka 			rssi = (cck->agc_rpt & 0x1f) << 1;
   2235   1.1    nonaka 		} else {
   2236   1.1    nonaka 			rpt = (cck->agc_rpt >> 6) & 0x3;
   2237   1.1    nonaka 			rssi = cck->agc_rpt & 0x3e;
   2238   1.1    nonaka 		}
   2239   1.1    nonaka 		rssi = cckoff[rpt] - rssi;
   2240   1.1    nonaka 	} else {	/* OFDM/HT. */
   2241   1.1    nonaka 		phy = (struct r92c_rx_phystat *)physt;
   2242   1.1    nonaka 		rssi = ((le32toh(phy->phydw1) >> 1) & 0x7f) - 110;
   2243   1.1    nonaka 	}
   2244  1.42     skrll 	return rssi;
   2245   1.1    nonaka }
   2246   1.1    nonaka 
   2247  1.32    nonaka static int8_t
   2248  1.32    nonaka urtwn_r88e_get_rssi(struct urtwn_softc *sc, int rate, void *physt)
   2249  1.32    nonaka {
   2250  1.32    nonaka 	struct r92c_rx_phystat *phy;
   2251  1.32    nonaka 	struct r88e_rx_cck *cck;
   2252  1.32    nonaka 	uint8_t cck_agc_rpt, lna_idx, vga_idx;
   2253  1.32    nonaka 	int8_t rssi;
   2254  1.32    nonaka 
   2255  1.32    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: rate=%d\n", device_xname(sc->sc_dev),
   2256  1.32    nonaka 	    __func__, rate));
   2257  1.32    nonaka 
   2258  1.32    nonaka 	rssi = 0;
   2259  1.32    nonaka 	if (rate <= 3) {
   2260  1.32    nonaka 		cck = (struct r88e_rx_cck *)physt;
   2261  1.32    nonaka 		cck_agc_rpt = cck->agc_rpt;
   2262  1.32    nonaka 		lna_idx = (cck_agc_rpt & 0xe0) >> 5;
   2263  1.32    nonaka 		vga_idx = cck_agc_rpt & 0x1f;
   2264  1.32    nonaka 		switch (lna_idx) {
   2265  1.32    nonaka 		case 7:
   2266  1.32    nonaka 			if (vga_idx <= 27)
   2267  1.32    nonaka 				rssi = -100 + 2* (27 - vga_idx);
   2268  1.32    nonaka 			else
   2269  1.32    nonaka 				rssi = -100;
   2270  1.32    nonaka 			break;
   2271  1.32    nonaka 		case 6:
   2272  1.32    nonaka 			rssi = -48 + 2 * (2 - vga_idx);
   2273  1.32    nonaka 			break;
   2274  1.32    nonaka 		case 5:
   2275  1.32    nonaka 			rssi = -42 + 2 * (7 - vga_idx);
   2276  1.32    nonaka 			break;
   2277  1.32    nonaka 		case 4:
   2278  1.32    nonaka 			rssi = -36 + 2 * (7 - vga_idx);
   2279  1.32    nonaka 			break;
   2280  1.32    nonaka 		case 3:
   2281  1.32    nonaka 			rssi = -24 + 2 * (7 - vga_idx);
   2282  1.32    nonaka 			break;
   2283  1.32    nonaka 		case 2:
   2284  1.32    nonaka 			rssi = -12 + 2 * (5 - vga_idx);
   2285  1.32    nonaka 			break;
   2286  1.32    nonaka 		case 1:
   2287  1.32    nonaka 			rssi = 8 - (2 * vga_idx);
   2288  1.32    nonaka 			break;
   2289  1.32    nonaka 		case 0:
   2290  1.32    nonaka 			rssi = 14 - (2 * vga_idx);
   2291  1.32    nonaka 			break;
   2292  1.32    nonaka 		}
   2293  1.32    nonaka 		rssi += 6;
   2294  1.32    nonaka 	} else {	/* OFDM/HT. */
   2295  1.32    nonaka 		phy = (struct r92c_rx_phystat *)physt;
   2296  1.32    nonaka 		rssi = ((le32toh(phy->phydw1) >> 1) & 0x7f) - 110;
   2297  1.32    nonaka 	}
   2298  1.42     skrll 	return rssi;
   2299  1.32    nonaka }
   2300  1.32    nonaka 
   2301   1.1    nonaka static void
   2302   1.1    nonaka urtwn_rx_frame(struct urtwn_softc *sc, uint8_t *buf, int pktlen)
   2303   1.1    nonaka {
   2304   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2305   1.1    nonaka 	struct ifnet *ifp = ic->ic_ifp;
   2306   1.1    nonaka 	struct ieee80211_frame *wh;
   2307   1.1    nonaka 	struct ieee80211_node *ni;
   2308  1.60   thorpej 	struct r92c_rx_desc_usb *stat;
   2309   1.1    nonaka 	uint32_t rxdw0, rxdw3;
   2310   1.1    nonaka 	struct mbuf *m;
   2311   1.1    nonaka 	uint8_t rate;
   2312   1.1    nonaka 	int8_t rssi = 0;
   2313   1.1    nonaka 	int s, infosz;
   2314   1.1    nonaka 
   2315   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: buf=%p, pktlen=%d\n",
   2316   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, buf, pktlen));
   2317   1.1    nonaka 
   2318  1.60   thorpej 	stat = (struct r92c_rx_desc_usb *)buf;
   2319   1.1    nonaka 	rxdw0 = le32toh(stat->rxdw0);
   2320   1.1    nonaka 	rxdw3 = le32toh(stat->rxdw3);
   2321   1.1    nonaka 
   2322   1.1    nonaka 	if (__predict_false(rxdw0 & (R92C_RXDW0_CRCERR | R92C_RXDW0_ICVERR))) {
   2323   1.1    nonaka 		/*
   2324   1.1    nonaka 		 * This should not happen since we setup our Rx filter
   2325   1.1    nonaka 		 * to not receive these frames.
   2326   1.1    nonaka 		 */
   2327   1.1    nonaka 		DPRINTFN(DBG_RX, ("%s: %s: CRC error\n",
   2328   1.1    nonaka 		    device_xname(sc->sc_dev), __func__));
   2329   1.1    nonaka 		ifp->if_ierrors++;
   2330   1.1    nonaka 		return;
   2331   1.1    nonaka 	}
   2332  1.19  christos 	/*
   2333  1.19  christos 	 * XXX: This will drop most control packets.  Do we really
   2334  1.19  christos 	 * want this in IEEE80211_M_MONITOR mode?
   2335  1.19  christos 	 */
   2336  1.22  christos //	if (__predict_false(pktlen < (int)sizeof(*wh))) {
   2337  1.22  christos 	if (__predict_false(pktlen < (int)sizeof(struct ieee80211_frame_ack))) {
   2338   1.1    nonaka 		DPRINTFN(DBG_RX, ("%s: %s: packet too short %d\n",
   2339   1.1    nonaka 		    device_xname(sc->sc_dev), __func__, pktlen));
   2340   1.1    nonaka 		ic->ic_stats.is_rx_tooshort++;
   2341   1.1    nonaka 		ifp->if_ierrors++;
   2342   1.1    nonaka 		return;
   2343   1.1    nonaka 	}
   2344   1.1    nonaka 	if (__predict_false(pktlen > MCLBYTES)) {
   2345   1.1    nonaka 		DPRINTFN(DBG_RX, ("%s: %s: packet too big %d\n",
   2346   1.1    nonaka 		    device_xname(sc->sc_dev), __func__, pktlen));
   2347   1.1    nonaka 		ifp->if_ierrors++;
   2348   1.1    nonaka 		return;
   2349   1.1    nonaka 	}
   2350   1.1    nonaka 
   2351   1.1    nonaka 	rate = MS(rxdw3, R92C_RXDW3_RATE);
   2352   1.1    nonaka 	infosz = MS(rxdw0, R92C_RXDW0_INFOSZ) * 8;
   2353   1.1    nonaka 
   2354   1.1    nonaka 	/* Get RSSI from PHY status descriptor if present. */
   2355   1.1    nonaka 	if (infosz != 0 && (rxdw0 & R92C_RXDW0_PHYST)) {
   2356  1.49       nat 		if (!ISSET(sc->chip, URTWN_CHIP_92C))
   2357  1.32    nonaka 			rssi = urtwn_r88e_get_rssi(sc, rate, &stat[1]);
   2358  1.32    nonaka 		else
   2359  1.32    nonaka 			rssi = urtwn_get_rssi(sc, rate, &stat[1]);
   2360   1.1    nonaka 		/* Update our average RSSI. */
   2361   1.1    nonaka 		urtwn_update_avgrssi(sc, rate, rssi);
   2362   1.1    nonaka 	}
   2363   1.1    nonaka 
   2364   1.1    nonaka 	DPRINTFN(DBG_RX, ("%s: %s: Rx frame len=%d rate=%d infosz=%d rssi=%d\n",
   2365   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, pktlen, rate, infosz, rssi));
   2366   1.1    nonaka 
   2367   1.1    nonaka 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   2368   1.1    nonaka 	if (__predict_false(m == NULL)) {
   2369   1.1    nonaka 		aprint_error_dev(sc->sc_dev, "couldn't allocate rx mbuf\n");
   2370   1.1    nonaka 		ic->ic_stats.is_rx_nobuf++;
   2371   1.1    nonaka 		ifp->if_ierrors++;
   2372   1.1    nonaka 		return;
   2373   1.1    nonaka 	}
   2374   1.1    nonaka 	if (pktlen > (int)MHLEN) {
   2375   1.1    nonaka 		MCLGET(m, M_DONTWAIT);
   2376   1.1    nonaka 		if (__predict_false(!(m->m_flags & M_EXT))) {
   2377   1.1    nonaka 			aprint_error_dev(sc->sc_dev,
   2378   1.1    nonaka 			    "couldn't allocate rx mbuf cluster\n");
   2379   1.1    nonaka 			m_freem(m);
   2380   1.1    nonaka 			ic->ic_stats.is_rx_nobuf++;
   2381   1.1    nonaka 			ifp->if_ierrors++;
   2382   1.1    nonaka 			return;
   2383   1.1    nonaka 		}
   2384   1.1    nonaka 	}
   2385   1.1    nonaka 
   2386   1.1    nonaka 	/* Finalize mbuf. */
   2387  1.45     ozaki 	m_set_rcvif(m, ifp);
   2388   1.1    nonaka 	wh = (struct ieee80211_frame *)((uint8_t *)&stat[1] + infosz);
   2389   1.1    nonaka 	memcpy(mtod(m, uint8_t *), wh, pktlen);
   2390   1.1    nonaka 	m->m_pkthdr.len = m->m_len = pktlen;
   2391   1.1    nonaka 
   2392   1.1    nonaka 	s = splnet();
   2393   1.1    nonaka 	if (__predict_false(sc->sc_drvbpf != NULL)) {
   2394   1.1    nonaka 		struct urtwn_rx_radiotap_header *tap = &sc->sc_rxtap;
   2395   1.1    nonaka 
   2396  1.19  christos 		tap->wr_flags = 0;
   2397   1.1    nonaka 		if (!(rxdw3 & R92C_RXDW3_HT)) {
   2398   1.1    nonaka 			switch (rate) {
   2399   1.1    nonaka 			/* CCK. */
   2400   1.1    nonaka 			case  0: tap->wr_rate =   2; break;
   2401   1.1    nonaka 			case  1: tap->wr_rate =   4; break;
   2402   1.1    nonaka 			case  2: tap->wr_rate =  11; break;
   2403   1.1    nonaka 			case  3: tap->wr_rate =  22; break;
   2404   1.1    nonaka 			/* OFDM. */
   2405   1.1    nonaka 			case  4: tap->wr_rate =  12; break;
   2406   1.1    nonaka 			case  5: tap->wr_rate =  18; break;
   2407   1.1    nonaka 			case  6: tap->wr_rate =  24; break;
   2408   1.1    nonaka 			case  7: tap->wr_rate =  36; break;
   2409   1.1    nonaka 			case  8: tap->wr_rate =  48; break;
   2410   1.1    nonaka 			case  9: tap->wr_rate =  72; break;
   2411   1.1    nonaka 			case 10: tap->wr_rate =  96; break;
   2412   1.1    nonaka 			case 11: tap->wr_rate = 108; break;
   2413   1.1    nonaka 			}
   2414   1.1    nonaka 		} else if (rate >= 12) {	/* MCS0~15. */
   2415   1.1    nonaka 			/* Bit 7 set means HT MCS instead of rate. */
   2416   1.1    nonaka 			tap->wr_rate = 0x80 | (rate - 12);
   2417   1.1    nonaka 		}
   2418   1.1    nonaka 		tap->wr_dbm_antsignal = rssi;
   2419  1.13  jmcneill 		tap->wr_chan_freq = htole16(ic->ic_curchan->ic_freq);
   2420  1.13  jmcneill 		tap->wr_chan_flags = htole16(ic->ic_curchan->ic_flags);
   2421   1.1    nonaka 
   2422  1.59   msaitoh 		bpf_mtap2(sc->sc_drvbpf, tap, sc->sc_rxtap_len, m, BPF_D_IN);
   2423   1.1    nonaka 	}
   2424   1.1    nonaka 
   2425   1.1    nonaka 	ni = ieee80211_find_rxnode(ic, (struct ieee80211_frame_min *)wh);
   2426   1.1    nonaka 
   2427   1.1    nonaka 	/* push the frame up to the 802.11 stack */
   2428   1.1    nonaka 	ieee80211_input(ic, m, ni, rssi, 0);
   2429   1.1    nonaka 
   2430   1.1    nonaka 	/* Node is no longer needed. */
   2431   1.1    nonaka 	ieee80211_free_node(ni);
   2432   1.1    nonaka 
   2433   1.1    nonaka 	splx(s);
   2434   1.1    nonaka }
   2435   1.1    nonaka 
   2436   1.1    nonaka static void
   2437  1.42     skrll urtwn_rxeof(struct usbd_xfer *xfer, void *priv, usbd_status status)
   2438   1.1    nonaka {
   2439   1.1    nonaka 	struct urtwn_rx_data *data = priv;
   2440   1.1    nonaka 	struct urtwn_softc *sc = data->sc;
   2441  1.60   thorpej 	struct r92c_rx_desc_usb *stat;
   2442  1.49       nat 	size_t pidx = data->pidx;
   2443   1.1    nonaka 	uint32_t rxdw0;
   2444   1.1    nonaka 	uint8_t *buf;
   2445   1.1    nonaka 	int len, totlen, pktlen, infosz, npkts;
   2446   1.1    nonaka 
   2447   1.1    nonaka 	DPRINTFN(DBG_FN|DBG_RX, ("%s: %s: status=%d\n",
   2448   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, status));
   2449   1.1    nonaka 
   2450  1.49       nat 	mutex_enter(&sc->sc_rx_mtx);
   2451  1.49       nat 	TAILQ_REMOVE(&sc->rx_free_list[pidx], data, next);
   2452  1.49       nat 	TAILQ_INSERT_TAIL(&sc->rx_free_list[pidx], data, next);
   2453  1.49       nat 	/* Put this Rx buffer back to our free list. */
   2454  1.49       nat 	mutex_exit(&sc->sc_rx_mtx);
   2455  1.49       nat 
   2456   1.1    nonaka 	if (__predict_false(status != USBD_NORMAL_COMPLETION)) {
   2457   1.1    nonaka 		if (status == USBD_STALLED)
   2458  1.49       nat 			usbd_clear_endpoint_stall_async(sc->rx_pipe[pidx]);
   2459   1.1    nonaka 		else if (status != USBD_CANCELLED)
   2460   1.1    nonaka 			goto resubmit;
   2461   1.1    nonaka 		return;
   2462   1.1    nonaka 	}
   2463   1.1    nonaka 	usbd_get_xfer_status(xfer, NULL, NULL, &len, NULL);
   2464   1.1    nonaka 
   2465   1.1    nonaka 	if (__predict_false(len < (int)sizeof(*stat))) {
   2466   1.1    nonaka 		DPRINTFN(DBG_RX, ("%s: %s: xfer too short %d\n",
   2467   1.1    nonaka 		    device_xname(sc->sc_dev), __func__, len));
   2468   1.1    nonaka 		goto resubmit;
   2469   1.1    nonaka 	}
   2470   1.1    nonaka 	buf = data->buf;
   2471   1.1    nonaka 
   2472   1.1    nonaka 	/* Get the number of encapsulated frames. */
   2473  1.60   thorpej 	stat = (struct r92c_rx_desc_usb *)buf;
   2474   1.1    nonaka 	npkts = MS(le32toh(stat->rxdw2), R92C_RXDW2_PKTCNT);
   2475   1.1    nonaka 	DPRINTFN(DBG_RX, ("%s: %s: Rx %d frames in one chunk\n",
   2476   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, npkts));
   2477   1.1    nonaka 
   2478   1.1    nonaka 	/* Process all of them. */
   2479   1.1    nonaka 	while (npkts-- > 0) {
   2480   1.1    nonaka 		if (__predict_false(len < (int)sizeof(*stat))) {
   2481   1.1    nonaka 			DPRINTFN(DBG_RX,
   2482   1.1    nonaka 			    ("%s: %s: len(%d) is short than header\n",
   2483   1.1    nonaka 			    device_xname(sc->sc_dev), __func__, len));
   2484   1.1    nonaka 			break;
   2485   1.1    nonaka 		}
   2486  1.60   thorpej 		stat = (struct r92c_rx_desc_usb *)buf;
   2487   1.1    nonaka 		rxdw0 = le32toh(stat->rxdw0);
   2488   1.1    nonaka 
   2489   1.1    nonaka 		pktlen = MS(rxdw0, R92C_RXDW0_PKTLEN);
   2490   1.1    nonaka 		if (__predict_false(pktlen == 0)) {
   2491   1.1    nonaka 			DPRINTFN(DBG_RX, ("%s: %s: pktlen is 0 byte\n",
   2492   1.1    nonaka 			    device_xname(sc->sc_dev), __func__));
   2493  1.19  christos 			break;
   2494   1.1    nonaka 		}
   2495   1.1    nonaka 
   2496   1.1    nonaka 		infosz = MS(rxdw0, R92C_RXDW0_INFOSZ) * 8;
   2497   1.1    nonaka 
   2498   1.1    nonaka 		/* Make sure everything fits in xfer. */
   2499   1.1    nonaka 		totlen = sizeof(*stat) + infosz + pktlen;
   2500   1.1    nonaka 		if (__predict_false(totlen > len)) {
   2501   1.1    nonaka 			DPRINTFN(DBG_RX, ("%s: %s: pktlen %d(%d+%d+%d) > %d\n",
   2502   1.1    nonaka 			    device_xname(sc->sc_dev), __func__, totlen,
   2503   1.1    nonaka 			    (int)sizeof(*stat), infosz, pktlen, len));
   2504   1.1    nonaka 			break;
   2505   1.1    nonaka 		}
   2506   1.1    nonaka 
   2507   1.1    nonaka 		/* Process 802.11 frame. */
   2508   1.1    nonaka 		urtwn_rx_frame(sc, buf, pktlen);
   2509   1.1    nonaka 
   2510   1.1    nonaka 		/* Next chunk is 128-byte aligned. */
   2511   1.1    nonaka 		totlen = roundup2(totlen, 128);
   2512   1.1    nonaka 		buf += totlen;
   2513   1.1    nonaka 		len -= totlen;
   2514   1.1    nonaka 	}
   2515   1.1    nonaka 
   2516   1.1    nonaka  resubmit:
   2517   1.1    nonaka 	/* Setup a new transfer. */
   2518  1.42     skrll 	usbd_setup_xfer(xfer, data, data->buf, URTWN_RXBUFSZ,
   2519  1.42     skrll 	    USBD_SHORT_XFER_OK, USBD_NO_TIMEOUT, urtwn_rxeof);
   2520   1.1    nonaka 	(void)usbd_transfer(xfer);
   2521   1.1    nonaka }
   2522   1.1    nonaka 
   2523   1.1    nonaka static void
   2524  1.42     skrll urtwn_txeof(struct usbd_xfer *xfer, void *priv, usbd_status status)
   2525   1.1    nonaka {
   2526   1.1    nonaka 	struct urtwn_tx_data *data = priv;
   2527   1.1    nonaka 	struct urtwn_softc *sc = data->sc;
   2528   1.1    nonaka 	struct ifnet *ifp = &sc->sc_if;
   2529  1.42     skrll 	size_t pidx = data->pidx;
   2530   1.1    nonaka 	int s;
   2531   1.1    nonaka 
   2532   1.1    nonaka 	DPRINTFN(DBG_FN|DBG_TX, ("%s: %s: status=%d\n",
   2533   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, status));
   2534   1.1    nonaka 
   2535   1.1    nonaka 	mutex_enter(&sc->sc_tx_mtx);
   2536   1.1    nonaka 	/* Put this Tx buffer back to our free list. */
   2537  1.42     skrll 	TAILQ_INSERT_TAIL(&sc->tx_free_list[pidx], data, next);
   2538   1.1    nonaka 	mutex_exit(&sc->sc_tx_mtx);
   2539   1.1    nonaka 
   2540  1.16  jmcneill 	s = splnet();
   2541  1.16  jmcneill 	sc->tx_timer = 0;
   2542  1.16  jmcneill 	ifp->if_flags &= ~IFF_OACTIVE;
   2543  1.16  jmcneill 
   2544   1.1    nonaka 	if (__predict_false(status != USBD_NORMAL_COMPLETION)) {
   2545   1.1    nonaka 		if (status != USBD_NOT_STARTED && status != USBD_CANCELLED) {
   2546  1.42     skrll 			if (status == USBD_STALLED) {
   2547  1.42     skrll 				struct usbd_pipe *pipe = sc->tx_pipe[pidx];
   2548  1.20  christos 				usbd_clear_endpoint_stall_async(pipe);
   2549  1.42     skrll 			}
   2550  1.49       nat 			printf("ERROR1\n");
   2551   1.1    nonaka 			ifp->if_oerrors++;
   2552   1.1    nonaka 		}
   2553  1.16  jmcneill 		splx(s);
   2554   1.1    nonaka 		return;
   2555   1.1    nonaka 	}
   2556   1.1    nonaka 
   2557  1.21  christos 	ifp->if_opackets++;
   2558  1.16  jmcneill 	urtwn_start(ifp);
   2559  1.49       nat 	splx(s);
   2560   1.1    nonaka 
   2561   1.1    nonaka }
   2562   1.1    nonaka 
   2563   1.1    nonaka static int
   2564  1.12  christos urtwn_tx(struct urtwn_softc *sc, struct mbuf *m, struct ieee80211_node *ni,
   2565  1.12  christos     struct urtwn_tx_data *data)
   2566   1.1    nonaka {
   2567   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2568   1.1    nonaka 	struct ieee80211_frame *wh;
   2569   1.1    nonaka 	struct ieee80211_key *k = NULL;
   2570  1.60   thorpej 	struct r92c_tx_desc_usb *txd;
   2571  1.49       nat 	size_t i, padsize, xferlen, txd_len;
   2572   1.1    nonaka 	uint16_t seq, sum;
   2573  1.42     skrll 	uint8_t raid, type, tid;
   2574  1.22  christos 	int s, hasqos, error;
   2575   1.1    nonaka 
   2576   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2577   1.1    nonaka 
   2578   1.1    nonaka 	wh = mtod(m, struct ieee80211_frame *);
   2579   1.1    nonaka 	type = wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK;
   2580  1.49       nat 	txd_len = sizeof(*txd);
   2581  1.49       nat 
   2582  1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_92EU))
   2583  1.49       nat 		txd_len = 32;
   2584   1.1    nonaka 
   2585   1.1    nonaka 	if (wh->i_fc[1] & IEEE80211_FC1_WEP) {
   2586   1.1    nonaka 		k = ieee80211_crypto_encap(ic, ni, m);
   2587  1.12  christos 		if (k == NULL)
   2588  1.12  christos 			return ENOBUFS;
   2589  1.12  christos 
   2590   1.1    nonaka 		/* packet header may have moved, reset our local pointer */
   2591   1.1    nonaka 		wh = mtod(m, struct ieee80211_frame *);
   2592   1.1    nonaka 	}
   2593   1.1    nonaka 
   2594   1.1    nonaka 	if (__predict_false(sc->sc_drvbpf != NULL)) {
   2595   1.1    nonaka 		struct urtwn_tx_radiotap_header *tap = &sc->sc_txtap;
   2596   1.1    nonaka 
   2597   1.1    nonaka 		tap->wt_flags = 0;
   2598  1.14  jmcneill 		tap->wt_chan_freq = htole16(ic->ic_curchan->ic_freq);
   2599  1.14  jmcneill 		tap->wt_chan_flags = htole16(ic->ic_curchan->ic_flags);
   2600   1.1    nonaka 		if (wh->i_fc[1] & IEEE80211_FC1_WEP)
   2601   1.1    nonaka 			tap->wt_flags |= IEEE80211_RADIOTAP_F_WEP;
   2602   1.1    nonaka 
   2603  1.19  christos 		/* XXX: set tap->wt_rate? */
   2604  1.19  christos 
   2605  1.59   msaitoh 		bpf_mtap2(sc->sc_drvbpf, tap, sc->sc_txtap_len, m, BPF_D_OUT);
   2606   1.1    nonaka 	}
   2607   1.1    nonaka 
   2608  1.42     skrll 	/* non-qos data frames */
   2609  1.42     skrll 	tid = R92C_TXDW1_QSEL_BE;
   2610  1.23  christos 	if ((hasqos = ieee80211_has_qos(wh))) {
   2611   1.1    nonaka 		/* data frames in 11n mode */
   2612   1.1    nonaka 		struct ieee80211_qosframe *qwh = (void *)wh;
   2613   1.1    nonaka 		tid = qwh->i_qos[0] & IEEE80211_QOS_TID;
   2614   1.1    nonaka 	} else if (type != IEEE80211_FC0_TYPE_DATA) {
   2615  1.42     skrll 		tid = R92C_TXDW1_QSEL_MGNT;
   2616   1.1    nonaka 	}
   2617   1.1    nonaka 
   2618  1.49       nat 	if (((txd_len + m->m_pkthdr.len) % 64) == 0) /* XXX: 64 */
   2619   1.1    nonaka 		padsize = 8;
   2620   1.1    nonaka 	else
   2621   1.1    nonaka 		padsize = 0;
   2622   1.1    nonaka 
   2623  1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_92EU))
   2624  1.49       nat 		padsize = 0;
   2625  1.49       nat 
   2626   1.1    nonaka 	/* Fill Tx descriptor. */
   2627  1.60   thorpej 	txd = (struct r92c_tx_desc_usb *)data->buf;
   2628  1.49       nat 	memset(txd, 0, txd_len + padsize);
   2629   1.1    nonaka 
   2630   1.1    nonaka 	txd->txdw0 |= htole32(
   2631   1.1    nonaka 	    SM(R92C_TXDW0_PKTLEN, m->m_pkthdr.len) |
   2632  1.49       nat 	    SM(R92C_TXDW0_OFFSET, txd_len));
   2633  1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_92EU)) {
   2634  1.49       nat 		txd->txdw0 |= htole32(
   2635  1.49       nat 		    R92C_TXDW0_OWN | R92C_TXDW0_FSG | R92C_TXDW0_LSG);
   2636  1.49       nat 	}
   2637   1.1    nonaka 
   2638   1.1    nonaka 	if (IEEE80211_IS_MULTICAST(wh->i_addr1))
   2639   1.1    nonaka 		txd->txdw0 |= htole32(R92C_TXDW0_BMCAST);
   2640   1.1    nonaka 
   2641   1.1    nonaka 	/* fix pad field */
   2642   1.1    nonaka 	if (padsize > 0) {
   2643  1.22  christos 		DPRINTFN(DBG_TX, ("%s: %s: padding: size=%zd\n",
   2644   1.1    nonaka 		    device_xname(sc->sc_dev), __func__, padsize));
   2645   1.1    nonaka 		txd->txdw1 |= htole32(SM(R92C_TXDW1_PKTOFF, (padsize / 8)));
   2646   1.1    nonaka 	}
   2647   1.1    nonaka 
   2648   1.1    nonaka 	if (!IEEE80211_IS_MULTICAST(wh->i_addr1) &&
   2649   1.1    nonaka 	    type == IEEE80211_FC0_TYPE_DATA) {
   2650   1.1    nonaka 		if (ic->ic_curmode == IEEE80211_MODE_11B)
   2651   1.1    nonaka 			raid = R92C_RAID_11B;
   2652   1.1    nonaka 		else
   2653   1.1    nonaka 			raid = R92C_RAID_11BG;
   2654   1.1    nonaka 		DPRINTFN(DBG_TX,
   2655   1.1    nonaka 		    ("%s: %s: data packet: tid=%d, raid=%d\n",
   2656   1.1    nonaka 		    device_xname(sc->sc_dev), __func__, tid, raid));
   2657   1.1    nonaka 
   2658  1.49       nat 		if (!ISSET(sc->chip, URTWN_CHIP_92C)) {
   2659  1.32    nonaka 			txd->txdw1 |= htole32(
   2660  1.60   thorpej 			    SM(R88E_TXDW1_MACID, RTWN_MACID_BSS) |
   2661  1.32    nonaka 			    SM(R92C_TXDW1_QSEL, tid) |
   2662  1.32    nonaka 			    SM(R92C_TXDW1_RAID, raid) |
   2663  1.32    nonaka 			    R92C_TXDW1_AGGBK);
   2664  1.32    nonaka 		} else
   2665  1.32    nonaka 			txd->txdw1 |= htole32(
   2666  1.60   thorpej 			    SM(R92C_TXDW1_MACID, RTWN_MACID_BSS) |
   2667  1.32    nonaka 			    SM(R92C_TXDW1_QSEL, tid) |
   2668  1.32    nonaka 			    SM(R92C_TXDW1_RAID, raid) |
   2669  1.32    nonaka 			    R92C_TXDW1_AGGBK);
   2670   1.1    nonaka 
   2671  1.49       nat 		if (ISSET(sc->chip, URTWN_CHIP_88E))
   2672  1.49       nat 			txd->txdw2 |= htole32(R88E_TXDW2_AGGBK);
   2673  1.49       nat 		if (ISSET(sc->chip, URTWN_CHIP_92EU))
   2674  1.49       nat 			txd->txdw3 |= htole32(R92E_TXDW3_AGGBK);
   2675  1.49       nat 
   2676   1.1    nonaka 		if (hasqos) {
   2677   1.1    nonaka 			txd->txdw4 |= htole32(R92C_TXDW4_QOS);
   2678   1.1    nonaka 		}
   2679   1.1    nonaka 
   2680   1.1    nonaka 		if (ic->ic_flags & IEEE80211_F_USEPROT) {
   2681   1.1    nonaka 			/* for 11g */
   2682   1.1    nonaka 			if (ic->ic_protmode == IEEE80211_PROT_CTSONLY) {
   2683   1.1    nonaka 				txd->txdw4 |= htole32(R92C_TXDW4_CTS2SELF |
   2684   1.1    nonaka 				    R92C_TXDW4_HWRTSEN);
   2685   1.1    nonaka 			} else if (ic->ic_protmode == IEEE80211_PROT_RTSCTS) {
   2686   1.1    nonaka 				txd->txdw4 |= htole32(R92C_TXDW4_RTSEN |
   2687   1.1    nonaka 				    R92C_TXDW4_HWRTSEN);
   2688   1.1    nonaka 			}
   2689   1.1    nonaka 		}
   2690   1.1    nonaka 		/* Send RTS at OFDM24. */
   2691   1.1    nonaka 		txd->txdw4 |= htole32(SM(R92C_TXDW4_RTSRATE, 8));
   2692   1.1    nonaka 		txd->txdw5 |= htole32(0x0001ff00);
   2693   1.1    nonaka 		/* Send data at OFDM54. */
   2694  1.32    nonaka 		if (ISSET(sc->chip, URTWN_CHIP_88E))
   2695  1.32    nonaka 			txd->txdw5 |= htole32(0x13 & 0x3f);
   2696  1.32    nonaka 		else
   2697  1.32    nonaka 			txd->txdw5 |= htole32(SM(R92C_TXDW5_DATARATE, 11));
   2698   1.1    nonaka 	} else if (type == IEEE80211_FC0_TYPE_MGT) {
   2699   1.1    nonaka 		DPRINTFN(DBG_TX, ("%s: %s: mgmt packet\n",
   2700   1.1    nonaka 		    device_xname(sc->sc_dev), __func__));
   2701   1.1    nonaka 		txd->txdw1 |= htole32(
   2702  1.60   thorpej 		    SM(R92C_TXDW1_MACID, RTWN_MACID_BSS) |
   2703   1.1    nonaka 		    SM(R92C_TXDW1_QSEL, R92C_TXDW1_QSEL_MGNT) |
   2704   1.1    nonaka 		    SM(R92C_TXDW1_RAID, R92C_RAID_11B));
   2705   1.1    nonaka 
   2706   1.1    nonaka 		/* Force CCK1. */
   2707   1.1    nonaka 		txd->txdw4 |= htole32(R92C_TXDW4_DRVRATE);
   2708   1.1    nonaka 		/* Use 1Mbps */
   2709   1.1    nonaka 		txd->txdw5 |= htole32(SM(R92C_TXDW5_DATARATE, 0));
   2710   1.1    nonaka 	} else {
   2711   1.1    nonaka 		/* broadcast or multicast packets */
   2712   1.1    nonaka 		DPRINTFN(DBG_TX, ("%s: %s: bc or mc packet\n",
   2713   1.1    nonaka 		    device_xname(sc->sc_dev), __func__));
   2714   1.1    nonaka 		txd->txdw1 |= htole32(
   2715  1.60   thorpej 		    SM(R92C_TXDW1_MACID, RTWN_MACID_BC) |
   2716   1.1    nonaka 		    SM(R92C_TXDW1_RAID, R92C_RAID_11B));
   2717   1.1    nonaka 
   2718   1.1    nonaka 		/* Force CCK1. */
   2719   1.1    nonaka 		txd->txdw4 |= htole32(R92C_TXDW4_DRVRATE);
   2720   1.1    nonaka 		/* Use 1Mbps */
   2721   1.1    nonaka 		txd->txdw5 |= htole32(SM(R92C_TXDW5_DATARATE, 0));
   2722   1.1    nonaka 	}
   2723   1.1    nonaka 	/* Set sequence number */
   2724   1.1    nonaka 	seq = LE_READ_2(&wh->i_seq[0]) >> IEEE80211_SEQ_SEQ_SHIFT;
   2725  1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_92EU)) {
   2726  1.49       nat 		txd->txdseq |= htole16(seq);
   2727   1.1    nonaka 
   2728  1.49       nat 		if (!hasqos) {
   2729  1.49       nat 			/* Use HW sequence numbering for non-QoS frames. */
   2730  1.49       nat 			txd->txdw4  |= htole32(R92C_TXDW4_HWSEQ);
   2731  1.49       nat 			txd->txdseq |= htole16(R92C_HWSEQ_EN);
   2732  1.49       nat 		}
   2733  1.49       nat 	} else {
   2734  1.49       nat 		txd->txdseq2 |= htole16((seq & R92E_HWSEQ_MASK) <<
   2735  1.49       nat 		    R92E_HWSEQ_SHIFT);
   2736  1.49       nat 		if (!hasqos) {
   2737  1.49       nat 			/* Use HW sequence numbering for non-QoS frames. */
   2738  1.49       nat 			txd->txdw4  |= htole32(R92C_TXDW4_HWSEQ);
   2739  1.49       nat 			txd->txdw7 |= htole16(R92C_HWSEQ_EN);
   2740  1.49       nat 		}
   2741   1.1    nonaka 	}
   2742   1.1    nonaka 
   2743   1.1    nonaka 	/* Compute Tx descriptor checksum. */
   2744   1.1    nonaka 	sum = 0;
   2745  1.49       nat 	for (i = 0; i < R92C_TXDESC_SUMSIZE / 2; i++)
   2746   1.1    nonaka 		sum ^= ((uint16_t *)txd)[i];
   2747   1.1    nonaka 	txd->txdsum = sum;	/* NB: already little endian. */
   2748   1.1    nonaka 
   2749  1.49       nat 	xferlen = txd_len + m->m_pkthdr.len + padsize;
   2750  1.49       nat 	m_copydata(m, 0, m->m_pkthdr.len, (char *)&txd[0] + txd_len + padsize);
   2751   1.1    nonaka 
   2752   1.1    nonaka 	s = splnet();
   2753  1.42     skrll 	usbd_setup_xfer(data->xfer, data, data->buf, xferlen,
   2754  1.42     skrll 	    USBD_FORCE_SHORT_XFER, URTWN_TX_TIMEOUT,
   2755   1.1    nonaka 	    urtwn_txeof);
   2756   1.1    nonaka 	error = usbd_transfer(data->xfer);
   2757   1.1    nonaka 	if (__predict_false(error != USBD_NORMAL_COMPLETION &&
   2758   1.1    nonaka 	    error != USBD_IN_PROGRESS)) {
   2759   1.1    nonaka 		splx(s);
   2760   1.1    nonaka 		DPRINTFN(DBG_TX, ("%s: %s: transfer failed %d\n",
   2761   1.1    nonaka 		    device_xname(sc->sc_dev), __func__, error));
   2762  1.12  christos 		return error;
   2763   1.1    nonaka 	}
   2764   1.1    nonaka 	splx(s);
   2765  1.12  christos 	return 0;
   2766   1.1    nonaka }
   2767   1.1    nonaka 
   2768  1.42     skrll struct urtwn_tx_data *
   2769  1.42     skrll urtwn_get_tx_data(struct urtwn_softc *sc, size_t pidx)
   2770  1.42     skrll {
   2771  1.42     skrll 	struct urtwn_tx_data *data = NULL;
   2772  1.42     skrll 
   2773  1.42     skrll 	mutex_enter(&sc->sc_tx_mtx);
   2774  1.42     skrll 	if (!TAILQ_EMPTY(&sc->tx_free_list[pidx])) {
   2775  1.42     skrll 		data = TAILQ_FIRST(&sc->tx_free_list[pidx]);
   2776  1.42     skrll 		TAILQ_REMOVE(&sc->tx_free_list[pidx], data, next);
   2777  1.42     skrll 	}
   2778  1.42     skrll 	mutex_exit(&sc->sc_tx_mtx);
   2779  1.42     skrll 
   2780  1.42     skrll 	return data;
   2781  1.42     skrll }
   2782  1.42     skrll 
   2783   1.1    nonaka static void
   2784   1.1    nonaka urtwn_start(struct ifnet *ifp)
   2785   1.1    nonaka {
   2786   1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   2787   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2788  1.12  christos 	struct urtwn_tx_data *data;
   2789   1.1    nonaka 	struct ether_header *eh;
   2790   1.1    nonaka 	struct ieee80211_node *ni;
   2791   1.1    nonaka 	struct mbuf *m;
   2792   1.1    nonaka 
   2793   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2794   1.1    nonaka 
   2795   1.1    nonaka 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
   2796   1.1    nonaka 		return;
   2797   1.1    nonaka 
   2798  1.12  christos 	data = NULL;
   2799   1.1    nonaka 	for (;;) {
   2800  1.42     skrll 		/* Send pending management frames first. */
   2801  1.42     skrll 		IF_POLL(&ic->ic_mgtq, m);
   2802  1.42     skrll 		if (m != NULL) {
   2803  1.42     skrll 			/* Use AC_VO for management frames. */
   2804  1.17  jmcneill 
   2805  1.42     skrll 			data = urtwn_get_tx_data(sc, sc->ac2idx[WME_AC_VO]);
   2806   1.1    nonaka 
   2807  1.42     skrll 			if (data == NULL) {
   2808  1.42     skrll 				ifp->if_flags |= IFF_OACTIVE;
   2809  1.42     skrll 				DPRINTFN(DBG_TX, ("%s: empty tx_free_list\n",
   2810  1.42     skrll 					    device_xname(sc->sc_dev)));
   2811  1.42     skrll 				return;
   2812  1.42     skrll 			}
   2813  1.42     skrll 			IF_DEQUEUE(&ic->ic_mgtq, m);
   2814  1.43     ozaki 			ni = M_GETCTX(m, struct ieee80211_node *);
   2815  1.44     ozaki 			M_CLEARCTX(m);
   2816   1.1    nonaka 			goto sendit;
   2817   1.1    nonaka 		}
   2818   1.1    nonaka 		if (ic->ic_state != IEEE80211_S_RUN)
   2819   1.1    nonaka 			break;
   2820   1.1    nonaka 
   2821   1.1    nonaka 		/* Encapsulate and send data frames. */
   2822  1.42     skrll 		IFQ_POLL(&ifp->if_snd, m);
   2823   1.1    nonaka 		if (m == NULL)
   2824   1.1    nonaka 			break;
   2825  1.12  christos 
   2826  1.42     skrll 		struct ieee80211_frame *wh = mtod(m, struct ieee80211_frame *);
   2827  1.42     skrll 		uint8_t type = wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK;
   2828  1.42     skrll 		uint8_t qid = WME_AC_BE;
   2829  1.42     skrll 		if (ieee80211_has_qos(wh)) {
   2830  1.42     skrll 			/* data frames in 11n mode */
   2831  1.42     skrll 			struct ieee80211_qosframe *qwh = (void *)wh;
   2832  1.42     skrll 			uint8_t tid = qwh->i_qos[0] & IEEE80211_QOS_TID;
   2833  1.42     skrll 			qid = TID_TO_WME_AC(tid);
   2834  1.42     skrll 		} else if (type != IEEE80211_FC0_TYPE_DATA) {
   2835  1.42     skrll 			qid = WME_AC_VO;
   2836  1.42     skrll 		}
   2837  1.42     skrll 		data = urtwn_get_tx_data(sc, sc->ac2idx[qid]);
   2838  1.42     skrll 
   2839  1.42     skrll 		if (data == NULL) {
   2840  1.42     skrll 			ifp->if_flags |= IFF_OACTIVE;
   2841  1.42     skrll 			DPRINTFN(DBG_TX, ("%s: empty tx_free_list\n",
   2842  1.42     skrll 				    device_xname(sc->sc_dev)));
   2843  1.42     skrll 			return;
   2844  1.42     skrll 		}
   2845  1.42     skrll 		IFQ_DEQUEUE(&ifp->if_snd, m);
   2846  1.42     skrll 
   2847   1.1    nonaka 		if (m->m_len < (int)sizeof(*eh) &&
   2848   1.1    nonaka 		    (m = m_pullup(m, sizeof(*eh))) == NULL) {
   2849  1.49       nat 			printf("ERROR6\n");
   2850   1.1    nonaka 			ifp->if_oerrors++;
   2851   1.1    nonaka 			continue;
   2852   1.1    nonaka 		}
   2853   1.1    nonaka 		eh = mtod(m, struct ether_header *);
   2854   1.1    nonaka 		ni = ieee80211_find_txnode(ic, eh->ether_dhost);
   2855   1.1    nonaka 		if (ni == NULL) {
   2856   1.1    nonaka 			m_freem(m);
   2857  1.49       nat 			printf("ERROR5\n");
   2858   1.1    nonaka 			ifp->if_oerrors++;
   2859   1.1    nonaka 			continue;
   2860   1.1    nonaka 		}
   2861   1.1    nonaka 
   2862  1.59   msaitoh 		bpf_mtap(ifp, m, BPF_D_OUT);
   2863   1.1    nonaka 
   2864   1.1    nonaka 		if ((m = ieee80211_encap(ic, m, ni)) == NULL) {
   2865   1.1    nonaka 			ieee80211_free_node(ni);
   2866  1.49       nat 			printf("ERROR4\n");
   2867   1.1    nonaka 			ifp->if_oerrors++;
   2868   1.1    nonaka 			continue;
   2869   1.1    nonaka 		}
   2870   1.1    nonaka  sendit:
   2871  1.59   msaitoh 		bpf_mtap3(ic->ic_rawbpf, m, BPF_D_OUT);
   2872   1.1    nonaka 
   2873  1.12  christos 		if (urtwn_tx(sc, m, ni, data) != 0) {
   2874  1.12  christos 			m_freem(m);
   2875   1.1    nonaka 			ieee80211_free_node(ni);
   2876  1.49       nat 			printf("ERROR3\n");
   2877   1.1    nonaka 			ifp->if_oerrors++;
   2878   1.1    nonaka 			continue;
   2879   1.1    nonaka 		}
   2880  1.12  christos 		m_freem(m);
   2881  1.12  christos 		ieee80211_free_node(ni);
   2882   1.1    nonaka 		sc->tx_timer = 5;
   2883   1.1    nonaka 		ifp->if_timer = 1;
   2884   1.1    nonaka 	}
   2885   1.1    nonaka }
   2886   1.1    nonaka 
   2887   1.1    nonaka static void
   2888   1.1    nonaka urtwn_watchdog(struct ifnet *ifp)
   2889   1.1    nonaka {
   2890   1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   2891   1.1    nonaka 
   2892   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2893   1.1    nonaka 
   2894   1.1    nonaka 	ifp->if_timer = 0;
   2895   1.1    nonaka 
   2896   1.1    nonaka 	if (sc->tx_timer > 0) {
   2897   1.1    nonaka 		if (--sc->tx_timer == 0) {
   2898   1.1    nonaka 			aprint_error_dev(sc->sc_dev, "device timeout\n");
   2899   1.1    nonaka 			/* urtwn_init(ifp); XXX needs a process context! */
   2900  1.49       nat 			printf("ERROR2\n");
   2901   1.1    nonaka 			ifp->if_oerrors++;
   2902   1.1    nonaka 			return;
   2903   1.1    nonaka 		}
   2904   1.1    nonaka 		ifp->if_timer = 1;
   2905   1.1    nonaka 	}
   2906   1.1    nonaka 	ieee80211_watchdog(&sc->sc_ic);
   2907   1.1    nonaka }
   2908   1.1    nonaka 
   2909   1.1    nonaka static int
   2910   1.1    nonaka urtwn_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   2911   1.1    nonaka {
   2912   1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   2913   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2914   1.1    nonaka 	int s, error = 0;
   2915   1.1    nonaka 
   2916   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: cmd=0x%08lx, data=%p\n",
   2917   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, cmd, data));
   2918   1.1    nonaka 
   2919   1.1    nonaka 	s = splnet();
   2920   1.1    nonaka 
   2921   1.1    nonaka 	switch (cmd) {
   2922   1.1    nonaka 	case SIOCSIFFLAGS:
   2923   1.1    nonaka 		if ((error = ifioctl_common(ifp, cmd, data)) != 0)
   2924   1.1    nonaka 			break;
   2925  1.12  christos 		switch (ifp->if_flags & (IFF_UP | IFF_RUNNING)) {
   2926  1.12  christos 		case IFF_UP | IFF_RUNNING:
   2927   1.1    nonaka 			break;
   2928   1.1    nonaka 		case IFF_UP:
   2929   1.1    nonaka 			urtwn_init(ifp);
   2930   1.1    nonaka 			break;
   2931   1.1    nonaka 		case IFF_RUNNING:
   2932   1.1    nonaka 			urtwn_stop(ifp, 1);
   2933   1.1    nonaka 			break;
   2934   1.1    nonaka 		case 0:
   2935   1.1    nonaka 			break;
   2936   1.1    nonaka 		}
   2937   1.1    nonaka 		break;
   2938   1.1    nonaka 
   2939   1.1    nonaka 	case SIOCADDMULTI:
   2940   1.1    nonaka 	case SIOCDELMULTI:
   2941   1.1    nonaka 		if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
   2942   1.1    nonaka 			/* setup multicast filter, etc */
   2943   1.1    nonaka 			error = 0;
   2944   1.1    nonaka 		}
   2945   1.1    nonaka 		break;
   2946   1.1    nonaka 
   2947   1.1    nonaka 	default:
   2948   1.1    nonaka 		error = ieee80211_ioctl(ic, cmd, data);
   2949   1.1    nonaka 		break;
   2950   1.1    nonaka 	}
   2951   1.1    nonaka 	if (error == ENETRESET) {
   2952   1.1    nonaka 		if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) ==
   2953  1.16  jmcneill 		    (IFF_UP | IFF_RUNNING) &&
   2954  1.16  jmcneill 		    ic->ic_roaming != IEEE80211_ROAMING_MANUAL) {
   2955   1.1    nonaka 			urtwn_init(ifp);
   2956   1.1    nonaka 		}
   2957   1.1    nonaka 		error = 0;
   2958   1.1    nonaka 	}
   2959   1.1    nonaka 
   2960   1.1    nonaka 	splx(s);
   2961   1.1    nonaka 
   2962  1.42     skrll 	return error;
   2963   1.1    nonaka }
   2964   1.1    nonaka 
   2965  1.32    nonaka static __inline int
   2966  1.32    nonaka urtwn_power_on(struct urtwn_softc *sc)
   2967  1.32    nonaka {
   2968  1.32    nonaka 
   2969  1.32    nonaka 	return sc->sc_power_on(sc);
   2970  1.32    nonaka }
   2971  1.32    nonaka 
   2972   1.1    nonaka static int
   2973  1.32    nonaka urtwn_r92c_power_on(struct urtwn_softc *sc)
   2974   1.1    nonaka {
   2975   1.1    nonaka 	uint32_t reg;
   2976   1.1    nonaka 	int ntries;
   2977   1.1    nonaka 
   2978   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2979   1.1    nonaka 
   2980  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   2981  1.12  christos 
   2982   1.1    nonaka 	/* Wait for autoload done bit. */
   2983   1.1    nonaka 	for (ntries = 0; ntries < 1000; ntries++) {
   2984   1.1    nonaka 		if (urtwn_read_1(sc, R92C_APS_FSMCO) & R92C_APS_FSMCO_PFM_ALDN)
   2985   1.1    nonaka 			break;
   2986   1.1    nonaka 		DELAY(5);
   2987   1.1    nonaka 	}
   2988   1.1    nonaka 	if (ntries == 1000) {
   2989   1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   2990   1.1    nonaka 		    "timeout waiting for chip autoload\n");
   2991  1.42     skrll 		return ETIMEDOUT;
   2992   1.1    nonaka 	}
   2993   1.1    nonaka 
   2994   1.1    nonaka 	/* Unlock ISO/CLK/Power control register. */
   2995   1.1    nonaka 	urtwn_write_1(sc, R92C_RSV_CTRL, 0);
   2996   1.1    nonaka 	/* Move SPS into PWM mode. */
   2997   1.1    nonaka 	urtwn_write_1(sc, R92C_SPS0_CTRL, 0x2b);
   2998  1.49       nat 	DELAY(5);
   2999   1.1    nonaka 
   3000   1.1    nonaka 	reg = urtwn_read_1(sc, R92C_LDOV12D_CTRL);
   3001   1.1    nonaka 	if (!(reg & R92C_LDOV12D_CTRL_LDV12_EN)) {
   3002   1.1    nonaka 		urtwn_write_1(sc, R92C_LDOV12D_CTRL,
   3003   1.1    nonaka 		    reg | R92C_LDOV12D_CTRL_LDV12_EN);
   3004   1.1    nonaka 		DELAY(100);
   3005   1.1    nonaka 		urtwn_write_1(sc, R92C_SYS_ISO_CTRL,
   3006   1.1    nonaka 		    urtwn_read_1(sc, R92C_SYS_ISO_CTRL) &
   3007   1.1    nonaka 		    ~R92C_SYS_ISO_CTRL_MD2PP);
   3008   1.1    nonaka 	}
   3009   1.1    nonaka 
   3010   1.1    nonaka 	/* Auto enable WLAN. */
   3011   1.1    nonaka 	urtwn_write_2(sc, R92C_APS_FSMCO,
   3012   1.1    nonaka 	    urtwn_read_2(sc, R92C_APS_FSMCO) | R92C_APS_FSMCO_APFM_ONMAC);
   3013   1.1    nonaka 	for (ntries = 0; ntries < 1000; ntries++) {
   3014   1.1    nonaka 		if (!(urtwn_read_2(sc, R92C_APS_FSMCO) &
   3015   1.1    nonaka 		    R92C_APS_FSMCO_APFM_ONMAC))
   3016   1.1    nonaka 			break;
   3017  1.49       nat 		DELAY(100);
   3018   1.1    nonaka 	}
   3019   1.1    nonaka 	if (ntries == 1000) {
   3020   1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3021   1.1    nonaka 		    "timeout waiting for MAC auto ON\n");
   3022  1.42     skrll 		return ETIMEDOUT;
   3023   1.1    nonaka 	}
   3024   1.1    nonaka 
   3025   1.1    nonaka 	/* Enable radio, GPIO and LED functions. */
   3026   1.1    nonaka 	KASSERT((R92C_APS_FSMCO_AFSM_HSUS | R92C_APS_FSMCO_PDN_EN |
   3027   1.1    nonaka 	    R92C_APS_FSMCO_PFM_ALDN) == 0x0812);
   3028   1.1    nonaka 	urtwn_write_2(sc, R92C_APS_FSMCO,
   3029   1.1    nonaka 	    R92C_APS_FSMCO_AFSM_HSUS |
   3030   1.1    nonaka 	    R92C_APS_FSMCO_PDN_EN |
   3031   1.1    nonaka 	    R92C_APS_FSMCO_PFM_ALDN);
   3032   1.1    nonaka 
   3033   1.1    nonaka 	/* Release RF digital isolation. */
   3034   1.1    nonaka 	urtwn_write_2(sc, R92C_SYS_ISO_CTRL,
   3035   1.1    nonaka 	    urtwn_read_2(sc, R92C_SYS_ISO_CTRL) & ~R92C_SYS_ISO_CTRL_DIOR);
   3036   1.1    nonaka 
   3037   1.1    nonaka 	/* Initialize MAC. */
   3038   1.1    nonaka 	urtwn_write_1(sc, R92C_APSD_CTRL,
   3039   1.1    nonaka 	    urtwn_read_1(sc, R92C_APSD_CTRL) & ~R92C_APSD_CTRL_OFF);
   3040   1.1    nonaka 	for (ntries = 0; ntries < 200; ntries++) {
   3041   1.1    nonaka 		if (!(urtwn_read_1(sc, R92C_APSD_CTRL) &
   3042   1.1    nonaka 		    R92C_APSD_CTRL_OFF_STATUS))
   3043   1.1    nonaka 			break;
   3044   1.1    nonaka 		DELAY(5);
   3045   1.1    nonaka 	}
   3046   1.1    nonaka 	if (ntries == 200) {
   3047   1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3048   1.1    nonaka 		    "timeout waiting for MAC initialization\n");
   3049  1.42     skrll 		return ETIMEDOUT;
   3050   1.1    nonaka 	}
   3051   1.1    nonaka 
   3052   1.1    nonaka 	/* Enable MAC DMA/WMAC/SCHEDULE/SEC blocks. */
   3053   1.1    nonaka 	reg = urtwn_read_2(sc, R92C_CR);
   3054   1.1    nonaka 	reg |= R92C_CR_HCI_TXDMA_EN | R92C_CR_HCI_RXDMA_EN |
   3055   1.1    nonaka 	    R92C_CR_TXDMA_EN | R92C_CR_RXDMA_EN | R92C_CR_PROTOCOL_EN |
   3056   1.1    nonaka 	    R92C_CR_SCHEDULE_EN | R92C_CR_MACTXEN | R92C_CR_MACRXEN |
   3057   1.1    nonaka 	    R92C_CR_ENSEC;
   3058   1.1    nonaka 	urtwn_write_2(sc, R92C_CR, reg);
   3059   1.1    nonaka 
   3060   1.1    nonaka 	urtwn_write_1(sc, 0xfe10, 0x19);
   3061  1.42     skrll 	return 0;
   3062   1.1    nonaka }
   3063   1.1    nonaka 
   3064   1.1    nonaka static int
   3065  1.49       nat urtwn_r92e_power_on(struct urtwn_softc *sc)
   3066  1.49       nat {
   3067  1.49       nat 	uint32_t reg;
   3068  1.49       nat 	uint32_t val;
   3069  1.49       nat 	int ntries;
   3070  1.49       nat 
   3071  1.49       nat 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3072  1.49       nat 
   3073  1.49       nat 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3074  1.49       nat 
   3075  1.49       nat 	/* Enable radio, GPIO and LED functions. */
   3076  1.49       nat 	KASSERT((R92C_APS_FSMCO_AFSM_HSUS | R92C_APS_FSMCO_PDN_EN |
   3077  1.49       nat 	    R92C_APS_FSMCO_PFM_ALDN) == 0x0812);
   3078  1.49       nat 	urtwn_write_2(sc, R92C_APS_FSMCO,
   3079  1.49       nat 	    R92C_APS_FSMCO_AFSM_HSUS |
   3080  1.49       nat 	    R92C_APS_FSMCO_PDN_EN |
   3081  1.49       nat 	    R92C_APS_FSMCO_PFM_ALDN);
   3082  1.49       nat 
   3083  1.49       nat 	if (urtwn_read_4(sc, R92E_SYS_CFG1_8192E) & R92E_SPSLDO_SEL){
   3084  1.49       nat 		/* LDO. */
   3085  1.52     skrll 		urtwn_write_1(sc, R92E_LDO_SWR_CTRL, 0xc3);
   3086  1.49       nat 	}
   3087  1.49       nat 	else	{
   3088  1.49       nat 		urtwn_write_2(sc, R92C_SYS_SWR_CTRL2, urtwn_read_2(sc,
   3089  1.49       nat 		    R92C_SYS_SWR_CTRL2) & 0xffff);
   3090  1.49       nat 		urtwn_write_1(sc, R92E_LDO_SWR_CTRL, 0x83);
   3091  1.49       nat 	}
   3092  1.49       nat 
   3093  1.49       nat 	for (ntries = 0; ntries < 2; ntries++) {
   3094  1.49       nat 		urtwn_write_1(sc, R92C_AFE_PLL_CTRL,
   3095  1.49       nat 		    urtwn_read_1(sc, R92C_AFE_PLL_CTRL));
   3096  1.49       nat 		urtwn_write_2(sc, R92C_AFE_CTRL4, urtwn_read_2(sc,
   3097  1.49       nat 		    R92C_AFE_CTRL4));
   3098  1.49       nat 	}
   3099  1.49       nat 
   3100  1.49       nat 	/* Reset BB. */
   3101  1.49       nat 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   3102  1.49       nat 	urtwn_read_1(sc, R92C_SYS_FUNC_EN) & ~(R92C_SYS_FUNC_EN_BBRSTB |
   3103  1.49       nat 	    R92C_SYS_FUNC_EN_BB_GLB_RST));
   3104  1.49       nat 
   3105  1.49       nat 	urtwn_write_1(sc, R92C_AFE_XTAL_CTRL + 2, urtwn_read_1(sc,
   3106  1.49       nat 	    R92C_AFE_XTAL_CTRL + 2) | 0x80);
   3107  1.49       nat 
   3108  1.49       nat 	/* Disable HWPDN. */
   3109  1.49       nat 	urtwn_write_2(sc, R92C_APS_FSMCO, urtwn_read_2(sc,
   3110  1.49       nat 	    R92C_APS_FSMCO) & ~R92C_APS_FSMCO_APDM_HPDN);
   3111  1.49       nat 
   3112  1.49       nat 	/* Disable WL suspend. */
   3113  1.49       nat 	urtwn_write_2(sc, R92C_APS_FSMCO, urtwn_read_2(sc,
   3114  1.49       nat 	    R92C_APS_FSMCO) & ~(R92C_APS_FSMCO_AFSM_PCIE |
   3115  1.49       nat 	    R92C_APS_FSMCO_AFSM_HSUS));
   3116  1.49       nat 
   3117  1.49       nat 	urtwn_write_4(sc, R92C_APS_FSMCO, urtwn_read_4(sc,
   3118  1.49       nat 	    R92C_APS_FSMCO) | R92C_APS_FSMCO_RDY_MACON);
   3119  1.49       nat 	urtwn_write_2(sc, R92C_APS_FSMCO, urtwn_read_2(sc,
   3120  1.49       nat 	    R92C_APS_FSMCO) | R92C_APS_FSMCO_APFM_ONMAC);
   3121  1.49       nat 	for (ntries = 0; ntries < 10000; ntries++) {
   3122  1.49       nat 		val = urtwn_read_2(sc, R92C_APS_FSMCO) &
   3123  1.49       nat 		 R92C_APS_FSMCO_APFM_ONMAC;
   3124  1.49       nat 		if (val == 0x0)
   3125  1.49       nat 			break;
   3126  1.49       nat 		DELAY(10);
   3127  1.49       nat 	}
   3128  1.49       nat 	if (ntries == 10000) {
   3129  1.49       nat 		aprint_error_dev(sc->sc_dev,
   3130  1.49       nat 		    "timeout waiting for chip power up\n");
   3131  1.49       nat 		return ETIMEDOUT;
   3132  1.49       nat 	}
   3133  1.52     skrll 
   3134  1.49       nat 	urtwn_write_2(sc, R92C_CR, 0x00);
   3135  1.49       nat 	reg = urtwn_read_2(sc, R92C_CR);
   3136  1.49       nat 	reg |= R92C_CR_HCI_TXDMA_EN | R92C_CR_HCI_RXDMA_EN |
   3137  1.49       nat 	    R92C_CR_TXDMA_EN | R92C_CR_RXDMA_EN | R92C_CR_PROTOCOL_EN |
   3138  1.49       nat 	    R92C_CR_SCHEDULE_EN | R92C_CR_ENSEC;
   3139  1.49       nat 	urtwn_write_2(sc, R92C_CR, reg);
   3140  1.49       nat 
   3141  1.49       nat 	return 0;
   3142  1.49       nat }
   3143  1.49       nat 
   3144  1.49       nat static int
   3145  1.32    nonaka urtwn_r88e_power_on(struct urtwn_softc *sc)
   3146  1.32    nonaka {
   3147  1.32    nonaka 	uint32_t reg;
   3148  1.32    nonaka 	uint8_t val;
   3149  1.32    nonaka 	int ntries;
   3150  1.32    nonaka 
   3151  1.32    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3152  1.32    nonaka 
   3153  1.32    nonaka 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3154  1.32    nonaka 
   3155  1.32    nonaka 	/* Wait for power ready bit. */
   3156  1.32    nonaka 	for (ntries = 0; ntries < 5000; ntries++) {
   3157  1.32    nonaka 		val = urtwn_read_1(sc, 0x6) & 0x2;
   3158  1.32    nonaka 		if (val == 0x2)
   3159  1.32    nonaka 			break;
   3160  1.32    nonaka 		DELAY(10);
   3161  1.32    nonaka 	}
   3162  1.32    nonaka 	if (ntries == 5000) {
   3163  1.32    nonaka 		aprint_error_dev(sc->sc_dev,
   3164  1.32    nonaka 		    "timeout waiting for chip power up\n");
   3165  1.42     skrll 		return ETIMEDOUT;
   3166  1.32    nonaka 	}
   3167  1.32    nonaka 
   3168  1.32    nonaka 	/* Reset BB. */
   3169  1.32    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   3170  1.32    nonaka 	urtwn_read_1(sc, R92C_SYS_FUNC_EN) & ~(R92C_SYS_FUNC_EN_BBRSTB |
   3171  1.32    nonaka 	    R92C_SYS_FUNC_EN_BB_GLB_RST));
   3172  1.32    nonaka 
   3173  1.32    nonaka 	urtwn_write_1(sc, 0x26, urtwn_read_1(sc, 0x26) | 0x80);
   3174  1.32    nonaka 
   3175  1.32    nonaka 	/* Disable HWPDN. */
   3176  1.32    nonaka 	urtwn_write_1(sc, 0x5, urtwn_read_1(sc, 0x5) & ~0x80);
   3177  1.32    nonaka 
   3178  1.32    nonaka 	/* Disable WL suspend. */
   3179  1.32    nonaka 	urtwn_write_1(sc, 0x5, urtwn_read_1(sc, 0x5) & ~0x18);
   3180  1.32    nonaka 
   3181  1.32    nonaka 	urtwn_write_1(sc, 0x5, urtwn_read_1(sc, 0x5) | 0x1);
   3182  1.32    nonaka 	for (ntries = 0; ntries < 5000; ntries++) {
   3183  1.32    nonaka 		if (!(urtwn_read_1(sc, 0x5) & 0x1))
   3184  1.32    nonaka 			break;
   3185  1.32    nonaka 		DELAY(10);
   3186  1.32    nonaka 	}
   3187  1.32    nonaka 	if (ntries == 5000)
   3188  1.42     skrll 		return ETIMEDOUT;
   3189  1.32    nonaka 
   3190  1.32    nonaka 	/* Enable LDO normal mode. */
   3191  1.32    nonaka 	urtwn_write_1(sc, 0x23, urtwn_read_1(sc, 0x23) & ~0x10);
   3192  1.32    nonaka 
   3193  1.32    nonaka 	/* Enable MAC DMA/WMAC/SCHEDULE/SEC blocks. */
   3194  1.32    nonaka 	urtwn_write_2(sc, R92C_CR, 0);
   3195  1.32    nonaka 	reg = urtwn_read_2(sc, R92C_CR);
   3196  1.32    nonaka 	reg |= R92C_CR_HCI_TXDMA_EN | R92C_CR_HCI_RXDMA_EN |
   3197  1.32    nonaka 	    R92C_CR_TXDMA_EN | R92C_CR_RXDMA_EN | R92C_CR_PROTOCOL_EN |
   3198  1.32    nonaka 	    R92C_CR_SCHEDULE_EN | R92C_CR_ENSEC | R92C_CR_CALTMR_EN;
   3199  1.32    nonaka 	urtwn_write_2(sc, R92C_CR, reg);
   3200  1.32    nonaka 
   3201  1.42     skrll 	return 0;
   3202  1.32    nonaka }
   3203  1.32    nonaka 
   3204  1.32    nonaka static int
   3205   1.1    nonaka urtwn_llt_init(struct urtwn_softc *sc)
   3206   1.1    nonaka {
   3207  1.32    nonaka 	size_t i, page_count, pktbuf_count;
   3208  1.49       nat 	uint32_t val;
   3209  1.22  christos 	int error;
   3210   1.1    nonaka 
   3211   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3212   1.1    nonaka 
   3213  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3214  1.12  christos 
   3215  1.52     skrll 	if (sc->chip & URTWN_CHIP_88E)
   3216  1.49       nat 		page_count = R88E_TX_PAGE_COUNT;
   3217  1.52     skrll 	else if (sc->chip & URTWN_CHIP_92EU)
   3218  1.49       nat 		page_count = R92E_TX_PAGE_COUNT;
   3219  1.49       nat 	else
   3220  1.49       nat 		page_count = R92C_TX_PAGE_COUNT;
   3221  1.49       nat 	if (sc->chip & URTWN_CHIP_88E)
   3222  1.49       nat 		pktbuf_count = R88E_TXPKTBUF_COUNT;
   3223  1.49       nat 	else if (sc->chip & URTWN_CHIP_92EU)
   3224  1.49       nat 		pktbuf_count = R88E_TXPKTBUF_COUNT;
   3225  1.49       nat 	else
   3226  1.49       nat 		pktbuf_count = R92C_TXPKTBUF_COUNT;
   3227  1.49       nat 
   3228  1.49       nat 	if (sc->chip & URTWN_CHIP_92EU) {
   3229  1.49       nat 		val = urtwn_read_4(sc, R92E_AUTO_LLT) | R92E_AUTO_LLT_EN;
   3230  1.49       nat 		urtwn_write_4(sc, R92E_AUTO_LLT, val);
   3231  1.49       nat 		DELAY(100);
   3232  1.49       nat 		val = urtwn_read_4(sc, R92E_AUTO_LLT);
   3233  1.49       nat 		if (val & R92E_AUTO_LLT_EN)
   3234  1.49       nat 			return EIO;
   3235  1.49       nat 		return 0;
   3236  1.49       nat 	}
   3237  1.32    nonaka 
   3238  1.32    nonaka 	/* Reserve pages [0; page_count]. */
   3239  1.32    nonaka 	for (i = 0; i < page_count; i++) {
   3240   1.1    nonaka 		if ((error = urtwn_llt_write(sc, i, i + 1)) != 0)
   3241  1.42     skrll 			return error;
   3242   1.1    nonaka 	}
   3243   1.1    nonaka 	/* NB: 0xff indicates end-of-list. */
   3244   1.1    nonaka 	if ((error = urtwn_llt_write(sc, i, 0xff)) != 0)
   3245  1.42     skrll 		return error;
   3246   1.1    nonaka 	/*
   3247  1.32    nonaka 	 * Use pages [page_count + 1; pktbuf_count - 1]
   3248   1.1    nonaka 	 * as ring buffer.
   3249   1.1    nonaka 	 */
   3250  1.32    nonaka 	for (++i; i < pktbuf_count - 1; i++) {
   3251   1.1    nonaka 		if ((error = urtwn_llt_write(sc, i, i + 1)) != 0)
   3252  1.42     skrll 			return error;
   3253   1.1    nonaka 	}
   3254   1.1    nonaka 	/* Make the last page point to the beginning of the ring buffer. */
   3255  1.32    nonaka 	error = urtwn_llt_write(sc, i, pktbuf_count + 1);
   3256  1.42     skrll 	return error;
   3257   1.1    nonaka }
   3258   1.1    nonaka 
   3259   1.1    nonaka static void
   3260   1.1    nonaka urtwn_fw_reset(struct urtwn_softc *sc)
   3261   1.1    nonaka {
   3262   1.1    nonaka 	uint16_t reg;
   3263   1.1    nonaka 	int ntries;
   3264   1.1    nonaka 
   3265   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3266   1.1    nonaka 
   3267  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3268  1.12  christos 
   3269   1.1    nonaka 	/* Tell 8051 to reset itself. */
   3270   1.1    nonaka 	urtwn_write_1(sc, R92C_HMETFR + 3, 0x20);
   3271   1.1    nonaka 
   3272   1.1    nonaka 	/* Wait until 8051 resets by itself. */
   3273   1.1    nonaka 	for (ntries = 0; ntries < 100; ntries++) {
   3274   1.1    nonaka 		reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
   3275   1.1    nonaka 		if (!(reg & R92C_SYS_FUNC_EN_CPUEN))
   3276   1.1    nonaka 			return;
   3277   1.1    nonaka 		DELAY(50);
   3278   1.1    nonaka 	}
   3279   1.1    nonaka 	/* Force 8051 reset. */
   3280  1.32    nonaka 	urtwn_write_2(sc, R92C_SYS_FUNC_EN,
   3281  1.32    nonaka 	    urtwn_read_2(sc, R92C_SYS_FUNC_EN) & ~R92C_SYS_FUNC_EN_CPUEN);
   3282  1.32    nonaka }
   3283  1.32    nonaka 
   3284  1.32    nonaka static void
   3285  1.32    nonaka urtwn_r88e_fw_reset(struct urtwn_softc *sc)
   3286  1.32    nonaka {
   3287  1.32    nonaka 	uint16_t reg;
   3288  1.32    nonaka 
   3289  1.32    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3290  1.32    nonaka 
   3291  1.32    nonaka 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3292  1.32    nonaka 
   3293  1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3294  1.49       nat 		reg = urtwn_read_2(sc, R92C_RSV_CTRL) & ~R92E_RSV_MIO_EN;
   3295  1.49       nat 		urtwn_write_2(sc,R92C_RSV_CTRL, reg);
   3296  1.49       nat 	}
   3297  1.49       nat 	DELAY(50);
   3298  1.49       nat 
   3299  1.32    nonaka 	reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
   3300   1.1    nonaka 	urtwn_write_2(sc, R92C_SYS_FUNC_EN, reg & ~R92C_SYS_FUNC_EN_CPUEN);
   3301  1.49       nat 	DELAY(50);
   3302  1.49       nat 
   3303  1.32    nonaka 	urtwn_write_2(sc, R92C_SYS_FUNC_EN, reg | R92C_SYS_FUNC_EN_CPUEN);
   3304  1.49       nat 	DELAY(50);
   3305  1.49       nat 
   3306  1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3307  1.49       nat 		reg = urtwn_read_2(sc, R92C_RSV_CTRL) | R92E_RSV_MIO_EN;
   3308  1.49       nat 		urtwn_write_2(sc,R92C_RSV_CTRL, reg);
   3309  1.49       nat 	}
   3310  1.49       nat 	DELAY(50);
   3311  1.49       nat 
   3312   1.1    nonaka }
   3313   1.1    nonaka 
   3314   1.1    nonaka static int
   3315   1.1    nonaka urtwn_fw_loadpage(struct urtwn_softc *sc, int page, uint8_t *buf, int len)
   3316   1.1    nonaka {
   3317   1.1    nonaka 	uint32_t reg;
   3318   1.1    nonaka 	int off, mlen, error = 0;
   3319   1.1    nonaka 
   3320   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: page=%d, buf=%p, len=%d\n",
   3321   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, page, buf, len));
   3322   1.1    nonaka 
   3323   1.1    nonaka 	reg = urtwn_read_4(sc, R92C_MCUFWDL);
   3324   1.1    nonaka 	reg = RW(reg, R92C_MCUFWDL_PAGE, page);
   3325   1.1    nonaka 	urtwn_write_4(sc, R92C_MCUFWDL, reg);
   3326   1.1    nonaka 
   3327   1.1    nonaka 	off = R92C_FW_START_ADDR;
   3328   1.1    nonaka 	while (len > 0) {
   3329   1.1    nonaka 		if (len > 196)
   3330   1.1    nonaka 			mlen = 196;
   3331   1.1    nonaka 		else if (len > 4)
   3332   1.1    nonaka 			mlen = 4;
   3333   1.1    nonaka 		else
   3334   1.1    nonaka 			mlen = 1;
   3335   1.1    nonaka 		error = urtwn_write_region(sc, off, buf, mlen);
   3336   1.1    nonaka 		if (error != 0)
   3337   1.1    nonaka 			break;
   3338   1.1    nonaka 		off += mlen;
   3339   1.1    nonaka 		buf += mlen;
   3340   1.1    nonaka 		len -= mlen;
   3341   1.1    nonaka 	}
   3342  1.42     skrll 	return error;
   3343   1.1    nonaka }
   3344   1.1    nonaka 
   3345   1.1    nonaka static int
   3346   1.1    nonaka urtwn_load_firmware(struct urtwn_softc *sc)
   3347   1.1    nonaka {
   3348   1.1    nonaka 	firmware_handle_t fwh;
   3349   1.1    nonaka 	const struct r92c_fw_hdr *hdr;
   3350   1.1    nonaka 	const char *name;
   3351   1.1    nonaka 	u_char *fw, *ptr;
   3352   1.1    nonaka 	size_t len;
   3353   1.1    nonaka 	uint32_t reg;
   3354   1.1    nonaka 	int mlen, ntries, page, error;
   3355   1.1    nonaka 
   3356   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3357   1.1    nonaka 
   3358  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3359  1.12  christos 
   3360   1.1    nonaka 	/* Read firmware image from the filesystem. */
   3361  1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E))
   3362  1.32    nonaka 		name = "rtl8188eufw.bin";
   3363  1.49       nat 	else if (ISSET(sc->chip, URTWN_CHIP_92EU))
   3364  1.49       nat 		name = "rtl8192eefw.bin";
   3365  1.32    nonaka 	else if ((sc->chip & (URTWN_CHIP_UMC_A_CUT | URTWN_CHIP_92C)) ==
   3366   1.1    nonaka 	    URTWN_CHIP_UMC_A_CUT)
   3367   1.5       riz 		name = "rtl8192cfwU.bin";
   3368   1.1    nonaka 	else
   3369   1.5       riz 		name = "rtl8192cfw.bin";
   3370   1.5       riz 	if ((error = firmware_open("if_urtwn", name, &fwh)) != 0) {
   3371   1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3372  1.32    nonaka 		    "failed load firmware of file %s (error %d)\n", name,
   3373  1.32    nonaka 		    error);
   3374  1.42     skrll 		return error;
   3375   1.1    nonaka 	}
   3376  1.36  jmcneill 	const size_t fwlen = len = firmware_get_size(fwh);
   3377   1.1    nonaka 	fw = firmware_malloc(len);
   3378   1.1    nonaka 	if (fw == NULL) {
   3379   1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3380   1.1    nonaka 		    "failed to allocate firmware memory\n");
   3381   1.1    nonaka 		firmware_close(fwh);
   3382  1.42     skrll 		return ENOMEM;
   3383   1.1    nonaka 	}
   3384   1.1    nonaka 	error = firmware_read(fwh, 0, fw, len);
   3385   1.1    nonaka 	firmware_close(fwh);
   3386   1.1    nonaka 	if (error != 0) {
   3387   1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3388   1.1    nonaka 		    "failed to read firmware (error %d)\n", error);
   3389  1.36  jmcneill 		firmware_free(fw, fwlen);
   3390  1.42     skrll 		return error;
   3391   1.1    nonaka 	}
   3392   1.1    nonaka 
   3393  1.49       nat 	len = fwlen;
   3394   1.1    nonaka 	ptr = fw;
   3395   1.1    nonaka 	hdr = (const struct r92c_fw_hdr *)ptr;
   3396   1.1    nonaka 	/* Check if there is a valid FW header and skip it. */
   3397   1.1    nonaka 	if ((le16toh(hdr->signature) >> 4) == 0x88c ||
   3398  1.32    nonaka 	    (le16toh(hdr->signature) >> 4) == 0x88e ||
   3399  1.49       nat 	    (le16toh(hdr->signature) >> 4) == 0x92e ||
   3400   1.1    nonaka 	    (le16toh(hdr->signature) >> 4) == 0x92c) {
   3401   1.1    nonaka 		DPRINTFN(DBG_INIT, ("%s: %s: FW V%d.%d %02d-%02d %02d:%02d\n",
   3402   1.1    nonaka 		    device_xname(sc->sc_dev), __func__,
   3403   1.1    nonaka 		    le16toh(hdr->version), le16toh(hdr->subversion),
   3404   1.1    nonaka 		    hdr->month, hdr->date, hdr->hour, hdr->minute));
   3405   1.1    nonaka 		ptr += sizeof(*hdr);
   3406   1.1    nonaka 		len -= sizeof(*hdr);
   3407   1.1    nonaka 	}
   3408   1.1    nonaka 
   3409  1.32    nonaka 	if (urtwn_read_1(sc, R92C_MCUFWDL) & R92C_MCUFWDL_RAM_DL_SEL) {
   3410  1.49       nat 		if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   3411  1.49       nat 		    ISSET(sc->chip, URTWN_CHIP_92EU))
   3412  1.32    nonaka 			urtwn_r88e_fw_reset(sc);
   3413  1.32    nonaka 		else
   3414  1.32    nonaka 			urtwn_fw_reset(sc);
   3415   1.1    nonaka 	}
   3416  1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   3417  1.49       nat 	    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3418  1.32    nonaka 		urtwn_write_2(sc, R92C_SYS_FUNC_EN,
   3419  1.32    nonaka 		    urtwn_read_2(sc, R92C_SYS_FUNC_EN) |
   3420  1.32    nonaka 		    R92C_SYS_FUNC_EN_CPUEN);
   3421  1.32    nonaka 	}
   3422   1.1    nonaka 
   3423   1.1    nonaka 	/* download enabled */
   3424   1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL,
   3425   1.1    nonaka 	    urtwn_read_1(sc, R92C_MCUFWDL) | R92C_MCUFWDL_EN);
   3426   1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL + 2,
   3427   1.1    nonaka 	    urtwn_read_1(sc, R92C_MCUFWDL + 2) & ~0x08);
   3428   1.1    nonaka 
   3429  1.32    nonaka 	/* Reset the FWDL checksum. */
   3430  1.32    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL,
   3431  1.52     skrll 	urtwn_read_1(sc, R92C_MCUFWDL) | R92C_MCUFWDL_CHKSUM_RPT);
   3432  1.32    nonaka 
   3433  1.49       nat 	DELAY(50);
   3434   1.1    nonaka 	/* download firmware */
   3435   1.1    nonaka 	for (page = 0; len > 0; page++) {
   3436   1.1    nonaka 		mlen = MIN(len, R92C_FW_PAGE_SIZE);
   3437   1.1    nonaka 		error = urtwn_fw_loadpage(sc, page, ptr, mlen);
   3438   1.1    nonaka 		if (error != 0) {
   3439   1.1    nonaka 			aprint_error_dev(sc->sc_dev,
   3440   1.1    nonaka 			    "could not load firmware page %d\n", page);
   3441   1.1    nonaka 			goto fail;
   3442   1.1    nonaka 		}
   3443   1.1    nonaka 		ptr += mlen;
   3444   1.1    nonaka 		len -= mlen;
   3445   1.1    nonaka 	}
   3446   1.1    nonaka 
   3447   1.1    nonaka 	/* download disable */
   3448   1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL,
   3449   1.1    nonaka 	    urtwn_read_1(sc, R92C_MCUFWDL) & ~R92C_MCUFWDL_EN);
   3450   1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL + 1, 0);
   3451   1.1    nonaka 
   3452   1.1    nonaka 	/* Wait for checksum report. */
   3453   1.1    nonaka 	for (ntries = 0; ntries < 1000; ntries++) {
   3454   1.1    nonaka 		if (urtwn_read_4(sc, R92C_MCUFWDL) & R92C_MCUFWDL_CHKSUM_RPT)
   3455   1.1    nonaka 			break;
   3456   1.1    nonaka 		DELAY(5);
   3457   1.1    nonaka 	}
   3458   1.1    nonaka 	if (ntries == 1000) {
   3459   1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3460   1.1    nonaka 		    "timeout waiting for checksum report\n");
   3461   1.1    nonaka 		error = ETIMEDOUT;
   3462   1.1    nonaka 		goto fail;
   3463   1.1    nonaka 	}
   3464   1.1    nonaka 
   3465   1.1    nonaka 	/* Wait for firmware readiness. */
   3466   1.1    nonaka 	reg = urtwn_read_4(sc, R92C_MCUFWDL);
   3467   1.1    nonaka 	reg = (reg & ~R92C_MCUFWDL_WINTINI_RDY) | R92C_MCUFWDL_RDY;
   3468   1.1    nonaka 	urtwn_write_4(sc, R92C_MCUFWDL, reg);
   3469  1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   3470  1.49       nat 	    ISSET(sc->chip, URTWN_CHIP_92EU))
   3471  1.32    nonaka 		urtwn_r88e_fw_reset(sc);
   3472  1.66   msaitoh 	for (ntries = 0; ntries < 6000; ntries++) {
   3473   1.1    nonaka 		if (urtwn_read_4(sc, R92C_MCUFWDL) & R92C_MCUFWDL_WINTINI_RDY)
   3474   1.1    nonaka 			break;
   3475   1.1    nonaka 		DELAY(5);
   3476   1.1    nonaka 	}
   3477  1.66   msaitoh 	if (ntries == 6000) {
   3478   1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3479   1.1    nonaka 		    "timeout waiting for firmware readiness\n");
   3480   1.1    nonaka 		error = ETIMEDOUT;
   3481   1.1    nonaka 		goto fail;
   3482   1.1    nonaka 	}
   3483   1.1    nonaka  fail:
   3484  1.36  jmcneill 	firmware_free(fw, fwlen);
   3485  1.42     skrll 	return error;
   3486   1.1    nonaka }
   3487   1.1    nonaka 
   3488  1.32    nonaka static __inline int
   3489  1.32    nonaka urtwn_dma_init(struct urtwn_softc *sc)
   3490  1.32    nonaka {
   3491  1.32    nonaka 
   3492  1.32    nonaka 	return sc->sc_dma_init(sc);
   3493  1.32    nonaka }
   3494  1.32    nonaka 
   3495   1.1    nonaka static int
   3496  1.32    nonaka urtwn_r92c_dma_init(struct urtwn_softc *sc)
   3497   1.1    nonaka {
   3498   1.1    nonaka 	int hashq, hasnq, haslq, nqueues, nqpages, nrempages;
   3499   1.1    nonaka 	uint32_t reg;
   3500   1.1    nonaka 	int error;
   3501   1.1    nonaka 
   3502   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3503   1.1    nonaka 
   3504  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3505  1.12  christos 
   3506   1.1    nonaka 	/* Initialize LLT table. */
   3507   1.1    nonaka 	error = urtwn_llt_init(sc);
   3508   1.1    nonaka 	if (error != 0)
   3509  1.42     skrll 		return error;
   3510   1.1    nonaka 
   3511   1.1    nonaka 	/* Get Tx queues to USB endpoints mapping. */
   3512   1.1    nonaka 	hashq = hasnq = haslq = 0;
   3513   1.1    nonaka 	reg = urtwn_read_2(sc, R92C_USB_EP + 1);
   3514   1.1    nonaka 	DPRINTFN(DBG_INIT, ("%s: %s: USB endpoints mapping 0x%x\n",
   3515   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, reg));
   3516   1.1    nonaka 	if (MS(reg, R92C_USB_EP_HQ) != 0)
   3517   1.1    nonaka 		hashq = 1;
   3518   1.1    nonaka 	if (MS(reg, R92C_USB_EP_NQ) != 0)
   3519   1.1    nonaka 		hasnq = 1;
   3520   1.1    nonaka 	if (MS(reg, R92C_USB_EP_LQ) != 0)
   3521   1.1    nonaka 		haslq = 1;
   3522   1.1    nonaka 	nqueues = hashq + hasnq + haslq;
   3523   1.1    nonaka 	if (nqueues == 0)
   3524  1.42     skrll 		return EIO;
   3525   1.1    nonaka 	/* Get the number of pages for each queue. */
   3526   1.1    nonaka 	nqpages = (R92C_TX_PAGE_COUNT - R92C_PUBQ_NPAGES) / nqueues;
   3527   1.1    nonaka 	/* The remaining pages are assigned to the high priority queue. */
   3528   1.1    nonaka 	nrempages = (R92C_TX_PAGE_COUNT - R92C_PUBQ_NPAGES) % nqueues;
   3529   1.1    nonaka 
   3530   1.1    nonaka 	/* Set number of pages for normal priority queue. */
   3531   1.1    nonaka 	urtwn_write_1(sc, R92C_RQPN_NPQ, hasnq ? nqpages : 0);
   3532   1.1    nonaka 	urtwn_write_4(sc, R92C_RQPN,
   3533   1.1    nonaka 	    /* Set number of pages for public queue. */
   3534   1.1    nonaka 	    SM(R92C_RQPN_PUBQ, R92C_PUBQ_NPAGES) |
   3535   1.1    nonaka 	    /* Set number of pages for high priority queue. */
   3536   1.1    nonaka 	    SM(R92C_RQPN_HPQ, hashq ? nqpages + nrempages : 0) |
   3537   1.1    nonaka 	    /* Set number of pages for low priority queue. */
   3538   1.1    nonaka 	    SM(R92C_RQPN_LPQ, haslq ? nqpages : 0) |
   3539   1.1    nonaka 	    /* Load values. */
   3540   1.1    nonaka 	    R92C_RQPN_LD);
   3541   1.1    nonaka 
   3542   1.1    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_BCNQ_BDNY, R92C_TX_PAGE_BOUNDARY);
   3543   1.1    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_MGQ_BDNY, R92C_TX_PAGE_BOUNDARY);
   3544   1.1    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_WMAC_LBK_BF_HD, R92C_TX_PAGE_BOUNDARY);
   3545   1.1    nonaka 	urtwn_write_1(sc, R92C_TRXFF_BNDY, R92C_TX_PAGE_BOUNDARY);
   3546   1.1    nonaka 	urtwn_write_1(sc, R92C_TDECTRL + 1, R92C_TX_PAGE_BOUNDARY);
   3547   1.1    nonaka 
   3548   1.1    nonaka 	/* Set queue to USB pipe mapping. */
   3549   1.1    nonaka 	reg = urtwn_read_2(sc, R92C_TRXDMA_CTRL);
   3550   1.1    nonaka 	reg &= ~R92C_TRXDMA_CTRL_QMAP_M;
   3551   1.1    nonaka 	if (nqueues == 1) {
   3552   1.1    nonaka 		if (hashq) {
   3553   1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_HQ;
   3554   1.1    nonaka 		} else if (hasnq) {
   3555   1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_NQ;
   3556   1.1    nonaka 		} else {
   3557   1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_LQ;
   3558   1.1    nonaka 		}
   3559   1.1    nonaka 	} else if (nqueues == 2) {
   3560   1.1    nonaka 		/* All 2-endpoints configs have a high priority queue. */
   3561   1.1    nonaka 		if (!hashq) {
   3562  1.42     skrll 			return EIO;
   3563   1.1    nonaka 		}
   3564   1.1    nonaka 		if (hasnq) {
   3565   1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_HQ_NQ;
   3566   1.1    nonaka 		} else {
   3567   1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_HQ_LQ;
   3568   1.1    nonaka 		}
   3569   1.1    nonaka 	} else {
   3570   1.1    nonaka 		reg |= R92C_TRXDMA_CTRL_QMAP_3EP;
   3571   1.1    nonaka 	}
   3572   1.1    nonaka 	urtwn_write_2(sc, R92C_TRXDMA_CTRL, reg);
   3573   1.1    nonaka 
   3574   1.1    nonaka 	/* Set Tx/Rx transfer page boundary. */
   3575   1.1    nonaka 	urtwn_write_2(sc, R92C_TRXFF_BNDY + 2, 0x27ff);
   3576   1.1    nonaka 
   3577   1.1    nonaka 	/* Set Tx/Rx transfer page size. */
   3578   1.1    nonaka 	urtwn_write_1(sc, R92C_PBP,
   3579   1.1    nonaka 	    SM(R92C_PBP_PSRX, R92C_PBP_128) | SM(R92C_PBP_PSTX, R92C_PBP_128));
   3580  1.42     skrll 	return 0;
   3581   1.1    nonaka }
   3582   1.1    nonaka 
   3583  1.32    nonaka static int
   3584  1.32    nonaka urtwn_r88e_dma_init(struct urtwn_softc *sc)
   3585  1.32    nonaka {
   3586  1.32    nonaka 	usb_interface_descriptor_t *id;
   3587  1.32    nonaka 	uint32_t reg;
   3588  1.32    nonaka 	int nqueues;
   3589  1.32    nonaka 	int error;
   3590  1.32    nonaka 
   3591  1.32    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3592  1.32    nonaka 
   3593  1.32    nonaka 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3594  1.32    nonaka 
   3595  1.32    nonaka 	/* Initialize LLT table. */
   3596  1.32    nonaka 	error = urtwn_llt_init(sc);
   3597  1.32    nonaka 	if (error != 0)
   3598  1.42     skrll 		return error;
   3599  1.32    nonaka 
   3600  1.32    nonaka 	/* Get Tx queues to USB endpoints mapping. */
   3601  1.32    nonaka 	id = usbd_get_interface_descriptor(sc->sc_iface);
   3602  1.32    nonaka 	nqueues = id->bNumEndpoints - 1;
   3603  1.32    nonaka 	if (nqueues == 0)
   3604  1.42     skrll 		return EIO;
   3605  1.32    nonaka 
   3606  1.32    nonaka 	/* Set number of pages for normal priority queue. */
   3607  1.32    nonaka 	urtwn_write_2(sc, R92C_RQPN_NPQ, 0);
   3608  1.32    nonaka 	urtwn_write_2(sc, R92C_RQPN_NPQ, 0x000d);
   3609  1.32    nonaka 	urtwn_write_4(sc, R92C_RQPN, 0x808e000d);
   3610  1.32    nonaka 
   3611  1.32    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_BCNQ_BDNY, R88E_TX_PAGE_BOUNDARY);
   3612  1.32    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_MGQ_BDNY, R88E_TX_PAGE_BOUNDARY);
   3613  1.32    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_WMAC_LBK_BF_HD, R88E_TX_PAGE_BOUNDARY);
   3614  1.32    nonaka 	urtwn_write_1(sc, R92C_TRXFF_BNDY, R88E_TX_PAGE_BOUNDARY);
   3615  1.32    nonaka 	urtwn_write_1(sc, R92C_TDECTRL + 1, R88E_TX_PAGE_BOUNDARY);
   3616  1.32    nonaka 
   3617  1.32    nonaka 	/* Set queue to USB pipe mapping. */
   3618  1.32    nonaka 	reg = urtwn_read_2(sc, R92C_TRXDMA_CTRL);
   3619  1.32    nonaka 	reg &= ~R92C_TRXDMA_CTRL_QMAP_M;
   3620  1.32    nonaka 	if (nqueues == 1)
   3621  1.32    nonaka 		reg |= R92C_TRXDMA_CTRL_QMAP_LQ;
   3622  1.32    nonaka 	else if (nqueues == 2)
   3623  1.32    nonaka 		reg |= R92C_TRXDMA_CTRL_QMAP_HQ_NQ;
   3624  1.32    nonaka 	else
   3625  1.32    nonaka 		reg |= R92C_TRXDMA_CTRL_QMAP_3EP;
   3626  1.32    nonaka 	urtwn_write_2(sc, R92C_TRXDMA_CTRL, reg);
   3627  1.32    nonaka 
   3628  1.32    nonaka 	/* Set Tx/Rx transfer page boundary. */
   3629  1.32    nonaka 	urtwn_write_2(sc, R92C_TRXFF_BNDY + 2, 0x23ff);
   3630  1.32    nonaka 
   3631  1.32    nonaka 	/* Set Tx/Rx transfer page size. */
   3632  1.32    nonaka 	urtwn_write_1(sc, R92C_PBP,
   3633  1.32    nonaka 	    SM(R92C_PBP_PSRX, R92C_PBP_128) | SM(R92C_PBP_PSTX, R92C_PBP_128));
   3634  1.32    nonaka 
   3635  1.42     skrll 	return 0;
   3636  1.32    nonaka }
   3637  1.32    nonaka 
   3638   1.1    nonaka static void
   3639   1.1    nonaka urtwn_mac_init(struct urtwn_softc *sc)
   3640   1.1    nonaka {
   3641  1.22  christos 	size_t i;
   3642   1.1    nonaka 
   3643   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3644   1.1    nonaka 
   3645  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3646  1.12  christos 
   3647   1.1    nonaka 	/* Write MAC initialization values. */
   3648  1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E)) {
   3649  1.32    nonaka 		for (i = 0; i < __arraycount(rtl8188eu_mac); i++)
   3650  1.32    nonaka 			urtwn_write_1(sc, rtl8188eu_mac[i].reg,
   3651  1.32    nonaka 			    rtl8188eu_mac[i].val);
   3652  1.52     skrll 	} else if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3653  1.49       nat 		for (i = 0; i < __arraycount(rtl8192eu_mac); i++)
   3654  1.49       nat 			urtwn_write_1(sc, rtl8192eu_mac[i].reg,
   3655  1.49       nat 			    rtl8192eu_mac[i].val);
   3656  1.32    nonaka 	} else {
   3657  1.32    nonaka 		for (i = 0; i < __arraycount(rtl8192cu_mac); i++)
   3658  1.32    nonaka 			urtwn_write_1(sc, rtl8192cu_mac[i].reg,
   3659  1.32    nonaka 			    rtl8192cu_mac[i].val);
   3660  1.32    nonaka 	}
   3661   1.1    nonaka }
   3662   1.1    nonaka 
   3663   1.1    nonaka static void
   3664   1.1    nonaka urtwn_bb_init(struct urtwn_softc *sc)
   3665   1.1    nonaka {
   3666  1.60   thorpej 	const struct rtwn_bb_prog *prog;
   3667   1.1    nonaka 	uint32_t reg;
   3668  1.32    nonaka 	uint8_t crystalcap;
   3669  1.22  christos 	size_t i;
   3670   1.1    nonaka 
   3671   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3672   1.1    nonaka 
   3673  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3674  1.12  christos 
   3675   1.1    nonaka 	/* Enable BB and RF. */
   3676   1.1    nonaka 	urtwn_write_2(sc, R92C_SYS_FUNC_EN,
   3677   1.1    nonaka 	    urtwn_read_2(sc, R92C_SYS_FUNC_EN) |
   3678   1.1    nonaka 	    R92C_SYS_FUNC_EN_BBRSTB | R92C_SYS_FUNC_EN_BB_GLB_RST |
   3679   1.1    nonaka 	    R92C_SYS_FUNC_EN_DIO_RF);
   3680   1.1    nonaka 
   3681  1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   3682  1.49       nat 	    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3683  1.32    nonaka 		urtwn_write_1(sc, R92C_AFE_PLL_CTRL, 0x83);
   3684  1.32    nonaka 		urtwn_write_1(sc, R92C_AFE_PLL_CTRL + 1, 0xdb);
   3685  1.32    nonaka 	}
   3686   1.1    nonaka 
   3687   1.1    nonaka 	urtwn_write_1(sc, R92C_RF_CTRL,
   3688   1.1    nonaka 	    R92C_RF_CTRL_EN | R92C_RF_CTRL_RSTB | R92C_RF_CTRL_SDMRSTB);
   3689   1.1    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   3690   1.1    nonaka 	    R92C_SYS_FUNC_EN_USBA | R92C_SYS_FUNC_EN_USBD |
   3691   1.1    nonaka 	    R92C_SYS_FUNC_EN_BB_GLB_RST | R92C_SYS_FUNC_EN_BBRSTB);
   3692   1.1    nonaka 
   3693  1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   3694  1.49       nat 	    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3695  1.32    nonaka 		urtwn_write_1(sc, R92C_LDOHCI12_CTRL, 0x0f);
   3696  1.32    nonaka 		urtwn_write_1(sc, 0x15, 0xe9);
   3697  1.32    nonaka 		urtwn_write_1(sc, R92C_AFE_XTAL_CTRL + 1, 0x80);
   3698  1.32    nonaka 	}
   3699   1.1    nonaka 
   3700   1.1    nonaka 	/* Select BB programming based on board type. */
   3701  1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E))
   3702  1.32    nonaka 		prog = &rtl8188eu_bb_prog;
   3703  1.49       nat 	else if (ISSET(sc->chip, URTWN_CHIP_92EU))
   3704  1.49       nat 		prog = &rtl8192eu_bb_prog;
   3705  1.32    nonaka 	else if (!(sc->chip & URTWN_CHIP_92C)) {
   3706   1.1    nonaka 		if (sc->board_type == R92C_BOARD_TYPE_MINICARD) {
   3707   1.1    nonaka 			prog = &rtl8188ce_bb_prog;
   3708   1.1    nonaka 		} else if (sc->board_type == R92C_BOARD_TYPE_HIGHPA) {
   3709   1.1    nonaka 			prog = &rtl8188ru_bb_prog;
   3710   1.1    nonaka 		} else {
   3711   1.1    nonaka 			prog = &rtl8188cu_bb_prog;
   3712   1.1    nonaka 		}
   3713   1.1    nonaka 	} else {
   3714   1.1    nonaka 		if (sc->board_type == R92C_BOARD_TYPE_MINICARD) {
   3715   1.1    nonaka 			prog = &rtl8192ce_bb_prog;
   3716   1.1    nonaka 		} else {
   3717   1.1    nonaka 			prog = &rtl8192cu_bb_prog;
   3718   1.1    nonaka 		}
   3719   1.1    nonaka 	}
   3720   1.1    nonaka 	/* Write BB initialization values. */
   3721   1.1    nonaka 	for (i = 0; i < prog->count; i++) {
   3722   1.1    nonaka 		/* additional delay depend on registers */
   3723   1.1    nonaka 		switch (prog->regs[i]) {
   3724   1.1    nonaka 		case 0xfe:
   3725  1.49       nat 			urtwn_delay_ms(sc, 50);
   3726   1.1    nonaka 			break;
   3727   1.1    nonaka 		case 0xfd:
   3728  1.49       nat 			urtwn_delay_ms(sc, 5);
   3729   1.1    nonaka 			break;
   3730   1.1    nonaka 		case 0xfc:
   3731  1.49       nat 			urtwn_delay_ms(sc, 1);
   3732   1.1    nonaka 			break;
   3733   1.1    nonaka 		case 0xfb:
   3734   1.1    nonaka 			DELAY(50);
   3735   1.1    nonaka 			break;
   3736   1.1    nonaka 		case 0xfa:
   3737   1.1    nonaka 			DELAY(5);
   3738   1.1    nonaka 			break;
   3739   1.1    nonaka 		case 0xf9:
   3740   1.1    nonaka 			DELAY(1);
   3741   1.1    nonaka 			break;
   3742   1.1    nonaka 		}
   3743   1.1    nonaka 		urtwn_bb_write(sc, prog->regs[i], prog->vals[i]);
   3744   1.1    nonaka 		DELAY(1);
   3745   1.1    nonaka 	}
   3746   1.1    nonaka 
   3747   1.1    nonaka 	if (sc->chip & URTWN_CHIP_92C_1T2R) {
   3748   1.1    nonaka 		/* 8192C 1T only configuration. */
   3749   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA0_TXINFO);
   3750   1.1    nonaka 		reg = (reg & ~0x00000003) | 0x2;
   3751   1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_TXINFO, reg);
   3752   1.1    nonaka 
   3753   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA1_TXINFO);
   3754   1.1    nonaka 		reg = (reg & ~0x00300033) | 0x00200022;
   3755   1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA1_TXINFO, reg);
   3756   1.1    nonaka 
   3757   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_CCK0_AFESETTING);
   3758   1.1    nonaka 		reg = (reg & ~0xff000000) | (0x45 << 24);
   3759   1.1    nonaka 		urtwn_bb_write(sc, R92C_CCK0_AFESETTING, reg);
   3760   1.1    nonaka 
   3761   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_OFDM0_TRXPATHENA);
   3762   1.1    nonaka 		reg = (reg & ~0x000000ff) | 0x23;
   3763   1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_TRXPATHENA, reg);
   3764   1.1    nonaka 
   3765   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_OFDM0_AGCPARAM1);
   3766   1.1    nonaka 		reg = (reg & ~0x00000030) | (1 << 4);
   3767   1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCPARAM1, reg);
   3768   1.1    nonaka 
   3769   1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe74);
   3770   1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   3771   1.1    nonaka 		urtwn_bb_write(sc, 0xe74, reg);
   3772   1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe78);
   3773   1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   3774   1.1    nonaka 		urtwn_bb_write(sc, 0xe78, reg);
   3775   1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe7c);
   3776   1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   3777   1.1    nonaka 		urtwn_bb_write(sc, 0xe7c, reg);
   3778   1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe80);
   3779   1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   3780   1.1    nonaka 		urtwn_bb_write(sc, 0xe80, reg);
   3781   1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe88);
   3782   1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   3783   1.1    nonaka 		urtwn_bb_write(sc, 0xe88, reg);
   3784   1.1    nonaka 	}
   3785   1.1    nonaka 
   3786   1.1    nonaka 	/* Write AGC values. */
   3787   1.1    nonaka 	for (i = 0; i < prog->agccount; i++) {
   3788   1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCRSSITABLE, prog->agcvals[i]);
   3789   1.1    nonaka 		DELAY(1);
   3790   1.1    nonaka 	}
   3791   1.1    nonaka 
   3792  1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   3793  1.49       nat 	    ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3794  1.32    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), 0x69553422);
   3795  1.32    nonaka 		DELAY(1);
   3796  1.32    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), 0x69553420);
   3797  1.32    nonaka 		DELAY(1);
   3798  1.58       nat 	}
   3799  1.32    nonaka 
   3800  1.58       nat 	if (ISSET(sc->chip, URTWN_CHIP_92EU)) {
   3801  1.58       nat 		crystalcap = sc->r88e_rom[0xb9];
   3802  1.58       nat 		if (crystalcap == 0x00)
   3803  1.58       nat 			crystalcap = 0x20;
   3804  1.58       nat 		crystalcap &= 0x3f;
   3805  1.58       nat 		reg = urtwn_bb_read(sc, R92C_AFE_CTRL3);
   3806  1.58       nat 		urtwn_bb_write(sc, R92C_AFE_CTRL3,
   3807  1.58       nat 		    RW(reg, R92C_AFE_XTAL_CTRL_ADDR,
   3808  1.58       nat 		    crystalcap | crystalcap << 6));
   3809  1.58       nat 		urtwn_write_4(sc, R92C_AFE_XTAL_CTRL, 0xf81fb);
   3810  1.58       nat 	} else if (ISSET(sc->chip, URTWN_CHIP_88E)) {
   3811  1.32    nonaka 		crystalcap = sc->r88e_rom[0xb9];
   3812  1.32    nonaka 		if (crystalcap == 0xff)
   3813  1.32    nonaka 			crystalcap = 0x20;
   3814  1.32    nonaka 		crystalcap &= 0x3f;
   3815  1.32    nonaka 		reg = urtwn_bb_read(sc, R92C_AFE_XTAL_CTRL);
   3816  1.32    nonaka 		urtwn_bb_write(sc, R92C_AFE_XTAL_CTRL,
   3817  1.32    nonaka 		    RW(reg, R92C_AFE_XTAL_CTRL_ADDR,
   3818  1.32    nonaka 		    crystalcap | crystalcap << 6));
   3819  1.32    nonaka 	} else {
   3820  1.32    nonaka 		if (urtwn_bb_read(sc, R92C_HSSI_PARAM2(0)) &
   3821  1.32    nonaka 		    R92C_HSSI_PARAM2_CCK_HIPWR) {
   3822  1.32    nonaka 			SET(sc->sc_flags, URTWN_FLAG_CCK_HIPWR);
   3823  1.32    nonaka 		}
   3824   1.1    nonaka 	}
   3825   1.1    nonaka }
   3826   1.1    nonaka 
   3827   1.1    nonaka static void
   3828   1.1    nonaka urtwn_rf_init(struct urtwn_softc *sc)
   3829   1.1    nonaka {
   3830  1.60   thorpej 	const struct rtwn_rf_prog *prog;
   3831   1.1    nonaka 	uint32_t reg, mask, saved;
   3832  1.22  christos 	size_t i, j, idx;
   3833   1.1    nonaka 
   3834   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3835   1.1    nonaka 
   3836   1.1    nonaka 	/* Select RF programming based on board type. */
   3837  1.32    nonaka 	if (ISSET(sc->chip, URTWN_CHIP_88E))
   3838  1.32    nonaka 		prog = rtl8188eu_rf_prog;
   3839  1.49       nat 	else if (ISSET(sc->chip, URTWN_CHIP_92EU))
   3840  1.49       nat 		prog = rtl8192eu_rf_prog;
   3841  1.32    nonaka 	else if (!(sc->chip & URTWN_CHIP_92C)) {
   3842   1.1    nonaka 		if (sc->board_type == R92C_BOARD_TYPE_MINICARD) {
   3843   1.1    nonaka 			prog = rtl8188ce_rf_prog;
   3844   1.1    nonaka 		} else if (sc->board_type == R92C_BOARD_TYPE_HIGHPA) {
   3845   1.1    nonaka 			prog = rtl8188ru_rf_prog;
   3846   1.1    nonaka 		} else {
   3847   1.1    nonaka 			prog = rtl8188cu_rf_prog;
   3848   1.1    nonaka 		}
   3849   1.1    nonaka 	} else {
   3850   1.1    nonaka 		prog = rtl8192ce_rf_prog;
   3851   1.1    nonaka 	}
   3852   1.1    nonaka 
   3853   1.1    nonaka 	for (i = 0; i < sc->nrxchains; i++) {
   3854   1.1    nonaka 		/* Save RF_ENV control type. */
   3855   1.1    nonaka 		idx = i / 2;
   3856   1.1    nonaka 		mask = 0xffffU << ((i % 2) * 16);
   3857   1.1    nonaka 		saved = urtwn_bb_read(sc, R92C_FPGA0_RFIFACESW(idx)) & mask;
   3858   1.1    nonaka 
   3859   1.1    nonaka 		/* Set RF_ENV enable. */
   3860   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACEOE(i));
   3861   1.1    nonaka 		reg |= 0x100000;
   3862   1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFIFACEOE(i), reg);
   3863  1.49       nat 		DELAY(50);
   3864   1.1    nonaka 
   3865   1.1    nonaka 		/* Set RF_ENV output high. */
   3866   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACEOE(i));
   3867   1.1    nonaka 		reg |= 0x10;
   3868   1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFIFACEOE(i), reg);
   3869  1.49       nat 		DELAY(50);
   3870   1.1    nonaka 
   3871   1.1    nonaka 		/* Set address and data lengths of RF registers. */
   3872   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_HSSI_PARAM2(i));
   3873   1.1    nonaka 		reg &= ~R92C_HSSI_PARAM2_ADDR_LENGTH;
   3874   1.1    nonaka 		urtwn_bb_write(sc, R92C_HSSI_PARAM2(i), reg);
   3875  1.49       nat 		DELAY(50);
   3876   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_HSSI_PARAM2(i));
   3877   1.1    nonaka 		reg &= ~R92C_HSSI_PARAM2_DATA_LENGTH;
   3878   1.1    nonaka 		urtwn_bb_write(sc, R92C_HSSI_PARAM2(i), reg);
   3879  1.49       nat 		DELAY(50);
   3880   1.1    nonaka 
   3881   1.1    nonaka 		/* Write RF initialization values for this chain. */
   3882   1.1    nonaka 		for (j = 0; j < prog[i].count; j++) {
   3883   1.1    nonaka 			if (prog[i].regs[j] >= 0xf9 &&
   3884   1.1    nonaka 			    prog[i].regs[j] <= 0xfe) {
   3885   1.1    nonaka 				/*
   3886   1.1    nonaka 				 * These are fake RF registers offsets that
   3887   1.1    nonaka 				 * indicate a delay is required.
   3888   1.1    nonaka 				 */
   3889  1.49       nat 				urtwn_delay_ms(sc, 50);
   3890   1.1    nonaka 				continue;
   3891   1.1    nonaka 			}
   3892   1.1    nonaka 			urtwn_rf_write(sc, i, prog[i].regs[j], prog[i].vals[j]);
   3893  1.49       nat 			DELAY(5);
   3894   1.1    nonaka 		}
   3895   1.1    nonaka 
   3896   1.1    nonaka 		/* Restore RF_ENV control type. */
   3897   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACESW(idx)) & ~mask;
   3898   1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFIFACESW(idx), reg | saved);
   3899   1.1    nonaka 	}
   3900   1.1    nonaka 
   3901   1.1    nonaka 	if ((sc->chip & (URTWN_CHIP_UMC_A_CUT | URTWN_CHIP_92C)) ==
   3902   1.1    nonaka 	    URTWN_CHIP_UMC_A_CUT) {
   3903   1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_RX_G1, 0x30255);
   3904   1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_RX_G2, 0x50a00);
   3905   1.1    nonaka 	}
   3906   1.1    nonaka 
   3907   1.1    nonaka 	/* Cache RF register CHNLBW. */
   3908   1.1    nonaka 	for (i = 0; i < 2; i++) {
   3909   1.1    nonaka 		sc->rf_chnlbw[i] = urtwn_rf_read(sc, i, R92C_RF_CHNLBW);
   3910   1.1    nonaka 	}
   3911   1.1    nonaka }
   3912   1.1    nonaka 
   3913   1.1    nonaka static void
   3914   1.1    nonaka urtwn_cam_init(struct urtwn_softc *sc)
   3915   1.1    nonaka {
   3916   1.1    nonaka 	uint32_t content, command;
   3917   1.1    nonaka 	uint8_t idx;
   3918  1.22  christos 	size_t i;
   3919   1.1    nonaka 
   3920   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3921   1.1    nonaka 
   3922  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3923  1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_92EU))
   3924  1.49       nat 		return;
   3925  1.12  christos 
   3926   1.1    nonaka 	for (idx = 0; idx < R92C_CAM_ENTRY_COUNT; idx++) {
   3927   1.1    nonaka 		content = (idx & 3)
   3928   1.1    nonaka 		    | (R92C_CAM_ALGO_AES << R92C_CAM_ALGO_S)
   3929   1.1    nonaka 		    | R92C_CAM_VALID;
   3930   1.1    nonaka 
   3931   1.1    nonaka 		command = R92C_CAMCMD_POLLING
   3932   1.1    nonaka 		    | R92C_CAMCMD_WRITE
   3933   1.1    nonaka 		    | R92C_CAM_CTL0(idx);
   3934   1.1    nonaka 
   3935   1.1    nonaka 		urtwn_write_4(sc, R92C_CAMWRITE, content);
   3936   1.1    nonaka 		urtwn_write_4(sc, R92C_CAMCMD, command);
   3937   1.1    nonaka 	}
   3938   1.1    nonaka 
   3939   1.1    nonaka 	for (idx = 0; idx < R92C_CAM_ENTRY_COUNT; idx++) {
   3940   1.1    nonaka 		for (i = 0; i < /* CAM_CONTENT_COUNT */ 8; i++) {
   3941   1.1    nonaka 			if (i == 0) {
   3942   1.1    nonaka 				content = (idx & 3)
   3943   1.1    nonaka 				    | (R92C_CAM_ALGO_AES << R92C_CAM_ALGO_S)
   3944   1.1    nonaka 				    | R92C_CAM_VALID;
   3945   1.1    nonaka 			} else {
   3946   1.1    nonaka 				content = 0;
   3947   1.1    nonaka 			}
   3948   1.1    nonaka 
   3949   1.1    nonaka 			command = R92C_CAMCMD_POLLING
   3950   1.1    nonaka 			    | R92C_CAMCMD_WRITE
   3951   1.1    nonaka 			    | R92C_CAM_CTL0(idx)
   3952  1.22  christos 			    | i;
   3953   1.1    nonaka 
   3954   1.1    nonaka 			urtwn_write_4(sc, R92C_CAMWRITE, content);
   3955   1.1    nonaka 			urtwn_write_4(sc, R92C_CAMCMD, command);
   3956   1.1    nonaka 		}
   3957   1.1    nonaka 	}
   3958   1.1    nonaka 
   3959   1.1    nonaka 	/* Invalidate all CAM entries. */
   3960   1.1    nonaka 	urtwn_write_4(sc, R92C_CAMCMD, R92C_CAMCMD_POLLING | R92C_CAMCMD_CLR);
   3961   1.1    nonaka }
   3962   1.1    nonaka 
   3963   1.1    nonaka static void
   3964   1.1    nonaka urtwn_pa_bias_init(struct urtwn_softc *sc)
   3965   1.1    nonaka {
   3966   1.1    nonaka 	uint8_t reg;
   3967  1.22  christos 	size_t i;
   3968   1.1    nonaka 
   3969   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3970   1.1    nonaka 
   3971  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3972  1.12  christos 
   3973   1.1    nonaka 	for (i = 0; i < sc->nrxchains; i++) {
   3974   1.1    nonaka 		if (sc->pa_setting & (1U << i))
   3975   1.1    nonaka 			continue;
   3976   1.1    nonaka 
   3977   1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_IPA, 0x0f406);
   3978   1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_IPA, 0x4f406);
   3979   1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_IPA, 0x8f406);
   3980   1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_IPA, 0xcf406);
   3981   1.1    nonaka 	}
   3982   1.1    nonaka 	if (!(sc->pa_setting & 0x10)) {
   3983   1.1    nonaka 		reg = urtwn_read_1(sc, 0x16);
   3984   1.1    nonaka 		reg = (reg & ~0xf0) | 0x90;
   3985   1.1    nonaka 		urtwn_write_1(sc, 0x16, reg);
   3986   1.1    nonaka 	}
   3987   1.1    nonaka }
   3988   1.1    nonaka 
   3989   1.1    nonaka static void
   3990   1.1    nonaka urtwn_rxfilter_init(struct urtwn_softc *sc)
   3991   1.1    nonaka {
   3992   1.1    nonaka 
   3993   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3994   1.1    nonaka 
   3995  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   3996  1.12  christos 
   3997   1.1    nonaka 	/* Initialize Rx filter. */
   3998   1.1    nonaka 	/* TODO: use better filter for monitor mode. */
   3999   1.1    nonaka 	urtwn_write_4(sc, R92C_RCR,
   4000   1.1    nonaka 	    R92C_RCR_AAP | R92C_RCR_APM | R92C_RCR_AM | R92C_RCR_AB |
   4001   1.1    nonaka 	    R92C_RCR_APP_ICV | R92C_RCR_AMF | R92C_RCR_HTC_LOC_CTRL |
   4002   1.1    nonaka 	    R92C_RCR_APP_MIC | R92C_RCR_APP_PHYSTS);
   4003   1.1    nonaka 	/* Accept all multicast frames. */
   4004   1.1    nonaka 	urtwn_write_4(sc, R92C_MAR + 0, 0xffffffff);
   4005   1.1    nonaka 	urtwn_write_4(sc, R92C_MAR + 4, 0xffffffff);
   4006   1.1    nonaka 	/* Accept all management frames. */
   4007   1.1    nonaka 	urtwn_write_2(sc, R92C_RXFLTMAP0, 0xffff);
   4008   1.1    nonaka 	/* Reject all control frames. */
   4009   1.1    nonaka 	urtwn_write_2(sc, R92C_RXFLTMAP1, 0x0000);
   4010   1.1    nonaka 	/* Accept all data frames. */
   4011   1.1    nonaka 	urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
   4012   1.1    nonaka }
   4013   1.1    nonaka 
   4014   1.1    nonaka static void
   4015   1.1    nonaka urtwn_edca_init(struct urtwn_softc *sc)
   4016   1.1    nonaka {
   4017   1.1    nonaka 
   4018   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   4019   1.1    nonaka 
   4020  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   4021  1.12  christos 
   4022   1.1    nonaka 	/* set spec SIFS (used in NAV) */
   4023   1.1    nonaka 	urtwn_write_2(sc, R92C_SPEC_SIFS, 0x100a);
   4024   1.1    nonaka 	urtwn_write_2(sc, R92C_MAC_SPEC_SIFS, 0x100a);
   4025   1.1    nonaka 
   4026   1.1    nonaka 	/* set SIFS CCK/OFDM */
   4027   1.1    nonaka 	urtwn_write_2(sc, R92C_SIFS_CCK, 0x100a);
   4028   1.1    nonaka 	urtwn_write_2(sc, R92C_SIFS_OFDM, 0x100a);
   4029   1.1    nonaka 
   4030   1.1    nonaka 	/* TXOP */
   4031   1.1    nonaka 	urtwn_write_4(sc, R92C_EDCA_BE_PARAM, 0x005ea42b);
   4032   1.1    nonaka 	urtwn_write_4(sc, R92C_EDCA_BK_PARAM, 0x0000a44f);
   4033   1.1    nonaka 	urtwn_write_4(sc, R92C_EDCA_VI_PARAM, 0x005ea324);
   4034   1.1    nonaka 	urtwn_write_4(sc, R92C_EDCA_VO_PARAM, 0x002fa226);
   4035   1.1    nonaka }
   4036   1.1    nonaka 
   4037   1.1    nonaka static void
   4038   1.1    nonaka urtwn_write_txpower(struct urtwn_softc *sc, int chain,
   4039   1.1    nonaka     uint16_t power[URTWN_RIDX_COUNT])
   4040   1.1    nonaka {
   4041   1.1    nonaka 	uint32_t reg;
   4042   1.1    nonaka 
   4043   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: chain=%d\n", device_xname(sc->sc_dev),
   4044   1.1    nonaka 	    __func__, chain));
   4045   1.1    nonaka 
   4046   1.1    nonaka 	/* Write per-CCK rate Tx power. */
   4047   1.1    nonaka 	if (chain == 0) {
   4048   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_TXAGC_A_CCK1_MCS32);
   4049   1.1    nonaka 		reg = RW(reg, R92C_TXAGC_A_CCK1,  power[0]);
   4050   1.1    nonaka 		urtwn_bb_write(sc, R92C_TXAGC_A_CCK1_MCS32, reg);
   4051   1.1    nonaka 
   4052   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK11_A_CCK2_11);
   4053   1.1    nonaka 		reg = RW(reg, R92C_TXAGC_A_CCK2,  power[1]);
   4054   1.1    nonaka 		reg = RW(reg, R92C_TXAGC_A_CCK55, power[2]);
   4055   1.1    nonaka 		reg = RW(reg, R92C_TXAGC_A_CCK11, power[3]);
   4056   1.1    nonaka 		urtwn_bb_write(sc, R92C_TXAGC_B_CCK11_A_CCK2_11, reg);
   4057   1.1    nonaka 	} else {
   4058   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK1_55_MCS32);
   4059   1.1    nonaka 		reg = RW(reg, R92C_TXAGC_B_CCK1,  power[0]);
   4060   1.1    nonaka 		reg = RW(reg, R92C_TXAGC_B_CCK2,  power[1]);
   4061   1.1    nonaka 		reg = RW(reg, R92C_TXAGC_B_CCK55, power[2]);
   4062   1.1    nonaka 		urtwn_bb_write(sc, R92C_TXAGC_B_CCK1_55_MCS32, reg);
   4063   1.1    nonaka 
   4064   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK11_A_CCK2_11);
   4065   1.1    nonaka 		reg = RW(reg, R92C_TXAGC_B_CCK11, power[3]);
   4066   1.1    nonaka 		urtwn_bb_write(sc, R92C_TXAGC_B_CCK11_A_CCK2_11, reg);
   4067   1.1    nonaka 	}
   4068   1.1    nonaka 	/* Write per-OFDM rate Tx power. */
   4069   1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_RATE18_06(chain),
   4070   1.1    nonaka 	    SM(R92C_TXAGC_RATE06, power[ 4]) |
   4071   1.1    nonaka 	    SM(R92C_TXAGC_RATE09, power[ 5]) |
   4072   1.1    nonaka 	    SM(R92C_TXAGC_RATE12, power[ 6]) |
   4073   1.1    nonaka 	    SM(R92C_TXAGC_RATE18, power[ 7]));
   4074   1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_RATE54_24(chain),
   4075   1.1    nonaka 	    SM(R92C_TXAGC_RATE24, power[ 8]) |
   4076   1.1    nonaka 	    SM(R92C_TXAGC_RATE36, power[ 9]) |
   4077   1.1    nonaka 	    SM(R92C_TXAGC_RATE48, power[10]) |
   4078   1.1    nonaka 	    SM(R92C_TXAGC_RATE54, power[11]));
   4079   1.1    nonaka 	/* Write per-MCS Tx power. */
   4080   1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_MCS03_MCS00(chain),
   4081   1.1    nonaka 	    SM(R92C_TXAGC_MCS00,  power[12]) |
   4082   1.1    nonaka 	    SM(R92C_TXAGC_MCS01,  power[13]) |
   4083   1.1    nonaka 	    SM(R92C_TXAGC_MCS02,  power[14]) |
   4084   1.1    nonaka 	    SM(R92C_TXAGC_MCS03,  power[15]));
   4085   1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_MCS07_MCS04(chain),
   4086   1.1    nonaka 	    SM(R92C_TXAGC_MCS04,  power[16]) |
   4087   1.1    nonaka 	    SM(R92C_TXAGC_MCS05,  power[17]) |
   4088   1.1    nonaka 	    SM(R92C_TXAGC_MCS06,  power[18]) |
   4089   1.1    nonaka 	    SM(R92C_TXAGC_MCS07,  power[19]));
   4090   1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_MCS11_MCS08(chain),
   4091   1.1    nonaka 	    SM(R92C_TXAGC_MCS08,  power[20]) |
   4092   1.1    nonaka 	    SM(R92C_TXAGC_MCS09,  power[21]) |
   4093   1.1    nonaka 	    SM(R92C_TXAGC_MCS10,  power[22]) |
   4094   1.1    nonaka 	    SM(R92C_TXAGC_MCS11,  power[23]));
   4095   1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_MCS15_MCS12(chain),
   4096   1.1    nonaka 	    SM(R92C_TXAGC_MCS12,  power[24]) |
   4097   1.1    nonaka 	    SM(R92C_TXAGC_MCS13,  power[25]) |
   4098   1.1    nonaka 	    SM(R92C_TXAGC_MCS14,  power[26]) |
   4099   1.1    nonaka 	    SM(R92C_TXAGC_MCS15,  power[27]));
   4100   1.1    nonaka }
   4101   1.1    nonaka 
   4102   1.1    nonaka static void
   4103  1.22  christos urtwn_get_txpower(struct urtwn_softc *sc, size_t chain, u_int chan, u_int ht40m,
   4104   1.1    nonaka     uint16_t power[URTWN_RIDX_COUNT])
   4105   1.1    nonaka {
   4106   1.1    nonaka 	struct r92c_rom *rom = &sc->rom;
   4107   1.1    nonaka 	uint16_t cckpow, ofdmpow, htpow, diff, maxpow;
   4108  1.60   thorpej 	const struct rtwn_txpwr *base;
   4109   1.1    nonaka 	int ridx, group;
   4110   1.1    nonaka 
   4111  1.22  christos 	DPRINTFN(DBG_FN, ("%s: %s: chain=%zd, chan=%d\n",
   4112   1.1    nonaka 	    device_xname(sc->sc_dev), __func__, chain, chan));
   4113   1.1    nonaka 
   4114   1.1    nonaka 	/* Determine channel group. */
   4115   1.1    nonaka 	if (chan <= 3) {
   4116   1.1    nonaka 		group = 0;
   4117   1.1    nonaka 	} else if (chan <= 9) {
   4118   1.1    nonaka 		group = 1;
   4119   1.1    nonaka 	} else {
   4120   1.1    nonaka 		group = 2;
   4121   1.1    nonaka 	}
   4122   1.1    nonaka 
   4123   1.1    nonaka 	/* Get original Tx power based on board type and RF chain. */
   4124   1.1    nonaka 	if (!(sc->chip & URTWN_CHIP_92C)) {
   4125   1.1    nonaka 		if (sc->board_type == R92C_BOARD_TYPE_HIGHPA) {
   4126   1.1    nonaka 			base = &rtl8188ru_txagc[chain];
   4127   1.1    nonaka 		} else {
   4128   1.1    nonaka 			base = &rtl8192cu_txagc[chain];
   4129   1.1    nonaka 		}
   4130   1.1    nonaka 	} else {
   4131   1.1    nonaka 		base = &rtl8192cu_txagc[chain];
   4132   1.1    nonaka 	}
   4133   1.1    nonaka 
   4134   1.1    nonaka 	memset(power, 0, URTWN_RIDX_COUNT * sizeof(power[0]));
   4135   1.1    nonaka 	if (sc->regulatory == 0) {
   4136   1.1    nonaka 		for (ridx = 0; ridx <= 3; ridx++) {
   4137   1.1    nonaka 			power[ridx] = base->pwr[0][ridx];
   4138   1.1    nonaka 		}
   4139   1.1    nonaka 	}
   4140   1.1    nonaka 	for (ridx = 4; ridx < URTWN_RIDX_COUNT; ridx++) {
   4141   1.1    nonaka 		if (sc->regulatory == 3) {
   4142   1.1    nonaka 			power[ridx] = base->pwr[0][ridx];
   4143   1.1    nonaka 			/* Apply vendor limits. */
   4144   1.1    nonaka 			if (ht40m != IEEE80211_HTINFO_2NDCHAN_NONE) {
   4145   1.1    nonaka 				maxpow = rom->ht40_max_pwr[group];
   4146   1.1    nonaka 			} else {
   4147   1.1    nonaka 				maxpow = rom->ht20_max_pwr[group];
   4148   1.1    nonaka 			}
   4149   1.1    nonaka 			maxpow = (maxpow >> (chain * 4)) & 0xf;
   4150   1.1    nonaka 			if (power[ridx] > maxpow) {
   4151   1.1    nonaka 				power[ridx] = maxpow;
   4152   1.1    nonaka 			}
   4153   1.1    nonaka 		} else if (sc->regulatory == 1) {
   4154   1.1    nonaka 			if (ht40m == IEEE80211_HTINFO_2NDCHAN_NONE) {
   4155   1.1    nonaka 				power[ridx] = base->pwr[group][ridx];
   4156   1.1    nonaka 			}
   4157   1.1    nonaka 		} else if (sc->regulatory != 2) {
   4158   1.1    nonaka 			power[ridx] = base->pwr[0][ridx];
   4159   1.1    nonaka 		}
   4160   1.1    nonaka 	}
   4161   1.1    nonaka 
   4162   1.1    nonaka 	/* Compute per-CCK rate Tx power. */
   4163   1.1    nonaka 	cckpow = rom->cck_tx_pwr[chain][group];
   4164   1.1    nonaka 	for (ridx = 0; ridx <= 3; ridx++) {
   4165   1.1    nonaka 		power[ridx] += cckpow;
   4166   1.1    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR) {
   4167   1.1    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   4168   1.1    nonaka 		}
   4169   1.1    nonaka 	}
   4170   1.1    nonaka 
   4171   1.1    nonaka 	htpow = rom->ht40_1s_tx_pwr[chain][group];
   4172   1.1    nonaka 	if (sc->ntxchains > 1) {
   4173   1.1    nonaka 		/* Apply reduction for 2 spatial streams. */
   4174   1.1    nonaka 		diff = rom->ht40_2s_tx_pwr_diff[group];
   4175   1.1    nonaka 		diff = (diff >> (chain * 4)) & 0xf;
   4176   1.1    nonaka 		htpow = (htpow > diff) ? htpow - diff : 0;
   4177   1.1    nonaka 	}
   4178   1.1    nonaka 
   4179   1.1    nonaka 	/* Compute per-OFDM rate Tx power. */
   4180   1.1    nonaka 	diff = rom->ofdm_tx_pwr_diff[group];
   4181   1.1    nonaka 	diff = (diff >> (chain * 4)) & 0xf;
   4182   1.1    nonaka 	ofdmpow = htpow + diff;	/* HT->OFDM correction. */
   4183   1.1    nonaka 	for (ridx = 4; ridx <= 11; ridx++) {
   4184   1.1    nonaka 		power[ridx] += ofdmpow;
   4185   1.1    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR) {
   4186   1.1    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   4187   1.1    nonaka 		}
   4188   1.1    nonaka 	}
   4189   1.1    nonaka 
   4190   1.1    nonaka 	/* Compute per-MCS Tx power. */
   4191   1.1    nonaka 	if (ht40m == IEEE80211_HTINFO_2NDCHAN_NONE) {
   4192   1.1    nonaka 		diff = rom->ht20_tx_pwr_diff[group];
   4193   1.1    nonaka 		diff = (diff >> (chain * 4)) & 0xf;
   4194   1.1    nonaka 		htpow += diff;	/* HT40->HT20 correction. */
   4195   1.1    nonaka 	}
   4196   1.1    nonaka 	for (ridx = 12; ridx < URTWN_RIDX_COUNT; ridx++) {
   4197   1.1    nonaka 		power[ridx] += htpow;
   4198   1.1    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR) {
   4199   1.1    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   4200   1.1    nonaka 		}
   4201   1.1    nonaka 	}
   4202   1.1    nonaka #ifdef URTWN_DEBUG
   4203   1.1    nonaka 	if (urtwn_debug & DBG_RF) {
   4204   1.1    nonaka 		/* Dump per-rate Tx power values. */
   4205  1.22  christos 		printf("%s: %s: Tx power for chain %zd:\n",
   4206   1.1    nonaka 		    device_xname(sc->sc_dev), __func__, chain);
   4207   1.1    nonaka 		for (ridx = 0; ridx < URTWN_RIDX_COUNT; ridx++) {
   4208   1.1    nonaka 			printf("%s: %s: Rate %d = %u\n",
   4209   1.1    nonaka 			    device_xname(sc->sc_dev), __func__, ridx,
   4210   1.1    nonaka 			    power[ridx]);
   4211   1.1    nonaka 		}
   4212   1.1    nonaka 	}
   4213   1.1    nonaka #endif
   4214   1.1    nonaka }
   4215   1.1    nonaka 
   4216  1.32    nonaka void
   4217  1.32    nonaka urtwn_r88e_get_txpower(struct urtwn_softc *sc, size_t chain, u_int chan,
   4218  1.32    nonaka     u_int ht40m, uint16_t power[URTWN_RIDX_COUNT])
   4219  1.32    nonaka {
   4220  1.32    nonaka 	uint16_t cckpow, ofdmpow, bw20pow, htpow;
   4221  1.60   thorpej 	const struct rtwn_r88e_txpwr *base;
   4222  1.32    nonaka 	int ridx, group;
   4223  1.32    nonaka 
   4224  1.32    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: chain=%zd, chan=%d\n",
   4225  1.32    nonaka 	    device_xname(sc->sc_dev), __func__, chain, chan));
   4226  1.32    nonaka 
   4227  1.32    nonaka 	/* Determine channel group. */
   4228  1.32    nonaka 	if (chan <= 2)
   4229  1.32    nonaka 		group = 0;
   4230  1.32    nonaka 	else if (chan <= 5)
   4231  1.32    nonaka 		group = 1;
   4232  1.32    nonaka 	else if (chan <= 8)
   4233  1.32    nonaka 		group = 2;
   4234  1.32    nonaka 	else if (chan <= 11)
   4235  1.32    nonaka 		group = 3;
   4236  1.32    nonaka 	else if (chan <= 13)
   4237  1.32    nonaka 		group = 4;
   4238  1.32    nonaka 	else
   4239  1.32    nonaka 		group = 5;
   4240  1.32    nonaka 
   4241  1.32    nonaka 	/* Get original Tx power based on board type and RF chain. */
   4242  1.32    nonaka 	base = &rtl8188eu_txagc[chain];
   4243  1.32    nonaka 
   4244  1.32    nonaka 	memset(power, 0, URTWN_RIDX_COUNT * sizeof(power[0]));
   4245  1.32    nonaka 	if (sc->regulatory == 0) {
   4246  1.32    nonaka 		for (ridx = 0; ridx <= 3; ridx++)
   4247  1.32    nonaka 			power[ridx] = base->pwr[0][ridx];
   4248  1.32    nonaka 	}
   4249  1.32    nonaka 	for (ridx = 4; ridx < URTWN_RIDX_COUNT; ridx++) {
   4250  1.32    nonaka 		if (sc->regulatory == 3)
   4251  1.32    nonaka 			power[ridx] = base->pwr[0][ridx];
   4252  1.32    nonaka 		else if (sc->regulatory == 1) {
   4253  1.32    nonaka 			if (ht40m == IEEE80211_HTINFO_2NDCHAN_NONE)
   4254  1.32    nonaka 				power[ridx] = base->pwr[group][ridx];
   4255  1.32    nonaka 		} else if (sc->regulatory != 2)
   4256  1.32    nonaka 			power[ridx] = base->pwr[0][ridx];
   4257  1.32    nonaka 	}
   4258  1.32    nonaka 
   4259  1.32    nonaka 	/* Compute per-CCK rate Tx power. */
   4260  1.32    nonaka 	cckpow = sc->cck_tx_pwr[group];
   4261  1.32    nonaka 	for (ridx = 0; ridx <= 3; ridx++) {
   4262  1.32    nonaka 		power[ridx] += cckpow;
   4263  1.32    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR)
   4264  1.32    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   4265  1.32    nonaka 	}
   4266  1.32    nonaka 
   4267  1.32    nonaka 	htpow = sc->ht40_tx_pwr[group];
   4268  1.32    nonaka 
   4269  1.32    nonaka 	/* Compute per-OFDM rate Tx power. */
   4270  1.32    nonaka 	ofdmpow = htpow + sc->ofdm_tx_pwr_diff;
   4271  1.32    nonaka 	for (ridx = 4; ridx <= 11; ridx++) {
   4272  1.32    nonaka 		power[ridx] += ofdmpow;
   4273  1.32    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR)
   4274  1.32    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   4275  1.32    nonaka 	}
   4276  1.32    nonaka 
   4277  1.32    nonaka 	bw20pow = htpow + sc->bw20_tx_pwr_diff;
   4278  1.32    nonaka 	for (ridx = 12; ridx <= 27; ridx++) {
   4279  1.32    nonaka 		power[ridx] += bw20pow;
   4280  1.32    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR)
   4281  1.32    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   4282  1.32    nonaka 	}
   4283  1.32    nonaka }
   4284  1.32    nonaka 
   4285   1.1    nonaka static void
   4286   1.1    nonaka urtwn_set_txpower(struct urtwn_softc *sc, u_int chan, u_int ht40m)
   4287   1.1    nonaka {
   4288   1.1    nonaka 	uint16_t power[URTWN_RIDX_COUNT];
   4289  1.22  christos 	size_t i;
   4290   1.1    nonaka 
   4291   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   4292   1.1    nonaka 
   4293   1.1    nonaka 	for (i = 0; i < sc->ntxchains; i++) {
   4294   1.1    nonaka 		/* Compute per-rate Tx power values. */
   4295  1.49       nat 		if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   4296  1.49       nat 		    ISSET(sc->chip, URTWN_CHIP_92EU))
   4297  1.32    nonaka 			urtwn_r88e_get_txpower(sc, i, chan, ht40m, power);
   4298  1.32    nonaka 		else
   4299  1.32    nonaka 			urtwn_get_txpower(sc, i, chan, ht40m, power);
   4300   1.1    nonaka 		/* Write per-rate Tx power values to hardware. */
   4301   1.1    nonaka 		urtwn_write_txpower(sc, i, power);
   4302   1.1    nonaka 	}
   4303   1.1    nonaka }
   4304   1.1    nonaka 
   4305   1.1    nonaka static void
   4306   1.1    nonaka urtwn_set_chan(struct urtwn_softc *sc, struct ieee80211_channel *c, u_int ht40m)
   4307   1.1    nonaka {
   4308   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   4309   1.1    nonaka 	u_int chan;
   4310  1.22  christos 	size_t i;
   4311   1.1    nonaka 
   4312   1.1    nonaka 	chan = ieee80211_chan2ieee(ic, c);	/* XXX center freq! */
   4313   1.1    nonaka 
   4314   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: chan=%d\n", device_xname(sc->sc_dev),
   4315   1.1    nonaka 	    __func__, chan));
   4316   1.1    nonaka 
   4317  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   4318  1.12  christos 
   4319   1.1    nonaka 	if (ht40m == IEEE80211_HTINFO_2NDCHAN_ABOVE) {
   4320   1.1    nonaka 		chan += 2;
   4321   1.1    nonaka 	} else if (ht40m == IEEE80211_HTINFO_2NDCHAN_BELOW){
   4322   1.1    nonaka 		chan -= 2;
   4323   1.1    nonaka 	}
   4324   1.1    nonaka 
   4325   1.1    nonaka 	/* Set Tx power for this new channel. */
   4326   1.1    nonaka 	urtwn_set_txpower(sc, chan, ht40m);
   4327   1.1    nonaka 
   4328   1.1    nonaka 	for (i = 0; i < sc->nrxchains; i++) {
   4329   1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_CHNLBW,
   4330   1.1    nonaka 		    RW(sc->rf_chnlbw[i], R92C_RF_CHNLBW_CHNL, chan));
   4331   1.1    nonaka 	}
   4332   1.1    nonaka 
   4333   1.1    nonaka 	if (ht40m) {
   4334   1.1    nonaka 		/* Is secondary channel below or above primary? */
   4335   1.1    nonaka 		int prichlo = (ht40m == IEEE80211_HTINFO_2NDCHAN_ABOVE);
   4336   1.1    nonaka 		uint32_t reg;
   4337   1.1    nonaka 
   4338   1.1    nonaka 		urtwn_write_1(sc, R92C_BWOPMODE,
   4339   1.1    nonaka 		    urtwn_read_1(sc, R92C_BWOPMODE) & ~R92C_BWOPMODE_20MHZ);
   4340   1.1    nonaka 
   4341   1.1    nonaka 		reg = urtwn_read_1(sc, R92C_RRSR + 2);
   4342   1.1    nonaka 		reg = (reg & ~0x6f) | (prichlo ? 1 : 2) << 5;
   4343   1.1    nonaka 		urtwn_write_1(sc, R92C_RRSR + 2, (uint8_t)reg);
   4344   1.1    nonaka 
   4345   1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFMOD,
   4346   1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA0_RFMOD) | R92C_RFMOD_40MHZ);
   4347   1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA1_RFMOD,
   4348   1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA1_RFMOD) | R92C_RFMOD_40MHZ);
   4349   1.1    nonaka 
   4350   1.1    nonaka 		/* Set CCK side band. */
   4351   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_CCK0_SYSTEM);
   4352   1.1    nonaka 		reg = (reg & ~0x00000010) | (prichlo ? 0 : 1) << 4;
   4353   1.1    nonaka 		urtwn_bb_write(sc, R92C_CCK0_SYSTEM, reg);
   4354   1.1    nonaka 
   4355   1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_OFDM1_LSTF);
   4356   1.1    nonaka 		reg = (reg & ~0x00000c00) | (prichlo ? 1 : 2) << 10;
   4357   1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM1_LSTF, reg);
   4358   1.1    nonaka 
   4359   1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_ANAPARAM2,
   4360   1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA0_ANAPARAM2) &
   4361   1.1    nonaka 		    ~R92C_FPGA0_ANAPARAM2_CBW20);
   4362   1.1    nonaka 
   4363   1.1    nonaka 		reg = urtwn_bb_read(sc, 0x818);
   4364   1.1    nonaka 		reg = (reg & ~0x0c000000) | (prichlo ? 2 : 1) << 26;
   4365   1.1    nonaka 		urtwn_bb_write(sc, 0x818, reg);
   4366   1.1    nonaka 
   4367   1.1    nonaka 		/* Select 40MHz bandwidth. */
   4368   1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
   4369   1.1    nonaka 		    (sc->rf_chnlbw[0] & ~0xfff) | chan);
   4370   1.1    nonaka 	} else {
   4371   1.1    nonaka 		urtwn_write_1(sc, R92C_BWOPMODE,
   4372   1.1    nonaka 		    urtwn_read_1(sc, R92C_BWOPMODE) | R92C_BWOPMODE_20MHZ);
   4373   1.1    nonaka 
   4374   1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFMOD,
   4375   1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA0_RFMOD) & ~R92C_RFMOD_40MHZ);
   4376   1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA1_RFMOD,
   4377   1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA1_RFMOD) & ~R92C_RFMOD_40MHZ);
   4378   1.1    nonaka 
   4379  1.49       nat 		if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   4380  1.49       nat 		    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   4381  1.32    nonaka 			urtwn_bb_write(sc, R92C_FPGA0_ANAPARAM2,
   4382  1.32    nonaka 			    urtwn_bb_read(sc, R92C_FPGA0_ANAPARAM2) |
   4383  1.32    nonaka 			    R92C_FPGA0_ANAPARAM2_CBW20);
   4384  1.32    nonaka 		}
   4385   1.1    nonaka 
   4386   1.1    nonaka 		/* Select 20MHz bandwidth. */
   4387   1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
   4388  1.32    nonaka 		    (sc->rf_chnlbw[0] & ~0xfff) | chan |
   4389  1.49       nat 		    (ISSET(sc->chip, URTWN_CHIP_88E) ||
   4390  1.49       nat 		     ISSET(sc->chip, URTWN_CHIP_92EU) ?
   4391  1.32    nonaka 		      R88E_RF_CHNLBW_BW20 : R92C_RF_CHNLBW_BW20));
   4392   1.1    nonaka 	}
   4393   1.1    nonaka }
   4394   1.1    nonaka 
   4395   1.1    nonaka static void
   4396   1.1    nonaka urtwn_iq_calib(struct urtwn_softc *sc, bool inited)
   4397   1.1    nonaka {
   4398   1.1    nonaka 
   4399   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: inited=%d\n", device_xname(sc->sc_dev),
   4400   1.1    nonaka 	    __func__, inited));
   4401   1.1    nonaka 
   4402  1.48       nat 	uint32_t addaBackup[16], iqkBackup[4], piMode;
   4403  1.48       nat 
   4404  1.48       nat #ifdef notyet
   4405  1.48       nat 	uint32_t odfm0_agccore_regs[3];
   4406  1.48       nat 	uint32_t ant_regs[3];
   4407  1.48       nat 	uint32_t rf_regs[8];
   4408  1.48       nat #endif
   4409  1.48       nat 	uint32_t reg0, reg1, reg2;
   4410  1.48       nat 	int i, attempt;
   4411  1.48       nat 
   4412  1.48       nat #ifdef notyet
   4413  1.48       nat 	urtwn_write_1(sc, R92E_STBC_SETTING + 2, urtwn_read_1(sc,
   4414  1.48       nat 	    R92E_STBC_SETTING + 2));
   4415  1.48       nat 	urtwn_write_1(sc, R92C_ACLK_MON, 0);
   4416  1.48       nat 	/* Save AGCCORE regs. */
   4417  1.48       nat 	for (i = 0; i < sc->nrxchains; i++) {
   4418  1.48       nat 		odfm0_agccore_regs[i] = urtwn_read_4(sc,
   4419  1.48       nat 		    R92C_OFDM0_AGCCORE1(i));
   4420  1.48       nat 	}
   4421  1.48       nat #endif
   4422  1.48       nat 	/* Save BB regs. */
   4423  1.48       nat 	reg0 = urtwn_bb_read(sc, R92C_OFDM0_TRXPATHENA);
   4424  1.48       nat 	reg1 = urtwn_bb_read(sc, R92C_OFDM0_TRMUXPAR);
   4425  1.48       nat 	reg2 = urtwn_bb_read(sc, R92C_FPGA0_RFIFACESW(1));
   4426  1.52     skrll 
   4427  1.48       nat 	/* Save adda regs to be restored when finished. */
   4428  1.48       nat 	for (i = 0; i < __arraycount(addaReg); i++)
   4429  1.48       nat 		addaBackup[i] = urtwn_bb_read(sc, addaReg[i]);
   4430  1.48       nat 	/* Save mac regs. */
   4431  1.48       nat 	iqkBackup[0] = urtwn_read_1(sc, R92C_TXPAUSE);
   4432  1.48       nat 	iqkBackup[1] = urtwn_read_1(sc, R92C_BCN_CTRL);
   4433  1.60   thorpej 	iqkBackup[2] = urtwn_read_1(sc, R92C_BCN_CTRL1);
   4434  1.48       nat 	iqkBackup[3] = urtwn_read_4(sc, R92C_GPIO_MUXCFG);
   4435  1.48       nat 
   4436  1.48       nat #ifdef notyet
   4437  1.48       nat 	ant_regs[0] = urtwn_read_4(sc, R92C_CONFIG_ANT_A);
   4438  1.48       nat 	ant_regs[1] = urtwn_read_4(sc, R92C_CONFIG_ANT_B);
   4439  1.48       nat 
   4440  1.48       nat 	rf_regs[0] = urtwn_read_4(sc, R92C_FPGA0_RFIFACESW(0));
   4441  1.48       nat 	for (i = 0; i < sc->nrxchains; i++)
   4442  1.48       nat 		rf_regs[i+1] = urtwn_read_4(sc, R92C_FPGA0_RFIFACEOE(i));
   4443  1.48       nat 	reg4 = urtwn_read_4(sc, R92C_CCK0_AFESETTING);
   4444  1.48       nat #endif
   4445  1.48       nat 
   4446  1.48       nat 	piMode = (urtwn_bb_read(sc, R92C_HSSI_PARAM1(0)) &
   4447  1.48       nat 	    R92C_HSSI_PARAM1_PI);
   4448  1.48       nat 	if (piMode == 0) {
   4449  1.48       nat 		urtwn_bb_write(sc, R92C_HSSI_PARAM1(0),
   4450  1.48       nat 		    urtwn_bb_read(sc, R92C_HSSI_PARAM1(0))|
   4451  1.48       nat 		    R92C_HSSI_PARAM1_PI);
   4452  1.48       nat 		urtwn_bb_write(sc, R92C_HSSI_PARAM1(1),
   4453  1.48       nat 		    urtwn_bb_read(sc, R92C_HSSI_PARAM1(1))|
   4454  1.48       nat 		    R92C_HSSI_PARAM1_PI);
   4455  1.48       nat 	}
   4456  1.52     skrll 
   4457  1.48       nat 	attempt = 1;
   4458  1.48       nat 
   4459  1.48       nat next_attempt:
   4460  1.48       nat 
   4461  1.48       nat 	/* Set mac regs for calibration. */
   4462  1.48       nat 	for (i = 0; i < __arraycount(addaReg); i++) {
   4463  1.48       nat 		urtwn_bb_write(sc, addaReg[i],
   4464  1.48       nat 		    addaReg[__arraycount(addaReg) - 1]);
   4465  1.48       nat 	}
   4466  1.48       nat 	urtwn_write_2(sc, R92C_CCK0_AFESETTING, urtwn_read_2(sc,
   4467  1.48       nat 	    R92C_CCK0_AFESETTING));
   4468  1.48       nat 	urtwn_write_2(sc, R92C_OFDM0_TRXPATHENA, R92C_IQK_TRXPATHENA);
   4469  1.48       nat 	urtwn_write_2(sc, R92C_OFDM0_TRMUXPAR, R92C_IQK_TRMUXPAR);
   4470  1.48       nat 	urtwn_write_2(sc, R92C_FPGA0_RFIFACESW(1), R92C_IQK_RFIFACESW1);
   4471  1.48       nat 	urtwn_write_4(sc, R92C_LSSI_PARAM(0), R92C_IQK_LSSI_PARAM);
   4472  1.48       nat 
   4473  1.48       nat 	if (sc->ntxchains > 1)
   4474  1.48       nat 		urtwn_bb_write(sc, R92C_LSSI_PARAM(1), R92C_IQK_LSSI_PARAM);
   4475  1.52     skrll 
   4476  1.60   thorpej 	urtwn_write_1(sc, R92C_TXPAUSE, (~R92C_TXPAUSE_BCN) & R92C_TXPAUSE_ALL);
   4477  1.48       nat 	urtwn_write_1(sc, R92C_BCN_CTRL, (iqkBackup[1] &
   4478  1.48       nat 	    ~R92C_BCN_CTRL_EN_BCN));
   4479  1.60   thorpej 	urtwn_write_1(sc, R92C_BCN_CTRL1, (iqkBackup[2] &
   4480  1.60   thorpej 	    ~R92C_BCN_CTRL_EN_BCN));
   4481  1.48       nat 
   4482  1.48       nat 	urtwn_write_1(sc, R92C_GPIO_MUXCFG, (iqkBackup[3] &
   4483  1.48       nat 	    ~R92C_GPIO_MUXCFG_ENBT));
   4484  1.48       nat 
   4485  1.48       nat 	urtwn_bb_write(sc, R92C_CONFIG_ANT_A, R92C_IQK_CONFIG_ANT);
   4486  1.48       nat 
   4487  1.48       nat 	if (sc->ntxchains > 1)
   4488  1.48       nat 		urtwn_bb_write(sc, R92C_CONFIG_ANT_B, R92C_IQK_CONFIG_ANT);
   4489  1.48       nat 	urtwn_bb_write(sc, R92C_FPGA0_IQK, R92C_FPGA0_IQK_SETTING);
   4490  1.48       nat 	urtwn_bb_write(sc, R92C_TX_IQK, R92C_TX_IQK_SETTING);
   4491  1.48       nat 	urtwn_bb_write(sc, R92C_RX_IQK, R92C_RX_IQK_SETTING);
   4492  1.48       nat 
   4493  1.48       nat 	/* Restore BB regs. */
   4494  1.48       nat 	urtwn_bb_write(sc, R92C_OFDM0_TRXPATHENA, reg0);
   4495  1.48       nat 	urtwn_bb_write(sc, R92C_FPGA0_RFIFACESW(1), reg2);
   4496  1.48       nat 	urtwn_bb_write(sc, R92C_OFDM0_TRMUXPAR, reg1);
   4497  1.48       nat 
   4498  1.48       nat 	urtwn_bb_write(sc, R92C_FPGA0_IQK, 0x0);
   4499  1.48       nat 	urtwn_bb_write(sc, R92C_LSSI_PARAM(0), R92C_IQK_LSSI_RESTORE);
   4500  1.48       nat 	if (sc->nrxchains > 1)
   4501  1.48       nat 		urtwn_bb_write(sc, R92C_LSSI_PARAM(1), R92C_IQK_LSSI_RESTORE);
   4502  1.48       nat 
   4503  1.48       nat 	if (attempt-- > 0)
   4504  1.48       nat 		goto next_attempt;
   4505  1.48       nat 
   4506  1.48       nat 	/* Restore mode. */
   4507  1.48       nat 	if (piMode == 0) {
   4508  1.48       nat 		urtwn_bb_write(sc, R92C_HSSI_PARAM1(0),
   4509  1.48       nat 		    urtwn_bb_read(sc, R92C_HSSI_PARAM1(0)) &
   4510  1.48       nat 		    ~R92C_HSSI_PARAM1_PI);
   4511  1.48       nat 		urtwn_bb_write(sc, R92C_HSSI_PARAM1(1),
   4512  1.48       nat 		    urtwn_bb_read(sc, R92C_HSSI_PARAM1(1)) &
   4513  1.48       nat 		    ~R92C_HSSI_PARAM1_PI);
   4514  1.48       nat 	}
   4515  1.48       nat 
   4516  1.48       nat #ifdef notyet
   4517  1.48       nat 	for (i = 0; i < sc->nrxchains; i++) {
   4518  1.48       nat 		urtwn_write_4(sc, R92C_OFDM0_AGCCORE1(i),
   4519  1.48       nat 		    odfm0_agccore_regs[i]);
   4520  1.48       nat 	}
   4521  1.48       nat #endif
   4522  1.48       nat 
   4523  1.48       nat 	/* Restore adda regs. */
   4524  1.48       nat 	for (i = 0; i < __arraycount(addaReg); i++)
   4525  1.48       nat 		urtwn_bb_write(sc, addaReg[i], addaBackup[i]);
   4526  1.48       nat 	/* Restore mac regs. */
   4527  1.48       nat 	urtwn_write_1(sc, R92C_TXPAUSE, iqkBackup[0]);
   4528  1.48       nat 	urtwn_write_1(sc, R92C_BCN_CTRL, iqkBackup[1]);
   4529  1.48       nat 	urtwn_write_1(sc, R92C_USTIME_TSF, iqkBackup[2]);
   4530  1.48       nat 	urtwn_write_4(sc, R92C_GPIO_MUXCFG, iqkBackup[3]);
   4531  1.48       nat 
   4532  1.48       nat #ifdef notyet
   4533  1.48       nat 	urtwn_write_4(sc, R92C_CONFIG_ANT_A, ant_regs[0]);
   4534  1.48       nat 	urtwn_write_4(sc, R92C_CONFIG_ANT_B, ant_regs[1]);
   4535  1.48       nat 
   4536  1.48       nat 	urtwn_write_4(sc, R92C_FPGA0_RFIFACESW(0), rf_regs[0]);
   4537  1.48       nat 	for (i = 0; i < sc->nrxchains; i++)
   4538  1.48       nat 		urtwn_write_4(sc, R92C_FPGA0_RFIFACEOE(i), rf_regs[i+1]);
   4539  1.48       nat 	urtwn_write_4(sc, R92C_CCK0_AFESETTING, reg4);
   4540  1.48       nat #endif
   4541   1.1    nonaka }
   4542   1.1    nonaka 
   4543   1.1    nonaka static void
   4544   1.1    nonaka urtwn_lc_calib(struct urtwn_softc *sc)
   4545   1.1    nonaka {
   4546   1.1    nonaka 	uint32_t rf_ac[2];
   4547   1.1    nonaka 	uint8_t txmode;
   4548  1.22  christos 	size_t i;
   4549   1.1    nonaka 
   4550   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   4551   1.1    nonaka 
   4552  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   4553  1.12  christos 
   4554   1.1    nonaka 	txmode = urtwn_read_1(sc, R92C_OFDM1_LSTF + 3);
   4555   1.1    nonaka 	if ((txmode & 0x70) != 0) {
   4556   1.1    nonaka 		/* Disable all continuous Tx. */
   4557   1.1    nonaka 		urtwn_write_1(sc, R92C_OFDM1_LSTF + 3, txmode & ~0x70);
   4558   1.1    nonaka 
   4559   1.1    nonaka 		/* Set RF mode to standby mode. */
   4560   1.1    nonaka 		for (i = 0; i < sc->nrxchains; i++) {
   4561   1.1    nonaka 			rf_ac[i] = urtwn_rf_read(sc, i, R92C_RF_AC);
   4562   1.1    nonaka 			urtwn_rf_write(sc, i, R92C_RF_AC,
   4563   1.1    nonaka 			    RW(rf_ac[i], R92C_RF_AC_MODE,
   4564   1.1    nonaka 				R92C_RF_AC_MODE_STANDBY));
   4565   1.1    nonaka 		}
   4566   1.1    nonaka 	} else {
   4567   1.1    nonaka 		/* Block all Tx queues. */
   4568   1.1    nonaka 		urtwn_write_1(sc, R92C_TXPAUSE, 0xff);
   4569   1.1    nonaka 	}
   4570   1.1    nonaka 	/* Start calibration. */
   4571   1.1    nonaka 	urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
   4572   1.1    nonaka 	    urtwn_rf_read(sc, 0, R92C_RF_CHNLBW) | R92C_RF_CHNLBW_LCSTART);
   4573   1.1    nonaka 
   4574   1.1    nonaka 	/* Give calibration the time to complete. */
   4575  1.49       nat 	urtwn_delay_ms(sc, 100);
   4576   1.1    nonaka 
   4577   1.1    nonaka 	/* Restore configuration. */
   4578   1.1    nonaka 	if ((txmode & 0x70) != 0) {
   4579   1.1    nonaka 		/* Restore Tx mode. */
   4580   1.1    nonaka 		urtwn_write_1(sc, R92C_OFDM1_LSTF + 3, txmode);
   4581   1.1    nonaka 		/* Restore RF mode. */
   4582   1.1    nonaka 		for (i = 0; i < sc->nrxchains; i++) {
   4583   1.1    nonaka 			urtwn_rf_write(sc, i, R92C_RF_AC, rf_ac[i]);
   4584   1.1    nonaka 		}
   4585   1.1    nonaka 	} else {
   4586   1.1    nonaka 		/* Unblock all Tx queues. */
   4587   1.1    nonaka 		urtwn_write_1(sc, R92C_TXPAUSE, 0x00);
   4588   1.1    nonaka 	}
   4589   1.1    nonaka }
   4590   1.1    nonaka 
   4591   1.1    nonaka static void
   4592   1.1    nonaka urtwn_temp_calib(struct urtwn_softc *sc)
   4593   1.1    nonaka {
   4594  1.49       nat 	int temp, t_meter_reg;
   4595   1.1    nonaka 
   4596   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   4597   1.1    nonaka 
   4598  1.12  christos 	KASSERT(mutex_owned(&sc->sc_write_mtx));
   4599  1.12  christos 
   4600  1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_92EU))
   4601  1.49       nat 		t_meter_reg = R92C_RF_T_METER;
   4602  1.49       nat 	else
   4603  1.49       nat 		t_meter_reg = R92E_RF_T_METER;
   4604  1.49       nat 
   4605   1.1    nonaka 	if (sc->thcal_state == 0) {
   4606   1.1    nonaka 		/* Start measuring temperature. */
   4607   1.1    nonaka 		DPRINTFN(DBG_RF, ("%s: %s: start measuring temperature\n",
   4608   1.1    nonaka 		    device_xname(sc->sc_dev), __func__));
   4609  1.49       nat 		urtwn_rf_write(sc, 0, t_meter_reg, 0x60);
   4610   1.1    nonaka 		sc->thcal_state = 1;
   4611   1.1    nonaka 		return;
   4612   1.1    nonaka 	}
   4613   1.1    nonaka 	sc->thcal_state = 0;
   4614   1.1    nonaka 
   4615   1.1    nonaka 	/* Read measured temperature. */
   4616   1.1    nonaka 	temp = urtwn_rf_read(sc, 0, R92C_RF_T_METER) & 0x1f;
   4617   1.1    nonaka 	DPRINTFN(DBG_RF, ("%s: %s: temperature=%d\n", device_xname(sc->sc_dev),
   4618   1.1    nonaka 	    __func__, temp));
   4619  1.49       nat 	if (temp == 0)		/* Read failed, skip. */
   4620   1.1    nonaka 		return;
   4621   1.1    nonaka 
   4622   1.1    nonaka 	/*
   4623   1.1    nonaka 	 * Redo LC calibration if temperature changed significantly since
   4624   1.1    nonaka 	 * last calibration.
   4625   1.1    nonaka 	 */
   4626   1.1    nonaka 	if (sc->thcal_lctemp == 0) {
   4627   1.1    nonaka 		/* First LC calibration is performed in urtwn_init(). */
   4628   1.1    nonaka 		sc->thcal_lctemp = temp;
   4629   1.1    nonaka 	} else if (abs(temp - sc->thcal_lctemp) > 1) {
   4630   1.1    nonaka 		DPRINTFN(DBG_RF,
   4631   1.1    nonaka 		    ("%s: %s: LC calib triggered by temp: %d -> %d\n",
   4632   1.1    nonaka 		    device_xname(sc->sc_dev), __func__, sc->thcal_lctemp,
   4633   1.1    nonaka 		    temp));
   4634   1.1    nonaka 		urtwn_lc_calib(sc);
   4635   1.1    nonaka 		/* Record temperature of last LC calibration. */
   4636   1.1    nonaka 		sc->thcal_lctemp = temp;
   4637   1.1    nonaka 	}
   4638   1.1    nonaka }
   4639   1.1    nonaka 
   4640   1.1    nonaka static int
   4641   1.1    nonaka urtwn_init(struct ifnet *ifp)
   4642   1.1    nonaka {
   4643   1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   4644   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   4645   1.1    nonaka 	struct urtwn_rx_data *data;
   4646   1.1    nonaka 	uint32_t reg;
   4647  1.22  christos 	size_t i;
   4648  1.22  christos 	int error;
   4649   1.1    nonaka 
   4650   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   4651   1.1    nonaka 
   4652   1.1    nonaka 	urtwn_stop(ifp, 0);
   4653   1.1    nonaka 
   4654  1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   4655  1.12  christos 
   4656   1.1    nonaka 	mutex_enter(&sc->sc_task_mtx);
   4657   1.1    nonaka 	/* Init host async commands ring. */
   4658   1.1    nonaka 	sc->cmdq.cur = sc->cmdq.next = sc->cmdq.queued = 0;
   4659   1.1    nonaka 	mutex_exit(&sc->sc_task_mtx);
   4660   1.1    nonaka 
   4661   1.1    nonaka 	mutex_enter(&sc->sc_fwcmd_mtx);
   4662   1.1    nonaka 	/* Init firmware commands ring. */
   4663   1.1    nonaka 	sc->fwcur = 0;
   4664   1.1    nonaka 	mutex_exit(&sc->sc_fwcmd_mtx);
   4665   1.1    nonaka 
   4666  1.12  christos 	/* Allocate Tx/Rx buffers. */
   4667  1.12  christos 	error = urtwn_alloc_rx_list(sc);
   4668  1.12  christos 	if (error != 0) {
   4669  1.12  christos 		aprint_error_dev(sc->sc_dev,
   4670  1.12  christos 		    "could not allocate Rx buffers\n");
   4671  1.12  christos 		goto fail;
   4672  1.12  christos 	}
   4673  1.12  christos 	error = urtwn_alloc_tx_list(sc);
   4674  1.12  christos 	if (error != 0) {
   4675  1.12  christos 		aprint_error_dev(sc->sc_dev,
   4676  1.12  christos 		    "could not allocate Tx buffers\n");
   4677  1.12  christos 		goto fail;
   4678   1.1    nonaka 	}
   4679   1.1    nonaka 
   4680   1.1    nonaka 	/* Power on adapter. */
   4681   1.1    nonaka 	error = urtwn_power_on(sc);
   4682   1.1    nonaka 	if (error != 0)
   4683   1.1    nonaka 		goto fail;
   4684   1.1    nonaka 
   4685   1.1    nonaka 	/* Initialize DMA. */
   4686   1.1    nonaka 	error = urtwn_dma_init(sc);
   4687   1.1    nonaka 	if (error != 0)
   4688   1.1    nonaka 		goto fail;
   4689   1.1    nonaka 
   4690   1.1    nonaka 	/* Set info size in Rx descriptors (in 64-bit words). */
   4691   1.1    nonaka 	urtwn_write_1(sc, R92C_RX_DRVINFO_SZ, 4);
   4692   1.1    nonaka 
   4693   1.1    nonaka 	/* Init interrupts. */
   4694  1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   4695  1.49       nat 	     ISSET(sc->chip, URTWN_CHIP_92EU)) {
   4696  1.32    nonaka 		urtwn_write_4(sc, R88E_HISR, 0xffffffff);
   4697  1.32    nonaka 		urtwn_write_4(sc, R88E_HIMR, R88E_HIMR_CPWM | R88E_HIMR_CPWM2 |
   4698  1.32    nonaka 		    R88E_HIMR_TBDER | R88E_HIMR_PSTIMEOUT);
   4699  1.32    nonaka 		urtwn_write_4(sc, R88E_HIMRE, R88E_HIMRE_RXFOVW |
   4700  1.32    nonaka 		    R88E_HIMRE_TXFOVW | R88E_HIMRE_RXERR | R88E_HIMRE_TXERR);
   4701  1.49       nat 		if (ISSET(sc->chip, URTWN_CHIP_88E)) {
   4702  1.49       nat 			urtwn_write_1(sc, R92C_USB_SPECIAL_OPTION,
   4703  1.49       nat 			    urtwn_read_1(sc, R92C_USB_SPECIAL_OPTION) |
   4704  1.49       nat 			      R92C_USB_SPECIAL_OPTION_INT_BULK_SEL);
   4705  1.49       nat 		}
   4706  1.49       nat 		if (ISSET(sc->chip, URTWN_CHIP_92EU))
   4707  1.49       nat 			urtwn_write_1(sc, R92C_USB_HRPWM, 0);
   4708  1.32    nonaka 	} else {
   4709  1.32    nonaka 		urtwn_write_4(sc, R92C_HISR, 0xffffffff);
   4710  1.32    nonaka 		urtwn_write_4(sc, R92C_HIMR, 0xffffffff);
   4711  1.32    nonaka 	}
   4712   1.1    nonaka 
   4713   1.1    nonaka 	/* Set MAC address. */
   4714   1.1    nonaka 	IEEE80211_ADDR_COPY(ic->ic_myaddr, CLLADDR(ifp->if_sadl));
   4715   1.1    nonaka 	urtwn_write_region(sc, R92C_MACID, ic->ic_myaddr, IEEE80211_ADDR_LEN);
   4716   1.1    nonaka 
   4717   1.1    nonaka 	/* Set initial network type. */
   4718   1.1    nonaka 	reg = urtwn_read_4(sc, R92C_CR);
   4719   1.1    nonaka 	switch (ic->ic_opmode) {
   4720   1.1    nonaka 	case IEEE80211_M_STA:
   4721   1.1    nonaka 	default:
   4722   1.1    nonaka 		reg = RW(reg, R92C_CR_NETTYPE, R92C_CR_NETTYPE_INFRA);
   4723   1.1    nonaka 		break;
   4724   1.7  christos 
   4725   1.1    nonaka 	case IEEE80211_M_IBSS:
   4726   1.1    nonaka 		reg = RW(reg, R92C_CR_NETTYPE, R92C_CR_NETTYPE_ADHOC);
   4727   1.1    nonaka 		break;
   4728   1.1    nonaka 	}
   4729   1.1    nonaka 	urtwn_write_4(sc, R92C_CR, reg);
   4730   1.1    nonaka 
   4731   1.1    nonaka 	/* Set response rate */
   4732   1.1    nonaka 	reg = urtwn_read_4(sc, R92C_RRSR);
   4733   1.1    nonaka 	reg = RW(reg, R92C_RRSR_RATE_BITMAP, R92C_RRSR_RATE_CCK_ONLY_1M);
   4734   1.1    nonaka 	urtwn_write_4(sc, R92C_RRSR, reg);
   4735   1.1    nonaka 
   4736   1.1    nonaka 	/* SIFS (used in NAV) */
   4737   1.1    nonaka 	urtwn_write_2(sc, R92C_SPEC_SIFS,
   4738   1.1    nonaka 	    SM(R92C_SPEC_SIFS_CCK, 0x10) | SM(R92C_SPEC_SIFS_OFDM, 0x10));
   4739   1.1    nonaka 
   4740   1.1    nonaka 	/* Set short/long retry limits. */
   4741   1.1    nonaka 	urtwn_write_2(sc, R92C_RL,
   4742   1.1    nonaka 	    SM(R92C_RL_SRL, 0x30) | SM(R92C_RL_LRL, 0x30));
   4743   1.1    nonaka 
   4744   1.1    nonaka 	/* Initialize EDCA parameters. */
   4745   1.1    nonaka 	urtwn_edca_init(sc);
   4746   1.1    nonaka 
   4747   1.1    nonaka 	/* Setup rate fallback. */
   4748  1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   4749  1.49       nat 	    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   4750  1.32    nonaka 		urtwn_write_4(sc, R92C_DARFRC + 0, 0x00000000);
   4751  1.32    nonaka 		urtwn_write_4(sc, R92C_DARFRC + 4, 0x10080404);
   4752  1.32    nonaka 		urtwn_write_4(sc, R92C_RARFRC + 0, 0x04030201);
   4753  1.32    nonaka 		urtwn_write_4(sc, R92C_RARFRC + 4, 0x08070605);
   4754  1.32    nonaka 	}
   4755   1.1    nonaka 
   4756   1.1    nonaka 	urtwn_write_1(sc, R92C_FWHW_TXQ_CTRL,
   4757   1.1    nonaka 	    urtwn_read_1(sc, R92C_FWHW_TXQ_CTRL) |
   4758   1.1    nonaka 	    R92C_FWHW_TXQ_CTRL_AMPDU_RTY_NEW);
   4759   1.1    nonaka 	/* Set ACK timeout. */
   4760   1.1    nonaka 	urtwn_write_1(sc, R92C_ACKTO, 0x40);
   4761   1.1    nonaka 
   4762   1.1    nonaka 	/* Setup USB aggregation. */
   4763   1.1    nonaka 	/* Tx */
   4764   1.1    nonaka 	reg = urtwn_read_4(sc, R92C_TDECTRL);
   4765   1.1    nonaka 	reg = RW(reg, R92C_TDECTRL_BLK_DESC_NUM, 6);
   4766   1.1    nonaka 	urtwn_write_4(sc, R92C_TDECTRL, reg);
   4767   1.1    nonaka 	/* Rx */
   4768   1.1    nonaka 	urtwn_write_1(sc, R92C_TRXDMA_CTRL,
   4769   1.1    nonaka 	    urtwn_read_1(sc, R92C_TRXDMA_CTRL) |
   4770   1.1    nonaka 	      R92C_TRXDMA_CTRL_RXDMA_AGG_EN);
   4771   1.1    nonaka 	urtwn_write_1(sc, R92C_USB_SPECIAL_OPTION,
   4772   1.1    nonaka 	    urtwn_read_1(sc, R92C_USB_SPECIAL_OPTION) &
   4773   1.1    nonaka 	      ~R92C_USB_SPECIAL_OPTION_AGG_EN);
   4774   1.1    nonaka 	urtwn_write_1(sc, R92C_RXDMA_AGG_PG_TH, 48);
   4775  1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   4776  1.49       nat 	    ISSET(sc->chip, URTWN_CHIP_92EU))
   4777  1.32    nonaka 		urtwn_write_1(sc, R92C_RXDMA_AGG_PG_TH + 1, 4);
   4778  1.32    nonaka 	else
   4779  1.32    nonaka 		urtwn_write_1(sc, R92C_USB_DMA_AGG_TO, 4);
   4780   1.1    nonaka 
   4781   1.1    nonaka 	/* Initialize beacon parameters. */
   4782  1.32    nonaka 	urtwn_write_2(sc, R92C_BCN_CTRL, 0x1010);
   4783   1.1    nonaka 	urtwn_write_2(sc, R92C_TBTT_PROHIBIT, 0x6404);
   4784  1.60   thorpej 	urtwn_write_1(sc, R92C_DRVERLYINT, R92C_DRVERLYINT_INIT_TIME);
   4785  1.60   thorpej 	urtwn_write_1(sc, R92C_BCNDMATIM, R92C_BCNDMATIM_INIT_TIME);
   4786   1.1    nonaka 	urtwn_write_2(sc, R92C_BCNTCFG, 0x660f);
   4787   1.1    nonaka 
   4788  1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   4789  1.49       nat 	    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   4790  1.32    nonaka 		/* Setup AMPDU aggregation. */
   4791  1.32    nonaka 		urtwn_write_4(sc, R92C_AGGLEN_LMT, 0x99997631);	/* MCS7~0 */
   4792  1.32    nonaka 		urtwn_write_1(sc, R92C_AGGR_BREAK_TIME, 0x16);
   4793  1.32    nonaka 		urtwn_write_2(sc, 0x4ca, 0x0708);
   4794   1.1    nonaka 
   4795  1.32    nonaka 		urtwn_write_1(sc, R92C_BCN_MAX_ERR, 0xff);
   4796  1.32    nonaka 		urtwn_write_1(sc, R92C_BCN_CTRL, R92C_BCN_CTRL_DIS_TSF_UDT0);
   4797  1.32    nonaka 	}
   4798   1.1    nonaka 
   4799   1.1    nonaka 	/* Load 8051 microcode. */
   4800   1.1    nonaka 	error = urtwn_load_firmware(sc);
   4801   1.1    nonaka 	if (error != 0)
   4802   1.1    nonaka 		goto fail;
   4803   1.1    nonaka 	SET(sc->sc_flags, URTWN_FLAG_FWREADY);
   4804   1.1    nonaka 
   4805   1.1    nonaka 	/* Initialize MAC/BB/RF blocks. */
   4806  1.19  christos 	/*
   4807  1.19  christos 	 * XXX: urtwn_mac_init() sets R92C_RCR[0:15] = R92C_RCR_APM |
   4808  1.19  christos 	 * R92C_RCR_AM | R92C_RCR_AB | R92C_RCR_AICV | R92C_RCR_AMF.
   4809  1.19  christos 	 * XXX: This setting should be removed from rtl8192cu_mac[].
   4810  1.19  christos 	 */
   4811  1.19  christos 	urtwn_mac_init(sc);		// sets R92C_RCR[0:15]
   4812  1.19  christos 	urtwn_rxfilter_init(sc);	// reset R92C_RCR
   4813   1.1    nonaka 	urtwn_bb_init(sc);
   4814   1.1    nonaka 	urtwn_rf_init(sc);
   4815   1.1    nonaka 
   4816  1.49       nat 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   4817  1.49       nat 	    ISSET(sc->chip, URTWN_CHIP_92EU)) {
   4818  1.32    nonaka 		urtwn_write_2(sc, R92C_CR,
   4819  1.32    nonaka 		    urtwn_read_2(sc, R92C_CR) | R92C_CR_MACTXEN |
   4820  1.32    nonaka 		      R92C_CR_MACRXEN);
   4821  1.32    nonaka 	}
   4822  1.32    nonaka 
   4823   1.1    nonaka 	/* Turn CCK and OFDM blocks on. */
   4824   1.1    nonaka 	reg = urtwn_bb_read(sc, R92C_FPGA0_RFMOD);
   4825   1.1    nonaka 	reg |= R92C_RFMOD_CCK_EN;
   4826   1.1    nonaka 	urtwn_bb_write(sc, R92C_FPGA0_RFMOD, reg);
   4827   1.1    nonaka 	reg = urtwn_bb_read(sc, R92C_FPGA0_RFMOD);
   4828   1.1    nonaka 	reg |= R92C_RFMOD_OFDM_EN;
   4829   1.1    nonaka 	urtwn_bb_write(sc, R92C_FPGA0_RFMOD, reg);
   4830   1.1    nonaka 
   4831   1.1    nonaka 	/* Clear per-station keys table. */
   4832   1.1    nonaka 	urtwn_cam_init(sc);
   4833   1.1    nonaka 
   4834   1.1    nonaka 	/* Enable hardware sequence numbering. */
   4835   1.1    nonaka 	urtwn_write_1(sc, R92C_HWSEQ_CTRL, 0xff);
   4836   1.1    nonaka 
   4837   1.1    nonaka 	/* Perform LO and IQ calibrations. */
   4838   1.1    nonaka 	urtwn_iq_calib(sc, sc->iqk_inited);
   4839   1.1    nonaka 	sc->iqk_inited = true;
   4840   1.1    nonaka 
   4841   1.1    nonaka 	/* Perform LC calibration. */
   4842   1.1    nonaka 	urtwn_lc_calib(sc);
   4843   1.1    nonaka 
   4844  1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   4845  1.49       nat 	    !ISSET(sc->chip, URTWN_CHIP_92EU)) {
   4846  1.32    nonaka 		/* Fix USB interference issue. */
   4847  1.32    nonaka 		urtwn_write_1(sc, 0xfe40, 0xe0);
   4848  1.32    nonaka 		urtwn_write_1(sc, 0xfe41, 0x8d);
   4849  1.32    nonaka 		urtwn_write_1(sc, 0xfe42, 0x80);
   4850  1.32    nonaka 		urtwn_write_4(sc, 0x20c, 0xfd0320);
   4851   1.1    nonaka 
   4852  1.32    nonaka 		urtwn_pa_bias_init(sc);
   4853  1.32    nonaka 	}
   4854   1.1    nonaka 
   4855  1.49       nat 	if (!(sc->chip & (URTWN_CHIP_92C | URTWN_CHIP_92C_1T2R)) ||
   4856  1.49       nat 	    !(sc->chip & URTWN_CHIP_92EU)) {
   4857   1.1    nonaka 		/* 1T1R */
   4858   1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFPARAM(0),
   4859   1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA0_RFPARAM(0)) | __BIT(13));
   4860   1.1    nonaka 	}
   4861   1.1    nonaka 
   4862   1.1    nonaka 	/* Initialize GPIO setting. */
   4863   1.1    nonaka 	urtwn_write_1(sc, R92C_GPIO_MUXCFG,
   4864   1.1    nonaka 	    urtwn_read_1(sc, R92C_GPIO_MUXCFG) & ~R92C_GPIO_MUXCFG_ENBT);
   4865   1.1    nonaka 
   4866   1.1    nonaka 	/* Fix for lower temperature. */
   4867  1.49       nat 	if (!ISSET(sc->chip, URTWN_CHIP_88E) &&
   4868  1.49       nat 	    !ISSET(sc->chip, URTWN_CHIP_92EU))
   4869  1.32    nonaka 		urtwn_write_1(sc, 0x15, 0xe9);
   4870   1.1    nonaka 
   4871   1.1    nonaka 	/* Set default channel. */
   4872  1.13  jmcneill 	urtwn_set_chan(sc, ic->ic_curchan, IEEE80211_HTINFO_2NDCHAN_NONE);
   4873   1.1    nonaka 
   4874   1.1    nonaka 	/* Queue Rx xfers. */
   4875  1.49       nat 	for (size_t j = 0; j < sc->rx_npipe; j++) {
   4876  1.49       nat 		for (i = 0; i < URTWN_RX_LIST_COUNT; i++) {
   4877  1.49       nat 			data = &sc->rx_data[j][i];
   4878  1.49       nat 			usbd_setup_xfer(data->xfer, data, data->buf,
   4879  1.49       nat 			    URTWN_RXBUFSZ, USBD_SHORT_XFER_OK, USBD_NO_TIMEOUT,
   4880  1.49       nat 			    urtwn_rxeof);
   4881  1.49       nat 			error = usbd_transfer(data->xfer);
   4882  1.49       nat 			if (__predict_false(error != USBD_NORMAL_COMPLETION &&
   4883  1.49       nat 			    error != USBD_IN_PROGRESS))
   4884  1.49       nat 				goto fail;
   4885  1.49       nat 		}
   4886   1.1    nonaka 	}
   4887   1.1    nonaka 
   4888   1.1    nonaka 	/* We're ready to go. */
   4889   1.1    nonaka 	ifp->if_flags &= ~IFF_OACTIVE;
   4890   1.1    nonaka 	ifp->if_flags |= IFF_RUNNING;
   4891  1.49       nat 	sc->sc_running = true;
   4892   1.1    nonaka 
   4893  1.16  jmcneill 	mutex_exit(&sc->sc_write_mtx);
   4894  1.16  jmcneill 
   4895   1.1    nonaka 	if (ic->ic_opmode == IEEE80211_M_MONITOR)
   4896   1.1    nonaka 		ieee80211_new_state(ic, IEEE80211_S_RUN, -1);
   4897  1.16  jmcneill 	else if (ic->ic_roaming != IEEE80211_ROAMING_MANUAL)
   4898   1.1    nonaka 		ieee80211_new_state(ic, IEEE80211_S_SCAN, -1);
   4899  1.16  jmcneill 	urtwn_wait_async(sc);
   4900  1.12  christos 
   4901  1.42     skrll 	return 0;
   4902   1.1    nonaka 
   4903   1.1    nonaka  fail:
   4904  1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   4905  1.12  christos 
   4906   1.1    nonaka 	urtwn_stop(ifp, 1);
   4907  1.42     skrll 	return error;
   4908   1.1    nonaka }
   4909   1.1    nonaka 
   4910   1.1    nonaka static void
   4911   1.1    nonaka urtwn_stop(struct ifnet *ifp, int disable)
   4912   1.1    nonaka {
   4913   1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   4914   1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   4915  1.22  christos 	size_t i;
   4916  1.22  christos 	int s;
   4917   1.1    nonaka 
   4918   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   4919   1.1    nonaka 
   4920   1.1    nonaka 	s = splusb();
   4921   1.1    nonaka 	ieee80211_new_state(ic, IEEE80211_S_INIT, -1);
   4922   1.1    nonaka 	urtwn_wait_async(sc);
   4923   1.1    nonaka 	splx(s);
   4924   1.1    nonaka 
   4925  1.16  jmcneill 	sc->tx_timer = 0;
   4926  1.16  jmcneill 	ifp->if_timer = 0;
   4927  1.16  jmcneill 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   4928  1.16  jmcneill 
   4929   1.1    nonaka 	callout_stop(&sc->sc_scan_to);
   4930   1.1    nonaka 	callout_stop(&sc->sc_calib_to);
   4931   1.1    nonaka 
   4932   1.1    nonaka 	/* Abort Tx. */
   4933  1.49       nat 	for (i = 0; i < sc->tx_npipe; i++) {
   4934   1.1    nonaka 		if (sc->tx_pipe[i] != NULL)
   4935   1.1    nonaka 			usbd_abort_pipe(sc->tx_pipe[i]);
   4936   1.1    nonaka 	}
   4937   1.1    nonaka 
   4938   1.1    nonaka 	/* Stop Rx pipe. */
   4939  1.49       nat 	for (i = 0; i < sc->rx_npipe; i++) {
   4940  1.49       nat 		if (sc->rx_pipe[i] != NULL)
   4941  1.49       nat 			usbd_abort_pipe(sc->rx_pipe[i]);
   4942  1.49       nat 	}
   4943   1.1    nonaka 
   4944  1.12  christos 	/* Free Tx/Rx buffers. */
   4945  1.12  christos 	urtwn_free_tx_list(sc);
   4946  1.12  christos 	urtwn_free_rx_list(sc);
   4947  1.12  christos 
   4948  1.49       nat 	sc->sc_running = false;
   4949   1.1    nonaka 	if (disable)
   4950   1.1    nonaka 		urtwn_chip_stop(sc);
   4951   1.1    nonaka }
   4952   1.1    nonaka 
   4953  1.16  jmcneill static int
   4954  1.16  jmcneill urtwn_reset(struct ifnet *ifp)
   4955  1.16  jmcneill {
   4956  1.16  jmcneill 	struct urtwn_softc *sc = ifp->if_softc;
   4957  1.16  jmcneill 	struct ieee80211com *ic = &sc->sc_ic;
   4958  1.16  jmcneill 
   4959  1.16  jmcneill 	if (ic->ic_opmode != IEEE80211_M_MONITOR)
   4960  1.16  jmcneill 		return ENETRESET;
   4961  1.16  jmcneill 
   4962  1.16  jmcneill 	urtwn_set_chan(sc, ic->ic_curchan, IEEE80211_HTINFO_2NDCHAN_NONE);
   4963  1.16  jmcneill 
   4964  1.16  jmcneill 	return 0;
   4965  1.16  jmcneill }
   4966  1.16  jmcneill 
   4967   1.1    nonaka static void
   4968   1.1    nonaka urtwn_chip_stop(struct urtwn_softc *sc)
   4969   1.1    nonaka {
   4970   1.1    nonaka 	uint32_t reg;
   4971   1.1    nonaka 	bool disabled = true;
   4972   1.1    nonaka 
   4973   1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   4974   1.1    nonaka 
   4975  1.62  jmcneill 	if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   4976  1.62  jmcneill 	    ISSET(sc->chip, URTWN_CHIP_92EU))
   4977  1.49       nat 		return;
   4978  1.49       nat 
   4979  1.12  christos 	mutex_enter(&sc->sc_write_mtx);
   4980  1.12  christos 
   4981   1.1    nonaka 	/*
   4982   1.1    nonaka 	 * RF Off Sequence
   4983   1.1    nonaka 	 */
   4984   1.1    nonaka 	/* Pause MAC TX queue */
   4985   1.1    nonaka 	urtwn_write_1(sc, R92C_TXPAUSE, 0xFF);
   4986   1.1    nonaka 
   4987   1.1    nonaka 	/* Disable RF */
   4988   1.1    nonaka 	urtwn_rf_write(sc, 0, 0, 0);
   4989   1.1    nonaka 
   4990   1.1    nonaka 	urtwn_write_1(sc, R92C_APSD_CTRL, R92C_APSD_CTRL_OFF);
   4991   1.1    nonaka 
   4992   1.1    nonaka 	/* Reset BB state machine */
   4993   1.1    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   4994   1.1    nonaka 	    R92C_SYS_FUNC_EN_USBD |
   4995   1.1    nonaka 	    R92C_SYS_FUNC_EN_USBA |
   4996   1.1    nonaka 	    R92C_SYS_FUNC_EN_BB_GLB_RST);
   4997   1.1    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   4998   1.1    nonaka 	    R92C_SYS_FUNC_EN_USBD | R92C_SYS_FUNC_EN_USBA);
   4999   1.1    nonaka 
   5000   1.1    nonaka 	/*
   5001   1.1    nonaka 	 * Reset digital sequence
   5002   1.1    nonaka 	 */
   5003   1.1    nonaka 	if (urtwn_read_1(sc, R92C_MCUFWDL) & R92C_MCUFWDL_RDY) {
   5004   1.1    nonaka 		/* Reset MCU ready status */
   5005   1.1    nonaka 		urtwn_write_1(sc, R92C_MCUFWDL, 0);
   5006   1.1    nonaka 		/* If firmware in ram code, do reset */
   5007   1.1    nonaka 		if (ISSET(sc->sc_flags, URTWN_FLAG_FWREADY)) {
   5008  1.49       nat 			if (ISSET(sc->chip, URTWN_CHIP_88E) ||
   5009  1.49       nat 			    ISSET(sc->chip, URTWN_CHIP_92EU))
   5010  1.32    nonaka 				urtwn_r88e_fw_reset(sc);
   5011  1.32    nonaka 			else
   5012  1.32    nonaka 				urtwn_fw_reset(sc);
   5013   1.1    nonaka 			CLR(sc->sc_flags, URTWN_FLAG_FWREADY);
   5014   1.1    nonaka 		}
   5015   1.1    nonaka 	}
   5016   1.1    nonaka 
   5017   1.1    nonaka 	/* Reset MAC and Enable 8051 */
   5018   1.1    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN + 1, 0x54);
   5019   1.1    nonaka 
   5020   1.1    nonaka 	/* Reset MCU ready status */
   5021   1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL, 0);
   5022   1.1    nonaka 
   5023   1.1    nonaka 	if (disabled) {
   5024   1.1    nonaka 		/* Disable MAC clock */
   5025   1.1    nonaka 		urtwn_write_2(sc, R92C_SYS_CLKR, 0x70A3);
   5026   1.1    nonaka 		/* Disable AFE PLL */
   5027   1.1    nonaka 		urtwn_write_1(sc, R92C_AFE_PLL_CTRL, 0x80);
   5028   1.1    nonaka 		/* Gated AFE DIG_CLOCK */
   5029   1.1    nonaka 		urtwn_write_2(sc, R92C_AFE_XTAL_CTRL, 0x880F);
   5030   1.1    nonaka 		/* Isolated digital to PON */
   5031   1.1    nonaka 		urtwn_write_1(sc, R92C_SYS_ISO_CTRL, 0xF9);
   5032   1.1    nonaka 	}
   5033   1.1    nonaka 
   5034   1.1    nonaka 	/*
   5035   1.1    nonaka 	 * Pull GPIO PIN to balance level and LED control
   5036   1.1    nonaka 	 */
   5037   1.1    nonaka 	/* 1. Disable GPIO[7:0] */
   5038   1.1    nonaka 	urtwn_write_2(sc, R92C_GPIO_PIN_CTRL + 2, 0x0000);
   5039   1.1    nonaka 
   5040   1.1    nonaka 	reg = urtwn_read_4(sc, R92C_GPIO_PIN_CTRL) & ~0x0000ff00;
   5041   1.1    nonaka 	reg |= ((reg << 8) & 0x0000ff00) | 0x00ff0000;
   5042   1.1    nonaka 	urtwn_write_4(sc, R92C_GPIO_PIN_CTRL, reg);
   5043   1.1    nonaka 
   5044  1.28  christos 	/* Disable GPIO[10:8] */
   5045  1.28  christos 	urtwn_write_1(sc, R92C_GPIO_MUXCFG + 3, 0x00);
   5046   1.1    nonaka 
   5047   1.1    nonaka 	reg = urtwn_read_2(sc, R92C_GPIO_MUXCFG + 2) & ~0x00f0;
   5048  1.28  christos 	reg |= (((reg & 0x000f) << 4) | 0x0780);
   5049  1.41    nonaka 	urtwn_write_2(sc, R92C_GPIO_MUXCFG + 2, reg);
   5050   1.1    nonaka 
   5051   1.1    nonaka 	/* Disable LED0 & 1 */
   5052  1.28  christos 	urtwn_write_2(sc, R92C_LEDCFG0, 0x8080);
   5053   1.1    nonaka 
   5054   1.1    nonaka 	/*
   5055   1.1    nonaka 	 * Reset digital sequence
   5056   1.1    nonaka 	 */
   5057  1.28  christos 	if (disabled) {
   5058   1.1    nonaka 		/* Disable ELDR clock */
   5059   1.1    nonaka 		urtwn_write_2(sc, R92C_SYS_CLKR, 0x70A3);
   5060   1.1    nonaka 		/* Isolated ELDR to PON */
   5061   1.1    nonaka 		urtwn_write_1(sc, R92C_SYS_ISO_CTRL + 1, 0x82);
   5062   1.1    nonaka 	}
   5063   1.1    nonaka 
   5064   1.1    nonaka 	/*
   5065   1.1    nonaka 	 * Disable analog sequence
   5066   1.1    nonaka 	 */
   5067  1.28  christos 	if (disabled) {
   5068   1.1    nonaka 		/* Disable A15 power */
   5069  1.28  christos 		urtwn_write_1(sc, R92C_LDOA15_CTRL, 0x04);
   5070   1.1    nonaka 		/* Disable digital core power */
   5071  1.28  christos 		urtwn_write_1(sc, R92C_LDOV12D_CTRL,
   5072  1.28  christos 		    urtwn_read_1(sc, R92C_LDOV12D_CTRL) &
   5073   1.1    nonaka 		      ~R92C_LDOV12D_CTRL_LDV12_EN);
   5074  1.28  christos 	}
   5075   1.1    nonaka 
   5076   1.1    nonaka 	/* Enter PFM mode */
   5077   1.1    nonaka 	urtwn_write_1(sc, R92C_SPS0_CTRL, 0x23);
   5078   1.1    nonaka 
   5079   1.1    nonaka 	/* Set USB suspend */
   5080   1.1    nonaka 	urtwn_write_2(sc, R92C_APS_FSMCO,
   5081   1.1    nonaka 	    R92C_APS_FSMCO_APDM_HOST |
   5082   1.1    nonaka 	    R92C_APS_FSMCO_AFSM_HSUS |
   5083   1.1    nonaka 	    R92C_APS_FSMCO_PFM_ALDN);
   5084   1.1    nonaka 
   5085   1.1    nonaka 	urtwn_write_1(sc, R92C_RSV_CTRL, 0x0E);
   5086  1.12  christos 
   5087  1.12  christos 	mutex_exit(&sc->sc_write_mtx);
   5088   1.1    nonaka }
   5089   1.1    nonaka 
   5090  1.49       nat static void
   5091  1.49       nat urtwn_delay_ms(struct urtwn_softc *sc, int ms)
   5092  1.49       nat {
   5093  1.49       nat 	if (sc->sc_running == false)
   5094  1.49       nat 		DELAY(ms * 1000);
   5095  1.49       nat 	else
   5096  1.49       nat 		usbd_delay_ms(sc->sc_udev, ms);
   5097  1.49       nat }
   5098  1.49       nat 
   5099  1.64  christos MODULE(MODULE_CLASS_DRIVER, if_urtwn, NULL);
   5100   1.1    nonaka 
   5101   1.1    nonaka #ifdef _MODULE
   5102   1.1    nonaka #include "ioconf.c"
   5103   1.1    nonaka #endif
   5104   1.1    nonaka 
   5105   1.1    nonaka static int
   5106   1.1    nonaka if_urtwn_modcmd(modcmd_t cmd, void *aux)
   5107   1.1    nonaka {
   5108   1.1    nonaka 	int error = 0;
   5109   1.1    nonaka 
   5110   1.1    nonaka 	switch (cmd) {
   5111   1.1    nonaka 	case MODULE_CMD_INIT:
   5112   1.1    nonaka #ifdef _MODULE
   5113   1.1    nonaka 		error = config_init_component(cfdriver_ioconf_urtwn,
   5114   1.1    nonaka 		    cfattach_ioconf_urtwn, cfdata_ioconf_urtwn);
   5115   1.1    nonaka #endif
   5116  1.42     skrll 		return error;
   5117   1.1    nonaka 	case MODULE_CMD_FINI:
   5118   1.1    nonaka #ifdef _MODULE
   5119   1.1    nonaka 		error = config_fini_component(cfdriver_ioconf_urtwn,
   5120   1.1    nonaka 		    cfattach_ioconf_urtwn, cfdata_ioconf_urtwn);
   5121   1.1    nonaka #endif
   5122  1.42     skrll 		return error;
   5123   1.1    nonaka 	default:
   5124  1.42     skrll 		return ENOTTY;
   5125   1.1    nonaka 	}
   5126   1.1    nonaka }
   5127