Home | History | Annotate | Line # | Download | only in usb
if_urtwn.c revision 1.8
      1  1.8  christos /*	$NetBSD: if_urtwn.c,v 1.8 2013/01/05 01:32:50 christos Exp $	*/
      2  1.1    nonaka /*	$OpenBSD: if_urtwn.c,v 1.20 2011/11/26 06:39:33 ckuethe Exp $	*/
      3  1.1    nonaka 
      4  1.1    nonaka /*-
      5  1.1    nonaka  * Copyright (c) 2010 Damien Bergamini <damien.bergamini (at) free.fr>
      6  1.1    nonaka  *
      7  1.1    nonaka  * Permission to use, copy, modify, and distribute this software for any
      8  1.1    nonaka  * purpose with or without fee is hereby granted, provided that the above
      9  1.1    nonaka  * copyright notice and this permission notice appear in all copies.
     10  1.1    nonaka  *
     11  1.1    nonaka  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     12  1.1    nonaka  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     13  1.1    nonaka  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     14  1.1    nonaka  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     15  1.1    nonaka  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     16  1.1    nonaka  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     17  1.1    nonaka  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     18  1.1    nonaka  */
     19  1.1    nonaka 
     20  1.8  christos /*-
     21  1.1    nonaka  * Driver for Realtek RTL8188CE-VAU/RTL8188CUS/RTL8188RU/RTL8192CU.
     22  1.1    nonaka  */
     23  1.1    nonaka 
     24  1.1    nonaka #include <sys/cdefs.h>
     25  1.8  christos __KERNEL_RCSID(0, "$NetBSD: if_urtwn.c,v 1.8 2013/01/05 01:32:50 christos Exp $");
     26  1.8  christos 
     27  1.8  christos #ifdef _KERNEL_OPT
     28  1.8  christos #include "opt_usb.h"
     29  1.8  christos #endif
     30  1.1    nonaka 
     31  1.1    nonaka #include <sys/param.h>
     32  1.1    nonaka #include <sys/sockio.h>
     33  1.1    nonaka #include <sys/sysctl.h>
     34  1.1    nonaka #include <sys/mbuf.h>
     35  1.1    nonaka #include <sys/kernel.h>
     36  1.1    nonaka #include <sys/socket.h>
     37  1.1    nonaka #include <sys/systm.h>
     38  1.1    nonaka #include <sys/malloc.h>
     39  1.1    nonaka #include <sys/module.h>
     40  1.1    nonaka #include <sys/conf.h>
     41  1.1    nonaka #include <sys/device.h>
     42  1.1    nonaka 
     43  1.1    nonaka #include <sys/bus.h>
     44  1.1    nonaka #include <machine/endian.h>
     45  1.1    nonaka #include <sys/intr.h>
     46  1.1    nonaka 
     47  1.1    nonaka #include <net/bpf.h>
     48  1.1    nonaka #include <net/if.h>
     49  1.1    nonaka #include <net/if_arp.h>
     50  1.1    nonaka #include <net/if_dl.h>
     51  1.1    nonaka #include <net/if_ether.h>
     52  1.1    nonaka #include <net/if_media.h>
     53  1.1    nonaka #include <net/if_types.h>
     54  1.1    nonaka 
     55  1.1    nonaka #include <netinet/in.h>
     56  1.1    nonaka #include <netinet/in_systm.h>
     57  1.1    nonaka #include <netinet/in_var.h>
     58  1.1    nonaka #include <netinet/ip.h>
     59  1.1    nonaka 
     60  1.1    nonaka #include <net80211/ieee80211_netbsd.h>
     61  1.1    nonaka #include <net80211/ieee80211_var.h>
     62  1.1    nonaka #include <net80211/ieee80211_radiotap.h>
     63  1.1    nonaka 
     64  1.1    nonaka #include <dev/firmload.h>
     65  1.1    nonaka 
     66  1.1    nonaka #include <dev/usb/usb.h>
     67  1.1    nonaka #include <dev/usb/usbdi.h>
     68  1.1    nonaka #include <dev/usb/usbdivar.h>
     69  1.1    nonaka #include <dev/usb/usbdi_util.h>
     70  1.1    nonaka #include <dev/usb/usbdevs.h>
     71  1.1    nonaka 
     72  1.1    nonaka #include <dev/usb/if_urtwnreg.h>
     73  1.1    nonaka #include <dev/usb/if_urtwnvar.h>
     74  1.1    nonaka #include <dev/usb/if_urtwn_data.h>
     75  1.1    nonaka 
     76  1.1    nonaka #ifdef USB_DEBUG
     77  1.1    nonaka #define URTWN_DEBUG
     78  1.1    nonaka #endif
     79  1.1    nonaka 
     80  1.1    nonaka #ifdef URTWN_DEBUG
     81  1.1    nonaka #define	DBG_INIT	__BIT(0)
     82  1.1    nonaka #define	DBG_FN		__BIT(1)
     83  1.1    nonaka #define	DBG_TX		__BIT(2)
     84  1.1    nonaka #define	DBG_RX		__BIT(3)
     85  1.1    nonaka #define	DBG_STM		__BIT(4)
     86  1.1    nonaka #define	DBG_RF		__BIT(5)
     87  1.1    nonaka #define	DBG_REG		__BIT(6)
     88  1.1    nonaka #define	DBG_ALL		0xffffffffU
     89  1.1    nonaka u_int urtwn_debug = DBG_TX|DBG_RX|DBG_STM;
     90  1.1    nonaka #define DPRINTFN(n, s)	\
     91  1.1    nonaka 	do { if (urtwn_debug & (n)) printf s; } while (/*CONSTCOND*/0)
     92  1.1    nonaka #else
     93  1.1    nonaka #define DPRINTFN(n, s)
     94  1.1    nonaka #endif
     95  1.1    nonaka 
     96  1.1    nonaka static const struct usb_devno urtwn_devs[] = {
     97  1.1    nonaka 	{ USB_VENDOR_ABOCOM,	USB_PRODUCT_ABOCOM_RTL8188CU_1 },
     98  1.1    nonaka 	{ USB_VENDOR_ABOCOM,	USB_PRODUCT_ABOCOM_RTL8188CU_2 },
     99  1.1    nonaka 	{ USB_VENDOR_ABOCOM,	USB_PRODUCT_ABOCOM_RTL8192CU },
    100  1.3    nonaka 	{ USB_VENDOR_ASUSTEK,	USB_PRODUCT_ASUSTEK_RTL8192CU },
    101  1.1    nonaka 	{ USB_VENDOR_AZUREWAVE,	USB_PRODUCT_AZUREWAVE_RTL8188CE_1 },
    102  1.1    nonaka 	{ USB_VENDOR_AZUREWAVE,	USB_PRODUCT_AZUREWAVE_RTL8188CE_2 },
    103  1.3    nonaka 	{ USB_VENDOR_AZUREWAVE,	USB_PRODUCT_AZUREWAVE_RTL8188CU },
    104  1.1    nonaka 	{ USB_VENDOR_BELKIN,	USB_PRODUCT_BELKIN_RTL8188CU },
    105  1.3    nonaka 	{ USB_VENDOR_BELKIN,	USB_PRODUCT_BELKIN_RTL8192CU },
    106  1.3    nonaka 	{ USB_VENDOR_CHICONY,	USB_PRODUCT_CHICONY_RTL8188CUS_1 },
    107  1.3    nonaka 	{ USB_VENDOR_CHICONY,	USB_PRODUCT_CHICONY_RTL8188CUS_2 },
    108  1.3    nonaka 	{ USB_VENDOR_CHICONY,	USB_PRODUCT_CHICONY_RTL8188CUS_3 },
    109  1.3    nonaka 	{ USB_VENDOR_CHICONY,	USB_PRODUCT_CHICONY_RTL8188CUS_4 },
    110  1.3    nonaka 	{ USB_VENDOR_CHICONY,	USB_PRODUCT_CHICONY_RTL8188CUS_5 },
    111  1.1    nonaka 	{ USB_VENDOR_COREGA,	USB_PRODUCT_COREGA_RTL8192CU },
    112  1.1    nonaka 	{ USB_VENDOR_DLINK,	USB_PRODUCT_DLINK_RTL8188CU },
    113  1.1    nonaka 	{ USB_VENDOR_DLINK,	USB_PRODUCT_DLINK_RTL8192CU_1 },
    114  1.1    nonaka 	{ USB_VENDOR_DLINK,	USB_PRODUCT_DLINK_RTL8192CU_2 },
    115  1.1    nonaka 	{ USB_VENDOR_DLINK,	USB_PRODUCT_DLINK_RTL8192CU_3 },
    116  1.1    nonaka 	{ USB_VENDOR_EDIMAX,	USB_PRODUCT_EDIMAX_RTL8188CU },
    117  1.1    nonaka 	{ USB_VENDOR_EDIMAX,	USB_PRODUCT_EDIMAX_RTL8192CU },
    118  1.1    nonaka 	{ USB_VENDOR_FEIXUN,	USB_PRODUCT_FEIXUN_RTL8188CU },
    119  1.1    nonaka 	{ USB_VENDOR_FEIXUN,	USB_PRODUCT_FEIXUN_RTL8192CU },
    120  1.1    nonaka 	{ USB_VENDOR_GUILLEMOT,	USB_PRODUCT_GUILLEMOT_HWNUP150 },
    121  1.3    nonaka 	{ USB_VENDOR_HAWKING,	USB_PRODUCT_HAWKING_RTL8192CU },
    122  1.1    nonaka 	{ USB_VENDOR_HP3,	USB_PRODUCT_HP3_RTL8188CU },
    123  1.1    nonaka 	{ USB_VENDOR_NETGEAR,	USB_PRODUCT_NETGEAR_WNA1000M },
    124  1.3    nonaka 	{ USB_VENDOR_NETGEAR,	USB_PRODUCT_NETGEAR_RTL8192CU },
    125  1.3    nonaka 	{ USB_VENDOR_NETGEAR4,	USB_PRODUCT_NETGEAR4_RTL8188CU },
    126  1.1    nonaka 	{ USB_VENDOR_NOVATECH,	USB_PRODUCT_NOVATECH_RTL8188CU },
    127  1.1    nonaka 	{ USB_VENDOR_PLANEX2,	USB_PRODUCT_PLANEX2_RTL8188CU_1 },
    128  1.1    nonaka 	{ USB_VENDOR_PLANEX2,	USB_PRODUCT_PLANEX2_RTL8188CU_2 },
    129  1.1    nonaka 	{ USB_VENDOR_PLANEX2,	USB_PRODUCT_PLANEX2_RTL8192CU },
    130  1.3    nonaka 	{ USB_VENDOR_PLANEX2,	USB_PRODUCT_PLANEX2_RTL8188CU_3 },
    131  1.3    nonaka 	{ USB_VENDOR_PLANEX2,	USB_PRODUCT_PLANEX2_RTL8188CU_4 },
    132  1.3    nonaka 	{ USB_VENDOR_PLANEX2,	USB_PRODUCT_PLANEX2_RTL8188CUS },
    133  1.1    nonaka 	{ USB_VENDOR_REALTEK,	USB_PRODUCT_REALTEK_RTL8188CE_0 },
    134  1.1    nonaka 	{ USB_VENDOR_REALTEK,	USB_PRODUCT_REALTEK_RTL8188CE_1 },
    135  1.3    nonaka 	{ USB_VENDOR_REALTEK,	USB_PRODUCT_REALTEK_RTL8188CTV },
    136  1.1    nonaka 	{ USB_VENDOR_REALTEK,	USB_PRODUCT_REALTEK_RTL8188CU_0 },
    137  1.1    nonaka 	{ USB_VENDOR_REALTEK,	USB_PRODUCT_REALTEK_RTL8188CU_1 },
    138  1.1    nonaka 	{ USB_VENDOR_REALTEK,	USB_PRODUCT_REALTEK_RTL8188CU_2 },
    139  1.3    nonaka 	{ USB_VENDOR_REALTEK,	USB_PRODUCT_REALTEK_RTL8188CU_COMBO },
    140  1.3    nonaka 	{ USB_VENDOR_REALTEK,	USB_PRODUCT_REALTEK_RTL8188CUS },
    141  1.1    nonaka 	{ USB_VENDOR_REALTEK,	USB_PRODUCT_REALTEK_RTL8188RU },
    142  1.3    nonaka 	{ USB_VENDOR_REALTEK,	USB_PRODUCT_REALTEK_RTL8188RU_2 },
    143  1.1    nonaka 	{ USB_VENDOR_REALTEK,	USB_PRODUCT_REALTEK_RTL8191CU },
    144  1.1    nonaka 	{ USB_VENDOR_REALTEK,	USB_PRODUCT_REALTEK_RTL8192CE },
    145  1.1    nonaka 	{ USB_VENDOR_REALTEK,	USB_PRODUCT_REALTEK_RTL8192CU },
    146  1.1    nonaka 	{ USB_VENDOR_SITECOMEU,	USB_PRODUCT_SITECOMEU_RTL8188CU },
    147  1.3    nonaka 	{ USB_VENDOR_SITECOMEU,	USB_PRODUCT_SITECOMEU_RTL8188CU_2 },
    148  1.3    nonaka 	{ USB_VENDOR_SITECOMEU,	USB_PRODUCT_SITECOMEU_RTL8192CU },
    149  1.1    nonaka 	{ USB_VENDOR_TRENDNET,	USB_PRODUCT_TRENDNET_RTL8188CU },
    150  1.3    nonaka 	{ USB_VENDOR_TRENDNET,	USB_PRODUCT_TRENDNET_RTL8192CU },
    151  1.1    nonaka 	{ USB_VENDOR_ZYXEL,	USB_PRODUCT_ZYXEL_RTL8192CU }
    152  1.1    nonaka };
    153  1.1    nonaka 
    154  1.1    nonaka static int	urtwn_match(device_t, cfdata_t, void *);
    155  1.1    nonaka static void	urtwn_attach(device_t, device_t, void *);
    156  1.1    nonaka static int	urtwn_detach(device_t, int);
    157  1.1    nonaka static int	urtwn_activate(device_t, enum devact);
    158  1.1    nonaka 
    159  1.1    nonaka CFATTACH_DECL_NEW(urtwn, sizeof(struct urtwn_softc), urtwn_match,
    160  1.1    nonaka     urtwn_attach, urtwn_detach, urtwn_activate);
    161  1.1    nonaka 
    162  1.1    nonaka static int	urtwn_open_pipes(struct urtwn_softc *);
    163  1.1    nonaka static void	urtwn_close_pipes(struct urtwn_softc *);
    164  1.1    nonaka static int	urtwn_alloc_rx_list(struct urtwn_softc *);
    165  1.1    nonaka static void	urtwn_free_rx_list(struct urtwn_softc *);
    166  1.1    nonaka static int	urtwn_alloc_tx_list(struct urtwn_softc *);
    167  1.1    nonaka static void	urtwn_free_tx_list(struct urtwn_softc *);
    168  1.1    nonaka static void	urtwn_task(void *);
    169  1.1    nonaka static void	urtwn_do_async(struct urtwn_softc *,
    170  1.1    nonaka 		    void (*)(struct urtwn_softc *, void *), void *, int);
    171  1.1    nonaka static void	urtwn_wait_async(struct urtwn_softc *);
    172  1.1    nonaka static int	urtwn_write_region_1(struct urtwn_softc *, uint16_t, uint8_t *,
    173  1.1    nonaka 		    int);
    174  1.1    nonaka static int	urtwn_read_region_1(struct urtwn_softc *, uint16_t, uint8_t *,
    175  1.1    nonaka 		    int);
    176  1.1    nonaka static int	urtwn_fw_cmd(struct urtwn_softc *, uint8_t, const void *, int);
    177  1.1    nonaka static uint32_t	urtwn_rf_read(struct urtwn_softc *, int, uint8_t);
    178  1.1    nonaka static int	urtwn_llt_write(struct urtwn_softc *, uint32_t, uint32_t);
    179  1.1    nonaka static uint8_t	urtwn_efuse_read_1(struct urtwn_softc *, uint16_t);
    180  1.1    nonaka static void	urtwn_efuse_read(struct urtwn_softc *);
    181  1.1    nonaka static int	urtwn_read_chipid(struct urtwn_softc *);
    182  1.1    nonaka static void	urtwn_read_rom(struct urtwn_softc *);
    183  1.1    nonaka static int	urtwn_media_change(struct ifnet *);
    184  1.1    nonaka static int	urtwn_ra_init(struct urtwn_softc *);
    185  1.1    nonaka static void	urtwn_tsf_sync_enable(struct urtwn_softc *);
    186  1.1    nonaka static void	urtwn_set_led(struct urtwn_softc *, int, int);
    187  1.1    nonaka static void	urtwn_calib_to(void *);
    188  1.1    nonaka static void	urtwn_calib_to_cb(struct urtwn_softc *, void *);
    189  1.1    nonaka static void	urtwn_next_scan(void *);
    190  1.1    nonaka static int	urtwn_newstate(struct ieee80211com *, enum ieee80211_state,
    191  1.1    nonaka 		    int);
    192  1.1    nonaka static void	urtwn_newstate_cb(struct urtwn_softc *, void *);
    193  1.1    nonaka static int	urtwn_wme_update(struct ieee80211com *);
    194  1.1    nonaka static void	urtwn_wme_update_cb(struct urtwn_softc *, void *);
    195  1.1    nonaka static void	urtwn_update_avgrssi(struct urtwn_softc *, int, int8_t);
    196  1.1    nonaka static int8_t	urtwn_get_rssi(struct urtwn_softc *, int, void *);
    197  1.1    nonaka static void	urtwn_rx_frame(struct urtwn_softc *, uint8_t *, int);
    198  1.1    nonaka static void	urtwn_rxeof(usbd_xfer_handle, usbd_private_handle, usbd_status);
    199  1.1    nonaka static void	urtwn_txeof(usbd_xfer_handle, usbd_private_handle, usbd_status);
    200  1.1    nonaka static int	urtwn_tx(struct urtwn_softc *, struct mbuf *,
    201  1.1    nonaka 		    struct ieee80211_node *);
    202  1.1    nonaka static void	urtwn_start(struct ifnet *);
    203  1.1    nonaka static void	urtwn_watchdog(struct ifnet *);
    204  1.1    nonaka static int	urtwn_ioctl(struct ifnet *, u_long, void *);
    205  1.1    nonaka static int	urtwn_power_on(struct urtwn_softc *);
    206  1.1    nonaka static int	urtwn_llt_init(struct urtwn_softc *);
    207  1.1    nonaka static void	urtwn_fw_reset(struct urtwn_softc *);
    208  1.1    nonaka static int	urtwn_fw_loadpage(struct urtwn_softc *, int, uint8_t *, int);
    209  1.1    nonaka static int	urtwn_load_firmware(struct urtwn_softc *);
    210  1.1    nonaka static int	urtwn_dma_init(struct urtwn_softc *);
    211  1.1    nonaka static void	urtwn_mac_init(struct urtwn_softc *);
    212  1.1    nonaka static void	urtwn_bb_init(struct urtwn_softc *);
    213  1.1    nonaka static void	urtwn_rf_init(struct urtwn_softc *);
    214  1.1    nonaka static void	urtwn_cam_init(struct urtwn_softc *);
    215  1.1    nonaka static void	urtwn_pa_bias_init(struct urtwn_softc *);
    216  1.1    nonaka static void	urtwn_rxfilter_init(struct urtwn_softc *);
    217  1.1    nonaka static void	urtwn_edca_init(struct urtwn_softc *);
    218  1.1    nonaka static void	urtwn_write_txpower(struct urtwn_softc *, int, uint16_t[]);
    219  1.1    nonaka static void	urtwn_get_txpower(struct urtwn_softc *, int, u_int, u_int,
    220  1.1    nonaka 		    uint16_t[]);
    221  1.1    nonaka static void	urtwn_set_txpower(struct urtwn_softc *, u_int, u_int);
    222  1.1    nonaka static void	urtwn_set_chan(struct urtwn_softc *, struct ieee80211_channel *,
    223  1.1    nonaka 		    u_int);
    224  1.1    nonaka static void	urtwn_iq_calib(struct urtwn_softc *, bool);
    225  1.1    nonaka static void	urtwn_lc_calib(struct urtwn_softc *);
    226  1.1    nonaka static void	urtwn_temp_calib(struct urtwn_softc *);
    227  1.1    nonaka static int	urtwn_init(struct ifnet *);
    228  1.1    nonaka static void	urtwn_stop(struct ifnet *, int);
    229  1.1    nonaka static void	urtwn_chip_stop(struct urtwn_softc *);
    230  1.1    nonaka 
    231  1.1    nonaka /* Aliases. */
    232  1.1    nonaka #define	urtwn_bb_write	urtwn_write_4
    233  1.1    nonaka #define	urtwn_bb_read	urtwn_read_4
    234  1.1    nonaka 
    235  1.1    nonaka static int
    236  1.1    nonaka urtwn_match(device_t parent, cfdata_t match, void *aux)
    237  1.1    nonaka {
    238  1.1    nonaka 	struct usb_attach_arg *uaa = aux;
    239  1.1    nonaka 
    240  1.1    nonaka 	return ((usb_lookup(urtwn_devs, uaa->vendor, uaa->product) != NULL) ?
    241  1.1    nonaka 	    UMATCH_VENDOR_PRODUCT : UMATCH_NONE);
    242  1.1    nonaka }
    243  1.1    nonaka 
    244  1.1    nonaka static void
    245  1.1    nonaka urtwn_attach(device_t parent, device_t self, void *aux)
    246  1.1    nonaka {
    247  1.1    nonaka 	struct urtwn_softc *sc = device_private(self);
    248  1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
    249  1.1    nonaka 	struct ifnet *ifp = &sc->sc_if;
    250  1.1    nonaka 	struct usb_attach_arg *uaa = aux;
    251  1.1    nonaka 	char *devinfop;
    252  1.1    nonaka 	int i, error;
    253  1.1    nonaka 
    254  1.1    nonaka 	sc->sc_dev = self;
    255  1.1    nonaka 	sc->sc_udev = uaa->device;
    256  1.1    nonaka 
    257  1.1    nonaka 	aprint_naive("\n");
    258  1.1    nonaka 	aprint_normal("\n");
    259  1.1    nonaka 
    260  1.1    nonaka 	devinfop = usbd_devinfo_alloc(sc->sc_udev, 0);
    261  1.1    nonaka 	aprint_normal_dev(self, "%s\n", devinfop);
    262  1.1    nonaka 	usbd_devinfo_free(devinfop);
    263  1.1    nonaka 
    264  1.1    nonaka 	mutex_init(&sc->sc_task_mtx, MUTEX_DEFAULT, IPL_NET);
    265  1.1    nonaka 	mutex_init(&sc->sc_tx_mtx, MUTEX_DEFAULT, IPL_NET);
    266  1.1    nonaka 	mutex_init(&sc->sc_fwcmd_mtx, MUTEX_DEFAULT, IPL_NONE);
    267  1.1    nonaka 
    268  1.1    nonaka 	usb_init_task(&sc->sc_task, urtwn_task, sc);
    269  1.1    nonaka 
    270  1.1    nonaka 	callout_init(&sc->sc_scan_to, 0);
    271  1.1    nonaka 	callout_setfunc(&sc->sc_scan_to, urtwn_next_scan, sc);
    272  1.1    nonaka 	callout_init(&sc->sc_calib_to, 0);
    273  1.1    nonaka 	callout_setfunc(&sc->sc_calib_to, urtwn_calib_to, sc);
    274  1.1    nonaka 
    275  1.6     skrll 	error = usbd_set_config_no(sc->sc_udev, 1, 0);
    276  1.6     skrll 	if (error != 0) {
    277  1.6     skrll 		aprint_error_dev(self, "failed to set configuration"
    278  1.6     skrll 		    ", err=%s\n", usbd_errstr(error));
    279  1.1    nonaka 		goto fail;
    280  1.1    nonaka 	}
    281  1.1    nonaka 
    282  1.1    nonaka 	/* Get the first interface handle. */
    283  1.1    nonaka 	error = usbd_device2interface_handle(sc->sc_udev, 0, &sc->sc_iface);
    284  1.1    nonaka 	if (error != 0) {
    285  1.1    nonaka 		aprint_error_dev(self, "could not get interface handle\n");
    286  1.1    nonaka 		goto fail;
    287  1.1    nonaka 	}
    288  1.1    nonaka 
    289  1.1    nonaka 	error = urtwn_read_chipid(sc);
    290  1.1    nonaka 	if (error != 0) {
    291  1.1    nonaka 		aprint_error_dev(self, "unsupported test chip\n");
    292  1.1    nonaka 		goto fail;
    293  1.1    nonaka 	}
    294  1.1    nonaka 
    295  1.1    nonaka 	/* Determine number of Tx/Rx chains. */
    296  1.1    nonaka 	if (sc->chip & URTWN_CHIP_92C) {
    297  1.1    nonaka 		sc->ntxchains = (sc->chip & URTWN_CHIP_92C_1T2R) ? 1 : 2;
    298  1.1    nonaka 		sc->nrxchains = 2;
    299  1.1    nonaka 	} else {
    300  1.1    nonaka 		sc->ntxchains = 1;
    301  1.1    nonaka 		sc->nrxchains = 1;
    302  1.1    nonaka 	}
    303  1.1    nonaka 	urtwn_read_rom(sc);
    304  1.1    nonaka 
    305  1.1    nonaka 	aprint_normal_dev(self, "MAC/BB RTL%s, RF 6052 %dT%dR, address %s\n",
    306  1.1    nonaka 	    (sc->chip & URTWN_CHIP_92C) ? "8192CU" :
    307  1.1    nonaka 	    (sc->board_type == R92C_BOARD_TYPE_HIGHPA) ? "8188RU" :
    308  1.1    nonaka 	    (sc->board_type == R92C_BOARD_TYPE_MINICARD) ? "8188CE-VAU" :
    309  1.1    nonaka 	    "8188CUS", sc->ntxchains, sc->nrxchains,
    310  1.1    nonaka 	    ether_sprintf(ic->ic_myaddr));
    311  1.1    nonaka 
    312  1.1    nonaka 	error = urtwn_open_pipes(sc);
    313  1.1    nonaka 	if (error != 0) {
    314  1.1    nonaka 		aprint_error_dev(sc->sc_dev, "could not open pipes\n");
    315  1.1    nonaka 		goto fail;
    316  1.1    nonaka 	}
    317  1.1    nonaka 	aprint_normal_dev(self, "%d rx pipe%s, %d tx pipe%s\n",
    318  1.1    nonaka 	    sc->rx_npipe, sc->rx_npipe > 1 ? "s" : "",
    319  1.1    nonaka 	    sc->tx_npipe, sc->tx_npipe > 1 ? "s" : "");
    320  1.1    nonaka 
    321  1.1    nonaka 	/*
    322  1.1    nonaka 	 * Setup the 802.11 device.
    323  1.1    nonaka 	 */
    324  1.1    nonaka 	ic->ic_ifp = ifp;
    325  1.1    nonaka 	ic->ic_phytype = IEEE80211_T_OFDM;	/* Not only, but not used. */
    326  1.1    nonaka 	ic->ic_opmode = IEEE80211_M_STA;	/* Default to BSS mode. */
    327  1.1    nonaka 	ic->ic_state = IEEE80211_S_INIT;
    328  1.1    nonaka 
    329  1.1    nonaka 	/* Set device capabilities. */
    330  1.1    nonaka 	ic->ic_caps =
    331  1.1    nonaka 	    IEEE80211_C_MONITOR |	/* Monitor mode supported. */
    332  1.1    nonaka 	    IEEE80211_C_SHPREAMBLE |	/* Short preamble supported. */
    333  1.1    nonaka 	    IEEE80211_C_SHSLOT |	/* Short slot time supported. */
    334  1.1    nonaka 	    IEEE80211_C_WME |		/* 802.11e */
    335  1.1    nonaka 	    IEEE80211_C_WPA;		/* 802.11i */
    336  1.1    nonaka 
    337  1.1    nonaka 	/* Set supported .11b and .11g rates. */
    338  1.1    nonaka 	ic->ic_sup_rates[IEEE80211_MODE_11B] = ieee80211_std_rateset_11b;
    339  1.1    nonaka 	ic->ic_sup_rates[IEEE80211_MODE_11G] = ieee80211_std_rateset_11g;
    340  1.1    nonaka 
    341  1.1    nonaka 	/* Set supported .11b and .11g channels (1 through 14). */
    342  1.1    nonaka 	for (i = 1; i <= 14; i++) {
    343  1.1    nonaka 		ic->ic_channels[i].ic_freq =
    344  1.1    nonaka 		    ieee80211_ieee2mhz(i, IEEE80211_CHAN_2GHZ);
    345  1.1    nonaka 		ic->ic_channels[i].ic_flags =
    346  1.1    nonaka 		    IEEE80211_CHAN_CCK | IEEE80211_CHAN_OFDM |
    347  1.1    nonaka 		    IEEE80211_CHAN_DYN | IEEE80211_CHAN_2GHZ;
    348  1.1    nonaka 	}
    349  1.1    nonaka 
    350  1.1    nonaka 	ifp->if_softc = sc;
    351  1.1    nonaka 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    352  1.1    nonaka 	ifp->if_init = urtwn_init;
    353  1.1    nonaka 	ifp->if_ioctl = urtwn_ioctl;
    354  1.1    nonaka 	ifp->if_start = urtwn_start;
    355  1.1    nonaka 	ifp->if_watchdog = urtwn_watchdog;
    356  1.1    nonaka 	IFQ_SET_READY(&ifp->if_snd);
    357  1.1    nonaka 	memcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
    358  1.1    nonaka 
    359  1.1    nonaka 	if_attach(ifp);
    360  1.1    nonaka 	ieee80211_ifattach(ic);
    361  1.1    nonaka 	/* override default methods */
    362  1.1    nonaka 	ic->ic_wme.wme_update = urtwn_wme_update;
    363  1.1    nonaka 
    364  1.1    nonaka 	/* Override state transition machine. */
    365  1.1    nonaka 	sc->sc_newstate = ic->ic_newstate;
    366  1.1    nonaka 	ic->ic_newstate = urtwn_newstate;
    367  1.1    nonaka 	ieee80211_media_init(ic, urtwn_media_change, ieee80211_media_status);
    368  1.1    nonaka 
    369  1.1    nonaka 	bpf_attach2(ifp, DLT_IEEE802_11_RADIO,
    370  1.1    nonaka 	    sizeof(struct ieee80211_frame) + IEEE80211_RADIOTAP_HDRLEN,
    371  1.1    nonaka 	    &sc->sc_drvbpf);
    372  1.1    nonaka 
    373  1.1    nonaka 	sc->sc_rxtap_len = sizeof(sc->sc_rxtapu);
    374  1.1    nonaka 	sc->sc_rxtap.wr_ihdr.it_len = htole16(sc->sc_rxtap_len);
    375  1.1    nonaka 	sc->sc_rxtap.wr_ihdr.it_present = htole32(URTWN_RX_RADIOTAP_PRESENT);
    376  1.1    nonaka 
    377  1.1    nonaka 	sc->sc_txtap_len = sizeof(sc->sc_txtapu);
    378  1.1    nonaka 	sc->sc_txtap.wt_ihdr.it_len = htole16(sc->sc_txtap_len);
    379  1.1    nonaka 	sc->sc_txtap.wt_ihdr.it_present = htole32(URTWN_TX_RADIOTAP_PRESENT);
    380  1.1    nonaka 
    381  1.1    nonaka 	ieee80211_announce(ic);
    382  1.1    nonaka 
    383  1.1    nonaka 	usbd_add_drv_event(USB_EVENT_DRIVER_ATTACH, sc->sc_udev, sc->sc_dev);
    384  1.1    nonaka 
    385  1.1    nonaka 	SET(sc->sc_flags, URTWN_FLAG_ATTACHED);
    386  1.1    nonaka 	return;
    387  1.1    nonaka 
    388  1.1    nonaka  fail:
    389  1.1    nonaka 	sc->sc_dying = 1;
    390  1.1    nonaka 	aprint_error_dev(self, "attach failed\n");
    391  1.1    nonaka }
    392  1.1    nonaka 
    393  1.1    nonaka static int
    394  1.1    nonaka urtwn_detach(device_t self, int flags)
    395  1.1    nonaka {
    396  1.1    nonaka 	struct urtwn_softc *sc = device_private(self);
    397  1.1    nonaka 	struct ifnet *ifp = &sc->sc_if;
    398  1.1    nonaka 	int s;
    399  1.1    nonaka 
    400  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    401  1.1    nonaka 
    402  1.1    nonaka 	s = splusb();
    403  1.1    nonaka 
    404  1.1    nonaka 	sc->sc_dying = 1;
    405  1.1    nonaka 
    406  1.1    nonaka 	callout_stop(&sc->sc_scan_to);
    407  1.1    nonaka 	callout_stop(&sc->sc_calib_to);
    408  1.1    nonaka 
    409  1.1    nonaka 	if (ISSET(sc->sc_flags, URTWN_FLAG_ATTACHED)) {
    410  1.1    nonaka 		usb_rem_task(sc->sc_udev, &sc->sc_task);
    411  1.1    nonaka 		urtwn_stop(ifp, 0);
    412  1.1    nonaka 
    413  1.1    nonaka 		ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    414  1.1    nonaka 		bpf_detach(ifp);
    415  1.1    nonaka 		ieee80211_ifdetach(&sc->sc_ic);
    416  1.1    nonaka 		if_detach(ifp);
    417  1.1    nonaka 
    418  1.1    nonaka 		/* Abort and close Tx/Rx pipes. */
    419  1.1    nonaka 		urtwn_close_pipes(sc);
    420  1.1    nonaka 	}
    421  1.1    nonaka 
    422  1.1    nonaka 	splx(s);
    423  1.1    nonaka 
    424  1.1    nonaka 	usbd_add_drv_event(USB_EVENT_DRIVER_DETACH, sc->sc_udev, sc->sc_dev);
    425  1.1    nonaka 
    426  1.1    nonaka 	callout_destroy(&sc->sc_scan_to);
    427  1.1    nonaka 	callout_destroy(&sc->sc_calib_to);
    428  1.1    nonaka 	mutex_destroy(&sc->sc_fwcmd_mtx);
    429  1.1    nonaka 	mutex_destroy(&sc->sc_tx_mtx);
    430  1.1    nonaka 	mutex_destroy(&sc->sc_task_mtx);
    431  1.1    nonaka 
    432  1.1    nonaka 	return (0);
    433  1.1    nonaka }
    434  1.1    nonaka 
    435  1.1    nonaka static int
    436  1.1    nonaka urtwn_activate(device_t self, enum devact act)
    437  1.1    nonaka {
    438  1.1    nonaka 	struct urtwn_softc *sc = device_private(self);
    439  1.1    nonaka 
    440  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    441  1.1    nonaka 
    442  1.1    nonaka 	switch (act) {
    443  1.1    nonaka 	case DVACT_DEACTIVATE:
    444  1.1    nonaka 		if_deactivate(sc->sc_ic.ic_ifp);
    445  1.1    nonaka 		return (0);
    446  1.1    nonaka 	default:
    447  1.1    nonaka 		return (EOPNOTSUPP);
    448  1.1    nonaka 	}
    449  1.1    nonaka }
    450  1.1    nonaka 
    451  1.1    nonaka static int
    452  1.1    nonaka urtwn_open_pipes(struct urtwn_softc *sc)
    453  1.1    nonaka {
    454  1.1    nonaka 	/* Bulk-out endpoints addresses (from highest to lowest prio). */
    455  1.1    nonaka 	static const uint8_t epaddr[] = { 0x02, 0x03, 0x05 };
    456  1.1    nonaka 	usb_interface_descriptor_t *id;
    457  1.1    nonaka 	usb_endpoint_descriptor_t *ed;
    458  1.1    nonaka 	int i, ntx = 0, error;
    459  1.1    nonaka 
    460  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    461  1.1    nonaka 
    462  1.1    nonaka 	/* Determine the number of bulk-out pipes. */
    463  1.1    nonaka 	id = usbd_get_interface_descriptor(sc->sc_iface);
    464  1.1    nonaka 	for (i = 0; i < id->bNumEndpoints; i++) {
    465  1.1    nonaka 		ed = usbd_interface2endpoint_descriptor(sc->sc_iface, i);
    466  1.1    nonaka 		if (ed != NULL &&
    467  1.1    nonaka 		    UE_GET_XFERTYPE(ed->bmAttributes) == UE_BULK &&
    468  1.1    nonaka 		    UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_OUT)
    469  1.1    nonaka 			ntx++;
    470  1.1    nonaka 	}
    471  1.1    nonaka 	DPRINTFN(DBG_INIT, ("%s: %s: found %d bulk-out pipes\n",
    472  1.1    nonaka 	    device_xname(sc->sc_dev), __func__, ntx));
    473  1.1    nonaka 	if (ntx == 0 || ntx > R92C_MAX_EPOUT) {
    474  1.1    nonaka 		aprint_error_dev(sc->sc_dev,
    475  1.1    nonaka 		    "%d: invalid number of Tx bulk pipes\n", ntx);
    476  1.1    nonaka 		return (EIO);
    477  1.1    nonaka 	}
    478  1.1    nonaka 	sc->rx_npipe = 1;
    479  1.1    nonaka 	sc->tx_npipe = ntx;
    480  1.1    nonaka 
    481  1.1    nonaka 	/* Open bulk-in pipe at address 0x81. */
    482  1.1    nonaka 	error = usbd_open_pipe(sc->sc_iface, 0x81, USBD_EXCLUSIVE_USE,
    483  1.1    nonaka 	    &sc->rx_pipe);
    484  1.1    nonaka 	if (error != 0) {
    485  1.1    nonaka 		aprint_error_dev(sc->sc_dev, "could not open Rx bulk pipe\n");
    486  1.1    nonaka 		goto fail;
    487  1.1    nonaka 	}
    488  1.1    nonaka 
    489  1.1    nonaka 	/* Open bulk-out pipes (up to 3). */
    490  1.1    nonaka 	for (i = 0; i < ntx; i++) {
    491  1.1    nonaka 		error = usbd_open_pipe(sc->sc_iface, epaddr[i],
    492  1.1    nonaka 		    USBD_EXCLUSIVE_USE, &sc->tx_pipe[i]);
    493  1.1    nonaka 		if (error != 0) {
    494  1.1    nonaka 			aprint_error_dev(sc->sc_dev,
    495  1.1    nonaka 			    "could not open Tx bulk pipe 0x%02x\n", epaddr[i]);
    496  1.1    nonaka 			goto fail;
    497  1.1    nonaka 		}
    498  1.1    nonaka 	}
    499  1.1    nonaka 
    500  1.1    nonaka 	/* Map 802.11 access categories to USB pipes. */
    501  1.1    nonaka 	sc->ac2idx[WME_AC_BK] =
    502  1.1    nonaka 	sc->ac2idx[WME_AC_BE] = (ntx == 3) ? 2 : ((ntx == 2) ? 1 : 0);
    503  1.1    nonaka 	sc->ac2idx[WME_AC_VI] = (ntx == 3) ? 1 : 0;
    504  1.1    nonaka 	sc->ac2idx[WME_AC_VO] = 0;	/* Always use highest prio. */
    505  1.1    nonaka 
    506  1.1    nonaka  fail:
    507  1.1    nonaka 	if (error != 0)
    508  1.1    nonaka 		urtwn_close_pipes(sc);
    509  1.1    nonaka 	return (error);
    510  1.1    nonaka }
    511  1.1    nonaka 
    512  1.1    nonaka static void
    513  1.1    nonaka urtwn_close_pipes(struct urtwn_softc *sc)
    514  1.1    nonaka {
    515  1.1    nonaka 	int i;
    516  1.1    nonaka 
    517  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    518  1.1    nonaka 
    519  1.1    nonaka 	/* Close Rx pipe. */
    520  1.1    nonaka 	if (sc->rx_pipe != NULL) {
    521  1.1    nonaka 		usbd_abort_pipe(sc->rx_pipe);
    522  1.1    nonaka 		usbd_close_pipe(sc->rx_pipe);
    523  1.1    nonaka 		sc->rx_pipe = NULL;
    524  1.1    nonaka 	}
    525  1.1    nonaka 	/* Close Tx pipes. */
    526  1.1    nonaka 	for (i = 0; i < R92C_MAX_EPOUT; i++) {
    527  1.1    nonaka 		if (sc->tx_pipe[i] == NULL)
    528  1.1    nonaka 			continue;
    529  1.1    nonaka 		usbd_abort_pipe(sc->tx_pipe[i]);
    530  1.1    nonaka 		usbd_close_pipe(sc->tx_pipe[i]);
    531  1.1    nonaka 		sc->tx_pipe[i] = NULL;
    532  1.1    nonaka 	}
    533  1.1    nonaka }
    534  1.1    nonaka 
    535  1.1    nonaka static int
    536  1.1    nonaka urtwn_alloc_rx_list(struct urtwn_softc *sc)
    537  1.1    nonaka {
    538  1.1    nonaka 	struct urtwn_rx_data *data;
    539  1.1    nonaka 	int i, error = 0;
    540  1.1    nonaka 
    541  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    542  1.1    nonaka 
    543  1.1    nonaka 	for (i = 0; i < URTWN_RX_LIST_COUNT; i++) {
    544  1.1    nonaka 		data = &sc->rx_data[i];
    545  1.1    nonaka 
    546  1.1    nonaka 		data->sc = sc;	/* Backpointer for callbacks. */
    547  1.1    nonaka 
    548  1.1    nonaka 		data->xfer = usbd_alloc_xfer(sc->sc_udev);
    549  1.1    nonaka 		if (data->xfer == NULL) {
    550  1.1    nonaka 			aprint_error_dev(sc->sc_dev,
    551  1.1    nonaka 			    "could not allocate xfer\n");
    552  1.1    nonaka 			error = ENOMEM;
    553  1.1    nonaka 			break;
    554  1.1    nonaka 		}
    555  1.1    nonaka 
    556  1.1    nonaka 		data->buf = usbd_alloc_buffer(data->xfer, URTWN_RXBUFSZ);
    557  1.1    nonaka 		if (data->buf == NULL) {
    558  1.1    nonaka 			aprint_error_dev(sc->sc_dev,
    559  1.1    nonaka 			    "could not allocate xfer buffer\n");
    560  1.1    nonaka 			error = ENOMEM;
    561  1.1    nonaka 			break;
    562  1.1    nonaka 		}
    563  1.1    nonaka 	}
    564  1.1    nonaka 	if (error != 0)
    565  1.1    nonaka 		urtwn_free_rx_list(sc);
    566  1.1    nonaka 	return (error);
    567  1.1    nonaka }
    568  1.1    nonaka 
    569  1.1    nonaka static void
    570  1.1    nonaka urtwn_free_rx_list(struct urtwn_softc *sc)
    571  1.1    nonaka {
    572  1.1    nonaka 	int i;
    573  1.1    nonaka 
    574  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    575  1.1    nonaka 
    576  1.1    nonaka 	/* NB: Caller must abort pipe first. */
    577  1.1    nonaka 	for (i = 0; i < URTWN_RX_LIST_COUNT; i++) {
    578  1.1    nonaka 		if (sc->rx_data[i].xfer != NULL) {
    579  1.1    nonaka 			usbd_free_xfer(sc->rx_data[i].xfer);
    580  1.1    nonaka 			sc->rx_data[i].xfer = NULL;
    581  1.1    nonaka 		}
    582  1.1    nonaka 	}
    583  1.1    nonaka }
    584  1.1    nonaka 
    585  1.1    nonaka static int
    586  1.1    nonaka urtwn_alloc_tx_list(struct urtwn_softc *sc)
    587  1.1    nonaka {
    588  1.1    nonaka 	struct urtwn_tx_data *data;
    589  1.1    nonaka 	int i, error = 0;
    590  1.1    nonaka 
    591  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    592  1.1    nonaka 
    593  1.1    nonaka 	mutex_enter(&sc->sc_tx_mtx);
    594  1.1    nonaka 	TAILQ_INIT(&sc->tx_free_list);
    595  1.1    nonaka 	for (i = 0; i < URTWN_TX_LIST_COUNT; i++) {
    596  1.1    nonaka 		data = &sc->tx_data[i];
    597  1.1    nonaka 
    598  1.1    nonaka 		data->sc = sc;	/* Backpointer for callbacks. */
    599  1.1    nonaka 
    600  1.1    nonaka 		data->xfer = usbd_alloc_xfer(sc->sc_udev);
    601  1.1    nonaka 		if (data->xfer == NULL) {
    602  1.1    nonaka 			aprint_error_dev(sc->sc_dev,
    603  1.1    nonaka 			    "could not allocate xfer\n");
    604  1.1    nonaka 			error = ENOMEM;
    605  1.1    nonaka 			goto fail;
    606  1.1    nonaka 		}
    607  1.1    nonaka 
    608  1.1    nonaka 		data->buf = usbd_alloc_buffer(data->xfer, URTWN_TXBUFSZ);
    609  1.1    nonaka 		if (data->buf == NULL) {
    610  1.1    nonaka 			aprint_error_dev(sc->sc_dev,
    611  1.1    nonaka 			    "could not allocate xfer buffer\n");
    612  1.1    nonaka 			error = ENOMEM;
    613  1.1    nonaka 			goto fail;
    614  1.1    nonaka 		}
    615  1.1    nonaka 
    616  1.1    nonaka 		/* Append this Tx buffer to our free list. */
    617  1.1    nonaka 		TAILQ_INSERT_TAIL(&sc->tx_free_list, data, next);
    618  1.1    nonaka 	}
    619  1.1    nonaka 	mutex_exit(&sc->sc_tx_mtx);
    620  1.1    nonaka 	return (0);
    621  1.1    nonaka 
    622  1.1    nonaka  fail:
    623  1.1    nonaka 	urtwn_free_tx_list(sc);
    624  1.2     skrll 	mutex_exit(&sc->sc_tx_mtx);
    625  1.1    nonaka 	return (error);
    626  1.1    nonaka }
    627  1.1    nonaka 
    628  1.1    nonaka static void
    629  1.1    nonaka urtwn_free_tx_list(struct urtwn_softc *sc)
    630  1.1    nonaka {
    631  1.1    nonaka 	struct urtwn_tx_data *data;
    632  1.1    nonaka 	int i;
    633  1.1    nonaka 
    634  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    635  1.1    nonaka 
    636  1.1    nonaka 	/* NB: Caller must abort pipe first. */
    637  1.1    nonaka 	for (i = 0; i < URTWN_TX_LIST_COUNT; i++) {
    638  1.1    nonaka 		data = &sc->tx_data[i];
    639  1.1    nonaka 
    640  1.1    nonaka 		if (data->xfer != NULL) {
    641  1.1    nonaka 			usbd_free_xfer(data->xfer);
    642  1.1    nonaka 			data->xfer = NULL;
    643  1.1    nonaka 		}
    644  1.1    nonaka 	}
    645  1.1    nonaka }
    646  1.1    nonaka 
    647  1.1    nonaka static void
    648  1.1    nonaka urtwn_task(void *arg)
    649  1.1    nonaka {
    650  1.1    nonaka 	struct urtwn_softc *sc = arg;
    651  1.1    nonaka 	struct urtwn_host_cmd_ring *ring = &sc->cmdq;
    652  1.1    nonaka 	struct urtwn_host_cmd *cmd;
    653  1.1    nonaka 	int s;
    654  1.1    nonaka 
    655  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    656  1.1    nonaka 
    657  1.1    nonaka 	/* Process host commands. */
    658  1.1    nonaka 	s = splusb();
    659  1.1    nonaka 	mutex_spin_enter(&sc->sc_task_mtx);
    660  1.1    nonaka 	while (ring->next != ring->cur) {
    661  1.1    nonaka 		cmd = &ring->cmd[ring->next];
    662  1.1    nonaka 		mutex_spin_exit(&sc->sc_task_mtx);
    663  1.1    nonaka 		splx(s);
    664  1.1    nonaka 		/* Invoke callback. */
    665  1.1    nonaka 		cmd->cb(sc, cmd->data);
    666  1.1    nonaka 		s = splusb();
    667  1.1    nonaka 		mutex_spin_enter(&sc->sc_task_mtx);
    668  1.1    nonaka 		ring->queued--;
    669  1.1    nonaka 		ring->next = (ring->next + 1) % URTWN_HOST_CMD_RING_COUNT;
    670  1.1    nonaka 	}
    671  1.1    nonaka 	mutex_spin_exit(&sc->sc_task_mtx);
    672  1.1    nonaka 	wakeup(&sc->cmdq);
    673  1.1    nonaka 	splx(s);
    674  1.1    nonaka }
    675  1.1    nonaka 
    676  1.1    nonaka static void
    677  1.1    nonaka urtwn_do_async(struct urtwn_softc *sc, void (*cb)(struct urtwn_softc *, void *),
    678  1.1    nonaka     void *arg, int len)
    679  1.1    nonaka {
    680  1.1    nonaka 	struct urtwn_host_cmd_ring *ring = &sc->cmdq;
    681  1.1    nonaka 	struct urtwn_host_cmd *cmd;
    682  1.1    nonaka 	int s;
    683  1.1    nonaka 
    684  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: cb=%p, arg=%p, len=%d\n",
    685  1.1    nonaka 	    device_xname(sc->sc_dev), __func__, cb, arg, len));
    686  1.1    nonaka 
    687  1.1    nonaka 	s = splusb();
    688  1.1    nonaka 	mutex_spin_enter(&sc->sc_task_mtx);
    689  1.1    nonaka 	cmd = &ring->cmd[ring->cur];
    690  1.1    nonaka 	cmd->cb = cb;
    691  1.1    nonaka 	KASSERT(len <= sizeof(cmd->data));
    692  1.1    nonaka 	memcpy(cmd->data, arg, len);
    693  1.1    nonaka 	ring->cur = (ring->cur + 1) % URTWN_HOST_CMD_RING_COUNT;
    694  1.1    nonaka 
    695  1.1    nonaka 	/* If there is no pending command already, schedule a task. */
    696  1.1    nonaka 	if (!sc->sc_dying && ++ring->queued == 1) {
    697  1.1    nonaka 		mutex_spin_exit(&sc->sc_task_mtx);
    698  1.1    nonaka 		usb_add_task(sc->sc_udev, &sc->sc_task, USB_TASKQ_DRIVER);
    699  1.1    nonaka 	} else
    700  1.1    nonaka 		mutex_spin_exit(&sc->sc_task_mtx);
    701  1.1    nonaka 	splx(s);
    702  1.1    nonaka }
    703  1.1    nonaka 
    704  1.1    nonaka static void
    705  1.1    nonaka urtwn_wait_async(struct urtwn_softc *sc)
    706  1.1    nonaka {
    707  1.1    nonaka 
    708  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    709  1.1    nonaka 
    710  1.1    nonaka 	/* Wait for all queued asynchronous commands to complete. */
    711  1.1    nonaka 	while (sc->cmdq.queued > 0)
    712  1.1    nonaka 		tsleep(&sc->cmdq, 0, "endtask", 0);
    713  1.1    nonaka }
    714  1.1    nonaka 
    715  1.1    nonaka static int
    716  1.1    nonaka urtwn_write_region_1(struct urtwn_softc *sc, uint16_t addr, uint8_t *buf,
    717  1.1    nonaka     int len)
    718  1.1    nonaka {
    719  1.1    nonaka 	usb_device_request_t req;
    720  1.1    nonaka 	usbd_status error;
    721  1.1    nonaka 
    722  1.1    nonaka 	req.bmRequestType = UT_WRITE_VENDOR_DEVICE;
    723  1.1    nonaka 	req.bRequest = R92C_REQ_REGS;
    724  1.1    nonaka 	USETW(req.wValue, addr);
    725  1.1    nonaka 	USETW(req.wIndex, 0);
    726  1.1    nonaka 	USETW(req.wLength, len);
    727  1.1    nonaka 	error = usbd_do_request(sc->sc_udev, &req, buf);
    728  1.1    nonaka 	if (error != USBD_NORMAL_COMPLETION) {
    729  1.1    nonaka 		DPRINTFN(DBG_REG, ("%s: %s: error=%d: addr=0x%x, len=%d\n",
    730  1.1    nonaka 		    device_xname(sc->sc_dev), __func__, error, addr, len));
    731  1.1    nonaka 	}
    732  1.1    nonaka 	return (error);
    733  1.1    nonaka }
    734  1.1    nonaka 
    735  1.1    nonaka static void
    736  1.1    nonaka urtwn_write_1(struct urtwn_softc *sc, uint16_t addr, uint8_t val)
    737  1.1    nonaka {
    738  1.1    nonaka 
    739  1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
    740  1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, val));
    741  1.1    nonaka 
    742  1.1    nonaka 	urtwn_write_region_1(sc, addr, &val, 1);
    743  1.1    nonaka }
    744  1.1    nonaka 
    745  1.1    nonaka static void
    746  1.1    nonaka urtwn_write_2(struct urtwn_softc *sc, uint16_t addr, uint16_t val)
    747  1.1    nonaka {
    748  1.1    nonaka 	uint8_t buf[2];
    749  1.1    nonaka 
    750  1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
    751  1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, val));
    752  1.1    nonaka 
    753  1.1    nonaka 	buf[0] = (uint8_t)val;
    754  1.1    nonaka 	buf[1] = (uint8_t)(val >> 8);
    755  1.1    nonaka 	urtwn_write_region_1(sc, addr, buf, 2);
    756  1.1    nonaka }
    757  1.1    nonaka 
    758  1.1    nonaka static void
    759  1.1    nonaka urtwn_write_4(struct urtwn_softc *sc, uint16_t addr, uint32_t val)
    760  1.1    nonaka {
    761  1.1    nonaka 	uint8_t buf[4];
    762  1.1    nonaka 
    763  1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
    764  1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, val));
    765  1.1    nonaka 
    766  1.1    nonaka 	buf[0] = (uint8_t)val;
    767  1.1    nonaka 	buf[1] = (uint8_t)(val >> 8);
    768  1.1    nonaka 	buf[2] = (uint8_t)(val >> 16);
    769  1.1    nonaka 	buf[3] = (uint8_t)(val >> 24);
    770  1.1    nonaka 	urtwn_write_region_1(sc, addr, buf, 4);
    771  1.1    nonaka }
    772  1.1    nonaka 
    773  1.1    nonaka static int
    774  1.1    nonaka urtwn_write_region(struct urtwn_softc *sc, uint16_t addr, uint8_t *buf, int len)
    775  1.1    nonaka {
    776  1.1    nonaka 
    777  1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, len=0x%x\n",
    778  1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, len));
    779  1.1    nonaka 
    780  1.1    nonaka 	return urtwn_write_region_1(sc, addr, buf, len);
    781  1.1    nonaka }
    782  1.1    nonaka 
    783  1.1    nonaka static int
    784  1.1    nonaka urtwn_read_region_1(struct urtwn_softc *sc, uint16_t addr, uint8_t *buf,
    785  1.1    nonaka     int len)
    786  1.1    nonaka {
    787  1.1    nonaka 	usb_device_request_t req;
    788  1.1    nonaka 	usbd_status error;
    789  1.1    nonaka 
    790  1.1    nonaka 	req.bmRequestType = UT_READ_VENDOR_DEVICE;
    791  1.1    nonaka 	req.bRequest = R92C_REQ_REGS;
    792  1.1    nonaka 	USETW(req.wValue, addr);
    793  1.1    nonaka 	USETW(req.wIndex, 0);
    794  1.1    nonaka 	USETW(req.wLength, len);
    795  1.1    nonaka 	error = usbd_do_request(sc->sc_udev, &req, buf);
    796  1.1    nonaka 	if (error != USBD_NORMAL_COMPLETION) {
    797  1.1    nonaka 		DPRINTFN(DBG_REG, ("%s: %s: error=%d: addr=0x%x, len=%d\n",
    798  1.1    nonaka 		    device_xname(sc->sc_dev), __func__, error, addr, len));
    799  1.1    nonaka 	}
    800  1.1    nonaka 	return (error);
    801  1.1    nonaka }
    802  1.1    nonaka 
    803  1.1    nonaka static uint8_t
    804  1.1    nonaka urtwn_read_1(struct urtwn_softc *sc, uint16_t addr)
    805  1.1    nonaka {
    806  1.1    nonaka 	uint8_t val;
    807  1.1    nonaka 
    808  1.1    nonaka 	if (urtwn_read_region_1(sc, addr, &val, 1) != USBD_NORMAL_COMPLETION)
    809  1.1    nonaka 		return (0xff);
    810  1.1    nonaka 
    811  1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
    812  1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, val));
    813  1.1    nonaka 	return (val);
    814  1.1    nonaka }
    815  1.1    nonaka 
    816  1.1    nonaka static uint16_t
    817  1.1    nonaka urtwn_read_2(struct urtwn_softc *sc, uint16_t addr)
    818  1.1    nonaka {
    819  1.1    nonaka 	uint8_t buf[2];
    820  1.1    nonaka 	uint16_t val;
    821  1.1    nonaka 
    822  1.1    nonaka 	if (urtwn_read_region_1(sc, addr, buf, 2) != USBD_NORMAL_COMPLETION)
    823  1.1    nonaka 		return (0xffff);
    824  1.1    nonaka 
    825  1.1    nonaka 	val = LE_READ_2(&buf[0]);
    826  1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
    827  1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, val));
    828  1.1    nonaka 	return (val);
    829  1.1    nonaka }
    830  1.1    nonaka 
    831  1.1    nonaka static uint32_t
    832  1.1    nonaka urtwn_read_4(struct urtwn_softc *sc, uint16_t addr)
    833  1.1    nonaka {
    834  1.1    nonaka 	uint8_t buf[4];
    835  1.1    nonaka 	uint32_t val;
    836  1.1    nonaka 
    837  1.1    nonaka 	if (urtwn_read_region_1(sc, addr, buf, 4) != USBD_NORMAL_COMPLETION)
    838  1.1    nonaka 		return (0xffffffff);
    839  1.1    nonaka 
    840  1.1    nonaka 	val = LE_READ_4(&buf[0]);
    841  1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: addr=0x%x, val=0x%x\n",
    842  1.1    nonaka 	    device_xname(sc->sc_dev), __func__, addr, val));
    843  1.1    nonaka 	return (val);
    844  1.1    nonaka }
    845  1.1    nonaka 
    846  1.1    nonaka static int
    847  1.1    nonaka urtwn_fw_cmd(struct urtwn_softc *sc, uint8_t id, const void *buf, int len)
    848  1.1    nonaka {
    849  1.1    nonaka 	struct r92c_fw_cmd cmd;
    850  1.1    nonaka 	uint8_t *cp;
    851  1.1    nonaka 	int fwcur;
    852  1.1    nonaka 	int ntries;
    853  1.1    nonaka 
    854  1.1    nonaka 	DPRINTFN(DBG_REG, ("%s: %s: id=%d, buf=%p, len=%d\n",
    855  1.1    nonaka 	    device_xname(sc->sc_dev), __func__, id, buf, len));
    856  1.1    nonaka 
    857  1.1    nonaka 	mutex_enter(&sc->sc_fwcmd_mtx);
    858  1.1    nonaka 	fwcur = sc->fwcur;
    859  1.1    nonaka 	sc->fwcur = (sc->fwcur + 1) % R92C_H2C_NBOX;
    860  1.1    nonaka 	mutex_exit(&sc->sc_fwcmd_mtx);
    861  1.1    nonaka 
    862  1.1    nonaka 	/* Wait for current FW box to be empty. */
    863  1.1    nonaka 	for (ntries = 0; ntries < 100; ntries++) {
    864  1.1    nonaka 		if (!(urtwn_read_1(sc, R92C_HMETFR) & (1 << fwcur)))
    865  1.1    nonaka 			break;
    866  1.1    nonaka 		DELAY(1);
    867  1.1    nonaka 	}
    868  1.1    nonaka 	if (ntries == 100) {
    869  1.1    nonaka 		aprint_error_dev(sc->sc_dev,
    870  1.1    nonaka 		    "could not send firmware command %d\n", id);
    871  1.1    nonaka 		return (ETIMEDOUT);
    872  1.1    nonaka 	}
    873  1.1    nonaka 
    874  1.1    nonaka 	memset(&cmd, 0, sizeof(cmd));
    875  1.1    nonaka 	KASSERT(len <= sizeof(cmd.msg));
    876  1.1    nonaka 	memcpy(cmd.msg, buf, len);
    877  1.1    nonaka 
    878  1.1    nonaka 	/* Write the first word last since that will trigger the FW. */
    879  1.1    nonaka 	cp = (uint8_t *)&cmd;
    880  1.1    nonaka 	if (len >= 4) {
    881  1.1    nonaka 		cmd.id = id | R92C_CMD_FLAG_EXT;
    882  1.1    nonaka 		urtwn_write_region(sc, R92C_HMEBOX_EXT(fwcur), &cp[1], 2);
    883  1.1    nonaka 		urtwn_write_4(sc, R92C_HMEBOX(fwcur),
    884  1.1    nonaka 		    cp[0] + (cp[3] << 8) + (cp[4] << 16) + (cp[5] << 24));
    885  1.1    nonaka 	} else {
    886  1.1    nonaka 		cmd.id = id;
    887  1.1    nonaka 		urtwn_write_region(sc, R92C_HMEBOX(fwcur), cp, len);
    888  1.1    nonaka 	}
    889  1.1    nonaka 
    890  1.1    nonaka 	return (0);
    891  1.1    nonaka }
    892  1.1    nonaka 
    893  1.1    nonaka static void
    894  1.1    nonaka urtwn_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr, uint32_t val)
    895  1.1    nonaka {
    896  1.1    nonaka 
    897  1.1    nonaka 	urtwn_bb_write(sc, R92C_LSSI_PARAM(chain),
    898  1.1    nonaka 	    SM(R92C_LSSI_PARAM_ADDR, addr) | SM(R92C_LSSI_PARAM_DATA, val));
    899  1.1    nonaka }
    900  1.1    nonaka 
    901  1.1    nonaka static uint32_t
    902  1.1    nonaka urtwn_rf_read(struct urtwn_softc *sc, int chain, uint8_t addr)
    903  1.1    nonaka {
    904  1.1    nonaka 	uint32_t reg[R92C_MAX_CHAINS], val;
    905  1.1    nonaka 
    906  1.1    nonaka 	reg[0] = urtwn_bb_read(sc, R92C_HSSI_PARAM2(0));
    907  1.1    nonaka 	if (chain != 0) {
    908  1.1    nonaka 		reg[chain] = urtwn_bb_read(sc, R92C_HSSI_PARAM2(chain));
    909  1.1    nonaka 	}
    910  1.1    nonaka 
    911  1.1    nonaka 	urtwn_bb_write(sc, R92C_HSSI_PARAM2(0),
    912  1.1    nonaka 	    reg[0] & ~R92C_HSSI_PARAM2_READ_EDGE);
    913  1.1    nonaka 	DELAY(1000);
    914  1.1    nonaka 
    915  1.1    nonaka 	urtwn_bb_write(sc, R92C_HSSI_PARAM2(chain),
    916  1.1    nonaka 	    RW(reg[chain], R92C_HSSI_PARAM2_READ_ADDR, addr) |
    917  1.1    nonaka 	    R92C_HSSI_PARAM2_READ_EDGE);
    918  1.1    nonaka 	DELAY(1000);
    919  1.1    nonaka 
    920  1.1    nonaka 	urtwn_bb_write(sc, R92C_HSSI_PARAM2(0),
    921  1.1    nonaka 	    reg[0] | R92C_HSSI_PARAM2_READ_EDGE);
    922  1.1    nonaka 	DELAY(1000);
    923  1.1    nonaka 
    924  1.1    nonaka 	if (urtwn_bb_read(sc, R92C_HSSI_PARAM1(chain)) & R92C_HSSI_PARAM1_PI) {
    925  1.1    nonaka 		val = urtwn_bb_read(sc, R92C_HSPI_READBACK(chain));
    926  1.1    nonaka 	} else {
    927  1.1    nonaka 		val = urtwn_bb_read(sc, R92C_LSSI_READBACK(chain));
    928  1.1    nonaka 	}
    929  1.1    nonaka 	return (MS(val, R92C_LSSI_READBACK_DATA));
    930  1.1    nonaka }
    931  1.1    nonaka 
    932  1.1    nonaka static int
    933  1.1    nonaka urtwn_llt_write(struct urtwn_softc *sc, uint32_t addr, uint32_t data)
    934  1.1    nonaka {
    935  1.1    nonaka 	int ntries;
    936  1.1    nonaka 
    937  1.1    nonaka 	urtwn_write_4(sc, R92C_LLT_INIT,
    938  1.1    nonaka 	    SM(R92C_LLT_INIT_OP, R92C_LLT_INIT_OP_WRITE) |
    939  1.1    nonaka 	    SM(R92C_LLT_INIT_ADDR, addr) |
    940  1.1    nonaka 	    SM(R92C_LLT_INIT_DATA, data));
    941  1.1    nonaka 	/* Wait for write operation to complete. */
    942  1.1    nonaka 	for (ntries = 0; ntries < 20; ntries++) {
    943  1.1    nonaka 		if (MS(urtwn_read_4(sc, R92C_LLT_INIT), R92C_LLT_INIT_OP) ==
    944  1.1    nonaka 		    R92C_LLT_INIT_OP_NO_ACTIVE) {
    945  1.1    nonaka 			/* Done */
    946  1.1    nonaka 			return (0);
    947  1.1    nonaka 		}
    948  1.1    nonaka 		DELAY(5);
    949  1.1    nonaka 	}
    950  1.1    nonaka 	return (ETIMEDOUT);
    951  1.1    nonaka }
    952  1.1    nonaka 
    953  1.1    nonaka static uint8_t
    954  1.1    nonaka urtwn_efuse_read_1(struct urtwn_softc *sc, uint16_t addr)
    955  1.1    nonaka {
    956  1.1    nonaka 	uint32_t reg;
    957  1.1    nonaka 	int ntries;
    958  1.1    nonaka 
    959  1.1    nonaka 	reg = urtwn_read_4(sc, R92C_EFUSE_CTRL);
    960  1.1    nonaka 	reg = RW(reg, R92C_EFUSE_CTRL_ADDR, addr);
    961  1.1    nonaka 	reg &= ~R92C_EFUSE_CTRL_VALID;
    962  1.1    nonaka 	urtwn_write_4(sc, R92C_EFUSE_CTRL, reg);
    963  1.1    nonaka 
    964  1.1    nonaka 	/* Wait for read operation to complete. */
    965  1.1    nonaka 	for (ntries = 0; ntries < 100; ntries++) {
    966  1.1    nonaka 		reg = urtwn_read_4(sc, R92C_EFUSE_CTRL);
    967  1.1    nonaka 		if (reg & R92C_EFUSE_CTRL_VALID) {
    968  1.1    nonaka 			/* Done */
    969  1.1    nonaka 			return (MS(reg, R92C_EFUSE_CTRL_DATA));
    970  1.1    nonaka 		}
    971  1.1    nonaka 		DELAY(5);
    972  1.1    nonaka 	}
    973  1.1    nonaka 	aprint_error_dev(sc->sc_dev,
    974  1.1    nonaka 	    "could not read efuse byte at address 0x%04x\n", addr);
    975  1.1    nonaka 	return (0xff);
    976  1.1    nonaka }
    977  1.1    nonaka 
    978  1.1    nonaka static void
    979  1.1    nonaka urtwn_efuse_read(struct urtwn_softc *sc)
    980  1.1    nonaka {
    981  1.1    nonaka 	uint8_t *rom = (uint8_t *)&sc->rom;
    982  1.1    nonaka 	uint32_t reg;
    983  1.1    nonaka 	uint16_t addr = 0;
    984  1.1    nonaka 	uint8_t off, msk;
    985  1.1    nonaka 	int i;
    986  1.1    nonaka 
    987  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
    988  1.1    nonaka 
    989  1.1    nonaka 	reg = urtwn_read_2(sc, R92C_SYS_ISO_CTRL);
    990  1.1    nonaka 	if (!(reg & R92C_SYS_ISO_CTRL_PWC_EV12V)) {
    991  1.1    nonaka 		urtwn_write_2(sc, R92C_SYS_ISO_CTRL,
    992  1.1    nonaka 		    reg | R92C_SYS_ISO_CTRL_PWC_EV12V);
    993  1.1    nonaka 	}
    994  1.1    nonaka 	reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
    995  1.1    nonaka 	if (!(reg & R92C_SYS_FUNC_EN_ELDR)) {
    996  1.1    nonaka 		urtwn_write_2(sc, R92C_SYS_FUNC_EN,
    997  1.1    nonaka 		    reg | R92C_SYS_FUNC_EN_ELDR);
    998  1.1    nonaka 	}
    999  1.1    nonaka 	reg = urtwn_read_2(sc, R92C_SYS_CLKR);
   1000  1.1    nonaka 	if ((reg & (R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M)) !=
   1001  1.1    nonaka 	    (R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M)) {
   1002  1.1    nonaka 		urtwn_write_2(sc, R92C_SYS_CLKR,
   1003  1.1    nonaka 		    reg | R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M);
   1004  1.1    nonaka 	}
   1005  1.1    nonaka 	memset(&sc->rom, 0xff, sizeof(sc->rom));
   1006  1.1    nonaka 	while (addr < 512) {
   1007  1.1    nonaka 		reg = urtwn_efuse_read_1(sc, addr);
   1008  1.1    nonaka 		if (reg == 0xff)
   1009  1.1    nonaka 			break;
   1010  1.1    nonaka 		addr++;
   1011  1.1    nonaka 		off = reg >> 4;
   1012  1.1    nonaka 		msk = reg & 0xf;
   1013  1.1    nonaka 		for (i = 0; i < 4; i++) {
   1014  1.1    nonaka 			if (msk & (1U << i))
   1015  1.1    nonaka 				continue;
   1016  1.1    nonaka 
   1017  1.1    nonaka 			rom[off * 8 + i * 2 + 0] = urtwn_efuse_read_1(sc, addr);
   1018  1.1    nonaka 			addr++;
   1019  1.1    nonaka 			rom[off * 8 + i * 2 + 1] = urtwn_efuse_read_1(sc, addr);
   1020  1.1    nonaka 			addr++;
   1021  1.1    nonaka 		}
   1022  1.1    nonaka 	}
   1023  1.1    nonaka #ifdef URTWN_DEBUG
   1024  1.1    nonaka 	if (urtwn_debug & DBG_INIT) {
   1025  1.1    nonaka 		/* Dump ROM content. */
   1026  1.1    nonaka 		printf("%s: %s", device_xname(sc->sc_dev), __func__);
   1027  1.1    nonaka 		for (i = 0; i < (int)sizeof(sc->rom); i++)
   1028  1.1    nonaka 			printf(":%02x", rom[i]);
   1029  1.1    nonaka 		printf("\n");
   1030  1.1    nonaka 	}
   1031  1.1    nonaka #endif
   1032  1.1    nonaka }
   1033  1.1    nonaka 
   1034  1.1    nonaka static int
   1035  1.1    nonaka urtwn_read_chipid(struct urtwn_softc *sc)
   1036  1.1    nonaka {
   1037  1.1    nonaka 	uint32_t reg;
   1038  1.1    nonaka 
   1039  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1040  1.1    nonaka 
   1041  1.1    nonaka 	sc->chip = 0;
   1042  1.1    nonaka 	reg = urtwn_read_4(sc, R92C_SYS_CFG);
   1043  1.1    nonaka 	if (reg & R92C_SYS_CFG_TRP_VAUX_EN) {
   1044  1.1    nonaka 		/* test chip, not supported */
   1045  1.1    nonaka 		return (EIO);
   1046  1.1    nonaka 	}
   1047  1.1    nonaka 	if (reg & R92C_SYS_CFG_TYPE_92C) {
   1048  1.1    nonaka 		sc->chip |= URTWN_CHIP_92C;
   1049  1.1    nonaka 		/* Check if it is a castrated 8192C. */
   1050  1.1    nonaka 		if (MS(urtwn_read_4(sc, R92C_HPON_FSM),
   1051  1.1    nonaka 		    R92C_HPON_FSM_CHIP_BONDING_ID) ==
   1052  1.1    nonaka 		    R92C_HPON_FSM_CHIP_BONDING_ID_92C_1T2R) {
   1053  1.1    nonaka 			sc->chip |= URTWN_CHIP_92C_1T2R;
   1054  1.1    nonaka 		}
   1055  1.1    nonaka 	}
   1056  1.1    nonaka 	if (reg & R92C_SYS_CFG_VENDOR_UMC) {
   1057  1.1    nonaka 		sc->chip |= URTWN_CHIP_UMC;
   1058  1.1    nonaka 		if (MS(reg, R92C_SYS_CFG_CHIP_VER_RTL) == 0) {
   1059  1.1    nonaka 			sc->chip |= URTWN_CHIP_UMC_A_CUT;
   1060  1.1    nonaka 		}
   1061  1.1    nonaka 	}
   1062  1.1    nonaka 	return (0);
   1063  1.1    nonaka }
   1064  1.1    nonaka 
   1065  1.1    nonaka #ifdef URTWN_DEBUG
   1066  1.1    nonaka static void
   1067  1.1    nonaka urtwn_dump_rom(struct urtwn_softc *sc, struct r92c_rom *rp)
   1068  1.1    nonaka {
   1069  1.1    nonaka 
   1070  1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1071  1.1    nonaka 	    "id 0x%04x, dbg_sel 0x%x, vid 0x%x, pid 0x%x\n",
   1072  1.1    nonaka 	    rp->id, rp->dbg_sel, rp->vid, rp->pid);
   1073  1.1    nonaka 
   1074  1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1075  1.1    nonaka 	    "usb_opt 0x%x, ep_setting 0x%x, usb_phy 0x%x\n",
   1076  1.1    nonaka 	    rp->usb_opt, rp->ep_setting, rp->usb_phy);
   1077  1.1    nonaka 
   1078  1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1079  1.1    nonaka 	    "macaddr %02x:%02x:%02x:%02x:%02x:%02x\n",
   1080  1.1    nonaka 	    rp->macaddr[0], rp->macaddr[1],
   1081  1.1    nonaka 	    rp->macaddr[2], rp->macaddr[3],
   1082  1.1    nonaka 	    rp->macaddr[4], rp->macaddr[5]);
   1083  1.1    nonaka 
   1084  1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1085  1.1    nonaka 	    "string %s, subcustomer_id 0x%x\n",
   1086  1.1    nonaka 	    rp->string, rp->subcustomer_id);
   1087  1.1    nonaka 
   1088  1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1089  1.1    nonaka 	    "cck_tx_pwr c0: %d %d %d, c1: %d %d %d\n",
   1090  1.1    nonaka 	    rp->cck_tx_pwr[0][0], rp->cck_tx_pwr[0][1], rp->cck_tx_pwr[0][2],
   1091  1.1    nonaka 	    rp->cck_tx_pwr[1][0], rp->cck_tx_pwr[1][1], rp->cck_tx_pwr[1][2]);
   1092  1.1    nonaka 
   1093  1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1094  1.1    nonaka 	    "ht40_1s_tx_pwr c0 %d %d %d, c1 %d %d %d\n",
   1095  1.1    nonaka 	    rp->ht40_1s_tx_pwr[0][0], rp->ht40_1s_tx_pwr[0][1],
   1096  1.1    nonaka 	    rp->ht40_1s_tx_pwr[0][2],
   1097  1.1    nonaka 	    rp->ht40_1s_tx_pwr[1][0], rp->ht40_1s_tx_pwr[1][1],
   1098  1.1    nonaka 	    rp->ht40_1s_tx_pwr[1][2]);
   1099  1.1    nonaka 
   1100  1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1101  1.1    nonaka 	    "ht40_2s_tx_pwr_diff c0: %d %d %d, c1: %d %d %d\n",
   1102  1.1    nonaka 	    rp->ht40_2s_tx_pwr_diff[0] & 0xf, rp->ht40_2s_tx_pwr_diff[1] & 0xf,
   1103  1.1    nonaka 	    rp->ht40_2s_tx_pwr_diff[2] & 0xf,
   1104  1.1    nonaka 	    rp->ht40_2s_tx_pwr_diff[0] >> 4, rp->ht40_2s_tx_pwr_diff[1] & 0xf,
   1105  1.1    nonaka 	    rp->ht40_2s_tx_pwr_diff[2] >> 4);
   1106  1.1    nonaka 
   1107  1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1108  1.1    nonaka 	    "ht20_tx_pwr_diff c0: %d %d %d, c1: %d %d %d\n",
   1109  1.1    nonaka 	    rp->ht20_tx_pwr_diff[0] & 0xf, rp->ht20_tx_pwr_diff[1] & 0xf,
   1110  1.1    nonaka 	    rp->ht20_tx_pwr_diff[2] & 0xf,
   1111  1.1    nonaka 	    rp->ht20_tx_pwr_diff[0] >> 4, rp->ht20_tx_pwr_diff[1] >> 4,
   1112  1.1    nonaka 	    rp->ht20_tx_pwr_diff[2] >> 4);
   1113  1.1    nonaka 
   1114  1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1115  1.1    nonaka 	    "ofdm_tx_pwr_diff c0: %d %d %d, c1: %d %d %d\n",
   1116  1.1    nonaka 	    rp->ofdm_tx_pwr_diff[0] & 0xf, rp->ofdm_tx_pwr_diff[1] & 0xf,
   1117  1.1    nonaka 	    rp->ofdm_tx_pwr_diff[2] & 0xf,
   1118  1.1    nonaka 	    rp->ofdm_tx_pwr_diff[0] >> 4, rp->ofdm_tx_pwr_diff[1] >> 4,
   1119  1.1    nonaka 	    rp->ofdm_tx_pwr_diff[2] >> 4);
   1120  1.1    nonaka 
   1121  1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1122  1.1    nonaka 	    "ht40_max_pwr_offset c0: %d %d %d, c1: %d %d %d\n",
   1123  1.1    nonaka 	    rp->ht40_max_pwr[0] & 0xf, rp->ht40_max_pwr[1] & 0xf,
   1124  1.1    nonaka 	    rp->ht40_max_pwr[2] & 0xf,
   1125  1.1    nonaka 	    rp->ht40_max_pwr[0] >> 4, rp->ht40_max_pwr[1] >> 4,
   1126  1.1    nonaka 	    rp->ht40_max_pwr[2] >> 4);
   1127  1.1    nonaka 
   1128  1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1129  1.1    nonaka 	    "ht20_max_pwr_offset c0: %d %d %d, c1: %d %d %d\n",
   1130  1.1    nonaka 	    rp->ht20_max_pwr[0] & 0xf, rp->ht20_max_pwr[1] & 0xf,
   1131  1.1    nonaka 	    rp->ht20_max_pwr[2] & 0xf,
   1132  1.1    nonaka 	    rp->ht20_max_pwr[0] >> 4, rp->ht20_max_pwr[1] >> 4,
   1133  1.1    nonaka 	    rp->ht20_max_pwr[2] >> 4);
   1134  1.1    nonaka 
   1135  1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1136  1.1    nonaka 	    "xtal_calib %d, tssi %d %d, thermal %d\n",
   1137  1.1    nonaka 	    rp->xtal_calib, rp->tssi[0], rp->tssi[1], rp->thermal_meter);
   1138  1.1    nonaka 
   1139  1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1140  1.1    nonaka 	    "rf_opt1 0x%x, rf_opt2 0x%x, rf_opt3 0x%x, rf_opt4 0x%x\n",
   1141  1.1    nonaka 	    rp->rf_opt1, rp->rf_opt2, rp->rf_opt3, rp->rf_opt4);
   1142  1.1    nonaka 
   1143  1.1    nonaka 	aprint_normal_dev(sc->sc_dev,
   1144  1.1    nonaka 	    "channnel_plan %d, version %d customer_id 0x%x\n",
   1145  1.1    nonaka 	    rp->channel_plan, rp->version, rp->curstomer_id);
   1146  1.1    nonaka }
   1147  1.1    nonaka #endif
   1148  1.1    nonaka 
   1149  1.1    nonaka static void
   1150  1.1    nonaka urtwn_read_rom(struct urtwn_softc *sc)
   1151  1.1    nonaka {
   1152  1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1153  1.1    nonaka 	struct r92c_rom *rom = &sc->rom;
   1154  1.1    nonaka 
   1155  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1156  1.1    nonaka 
   1157  1.1    nonaka 	/* Read full ROM image. */
   1158  1.1    nonaka 	urtwn_efuse_read(sc);
   1159  1.1    nonaka #ifdef URTWN_DEBUG
   1160  1.1    nonaka 	if (urtwn_debug & DBG_REG)
   1161  1.1    nonaka 		urtwn_dump_rom(sc, rom);
   1162  1.1    nonaka #endif
   1163  1.1    nonaka 
   1164  1.1    nonaka 	/* XXX Weird but this is what the vendor driver does. */
   1165  1.1    nonaka 	sc->pa_setting = urtwn_efuse_read_1(sc, 0x1fa);
   1166  1.1    nonaka 	sc->board_type = MS(rom->rf_opt1, R92C_ROM_RF1_BOARD_TYPE);
   1167  1.1    nonaka 	sc->regulatory = MS(rom->rf_opt1, R92C_ROM_RF1_REGULATORY);
   1168  1.1    nonaka 
   1169  1.1    nonaka 	DPRINTFN(DBG_INIT,
   1170  1.1    nonaka 	    ("%s: %s: PA setting=0x%x, board=0x%x, regulatory=%d\n",
   1171  1.1    nonaka 	    device_xname(sc->sc_dev), __func__, sc->pa_setting,
   1172  1.1    nonaka 	    sc->board_type, sc->regulatory));
   1173  1.1    nonaka 
   1174  1.1    nonaka 	IEEE80211_ADDR_COPY(ic->ic_myaddr, rom->macaddr);
   1175  1.1    nonaka }
   1176  1.1    nonaka 
   1177  1.1    nonaka static int
   1178  1.1    nonaka urtwn_media_change(struct ifnet *ifp)
   1179  1.1    nonaka {
   1180  1.1    nonaka #ifdef URTWN_DEBUG
   1181  1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   1182  1.1    nonaka #endif
   1183  1.1    nonaka 	int error;
   1184  1.1    nonaka 
   1185  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1186  1.1    nonaka 
   1187  1.1    nonaka 	if ((error = ieee80211_media_change(ifp)) != ENETRESET)
   1188  1.1    nonaka 		return (error);
   1189  1.1    nonaka 
   1190  1.1    nonaka 	if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) ==
   1191  1.1    nonaka 	    (IFF_UP | IFF_RUNNING)) {
   1192  1.1    nonaka 		urtwn_init(ifp);
   1193  1.1    nonaka 	}
   1194  1.1    nonaka 	return (0);
   1195  1.1    nonaka }
   1196  1.1    nonaka 
   1197  1.1    nonaka /*
   1198  1.1    nonaka  * Initialize rate adaptation in firmware.
   1199  1.1    nonaka  */
   1200  1.1    nonaka static int
   1201  1.1    nonaka urtwn_ra_init(struct urtwn_softc *sc)
   1202  1.1    nonaka {
   1203  1.1    nonaka 	static const uint8_t map[] = {
   1204  1.1    nonaka 		2, 4, 11, 22, 12, 18, 24, 36, 48, 72, 96, 108
   1205  1.1    nonaka 	};
   1206  1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1207  1.1    nonaka 	struct ieee80211_node *ni = ic->ic_bss;
   1208  1.1    nonaka 	struct ieee80211_rateset *rs = &ni->ni_rates;
   1209  1.1    nonaka 	struct r92c_fw_cmd_macid_cfg cmd;
   1210  1.1    nonaka 	uint32_t rates, basicrates;
   1211  1.1    nonaka 	uint32_t mask;
   1212  1.1    nonaka 	uint8_t mode;
   1213  1.1    nonaka 	int maxrate, maxbasicrate, error, i, j;
   1214  1.1    nonaka 
   1215  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1216  1.1    nonaka 
   1217  1.1    nonaka 	/* Get normal and basic rates mask. */
   1218  1.1    nonaka 	rates = basicrates = 0;
   1219  1.1    nonaka 	maxrate = maxbasicrate = 0;
   1220  1.1    nonaka 	for (i = 0; i < rs->rs_nrates; i++) {
   1221  1.1    nonaka 		/* Convert 802.11 rate to HW rate index. */
   1222  1.1    nonaka 		for (j = 0; j < (int)__arraycount(map); j++) {
   1223  1.1    nonaka 			if ((rs->rs_rates[i] & IEEE80211_RATE_VAL) == map[j]) {
   1224  1.1    nonaka 				break;
   1225  1.1    nonaka 			}
   1226  1.1    nonaka 		}
   1227  1.1    nonaka 		if (j == __arraycount(map)) {
   1228  1.1    nonaka 			/* Unknown rate, skip. */
   1229  1.1    nonaka 			continue;
   1230  1.1    nonaka 		}
   1231  1.1    nonaka 
   1232  1.1    nonaka 		rates |= 1U << j;
   1233  1.1    nonaka 		if (j > maxrate) {
   1234  1.1    nonaka 			maxrate = j;
   1235  1.1    nonaka 		}
   1236  1.1    nonaka 
   1237  1.1    nonaka 		if (rs->rs_rates[i] & IEEE80211_RATE_BASIC) {
   1238  1.1    nonaka 			basicrates |= 1U << j;
   1239  1.1    nonaka 			if (j > maxbasicrate) {
   1240  1.1    nonaka 				maxbasicrate = j;
   1241  1.1    nonaka 			}
   1242  1.1    nonaka 		}
   1243  1.1    nonaka 	}
   1244  1.1    nonaka 	if (ic->ic_curmode == IEEE80211_MODE_11B) {
   1245  1.1    nonaka 		mode = R92C_RAID_11B;
   1246  1.1    nonaka 	} else {
   1247  1.1    nonaka 		mode = R92C_RAID_11BG;
   1248  1.1    nonaka 	}
   1249  1.1    nonaka 	DPRINTFN(DBG_INIT, ("%s: %s: mode=0x%x rates=0x%x, basicrates=0x%x, "
   1250  1.1    nonaka 	    "maxrate=%x, maxbasicrate=%x\n",
   1251  1.1    nonaka 	    device_xname(sc->sc_dev), __func__, mode, rates, basicrates,
   1252  1.1    nonaka 	    maxrate, maxbasicrate));
   1253  1.1    nonaka 	if (basicrates == 0) {
   1254  1.1    nonaka 		basicrates |= 1;	/* add 1Mbps */
   1255  1.1    nonaka 	}
   1256  1.1    nonaka 
   1257  1.1    nonaka 	/* Set rates mask for group addressed frames. */
   1258  1.1    nonaka 	cmd.macid = URTWN_MACID_BC | URTWN_MACID_VALID;
   1259  1.1    nonaka 	mask = (mode << 28) | basicrates;
   1260  1.1    nonaka 	cmd.mask[0] = (uint8_t)mask;
   1261  1.1    nonaka 	cmd.mask[1] = (uint8_t)(mask >> 8);
   1262  1.1    nonaka 	cmd.mask[2] = (uint8_t)(mask >> 16);
   1263  1.1    nonaka 	cmd.mask[3] = (uint8_t)(mask >> 24);
   1264  1.1    nonaka 	error = urtwn_fw_cmd(sc, R92C_CMD_MACID_CONFIG, &cmd, sizeof(cmd));
   1265  1.1    nonaka 	if (error != 0) {
   1266  1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   1267  1.1    nonaka 		    "could not add broadcast station\n");
   1268  1.1    nonaka 		return (error);
   1269  1.1    nonaka 	}
   1270  1.1    nonaka 	/* Set initial MRR rate. */
   1271  1.1    nonaka 	DPRINTFN(DBG_INIT, ("%s: %s: maxbasicrate=%d\n",
   1272  1.1    nonaka 	    device_xname(sc->sc_dev), __func__, maxbasicrate));
   1273  1.1    nonaka 	urtwn_write_1(sc, R92C_INIDATA_RATE_SEL(URTWN_MACID_BC), maxbasicrate);
   1274  1.1    nonaka 
   1275  1.1    nonaka 	/* Set rates mask for unicast frames. */
   1276  1.1    nonaka 	cmd.macid = URTWN_MACID_BSS | URTWN_MACID_VALID;
   1277  1.1    nonaka 	mask = (mode << 28) | rates;
   1278  1.1    nonaka 	cmd.mask[0] = (uint8_t)mask;
   1279  1.1    nonaka 	cmd.mask[1] = (uint8_t)(mask >> 8);
   1280  1.1    nonaka 	cmd.mask[2] = (uint8_t)(mask >> 16);
   1281  1.1    nonaka 	cmd.mask[3] = (uint8_t)(mask >> 24);
   1282  1.1    nonaka 	error = urtwn_fw_cmd(sc, R92C_CMD_MACID_CONFIG, &cmd, sizeof(cmd));
   1283  1.1    nonaka 	if (error != 0) {
   1284  1.1    nonaka 		aprint_error_dev(sc->sc_dev, "could not add BSS station\n");
   1285  1.1    nonaka 		return (error);
   1286  1.1    nonaka 	}
   1287  1.1    nonaka 	/* Set initial MRR rate. */
   1288  1.1    nonaka 	DPRINTFN(DBG_INIT, ("%s: %s: maxrate=%d\n", device_xname(sc->sc_dev),
   1289  1.1    nonaka 	    __func__, maxrate));
   1290  1.1    nonaka 	urtwn_write_1(sc, R92C_INIDATA_RATE_SEL(URTWN_MACID_BSS), maxrate);
   1291  1.1    nonaka 
   1292  1.1    nonaka 	/* Indicate highest supported rate. */
   1293  1.1    nonaka 	ni->ni_txrate = rs->rs_nrates - 1;
   1294  1.1    nonaka 
   1295  1.1    nonaka 	return (0);
   1296  1.1    nonaka }
   1297  1.1    nonaka 
   1298  1.1    nonaka static int
   1299  1.1    nonaka urtwn_get_nettype(struct urtwn_softc *sc)
   1300  1.1    nonaka {
   1301  1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1302  1.1    nonaka 	int type;
   1303  1.1    nonaka 
   1304  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1305  1.1    nonaka 
   1306  1.1    nonaka 	switch (ic->ic_opmode) {
   1307  1.1    nonaka 	case IEEE80211_M_STA:
   1308  1.1    nonaka 		type = R92C_CR_NETTYPE_INFRA;
   1309  1.1    nonaka 		break;
   1310  1.1    nonaka 
   1311  1.1    nonaka 	case IEEE80211_M_IBSS:
   1312  1.1    nonaka 		type = R92C_CR_NETTYPE_ADHOC;
   1313  1.1    nonaka 		break;
   1314  1.1    nonaka 
   1315  1.1    nonaka 	default:
   1316  1.1    nonaka 		type = R92C_CR_NETTYPE_NOLINK;
   1317  1.1    nonaka 		break;
   1318  1.1    nonaka 	}
   1319  1.1    nonaka 
   1320  1.1    nonaka 	return (type);
   1321  1.1    nonaka }
   1322  1.1    nonaka 
   1323  1.1    nonaka static void
   1324  1.1    nonaka urtwn_set_nettype0_msr(struct urtwn_softc *sc, uint8_t type)
   1325  1.1    nonaka {
   1326  1.1    nonaka 	uint8_t	reg;
   1327  1.1    nonaka 
   1328  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: type=%d\n", device_xname(sc->sc_dev),
   1329  1.1    nonaka 	    __func__, type));
   1330  1.1    nonaka 
   1331  1.1    nonaka 	reg = urtwn_read_1(sc, R92C_CR + 2) & 0x0c;
   1332  1.1    nonaka 	urtwn_write_1(sc, R92C_CR + 2, reg | type);
   1333  1.1    nonaka }
   1334  1.1    nonaka 
   1335  1.1    nonaka static void
   1336  1.1    nonaka urtwn_tsf_sync_enable(struct urtwn_softc *sc)
   1337  1.1    nonaka {
   1338  1.1    nonaka 	struct ieee80211_node *ni = sc->sc_ic.ic_bss;
   1339  1.1    nonaka 	uint64_t tsf;
   1340  1.1    nonaka 
   1341  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1342  1.1    nonaka 
   1343  1.1    nonaka 	/* Enable TSF synchronization. */
   1344  1.1    nonaka 	urtwn_write_1(sc, R92C_BCN_CTRL,
   1345  1.1    nonaka 	    urtwn_read_1(sc, R92C_BCN_CTRL) & ~R92C_BCN_CTRL_DIS_TSF_UDT0);
   1346  1.1    nonaka 
   1347  1.1    nonaka 	/* Correct TSF */
   1348  1.1    nonaka 	urtwn_write_1(sc, R92C_BCN_CTRL,
   1349  1.1    nonaka 	    urtwn_read_1(sc, R92C_BCN_CTRL) & ~R92C_BCN_CTRL_EN_BCN);
   1350  1.1    nonaka 
   1351  1.1    nonaka 	/* Set initial TSF. */
   1352  1.1    nonaka 	tsf = ni->ni_tstamp.tsf;
   1353  1.1    nonaka 	tsf = le64toh(tsf);
   1354  1.1    nonaka 	tsf = tsf - (tsf % (ni->ni_intval * IEEE80211_DUR_TU));
   1355  1.1    nonaka 	tsf -= IEEE80211_DUR_TU;
   1356  1.1    nonaka 	urtwn_write_4(sc, R92C_TSFTR + 0, (uint32_t)tsf);
   1357  1.1    nonaka 	urtwn_write_4(sc, R92C_TSFTR + 4, (uint32_t)(tsf >> 32));
   1358  1.1    nonaka 
   1359  1.1    nonaka 	urtwn_write_1(sc, R92C_BCN_CTRL,
   1360  1.1    nonaka 	    urtwn_read_1(sc, R92C_BCN_CTRL) | R92C_BCN_CTRL_EN_BCN);
   1361  1.1    nonaka }
   1362  1.1    nonaka 
   1363  1.1    nonaka static void
   1364  1.1    nonaka urtwn_set_led(struct urtwn_softc *sc, int led, int on)
   1365  1.1    nonaka {
   1366  1.1    nonaka 	uint8_t reg;
   1367  1.1    nonaka 
   1368  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: led=%d, on=%d\n", device_xname(sc->sc_dev),
   1369  1.1    nonaka 	    __func__, led, on));
   1370  1.1    nonaka 
   1371  1.1    nonaka 	if (led == URTWN_LED_LINK) {
   1372  1.1    nonaka 		reg = urtwn_read_1(sc, R92C_LEDCFG0) & 0x70;
   1373  1.1    nonaka 		if (!on) {
   1374  1.1    nonaka 			reg |= R92C_LEDCFG0_DIS;
   1375  1.1    nonaka 		}
   1376  1.1    nonaka 		urtwn_write_1(sc, R92C_LEDCFG0, reg);
   1377  1.1    nonaka 		sc->ledlink = on;	/* Save LED state. */
   1378  1.1    nonaka 	}
   1379  1.1    nonaka }
   1380  1.1    nonaka 
   1381  1.1    nonaka static void
   1382  1.1    nonaka urtwn_calib_to(void *arg)
   1383  1.1    nonaka {
   1384  1.1    nonaka 	struct urtwn_softc *sc = arg;
   1385  1.1    nonaka 
   1386  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1387  1.1    nonaka 
   1388  1.1    nonaka 	if (sc->sc_dying)
   1389  1.1    nonaka 		return;
   1390  1.1    nonaka 
   1391  1.1    nonaka 	/* Do it in a process context. */
   1392  1.1    nonaka 	urtwn_do_async(sc, urtwn_calib_to_cb, NULL, 0);
   1393  1.1    nonaka }
   1394  1.1    nonaka 
   1395  1.1    nonaka /* ARGSUSED */
   1396  1.1    nonaka static void
   1397  1.1    nonaka urtwn_calib_to_cb(struct urtwn_softc *sc, void *arg)
   1398  1.1    nonaka {
   1399  1.1    nonaka 	struct r92c_fw_cmd_rssi cmd;
   1400  1.1    nonaka 
   1401  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1402  1.1    nonaka 
   1403  1.1    nonaka 	if (sc->sc_ic.ic_state != IEEE80211_S_RUN)
   1404  1.1    nonaka 		goto restart_timer;
   1405  1.1    nonaka 
   1406  1.1    nonaka 	if (sc->avg_pwdb != -1) {
   1407  1.1    nonaka 		/* Indicate Rx signal strength to FW for rate adaptation. */
   1408  1.1    nonaka 		memset(&cmd, 0, sizeof(cmd));
   1409  1.1    nonaka 		cmd.macid = 0;	/* BSS. */
   1410  1.1    nonaka 		cmd.pwdb = sc->avg_pwdb;
   1411  1.1    nonaka 		DPRINTFN(DBG_RF, ("%s: %s: sending RSSI command avg=%d\n",
   1412  1.1    nonaka 		    device_xname(sc->sc_dev), __func__, sc->avg_pwdb));
   1413  1.1    nonaka 		urtwn_fw_cmd(sc, R92C_CMD_RSSI_SETTING, &cmd, sizeof(cmd));
   1414  1.1    nonaka 	}
   1415  1.1    nonaka 
   1416  1.1    nonaka 	/* Do temperature compensation. */
   1417  1.1    nonaka 	urtwn_temp_calib(sc);
   1418  1.1    nonaka 
   1419  1.1    nonaka  restart_timer:
   1420  1.1    nonaka 	if (!sc->sc_dying) {
   1421  1.1    nonaka 		/* Restart calibration timer. */
   1422  1.1    nonaka 		callout_schedule(&sc->sc_calib_to, hz);
   1423  1.1    nonaka 	}
   1424  1.1    nonaka }
   1425  1.1    nonaka 
   1426  1.1    nonaka static void
   1427  1.1    nonaka urtwn_next_scan(void *arg)
   1428  1.1    nonaka {
   1429  1.1    nonaka 	struct urtwn_softc *sc = arg;
   1430  1.1    nonaka 
   1431  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1432  1.1    nonaka 
   1433  1.1    nonaka 	if (sc->sc_dying)
   1434  1.1    nonaka 		return;
   1435  1.1    nonaka 
   1436  1.1    nonaka 	if (sc->sc_ic.ic_state == IEEE80211_S_SCAN)
   1437  1.1    nonaka 		ieee80211_next_scan(&sc->sc_ic);
   1438  1.1    nonaka }
   1439  1.1    nonaka 
   1440  1.1    nonaka static int
   1441  1.1    nonaka urtwn_newstate(struct ieee80211com *ic, enum ieee80211_state nstate, int arg)
   1442  1.1    nonaka {
   1443  1.1    nonaka 	struct urtwn_softc *sc = ic->ic_ifp->if_softc;
   1444  1.1    nonaka 	struct urtwn_cmd_newstate cmd;
   1445  1.1    nonaka 
   1446  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: nstate=%s(%d), arg=%d\n",
   1447  1.1    nonaka 	    device_xname(sc->sc_dev), __func__,
   1448  1.1    nonaka 	    ieee80211_state_name[nstate], nstate, arg));
   1449  1.1    nonaka 
   1450  1.1    nonaka 	callout_stop(&sc->sc_scan_to);
   1451  1.1    nonaka 	callout_stop(&sc->sc_calib_to);
   1452  1.1    nonaka 
   1453  1.1    nonaka 	/* Do it in a process context. */
   1454  1.1    nonaka 	cmd.state = nstate;
   1455  1.1    nonaka 	cmd.arg = arg;
   1456  1.1    nonaka 	urtwn_do_async(sc, urtwn_newstate_cb, &cmd, sizeof(cmd));
   1457  1.1    nonaka 	return (0);
   1458  1.1    nonaka }
   1459  1.1    nonaka 
   1460  1.1    nonaka static void
   1461  1.1    nonaka urtwn_newstate_cb(struct urtwn_softc *sc, void *arg)
   1462  1.1    nonaka {
   1463  1.1    nonaka 	struct urtwn_cmd_newstate *cmd = arg;
   1464  1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1465  1.1    nonaka 	struct ieee80211_node *ni;
   1466  1.1    nonaka 	enum ieee80211_state ostate = ic->ic_state;
   1467  1.1    nonaka 	enum ieee80211_state nstate = cmd->state;
   1468  1.1    nonaka 	uint32_t reg;
   1469  1.1    nonaka 	uint8_t sifs_time;
   1470  1.1    nonaka 	int s;
   1471  1.1    nonaka 
   1472  1.1    nonaka 	DPRINTFN(DBG_FN|DBG_STM, ("%s: %s: %s(%d)->%s(%d)\n",
   1473  1.1    nonaka 	    device_xname(sc->sc_dev), __func__,
   1474  1.1    nonaka 	    ieee80211_state_name[ostate], ostate,
   1475  1.1    nonaka 	    ieee80211_state_name[nstate], nstate));
   1476  1.1    nonaka 
   1477  1.1    nonaka 	s = splnet();
   1478  1.1    nonaka 
   1479  1.1    nonaka 	switch (ostate) {
   1480  1.1    nonaka 	case IEEE80211_S_INIT:
   1481  1.1    nonaka 		break;
   1482  1.1    nonaka 
   1483  1.1    nonaka 	case IEEE80211_S_SCAN:
   1484  1.1    nonaka 		if (nstate != IEEE80211_S_SCAN) {
   1485  1.1    nonaka 			/*
   1486  1.1    nonaka 			 * End of scanning
   1487  1.1    nonaka 			 */
   1488  1.1    nonaka 			/* flush 4-AC Queue after site_survey */
   1489  1.1    nonaka 			urtwn_write_1(sc, R92C_TXPAUSE, 0x0);
   1490  1.1    nonaka 
   1491  1.1    nonaka 			/* Allow Rx from our BSSID only. */
   1492  1.1    nonaka 			urtwn_write_4(sc, R92C_RCR,
   1493  1.1    nonaka 			    urtwn_read_4(sc, R92C_RCR) |
   1494  1.1    nonaka 			      R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN);
   1495  1.1    nonaka 		}
   1496  1.1    nonaka 		break;
   1497  1.7  christos 
   1498  1.1    nonaka 	case IEEE80211_S_AUTH:
   1499  1.1    nonaka 	case IEEE80211_S_ASSOC:
   1500  1.1    nonaka 		break;
   1501  1.1    nonaka 
   1502  1.1    nonaka 	case IEEE80211_S_RUN:
   1503  1.1    nonaka 		/* Turn link LED off. */
   1504  1.1    nonaka 		urtwn_set_led(sc, URTWN_LED_LINK, 0);
   1505  1.1    nonaka 
   1506  1.1    nonaka 		/* Set media status to 'No Link'. */
   1507  1.1    nonaka 		urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
   1508  1.1    nonaka 
   1509  1.1    nonaka 		/* Stop Rx of data frames. */
   1510  1.1    nonaka 		urtwn_write_2(sc, R92C_RXFLTMAP2, 0);
   1511  1.1    nonaka 
   1512  1.1    nonaka 		/* Reset TSF. */
   1513  1.1    nonaka 		urtwn_write_1(sc, R92C_DUAL_TSF_RST, 0x03);
   1514  1.1    nonaka 
   1515  1.1    nonaka 		/* Disable TSF synchronization. */
   1516  1.1    nonaka 		urtwn_write_1(sc, R92C_BCN_CTRL,
   1517  1.1    nonaka 		    urtwn_read_1(sc, R92C_BCN_CTRL) |
   1518  1.1    nonaka 		      R92C_BCN_CTRL_DIS_TSF_UDT0);
   1519  1.1    nonaka 
   1520  1.1    nonaka 		/* Back to 20MHz mode */
   1521  1.1    nonaka 		urtwn_set_chan(sc, ic->ic_bss->ni_chan,
   1522  1.1    nonaka 		    IEEE80211_HTINFO_2NDCHAN_NONE);
   1523  1.1    nonaka 
   1524  1.1    nonaka 		if (ic->ic_opmode == IEEE80211_M_IBSS ||
   1525  1.1    nonaka 		    ic->ic_opmode == IEEE80211_M_HOSTAP) {
   1526  1.1    nonaka 			/* Stop BCN */
   1527  1.1    nonaka 			urtwn_write_1(sc, R92C_BCN_CTRL,
   1528  1.1    nonaka 			    urtwn_read_1(sc, R92C_BCN_CTRL) &
   1529  1.1    nonaka 			    ~(R92C_BCN_CTRL_EN_BCN | R92C_BCN_CTRL_TXBCN_RPT));
   1530  1.1    nonaka 		}
   1531  1.1    nonaka 
   1532  1.1    nonaka 		/* Reset EDCA parameters. */
   1533  1.1    nonaka 		urtwn_write_4(sc, R92C_EDCA_VO_PARAM, 0x002f3217);
   1534  1.1    nonaka 		urtwn_write_4(sc, R92C_EDCA_VI_PARAM, 0x005e4317);
   1535  1.1    nonaka 		urtwn_write_4(sc, R92C_EDCA_BE_PARAM, 0x00105320);
   1536  1.1    nonaka 		urtwn_write_4(sc, R92C_EDCA_BK_PARAM, 0x0000a444);
   1537  1.1    nonaka 
   1538  1.1    nonaka 		/* flush all cam entries */
   1539  1.1    nonaka 		urtwn_cam_init(sc);
   1540  1.1    nonaka 		break;
   1541  1.1    nonaka 	}
   1542  1.1    nonaka 
   1543  1.1    nonaka 	switch (nstate) {
   1544  1.1    nonaka 	case IEEE80211_S_INIT:
   1545  1.1    nonaka 		/* Turn link LED off. */
   1546  1.1    nonaka 		urtwn_set_led(sc, URTWN_LED_LINK, 0);
   1547  1.1    nonaka 		break;
   1548  1.1    nonaka 
   1549  1.1    nonaka 	case IEEE80211_S_SCAN:
   1550  1.1    nonaka 		if (ostate != IEEE80211_S_SCAN) {
   1551  1.1    nonaka 			/*
   1552  1.1    nonaka 			 * Begin of scanning
   1553  1.1    nonaka 			 */
   1554  1.1    nonaka 
   1555  1.1    nonaka 			/* Set gain for scanning. */
   1556  1.1    nonaka 			reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(0));
   1557  1.1    nonaka 			reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20);
   1558  1.1    nonaka 			urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), reg);
   1559  1.1    nonaka 
   1560  1.1    nonaka 			reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(1));
   1561  1.1    nonaka 			reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20);
   1562  1.1    nonaka 			urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(1), reg);
   1563  1.1    nonaka 
   1564  1.1    nonaka 			/* Set media status to 'No Link'. */
   1565  1.1    nonaka 			urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
   1566  1.1    nonaka 
   1567  1.1    nonaka 			/* Allow Rx from any BSSID. */
   1568  1.1    nonaka 			urtwn_write_4(sc, R92C_RCR,
   1569  1.1    nonaka 			    urtwn_read_4(sc, R92C_RCR) &
   1570  1.1    nonaka 			    ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
   1571  1.1    nonaka 
   1572  1.1    nonaka 			/* Stop Rx of data frames. */
   1573  1.1    nonaka 			urtwn_write_2(sc, R92C_RXFLTMAP2, 0);
   1574  1.1    nonaka 
   1575  1.1    nonaka 			/* Disable update TSF */
   1576  1.1    nonaka 			urtwn_write_1(sc, R92C_BCN_CTRL,
   1577  1.1    nonaka 			    urtwn_read_1(sc, R92C_BCN_CTRL) |
   1578  1.1    nonaka 			      R92C_BCN_CTRL_DIS_TSF_UDT0);
   1579  1.1    nonaka 		}
   1580  1.1    nonaka 
   1581  1.1    nonaka 		/* Make link LED blink during scan. */
   1582  1.1    nonaka 		urtwn_set_led(sc, URTWN_LED_LINK, !sc->ledlink);
   1583  1.1    nonaka 
   1584  1.1    nonaka 		/* Pause AC Tx queues. */
   1585  1.1    nonaka 		urtwn_write_1(sc, R92C_TXPAUSE,
   1586  1.1    nonaka 		    urtwn_read_1(sc, R92C_TXPAUSE) | 0x0f);
   1587  1.1    nonaka 
   1588  1.1    nonaka 		urtwn_set_chan(sc, ic->ic_curchan,
   1589  1.1    nonaka 		    IEEE80211_HTINFO_2NDCHAN_NONE);
   1590  1.1    nonaka 
   1591  1.1    nonaka 		/* Start periodic scan. */
   1592  1.1    nonaka 		if (!sc->sc_dying)
   1593  1.1    nonaka 			callout_schedule(&sc->sc_scan_to, hz / 5);
   1594  1.1    nonaka 		break;
   1595  1.1    nonaka 
   1596  1.1    nonaka 	case IEEE80211_S_AUTH:
   1597  1.1    nonaka 		/* Set initial gain under link. */
   1598  1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(0));
   1599  1.1    nonaka 		reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x32);
   1600  1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), reg);
   1601  1.1    nonaka 
   1602  1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(1));
   1603  1.1    nonaka 		reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x32);
   1604  1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(1), reg);
   1605  1.1    nonaka 
   1606  1.1    nonaka 		/* Set media status to 'No Link'. */
   1607  1.1    nonaka 		urtwn_set_nettype0_msr(sc, R92C_CR_NETTYPE_NOLINK);
   1608  1.1    nonaka 
   1609  1.1    nonaka 		/* Allow Rx from any BSSID. */
   1610  1.1    nonaka 		urtwn_write_4(sc, R92C_RCR,
   1611  1.1    nonaka 		    urtwn_read_4(sc, R92C_RCR) &
   1612  1.1    nonaka 		      ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
   1613  1.1    nonaka 
   1614  1.1    nonaka 		urtwn_set_chan(sc, ic->ic_curchan,
   1615  1.1    nonaka 		    IEEE80211_HTINFO_2NDCHAN_NONE);
   1616  1.1    nonaka 		break;
   1617  1.1    nonaka 
   1618  1.1    nonaka 	case IEEE80211_S_ASSOC:
   1619  1.1    nonaka 		break;
   1620  1.1    nonaka 
   1621  1.1    nonaka 	case IEEE80211_S_RUN:
   1622  1.1    nonaka 		ni = ic->ic_bss;
   1623  1.1    nonaka 
   1624  1.1    nonaka 		/* XXX: Set 20MHz mode */
   1625  1.1    nonaka 		urtwn_set_chan(sc, ic->ic_curchan,
   1626  1.1    nonaka 		    IEEE80211_HTINFO_2NDCHAN_NONE);
   1627  1.1    nonaka 
   1628  1.1    nonaka 		if (ic->ic_opmode == IEEE80211_M_MONITOR) {
   1629  1.1    nonaka 			/* Back to 20MHz mode */
   1630  1.1    nonaka 			urtwn_set_chan(sc, ic->ic_ibss_chan,
   1631  1.1    nonaka 			    IEEE80211_HTINFO_2NDCHAN_NONE);
   1632  1.1    nonaka 
   1633  1.1    nonaka 			/* Enable Rx of data frames. */
   1634  1.1    nonaka 			urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
   1635  1.1    nonaka 
   1636  1.1    nonaka 			/* Turn link LED on. */
   1637  1.1    nonaka 			urtwn_set_led(sc, URTWN_LED_LINK, 1);
   1638  1.1    nonaka 			break;
   1639  1.1    nonaka 		}
   1640  1.1    nonaka 
   1641  1.1    nonaka 		/* Set media status to 'Associated'. */
   1642  1.1    nonaka 		urtwn_set_nettype0_msr(sc, urtwn_get_nettype(sc));
   1643  1.1    nonaka 
   1644  1.1    nonaka 		/* Set BSSID. */
   1645  1.1    nonaka 		urtwn_write_4(sc, R92C_BSSID + 0, LE_READ_4(&ni->ni_bssid[0]));
   1646  1.1    nonaka 		urtwn_write_4(sc, R92C_BSSID + 4, LE_READ_2(&ni->ni_bssid[4]));
   1647  1.1    nonaka 
   1648  1.1    nonaka 		if (ic->ic_curmode == IEEE80211_MODE_11B) {
   1649  1.1    nonaka 			urtwn_write_1(sc, R92C_INIRTS_RATE_SEL, 0);
   1650  1.1    nonaka 		} else {
   1651  1.1    nonaka 			/* 802.11b/g */
   1652  1.1    nonaka 			urtwn_write_1(sc, R92C_INIRTS_RATE_SEL, 3);
   1653  1.1    nonaka 		}
   1654  1.1    nonaka 
   1655  1.1    nonaka 		/* Enable Rx of data frames. */
   1656  1.1    nonaka 		urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
   1657  1.1    nonaka 
   1658  1.1    nonaka 		/* Set beacon interval. */
   1659  1.1    nonaka 		urtwn_write_2(sc, R92C_BCN_INTERVAL, ni->ni_intval);
   1660  1.1    nonaka 
   1661  1.1    nonaka 		if (ic->ic_opmode == IEEE80211_M_STA) {
   1662  1.1    nonaka 			/* Allow Rx from our BSSID only. */
   1663  1.1    nonaka 			urtwn_write_4(sc, R92C_RCR,
   1664  1.1    nonaka 			    urtwn_read_4(sc, R92C_RCR) |
   1665  1.1    nonaka 			      R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN);
   1666  1.1    nonaka 
   1667  1.1    nonaka 			/* Enable TSF synchronization. */
   1668  1.1    nonaka 			urtwn_tsf_sync_enable(sc);
   1669  1.1    nonaka 		}
   1670  1.1    nonaka 
   1671  1.1    nonaka 		sifs_time = 10;
   1672  1.1    nonaka 		urtwn_write_1(sc, R92C_SIFS_CCK + 1, sifs_time);
   1673  1.1    nonaka 		urtwn_write_1(sc, R92C_SIFS_OFDM + 1, sifs_time);
   1674  1.1    nonaka 		urtwn_write_1(sc, R92C_SPEC_SIFS + 1, sifs_time);
   1675  1.1    nonaka 		urtwn_write_1(sc, R92C_MAC_SPEC_SIFS + 1, sifs_time);
   1676  1.1    nonaka 		urtwn_write_1(sc, R92C_R2T_SIFS + 1, sifs_time);
   1677  1.1    nonaka 		urtwn_write_1(sc, R92C_T2T_SIFS + 1, sifs_time);
   1678  1.1    nonaka 
   1679  1.1    nonaka 		/* Intialize rate adaptation. */
   1680  1.1    nonaka 		urtwn_ra_init(sc);
   1681  1.1    nonaka 
   1682  1.1    nonaka 		/* Turn link LED on. */
   1683  1.1    nonaka 		urtwn_set_led(sc, URTWN_LED_LINK, 1);
   1684  1.1    nonaka 
   1685  1.1    nonaka 		/* Reset average RSSI. */
   1686  1.1    nonaka 		sc->avg_pwdb = -1;
   1687  1.1    nonaka 
   1688  1.1    nonaka 		/* Reset temperature calibration state machine. */
   1689  1.1    nonaka 		sc->thcal_state = 0;
   1690  1.1    nonaka 		sc->thcal_lctemp = 0;
   1691  1.1    nonaka 
   1692  1.1    nonaka 		/* Start periodic calibration. */
   1693  1.1    nonaka 		if (!sc->sc_dying)
   1694  1.1    nonaka 			callout_schedule(&sc->sc_calib_to, hz);
   1695  1.1    nonaka 		break;
   1696  1.1    nonaka 	}
   1697  1.1    nonaka 
   1698  1.1    nonaka 	(*sc->sc_newstate)(ic, nstate, cmd->arg);
   1699  1.1    nonaka 
   1700  1.1    nonaka 	splx(s);
   1701  1.1    nonaka }
   1702  1.1    nonaka 
   1703  1.1    nonaka static int
   1704  1.1    nonaka urtwn_wme_update(struct ieee80211com *ic)
   1705  1.1    nonaka {
   1706  1.1    nonaka 	struct urtwn_softc *sc = ic->ic_ifp->if_softc;
   1707  1.1    nonaka 
   1708  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   1709  1.1    nonaka 
   1710  1.1    nonaka 	/* don't override default WME values if WME is not actually enabled */
   1711  1.1    nonaka 	if (!(ic->ic_flags & IEEE80211_F_WME))
   1712  1.1    nonaka 		return (0);
   1713  1.1    nonaka 
   1714  1.1    nonaka 	/* Do it in a process context. */
   1715  1.1    nonaka 	urtwn_do_async(sc, urtwn_wme_update_cb, NULL, 0);
   1716  1.1    nonaka 	return (0);
   1717  1.1    nonaka }
   1718  1.1    nonaka 
   1719  1.1    nonaka static void
   1720  1.1    nonaka urtwn_wme_update_cb(struct urtwn_softc *sc, void *arg)
   1721  1.1    nonaka {
   1722  1.1    nonaka 	static const uint16_t ac2reg[WME_NUM_AC] = {
   1723  1.1    nonaka 		R92C_EDCA_BE_PARAM,
   1724  1.1    nonaka 		R92C_EDCA_BK_PARAM,
   1725  1.1    nonaka 		R92C_EDCA_VI_PARAM,
   1726  1.1    nonaka 		R92C_EDCA_VO_PARAM
   1727  1.1    nonaka 	};
   1728  1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1729  1.1    nonaka 	const struct wmeParams *wmep;
   1730  1.1    nonaka 	int ac, aifs, slottime;
   1731  1.1    nonaka 	int s;
   1732  1.1    nonaka 
   1733  1.1    nonaka 	DPRINTFN(DBG_FN|DBG_STM, ("%s: %s\n", device_xname(sc->sc_dev),
   1734  1.1    nonaka 	    __func__));
   1735  1.1    nonaka 
   1736  1.1    nonaka 	s = splnet();
   1737  1.1    nonaka 	slottime = (ic->ic_flags & IEEE80211_F_SHSLOT) ? 9 : 20;
   1738  1.1    nonaka 	for (ac = 0; ac < WME_NUM_AC; ac++) {
   1739  1.1    nonaka 		wmep = &ic->ic_wme.wme_chanParams.cap_wmeParams[ac];
   1740  1.1    nonaka 		/* AIFS[AC] = AIFSN[AC] * aSlotTime + aSIFSTime. */
   1741  1.1    nonaka 		aifs = wmep->wmep_aifsn * slottime + 10;
   1742  1.1    nonaka 		urtwn_write_4(sc, ac2reg[ac],
   1743  1.1    nonaka 		    SM(R92C_EDCA_PARAM_TXOP, wmep->wmep_txopLimit) |
   1744  1.1    nonaka 		    SM(R92C_EDCA_PARAM_ECWMIN, wmep->wmep_logcwmin) |
   1745  1.1    nonaka 		    SM(R92C_EDCA_PARAM_ECWMAX, wmep->wmep_logcwmax) |
   1746  1.1    nonaka 		    SM(R92C_EDCA_PARAM_AIFS, aifs));
   1747  1.1    nonaka 	}
   1748  1.1    nonaka 	splx(s);
   1749  1.1    nonaka }
   1750  1.1    nonaka 
   1751  1.1    nonaka static void
   1752  1.1    nonaka urtwn_update_avgrssi(struct urtwn_softc *sc, int rate, int8_t rssi)
   1753  1.1    nonaka {
   1754  1.1    nonaka 	int pwdb;
   1755  1.1    nonaka 
   1756  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: rate=%d, rsst=%d\n",
   1757  1.1    nonaka 	    device_xname(sc->sc_dev), __func__, rate, rssi));
   1758  1.1    nonaka 
   1759  1.1    nonaka 	/* Convert antenna signal to percentage. */
   1760  1.1    nonaka 	if (rssi <= -100 || rssi >= 20)
   1761  1.1    nonaka 		pwdb = 0;
   1762  1.1    nonaka 	else if (rssi >= 0)
   1763  1.1    nonaka 		pwdb = 100;
   1764  1.1    nonaka 	else
   1765  1.1    nonaka 		pwdb = 100 + rssi;
   1766  1.1    nonaka 	if (rate <= 3) {
   1767  1.1    nonaka 		/* CCK gain is smaller than OFDM/MCS gain. */
   1768  1.1    nonaka 		pwdb += 6;
   1769  1.1    nonaka 		if (pwdb > 100)
   1770  1.1    nonaka 			pwdb = 100;
   1771  1.1    nonaka 		if (pwdb <= 14)
   1772  1.1    nonaka 			pwdb -= 4;
   1773  1.1    nonaka 		else if (pwdb <= 26)
   1774  1.1    nonaka 			pwdb -= 8;
   1775  1.1    nonaka 		else if (pwdb <= 34)
   1776  1.1    nonaka 			pwdb -= 6;
   1777  1.1    nonaka 		else if (pwdb <= 42)
   1778  1.1    nonaka 			pwdb -= 2;
   1779  1.1    nonaka 	}
   1780  1.1    nonaka 	if (sc->avg_pwdb == -1)	/* Init. */
   1781  1.1    nonaka 		sc->avg_pwdb = pwdb;
   1782  1.1    nonaka 	else if (sc->avg_pwdb < pwdb)
   1783  1.1    nonaka 		sc->avg_pwdb = ((sc->avg_pwdb * 19 + pwdb) / 20) + 1;
   1784  1.1    nonaka 	else
   1785  1.1    nonaka 		sc->avg_pwdb = ((sc->avg_pwdb * 19 + pwdb) / 20);
   1786  1.1    nonaka 
   1787  1.1    nonaka 	DPRINTFN(DBG_RF, ("%s: %s: PWDB=%d EMA=%d\n", device_xname(sc->sc_dev),
   1788  1.1    nonaka 	    __func__, pwdb, sc->avg_pwdb));
   1789  1.1    nonaka }
   1790  1.1    nonaka 
   1791  1.1    nonaka static int8_t
   1792  1.1    nonaka urtwn_get_rssi(struct urtwn_softc *sc, int rate, void *physt)
   1793  1.1    nonaka {
   1794  1.1    nonaka 	static const int8_t cckoff[] = { 16, -12, -26, -46 };
   1795  1.1    nonaka 	struct r92c_rx_phystat *phy;
   1796  1.1    nonaka 	struct r92c_rx_cck *cck;
   1797  1.1    nonaka 	uint8_t rpt;
   1798  1.1    nonaka 	int8_t rssi;
   1799  1.1    nonaka 
   1800  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: rate=%d\n", device_xname(sc->sc_dev),
   1801  1.1    nonaka 	    __func__, rate));
   1802  1.1    nonaka 
   1803  1.1    nonaka 	if (rate <= 3) {
   1804  1.1    nonaka 		cck = (struct r92c_rx_cck *)physt;
   1805  1.1    nonaka 		if (ISSET(sc->sc_flags, URTWN_FLAG_CCK_HIPWR)) {
   1806  1.1    nonaka 			rpt = (cck->agc_rpt >> 5) & 0x3;
   1807  1.1    nonaka 			rssi = (cck->agc_rpt & 0x1f) << 1;
   1808  1.1    nonaka 		} else {
   1809  1.1    nonaka 			rpt = (cck->agc_rpt >> 6) & 0x3;
   1810  1.1    nonaka 			rssi = cck->agc_rpt & 0x3e;
   1811  1.1    nonaka 		}
   1812  1.1    nonaka 		rssi = cckoff[rpt] - rssi;
   1813  1.1    nonaka 	} else {	/* OFDM/HT. */
   1814  1.1    nonaka 		phy = (struct r92c_rx_phystat *)physt;
   1815  1.1    nonaka 		rssi = ((le32toh(phy->phydw1) >> 1) & 0x7f) - 110;
   1816  1.1    nonaka 	}
   1817  1.1    nonaka 	return (rssi);
   1818  1.1    nonaka }
   1819  1.1    nonaka 
   1820  1.1    nonaka static void
   1821  1.1    nonaka urtwn_rx_frame(struct urtwn_softc *sc, uint8_t *buf, int pktlen)
   1822  1.1    nonaka {
   1823  1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   1824  1.1    nonaka 	struct ifnet *ifp = ic->ic_ifp;
   1825  1.1    nonaka 	struct ieee80211_frame *wh;
   1826  1.1    nonaka 	struct ieee80211_node *ni;
   1827  1.1    nonaka 	struct r92c_rx_stat *stat;
   1828  1.1    nonaka 	uint32_t rxdw0, rxdw3;
   1829  1.1    nonaka 	struct mbuf *m;
   1830  1.1    nonaka 	uint8_t rate;
   1831  1.1    nonaka 	int8_t rssi = 0;
   1832  1.1    nonaka 	int s, infosz;
   1833  1.1    nonaka 
   1834  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: buf=%p, pktlen=%d\n",
   1835  1.1    nonaka 	    device_xname(sc->sc_dev), __func__, buf, pktlen));
   1836  1.1    nonaka 
   1837  1.1    nonaka 	stat = (struct r92c_rx_stat *)buf;
   1838  1.1    nonaka 	rxdw0 = le32toh(stat->rxdw0);
   1839  1.1    nonaka 	rxdw3 = le32toh(stat->rxdw3);
   1840  1.1    nonaka 
   1841  1.1    nonaka 	if (__predict_false(rxdw0 & (R92C_RXDW0_CRCERR | R92C_RXDW0_ICVERR))) {
   1842  1.1    nonaka 		/*
   1843  1.1    nonaka 		 * This should not happen since we setup our Rx filter
   1844  1.1    nonaka 		 * to not receive these frames.
   1845  1.1    nonaka 		 */
   1846  1.1    nonaka 		DPRINTFN(DBG_RX, ("%s: %s: CRC error\n",
   1847  1.1    nonaka 		    device_xname(sc->sc_dev), __func__));
   1848  1.1    nonaka 		ifp->if_ierrors++;
   1849  1.1    nonaka 		return;
   1850  1.1    nonaka 	}
   1851  1.1    nonaka 	if (__predict_false(pktlen < (int)sizeof(*wh))) {
   1852  1.1    nonaka 		DPRINTFN(DBG_RX, ("%s: %s: packet too short %d\n",
   1853  1.1    nonaka 		    device_xname(sc->sc_dev), __func__, pktlen));
   1854  1.1    nonaka 		ic->ic_stats.is_rx_tooshort++;
   1855  1.1    nonaka 		ifp->if_ierrors++;
   1856  1.1    nonaka 		return;
   1857  1.1    nonaka 	}
   1858  1.1    nonaka 	if (__predict_false(pktlen > MCLBYTES)) {
   1859  1.1    nonaka 		DPRINTFN(DBG_RX, ("%s: %s: packet too big %d\n",
   1860  1.1    nonaka 		    device_xname(sc->sc_dev), __func__, pktlen));
   1861  1.1    nonaka 		ifp->if_ierrors++;
   1862  1.1    nonaka 		return;
   1863  1.1    nonaka 	}
   1864  1.1    nonaka 
   1865  1.1    nonaka 	rate = MS(rxdw3, R92C_RXDW3_RATE);
   1866  1.1    nonaka 	infosz = MS(rxdw0, R92C_RXDW0_INFOSZ) * 8;
   1867  1.1    nonaka 
   1868  1.1    nonaka 	/* Get RSSI from PHY status descriptor if present. */
   1869  1.1    nonaka 	if (infosz != 0 && (rxdw0 & R92C_RXDW0_PHYST)) {
   1870  1.1    nonaka 		rssi = urtwn_get_rssi(sc, rate, &stat[1]);
   1871  1.1    nonaka 		/* Update our average RSSI. */
   1872  1.1    nonaka 		urtwn_update_avgrssi(sc, rate, rssi);
   1873  1.1    nonaka 	}
   1874  1.1    nonaka 
   1875  1.1    nonaka 	DPRINTFN(DBG_RX, ("%s: %s: Rx frame len=%d rate=%d infosz=%d rssi=%d\n",
   1876  1.1    nonaka 	    device_xname(sc->sc_dev), __func__, pktlen, rate, infosz, rssi));
   1877  1.1    nonaka 
   1878  1.1    nonaka 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   1879  1.1    nonaka 	if (__predict_false(m == NULL)) {
   1880  1.1    nonaka 		aprint_error_dev(sc->sc_dev, "couldn't allocate rx mbuf\n");
   1881  1.1    nonaka 		ic->ic_stats.is_rx_nobuf++;
   1882  1.1    nonaka 		ifp->if_ierrors++;
   1883  1.1    nonaka 		return;
   1884  1.1    nonaka 	}
   1885  1.1    nonaka 	if (pktlen > (int)MHLEN) {
   1886  1.1    nonaka 		MCLGET(m, M_DONTWAIT);
   1887  1.1    nonaka 		if (__predict_false(!(m->m_flags & M_EXT))) {
   1888  1.1    nonaka 			aprint_error_dev(sc->sc_dev,
   1889  1.1    nonaka 			    "couldn't allocate rx mbuf cluster\n");
   1890  1.1    nonaka 			m_freem(m);
   1891  1.1    nonaka 			ic->ic_stats.is_rx_nobuf++;
   1892  1.1    nonaka 			ifp->if_ierrors++;
   1893  1.1    nonaka 			return;
   1894  1.1    nonaka 		}
   1895  1.1    nonaka 	}
   1896  1.1    nonaka 
   1897  1.1    nonaka 	/* Finalize mbuf. */
   1898  1.1    nonaka 	m->m_pkthdr.rcvif = ifp;
   1899  1.1    nonaka 	wh = (struct ieee80211_frame *)((uint8_t *)&stat[1] + infosz);
   1900  1.1    nonaka 	memcpy(mtod(m, uint8_t *), wh, pktlen);
   1901  1.1    nonaka 	m->m_pkthdr.len = m->m_len = pktlen;
   1902  1.1    nonaka 
   1903  1.1    nonaka 	s = splnet();
   1904  1.1    nonaka 	if (__predict_false(sc->sc_drvbpf != NULL)) {
   1905  1.1    nonaka 		struct urtwn_rx_radiotap_header *tap = &sc->sc_rxtap;
   1906  1.1    nonaka 
   1907  1.1    nonaka 		tap->wr_flags = IEEE80211_RADIOTAP_F_FCS;
   1908  1.1    nonaka 		if (!(rxdw3 & R92C_RXDW3_HT)) {
   1909  1.1    nonaka 			switch (rate) {
   1910  1.1    nonaka 			/* CCK. */
   1911  1.1    nonaka 			case  0: tap->wr_rate =   2; break;
   1912  1.1    nonaka 			case  1: tap->wr_rate =   4; break;
   1913  1.1    nonaka 			case  2: tap->wr_rate =  11; break;
   1914  1.1    nonaka 			case  3: tap->wr_rate =  22; break;
   1915  1.1    nonaka 			/* OFDM. */
   1916  1.1    nonaka 			case  4: tap->wr_rate =  12; break;
   1917  1.1    nonaka 			case  5: tap->wr_rate =  18; break;
   1918  1.1    nonaka 			case  6: tap->wr_rate =  24; break;
   1919  1.1    nonaka 			case  7: tap->wr_rate =  36; break;
   1920  1.1    nonaka 			case  8: tap->wr_rate =  48; break;
   1921  1.1    nonaka 			case  9: tap->wr_rate =  72; break;
   1922  1.1    nonaka 			case 10: tap->wr_rate =  96; break;
   1923  1.1    nonaka 			case 11: tap->wr_rate = 108; break;
   1924  1.1    nonaka 			}
   1925  1.1    nonaka 		} else if (rate >= 12) {	/* MCS0~15. */
   1926  1.1    nonaka 			/* Bit 7 set means HT MCS instead of rate. */
   1927  1.1    nonaka 			tap->wr_rate = 0x80 | (rate - 12);
   1928  1.1    nonaka 		}
   1929  1.1    nonaka 		tap->wr_dbm_antsignal = rssi;
   1930  1.1    nonaka 		tap->wr_chan_freq = htole16(ic->ic_ibss_chan->ic_freq);
   1931  1.1    nonaka 		tap->wr_chan_flags = htole16(ic->ic_ibss_chan->ic_flags);
   1932  1.1    nonaka 
   1933  1.1    nonaka 		bpf_mtap2(sc->sc_drvbpf, tap, sc->sc_rxtap_len, m);
   1934  1.1    nonaka 	}
   1935  1.1    nonaka 
   1936  1.1    nonaka 	ni = ieee80211_find_rxnode(ic, (struct ieee80211_frame_min *)wh);
   1937  1.1    nonaka 
   1938  1.1    nonaka 	/* push the frame up to the 802.11 stack */
   1939  1.1    nonaka 	ieee80211_input(ic, m, ni, rssi, 0);
   1940  1.1    nonaka 
   1941  1.1    nonaka 	/* Node is no longer needed. */
   1942  1.1    nonaka 	ieee80211_free_node(ni);
   1943  1.1    nonaka 
   1944  1.1    nonaka 	splx(s);
   1945  1.1    nonaka }
   1946  1.1    nonaka 
   1947  1.1    nonaka static void
   1948  1.1    nonaka urtwn_rxeof(usbd_xfer_handle xfer, usbd_private_handle priv, usbd_status status)
   1949  1.1    nonaka {
   1950  1.1    nonaka 	struct urtwn_rx_data *data = priv;
   1951  1.1    nonaka 	struct urtwn_softc *sc = data->sc;
   1952  1.1    nonaka 	struct r92c_rx_stat *stat;
   1953  1.1    nonaka 	uint32_t rxdw0;
   1954  1.1    nonaka 	uint8_t *buf;
   1955  1.1    nonaka 	int len, totlen, pktlen, infosz, npkts;
   1956  1.1    nonaka 
   1957  1.1    nonaka 	DPRINTFN(DBG_FN|DBG_RX, ("%s: %s: status=%d\n",
   1958  1.1    nonaka 	    device_xname(sc->sc_dev), __func__, status));
   1959  1.1    nonaka 
   1960  1.1    nonaka 	if (__predict_false(status != USBD_NORMAL_COMPLETION)) {
   1961  1.1    nonaka 		if (status == USBD_STALLED)
   1962  1.1    nonaka 			usbd_clear_endpoint_stall_async(sc->rx_pipe);
   1963  1.1    nonaka 		else if (status != USBD_CANCELLED)
   1964  1.1    nonaka 			goto resubmit;
   1965  1.1    nonaka 		return;
   1966  1.1    nonaka 	}
   1967  1.1    nonaka 	usbd_get_xfer_status(xfer, NULL, NULL, &len, NULL);
   1968  1.1    nonaka 
   1969  1.1    nonaka 	if (__predict_false(len < (int)sizeof(*stat))) {
   1970  1.1    nonaka 		DPRINTFN(DBG_RX, ("%s: %s: xfer too short %d\n",
   1971  1.1    nonaka 		    device_xname(sc->sc_dev), __func__, len));
   1972  1.1    nonaka 		goto resubmit;
   1973  1.1    nonaka 	}
   1974  1.1    nonaka 	buf = data->buf;
   1975  1.1    nonaka 
   1976  1.1    nonaka 	/* Get the number of encapsulated frames. */
   1977  1.1    nonaka 	stat = (struct r92c_rx_stat *)buf;
   1978  1.1    nonaka 	npkts = MS(le32toh(stat->rxdw2), R92C_RXDW2_PKTCNT);
   1979  1.1    nonaka 	DPRINTFN(DBG_RX, ("%s: %s: Rx %d frames in one chunk\n",
   1980  1.1    nonaka 	    device_xname(sc->sc_dev), __func__, npkts));
   1981  1.1    nonaka 
   1982  1.1    nonaka 	/* Process all of them. */
   1983  1.1    nonaka 	while (npkts-- > 0) {
   1984  1.1    nonaka 		if (__predict_false(len < (int)sizeof(*stat))) {
   1985  1.1    nonaka 			DPRINTFN(DBG_RX,
   1986  1.1    nonaka 			    ("%s: %s: len(%d) is short than header\n",
   1987  1.1    nonaka 			    device_xname(sc->sc_dev), __func__, len));
   1988  1.1    nonaka 			break;
   1989  1.1    nonaka 		}
   1990  1.1    nonaka 		stat = (struct r92c_rx_stat *)buf;
   1991  1.1    nonaka 		rxdw0 = le32toh(stat->rxdw0);
   1992  1.1    nonaka 
   1993  1.1    nonaka 		pktlen = MS(rxdw0, R92C_RXDW0_PKTLEN);
   1994  1.1    nonaka 		if (__predict_false(pktlen == 0)) {
   1995  1.1    nonaka 			DPRINTFN(DBG_RX, ("%s: %s: pktlen is 0 byte\n",
   1996  1.1    nonaka 			    device_xname(sc->sc_dev), __func__));
   1997  1.1    nonaka 			break;
   1998  1.1    nonaka 		}
   1999  1.1    nonaka 
   2000  1.1    nonaka 		infosz = MS(rxdw0, R92C_RXDW0_INFOSZ) * 8;
   2001  1.1    nonaka 
   2002  1.1    nonaka 		/* Make sure everything fits in xfer. */
   2003  1.1    nonaka 		totlen = sizeof(*stat) + infosz + pktlen;
   2004  1.1    nonaka 		if (__predict_false(totlen > len)) {
   2005  1.1    nonaka 			DPRINTFN(DBG_RX, ("%s: %s: pktlen %d(%d+%d+%d) > %d\n",
   2006  1.1    nonaka 			    device_xname(sc->sc_dev), __func__, totlen,
   2007  1.1    nonaka 			    (int)sizeof(*stat), infosz, pktlen, len));
   2008  1.1    nonaka 			break;
   2009  1.1    nonaka 		}
   2010  1.1    nonaka 
   2011  1.1    nonaka 		/* Process 802.11 frame. */
   2012  1.1    nonaka 		urtwn_rx_frame(sc, buf, pktlen);
   2013  1.1    nonaka 
   2014  1.1    nonaka 		/* Next chunk is 128-byte aligned. */
   2015  1.1    nonaka 		totlen = roundup2(totlen, 128);
   2016  1.1    nonaka 		buf += totlen;
   2017  1.1    nonaka 		len -= totlen;
   2018  1.1    nonaka 	}
   2019  1.1    nonaka 
   2020  1.1    nonaka  resubmit:
   2021  1.1    nonaka 	/* Setup a new transfer. */
   2022  1.1    nonaka 	usbd_setup_xfer(xfer, sc->rx_pipe, data, data->buf, URTWN_RXBUFSZ,
   2023  1.1    nonaka 	    USBD_SHORT_XFER_OK | USBD_NO_COPY, USBD_NO_TIMEOUT, urtwn_rxeof);
   2024  1.1    nonaka 	(void)usbd_transfer(xfer);
   2025  1.1    nonaka }
   2026  1.1    nonaka 
   2027  1.1    nonaka static void
   2028  1.1    nonaka urtwn_txeof(usbd_xfer_handle xfer, usbd_private_handle priv, usbd_status status)
   2029  1.1    nonaka {
   2030  1.1    nonaka 	struct urtwn_tx_data *data = priv;
   2031  1.1    nonaka 	struct urtwn_softc *sc = data->sc;
   2032  1.1    nonaka 	struct ifnet *ifp = &sc->sc_if;
   2033  1.1    nonaka 	int s;
   2034  1.1    nonaka 
   2035  1.1    nonaka 	DPRINTFN(DBG_FN|DBG_TX, ("%s: %s: status=%d\n",
   2036  1.1    nonaka 	    device_xname(sc->sc_dev), __func__, status));
   2037  1.1    nonaka 
   2038  1.1    nonaka 	mutex_enter(&sc->sc_tx_mtx);
   2039  1.1    nonaka 	/* Put this Tx buffer back to our free list. */
   2040  1.1    nonaka 	TAILQ_INSERT_TAIL(&sc->tx_free_list, data, next);
   2041  1.1    nonaka 	mutex_exit(&sc->sc_tx_mtx);
   2042  1.1    nonaka 
   2043  1.1    nonaka 	if (__predict_false(status != USBD_NORMAL_COMPLETION)) {
   2044  1.1    nonaka 		if (status != USBD_NOT_STARTED && status != USBD_CANCELLED) {
   2045  1.1    nonaka 			if (status == USBD_STALLED)
   2046  1.1    nonaka 				usbd_clear_endpoint_stall_async(data->pipe);
   2047  1.1    nonaka 			ifp->if_oerrors++;
   2048  1.1    nonaka 		}
   2049  1.1    nonaka 		return;
   2050  1.1    nonaka 	}
   2051  1.1    nonaka 
   2052  1.1    nonaka 	ifp->if_opackets++;
   2053  1.1    nonaka 
   2054  1.1    nonaka 	s = splnet();
   2055  1.1    nonaka 	sc->tx_timer = 0;
   2056  1.1    nonaka 	ifp->if_flags &= ~IFF_OACTIVE;
   2057  1.1    nonaka 	splx(s);
   2058  1.1    nonaka 
   2059  1.1    nonaka 	urtwn_start(ifp);
   2060  1.1    nonaka }
   2061  1.1    nonaka 
   2062  1.1    nonaka static int
   2063  1.1    nonaka urtwn_tx(struct urtwn_softc *sc, struct mbuf *m, struct ieee80211_node *ni)
   2064  1.1    nonaka {
   2065  1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2066  1.1    nonaka 	struct ieee80211_frame *wh;
   2067  1.1    nonaka 	struct ieee80211_key *k = NULL;
   2068  1.1    nonaka 	struct urtwn_tx_data *data;
   2069  1.1    nonaka 	struct r92c_tx_desc *txd;
   2070  1.1    nonaka 	usbd_pipe_handle pipe;
   2071  1.1    nonaka 	uint16_t seq, sum;
   2072  1.1    nonaka 	uint8_t raid, type, tid, qid;
   2073  1.1    nonaka 	int i, s, hasqos, xferlen, padsize, error;
   2074  1.1    nonaka 
   2075  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2076  1.1    nonaka 
   2077  1.1    nonaka 	wh = mtod(m, struct ieee80211_frame *);
   2078  1.1    nonaka 	type = wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK;
   2079  1.1    nonaka 
   2080  1.1    nonaka 	if (wh->i_fc[1] & IEEE80211_FC1_WEP) {
   2081  1.1    nonaka 		k = ieee80211_crypto_encap(ic, ni, m);
   2082  1.1    nonaka 		if (k == NULL) {
   2083  1.1    nonaka 			m_freem(m);
   2084  1.1    nonaka 			return (ENOBUFS);
   2085  1.1    nonaka 		}
   2086  1.1    nonaka 		/* packet header may have moved, reset our local pointer */
   2087  1.1    nonaka 		wh = mtod(m, struct ieee80211_frame *);
   2088  1.1    nonaka 	}
   2089  1.1    nonaka 
   2090  1.1    nonaka 	if (__predict_false(sc->sc_drvbpf != NULL)) {
   2091  1.1    nonaka 		struct urtwn_tx_radiotap_header *tap = &sc->sc_txtap;
   2092  1.1    nonaka 
   2093  1.1    nonaka 		tap->wt_flags = 0;
   2094  1.1    nonaka 		tap->wt_chan_freq = htole16(ic->ic_bss->ni_chan->ic_freq);
   2095  1.1    nonaka 		tap->wt_chan_flags = htole16(ic->ic_bss->ni_chan->ic_flags);
   2096  1.1    nonaka 		if (wh->i_fc[1] & IEEE80211_FC1_WEP)
   2097  1.1    nonaka 			tap->wt_flags |= IEEE80211_RADIOTAP_F_WEP;
   2098  1.1    nonaka 
   2099  1.1    nonaka 		bpf_mtap2(sc->sc_drvbpf, tap, sc->sc_txtap_len, m);
   2100  1.1    nonaka 	}
   2101  1.1    nonaka 
   2102  1.1    nonaka 	if ((hasqos = IEEE80211_QOS_HAS_SEQ(wh))) {
   2103  1.1    nonaka 		/* data frames in 11n mode */
   2104  1.1    nonaka 		struct ieee80211_qosframe *qwh = (void *)wh;
   2105  1.1    nonaka 		tid = qwh->i_qos[0] & IEEE80211_QOS_TID;
   2106  1.1    nonaka 		qid = TID_TO_WME_AC(tid);
   2107  1.1    nonaka 	} else if (type != IEEE80211_FC0_TYPE_DATA) {
   2108  1.1    nonaka 		/* Use AC_VO for management frames. */
   2109  1.1    nonaka 		qid = WME_AC_VO;
   2110  1.1    nonaka 		tid = 0;	/* compiler happy */
   2111  1.1    nonaka 	} else {
   2112  1.1    nonaka 		/* non-qos data frames */
   2113  1.1    nonaka 		tid = R92C_TXDW1_QSEL_BE;
   2114  1.1    nonaka 		qid = WME_AC_BE;
   2115  1.1    nonaka 	}
   2116  1.1    nonaka 
   2117  1.1    nonaka 	/* Get the USB pipe to use for this AC. */
   2118  1.1    nonaka 	pipe = sc->tx_pipe[sc->ac2idx[qid]];
   2119  1.1    nonaka 
   2120  1.1    nonaka 	/* Grab a Tx buffer from our free list. */
   2121  1.1    nonaka 	mutex_enter(&sc->sc_tx_mtx);
   2122  1.1    nonaka 	data = TAILQ_FIRST(&sc->tx_free_list);
   2123  1.1    nonaka 	TAILQ_REMOVE(&sc->tx_free_list, data, next);
   2124  1.1    nonaka 	mutex_exit(&sc->sc_tx_mtx);
   2125  1.1    nonaka 
   2126  1.1    nonaka 	if (((sizeof(*txd) + m->m_pkthdr.len) % 64) == 0) /* XXX: 64 */
   2127  1.1    nonaka 		padsize = 8;
   2128  1.1    nonaka 	else
   2129  1.1    nonaka 		padsize = 0;
   2130  1.1    nonaka 
   2131  1.1    nonaka 	/* Fill Tx descriptor. */
   2132  1.1    nonaka 	txd = (struct r92c_tx_desc *)data->buf;
   2133  1.1    nonaka 	memset(txd, 0, sizeof(*txd) + padsize);
   2134  1.1    nonaka 
   2135  1.1    nonaka 	txd->txdw0 |= htole32(
   2136  1.1    nonaka 	    SM(R92C_TXDW0_PKTLEN, m->m_pkthdr.len) |
   2137  1.1    nonaka 	    SM(R92C_TXDW0_OFFSET, sizeof(*txd)) |
   2138  1.1    nonaka 	    R92C_TXDW0_OWN | R92C_TXDW0_FSG | R92C_TXDW0_LSG);
   2139  1.1    nonaka 
   2140  1.1    nonaka 	if (IEEE80211_IS_MULTICAST(wh->i_addr1))
   2141  1.1    nonaka 		txd->txdw0 |= htole32(R92C_TXDW0_BMCAST);
   2142  1.1    nonaka 
   2143  1.1    nonaka 	/* fix pad field */
   2144  1.1    nonaka 	if (padsize > 0) {
   2145  1.1    nonaka 		DPRINTFN(DBG_TX, ("%s: %s: padding: size=%d\n",
   2146  1.1    nonaka 		    device_xname(sc->sc_dev), __func__, padsize));
   2147  1.1    nonaka 		txd->txdw1 |= htole32(SM(R92C_TXDW1_PKTOFF, (padsize / 8)));
   2148  1.1    nonaka 	}
   2149  1.1    nonaka 
   2150  1.1    nonaka 	if (!IEEE80211_IS_MULTICAST(wh->i_addr1) &&
   2151  1.1    nonaka 	    type == IEEE80211_FC0_TYPE_DATA) {
   2152  1.1    nonaka 		if (ic->ic_curmode == IEEE80211_MODE_11B)
   2153  1.1    nonaka 			raid = R92C_RAID_11B;
   2154  1.1    nonaka 		else
   2155  1.1    nonaka 			raid = R92C_RAID_11BG;
   2156  1.1    nonaka 		DPRINTFN(DBG_TX,
   2157  1.1    nonaka 		    ("%s: %s: data packet: tid=%d, raid=%d\n",
   2158  1.1    nonaka 		    device_xname(sc->sc_dev), __func__, tid, raid));
   2159  1.1    nonaka 
   2160  1.1    nonaka 		txd->txdw1 |= htole32(
   2161  1.1    nonaka 		    SM(R92C_TXDW1_MACID, URTWN_MACID_BSS) |
   2162  1.1    nonaka 		    SM(R92C_TXDW1_QSEL, tid) |
   2163  1.1    nonaka 		    SM(R92C_TXDW1_RAID, raid) |
   2164  1.1    nonaka 		    R92C_TXDW1_AGGBK);
   2165  1.1    nonaka 
   2166  1.1    nonaka 		if (hasqos) {
   2167  1.1    nonaka 			txd->txdw4 |= htole32(R92C_TXDW4_QOS);
   2168  1.1    nonaka 		}
   2169  1.1    nonaka 
   2170  1.1    nonaka 		if (ic->ic_flags & IEEE80211_F_USEPROT) {
   2171  1.1    nonaka 			/* for 11g */
   2172  1.1    nonaka 			if (ic->ic_protmode == IEEE80211_PROT_CTSONLY) {
   2173  1.1    nonaka 				txd->txdw4 |= htole32(R92C_TXDW4_CTS2SELF |
   2174  1.1    nonaka 				    R92C_TXDW4_HWRTSEN);
   2175  1.1    nonaka 			} else if (ic->ic_protmode == IEEE80211_PROT_RTSCTS) {
   2176  1.1    nonaka 				txd->txdw4 |= htole32(R92C_TXDW4_RTSEN |
   2177  1.1    nonaka 				    R92C_TXDW4_HWRTSEN);
   2178  1.1    nonaka 			}
   2179  1.1    nonaka 		}
   2180  1.1    nonaka 		/* Send RTS at OFDM24. */
   2181  1.1    nonaka 		txd->txdw4 |= htole32(SM(R92C_TXDW4_RTSRATE, 8));
   2182  1.1    nonaka 		txd->txdw5 |= htole32(0x0001ff00);
   2183  1.1    nonaka 		/* Send data at OFDM54. */
   2184  1.1    nonaka 		txd->txdw5 |= htole32(SM(R92C_TXDW5_DATARATE, 11));
   2185  1.1    nonaka 	} else if (type == IEEE80211_FC0_TYPE_MGT) {
   2186  1.1    nonaka 		DPRINTFN(DBG_TX, ("%s: %s: mgmt packet\n",
   2187  1.1    nonaka 		    device_xname(sc->sc_dev), __func__));
   2188  1.1    nonaka 		txd->txdw1 |= htole32(
   2189  1.1    nonaka 		    SM(R92C_TXDW1_MACID, URTWN_MACID_BSS) |
   2190  1.1    nonaka 		    SM(R92C_TXDW1_QSEL, R92C_TXDW1_QSEL_MGNT) |
   2191  1.1    nonaka 		    SM(R92C_TXDW1_RAID, R92C_RAID_11B));
   2192  1.1    nonaka 
   2193  1.1    nonaka 		/* Force CCK1. */
   2194  1.1    nonaka 		txd->txdw4 |= htole32(R92C_TXDW4_DRVRATE);
   2195  1.1    nonaka 		/* Use 1Mbps */
   2196  1.1    nonaka 		txd->txdw5 |= htole32(SM(R92C_TXDW5_DATARATE, 0));
   2197  1.1    nonaka 	} else {
   2198  1.1    nonaka 		/* broadcast or multicast packets */
   2199  1.1    nonaka 		DPRINTFN(DBG_TX, ("%s: %s: bc or mc packet\n",
   2200  1.1    nonaka 		    device_xname(sc->sc_dev), __func__));
   2201  1.1    nonaka 		txd->txdw1 |= htole32(
   2202  1.1    nonaka 		    SM(R92C_TXDW1_MACID, URTWN_MACID_BC) |
   2203  1.1    nonaka 		    SM(R92C_TXDW1_RAID, R92C_RAID_11B));
   2204  1.1    nonaka 
   2205  1.1    nonaka 		/* Force CCK1. */
   2206  1.1    nonaka 		txd->txdw4 |= htole32(R92C_TXDW4_DRVRATE);
   2207  1.1    nonaka 		/* Use 1Mbps */
   2208  1.1    nonaka 		txd->txdw5 |= htole32(SM(R92C_TXDW5_DATARATE, 0));
   2209  1.1    nonaka 	}
   2210  1.1    nonaka 
   2211  1.1    nonaka 	/* Set sequence number */
   2212  1.1    nonaka 	seq = LE_READ_2(&wh->i_seq[0]) >> IEEE80211_SEQ_SEQ_SHIFT;
   2213  1.1    nonaka 	txd->txdseq |= htole16(seq);
   2214  1.1    nonaka 
   2215  1.1    nonaka 	if (!hasqos) {
   2216  1.1    nonaka 		/* Use HW sequence numbering for non-QoS frames. */
   2217  1.1    nonaka 		txd->txdw4  |= htole32(R92C_TXDW4_HWSEQ);
   2218  1.1    nonaka 		txd->txdseq |= htole16(0x8000);		/* WTF? */
   2219  1.1    nonaka 	}
   2220  1.1    nonaka 
   2221  1.1    nonaka 	/* Compute Tx descriptor checksum. */
   2222  1.1    nonaka 	sum = 0;
   2223  1.1    nonaka 	for (i = 0; i < (int)sizeof(*txd) / 2; i++)
   2224  1.1    nonaka 		sum ^= ((uint16_t *)txd)[i];
   2225  1.1    nonaka 	txd->txdsum = sum;	/* NB: already little endian. */
   2226  1.1    nonaka 
   2227  1.1    nonaka 	xferlen = sizeof(*txd) + m->m_pkthdr.len + padsize;
   2228  1.1    nonaka 	m_copydata(m, 0, m->m_pkthdr.len, (char *)&txd[1] + padsize);
   2229  1.1    nonaka 	m_freem(m);
   2230  1.1    nonaka 
   2231  1.1    nonaka 	s = splnet();
   2232  1.1    nonaka 	data->pipe = pipe;
   2233  1.1    nonaka 	usbd_setup_xfer(data->xfer, pipe, data, data->buf, xferlen,
   2234  1.1    nonaka 	    USBD_FORCE_SHORT_XFER | USBD_NO_COPY, URTWN_TX_TIMEOUT,
   2235  1.1    nonaka 	    urtwn_txeof);
   2236  1.1    nonaka 	error = usbd_transfer(data->xfer);
   2237  1.1    nonaka 	if (__predict_false(error != USBD_NORMAL_COMPLETION &&
   2238  1.1    nonaka 	    error != USBD_IN_PROGRESS)) {
   2239  1.1    nonaka 		splx(s);
   2240  1.1    nonaka 		DPRINTFN(DBG_TX, ("%s: %s: transfer failed %d\n",
   2241  1.1    nonaka 		    device_xname(sc->sc_dev), __func__, error));
   2242  1.1    nonaka 		mutex_enter(&sc->sc_tx_mtx);
   2243  1.1    nonaka 		/* Put this Tx buffer back to our free list. */
   2244  1.1    nonaka 		TAILQ_INSERT_TAIL(&sc->tx_free_list, data, next);
   2245  1.1    nonaka 		mutex_exit(&sc->sc_tx_mtx);
   2246  1.1    nonaka 		return (error);
   2247  1.1    nonaka 	}
   2248  1.1    nonaka 	splx(s);
   2249  1.1    nonaka 	ieee80211_free_node(ni);
   2250  1.1    nonaka 	return (0);
   2251  1.1    nonaka }
   2252  1.1    nonaka 
   2253  1.1    nonaka static void
   2254  1.1    nonaka urtwn_start(struct ifnet *ifp)
   2255  1.1    nonaka {
   2256  1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   2257  1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2258  1.1    nonaka 	struct ether_header *eh;
   2259  1.1    nonaka 	struct ieee80211_node *ni;
   2260  1.1    nonaka 	struct mbuf *m;
   2261  1.1    nonaka 
   2262  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2263  1.1    nonaka 
   2264  1.1    nonaka 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
   2265  1.1    nonaka 		return;
   2266  1.1    nonaka 
   2267  1.1    nonaka 	for (;;) {
   2268  1.1    nonaka 		mutex_enter(&sc->sc_tx_mtx);
   2269  1.1    nonaka 		if (TAILQ_EMPTY(&sc->tx_free_list)) {
   2270  1.1    nonaka 			mutex_exit(&sc->sc_tx_mtx);
   2271  1.1    nonaka 			ifp->if_flags |= IFF_OACTIVE;
   2272  1.1    nonaka 			break;
   2273  1.1    nonaka 		}
   2274  1.1    nonaka 		mutex_exit(&sc->sc_tx_mtx);
   2275  1.1    nonaka 
   2276  1.1    nonaka 		/* Send pending management frames first. */
   2277  1.1    nonaka 		IF_DEQUEUE(&ic->ic_mgtq, m);
   2278  1.1    nonaka 		if (m != NULL) {
   2279  1.1    nonaka 			ni = (void *)m->m_pkthdr.rcvif;
   2280  1.1    nonaka 			m->m_pkthdr.rcvif = NULL;
   2281  1.1    nonaka 			goto sendit;
   2282  1.1    nonaka 		}
   2283  1.1    nonaka 		if (ic->ic_state != IEEE80211_S_RUN)
   2284  1.1    nonaka 			break;
   2285  1.1    nonaka 
   2286  1.1    nonaka 		/* Encapsulate and send data frames. */
   2287  1.1    nonaka 		IFQ_DEQUEUE(&ifp->if_snd, m);
   2288  1.1    nonaka 		if (m == NULL)
   2289  1.1    nonaka 			break;
   2290  1.1    nonaka 		if (m->m_len < (int)sizeof(*eh) &&
   2291  1.1    nonaka 		    (m = m_pullup(m, sizeof(*eh))) == NULL) {
   2292  1.1    nonaka 			ifp->if_oerrors++;
   2293  1.1    nonaka 			continue;
   2294  1.1    nonaka 		}
   2295  1.1    nonaka 		eh = mtod(m, struct ether_header *);
   2296  1.1    nonaka 		ni = ieee80211_find_txnode(ic, eh->ether_dhost);
   2297  1.1    nonaka 		if (ni == NULL) {
   2298  1.1    nonaka 			m_freem(m);
   2299  1.1    nonaka 			ifp->if_oerrors++;
   2300  1.1    nonaka 			continue;
   2301  1.1    nonaka 		}
   2302  1.1    nonaka 
   2303  1.1    nonaka 		bpf_mtap(ifp, m);
   2304  1.1    nonaka 
   2305  1.1    nonaka 		if ((m = ieee80211_encap(ic, m, ni)) == NULL) {
   2306  1.1    nonaka 			ieee80211_free_node(ni);
   2307  1.1    nonaka 			ifp->if_oerrors++;
   2308  1.1    nonaka 			continue;
   2309  1.1    nonaka 		}
   2310  1.1    nonaka  sendit:
   2311  1.1    nonaka 		bpf_mtap3(ic->ic_rawbpf, m);
   2312  1.1    nonaka 
   2313  1.1    nonaka 		if (urtwn_tx(sc, m, ni) != 0) {
   2314  1.1    nonaka 			ieee80211_free_node(ni);
   2315  1.1    nonaka 			ifp->if_oerrors++;
   2316  1.1    nonaka 			continue;
   2317  1.1    nonaka 		}
   2318  1.1    nonaka 
   2319  1.1    nonaka 		sc->tx_timer = 5;
   2320  1.1    nonaka 		ifp->if_timer = 1;
   2321  1.1    nonaka 	}
   2322  1.1    nonaka }
   2323  1.1    nonaka 
   2324  1.1    nonaka static void
   2325  1.1    nonaka urtwn_watchdog(struct ifnet *ifp)
   2326  1.1    nonaka {
   2327  1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   2328  1.1    nonaka 
   2329  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2330  1.1    nonaka 
   2331  1.1    nonaka 	ifp->if_timer = 0;
   2332  1.1    nonaka 
   2333  1.1    nonaka 	if (sc->tx_timer > 0) {
   2334  1.1    nonaka 		if (--sc->tx_timer == 0) {
   2335  1.1    nonaka 			aprint_error_dev(sc->sc_dev, "device timeout\n");
   2336  1.1    nonaka 			/* urtwn_init(ifp); XXX needs a process context! */
   2337  1.1    nonaka 			ifp->if_oerrors++;
   2338  1.1    nonaka 			return;
   2339  1.1    nonaka 		}
   2340  1.1    nonaka 		ifp->if_timer = 1;
   2341  1.1    nonaka 	}
   2342  1.1    nonaka 	ieee80211_watchdog(&sc->sc_ic);
   2343  1.1    nonaka }
   2344  1.1    nonaka 
   2345  1.1    nonaka static int
   2346  1.1    nonaka urtwn_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   2347  1.1    nonaka {
   2348  1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   2349  1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   2350  1.1    nonaka 	struct ifaddr *ifa;
   2351  1.1    nonaka 	int s, error = 0;
   2352  1.1    nonaka 
   2353  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: cmd=0x%08lx, data=%p\n",
   2354  1.1    nonaka 	    device_xname(sc->sc_dev), __func__, cmd, data));
   2355  1.1    nonaka 
   2356  1.1    nonaka 	s = splnet();
   2357  1.1    nonaka 
   2358  1.1    nonaka 	switch (cmd) {
   2359  1.1    nonaka 	case SIOCSIFADDR:
   2360  1.1    nonaka 		ifa = (struct ifaddr *)data;
   2361  1.1    nonaka 		ifp->if_flags |= IFF_UP;
   2362  1.1    nonaka #ifdef INET
   2363  1.1    nonaka 		if (ifa->ifa_addr->sa_family == AF_INET)
   2364  1.1    nonaka 			arp_ifinit(&ic->ic_ac, ifa);
   2365  1.1    nonaka #endif
   2366  1.1    nonaka 		/*FALLTHROUGH*/
   2367  1.1    nonaka 	case SIOCSIFFLAGS:
   2368  1.1    nonaka 		if ((error = ifioctl_common(ifp, cmd, data)) != 0)
   2369  1.1    nonaka 			break;
   2370  1.1    nonaka 		switch (ifp->if_flags & (IFF_UP|IFF_RUNNING)) {
   2371  1.1    nonaka 		case IFF_UP|IFF_RUNNING:
   2372  1.1    nonaka 			break;
   2373  1.1    nonaka 		case IFF_UP:
   2374  1.1    nonaka 			urtwn_init(ifp);
   2375  1.1    nonaka 			break;
   2376  1.1    nonaka 		case IFF_RUNNING:
   2377  1.1    nonaka 			urtwn_stop(ifp, 1);
   2378  1.1    nonaka 			break;
   2379  1.1    nonaka 		case 0:
   2380  1.1    nonaka 			break;
   2381  1.1    nonaka 		}
   2382  1.1    nonaka 		break;
   2383  1.1    nonaka 
   2384  1.1    nonaka 	case SIOCADDMULTI:
   2385  1.1    nonaka 	case SIOCDELMULTI:
   2386  1.1    nonaka 		if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
   2387  1.1    nonaka 			/* setup multicast filter, etc */
   2388  1.1    nonaka 			error = 0;
   2389  1.1    nonaka 		}
   2390  1.1    nonaka 		break;
   2391  1.1    nonaka 
   2392  1.1    nonaka 	case SIOCS80211CHANNEL:
   2393  1.1    nonaka 		error = ieee80211_ioctl(ic, cmd, data);
   2394  1.1    nonaka 		if (error == ENETRESET &&
   2395  1.1    nonaka 		    ic->ic_opmode == IEEE80211_M_MONITOR) {
   2396  1.1    nonaka 			if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) ==
   2397  1.1    nonaka 			    (IFF_UP | IFF_RUNNING)) {
   2398  1.1    nonaka 				urtwn_set_chan(sc, ic->ic_ibss_chan,
   2399  1.1    nonaka 				    IEEE80211_HTINFO_2NDCHAN_NONE);
   2400  1.1    nonaka 			}
   2401  1.1    nonaka 			error = 0;
   2402  1.1    nonaka 		}
   2403  1.1    nonaka 		break;
   2404  1.1    nonaka 
   2405  1.1    nonaka 	default:
   2406  1.1    nonaka 		error = ieee80211_ioctl(ic, cmd, data);
   2407  1.1    nonaka 		break;
   2408  1.1    nonaka 	}
   2409  1.1    nonaka 	if (error == ENETRESET) {
   2410  1.1    nonaka 		if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) ==
   2411  1.1    nonaka 		    (IFF_UP | IFF_RUNNING)) {
   2412  1.1    nonaka 			urtwn_init(ifp);
   2413  1.1    nonaka 		}
   2414  1.1    nonaka 		error = 0;
   2415  1.1    nonaka 	}
   2416  1.1    nonaka 
   2417  1.1    nonaka 	splx(s);
   2418  1.1    nonaka 
   2419  1.1    nonaka 	return (error);
   2420  1.1    nonaka }
   2421  1.1    nonaka 
   2422  1.1    nonaka static int
   2423  1.1    nonaka urtwn_power_on(struct urtwn_softc *sc)
   2424  1.1    nonaka {
   2425  1.1    nonaka 	uint32_t reg;
   2426  1.1    nonaka 	int ntries;
   2427  1.1    nonaka 
   2428  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2429  1.1    nonaka 
   2430  1.1    nonaka 	/* Wait for autoload done bit. */
   2431  1.1    nonaka 	for (ntries = 0; ntries < 1000; ntries++) {
   2432  1.1    nonaka 		if (urtwn_read_1(sc, R92C_APS_FSMCO) & R92C_APS_FSMCO_PFM_ALDN)
   2433  1.1    nonaka 			break;
   2434  1.1    nonaka 		DELAY(5);
   2435  1.1    nonaka 	}
   2436  1.1    nonaka 	if (ntries == 1000) {
   2437  1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   2438  1.1    nonaka 		    "timeout waiting for chip autoload\n");
   2439  1.1    nonaka 		return (ETIMEDOUT);
   2440  1.1    nonaka 	}
   2441  1.1    nonaka 
   2442  1.1    nonaka 	/* Unlock ISO/CLK/Power control register. */
   2443  1.1    nonaka 	urtwn_write_1(sc, R92C_RSV_CTRL, 0);
   2444  1.1    nonaka 	/* Move SPS into PWM mode. */
   2445  1.1    nonaka 	urtwn_write_1(sc, R92C_SPS0_CTRL, 0x2b);
   2446  1.1    nonaka 	DELAY(100);
   2447  1.1    nonaka 
   2448  1.1    nonaka 	reg = urtwn_read_1(sc, R92C_LDOV12D_CTRL);
   2449  1.1    nonaka 	if (!(reg & R92C_LDOV12D_CTRL_LDV12_EN)) {
   2450  1.1    nonaka 		urtwn_write_1(sc, R92C_LDOV12D_CTRL,
   2451  1.1    nonaka 		    reg | R92C_LDOV12D_CTRL_LDV12_EN);
   2452  1.1    nonaka 		DELAY(100);
   2453  1.1    nonaka 		urtwn_write_1(sc, R92C_SYS_ISO_CTRL,
   2454  1.1    nonaka 		    urtwn_read_1(sc, R92C_SYS_ISO_CTRL) &
   2455  1.1    nonaka 		    ~R92C_SYS_ISO_CTRL_MD2PP);
   2456  1.1    nonaka 	}
   2457  1.1    nonaka 
   2458  1.1    nonaka 	/* Auto enable WLAN. */
   2459  1.1    nonaka 	urtwn_write_2(sc, R92C_APS_FSMCO,
   2460  1.1    nonaka 	    urtwn_read_2(sc, R92C_APS_FSMCO) | R92C_APS_FSMCO_APFM_ONMAC);
   2461  1.1    nonaka 	for (ntries = 0; ntries < 1000; ntries++) {
   2462  1.1    nonaka 		if (!(urtwn_read_2(sc, R92C_APS_FSMCO) &
   2463  1.1    nonaka 		    R92C_APS_FSMCO_APFM_ONMAC))
   2464  1.1    nonaka 			break;
   2465  1.1    nonaka 		DELAY(5);
   2466  1.1    nonaka 	}
   2467  1.1    nonaka 	if (ntries == 1000) {
   2468  1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   2469  1.1    nonaka 		    "timeout waiting for MAC auto ON\n");
   2470  1.1    nonaka 		return (ETIMEDOUT);
   2471  1.1    nonaka 	}
   2472  1.1    nonaka 
   2473  1.1    nonaka 	/* Enable radio, GPIO and LED functions. */
   2474  1.1    nonaka 	KASSERT((R92C_APS_FSMCO_AFSM_HSUS | R92C_APS_FSMCO_PDN_EN |
   2475  1.1    nonaka 	    R92C_APS_FSMCO_PFM_ALDN) == 0x0812);
   2476  1.1    nonaka 	urtwn_write_2(sc, R92C_APS_FSMCO,
   2477  1.1    nonaka 	    R92C_APS_FSMCO_AFSM_HSUS |
   2478  1.1    nonaka 	    R92C_APS_FSMCO_PDN_EN |
   2479  1.1    nonaka 	    R92C_APS_FSMCO_PFM_ALDN);
   2480  1.1    nonaka 
   2481  1.1    nonaka 	/* Release RF digital isolation. */
   2482  1.1    nonaka 	urtwn_write_2(sc, R92C_SYS_ISO_CTRL,
   2483  1.1    nonaka 	    urtwn_read_2(sc, R92C_SYS_ISO_CTRL) & ~R92C_SYS_ISO_CTRL_DIOR);
   2484  1.1    nonaka 
   2485  1.1    nonaka 	/* Initialize MAC. */
   2486  1.1    nonaka 	urtwn_write_1(sc, R92C_APSD_CTRL,
   2487  1.1    nonaka 	    urtwn_read_1(sc, R92C_APSD_CTRL) & ~R92C_APSD_CTRL_OFF);
   2488  1.1    nonaka 	for (ntries = 0; ntries < 200; ntries++) {
   2489  1.1    nonaka 		if (!(urtwn_read_1(sc, R92C_APSD_CTRL) &
   2490  1.1    nonaka 		    R92C_APSD_CTRL_OFF_STATUS))
   2491  1.1    nonaka 			break;
   2492  1.1    nonaka 		DELAY(5);
   2493  1.1    nonaka 	}
   2494  1.1    nonaka 	if (ntries == 200) {
   2495  1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   2496  1.1    nonaka 		    "timeout waiting for MAC initialization\n");
   2497  1.1    nonaka 		return (ETIMEDOUT);
   2498  1.1    nonaka 	}
   2499  1.1    nonaka 
   2500  1.1    nonaka 	/* Enable MAC DMA/WMAC/SCHEDULE/SEC blocks. */
   2501  1.1    nonaka 	reg = urtwn_read_2(sc, R92C_CR);
   2502  1.1    nonaka 	reg |= R92C_CR_HCI_TXDMA_EN | R92C_CR_HCI_RXDMA_EN |
   2503  1.1    nonaka 	    R92C_CR_TXDMA_EN | R92C_CR_RXDMA_EN | R92C_CR_PROTOCOL_EN |
   2504  1.1    nonaka 	    R92C_CR_SCHEDULE_EN | R92C_CR_MACTXEN | R92C_CR_MACRXEN |
   2505  1.1    nonaka 	    R92C_CR_ENSEC;
   2506  1.1    nonaka 	urtwn_write_2(sc, R92C_CR, reg);
   2507  1.1    nonaka 
   2508  1.1    nonaka 	urtwn_write_1(sc, 0xfe10, 0x19);
   2509  1.1    nonaka 	return (0);
   2510  1.1    nonaka }
   2511  1.1    nonaka 
   2512  1.1    nonaka static int
   2513  1.1    nonaka urtwn_llt_init(struct urtwn_softc *sc)
   2514  1.1    nonaka {
   2515  1.1    nonaka 	int i, error;
   2516  1.1    nonaka 
   2517  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2518  1.1    nonaka 
   2519  1.1    nonaka 	/* Reserve pages [0; R92C_TX_PAGE_COUNT]. */
   2520  1.1    nonaka 	for (i = 0; i < R92C_TX_PAGE_COUNT; i++) {
   2521  1.1    nonaka 		if ((error = urtwn_llt_write(sc, i, i + 1)) != 0)
   2522  1.1    nonaka 			return (error);
   2523  1.1    nonaka 	}
   2524  1.1    nonaka 	/* NB: 0xff indicates end-of-list. */
   2525  1.1    nonaka 	if ((error = urtwn_llt_write(sc, i, 0xff)) != 0)
   2526  1.1    nonaka 		return (error);
   2527  1.1    nonaka 	/*
   2528  1.1    nonaka 	 * Use pages [R92C_TX_PAGE_COUNT + 1; R92C_TXPKTBUF_COUNT - 1]
   2529  1.1    nonaka 	 * as ring buffer.
   2530  1.1    nonaka 	 */
   2531  1.1    nonaka 	for (++i; i < R92C_TXPKTBUF_COUNT - 1; i++) {
   2532  1.1    nonaka 		if ((error = urtwn_llt_write(sc, i, i + 1)) != 0)
   2533  1.1    nonaka 			return (error);
   2534  1.1    nonaka 	}
   2535  1.1    nonaka 	/* Make the last page point to the beginning of the ring buffer. */
   2536  1.1    nonaka 	error = urtwn_llt_write(sc, i, R92C_TX_PAGE_COUNT + 1);
   2537  1.1    nonaka 	return (error);
   2538  1.1    nonaka }
   2539  1.1    nonaka 
   2540  1.1    nonaka static void
   2541  1.1    nonaka urtwn_fw_reset(struct urtwn_softc *sc)
   2542  1.1    nonaka {
   2543  1.1    nonaka 	uint16_t reg;
   2544  1.1    nonaka 	int ntries;
   2545  1.1    nonaka 
   2546  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2547  1.1    nonaka 
   2548  1.1    nonaka 	/* Tell 8051 to reset itself. */
   2549  1.1    nonaka 	urtwn_write_1(sc, R92C_HMETFR + 3, 0x20);
   2550  1.1    nonaka 
   2551  1.1    nonaka 	/* Wait until 8051 resets by itself. */
   2552  1.1    nonaka 	for (ntries = 0; ntries < 100; ntries++) {
   2553  1.1    nonaka 		reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
   2554  1.1    nonaka 		if (!(reg & R92C_SYS_FUNC_EN_CPUEN))
   2555  1.1    nonaka 			return;
   2556  1.1    nonaka 		DELAY(50);
   2557  1.1    nonaka 	}
   2558  1.1    nonaka 	/* Force 8051 reset. */
   2559  1.1    nonaka 	urtwn_write_2(sc, R92C_SYS_FUNC_EN, reg & ~R92C_SYS_FUNC_EN_CPUEN);
   2560  1.1    nonaka }
   2561  1.1    nonaka 
   2562  1.1    nonaka static int
   2563  1.1    nonaka urtwn_fw_loadpage(struct urtwn_softc *sc, int page, uint8_t *buf, int len)
   2564  1.1    nonaka {
   2565  1.1    nonaka 	uint32_t reg;
   2566  1.1    nonaka 	int off, mlen, error = 0;
   2567  1.1    nonaka 
   2568  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: page=%d, buf=%p, len=%d\n",
   2569  1.1    nonaka 	    device_xname(sc->sc_dev), __func__, page, buf, len));
   2570  1.1    nonaka 
   2571  1.1    nonaka 	reg = urtwn_read_4(sc, R92C_MCUFWDL);
   2572  1.1    nonaka 	reg = RW(reg, R92C_MCUFWDL_PAGE, page);
   2573  1.1    nonaka 	urtwn_write_4(sc, R92C_MCUFWDL, reg);
   2574  1.1    nonaka 
   2575  1.1    nonaka 	off = R92C_FW_START_ADDR;
   2576  1.1    nonaka 	while (len > 0) {
   2577  1.1    nonaka 		if (len > 196)
   2578  1.1    nonaka 			mlen = 196;
   2579  1.1    nonaka 		else if (len > 4)
   2580  1.1    nonaka 			mlen = 4;
   2581  1.1    nonaka 		else
   2582  1.1    nonaka 			mlen = 1;
   2583  1.1    nonaka 		error = urtwn_write_region(sc, off, buf, mlen);
   2584  1.1    nonaka 		if (error != 0)
   2585  1.1    nonaka 			break;
   2586  1.1    nonaka 		off += mlen;
   2587  1.1    nonaka 		buf += mlen;
   2588  1.1    nonaka 		len -= mlen;
   2589  1.1    nonaka 	}
   2590  1.1    nonaka 	return (error);
   2591  1.1    nonaka }
   2592  1.1    nonaka 
   2593  1.1    nonaka static int
   2594  1.1    nonaka urtwn_load_firmware(struct urtwn_softc *sc)
   2595  1.1    nonaka {
   2596  1.1    nonaka 	firmware_handle_t fwh;
   2597  1.1    nonaka 	const struct r92c_fw_hdr *hdr;
   2598  1.1    nonaka 	const char *name;
   2599  1.1    nonaka 	u_char *fw, *ptr;
   2600  1.1    nonaka 	size_t len;
   2601  1.1    nonaka 	uint32_t reg;
   2602  1.1    nonaka 	int mlen, ntries, page, error;
   2603  1.1    nonaka 
   2604  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2605  1.1    nonaka 
   2606  1.1    nonaka 	/* Read firmware image from the filesystem. */
   2607  1.1    nonaka 	if ((sc->chip & (URTWN_CHIP_UMC_A_CUT | URTWN_CHIP_92C)) ==
   2608  1.1    nonaka 	    URTWN_CHIP_UMC_A_CUT)
   2609  1.5       riz 		name = "rtl8192cfwU.bin";
   2610  1.1    nonaka 	else
   2611  1.5       riz 		name = "rtl8192cfw.bin";
   2612  1.5       riz 	if ((error = firmware_open("if_urtwn", name, &fwh)) != 0) {
   2613  1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   2614  1.1    nonaka 		    "failed loadfirmware of file %s (error %d)\n", name, error);
   2615  1.1    nonaka 		return (error);
   2616  1.1    nonaka 	}
   2617  1.1    nonaka 	len = firmware_get_size(fwh);
   2618  1.1    nonaka 	fw = firmware_malloc(len);
   2619  1.1    nonaka 	if (fw == NULL) {
   2620  1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   2621  1.1    nonaka 		    "failed to allocate firmware memory\n");
   2622  1.1    nonaka 		firmware_close(fwh);
   2623  1.1    nonaka 		return (ENOMEM);
   2624  1.1    nonaka 	}
   2625  1.1    nonaka 	error = firmware_read(fwh, 0, fw, len);
   2626  1.1    nonaka 	firmware_close(fwh);
   2627  1.1    nonaka 	if (error != 0) {
   2628  1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   2629  1.1    nonaka 		    "failed to read firmware (error %d)\n", error);
   2630  1.1    nonaka 		firmware_free(fw, 0);
   2631  1.1    nonaka 		return (error);
   2632  1.1    nonaka 	}
   2633  1.1    nonaka 
   2634  1.1    nonaka 	ptr = fw;
   2635  1.1    nonaka 	hdr = (const struct r92c_fw_hdr *)ptr;
   2636  1.1    nonaka 	/* Check if there is a valid FW header and skip it. */
   2637  1.1    nonaka 	if ((le16toh(hdr->signature) >> 4) == 0x88c ||
   2638  1.1    nonaka 	    (le16toh(hdr->signature) >> 4) == 0x92c) {
   2639  1.1    nonaka 		DPRINTFN(DBG_INIT, ("%s: %s: FW V%d.%d %02d-%02d %02d:%02d\n",
   2640  1.1    nonaka 		    device_xname(sc->sc_dev), __func__,
   2641  1.1    nonaka 		    le16toh(hdr->version), le16toh(hdr->subversion),
   2642  1.1    nonaka 		    hdr->month, hdr->date, hdr->hour, hdr->minute));
   2643  1.1    nonaka 		ptr += sizeof(*hdr);
   2644  1.1    nonaka 		len -= sizeof(*hdr);
   2645  1.1    nonaka 	}
   2646  1.1    nonaka 
   2647  1.1    nonaka 	if (urtwn_read_1(sc, R92C_MCUFWDL) & 0x80) {
   2648  1.1    nonaka 		urtwn_fw_reset(sc);
   2649  1.1    nonaka 		urtwn_write_1(sc, R92C_MCUFWDL, 0);
   2650  1.1    nonaka 	}
   2651  1.1    nonaka 
   2652  1.1    nonaka 	/* download enabled */
   2653  1.1    nonaka 	urtwn_write_2(sc, R92C_SYS_FUNC_EN,
   2654  1.1    nonaka 	    urtwn_read_2(sc, R92C_SYS_FUNC_EN) |
   2655  1.1    nonaka 	    R92C_SYS_FUNC_EN_CPUEN);
   2656  1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL,
   2657  1.1    nonaka 	    urtwn_read_1(sc, R92C_MCUFWDL) | R92C_MCUFWDL_EN);
   2658  1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL + 2,
   2659  1.1    nonaka 	    urtwn_read_1(sc, R92C_MCUFWDL + 2) & ~0x08);
   2660  1.1    nonaka 
   2661  1.1    nonaka 	/* download firmware */
   2662  1.1    nonaka 	for (page = 0; len > 0; page++) {
   2663  1.1    nonaka 		mlen = MIN(len, R92C_FW_PAGE_SIZE);
   2664  1.1    nonaka 		error = urtwn_fw_loadpage(sc, page, ptr, mlen);
   2665  1.1    nonaka 		if (error != 0) {
   2666  1.1    nonaka 			aprint_error_dev(sc->sc_dev,
   2667  1.1    nonaka 			    "could not load firmware page %d\n", page);
   2668  1.1    nonaka 			goto fail;
   2669  1.1    nonaka 		}
   2670  1.1    nonaka 		ptr += mlen;
   2671  1.1    nonaka 		len -= mlen;
   2672  1.1    nonaka 	}
   2673  1.1    nonaka 
   2674  1.1    nonaka 	/* download disable */
   2675  1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL,
   2676  1.1    nonaka 	    urtwn_read_1(sc, R92C_MCUFWDL) & ~R92C_MCUFWDL_EN);
   2677  1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL + 1, 0);
   2678  1.1    nonaka 
   2679  1.1    nonaka 	/* Wait for checksum report. */
   2680  1.1    nonaka 	for (ntries = 0; ntries < 1000; ntries++) {
   2681  1.1    nonaka 		if (urtwn_read_4(sc, R92C_MCUFWDL) & R92C_MCUFWDL_CHKSUM_RPT)
   2682  1.1    nonaka 			break;
   2683  1.1    nonaka 		DELAY(5);
   2684  1.1    nonaka 	}
   2685  1.1    nonaka 	if (ntries == 1000) {
   2686  1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   2687  1.1    nonaka 		    "timeout waiting for checksum report\n");
   2688  1.1    nonaka 		error = ETIMEDOUT;
   2689  1.1    nonaka 		goto fail;
   2690  1.1    nonaka 	}
   2691  1.1    nonaka 
   2692  1.1    nonaka 	/* Wait for firmware readiness. */
   2693  1.1    nonaka 	reg = urtwn_read_4(sc, R92C_MCUFWDL);
   2694  1.1    nonaka 	reg = (reg & ~R92C_MCUFWDL_WINTINI_RDY) | R92C_MCUFWDL_RDY;
   2695  1.1    nonaka 	urtwn_write_4(sc, R92C_MCUFWDL, reg);
   2696  1.1    nonaka 	for (ntries = 0; ntries < 1000; ntries++) {
   2697  1.1    nonaka 		if (urtwn_read_4(sc, R92C_MCUFWDL) & R92C_MCUFWDL_WINTINI_RDY)
   2698  1.1    nonaka 			break;
   2699  1.1    nonaka 		DELAY(5);
   2700  1.1    nonaka 	}
   2701  1.1    nonaka 	if (ntries == 1000) {
   2702  1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   2703  1.1    nonaka 		    "timeout waiting for firmware readiness\n");
   2704  1.1    nonaka 		error = ETIMEDOUT;
   2705  1.1    nonaka 		goto fail;
   2706  1.1    nonaka 	}
   2707  1.1    nonaka  fail:
   2708  1.1    nonaka 	firmware_free(fw, 0);
   2709  1.1    nonaka 	return (error);
   2710  1.1    nonaka }
   2711  1.1    nonaka 
   2712  1.1    nonaka static int
   2713  1.1    nonaka urtwn_dma_init(struct urtwn_softc *sc)
   2714  1.1    nonaka {
   2715  1.1    nonaka 	int hashq, hasnq, haslq, nqueues, nqpages, nrempages;
   2716  1.1    nonaka 	uint32_t reg;
   2717  1.1    nonaka 	int error;
   2718  1.1    nonaka 
   2719  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2720  1.1    nonaka 
   2721  1.1    nonaka 	/* Initialize LLT table. */
   2722  1.1    nonaka 	error = urtwn_llt_init(sc);
   2723  1.1    nonaka 	if (error != 0)
   2724  1.1    nonaka 		return (error);
   2725  1.1    nonaka 
   2726  1.1    nonaka 	/* Get Tx queues to USB endpoints mapping. */
   2727  1.1    nonaka 	hashq = hasnq = haslq = 0;
   2728  1.1    nonaka 	reg = urtwn_read_2(sc, R92C_USB_EP + 1);
   2729  1.1    nonaka 	DPRINTFN(DBG_INIT, ("%s: %s: USB endpoints mapping 0x%x\n",
   2730  1.1    nonaka 	    device_xname(sc->sc_dev), __func__, reg));
   2731  1.1    nonaka 	if (MS(reg, R92C_USB_EP_HQ) != 0)
   2732  1.1    nonaka 		hashq = 1;
   2733  1.1    nonaka 	if (MS(reg, R92C_USB_EP_NQ) != 0)
   2734  1.1    nonaka 		hasnq = 1;
   2735  1.1    nonaka 	if (MS(reg, R92C_USB_EP_LQ) != 0)
   2736  1.1    nonaka 		haslq = 1;
   2737  1.1    nonaka 	nqueues = hashq + hasnq + haslq;
   2738  1.1    nonaka 	if (nqueues == 0)
   2739  1.1    nonaka 		return (EIO);
   2740  1.1    nonaka 	/* Get the number of pages for each queue. */
   2741  1.1    nonaka 	nqpages = (R92C_TX_PAGE_COUNT - R92C_PUBQ_NPAGES) / nqueues;
   2742  1.1    nonaka 	/* The remaining pages are assigned to the high priority queue. */
   2743  1.1    nonaka 	nrempages = (R92C_TX_PAGE_COUNT - R92C_PUBQ_NPAGES) % nqueues;
   2744  1.1    nonaka 
   2745  1.1    nonaka 	/* Set number of pages for normal priority queue. */
   2746  1.1    nonaka 	urtwn_write_1(sc, R92C_RQPN_NPQ, hasnq ? nqpages : 0);
   2747  1.1    nonaka 	urtwn_write_4(sc, R92C_RQPN,
   2748  1.1    nonaka 	    /* Set number of pages for public queue. */
   2749  1.1    nonaka 	    SM(R92C_RQPN_PUBQ, R92C_PUBQ_NPAGES) |
   2750  1.1    nonaka 	    /* Set number of pages for high priority queue. */
   2751  1.1    nonaka 	    SM(R92C_RQPN_HPQ, hashq ? nqpages + nrempages : 0) |
   2752  1.1    nonaka 	    /* Set number of pages for low priority queue. */
   2753  1.1    nonaka 	    SM(R92C_RQPN_LPQ, haslq ? nqpages : 0) |
   2754  1.1    nonaka 	    /* Load values. */
   2755  1.1    nonaka 	    R92C_RQPN_LD);
   2756  1.1    nonaka 
   2757  1.1    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_BCNQ_BDNY, R92C_TX_PAGE_BOUNDARY);
   2758  1.1    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_MGQ_BDNY, R92C_TX_PAGE_BOUNDARY);
   2759  1.1    nonaka 	urtwn_write_1(sc, R92C_TXPKTBUF_WMAC_LBK_BF_HD, R92C_TX_PAGE_BOUNDARY);
   2760  1.1    nonaka 	urtwn_write_1(sc, R92C_TRXFF_BNDY, R92C_TX_PAGE_BOUNDARY);
   2761  1.1    nonaka 	urtwn_write_1(sc, R92C_TDECTRL + 1, R92C_TX_PAGE_BOUNDARY);
   2762  1.1    nonaka 
   2763  1.1    nonaka 	/* Set queue to USB pipe mapping. */
   2764  1.1    nonaka 	reg = urtwn_read_2(sc, R92C_TRXDMA_CTRL);
   2765  1.1    nonaka 	reg &= ~R92C_TRXDMA_CTRL_QMAP_M;
   2766  1.1    nonaka 	if (nqueues == 1) {
   2767  1.1    nonaka 		if (hashq) {
   2768  1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_HQ;
   2769  1.1    nonaka 		} else if (hasnq) {
   2770  1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_NQ;
   2771  1.1    nonaka 		} else {
   2772  1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_LQ;
   2773  1.1    nonaka 		}
   2774  1.1    nonaka 	} else if (nqueues == 2) {
   2775  1.1    nonaka 		/* All 2-endpoints configs have a high priority queue. */
   2776  1.1    nonaka 		if (!hashq) {
   2777  1.1    nonaka 			return (EIO);
   2778  1.1    nonaka 		}
   2779  1.1    nonaka 		if (hasnq) {
   2780  1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_HQ_NQ;
   2781  1.1    nonaka 		} else {
   2782  1.1    nonaka 			reg |= R92C_TRXDMA_CTRL_QMAP_HQ_LQ;
   2783  1.1    nonaka 		}
   2784  1.1    nonaka 	} else {
   2785  1.1    nonaka 		reg |= R92C_TRXDMA_CTRL_QMAP_3EP;
   2786  1.1    nonaka 	}
   2787  1.1    nonaka 	urtwn_write_2(sc, R92C_TRXDMA_CTRL, reg);
   2788  1.1    nonaka 
   2789  1.1    nonaka 	/* Set Tx/Rx transfer page boundary. */
   2790  1.1    nonaka 	urtwn_write_2(sc, R92C_TRXFF_BNDY + 2, 0x27ff);
   2791  1.1    nonaka 
   2792  1.1    nonaka 	/* Set Tx/Rx transfer page size. */
   2793  1.1    nonaka 	urtwn_write_1(sc, R92C_PBP,
   2794  1.1    nonaka 	    SM(R92C_PBP_PSRX, R92C_PBP_128) | SM(R92C_PBP_PSTX, R92C_PBP_128));
   2795  1.1    nonaka 	return (0);
   2796  1.1    nonaka }
   2797  1.1    nonaka 
   2798  1.1    nonaka static void
   2799  1.1    nonaka urtwn_mac_init(struct urtwn_softc *sc)
   2800  1.1    nonaka {
   2801  1.1    nonaka 	int i;
   2802  1.1    nonaka 
   2803  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2804  1.1    nonaka 
   2805  1.1    nonaka 	/* Write MAC initialization values. */
   2806  1.1    nonaka 	for (i = 0; i < (int)__arraycount(rtl8192cu_mac); i++)
   2807  1.1    nonaka 		urtwn_write_1(sc, rtl8192cu_mac[i].reg, rtl8192cu_mac[i].val);
   2808  1.1    nonaka }
   2809  1.1    nonaka 
   2810  1.1    nonaka static void
   2811  1.1    nonaka urtwn_bb_init(struct urtwn_softc *sc)
   2812  1.1    nonaka {
   2813  1.1    nonaka 	const struct urtwn_bb_prog *prog;
   2814  1.1    nonaka 	uint32_t reg;
   2815  1.1    nonaka 	int i;
   2816  1.1    nonaka 
   2817  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2818  1.1    nonaka 
   2819  1.1    nonaka 	/* Enable BB and RF. */
   2820  1.1    nonaka 	urtwn_write_2(sc, R92C_SYS_FUNC_EN,
   2821  1.1    nonaka 	    urtwn_read_2(sc, R92C_SYS_FUNC_EN) |
   2822  1.1    nonaka 	    R92C_SYS_FUNC_EN_BBRSTB | R92C_SYS_FUNC_EN_BB_GLB_RST |
   2823  1.1    nonaka 	    R92C_SYS_FUNC_EN_DIO_RF);
   2824  1.1    nonaka 
   2825  1.1    nonaka 	urtwn_write_1(sc, R92C_AFE_PLL_CTRL, 0x83);
   2826  1.1    nonaka 	urtwn_write_1(sc, R92C_AFE_PLL_CTRL + 1, 0xdb);
   2827  1.1    nonaka 
   2828  1.1    nonaka 	urtwn_write_1(sc, R92C_RF_CTRL,
   2829  1.1    nonaka 	    R92C_RF_CTRL_EN | R92C_RF_CTRL_RSTB | R92C_RF_CTRL_SDMRSTB);
   2830  1.1    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   2831  1.1    nonaka 	    R92C_SYS_FUNC_EN_USBA | R92C_SYS_FUNC_EN_USBD |
   2832  1.1    nonaka 	    R92C_SYS_FUNC_EN_BB_GLB_RST | R92C_SYS_FUNC_EN_BBRSTB);
   2833  1.1    nonaka 
   2834  1.1    nonaka 	urtwn_write_1(sc, R92C_LDOHCI12_CTRL, 0x0f);
   2835  1.1    nonaka 	urtwn_write_1(sc, 0x15, 0xe9);
   2836  1.1    nonaka 	urtwn_write_1(sc, R92C_AFE_XTAL_CTRL + 1, 0x80);
   2837  1.1    nonaka 
   2838  1.1    nonaka 	/* Select BB programming based on board type. */
   2839  1.1    nonaka 	if (!(sc->chip & URTWN_CHIP_92C)) {
   2840  1.1    nonaka 		if (sc->board_type == R92C_BOARD_TYPE_MINICARD) {
   2841  1.1    nonaka 			prog = &rtl8188ce_bb_prog;
   2842  1.1    nonaka 		} else if (sc->board_type == R92C_BOARD_TYPE_HIGHPA) {
   2843  1.1    nonaka 			prog = &rtl8188ru_bb_prog;
   2844  1.1    nonaka 		} else {
   2845  1.1    nonaka 			prog = &rtl8188cu_bb_prog;
   2846  1.1    nonaka 		}
   2847  1.1    nonaka 	} else {
   2848  1.1    nonaka 		if (sc->board_type == R92C_BOARD_TYPE_MINICARD) {
   2849  1.1    nonaka 			prog = &rtl8192ce_bb_prog;
   2850  1.1    nonaka 		} else {
   2851  1.1    nonaka 			prog = &rtl8192cu_bb_prog;
   2852  1.1    nonaka 		}
   2853  1.1    nonaka 	}
   2854  1.1    nonaka 	/* Write BB initialization values. */
   2855  1.1    nonaka 	for (i = 0; i < prog->count; i++) {
   2856  1.1    nonaka 		/* additional delay depend on registers */
   2857  1.1    nonaka 		switch (prog->regs[i]) {
   2858  1.1    nonaka 		case 0xfe:
   2859  1.1    nonaka 			usbd_delay_ms(sc->sc_udev, 50);
   2860  1.1    nonaka 			break;
   2861  1.1    nonaka 		case 0xfd:
   2862  1.1    nonaka 			usbd_delay_ms(sc->sc_udev, 5);
   2863  1.1    nonaka 			break;
   2864  1.1    nonaka 		case 0xfc:
   2865  1.1    nonaka 			usbd_delay_ms(sc->sc_udev, 1);
   2866  1.1    nonaka 			break;
   2867  1.1    nonaka 		case 0xfb:
   2868  1.1    nonaka 			DELAY(50);
   2869  1.1    nonaka 			break;
   2870  1.1    nonaka 		case 0xfa:
   2871  1.1    nonaka 			DELAY(5);
   2872  1.1    nonaka 			break;
   2873  1.1    nonaka 		case 0xf9:
   2874  1.1    nonaka 			DELAY(1);
   2875  1.1    nonaka 			break;
   2876  1.1    nonaka 		}
   2877  1.1    nonaka 		urtwn_bb_write(sc, prog->regs[i], prog->vals[i]);
   2878  1.1    nonaka 		DELAY(1);
   2879  1.1    nonaka 	}
   2880  1.1    nonaka 
   2881  1.1    nonaka 	if (sc->chip & URTWN_CHIP_92C_1T2R) {
   2882  1.1    nonaka 		/* 8192C 1T only configuration. */
   2883  1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA0_TXINFO);
   2884  1.1    nonaka 		reg = (reg & ~0x00000003) | 0x2;
   2885  1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_TXINFO, reg);
   2886  1.1    nonaka 
   2887  1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA1_TXINFO);
   2888  1.1    nonaka 		reg = (reg & ~0x00300033) | 0x00200022;
   2889  1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA1_TXINFO, reg);
   2890  1.1    nonaka 
   2891  1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_CCK0_AFESETTING);
   2892  1.1    nonaka 		reg = (reg & ~0xff000000) | (0x45 << 24);
   2893  1.1    nonaka 		urtwn_bb_write(sc, R92C_CCK0_AFESETTING, reg);
   2894  1.1    nonaka 
   2895  1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_OFDM0_TRXPATHENA);
   2896  1.1    nonaka 		reg = (reg & ~0x000000ff) | 0x23;
   2897  1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_TRXPATHENA, reg);
   2898  1.1    nonaka 
   2899  1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_OFDM0_AGCPARAM1);
   2900  1.1    nonaka 		reg = (reg & ~0x00000030) | (1 << 4);
   2901  1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCPARAM1, reg);
   2902  1.1    nonaka 
   2903  1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe74);
   2904  1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   2905  1.1    nonaka 		urtwn_bb_write(sc, 0xe74, reg);
   2906  1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe78);
   2907  1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   2908  1.1    nonaka 		urtwn_bb_write(sc, 0xe78, reg);
   2909  1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe7c);
   2910  1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   2911  1.1    nonaka 		urtwn_bb_write(sc, 0xe7c, reg);
   2912  1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe80);
   2913  1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   2914  1.1    nonaka 		urtwn_bb_write(sc, 0xe80, reg);
   2915  1.1    nonaka 		reg = urtwn_bb_read(sc, 0xe88);
   2916  1.1    nonaka 		reg = (reg & ~0x0c000000) | (2 << 26);
   2917  1.1    nonaka 		urtwn_bb_write(sc, 0xe88, reg);
   2918  1.1    nonaka 	}
   2919  1.1    nonaka 
   2920  1.1    nonaka 	/* Write AGC values. */
   2921  1.1    nonaka 	for (i = 0; i < prog->agccount; i++) {
   2922  1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM0_AGCRSSITABLE, prog->agcvals[i]);
   2923  1.1    nonaka 		DELAY(1);
   2924  1.1    nonaka 	}
   2925  1.1    nonaka 
   2926  1.1    nonaka 	if (urtwn_bb_read(sc, R92C_HSSI_PARAM2(0)) &
   2927  1.1    nonaka 	    R92C_HSSI_PARAM2_CCK_HIPWR) {
   2928  1.1    nonaka 		SET(sc->sc_flags, URTWN_FLAG_CCK_HIPWR);
   2929  1.1    nonaka 	}
   2930  1.1    nonaka }
   2931  1.1    nonaka 
   2932  1.1    nonaka static void
   2933  1.1    nonaka urtwn_rf_init(struct urtwn_softc *sc)
   2934  1.1    nonaka {
   2935  1.1    nonaka 	const struct urtwn_rf_prog *prog;
   2936  1.1    nonaka 	uint32_t reg, mask, saved;
   2937  1.1    nonaka 	int i, j, idx;
   2938  1.1    nonaka 
   2939  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   2940  1.1    nonaka 
   2941  1.1    nonaka 	/* Select RF programming based on board type. */
   2942  1.1    nonaka 	if (!(sc->chip & URTWN_CHIP_92C)) {
   2943  1.1    nonaka 		if (sc->board_type == R92C_BOARD_TYPE_MINICARD) {
   2944  1.1    nonaka 			prog = rtl8188ce_rf_prog;
   2945  1.1    nonaka 		} else if (sc->board_type == R92C_BOARD_TYPE_HIGHPA) {
   2946  1.1    nonaka 			prog = rtl8188ru_rf_prog;
   2947  1.1    nonaka 		} else {
   2948  1.1    nonaka 			prog = rtl8188cu_rf_prog;
   2949  1.1    nonaka 		}
   2950  1.1    nonaka 	} else {
   2951  1.1    nonaka 		prog = rtl8192ce_rf_prog;
   2952  1.1    nonaka 	}
   2953  1.1    nonaka 
   2954  1.1    nonaka 	for (i = 0; i < sc->nrxchains; i++) {
   2955  1.1    nonaka 		/* Save RF_ENV control type. */
   2956  1.1    nonaka 		idx = i / 2;
   2957  1.1    nonaka 		mask = 0xffffU << ((i % 2) * 16);
   2958  1.1    nonaka 		saved = urtwn_bb_read(sc, R92C_FPGA0_RFIFACESW(idx)) & mask;
   2959  1.1    nonaka 
   2960  1.1    nonaka 		/* Set RF_ENV enable. */
   2961  1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACEOE(i));
   2962  1.1    nonaka 		reg |= 0x100000;
   2963  1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFIFACEOE(i), reg);
   2964  1.1    nonaka 		DELAY(1);
   2965  1.1    nonaka 
   2966  1.1    nonaka 		/* Set RF_ENV output high. */
   2967  1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACEOE(i));
   2968  1.1    nonaka 		reg |= 0x10;
   2969  1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFIFACEOE(i), reg);
   2970  1.1    nonaka 		DELAY(1);
   2971  1.1    nonaka 
   2972  1.1    nonaka 		/* Set address and data lengths of RF registers. */
   2973  1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_HSSI_PARAM2(i));
   2974  1.1    nonaka 		reg &= ~R92C_HSSI_PARAM2_ADDR_LENGTH;
   2975  1.1    nonaka 		urtwn_bb_write(sc, R92C_HSSI_PARAM2(i), reg);
   2976  1.1    nonaka 		DELAY(1);
   2977  1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_HSSI_PARAM2(i));
   2978  1.1    nonaka 		reg &= ~R92C_HSSI_PARAM2_DATA_LENGTH;
   2979  1.1    nonaka 		urtwn_bb_write(sc, R92C_HSSI_PARAM2(i), reg);
   2980  1.1    nonaka 		DELAY(1);
   2981  1.1    nonaka 
   2982  1.1    nonaka 		/* Write RF initialization values for this chain. */
   2983  1.1    nonaka 		for (j = 0; j < prog[i].count; j++) {
   2984  1.1    nonaka 			if (prog[i].regs[j] >= 0xf9 &&
   2985  1.1    nonaka 			    prog[i].regs[j] <= 0xfe) {
   2986  1.1    nonaka 				/*
   2987  1.1    nonaka 				 * These are fake RF registers offsets that
   2988  1.1    nonaka 				 * indicate a delay is required.
   2989  1.1    nonaka 				 */
   2990  1.1    nonaka 				usbd_delay_ms(sc->sc_udev, 50);
   2991  1.1    nonaka 				continue;
   2992  1.1    nonaka 			}
   2993  1.1    nonaka 			urtwn_rf_write(sc, i, prog[i].regs[j], prog[i].vals[j]);
   2994  1.1    nonaka 			DELAY(1);
   2995  1.1    nonaka 		}
   2996  1.1    nonaka 
   2997  1.1    nonaka 		/* Restore RF_ENV control type. */
   2998  1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACESW(idx)) & ~mask;
   2999  1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFIFACESW(idx), reg | saved);
   3000  1.1    nonaka 	}
   3001  1.1    nonaka 
   3002  1.1    nonaka 	if ((sc->chip & (URTWN_CHIP_UMC_A_CUT | URTWN_CHIP_92C)) ==
   3003  1.1    nonaka 	    URTWN_CHIP_UMC_A_CUT) {
   3004  1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_RX_G1, 0x30255);
   3005  1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_RX_G2, 0x50a00);
   3006  1.1    nonaka 	}
   3007  1.1    nonaka 
   3008  1.1    nonaka 	/* Cache RF register CHNLBW. */
   3009  1.1    nonaka 	for (i = 0; i < 2; i++) {
   3010  1.1    nonaka 		sc->rf_chnlbw[i] = urtwn_rf_read(sc, i, R92C_RF_CHNLBW);
   3011  1.1    nonaka 	}
   3012  1.1    nonaka }
   3013  1.1    nonaka 
   3014  1.1    nonaka static void
   3015  1.1    nonaka urtwn_cam_init(struct urtwn_softc *sc)
   3016  1.1    nonaka {
   3017  1.1    nonaka 	uint32_t content, command;
   3018  1.1    nonaka 	uint8_t idx;
   3019  1.1    nonaka 	int i;
   3020  1.1    nonaka 
   3021  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3022  1.1    nonaka 
   3023  1.1    nonaka 	for (idx = 0; idx < R92C_CAM_ENTRY_COUNT; idx++) {
   3024  1.1    nonaka 		content = (idx & 3)
   3025  1.1    nonaka 		    | (R92C_CAM_ALGO_AES << R92C_CAM_ALGO_S)
   3026  1.1    nonaka 		    | R92C_CAM_VALID;
   3027  1.1    nonaka 
   3028  1.1    nonaka 		command = R92C_CAMCMD_POLLING
   3029  1.1    nonaka 		    | R92C_CAMCMD_WRITE
   3030  1.1    nonaka 		    | R92C_CAM_CTL0(idx);
   3031  1.1    nonaka 
   3032  1.1    nonaka 		urtwn_write_4(sc, R92C_CAMWRITE, content);
   3033  1.1    nonaka 		urtwn_write_4(sc, R92C_CAMCMD, command);
   3034  1.1    nonaka 	}
   3035  1.1    nonaka 
   3036  1.1    nonaka 	for (idx = 0; idx < R92C_CAM_ENTRY_COUNT; idx++) {
   3037  1.1    nonaka 		for (i = 0; i < /* CAM_CONTENT_COUNT */ 8; i++) {
   3038  1.1    nonaka 			if (i == 0) {
   3039  1.1    nonaka 				content = (idx & 3)
   3040  1.1    nonaka 				    | (R92C_CAM_ALGO_AES << R92C_CAM_ALGO_S)
   3041  1.1    nonaka 				    | R92C_CAM_VALID;
   3042  1.1    nonaka 			} else {
   3043  1.1    nonaka 				content = 0;
   3044  1.1    nonaka 			}
   3045  1.1    nonaka 
   3046  1.1    nonaka 			command = R92C_CAMCMD_POLLING
   3047  1.1    nonaka 			    | R92C_CAMCMD_WRITE
   3048  1.1    nonaka 			    | R92C_CAM_CTL0(idx)
   3049  1.1    nonaka 			    | (u_int)i;
   3050  1.1    nonaka 
   3051  1.1    nonaka 			urtwn_write_4(sc, R92C_CAMWRITE, content);
   3052  1.1    nonaka 			urtwn_write_4(sc, R92C_CAMCMD, command);
   3053  1.1    nonaka 		}
   3054  1.1    nonaka 	}
   3055  1.1    nonaka 
   3056  1.1    nonaka 	/* Invalidate all CAM entries. */
   3057  1.1    nonaka 	urtwn_write_4(sc, R92C_CAMCMD, R92C_CAMCMD_POLLING | R92C_CAMCMD_CLR);
   3058  1.1    nonaka }
   3059  1.1    nonaka 
   3060  1.1    nonaka static void
   3061  1.1    nonaka urtwn_pa_bias_init(struct urtwn_softc *sc)
   3062  1.1    nonaka {
   3063  1.1    nonaka 	uint8_t reg;
   3064  1.1    nonaka 	int i;
   3065  1.1    nonaka 
   3066  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3067  1.1    nonaka 
   3068  1.1    nonaka 	for (i = 0; i < sc->nrxchains; i++) {
   3069  1.1    nonaka 		if (sc->pa_setting & (1U << i))
   3070  1.1    nonaka 			continue;
   3071  1.1    nonaka 
   3072  1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_IPA, 0x0f406);
   3073  1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_IPA, 0x4f406);
   3074  1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_IPA, 0x8f406);
   3075  1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_IPA, 0xcf406);
   3076  1.1    nonaka 	}
   3077  1.1    nonaka 	if (!(sc->pa_setting & 0x10)) {
   3078  1.1    nonaka 		reg = urtwn_read_1(sc, 0x16);
   3079  1.1    nonaka 		reg = (reg & ~0xf0) | 0x90;
   3080  1.1    nonaka 		urtwn_write_1(sc, 0x16, reg);
   3081  1.1    nonaka 	}
   3082  1.1    nonaka }
   3083  1.1    nonaka 
   3084  1.1    nonaka static void
   3085  1.1    nonaka urtwn_rxfilter_init(struct urtwn_softc *sc)
   3086  1.1    nonaka {
   3087  1.1    nonaka 
   3088  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3089  1.1    nonaka 
   3090  1.1    nonaka 	/* Initialize Rx filter. */
   3091  1.1    nonaka 	/* TODO: use better filter for monitor mode. */
   3092  1.1    nonaka 	urtwn_write_4(sc, R92C_RCR,
   3093  1.1    nonaka 	    R92C_RCR_AAP | R92C_RCR_APM | R92C_RCR_AM | R92C_RCR_AB |
   3094  1.1    nonaka 	    R92C_RCR_APP_ICV | R92C_RCR_AMF | R92C_RCR_HTC_LOC_CTRL |
   3095  1.1    nonaka 	    R92C_RCR_APP_MIC | R92C_RCR_APP_PHYSTS);
   3096  1.1    nonaka 	/* Accept all multicast frames. */
   3097  1.1    nonaka 	urtwn_write_4(sc, R92C_MAR + 0, 0xffffffff);
   3098  1.1    nonaka 	urtwn_write_4(sc, R92C_MAR + 4, 0xffffffff);
   3099  1.1    nonaka 	/* Accept all management frames. */
   3100  1.1    nonaka 	urtwn_write_2(sc, R92C_RXFLTMAP0, 0xffff);
   3101  1.1    nonaka 	/* Reject all control frames. */
   3102  1.1    nonaka 	urtwn_write_2(sc, R92C_RXFLTMAP1, 0x0000);
   3103  1.1    nonaka 	/* Accept all data frames. */
   3104  1.1    nonaka 	urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
   3105  1.1    nonaka }
   3106  1.1    nonaka 
   3107  1.1    nonaka static void
   3108  1.1    nonaka urtwn_edca_init(struct urtwn_softc *sc)
   3109  1.1    nonaka {
   3110  1.1    nonaka 
   3111  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3112  1.1    nonaka 
   3113  1.1    nonaka 	/* set spec SIFS (used in NAV) */
   3114  1.1    nonaka 	urtwn_write_2(sc, R92C_SPEC_SIFS, 0x100a);
   3115  1.1    nonaka 	urtwn_write_2(sc, R92C_MAC_SPEC_SIFS, 0x100a);
   3116  1.1    nonaka 
   3117  1.1    nonaka 	/* set SIFS CCK/OFDM */
   3118  1.1    nonaka 	urtwn_write_2(sc, R92C_SIFS_CCK, 0x100a);
   3119  1.1    nonaka 	urtwn_write_2(sc, R92C_SIFS_OFDM, 0x100a);
   3120  1.1    nonaka 
   3121  1.1    nonaka 	/* TXOP */
   3122  1.1    nonaka 	urtwn_write_4(sc, R92C_EDCA_BE_PARAM, 0x005ea42b);
   3123  1.1    nonaka 	urtwn_write_4(sc, R92C_EDCA_BK_PARAM, 0x0000a44f);
   3124  1.1    nonaka 	urtwn_write_4(sc, R92C_EDCA_VI_PARAM, 0x005ea324);
   3125  1.1    nonaka 	urtwn_write_4(sc, R92C_EDCA_VO_PARAM, 0x002fa226);
   3126  1.1    nonaka }
   3127  1.1    nonaka 
   3128  1.1    nonaka static void
   3129  1.1    nonaka urtwn_write_txpower(struct urtwn_softc *sc, int chain,
   3130  1.1    nonaka     uint16_t power[URTWN_RIDX_COUNT])
   3131  1.1    nonaka {
   3132  1.1    nonaka 	uint32_t reg;
   3133  1.1    nonaka 
   3134  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: chain=%d\n", device_xname(sc->sc_dev),
   3135  1.1    nonaka 	    __func__, chain));
   3136  1.1    nonaka 
   3137  1.1    nonaka 	/* Write per-CCK rate Tx power. */
   3138  1.1    nonaka 	if (chain == 0) {
   3139  1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_TXAGC_A_CCK1_MCS32);
   3140  1.1    nonaka 		reg = RW(reg, R92C_TXAGC_A_CCK1,  power[0]);
   3141  1.1    nonaka 		urtwn_bb_write(sc, R92C_TXAGC_A_CCK1_MCS32, reg);
   3142  1.1    nonaka 
   3143  1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK11_A_CCK2_11);
   3144  1.1    nonaka 		reg = RW(reg, R92C_TXAGC_A_CCK2,  power[1]);
   3145  1.1    nonaka 		reg = RW(reg, R92C_TXAGC_A_CCK55, power[2]);
   3146  1.1    nonaka 		reg = RW(reg, R92C_TXAGC_A_CCK11, power[3]);
   3147  1.1    nonaka 		urtwn_bb_write(sc, R92C_TXAGC_B_CCK11_A_CCK2_11, reg);
   3148  1.1    nonaka 	} else {
   3149  1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK1_55_MCS32);
   3150  1.1    nonaka 		reg = RW(reg, R92C_TXAGC_B_CCK1,  power[0]);
   3151  1.1    nonaka 		reg = RW(reg, R92C_TXAGC_B_CCK2,  power[1]);
   3152  1.1    nonaka 		reg = RW(reg, R92C_TXAGC_B_CCK55, power[2]);
   3153  1.1    nonaka 		urtwn_bb_write(sc, R92C_TXAGC_B_CCK1_55_MCS32, reg);
   3154  1.1    nonaka 
   3155  1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK11_A_CCK2_11);
   3156  1.1    nonaka 		reg = RW(reg, R92C_TXAGC_B_CCK11, power[3]);
   3157  1.1    nonaka 		urtwn_bb_write(sc, R92C_TXAGC_B_CCK11_A_CCK2_11, reg);
   3158  1.1    nonaka 	}
   3159  1.1    nonaka 	/* Write per-OFDM rate Tx power. */
   3160  1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_RATE18_06(chain),
   3161  1.1    nonaka 	    SM(R92C_TXAGC_RATE06, power[ 4]) |
   3162  1.1    nonaka 	    SM(R92C_TXAGC_RATE09, power[ 5]) |
   3163  1.1    nonaka 	    SM(R92C_TXAGC_RATE12, power[ 6]) |
   3164  1.1    nonaka 	    SM(R92C_TXAGC_RATE18, power[ 7]));
   3165  1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_RATE54_24(chain),
   3166  1.1    nonaka 	    SM(R92C_TXAGC_RATE24, power[ 8]) |
   3167  1.1    nonaka 	    SM(R92C_TXAGC_RATE36, power[ 9]) |
   3168  1.1    nonaka 	    SM(R92C_TXAGC_RATE48, power[10]) |
   3169  1.1    nonaka 	    SM(R92C_TXAGC_RATE54, power[11]));
   3170  1.1    nonaka 	/* Write per-MCS Tx power. */
   3171  1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_MCS03_MCS00(chain),
   3172  1.1    nonaka 	    SM(R92C_TXAGC_MCS00,  power[12]) |
   3173  1.1    nonaka 	    SM(R92C_TXAGC_MCS01,  power[13]) |
   3174  1.1    nonaka 	    SM(R92C_TXAGC_MCS02,  power[14]) |
   3175  1.1    nonaka 	    SM(R92C_TXAGC_MCS03,  power[15]));
   3176  1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_MCS07_MCS04(chain),
   3177  1.1    nonaka 	    SM(R92C_TXAGC_MCS04,  power[16]) |
   3178  1.1    nonaka 	    SM(R92C_TXAGC_MCS05,  power[17]) |
   3179  1.1    nonaka 	    SM(R92C_TXAGC_MCS06,  power[18]) |
   3180  1.1    nonaka 	    SM(R92C_TXAGC_MCS07,  power[19]));
   3181  1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_MCS11_MCS08(chain),
   3182  1.1    nonaka 	    SM(R92C_TXAGC_MCS08,  power[20]) |
   3183  1.1    nonaka 	    SM(R92C_TXAGC_MCS09,  power[21]) |
   3184  1.1    nonaka 	    SM(R92C_TXAGC_MCS10,  power[22]) |
   3185  1.1    nonaka 	    SM(R92C_TXAGC_MCS11,  power[23]));
   3186  1.1    nonaka 	urtwn_bb_write(sc, R92C_TXAGC_MCS15_MCS12(chain),
   3187  1.1    nonaka 	    SM(R92C_TXAGC_MCS12,  power[24]) |
   3188  1.1    nonaka 	    SM(R92C_TXAGC_MCS13,  power[25]) |
   3189  1.1    nonaka 	    SM(R92C_TXAGC_MCS14,  power[26]) |
   3190  1.1    nonaka 	    SM(R92C_TXAGC_MCS15,  power[27]));
   3191  1.1    nonaka }
   3192  1.1    nonaka 
   3193  1.1    nonaka static void
   3194  1.1    nonaka urtwn_get_txpower(struct urtwn_softc *sc, int chain, u_int chan, u_int ht40m,
   3195  1.1    nonaka     uint16_t power[URTWN_RIDX_COUNT])
   3196  1.1    nonaka {
   3197  1.1    nonaka 	struct r92c_rom *rom = &sc->rom;
   3198  1.1    nonaka 	uint16_t cckpow, ofdmpow, htpow, diff, maxpow;
   3199  1.1    nonaka 	const struct urtwn_txpwr *base;
   3200  1.1    nonaka 	int ridx, group;
   3201  1.1    nonaka 
   3202  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: chain=%d, chan=%d\n",
   3203  1.1    nonaka 	    device_xname(sc->sc_dev), __func__, chain, chan));
   3204  1.1    nonaka 
   3205  1.1    nonaka 	/* Determine channel group. */
   3206  1.1    nonaka 	if (chan <= 3) {
   3207  1.1    nonaka 		group = 0;
   3208  1.1    nonaka 	} else if (chan <= 9) {
   3209  1.1    nonaka 		group = 1;
   3210  1.1    nonaka 	} else {
   3211  1.1    nonaka 		group = 2;
   3212  1.1    nonaka 	}
   3213  1.1    nonaka 
   3214  1.1    nonaka 	/* Get original Tx power based on board type and RF chain. */
   3215  1.1    nonaka 	if (!(sc->chip & URTWN_CHIP_92C)) {
   3216  1.1    nonaka 		if (sc->board_type == R92C_BOARD_TYPE_HIGHPA) {
   3217  1.1    nonaka 			base = &rtl8188ru_txagc[chain];
   3218  1.1    nonaka 		} else {
   3219  1.1    nonaka 			base = &rtl8192cu_txagc[chain];
   3220  1.1    nonaka 		}
   3221  1.1    nonaka 	} else {
   3222  1.1    nonaka 		base = &rtl8192cu_txagc[chain];
   3223  1.1    nonaka 	}
   3224  1.1    nonaka 
   3225  1.1    nonaka 	memset(power, 0, URTWN_RIDX_COUNT * sizeof(power[0]));
   3226  1.1    nonaka 	if (sc->regulatory == 0) {
   3227  1.1    nonaka 		for (ridx = 0; ridx <= 3; ridx++) {
   3228  1.1    nonaka 			power[ridx] = base->pwr[0][ridx];
   3229  1.1    nonaka 		}
   3230  1.1    nonaka 	}
   3231  1.1    nonaka 	for (ridx = 4; ridx < URTWN_RIDX_COUNT; ridx++) {
   3232  1.1    nonaka 		if (sc->regulatory == 3) {
   3233  1.1    nonaka 			power[ridx] = base->pwr[0][ridx];
   3234  1.1    nonaka 			/* Apply vendor limits. */
   3235  1.1    nonaka 			if (ht40m != IEEE80211_HTINFO_2NDCHAN_NONE) {
   3236  1.1    nonaka 				maxpow = rom->ht40_max_pwr[group];
   3237  1.1    nonaka 			} else {
   3238  1.1    nonaka 				maxpow = rom->ht20_max_pwr[group];
   3239  1.1    nonaka 			}
   3240  1.1    nonaka 			maxpow = (maxpow >> (chain * 4)) & 0xf;
   3241  1.1    nonaka 			if (power[ridx] > maxpow) {
   3242  1.1    nonaka 				power[ridx] = maxpow;
   3243  1.1    nonaka 			}
   3244  1.1    nonaka 		} else if (sc->regulatory == 1) {
   3245  1.1    nonaka 			if (ht40m == IEEE80211_HTINFO_2NDCHAN_NONE) {
   3246  1.1    nonaka 				power[ridx] = base->pwr[group][ridx];
   3247  1.1    nonaka 			}
   3248  1.1    nonaka 		} else if (sc->regulatory != 2) {
   3249  1.1    nonaka 			power[ridx] = base->pwr[0][ridx];
   3250  1.1    nonaka 		}
   3251  1.1    nonaka 	}
   3252  1.1    nonaka 
   3253  1.1    nonaka 	/* Compute per-CCK rate Tx power. */
   3254  1.1    nonaka 	cckpow = rom->cck_tx_pwr[chain][group];
   3255  1.1    nonaka 	for (ridx = 0; ridx <= 3; ridx++) {
   3256  1.1    nonaka 		power[ridx] += cckpow;
   3257  1.1    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR) {
   3258  1.1    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   3259  1.1    nonaka 		}
   3260  1.1    nonaka 	}
   3261  1.1    nonaka 
   3262  1.1    nonaka 	htpow = rom->ht40_1s_tx_pwr[chain][group];
   3263  1.1    nonaka 	if (sc->ntxchains > 1) {
   3264  1.1    nonaka 		/* Apply reduction for 2 spatial streams. */
   3265  1.1    nonaka 		diff = rom->ht40_2s_tx_pwr_diff[group];
   3266  1.1    nonaka 		diff = (diff >> (chain * 4)) & 0xf;
   3267  1.1    nonaka 		htpow = (htpow > diff) ? htpow - diff : 0;
   3268  1.1    nonaka 	}
   3269  1.1    nonaka 
   3270  1.1    nonaka 	/* Compute per-OFDM rate Tx power. */
   3271  1.1    nonaka 	diff = rom->ofdm_tx_pwr_diff[group];
   3272  1.1    nonaka 	diff = (diff >> (chain * 4)) & 0xf;
   3273  1.1    nonaka 	ofdmpow = htpow + diff;	/* HT->OFDM correction. */
   3274  1.1    nonaka 	for (ridx = 4; ridx <= 11; ridx++) {
   3275  1.1    nonaka 		power[ridx] += ofdmpow;
   3276  1.1    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR) {
   3277  1.1    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   3278  1.1    nonaka 		}
   3279  1.1    nonaka 	}
   3280  1.1    nonaka 
   3281  1.1    nonaka 	/* Compute per-MCS Tx power. */
   3282  1.1    nonaka 	if (ht40m == IEEE80211_HTINFO_2NDCHAN_NONE) {
   3283  1.1    nonaka 		diff = rom->ht20_tx_pwr_diff[group];
   3284  1.1    nonaka 		diff = (diff >> (chain * 4)) & 0xf;
   3285  1.1    nonaka 		htpow += diff;	/* HT40->HT20 correction. */
   3286  1.1    nonaka 	}
   3287  1.1    nonaka 	for (ridx = 12; ridx < URTWN_RIDX_COUNT; ridx++) {
   3288  1.1    nonaka 		power[ridx] += htpow;
   3289  1.1    nonaka 		if (power[ridx] > R92C_MAX_TX_PWR) {
   3290  1.1    nonaka 			power[ridx] = R92C_MAX_TX_PWR;
   3291  1.1    nonaka 		}
   3292  1.1    nonaka 	}
   3293  1.1    nonaka #ifdef URTWN_DEBUG
   3294  1.1    nonaka 	if (urtwn_debug & DBG_RF) {
   3295  1.1    nonaka 		/* Dump per-rate Tx power values. */
   3296  1.1    nonaka 		printf("%s: %s: Tx power for chain %d:\n",
   3297  1.1    nonaka 		    device_xname(sc->sc_dev), __func__, chain);
   3298  1.1    nonaka 		for (ridx = 0; ridx < URTWN_RIDX_COUNT; ridx++) {
   3299  1.1    nonaka 			printf("%s: %s: Rate %d = %u\n",
   3300  1.1    nonaka 			    device_xname(sc->sc_dev), __func__, ridx,
   3301  1.1    nonaka 			    power[ridx]);
   3302  1.1    nonaka 		}
   3303  1.1    nonaka 	}
   3304  1.1    nonaka #endif
   3305  1.1    nonaka }
   3306  1.1    nonaka 
   3307  1.1    nonaka static void
   3308  1.1    nonaka urtwn_set_txpower(struct urtwn_softc *sc, u_int chan, u_int ht40m)
   3309  1.1    nonaka {
   3310  1.1    nonaka 	uint16_t power[URTWN_RIDX_COUNT];
   3311  1.1    nonaka 	int i;
   3312  1.1    nonaka 
   3313  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3314  1.1    nonaka 
   3315  1.1    nonaka 	for (i = 0; i < sc->ntxchains; i++) {
   3316  1.1    nonaka 		/* Compute per-rate Tx power values. */
   3317  1.1    nonaka 		urtwn_get_txpower(sc, i, chan, ht40m, power);
   3318  1.1    nonaka 		/* Write per-rate Tx power values to hardware. */
   3319  1.1    nonaka 		urtwn_write_txpower(sc, i, power);
   3320  1.1    nonaka 	}
   3321  1.1    nonaka }
   3322  1.1    nonaka 
   3323  1.1    nonaka static void
   3324  1.1    nonaka urtwn_set_chan(struct urtwn_softc *sc, struct ieee80211_channel *c, u_int ht40m)
   3325  1.1    nonaka {
   3326  1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   3327  1.1    nonaka 	u_int chan;
   3328  1.1    nonaka 	int i;
   3329  1.1    nonaka 
   3330  1.1    nonaka 	chan = ieee80211_chan2ieee(ic, c);	/* XXX center freq! */
   3331  1.1    nonaka 
   3332  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: chan=%d\n", device_xname(sc->sc_dev),
   3333  1.1    nonaka 	    __func__, chan));
   3334  1.1    nonaka 
   3335  1.1    nonaka 	if (ht40m == IEEE80211_HTINFO_2NDCHAN_ABOVE) {
   3336  1.1    nonaka 		chan += 2;
   3337  1.1    nonaka 	} else if (ht40m == IEEE80211_HTINFO_2NDCHAN_BELOW){
   3338  1.1    nonaka 		chan -= 2;
   3339  1.1    nonaka 	}
   3340  1.1    nonaka 
   3341  1.1    nonaka 	/* Set Tx power for this new channel. */
   3342  1.1    nonaka 	urtwn_set_txpower(sc, chan, ht40m);
   3343  1.1    nonaka 
   3344  1.1    nonaka 	for (i = 0; i < sc->nrxchains; i++) {
   3345  1.1    nonaka 		urtwn_rf_write(sc, i, R92C_RF_CHNLBW,
   3346  1.1    nonaka 		    RW(sc->rf_chnlbw[i], R92C_RF_CHNLBW_CHNL, chan));
   3347  1.1    nonaka 	}
   3348  1.1    nonaka 
   3349  1.1    nonaka 	if (ht40m) {
   3350  1.1    nonaka 		/* Is secondary channel below or above primary? */
   3351  1.1    nonaka 		int prichlo = (ht40m == IEEE80211_HTINFO_2NDCHAN_ABOVE);
   3352  1.1    nonaka 		uint32_t reg;
   3353  1.1    nonaka 
   3354  1.1    nonaka 		urtwn_write_1(sc, R92C_BWOPMODE,
   3355  1.1    nonaka 		    urtwn_read_1(sc, R92C_BWOPMODE) & ~R92C_BWOPMODE_20MHZ);
   3356  1.1    nonaka 
   3357  1.1    nonaka 		reg = urtwn_read_1(sc, R92C_RRSR + 2);
   3358  1.1    nonaka 		reg = (reg & ~0x6f) | (prichlo ? 1 : 2) << 5;
   3359  1.1    nonaka 		urtwn_write_1(sc, R92C_RRSR + 2, (uint8_t)reg);
   3360  1.1    nonaka 
   3361  1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFMOD,
   3362  1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA0_RFMOD) | R92C_RFMOD_40MHZ);
   3363  1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA1_RFMOD,
   3364  1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA1_RFMOD) | R92C_RFMOD_40MHZ);
   3365  1.1    nonaka 
   3366  1.1    nonaka 		/* Set CCK side band. */
   3367  1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_CCK0_SYSTEM);
   3368  1.1    nonaka 		reg = (reg & ~0x00000010) | (prichlo ? 0 : 1) << 4;
   3369  1.1    nonaka 		urtwn_bb_write(sc, R92C_CCK0_SYSTEM, reg);
   3370  1.1    nonaka 
   3371  1.1    nonaka 		reg = urtwn_bb_read(sc, R92C_OFDM1_LSTF);
   3372  1.1    nonaka 		reg = (reg & ~0x00000c00) | (prichlo ? 1 : 2) << 10;
   3373  1.1    nonaka 		urtwn_bb_write(sc, R92C_OFDM1_LSTF, reg);
   3374  1.1    nonaka 
   3375  1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_ANAPARAM2,
   3376  1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA0_ANAPARAM2) &
   3377  1.1    nonaka 		    ~R92C_FPGA0_ANAPARAM2_CBW20);
   3378  1.1    nonaka 
   3379  1.1    nonaka 		reg = urtwn_bb_read(sc, 0x818);
   3380  1.1    nonaka 		reg = (reg & ~0x0c000000) | (prichlo ? 2 : 1) << 26;
   3381  1.1    nonaka 		urtwn_bb_write(sc, 0x818, reg);
   3382  1.1    nonaka 
   3383  1.1    nonaka 		/* Select 40MHz bandwidth. */
   3384  1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
   3385  1.1    nonaka 		    (sc->rf_chnlbw[0] & ~0xfff) | chan);
   3386  1.1    nonaka 	} else {
   3387  1.1    nonaka 		urtwn_write_1(sc, R92C_BWOPMODE,
   3388  1.1    nonaka 		    urtwn_read_1(sc, R92C_BWOPMODE) | R92C_BWOPMODE_20MHZ);
   3389  1.1    nonaka 
   3390  1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFMOD,
   3391  1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA0_RFMOD) & ~R92C_RFMOD_40MHZ);
   3392  1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA1_RFMOD,
   3393  1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA1_RFMOD) & ~R92C_RFMOD_40MHZ);
   3394  1.1    nonaka 
   3395  1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_ANAPARAM2,
   3396  1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA0_ANAPARAM2) |
   3397  1.1    nonaka 		    R92C_FPGA0_ANAPARAM2_CBW20);
   3398  1.1    nonaka 
   3399  1.1    nonaka 		/* Select 20MHz bandwidth. */
   3400  1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
   3401  1.1    nonaka 		    (sc->rf_chnlbw[0] & ~0xfff) | R92C_RF_CHNLBW_BW20 | chan);
   3402  1.1    nonaka 	}
   3403  1.1    nonaka }
   3404  1.1    nonaka 
   3405  1.1    nonaka static void
   3406  1.1    nonaka urtwn_iq_calib(struct urtwn_softc *sc, bool inited)
   3407  1.1    nonaka {
   3408  1.1    nonaka 
   3409  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s: inited=%d\n", device_xname(sc->sc_dev),
   3410  1.1    nonaka 	    __func__, inited));
   3411  1.1    nonaka 
   3412  1.1    nonaka 	/* TODO */
   3413  1.1    nonaka }
   3414  1.1    nonaka 
   3415  1.1    nonaka static void
   3416  1.1    nonaka urtwn_lc_calib(struct urtwn_softc *sc)
   3417  1.1    nonaka {
   3418  1.1    nonaka 	uint32_t rf_ac[2];
   3419  1.1    nonaka 	uint8_t txmode;
   3420  1.1    nonaka 	int i;
   3421  1.1    nonaka 
   3422  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3423  1.1    nonaka 
   3424  1.1    nonaka 	txmode = urtwn_read_1(sc, R92C_OFDM1_LSTF + 3);
   3425  1.1    nonaka 	if ((txmode & 0x70) != 0) {
   3426  1.1    nonaka 		/* Disable all continuous Tx. */
   3427  1.1    nonaka 		urtwn_write_1(sc, R92C_OFDM1_LSTF + 3, txmode & ~0x70);
   3428  1.1    nonaka 
   3429  1.1    nonaka 		/* Set RF mode to standby mode. */
   3430  1.1    nonaka 		for (i = 0; i < sc->nrxchains; i++) {
   3431  1.1    nonaka 			rf_ac[i] = urtwn_rf_read(sc, i, R92C_RF_AC);
   3432  1.1    nonaka 			urtwn_rf_write(sc, i, R92C_RF_AC,
   3433  1.1    nonaka 			    RW(rf_ac[i], R92C_RF_AC_MODE,
   3434  1.1    nonaka 				R92C_RF_AC_MODE_STANDBY));
   3435  1.1    nonaka 		}
   3436  1.1    nonaka 	} else {
   3437  1.1    nonaka 		/* Block all Tx queues. */
   3438  1.1    nonaka 		urtwn_write_1(sc, R92C_TXPAUSE, 0xff);
   3439  1.1    nonaka 	}
   3440  1.1    nonaka 	/* Start calibration. */
   3441  1.1    nonaka 	urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
   3442  1.1    nonaka 	    urtwn_rf_read(sc, 0, R92C_RF_CHNLBW) | R92C_RF_CHNLBW_LCSTART);
   3443  1.1    nonaka 
   3444  1.1    nonaka 	/* Give calibration the time to complete. */
   3445  1.1    nonaka 	usbd_delay_ms(sc->sc_udev, 100);
   3446  1.1    nonaka 
   3447  1.1    nonaka 	/* Restore configuration. */
   3448  1.1    nonaka 	if ((txmode & 0x70) != 0) {
   3449  1.1    nonaka 		/* Restore Tx mode. */
   3450  1.1    nonaka 		urtwn_write_1(sc, R92C_OFDM1_LSTF + 3, txmode);
   3451  1.1    nonaka 		/* Restore RF mode. */
   3452  1.1    nonaka 		for (i = 0; i < sc->nrxchains; i++) {
   3453  1.1    nonaka 			urtwn_rf_write(sc, i, R92C_RF_AC, rf_ac[i]);
   3454  1.1    nonaka 		}
   3455  1.1    nonaka 	} else {
   3456  1.1    nonaka 		/* Unblock all Tx queues. */
   3457  1.1    nonaka 		urtwn_write_1(sc, R92C_TXPAUSE, 0x00);
   3458  1.1    nonaka 	}
   3459  1.1    nonaka }
   3460  1.1    nonaka 
   3461  1.1    nonaka static void
   3462  1.1    nonaka urtwn_temp_calib(struct urtwn_softc *sc)
   3463  1.1    nonaka {
   3464  1.1    nonaka 	int temp;
   3465  1.1    nonaka 
   3466  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3467  1.1    nonaka 
   3468  1.1    nonaka 	if (sc->thcal_state == 0) {
   3469  1.1    nonaka 		/* Start measuring temperature. */
   3470  1.1    nonaka 		DPRINTFN(DBG_RF, ("%s: %s: start measuring temperature\n",
   3471  1.1    nonaka 		    device_xname(sc->sc_dev), __func__));
   3472  1.1    nonaka 		urtwn_rf_write(sc, 0, R92C_RF_T_METER, 0x60);
   3473  1.1    nonaka 		sc->thcal_state = 1;
   3474  1.1    nonaka 		return;
   3475  1.1    nonaka 	}
   3476  1.1    nonaka 	sc->thcal_state = 0;
   3477  1.1    nonaka 
   3478  1.1    nonaka 	/* Read measured temperature. */
   3479  1.1    nonaka 	temp = urtwn_rf_read(sc, 0, R92C_RF_T_METER) & 0x1f;
   3480  1.1    nonaka 	DPRINTFN(DBG_RF, ("%s: %s: temperature=%d\n", device_xname(sc->sc_dev),
   3481  1.1    nonaka 	    __func__, temp));
   3482  1.1    nonaka 	if (temp == 0)	/* Read failed, skip. */
   3483  1.1    nonaka 		return;
   3484  1.1    nonaka 
   3485  1.1    nonaka 	/*
   3486  1.1    nonaka 	 * Redo LC calibration if temperature changed significantly since
   3487  1.1    nonaka 	 * last calibration.
   3488  1.1    nonaka 	 */
   3489  1.1    nonaka 	if (sc->thcal_lctemp == 0) {
   3490  1.1    nonaka 		/* First LC calibration is performed in urtwn_init(). */
   3491  1.1    nonaka 		sc->thcal_lctemp = temp;
   3492  1.1    nonaka 	} else if (abs(temp - sc->thcal_lctemp) > 1) {
   3493  1.1    nonaka 		DPRINTFN(DBG_RF,
   3494  1.1    nonaka 		    ("%s: %s: LC calib triggered by temp: %d -> %d\n",
   3495  1.1    nonaka 		    device_xname(sc->sc_dev), __func__, sc->thcal_lctemp,
   3496  1.1    nonaka 		    temp));
   3497  1.1    nonaka 		urtwn_lc_calib(sc);
   3498  1.1    nonaka 		/* Record temperature of last LC calibration. */
   3499  1.1    nonaka 		sc->thcal_lctemp = temp;
   3500  1.1    nonaka 	}
   3501  1.1    nonaka }
   3502  1.1    nonaka 
   3503  1.1    nonaka static int
   3504  1.1    nonaka urtwn_init(struct ifnet *ifp)
   3505  1.1    nonaka {
   3506  1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   3507  1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   3508  1.1    nonaka 	struct urtwn_rx_data *data;
   3509  1.1    nonaka 	uint32_t reg;
   3510  1.1    nonaka 	int i, error;
   3511  1.1    nonaka 
   3512  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3513  1.1    nonaka 
   3514  1.1    nonaka 	urtwn_stop(ifp, 0);
   3515  1.1    nonaka 
   3516  1.1    nonaka 	mutex_enter(&sc->sc_task_mtx);
   3517  1.1    nonaka 	/* Init host async commands ring. */
   3518  1.1    nonaka 	sc->cmdq.cur = sc->cmdq.next = sc->cmdq.queued = 0;
   3519  1.1    nonaka 	mutex_exit(&sc->sc_task_mtx);
   3520  1.1    nonaka 
   3521  1.1    nonaka 	mutex_enter(&sc->sc_fwcmd_mtx);
   3522  1.1    nonaka 	/* Init firmware commands ring. */
   3523  1.1    nonaka 	sc->fwcur = 0;
   3524  1.1    nonaka 	mutex_exit(&sc->sc_fwcmd_mtx);
   3525  1.1    nonaka 
   3526  1.1    nonaka 	/* Allocate Tx/Rx buffers. */
   3527  1.1    nonaka 	error = urtwn_alloc_rx_list(sc);
   3528  1.1    nonaka 	if (error != 0) {
   3529  1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3530  1.1    nonaka 		    "could not allocate Rx buffers\n");
   3531  1.1    nonaka 		goto fail;
   3532  1.1    nonaka 	}
   3533  1.1    nonaka 	error = urtwn_alloc_tx_list(sc);
   3534  1.1    nonaka 	if (error != 0) {
   3535  1.1    nonaka 		aprint_error_dev(sc->sc_dev,
   3536  1.1    nonaka 		    "could not allocate Tx buffers\n");
   3537  1.1    nonaka 		goto fail;
   3538  1.1    nonaka 	}
   3539  1.1    nonaka 
   3540  1.1    nonaka 	/* Power on adapter. */
   3541  1.1    nonaka 	error = urtwn_power_on(sc);
   3542  1.1    nonaka 	if (error != 0)
   3543  1.1    nonaka 		goto fail;
   3544  1.1    nonaka 
   3545  1.1    nonaka 	/* Initialize DMA. */
   3546  1.1    nonaka 	error = urtwn_dma_init(sc);
   3547  1.1    nonaka 	if (error != 0)
   3548  1.1    nonaka 		goto fail;
   3549  1.1    nonaka 
   3550  1.1    nonaka 	/* Set info size in Rx descriptors (in 64-bit words). */
   3551  1.1    nonaka 	urtwn_write_1(sc, R92C_RX_DRVINFO_SZ, 4);
   3552  1.1    nonaka 
   3553  1.1    nonaka 	/* Init interrupts. */
   3554  1.1    nonaka 	urtwn_write_4(sc, R92C_HISR, 0xffffffff);
   3555  1.1    nonaka 	urtwn_write_4(sc, R92C_HIMR, 0xffffffff);
   3556  1.1    nonaka 
   3557  1.1    nonaka 	/* Set MAC address. */
   3558  1.1    nonaka 	IEEE80211_ADDR_COPY(ic->ic_myaddr, CLLADDR(ifp->if_sadl));
   3559  1.1    nonaka 	urtwn_write_region(sc, R92C_MACID, ic->ic_myaddr, IEEE80211_ADDR_LEN);
   3560  1.1    nonaka 
   3561  1.1    nonaka 	/* Set initial network type. */
   3562  1.1    nonaka 	reg = urtwn_read_4(sc, R92C_CR);
   3563  1.1    nonaka 	switch (ic->ic_opmode) {
   3564  1.1    nonaka 	case IEEE80211_M_STA:
   3565  1.1    nonaka 	default:
   3566  1.1    nonaka 		reg = RW(reg, R92C_CR_NETTYPE, R92C_CR_NETTYPE_INFRA);
   3567  1.1    nonaka 		break;
   3568  1.7  christos 
   3569  1.1    nonaka 	case IEEE80211_M_IBSS:
   3570  1.1    nonaka 		reg = RW(reg, R92C_CR_NETTYPE, R92C_CR_NETTYPE_ADHOC);
   3571  1.1    nonaka 		break;
   3572  1.1    nonaka 	}
   3573  1.1    nonaka 	urtwn_write_4(sc, R92C_CR, reg);
   3574  1.1    nonaka 
   3575  1.1    nonaka 	urtwn_rxfilter_init(sc);
   3576  1.1    nonaka 
   3577  1.1    nonaka 	/* Set response rate */
   3578  1.1    nonaka 	reg = urtwn_read_4(sc, R92C_RRSR);
   3579  1.1    nonaka 	reg = RW(reg, R92C_RRSR_RATE_BITMAP, R92C_RRSR_RATE_CCK_ONLY_1M);
   3580  1.1    nonaka 	urtwn_write_4(sc, R92C_RRSR, reg);
   3581  1.1    nonaka 
   3582  1.1    nonaka 	/* SIFS (used in NAV) */
   3583  1.1    nonaka 	urtwn_write_2(sc, R92C_SPEC_SIFS,
   3584  1.1    nonaka 	    SM(R92C_SPEC_SIFS_CCK, 0x10) | SM(R92C_SPEC_SIFS_OFDM, 0x10));
   3585  1.1    nonaka 
   3586  1.1    nonaka 	/* Set short/long retry limits. */
   3587  1.1    nonaka 	urtwn_write_2(sc, R92C_RL,
   3588  1.1    nonaka 	    SM(R92C_RL_SRL, 0x30) | SM(R92C_RL_LRL, 0x30));
   3589  1.1    nonaka 
   3590  1.1    nonaka 	/* Initialize EDCA parameters. */
   3591  1.1    nonaka 	urtwn_edca_init(sc);
   3592  1.1    nonaka 
   3593  1.1    nonaka 	/* Setup rate fallback. */
   3594  1.1    nonaka 	urtwn_write_4(sc, R92C_DARFRC + 0, 0x00000000);
   3595  1.1    nonaka 	urtwn_write_4(sc, R92C_DARFRC + 4, 0x10080404);
   3596  1.1    nonaka 	urtwn_write_4(sc, R92C_RARFRC + 0, 0x04030201);
   3597  1.1    nonaka 	urtwn_write_4(sc, R92C_RARFRC + 4, 0x08070605);
   3598  1.1    nonaka 
   3599  1.1    nonaka 	urtwn_write_1(sc, R92C_FWHW_TXQ_CTRL,
   3600  1.1    nonaka 	    urtwn_read_1(sc, R92C_FWHW_TXQ_CTRL) |
   3601  1.1    nonaka 	    R92C_FWHW_TXQ_CTRL_AMPDU_RTY_NEW);
   3602  1.1    nonaka 	/* Set ACK timeout. */
   3603  1.1    nonaka 	urtwn_write_1(sc, R92C_ACKTO, 0x40);
   3604  1.1    nonaka 
   3605  1.1    nonaka 	/* Setup USB aggregation. */
   3606  1.1    nonaka 	/* Tx */
   3607  1.1    nonaka 	reg = urtwn_read_4(sc, R92C_TDECTRL);
   3608  1.1    nonaka 	reg = RW(reg, R92C_TDECTRL_BLK_DESC_NUM, 6);
   3609  1.1    nonaka 	urtwn_write_4(sc, R92C_TDECTRL, reg);
   3610  1.1    nonaka 	/* Rx */
   3611  1.1    nonaka 	urtwn_write_1(sc, R92C_TRXDMA_CTRL,
   3612  1.1    nonaka 	    urtwn_read_1(sc, R92C_TRXDMA_CTRL) |
   3613  1.1    nonaka 	      R92C_TRXDMA_CTRL_RXDMA_AGG_EN);
   3614  1.1    nonaka 	urtwn_write_1(sc, R92C_USB_SPECIAL_OPTION,
   3615  1.1    nonaka 	    urtwn_read_1(sc, R92C_USB_SPECIAL_OPTION) &
   3616  1.1    nonaka 	      ~R92C_USB_SPECIAL_OPTION_AGG_EN);
   3617  1.1    nonaka 	urtwn_write_1(sc, R92C_RXDMA_AGG_PG_TH, 48);
   3618  1.1    nonaka 	urtwn_write_1(sc, R92C_USB_DMA_AGG_TO, 4);
   3619  1.1    nonaka 
   3620  1.1    nonaka 	/* Initialize beacon parameters. */
   3621  1.1    nonaka 	urtwn_write_2(sc, R92C_TBTT_PROHIBIT, 0x6404);
   3622  1.1    nonaka 	urtwn_write_1(sc, R92C_DRVERLYINT, 0x05);
   3623  1.1    nonaka 	urtwn_write_1(sc, R92C_BCNDMATIM, 0x02);
   3624  1.1    nonaka 	urtwn_write_2(sc, R92C_BCNTCFG, 0x660f);
   3625  1.1    nonaka 
   3626  1.1    nonaka 	/* Setup AMPDU aggregation. */
   3627  1.1    nonaka 	urtwn_write_4(sc, R92C_AGGLEN_LMT, 0x99997631);	/* MCS7~0 */
   3628  1.1    nonaka 	urtwn_write_1(sc, R92C_AGGR_BREAK_TIME, 0x16);
   3629  1.1    nonaka 	urtwn_write_2(sc, 0x4ca, 0x0708);
   3630  1.1    nonaka 
   3631  1.1    nonaka 	urtwn_write_1(sc, R92C_BCN_MAX_ERR, 0xff);
   3632  1.1    nonaka 	urtwn_write_1(sc, R92C_BCN_CTRL, R92C_BCN_CTRL_DIS_TSF_UDT0);
   3633  1.1    nonaka 
   3634  1.1    nonaka 	/* Load 8051 microcode. */
   3635  1.1    nonaka 	error = urtwn_load_firmware(sc);
   3636  1.1    nonaka 	if (error != 0)
   3637  1.1    nonaka 		goto fail;
   3638  1.1    nonaka 	SET(sc->sc_flags, URTWN_FLAG_FWREADY);
   3639  1.1    nonaka 
   3640  1.1    nonaka 	/* Initialize MAC/BB/RF blocks. */
   3641  1.1    nonaka 	urtwn_mac_init(sc);
   3642  1.1    nonaka 	urtwn_write_4(sc, R92C_RCR,
   3643  1.1    nonaka 	    urtwn_read_4(sc, R92C_RCR) & ~R92C_RCR_ADF);
   3644  1.1    nonaka 	urtwn_bb_init(sc);
   3645  1.1    nonaka 	urtwn_rf_init(sc);
   3646  1.1    nonaka 
   3647  1.1    nonaka 	/* Turn CCK and OFDM blocks on. */
   3648  1.1    nonaka 	reg = urtwn_bb_read(sc, R92C_FPGA0_RFMOD);
   3649  1.1    nonaka 	reg |= R92C_RFMOD_CCK_EN;
   3650  1.1    nonaka 	urtwn_bb_write(sc, R92C_FPGA0_RFMOD, reg);
   3651  1.1    nonaka 	reg = urtwn_bb_read(sc, R92C_FPGA0_RFMOD);
   3652  1.1    nonaka 	reg |= R92C_RFMOD_OFDM_EN;
   3653  1.1    nonaka 	urtwn_bb_write(sc, R92C_FPGA0_RFMOD, reg);
   3654  1.1    nonaka 
   3655  1.1    nonaka 	/* Clear per-station keys table. */
   3656  1.1    nonaka 	urtwn_cam_init(sc);
   3657  1.1    nonaka 
   3658  1.1    nonaka 	/* Enable hardware sequence numbering. */
   3659  1.1    nonaka 	urtwn_write_1(sc, R92C_HWSEQ_CTRL, 0xff);
   3660  1.1    nonaka 
   3661  1.1    nonaka 	/* Perform LO and IQ calibrations. */
   3662  1.1    nonaka 	urtwn_iq_calib(sc, sc->iqk_inited);
   3663  1.1    nonaka 	sc->iqk_inited = true;
   3664  1.1    nonaka 
   3665  1.1    nonaka 	/* Perform LC calibration. */
   3666  1.1    nonaka 	urtwn_lc_calib(sc);
   3667  1.1    nonaka 
   3668  1.1    nonaka 	/* Fix USB interference issue. */
   3669  1.1    nonaka 	urtwn_write_1(sc, 0xfe40, 0xe0);
   3670  1.1    nonaka 	urtwn_write_1(sc, 0xfe41, 0x8d);
   3671  1.1    nonaka 	urtwn_write_1(sc, 0xfe42, 0x80);
   3672  1.1    nonaka 	urtwn_write_4(sc, 0x20c, 0xfd0320);
   3673  1.1    nonaka 
   3674  1.1    nonaka 	urtwn_pa_bias_init(sc);
   3675  1.1    nonaka 
   3676  1.1    nonaka 	if (!(sc->chip & (URTWN_CHIP_92C | URTWN_CHIP_92C_1T2R))) {
   3677  1.1    nonaka 		/* 1T1R */
   3678  1.1    nonaka 		urtwn_bb_write(sc, R92C_FPGA0_RFPARAM(0),
   3679  1.1    nonaka 		    urtwn_bb_read(sc, R92C_FPGA0_RFPARAM(0)) | __BIT(13));
   3680  1.1    nonaka 	}
   3681  1.1    nonaka 
   3682  1.1    nonaka 	/* Initialize GPIO setting. */
   3683  1.1    nonaka 	urtwn_write_1(sc, R92C_GPIO_MUXCFG,
   3684  1.1    nonaka 	    urtwn_read_1(sc, R92C_GPIO_MUXCFG) & ~R92C_GPIO_MUXCFG_ENBT);
   3685  1.1    nonaka 
   3686  1.1    nonaka 	/* Fix for lower temperature. */
   3687  1.1    nonaka 	urtwn_write_1(sc, 0x15, 0xe9);
   3688  1.1    nonaka 
   3689  1.1    nonaka 	/* Set default channel. */
   3690  1.1    nonaka 	ic->ic_bss->ni_chan = ic->ic_ibss_chan;
   3691  1.1    nonaka 	urtwn_set_chan(sc, ic->ic_ibss_chan, IEEE80211_HTINFO_2NDCHAN_NONE);
   3692  1.1    nonaka 
   3693  1.1    nonaka 	/* Queue Rx xfers. */
   3694  1.1    nonaka 	for (i = 0; i < URTWN_RX_LIST_COUNT; i++) {
   3695  1.1    nonaka 		data = &sc->rx_data[i];
   3696  1.1    nonaka 		usbd_setup_xfer(data->xfer, sc->rx_pipe, data, data->buf,
   3697  1.1    nonaka 		    URTWN_RXBUFSZ, USBD_SHORT_XFER_OK | USBD_NO_COPY,
   3698  1.1    nonaka 		    USBD_NO_TIMEOUT, urtwn_rxeof);
   3699  1.1    nonaka 		error = usbd_transfer(data->xfer);
   3700  1.1    nonaka 		if (__predict_false(error != USBD_NORMAL_COMPLETION &&
   3701  1.1    nonaka 		    error != USBD_IN_PROGRESS))
   3702  1.1    nonaka 			goto fail;
   3703  1.1    nonaka 	}
   3704  1.1    nonaka 
   3705  1.1    nonaka 	/* We're ready to go. */
   3706  1.1    nonaka 	ifp->if_flags &= ~IFF_OACTIVE;
   3707  1.1    nonaka 	ifp->if_flags |= IFF_RUNNING;
   3708  1.1    nonaka 
   3709  1.1    nonaka 	if (ic->ic_opmode == IEEE80211_M_MONITOR)
   3710  1.1    nonaka 		ieee80211_new_state(ic, IEEE80211_S_RUN, -1);
   3711  1.1    nonaka 	else
   3712  1.1    nonaka 		ieee80211_new_state(ic, IEEE80211_S_SCAN, -1);
   3713  1.1    nonaka 	return (0);
   3714  1.1    nonaka 
   3715  1.1    nonaka  fail:
   3716  1.1    nonaka 	urtwn_stop(ifp, 1);
   3717  1.1    nonaka 	return (error);
   3718  1.1    nonaka }
   3719  1.1    nonaka 
   3720  1.1    nonaka static void
   3721  1.1    nonaka urtwn_stop(struct ifnet *ifp, int disable)
   3722  1.1    nonaka {
   3723  1.1    nonaka 	struct urtwn_softc *sc = ifp->if_softc;
   3724  1.1    nonaka 	struct ieee80211com *ic = &sc->sc_ic;
   3725  1.1    nonaka 	int i, s;
   3726  1.1    nonaka 
   3727  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3728  1.1    nonaka 
   3729  1.1    nonaka 	sc->tx_timer = 0;
   3730  1.1    nonaka 	ifp->if_timer = 0;
   3731  1.1    nonaka 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   3732  1.1    nonaka 
   3733  1.1    nonaka 	s = splusb();
   3734  1.1    nonaka 	ieee80211_new_state(ic, IEEE80211_S_INIT, -1);
   3735  1.1    nonaka 	urtwn_wait_async(sc);
   3736  1.1    nonaka 	splx(s);
   3737  1.1    nonaka 
   3738  1.1    nonaka 	callout_stop(&sc->sc_scan_to);
   3739  1.1    nonaka 	callout_stop(&sc->sc_calib_to);
   3740  1.1    nonaka 
   3741  1.1    nonaka 	/* Abort Tx. */
   3742  1.1    nonaka 	for (i = 0; i < R92C_MAX_EPOUT; i++) {
   3743  1.1    nonaka 		if (sc->tx_pipe[i] != NULL)
   3744  1.1    nonaka 			usbd_abort_pipe(sc->tx_pipe[i]);
   3745  1.1    nonaka 	}
   3746  1.1    nonaka 
   3747  1.1    nonaka 	/* Stop Rx pipe. */
   3748  1.1    nonaka 	usbd_abort_pipe(sc->rx_pipe);
   3749  1.1    nonaka 
   3750  1.1    nonaka 	/* Free Tx/Rx buffers. */
   3751  1.1    nonaka 	urtwn_free_tx_list(sc);
   3752  1.1    nonaka 	urtwn_free_rx_list(sc);
   3753  1.1    nonaka 
   3754  1.1    nonaka 	if (disable)
   3755  1.1    nonaka 		urtwn_chip_stop(sc);
   3756  1.1    nonaka }
   3757  1.1    nonaka 
   3758  1.1    nonaka static void
   3759  1.1    nonaka urtwn_chip_stop(struct urtwn_softc *sc)
   3760  1.1    nonaka {
   3761  1.1    nonaka 	uint32_t reg;
   3762  1.1    nonaka 	bool disabled = true;
   3763  1.1    nonaka 
   3764  1.1    nonaka 	DPRINTFN(DBG_FN, ("%s: %s\n", device_xname(sc->sc_dev), __func__));
   3765  1.1    nonaka 
   3766  1.1    nonaka 	/*
   3767  1.1    nonaka 	 * RF Off Sequence
   3768  1.1    nonaka 	 */
   3769  1.1    nonaka 	/* Pause MAC TX queue */
   3770  1.1    nonaka 	urtwn_write_1(sc, R92C_TXPAUSE, 0xFF);
   3771  1.1    nonaka 
   3772  1.1    nonaka 	/* Disable RF */
   3773  1.1    nonaka 	urtwn_rf_write(sc, 0, 0, 0);
   3774  1.1    nonaka 
   3775  1.1    nonaka 	urtwn_write_1(sc, R92C_APSD_CTRL, R92C_APSD_CTRL_OFF);
   3776  1.1    nonaka 
   3777  1.1    nonaka 	/* Reset BB state machine */
   3778  1.1    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   3779  1.1    nonaka 	    R92C_SYS_FUNC_EN_USBD |
   3780  1.1    nonaka 	    R92C_SYS_FUNC_EN_USBA |
   3781  1.1    nonaka 	    R92C_SYS_FUNC_EN_BB_GLB_RST);
   3782  1.1    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
   3783  1.1    nonaka 	    R92C_SYS_FUNC_EN_USBD | R92C_SYS_FUNC_EN_USBA);
   3784  1.1    nonaka 
   3785  1.1    nonaka 	/*
   3786  1.1    nonaka 	 * Reset digital sequence
   3787  1.1    nonaka 	 */
   3788  1.1    nonaka 	if (urtwn_read_1(sc, R92C_MCUFWDL) & R92C_MCUFWDL_RDY) {
   3789  1.1    nonaka 		/* Reset MCU ready status */
   3790  1.1    nonaka 		urtwn_write_1(sc, R92C_MCUFWDL, 0);
   3791  1.1    nonaka 		/* If firmware in ram code, do reset */
   3792  1.1    nonaka 		if (ISSET(sc->sc_flags, URTWN_FLAG_FWREADY)) {
   3793  1.1    nonaka 			urtwn_fw_reset(sc);
   3794  1.1    nonaka 			CLR(sc->sc_flags, URTWN_FLAG_FWREADY);
   3795  1.1    nonaka 		}
   3796  1.1    nonaka 	}
   3797  1.1    nonaka 
   3798  1.1    nonaka 	/* Reset MAC and Enable 8051 */
   3799  1.1    nonaka 	urtwn_write_1(sc, R92C_SYS_FUNC_EN + 1, 0x54);
   3800  1.1    nonaka 
   3801  1.1    nonaka 	/* Reset MCU ready status */
   3802  1.1    nonaka 	urtwn_write_1(sc, R92C_MCUFWDL, 0);
   3803  1.1    nonaka 
   3804  1.1    nonaka 	if (disabled) {
   3805  1.1    nonaka 		/* Disable MAC clock */
   3806  1.1    nonaka 		urtwn_write_2(sc, R92C_SYS_CLKR, 0x70A3);
   3807  1.1    nonaka 		/* Disable AFE PLL */
   3808  1.1    nonaka 		urtwn_write_1(sc, R92C_AFE_PLL_CTRL, 0x80);
   3809  1.1    nonaka 		/* Gated AFE DIG_CLOCK */
   3810  1.1    nonaka 		urtwn_write_2(sc, R92C_AFE_XTAL_CTRL, 0x880F);
   3811  1.1    nonaka 		/* Isolated digital to PON */
   3812  1.1    nonaka 		urtwn_write_1(sc, R92C_SYS_ISO_CTRL, 0xF9);
   3813  1.1    nonaka 	}
   3814  1.1    nonaka 
   3815  1.1    nonaka 	/*
   3816  1.1    nonaka 	 * Pull GPIO PIN to balance level and LED control
   3817  1.1    nonaka 	 */
   3818  1.1    nonaka 	/* 1. Disable GPIO[7:0] */
   3819  1.1    nonaka 	urtwn_write_2(sc, R92C_GPIO_PIN_CTRL + 2, 0x0000);
   3820  1.1    nonaka 
   3821  1.1    nonaka 	reg = urtwn_read_4(sc, R92C_GPIO_PIN_CTRL) & ~0x0000ff00;
   3822  1.1    nonaka 	reg |= ((reg << 8) & 0x0000ff00) | 0x00ff0000;
   3823  1.1    nonaka 	urtwn_write_4(sc, R92C_GPIO_PIN_CTRL, reg);
   3824  1.1    nonaka 
   3825  1.1    nonaka         /* Disable GPIO[10:8] */
   3826  1.1    nonaka         urtwn_write_1(sc, R92C_GPIO_MUXCFG + 3, 0x00);
   3827  1.1    nonaka 
   3828  1.1    nonaka 	reg = urtwn_read_2(sc, R92C_GPIO_MUXCFG + 2) & ~0x00f0;
   3829  1.1    nonaka         reg |= (((reg & 0x000f) << 4) | 0x0780);
   3830  1.1    nonaka         urtwn_write_2(sc, R92C_GPIO_PIN_CTRL+2, reg);
   3831  1.1    nonaka 
   3832  1.1    nonaka 	/* Disable LED0 & 1 */
   3833  1.1    nonaka         urtwn_write_2(sc, R92C_LEDCFG0, 0x8080);
   3834  1.1    nonaka 
   3835  1.1    nonaka 	/*
   3836  1.1    nonaka 	 * Reset digital sequence
   3837  1.1    nonaka 	 */
   3838  1.1    nonaka         if (disabled) {
   3839  1.1    nonaka 		/* Disable ELDR clock */
   3840  1.1    nonaka 		urtwn_write_2(sc, R92C_SYS_CLKR, 0x70A3);
   3841  1.1    nonaka 		/* Isolated ELDR to PON */
   3842  1.1    nonaka 		urtwn_write_1(sc, R92C_SYS_ISO_CTRL + 1, 0x82);
   3843  1.1    nonaka 	}
   3844  1.1    nonaka 
   3845  1.1    nonaka 	/*
   3846  1.1    nonaka 	 * Disable analog sequence
   3847  1.1    nonaka 	 */
   3848  1.1    nonaka         if (disabled) {
   3849  1.1    nonaka 		/* Disable A15 power */
   3850  1.1    nonaka                 urtwn_write_1(sc, R92C_LDOA15_CTRL, 0x04);
   3851  1.1    nonaka 		/* Disable digital core power */
   3852  1.1    nonaka                 urtwn_write_1(sc, R92C_LDOV12D_CTRL,
   3853  1.1    nonaka                     urtwn_read_1(sc, R92C_LDOV12D_CTRL) &
   3854  1.1    nonaka 		      ~R92C_LDOV12D_CTRL_LDV12_EN);
   3855  1.1    nonaka         }
   3856  1.1    nonaka 
   3857  1.1    nonaka 	/* Enter PFM mode */
   3858  1.1    nonaka 	urtwn_write_1(sc, R92C_SPS0_CTRL, 0x23);
   3859  1.1    nonaka 
   3860  1.1    nonaka 	/* Set USB suspend */
   3861  1.1    nonaka 	urtwn_write_2(sc, R92C_APS_FSMCO,
   3862  1.1    nonaka 	    R92C_APS_FSMCO_APDM_HOST |
   3863  1.1    nonaka 	    R92C_APS_FSMCO_AFSM_HSUS |
   3864  1.1    nonaka 	    R92C_APS_FSMCO_PFM_ALDN);
   3865  1.1    nonaka 
   3866  1.1    nonaka 	urtwn_write_1(sc, R92C_RSV_CTRL, 0x0E);
   3867  1.1    nonaka }
   3868  1.1    nonaka 
   3869  1.4    nonaka MODULE(MODULE_CLASS_DRIVER, if_urtwn, "bpf");
   3870  1.1    nonaka 
   3871  1.1    nonaka #ifdef _MODULE
   3872  1.1    nonaka #include "ioconf.c"
   3873  1.1    nonaka #endif
   3874  1.1    nonaka 
   3875  1.1    nonaka static int
   3876  1.1    nonaka if_urtwn_modcmd(modcmd_t cmd, void *aux)
   3877  1.1    nonaka {
   3878  1.1    nonaka 	int error = 0;
   3879  1.1    nonaka 
   3880  1.1    nonaka 	switch (cmd) {
   3881  1.1    nonaka 	case MODULE_CMD_INIT:
   3882  1.1    nonaka #ifdef _MODULE
   3883  1.1    nonaka 		error = config_init_component(cfdriver_ioconf_urtwn,
   3884  1.1    nonaka 		    cfattach_ioconf_urtwn, cfdata_ioconf_urtwn);
   3885  1.1    nonaka #endif
   3886  1.1    nonaka 		return (error);
   3887  1.1    nonaka 	case MODULE_CMD_FINI:
   3888  1.1    nonaka #ifdef _MODULE
   3889  1.1    nonaka 		error = config_fini_component(cfdriver_ioconf_urtwn,
   3890  1.1    nonaka 		    cfattach_ioconf_urtwn, cfdata_ioconf_urtwn);
   3891  1.1    nonaka #endif
   3892  1.1    nonaka 		return (error);
   3893  1.1    nonaka 	default:
   3894  1.1    nonaka 		return (ENOTTY);
   3895  1.1    nonaka 	}
   3896  1.1    nonaka }
   3897