Home | History | Annotate | Line # | Download | only in usb
if_urtwnreg.h revision 1.7.2.1
      1  1.7.2.1       snj /*	$NetBSD: if_urtwnreg.h,v 1.7.2.1 2017/04/05 19:54:19 snj Exp $	*/
      2      1.1    nonaka /*	$OpenBSD: if_urtwnreg.h,v 1.3 2010/11/16 18:02:59 damien Exp $	*/
      3      1.1    nonaka 
      4      1.1    nonaka /*-
      5      1.1    nonaka  * Copyright (c) 2010 Damien Bergamini <damien.bergamini (at) free.fr>
      6      1.1    nonaka  *
      7      1.1    nonaka  * Permission to use, copy, modify, and distribute this software for any
      8      1.1    nonaka  * purpose with or without fee is hereby granted, provided that the above
      9      1.1    nonaka  * copyright notice and this permission notice appear in all copies.
     10      1.1    nonaka  *
     11      1.1    nonaka  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     12      1.1    nonaka  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     13      1.1    nonaka  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     14      1.1    nonaka  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     15      1.1    nonaka  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     16      1.1    nonaka  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     17      1.1    nonaka  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     18      1.1    nonaka  */
     19      1.1    nonaka 
     20      1.7    nonaka #define	URTWN_NOISE_FLOOR	-95
     21      1.7    nonaka 
     22      1.1    nonaka #define R92C_MAX_CHAINS	2
     23      1.1    nonaka 
     24      1.1    nonaka /* Maximum number of output pipes is 3. */
     25      1.1    nonaka #define R92C_MAX_EPOUT	3
     26  1.7.2.1       snj #define R92C_MAX_EPIN	3
     27      1.1    nonaka 
     28      1.1    nonaka #define R92C_MAX_TX_PWR	0x3f
     29      1.1    nonaka 
     30      1.1    nonaka #define R92C_PUBQ_NPAGES	231
     31      1.1    nonaka #define R92C_TXPKTBUF_COUNT	256
     32      1.1    nonaka #define R92C_TX_PAGE_COUNT	248
     33      1.1    nonaka #define R92C_TX_PAGE_BOUNDARY	(R92C_TX_PAGE_COUNT + 1)
     34      1.7    nonaka #define R88E_TXPKTBUF_COUNT	177
     35      1.7    nonaka #define R88E_TX_PAGE_COUNT	169
     36      1.7    nonaka #define R88E_TX_PAGE_BOUNDARY	(R88E_TX_PAGE_COUNT + 1)
     37  1.7.2.1       snj #define R92E_TXPKTBUF_COUNT	256
     38  1.7.2.1       snj #define R92E_TX_PAGE_COUNT	243
     39  1.7.2.1       snj #define R92E_TX_PAGE_BOUNDARY	(R92E_TX_PAGE_COUNT + 1)
     40  1.7.2.1       snj #define R92C_TXDESC_SUMSIZE	32
     41      1.1    nonaka 
     42      1.1    nonaka #define R92C_H2C_NBOX	4
     43      1.1    nonaka 
     44      1.1    nonaka /* USB Requests. */
     45      1.1    nonaka #define R92C_REQ_REGS	0x05
     46      1.1    nonaka 
     47      1.1    nonaka /*
     48      1.1    nonaka  * MAC registers.
     49      1.1    nonaka  */
     50      1.1    nonaka /* System Configuration. */
     51      1.1    nonaka #define R92C_SYS_ISO_CTRL		0x000
     52      1.1    nonaka #define R92C_SYS_FUNC_EN		0x002
     53      1.1    nonaka #define R92C_APS_FSMCO			0x004
     54      1.1    nonaka #define R92C_SYS_CLKR			0x008
     55      1.1    nonaka #define R92C_AFE_MISC			0x010
     56      1.1    nonaka #define R92C_SPS0_CTRL			0x011
     57  1.7.2.1       snj #define R92C_SYS_SWR_CTRL2		0x014
     58      1.1    nonaka #define R92C_SPS_OCP_CFG		0x018
     59      1.1    nonaka #define R92C_RSV_CTRL			0x01c
     60      1.1    nonaka #define R92C_RF_CTRL			0x01f
     61      1.1    nonaka #define R92C_LDOA15_CTRL		0x020
     62      1.1    nonaka #define R92C_LDOV12D_CTRL		0x021
     63      1.1    nonaka #define R92C_LDOHCI12_CTRL		0x022
     64      1.1    nonaka #define R92C_LPLDO_CTRL			0x023
     65      1.1    nonaka #define R92C_AFE_XTAL_CTRL		0x024
     66      1.1    nonaka #define R92C_AFE_PLL_CTRL		0x028
     67  1.7.2.1       snj #define R92C_AFE_CTRL3			0x02c
     68      1.1    nonaka #define R92C_EFUSE_CTRL			0x030
     69      1.1    nonaka #define R92C_EFUSE_TEST			0x034
     70      1.1    nonaka #define R92C_PWR_DATA			0x038
     71      1.1    nonaka #define R92C_CAL_TIMER			0x03c
     72      1.1    nonaka #define R92C_ACLK_MON			0x03e
     73      1.1    nonaka #define R92C_GPIO_MUXCFG		0x040
     74      1.1    nonaka #define R92C_GPIO_IO_SEL		0x042
     75      1.1    nonaka #define R92C_MAC_PINMUX_CFG		0x043
     76      1.1    nonaka #define R92C_GPIO_PIN_CTRL		0x044
     77      1.1    nonaka #define R92C_GPIO_INTM			0x048
     78      1.1    nonaka #define R92C_LEDCFG0			0x04c
     79      1.1    nonaka #define R92C_LEDCFG1			0x04d
     80      1.1    nonaka #define R92C_LEDCFG2			0x04e
     81      1.1    nonaka #define R92C_LEDCFG3			0x04f
     82      1.1    nonaka #define R92C_FSIMR			0x050
     83      1.1    nonaka #define R92C_FSISR			0x054
     84      1.1    nonaka #define R92C_HSIMR			0x058
     85      1.1    nonaka #define R92C_HSISR			0x05c
     86  1.7.2.1       snj #define R92C_AFE_CTRL4			0x078
     87      1.1    nonaka #define R92C_MCUFWDL			0x080
     88      1.1    nonaka #define R92C_HMEBOX_EXT(idx)		(0x088 + (idx) * 2)
     89      1.7    nonaka #define R88E_HIMR			0x0b0
     90      1.7    nonaka #define R88E_HISR			0x0b4
     91      1.7    nonaka #define R88E_HIMRE			0x0b8
     92      1.7    nonaka #define R88E_HISRE			0x0bc
     93      1.7    nonaka #define R92C_EFUSE_ACCESS		0x0cf
     94      1.1    nonaka #define R92C_BIST_SCAN			0x0d0
     95      1.1    nonaka #define R92C_BIST_RPT			0x0d4
     96      1.1    nonaka #define R92C_BIST_ROM_RPT		0x0d8
     97      1.1    nonaka #define R92C_USB_SIE_INTF		0x0e0
     98      1.1    nonaka #define R92C_PCIE_MIO_INTF		0x0e4
     99      1.1    nonaka #define R92C_PCIE_MIO_INTD		0x0e8
    100      1.1    nonaka #define R92C_HPON_FSM			0x0ec
    101      1.1    nonaka #define R92C_SYS_CFG			0x0f0
    102      1.1    nonaka /* MAC General Configuration. */
    103      1.1    nonaka #define R92C_CR				0x100
    104      1.4  christos #define R92C_MSR			0x102
    105      1.1    nonaka #define R92C_PBP			0x104
    106      1.1    nonaka #define R92C_TRXDMA_CTRL		0x10c
    107      1.1    nonaka #define R92C_TRXFF_BNDY			0x114
    108      1.1    nonaka #define R92C_TRXFF_STATUS		0x118
    109      1.1    nonaka #define R92C_RXFF_PTR			0x11c
    110      1.1    nonaka #define R92C_HIMR			0x120
    111      1.1    nonaka #define R92C_HISR			0x124
    112      1.1    nonaka #define R92C_HIMRE			0x128
    113      1.1    nonaka #define R92C_HISRE			0x12c
    114      1.1    nonaka #define R92C_CPWM			0x12f
    115      1.1    nonaka #define R92C_FWIMR			0x130
    116      1.1    nonaka #define R92C_FWISR			0x134
    117      1.1    nonaka #define R92C_PKTBUF_DBG_CTRL		0x140
    118      1.1    nonaka #define R92C_PKTBUF_DBG_DATA_L		0x144
    119      1.1    nonaka #define R92C_PKTBUF_DBG_DATA_H		0x148
    120      1.1    nonaka #define R92C_TC0_CTRL(i)		(0x150 + (i) * 4)
    121      1.1    nonaka #define R92C_TCUNIT_BASE		0x164
    122      1.1    nonaka #define R92C_MBIST_START		0x174
    123      1.1    nonaka #define R92C_MBIST_DONE			0x178
    124      1.1    nonaka #define R92C_MBIST_FAIL			0x17c
    125      1.1    nonaka #define R92C_C2HEVT_MSG_NORMAL		0x1a0
    126      1.1    nonaka #define R92C_C2HEVT_MSG_TEST		0x1b8
    127      1.1    nonaka #define R92C_C2HEVT_CLEAR		0x1bf
    128      1.1    nonaka #define R92C_MCUTST_1			0x1c0
    129      1.1    nonaka #define R92C_FMETHR			0x1c8
    130      1.1    nonaka #define R92C_HMETFR			0x1cc
    131      1.1    nonaka #define R92C_HMEBOX(idx)		(0x1d0 + (idx) * 4)
    132      1.1    nonaka #define R92C_LLT_INIT			0x1e0
    133      1.1    nonaka #define R92C_BB_ACCESS_CTRL		0x1e8
    134      1.1    nonaka #define R92C_BB_ACCESS_DATA		0x1ec
    135      1.7    nonaka #define R88E_HMEBOX_EXT(idx)		(0x1f0 + (idx) * 4)
    136  1.7.2.1       snj #define R92E_HMEBOX_EXT(idx)		(0x1f0 + (idx) * 4)
    137      1.1    nonaka /* Tx DMA Configuration. */
    138      1.1    nonaka #define R92C_RQPN			0x200
    139      1.1    nonaka #define R92C_FIFOPAGE			0x204
    140      1.1    nonaka #define R92C_TDECTRL			0x208
    141      1.1    nonaka #define R92C_TXDMA_OFFSET_CHK		0x20c
    142      1.1    nonaka #define R92C_TXDMA_STATUS		0x210
    143      1.1    nonaka #define R92C_RQPN_NPQ			0x214
    144      1.1    nonaka /* Rx DMA Configuration. */
    145      1.1    nonaka #define R92C_RXDMA_AGG_PG_TH		0x280
    146      1.1    nonaka #define R92C_RXPKT_NUM			0x284
    147      1.1    nonaka #define R92C_RXDMA_STATUS		0x288
    148      1.1    nonaka /* Protocol Configuration. */
    149      1.1    nonaka #define R92C_FWHW_TXQ_CTRL		0x420
    150      1.1    nonaka #define R92C_HWSEQ_CTRL			0x423
    151      1.1    nonaka #define R92C_TXPKTBUF_BCNQ_BDNY		0x424
    152      1.1    nonaka #define R92C_TXPKTBUF_MGQ_BDNY		0x425
    153      1.1    nonaka #define R92C_SPEC_SIFS			0x428
    154      1.1    nonaka #define R92C_RL				0x42a
    155      1.1    nonaka #define R92C_DARFRC			0x430
    156      1.1    nonaka #define R92C_RARFRC			0x438
    157      1.1    nonaka #define R92C_RRSR			0x440
    158      1.1    nonaka #define R92C_ARFR(i)			(0x444 + (i) * 4)
    159      1.1    nonaka #define R92C_AGGLEN_LMT			0x458
    160      1.1    nonaka #define R92C_AMPDU_MIN_SPACE		0x45c
    161      1.1    nonaka #define R92C_TXPKTBUF_WMAC_LBK_BF_HD	0x45d
    162      1.1    nonaka #define R92C_FAST_EDCA_CTRL		0x460
    163      1.1    nonaka #define R92C_RD_RESP_PKT_TH		0x463
    164      1.1    nonaka #define R92C_INIRTS_RATE_SEL		0x480
    165      1.1    nonaka #define R92C_INIDATA_RATE_SEL(macid)	(0x484 + (macid))
    166      1.7    nonaka #define R92C_MAX_AGGR_NUM		0x4ca
    167      1.1    nonaka #define R92C_PROT_MODE_CTRL		0x4c8
    168      1.1    nonaka #define R92C_BAR_MODE_CTRL		0x4cc
    169      1.1    nonaka /* EDCA Configuration. */
    170      1.1    nonaka #define R92C_EDCA_VO_PARAM		0x500
    171      1.1    nonaka #define R92C_EDCA_VI_PARAM		0x504
    172      1.1    nonaka #define R92C_EDCA_BE_PARAM		0x508
    173      1.1    nonaka #define R92C_EDCA_BK_PARAM		0x50c
    174      1.1    nonaka #define R92C_BCNTCFG			0x510
    175      1.1    nonaka #define R92C_PIFS			0x512
    176      1.1    nonaka #define R92C_RDG_PIFS			0x513
    177      1.1    nonaka #define R92C_SIFS_CCK			0x514
    178      1.1    nonaka #define R92C_SIFS_OFDM			0x516
    179      1.1    nonaka #define R92C_AGGR_BREAK_TIME		0x51a
    180      1.1    nonaka #define R92C_SLOT			0x51b
    181      1.1    nonaka #define R92C_TX_PTCL_CTRL		0x520
    182      1.1    nonaka #define R92C_TXPAUSE			0x522
    183      1.1    nonaka #define R92C_DIS_TXREQ_CLR		0x523
    184      1.1    nonaka #define R92C_RD_CTRL			0x524
    185      1.1    nonaka #define R92C_TBTT_PROHIBIT		0x540
    186      1.1    nonaka #define R92C_RD_NAV_NXT			0x544
    187      1.1    nonaka #define R92C_NAV_PROT_LEN		0x546
    188      1.1    nonaka #define R92C_BCN_CTRL			0x550
    189      1.1    nonaka #define R92C_USTIME_TSF			0x551
    190      1.1    nonaka #define R92C_MBID_NUM			0x552
    191      1.1    nonaka #define R92C_DUAL_TSF_RST		0x553
    192      1.1    nonaka #define R92C_BCN_INTERVAL		0x554
    193      1.1    nonaka #define R92C_DRVERLYINT			0x558
    194      1.1    nonaka #define R92C_BCNDMATIM			0x559
    195      1.1    nonaka #define R92C_ATIMWND			0x55a
    196      1.1    nonaka #define R92C_BCN_MAX_ERR		0x55d
    197      1.1    nonaka #define R92C_RXTSF_OFFSET_CCK		0x55e
    198      1.1    nonaka #define R92C_RXTSF_OFFSET_OFDM		0x55f
    199      1.1    nonaka #define R92C_TSFTR			0x560
    200      1.1    nonaka #define R92C_INIT_TSFTR			0x564
    201      1.1    nonaka #define R92C_PSTIMER			0x580
    202      1.1    nonaka #define R92C_TIMER0			0x584
    203      1.1    nonaka #define R92C_TIMER1			0x588
    204      1.1    nonaka #define R92C_ACMHWCTRL			0x5c0
    205      1.1    nonaka #define R92C_ACMRSTCTRL			0x5c1
    206      1.1    nonaka #define R92C_ACMAVG			0x5c2
    207      1.1    nonaka #define R92C_VO_ADMTIME			0x5c4
    208      1.1    nonaka #define R92C_VI_ADMTIME			0x5c6
    209      1.1    nonaka #define R92C_BE_ADMTIME			0x5c8
    210      1.1    nonaka #define R92C_EDCA_RANDOM_GEN		0x5cc
    211      1.1    nonaka #define R92C_SCH_TXCMD			0x5d0
    212      1.1    nonaka /* WMAC Configuration. */
    213      1.1    nonaka #define R92C_APSD_CTRL			0x600
    214      1.1    nonaka #define R92C_BWOPMODE			0x603
    215      1.3  christos #define R92C_TCR			0x604
    216      1.1    nonaka #define R92C_RCR			0x608
    217      1.3  christos #define R92C_RX_PKT_LIMIT		0x60c
    218      1.3  christos #define R92C_RX_DLK_TIME		0x60d
    219      1.1    nonaka #define R92C_RX_DRVINFO_SZ		0x60f
    220      1.1    nonaka #define R92C_MACID			0x610
    221      1.1    nonaka #define R92C_BSSID			0x618
    222      1.1    nonaka #define R92C_MAR			0x620
    223      1.3  christos #define R92C_MBIDCAMCFG			0x628
    224      1.3  christos #define R92C_USTIME_EDCA		0x638
    225      1.1    nonaka #define R92C_MAC_SPEC_SIFS		0x63a
    226      1.1    nonaka #define R92C_R2T_SIFS			0x63c
    227      1.1    nonaka #define R92C_T2T_SIFS			0x63e
    228      1.1    nonaka #define R92C_ACKTO			0x640
    229      1.3  christos #define R92C_CTS2TO			0x641
    230      1.3  christos #define R92C_EIFS			0x642
    231      1.3  christos #define R92C_NAV_CTRL			0x650
    232      1.3  christos #define R92C_BACAMCMD			0x654
    233      1.3  christos #define R92C_BACAMCONTENT		0x658
    234      1.3  christos #define R92C_LBDLY			0x660
    235      1.3  christos #define R92C_FWDLY			0x661
    236      1.3  christos #define R92C_RXERR_RPT			0x664
    237      1.3  christos #define R92C_WMAC_TRXPTCL_CTL		0x668
    238      1.1    nonaka #define R92C_CAMCMD			0x670
    239      1.1    nonaka #define R92C_CAMWRITE			0x674
    240      1.1    nonaka #define R92C_CAMREAD			0x678
    241      1.1    nonaka #define R92C_CAMDBG			0x67c
    242      1.1    nonaka #define R92C_SECCFG			0x680
    243      1.3  christos #define R92C_WOW_CTRL			0x690
    244      1.3  christos #define R92C_PSSTATUS			0x691
    245      1.3  christos #define R92C_PS_RX_INFO			0x692
    246      1.3  christos #define R92C_LPNAV_CTRL			0x694
    247      1.3  christos #define R92C_WKFMCAM_CMD		0x698
    248      1.3  christos #define R92C_WKFMCAM_RWD		0x69c
    249      1.1    nonaka #define R92C_RXFLTMAP0			0x6a0
    250      1.1    nonaka #define R92C_RXFLTMAP1			0x6a2
    251      1.1    nonaka #define R92C_RXFLTMAP2			0x6a4
    252      1.3  christos #define R92C_BCN_PSR_RPT		0x6a8
    253      1.3  christos #define R92C_CALB32K_CTRL		0x6ac
    254      1.3  christos #define R92C_PKT_MON_CTRL		0x6b4
    255      1.3  christos #define R92C_BT_COEX_TABLE		0x6c0
    256      1.3  christos #define R92C_WMAC_RESP_TXINFO		0x6d8
    257      1.1    nonaka 
    258      1.1    nonaka /* Bits for R92C_SYS_ISO_CTRL. */
    259      1.1    nonaka #define R92C_SYS_ISO_CTRL_MD2PP		0x0001
    260      1.1    nonaka #define R92C_SYS_ISO_CTRL_UA2USB	0x0002
    261      1.1    nonaka #define R92C_SYS_ISO_CTRL_UD2CORE	0x0004
    262      1.1    nonaka #define R92C_SYS_ISO_CTRL_PA2PCIE	0x0008
    263      1.1    nonaka #define R92C_SYS_ISO_CTRL_PD2CORE	0x0010
    264      1.1    nonaka #define R92C_SYS_ISO_CTRL_IP2MAC	0x0020
    265      1.1    nonaka #define R92C_SYS_ISO_CTRL_DIOP		0x0040
    266      1.1    nonaka #define R92C_SYS_ISO_CTRL_DIOE		0x0080
    267      1.1    nonaka #define R92C_SYS_ISO_CTRL_EB2CORE	0x0100
    268      1.1    nonaka #define R92C_SYS_ISO_CTRL_DIOR		0x0200
    269      1.1    nonaka #define R92C_SYS_ISO_CTRL_PWC_EV25V	0x4000
    270      1.1    nonaka #define R92C_SYS_ISO_CTRL_PWC_EV12V	0x8000
    271      1.1    nonaka 
    272      1.1    nonaka /* Bits for R92C_SYS_FUNC_EN. */
    273      1.1    nonaka #define R92C_SYS_FUNC_EN_BBRSTB		0x0001
    274      1.1    nonaka #define R92C_SYS_FUNC_EN_BB_GLB_RST	0x0002
    275      1.1    nonaka #define R92C_SYS_FUNC_EN_USBA		0x0004
    276      1.1    nonaka #define R92C_SYS_FUNC_EN_UPLL		0x0008
    277      1.1    nonaka #define R92C_SYS_FUNC_EN_USBD		0x0010
    278      1.1    nonaka #define R92C_SYS_FUNC_EN_DIO_PCIE	0x0020
    279      1.1    nonaka #define R92C_SYS_FUNC_EN_PCIEA		0x0040
    280      1.1    nonaka #define R92C_SYS_FUNC_EN_PPLL		0x0080
    281      1.1    nonaka #define R92C_SYS_FUNC_EN_PCIED		0x0100
    282      1.1    nonaka #define R92C_SYS_FUNC_EN_DIOE		0x0200
    283      1.1    nonaka #define R92C_SYS_FUNC_EN_CPUEN		0x0400
    284      1.1    nonaka #define R92C_SYS_FUNC_EN_DCORE		0x0800
    285      1.1    nonaka #define R92C_SYS_FUNC_EN_ELDR		0x1000
    286      1.1    nonaka #define R92C_SYS_FUNC_EN_DIO_RF		0x2000
    287      1.1    nonaka #define R92C_SYS_FUNC_EN_HWPDN		0x4000
    288      1.1    nonaka #define R92C_SYS_FUNC_EN_MREGEN		0x8000
    289      1.1    nonaka 
    290      1.1    nonaka /* Bits for R92C_APS_FSMCO. */
    291      1.1    nonaka #define R92C_APS_FSMCO_PFM_LDALL	0x00000001
    292      1.1    nonaka #define R92C_APS_FSMCO_PFM_ALDN		0x00000002
    293      1.1    nonaka #define R92C_APS_FSMCO_PFM_LDKP		0x00000004
    294      1.1    nonaka #define R92C_APS_FSMCO_PFM_WOWL		0x00000008
    295      1.1    nonaka #define R92C_APS_FSMCO_PDN_EN		0x00000010
    296      1.1    nonaka #define R92C_APS_FSMCO_PDN_PL		0x00000020
    297      1.1    nonaka #define R92C_APS_FSMCO_APFM_ONMAC	0x00000100
    298      1.1    nonaka #define R92C_APS_FSMCO_APFM_OFF		0x00000200
    299      1.1    nonaka #define R92C_APS_FSMCO_APFM_RSM		0x00000400
    300      1.1    nonaka #define R92C_APS_FSMCO_AFSM_HSUS	0x00000800
    301      1.1    nonaka #define R92C_APS_FSMCO_AFSM_PCIE	0x00001000
    302      1.1    nonaka #define R92C_APS_FSMCO_APDM_MAC		0x00002000
    303      1.1    nonaka #define R92C_APS_FSMCO_APDM_HOST	0x00004000
    304      1.1    nonaka #define R92C_APS_FSMCO_APDM_HPDN	0x00008000
    305      1.1    nonaka #define R92C_APS_FSMCO_RDY_MACON	0x00010000
    306      1.1    nonaka #define R92C_APS_FSMCO_SUS_HOST		0x00020000
    307      1.1    nonaka #define R92C_APS_FSMCO_ROP_ALD		0x00100000
    308      1.1    nonaka #define R92C_APS_FSMCO_ROP_PWR		0x00200000
    309      1.1    nonaka #define R92C_APS_FSMCO_ROP_SPS		0x00400000
    310      1.1    nonaka #define R92C_APS_FSMCO_SOP_MRST		0x02000000
    311      1.1    nonaka #define R92C_APS_FSMCO_SOP_FUSE		0x04000000
    312      1.1    nonaka #define R92C_APS_FSMCO_SOP_ABG		0x08000000
    313      1.1    nonaka #define R92C_APS_FSMCO_SOP_AMB		0x10000000
    314      1.1    nonaka #define R92C_APS_FSMCO_SOP_RCK		0x20000000
    315      1.1    nonaka #define R92C_APS_FSMCO_SOP_A8M		0x40000000
    316      1.1    nonaka #define R92C_APS_FSMCO_XOP_BTCK		0x80000000
    317      1.1    nonaka 
    318      1.1    nonaka /* Bits for R92C_SYS_CLKR. */
    319      1.1    nonaka #define R92C_SYS_CLKR_ANAD16V_EN	0x00000001
    320      1.1    nonaka #define R92C_SYS_CLKR_ANA8M		0x00000002
    321      1.1    nonaka #define R92C_SYS_CLKR_MACSLP		0x00000010
    322      1.1    nonaka #define R92C_SYS_CLKR_LOADER_EN		0x00000020
    323      1.1    nonaka #define R92C_SYS_CLKR_80M_SSC_DIS	0x00000080
    324      1.1    nonaka #define R92C_SYS_CLKR_80M_SSC_EN_HO	0x00000100
    325      1.1    nonaka #define R92C_SYS_CLKR_PHY_SSC_RSTB	0x00000200
    326      1.1    nonaka #define R92C_SYS_CLKR_SEC_EN		0x00000400
    327      1.1    nonaka #define R92C_SYS_CLKR_MAC_EN		0x00000800
    328      1.1    nonaka #define R92C_SYS_CLKR_SYS_EN		0x00001000
    329      1.1    nonaka #define R92C_SYS_CLKR_RING_EN		0x00002000
    330      1.1    nonaka 
    331      1.1    nonaka /* Bits for R92C_RF_CTRL. */
    332      1.1    nonaka #define R92C_RF_CTRL_EN		0x01
    333      1.1    nonaka #define R92C_RF_CTRL_RSTB	0x02
    334      1.1    nonaka #define R92C_RF_CTRL_SDMRSTB	0x04
    335      1.1    nonaka 
    336      1.1    nonaka /* Bits for R92C_LDOV12D_CTRL. */
    337      1.1    nonaka #define R92C_LDOV12D_CTRL_LDV12_EN	0x01
    338      1.1    nonaka 
    339      1.7    nonaka /* Bits for R92C_AFE_XTAL_CTRL. */
    340      1.7    nonaka #define R92C_AFE_XTAL_CTRL_ADDR_M	0x007ff800
    341      1.7    nonaka #define R92C_AFE_XTAL_CTRL_ADDR_S	11
    342      1.7    nonaka 
    343      1.1    nonaka /* Bits for R92C_EFUSE_CTRL. */
    344      1.1    nonaka #define R92C_EFUSE_CTRL_DATA_M	0x000000ff
    345      1.1    nonaka #define R92C_EFUSE_CTRL_DATA_S	0
    346      1.1    nonaka #define R92C_EFUSE_CTRL_ADDR_M	0x0003ff00
    347      1.1    nonaka #define R92C_EFUSE_CTRL_ADDR_S	8
    348      1.1    nonaka #define R92C_EFUSE_CTRL_VALID	0x80000000
    349      1.1    nonaka 
    350      1.1    nonaka /* Bits for R92C_GPIO_MUXCFG. */
    351      1.1    nonaka #define R92C_GPIO_MUXCFG_ENBT	0x0020
    352      1.1    nonaka 
    353      1.1    nonaka /* Bits for R92C_LEDCFG0. */
    354      1.1    nonaka #define R92C_LEDCFG0_DIS	0x08
    355      1.1    nonaka 
    356      1.1    nonaka /* Bits for R92C_MCUFWDL. */
    357      1.1    nonaka #define R92C_MCUFWDL_EN			0x00000001
    358      1.1    nonaka #define R92C_MCUFWDL_RDY		0x00000002
    359      1.1    nonaka #define R92C_MCUFWDL_CHKSUM_RPT		0x00000004
    360      1.1    nonaka #define R92C_MCUFWDL_MACINI_RDY		0x00000008
    361      1.1    nonaka #define R92C_MCUFWDL_BBINI_RDY		0x00000010
    362      1.1    nonaka #define R92C_MCUFWDL_RFINI_RDY		0x00000020
    363      1.1    nonaka #define R92C_MCUFWDL_WINTINI_RDY	0x00000040
    364      1.7    nonaka #define R92C_MCUFWDL_RAM_DL_SEL		0x00000080
    365      1.1    nonaka #define R92C_MCUFWDL_PAGE_M		0x00070000
    366      1.1    nonaka #define R92C_MCUFWDL_PAGE_S		16
    367      1.1    nonaka #define R92C_MCUFWDL_CPRST		0x00800000
    368      1.1    nonaka 
    369      1.7    nonaka /* Bits for R88E_HIMR. */
    370      1.7    nonaka #define R88E_HIMR_CPWM			0x00000100
    371      1.7    nonaka #define R88E_HIMR_CPWM2			0x00000200
    372      1.7    nonaka #define R88E_HIMR_TBDER			0x04000000
    373      1.7    nonaka #define R88E_HIMR_PSTIMEOUT		0x20000000
    374      1.7    nonaka 
    375      1.7    nonaka /* Bits for R88E_HIMRE.*/
    376      1.7    nonaka #define R88E_HIMRE_RXFOVW		0x00000100
    377      1.7    nonaka #define R88E_HIMRE_TXFOVW		0x00000200
    378      1.7    nonaka #define R88E_HIMRE_RXERR		0x00000400
    379      1.7    nonaka #define R88E_HIMRE_TXERR		0x00000800
    380      1.7    nonaka 
    381      1.7    nonaka /* Bits for R92C_EFUSE_ACCESS. */
    382      1.7    nonaka #define R92C_EFUSE_ACCESS_OFF		0x00
    383      1.7    nonaka #define R92C_EFUSE_ACCESS_ON		0x69
    384      1.7    nonaka 
    385      1.1    nonaka /* Bits for R92C_HPON_FSM. */
    386      1.1    nonaka #define R92C_HPON_FSM_CHIP_BONDING_ID_S		22
    387      1.1    nonaka #define R92C_HPON_FSM_CHIP_BONDING_ID_M		0x00c00000
    388      1.1    nonaka #define R92C_HPON_FSM_CHIP_BONDING_ID_92C_1T2R	1
    389      1.1    nonaka 
    390      1.1    nonaka /* Bits for R92C_SYS_CFG. */
    391      1.1    nonaka #define R92C_SYS_CFG_XCLK_VLD		0x00000001
    392      1.1    nonaka #define R92C_SYS_CFG_ACLK_VLD		0x00000002
    393      1.1    nonaka #define R92C_SYS_CFG_UCLK_VLD		0x00000004
    394      1.1    nonaka #define R92C_SYS_CFG_PCLK_VLD		0x00000008
    395      1.1    nonaka #define R92C_SYS_CFG_PCIRSTB		0x00000010
    396      1.1    nonaka #define R92C_SYS_CFG_V15_VLD		0x00000020
    397      1.1    nonaka #define R92C_SYS_CFG_TRP_B15V_EN	0x00000080
    398      1.1    nonaka #define R92C_SYS_CFG_SIC_IDLE		0x00000100
    399      1.1    nonaka #define R92C_SYS_CFG_BD_MAC2		0x00000200
    400      1.1    nonaka #define R92C_SYS_CFG_BD_MAC1		0x00000400
    401      1.1    nonaka #define R92C_SYS_CFG_IC_MACPHY_MODE	0x00000800
    402      1.1    nonaka #define R92C_SYS_CFG_CHIP_VER_RTL_M	0x0000f000
    403      1.1    nonaka #define R92C_SYS_CFG_CHIP_VER_RTL_S	12
    404      1.1    nonaka #define R92C_SYS_CFG_BT_FUNC		0x00010000
    405      1.1    nonaka #define R92C_SYS_CFG_VENDOR_UMC		0x00080000
    406      1.1    nonaka #define R92C_SYS_CFG_PAD_HWPD_IDN	0x00400000
    407      1.1    nonaka #define R92C_SYS_CFG_TRP_VAUX_EN	0x00800000
    408      1.1    nonaka #define R92C_SYS_CFG_TRP_BT_EN		0x01000000
    409      1.1    nonaka #define R92C_SYS_CFG_BD_PKG_SEL		0x02000000
    410      1.1    nonaka #define R92C_SYS_CFG_BD_HCI_SEL		0x04000000
    411      1.1    nonaka #define R92C_SYS_CFG_TYPE_92C		0x08000000
    412      1.1    nonaka 
    413      1.1    nonaka /* Bits for R92C_CR. */
    414      1.1    nonaka #define R92C_CR_HCI_TXDMA_EN	0x00000001
    415      1.1    nonaka #define R92C_CR_HCI_RXDMA_EN	0x00000002
    416      1.1    nonaka #define R92C_CR_TXDMA_EN	0x00000004
    417      1.1    nonaka #define R92C_CR_RXDMA_EN	0x00000008
    418      1.1    nonaka #define R92C_CR_PROTOCOL_EN	0x00000010
    419      1.1    nonaka #define R92C_CR_SCHEDULE_EN	0x00000020
    420      1.1    nonaka #define R92C_CR_MACTXEN		0x00000040
    421      1.1    nonaka #define R92C_CR_MACRXEN		0x00000080
    422      1.1    nonaka #define R92C_CR_ENSEC		0x00000200
    423      1.7    nonaka #define R92C_CR_CALTMR_EN	0x00000400
    424      1.1    nonaka #define R92C_CR_NETTYPE_S	16
    425      1.1    nonaka #define R92C_CR_NETTYPE_M	0x00030000
    426      1.1    nonaka #define R92C_CR_NETTYPE_NOLINK	0
    427      1.1    nonaka #define R92C_CR_NETTYPE_ADHOC	1
    428      1.1    nonaka #define R92C_CR_NETTYPE_INFRA	2
    429      1.1    nonaka #define R92C_CR_NETTYPE_AP	3
    430      1.1    nonaka 
    431      1.4  christos /* Bits for R92C_MSR. */
    432      1.4  christos #define R92C_MSR_NOLINK		0x00
    433      1.4  christos #define R92C_MSR_ADHOC		0x01
    434      1.4  christos #define R92C_MSR_INFRA		0x02
    435      1.4  christos #define R92C_MSR_AP		0x03
    436      1.6  christos #define R92C_MSR_MASK		(~R92C_MSR_AP)
    437      1.4  christos 
    438      1.1    nonaka /* Bits for R92C_PBP. */
    439      1.1    nonaka #define R92C_PBP_PSRX_M		0x0f
    440      1.1    nonaka #define R92C_PBP_PSRX_S		0
    441      1.1    nonaka #define R92C_PBP_PSTX_M		0xf0
    442      1.1    nonaka #define R92C_PBP_PSTX_S		4
    443      1.1    nonaka #define R92C_PBP_64		0
    444      1.1    nonaka #define R92C_PBP_128		1
    445      1.1    nonaka #define R92C_PBP_256		2
    446      1.1    nonaka #define R92C_PBP_512		3
    447      1.1    nonaka #define R92C_PBP_1024		4
    448      1.1    nonaka 
    449  1.7.2.1       snj /* Bits for R92C_TXPAUSE. */
    450  1.7.2.1       snj #define TP_STOPBECON		0x40
    451  1.7.2.1       snj #define TP_STOPHIGH		0x20
    452  1.7.2.1       snj #define TP_STOPMGT		0x10
    453  1.7.2.1       snj #define TP_STOPVO		0x08
    454  1.7.2.1       snj #define TP_STOPVI		0x04
    455  1.7.2.1       snj #define TP_STOPBE		0x02
    456  1.7.2.1       snj #define TP_STOPBK		0x01
    457  1.7.2.1       snj #define TP_STOPALL		0x6f
    458  1.7.2.1       snj 
    459      1.1    nonaka /* Bits for R92C_TRXDMA_CTRL. */
    460      1.1    nonaka #define R92C_TRXDMA_CTRL_RXDMA_AGG_EN		0x0004
    461      1.1    nonaka #define R92C_TRXDMA_CTRL_TXDMA_VOQ_MAP_M	0x0030
    462      1.1    nonaka #define R92C_TRXDMA_CTRL_TXDMA_VOQ_MAP_S	4
    463      1.1    nonaka #define R92C_TRXDMA_CTRL_TXDMA_VIQ_MAP_M	0x00c0
    464      1.1    nonaka #define R92C_TRXDMA_CTRL_TXDMA_VIQ_MAP_S	6
    465      1.1    nonaka #define R92C_TRXDMA_CTRL_TXDMA_BEQ_MAP_M	0x0300
    466      1.1    nonaka #define R92C_TRXDMA_CTRL_TXDMA_BEQ_MAP_S	8
    467      1.1    nonaka #define R92C_TRXDMA_CTRL_TXDMA_BKQ_MAP_M	0x0c00
    468      1.1    nonaka #define R92C_TRXDMA_CTRL_TXDMA_BKQ_MAP_S	10
    469      1.1    nonaka #define R92C_TRXDMA_CTRL_TXDMA_MGQ_MAP_M	0x3000
    470      1.1    nonaka #define R92C_TRXDMA_CTRL_TXDMA_MGQ_MAP_S	12
    471      1.1    nonaka #define R92C_TRXDMA_CTRL_TXDMA_HIQ_MAP_M	0xc000
    472      1.1    nonaka #define R92C_TRXDMA_CTRL_TXDMA_HIQ_MAP_S	14
    473      1.1    nonaka #define R92C_TRXDMA_CTRL_QUEUE_LOW		1
    474      1.1    nonaka #define R92C_TRXDMA_CTRL_QUEUE_NORMAL		2
    475      1.1    nonaka #define R92C_TRXDMA_CTRL_QUEUE_HIGH		3
    476      1.1    nonaka #define R92C_TRXDMA_CTRL_QMAP_M			0xfff0
    477      1.1    nonaka /* Shortcuts. */
    478      1.1    nonaka #define R92C_TRXDMA_CTRL_QMAP_3EP		0xf5b0
    479      1.1    nonaka #define R92C_TRXDMA_CTRL_QMAP_HQ_LQ		0xf5f0
    480      1.1    nonaka #define R92C_TRXDMA_CTRL_QMAP_HQ_NQ		0xfaf0
    481      1.1    nonaka #define R92C_TRXDMA_CTRL_QMAP_LQ		0x5550
    482      1.1    nonaka #define R92C_TRXDMA_CTRL_QMAP_NQ		0xaaa0
    483      1.1    nonaka #define R92C_TRXDMA_CTRL_QMAP_HQ		0xfff0
    484      1.1    nonaka 
    485      1.1    nonaka /* Bits for R92C_LLT_INIT. */
    486      1.1    nonaka #define R92C_LLT_INIT_DATA_M		0x000000ff
    487      1.1    nonaka #define R92C_LLT_INIT_DATA_S		0
    488      1.1    nonaka #define R92C_LLT_INIT_ADDR_M		0x0000ff00
    489      1.1    nonaka #define R92C_LLT_INIT_ADDR_S		8
    490      1.1    nonaka #define R92C_LLT_INIT_OP_M		0xc0000000
    491      1.1    nonaka #define R92C_LLT_INIT_OP_S		30
    492      1.1    nonaka #define R92C_LLT_INIT_OP_NO_ACTIVE	0
    493      1.1    nonaka #define R92C_LLT_INIT_OP_WRITE		1
    494  1.7.2.1       snj #define R92C_LLT_INIT_OP_READ		2
    495      1.1    nonaka 
    496      1.1    nonaka /* Bits for R92C_RQPN. */
    497      1.1    nonaka #define R92C_RQPN_HPQ_M		0x000000ff
    498      1.1    nonaka #define R92C_RQPN_HPQ_S		0
    499      1.1    nonaka #define R92C_RQPN_LPQ_M		0x0000ff00
    500      1.1    nonaka #define R92C_RQPN_LPQ_S		8
    501      1.1    nonaka #define R92C_RQPN_PUBQ_M	0x00ff0000
    502      1.1    nonaka #define R92C_RQPN_PUBQ_S	16
    503      1.1    nonaka #define R92C_RQPN_LD		0x80000000
    504      1.1    nonaka 
    505      1.1    nonaka /* Bits for R92C_TDECTRL. */
    506      1.1    nonaka #define R92C_TDECTRL_BLK_DESC_NUM_M	0x0000000f
    507      1.1    nonaka #define R92C_TDECTRL_BLK_DESC_NUM_S	4
    508      1.1    nonaka 
    509      1.1    nonaka /* Bits for R92C_FWHW_TXQ_CTRL. */
    510      1.1    nonaka #define R92C_FWHW_TXQ_CTRL_AMPDU_RTY_NEW	0x80
    511      1.1    nonaka 
    512      1.1    nonaka /* Bits for R92C_SPEC_SIFS. */
    513      1.1    nonaka #define R92C_SPEC_SIFS_CCK_M	0x00ff
    514      1.1    nonaka #define R92C_SPEC_SIFS_CCK_S	0
    515      1.1    nonaka #define R92C_SPEC_SIFS_OFDM_M	0xff00
    516      1.1    nonaka #define R92C_SPEC_SIFS_OFDM_S	8
    517      1.1    nonaka 
    518      1.1    nonaka /* Bits for R92C_RL. */
    519      1.1    nonaka #define R92C_RL_LRL_M		0x003f
    520      1.1    nonaka #define R92C_RL_LRL_S		0
    521      1.1    nonaka #define R92C_RL_SRL_M		0x3f00
    522      1.1    nonaka #define R92C_RL_SRL_S		8
    523      1.1    nonaka 
    524      1.1    nonaka /* Bits for R92C_RRSR. */
    525      1.1    nonaka #define R92C_RRSR_RATE_BITMAP_M		0x000fffff
    526      1.1    nonaka #define R92C_RRSR_RATE_BITMAP_S		0
    527      1.1    nonaka #define R92C_RRSR_RATE_CCK_ONLY_1M	0xffff1
    528      1.1    nonaka #define R92C_RRSR_RSC_LOWSUBCHNL	0x00200000
    529      1.1    nonaka #define R92C_RRSR_RSC_UPSUBCHNL		0x00400000
    530      1.1    nonaka #define R92C_RRSR_SHORT			0x00800000
    531      1.1    nonaka 
    532      1.1    nonaka /* Bits for R92C_EDCA_XX_PARAM. */
    533      1.1    nonaka #define R92C_EDCA_PARAM_AIFS_M		0x000000ff
    534      1.1    nonaka #define R92C_EDCA_PARAM_AIFS_S		0
    535      1.1    nonaka #define R92C_EDCA_PARAM_ECWMIN_M	0x00000f00
    536      1.1    nonaka #define R92C_EDCA_PARAM_ECWMIN_S	8
    537      1.1    nonaka #define R92C_EDCA_PARAM_ECWMAX_M	0x0000f000
    538      1.1    nonaka #define R92C_EDCA_PARAM_ECWMAX_S	12
    539      1.1    nonaka #define R92C_EDCA_PARAM_TXOP_M		0xffff0000
    540      1.1    nonaka #define R92C_EDCA_PARAM_TXOP_S		16
    541      1.1    nonaka 
    542      1.1    nonaka /* Bits for R92C_BCN_CTRL. */
    543      1.1    nonaka #define R92C_BCN_CTRL_EN_MBSSID		0x02
    544      1.1    nonaka #define R92C_BCN_CTRL_TXBCN_RPT		0x04
    545      1.1    nonaka #define R92C_BCN_CTRL_EN_BCN		0x08
    546      1.1    nonaka #define R92C_BCN_CTRL_DIS_TSF_UDT0	0x10
    547      1.1    nonaka 
    548      1.4  christos /* Bits for R92C_DRVERLYINT */
    549      1.4  christos #define R92C_DRIVER_EARLY_INT_TIME	0x05
    550      1.4  christos 
    551      1.4  christos /* Bits for R92C_BCNDMATIM */
    552      1.4  christos #define R92C_DMA_ATIME_INT_TIME		0x02
    553  1.7.2.1       snj 
    554      1.1    nonaka /* Bits for R92C_APSD_CTRL. */
    555      1.1    nonaka #define R92C_APSD_CTRL_OFF		0x40
    556      1.1    nonaka #define R92C_APSD_CTRL_OFF_STATUS	0x80
    557      1.1    nonaka 
    558      1.1    nonaka /* Bits for R92C_BWOPMODE. */
    559      1.1    nonaka #define R92C_BWOPMODE_11J	0x01
    560      1.1    nonaka #define R92C_BWOPMODE_5G	0x02
    561      1.1    nonaka #define R92C_BWOPMODE_20MHZ	0x04
    562      1.1    nonaka 
    563      1.1    nonaka /* Bits for R92C_RCR. */
    564      1.3  christos #define R92C_RCR_AAP		0x00000001	// Accept all unicast packet
    565      1.3  christos #define R92C_RCR_APM		0x00000002	// Accept physical match packet
    566      1.3  christos #define R92C_RCR_AM		0x00000004	// Accept multicast packet
    567      1.3  christos #define R92C_RCR_AB		0x00000008	// Accept broadcast packet
    568      1.3  christos #define R92C_RCR_ADD3		0x00000010	// Accept address 3 match packet
    569      1.3  christos #define R92C_RCR_APWRMGT	0x00000020	// Accept power management packet
    570      1.3  christos #define R92C_RCR_CBSSID_DATA	0x00000040	// Accept BSSID match packet (Data)
    571      1.3  christos #define R92C_RCR_CBSSID_BCN	0x00000080	// Accept BSSID match packet (Rx beacon, probe rsp)
    572      1.3  christos #define R92C_RCR_ACRC32		0x00000100	// Accept CRC32 error packet
    573      1.3  christos #define R92C_RCR_AICV		0x00000200	// Accept ICV error packet
    574      1.3  christos #define R92C_RCR_ADF		0x00000800	// Accept data type frame
    575      1.3  christos #define R92C_RCR_ACF		0x00001000	// Accept control type frame
    576      1.3  christos #define R92C_RCR_AMF		0x00002000	// Accept management type frame
    577      1.3  christos #define R92C_RCR_HTC_LOC_CTRL	0x00004000	// MFC<--HTC=1 MFC-->HTC=0
    578      1.1    nonaka #define R92C_RCR_MFBEN		0x00400000
    579      1.1    nonaka #define R92C_RCR_LSIGEN		0x00800000
    580      1.3  christos #define R92C_RCR_ENMBID		0x01000000	// Enable Multiple BssId.
    581      1.3  christos #define R92C_RCR_APP_BA_SSN	0x08000000	// Accept BA SSN
    582      1.1    nonaka #define R92C_RCR_APP_PHYSTS	0x10000000
    583      1.1    nonaka #define R92C_RCR_APP_ICV	0x20000000
    584      1.1    nonaka #define R92C_RCR_APP_MIC	0x40000000
    585      1.3  christos #define R92C_RCR_APPFCS		0x80000000	// WMAC append FCS after payload
    586      1.1    nonaka 
    587      1.1    nonaka /* Bits for R92C_CAMCMD. */
    588      1.1    nonaka #define R92C_CAMCMD_ADDR_M	0x0000ffff
    589      1.1    nonaka #define R92C_CAMCMD_ADDR_S	0
    590      1.1    nonaka #define R92C_CAMCMD_WRITE	0x00010000
    591      1.1    nonaka #define R92C_CAMCMD_CLR		0x40000000
    592      1.1    nonaka #define R92C_CAMCMD_POLLING	0x80000000
    593      1.1    nonaka 
    594      1.1    nonaka 
    595      1.1    nonaka /*
    596      1.1    nonaka  * Baseband registers.
    597      1.1    nonaka  */
    598      1.1    nonaka #define R92C_FPGA0_RFMOD		0x800
    599      1.1    nonaka #define R92C_FPGA0_TXINFO		0x804
    600      1.1    nonaka #define R92C_HSSI_PARAM1(chain)		(0x820 + (chain) * 8)
    601      1.1    nonaka #define R92C_HSSI_PARAM2(chain)		(0x824 + (chain) * 8)
    602      1.1    nonaka #define R92C_TXAGC_RATE18_06(i)		(((i) == 0) ? 0xe00 : 0x830)
    603      1.1    nonaka #define R92C_TXAGC_RATE54_24(i)		(((i) == 0) ? 0xe04 : 0x834)
    604      1.1    nonaka #define R92C_TXAGC_A_CCK1_MCS32		0xe08
    605  1.7.2.1       snj #define R92C_FPGA0_XA_HSSIPARAM1	0x820
    606      1.1    nonaka #define R92C_TXAGC_B_CCK1_55_MCS32	0x838
    607  1.7.2.1       snj #define R92C_FPGA0_XCD_SWITCHCTL	0x85c
    608      1.1    nonaka #define R92C_TXAGC_B_CCK11_A_CCK2_11	0x86c
    609      1.1    nonaka #define R92C_TXAGC_MCS03_MCS00(i)	(((i) == 0) ? 0xe10 : 0x83c)
    610      1.1    nonaka #define R92C_TXAGC_MCS07_MCS04(i)	(((i) == 0) ? 0xe14 : 0x848)
    611      1.1    nonaka #define R92C_TXAGC_MCS11_MCS08(i)	(((i) == 0) ? 0xe18 : 0x84c)
    612      1.1    nonaka #define R92C_TXAGC_MCS15_MCS12(i)	(((i) == 0) ? 0xe1c : 0x868)
    613      1.1    nonaka #define R92C_LSSI_PARAM(chain)		(0x840 + (chain) * 4)
    614      1.1    nonaka #define R92C_FPGA0_RFIFACEOE(chain)	(0x860 + (chain) * 4)
    615      1.1    nonaka #define R92C_FPGA0_RFIFACESW(idx)	(0x870 + (idx) * 4)
    616      1.1    nonaka #define R92C_FPGA0_RFPARAM(idx)		(0x878 + (idx) * 4)
    617      1.1    nonaka #define R92C_FPGA0_ANAPARAM2		0x884
    618      1.1    nonaka #define R92C_LSSI_READBACK(chain)	(0x8a0 + (chain) * 4)
    619      1.1    nonaka #define R92C_HSPI_READBACK(chain)	(0x8b8 + (chain) * 4)
    620      1.1    nonaka #define R92C_FPGA1_RFMOD		0x900
    621      1.1    nonaka #define R92C_FPGA1_TXINFO		0x90c
    622      1.1    nonaka #define R92C_CCK0_SYSTEM		0xa00
    623      1.1    nonaka #define R92C_CCK0_AFESETTING		0xa04
    624  1.7.2.1       snj #define R92C_CONFIG_ANT_A		0xb68
    625  1.7.2.1       snj #define R92C_CONFIG_ANT_B		0xb6c
    626      1.1    nonaka #define R92C_OFDM0_TRXPATHENA		0xc04
    627      1.1    nonaka #define R92C_OFDM0_TRMUXPAR		0xc08
    628      1.1    nonaka #define R92C_OFDM0_XARXIQIMBALANCE	0xc14
    629      1.1    nonaka #define R92C_OFDM0_ECCATHRESHOLD	0xc4c
    630      1.1    nonaka #define R92C_OFDM0_AGCCORE1(chain)	(0xc50 + (chain) * 8)
    631      1.1    nonaka #define R92C_OFDM0_AGCPARAM1		0xc70
    632      1.1    nonaka #define R92C_OFDM0_AGCRSSITABLE		0xc78
    633      1.1    nonaka #define R92C_OFDM0_HTSTFAGC		0xc7c
    634      1.1    nonaka #define R92C_OFDM0_XATXIQIMBALANCE	0xc80
    635      1.1    nonaka #define R92C_OFDM0_XBTXIQIMBALANCE	0xc88
    636      1.1    nonaka #define R92C_OFDM0_XCTXIQIMBALANCE	0xc90
    637      1.1    nonaka #define R92C_OFDM0_XCTXAFE		0xc94
    638      1.1    nonaka #define R92C_OFDM0_XDTXAFE		0xc9c
    639      1.1    nonaka #define R92C_OFDM0_RXIQEXTANTA		0xca0
    640      1.1    nonaka #define R92C_OFDM1_LSTF			0xd00
    641  1.7.2.1       snj #define R92C_FPGA0_IQK			0xe28
    642  1.7.2.1       snj #define R92C_TX_IQK 			0xe40
    643  1.7.2.1       snj #define R92C_RX_IQK			0xe44
    644  1.7.2.1       snj #define R92C_BLUETOOTH			0xe6c
    645  1.7.2.1       snj #define R92C_RX_WAIT_CCA		0xe70
    646  1.7.2.1       snj #define R92C_TX_CCK_RFON		0xe74
    647  1.7.2.1       snj #define R92C_TX_CCK_BBON		0xe78
    648  1.7.2.1       snj #define R92C_TX_OFDM_RFON		0xe7c
    649  1.7.2.1       snj #define R92C_TX_OFDM_BBON		0xe80
    650  1.7.2.1       snj #define R92C_TX_TO_RX			0xe84
    651  1.7.2.1       snj #define R92C_TX_TO_TX			0xe88
    652  1.7.2.1       snj #define R92C_RX_CCK			0xe8c
    653  1.7.2.1       snj #define R92C_RX_OFDM			0xed0
    654  1.7.2.1       snj #define R92C_RX_WAIT_RIFS 		0xed4
    655  1.7.2.1       snj #define R92C_RX_TO_RX 			0xed8
    656  1.7.2.1       snj #define R92C_STANDBY 			0xedc
    657  1.7.2.1       snj #define R92C_SLEEP 			0xee0
    658  1.7.2.1       snj #define R92C_PMPD_ANAEN			0xeec
    659      1.1    nonaka 
    660      1.1    nonaka /* Bits for R92C_FPGA[01]_RFMOD. */
    661      1.1    nonaka #define R92C_RFMOD_40MHZ	0x00000001
    662      1.1    nonaka #define R92C_RFMOD_JAPAN	0x00000002
    663      1.1    nonaka #define R92C_RFMOD_CCK_TXSC	0x00000030
    664      1.1    nonaka #define R92C_RFMOD_CCK_EN	0x01000000
    665      1.1    nonaka #define R92C_RFMOD_OFDM_EN	0x02000000
    666      1.1    nonaka 
    667      1.1    nonaka /* Bits for R92C_HSSI_PARAM1(i). */
    668      1.1    nonaka #define R92C_HSSI_PARAM1_PI	0x00000100
    669      1.1    nonaka 
    670      1.1    nonaka /* Bits for R92C_HSSI_PARAM2(i). */
    671      1.1    nonaka #define R92C_HSSI_PARAM2_CCK_HIPWR	0x00000200
    672      1.1    nonaka #define R92C_HSSI_PARAM2_ADDR_LENGTH	0x00000400
    673      1.1    nonaka #define R92C_HSSI_PARAM2_DATA_LENGTH	0x00000800
    674      1.1    nonaka #define R92C_HSSI_PARAM2_READ_ADDR_M	0x7f800000
    675      1.1    nonaka #define R92C_HSSI_PARAM2_READ_ADDR_S	23
    676      1.1    nonaka #define R92C_HSSI_PARAM2_READ_EDGE	0x80000000
    677      1.1    nonaka 
    678      1.1    nonaka /* Bits for R92C_TXAGC_A_CCK1_MCS32. */
    679      1.1    nonaka #define R92C_TXAGC_A_CCK1_M	0x0000ff00
    680      1.1    nonaka #define R92C_TXAGC_A_CCK1_S	8
    681      1.1    nonaka 
    682      1.1    nonaka /* Bits for R92C_TXAGC_B_CCK11_A_CCK2_11. */
    683      1.1    nonaka #define R92C_TXAGC_B_CCK11_M	0x000000ff
    684      1.1    nonaka #define R92C_TXAGC_B_CCK11_S	0
    685      1.1    nonaka #define R92C_TXAGC_A_CCK2_M	0x0000ff00
    686      1.1    nonaka #define R92C_TXAGC_A_CCK2_S	8
    687      1.1    nonaka #define R92C_TXAGC_A_CCK55_M	0x00ff0000
    688      1.1    nonaka #define R92C_TXAGC_A_CCK55_S	16
    689      1.1    nonaka #define R92C_TXAGC_A_CCK11_M	0xff000000
    690      1.1    nonaka #define R92C_TXAGC_A_CCK11_S	24
    691      1.1    nonaka 
    692      1.1    nonaka /* Bits for R92C_TXAGC_B_CCK1_55_MCS32. */
    693      1.1    nonaka #define R92C_TXAGC_B_CCK1_M	0x0000ff00
    694      1.1    nonaka #define R92C_TXAGC_B_CCK1_S	8
    695      1.1    nonaka #define R92C_TXAGC_B_CCK2_M	0x00ff0000
    696      1.1    nonaka #define R92C_TXAGC_B_CCK2_S	16
    697      1.1    nonaka #define R92C_TXAGC_B_CCK55_M	0xff000000
    698      1.1    nonaka #define R92C_TXAGC_B_CCK55_S	24
    699      1.1    nonaka 
    700      1.1    nonaka /* Bits for R92C_TXAGC_RATE18_06(x). */
    701      1.1    nonaka #define R92C_TXAGC_RATE06_M	0x000000ff
    702      1.1    nonaka #define R92C_TXAGC_RATE06_S	0
    703      1.1    nonaka #define R92C_TXAGC_RATE09_M	0x0000ff00
    704      1.1    nonaka #define R92C_TXAGC_RATE09_S	8
    705      1.1    nonaka #define R92C_TXAGC_RATE12_M	0x00ff0000
    706      1.1    nonaka #define R92C_TXAGC_RATE12_S	16
    707      1.1    nonaka #define R92C_TXAGC_RATE18_M	0xff000000
    708      1.1    nonaka #define R92C_TXAGC_RATE18_S	24
    709      1.1    nonaka 
    710      1.1    nonaka /* Bits for R92C_TXAGC_RATE54_24(x). */
    711      1.1    nonaka #define R92C_TXAGC_RATE24_M	0x000000ff
    712      1.1    nonaka #define R92C_TXAGC_RATE24_S	0
    713      1.1    nonaka #define R92C_TXAGC_RATE36_M	0x0000ff00
    714      1.1    nonaka #define R92C_TXAGC_RATE36_S	8
    715      1.1    nonaka #define R92C_TXAGC_RATE48_M	0x00ff0000
    716      1.1    nonaka #define R92C_TXAGC_RATE48_S	16
    717      1.1    nonaka #define R92C_TXAGC_RATE54_M	0xff000000
    718      1.1    nonaka #define R92C_TXAGC_RATE54_S	24
    719      1.1    nonaka 
    720      1.1    nonaka /* Bits for R92C_TXAGC_MCS03_MCS00(x). */
    721      1.1    nonaka #define R92C_TXAGC_MCS00_M	0x000000ff
    722      1.1    nonaka #define R92C_TXAGC_MCS00_S	0
    723      1.1    nonaka #define R92C_TXAGC_MCS01_M	0x0000ff00
    724      1.1    nonaka #define R92C_TXAGC_MCS01_S	8
    725      1.1    nonaka #define R92C_TXAGC_MCS02_M	0x00ff0000
    726      1.1    nonaka #define R92C_TXAGC_MCS02_S	16
    727      1.1    nonaka #define R92C_TXAGC_MCS03_M	0xff000000
    728      1.1    nonaka #define R92C_TXAGC_MCS03_S	24
    729      1.1    nonaka 
    730      1.1    nonaka /* Bits for R92C_TXAGC_MCS07_MCS04(x). */
    731      1.1    nonaka #define R92C_TXAGC_MCS04_M	0x000000ff
    732      1.1    nonaka #define R92C_TXAGC_MCS04_S	0
    733      1.1    nonaka #define R92C_TXAGC_MCS05_M	0x0000ff00
    734      1.1    nonaka #define R92C_TXAGC_MCS05_S	8
    735      1.1    nonaka #define R92C_TXAGC_MCS06_M	0x00ff0000
    736      1.1    nonaka #define R92C_TXAGC_MCS06_S	16
    737      1.1    nonaka #define R92C_TXAGC_MCS07_M	0xff000000
    738      1.1    nonaka #define R92C_TXAGC_MCS07_S	24
    739      1.1    nonaka 
    740      1.1    nonaka /* Bits for R92C_TXAGC_MCS11_MCS08(x). */
    741      1.1    nonaka #define R92C_TXAGC_MCS08_M	0x000000ff
    742      1.1    nonaka #define R92C_TXAGC_MCS08_S	0
    743      1.1    nonaka #define R92C_TXAGC_MCS09_M	0x0000ff00
    744      1.1    nonaka #define R92C_TXAGC_MCS09_S	8
    745      1.1    nonaka #define R92C_TXAGC_MCS10_M	0x00ff0000
    746      1.1    nonaka #define R92C_TXAGC_MCS10_S	16
    747      1.1    nonaka #define R92C_TXAGC_MCS11_M	0xff000000
    748      1.1    nonaka #define R92C_TXAGC_MCS11_S	24
    749      1.1    nonaka 
    750      1.1    nonaka /* Bits for R92C_TXAGC_MCS15_MCS12(x). */
    751      1.1    nonaka #define R92C_TXAGC_MCS12_M	0x000000ff
    752      1.1    nonaka #define R92C_TXAGC_MCS12_S	0
    753      1.1    nonaka #define R92C_TXAGC_MCS13_M	0x0000ff00
    754      1.1    nonaka #define R92C_TXAGC_MCS13_S	8
    755      1.1    nonaka #define R92C_TXAGC_MCS14_M	0x00ff0000
    756      1.1    nonaka #define R92C_TXAGC_MCS14_S	16
    757      1.1    nonaka #define R92C_TXAGC_MCS15_M	0xff000000
    758      1.1    nonaka #define R92C_TXAGC_MCS15_S	24
    759      1.1    nonaka 
    760      1.1    nonaka /* Bits for R92C_LSSI_PARAM(i). */
    761      1.1    nonaka #define R92C_LSSI_PARAM_DATA_M	0x000fffff
    762      1.1    nonaka #define R92C_LSSI_PARAM_DATA_S	0
    763      1.1    nonaka #define R92C_LSSI_PARAM_ADDR_M	0x03f00000
    764      1.1    nonaka #define R92C_LSSI_PARAM_ADDR_S	20
    765      1.7    nonaka #define R88E_LSSI_PARAM_ADDR_M	0x0ff00000
    766      1.7    nonaka #define R88E_LSSI_PARAM_ADDR_S	20
    767      1.1    nonaka 
    768      1.1    nonaka /* Bits for R92C_FPGA0_ANAPARAM2. */
    769      1.1    nonaka #define R92C_FPGA0_ANAPARAM2_CBW20	0x00000400
    770      1.1    nonaka 
    771      1.1    nonaka /* Bits for R92C_LSSI_READBACK(i). */
    772      1.1    nonaka #define R92C_LSSI_READBACK_DATA_M	0x000fffff
    773      1.1    nonaka #define R92C_LSSI_READBACK_DATA_S	0
    774      1.1    nonaka 
    775      1.1    nonaka /* Bits for R92C_OFDM0_AGCCORE1(i). */
    776      1.1    nonaka #define R92C_OFDM0_AGCCORE1_GAIN_M	0x0000007f
    777      1.1    nonaka #define R92C_OFDM0_AGCCORE1_GAIN_S	0
    778      1.1    nonaka 
    779      1.1    nonaka /*
    780      1.1    nonaka  * USB registers.
    781      1.1    nonaka  */
    782      1.1    nonaka #define R92C_USB_INFO			0xfe17
    783      1.3  christos #define R92C_TEST_USB_TXQS		0xfe48
    784      1.1    nonaka #define R92C_USB_SPECIAL_OPTION		0xfe55
    785      1.1    nonaka #define R92C_USB_HCPWM			0xfe57
    786      1.1    nonaka #define R92C_USB_HRPWM			0xfe58
    787      1.1    nonaka #define R92C_USB_DMA_AGG_TO		0xfe5b
    788      1.1    nonaka #define R92C_USB_AGG_TO			0xfe5c
    789      1.1    nonaka #define R92C_USB_AGG_TH			0xfe5d
    790      1.1    nonaka #define R92C_USB_VID			0xfe60
    791      1.1    nonaka #define R92C_USB_PID			0xfe62
    792      1.1    nonaka #define R92C_USB_OPTIONAL		0xfe64
    793      1.1    nonaka #define R92C_USB_EP			0xfe65
    794      1.3  christos #define R92C_USB_PHY			0xfe68	/* XXX: linux-3.7.4(rtlwifi/rtl8192ce/reg.h) has 0xfe66 */
    795      1.1    nonaka #define R92C_USB_MAC_ADDR		0xfe70
    796      1.1    nonaka #define R92C_USB_STRING			0xfe80
    797      1.1    nonaka 
    798      1.1    nonaka /* Bits for R92C_USB_SPECIAL_OPTION. */
    799      1.7    nonaka #define R92C_USB_SPECIAL_OPTION_AGG_EN		0x08
    800      1.7    nonaka #define R92C_USB_SPECIAL_OPTION_INT_BULK_SEL	0x10
    801      1.1    nonaka 
    802      1.1    nonaka /* Bits for R92C_USB_EP. */
    803      1.1    nonaka #define R92C_USB_EP_HQ_M	0x000f
    804      1.1    nonaka #define R92C_USB_EP_HQ_S	0
    805      1.1    nonaka #define R92C_USB_EP_NQ_M	0x00f0
    806      1.1    nonaka #define R92C_USB_EP_NQ_S	4
    807      1.1    nonaka #define R92C_USB_EP_LQ_M	0x0f00
    808      1.1    nonaka #define R92C_USB_EP_LQ_S	8
    809      1.1    nonaka 
    810      1.1    nonaka /* Bits for R92C_RD_CTRL. */
    811      1.1    nonaka #define R92C_RD_CTRL_DIS_EDCA_CNT_DWN	__BIT(11)
    812      1.1    nonaka 
    813  1.7.2.1       snj /* Bits for R92C_INIDATA_RATE_SEL. */
    814  1.7.2.1       snj #define R92C_RATE_SHORTGI	__BIT(6)
    815  1.7.2.1       snj 
    816      1.1    nonaka /*
    817      1.1    nonaka  * Firmware base address.
    818      1.1    nonaka  */
    819      1.1    nonaka #define R92C_FW_START_ADDR	0x1000
    820      1.1    nonaka #define R92C_FW_PAGE_SIZE	4096
    821      1.1    nonaka 
    822      1.1    nonaka 
    823      1.1    nonaka /*
    824      1.1    nonaka  * RF (6052) registers.
    825      1.1    nonaka  */
    826      1.1    nonaka #define R92C_RF_AC		0x00
    827      1.1    nonaka #define R92C_RF_IQADJ_G(i)	(0x01 + (i))
    828      1.1    nonaka #define R92C_RF_POW_TRSW	0x05
    829      1.1    nonaka #define R92C_RF_GAIN_RX		0x06
    830      1.1    nonaka #define R92C_RF_GAIN_TX		0x07
    831      1.1    nonaka #define R92C_RF_TXM_IDAC	0x08
    832      1.1    nonaka #define R92C_RF_BS_IQGEN	0x0f
    833      1.1    nonaka #define R92C_RF_MODE1		0x10
    834      1.1    nonaka #define R92C_RF_MODE2		0x11
    835      1.1    nonaka #define R92C_RF_RX_AGC_HP	0x12
    836      1.1    nonaka #define R92C_RF_TX_AGC		0x13
    837      1.1    nonaka #define R92C_RF_BIAS		0x14
    838      1.1    nonaka #define R92C_RF_IPA		0x15
    839      1.1    nonaka #define R92C_RF_POW_ABILITY	0x17
    840      1.1    nonaka #define R92C_RF_CHNLBW		0x18
    841      1.1    nonaka #define R92C_RF_RX_G1		0x1a
    842      1.1    nonaka #define R92C_RF_RX_G2		0x1b
    843      1.1    nonaka #define R92C_RF_RX_BB2		0x1c
    844      1.1    nonaka #define R92C_RF_RX_BB1		0x1d
    845      1.1    nonaka #define R92C_RF_RCK1		0x1e
    846      1.1    nonaka #define R92C_RF_RCK2		0x1f
    847      1.1    nonaka #define R92C_RF_TX_G(i)		(0x20 + (i))
    848      1.1    nonaka #define R92C_RF_TX_BB1		0x23
    849      1.1    nonaka #define R92C_RF_T_METER		0x24
    850      1.1    nonaka #define R92C_RF_SYN_G(i)	(0x25 + (i))
    851      1.1    nonaka #define R92C_RF_RCK_OS		0x30
    852      1.1    nonaka #define R92C_RF_TXPA_G(i)	(0x31 + (i))
    853      1.1    nonaka 
    854      1.1    nonaka /* Bits for R92C_RF_AC. */
    855      1.1    nonaka #define R92C_RF_AC_MODE_M	0x70000
    856      1.1    nonaka #define R92C_RF_AC_MODE_S	16
    857      1.1    nonaka #define R92C_RF_AC_MODE_STANDBY	1
    858      1.1    nonaka 
    859      1.1    nonaka /* Bits for R92C_RF_CHNLBW. */
    860      1.1    nonaka #define R92C_RF_CHNLBW_CHNL_M	0x003ff
    861      1.1    nonaka #define R92C_RF_CHNLBW_CHNL_S	0
    862      1.1    nonaka #define R92C_RF_CHNLBW_BW20	0x00400
    863      1.7    nonaka #define R88E_RF_CHNLBW_BW20	0x00c00
    864      1.1    nonaka #define R92C_RF_CHNLBW_LCSTART	0x08000
    865      1.1    nonaka 
    866      1.1    nonaka 
    867      1.1    nonaka /*
    868      1.1    nonaka  * CAM entries.
    869      1.1    nonaka  */
    870      1.1    nonaka #define R92C_CAM_ENTRY_COUNT	32
    871      1.1    nonaka 
    872      1.1    nonaka #define R92C_CAM_CTL0(entry)	((entry) * 8 + 0)
    873      1.1    nonaka #define R92C_CAM_CTL1(entry)	((entry) * 8 + 1)
    874      1.1    nonaka #define R92C_CAM_KEY(entry, i)	((entry) * 8 + 2 + (i))
    875      1.1    nonaka 
    876      1.1    nonaka /* Bits for R92C_CAM_CTL0(i). */
    877      1.1    nonaka #define R92C_CAM_KEYID_M	0x00000003
    878      1.1    nonaka #define R92C_CAM_KEYID_S	0
    879      1.1    nonaka #define R92C_CAM_ALGO_M		0x0000001c
    880      1.1    nonaka #define R92C_CAM_ALGO_S		2
    881      1.1    nonaka #define R92C_CAM_ALGO_NONE	0
    882      1.1    nonaka #define R92C_CAM_ALGO_WEP40	1
    883      1.1    nonaka #define R92C_CAM_ALGO_TKIP	2
    884      1.1    nonaka #define R92C_CAM_ALGO_AES	4
    885      1.1    nonaka #define R92C_CAM_ALGO_WEP104	5
    886      1.1    nonaka #define R92C_CAM_VALID		0x00008000
    887      1.1    nonaka #define R92C_CAM_MACLO_M	0xffff0000
    888      1.1    nonaka #define R92C_CAM_MACLO_S	16
    889      1.1    nonaka 
    890      1.1    nonaka /* Rate adaptation modes. */
    891  1.7.2.1       snj #define R92C_RAID_11BGN 0
    892      1.1    nonaka #define R92C_RAID_11GN	1
    893      1.1    nonaka #define R92C_RAID_11N	3
    894      1.1    nonaka #define R92C_RAID_11BG	4
    895      1.1    nonaka #define R92C_RAID_11G	5	/* "pure" 11g */
    896      1.1    nonaka #define R92C_RAID_11B	6
    897      1.1    nonaka 
    898      1.1    nonaka 
    899      1.1    nonaka /* Macros to access unaligned little-endian memory. */
    900      1.1    nonaka #define LE_READ_2(x)	((x)[0] | ((x)[1]<<8))
    901      1.1    nonaka #define LE_READ_4(x)	((x)[0] | ((x)[1]<<8) | ((x)[2]<<16) | ((x)[3]<<24))
    902      1.1    nonaka 
    903      1.1    nonaka /*
    904      1.1    nonaka  * Macros to access subfields in registers.
    905      1.1    nonaka  */
    906      1.1    nonaka /* Mask and Shift (getter). */
    907      1.1    nonaka #define MS(val, field)							\
    908      1.1    nonaka 	(((val) & field##_M) >> field##_S)
    909      1.1    nonaka 
    910      1.1    nonaka /* Shift and Mask (setter). */
    911      1.1    nonaka #define SM(field, val)							\
    912      1.1    nonaka 	(((val) << field##_S) & field##_M)
    913      1.1    nonaka 
    914      1.1    nonaka /* Rewrite. */
    915      1.1    nonaka #define RW(var, field, val)						\
    916      1.1    nonaka 	(((var) & ~field##_M) | SM(field, val))
    917      1.1    nonaka 
    918      1.1    nonaka /*
    919      1.1    nonaka  * Firmware image header.
    920      1.1    nonaka  */
    921      1.1    nonaka struct r92c_fw_hdr {
    922      1.1    nonaka 	/* QWORD0 */
    923      1.1    nonaka 	uint16_t	signature;
    924      1.1    nonaka 	uint8_t		category;
    925      1.1    nonaka 	uint8_t		function;
    926      1.1    nonaka 	uint16_t	version;
    927      1.1    nonaka 	uint16_t	subversion;
    928      1.1    nonaka 	/* QWORD1 */
    929      1.1    nonaka 	uint8_t		month;
    930      1.1    nonaka 	uint8_t		date;
    931      1.1    nonaka 	uint8_t		hour;
    932      1.1    nonaka 	uint8_t		minute;
    933      1.1    nonaka 	uint16_t	ramcodesize;
    934      1.1    nonaka 	uint16_t	reserved2;
    935      1.1    nonaka 	/* QWORD2 */
    936      1.1    nonaka 	uint32_t	svnidx;
    937      1.1    nonaka 	uint32_t	reserved3;
    938      1.1    nonaka 	/* QWORD3 */
    939      1.1    nonaka 	uint32_t	reserved4;
    940      1.1    nonaka 	uint32_t	reserved5;
    941      1.1    nonaka } __packed;
    942      1.1    nonaka 
    943      1.1    nonaka /*
    944      1.1    nonaka  * Host to firmware commands.
    945      1.1    nonaka  */
    946      1.1    nonaka struct r92c_fw_cmd {
    947      1.1    nonaka 	uint8_t	id;
    948      1.1    nonaka #define R92C_CMD_AP_OFFLOAD		0
    949      1.1    nonaka #define R92C_CMD_SET_PWRMODE		1
    950      1.1    nonaka #define R92C_CMD_JOINBSS_RPT		2
    951      1.1    nonaka #define R92C_CMD_RSVD_PAGE		3
    952      1.1    nonaka #define R92C_CMD_RSSI			4
    953      1.1    nonaka #define R92C_CMD_RSSI_SETTING		5
    954      1.1    nonaka #define R92C_CMD_MACID_CONFIG		6
    955      1.1    nonaka #define R92C_CMD_MACID_PS_MODE		7
    956      1.1    nonaka #define R92C_CMD_P2P_PS_OFFLOAD		8
    957      1.1    nonaka #define R92C_CMD_SELECTIVE_SUSPEND	9
    958  1.7.2.1       snj #define R92C_CMD_USB_SUSPEND		43
    959      1.1    nonaka #define R92C_CMD_FLAG_EXT		0x80
    960      1.1    nonaka 
    961      1.1    nonaka 	uint8_t	msg[5];
    962      1.1    nonaka } __packed;
    963      1.1    nonaka 
    964      1.1    nonaka /* Structure for R92C_CMD_RSSI_SETTING. */
    965      1.1    nonaka struct r92c_fw_cmd_rssi {
    966      1.1    nonaka 	uint8_t	macid;
    967      1.1    nonaka 	uint8_t	reserved;
    968      1.1    nonaka 	uint8_t	pwdb;
    969      1.1    nonaka } __packed;
    970      1.1    nonaka 
    971      1.1    nonaka /* Structure for R92C_CMD_MACID_CONFIG. */
    972      1.1    nonaka struct r92c_fw_cmd_macid_cfg {
    973      1.1    nonaka 	uint8_t	mask[4];
    974      1.1    nonaka 	uint8_t	macid;
    975      1.1    nonaka #define URTWN_MACID_BSS		0
    976      1.1    nonaka #define URTWN_MACID_BC		4	/* Broadcast. */
    977      1.1    nonaka #define URTWN_MACID_VALID	0x80
    978  1.7.2.1       snj #define URTWN_MACID_SHORTGI	0x20
    979  1.7.2.1       snj } __packed;
    980  1.7.2.1       snj 
    981  1.7.2.1       snj /* Structure for R92C_CMD_SET_PWRMODE. */
    982  1.7.2.1       snj struct r92c_fw_cmd_setpwrmode {
    983  1.7.2.1       snj 	uint8_t	mode;
    984  1.7.2.1       snj 	uint8_t	smartps;
    985  1.7.2.1       snj 	uint8_t	bcn_time;	/* 100ms increments */
    986  1.7.2.1       snj } __packed;
    987  1.7.2.1       snj 
    988  1.7.2.1       snj #define R92E_CMD_KEEP_ALIVE	0x03
    989  1.7.2.1       snj #define R92E_CMD_SET_PWRMODE	0x20
    990  1.7.2.1       snj #define R92E_CMD_RSSI_REPORT	0x42
    991  1.7.2.1       snj 
    992  1.7.2.1       snj /* Structure for R92E_CMD_KEEP_ALIVE. */
    993  1.7.2.1       snj struct r92e_fw_cmd_keepalive {
    994  1.7.2.1       snj 	uint8_t mode;
    995  1.7.2.1       snj 	uint8_t period;
    996  1.7.2.1       snj } __packed;
    997  1.7.2.1       snj 
    998  1.7.2.1       snj /* Structure for R92E_CMD_SET_PWRMODE. */
    999  1.7.2.1       snj struct r92e_fw_cmd_setpwrmode {
   1000  1.7.2.1       snj 	uint8_t mode;
   1001  1.7.2.1       snj #define FWMODE_ACTIVE		0
   1002  1.7.2.1       snj #define FWMODE_LOW_POWER	1
   1003  1.7.2.1       snj #define FWMODE_WMMPS		2
   1004  1.7.2.1       snj 	uint8_t	smartps;
   1005  1.7.2.1       snj #define SRTPS_LOW_POWER		0
   1006  1.7.2.1       snj #define SRTPS_POLL		0x10
   1007  1.7.2.1       snj #define SRTPS_WMMPS		0x20
   1008  1.7.2.1       snj 	uint8_t awake_int;	/* 100ms increments. */
   1009  1.7.2.1       snj 	uint8_t	all_queue_apsd;
   1010  1.7.2.1       snj 	uint8_t	pwr_state;
   1011  1.7.2.1       snj #define PS_RFOFF		0x0
   1012  1.7.2.1       snj #define PS_RFON			0x4
   1013  1.7.2.1       snj #define PS_ALLON		0xc
   1014  1.7.2.1       snj } __packed;
   1015  1.7.2.1       snj 
   1016  1.7.2.1       snj /* Structure for R92E_CMD_RSSI_REPORT. */
   1017  1.7.2.1       snj struct r92e_fw_cmd_rssi {
   1018  1.7.2.1       snj 	uint8_t	macid;
   1019  1.7.2.1       snj 	uint8_t	reserved;
   1020  1.7.2.1       snj 	uint8_t	pwdb;
   1021  1.7.2.1       snj 	uint8_t	reserved2;
   1022      1.1    nonaka } __packed;
   1023      1.1    nonaka 
   1024      1.1    nonaka /*
   1025      1.1    nonaka  * RTL8192CU ROM image.
   1026      1.1    nonaka  */
   1027      1.1    nonaka struct r92c_rom {
   1028      1.1    nonaka 	uint16_t	id;		/* 0x8192 */
   1029      1.1    nonaka 	uint8_t		reserved1[5];
   1030      1.1    nonaka 	uint8_t		dbg_sel;
   1031      1.1    nonaka 	uint16_t	reserved2;
   1032      1.1    nonaka 	uint16_t	vid;
   1033      1.1    nonaka 	uint16_t	pid;
   1034      1.1    nonaka 	uint8_t		usb_opt;
   1035      1.1    nonaka 	uint8_t		ep_setting;
   1036      1.1    nonaka 	uint16_t	reserved3;
   1037      1.1    nonaka 	uint8_t		usb_phy;
   1038      1.1    nonaka 	uint8_t		reserved4[3];
   1039      1.1    nonaka 	uint8_t		macaddr[6];
   1040      1.1    nonaka 	uint8_t		string[61];	/* "Realtek" */
   1041      1.1    nonaka 	uint8_t		subcustomer_id;
   1042      1.1    nonaka 	uint8_t		cck_tx_pwr[R92C_MAX_CHAINS][3];
   1043      1.1    nonaka 	uint8_t		ht40_1s_tx_pwr[R92C_MAX_CHAINS][3];
   1044      1.1    nonaka 	uint8_t		ht40_2s_tx_pwr_diff[3];
   1045      1.1    nonaka 	uint8_t		ht20_tx_pwr_diff[3];
   1046      1.1    nonaka 	uint8_t		ofdm_tx_pwr_diff[3];
   1047      1.1    nonaka 	uint8_t		ht40_max_pwr[3];
   1048      1.1    nonaka 	uint8_t		ht20_max_pwr[3];
   1049      1.1    nonaka 	uint8_t		xtal_calib;
   1050      1.1    nonaka 	uint8_t		tssi[R92C_MAX_CHAINS];
   1051      1.1    nonaka 	uint8_t		thermal_meter;
   1052      1.1    nonaka 	uint8_t		rf_opt1;
   1053      1.1    nonaka #define R92C_ROM_RF1_REGULATORY_M	0x07
   1054      1.1    nonaka #define R92C_ROM_RF1_REGULATORY_S	0
   1055      1.1    nonaka #define R92C_ROM_RF1_BOARD_TYPE_M	0xe0
   1056      1.1    nonaka #define R92C_ROM_RF1_BOARD_TYPE_S	5
   1057      1.1    nonaka #define R92C_BOARD_TYPE_DONGLE		0
   1058      1.1    nonaka #define R92C_BOARD_TYPE_HIGHPA		1
   1059      1.1    nonaka #define R92C_BOARD_TYPE_MINICARD	2
   1060      1.1    nonaka #define R92C_BOARD_TYPE_SOLO		3
   1061      1.1    nonaka #define R92C_BOARD_TYPE_COMBO		4
   1062      1.1    nonaka 
   1063      1.1    nonaka 	uint8_t		rf_opt2;
   1064      1.1    nonaka 	uint8_t		rf_opt3;
   1065      1.1    nonaka 	uint8_t		rf_opt4;
   1066      1.1    nonaka 	uint8_t		channel_plan;
   1067      1.1    nonaka 	uint8_t		version;
   1068      1.1    nonaka 	uint8_t		curstomer_id;
   1069      1.1    nonaka } __packed;
   1070      1.1    nonaka 
   1071      1.1    nonaka /* Rx MAC descriptor. */
   1072      1.1    nonaka struct r92c_rx_stat {
   1073      1.1    nonaka 	uint32_t	rxdw0;
   1074      1.1    nonaka #define R92C_RXDW0_PKTLEN_M	0x00003fff
   1075      1.1    nonaka #define R92C_RXDW0_PKTLEN_S	0
   1076      1.1    nonaka #define R92C_RXDW0_CRCERR	0x00004000
   1077      1.1    nonaka #define R92C_RXDW0_ICVERR	0x00008000
   1078      1.1    nonaka #define R92C_RXDW0_INFOSZ_M	0x000f0000
   1079      1.1    nonaka #define R92C_RXDW0_INFOSZ_S	16
   1080      1.1    nonaka #define R92C_RXDW0_QOS		0x00800000
   1081      1.1    nonaka #define R92C_RXDW0_SHIFT_M	0x03000000
   1082      1.1    nonaka #define R92C_RXDW0_SHIFT_S	24
   1083      1.1    nonaka #define R92C_RXDW0_PHYST	0x04000000
   1084      1.1    nonaka #define R92C_RXDW0_DECRYPTED	0x08000000
   1085      1.1    nonaka 
   1086      1.1    nonaka 	uint32_t	rxdw1;
   1087      1.1    nonaka 	uint32_t	rxdw2;
   1088      1.1    nonaka #define R92C_RXDW2_PKTCNT_M	0x00ff0000
   1089      1.1    nonaka #define R92C_RXDW2_PKTCNT_S	16
   1090      1.1    nonaka 
   1091      1.1    nonaka 	uint32_t	rxdw3;
   1092      1.1    nonaka #define R92C_RXDW3_RATE_M	0x0000003f
   1093      1.1    nonaka #define R92C_RXDW3_RATE_S	0
   1094      1.1    nonaka #define R92C_RXDW3_HT		0x00000040
   1095      1.1    nonaka #define R92C_RXDW3_HTC		0x00000400
   1096      1.1    nonaka 
   1097      1.1    nonaka 	uint32_t	rxdw4;
   1098      1.1    nonaka 	uint32_t	rxdw5;
   1099      1.1    nonaka } __packed __aligned(4);
   1100      1.1    nonaka 
   1101      1.1    nonaka /* Rx PHY descriptor. */
   1102      1.1    nonaka struct r92c_rx_phystat {
   1103      1.1    nonaka 	uint32_t	phydw0;
   1104      1.1    nonaka 	uint32_t	phydw1;
   1105      1.1    nonaka 	uint32_t	phydw2;
   1106      1.1    nonaka 	uint32_t	phydw3;
   1107      1.1    nonaka 	uint32_t	phydw4;
   1108      1.1    nonaka 	uint32_t	phydw5;
   1109      1.1    nonaka 	uint32_t	phydw6;
   1110      1.1    nonaka 	uint32_t	phydw7;
   1111      1.1    nonaka } __packed __aligned(4);
   1112      1.1    nonaka 
   1113      1.1    nonaka /* Rx PHY CCK descriptor. */
   1114      1.1    nonaka struct r92c_rx_cck {
   1115      1.1    nonaka 	uint8_t		adc_pwdb[4];
   1116      1.1    nonaka 	uint8_t		sq_rpt;
   1117      1.1    nonaka 	uint8_t		agc_rpt;
   1118      1.1    nonaka } __packed;
   1119      1.1    nonaka 
   1120      1.7    nonaka struct r88e_rx_cck {
   1121      1.7    nonaka 	uint8_t		path_agc[2];
   1122      1.7    nonaka 	uint8_t		sig_qual;
   1123      1.7    nonaka 	uint8_t		agc_rpt;
   1124      1.7    nonaka 	uint8_t		rpt_b;
   1125      1.7    nonaka 	uint8_t		reserved1;
   1126      1.7    nonaka 	uint8_t		noise_power;
   1127      1.7    nonaka 	uint8_t		path_cfotail[2];
   1128      1.7    nonaka 	uint8_t		pcts_mask[2];
   1129      1.7    nonaka 	uint8_t		stream_rxevm[2];
   1130      1.7    nonaka 	uint8_t		path_rxsnr[2];
   1131      1.7    nonaka 	uint8_t		noise_power_db_lsb;
   1132      1.7    nonaka 	uint8_t		reserved2[3];
   1133      1.7    nonaka 	uint8_t		stream_csi[2];
   1134      1.7    nonaka 	uint8_t		stream_target_csi[2];
   1135      1.7    nonaka 	uint8_t		sig_evm;
   1136      1.7    nonaka 	uint8_t		reserved3;
   1137      1.7    nonaka 	uint8_t		reserved4;
   1138      1.7    nonaka } __packed;
   1139      1.7    nonaka 
   1140      1.1    nonaka /* Tx MAC descriptor. */
   1141      1.1    nonaka struct r92c_tx_desc {
   1142      1.1    nonaka 	uint32_t	txdw0;
   1143      1.1    nonaka #define R92C_TXDW0_PKTLEN_M	0x0000ffff
   1144      1.1    nonaka #define R92C_TXDW0_PKTLEN_S	0
   1145      1.1    nonaka #define R92C_TXDW0_OFFSET_M	0x00ff0000
   1146      1.1    nonaka #define R92C_TXDW0_OFFSET_S	16
   1147      1.1    nonaka #define R92C_TXDW0_BMCAST	0x01000000
   1148      1.1    nonaka #define R92C_TXDW0_LSG		0x04000000
   1149      1.1    nonaka #define R92C_TXDW0_FSG		0x08000000
   1150      1.1    nonaka #define R92C_TXDW0_OWN		0x80000000
   1151      1.1    nonaka 
   1152      1.1    nonaka 	uint32_t	txdw1;
   1153      1.1    nonaka #define R92C_TXDW1_MACID_M	0x0000001f
   1154      1.1    nonaka #define R92C_TXDW1_MACID_S	0
   1155      1.7    nonaka #define R88E_TXDW1_MACID_M	0x0000003f
   1156      1.7    nonaka #define R88E_TXDW1_MACID_S	0
   1157      1.1    nonaka #define R92C_TXDW1_AGGEN	0x00000020
   1158      1.1    nonaka #define R92C_TXDW1_AGGBK	0x00000040
   1159      1.1    nonaka #define R92C_TXDW1_QSEL_M	0x00001f00
   1160      1.1    nonaka #define R92C_TXDW1_QSEL_S	8
   1161      1.1    nonaka #define R92C_TXDW1_QSEL_BE	0x00
   1162      1.1    nonaka #define R92C_TXDW1_QSEL_MGNT	0x12
   1163      1.1    nonaka #define R92C_TXDW1_RAID_M	0x000f0000
   1164      1.1    nonaka #define R92C_TXDW1_RAID_S	16
   1165      1.1    nonaka #define R92C_TXDW1_CIPHER_M	0x00c00000
   1166      1.1    nonaka #define R92C_TXDW1_CIPHER_S	22
   1167      1.1    nonaka #define R92C_TXDW1_CIPHER_NONE	0
   1168      1.1    nonaka #define R92C_TXDW1_CIPHER_RC4	1
   1169      1.1    nonaka #define R92C_TXDW1_CIPHER_AES	3
   1170      1.1    nonaka #define R92C_TXDW1_PKTOFF_M	0x7c000000
   1171      1.1    nonaka #define R92C_TXDW1_PKTOFF_S	26
   1172      1.1    nonaka 
   1173      1.1    nonaka 	uint32_t	txdw2;
   1174      1.7    nonaka #define R88E_TXDW2_AGGBK	0x00010000
   1175      1.7    nonaka 
   1176      1.1    nonaka 	uint16_t	txdw3;
   1177  1.7.2.1       snj #define R92E_TXDW3_AGGBK	0x00000100
   1178      1.1    nonaka 	uint16_t	txdseq;
   1179  1.7.2.1       snj #define R92C_HWSEQ_EN		0x00008000
   1180      1.1    nonaka 
   1181      1.1    nonaka 	uint32_t	txdw4;
   1182      1.1    nonaka #define R92C_TXDW4_RTSRATE_M	0x0000003f
   1183      1.1    nonaka #define R92C_TXDW4_RTSRATE_S	0
   1184      1.1    nonaka #define R92C_TXDW4_QOS		0x00000040
   1185      1.1    nonaka #define R92C_TXDW4_HWSEQ	0x00000080
   1186      1.1    nonaka #define R92C_TXDW4_DRVRATE	0x00000100
   1187      1.1    nonaka #define R92C_TXDW4_CTS2SELF	0x00000800
   1188      1.1    nonaka #define R92C_TXDW4_RTSEN	0x00001000
   1189      1.1    nonaka #define R92C_TXDW4_HWRTSEN	0x00002000
   1190      1.1    nonaka #define R92C_TXDW4_SCO_M	0x003f0000
   1191      1.1    nonaka #define R92C_TXDW4_SCO_S	20
   1192      1.1    nonaka #define R92C_TXDW4_SCO_SCA	1
   1193      1.1    nonaka #define R92C_TXDW4_SCO_SCB	2
   1194      1.1    nonaka #define R92C_TXDW4_40MHZ	0x02000000
   1195      1.1    nonaka 
   1196      1.1    nonaka 	uint32_t	txdw5;
   1197      1.1    nonaka #define R92C_TXDW5_DATARATE_M	0x0000003f
   1198      1.1    nonaka #define R92C_TXDW5_DATARATE_S	0
   1199      1.1    nonaka #define R92C_TXDW5_SGI		0x00000040
   1200      1.1    nonaka #define R92C_TXDW5_AGGNUM_M	0xff000000
   1201      1.1    nonaka #define R92C_TXDW5_AGGNUM_S	24
   1202      1.1    nonaka 
   1203      1.1    nonaka 	uint32_t	txdw6;
   1204      1.1    nonaka 	uint16_t	txdsum;
   1205      1.1    nonaka 	uint16_t	pad;
   1206  1.7.2.1       snj 	uint32_t	txdw7;
   1207  1.7.2.1       snj 	uint16_t	txdseq2;
   1208  1.7.2.1       snj #define R92E_HWSEQ_SHIFT	11
   1209  1.7.2.1       snj #define R92E_HWSEQ_MASK		0x00000fffff
   1210  1.7.2.1       snj 
   1211  1.7.2.1       snj 	uint16_t	txdw8;
   1212      1.1    nonaka } __packed __aligned(4);
   1213  1.7.2.1       snj #define R92E_RF_T_METER		0x042
   1214  1.7.2.1       snj #define R92E_STBC_SETTING	0x04c4
   1215  1.7.2.1       snj #define R92E_SYS_CFG1_8192E	0x00f0
   1216  1.7.2.1       snj #define R92E_LDO_SWR_CTRL	0x007C
   1217  1.7.2.1       snj #define R92E_AUTO_LLT		0x224
   1218  1.7.2.1       snj #define R92E_AUTO_LLT_EN	__BIT(16)
   1219  1.7.2.1       snj #define R92E_RSV_MIO_EN		0x0100
   1220  1.7.2.1       snj #define R92E_LEDSON		0x60
   1221  1.7.2.1       snj 
   1222  1.7.2.1       snj /* Bits for SYS_CFG1_8192E. */
   1223  1.7.2.1       snj #define R92E_SPSLDO_SEL		__BIT(24)
   1224  1.7.2.1       snj 
   1225  1.7.2.1       snj /* Values for R92C_CMD_USB_SUSPEND. */
   1226  1.7.2.1       snj #define USB_RESUME		0
   1227  1.7.2.1       snj #define USB_SLEEP		1
   1228  1.7.2.1       snj 
   1229  1.7.2.1       snj /* Values for IQ calibration. */
   1230  1.7.2.1       snj #define R92C_IQK_TRXPATHENA	0x5600
   1231  1.7.2.1       snj #define R92C_IQK_TRMUXPAR	0x00e4
   1232  1.7.2.1       snj #define R92C_IQK_RFIFACESW1	0x8200
   1233  1.7.2.1       snj #define R92C_IQK_LSSI_PARAM	0x00010000
   1234  1.7.2.1       snj #define R92C_IQK_LSSI_RESTORE	0x00032ed3
   1235  1.7.2.1       snj #define R92C_IQK_CONFIG_ANT	0x00080000
   1236  1.7.2.1       snj #define R92C_TX_IQK_SETTING	0x01007c00
   1237  1.7.2.1       snj #define R92C_RX_IQK_SETTING	0x01004800
   1238  1.7.2.1       snj #define R92C_FPGA0_IQK_SETTING	0x80800000
   1239