motg.c revision 1.2 1 1.2 bouyer /* $NetBSD: motg.c,v 1.2 2014/07/17 19:58:18 bouyer Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*
4 1.1 bouyer * Copyright (c) 1998, 2004, 2011, 2012, 2014 The NetBSD Foundation, Inc.
5 1.1 bouyer * All rights reserved.
6 1.1 bouyer *
7 1.1 bouyer * This code is derived from software contributed to The NetBSD Foundation
8 1.1 bouyer * by Lennart Augustsson (lennart (at) augustsson.net) at
9 1.1 bouyer * Carlstedt Research & Technology, Jared D. McNeill (jmcneill (at) invisible.ca),
10 1.1 bouyer * Matthew R. Green (mrg (at) eterna.com.au), and Manuel Bouyer (bouyer (at) netbsd.org).
11 1.1 bouyer *
12 1.1 bouyer * Redistribution and use in source and binary forms, with or without
13 1.1 bouyer * modification, are permitted provided that the following conditions
14 1.1 bouyer * are met:
15 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
16 1.1 bouyer * notice, this list of conditions and the following disclaimer.
17 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
18 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
19 1.1 bouyer * documentation and/or other materials provided with the distribution.
20 1.1 bouyer *
21 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
22 1.1 bouyer * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
23 1.1 bouyer * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
24 1.1 bouyer * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
25 1.1 bouyer * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26 1.1 bouyer * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27 1.1 bouyer * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28 1.1 bouyer * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29 1.1 bouyer * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30 1.1 bouyer * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
31 1.1 bouyer * POSSIBILITY OF SUCH DAMAGE.
32 1.1 bouyer */
33 1.1 bouyer
34 1.1 bouyer
35 1.1 bouyer /*
36 1.1 bouyer * This file contains the driver for the Mentor Graphics Inventra USB
37 1.1 bouyer * 2.0 High Speed Dual-Role controller.
38 1.1 bouyer *
39 1.1 bouyer * NOTE: The current implementation only supports Device Side Mode!
40 1.1 bouyer */
41 1.1 bouyer
42 1.1 bouyer #include <sys/cdefs.h>
43 1.2 bouyer __KERNEL_RCSID(0, "$NetBSD: motg.c,v 1.2 2014/07/17 19:58:18 bouyer Exp $");
44 1.1 bouyer
45 1.1 bouyer #include <sys/param.h>
46 1.1 bouyer #include <sys/systm.h>
47 1.1 bouyer #include <sys/kernel.h>
48 1.1 bouyer #include <sys/kmem.h>
49 1.1 bouyer #include <sys/device.h>
50 1.1 bouyer #include <sys/select.h>
51 1.1 bouyer #include <sys/extent.h>
52 1.1 bouyer #include <sys/proc.h>
53 1.1 bouyer #include <sys/queue.h>
54 1.1 bouyer #include <sys/bus.h>
55 1.1 bouyer #include <sys/cpu.h>
56 1.1 bouyer
57 1.1 bouyer #include <machine/endian.h>
58 1.1 bouyer
59 1.1 bouyer #include <dev/usb/usb.h>
60 1.1 bouyer #include <dev/usb/usbdi.h>
61 1.1 bouyer #include <dev/usb/usbdivar.h>
62 1.1 bouyer #include <dev/usb/usb_mem.h>
63 1.1 bouyer #include <dev/usb/usb_quirks.h>
64 1.1 bouyer
65 1.1 bouyer #include <dev/usb/motgreg.h>
66 1.1 bouyer #include <dev/usb/motgvar.h>
67 1.1 bouyer #include <dev/usb/usbroothub_subr.h>
68 1.1 bouyer
69 1.1 bouyer #define MOTG_DEBUG
70 1.1 bouyer #ifdef MOTG_DEBUG
71 1.1 bouyer #define DPRINTF(x) if (motgdebug) printf x
72 1.1 bouyer #define DPRINTFN(n,x) if (motgdebug & (n)) printf x
73 1.1 bouyer #define MD_ROOT 0x0002
74 1.1 bouyer #define MD_CTRL 0x0004
75 1.1 bouyer #define MD_BULK 0x0008
76 1.1 bouyer // int motgdebug = MD_ROOT | MD_CTRL | MD_BULK;
77 1.1 bouyer int motgdebug = 0;
78 1.1 bouyer #else
79 1.1 bouyer #define DPRINTF(x)
80 1.1 bouyer #define DPRINTFN(n,x)
81 1.1 bouyer #endif
82 1.1 bouyer
83 1.1 bouyer /* various timeouts, for various speeds */
84 1.1 bouyer /* control NAK timeouts */
85 1.1 bouyer #define NAK_TO_CTRL 10 /* 1024 frames, about 1s */
86 1.1 bouyer #define NAK_TO_CTRL_HIGH 13 /* 8k microframes, about 0.8s */
87 1.1 bouyer
88 1.1 bouyer /* intr/iso polling intervals */
89 1.1 bouyer #define POLL_TO 100 /* 100 frames, about 0.1s */
90 1.1 bouyer #define POLL_TO_HIGH 10 /* 100 microframes, about 0.12s */
91 1.1 bouyer
92 1.1 bouyer /* bulk NAK timeouts */
93 1.1 bouyer #define NAK_TO_BULK 255 /* 255 frames, about 0.25s */
94 1.1 bouyer #define NAK_TO_BULK_HIGH 13 /* 8k microframes, about 1s */
95 1.1 bouyer
96 1.1 bouyer static void motg_hub_change(struct motg_softc *);
97 1.1 bouyer static usbd_status motg_root_ctrl_transfer(usbd_xfer_handle);
98 1.1 bouyer static usbd_status motg_root_ctrl_start(usbd_xfer_handle);
99 1.1 bouyer static void motg_root_ctrl_abort(usbd_xfer_handle);
100 1.1 bouyer static void motg_root_ctrl_close(usbd_pipe_handle);
101 1.1 bouyer static void motg_root_ctrl_done(usbd_xfer_handle);
102 1.1 bouyer
103 1.1 bouyer static usbd_status motg_root_intr_transfer(usbd_xfer_handle);
104 1.1 bouyer static usbd_status motg_root_intr_start(usbd_xfer_handle);
105 1.1 bouyer static void motg_root_intr_abort(usbd_xfer_handle);
106 1.1 bouyer static void motg_root_intr_close(usbd_pipe_handle);
107 1.1 bouyer static void motg_root_intr_done(usbd_xfer_handle);
108 1.1 bouyer
109 1.1 bouyer static usbd_status motg_open(usbd_pipe_handle);
110 1.1 bouyer static void motg_poll(struct usbd_bus *);
111 1.1 bouyer static void motg_softintr(void *);
112 1.1 bouyer static usbd_status motg_allocm(struct usbd_bus *, usb_dma_t *, u_int32_t);
113 1.1 bouyer static void motg_freem(struct usbd_bus *, usb_dma_t *);
114 1.1 bouyer static usbd_xfer_handle motg_allocx(struct usbd_bus *);
115 1.1 bouyer static void motg_freex(struct usbd_bus *, usbd_xfer_handle);
116 1.1 bouyer static void motg_get_lock(struct usbd_bus *, kmutex_t **);
117 1.1 bouyer static void motg_noop(usbd_pipe_handle pipe);
118 1.1 bouyer static usbd_status motg_portreset(struct motg_softc*);
119 1.1 bouyer
120 1.1 bouyer static usbd_status motg_device_ctrl_transfer(usbd_xfer_handle);
121 1.1 bouyer static usbd_status motg_device_ctrl_start(usbd_xfer_handle);
122 1.1 bouyer static void motg_device_ctrl_abort(usbd_xfer_handle);
123 1.1 bouyer static void motg_device_ctrl_close(usbd_pipe_handle);
124 1.1 bouyer static void motg_device_ctrl_done(usbd_xfer_handle);
125 1.1 bouyer static usbd_status motg_device_ctrl_start1(struct motg_softc *);
126 1.1 bouyer static void motg_device_ctrl_read(usbd_xfer_handle);
127 1.1 bouyer static void motg_device_ctrl_intr_rx(struct motg_softc *);
128 1.1 bouyer static void motg_device_ctrl_intr_tx(struct motg_softc *);
129 1.1 bouyer
130 1.1 bouyer static usbd_status motg_device_data_transfer(usbd_xfer_handle);
131 1.1 bouyer static usbd_status motg_device_data_start(usbd_xfer_handle);
132 1.1 bouyer static usbd_status motg_device_data_start1(struct motg_softc *,
133 1.1 bouyer struct motg_hw_ep *);
134 1.1 bouyer static void motg_device_data_abort(usbd_xfer_handle);
135 1.1 bouyer static void motg_device_data_close(usbd_pipe_handle);
136 1.1 bouyer static void motg_device_data_done(usbd_xfer_handle);
137 1.1 bouyer static void motg_device_intr_rx(struct motg_softc *, int);
138 1.1 bouyer static void motg_device_intr_tx(struct motg_softc *, int);
139 1.1 bouyer static void motg_device_data_read(usbd_xfer_handle);
140 1.1 bouyer static void motg_device_data_write(usbd_xfer_handle);
141 1.1 bouyer
142 1.1 bouyer static void motg_waitintr(struct motg_softc *, usbd_xfer_handle);
143 1.1 bouyer static void motg_device_clear_toggle(usbd_pipe_handle pipe);
144 1.1 bouyer
145 1.1 bouyer #define MOTG_INTR_ENDPT 1
146 1.1 bouyer #define UBARR(sc) bus_space_barrier((sc)->sc_iot, (sc)->sc_ioh, 0, (sc)->sc_size, \
147 1.1 bouyer BUS_SPACE_BARRIER_READ|BUS_SPACE_BARRIER_WRITE)
148 1.1 bouyer #define UWRITE1(sc, r, x) \
149 1.1 bouyer do { UBARR(sc); bus_space_write_1((sc)->sc_iot, (sc)->sc_ioh, (r), (x)); \
150 1.1 bouyer } while (/*CONSTCOND*/0)
151 1.1 bouyer #define UWRITE2(sc, r, x) \
152 1.1 bouyer do { UBARR(sc); bus_space_write_2((sc)->sc_iot, (sc)->sc_ioh, (r), (x)); \
153 1.1 bouyer } while (/*CONSTCOND*/0)
154 1.1 bouyer #define UWRITE4(sc, r, x) \
155 1.1 bouyer do { UBARR(sc); bus_space_write_4((sc)->sc_iot, (sc)->sc_ioh, (r), (x)); \
156 1.1 bouyer } while (/*CONSTCOND*/0)
157 1.1 bouyer
158 1.1 bouyer static __inline uint32_t
159 1.1 bouyer UREAD1(struct motg_softc *sc, bus_size_t r)
160 1.1 bouyer {
161 1.1 bouyer
162 1.1 bouyer UBARR(sc);
163 1.1 bouyer return bus_space_read_1(sc->sc_iot, sc->sc_ioh, r);
164 1.1 bouyer }
165 1.1 bouyer static __inline uint32_t
166 1.1 bouyer UREAD2(struct motg_softc *sc, bus_size_t r)
167 1.1 bouyer {
168 1.1 bouyer
169 1.1 bouyer UBARR(sc);
170 1.1 bouyer return bus_space_read_2(sc->sc_iot, sc->sc_ioh, r);
171 1.1 bouyer }
172 1.1 bouyer static __inline uint32_t
173 1.1 bouyer UREAD4(struct motg_softc *sc, bus_size_t r)
174 1.1 bouyer {
175 1.1 bouyer
176 1.1 bouyer UBARR(sc);
177 1.1 bouyer return bus_space_read_4(sc->sc_iot, sc->sc_ioh, r);
178 1.1 bouyer }
179 1.1 bouyer
180 1.1 bouyer static void
181 1.1 bouyer musbotg_pull_common(struct motg_softc *sc, uint8_t on)
182 1.1 bouyer {
183 1.1 bouyer uint8_t val;
184 1.1 bouyer
185 1.1 bouyer val = UREAD1(sc, MUSB2_REG_POWER);
186 1.1 bouyer if (on)
187 1.1 bouyer val |= MUSB2_MASK_SOFTC;
188 1.1 bouyer else
189 1.1 bouyer val &= ~MUSB2_MASK_SOFTC;
190 1.1 bouyer
191 1.1 bouyer UWRITE1(sc, MUSB2_REG_POWER, val);
192 1.1 bouyer }
193 1.1 bouyer
194 1.1 bouyer const struct usbd_bus_methods motg_bus_methods = {
195 1.1 bouyer .open_pipe = motg_open,
196 1.1 bouyer .soft_intr = motg_softintr,
197 1.1 bouyer .do_poll = motg_poll,
198 1.1 bouyer .allocm = motg_allocm,
199 1.1 bouyer .freem = motg_freem,
200 1.1 bouyer .allocx = motg_allocx,
201 1.1 bouyer .freex = motg_freex,
202 1.1 bouyer .get_lock = motg_get_lock,
203 1.1 bouyer .new_device = NULL,
204 1.1 bouyer };
205 1.1 bouyer
206 1.1 bouyer const struct usbd_pipe_methods motg_root_ctrl_methods = {
207 1.1 bouyer .transfer = motg_root_ctrl_transfer,
208 1.1 bouyer .start = motg_root_ctrl_start,
209 1.1 bouyer .abort = motg_root_ctrl_abort,
210 1.1 bouyer .close = motg_root_ctrl_close,
211 1.1 bouyer .cleartoggle = motg_noop,
212 1.1 bouyer .done = motg_root_ctrl_done,
213 1.1 bouyer };
214 1.1 bouyer
215 1.1 bouyer const struct usbd_pipe_methods motg_root_intr_methods = {
216 1.1 bouyer .transfer = motg_root_intr_transfer,
217 1.1 bouyer .start = motg_root_intr_start,
218 1.1 bouyer .abort = motg_root_intr_abort,
219 1.1 bouyer .close = motg_root_intr_close,
220 1.1 bouyer .cleartoggle = motg_noop,
221 1.1 bouyer .done = motg_root_intr_done,
222 1.1 bouyer };
223 1.1 bouyer
224 1.1 bouyer const struct usbd_pipe_methods motg_device_ctrl_methods = {
225 1.1 bouyer .transfer = motg_device_ctrl_transfer,
226 1.1 bouyer .start = motg_device_ctrl_start,
227 1.1 bouyer .abort = motg_device_ctrl_abort,
228 1.1 bouyer .close = motg_device_ctrl_close,
229 1.1 bouyer .cleartoggle = motg_noop,
230 1.1 bouyer .done = motg_device_ctrl_done,
231 1.1 bouyer };
232 1.1 bouyer
233 1.1 bouyer const struct usbd_pipe_methods motg_device_data_methods = {
234 1.1 bouyer .transfer = motg_device_data_transfer,
235 1.1 bouyer .start = motg_device_data_start,
236 1.1 bouyer .abort = motg_device_data_abort,
237 1.1 bouyer .close = motg_device_data_close,
238 1.1 bouyer .cleartoggle = motg_device_clear_toggle,
239 1.1 bouyer .done = motg_device_data_done,
240 1.1 bouyer };
241 1.1 bouyer
242 1.1 bouyer usbd_status
243 1.1 bouyer motg_init(struct motg_softc *sc)
244 1.1 bouyer {
245 1.1 bouyer uint32_t nrx, ntx, val;
246 1.1 bouyer int dynfifo;
247 1.1 bouyer int offset, i;
248 1.1 bouyer
249 1.1 bouyer if (sc->sc_mode == MOTG_MODE_DEVICE)
250 1.1 bouyer return USBD_NORMAL_COMPLETION; /* not supported */
251 1.1 bouyer
252 1.1 bouyer /* disable all interrupts */
253 1.1 bouyer UWRITE1(sc, MUSB2_REG_INTUSBE, 0);
254 1.1 bouyer UWRITE2(sc, MUSB2_REG_INTTXE, 0);
255 1.1 bouyer UWRITE2(sc, MUSB2_REG_INTRXE, 0);
256 1.1 bouyer /* disable pullup */
257 1.1 bouyer
258 1.1 bouyer musbotg_pull_common(sc, 0);
259 1.1 bouyer
260 1.1 bouyer /* disable double packet buffering XXX what's this ? */
261 1.1 bouyer UWRITE2(sc, MUSB2_REG_RXDBDIS, 0xFFFF);
262 1.1 bouyer UWRITE2(sc, MUSB2_REG_TXDBDIS, 0xFFFF);
263 1.1 bouyer
264 1.1 bouyer /* enable HighSpeed and ISO Update flags */
265 1.1 bouyer
266 1.1 bouyer UWRITE1(sc, MUSB2_REG_POWER,
267 1.1 bouyer MUSB2_MASK_HSENAB | MUSB2_MASK_ISOUPD);
268 1.1 bouyer
269 1.1 bouyer if (sc->sc_mode == MOTG_MODE_DEVICE) {
270 1.1 bouyer /* clear Session bit, if set */
271 1.1 bouyer val = UREAD1(sc, MUSB2_REG_DEVCTL);
272 1.1 bouyer val &= ~MUSB2_MASK_SESS;
273 1.1 bouyer UWRITE1(sc, MUSB2_REG_DEVCTL, val);
274 1.1 bouyer } else {
275 1.1 bouyer /* Enter session for Host mode */
276 1.1 bouyer val = UREAD1(sc, MUSB2_REG_DEVCTL);
277 1.1 bouyer val |= MUSB2_MASK_SESS;
278 1.1 bouyer UWRITE1(sc, MUSB2_REG_DEVCTL, val);
279 1.1 bouyer }
280 1.1 bouyer delay(1000);
281 1.1 bouyer DPRINTF(("DEVCTL 0x%x\n", UREAD1(sc, MUSB2_REG_DEVCTL)));
282 1.1 bouyer
283 1.1 bouyer /* disable testmode */
284 1.1 bouyer
285 1.1 bouyer UWRITE1(sc, MUSB2_REG_TESTMODE, 0);
286 1.1 bouyer
287 1.1 bouyer /* set default value */
288 1.1 bouyer
289 1.1 bouyer UWRITE1(sc, MUSB2_REG_MISC, 0);
290 1.1 bouyer
291 1.1 bouyer /* select endpoint index 0 */
292 1.1 bouyer
293 1.1 bouyer UWRITE1(sc, MUSB2_REG_EPINDEX, 0);
294 1.1 bouyer
295 1.1 bouyer /* read out number of endpoints */
296 1.1 bouyer nrx = (UREAD1(sc, MUSB2_REG_EPINFO) / 16);
297 1.1 bouyer
298 1.1 bouyer ntx = (UREAD1(sc, MUSB2_REG_EPINFO) % 16);
299 1.1 bouyer
300 1.1 bouyer /* these numbers exclude the control endpoint */
301 1.1 bouyer
302 1.1 bouyer DPRINTF(("RX/TX endpoints: %u/%u\n", nrx, ntx));
303 1.1 bouyer
304 1.1 bouyer sc->sc_ep_max = MAX(nrx, ntx);
305 1.1 bouyer if (sc->sc_ep_max == 0) {
306 1.1 bouyer aprint_error_dev(sc->sc_dev, " no endpoints\n");
307 1.1 bouyer return USBD_INVAL;
308 1.1 bouyer }
309 1.1 bouyer KASSERT(sc->sc_ep_max <= MOTG_MAX_HW_EP);
310 1.1 bouyer /* read out configuration data */
311 1.1 bouyer val = UREAD1(sc, MUSB2_REG_CONFDATA);
312 1.1 bouyer
313 1.1 bouyer DPRINTF(("Config Data: 0x%02x\n", val));
314 1.1 bouyer
315 1.1 bouyer dynfifo = (val & MUSB2_MASK_CD_DYNFIFOSZ) ? 1 : 0;
316 1.1 bouyer
317 1.1 bouyer if (dynfifo) {
318 1.1 bouyer aprint_normal_dev(sc->sc_dev, "Dynamic FIFO sizing detected, "
319 1.1 bouyer "assuming 16Kbytes of FIFO RAM\n");
320 1.1 bouyer }
321 1.1 bouyer
322 1.1 bouyer DPRINTF(("HW version: 0x%04x\n", UREAD1(sc, MUSB2_REG_HWVERS)));
323 1.1 bouyer
324 1.1 bouyer /* initialise endpoint profiles */
325 1.1 bouyer sc->sc_in_ep[0].ep_fifo_size = 64;
326 1.1 bouyer sc->sc_out_ep[0].ep_fifo_size = 0; /* not used */
327 1.1 bouyer sc->sc_out_ep[0].ep_number = sc->sc_in_ep[0].ep_number = 0;
328 1.1 bouyer SIMPLEQ_INIT(&sc->sc_in_ep[0].ep_pipes);
329 1.1 bouyer offset = 64;
330 1.1 bouyer
331 1.1 bouyer for (i = 1; i <= sc->sc_ep_max; i++) {
332 1.1 bouyer int fiforx_size, fifotx_size, fifo_size;
333 1.1 bouyer
334 1.1 bouyer /* select endpoint */
335 1.1 bouyer UWRITE1(sc, MUSB2_REG_EPINDEX, i);
336 1.1 bouyer
337 1.1 bouyer val = UREAD1(sc, MUSB2_REG_FSIZE);
338 1.1 bouyer fiforx_size = (val & MUSB2_MASK_RX_FSIZE) >> 4;
339 1.1 bouyer fifotx_size = (val & MUSB2_MASK_TX_FSIZE);
340 1.1 bouyer
341 1.1 bouyer DPRINTF(("Endpoint %u FIFO size: IN=%u, OUT=%u, DYN=%d\n",
342 1.1 bouyer i, fifotx_size, fiforx_size, dynfifo));
343 1.1 bouyer
344 1.1 bouyer if (dynfifo) {
345 1.1 bouyer if (i < 3) {
346 1.1 bouyer fifo_size = 12; /* 4K */
347 1.1 bouyer } else if (i < 10) {
348 1.1 bouyer fifo_size = 10; /* 1K */
349 1.1 bouyer } else {
350 1.1 bouyer fifo_size = 7; /* 128 bytes */
351 1.1 bouyer }
352 1.1 bouyer if (fiforx_size && (i <= nrx)) {
353 1.1 bouyer fiforx_size = fifo_size;
354 1.1 bouyer if (fifo_size > 7) {
355 1.1 bouyer UWRITE1(sc, MUSB2_REG_RXFIFOSZ,
356 1.1 bouyer MUSB2_VAL_FIFOSZ(fifo_size) |
357 1.1 bouyer MUSB2_MASK_FIFODB);
358 1.1 bouyer } else {
359 1.1 bouyer UWRITE1(sc, MUSB2_REG_RXFIFOSZ,
360 1.1 bouyer MUSB2_VAL_FIFOSZ(fifo_size) |
361 1.1 bouyer MUSB2_MASK_FIFODB);
362 1.1 bouyer }
363 1.1 bouyer UWRITE2(sc, MUSB2_REG_RXFIFOADD,
364 1.1 bouyer offset >> 3);
365 1.1 bouyer offset += (1 << fiforx_size);
366 1.1 bouyer }
367 1.1 bouyer if (fifotx_size && (i <= ntx)) {
368 1.1 bouyer fifotx_size = fifo_size;
369 1.1 bouyer if (fifo_size > 7) {
370 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXFIFOSZ,
371 1.1 bouyer MUSB2_VAL_FIFOSZ(fifo_size) |
372 1.1 bouyer MUSB2_MASK_FIFODB);
373 1.1 bouyer } else {
374 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXFIFOSZ,
375 1.1 bouyer MUSB2_VAL_FIFOSZ(fifo_size));
376 1.1 bouyer }
377 1.1 bouyer
378 1.1 bouyer UWRITE2(sc, MUSB2_REG_TXFIFOADD,
379 1.1 bouyer offset >> 3);
380 1.1 bouyer
381 1.1 bouyer offset += (1 << fifotx_size);
382 1.1 bouyer }
383 1.1 bouyer }
384 1.1 bouyer if (fiforx_size && (i <= nrx)) {
385 1.1 bouyer sc->sc_in_ep[i].ep_fifo_size = (1 << fiforx_size);
386 1.1 bouyer SIMPLEQ_INIT(&sc->sc_in_ep[i].ep_pipes);
387 1.1 bouyer }
388 1.1 bouyer if (fifotx_size && (i <= ntx)) {
389 1.1 bouyer sc->sc_out_ep[i].ep_fifo_size = (1 << fifotx_size);
390 1.1 bouyer SIMPLEQ_INIT(&sc->sc_out_ep[i].ep_pipes);
391 1.1 bouyer }
392 1.1 bouyer sc->sc_out_ep[i].ep_number = sc->sc_in_ep[i].ep_number = i;
393 1.1 bouyer }
394 1.1 bouyer
395 1.1 bouyer
396 1.1 bouyer DPRINTF(("Dynamic FIFO size = %d bytes\n", offset));
397 1.1 bouyer
398 1.1 bouyer /* turn on default interrupts */
399 1.1 bouyer
400 1.1 bouyer if (sc->sc_mode == MOTG_MODE_HOST) {
401 1.1 bouyer UWRITE1(sc, MUSB2_REG_INTUSBE, 0xff);
402 1.1 bouyer UWRITE2(sc, MUSB2_REG_INTTXE, 0xffff);
403 1.1 bouyer UWRITE2(sc, MUSB2_REG_INTRXE, 0xffff);
404 1.1 bouyer } else
405 1.1 bouyer UWRITE1(sc, MUSB2_REG_INTUSBE, MUSB2_MASK_IRESET);
406 1.1 bouyer
407 1.1 bouyer sc->sc_xferpool = pool_cache_init(sizeof(struct motg_xfer), 0, 0, 0,
408 1.1 bouyer "motgxfer", NULL, IPL_USB, NULL, NULL, NULL);
409 1.1 bouyer
410 1.1 bouyer mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
411 1.1 bouyer mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_SCHED);
412 1.1 bouyer
413 1.1 bouyer /* Set up the bus struct. */
414 1.1 bouyer sc->sc_bus.methods = &motg_bus_methods;
415 1.1 bouyer sc->sc_bus.pipe_size = sizeof(struct motg_pipe);
416 1.1 bouyer sc->sc_bus.usbrev = USBREV_2_0;
417 1.1 bouyer sc->sc_bus.hci_private = sc;
418 1.1 bouyer snprintf(sc->sc_vendor, sizeof(sc->sc_vendor),
419 1.1 bouyer "Mentor Graphics");
420 1.1 bouyer sc->sc_child = config_found(sc->sc_dev, &sc->sc_bus, usbctlprint);
421 1.1 bouyer return USBD_NORMAL_COMPLETION;
422 1.1 bouyer }
423 1.1 bouyer
424 1.1 bouyer static int
425 1.1 bouyer motg_select_ep(struct motg_softc *sc, usbd_pipe_handle pipe)
426 1.1 bouyer {
427 1.1 bouyer struct motg_pipe *otgpipe = (struct motg_pipe *)pipe;
428 1.1 bouyer usb_endpoint_descriptor_t *ed = pipe->endpoint->edesc;
429 1.1 bouyer struct motg_hw_ep *ep;
430 1.1 bouyer int i, size;
431 1.1 bouyer
432 1.1 bouyer ep = (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN) ?
433 1.1 bouyer sc->sc_in_ep : sc->sc_out_ep;
434 1.1 bouyer size = UE_GET_SIZE(UGETW(pipe->endpoint->edesc->wMaxPacketSize));
435 1.1 bouyer
436 1.1 bouyer for (i = sc->sc_ep_max; i >= 1; i--) {
437 1.1 bouyer DPRINTF(("%s_ep[%d].ep_fifo_size %d size %d ref %d\n",
438 1.1 bouyer (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN) ?
439 1.1 bouyer "in" : "out", i, ep[i].ep_fifo_size, size, ep[i].refcount));
440 1.1 bouyer if (ep[i].ep_fifo_size >= size) {
441 1.1 bouyer /* found a suitable endpoint */
442 1.1 bouyer otgpipe->hw_ep = &ep[i];
443 1.1 bouyer mutex_enter(&sc->sc_lock);
444 1.1 bouyer if (otgpipe->hw_ep->refcount > 0) {
445 1.1 bouyer /* no luck, try next */
446 1.1 bouyer mutex_exit(&sc->sc_lock);
447 1.1 bouyer otgpipe->hw_ep = NULL;
448 1.1 bouyer } else {
449 1.1 bouyer otgpipe->hw_ep->refcount++;
450 1.1 bouyer SIMPLEQ_INSERT_TAIL(&otgpipe->hw_ep->ep_pipes,
451 1.1 bouyer otgpipe, ep_pipe_list);
452 1.1 bouyer mutex_exit(&sc->sc_lock);
453 1.1 bouyer return 0;
454 1.1 bouyer }
455 1.1 bouyer }
456 1.1 bouyer }
457 1.1 bouyer return -1;
458 1.1 bouyer }
459 1.1 bouyer
460 1.1 bouyer /* Open a new pipe. */
461 1.1 bouyer usbd_status
462 1.1 bouyer motg_open(usbd_pipe_handle pipe)
463 1.1 bouyer {
464 1.1 bouyer struct motg_softc *sc = pipe->device->bus->hci_private;
465 1.1 bouyer struct motg_pipe *otgpipe = (struct motg_pipe *)pipe;
466 1.1 bouyer usb_endpoint_descriptor_t *ed = pipe->endpoint->edesc;
467 1.1 bouyer
468 1.1 bouyer DPRINTF(("motg_open: pipe=%p, addr=%d, endpt=%d (%d)\n",
469 1.1 bouyer pipe, pipe->device->address,
470 1.1 bouyer ed->bEndpointAddress, sc->sc_root_addr));
471 1.1 bouyer
472 1.1 bouyer if (sc->sc_dying)
473 1.1 bouyer return USBD_IOERROR;
474 1.1 bouyer
475 1.1 bouyer /* toggle state needed for bulk endpoints */
476 1.1 bouyer otgpipe->nexttoggle = pipe->endpoint->datatoggle;
477 1.1 bouyer
478 1.1 bouyer if (pipe->device->address == sc->sc_root_addr) {
479 1.1 bouyer switch (ed->bEndpointAddress) {
480 1.1 bouyer case USB_CONTROL_ENDPOINT:
481 1.1 bouyer pipe->methods = &motg_root_ctrl_methods;
482 1.1 bouyer break;
483 1.1 bouyer case UE_DIR_IN | MOTG_INTR_ENDPT:
484 1.1 bouyer pipe->methods = &motg_root_intr_methods;
485 1.1 bouyer break;
486 1.1 bouyer default:
487 1.1 bouyer return (USBD_INVAL);
488 1.1 bouyer }
489 1.1 bouyer } else {
490 1.1 bouyer switch (ed->bmAttributes & UE_XFERTYPE) {
491 1.1 bouyer case UE_CONTROL:
492 1.1 bouyer pipe->methods = &motg_device_ctrl_methods;
493 1.1 bouyer /* always use sc_in_ep[0] for in and out */
494 1.1 bouyer otgpipe->hw_ep = &sc->sc_in_ep[0];
495 1.1 bouyer mutex_enter(&sc->sc_lock);
496 1.1 bouyer otgpipe->hw_ep->refcount++;
497 1.1 bouyer SIMPLEQ_INSERT_TAIL(&otgpipe->hw_ep->ep_pipes,
498 1.1 bouyer otgpipe, ep_pipe_list);
499 1.1 bouyer mutex_exit(&sc->sc_lock);
500 1.1 bouyer break;
501 1.1 bouyer case UE_BULK:
502 1.1 bouyer case UE_INTERRUPT:
503 1.1 bouyer DPRINTFN(MD_BULK,
504 1.1 bouyer ("new %s %s pipe wMaxPacketSize %d\n",
505 1.1 bouyer (ed->bmAttributes & UE_XFERTYPE) == UE_BULK ?
506 1.1 bouyer "bulk" : "interrupt",
507 1.1 bouyer (UE_GET_DIR(pipe->endpoint->edesc->bEndpointAddress) == UE_DIR_IN) ? "read" : "write",
508 1.1 bouyer UGETW(pipe->endpoint->edesc->wMaxPacketSize)));
509 1.1 bouyer if (motg_select_ep(sc, pipe) != 0)
510 1.1 bouyer goto bad;
511 1.1 bouyer KASSERT(otgpipe->hw_ep != NULL);
512 1.1 bouyer pipe->methods = &motg_device_data_methods;
513 1.1 bouyer otgpipe->nexttoggle = pipe->endpoint->datatoggle;
514 1.1 bouyer break;
515 1.1 bouyer default:
516 1.1 bouyer goto bad;
517 1.1 bouyer #ifdef notyet
518 1.1 bouyer case UE_ISOCHRONOUS:
519 1.1 bouyer ...
520 1.1 bouyer break;
521 1.1 bouyer #endif /* notyet */
522 1.1 bouyer }
523 1.1 bouyer }
524 1.1 bouyer return (USBD_NORMAL_COMPLETION);
525 1.1 bouyer
526 1.1 bouyer bad:
527 1.1 bouyer return (USBD_NOMEM);
528 1.1 bouyer }
529 1.1 bouyer
530 1.1 bouyer void
531 1.1 bouyer motg_softintr(void *v)
532 1.1 bouyer {
533 1.1 bouyer struct usbd_bus *bus = v;
534 1.1 bouyer struct motg_softc *sc = bus->hci_private;
535 1.1 bouyer uint16_t rx_status, tx_status;
536 1.1 bouyer uint8_t ctrl_status;
537 1.1 bouyer uint32_t val;
538 1.1 bouyer int i;
539 1.1 bouyer
540 1.1 bouyer KASSERT(sc->sc_bus.use_polling || mutex_owned(&sc->sc_lock));
541 1.1 bouyer
542 1.1 bouyer DPRINTFN(MD_ROOT | MD_CTRL,
543 1.1 bouyer ("%s: motg_softintr\n", device_xname(sc->sc_dev)));
544 1.1 bouyer
545 1.1 bouyer mutex_spin_enter(&sc->sc_intr_lock);
546 1.1 bouyer rx_status = sc->sc_intr_rx_ep;
547 1.1 bouyer sc->sc_intr_rx_ep = 0;
548 1.1 bouyer tx_status = sc->sc_intr_tx_ep;
549 1.1 bouyer sc->sc_intr_tx_ep = 0;
550 1.1 bouyer ctrl_status = sc->sc_intr_ctrl;
551 1.1 bouyer sc->sc_intr_ctrl = 0;
552 1.1 bouyer mutex_spin_exit(&sc->sc_intr_lock);
553 1.1 bouyer
554 1.1 bouyer ctrl_status |= UREAD1(sc, MUSB2_REG_INTUSB);
555 1.1 bouyer
556 1.1 bouyer if (ctrl_status & (MUSB2_MASK_IRESET |
557 1.1 bouyer MUSB2_MASK_IRESUME | MUSB2_MASK_ISUSP |
558 1.1 bouyer MUSB2_MASK_ICONN | MUSB2_MASK_IDISC)) {
559 1.1 bouyer DPRINTFN(MD_ROOT | MD_CTRL, ("motg_softintr bus 0x%x\n",
560 1.1 bouyer ctrl_status));
561 1.1 bouyer
562 1.1 bouyer if (ctrl_status & MUSB2_MASK_IRESET) {
563 1.1 bouyer sc->sc_isreset = 1;
564 1.1 bouyer sc->sc_port_suspended = 0;
565 1.1 bouyer sc->sc_port_suspended_change = 1;
566 1.1 bouyer sc->sc_connected_changed = 1;
567 1.1 bouyer sc->sc_port_enabled = 1;
568 1.1 bouyer
569 1.1 bouyer val = UREAD1(sc, MUSB2_REG_POWER);
570 1.1 bouyer if (val & MUSB2_MASK_HSMODE)
571 1.1 bouyer sc->sc_high_speed = 1;
572 1.1 bouyer else
573 1.1 bouyer sc->sc_high_speed = 0;
574 1.1 bouyer DPRINTFN(MD_ROOT | MD_CTRL, ("motg_softintr speed %d\n",
575 1.1 bouyer sc->sc_high_speed));
576 1.1 bouyer
577 1.1 bouyer /* turn off interrupts */
578 1.1 bouyer val = MUSB2_MASK_IRESET;
579 1.1 bouyer val &= ~MUSB2_MASK_IRESUME;
580 1.1 bouyer val |= MUSB2_MASK_ISUSP;
581 1.1 bouyer UWRITE1(sc, MUSB2_REG_INTUSBE, val);
582 1.1 bouyer UWRITE2(sc, MUSB2_REG_INTTXE, 0);
583 1.1 bouyer UWRITE2(sc, MUSB2_REG_INTRXE, 0);
584 1.1 bouyer }
585 1.1 bouyer if (ctrl_status & MUSB2_MASK_IRESUME) {
586 1.1 bouyer if (sc->sc_port_suspended) {
587 1.1 bouyer sc->sc_port_suspended = 0;
588 1.1 bouyer sc->sc_port_suspended_change = 1;
589 1.1 bouyer val = UREAD1(sc, MUSB2_REG_INTUSBE);
590 1.1 bouyer /* disable resume interrupt */
591 1.1 bouyer val &= ~MUSB2_MASK_IRESUME;
592 1.1 bouyer /* enable suspend interrupt */
593 1.1 bouyer val |= MUSB2_MASK_ISUSP;
594 1.1 bouyer UWRITE1(sc, MUSB2_REG_INTUSBE, val);
595 1.1 bouyer }
596 1.1 bouyer } else if (ctrl_status & MUSB2_MASK_ISUSP) {
597 1.1 bouyer if (!sc->sc_port_suspended) {
598 1.1 bouyer sc->sc_port_suspended = 1;
599 1.1 bouyer sc->sc_port_suspended_change = 1;
600 1.1 bouyer
601 1.1 bouyer val = UREAD1(sc, MUSB2_REG_INTUSBE);
602 1.1 bouyer /* disable suspend interrupt */
603 1.1 bouyer val &= ~MUSB2_MASK_ISUSP;
604 1.1 bouyer /* enable resume interrupt */
605 1.1 bouyer val |= MUSB2_MASK_IRESUME;
606 1.1 bouyer UWRITE1(sc, MUSB2_REG_INTUSBE, val);
607 1.1 bouyer }
608 1.1 bouyer }
609 1.1 bouyer if (ctrl_status & MUSB2_MASK_ICONN) {
610 1.1 bouyer sc->sc_connected = 1;
611 1.1 bouyer sc->sc_connected_changed = 1;
612 1.1 bouyer sc->sc_isreset = 1;
613 1.1 bouyer sc->sc_port_enabled = 1;
614 1.1 bouyer } else if (ctrl_status & MUSB2_MASK_IDISC) {
615 1.1 bouyer sc->sc_connected = 0;
616 1.1 bouyer sc->sc_connected_changed = 1;
617 1.1 bouyer sc->sc_isreset = 0;
618 1.1 bouyer sc->sc_port_enabled = 0;
619 1.1 bouyer }
620 1.1 bouyer
621 1.1 bouyer /* complete root HUB interrupt endpoint */
622 1.1 bouyer
623 1.1 bouyer motg_hub_change(sc);
624 1.1 bouyer }
625 1.1 bouyer /*
626 1.1 bouyer * read in interrupt status and mix with the status we
627 1.1 bouyer * got from the wrapper
628 1.1 bouyer */
629 1.1 bouyer rx_status |= UREAD2(sc, MUSB2_REG_INTRX);
630 1.1 bouyer tx_status |= UREAD2(sc, MUSB2_REG_INTTX);
631 1.1 bouyer
632 1.1 bouyer if (rx_status & 0x01)
633 1.1 bouyer panic("ctrl_rx");
634 1.1 bouyer if (tx_status & 0x01)
635 1.1 bouyer motg_device_ctrl_intr_tx(sc);
636 1.1 bouyer for (i = 1; i <= sc->sc_ep_max; i++) {
637 1.1 bouyer if (rx_status & (0x01 << i))
638 1.1 bouyer motg_device_intr_rx(sc, i);
639 1.1 bouyer if (tx_status & (0x01 << i))
640 1.1 bouyer motg_device_intr_tx(sc, i);
641 1.1 bouyer }
642 1.1 bouyer
643 1.1 bouyer return;
644 1.1 bouyer }
645 1.1 bouyer
646 1.1 bouyer void
647 1.1 bouyer motg_poll(struct usbd_bus *bus)
648 1.1 bouyer {
649 1.1 bouyer struct motg_softc *sc = bus->hci_private;
650 1.1 bouyer
651 1.1 bouyer sc->sc_intr_poll(sc->sc_intr_poll_arg);
652 1.1 bouyer mutex_enter(&sc->sc_lock);
653 1.1 bouyer motg_softintr(bus);
654 1.1 bouyer mutex_exit(&sc->sc_lock);
655 1.1 bouyer }
656 1.1 bouyer
657 1.1 bouyer int
658 1.1 bouyer motg_intr(struct motg_softc *sc, uint16_t rx_ep, uint16_t tx_ep,
659 1.2 bouyer uint8_t ctrl)
660 1.1 bouyer {
661 1.1 bouyer KASSERT(mutex_owned(&sc->sc_intr_lock));
662 1.1 bouyer sc->sc_intr_tx_ep = tx_ep;
663 1.1 bouyer sc->sc_intr_rx_ep = rx_ep;
664 1.1 bouyer sc->sc_intr_ctrl = ctrl;
665 1.1 bouyer
666 1.1 bouyer if (!sc->sc_bus.use_polling) {
667 1.1 bouyer sc->sc_bus.no_intrs++;
668 1.1 bouyer usb_schedsoftintr(&sc->sc_bus);
669 1.1 bouyer }
670 1.1 bouyer return 1;
671 1.1 bouyer }
672 1.1 bouyer
673 1.2 bouyer int
674 1.2 bouyer motg_intr_vbus(struct motg_softc *sc, int vbus)
675 1.2 bouyer {
676 1.2 bouyer uint8_t val;
677 1.2 bouyer if (sc->sc_mode == MOTG_MODE_HOST && vbus == 0) {
678 1.2 bouyer DPRINTF(("motg_intr_vbus: vbus down, try to re-enable\n"));
679 1.2 bouyer /* try to re-enter session for Host mode */
680 1.2 bouyer val = UREAD1(sc, MUSB2_REG_DEVCTL);
681 1.2 bouyer val |= MUSB2_MASK_SESS;
682 1.2 bouyer UWRITE1(sc, MUSB2_REG_DEVCTL, val);
683 1.2 bouyer }
684 1.2 bouyer return 1;
685 1.2 bouyer }
686 1.2 bouyer
687 1.1 bouyer usbd_status
688 1.1 bouyer motg_allocm(struct usbd_bus *bus, usb_dma_t *dma, u_int32_t size)
689 1.1 bouyer {
690 1.1 bouyer struct motg_softc *sc = bus->hci_private;
691 1.1 bouyer usbd_status status;
692 1.1 bouyer
693 1.1 bouyer status = usb_allocmem(&sc->sc_bus, size, 0, dma);
694 1.1 bouyer if (status == USBD_NOMEM)
695 1.1 bouyer status = usb_reserve_allocm(&sc->sc_dma_reserve, dma, size);
696 1.1 bouyer return status;
697 1.1 bouyer }
698 1.1 bouyer
699 1.1 bouyer void
700 1.1 bouyer motg_freem(struct usbd_bus *bus, usb_dma_t *dma)
701 1.1 bouyer {
702 1.1 bouyer if (dma->block->flags & USB_DMA_RESERVE) {
703 1.1 bouyer usb_reserve_freem(&((struct motg_softc *)bus)->sc_dma_reserve,
704 1.1 bouyer dma);
705 1.1 bouyer return;
706 1.1 bouyer }
707 1.1 bouyer usb_freemem(&((struct motg_softc *)bus)->sc_bus, dma);
708 1.1 bouyer }
709 1.1 bouyer
710 1.1 bouyer usbd_xfer_handle
711 1.1 bouyer motg_allocx(struct usbd_bus *bus)
712 1.1 bouyer {
713 1.1 bouyer struct motg_softc *sc = bus->hci_private;
714 1.1 bouyer usbd_xfer_handle xfer;
715 1.1 bouyer
716 1.1 bouyer xfer = pool_cache_get(sc->sc_xferpool, PR_NOWAIT);
717 1.1 bouyer if (xfer != NULL) {
718 1.1 bouyer memset(xfer, 0, sizeof(struct motg_xfer));
719 1.1 bouyer UXFER(xfer)->sc = sc;
720 1.1 bouyer #ifdef DIAGNOSTIC
721 1.1 bouyer // XXX UXFER(xfer)->iinfo.isdone = 1;
722 1.1 bouyer xfer->busy_free = XFER_BUSY;
723 1.1 bouyer #endif
724 1.1 bouyer }
725 1.1 bouyer return (xfer);
726 1.1 bouyer }
727 1.1 bouyer
728 1.1 bouyer void
729 1.1 bouyer motg_freex(struct usbd_bus *bus, usbd_xfer_handle xfer)
730 1.1 bouyer {
731 1.1 bouyer struct motg_softc *sc = bus->hci_private;
732 1.1 bouyer
733 1.1 bouyer #ifdef DIAGNOSTIC
734 1.1 bouyer if (xfer->busy_free != XFER_BUSY) {
735 1.1 bouyer printf("motg_freex: xfer=%p not busy, 0x%08x\n", xfer,
736 1.1 bouyer xfer->busy_free);
737 1.1 bouyer }
738 1.1 bouyer xfer->busy_free = XFER_FREE;
739 1.1 bouyer #endif
740 1.1 bouyer pool_cache_put(sc->sc_xferpool, xfer);
741 1.1 bouyer }
742 1.1 bouyer
743 1.1 bouyer static void
744 1.1 bouyer motg_get_lock(struct usbd_bus *bus, kmutex_t **lock)
745 1.1 bouyer {
746 1.1 bouyer struct motg_softc *sc = bus->hci_private;
747 1.1 bouyer
748 1.1 bouyer *lock = &sc->sc_lock;
749 1.1 bouyer }
750 1.1 bouyer
751 1.1 bouyer /*
752 1.1 bouyer * Data structures and routines to emulate the root hub.
753 1.1 bouyer */
754 1.1 bouyer usb_device_descriptor_t motg_devd = {
755 1.1 bouyer USB_DEVICE_DESCRIPTOR_SIZE,
756 1.1 bouyer UDESC_DEVICE, /* type */
757 1.1 bouyer {0x00, 0x01}, /* USB version */
758 1.1 bouyer UDCLASS_HUB, /* class */
759 1.1 bouyer UDSUBCLASS_HUB, /* subclass */
760 1.1 bouyer UDPROTO_FSHUB, /* protocol */
761 1.1 bouyer 64, /* max packet */
762 1.1 bouyer {0},{0},{0x00,0x01}, /* device id */
763 1.1 bouyer 1,2,0, /* string indicies */
764 1.1 bouyer 1 /* # of configurations */
765 1.1 bouyer };
766 1.1 bouyer
767 1.1 bouyer const usb_config_descriptor_t motg_confd = {
768 1.1 bouyer USB_CONFIG_DESCRIPTOR_SIZE,
769 1.1 bouyer UDESC_CONFIG,
770 1.1 bouyer {USB_CONFIG_DESCRIPTOR_SIZE +
771 1.1 bouyer USB_INTERFACE_DESCRIPTOR_SIZE +
772 1.1 bouyer USB_ENDPOINT_DESCRIPTOR_SIZE},
773 1.1 bouyer 1,
774 1.1 bouyer 1,
775 1.1 bouyer 0,
776 1.1 bouyer UC_ATTR_MBO | UC_SELF_POWERED,
777 1.1 bouyer 0 /* max power */
778 1.1 bouyer };
779 1.1 bouyer
780 1.1 bouyer const usb_interface_descriptor_t motg_ifcd = {
781 1.1 bouyer USB_INTERFACE_DESCRIPTOR_SIZE,
782 1.1 bouyer UDESC_INTERFACE,
783 1.1 bouyer 0,
784 1.1 bouyer 0,
785 1.1 bouyer 1,
786 1.1 bouyer UICLASS_HUB,
787 1.1 bouyer UISUBCLASS_HUB,
788 1.1 bouyer UIPROTO_FSHUB,
789 1.1 bouyer 0
790 1.1 bouyer };
791 1.1 bouyer
792 1.1 bouyer const usb_endpoint_descriptor_t motg_endpd = {
793 1.1 bouyer USB_ENDPOINT_DESCRIPTOR_SIZE,
794 1.1 bouyer UDESC_ENDPOINT,
795 1.1 bouyer UE_DIR_IN | MOTG_INTR_ENDPT,
796 1.1 bouyer UE_INTERRUPT,
797 1.1 bouyer {8},
798 1.1 bouyer 255
799 1.1 bouyer };
800 1.1 bouyer
801 1.1 bouyer const usb_hub_descriptor_t motg_hubd = {
802 1.1 bouyer USB_HUB_DESCRIPTOR_SIZE,
803 1.1 bouyer UDESC_HUB,
804 1.1 bouyer 1,
805 1.1 bouyer { UHD_PWR_NO_SWITCH | UHD_OC_INDIVIDUAL, 0 },
806 1.1 bouyer 50, /* power on to power good */
807 1.1 bouyer 0,
808 1.1 bouyer { 0x00 }, /* port is removable */
809 1.1 bouyer { 0 },
810 1.1 bouyer };
811 1.1 bouyer
812 1.1 bouyer /*
813 1.1 bouyer * Simulate a hardware hub by handling all the necessary requests.
814 1.1 bouyer */
815 1.1 bouyer usbd_status
816 1.1 bouyer motg_root_ctrl_transfer(usbd_xfer_handle xfer)
817 1.1 bouyer {
818 1.1 bouyer struct motg_softc *sc = xfer->pipe->device->bus->hci_private;
819 1.1 bouyer usbd_status err;
820 1.1 bouyer
821 1.1 bouyer /* Insert last in queue. */
822 1.1 bouyer mutex_enter(&sc->sc_lock);
823 1.1 bouyer err = usb_insert_transfer(xfer);
824 1.1 bouyer mutex_exit(&sc->sc_lock);
825 1.1 bouyer if (err)
826 1.1 bouyer return (err);
827 1.1 bouyer
828 1.1 bouyer /*
829 1.1 bouyer * Pipe isn't running (otherwise err would be USBD_INPROG),
830 1.1 bouyer * so start it first.
831 1.1 bouyer */
832 1.1 bouyer return (motg_root_ctrl_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
833 1.1 bouyer }
834 1.1 bouyer
835 1.1 bouyer usbd_status
836 1.1 bouyer motg_root_ctrl_start(usbd_xfer_handle xfer)
837 1.1 bouyer {
838 1.1 bouyer struct motg_softc *sc = xfer->pipe->device->bus->hci_private;
839 1.1 bouyer usb_device_request_t *req;
840 1.1 bouyer void *buf = NULL;
841 1.1 bouyer int len, value, index, status, change, l, totlen = 0;
842 1.1 bouyer usb_port_status_t ps;
843 1.1 bouyer usbd_status err;
844 1.1 bouyer uint32_t val;
845 1.1 bouyer
846 1.1 bouyer if (sc->sc_dying)
847 1.1 bouyer return (USBD_IOERROR);
848 1.1 bouyer
849 1.1 bouyer #ifdef DIAGNOSTIC
850 1.1 bouyer if (!(xfer->rqflags & URQ_REQUEST))
851 1.1 bouyer panic("motg_root_ctrl_start: not a request");
852 1.1 bouyer #endif
853 1.1 bouyer req = &xfer->request;
854 1.1 bouyer
855 1.1 bouyer DPRINTFN(MD_ROOT,("motg_root_ctrl_control type=0x%02x request=%02x\n",
856 1.1 bouyer req->bmRequestType, req->bRequest));
857 1.1 bouyer
858 1.1 bouyer len = UGETW(req->wLength);
859 1.1 bouyer value = UGETW(req->wValue);
860 1.1 bouyer index = UGETW(req->wIndex);
861 1.1 bouyer
862 1.1 bouyer if (len != 0)
863 1.1 bouyer buf = KERNADDR(&xfer->dmabuf, 0);
864 1.1 bouyer
865 1.1 bouyer #define C(x,y) ((x) | ((y) << 8))
866 1.1 bouyer switch(C(req->bRequest, req->bmRequestType)) {
867 1.1 bouyer case C(UR_CLEAR_FEATURE, UT_WRITE_DEVICE):
868 1.1 bouyer case C(UR_CLEAR_FEATURE, UT_WRITE_INTERFACE):
869 1.1 bouyer case C(UR_CLEAR_FEATURE, UT_WRITE_ENDPOINT):
870 1.1 bouyer /*
871 1.1 bouyer * DEVICE_REMOTE_WAKEUP and ENDPOINT_HALT are no-ops
872 1.1 bouyer * for the integrated root hub.
873 1.1 bouyer */
874 1.1 bouyer break;
875 1.1 bouyer case C(UR_GET_CONFIG, UT_READ_DEVICE):
876 1.1 bouyer if (len > 0) {
877 1.1 bouyer *(u_int8_t *)buf = sc->sc_root_conf;
878 1.1 bouyer totlen = 1;
879 1.1 bouyer }
880 1.1 bouyer break;
881 1.1 bouyer case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
882 1.1 bouyer DPRINTFN(MD_ROOT,("motg_root_ctrl_control wValue=0x%04x\n", value));
883 1.1 bouyer if (len == 0)
884 1.1 bouyer break;
885 1.1 bouyer switch(value >> 8) {
886 1.1 bouyer case UDESC_DEVICE:
887 1.1 bouyer if ((value & 0xff) != 0) {
888 1.1 bouyer err = USBD_IOERROR;
889 1.1 bouyer goto ret;
890 1.1 bouyer }
891 1.1 bouyer totlen = l = min(len, USB_DEVICE_DESCRIPTOR_SIZE);
892 1.1 bouyer USETW(motg_devd.idVendor, sc->sc_id_vendor);
893 1.1 bouyer memcpy(buf, &motg_devd, l);
894 1.1 bouyer break;
895 1.1 bouyer case UDESC_CONFIG:
896 1.1 bouyer if ((value & 0xff) != 0) {
897 1.1 bouyer err = USBD_IOERROR;
898 1.1 bouyer goto ret;
899 1.1 bouyer }
900 1.1 bouyer totlen = l = min(len, USB_CONFIG_DESCRIPTOR_SIZE);
901 1.1 bouyer memcpy(buf, &motg_confd, l);
902 1.1 bouyer buf = (char *)buf + l;
903 1.1 bouyer len -= l;
904 1.1 bouyer l = min(len, USB_INTERFACE_DESCRIPTOR_SIZE);
905 1.1 bouyer totlen += l;
906 1.1 bouyer memcpy(buf, &motg_ifcd, l);
907 1.1 bouyer buf = (char *)buf + l;
908 1.1 bouyer len -= l;
909 1.1 bouyer l = min(len, USB_ENDPOINT_DESCRIPTOR_SIZE);
910 1.1 bouyer totlen += l;
911 1.1 bouyer memcpy(buf, &motg_endpd, l);
912 1.1 bouyer break;
913 1.1 bouyer case UDESC_STRING:
914 1.1 bouyer #define sd ((usb_string_descriptor_t *)buf)
915 1.1 bouyer switch (value & 0xff) {
916 1.1 bouyer case 0: /* Language table */
917 1.1 bouyer totlen = usb_makelangtbl(sd, len);
918 1.1 bouyer break;
919 1.1 bouyer case 1: /* Vendor */
920 1.1 bouyer totlen = usb_makestrdesc(sd, len,
921 1.1 bouyer sc->sc_vendor);
922 1.1 bouyer break;
923 1.1 bouyer case 2: /* Product */
924 1.1 bouyer totlen = usb_makestrdesc(sd, len,
925 1.1 bouyer "MOTG root hub");
926 1.1 bouyer break;
927 1.1 bouyer }
928 1.1 bouyer #undef sd
929 1.1 bouyer break;
930 1.1 bouyer default:
931 1.1 bouyer err = USBD_IOERROR;
932 1.1 bouyer goto ret;
933 1.1 bouyer }
934 1.1 bouyer break;
935 1.1 bouyer case C(UR_GET_INTERFACE, UT_READ_INTERFACE):
936 1.1 bouyer if (len > 0) {
937 1.1 bouyer *(u_int8_t *)buf = 0;
938 1.1 bouyer totlen = 1;
939 1.1 bouyer }
940 1.1 bouyer break;
941 1.1 bouyer case C(UR_GET_STATUS, UT_READ_DEVICE):
942 1.1 bouyer if (len > 1) {
943 1.1 bouyer USETW(((usb_status_t *)buf)->wStatus,UDS_SELF_POWERED);
944 1.1 bouyer totlen = 2;
945 1.1 bouyer }
946 1.1 bouyer break;
947 1.1 bouyer case C(UR_GET_STATUS, UT_READ_INTERFACE):
948 1.1 bouyer case C(UR_GET_STATUS, UT_READ_ENDPOINT):
949 1.1 bouyer if (len > 1) {
950 1.1 bouyer USETW(((usb_status_t *)buf)->wStatus, 0);
951 1.1 bouyer totlen = 2;
952 1.1 bouyer }
953 1.1 bouyer break;
954 1.1 bouyer case C(UR_SET_ADDRESS, UT_WRITE_DEVICE):
955 1.1 bouyer if (value >= USB_MAX_DEVICES) {
956 1.1 bouyer err = USBD_IOERROR;
957 1.1 bouyer goto ret;
958 1.1 bouyer }
959 1.1 bouyer sc->sc_root_addr = value;
960 1.1 bouyer break;
961 1.1 bouyer case C(UR_SET_CONFIG, UT_WRITE_DEVICE):
962 1.1 bouyer if (value != 0 && value != 1) {
963 1.1 bouyer err = USBD_IOERROR;
964 1.1 bouyer goto ret;
965 1.1 bouyer }
966 1.1 bouyer sc->sc_root_conf = value;
967 1.1 bouyer break;
968 1.1 bouyer case C(UR_SET_DESCRIPTOR, UT_WRITE_DEVICE):
969 1.1 bouyer break;
970 1.1 bouyer case C(UR_SET_FEATURE, UT_WRITE_DEVICE):
971 1.1 bouyer case C(UR_SET_FEATURE, UT_WRITE_INTERFACE):
972 1.1 bouyer case C(UR_SET_FEATURE, UT_WRITE_ENDPOINT):
973 1.1 bouyer err = USBD_IOERROR;
974 1.1 bouyer goto ret;
975 1.1 bouyer case C(UR_SET_INTERFACE, UT_WRITE_INTERFACE):
976 1.1 bouyer break;
977 1.1 bouyer case C(UR_SYNCH_FRAME, UT_WRITE_ENDPOINT):
978 1.1 bouyer break;
979 1.1 bouyer /* Hub requests */
980 1.1 bouyer case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
981 1.1 bouyer break;
982 1.1 bouyer case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER):
983 1.1 bouyer DPRINTFN(MD_ROOT,
984 1.1 bouyer ("motg_root_ctrl_control: UR_CLEAR_PORT_FEATURE "
985 1.1 bouyer "port=%d feature=%d\n",
986 1.1 bouyer index, value));
987 1.1 bouyer if (index != 1) {
988 1.1 bouyer err = USBD_IOERROR;
989 1.1 bouyer goto ret;
990 1.1 bouyer }
991 1.1 bouyer switch(value) {
992 1.1 bouyer case UHF_PORT_ENABLE:
993 1.1 bouyer sc->sc_port_enabled = 0;
994 1.1 bouyer break;
995 1.1 bouyer case UHF_PORT_SUSPEND:
996 1.1 bouyer if (sc->sc_port_suspended != 0) {
997 1.1 bouyer val = UREAD1(sc, MUSB2_REG_POWER);
998 1.1 bouyer val &= ~MUSB2_MASK_SUSPMODE;
999 1.1 bouyer val |= MUSB2_MASK_RESUME;
1000 1.1 bouyer UWRITE1(sc, MUSB2_REG_POWER, val);
1001 1.1 bouyer /* wait 20 milliseconds */
1002 1.1 bouyer usb_delay_ms(&sc->sc_bus, 20);
1003 1.1 bouyer val = UREAD1(sc, MUSB2_REG_POWER);
1004 1.1 bouyer val &= ~MUSB2_MASK_RESUME;
1005 1.1 bouyer UWRITE1(sc, MUSB2_REG_POWER, val);
1006 1.1 bouyer sc->sc_port_suspended = 0;
1007 1.1 bouyer sc->sc_port_suspended_change = 1;
1008 1.1 bouyer }
1009 1.1 bouyer break;
1010 1.1 bouyer case UHF_PORT_RESET:
1011 1.1 bouyer break;
1012 1.1 bouyer case UHF_C_PORT_CONNECTION:
1013 1.1 bouyer break;
1014 1.1 bouyer case UHF_C_PORT_ENABLE:
1015 1.1 bouyer break;
1016 1.1 bouyer case UHF_C_PORT_OVER_CURRENT:
1017 1.1 bouyer break;
1018 1.1 bouyer case UHF_C_PORT_RESET:
1019 1.1 bouyer sc->sc_isreset = 0;
1020 1.1 bouyer err = USBD_NORMAL_COMPLETION;
1021 1.1 bouyer goto ret;
1022 1.1 bouyer case UHF_PORT_POWER:
1023 1.1 bouyer /* XXX todo */
1024 1.1 bouyer break;
1025 1.1 bouyer case UHF_PORT_CONNECTION:
1026 1.1 bouyer case UHF_PORT_OVER_CURRENT:
1027 1.1 bouyer case UHF_PORT_LOW_SPEED:
1028 1.1 bouyer case UHF_C_PORT_SUSPEND:
1029 1.1 bouyer default:
1030 1.1 bouyer err = USBD_IOERROR;
1031 1.1 bouyer goto ret;
1032 1.1 bouyer }
1033 1.1 bouyer break;
1034 1.1 bouyer case C(UR_GET_BUS_STATE, UT_READ_CLASS_OTHER):
1035 1.1 bouyer err = USBD_IOERROR;
1036 1.1 bouyer goto ret;
1037 1.1 bouyer case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
1038 1.1 bouyer if (len == 0)
1039 1.1 bouyer break;
1040 1.1 bouyer if ((value & 0xff) != 0) {
1041 1.1 bouyer err = USBD_IOERROR;
1042 1.1 bouyer goto ret;
1043 1.1 bouyer }
1044 1.1 bouyer l = min(len, USB_HUB_DESCRIPTOR_SIZE);
1045 1.1 bouyer totlen = l;
1046 1.1 bouyer memcpy(buf, &motg_hubd, l);
1047 1.1 bouyer break;
1048 1.1 bouyer case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
1049 1.1 bouyer if (len != 4) {
1050 1.1 bouyer err = USBD_IOERROR;
1051 1.1 bouyer goto ret;
1052 1.1 bouyer }
1053 1.1 bouyer memset(buf, 0, len);
1054 1.1 bouyer totlen = len;
1055 1.1 bouyer break;
1056 1.1 bouyer case C(UR_GET_STATUS, UT_READ_CLASS_OTHER):
1057 1.1 bouyer if (index != 1) {
1058 1.1 bouyer err = USBD_IOERROR;
1059 1.1 bouyer goto ret;
1060 1.1 bouyer }
1061 1.1 bouyer if (len != 4) {
1062 1.1 bouyer err = USBD_IOERROR;
1063 1.1 bouyer goto ret;
1064 1.1 bouyer }
1065 1.1 bouyer status = change = 0;
1066 1.1 bouyer if (sc->sc_connected)
1067 1.1 bouyer status |= UPS_CURRENT_CONNECT_STATUS;
1068 1.1 bouyer if (sc->sc_connected_changed) {
1069 1.1 bouyer change |= UPS_C_CONNECT_STATUS;
1070 1.1 bouyer sc->sc_connected_changed = 0;
1071 1.1 bouyer }
1072 1.1 bouyer if (sc->sc_port_enabled)
1073 1.1 bouyer status |= UPS_PORT_ENABLED;
1074 1.1 bouyer if (sc->sc_port_enabled_changed) {
1075 1.1 bouyer change |= UPS_C_PORT_ENABLED;
1076 1.1 bouyer sc->sc_port_enabled_changed = 0;
1077 1.1 bouyer }
1078 1.1 bouyer #if 0 /*XXX*/
1079 1.1 bouyer if (x & MOTG_PORTSC_OCI)
1080 1.1 bouyer status |= UPS_OVERCURRENT_INDICATOR;
1081 1.1 bouyer if (x & MOTG_PORTSC_OCIC)
1082 1.1 bouyer change |= UPS_C_OVERCURRENT_INDICATOR;
1083 1.1 bouyer #endif
1084 1.1 bouyer if (sc->sc_port_suspended)
1085 1.1 bouyer status |= UPS_SUSPEND;
1086 1.1 bouyer if (sc->sc_high_speed)
1087 1.1 bouyer status |= UPS_HIGH_SPEED;
1088 1.1 bouyer status |= UPS_PORT_POWER; /* XXX */
1089 1.1 bouyer if (sc->sc_isreset)
1090 1.1 bouyer change |= UPS_C_PORT_RESET;
1091 1.1 bouyer USETW(ps.wPortStatus, status);
1092 1.1 bouyer USETW(ps.wPortChange, change);
1093 1.1 bouyer l = min(len, sizeof ps);
1094 1.1 bouyer memcpy(buf, &ps, l);
1095 1.1 bouyer totlen = l;
1096 1.1 bouyer break;
1097 1.1 bouyer case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
1098 1.1 bouyer err = USBD_IOERROR;
1099 1.1 bouyer goto ret;
1100 1.1 bouyer case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
1101 1.1 bouyer break;
1102 1.1 bouyer case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER):
1103 1.1 bouyer if (index != 1) {
1104 1.1 bouyer err = USBD_IOERROR;
1105 1.1 bouyer goto ret;
1106 1.1 bouyer }
1107 1.1 bouyer switch(value) {
1108 1.1 bouyer case UHF_PORT_ENABLE:
1109 1.1 bouyer sc->sc_port_enabled = 1;
1110 1.1 bouyer break;
1111 1.1 bouyer case UHF_PORT_SUSPEND:
1112 1.1 bouyer if (sc->sc_port_suspended == 0) {
1113 1.1 bouyer val = UREAD1(sc, MUSB2_REG_POWER);
1114 1.1 bouyer val |= MUSB2_MASK_SUSPMODE;
1115 1.1 bouyer UWRITE1(sc, MUSB2_REG_POWER, val);
1116 1.1 bouyer /* wait 20 milliseconds */
1117 1.1 bouyer usb_delay_ms(&sc->sc_bus, 20);
1118 1.1 bouyer sc->sc_port_suspended = 1;
1119 1.1 bouyer sc->sc_port_suspended_change = 1;
1120 1.1 bouyer }
1121 1.1 bouyer break;
1122 1.1 bouyer case UHF_PORT_RESET:
1123 1.1 bouyer err = motg_portreset(sc);
1124 1.1 bouyer goto ret;
1125 1.1 bouyer case UHF_PORT_POWER:
1126 1.1 bouyer /* XXX todo */
1127 1.1 bouyer err = USBD_NORMAL_COMPLETION;
1128 1.1 bouyer goto ret;
1129 1.1 bouyer case UHF_C_PORT_CONNECTION:
1130 1.1 bouyer case UHF_C_PORT_ENABLE:
1131 1.1 bouyer case UHF_C_PORT_OVER_CURRENT:
1132 1.1 bouyer case UHF_PORT_CONNECTION:
1133 1.1 bouyer case UHF_PORT_OVER_CURRENT:
1134 1.1 bouyer case UHF_PORT_LOW_SPEED:
1135 1.1 bouyer case UHF_C_PORT_SUSPEND:
1136 1.1 bouyer case UHF_C_PORT_RESET:
1137 1.1 bouyer default:
1138 1.1 bouyer err = USBD_IOERROR;
1139 1.1 bouyer goto ret;
1140 1.1 bouyer }
1141 1.1 bouyer break;
1142 1.1 bouyer default:
1143 1.1 bouyer err = USBD_IOERROR;
1144 1.1 bouyer goto ret;
1145 1.1 bouyer }
1146 1.1 bouyer xfer->actlen = totlen;
1147 1.1 bouyer err = USBD_NORMAL_COMPLETION;
1148 1.1 bouyer ret:
1149 1.1 bouyer xfer->status = err;
1150 1.1 bouyer mutex_enter(&sc->sc_lock);
1151 1.1 bouyer usb_transfer_complete(xfer);
1152 1.1 bouyer mutex_exit(&sc->sc_lock);
1153 1.1 bouyer return (USBD_IN_PROGRESS);
1154 1.1 bouyer }
1155 1.1 bouyer
1156 1.1 bouyer /* Abort a root control request. */
1157 1.1 bouyer void
1158 1.1 bouyer motg_root_ctrl_abort(usbd_xfer_handle xfer)
1159 1.1 bouyer {
1160 1.1 bouyer /* Nothing to do, all transfers are synchronous. */
1161 1.1 bouyer }
1162 1.1 bouyer
1163 1.1 bouyer /* Close the root pipe. */
1164 1.1 bouyer void
1165 1.1 bouyer motg_root_ctrl_close(usbd_pipe_handle pipe)
1166 1.1 bouyer {
1167 1.1 bouyer DPRINTFN(MD_ROOT, ("motg_root_ctrl_close\n"));
1168 1.1 bouyer }
1169 1.1 bouyer
1170 1.1 bouyer void
1171 1.1 bouyer motg_root_ctrl_done(usbd_xfer_handle xfer)
1172 1.1 bouyer {
1173 1.1 bouyer }
1174 1.1 bouyer
1175 1.1 bouyer /* Abort a root interrupt request. */
1176 1.1 bouyer void
1177 1.1 bouyer motg_root_intr_abort(usbd_xfer_handle xfer)
1178 1.1 bouyer {
1179 1.1 bouyer struct motg_softc *sc = xfer->pipe->device->bus->hci_private;
1180 1.1 bouyer
1181 1.1 bouyer KASSERT(mutex_owned(&sc->sc_lock));
1182 1.1 bouyer
1183 1.1 bouyer sc->sc_intr_xfer = NULL;
1184 1.1 bouyer
1185 1.1 bouyer if (xfer->pipe->intrxfer == xfer) {
1186 1.1 bouyer DPRINTFN(MD_ROOT, ("motg_root_intr_abort: remove\n"));
1187 1.1 bouyer xfer->pipe->intrxfer = 0;
1188 1.1 bouyer }
1189 1.1 bouyer xfer->status = USBD_CANCELLED;
1190 1.1 bouyer #ifdef DIAGNOSTIC
1191 1.1 bouyer // XXX UXFER(xfer)->iinfo.isdone = 1;
1192 1.1 bouyer #endif
1193 1.1 bouyer usb_transfer_complete(xfer);
1194 1.1 bouyer }
1195 1.1 bouyer
1196 1.1 bouyer usbd_status
1197 1.1 bouyer motg_root_intr_transfer(usbd_xfer_handle xfer)
1198 1.1 bouyer {
1199 1.1 bouyer struct motg_softc *sc = xfer->pipe->device->bus->hci_private;
1200 1.1 bouyer usbd_status err;
1201 1.1 bouyer
1202 1.1 bouyer /* Insert last in queue. */
1203 1.1 bouyer mutex_enter(&sc->sc_lock);
1204 1.1 bouyer err = usb_insert_transfer(xfer);
1205 1.1 bouyer mutex_exit(&sc->sc_lock);
1206 1.1 bouyer if (err)
1207 1.1 bouyer return (err);
1208 1.1 bouyer
1209 1.1 bouyer /*
1210 1.1 bouyer * Pipe isn't running (otherwise err would be USBD_INPROG),
1211 1.1 bouyer * start first
1212 1.1 bouyer */
1213 1.1 bouyer return (motg_root_intr_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
1214 1.1 bouyer }
1215 1.1 bouyer
1216 1.1 bouyer /* Start a transfer on the root interrupt pipe */
1217 1.1 bouyer usbd_status
1218 1.1 bouyer motg_root_intr_start(usbd_xfer_handle xfer)
1219 1.1 bouyer {
1220 1.1 bouyer usbd_pipe_handle pipe = xfer->pipe;
1221 1.1 bouyer struct motg_softc *sc = pipe->device->bus->hci_private;
1222 1.1 bouyer
1223 1.1 bouyer DPRINTFN(MD_ROOT, ("motg_root_intr_start: xfer=%p len=%d flags=%d\n",
1224 1.1 bouyer xfer, xfer->length, xfer->flags));
1225 1.1 bouyer
1226 1.1 bouyer if (sc->sc_dying)
1227 1.1 bouyer return (USBD_IOERROR);
1228 1.1 bouyer
1229 1.1 bouyer sc->sc_intr_xfer = xfer;
1230 1.1 bouyer return (USBD_IN_PROGRESS);
1231 1.1 bouyer }
1232 1.1 bouyer
1233 1.1 bouyer /* Close the root interrupt pipe. */
1234 1.1 bouyer void
1235 1.1 bouyer motg_root_intr_close(usbd_pipe_handle pipe)
1236 1.1 bouyer {
1237 1.1 bouyer struct motg_softc *sc = pipe->device->bus->hci_private;
1238 1.1 bouyer
1239 1.1 bouyer KASSERT(mutex_owned(&sc->sc_lock));
1240 1.1 bouyer
1241 1.1 bouyer sc->sc_intr_xfer = NULL;
1242 1.1 bouyer DPRINTFN(MD_ROOT, ("motg_root_intr_close\n"));
1243 1.1 bouyer }
1244 1.1 bouyer
1245 1.1 bouyer void
1246 1.1 bouyer motg_root_intr_done(usbd_xfer_handle xfer)
1247 1.1 bouyer {
1248 1.1 bouyer }
1249 1.1 bouyer
1250 1.1 bouyer void
1251 1.1 bouyer motg_noop(usbd_pipe_handle pipe)
1252 1.1 bouyer {
1253 1.1 bouyer }
1254 1.1 bouyer
1255 1.1 bouyer static usbd_status
1256 1.1 bouyer motg_portreset(struct motg_softc *sc)
1257 1.1 bouyer {
1258 1.1 bouyer uint32_t val;
1259 1.1 bouyer
1260 1.1 bouyer val = UREAD1(sc, MUSB2_REG_POWER);
1261 1.1 bouyer val |= MUSB2_MASK_RESET;
1262 1.1 bouyer UWRITE1(sc, MUSB2_REG_POWER, val);
1263 1.1 bouyer /* Wait for 20 msec */
1264 1.1 bouyer usb_delay_ms(&sc->sc_bus, 20);
1265 1.1 bouyer
1266 1.1 bouyer val = UREAD1(sc, MUSB2_REG_POWER);
1267 1.1 bouyer val &= ~MUSB2_MASK_RESET;
1268 1.1 bouyer UWRITE1(sc, MUSB2_REG_POWER, val);
1269 1.1 bouyer
1270 1.1 bouyer /* determine line speed */
1271 1.1 bouyer val = UREAD1(sc, MUSB2_REG_POWER);
1272 1.1 bouyer if (val & MUSB2_MASK_HSMODE)
1273 1.1 bouyer sc->sc_high_speed = 1;
1274 1.1 bouyer else
1275 1.1 bouyer sc->sc_high_speed = 0;
1276 1.1 bouyer DPRINTFN(MD_ROOT | MD_CTRL, ("motg_portreset speed %d\n",
1277 1.1 bouyer sc->sc_high_speed));
1278 1.1 bouyer
1279 1.1 bouyer sc->sc_isreset = 1;
1280 1.1 bouyer sc->sc_port_enabled = 1;
1281 1.1 bouyer return (USBD_NORMAL_COMPLETION);
1282 1.1 bouyer }
1283 1.1 bouyer
1284 1.1 bouyer /*
1285 1.1 bouyer * This routine is executed when an interrupt on the root hub is detected
1286 1.1 bouyer */
1287 1.1 bouyer static void
1288 1.1 bouyer motg_hub_change(struct motg_softc *sc)
1289 1.1 bouyer {
1290 1.1 bouyer usbd_xfer_handle xfer = sc->sc_intr_xfer;
1291 1.1 bouyer usbd_pipe_handle pipe;
1292 1.1 bouyer u_char *p;
1293 1.1 bouyer
1294 1.1 bouyer DPRINTFN(MD_ROOT, ("motg_hub_change\n"));
1295 1.1 bouyer
1296 1.1 bouyer if (xfer == NULL)
1297 1.1 bouyer return; /* the interrupt pipe is not open */
1298 1.1 bouyer
1299 1.1 bouyer pipe = xfer->pipe;
1300 1.1 bouyer if (pipe->device == NULL || pipe->device->bus == NULL)
1301 1.1 bouyer return; /* device has detached */
1302 1.1 bouyer
1303 1.1 bouyer p = KERNADDR(&xfer->dmabuf, 0);
1304 1.1 bouyer p[0] = 1<<1;
1305 1.1 bouyer xfer->actlen = 1;
1306 1.1 bouyer xfer->status = USBD_NORMAL_COMPLETION;
1307 1.1 bouyer usb_transfer_complete(xfer);
1308 1.1 bouyer }
1309 1.1 bouyer
1310 1.1 bouyer static uint8_t
1311 1.1 bouyer motg_speed(u_int8_t speed)
1312 1.1 bouyer {
1313 1.1 bouyer switch(speed) {
1314 1.1 bouyer case USB_SPEED_LOW:
1315 1.1 bouyer return MUSB2_MASK_TI_SPEED_LO;
1316 1.1 bouyer case USB_SPEED_FULL:
1317 1.1 bouyer return MUSB2_MASK_TI_SPEED_FS;
1318 1.1 bouyer case USB_SPEED_HIGH:
1319 1.1 bouyer return MUSB2_MASK_TI_SPEED_HS;
1320 1.1 bouyer default:
1321 1.1 bouyer panic("motg: unknown speed %d", speed);
1322 1.1 bouyer /* NOTREACHED */
1323 1.1 bouyer }
1324 1.1 bouyer }
1325 1.1 bouyer
1326 1.1 bouyer static uint8_t
1327 1.1 bouyer motg_type(u_int8_t type)
1328 1.1 bouyer {
1329 1.1 bouyer switch(type) {
1330 1.1 bouyer case UE_CONTROL:
1331 1.1 bouyer return MUSB2_MASK_TI_PROTO_CTRL;
1332 1.1 bouyer case UE_ISOCHRONOUS:
1333 1.1 bouyer return MUSB2_MASK_TI_PROTO_ISOC;
1334 1.1 bouyer case UE_BULK:
1335 1.1 bouyer return MUSB2_MASK_TI_PROTO_BULK;
1336 1.1 bouyer case UE_INTERRUPT:
1337 1.1 bouyer return MUSB2_MASK_TI_PROTO_INTR;
1338 1.1 bouyer default:
1339 1.1 bouyer panic("motg: unknown type %d", type);
1340 1.1 bouyer /* NOTREACHED */
1341 1.1 bouyer }
1342 1.1 bouyer }
1343 1.1 bouyer
1344 1.1 bouyer static void
1345 1.1 bouyer motg_setup_endpoint_tx(usbd_xfer_handle xfer)
1346 1.1 bouyer {
1347 1.1 bouyer struct motg_softc *sc = xfer->pipe->device->bus->hci_private;
1348 1.1 bouyer struct motg_pipe *otgpipe = (struct motg_pipe *)xfer->pipe;
1349 1.1 bouyer usbd_device_handle dev = otgpipe->pipe.device;
1350 1.1 bouyer int epnumber = otgpipe->hw_ep->ep_number;
1351 1.1 bouyer
1352 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXFADDR(epnumber), dev->address);
1353 1.1 bouyer if (dev->myhsport) {
1354 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXHADDR(epnumber),
1355 1.1 bouyer dev->myhsport->parent->address);
1356 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXHUBPORT(epnumber),
1357 1.1 bouyer dev->myhsport->portno);
1358 1.1 bouyer } else {
1359 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXHADDR(epnumber), 0);
1360 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXHUBPORT(epnumber), 0);
1361 1.1 bouyer }
1362 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXTI,
1363 1.1 bouyer motg_speed(dev->speed) |
1364 1.1 bouyer UE_GET_ADDR(xfer->pipe->endpoint->edesc->bEndpointAddress) |
1365 1.1 bouyer motg_type(UE_GET_XFERTYPE(xfer->pipe->endpoint->edesc->bmAttributes))
1366 1.1 bouyer );
1367 1.1 bouyer if (epnumber == 0) {
1368 1.1 bouyer if (sc->sc_high_speed) {
1369 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXNAKLIMIT,
1370 1.1 bouyer NAK_TO_CTRL_HIGH);
1371 1.1 bouyer } else {
1372 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXNAKLIMIT, NAK_TO_CTRL);
1373 1.1 bouyer }
1374 1.1 bouyer } else {
1375 1.1 bouyer if ((xfer->pipe->endpoint->edesc->bmAttributes & UE_XFERTYPE)
1376 1.1 bouyer == UE_BULK) {
1377 1.1 bouyer if (sc->sc_high_speed) {
1378 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXNAKLIMIT,
1379 1.1 bouyer NAK_TO_BULK_HIGH);
1380 1.1 bouyer } else {
1381 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXNAKLIMIT, NAK_TO_BULK);
1382 1.1 bouyer }
1383 1.1 bouyer } else {
1384 1.1 bouyer if (sc->sc_high_speed) {
1385 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXNAKLIMIT, POLL_TO_HIGH);
1386 1.1 bouyer } else {
1387 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXNAKLIMIT, POLL_TO);
1388 1.1 bouyer }
1389 1.1 bouyer }
1390 1.1 bouyer }
1391 1.1 bouyer }
1392 1.1 bouyer
1393 1.1 bouyer static void
1394 1.1 bouyer motg_setup_endpoint_rx(usbd_xfer_handle xfer)
1395 1.1 bouyer {
1396 1.1 bouyer struct motg_softc *sc = xfer->pipe->device->bus->hci_private;
1397 1.1 bouyer usbd_device_handle dev = xfer->pipe->device;
1398 1.1 bouyer struct motg_pipe *otgpipe = (struct motg_pipe *)xfer->pipe;
1399 1.1 bouyer int epnumber = otgpipe->hw_ep->ep_number;
1400 1.1 bouyer
1401 1.1 bouyer UWRITE1(sc, MUSB2_REG_RXFADDR(epnumber), dev->address);
1402 1.1 bouyer if (dev->myhsport) {
1403 1.1 bouyer UWRITE1(sc, MUSB2_REG_RXHADDR(epnumber),
1404 1.1 bouyer dev->myhsport->parent->address);
1405 1.1 bouyer UWRITE1(sc, MUSB2_REG_RXHUBPORT(epnumber),
1406 1.1 bouyer dev->myhsport->portno);
1407 1.1 bouyer } else {
1408 1.1 bouyer UWRITE1(sc, MUSB2_REG_RXHADDR(epnumber), 0);
1409 1.1 bouyer UWRITE1(sc, MUSB2_REG_RXHUBPORT(epnumber), 0);
1410 1.1 bouyer }
1411 1.1 bouyer UWRITE1(sc, MUSB2_REG_RXTI,
1412 1.1 bouyer motg_speed(dev->speed) |
1413 1.1 bouyer UE_GET_ADDR(xfer->pipe->endpoint->edesc->bEndpointAddress) |
1414 1.1 bouyer motg_type(UE_GET_XFERTYPE(xfer->pipe->endpoint->edesc->bmAttributes))
1415 1.1 bouyer );
1416 1.1 bouyer if (epnumber == 0) {
1417 1.1 bouyer if (sc->sc_high_speed) {
1418 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXNAKLIMIT,
1419 1.1 bouyer NAK_TO_CTRL_HIGH);
1420 1.1 bouyer } else {
1421 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXNAKLIMIT, NAK_TO_CTRL);
1422 1.1 bouyer }
1423 1.1 bouyer } else {
1424 1.1 bouyer if ((xfer->pipe->endpoint->edesc->bmAttributes & UE_XFERTYPE)
1425 1.1 bouyer == UE_BULK) {
1426 1.1 bouyer if (sc->sc_high_speed) {
1427 1.1 bouyer UWRITE1(sc, MUSB2_REG_RXNAKLIMIT,
1428 1.1 bouyer NAK_TO_BULK_HIGH);
1429 1.1 bouyer } else {
1430 1.1 bouyer UWRITE1(sc, MUSB2_REG_RXNAKLIMIT, NAK_TO_BULK);
1431 1.1 bouyer }
1432 1.1 bouyer } else {
1433 1.1 bouyer if (sc->sc_high_speed) {
1434 1.1 bouyer UWRITE1(sc, MUSB2_REG_RXNAKLIMIT, POLL_TO_HIGH);
1435 1.1 bouyer } else {
1436 1.1 bouyer UWRITE1(sc, MUSB2_REG_RXNAKLIMIT, POLL_TO);
1437 1.1 bouyer }
1438 1.1 bouyer }
1439 1.1 bouyer }
1440 1.1 bouyer }
1441 1.1 bouyer
1442 1.1 bouyer static usbd_status
1443 1.1 bouyer motg_device_ctrl_transfer(usbd_xfer_handle xfer)
1444 1.1 bouyer {
1445 1.1 bouyer struct motg_softc *sc = xfer->pipe->device->bus->hci_private;
1446 1.1 bouyer usbd_status err;
1447 1.1 bouyer
1448 1.1 bouyer /* Insert last in queue. */
1449 1.1 bouyer mutex_enter(&sc->sc_lock);
1450 1.1 bouyer err = usb_insert_transfer(xfer);
1451 1.1 bouyer mutex_exit(&sc->sc_lock);
1452 1.1 bouyer if (err)
1453 1.1 bouyer return (err);
1454 1.1 bouyer
1455 1.1 bouyer /*
1456 1.1 bouyer * Pipe isn't running (otherwise err would be USBD_INPROG),
1457 1.1 bouyer * so start it first.
1458 1.1 bouyer */
1459 1.1 bouyer return (motg_device_ctrl_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
1460 1.1 bouyer }
1461 1.1 bouyer
1462 1.1 bouyer static usbd_status
1463 1.1 bouyer motg_device_ctrl_start(usbd_xfer_handle xfer)
1464 1.1 bouyer {
1465 1.1 bouyer struct motg_softc *sc = xfer->pipe->device->bus->hci_private;
1466 1.1 bouyer usbd_status err;
1467 1.1 bouyer mutex_enter(&sc->sc_lock);
1468 1.1 bouyer err = motg_device_ctrl_start1(sc);
1469 1.1 bouyer mutex_exit(&sc->sc_lock);
1470 1.1 bouyer if (err != USBD_IN_PROGRESS)
1471 1.1 bouyer return err;
1472 1.1 bouyer if (sc->sc_bus.use_polling)
1473 1.1 bouyer motg_waitintr(sc, xfer);
1474 1.1 bouyer return USBD_IN_PROGRESS;
1475 1.1 bouyer }
1476 1.1 bouyer
1477 1.1 bouyer static usbd_status
1478 1.1 bouyer motg_device_ctrl_start1(struct motg_softc *sc)
1479 1.1 bouyer {
1480 1.1 bouyer struct motg_hw_ep *ep = &sc->sc_in_ep[0];
1481 1.1 bouyer usbd_xfer_handle xfer;
1482 1.1 bouyer struct motg_pipe *otgpipe;
1483 1.1 bouyer usbd_status err = 0;
1484 1.1 bouyer
1485 1.1 bouyer KASSERT(mutex_owned(&sc->sc_lock));
1486 1.1 bouyer if (sc->sc_dying)
1487 1.1 bouyer return (USBD_IOERROR);
1488 1.1 bouyer
1489 1.1 bouyer if (!sc->sc_connected)
1490 1.1 bouyer return (USBD_IOERROR);
1491 1.1 bouyer
1492 1.1 bouyer if (ep->xfer != NULL) {
1493 1.1 bouyer err = USBD_IN_PROGRESS;
1494 1.1 bouyer goto end;
1495 1.1 bouyer }
1496 1.1 bouyer /* locate the first pipe with work to do */
1497 1.1 bouyer SIMPLEQ_FOREACH(otgpipe, &ep->ep_pipes, ep_pipe_list) {
1498 1.1 bouyer xfer = SIMPLEQ_FIRST(&otgpipe->pipe.queue);
1499 1.1 bouyer if (xfer != NULL) {
1500 1.1 bouyer /* move this pipe to the end of the list */
1501 1.1 bouyer SIMPLEQ_REMOVE(&ep->ep_pipes, otgpipe,
1502 1.1 bouyer motg_pipe, ep_pipe_list);
1503 1.1 bouyer SIMPLEQ_INSERT_TAIL(&ep->ep_pipes,
1504 1.1 bouyer otgpipe, ep_pipe_list);
1505 1.1 bouyer break;
1506 1.1 bouyer }
1507 1.1 bouyer }
1508 1.1 bouyer if (xfer == NULL) {
1509 1.1 bouyer err = USBD_NOT_STARTED;
1510 1.1 bouyer goto end;
1511 1.1 bouyer }
1512 1.1 bouyer KASSERT(xfer != NULL);
1513 1.1 bouyer KASSERT(otgpipe == (struct motg_pipe *)xfer->pipe);
1514 1.1 bouyer KASSERT(otgpipe->hw_ep == ep);
1515 1.1 bouyer #ifdef DIAGNOSTIC
1516 1.1 bouyer if (!(xfer->rqflags & URQ_REQUEST))
1517 1.1 bouyer panic("motg_device_ctrl_transfer: not a request");
1518 1.1 bouyer #endif
1519 1.1 bouyer // KASSERT(xfer->actlen == 0);
1520 1.1 bouyer xfer->actlen = 0;
1521 1.1 bouyer
1522 1.1 bouyer ep->xfer = xfer;
1523 1.1 bouyer ep->datalen = xfer->length;
1524 1.1 bouyer if (ep->datalen > 0)
1525 1.1 bouyer ep->data = KERNADDR(&xfer->dmabuf, 0);
1526 1.1 bouyer else
1527 1.1 bouyer ep->data = NULL;
1528 1.1 bouyer if ((xfer->flags & USBD_FORCE_SHORT_XFER) &&
1529 1.1 bouyer (ep->datalen % 64) == 0)
1530 1.1 bouyer ep->need_short_xfer = 1;
1531 1.1 bouyer else
1532 1.1 bouyer ep->need_short_xfer = 0;
1533 1.1 bouyer /* now we need send this request */
1534 1.1 bouyer DPRINTFN(MD_CTRL,
1535 1.1 bouyer ("motg_device_ctrl_start1(%p) send data %p len %d short %d speed %d to %d\n",
1536 1.1 bouyer xfer, ep->data, ep->datalen, ep->need_short_xfer, xfer->pipe->device->speed,
1537 1.1 bouyer xfer->pipe->device->address));
1538 1.1 bouyer KASSERT(ep->phase == IDLE);
1539 1.1 bouyer ep->phase = SETUP;
1540 1.1 bouyer /* select endpoint 0 */
1541 1.1 bouyer UWRITE1(sc, MUSB2_REG_EPINDEX, 0);
1542 1.1 bouyer /* fifo should be empty at this point */
1543 1.1 bouyer KASSERT((UREAD1(sc, MUSB2_REG_TXCSRL) & MUSB2_MASK_CSR0L_TXPKTRDY) == 0);
1544 1.1 bouyer /* send data */
1545 1.1 bouyer // KASSERT(((vaddr_t)(&xfer->request) & 3) == 0);
1546 1.1 bouyer KASSERT(sizeof(xfer->request) == 8);
1547 1.1 bouyer bus_space_write_multi_1(sc->sc_iot, sc->sc_ioh, MUSB2_REG_EPFIFO(0),
1548 1.1 bouyer (void *)&xfer->request, sizeof(xfer->request));
1549 1.1 bouyer
1550 1.1 bouyer motg_setup_endpoint_tx(xfer);
1551 1.1 bouyer /* start transaction */
1552 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXCSRL,
1553 1.1 bouyer MUSB2_MASK_CSR0L_TXPKTRDY | MUSB2_MASK_CSR0L_SETUPPKT);
1554 1.1 bouyer
1555 1.1 bouyer end:
1556 1.1 bouyer if (err)
1557 1.1 bouyer return (err);
1558 1.1 bouyer
1559 1.1 bouyer return (USBD_IN_PROGRESS);
1560 1.1 bouyer }
1561 1.1 bouyer
1562 1.1 bouyer static void
1563 1.1 bouyer motg_device_ctrl_read(usbd_xfer_handle xfer)
1564 1.1 bouyer {
1565 1.1 bouyer struct motg_softc *sc = xfer->pipe->device->bus->hci_private;
1566 1.1 bouyer struct motg_pipe *otgpipe = (struct motg_pipe *)xfer->pipe;
1567 1.1 bouyer /* assume endpoint already selected */
1568 1.1 bouyer motg_setup_endpoint_rx(xfer);
1569 1.1 bouyer /* start transaction */
1570 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXCSRL, MUSB2_MASK_CSR0L_REQPKT);
1571 1.1 bouyer otgpipe->hw_ep->phase = DATA_IN;
1572 1.1 bouyer }
1573 1.1 bouyer
1574 1.1 bouyer static void
1575 1.1 bouyer motg_device_ctrl_intr_rx(struct motg_softc *sc)
1576 1.1 bouyer {
1577 1.1 bouyer struct motg_hw_ep *ep = &sc->sc_in_ep[0];
1578 1.1 bouyer usbd_xfer_handle xfer = ep->xfer;
1579 1.1 bouyer uint8_t csr;
1580 1.1 bouyer int datalen, max_datalen;
1581 1.1 bouyer char *data;
1582 1.1 bouyer bool got_short;
1583 1.1 bouyer
1584 1.1 bouyer KASSERT(mutex_owned(&sc->sc_lock));
1585 1.1 bouyer
1586 1.1 bouyer #ifdef DIAGNOSTIC
1587 1.1 bouyer if (ep->phase != DATA_IN &&
1588 1.1 bouyer ep->phase != STATUS_IN)
1589 1.1 bouyer panic("motg_device_ctrl_intr_rx: bad phase %d", ep->phase);
1590 1.1 bouyer #endif
1591 1.1 bouyer /* select endpoint 0 */
1592 1.1 bouyer UWRITE1(sc, MUSB2_REG_EPINDEX, 0);
1593 1.1 bouyer
1594 1.1 bouyer /* read out FIFO status */
1595 1.1 bouyer csr = UREAD1(sc, MUSB2_REG_TXCSRL);
1596 1.1 bouyer DPRINTFN(MD_CTRL,
1597 1.1 bouyer ("motg_device_ctrl_intr_rx phase %d csr 0x%x\n",
1598 1.1 bouyer ep->phase, csr));
1599 1.1 bouyer
1600 1.1 bouyer if (csr & MUSB2_MASK_CSR0L_NAKTIMO) {
1601 1.1 bouyer csr &= ~MUSB2_MASK_CSR0L_REQPKT;
1602 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXCSRL, csr);
1603 1.1 bouyer
1604 1.1 bouyer csr &= ~MUSB2_MASK_CSR0L_NAKTIMO;
1605 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXCSRL, csr);
1606 1.1 bouyer if (xfer)
1607 1.1 bouyer xfer->status = USBD_TIMEOUT; /* XXX */
1608 1.1 bouyer goto complete;
1609 1.1 bouyer }
1610 1.1 bouyer if (csr & (MUSB2_MASK_CSR0L_RXSTALL | MUSB2_MASK_CSR0L_ERROR)) {
1611 1.1 bouyer if (xfer) {
1612 1.1 bouyer if (csr & MUSB2_MASK_CSR0L_RXSTALL)
1613 1.1 bouyer xfer->status = USBD_STALLED;
1614 1.1 bouyer else
1615 1.1 bouyer xfer->status = USBD_IOERROR;
1616 1.1 bouyer }
1617 1.1 bouyer /* clear status */
1618 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXCSRL, 0);
1619 1.1 bouyer goto complete;
1620 1.1 bouyer }
1621 1.1 bouyer if ((csr & MUSB2_MASK_CSR0L_RXPKTRDY) == 0)
1622 1.1 bouyer return; /* no data yet */
1623 1.1 bouyer
1624 1.1 bouyer if (xfer == NULL)
1625 1.1 bouyer goto complete;
1626 1.1 bouyer
1627 1.1 bouyer if (ep->phase == STATUS_IN) {
1628 1.1 bouyer xfer->status = USBD_NORMAL_COMPLETION;
1629 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXCSRL, 0);
1630 1.1 bouyer goto complete;
1631 1.1 bouyer }
1632 1.1 bouyer datalen = UREAD2(sc, MUSB2_REG_RXCOUNT);
1633 1.1 bouyer DPRINTFN(MD_CTRL,
1634 1.1 bouyer ("motg_device_ctrl_intr_rx phase %d datalen %d\n",
1635 1.1 bouyer ep->phase, datalen));
1636 1.1 bouyer KASSERT(UGETW(xfer->pipe->endpoint->edesc->wMaxPacketSize) > 0);
1637 1.1 bouyer max_datalen = min(UGETW(xfer->pipe->endpoint->edesc->wMaxPacketSize),
1638 1.1 bouyer ep->datalen);
1639 1.1 bouyer if (datalen > max_datalen) {
1640 1.1 bouyer xfer->status = USBD_IOERROR;
1641 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXCSRL, 0);
1642 1.1 bouyer goto complete;
1643 1.1 bouyer }
1644 1.1 bouyer got_short = (datalen < max_datalen);
1645 1.1 bouyer if (datalen > 0) {
1646 1.1 bouyer KASSERT(ep->phase == DATA_IN);
1647 1.1 bouyer data = ep->data;
1648 1.1 bouyer ep->data += datalen;
1649 1.1 bouyer ep->datalen -= datalen;
1650 1.1 bouyer xfer->actlen += datalen;
1651 1.1 bouyer if (((vaddr_t)data & 0x3) == 0 &&
1652 1.1 bouyer (datalen >> 2) > 0) {
1653 1.1 bouyer DPRINTFN(MD_CTRL,
1654 1.1 bouyer ("motg_device_ctrl_intr_rx r4 data %p len %d\n",
1655 1.1 bouyer data, datalen));
1656 1.1 bouyer bus_space_read_multi_4(sc->sc_iot, sc->sc_ioh,
1657 1.1 bouyer MUSB2_REG_EPFIFO(0), (void *)data, datalen >> 2);
1658 1.1 bouyer data += (datalen & ~0x3);
1659 1.1 bouyer datalen -= (datalen & ~0x3);
1660 1.1 bouyer }
1661 1.1 bouyer DPRINTFN(MD_CTRL,
1662 1.1 bouyer ("motg_device_ctrl_intr_rx r1 data %p len %d\n",
1663 1.1 bouyer data, datalen));
1664 1.1 bouyer if (datalen) {
1665 1.1 bouyer bus_space_read_multi_1(sc->sc_iot, sc->sc_ioh,
1666 1.1 bouyer MUSB2_REG_EPFIFO(0), data, datalen);
1667 1.1 bouyer }
1668 1.1 bouyer }
1669 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXCSRL, csr & ~MUSB2_MASK_CSR0L_RXPKTRDY);
1670 1.1 bouyer KASSERT(ep->phase == DATA_IN);
1671 1.1 bouyer if (got_short || (ep->datalen == 0)) {
1672 1.1 bouyer if (ep->need_short_xfer == 0) {
1673 1.1 bouyer ep->phase = STATUS_OUT;
1674 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXCSRH,
1675 1.1 bouyer UREAD1(sc, MUSB2_REG_TXCSRH) |
1676 1.1 bouyer MUSB2_MASK_CSR0H_PING_DIS);
1677 1.1 bouyer motg_setup_endpoint_tx(xfer);
1678 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXCSRL,
1679 1.1 bouyer MUSB2_MASK_CSR0L_STATUSPKT |
1680 1.1 bouyer MUSB2_MASK_CSR0L_TXPKTRDY);
1681 1.1 bouyer return;
1682 1.1 bouyer }
1683 1.1 bouyer ep->need_short_xfer = 0;
1684 1.1 bouyer }
1685 1.1 bouyer motg_device_ctrl_read(xfer);
1686 1.1 bouyer return;
1687 1.1 bouyer complete:
1688 1.1 bouyer ep->phase = IDLE;
1689 1.1 bouyer ep->xfer = NULL;
1690 1.1 bouyer if (xfer)
1691 1.1 bouyer usb_transfer_complete(xfer);
1692 1.1 bouyer motg_device_ctrl_start1(sc);
1693 1.1 bouyer }
1694 1.1 bouyer
1695 1.1 bouyer static void
1696 1.1 bouyer motg_device_ctrl_intr_tx(struct motg_softc *sc)
1697 1.1 bouyer {
1698 1.1 bouyer struct motg_hw_ep *ep = &sc->sc_in_ep[0];
1699 1.1 bouyer usbd_xfer_handle xfer = ep->xfer;
1700 1.1 bouyer uint8_t csr;
1701 1.1 bouyer int datalen;
1702 1.1 bouyer char *data;
1703 1.1 bouyer
1704 1.1 bouyer KASSERT(mutex_owned(&sc->sc_lock));
1705 1.1 bouyer if (ep->phase == DATA_IN || ep->phase == STATUS_IN) {
1706 1.1 bouyer motg_device_ctrl_intr_rx(sc);
1707 1.1 bouyer return;
1708 1.1 bouyer }
1709 1.1 bouyer
1710 1.1 bouyer #ifdef DIAGNOSTIC
1711 1.1 bouyer if (ep->phase != SETUP && ep->phase != DATA_OUT &&
1712 1.1 bouyer ep->phase != STATUS_OUT)
1713 1.1 bouyer panic("motg_device_ctrl_intr_tx: bad phase %d", ep->phase);
1714 1.1 bouyer #endif
1715 1.1 bouyer /* select endpoint 0 */
1716 1.1 bouyer UWRITE1(sc, MUSB2_REG_EPINDEX, 0);
1717 1.1 bouyer
1718 1.1 bouyer csr = UREAD1(sc, MUSB2_REG_TXCSRL);
1719 1.1 bouyer DPRINTFN(MD_CTRL,
1720 1.1 bouyer ("motg_device_ctrl_intr_tx phase %d csr 0x%x\n",
1721 1.1 bouyer ep->phase, csr));
1722 1.1 bouyer
1723 1.1 bouyer if (csr & MUSB2_MASK_CSR0L_RXSTALL) {
1724 1.1 bouyer /* command not accepted */
1725 1.1 bouyer if (xfer)
1726 1.1 bouyer xfer->status = USBD_STALLED;
1727 1.1 bouyer /* clear status */
1728 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXCSRL, 0);
1729 1.1 bouyer goto complete;
1730 1.1 bouyer }
1731 1.1 bouyer if (csr & MUSB2_MASK_CSR0L_NAKTIMO) {
1732 1.1 bouyer if (xfer)
1733 1.1 bouyer xfer->status = USBD_TIMEOUT; /* XXX */
1734 1.1 bouyer /* flush fifo */
1735 1.1 bouyer while (csr & MUSB2_MASK_CSR0L_TXFIFONEMPTY) {
1736 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXCSRH,
1737 1.1 bouyer UREAD1(sc, MUSB2_REG_TXCSRH) |
1738 1.1 bouyer MUSB2_MASK_CSR0H_FFLUSH);
1739 1.1 bouyer csr = UREAD1(sc, MUSB2_REG_TXCSRL);
1740 1.1 bouyer }
1741 1.1 bouyer csr &= ~MUSB2_MASK_CSR0L_NAKTIMO;
1742 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXCSRL, csr);
1743 1.1 bouyer goto complete;
1744 1.1 bouyer }
1745 1.1 bouyer if (csr & MUSB2_MASK_CSR0L_ERROR) {
1746 1.1 bouyer if (xfer)
1747 1.1 bouyer xfer->status = USBD_IOERROR;
1748 1.1 bouyer /* clear status */
1749 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXCSRL, 0);
1750 1.1 bouyer goto complete;
1751 1.1 bouyer }
1752 1.1 bouyer if (csr & MUSB2_MASK_CSR0L_TXFIFONEMPTY) {
1753 1.1 bouyer /* data still not sent */
1754 1.1 bouyer return;
1755 1.1 bouyer }
1756 1.1 bouyer if (xfer == NULL)
1757 1.1 bouyer goto complete;
1758 1.1 bouyer if (ep->phase == STATUS_OUT) {
1759 1.1 bouyer /*
1760 1.1 bouyer * we have sent status and got no error;
1761 1.1 bouyer * declare transfer complete
1762 1.1 bouyer */
1763 1.1 bouyer DPRINTFN(MD_CTRL,
1764 1.1 bouyer ("motg_device_ctrl_intr_tx %p complete\n", xfer));
1765 1.1 bouyer xfer->status = USBD_NORMAL_COMPLETION;
1766 1.1 bouyer goto complete;
1767 1.1 bouyer }
1768 1.1 bouyer if (ep->datalen == 0) {
1769 1.1 bouyer if (ep->need_short_xfer) {
1770 1.1 bouyer ep->need_short_xfer = 0;
1771 1.1 bouyer /* one more data phase */
1772 1.1 bouyer if (xfer->request.bmRequestType & UT_READ) {
1773 1.1 bouyer DPRINTFN(MD_CTRL,
1774 1.1 bouyer ("motg_device_ctrl_intr_tx %p to DATA_IN\n", xfer));
1775 1.1 bouyer motg_device_ctrl_read(xfer);
1776 1.1 bouyer return;
1777 1.1 bouyer } /* else fall back to DATA_OUT */
1778 1.1 bouyer } else {
1779 1.1 bouyer DPRINTFN(MD_CTRL,
1780 1.1 bouyer ("motg_device_ctrl_intr_tx %p to STATUS_IN, csrh 0x%x\n",
1781 1.1 bouyer xfer, UREAD1(sc, MUSB2_REG_TXCSRH)));
1782 1.1 bouyer ep->phase = STATUS_IN;
1783 1.1 bouyer UWRITE1(sc, MUSB2_REG_RXCSRH,
1784 1.1 bouyer UREAD1(sc, MUSB2_REG_RXCSRH) |
1785 1.1 bouyer MUSB2_MASK_CSR0H_PING_DIS);
1786 1.1 bouyer motg_setup_endpoint_rx(xfer);
1787 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXCSRL,
1788 1.1 bouyer MUSB2_MASK_CSR0L_STATUSPKT |
1789 1.1 bouyer MUSB2_MASK_CSR0L_REQPKT);
1790 1.1 bouyer return;
1791 1.1 bouyer }
1792 1.1 bouyer }
1793 1.1 bouyer if (xfer->request.bmRequestType & UT_READ) {
1794 1.1 bouyer motg_device_ctrl_read(xfer);
1795 1.1 bouyer return;
1796 1.1 bouyer }
1797 1.1 bouyer /* setup a dataout phase */
1798 1.1 bouyer datalen = min(ep->datalen,
1799 1.1 bouyer UGETW(xfer->pipe->endpoint->edesc->wMaxPacketSize));
1800 1.1 bouyer ep->phase = DATA_OUT;
1801 1.1 bouyer DPRINTFN(MD_CTRL,
1802 1.1 bouyer ("motg_device_ctrl_intr_tx %p to DATA_OUT, csrh 0x%x\n", xfer,
1803 1.1 bouyer UREAD1(sc, MUSB2_REG_TXCSRH)));
1804 1.1 bouyer if (datalen) {
1805 1.1 bouyer data = ep->data;
1806 1.1 bouyer ep->data += datalen;
1807 1.1 bouyer ep->datalen -= datalen;
1808 1.1 bouyer xfer->actlen += datalen;
1809 1.1 bouyer if (((vaddr_t)data & 0x3) == 0 &&
1810 1.1 bouyer (datalen >> 2) > 0) {
1811 1.1 bouyer bus_space_write_multi_4(sc->sc_iot, sc->sc_ioh,
1812 1.1 bouyer MUSB2_REG_EPFIFO(0), (void *)data, datalen >> 2);
1813 1.1 bouyer data += (datalen & ~0x3);
1814 1.1 bouyer datalen -= (datalen & ~0x3);
1815 1.1 bouyer }
1816 1.1 bouyer if (datalen) {
1817 1.1 bouyer bus_space_write_multi_1(sc->sc_iot, sc->sc_ioh,
1818 1.1 bouyer MUSB2_REG_EPFIFO(0), data, datalen);
1819 1.1 bouyer }
1820 1.1 bouyer }
1821 1.1 bouyer /* send data */
1822 1.1 bouyer motg_setup_endpoint_tx(xfer);
1823 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXCSRL, MUSB2_MASK_CSR0L_TXPKTRDY);
1824 1.1 bouyer return;
1825 1.1 bouyer
1826 1.1 bouyer complete:
1827 1.1 bouyer ep->phase = IDLE;
1828 1.1 bouyer ep->xfer = NULL;
1829 1.1 bouyer if (xfer)
1830 1.1 bouyer usb_transfer_complete(xfer);
1831 1.1 bouyer motg_device_ctrl_start1(sc);
1832 1.1 bouyer }
1833 1.1 bouyer
1834 1.1 bouyer /* Abort a device control request. */
1835 1.1 bouyer void
1836 1.1 bouyer motg_device_ctrl_abort(usbd_xfer_handle xfer)
1837 1.1 bouyer {
1838 1.1 bouyer #ifdef DIAGNOSTIC
1839 1.1 bouyer struct motg_softc *sc = xfer->pipe->device->bus->hci_private;
1840 1.1 bouyer #endif
1841 1.1 bouyer struct motg_pipe *otgpipe = (struct motg_pipe *)xfer->pipe;
1842 1.1 bouyer KASSERT(mutex_owned(&sc->sc_lock));
1843 1.1 bouyer
1844 1.1 bouyer DPRINTFN(MD_CTRL, ("motg_device_ctrl_abort:\n"));
1845 1.1 bouyer if (otgpipe->hw_ep->xfer == xfer)
1846 1.1 bouyer otgpipe->hw_ep->xfer = NULL;
1847 1.1 bouyer xfer->status = USBD_CANCELLED;
1848 1.1 bouyer usb_transfer_complete(xfer);
1849 1.1 bouyer }
1850 1.1 bouyer
1851 1.1 bouyer /* Close a device control pipe */
1852 1.1 bouyer void
1853 1.1 bouyer motg_device_ctrl_close(usbd_pipe_handle pipe)
1854 1.1 bouyer {
1855 1.1 bouyer struct motg_softc *sc = pipe->device->bus->hci_private;
1856 1.1 bouyer struct motg_pipe *otgpipe = (struct motg_pipe *)pipe;
1857 1.1 bouyer struct motg_pipe *otgpipeiter;
1858 1.1 bouyer
1859 1.1 bouyer DPRINTFN(MD_CTRL, ("motg_device_ctrl_close:\n"));
1860 1.1 bouyer KASSERT(mutex_owned(&sc->sc_lock));
1861 1.1 bouyer KASSERT(otgpipe->hw_ep->xfer == NULL ||
1862 1.1 bouyer otgpipe->hw_ep->xfer->pipe != pipe);
1863 1.1 bouyer
1864 1.1 bouyer SIMPLEQ_FOREACH(otgpipeiter, &otgpipe->hw_ep->ep_pipes, ep_pipe_list) {
1865 1.1 bouyer if (otgpipeiter == otgpipe) {
1866 1.1 bouyer /* remove from list */
1867 1.1 bouyer SIMPLEQ_REMOVE(&otgpipe->hw_ep->ep_pipes, otgpipe,
1868 1.1 bouyer motg_pipe, ep_pipe_list);
1869 1.1 bouyer otgpipe->hw_ep->refcount--;
1870 1.1 bouyer /* we're done */
1871 1.1 bouyer return;
1872 1.1 bouyer }
1873 1.1 bouyer }
1874 1.1 bouyer panic("motg_device_ctrl_close: not found");
1875 1.1 bouyer }
1876 1.1 bouyer
1877 1.1 bouyer void
1878 1.1 bouyer motg_device_ctrl_done(usbd_xfer_handle xfer)
1879 1.1 bouyer {
1880 1.1 bouyer struct motg_pipe *otgpipe = (struct motg_pipe *)xfer->pipe;
1881 1.1 bouyer DPRINTFN(MD_CTRL, ("motg_device_ctrl_done:\n"));
1882 1.1 bouyer KASSERT(otgpipe->hw_ep->xfer != xfer);
1883 1.1 bouyer }
1884 1.1 bouyer
1885 1.1 bouyer static usbd_status
1886 1.1 bouyer motg_device_data_transfer(usbd_xfer_handle xfer)
1887 1.1 bouyer {
1888 1.1 bouyer struct motg_softc *sc = xfer->pipe->device->bus->hci_private;
1889 1.1 bouyer usbd_status err;
1890 1.1 bouyer
1891 1.1 bouyer /* Insert last in queue. */
1892 1.1 bouyer mutex_enter(&sc->sc_lock);
1893 1.1 bouyer err = usb_insert_transfer(xfer);
1894 1.1 bouyer mutex_exit(&sc->sc_lock);
1895 1.1 bouyer if (err)
1896 1.1 bouyer return (err);
1897 1.1 bouyer
1898 1.1 bouyer /*
1899 1.1 bouyer * Pipe isn't running (otherwise err would be USBD_INPROG),
1900 1.1 bouyer * so start it first.
1901 1.1 bouyer */
1902 1.1 bouyer return (motg_device_data_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
1903 1.1 bouyer }
1904 1.1 bouyer
1905 1.1 bouyer static usbd_status
1906 1.1 bouyer motg_device_data_start(usbd_xfer_handle xfer)
1907 1.1 bouyer {
1908 1.1 bouyer struct motg_softc *sc = xfer->pipe->device->bus->hci_private;
1909 1.1 bouyer struct motg_pipe *otgpipe = (struct motg_pipe *)xfer->pipe;
1910 1.1 bouyer usbd_status err;
1911 1.1 bouyer mutex_enter(&sc->sc_lock);
1912 1.1 bouyer err = motg_device_data_start1(sc, otgpipe->hw_ep);
1913 1.1 bouyer mutex_exit(&sc->sc_lock);
1914 1.1 bouyer if (err != USBD_IN_PROGRESS)
1915 1.1 bouyer return err;
1916 1.1 bouyer if (sc->sc_bus.use_polling)
1917 1.1 bouyer motg_waitintr(sc, xfer);
1918 1.1 bouyer return USBD_IN_PROGRESS;
1919 1.1 bouyer }
1920 1.1 bouyer
1921 1.1 bouyer static usbd_status
1922 1.1 bouyer motg_device_data_start1(struct motg_softc *sc, struct motg_hw_ep *ep)
1923 1.1 bouyer {
1924 1.1 bouyer usbd_xfer_handle xfer;
1925 1.1 bouyer struct motg_pipe *otgpipe;
1926 1.1 bouyer usbd_status err = 0;
1927 1.1 bouyer uint32_t val;
1928 1.1 bouyer
1929 1.1 bouyer KASSERT(mutex_owned(&sc->sc_lock));
1930 1.1 bouyer if (sc->sc_dying)
1931 1.1 bouyer return (USBD_IOERROR);
1932 1.1 bouyer
1933 1.1 bouyer if (!sc->sc_connected)
1934 1.1 bouyer return (USBD_IOERROR);
1935 1.1 bouyer
1936 1.1 bouyer if (ep->xfer != NULL) {
1937 1.1 bouyer err = USBD_IN_PROGRESS;
1938 1.1 bouyer goto end;
1939 1.1 bouyer }
1940 1.1 bouyer /* locate the first pipe with work to do */
1941 1.1 bouyer SIMPLEQ_FOREACH(otgpipe, &ep->ep_pipes, ep_pipe_list) {
1942 1.1 bouyer xfer = SIMPLEQ_FIRST(&otgpipe->pipe.queue);
1943 1.1 bouyer if (xfer != NULL) {
1944 1.1 bouyer /* move this pipe to the end of the list */
1945 1.1 bouyer SIMPLEQ_REMOVE(&ep->ep_pipes, otgpipe,
1946 1.1 bouyer motg_pipe, ep_pipe_list);
1947 1.1 bouyer SIMPLEQ_INSERT_TAIL(&ep->ep_pipes,
1948 1.1 bouyer otgpipe, ep_pipe_list);
1949 1.1 bouyer break;
1950 1.1 bouyer }
1951 1.1 bouyer }
1952 1.1 bouyer if (xfer == NULL) {
1953 1.1 bouyer err = USBD_NOT_STARTED;
1954 1.1 bouyer goto end;
1955 1.1 bouyer }
1956 1.1 bouyer KASSERT(xfer != NULL);
1957 1.1 bouyer KASSERT(otgpipe == (struct motg_pipe *)xfer->pipe);
1958 1.1 bouyer KASSERT(otgpipe->hw_ep == ep);
1959 1.1 bouyer #ifdef DIAGNOSTIC
1960 1.1 bouyer if (xfer->rqflags & URQ_REQUEST)
1961 1.1 bouyer panic("motg_device_data_transfer: a request");
1962 1.1 bouyer #endif
1963 1.1 bouyer // KASSERT(xfer->actlen == 0);
1964 1.1 bouyer xfer->actlen = 0;
1965 1.1 bouyer
1966 1.1 bouyer ep->xfer = xfer;
1967 1.1 bouyer ep->datalen = xfer->length;
1968 1.1 bouyer KASSERT(ep->datalen > 0);
1969 1.1 bouyer ep->data = KERNADDR(&xfer->dmabuf, 0);
1970 1.1 bouyer if ((xfer->flags & USBD_FORCE_SHORT_XFER) &&
1971 1.1 bouyer (ep->datalen % 64) == 0)
1972 1.1 bouyer ep->need_short_xfer = 1;
1973 1.1 bouyer else
1974 1.1 bouyer ep->need_short_xfer = 0;
1975 1.1 bouyer /* now we need send this request */
1976 1.1 bouyer DPRINTFN(MD_BULK,
1977 1.1 bouyer ("motg_device_data_start1(%p) %s data %p len %d short %d speed %d to %d\n",
1978 1.1 bouyer xfer,
1979 1.1 bouyer UE_GET_DIR(xfer->pipe->endpoint->edesc->bEndpointAddress) == UE_DIR_IN ? "read" : "write",
1980 1.1 bouyer ep->data, ep->datalen, ep->need_short_xfer, xfer->pipe->device->speed,
1981 1.1 bouyer xfer->pipe->device->address));
1982 1.1 bouyer KASSERT(ep->phase == IDLE);
1983 1.1 bouyer /* select endpoint */
1984 1.1 bouyer UWRITE1(sc, MUSB2_REG_EPINDEX, ep->ep_number);
1985 1.1 bouyer if (UE_GET_DIR(xfer->pipe->endpoint->edesc->bEndpointAddress)
1986 1.1 bouyer == UE_DIR_IN) {
1987 1.1 bouyer val = UREAD1(sc, MUSB2_REG_RXCSRL);
1988 1.1 bouyer KASSERT((val & MUSB2_MASK_CSRL_RXPKTRDY) == 0);
1989 1.1 bouyer motg_device_data_read(xfer);
1990 1.1 bouyer } else {
1991 1.1 bouyer ep->phase = DATA_OUT;
1992 1.1 bouyer val = UREAD1(sc, MUSB2_REG_TXCSRL);
1993 1.1 bouyer KASSERT((val & MUSB2_MASK_CSRL_TXPKTRDY) == 0);
1994 1.1 bouyer motg_device_data_write(xfer);
1995 1.1 bouyer }
1996 1.1 bouyer end:
1997 1.1 bouyer if (err)
1998 1.1 bouyer return (err);
1999 1.1 bouyer
2000 1.1 bouyer return (USBD_IN_PROGRESS);
2001 1.1 bouyer }
2002 1.1 bouyer
2003 1.1 bouyer static void
2004 1.1 bouyer motg_device_data_read(usbd_xfer_handle xfer)
2005 1.1 bouyer {
2006 1.1 bouyer struct motg_softc *sc = xfer->pipe->device->bus->hci_private;
2007 1.1 bouyer struct motg_pipe *otgpipe = (struct motg_pipe *)xfer->pipe;
2008 1.1 bouyer uint32_t val;
2009 1.1 bouyer
2010 1.1 bouyer KASSERT(mutex_owned(&sc->sc_lock));
2011 1.1 bouyer /* assume endpoint already selected */
2012 1.1 bouyer motg_setup_endpoint_rx(xfer);
2013 1.1 bouyer /* Max packet size */
2014 1.1 bouyer UWRITE2(sc, MUSB2_REG_RXMAXP,
2015 1.1 bouyer UGETW(xfer->pipe->endpoint->edesc->wMaxPacketSize));
2016 1.1 bouyer /* Data Toggle */
2017 1.1 bouyer val = UREAD1(sc, MUSB2_REG_RXCSRH);
2018 1.1 bouyer val |= MUSB2_MASK_CSRH_RXDT_WREN;
2019 1.1 bouyer if (otgpipe->nexttoggle)
2020 1.1 bouyer val |= MUSB2_MASK_CSRH_RXDT_VAL;
2021 1.1 bouyer else
2022 1.1 bouyer val &= ~MUSB2_MASK_CSRH_RXDT_VAL;
2023 1.1 bouyer UWRITE1(sc, MUSB2_REG_RXCSRH, val);
2024 1.1 bouyer
2025 1.1 bouyer DPRINTFN(MD_BULK,
2026 1.1 bouyer ("motg_device_data_read %p to DATA_IN on ep %d, csrh 0x%x\n",
2027 1.1 bouyer xfer, otgpipe->hw_ep->ep_number, UREAD1(sc, MUSB2_REG_RXCSRH)));
2028 1.1 bouyer /* start transaction */
2029 1.1 bouyer UWRITE1(sc, MUSB2_REG_RXCSRL, MUSB2_MASK_CSRL_RXREQPKT);
2030 1.1 bouyer otgpipe->hw_ep->phase = DATA_IN;
2031 1.1 bouyer }
2032 1.1 bouyer
2033 1.1 bouyer static void
2034 1.1 bouyer motg_device_data_write(usbd_xfer_handle xfer)
2035 1.1 bouyer {
2036 1.1 bouyer struct motg_softc *sc = xfer->pipe->device->bus->hci_private;
2037 1.1 bouyer struct motg_pipe *otgpipe = (struct motg_pipe *)xfer->pipe;
2038 1.1 bouyer struct motg_hw_ep *ep = otgpipe->hw_ep;
2039 1.1 bouyer int datalen;
2040 1.1 bouyer char *data;
2041 1.1 bouyer uint32_t val;
2042 1.1 bouyer
2043 1.1 bouyer KASSERT(xfer!=NULL);
2044 1.1 bouyer KASSERT(mutex_owned(&sc->sc_lock));
2045 1.1 bouyer
2046 1.1 bouyer datalen = min(ep->datalen,
2047 1.1 bouyer UGETW(xfer->pipe->endpoint->edesc->wMaxPacketSize));
2048 1.1 bouyer ep->phase = DATA_OUT;
2049 1.1 bouyer DPRINTFN(MD_BULK,
2050 1.1 bouyer ("motg_device_data_write %p to DATA_OUT on ep %d, len %d csrh 0x%x\n",
2051 1.1 bouyer xfer, ep->ep_number, datalen, UREAD1(sc, MUSB2_REG_TXCSRH)));
2052 1.1 bouyer
2053 1.1 bouyer /* assume endpoint already selected */
2054 1.1 bouyer /* write data to fifo */
2055 1.1 bouyer data = ep->data;
2056 1.1 bouyer ep->data += datalen;
2057 1.1 bouyer ep->datalen -= datalen;
2058 1.1 bouyer xfer->actlen += datalen;
2059 1.1 bouyer if (((vaddr_t)data & 0x3) == 0 &&
2060 1.1 bouyer (datalen >> 2) > 0) {
2061 1.1 bouyer bus_space_write_multi_4(sc->sc_iot, sc->sc_ioh,
2062 1.1 bouyer MUSB2_REG_EPFIFO(ep->ep_number),
2063 1.1 bouyer (void *)data, datalen >> 2);
2064 1.1 bouyer data += (datalen & ~0x3);
2065 1.1 bouyer datalen -= (datalen & ~0x3);
2066 1.1 bouyer }
2067 1.1 bouyer if (datalen) {
2068 1.1 bouyer bus_space_write_multi_1(sc->sc_iot, sc->sc_ioh,
2069 1.1 bouyer MUSB2_REG_EPFIFO(ep->ep_number), data, datalen);
2070 1.1 bouyer }
2071 1.1 bouyer
2072 1.1 bouyer motg_setup_endpoint_tx(xfer);
2073 1.1 bouyer /* Max packet size */
2074 1.1 bouyer UWRITE2(sc, MUSB2_REG_TXMAXP,
2075 1.1 bouyer UGETW(xfer->pipe->endpoint->edesc->wMaxPacketSize));
2076 1.1 bouyer /* Data Toggle */
2077 1.1 bouyer val = UREAD1(sc, MUSB2_REG_TXCSRH);
2078 1.1 bouyer val |= MUSB2_MASK_CSRH_TXDT_WREN;
2079 1.1 bouyer if (otgpipe->nexttoggle)
2080 1.1 bouyer val |= MUSB2_MASK_CSRH_TXDT_VAL;
2081 1.1 bouyer else
2082 1.1 bouyer val &= ~MUSB2_MASK_CSRH_TXDT_VAL;
2083 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXCSRH, val);
2084 1.1 bouyer
2085 1.1 bouyer /* start transaction */
2086 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXCSRL, MUSB2_MASK_CSRL_TXPKTRDY);
2087 1.1 bouyer }
2088 1.1 bouyer
2089 1.1 bouyer static void
2090 1.1 bouyer motg_device_intr_rx(struct motg_softc *sc, int epnumber)
2091 1.1 bouyer {
2092 1.1 bouyer struct motg_hw_ep *ep = &sc->sc_in_ep[epnumber];
2093 1.1 bouyer usbd_xfer_handle xfer = ep->xfer;
2094 1.1 bouyer uint8_t csr;
2095 1.1 bouyer int datalen, max_datalen;
2096 1.1 bouyer char *data;
2097 1.1 bouyer bool got_short;
2098 1.1 bouyer
2099 1.1 bouyer KASSERT(mutex_owned(&sc->sc_lock));
2100 1.1 bouyer KASSERT(ep->ep_number == epnumber);
2101 1.1 bouyer
2102 1.1 bouyer DPRINTFN(MD_BULK,
2103 1.1 bouyer ("motg_device_intr_rx on ep %d\n", epnumber));
2104 1.1 bouyer /* select endpoint */
2105 1.1 bouyer UWRITE1(sc, MUSB2_REG_EPINDEX, epnumber);
2106 1.1 bouyer
2107 1.1 bouyer /* read out FIFO status */
2108 1.1 bouyer csr = UREAD1(sc, MUSB2_REG_RXCSRL);
2109 1.1 bouyer DPRINTFN(MD_BULK,
2110 1.1 bouyer ("motg_device_intr_rx phase %d csr 0x%x\n",
2111 1.1 bouyer ep->phase, csr));
2112 1.1 bouyer
2113 1.1 bouyer if ((csr & (MUSB2_MASK_CSRL_RXNAKTO | MUSB2_MASK_CSRL_RXSTALL |
2114 1.1 bouyer MUSB2_MASK_CSRL_RXERROR | MUSB2_MASK_CSRL_RXPKTRDY)) == 0)
2115 1.1 bouyer return;
2116 1.1 bouyer
2117 1.1 bouyer #ifdef DIAGNOSTIC
2118 1.1 bouyer if (ep->phase != DATA_IN)
2119 1.1 bouyer panic("motg_device_intr_rx: bad phase %d", ep->phase);
2120 1.1 bouyer #endif
2121 1.1 bouyer if (csr & MUSB2_MASK_CSRL_RXNAKTO) {
2122 1.1 bouyer csr &= ~MUSB2_MASK_CSRL_RXREQPKT;
2123 1.1 bouyer UWRITE1(sc, MUSB2_REG_RXCSRL, csr);
2124 1.1 bouyer
2125 1.1 bouyer csr &= ~MUSB2_MASK_CSRL_RXNAKTO;
2126 1.1 bouyer UWRITE1(sc, MUSB2_REG_RXCSRL, csr);
2127 1.1 bouyer if (xfer)
2128 1.1 bouyer xfer->status = USBD_TIMEOUT; /* XXX */
2129 1.1 bouyer goto complete;
2130 1.1 bouyer }
2131 1.1 bouyer if (csr & (MUSB2_MASK_CSRL_RXSTALL | MUSB2_MASK_CSRL_RXERROR)) {
2132 1.1 bouyer if (xfer) {
2133 1.1 bouyer if (csr & MUSB2_MASK_CSRL_RXSTALL)
2134 1.1 bouyer xfer->status = USBD_STALLED;
2135 1.1 bouyer else
2136 1.1 bouyer xfer->status = USBD_IOERROR;
2137 1.1 bouyer }
2138 1.1 bouyer /* clear status */
2139 1.1 bouyer UWRITE1(sc, MUSB2_REG_RXCSRL, 0);
2140 1.1 bouyer goto complete;
2141 1.1 bouyer }
2142 1.1 bouyer KASSERT(csr & MUSB2_MASK_CSRL_RXPKTRDY);
2143 1.1 bouyer
2144 1.1 bouyer if (xfer == NULL) {
2145 1.1 bouyer UWRITE1(sc, MUSB2_REG_RXCSRL, 0);
2146 1.1 bouyer goto complete;
2147 1.1 bouyer }
2148 1.1 bouyer
2149 1.1 bouyer struct motg_pipe *otgpipe = (struct motg_pipe *)xfer->pipe;
2150 1.1 bouyer otgpipe->nexttoggle = otgpipe->nexttoggle ^ 1;
2151 1.1 bouyer
2152 1.1 bouyer datalen = UREAD2(sc, MUSB2_REG_RXCOUNT);
2153 1.1 bouyer DPRINTFN(MD_BULK,
2154 1.1 bouyer ("motg_device_intr_rx phase %d datalen %d\n",
2155 1.1 bouyer ep->phase, datalen));
2156 1.1 bouyer KASSERT(UE_GET_SIZE(UGETW(xfer->pipe->endpoint->edesc->wMaxPacketSize)) > 0);
2157 1.1 bouyer max_datalen = min(
2158 1.1 bouyer UE_GET_SIZE(UGETW(xfer->pipe->endpoint->edesc->wMaxPacketSize)),
2159 1.1 bouyer ep->datalen);
2160 1.1 bouyer if (datalen > max_datalen) {
2161 1.1 bouyer xfer->status = USBD_IOERROR;
2162 1.1 bouyer UWRITE1(sc, MUSB2_REG_RXCSRL, 0);
2163 1.1 bouyer goto complete;
2164 1.1 bouyer }
2165 1.1 bouyer got_short = (datalen < max_datalen);
2166 1.1 bouyer if (datalen > 0) {
2167 1.1 bouyer KASSERT(ep->phase == DATA_IN);
2168 1.1 bouyer data = ep->data;
2169 1.1 bouyer ep->data += datalen;
2170 1.1 bouyer ep->datalen -= datalen;
2171 1.1 bouyer xfer->actlen += datalen;
2172 1.1 bouyer if (((vaddr_t)data & 0x3) == 0 &&
2173 1.1 bouyer (datalen >> 2) > 0) {
2174 1.1 bouyer DPRINTFN(MD_BULK,
2175 1.1 bouyer ("motg_device_intr_rx r4 data %p len %d\n",
2176 1.1 bouyer data, datalen));
2177 1.1 bouyer bus_space_read_multi_4(sc->sc_iot, sc->sc_ioh,
2178 1.1 bouyer MUSB2_REG_EPFIFO(ep->ep_number),
2179 1.1 bouyer (void *)data, datalen >> 2);
2180 1.1 bouyer data += (datalen & ~0x3);
2181 1.1 bouyer datalen -= (datalen & ~0x3);
2182 1.1 bouyer }
2183 1.1 bouyer DPRINTFN(MD_BULK,
2184 1.1 bouyer ("motg_device_intr_rx r1 data %p len %d\n",
2185 1.1 bouyer data, datalen));
2186 1.1 bouyer if (datalen) {
2187 1.1 bouyer bus_space_read_multi_1(sc->sc_iot, sc->sc_ioh,
2188 1.1 bouyer MUSB2_REG_EPFIFO(ep->ep_number), data, datalen);
2189 1.1 bouyer }
2190 1.1 bouyer }
2191 1.1 bouyer UWRITE1(sc, MUSB2_REG_RXCSRL, 0);
2192 1.1 bouyer KASSERT(ep->phase == DATA_IN);
2193 1.1 bouyer if (got_short || (ep->datalen == 0)) {
2194 1.1 bouyer if (ep->need_short_xfer == 0) {
2195 1.1 bouyer xfer->status = USBD_NORMAL_COMPLETION;
2196 1.1 bouyer goto complete;
2197 1.1 bouyer }
2198 1.1 bouyer ep->need_short_xfer = 0;
2199 1.1 bouyer }
2200 1.1 bouyer motg_device_data_read(xfer);
2201 1.1 bouyer return;
2202 1.1 bouyer complete:
2203 1.1 bouyer DPRINTFN(MD_BULK,
2204 1.1 bouyer ("motg_device_intr_rx xfer %p complete, status %d\n", xfer,
2205 1.1 bouyer (xfer != NULL) ? xfer->status : 0));
2206 1.1 bouyer ep->phase = IDLE;
2207 1.1 bouyer ep->xfer = NULL;
2208 1.1 bouyer if (xfer)
2209 1.1 bouyer usb_transfer_complete(xfer);
2210 1.1 bouyer motg_device_data_start1(sc, ep);
2211 1.1 bouyer }
2212 1.1 bouyer
2213 1.1 bouyer static void
2214 1.1 bouyer motg_device_intr_tx(struct motg_softc *sc, int epnumber)
2215 1.1 bouyer {
2216 1.1 bouyer struct motg_hw_ep *ep = &sc->sc_out_ep[epnumber];
2217 1.1 bouyer usbd_xfer_handle xfer = ep->xfer;
2218 1.1 bouyer uint8_t csr;
2219 1.1 bouyer struct motg_pipe *otgpipe;
2220 1.1 bouyer
2221 1.1 bouyer KASSERT(mutex_owned(&sc->sc_lock));
2222 1.1 bouyer KASSERT(ep->ep_number == epnumber);
2223 1.1 bouyer
2224 1.1 bouyer DPRINTFN(MD_BULK,
2225 1.1 bouyer ("motg_device_intr_tx on ep %d\n", epnumber));
2226 1.1 bouyer /* select endpoint */
2227 1.1 bouyer UWRITE1(sc, MUSB2_REG_EPINDEX, epnumber);
2228 1.1 bouyer
2229 1.1 bouyer csr = UREAD1(sc, MUSB2_REG_TXCSRL);
2230 1.1 bouyer DPRINTFN(MD_BULK,
2231 1.1 bouyer ("motg_device_intr_tx phase %d csr 0x%x\n",
2232 1.1 bouyer ep->phase, csr));
2233 1.1 bouyer
2234 1.1 bouyer if (csr & (MUSB2_MASK_CSRL_TXSTALLED|MUSB2_MASK_CSRL_TXERROR)) {
2235 1.1 bouyer /* command not accepted */
2236 1.1 bouyer if (xfer) {
2237 1.1 bouyer if (csr & MUSB2_MASK_CSRL_TXSTALLED)
2238 1.1 bouyer xfer->status = USBD_STALLED;
2239 1.1 bouyer else
2240 1.1 bouyer xfer->status = USBD_IOERROR;
2241 1.1 bouyer }
2242 1.1 bouyer /* clear status */
2243 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXCSRL, 0);
2244 1.1 bouyer goto complete;
2245 1.1 bouyer }
2246 1.1 bouyer if (csr & MUSB2_MASK_CSRL_TXNAKTO) {
2247 1.1 bouyer if (xfer)
2248 1.1 bouyer xfer->status = USBD_TIMEOUT; /* XXX */
2249 1.1 bouyer /* flush fifo */
2250 1.1 bouyer while (csr & MUSB2_MASK_CSRL_TXFIFONEMPTY) {
2251 1.1 bouyer csr |= MUSB2_MASK_CSRL_TXFFLUSH;
2252 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXCSRL, csr);
2253 1.1 bouyer csr = UREAD1(sc, MUSB2_REG_TXCSRL);
2254 1.1 bouyer }
2255 1.1 bouyer csr &= ~MUSB2_MASK_CSR0L_NAKTIMO;
2256 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXCSRL, csr);
2257 1.1 bouyer goto complete;
2258 1.1 bouyer }
2259 1.1 bouyer if (csr & (MUSB2_MASK_CSRL_TXFIFONEMPTY|MUSB2_MASK_CSRL_TXPKTRDY)) {
2260 1.1 bouyer /* data still not sent */
2261 1.1 bouyer return;
2262 1.1 bouyer }
2263 1.1 bouyer if (xfer == NULL)
2264 1.1 bouyer goto complete;
2265 1.1 bouyer #ifdef DIAGNOSTIC
2266 1.1 bouyer if (ep->phase != DATA_OUT)
2267 1.1 bouyer panic("motg_device_intr_tx: bad phase %d", ep->phase);
2268 1.1 bouyer #endif
2269 1.1 bouyer
2270 1.1 bouyer otgpipe = (struct motg_pipe *)xfer->pipe;
2271 1.1 bouyer otgpipe->nexttoggle = otgpipe->nexttoggle ^ 1;
2272 1.1 bouyer
2273 1.1 bouyer if (ep->datalen == 0) {
2274 1.1 bouyer if (ep->need_short_xfer) {
2275 1.1 bouyer ep->need_short_xfer = 0;
2276 1.1 bouyer /* one more data phase */
2277 1.1 bouyer } else {
2278 1.1 bouyer xfer->status = USBD_NORMAL_COMPLETION;
2279 1.1 bouyer goto complete;
2280 1.1 bouyer }
2281 1.1 bouyer }
2282 1.1 bouyer motg_device_data_write(xfer);
2283 1.1 bouyer return;
2284 1.1 bouyer
2285 1.1 bouyer complete:
2286 1.1 bouyer DPRINTFN(MD_BULK,
2287 1.1 bouyer ("motg_device_intr_tx xfer %p complete, status %d\n", xfer,
2288 1.1 bouyer (xfer != NULL) ? xfer->status : 0));
2289 1.1 bouyer #ifdef DIAGNOSTIC
2290 1.1 bouyer if (xfer && ep->phase != DATA_OUT)
2291 1.1 bouyer panic("motg_device_intr_tx: bad phase %d", ep->phase);
2292 1.1 bouyer #endif
2293 1.1 bouyer ep->phase = IDLE;
2294 1.1 bouyer ep->xfer = NULL;
2295 1.1 bouyer if (xfer)
2296 1.1 bouyer usb_transfer_complete(xfer);
2297 1.1 bouyer motg_device_data_start1(sc, ep);
2298 1.1 bouyer }
2299 1.1 bouyer
2300 1.1 bouyer /* Abort a device control request. */
2301 1.1 bouyer void
2302 1.1 bouyer motg_device_data_abort(usbd_xfer_handle xfer)
2303 1.1 bouyer {
2304 1.1 bouyer #ifdef DIAGNOSTIC
2305 1.1 bouyer struct motg_softc *sc = xfer->pipe->device->bus->hci_private;
2306 1.1 bouyer #endif
2307 1.1 bouyer struct motg_pipe *otgpipe = (struct motg_pipe *)xfer->pipe;
2308 1.1 bouyer uint8_t csr;
2309 1.1 bouyer
2310 1.1 bouyer KASSERT(mutex_owned(&sc->sc_lock));
2311 1.1 bouyer
2312 1.1 bouyer DPRINTFN(MD_BULK,
2313 1.1 bouyer ("motg_device_data_abort:\n"));
2314 1.1 bouyer if (otgpipe->hw_ep->xfer == xfer) {
2315 1.1 bouyer otgpipe->hw_ep->xfer = NULL;
2316 1.1 bouyer /* select endpoint */
2317 1.1 bouyer UWRITE1(sc, MUSB2_REG_EPINDEX, otgpipe->hw_ep->ep_number);
2318 1.1 bouyer if (otgpipe->hw_ep->phase == DATA_OUT) {
2319 1.1 bouyer csr = UREAD1(sc, MUSB2_REG_TXCSRL);
2320 1.1 bouyer while (csr & MUSB2_MASK_CSRL_TXFIFONEMPTY) {
2321 1.1 bouyer csr |= MUSB2_MASK_CSRL_TXFFLUSH;
2322 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXCSRL, csr);
2323 1.1 bouyer csr = UREAD1(sc, MUSB2_REG_TXCSRL);
2324 1.1 bouyer }
2325 1.1 bouyer UWRITE1(sc, MUSB2_REG_TXCSRL, 0);
2326 1.1 bouyer } else if (otgpipe->hw_ep->phase == DATA_IN) {
2327 1.1 bouyer csr = UREAD1(sc, MUSB2_REG_RXCSRL);
2328 1.1 bouyer while (csr & MUSB2_MASK_CSRL_RXPKTRDY) {
2329 1.1 bouyer csr |= MUSB2_MASK_CSRL_RXFFLUSH;
2330 1.1 bouyer UWRITE1(sc, MUSB2_REG_RXCSRL, csr);
2331 1.1 bouyer csr = UREAD1(sc, MUSB2_REG_RXCSRL);
2332 1.1 bouyer }
2333 1.1 bouyer UWRITE1(sc, MUSB2_REG_RXCSRL, 0);
2334 1.1 bouyer }
2335 1.1 bouyer otgpipe->hw_ep->phase = IDLE;
2336 1.1 bouyer }
2337 1.1 bouyer
2338 1.1 bouyer xfer->status = USBD_CANCELLED;
2339 1.1 bouyer usb_transfer_complete(xfer);
2340 1.1 bouyer }
2341 1.1 bouyer
2342 1.1 bouyer /* Close a device control pipe */
2343 1.1 bouyer void
2344 1.1 bouyer motg_device_data_close(usbd_pipe_handle pipe)
2345 1.1 bouyer {
2346 1.1 bouyer struct motg_softc *sc = pipe->device->bus->hci_private;
2347 1.1 bouyer struct motg_pipe *otgpipe = (struct motg_pipe *)pipe;
2348 1.1 bouyer struct motg_pipe *otgpipeiter;
2349 1.1 bouyer
2350 1.1 bouyer DPRINTFN(MD_CTRL, ("motg_device_data_close:\n"));
2351 1.1 bouyer KASSERT(mutex_owned(&sc->sc_lock));
2352 1.1 bouyer KASSERT(otgpipe->hw_ep->xfer == NULL ||
2353 1.1 bouyer otgpipe->hw_ep->xfer->pipe != pipe);
2354 1.1 bouyer
2355 1.1 bouyer pipe->endpoint->datatoggle = otgpipe->nexttoggle;
2356 1.1 bouyer SIMPLEQ_FOREACH(otgpipeiter, &otgpipe->hw_ep->ep_pipes, ep_pipe_list) {
2357 1.1 bouyer if (otgpipeiter == otgpipe) {
2358 1.1 bouyer /* remove from list */
2359 1.1 bouyer SIMPLEQ_REMOVE(&otgpipe->hw_ep->ep_pipes, otgpipe,
2360 1.1 bouyer motg_pipe, ep_pipe_list);
2361 1.1 bouyer otgpipe->hw_ep->refcount--;
2362 1.1 bouyer /* we're done */
2363 1.1 bouyer return;
2364 1.1 bouyer }
2365 1.1 bouyer }
2366 1.1 bouyer panic("motg_device_data_close: not found");
2367 1.1 bouyer }
2368 1.1 bouyer
2369 1.1 bouyer void
2370 1.1 bouyer motg_device_data_done(usbd_xfer_handle xfer)
2371 1.1 bouyer {
2372 1.1 bouyer struct motg_pipe *otgpipe = (struct motg_pipe *)xfer->pipe;
2373 1.1 bouyer DPRINTFN(MD_CTRL, ("motg_device_data_done:\n"));
2374 1.1 bouyer KASSERT(otgpipe->hw_ep->xfer != xfer);
2375 1.1 bouyer }
2376 1.1 bouyer
2377 1.1 bouyer /*
2378 1.1 bouyer * Wait here until controller claims to have an interrupt.
2379 1.1 bouyer * Then call motg_intr and return. Use timeout to avoid waiting
2380 1.1 bouyer * too long.
2381 1.1 bouyer * Only used during boot when interrupts are not enabled yet.
2382 1.1 bouyer */
2383 1.1 bouyer void
2384 1.1 bouyer motg_waitintr(struct motg_softc *sc, usbd_xfer_handle xfer)
2385 1.1 bouyer {
2386 1.1 bouyer int timo = xfer->timeout;
2387 1.1 bouyer
2388 1.1 bouyer mutex_enter(&sc->sc_lock);
2389 1.1 bouyer
2390 1.1 bouyer DPRINTF(("motg_waitintr: timeout = %dms\n", timo));
2391 1.1 bouyer
2392 1.1 bouyer xfer->status = USBD_IN_PROGRESS;
2393 1.1 bouyer for (; timo >= 0; timo--) {
2394 1.1 bouyer mutex_exit(&sc->sc_lock);
2395 1.1 bouyer usb_delay_ms(&sc->sc_bus, 1);
2396 1.1 bouyer mutex_spin_enter(&sc->sc_intr_lock);
2397 1.1 bouyer motg_poll(&sc->sc_bus);
2398 1.1 bouyer mutex_spin_exit(&sc->sc_intr_lock);
2399 1.1 bouyer mutex_enter(&sc->sc_lock);
2400 1.1 bouyer if (xfer->status != USBD_IN_PROGRESS)
2401 1.1 bouyer goto done;
2402 1.1 bouyer }
2403 1.1 bouyer
2404 1.1 bouyer /* Timeout */
2405 1.1 bouyer DPRINTF(("motg_waitintr: timeout\n"));
2406 1.1 bouyer panic("motg_waitintr: timeout");
2407 1.1 bouyer /* XXX handle timeout ! */
2408 1.1 bouyer
2409 1.1 bouyer done:
2410 1.1 bouyer mutex_exit(&sc->sc_lock);
2411 1.1 bouyer }
2412 1.1 bouyer
2413 1.1 bouyer void
2414 1.1 bouyer motg_device_clear_toggle(usbd_pipe_handle pipe)
2415 1.1 bouyer {
2416 1.1 bouyer struct motg_pipe *otgpipe = (struct motg_pipe *)pipe;
2417 1.1 bouyer otgpipe->nexttoggle = 0;
2418 1.1 bouyer }
2419