ohcireg.h revision 1.6 1 /* $NetBSD: ohcireg.h,v 1.6 1998/11/25 22:32:04 augustss Exp $ */
2
3 /*
4 * Copyright (c) 1998 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Lennart Augustsson (augustss (at) carlstedt.se) at
9 * Carlstedt Research & Technology.
10 *
11 * Redistribution and use in source and binary forms, with or without
12 * modification, are permitted provided that the following conditions
13 * are met:
14 * 1. Redistributions of source code must retain the above copyright
15 * notice, this list of conditions and the following disclaimer.
16 * 2. Redistributions in binary form must reproduce the above copyright
17 * notice, this list of conditions and the following disclaimer in the
18 * documentation and/or other materials provided with the distribution.
19 * 3. All advertising materials mentioning features or use of this software
20 * must display the following acknowledgement:
21 * This product includes software developed by the NetBSD
22 * Foundation, Inc. and its contributors.
23 * 4. Neither the name of The NetBSD Foundation nor the names of its
24 * contributors may be used to endorse or promote products derived
25 * from this software without specific prior written permission.
26 *
27 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 * POSSIBILITY OF SUCH DAMAGE.
38 */
39
40 #ifndef _DEV_PCI_OHCIREG_H_
41 #define _DEV_PCI_OHCIREG_H_
42
43 /*** PCI config registers ***/
44
45 #define PCI_CBMEM 0x10 /* configuration base memory */
46
47 #define PCI_INTERFACE_OHCI 0x10
48
49 /*** OHCI registers */
50
51 #define OHCI_REVISION 0x00 /* OHCI revision # */
52 #define OHCI_REV_LO(rev) ((rev)&0xf)
53 #define OHCI_REV_HI(rev) (((rev)>>4)&0xf)
54 #define OHCI_REV_LEGACY(rev) ((rev) & 0x100)
55
56 #define OHCI_CONTROL 0x04
57 #define OHCI_CBSR_MASK 0x00000003 /* Control/Bulk Service Ratio */
58 #define OHCI_RATIO_1_1 0x00000000
59 #define OHCI_RATIO_1_2 0x00000001
60 #define OHCI_RATIO_1_3 0x00000002
61 #define OHCI_RATIO_1_4 0x00000003
62 #define OHCI_PLE 0x00000004 /* Periodic List Enable */
63 #define OHCI_IE 0x00000008 /* Isochronous Enable */
64 #define OHCI_CLE 0x00000010 /* Control List Enable */
65 #define OHCI_BLE 0x00000020 /* Bulk List Enable */
66 #define OHCI_HCFS_MASK 0x000000c0 /* HostControllerFunctionalState */
67 #define OHCI_HCFS_RESET 0x00000000
68 #define OHCI_HCFS_RESUME 0x00000040
69 #define OHCI_HCFS_OPERATIONAL 0x00000080
70 #define OHCI_HCFS_SUSPEND 0x000000c0
71 #define OHCI_IR 0x00000100 /* Interrupt Routing */
72 #define OHCI_RWC 0x00000200 /* Remote Wakeup Connected */
73 #define OHCI_RWE 0x00000400 /* Remote Wakeup Enabled */
74 #define OHCI_COMMAND_STATUS 0x08
75 #define OHCI_HCR 0x00000001 /* Host Controller Reset */
76 #define OHCI_CLF 0x00000002 /* Control List Filled */
77 #define OHCI_BLF 0x00000004 /* Bulk List Filled */
78 #define OHCI_OCR 0x00000008 /* Ownership Change Request */
79 #define OHCI_SOC_MASK 0x00030000 /* Scheduling Overrun Count */
80 #define OHCI_INTERRUPT_STATUS 0x0c
81 #define OHCI_SO 0x00000001 /* Scheduling Overrun */
82 #define OHCI_WDH 0x00000002 /* Writeback Done Head */
83 #define OHCI_SF 0x00000004 /* Start of Frame */
84 #define OHCI_RD 0x00000008 /* Resume Detected */
85 #define OHCI_UE 0x00000010 /* Unrecoverable Error */
86 #define OHCI_FNO 0x00000020 /* Frame Number Overflow */
87 #define OHCI_RHSC 0x00000040 /* Root Hub Status Change */
88 #define OHCI_OC 0x40000000 /* Ownership Change */
89 #define OHCI_MIE 0x80000000 /* Master Interrupt Enable */
90 #define OHCI_INTERRUPT_ENABLE 0x10
91 #define OHCI_INTERRUPT_DISABLE 0x14
92 #define OHCI_HCCA 0x18
93 #define OHCI_PERIOD_CURRENT_ED 0x1c
94 #define OHCI_CONTROL_HEAD_ED 0x20
95 #define OHCI_CONTROL_CURRENT_ED 0x24
96 #define OHCI_BULK_HEAD_ED 0x28
97 #define OHCI_BULK_CURRENT_ED 0x2c
98 #define OHCI_DONE_HEAD 0x30
99 #define OHCI_FM_INTERVAL 0x34
100 #define OHCI_GET_IVAL(s) ((s) & 0x3fff)
101 #define OHCI_GET_FSMPS(s) (((s) >> 16) & 0x7fff)
102 #define OHCI_FIT 0x80000000
103 #define OHCI_FM_REMAINING 0x38
104 #define OHCI_FM_NUMBER 0x3c
105 #define OHCI_PERIODIC_START 0x40
106 #define OHCI_LS_THRESHOLD 0x44
107 #define OHCI_RH_DESCRIPTOR_A 0x48
108 #define OHCI_GET_NDP(s) ((s) & 0xff)
109 #define OHCI_PSM 0x0100 /* Power Switching Mode */
110 #define OHCI_NPS 0x0200 /* No Power Switching */
111 #define OHCI_GET_POTPGT(s) ((s) >> 24)
112 #define OHCI_RH_DESCRIPTOR_B 0x4c
113 #define OHCI_RH_STATUS 0x50
114 #define OHCI_LPS 0x00000001 /* Local Power Status */
115 #define OHCI_OCI 0x00000002 /* OverCurrent Indicator */
116 #define OHCI_DRWE 0x00008000 /* Device Remote Wakeup Enable */
117 #define OHCI_LPSC 0x00010000 /* Local Power Status Change */
118 #define OHCI_CCIC 0x00020000 /* OverCurrent Indicator Change */
119 #define OHCI_CRWE 0x80000000 /* Clear Remote Wakeup Enable */
120 #define OHCI_RH_PORT_STATUS(n) (0x50 + (n)*4) /* 1 based indexing */
121
122 #define OHCI_LES (OHCI_PLE | OHCI_IE | OHCI_CLE | OHCI_BLE)
123 #define OHCI_ALL_INTRS (OHCI_SO | OHCI_WDH | OHCI_SF | OHCI_RD | OHCI_UE | OHCI_FNO | OHCI_RHSC | OHCI_OC)
124 #define OHCI_NORMAL_INTRS (OHCI_SO | OHCI_WDH | OHCI_RD | OHCI_UE | OHCI_RHSC)
125
126 #define OHCI_FSMPS(i) (((i-210)*6/7) << 16)
127 #define OHCI_PERIODIC(i) ((i)*9/10)
128
129 typedef u_int32_t ohci_physaddr_t;
130
131 #define OHCI_NO_INTRS 32
132 struct ohci_hcca {
133 ohci_physaddr_t hcca_interrupt_table[OHCI_NO_INTRS];
134 u_int32_t hcca_frame_number;
135 ohci_physaddr_t hcca_done_head;
136 #define OHCI_DONE_INTRS 1
137 };
138 #define OHCI_HCCA_SIZE 256
139 #define OHCI_HCCA_ALIGN 256
140
141 typedef struct {
142 u_int32_t ed_flags;
143 #define OHCI_ED_GET_FA(s) ((s) & 0x7f)
144 #define OHCI_ED_ADDRMASK 0x0000007f
145 #define OHCI_ED_SET_FA(s) (s)
146 #define OHCI_ED_GET_EN(s) (((s) >> 7) & 0xf)
147 #define OHCI_ED_SET_EN(s) ((s) << 7)
148 #define OHCI_ED_DIR_MASK 0x00001800
149 #define OHCI_ED_DIR_TD 0x00000000
150 #define OHCI_ED_DIR_OUT 0x00000800
151 #define OHCI_ED_DIR_IN 0x00001000
152 #define OHCI_ED_SPEED 0x00002000
153 #define OHCI_ED_SKIP 0x00004000
154 #define OHCI_ED_FORMAT_GEN 0x00000000
155 #define OHCI_ED_FORMAT_ISO 0x00008000
156 #define OHCI_ED_GET_MAXP(s) (((s) >> 16) & 0x07ff)
157 #define OHCI_ED_SET_MAXP(s) ((s) << 16)
158 #define OHCI_ED_MAXPMASK (0x7ff << 16)
159 ohci_physaddr_t ed_tailp;
160 #define OHCI_HALTED 0x00000002
161 #define OHCI_TOGGLECARRY 0x00000001
162 #define OHCI_TAILMASK 0xfffffffc
163 ohci_physaddr_t ed_headp;
164 ohci_physaddr_t ed_nexted;
165 } ohci_ed_t;
166 #define OHCI_ED_SIZE 16
167 #define OHCI_ED_ALIGN 16
168
169 typedef struct {
170 u_int32_t td_flags;
171 #define OHCI_TD_R 0x00040000 /* Buffer Rounding */
172 #define OHCI_TD_DP_MASK 0x00180000 /* Direction / PID */
173 #define OHCI_TD_SETUP 0x00000000
174 #define OHCI_TD_OUT 0x00080000
175 #define OHCI_TD_IN 0x00100000
176 #define OHCI_TD_GET_DI(x) (((x) >> 21) & 7) /* Delay Interrupt */
177 #define OHCI_TD_SET_DI(x) ((x) << 21)
178 #define OHCI_TD_NOINTR 0x00e00000
179 #define OHCI_TD_TOGGLE_CARRY 0x00000000
180 #define OHCI_TD_TOGGLE_0 0x02000000
181 #define OHCI_TD_TOGGLE_1 0x03000000
182 #define OHCI_TD_GET_EC(x) (((x) >> 26) & 3) /* Error Count */
183 #define OHCI_TD_GET_CC(x) ((x) >> 28) /* Condition Code */
184 #define OHCI_TD_NOCC 0xf0000000
185 ohci_physaddr_t td_cbp; /* Current Buffer Pointer */
186 ohci_physaddr_t td_nexttd; /* Next TD */
187 ohci_physaddr_t td_be; /* Buffer End */
188 } ohci_td_t;
189 #define OHCI_TD_SIZE 16
190 #define OHCI_TD_ALIGN 16
191
192 #define OHCI_CC_NO_ERROR 0
193 #define OHCI_CC_CRC 1
194 #define OHCI_CC_BIT_STUFFING 2
195 #define OHCI_CC_DATA_TOGGLE_MISMATCH 3
196 #define OHCI_CC_STALL 4
197 #define OHCI_CC_DEVICE_NOT_RESPONDING 5
198 #define OHCI_CC_PID_CHECK_FAILURE 6
199 #define OHCI_CC_UNEXPECTED_PID 7
200 #define OHCI_CC_DATA_OVERRUN 8
201 #define OHCI_CC_DATA_UNDERRUN 9
202 #define OHCI_CC_BUFFER_OVERRUN 12
203 #define OHCI_CC_BUFFER_UNDERRUN 13
204 #define OHCI_CC_NOT_ACCESSED 15
205
206 #endif /* _DEV_PCI_OHCIREG_H_ */
207