uhci.c revision 1.221.2.1 1 1.221.2.1 simonb /* $NetBSD: uhci.c,v 1.221.2.1 2008/06/18 16:33:26 simonb Exp $ */
2 1.67 augustss /* $FreeBSD: src/sys/dev/usb/uhci.c,v 1.33 1999/11/17 22:33:41 n_hibma Exp $ */
3 1.1 augustss
4 1.1 augustss /*
5 1.185 mycroft * Copyright (c) 1998, 2004 The NetBSD Foundation, Inc.
6 1.1 augustss * All rights reserved.
7 1.1 augustss *
8 1.11 augustss * This code is derived from software contributed to The NetBSD Foundation
9 1.113 augustss * by Lennart Augustsson (lennart (at) augustsson.net) at
10 1.11 augustss * Carlstedt Research & Technology.
11 1.1 augustss *
12 1.1 augustss * Redistribution and use in source and binary forms, with or without
13 1.1 augustss * modification, are permitted provided that the following conditions
14 1.1 augustss * are met:
15 1.1 augustss * 1. Redistributions of source code must retain the above copyright
16 1.1 augustss * notice, this list of conditions and the following disclaimer.
17 1.1 augustss * 2. Redistributions in binary form must reproduce the above copyright
18 1.1 augustss * notice, this list of conditions and the following disclaimer in the
19 1.1 augustss * documentation and/or other materials provided with the distribution.
20 1.1 augustss *
21 1.1 augustss * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
22 1.1 augustss * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
23 1.1 augustss * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
24 1.1 augustss * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
25 1.1 augustss * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26 1.1 augustss * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27 1.1 augustss * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28 1.1 augustss * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29 1.1 augustss * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30 1.1 augustss * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
31 1.1 augustss * POSSIBILITY OF SUCH DAMAGE.
32 1.1 augustss */
33 1.1 augustss
34 1.1 augustss /*
35 1.1 augustss * USB Universal Host Controller driver.
36 1.28 augustss * Handles e.g. PIIX3 and PIIX4.
37 1.1 augustss *
38 1.131 augustss * UHCI spec: http://developer.intel.com/design/USB/UHCI11D.htm
39 1.168 ichiro * USB spec: http://www.usb.org/developers/docs/usbspec.zip
40 1.71 augustss * PIIXn spec: ftp://download.intel.com/design/intarch/datashts/29055002.pdf
41 1.71 augustss * ftp://download.intel.com/design/intarch/datashts/29056201.pdf
42 1.1 augustss */
43 1.143 lukem
44 1.143 lukem #include <sys/cdefs.h>
45 1.221.2.1 simonb __KERNEL_RCSID(0, "$NetBSD: uhci.c,v 1.221.2.1 2008/06/18 16:33:26 simonb Exp $");
46 1.1 augustss
47 1.1 augustss #include <sys/param.h>
48 1.1 augustss #include <sys/systm.h>
49 1.1 augustss #include <sys/kernel.h>
50 1.1 augustss #include <sys/malloc.h>
51 1.37 augustss #if defined(__NetBSD__) || defined(__OpenBSD__)
52 1.1 augustss #include <sys/device.h>
53 1.67 augustss #include <sys/select.h>
54 1.183 fvdl #include <sys/extent.h>
55 1.183 fvdl #include <uvm/uvm_extern.h>
56 1.13 augustss #elif defined(__FreeBSD__)
57 1.13 augustss #include <sys/module.h>
58 1.13 augustss #include <sys/bus.h>
59 1.67 augustss #include <machine/bus_pio.h>
60 1.67 augustss #if defined(DIAGNOSTIC) && defined(__i386__)
61 1.211 ad #include <sys/cpu.h>
62 1.67 augustss #endif
63 1.13 augustss #endif
64 1.1 augustss #include <sys/proc.h>
65 1.1 augustss #include <sys/queue.h>
66 1.211 ad #include <sys/bus.h>
67 1.1 augustss
68 1.39 augustss #include <machine/endian.h>
69 1.7 augustss
70 1.1 augustss #include <dev/usb/usb.h>
71 1.1 augustss #include <dev/usb/usbdi.h>
72 1.1 augustss #include <dev/usb/usbdivar.h>
73 1.7 augustss #include <dev/usb/usb_mem.h>
74 1.1 augustss #include <dev/usb/usb_quirks.h>
75 1.1 augustss
76 1.1 augustss #include <dev/usb/uhcireg.h>
77 1.1 augustss #include <dev/usb/uhcivar.h>
78 1.213 drochner #include <dev/usb/usbroothub_subr.h>
79 1.1 augustss
80 1.125 augustss /* Use bandwidth reclamation for control transfers. Some devices choke on it. */
81 1.125 augustss /*#define UHCI_CTL_LOOP */
82 1.125 augustss
83 1.13 augustss #if defined(__FreeBSD__)
84 1.13 augustss #include <machine/clock.h>
85 1.13 augustss
86 1.13 augustss #define delay(d) DELAY(d)
87 1.13 augustss #endif
88 1.13 augustss
89 1.37 augustss #if defined(__OpenBSD__)
90 1.37 augustss struct cfdriver uhci_cd = {
91 1.37 augustss NULL, "uhci", DV_DULL
92 1.37 augustss };
93 1.37 augustss #endif
94 1.37 augustss
95 1.67 augustss #ifdef UHCI_DEBUG
96 1.92 augustss uhci_softc_t *thesc;
97 1.59 augustss #define DPRINTF(x) if (uhcidebug) printf x
98 1.59 augustss #define DPRINTFN(n,x) if (uhcidebug>(n)) printf x
99 1.67 augustss int uhcidebug = 0;
100 1.125 augustss int uhcinoloop = 0;
101 1.122 tv #ifndef __NetBSD__
102 1.122 tv #define bitmask_snprintf(q,f,b,l) snprintf((b), (l), "%b", (q), (f))
103 1.122 tv #endif
104 1.59 augustss #else
105 1.59 augustss #define DPRINTF(x)
106 1.59 augustss #define DPRINTFN(n,x)
107 1.59 augustss #endif
108 1.59 augustss
109 1.39 augustss /*
110 1.39 augustss * The UHCI controller is little endian, so on big endian machines
111 1.181 drochner * the data stored in memory needs to be swapped.
112 1.39 augustss */
113 1.107 augustss #if defined(__FreeBSD__) || defined(__OpenBSD__)
114 1.39 augustss #if BYTE_ORDER == BIG_ENDIAN
115 1.88 tsutsui #define htole32(x) (bswap32(x))
116 1.88 tsutsui #define le32toh(x) (bswap32(x))
117 1.39 augustss #else
118 1.88 tsutsui #define htole32(x) (x)
119 1.88 tsutsui #define le32toh(x) (x)
120 1.88 tsutsui #endif
121 1.39 augustss #endif
122 1.39 augustss
123 1.1 augustss struct uhci_pipe {
124 1.1 augustss struct usbd_pipe pipe;
125 1.32 augustss int nexttoggle;
126 1.92 augustss
127 1.92 augustss u_char aborting;
128 1.92 augustss usbd_xfer_handle abortstart, abortend;
129 1.92 augustss
130 1.1 augustss /* Info needed for different pipe kinds. */
131 1.1 augustss union {
132 1.1 augustss /* Control pipe */
133 1.1 augustss struct {
134 1.1 augustss uhci_soft_qh_t *sqh;
135 1.7 augustss usb_dma_t reqdma;
136 1.16 augustss uhci_soft_td_t *setup, *stat;
137 1.1 augustss u_int length;
138 1.1 augustss } ctl;
139 1.1 augustss /* Interrupt pipe */
140 1.1 augustss struct {
141 1.1 augustss int npoll;
142 1.187 skrll int isread;
143 1.1 augustss uhci_soft_qh_t **qhs;
144 1.1 augustss } intr;
145 1.1 augustss /* Bulk pipe */
146 1.1 augustss struct {
147 1.1 augustss uhci_soft_qh_t *sqh;
148 1.1 augustss u_int length;
149 1.1 augustss int isread;
150 1.1 augustss } bulk;
151 1.16 augustss /* Iso pipe */
152 1.16 augustss struct iso {
153 1.16 augustss uhci_soft_td_t **stds;
154 1.48 augustss int next, inuse;
155 1.16 augustss } iso;
156 1.1 augustss } u;
157 1.1 augustss };
158 1.1 augustss
159 1.142 augustss Static void uhci_globalreset(uhci_softc_t *);
160 1.166 dsainty Static usbd_status uhci_portreset(uhci_softc_t*, int);
161 1.142 augustss Static void uhci_reset(uhci_softc_t *);
162 1.119 augustss Static usbd_status uhci_run(uhci_softc_t *, int run);
163 1.123 augustss Static uhci_soft_td_t *uhci_alloc_std(uhci_softc_t *);
164 1.119 augustss Static void uhci_free_std(uhci_softc_t *, uhci_soft_td_t *);
165 1.123 augustss Static uhci_soft_qh_t *uhci_alloc_sqh(uhci_softc_t *);
166 1.119 augustss Static void uhci_free_sqh(uhci_softc_t *, uhci_soft_qh_t *);
167 1.16 augustss #if 0
168 1.119 augustss Static void uhci_enter_ctl_q(uhci_softc_t *, uhci_soft_qh_t *,
169 1.119 augustss uhci_intr_info_t *);
170 1.119 augustss Static void uhci_exit_ctl_q(uhci_softc_t *, uhci_soft_qh_t *);
171 1.16 augustss #endif
172 1.1 augustss
173 1.152 augustss Static void uhci_free_std_chain(uhci_softc_t *,
174 1.119 augustss uhci_soft_td_t *, uhci_soft_td_t *);
175 1.119 augustss Static usbd_status uhci_alloc_std_chain(struct uhci_pipe *,
176 1.152 augustss uhci_softc_t *, int, int, u_int16_t, usb_dma_t *,
177 1.119 augustss uhci_soft_td_t **, uhci_soft_td_t **);
178 1.119 augustss Static void uhci_poll_hub(void *);
179 1.119 augustss Static void uhci_waitintr(uhci_softc_t *, usbd_xfer_handle);
180 1.119 augustss Static void uhci_check_intr(uhci_softc_t *, uhci_intr_info_t *);
181 1.119 augustss Static void uhci_idone(uhci_intr_info_t *);
182 1.119 augustss
183 1.119 augustss Static void uhci_abort_xfer(usbd_xfer_handle, usbd_status status);
184 1.119 augustss
185 1.119 augustss Static void uhci_timeout(void *);
186 1.153 augustss Static void uhci_timeout_task(void *);
187 1.123 augustss Static void uhci_add_ls_ctrl(uhci_softc_t *, uhci_soft_qh_t *);
188 1.123 augustss Static void uhci_add_hs_ctrl(uhci_softc_t *, uhci_soft_qh_t *);
189 1.119 augustss Static void uhci_add_bulk(uhci_softc_t *, uhci_soft_qh_t *);
190 1.123 augustss Static void uhci_remove_ls_ctrl(uhci_softc_t *,uhci_soft_qh_t *);
191 1.123 augustss Static void uhci_remove_hs_ctrl(uhci_softc_t *,uhci_soft_qh_t *);
192 1.119 augustss Static void uhci_remove_bulk(uhci_softc_t *,uhci_soft_qh_t *);
193 1.123 augustss Static void uhci_add_loop(uhci_softc_t *sc);
194 1.123 augustss Static void uhci_rem_loop(uhci_softc_t *sc);
195 1.119 augustss
196 1.119 augustss Static usbd_status uhci_setup_isoc(usbd_pipe_handle pipe);
197 1.119 augustss Static void uhci_device_isoc_enter(usbd_xfer_handle);
198 1.119 augustss
199 1.119 augustss Static usbd_status uhci_allocm(struct usbd_bus *, usb_dma_t *, u_int32_t);
200 1.119 augustss Static void uhci_freem(struct usbd_bus *, usb_dma_t *);
201 1.119 augustss
202 1.119 augustss Static usbd_xfer_handle uhci_allocx(struct usbd_bus *);
203 1.119 augustss Static void uhci_freex(struct usbd_bus *, usbd_xfer_handle);
204 1.119 augustss
205 1.119 augustss Static usbd_status uhci_device_ctrl_transfer(usbd_xfer_handle);
206 1.119 augustss Static usbd_status uhci_device_ctrl_start(usbd_xfer_handle);
207 1.119 augustss Static void uhci_device_ctrl_abort(usbd_xfer_handle);
208 1.119 augustss Static void uhci_device_ctrl_close(usbd_pipe_handle);
209 1.119 augustss Static void uhci_device_ctrl_done(usbd_xfer_handle);
210 1.119 augustss
211 1.119 augustss Static usbd_status uhci_device_intr_transfer(usbd_xfer_handle);
212 1.119 augustss Static usbd_status uhci_device_intr_start(usbd_xfer_handle);
213 1.119 augustss Static void uhci_device_intr_abort(usbd_xfer_handle);
214 1.119 augustss Static void uhci_device_intr_close(usbd_pipe_handle);
215 1.119 augustss Static void uhci_device_intr_done(usbd_xfer_handle);
216 1.119 augustss
217 1.119 augustss Static usbd_status uhci_device_bulk_transfer(usbd_xfer_handle);
218 1.119 augustss Static usbd_status uhci_device_bulk_start(usbd_xfer_handle);
219 1.119 augustss Static void uhci_device_bulk_abort(usbd_xfer_handle);
220 1.119 augustss Static void uhci_device_bulk_close(usbd_pipe_handle);
221 1.119 augustss Static void uhci_device_bulk_done(usbd_xfer_handle);
222 1.119 augustss
223 1.119 augustss Static usbd_status uhci_device_isoc_transfer(usbd_xfer_handle);
224 1.119 augustss Static usbd_status uhci_device_isoc_start(usbd_xfer_handle);
225 1.119 augustss Static void uhci_device_isoc_abort(usbd_xfer_handle);
226 1.119 augustss Static void uhci_device_isoc_close(usbd_pipe_handle);
227 1.119 augustss Static void uhci_device_isoc_done(usbd_xfer_handle);
228 1.119 augustss
229 1.119 augustss Static usbd_status uhci_root_ctrl_transfer(usbd_xfer_handle);
230 1.119 augustss Static usbd_status uhci_root_ctrl_start(usbd_xfer_handle);
231 1.119 augustss Static void uhci_root_ctrl_abort(usbd_xfer_handle);
232 1.119 augustss Static void uhci_root_ctrl_close(usbd_pipe_handle);
233 1.119 augustss Static void uhci_root_ctrl_done(usbd_xfer_handle);
234 1.119 augustss
235 1.119 augustss Static usbd_status uhci_root_intr_transfer(usbd_xfer_handle);
236 1.119 augustss Static usbd_status uhci_root_intr_start(usbd_xfer_handle);
237 1.119 augustss Static void uhci_root_intr_abort(usbd_xfer_handle);
238 1.119 augustss Static void uhci_root_intr_close(usbd_pipe_handle);
239 1.119 augustss Static void uhci_root_intr_done(usbd_xfer_handle);
240 1.119 augustss
241 1.119 augustss Static usbd_status uhci_open(usbd_pipe_handle);
242 1.119 augustss Static void uhci_poll(struct usbd_bus *);
243 1.133 augustss Static void uhci_softintr(void *);
244 1.119 augustss
245 1.119 augustss Static usbd_status uhci_device_request(usbd_xfer_handle xfer);
246 1.119 augustss
247 1.119 augustss Static void uhci_add_intr(uhci_softc_t *, uhci_soft_qh_t *);
248 1.158 augustss Static void uhci_remove_intr(uhci_softc_t *, uhci_soft_qh_t *);
249 1.152 augustss Static usbd_status uhci_device_setintr(uhci_softc_t *sc,
250 1.119 augustss struct uhci_pipe *pipe, int ival);
251 1.119 augustss
252 1.119 augustss Static void uhci_device_clear_toggle(usbd_pipe_handle pipe);
253 1.119 augustss Static void uhci_noop(usbd_pipe_handle pipe);
254 1.119 augustss
255 1.192 perry Static inline uhci_soft_qh_t *uhci_find_prev_qh(uhci_soft_qh_t *,
256 1.119 augustss uhci_soft_qh_t *);
257 1.119 augustss
258 1.119 augustss #ifdef UHCI_DEBUG
259 1.119 augustss Static void uhci_dump_all(uhci_softc_t *);
260 1.119 augustss Static void uhci_dumpregs(uhci_softc_t *);
261 1.119 augustss Static void uhci_dump_qhs(uhci_soft_qh_t *);
262 1.119 augustss Static void uhci_dump_qh(uhci_soft_qh_t *);
263 1.119 augustss Static void uhci_dump_tds(uhci_soft_td_t *);
264 1.119 augustss Static void uhci_dump_td(uhci_soft_td_t *);
265 1.119 augustss Static void uhci_dump_ii(uhci_intr_info_t *ii);
266 1.119 augustss void uhci_dump(void);
267 1.1 augustss #endif
268 1.1 augustss
269 1.112 augustss #define UBARR(sc) bus_space_barrier((sc)->iot, (sc)->ioh, 0, (sc)->sc_size, \
270 1.112 augustss BUS_SPACE_BARRIER_READ|BUS_SPACE_BARRIER_WRITE)
271 1.112 augustss #define UWRITE1(sc, r, x) \
272 1.165 dsainty do { UBARR(sc); bus_space_write_1((sc)->iot, (sc)->ioh, (r), (x)); \
273 1.165 dsainty } while (/*CONSTCOND*/0)
274 1.112 augustss #define UWRITE2(sc, r, x) \
275 1.165 dsainty do { UBARR(sc); bus_space_write_2((sc)->iot, (sc)->ioh, (r), (x)); \
276 1.165 dsainty } while (/*CONSTCOND*/0)
277 1.112 augustss #define UWRITE4(sc, r, x) \
278 1.165 dsainty do { UBARR(sc); bus_space_write_4((sc)->iot, (sc)->ioh, (r), (x)); \
279 1.165 dsainty } while (/*CONSTCOND*/0)
280 1.196 mrg static __inline uint8_t
281 1.196 mrg UREAD1(uhci_softc_t *sc, bus_size_t r)
282 1.196 mrg {
283 1.196 mrg
284 1.196 mrg UBARR(sc);
285 1.196 mrg return bus_space_read_1(sc->iot, sc->ioh, r);
286 1.196 mrg }
287 1.196 mrg
288 1.196 mrg static __inline uint16_t
289 1.196 mrg UREAD2(uhci_softc_t *sc, bus_size_t r)
290 1.196 mrg {
291 1.196 mrg
292 1.196 mrg UBARR(sc);
293 1.196 mrg return bus_space_read_2(sc->iot, sc->ioh, r);
294 1.196 mrg }
295 1.196 mrg
296 1.196 mrg static __inline uint32_t
297 1.196 mrg UREAD4(uhci_softc_t *sc, bus_size_t r)
298 1.196 mrg {
299 1.196 mrg
300 1.196 mrg UBARR(sc);
301 1.196 mrg return bus_space_read_4(sc->iot, sc->ioh, r);
302 1.196 mrg }
303 1.1 augustss
304 1.1 augustss #define UHCICMD(sc, cmd) UWRITE2(sc, UHCI_CMD, cmd)
305 1.1 augustss #define UHCISTS(sc) UREAD2(sc, UHCI_STS)
306 1.1 augustss
307 1.142 augustss #define UHCI_RESET_TIMEOUT 100 /* ms, reset timeout */
308 1.1 augustss
309 1.1 augustss #define UHCI_CURFRAME(sc) (UREAD2(sc, UHCI_FRNUM) & UHCI_FRNUM_MASK)
310 1.1 augustss
311 1.1 augustss #define UHCI_INTR_ENDPT 1
312 1.1 augustss
313 1.208 drochner const struct usbd_bus_methods uhci_bus_methods = {
314 1.48 augustss uhci_open,
315 1.85 augustss uhci_softintr,
316 1.48 augustss uhci_poll,
317 1.48 augustss uhci_allocm,
318 1.48 augustss uhci_freem,
319 1.76 augustss uhci_allocx,
320 1.76 augustss uhci_freex,
321 1.48 augustss };
322 1.48 augustss
323 1.208 drochner const struct usbd_pipe_methods uhci_root_ctrl_methods = {
324 1.1 augustss uhci_root_ctrl_transfer,
325 1.16 augustss uhci_root_ctrl_start,
326 1.1 augustss uhci_root_ctrl_abort,
327 1.1 augustss uhci_root_ctrl_close,
328 1.38 augustss uhci_noop,
329 1.84 augustss uhci_root_ctrl_done,
330 1.1 augustss };
331 1.1 augustss
332 1.208 drochner const struct usbd_pipe_methods uhci_root_intr_methods = {
333 1.1 augustss uhci_root_intr_transfer,
334 1.16 augustss uhci_root_intr_start,
335 1.1 augustss uhci_root_intr_abort,
336 1.1 augustss uhci_root_intr_close,
337 1.38 augustss uhci_noop,
338 1.41 augustss uhci_root_intr_done,
339 1.1 augustss };
340 1.1 augustss
341 1.208 drochner const struct usbd_pipe_methods uhci_device_ctrl_methods = {
342 1.1 augustss uhci_device_ctrl_transfer,
343 1.16 augustss uhci_device_ctrl_start,
344 1.1 augustss uhci_device_ctrl_abort,
345 1.1 augustss uhci_device_ctrl_close,
346 1.38 augustss uhci_noop,
347 1.41 augustss uhci_device_ctrl_done,
348 1.1 augustss };
349 1.1 augustss
350 1.208 drochner const struct usbd_pipe_methods uhci_device_intr_methods = {
351 1.1 augustss uhci_device_intr_transfer,
352 1.16 augustss uhci_device_intr_start,
353 1.1 augustss uhci_device_intr_abort,
354 1.1 augustss uhci_device_intr_close,
355 1.38 augustss uhci_device_clear_toggle,
356 1.41 augustss uhci_device_intr_done,
357 1.1 augustss };
358 1.1 augustss
359 1.208 drochner const struct usbd_pipe_methods uhci_device_bulk_methods = {
360 1.1 augustss uhci_device_bulk_transfer,
361 1.16 augustss uhci_device_bulk_start,
362 1.1 augustss uhci_device_bulk_abort,
363 1.1 augustss uhci_device_bulk_close,
364 1.38 augustss uhci_device_clear_toggle,
365 1.41 augustss uhci_device_bulk_done,
366 1.1 augustss };
367 1.1 augustss
368 1.208 drochner const struct usbd_pipe_methods uhci_device_isoc_methods = {
369 1.16 augustss uhci_device_isoc_transfer,
370 1.16 augustss uhci_device_isoc_start,
371 1.16 augustss uhci_device_isoc_abort,
372 1.16 augustss uhci_device_isoc_close,
373 1.38 augustss uhci_noop,
374 1.41 augustss uhci_device_isoc_done,
375 1.16 augustss };
376 1.16 augustss
377 1.92 augustss #define uhci_add_intr_info(sc, ii) \
378 1.169 augustss LIST_INSERT_HEAD(&(sc)->sc_intrhead, (ii), list)
379 1.92 augustss #define uhci_del_intr_info(ii) \
380 1.169 augustss do { \
381 1.169 augustss LIST_REMOVE((ii), list); \
382 1.169 augustss (ii)->list.le_prev = NULL; \
383 1.169 augustss } while (0)
384 1.169 augustss #define uhci_active_intr_info(ii) ((ii)->list.le_prev != NULL)
385 1.92 augustss
386 1.192 perry Static inline uhci_soft_qh_t *
387 1.119 augustss uhci_find_prev_qh(uhci_soft_qh_t *pqh, uhci_soft_qh_t *sqh)
388 1.92 augustss {
389 1.92 augustss DPRINTFN(15,("uhci_find_prev_qh: pqh=%p sqh=%p\n", pqh, sqh));
390 1.92 augustss
391 1.92 augustss for (; pqh->hlink != sqh; pqh = pqh->hlink) {
392 1.152 augustss #if defined(DIAGNOSTIC) || defined(UHCI_DEBUG)
393 1.92 augustss if (le32toh(pqh->qh.qh_hlink) & UHCI_PTR_T) {
394 1.102 augustss printf("uhci_find_prev_qh: QH not found\n");
395 1.92 augustss return (NULL);
396 1.92 augustss }
397 1.92 augustss #endif
398 1.92 augustss }
399 1.92 augustss return (pqh);
400 1.92 augustss }
401 1.92 augustss
402 1.1 augustss void
403 1.142 augustss uhci_globalreset(uhci_softc_t *sc)
404 1.1 augustss {
405 1.1 augustss UHCICMD(sc, UHCI_CMD_GRESET); /* global reset */
406 1.20 augustss usb_delay_ms(&sc->sc_bus, USB_BUS_RESET_DELAY); /* wait a little */
407 1.1 augustss UHCICMD(sc, 0); /* do nothing */
408 1.1 augustss }
409 1.1 augustss
410 1.1 augustss usbd_status
411 1.119 augustss uhci_init(uhci_softc_t *sc)
412 1.1 augustss {
413 1.63 augustss usbd_status err;
414 1.1 augustss int i, j;
415 1.123 augustss uhci_soft_qh_t *clsqh, *chsqh, *bsqh, *sqh, *lsqh;
416 1.1 augustss uhci_soft_td_t *std;
417 1.1 augustss
418 1.1 augustss DPRINTFN(1,("uhci_init: start\n"));
419 1.1 augustss
420 1.67 augustss #ifdef UHCI_DEBUG
421 1.92 augustss thesc = sc;
422 1.92 augustss
423 1.1 augustss if (uhcidebug > 2)
424 1.1 augustss uhci_dumpregs(sc);
425 1.1 augustss #endif
426 1.1 augustss
427 1.219 jmcneill sc->sc_suspend = PWR_RESUME;
428 1.219 jmcneill
429 1.1 augustss UWRITE2(sc, UHCI_INTR, 0); /* disable interrupts */
430 1.142 augustss uhci_globalreset(sc); /* reset the controller */
431 1.142 augustss uhci_reset(sc);
432 1.24 augustss
433 1.183 fvdl #ifdef __NetBSD__
434 1.218 drochner usb_setup_reserve(sc->sc_dev, &sc->sc_dma_reserve, sc->sc_bus.dmatag,
435 1.183 fvdl USB_MEM_RESERVE);
436 1.183 fvdl #endif
437 1.183 fvdl
438 1.1 augustss /* Allocate and initialize real frame array. */
439 1.152 augustss err = usb_allocmem(&sc->sc_bus,
440 1.63 augustss UHCI_FRAMELIST_COUNT * sizeof(uhci_physaddr_t),
441 1.63 augustss UHCI_FRAMELIST_ALIGN, &sc->sc_dma);
442 1.63 augustss if (err)
443 1.63 augustss return (err);
444 1.159 augustss sc->sc_pframes = KERNADDR(&sc->sc_dma, 0);
445 1.1 augustss UWRITE2(sc, UHCI_FRNUM, 0); /* set frame number to 0 */
446 1.160 augustss UWRITE4(sc, UHCI_FLBASEADDR, DMAADDR(&sc->sc_dma, 0)); /* set frame list*/
447 1.1 augustss
448 1.152 augustss /*
449 1.123 augustss * Allocate a TD, inactive, that hangs from the last QH.
450 1.123 augustss * This is to avoid a bug in the PIIX that makes it run berserk
451 1.123 augustss * otherwise.
452 1.123 augustss */
453 1.123 augustss std = uhci_alloc_std(sc);
454 1.123 augustss if (std == NULL)
455 1.123 augustss return (USBD_NOMEM);
456 1.123 augustss std->link.std = NULL;
457 1.123 augustss std->td.td_link = htole32(UHCI_PTR_T);
458 1.123 augustss std->td.td_status = htole32(0); /* inactive */
459 1.123 augustss std->td.td_token = htole32(0);
460 1.123 augustss std->td.td_buffer = htole32(0);
461 1.123 augustss
462 1.123 augustss /* Allocate the dummy QH marking the end and used for looping the QHs.*/
463 1.123 augustss lsqh = uhci_alloc_sqh(sc);
464 1.123 augustss if (lsqh == NULL)
465 1.123 augustss return (USBD_NOMEM);
466 1.123 augustss lsqh->hlink = NULL;
467 1.123 augustss lsqh->qh.qh_hlink = htole32(UHCI_PTR_T); /* end of QH chain */
468 1.123 augustss lsqh->elink = std;
469 1.123 augustss lsqh->qh.qh_elink = htole32(std->physaddr | UHCI_PTR_TD);
470 1.123 augustss sc->sc_last_qh = lsqh;
471 1.123 augustss
472 1.1 augustss /* Allocate the dummy QH where bulk traffic will be queued. */
473 1.1 augustss bsqh = uhci_alloc_sqh(sc);
474 1.63 augustss if (bsqh == NULL)
475 1.1 augustss return (USBD_NOMEM);
476 1.123 augustss bsqh->hlink = lsqh;
477 1.123 augustss bsqh->qh.qh_hlink = htole32(lsqh->physaddr | UHCI_PTR_QH);
478 1.121 augustss bsqh->elink = NULL;
479 1.88 tsutsui bsqh->qh.qh_elink = htole32(UHCI_PTR_T);
480 1.1 augustss sc->sc_bulk_start = sc->sc_bulk_end = bsqh;
481 1.1 augustss
482 1.123 augustss /* Allocate dummy QH where high speed control traffic will be queued. */
483 1.123 augustss chsqh = uhci_alloc_sqh(sc);
484 1.123 augustss if (chsqh == NULL)
485 1.123 augustss return (USBD_NOMEM);
486 1.123 augustss chsqh->hlink = bsqh;
487 1.123 augustss chsqh->qh.qh_hlink = htole32(bsqh->physaddr | UHCI_PTR_QH);
488 1.123 augustss chsqh->elink = NULL;
489 1.123 augustss chsqh->qh.qh_elink = htole32(UHCI_PTR_T);
490 1.123 augustss sc->sc_hctl_start = sc->sc_hctl_end = chsqh;
491 1.123 augustss
492 1.123 augustss /* Allocate dummy QH where control traffic will be queued. */
493 1.123 augustss clsqh = uhci_alloc_sqh(sc);
494 1.123 augustss if (clsqh == NULL)
495 1.1 augustss return (USBD_NOMEM);
496 1.220 bouyer clsqh->hlink = chsqh;
497 1.123 augustss clsqh->qh.qh_hlink = htole32(chsqh->physaddr | UHCI_PTR_QH);
498 1.123 augustss clsqh->elink = NULL;
499 1.123 augustss clsqh->qh.qh_elink = htole32(UHCI_PTR_T);
500 1.123 augustss sc->sc_lctl_start = sc->sc_lctl_end = clsqh;
501 1.1 augustss
502 1.152 augustss /*
503 1.1 augustss * Make all (virtual) frame list pointers point to the interrupt
504 1.1 augustss * queue heads and the interrupt queue heads at the control
505 1.1 augustss * queue head and point the physical frame list to the virtual.
506 1.1 augustss */
507 1.1 augustss for(i = 0; i < UHCI_VFRAMELIST_COUNT; i++) {
508 1.1 augustss std = uhci_alloc_std(sc);
509 1.1 augustss sqh = uhci_alloc_sqh(sc);
510 1.67 augustss if (std == NULL || sqh == NULL)
511 1.13 augustss return (USBD_NOMEM);
512 1.42 augustss std->link.sqh = sqh;
513 1.121 augustss std->td.td_link = htole32(sqh->physaddr | UHCI_PTR_QH);
514 1.88 tsutsui std->td.td_status = htole32(UHCI_TD_IOS); /* iso, inactive */
515 1.88 tsutsui std->td.td_token = htole32(0);
516 1.88 tsutsui std->td.td_buffer = htole32(0);
517 1.123 augustss sqh->hlink = clsqh;
518 1.123 augustss sqh->qh.qh_hlink = htole32(clsqh->physaddr | UHCI_PTR_QH);
519 1.121 augustss sqh->elink = NULL;
520 1.88 tsutsui sqh->qh.qh_elink = htole32(UHCI_PTR_T);
521 1.1 augustss sc->sc_vframes[i].htd = std;
522 1.1 augustss sc->sc_vframes[i].etd = std;
523 1.1 augustss sc->sc_vframes[i].hqh = sqh;
524 1.1 augustss sc->sc_vframes[i].eqh = sqh;
525 1.152 augustss for (j = i;
526 1.152 augustss j < UHCI_FRAMELIST_COUNT;
527 1.1 augustss j += UHCI_VFRAMELIST_COUNT)
528 1.88 tsutsui sc->sc_pframes[j] = htole32(std->physaddr);
529 1.1 augustss }
530 1.1 augustss
531 1.1 augustss LIST_INIT(&sc->sc_intrhead);
532 1.1 augustss
533 1.76 augustss SIMPLEQ_INIT(&sc->sc_free_xfers);
534 1.76 augustss
535 1.96 augustss usb_callout_init(sc->sc_poll_handle);
536 1.96 augustss
537 1.1 augustss /* Set up the bus struct. */
538 1.48 augustss sc->sc_bus.methods = &uhci_bus_methods;
539 1.1 augustss sc->sc_bus.pipe_size = sizeof(struct uhci_pipe);
540 1.1 augustss
541 1.190 augustss UHCICMD(sc, UHCI_CMD_MAXP); /* Assume 64 byte packets at frame end */
542 1.190 augustss
543 1.1 augustss DPRINTFN(1,("uhci_init: enabling\n"));
544 1.152 augustss UWRITE2(sc, UHCI_INTR, UHCI_INTR_TOCRCIE | UHCI_INTR_RIE |
545 1.1 augustss UHCI_INTR_IOCE | UHCI_INTR_SPIE); /* enable interrupts */
546 1.1 augustss
547 1.16 augustss return (uhci_run(sc, 1)); /* and here we go... */
548 1.53 augustss }
549 1.53 augustss
550 1.67 augustss #if defined(__NetBSD__) || defined(__OpenBSD__)
551 1.53 augustss int
552 1.215 dyoung uhci_activate(device_t self, enum devact act)
553 1.53 augustss {
554 1.215 dyoung struct uhci_softc *sc = device_private(self);
555 1.53 augustss int rv = 0;
556 1.53 augustss
557 1.53 augustss switch (act) {
558 1.53 augustss case DVACT_ACTIVATE:
559 1.53 augustss return (EOPNOTSUPP);
560 1.53 augustss
561 1.53 augustss case DVACT_DEACTIVATE:
562 1.210 kiyohara sc->sc_dying = 1;
563 1.56 augustss if (sc->sc_child != NULL)
564 1.56 augustss rv = config_deactivate(sc->sc_child);
565 1.53 augustss break;
566 1.53 augustss }
567 1.53 augustss return (rv);
568 1.53 augustss }
569 1.53 augustss
570 1.215 dyoung void
571 1.215 dyoung uhci_childdet(device_t self, device_t child)
572 1.215 dyoung {
573 1.215 dyoung struct uhci_softc *sc = device_private(self);
574 1.215 dyoung
575 1.215 dyoung KASSERT(sc->sc_child == child);
576 1.215 dyoung sc->sc_child = NULL;
577 1.215 dyoung }
578 1.215 dyoung
579 1.53 augustss int
580 1.119 augustss uhci_detach(struct uhci_softc *sc, int flags)
581 1.53 augustss {
582 1.76 augustss usbd_xfer_handle xfer;
583 1.53 augustss int rv = 0;
584 1.53 augustss
585 1.53 augustss if (sc->sc_child != NULL)
586 1.53 augustss rv = config_detach(sc->sc_child, flags);
587 1.152 augustss
588 1.53 augustss if (rv != 0)
589 1.53 augustss return (rv);
590 1.53 augustss
591 1.76 augustss /* Free all xfers associated with this HC. */
592 1.76 augustss for (;;) {
593 1.76 augustss xfer = SIMPLEQ_FIRST(&sc->sc_free_xfers);
594 1.76 augustss if (xfer == NULL)
595 1.76 augustss break;
596 1.161 lukem SIMPLEQ_REMOVE_HEAD(&sc->sc_free_xfers, next);
597 1.76 augustss free(xfer, M_USB);
598 1.152 augustss }
599 1.76 augustss
600 1.76 augustss /* XXX free other data structures XXX */
601 1.53 augustss
602 1.53 augustss return (rv);
603 1.1 augustss }
604 1.67 augustss #endif
605 1.1 augustss
606 1.48 augustss usbd_status
607 1.119 augustss uhci_allocm(struct usbd_bus *bus, usb_dma_t *dma, u_int32_t size)
608 1.48 augustss {
609 1.216 drochner struct uhci_softc *sc = bus->hci_private;
610 1.183 fvdl usbd_status status;
611 1.102 augustss u_int32_t n;
612 1.102 augustss
613 1.152 augustss /*
614 1.102 augustss * XXX
615 1.102 augustss * Since we are allocating a buffer we can assume that we will
616 1.148 augustss * need TDs for it. Since we don't want to allocate those from
617 1.102 augustss * an interrupt context, we allocate them here and free them again.
618 1.102 augustss * This is no guarantee that we'll get the TDs next time...
619 1.102 augustss */
620 1.102 augustss n = size / 8;
621 1.102 augustss if (n > 16) {
622 1.102 augustss u_int32_t i;
623 1.102 augustss uhci_soft_td_t **stds;
624 1.102 augustss DPRINTF(("uhci_allocm: get %d TDs\n", n));
625 1.150 tsutsui stds = malloc(sizeof(uhci_soft_td_t *) * n, M_TEMP,
626 1.151 augustss M_WAITOK|M_ZERO);
627 1.102 augustss for(i=0; i < n; i++)
628 1.102 augustss stds[i] = uhci_alloc_std(sc);
629 1.102 augustss for(i=0; i < n; i++)
630 1.102 augustss if (stds[i] != NULL)
631 1.102 augustss uhci_free_std(sc, stds[i]);
632 1.102 augustss free(stds, M_TEMP);
633 1.102 augustss }
634 1.102 augustss
635 1.183 fvdl
636 1.183 fvdl status = usb_allocmem(&sc->sc_bus, size, 0, dma);
637 1.183 fvdl #ifdef __NetBSD__
638 1.183 fvdl if (status == USBD_NOMEM)
639 1.183 fvdl status = usb_reserve_allocm(&sc->sc_dma_reserve, dma, size);
640 1.183 fvdl #endif
641 1.183 fvdl return status;
642 1.48 augustss }
643 1.48 augustss
644 1.48 augustss void
645 1.119 augustss uhci_freem(struct usbd_bus *bus, usb_dma_t *dma)
646 1.48 augustss {
647 1.183 fvdl #ifdef __NetBSD__
648 1.183 fvdl if (dma->block->flags & USB_DMA_RESERVE) {
649 1.183 fvdl usb_reserve_freem(&((struct uhci_softc *)bus)->sc_dma_reserve,
650 1.183 fvdl dma);
651 1.183 fvdl return;
652 1.183 fvdl }
653 1.183 fvdl #endif
654 1.63 augustss usb_freemem(&((struct uhci_softc *)bus)->sc_bus, dma);
655 1.76 augustss }
656 1.76 augustss
657 1.76 augustss usbd_xfer_handle
658 1.119 augustss uhci_allocx(struct usbd_bus *bus)
659 1.76 augustss {
660 1.216 drochner struct uhci_softc *sc = bus->hci_private;
661 1.76 augustss usbd_xfer_handle xfer;
662 1.76 augustss
663 1.76 augustss xfer = SIMPLEQ_FIRST(&sc->sc_free_xfers);
664 1.94 augustss if (xfer != NULL) {
665 1.161 lukem SIMPLEQ_REMOVE_HEAD(&sc->sc_free_xfers, next);
666 1.98 augustss #ifdef DIAGNOSTIC
667 1.94 augustss if (xfer->busy_free != XFER_FREE) {
668 1.105 augustss printf("uhci_allocx: xfer=%p not free, 0x%08x\n", xfer,
669 1.94 augustss xfer->busy_free);
670 1.94 augustss }
671 1.98 augustss #endif
672 1.94 augustss } else {
673 1.92 augustss xfer = malloc(sizeof(struct uhci_xfer), M_USB, M_NOWAIT);
674 1.94 augustss }
675 1.92 augustss if (xfer != NULL) {
676 1.92 augustss memset(xfer, 0, sizeof (struct uhci_xfer));
677 1.92 augustss UXFER(xfer)->iinfo.sc = sc;
678 1.92 augustss #ifdef DIAGNOSTIC
679 1.92 augustss UXFER(xfer)->iinfo.isdone = 1;
680 1.135 augustss xfer->busy_free = XFER_BUSY;
681 1.92 augustss #endif
682 1.92 augustss }
683 1.76 augustss return (xfer);
684 1.76 augustss }
685 1.76 augustss
686 1.76 augustss void
687 1.119 augustss uhci_freex(struct usbd_bus *bus, usbd_xfer_handle xfer)
688 1.76 augustss {
689 1.216 drochner struct uhci_softc *sc = bus->hci_private;
690 1.76 augustss
691 1.93 augustss #ifdef DIAGNOSTIC
692 1.94 augustss if (xfer->busy_free != XFER_BUSY) {
693 1.94 augustss printf("uhci_freex: xfer=%p not busy, 0x%08x\n", xfer,
694 1.94 augustss xfer->busy_free);
695 1.93 augustss }
696 1.94 augustss xfer->busy_free = XFER_FREE;
697 1.105 augustss if (!UXFER(xfer)->iinfo.isdone) {
698 1.96 augustss printf("uhci_freex: !isdone\n");
699 1.105 augustss }
700 1.93 augustss #endif
701 1.76 augustss SIMPLEQ_INSERT_HEAD(&sc->sc_free_xfers, xfer, next);
702 1.48 augustss }
703 1.48 augustss
704 1.72 augustss /*
705 1.212 jmcneill * Handle suspend/resume.
706 1.212 jmcneill *
707 1.212 jmcneill * We need to switch to polling mode here, because this routine is
708 1.212 jmcneill * called from an interrupt context. This is all right since we
709 1.212 jmcneill * are almost suspended anyway.
710 1.72 augustss */
711 1.212 jmcneill bool
712 1.215 dyoung uhci_resume(device_t dv PMF_FN_ARGS)
713 1.72 augustss {
714 1.212 jmcneill uhci_softc_t *sc = device_private(dv);
715 1.212 jmcneill int cmd;
716 1.193 augustss int s;
717 1.72 augustss
718 1.212 jmcneill s = splhardusb();
719 1.193 augustss
720 1.212 jmcneill cmd = UREAD2(sc, UHCI_CMD);
721 1.193 augustss sc->sc_bus.use_polling++;
722 1.214 smb UWRITE2(sc, UHCI_INTR, 0);
723 1.214 smb uhci_globalreset(sc);
724 1.214 smb uhci_reset(sc);
725 1.212 jmcneill if (cmd & UHCI_CMD_RS)
726 1.212 jmcneill uhci_run(sc, 0);
727 1.212 jmcneill
728 1.212 jmcneill /* restore saved state */
729 1.212 jmcneill UWRITE4(sc, UHCI_FLBASEADDR, DMAADDR(&sc->sc_dma, 0));
730 1.212 jmcneill UWRITE2(sc, UHCI_FRNUM, sc->sc_saved_frnum);
731 1.212 jmcneill UWRITE1(sc, UHCI_SOF, sc->sc_saved_sof);
732 1.212 jmcneill
733 1.212 jmcneill UHCICMD(sc, cmd | UHCI_CMD_FGR); /* force resume */
734 1.212 jmcneill usb_delay_ms(&sc->sc_bus, USB_RESUME_DELAY);
735 1.212 jmcneill UHCICMD(sc, cmd & ~UHCI_CMD_EGSM); /* back to normal */
736 1.212 jmcneill UWRITE2(sc, UHCI_INTR, UHCI_INTR_TOCRCIE |
737 1.212 jmcneill UHCI_INTR_RIE | UHCI_INTR_IOCE | UHCI_INTR_SPIE);
738 1.214 smb UHCICMD(sc, UHCI_CMD_MAXP);
739 1.212 jmcneill uhci_run(sc, 1); /* and start traffic again */
740 1.212 jmcneill usb_delay_ms(&sc->sc_bus, USB_RESUME_RECOVERY);
741 1.193 augustss sc->sc_bus.use_polling--;
742 1.212 jmcneill if (sc->sc_intr_xfer != NULL)
743 1.212 jmcneill usb_callout(sc->sc_poll_handle, sc->sc_ival, uhci_poll_hub,
744 1.212 jmcneill sc->sc_intr_xfer);
745 1.212 jmcneill #ifdef UHCI_DEBUG
746 1.212 jmcneill if (uhcidebug > 2)
747 1.212 jmcneill uhci_dumpregs(sc);
748 1.212 jmcneill #endif
749 1.212 jmcneill
750 1.219 jmcneill sc->sc_suspend = PWR_RESUME;
751 1.193 augustss splx(s);
752 1.212 jmcneill
753 1.212 jmcneill return true;
754 1.72 augustss }
755 1.72 augustss
756 1.212 jmcneill bool
757 1.215 dyoung uhci_suspend(device_t dv PMF_FN_ARGS)
758 1.30 augustss {
759 1.212 jmcneill uhci_softc_t *sc = device_private(dv);
760 1.30 augustss int cmd;
761 1.30 augustss int s;
762 1.30 augustss
763 1.132 augustss s = splhardusb();
764 1.212 jmcneill
765 1.30 augustss cmd = UREAD2(sc, UHCI_CMD);
766 1.30 augustss
767 1.212 jmcneill #ifdef UHCI_DEBUG
768 1.212 jmcneill if (uhcidebug > 2)
769 1.212 jmcneill uhci_dumpregs(sc);
770 1.212 jmcneill #endif
771 1.212 jmcneill if (sc->sc_intr_xfer != NULL)
772 1.212 jmcneill usb_uncallout(sc->sc_poll_handle, uhci_poll_hub,
773 1.212 jmcneill sc->sc_intr_xfer);
774 1.219 jmcneill sc->sc_suspend = PWR_SUSPEND;
775 1.212 jmcneill sc->sc_bus.use_polling++;
776 1.219 jmcneill
777 1.212 jmcneill uhci_run(sc, 0); /* stop the controller */
778 1.212 jmcneill cmd &= ~UHCI_CMD_RS;
779 1.212 jmcneill
780 1.212 jmcneill /* save some state if BIOS doesn't */
781 1.212 jmcneill sc->sc_saved_frnum = UREAD2(sc, UHCI_FRNUM);
782 1.212 jmcneill sc->sc_saved_sof = UREAD1(sc, UHCI_SOF);
783 1.212 jmcneill
784 1.212 jmcneill UWRITE2(sc, UHCI_INTR, 0); /* disable intrs */
785 1.30 augustss
786 1.212 jmcneill UHCICMD(sc, cmd | UHCI_CMD_EGSM); /* enter suspend */
787 1.212 jmcneill usb_delay_ms(&sc->sc_bus, USB_RESUME_WAIT);
788 1.212 jmcneill sc->sc_bus.use_polling--;
789 1.86 augustss
790 1.30 augustss splx(s);
791 1.212 jmcneill
792 1.212 jmcneill return true;
793 1.30 augustss }
794 1.30 augustss
795 1.59 augustss #ifdef UHCI_DEBUG
796 1.101 augustss Static void
797 1.119 augustss uhci_dumpregs(uhci_softc_t *sc)
798 1.1 augustss {
799 1.48 augustss DPRINTFN(-1,("%s regs: cmd=%04x, sts=%04x, intr=%04x, frnum=%04x, "
800 1.48 augustss "flbase=%08x, sof=%04x, portsc1=%04x, portsc2=%04x\n",
801 1.216 drochner device_xname(sc->sc_dev),
802 1.48 augustss UREAD2(sc, UHCI_CMD),
803 1.48 augustss UREAD2(sc, UHCI_STS),
804 1.48 augustss UREAD2(sc, UHCI_INTR),
805 1.48 augustss UREAD2(sc, UHCI_FRNUM),
806 1.48 augustss UREAD4(sc, UHCI_FLBASEADDR),
807 1.48 augustss UREAD1(sc, UHCI_SOF),
808 1.48 augustss UREAD2(sc, UHCI_PORTSC1),
809 1.48 augustss UREAD2(sc, UHCI_PORTSC2)));
810 1.1 augustss }
811 1.1 augustss
812 1.1 augustss void
813 1.119 augustss uhci_dump_td(uhci_soft_td_t *p)
814 1.1 augustss {
815 1.122 tv char sbuf[128], sbuf2[128];
816 1.122 tv
817 1.48 augustss DPRINTFN(-1,("TD(%p) at %08lx = link=0x%08lx status=0x%08lx "
818 1.48 augustss "token=0x%08lx buffer=0x%08lx\n",
819 1.48 augustss p, (long)p->physaddr,
820 1.88 tsutsui (long)le32toh(p->td.td_link),
821 1.88 tsutsui (long)le32toh(p->td.td_status),
822 1.88 tsutsui (long)le32toh(p->td.td_token),
823 1.88 tsutsui (long)le32toh(p->td.td_buffer)));
824 1.122 tv
825 1.147 augustss bitmask_snprintf((u_int32_t)le32toh(p->td.td_link), "\20\1T\2Q\3VF",
826 1.122 tv sbuf, sizeof(sbuf));
827 1.147 augustss bitmask_snprintf((u_int32_t)le32toh(p->td.td_status),
828 1.122 tv "\20\22BITSTUFF\23CRCTO\24NAK\25BABBLE\26DBUFFER\27"
829 1.122 tv "STALLED\30ACTIVE\31IOC\32ISO\33LS\36SPD",
830 1.122 tv sbuf2, sizeof(sbuf2));
831 1.122 tv
832 1.122 tv DPRINTFN(-1,(" %s %s,errcnt=%d,actlen=%d pid=%02x,addr=%d,endpt=%d,"
833 1.122 tv "D=%d,maxlen=%d\n", sbuf, sbuf2,
834 1.88 tsutsui UHCI_TD_GET_ERRCNT(le32toh(p->td.td_status)),
835 1.88 tsutsui UHCI_TD_GET_ACTLEN(le32toh(p->td.td_status)),
836 1.88 tsutsui UHCI_TD_GET_PID(le32toh(p->td.td_token)),
837 1.88 tsutsui UHCI_TD_GET_DEVADDR(le32toh(p->td.td_token)),
838 1.88 tsutsui UHCI_TD_GET_ENDPT(le32toh(p->td.td_token)),
839 1.88 tsutsui UHCI_TD_GET_DT(le32toh(p->td.td_token)),
840 1.88 tsutsui UHCI_TD_GET_MAXLEN(le32toh(p->td.td_token))));
841 1.1 augustss }
842 1.1 augustss
843 1.1 augustss void
844 1.119 augustss uhci_dump_qh(uhci_soft_qh_t *sqh)
845 1.1 augustss {
846 1.67 augustss DPRINTFN(-1,("QH(%p) at %08x: hlink=%08x elink=%08x\n", sqh,
847 1.88 tsutsui (int)sqh->physaddr, le32toh(sqh->qh.qh_hlink),
848 1.88 tsutsui le32toh(sqh->qh.qh_elink)));
849 1.1 augustss }
850 1.1 augustss
851 1.13 augustss
852 1.110 augustss #if 1
853 1.1 augustss void
854 1.119 augustss uhci_dump(void)
855 1.1 augustss {
856 1.110 augustss uhci_dump_all(thesc);
857 1.110 augustss }
858 1.110 augustss #endif
859 1.1 augustss
860 1.110 augustss void
861 1.119 augustss uhci_dump_all(uhci_softc_t *sc)
862 1.110 augustss {
863 1.1 augustss uhci_dumpregs(sc);
864 1.50 augustss printf("intrs=%d\n", sc->sc_bus.no_intrs);
865 1.110 augustss /*printf("framelist[i].link = %08x\n", sc->sc_framelist[0].link);*/
866 1.123 augustss uhci_dump_qh(sc->sc_lctl_start);
867 1.1 augustss }
868 1.1 augustss
869 1.67 augustss
870 1.67 augustss void
871 1.119 augustss uhci_dump_qhs(uhci_soft_qh_t *sqh)
872 1.67 augustss {
873 1.67 augustss uhci_dump_qh(sqh);
874 1.67 augustss
875 1.67 augustss /* uhci_dump_qhs displays all the QHs and TDs from the given QH onwards
876 1.67 augustss * Traverses sideways first, then down.
877 1.67 augustss *
878 1.67 augustss * QH1
879 1.67 augustss * QH2
880 1.67 augustss * No QH
881 1.67 augustss * TD2.1
882 1.67 augustss * TD2.2
883 1.67 augustss * TD1.1
884 1.67 augustss * etc.
885 1.67 augustss *
886 1.67 augustss * TD2.x being the TDs queued at QH2 and QH1 being referenced from QH1.
887 1.67 augustss */
888 1.67 augustss
889 1.67 augustss
890 1.88 tsutsui if (sqh->hlink != NULL && !(le32toh(sqh->qh.qh_hlink) & UHCI_PTR_T))
891 1.67 augustss uhci_dump_qhs(sqh->hlink);
892 1.67 augustss else
893 1.67 augustss DPRINTF(("No QH\n"));
894 1.67 augustss
895 1.88 tsutsui if (sqh->elink != NULL && !(le32toh(sqh->qh.qh_elink) & UHCI_PTR_T))
896 1.67 augustss uhci_dump_tds(sqh->elink);
897 1.67 augustss else
898 1.67 augustss DPRINTF(("No TD\n"));
899 1.67 augustss }
900 1.67 augustss
901 1.1 augustss void
902 1.119 augustss uhci_dump_tds(uhci_soft_td_t *std)
903 1.1 augustss {
904 1.67 augustss uhci_soft_td_t *td;
905 1.67 augustss
906 1.67 augustss for(td = std; td != NULL; td = td->link.std) {
907 1.67 augustss uhci_dump_td(td);
908 1.1 augustss
909 1.67 augustss /* Check whether the link pointer in this TD marks
910 1.67 augustss * the link pointer as end of queue. This avoids
911 1.67 augustss * printing the free list in case the queue/TD has
912 1.67 augustss * already been moved there (seatbelt).
913 1.67 augustss */
914 1.88 tsutsui if (le32toh(td->td.td_link) & UHCI_PTR_T ||
915 1.88 tsutsui le32toh(td->td.td_link) == 0)
916 1.67 augustss break;
917 1.67 augustss }
918 1.1 augustss }
919 1.92 augustss
920 1.101 augustss Static void
921 1.119 augustss uhci_dump_ii(uhci_intr_info_t *ii)
922 1.92 augustss {
923 1.95 augustss usbd_pipe_handle pipe;
924 1.95 augustss usb_endpoint_descriptor_t *ed;
925 1.95 augustss usbd_device_handle dev;
926 1.152 augustss
927 1.98 augustss #ifdef DIAGNOSTIC
928 1.98 augustss #define DONE ii->isdone
929 1.98 augustss #else
930 1.98 augustss #define DONE 0
931 1.98 augustss #endif
932 1.95 augustss if (ii == NULL) {
933 1.95 augustss printf("ii NULL\n");
934 1.95 augustss return;
935 1.95 augustss }
936 1.95 augustss if (ii->xfer == NULL) {
937 1.95 augustss printf("ii %p: done=%d xfer=NULL\n",
938 1.98 augustss ii, DONE);
939 1.95 augustss return;
940 1.95 augustss }
941 1.95 augustss pipe = ii->xfer->pipe;
942 1.95 augustss if (pipe == NULL) {
943 1.95 augustss printf("ii %p: done=%d xfer=%p pipe=NULL\n",
944 1.98 augustss ii, DONE, ii->xfer);
945 1.139 augustss return;
946 1.139 augustss }
947 1.139 augustss if (pipe->endpoint == NULL) {
948 1.139 augustss printf("ii %p: done=%d xfer=%p pipe=%p pipe->endpoint=NULL\n",
949 1.139 augustss ii, DONE, ii->xfer, pipe);
950 1.139 augustss return;
951 1.139 augustss }
952 1.139 augustss if (pipe->device == NULL) {
953 1.139 augustss printf("ii %p: done=%d xfer=%p pipe=%p pipe->device=NULL\n",
954 1.139 augustss ii, DONE, ii->xfer, pipe);
955 1.95 augustss return;
956 1.95 augustss }
957 1.95 augustss ed = pipe->endpoint->edesc;
958 1.95 augustss dev = pipe->device;
959 1.152 augustss printf("ii %p: done=%d xfer=%p dev=%p vid=0x%04x pid=0x%04x addr=%d pipe=%p ep=0x%02x attr=0x%02x\n",
960 1.152 augustss ii, DONE, ii->xfer, dev,
961 1.95 augustss UGETW(dev->ddesc.idVendor),
962 1.92 augustss UGETW(dev->ddesc.idProduct),
963 1.92 augustss dev->address, pipe,
964 1.92 augustss ed->bEndpointAddress, ed->bmAttributes);
965 1.98 augustss #undef DONE
966 1.92 augustss }
967 1.92 augustss
968 1.120 augustss void uhci_dump_iis(struct uhci_softc *sc);
969 1.92 augustss void
970 1.119 augustss uhci_dump_iis(struct uhci_softc *sc)
971 1.92 augustss {
972 1.92 augustss uhci_intr_info_t *ii;
973 1.92 augustss
974 1.92 augustss printf("intr_info list:\n");
975 1.92 augustss for (ii = LIST_FIRST(&sc->sc_intrhead); ii; ii = LIST_NEXT(ii, list))
976 1.92 augustss uhci_dump_ii(ii);
977 1.92 augustss }
978 1.92 augustss
979 1.120 augustss void iidump(void);
980 1.119 augustss void iidump(void) { uhci_dump_iis(thesc); }
981 1.92 augustss
982 1.1 augustss #endif
983 1.1 augustss
984 1.1 augustss /*
985 1.1 augustss * This routine is executed periodically and simulates interrupts
986 1.1 augustss * from the root controller interrupt pipe for port status change.
987 1.1 augustss */
988 1.1 augustss void
989 1.119 augustss uhci_poll_hub(void *addr)
990 1.1 augustss {
991 1.63 augustss usbd_xfer_handle xfer = addr;
992 1.63 augustss usbd_pipe_handle pipe = xfer->pipe;
993 1.216 drochner uhci_softc_t *sc = pipe->device->bus->hci_private;
994 1.1 augustss int s;
995 1.1 augustss u_char *p;
996 1.1 augustss
997 1.96 augustss DPRINTFN(20, ("uhci_poll_hub\n"));
998 1.1 augustss
999 1.96 augustss usb_callout(sc->sc_poll_handle, sc->sc_ival, uhci_poll_hub, xfer);
1000 1.41 augustss
1001 1.159 augustss p = KERNADDR(&xfer->dmabuf, 0);
1002 1.1 augustss p[0] = 0;
1003 1.1 augustss if (UREAD2(sc, UHCI_PORTSC1) & (UHCI_PORTSC_CSC|UHCI_PORTSC_OCIC))
1004 1.1 augustss p[0] |= 1<<1;
1005 1.1 augustss if (UREAD2(sc, UHCI_PORTSC2) & (UHCI_PORTSC_CSC|UHCI_PORTSC_OCIC))
1006 1.1 augustss p[0] |= 1<<2;
1007 1.41 augustss if (p[0] == 0)
1008 1.41 augustss /* No change, try again in a while */
1009 1.41 augustss return;
1010 1.41 augustss
1011 1.63 augustss xfer->actlen = 1;
1012 1.63 augustss xfer->status = USBD_NORMAL_COMPLETION;
1013 1.16 augustss s = splusb();
1014 1.63 augustss xfer->device->bus->intr_context++;
1015 1.63 augustss usb_transfer_complete(xfer);
1016 1.63 augustss xfer->device->bus->intr_context--;
1017 1.41 augustss splx(s);
1018 1.41 augustss }
1019 1.41 augustss
1020 1.41 augustss void
1021 1.205 christos uhci_root_intr_done(usbd_xfer_handle xfer)
1022 1.84 augustss {
1023 1.84 augustss }
1024 1.84 augustss
1025 1.84 augustss void
1026 1.205 christos uhci_root_ctrl_done(usbd_xfer_handle xfer)
1027 1.41 augustss {
1028 1.1 augustss }
1029 1.1 augustss
1030 1.123 augustss /*
1031 1.123 augustss * Let the last QH loop back to the high speed control transfer QH.
1032 1.123 augustss * This is what intel calls "bandwidth reclamation" and improves
1033 1.123 augustss * USB performance a lot for some devices.
1034 1.123 augustss * If we are already looping, just count it.
1035 1.123 augustss */
1036 1.1 augustss void
1037 1.123 augustss uhci_add_loop(uhci_softc_t *sc) {
1038 1.125 augustss #ifdef UHCI_DEBUG
1039 1.125 augustss if (uhcinoloop)
1040 1.125 augustss return;
1041 1.125 augustss #endif
1042 1.123 augustss if (++sc->sc_loops == 1) {
1043 1.125 augustss DPRINTFN(5,("uhci_start_loop: add\n"));
1044 1.123 augustss /* Note, we don't loop back the soft pointer. */
1045 1.152 augustss sc->sc_last_qh->qh.qh_hlink =
1046 1.123 augustss htole32(sc->sc_hctl_start->physaddr | UHCI_PTR_QH);
1047 1.123 augustss }
1048 1.123 augustss }
1049 1.123 augustss
1050 1.123 augustss void
1051 1.123 augustss uhci_rem_loop(uhci_softc_t *sc) {
1052 1.125 augustss #ifdef UHCI_DEBUG
1053 1.125 augustss if (uhcinoloop)
1054 1.125 augustss return;
1055 1.125 augustss #endif
1056 1.123 augustss if (--sc->sc_loops == 0) {
1057 1.123 augustss DPRINTFN(5,("uhci_end_loop: remove\n"));
1058 1.123 augustss sc->sc_last_qh->qh.qh_hlink = htole32(UHCI_PTR_T);
1059 1.123 augustss }
1060 1.123 augustss }
1061 1.123 augustss
1062 1.123 augustss /* Add high speed control QH, called at splusb(). */
1063 1.123 augustss void
1064 1.123 augustss uhci_add_hs_ctrl(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
1065 1.1 augustss {
1066 1.42 augustss uhci_soft_qh_t *eqh;
1067 1.1 augustss
1068 1.52 augustss SPLUSBCHECK;
1069 1.52 augustss
1070 1.1 augustss DPRINTFN(10, ("uhci_add_ctrl: sqh=%p\n", sqh));
1071 1.123 augustss eqh = sc->sc_hctl_end;
1072 1.42 augustss sqh->hlink = eqh->hlink;
1073 1.42 augustss sqh->qh.qh_hlink = eqh->qh.qh_hlink;
1074 1.42 augustss eqh->hlink = sqh;
1075 1.121 augustss eqh->qh.qh_hlink = htole32(sqh->physaddr | UHCI_PTR_QH);
1076 1.123 augustss sc->sc_hctl_end = sqh;
1077 1.125 augustss #ifdef UHCI_CTL_LOOP
1078 1.123 augustss uhci_add_loop(sc);
1079 1.125 augustss #endif
1080 1.1 augustss }
1081 1.1 augustss
1082 1.123 augustss /* Remove high speed control QH, called at splusb(). */
1083 1.1 augustss void
1084 1.123 augustss uhci_remove_hs_ctrl(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
1085 1.1 augustss {
1086 1.1 augustss uhci_soft_qh_t *pqh;
1087 1.1 augustss
1088 1.52 augustss SPLUSBCHECK;
1089 1.52 augustss
1090 1.123 augustss DPRINTFN(10, ("uhci_remove_hs_ctrl: sqh=%p\n", sqh));
1091 1.125 augustss #ifdef UHCI_CTL_LOOP
1092 1.123 augustss uhci_rem_loop(sc);
1093 1.125 augustss #endif
1094 1.124 augustss /*
1095 1.124 augustss * The T bit should be set in the elink of the QH so that the HC
1096 1.124 augustss * doesn't follow the pointer. This condition may fail if the
1097 1.124 augustss * the transferred packet was short so that the QH still points
1098 1.124 augustss * at the last used TD.
1099 1.124 augustss * In this case we set the T bit and wait a little for the HC
1100 1.124 augustss * to stop looking at the TD.
1101 1.124 augustss */
1102 1.124 augustss if (!(sqh->qh.qh_elink & htole32(UHCI_PTR_T))) {
1103 1.124 augustss sqh->qh.qh_elink = htole32(UHCI_PTR_T);
1104 1.124 augustss delay(UHCI_QH_REMOVE_DELAY);
1105 1.124 augustss }
1106 1.124 augustss
1107 1.123 augustss pqh = uhci_find_prev_qh(sc->sc_hctl_start, sqh);
1108 1.152 augustss pqh->hlink = sqh->hlink;
1109 1.42 augustss pqh->qh.qh_hlink = sqh->qh.qh_hlink;
1110 1.124 augustss delay(UHCI_QH_REMOVE_DELAY);
1111 1.123 augustss if (sc->sc_hctl_end == sqh)
1112 1.123 augustss sc->sc_hctl_end = pqh;
1113 1.123 augustss }
1114 1.123 augustss
1115 1.123 augustss /* Add low speed control QH, called at splusb(). */
1116 1.123 augustss void
1117 1.123 augustss uhci_add_ls_ctrl(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
1118 1.123 augustss {
1119 1.123 augustss uhci_soft_qh_t *eqh;
1120 1.123 augustss
1121 1.123 augustss SPLUSBCHECK;
1122 1.123 augustss
1123 1.123 augustss DPRINTFN(10, ("uhci_add_ls_ctrl: sqh=%p\n", sqh));
1124 1.123 augustss eqh = sc->sc_lctl_end;
1125 1.152 augustss sqh->hlink = eqh->hlink;
1126 1.123 augustss sqh->qh.qh_hlink = eqh->qh.qh_hlink;
1127 1.152 augustss eqh->hlink = sqh;
1128 1.123 augustss eqh->qh.qh_hlink = htole32(sqh->physaddr | UHCI_PTR_QH);
1129 1.123 augustss sc->sc_lctl_end = sqh;
1130 1.123 augustss }
1131 1.123 augustss
1132 1.123 augustss /* Remove low speed control QH, called at splusb(). */
1133 1.123 augustss void
1134 1.123 augustss uhci_remove_ls_ctrl(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
1135 1.123 augustss {
1136 1.123 augustss uhci_soft_qh_t *pqh;
1137 1.123 augustss
1138 1.123 augustss SPLUSBCHECK;
1139 1.123 augustss
1140 1.123 augustss DPRINTFN(10, ("uhci_remove_ls_ctrl: sqh=%p\n", sqh));
1141 1.124 augustss /* See comment in uhci_remove_hs_ctrl() */
1142 1.124 augustss if (!(sqh->qh.qh_elink & htole32(UHCI_PTR_T))) {
1143 1.124 augustss sqh->qh.qh_elink = htole32(UHCI_PTR_T);
1144 1.124 augustss delay(UHCI_QH_REMOVE_DELAY);
1145 1.124 augustss }
1146 1.123 augustss pqh = uhci_find_prev_qh(sc->sc_lctl_start, sqh);
1147 1.152 augustss pqh->hlink = sqh->hlink;
1148 1.123 augustss pqh->qh.qh_hlink = sqh->qh.qh_hlink;
1149 1.124 augustss delay(UHCI_QH_REMOVE_DELAY);
1150 1.123 augustss if (sc->sc_lctl_end == sqh)
1151 1.123 augustss sc->sc_lctl_end = pqh;
1152 1.1 augustss }
1153 1.1 augustss
1154 1.1 augustss /* Add bulk QH, called at splusb(). */
1155 1.1 augustss void
1156 1.119 augustss uhci_add_bulk(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
1157 1.1 augustss {
1158 1.42 augustss uhci_soft_qh_t *eqh;
1159 1.1 augustss
1160 1.52 augustss SPLUSBCHECK;
1161 1.52 augustss
1162 1.1 augustss DPRINTFN(10, ("uhci_add_bulk: sqh=%p\n", sqh));
1163 1.42 augustss eqh = sc->sc_bulk_end;
1164 1.152 augustss sqh->hlink = eqh->hlink;
1165 1.42 augustss sqh->qh.qh_hlink = eqh->qh.qh_hlink;
1166 1.152 augustss eqh->hlink = sqh;
1167 1.121 augustss eqh->qh.qh_hlink = htole32(sqh->physaddr | UHCI_PTR_QH);
1168 1.1 augustss sc->sc_bulk_end = sqh;
1169 1.123 augustss uhci_add_loop(sc);
1170 1.1 augustss }
1171 1.1 augustss
1172 1.1 augustss /* Remove bulk QH, called at splusb(). */
1173 1.1 augustss void
1174 1.119 augustss uhci_remove_bulk(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
1175 1.1 augustss {
1176 1.1 augustss uhci_soft_qh_t *pqh;
1177 1.1 augustss
1178 1.52 augustss SPLUSBCHECK;
1179 1.52 augustss
1180 1.1 augustss DPRINTFN(10, ("uhci_remove_bulk: sqh=%p\n", sqh));
1181 1.123 augustss uhci_rem_loop(sc);
1182 1.124 augustss /* See comment in uhci_remove_hs_ctrl() */
1183 1.124 augustss if (!(sqh->qh.qh_elink & htole32(UHCI_PTR_T))) {
1184 1.124 augustss sqh->qh.qh_elink = htole32(UHCI_PTR_T);
1185 1.124 augustss delay(UHCI_QH_REMOVE_DELAY);
1186 1.124 augustss }
1187 1.92 augustss pqh = uhci_find_prev_qh(sc->sc_bulk_start, sqh);
1188 1.42 augustss pqh->hlink = sqh->hlink;
1189 1.42 augustss pqh->qh.qh_hlink = sqh->qh.qh_hlink;
1190 1.124 augustss delay(UHCI_QH_REMOVE_DELAY);
1191 1.1 augustss if (sc->sc_bulk_end == sqh)
1192 1.1 augustss sc->sc_bulk_end = pqh;
1193 1.1 augustss }
1194 1.1 augustss
1195 1.141 augustss Static int uhci_intr1(uhci_softc_t *);
1196 1.141 augustss
1197 1.1 augustss int
1198 1.119 augustss uhci_intr(void *arg)
1199 1.1 augustss {
1200 1.44 augustss uhci_softc_t *sc = arg;
1201 1.146 augustss
1202 1.216 drochner if (sc->sc_dying || !device_has_power(sc->sc_dev))
1203 1.146 augustss return (0);
1204 1.141 augustss
1205 1.141 augustss if (sc->sc_bus.use_polling) {
1206 1.141 augustss #ifdef DIAGNOSTIC
1207 1.179 mycroft DPRINTFN(16, ("uhci_intr: ignored interrupt while polling\n"));
1208 1.141 augustss #endif
1209 1.141 augustss return (0);
1210 1.141 augustss }
1211 1.179 mycroft
1212 1.141 augustss return (uhci_intr1(sc));
1213 1.141 augustss }
1214 1.141 augustss
1215 1.141 augustss int
1216 1.141 augustss uhci_intr1(uhci_softc_t *sc)
1217 1.141 augustss {
1218 1.44 augustss int status;
1219 1.44 augustss int ack;
1220 1.1 augustss
1221 1.67 augustss #ifdef UHCI_DEBUG
1222 1.44 augustss if (uhcidebug > 15) {
1223 1.216 drochner DPRINTF(("%s: uhci_intr1\n", device_xname(sc->sc_dev)));
1224 1.1 augustss uhci_dumpregs(sc);
1225 1.1 augustss }
1226 1.1 augustss #endif
1227 1.117 augustss
1228 1.153 augustss status = UREAD2(sc, UHCI_STS) & UHCI_STS_ALLINTRS;
1229 1.127 soren if (status == 0) /* The interrupt was not for us. */
1230 1.127 soren return (0);
1231 1.127 soren
1232 1.117 augustss if (sc->sc_suspend != PWR_RESUME) {
1233 1.201 jmcneill #ifdef DIAGNOSTIC
1234 1.117 augustss printf("%s: interrupt while not operating ignored\n",
1235 1.216 drochner device_xname(sc->sc_dev));
1236 1.201 jmcneill #endif
1237 1.134 augustss UWRITE2(sc, UHCI_STS, status); /* acknowledge the ints */
1238 1.117 augustss return (0);
1239 1.117 augustss }
1240 1.44 augustss
1241 1.44 augustss ack = 0;
1242 1.44 augustss if (status & UHCI_STS_USBINT)
1243 1.44 augustss ack |= UHCI_STS_USBINT;
1244 1.44 augustss if (status & UHCI_STS_USBEI)
1245 1.44 augustss ack |= UHCI_STS_USBEI;
1246 1.1 augustss if (status & UHCI_STS_RD) {
1247 1.44 augustss ack |= UHCI_STS_RD;
1248 1.118 augustss #ifdef UHCI_DEBUG
1249 1.216 drochner printf("%s: resume detect\n", device_xname(sc->sc_dev));
1250 1.118 augustss #endif
1251 1.1 augustss }
1252 1.1 augustss if (status & UHCI_STS_HSE) {
1253 1.44 augustss ack |= UHCI_STS_HSE;
1254 1.216 drochner printf("%s: host system error\n", device_xname(sc->sc_dev));
1255 1.1 augustss }
1256 1.1 augustss if (status & UHCI_STS_HCPE) {
1257 1.44 augustss ack |= UHCI_STS_HCPE;
1258 1.152 augustss printf("%s: host controller process error\n",
1259 1.216 drochner device_xname(sc->sc_dev));
1260 1.44 augustss }
1261 1.44 augustss if (status & UHCI_STS_HCH) {
1262 1.44 augustss /* no acknowledge needed */
1263 1.136 augustss if (!sc->sc_dying) {
1264 1.152 augustss printf("%s: host controller halted\n",
1265 1.216 drochner device_xname(sc->sc_dev));
1266 1.110 augustss #ifdef UHCI_DEBUG
1267 1.136 augustss uhci_dump_all(sc);
1268 1.110 augustss #endif
1269 1.136 augustss }
1270 1.136 augustss sc->sc_dying = 1;
1271 1.1 augustss }
1272 1.44 augustss
1273 1.132 augustss if (!ack)
1274 1.132 augustss return (0); /* nothing to acknowledge */
1275 1.132 augustss UWRITE2(sc, UHCI_STS, ack); /* acknowledge the ints */
1276 1.1 augustss
1277 1.85 augustss sc->sc_bus.no_intrs++;
1278 1.85 augustss usb_schedsoftintr(&sc->sc_bus);
1279 1.85 augustss
1280 1.216 drochner DPRINTFN(15, ("%s: uhci_intr: exit\n", device_xname(sc->sc_dev)));
1281 1.85 augustss
1282 1.85 augustss return (1);
1283 1.85 augustss }
1284 1.85 augustss
1285 1.85 augustss void
1286 1.133 augustss uhci_softintr(void *v)
1287 1.85 augustss {
1288 1.216 drochner struct usbd_bus *bus = v;
1289 1.216 drochner uhci_softc_t *sc = bus->hci_private;
1290 1.178 martin uhci_intr_info_t *ii, *nextii;
1291 1.85 augustss
1292 1.216 drochner DPRINTFN(10,("%s: uhci_softintr (%d)\n", device_xname(sc->sc_dev),
1293 1.140 augustss sc->sc_bus.intr_context));
1294 1.85 augustss
1295 1.51 augustss sc->sc_bus.intr_context++;
1296 1.50 augustss
1297 1.1 augustss /*
1298 1.1 augustss * Interrupts on UHCI really suck. When the host controller
1299 1.1 augustss * interrupts because a transfer is completed there is no
1300 1.1 augustss * way of knowing which transfer it was. You can scan down
1301 1.1 augustss * the TDs and QHs of the previous frame to limit the search,
1302 1.1 augustss * but that assumes that the interrupt was not delayed by more
1303 1.1 augustss * than 1 ms, which may not always be true (e.g. after debug
1304 1.1 augustss * output on a slow console).
1305 1.1 augustss * We scan all interrupt descriptors to see if any have
1306 1.1 augustss * completed.
1307 1.1 augustss */
1308 1.178 martin for (ii = LIST_FIRST(&sc->sc_intrhead); ii; ii = nextii) {
1309 1.178 martin nextii = LIST_NEXT(ii, list);
1310 1.1 augustss uhci_check_intr(sc, ii);
1311 1.178 martin }
1312 1.1 augustss
1313 1.164 augustss #ifdef USB_USE_SOFTINTR
1314 1.153 augustss if (sc->sc_softwake) {
1315 1.153 augustss sc->sc_softwake = 0;
1316 1.153 augustss wakeup(&sc->sc_softwake);
1317 1.153 augustss }
1318 1.164 augustss #endif /* USB_USE_SOFTINTR */
1319 1.153 augustss
1320 1.51 augustss sc->sc_bus.intr_context--;
1321 1.1 augustss }
1322 1.1 augustss
1323 1.1 augustss /* Check for an interrupt. */
1324 1.1 augustss void
1325 1.205 christos uhci_check_intr(uhci_softc_t *sc, uhci_intr_info_t *ii)
1326 1.1 augustss {
1327 1.1 augustss uhci_soft_td_t *std, *lstd;
1328 1.18 augustss u_int32_t status;
1329 1.1 augustss
1330 1.1 augustss DPRINTFN(15, ("uhci_check_intr: ii=%p\n", ii));
1331 1.1 augustss #ifdef DIAGNOSTIC
1332 1.63 augustss if (ii == NULL) {
1333 1.1 augustss printf("uhci_check_intr: no ii? %p\n", ii);
1334 1.1 augustss return;
1335 1.1 augustss }
1336 1.1 augustss #endif
1337 1.155 augustss if (ii->xfer->status == USBD_CANCELLED ||
1338 1.155 augustss ii->xfer->status == USBD_TIMEOUT) {
1339 1.155 augustss DPRINTF(("uhci_check_intr: aborted xfer=%p\n", ii->xfer));
1340 1.155 augustss return;
1341 1.155 augustss }
1342 1.155 augustss
1343 1.63 augustss if (ii->stdstart == NULL)
1344 1.1 augustss return;
1345 1.1 augustss lstd = ii->stdend;
1346 1.1 augustss #ifdef DIAGNOSTIC
1347 1.63 augustss if (lstd == NULL) {
1348 1.1 augustss printf("uhci_check_intr: std==0\n");
1349 1.1 augustss return;
1350 1.1 augustss }
1351 1.1 augustss #endif
1352 1.152 augustss /*
1353 1.26 augustss * If the last TD is still active we need to check whether there
1354 1.186 skrll * is an error somewhere in the middle, or whether there was a
1355 1.26 augustss * short packet (SPD and not ACTIVE).
1356 1.26 augustss */
1357 1.88 tsutsui if (le32toh(lstd->td.td_status) & UHCI_TD_ACTIVE) {
1358 1.92 augustss DPRINTFN(12, ("uhci_check_intr: active ii=%p\n", ii));
1359 1.48 augustss for (std = ii->stdstart; std != lstd; std = std->link.std) {
1360 1.88 tsutsui status = le32toh(std->td.td_status);
1361 1.83 augustss /* If there's an active TD the xfer isn't done. */
1362 1.83 augustss if (status & UHCI_TD_ACTIVE)
1363 1.83 augustss break;
1364 1.83 augustss /* Any kind of error makes the xfer done. */
1365 1.83 augustss if (status & UHCI_TD_STALLED)
1366 1.83 augustss goto done;
1367 1.83 augustss /* We want short packets, and it is short: it's done */
1368 1.83 augustss if ((status & UHCI_TD_SPD) &&
1369 1.152 augustss UHCI_TD_GET_ACTLEN(status) <
1370 1.88 tsutsui UHCI_TD_GET_MAXLEN(le32toh(std->td.td_token)))
1371 1.1 augustss goto done;
1372 1.18 augustss }
1373 1.92 augustss DPRINTFN(12, ("uhci_check_intr: ii=%p std=%p still active\n",
1374 1.18 augustss ii, ii->stdstart));
1375 1.1 augustss return;
1376 1.1 augustss }
1377 1.1 augustss done:
1378 1.92 augustss DPRINTFN(12, ("uhci_check_intr: ii=%p done\n", ii));
1379 1.96 augustss usb_uncallout(ii->xfer->timeout_handle, uhci_timeout, ii);
1380 1.36 augustss uhci_idone(ii);
1381 1.1 augustss }
1382 1.1 augustss
1383 1.52 augustss /* Called at splusb() */
1384 1.1 augustss void
1385 1.119 augustss uhci_idone(uhci_intr_info_t *ii)
1386 1.1 augustss {
1387 1.63 augustss usbd_xfer_handle xfer = ii->xfer;
1388 1.63 augustss struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->pipe;
1389 1.1 augustss uhci_soft_td_t *std;
1390 1.67 augustss u_int32_t status = 0, nstatus;
1391 1.26 augustss int actlen;
1392 1.1 augustss
1393 1.140 augustss DPRINTFN(12, ("uhci_idone: ii=%p\n", ii));
1394 1.7 augustss #ifdef DIAGNOSTIC
1395 1.7 augustss {
1396 1.7 augustss int s = splhigh();
1397 1.7 augustss if (ii->isdone) {
1398 1.26 augustss splx(s);
1399 1.92 augustss #ifdef UHCI_DEBUG
1400 1.92 augustss printf("uhci_idone: ii is done!\n ");
1401 1.92 augustss uhci_dump_ii(ii);
1402 1.92 augustss #else
1403 1.36 augustss printf("uhci_idone: ii=%p is done!\n", ii);
1404 1.92 augustss #endif
1405 1.7 augustss return;
1406 1.7 augustss }
1407 1.7 augustss ii->isdone = 1;
1408 1.7 augustss splx(s);
1409 1.7 augustss }
1410 1.7 augustss #endif
1411 1.48 augustss
1412 1.63 augustss if (xfer->nframes != 0) {
1413 1.48 augustss /* Isoc transfer, do things differently. */
1414 1.48 augustss uhci_soft_td_t **stds = upipe->u.iso.stds;
1415 1.126 augustss int i, n, nframes, len;
1416 1.48 augustss
1417 1.48 augustss DPRINTFN(5,("uhci_idone: ii=%p isoc ready\n", ii));
1418 1.48 augustss
1419 1.63 augustss nframes = xfer->nframes;
1420 1.48 augustss actlen = 0;
1421 1.92 augustss n = UXFER(xfer)->curframe;
1422 1.48 augustss for (i = 0; i < nframes; i++) {
1423 1.48 augustss std = stds[n];
1424 1.59 augustss #ifdef UHCI_DEBUG
1425 1.48 augustss if (uhcidebug > 5) {
1426 1.48 augustss DPRINTFN(-1,("uhci_idone: isoc TD %d\n", i));
1427 1.48 augustss uhci_dump_td(std);
1428 1.48 augustss }
1429 1.48 augustss #endif
1430 1.48 augustss if (++n >= UHCI_VFRAMELIST_COUNT)
1431 1.48 augustss n = 0;
1432 1.88 tsutsui status = le32toh(std->td.td_status);
1433 1.126 augustss len = UHCI_TD_GET_ACTLEN(status);
1434 1.126 augustss xfer->frlengths[i] = len;
1435 1.126 augustss actlen += len;
1436 1.48 augustss }
1437 1.48 augustss upipe->u.iso.inuse -= nframes;
1438 1.63 augustss xfer->actlen = actlen;
1439 1.63 augustss xfer->status = USBD_NORMAL_COMPLETION;
1440 1.140 augustss goto end;
1441 1.48 augustss }
1442 1.48 augustss
1443 1.59 augustss #ifdef UHCI_DEBUG
1444 1.65 augustss DPRINTFN(10, ("uhci_idone: ii=%p, xfer=%p, pipe=%p ready\n",
1445 1.65 augustss ii, xfer, upipe));
1446 1.48 augustss if (uhcidebug > 10)
1447 1.48 augustss uhci_dump_tds(ii->stdstart);
1448 1.48 augustss #endif
1449 1.48 augustss
1450 1.26 augustss /* The transfer is done, compute actual length and status. */
1451 1.26 augustss actlen = 0;
1452 1.63 augustss for (std = ii->stdstart; std != NULL; std = std->link.std) {
1453 1.88 tsutsui nstatus = le32toh(std->td.td_status);
1454 1.64 augustss if (nstatus & UHCI_TD_ACTIVE)
1455 1.26 augustss break;
1456 1.67 augustss
1457 1.64 augustss status = nstatus;
1458 1.88 tsutsui if (UHCI_TD_GET_PID(le32toh(std->td.td_token)) !=
1459 1.88 tsutsui UHCI_TD_PID_SETUP)
1460 1.26 augustss actlen += UHCI_TD_GET_ACTLEN(status);
1461 1.176 mycroft else {
1462 1.176 mycroft /*
1463 1.176 mycroft * UHCI will report CRCTO in addition to a STALL or NAK
1464 1.176 mycroft * for a SETUP transaction. See section 3.2.2, "TD
1465 1.176 mycroft * CONTROL AND STATUS".
1466 1.176 mycroft */
1467 1.176 mycroft if (status & (UHCI_TD_STALLED | UHCI_TD_NAK))
1468 1.176 mycroft status &= ~UHCI_TD_CRCTO;
1469 1.176 mycroft }
1470 1.1 augustss }
1471 1.38 augustss /* If there are left over TDs we need to update the toggle. */
1472 1.63 augustss if (std != NULL)
1473 1.88 tsutsui upipe->nexttoggle = UHCI_TD_GET_DT(le32toh(std->td.td_token));
1474 1.38 augustss
1475 1.1 augustss status &= UHCI_TD_ERROR;
1476 1.152 augustss DPRINTFN(10, ("uhci_idone: actlen=%d, status=0x%x\n",
1477 1.26 augustss actlen, status));
1478 1.63 augustss xfer->actlen = actlen;
1479 1.1 augustss if (status != 0) {
1480 1.122 tv #ifdef UHCI_DEBUG
1481 1.122 tv char sbuf[128];
1482 1.122 tv
1483 1.147 augustss bitmask_snprintf((u_int32_t)status,
1484 1.147 augustss "\20\22BITSTUFF\23CRCTO\24NAK\25"
1485 1.122 tv "BABBLE\26DBUFFER\27STALLED\30ACTIVE",
1486 1.122 tv sbuf, sizeof(sbuf));
1487 1.122 tv
1488 1.75 augustss DPRINTFN((status == UHCI_TD_STALLED)*10,
1489 1.36 augustss ("uhci_idone: error, addr=%d, endpt=0x%02x, "
1490 1.122 tv "status 0x%s\n",
1491 1.63 augustss xfer->pipe->device->address,
1492 1.63 augustss xfer->pipe->endpoint->edesc->bEndpointAddress,
1493 1.122 tv sbuf));
1494 1.122 tv #endif
1495 1.122 tv
1496 1.1 augustss if (status == UHCI_TD_STALLED)
1497 1.63 augustss xfer->status = USBD_STALLED;
1498 1.1 augustss else
1499 1.63 augustss xfer->status = USBD_IOERROR; /* more info XXX */
1500 1.1 augustss } else {
1501 1.63 augustss xfer->status = USBD_NORMAL_COMPLETION;
1502 1.1 augustss }
1503 1.140 augustss
1504 1.140 augustss end:
1505 1.63 augustss usb_transfer_complete(xfer);
1506 1.140 augustss DPRINTFN(12, ("uhci_idone: ii=%p done\n", ii));
1507 1.1 augustss }
1508 1.1 augustss
1509 1.13 augustss /*
1510 1.13 augustss * Called when a request does not complete.
1511 1.13 augustss */
1512 1.1 augustss void
1513 1.119 augustss uhci_timeout(void *addr)
1514 1.1 augustss {
1515 1.1 augustss uhci_intr_info_t *ii = addr;
1516 1.153 augustss struct uhci_xfer *uxfer = UXFER(ii->xfer);
1517 1.153 augustss struct uhci_pipe *upipe = (struct uhci_pipe *)uxfer->xfer.pipe;
1518 1.216 drochner uhci_softc_t *sc = upipe->pipe.device->bus->hci_private;
1519 1.153 augustss
1520 1.153 augustss DPRINTF(("uhci_timeout: uxfer=%p\n", uxfer));
1521 1.153 augustss
1522 1.153 augustss if (sc->sc_dying) {
1523 1.153 augustss uhci_abort_xfer(&uxfer->xfer, USBD_TIMEOUT);
1524 1.153 augustss return;
1525 1.153 augustss }
1526 1.1 augustss
1527 1.153 augustss /* Execute the abort in a process context. */
1528 1.156 augustss usb_init_task(&uxfer->abort_task, uhci_timeout_task, ii->xfer);
1529 1.204 joerg usb_add_task(uxfer->xfer.pipe->device, &uxfer->abort_task,
1530 1.204 joerg USB_TASKQ_HC);
1531 1.153 augustss }
1532 1.51 augustss
1533 1.153 augustss void
1534 1.153 augustss uhci_timeout_task(void *addr)
1535 1.153 augustss {
1536 1.153 augustss usbd_xfer_handle xfer = addr;
1537 1.153 augustss int s;
1538 1.153 augustss
1539 1.153 augustss DPRINTF(("uhci_timeout_task: xfer=%p\n", xfer));
1540 1.67 augustss
1541 1.153 augustss s = splusb();
1542 1.153 augustss uhci_abort_xfer(xfer, USBD_TIMEOUT);
1543 1.153 augustss splx(s);
1544 1.1 augustss }
1545 1.1 augustss
1546 1.1 augustss /*
1547 1.1 augustss * Wait here until controller claims to have an interrupt.
1548 1.1 augustss * Then call uhci_intr and return. Use timeout to avoid waiting
1549 1.1 augustss * too long.
1550 1.13 augustss * Only used during boot when interrupts are not enabled yet.
1551 1.1 augustss */
1552 1.1 augustss void
1553 1.119 augustss uhci_waitintr(uhci_softc_t *sc, usbd_xfer_handle xfer)
1554 1.1 augustss {
1555 1.63 augustss int timo = xfer->timeout;
1556 1.13 augustss uhci_intr_info_t *ii;
1557 1.13 augustss
1558 1.26 augustss DPRINTFN(10,("uhci_waitintr: timeout = %dms\n", timo));
1559 1.1 augustss
1560 1.63 augustss xfer->status = USBD_IN_PROGRESS;
1561 1.26 augustss for (; timo >= 0; timo--) {
1562 1.20 augustss usb_delay_ms(&sc->sc_bus, 1);
1563 1.26 augustss DPRINTFN(20,("uhci_waitintr: 0x%04x\n", UREAD2(sc, UHCI_STS)));
1564 1.1 augustss if (UREAD2(sc, UHCI_STS) & UHCI_STS_USBINT) {
1565 1.141 augustss uhci_intr1(sc);
1566 1.63 augustss if (xfer->status != USBD_IN_PROGRESS)
1567 1.1 augustss return;
1568 1.1 augustss }
1569 1.1 augustss }
1570 1.13 augustss
1571 1.13 augustss /* Timeout */
1572 1.13 augustss DPRINTF(("uhci_waitintr: timeout\n"));
1573 1.13 augustss for (ii = LIST_FIRST(&sc->sc_intrhead);
1574 1.152 augustss ii != NULL && ii->xfer != xfer;
1575 1.13 augustss ii = LIST_NEXT(ii, list))
1576 1.13 augustss ;
1577 1.41 augustss #ifdef DIAGNOSTIC
1578 1.63 augustss if (ii == NULL)
1579 1.163 provos panic("uhci_waitintr: lost intr_info");
1580 1.41 augustss #endif
1581 1.41 augustss uhci_idone(ii);
1582 1.1 augustss }
1583 1.1 augustss
1584 1.8 augustss void
1585 1.119 augustss uhci_poll(struct usbd_bus *bus)
1586 1.8 augustss {
1587 1.216 drochner uhci_softc_t *sc = bus->hci_private;
1588 1.8 augustss
1589 1.8 augustss if (UREAD2(sc, UHCI_STS) & UHCI_STS_USBINT)
1590 1.141 augustss uhci_intr1(sc);
1591 1.8 augustss }
1592 1.8 augustss
1593 1.1 augustss void
1594 1.119 augustss uhci_reset(uhci_softc_t *sc)
1595 1.1 augustss {
1596 1.1 augustss int n;
1597 1.1 augustss
1598 1.1 augustss UHCICMD(sc, UHCI_CMD_HCRESET);
1599 1.1 augustss /* The reset bit goes low when the controller is done. */
1600 1.152 augustss for (n = 0; n < UHCI_RESET_TIMEOUT &&
1601 1.1 augustss (UREAD2(sc, UHCI_CMD) & UHCI_CMD_HCRESET); n++)
1602 1.92 augustss usb_delay_ms(&sc->sc_bus, 1);
1603 1.1 augustss if (n >= UHCI_RESET_TIMEOUT)
1604 1.152 augustss printf("%s: controller did not reset\n",
1605 1.216 drochner device_xname(sc->sc_dev));
1606 1.1 augustss }
1607 1.1 augustss
1608 1.16 augustss usbd_status
1609 1.119 augustss uhci_run(uhci_softc_t *sc, int run)
1610 1.1 augustss {
1611 1.1 augustss int s, n, running;
1612 1.71 augustss u_int16_t cmd;
1613 1.1 augustss
1614 1.1 augustss run = run != 0;
1615 1.132 augustss s = splhardusb();
1616 1.30 augustss DPRINTF(("uhci_run: setting run=%d\n", run));
1617 1.71 augustss cmd = UREAD2(sc, UHCI_CMD);
1618 1.71 augustss if (run)
1619 1.71 augustss cmd |= UHCI_CMD_RS;
1620 1.71 augustss else
1621 1.71 augustss cmd &= ~UHCI_CMD_RS;
1622 1.71 augustss UHCICMD(sc, cmd);
1623 1.13 augustss for(n = 0; n < 10; n++) {
1624 1.1 augustss running = !(UREAD2(sc, UHCI_STS) & UHCI_STS_HCH);
1625 1.1 augustss /* return when we've entered the state we want */
1626 1.1 augustss if (run == running) {
1627 1.1 augustss splx(s);
1628 1.30 augustss DPRINTF(("uhci_run: done cmd=0x%x sts=0x%x\n",
1629 1.30 augustss UREAD2(sc, UHCI_CMD), UREAD2(sc, UHCI_STS)));
1630 1.16 augustss return (USBD_NORMAL_COMPLETION);
1631 1.1 augustss }
1632 1.20 augustss usb_delay_ms(&sc->sc_bus, 1);
1633 1.1 augustss }
1634 1.1 augustss splx(s);
1635 1.216 drochner printf("%s: cannot %s\n", device_xname(sc->sc_dev),
1636 1.14 augustss run ? "start" : "stop");
1637 1.16 augustss return (USBD_IOERROR);
1638 1.1 augustss }
1639 1.1 augustss
1640 1.1 augustss /*
1641 1.1 augustss * Memory management routines.
1642 1.1 augustss * uhci_alloc_std allocates TDs
1643 1.1 augustss * uhci_alloc_sqh allocates QHs
1644 1.7 augustss * These two routines do their own free list management,
1645 1.1 augustss * partly for speed, partly because allocating DMAable memory
1646 1.1 augustss * has page size granularaity so much memory would be wasted if
1647 1.16 augustss * only one TD/QH (32 bytes) was placed in each allocated chunk.
1648 1.1 augustss */
1649 1.1 augustss
1650 1.1 augustss uhci_soft_td_t *
1651 1.119 augustss uhci_alloc_std(uhci_softc_t *sc)
1652 1.1 augustss {
1653 1.1 augustss uhci_soft_td_t *std;
1654 1.63 augustss usbd_status err;
1655 1.42 augustss int i, offs;
1656 1.7 augustss usb_dma_t dma;
1657 1.1 augustss
1658 1.63 augustss if (sc->sc_freetds == NULL) {
1659 1.1 augustss DPRINTFN(2,("uhci_alloc_std: allocating chunk\n"));
1660 1.63 augustss err = usb_allocmem(&sc->sc_bus, UHCI_STD_SIZE * UHCI_STD_CHUNK,
1661 1.63 augustss UHCI_TD_ALIGN, &dma);
1662 1.63 augustss if (err)
1663 1.16 augustss return (0);
1664 1.43 augustss for(i = 0; i < UHCI_STD_CHUNK; i++) {
1665 1.42 augustss offs = i * UHCI_STD_SIZE;
1666 1.159 augustss std = KERNADDR(&dma, offs);
1667 1.160 augustss std->physaddr = DMAADDR(&dma, offs);
1668 1.42 augustss std->link.std = sc->sc_freetds;
1669 1.1 augustss sc->sc_freetds = std;
1670 1.1 augustss }
1671 1.1 augustss }
1672 1.1 augustss std = sc->sc_freetds;
1673 1.42 augustss sc->sc_freetds = std->link.std;
1674 1.42 augustss memset(&std->td, 0, sizeof(uhci_td_t));
1675 1.1 augustss return std;
1676 1.1 augustss }
1677 1.1 augustss
1678 1.1 augustss void
1679 1.119 augustss uhci_free_std(uhci_softc_t *sc, uhci_soft_td_t *std)
1680 1.1 augustss {
1681 1.7 augustss #ifdef DIAGNOSTIC
1682 1.7 augustss #define TD_IS_FREE 0x12345678
1683 1.88 tsutsui if (le32toh(std->td.td_token) == TD_IS_FREE) {
1684 1.7 augustss printf("uhci_free_std: freeing free TD %p\n", std);
1685 1.7 augustss return;
1686 1.7 augustss }
1687 1.88 tsutsui std->td.td_token = htole32(TD_IS_FREE);
1688 1.7 augustss #endif
1689 1.42 augustss std->link.std = sc->sc_freetds;
1690 1.1 augustss sc->sc_freetds = std;
1691 1.1 augustss }
1692 1.1 augustss
1693 1.1 augustss uhci_soft_qh_t *
1694 1.119 augustss uhci_alloc_sqh(uhci_softc_t *sc)
1695 1.1 augustss {
1696 1.1 augustss uhci_soft_qh_t *sqh;
1697 1.63 augustss usbd_status err;
1698 1.1 augustss int i, offs;
1699 1.7 augustss usb_dma_t dma;
1700 1.1 augustss
1701 1.63 augustss if (sc->sc_freeqhs == NULL) {
1702 1.1 augustss DPRINTFN(2, ("uhci_alloc_sqh: allocating chunk\n"));
1703 1.63 augustss err = usb_allocmem(&sc->sc_bus, UHCI_SQH_SIZE * UHCI_SQH_CHUNK,
1704 1.63 augustss UHCI_QH_ALIGN, &dma);
1705 1.63 augustss if (err)
1706 1.63 augustss return (0);
1707 1.43 augustss for(i = 0; i < UHCI_SQH_CHUNK; i++) {
1708 1.42 augustss offs = i * UHCI_SQH_SIZE;
1709 1.159 augustss sqh = KERNADDR(&dma, offs);
1710 1.160 augustss sqh->physaddr = DMAADDR(&dma, offs);
1711 1.42 augustss sqh->hlink = sc->sc_freeqhs;
1712 1.1 augustss sc->sc_freeqhs = sqh;
1713 1.1 augustss }
1714 1.1 augustss }
1715 1.1 augustss sqh = sc->sc_freeqhs;
1716 1.42 augustss sc->sc_freeqhs = sqh->hlink;
1717 1.42 augustss memset(&sqh->qh, 0, sizeof(uhci_qh_t));
1718 1.16 augustss return (sqh);
1719 1.1 augustss }
1720 1.1 augustss
1721 1.1 augustss void
1722 1.119 augustss uhci_free_sqh(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
1723 1.1 augustss {
1724 1.42 augustss sqh->hlink = sc->sc_freeqhs;
1725 1.1 augustss sc->sc_freeqhs = sqh;
1726 1.1 augustss }
1727 1.1 augustss
1728 1.1 augustss void
1729 1.119 augustss uhci_free_std_chain(uhci_softc_t *sc, uhci_soft_td_t *std,
1730 1.119 augustss uhci_soft_td_t *stdend)
1731 1.1 augustss {
1732 1.1 augustss uhci_soft_td_t *p;
1733 1.1 augustss
1734 1.1 augustss for (; std != stdend; std = p) {
1735 1.42 augustss p = std->link.std;
1736 1.1 augustss uhci_free_std(sc, std);
1737 1.1 augustss }
1738 1.1 augustss }
1739 1.1 augustss
1740 1.1 augustss usbd_status
1741 1.119 augustss uhci_alloc_std_chain(struct uhci_pipe *upipe, uhci_softc_t *sc, int len,
1742 1.119 augustss int rd, u_int16_t flags, usb_dma_t *dma,
1743 1.119 augustss uhci_soft_td_t **sp, uhci_soft_td_t **ep)
1744 1.1 augustss {
1745 1.1 augustss uhci_soft_td_t *p, *lastp;
1746 1.1 augustss uhci_physaddr_t lastlink;
1747 1.1 augustss int i, ntd, l, tog, maxp;
1748 1.18 augustss u_int32_t status;
1749 1.1 augustss int addr = upipe->pipe.device->address;
1750 1.1 augustss int endpt = upipe->pipe.endpoint->edesc->bEndpointAddress;
1751 1.1 augustss
1752 1.144 augustss DPRINTFN(8, ("uhci_alloc_std_chain: addr=%d endpt=%d len=%d speed=%d "
1753 1.152 augustss "flags=0x%x\n", addr, UE_GET_ADDR(endpt), len,
1754 1.144 augustss upipe->pipe.device->speed, flags));
1755 1.4 augustss maxp = UGETW(upipe->pipe.endpoint->edesc->wMaxPacketSize);
1756 1.1 augustss if (maxp == 0) {
1757 1.1 augustss printf("uhci_alloc_std_chain: maxp=0\n");
1758 1.1 augustss return (USBD_INVAL);
1759 1.1 augustss }
1760 1.1 augustss ntd = (len + maxp - 1) / maxp;
1761 1.73 augustss if ((flags & USBD_FORCE_SHORT_XFER) && len % maxp == 0)
1762 1.73 augustss ntd++;
1763 1.39 augustss DPRINTFN(10, ("uhci_alloc_std_chain: maxp=%d ntd=%d\n", maxp, ntd));
1764 1.73 augustss if (ntd == 0) {
1765 1.73 augustss *sp = *ep = 0;
1766 1.73 augustss DPRINTFN(-1,("uhci_alloc_std_chain: ntd=0\n"));
1767 1.73 augustss return (USBD_NORMAL_COMPLETION);
1768 1.73 augustss }
1769 1.38 augustss tog = upipe->nexttoggle;
1770 1.1 augustss if (ntd % 2 == 0)
1771 1.1 augustss tog ^= 1;
1772 1.32 augustss upipe->nexttoggle = tog ^ 1;
1773 1.121 augustss lastp = NULL;
1774 1.1 augustss lastlink = UHCI_PTR_T;
1775 1.1 augustss ntd--;
1776 1.33 augustss status = UHCI_TD_ZERO_ACTLEN(UHCI_TD_SET_ERRCNT(3) | UHCI_TD_ACTIVE);
1777 1.144 augustss if (upipe->pipe.device->speed == USB_SPEED_LOW)
1778 1.18 augustss status |= UHCI_TD_LS;
1779 1.73 augustss if (flags & USBD_SHORT_XFER_OK)
1780 1.18 augustss status |= UHCI_TD_SPD;
1781 1.1 augustss for (i = ntd; i >= 0; i--) {
1782 1.1 augustss p = uhci_alloc_std(sc);
1783 1.63 augustss if (p == NULL) {
1784 1.202 christos KASSERT(lastp != NULL);
1785 1.149 augustss uhci_free_std_chain(sc, lastp, NULL);
1786 1.1 augustss return (USBD_NOMEM);
1787 1.1 augustss }
1788 1.42 augustss p->link.std = lastp;
1789 1.121 augustss p->td.td_link = htole32(lastlink | UHCI_PTR_VF | UHCI_PTR_TD);
1790 1.1 augustss lastp = p;
1791 1.1 augustss lastlink = p->physaddr;
1792 1.88 tsutsui p->td.td_status = htole32(status);
1793 1.1 augustss if (i == ntd) {
1794 1.1 augustss /* last TD */
1795 1.1 augustss l = len % maxp;
1796 1.73 augustss if (l == 0 && !(flags & USBD_FORCE_SHORT_XFER))
1797 1.73 augustss l = maxp;
1798 1.1 augustss *ep = p;
1799 1.1 augustss } else
1800 1.1 augustss l = maxp;
1801 1.152 augustss p->td.td_token =
1802 1.88 tsutsui htole32(rd ? UHCI_TD_IN (l, endpt, addr, tog) :
1803 1.88 tsutsui UHCI_TD_OUT(l, endpt, addr, tog));
1804 1.160 augustss p->td.td_buffer = htole32(DMAADDR(dma, i * maxp));
1805 1.1 augustss tog ^= 1;
1806 1.1 augustss }
1807 1.1 augustss *sp = lastp;
1808 1.152 augustss DPRINTFN(10, ("uhci_alloc_std_chain: nexttog=%d\n",
1809 1.38 augustss upipe->nexttoggle));
1810 1.1 augustss return (USBD_NORMAL_COMPLETION);
1811 1.1 augustss }
1812 1.1 augustss
1813 1.38 augustss void
1814 1.119 augustss uhci_device_clear_toggle(usbd_pipe_handle pipe)
1815 1.38 augustss {
1816 1.38 augustss struct uhci_pipe *upipe = (struct uhci_pipe *)pipe;
1817 1.38 augustss upipe->nexttoggle = 0;
1818 1.38 augustss }
1819 1.38 augustss
1820 1.38 augustss void
1821 1.205 christos uhci_noop(usbd_pipe_handle pipe)
1822 1.38 augustss {
1823 1.38 augustss }
1824 1.38 augustss
1825 1.1 augustss usbd_status
1826 1.119 augustss uhci_device_bulk_transfer(usbd_xfer_handle xfer)
1827 1.1 augustss {
1828 1.63 augustss usbd_status err;
1829 1.16 augustss
1830 1.52 augustss /* Insert last in queue. */
1831 1.63 augustss err = usb_insert_transfer(xfer);
1832 1.63 augustss if (err)
1833 1.63 augustss return (err);
1834 1.52 augustss
1835 1.152 augustss /*
1836 1.92 augustss * Pipe isn't running (otherwise err would be USBD_INPROG),
1837 1.92 augustss * so start it first.
1838 1.67 augustss */
1839 1.63 augustss return (uhci_device_bulk_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
1840 1.16 augustss }
1841 1.16 augustss
1842 1.16 augustss usbd_status
1843 1.119 augustss uhci_device_bulk_start(usbd_xfer_handle xfer)
1844 1.16 augustss {
1845 1.63 augustss struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->pipe;
1846 1.1 augustss usbd_device_handle dev = upipe->pipe.device;
1847 1.216 drochner uhci_softc_t *sc = dev->bus->hci_private;
1848 1.92 augustss uhci_intr_info_t *ii = &UXFER(xfer)->iinfo;
1849 1.55 augustss uhci_soft_td_t *data, *dataend;
1850 1.1 augustss uhci_soft_qh_t *sqh;
1851 1.63 augustss usbd_status err;
1852 1.45 augustss int len, isread, endpt;
1853 1.1 augustss int s;
1854 1.1 augustss
1855 1.169 augustss DPRINTFN(3, ("uhci_device_bulk_start: xfer=%p len=%d flags=%d ii=%p\n",
1856 1.169 augustss xfer, xfer->length, xfer->flags, ii));
1857 1.1 augustss
1858 1.82 augustss if (sc->sc_dying)
1859 1.82 augustss return (USBD_IOERROR);
1860 1.82 augustss
1861 1.48 augustss #ifdef DIAGNOSTIC
1862 1.63 augustss if (xfer->rqflags & URQ_REQUEST)
1863 1.163 provos panic("uhci_device_bulk_transfer: a request");
1864 1.48 augustss #endif
1865 1.1 augustss
1866 1.63 augustss len = xfer->length;
1867 1.102 augustss endpt = upipe->pipe.endpoint->edesc->bEndpointAddress;
1868 1.45 augustss isread = UE_GET_DIR(endpt) == UE_DIR_IN;
1869 1.1 augustss sqh = upipe->u.bulk.sqh;
1870 1.1 augustss
1871 1.1 augustss upipe->u.bulk.isread = isread;
1872 1.1 augustss upipe->u.bulk.length = len;
1873 1.1 augustss
1874 1.73 augustss err = uhci_alloc_std_chain(upipe, sc, len, isread, xfer->flags,
1875 1.73 augustss &xfer->dmabuf, &data, &dataend);
1876 1.63 augustss if (err)
1877 1.63 augustss return (err);
1878 1.88 tsutsui dataend->td.td_status |= htole32(UHCI_TD_IOC);
1879 1.1 augustss
1880 1.59 augustss #ifdef UHCI_DEBUG
1881 1.33 augustss if (uhcidebug > 8) {
1882 1.55 augustss DPRINTF(("uhci_device_bulk_transfer: data(1)\n"));
1883 1.55 augustss uhci_dump_tds(data);
1884 1.1 augustss }
1885 1.1 augustss #endif
1886 1.1 augustss
1887 1.1 augustss /* Set up interrupt info. */
1888 1.63 augustss ii->xfer = xfer;
1889 1.55 augustss ii->stdstart = data;
1890 1.55 augustss ii->stdend = dataend;
1891 1.7 augustss #ifdef DIAGNOSTIC
1892 1.70 augustss if (!ii->isdone) {
1893 1.70 augustss printf("uhci_device_bulk_transfer: not done, ii=%p\n", ii);
1894 1.70 augustss }
1895 1.7 augustss ii->isdone = 0;
1896 1.7 augustss #endif
1897 1.1 augustss
1898 1.55 augustss sqh->elink = data;
1899 1.121 augustss sqh->qh.qh_elink = htole32(data->physaddr | UHCI_PTR_TD);
1900 1.1 augustss
1901 1.1 augustss s = splusb();
1902 1.1 augustss uhci_add_bulk(sc, sqh);
1903 1.92 augustss uhci_add_intr_info(sc, ii);
1904 1.1 augustss
1905 1.63 augustss if (xfer->timeout && !sc->sc_bus.use_polling) {
1906 1.171 tsutsui usb_callout(xfer->timeout_handle, mstohz(xfer->timeout),
1907 1.91 augustss uhci_timeout, ii);
1908 1.13 augustss }
1909 1.92 augustss xfer->status = USBD_IN_PROGRESS;
1910 1.1 augustss splx(s);
1911 1.1 augustss
1912 1.59 augustss #ifdef UHCI_DEBUG
1913 1.1 augustss if (uhcidebug > 10) {
1914 1.55 augustss DPRINTF(("uhci_device_bulk_transfer: data(2)\n"));
1915 1.55 augustss uhci_dump_tds(data);
1916 1.1 augustss }
1917 1.1 augustss #endif
1918 1.1 augustss
1919 1.26 augustss if (sc->sc_bus.use_polling)
1920 1.63 augustss uhci_waitintr(sc, xfer);
1921 1.26 augustss
1922 1.1 augustss return (USBD_IN_PROGRESS);
1923 1.1 augustss }
1924 1.1 augustss
1925 1.1 augustss /* Abort a device bulk request. */
1926 1.1 augustss void
1927 1.119 augustss uhci_device_bulk_abort(usbd_xfer_handle xfer)
1928 1.1 augustss {
1929 1.33 augustss DPRINTF(("uhci_device_bulk_abort:\n"));
1930 1.66 augustss uhci_abort_xfer(xfer, USBD_CANCELLED);
1931 1.33 augustss }
1932 1.33 augustss
1933 1.92 augustss /*
1934 1.154 augustss * Abort a device request.
1935 1.154 augustss * If this routine is called at splusb() it guarantees that the request
1936 1.154 augustss * will be removed from the hardware scheduling and that the callback
1937 1.154 augustss * for it will be called with USBD_CANCELLED status.
1938 1.154 augustss * It's impossible to guarantee that the requested transfer will not
1939 1.154 augustss * have happened since the hardware runs concurrently.
1940 1.154 augustss * If the transaction has already happened we rely on the ordinary
1941 1.154 augustss * interrupt processing to process it.
1942 1.92 augustss */
1943 1.33 augustss void
1944 1.119 augustss uhci_abort_xfer(usbd_xfer_handle xfer, usbd_status status)
1945 1.33 augustss {
1946 1.92 augustss uhci_intr_info_t *ii = &UXFER(xfer)->iinfo;
1947 1.153 augustss struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->pipe;
1948 1.216 drochner uhci_softc_t *sc = upipe->pipe.device->bus->hci_private;
1949 1.33 augustss uhci_soft_td_t *std;
1950 1.92 augustss int s;
1951 1.188 augustss int wake;
1952 1.65 augustss
1953 1.106 augustss DPRINTFN(1,("uhci_abort_xfer: xfer=%p, status=%d\n", xfer, status));
1954 1.33 augustss
1955 1.153 augustss if (sc->sc_dying) {
1956 1.153 augustss /* If we're dying, just do the software part. */
1957 1.153 augustss s = splusb();
1958 1.153 augustss xfer->status = status; /* make software ignore it */
1959 1.157 tsutsui usb_uncallout(xfer->timeout_handle, uhci_timeout, xfer);
1960 1.153 augustss usb_transfer_complete(xfer);
1961 1.92 augustss splx(s);
1962 1.194 christos return;
1963 1.92 augustss }
1964 1.92 augustss
1965 1.153 augustss if (xfer->device->bus->intr_context || !curproc)
1966 1.163 provos panic("uhci_abort_xfer: not in process context");
1967 1.153 augustss
1968 1.153 augustss /*
1969 1.188 augustss * If an abort is already in progress then just wait for it to
1970 1.188 augustss * complete and return.
1971 1.188 augustss */
1972 1.188 augustss if (xfer->hcflags & UXFER_ABORTING) {
1973 1.188 augustss DPRINTFN(2, ("uhci_abort_xfer: already aborting\n"));
1974 1.188 augustss #ifdef DIAGNOSTIC
1975 1.188 augustss if (status == USBD_TIMEOUT)
1976 1.188 augustss printf("uhci_abort_xfer: TIMEOUT while aborting\n");
1977 1.188 augustss #endif
1978 1.188 augustss /* Override the status which might be USBD_TIMEOUT. */
1979 1.188 augustss xfer->status = status;
1980 1.188 augustss DPRINTFN(2, ("uhci_abort_xfer: waiting for abort to finish\n"));
1981 1.188 augustss xfer->hcflags |= UXFER_ABORTWAIT;
1982 1.188 augustss while (xfer->hcflags & UXFER_ABORTING)
1983 1.188 augustss tsleep(&xfer->hcflags, PZERO, "uhciaw", 0);
1984 1.188 augustss return;
1985 1.188 augustss }
1986 1.188 augustss xfer->hcflags |= UXFER_ABORTING;
1987 1.188 augustss
1988 1.188 augustss /*
1989 1.153 augustss * Step 1: Make interrupt routine and hardware ignore xfer.
1990 1.153 augustss */
1991 1.153 augustss s = splusb();
1992 1.153 augustss xfer->status = status; /* make software ignore it */
1993 1.106 augustss usb_uncallout(xfer->timeout_handle, uhci_timeout, ii);
1994 1.153 augustss DPRINTFN(1,("uhci_abort_xfer: stop ii=%p\n", ii));
1995 1.106 augustss for (std = ii->stdstart; std != NULL; std = std->link.std)
1996 1.92 augustss std->td.td_status &= htole32(~(UHCI_TD_ACTIVE | UHCI_TD_IOC));
1997 1.153 augustss splx(s);
1998 1.92 augustss
1999 1.162 augustss /*
2000 1.153 augustss * Step 2: Wait until we know hardware has finished any possible
2001 1.153 augustss * use of the xfer. Also make sure the soft interrupt routine
2002 1.153 augustss * has run.
2003 1.153 augustss */
2004 1.154 augustss usb_delay_ms(upipe->pipe.device->bus, 2); /* Hardware finishes in 1ms */
2005 1.153 augustss s = splusb();
2006 1.164 augustss #ifdef USB_USE_SOFTINTR
2007 1.153 augustss sc->sc_softwake = 1;
2008 1.164 augustss #endif /* USB_USE_SOFTINTR */
2009 1.153 augustss usb_schedsoftintr(&sc->sc_bus);
2010 1.164 augustss #ifdef USB_USE_SOFTINTR
2011 1.154 augustss DPRINTFN(1,("uhci_abort_xfer: tsleep\n"));
2012 1.153 augustss tsleep(&sc->sc_softwake, PZERO, "uhciab", 0);
2013 1.164 augustss #endif /* USB_USE_SOFTINTR */
2014 1.153 augustss splx(s);
2015 1.162 augustss
2016 1.153 augustss /*
2017 1.153 augustss * Step 3: Execute callback.
2018 1.153 augustss */
2019 1.154 augustss DPRINTFN(1,("uhci_abort_xfer: callback\n"));
2020 1.92 augustss s = splusb();
2021 1.100 augustss #ifdef DIAGNOSTIC
2022 1.106 augustss ii->isdone = 1;
2023 1.100 augustss #endif
2024 1.188 augustss wake = xfer->hcflags & UXFER_ABORTWAIT;
2025 1.188 augustss xfer->hcflags &= ~(UXFER_ABORTING | UXFER_ABORTWAIT);
2026 1.106 augustss usb_transfer_complete(xfer);
2027 1.188 augustss if (wake)
2028 1.188 augustss wakeup(&xfer->hcflags);
2029 1.33 augustss splx(s);
2030 1.1 augustss }
2031 1.1 augustss
2032 1.1 augustss /* Close a device bulk pipe. */
2033 1.1 augustss void
2034 1.119 augustss uhci_device_bulk_close(usbd_pipe_handle pipe)
2035 1.1 augustss {
2036 1.1 augustss struct uhci_pipe *upipe = (struct uhci_pipe *)pipe;
2037 1.1 augustss usbd_device_handle dev = upipe->pipe.device;
2038 1.216 drochner uhci_softc_t *sc = dev->bus->hci_private;
2039 1.1 augustss
2040 1.1 augustss uhci_free_sqh(sc, upipe->u.bulk.sqh);
2041 1.1 augustss }
2042 1.1 augustss
2043 1.1 augustss usbd_status
2044 1.119 augustss uhci_device_ctrl_transfer(usbd_xfer_handle xfer)
2045 1.1 augustss {
2046 1.63 augustss usbd_status err;
2047 1.16 augustss
2048 1.52 augustss /* Insert last in queue. */
2049 1.63 augustss err = usb_insert_transfer(xfer);
2050 1.63 augustss if (err)
2051 1.63 augustss return (err);
2052 1.52 augustss
2053 1.152 augustss /*
2054 1.92 augustss * Pipe isn't running (otherwise err would be USBD_INPROG),
2055 1.92 augustss * so start it first.
2056 1.67 augustss */
2057 1.63 augustss return (uhci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
2058 1.16 augustss }
2059 1.16 augustss
2060 1.16 augustss usbd_status
2061 1.119 augustss uhci_device_ctrl_start(usbd_xfer_handle xfer)
2062 1.16 augustss {
2063 1.216 drochner uhci_softc_t *sc = xfer->pipe->device->bus->hci_private;
2064 1.63 augustss usbd_status err;
2065 1.1 augustss
2066 1.82 augustss if (sc->sc_dying)
2067 1.82 augustss return (USBD_IOERROR);
2068 1.82 augustss
2069 1.48 augustss #ifdef DIAGNOSTIC
2070 1.63 augustss if (!(xfer->rqflags & URQ_REQUEST))
2071 1.163 provos panic("uhci_device_ctrl_transfer: not a request");
2072 1.48 augustss #endif
2073 1.1 augustss
2074 1.63 augustss err = uhci_device_request(xfer);
2075 1.63 augustss if (err)
2076 1.63 augustss return (err);
2077 1.1 augustss
2078 1.9 augustss if (sc->sc_bus.use_polling)
2079 1.63 augustss uhci_waitintr(sc, xfer);
2080 1.1 augustss return (USBD_IN_PROGRESS);
2081 1.1 augustss }
2082 1.1 augustss
2083 1.1 augustss usbd_status
2084 1.119 augustss uhci_device_intr_transfer(usbd_xfer_handle xfer)
2085 1.1 augustss {
2086 1.63 augustss usbd_status err;
2087 1.16 augustss
2088 1.52 augustss /* Insert last in queue. */
2089 1.63 augustss err = usb_insert_transfer(xfer);
2090 1.63 augustss if (err)
2091 1.63 augustss return (err);
2092 1.52 augustss
2093 1.152 augustss /*
2094 1.92 augustss * Pipe isn't running (otherwise err would be USBD_INPROG),
2095 1.92 augustss * so start it first.
2096 1.67 augustss */
2097 1.63 augustss return (uhci_device_intr_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
2098 1.16 augustss }
2099 1.16 augustss
2100 1.16 augustss usbd_status
2101 1.119 augustss uhci_device_intr_start(usbd_xfer_handle xfer)
2102 1.16 augustss {
2103 1.63 augustss struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->pipe;
2104 1.1 augustss usbd_device_handle dev = upipe->pipe.device;
2105 1.216 drochner uhci_softc_t *sc = dev->bus->hci_private;
2106 1.92 augustss uhci_intr_info_t *ii = &UXFER(xfer)->iinfo;
2107 1.55 augustss uhci_soft_td_t *data, *dataend;
2108 1.1 augustss uhci_soft_qh_t *sqh;
2109 1.63 augustss usbd_status err;
2110 1.187 skrll int isread, endpt;
2111 1.49 augustss int i, s;
2112 1.1 augustss
2113 1.82 augustss if (sc->sc_dying)
2114 1.82 augustss return (USBD_IOERROR);
2115 1.82 augustss
2116 1.63 augustss DPRINTFN(3,("uhci_device_intr_transfer: xfer=%p len=%d flags=%d\n",
2117 1.63 augustss xfer, xfer->length, xfer->flags));
2118 1.1 augustss
2119 1.48 augustss #ifdef DIAGNOSTIC
2120 1.63 augustss if (xfer->rqflags & URQ_REQUEST)
2121 1.163 provos panic("uhci_device_intr_transfer: a request");
2122 1.48 augustss #endif
2123 1.1 augustss
2124 1.187 skrll endpt = upipe->pipe.endpoint->edesc->bEndpointAddress;
2125 1.187 skrll isread = UE_GET_DIR(endpt) == UE_DIR_IN;
2126 1.187 skrll
2127 1.187 skrll upipe->u.intr.isread = isread;
2128 1.187 skrll
2129 1.187 skrll err = uhci_alloc_std_chain(upipe, sc, xfer->length, isread,
2130 1.187 skrll xfer->flags, &xfer->dmabuf, &data,
2131 1.187 skrll &dataend);
2132 1.63 augustss if (err)
2133 1.63 augustss return (err);
2134 1.88 tsutsui dataend->td.td_status |= htole32(UHCI_TD_IOC);
2135 1.1 augustss
2136 1.59 augustss #ifdef UHCI_DEBUG
2137 1.1 augustss if (uhcidebug > 10) {
2138 1.55 augustss DPRINTF(("uhci_device_intr_transfer: data(1)\n"));
2139 1.55 augustss uhci_dump_tds(data);
2140 1.1 augustss uhci_dump_qh(upipe->u.intr.qhs[0]);
2141 1.1 augustss }
2142 1.1 augustss #endif
2143 1.1 augustss
2144 1.1 augustss s = splusb();
2145 1.1 augustss /* Set up interrupt info. */
2146 1.63 augustss ii->xfer = xfer;
2147 1.55 augustss ii->stdstart = data;
2148 1.55 augustss ii->stdend = dataend;
2149 1.7 augustss #ifdef DIAGNOSTIC
2150 1.70 augustss if (!ii->isdone) {
2151 1.70 augustss printf("uhci_device_intr_transfer: not done, ii=%p\n", ii);
2152 1.70 augustss }
2153 1.7 augustss ii->isdone = 0;
2154 1.7 augustss #endif
2155 1.1 augustss
2156 1.152 augustss DPRINTFN(10,("uhci_device_intr_transfer: qhs[0]=%p\n",
2157 1.12 augustss upipe->u.intr.qhs[0]));
2158 1.1 augustss for (i = 0; i < upipe->u.intr.npoll; i++) {
2159 1.1 augustss sqh = upipe->u.intr.qhs[i];
2160 1.55 augustss sqh->elink = data;
2161 1.121 augustss sqh->qh.qh_elink = htole32(data->physaddr | UHCI_PTR_TD);
2162 1.1 augustss }
2163 1.92 augustss uhci_add_intr_info(sc, ii);
2164 1.92 augustss xfer->status = USBD_IN_PROGRESS;
2165 1.1 augustss splx(s);
2166 1.1 augustss
2167 1.59 augustss #ifdef UHCI_DEBUG
2168 1.1 augustss if (uhcidebug > 10) {
2169 1.55 augustss DPRINTF(("uhci_device_intr_transfer: data(2)\n"));
2170 1.55 augustss uhci_dump_tds(data);
2171 1.1 augustss uhci_dump_qh(upipe->u.intr.qhs[0]);
2172 1.1 augustss }
2173 1.1 augustss #endif
2174 1.1 augustss
2175 1.1 augustss return (USBD_IN_PROGRESS);
2176 1.1 augustss }
2177 1.1 augustss
2178 1.1 augustss /* Abort a device control request. */
2179 1.1 augustss void
2180 1.119 augustss uhci_device_ctrl_abort(usbd_xfer_handle xfer)
2181 1.1 augustss {
2182 1.33 augustss DPRINTF(("uhci_device_ctrl_abort:\n"));
2183 1.66 augustss uhci_abort_xfer(xfer, USBD_CANCELLED);
2184 1.1 augustss }
2185 1.1 augustss
2186 1.1 augustss /* Close a device control pipe. */
2187 1.1 augustss void
2188 1.205 christos uhci_device_ctrl_close(usbd_pipe_handle pipe)
2189 1.1 augustss {
2190 1.1 augustss }
2191 1.1 augustss
2192 1.1 augustss /* Abort a device interrupt request. */
2193 1.1 augustss void
2194 1.119 augustss uhci_device_intr_abort(usbd_xfer_handle xfer)
2195 1.1 augustss {
2196 1.63 augustss DPRINTFN(1,("uhci_device_intr_abort: xfer=%p\n", xfer));
2197 1.63 augustss if (xfer->pipe->intrxfer == xfer) {
2198 1.36 augustss DPRINTFN(1,("uhci_device_intr_abort: remove\n"));
2199 1.154 augustss xfer->pipe->intrxfer = NULL;
2200 1.1 augustss }
2201 1.66 augustss uhci_abort_xfer(xfer, USBD_CANCELLED);
2202 1.1 augustss }
2203 1.1 augustss
2204 1.1 augustss /* Close a device interrupt pipe. */
2205 1.1 augustss void
2206 1.119 augustss uhci_device_intr_close(usbd_pipe_handle pipe)
2207 1.1 augustss {
2208 1.1 augustss struct uhci_pipe *upipe = (struct uhci_pipe *)pipe;
2209 1.216 drochner uhci_softc_t *sc = pipe->device->bus->hci_private;
2210 1.92 augustss int i, npoll;
2211 1.92 augustss int s;
2212 1.1 augustss
2213 1.1 augustss /* Unlink descriptors from controller data structures. */
2214 1.1 augustss npoll = upipe->u.intr.npoll;
2215 1.92 augustss s = splusb();
2216 1.1 augustss for (i = 0; i < npoll; i++)
2217 1.92 augustss uhci_remove_intr(sc, upipe->u.intr.qhs[i]);
2218 1.92 augustss splx(s);
2219 1.1 augustss
2220 1.152 augustss /*
2221 1.1 augustss * We now have to wait for any activity on the physical
2222 1.1 augustss * descriptors to stop.
2223 1.1 augustss */
2224 1.20 augustss usb_delay_ms(&sc->sc_bus, 2);
2225 1.1 augustss
2226 1.1 augustss for(i = 0; i < npoll; i++)
2227 1.1 augustss uhci_free_sqh(sc, upipe->u.intr.qhs[i]);
2228 1.31 augustss free(upipe->u.intr.qhs, M_USBHC);
2229 1.1 augustss
2230 1.1 augustss /* XXX free other resources */
2231 1.1 augustss }
2232 1.1 augustss
2233 1.1 augustss usbd_status
2234 1.119 augustss uhci_device_request(usbd_xfer_handle xfer)
2235 1.1 augustss {
2236 1.63 augustss struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->pipe;
2237 1.63 augustss usb_device_request_t *req = &xfer->request;
2238 1.1 augustss usbd_device_handle dev = upipe->pipe.device;
2239 1.216 drochner uhci_softc_t *sc = dev->bus->hci_private;
2240 1.1 augustss int addr = dev->address;
2241 1.1 augustss int endpt = upipe->pipe.endpoint->edesc->bEndpointAddress;
2242 1.92 augustss uhci_intr_info_t *ii = &UXFER(xfer)->iinfo;
2243 1.55 augustss uhci_soft_td_t *setup, *data, *stat, *next, *dataend;
2244 1.1 augustss uhci_soft_qh_t *sqh;
2245 1.1 augustss int len;
2246 1.1 augustss u_int32_t ls;
2247 1.63 augustss usbd_status err;
2248 1.1 augustss int isread;
2249 1.1 augustss int s;
2250 1.1 augustss
2251 1.13 augustss DPRINTFN(3,("uhci_device_control type=0x%02x, request=0x%02x, "
2252 1.12 augustss "wValue=0x%04x, wIndex=0x%04x len=%d, addr=%d, endpt=%d\n",
2253 1.1 augustss req->bmRequestType, req->bRequest, UGETW(req->wValue),
2254 1.1 augustss UGETW(req->wIndex), UGETW(req->wLength),
2255 1.1 augustss addr, endpt));
2256 1.1 augustss
2257 1.144 augustss ls = dev->speed == USB_SPEED_LOW ? UHCI_TD_LS : 0;
2258 1.1 augustss isread = req->bmRequestType & UT_READ;
2259 1.1 augustss len = UGETW(req->wLength);
2260 1.1 augustss
2261 1.1 augustss setup = upipe->u.ctl.setup;
2262 1.1 augustss stat = upipe->u.ctl.stat;
2263 1.1 augustss sqh = upipe->u.ctl.sqh;
2264 1.1 augustss
2265 1.1 augustss /* Set up data transaction */
2266 1.1 augustss if (len != 0) {
2267 1.38 augustss upipe->nexttoggle = 1;
2268 1.73 augustss err = uhci_alloc_std_chain(upipe, sc, len, isread, xfer->flags,
2269 1.73 augustss &xfer->dmabuf, &data, &dataend);
2270 1.63 augustss if (err)
2271 1.63 augustss return (err);
2272 1.55 augustss next = data;
2273 1.55 augustss dataend->link.std = stat;
2274 1.121 augustss dataend->td.td_link = htole32(stat->physaddr | UHCI_PTR_VF | UHCI_PTR_TD);
2275 1.1 augustss } else {
2276 1.1 augustss next = stat;
2277 1.1 augustss }
2278 1.1 augustss upipe->u.ctl.length = len;
2279 1.1 augustss
2280 1.159 augustss memcpy(KERNADDR(&upipe->u.ctl.reqdma, 0), req, sizeof *req);
2281 1.1 augustss
2282 1.42 augustss setup->link.std = next;
2283 1.121 augustss setup->td.td_link = htole32(next->physaddr | UHCI_PTR_VF | UHCI_PTR_TD);
2284 1.88 tsutsui setup->td.td_status = htole32(UHCI_TD_SET_ERRCNT(3) | ls |
2285 1.88 tsutsui UHCI_TD_ACTIVE);
2286 1.88 tsutsui setup->td.td_token = htole32(UHCI_TD_SETUP(sizeof *req, endpt, addr));
2287 1.160 augustss setup->td.td_buffer = htole32(DMAADDR(&upipe->u.ctl.reqdma, 0));
2288 1.42 augustss
2289 1.92 augustss stat->link.std = NULL;
2290 1.88 tsutsui stat->td.td_link = htole32(UHCI_PTR_T);
2291 1.152 augustss stat->td.td_status = htole32(UHCI_TD_SET_ERRCNT(3) | ls |
2292 1.39 augustss UHCI_TD_ACTIVE | UHCI_TD_IOC);
2293 1.152 augustss stat->td.td_token =
2294 1.88 tsutsui htole32(isread ? UHCI_TD_OUT(0, endpt, addr, 1) :
2295 1.88 tsutsui UHCI_TD_IN (0, endpt, addr, 1));
2296 1.88 tsutsui stat->td.td_buffer = htole32(0);
2297 1.1 augustss
2298 1.59 augustss #ifdef UHCI_DEBUG
2299 1.67 augustss if (uhcidebug > 10) {
2300 1.47 augustss DPRINTF(("uhci_device_request: before transfer\n"));
2301 1.41 augustss uhci_dump_tds(setup);
2302 1.1 augustss }
2303 1.1 augustss #endif
2304 1.1 augustss
2305 1.1 augustss /* Set up interrupt info. */
2306 1.63 augustss ii->xfer = xfer;
2307 1.1 augustss ii->stdstart = setup;
2308 1.1 augustss ii->stdend = stat;
2309 1.7 augustss #ifdef DIAGNOSTIC
2310 1.70 augustss if (!ii->isdone) {
2311 1.70 augustss printf("uhci_device_request: not done, ii=%p\n", ii);
2312 1.70 augustss }
2313 1.7 augustss ii->isdone = 0;
2314 1.7 augustss #endif
2315 1.1 augustss
2316 1.42 augustss sqh->elink = setup;
2317 1.121 augustss sqh->qh.qh_elink = htole32(setup->physaddr | UHCI_PTR_TD);
2318 1.1 augustss
2319 1.1 augustss s = splusb();
2320 1.144 augustss if (dev->speed == USB_SPEED_LOW)
2321 1.123 augustss uhci_add_ls_ctrl(sc, sqh);
2322 1.123 augustss else
2323 1.123 augustss uhci_add_hs_ctrl(sc, sqh);
2324 1.92 augustss uhci_add_intr_info(sc, ii);
2325 1.59 augustss #ifdef UHCI_DEBUG
2326 1.1 augustss if (uhcidebug > 12) {
2327 1.1 augustss uhci_soft_td_t *std;
2328 1.1 augustss uhci_soft_qh_t *xqh;
2329 1.13 augustss uhci_soft_qh_t *sxqh;
2330 1.13 augustss int maxqh = 0;
2331 1.1 augustss uhci_physaddr_t link;
2332 1.47 augustss DPRINTF(("uhci_enter_ctl_q: follow from [0]\n"));
2333 1.1 augustss for (std = sc->sc_vframes[0].htd, link = 0;
2334 1.121 augustss (link & UHCI_PTR_QH) == 0;
2335 1.42 augustss std = std->link.std) {
2336 1.88 tsutsui link = le32toh(std->td.td_link);
2337 1.1 augustss uhci_dump_td(std);
2338 1.1 augustss }
2339 1.67 augustss sxqh = (uhci_soft_qh_t *)std;
2340 1.67 augustss uhci_dump_qh(sxqh);
2341 1.67 augustss for (xqh = sxqh;
2342 1.63 augustss xqh != NULL;
2343 1.152 augustss xqh = (maxqh++ == 5 || xqh->hlink == sxqh ||
2344 1.121 augustss xqh->hlink == xqh ? NULL : xqh->hlink)) {
2345 1.1 augustss uhci_dump_qh(xqh);
2346 1.13 augustss }
2347 1.47 augustss DPRINTF(("Enqueued QH:\n"));
2348 1.1 augustss uhci_dump_qh(sqh);
2349 1.42 augustss uhci_dump_tds(sqh->elink);
2350 1.1 augustss }
2351 1.1 augustss #endif
2352 1.63 augustss if (xfer->timeout && !sc->sc_bus.use_polling) {
2353 1.171 tsutsui usb_callout(xfer->timeout_handle, mstohz(xfer->timeout),
2354 1.91 augustss uhci_timeout, ii);
2355 1.13 augustss }
2356 1.92 augustss xfer->status = USBD_IN_PROGRESS;
2357 1.1 augustss splx(s);
2358 1.1 augustss
2359 1.1 augustss return (USBD_NORMAL_COMPLETION);
2360 1.1 augustss }
2361 1.1 augustss
2362 1.16 augustss usbd_status
2363 1.119 augustss uhci_device_isoc_transfer(usbd_xfer_handle xfer)
2364 1.16 augustss {
2365 1.63 augustss usbd_status err;
2366 1.48 augustss
2367 1.63 augustss DPRINTFN(5,("uhci_device_isoc_transfer: xfer=%p\n", xfer));
2368 1.48 augustss
2369 1.48 augustss /* Put it on our queue, */
2370 1.63 augustss err = usb_insert_transfer(xfer);
2371 1.48 augustss
2372 1.48 augustss /* bail out on error, */
2373 1.63 augustss if (err && err != USBD_IN_PROGRESS)
2374 1.63 augustss return (err);
2375 1.48 augustss
2376 1.48 augustss /* XXX should check inuse here */
2377 1.48 augustss
2378 1.48 augustss /* insert into schedule, */
2379 1.63 augustss uhci_device_isoc_enter(xfer);
2380 1.48 augustss
2381 1.102 augustss /* and start if the pipe wasn't running */
2382 1.67 augustss if (!err)
2383 1.63 augustss uhci_device_isoc_start(SIMPLEQ_FIRST(&xfer->pipe->queue));
2384 1.48 augustss
2385 1.63 augustss return (err);
2386 1.48 augustss }
2387 1.48 augustss
2388 1.48 augustss void
2389 1.119 augustss uhci_device_isoc_enter(usbd_xfer_handle xfer)
2390 1.48 augustss {
2391 1.63 augustss struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->pipe;
2392 1.16 augustss usbd_device_handle dev = upipe->pipe.device;
2393 1.216 drochner uhci_softc_t *sc = dev->bus->hci_private;
2394 1.48 augustss struct iso *iso = &upipe->u.iso;
2395 1.152 augustss uhci_soft_td_t *std;
2396 1.48 augustss u_int32_t buf, len, status;
2397 1.48 augustss int s, i, next, nframes;
2398 1.48 augustss
2399 1.63 augustss DPRINTFN(5,("uhci_device_isoc_enter: used=%d next=%d xfer=%p "
2400 1.48 augustss "nframes=%d\n",
2401 1.63 augustss iso->inuse, iso->next, xfer, xfer->nframes));
2402 1.48 augustss
2403 1.82 augustss if (sc->sc_dying)
2404 1.82 augustss return;
2405 1.82 augustss
2406 1.63 augustss if (xfer->status == USBD_IN_PROGRESS) {
2407 1.48 augustss /* This request has already been entered into the frame list */
2408 1.96 augustss printf("uhci_device_isoc_enter: xfer=%p in frame list\n", xfer);
2409 1.68 augustss /* XXX */
2410 1.48 augustss }
2411 1.48 augustss
2412 1.48 augustss #ifdef DIAGNOSTIC
2413 1.48 augustss if (iso->inuse >= UHCI_VFRAMELIST_COUNT)
2414 1.48 augustss printf("uhci_device_isoc_enter: overflow!\n");
2415 1.19 augustss #endif
2416 1.16 augustss
2417 1.48 augustss next = iso->next;
2418 1.48 augustss if (next == -1) {
2419 1.48 augustss /* Not in use yet, schedule it a few frames ahead. */
2420 1.48 augustss next = (UREAD2(sc, UHCI_FRNUM) + 3) % UHCI_VFRAMELIST_COUNT;
2421 1.48 augustss DPRINTFN(2,("uhci_device_isoc_enter: start next=%d\n", next));
2422 1.48 augustss }
2423 1.48 augustss
2424 1.63 augustss xfer->status = USBD_IN_PROGRESS;
2425 1.92 augustss UXFER(xfer)->curframe = next;
2426 1.48 augustss
2427 1.160 augustss buf = DMAADDR(&xfer->dmabuf, 0);
2428 1.88 tsutsui status = UHCI_TD_ZERO_ACTLEN(UHCI_TD_SET_ERRCNT(0) |
2429 1.88 tsutsui UHCI_TD_ACTIVE |
2430 1.88 tsutsui UHCI_TD_IOS);
2431 1.63 augustss nframes = xfer->nframes;
2432 1.48 augustss s = splusb();
2433 1.48 augustss for (i = 0; i < nframes; i++) {
2434 1.48 augustss std = iso->stds[next];
2435 1.48 augustss if (++next >= UHCI_VFRAMELIST_COUNT)
2436 1.48 augustss next = 0;
2437 1.63 augustss len = xfer->frlengths[i];
2438 1.88 tsutsui std->td.td_buffer = htole32(buf);
2439 1.48 augustss if (i == nframes - 1)
2440 1.88 tsutsui status |= UHCI_TD_IOC;
2441 1.88 tsutsui std->td.td_status = htole32(status);
2442 1.88 tsutsui std->td.td_token &= htole32(~UHCI_TD_MAXLEN_MASK);
2443 1.88 tsutsui std->td.td_token |= htole32(UHCI_TD_SET_MAXLEN(len));
2444 1.59 augustss #ifdef UHCI_DEBUG
2445 1.48 augustss if (uhcidebug > 5) {
2446 1.48 augustss DPRINTFN(5,("uhci_device_isoc_enter: TD %d\n", i));
2447 1.48 augustss uhci_dump_td(std);
2448 1.48 augustss }
2449 1.48 augustss #endif
2450 1.48 augustss buf += len;
2451 1.48 augustss }
2452 1.48 augustss iso->next = next;
2453 1.63 augustss iso->inuse += xfer->nframes;
2454 1.16 augustss
2455 1.48 augustss splx(s);
2456 1.16 augustss }
2457 1.16 augustss
2458 1.16 augustss usbd_status
2459 1.119 augustss uhci_device_isoc_start(usbd_xfer_handle xfer)
2460 1.16 augustss {
2461 1.63 augustss struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->pipe;
2462 1.216 drochner uhci_softc_t *sc = upipe->pipe.device->bus->hci_private;
2463 1.92 augustss uhci_intr_info_t *ii = &UXFER(xfer)->iinfo;
2464 1.48 augustss uhci_soft_td_t *end;
2465 1.48 augustss int s, i;
2466 1.48 augustss
2467 1.96 augustss DPRINTFN(5,("uhci_device_isoc_start: xfer=%p\n", xfer));
2468 1.96 augustss
2469 1.82 augustss if (sc->sc_dying)
2470 1.82 augustss return (USBD_IOERROR);
2471 1.82 augustss
2472 1.48 augustss #ifdef DIAGNOSTIC
2473 1.63 augustss if (xfer->status != USBD_IN_PROGRESS)
2474 1.63 augustss printf("uhci_device_isoc_start: not in progress %p\n", xfer);
2475 1.48 augustss #endif
2476 1.48 augustss
2477 1.48 augustss /* Find the last TD */
2478 1.92 augustss i = UXFER(xfer)->curframe + xfer->nframes;
2479 1.48 augustss if (i >= UHCI_VFRAMELIST_COUNT)
2480 1.48 augustss i -= UHCI_VFRAMELIST_COUNT;
2481 1.48 augustss end = upipe->u.iso.stds[i];
2482 1.48 augustss
2483 1.96 augustss #ifdef DIAGNOSTIC
2484 1.96 augustss if (end == NULL) {
2485 1.96 augustss printf("uhci_device_isoc_start: end == NULL\n");
2486 1.96 augustss return (USBD_INVAL);
2487 1.96 augustss }
2488 1.96 augustss #endif
2489 1.96 augustss
2490 1.48 augustss s = splusb();
2491 1.152 augustss
2492 1.48 augustss /* Set up interrupt info. */
2493 1.63 augustss ii->xfer = xfer;
2494 1.48 augustss ii->stdstart = end;
2495 1.48 augustss ii->stdend = end;
2496 1.48 augustss #ifdef DIAGNOSTIC
2497 1.102 augustss if (!ii->isdone)
2498 1.70 augustss printf("uhci_device_isoc_start: not done, ii=%p\n", ii);
2499 1.48 augustss ii->isdone = 0;
2500 1.48 augustss #endif
2501 1.92 augustss uhci_add_intr_info(sc, ii);
2502 1.152 augustss
2503 1.48 augustss splx(s);
2504 1.48 augustss
2505 1.48 augustss return (USBD_IN_PROGRESS);
2506 1.16 augustss }
2507 1.16 augustss
2508 1.16 augustss void
2509 1.119 augustss uhci_device_isoc_abort(usbd_xfer_handle xfer)
2510 1.16 augustss {
2511 1.63 augustss struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->pipe;
2512 1.48 augustss uhci_soft_td_t **stds = upipe->u.iso.stds;
2513 1.48 augustss uhci_soft_td_t *std;
2514 1.92 augustss int i, n, s, nframes, maxlen, len;
2515 1.92 augustss
2516 1.92 augustss s = splusb();
2517 1.92 augustss
2518 1.92 augustss /* Transfer is already done. */
2519 1.152 augustss if (xfer->status != USBD_NOT_STARTED &&
2520 1.92 augustss xfer->status != USBD_IN_PROGRESS) {
2521 1.92 augustss splx(s);
2522 1.92 augustss return;
2523 1.92 augustss }
2524 1.48 augustss
2525 1.92 augustss /* Give xfer the requested abort code. */
2526 1.63 augustss xfer->status = USBD_CANCELLED;
2527 1.48 augustss
2528 1.48 augustss /* make hardware ignore it, */
2529 1.63 augustss nframes = xfer->nframes;
2530 1.92 augustss n = UXFER(xfer)->curframe;
2531 1.92 augustss maxlen = 0;
2532 1.48 augustss for (i = 0; i < nframes; i++) {
2533 1.48 augustss std = stds[n];
2534 1.88 tsutsui std->td.td_status &= htole32(~(UHCI_TD_ACTIVE | UHCI_TD_IOC));
2535 1.130 tsutsui len = UHCI_TD_GET_MAXLEN(le32toh(std->td.td_token));
2536 1.92 augustss if (len > maxlen)
2537 1.92 augustss maxlen = len;
2538 1.48 augustss if (++n >= UHCI_VFRAMELIST_COUNT)
2539 1.48 augustss n = 0;
2540 1.48 augustss }
2541 1.48 augustss
2542 1.92 augustss /* and wait until we are sure the hardware has finished. */
2543 1.92 augustss delay(maxlen);
2544 1.92 augustss
2545 1.96 augustss #ifdef DIAGNOSTIC
2546 1.96 augustss UXFER(xfer)->iinfo.isdone = 1;
2547 1.96 augustss #endif
2548 1.92 augustss /* Run callback and remove from interrupt list. */
2549 1.92 augustss usb_transfer_complete(xfer);
2550 1.48 augustss
2551 1.92 augustss splx(s);
2552 1.16 augustss }
2553 1.16 augustss
2554 1.16 augustss void
2555 1.119 augustss uhci_device_isoc_close(usbd_pipe_handle pipe)
2556 1.16 augustss {
2557 1.16 augustss struct uhci_pipe *upipe = (struct uhci_pipe *)pipe;
2558 1.16 augustss usbd_device_handle dev = upipe->pipe.device;
2559 1.216 drochner uhci_softc_t *sc = dev->bus->hci_private;
2560 1.48 augustss uhci_soft_td_t *std, *vstd;
2561 1.16 augustss struct iso *iso;
2562 1.92 augustss int i, s;
2563 1.16 augustss
2564 1.16 augustss /*
2565 1.16 augustss * Make sure all TDs are marked as inactive.
2566 1.16 augustss * Wait for completion.
2567 1.16 augustss * Unschedule.
2568 1.16 augustss * Deallocate.
2569 1.16 augustss */
2570 1.16 augustss iso = &upipe->u.iso;
2571 1.16 augustss
2572 1.16 augustss for (i = 0; i < UHCI_VFRAMELIST_COUNT; i++)
2573 1.88 tsutsui iso->stds[i]->td.td_status &= htole32(~UHCI_TD_ACTIVE);
2574 1.20 augustss usb_delay_ms(&sc->sc_bus, 2); /* wait for completion */
2575 1.16 augustss
2576 1.92 augustss s = splusb();
2577 1.16 augustss for (i = 0; i < UHCI_VFRAMELIST_COUNT; i++) {
2578 1.16 augustss std = iso->stds[i];
2579 1.48 augustss for (vstd = sc->sc_vframes[i].htd;
2580 1.67 augustss vstd != NULL && vstd->link.std != std;
2581 1.42 augustss vstd = vstd->link.std)
2582 1.16 augustss ;
2583 1.67 augustss if (vstd == NULL) {
2584 1.16 augustss /*panic*/
2585 1.16 augustss printf("uhci_device_isoc_close: %p not found\n", std);
2586 1.92 augustss splx(s);
2587 1.16 augustss return;
2588 1.16 augustss }
2589 1.42 augustss vstd->link = std->link;
2590 1.42 augustss vstd->td.td_link = std->td.td_link;
2591 1.16 augustss uhci_free_std(sc, std);
2592 1.16 augustss }
2593 1.92 augustss splx(s);
2594 1.16 augustss
2595 1.31 augustss free(iso->stds, M_USBHC);
2596 1.16 augustss }
2597 1.16 augustss
2598 1.16 augustss usbd_status
2599 1.119 augustss uhci_setup_isoc(usbd_pipe_handle pipe)
2600 1.16 augustss {
2601 1.16 augustss struct uhci_pipe *upipe = (struct uhci_pipe *)pipe;
2602 1.16 augustss usbd_device_handle dev = upipe->pipe.device;
2603 1.216 drochner uhci_softc_t *sc = dev->bus->hci_private;
2604 1.16 augustss int addr = upipe->pipe.device->address;
2605 1.16 augustss int endpt = upipe->pipe.endpoint->edesc->bEndpointAddress;
2606 1.45 augustss int rd = UE_GET_DIR(endpt) == UE_DIR_IN;
2607 1.48 augustss uhci_soft_td_t *std, *vstd;
2608 1.48 augustss u_int32_t token;
2609 1.16 augustss struct iso *iso;
2610 1.92 augustss int i, s;
2611 1.16 augustss
2612 1.16 augustss iso = &upipe->u.iso;
2613 1.16 augustss iso->stds = malloc(UHCI_VFRAMELIST_COUNT * sizeof (uhci_soft_td_t *),
2614 1.31 augustss M_USBHC, M_WAITOK);
2615 1.16 augustss
2616 1.88 tsutsui token = rd ? UHCI_TD_IN (0, endpt, addr, 0) :
2617 1.88 tsutsui UHCI_TD_OUT(0, endpt, addr, 0);
2618 1.16 augustss
2619 1.48 augustss /* Allocate the TDs and mark as inactive; */
2620 1.16 augustss for (i = 0; i < UHCI_VFRAMELIST_COUNT; i++) {
2621 1.48 augustss std = uhci_alloc_std(sc);
2622 1.48 augustss if (std == 0)
2623 1.48 augustss goto bad;
2624 1.88 tsutsui std->td.td_status = htole32(UHCI_TD_IOS); /* iso, inactive */
2625 1.88 tsutsui std->td.td_token = htole32(token);
2626 1.48 augustss iso->stds[i] = std;
2627 1.16 augustss }
2628 1.16 augustss
2629 1.48 augustss /* Insert TDs into schedule. */
2630 1.92 augustss s = splusb();
2631 1.16 augustss for (i = 0; i < UHCI_VFRAMELIST_COUNT; i++) {
2632 1.16 augustss std = iso->stds[i];
2633 1.48 augustss vstd = sc->sc_vframes[i].htd;
2634 1.42 augustss std->link = vstd->link;
2635 1.42 augustss std->td.td_link = vstd->td.td_link;
2636 1.42 augustss vstd->link.std = std;
2637 1.121 augustss vstd->td.td_link = htole32(std->physaddr | UHCI_PTR_TD);
2638 1.16 augustss }
2639 1.92 augustss splx(s);
2640 1.16 augustss
2641 1.48 augustss iso->next = -1;
2642 1.48 augustss iso->inuse = 0;
2643 1.48 augustss
2644 1.16 augustss return (USBD_NORMAL_COMPLETION);
2645 1.16 augustss
2646 1.48 augustss bad:
2647 1.16 augustss while (--i >= 0)
2648 1.16 augustss uhci_free_std(sc, iso->stds[i]);
2649 1.31 augustss free(iso->stds, M_USBHC);
2650 1.16 augustss return (USBD_NOMEM);
2651 1.16 augustss }
2652 1.16 augustss
2653 1.16 augustss void
2654 1.119 augustss uhci_device_isoc_done(usbd_xfer_handle xfer)
2655 1.16 augustss {
2656 1.92 augustss uhci_intr_info_t *ii = &UXFER(xfer)->iinfo;
2657 1.48 augustss
2658 1.197 gdamore DPRINTFN(4, ("uhci_isoc_done: length=%d, busy_free=0x%08x\n",
2659 1.197 gdamore xfer->actlen, xfer->busy_free));
2660 1.93 augustss
2661 1.96 augustss if (ii->xfer != xfer)
2662 1.96 augustss /* Not on interrupt list, ignore it. */
2663 1.170 augustss return;
2664 1.170 augustss
2665 1.170 augustss if (!uhci_active_intr_info(ii))
2666 1.96 augustss return;
2667 1.96 augustss
2668 1.93 augustss #ifdef DIAGNOSTIC
2669 1.93 augustss if (ii->stdend == NULL) {
2670 1.93 augustss printf("uhci_device_isoc_done: xfer=%p stdend==NULL\n", xfer);
2671 1.93 augustss #ifdef UHCI_DEBUG
2672 1.93 augustss uhci_dump_ii(ii);
2673 1.93 augustss #endif
2674 1.93 augustss return;
2675 1.93 augustss }
2676 1.93 augustss #endif
2677 1.48 augustss
2678 1.48 augustss /* Turn off the interrupt since it is active even if the TD is not. */
2679 1.88 tsutsui ii->stdend->td.td_status &= htole32(~UHCI_TD_IOC);
2680 1.48 augustss
2681 1.92 augustss uhci_del_intr_info(ii); /* remove from active list */
2682 1.16 augustss }
2683 1.16 augustss
2684 1.1 augustss void
2685 1.119 augustss uhci_device_intr_done(usbd_xfer_handle xfer)
2686 1.1 augustss {
2687 1.92 augustss uhci_intr_info_t *ii = &UXFER(xfer)->iinfo;
2688 1.1 augustss uhci_softc_t *sc = ii->sc;
2689 1.63 augustss struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->pipe;
2690 1.1 augustss uhci_soft_qh_t *sqh;
2691 1.1 augustss int i, npoll;
2692 1.1 augustss
2693 1.173 gson DPRINTFN(5, ("uhci_device_intr_done: length=%d\n", xfer->actlen));
2694 1.1 augustss
2695 1.1 augustss npoll = upipe->u.intr.npoll;
2696 1.1 augustss for(i = 0; i < npoll; i++) {
2697 1.1 augustss sqh = upipe->u.intr.qhs[i];
2698 1.121 augustss sqh->elink = NULL;
2699 1.88 tsutsui sqh->qh.qh_elink = htole32(UHCI_PTR_T);
2700 1.1 augustss }
2701 1.149 augustss uhci_free_std_chain(sc, ii->stdstart, NULL);
2702 1.1 augustss
2703 1.1 augustss /* XXX Wasteful. */
2704 1.63 augustss if (xfer->pipe->repeat) {
2705 1.55 augustss uhci_soft_td_t *data, *dataend;
2706 1.1 augustss
2707 1.92 augustss DPRINTFN(5,("uhci_device_intr_done: requeing\n"));
2708 1.92 augustss
2709 1.1 augustss /* This alloc cannot fail since we freed the chain above. */
2710 1.221 jmcneill uhci_alloc_std_chain(upipe, sc, xfer->length,
2711 1.221 jmcneill upipe->u.intr.isread, xfer->flags,
2712 1.63 augustss &xfer->dmabuf, &data, &dataend);
2713 1.88 tsutsui dataend->td.td_status |= htole32(UHCI_TD_IOC);
2714 1.1 augustss
2715 1.59 augustss #ifdef UHCI_DEBUG
2716 1.1 augustss if (uhcidebug > 10) {
2717 1.55 augustss DPRINTF(("uhci_device_intr_done: data(1)\n"));
2718 1.55 augustss uhci_dump_tds(data);
2719 1.1 augustss uhci_dump_qh(upipe->u.intr.qhs[0]);
2720 1.1 augustss }
2721 1.1 augustss #endif
2722 1.1 augustss
2723 1.55 augustss ii->stdstart = data;
2724 1.55 augustss ii->stdend = dataend;
2725 1.7 augustss #ifdef DIAGNOSTIC
2726 1.70 augustss if (!ii->isdone) {
2727 1.70 augustss printf("uhci_device_intr_done: not done, ii=%p\n", ii);
2728 1.70 augustss }
2729 1.7 augustss ii->isdone = 0;
2730 1.7 augustss #endif
2731 1.1 augustss for (i = 0; i < npoll; i++) {
2732 1.1 augustss sqh = upipe->u.intr.qhs[i];
2733 1.55 augustss sqh->elink = data;
2734 1.121 augustss sqh->qh.qh_elink = htole32(data->physaddr | UHCI_PTR_TD);
2735 1.1 augustss }
2736 1.92 augustss xfer->status = USBD_IN_PROGRESS;
2737 1.92 augustss /* The ii is already on the examined list, just leave it. */
2738 1.1 augustss } else {
2739 1.92 augustss DPRINTFN(5,("uhci_device_intr_done: removing\n"));
2740 1.169 augustss if (uhci_active_intr_info(ii))
2741 1.169 augustss uhci_del_intr_info(ii);
2742 1.1 augustss }
2743 1.1 augustss }
2744 1.1 augustss
2745 1.1 augustss /* Deallocate request data structures */
2746 1.1 augustss void
2747 1.119 augustss uhci_device_ctrl_done(usbd_xfer_handle xfer)
2748 1.1 augustss {
2749 1.92 augustss uhci_intr_info_t *ii = &UXFER(xfer)->iinfo;
2750 1.1 augustss uhci_softc_t *sc = ii->sc;
2751 1.63 augustss struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->pipe;
2752 1.1 augustss
2753 1.7 augustss #ifdef DIAGNOSTIC
2754 1.63 augustss if (!(xfer->rqflags & URQ_REQUEST))
2755 1.173 gson panic("uhci_device_ctrl_done: not a request");
2756 1.7 augustss #endif
2757 1.1 augustss
2758 1.169 augustss if (!uhci_active_intr_info(ii))
2759 1.169 augustss return;
2760 1.169 augustss
2761 1.92 augustss uhci_del_intr_info(ii); /* remove from active list */
2762 1.1 augustss
2763 1.144 augustss if (upipe->pipe.device->speed == USB_SPEED_LOW)
2764 1.123 augustss uhci_remove_ls_ctrl(sc, upipe->u.ctl.sqh);
2765 1.123 augustss else
2766 1.123 augustss uhci_remove_hs_ctrl(sc, upipe->u.ctl.sqh);
2767 1.1 augustss
2768 1.49 augustss if (upipe->u.ctl.length != 0)
2769 1.42 augustss uhci_free_std_chain(sc, ii->stdstart->link.std, ii->stdend);
2770 1.49 augustss
2771 1.173 gson DPRINTFN(5, ("uhci_device_ctrl_done: length=%d\n", xfer->actlen));
2772 1.1 augustss }
2773 1.1 augustss
2774 1.1 augustss /* Deallocate request data structures */
2775 1.1 augustss void
2776 1.119 augustss uhci_device_bulk_done(usbd_xfer_handle xfer)
2777 1.1 augustss {
2778 1.92 augustss uhci_intr_info_t *ii = &UXFER(xfer)->iinfo;
2779 1.1 augustss uhci_softc_t *sc = ii->sc;
2780 1.63 augustss struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->pipe;
2781 1.169 augustss
2782 1.173 gson DPRINTFN(5,("uhci_device_bulk_done: xfer=%p ii=%p sc=%p upipe=%p\n",
2783 1.169 augustss xfer, ii, sc, upipe));
2784 1.169 augustss
2785 1.169 augustss if (!uhci_active_intr_info(ii))
2786 1.169 augustss return;
2787 1.1 augustss
2788 1.92 augustss uhci_del_intr_info(ii); /* remove from active list */
2789 1.1 augustss
2790 1.1 augustss uhci_remove_bulk(sc, upipe->u.bulk.sqh);
2791 1.32 augustss
2792 1.149 augustss uhci_free_std_chain(sc, ii->stdstart, NULL);
2793 1.32 augustss
2794 1.173 gson DPRINTFN(5, ("uhci_device_bulk_done: length=%d\n", xfer->actlen));
2795 1.1 augustss }
2796 1.1 augustss
2797 1.1 augustss /* Add interrupt QH, called with vflock. */
2798 1.1 augustss void
2799 1.119 augustss uhci_add_intr(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
2800 1.1 augustss {
2801 1.92 augustss struct uhci_vframe *vf = &sc->sc_vframes[sqh->pos];
2802 1.42 augustss uhci_soft_qh_t *eqh;
2803 1.1 augustss
2804 1.92 augustss DPRINTFN(4, ("uhci_add_intr: n=%d sqh=%p\n", sqh->pos, sqh));
2805 1.92 augustss
2806 1.42 augustss eqh = vf->eqh;
2807 1.42 augustss sqh->hlink = eqh->hlink;
2808 1.42 augustss sqh->qh.qh_hlink = eqh->qh.qh_hlink;
2809 1.42 augustss eqh->hlink = sqh;
2810 1.121 augustss eqh->qh.qh_hlink = htole32(sqh->physaddr | UHCI_PTR_QH);
2811 1.1 augustss vf->eqh = sqh;
2812 1.1 augustss vf->bandwidth++;
2813 1.1 augustss }
2814 1.1 augustss
2815 1.119 augustss /* Remove interrupt QH. */
2816 1.1 augustss void
2817 1.119 augustss uhci_remove_intr(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
2818 1.1 augustss {
2819 1.92 augustss struct uhci_vframe *vf = &sc->sc_vframes[sqh->pos];
2820 1.1 augustss uhci_soft_qh_t *pqh;
2821 1.1 augustss
2822 1.92 augustss DPRINTFN(4, ("uhci_remove_intr: n=%d sqh=%p\n", sqh->pos, sqh));
2823 1.1 augustss
2824 1.124 augustss /* See comment in uhci_remove_ctrl() */
2825 1.124 augustss if (!(sqh->qh.qh_elink & htole32(UHCI_PTR_T))) {
2826 1.124 augustss sqh->qh.qh_elink = htole32(UHCI_PTR_T);
2827 1.124 augustss delay(UHCI_QH_REMOVE_DELAY);
2828 1.124 augustss }
2829 1.124 augustss
2830 1.92 augustss pqh = uhci_find_prev_qh(vf->hqh, sqh);
2831 1.42 augustss pqh->hlink = sqh->hlink;
2832 1.42 augustss pqh->qh.qh_hlink = sqh->qh.qh_hlink;
2833 1.124 augustss delay(UHCI_QH_REMOVE_DELAY);
2834 1.1 augustss if (vf->eqh == sqh)
2835 1.1 augustss vf->eqh = pqh;
2836 1.1 augustss vf->bandwidth--;
2837 1.1 augustss }
2838 1.1 augustss
2839 1.1 augustss usbd_status
2840 1.119 augustss uhci_device_setintr(uhci_softc_t *sc, struct uhci_pipe *upipe, int ival)
2841 1.1 augustss {
2842 1.1 augustss uhci_soft_qh_t *sqh;
2843 1.1 augustss int i, npoll, s;
2844 1.1 augustss u_int bestbw, bw, bestoffs, offs;
2845 1.1 augustss
2846 1.173 gson DPRINTFN(2, ("uhci_device_setintr: pipe=%p\n", upipe));
2847 1.1 augustss if (ival == 0) {
2848 1.173 gson printf("uhci_device_setintr: 0 interval\n");
2849 1.1 augustss return (USBD_INVAL);
2850 1.1 augustss }
2851 1.1 augustss
2852 1.1 augustss if (ival > UHCI_VFRAMELIST_COUNT)
2853 1.1 augustss ival = UHCI_VFRAMELIST_COUNT;
2854 1.1 augustss npoll = (UHCI_VFRAMELIST_COUNT + ival - 1) / ival;
2855 1.173 gson DPRINTFN(2, ("uhci_device_setintr: ival=%d npoll=%d\n", ival, npoll));
2856 1.1 augustss
2857 1.1 augustss upipe->u.intr.npoll = npoll;
2858 1.152 augustss upipe->u.intr.qhs =
2859 1.31 augustss malloc(npoll * sizeof(uhci_soft_qh_t *), M_USBHC, M_WAITOK);
2860 1.1 augustss
2861 1.152 augustss /*
2862 1.1 augustss * Figure out which offset in the schedule that has most
2863 1.1 augustss * bandwidth left over.
2864 1.1 augustss */
2865 1.1 augustss #define MOD(i) ((i) & (UHCI_VFRAMELIST_COUNT-1))
2866 1.1 augustss for (bestoffs = offs = 0, bestbw = ~0; offs < ival; offs++) {
2867 1.1 augustss for (bw = i = 0; i < npoll; i++)
2868 1.1 augustss bw += sc->sc_vframes[MOD(i * ival + offs)].bandwidth;
2869 1.1 augustss if (bw < bestbw) {
2870 1.1 augustss bestbw = bw;
2871 1.1 augustss bestoffs = offs;
2872 1.1 augustss }
2873 1.1 augustss }
2874 1.173 gson DPRINTFN(1, ("uhci_device_setintr: bw=%d offs=%d\n", bestbw, bestoffs));
2875 1.1 augustss
2876 1.1 augustss for(i = 0; i < npoll; i++) {
2877 1.1 augustss upipe->u.intr.qhs[i] = sqh = uhci_alloc_sqh(sc);
2878 1.121 augustss sqh->elink = NULL;
2879 1.88 tsutsui sqh->qh.qh_elink = htole32(UHCI_PTR_T);
2880 1.1 augustss sqh->pos = MOD(i * ival + bestoffs);
2881 1.1 augustss }
2882 1.1 augustss #undef MOD
2883 1.1 augustss
2884 1.1 augustss s = splusb();
2885 1.1 augustss /* Enter QHs into the controller data structures. */
2886 1.1 augustss for(i = 0; i < npoll; i++)
2887 1.92 augustss uhci_add_intr(sc, upipe->u.intr.qhs[i]);
2888 1.92 augustss splx(s);
2889 1.1 augustss
2890 1.173 gson DPRINTFN(5, ("uhci_device_setintr: returns %p\n", upipe));
2891 1.1 augustss return (USBD_NORMAL_COMPLETION);
2892 1.1 augustss }
2893 1.1 augustss
2894 1.1 augustss /* Open a new pipe. */
2895 1.1 augustss usbd_status
2896 1.119 augustss uhci_open(usbd_pipe_handle pipe)
2897 1.1 augustss {
2898 1.216 drochner uhci_softc_t *sc = pipe->device->bus->hci_private;
2899 1.1 augustss struct uhci_pipe *upipe = (struct uhci_pipe *)pipe;
2900 1.1 augustss usb_endpoint_descriptor_t *ed = pipe->endpoint->edesc;
2901 1.63 augustss usbd_status err;
2902 1.79 augustss int ival;
2903 1.1 augustss
2904 1.1 augustss DPRINTFN(1, ("uhci_open: pipe=%p, addr=%d, endpt=%d (%d)\n",
2905 1.152 augustss pipe, pipe->device->address,
2906 1.1 augustss ed->bEndpointAddress, sc->sc_addr));
2907 1.92 augustss
2908 1.92 augustss upipe->aborting = 0;
2909 1.92 augustss upipe->nexttoggle = 0;
2910 1.92 augustss
2911 1.1 augustss if (pipe->device->address == sc->sc_addr) {
2912 1.1 augustss switch (ed->bEndpointAddress) {
2913 1.1 augustss case USB_CONTROL_ENDPOINT:
2914 1.1 augustss pipe->methods = &uhci_root_ctrl_methods;
2915 1.1 augustss break;
2916 1.45 augustss case UE_DIR_IN | UHCI_INTR_ENDPT:
2917 1.1 augustss pipe->methods = &uhci_root_intr_methods;
2918 1.1 augustss break;
2919 1.1 augustss default:
2920 1.1 augustss return (USBD_INVAL);
2921 1.1 augustss }
2922 1.1 augustss } else {
2923 1.1 augustss switch (ed->bmAttributes & UE_XFERTYPE) {
2924 1.1 augustss case UE_CONTROL:
2925 1.1 augustss pipe->methods = &uhci_device_ctrl_methods;
2926 1.1 augustss upipe->u.ctl.sqh = uhci_alloc_sqh(sc);
2927 1.63 augustss if (upipe->u.ctl.sqh == NULL)
2928 1.5 augustss goto bad;
2929 1.1 augustss upipe->u.ctl.setup = uhci_alloc_std(sc);
2930 1.63 augustss if (upipe->u.ctl.setup == NULL) {
2931 1.5 augustss uhci_free_sqh(sc, upipe->u.ctl.sqh);
2932 1.5 augustss goto bad;
2933 1.5 augustss }
2934 1.1 augustss upipe->u.ctl.stat = uhci_alloc_std(sc);
2935 1.63 augustss if (upipe->u.ctl.stat == NULL) {
2936 1.5 augustss uhci_free_sqh(sc, upipe->u.ctl.sqh);
2937 1.5 augustss uhci_free_std(sc, upipe->u.ctl.setup);
2938 1.5 augustss goto bad;
2939 1.5 augustss }
2940 1.152 augustss err = usb_allocmem(&sc->sc_bus,
2941 1.152 augustss sizeof(usb_device_request_t),
2942 1.63 augustss 0, &upipe->u.ctl.reqdma);
2943 1.63 augustss if (err) {
2944 1.5 augustss uhci_free_sqh(sc, upipe->u.ctl.sqh);
2945 1.5 augustss uhci_free_std(sc, upipe->u.ctl.setup);
2946 1.5 augustss uhci_free_std(sc, upipe->u.ctl.stat);
2947 1.5 augustss goto bad;
2948 1.5 augustss }
2949 1.1 augustss break;
2950 1.1 augustss case UE_INTERRUPT:
2951 1.1 augustss pipe->methods = &uhci_device_intr_methods;
2952 1.79 augustss ival = pipe->interval;
2953 1.79 augustss if (ival == USBD_DEFAULT_INTERVAL)
2954 1.79 augustss ival = ed->bInterval;
2955 1.80 augustss return (uhci_device_setintr(sc, upipe, ival));
2956 1.1 augustss case UE_ISOCHRONOUS:
2957 1.16 augustss pipe->methods = &uhci_device_isoc_methods;
2958 1.48 augustss return (uhci_setup_isoc(pipe));
2959 1.1 augustss case UE_BULK:
2960 1.1 augustss pipe->methods = &uhci_device_bulk_methods;
2961 1.1 augustss upipe->u.bulk.sqh = uhci_alloc_sqh(sc);
2962 1.63 augustss if (upipe->u.bulk.sqh == NULL)
2963 1.5 augustss goto bad;
2964 1.1 augustss break;
2965 1.1 augustss }
2966 1.1 augustss }
2967 1.1 augustss return (USBD_NORMAL_COMPLETION);
2968 1.5 augustss
2969 1.5 augustss bad:
2970 1.5 augustss return (USBD_NOMEM);
2971 1.1 augustss }
2972 1.1 augustss
2973 1.1 augustss /*
2974 1.1 augustss * Data structures and routines to emulate the root hub.
2975 1.1 augustss */
2976 1.1 augustss usb_device_descriptor_t uhci_devd = {
2977 1.1 augustss USB_DEVICE_DESCRIPTOR_SIZE,
2978 1.1 augustss UDESC_DEVICE, /* type */
2979 1.1 augustss {0x00, 0x01}, /* USB version */
2980 1.87 augustss UDCLASS_HUB, /* class */
2981 1.87 augustss UDSUBCLASS_HUB, /* subclass */
2982 1.144 augustss UDPROTO_FSHUB, /* protocol */
2983 1.1 augustss 64, /* max packet */
2984 1.1 augustss {0},{0},{0x00,0x01}, /* device id */
2985 1.1 augustss 1,2,0, /* string indicies */
2986 1.1 augustss 1 /* # of configurations */
2987 1.1 augustss };
2988 1.1 augustss
2989 1.208 drochner const usb_config_descriptor_t uhci_confd = {
2990 1.1 augustss USB_CONFIG_DESCRIPTOR_SIZE,
2991 1.1 augustss UDESC_CONFIG,
2992 1.1 augustss {USB_CONFIG_DESCRIPTOR_SIZE +
2993 1.1 augustss USB_INTERFACE_DESCRIPTOR_SIZE +
2994 1.1 augustss USB_ENDPOINT_DESCRIPTOR_SIZE},
2995 1.1 augustss 1,
2996 1.1 augustss 1,
2997 1.1 augustss 0,
2998 1.206 drochner UC_ATTR_MBO | UC_SELF_POWERED,
2999 1.1 augustss 0 /* max power */
3000 1.1 augustss };
3001 1.1 augustss
3002 1.208 drochner const usb_interface_descriptor_t uhci_ifcd = {
3003 1.1 augustss USB_INTERFACE_DESCRIPTOR_SIZE,
3004 1.1 augustss UDESC_INTERFACE,
3005 1.1 augustss 0,
3006 1.1 augustss 0,
3007 1.1 augustss 1,
3008 1.87 augustss UICLASS_HUB,
3009 1.87 augustss UISUBCLASS_HUB,
3010 1.144 augustss UIPROTO_FSHUB,
3011 1.1 augustss 0
3012 1.1 augustss };
3013 1.1 augustss
3014 1.208 drochner const usb_endpoint_descriptor_t uhci_endpd = {
3015 1.1 augustss USB_ENDPOINT_DESCRIPTOR_SIZE,
3016 1.1 augustss UDESC_ENDPOINT,
3017 1.45 augustss UE_DIR_IN | UHCI_INTR_ENDPT,
3018 1.1 augustss UE_INTERRUPT,
3019 1.1 augustss {8},
3020 1.1 augustss 255
3021 1.1 augustss };
3022 1.1 augustss
3023 1.208 drochner const usb_hub_descriptor_t uhci_hubd_piix = {
3024 1.1 augustss USB_HUB_DESCRIPTOR_SIZE,
3025 1.1 augustss UDESC_HUB,
3026 1.1 augustss 2,
3027 1.1 augustss { UHD_PWR_NO_SWITCH | UHD_OC_INDIVIDUAL, 0 },
3028 1.1 augustss 50, /* power on to power good */
3029 1.1 augustss 0,
3030 1.1 augustss { 0x00 }, /* both ports are removable */
3031 1.199 christos { 0 },
3032 1.1 augustss };
3033 1.1 augustss
3034 1.1 augustss /*
3035 1.166 dsainty * The USB hub protocol requires that SET_FEATURE(PORT_RESET) also
3036 1.166 dsainty * enables the port, and also states that SET_FEATURE(PORT_ENABLE)
3037 1.166 dsainty * should not be used by the USB subsystem. As we cannot issue a
3038 1.166 dsainty * SET_FEATURE(PORT_ENABLE) externally, we must ensure that the port
3039 1.166 dsainty * will be enabled as part of the reset.
3040 1.166 dsainty *
3041 1.166 dsainty * On the VT83C572, the port cannot be successfully enabled until the
3042 1.166 dsainty * outstanding "port enable change" and "connection status change"
3043 1.166 dsainty * events have been reset.
3044 1.166 dsainty */
3045 1.166 dsainty Static usbd_status
3046 1.166 dsainty uhci_portreset(uhci_softc_t *sc, int index)
3047 1.166 dsainty {
3048 1.166 dsainty int lim, port, x;
3049 1.166 dsainty
3050 1.166 dsainty if (index == 1)
3051 1.166 dsainty port = UHCI_PORTSC1;
3052 1.166 dsainty else if (index == 2)
3053 1.166 dsainty port = UHCI_PORTSC2;
3054 1.166 dsainty else
3055 1.166 dsainty return (USBD_IOERROR);
3056 1.166 dsainty
3057 1.166 dsainty x = URWMASK(UREAD2(sc, port));
3058 1.166 dsainty UWRITE2(sc, port, x | UHCI_PORTSC_PR);
3059 1.166 dsainty
3060 1.166 dsainty usb_delay_ms(&sc->sc_bus, USB_PORT_ROOT_RESET_DELAY);
3061 1.166 dsainty
3062 1.166 dsainty DPRINTFN(3,("uhci port %d reset, status0 = 0x%04x\n",
3063 1.166 dsainty index, UREAD2(sc, port)));
3064 1.166 dsainty
3065 1.166 dsainty x = URWMASK(UREAD2(sc, port));
3066 1.221.2.1 simonb UWRITE2(sc, port, x & ~(UHCI_PORTSC_PR | UHCI_PORTSC_SUSP));
3067 1.166 dsainty
3068 1.166 dsainty delay(100);
3069 1.166 dsainty
3070 1.166 dsainty DPRINTFN(3,("uhci port %d reset, status1 = 0x%04x\n",
3071 1.166 dsainty index, UREAD2(sc, port)));
3072 1.166 dsainty
3073 1.166 dsainty x = URWMASK(UREAD2(sc, port));
3074 1.166 dsainty UWRITE2(sc, port, x | UHCI_PORTSC_PE);
3075 1.166 dsainty
3076 1.166 dsainty for (lim = 10; --lim > 0;) {
3077 1.166 dsainty usb_delay_ms(&sc->sc_bus, USB_PORT_RESET_DELAY);
3078 1.166 dsainty
3079 1.166 dsainty x = UREAD2(sc, port);
3080 1.166 dsainty
3081 1.166 dsainty DPRINTFN(3,("uhci port %d iteration %u, status = 0x%04x\n",
3082 1.166 dsainty index, lim, x));
3083 1.166 dsainty
3084 1.166 dsainty if (!(x & UHCI_PORTSC_CCS)) {
3085 1.166 dsainty /*
3086 1.166 dsainty * No device is connected (or was disconnected
3087 1.166 dsainty * during reset). Consider the port reset.
3088 1.166 dsainty * The delay must be long enough to ensure on
3089 1.166 dsainty * the initial iteration that the device
3090 1.166 dsainty * connection will have been registered. 50ms
3091 1.166 dsainty * appears to be sufficient, but 20ms is not.
3092 1.166 dsainty */
3093 1.166 dsainty DPRINTFN(3,("uhci port %d loop %u, device detached\n",
3094 1.166 dsainty index, lim));
3095 1.166 dsainty break;
3096 1.166 dsainty }
3097 1.166 dsainty
3098 1.166 dsainty if (x & (UHCI_PORTSC_POEDC | UHCI_PORTSC_CSC)) {
3099 1.166 dsainty /*
3100 1.166 dsainty * Port enabled changed and/or connection
3101 1.166 dsainty * status changed were set. Reset either or
3102 1.166 dsainty * both raised flags (by writing a 1 to that
3103 1.166 dsainty * bit), and wait again for state to settle.
3104 1.166 dsainty */
3105 1.166 dsainty UWRITE2(sc, port, URWMASK(x) |
3106 1.166 dsainty (x & (UHCI_PORTSC_POEDC | UHCI_PORTSC_CSC)));
3107 1.166 dsainty continue;
3108 1.166 dsainty }
3109 1.166 dsainty
3110 1.166 dsainty if (x & UHCI_PORTSC_PE)
3111 1.166 dsainty /* Port is enabled */
3112 1.166 dsainty break;
3113 1.166 dsainty
3114 1.166 dsainty UWRITE2(sc, port, URWMASK(x) | UHCI_PORTSC_PE);
3115 1.166 dsainty }
3116 1.166 dsainty
3117 1.166 dsainty DPRINTFN(3,("uhci port %d reset, status2 = 0x%04x\n",
3118 1.166 dsainty index, UREAD2(sc, port)));
3119 1.166 dsainty
3120 1.166 dsainty if (lim <= 0) {
3121 1.166 dsainty DPRINTFN(1,("uhci port %d reset timed out\n", index));
3122 1.166 dsainty return (USBD_TIMEOUT);
3123 1.166 dsainty }
3124 1.184 perry
3125 1.166 dsainty sc->sc_isreset = 1;
3126 1.166 dsainty return (USBD_NORMAL_COMPLETION);
3127 1.166 dsainty }
3128 1.166 dsainty
3129 1.166 dsainty /*
3130 1.1 augustss * Simulate a hardware hub by handling all the necessary requests.
3131 1.1 augustss */
3132 1.1 augustss usbd_status
3133 1.119 augustss uhci_root_ctrl_transfer(usbd_xfer_handle xfer)
3134 1.1 augustss {
3135 1.63 augustss usbd_status err;
3136 1.16 augustss
3137 1.52 augustss /* Insert last in queue. */
3138 1.63 augustss err = usb_insert_transfer(xfer);
3139 1.63 augustss if (err)
3140 1.63 augustss return (err);
3141 1.52 augustss
3142 1.152 augustss /*
3143 1.94 augustss * Pipe isn't running (otherwise err would be USBD_INPROG),
3144 1.94 augustss * so start it first.
3145 1.67 augustss */
3146 1.63 augustss return (uhci_root_ctrl_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
3147 1.16 augustss }
3148 1.16 augustss
3149 1.16 augustss usbd_status
3150 1.119 augustss uhci_root_ctrl_start(usbd_xfer_handle xfer)
3151 1.16 augustss {
3152 1.216 drochner uhci_softc_t *sc = xfer->pipe->device->bus->hci_private;
3153 1.1 augustss usb_device_request_t *req;
3154 1.59 augustss void *buf = NULL;
3155 1.1 augustss int port, x;
3156 1.52 augustss int s, len, value, index, status, change, l, totlen = 0;
3157 1.1 augustss usb_port_status_t ps;
3158 1.63 augustss usbd_status err;
3159 1.1 augustss
3160 1.82 augustss if (sc->sc_dying)
3161 1.82 augustss return (USBD_IOERROR);
3162 1.82 augustss
3163 1.48 augustss #ifdef DIAGNOSTIC
3164 1.63 augustss if (!(xfer->rqflags & URQ_REQUEST))
3165 1.163 provos panic("uhci_root_ctrl_transfer: not a request");
3166 1.48 augustss #endif
3167 1.63 augustss req = &xfer->request;
3168 1.1 augustss
3169 1.152 augustss DPRINTFN(2,("uhci_root_ctrl_control type=0x%02x request=%02x\n",
3170 1.1 augustss req->bmRequestType, req->bRequest));
3171 1.1 augustss
3172 1.1 augustss len = UGETW(req->wLength);
3173 1.1 augustss value = UGETW(req->wValue);
3174 1.1 augustss index = UGETW(req->wIndex);
3175 1.49 augustss
3176 1.49 augustss if (len != 0)
3177 1.159 augustss buf = KERNADDR(&xfer->dmabuf, 0);
3178 1.49 augustss
3179 1.1 augustss #define C(x,y) ((x) | ((y) << 8))
3180 1.1 augustss switch(C(req->bRequest, req->bmRequestType)) {
3181 1.1 augustss case C(UR_CLEAR_FEATURE, UT_WRITE_DEVICE):
3182 1.1 augustss case C(UR_CLEAR_FEATURE, UT_WRITE_INTERFACE):
3183 1.1 augustss case C(UR_CLEAR_FEATURE, UT_WRITE_ENDPOINT):
3184 1.152 augustss /*
3185 1.13 augustss * DEVICE_REMOTE_WAKEUP and ENDPOINT_HALT are no-ops
3186 1.1 augustss * for the integrated root hub.
3187 1.1 augustss */
3188 1.1 augustss break;
3189 1.1 augustss case C(UR_GET_CONFIG, UT_READ_DEVICE):
3190 1.1 augustss if (len > 0) {
3191 1.1 augustss *(u_int8_t *)buf = sc->sc_conf;
3192 1.1 augustss totlen = 1;
3193 1.1 augustss }
3194 1.1 augustss break;
3195 1.1 augustss case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
3196 1.1 augustss DPRINTFN(2,("uhci_root_ctrl_control wValue=0x%04x\n", value));
3197 1.195 christos if (len == 0)
3198 1.195 christos break;
3199 1.1 augustss switch(value >> 8) {
3200 1.1 augustss case UDESC_DEVICE:
3201 1.1 augustss if ((value & 0xff) != 0) {
3202 1.63 augustss err = USBD_IOERROR;
3203 1.1 augustss goto ret;
3204 1.1 augustss }
3205 1.1 augustss totlen = l = min(len, USB_DEVICE_DESCRIPTOR_SIZE);
3206 1.27 augustss USETW(uhci_devd.idVendor, sc->sc_id_vendor);
3207 1.1 augustss memcpy(buf, &uhci_devd, l);
3208 1.1 augustss break;
3209 1.1 augustss case UDESC_CONFIG:
3210 1.1 augustss if ((value & 0xff) != 0) {
3211 1.63 augustss err = USBD_IOERROR;
3212 1.1 augustss goto ret;
3213 1.1 augustss }
3214 1.1 augustss totlen = l = min(len, USB_CONFIG_DESCRIPTOR_SIZE);
3215 1.1 augustss memcpy(buf, &uhci_confd, l);
3216 1.1 augustss buf = (char *)buf + l;
3217 1.1 augustss len -= l;
3218 1.1 augustss l = min(len, USB_INTERFACE_DESCRIPTOR_SIZE);
3219 1.1 augustss totlen += l;
3220 1.1 augustss memcpy(buf, &uhci_ifcd, l);
3221 1.1 augustss buf = (char *)buf + l;
3222 1.1 augustss len -= l;
3223 1.1 augustss l = min(len, USB_ENDPOINT_DESCRIPTOR_SIZE);
3224 1.1 augustss totlen += l;
3225 1.1 augustss memcpy(buf, &uhci_endpd, l);
3226 1.1 augustss break;
3227 1.1 augustss case UDESC_STRING:
3228 1.213 drochner #define sd ((usb_string_descriptor_t *)buf)
3229 1.1 augustss switch (value & 0xff) {
3230 1.182 augustss case 0: /* Language table */
3231 1.213 drochner totlen = usb_makelangtbl(sd, len);
3232 1.182 augustss break;
3233 1.1 augustss case 1: /* Vendor */
3234 1.213 drochner totlen = usb_makestrdesc(sd, len,
3235 1.213 drochner sc->sc_vendor);
3236 1.1 augustss break;
3237 1.1 augustss case 2: /* Product */
3238 1.213 drochner totlen = usb_makestrdesc(sd, len,
3239 1.213 drochner "UHCI root hub");
3240 1.1 augustss break;
3241 1.1 augustss }
3242 1.213 drochner #undef sd
3243 1.1 augustss break;
3244 1.1 augustss default:
3245 1.63 augustss err = USBD_IOERROR;
3246 1.1 augustss goto ret;
3247 1.1 augustss }
3248 1.1 augustss break;
3249 1.1 augustss case C(UR_GET_INTERFACE, UT_READ_INTERFACE):
3250 1.1 augustss if (len > 0) {
3251 1.1 augustss *(u_int8_t *)buf = 0;
3252 1.1 augustss totlen = 1;
3253 1.1 augustss }
3254 1.1 augustss break;
3255 1.1 augustss case C(UR_GET_STATUS, UT_READ_DEVICE):
3256 1.1 augustss if (len > 1) {
3257 1.1 augustss USETW(((usb_status_t *)buf)->wStatus,UDS_SELF_POWERED);
3258 1.1 augustss totlen = 2;
3259 1.1 augustss }
3260 1.1 augustss break;
3261 1.1 augustss case C(UR_GET_STATUS, UT_READ_INTERFACE):
3262 1.1 augustss case C(UR_GET_STATUS, UT_READ_ENDPOINT):
3263 1.1 augustss if (len > 1) {
3264 1.1 augustss USETW(((usb_status_t *)buf)->wStatus, 0);
3265 1.1 augustss totlen = 2;
3266 1.1 augustss }
3267 1.1 augustss break;
3268 1.1 augustss case C(UR_SET_ADDRESS, UT_WRITE_DEVICE):
3269 1.1 augustss if (value >= USB_MAX_DEVICES) {
3270 1.63 augustss err = USBD_IOERROR;
3271 1.1 augustss goto ret;
3272 1.1 augustss }
3273 1.1 augustss sc->sc_addr = value;
3274 1.1 augustss break;
3275 1.1 augustss case C(UR_SET_CONFIG, UT_WRITE_DEVICE):
3276 1.1 augustss if (value != 0 && value != 1) {
3277 1.63 augustss err = USBD_IOERROR;
3278 1.1 augustss goto ret;
3279 1.1 augustss }
3280 1.1 augustss sc->sc_conf = value;
3281 1.1 augustss break;
3282 1.1 augustss case C(UR_SET_DESCRIPTOR, UT_WRITE_DEVICE):
3283 1.1 augustss break;
3284 1.1 augustss case C(UR_SET_FEATURE, UT_WRITE_DEVICE):
3285 1.1 augustss case C(UR_SET_FEATURE, UT_WRITE_INTERFACE):
3286 1.1 augustss case C(UR_SET_FEATURE, UT_WRITE_ENDPOINT):
3287 1.63 augustss err = USBD_IOERROR;
3288 1.1 augustss goto ret;
3289 1.1 augustss case C(UR_SET_INTERFACE, UT_WRITE_INTERFACE):
3290 1.1 augustss break;
3291 1.1 augustss case C(UR_SYNCH_FRAME, UT_WRITE_ENDPOINT):
3292 1.1 augustss break;
3293 1.1 augustss /* Hub requests */
3294 1.1 augustss case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
3295 1.1 augustss break;
3296 1.1 augustss case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER):
3297 1.12 augustss DPRINTFN(3, ("uhci_root_ctrl_control: UR_CLEAR_PORT_FEATURE "
3298 1.12 augustss "port=%d feature=%d\n",
3299 1.1 augustss index, value));
3300 1.1 augustss if (index == 1)
3301 1.1 augustss port = UHCI_PORTSC1;
3302 1.1 augustss else if (index == 2)
3303 1.1 augustss port = UHCI_PORTSC2;
3304 1.1 augustss else {
3305 1.63 augustss err = USBD_IOERROR;
3306 1.1 augustss goto ret;
3307 1.1 augustss }
3308 1.1 augustss switch(value) {
3309 1.1 augustss case UHF_PORT_ENABLE:
3310 1.137 augustss x = URWMASK(UREAD2(sc, port));
3311 1.1 augustss UWRITE2(sc, port, x & ~UHCI_PORTSC_PE);
3312 1.1 augustss break;
3313 1.1 augustss case UHF_PORT_SUSPEND:
3314 1.137 augustss x = URWMASK(UREAD2(sc, port));
3315 1.221.2.1 simonb if (!(x & UHCI_PORTSC_SUSP)) /* not suspended */
3316 1.221.2.1 simonb break;
3317 1.221.2.1 simonb UWRITE2(sc, port, x | UHCI_PORTSC_RD);
3318 1.221.2.1 simonb /* see USB2 spec ch. 7.1.7.7 */
3319 1.221.2.1 simonb usb_delay_ms(&sc->sc_bus, 20);
3320 1.1 augustss UWRITE2(sc, port, x & ~UHCI_PORTSC_SUSP);
3321 1.221.2.1 simonb /* 10ms resume delay must be provided by caller */
3322 1.1 augustss break;
3323 1.1 augustss case UHF_PORT_RESET:
3324 1.137 augustss x = URWMASK(UREAD2(sc, port));
3325 1.1 augustss UWRITE2(sc, port, x & ~UHCI_PORTSC_PR);
3326 1.1 augustss break;
3327 1.1 augustss case UHF_C_PORT_CONNECTION:
3328 1.137 augustss x = URWMASK(UREAD2(sc, port));
3329 1.1 augustss UWRITE2(sc, port, x | UHCI_PORTSC_CSC);
3330 1.1 augustss break;
3331 1.1 augustss case UHF_C_PORT_ENABLE:
3332 1.137 augustss x = URWMASK(UREAD2(sc, port));
3333 1.1 augustss UWRITE2(sc, port, x | UHCI_PORTSC_POEDC);
3334 1.1 augustss break;
3335 1.1 augustss case UHF_C_PORT_OVER_CURRENT:
3336 1.137 augustss x = URWMASK(UREAD2(sc, port));
3337 1.1 augustss UWRITE2(sc, port, x | UHCI_PORTSC_OCIC);
3338 1.1 augustss break;
3339 1.1 augustss case UHF_C_PORT_RESET:
3340 1.1 augustss sc->sc_isreset = 0;
3341 1.63 augustss err = USBD_NORMAL_COMPLETION;
3342 1.1 augustss goto ret;
3343 1.1 augustss case UHF_PORT_CONNECTION:
3344 1.1 augustss case UHF_PORT_OVER_CURRENT:
3345 1.1 augustss case UHF_PORT_POWER:
3346 1.1 augustss case UHF_PORT_LOW_SPEED:
3347 1.1 augustss case UHF_C_PORT_SUSPEND:
3348 1.1 augustss default:
3349 1.63 augustss err = USBD_IOERROR;
3350 1.1 augustss goto ret;
3351 1.1 augustss }
3352 1.1 augustss break;
3353 1.1 augustss case C(UR_GET_BUS_STATE, UT_READ_CLASS_OTHER):
3354 1.1 augustss if (index == 1)
3355 1.1 augustss port = UHCI_PORTSC1;
3356 1.1 augustss else if (index == 2)
3357 1.1 augustss port = UHCI_PORTSC2;
3358 1.1 augustss else {
3359 1.63 augustss err = USBD_IOERROR;
3360 1.1 augustss goto ret;
3361 1.1 augustss }
3362 1.1 augustss if (len > 0) {
3363 1.152 augustss *(u_int8_t *)buf =
3364 1.1 augustss (UREAD2(sc, port) & UHCI_PORTSC_LS) >>
3365 1.1 augustss UHCI_PORTSC_LS_SHIFT;
3366 1.1 augustss totlen = 1;
3367 1.1 augustss }
3368 1.1 augustss break;
3369 1.1 augustss case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
3370 1.195 christos if (len == 0)
3371 1.195 christos break;
3372 1.177 toshii if ((value & 0xff) != 0) {
3373 1.63 augustss err = USBD_IOERROR;
3374 1.1 augustss goto ret;
3375 1.1 augustss }
3376 1.1 augustss l = min(len, USB_HUB_DESCRIPTOR_SIZE);
3377 1.1 augustss totlen = l;
3378 1.1 augustss memcpy(buf, &uhci_hubd_piix, l);
3379 1.1 augustss break;
3380 1.1 augustss case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
3381 1.1 augustss if (len != 4) {
3382 1.63 augustss err = USBD_IOERROR;
3383 1.1 augustss goto ret;
3384 1.1 augustss }
3385 1.1 augustss memset(buf, 0, len);
3386 1.1 augustss totlen = len;
3387 1.1 augustss break;
3388 1.1 augustss case C(UR_GET_STATUS, UT_READ_CLASS_OTHER):
3389 1.1 augustss if (index == 1)
3390 1.1 augustss port = UHCI_PORTSC1;
3391 1.1 augustss else if (index == 2)
3392 1.1 augustss port = UHCI_PORTSC2;
3393 1.1 augustss else {
3394 1.63 augustss err = USBD_IOERROR;
3395 1.1 augustss goto ret;
3396 1.1 augustss }
3397 1.1 augustss if (len != 4) {
3398 1.63 augustss err = USBD_IOERROR;
3399 1.1 augustss goto ret;
3400 1.1 augustss }
3401 1.1 augustss x = UREAD2(sc, port);
3402 1.1 augustss status = change = 0;
3403 1.142 augustss if (x & UHCI_PORTSC_CCS)
3404 1.1 augustss status |= UPS_CURRENT_CONNECT_STATUS;
3405 1.152 augustss if (x & UHCI_PORTSC_CSC)
3406 1.1 augustss change |= UPS_C_CONNECT_STATUS;
3407 1.152 augustss if (x & UHCI_PORTSC_PE)
3408 1.1 augustss status |= UPS_PORT_ENABLED;
3409 1.152 augustss if (x & UHCI_PORTSC_POEDC)
3410 1.1 augustss change |= UPS_C_PORT_ENABLED;
3411 1.152 augustss if (x & UHCI_PORTSC_OCI)
3412 1.1 augustss status |= UPS_OVERCURRENT_INDICATOR;
3413 1.152 augustss if (x & UHCI_PORTSC_OCIC)
3414 1.1 augustss change |= UPS_C_OVERCURRENT_INDICATOR;
3415 1.152 augustss if (x & UHCI_PORTSC_SUSP)
3416 1.1 augustss status |= UPS_SUSPEND;
3417 1.152 augustss if (x & UHCI_PORTSC_LSDA)
3418 1.1 augustss status |= UPS_LOW_SPEED;
3419 1.1 augustss status |= UPS_PORT_POWER;
3420 1.1 augustss if (sc->sc_isreset)
3421 1.1 augustss change |= UPS_C_PORT_RESET;
3422 1.1 augustss USETW(ps.wPortStatus, status);
3423 1.1 augustss USETW(ps.wPortChange, change);
3424 1.1 augustss l = min(len, sizeof ps);
3425 1.1 augustss memcpy(buf, &ps, l);
3426 1.1 augustss totlen = l;
3427 1.1 augustss break;
3428 1.1 augustss case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
3429 1.63 augustss err = USBD_IOERROR;
3430 1.1 augustss goto ret;
3431 1.1 augustss case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
3432 1.1 augustss break;
3433 1.1 augustss case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER):
3434 1.1 augustss if (index == 1)
3435 1.1 augustss port = UHCI_PORTSC1;
3436 1.1 augustss else if (index == 2)
3437 1.1 augustss port = UHCI_PORTSC2;
3438 1.1 augustss else {
3439 1.63 augustss err = USBD_IOERROR;
3440 1.1 augustss goto ret;
3441 1.1 augustss }
3442 1.1 augustss switch(value) {
3443 1.1 augustss case UHF_PORT_ENABLE:
3444 1.137 augustss x = URWMASK(UREAD2(sc, port));
3445 1.1 augustss UWRITE2(sc, port, x | UHCI_PORTSC_PE);
3446 1.1 augustss break;
3447 1.1 augustss case UHF_PORT_SUSPEND:
3448 1.137 augustss x = URWMASK(UREAD2(sc, port));
3449 1.1 augustss UWRITE2(sc, port, x | UHCI_PORTSC_SUSP);
3450 1.1 augustss break;
3451 1.1 augustss case UHF_PORT_RESET:
3452 1.166 dsainty err = uhci_portreset(sc, index);
3453 1.166 dsainty goto ret;
3454 1.111 augustss case UHF_PORT_POWER:
3455 1.111 augustss /* Pretend we turned on power */
3456 1.115 mycroft err = USBD_NORMAL_COMPLETION;
3457 1.111 augustss goto ret;
3458 1.1 augustss case UHF_C_PORT_CONNECTION:
3459 1.1 augustss case UHF_C_PORT_ENABLE:
3460 1.1 augustss case UHF_C_PORT_OVER_CURRENT:
3461 1.1 augustss case UHF_PORT_CONNECTION:
3462 1.1 augustss case UHF_PORT_OVER_CURRENT:
3463 1.1 augustss case UHF_PORT_LOW_SPEED:
3464 1.1 augustss case UHF_C_PORT_SUSPEND:
3465 1.1 augustss case UHF_C_PORT_RESET:
3466 1.1 augustss default:
3467 1.63 augustss err = USBD_IOERROR;
3468 1.1 augustss goto ret;
3469 1.1 augustss }
3470 1.1 augustss break;
3471 1.1 augustss default:
3472 1.63 augustss err = USBD_IOERROR;
3473 1.1 augustss goto ret;
3474 1.1 augustss }
3475 1.63 augustss xfer->actlen = totlen;
3476 1.63 augustss err = USBD_NORMAL_COMPLETION;
3477 1.1 augustss ret:
3478 1.63 augustss xfer->status = err;
3479 1.52 augustss s = splusb();
3480 1.63 augustss usb_transfer_complete(xfer);
3481 1.52 augustss splx(s);
3482 1.1 augustss return (USBD_IN_PROGRESS);
3483 1.1 augustss }
3484 1.1 augustss
3485 1.1 augustss /* Abort a root control request. */
3486 1.1 augustss void
3487 1.205 christos uhci_root_ctrl_abort(usbd_xfer_handle xfer)
3488 1.1 augustss {
3489 1.70 augustss /* Nothing to do, all transfers are synchronous. */
3490 1.1 augustss }
3491 1.1 augustss
3492 1.1 augustss /* Close the root pipe. */
3493 1.1 augustss void
3494 1.205 christos uhci_root_ctrl_close(usbd_pipe_handle pipe)
3495 1.1 augustss {
3496 1.1 augustss DPRINTF(("uhci_root_ctrl_close\n"));
3497 1.1 augustss }
3498 1.1 augustss
3499 1.1 augustss /* Abort a root interrupt request. */
3500 1.1 augustss void
3501 1.119 augustss uhci_root_intr_abort(usbd_xfer_handle xfer)
3502 1.1 augustss {
3503 1.216 drochner uhci_softc_t *sc = xfer->pipe->device->bus->hci_private;
3504 1.30 augustss
3505 1.96 augustss usb_uncallout(sc->sc_poll_handle, uhci_poll_hub, xfer);
3506 1.96 augustss sc->sc_intr_xfer = NULL;
3507 1.58 augustss
3508 1.63 augustss if (xfer->pipe->intrxfer == xfer) {
3509 1.58 augustss DPRINTF(("uhci_root_intr_abort: remove\n"));
3510 1.63 augustss xfer->pipe->intrxfer = 0;
3511 1.58 augustss }
3512 1.63 augustss xfer->status = USBD_CANCELLED;
3513 1.96 augustss #ifdef DIAGNOSTIC
3514 1.96 augustss UXFER(xfer)->iinfo.isdone = 1;
3515 1.96 augustss #endif
3516 1.63 augustss usb_transfer_complete(xfer);
3517 1.1 augustss }
3518 1.1 augustss
3519 1.16 augustss usbd_status
3520 1.119 augustss uhci_root_intr_transfer(usbd_xfer_handle xfer)
3521 1.16 augustss {
3522 1.63 augustss usbd_status err;
3523 1.16 augustss
3524 1.52 augustss /* Insert last in queue. */
3525 1.63 augustss err = usb_insert_transfer(xfer);
3526 1.63 augustss if (err)
3527 1.63 augustss return (err);
3528 1.52 augustss
3529 1.186 skrll /*
3530 1.186 skrll * Pipe isn't running (otherwise err would be USBD_INPROG),
3531 1.67 augustss * start first
3532 1.67 augustss */
3533 1.63 augustss return (uhci_root_intr_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
3534 1.16 augustss }
3535 1.16 augustss
3536 1.1 augustss /* Start a transfer on the root interrupt pipe */
3537 1.1 augustss usbd_status
3538 1.119 augustss uhci_root_intr_start(usbd_xfer_handle xfer)
3539 1.1 augustss {
3540 1.63 augustss usbd_pipe_handle pipe = xfer->pipe;
3541 1.216 drochner uhci_softc_t *sc = pipe->device->bus->hci_private;
3542 1.174 drochner unsigned int ival;
3543 1.1 augustss
3544 1.173 gson DPRINTFN(3, ("uhci_root_intr_start: xfer=%p len=%d flags=%d\n",
3545 1.63 augustss xfer, xfer->length, xfer->flags));
3546 1.82 augustss
3547 1.82 augustss if (sc->sc_dying)
3548 1.82 augustss return (USBD_IOERROR);
3549 1.1 augustss
3550 1.174 drochner /* XXX temporary variable needed to avoid gcc3 warning */
3551 1.174 drochner ival = xfer->pipe->endpoint->edesc->bInterval;
3552 1.174 drochner sc->sc_ival = mstohz(ival);
3553 1.96 augustss usb_callout(sc->sc_poll_handle, sc->sc_ival, uhci_poll_hub, xfer);
3554 1.96 augustss sc->sc_intr_xfer = xfer;
3555 1.1 augustss return (USBD_IN_PROGRESS);
3556 1.1 augustss }
3557 1.1 augustss
3558 1.1 augustss /* Close the root interrupt pipe. */
3559 1.1 augustss void
3560 1.119 augustss uhci_root_intr_close(usbd_pipe_handle pipe)
3561 1.1 augustss {
3562 1.216 drochner uhci_softc_t *sc = pipe->device->bus->hci_private;
3563 1.30 augustss
3564 1.96 augustss usb_uncallout(sc->sc_poll_handle, uhci_poll_hub, sc->sc_intr_xfer);
3565 1.96 augustss sc->sc_intr_xfer = NULL;
3566 1.1 augustss DPRINTF(("uhci_root_intr_close\n"));
3567 1.1 augustss }
3568