Home | History | Annotate | Line # | Download | only in usb
uhci.c revision 1.260
      1  1.260     joerg /*	$NetBSD: uhci.c,v 1.260 2013/09/14 13:17:21 joerg Exp $	*/
      2    1.1  augustss 
      3    1.1  augustss /*
      4  1.248       mrg  * Copyright (c) 1998, 2004, 2011, 2012 The NetBSD Foundation, Inc.
      5    1.1  augustss  * All rights reserved.
      6    1.1  augustss  *
      7   1.11  augustss  * This code is derived from software contributed to The NetBSD Foundation
      8  1.113  augustss  * by Lennart Augustsson (lennart (at) augustsson.net) at
      9  1.248       mrg  * Carlstedt Research & Technology, Jared D. McNeill (jmcneill (at) invisible.ca)
     10  1.248       mrg  * and Matthew R. Green (mrg (at) eterna.com.au).
     11    1.1  augustss  *
     12    1.1  augustss  * Redistribution and use in source and binary forms, with or without
     13    1.1  augustss  * modification, are permitted provided that the following conditions
     14    1.1  augustss  * are met:
     15    1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     16    1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     17    1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     18    1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     19    1.1  augustss  *    documentation and/or other materials provided with the distribution.
     20    1.1  augustss  *
     21    1.1  augustss  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     22    1.1  augustss  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     23    1.1  augustss  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     24    1.1  augustss  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     25    1.1  augustss  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     26    1.1  augustss  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     27    1.1  augustss  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     28    1.1  augustss  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     29    1.1  augustss  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     30    1.1  augustss  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     31    1.1  augustss  * POSSIBILITY OF SUCH DAMAGE.
     32    1.1  augustss  */
     33    1.1  augustss 
     34    1.1  augustss /*
     35    1.1  augustss  * USB Universal Host Controller driver.
     36   1.28  augustss  * Handles e.g. PIIX3 and PIIX4.
     37    1.1  augustss  *
     38  1.229  uebayasi  * UHCI spec: http://www.intel.com/technology/usb/spec.htm
     39  1.229  uebayasi  * USB spec: http://www.usb.org/developers/docs/
     40   1.71  augustss  * PIIXn spec: ftp://download.intel.com/design/intarch/datashts/29055002.pdf
     41   1.71  augustss  *             ftp://download.intel.com/design/intarch/datashts/29056201.pdf
     42    1.1  augustss  */
     43  1.143     lukem 
     44  1.143     lukem #include <sys/cdefs.h>
     45  1.260     joerg __KERNEL_RCSID(0, "$NetBSD: uhci.c,v 1.260 2013/09/14 13:17:21 joerg Exp $");
     46    1.1  augustss 
     47    1.1  augustss #include <sys/param.h>
     48    1.1  augustss #include <sys/systm.h>
     49    1.1  augustss #include <sys/kernel.h>
     50  1.248       mrg #include <sys/kmem.h>
     51    1.1  augustss #include <sys/device.h>
     52   1.67  augustss #include <sys/select.h>
     53  1.183      fvdl #include <sys/extent.h>
     54    1.1  augustss #include <sys/proc.h>
     55    1.1  augustss #include <sys/queue.h>
     56  1.211        ad #include <sys/bus.h>
     57  1.247       mrg #include <sys/cpu.h>
     58    1.1  augustss 
     59   1.39  augustss #include <machine/endian.h>
     60    1.7  augustss 
     61    1.1  augustss #include <dev/usb/usb.h>
     62    1.1  augustss #include <dev/usb/usbdi.h>
     63    1.1  augustss #include <dev/usb/usbdivar.h>
     64    1.7  augustss #include <dev/usb/usb_mem.h>
     65    1.1  augustss #include <dev/usb/usb_quirks.h>
     66    1.1  augustss 
     67    1.1  augustss #include <dev/usb/uhcireg.h>
     68    1.1  augustss #include <dev/usb/uhcivar.h>
     69  1.213  drochner #include <dev/usb/usbroothub_subr.h>
     70    1.1  augustss 
     71  1.125  augustss /* Use bandwidth reclamation for control transfers. Some devices choke on it. */
     72  1.125  augustss /*#define UHCI_CTL_LOOP */
     73  1.125  augustss 
     74   1.13  augustss 
     75   1.37  augustss 
     76   1.67  augustss #ifdef UHCI_DEBUG
     77   1.92  augustss uhci_softc_t *thesc;
     78   1.59  augustss #define DPRINTF(x)	if (uhcidebug) printf x
     79   1.59  augustss #define DPRINTFN(n,x)	if (uhcidebug>(n)) printf x
     80   1.67  augustss int uhcidebug = 0;
     81  1.125  augustss int uhcinoloop = 0;
     82   1.59  augustss #else
     83   1.59  augustss #define DPRINTF(x)
     84   1.59  augustss #define DPRINTFN(n,x)
     85   1.59  augustss #endif
     86   1.59  augustss 
     87   1.39  augustss /*
     88   1.39  augustss  * The UHCI controller is little endian, so on big endian machines
     89  1.181  drochner  * the data stored in memory needs to be swapped.
     90   1.39  augustss  */
     91   1.39  augustss 
     92    1.1  augustss struct uhci_pipe {
     93    1.1  augustss 	struct usbd_pipe pipe;
     94   1.32  augustss 	int nexttoggle;
     95   1.92  augustss 
     96   1.92  augustss 	u_char aborting;
     97   1.92  augustss 	usbd_xfer_handle abortstart, abortend;
     98   1.92  augustss 
     99    1.1  augustss 	/* Info needed for different pipe kinds. */
    100    1.1  augustss 	union {
    101    1.1  augustss 		/* Control pipe */
    102    1.1  augustss 		struct {
    103    1.1  augustss 			uhci_soft_qh_t *sqh;
    104    1.7  augustss 			usb_dma_t reqdma;
    105   1.16  augustss 			uhci_soft_td_t *setup, *stat;
    106    1.1  augustss 			u_int length;
    107    1.1  augustss 		} ctl;
    108    1.1  augustss 		/* Interrupt pipe */
    109    1.1  augustss 		struct {
    110    1.1  augustss 			int npoll;
    111  1.187     skrll 			int isread;
    112    1.1  augustss 			uhci_soft_qh_t **qhs;
    113    1.1  augustss 		} intr;
    114    1.1  augustss 		/* Bulk pipe */
    115    1.1  augustss 		struct {
    116    1.1  augustss 			uhci_soft_qh_t *sqh;
    117    1.1  augustss 			u_int length;
    118    1.1  augustss 			int isread;
    119    1.1  augustss 		} bulk;
    120   1.16  augustss 		/* Iso pipe */
    121   1.16  augustss 		struct iso {
    122   1.16  augustss 			uhci_soft_td_t **stds;
    123   1.48  augustss 			int next, inuse;
    124   1.16  augustss 		} iso;
    125    1.1  augustss 	} u;
    126    1.1  augustss };
    127    1.1  augustss 
    128  1.142  augustss Static void		uhci_globalreset(uhci_softc_t *);
    129  1.166   dsainty Static usbd_status	uhci_portreset(uhci_softc_t*, int);
    130  1.142  augustss Static void		uhci_reset(uhci_softc_t *);
    131  1.249  drochner Static usbd_status	uhci_run(uhci_softc_t *, int run, int locked);
    132  1.123  augustss Static uhci_soft_td_t  *uhci_alloc_std(uhci_softc_t *);
    133  1.119  augustss Static void		uhci_free_std(uhci_softc_t *, uhci_soft_td_t *);
    134  1.123  augustss Static uhci_soft_qh_t  *uhci_alloc_sqh(uhci_softc_t *);
    135  1.119  augustss Static void		uhci_free_sqh(uhci_softc_t *, uhci_soft_qh_t *);
    136   1.16  augustss #if 0
    137  1.119  augustss Static void		uhci_enter_ctl_q(uhci_softc_t *, uhci_soft_qh_t *,
    138  1.119  augustss 					 uhci_intr_info_t *);
    139  1.119  augustss Static void		uhci_exit_ctl_q(uhci_softc_t *, uhci_soft_qh_t *);
    140   1.16  augustss #endif
    141    1.1  augustss 
    142  1.152  augustss Static void		uhci_free_std_chain(uhci_softc_t *,
    143  1.119  augustss 					    uhci_soft_td_t *, uhci_soft_td_t *);
    144  1.119  augustss Static usbd_status	uhci_alloc_std_chain(struct uhci_pipe *,
    145  1.152  augustss 			    uhci_softc_t *, int, int, u_int16_t, usb_dma_t *,
    146  1.119  augustss 			    uhci_soft_td_t **, uhci_soft_td_t **);
    147  1.119  augustss Static void		uhci_poll_hub(void *);
    148  1.119  augustss Static void		uhci_waitintr(uhci_softc_t *, usbd_xfer_handle);
    149  1.119  augustss Static void		uhci_check_intr(uhci_softc_t *, uhci_intr_info_t *);
    150  1.119  augustss Static void		uhci_idone(uhci_intr_info_t *);
    151  1.119  augustss 
    152  1.119  augustss Static void		uhci_abort_xfer(usbd_xfer_handle, usbd_status status);
    153  1.119  augustss 
    154  1.119  augustss Static void		uhci_timeout(void *);
    155  1.153  augustss Static void		uhci_timeout_task(void *);
    156  1.123  augustss Static void		uhci_add_ls_ctrl(uhci_softc_t *, uhci_soft_qh_t *);
    157  1.123  augustss Static void		uhci_add_hs_ctrl(uhci_softc_t *, uhci_soft_qh_t *);
    158  1.119  augustss Static void		uhci_add_bulk(uhci_softc_t *, uhci_soft_qh_t *);
    159  1.123  augustss Static void		uhci_remove_ls_ctrl(uhci_softc_t *,uhci_soft_qh_t *);
    160  1.123  augustss Static void		uhci_remove_hs_ctrl(uhci_softc_t *,uhci_soft_qh_t *);
    161  1.119  augustss Static void		uhci_remove_bulk(uhci_softc_t *,uhci_soft_qh_t *);
    162  1.123  augustss Static void		uhci_add_loop(uhci_softc_t *sc);
    163  1.123  augustss Static void		uhci_rem_loop(uhci_softc_t *sc);
    164  1.119  augustss 
    165  1.119  augustss Static usbd_status	uhci_setup_isoc(usbd_pipe_handle pipe);
    166  1.119  augustss Static void		uhci_device_isoc_enter(usbd_xfer_handle);
    167  1.119  augustss 
    168  1.119  augustss Static usbd_status	uhci_allocm(struct usbd_bus *, usb_dma_t *, u_int32_t);
    169  1.119  augustss Static void		uhci_freem(struct usbd_bus *, usb_dma_t *);
    170  1.119  augustss 
    171  1.119  augustss Static usbd_xfer_handle	uhci_allocx(struct usbd_bus *);
    172  1.119  augustss Static void		uhci_freex(struct usbd_bus *, usbd_xfer_handle);
    173  1.248       mrg Static void		uhci_get_lock(struct usbd_bus *, kmutex_t **);
    174  1.119  augustss 
    175  1.119  augustss Static usbd_status	uhci_device_ctrl_transfer(usbd_xfer_handle);
    176  1.119  augustss Static usbd_status	uhci_device_ctrl_start(usbd_xfer_handle);
    177  1.119  augustss Static void		uhci_device_ctrl_abort(usbd_xfer_handle);
    178  1.119  augustss Static void		uhci_device_ctrl_close(usbd_pipe_handle);
    179  1.119  augustss Static void		uhci_device_ctrl_done(usbd_xfer_handle);
    180  1.119  augustss 
    181  1.119  augustss Static usbd_status	uhci_device_intr_transfer(usbd_xfer_handle);
    182  1.119  augustss Static usbd_status	uhci_device_intr_start(usbd_xfer_handle);
    183  1.119  augustss Static void		uhci_device_intr_abort(usbd_xfer_handle);
    184  1.119  augustss Static void		uhci_device_intr_close(usbd_pipe_handle);
    185  1.119  augustss Static void		uhci_device_intr_done(usbd_xfer_handle);
    186  1.119  augustss 
    187  1.119  augustss Static usbd_status	uhci_device_bulk_transfer(usbd_xfer_handle);
    188  1.119  augustss Static usbd_status	uhci_device_bulk_start(usbd_xfer_handle);
    189  1.119  augustss Static void		uhci_device_bulk_abort(usbd_xfer_handle);
    190  1.119  augustss Static void		uhci_device_bulk_close(usbd_pipe_handle);
    191  1.119  augustss Static void		uhci_device_bulk_done(usbd_xfer_handle);
    192  1.119  augustss 
    193  1.119  augustss Static usbd_status	uhci_device_isoc_transfer(usbd_xfer_handle);
    194  1.119  augustss Static usbd_status	uhci_device_isoc_start(usbd_xfer_handle);
    195  1.119  augustss Static void		uhci_device_isoc_abort(usbd_xfer_handle);
    196  1.119  augustss Static void		uhci_device_isoc_close(usbd_pipe_handle);
    197  1.119  augustss Static void		uhci_device_isoc_done(usbd_xfer_handle);
    198  1.119  augustss 
    199  1.119  augustss Static usbd_status	uhci_root_ctrl_transfer(usbd_xfer_handle);
    200  1.119  augustss Static usbd_status	uhci_root_ctrl_start(usbd_xfer_handle);
    201  1.119  augustss Static void		uhci_root_ctrl_abort(usbd_xfer_handle);
    202  1.119  augustss Static void		uhci_root_ctrl_close(usbd_pipe_handle);
    203  1.119  augustss Static void		uhci_root_ctrl_done(usbd_xfer_handle);
    204  1.119  augustss 
    205  1.119  augustss Static usbd_status	uhci_root_intr_transfer(usbd_xfer_handle);
    206  1.119  augustss Static usbd_status	uhci_root_intr_start(usbd_xfer_handle);
    207  1.119  augustss Static void		uhci_root_intr_abort(usbd_xfer_handle);
    208  1.119  augustss Static void		uhci_root_intr_close(usbd_pipe_handle);
    209  1.119  augustss Static void		uhci_root_intr_done(usbd_xfer_handle);
    210  1.119  augustss 
    211  1.119  augustss Static usbd_status	uhci_open(usbd_pipe_handle);
    212  1.119  augustss Static void		uhci_poll(struct usbd_bus *);
    213  1.133  augustss Static void		uhci_softintr(void *);
    214  1.119  augustss 
    215  1.119  augustss Static usbd_status	uhci_device_request(usbd_xfer_handle xfer);
    216  1.119  augustss 
    217  1.119  augustss Static void		uhci_add_intr(uhci_softc_t *, uhci_soft_qh_t *);
    218  1.158  augustss Static void		uhci_remove_intr(uhci_softc_t *, uhci_soft_qh_t *);
    219  1.152  augustss Static usbd_status	uhci_device_setintr(uhci_softc_t *sc,
    220  1.119  augustss 			    struct uhci_pipe *pipe, int ival);
    221  1.119  augustss 
    222  1.119  augustss Static void		uhci_device_clear_toggle(usbd_pipe_handle pipe);
    223  1.119  augustss Static void		uhci_noop(usbd_pipe_handle pipe);
    224  1.119  augustss 
    225  1.240  jakllsch static inline uhci_soft_qh_t *uhci_find_prev_qh(uhci_soft_qh_t *,
    226  1.119  augustss 						    uhci_soft_qh_t *);
    227  1.119  augustss 
    228  1.119  augustss #ifdef UHCI_DEBUG
    229  1.119  augustss Static void		uhci_dump_all(uhci_softc_t *);
    230  1.119  augustss Static void		uhci_dumpregs(uhci_softc_t *);
    231  1.119  augustss Static void		uhci_dump_qhs(uhci_soft_qh_t *);
    232  1.119  augustss Static void		uhci_dump_qh(uhci_soft_qh_t *);
    233  1.119  augustss Static void		uhci_dump_tds(uhci_soft_td_t *);
    234  1.119  augustss Static void		uhci_dump_td(uhci_soft_td_t *);
    235  1.119  augustss Static void		uhci_dump_ii(uhci_intr_info_t *ii);
    236  1.119  augustss void			uhci_dump(void);
    237    1.1  augustss #endif
    238    1.1  augustss 
    239  1.112  augustss #define UBARR(sc) bus_space_barrier((sc)->iot, (sc)->ioh, 0, (sc)->sc_size, \
    240  1.112  augustss 			BUS_SPACE_BARRIER_READ|BUS_SPACE_BARRIER_WRITE)
    241  1.112  augustss #define UWRITE1(sc, r, x) \
    242  1.165   dsainty  do { UBARR(sc); bus_space_write_1((sc)->iot, (sc)->ioh, (r), (x)); \
    243  1.165   dsainty  } while (/*CONSTCOND*/0)
    244  1.112  augustss #define UWRITE2(sc, r, x) \
    245  1.165   dsainty  do { UBARR(sc); bus_space_write_2((sc)->iot, (sc)->ioh, (r), (x)); \
    246  1.165   dsainty  } while (/*CONSTCOND*/0)
    247  1.112  augustss #define UWRITE4(sc, r, x) \
    248  1.165   dsainty  do { UBARR(sc); bus_space_write_4((sc)->iot, (sc)->ioh, (r), (x)); \
    249  1.165   dsainty  } while (/*CONSTCOND*/0)
    250  1.196       mrg static __inline uint8_t
    251  1.196       mrg UREAD1(uhci_softc_t *sc, bus_size_t r)
    252  1.196       mrg {
    253  1.196       mrg 
    254  1.196       mrg 	UBARR(sc);
    255  1.196       mrg 	return bus_space_read_1(sc->iot, sc->ioh, r);
    256  1.196       mrg }
    257  1.196       mrg 
    258  1.196       mrg static __inline uint16_t
    259  1.196       mrg UREAD2(uhci_softc_t *sc, bus_size_t r)
    260  1.196       mrg {
    261  1.196       mrg 
    262  1.196       mrg 	UBARR(sc);
    263  1.196       mrg 	return bus_space_read_2(sc->iot, sc->ioh, r);
    264  1.196       mrg }
    265  1.196       mrg 
    266  1.260     joerg #ifdef UHCI_DEBUG
    267  1.196       mrg static __inline uint32_t
    268  1.196       mrg UREAD4(uhci_softc_t *sc, bus_size_t r)
    269  1.196       mrg {
    270  1.196       mrg 
    271  1.196       mrg 	UBARR(sc);
    272  1.196       mrg 	return bus_space_read_4(sc->iot, sc->ioh, r);
    273  1.196       mrg }
    274  1.260     joerg #endif
    275    1.1  augustss 
    276    1.1  augustss #define UHCICMD(sc, cmd) UWRITE2(sc, UHCI_CMD, cmd)
    277    1.1  augustss #define UHCISTS(sc) UREAD2(sc, UHCI_STS)
    278    1.1  augustss 
    279  1.142  augustss #define UHCI_RESET_TIMEOUT 100	/* ms, reset timeout */
    280    1.1  augustss 
    281    1.1  augustss #define UHCI_CURFRAME(sc) (UREAD2(sc, UHCI_FRNUM) & UHCI_FRNUM_MASK)
    282    1.1  augustss 
    283    1.1  augustss #define UHCI_INTR_ENDPT 1
    284    1.1  augustss 
    285  1.208  drochner const struct usbd_bus_methods uhci_bus_methods = {
    286  1.245       mrg 	.open_pipe =	uhci_open,
    287  1.245       mrg 	.soft_intr =	uhci_softintr,
    288  1.245       mrg 	.do_poll =	uhci_poll,
    289  1.245       mrg 	.allocm =	uhci_allocm,
    290  1.245       mrg 	.freem =	uhci_freem,
    291  1.245       mrg 	.allocx =	uhci_allocx,
    292  1.245       mrg 	.freex =	uhci_freex,
    293  1.248       mrg 	.get_lock =	uhci_get_lock,
    294   1.48  augustss };
    295   1.48  augustss 
    296  1.208  drochner const struct usbd_pipe_methods uhci_root_ctrl_methods = {
    297  1.245       mrg 	.transfer =	uhci_root_ctrl_transfer,
    298  1.245       mrg 	.start =	uhci_root_ctrl_start,
    299  1.245       mrg 	.abort =	uhci_root_ctrl_abort,
    300  1.245       mrg 	.close =	uhci_root_ctrl_close,
    301  1.245       mrg 	.cleartoggle =	uhci_noop,
    302  1.245       mrg 	.done =		uhci_root_ctrl_done,
    303    1.1  augustss };
    304    1.1  augustss 
    305  1.208  drochner const struct usbd_pipe_methods uhci_root_intr_methods = {
    306  1.245       mrg 	.transfer =	uhci_root_intr_transfer,
    307  1.245       mrg 	.start =	uhci_root_intr_start,
    308  1.245       mrg 	.abort =	uhci_root_intr_abort,
    309  1.245       mrg 	.close =	uhci_root_intr_close,
    310  1.245       mrg 	.cleartoggle =	uhci_noop,
    311  1.245       mrg 	.done =		uhci_root_intr_done,
    312    1.1  augustss };
    313    1.1  augustss 
    314  1.208  drochner const struct usbd_pipe_methods uhci_device_ctrl_methods = {
    315  1.245       mrg 	.transfer =	uhci_device_ctrl_transfer,
    316  1.245       mrg 	.start =	uhci_device_ctrl_start,
    317  1.245       mrg 	.abort =	uhci_device_ctrl_abort,
    318  1.245       mrg 	.close =	uhci_device_ctrl_close,
    319  1.245       mrg 	.cleartoggle =	uhci_noop,
    320  1.245       mrg 	.done =		uhci_device_ctrl_done,
    321    1.1  augustss };
    322    1.1  augustss 
    323  1.208  drochner const struct usbd_pipe_methods uhci_device_intr_methods = {
    324  1.245       mrg 	.transfer =	uhci_device_intr_transfer,
    325  1.245       mrg 	.start =	uhci_device_intr_start,
    326  1.245       mrg 	.abort =	uhci_device_intr_abort,
    327  1.245       mrg 	.close =	uhci_device_intr_close,
    328  1.245       mrg 	.cleartoggle =	uhci_device_clear_toggle,
    329  1.245       mrg 	.done =		uhci_device_intr_done,
    330    1.1  augustss };
    331    1.1  augustss 
    332  1.208  drochner const struct usbd_pipe_methods uhci_device_bulk_methods = {
    333  1.245       mrg 	.transfer =	uhci_device_bulk_transfer,
    334  1.245       mrg 	.start =	uhci_device_bulk_start,
    335  1.245       mrg 	.abort =	uhci_device_bulk_abort,
    336  1.245       mrg 	.close =	uhci_device_bulk_close,
    337  1.245       mrg 	.cleartoggle =	uhci_device_clear_toggle,
    338  1.245       mrg 	.done =		uhci_device_bulk_done,
    339    1.1  augustss };
    340    1.1  augustss 
    341  1.208  drochner const struct usbd_pipe_methods uhci_device_isoc_methods = {
    342  1.245       mrg 	.transfer =	uhci_device_isoc_transfer,
    343  1.245       mrg 	.start =	uhci_device_isoc_start,
    344  1.245       mrg 	.abort =	uhci_device_isoc_abort,
    345  1.245       mrg 	.close =	uhci_device_isoc_close,
    346  1.245       mrg 	.cleartoggle =	uhci_noop,
    347  1.245       mrg 	.done =		uhci_device_isoc_done,
    348   1.16  augustss };
    349   1.16  augustss 
    350   1.92  augustss #define uhci_add_intr_info(sc, ii) \
    351  1.169  augustss 	LIST_INSERT_HEAD(&(sc)->sc_intrhead, (ii), list)
    352   1.92  augustss #define uhci_del_intr_info(ii) \
    353  1.169  augustss 	do { \
    354  1.169  augustss 		LIST_REMOVE((ii), list); \
    355  1.169  augustss 		(ii)->list.le_prev = NULL; \
    356  1.169  augustss 	} while (0)
    357  1.169  augustss #define uhci_active_intr_info(ii) ((ii)->list.le_prev != NULL)
    358   1.92  augustss 
    359  1.240  jakllsch static inline uhci_soft_qh_t *
    360  1.119  augustss uhci_find_prev_qh(uhci_soft_qh_t *pqh, uhci_soft_qh_t *sqh)
    361   1.92  augustss {
    362   1.92  augustss 	DPRINTFN(15,("uhci_find_prev_qh: pqh=%p sqh=%p\n", pqh, sqh));
    363   1.92  augustss 
    364   1.92  augustss 	for (; pqh->hlink != sqh; pqh = pqh->hlink) {
    365  1.152  augustss #if defined(DIAGNOSTIC) || defined(UHCI_DEBUG)
    366  1.223    bouyer 		usb_syncmem(&pqh->dma,
    367  1.223    bouyer 		    pqh->offs + offsetof(uhci_qh_t, qh_hlink),
    368  1.223    bouyer 		    sizeof(pqh->qh.qh_hlink),
    369  1.223    bouyer 		    BUS_DMASYNC_POSTWRITE);
    370   1.92  augustss 		if (le32toh(pqh->qh.qh_hlink) & UHCI_PTR_T) {
    371  1.102  augustss 			printf("uhci_find_prev_qh: QH not found\n");
    372   1.92  augustss 			return (NULL);
    373   1.92  augustss 		}
    374   1.92  augustss #endif
    375   1.92  augustss 	}
    376   1.92  augustss 	return (pqh);
    377   1.92  augustss }
    378   1.92  augustss 
    379    1.1  augustss void
    380  1.142  augustss uhci_globalreset(uhci_softc_t *sc)
    381    1.1  augustss {
    382    1.1  augustss 	UHCICMD(sc, UHCI_CMD_GRESET);	/* global reset */
    383   1.20  augustss 	usb_delay_ms(&sc->sc_bus, USB_BUS_RESET_DELAY); /* wait a little */
    384    1.1  augustss 	UHCICMD(sc, 0);			/* do nothing */
    385    1.1  augustss }
    386    1.1  augustss 
    387    1.1  augustss usbd_status
    388  1.119  augustss uhci_init(uhci_softc_t *sc)
    389    1.1  augustss {
    390   1.63  augustss 	usbd_status err;
    391    1.1  augustss 	int i, j;
    392  1.123  augustss 	uhci_soft_qh_t *clsqh, *chsqh, *bsqh, *sqh, *lsqh;
    393    1.1  augustss 	uhci_soft_td_t *std;
    394    1.1  augustss 
    395    1.1  augustss 	DPRINTFN(1,("uhci_init: start\n"));
    396    1.1  augustss 
    397   1.67  augustss #ifdef UHCI_DEBUG
    398   1.92  augustss 	thesc = sc;
    399   1.92  augustss 
    400    1.1  augustss 	if (uhcidebug > 2)
    401    1.1  augustss 		uhci_dumpregs(sc);
    402    1.1  augustss #endif
    403    1.1  augustss 
    404  1.219  jmcneill 	sc->sc_suspend = PWR_RESUME;
    405  1.219  jmcneill 
    406    1.1  augustss 	UWRITE2(sc, UHCI_INTR, 0);		/* disable interrupts */
    407  1.142  augustss 	uhci_globalreset(sc);			/* reset the controller */
    408  1.142  augustss 	uhci_reset(sc);
    409   1.24  augustss 
    410  1.218  drochner 	usb_setup_reserve(sc->sc_dev, &sc->sc_dma_reserve, sc->sc_bus.dmatag,
    411  1.183      fvdl 	    USB_MEM_RESERVE);
    412  1.183      fvdl 
    413    1.1  augustss 	/* Allocate and initialize real frame array. */
    414  1.152  augustss 	err = usb_allocmem(&sc->sc_bus,
    415   1.63  augustss 		  UHCI_FRAMELIST_COUNT * sizeof(uhci_physaddr_t),
    416   1.63  augustss 		  UHCI_FRAMELIST_ALIGN, &sc->sc_dma);
    417   1.63  augustss 	if (err)
    418   1.63  augustss 		return (err);
    419  1.159  augustss 	sc->sc_pframes = KERNADDR(&sc->sc_dma, 0);
    420    1.1  augustss 	UWRITE2(sc, UHCI_FRNUM, 0);		/* set frame number to 0 */
    421  1.160  augustss 	UWRITE4(sc, UHCI_FLBASEADDR, DMAADDR(&sc->sc_dma, 0)); /* set frame list*/
    422    1.1  augustss 
    423  1.152  augustss 	/*
    424  1.123  augustss 	 * Allocate a TD, inactive, that hangs from the last QH.
    425  1.123  augustss 	 * This is to avoid a bug in the PIIX that makes it run berserk
    426  1.123  augustss 	 * otherwise.
    427  1.123  augustss 	 */
    428  1.123  augustss 	std = uhci_alloc_std(sc);
    429  1.123  augustss 	if (std == NULL)
    430  1.123  augustss 		return (USBD_NOMEM);
    431  1.123  augustss 	std->link.std = NULL;
    432  1.123  augustss 	std->td.td_link = htole32(UHCI_PTR_T);
    433  1.123  augustss 	std->td.td_status = htole32(0); /* inactive */
    434  1.123  augustss 	std->td.td_token = htole32(0);
    435  1.123  augustss 	std->td.td_buffer = htole32(0);
    436  1.223    bouyer 	usb_syncmem(&std->dma, std->offs, sizeof(std->td),
    437  1.223    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    438  1.123  augustss 
    439  1.123  augustss 	/* Allocate the dummy QH marking the end and used for looping the QHs.*/
    440  1.123  augustss 	lsqh = uhci_alloc_sqh(sc);
    441  1.123  augustss 	if (lsqh == NULL)
    442  1.123  augustss 		return (USBD_NOMEM);
    443  1.123  augustss 	lsqh->hlink = NULL;
    444  1.123  augustss 	lsqh->qh.qh_hlink = htole32(UHCI_PTR_T);	/* end of QH chain */
    445  1.123  augustss 	lsqh->elink = std;
    446  1.123  augustss 	lsqh->qh.qh_elink = htole32(std->physaddr | UHCI_PTR_TD);
    447  1.123  augustss 	sc->sc_last_qh = lsqh;
    448  1.223    bouyer 	usb_syncmem(&lsqh->dma, lsqh->offs, sizeof(lsqh->qh),
    449  1.223    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    450  1.123  augustss 
    451    1.1  augustss 	/* Allocate the dummy QH where bulk traffic will be queued. */
    452    1.1  augustss 	bsqh = uhci_alloc_sqh(sc);
    453   1.63  augustss 	if (bsqh == NULL)
    454    1.1  augustss 		return (USBD_NOMEM);
    455  1.123  augustss 	bsqh->hlink = lsqh;
    456  1.123  augustss 	bsqh->qh.qh_hlink = htole32(lsqh->physaddr | UHCI_PTR_QH);
    457  1.121  augustss 	bsqh->elink = NULL;
    458   1.88   tsutsui 	bsqh->qh.qh_elink = htole32(UHCI_PTR_T);
    459    1.1  augustss 	sc->sc_bulk_start = sc->sc_bulk_end = bsqh;
    460  1.223    bouyer 	usb_syncmem(&bsqh->dma, bsqh->offs, sizeof(bsqh->qh),
    461  1.223    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    462    1.1  augustss 
    463  1.123  augustss 	/* Allocate dummy QH where high speed control traffic will be queued. */
    464  1.123  augustss 	chsqh = uhci_alloc_sqh(sc);
    465  1.123  augustss 	if (chsqh == NULL)
    466  1.123  augustss 		return (USBD_NOMEM);
    467  1.123  augustss 	chsqh->hlink = bsqh;
    468  1.123  augustss 	chsqh->qh.qh_hlink = htole32(bsqh->physaddr | UHCI_PTR_QH);
    469  1.123  augustss 	chsqh->elink = NULL;
    470  1.123  augustss 	chsqh->qh.qh_elink = htole32(UHCI_PTR_T);
    471  1.123  augustss 	sc->sc_hctl_start = sc->sc_hctl_end = chsqh;
    472  1.223    bouyer 	usb_syncmem(&chsqh->dma, chsqh->offs, sizeof(chsqh->qh),
    473  1.223    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    474  1.123  augustss 
    475  1.123  augustss 	/* Allocate dummy QH where control traffic will be queued. */
    476  1.123  augustss 	clsqh = uhci_alloc_sqh(sc);
    477  1.123  augustss 	if (clsqh == NULL)
    478    1.1  augustss 		return (USBD_NOMEM);
    479  1.220    bouyer 	clsqh->hlink = chsqh;
    480  1.123  augustss 	clsqh->qh.qh_hlink = htole32(chsqh->physaddr | UHCI_PTR_QH);
    481  1.123  augustss 	clsqh->elink = NULL;
    482  1.123  augustss 	clsqh->qh.qh_elink = htole32(UHCI_PTR_T);
    483  1.123  augustss 	sc->sc_lctl_start = sc->sc_lctl_end = clsqh;
    484  1.223    bouyer 	usb_syncmem(&clsqh->dma, clsqh->offs, sizeof(clsqh->qh),
    485  1.223    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    486    1.1  augustss 
    487  1.152  augustss 	/*
    488    1.1  augustss 	 * Make all (virtual) frame list pointers point to the interrupt
    489    1.1  augustss 	 * queue heads and the interrupt queue heads at the control
    490    1.1  augustss 	 * queue head and point the physical frame list to the virtual.
    491    1.1  augustss 	 */
    492    1.1  augustss 	for(i = 0; i < UHCI_VFRAMELIST_COUNT; i++) {
    493    1.1  augustss 		std = uhci_alloc_std(sc);
    494    1.1  augustss 		sqh = uhci_alloc_sqh(sc);
    495   1.67  augustss 		if (std == NULL || sqh == NULL)
    496   1.13  augustss 			return (USBD_NOMEM);
    497   1.42  augustss 		std->link.sqh = sqh;
    498  1.121  augustss 		std->td.td_link = htole32(sqh->physaddr | UHCI_PTR_QH);
    499   1.88   tsutsui 		std->td.td_status = htole32(UHCI_TD_IOS); /* iso, inactive */
    500   1.88   tsutsui 		std->td.td_token = htole32(0);
    501   1.88   tsutsui 		std->td.td_buffer = htole32(0);
    502  1.223    bouyer 		usb_syncmem(&std->dma, std->offs, sizeof(std->td),
    503  1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    504  1.123  augustss 		sqh->hlink = clsqh;
    505  1.123  augustss 		sqh->qh.qh_hlink = htole32(clsqh->physaddr | UHCI_PTR_QH);
    506  1.121  augustss 		sqh->elink = NULL;
    507   1.88   tsutsui 		sqh->qh.qh_elink = htole32(UHCI_PTR_T);
    508  1.223    bouyer 		usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
    509  1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    510    1.1  augustss 		sc->sc_vframes[i].htd = std;
    511    1.1  augustss 		sc->sc_vframes[i].etd = std;
    512    1.1  augustss 		sc->sc_vframes[i].hqh = sqh;
    513    1.1  augustss 		sc->sc_vframes[i].eqh = sqh;
    514  1.152  augustss 		for (j = i;
    515  1.152  augustss 		     j < UHCI_FRAMELIST_COUNT;
    516    1.1  augustss 		     j += UHCI_VFRAMELIST_COUNT)
    517   1.88   tsutsui 			sc->sc_pframes[j] = htole32(std->physaddr);
    518    1.1  augustss 	}
    519  1.223    bouyer 	usb_syncmem(&sc->sc_dma, 0,
    520  1.223    bouyer 	    UHCI_FRAMELIST_COUNT * sizeof(uhci_physaddr_t),
    521  1.223    bouyer 	    BUS_DMASYNC_PREWRITE);
    522  1.223    bouyer 
    523    1.1  augustss 
    524    1.1  augustss 	LIST_INIT(&sc->sc_intrhead);
    525    1.1  augustss 
    526  1.253  christos 	sc->sc_xferpool = pool_cache_init(sizeof(struct uhci_xfer), 0, 0, 0,
    527  1.253  christos 	    "uhcixfer", NULL, IPL_USB, NULL, NULL, NULL);
    528   1.76  augustss 
    529  1.248       mrg 	callout_init(&sc->sc_poll_handle, CALLOUT_MPSAFE);
    530  1.248       mrg 
    531  1.248       mrg 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
    532  1.248       mrg 	mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_SCHED);
    533  1.248       mrg 	cv_init(&sc->sc_softwake_cv, "uhciab");
    534   1.96  augustss 
    535    1.1  augustss 	/* Set up the bus struct. */
    536   1.48  augustss 	sc->sc_bus.methods = &uhci_bus_methods;
    537    1.1  augustss 	sc->sc_bus.pipe_size = sizeof(struct uhci_pipe);
    538    1.1  augustss 
    539  1.190  augustss 	UHCICMD(sc, UHCI_CMD_MAXP); /* Assume 64 byte packets at frame end */
    540  1.190  augustss 
    541    1.1  augustss 	DPRINTFN(1,("uhci_init: enabling\n"));
    542  1.225    bouyer 
    543  1.249  drochner 	err =  uhci_run(sc, 1, 0);		/* and here we go... */
    544  1.152  augustss 	UWRITE2(sc, UHCI_INTR, UHCI_INTR_TOCRCIE | UHCI_INTR_RIE |
    545    1.1  augustss 		UHCI_INTR_IOCE | UHCI_INTR_SPIE);	/* enable interrupts */
    546  1.225    bouyer 	return err;
    547   1.53  augustss }
    548   1.53  augustss 
    549   1.53  augustss int
    550  1.215    dyoung uhci_activate(device_t self, enum devact act)
    551   1.53  augustss {
    552  1.215    dyoung 	struct uhci_softc *sc = device_private(self);
    553   1.53  augustss 
    554   1.53  augustss 	switch (act) {
    555   1.53  augustss 	case DVACT_DEACTIVATE:
    556  1.210  kiyohara 		sc->sc_dying = 1;
    557  1.230    dyoung 		return 0;
    558  1.230    dyoung 	default:
    559  1.230    dyoung 		return EOPNOTSUPP;
    560   1.53  augustss 	}
    561   1.53  augustss }
    562   1.53  augustss 
    563  1.215    dyoung void
    564  1.215    dyoung uhci_childdet(device_t self, device_t child)
    565  1.215    dyoung {
    566  1.215    dyoung 	struct uhci_softc *sc = device_private(self);
    567  1.215    dyoung 
    568  1.215    dyoung 	KASSERT(sc->sc_child == child);
    569  1.215    dyoung 	sc->sc_child = NULL;
    570  1.215    dyoung }
    571  1.215    dyoung 
    572   1.53  augustss int
    573  1.119  augustss uhci_detach(struct uhci_softc *sc, int flags)
    574   1.53  augustss {
    575   1.53  augustss 	int rv = 0;
    576   1.53  augustss 
    577   1.53  augustss 	if (sc->sc_child != NULL)
    578   1.53  augustss 		rv = config_detach(sc->sc_child, flags);
    579  1.152  augustss 
    580   1.53  augustss 	if (rv != 0)
    581   1.53  augustss 		return (rv);
    582   1.53  augustss 
    583  1.226        ad 	callout_halt(&sc->sc_poll_handle, NULL);
    584  1.226        ad 	callout_destroy(&sc->sc_poll_handle);
    585  1.226        ad 
    586  1.248       mrg 	cv_destroy(&sc->sc_softwake_cv);
    587  1.248       mrg 
    588  1.248       mrg 	mutex_destroy(&sc->sc_lock);
    589  1.248       mrg 	mutex_destroy(&sc->sc_intr_lock);
    590  1.248       mrg 
    591  1.254  christos 	pool_cache_destroy(sc->sc_xferpool);
    592  1.254  christos 
    593   1.76  augustss 	/* XXX free other data structures XXX */
    594   1.53  augustss 
    595   1.53  augustss 	return (rv);
    596    1.1  augustss }
    597    1.1  augustss 
    598   1.48  augustss usbd_status
    599  1.119  augustss uhci_allocm(struct usbd_bus *bus, usb_dma_t *dma, u_int32_t size)
    600   1.48  augustss {
    601  1.216  drochner 	struct uhci_softc *sc = bus->hci_private;
    602  1.183      fvdl 	usbd_status status;
    603  1.102  augustss 	u_int32_t n;
    604  1.102  augustss 
    605  1.152  augustss 	/*
    606  1.102  augustss 	 * XXX
    607  1.102  augustss 	 * Since we are allocating a buffer we can assume that we will
    608  1.148  augustss 	 * need TDs for it.  Since we don't want to allocate those from
    609  1.102  augustss 	 * an interrupt context, we allocate them here and free them again.
    610  1.102  augustss 	 * This is no guarantee that we'll get the TDs next time...
    611  1.102  augustss 	 */
    612  1.102  augustss 	n = size / 8;
    613  1.102  augustss 	if (n > 16) {
    614  1.102  augustss 		u_int32_t i;
    615  1.102  augustss 		uhci_soft_td_t **stds;
    616  1.248       mrg 
    617  1.102  augustss 		DPRINTF(("uhci_allocm: get %d TDs\n", n));
    618  1.248       mrg 		stds = kmem_alloc(sizeof(uhci_soft_td_t *) * n, KM_SLEEP);
    619  1.248       mrg 		if (!stds)
    620  1.248       mrg 			return USBD_NOMEM;
    621  1.248       mrg 		for(i = 0; i < n; i++)
    622  1.102  augustss 			stds[i] = uhci_alloc_std(sc);
    623  1.248       mrg 		for(i = 0; i < n; i++)
    624  1.102  augustss 			if (stds[i] != NULL)
    625  1.102  augustss 				uhci_free_std(sc, stds[i]);
    626  1.248       mrg 		kmem_free(stds, sizeof(uhci_soft_td_t *) * n);
    627  1.102  augustss 	}
    628  1.102  augustss 
    629  1.183      fvdl 	status = usb_allocmem(&sc->sc_bus, size, 0, dma);
    630  1.183      fvdl 	if (status == USBD_NOMEM)
    631  1.183      fvdl 		status = usb_reserve_allocm(&sc->sc_dma_reserve, dma, size);
    632  1.183      fvdl 	return status;
    633   1.48  augustss }
    634   1.48  augustss 
    635   1.48  augustss void
    636  1.119  augustss uhci_freem(struct usbd_bus *bus, usb_dma_t *dma)
    637   1.48  augustss {
    638  1.183      fvdl 	if (dma->block->flags & USB_DMA_RESERVE) {
    639  1.183      fvdl 		usb_reserve_freem(&((struct uhci_softc *)bus)->sc_dma_reserve,
    640  1.183      fvdl 		    dma);
    641  1.183      fvdl 		return;
    642  1.183      fvdl 	}
    643   1.63  augustss 	usb_freemem(&((struct uhci_softc *)bus)->sc_bus, dma);
    644   1.76  augustss }
    645   1.76  augustss 
    646   1.76  augustss usbd_xfer_handle
    647  1.119  augustss uhci_allocx(struct usbd_bus *bus)
    648   1.76  augustss {
    649  1.216  drochner 	struct uhci_softc *sc = bus->hci_private;
    650   1.76  augustss 	usbd_xfer_handle xfer;
    651   1.76  augustss 
    652  1.253  christos 	xfer = pool_cache_get(sc->sc_xferpool, PR_NOWAIT);
    653   1.92  augustss 	if (xfer != NULL) {
    654  1.253  christos 		memset(xfer, 0, sizeof(struct uhci_xfer));
    655  1.254  christos 		UXFER(xfer)->iinfo.sc = sc;
    656   1.92  augustss #ifdef DIAGNOSTIC
    657  1.238   tsutsui 		UXFER(xfer)->iinfo.isdone = 1;
    658  1.135  augustss 		xfer->busy_free = XFER_BUSY;
    659   1.92  augustss #endif
    660   1.92  augustss 	}
    661   1.76  augustss 	return (xfer);
    662   1.76  augustss }
    663   1.76  augustss 
    664   1.76  augustss void
    665  1.119  augustss uhci_freex(struct usbd_bus *bus, usbd_xfer_handle xfer)
    666   1.76  augustss {
    667  1.216  drochner 	struct uhci_softc *sc = bus->hci_private;
    668   1.76  augustss 
    669   1.93  augustss #ifdef DIAGNOSTIC
    670   1.94  augustss 	if (xfer->busy_free != XFER_BUSY) {
    671   1.94  augustss 		printf("uhci_freex: xfer=%p not busy, 0x%08x\n", xfer,
    672   1.94  augustss 		       xfer->busy_free);
    673   1.93  augustss 	}
    674   1.94  augustss 	xfer->busy_free = XFER_FREE;
    675  1.238   tsutsui 	if (!UXFER(xfer)->iinfo.isdone) {
    676   1.96  augustss 		printf("uhci_freex: !isdone\n");
    677  1.105  augustss 	}
    678   1.93  augustss #endif
    679  1.253  christos 	pool_cache_put(sc->sc_xferpool, xfer);
    680   1.48  augustss }
    681   1.48  augustss 
    682  1.248       mrg Static void
    683  1.248       mrg uhci_get_lock(struct usbd_bus *bus, kmutex_t **lock)
    684  1.248       mrg {
    685  1.248       mrg 	struct uhci_softc *sc = bus->hci_private;
    686  1.248       mrg 
    687  1.248       mrg 	*lock = &sc->sc_lock;
    688  1.248       mrg }
    689  1.248       mrg 
    690  1.248       mrg 
    691   1.72  augustss /*
    692  1.212  jmcneill  * Handle suspend/resume.
    693  1.212  jmcneill  *
    694  1.212  jmcneill  * We need to switch to polling mode here, because this routine is
    695  1.212  jmcneill  * called from an interrupt context.  This is all right since we
    696  1.212  jmcneill  * are almost suspended anyway.
    697   1.72  augustss  */
    698  1.212  jmcneill bool
    699  1.232    dyoung uhci_resume(device_t dv, const pmf_qual_t *qual)
    700   1.72  augustss {
    701  1.212  jmcneill 	uhci_softc_t *sc = device_private(dv);
    702  1.212  jmcneill 	int cmd;
    703   1.72  augustss 
    704  1.248       mrg 	mutex_spin_enter(&sc->sc_intr_lock);
    705  1.193  augustss 
    706  1.212  jmcneill 	cmd = UREAD2(sc, UHCI_CMD);
    707  1.193  augustss 	sc->sc_bus.use_polling++;
    708  1.214       smb 	UWRITE2(sc, UHCI_INTR, 0);
    709  1.214       smb 	uhci_globalreset(sc);
    710  1.214       smb 	uhci_reset(sc);
    711  1.212  jmcneill 	if (cmd & UHCI_CMD_RS)
    712  1.249  drochner 		uhci_run(sc, 0, 1);
    713  1.212  jmcneill 
    714  1.212  jmcneill 	/* restore saved state */
    715  1.212  jmcneill 	UWRITE4(sc, UHCI_FLBASEADDR, DMAADDR(&sc->sc_dma, 0));
    716  1.212  jmcneill 	UWRITE2(sc, UHCI_FRNUM, sc->sc_saved_frnum);
    717  1.212  jmcneill 	UWRITE1(sc, UHCI_SOF, sc->sc_saved_sof);
    718  1.212  jmcneill 
    719  1.212  jmcneill 	UHCICMD(sc, cmd | UHCI_CMD_FGR); /* force resume */
    720  1.248       mrg 	usb_delay_ms_locked(&sc->sc_bus, USB_RESUME_DELAY, &sc->sc_intr_lock);
    721  1.212  jmcneill 	UHCICMD(sc, cmd & ~UHCI_CMD_EGSM); /* back to normal */
    722  1.212  jmcneill 	UWRITE2(sc, UHCI_INTR, UHCI_INTR_TOCRCIE |
    723  1.212  jmcneill 	    UHCI_INTR_RIE | UHCI_INTR_IOCE | UHCI_INTR_SPIE);
    724  1.214       smb 	UHCICMD(sc, UHCI_CMD_MAXP);
    725  1.249  drochner 	uhci_run(sc, 1, 1); /* and start traffic again */
    726  1.248       mrg 	usb_delay_ms_locked(&sc->sc_bus, USB_RESUME_RECOVERY, &sc->sc_intr_lock);
    727  1.193  augustss 	sc->sc_bus.use_polling--;
    728  1.212  jmcneill 	if (sc->sc_intr_xfer != NULL)
    729  1.234    dyoung 		callout_reset(&sc->sc_poll_handle, sc->sc_ival, uhci_poll_hub,
    730  1.212  jmcneill 		    sc->sc_intr_xfer);
    731  1.212  jmcneill #ifdef UHCI_DEBUG
    732  1.212  jmcneill 	if (uhcidebug > 2)
    733  1.212  jmcneill 		uhci_dumpregs(sc);
    734  1.212  jmcneill #endif
    735  1.212  jmcneill 
    736  1.219  jmcneill 	sc->sc_suspend = PWR_RESUME;
    737  1.248       mrg 	mutex_spin_exit(&sc->sc_intr_lock);
    738  1.212  jmcneill 
    739  1.212  jmcneill 	return true;
    740   1.72  augustss }
    741   1.72  augustss 
    742  1.212  jmcneill bool
    743  1.232    dyoung uhci_suspend(device_t dv, const pmf_qual_t *qual)
    744   1.30  augustss {
    745  1.212  jmcneill 	uhci_softc_t *sc = device_private(dv);
    746   1.30  augustss 	int cmd;
    747   1.30  augustss 
    748  1.248       mrg 	mutex_spin_enter(&sc->sc_intr_lock);
    749  1.212  jmcneill 
    750   1.30  augustss 	cmd = UREAD2(sc, UHCI_CMD);
    751   1.30  augustss 
    752  1.212  jmcneill #ifdef UHCI_DEBUG
    753  1.212  jmcneill 	if (uhcidebug > 2)
    754  1.212  jmcneill 		uhci_dumpregs(sc);
    755  1.212  jmcneill #endif
    756  1.212  jmcneill 	if (sc->sc_intr_xfer != NULL)
    757  1.234    dyoung 		callout_stop(&sc->sc_poll_handle);
    758  1.219  jmcneill 	sc->sc_suspend = PWR_SUSPEND;
    759  1.212  jmcneill 	sc->sc_bus.use_polling++;
    760  1.219  jmcneill 
    761  1.249  drochner 	uhci_run(sc, 0, 1); /* stop the controller */
    762  1.212  jmcneill 	cmd &= ~UHCI_CMD_RS;
    763  1.212  jmcneill 
    764  1.212  jmcneill 	/* save some state if BIOS doesn't */
    765  1.212  jmcneill 	sc->sc_saved_frnum = UREAD2(sc, UHCI_FRNUM);
    766  1.212  jmcneill 	sc->sc_saved_sof = UREAD1(sc, UHCI_SOF);
    767  1.212  jmcneill 
    768  1.212  jmcneill 	UWRITE2(sc, UHCI_INTR, 0); /* disable intrs */
    769   1.30  augustss 
    770  1.212  jmcneill 	UHCICMD(sc, cmd | UHCI_CMD_EGSM); /* enter suspend */
    771  1.248       mrg 	usb_delay_ms_locked(&sc->sc_bus, USB_RESUME_WAIT, &sc->sc_intr_lock);
    772  1.212  jmcneill 	sc->sc_bus.use_polling--;
    773   1.86  augustss 
    774  1.248       mrg 	mutex_spin_exit(&sc->sc_intr_lock);
    775  1.212  jmcneill 
    776  1.212  jmcneill 	return true;
    777   1.30  augustss }
    778   1.30  augustss 
    779   1.59  augustss #ifdef UHCI_DEBUG
    780  1.101  augustss Static void
    781  1.119  augustss uhci_dumpregs(uhci_softc_t *sc)
    782    1.1  augustss {
    783   1.48  augustss 	DPRINTFN(-1,("%s regs: cmd=%04x, sts=%04x, intr=%04x, frnum=%04x, "
    784   1.48  augustss 		     "flbase=%08x, sof=%04x, portsc1=%04x, portsc2=%04x\n",
    785  1.216  drochner 		     device_xname(sc->sc_dev),
    786   1.48  augustss 		     UREAD2(sc, UHCI_CMD),
    787   1.48  augustss 		     UREAD2(sc, UHCI_STS),
    788   1.48  augustss 		     UREAD2(sc, UHCI_INTR),
    789   1.48  augustss 		     UREAD2(sc, UHCI_FRNUM),
    790   1.48  augustss 		     UREAD4(sc, UHCI_FLBASEADDR),
    791   1.48  augustss 		     UREAD1(sc, UHCI_SOF),
    792   1.48  augustss 		     UREAD2(sc, UHCI_PORTSC1),
    793   1.48  augustss 		     UREAD2(sc, UHCI_PORTSC2)));
    794    1.1  augustss }
    795    1.1  augustss 
    796    1.1  augustss void
    797  1.119  augustss uhci_dump_td(uhci_soft_td_t *p)
    798    1.1  augustss {
    799  1.122        tv 	char sbuf[128], sbuf2[128];
    800  1.122        tv 
    801  1.250  christos 
    802  1.223    bouyer 	usb_syncmem(&p->dma, p->offs, sizeof(p->td),
    803  1.223    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    804   1.48  augustss 	DPRINTFN(-1,("TD(%p) at %08lx = link=0x%08lx status=0x%08lx "
    805   1.48  augustss 		     "token=0x%08lx buffer=0x%08lx\n",
    806   1.48  augustss 		     p, (long)p->physaddr,
    807   1.88   tsutsui 		     (long)le32toh(p->td.td_link),
    808   1.88   tsutsui 		     (long)le32toh(p->td.td_status),
    809   1.88   tsutsui 		     (long)le32toh(p->td.td_token),
    810   1.88   tsutsui 		     (long)le32toh(p->td.td_buffer)));
    811  1.122        tv 
    812  1.224  christos 	snprintb(sbuf, sizeof(sbuf), "\20\1T\2Q\3VF",
    813  1.224  christos 	    (u_int32_t)le32toh(p->td.td_link));
    814  1.224  christos 	snprintb(sbuf2, sizeof(sbuf2),
    815  1.224  christos 	    "\20\22BITSTUFF\23CRCTO\24NAK\25BABBLE\26DBUFFER\27"
    816  1.224  christos 	    "STALLED\30ACTIVE\31IOC\32ISO\33LS\36SPD",
    817  1.224  christos 	    (u_int32_t)le32toh(p->td.td_status));
    818  1.122        tv 
    819  1.122        tv 	DPRINTFN(-1,("  %s %s,errcnt=%d,actlen=%d pid=%02x,addr=%d,endpt=%d,"
    820  1.122        tv 		     "D=%d,maxlen=%d\n", sbuf, sbuf2,
    821   1.88   tsutsui 		     UHCI_TD_GET_ERRCNT(le32toh(p->td.td_status)),
    822   1.88   tsutsui 		     UHCI_TD_GET_ACTLEN(le32toh(p->td.td_status)),
    823   1.88   tsutsui 		     UHCI_TD_GET_PID(le32toh(p->td.td_token)),
    824   1.88   tsutsui 		     UHCI_TD_GET_DEVADDR(le32toh(p->td.td_token)),
    825   1.88   tsutsui 		     UHCI_TD_GET_ENDPT(le32toh(p->td.td_token)),
    826   1.88   tsutsui 		     UHCI_TD_GET_DT(le32toh(p->td.td_token)),
    827   1.88   tsutsui 		     UHCI_TD_GET_MAXLEN(le32toh(p->td.td_token))));
    828  1.223    bouyer 	usb_syncmem(&p->dma, p->offs, sizeof(p->td),
    829  1.223    bouyer 	    BUS_DMASYNC_PREREAD);
    830    1.1  augustss }
    831    1.1  augustss 
    832    1.1  augustss void
    833  1.119  augustss uhci_dump_qh(uhci_soft_qh_t *sqh)
    834    1.1  augustss {
    835  1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
    836  1.223    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    837   1.67  augustss 	DPRINTFN(-1,("QH(%p) at %08x: hlink=%08x elink=%08x\n", sqh,
    838   1.88   tsutsui 	    (int)sqh->physaddr, le32toh(sqh->qh.qh_hlink),
    839   1.88   tsutsui 	    le32toh(sqh->qh.qh_elink)));
    840  1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh), BUS_DMASYNC_PREREAD);
    841    1.1  augustss }
    842    1.1  augustss 
    843   1.13  augustss 
    844  1.110  augustss #if 1
    845    1.1  augustss void
    846  1.119  augustss uhci_dump(void)
    847    1.1  augustss {
    848  1.110  augustss 	uhci_dump_all(thesc);
    849  1.110  augustss }
    850  1.110  augustss #endif
    851    1.1  augustss 
    852  1.110  augustss void
    853  1.119  augustss uhci_dump_all(uhci_softc_t *sc)
    854  1.110  augustss {
    855    1.1  augustss 	uhci_dumpregs(sc);
    856   1.50  augustss 	printf("intrs=%d\n", sc->sc_bus.no_intrs);
    857  1.110  augustss 	/*printf("framelist[i].link = %08x\n", sc->sc_framelist[0].link);*/
    858  1.123  augustss 	uhci_dump_qh(sc->sc_lctl_start);
    859    1.1  augustss }
    860    1.1  augustss 
    861   1.67  augustss 
    862   1.67  augustss void
    863  1.119  augustss uhci_dump_qhs(uhci_soft_qh_t *sqh)
    864   1.67  augustss {
    865   1.67  augustss 	uhci_dump_qh(sqh);
    866   1.67  augustss 
    867   1.67  augustss 	/* uhci_dump_qhs displays all the QHs and TDs from the given QH onwards
    868   1.67  augustss 	 * Traverses sideways first, then down.
    869   1.67  augustss 	 *
    870   1.67  augustss 	 * QH1
    871   1.67  augustss 	 * QH2
    872   1.67  augustss 	 * No QH
    873   1.67  augustss 	 * TD2.1
    874   1.67  augustss 	 * TD2.2
    875   1.67  augustss 	 * TD1.1
    876   1.67  augustss 	 * etc.
    877   1.67  augustss 	 *
    878   1.67  augustss 	 * TD2.x being the TDs queued at QH2 and QH1 being referenced from QH1.
    879   1.67  augustss 	 */
    880   1.67  augustss 
    881   1.67  augustss 
    882  1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
    883  1.223    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    884   1.88   tsutsui 	if (sqh->hlink != NULL && !(le32toh(sqh->qh.qh_hlink) & UHCI_PTR_T))
    885   1.67  augustss 		uhci_dump_qhs(sqh->hlink);
    886   1.67  augustss 	else
    887   1.67  augustss 		DPRINTF(("No QH\n"));
    888  1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh), BUS_DMASYNC_PREREAD);
    889   1.67  augustss 
    890   1.88   tsutsui 	if (sqh->elink != NULL && !(le32toh(sqh->qh.qh_elink) & UHCI_PTR_T))
    891   1.67  augustss 		uhci_dump_tds(sqh->elink);
    892   1.67  augustss 	else
    893   1.67  augustss 		DPRINTF(("No TD\n"));
    894   1.67  augustss }
    895   1.67  augustss 
    896    1.1  augustss void
    897  1.119  augustss uhci_dump_tds(uhci_soft_td_t *std)
    898    1.1  augustss {
    899   1.67  augustss 	uhci_soft_td_t *td;
    900  1.223    bouyer 	int stop;
    901   1.67  augustss 
    902   1.67  augustss 	for(td = std; td != NULL; td = td->link.std) {
    903   1.67  augustss 		uhci_dump_td(td);
    904    1.1  augustss 
    905   1.67  augustss 		/* Check whether the link pointer in this TD marks
    906   1.67  augustss 		 * the link pointer as end of queue. This avoids
    907   1.67  augustss 		 * printing the free list in case the queue/TD has
    908   1.67  augustss 		 * already been moved there (seatbelt).
    909   1.67  augustss 		 */
    910  1.223    bouyer 		usb_syncmem(&td->dma, td->offs + offsetof(uhci_td_t, td_link),
    911  1.223    bouyer 		    sizeof(td->td.td_link),
    912  1.223    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    913  1.223    bouyer 		stop = (le32toh(td->td.td_link) & UHCI_PTR_T ||
    914  1.223    bouyer 			le32toh(td->td.td_link) == 0);
    915  1.223    bouyer 		usb_syncmem(&td->dma, td->offs + offsetof(uhci_td_t, td_link),
    916  1.223    bouyer 		    sizeof(td->td.td_link), BUS_DMASYNC_PREREAD);
    917  1.223    bouyer 		if (stop)
    918   1.67  augustss 			break;
    919   1.67  augustss 	}
    920    1.1  augustss }
    921   1.92  augustss 
    922  1.101  augustss Static void
    923  1.119  augustss uhci_dump_ii(uhci_intr_info_t *ii)
    924   1.92  augustss {
    925   1.95  augustss 	usbd_pipe_handle pipe;
    926   1.95  augustss 	usb_endpoint_descriptor_t *ed;
    927   1.95  augustss 	usbd_device_handle dev;
    928  1.152  augustss 
    929   1.98  augustss #ifdef DIAGNOSTIC
    930   1.98  augustss #define DONE ii->isdone
    931   1.98  augustss #else
    932   1.98  augustss #define DONE 0
    933   1.98  augustss #endif
    934   1.95  augustss         if (ii == NULL) {
    935   1.95  augustss                 printf("ii NULL\n");
    936   1.95  augustss                 return;
    937   1.95  augustss         }
    938   1.95  augustss         if (ii->xfer == NULL) {
    939   1.95  augustss 		printf("ii %p: done=%d xfer=NULL\n",
    940   1.98  augustss 		       ii, DONE);
    941   1.95  augustss                 return;
    942   1.95  augustss         }
    943   1.95  augustss         pipe = ii->xfer->pipe;
    944   1.95  augustss         if (pipe == NULL) {
    945   1.95  augustss 		printf("ii %p: done=%d xfer=%p pipe=NULL\n",
    946   1.98  augustss 		       ii, DONE, ii->xfer);
    947  1.139  augustss                 return;
    948  1.139  augustss 	}
    949  1.139  augustss         if (pipe->endpoint == NULL) {
    950  1.139  augustss 		printf("ii %p: done=%d xfer=%p pipe=%p pipe->endpoint=NULL\n",
    951  1.139  augustss 		       ii, DONE, ii->xfer, pipe);
    952  1.139  augustss                 return;
    953  1.139  augustss 	}
    954  1.139  augustss         if (pipe->device == NULL) {
    955  1.139  augustss 		printf("ii %p: done=%d xfer=%p pipe=%p pipe->device=NULL\n",
    956  1.139  augustss 		       ii, DONE, ii->xfer, pipe);
    957   1.95  augustss                 return;
    958   1.95  augustss 	}
    959   1.95  augustss         ed = pipe->endpoint->edesc;
    960   1.95  augustss         dev = pipe->device;
    961  1.152  augustss 	printf("ii %p: done=%d xfer=%p dev=%p vid=0x%04x pid=0x%04x addr=%d pipe=%p ep=0x%02x attr=0x%02x\n",
    962  1.152  augustss 	       ii, DONE, ii->xfer, dev,
    963   1.95  augustss 	       UGETW(dev->ddesc.idVendor),
    964   1.92  augustss 	       UGETW(dev->ddesc.idProduct),
    965   1.92  augustss 	       dev->address, pipe,
    966   1.92  augustss 	       ed->bEndpointAddress, ed->bmAttributes);
    967   1.98  augustss #undef DONE
    968   1.92  augustss }
    969   1.92  augustss 
    970  1.120  augustss void uhci_dump_iis(struct uhci_softc *sc);
    971   1.92  augustss void
    972  1.119  augustss uhci_dump_iis(struct uhci_softc *sc)
    973   1.92  augustss {
    974   1.92  augustss 	uhci_intr_info_t *ii;
    975   1.92  augustss 
    976   1.92  augustss 	printf("intr_info list:\n");
    977   1.92  augustss 	for (ii = LIST_FIRST(&sc->sc_intrhead); ii; ii = LIST_NEXT(ii, list))
    978   1.92  augustss 		uhci_dump_ii(ii);
    979   1.92  augustss }
    980   1.92  augustss 
    981  1.120  augustss void iidump(void);
    982  1.119  augustss void iidump(void) { uhci_dump_iis(thesc); }
    983   1.92  augustss 
    984    1.1  augustss #endif
    985    1.1  augustss 
    986    1.1  augustss /*
    987    1.1  augustss  * This routine is executed periodically and simulates interrupts
    988    1.1  augustss  * from the root controller interrupt pipe for port status change.
    989    1.1  augustss  */
    990    1.1  augustss void
    991  1.119  augustss uhci_poll_hub(void *addr)
    992    1.1  augustss {
    993   1.63  augustss 	usbd_xfer_handle xfer = addr;
    994   1.63  augustss 	usbd_pipe_handle pipe = xfer->pipe;
    995  1.227    martin 	uhci_softc_t *sc;
    996    1.1  augustss 	u_char *p;
    997    1.1  augustss 
    998   1.96  augustss 	DPRINTFN(20, ("uhci_poll_hub\n"));
    999    1.1  augustss 
   1000  1.228    martin 	if (__predict_false(pipe->device == NULL || pipe->device->bus == NULL))
   1001  1.228    martin 		return;	/* device has detached */
   1002  1.227    martin 	sc = pipe->device->bus->hci_private;
   1003  1.234    dyoung 	callout_reset(&sc->sc_poll_handle, sc->sc_ival, uhci_poll_hub, xfer);
   1004   1.41  augustss 
   1005  1.159  augustss 	p = KERNADDR(&xfer->dmabuf, 0);
   1006    1.1  augustss 	p[0] = 0;
   1007    1.1  augustss 	if (UREAD2(sc, UHCI_PORTSC1) & (UHCI_PORTSC_CSC|UHCI_PORTSC_OCIC))
   1008    1.1  augustss 		p[0] |= 1<<1;
   1009    1.1  augustss 	if (UREAD2(sc, UHCI_PORTSC2) & (UHCI_PORTSC_CSC|UHCI_PORTSC_OCIC))
   1010    1.1  augustss 		p[0] |= 1<<2;
   1011   1.41  augustss 	if (p[0] == 0)
   1012   1.41  augustss 		/* No change, try again in a while */
   1013   1.41  augustss 		return;
   1014   1.41  augustss 
   1015   1.63  augustss 	xfer->actlen = 1;
   1016   1.63  augustss 	xfer->status = USBD_NORMAL_COMPLETION;
   1017  1.248       mrg 	mutex_enter(&sc->sc_lock);
   1018   1.63  augustss 	usb_transfer_complete(xfer);
   1019  1.248       mrg 	mutex_exit(&sc->sc_lock);
   1020   1.41  augustss }
   1021   1.41  augustss 
   1022   1.41  augustss void
   1023  1.205  christos uhci_root_intr_done(usbd_xfer_handle xfer)
   1024   1.84  augustss {
   1025   1.84  augustss }
   1026   1.84  augustss 
   1027   1.84  augustss void
   1028  1.205  christos uhci_root_ctrl_done(usbd_xfer_handle xfer)
   1029   1.41  augustss {
   1030    1.1  augustss }
   1031    1.1  augustss 
   1032  1.123  augustss /*
   1033  1.123  augustss  * Let the last QH loop back to the high speed control transfer QH.
   1034  1.123  augustss  * This is what intel calls "bandwidth reclamation" and improves
   1035  1.123  augustss  * USB performance a lot for some devices.
   1036  1.123  augustss  * If we are already looping, just count it.
   1037  1.123  augustss  */
   1038    1.1  augustss void
   1039  1.123  augustss uhci_add_loop(uhci_softc_t *sc) {
   1040  1.125  augustss #ifdef UHCI_DEBUG
   1041  1.125  augustss 	if (uhcinoloop)
   1042  1.125  augustss 		return;
   1043  1.125  augustss #endif
   1044  1.123  augustss 	if (++sc->sc_loops == 1) {
   1045  1.125  augustss 		DPRINTFN(5,("uhci_start_loop: add\n"));
   1046  1.123  augustss 		/* Note, we don't loop back the soft pointer. */
   1047  1.152  augustss 		sc->sc_last_qh->qh.qh_hlink =
   1048  1.123  augustss 		    htole32(sc->sc_hctl_start->physaddr | UHCI_PTR_QH);
   1049  1.223    bouyer 		usb_syncmem(&sc->sc_last_qh->dma,
   1050  1.223    bouyer 		    sc->sc_last_qh->offs + offsetof(uhci_qh_t, qh_hlink),
   1051  1.223    bouyer 		    sizeof(sc->sc_last_qh->qh.qh_hlink),
   1052  1.223    bouyer 		    BUS_DMASYNC_PREWRITE);
   1053  1.123  augustss 	}
   1054  1.123  augustss }
   1055  1.123  augustss 
   1056  1.123  augustss void
   1057  1.123  augustss uhci_rem_loop(uhci_softc_t *sc) {
   1058  1.125  augustss #ifdef UHCI_DEBUG
   1059  1.125  augustss 	if (uhcinoloop)
   1060  1.125  augustss 		return;
   1061  1.125  augustss #endif
   1062  1.123  augustss 	if (--sc->sc_loops == 0) {
   1063  1.123  augustss 		DPRINTFN(5,("uhci_end_loop: remove\n"));
   1064  1.123  augustss 		sc->sc_last_qh->qh.qh_hlink = htole32(UHCI_PTR_T);
   1065  1.223    bouyer 		usb_syncmem(&sc->sc_last_qh->dma,
   1066  1.223    bouyer 		    sc->sc_last_qh->offs + offsetof(uhci_qh_t, qh_hlink),
   1067  1.223    bouyer 		    sizeof(sc->sc_last_qh->qh.qh_hlink),
   1068  1.223    bouyer 		    BUS_DMASYNC_PREWRITE);
   1069  1.123  augustss 	}
   1070  1.123  augustss }
   1071  1.123  augustss 
   1072  1.248       mrg /* Add high speed control QH, called with lock held. */
   1073  1.123  augustss void
   1074  1.123  augustss uhci_add_hs_ctrl(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
   1075    1.1  augustss {
   1076   1.42  augustss 	uhci_soft_qh_t *eqh;
   1077    1.1  augustss 
   1078  1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   1079  1.248       mrg 
   1080    1.1  augustss 	DPRINTFN(10, ("uhci_add_ctrl: sqh=%p\n", sqh));
   1081  1.123  augustss 	eqh = sc->sc_hctl_end;
   1082  1.223    bouyer 	usb_syncmem(&eqh->dma, eqh->offs + offsetof(uhci_qh_t, qh_hlink),
   1083  1.223    bouyer 	    sizeof(eqh->qh.qh_hlink),
   1084  1.223    bouyer 	    BUS_DMASYNC_POSTWRITE);
   1085   1.42  augustss 	sqh->hlink       = eqh->hlink;
   1086   1.42  augustss 	sqh->qh.qh_hlink = eqh->qh.qh_hlink;
   1087  1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1088  1.223    bouyer 	    BUS_DMASYNC_PREWRITE);
   1089   1.42  augustss 	eqh->hlink       = sqh;
   1090  1.121  augustss 	eqh->qh.qh_hlink = htole32(sqh->physaddr | UHCI_PTR_QH);
   1091  1.123  augustss 	sc->sc_hctl_end = sqh;
   1092  1.223    bouyer 	usb_syncmem(&eqh->dma, eqh->offs + offsetof(uhci_qh_t, qh_hlink),
   1093  1.223    bouyer 	    sizeof(eqh->qh.qh_hlink), BUS_DMASYNC_PREWRITE);
   1094  1.125  augustss #ifdef UHCI_CTL_LOOP
   1095  1.123  augustss 	uhci_add_loop(sc);
   1096  1.125  augustss #endif
   1097    1.1  augustss }
   1098    1.1  augustss 
   1099  1.248       mrg /* Remove high speed control QH, called with lock held. */
   1100    1.1  augustss void
   1101  1.123  augustss uhci_remove_hs_ctrl(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
   1102    1.1  augustss {
   1103    1.1  augustss 	uhci_soft_qh_t *pqh;
   1104  1.256   tsutsui 	uint32_t elink;
   1105    1.1  augustss 
   1106  1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   1107  1.248       mrg 
   1108  1.123  augustss 	DPRINTFN(10, ("uhci_remove_hs_ctrl: sqh=%p\n", sqh));
   1109  1.125  augustss #ifdef UHCI_CTL_LOOP
   1110  1.123  augustss 	uhci_rem_loop(sc);
   1111  1.125  augustss #endif
   1112  1.124  augustss 	/*
   1113  1.124  augustss 	 * The T bit should be set in the elink of the QH so that the HC
   1114  1.124  augustss 	 * doesn't follow the pointer.  This condition may fail if the
   1115  1.124  augustss 	 * the transferred packet was short so that the QH still points
   1116  1.124  augustss 	 * at the last used TD.
   1117  1.124  augustss 	 * In this case we set the T bit and wait a little for the HC
   1118  1.124  augustss 	 * to stop looking at the TD.
   1119  1.223    bouyer 	 * Note that if the TD chain is large enough, the controller
   1120  1.223    bouyer 	 * may still be looking at the chain at the end of this function.
   1121  1.223    bouyer 	 * uhci_free_std_chain() will make sure the controller stops
   1122  1.223    bouyer 	 * looking at it quickly, but until then we should not change
   1123  1.223    bouyer 	 * sqh->hlink.
   1124  1.124  augustss 	 */
   1125  1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(uhci_qh_t, qh_elink),
   1126  1.223    bouyer 	    sizeof(sqh->qh.qh_elink),
   1127  1.223    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1128  1.256   tsutsui 	elink = le32toh(sqh->qh.qh_elink);
   1129  1.256   tsutsui 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(uhci_qh_t, qh_elink),
   1130  1.256   tsutsui 	    sizeof(sqh->qh.qh_elink), BUS_DMASYNC_PREREAD);
   1131  1.256   tsutsui 	if (!(elink & UHCI_PTR_T)) {
   1132  1.124  augustss 		sqh->qh.qh_elink = htole32(UHCI_PTR_T);
   1133  1.223    bouyer 		usb_syncmem(&sqh->dma,
   1134  1.223    bouyer 		    sqh->offs + offsetof(uhci_qh_t, qh_elink),
   1135  1.223    bouyer 		    sizeof(sqh->qh.qh_elink),
   1136  1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1137  1.124  augustss 		delay(UHCI_QH_REMOVE_DELAY);
   1138  1.124  augustss 	}
   1139  1.124  augustss 
   1140  1.123  augustss 	pqh = uhci_find_prev_qh(sc->sc_hctl_start, sqh);
   1141  1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(uhci_qh_t, qh_hlink),
   1142  1.223    bouyer 	    sizeof(sqh->qh.qh_hlink), BUS_DMASYNC_POSTWRITE);
   1143  1.152  augustss 	pqh->hlink = sqh->hlink;
   1144   1.42  augustss 	pqh->qh.qh_hlink = sqh->qh.qh_hlink;
   1145  1.223    bouyer 	usb_syncmem(&pqh->dma, pqh->offs + offsetof(uhci_qh_t, qh_hlink),
   1146  1.223    bouyer 	    sizeof(pqh->qh.qh_hlink),
   1147  1.223    bouyer 	    BUS_DMASYNC_PREWRITE);
   1148  1.124  augustss 	delay(UHCI_QH_REMOVE_DELAY);
   1149  1.123  augustss 	if (sc->sc_hctl_end == sqh)
   1150  1.123  augustss 		sc->sc_hctl_end = pqh;
   1151  1.123  augustss }
   1152  1.123  augustss 
   1153  1.248       mrg /* Add low speed control QH, called with lock held. */
   1154  1.123  augustss void
   1155  1.123  augustss uhci_add_ls_ctrl(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
   1156  1.123  augustss {
   1157  1.123  augustss 	uhci_soft_qh_t *eqh;
   1158  1.123  augustss 
   1159  1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   1160  1.248       mrg 
   1161  1.123  augustss 	DPRINTFN(10, ("uhci_add_ls_ctrl: sqh=%p\n", sqh));
   1162  1.123  augustss 	eqh = sc->sc_lctl_end;
   1163  1.223    bouyer 	usb_syncmem(&eqh->dma, eqh->offs + offsetof(uhci_qh_t, qh_hlink),
   1164  1.223    bouyer 	    sizeof(eqh->qh.qh_hlink), BUS_DMASYNC_POSTWRITE);
   1165  1.152  augustss 	sqh->hlink = eqh->hlink;
   1166  1.123  augustss 	sqh->qh.qh_hlink = eqh->qh.qh_hlink;
   1167  1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1168  1.223    bouyer 	    BUS_DMASYNC_PREWRITE);
   1169  1.152  augustss 	eqh->hlink = sqh;
   1170  1.123  augustss 	eqh->qh.qh_hlink = htole32(sqh->physaddr | UHCI_PTR_QH);
   1171  1.223    bouyer 	usb_syncmem(&eqh->dma, eqh->offs + offsetof(uhci_qh_t, qh_hlink),
   1172  1.223    bouyer 	    sizeof(eqh->qh.qh_hlink), BUS_DMASYNC_PREWRITE);
   1173  1.123  augustss 	sc->sc_lctl_end = sqh;
   1174  1.123  augustss }
   1175  1.123  augustss 
   1176  1.248       mrg /* Remove low speed control QH, called with lock held. */
   1177  1.123  augustss void
   1178  1.123  augustss uhci_remove_ls_ctrl(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
   1179  1.123  augustss {
   1180  1.123  augustss 	uhci_soft_qh_t *pqh;
   1181  1.256   tsutsui 	uint32_t elink;
   1182  1.123  augustss 
   1183  1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   1184  1.248       mrg 
   1185  1.123  augustss 	DPRINTFN(10, ("uhci_remove_ls_ctrl: sqh=%p\n", sqh));
   1186  1.124  augustss 	/* See comment in uhci_remove_hs_ctrl() */
   1187  1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(uhci_qh_t, qh_elink),
   1188  1.223    bouyer 	    sizeof(sqh->qh.qh_elink),
   1189  1.223    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1190  1.256   tsutsui 	elink = le32toh(sqh->qh.qh_elink);
   1191  1.256   tsutsui 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(uhci_qh_t, qh_elink),
   1192  1.256   tsutsui 	    sizeof(sqh->qh.qh_elink), BUS_DMASYNC_PREREAD);
   1193  1.256   tsutsui 	if (!(elink & UHCI_PTR_T)) {
   1194  1.124  augustss 		sqh->qh.qh_elink = htole32(UHCI_PTR_T);
   1195  1.223    bouyer 		usb_syncmem(&sqh->dma,
   1196  1.223    bouyer 		    sqh->offs + offsetof(uhci_qh_t, qh_elink),
   1197  1.223    bouyer 		    sizeof(sqh->qh.qh_elink),
   1198  1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1199  1.124  augustss 		delay(UHCI_QH_REMOVE_DELAY);
   1200  1.124  augustss 	}
   1201  1.123  augustss 	pqh = uhci_find_prev_qh(sc->sc_lctl_start, sqh);
   1202  1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(uhci_qh_t, qh_hlink),
   1203  1.223    bouyer 	    sizeof(sqh->qh.qh_hlink), BUS_DMASYNC_POSTWRITE);
   1204  1.152  augustss 	pqh->hlink = sqh->hlink;
   1205  1.123  augustss 	pqh->qh.qh_hlink = sqh->qh.qh_hlink;
   1206  1.223    bouyer 	usb_syncmem(&pqh->dma, pqh->offs + offsetof(uhci_qh_t, qh_hlink),
   1207  1.223    bouyer 	    sizeof(pqh->qh.qh_hlink),
   1208  1.223    bouyer 	    BUS_DMASYNC_PREWRITE);
   1209  1.124  augustss 	delay(UHCI_QH_REMOVE_DELAY);
   1210  1.123  augustss 	if (sc->sc_lctl_end == sqh)
   1211  1.123  augustss 		sc->sc_lctl_end = pqh;
   1212    1.1  augustss }
   1213    1.1  augustss 
   1214  1.248       mrg /* Add bulk QH, called with lock held. */
   1215    1.1  augustss void
   1216  1.119  augustss uhci_add_bulk(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
   1217    1.1  augustss {
   1218   1.42  augustss 	uhci_soft_qh_t *eqh;
   1219    1.1  augustss 
   1220  1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   1221  1.248       mrg 
   1222    1.1  augustss 	DPRINTFN(10, ("uhci_add_bulk: sqh=%p\n", sqh));
   1223   1.42  augustss 	eqh = sc->sc_bulk_end;
   1224  1.223    bouyer 	usb_syncmem(&eqh->dma, eqh->offs + offsetof(uhci_qh_t, qh_hlink),
   1225  1.223    bouyer 	    sizeof(eqh->qh.qh_hlink), BUS_DMASYNC_POSTWRITE);
   1226  1.152  augustss 	sqh->hlink = eqh->hlink;
   1227   1.42  augustss 	sqh->qh.qh_hlink = eqh->qh.qh_hlink;
   1228  1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1229  1.223    bouyer 	    BUS_DMASYNC_PREWRITE);
   1230  1.152  augustss 	eqh->hlink = sqh;
   1231  1.121  augustss 	eqh->qh.qh_hlink = htole32(sqh->physaddr | UHCI_PTR_QH);
   1232  1.223    bouyer 	usb_syncmem(&eqh->dma, eqh->offs + offsetof(uhci_qh_t, qh_hlink),
   1233  1.223    bouyer 	    sizeof(eqh->qh.qh_hlink), BUS_DMASYNC_PREWRITE);
   1234    1.1  augustss 	sc->sc_bulk_end = sqh;
   1235  1.123  augustss 	uhci_add_loop(sc);
   1236    1.1  augustss }
   1237    1.1  augustss 
   1238  1.248       mrg /* Remove bulk QH, called with lock held. */
   1239    1.1  augustss void
   1240  1.119  augustss uhci_remove_bulk(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
   1241    1.1  augustss {
   1242    1.1  augustss 	uhci_soft_qh_t *pqh;
   1243    1.1  augustss 
   1244  1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   1245  1.248       mrg 
   1246    1.1  augustss 	DPRINTFN(10, ("uhci_remove_bulk: sqh=%p\n", sqh));
   1247  1.123  augustss 	uhci_rem_loop(sc);
   1248  1.124  augustss 	/* See comment in uhci_remove_hs_ctrl() */
   1249  1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(uhci_qh_t, qh_elink),
   1250  1.223    bouyer 	    sizeof(sqh->qh.qh_elink),
   1251  1.223    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1252  1.124  augustss 	if (!(sqh->qh.qh_elink & htole32(UHCI_PTR_T))) {
   1253  1.124  augustss 		sqh->qh.qh_elink = htole32(UHCI_PTR_T);
   1254  1.223    bouyer 		usb_syncmem(&sqh->dma,
   1255  1.223    bouyer 		    sqh->offs + offsetof(uhci_qh_t, qh_elink),
   1256  1.223    bouyer 		    sizeof(sqh->qh.qh_elink),
   1257  1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1258  1.124  augustss 		delay(UHCI_QH_REMOVE_DELAY);
   1259  1.124  augustss 	}
   1260   1.92  augustss 	pqh = uhci_find_prev_qh(sc->sc_bulk_start, sqh);
   1261  1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(uhci_qh_t, qh_hlink),
   1262  1.223    bouyer 	    sizeof(sqh->qh.qh_hlink), BUS_DMASYNC_POSTWRITE);
   1263   1.42  augustss 	pqh->hlink       = sqh->hlink;
   1264   1.42  augustss 	pqh->qh.qh_hlink = sqh->qh.qh_hlink;
   1265  1.223    bouyer 	usb_syncmem(&pqh->dma, pqh->offs + offsetof(uhci_qh_t, qh_hlink),
   1266  1.223    bouyer 	    sizeof(pqh->qh.qh_hlink), BUS_DMASYNC_PREWRITE);
   1267  1.124  augustss 	delay(UHCI_QH_REMOVE_DELAY);
   1268    1.1  augustss 	if (sc->sc_bulk_end == sqh)
   1269    1.1  augustss 		sc->sc_bulk_end = pqh;
   1270    1.1  augustss }
   1271    1.1  augustss 
   1272  1.141  augustss Static int uhci_intr1(uhci_softc_t *);
   1273  1.141  augustss 
   1274    1.1  augustss int
   1275  1.119  augustss uhci_intr(void *arg)
   1276    1.1  augustss {
   1277   1.44  augustss 	uhci_softc_t *sc = arg;
   1278  1.248       mrg 	int ret = 0;
   1279  1.248       mrg 
   1280  1.248       mrg 	mutex_spin_enter(&sc->sc_intr_lock);
   1281  1.146  augustss 
   1282  1.216  drochner 	if (sc->sc_dying || !device_has_power(sc->sc_dev))
   1283  1.248       mrg 		goto done;
   1284  1.141  augustss 
   1285  1.225    bouyer 	if (sc->sc_bus.use_polling || UREAD2(sc, UHCI_INTR) == 0) {
   1286  1.141  augustss #ifdef DIAGNOSTIC
   1287  1.179   mycroft 		DPRINTFN(16, ("uhci_intr: ignored interrupt while polling\n"));
   1288  1.141  augustss #endif
   1289  1.248       mrg 		goto done;
   1290  1.141  augustss 	}
   1291  1.179   mycroft 
   1292  1.248       mrg 	ret = uhci_intr1(sc);
   1293  1.248       mrg 
   1294  1.248       mrg  done:
   1295  1.248       mrg 	mutex_spin_exit(&sc->sc_intr_lock);
   1296  1.248       mrg 	return ret;
   1297  1.141  augustss }
   1298  1.141  augustss 
   1299  1.141  augustss int
   1300  1.141  augustss uhci_intr1(uhci_softc_t *sc)
   1301  1.141  augustss {
   1302   1.44  augustss 	int status;
   1303   1.44  augustss 	int ack;
   1304    1.1  augustss 
   1305   1.67  augustss #ifdef UHCI_DEBUG
   1306   1.44  augustss 	if (uhcidebug > 15) {
   1307  1.216  drochner 		DPRINTF(("%s: uhci_intr1\n", device_xname(sc->sc_dev)));
   1308    1.1  augustss 		uhci_dumpregs(sc);
   1309    1.1  augustss 	}
   1310    1.1  augustss #endif
   1311  1.117  augustss 
   1312  1.248       mrg 	KASSERT(mutex_owned(&sc->sc_intr_lock));
   1313  1.248       mrg 
   1314  1.153  augustss 	status = UREAD2(sc, UHCI_STS) & UHCI_STS_ALLINTRS;
   1315  1.127     soren 	if (status == 0)	/* The interrupt was not for us. */
   1316  1.127     soren 		return (0);
   1317  1.127     soren 
   1318  1.117  augustss 	if (sc->sc_suspend != PWR_RESUME) {
   1319  1.201  jmcneill #ifdef DIAGNOSTIC
   1320  1.117  augustss 		printf("%s: interrupt while not operating ignored\n",
   1321  1.216  drochner 		       device_xname(sc->sc_dev));
   1322  1.201  jmcneill #endif
   1323  1.134  augustss 		UWRITE2(sc, UHCI_STS, status); /* acknowledge the ints */
   1324  1.117  augustss 		return (0);
   1325  1.117  augustss 	}
   1326   1.44  augustss 
   1327   1.44  augustss 	ack = 0;
   1328   1.44  augustss 	if (status & UHCI_STS_USBINT)
   1329   1.44  augustss 		ack |= UHCI_STS_USBINT;
   1330   1.44  augustss 	if (status & UHCI_STS_USBEI)
   1331   1.44  augustss 		ack |= UHCI_STS_USBEI;
   1332    1.1  augustss 	if (status & UHCI_STS_RD) {
   1333   1.44  augustss 		ack |= UHCI_STS_RD;
   1334  1.118  augustss #ifdef UHCI_DEBUG
   1335  1.216  drochner 		printf("%s: resume detect\n", device_xname(sc->sc_dev));
   1336  1.118  augustss #endif
   1337    1.1  augustss 	}
   1338    1.1  augustss 	if (status & UHCI_STS_HSE) {
   1339   1.44  augustss 		ack |= UHCI_STS_HSE;
   1340  1.216  drochner 		printf("%s: host system error\n", device_xname(sc->sc_dev));
   1341    1.1  augustss 	}
   1342    1.1  augustss 	if (status & UHCI_STS_HCPE) {
   1343   1.44  augustss 		ack |= UHCI_STS_HCPE;
   1344  1.152  augustss 		printf("%s: host controller process error\n",
   1345  1.216  drochner 		       device_xname(sc->sc_dev));
   1346   1.44  augustss 	}
   1347  1.233   msaitoh 
   1348  1.233   msaitoh 	/* When HCHalted=1 and Run/Stop=0 , it is normal */
   1349  1.233   msaitoh 	if ((status & UHCI_STS_HCH) && (UREAD2(sc, UHCI_CMD) & UHCI_CMD_RS)) {
   1350   1.44  augustss 		/* no acknowledge needed */
   1351  1.136  augustss 		if (!sc->sc_dying) {
   1352  1.152  augustss 			printf("%s: host controller halted\n",
   1353  1.216  drochner 			    device_xname(sc->sc_dev));
   1354  1.110  augustss #ifdef UHCI_DEBUG
   1355  1.136  augustss 			uhci_dump_all(sc);
   1356  1.110  augustss #endif
   1357  1.136  augustss 		}
   1358  1.136  augustss 		sc->sc_dying = 1;
   1359    1.1  augustss 	}
   1360   1.44  augustss 
   1361  1.132  augustss 	if (!ack)
   1362  1.132  augustss 		return (0);	/* nothing to acknowledge */
   1363  1.132  augustss 	UWRITE2(sc, UHCI_STS, ack); /* acknowledge the ints */
   1364    1.1  augustss 
   1365   1.85  augustss 	sc->sc_bus.no_intrs++;
   1366   1.85  augustss 	usb_schedsoftintr(&sc->sc_bus);
   1367   1.85  augustss 
   1368  1.216  drochner 	DPRINTFN(15, ("%s: uhci_intr: exit\n", device_xname(sc->sc_dev)));
   1369   1.85  augustss 
   1370   1.85  augustss 	return (1);
   1371   1.85  augustss }
   1372   1.85  augustss 
   1373   1.85  augustss void
   1374  1.133  augustss uhci_softintr(void *v)
   1375   1.85  augustss {
   1376  1.216  drochner 	struct usbd_bus *bus = v;
   1377  1.216  drochner 	uhci_softc_t *sc = bus->hci_private;
   1378  1.178    martin 	uhci_intr_info_t *ii, *nextii;
   1379   1.85  augustss 
   1380  1.248       mrg 	KASSERT(sc->sc_bus.use_polling || mutex_owned(&sc->sc_lock));
   1381  1.248       mrg 
   1382  1.247       mrg 	DPRINTFN(10,("%s: uhci_softintr\n", device_xname(sc->sc_dev)));
   1383   1.50  augustss 
   1384    1.1  augustss 	/*
   1385    1.1  augustss 	 * Interrupts on UHCI really suck.  When the host controller
   1386    1.1  augustss 	 * interrupts because a transfer is completed there is no
   1387    1.1  augustss 	 * way of knowing which transfer it was.  You can scan down
   1388    1.1  augustss 	 * the TDs and QHs of the previous frame to limit the search,
   1389    1.1  augustss 	 * but that assumes that the interrupt was not delayed by more
   1390    1.1  augustss 	 * than 1 ms, which may not always be true (e.g. after debug
   1391    1.1  augustss 	 * output on a slow console).
   1392    1.1  augustss 	 * We scan all interrupt descriptors to see if any have
   1393    1.1  augustss 	 * completed.
   1394    1.1  augustss 	 */
   1395  1.178    martin 	for (ii = LIST_FIRST(&sc->sc_intrhead); ii; ii = nextii) {
   1396  1.178    martin 		nextii = LIST_NEXT(ii, list);
   1397    1.1  augustss 		uhci_check_intr(sc, ii);
   1398  1.178    martin 	}
   1399    1.1  augustss 
   1400  1.153  augustss 	if (sc->sc_softwake) {
   1401  1.153  augustss 		sc->sc_softwake = 0;
   1402  1.248       mrg 		cv_broadcast(&sc->sc_softwake_cv);
   1403  1.153  augustss 	}
   1404    1.1  augustss }
   1405    1.1  augustss 
   1406    1.1  augustss /* Check for an interrupt. */
   1407    1.1  augustss void
   1408  1.205  christos uhci_check_intr(uhci_softc_t *sc, uhci_intr_info_t *ii)
   1409    1.1  augustss {
   1410    1.1  augustss 	uhci_soft_td_t *std, *lstd;
   1411   1.18  augustss 	u_int32_t status;
   1412    1.1  augustss 
   1413    1.1  augustss 	DPRINTFN(15, ("uhci_check_intr: ii=%p\n", ii));
   1414    1.1  augustss #ifdef DIAGNOSTIC
   1415   1.63  augustss 	if (ii == NULL) {
   1416    1.1  augustss 		printf("uhci_check_intr: no ii? %p\n", ii);
   1417    1.1  augustss 		return;
   1418    1.1  augustss 	}
   1419    1.1  augustss #endif
   1420  1.155  augustss 	if (ii->xfer->status == USBD_CANCELLED ||
   1421  1.155  augustss 	    ii->xfer->status == USBD_TIMEOUT) {
   1422  1.155  augustss 		DPRINTF(("uhci_check_intr: aborted xfer=%p\n", ii->xfer));
   1423  1.155  augustss 		return;
   1424  1.155  augustss 	}
   1425  1.155  augustss 
   1426   1.63  augustss 	if (ii->stdstart == NULL)
   1427    1.1  augustss 		return;
   1428    1.1  augustss 	lstd = ii->stdend;
   1429    1.1  augustss #ifdef DIAGNOSTIC
   1430   1.63  augustss 	if (lstd == NULL) {
   1431    1.1  augustss 		printf("uhci_check_intr: std==0\n");
   1432    1.1  augustss 		return;
   1433    1.1  augustss 	}
   1434    1.1  augustss #endif
   1435  1.223    bouyer 	usb_syncmem(&lstd->dma,
   1436  1.223    bouyer 	    lstd->offs + offsetof(uhci_td_t, td_status),
   1437  1.223    bouyer 	    sizeof(lstd->td.td_status),
   1438  1.223    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1439  1.256   tsutsui 	status = le32toh(lstd->td.td_status);
   1440  1.256   tsutsui 	usb_syncmem(&lstd->dma,
   1441  1.256   tsutsui 	    lstd->offs + offsetof(uhci_td_t, td_status),
   1442  1.256   tsutsui 	    sizeof(lstd->td.td_status),
   1443  1.256   tsutsui 	    BUS_DMASYNC_PREREAD);
   1444  1.258     skrll 
   1445  1.258     skrll 	/* If the last TD is not marked active we can complete */
   1446  1.258     skrll 	if (!(status & UHCI_TD_ACTIVE)) {
   1447  1.258     skrll  done:
   1448  1.258     skrll 		DPRINTFN(12, ("uhci_check_intr: ii=%p done\n", ii));
   1449  1.258     skrll 		callout_stop(&ii->xfer->timeout_handle);
   1450  1.258     skrll 		uhci_idone(ii);
   1451  1.258     skrll 		return;
   1452  1.258     skrll 	}
   1453  1.258     skrll 
   1454  1.258     skrll 	/*
   1455  1.258     skrll 	 * If the last TD is still active we need to check whether there
   1456  1.258     skrll 	 * is an error somewhere in the middle, or whether there was a
   1457  1.258     skrll 	 * short packet (SPD and not ACTIVE).
   1458  1.258     skrll 	 */
   1459  1.258     skrll 	DPRINTFN(12, ("uhci_check_intr: active ii=%p\n", ii));
   1460  1.258     skrll 	for (std = ii->stdstart; std != lstd; std = std->link.std) {
   1461  1.258     skrll 		usb_syncmem(&std->dma,
   1462  1.258     skrll 		    std->offs + offsetof(uhci_td_t, td_status),
   1463  1.258     skrll 		    sizeof(std->td.td_status),
   1464  1.258     skrll 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1465  1.258     skrll 		status = le32toh(std->td.td_status);
   1466  1.258     skrll 		usb_syncmem(&std->dma,
   1467  1.258     skrll 		    std->offs + offsetof(uhci_td_t, td_status),
   1468  1.258     skrll 		    sizeof(std->td.td_status), BUS_DMASYNC_PREREAD);
   1469  1.258     skrll 
   1470  1.258     skrll 		/* If there's an active TD the xfer isn't done. */
   1471  1.258     skrll 		if (status & UHCI_TD_ACTIVE) {
   1472  1.258     skrll 			DPRINTFN(12, ("%s: ii=%p std=%p still active\n",
   1473  1.258     skrll 			    __func__, ii, std));
   1474  1.258     skrll 			return;
   1475  1.258     skrll 		}
   1476  1.258     skrll 
   1477  1.258     skrll 		/* Any kind of error makes the xfer done. */
   1478  1.258     skrll 		if (status & UHCI_TD_STALLED)
   1479  1.258     skrll 			goto done;
   1480  1.258     skrll 
   1481  1.258     skrll 		/*
   1482  1.258     skrll 		 * If the data phase of a control transfer is short, we need
   1483  1.258     skrll 		 * to complete the status stage
   1484  1.258     skrll 		 */
   1485  1.258     skrll 		usbd_xfer_handle xfer = ii->xfer;
   1486  1.258     skrll 		usb_endpoint_descriptor_t *ed = xfer->pipe->endpoint->edesc;
   1487  1.258     skrll 		uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
   1488  1.258     skrll 
   1489  1.258     skrll 		if ((status & UHCI_TD_SPD) && xfertype == UE_CONTROL) {
   1490  1.258     skrll 			struct uhci_pipe *upipe =
   1491  1.258     skrll 			    (struct uhci_pipe *)xfer->pipe;
   1492  1.258     skrll 			uhci_soft_qh_t *sqh = upipe->u.ctl.sqh;
   1493  1.258     skrll 			uhci_soft_td_t *stat = upipe->u.ctl.stat;
   1494  1.258     skrll 
   1495  1.258     skrll 			DPRINTFN(12, ("%s: ii=%p std=%p control status"
   1496  1.258     skrll 			    "phase needs completion\n", __func__, ii,
   1497  1.258     skrll 			    ii->stdstart));
   1498  1.258     skrll 
   1499  1.258     skrll 			sqh->qh.qh_elink =
   1500  1.258     skrll 			    htole32(stat->physaddr | UHCI_PTR_TD);
   1501  1.258     skrll 			usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1502  1.258     skrll 			    BUS_DMASYNC_PREWRITE);
   1503  1.258     skrll 			break;
   1504  1.258     skrll 		}
   1505  1.258     skrll 
   1506  1.258     skrll 		/* We want short packets, and it is short: it's done */
   1507  1.258     skrll 		usb_syncmem(&std->dma,
   1508  1.258     skrll 		    std->offs + offsetof(uhci_td_t, td_token),
   1509  1.258     skrll 		    sizeof(std->td.td_token),
   1510  1.258     skrll 		    BUS_DMASYNC_POSTWRITE);
   1511  1.258     skrll 
   1512  1.258     skrll 		if ((status & UHCI_TD_SPD) &&
   1513  1.258     skrll 			UHCI_TD_GET_ACTLEN(status) <
   1514  1.258     skrll 			UHCI_TD_GET_MAXLEN(le32toh(std->td.td_token))) {
   1515  1.258     skrll 			goto done;
   1516   1.18  augustss 		}
   1517    1.1  augustss 	}
   1518    1.1  augustss }
   1519    1.1  augustss 
   1520  1.248       mrg /* Called with USB lock held. */
   1521    1.1  augustss void
   1522  1.119  augustss uhci_idone(uhci_intr_info_t *ii)
   1523    1.1  augustss {
   1524   1.63  augustss 	usbd_xfer_handle xfer = ii->xfer;
   1525   1.63  augustss 	struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->pipe;
   1526  1.248       mrg #ifdef DIAGNOSTIC
   1527  1.248       mrg 	uhci_softc_t *sc = upipe->pipe.device->bus->hci_private;
   1528  1.248       mrg #endif
   1529    1.1  augustss 	uhci_soft_td_t *std;
   1530   1.67  augustss 	u_int32_t status = 0, nstatus;
   1531   1.26  augustss 	int actlen;
   1532    1.1  augustss 
   1533  1.259     skrll 	KASSERT(sc->sc_bus.use_polling || mutex_owned(&sc->sc_lock));
   1534  1.248       mrg 
   1535  1.140  augustss 	DPRINTFN(12, ("uhci_idone: ii=%p\n", ii));
   1536    1.7  augustss #ifdef DIAGNOSTIC
   1537    1.7  augustss 	{
   1538  1.248       mrg 		/* XXX SMP? */
   1539    1.7  augustss 		int s = splhigh();
   1540    1.7  augustss 		if (ii->isdone) {
   1541   1.26  augustss 			splx(s);
   1542   1.92  augustss #ifdef UHCI_DEBUG
   1543   1.92  augustss 			printf("uhci_idone: ii is done!\n   ");
   1544   1.92  augustss 			uhci_dump_ii(ii);
   1545   1.92  augustss #else
   1546   1.36  augustss 			printf("uhci_idone: ii=%p is done!\n", ii);
   1547   1.92  augustss #endif
   1548    1.7  augustss 			return;
   1549    1.7  augustss 		}
   1550    1.7  augustss 		ii->isdone = 1;
   1551    1.7  augustss 		splx(s);
   1552    1.7  augustss 	}
   1553    1.7  augustss #endif
   1554   1.48  augustss 
   1555   1.63  augustss 	if (xfer->nframes != 0) {
   1556   1.48  augustss 		/* Isoc transfer, do things differently. */
   1557   1.48  augustss 		uhci_soft_td_t **stds = upipe->u.iso.stds;
   1558  1.126  augustss 		int i, n, nframes, len;
   1559   1.48  augustss 
   1560   1.48  augustss 		DPRINTFN(5,("uhci_idone: ii=%p isoc ready\n", ii));
   1561   1.48  augustss 
   1562   1.63  augustss 		nframes = xfer->nframes;
   1563   1.48  augustss 		actlen = 0;
   1564   1.92  augustss 		n = UXFER(xfer)->curframe;
   1565   1.48  augustss 		for (i = 0; i < nframes; i++) {
   1566   1.48  augustss 			std = stds[n];
   1567   1.59  augustss #ifdef UHCI_DEBUG
   1568   1.48  augustss 			if (uhcidebug > 5) {
   1569   1.48  augustss 				DPRINTFN(-1,("uhci_idone: isoc TD %d\n", i));
   1570   1.48  augustss 				uhci_dump_td(std);
   1571   1.48  augustss 			}
   1572   1.48  augustss #endif
   1573   1.48  augustss 			if (++n >= UHCI_VFRAMELIST_COUNT)
   1574   1.48  augustss 				n = 0;
   1575  1.223    bouyer 			usb_syncmem(&std->dma,
   1576  1.223    bouyer 			    std->offs + offsetof(uhci_td_t, td_status),
   1577  1.223    bouyer 			    sizeof(std->td.td_status),
   1578  1.223    bouyer 			    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1579   1.88   tsutsui 			status = le32toh(std->td.td_status);
   1580  1.126  augustss 			len = UHCI_TD_GET_ACTLEN(status);
   1581  1.126  augustss 			xfer->frlengths[i] = len;
   1582  1.126  augustss 			actlen += len;
   1583   1.48  augustss 		}
   1584   1.48  augustss 		upipe->u.iso.inuse -= nframes;
   1585   1.63  augustss 		xfer->actlen = actlen;
   1586   1.63  augustss 		xfer->status = USBD_NORMAL_COMPLETION;
   1587  1.140  augustss 		goto end;
   1588   1.48  augustss 	}
   1589   1.48  augustss 
   1590   1.59  augustss #ifdef UHCI_DEBUG
   1591   1.65  augustss 	DPRINTFN(10, ("uhci_idone: ii=%p, xfer=%p, pipe=%p ready\n",
   1592   1.65  augustss 		      ii, xfer, upipe));
   1593   1.48  augustss 	if (uhcidebug > 10)
   1594   1.48  augustss 		uhci_dump_tds(ii->stdstart);
   1595   1.48  augustss #endif
   1596   1.48  augustss 
   1597   1.26  augustss 	/* The transfer is done, compute actual length and status. */
   1598   1.26  augustss 	actlen = 0;
   1599   1.63  augustss 	for (std = ii->stdstart; std != NULL; std = std->link.std) {
   1600  1.223    bouyer 		usb_syncmem(&std->dma, std->offs, sizeof(std->td),
   1601  1.223    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1602   1.88   tsutsui 		nstatus = le32toh(std->td.td_status);
   1603   1.64  augustss 		if (nstatus & UHCI_TD_ACTIVE)
   1604   1.26  augustss 			break;
   1605   1.67  augustss 
   1606   1.64  augustss 		status = nstatus;
   1607   1.88   tsutsui 		if (UHCI_TD_GET_PID(le32toh(std->td.td_token)) !=
   1608   1.88   tsutsui 			UHCI_TD_PID_SETUP)
   1609   1.26  augustss 			actlen += UHCI_TD_GET_ACTLEN(status);
   1610  1.176   mycroft 		else {
   1611  1.176   mycroft 			/*
   1612  1.176   mycroft 			 * UHCI will report CRCTO in addition to a STALL or NAK
   1613  1.176   mycroft 			 * for a SETUP transaction.  See section 3.2.2, "TD
   1614  1.176   mycroft 			 * CONTROL AND STATUS".
   1615  1.176   mycroft 			 */
   1616  1.176   mycroft 			if (status & (UHCI_TD_STALLED | UHCI_TD_NAK))
   1617  1.176   mycroft 				status &= ~UHCI_TD_CRCTO;
   1618  1.176   mycroft 		}
   1619    1.1  augustss 	}
   1620   1.38  augustss 	/* If there are left over TDs we need to update the toggle. */
   1621   1.63  augustss 	if (std != NULL)
   1622   1.88   tsutsui 		upipe->nexttoggle = UHCI_TD_GET_DT(le32toh(std->td.td_token));
   1623   1.38  augustss 
   1624    1.1  augustss 	status &= UHCI_TD_ERROR;
   1625  1.152  augustss 	DPRINTFN(10, ("uhci_idone: actlen=%d, status=0x%x\n",
   1626   1.26  augustss 		      actlen, status));
   1627   1.63  augustss 	xfer->actlen = actlen;
   1628    1.1  augustss 	if (status != 0) {
   1629  1.122        tv #ifdef UHCI_DEBUG
   1630  1.122        tv 		char sbuf[128];
   1631  1.122        tv 
   1632  1.224  christos 		snprintb(sbuf, sizeof(sbuf),
   1633  1.224  christos 		    "\20\22BITSTUFF\23CRCTO\24NAK\25"
   1634  1.224  christos 		    "BABBLE\26DBUFFER\27STALLED\30ACTIVE",(u_int32_t)status);
   1635  1.122        tv 
   1636   1.75  augustss 		DPRINTFN((status == UHCI_TD_STALLED)*10,
   1637   1.36  augustss 			 ("uhci_idone: error, addr=%d, endpt=0x%02x, "
   1638  1.122        tv 			  "status 0x%s\n",
   1639   1.63  augustss 			  xfer->pipe->device->address,
   1640   1.63  augustss 			  xfer->pipe->endpoint->edesc->bEndpointAddress,
   1641  1.122        tv 			  sbuf));
   1642  1.122        tv #endif
   1643  1.122        tv 
   1644    1.1  augustss 		if (status == UHCI_TD_STALLED)
   1645   1.63  augustss 			xfer->status = USBD_STALLED;
   1646    1.1  augustss 		else
   1647   1.63  augustss 			xfer->status = USBD_IOERROR; /* more info XXX */
   1648    1.1  augustss 	} else {
   1649   1.63  augustss 		xfer->status = USBD_NORMAL_COMPLETION;
   1650    1.1  augustss 	}
   1651  1.140  augustss 
   1652  1.140  augustss  end:
   1653   1.63  augustss 	usb_transfer_complete(xfer);
   1654  1.259     skrll 	KASSERT(sc->sc_bus.use_polling || mutex_owned(&sc->sc_lock));
   1655  1.140  augustss 	DPRINTFN(12, ("uhci_idone: ii=%p done\n", ii));
   1656    1.1  augustss }
   1657    1.1  augustss 
   1658   1.13  augustss /*
   1659   1.13  augustss  * Called when a request does not complete.
   1660   1.13  augustss  */
   1661    1.1  augustss void
   1662  1.119  augustss uhci_timeout(void *addr)
   1663    1.1  augustss {
   1664    1.1  augustss 	uhci_intr_info_t *ii = addr;
   1665  1.153  augustss 	struct uhci_xfer *uxfer = UXFER(ii->xfer);
   1666  1.153  augustss 	struct uhci_pipe *upipe = (struct uhci_pipe *)uxfer->xfer.pipe;
   1667  1.216  drochner 	uhci_softc_t *sc = upipe->pipe.device->bus->hci_private;
   1668  1.153  augustss 
   1669  1.153  augustss 	DPRINTF(("uhci_timeout: uxfer=%p\n", uxfer));
   1670  1.153  augustss 
   1671  1.153  augustss 	if (sc->sc_dying) {
   1672  1.248       mrg 		mutex_enter(&sc->sc_lock);
   1673  1.153  augustss 		uhci_abort_xfer(&uxfer->xfer, USBD_TIMEOUT);
   1674  1.248       mrg 		mutex_exit(&sc->sc_lock);
   1675  1.153  augustss 		return;
   1676  1.153  augustss 	}
   1677    1.1  augustss 
   1678  1.153  augustss 	/* Execute the abort in a process context. */
   1679  1.252  jmcneill 	usb_init_task(&uxfer->abort_task, uhci_timeout_task, ii->xfer,
   1680  1.252  jmcneill 	    USB_TASKQ_MPSAFE);
   1681  1.204     joerg 	usb_add_task(uxfer->xfer.pipe->device, &uxfer->abort_task,
   1682  1.204     joerg 	    USB_TASKQ_HC);
   1683  1.153  augustss }
   1684   1.51  augustss 
   1685  1.153  augustss void
   1686  1.153  augustss uhci_timeout_task(void *addr)
   1687  1.153  augustss {
   1688  1.153  augustss 	usbd_xfer_handle xfer = addr;
   1689  1.248       mrg 	uhci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   1690  1.153  augustss 
   1691  1.153  augustss 	DPRINTF(("uhci_timeout_task: xfer=%p\n", xfer));
   1692   1.67  augustss 
   1693  1.248       mrg 	mutex_enter(&sc->sc_lock);
   1694  1.153  augustss 	uhci_abort_xfer(xfer, USBD_TIMEOUT);
   1695  1.248       mrg 	mutex_exit(&sc->sc_lock);
   1696    1.1  augustss }
   1697    1.1  augustss 
   1698    1.1  augustss /*
   1699    1.1  augustss  * Wait here until controller claims to have an interrupt.
   1700    1.1  augustss  * Then call uhci_intr and return.  Use timeout to avoid waiting
   1701    1.1  augustss  * too long.
   1702   1.13  augustss  * Only used during boot when interrupts are not enabled yet.
   1703    1.1  augustss  */
   1704    1.1  augustss void
   1705  1.119  augustss uhci_waitintr(uhci_softc_t *sc, usbd_xfer_handle xfer)
   1706    1.1  augustss {
   1707   1.63  augustss 	int timo = xfer->timeout;
   1708   1.13  augustss 	uhci_intr_info_t *ii;
   1709   1.13  augustss 
   1710  1.248       mrg 	mutex_enter(&sc->sc_lock);
   1711  1.248       mrg 
   1712   1.26  augustss 	DPRINTFN(10,("uhci_waitintr: timeout = %dms\n", timo));
   1713    1.1  augustss 
   1714   1.63  augustss 	xfer->status = USBD_IN_PROGRESS;
   1715   1.26  augustss 	for (; timo >= 0; timo--) {
   1716  1.248       mrg 		usb_delay_ms_locked(&sc->sc_bus, 1, &sc->sc_lock);
   1717   1.26  augustss 		DPRINTFN(20,("uhci_waitintr: 0x%04x\n", UREAD2(sc, UHCI_STS)));
   1718    1.1  augustss 		if (UREAD2(sc, UHCI_STS) & UHCI_STS_USBINT) {
   1719  1.248       mrg 			mutex_spin_enter(&sc->sc_intr_lock);
   1720  1.141  augustss 			uhci_intr1(sc);
   1721  1.248       mrg 			mutex_spin_exit(&sc->sc_intr_lock);
   1722   1.63  augustss 			if (xfer->status != USBD_IN_PROGRESS)
   1723  1.248       mrg 				goto done;
   1724    1.1  augustss 		}
   1725    1.1  augustss 	}
   1726   1.13  augustss 
   1727   1.13  augustss 	/* Timeout */
   1728   1.13  augustss 	DPRINTF(("uhci_waitintr: timeout\n"));
   1729   1.13  augustss 	for (ii = LIST_FIRST(&sc->sc_intrhead);
   1730  1.152  augustss 	     ii != NULL && ii->xfer != xfer;
   1731   1.13  augustss 	     ii = LIST_NEXT(ii, list))
   1732   1.13  augustss 		;
   1733   1.41  augustss #ifdef DIAGNOSTIC
   1734   1.63  augustss 	if (ii == NULL)
   1735  1.163    provos 		panic("uhci_waitintr: lost intr_info");
   1736   1.41  augustss #endif
   1737   1.41  augustss 	uhci_idone(ii);
   1738  1.248       mrg 
   1739  1.248       mrg done:
   1740  1.248       mrg 	mutex_exit(&sc->sc_lock);
   1741    1.1  augustss }
   1742    1.1  augustss 
   1743    1.8  augustss void
   1744  1.119  augustss uhci_poll(struct usbd_bus *bus)
   1745    1.8  augustss {
   1746  1.216  drochner 	uhci_softc_t *sc = bus->hci_private;
   1747    1.8  augustss 
   1748  1.248       mrg 	if (UREAD2(sc, UHCI_STS) & UHCI_STS_USBINT) {
   1749  1.248       mrg 		mutex_spin_enter(&sc->sc_intr_lock);
   1750  1.141  augustss 		uhci_intr1(sc);
   1751  1.248       mrg 		mutex_spin_exit(&sc->sc_intr_lock);
   1752  1.248       mrg 	}
   1753    1.8  augustss }
   1754    1.8  augustss 
   1755    1.1  augustss void
   1756  1.119  augustss uhci_reset(uhci_softc_t *sc)
   1757    1.1  augustss {
   1758    1.1  augustss 	int n;
   1759    1.1  augustss 
   1760    1.1  augustss 	UHCICMD(sc, UHCI_CMD_HCRESET);
   1761    1.1  augustss 	/* The reset bit goes low when the controller is done. */
   1762  1.152  augustss 	for (n = 0; n < UHCI_RESET_TIMEOUT &&
   1763    1.1  augustss 		    (UREAD2(sc, UHCI_CMD) & UHCI_CMD_HCRESET); n++)
   1764   1.92  augustss 		usb_delay_ms(&sc->sc_bus, 1);
   1765    1.1  augustss 	if (n >= UHCI_RESET_TIMEOUT)
   1766  1.152  augustss 		printf("%s: controller did not reset\n",
   1767  1.216  drochner 		       device_xname(sc->sc_dev));
   1768    1.1  augustss }
   1769    1.1  augustss 
   1770   1.16  augustss usbd_status
   1771  1.249  drochner uhci_run(uhci_softc_t *sc, int run, int locked)
   1772    1.1  augustss {
   1773  1.248       mrg 	int n, running;
   1774   1.71  augustss 	u_int16_t cmd;
   1775    1.1  augustss 
   1776    1.1  augustss 	run = run != 0;
   1777  1.249  drochner 	if (!locked)
   1778  1.249  drochner 		mutex_spin_enter(&sc->sc_intr_lock);
   1779   1.30  augustss 	DPRINTF(("uhci_run: setting run=%d\n", run));
   1780   1.71  augustss 	cmd = UREAD2(sc, UHCI_CMD);
   1781   1.71  augustss 	if (run)
   1782   1.71  augustss 		cmd |= UHCI_CMD_RS;
   1783   1.71  augustss 	else
   1784   1.71  augustss 		cmd &= ~UHCI_CMD_RS;
   1785   1.71  augustss 	UHCICMD(sc, cmd);
   1786   1.13  augustss 	for(n = 0; n < 10; n++) {
   1787    1.1  augustss 		running = !(UREAD2(sc, UHCI_STS) & UHCI_STS_HCH);
   1788    1.1  augustss 		/* return when we've entered the state we want */
   1789    1.1  augustss 		if (run == running) {
   1790  1.249  drochner 			if (!locked)
   1791  1.249  drochner 				mutex_spin_exit(&sc->sc_intr_lock);
   1792   1.30  augustss 			DPRINTF(("uhci_run: done cmd=0x%x sts=0x%x\n",
   1793   1.30  augustss 				 UREAD2(sc, UHCI_CMD), UREAD2(sc, UHCI_STS)));
   1794   1.16  augustss 			return (USBD_NORMAL_COMPLETION);
   1795    1.1  augustss 		}
   1796  1.248       mrg 		usb_delay_ms_locked(&sc->sc_bus, 1, &sc->sc_intr_lock);
   1797    1.1  augustss 	}
   1798  1.249  drochner 	if (!locked)
   1799  1.249  drochner 		mutex_spin_exit(&sc->sc_intr_lock);
   1800  1.216  drochner 	printf("%s: cannot %s\n", device_xname(sc->sc_dev),
   1801   1.14  augustss 	       run ? "start" : "stop");
   1802   1.16  augustss 	return (USBD_IOERROR);
   1803    1.1  augustss }
   1804    1.1  augustss 
   1805    1.1  augustss /*
   1806    1.1  augustss  * Memory management routines.
   1807    1.1  augustss  *  uhci_alloc_std allocates TDs
   1808    1.1  augustss  *  uhci_alloc_sqh allocates QHs
   1809    1.7  augustss  * These two routines do their own free list management,
   1810    1.1  augustss  * partly for speed, partly because allocating DMAable memory
   1811    1.1  augustss  * has page size granularaity so much memory would be wasted if
   1812   1.16  augustss  * only one TD/QH (32 bytes) was placed in each allocated chunk.
   1813    1.1  augustss  */
   1814    1.1  augustss 
   1815    1.1  augustss uhci_soft_td_t *
   1816  1.119  augustss uhci_alloc_std(uhci_softc_t *sc)
   1817    1.1  augustss {
   1818    1.1  augustss 	uhci_soft_td_t *std;
   1819   1.63  augustss 	usbd_status err;
   1820   1.42  augustss 	int i, offs;
   1821    1.7  augustss 	usb_dma_t dma;
   1822    1.1  augustss 
   1823   1.63  augustss 	if (sc->sc_freetds == NULL) {
   1824    1.1  augustss 		DPRINTFN(2,("uhci_alloc_std: allocating chunk\n"));
   1825   1.63  augustss 		err = usb_allocmem(&sc->sc_bus, UHCI_STD_SIZE * UHCI_STD_CHUNK,
   1826   1.63  augustss 			  UHCI_TD_ALIGN, &dma);
   1827   1.63  augustss 		if (err)
   1828   1.16  augustss 			return (0);
   1829  1.248       mrg 		for (i = 0; i < UHCI_STD_CHUNK; i++) {
   1830   1.42  augustss 			offs = i * UHCI_STD_SIZE;
   1831  1.159  augustss 			std = KERNADDR(&dma, offs);
   1832  1.160  augustss 			std->physaddr = DMAADDR(&dma, offs);
   1833  1.223    bouyer 			std->dma = dma;
   1834  1.223    bouyer 			std->offs = offs;
   1835   1.42  augustss 			std->link.std = sc->sc_freetds;
   1836    1.1  augustss 			sc->sc_freetds = std;
   1837    1.1  augustss 		}
   1838    1.1  augustss 	}
   1839    1.1  augustss 	std = sc->sc_freetds;
   1840   1.42  augustss 	sc->sc_freetds = std->link.std;
   1841   1.42  augustss 	memset(&std->td, 0, sizeof(uhci_td_t));
   1842    1.1  augustss 	return std;
   1843    1.1  augustss }
   1844    1.1  augustss 
   1845    1.1  augustss void
   1846  1.119  augustss uhci_free_std(uhci_softc_t *sc, uhci_soft_td_t *std)
   1847    1.1  augustss {
   1848    1.7  augustss #ifdef DIAGNOSTIC
   1849    1.7  augustss #define TD_IS_FREE 0x12345678
   1850   1.88   tsutsui 	if (le32toh(std->td.td_token) == TD_IS_FREE) {
   1851    1.7  augustss 		printf("uhci_free_std: freeing free TD %p\n", std);
   1852    1.7  augustss 		return;
   1853    1.7  augustss 	}
   1854   1.88   tsutsui 	std->td.td_token = htole32(TD_IS_FREE);
   1855    1.7  augustss #endif
   1856   1.42  augustss 	std->link.std = sc->sc_freetds;
   1857    1.1  augustss 	sc->sc_freetds = std;
   1858    1.1  augustss }
   1859    1.1  augustss 
   1860    1.1  augustss uhci_soft_qh_t *
   1861  1.119  augustss uhci_alloc_sqh(uhci_softc_t *sc)
   1862    1.1  augustss {
   1863    1.1  augustss 	uhci_soft_qh_t *sqh;
   1864   1.63  augustss 	usbd_status err;
   1865    1.1  augustss 	int i, offs;
   1866    1.7  augustss 	usb_dma_t dma;
   1867    1.1  augustss 
   1868   1.63  augustss 	if (sc->sc_freeqhs == NULL) {
   1869    1.1  augustss 		DPRINTFN(2, ("uhci_alloc_sqh: allocating chunk\n"));
   1870   1.63  augustss 		err = usb_allocmem(&sc->sc_bus, UHCI_SQH_SIZE * UHCI_SQH_CHUNK,
   1871   1.63  augustss 			  UHCI_QH_ALIGN, &dma);
   1872   1.63  augustss 		if (err)
   1873   1.63  augustss 			return (0);
   1874   1.43  augustss 		for(i = 0; i < UHCI_SQH_CHUNK; i++) {
   1875   1.42  augustss 			offs = i * UHCI_SQH_SIZE;
   1876  1.159  augustss 			sqh = KERNADDR(&dma, offs);
   1877  1.160  augustss 			sqh->physaddr = DMAADDR(&dma, offs);
   1878  1.223    bouyer 			sqh->dma = dma;
   1879  1.223    bouyer 			sqh->offs = offs;
   1880   1.42  augustss 			sqh->hlink = sc->sc_freeqhs;
   1881    1.1  augustss 			sc->sc_freeqhs = sqh;
   1882    1.1  augustss 		}
   1883    1.1  augustss 	}
   1884    1.1  augustss 	sqh = sc->sc_freeqhs;
   1885   1.42  augustss 	sc->sc_freeqhs = sqh->hlink;
   1886   1.42  augustss 	memset(&sqh->qh, 0, sizeof(uhci_qh_t));
   1887   1.16  augustss 	return (sqh);
   1888    1.1  augustss }
   1889    1.1  augustss 
   1890    1.1  augustss void
   1891  1.119  augustss uhci_free_sqh(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
   1892    1.1  augustss {
   1893   1.42  augustss 	sqh->hlink = sc->sc_freeqhs;
   1894    1.1  augustss 	sc->sc_freeqhs = sqh;
   1895    1.1  augustss }
   1896    1.1  augustss 
   1897    1.1  augustss void
   1898  1.119  augustss uhci_free_std_chain(uhci_softc_t *sc, uhci_soft_td_t *std,
   1899  1.119  augustss 		    uhci_soft_td_t *stdend)
   1900    1.1  augustss {
   1901    1.1  augustss 	uhci_soft_td_t *p;
   1902  1.256   tsutsui 	uint32_t td_link;
   1903    1.1  augustss 
   1904  1.223    bouyer 	/*
   1905  1.223    bouyer 	 * to avoid race condition with the controller which may be looking
   1906  1.223    bouyer 	 * at this chain, we need to first invalidate all links, and
   1907  1.223    bouyer 	 * then wait for the controller to move to another queue
   1908  1.223    bouyer 	 */
   1909  1.223    bouyer 	for (p = std; p != stdend; p = p->link.std) {
   1910  1.223    bouyer 		usb_syncmem(&p->dma,
   1911  1.223    bouyer 		    p->offs + offsetof(uhci_td_t, td_link),
   1912  1.223    bouyer 		    sizeof(p->td.td_link),
   1913  1.223    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1914  1.256   tsutsui 		td_link = le32toh(p->td.td_link);
   1915  1.256   tsutsui 		usb_syncmem(&p->dma,
   1916  1.256   tsutsui 		    p->offs + offsetof(uhci_td_t, td_link),
   1917  1.256   tsutsui 		    sizeof(p->td.td_link),
   1918  1.256   tsutsui 		    BUS_DMASYNC_PREREAD);
   1919  1.256   tsutsui 		if ((td_link & UHCI_PTR_T) == 0) {
   1920  1.255   tsutsui 			p->td.td_link = htole32(UHCI_PTR_T);
   1921  1.223    bouyer 			usb_syncmem(&p->dma,
   1922  1.223    bouyer 			    p->offs + offsetof(uhci_td_t, td_link),
   1923  1.223    bouyer 			    sizeof(p->td.td_link),
   1924  1.223    bouyer 			    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1925  1.223    bouyer 		}
   1926  1.223    bouyer 	}
   1927  1.223    bouyer 	delay(UHCI_QH_REMOVE_DELAY);
   1928  1.223    bouyer 
   1929    1.1  augustss 	for (; std != stdend; std = p) {
   1930   1.42  augustss 		p = std->link.std;
   1931    1.1  augustss 		uhci_free_std(sc, std);
   1932    1.1  augustss 	}
   1933    1.1  augustss }
   1934    1.1  augustss 
   1935    1.1  augustss usbd_status
   1936  1.119  augustss uhci_alloc_std_chain(struct uhci_pipe *upipe, uhci_softc_t *sc, int len,
   1937  1.119  augustss 		     int rd, u_int16_t flags, usb_dma_t *dma,
   1938  1.119  augustss 		     uhci_soft_td_t **sp, uhci_soft_td_t **ep)
   1939    1.1  augustss {
   1940    1.1  augustss 	uhci_soft_td_t *p, *lastp;
   1941    1.1  augustss 	uhci_physaddr_t lastlink;
   1942    1.1  augustss 	int i, ntd, l, tog, maxp;
   1943   1.18  augustss 	u_int32_t status;
   1944    1.1  augustss 	int addr = upipe->pipe.device->address;
   1945    1.1  augustss 	int endpt = upipe->pipe.endpoint->edesc->bEndpointAddress;
   1946    1.1  augustss 
   1947  1.144  augustss 	DPRINTFN(8, ("uhci_alloc_std_chain: addr=%d endpt=%d len=%d speed=%d "
   1948  1.152  augustss 		      "flags=0x%x\n", addr, UE_GET_ADDR(endpt), len,
   1949  1.144  augustss 		      upipe->pipe.device->speed, flags));
   1950  1.248       mrg 
   1951  1.257     skrll 	KASSERT(sc->sc_bus.use_polling || mutex_owned(&sc->sc_lock));
   1952  1.248       mrg 
   1953    1.4  augustss 	maxp = UGETW(upipe->pipe.endpoint->edesc->wMaxPacketSize);
   1954    1.1  augustss 	if (maxp == 0) {
   1955    1.1  augustss 		printf("uhci_alloc_std_chain: maxp=0\n");
   1956    1.1  augustss 		return (USBD_INVAL);
   1957    1.1  augustss 	}
   1958    1.1  augustss 	ntd = (len + maxp - 1) / maxp;
   1959   1.73  augustss 	if ((flags & USBD_FORCE_SHORT_XFER) && len % maxp == 0)
   1960   1.73  augustss 		ntd++;
   1961   1.39  augustss 	DPRINTFN(10, ("uhci_alloc_std_chain: maxp=%d ntd=%d\n", maxp, ntd));
   1962   1.73  augustss 	if (ntd == 0) {
   1963   1.73  augustss 		*sp = *ep = 0;
   1964   1.73  augustss 		DPRINTFN(-1,("uhci_alloc_std_chain: ntd=0\n"));
   1965   1.73  augustss 		return (USBD_NORMAL_COMPLETION);
   1966   1.73  augustss 	}
   1967   1.38  augustss 	tog = upipe->nexttoggle;
   1968    1.1  augustss 	if (ntd % 2 == 0)
   1969    1.1  augustss 		tog ^= 1;
   1970   1.32  augustss 	upipe->nexttoggle = tog ^ 1;
   1971  1.121  augustss 	lastp = NULL;
   1972    1.1  augustss 	lastlink = UHCI_PTR_T;
   1973    1.1  augustss 	ntd--;
   1974   1.33  augustss 	status = UHCI_TD_ZERO_ACTLEN(UHCI_TD_SET_ERRCNT(3) | UHCI_TD_ACTIVE);
   1975  1.144  augustss 	if (upipe->pipe.device->speed == USB_SPEED_LOW)
   1976   1.18  augustss 		status |= UHCI_TD_LS;
   1977   1.73  augustss 	if (flags & USBD_SHORT_XFER_OK)
   1978   1.18  augustss 		status |= UHCI_TD_SPD;
   1979  1.223    bouyer 	usb_syncmem(dma, 0, len,
   1980  1.223    bouyer 	    rd ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   1981    1.1  augustss 	for (i = ntd; i >= 0; i--) {
   1982    1.1  augustss 		p = uhci_alloc_std(sc);
   1983   1.63  augustss 		if (p == NULL) {
   1984  1.202  christos 			KASSERT(lastp != NULL);
   1985  1.149  augustss 			uhci_free_std_chain(sc, lastp, NULL);
   1986    1.1  augustss 			return (USBD_NOMEM);
   1987    1.1  augustss 		}
   1988   1.42  augustss 		p->link.std = lastp;
   1989  1.121  augustss 		p->td.td_link = htole32(lastlink | UHCI_PTR_VF | UHCI_PTR_TD);
   1990    1.1  augustss 		lastp = p;
   1991    1.1  augustss 		lastlink = p->physaddr;
   1992   1.88   tsutsui 		p->td.td_status = htole32(status);
   1993    1.1  augustss 		if (i == ntd) {
   1994    1.1  augustss 			/* last TD */
   1995    1.1  augustss 			l = len % maxp;
   1996   1.73  augustss 			if (l == 0 && !(flags & USBD_FORCE_SHORT_XFER))
   1997   1.73  augustss 				l = maxp;
   1998    1.1  augustss 			*ep = p;
   1999    1.1  augustss 		} else
   2000    1.1  augustss 			l = maxp;
   2001  1.152  augustss 		p->td.td_token =
   2002   1.88   tsutsui 		    htole32(rd ? UHCI_TD_IN (l, endpt, addr, tog) :
   2003   1.88   tsutsui 				 UHCI_TD_OUT(l, endpt, addr, tog));
   2004  1.160  augustss 		p->td.td_buffer = htole32(DMAADDR(dma, i * maxp));
   2005  1.223    bouyer 		usb_syncmem(&p->dma, p->offs, sizeof(p->td),
   2006  1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2007    1.1  augustss 		tog ^= 1;
   2008    1.1  augustss 	}
   2009    1.1  augustss 	*sp = lastp;
   2010  1.152  augustss 	DPRINTFN(10, ("uhci_alloc_std_chain: nexttog=%d\n",
   2011   1.38  augustss 		      upipe->nexttoggle));
   2012    1.1  augustss 	return (USBD_NORMAL_COMPLETION);
   2013    1.1  augustss }
   2014    1.1  augustss 
   2015   1.38  augustss void
   2016  1.119  augustss uhci_device_clear_toggle(usbd_pipe_handle pipe)
   2017   1.38  augustss {
   2018   1.38  augustss 	struct uhci_pipe *upipe = (struct uhci_pipe *)pipe;
   2019   1.38  augustss 	upipe->nexttoggle = 0;
   2020   1.38  augustss }
   2021   1.38  augustss 
   2022   1.38  augustss void
   2023  1.205  christos uhci_noop(usbd_pipe_handle pipe)
   2024   1.38  augustss {
   2025   1.38  augustss }
   2026   1.38  augustss 
   2027    1.1  augustss usbd_status
   2028  1.119  augustss uhci_device_bulk_transfer(usbd_xfer_handle xfer)
   2029    1.1  augustss {
   2030  1.248       mrg 	uhci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   2031   1.63  augustss 	usbd_status err;
   2032   1.16  augustss 
   2033   1.52  augustss 	/* Insert last in queue. */
   2034  1.248       mrg 	mutex_enter(&sc->sc_lock);
   2035   1.63  augustss 	err = usb_insert_transfer(xfer);
   2036  1.248       mrg 	mutex_exit(&sc->sc_lock);
   2037   1.63  augustss 	if (err)
   2038   1.63  augustss 		return (err);
   2039   1.52  augustss 
   2040  1.152  augustss 	/*
   2041   1.92  augustss 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   2042   1.92  augustss 	 * so start it first.
   2043   1.67  augustss 	 */
   2044   1.63  augustss 	return (uhci_device_bulk_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   2045   1.16  augustss }
   2046   1.16  augustss 
   2047   1.16  augustss usbd_status
   2048  1.119  augustss uhci_device_bulk_start(usbd_xfer_handle xfer)
   2049   1.16  augustss {
   2050   1.63  augustss 	struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->pipe;
   2051    1.1  augustss 	usbd_device_handle dev = upipe->pipe.device;
   2052  1.216  drochner 	uhci_softc_t *sc = dev->bus->hci_private;
   2053   1.92  augustss 	uhci_intr_info_t *ii = &UXFER(xfer)->iinfo;
   2054   1.55  augustss 	uhci_soft_td_t *data, *dataend;
   2055    1.1  augustss 	uhci_soft_qh_t *sqh;
   2056   1.63  augustss 	usbd_status err;
   2057   1.45  augustss 	int len, isread, endpt;
   2058    1.1  augustss 
   2059  1.169  augustss 	DPRINTFN(3, ("uhci_device_bulk_start: xfer=%p len=%d flags=%d ii=%p\n",
   2060  1.169  augustss 		     xfer, xfer->length, xfer->flags, ii));
   2061    1.1  augustss 
   2062   1.82  augustss 	if (sc->sc_dying)
   2063   1.82  augustss 		return (USBD_IOERROR);
   2064   1.82  augustss 
   2065   1.48  augustss #ifdef DIAGNOSTIC
   2066   1.63  augustss 	if (xfer->rqflags & URQ_REQUEST)
   2067  1.163    provos 		panic("uhci_device_bulk_transfer: a request");
   2068   1.48  augustss #endif
   2069    1.1  augustss 
   2070  1.248       mrg 	mutex_enter(&sc->sc_lock);
   2071  1.248       mrg 
   2072   1.63  augustss 	len = xfer->length;
   2073  1.102  augustss 	endpt = upipe->pipe.endpoint->edesc->bEndpointAddress;
   2074   1.45  augustss 	isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   2075    1.1  augustss 	sqh = upipe->u.bulk.sqh;
   2076    1.1  augustss 
   2077    1.1  augustss 	upipe->u.bulk.isread = isread;
   2078    1.1  augustss 	upipe->u.bulk.length = len;
   2079    1.1  augustss 
   2080   1.73  augustss 	err = uhci_alloc_std_chain(upipe, sc, len, isread, xfer->flags,
   2081   1.73  augustss 				   &xfer->dmabuf, &data, &dataend);
   2082  1.248       mrg 	if (err) {
   2083  1.248       mrg 		mutex_exit(&sc->sc_lock);
   2084   1.63  augustss 		return (err);
   2085  1.248       mrg 	}
   2086   1.88   tsutsui 	dataend->td.td_status |= htole32(UHCI_TD_IOC);
   2087  1.223    bouyer 	usb_syncmem(&dataend->dma,
   2088  1.223    bouyer 	    dataend->offs + offsetof(uhci_td_t, td_status),
   2089  1.223    bouyer 	    sizeof(dataend->td.td_status),
   2090  1.223    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2091  1.223    bouyer 
   2092    1.1  augustss 
   2093   1.59  augustss #ifdef UHCI_DEBUG
   2094   1.33  augustss 	if (uhcidebug > 8) {
   2095   1.55  augustss 		DPRINTF(("uhci_device_bulk_transfer: data(1)\n"));
   2096   1.55  augustss 		uhci_dump_tds(data);
   2097    1.1  augustss 	}
   2098    1.1  augustss #endif
   2099    1.1  augustss 
   2100    1.1  augustss 	/* Set up interrupt info. */
   2101   1.63  augustss 	ii->xfer = xfer;
   2102   1.55  augustss 	ii->stdstart = data;
   2103   1.55  augustss 	ii->stdend = dataend;
   2104    1.7  augustss #ifdef DIAGNOSTIC
   2105   1.70  augustss 	if (!ii->isdone) {
   2106   1.70  augustss 		printf("uhci_device_bulk_transfer: not done, ii=%p\n", ii);
   2107   1.70  augustss 	}
   2108    1.7  augustss 	ii->isdone = 0;
   2109    1.7  augustss #endif
   2110    1.1  augustss 
   2111   1.55  augustss 	sqh->elink = data;
   2112  1.121  augustss 	sqh->qh.qh_elink = htole32(data->physaddr | UHCI_PTR_TD);
   2113  1.223    bouyer 	/* uhci_add_bulk() will do usb_syncmem(sqh) */
   2114    1.1  augustss 
   2115    1.1  augustss 	uhci_add_bulk(sc, sqh);
   2116   1.92  augustss 	uhci_add_intr_info(sc, ii);
   2117    1.1  augustss 
   2118   1.63  augustss 	if (xfer->timeout && !sc->sc_bus.use_polling) {
   2119  1.234    dyoung 		callout_reset(&xfer->timeout_handle, mstohz(xfer->timeout),
   2120   1.91  augustss 			    uhci_timeout, ii);
   2121   1.13  augustss 	}
   2122   1.92  augustss 	xfer->status = USBD_IN_PROGRESS;
   2123    1.1  augustss 
   2124   1.59  augustss #ifdef UHCI_DEBUG
   2125    1.1  augustss 	if (uhcidebug > 10) {
   2126   1.55  augustss 		DPRINTF(("uhci_device_bulk_transfer: data(2)\n"));
   2127   1.55  augustss 		uhci_dump_tds(data);
   2128    1.1  augustss 	}
   2129    1.1  augustss #endif
   2130    1.1  augustss 
   2131   1.26  augustss 	if (sc->sc_bus.use_polling)
   2132   1.63  augustss 		uhci_waitintr(sc, xfer);
   2133   1.26  augustss 
   2134  1.248       mrg 	mutex_exit(&sc->sc_lock);
   2135    1.1  augustss 	return (USBD_IN_PROGRESS);
   2136    1.1  augustss }
   2137    1.1  augustss 
   2138    1.1  augustss /* Abort a device bulk request. */
   2139    1.1  augustss void
   2140  1.119  augustss uhci_device_bulk_abort(usbd_xfer_handle xfer)
   2141    1.1  augustss {
   2142  1.248       mrg #ifdef DIAGNOSTIC
   2143  1.248       mrg 	uhci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   2144  1.248       mrg #endif
   2145  1.248       mrg 
   2146  1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2147  1.248       mrg 
   2148   1.33  augustss 	DPRINTF(("uhci_device_bulk_abort:\n"));
   2149   1.66  augustss 	uhci_abort_xfer(xfer, USBD_CANCELLED);
   2150   1.33  augustss }
   2151   1.33  augustss 
   2152   1.92  augustss /*
   2153  1.154  augustss  * Abort a device request.
   2154  1.154  augustss  * If this routine is called at splusb() it guarantees that the request
   2155  1.154  augustss  * will be removed from the hardware scheduling and that the callback
   2156  1.154  augustss  * for it will be called with USBD_CANCELLED status.
   2157  1.154  augustss  * It's impossible to guarantee that the requested transfer will not
   2158  1.154  augustss  * have happened since the hardware runs concurrently.
   2159  1.154  augustss  * If the transaction has already happened we rely on the ordinary
   2160  1.154  augustss  * interrupt processing to process it.
   2161  1.248       mrg  * XXX This is most probably wrong.
   2162  1.248       mrg  * XXXMRG this doesn't make sense anymore.
   2163   1.92  augustss  */
   2164   1.33  augustss void
   2165  1.119  augustss uhci_abort_xfer(usbd_xfer_handle xfer, usbd_status status)
   2166   1.33  augustss {
   2167   1.92  augustss 	uhci_intr_info_t *ii = &UXFER(xfer)->iinfo;
   2168  1.153  augustss 	struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->pipe;
   2169  1.216  drochner 	uhci_softc_t *sc = upipe->pipe.device->bus->hci_private;
   2170   1.33  augustss 	uhci_soft_td_t *std;
   2171  1.188  augustss 	int wake;
   2172   1.65  augustss 
   2173  1.106  augustss 	DPRINTFN(1,("uhci_abort_xfer: xfer=%p, status=%d\n", xfer, status));
   2174   1.33  augustss 
   2175  1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2176  1.248       mrg 
   2177  1.153  augustss 	if (sc->sc_dying) {
   2178  1.153  augustss 		/* If we're dying, just do the software part. */
   2179  1.153  augustss 		xfer->status = status;	/* make software ignore it */
   2180  1.234    dyoung 		callout_stop(&xfer->timeout_handle);
   2181  1.153  augustss 		usb_transfer_complete(xfer);
   2182  1.194  christos 		return;
   2183   1.92  augustss 	}
   2184   1.92  augustss 
   2185  1.247       mrg 	if (cpu_intr_p() || cpu_softintr_p())
   2186  1.163    provos 		panic("uhci_abort_xfer: not in process context");
   2187  1.153  augustss 
   2188  1.153  augustss 	/*
   2189  1.188  augustss 	 * If an abort is already in progress then just wait for it to
   2190  1.188  augustss 	 * complete and return.
   2191  1.188  augustss 	 */
   2192  1.188  augustss 	if (xfer->hcflags & UXFER_ABORTING) {
   2193  1.188  augustss 		DPRINTFN(2, ("uhci_abort_xfer: already aborting\n"));
   2194  1.188  augustss #ifdef DIAGNOSTIC
   2195  1.188  augustss 		if (status == USBD_TIMEOUT)
   2196  1.188  augustss 			printf("uhci_abort_xfer: TIMEOUT while aborting\n");
   2197  1.188  augustss #endif
   2198  1.188  augustss 		/* Override the status which might be USBD_TIMEOUT. */
   2199  1.188  augustss 		xfer->status = status;
   2200  1.188  augustss 		DPRINTFN(2, ("uhci_abort_xfer: waiting for abort to finish\n"));
   2201  1.188  augustss 		xfer->hcflags |= UXFER_ABORTWAIT;
   2202  1.188  augustss 		while (xfer->hcflags & UXFER_ABORTING)
   2203  1.248       mrg 			cv_wait(&xfer->hccv, &sc->sc_lock);
   2204  1.248       mrg 		goto done;
   2205  1.188  augustss 	}
   2206  1.188  augustss 	xfer->hcflags |= UXFER_ABORTING;
   2207  1.188  augustss 
   2208  1.188  augustss 	/*
   2209  1.153  augustss 	 * Step 1: Make interrupt routine and hardware ignore xfer.
   2210  1.153  augustss 	 */
   2211  1.153  augustss 	xfer->status = status;	/* make software ignore it */
   2212  1.234    dyoung 	callout_stop(&xfer->timeout_handle);
   2213  1.153  augustss 	DPRINTFN(1,("uhci_abort_xfer: stop ii=%p\n", ii));
   2214  1.223    bouyer 	for (std = ii->stdstart; std != NULL; std = std->link.std) {
   2215  1.223    bouyer 		usb_syncmem(&std->dma,
   2216  1.223    bouyer 		    std->offs + offsetof(uhci_td_t, td_status),
   2217  1.223    bouyer 		    sizeof(std->td.td_status),
   2218  1.223    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   2219   1.92  augustss 		std->td.td_status &= htole32(~(UHCI_TD_ACTIVE | UHCI_TD_IOC));
   2220  1.223    bouyer 		usb_syncmem(&std->dma,
   2221  1.223    bouyer 		    std->offs + offsetof(uhci_td_t, td_status),
   2222  1.223    bouyer 		    sizeof(std->td.td_status),
   2223  1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2224  1.223    bouyer 	}
   2225   1.92  augustss 
   2226  1.162  augustss 	/*
   2227  1.153  augustss 	 * Step 2: Wait until we know hardware has finished any possible
   2228  1.153  augustss 	 * use of the xfer.  Also make sure the soft interrupt routine
   2229  1.153  augustss 	 * has run.
   2230  1.153  augustss 	 */
   2231  1.248       mrg 	/* Hardware finishes in 1ms */
   2232  1.248       mrg 	usb_delay_ms_locked(upipe->pipe.device->bus, 2, &sc->sc_lock);
   2233  1.153  augustss 	sc->sc_softwake = 1;
   2234  1.153  augustss 	usb_schedsoftintr(&sc->sc_bus);
   2235  1.248       mrg 	DPRINTFN(1,("uhci_abort_xfer: cv_wait\n"));
   2236  1.248       mrg 	cv_wait(&sc->sc_softwake_cv, &sc->sc_lock);
   2237  1.162  augustss 
   2238  1.153  augustss 	/*
   2239  1.153  augustss 	 * Step 3: Execute callback.
   2240  1.153  augustss 	 */
   2241  1.154  augustss 	DPRINTFN(1,("uhci_abort_xfer: callback\n"));
   2242  1.100  augustss #ifdef DIAGNOSTIC
   2243  1.106  augustss 	ii->isdone = 1;
   2244  1.100  augustss #endif
   2245  1.188  augustss 	wake = xfer->hcflags & UXFER_ABORTWAIT;
   2246  1.188  augustss 	xfer->hcflags &= ~(UXFER_ABORTING | UXFER_ABORTWAIT);
   2247  1.106  augustss 	usb_transfer_complete(xfer);
   2248  1.188  augustss 	if (wake)
   2249  1.248       mrg 		cv_broadcast(&xfer->hccv);
   2250  1.248       mrg done:
   2251  1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2252    1.1  augustss }
   2253    1.1  augustss 
   2254    1.1  augustss /* Close a device bulk pipe. */
   2255    1.1  augustss void
   2256  1.119  augustss uhci_device_bulk_close(usbd_pipe_handle pipe)
   2257    1.1  augustss {
   2258    1.1  augustss 	struct uhci_pipe *upipe = (struct uhci_pipe *)pipe;
   2259    1.1  augustss 	usbd_device_handle dev = upipe->pipe.device;
   2260  1.216  drochner 	uhci_softc_t *sc = dev->bus->hci_private;
   2261    1.1  augustss 
   2262  1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2263  1.248       mrg 
   2264    1.1  augustss 	uhci_free_sqh(sc, upipe->u.bulk.sqh);
   2265  1.236  drochner 
   2266  1.236  drochner 	pipe->endpoint->datatoggle = upipe->nexttoggle;
   2267    1.1  augustss }
   2268    1.1  augustss 
   2269    1.1  augustss usbd_status
   2270  1.119  augustss uhci_device_ctrl_transfer(usbd_xfer_handle xfer)
   2271    1.1  augustss {
   2272  1.248       mrg 	uhci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   2273   1.63  augustss 	usbd_status err;
   2274   1.16  augustss 
   2275   1.52  augustss 	/* Insert last in queue. */
   2276  1.248       mrg 	mutex_enter(&sc->sc_lock);
   2277   1.63  augustss 	err = usb_insert_transfer(xfer);
   2278  1.248       mrg 	mutex_exit(&sc->sc_lock);
   2279   1.63  augustss 	if (err)
   2280   1.63  augustss 		return (err);
   2281   1.52  augustss 
   2282  1.152  augustss 	/*
   2283   1.92  augustss 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   2284   1.92  augustss 	 * so start it first.
   2285   1.67  augustss 	 */
   2286   1.63  augustss 	return (uhci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   2287   1.16  augustss }
   2288   1.16  augustss 
   2289   1.16  augustss usbd_status
   2290  1.119  augustss uhci_device_ctrl_start(usbd_xfer_handle xfer)
   2291   1.16  augustss {
   2292  1.216  drochner 	uhci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   2293   1.63  augustss 	usbd_status err;
   2294    1.1  augustss 
   2295   1.82  augustss 	if (sc->sc_dying)
   2296   1.82  augustss 		return (USBD_IOERROR);
   2297   1.82  augustss 
   2298   1.48  augustss #ifdef DIAGNOSTIC
   2299   1.63  augustss 	if (!(xfer->rqflags & URQ_REQUEST))
   2300  1.163    provos 		panic("uhci_device_ctrl_transfer: not a request");
   2301   1.48  augustss #endif
   2302    1.1  augustss 
   2303  1.248       mrg 	mutex_enter(&sc->sc_lock);
   2304   1.63  augustss 	err = uhci_device_request(xfer);
   2305  1.248       mrg 	mutex_exit(&sc->sc_lock);
   2306   1.63  augustss 	if (err)
   2307   1.63  augustss 		return (err);
   2308    1.1  augustss 
   2309    1.9  augustss 	if (sc->sc_bus.use_polling)
   2310   1.63  augustss 		uhci_waitintr(sc, xfer);
   2311    1.1  augustss 	return (USBD_IN_PROGRESS);
   2312    1.1  augustss }
   2313    1.1  augustss 
   2314    1.1  augustss usbd_status
   2315  1.119  augustss uhci_device_intr_transfer(usbd_xfer_handle xfer)
   2316    1.1  augustss {
   2317  1.248       mrg 	uhci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   2318   1.63  augustss 	usbd_status err;
   2319   1.16  augustss 
   2320   1.52  augustss 	/* Insert last in queue. */
   2321  1.248       mrg 	mutex_enter(&sc->sc_lock);
   2322   1.63  augustss 	err = usb_insert_transfer(xfer);
   2323  1.248       mrg 	mutex_exit(&sc->sc_lock);
   2324   1.63  augustss 	if (err)
   2325   1.63  augustss 		return (err);
   2326   1.52  augustss 
   2327  1.152  augustss 	/*
   2328   1.92  augustss 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   2329   1.92  augustss 	 * so start it first.
   2330   1.67  augustss 	 */
   2331   1.63  augustss 	return (uhci_device_intr_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   2332   1.16  augustss }
   2333   1.16  augustss 
   2334   1.16  augustss usbd_status
   2335  1.119  augustss uhci_device_intr_start(usbd_xfer_handle xfer)
   2336   1.16  augustss {
   2337   1.63  augustss 	struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->pipe;
   2338    1.1  augustss 	usbd_device_handle dev = upipe->pipe.device;
   2339  1.216  drochner 	uhci_softc_t *sc = dev->bus->hci_private;
   2340   1.92  augustss 	uhci_intr_info_t *ii = &UXFER(xfer)->iinfo;
   2341   1.55  augustss 	uhci_soft_td_t *data, *dataend;
   2342    1.1  augustss 	uhci_soft_qh_t *sqh;
   2343   1.63  augustss 	usbd_status err;
   2344  1.187     skrll 	int isread, endpt;
   2345  1.248       mrg 	int i;
   2346    1.1  augustss 
   2347   1.82  augustss 	if (sc->sc_dying)
   2348   1.82  augustss 		return (USBD_IOERROR);
   2349   1.82  augustss 
   2350   1.63  augustss 	DPRINTFN(3,("uhci_device_intr_transfer: xfer=%p len=%d flags=%d\n",
   2351   1.63  augustss 		    xfer, xfer->length, xfer->flags));
   2352    1.1  augustss 
   2353   1.48  augustss #ifdef DIAGNOSTIC
   2354   1.63  augustss 	if (xfer->rqflags & URQ_REQUEST)
   2355  1.163    provos 		panic("uhci_device_intr_transfer: a request");
   2356   1.48  augustss #endif
   2357    1.1  augustss 
   2358  1.248       mrg 	mutex_enter(&sc->sc_lock);
   2359  1.248       mrg 
   2360  1.187     skrll 	endpt = upipe->pipe.endpoint->edesc->bEndpointAddress;
   2361  1.187     skrll 	isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   2362  1.187     skrll 
   2363  1.187     skrll 	upipe->u.intr.isread = isread;
   2364  1.187     skrll 
   2365  1.187     skrll 	err = uhci_alloc_std_chain(upipe, sc, xfer->length, isread,
   2366  1.187     skrll 				   xfer->flags, &xfer->dmabuf, &data,
   2367  1.187     skrll 				   &dataend);
   2368  1.248       mrg 	if (err) {
   2369  1.248       mrg 		mutex_exit(&sc->sc_lock);
   2370   1.63  augustss 		return (err);
   2371  1.248       mrg 	}
   2372  1.248       mrg 
   2373   1.88   tsutsui 	dataend->td.td_status |= htole32(UHCI_TD_IOC);
   2374  1.223    bouyer 	usb_syncmem(&dataend->dma,
   2375  1.223    bouyer 	    dataend->offs + offsetof(uhci_td_t, td_status),
   2376  1.223    bouyer 	    sizeof(dataend->td.td_status),
   2377  1.223    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2378    1.1  augustss 
   2379   1.59  augustss #ifdef UHCI_DEBUG
   2380    1.1  augustss 	if (uhcidebug > 10) {
   2381   1.55  augustss 		DPRINTF(("uhci_device_intr_transfer: data(1)\n"));
   2382   1.55  augustss 		uhci_dump_tds(data);
   2383    1.1  augustss 		uhci_dump_qh(upipe->u.intr.qhs[0]);
   2384    1.1  augustss 	}
   2385    1.1  augustss #endif
   2386    1.1  augustss 
   2387    1.1  augustss 	/* Set up interrupt info. */
   2388   1.63  augustss 	ii->xfer = xfer;
   2389   1.55  augustss 	ii->stdstart = data;
   2390   1.55  augustss 	ii->stdend = dataend;
   2391    1.7  augustss #ifdef DIAGNOSTIC
   2392   1.70  augustss 	if (!ii->isdone) {
   2393   1.70  augustss 		printf("uhci_device_intr_transfer: not done, ii=%p\n", ii);
   2394   1.70  augustss 	}
   2395    1.7  augustss 	ii->isdone = 0;
   2396    1.7  augustss #endif
   2397    1.1  augustss 
   2398  1.152  augustss 	DPRINTFN(10,("uhci_device_intr_transfer: qhs[0]=%p\n",
   2399   1.12  augustss 		     upipe->u.intr.qhs[0]));
   2400    1.1  augustss 	for (i = 0; i < upipe->u.intr.npoll; i++) {
   2401    1.1  augustss 		sqh = upipe->u.intr.qhs[i];
   2402   1.55  augustss 		sqh->elink = data;
   2403  1.121  augustss 		sqh->qh.qh_elink = htole32(data->physaddr | UHCI_PTR_TD);
   2404  1.223    bouyer 		usb_syncmem(&sqh->dma,
   2405  1.223    bouyer 		    sqh->offs + offsetof(uhci_qh_t, qh_elink),
   2406  1.223    bouyer 		    sizeof(sqh->qh.qh_elink),
   2407  1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2408    1.1  augustss 	}
   2409   1.92  augustss 	uhci_add_intr_info(sc, ii);
   2410   1.92  augustss 	xfer->status = USBD_IN_PROGRESS;
   2411  1.248       mrg 	mutex_exit(&sc->sc_lock);
   2412    1.1  augustss 
   2413   1.59  augustss #ifdef UHCI_DEBUG
   2414    1.1  augustss 	if (uhcidebug > 10) {
   2415   1.55  augustss 		DPRINTF(("uhci_device_intr_transfer: data(2)\n"));
   2416   1.55  augustss 		uhci_dump_tds(data);
   2417    1.1  augustss 		uhci_dump_qh(upipe->u.intr.qhs[0]);
   2418    1.1  augustss 	}
   2419    1.1  augustss #endif
   2420    1.1  augustss 
   2421    1.1  augustss 	return (USBD_IN_PROGRESS);
   2422    1.1  augustss }
   2423    1.1  augustss 
   2424    1.1  augustss /* Abort a device control request. */
   2425    1.1  augustss void
   2426  1.119  augustss uhci_device_ctrl_abort(usbd_xfer_handle xfer)
   2427    1.1  augustss {
   2428  1.248       mrg #ifdef DIAGNOSTIC
   2429  1.248       mrg 	uhci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   2430  1.248       mrg #endif
   2431  1.248       mrg 
   2432  1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2433  1.248       mrg 
   2434   1.33  augustss 	DPRINTF(("uhci_device_ctrl_abort:\n"));
   2435   1.66  augustss 	uhci_abort_xfer(xfer, USBD_CANCELLED);
   2436    1.1  augustss }
   2437    1.1  augustss 
   2438    1.1  augustss /* Close a device control pipe. */
   2439    1.1  augustss void
   2440  1.205  christos uhci_device_ctrl_close(usbd_pipe_handle pipe)
   2441    1.1  augustss {
   2442    1.1  augustss }
   2443    1.1  augustss 
   2444    1.1  augustss /* Abort a device interrupt request. */
   2445    1.1  augustss void
   2446  1.119  augustss uhci_device_intr_abort(usbd_xfer_handle xfer)
   2447    1.1  augustss {
   2448  1.248       mrg #ifdef DIAGNOSTIC
   2449  1.248       mrg 	uhci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   2450  1.248       mrg #endif
   2451  1.248       mrg 
   2452  1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2453  1.248       mrg 
   2454   1.63  augustss 	DPRINTFN(1,("uhci_device_intr_abort: xfer=%p\n", xfer));
   2455   1.63  augustss 	if (xfer->pipe->intrxfer == xfer) {
   2456   1.36  augustss 		DPRINTFN(1,("uhci_device_intr_abort: remove\n"));
   2457  1.154  augustss 		xfer->pipe->intrxfer = NULL;
   2458    1.1  augustss 	}
   2459   1.66  augustss 	uhci_abort_xfer(xfer, USBD_CANCELLED);
   2460    1.1  augustss }
   2461    1.1  augustss 
   2462    1.1  augustss /* Close a device interrupt pipe. */
   2463    1.1  augustss void
   2464  1.119  augustss uhci_device_intr_close(usbd_pipe_handle pipe)
   2465    1.1  augustss {
   2466    1.1  augustss 	struct uhci_pipe *upipe = (struct uhci_pipe *)pipe;
   2467  1.216  drochner 	uhci_softc_t *sc = pipe->device->bus->hci_private;
   2468   1.92  augustss 	int i, npoll;
   2469  1.248       mrg 
   2470  1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2471    1.1  augustss 
   2472    1.1  augustss 	/* Unlink descriptors from controller data structures. */
   2473    1.1  augustss 	npoll = upipe->u.intr.npoll;
   2474    1.1  augustss 	for (i = 0; i < npoll; i++)
   2475   1.92  augustss 		uhci_remove_intr(sc, upipe->u.intr.qhs[i]);
   2476    1.1  augustss 
   2477  1.152  augustss 	/*
   2478    1.1  augustss 	 * We now have to wait for any activity on the physical
   2479    1.1  augustss 	 * descriptors to stop.
   2480    1.1  augustss 	 */
   2481  1.248       mrg 	usb_delay_ms_locked(&sc->sc_bus, 2, &sc->sc_lock);
   2482    1.1  augustss 
   2483    1.1  augustss 	for(i = 0; i < npoll; i++)
   2484    1.1  augustss 		uhci_free_sqh(sc, upipe->u.intr.qhs[i]);
   2485  1.248       mrg 	kmem_free(upipe->u.intr.qhs, npoll * sizeof(uhci_soft_qh_t *));
   2486    1.1  augustss 
   2487    1.1  augustss 	/* XXX free other resources */
   2488    1.1  augustss }
   2489    1.1  augustss 
   2490    1.1  augustss usbd_status
   2491  1.119  augustss uhci_device_request(usbd_xfer_handle xfer)
   2492    1.1  augustss {
   2493   1.63  augustss 	struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->pipe;
   2494   1.63  augustss 	usb_device_request_t *req = &xfer->request;
   2495    1.1  augustss 	usbd_device_handle dev = upipe->pipe.device;
   2496  1.216  drochner 	uhci_softc_t *sc = dev->bus->hci_private;
   2497    1.1  augustss 	int addr = dev->address;
   2498    1.1  augustss 	int endpt = upipe->pipe.endpoint->edesc->bEndpointAddress;
   2499   1.92  augustss 	uhci_intr_info_t *ii = &UXFER(xfer)->iinfo;
   2500   1.55  augustss 	uhci_soft_td_t *setup, *data, *stat, *next, *dataend;
   2501    1.1  augustss 	uhci_soft_qh_t *sqh;
   2502    1.1  augustss 	int len;
   2503    1.1  augustss 	u_int32_t ls;
   2504   1.63  augustss 	usbd_status err;
   2505    1.1  augustss 	int isread;
   2506  1.248       mrg 
   2507  1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2508    1.1  augustss 
   2509   1.13  augustss 	DPRINTFN(3,("uhci_device_control type=0x%02x, request=0x%02x, "
   2510   1.12  augustss 		    "wValue=0x%04x, wIndex=0x%04x len=%d, addr=%d, endpt=%d\n",
   2511    1.1  augustss 		    req->bmRequestType, req->bRequest, UGETW(req->wValue),
   2512    1.1  augustss 		    UGETW(req->wIndex), UGETW(req->wLength),
   2513    1.1  augustss 		    addr, endpt));
   2514    1.1  augustss 
   2515  1.144  augustss 	ls = dev->speed == USB_SPEED_LOW ? UHCI_TD_LS : 0;
   2516    1.1  augustss 	isread = req->bmRequestType & UT_READ;
   2517    1.1  augustss 	len = UGETW(req->wLength);
   2518    1.1  augustss 
   2519    1.1  augustss 	setup = upipe->u.ctl.setup;
   2520    1.1  augustss 	stat = upipe->u.ctl.stat;
   2521    1.1  augustss 	sqh = upipe->u.ctl.sqh;
   2522    1.1  augustss 
   2523    1.1  augustss 	/* Set up data transaction */
   2524    1.1  augustss 	if (len != 0) {
   2525   1.38  augustss 		upipe->nexttoggle = 1;
   2526   1.73  augustss 		err = uhci_alloc_std_chain(upipe, sc, len, isread, xfer->flags,
   2527   1.73  augustss 					   &xfer->dmabuf, &data, &dataend);
   2528   1.63  augustss 		if (err)
   2529   1.63  augustss 			return (err);
   2530   1.55  augustss 		next = data;
   2531   1.55  augustss 		dataend->link.std = stat;
   2532  1.258     skrll 		dataend->td.td_link = htole32(stat->physaddr | UHCI_PTR_TD);
   2533  1.223    bouyer 		usb_syncmem(&dataend->dma,
   2534  1.223    bouyer 		    dataend->offs + offsetof(uhci_td_t, td_link),
   2535  1.223    bouyer 		    sizeof(dataend->td.td_link),
   2536  1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2537    1.1  augustss 	} else {
   2538    1.1  augustss 		next = stat;
   2539    1.1  augustss 	}
   2540    1.1  augustss 	upipe->u.ctl.length = len;
   2541    1.1  augustss 
   2542  1.159  augustss 	memcpy(KERNADDR(&upipe->u.ctl.reqdma, 0), req, sizeof *req);
   2543  1.223    bouyer 	usb_syncmem(&upipe->u.ctl.reqdma, 0, sizeof *req, BUS_DMASYNC_PREWRITE);
   2544    1.1  augustss 
   2545   1.42  augustss 	setup->link.std = next;
   2546  1.258     skrll 	setup->td.td_link = htole32(next->physaddr | UHCI_PTR_TD);
   2547   1.88   tsutsui 	setup->td.td_status = htole32(UHCI_TD_SET_ERRCNT(3) | ls |
   2548   1.88   tsutsui 		UHCI_TD_ACTIVE);
   2549   1.88   tsutsui 	setup->td.td_token = htole32(UHCI_TD_SETUP(sizeof *req, endpt, addr));
   2550  1.160  augustss 	setup->td.td_buffer = htole32(DMAADDR(&upipe->u.ctl.reqdma, 0));
   2551  1.223    bouyer 	usb_syncmem(&setup->dma, setup->offs, sizeof(setup->td),
   2552  1.223    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2553   1.42  augustss 
   2554   1.92  augustss 	stat->link.std = NULL;
   2555   1.88   tsutsui 	stat->td.td_link = htole32(UHCI_PTR_T);
   2556  1.152  augustss 	stat->td.td_status = htole32(UHCI_TD_SET_ERRCNT(3) | ls |
   2557   1.39  augustss 		UHCI_TD_ACTIVE | UHCI_TD_IOC);
   2558  1.152  augustss 	stat->td.td_token =
   2559   1.88   tsutsui 		htole32(isread ? UHCI_TD_OUT(0, endpt, addr, 1) :
   2560   1.88   tsutsui 		                 UHCI_TD_IN (0, endpt, addr, 1));
   2561   1.88   tsutsui 	stat->td.td_buffer = htole32(0);
   2562  1.223    bouyer 	usb_syncmem(&stat->dma, stat->offs, sizeof(stat->td),
   2563  1.223    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2564    1.1  augustss 
   2565   1.59  augustss #ifdef UHCI_DEBUG
   2566   1.67  augustss 	if (uhcidebug > 10) {
   2567   1.47  augustss 		DPRINTF(("uhci_device_request: before transfer\n"));
   2568   1.41  augustss 		uhci_dump_tds(setup);
   2569    1.1  augustss 	}
   2570    1.1  augustss #endif
   2571    1.1  augustss 
   2572    1.1  augustss 	/* Set up interrupt info. */
   2573   1.63  augustss 	ii->xfer = xfer;
   2574    1.1  augustss 	ii->stdstart = setup;
   2575    1.1  augustss 	ii->stdend = stat;
   2576    1.7  augustss #ifdef DIAGNOSTIC
   2577   1.70  augustss 	if (!ii->isdone) {
   2578   1.70  augustss 		printf("uhci_device_request: not done, ii=%p\n", ii);
   2579   1.70  augustss 	}
   2580    1.7  augustss 	ii->isdone = 0;
   2581    1.7  augustss #endif
   2582    1.1  augustss 
   2583   1.42  augustss 	sqh->elink = setup;
   2584  1.121  augustss 	sqh->qh.qh_elink = htole32(setup->physaddr | UHCI_PTR_TD);
   2585  1.223    bouyer 	/* uhci_add_?s_ctrl() will do usb_syncmem(sqh) */
   2586    1.1  augustss 
   2587  1.144  augustss 	if (dev->speed == USB_SPEED_LOW)
   2588  1.123  augustss 		uhci_add_ls_ctrl(sc, sqh);
   2589  1.123  augustss 	else
   2590  1.123  augustss 		uhci_add_hs_ctrl(sc, sqh);
   2591   1.92  augustss 	uhci_add_intr_info(sc, ii);
   2592   1.59  augustss #ifdef UHCI_DEBUG
   2593    1.1  augustss 	if (uhcidebug > 12) {
   2594    1.1  augustss 		uhci_soft_td_t *std;
   2595    1.1  augustss 		uhci_soft_qh_t *xqh;
   2596   1.13  augustss 		uhci_soft_qh_t *sxqh;
   2597   1.13  augustss 		int maxqh = 0;
   2598    1.1  augustss 		uhci_physaddr_t link;
   2599   1.47  augustss 		DPRINTF(("uhci_enter_ctl_q: follow from [0]\n"));
   2600    1.1  augustss 		for (std = sc->sc_vframes[0].htd, link = 0;
   2601  1.121  augustss 		     (link & UHCI_PTR_QH) == 0;
   2602   1.42  augustss 		     std = std->link.std) {
   2603   1.88   tsutsui 			link = le32toh(std->td.td_link);
   2604    1.1  augustss 			uhci_dump_td(std);
   2605    1.1  augustss 		}
   2606   1.67  augustss 		sxqh = (uhci_soft_qh_t *)std;
   2607   1.67  augustss 		uhci_dump_qh(sxqh);
   2608   1.67  augustss 		for (xqh = sxqh;
   2609   1.63  augustss 		     xqh != NULL;
   2610  1.152  augustss 		     xqh = (maxqh++ == 5 || xqh->hlink == sxqh ||
   2611  1.121  augustss                             xqh->hlink == xqh ? NULL : xqh->hlink)) {
   2612    1.1  augustss 			uhci_dump_qh(xqh);
   2613   1.13  augustss 		}
   2614   1.47  augustss 		DPRINTF(("Enqueued QH:\n"));
   2615    1.1  augustss 		uhci_dump_qh(sqh);
   2616   1.42  augustss 		uhci_dump_tds(sqh->elink);
   2617    1.1  augustss 	}
   2618    1.1  augustss #endif
   2619   1.63  augustss 	if (xfer->timeout && !sc->sc_bus.use_polling) {
   2620  1.234    dyoung 		callout_reset(&xfer->timeout_handle, mstohz(xfer->timeout),
   2621   1.91  augustss 			    uhci_timeout, ii);
   2622   1.13  augustss 	}
   2623   1.92  augustss 	xfer->status = USBD_IN_PROGRESS;
   2624    1.1  augustss 
   2625    1.1  augustss 	return (USBD_NORMAL_COMPLETION);
   2626    1.1  augustss }
   2627    1.1  augustss 
   2628   1.16  augustss usbd_status
   2629  1.119  augustss uhci_device_isoc_transfer(usbd_xfer_handle xfer)
   2630   1.16  augustss {
   2631  1.248       mrg 	uhci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   2632   1.63  augustss 	usbd_status err;
   2633   1.48  augustss 
   2634   1.63  augustss 	DPRINTFN(5,("uhci_device_isoc_transfer: xfer=%p\n", xfer));
   2635   1.48  augustss 
   2636   1.48  augustss 	/* Put it on our queue, */
   2637  1.248       mrg 	mutex_enter(&sc->sc_lock);
   2638   1.63  augustss 	err = usb_insert_transfer(xfer);
   2639  1.248       mrg 	mutex_exit(&sc->sc_lock);
   2640   1.48  augustss 
   2641   1.48  augustss 	/* bail out on error, */
   2642   1.63  augustss 	if (err && err != USBD_IN_PROGRESS)
   2643   1.63  augustss 		return (err);
   2644   1.48  augustss 
   2645   1.48  augustss 	/* XXX should check inuse here */
   2646   1.48  augustss 
   2647   1.48  augustss 	/* insert into schedule, */
   2648   1.63  augustss 	uhci_device_isoc_enter(xfer);
   2649   1.48  augustss 
   2650  1.102  augustss 	/* and start if the pipe wasn't running */
   2651   1.67  augustss 	if (!err)
   2652   1.63  augustss 		uhci_device_isoc_start(SIMPLEQ_FIRST(&xfer->pipe->queue));
   2653   1.48  augustss 
   2654   1.63  augustss 	return (err);
   2655   1.48  augustss }
   2656   1.48  augustss 
   2657   1.48  augustss void
   2658  1.119  augustss uhci_device_isoc_enter(usbd_xfer_handle xfer)
   2659   1.48  augustss {
   2660   1.63  augustss 	struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->pipe;
   2661   1.16  augustss 	usbd_device_handle dev = upipe->pipe.device;
   2662  1.216  drochner 	uhci_softc_t *sc = dev->bus->hci_private;
   2663   1.48  augustss 	struct iso *iso = &upipe->u.iso;
   2664  1.152  augustss 	uhci_soft_td_t *std;
   2665  1.223    bouyer 	u_int32_t buf, len, status, offs;
   2666  1.248       mrg 	int i, next, nframes;
   2667  1.223    bouyer 	int rd = UE_GET_DIR(upipe->pipe.endpoint->edesc->bEndpointAddress) == UE_DIR_IN;
   2668   1.48  augustss 
   2669   1.63  augustss 	DPRINTFN(5,("uhci_device_isoc_enter: used=%d next=%d xfer=%p "
   2670   1.48  augustss 		    "nframes=%d\n",
   2671   1.63  augustss 		    iso->inuse, iso->next, xfer, xfer->nframes));
   2672   1.48  augustss 
   2673   1.82  augustss 	if (sc->sc_dying)
   2674   1.82  augustss 		return;
   2675   1.82  augustss 
   2676   1.63  augustss 	if (xfer->status == USBD_IN_PROGRESS) {
   2677   1.48  augustss 		/* This request has already been entered into the frame list */
   2678   1.96  augustss 		printf("uhci_device_isoc_enter: xfer=%p in frame list\n", xfer);
   2679   1.68  augustss 		/* XXX */
   2680   1.48  augustss 	}
   2681   1.48  augustss 
   2682   1.48  augustss #ifdef DIAGNOSTIC
   2683   1.48  augustss 	if (iso->inuse >= UHCI_VFRAMELIST_COUNT)
   2684   1.48  augustss 		printf("uhci_device_isoc_enter: overflow!\n");
   2685   1.19  augustss #endif
   2686   1.16  augustss 
   2687   1.48  augustss 	next = iso->next;
   2688   1.48  augustss 	if (next == -1) {
   2689   1.48  augustss 		/* Not in use yet, schedule it a few frames ahead. */
   2690   1.48  augustss 		next = (UREAD2(sc, UHCI_FRNUM) + 3) % UHCI_VFRAMELIST_COUNT;
   2691   1.48  augustss 		DPRINTFN(2,("uhci_device_isoc_enter: start next=%d\n", next));
   2692   1.48  augustss 	}
   2693   1.48  augustss 
   2694   1.63  augustss 	xfer->status = USBD_IN_PROGRESS;
   2695   1.92  augustss 	UXFER(xfer)->curframe = next;
   2696   1.48  augustss 
   2697  1.160  augustss 	buf = DMAADDR(&xfer->dmabuf, 0);
   2698  1.223    bouyer 	offs = 0;
   2699   1.88   tsutsui 	status = UHCI_TD_ZERO_ACTLEN(UHCI_TD_SET_ERRCNT(0) |
   2700   1.88   tsutsui 				     UHCI_TD_ACTIVE |
   2701   1.88   tsutsui 				     UHCI_TD_IOS);
   2702   1.63  augustss 	nframes = xfer->nframes;
   2703  1.248       mrg 	mutex_enter(&sc->sc_lock);
   2704   1.48  augustss 	for (i = 0; i < nframes; i++) {
   2705   1.48  augustss 		std = iso->stds[next];
   2706   1.48  augustss 		if (++next >= UHCI_VFRAMELIST_COUNT)
   2707   1.48  augustss 			next = 0;
   2708   1.63  augustss 		len = xfer->frlengths[i];
   2709   1.88   tsutsui 		std->td.td_buffer = htole32(buf);
   2710  1.250  christos 		usb_syncmem(&xfer->dmabuf, offs, len,
   2711  1.223    bouyer 		    rd ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   2712   1.48  augustss 		if (i == nframes - 1)
   2713   1.88   tsutsui 			status |= UHCI_TD_IOC;
   2714   1.88   tsutsui 		std->td.td_status = htole32(status);
   2715   1.88   tsutsui 		std->td.td_token &= htole32(~UHCI_TD_MAXLEN_MASK);
   2716   1.88   tsutsui 		std->td.td_token |= htole32(UHCI_TD_SET_MAXLEN(len));
   2717  1.223    bouyer 		usb_syncmem(&std->dma, std->offs, sizeof(std->td),
   2718  1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2719   1.59  augustss #ifdef UHCI_DEBUG
   2720   1.48  augustss 		if (uhcidebug > 5) {
   2721   1.48  augustss 			DPRINTFN(5,("uhci_device_isoc_enter: TD %d\n", i));
   2722   1.48  augustss 			uhci_dump_td(std);
   2723   1.48  augustss 		}
   2724   1.48  augustss #endif
   2725   1.48  augustss 		buf += len;
   2726  1.223    bouyer 		offs += len;
   2727   1.48  augustss 	}
   2728   1.48  augustss 	iso->next = next;
   2729   1.63  augustss 	iso->inuse += xfer->nframes;
   2730   1.16  augustss 
   2731  1.248       mrg 	mutex_exit(&sc->sc_lock);
   2732   1.16  augustss }
   2733   1.16  augustss 
   2734   1.16  augustss usbd_status
   2735  1.119  augustss uhci_device_isoc_start(usbd_xfer_handle xfer)
   2736   1.16  augustss {
   2737   1.63  augustss 	struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->pipe;
   2738  1.216  drochner 	uhci_softc_t *sc = upipe->pipe.device->bus->hci_private;
   2739   1.92  augustss 	uhci_intr_info_t *ii = &UXFER(xfer)->iinfo;
   2740   1.48  augustss 	uhci_soft_td_t *end;
   2741  1.248       mrg 	int i;
   2742   1.48  augustss 
   2743   1.96  augustss 	DPRINTFN(5,("uhci_device_isoc_start: xfer=%p\n", xfer));
   2744   1.96  augustss 
   2745  1.248       mrg 	mutex_enter(&sc->sc_lock);
   2746  1.248       mrg 
   2747  1.248       mrg 	if (sc->sc_dying) {
   2748  1.248       mrg 		mutex_exit(&sc->sc_lock);
   2749   1.82  augustss 		return (USBD_IOERROR);
   2750  1.248       mrg 	}
   2751   1.82  augustss 
   2752   1.48  augustss #ifdef DIAGNOSTIC
   2753   1.63  augustss 	if (xfer->status != USBD_IN_PROGRESS)
   2754   1.63  augustss 		printf("uhci_device_isoc_start: not in progress %p\n", xfer);
   2755   1.48  augustss #endif
   2756   1.48  augustss 
   2757   1.48  augustss 	/* Find the last TD */
   2758   1.92  augustss 	i = UXFER(xfer)->curframe + xfer->nframes;
   2759   1.48  augustss 	if (i >= UHCI_VFRAMELIST_COUNT)
   2760   1.48  augustss 		i -= UHCI_VFRAMELIST_COUNT;
   2761   1.48  augustss 	end = upipe->u.iso.stds[i];
   2762   1.48  augustss 
   2763   1.96  augustss #ifdef DIAGNOSTIC
   2764   1.96  augustss 	if (end == NULL) {
   2765   1.96  augustss 		printf("uhci_device_isoc_start: end == NULL\n");
   2766   1.96  augustss 		return (USBD_INVAL);
   2767   1.96  augustss 	}
   2768   1.96  augustss #endif
   2769   1.96  augustss 
   2770   1.48  augustss 	/* Set up interrupt info. */
   2771   1.63  augustss 	ii->xfer = xfer;
   2772   1.48  augustss 	ii->stdstart = end;
   2773   1.48  augustss 	ii->stdend = end;
   2774   1.48  augustss #ifdef DIAGNOSTIC
   2775  1.102  augustss 	if (!ii->isdone)
   2776   1.70  augustss 		printf("uhci_device_isoc_start: not done, ii=%p\n", ii);
   2777   1.48  augustss 	ii->isdone = 0;
   2778   1.48  augustss #endif
   2779   1.92  augustss 	uhci_add_intr_info(sc, ii);
   2780  1.152  augustss 
   2781  1.248       mrg 	mutex_exit(&sc->sc_lock);
   2782   1.48  augustss 
   2783   1.48  augustss 	return (USBD_IN_PROGRESS);
   2784   1.16  augustss }
   2785   1.16  augustss 
   2786   1.16  augustss void
   2787  1.119  augustss uhci_device_isoc_abort(usbd_xfer_handle xfer)
   2788   1.16  augustss {
   2789  1.248       mrg #ifdef DIAGNOSTIC
   2790  1.248       mrg 	uhci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   2791  1.248       mrg #endif
   2792   1.63  augustss 	struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->pipe;
   2793   1.48  augustss 	uhci_soft_td_t **stds = upipe->u.iso.stds;
   2794   1.48  augustss 	uhci_soft_td_t *std;
   2795  1.248       mrg 	int i, n, nframes, maxlen, len;
   2796   1.92  augustss 
   2797  1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2798   1.92  augustss 
   2799   1.92  augustss 	/* Transfer is already done. */
   2800  1.152  augustss 	if (xfer->status != USBD_NOT_STARTED &&
   2801   1.92  augustss 	    xfer->status != USBD_IN_PROGRESS) {
   2802   1.92  augustss 		return;
   2803   1.92  augustss 	}
   2804   1.48  augustss 
   2805   1.92  augustss 	/* Give xfer the requested abort code. */
   2806   1.63  augustss 	xfer->status = USBD_CANCELLED;
   2807   1.48  augustss 
   2808   1.48  augustss 	/* make hardware ignore it, */
   2809   1.63  augustss 	nframes = xfer->nframes;
   2810   1.92  augustss 	n = UXFER(xfer)->curframe;
   2811   1.92  augustss 	maxlen = 0;
   2812   1.48  augustss 	for (i = 0; i < nframes; i++) {
   2813   1.48  augustss 		std = stds[n];
   2814  1.223    bouyer 		usb_syncmem(&std->dma,
   2815  1.223    bouyer 		    std->offs + offsetof(uhci_td_t, td_status),
   2816  1.223    bouyer 		    sizeof(std->td.td_status),
   2817  1.223    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   2818   1.88   tsutsui 		std->td.td_status &= htole32(~(UHCI_TD_ACTIVE | UHCI_TD_IOC));
   2819  1.223    bouyer 		usb_syncmem(&std->dma,
   2820  1.223    bouyer 		    std->offs + offsetof(uhci_td_t, td_status),
   2821  1.223    bouyer 		    sizeof(std->td.td_status),
   2822  1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2823  1.223    bouyer 		usb_syncmem(&std->dma,
   2824  1.223    bouyer 		    std->offs + offsetof(uhci_td_t, td_token),
   2825  1.223    bouyer 		    sizeof(std->td.td_token),
   2826  1.223    bouyer 		    BUS_DMASYNC_POSTWRITE);
   2827  1.130   tsutsui 		len = UHCI_TD_GET_MAXLEN(le32toh(std->td.td_token));
   2828   1.92  augustss 		if (len > maxlen)
   2829   1.92  augustss 			maxlen = len;
   2830   1.48  augustss 		if (++n >= UHCI_VFRAMELIST_COUNT)
   2831   1.48  augustss 			n = 0;
   2832   1.48  augustss 	}
   2833   1.48  augustss 
   2834   1.92  augustss 	/* and wait until we are sure the hardware has finished. */
   2835   1.92  augustss 	delay(maxlen);
   2836   1.92  augustss 
   2837   1.96  augustss #ifdef DIAGNOSTIC
   2838   1.96  augustss 	UXFER(xfer)->iinfo.isdone = 1;
   2839   1.96  augustss #endif
   2840   1.92  augustss 	/* Run callback and remove from interrupt list. */
   2841   1.92  augustss 	usb_transfer_complete(xfer);
   2842   1.48  augustss 
   2843  1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2844   1.16  augustss }
   2845   1.16  augustss 
   2846   1.16  augustss void
   2847  1.119  augustss uhci_device_isoc_close(usbd_pipe_handle pipe)
   2848   1.16  augustss {
   2849   1.16  augustss 	struct uhci_pipe *upipe = (struct uhci_pipe *)pipe;
   2850   1.16  augustss 	usbd_device_handle dev = upipe->pipe.device;
   2851  1.216  drochner 	uhci_softc_t *sc = dev->bus->hci_private;
   2852   1.48  augustss 	uhci_soft_td_t *std, *vstd;
   2853   1.16  augustss 	struct iso *iso;
   2854  1.248       mrg 	int i;
   2855  1.248       mrg 
   2856  1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2857   1.16  augustss 
   2858   1.16  augustss 	/*
   2859   1.16  augustss 	 * Make sure all TDs are marked as inactive.
   2860   1.16  augustss 	 * Wait for completion.
   2861   1.16  augustss 	 * Unschedule.
   2862   1.16  augustss 	 * Deallocate.
   2863   1.16  augustss 	 */
   2864   1.16  augustss 	iso = &upipe->u.iso;
   2865   1.16  augustss 
   2866  1.223    bouyer 	for (i = 0; i < UHCI_VFRAMELIST_COUNT; i++) {
   2867  1.223    bouyer 		std = iso->stds[i];
   2868  1.223    bouyer 		usb_syncmem(&std->dma,
   2869  1.223    bouyer 		    std->offs + offsetof(uhci_td_t, td_status),
   2870  1.223    bouyer 		    sizeof(std->td.td_status),
   2871  1.223    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   2872  1.223    bouyer 		std->td.td_status &= htole32(~UHCI_TD_ACTIVE);
   2873  1.223    bouyer 		usb_syncmem(&std->dma,
   2874  1.223    bouyer 		    std->offs + offsetof(uhci_td_t, td_status),
   2875  1.223    bouyer 		    sizeof(std->td.td_status),
   2876  1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2877  1.223    bouyer 	}
   2878  1.248       mrg 	/* wait for completion */
   2879  1.248       mrg 	usb_delay_ms_locked(&sc->sc_bus, 2, &sc->sc_lock);
   2880   1.16  augustss 
   2881   1.16  augustss 	for (i = 0; i < UHCI_VFRAMELIST_COUNT; i++) {
   2882   1.16  augustss 		std = iso->stds[i];
   2883   1.48  augustss 		for (vstd = sc->sc_vframes[i].htd;
   2884   1.67  augustss 		     vstd != NULL && vstd->link.std != std;
   2885   1.42  augustss 		     vstd = vstd->link.std)
   2886   1.16  augustss 			;
   2887   1.67  augustss 		if (vstd == NULL) {
   2888   1.16  augustss 			/*panic*/
   2889   1.16  augustss 			printf("uhci_device_isoc_close: %p not found\n", std);
   2890  1.248       mrg 			mutex_exit(&sc->sc_lock);
   2891   1.16  augustss 			return;
   2892   1.16  augustss 		}
   2893   1.42  augustss 		vstd->link = std->link;
   2894  1.223    bouyer 		usb_syncmem(&std->dma,
   2895  1.223    bouyer 		    std->offs + offsetof(uhci_td_t, td_link),
   2896  1.223    bouyer 		    sizeof(std->td.td_link),
   2897  1.223    bouyer 		    BUS_DMASYNC_POSTWRITE);
   2898   1.42  augustss 		vstd->td.td_link = std->td.td_link;
   2899  1.223    bouyer 		usb_syncmem(&vstd->dma,
   2900  1.223    bouyer 		    vstd->offs + offsetof(uhci_td_t, td_link),
   2901  1.223    bouyer 		    sizeof(vstd->td.td_link),
   2902  1.223    bouyer 		    BUS_DMASYNC_PREWRITE);
   2903   1.16  augustss 		uhci_free_std(sc, std);
   2904   1.16  augustss 	}
   2905   1.16  augustss 
   2906  1.248       mrg 	kmem_free(iso->stds, UHCI_VFRAMELIST_COUNT * sizeof (uhci_soft_td_t *));
   2907   1.16  augustss }
   2908   1.16  augustss 
   2909   1.16  augustss usbd_status
   2910  1.119  augustss uhci_setup_isoc(usbd_pipe_handle pipe)
   2911   1.16  augustss {
   2912   1.16  augustss 	struct uhci_pipe *upipe = (struct uhci_pipe *)pipe;
   2913   1.16  augustss 	usbd_device_handle dev = upipe->pipe.device;
   2914  1.216  drochner 	uhci_softc_t *sc = dev->bus->hci_private;
   2915   1.16  augustss 	int addr = upipe->pipe.device->address;
   2916   1.16  augustss 	int endpt = upipe->pipe.endpoint->edesc->bEndpointAddress;
   2917   1.45  augustss 	int rd = UE_GET_DIR(endpt) == UE_DIR_IN;
   2918   1.48  augustss 	uhci_soft_td_t *std, *vstd;
   2919   1.48  augustss 	u_int32_t token;
   2920   1.16  augustss 	struct iso *iso;
   2921  1.248       mrg 	int i;
   2922   1.16  augustss 
   2923   1.16  augustss 	iso = &upipe->u.iso;
   2924  1.248       mrg 	iso->stds = kmem_alloc(UHCI_VFRAMELIST_COUNT *
   2925  1.248       mrg 				 sizeof (uhci_soft_td_t *),
   2926  1.248       mrg 			       KM_SLEEP);
   2927  1.248       mrg 	if (iso->stds == NULL)
   2928  1.248       mrg 		return USBD_NOMEM;
   2929   1.16  augustss 
   2930   1.88   tsutsui 	token = rd ? UHCI_TD_IN (0, endpt, addr, 0) :
   2931   1.88   tsutsui 		     UHCI_TD_OUT(0, endpt, addr, 0);
   2932   1.16  augustss 
   2933  1.248       mrg 	mutex_enter(&sc->sc_lock);
   2934  1.248       mrg 
   2935   1.48  augustss 	/* Allocate the TDs and mark as inactive; */
   2936   1.16  augustss 	for (i = 0; i < UHCI_VFRAMELIST_COUNT; i++) {
   2937   1.48  augustss 		std = uhci_alloc_std(sc);
   2938   1.48  augustss 		if (std == 0)
   2939   1.48  augustss 			goto bad;
   2940   1.88   tsutsui 		std->td.td_status = htole32(UHCI_TD_IOS); /* iso, inactive */
   2941   1.88   tsutsui 		std->td.td_token = htole32(token);
   2942  1.223    bouyer 		usb_syncmem(&std->dma, std->offs, sizeof(std->td),
   2943  1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2944   1.48  augustss 		iso->stds[i] = std;
   2945   1.16  augustss 	}
   2946   1.16  augustss 
   2947   1.48  augustss 	/* Insert TDs into schedule. */
   2948   1.16  augustss 	for (i = 0; i < UHCI_VFRAMELIST_COUNT; i++) {
   2949   1.16  augustss 		std = iso->stds[i];
   2950   1.48  augustss 		vstd = sc->sc_vframes[i].htd;
   2951  1.223    bouyer 		usb_syncmem(&vstd->dma,
   2952  1.223    bouyer 		    vstd->offs + offsetof(uhci_td_t, td_link),
   2953  1.223    bouyer 		    sizeof(vstd->td.td_link),
   2954  1.223    bouyer 		    BUS_DMASYNC_POSTWRITE);
   2955   1.42  augustss 		std->link = vstd->link;
   2956   1.42  augustss 		std->td.td_link = vstd->td.td_link;
   2957  1.223    bouyer 		usb_syncmem(&std->dma,
   2958  1.223    bouyer 		    std->offs + offsetof(uhci_td_t, td_link),
   2959  1.223    bouyer 		    sizeof(std->td.td_link),
   2960  1.223    bouyer 		    BUS_DMASYNC_PREWRITE);
   2961   1.42  augustss 		vstd->link.std = std;
   2962  1.121  augustss 		vstd->td.td_link = htole32(std->physaddr | UHCI_PTR_TD);
   2963  1.223    bouyer 		usb_syncmem(&vstd->dma,
   2964  1.223    bouyer 		    vstd->offs + offsetof(uhci_td_t, td_link),
   2965  1.223    bouyer 		    sizeof(vstd->td.td_link),
   2966  1.223    bouyer 		    BUS_DMASYNC_PREWRITE);
   2967   1.16  augustss 	}
   2968  1.248       mrg 	mutex_exit(&sc->sc_lock);
   2969   1.16  augustss 
   2970   1.48  augustss 	iso->next = -1;
   2971   1.48  augustss 	iso->inuse = 0;
   2972   1.48  augustss 
   2973   1.16  augustss 	return (USBD_NORMAL_COMPLETION);
   2974   1.16  augustss 
   2975   1.48  augustss  bad:
   2976   1.16  augustss 	while (--i >= 0)
   2977   1.16  augustss 		uhci_free_std(sc, iso->stds[i]);
   2978  1.248       mrg 	mutex_exit(&sc->sc_lock);
   2979  1.248       mrg 	kmem_free(iso->stds, UHCI_VFRAMELIST_COUNT * sizeof (uhci_soft_td_t *));
   2980   1.16  augustss 	return (USBD_NOMEM);
   2981   1.16  augustss }
   2982   1.16  augustss 
   2983   1.16  augustss void
   2984  1.119  augustss uhci_device_isoc_done(usbd_xfer_handle xfer)
   2985   1.16  augustss {
   2986   1.92  augustss 	uhci_intr_info_t *ii = &UXFER(xfer)->iinfo;
   2987  1.223    bouyer 	struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->pipe;
   2988  1.223    bouyer 	int i, offs;
   2989  1.223    bouyer 	int rd = UE_GET_DIR(upipe->pipe.endpoint->edesc->bEndpointAddress) == UE_DIR_IN;
   2990  1.223    bouyer 
   2991   1.48  augustss 
   2992  1.197   gdamore 	DPRINTFN(4, ("uhci_isoc_done: length=%d, busy_free=0x%08x\n",
   2993  1.197   gdamore 			xfer->actlen, xfer->busy_free));
   2994   1.93  augustss 
   2995   1.96  augustss 	if (ii->xfer != xfer)
   2996   1.96  augustss 		/* Not on interrupt list, ignore it. */
   2997  1.170  augustss 		return;
   2998  1.170  augustss 
   2999  1.170  augustss 	if (!uhci_active_intr_info(ii))
   3000   1.96  augustss 		return;
   3001   1.96  augustss 
   3002   1.93  augustss #ifdef DIAGNOSTIC
   3003   1.93  augustss         if (ii->stdend == NULL) {
   3004   1.93  augustss                 printf("uhci_device_isoc_done: xfer=%p stdend==NULL\n", xfer);
   3005   1.93  augustss #ifdef UHCI_DEBUG
   3006   1.93  augustss 		uhci_dump_ii(ii);
   3007   1.93  augustss #endif
   3008   1.93  augustss 		return;
   3009   1.93  augustss 	}
   3010   1.93  augustss #endif
   3011   1.48  augustss 
   3012   1.48  augustss 	/* Turn off the interrupt since it is active even if the TD is not. */
   3013  1.223    bouyer 	usb_syncmem(&ii->stdend->dma,
   3014  1.223    bouyer 	    ii->stdend->offs + offsetof(uhci_td_t, td_status),
   3015  1.223    bouyer 	    sizeof(ii->stdend->td.td_status),
   3016  1.223    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3017   1.88   tsutsui 	ii->stdend->td.td_status &= htole32(~UHCI_TD_IOC);
   3018  1.223    bouyer 	usb_syncmem(&ii->stdend->dma,
   3019  1.223    bouyer 	    ii->stdend->offs + offsetof(uhci_td_t, td_status),
   3020  1.223    bouyer 	    sizeof(ii->stdend->td.td_status),
   3021  1.223    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3022   1.48  augustss 
   3023   1.92  augustss 	uhci_del_intr_info(ii);	/* remove from active list */
   3024  1.223    bouyer 
   3025  1.223    bouyer 	offs = 0;
   3026  1.223    bouyer 	for (i = 0; i < xfer->nframes; i++) {
   3027  1.223    bouyer 		usb_syncmem(&xfer->dmabuf, offs, xfer->frlengths[i],
   3028  1.223    bouyer 		    rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3029  1.223    bouyer 		offs += xfer->frlengths[i];
   3030  1.223    bouyer 	}
   3031   1.16  augustss }
   3032   1.16  augustss 
   3033    1.1  augustss void
   3034  1.119  augustss uhci_device_intr_done(usbd_xfer_handle xfer)
   3035    1.1  augustss {
   3036   1.92  augustss 	uhci_intr_info_t *ii = &UXFER(xfer)->iinfo;
   3037    1.1  augustss 	uhci_softc_t *sc = ii->sc;
   3038   1.63  augustss 	struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->pipe;
   3039    1.1  augustss 	uhci_soft_qh_t *sqh;
   3040  1.223    bouyer 	int i, npoll, isread;
   3041    1.1  augustss 
   3042  1.173      gson 	DPRINTFN(5, ("uhci_device_intr_done: length=%d\n", xfer->actlen));
   3043    1.1  augustss 
   3044  1.257     skrll 	KASSERT(sc->sc_bus.use_polling || mutex_owned(&sc->sc_lock));
   3045  1.248       mrg 
   3046    1.1  augustss 	npoll = upipe->u.intr.npoll;
   3047    1.1  augustss 	for(i = 0; i < npoll; i++) {
   3048    1.1  augustss 		sqh = upipe->u.intr.qhs[i];
   3049  1.121  augustss 		sqh->elink = NULL;
   3050   1.88   tsutsui 		sqh->qh.qh_elink = htole32(UHCI_PTR_T);
   3051  1.223    bouyer 		usb_syncmem(&sqh->dma,
   3052  1.223    bouyer 		    sqh->offs + offsetof(uhci_qh_t, qh_elink),
   3053  1.223    bouyer 		    sizeof(sqh->qh.qh_elink),
   3054  1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3055    1.1  augustss 	}
   3056  1.149  augustss 	uhci_free_std_chain(sc, ii->stdstart, NULL);
   3057    1.1  augustss 
   3058  1.223    bouyer 	isread = UE_GET_DIR(upipe->pipe.endpoint->edesc->bEndpointAddress) == UE_DIR_IN;
   3059  1.250  christos 	usb_syncmem(&xfer->dmabuf, 0, xfer->length,
   3060  1.223    bouyer 	    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3061  1.223    bouyer 
   3062    1.1  augustss 	/* XXX Wasteful. */
   3063   1.63  augustss 	if (xfer->pipe->repeat) {
   3064   1.55  augustss 		uhci_soft_td_t *data, *dataend;
   3065    1.1  augustss 
   3066   1.92  augustss 		DPRINTFN(5,("uhci_device_intr_done: requeing\n"));
   3067   1.92  augustss 
   3068    1.1  augustss 		/* This alloc cannot fail since we freed the chain above. */
   3069  1.221  jmcneill 		uhci_alloc_std_chain(upipe, sc, xfer->length,
   3070  1.221  jmcneill 				     upipe->u.intr.isread, xfer->flags,
   3071   1.63  augustss 				     &xfer->dmabuf, &data, &dataend);
   3072   1.88   tsutsui 		dataend->td.td_status |= htole32(UHCI_TD_IOC);
   3073  1.223    bouyer 		usb_syncmem(&dataend->dma,
   3074  1.223    bouyer 		    dataend->offs + offsetof(uhci_td_t, td_status),
   3075  1.223    bouyer 		    sizeof(dataend->td.td_status),
   3076  1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3077    1.1  augustss 
   3078   1.59  augustss #ifdef UHCI_DEBUG
   3079    1.1  augustss 		if (uhcidebug > 10) {
   3080   1.55  augustss 			DPRINTF(("uhci_device_intr_done: data(1)\n"));
   3081   1.55  augustss 			uhci_dump_tds(data);
   3082    1.1  augustss 			uhci_dump_qh(upipe->u.intr.qhs[0]);
   3083    1.1  augustss 		}
   3084    1.1  augustss #endif
   3085    1.1  augustss 
   3086   1.55  augustss 		ii->stdstart = data;
   3087   1.55  augustss 		ii->stdend = dataend;
   3088    1.7  augustss #ifdef DIAGNOSTIC
   3089   1.70  augustss 		if (!ii->isdone) {
   3090   1.70  augustss 			printf("uhci_device_intr_done: not done, ii=%p\n", ii);
   3091   1.70  augustss 		}
   3092    1.7  augustss 		ii->isdone = 0;
   3093    1.7  augustss #endif
   3094    1.1  augustss 		for (i = 0; i < npoll; i++) {
   3095    1.1  augustss 			sqh = upipe->u.intr.qhs[i];
   3096   1.55  augustss 			sqh->elink = data;
   3097  1.121  augustss 			sqh->qh.qh_elink = htole32(data->physaddr | UHCI_PTR_TD);
   3098  1.223    bouyer 			usb_syncmem(&sqh->dma,
   3099  1.223    bouyer 			    sqh->offs + offsetof(uhci_qh_t, qh_elink),
   3100  1.223    bouyer 			    sizeof(sqh->qh.qh_elink),
   3101  1.223    bouyer 			    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3102    1.1  augustss 		}
   3103   1.92  augustss 		xfer->status = USBD_IN_PROGRESS;
   3104   1.92  augustss 		/* The ii is already on the examined list, just leave it. */
   3105    1.1  augustss 	} else {
   3106   1.92  augustss 		DPRINTFN(5,("uhci_device_intr_done: removing\n"));
   3107  1.169  augustss 		if (uhci_active_intr_info(ii))
   3108  1.169  augustss 			uhci_del_intr_info(ii);
   3109    1.1  augustss 	}
   3110    1.1  augustss }
   3111    1.1  augustss 
   3112    1.1  augustss /* Deallocate request data structures */
   3113    1.1  augustss void
   3114  1.119  augustss uhci_device_ctrl_done(usbd_xfer_handle xfer)
   3115    1.1  augustss {
   3116   1.92  augustss 	uhci_intr_info_t *ii = &UXFER(xfer)->iinfo;
   3117    1.1  augustss 	uhci_softc_t *sc = ii->sc;
   3118   1.63  augustss 	struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->pipe;
   3119  1.223    bouyer 	int len = UGETW(xfer->request.wLength);
   3120  1.223    bouyer 	int isread = (xfer->request.bmRequestType & UT_READ);
   3121    1.1  augustss 
   3122  1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3123  1.248       mrg 
   3124    1.7  augustss #ifdef DIAGNOSTIC
   3125   1.63  augustss 	if (!(xfer->rqflags & URQ_REQUEST))
   3126  1.173      gson 		panic("uhci_device_ctrl_done: not a request");
   3127    1.7  augustss #endif
   3128    1.1  augustss 
   3129  1.169  augustss 	if (!uhci_active_intr_info(ii))
   3130  1.169  augustss 		return;
   3131  1.169  augustss 
   3132   1.92  augustss 	uhci_del_intr_info(ii);	/* remove from active list */
   3133    1.1  augustss 
   3134  1.144  augustss 	if (upipe->pipe.device->speed == USB_SPEED_LOW)
   3135  1.123  augustss 		uhci_remove_ls_ctrl(sc, upipe->u.ctl.sqh);
   3136  1.123  augustss 	else
   3137  1.123  augustss 		uhci_remove_hs_ctrl(sc, upipe->u.ctl.sqh);
   3138    1.1  augustss 
   3139   1.49  augustss 	if (upipe->u.ctl.length != 0)
   3140   1.42  augustss 		uhci_free_std_chain(sc, ii->stdstart->link.std, ii->stdend);
   3141   1.49  augustss 
   3142  1.223    bouyer 	if (len) {
   3143  1.250  christos 		usb_syncmem(&xfer->dmabuf, 0, len,
   3144  1.223    bouyer 		    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3145  1.223    bouyer 	}
   3146  1.223    bouyer 	usb_syncmem(&upipe->u.ctl.reqdma, 0,
   3147  1.223    bouyer 	    sizeof(usb_device_request_t),  BUS_DMASYNC_POSTWRITE);
   3148  1.223    bouyer 
   3149  1.173      gson 	DPRINTFN(5, ("uhci_device_ctrl_done: length=%d\n", xfer->actlen));
   3150    1.1  augustss }
   3151    1.1  augustss 
   3152    1.1  augustss /* Deallocate request data structures */
   3153    1.1  augustss void
   3154  1.119  augustss uhci_device_bulk_done(usbd_xfer_handle xfer)
   3155    1.1  augustss {
   3156   1.92  augustss 	uhci_intr_info_t *ii = &UXFER(xfer)->iinfo;
   3157    1.1  augustss 	uhci_softc_t *sc = ii->sc;
   3158   1.63  augustss 	struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->pipe;
   3159  1.169  augustss 
   3160  1.173      gson 	DPRINTFN(5,("uhci_device_bulk_done: xfer=%p ii=%p sc=%p upipe=%p\n",
   3161  1.169  augustss 		    xfer, ii, sc, upipe));
   3162  1.169  augustss 
   3163  1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3164  1.248       mrg 
   3165  1.169  augustss 	if (!uhci_active_intr_info(ii))
   3166  1.169  augustss 		return;
   3167    1.1  augustss 
   3168   1.92  augustss 	uhci_del_intr_info(ii);	/* remove from active list */
   3169    1.1  augustss 
   3170    1.1  augustss 	uhci_remove_bulk(sc, upipe->u.bulk.sqh);
   3171   1.32  augustss 
   3172  1.149  augustss 	uhci_free_std_chain(sc, ii->stdstart, NULL);
   3173   1.32  augustss 
   3174  1.173      gson 	DPRINTFN(5, ("uhci_device_bulk_done: length=%d\n", xfer->actlen));
   3175    1.1  augustss }
   3176    1.1  augustss 
   3177    1.1  augustss /* Add interrupt QH, called with vflock. */
   3178    1.1  augustss void
   3179  1.119  augustss uhci_add_intr(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
   3180    1.1  augustss {
   3181   1.92  augustss 	struct uhci_vframe *vf = &sc->sc_vframes[sqh->pos];
   3182   1.42  augustss 	uhci_soft_qh_t *eqh;
   3183    1.1  augustss 
   3184   1.92  augustss 	DPRINTFN(4, ("uhci_add_intr: n=%d sqh=%p\n", sqh->pos, sqh));
   3185   1.92  augustss 
   3186   1.42  augustss 	eqh = vf->eqh;
   3187  1.223    bouyer 	usb_syncmem(&eqh->dma, eqh->offs + offsetof(uhci_qh_t, qh_hlink),
   3188  1.223    bouyer 	    sizeof(eqh->qh.qh_hlink),
   3189  1.223    bouyer 	    BUS_DMASYNC_POSTWRITE);
   3190   1.42  augustss 	sqh->hlink       = eqh->hlink;
   3191   1.42  augustss 	sqh->qh.qh_hlink = eqh->qh.qh_hlink;
   3192  1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(uhci_qh_t, qh_hlink),
   3193  1.223    bouyer 	    sizeof(sqh->qh.qh_hlink),
   3194  1.223    bouyer 	    BUS_DMASYNC_PREWRITE);
   3195   1.42  augustss 	eqh->hlink       = sqh;
   3196  1.121  augustss 	eqh->qh.qh_hlink = htole32(sqh->physaddr | UHCI_PTR_QH);
   3197  1.223    bouyer 	usb_syncmem(&eqh->dma, eqh->offs + offsetof(uhci_qh_t, qh_hlink),
   3198  1.223    bouyer 	    sizeof(eqh->qh.qh_hlink),
   3199  1.223    bouyer 	    BUS_DMASYNC_PREWRITE);
   3200    1.1  augustss 	vf->eqh = sqh;
   3201    1.1  augustss 	vf->bandwidth++;
   3202    1.1  augustss }
   3203    1.1  augustss 
   3204  1.119  augustss /* Remove interrupt QH. */
   3205    1.1  augustss void
   3206  1.119  augustss uhci_remove_intr(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
   3207    1.1  augustss {
   3208   1.92  augustss 	struct uhci_vframe *vf = &sc->sc_vframes[sqh->pos];
   3209    1.1  augustss 	uhci_soft_qh_t *pqh;
   3210    1.1  augustss 
   3211   1.92  augustss 	DPRINTFN(4, ("uhci_remove_intr: n=%d sqh=%p\n", sqh->pos, sqh));
   3212    1.1  augustss 
   3213  1.124  augustss 	/* See comment in uhci_remove_ctrl() */
   3214  1.223    bouyer 
   3215  1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(uhci_qh_t, qh_elink),
   3216  1.223    bouyer 	    sizeof(sqh->qh.qh_elink),
   3217  1.223    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3218  1.124  augustss 	if (!(sqh->qh.qh_elink & htole32(UHCI_PTR_T))) {
   3219  1.124  augustss 		sqh->qh.qh_elink = htole32(UHCI_PTR_T);
   3220  1.223    bouyer 		usb_syncmem(&sqh->dma,
   3221  1.223    bouyer 		    sqh->offs + offsetof(uhci_qh_t, qh_elink),
   3222  1.223    bouyer 		    sizeof(sqh->qh.qh_elink),
   3223  1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3224  1.124  augustss 		delay(UHCI_QH_REMOVE_DELAY);
   3225  1.124  augustss 	}
   3226  1.124  augustss 
   3227   1.92  augustss 	pqh = uhci_find_prev_qh(vf->hqh, sqh);
   3228  1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(uhci_qh_t, qh_hlink),
   3229  1.223    bouyer 	    sizeof(sqh->qh.qh_hlink),
   3230  1.223    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3231   1.42  augustss 	pqh->hlink       = sqh->hlink;
   3232   1.42  augustss 	pqh->qh.qh_hlink = sqh->qh.qh_hlink;
   3233  1.223    bouyer 	usb_syncmem(&pqh->dma, pqh->offs + offsetof(uhci_qh_t, qh_hlink),
   3234  1.223    bouyer 	    sizeof(pqh->qh.qh_hlink),
   3235  1.223    bouyer 	    BUS_DMASYNC_PREWRITE);
   3236  1.124  augustss 	delay(UHCI_QH_REMOVE_DELAY);
   3237    1.1  augustss 	if (vf->eqh == sqh)
   3238    1.1  augustss 		vf->eqh = pqh;
   3239    1.1  augustss 	vf->bandwidth--;
   3240    1.1  augustss }
   3241    1.1  augustss 
   3242    1.1  augustss usbd_status
   3243  1.119  augustss uhci_device_setintr(uhci_softc_t *sc, struct uhci_pipe *upipe, int ival)
   3244    1.1  augustss {
   3245    1.1  augustss 	uhci_soft_qh_t *sqh;
   3246  1.248       mrg 	int i, npoll;
   3247    1.1  augustss 	u_int bestbw, bw, bestoffs, offs;
   3248    1.1  augustss 
   3249  1.173      gson 	DPRINTFN(2, ("uhci_device_setintr: pipe=%p\n", upipe));
   3250    1.1  augustss 	if (ival == 0) {
   3251  1.173      gson 		printf("uhci_device_setintr: 0 interval\n");
   3252    1.1  augustss 		return (USBD_INVAL);
   3253    1.1  augustss 	}
   3254    1.1  augustss 
   3255    1.1  augustss 	if (ival > UHCI_VFRAMELIST_COUNT)
   3256    1.1  augustss 		ival = UHCI_VFRAMELIST_COUNT;
   3257    1.1  augustss 	npoll = (UHCI_VFRAMELIST_COUNT + ival - 1) / ival;
   3258  1.173      gson 	DPRINTFN(2, ("uhci_device_setintr: ival=%d npoll=%d\n", ival, npoll));
   3259    1.1  augustss 
   3260    1.1  augustss 	upipe->u.intr.npoll = npoll;
   3261  1.152  augustss 	upipe->u.intr.qhs =
   3262  1.248       mrg 		kmem_alloc(npoll * sizeof(uhci_soft_qh_t *), KM_SLEEP);
   3263  1.248       mrg 	if (upipe->u.intr.qhs == NULL)
   3264  1.248       mrg 		return USBD_NOMEM;
   3265    1.1  augustss 
   3266  1.152  augustss 	/*
   3267    1.1  augustss 	 * Figure out which offset in the schedule that has most
   3268    1.1  augustss 	 * bandwidth left over.
   3269    1.1  augustss 	 */
   3270    1.1  augustss #define MOD(i) ((i) & (UHCI_VFRAMELIST_COUNT-1))
   3271    1.1  augustss 	for (bestoffs = offs = 0, bestbw = ~0; offs < ival; offs++) {
   3272    1.1  augustss 		for (bw = i = 0; i < npoll; i++)
   3273    1.1  augustss 			bw += sc->sc_vframes[MOD(i * ival + offs)].bandwidth;
   3274    1.1  augustss 		if (bw < bestbw) {
   3275    1.1  augustss 			bestbw = bw;
   3276    1.1  augustss 			bestoffs = offs;
   3277    1.1  augustss 		}
   3278    1.1  augustss 	}
   3279  1.173      gson 	DPRINTFN(1, ("uhci_device_setintr: bw=%d offs=%d\n", bestbw, bestoffs));
   3280    1.1  augustss 
   3281  1.248       mrg 	mutex_enter(&sc->sc_lock);
   3282    1.1  augustss 	for(i = 0; i < npoll; i++) {
   3283    1.1  augustss 		upipe->u.intr.qhs[i] = sqh = uhci_alloc_sqh(sc);
   3284  1.121  augustss 		sqh->elink = NULL;
   3285   1.88   tsutsui 		sqh->qh.qh_elink = htole32(UHCI_PTR_T);
   3286  1.223    bouyer 		usb_syncmem(&sqh->dma,
   3287  1.223    bouyer 		    sqh->offs + offsetof(uhci_qh_t, qh_elink),
   3288  1.223    bouyer 		    sizeof(sqh->qh.qh_elink),
   3289  1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3290    1.1  augustss 		sqh->pos = MOD(i * ival + bestoffs);
   3291    1.1  augustss 	}
   3292    1.1  augustss #undef MOD
   3293    1.1  augustss 
   3294    1.1  augustss 	/* Enter QHs into the controller data structures. */
   3295    1.1  augustss 	for(i = 0; i < npoll; i++)
   3296   1.92  augustss 		uhci_add_intr(sc, upipe->u.intr.qhs[i]);
   3297  1.248       mrg 	mutex_exit(&sc->sc_lock);
   3298    1.1  augustss 
   3299  1.173      gson 	DPRINTFN(5, ("uhci_device_setintr: returns %p\n", upipe));
   3300    1.1  augustss 	return (USBD_NORMAL_COMPLETION);
   3301    1.1  augustss }
   3302    1.1  augustss 
   3303    1.1  augustss /* Open a new pipe. */
   3304    1.1  augustss usbd_status
   3305  1.119  augustss uhci_open(usbd_pipe_handle pipe)
   3306    1.1  augustss {
   3307  1.216  drochner 	uhci_softc_t *sc = pipe->device->bus->hci_private;
   3308    1.1  augustss 	struct uhci_pipe *upipe = (struct uhci_pipe *)pipe;
   3309    1.1  augustss 	usb_endpoint_descriptor_t *ed = pipe->endpoint->edesc;
   3310  1.248       mrg 	usbd_status err = USBD_NOMEM;
   3311   1.79  augustss 	int ival;
   3312    1.1  augustss 
   3313    1.1  augustss 	DPRINTFN(1, ("uhci_open: pipe=%p, addr=%d, endpt=%d (%d)\n",
   3314  1.152  augustss 		     pipe, pipe->device->address,
   3315    1.1  augustss 		     ed->bEndpointAddress, sc->sc_addr));
   3316   1.92  augustss 
   3317  1.248       mrg 	if (sc->sc_dying)
   3318  1.248       mrg 		return USBD_IOERROR;
   3319  1.248       mrg 
   3320   1.92  augustss 	upipe->aborting = 0;
   3321  1.236  drochner 	/* toggle state needed for bulk endpoints */
   3322  1.236  drochner 	upipe->nexttoggle = pipe->endpoint->datatoggle;
   3323   1.92  augustss 
   3324    1.1  augustss 	if (pipe->device->address == sc->sc_addr) {
   3325    1.1  augustss 		switch (ed->bEndpointAddress) {
   3326    1.1  augustss 		case USB_CONTROL_ENDPOINT:
   3327    1.1  augustss 			pipe->methods = &uhci_root_ctrl_methods;
   3328    1.1  augustss 			break;
   3329   1.45  augustss 		case UE_DIR_IN | UHCI_INTR_ENDPT:
   3330    1.1  augustss 			pipe->methods = &uhci_root_intr_methods;
   3331    1.1  augustss 			break;
   3332    1.1  augustss 		default:
   3333    1.1  augustss 			return (USBD_INVAL);
   3334    1.1  augustss 		}
   3335    1.1  augustss 	} else {
   3336    1.1  augustss 		switch (ed->bmAttributes & UE_XFERTYPE) {
   3337    1.1  augustss 		case UE_CONTROL:
   3338    1.1  augustss 			pipe->methods = &uhci_device_ctrl_methods;
   3339    1.1  augustss 			upipe->u.ctl.sqh = uhci_alloc_sqh(sc);
   3340   1.63  augustss 			if (upipe->u.ctl.sqh == NULL)
   3341    1.5  augustss 				goto bad;
   3342    1.1  augustss 			upipe->u.ctl.setup = uhci_alloc_std(sc);
   3343   1.63  augustss 			if (upipe->u.ctl.setup == NULL) {
   3344    1.5  augustss 				uhci_free_sqh(sc, upipe->u.ctl.sqh);
   3345    1.5  augustss 				goto bad;
   3346    1.5  augustss 			}
   3347    1.1  augustss 			upipe->u.ctl.stat = uhci_alloc_std(sc);
   3348   1.63  augustss 			if (upipe->u.ctl.stat == NULL) {
   3349    1.5  augustss 				uhci_free_sqh(sc, upipe->u.ctl.sqh);
   3350    1.5  augustss 				uhci_free_std(sc, upipe->u.ctl.setup);
   3351    1.5  augustss 				goto bad;
   3352    1.5  augustss 			}
   3353  1.152  augustss 			err = usb_allocmem(&sc->sc_bus,
   3354  1.152  augustss 				  sizeof(usb_device_request_t),
   3355   1.63  augustss 				  0, &upipe->u.ctl.reqdma);
   3356   1.63  augustss 			if (err) {
   3357    1.5  augustss 				uhci_free_sqh(sc, upipe->u.ctl.sqh);
   3358    1.5  augustss 				uhci_free_std(sc, upipe->u.ctl.setup);
   3359    1.5  augustss 				uhci_free_std(sc, upipe->u.ctl.stat);
   3360    1.5  augustss 				goto bad;
   3361    1.5  augustss 			}
   3362    1.1  augustss 			break;
   3363    1.1  augustss 		case UE_INTERRUPT:
   3364    1.1  augustss 			pipe->methods = &uhci_device_intr_methods;
   3365   1.79  augustss 			ival = pipe->interval;
   3366   1.79  augustss 			if (ival == USBD_DEFAULT_INTERVAL)
   3367   1.79  augustss 				ival = ed->bInterval;
   3368   1.80  augustss 			return (uhci_device_setintr(sc, upipe, ival));
   3369    1.1  augustss 		case UE_ISOCHRONOUS:
   3370   1.16  augustss 			pipe->methods = &uhci_device_isoc_methods;
   3371   1.48  augustss 			return (uhci_setup_isoc(pipe));
   3372    1.1  augustss 		case UE_BULK:
   3373    1.1  augustss 			pipe->methods = &uhci_device_bulk_methods;
   3374    1.1  augustss 			upipe->u.bulk.sqh = uhci_alloc_sqh(sc);
   3375   1.63  augustss 			if (upipe->u.bulk.sqh == NULL)
   3376    1.5  augustss 				goto bad;
   3377    1.1  augustss 			break;
   3378    1.1  augustss 		}
   3379    1.1  augustss 	}
   3380    1.1  augustss 	return (USBD_NORMAL_COMPLETION);
   3381    1.5  augustss 
   3382    1.5  augustss  bad:
   3383  1.248       mrg 	return USBD_NOMEM;
   3384    1.1  augustss }
   3385    1.1  augustss 
   3386    1.1  augustss /*
   3387    1.1  augustss  * Data structures and routines to emulate the root hub.
   3388    1.1  augustss  */
   3389    1.1  augustss usb_device_descriptor_t uhci_devd = {
   3390    1.1  augustss 	USB_DEVICE_DESCRIPTOR_SIZE,
   3391    1.1  augustss 	UDESC_DEVICE,		/* type */
   3392    1.1  augustss 	{0x00, 0x01},		/* USB version */
   3393   1.87  augustss 	UDCLASS_HUB,		/* class */
   3394   1.87  augustss 	UDSUBCLASS_HUB,		/* subclass */
   3395  1.144  augustss 	UDPROTO_FSHUB,		/* protocol */
   3396    1.1  augustss 	64,			/* max packet */
   3397    1.1  augustss 	{0},{0},{0x00,0x01},	/* device id */
   3398    1.1  augustss 	1,2,0,			/* string indicies */
   3399    1.1  augustss 	1			/* # of configurations */
   3400    1.1  augustss };
   3401    1.1  augustss 
   3402  1.208  drochner const usb_config_descriptor_t uhci_confd = {
   3403    1.1  augustss 	USB_CONFIG_DESCRIPTOR_SIZE,
   3404    1.1  augustss 	UDESC_CONFIG,
   3405    1.1  augustss 	{USB_CONFIG_DESCRIPTOR_SIZE +
   3406    1.1  augustss 	 USB_INTERFACE_DESCRIPTOR_SIZE +
   3407    1.1  augustss 	 USB_ENDPOINT_DESCRIPTOR_SIZE},
   3408    1.1  augustss 	1,
   3409    1.1  augustss 	1,
   3410    1.1  augustss 	0,
   3411  1.206  drochner 	UC_ATTR_MBO | UC_SELF_POWERED,
   3412    1.1  augustss 	0			/* max power */
   3413    1.1  augustss };
   3414    1.1  augustss 
   3415  1.208  drochner const usb_interface_descriptor_t uhci_ifcd = {
   3416    1.1  augustss 	USB_INTERFACE_DESCRIPTOR_SIZE,
   3417    1.1  augustss 	UDESC_INTERFACE,
   3418    1.1  augustss 	0,
   3419    1.1  augustss 	0,
   3420    1.1  augustss 	1,
   3421   1.87  augustss 	UICLASS_HUB,
   3422   1.87  augustss 	UISUBCLASS_HUB,
   3423  1.144  augustss 	UIPROTO_FSHUB,
   3424    1.1  augustss 	0
   3425    1.1  augustss };
   3426    1.1  augustss 
   3427  1.208  drochner const usb_endpoint_descriptor_t uhci_endpd = {
   3428    1.1  augustss 	USB_ENDPOINT_DESCRIPTOR_SIZE,
   3429    1.1  augustss 	UDESC_ENDPOINT,
   3430   1.45  augustss 	UE_DIR_IN | UHCI_INTR_ENDPT,
   3431    1.1  augustss 	UE_INTERRUPT,
   3432    1.1  augustss 	{8},
   3433    1.1  augustss 	255
   3434    1.1  augustss };
   3435    1.1  augustss 
   3436  1.208  drochner const usb_hub_descriptor_t uhci_hubd_piix = {
   3437    1.1  augustss 	USB_HUB_DESCRIPTOR_SIZE,
   3438    1.1  augustss 	UDESC_HUB,
   3439    1.1  augustss 	2,
   3440    1.1  augustss 	{ UHD_PWR_NO_SWITCH | UHD_OC_INDIVIDUAL, 0 },
   3441    1.1  augustss 	50,			/* power on to power good */
   3442    1.1  augustss 	0,
   3443    1.1  augustss 	{ 0x00 },		/* both ports are removable */
   3444  1.199  christos 	{ 0 },
   3445    1.1  augustss };
   3446    1.1  augustss 
   3447    1.1  augustss /*
   3448  1.166   dsainty  * The USB hub protocol requires that SET_FEATURE(PORT_RESET) also
   3449  1.166   dsainty  * enables the port, and also states that SET_FEATURE(PORT_ENABLE)
   3450  1.166   dsainty  * should not be used by the USB subsystem.  As we cannot issue a
   3451  1.166   dsainty  * SET_FEATURE(PORT_ENABLE) externally, we must ensure that the port
   3452  1.166   dsainty  * will be enabled as part of the reset.
   3453  1.166   dsainty  *
   3454  1.166   dsainty  * On the VT83C572, the port cannot be successfully enabled until the
   3455  1.166   dsainty  * outstanding "port enable change" and "connection status change"
   3456  1.166   dsainty  * events have been reset.
   3457  1.166   dsainty  */
   3458  1.166   dsainty Static usbd_status
   3459  1.166   dsainty uhci_portreset(uhci_softc_t *sc, int index)
   3460  1.166   dsainty {
   3461  1.166   dsainty 	int lim, port, x;
   3462  1.166   dsainty 
   3463  1.166   dsainty 	if (index == 1)
   3464  1.166   dsainty 		port = UHCI_PORTSC1;
   3465  1.166   dsainty 	else if (index == 2)
   3466  1.166   dsainty 		port = UHCI_PORTSC2;
   3467  1.166   dsainty 	else
   3468  1.166   dsainty 		return (USBD_IOERROR);
   3469  1.166   dsainty 
   3470  1.166   dsainty 	x = URWMASK(UREAD2(sc, port));
   3471  1.166   dsainty 	UWRITE2(sc, port, x | UHCI_PORTSC_PR);
   3472  1.166   dsainty 
   3473  1.166   dsainty 	usb_delay_ms(&sc->sc_bus, USB_PORT_ROOT_RESET_DELAY);
   3474  1.166   dsainty 
   3475  1.166   dsainty 	DPRINTFN(3,("uhci port %d reset, status0 = 0x%04x\n",
   3476  1.166   dsainty 		    index, UREAD2(sc, port)));
   3477  1.166   dsainty 
   3478  1.166   dsainty 	x = URWMASK(UREAD2(sc, port));
   3479  1.222  drochner 	UWRITE2(sc, port, x & ~(UHCI_PORTSC_PR | UHCI_PORTSC_SUSP));
   3480  1.166   dsainty 
   3481  1.166   dsainty 	delay(100);
   3482  1.166   dsainty 
   3483  1.166   dsainty 	DPRINTFN(3,("uhci port %d reset, status1 = 0x%04x\n",
   3484  1.166   dsainty 		    index, UREAD2(sc, port)));
   3485  1.166   dsainty 
   3486  1.166   dsainty 	x = URWMASK(UREAD2(sc, port));
   3487  1.166   dsainty 	UWRITE2(sc, port, x  | UHCI_PORTSC_PE);
   3488  1.166   dsainty 
   3489  1.166   dsainty 	for (lim = 10; --lim > 0;) {
   3490  1.166   dsainty 		usb_delay_ms(&sc->sc_bus, USB_PORT_RESET_DELAY);
   3491  1.166   dsainty 
   3492  1.166   dsainty 		x = UREAD2(sc, port);
   3493  1.166   dsainty 
   3494  1.166   dsainty 		DPRINTFN(3,("uhci port %d iteration %u, status = 0x%04x\n",
   3495  1.166   dsainty 			    index, lim, x));
   3496  1.166   dsainty 
   3497  1.166   dsainty 		if (!(x & UHCI_PORTSC_CCS)) {
   3498  1.166   dsainty 			/*
   3499  1.166   dsainty 			 * No device is connected (or was disconnected
   3500  1.166   dsainty 			 * during reset).  Consider the port reset.
   3501  1.166   dsainty 			 * The delay must be long enough to ensure on
   3502  1.166   dsainty 			 * the initial iteration that the device
   3503  1.166   dsainty 			 * connection will have been registered.  50ms
   3504  1.166   dsainty 			 * appears to be sufficient, but 20ms is not.
   3505  1.166   dsainty 			 */
   3506  1.166   dsainty 			DPRINTFN(3,("uhci port %d loop %u, device detached\n",
   3507  1.166   dsainty 				    index, lim));
   3508  1.166   dsainty 			break;
   3509  1.166   dsainty 		}
   3510  1.166   dsainty 
   3511  1.166   dsainty 		if (x & (UHCI_PORTSC_POEDC | UHCI_PORTSC_CSC)) {
   3512  1.166   dsainty 			/*
   3513  1.166   dsainty 			 * Port enabled changed and/or connection
   3514  1.166   dsainty 			 * status changed were set.  Reset either or
   3515  1.166   dsainty 			 * both raised flags (by writing a 1 to that
   3516  1.166   dsainty 			 * bit), and wait again for state to settle.
   3517  1.166   dsainty 			 */
   3518  1.166   dsainty 			UWRITE2(sc, port, URWMASK(x) |
   3519  1.166   dsainty 				(x & (UHCI_PORTSC_POEDC | UHCI_PORTSC_CSC)));
   3520  1.166   dsainty 			continue;
   3521  1.166   dsainty 		}
   3522  1.166   dsainty 
   3523  1.166   dsainty 		if (x & UHCI_PORTSC_PE)
   3524  1.166   dsainty 			/* Port is enabled */
   3525  1.166   dsainty 			break;
   3526  1.166   dsainty 
   3527  1.166   dsainty 		UWRITE2(sc, port, URWMASK(x) | UHCI_PORTSC_PE);
   3528  1.166   dsainty 	}
   3529  1.166   dsainty 
   3530  1.166   dsainty 	DPRINTFN(3,("uhci port %d reset, status2 = 0x%04x\n",
   3531  1.166   dsainty 		    index, UREAD2(sc, port)));
   3532  1.166   dsainty 
   3533  1.166   dsainty 	if (lim <= 0) {
   3534  1.166   dsainty 		DPRINTFN(1,("uhci port %d reset timed out\n", index));
   3535  1.166   dsainty 		return (USBD_TIMEOUT);
   3536  1.166   dsainty 	}
   3537  1.184     perry 
   3538  1.166   dsainty 	sc->sc_isreset = 1;
   3539  1.166   dsainty 	return (USBD_NORMAL_COMPLETION);
   3540  1.166   dsainty }
   3541  1.166   dsainty 
   3542  1.166   dsainty /*
   3543    1.1  augustss  * Simulate a hardware hub by handling all the necessary requests.
   3544    1.1  augustss  */
   3545    1.1  augustss usbd_status
   3546  1.119  augustss uhci_root_ctrl_transfer(usbd_xfer_handle xfer)
   3547    1.1  augustss {
   3548  1.248       mrg 	uhci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3549   1.63  augustss 	usbd_status err;
   3550   1.16  augustss 
   3551   1.52  augustss 	/* Insert last in queue. */
   3552  1.248       mrg 	mutex_enter(&sc->sc_lock);
   3553   1.63  augustss 	err = usb_insert_transfer(xfer);
   3554  1.248       mrg 	mutex_exit(&sc->sc_lock);
   3555   1.63  augustss 	if (err)
   3556   1.63  augustss 		return (err);
   3557   1.52  augustss 
   3558  1.152  augustss 	/*
   3559   1.94  augustss 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   3560   1.94  augustss 	 * so start it first.
   3561   1.67  augustss 	 */
   3562   1.63  augustss 	return (uhci_root_ctrl_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   3563   1.16  augustss }
   3564   1.16  augustss 
   3565   1.16  augustss usbd_status
   3566  1.119  augustss uhci_root_ctrl_start(usbd_xfer_handle xfer)
   3567   1.16  augustss {
   3568  1.216  drochner 	uhci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3569    1.1  augustss 	usb_device_request_t *req;
   3570   1.59  augustss 	void *buf = NULL;
   3571    1.1  augustss 	int port, x;
   3572  1.248       mrg 	int len, value, index, status, change, l, totlen = 0;
   3573    1.1  augustss 	usb_port_status_t ps;
   3574   1.63  augustss 	usbd_status err;
   3575    1.1  augustss 
   3576   1.82  augustss 	if (sc->sc_dying)
   3577   1.82  augustss 		return (USBD_IOERROR);
   3578   1.82  augustss 
   3579   1.48  augustss #ifdef DIAGNOSTIC
   3580   1.63  augustss 	if (!(xfer->rqflags & URQ_REQUEST))
   3581  1.248       mrg 		panic("uhci_root_ctrl_start: not a request");
   3582   1.48  augustss #endif
   3583   1.63  augustss 	req = &xfer->request;
   3584    1.1  augustss 
   3585  1.152  augustss 	DPRINTFN(2,("uhci_root_ctrl_control type=0x%02x request=%02x\n",
   3586    1.1  augustss 		    req->bmRequestType, req->bRequest));
   3587    1.1  augustss 
   3588    1.1  augustss 	len = UGETW(req->wLength);
   3589    1.1  augustss 	value = UGETW(req->wValue);
   3590    1.1  augustss 	index = UGETW(req->wIndex);
   3591   1.49  augustss 
   3592   1.49  augustss 	if (len != 0)
   3593  1.159  augustss 		buf = KERNADDR(&xfer->dmabuf, 0);
   3594   1.49  augustss 
   3595    1.1  augustss #define C(x,y) ((x) | ((y) << 8))
   3596    1.1  augustss 	switch(C(req->bRequest, req->bmRequestType)) {
   3597    1.1  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_DEVICE):
   3598    1.1  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_INTERFACE):
   3599    1.1  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_ENDPOINT):
   3600  1.152  augustss 		/*
   3601   1.13  augustss 		 * DEVICE_REMOTE_WAKEUP and ENDPOINT_HALT are no-ops
   3602    1.1  augustss 		 * for the integrated root hub.
   3603    1.1  augustss 		 */
   3604    1.1  augustss 		break;
   3605    1.1  augustss 	case C(UR_GET_CONFIG, UT_READ_DEVICE):
   3606    1.1  augustss 		if (len > 0) {
   3607    1.1  augustss 			*(u_int8_t *)buf = sc->sc_conf;
   3608    1.1  augustss 			totlen = 1;
   3609    1.1  augustss 		}
   3610    1.1  augustss 		break;
   3611    1.1  augustss 	case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
   3612    1.1  augustss 		DPRINTFN(2,("uhci_root_ctrl_control wValue=0x%04x\n", value));
   3613  1.195  christos 		if (len == 0)
   3614  1.195  christos 			break;
   3615    1.1  augustss 		switch(value >> 8) {
   3616    1.1  augustss 		case UDESC_DEVICE:
   3617    1.1  augustss 			if ((value & 0xff) != 0) {
   3618   1.63  augustss 				err = USBD_IOERROR;
   3619    1.1  augustss 				goto ret;
   3620    1.1  augustss 			}
   3621    1.1  augustss 			totlen = l = min(len, USB_DEVICE_DESCRIPTOR_SIZE);
   3622   1.27  augustss 			USETW(uhci_devd.idVendor, sc->sc_id_vendor);
   3623    1.1  augustss 			memcpy(buf, &uhci_devd, l);
   3624    1.1  augustss 			break;
   3625    1.1  augustss 		case UDESC_CONFIG:
   3626    1.1  augustss 			if ((value & 0xff) != 0) {
   3627   1.63  augustss 				err = USBD_IOERROR;
   3628    1.1  augustss 				goto ret;
   3629    1.1  augustss 			}
   3630    1.1  augustss 			totlen = l = min(len, USB_CONFIG_DESCRIPTOR_SIZE);
   3631    1.1  augustss 			memcpy(buf, &uhci_confd, l);
   3632    1.1  augustss 			buf = (char *)buf + l;
   3633    1.1  augustss 			len -= l;
   3634    1.1  augustss 			l = min(len, USB_INTERFACE_DESCRIPTOR_SIZE);
   3635    1.1  augustss 			totlen += l;
   3636    1.1  augustss 			memcpy(buf, &uhci_ifcd, l);
   3637    1.1  augustss 			buf = (char *)buf + l;
   3638    1.1  augustss 			len -= l;
   3639    1.1  augustss 			l = min(len, USB_ENDPOINT_DESCRIPTOR_SIZE);
   3640    1.1  augustss 			totlen += l;
   3641    1.1  augustss 			memcpy(buf, &uhci_endpd, l);
   3642    1.1  augustss 			break;
   3643    1.1  augustss 		case UDESC_STRING:
   3644  1.213  drochner #define sd ((usb_string_descriptor_t *)buf)
   3645    1.1  augustss 			switch (value & 0xff) {
   3646  1.182  augustss 			case 0: /* Language table */
   3647  1.213  drochner 				totlen = usb_makelangtbl(sd, len);
   3648  1.182  augustss 				break;
   3649    1.1  augustss 			case 1: /* Vendor */
   3650  1.213  drochner 				totlen = usb_makestrdesc(sd, len,
   3651  1.213  drochner 							 sc->sc_vendor);
   3652    1.1  augustss 				break;
   3653    1.1  augustss 			case 2: /* Product */
   3654  1.213  drochner 				totlen = usb_makestrdesc(sd, len,
   3655  1.213  drochner 							 "UHCI root hub");
   3656    1.1  augustss 				break;
   3657    1.1  augustss 			}
   3658  1.213  drochner #undef sd
   3659    1.1  augustss 			break;
   3660    1.1  augustss 		default:
   3661   1.63  augustss 			err = USBD_IOERROR;
   3662    1.1  augustss 			goto ret;
   3663    1.1  augustss 		}
   3664    1.1  augustss 		break;
   3665    1.1  augustss 	case C(UR_GET_INTERFACE, UT_READ_INTERFACE):
   3666    1.1  augustss 		if (len > 0) {
   3667    1.1  augustss 			*(u_int8_t *)buf = 0;
   3668    1.1  augustss 			totlen = 1;
   3669    1.1  augustss 		}
   3670    1.1  augustss 		break;
   3671    1.1  augustss 	case C(UR_GET_STATUS, UT_READ_DEVICE):
   3672    1.1  augustss 		if (len > 1) {
   3673    1.1  augustss 			USETW(((usb_status_t *)buf)->wStatus,UDS_SELF_POWERED);
   3674    1.1  augustss 			totlen = 2;
   3675    1.1  augustss 		}
   3676    1.1  augustss 		break;
   3677    1.1  augustss 	case C(UR_GET_STATUS, UT_READ_INTERFACE):
   3678    1.1  augustss 	case C(UR_GET_STATUS, UT_READ_ENDPOINT):
   3679    1.1  augustss 		if (len > 1) {
   3680    1.1  augustss 			USETW(((usb_status_t *)buf)->wStatus, 0);
   3681    1.1  augustss 			totlen = 2;
   3682    1.1  augustss 		}
   3683    1.1  augustss 		break;
   3684    1.1  augustss 	case C(UR_SET_ADDRESS, UT_WRITE_DEVICE):
   3685    1.1  augustss 		if (value >= USB_MAX_DEVICES) {
   3686   1.63  augustss 			err = USBD_IOERROR;
   3687    1.1  augustss 			goto ret;
   3688    1.1  augustss 		}
   3689    1.1  augustss 		sc->sc_addr = value;
   3690    1.1  augustss 		break;
   3691    1.1  augustss 	case C(UR_SET_CONFIG, UT_WRITE_DEVICE):
   3692    1.1  augustss 		if (value != 0 && value != 1) {
   3693   1.63  augustss 			err = USBD_IOERROR;
   3694    1.1  augustss 			goto ret;
   3695    1.1  augustss 		}
   3696    1.1  augustss 		sc->sc_conf = value;
   3697    1.1  augustss 		break;
   3698    1.1  augustss 	case C(UR_SET_DESCRIPTOR, UT_WRITE_DEVICE):
   3699    1.1  augustss 		break;
   3700    1.1  augustss 	case C(UR_SET_FEATURE, UT_WRITE_DEVICE):
   3701    1.1  augustss 	case C(UR_SET_FEATURE, UT_WRITE_INTERFACE):
   3702    1.1  augustss 	case C(UR_SET_FEATURE, UT_WRITE_ENDPOINT):
   3703   1.63  augustss 		err = USBD_IOERROR;
   3704    1.1  augustss 		goto ret;
   3705    1.1  augustss 	case C(UR_SET_INTERFACE, UT_WRITE_INTERFACE):
   3706    1.1  augustss 		break;
   3707    1.1  augustss 	case C(UR_SYNCH_FRAME, UT_WRITE_ENDPOINT):
   3708    1.1  augustss 		break;
   3709    1.1  augustss 	/* Hub requests */
   3710    1.1  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
   3711    1.1  augustss 		break;
   3712    1.1  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER):
   3713   1.12  augustss 		DPRINTFN(3, ("uhci_root_ctrl_control: UR_CLEAR_PORT_FEATURE "
   3714   1.12  augustss 			     "port=%d feature=%d\n",
   3715    1.1  augustss 			     index, value));
   3716    1.1  augustss 		if (index == 1)
   3717    1.1  augustss 			port = UHCI_PORTSC1;
   3718    1.1  augustss 		else if (index == 2)
   3719    1.1  augustss 			port = UHCI_PORTSC2;
   3720    1.1  augustss 		else {
   3721   1.63  augustss 			err = USBD_IOERROR;
   3722    1.1  augustss 			goto ret;
   3723    1.1  augustss 		}
   3724    1.1  augustss 		switch(value) {
   3725    1.1  augustss 		case UHF_PORT_ENABLE:
   3726  1.137  augustss 			x = URWMASK(UREAD2(sc, port));
   3727    1.1  augustss 			UWRITE2(sc, port, x & ~UHCI_PORTSC_PE);
   3728    1.1  augustss 			break;
   3729    1.1  augustss 		case UHF_PORT_SUSPEND:
   3730  1.137  augustss 			x = URWMASK(UREAD2(sc, port));
   3731  1.222  drochner 			if (!(x & UHCI_PORTSC_SUSP)) /* not suspended */
   3732  1.222  drochner 				break;
   3733  1.222  drochner 			UWRITE2(sc, port, x | UHCI_PORTSC_RD);
   3734  1.222  drochner 			/* see USB2 spec ch. 7.1.7.7 */
   3735  1.222  drochner 			usb_delay_ms(&sc->sc_bus, 20);
   3736    1.1  augustss 			UWRITE2(sc, port, x & ~UHCI_PORTSC_SUSP);
   3737  1.222  drochner 			/* 10ms resume delay must be provided by caller */
   3738    1.1  augustss 			break;
   3739    1.1  augustss 		case UHF_PORT_RESET:
   3740  1.137  augustss 			x = URWMASK(UREAD2(sc, port));
   3741    1.1  augustss 			UWRITE2(sc, port, x & ~UHCI_PORTSC_PR);
   3742    1.1  augustss 			break;
   3743    1.1  augustss 		case UHF_C_PORT_CONNECTION:
   3744  1.137  augustss 			x = URWMASK(UREAD2(sc, port));
   3745    1.1  augustss 			UWRITE2(sc, port, x | UHCI_PORTSC_CSC);
   3746    1.1  augustss 			break;
   3747    1.1  augustss 		case UHF_C_PORT_ENABLE:
   3748  1.137  augustss 			x = URWMASK(UREAD2(sc, port));
   3749    1.1  augustss 			UWRITE2(sc, port, x | UHCI_PORTSC_POEDC);
   3750    1.1  augustss 			break;
   3751    1.1  augustss 		case UHF_C_PORT_OVER_CURRENT:
   3752  1.137  augustss 			x = URWMASK(UREAD2(sc, port));
   3753    1.1  augustss 			UWRITE2(sc, port, x | UHCI_PORTSC_OCIC);
   3754    1.1  augustss 			break;
   3755    1.1  augustss 		case UHF_C_PORT_RESET:
   3756    1.1  augustss 			sc->sc_isreset = 0;
   3757   1.63  augustss 			err = USBD_NORMAL_COMPLETION;
   3758    1.1  augustss 			goto ret;
   3759    1.1  augustss 		case UHF_PORT_CONNECTION:
   3760    1.1  augustss 		case UHF_PORT_OVER_CURRENT:
   3761    1.1  augustss 		case UHF_PORT_POWER:
   3762    1.1  augustss 		case UHF_PORT_LOW_SPEED:
   3763    1.1  augustss 		case UHF_C_PORT_SUSPEND:
   3764    1.1  augustss 		default:
   3765   1.63  augustss 			err = USBD_IOERROR;
   3766    1.1  augustss 			goto ret;
   3767    1.1  augustss 		}
   3768    1.1  augustss 		break;
   3769    1.1  augustss 	case C(UR_GET_BUS_STATE, UT_READ_CLASS_OTHER):
   3770    1.1  augustss 		if (index == 1)
   3771    1.1  augustss 			port = UHCI_PORTSC1;
   3772    1.1  augustss 		else if (index == 2)
   3773    1.1  augustss 			port = UHCI_PORTSC2;
   3774    1.1  augustss 		else {
   3775   1.63  augustss 			err = USBD_IOERROR;
   3776    1.1  augustss 			goto ret;
   3777    1.1  augustss 		}
   3778    1.1  augustss 		if (len > 0) {
   3779  1.152  augustss 			*(u_int8_t *)buf =
   3780    1.1  augustss 				(UREAD2(sc, port) & UHCI_PORTSC_LS) >>
   3781    1.1  augustss 				UHCI_PORTSC_LS_SHIFT;
   3782    1.1  augustss 			totlen = 1;
   3783    1.1  augustss 		}
   3784    1.1  augustss 		break;
   3785    1.1  augustss 	case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
   3786  1.195  christos 		if (len == 0)
   3787  1.195  christos 			break;
   3788  1.177    toshii 		if ((value & 0xff) != 0) {
   3789   1.63  augustss 			err = USBD_IOERROR;
   3790    1.1  augustss 			goto ret;
   3791    1.1  augustss 		}
   3792    1.1  augustss 		l = min(len, USB_HUB_DESCRIPTOR_SIZE);
   3793    1.1  augustss 		totlen = l;
   3794    1.1  augustss 		memcpy(buf, &uhci_hubd_piix, l);
   3795    1.1  augustss 		break;
   3796    1.1  augustss 	case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
   3797    1.1  augustss 		if (len != 4) {
   3798   1.63  augustss 			err = USBD_IOERROR;
   3799    1.1  augustss 			goto ret;
   3800    1.1  augustss 		}
   3801    1.1  augustss 		memset(buf, 0, len);
   3802    1.1  augustss 		totlen = len;
   3803    1.1  augustss 		break;
   3804    1.1  augustss 	case C(UR_GET_STATUS, UT_READ_CLASS_OTHER):
   3805    1.1  augustss 		if (index == 1)
   3806    1.1  augustss 			port = UHCI_PORTSC1;
   3807    1.1  augustss 		else if (index == 2)
   3808    1.1  augustss 			port = UHCI_PORTSC2;
   3809    1.1  augustss 		else {
   3810   1.63  augustss 			err = USBD_IOERROR;
   3811    1.1  augustss 			goto ret;
   3812    1.1  augustss 		}
   3813    1.1  augustss 		if (len != 4) {
   3814   1.63  augustss 			err = USBD_IOERROR;
   3815    1.1  augustss 			goto ret;
   3816    1.1  augustss 		}
   3817    1.1  augustss 		x = UREAD2(sc, port);
   3818    1.1  augustss 		status = change = 0;
   3819  1.142  augustss 		if (x & UHCI_PORTSC_CCS)
   3820    1.1  augustss 			status |= UPS_CURRENT_CONNECT_STATUS;
   3821  1.152  augustss 		if (x & UHCI_PORTSC_CSC)
   3822    1.1  augustss 			change |= UPS_C_CONNECT_STATUS;
   3823  1.152  augustss 		if (x & UHCI_PORTSC_PE)
   3824    1.1  augustss 			status |= UPS_PORT_ENABLED;
   3825  1.152  augustss 		if (x & UHCI_PORTSC_POEDC)
   3826    1.1  augustss 			change |= UPS_C_PORT_ENABLED;
   3827  1.152  augustss 		if (x & UHCI_PORTSC_OCI)
   3828    1.1  augustss 			status |= UPS_OVERCURRENT_INDICATOR;
   3829  1.152  augustss 		if (x & UHCI_PORTSC_OCIC)
   3830    1.1  augustss 			change |= UPS_C_OVERCURRENT_INDICATOR;
   3831  1.152  augustss 		if (x & UHCI_PORTSC_SUSP)
   3832    1.1  augustss 			status |= UPS_SUSPEND;
   3833  1.152  augustss 		if (x & UHCI_PORTSC_LSDA)
   3834    1.1  augustss 			status |= UPS_LOW_SPEED;
   3835    1.1  augustss 		status |= UPS_PORT_POWER;
   3836    1.1  augustss 		if (sc->sc_isreset)
   3837    1.1  augustss 			change |= UPS_C_PORT_RESET;
   3838    1.1  augustss 		USETW(ps.wPortStatus, status);
   3839    1.1  augustss 		USETW(ps.wPortChange, change);
   3840    1.1  augustss 		l = min(len, sizeof ps);
   3841    1.1  augustss 		memcpy(buf, &ps, l);
   3842    1.1  augustss 		totlen = l;
   3843    1.1  augustss 		break;
   3844    1.1  augustss 	case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
   3845   1.63  augustss 		err = USBD_IOERROR;
   3846    1.1  augustss 		goto ret;
   3847    1.1  augustss 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
   3848    1.1  augustss 		break;
   3849    1.1  augustss 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER):
   3850    1.1  augustss 		if (index == 1)
   3851    1.1  augustss 			port = UHCI_PORTSC1;
   3852    1.1  augustss 		else if (index == 2)
   3853    1.1  augustss 			port = UHCI_PORTSC2;
   3854    1.1  augustss 		else {
   3855   1.63  augustss 			err = USBD_IOERROR;
   3856    1.1  augustss 			goto ret;
   3857    1.1  augustss 		}
   3858    1.1  augustss 		switch(value) {
   3859    1.1  augustss 		case UHF_PORT_ENABLE:
   3860  1.137  augustss 			x = URWMASK(UREAD2(sc, port));
   3861    1.1  augustss 			UWRITE2(sc, port, x | UHCI_PORTSC_PE);
   3862    1.1  augustss 			break;
   3863    1.1  augustss 		case UHF_PORT_SUSPEND:
   3864  1.137  augustss 			x = URWMASK(UREAD2(sc, port));
   3865    1.1  augustss 			UWRITE2(sc, port, x | UHCI_PORTSC_SUSP);
   3866    1.1  augustss 			break;
   3867    1.1  augustss 		case UHF_PORT_RESET:
   3868  1.166   dsainty 			err = uhci_portreset(sc, index);
   3869  1.166   dsainty 			goto ret;
   3870  1.111  augustss 		case UHF_PORT_POWER:
   3871  1.111  augustss 			/* Pretend we turned on power */
   3872  1.115   mycroft 			err = USBD_NORMAL_COMPLETION;
   3873  1.111  augustss 			goto ret;
   3874    1.1  augustss 		case UHF_C_PORT_CONNECTION:
   3875    1.1  augustss 		case UHF_C_PORT_ENABLE:
   3876    1.1  augustss 		case UHF_C_PORT_OVER_CURRENT:
   3877    1.1  augustss 		case UHF_PORT_CONNECTION:
   3878    1.1  augustss 		case UHF_PORT_OVER_CURRENT:
   3879    1.1  augustss 		case UHF_PORT_LOW_SPEED:
   3880    1.1  augustss 		case UHF_C_PORT_SUSPEND:
   3881    1.1  augustss 		case UHF_C_PORT_RESET:
   3882    1.1  augustss 		default:
   3883   1.63  augustss 			err = USBD_IOERROR;
   3884    1.1  augustss 			goto ret;
   3885    1.1  augustss 		}
   3886    1.1  augustss 		break;
   3887    1.1  augustss 	default:
   3888   1.63  augustss 		err = USBD_IOERROR;
   3889    1.1  augustss 		goto ret;
   3890    1.1  augustss 	}
   3891   1.63  augustss 	xfer->actlen = totlen;
   3892   1.63  augustss 	err = USBD_NORMAL_COMPLETION;
   3893    1.1  augustss  ret:
   3894   1.63  augustss 	xfer->status = err;
   3895  1.248       mrg 	mutex_enter(&sc->sc_lock);
   3896   1.63  augustss 	usb_transfer_complete(xfer);
   3897  1.248       mrg 	mutex_exit(&sc->sc_lock);
   3898    1.1  augustss 	return (USBD_IN_PROGRESS);
   3899    1.1  augustss }
   3900    1.1  augustss 
   3901    1.1  augustss /* Abort a root control request. */
   3902    1.1  augustss void
   3903  1.205  christos uhci_root_ctrl_abort(usbd_xfer_handle xfer)
   3904    1.1  augustss {
   3905   1.70  augustss 	/* Nothing to do, all transfers are synchronous. */
   3906    1.1  augustss }
   3907    1.1  augustss 
   3908    1.1  augustss /* Close the root pipe. */
   3909    1.1  augustss void
   3910  1.205  christos uhci_root_ctrl_close(usbd_pipe_handle pipe)
   3911    1.1  augustss {
   3912    1.1  augustss 	DPRINTF(("uhci_root_ctrl_close\n"));
   3913    1.1  augustss }
   3914    1.1  augustss 
   3915    1.1  augustss /* Abort a root interrupt request. */
   3916    1.1  augustss void
   3917  1.119  augustss uhci_root_intr_abort(usbd_xfer_handle xfer)
   3918    1.1  augustss {
   3919  1.216  drochner 	uhci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3920   1.30  augustss 
   3921  1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3922  1.248       mrg 
   3923  1.234    dyoung 	callout_stop(&sc->sc_poll_handle);
   3924   1.96  augustss 	sc->sc_intr_xfer = NULL;
   3925   1.58  augustss 
   3926   1.63  augustss 	if (xfer->pipe->intrxfer == xfer) {
   3927   1.58  augustss 		DPRINTF(("uhci_root_intr_abort: remove\n"));
   3928   1.63  augustss 		xfer->pipe->intrxfer = 0;
   3929   1.58  augustss 	}
   3930   1.63  augustss 	xfer->status = USBD_CANCELLED;
   3931   1.96  augustss #ifdef DIAGNOSTIC
   3932   1.96  augustss 	UXFER(xfer)->iinfo.isdone = 1;
   3933   1.96  augustss #endif
   3934   1.63  augustss 	usb_transfer_complete(xfer);
   3935    1.1  augustss }
   3936    1.1  augustss 
   3937   1.16  augustss usbd_status
   3938  1.119  augustss uhci_root_intr_transfer(usbd_xfer_handle xfer)
   3939   1.16  augustss {
   3940  1.248       mrg 	uhci_softc_t *sc = xfer->pipe->device->bus->hci_private;
   3941   1.63  augustss 	usbd_status err;
   3942   1.16  augustss 
   3943   1.52  augustss 	/* Insert last in queue. */
   3944  1.248       mrg 	mutex_enter(&sc->sc_lock);
   3945   1.63  augustss 	err = usb_insert_transfer(xfer);
   3946  1.248       mrg 	mutex_exit(&sc->sc_lock);
   3947   1.63  augustss 	if (err)
   3948   1.63  augustss 		return (err);
   3949   1.52  augustss 
   3950  1.186     skrll 	/*
   3951  1.186     skrll 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   3952   1.67  augustss 	 * start first
   3953   1.67  augustss 	 */
   3954   1.63  augustss 	return (uhci_root_intr_start(SIMPLEQ_FIRST(&xfer->pipe->queue)));
   3955   1.16  augustss }
   3956   1.16  augustss 
   3957    1.1  augustss /* Start a transfer on the root interrupt pipe */
   3958    1.1  augustss usbd_status
   3959  1.119  augustss uhci_root_intr_start(usbd_xfer_handle xfer)
   3960    1.1  augustss {
   3961   1.63  augustss 	usbd_pipe_handle pipe = xfer->pipe;
   3962  1.216  drochner 	uhci_softc_t *sc = pipe->device->bus->hci_private;
   3963  1.174  drochner 	unsigned int ival;
   3964    1.1  augustss 
   3965  1.173      gson 	DPRINTFN(3, ("uhci_root_intr_start: xfer=%p len=%d flags=%d\n",
   3966   1.63  augustss 		     xfer, xfer->length, xfer->flags));
   3967   1.82  augustss 
   3968   1.82  augustss 	if (sc->sc_dying)
   3969   1.82  augustss 		return (USBD_IOERROR);
   3970    1.1  augustss 
   3971  1.174  drochner 	/* XXX temporary variable needed to avoid gcc3 warning */
   3972  1.174  drochner 	ival = xfer->pipe->endpoint->edesc->bInterval;
   3973  1.174  drochner 	sc->sc_ival = mstohz(ival);
   3974  1.234    dyoung 	callout_reset(&sc->sc_poll_handle, sc->sc_ival, uhci_poll_hub, xfer);
   3975   1.96  augustss 	sc->sc_intr_xfer = xfer;
   3976    1.1  augustss 	return (USBD_IN_PROGRESS);
   3977    1.1  augustss }
   3978    1.1  augustss 
   3979    1.1  augustss /* Close the root interrupt pipe. */
   3980    1.1  augustss void
   3981  1.119  augustss uhci_root_intr_close(usbd_pipe_handle pipe)
   3982    1.1  augustss {
   3983  1.216  drochner 	uhci_softc_t *sc = pipe->device->bus->hci_private;
   3984   1.30  augustss 
   3985  1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3986  1.248       mrg 
   3987  1.234    dyoung 	callout_stop(&sc->sc_poll_handle);
   3988   1.96  augustss 	sc->sc_intr_xfer = NULL;
   3989    1.1  augustss 	DPRINTF(("uhci_root_intr_close\n"));
   3990    1.1  augustss }
   3991