Home | History | Annotate | Line # | Download | only in usb
uhci.c revision 1.264.4.37
      1  1.264.4.37     skrll /*	$NetBSD: uhci.c,v 1.264.4.37 2015/10/20 15:31:21 skrll Exp $	*/
      2         1.1  augustss 
      3         1.1  augustss /*
      4       1.248       mrg  * Copyright (c) 1998, 2004, 2011, 2012 The NetBSD Foundation, Inc.
      5         1.1  augustss  * All rights reserved.
      6         1.1  augustss  *
      7        1.11  augustss  * This code is derived from software contributed to The NetBSD Foundation
      8       1.113  augustss  * by Lennart Augustsson (lennart (at) augustsson.net) at
      9       1.248       mrg  * Carlstedt Research & Technology, Jared D. McNeill (jmcneill (at) invisible.ca)
     10       1.248       mrg  * and Matthew R. Green (mrg (at) eterna.com.au).
     11         1.1  augustss  *
     12         1.1  augustss  * Redistribution and use in source and binary forms, with or without
     13         1.1  augustss  * modification, are permitted provided that the following conditions
     14         1.1  augustss  * are met:
     15         1.1  augustss  * 1. Redistributions of source code must retain the above copyright
     16         1.1  augustss  *    notice, this list of conditions and the following disclaimer.
     17         1.1  augustss  * 2. Redistributions in binary form must reproduce the above copyright
     18         1.1  augustss  *    notice, this list of conditions and the following disclaimer in the
     19         1.1  augustss  *    documentation and/or other materials provided with the distribution.
     20         1.1  augustss  *
     21         1.1  augustss  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     22         1.1  augustss  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     23         1.1  augustss  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     24         1.1  augustss  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     25         1.1  augustss  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     26         1.1  augustss  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     27         1.1  augustss  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     28         1.1  augustss  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     29         1.1  augustss  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     30         1.1  augustss  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     31         1.1  augustss  * POSSIBILITY OF SUCH DAMAGE.
     32         1.1  augustss  */
     33         1.1  augustss 
     34         1.1  augustss /*
     35         1.1  augustss  * USB Universal Host Controller driver.
     36        1.28  augustss  * Handles e.g. PIIX3 and PIIX4.
     37         1.1  augustss  *
     38       1.229  uebayasi  * UHCI spec: http://www.intel.com/technology/usb/spec.htm
     39       1.229  uebayasi  * USB spec: http://www.usb.org/developers/docs/
     40        1.71  augustss  * PIIXn spec: ftp://download.intel.com/design/intarch/datashts/29055002.pdf
     41        1.71  augustss  *             ftp://download.intel.com/design/intarch/datashts/29056201.pdf
     42         1.1  augustss  */
     43       1.143     lukem 
     44       1.143     lukem #include <sys/cdefs.h>
     45  1.264.4.37     skrll __KERNEL_RCSID(0, "$NetBSD: uhci.c,v 1.264.4.37 2015/10/20 15:31:21 skrll Exp $");
     46  1.264.4.30     skrll 
     47  1.264.4.30     skrll #include "opt_usb.h"
     48         1.1  augustss 
     49         1.1  augustss #include <sys/param.h>
     50  1.264.4.20     skrll 
     51  1.264.4.20     skrll #include <sys/bus.h>
     52  1.264.4.20     skrll #include <sys/cpu.h>
     53  1.264.4.20     skrll #include <sys/device.h>
     54         1.1  augustss #include <sys/kernel.h>
     55       1.248       mrg #include <sys/kmem.h>
     56  1.264.4.20     skrll #include <sys/mutex.h>
     57         1.1  augustss #include <sys/proc.h>
     58         1.1  augustss #include <sys/queue.h>
     59  1.264.4.20     skrll #include <sys/select.h>
     60  1.264.4.20     skrll #include <sys/sysctl.h>
     61  1.264.4.20     skrll #include <sys/systm.h>
     62         1.1  augustss 
     63        1.39  augustss #include <machine/endian.h>
     64         1.7  augustss 
     65         1.1  augustss #include <dev/usb/usb.h>
     66         1.1  augustss #include <dev/usb/usbdi.h>
     67         1.1  augustss #include <dev/usb/usbdivar.h>
     68         1.7  augustss #include <dev/usb/usb_mem.h>
     69         1.1  augustss 
     70         1.1  augustss #include <dev/usb/uhcireg.h>
     71         1.1  augustss #include <dev/usb/uhcivar.h>
     72  1.264.4.11     skrll #include <dev/usb/usbroothub.h>
     73  1.264.4.21     skrll #include <dev/usb/usbhist.h>
     74         1.1  augustss 
     75       1.125  augustss /* Use bandwidth reclamation for control transfers. Some devices choke on it. */
     76       1.125  augustss /*#define UHCI_CTL_LOOP */
     77       1.125  augustss 
     78        1.67  augustss #ifdef UHCI_DEBUG
     79        1.92  augustss uhci_softc_t *thesc;
     80       1.125  augustss int uhcinoloop = 0;
     81        1.59  augustss #endif
     82        1.59  augustss 
     83  1.264.4.21     skrll #ifdef USB_DEBUG
     84  1.264.4.21     skrll #ifndef UHCI_DEBUG
     85  1.264.4.21     skrll #define uhcidebug 0
     86  1.264.4.21     skrll #else
     87  1.264.4.21     skrll static int uhcidebug = 0;
     88  1.264.4.21     skrll 
     89  1.264.4.21     skrll SYSCTL_SETUP(sysctl_hw_uhci_setup, "sysctl hw.uhci setup")
     90  1.264.4.21     skrll {
     91  1.264.4.21     skrll 	int err;
     92  1.264.4.21     skrll 	const struct sysctlnode *rnode;
     93  1.264.4.21     skrll 	const struct sysctlnode *cnode;
     94  1.264.4.21     skrll 
     95  1.264.4.21     skrll 	err = sysctl_createv(clog, 0, NULL, &rnode,
     96  1.264.4.21     skrll 	    CTLFLAG_PERMANENT, CTLTYPE_NODE, "uhci",
     97  1.264.4.21     skrll 	    SYSCTL_DESCR("uhci global controls"),
     98  1.264.4.21     skrll 	    NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
     99  1.264.4.21     skrll 
    100  1.264.4.21     skrll 	if (err)
    101  1.264.4.21     skrll 		goto fail;
    102  1.264.4.21     skrll 
    103  1.264.4.21     skrll 	/* control debugging printfs */
    104  1.264.4.21     skrll 	err = sysctl_createv(clog, 0, &rnode, &cnode,
    105  1.264.4.21     skrll 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
    106  1.264.4.21     skrll 	    "debug", SYSCTL_DESCR("Enable debugging output"),
    107  1.264.4.21     skrll 	    NULL, 0, &uhcidebug, sizeof(uhcidebug), CTL_CREATE, CTL_EOL);
    108  1.264.4.21     skrll 	if (err)
    109  1.264.4.21     skrll 		goto fail;
    110  1.264.4.21     skrll 
    111  1.264.4.21     skrll 	return;
    112  1.264.4.21     skrll fail:
    113  1.264.4.21     skrll 	aprint_error("%s: sysctl_createv failed (err = %d)\n", __func__, err);
    114  1.264.4.21     skrll }
    115  1.264.4.21     skrll 
    116  1.264.4.21     skrll #endif /* UHCI_DEBUG */
    117  1.264.4.21     skrll #endif /* USB_DEBUG */
    118  1.264.4.21     skrll 
    119  1.264.4.27     skrll #define	DPRINTF(FMT,A,B,C,D)	USBHIST_LOGN(uhcidebug,1,FMT,A,B,C,D)
    120  1.264.4.21     skrll #define	DPRINTFN(N,FMT,A,B,C,D)	USBHIST_LOGN(uhcidebug,N,FMT,A,B,C,D)
    121  1.264.4.21     skrll #define	UHCIHIST_FUNC()		USBHIST_FUNC()
    122  1.264.4.21     skrll #define	UHCIHIST_CALLED(name)	USBHIST_CALLED(uhcidebug)
    123  1.264.4.21     skrll 
    124        1.39  augustss /*
    125        1.39  augustss  * The UHCI controller is little endian, so on big endian machines
    126       1.181  drochner  * the data stored in memory needs to be swapped.
    127        1.39  augustss  */
    128        1.39  augustss 
    129         1.1  augustss struct uhci_pipe {
    130         1.1  augustss 	struct usbd_pipe pipe;
    131        1.32  augustss 	int nexttoggle;
    132        1.92  augustss 
    133        1.92  augustss 	u_char aborting;
    134  1.264.4.25     skrll 	struct usbd_xfer *abortstart, abortend;
    135        1.92  augustss 
    136         1.1  augustss 	/* Info needed for different pipe kinds. */
    137         1.1  augustss 	union {
    138         1.1  augustss 		/* Control pipe */
    139         1.1  augustss 		struct {
    140         1.1  augustss 			uhci_soft_qh_t *sqh;
    141         1.7  augustss 			usb_dma_t reqdma;
    142        1.16  augustss 			uhci_soft_td_t *setup, *stat;
    143         1.1  augustss 			u_int length;
    144  1.264.4.33     skrll 		} ctrl;
    145         1.1  augustss 		/* Interrupt pipe */
    146         1.1  augustss 		struct {
    147         1.1  augustss 			int npoll;
    148       1.187     skrll 			int isread;
    149         1.1  augustss 			uhci_soft_qh_t **qhs;
    150         1.1  augustss 		} intr;
    151         1.1  augustss 		/* Bulk pipe */
    152         1.1  augustss 		struct {
    153         1.1  augustss 			uhci_soft_qh_t *sqh;
    154         1.1  augustss 			u_int length;
    155         1.1  augustss 			int isread;
    156         1.1  augustss 		} bulk;
    157  1.264.4.33     skrll 		/* Isochronous pipe */
    158  1.264.4.33     skrll 		struct isoc {
    159        1.16  augustss 			uhci_soft_td_t **stds;
    160        1.48  augustss 			int next, inuse;
    161  1.264.4.33     skrll 		} isoc;
    162  1.264.4.33     skrll 	};
    163         1.1  augustss };
    164         1.1  augustss 
    165       1.142  augustss Static void		uhci_globalreset(uhci_softc_t *);
    166       1.166   dsainty Static usbd_status	uhci_portreset(uhci_softc_t*, int);
    167       1.142  augustss Static void		uhci_reset(uhci_softc_t *);
    168  1.264.4.15     skrll Static usbd_status	uhci_run(uhci_softc_t *, int, int);
    169       1.123  augustss Static uhci_soft_td_t  *uhci_alloc_std(uhci_softc_t *);
    170       1.119  augustss Static void		uhci_free_std(uhci_softc_t *, uhci_soft_td_t *);
    171       1.123  augustss Static uhci_soft_qh_t  *uhci_alloc_sqh(uhci_softc_t *);
    172       1.119  augustss Static void		uhci_free_sqh(uhci_softc_t *, uhci_soft_qh_t *);
    173        1.16  augustss #if 0
    174       1.119  augustss Static void		uhci_enter_ctl_q(uhci_softc_t *, uhci_soft_qh_t *,
    175       1.119  augustss 					 uhci_intr_info_t *);
    176       1.119  augustss Static void		uhci_exit_ctl_q(uhci_softc_t *, uhci_soft_qh_t *);
    177        1.16  augustss #endif
    178         1.1  augustss 
    179       1.152  augustss Static void		uhci_free_std_chain(uhci_softc_t *,
    180       1.119  augustss 					    uhci_soft_td_t *, uhci_soft_td_t *);
    181       1.119  augustss Static usbd_status	uhci_alloc_std_chain(struct uhci_pipe *,
    182   1.264.4.1     skrll 			    uhci_softc_t *, int, int, uint16_t, usb_dma_t *,
    183       1.119  augustss 			    uhci_soft_td_t **, uhci_soft_td_t **);
    184       1.119  augustss Static void		uhci_poll_hub(void *);
    185  1.264.4.25     skrll Static void		uhci_waitintr(uhci_softc_t *, struct usbd_xfer *);
    186       1.119  augustss Static void		uhci_check_intr(uhci_softc_t *, uhci_intr_info_t *);
    187       1.119  augustss Static void		uhci_idone(uhci_intr_info_t *);
    188       1.119  augustss 
    189  1.264.4.25     skrll Static void		uhci_abort_xfer(struct usbd_xfer *, usbd_status);
    190       1.119  augustss 
    191       1.119  augustss Static void		uhci_timeout(void *);
    192       1.153  augustss Static void		uhci_timeout_task(void *);
    193       1.123  augustss Static void		uhci_add_ls_ctrl(uhci_softc_t *, uhci_soft_qh_t *);
    194       1.123  augustss Static void		uhci_add_hs_ctrl(uhci_softc_t *, uhci_soft_qh_t *);
    195       1.119  augustss Static void		uhci_add_bulk(uhci_softc_t *, uhci_soft_qh_t *);
    196       1.123  augustss Static void		uhci_remove_ls_ctrl(uhci_softc_t *,uhci_soft_qh_t *);
    197       1.123  augustss Static void		uhci_remove_hs_ctrl(uhci_softc_t *,uhci_soft_qh_t *);
    198       1.119  augustss Static void		uhci_remove_bulk(uhci_softc_t *,uhci_soft_qh_t *);
    199  1.264.4.15     skrll Static void		uhci_add_loop(uhci_softc_t *);
    200  1.264.4.15     skrll Static void		uhci_rem_loop(uhci_softc_t *);
    201       1.119  augustss 
    202  1.264.4.25     skrll Static usbd_status	uhci_setup_isoc(struct usbd_pipe *);
    203  1.264.4.25     skrll Static void		uhci_device_isoc_enter(struct usbd_xfer *);
    204       1.119  augustss 
    205  1.264.4.36     skrll Static struct usbd_xfer *
    206  1.264.4.36     skrll 			uhci_allocx(struct usbd_bus *, unsigned int);
    207  1.264.4.25     skrll Static void		uhci_freex(struct usbd_bus *, struct usbd_xfer *);
    208       1.248       mrg Static void		uhci_get_lock(struct usbd_bus *, kmutex_t **);
    209  1.264.4.13     skrll Static int		uhci_roothub_ctrl(struct usbd_bus *,
    210  1.264.4.12     skrll     usb_device_request_t *, void *, int);
    211       1.119  augustss 
    212  1.264.4.25     skrll Static usbd_status	uhci_device_ctrl_transfer(struct usbd_xfer *);
    213  1.264.4.25     skrll Static usbd_status	uhci_device_ctrl_start(struct usbd_xfer *);
    214  1.264.4.25     skrll Static void		uhci_device_ctrl_abort(struct usbd_xfer *);
    215  1.264.4.25     skrll Static void		uhci_device_ctrl_close(struct usbd_pipe *);
    216  1.264.4.25     skrll Static void		uhci_device_ctrl_done(struct usbd_xfer *);
    217  1.264.4.25     skrll 
    218  1.264.4.25     skrll Static usbd_status	uhci_device_intr_transfer(struct usbd_xfer *);
    219  1.264.4.25     skrll Static usbd_status	uhci_device_intr_start(struct usbd_xfer *);
    220  1.264.4.25     skrll Static void		uhci_device_intr_abort(struct usbd_xfer *);
    221  1.264.4.25     skrll Static void		uhci_device_intr_close(struct usbd_pipe *);
    222  1.264.4.25     skrll Static void		uhci_device_intr_done(struct usbd_xfer *);
    223  1.264.4.25     skrll 
    224  1.264.4.25     skrll Static usbd_status	uhci_device_bulk_transfer(struct usbd_xfer *);
    225  1.264.4.25     skrll Static usbd_status	uhci_device_bulk_start(struct usbd_xfer *);
    226  1.264.4.25     skrll Static void		uhci_device_bulk_abort(struct usbd_xfer *);
    227  1.264.4.25     skrll Static void		uhci_device_bulk_close(struct usbd_pipe *);
    228  1.264.4.25     skrll Static void		uhci_device_bulk_done(struct usbd_xfer *);
    229  1.264.4.25     skrll 
    230  1.264.4.25     skrll Static usbd_status	uhci_device_isoc_transfer(struct usbd_xfer *);
    231  1.264.4.25     skrll Static usbd_status	uhci_device_isoc_start(struct usbd_xfer *);
    232  1.264.4.25     skrll Static void		uhci_device_isoc_abort(struct usbd_xfer *);
    233  1.264.4.25     skrll Static void		uhci_device_isoc_close(struct usbd_pipe *);
    234  1.264.4.25     skrll Static void		uhci_device_isoc_done(struct usbd_xfer *);
    235  1.264.4.25     skrll 
    236  1.264.4.25     skrll Static usbd_status	uhci_root_intr_transfer(struct usbd_xfer *);
    237  1.264.4.25     skrll Static usbd_status	uhci_root_intr_start(struct usbd_xfer *);
    238  1.264.4.25     skrll Static void		uhci_root_intr_abort(struct usbd_xfer *);
    239  1.264.4.25     skrll Static void		uhci_root_intr_close(struct usbd_pipe *);
    240  1.264.4.25     skrll Static void		uhci_root_intr_done(struct usbd_xfer *);
    241       1.119  augustss 
    242  1.264.4.25     skrll Static usbd_status	uhci_open(struct usbd_pipe *);
    243       1.119  augustss Static void		uhci_poll(struct usbd_bus *);
    244       1.133  augustss Static void		uhci_softintr(void *);
    245       1.119  augustss 
    246  1.264.4.25     skrll Static usbd_status	uhci_device_request(struct usbd_xfer *);
    247       1.119  augustss 
    248       1.119  augustss Static void		uhci_add_intr(uhci_softc_t *, uhci_soft_qh_t *);
    249       1.158  augustss Static void		uhci_remove_intr(uhci_softc_t *, uhci_soft_qh_t *);
    250  1.264.4.15     skrll Static usbd_status	uhci_device_setintr(uhci_softc_t *,
    251  1.264.4.15     skrll 			    struct uhci_pipe *, int);
    252       1.119  augustss 
    253  1.264.4.25     skrll Static void		uhci_device_clear_toggle(struct usbd_pipe *);
    254  1.264.4.25     skrll Static void		uhci_noop(struct usbd_pipe *);
    255       1.119  augustss 
    256       1.240  jakllsch static inline uhci_soft_qh_t *uhci_find_prev_qh(uhci_soft_qh_t *,
    257       1.119  augustss 						    uhci_soft_qh_t *);
    258       1.119  augustss 
    259       1.119  augustss #ifdef UHCI_DEBUG
    260       1.119  augustss Static void		uhci_dump_all(uhci_softc_t *);
    261       1.119  augustss Static void		uhci_dumpregs(uhci_softc_t *);
    262       1.119  augustss Static void		uhci_dump_qhs(uhci_soft_qh_t *);
    263       1.119  augustss Static void		uhci_dump_qh(uhci_soft_qh_t *);
    264       1.119  augustss Static void		uhci_dump_tds(uhci_soft_td_t *);
    265       1.119  augustss Static void		uhci_dump_td(uhci_soft_td_t *);
    266  1.264.4.15     skrll Static void		uhci_dump_ii(uhci_intr_info_t *);
    267       1.119  augustss void			uhci_dump(void);
    268         1.1  augustss #endif
    269         1.1  augustss 
    270       1.112  augustss #define UBARR(sc) bus_space_barrier((sc)->iot, (sc)->ioh, 0, (sc)->sc_size, \
    271       1.112  augustss 			BUS_SPACE_BARRIER_READ|BUS_SPACE_BARRIER_WRITE)
    272       1.112  augustss #define UWRITE1(sc, r, x) \
    273       1.165   dsainty  do { UBARR(sc); bus_space_write_1((sc)->iot, (sc)->ioh, (r), (x)); \
    274       1.165   dsainty  } while (/*CONSTCOND*/0)
    275       1.112  augustss #define UWRITE2(sc, r, x) \
    276       1.165   dsainty  do { UBARR(sc); bus_space_write_2((sc)->iot, (sc)->ioh, (r), (x)); \
    277       1.165   dsainty  } while (/*CONSTCOND*/0)
    278       1.112  augustss #define UWRITE4(sc, r, x) \
    279       1.165   dsainty  do { UBARR(sc); bus_space_write_4((sc)->iot, (sc)->ioh, (r), (x)); \
    280       1.165   dsainty  } while (/*CONSTCOND*/0)
    281       1.196       mrg static __inline uint8_t
    282       1.196       mrg UREAD1(uhci_softc_t *sc, bus_size_t r)
    283       1.196       mrg {
    284       1.196       mrg 
    285       1.196       mrg 	UBARR(sc);
    286       1.196       mrg 	return bus_space_read_1(sc->iot, sc->ioh, r);
    287       1.196       mrg }
    288       1.196       mrg 
    289       1.196       mrg static __inline uint16_t
    290       1.196       mrg UREAD2(uhci_softc_t *sc, bus_size_t r)
    291       1.196       mrg {
    292       1.196       mrg 
    293       1.196       mrg 	UBARR(sc);
    294       1.196       mrg 	return bus_space_read_2(sc->iot, sc->ioh, r);
    295       1.196       mrg }
    296       1.196       mrg 
    297       1.260     joerg #ifdef UHCI_DEBUG
    298       1.196       mrg static __inline uint32_t
    299       1.196       mrg UREAD4(uhci_softc_t *sc, bus_size_t r)
    300       1.196       mrg {
    301       1.196       mrg 
    302       1.196       mrg 	UBARR(sc);
    303       1.196       mrg 	return bus_space_read_4(sc->iot, sc->ioh, r);
    304       1.196       mrg }
    305       1.260     joerg #endif
    306         1.1  augustss 
    307         1.1  augustss #define UHCICMD(sc, cmd) UWRITE2(sc, UHCI_CMD, cmd)
    308         1.1  augustss #define UHCISTS(sc) UREAD2(sc, UHCI_STS)
    309         1.1  augustss 
    310       1.142  augustss #define UHCI_RESET_TIMEOUT 100	/* ms, reset timeout */
    311         1.1  augustss 
    312         1.1  augustss #define UHCI_CURFRAME(sc) (UREAD2(sc, UHCI_FRNUM) & UHCI_FRNUM_MASK)
    313         1.1  augustss 
    314       1.208  drochner const struct usbd_bus_methods uhci_bus_methods = {
    315   1.264.4.5     skrll 	.ubm_open =	uhci_open,
    316   1.264.4.5     skrll 	.ubm_softint =	uhci_softintr,
    317   1.264.4.5     skrll 	.ubm_dopoll =	uhci_poll,
    318   1.264.4.5     skrll 	.ubm_allocx =	uhci_allocx,
    319   1.264.4.5     skrll 	.ubm_freex =	uhci_freex,
    320   1.264.4.5     skrll 	.ubm_getlock =	uhci_get_lock,
    321  1.264.4.12     skrll 	.ubm_rhctrl =	uhci_roothub_ctrl,
    322         1.1  augustss };
    323         1.1  augustss 
    324       1.208  drochner const struct usbd_pipe_methods uhci_root_intr_methods = {
    325   1.264.4.5     skrll 	.upm_transfer =	uhci_root_intr_transfer,
    326   1.264.4.5     skrll 	.upm_start =	uhci_root_intr_start,
    327   1.264.4.5     skrll 	.upm_abort =	uhci_root_intr_abort,
    328   1.264.4.5     skrll 	.upm_close =	uhci_root_intr_close,
    329   1.264.4.5     skrll 	.upm_cleartoggle =	uhci_noop,
    330   1.264.4.5     skrll 	.upm_done =	uhci_root_intr_done,
    331         1.1  augustss };
    332         1.1  augustss 
    333       1.208  drochner const struct usbd_pipe_methods uhci_device_ctrl_methods = {
    334   1.264.4.5     skrll 	.upm_transfer =	uhci_device_ctrl_transfer,
    335   1.264.4.5     skrll 	.upm_start =	uhci_device_ctrl_start,
    336   1.264.4.5     skrll 	.upm_abort =	uhci_device_ctrl_abort,
    337   1.264.4.5     skrll 	.upm_close =	uhci_device_ctrl_close,
    338   1.264.4.5     skrll 	.upm_cleartoggle =	uhci_noop,
    339   1.264.4.5     skrll 	.upm_done =	uhci_device_ctrl_done,
    340         1.1  augustss };
    341         1.1  augustss 
    342       1.208  drochner const struct usbd_pipe_methods uhci_device_intr_methods = {
    343   1.264.4.5     skrll 	.upm_transfer =	uhci_device_intr_transfer,
    344   1.264.4.5     skrll 	.upm_start =	uhci_device_intr_start,
    345   1.264.4.5     skrll 	.upm_abort =	uhci_device_intr_abort,
    346   1.264.4.5     skrll 	.upm_close =	uhci_device_intr_close,
    347   1.264.4.5     skrll 	.upm_cleartoggle =	uhci_device_clear_toggle,
    348   1.264.4.5     skrll 	.upm_done =	uhci_device_intr_done,
    349         1.1  augustss };
    350         1.1  augustss 
    351       1.208  drochner const struct usbd_pipe_methods uhci_device_bulk_methods = {
    352   1.264.4.5     skrll 	.upm_transfer =	uhci_device_bulk_transfer,
    353   1.264.4.5     skrll 	.upm_start =	uhci_device_bulk_start,
    354   1.264.4.5     skrll 	.upm_abort =	uhci_device_bulk_abort,
    355   1.264.4.5     skrll 	.upm_close =	uhci_device_bulk_close,
    356   1.264.4.5     skrll 	.upm_cleartoggle =	uhci_device_clear_toggle,
    357   1.264.4.5     skrll 	.upm_done =	uhci_device_bulk_done,
    358         1.1  augustss };
    359         1.1  augustss 
    360       1.208  drochner const struct usbd_pipe_methods uhci_device_isoc_methods = {
    361   1.264.4.5     skrll 	.upm_transfer =	uhci_device_isoc_transfer,
    362   1.264.4.5     skrll 	.upm_start =	uhci_device_isoc_start,
    363   1.264.4.5     skrll 	.upm_abort =	uhci_device_isoc_abort,
    364   1.264.4.5     skrll 	.upm_close =	uhci_device_isoc_close,
    365   1.264.4.5     skrll 	.upm_cleartoggle =	uhci_noop,
    366   1.264.4.5     skrll 	.upm_done =	uhci_device_isoc_done,
    367        1.16  augustss };
    368        1.16  augustss 
    369        1.92  augustss #define uhci_add_intr_info(sc, ii) \
    370       1.169  augustss 	LIST_INSERT_HEAD(&(sc)->sc_intrhead, (ii), list)
    371        1.92  augustss #define uhci_del_intr_info(ii) \
    372       1.169  augustss 	do { \
    373       1.169  augustss 		LIST_REMOVE((ii), list); \
    374       1.169  augustss 		(ii)->list.le_prev = NULL; \
    375       1.169  augustss 	} while (0)
    376       1.169  augustss #define uhci_active_intr_info(ii) ((ii)->list.le_prev != NULL)
    377        1.92  augustss 
    378       1.240  jakllsch static inline uhci_soft_qh_t *
    379       1.119  augustss uhci_find_prev_qh(uhci_soft_qh_t *pqh, uhci_soft_qh_t *sqh)
    380        1.92  augustss {
    381  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
    382  1.264.4.21     skrll 	DPRINTFN(15, "pqh=%p sqh=%p", pqh, sqh, 0, 0);
    383        1.92  augustss 
    384        1.92  augustss 	for (; pqh->hlink != sqh; pqh = pqh->hlink) {
    385       1.152  augustss #if defined(DIAGNOSTIC) || defined(UHCI_DEBUG)
    386       1.223    bouyer 		usb_syncmem(&pqh->dma,
    387       1.223    bouyer 		    pqh->offs + offsetof(uhci_qh_t, qh_hlink),
    388       1.223    bouyer 		    sizeof(pqh->qh.qh_hlink),
    389       1.223    bouyer 		    BUS_DMASYNC_POSTWRITE);
    390        1.92  augustss 		if (le32toh(pqh->qh.qh_hlink) & UHCI_PTR_T) {
    391       1.102  augustss 			printf("uhci_find_prev_qh: QH not found\n");
    392  1.264.4.13     skrll 			return NULL;
    393        1.92  augustss 		}
    394        1.92  augustss #endif
    395        1.92  augustss 	}
    396  1.264.4.13     skrll 	return pqh;
    397        1.92  augustss }
    398        1.92  augustss 
    399         1.1  augustss void
    400       1.142  augustss uhci_globalreset(uhci_softc_t *sc)
    401         1.1  augustss {
    402         1.1  augustss 	UHCICMD(sc, UHCI_CMD_GRESET);	/* global reset */
    403        1.20  augustss 	usb_delay_ms(&sc->sc_bus, USB_BUS_RESET_DELAY); /* wait a little */
    404         1.1  augustss 	UHCICMD(sc, 0);			/* do nothing */
    405         1.1  augustss }
    406         1.1  augustss 
    407  1.264.4.14     skrll int
    408       1.119  augustss uhci_init(uhci_softc_t *sc)
    409         1.1  augustss {
    410        1.63  augustss 	usbd_status err;
    411         1.1  augustss 	int i, j;
    412       1.123  augustss 	uhci_soft_qh_t *clsqh, *chsqh, *bsqh, *sqh, *lsqh;
    413         1.1  augustss 	uhci_soft_td_t *std;
    414         1.1  augustss 
    415  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
    416         1.1  augustss 
    417        1.67  augustss #ifdef UHCI_DEBUG
    418        1.92  augustss 	thesc = sc;
    419        1.92  augustss 
    420         1.1  augustss 	if (uhcidebug > 2)
    421         1.1  augustss 		uhci_dumpregs(sc);
    422         1.1  augustss #endif
    423         1.1  augustss 
    424       1.219  jmcneill 	sc->sc_suspend = PWR_RESUME;
    425       1.219  jmcneill 
    426         1.1  augustss 	UWRITE2(sc, UHCI_INTR, 0);		/* disable interrupts */
    427       1.142  augustss 	uhci_globalreset(sc);			/* reset the controller */
    428       1.142  augustss 	uhci_reset(sc);
    429        1.24  augustss 
    430         1.1  augustss 	/* Allocate and initialize real frame array. */
    431       1.152  augustss 	err = usb_allocmem(&sc->sc_bus,
    432        1.63  augustss 		  UHCI_FRAMELIST_COUNT * sizeof(uhci_physaddr_t),
    433        1.63  augustss 		  UHCI_FRAMELIST_ALIGN, &sc->sc_dma);
    434        1.63  augustss 	if (err)
    435  1.264.4.13     skrll 		return err;
    436       1.159  augustss 	sc->sc_pframes = KERNADDR(&sc->sc_dma, 0);
    437         1.1  augustss 	UWRITE2(sc, UHCI_FRNUM, 0);		/* set frame number to 0 */
    438       1.160  augustss 	UWRITE4(sc, UHCI_FLBASEADDR, DMAADDR(&sc->sc_dma, 0)); /* set frame list*/
    439         1.1  augustss 
    440       1.152  augustss 	/*
    441       1.123  augustss 	 * Allocate a TD, inactive, that hangs from the last QH.
    442       1.123  augustss 	 * This is to avoid a bug in the PIIX that makes it run berserk
    443       1.123  augustss 	 * otherwise.
    444       1.123  augustss 	 */
    445       1.123  augustss 	std = uhci_alloc_std(sc);
    446       1.123  augustss 	if (std == NULL)
    447  1.264.4.14     skrll 		return ENOMEM;
    448       1.123  augustss 	std->link.std = NULL;
    449       1.123  augustss 	std->td.td_link = htole32(UHCI_PTR_T);
    450       1.123  augustss 	std->td.td_status = htole32(0); /* inactive */
    451       1.123  augustss 	std->td.td_token = htole32(0);
    452       1.123  augustss 	std->td.td_buffer = htole32(0);
    453       1.223    bouyer 	usb_syncmem(&std->dma, std->offs, sizeof(std->td),
    454       1.223    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    455       1.123  augustss 
    456       1.123  augustss 	/* Allocate the dummy QH marking the end and used for looping the QHs.*/
    457       1.123  augustss 	lsqh = uhci_alloc_sqh(sc);
    458       1.123  augustss 	if (lsqh == NULL)
    459  1.264.4.14     skrll 		return ENOMEM;
    460       1.123  augustss 	lsqh->hlink = NULL;
    461       1.123  augustss 	lsqh->qh.qh_hlink = htole32(UHCI_PTR_T);	/* end of QH chain */
    462       1.123  augustss 	lsqh->elink = std;
    463       1.123  augustss 	lsqh->qh.qh_elink = htole32(std->physaddr | UHCI_PTR_TD);
    464       1.123  augustss 	sc->sc_last_qh = lsqh;
    465       1.223    bouyer 	usb_syncmem(&lsqh->dma, lsqh->offs, sizeof(lsqh->qh),
    466       1.223    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    467       1.123  augustss 
    468         1.1  augustss 	/* Allocate the dummy QH where bulk traffic will be queued. */
    469         1.1  augustss 	bsqh = uhci_alloc_sqh(sc);
    470        1.63  augustss 	if (bsqh == NULL)
    471  1.264.4.14     skrll 		return ENOMEM;
    472       1.123  augustss 	bsqh->hlink = lsqh;
    473       1.123  augustss 	bsqh->qh.qh_hlink = htole32(lsqh->physaddr | UHCI_PTR_QH);
    474       1.121  augustss 	bsqh->elink = NULL;
    475        1.88   tsutsui 	bsqh->qh.qh_elink = htole32(UHCI_PTR_T);
    476         1.1  augustss 	sc->sc_bulk_start = sc->sc_bulk_end = bsqh;
    477       1.223    bouyer 	usb_syncmem(&bsqh->dma, bsqh->offs, sizeof(bsqh->qh),
    478       1.223    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    479         1.1  augustss 
    480       1.123  augustss 	/* Allocate dummy QH where high speed control traffic will be queued. */
    481       1.123  augustss 	chsqh = uhci_alloc_sqh(sc);
    482       1.123  augustss 	if (chsqh == NULL)
    483  1.264.4.14     skrll 		return ENOMEM;
    484       1.123  augustss 	chsqh->hlink = bsqh;
    485       1.123  augustss 	chsqh->qh.qh_hlink = htole32(bsqh->physaddr | UHCI_PTR_QH);
    486       1.123  augustss 	chsqh->elink = NULL;
    487       1.123  augustss 	chsqh->qh.qh_elink = htole32(UHCI_PTR_T);
    488       1.123  augustss 	sc->sc_hctl_start = sc->sc_hctl_end = chsqh;
    489       1.223    bouyer 	usb_syncmem(&chsqh->dma, chsqh->offs, sizeof(chsqh->qh),
    490       1.223    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    491       1.123  augustss 
    492       1.123  augustss 	/* Allocate dummy QH where control traffic will be queued. */
    493       1.123  augustss 	clsqh = uhci_alloc_sqh(sc);
    494       1.123  augustss 	if (clsqh == NULL)
    495  1.264.4.14     skrll 		return ENOMEM;
    496       1.220    bouyer 	clsqh->hlink = chsqh;
    497       1.123  augustss 	clsqh->qh.qh_hlink = htole32(chsqh->physaddr | UHCI_PTR_QH);
    498       1.123  augustss 	clsqh->elink = NULL;
    499       1.123  augustss 	clsqh->qh.qh_elink = htole32(UHCI_PTR_T);
    500       1.123  augustss 	sc->sc_lctl_start = sc->sc_lctl_end = clsqh;
    501       1.223    bouyer 	usb_syncmem(&clsqh->dma, clsqh->offs, sizeof(clsqh->qh),
    502       1.223    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    503         1.1  augustss 
    504       1.152  augustss 	/*
    505         1.1  augustss 	 * Make all (virtual) frame list pointers point to the interrupt
    506         1.1  augustss 	 * queue heads and the interrupt queue heads at the control
    507         1.1  augustss 	 * queue head and point the physical frame list to the virtual.
    508         1.1  augustss 	 */
    509  1.264.4.24     skrll 	for (i = 0; i < UHCI_VFRAMELIST_COUNT; i++) {
    510         1.1  augustss 		std = uhci_alloc_std(sc);
    511         1.1  augustss 		sqh = uhci_alloc_sqh(sc);
    512        1.67  augustss 		if (std == NULL || sqh == NULL)
    513  1.264.4.13     skrll 			return USBD_NOMEM;
    514        1.42  augustss 		std->link.sqh = sqh;
    515       1.121  augustss 		std->td.td_link = htole32(sqh->physaddr | UHCI_PTR_QH);
    516        1.88   tsutsui 		std->td.td_status = htole32(UHCI_TD_IOS); /* iso, inactive */
    517        1.88   tsutsui 		std->td.td_token = htole32(0);
    518        1.88   tsutsui 		std->td.td_buffer = htole32(0);
    519       1.223    bouyer 		usb_syncmem(&std->dma, std->offs, sizeof(std->td),
    520       1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    521       1.123  augustss 		sqh->hlink = clsqh;
    522       1.123  augustss 		sqh->qh.qh_hlink = htole32(clsqh->physaddr | UHCI_PTR_QH);
    523       1.121  augustss 		sqh->elink = NULL;
    524        1.88   tsutsui 		sqh->qh.qh_elink = htole32(UHCI_PTR_T);
    525       1.223    bouyer 		usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
    526       1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    527         1.1  augustss 		sc->sc_vframes[i].htd = std;
    528         1.1  augustss 		sc->sc_vframes[i].etd = std;
    529         1.1  augustss 		sc->sc_vframes[i].hqh = sqh;
    530         1.1  augustss 		sc->sc_vframes[i].eqh = sqh;
    531       1.152  augustss 		for (j = i;
    532       1.152  augustss 		     j < UHCI_FRAMELIST_COUNT;
    533         1.1  augustss 		     j += UHCI_VFRAMELIST_COUNT)
    534        1.88   tsutsui 			sc->sc_pframes[j] = htole32(std->physaddr);
    535         1.1  augustss 	}
    536       1.223    bouyer 	usb_syncmem(&sc->sc_dma, 0,
    537       1.223    bouyer 	    UHCI_FRAMELIST_COUNT * sizeof(uhci_physaddr_t),
    538       1.223    bouyer 	    BUS_DMASYNC_PREWRITE);
    539       1.223    bouyer 
    540         1.1  augustss 
    541         1.1  augustss 	LIST_INIT(&sc->sc_intrhead);
    542         1.1  augustss 
    543       1.253  christos 	sc->sc_xferpool = pool_cache_init(sizeof(struct uhci_xfer), 0, 0, 0,
    544       1.253  christos 	    "uhcixfer", NULL, IPL_USB, NULL, NULL, NULL);
    545        1.76  augustss 
    546       1.248       mrg 	callout_init(&sc->sc_poll_handle, CALLOUT_MPSAFE);
    547       1.248       mrg 
    548       1.248       mrg 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
    549  1.264.4.34     skrll 	mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_USB);
    550       1.248       mrg 	cv_init(&sc->sc_softwake_cv, "uhciab");
    551        1.96  augustss 
    552         1.1  augustss 	/* Set up the bus struct. */
    553   1.264.4.7     skrll 	sc->sc_bus.ub_methods = &uhci_bus_methods;
    554   1.264.4.7     skrll 	sc->sc_bus.ub_pipesize = sizeof(struct uhci_pipe);
    555   1.264.4.7     skrll 	sc->sc_bus.ub_usedma = true;
    556         1.1  augustss 
    557       1.190  augustss 	UHCICMD(sc, UHCI_CMD_MAXP); /* Assume 64 byte packets at frame end */
    558       1.190  augustss 
    559  1.264.4.27     skrll 	DPRINTF("Enabling...", 0, 0, 0, 0);
    560       1.225    bouyer 
    561  1.264.4.24     skrll 	err = uhci_run(sc, 1, 0);		/* and here we go... */
    562       1.152  augustss 	UWRITE2(sc, UHCI_INTR, UHCI_INTR_TOCRCIE | UHCI_INTR_RIE |
    563         1.1  augustss 		UHCI_INTR_IOCE | UHCI_INTR_SPIE);	/* enable interrupts */
    564       1.225    bouyer 	return err;
    565        1.53  augustss }
    566        1.53  augustss 
    567        1.53  augustss int
    568       1.215    dyoung uhci_activate(device_t self, enum devact act)
    569        1.53  augustss {
    570       1.215    dyoung 	struct uhci_softc *sc = device_private(self);
    571        1.53  augustss 
    572        1.53  augustss 	switch (act) {
    573        1.53  augustss 	case DVACT_DEACTIVATE:
    574       1.210  kiyohara 		sc->sc_dying = 1;
    575       1.230    dyoung 		return 0;
    576       1.230    dyoung 	default:
    577       1.230    dyoung 		return EOPNOTSUPP;
    578        1.53  augustss 	}
    579        1.53  augustss }
    580        1.53  augustss 
    581       1.215    dyoung void
    582       1.215    dyoung uhci_childdet(device_t self, device_t child)
    583       1.215    dyoung {
    584       1.215    dyoung 	struct uhci_softc *sc = device_private(self);
    585       1.215    dyoung 
    586       1.215    dyoung 	KASSERT(sc->sc_child == child);
    587       1.215    dyoung 	sc->sc_child = NULL;
    588       1.215    dyoung }
    589       1.215    dyoung 
    590        1.53  augustss int
    591       1.119  augustss uhci_detach(struct uhci_softc *sc, int flags)
    592        1.53  augustss {
    593        1.53  augustss 	int rv = 0;
    594        1.53  augustss 
    595        1.53  augustss 	if (sc->sc_child != NULL)
    596        1.53  augustss 		rv = config_detach(sc->sc_child, flags);
    597       1.152  augustss 
    598        1.53  augustss 	if (rv != 0)
    599  1.264.4.13     skrll 		return rv;
    600        1.53  augustss 
    601       1.226        ad 	callout_halt(&sc->sc_poll_handle, NULL);
    602       1.226        ad 	callout_destroy(&sc->sc_poll_handle);
    603       1.226        ad 
    604       1.248       mrg 	cv_destroy(&sc->sc_softwake_cv);
    605       1.248       mrg 
    606       1.248       mrg 	mutex_destroy(&sc->sc_lock);
    607       1.248       mrg 	mutex_destroy(&sc->sc_intr_lock);
    608       1.248       mrg 
    609       1.254  christos 	pool_cache_destroy(sc->sc_xferpool);
    610       1.254  christos 
    611        1.76  augustss 	/* XXX free other data structures XXX */
    612        1.53  augustss 
    613  1.264.4.13     skrll 	return rv;
    614         1.1  augustss }
    615         1.1  augustss 
    616  1.264.4.25     skrll struct usbd_xfer *
    617  1.264.4.36     skrll uhci_allocx(struct usbd_bus *bus, unsigned int nframes)
    618        1.76  augustss {
    619  1.264.4.37     skrll 	struct uhci_softc *sc = UHCI_BUS2SC(bus);
    620  1.264.4.25     skrll 	struct usbd_xfer *xfer;
    621        1.76  augustss 
    622       1.253  christos 	xfer = pool_cache_get(sc->sc_xferpool, PR_NOWAIT);
    623        1.92  augustss 	if (xfer != NULL) {
    624       1.253  christos 		memset(xfer, 0, sizeof(struct uhci_xfer));
    625  1.264.4.31     skrll 
    626  1.264.4.37     skrll 		struct uhci_xfer *uxfer = UHCI_XFER2UXFER(xfer);
    627  1.264.4.31     skrll 		uxfer->iinfo.sc = sc;
    628        1.92  augustss #ifdef DIAGNOSTIC
    629  1.264.4.31     skrll 		uxfer->iinfo.isdone = true;
    630   1.264.4.7     skrll 		xfer->ux_state = XFER_BUSY;
    631        1.92  augustss #endif
    632        1.92  augustss 	}
    633  1.264.4.13     skrll 	return xfer;
    634        1.76  augustss }
    635        1.76  augustss 
    636        1.76  augustss void
    637  1.264.4.25     skrll uhci_freex(struct usbd_bus *bus, struct usbd_xfer *xfer)
    638        1.76  augustss {
    639  1.264.4.37     skrll 	struct uhci_softc *sc = UHCI_BUS2SC(bus);
    640  1.264.4.37     skrll 	struct uhci_xfer *uxfer __diagused = UHCI_XFER2UXFER(xfer);
    641        1.76  augustss 
    642  1.264.4.31     skrll 	KASSERTMSG(xfer->ux_state == XFER_BUSY, "xfer %p state %d\n", xfer,
    643  1.264.4.31     skrll 	    xfer->ux_state);
    644  1.264.4.31     skrll 	KASSERTMSG(uxfer->iinfo.isdone, "xfer %p not done\n", xfer);
    645        1.93  augustss #ifdef DIAGNOSTIC
    646   1.264.4.7     skrll 	xfer->ux_state = XFER_FREE;
    647        1.93  augustss #endif
    648       1.253  christos 	pool_cache_put(sc->sc_xferpool, xfer);
    649        1.48  augustss }
    650        1.48  augustss 
    651       1.248       mrg Static void
    652       1.248       mrg uhci_get_lock(struct usbd_bus *bus, kmutex_t **lock)
    653       1.248       mrg {
    654  1.264.4.37     skrll 	struct uhci_softc *sc = UHCI_BUS2SC(bus);
    655       1.248       mrg 
    656       1.248       mrg 	*lock = &sc->sc_lock;
    657       1.248       mrg }
    658       1.248       mrg 
    659       1.248       mrg 
    660        1.72  augustss /*
    661       1.212  jmcneill  * Handle suspend/resume.
    662       1.212  jmcneill  *
    663       1.212  jmcneill  * We need to switch to polling mode here, because this routine is
    664       1.212  jmcneill  * called from an interrupt context.  This is all right since we
    665       1.212  jmcneill  * are almost suspended anyway.
    666        1.72  augustss  */
    667       1.212  jmcneill bool
    668       1.232    dyoung uhci_resume(device_t dv, const pmf_qual_t *qual)
    669        1.72  augustss {
    670       1.212  jmcneill 	uhci_softc_t *sc = device_private(dv);
    671       1.212  jmcneill 	int cmd;
    672        1.72  augustss 
    673       1.248       mrg 	mutex_spin_enter(&sc->sc_intr_lock);
    674       1.193  augustss 
    675       1.212  jmcneill 	cmd = UREAD2(sc, UHCI_CMD);
    676   1.264.4.7     skrll 	sc->sc_bus.ub_usepolling++;
    677       1.214       smb 	UWRITE2(sc, UHCI_INTR, 0);
    678       1.214       smb 	uhci_globalreset(sc);
    679       1.214       smb 	uhci_reset(sc);
    680       1.212  jmcneill 	if (cmd & UHCI_CMD_RS)
    681       1.249  drochner 		uhci_run(sc, 0, 1);
    682       1.212  jmcneill 
    683       1.212  jmcneill 	/* restore saved state */
    684       1.212  jmcneill 	UWRITE4(sc, UHCI_FLBASEADDR, DMAADDR(&sc->sc_dma, 0));
    685       1.212  jmcneill 	UWRITE2(sc, UHCI_FRNUM, sc->sc_saved_frnum);
    686       1.212  jmcneill 	UWRITE1(sc, UHCI_SOF, sc->sc_saved_sof);
    687       1.212  jmcneill 
    688       1.212  jmcneill 	UHCICMD(sc, cmd | UHCI_CMD_FGR); /* force resume */
    689       1.248       mrg 	usb_delay_ms_locked(&sc->sc_bus, USB_RESUME_DELAY, &sc->sc_intr_lock);
    690       1.212  jmcneill 	UHCICMD(sc, cmd & ~UHCI_CMD_EGSM); /* back to normal */
    691       1.212  jmcneill 	UWRITE2(sc, UHCI_INTR, UHCI_INTR_TOCRCIE |
    692       1.212  jmcneill 	    UHCI_INTR_RIE | UHCI_INTR_IOCE | UHCI_INTR_SPIE);
    693       1.214       smb 	UHCICMD(sc, UHCI_CMD_MAXP);
    694       1.249  drochner 	uhci_run(sc, 1, 1); /* and start traffic again */
    695       1.248       mrg 	usb_delay_ms_locked(&sc->sc_bus, USB_RESUME_RECOVERY, &sc->sc_intr_lock);
    696   1.264.4.7     skrll 	sc->sc_bus.ub_usepolling--;
    697       1.212  jmcneill 	if (sc->sc_intr_xfer != NULL)
    698       1.234    dyoung 		callout_reset(&sc->sc_poll_handle, sc->sc_ival, uhci_poll_hub,
    699       1.212  jmcneill 		    sc->sc_intr_xfer);
    700       1.212  jmcneill #ifdef UHCI_DEBUG
    701       1.212  jmcneill 	if (uhcidebug > 2)
    702       1.212  jmcneill 		uhci_dumpregs(sc);
    703       1.212  jmcneill #endif
    704       1.212  jmcneill 
    705       1.219  jmcneill 	sc->sc_suspend = PWR_RESUME;
    706       1.248       mrg 	mutex_spin_exit(&sc->sc_intr_lock);
    707       1.212  jmcneill 
    708       1.212  jmcneill 	return true;
    709        1.72  augustss }
    710        1.72  augustss 
    711       1.212  jmcneill bool
    712       1.232    dyoung uhci_suspend(device_t dv, const pmf_qual_t *qual)
    713        1.30  augustss {
    714       1.212  jmcneill 	uhci_softc_t *sc = device_private(dv);
    715        1.30  augustss 	int cmd;
    716        1.30  augustss 
    717       1.248       mrg 	mutex_spin_enter(&sc->sc_intr_lock);
    718       1.212  jmcneill 
    719        1.30  augustss 	cmd = UREAD2(sc, UHCI_CMD);
    720        1.30  augustss 
    721       1.212  jmcneill #ifdef UHCI_DEBUG
    722       1.212  jmcneill 	if (uhcidebug > 2)
    723       1.212  jmcneill 		uhci_dumpregs(sc);
    724       1.212  jmcneill #endif
    725       1.212  jmcneill 	if (sc->sc_intr_xfer != NULL)
    726       1.234    dyoung 		callout_stop(&sc->sc_poll_handle);
    727       1.219  jmcneill 	sc->sc_suspend = PWR_SUSPEND;
    728   1.264.4.7     skrll 	sc->sc_bus.ub_usepolling++;
    729       1.219  jmcneill 
    730       1.249  drochner 	uhci_run(sc, 0, 1); /* stop the controller */
    731       1.212  jmcneill 	cmd &= ~UHCI_CMD_RS;
    732       1.212  jmcneill 
    733       1.212  jmcneill 	/* save some state if BIOS doesn't */
    734       1.212  jmcneill 	sc->sc_saved_frnum = UREAD2(sc, UHCI_FRNUM);
    735       1.212  jmcneill 	sc->sc_saved_sof = UREAD1(sc, UHCI_SOF);
    736       1.212  jmcneill 
    737       1.212  jmcneill 	UWRITE2(sc, UHCI_INTR, 0); /* disable intrs */
    738        1.30  augustss 
    739       1.212  jmcneill 	UHCICMD(sc, cmd | UHCI_CMD_EGSM); /* enter suspend */
    740       1.248       mrg 	usb_delay_ms_locked(&sc->sc_bus, USB_RESUME_WAIT, &sc->sc_intr_lock);
    741   1.264.4.7     skrll 	sc->sc_bus.ub_usepolling--;
    742        1.86  augustss 
    743       1.248       mrg 	mutex_spin_exit(&sc->sc_intr_lock);
    744       1.212  jmcneill 
    745       1.212  jmcneill 	return true;
    746        1.30  augustss }
    747        1.30  augustss 
    748        1.59  augustss #ifdef UHCI_DEBUG
    749       1.101  augustss Static void
    750       1.119  augustss uhci_dumpregs(uhci_softc_t *sc)
    751         1.1  augustss {
    752  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
    753  1.264.4.27     skrll 	DPRINTF("cmd =%04x  sts    =%04x  intr   =%04x  frnum =%04x",
    754  1.264.4.21     skrll 	    UREAD2(sc, UHCI_CMD), UREAD2(sc, UHCI_STS),
    755  1.264.4.21     skrll 	    UREAD2(sc, UHCI_INTR), UREAD2(sc, UHCI_FRNUM));
    756  1.264.4.27     skrll 	DPRINTF("sof =%04x  portsc1=%04x  portsc2=%04x  flbase=%08x",
    757  1.264.4.21     skrll 	    UREAD1(sc, UHCI_SOF), UREAD2(sc, UHCI_PORTSC1),
    758  1.264.4.21     skrll 	    UREAD2(sc, UHCI_PORTSC2), UREAD4(sc, UHCI_FLBASEADDR));
    759         1.1  augustss }
    760         1.1  augustss 
    761         1.1  augustss void
    762       1.119  augustss uhci_dump_td(uhci_soft_td_t *p)
    763         1.1  augustss {
    764  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
    765       1.250  christos 
    766       1.223    bouyer 	usb_syncmem(&p->dma, p->offs, sizeof(p->td),
    767       1.223    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    768  1.264.4.21     skrll 
    769  1.264.4.27     skrll 	DPRINTF("TD(%p) at %08x", p, p->physaddr, 0, 0);
    770  1.264.4.27     skrll  	DPRINTF("   link=0x%08x status=0x%08x "
    771  1.264.4.21     skrll 	    "token=0x%08x buffer=0x%08x",
    772  1.264.4.21     skrll 	     le32toh(p->td.td_link),
    773  1.264.4.21     skrll 	     le32toh(p->td.td_status),
    774  1.264.4.21     skrll 	     le32toh(p->td.td_token),
    775  1.264.4.21     skrll 	     le32toh(p->td.td_buffer));
    776  1.264.4.21     skrll 
    777  1.264.4.27     skrll 	DPRINTF("bitstuff=%d crcto   =%d nak     =%d babble  =%d",
    778  1.264.4.21     skrll 	    !!(le32toh(p->td.td_status) & UHCI_TD_BITSTUFF),
    779  1.264.4.21     skrll 	    !!(le32toh(p->td.td_status) & UHCI_TD_CRCTO),
    780  1.264.4.21     skrll 	    !!(le32toh(p->td.td_status) & UHCI_TD_NAK),
    781  1.264.4.21     skrll 	    !!(le32toh(p->td.td_status) & UHCI_TD_BABBLE));
    782  1.264.4.27     skrll 	DPRINTF("dbuffer =%d stalled =%d active  =%d ioc     =%d",
    783  1.264.4.21     skrll 	    !!(le32toh(p->td.td_status) & UHCI_TD_DBUFFER),
    784  1.264.4.21     skrll 	    !!(le32toh(p->td.td_status) & UHCI_TD_STALLED),
    785  1.264.4.21     skrll 	    !!(le32toh(p->td.td_status) & UHCI_TD_ACTIVE),
    786  1.264.4.21     skrll 	    !!(le32toh(p->td.td_status) & UHCI_TD_IOC));
    787  1.264.4.27     skrll 	DPRINTF("ios     =%d ls      =%d spd     =%d",
    788  1.264.4.21     skrll 	    !!(le32toh(p->td.td_status) & UHCI_TD_IOS),
    789  1.264.4.21     skrll 	    !!(le32toh(p->td.td_status) & UHCI_TD_LS),
    790  1.264.4.21     skrll 	    !!(le32toh(p->td.td_status) & UHCI_TD_SPD), 0);
    791  1.264.4.27     skrll 	DPRINTF("errcnt  =%d actlen  =%d pid=%02x",
    792  1.264.4.21     skrll 	    UHCI_TD_GET_ERRCNT(le32toh(p->td.td_status)),
    793  1.264.4.21     skrll 	    UHCI_TD_GET_ACTLEN(le32toh(p->td.td_status)),
    794  1.264.4.21     skrll 	    UHCI_TD_GET_PID(le32toh(p->td.td_token)), 0);
    795  1.264.4.27     skrll 	DPRINTF("addr=%d  endpt=%d  D=%d  maxlen=%d,",
    796  1.264.4.21     skrll 	    UHCI_TD_GET_DEVADDR(le32toh(p->td.td_token)),
    797  1.264.4.21     skrll 	    UHCI_TD_GET_ENDPT(le32toh(p->td.td_token)),
    798  1.264.4.21     skrll 	    UHCI_TD_GET_DT(le32toh(p->td.td_token)),
    799  1.264.4.21     skrll 	    UHCI_TD_GET_MAXLEN(le32toh(p->td.td_token)));
    800         1.1  augustss }
    801         1.1  augustss 
    802         1.1  augustss void
    803       1.119  augustss uhci_dump_qh(uhci_soft_qh_t *sqh)
    804         1.1  augustss {
    805  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
    806  1.264.4.21     skrll 
    807       1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
    808       1.223    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    809  1.264.4.21     skrll 
    810  1.264.4.27     skrll 	DPRINTF("QH(%p) at %08x: hlink=%08x elink=%08x", sqh,
    811        1.88   tsutsui 	    (int)sqh->physaddr, le32toh(sqh->qh.qh_hlink),
    812  1.264.4.21     skrll 	    le32toh(sqh->qh.qh_elink));
    813  1.264.4.21     skrll 
    814       1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh), BUS_DMASYNC_PREREAD);
    815         1.1  augustss }
    816         1.1  augustss 
    817        1.13  augustss 
    818       1.110  augustss #if 1
    819         1.1  augustss void
    820       1.119  augustss uhci_dump(void)
    821         1.1  augustss {
    822       1.110  augustss 	uhci_dump_all(thesc);
    823       1.110  augustss }
    824       1.110  augustss #endif
    825         1.1  augustss 
    826       1.110  augustss void
    827       1.119  augustss uhci_dump_all(uhci_softc_t *sc)
    828       1.110  augustss {
    829         1.1  augustss 	uhci_dumpregs(sc);
    830       1.110  augustss 	/*printf("framelist[i].link = %08x\n", sc->sc_framelist[0].link);*/
    831       1.261     skrll 	uhci_dump_qhs(sc->sc_lctl_start);
    832         1.1  augustss }
    833         1.1  augustss 
    834        1.67  augustss 
    835        1.67  augustss void
    836       1.119  augustss uhci_dump_qhs(uhci_soft_qh_t *sqh)
    837        1.67  augustss {
    838  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
    839  1.264.4.21     skrll 
    840        1.67  augustss 	uhci_dump_qh(sqh);
    841        1.67  augustss 
    842  1.264.4.18     skrll 	/*
    843  1.264.4.18     skrll 	 * uhci_dump_qhs displays all the QHs and TDs from the given QH onwards
    844        1.67  augustss 	 * Traverses sideways first, then down.
    845        1.67  augustss 	 *
    846        1.67  augustss 	 * QH1
    847        1.67  augustss 	 * QH2
    848        1.67  augustss 	 * No QH
    849        1.67  augustss 	 * TD2.1
    850        1.67  augustss 	 * TD2.2
    851        1.67  augustss 	 * TD1.1
    852        1.67  augustss 	 * etc.
    853        1.67  augustss 	 *
    854        1.67  augustss 	 * TD2.x being the TDs queued at QH2 and QH1 being referenced from QH1.
    855        1.67  augustss 	 */
    856        1.67  augustss 
    857       1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
    858       1.223    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    859        1.88   tsutsui 	if (sqh->hlink != NULL && !(le32toh(sqh->qh.qh_hlink) & UHCI_PTR_T))
    860        1.67  augustss 		uhci_dump_qhs(sqh->hlink);
    861        1.67  augustss 	else
    862  1.264.4.27     skrll 		DPRINTF("No QH", 0, 0, 0, 0);
    863       1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh), BUS_DMASYNC_PREREAD);
    864        1.67  augustss 
    865        1.88   tsutsui 	if (sqh->elink != NULL && !(le32toh(sqh->qh.qh_elink) & UHCI_PTR_T))
    866        1.67  augustss 		uhci_dump_tds(sqh->elink);
    867        1.67  augustss 	else
    868  1.264.4.27     skrll 		DPRINTF("No QH", 0, 0, 0, 0);
    869        1.67  augustss }
    870        1.67  augustss 
    871         1.1  augustss void
    872       1.119  augustss uhci_dump_tds(uhci_soft_td_t *std)
    873         1.1  augustss {
    874        1.67  augustss 	uhci_soft_td_t *td;
    875       1.223    bouyer 	int stop;
    876        1.67  augustss 
    877  1.264.4.24     skrll 	for (td = std; td != NULL; td = td->link.std) {
    878        1.67  augustss 		uhci_dump_td(td);
    879         1.1  augustss 
    880  1.264.4.18     skrll 		/*
    881  1.264.4.18     skrll 		 * Check whether the link pointer in this TD marks
    882        1.67  augustss 		 * the link pointer as end of queue. This avoids
    883        1.67  augustss 		 * printing the free list in case the queue/TD has
    884        1.67  augustss 		 * already been moved there (seatbelt).
    885        1.67  augustss 		 */
    886       1.223    bouyer 		usb_syncmem(&td->dma, td->offs + offsetof(uhci_td_t, td_link),
    887       1.223    bouyer 		    sizeof(td->td.td_link),
    888       1.223    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    889       1.223    bouyer 		stop = (le32toh(td->td.td_link) & UHCI_PTR_T ||
    890       1.223    bouyer 			le32toh(td->td.td_link) == 0);
    891       1.223    bouyer 		usb_syncmem(&td->dma, td->offs + offsetof(uhci_td_t, td_link),
    892       1.223    bouyer 		    sizeof(td->td.td_link), BUS_DMASYNC_PREREAD);
    893       1.223    bouyer 		if (stop)
    894        1.67  augustss 			break;
    895        1.67  augustss 	}
    896         1.1  augustss }
    897        1.92  augustss 
    898       1.101  augustss Static void
    899       1.119  augustss uhci_dump_ii(uhci_intr_info_t *ii)
    900        1.92  augustss {
    901  1.264.4.25     skrll 	struct usbd_pipe *pipe;
    902        1.95  augustss 	usb_endpoint_descriptor_t *ed;
    903  1.264.4.25     skrll 	struct usbd_device *dev;
    904       1.152  augustss 
    905        1.98  augustss #ifdef DIAGNOSTIC
    906        1.98  augustss #define DONE ii->isdone
    907        1.98  augustss #else
    908        1.98  augustss #define DONE 0
    909        1.98  augustss #endif
    910   1.264.4.2     skrll 	if (ii == NULL) {
    911   1.264.4.2     skrll 		printf("ii NULL\n");
    912   1.264.4.2     skrll 		return;
    913   1.264.4.2     skrll 	}
    914   1.264.4.2     skrll 	if (ii->xfer == NULL) {
    915        1.95  augustss 		printf("ii %p: done=%d xfer=NULL\n",
    916        1.98  augustss 		       ii, DONE);
    917   1.264.4.2     skrll 		return;
    918   1.264.4.2     skrll 	}
    919   1.264.4.7     skrll 	pipe = ii->xfer->ux_pipe;
    920   1.264.4.2     skrll 	if (pipe == NULL) {
    921        1.95  augustss 		printf("ii %p: done=%d xfer=%p pipe=NULL\n",
    922   1.264.4.2     skrll 		    ii, DONE, ii->xfer);
    923   1.264.4.2     skrll 		return;
    924       1.139  augustss 	}
    925   1.264.4.7     skrll 	if (pipe->up_endpoint == NULL) {
    926   1.264.4.7     skrll 		printf("ii %p: done=%d xfer=%p pipe=%p pipe->up_endpoint=NULL\n",
    927       1.139  augustss 		       ii, DONE, ii->xfer, pipe);
    928   1.264.4.2     skrll 		return;
    929       1.139  augustss 	}
    930   1.264.4.7     skrll 	if (pipe->up_dev == NULL) {
    931   1.264.4.7     skrll 		printf("ii %p: done=%d xfer=%p pipe=%p pipe->up_dev=NULL\n",
    932       1.139  augustss 		       ii, DONE, ii->xfer, pipe);
    933   1.264.4.2     skrll 		return;
    934        1.95  augustss 	}
    935   1.264.4.7     skrll 	ed = pipe->up_endpoint->ue_edesc;
    936   1.264.4.7     skrll 	dev = pipe->up_dev;
    937       1.152  augustss 	printf("ii %p: done=%d xfer=%p dev=%p vid=0x%04x pid=0x%04x addr=%d pipe=%p ep=0x%02x attr=0x%02x\n",
    938       1.152  augustss 	       ii, DONE, ii->xfer, dev,
    939   1.264.4.7     skrll 	       UGETW(dev->ud_ddesc.idVendor),
    940   1.264.4.7     skrll 	       UGETW(dev->ud_ddesc.idProduct),
    941   1.264.4.7     skrll 	       dev->ud_addr, pipe,
    942        1.92  augustss 	       ed->bEndpointAddress, ed->bmAttributes);
    943        1.98  augustss #undef DONE
    944        1.92  augustss }
    945        1.92  augustss 
    946       1.120  augustss void uhci_dump_iis(struct uhci_softc *sc);
    947        1.92  augustss void
    948       1.119  augustss uhci_dump_iis(struct uhci_softc *sc)
    949        1.92  augustss {
    950        1.92  augustss 	uhci_intr_info_t *ii;
    951        1.92  augustss 
    952        1.92  augustss 	printf("intr_info list:\n");
    953        1.92  augustss 	for (ii = LIST_FIRST(&sc->sc_intrhead); ii; ii = LIST_NEXT(ii, list))
    954        1.92  augustss 		uhci_dump_ii(ii);
    955        1.92  augustss }
    956        1.92  augustss 
    957       1.120  augustss void iidump(void);
    958       1.119  augustss void iidump(void) { uhci_dump_iis(thesc); }
    959        1.92  augustss 
    960         1.1  augustss #endif
    961         1.1  augustss 
    962         1.1  augustss /*
    963         1.1  augustss  * This routine is executed periodically and simulates interrupts
    964         1.1  augustss  * from the root controller interrupt pipe for port status change.
    965         1.1  augustss  */
    966         1.1  augustss void
    967       1.119  augustss uhci_poll_hub(void *addr)
    968         1.1  augustss {
    969  1.264.4.25     skrll 	struct usbd_xfer *xfer = addr;
    970  1.264.4.25     skrll 	struct usbd_pipe *pipe = xfer->ux_pipe;
    971       1.227    martin 	uhci_softc_t *sc;
    972         1.1  augustss 	u_char *p;
    973         1.1  augustss 
    974  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
    975         1.1  augustss 
    976   1.264.4.7     skrll 	if (__predict_false(pipe->up_dev == NULL || pipe->up_dev->ud_bus == NULL))
    977       1.228    martin 		return;	/* device has detached */
    978  1.264.4.37     skrll 	sc = UHCI_PIPE2SC(pipe);
    979       1.234    dyoung 	callout_reset(&sc->sc_poll_handle, sc->sc_ival, uhci_poll_hub, xfer);
    980        1.41  augustss 
    981   1.264.4.7     skrll 	p = xfer->ux_buf;
    982         1.1  augustss 	p[0] = 0;
    983         1.1  augustss 	if (UREAD2(sc, UHCI_PORTSC1) & (UHCI_PORTSC_CSC|UHCI_PORTSC_OCIC))
    984         1.1  augustss 		p[0] |= 1<<1;
    985         1.1  augustss 	if (UREAD2(sc, UHCI_PORTSC2) & (UHCI_PORTSC_CSC|UHCI_PORTSC_OCIC))
    986         1.1  augustss 		p[0] |= 1<<2;
    987        1.41  augustss 	if (p[0] == 0)
    988        1.41  augustss 		/* No change, try again in a while */
    989        1.41  augustss 		return;
    990        1.41  augustss 
    991   1.264.4.7     skrll 	xfer->ux_actlen = 1;
    992   1.264.4.7     skrll 	xfer->ux_status = USBD_NORMAL_COMPLETION;
    993       1.248       mrg 	mutex_enter(&sc->sc_lock);
    994        1.63  augustss 	usb_transfer_complete(xfer);
    995       1.248       mrg 	mutex_exit(&sc->sc_lock);
    996        1.41  augustss }
    997        1.41  augustss 
    998        1.41  augustss void
    999  1.264.4.25     skrll uhci_root_intr_done(struct usbd_xfer *xfer)
   1000        1.84  augustss {
   1001        1.84  augustss }
   1002        1.84  augustss 
   1003       1.123  augustss /*
   1004       1.123  augustss  * Let the last QH loop back to the high speed control transfer QH.
   1005       1.123  augustss  * This is what intel calls "bandwidth reclamation" and improves
   1006       1.123  augustss  * USB performance a lot for some devices.
   1007       1.123  augustss  * If we are already looping, just count it.
   1008       1.123  augustss  */
   1009         1.1  augustss void
   1010  1.264.4.17     skrll uhci_add_loop(uhci_softc_t *sc)
   1011  1.264.4.17     skrll {
   1012  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   1013  1.264.4.25     skrll 
   1014       1.125  augustss #ifdef UHCI_DEBUG
   1015       1.125  augustss 	if (uhcinoloop)
   1016       1.125  augustss 		return;
   1017       1.125  augustss #endif
   1018       1.123  augustss 	if (++sc->sc_loops == 1) {
   1019  1.264.4.21     skrll 		DPRINTFN(5, "add loop", 0, 0, 0, 0);
   1020       1.123  augustss 		/* Note, we don't loop back the soft pointer. */
   1021       1.152  augustss 		sc->sc_last_qh->qh.qh_hlink =
   1022       1.123  augustss 		    htole32(sc->sc_hctl_start->physaddr | UHCI_PTR_QH);
   1023       1.223    bouyer 		usb_syncmem(&sc->sc_last_qh->dma,
   1024       1.223    bouyer 		    sc->sc_last_qh->offs + offsetof(uhci_qh_t, qh_hlink),
   1025       1.223    bouyer 		    sizeof(sc->sc_last_qh->qh.qh_hlink),
   1026       1.223    bouyer 		    BUS_DMASYNC_PREWRITE);
   1027       1.123  augustss 	}
   1028       1.123  augustss }
   1029       1.123  augustss 
   1030       1.123  augustss void
   1031  1.264.4.17     skrll uhci_rem_loop(uhci_softc_t *sc)
   1032  1.264.4.17     skrll {
   1033  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   1034  1.264.4.21     skrll 
   1035       1.125  augustss #ifdef UHCI_DEBUG
   1036       1.125  augustss 	if (uhcinoloop)
   1037       1.125  augustss 		return;
   1038       1.125  augustss #endif
   1039       1.123  augustss 	if (--sc->sc_loops == 0) {
   1040  1.264.4.21     skrll 		DPRINTFN(5, "remove loop", 0, 0, 0, 0);
   1041       1.123  augustss 		sc->sc_last_qh->qh.qh_hlink = htole32(UHCI_PTR_T);
   1042       1.223    bouyer 		usb_syncmem(&sc->sc_last_qh->dma,
   1043       1.223    bouyer 		    sc->sc_last_qh->offs + offsetof(uhci_qh_t, qh_hlink),
   1044       1.223    bouyer 		    sizeof(sc->sc_last_qh->qh.qh_hlink),
   1045       1.223    bouyer 		    BUS_DMASYNC_PREWRITE);
   1046       1.123  augustss 	}
   1047       1.123  augustss }
   1048       1.123  augustss 
   1049       1.248       mrg /* Add high speed control QH, called with lock held. */
   1050       1.123  augustss void
   1051       1.123  augustss uhci_add_hs_ctrl(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
   1052         1.1  augustss {
   1053        1.42  augustss 	uhci_soft_qh_t *eqh;
   1054         1.1  augustss 
   1055  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   1056  1.264.4.21     skrll 
   1057       1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   1058       1.248       mrg 
   1059  1.264.4.21     skrll 	DPRINTFN(10, "sqh %p", sqh, 0, 0, 0);
   1060       1.123  augustss 	eqh = sc->sc_hctl_end;
   1061       1.223    bouyer 	usb_syncmem(&eqh->dma, eqh->offs + offsetof(uhci_qh_t, qh_hlink),
   1062       1.223    bouyer 	    sizeof(eqh->qh.qh_hlink),
   1063       1.223    bouyer 	    BUS_DMASYNC_POSTWRITE);
   1064        1.42  augustss 	sqh->hlink       = eqh->hlink;
   1065        1.42  augustss 	sqh->qh.qh_hlink = eqh->qh.qh_hlink;
   1066       1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1067       1.223    bouyer 	    BUS_DMASYNC_PREWRITE);
   1068        1.42  augustss 	eqh->hlink       = sqh;
   1069       1.121  augustss 	eqh->qh.qh_hlink = htole32(sqh->physaddr | UHCI_PTR_QH);
   1070       1.123  augustss 	sc->sc_hctl_end = sqh;
   1071       1.223    bouyer 	usb_syncmem(&eqh->dma, eqh->offs + offsetof(uhci_qh_t, qh_hlink),
   1072       1.223    bouyer 	    sizeof(eqh->qh.qh_hlink), BUS_DMASYNC_PREWRITE);
   1073       1.125  augustss #ifdef UHCI_CTL_LOOP
   1074       1.123  augustss 	uhci_add_loop(sc);
   1075       1.125  augustss #endif
   1076         1.1  augustss }
   1077         1.1  augustss 
   1078       1.248       mrg /* Remove high speed control QH, called with lock held. */
   1079         1.1  augustss void
   1080       1.123  augustss uhci_remove_hs_ctrl(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
   1081         1.1  augustss {
   1082         1.1  augustss 	uhci_soft_qh_t *pqh;
   1083       1.256   tsutsui 	uint32_t elink;
   1084         1.1  augustss 
   1085       1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   1086       1.248       mrg 
   1087  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   1088  1.264.4.21     skrll 	DPRINTFN(10, "sqh %p", sqh, 0, 0, 0);
   1089       1.125  augustss #ifdef UHCI_CTL_LOOP
   1090       1.123  augustss 	uhci_rem_loop(sc);
   1091       1.125  augustss #endif
   1092       1.124  augustss 	/*
   1093       1.124  augustss 	 * The T bit should be set in the elink of the QH so that the HC
   1094       1.124  augustss 	 * doesn't follow the pointer.  This condition may fail if the
   1095       1.124  augustss 	 * the transferred packet was short so that the QH still points
   1096       1.124  augustss 	 * at the last used TD.
   1097       1.124  augustss 	 * In this case we set the T bit and wait a little for the HC
   1098       1.124  augustss 	 * to stop looking at the TD.
   1099       1.223    bouyer 	 * Note that if the TD chain is large enough, the controller
   1100       1.223    bouyer 	 * may still be looking at the chain at the end of this function.
   1101       1.223    bouyer 	 * uhci_free_std_chain() will make sure the controller stops
   1102       1.223    bouyer 	 * looking at it quickly, but until then we should not change
   1103       1.223    bouyer 	 * sqh->hlink.
   1104       1.124  augustss 	 */
   1105       1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(uhci_qh_t, qh_elink),
   1106       1.223    bouyer 	    sizeof(sqh->qh.qh_elink),
   1107       1.223    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1108       1.256   tsutsui 	elink = le32toh(sqh->qh.qh_elink);
   1109       1.256   tsutsui 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(uhci_qh_t, qh_elink),
   1110       1.256   tsutsui 	    sizeof(sqh->qh.qh_elink), BUS_DMASYNC_PREREAD);
   1111       1.256   tsutsui 	if (!(elink & UHCI_PTR_T)) {
   1112       1.124  augustss 		sqh->qh.qh_elink = htole32(UHCI_PTR_T);
   1113       1.223    bouyer 		usb_syncmem(&sqh->dma,
   1114       1.223    bouyer 		    sqh->offs + offsetof(uhci_qh_t, qh_elink),
   1115       1.223    bouyer 		    sizeof(sqh->qh.qh_elink),
   1116       1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1117       1.124  augustss 		delay(UHCI_QH_REMOVE_DELAY);
   1118       1.124  augustss 	}
   1119       1.124  augustss 
   1120       1.123  augustss 	pqh = uhci_find_prev_qh(sc->sc_hctl_start, sqh);
   1121       1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(uhci_qh_t, qh_hlink),
   1122       1.223    bouyer 	    sizeof(sqh->qh.qh_hlink), BUS_DMASYNC_POSTWRITE);
   1123       1.152  augustss 	pqh->hlink = sqh->hlink;
   1124        1.42  augustss 	pqh->qh.qh_hlink = sqh->qh.qh_hlink;
   1125       1.223    bouyer 	usb_syncmem(&pqh->dma, pqh->offs + offsetof(uhci_qh_t, qh_hlink),
   1126       1.223    bouyer 	    sizeof(pqh->qh.qh_hlink),
   1127       1.223    bouyer 	    BUS_DMASYNC_PREWRITE);
   1128       1.124  augustss 	delay(UHCI_QH_REMOVE_DELAY);
   1129       1.123  augustss 	if (sc->sc_hctl_end == sqh)
   1130       1.123  augustss 		sc->sc_hctl_end = pqh;
   1131       1.123  augustss }
   1132       1.123  augustss 
   1133       1.248       mrg /* Add low speed control QH, called with lock held. */
   1134       1.123  augustss void
   1135       1.123  augustss uhci_add_ls_ctrl(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
   1136       1.123  augustss {
   1137       1.123  augustss 	uhci_soft_qh_t *eqh;
   1138       1.123  augustss 
   1139       1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   1140       1.248       mrg 
   1141  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   1142  1.264.4.21     skrll 	DPRINTFN(10, "sqh %p", sqh, 0, 0, 0);
   1143  1.264.4.21     skrll 
   1144       1.123  augustss 	eqh = sc->sc_lctl_end;
   1145       1.223    bouyer 	usb_syncmem(&eqh->dma, eqh->offs + offsetof(uhci_qh_t, qh_hlink),
   1146       1.223    bouyer 	    sizeof(eqh->qh.qh_hlink), BUS_DMASYNC_POSTWRITE);
   1147       1.152  augustss 	sqh->hlink = eqh->hlink;
   1148       1.123  augustss 	sqh->qh.qh_hlink = eqh->qh.qh_hlink;
   1149       1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1150       1.223    bouyer 	    BUS_DMASYNC_PREWRITE);
   1151       1.152  augustss 	eqh->hlink = sqh;
   1152       1.123  augustss 	eqh->qh.qh_hlink = htole32(sqh->physaddr | UHCI_PTR_QH);
   1153       1.223    bouyer 	usb_syncmem(&eqh->dma, eqh->offs + offsetof(uhci_qh_t, qh_hlink),
   1154       1.223    bouyer 	    sizeof(eqh->qh.qh_hlink), BUS_DMASYNC_PREWRITE);
   1155       1.123  augustss 	sc->sc_lctl_end = sqh;
   1156       1.123  augustss }
   1157       1.123  augustss 
   1158       1.248       mrg /* Remove low speed control QH, called with lock held. */
   1159       1.123  augustss void
   1160       1.123  augustss uhci_remove_ls_ctrl(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
   1161       1.123  augustss {
   1162       1.123  augustss 	uhci_soft_qh_t *pqh;
   1163       1.256   tsutsui 	uint32_t elink;
   1164       1.123  augustss 
   1165       1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   1166       1.248       mrg 
   1167  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   1168  1.264.4.21     skrll 	DPRINTFN(10, "sqh %p", sqh, 0, 0, 0);
   1169  1.264.4.21     skrll 
   1170       1.124  augustss 	/* See comment in uhci_remove_hs_ctrl() */
   1171       1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(uhci_qh_t, qh_elink),
   1172       1.223    bouyer 	    sizeof(sqh->qh.qh_elink),
   1173       1.223    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1174       1.256   tsutsui 	elink = le32toh(sqh->qh.qh_elink);
   1175       1.256   tsutsui 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(uhci_qh_t, qh_elink),
   1176       1.256   tsutsui 	    sizeof(sqh->qh.qh_elink), BUS_DMASYNC_PREREAD);
   1177       1.256   tsutsui 	if (!(elink & UHCI_PTR_T)) {
   1178       1.124  augustss 		sqh->qh.qh_elink = htole32(UHCI_PTR_T);
   1179       1.223    bouyer 		usb_syncmem(&sqh->dma,
   1180       1.223    bouyer 		    sqh->offs + offsetof(uhci_qh_t, qh_elink),
   1181       1.223    bouyer 		    sizeof(sqh->qh.qh_elink),
   1182       1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1183       1.124  augustss 		delay(UHCI_QH_REMOVE_DELAY);
   1184       1.124  augustss 	}
   1185       1.123  augustss 	pqh = uhci_find_prev_qh(sc->sc_lctl_start, sqh);
   1186       1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(uhci_qh_t, qh_hlink),
   1187       1.223    bouyer 	    sizeof(sqh->qh.qh_hlink), BUS_DMASYNC_POSTWRITE);
   1188       1.152  augustss 	pqh->hlink = sqh->hlink;
   1189       1.123  augustss 	pqh->qh.qh_hlink = sqh->qh.qh_hlink;
   1190       1.223    bouyer 	usb_syncmem(&pqh->dma, pqh->offs + offsetof(uhci_qh_t, qh_hlink),
   1191       1.223    bouyer 	    sizeof(pqh->qh.qh_hlink),
   1192       1.223    bouyer 	    BUS_DMASYNC_PREWRITE);
   1193       1.124  augustss 	delay(UHCI_QH_REMOVE_DELAY);
   1194       1.123  augustss 	if (sc->sc_lctl_end == sqh)
   1195       1.123  augustss 		sc->sc_lctl_end = pqh;
   1196         1.1  augustss }
   1197         1.1  augustss 
   1198       1.248       mrg /* Add bulk QH, called with lock held. */
   1199         1.1  augustss void
   1200       1.119  augustss uhci_add_bulk(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
   1201         1.1  augustss {
   1202        1.42  augustss 	uhci_soft_qh_t *eqh;
   1203         1.1  augustss 
   1204       1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   1205       1.248       mrg 
   1206  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   1207  1.264.4.21     skrll 	DPRINTFN(10, "sqh %p", sqh, 0, 0, 0);
   1208  1.264.4.21     skrll 
   1209        1.42  augustss 	eqh = sc->sc_bulk_end;
   1210       1.223    bouyer 	usb_syncmem(&eqh->dma, eqh->offs + offsetof(uhci_qh_t, qh_hlink),
   1211       1.223    bouyer 	    sizeof(eqh->qh.qh_hlink), BUS_DMASYNC_POSTWRITE);
   1212       1.152  augustss 	sqh->hlink = eqh->hlink;
   1213        1.42  augustss 	sqh->qh.qh_hlink = eqh->qh.qh_hlink;
   1214       1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1215       1.223    bouyer 	    BUS_DMASYNC_PREWRITE);
   1216       1.152  augustss 	eqh->hlink = sqh;
   1217       1.121  augustss 	eqh->qh.qh_hlink = htole32(sqh->physaddr | UHCI_PTR_QH);
   1218       1.223    bouyer 	usb_syncmem(&eqh->dma, eqh->offs + offsetof(uhci_qh_t, qh_hlink),
   1219       1.223    bouyer 	    sizeof(eqh->qh.qh_hlink), BUS_DMASYNC_PREWRITE);
   1220         1.1  augustss 	sc->sc_bulk_end = sqh;
   1221       1.123  augustss 	uhci_add_loop(sc);
   1222         1.1  augustss }
   1223         1.1  augustss 
   1224       1.248       mrg /* Remove bulk QH, called with lock held. */
   1225         1.1  augustss void
   1226       1.119  augustss uhci_remove_bulk(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
   1227         1.1  augustss {
   1228         1.1  augustss 	uhci_soft_qh_t *pqh;
   1229         1.1  augustss 
   1230       1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   1231       1.248       mrg 
   1232  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   1233  1.264.4.21     skrll 	DPRINTFN(10, "sqh %p", sqh, 0, 0, 0);
   1234  1.264.4.21     skrll 
   1235       1.123  augustss 	uhci_rem_loop(sc);
   1236       1.124  augustss 	/* See comment in uhci_remove_hs_ctrl() */
   1237       1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(uhci_qh_t, qh_elink),
   1238       1.223    bouyer 	    sizeof(sqh->qh.qh_elink),
   1239       1.223    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1240       1.124  augustss 	if (!(sqh->qh.qh_elink & htole32(UHCI_PTR_T))) {
   1241       1.124  augustss 		sqh->qh.qh_elink = htole32(UHCI_PTR_T);
   1242       1.223    bouyer 		usb_syncmem(&sqh->dma,
   1243       1.223    bouyer 		    sqh->offs + offsetof(uhci_qh_t, qh_elink),
   1244       1.223    bouyer 		    sizeof(sqh->qh.qh_elink),
   1245       1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1246       1.124  augustss 		delay(UHCI_QH_REMOVE_DELAY);
   1247       1.124  augustss 	}
   1248        1.92  augustss 	pqh = uhci_find_prev_qh(sc->sc_bulk_start, sqh);
   1249       1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(uhci_qh_t, qh_hlink),
   1250       1.223    bouyer 	    sizeof(sqh->qh.qh_hlink), BUS_DMASYNC_POSTWRITE);
   1251        1.42  augustss 	pqh->hlink       = sqh->hlink;
   1252        1.42  augustss 	pqh->qh.qh_hlink = sqh->qh.qh_hlink;
   1253       1.223    bouyer 	usb_syncmem(&pqh->dma, pqh->offs + offsetof(uhci_qh_t, qh_hlink),
   1254       1.223    bouyer 	    sizeof(pqh->qh.qh_hlink), BUS_DMASYNC_PREWRITE);
   1255       1.124  augustss 	delay(UHCI_QH_REMOVE_DELAY);
   1256         1.1  augustss 	if (sc->sc_bulk_end == sqh)
   1257         1.1  augustss 		sc->sc_bulk_end = pqh;
   1258         1.1  augustss }
   1259         1.1  augustss 
   1260       1.141  augustss Static int uhci_intr1(uhci_softc_t *);
   1261       1.141  augustss 
   1262         1.1  augustss int
   1263       1.119  augustss uhci_intr(void *arg)
   1264         1.1  augustss {
   1265        1.44  augustss 	uhci_softc_t *sc = arg;
   1266       1.248       mrg 	int ret = 0;
   1267       1.248       mrg 
   1268  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   1269  1.264.4.21     skrll 
   1270       1.248       mrg 	mutex_spin_enter(&sc->sc_intr_lock);
   1271       1.146  augustss 
   1272       1.216  drochner 	if (sc->sc_dying || !device_has_power(sc->sc_dev))
   1273       1.248       mrg 		goto done;
   1274       1.141  augustss 
   1275   1.264.4.7     skrll 	if (sc->sc_bus.ub_usepolling || UREAD2(sc, UHCI_INTR) == 0) {
   1276  1.264.4.21     skrll 		DPRINTFN(16, "ignored interrupt while polling", 0, 0, 0, 0);
   1277       1.248       mrg 		goto done;
   1278       1.141  augustss 	}
   1279       1.179   mycroft 
   1280       1.248       mrg 	ret = uhci_intr1(sc);
   1281       1.248       mrg 
   1282       1.248       mrg  done:
   1283       1.248       mrg 	mutex_spin_exit(&sc->sc_intr_lock);
   1284       1.248       mrg 	return ret;
   1285       1.141  augustss }
   1286       1.141  augustss 
   1287       1.141  augustss int
   1288       1.141  augustss uhci_intr1(uhci_softc_t *sc)
   1289       1.141  augustss {
   1290        1.44  augustss 	int status;
   1291        1.44  augustss 	int ack;
   1292         1.1  augustss 
   1293  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   1294  1.264.4.21     skrll 
   1295        1.67  augustss #ifdef UHCI_DEBUG
   1296        1.44  augustss 	if (uhcidebug > 15) {
   1297  1.264.4.27     skrll 		DPRINTF("sc %p", sc, 0, 0, 0);
   1298         1.1  augustss 		uhci_dumpregs(sc);
   1299         1.1  augustss 	}
   1300         1.1  augustss #endif
   1301       1.117  augustss 
   1302       1.248       mrg 	KASSERT(mutex_owned(&sc->sc_intr_lock));
   1303       1.248       mrg 
   1304       1.153  augustss 	status = UREAD2(sc, UHCI_STS) & UHCI_STS_ALLINTRS;
   1305       1.127     soren 	if (status == 0)	/* The interrupt was not for us. */
   1306  1.264.4.13     skrll 		return 0;
   1307       1.127     soren 
   1308       1.117  augustss 	if (sc->sc_suspend != PWR_RESUME) {
   1309       1.201  jmcneill #ifdef DIAGNOSTIC
   1310       1.117  augustss 		printf("%s: interrupt while not operating ignored\n",
   1311       1.216  drochner 		       device_xname(sc->sc_dev));
   1312       1.201  jmcneill #endif
   1313       1.134  augustss 		UWRITE2(sc, UHCI_STS, status); /* acknowledge the ints */
   1314  1.264.4.13     skrll 		return 0;
   1315       1.117  augustss 	}
   1316        1.44  augustss 
   1317        1.44  augustss 	ack = 0;
   1318        1.44  augustss 	if (status & UHCI_STS_USBINT)
   1319        1.44  augustss 		ack |= UHCI_STS_USBINT;
   1320        1.44  augustss 	if (status & UHCI_STS_USBEI)
   1321        1.44  augustss 		ack |= UHCI_STS_USBEI;
   1322         1.1  augustss 	if (status & UHCI_STS_RD) {
   1323        1.44  augustss 		ack |= UHCI_STS_RD;
   1324       1.118  augustss #ifdef UHCI_DEBUG
   1325       1.216  drochner 		printf("%s: resume detect\n", device_xname(sc->sc_dev));
   1326       1.118  augustss #endif
   1327         1.1  augustss 	}
   1328         1.1  augustss 	if (status & UHCI_STS_HSE) {
   1329        1.44  augustss 		ack |= UHCI_STS_HSE;
   1330       1.216  drochner 		printf("%s: host system error\n", device_xname(sc->sc_dev));
   1331         1.1  augustss 	}
   1332         1.1  augustss 	if (status & UHCI_STS_HCPE) {
   1333        1.44  augustss 		ack |= UHCI_STS_HCPE;
   1334       1.152  augustss 		printf("%s: host controller process error\n",
   1335       1.216  drochner 		       device_xname(sc->sc_dev));
   1336        1.44  augustss 	}
   1337       1.233   msaitoh 
   1338       1.233   msaitoh 	/* When HCHalted=1 and Run/Stop=0 , it is normal */
   1339       1.233   msaitoh 	if ((status & UHCI_STS_HCH) && (UREAD2(sc, UHCI_CMD) & UHCI_CMD_RS)) {
   1340        1.44  augustss 		/* no acknowledge needed */
   1341       1.136  augustss 		if (!sc->sc_dying) {
   1342       1.152  augustss 			printf("%s: host controller halted\n",
   1343       1.216  drochner 			    device_xname(sc->sc_dev));
   1344       1.110  augustss #ifdef UHCI_DEBUG
   1345       1.136  augustss 			uhci_dump_all(sc);
   1346       1.110  augustss #endif
   1347       1.136  augustss 		}
   1348       1.136  augustss 		sc->sc_dying = 1;
   1349         1.1  augustss 	}
   1350        1.44  augustss 
   1351       1.132  augustss 	if (!ack)
   1352  1.264.4.13     skrll 		return 0;	/* nothing to acknowledge */
   1353       1.132  augustss 	UWRITE2(sc, UHCI_STS, ack); /* acknowledge the ints */
   1354         1.1  augustss 
   1355        1.85  augustss 	usb_schedsoftintr(&sc->sc_bus);
   1356        1.85  augustss 
   1357  1.264.4.21     skrll 	DPRINTFN(15, "sc %p done", sc, 0, 0, 0);
   1358        1.85  augustss 
   1359  1.264.4.13     skrll 	return 1;
   1360        1.85  augustss }
   1361        1.85  augustss 
   1362        1.85  augustss void
   1363       1.133  augustss uhci_softintr(void *v)
   1364        1.85  augustss {
   1365       1.216  drochner 	struct usbd_bus *bus = v;
   1366  1.264.4.37     skrll 	uhci_softc_t *sc = UHCI_BUS2SC(bus);
   1367       1.178    martin 	uhci_intr_info_t *ii, *nextii;
   1368        1.85  augustss 
   1369  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   1370  1.264.4.27     skrll 	DPRINTF("sc %p", sc, 0, 0, 0);
   1371       1.248       mrg 
   1372  1.264.4.21     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
   1373        1.50  augustss 
   1374         1.1  augustss 	/*
   1375         1.1  augustss 	 * Interrupts on UHCI really suck.  When the host controller
   1376         1.1  augustss 	 * interrupts because a transfer is completed there is no
   1377         1.1  augustss 	 * way of knowing which transfer it was.  You can scan down
   1378         1.1  augustss 	 * the TDs and QHs of the previous frame to limit the search,
   1379         1.1  augustss 	 * but that assumes that the interrupt was not delayed by more
   1380         1.1  augustss 	 * than 1 ms, which may not always be true (e.g. after debug
   1381         1.1  augustss 	 * output on a slow console).
   1382         1.1  augustss 	 * We scan all interrupt descriptors to see if any have
   1383         1.1  augustss 	 * completed.
   1384         1.1  augustss 	 */
   1385       1.178    martin 	for (ii = LIST_FIRST(&sc->sc_intrhead); ii; ii = nextii) {
   1386       1.178    martin 		nextii = LIST_NEXT(ii, list);
   1387         1.1  augustss 		uhci_check_intr(sc, ii);
   1388       1.178    martin 	}
   1389         1.1  augustss 
   1390       1.153  augustss 	if (sc->sc_softwake) {
   1391       1.153  augustss 		sc->sc_softwake = 0;
   1392       1.248       mrg 		cv_broadcast(&sc->sc_softwake_cv);
   1393       1.153  augustss 	}
   1394         1.1  augustss }
   1395         1.1  augustss 
   1396         1.1  augustss /* Check for an interrupt. */
   1397         1.1  augustss void
   1398       1.205  christos uhci_check_intr(uhci_softc_t *sc, uhci_intr_info_t *ii)
   1399         1.1  augustss {
   1400         1.1  augustss 	uhci_soft_td_t *std, *lstd;
   1401   1.264.4.1     skrll 	uint32_t status;
   1402         1.1  augustss 
   1403  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   1404  1.264.4.21     skrll 	DPRINTFN(15, "ii %p", ii, 0, 0, 0);
   1405  1.264.4.31     skrll 
   1406  1.264.4.31     skrll 	KASSERT(ii != NULL);
   1407  1.264.4.31     skrll 
   1408   1.264.4.7     skrll 	if (ii->xfer->ux_status == USBD_CANCELLED ||
   1409   1.264.4.7     skrll 	    ii->xfer->ux_status == USBD_TIMEOUT) {
   1410  1.264.4.27     skrll 		DPRINTF("aborted xfer %p", ii->xfer, 0, 0, 0);
   1411       1.155  augustss 		return;
   1412       1.155  augustss 	}
   1413       1.155  augustss 
   1414        1.63  augustss 	if (ii->stdstart == NULL)
   1415         1.1  augustss 		return;
   1416         1.1  augustss 	lstd = ii->stdend;
   1417  1.264.4.31     skrll 
   1418  1.264.4.31     skrll 	KASSERT(lstd != NULL);
   1419  1.264.4.31     skrll 
   1420       1.223    bouyer 	usb_syncmem(&lstd->dma,
   1421       1.223    bouyer 	    lstd->offs + offsetof(uhci_td_t, td_status),
   1422       1.223    bouyer 	    sizeof(lstd->td.td_status),
   1423       1.223    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1424       1.256   tsutsui 	status = le32toh(lstd->td.td_status);
   1425       1.256   tsutsui 	usb_syncmem(&lstd->dma,
   1426       1.256   tsutsui 	    lstd->offs + offsetof(uhci_td_t, td_status),
   1427       1.256   tsutsui 	    sizeof(lstd->td.td_status),
   1428       1.256   tsutsui 	    BUS_DMASYNC_PREREAD);
   1429       1.258     skrll 
   1430       1.258     skrll 	/* If the last TD is not marked active we can complete */
   1431       1.258     skrll 	if (!(status & UHCI_TD_ACTIVE)) {
   1432       1.258     skrll  done:
   1433  1.264.4.21     skrll 		DPRINTFN(12, "ii=%p done", ii, 0, 0, 0);
   1434  1.264.4.21     skrll 
   1435   1.264.4.7     skrll 		callout_stop(&ii->xfer->ux_callout);
   1436       1.258     skrll 		uhci_idone(ii);
   1437       1.258     skrll 		return;
   1438       1.258     skrll 	}
   1439       1.258     skrll 
   1440       1.258     skrll 	/*
   1441       1.258     skrll 	 * If the last TD is still active we need to check whether there
   1442       1.258     skrll 	 * is an error somewhere in the middle, or whether there was a
   1443       1.258     skrll 	 * short packet (SPD and not ACTIVE).
   1444       1.258     skrll 	 */
   1445  1.264.4.21     skrll 	DPRINTFN(12, "active ii=%p", ii, 0, 0, 0);
   1446       1.258     skrll 	for (std = ii->stdstart; std != lstd; std = std->link.std) {
   1447       1.258     skrll 		usb_syncmem(&std->dma,
   1448       1.258     skrll 		    std->offs + offsetof(uhci_td_t, td_status),
   1449       1.258     skrll 		    sizeof(std->td.td_status),
   1450       1.258     skrll 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1451       1.258     skrll 		status = le32toh(std->td.td_status);
   1452       1.258     skrll 		usb_syncmem(&std->dma,
   1453       1.258     skrll 		    std->offs + offsetof(uhci_td_t, td_status),
   1454       1.258     skrll 		    sizeof(std->td.td_status), BUS_DMASYNC_PREREAD);
   1455       1.258     skrll 
   1456       1.258     skrll 		/* If there's an active TD the xfer isn't done. */
   1457       1.258     skrll 		if (status & UHCI_TD_ACTIVE) {
   1458  1.264.4.21     skrll 			DPRINTFN(12, "ii=%p std=%p still active",
   1459  1.264.4.21     skrll 			    ii, std, 0, 0);
   1460       1.258     skrll 			return;
   1461       1.258     skrll 		}
   1462       1.258     skrll 
   1463       1.258     skrll 		/* Any kind of error makes the xfer done. */
   1464       1.258     skrll 		if (status & UHCI_TD_STALLED)
   1465       1.258     skrll 			goto done;
   1466       1.258     skrll 
   1467       1.258     skrll 		/*
   1468       1.258     skrll 		 * If the data phase of a control transfer is short, we need
   1469       1.258     skrll 		 * to complete the status stage
   1470       1.258     skrll 		 */
   1471  1.264.4.25     skrll 		struct usbd_xfer *xfer = ii->xfer;
   1472   1.264.4.7     skrll 		usb_endpoint_descriptor_t *ed = xfer->ux_pipe->up_endpoint->ue_edesc;
   1473       1.258     skrll 		uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
   1474       1.258     skrll 
   1475       1.258     skrll 		if ((status & UHCI_TD_SPD) && xfertype == UE_CONTROL) {
   1476       1.258     skrll 			struct uhci_pipe *upipe =
   1477   1.264.4.7     skrll 			    (struct uhci_pipe *)xfer->ux_pipe;
   1478  1.264.4.33     skrll 			uhci_soft_qh_t *sqh = upipe->ctrl.sqh;
   1479  1.264.4.33     skrll 			uhci_soft_td_t *stat = upipe->ctrl.stat;
   1480       1.258     skrll 
   1481  1.264.4.21     skrll 			DPRINTFN(12, "ii=%p std=%p control status"
   1482  1.264.4.21     skrll 			    "phase needs completion", ii, ii->stdstart, 0, 0);
   1483       1.258     skrll 
   1484       1.258     skrll 			sqh->qh.qh_elink =
   1485       1.258     skrll 			    htole32(stat->physaddr | UHCI_PTR_TD);
   1486       1.258     skrll 			usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh),
   1487       1.258     skrll 			    BUS_DMASYNC_PREWRITE);
   1488       1.258     skrll 			break;
   1489       1.258     skrll 		}
   1490       1.258     skrll 
   1491       1.258     skrll 		/* We want short packets, and it is short: it's done */
   1492       1.258     skrll 		usb_syncmem(&std->dma,
   1493       1.258     skrll 		    std->offs + offsetof(uhci_td_t, td_token),
   1494       1.258     skrll 		    sizeof(std->td.td_token),
   1495       1.258     skrll 		    BUS_DMASYNC_POSTWRITE);
   1496       1.258     skrll 
   1497       1.258     skrll 		if ((status & UHCI_TD_SPD) &&
   1498       1.258     skrll 			UHCI_TD_GET_ACTLEN(status) <
   1499       1.258     skrll 			UHCI_TD_GET_MAXLEN(le32toh(std->td.td_token))) {
   1500       1.258     skrll 			goto done;
   1501        1.18  augustss 		}
   1502         1.1  augustss 	}
   1503         1.1  augustss }
   1504         1.1  augustss 
   1505       1.248       mrg /* Called with USB lock held. */
   1506         1.1  augustss void
   1507       1.119  augustss uhci_idone(uhci_intr_info_t *ii)
   1508         1.1  augustss {
   1509  1.264.4.25     skrll 	struct usbd_xfer *xfer = ii->xfer;
   1510  1.264.4.37     skrll 	uhci_softc_t *sc __diagused = UHCI_XFER2SC(xfer);
   1511   1.264.4.7     skrll 	struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->ux_pipe;
   1512         1.1  augustss 	uhci_soft_td_t *std;
   1513   1.264.4.1     skrll 	uint32_t status = 0, nstatus;
   1514        1.26  augustss 	int actlen;
   1515         1.1  augustss 
   1516   1.264.4.7     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
   1517       1.248       mrg 
   1518  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   1519  1.264.4.21     skrll 	DPRINTFN(12, "ii=%p", ii, 0, 0, 0);
   1520  1.264.4.21     skrll 
   1521         1.7  augustss #ifdef DIAGNOSTIC
   1522        1.92  augustss #ifdef UHCI_DEBUG
   1523  1.264.4.31     skrll 	if (ii->isdone) {
   1524  1.264.4.31     skrll 		DPRINTF("--- dump start ---", 0, 0, 0, 0);
   1525  1.264.4.31     skrll 		uhci_dump_ii(ii);
   1526  1.264.4.31     skrll 		DPRINTF("--- dump end ---", 0, 0, 0, 0);
   1527         1.7  augustss 	}
   1528         1.7  augustss #endif
   1529  1.264.4.31     skrll 	KASSERT(!ii->isdone);
   1530  1.264.4.31     skrll 	ii->isdone = true;
   1531  1.264.4.31     skrll #endif
   1532        1.48  augustss 
   1533   1.264.4.7     skrll 	if (xfer->ux_nframes != 0) {
   1534        1.48  augustss 		/* Isoc transfer, do things differently. */
   1535  1.264.4.33     skrll 		uhci_soft_td_t **stds = upipe->isoc.stds;
   1536       1.126  augustss 		int i, n, nframes, len;
   1537        1.48  augustss 
   1538  1.264.4.21     skrll 		DPRINTFN(5, "ii=%p isoc ready", ii, 0, 0, 0);
   1539        1.48  augustss 
   1540   1.264.4.7     skrll 		nframes = xfer->ux_nframes;
   1541        1.48  augustss 		actlen = 0;
   1542  1.264.4.37     skrll 		n = UHCI_XFER2UXFER(xfer)->curframe;
   1543        1.48  augustss 		for (i = 0; i < nframes; i++) {
   1544        1.48  augustss 			std = stds[n];
   1545        1.59  augustss #ifdef UHCI_DEBUG
   1546        1.48  augustss 			if (uhcidebug > 5) {
   1547  1.264.4.27     skrll 				DPRINTF("isoc TD %d", i, 0, 0, 0);
   1548        1.48  augustss 				uhci_dump_td(std);
   1549        1.48  augustss 			}
   1550        1.48  augustss #endif
   1551        1.48  augustss 			if (++n >= UHCI_VFRAMELIST_COUNT)
   1552        1.48  augustss 				n = 0;
   1553       1.223    bouyer 			usb_syncmem(&std->dma,
   1554       1.223    bouyer 			    std->offs + offsetof(uhci_td_t, td_status),
   1555       1.223    bouyer 			    sizeof(std->td.td_status),
   1556       1.223    bouyer 			    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1557        1.88   tsutsui 			status = le32toh(std->td.td_status);
   1558       1.126  augustss 			len = UHCI_TD_GET_ACTLEN(status);
   1559   1.264.4.7     skrll 			xfer->ux_frlengths[i] = len;
   1560       1.126  augustss 			actlen += len;
   1561        1.48  augustss 		}
   1562  1.264.4.33     skrll 		upipe->isoc.inuse -= nframes;
   1563   1.264.4.7     skrll 		xfer->ux_actlen = actlen;
   1564   1.264.4.7     skrll 		xfer->ux_status = USBD_NORMAL_COMPLETION;
   1565       1.140  augustss 		goto end;
   1566        1.48  augustss 	}
   1567        1.48  augustss 
   1568        1.59  augustss #ifdef UHCI_DEBUG
   1569  1.264.4.21     skrll 	DPRINTFN(10, "ii=%p, xfer=%p, pipe=%p ready",
   1570  1.264.4.21     skrll 	    ii, xfer, upipe, 0);
   1571        1.48  augustss 	if (uhcidebug > 10)
   1572        1.48  augustss 		uhci_dump_tds(ii->stdstart);
   1573        1.48  augustss #endif
   1574        1.48  augustss 
   1575        1.26  augustss 	/* The transfer is done, compute actual length and status. */
   1576        1.26  augustss 	actlen = 0;
   1577        1.63  augustss 	for (std = ii->stdstart; std != NULL; std = std->link.std) {
   1578       1.223    bouyer 		usb_syncmem(&std->dma, std->offs, sizeof(std->td),
   1579       1.223    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1580        1.88   tsutsui 		nstatus = le32toh(std->td.td_status);
   1581        1.64  augustss 		if (nstatus & UHCI_TD_ACTIVE)
   1582        1.26  augustss 			break;
   1583        1.67  augustss 
   1584        1.64  augustss 		status = nstatus;
   1585        1.88   tsutsui 		if (UHCI_TD_GET_PID(le32toh(std->td.td_token)) !=
   1586        1.88   tsutsui 			UHCI_TD_PID_SETUP)
   1587        1.26  augustss 			actlen += UHCI_TD_GET_ACTLEN(status);
   1588       1.176   mycroft 		else {
   1589       1.176   mycroft 			/*
   1590       1.176   mycroft 			 * UHCI will report CRCTO in addition to a STALL or NAK
   1591       1.176   mycroft 			 * for a SETUP transaction.  See section 3.2.2, "TD
   1592       1.176   mycroft 			 * CONTROL AND STATUS".
   1593       1.176   mycroft 			 */
   1594       1.176   mycroft 			if (status & (UHCI_TD_STALLED | UHCI_TD_NAK))
   1595       1.176   mycroft 				status &= ~UHCI_TD_CRCTO;
   1596       1.176   mycroft 		}
   1597         1.1  augustss 	}
   1598        1.38  augustss 	/* If there are left over TDs we need to update the toggle. */
   1599        1.63  augustss 	if (std != NULL)
   1600        1.88   tsutsui 		upipe->nexttoggle = UHCI_TD_GET_DT(le32toh(std->td.td_token));
   1601        1.38  augustss 
   1602         1.1  augustss 	status &= UHCI_TD_ERROR;
   1603  1.264.4.29     skrll 	DPRINTFN(10, "actlen=%d, status=0x%x", actlen, status, 0, 0);
   1604   1.264.4.7     skrll 	xfer->ux_actlen = actlen;
   1605         1.1  augustss 	if (status != 0) {
   1606       1.122        tv 
   1607  1.264.4.21     skrll 		DPRINTFN((status == UHCI_TD_STALLED) * 10,
   1608  1.264.4.21     skrll 		    "error, addr=%d, endpt=0x%02x",
   1609  1.264.4.21     skrll 		    xfer->ux_pipe->up_dev->ud_addr,
   1610  1.264.4.21     skrll 		    xfer->ux_pipe->up_endpoint->ue_edesc->bEndpointAddress,
   1611  1.264.4.21     skrll 		    0, 0);
   1612  1.264.4.21     skrll 		DPRINTFN((status == UHCI_TD_STALLED) * 10,
   1613  1.264.4.21     skrll 		    "bitstuff=%d crcto   =%d nak     =%d babble  =%d",
   1614  1.264.4.21     skrll 		    status & UHCI_TD_BITSTUFF,
   1615  1.264.4.21     skrll 		    status & UHCI_TD_CRCTO,
   1616  1.264.4.21     skrll 		    status & UHCI_TD_NAK,
   1617  1.264.4.21     skrll 		    status & UHCI_TD_BABBLE);
   1618  1.264.4.21     skrll 		DPRINTFN((status == UHCI_TD_STALLED) * 10,
   1619  1.264.4.21     skrll 		    "dbuffer =%d stalled =%d active  =%d",
   1620  1.264.4.21     skrll 		    status & UHCI_TD_DBUFFER,
   1621  1.264.4.21     skrll 		    status & UHCI_TD_STALLED,
   1622  1.264.4.21     skrll 		    status & UHCI_TD_ACTIVE,
   1623  1.264.4.21     skrll 		    0);
   1624       1.122        tv 
   1625         1.1  augustss 		if (status == UHCI_TD_STALLED)
   1626   1.264.4.7     skrll 			xfer->ux_status = USBD_STALLED;
   1627         1.1  augustss 		else
   1628   1.264.4.7     skrll 			xfer->ux_status = USBD_IOERROR; /* more info XXX */
   1629         1.1  augustss 	} else {
   1630   1.264.4.7     skrll 		xfer->ux_status = USBD_NORMAL_COMPLETION;
   1631         1.1  augustss 	}
   1632       1.140  augustss 
   1633       1.140  augustss  end:
   1634        1.63  augustss 	usb_transfer_complete(xfer);
   1635   1.264.4.7     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
   1636  1.264.4.21     skrll 	DPRINTFN(12, "ii=%p done", ii, 0, 0, 0);
   1637         1.1  augustss }
   1638         1.1  augustss 
   1639        1.13  augustss /*
   1640        1.13  augustss  * Called when a request does not complete.
   1641        1.13  augustss  */
   1642         1.1  augustss void
   1643       1.119  augustss uhci_timeout(void *addr)
   1644         1.1  augustss {
   1645         1.1  augustss 	uhci_intr_info_t *ii = addr;
   1646  1.264.4.37     skrll 	struct uhci_xfer *uxfer = UHCI_XFER2UXFER(ii->xfer);
   1647  1.264.4.37     skrll 	uhci_softc_t *sc = UHCI_XFER2SC(ii->xfer);
   1648       1.153  augustss 
   1649  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   1650  1.264.4.21     skrll 
   1651  1.264.4.27     skrll 	DPRINTF("uxfer %p", uxfer, 0, 0, 0);
   1652       1.153  augustss 
   1653       1.153  augustss 	if (sc->sc_dying) {
   1654       1.248       mrg 		mutex_enter(&sc->sc_lock);
   1655       1.153  augustss 		uhci_abort_xfer(&uxfer->xfer, USBD_TIMEOUT);
   1656       1.248       mrg 		mutex_exit(&sc->sc_lock);
   1657       1.153  augustss 		return;
   1658       1.153  augustss 	}
   1659         1.1  augustss 
   1660       1.153  augustss 	/* Execute the abort in a process context. */
   1661       1.252  jmcneill 	usb_init_task(&uxfer->abort_task, uhci_timeout_task, ii->xfer,
   1662       1.252  jmcneill 	    USB_TASKQ_MPSAFE);
   1663   1.264.4.7     skrll 	usb_add_task(uxfer->xfer.ux_pipe->up_dev, &uxfer->abort_task,
   1664       1.204     joerg 	    USB_TASKQ_HC);
   1665       1.153  augustss }
   1666        1.51  augustss 
   1667       1.153  augustss void
   1668       1.153  augustss uhci_timeout_task(void *addr)
   1669       1.153  augustss {
   1670  1.264.4.25     skrll 	struct usbd_xfer *xfer = addr;
   1671  1.264.4.37     skrll 	uhci_softc_t *sc = UHCI_XFER2SC(xfer);
   1672       1.153  augustss 
   1673  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   1674  1.264.4.21     skrll 
   1675  1.264.4.27     skrll 	DPRINTF("xfer=%p", xfer, 0, 0, 0);
   1676        1.67  augustss 
   1677       1.248       mrg 	mutex_enter(&sc->sc_lock);
   1678       1.153  augustss 	uhci_abort_xfer(xfer, USBD_TIMEOUT);
   1679       1.248       mrg 	mutex_exit(&sc->sc_lock);
   1680         1.1  augustss }
   1681         1.1  augustss 
   1682         1.1  augustss /*
   1683         1.1  augustss  * Wait here until controller claims to have an interrupt.
   1684         1.1  augustss  * Then call uhci_intr and return.  Use timeout to avoid waiting
   1685         1.1  augustss  * too long.
   1686        1.13  augustss  * Only used during boot when interrupts are not enabled yet.
   1687         1.1  augustss  */
   1688         1.1  augustss void
   1689  1.264.4.25     skrll uhci_waitintr(uhci_softc_t *sc, struct usbd_xfer *xfer)
   1690         1.1  augustss {
   1691   1.264.4.7     skrll 	int timo = xfer->ux_timeout;
   1692        1.13  augustss 	uhci_intr_info_t *ii;
   1693        1.13  augustss 
   1694       1.248       mrg 	mutex_enter(&sc->sc_lock);
   1695       1.248       mrg 
   1696  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   1697  1.264.4.21     skrll 	DPRINTFN(10, "timeout = %dms", timo, 0, 0, 0);
   1698         1.1  augustss 
   1699   1.264.4.7     skrll 	xfer->ux_status = USBD_IN_PROGRESS;
   1700        1.26  augustss 	for (; timo >= 0; timo--) {
   1701       1.248       mrg 		usb_delay_ms_locked(&sc->sc_bus, 1, &sc->sc_lock);
   1702  1.264.4.21     skrll 		DPRINTFN(20, "0x%04x",
   1703  1.264.4.21     skrll 		    UREAD2(sc, UHCI_STS), 0, 0, 0);
   1704         1.1  augustss 		if (UREAD2(sc, UHCI_STS) & UHCI_STS_USBINT) {
   1705       1.248       mrg 			mutex_spin_enter(&sc->sc_intr_lock);
   1706       1.141  augustss 			uhci_intr1(sc);
   1707       1.248       mrg 			mutex_spin_exit(&sc->sc_intr_lock);
   1708   1.264.4.7     skrll 			if (xfer->ux_status != USBD_IN_PROGRESS)
   1709       1.248       mrg 				goto done;
   1710         1.1  augustss 		}
   1711         1.1  augustss 	}
   1712        1.13  augustss 
   1713        1.13  augustss 	/* Timeout */
   1714  1.264.4.27     skrll 	DPRINTF("timeout", 0, 0, 0, 0);
   1715        1.13  augustss 	for (ii = LIST_FIRST(&sc->sc_intrhead);
   1716       1.152  augustss 	     ii != NULL && ii->xfer != xfer;
   1717        1.13  augustss 	     ii = LIST_NEXT(ii, list))
   1718        1.13  augustss 		;
   1719  1.264.4.31     skrll 
   1720  1.264.4.31     skrll 	KASSERT(ii != NULL);
   1721  1.264.4.31     skrll 
   1722        1.41  augustss 	uhci_idone(ii);
   1723       1.248       mrg 
   1724       1.248       mrg done:
   1725       1.248       mrg 	mutex_exit(&sc->sc_lock);
   1726         1.1  augustss }
   1727         1.1  augustss 
   1728         1.8  augustss void
   1729       1.119  augustss uhci_poll(struct usbd_bus *bus)
   1730         1.8  augustss {
   1731  1.264.4.37     skrll 	uhci_softc_t *sc = UHCI_BUS2SC(bus);
   1732         1.8  augustss 
   1733       1.248       mrg 	if (UREAD2(sc, UHCI_STS) & UHCI_STS_USBINT) {
   1734       1.248       mrg 		mutex_spin_enter(&sc->sc_intr_lock);
   1735       1.141  augustss 		uhci_intr1(sc);
   1736       1.248       mrg 		mutex_spin_exit(&sc->sc_intr_lock);
   1737       1.248       mrg 	}
   1738         1.8  augustss }
   1739         1.8  augustss 
   1740         1.1  augustss void
   1741       1.119  augustss uhci_reset(uhci_softc_t *sc)
   1742         1.1  augustss {
   1743         1.1  augustss 	int n;
   1744         1.1  augustss 
   1745         1.1  augustss 	UHCICMD(sc, UHCI_CMD_HCRESET);
   1746         1.1  augustss 	/* The reset bit goes low when the controller is done. */
   1747       1.152  augustss 	for (n = 0; n < UHCI_RESET_TIMEOUT &&
   1748         1.1  augustss 		    (UREAD2(sc, UHCI_CMD) & UHCI_CMD_HCRESET); n++)
   1749        1.92  augustss 		usb_delay_ms(&sc->sc_bus, 1);
   1750         1.1  augustss 	if (n >= UHCI_RESET_TIMEOUT)
   1751       1.152  augustss 		printf("%s: controller did not reset\n",
   1752       1.216  drochner 		       device_xname(sc->sc_dev));
   1753         1.1  augustss }
   1754         1.1  augustss 
   1755        1.16  augustss usbd_status
   1756       1.249  drochner uhci_run(uhci_softc_t *sc, int run, int locked)
   1757         1.1  augustss {
   1758       1.248       mrg 	int n, running;
   1759   1.264.4.1     skrll 	uint16_t cmd;
   1760         1.1  augustss 
   1761  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   1762  1.264.4.21     skrll 
   1763         1.1  augustss 	run = run != 0;
   1764       1.249  drochner 	if (!locked)
   1765       1.249  drochner 		mutex_spin_enter(&sc->sc_intr_lock);
   1766  1.264.4.21     skrll 
   1767  1.264.4.27     skrll 	DPRINTF("setting run=%d", run, 0, 0, 0);
   1768        1.71  augustss 	cmd = UREAD2(sc, UHCI_CMD);
   1769        1.71  augustss 	if (run)
   1770        1.71  augustss 		cmd |= UHCI_CMD_RS;
   1771        1.71  augustss 	else
   1772        1.71  augustss 		cmd &= ~UHCI_CMD_RS;
   1773        1.71  augustss 	UHCICMD(sc, cmd);
   1774        1.13  augustss 	for(n = 0; n < 10; n++) {
   1775         1.1  augustss 		running = !(UREAD2(sc, UHCI_STS) & UHCI_STS_HCH);
   1776         1.1  augustss 		/* return when we've entered the state we want */
   1777         1.1  augustss 		if (run == running) {
   1778       1.249  drochner 			if (!locked)
   1779       1.249  drochner 				mutex_spin_exit(&sc->sc_intr_lock);
   1780  1.264.4.27     skrll 			DPRINTF("done cmd=0x%x sts=0x%x",
   1781  1.264.4.21     skrll 			    UREAD2(sc, UHCI_CMD), UREAD2(sc, UHCI_STS), 0, 0);
   1782  1.264.4.13     skrll 			return USBD_NORMAL_COMPLETION;
   1783         1.1  augustss 		}
   1784       1.248       mrg 		usb_delay_ms_locked(&sc->sc_bus, 1, &sc->sc_intr_lock);
   1785         1.1  augustss 	}
   1786       1.249  drochner 	if (!locked)
   1787       1.249  drochner 		mutex_spin_exit(&sc->sc_intr_lock);
   1788       1.216  drochner 	printf("%s: cannot %s\n", device_xname(sc->sc_dev),
   1789        1.14  augustss 	       run ? "start" : "stop");
   1790  1.264.4.13     skrll 	return USBD_IOERROR;
   1791         1.1  augustss }
   1792         1.1  augustss 
   1793         1.1  augustss /*
   1794         1.1  augustss  * Memory management routines.
   1795         1.1  augustss  *  uhci_alloc_std allocates TDs
   1796         1.1  augustss  *  uhci_alloc_sqh allocates QHs
   1797         1.7  augustss  * These two routines do their own free list management,
   1798         1.1  augustss  * partly for speed, partly because allocating DMAable memory
   1799  1.264.4.28     skrll  * has page size granularity so much memory would be wasted if
   1800        1.16  augustss  * only one TD/QH (32 bytes) was placed in each allocated chunk.
   1801         1.1  augustss  */
   1802         1.1  augustss 
   1803         1.1  augustss uhci_soft_td_t *
   1804       1.119  augustss uhci_alloc_std(uhci_softc_t *sc)
   1805         1.1  augustss {
   1806         1.1  augustss 	uhci_soft_td_t *std;
   1807        1.63  augustss 	usbd_status err;
   1808        1.42  augustss 	int i, offs;
   1809         1.7  augustss 	usb_dma_t dma;
   1810         1.1  augustss 
   1811  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   1812  1.264.4.21     skrll 
   1813        1.63  augustss 	if (sc->sc_freetds == NULL) {
   1814  1.264.4.21     skrll 		DPRINTFN(2, "allocating chunk", 0, 0, 0, 0);
   1815        1.63  augustss 		err = usb_allocmem(&sc->sc_bus, UHCI_STD_SIZE * UHCI_STD_CHUNK,
   1816        1.63  augustss 			  UHCI_TD_ALIGN, &dma);
   1817        1.63  augustss 		if (err)
   1818  1.264.4.13     skrll 			return 0;
   1819       1.248       mrg 		for (i = 0; i < UHCI_STD_CHUNK; i++) {
   1820        1.42  augustss 			offs = i * UHCI_STD_SIZE;
   1821       1.159  augustss 			std = KERNADDR(&dma, offs);
   1822       1.160  augustss 			std->physaddr = DMAADDR(&dma, offs);
   1823       1.223    bouyer 			std->dma = dma;
   1824       1.223    bouyer 			std->offs = offs;
   1825        1.42  augustss 			std->link.std = sc->sc_freetds;
   1826         1.1  augustss 			sc->sc_freetds = std;
   1827         1.1  augustss 		}
   1828         1.1  augustss 	}
   1829         1.1  augustss 	std = sc->sc_freetds;
   1830        1.42  augustss 	sc->sc_freetds = std->link.std;
   1831        1.42  augustss 	memset(&std->td, 0, sizeof(uhci_td_t));
   1832         1.1  augustss 	return std;
   1833         1.1  augustss }
   1834         1.1  augustss 
   1835         1.1  augustss void
   1836       1.119  augustss uhci_free_std(uhci_softc_t *sc, uhci_soft_td_t *std)
   1837         1.1  augustss {
   1838         1.7  augustss #ifdef DIAGNOSTIC
   1839         1.7  augustss #define TD_IS_FREE 0x12345678
   1840        1.88   tsutsui 	if (le32toh(std->td.td_token) == TD_IS_FREE) {
   1841         1.7  augustss 		printf("uhci_free_std: freeing free TD %p\n", std);
   1842         1.7  augustss 		return;
   1843         1.7  augustss 	}
   1844        1.88   tsutsui 	std->td.td_token = htole32(TD_IS_FREE);
   1845         1.7  augustss #endif
   1846        1.42  augustss 	std->link.std = sc->sc_freetds;
   1847         1.1  augustss 	sc->sc_freetds = std;
   1848         1.1  augustss }
   1849         1.1  augustss 
   1850         1.1  augustss uhci_soft_qh_t *
   1851       1.119  augustss uhci_alloc_sqh(uhci_softc_t *sc)
   1852         1.1  augustss {
   1853         1.1  augustss 	uhci_soft_qh_t *sqh;
   1854        1.63  augustss 	usbd_status err;
   1855         1.1  augustss 	int i, offs;
   1856         1.7  augustss 	usb_dma_t dma;
   1857         1.1  augustss 
   1858  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   1859  1.264.4.21     skrll 
   1860        1.63  augustss 	if (sc->sc_freeqhs == NULL) {
   1861  1.264.4.21     skrll 		DPRINTFN(2, "allocating chunk", 0, 0, 0, 0);
   1862        1.63  augustss 		err = usb_allocmem(&sc->sc_bus, UHCI_SQH_SIZE * UHCI_SQH_CHUNK,
   1863        1.63  augustss 			  UHCI_QH_ALIGN, &dma);
   1864        1.63  augustss 		if (err)
   1865  1.264.4.13     skrll 			return 0;
   1866        1.43  augustss 		for(i = 0; i < UHCI_SQH_CHUNK; i++) {
   1867        1.42  augustss 			offs = i * UHCI_SQH_SIZE;
   1868       1.159  augustss 			sqh = KERNADDR(&dma, offs);
   1869       1.160  augustss 			sqh->physaddr = DMAADDR(&dma, offs);
   1870       1.223    bouyer 			sqh->dma = dma;
   1871       1.223    bouyer 			sqh->offs = offs;
   1872        1.42  augustss 			sqh->hlink = sc->sc_freeqhs;
   1873         1.1  augustss 			sc->sc_freeqhs = sqh;
   1874         1.1  augustss 		}
   1875         1.1  augustss 	}
   1876         1.1  augustss 	sqh = sc->sc_freeqhs;
   1877        1.42  augustss 	sc->sc_freeqhs = sqh->hlink;
   1878        1.42  augustss 	memset(&sqh->qh, 0, sizeof(uhci_qh_t));
   1879  1.264.4.13     skrll 	return sqh;
   1880         1.1  augustss }
   1881         1.1  augustss 
   1882         1.1  augustss void
   1883       1.119  augustss uhci_free_sqh(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
   1884         1.1  augustss {
   1885        1.42  augustss 	sqh->hlink = sc->sc_freeqhs;
   1886         1.1  augustss 	sc->sc_freeqhs = sqh;
   1887         1.1  augustss }
   1888         1.1  augustss 
   1889         1.1  augustss void
   1890       1.119  augustss uhci_free_std_chain(uhci_softc_t *sc, uhci_soft_td_t *std,
   1891       1.119  augustss 		    uhci_soft_td_t *stdend)
   1892         1.1  augustss {
   1893         1.1  augustss 	uhci_soft_td_t *p;
   1894       1.256   tsutsui 	uint32_t td_link;
   1895         1.1  augustss 
   1896       1.223    bouyer 	/*
   1897       1.223    bouyer 	 * to avoid race condition with the controller which may be looking
   1898       1.223    bouyer 	 * at this chain, we need to first invalidate all links, and
   1899       1.223    bouyer 	 * then wait for the controller to move to another queue
   1900       1.223    bouyer 	 */
   1901       1.223    bouyer 	for (p = std; p != stdend; p = p->link.std) {
   1902       1.223    bouyer 		usb_syncmem(&p->dma,
   1903       1.223    bouyer 		    p->offs + offsetof(uhci_td_t, td_link),
   1904       1.223    bouyer 		    sizeof(p->td.td_link),
   1905       1.223    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1906       1.256   tsutsui 		td_link = le32toh(p->td.td_link);
   1907       1.256   tsutsui 		usb_syncmem(&p->dma,
   1908       1.256   tsutsui 		    p->offs + offsetof(uhci_td_t, td_link),
   1909       1.256   tsutsui 		    sizeof(p->td.td_link),
   1910       1.256   tsutsui 		    BUS_DMASYNC_PREREAD);
   1911       1.256   tsutsui 		if ((td_link & UHCI_PTR_T) == 0) {
   1912       1.255   tsutsui 			p->td.td_link = htole32(UHCI_PTR_T);
   1913       1.223    bouyer 			usb_syncmem(&p->dma,
   1914       1.223    bouyer 			    p->offs + offsetof(uhci_td_t, td_link),
   1915       1.223    bouyer 			    sizeof(p->td.td_link),
   1916       1.223    bouyer 			    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1917       1.223    bouyer 		}
   1918       1.223    bouyer 	}
   1919       1.223    bouyer 	delay(UHCI_QH_REMOVE_DELAY);
   1920       1.223    bouyer 
   1921         1.1  augustss 	for (; std != stdend; std = p) {
   1922        1.42  augustss 		p = std->link.std;
   1923         1.1  augustss 		uhci_free_std(sc, std);
   1924         1.1  augustss 	}
   1925         1.1  augustss }
   1926         1.1  augustss 
   1927         1.1  augustss usbd_status
   1928       1.119  augustss uhci_alloc_std_chain(struct uhci_pipe *upipe, uhci_softc_t *sc, int len,
   1929   1.264.4.1     skrll 		     int rd, uint16_t flags, usb_dma_t *dma,
   1930       1.119  augustss 		     uhci_soft_td_t **sp, uhci_soft_td_t **ep)
   1931         1.1  augustss {
   1932         1.1  augustss 	uhci_soft_td_t *p, *lastp;
   1933         1.1  augustss 	uhci_physaddr_t lastlink;
   1934         1.1  augustss 	int i, ntd, l, tog, maxp;
   1935   1.264.4.1     skrll 	uint32_t status;
   1936   1.264.4.7     skrll 	int addr = upipe->pipe.up_dev->ud_addr;
   1937   1.264.4.7     skrll 	int endpt = upipe->pipe.up_endpoint->ue_edesc->bEndpointAddress;
   1938         1.1  augustss 
   1939  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   1940  1.264.4.21     skrll 
   1941  1.264.4.21     skrll 	DPRINTFN(8, "addr=%d endpt=%d len=%d speed=%d",
   1942  1.264.4.21     skrll 	    addr, UE_GET_ADDR(endpt), len, upipe->pipe.up_dev->ud_speed);
   1943       1.248       mrg 
   1944   1.264.4.7     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
   1945       1.248       mrg 
   1946   1.264.4.7     skrll 	maxp = UGETW(upipe->pipe.up_endpoint->ue_edesc->wMaxPacketSize);
   1947         1.1  augustss 	if (maxp == 0) {
   1948         1.1  augustss 		printf("uhci_alloc_std_chain: maxp=0\n");
   1949  1.264.4.13     skrll 		return USBD_INVAL;
   1950         1.1  augustss 	}
   1951         1.1  augustss 	ntd = (len + maxp - 1) / maxp;
   1952        1.73  augustss 	if ((flags & USBD_FORCE_SHORT_XFER) && len % maxp == 0)
   1953        1.73  augustss 		ntd++;
   1954  1.264.4.21     skrll 	DPRINTFN(10, "maxp=%d ntd=%d",
   1955  1.264.4.21     skrll 	    maxp, ntd, 0, 0);
   1956  1.264.4.21     skrll 
   1957        1.73  augustss 	if (ntd == 0) {
   1958  1.264.4.26     skrll 		*sp = *ep = NULL;
   1959  1.264.4.27     skrll 		DPRINTF("ntd=0", 0, 0, 0, 0);
   1960  1.264.4.13     skrll 		return USBD_NORMAL_COMPLETION;
   1961        1.73  augustss 	}
   1962        1.38  augustss 	tog = upipe->nexttoggle;
   1963         1.1  augustss 	if (ntd % 2 == 0)
   1964         1.1  augustss 		tog ^= 1;
   1965        1.32  augustss 	upipe->nexttoggle = tog ^ 1;
   1966       1.121  augustss 	lastp = NULL;
   1967         1.1  augustss 	lastlink = UHCI_PTR_T;
   1968         1.1  augustss 	ntd--;
   1969        1.33  augustss 	status = UHCI_TD_ZERO_ACTLEN(UHCI_TD_SET_ERRCNT(3) | UHCI_TD_ACTIVE);
   1970   1.264.4.7     skrll 	if (upipe->pipe.up_dev->ud_speed == USB_SPEED_LOW)
   1971        1.18  augustss 		status |= UHCI_TD_LS;
   1972        1.73  augustss 	if (flags & USBD_SHORT_XFER_OK)
   1973        1.18  augustss 		status |= UHCI_TD_SPD;
   1974       1.223    bouyer 	usb_syncmem(dma, 0, len,
   1975       1.223    bouyer 	    rd ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   1976         1.1  augustss 	for (i = ntd; i >= 0; i--) {
   1977         1.1  augustss 		p = uhci_alloc_std(sc);
   1978        1.63  augustss 		if (p == NULL) {
   1979       1.202  christos 			KASSERT(lastp != NULL);
   1980       1.149  augustss 			uhci_free_std_chain(sc, lastp, NULL);
   1981  1.264.4.13     skrll 			return USBD_NOMEM;
   1982         1.1  augustss 		}
   1983        1.42  augustss 		p->link.std = lastp;
   1984       1.121  augustss 		p->td.td_link = htole32(lastlink | UHCI_PTR_VF | UHCI_PTR_TD);
   1985         1.1  augustss 		lastp = p;
   1986         1.1  augustss 		lastlink = p->physaddr;
   1987        1.88   tsutsui 		p->td.td_status = htole32(status);
   1988         1.1  augustss 		if (i == ntd) {
   1989         1.1  augustss 			/* last TD */
   1990         1.1  augustss 			l = len % maxp;
   1991        1.73  augustss 			if (l == 0 && !(flags & USBD_FORCE_SHORT_XFER))
   1992        1.73  augustss 				l = maxp;
   1993         1.1  augustss 			*ep = p;
   1994         1.1  augustss 		} else
   1995         1.1  augustss 			l = maxp;
   1996       1.152  augustss 		p->td.td_token =
   1997        1.88   tsutsui 		    htole32(rd ? UHCI_TD_IN (l, endpt, addr, tog) :
   1998        1.88   tsutsui 				 UHCI_TD_OUT(l, endpt, addr, tog));
   1999       1.160  augustss 		p->td.td_buffer = htole32(DMAADDR(dma, i * maxp));
   2000       1.223    bouyer 		usb_syncmem(&p->dma, p->offs, sizeof(p->td),
   2001       1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2002         1.1  augustss 		tog ^= 1;
   2003         1.1  augustss 	}
   2004         1.1  augustss 	*sp = lastp;
   2005  1.264.4.21     skrll 	DPRINTFN(10, "nexttog=%d", upipe->nexttoggle,
   2006  1.264.4.21     skrll 	    0, 0, 0);
   2007  1.264.4.21     skrll 
   2008  1.264.4.13     skrll 	return USBD_NORMAL_COMPLETION;
   2009         1.1  augustss }
   2010         1.1  augustss 
   2011        1.38  augustss void
   2012  1.264.4.25     skrll uhci_device_clear_toggle(struct usbd_pipe *pipe)
   2013        1.38  augustss {
   2014        1.38  augustss 	struct uhci_pipe *upipe = (struct uhci_pipe *)pipe;
   2015        1.38  augustss 	upipe->nexttoggle = 0;
   2016        1.38  augustss }
   2017        1.38  augustss 
   2018        1.38  augustss void
   2019  1.264.4.25     skrll uhci_noop(struct usbd_pipe *pipe)
   2020        1.38  augustss {
   2021        1.38  augustss }
   2022        1.38  augustss 
   2023         1.1  augustss usbd_status
   2024  1.264.4.25     skrll uhci_device_bulk_transfer(struct usbd_xfer *xfer)
   2025         1.1  augustss {
   2026  1.264.4.37     skrll 	uhci_softc_t *sc = UHCI_XFER2SC(xfer);
   2027        1.63  augustss 	usbd_status err;
   2028        1.16  augustss 
   2029        1.52  augustss 	/* Insert last in queue. */
   2030       1.248       mrg 	mutex_enter(&sc->sc_lock);
   2031        1.63  augustss 	err = usb_insert_transfer(xfer);
   2032       1.248       mrg 	mutex_exit(&sc->sc_lock);
   2033        1.63  augustss 	if (err)
   2034  1.264.4.13     skrll 		return err;
   2035        1.52  augustss 
   2036       1.152  augustss 	/*
   2037        1.92  augustss 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   2038        1.92  augustss 	 * so start it first.
   2039        1.67  augustss 	 */
   2040  1.264.4.13     skrll 	return uhci_device_bulk_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   2041        1.16  augustss }
   2042        1.16  augustss 
   2043        1.16  augustss usbd_status
   2044  1.264.4.25     skrll uhci_device_bulk_start(struct usbd_xfer *xfer)
   2045        1.16  augustss {
   2046   1.264.4.7     skrll 	struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->ux_pipe;
   2047  1.264.4.37     skrll 	uhci_softc_t *sc = UHCI_XFER2SC(xfer);
   2048  1.264.4.37     skrll 	uhci_intr_info_t *ii = &UHCI_XFER2UXFER(xfer)->iinfo;
   2049        1.55  augustss 	uhci_soft_td_t *data, *dataend;
   2050         1.1  augustss 	uhci_soft_qh_t *sqh;
   2051        1.63  augustss 	usbd_status err;
   2052        1.45  augustss 	int len, isread, endpt;
   2053         1.1  augustss 
   2054  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   2055  1.264.4.21     skrll 	DPRINTFN(3, "xfer=%p len=%d flags=%d ii=%p",
   2056  1.264.4.21     skrll 	     xfer, xfer->ux_length, xfer->ux_flags, ii);
   2057         1.1  augustss 
   2058        1.82  augustss 	if (sc->sc_dying)
   2059  1.264.4.13     skrll 		return USBD_IOERROR;
   2060        1.82  augustss 
   2061  1.264.4.31     skrll 	KASSERT(!(xfer->ux_rqflags & URQ_REQUEST));
   2062         1.1  augustss 
   2063       1.248       mrg 	mutex_enter(&sc->sc_lock);
   2064       1.248       mrg 
   2065   1.264.4.7     skrll 	len = xfer->ux_length;
   2066   1.264.4.7     skrll 	endpt = upipe->pipe.up_endpoint->ue_edesc->bEndpointAddress;
   2067        1.45  augustss 	isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   2068  1.264.4.33     skrll 	sqh = upipe->bulk.sqh;
   2069         1.1  augustss 
   2070  1.264.4.33     skrll 	upipe->bulk.isread = isread;
   2071  1.264.4.33     skrll 	upipe->bulk.length = len;
   2072         1.1  augustss 
   2073   1.264.4.7     skrll 	err = uhci_alloc_std_chain(upipe, sc, len, isread, xfer->ux_flags,
   2074   1.264.4.7     skrll 				   &xfer->ux_dmabuf, &data, &dataend);
   2075       1.248       mrg 	if (err) {
   2076       1.248       mrg 		mutex_exit(&sc->sc_lock);
   2077  1.264.4.13     skrll 		return err;
   2078       1.248       mrg 	}
   2079        1.88   tsutsui 	dataend->td.td_status |= htole32(UHCI_TD_IOC);
   2080       1.223    bouyer 	usb_syncmem(&dataend->dma,
   2081       1.223    bouyer 	    dataend->offs + offsetof(uhci_td_t, td_status),
   2082       1.223    bouyer 	    sizeof(dataend->td.td_status),
   2083       1.223    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2084       1.223    bouyer 
   2085         1.1  augustss 
   2086        1.59  augustss #ifdef UHCI_DEBUG
   2087        1.33  augustss 	if (uhcidebug > 8) {
   2088  1.264.4.21     skrll 		DPRINTFN(8, "data(1)", 0, 0, 0, 0);
   2089        1.55  augustss 		uhci_dump_tds(data);
   2090         1.1  augustss 	}
   2091         1.1  augustss #endif
   2092         1.1  augustss 
   2093         1.1  augustss 	/* Set up interrupt info. */
   2094        1.63  augustss 	ii->xfer = xfer;
   2095        1.55  augustss 	ii->stdstart = data;
   2096        1.55  augustss 	ii->stdend = dataend;
   2097  1.264.4.31     skrll 
   2098  1.264.4.31     skrll 	KASSERT(ii->isdone);
   2099         1.7  augustss #ifdef DIAGNOSTIC
   2100  1.264.4.31     skrll 	ii->isdone = false;
   2101         1.7  augustss #endif
   2102         1.1  augustss 
   2103        1.55  augustss 	sqh->elink = data;
   2104       1.121  augustss 	sqh->qh.qh_elink = htole32(data->physaddr | UHCI_PTR_TD);
   2105       1.223    bouyer 	/* uhci_add_bulk() will do usb_syncmem(sqh) */
   2106         1.1  augustss 
   2107         1.1  augustss 	uhci_add_bulk(sc, sqh);
   2108        1.92  augustss 	uhci_add_intr_info(sc, ii);
   2109         1.1  augustss 
   2110   1.264.4.7     skrll 	if (xfer->ux_timeout && !sc->sc_bus.ub_usepolling) {
   2111   1.264.4.7     skrll 		callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
   2112        1.91  augustss 			    uhci_timeout, ii);
   2113        1.13  augustss 	}
   2114   1.264.4.7     skrll 	xfer->ux_status = USBD_IN_PROGRESS;
   2115         1.1  augustss 
   2116        1.59  augustss #ifdef UHCI_DEBUG
   2117         1.1  augustss 	if (uhcidebug > 10) {
   2118  1.264.4.21     skrll 		DPRINTFN(10, "data(2)", 0, 0, 0, 0);
   2119        1.55  augustss 		uhci_dump_tds(data);
   2120         1.1  augustss 	}
   2121         1.1  augustss #endif
   2122         1.1  augustss 
   2123   1.264.4.7     skrll 	if (sc->sc_bus.ub_usepolling)
   2124        1.63  augustss 		uhci_waitintr(sc, xfer);
   2125        1.26  augustss 
   2126       1.248       mrg 	mutex_exit(&sc->sc_lock);
   2127  1.264.4.13     skrll 	return USBD_IN_PROGRESS;
   2128         1.1  augustss }
   2129         1.1  augustss 
   2130         1.1  augustss /* Abort a device bulk request. */
   2131         1.1  augustss void
   2132  1.264.4.25     skrll uhci_device_bulk_abort(struct usbd_xfer *xfer)
   2133         1.1  augustss {
   2134  1.264.4.37     skrll 	uhci_softc_t *sc __diagused = UHCI_XFER2SC(xfer);
   2135       1.248       mrg 
   2136       1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2137       1.248       mrg 
   2138  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   2139  1.264.4.21     skrll 
   2140        1.66  augustss 	uhci_abort_xfer(xfer, USBD_CANCELLED);
   2141        1.33  augustss }
   2142        1.33  augustss 
   2143        1.92  augustss /*
   2144       1.154  augustss  * Abort a device request.
   2145       1.154  augustss  * If this routine is called at splusb() it guarantees that the request
   2146       1.154  augustss  * will be removed from the hardware scheduling and that the callback
   2147       1.154  augustss  * for it will be called with USBD_CANCELLED status.
   2148       1.154  augustss  * It's impossible to guarantee that the requested transfer will not
   2149       1.154  augustss  * have happened since the hardware runs concurrently.
   2150       1.154  augustss  * If the transaction has already happened we rely on the ordinary
   2151       1.154  augustss  * interrupt processing to process it.
   2152       1.248       mrg  * XXX This is most probably wrong.
   2153       1.248       mrg  * XXXMRG this doesn't make sense anymore.
   2154        1.92  augustss  */
   2155        1.33  augustss void
   2156  1.264.4.25     skrll uhci_abort_xfer(struct usbd_xfer *xfer, usbd_status status)
   2157        1.33  augustss {
   2158  1.264.4.37     skrll 	uhci_intr_info_t *ii = &UHCI_XFER2UXFER(xfer)->iinfo;
   2159   1.264.4.7     skrll 	struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->ux_pipe;
   2160  1.264.4.37     skrll 	uhci_softc_t *sc = UHCI_XFER2SC(xfer);
   2161        1.33  augustss 	uhci_soft_td_t *std;
   2162       1.188  augustss 	int wake;
   2163        1.65  augustss 
   2164  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   2165  1.264.4.21     skrll 	DPRINTFN(1,"xfer=%p, status=%d", xfer, status, 0, 0);
   2166        1.33  augustss 
   2167       1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2168   1.264.4.3     skrll 	ASSERT_SLEEPABLE();
   2169       1.248       mrg 
   2170       1.153  augustss 	if (sc->sc_dying) {
   2171       1.153  augustss 		/* If we're dying, just do the software part. */
   2172   1.264.4.7     skrll 		xfer->ux_status = status;	/* make software ignore it */
   2173   1.264.4.7     skrll 		callout_stop(&xfer->ux_callout);
   2174       1.153  augustss 		usb_transfer_complete(xfer);
   2175       1.194  christos 		return;
   2176        1.92  augustss 	}
   2177        1.92  augustss 
   2178       1.153  augustss 	/*
   2179       1.188  augustss 	 * If an abort is already in progress then just wait for it to
   2180       1.188  augustss 	 * complete and return.
   2181       1.188  augustss 	 */
   2182   1.264.4.7     skrll 	if (xfer->ux_hcflags & UXFER_ABORTING) {
   2183  1.264.4.21     skrll 		DPRINTFN(2, "already aborting", 0, 0, 0, 0);
   2184       1.188  augustss #ifdef DIAGNOSTIC
   2185       1.188  augustss 		if (status == USBD_TIMEOUT)
   2186       1.188  augustss 			printf("uhci_abort_xfer: TIMEOUT while aborting\n");
   2187       1.188  augustss #endif
   2188       1.188  augustss 		/* Override the status which might be USBD_TIMEOUT. */
   2189   1.264.4.7     skrll 		xfer->ux_status = status;
   2190  1.264.4.21     skrll 		DPRINTFN(2, "waiting for abort to finish", 0, 0, 0, 0);
   2191   1.264.4.7     skrll 		xfer->ux_hcflags |= UXFER_ABORTWAIT;
   2192   1.264.4.7     skrll 		while (xfer->ux_hcflags & UXFER_ABORTING)
   2193   1.264.4.7     skrll 			cv_wait(&xfer->ux_hccv, &sc->sc_lock);
   2194       1.248       mrg 		goto done;
   2195       1.188  augustss 	}
   2196   1.264.4.7     skrll 	xfer->ux_hcflags |= UXFER_ABORTING;
   2197       1.188  augustss 
   2198       1.188  augustss 	/*
   2199       1.153  augustss 	 * Step 1: Make interrupt routine and hardware ignore xfer.
   2200       1.153  augustss 	 */
   2201   1.264.4.7     skrll 	xfer->ux_status = status;	/* make software ignore it */
   2202   1.264.4.7     skrll 	callout_stop(&xfer->ux_callout);
   2203  1.264.4.27     skrll 	DPRINTF("stop ii=%p", ii, 0, 0, 0);
   2204       1.223    bouyer 	for (std = ii->stdstart; std != NULL; std = std->link.std) {
   2205       1.223    bouyer 		usb_syncmem(&std->dma,
   2206       1.223    bouyer 		    std->offs + offsetof(uhci_td_t, td_status),
   2207       1.223    bouyer 		    sizeof(std->td.td_status),
   2208       1.223    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   2209        1.92  augustss 		std->td.td_status &= htole32(~(UHCI_TD_ACTIVE | UHCI_TD_IOC));
   2210       1.223    bouyer 		usb_syncmem(&std->dma,
   2211       1.223    bouyer 		    std->offs + offsetof(uhci_td_t, td_status),
   2212       1.223    bouyer 		    sizeof(std->td.td_status),
   2213       1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2214       1.223    bouyer 	}
   2215        1.92  augustss 
   2216       1.162  augustss 	/*
   2217       1.153  augustss 	 * Step 2: Wait until we know hardware has finished any possible
   2218       1.153  augustss 	 * use of the xfer.  Also make sure the soft interrupt routine
   2219       1.153  augustss 	 * has run.
   2220       1.153  augustss 	 */
   2221       1.248       mrg 	/* Hardware finishes in 1ms */
   2222   1.264.4.7     skrll 	usb_delay_ms_locked(upipe->pipe.up_dev->ud_bus, 2, &sc->sc_lock);
   2223       1.153  augustss 	sc->sc_softwake = 1;
   2224       1.153  augustss 	usb_schedsoftintr(&sc->sc_bus);
   2225  1.264.4.27     skrll 	DPRINTF("cv_wait", 0, 0, 0, 0);
   2226       1.248       mrg 	cv_wait(&sc->sc_softwake_cv, &sc->sc_lock);
   2227       1.162  augustss 
   2228       1.153  augustss 	/*
   2229       1.153  augustss 	 * Step 3: Execute callback.
   2230       1.153  augustss 	 */
   2231  1.264.4.27     skrll 	DPRINTF("callback", 0, 0, 0, 0);
   2232       1.100  augustss #ifdef DIAGNOSTIC
   2233  1.264.4.31     skrll 	ii->isdone = true;
   2234       1.100  augustss #endif
   2235   1.264.4.7     skrll 	wake = xfer->ux_hcflags & UXFER_ABORTWAIT;
   2236   1.264.4.7     skrll 	xfer->ux_hcflags &= ~(UXFER_ABORTING | UXFER_ABORTWAIT);
   2237       1.106  augustss 	usb_transfer_complete(xfer);
   2238       1.188  augustss 	if (wake)
   2239   1.264.4.7     skrll 		cv_broadcast(&xfer->ux_hccv);
   2240       1.248       mrg done:
   2241       1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2242         1.1  augustss }
   2243         1.1  augustss 
   2244         1.1  augustss /* Close a device bulk pipe. */
   2245         1.1  augustss void
   2246  1.264.4.25     skrll uhci_device_bulk_close(struct usbd_pipe *pipe)
   2247         1.1  augustss {
   2248         1.1  augustss 	struct uhci_pipe *upipe = (struct uhci_pipe *)pipe;
   2249  1.264.4.37     skrll 	uhci_softc_t *sc = UHCI_PIPE2SC(pipe);
   2250         1.1  augustss 
   2251       1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2252       1.248       mrg 
   2253  1.264.4.33     skrll 	uhci_free_sqh(sc, upipe->bulk.sqh);
   2254       1.236  drochner 
   2255   1.264.4.7     skrll 	pipe->up_endpoint->ue_toggle = upipe->nexttoggle;
   2256         1.1  augustss }
   2257         1.1  augustss 
   2258         1.1  augustss usbd_status
   2259  1.264.4.25     skrll uhci_device_ctrl_transfer(struct usbd_xfer *xfer)
   2260         1.1  augustss {
   2261  1.264.4.37     skrll 	uhci_softc_t *sc = UHCI_XFER2SC(xfer);
   2262        1.63  augustss 	usbd_status err;
   2263        1.16  augustss 
   2264        1.52  augustss 	/* Insert last in queue. */
   2265       1.248       mrg 	mutex_enter(&sc->sc_lock);
   2266        1.63  augustss 	err = usb_insert_transfer(xfer);
   2267       1.248       mrg 	mutex_exit(&sc->sc_lock);
   2268        1.63  augustss 	if (err)
   2269  1.264.4.13     skrll 		return err;
   2270        1.52  augustss 
   2271       1.152  augustss 	/*
   2272        1.92  augustss 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   2273        1.92  augustss 	 * so start it first.
   2274        1.67  augustss 	 */
   2275  1.264.4.13     skrll 	return uhci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   2276        1.16  augustss }
   2277        1.16  augustss 
   2278        1.16  augustss usbd_status
   2279  1.264.4.25     skrll uhci_device_ctrl_start(struct usbd_xfer *xfer)
   2280        1.16  augustss {
   2281  1.264.4.37     skrll 	uhci_softc_t *sc = UHCI_XFER2SC(xfer);
   2282        1.63  augustss 	usbd_status err;
   2283         1.1  augustss 
   2284        1.82  augustss 	if (sc->sc_dying)
   2285  1.264.4.13     skrll 		return USBD_IOERROR;
   2286        1.82  augustss 
   2287  1.264.4.31     skrll 	KASSERT(xfer->ux_rqflags & URQ_REQUEST);
   2288         1.1  augustss 
   2289       1.248       mrg 	mutex_enter(&sc->sc_lock);
   2290        1.63  augustss 	err = uhci_device_request(xfer);
   2291       1.248       mrg 	mutex_exit(&sc->sc_lock);
   2292        1.63  augustss 	if (err)
   2293  1.264.4.13     skrll 		return err;
   2294         1.1  augustss 
   2295   1.264.4.7     skrll 	if (sc->sc_bus.ub_usepolling)
   2296        1.63  augustss 		uhci_waitintr(sc, xfer);
   2297  1.264.4.13     skrll 	return USBD_IN_PROGRESS;
   2298         1.1  augustss }
   2299         1.1  augustss 
   2300         1.1  augustss usbd_status
   2301  1.264.4.25     skrll uhci_device_intr_transfer(struct usbd_xfer *xfer)
   2302         1.1  augustss {
   2303  1.264.4.37     skrll 	uhci_softc_t *sc = UHCI_XFER2SC(xfer);
   2304        1.63  augustss 	usbd_status err;
   2305        1.16  augustss 
   2306        1.52  augustss 	/* Insert last in queue. */
   2307       1.248       mrg 	mutex_enter(&sc->sc_lock);
   2308        1.63  augustss 	err = usb_insert_transfer(xfer);
   2309       1.248       mrg 	mutex_exit(&sc->sc_lock);
   2310        1.63  augustss 	if (err)
   2311  1.264.4.13     skrll 		return err;
   2312        1.52  augustss 
   2313       1.152  augustss 	/*
   2314        1.92  augustss 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   2315        1.92  augustss 	 * so start it first.
   2316        1.67  augustss 	 */
   2317  1.264.4.13     skrll 	return uhci_device_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   2318        1.16  augustss }
   2319        1.16  augustss 
   2320        1.16  augustss usbd_status
   2321  1.264.4.25     skrll uhci_device_intr_start(struct usbd_xfer *xfer)
   2322        1.16  augustss {
   2323   1.264.4.7     skrll 	struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->ux_pipe;
   2324  1.264.4.37     skrll 	uhci_softc_t *sc = UHCI_XFER2SC(xfer);
   2325  1.264.4.37     skrll 	uhci_intr_info_t *ii = &UHCI_XFER2UXFER(xfer)->iinfo;
   2326        1.55  augustss 	uhci_soft_td_t *data, *dataend;
   2327         1.1  augustss 	uhci_soft_qh_t *sqh;
   2328        1.63  augustss 	usbd_status err;
   2329       1.187     skrll 	int isread, endpt;
   2330       1.248       mrg 	int i;
   2331         1.1  augustss 
   2332        1.82  augustss 	if (sc->sc_dying)
   2333  1.264.4.13     skrll 		return USBD_IOERROR;
   2334        1.82  augustss 
   2335  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   2336  1.264.4.21     skrll 
   2337  1.264.4.21     skrll 	DPRINTFN(3, "xfer=%p len=%d flags=%d",
   2338  1.264.4.21     skrll 	    xfer, xfer->ux_length, xfer->ux_flags, 0);
   2339         1.1  augustss 
   2340  1.264.4.31     skrll 	KASSERT(!(xfer->ux_rqflags & URQ_REQUEST));
   2341         1.1  augustss 
   2342       1.248       mrg 	mutex_enter(&sc->sc_lock);
   2343       1.248       mrg 
   2344   1.264.4.7     skrll 	endpt = upipe->pipe.up_endpoint->ue_edesc->bEndpointAddress;
   2345       1.187     skrll 	isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   2346       1.187     skrll 
   2347  1.264.4.33     skrll 	upipe->intr.isread = isread;
   2348       1.187     skrll 
   2349   1.264.4.7     skrll 	err = uhci_alloc_std_chain(upipe, sc, xfer->ux_length, isread,
   2350   1.264.4.7     skrll 				   xfer->ux_flags, &xfer->ux_dmabuf, &data,
   2351       1.187     skrll 				   &dataend);
   2352       1.248       mrg 	if (err) {
   2353       1.248       mrg 		mutex_exit(&sc->sc_lock);
   2354  1.264.4.13     skrll 		return err;
   2355       1.248       mrg 	}
   2356       1.248       mrg 
   2357        1.88   tsutsui 	dataend->td.td_status |= htole32(UHCI_TD_IOC);
   2358       1.223    bouyer 	usb_syncmem(&dataend->dma,
   2359       1.223    bouyer 	    dataend->offs + offsetof(uhci_td_t, td_status),
   2360       1.223    bouyer 	    sizeof(dataend->td.td_status),
   2361       1.223    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2362         1.1  augustss 
   2363  1.264.4.21     skrll 	DPRINTFN(10, "--- dump start ---", 0, 0, 0, 0);
   2364        1.59  augustss #ifdef UHCI_DEBUG
   2365         1.1  augustss 	if (uhcidebug > 10) {
   2366        1.55  augustss 		uhci_dump_tds(data);
   2367  1.264.4.33     skrll 		uhci_dump_qh(upipe->intr.qhs[0]);
   2368         1.1  augustss 	}
   2369         1.1  augustss #endif
   2370  1.264.4.21     skrll 	DPRINTFN(10, "--- dump end ---", 0, 0, 0, 0);
   2371         1.1  augustss 
   2372         1.1  augustss 	/* Set up interrupt info. */
   2373        1.63  augustss 	ii->xfer = xfer;
   2374        1.55  augustss 	ii->stdstart = data;
   2375        1.55  augustss 	ii->stdend = dataend;
   2376  1.264.4.31     skrll 	KASSERT(ii->isdone);
   2377         1.7  augustss #ifdef DIAGNOSTIC
   2378  1.264.4.31     skrll 	ii->isdone = false;
   2379         1.7  augustss #endif
   2380         1.1  augustss 
   2381  1.264.4.33     skrll 	DPRINTFN(10, "qhs[0]=%p", upipe->intr.qhs[0], 0, 0, 0);
   2382  1.264.4.33     skrll 	for (i = 0; i < upipe->intr.npoll; i++) {
   2383  1.264.4.33     skrll 		sqh = upipe->intr.qhs[i];
   2384        1.55  augustss 		sqh->elink = data;
   2385       1.121  augustss 		sqh->qh.qh_elink = htole32(data->physaddr | UHCI_PTR_TD);
   2386       1.223    bouyer 		usb_syncmem(&sqh->dma,
   2387       1.223    bouyer 		    sqh->offs + offsetof(uhci_qh_t, qh_elink),
   2388       1.223    bouyer 		    sizeof(sqh->qh.qh_elink),
   2389       1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2390         1.1  augustss 	}
   2391        1.92  augustss 	uhci_add_intr_info(sc, ii);
   2392   1.264.4.7     skrll 	xfer->ux_status = USBD_IN_PROGRESS;
   2393       1.248       mrg 	mutex_exit(&sc->sc_lock);
   2394         1.1  augustss 
   2395  1.264.4.21     skrll 	DPRINTFN(10, "--- dump start ---", 0, 0, 0, 0);
   2396        1.59  augustss #ifdef UHCI_DEBUG
   2397         1.1  augustss 	if (uhcidebug > 10) {
   2398        1.55  augustss 		uhci_dump_tds(data);
   2399  1.264.4.33     skrll 		uhci_dump_qh(upipe->intr.qhs[0]);
   2400         1.1  augustss 	}
   2401         1.1  augustss #endif
   2402  1.264.4.21     skrll 	DPRINTFN(10, "--- dump end ---", 0, 0, 0, 0);
   2403         1.1  augustss 
   2404  1.264.4.13     skrll 	return USBD_IN_PROGRESS;
   2405         1.1  augustss }
   2406         1.1  augustss 
   2407         1.1  augustss /* Abort a device control request. */
   2408         1.1  augustss void
   2409  1.264.4.25     skrll uhci_device_ctrl_abort(struct usbd_xfer *xfer)
   2410         1.1  augustss {
   2411  1.264.4.37     skrll 	uhci_softc_t *sc __diagused = UHCI_XFER2SC(xfer);
   2412       1.248       mrg 
   2413       1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2414       1.248       mrg 
   2415  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   2416        1.66  augustss 	uhci_abort_xfer(xfer, USBD_CANCELLED);
   2417         1.1  augustss }
   2418         1.1  augustss 
   2419         1.1  augustss /* Close a device control pipe. */
   2420         1.1  augustss void
   2421  1.264.4.25     skrll uhci_device_ctrl_close(struct usbd_pipe *pipe)
   2422         1.1  augustss {
   2423         1.1  augustss }
   2424         1.1  augustss 
   2425         1.1  augustss /* Abort a device interrupt request. */
   2426         1.1  augustss void
   2427  1.264.4.25     skrll uhci_device_intr_abort(struct usbd_xfer *xfer)
   2428         1.1  augustss {
   2429  1.264.4.37     skrll 	uhci_softc_t *sc __diagused = UHCI_XFER2SC(xfer);
   2430       1.248       mrg 
   2431       1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2432   1.264.4.7     skrll 	KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
   2433       1.248       mrg 
   2434  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   2435  1.264.4.27     skrll 	DPRINTF("xfer=%p", xfer, 0, 0, 0);
   2436       1.264     skrll 
   2437        1.66  augustss 	uhci_abort_xfer(xfer, USBD_CANCELLED);
   2438         1.1  augustss }
   2439         1.1  augustss 
   2440         1.1  augustss /* Close a device interrupt pipe. */
   2441         1.1  augustss void
   2442  1.264.4.25     skrll uhci_device_intr_close(struct usbd_pipe *pipe)
   2443         1.1  augustss {
   2444         1.1  augustss 	struct uhci_pipe *upipe = (struct uhci_pipe *)pipe;
   2445  1.264.4.37     skrll 	uhci_softc_t *sc = UHCI_PIPE2SC(pipe);
   2446        1.92  augustss 	int i, npoll;
   2447       1.248       mrg 
   2448       1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2449         1.1  augustss 
   2450         1.1  augustss 	/* Unlink descriptors from controller data structures. */
   2451  1.264.4.33     skrll 	npoll = upipe->intr.npoll;
   2452         1.1  augustss 	for (i = 0; i < npoll; i++)
   2453  1.264.4.33     skrll 		uhci_remove_intr(sc, upipe->intr.qhs[i]);
   2454         1.1  augustss 
   2455       1.152  augustss 	/*
   2456         1.1  augustss 	 * We now have to wait for any activity on the physical
   2457         1.1  augustss 	 * descriptors to stop.
   2458         1.1  augustss 	 */
   2459       1.248       mrg 	usb_delay_ms_locked(&sc->sc_bus, 2, &sc->sc_lock);
   2460         1.1  augustss 
   2461         1.1  augustss 	for(i = 0; i < npoll; i++)
   2462  1.264.4.33     skrll 		uhci_free_sqh(sc, upipe->intr.qhs[i]);
   2463  1.264.4.33     skrll 	kmem_free(upipe->intr.qhs, npoll * sizeof(uhci_soft_qh_t *));
   2464         1.1  augustss 
   2465         1.1  augustss 	/* XXX free other resources */
   2466         1.1  augustss }
   2467         1.1  augustss 
   2468         1.1  augustss usbd_status
   2469  1.264.4.25     skrll uhci_device_request(struct usbd_xfer *xfer)
   2470         1.1  augustss {
   2471   1.264.4.7     skrll 	struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->ux_pipe;
   2472   1.264.4.7     skrll 	usb_device_request_t *req = &xfer->ux_request;
   2473  1.264.4.25     skrll 	struct usbd_device *dev = upipe->pipe.up_dev;
   2474  1.264.4.37     skrll 	uhci_softc_t *sc = UHCI_XFER2SC(xfer);
   2475   1.264.4.7     skrll 	int addr = dev->ud_addr;
   2476   1.264.4.7     skrll 	int endpt = upipe->pipe.up_endpoint->ue_edesc->bEndpointAddress;
   2477  1.264.4.37     skrll 	uhci_intr_info_t *ii = &UHCI_XFER2UXFER(xfer)->iinfo;
   2478        1.55  augustss 	uhci_soft_td_t *setup, *data, *stat, *next, *dataend;
   2479         1.1  augustss 	uhci_soft_qh_t *sqh;
   2480         1.1  augustss 	int len;
   2481   1.264.4.1     skrll 	uint32_t ls;
   2482        1.63  augustss 	usbd_status err;
   2483         1.1  augustss 	int isread;
   2484       1.248       mrg 
   2485       1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2486         1.1  augustss 
   2487  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   2488  1.264.4.21     skrll 	DPRINTFN(3, "type=0x%02x, request=0x%02x, "
   2489  1.264.4.21     skrll 	    "wValue=0x%04x, wIndex=0x%04x",
   2490  1.264.4.21     skrll 	    req->bmRequestType, req->bRequest, UGETW(req->wValue),
   2491  1.264.4.21     skrll 	    UGETW(req->wIndex));
   2492  1.264.4.21     skrll 	DPRINTFN(3, "len=%d, addr=%d, endpt=%d",
   2493  1.264.4.21     skrll 	    UGETW(req->wLength), dev->ud_addr, endpt, 0);
   2494         1.1  augustss 
   2495   1.264.4.7     skrll 	ls = dev->ud_speed == USB_SPEED_LOW ? UHCI_TD_LS : 0;
   2496         1.1  augustss 	isread = req->bmRequestType & UT_READ;
   2497         1.1  augustss 	len = UGETW(req->wLength);
   2498         1.1  augustss 
   2499  1.264.4.33     skrll 	setup = upipe->ctrl.setup;
   2500  1.264.4.33     skrll 	stat = upipe->ctrl.stat;
   2501  1.264.4.33     skrll 	sqh = upipe->ctrl.sqh;
   2502         1.1  augustss 
   2503         1.1  augustss 	/* Set up data transaction */
   2504         1.1  augustss 	if (len != 0) {
   2505        1.38  augustss 		upipe->nexttoggle = 1;
   2506   1.264.4.7     skrll 		err = uhci_alloc_std_chain(upipe, sc, len, isread, xfer->ux_flags,
   2507   1.264.4.7     skrll 					   &xfer->ux_dmabuf, &data, &dataend);
   2508        1.63  augustss 		if (err)
   2509  1.264.4.13     skrll 			return err;
   2510        1.55  augustss 		next = data;
   2511        1.55  augustss 		dataend->link.std = stat;
   2512       1.258     skrll 		dataend->td.td_link = htole32(stat->physaddr | UHCI_PTR_TD);
   2513       1.223    bouyer 		usb_syncmem(&dataend->dma,
   2514       1.223    bouyer 		    dataend->offs + offsetof(uhci_td_t, td_link),
   2515       1.223    bouyer 		    sizeof(dataend->td.td_link),
   2516       1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2517         1.1  augustss 	} else {
   2518         1.1  augustss 		next = stat;
   2519         1.1  augustss 	}
   2520  1.264.4.33     skrll 	upipe->ctrl.length = len;
   2521         1.1  augustss 
   2522  1.264.4.35     skrll 	memcpy(KERNADDR(&upipe->ctrl.reqdma, 0), req, sizeof(*req));
   2523  1.264.4.35     skrll 	usb_syncmem(&upipe->ctrl.reqdma, 0, sizeof(*req), BUS_DMASYNC_PREWRITE);
   2524         1.1  augustss 
   2525        1.42  augustss 	setup->link.std = next;
   2526       1.258     skrll 	setup->td.td_link = htole32(next->physaddr | UHCI_PTR_TD);
   2527        1.88   tsutsui 	setup->td.td_status = htole32(UHCI_TD_SET_ERRCNT(3) | ls |
   2528        1.88   tsutsui 		UHCI_TD_ACTIVE);
   2529  1.264.4.35     skrll 	setup->td.td_token = htole32(UHCI_TD_SETUP(sizeof(*req), endpt, addr));
   2530  1.264.4.33     skrll 	setup->td.td_buffer = htole32(DMAADDR(&upipe->ctrl.reqdma, 0));
   2531       1.223    bouyer 	usb_syncmem(&setup->dma, setup->offs, sizeof(setup->td),
   2532       1.223    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2533        1.42  augustss 
   2534        1.92  augustss 	stat->link.std = NULL;
   2535        1.88   tsutsui 	stat->td.td_link = htole32(UHCI_PTR_T);
   2536       1.152  augustss 	stat->td.td_status = htole32(UHCI_TD_SET_ERRCNT(3) | ls |
   2537        1.39  augustss 		UHCI_TD_ACTIVE | UHCI_TD_IOC);
   2538       1.152  augustss 	stat->td.td_token =
   2539        1.88   tsutsui 		htole32(isread ? UHCI_TD_OUT(0, endpt, addr, 1) :
   2540   1.264.4.2     skrll 				 UHCI_TD_IN (0, endpt, addr, 1));
   2541        1.88   tsutsui 	stat->td.td_buffer = htole32(0);
   2542       1.223    bouyer 	usb_syncmem(&stat->dma, stat->offs, sizeof(stat->td),
   2543       1.223    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2544         1.1  augustss 
   2545  1.264.4.21     skrll 	DPRINTFN(10, "--- dump start ---", 0, 0, 0, 0);
   2546        1.59  augustss #ifdef UHCI_DEBUG
   2547        1.67  augustss 	if (uhcidebug > 10) {
   2548  1.264.4.21     skrll 		DPRINTFN(10, "before transfer", 0, 0, 0, 0);
   2549        1.41  augustss 		uhci_dump_tds(setup);
   2550         1.1  augustss 	}
   2551         1.1  augustss #endif
   2552  1.264.4.21     skrll 	DPRINTFN(10, "--- dump end ---", 0, 0, 0, 0);
   2553         1.1  augustss 
   2554         1.1  augustss 	/* Set up interrupt info. */
   2555        1.63  augustss 	ii->xfer = xfer;
   2556         1.1  augustss 	ii->stdstart = setup;
   2557         1.1  augustss 	ii->stdend = stat;
   2558  1.264.4.31     skrll 	KASSERT(ii->isdone);
   2559         1.7  augustss #ifdef DIAGNOSTIC
   2560  1.264.4.31     skrll 	ii->isdone = false;
   2561         1.7  augustss #endif
   2562         1.1  augustss 
   2563        1.42  augustss 	sqh->elink = setup;
   2564       1.121  augustss 	sqh->qh.qh_elink = htole32(setup->physaddr | UHCI_PTR_TD);
   2565       1.223    bouyer 	/* uhci_add_?s_ctrl() will do usb_syncmem(sqh) */
   2566         1.1  augustss 
   2567   1.264.4.7     skrll 	if (dev->ud_speed == USB_SPEED_LOW)
   2568       1.123  augustss 		uhci_add_ls_ctrl(sc, sqh);
   2569       1.123  augustss 	else
   2570       1.123  augustss 		uhci_add_hs_ctrl(sc, sqh);
   2571        1.92  augustss 	uhci_add_intr_info(sc, ii);
   2572  1.264.4.21     skrll 	DPRINTFN(12, "--- dump start ---", 0, 0, 0, 0);
   2573        1.59  augustss #ifdef UHCI_DEBUG
   2574         1.1  augustss 	if (uhcidebug > 12) {
   2575         1.1  augustss 		uhci_soft_td_t *std;
   2576         1.1  augustss 		uhci_soft_qh_t *xqh;
   2577        1.13  augustss 		uhci_soft_qh_t *sxqh;
   2578        1.13  augustss 		int maxqh = 0;
   2579         1.1  augustss 		uhci_physaddr_t link;
   2580  1.264.4.21     skrll 		DPRINTFN(12, "follow from [0]", 0, 0, 0, 0);
   2581         1.1  augustss 		for (std = sc->sc_vframes[0].htd, link = 0;
   2582       1.121  augustss 		     (link & UHCI_PTR_QH) == 0;
   2583        1.42  augustss 		     std = std->link.std) {
   2584        1.88   tsutsui 			link = le32toh(std->td.td_link);
   2585         1.1  augustss 			uhci_dump_td(std);
   2586         1.1  augustss 		}
   2587        1.67  augustss 		sxqh = (uhci_soft_qh_t *)std;
   2588        1.67  augustss 		uhci_dump_qh(sxqh);
   2589        1.67  augustss 		for (xqh = sxqh;
   2590        1.63  augustss 		     xqh != NULL;
   2591       1.152  augustss 		     xqh = (maxqh++ == 5 || xqh->hlink == sxqh ||
   2592   1.264.4.2     skrll 			xqh->hlink == xqh ? NULL : xqh->hlink)) {
   2593         1.1  augustss 			uhci_dump_qh(xqh);
   2594        1.13  augustss 		}
   2595  1.264.4.21     skrll 		DPRINTFN(12, "Enqueued QH:", 0, 0, 0, 0);
   2596         1.1  augustss 		uhci_dump_qh(sqh);
   2597        1.42  augustss 		uhci_dump_tds(sqh->elink);
   2598         1.1  augustss 	}
   2599         1.1  augustss #endif
   2600  1.264.4.21     skrll 	DPRINTFN(12, "--- dump end ---", 0, 0, 0, 0);
   2601   1.264.4.7     skrll 	if (xfer->ux_timeout && !sc->sc_bus.ub_usepolling) {
   2602   1.264.4.7     skrll 		callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
   2603        1.91  augustss 			    uhci_timeout, ii);
   2604        1.13  augustss 	}
   2605   1.264.4.7     skrll 	xfer->ux_status = USBD_IN_PROGRESS;
   2606         1.1  augustss 
   2607  1.264.4.13     skrll 	return USBD_NORMAL_COMPLETION;
   2608         1.1  augustss }
   2609         1.1  augustss 
   2610        1.16  augustss usbd_status
   2611  1.264.4.25     skrll uhci_device_isoc_transfer(struct usbd_xfer *xfer)
   2612        1.16  augustss {
   2613  1.264.4.37     skrll 	uhci_softc_t *sc = UHCI_XFER2SC(xfer);
   2614        1.63  augustss 	usbd_status err;
   2615        1.48  augustss 
   2616  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   2617  1.264.4.21     skrll 	DPRINTFN(5, "xfer=%p", xfer, 0, 0, 0);
   2618        1.48  augustss 
   2619        1.48  augustss 	/* Put it on our queue, */
   2620       1.248       mrg 	mutex_enter(&sc->sc_lock);
   2621        1.63  augustss 	err = usb_insert_transfer(xfer);
   2622       1.248       mrg 	mutex_exit(&sc->sc_lock);
   2623        1.48  augustss 
   2624        1.48  augustss 	/* bail out on error, */
   2625        1.63  augustss 	if (err && err != USBD_IN_PROGRESS)
   2626  1.264.4.13     skrll 		return err;
   2627        1.48  augustss 
   2628        1.48  augustss 	/* XXX should check inuse here */
   2629        1.48  augustss 
   2630        1.48  augustss 	/* insert into schedule, */
   2631        1.63  augustss 	uhci_device_isoc_enter(xfer);
   2632        1.48  augustss 
   2633       1.102  augustss 	/* and start if the pipe wasn't running */
   2634        1.67  augustss 	if (!err)
   2635   1.264.4.7     skrll 		uhci_device_isoc_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   2636        1.48  augustss 
   2637  1.264.4.13     skrll 	return err;
   2638        1.48  augustss }
   2639        1.48  augustss 
   2640        1.48  augustss void
   2641  1.264.4.25     skrll uhci_device_isoc_enter(struct usbd_xfer *xfer)
   2642        1.48  augustss {
   2643   1.264.4.7     skrll 	struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->ux_pipe;
   2644  1.264.4.37     skrll 	uhci_softc_t *sc = UHCI_XFER2SC(xfer);
   2645  1.264.4.33     skrll 	struct isoc *isoc = &upipe->isoc;
   2646       1.152  augustss 	uhci_soft_td_t *std;
   2647   1.264.4.1     skrll 	uint32_t buf, len, status, offs;
   2648       1.248       mrg 	int i, next, nframes;
   2649   1.264.4.7     skrll 	int rd = UE_GET_DIR(upipe->pipe.up_endpoint->ue_edesc->bEndpointAddress) == UE_DIR_IN;
   2650        1.48  augustss 
   2651  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   2652  1.264.4.21     skrll 	DPRINTFN(5, "used=%d next=%d xfer=%p nframes=%d",
   2653  1.264.4.33     skrll 	    isoc->inuse, isoc->next, xfer, xfer->ux_nframes);
   2654        1.48  augustss 
   2655        1.82  augustss 	if (sc->sc_dying)
   2656        1.82  augustss 		return;
   2657        1.82  augustss 
   2658   1.264.4.7     skrll 	if (xfer->ux_status == USBD_IN_PROGRESS) {
   2659        1.48  augustss 		/* This request has already been entered into the frame list */
   2660        1.96  augustss 		printf("uhci_device_isoc_enter: xfer=%p in frame list\n", xfer);
   2661        1.68  augustss 		/* XXX */
   2662        1.48  augustss 	}
   2663        1.48  augustss 
   2664        1.48  augustss #ifdef DIAGNOSTIC
   2665  1.264.4.33     skrll 	if (isoc->inuse >= UHCI_VFRAMELIST_COUNT)
   2666        1.48  augustss 		printf("uhci_device_isoc_enter: overflow!\n");
   2667        1.19  augustss #endif
   2668        1.16  augustss 
   2669  1.264.4.33     skrll 	next = isoc->next;
   2670        1.48  augustss 	if (next == -1) {
   2671        1.48  augustss 		/* Not in use yet, schedule it a few frames ahead. */
   2672        1.48  augustss 		next = (UREAD2(sc, UHCI_FRNUM) + 3) % UHCI_VFRAMELIST_COUNT;
   2673  1.264.4.21     skrll 		DPRINTFN(2, "start next=%d", next, 0, 0, 0);
   2674        1.48  augustss 	}
   2675        1.48  augustss 
   2676   1.264.4.7     skrll 	xfer->ux_status = USBD_IN_PROGRESS;
   2677  1.264.4.37     skrll 	UHCI_XFER2UXFER(xfer)->curframe = next;
   2678        1.48  augustss 
   2679   1.264.4.7     skrll 	buf = DMAADDR(&xfer->ux_dmabuf, 0);
   2680       1.223    bouyer 	offs = 0;
   2681        1.88   tsutsui 	status = UHCI_TD_ZERO_ACTLEN(UHCI_TD_SET_ERRCNT(0) |
   2682        1.88   tsutsui 				     UHCI_TD_ACTIVE |
   2683        1.88   tsutsui 				     UHCI_TD_IOS);
   2684   1.264.4.7     skrll 	nframes = xfer->ux_nframes;
   2685       1.248       mrg 	mutex_enter(&sc->sc_lock);
   2686        1.48  augustss 	for (i = 0; i < nframes; i++) {
   2687  1.264.4.33     skrll 		std = isoc->stds[next];
   2688        1.48  augustss 		if (++next >= UHCI_VFRAMELIST_COUNT)
   2689        1.48  augustss 			next = 0;
   2690   1.264.4.7     skrll 		len = xfer->ux_frlengths[i];
   2691        1.88   tsutsui 		std->td.td_buffer = htole32(buf);
   2692   1.264.4.7     skrll 		usb_syncmem(&xfer->ux_dmabuf, offs, len,
   2693       1.223    bouyer 		    rd ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   2694        1.48  augustss 		if (i == nframes - 1)
   2695        1.88   tsutsui 			status |= UHCI_TD_IOC;
   2696        1.88   tsutsui 		std->td.td_status = htole32(status);
   2697        1.88   tsutsui 		std->td.td_token &= htole32(~UHCI_TD_MAXLEN_MASK);
   2698        1.88   tsutsui 		std->td.td_token |= htole32(UHCI_TD_SET_MAXLEN(len));
   2699       1.223    bouyer 		usb_syncmem(&std->dma, std->offs, sizeof(std->td),
   2700       1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2701  1.264.4.21     skrll 		DPRINTFN(5, "--- dump start ---", 0, 0, 0, 0);
   2702        1.59  augustss #ifdef UHCI_DEBUG
   2703        1.48  augustss 		if (uhcidebug > 5) {
   2704  1.264.4.27     skrll 			DPRINTF("TD %d", i, 0, 0, 0);
   2705        1.48  augustss 			uhci_dump_td(std);
   2706        1.48  augustss 		}
   2707        1.48  augustss #endif
   2708  1.264.4.21     skrll 		DPRINTFN(5, "--- dump end ---", 0, 0, 0, 0);
   2709        1.48  augustss 		buf += len;
   2710       1.223    bouyer 		offs += len;
   2711        1.48  augustss 	}
   2712  1.264.4.33     skrll 	isoc->next = next;
   2713  1.264.4.33     skrll 	isoc->inuse += xfer->ux_nframes;
   2714        1.16  augustss 
   2715       1.248       mrg 	mutex_exit(&sc->sc_lock);
   2716        1.16  augustss }
   2717        1.16  augustss 
   2718        1.16  augustss usbd_status
   2719  1.264.4.25     skrll uhci_device_isoc_start(struct usbd_xfer *xfer)
   2720        1.16  augustss {
   2721   1.264.4.7     skrll 	struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->ux_pipe;
   2722  1.264.4.37     skrll 	uhci_softc_t *sc = UHCI_XFER2SC(xfer);
   2723  1.264.4.37     skrll 	uhci_intr_info_t *ii = &UHCI_XFER2UXFER(xfer)->iinfo;
   2724        1.48  augustss 	uhci_soft_td_t *end;
   2725       1.248       mrg 	int i;
   2726        1.48  augustss 
   2727  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   2728  1.264.4.21     skrll 	DPRINTFN(5, "xfer=%p", xfer, 0, 0, 0);
   2729        1.96  augustss 
   2730       1.248       mrg 	mutex_enter(&sc->sc_lock);
   2731       1.248       mrg 
   2732       1.248       mrg 	if (sc->sc_dying) {
   2733       1.248       mrg 		mutex_exit(&sc->sc_lock);
   2734  1.264.4.13     skrll 		return USBD_IOERROR;
   2735       1.248       mrg 	}
   2736        1.82  augustss 
   2737        1.48  augustss #ifdef DIAGNOSTIC
   2738   1.264.4.7     skrll 	if (xfer->ux_status != USBD_IN_PROGRESS)
   2739        1.63  augustss 		printf("uhci_device_isoc_start: not in progress %p\n", xfer);
   2740        1.48  augustss #endif
   2741        1.48  augustss 
   2742        1.48  augustss 	/* Find the last TD */
   2743  1.264.4.37     skrll 	i = UHCI_XFER2UXFER(xfer)->curframe + xfer->ux_nframes;
   2744        1.48  augustss 	if (i >= UHCI_VFRAMELIST_COUNT)
   2745        1.48  augustss 		i -= UHCI_VFRAMELIST_COUNT;
   2746  1.264.4.33     skrll 	end = upipe->isoc.stds[i];
   2747        1.48  augustss 
   2748  1.264.4.31     skrll 	KASSERT(end != NULL);
   2749        1.96  augustss 
   2750        1.48  augustss 	/* Set up interrupt info. */
   2751        1.63  augustss 	ii->xfer = xfer;
   2752        1.48  augustss 	ii->stdstart = end;
   2753        1.48  augustss 	ii->stdend = end;
   2754  1.264.4.31     skrll 
   2755  1.264.4.31     skrll 	KASSERT(ii->isdone);
   2756        1.48  augustss #ifdef DIAGNOSTIC
   2757  1.264.4.31     skrll 	ii->isdone = false;
   2758        1.48  augustss #endif
   2759        1.92  augustss 	uhci_add_intr_info(sc, ii);
   2760       1.152  augustss 
   2761       1.248       mrg 	mutex_exit(&sc->sc_lock);
   2762        1.48  augustss 
   2763  1.264.4.13     skrll 	return USBD_IN_PROGRESS;
   2764        1.16  augustss }
   2765        1.16  augustss 
   2766        1.16  augustss void
   2767  1.264.4.25     skrll uhci_device_isoc_abort(struct usbd_xfer *xfer)
   2768        1.16  augustss {
   2769  1.264.4.37     skrll 	uhci_softc_t *sc __diagused = UHCI_XFER2SC(xfer);
   2770   1.264.4.7     skrll 	struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->ux_pipe;
   2771  1.264.4.33     skrll 	uhci_soft_td_t **stds = upipe->isoc.stds;
   2772        1.48  augustss 	uhci_soft_td_t *std;
   2773       1.248       mrg 	int i, n, nframes, maxlen, len;
   2774        1.92  augustss 
   2775       1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2776        1.92  augustss 
   2777        1.92  augustss 	/* Transfer is already done. */
   2778   1.264.4.7     skrll 	if (xfer->ux_status != USBD_NOT_STARTED &&
   2779   1.264.4.7     skrll 	    xfer->ux_status != USBD_IN_PROGRESS) {
   2780        1.92  augustss 		return;
   2781        1.92  augustss 	}
   2782        1.48  augustss 
   2783        1.92  augustss 	/* Give xfer the requested abort code. */
   2784   1.264.4.7     skrll 	xfer->ux_status = USBD_CANCELLED;
   2785        1.48  augustss 
   2786        1.48  augustss 	/* make hardware ignore it, */
   2787   1.264.4.7     skrll 	nframes = xfer->ux_nframes;
   2788  1.264.4.37     skrll 	n = UHCI_XFER2UXFER(xfer)->curframe;
   2789        1.92  augustss 	maxlen = 0;
   2790        1.48  augustss 	for (i = 0; i < nframes; i++) {
   2791        1.48  augustss 		std = stds[n];
   2792       1.223    bouyer 		usb_syncmem(&std->dma,
   2793       1.223    bouyer 		    std->offs + offsetof(uhci_td_t, td_status),
   2794       1.223    bouyer 		    sizeof(std->td.td_status),
   2795       1.223    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   2796        1.88   tsutsui 		std->td.td_status &= htole32(~(UHCI_TD_ACTIVE | UHCI_TD_IOC));
   2797       1.223    bouyer 		usb_syncmem(&std->dma,
   2798       1.223    bouyer 		    std->offs + offsetof(uhci_td_t, td_status),
   2799       1.223    bouyer 		    sizeof(std->td.td_status),
   2800       1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2801       1.223    bouyer 		usb_syncmem(&std->dma,
   2802       1.223    bouyer 		    std->offs + offsetof(uhci_td_t, td_token),
   2803       1.223    bouyer 		    sizeof(std->td.td_token),
   2804       1.223    bouyer 		    BUS_DMASYNC_POSTWRITE);
   2805       1.130   tsutsui 		len = UHCI_TD_GET_MAXLEN(le32toh(std->td.td_token));
   2806        1.92  augustss 		if (len > maxlen)
   2807        1.92  augustss 			maxlen = len;
   2808        1.48  augustss 		if (++n >= UHCI_VFRAMELIST_COUNT)
   2809        1.48  augustss 			n = 0;
   2810        1.48  augustss 	}
   2811        1.48  augustss 
   2812        1.92  augustss 	/* and wait until we are sure the hardware has finished. */
   2813        1.92  augustss 	delay(maxlen);
   2814        1.92  augustss 
   2815        1.96  augustss #ifdef DIAGNOSTIC
   2816  1.264.4.37     skrll 	UHCI_XFER2UXFER(xfer)->iinfo.isdone = true;
   2817        1.96  augustss #endif
   2818        1.92  augustss 	/* Run callback and remove from interrupt list. */
   2819        1.92  augustss 	usb_transfer_complete(xfer);
   2820        1.48  augustss 
   2821       1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2822        1.16  augustss }
   2823        1.16  augustss 
   2824        1.16  augustss void
   2825  1.264.4.25     skrll uhci_device_isoc_close(struct usbd_pipe *pipe)
   2826        1.16  augustss {
   2827        1.16  augustss 	struct uhci_pipe *upipe = (struct uhci_pipe *)pipe;
   2828  1.264.4.37     skrll 	uhci_softc_t *sc = UHCI_PIPE2SC(pipe);
   2829        1.48  augustss 	uhci_soft_td_t *std, *vstd;
   2830  1.264.4.33     skrll 	struct isoc *isoc;
   2831       1.248       mrg 	int i;
   2832       1.248       mrg 
   2833       1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   2834        1.16  augustss 
   2835        1.16  augustss 	/*
   2836        1.16  augustss 	 * Make sure all TDs are marked as inactive.
   2837        1.16  augustss 	 * Wait for completion.
   2838        1.16  augustss 	 * Unschedule.
   2839        1.16  augustss 	 * Deallocate.
   2840        1.16  augustss 	 */
   2841  1.264.4.33     skrll 	isoc = &upipe->isoc;
   2842        1.16  augustss 
   2843       1.223    bouyer 	for (i = 0; i < UHCI_VFRAMELIST_COUNT; i++) {
   2844  1.264.4.33     skrll 		std = isoc->stds[i];
   2845       1.223    bouyer 		usb_syncmem(&std->dma,
   2846       1.223    bouyer 		    std->offs + offsetof(uhci_td_t, td_status),
   2847       1.223    bouyer 		    sizeof(std->td.td_status),
   2848       1.223    bouyer 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   2849       1.223    bouyer 		std->td.td_status &= htole32(~UHCI_TD_ACTIVE);
   2850       1.223    bouyer 		usb_syncmem(&std->dma,
   2851       1.223    bouyer 		    std->offs + offsetof(uhci_td_t, td_status),
   2852       1.223    bouyer 		    sizeof(std->td.td_status),
   2853       1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2854       1.223    bouyer 	}
   2855       1.248       mrg 	/* wait for completion */
   2856       1.248       mrg 	usb_delay_ms_locked(&sc->sc_bus, 2, &sc->sc_lock);
   2857        1.16  augustss 
   2858        1.16  augustss 	for (i = 0; i < UHCI_VFRAMELIST_COUNT; i++) {
   2859  1.264.4.33     skrll 		std = isoc->stds[i];
   2860        1.48  augustss 		for (vstd = sc->sc_vframes[i].htd;
   2861        1.67  augustss 		     vstd != NULL && vstd->link.std != std;
   2862        1.42  augustss 		     vstd = vstd->link.std)
   2863        1.16  augustss 			;
   2864        1.67  augustss 		if (vstd == NULL) {
   2865        1.16  augustss 			/*panic*/
   2866        1.16  augustss 			printf("uhci_device_isoc_close: %p not found\n", std);
   2867       1.248       mrg 			mutex_exit(&sc->sc_lock);
   2868        1.16  augustss 			return;
   2869        1.16  augustss 		}
   2870        1.42  augustss 		vstd->link = std->link;
   2871       1.223    bouyer 		usb_syncmem(&std->dma,
   2872       1.223    bouyer 		    std->offs + offsetof(uhci_td_t, td_link),
   2873       1.223    bouyer 		    sizeof(std->td.td_link),
   2874       1.223    bouyer 		    BUS_DMASYNC_POSTWRITE);
   2875        1.42  augustss 		vstd->td.td_link = std->td.td_link;
   2876       1.223    bouyer 		usb_syncmem(&vstd->dma,
   2877       1.223    bouyer 		    vstd->offs + offsetof(uhci_td_t, td_link),
   2878       1.223    bouyer 		    sizeof(vstd->td.td_link),
   2879       1.223    bouyer 		    BUS_DMASYNC_PREWRITE);
   2880        1.16  augustss 		uhci_free_std(sc, std);
   2881        1.16  augustss 	}
   2882        1.16  augustss 
   2883  1.264.4.35     skrll 	kmem_free(isoc->stds, UHCI_VFRAMELIST_COUNT * sizeof(uhci_soft_td_t *));
   2884        1.16  augustss }
   2885        1.16  augustss 
   2886        1.16  augustss usbd_status
   2887  1.264.4.25     skrll uhci_setup_isoc(struct usbd_pipe *pipe)
   2888        1.16  augustss {
   2889        1.16  augustss 	struct uhci_pipe *upipe = (struct uhci_pipe *)pipe;
   2890  1.264.4.37     skrll 	uhci_softc_t *sc = UHCI_PIPE2SC(pipe);
   2891   1.264.4.7     skrll 	int addr = upipe->pipe.up_dev->ud_addr;
   2892   1.264.4.7     skrll 	int endpt = upipe->pipe.up_endpoint->ue_edesc->bEndpointAddress;
   2893        1.45  augustss 	int rd = UE_GET_DIR(endpt) == UE_DIR_IN;
   2894        1.48  augustss 	uhci_soft_td_t *std, *vstd;
   2895   1.264.4.1     skrll 	uint32_t token;
   2896  1.264.4.33     skrll 	struct isoc *isoc;
   2897       1.248       mrg 	int i;
   2898        1.16  augustss 
   2899  1.264.4.33     skrll 	isoc = &upipe->isoc;
   2900  1.264.4.33     skrll 	isoc->stds = kmem_alloc(UHCI_VFRAMELIST_COUNT *
   2901  1.264.4.35     skrll 				 sizeof(uhci_soft_td_t *),
   2902       1.248       mrg 			       KM_SLEEP);
   2903  1.264.4.33     skrll 	if (isoc->stds == NULL)
   2904       1.248       mrg 		return USBD_NOMEM;
   2905        1.16  augustss 
   2906        1.88   tsutsui 	token = rd ? UHCI_TD_IN (0, endpt, addr, 0) :
   2907        1.88   tsutsui 		     UHCI_TD_OUT(0, endpt, addr, 0);
   2908        1.16  augustss 
   2909       1.248       mrg 	mutex_enter(&sc->sc_lock);
   2910       1.248       mrg 
   2911        1.48  augustss 	/* Allocate the TDs and mark as inactive; */
   2912        1.16  augustss 	for (i = 0; i < UHCI_VFRAMELIST_COUNT; i++) {
   2913        1.48  augustss 		std = uhci_alloc_std(sc);
   2914        1.48  augustss 		if (std == 0)
   2915        1.48  augustss 			goto bad;
   2916        1.88   tsutsui 		std->td.td_status = htole32(UHCI_TD_IOS); /* iso, inactive */
   2917        1.88   tsutsui 		std->td.td_token = htole32(token);
   2918       1.223    bouyer 		usb_syncmem(&std->dma, std->offs, sizeof(std->td),
   2919       1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2920  1.264.4.33     skrll 		isoc->stds[i] = std;
   2921        1.16  augustss 	}
   2922        1.16  augustss 
   2923        1.48  augustss 	/* Insert TDs into schedule. */
   2924        1.16  augustss 	for (i = 0; i < UHCI_VFRAMELIST_COUNT; i++) {
   2925  1.264.4.33     skrll 		std = isoc->stds[i];
   2926        1.48  augustss 		vstd = sc->sc_vframes[i].htd;
   2927       1.223    bouyer 		usb_syncmem(&vstd->dma,
   2928       1.223    bouyer 		    vstd->offs + offsetof(uhci_td_t, td_link),
   2929       1.223    bouyer 		    sizeof(vstd->td.td_link),
   2930       1.223    bouyer 		    BUS_DMASYNC_POSTWRITE);
   2931        1.42  augustss 		std->link = vstd->link;
   2932        1.42  augustss 		std->td.td_link = vstd->td.td_link;
   2933       1.223    bouyer 		usb_syncmem(&std->dma,
   2934       1.223    bouyer 		    std->offs + offsetof(uhci_td_t, td_link),
   2935       1.223    bouyer 		    sizeof(std->td.td_link),
   2936       1.223    bouyer 		    BUS_DMASYNC_PREWRITE);
   2937        1.42  augustss 		vstd->link.std = std;
   2938       1.121  augustss 		vstd->td.td_link = htole32(std->physaddr | UHCI_PTR_TD);
   2939       1.223    bouyer 		usb_syncmem(&vstd->dma,
   2940       1.223    bouyer 		    vstd->offs + offsetof(uhci_td_t, td_link),
   2941       1.223    bouyer 		    sizeof(vstd->td.td_link),
   2942       1.223    bouyer 		    BUS_DMASYNC_PREWRITE);
   2943        1.16  augustss 	}
   2944       1.248       mrg 	mutex_exit(&sc->sc_lock);
   2945        1.16  augustss 
   2946  1.264.4.33     skrll 	isoc->next = -1;
   2947  1.264.4.33     skrll 	isoc->inuse = 0;
   2948        1.48  augustss 
   2949  1.264.4.13     skrll 	return USBD_NORMAL_COMPLETION;
   2950        1.16  augustss 
   2951        1.48  augustss  bad:
   2952        1.16  augustss 	while (--i >= 0)
   2953  1.264.4.33     skrll 		uhci_free_std(sc, isoc->stds[i]);
   2954       1.248       mrg 	mutex_exit(&sc->sc_lock);
   2955  1.264.4.35     skrll 	kmem_free(isoc->stds, UHCI_VFRAMELIST_COUNT * sizeof(uhci_soft_td_t *));
   2956  1.264.4.13     skrll 	return USBD_NOMEM;
   2957        1.16  augustss }
   2958        1.16  augustss 
   2959        1.16  augustss void
   2960  1.264.4.25     skrll uhci_device_isoc_done(struct usbd_xfer *xfer)
   2961        1.16  augustss {
   2962  1.264.4.37     skrll 	uhci_intr_info_t *ii = &UHCI_XFER2UXFER(xfer)->iinfo;
   2963   1.264.4.7     skrll 	struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->ux_pipe;
   2964       1.223    bouyer 	int i, offs;
   2965   1.264.4.7     skrll 	int rd = UE_GET_DIR(upipe->pipe.up_endpoint->ue_edesc->bEndpointAddress) == UE_DIR_IN;
   2966       1.223    bouyer 
   2967        1.48  augustss 
   2968  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   2969  1.264.4.21     skrll 	DPRINTFN(4, "length=%d, ux_state=0x%08x",
   2970  1.264.4.21     skrll 	    xfer->ux_actlen, xfer->ux_state, 0, 0);
   2971        1.93  augustss 
   2972        1.96  augustss 	if (ii->xfer != xfer)
   2973        1.96  augustss 		/* Not on interrupt list, ignore it. */
   2974       1.170  augustss 		return;
   2975       1.170  augustss 
   2976       1.170  augustss 	if (!uhci_active_intr_info(ii))
   2977        1.96  augustss 		return;
   2978        1.96  augustss 
   2979        1.93  augustss #ifdef DIAGNOSTIC
   2980   1.264.4.2     skrll 	if (ii->stdend == NULL) {
   2981   1.264.4.2     skrll 		printf("uhci_device_isoc_done: xfer=%p stdend==NULL\n", xfer);
   2982        1.93  augustss #ifdef UHCI_DEBUG
   2983        1.93  augustss 		uhci_dump_ii(ii);
   2984        1.93  augustss #endif
   2985        1.93  augustss 		return;
   2986        1.93  augustss 	}
   2987        1.93  augustss #endif
   2988        1.48  augustss 
   2989        1.48  augustss 	/* Turn off the interrupt since it is active even if the TD is not. */
   2990       1.223    bouyer 	usb_syncmem(&ii->stdend->dma,
   2991       1.223    bouyer 	    ii->stdend->offs + offsetof(uhci_td_t, td_status),
   2992       1.223    bouyer 	    sizeof(ii->stdend->td.td_status),
   2993       1.223    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   2994        1.88   tsutsui 	ii->stdend->td.td_status &= htole32(~UHCI_TD_IOC);
   2995       1.223    bouyer 	usb_syncmem(&ii->stdend->dma,
   2996       1.223    bouyer 	    ii->stdend->offs + offsetof(uhci_td_t, td_status),
   2997       1.223    bouyer 	    sizeof(ii->stdend->td.td_status),
   2998       1.223    bouyer 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   2999        1.48  augustss 
   3000        1.92  augustss 	uhci_del_intr_info(ii);	/* remove from active list */
   3001       1.223    bouyer 
   3002       1.223    bouyer 	offs = 0;
   3003   1.264.4.7     skrll 	for (i = 0; i < xfer->ux_nframes; i++) {
   3004   1.264.4.7     skrll 		usb_syncmem(&xfer->ux_dmabuf, offs, xfer->ux_frlengths[i],
   3005       1.223    bouyer 		    rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3006   1.264.4.7     skrll 		offs += xfer->ux_frlengths[i];
   3007       1.223    bouyer 	}
   3008        1.16  augustss }
   3009        1.16  augustss 
   3010         1.1  augustss void
   3011  1.264.4.25     skrll uhci_device_intr_done(struct usbd_xfer *xfer)
   3012         1.1  augustss {
   3013  1.264.4.37     skrll 	uhci_intr_info_t *ii = &UHCI_XFER2UXFER(xfer)->iinfo;
   3014         1.1  augustss 	uhci_softc_t *sc = ii->sc;
   3015   1.264.4.7     skrll 	struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->ux_pipe;
   3016         1.1  augustss 	uhci_soft_qh_t *sqh;
   3017       1.223    bouyer 	int i, npoll, isread;
   3018         1.1  augustss 
   3019  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   3020  1.264.4.21     skrll 	DPRINTFN(5, "length=%d", xfer->ux_actlen, 0, 0, 0);
   3021         1.1  augustss 
   3022   1.264.4.7     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
   3023       1.248       mrg 
   3024  1.264.4.33     skrll 	npoll = upipe->intr.npoll;
   3025         1.1  augustss 	for(i = 0; i < npoll; i++) {
   3026  1.264.4.33     skrll 		sqh = upipe->intr.qhs[i];
   3027       1.121  augustss 		sqh->elink = NULL;
   3028        1.88   tsutsui 		sqh->qh.qh_elink = htole32(UHCI_PTR_T);
   3029       1.223    bouyer 		usb_syncmem(&sqh->dma,
   3030       1.223    bouyer 		    sqh->offs + offsetof(uhci_qh_t, qh_elink),
   3031       1.223    bouyer 		    sizeof(sqh->qh.qh_elink),
   3032       1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3033         1.1  augustss 	}
   3034       1.149  augustss 	uhci_free_std_chain(sc, ii->stdstart, NULL);
   3035         1.1  augustss 
   3036   1.264.4.7     skrll 	isread = UE_GET_DIR(upipe->pipe.up_endpoint->ue_edesc->bEndpointAddress) == UE_DIR_IN;
   3037   1.264.4.7     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   3038       1.223    bouyer 	    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3039       1.223    bouyer 
   3040         1.1  augustss 	/* XXX Wasteful. */
   3041   1.264.4.7     skrll 	if (xfer->ux_pipe->up_repeat) {
   3042        1.55  augustss 		uhci_soft_td_t *data, *dataend;
   3043         1.1  augustss 
   3044  1.264.4.21     skrll 		DPRINTFN(5, "re-queueing", 0, 0, 0, 0);
   3045        1.92  augustss 
   3046         1.1  augustss 		/* This alloc cannot fail since we freed the chain above. */
   3047   1.264.4.7     skrll 		uhci_alloc_std_chain(upipe, sc, xfer->ux_length,
   3048  1.264.4.33     skrll 				     upipe->intr.isread, xfer->ux_flags,
   3049   1.264.4.7     skrll 				     &xfer->ux_dmabuf, &data, &dataend);
   3050        1.88   tsutsui 		dataend->td.td_status |= htole32(UHCI_TD_IOC);
   3051       1.223    bouyer 		usb_syncmem(&dataend->dma,
   3052       1.223    bouyer 		    dataend->offs + offsetof(uhci_td_t, td_status),
   3053       1.223    bouyer 		    sizeof(dataend->td.td_status),
   3054       1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3055         1.1  augustss 
   3056  1.264.4.21     skrll 		DPRINTFN(10, "--- dump start ---", 0, 0, 0, 0);
   3057        1.59  augustss #ifdef UHCI_DEBUG
   3058         1.1  augustss 		if (uhcidebug > 10) {
   3059        1.55  augustss 			uhci_dump_tds(data);
   3060  1.264.4.33     skrll 			uhci_dump_qh(upipe->intr.qhs[0]);
   3061         1.1  augustss 		}
   3062         1.1  augustss #endif
   3063  1.264.4.21     skrll 		DPRINTFN(10, "--- dump end ---", 0, 0, 0, 0);
   3064         1.1  augustss 
   3065        1.55  augustss 		ii->stdstart = data;
   3066        1.55  augustss 		ii->stdend = dataend;
   3067  1.264.4.31     skrll 		KASSERT(ii->isdone);
   3068         1.7  augustss #ifdef DIAGNOSTIC
   3069  1.264.4.31     skrll 		ii->isdone = false;
   3070         1.7  augustss #endif
   3071         1.1  augustss 		for (i = 0; i < npoll; i++) {
   3072  1.264.4.33     skrll 			sqh = upipe->intr.qhs[i];
   3073        1.55  augustss 			sqh->elink = data;
   3074       1.121  augustss 			sqh->qh.qh_elink = htole32(data->physaddr | UHCI_PTR_TD);
   3075       1.223    bouyer 			usb_syncmem(&sqh->dma,
   3076       1.223    bouyer 			    sqh->offs + offsetof(uhci_qh_t, qh_elink),
   3077       1.223    bouyer 			    sizeof(sqh->qh.qh_elink),
   3078       1.223    bouyer 			    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3079         1.1  augustss 		}
   3080   1.264.4.7     skrll 		xfer->ux_status = USBD_IN_PROGRESS;
   3081        1.92  augustss 		/* The ii is already on the examined list, just leave it. */
   3082         1.1  augustss 	} else {
   3083  1.264.4.21     skrll 		DPRINTFN(5, "removing", 0, 0, 0, 0);
   3084       1.169  augustss 		if (uhci_active_intr_info(ii))
   3085       1.169  augustss 			uhci_del_intr_info(ii);
   3086         1.1  augustss 	}
   3087         1.1  augustss }
   3088         1.1  augustss 
   3089         1.1  augustss /* Deallocate request data structures */
   3090         1.1  augustss void
   3091  1.264.4.25     skrll uhci_device_ctrl_done(struct usbd_xfer *xfer)
   3092         1.1  augustss {
   3093  1.264.4.37     skrll 	uhci_intr_info_t *ii = &UHCI_XFER2UXFER(xfer)->iinfo;
   3094         1.1  augustss 	uhci_softc_t *sc = ii->sc;
   3095   1.264.4.7     skrll 	struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->ux_pipe;
   3096   1.264.4.7     skrll 	int len = UGETW(xfer->ux_request.wLength);
   3097   1.264.4.7     skrll 	int isread = (xfer->ux_request.bmRequestType & UT_READ);
   3098         1.1  augustss 
   3099   1.264.4.7     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
   3100       1.248       mrg 
   3101  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   3102  1.264.4.31     skrll 
   3103  1.264.4.32     skrll 	KASSERT(xfer->ux_rqflags & URQ_REQUEST);
   3104         1.1  augustss 
   3105       1.169  augustss 	if (!uhci_active_intr_info(ii))
   3106       1.169  augustss 		return;
   3107       1.169  augustss 
   3108        1.92  augustss 	uhci_del_intr_info(ii);	/* remove from active list */
   3109         1.1  augustss 
   3110   1.264.4.7     skrll 	if (upipe->pipe.up_dev->ud_speed == USB_SPEED_LOW)
   3111  1.264.4.33     skrll 		uhci_remove_ls_ctrl(sc, upipe->ctrl.sqh);
   3112       1.123  augustss 	else
   3113  1.264.4.33     skrll 		uhci_remove_hs_ctrl(sc, upipe->ctrl.sqh);
   3114         1.1  augustss 
   3115  1.264.4.33     skrll 	if (upipe->ctrl.length != 0)
   3116        1.42  augustss 		uhci_free_std_chain(sc, ii->stdstart->link.std, ii->stdend);
   3117        1.49  augustss 
   3118       1.223    bouyer 	if (len) {
   3119   1.264.4.7     skrll 		usb_syncmem(&xfer->ux_dmabuf, 0, len,
   3120       1.223    bouyer 		    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3121       1.223    bouyer 	}
   3122  1.264.4.33     skrll 	usb_syncmem(&upipe->ctrl.reqdma, 0,
   3123       1.223    bouyer 	    sizeof(usb_device_request_t),  BUS_DMASYNC_POSTWRITE);
   3124       1.223    bouyer 
   3125  1.264.4.27     skrll 	DPRINTF("length=%d", xfer->ux_actlen, 0, 0, 0);
   3126         1.1  augustss }
   3127         1.1  augustss 
   3128         1.1  augustss /* Deallocate request data structures */
   3129         1.1  augustss void
   3130  1.264.4.25     skrll uhci_device_bulk_done(struct usbd_xfer *xfer)
   3131         1.1  augustss {
   3132  1.264.4.37     skrll 	uhci_intr_info_t *ii = &UHCI_XFER2UXFER(xfer)->iinfo;
   3133         1.1  augustss 	uhci_softc_t *sc = ii->sc;
   3134   1.264.4.7     skrll 	struct uhci_pipe *upipe = (struct uhci_pipe *)xfer->ux_pipe;
   3135       1.169  augustss 
   3136  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   3137  1.264.4.21     skrll 	DPRINTFN(5, "xfer=%p ii=%p sc=%p upipe=%p", xfer, ii, sc,
   3138  1.264.4.21     skrll 	    upipe);
   3139       1.169  augustss 
   3140       1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3141       1.248       mrg 
   3142       1.169  augustss 	if (!uhci_active_intr_info(ii))
   3143       1.169  augustss 		return;
   3144         1.1  augustss 
   3145        1.92  augustss 	uhci_del_intr_info(ii);	/* remove from active list */
   3146         1.1  augustss 
   3147  1.264.4.33     skrll 	uhci_remove_bulk(sc, upipe->bulk.sqh);
   3148        1.32  augustss 
   3149       1.149  augustss 	uhci_free_std_chain(sc, ii->stdstart, NULL);
   3150        1.32  augustss 
   3151  1.264.4.21     skrll 	DPRINTFN(5, "length=%d", xfer->ux_actlen, 0, 0, 0);
   3152         1.1  augustss }
   3153         1.1  augustss 
   3154         1.1  augustss /* Add interrupt QH, called with vflock. */
   3155         1.1  augustss void
   3156       1.119  augustss uhci_add_intr(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
   3157         1.1  augustss {
   3158        1.92  augustss 	struct uhci_vframe *vf = &sc->sc_vframes[sqh->pos];
   3159        1.42  augustss 	uhci_soft_qh_t *eqh;
   3160         1.1  augustss 
   3161  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   3162  1.264.4.21     skrll 	DPRINTFN(4, "n=%d sqh=%p", sqh->pos, sqh, 0, 0);
   3163        1.92  augustss 
   3164        1.42  augustss 	eqh = vf->eqh;
   3165       1.223    bouyer 	usb_syncmem(&eqh->dma, eqh->offs + offsetof(uhci_qh_t, qh_hlink),
   3166       1.223    bouyer 	    sizeof(eqh->qh.qh_hlink),
   3167       1.223    bouyer 	    BUS_DMASYNC_POSTWRITE);
   3168        1.42  augustss 	sqh->hlink       = eqh->hlink;
   3169        1.42  augustss 	sqh->qh.qh_hlink = eqh->qh.qh_hlink;
   3170       1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(uhci_qh_t, qh_hlink),
   3171       1.223    bouyer 	    sizeof(sqh->qh.qh_hlink),
   3172       1.223    bouyer 	    BUS_DMASYNC_PREWRITE);
   3173        1.42  augustss 	eqh->hlink       = sqh;
   3174       1.121  augustss 	eqh->qh.qh_hlink = htole32(sqh->physaddr | UHCI_PTR_QH);
   3175       1.223    bouyer 	usb_syncmem(&eqh->dma, eqh->offs + offsetof(uhci_qh_t, qh_hlink),
   3176       1.223    bouyer 	    sizeof(eqh->qh.qh_hlink),
   3177       1.223    bouyer 	    BUS_DMASYNC_PREWRITE);
   3178         1.1  augustss 	vf->eqh = sqh;
   3179         1.1  augustss 	vf->bandwidth++;
   3180         1.1  augustss }
   3181         1.1  augustss 
   3182       1.119  augustss /* Remove interrupt QH. */
   3183         1.1  augustss void
   3184       1.119  augustss uhci_remove_intr(uhci_softc_t *sc, uhci_soft_qh_t *sqh)
   3185         1.1  augustss {
   3186        1.92  augustss 	struct uhci_vframe *vf = &sc->sc_vframes[sqh->pos];
   3187         1.1  augustss 	uhci_soft_qh_t *pqh;
   3188         1.1  augustss 
   3189  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   3190  1.264.4.21     skrll 	DPRINTFN(4, "n=%d sqh=%p", sqh->pos, sqh, 0, 0);
   3191         1.1  augustss 
   3192       1.124  augustss 	/* See comment in uhci_remove_ctrl() */
   3193       1.223    bouyer 
   3194       1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(uhci_qh_t, qh_elink),
   3195       1.223    bouyer 	    sizeof(sqh->qh.qh_elink),
   3196       1.223    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3197       1.124  augustss 	if (!(sqh->qh.qh_elink & htole32(UHCI_PTR_T))) {
   3198       1.124  augustss 		sqh->qh.qh_elink = htole32(UHCI_PTR_T);
   3199       1.223    bouyer 		usb_syncmem(&sqh->dma,
   3200       1.223    bouyer 		    sqh->offs + offsetof(uhci_qh_t, qh_elink),
   3201       1.223    bouyer 		    sizeof(sqh->qh.qh_elink),
   3202       1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3203       1.124  augustss 		delay(UHCI_QH_REMOVE_DELAY);
   3204       1.124  augustss 	}
   3205       1.124  augustss 
   3206        1.92  augustss 	pqh = uhci_find_prev_qh(vf->hqh, sqh);
   3207       1.223    bouyer 	usb_syncmem(&sqh->dma, sqh->offs + offsetof(uhci_qh_t, qh_hlink),
   3208       1.223    bouyer 	    sizeof(sqh->qh.qh_hlink),
   3209       1.223    bouyer 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   3210        1.42  augustss 	pqh->hlink       = sqh->hlink;
   3211        1.42  augustss 	pqh->qh.qh_hlink = sqh->qh.qh_hlink;
   3212       1.223    bouyer 	usb_syncmem(&pqh->dma, pqh->offs + offsetof(uhci_qh_t, qh_hlink),
   3213       1.223    bouyer 	    sizeof(pqh->qh.qh_hlink),
   3214       1.223    bouyer 	    BUS_DMASYNC_PREWRITE);
   3215       1.124  augustss 	delay(UHCI_QH_REMOVE_DELAY);
   3216         1.1  augustss 	if (vf->eqh == sqh)
   3217         1.1  augustss 		vf->eqh = pqh;
   3218         1.1  augustss 	vf->bandwidth--;
   3219         1.1  augustss }
   3220         1.1  augustss 
   3221         1.1  augustss usbd_status
   3222       1.119  augustss uhci_device_setintr(uhci_softc_t *sc, struct uhci_pipe *upipe, int ival)
   3223         1.1  augustss {
   3224         1.1  augustss 	uhci_soft_qh_t *sqh;
   3225       1.248       mrg 	int i, npoll;
   3226         1.1  augustss 	u_int bestbw, bw, bestoffs, offs;
   3227         1.1  augustss 
   3228  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   3229  1.264.4.21     skrll 	DPRINTFN(2, "pipe=%p", upipe, 0, 0, 0);
   3230         1.1  augustss 	if (ival == 0) {
   3231       1.173      gson 		printf("uhci_device_setintr: 0 interval\n");
   3232  1.264.4.13     skrll 		return USBD_INVAL;
   3233         1.1  augustss 	}
   3234         1.1  augustss 
   3235         1.1  augustss 	if (ival > UHCI_VFRAMELIST_COUNT)
   3236         1.1  augustss 		ival = UHCI_VFRAMELIST_COUNT;
   3237         1.1  augustss 	npoll = (UHCI_VFRAMELIST_COUNT + ival - 1) / ival;
   3238  1.264.4.27     skrll 	DPRINTF("ival=%d npoll=%d", ival, npoll, 0, 0);
   3239         1.1  augustss 
   3240  1.264.4.33     skrll 	upipe->intr.npoll = npoll;
   3241  1.264.4.33     skrll 	upipe->intr.qhs =
   3242       1.248       mrg 		kmem_alloc(npoll * sizeof(uhci_soft_qh_t *), KM_SLEEP);
   3243  1.264.4.33     skrll 	if (upipe->intr.qhs == NULL)
   3244       1.248       mrg 		return USBD_NOMEM;
   3245         1.1  augustss 
   3246       1.152  augustss 	/*
   3247         1.1  augustss 	 * Figure out which offset in the schedule that has most
   3248         1.1  augustss 	 * bandwidth left over.
   3249         1.1  augustss 	 */
   3250         1.1  augustss #define MOD(i) ((i) & (UHCI_VFRAMELIST_COUNT-1))
   3251         1.1  augustss 	for (bestoffs = offs = 0, bestbw = ~0; offs < ival; offs++) {
   3252         1.1  augustss 		for (bw = i = 0; i < npoll; i++)
   3253         1.1  augustss 			bw += sc->sc_vframes[MOD(i * ival + offs)].bandwidth;
   3254         1.1  augustss 		if (bw < bestbw) {
   3255         1.1  augustss 			bestbw = bw;
   3256         1.1  augustss 			bestoffs = offs;
   3257         1.1  augustss 		}
   3258         1.1  augustss 	}
   3259  1.264.4.27     skrll 	DPRINTF("bw=%d offs=%d", bestbw, bestoffs, 0, 0);
   3260       1.248       mrg 	mutex_enter(&sc->sc_lock);
   3261         1.1  augustss 	for(i = 0; i < npoll; i++) {
   3262  1.264.4.33     skrll 		upipe->intr.qhs[i] = sqh = uhci_alloc_sqh(sc);
   3263       1.121  augustss 		sqh->elink = NULL;
   3264        1.88   tsutsui 		sqh->qh.qh_elink = htole32(UHCI_PTR_T);
   3265       1.223    bouyer 		usb_syncmem(&sqh->dma,
   3266       1.223    bouyer 		    sqh->offs + offsetof(uhci_qh_t, qh_elink),
   3267       1.223    bouyer 		    sizeof(sqh->qh.qh_elink),
   3268       1.223    bouyer 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   3269         1.1  augustss 		sqh->pos = MOD(i * ival + bestoffs);
   3270         1.1  augustss 	}
   3271         1.1  augustss #undef MOD
   3272         1.1  augustss 
   3273         1.1  augustss 	/* Enter QHs into the controller data structures. */
   3274         1.1  augustss 	for(i = 0; i < npoll; i++)
   3275  1.264.4.33     skrll 		uhci_add_intr(sc, upipe->intr.qhs[i]);
   3276       1.248       mrg 	mutex_exit(&sc->sc_lock);
   3277         1.1  augustss 
   3278  1.264.4.21     skrll 	DPRINTFN(5, "returns %p", upipe, 0, 0, 0);
   3279  1.264.4.21     skrll 
   3280  1.264.4.13     skrll 	return USBD_NORMAL_COMPLETION;
   3281         1.1  augustss }
   3282         1.1  augustss 
   3283         1.1  augustss /* Open a new pipe. */
   3284         1.1  augustss usbd_status
   3285  1.264.4.25     skrll uhci_open(struct usbd_pipe *pipe)
   3286         1.1  augustss {
   3287  1.264.4.37     skrll 	uhci_softc_t *sc = UHCI_PIPE2SC(pipe);
   3288  1.264.4.12     skrll 	struct usbd_bus *bus = pipe->up_dev->ud_bus;
   3289         1.1  augustss 	struct uhci_pipe *upipe = (struct uhci_pipe *)pipe;
   3290   1.264.4.7     skrll 	usb_endpoint_descriptor_t *ed = pipe->up_endpoint->ue_edesc;
   3291       1.248       mrg 	usbd_status err = USBD_NOMEM;
   3292        1.79  augustss 	int ival;
   3293         1.1  augustss 
   3294  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   3295  1.264.4.27     skrll 	DPRINTF("pipe=%p, addr=%d, endpt=%d (%d)",
   3296  1.264.4.21     skrll 	    pipe, pipe->up_dev->ud_addr, ed->bEndpointAddress, bus->ub_rhaddr);
   3297        1.92  augustss 
   3298       1.248       mrg 	if (sc->sc_dying)
   3299       1.248       mrg 		return USBD_IOERROR;
   3300       1.248       mrg 
   3301        1.92  augustss 	upipe->aborting = 0;
   3302       1.236  drochner 	/* toggle state needed for bulk endpoints */
   3303   1.264.4.7     skrll 	upipe->nexttoggle = pipe->up_endpoint->ue_toggle;
   3304        1.92  augustss 
   3305  1.264.4.12     skrll 	if (pipe->up_dev->ud_addr == bus->ub_rhaddr) {
   3306         1.1  augustss 		switch (ed->bEndpointAddress) {
   3307         1.1  augustss 		case USB_CONTROL_ENDPOINT:
   3308  1.264.4.12     skrll 			pipe->up_methods = &roothub_ctrl_methods;
   3309         1.1  augustss 			break;
   3310  1.264.4.12     skrll 		case UE_DIR_IN | USBROOTHUB_INTR_ENDPT:
   3311   1.264.4.7     skrll 			pipe->up_methods = &uhci_root_intr_methods;
   3312         1.1  augustss 			break;
   3313         1.1  augustss 		default:
   3314  1.264.4.13     skrll 			return USBD_INVAL;
   3315         1.1  augustss 		}
   3316         1.1  augustss 	} else {
   3317         1.1  augustss 		switch (ed->bmAttributes & UE_XFERTYPE) {
   3318         1.1  augustss 		case UE_CONTROL:
   3319   1.264.4.7     skrll 			pipe->up_methods = &uhci_device_ctrl_methods;
   3320  1.264.4.33     skrll 			upipe->ctrl.sqh = uhci_alloc_sqh(sc);
   3321  1.264.4.33     skrll 			if (upipe->ctrl.sqh == NULL)
   3322         1.5  augustss 				goto bad;
   3323  1.264.4.33     skrll 			upipe->ctrl.setup = uhci_alloc_std(sc);
   3324  1.264.4.33     skrll 			if (upipe->ctrl.setup == NULL) {
   3325  1.264.4.33     skrll 				uhci_free_sqh(sc, upipe->ctrl.sqh);
   3326         1.5  augustss 				goto bad;
   3327         1.5  augustss 			}
   3328  1.264.4.33     skrll 			upipe->ctrl.stat = uhci_alloc_std(sc);
   3329  1.264.4.33     skrll 			if (upipe->ctrl.stat == NULL) {
   3330  1.264.4.33     skrll 				uhci_free_sqh(sc, upipe->ctrl.sqh);
   3331  1.264.4.33     skrll 				uhci_free_std(sc, upipe->ctrl.setup);
   3332         1.5  augustss 				goto bad;
   3333         1.5  augustss 			}
   3334       1.152  augustss 			err = usb_allocmem(&sc->sc_bus,
   3335       1.152  augustss 				  sizeof(usb_device_request_t),
   3336  1.264.4.33     skrll 				  0, &upipe->ctrl.reqdma);
   3337        1.63  augustss 			if (err) {
   3338  1.264.4.33     skrll 				uhci_free_sqh(sc, upipe->ctrl.sqh);
   3339  1.264.4.33     skrll 				uhci_free_std(sc, upipe->ctrl.setup);
   3340  1.264.4.33     skrll 				uhci_free_std(sc, upipe->ctrl.stat);
   3341         1.5  augustss 				goto bad;
   3342         1.5  augustss 			}
   3343         1.1  augustss 			break;
   3344         1.1  augustss 		case UE_INTERRUPT:
   3345   1.264.4.7     skrll 			pipe->up_methods = &uhci_device_intr_methods;
   3346   1.264.4.7     skrll 			ival = pipe->up_interval;
   3347        1.79  augustss 			if (ival == USBD_DEFAULT_INTERVAL)
   3348        1.79  augustss 				ival = ed->bInterval;
   3349  1.264.4.13     skrll 			return uhci_device_setintr(sc, upipe, ival);
   3350         1.1  augustss 		case UE_ISOCHRONOUS:
   3351   1.264.4.7     skrll 			pipe->up_methods = &uhci_device_isoc_methods;
   3352  1.264.4.13     skrll 			return uhci_setup_isoc(pipe);
   3353         1.1  augustss 		case UE_BULK:
   3354   1.264.4.7     skrll 			pipe->up_methods = &uhci_device_bulk_methods;
   3355  1.264.4.33     skrll 			upipe->bulk.sqh = uhci_alloc_sqh(sc);
   3356  1.264.4.33     skrll 			if (upipe->bulk.sqh == NULL)
   3357         1.5  augustss 				goto bad;
   3358         1.1  augustss 			break;
   3359         1.1  augustss 		}
   3360         1.1  augustss 	}
   3361  1.264.4.13     skrll 	return USBD_NORMAL_COMPLETION;
   3362         1.5  augustss 
   3363         1.5  augustss  bad:
   3364       1.248       mrg 	return USBD_NOMEM;
   3365         1.1  augustss }
   3366         1.1  augustss 
   3367         1.1  augustss /*
   3368         1.1  augustss  * Data structures and routines to emulate the root hub.
   3369         1.1  augustss  */
   3370         1.1  augustss /*
   3371       1.166   dsainty  * The USB hub protocol requires that SET_FEATURE(PORT_RESET) also
   3372       1.166   dsainty  * enables the port, and also states that SET_FEATURE(PORT_ENABLE)
   3373       1.166   dsainty  * should not be used by the USB subsystem.  As we cannot issue a
   3374       1.166   dsainty  * SET_FEATURE(PORT_ENABLE) externally, we must ensure that the port
   3375       1.166   dsainty  * will be enabled as part of the reset.
   3376       1.166   dsainty  *
   3377       1.166   dsainty  * On the VT83C572, the port cannot be successfully enabled until the
   3378       1.166   dsainty  * outstanding "port enable change" and "connection status change"
   3379       1.166   dsainty  * events have been reset.
   3380       1.166   dsainty  */
   3381       1.166   dsainty Static usbd_status
   3382       1.166   dsainty uhci_portreset(uhci_softc_t *sc, int index)
   3383       1.166   dsainty {
   3384       1.166   dsainty 	int lim, port, x;
   3385  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   3386       1.166   dsainty 
   3387       1.166   dsainty 	if (index == 1)
   3388       1.166   dsainty 		port = UHCI_PORTSC1;
   3389       1.166   dsainty 	else if (index == 2)
   3390       1.166   dsainty 		port = UHCI_PORTSC2;
   3391       1.166   dsainty 	else
   3392  1.264.4.13     skrll 		return USBD_IOERROR;
   3393       1.166   dsainty 
   3394       1.166   dsainty 	x = URWMASK(UREAD2(sc, port));
   3395       1.166   dsainty 	UWRITE2(sc, port, x | UHCI_PORTSC_PR);
   3396       1.166   dsainty 
   3397       1.166   dsainty 	usb_delay_ms(&sc->sc_bus, USB_PORT_ROOT_RESET_DELAY);
   3398       1.166   dsainty 
   3399  1.264.4.27     skrll 	DPRINTF("uhci port %d reset, status0 = 0x%04x", index,
   3400  1.264.4.21     skrll 	    UREAD2(sc, port), 0, 0);
   3401       1.166   dsainty 
   3402       1.166   dsainty 	x = URWMASK(UREAD2(sc, port));
   3403       1.222  drochner 	UWRITE2(sc, port, x & ~(UHCI_PORTSC_PR | UHCI_PORTSC_SUSP));
   3404       1.166   dsainty 
   3405       1.166   dsainty 	delay(100);
   3406       1.166   dsainty 
   3407  1.264.4.27     skrll 	DPRINTF("uhci port %d reset, status1 = 0x%04x", index,
   3408  1.264.4.21     skrll 	    UREAD2(sc, port), 0, 0);
   3409       1.166   dsainty 
   3410       1.166   dsainty 	x = URWMASK(UREAD2(sc, port));
   3411       1.166   dsainty 	UWRITE2(sc, port, x  | UHCI_PORTSC_PE);
   3412       1.166   dsainty 
   3413       1.166   dsainty 	for (lim = 10; --lim > 0;) {
   3414       1.166   dsainty 		usb_delay_ms(&sc->sc_bus, USB_PORT_RESET_DELAY);
   3415       1.166   dsainty 
   3416       1.166   dsainty 		x = UREAD2(sc, port);
   3417  1.264.4.27     skrll 		DPRINTF("uhci port %d iteration %u, status = 0x%04x", index,
   3418  1.264.4.21     skrll 		    lim, x, 0);
   3419       1.166   dsainty 
   3420       1.166   dsainty 		if (!(x & UHCI_PORTSC_CCS)) {
   3421       1.166   dsainty 			/*
   3422       1.166   dsainty 			 * No device is connected (or was disconnected
   3423       1.166   dsainty 			 * during reset).  Consider the port reset.
   3424       1.166   dsainty 			 * The delay must be long enough to ensure on
   3425       1.166   dsainty 			 * the initial iteration that the device
   3426       1.166   dsainty 			 * connection will have been registered.  50ms
   3427       1.166   dsainty 			 * appears to be sufficient, but 20ms is not.
   3428       1.166   dsainty 			 */
   3429  1.264.4.21     skrll 			DPRINTFN(3, "uhci port %d loop %u, device detached",
   3430  1.264.4.21     skrll 			    index, lim, 0, 0);
   3431       1.166   dsainty 			break;
   3432       1.166   dsainty 		}
   3433       1.166   dsainty 
   3434       1.166   dsainty 		if (x & (UHCI_PORTSC_POEDC | UHCI_PORTSC_CSC)) {
   3435       1.166   dsainty 			/*
   3436       1.166   dsainty 			 * Port enabled changed and/or connection
   3437       1.166   dsainty 			 * status changed were set.  Reset either or
   3438       1.166   dsainty 			 * both raised flags (by writing a 1 to that
   3439       1.166   dsainty 			 * bit), and wait again for state to settle.
   3440       1.166   dsainty 			 */
   3441       1.166   dsainty 			UWRITE2(sc, port, URWMASK(x) |
   3442       1.166   dsainty 				(x & (UHCI_PORTSC_POEDC | UHCI_PORTSC_CSC)));
   3443       1.166   dsainty 			continue;
   3444       1.166   dsainty 		}
   3445       1.166   dsainty 
   3446       1.166   dsainty 		if (x & UHCI_PORTSC_PE)
   3447       1.166   dsainty 			/* Port is enabled */
   3448       1.166   dsainty 			break;
   3449       1.166   dsainty 
   3450       1.166   dsainty 		UWRITE2(sc, port, URWMASK(x) | UHCI_PORTSC_PE);
   3451       1.166   dsainty 	}
   3452       1.166   dsainty 
   3453  1.264.4.21     skrll 	DPRINTFN(3, "uhci port %d reset, status2 = 0x%04x", index,
   3454  1.264.4.21     skrll 	    UREAD2(sc, port), 0, 0);
   3455       1.166   dsainty 
   3456       1.166   dsainty 	if (lim <= 0) {
   3457  1.264.4.27     skrll 		DPRINTF("uhci port %d reset timed out", index,
   3458  1.264.4.21     skrll 		    0, 0, 0);
   3459  1.264.4.13     skrll 		return USBD_TIMEOUT;
   3460       1.166   dsainty 	}
   3461       1.184     perry 
   3462       1.166   dsainty 	sc->sc_isreset = 1;
   3463  1.264.4.13     skrll 	return USBD_NORMAL_COMPLETION;
   3464       1.166   dsainty }
   3465       1.166   dsainty 
   3466  1.264.4.12     skrll Static int
   3467  1.264.4.12     skrll uhci_roothub_ctrl(struct usbd_bus *bus, usb_device_request_t *req,
   3468  1.264.4.12     skrll     void *buf, int buflen)
   3469         1.1  augustss {
   3470  1.264.4.37     skrll 	uhci_softc_t *sc = UHCI_BUS2SC(bus);
   3471         1.1  augustss 	int port, x;
   3472  1.264.4.12     skrll 	int status, change, totlen = 0;
   3473  1.264.4.12     skrll 	uint16_t len, value, index;
   3474         1.1  augustss 	usb_port_status_t ps;
   3475        1.63  augustss 	usbd_status err;
   3476         1.1  augustss 
   3477  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   3478  1.264.4.21     skrll 
   3479        1.82  augustss 	if (sc->sc_dying)
   3480  1.264.4.12     skrll 		return -1;
   3481         1.1  augustss 
   3482  1.264.4.27     skrll 	DPRINTF("type=0x%02x request=%02x", req->bmRequestType,
   3483  1.264.4.21     skrll 	    req->bRequest, 0, 0);
   3484         1.1  augustss 
   3485         1.1  augustss 	len = UGETW(req->wLength);
   3486         1.1  augustss 	value = UGETW(req->wValue);
   3487         1.1  augustss 	index = UGETW(req->wIndex);
   3488        1.49  augustss 
   3489         1.1  augustss #define C(x,y) ((x) | ((y) << 8))
   3490  1.264.4.12     skrll 	switch (C(req->bRequest, req->bmRequestType)) {
   3491         1.1  augustss 	case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
   3492  1.264.4.27     skrll 		DPRINTF("wValue=0x%04x", value, 0, 0, 0);
   3493       1.195  christos 		if (len == 0)
   3494       1.195  christos 			break;
   3495  1.264.4.12     skrll 		switch (value) {
   3496  1.264.4.12     skrll 		case C(0, UDESC_DEVICE): {
   3497  1.264.4.12     skrll 			usb_device_descriptor_t devd;
   3498  1.264.4.12     skrll 
   3499  1.264.4.12     skrll 			totlen = min(buflen, sizeof(devd));
   3500  1.264.4.12     skrll 			memcpy(&devd, buf, totlen);
   3501  1.264.4.12     skrll 			USETW(devd.idVendor, sc->sc_id_vendor);
   3502  1.264.4.12     skrll 			memcpy(buf, &devd, totlen);
   3503         1.1  augustss 			break;
   3504  1.264.4.12     skrll 		}
   3505  1.264.4.12     skrll 		case C(1, UDESC_STRING):
   3506       1.213  drochner #define sd ((usb_string_descriptor_t *)buf)
   3507  1.264.4.12     skrll 			/* Vendor */
   3508  1.264.4.12     skrll 			totlen = usb_makestrdesc(sd, len, sc->sc_vendor);
   3509  1.264.4.12     skrll 			break;
   3510  1.264.4.12     skrll 		case C(2, UDESC_STRING):
   3511  1.264.4.12     skrll 			/* Product */
   3512  1.264.4.12     skrll 			totlen = usb_makestrdesc(sd, len, "UHCI root hub");
   3513         1.1  augustss 			break;
   3514  1.264.4.12     skrll #undef sd
   3515         1.1  augustss 		default:
   3516  1.264.4.12     skrll 			/* default from usbroothub */
   3517  1.264.4.12     skrll 			return buflen;
   3518         1.1  augustss 		}
   3519         1.1  augustss 		break;
   3520  1.264.4.12     skrll 
   3521         1.1  augustss 	/* Hub requests */
   3522         1.1  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
   3523         1.1  augustss 		break;
   3524         1.1  augustss 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER):
   3525  1.264.4.27     skrll 		DPRINTF("UR_CLEAR_PORT_FEATURE port=%d feature=%d", index,
   3526  1.264.4.21     skrll 		    value, 0, 0);
   3527         1.1  augustss 		if (index == 1)
   3528         1.1  augustss 			port = UHCI_PORTSC1;
   3529         1.1  augustss 		else if (index == 2)
   3530         1.1  augustss 			port = UHCI_PORTSC2;
   3531         1.1  augustss 		else {
   3532  1.264.4.12     skrll 			return -1;
   3533         1.1  augustss 		}
   3534         1.1  augustss 		switch(value) {
   3535         1.1  augustss 		case UHF_PORT_ENABLE:
   3536       1.137  augustss 			x = URWMASK(UREAD2(sc, port));
   3537         1.1  augustss 			UWRITE2(sc, port, x & ~UHCI_PORTSC_PE);
   3538         1.1  augustss 			break;
   3539         1.1  augustss 		case UHF_PORT_SUSPEND:
   3540       1.137  augustss 			x = URWMASK(UREAD2(sc, port));
   3541       1.222  drochner 			if (!(x & UHCI_PORTSC_SUSP)) /* not suspended */
   3542       1.222  drochner 				break;
   3543       1.222  drochner 			UWRITE2(sc, port, x | UHCI_PORTSC_RD);
   3544       1.222  drochner 			/* see USB2 spec ch. 7.1.7.7 */
   3545       1.222  drochner 			usb_delay_ms(&sc->sc_bus, 20);
   3546         1.1  augustss 			UWRITE2(sc, port, x & ~UHCI_PORTSC_SUSP);
   3547       1.222  drochner 			/* 10ms resume delay must be provided by caller */
   3548         1.1  augustss 			break;
   3549         1.1  augustss 		case UHF_PORT_RESET:
   3550       1.137  augustss 			x = URWMASK(UREAD2(sc, port));
   3551         1.1  augustss 			UWRITE2(sc, port, x & ~UHCI_PORTSC_PR);
   3552         1.1  augustss 			break;
   3553         1.1  augustss 		case UHF_C_PORT_CONNECTION:
   3554       1.137  augustss 			x = URWMASK(UREAD2(sc, port));
   3555         1.1  augustss 			UWRITE2(sc, port, x | UHCI_PORTSC_CSC);
   3556         1.1  augustss 			break;
   3557         1.1  augustss 		case UHF_C_PORT_ENABLE:
   3558       1.137  augustss 			x = URWMASK(UREAD2(sc, port));
   3559         1.1  augustss 			UWRITE2(sc, port, x | UHCI_PORTSC_POEDC);
   3560         1.1  augustss 			break;
   3561         1.1  augustss 		case UHF_C_PORT_OVER_CURRENT:
   3562       1.137  augustss 			x = URWMASK(UREAD2(sc, port));
   3563         1.1  augustss 			UWRITE2(sc, port, x | UHCI_PORTSC_OCIC);
   3564         1.1  augustss 			break;
   3565         1.1  augustss 		case UHF_C_PORT_RESET:
   3566         1.1  augustss 			sc->sc_isreset = 0;
   3567  1.264.4.16     skrll 			break;
   3568         1.1  augustss 		case UHF_PORT_CONNECTION:
   3569         1.1  augustss 		case UHF_PORT_OVER_CURRENT:
   3570         1.1  augustss 		case UHF_PORT_POWER:
   3571         1.1  augustss 		case UHF_PORT_LOW_SPEED:
   3572         1.1  augustss 		case UHF_C_PORT_SUSPEND:
   3573         1.1  augustss 		default:
   3574  1.264.4.12     skrll 			return -1;
   3575         1.1  augustss 		}
   3576         1.1  augustss 		break;
   3577         1.1  augustss 	case C(UR_GET_BUS_STATE, UT_READ_CLASS_OTHER):
   3578         1.1  augustss 		if (index == 1)
   3579         1.1  augustss 			port = UHCI_PORTSC1;
   3580         1.1  augustss 		else if (index == 2)
   3581         1.1  augustss 			port = UHCI_PORTSC2;
   3582         1.1  augustss 		else {
   3583  1.264.4.12     skrll 			return -1;
   3584         1.1  augustss 		}
   3585         1.1  augustss 		if (len > 0) {
   3586   1.264.4.1     skrll 			*(uint8_t *)buf =
   3587         1.1  augustss 				(UREAD2(sc, port) & UHCI_PORTSC_LS) >>
   3588         1.1  augustss 				UHCI_PORTSC_LS_SHIFT;
   3589         1.1  augustss 			totlen = 1;
   3590         1.1  augustss 		}
   3591         1.1  augustss 		break;
   3592         1.1  augustss 	case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
   3593       1.195  christos 		if (len == 0)
   3594       1.195  christos 			break;
   3595       1.177    toshii 		if ((value & 0xff) != 0) {
   3596  1.264.4.12     skrll 			return -1;
   3597         1.1  augustss 		}
   3598  1.264.4.12     skrll 		usb_hub_descriptor_t hubd;
   3599  1.264.4.12     skrll 
   3600  1.264.4.12     skrll 		totlen = min(buflen, sizeof(hubd));
   3601  1.264.4.12     skrll 		memcpy(&hubd, buf, totlen);
   3602  1.264.4.12     skrll 		hubd.bNbrPorts = 2;
   3603  1.264.4.12     skrll 		memcpy(buf, &hubd, totlen);
   3604         1.1  augustss 		break;
   3605         1.1  augustss 	case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
   3606         1.1  augustss 		if (len != 4) {
   3607  1.264.4.12     skrll 			return -1;
   3608         1.1  augustss 		}
   3609         1.1  augustss 		memset(buf, 0, len);
   3610         1.1  augustss 		totlen = len;
   3611         1.1  augustss 		break;
   3612         1.1  augustss 	case C(UR_GET_STATUS, UT_READ_CLASS_OTHER):
   3613         1.1  augustss 		if (index == 1)
   3614         1.1  augustss 			port = UHCI_PORTSC1;
   3615         1.1  augustss 		else if (index == 2)
   3616         1.1  augustss 			port = UHCI_PORTSC2;
   3617         1.1  augustss 		else {
   3618  1.264.4.12     skrll 			return -1;
   3619         1.1  augustss 		}
   3620         1.1  augustss 		if (len != 4) {
   3621  1.264.4.12     skrll 			return -1;
   3622         1.1  augustss 		}
   3623         1.1  augustss 		x = UREAD2(sc, port);
   3624         1.1  augustss 		status = change = 0;
   3625       1.142  augustss 		if (x & UHCI_PORTSC_CCS)
   3626         1.1  augustss 			status |= UPS_CURRENT_CONNECT_STATUS;
   3627       1.152  augustss 		if (x & UHCI_PORTSC_CSC)
   3628         1.1  augustss 			change |= UPS_C_CONNECT_STATUS;
   3629       1.152  augustss 		if (x & UHCI_PORTSC_PE)
   3630         1.1  augustss 			status |= UPS_PORT_ENABLED;
   3631       1.152  augustss 		if (x & UHCI_PORTSC_POEDC)
   3632         1.1  augustss 			change |= UPS_C_PORT_ENABLED;
   3633       1.152  augustss 		if (x & UHCI_PORTSC_OCI)
   3634         1.1  augustss 			status |= UPS_OVERCURRENT_INDICATOR;
   3635       1.152  augustss 		if (x & UHCI_PORTSC_OCIC)
   3636         1.1  augustss 			change |= UPS_C_OVERCURRENT_INDICATOR;
   3637       1.152  augustss 		if (x & UHCI_PORTSC_SUSP)
   3638         1.1  augustss 			status |= UPS_SUSPEND;
   3639       1.152  augustss 		if (x & UHCI_PORTSC_LSDA)
   3640         1.1  augustss 			status |= UPS_LOW_SPEED;
   3641         1.1  augustss 		status |= UPS_PORT_POWER;
   3642         1.1  augustss 		if (sc->sc_isreset)
   3643         1.1  augustss 			change |= UPS_C_PORT_RESET;
   3644         1.1  augustss 		USETW(ps.wPortStatus, status);
   3645         1.1  augustss 		USETW(ps.wPortChange, change);
   3646  1.264.4.12     skrll 		totlen = min(len, sizeof(ps));
   3647  1.264.4.12     skrll 		memcpy(buf, &ps, totlen);
   3648         1.1  augustss 		break;
   3649         1.1  augustss 	case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
   3650  1.264.4.12     skrll 		return -1;
   3651         1.1  augustss 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
   3652         1.1  augustss 		break;
   3653         1.1  augustss 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER):
   3654         1.1  augustss 		if (index == 1)
   3655         1.1  augustss 			port = UHCI_PORTSC1;
   3656         1.1  augustss 		else if (index == 2)
   3657         1.1  augustss 			port = UHCI_PORTSC2;
   3658         1.1  augustss 		else {
   3659  1.264.4.12     skrll 			return -1;
   3660         1.1  augustss 		}
   3661         1.1  augustss 		switch(value) {
   3662         1.1  augustss 		case UHF_PORT_ENABLE:
   3663       1.137  augustss 			x = URWMASK(UREAD2(sc, port));
   3664         1.1  augustss 			UWRITE2(sc, port, x | UHCI_PORTSC_PE);
   3665         1.1  augustss 			break;
   3666         1.1  augustss 		case UHF_PORT_SUSPEND:
   3667       1.137  augustss 			x = URWMASK(UREAD2(sc, port));
   3668         1.1  augustss 			UWRITE2(sc, port, x | UHCI_PORTSC_SUSP);
   3669         1.1  augustss 			break;
   3670         1.1  augustss 		case UHF_PORT_RESET:
   3671       1.166   dsainty 			err = uhci_portreset(sc, index);
   3672  1.264.4.12     skrll 			if (err != USBD_NORMAL_COMPLETION)
   3673  1.264.4.12     skrll 				return -1;
   3674  1.264.4.12     skrll 			return 0;
   3675       1.111  augustss 		case UHF_PORT_POWER:
   3676       1.111  augustss 			/* Pretend we turned on power */
   3677  1.264.4.12     skrll 			return 0;
   3678         1.1  augustss 		case UHF_C_PORT_CONNECTION:
   3679         1.1  augustss 		case UHF_C_PORT_ENABLE:
   3680         1.1  augustss 		case UHF_C_PORT_OVER_CURRENT:
   3681         1.1  augustss 		case UHF_PORT_CONNECTION:
   3682         1.1  augustss 		case UHF_PORT_OVER_CURRENT:
   3683         1.1  augustss 		case UHF_PORT_LOW_SPEED:
   3684         1.1  augustss 		case UHF_C_PORT_SUSPEND:
   3685         1.1  augustss 		case UHF_C_PORT_RESET:
   3686         1.1  augustss 		default:
   3687  1.264.4.12     skrll 			return -1;
   3688         1.1  augustss 		}
   3689         1.1  augustss 		break;
   3690         1.1  augustss 	default:
   3691  1.264.4.12     skrll 		/* default from usbroothub */
   3692  1.264.4.27     skrll 		DPRINTF("returning %d (usbroothub default)",
   3693  1.264.4.21     skrll 		    buflen, 0, 0, 0);
   3694  1.264.4.12     skrll 		return buflen;
   3695         1.1  augustss 	}
   3696         1.1  augustss 
   3697  1.264.4.27     skrll 	DPRINTF("returning %d", totlen, 0, 0, 0);
   3698  1.264.4.21     skrll 
   3699  1.264.4.12     skrll 	return totlen;
   3700         1.1  augustss }
   3701         1.1  augustss 
   3702         1.1  augustss /* Abort a root interrupt request. */
   3703         1.1  augustss void
   3704  1.264.4.25     skrll uhci_root_intr_abort(struct usbd_xfer *xfer)
   3705         1.1  augustss {
   3706  1.264.4.37     skrll 	uhci_softc_t *sc = UHCI_XFER2SC(xfer);
   3707        1.30  augustss 
   3708       1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3709   1.264.4.7     skrll 	KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
   3710       1.248       mrg 
   3711       1.234    dyoung 	callout_stop(&sc->sc_poll_handle);
   3712        1.96  augustss 	sc->sc_intr_xfer = NULL;
   3713        1.58  augustss 
   3714   1.264.4.7     skrll 	xfer->ux_status = USBD_CANCELLED;
   3715        1.96  augustss #ifdef DIAGNOSTIC
   3716  1.264.4.37     skrll 	UHCI_XFER2UXFER(xfer)->iinfo.isdone = 1;
   3717        1.96  augustss #endif
   3718        1.63  augustss 	usb_transfer_complete(xfer);
   3719         1.1  augustss }
   3720         1.1  augustss 
   3721        1.16  augustss usbd_status
   3722  1.264.4.25     skrll uhci_root_intr_transfer(struct usbd_xfer *xfer)
   3723        1.16  augustss {
   3724  1.264.4.37     skrll 	uhci_softc_t *sc = UHCI_XFER2SC(xfer);
   3725        1.63  augustss 	usbd_status err;
   3726        1.16  augustss 
   3727        1.52  augustss 	/* Insert last in queue. */
   3728       1.248       mrg 	mutex_enter(&sc->sc_lock);
   3729        1.63  augustss 	err = usb_insert_transfer(xfer);
   3730       1.248       mrg 	mutex_exit(&sc->sc_lock);
   3731        1.63  augustss 	if (err)
   3732  1.264.4.13     skrll 		return err;
   3733        1.52  augustss 
   3734       1.186     skrll 	/*
   3735       1.186     skrll 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   3736        1.67  augustss 	 * start first
   3737        1.67  augustss 	 */
   3738  1.264.4.13     skrll 	return uhci_root_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   3739        1.16  augustss }
   3740        1.16  augustss 
   3741         1.1  augustss /* Start a transfer on the root interrupt pipe */
   3742         1.1  augustss usbd_status
   3743  1.264.4.25     skrll uhci_root_intr_start(struct usbd_xfer *xfer)
   3744         1.1  augustss {
   3745  1.264.4.25     skrll 	struct usbd_pipe *pipe = xfer->ux_pipe;
   3746  1.264.4.37     skrll 	uhci_softc_t *sc = UHCI_PIPE2SC(pipe);
   3747       1.174  drochner 	unsigned int ival;
   3748         1.1  augustss 
   3749  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   3750  1.264.4.27     skrll 	DPRINTF("xfer=%p len=%d flags=%d", xfer, xfer->ux_length,
   3751  1.264.4.21     skrll 	    xfer->ux_flags, 0);
   3752        1.82  augustss 
   3753        1.82  augustss 	if (sc->sc_dying)
   3754  1.264.4.13     skrll 		return USBD_IOERROR;
   3755         1.1  augustss 
   3756       1.174  drochner 	/* XXX temporary variable needed to avoid gcc3 warning */
   3757   1.264.4.7     skrll 	ival = xfer->ux_pipe->up_endpoint->ue_edesc->bInterval;
   3758       1.174  drochner 	sc->sc_ival = mstohz(ival);
   3759       1.234    dyoung 	callout_reset(&sc->sc_poll_handle, sc->sc_ival, uhci_poll_hub, xfer);
   3760        1.96  augustss 	sc->sc_intr_xfer = xfer;
   3761  1.264.4.13     skrll 	return USBD_IN_PROGRESS;
   3762         1.1  augustss }
   3763         1.1  augustss 
   3764         1.1  augustss /* Close the root interrupt pipe. */
   3765         1.1  augustss void
   3766  1.264.4.25     skrll uhci_root_intr_close(struct usbd_pipe *pipe)
   3767         1.1  augustss {
   3768  1.264.4.37     skrll 	uhci_softc_t *sc = UHCI_PIPE2SC(pipe);
   3769  1.264.4.21     skrll 	UHCIHIST_FUNC(); UHCIHIST_CALLED();
   3770        1.30  augustss 
   3771       1.248       mrg 	KASSERT(mutex_owned(&sc->sc_lock));
   3772       1.248       mrg 
   3773       1.234    dyoung 	callout_stop(&sc->sc_poll_handle);
   3774        1.96  augustss 	sc->sc_intr_xfer = NULL;
   3775         1.1  augustss }
   3776