1 1.6 andvar /* $NetBSD: umcs.h,v 1.6 2024/02/10 09:21:53 andvar Exp $ */ 2 1.1 martin /* $FreeBSD: head/sys/dev/usb/serial/umcs.h 252123 2013-06-23 20:19:51Z thomas $ */ 3 1.1 martin 4 1.1 martin /*- 5 1.1 martin * Copyright (c) 2010 Lev Serebryakov <lev (at) FreeBSD.org>. 6 1.1 martin * All rights reserved. 7 1.1 martin * 8 1.1 martin * Redistribution and use in source and binary forms, with or without 9 1.1 martin * modification, are permitted provided that the following conditions 10 1.1 martin * are met: 11 1.1 martin * 1. Redistributions of source code must retain the above copyright 12 1.1 martin * notice, this list of conditions and the following disclaimer. 13 1.1 martin * 2. Redistributions in binary form must reproduce the above copyright 14 1.1 martin * notice, this list of conditions and the following disclaimer in the 15 1.1 martin * documentation and/or other materials provided with the distribution. 16 1.1 martin * 17 1.1 martin * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 18 1.1 martin * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 19 1.1 martin * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 20 1.1 martin * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 21 1.1 martin * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 22 1.1 martin * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 23 1.1 martin * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 24 1.1 martin * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 25 1.1 martin * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 26 1.1 martin * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 27 1.1 martin * SUCH DAMAGE. 28 1.1 martin */ 29 1.1 martin #ifndef _UMCS7840_H_ 30 1.1 martin #define _UMCS7840_H_ 31 1.1 martin 32 1.1 martin #define UMCS7840_MAX_PORTS 4 33 1.1 martin 34 1.1 martin #define UMCS7840_READ_LENGTH 1 /* bytes */ 35 1.1 martin #define UMCS7840_CTRL_TIMEOUT 500 /* ms */ 36 1.1 martin 37 1.3 andvar /* Read/Write registers vendor commands */ 38 1.1 martin #define MCS7840_RDREQ 0x0d 39 1.1 martin #define MCS7840_WRREQ 0x0e 40 1.1 martin 41 1.6 andvar /* Read/Write EEPROM values */ 42 1.1 martin #define MCS7840_EEPROM_RW_WVALUE 0x0900 43 1.1 martin 44 1.1 martin /* 45 1.1 martin * All these registers are documented only in full datasheet, 46 1.1 martin * which can be requested from MosChip tech support. 47 1.1 martin */ 48 1.5 msaitoh #define MCS7840_DEV_REG_SP1 0x00 /* Options for UART 1, R/W */ 49 1.1 martin #define MCS7840_DEV_REG_CONTROL1 0x01 /* Control bits for UART 1, 50 1.1 martin * R/W */ 51 1.1 martin #define MCS7840_DEV_REG_PINPONGHIGH 0x02 /* High bits of ping-pong 52 1.1 martin * register, R/W */ 53 1.1 martin #define MCS7840_DEV_REG_PINPONGLOW 0x03 /* Low bits of ping-pong 54 1.1 martin * register, R/W */ 55 1.1 martin /* DCRx_1 Registers goes here (see below, they are documented) */ 56 1.1 martin #define MCS7840_DEV_REG_GPIO 0x07 /* GPIO_0 and GPIO_1 bits, 57 1.1 martin * undocumented, see notes 58 1.1 martin * below R/W */ 59 1.3 andvar #define MCS7840_DEV_REG_SP2 0x08 /* Options for UART 2, R/W */ 60 1.1 martin #define MCS7840_DEV_REG_CONTROL2 0x09 /* Control bits for UART 2, 61 1.1 martin * R/W */ 62 1.3 andvar #define MCS7840_DEV_REG_SP3 0x0a /* Options for UART 3, R/W */ 63 1.1 martin #define MCS7840_DEV_REG_CONTROL3 0x0b /* Control bits for UART 3, 64 1.1 martin * R/W */ 65 1.3 andvar #define MCS7840_DEV_REG_SP4 0x0c /* Options for UART 4, R/W */ 66 1.1 martin #define MCS7840_DEV_REG_CONTROL4 0x0d /* Control bits for UART 4, 67 1.1 martin * R/W */ 68 1.3 andvar #define MCS7840_DEV_REG_PLL_DIV_M 0x0e /* Pre-divider for PLL, R/W */ 69 1.1 martin #define MCS7840_DEV_REG_UNKNOWN1 0x0f /* NOT MENTIONED AND NOT USED */ 70 1.1 martin #define MCS7840_DEV_REG_PLL_DIV_N 0x10 /* Loop divider for PLL, R/W */ 71 1.1 martin #define MCS7840_DEV_REG_CLOCK_MUX 0x12 /* PLL input clock & Interrupt 72 1.1 martin * endpoint control, R/W */ 73 1.1 martin #define MCS7840_DEV_REG_UNKNOWN2 0x11 /* NOT MENTIONED AND NOT USED */ 74 1.1 martin #define MCS7840_DEV_REG_CLOCK_SELECT12 0x13 /* Clock source for ports 1 & 75 1.1 martin * 2, R/W */ 76 1.1 martin #define MCS7840_DEV_REG_CLOCK_SELECT34 0x14 /* Clock source for ports 3 & 77 1.1 martin * 4, R/W */ 78 1.1 martin #define MCS7840_DEV_REG_UNKNOWN3 0x15 /* NOT MENTIONED AND NOT USED */ 79 1.1 martin /* DCRx_2-DCRx_4 Registers goes here (see below, they are documented) */ 80 1.1 martin #define MCS7840_DEV_REG_UNKNOWN4 0x1f /* NOT MENTIONED AND NOT USED */ 81 1.1 martin #define MCS7840_DEV_REG_UNKNOWN5 0x20 /* NOT MENTIONED AND NOT USED */ 82 1.1 martin #define MCS7840_DEV_REG_UNKNOWN6 0x21 /* NOT MENTIONED AND NOT USED */ 83 1.1 martin #define MCS7840_DEV_REG_UNKNOWN7 0x22 /* NOT MENTIONED AND NOT USED */ 84 1.1 martin #define MCS7840_DEV_REG_UNKNOWN8 0x23 /* NOT MENTIONED AND NOT USED */ 85 1.1 martin #define MCS7840_DEV_REG_UNKNOWN9 0x24 /* NOT MENTIONED AND NOT USED */ 86 1.1 martin #define MCS7840_DEV_REG_UNKNOWNA 0x25 /* NOT MENTIONED AND NOT USED */ 87 1.1 martin #define MCS7840_DEV_REG_UNKNOWNB 0x26 /* NOT MENTIONED AND NOT USED */ 88 1.1 martin #define MCS7840_DEV_REG_UNKNOWNC 0x27 /* NOT MENTIONED AND NOT USED */ 89 1.1 martin #define MCS7840_DEV_REG_UNKNOWND 0x28 /* NOT MENTIONED AND NOT USED */ 90 1.1 martin #define MCS7840_DEV_REG_UNKNOWNE 0x29 /* NOT MENTIONED AND NOT USED */ 91 1.1 martin #define MCS7840_DEV_REG_UNKNOWNF 0x2a /* NOT MENTIONED AND NOT USED */ 92 1.1 martin #define MCS7840_DEV_REG_MODE 0x2b /* Hardware configuration, 93 1.1 martin * R/Only */ 94 1.1 martin #define MCS7840_DEV_REG_SP1_ICG 0x2c /* Inter character gap 95 1.1 martin * configuration for Port 1, 96 1.1 martin * R/W */ 97 1.1 martin #define MCS7840_DEV_REG_SP2_ICG 0x2d /* Inter character gap 98 1.1 martin * configuration for Port 2, 99 1.1 martin * R/W */ 100 1.1 martin #define MCS7840_DEV_REG_SP3_ICG 0x2e /* Inter character gap 101 1.1 martin * configuration for Port 3, 102 1.1 martin * R/W */ 103 1.1 martin #define MCS7840_DEV_REG_SP4_ICG 0x2f /* Inter character gap 104 1.1 martin * configuration for Port 4, 105 1.1 martin * R/W */ 106 1.1 martin #define MCS7840_DEV_REG_RX_SAMPLING12 0x30 /* RX sampling for ports 1 & 107 1.1 martin * 2, R/W */ 108 1.1 martin #define MCS7840_DEV_REG_RX_SAMPLING34 0x31 /* RX sampling for ports 3 & 109 1.1 martin * 4, R/W */ 110 1.1 martin #define MCS7840_DEV_REG_BI_FIFO_STAT1 0x32 /* Bulk-In FIFO Stat for Port 111 1.1 martin * 1, contains number of 112 1.3 andvar * available bytes, R/Only */ 113 1.1 martin #define MCS7840_DEV_REG_BO_FIFO_STAT1 0x33 /* Bulk-out FIFO Stat for Port 114 1.1 martin * 1, contains number of 115 1.3 andvar * available bytes, R/Only */ 116 1.1 martin #define MCS7840_DEV_REG_BI_FIFO_STAT2 0x34 /* Bulk-In FIFO Stat for Port 117 1.1 martin * 2, contains number of 118 1.3 andvar * available bytes, R/Only */ 119 1.1 martin #define MCS7840_DEV_REG_BO_FIFO_STAT2 0x35 /* Bulk-out FIFO Stat for Port 120 1.1 martin * 2, contains number of 121 1.3 andvar * available bytes, R/Only */ 122 1.1 martin #define MCS7840_DEV_REG_BI_FIFO_STAT3 0x36 /* Bulk-In FIFO Stat for Port 123 1.1 martin * 3, contains number of 124 1.3 andvar * available bytes, R/Only */ 125 1.1 martin #define MCS7840_DEV_REG_BO_FIFO_STAT3 0x37 /* Bulk-out FIFO Stat for Port 126 1.1 martin * 3, contains number of 127 1.3 andvar * available bytes, R/Only */ 128 1.1 martin #define MCS7840_DEV_REG_BI_FIFO_STAT4 0x38 /* Bulk-In FIFO Stat for Port 129 1.1 martin * 4, contains number of 130 1.3 andvar * available bytes, R/Only */ 131 1.1 martin #define MCS7840_DEV_REG_BO_FIFO_STAT4 0x39 /* Bulk-out FIFO Stat for Port 132 1.1 martin * 4, contains number of 133 1.3 andvar * available bytes, R/Only */ 134 1.1 martin #define MCS7840_DEV_REG_ZERO_PERIOD1 0x3a /* Period between zero out 135 1.1 martin * frames for Port 1, R/W */ 136 1.1 martin #define MCS7840_DEV_REG_ZERO_PERIOD2 0x3b /* Period between zero out 137 1.1 martin * frames for Port 1, R/W */ 138 1.1 martin #define MCS7840_DEV_REG_ZERO_PERIOD3 0x3c /* Period between zero out 139 1.1 martin * frames for Port 1, R/W */ 140 1.1 martin #define MCS7840_DEV_REG_ZERO_PERIOD4 0x3d /* Period between zero out 141 1.1 martin * frames for Port 1, R/W */ 142 1.1 martin #define MCS7840_DEV_REG_ZERO_ENABLE 0x3e /* Enable/disable of zero out 143 1.1 martin * frames, R/W */ 144 1.3 andvar #define MCS7840_DEV_REG_THR_VAL_LOW1 0x3f /* Low 8 bits of threshold 145 1.1 martin * value for Bulk-Out for Port 146 1.1 martin * 1, R/W */ 147 1.3 andvar #define MCS7840_DEV_REG_THR_VAL_HIGH1 0x40 /* High 1 bit of threshold 148 1.1 martin * value for Bulk-Out and 149 1.1 martin * enable flag for Port 1, R/W */ 150 1.3 andvar #define MCS7840_DEV_REG_THR_VAL_LOW2 0x41 /* Low 8 bits of threshold 151 1.1 martin * value for Bulk-Out for Port 152 1.1 martin * 2, R/W */ 153 1.3 andvar #define MCS7840_DEV_REG_THR_VAL_HIGH2 0x42 /* High 1 bit of threshold 154 1.1 martin * value for Bulk-Out and 155 1.1 martin * enable flag for Port 2, R/W */ 156 1.3 andvar #define MCS7840_DEV_REG_THR_VAL_LOW3 0x43 /* Low 8 bits of threshold 157 1.1 martin * value for Bulk-Out for Port 158 1.1 martin * 3, R/W */ 159 1.3 andvar #define MCS7840_DEV_REG_THR_VAL_HIGH3 0x44 /* High 1 bit of threshold 160 1.1 martin * value for Bulk-Out and 161 1.1 martin * enable flag for Port 3, R/W */ 162 1.4 andvar #define MCS7840_DEV_REG_THR_VAL_LOW4 0x45 /* Low 8 bits of threshold 163 1.1 martin * value for Bulk-Out for Port 164 1.1 martin * 4, R/W */ 165 1.3 andvar #define MCS7840_DEV_REG_THR_VAL_HIGH4 0x46 /* High 1 bit of threshold 166 1.1 martin * value for Bulk-Out and 167 1.1 martin * enable flag for Port 4, R/W */ 168 1.1 martin 169 1.1 martin /* Bits for SPx registers */ 170 1.1 martin #define MCS7840_DEV_SPx_LOOP_PIPES 0x01 /* Loop Bulk-Out FIFO to the 171 1.1 martin * Bulk-In FIFO, default = 0 */ 172 1.1 martin #define MCS7840_DEV_SPx_SKIP_ERR_DATA 0x02 /* Drop data bytes from UART, 173 1.2 msaitoh * which were received with 174 1.1 martin * errors, default = 0 */ 175 1.1 martin #define MCS7840_DEV_SPx_RESET_OUT_FIFO 0x04 /* Reset Bulk-Out FIFO */ 176 1.1 martin #define MCS7840_DEV_SPx_RESET_IN_FIFO 0x08 /* Reset Bulk-In FIFO */ 177 1.1 martin #define MCS7840_DEV_SPx_CLOCK_MASK 0x70 /* Mask to extract Baud CLK 178 1.1 martin * source */ 179 1.1 martin #define MCS7840_DEV_SPx_CLOCK_X1 0x00 /* CLK = 1.8432Mhz, max speed 180 1.1 martin * = 115200 bps, default */ 181 1.1 martin #define MCS7840_DEV_SPx_CLOCK_X2 0x10 /* CLK = 3.6864Mhz, max speed 182 1.1 martin * = 230400 bps */ 183 1.1 martin #define MCS7840_DEV_SPx_CLOCK_X35 0x20 /* CLK = 6.4512Mhz, max speed 184 1.1 martin * = 403200 bps */ 185 1.1 martin #define MCS7840_DEV_SPx_CLOCK_X4 0x30 /* CLK = 7.3728Mhz, max speed 186 1.1 martin * = 460800 bps */ 187 1.1 martin #define MCS7840_DEV_SPx_CLOCK_X7 0x40 /* CLK = 12.9024Mhz, max speed 188 1.1 martin * = 806400 bps */ 189 1.1 martin #define MCS7840_DEV_SPx_CLOCK_X8 0x50 /* CLK = 14.7456Mhz, max speed 190 1.1 martin * = 921600 bps */ 191 1.1 martin #define MCS7840_DEV_SPx_CLOCK_24MHZ 0x60 /* CLK = 24.0000Mhz, max speed 192 1.1 martin * = 1.5 Mbps */ 193 1.1 martin #define MCS7840_DEV_SPx_CLOCK_48MHZ 0x70 /* CLK = 48.0000Mhz, max speed 194 1.1 martin * = 3.0 Mbps */ 195 1.1 martin #define MCS7840_DEV_SPx_CLOCK_SHIFT 4 /* Value 0..7 can be shifted 196 1.1 martin * to get clock value */ 197 1.1 martin #define MCS7840_DEV_SPx_UART_RESET 0x80 /* Reset UART */ 198 1.1 martin 199 1.1 martin /* Bits for CONTROLx registers */ 200 1.1 martin #define MCS7840_DEV_CONTROLx_HWFC 0x01 /* Enable hardware flow 201 1.1 martin * control (when power 202 1.1 martin * down? It is unclear 203 1.1 martin * in documents), 204 1.1 martin * default = 0 */ 205 1.1 martin #define MCS7840_DEV_CONTROLx_UNUNSED1 0x02 /* Reserved */ 206 1.1 martin #define MCS7840_DEV_CONTROLx_CTS_ENABLE 0x04 /* CTS changes are 207 1.1 martin * translated to MSR, 208 1.1 martin * default = 0 */ 209 1.1 martin #define MCS7840_DEV_CONTROLx_UNUSED2 0x08 /* Reserved for ports 210 1.1 martin * 2,3,4 */ 211 1.1 martin #define MCS7840_DEV_CONTROL1_DRIVER_DONE 0x08 /* USB enumerating is 212 1.1 martin * finished, USB 213 1.1 martin * enumeration memory 214 1.1 martin * can be used as FIFOs */ 215 1.1 martin #define MCS7840_DEV_CONTROLx_RX_NEGATE 0x10 /* Negate RX input, 216 1.1 martin * works for IrDA mode 217 1.1 martin * only, default = 0 */ 218 1.1 martin #define MCS7840_DEV_CONTROLx_RX_DISABLE 0x20 /* Disable RX logic, 219 1.1 martin * works only for 220 1.1 martin * RS-232/RS-485 mode, 221 1.1 martin * default = 0 */ 222 1.1 martin #define MCS7840_DEV_CONTROLx_FSM_CONTROL 0x40 /* Disable RX FSM when 223 1.1 martin * TX is in progress, 224 1.1 martin * works for IrDA mode 225 1.1 martin * only, default = 0 */ 226 1.1 martin #define MCS7840_DEV_CONTROLx_UNUSED3 0x80 /* Reserved */ 227 1.1 martin 228 1.1 martin /* 229 1.1 martin * Bits for PINPONGx registers 230 1.1 martin * These registers control how often two input buffers 231 1.1 martin * for Bulk-In FIFOs are swapped. One of buffers is used 232 1.3 andvar * for USB transfer, other for receiving data from UART. 233 1.1 martin * Exact meaning of 15 bit value in these registers is unknown 234 1.1 martin */ 235 1.1 martin #define MCS7840_DEV_PINPONGHIGH_MULT 128 /* Only 7 bits in PINPONGLOW 236 1.1 martin * register */ 237 1.1 martin #define MCS7840_DEV_PINPONGLOW_BITS 7 /* Only 7 bits in PINPONGLOW 238 1.1 martin * register */ 239 1.1 martin 240 1.1 martin /* 241 1.1 martin * THIS ONE IS UNDOCUMENTED IN FULL DATASHEET, but e-mail from tech support 242 1.1 martin * confirms, that it is register for GPIO_0 and GPIO_1 data input/output. 243 1.1 martin * Chips has 2 GPIO, but first one (lower bit) MUST be used by device 244 1.1 martin * authors as "number of port" indicator, grounded (0) for two-port 245 1.1 martin * devices and pulled-up to 1 for 4-port devices. 246 1.1 martin */ 247 1.1 martin #define MCS7840_DEV_GPIO_4PORTS 0x01 /* Device has 4 ports 248 1.1 martin * configured */ 249 1.1 martin #define MCS7840_DEV_GPIO_GPIO_0 0x01 /* The same as above */ 250 1.1 martin #define MCS7840_DEV_GPIO_GPIO_1 0x02 /* GPIO_1 data */ 251 1.1 martin 252 1.1 martin /* 253 1.1 martin * Constants for PLL dividers 254 1.3 andvar * Output frequency of PLL is: 255 1.1 martin * Fout = (N/M) * Fin. 256 1.1 martin * Default PLL input frequency Fin is 12Mhz (on-chip). 257 1.1 martin */ 258 1.1 martin #define MCS7840_DEV_PLL_DIV_M_BITS 6 /* Number of useful bits for M 259 1.1 martin * divider */ 260 1.1 martin #define MCS7840_DEV_PLL_DIV_M_MASK 0x3f /* Mask for M divider */ 261 1.1 martin #define MCS7840_DEV_PLL_DIV_M_MIN 1 /* Minimum value for M, 0 is 262 1.1 martin * forbidden */ 263 1.1 martin #define MCS7840_DEV_PLL_DIV_M_DEF 1 /* Default value for M */ 264 1.1 martin #define MCS7840_DEV_PLL_DIV_M_MAX 63 /* Maximum value for M */ 265 1.1 martin #define MCS7840_DEV_PLL_DIV_N_BITS 6 /* Number of useful bits for N 266 1.1 martin * divider */ 267 1.1 martin #define MCS7840_DEV_PLL_DIV_N_MASK 0x3f /* Mask for N divider */ 268 1.1 martin #define MCS7840_DEV_PLL_DIV_N_MIN 1 /* Minimum value for N, 0 is 269 1.1 martin * forbidden */ 270 1.1 martin #define MCS7840_DEV_PLL_DIV_N_DEF 8 /* Default value for N */ 271 1.1 martin #define MCS7840_DEV_PLL_DIV_N_MAX 63 /* Maximum value for N */ 272 1.1 martin 273 1.1 martin /* Bits for CLOCK_MUX register */ 274 1.1 martin #define MCS7840_DEV_CLOCK_MUX_INPUTMASK 0x03 /* Mask to extract PLL clock 275 1.1 martin * input */ 276 1.1 martin #define MCS7840_DEV_CLOCK_MUX_IN12MHZ 0x00 /* 12Mhz PLL input, default */ 277 1.1 martin #define MCS7840_DEV_CLOCK_MUX_INEXTRN 0x01 /* External (device-depended) 278 1.1 martin * PLL input */ 279 1.1 martin #define MCS7840_DEV_CLOCK_MUX_INRSV1 0x02 /* Reserved */ 280 1.1 martin #define MCS7840_DEV_CLOCK_MUX_INRSV2 0x03 /* Reserved */ 281 1.1 martin #define MCS7840_DEV_CLOCK_MUX_PLLHIGH 0x04 /* 0 = PLL Output is 282 1.1 martin * 20MHz-100MHz (default), 1 = 283 1.1 martin * 100MHz-300MHz range */ 284 1.1 martin #define MCS7840_DEV_CLOCK_MUX_INTRFIFOS 0x08 /* Enable additional 8 bytes 285 1.1 martin * fro Interrupt USB pipe with 286 1.1 martin * USB FIFOs statuses, default 287 1.1 martin * = 0 */ 288 1.1 martin #define MCS7840_DEV_CLOCK_MUX_RESERVED1 0x10 /* Unused */ 289 1.1 martin #define MCS7840_DEV_CLOCK_MUX_RESERVED2 0x20 /* Unused */ 290 1.1 martin #define MCS7840_DEV_CLOCK_MUX_RESERVED3 0x40 /* Unused */ 291 1.1 martin #define MCS7840_DEV_CLOCK_MUX_RESERVED4 0x80 /* Unused */ 292 1.1 martin 293 1.1 martin /* Bits for CLOCK_SELECTxx registers */ 294 1.1 martin #define MCS7840_DEV_CLOCK_SELECT1_MASK 0x07 /* Bits for port 1 in 295 1.1 martin * CLOCK_SELECT12 */ 296 1.1 martin #define MCS7840_DEV_CLOCK_SELECT1_SHIFT 0 /* Shift for port 1in 297 1.1 martin * CLOCK_SELECT12 */ 298 1.1 martin #define MCS7840_DEV_CLOCK_SELECT2_MASK 0x38 /* Bits for port 2 in 299 1.1 martin * CLOCK_SELECT12 */ 300 1.1 martin #define MCS7840_DEV_CLOCK_SELECT2_SHIFT 3 /* Shift for port 2 in 301 1.1 martin * CLOCK_SELECT12 */ 302 1.1 martin #define MCS7840_DEV_CLOCK_SELECT3_MASK 0x07 /* Bits for port 3 in 303 1.1 martin * CLOCK_SELECT23 */ 304 1.1 martin #define MCS7840_DEV_CLOCK_SELECT3_SHIFT 0 /* Shift for port 3 in 305 1.1 martin * CLOCK_SELECT23 */ 306 1.1 martin #define MCS7840_DEV_CLOCK_SELECT4_MASK 0x38 /* Bits for port 4 in 307 1.1 martin * CLOCK_SELECT23 */ 308 1.1 martin #define MCS7840_DEV_CLOCK_SELECT4_SHIFT 3 /* Shift for port 4 in 309 1.1 martin * CLOCK_SELECT23 */ 310 1.1 martin #define MCS7840_DEV_CLOCK_SELECT_STD 0x00 /* STANDARD baudrate derived 311 1.1 martin * from 96Mhz, default for all 312 1.1 martin * ports */ 313 1.1 martin #define MCS7840_DEV_CLOCK_SELECT_30MHZ 0x01 /* 30Mhz */ 314 1.1 martin #define MCS7840_DEV_CLOCK_SELECT_96MHZ 0x02 /* 96Mhz direct */ 315 1.1 martin #define MCS7840_DEV_CLOCK_SELECT_120MHZ 0x03 /* 120Mhz */ 316 1.1 martin #define MCS7840_DEV_CLOCK_SELECT_PLL 0x04 /* PLL output (see for M and N 317 1.1 martin * dividers) */ 318 1.1 martin #define MCS7840_DEV_CLOCK_SELECT_EXT 0x05 /* External clock input 319 1.3 andvar * (device-dependent) */ 320 1.1 martin #define MCS7840_DEV_CLOCK_SELECT_RES1 0x06 /* Unused */ 321 1.1 martin #define MCS7840_DEV_CLOCK_SELECT_RES2 0x07 /* Unused */ 322 1.1 martin 323 1.1 martin /* Bits for MODE register */ 324 1.1 martin #define MCS7840_DEV_MODE_RESERVED1 0x01 /* Unused */ 325 1.1 martin #define MCS7840_DEV_MODE_RESET 0x02 /* 0: RESET = Active High 326 1.1 martin * (default), 1: Reserved (?) */ 327 1.1 martin #define MCS7840_DEV_MODE_SER_PRSNT 0x04 /* 0: Reserved, 1: Do not use 328 1.1 martin * hardocded values (default) 329 1.1 martin * (?) */ 330 1.1 martin #define MCS7840_DEV_MODE_PLLBYPASS 0x08 /* 1: PLL output is bypassed, 331 1.1 martin * default = 0 */ 332 1.1 martin #define MCS7840_DEV_MODE_PORBYPASS 0x10 /* 1: Power-On Reset is 333 1.1 martin * bypassed, default = 0 */ 334 1.1 martin #define MCS7840_DEV_MODE_SELECT24S 0x20 /* 0: 4 Serial Ports / IrDA 335 1.1 martin * active, 1: 2 Serial Ports / 336 1.1 martin * IrDA active */ 337 1.1 martin #define MCS7840_DEV_MODE_EEPROMWR 0x40 /* EEPROM write is enabled, 338 1.1 martin * default */ 339 1.1 martin #define MCS7840_DEV_MODE_IRDA 0x80 /* IrDA mode is activated 340 1.1 martin * (could be turned on), 341 1.1 martin * default */ 342 1.1 martin 343 1.1 martin /* Bits for SPx ICG */ 344 1.1 martin #define MCS7840_DEV_SPx_ICG_DEF 0x24 /* All 8 bits is used as 345 1.1 martin * number of BAUD clocks of 346 1.1 martin * pause */ 347 1.1 martin 348 1.1 martin /* 349 1.1 martin * Bits for RX_SAMPLINGxx registers 350 1.1 martin * These registers control when bit value will be sampled within 351 1.1 martin * the baud period. 352 1.1 martin * 0 is very beginning of period, 15 is very end, 7 is the middle. 353 1.1 martin */ 354 1.1 martin #define MCS7840_DEV_RX_SAMPLING1_MASK 0x0f /* Bits for port 1 in 355 1.1 martin * RX_SAMPLING12 */ 356 1.1 martin #define MCS7840_DEV_RX_SAMPLING1_SHIFT 0 /* Shift for port 1in 357 1.1 martin * RX_SAMPLING12 */ 358 1.1 martin #define MCS7840_DEV_RX_SAMPLING2_MASK 0xf0 /* Bits for port 2 in 359 1.1 martin * RX_SAMPLING12 */ 360 1.1 martin #define MCS7840_DEV_RX_SAMPLING2_SHIFT 4 /* Shift for port 2 in 361 1.1 martin * RX_SAMPLING12 */ 362 1.1 martin #define MCS7840_DEV_RX_SAMPLING3_MASK 0x0f /* Bits for port 3 in 363 1.1 martin * RX_SAMPLING23 */ 364 1.1 martin #define MCS7840_DEV_RX_SAMPLING3_SHIFT 0 /* Shift for port 3 in 365 1.1 martin * RX_SAMPLING23 */ 366 1.1 martin #define MCS7840_DEV_RX_SAMPLING4_MASK 0xf0 /* Bits for port 4 in 367 1.1 martin * RX_SAMPLING23 */ 368 1.1 martin #define MCS7840_DEV_RX_SAMPLING4_SHIFT 4 /* Shift for port 4 in 369 1.1 martin * RX_SAMPLING23 */ 370 1.1 martin #define MCS7840_DEV_RX_SAMPLINGx_MIN 0 /* Max for any RX Sampling */ 371 1.1 martin #define MCS7840_DEV_RX_SAMPLINGx_DEF 7 /* Default for any RX 372 1.1 martin * Sampling, center of period */ 373 1.1 martin #define MCS7840_DEV_RX_SAMPLINGx_MAX 15 /* Min for any RX Sampling */ 374 1.1 martin 375 1.1 martin /* Bits for ZERO_PERIODx */ 376 1.1 martin #define MCS7840_DEV_ZERO_PERIODx_DEF 20 /* Number of Bulk-in requests 377 1.3 andvar * before sending zero-sized 378 1.1 martin * reply */ 379 1.1 martin 380 1.1 martin /* Bits for ZERO_ENABLE */ 381 1.1 martin #define MCS7840_DEV_ZERO_ENABLE_PORT1 0x01 /* Enable of sending 382 1.1 martin * zero-sized replies for port 383 1.1 martin * 1, default */ 384 1.1 martin #define MCS7840_DEV_ZERO_ENABLE_PORT2 0x02 /* Enable of sending 385 1.1 martin * zero-sized replies for port 386 1.1 martin * 2, default */ 387 1.1 martin #define MCS7840_DEV_ZERO_ENABLE_PORT3 0x04 /* Enable of sending 388 1.1 martin * zero-sized replies for port 389 1.1 martin * 3, default */ 390 1.1 martin #define MCS7840_DEV_ZERO_ENABLE_PORT4 0x08 /* Enable of sending 391 1.1 martin * zero-sized replies for port 392 1.1 martin * 4, default */ 393 1.1 martin 394 1.1 martin /* Bits for THR_VAL_HIGHx */ 395 1.1 martin #define MCS7840_DEV_THR_VAL_HIGH_MASK 0x01 /* Only one bit is used */ 396 1.1 martin #define MCS7840_DEV_THR_VAL_HIGH_MUL 256 /* This one bit is means "256" */ 397 1.1 martin #define MCS7840_DEV_THR_VAL_HIGH_SHIFT 8 /* This one bit is means "256" */ 398 1.1 martin #define MCS7840_DEV_THR_VAL_HIGH_ENABLE 0x80 /* Enable threshold */ 399 1.1 martin 400 1.1 martin /* These are documented in "public" datasheet */ 401 1.3 andvar #define MCS7840_DEV_REG_DCR0_1 0x04 /* Device control register 0 for Port 402 1.1 martin * 1, R/W */ 403 1.3 andvar #define MCS7840_DEV_REG_DCR1_1 0x05 /* Device control register 1 for Port 404 1.1 martin * 1, R/W */ 405 1.3 andvar #define MCS7840_DEV_REG_DCR2_1 0x06 /* Device control register 2 for Port 406 1.1 martin * 1, R/W */ 407 1.3 andvar #define MCS7840_DEV_REG_DCR0_2 0x16 /* Device control register 0 for Port 408 1.1 martin * 2, R/W */ 409 1.3 andvar #define MCS7840_DEV_REG_DCR1_2 0x17 /* Device control register 1 for Port 410 1.1 martin * 2, R/W */ 411 1.3 andvar #define MCS7840_DEV_REG_DCR2_2 0x18 /* Device control register 2 for Port 412 1.1 martin * 2, R/W */ 413 1.3 andvar #define MCS7840_DEV_REG_DCR0_3 0x19 /* Device control register 0 for Port 414 1.1 martin * 3, R/W */ 415 1.3 andvar #define MCS7840_DEV_REG_DCR1_3 0x1a /* Device control register 1 for Port 416 1.1 martin * 3, R/W */ 417 1.3 andvar #define MCS7840_DEV_REG_DCR2_3 0x1b /* Device control register 2 for Port 418 1.1 martin * 3, R/W */ 419 1.3 andvar #define MCS7840_DEV_REG_DCR0_4 0x1c /* Device control register 0 for Port 420 1.1 martin * 4, R/W */ 421 1.3 andvar #define MCS7840_DEV_REG_DCR1_4 0x1d /* Device control register 1 for Port 422 1.1 martin * 4, R/W */ 423 1.3 andvar #define MCS7840_DEV_REG_DCR2_4 0x1e /* Device control register 2 for Port 424 1.1 martin * 4, R/W */ 425 1.1 martin 426 1.1 martin /* Bits of DCR0 registers, documented in datasheet */ 427 1.3 andvar #define MCS7840_DEV_DCR0_PWRSAVE 0x01 /* Shutdown transceiver 428 1.1 martin * when USB Suspend is 429 1.1 martin * engaged, default = 1 */ 430 1.1 martin #define MCS7840_DEV_DCR0_RESERVED1 0x02 /* Unused */ 431 1.1 martin #define MCS7840_DEV_DCR0_GPIO_MODE_MASK 0x0c /* GPIO Mode bits, WORKS 432 1.1 martin * ONLY FOR PORT 1 */ 433 1.1 martin #define MCS7840_DEV_DCR0_GPIO_MODE_IN 0x00 /* GPIO Mode - Input 434 1.1 martin * (0b00), WORKS ONLY 435 1.1 martin * FOR PORT 1 */ 436 1.1 martin #define MCS7840_DEV_DCR0_GPIO_MODE_OUT 0x08 /* GPIO Mode - Input 437 1.1 martin * (0b10), WORKS ONLY 438 1.1 martin * FOR PORT 1 */ 439 1.1 martin #define MCS7840_DEV_DCR0_RTS_ACTIVE_HIGH 0x10 /* RTS Active is HIGH, 440 1.1 martin * default = 0 (low) */ 441 1.1 martin #define MCS7840_DEV_DCR0_RTS_AUTO 0x20 /* RTS is controlled by 442 1.1 martin * state of TX buffer, 443 1.1 martin * default = 0 444 1.1 martin * (controlled by MCR) */ 445 1.1 martin #define MCS7840_DEV_DCR0_IRDA 0x40 /* IrDA mode */ 446 1.1 martin #define MCS7840_DEV_DCR0_RESERVED2 0x80 /* Unused */ 447 1.1 martin 448 1.1 martin /* Bits of DCR1 registers, documented in datasheet */ 449 1.1 martin #define MCS7840_DEV_DCR1_GPIO_CURRENT_MASK 0x03 /* Mask to extract GPIO 450 1.1 martin * current value, WORKS 451 1.1 martin * ONLY FOR PORT 1 */ 452 1.1 martin #define MCS7840_DEV_DCR1_GPIO_CURRENT_6MA 0x00 /* GPIO output current 453 1.1 martin * 6mA, WORKS ONLY FOR 454 1.1 martin * PORT 1 */ 455 1.1 martin #define MCS7840_DEV_DCR1_GPIO_CURRENT_8MA 0x01 /* GPIO output current 456 1.1 martin * 8mA, defauilt, WORKS 457 1.1 martin * ONLY FOR PORT 1 */ 458 1.1 martin #define MCS7840_DEV_DCR1_GPIO_CURRENT_10MA 0x02 /* GPIO output current 459 1.1 martin * 10mA, WORKS ONLY FOR 460 1.1 martin * PORT 1 */ 461 1.1 martin #define MCS7840_DEV_DCR1_GPIO_CURRENT_12MA 0x03 /* GPIO output current 462 1.1 martin * 12mA, WORKS ONLY FOR 463 1.1 martin * PORT 1 */ 464 1.1 martin #define MCS7840_DEV_DCR1_UART_CURRENT_MASK 0x0c /* Mask to extract UART 465 1.1 martin * signals current value */ 466 1.1 martin #define MCS7840_DEV_DCR1_UART_CURRENT_6MA 0x00 /* UART output current 467 1.1 martin * 6mA */ 468 1.1 martin #define MCS7840_DEV_DCR1_UART_CURRENT_8MA 0x04 /* UART output current 469 1.1 martin * 8mA, defauilt */ 470 1.1 martin #define MCS7840_DEV_DCR1_UART_CURRENT_10MA 0x08 /* UART output current 471 1.1 martin * 10mA */ 472 1.1 martin #define MCS7840_DEV_DCR1_UART_CURRENT_12MA 0x0c /* UART output current 473 1.1 martin * 12mA */ 474 1.1 martin #define MCS7840_DEV_DCR1_WAKEUP_DISABLE 0x10 /* Disable Remote USB 475 1.1 martin * Wakeup */ 476 1.1 martin #define MCS7840_DEV_DCR1_PLLPWRDOWN_DISABLE 0x20 /* Disable PLL power 477 1.1 martin * down when not needed, 478 1.1 martin * WORKS ONLY FOR PORT 1 */ 479 1.1 martin #define MCS7840_DEV_DCR1_LONG_INTERRUPT 0x40 /* Enable 13 bytes of 480 1.1 martin * interrupt data, with 481 1.1 martin * FIFO statistics, 482 1.1 martin * WORKS ONLY FOR PORT 1 */ 483 1.1 martin #define MCS7840_DEV_DCR1_RESERVED1 0x80 /* Unused */ 484 1.1 martin 485 1.1 martin /* 486 1.1 martin * Bits of DCR2 registers, documented in datasheet 487 1.1 martin * Wakeup will work only if DCR0_IRDA = 0 (RS-xxx mode) and 488 1.1 martin * DCR1_WAKEUP_DISABLE = 0 (wakeup enabled). 489 1.1 martin */ 490 1.1 martin #define MCS7840_DEV_DCR2_WAKEUP_CTS 0x01 /* Wakeup on CTS change, 491 1.1 martin * default = 0 */ 492 1.1 martin #define MCS7840_DEV_DCR2_WAKEUP_DCD 0x02 /* Wakeup on DCD change, 493 1.1 martin * default = 0 */ 494 1.1 martin #define MCS7840_DEV_DCR2_WAKEUP_RI 0x04 /* Wakeup on RI change, 495 1.1 martin * default = 1 */ 496 1.1 martin #define MCS7840_DEV_DCR2_WAKEUP_DSR 0x08 /* Wakeup on DSR change, 497 1.1 martin * default = 0 */ 498 1.1 martin #define MCS7840_DEV_DCR2_WAKEUP_RXD 0x10 /* Wakeup on RX Data change, 499 1.1 martin * default = 0 */ 500 1.1 martin #define MCS7840_DEV_DCR2_WAKEUP_RESUME 0x20 /* Wakeup issues RESUME 501 1.1 martin * signal, DISCONNECT 502 1.1 martin * otherwise, default = 1 */ 503 1.1 martin #define MCS7840_DEV_DCR2_RESERVED1 0x40 /* Unused */ 504 1.1 martin #define MCS7840_DEV_DCR2_SHDN_POLARITY 0x80 /* 0: Pin 12 Active Low, 1: 505 1.1 martin * Pin 12 Active High, default 506 1.1 martin * = 0 */ 507 1.1 martin 508 1.1 martin /* Interrupt endpoint bytes & bits */ 509 1.1 martin #define MCS7840_IEP_FIFO_STATUS_INDEX 5 510 1.1 martin /* 511 1.3 andvar * These can be calculated as "1 << portnumber" for Bulk-out and 512 1.1 martin * "1 << (portnumber+1)" for Bulk-in 513 1.1 martin */ 514 1.1 martin #define MCS7840_IEP_BO_PORT1_HASDATA 0x01 515 1.1 martin #define MCS7840_IEP_BI_PORT1_HASDATA 0x02 516 1.1 martin #define MCS7840_IEP_BO_PORT2_HASDATA 0x04 517 1.1 martin #define MCS7840_IEP_BI_PORT2_HASDATA 0x08 518 1.1 martin #define MCS7840_IEP_BO_PORT3_HASDATA 0x10 519 1.1 martin #define MCS7840_IEP_BI_PORT3_HASDATA 0x20 520 1.1 martin #define MCS7840_IEP_BO_PORT4_HASDATA 0x40 521 1.1 martin #define MCS7840_IEP_BI_PORT4_HASDATA 0x80 522 1.1 martin 523 1.1 martin /* Documented UART registers (fully compatible with 16550 UART) */ 524 1.1 martin #define MCS7840_UART_REG_THR 0x00 /* Transmitter Holding 525 1.1 martin * Register W/Only */ 526 1.1 martin #define MCS7840_UART_REG_RHR 0x00 /* Receiver Holding Register 527 1.1 martin * R/Only */ 528 1.1 martin #define MCS7840_UART_REG_IER 0x01 /* Interrupt enable register - 529 1.1 martin * R/W */ 530 1.1 martin #define MCS7840_UART_REG_FCR 0x02 /* FIFO Control register - 531 1.1 martin * W/Only */ 532 1.3 andvar #define MCS7840_UART_REG_ISR 0x02 /* Interrupt Status Register 533 1.1 martin * R/Only */ 534 1.1 martin #define MCS7840_UART_REG_LCR 0x03 /* Line control register R/W */ 535 1.1 martin #define MCS7840_UART_REG_MCR 0x04 /* Modem control register R/W */ 536 1.1 martin #define MCS7840_UART_REG_LSR 0x05 /* Line status register R/Only */ 537 1.1 martin #define MCS7840_UART_REG_MSR 0x06 /* Modem status register 538 1.1 martin * R/Only */ 539 1.1 martin #define MCS7840_UART_REG_SCRATCHPAD 0x07 /* Scratch pad register */ 540 1.1 martin 541 1.1 martin #define MCS7840_UART_REG_DLL 0x00 /* Low bits of BAUD divider */ 542 1.1 martin #define MCS7840_UART_REG_DLM 0x01 /* High bits of BAUD divider */ 543 1.1 martin 544 1.1 martin /* IER bits */ 545 1.3 andvar #define MCS7840_UART_IER_RXREADY 0x01 /* RX Ready interrupt mask */ 546 1.3 andvar #define MCS7840_UART_IER_TXREADY 0x02 /* TX Ready interrupt mask */ 547 1.3 andvar #define MCS7840_UART_IER_RXSTAT 0x04 /* RX Status interrupt mask */ 548 1.1 martin #define MCS7840_UART_IER_MODEM 0x08 /* Modem status change 549 1.3 andvar * interrupt mask */ 550 1.1 martin #define MCS7840_UART_IER_SLEEP 0x10 /* SLEEP enable */ 551 1.1 martin 552 1.1 martin /* FCR bits */ 553 1.1 martin #define MCS7840_UART_FCR_ENABLE 0x01 /* Enable FIFO */ 554 1.1 martin #define MCS7840_UART_FCR_FLUSHRHR 0x02 /* Flush RHR and FIFO */ 555 1.1 martin #define MCS7840_UART_FCR_FLUSHTHR 0x04 /* Flush THR and FIFO */ 556 1.1 martin #define MCS7840_UART_FCR_RTLMASK 0xa0 /* Mask to select RHR 557 1.1 martin * Interrupt Trigger level */ 558 1.1 martin #define MCS7840_UART_FCR_RTL_1_1 0x00 /* L1 = 1, L2 = 1 */ 559 1.1 martin #define MCS7840_UART_FCR_RTL_1_4 0x40 /* L1 = 1, L2 = 4 */ 560 1.1 martin #define MCS7840_UART_FCR_RTL_1_8 0x80 /* L1 = 1, L2 = 8 */ 561 1.1 martin #define MCS7840_UART_FCR_RTL_1_14 0xa0 /* L1 = 1, L2 = 14 */ 562 1.1 martin 563 1.1 martin /* ISR bits */ 564 1.1 martin #define MCS7840_UART_ISR_NOPENDING 0x01 /* No interrupt pending */ 565 1.1 martin #define MCS7840_UART_ISR_INTMASK 0x3f /* Mask to select interrupt 566 1.1 martin * source */ 567 1.2 msaitoh #define MCS7840_UART_ISR_RXERR 0x06 /* Receive error */ 568 1.2 msaitoh #define MCS7840_UART_ISR_RXHASDATA 0x04 /* Receiver has data */ 569 1.2 msaitoh #define MCS7840_UART_ISR_RXTIMEOUT 0x0c /* Receiver timeout */ 570 1.1 martin #define MCS7840_UART_ISR_TXEMPTY 0x02 /* Transmitter empty */ 571 1.1 martin #define MCS7840_UART_ISR_MSCHANGE 0x00 /* Modem status change */ 572 1.1 martin 573 1.1 martin /* LCR bits */ 574 1.1 martin #define MCS7840_UART_LCR_DATALENMASK 0x03 /* Mask for data length */ 575 1.1 martin #define MCS7840_UART_LCR_DATALEN5 0x00 /* 5 data bits */ 576 1.1 martin #define MCS7840_UART_LCR_DATALEN6 0x01 /* 6 data bits */ 577 1.1 martin #define MCS7840_UART_LCR_DATALEN7 0x02 /* 7 data bits */ 578 1.1 martin #define MCS7840_UART_LCR_DATALEN8 0x03 /* 8 data bits */ 579 1.1 martin 580 1.1 martin #define MCS7840_UART_LCR_STOPBMASK 0x04 /* Mask for stop bits */ 581 1.1 martin #define MCS7840_UART_LCR_STOPB1 0x00 /* 1 stop bit in any case */ 582 1.1 martin #define MCS7840_UART_LCR_STOPB2 0x04 /* 1.5-2 stop bits depends on 583 1.1 martin * data length */ 584 1.1 martin 585 1.1 martin #define MCS7840_UART_LCR_PARITYMASK 0x38 /* Mask for all parity data */ 586 1.1 martin #define MCS7840_UART_LCR_PARITYON 0x08 /* Parity ON/OFF - ON */ 587 1.1 martin #define MCS7840_UART_LCR_PARITYODD 0x00 /* Parity Odd */ 588 1.1 martin #define MCS7840_UART_LCR_PARITYEVEN 0x10 /* Parity Even */ 589 1.1 martin #define MCS7840_UART_LCR_PARITYODD 0x00 /* Parity Odd */ 590 1.1 martin #define MCS7840_UART_LCR_PARITYFORCE 0x20 /* Force parity odd/even */ 591 1.1 martin 592 1.1 martin #define MCS7840_UART_LCR_BREAK 0x40 /* Send BREAK */ 593 1.1 martin #define MCS7840_UART_LCR_DIVISORS 0x80 /* Map DLL/DLM instead of 594 1.1 martin * xHR/IER */ 595 1.1 martin 596 1.1 martin /* LSR bits */ 597 1.1 martin #define MCS7840_UART_LSR_RHRAVAIL 0x01 /* Data available for read */ 598 1.1 martin #define MCS7840_UART_LSR_RHROVERRUN 0x02 /* Data FIFO/register overflow */ 599 1.1 martin #define MCS7840_UART_LSR_PARITYERR 0x04 /* Parity error */ 600 1.1 martin #define MCS7840_UART_LSR_FRAMEERR 0x10 /* Framing error */ 601 1.1 martin #define MCS7840_UART_LSR_BREAKERR 0x20 /* BREAK signal received */ 602 1.1 martin #define MCS7840_UART_LSR_THREMPTY 0x40 /* THR register is empty, 603 1.1 martin * ready for transmit */ 604 1.1 martin #define MCS7840_UART_LSR_HASERR 0x80 /* Has error in receiver FIFO */ 605 1.1 martin 606 1.1 martin /* MCR bits */ 607 1.1 martin #define MCS7840_UART_MCR_DTR 0x01 /* Force DTR to be active 608 1.1 martin * (low) */ 609 1.1 martin #define MCS7840_UART_MCR_RTS 0x02 /* Force RTS to be active 610 1.1 martin * (low) */ 611 1.1 martin #define MCS7840_UART_MCR_IE 0x04 /* Enable interrupts (from 612 1.1 martin * code, not documented) */ 613 1.1 martin #define MCS7840_UART_MCR_LOOPBACK 0x10 /* Enable local loopback test 614 1.1 martin * mode */ 615 1.1 martin #define MCS7840_UART_MCR_CTSRTS 0x20 /* Enable CTS/RTS flow control 616 1.1 martin * in 550 (FIFO) mode */ 617 1.1 martin #define MCS7840_UART_MCR_DTRDSR 0x40 /* Enable DTR/DSR flow control 618 1.1 martin * in 550 (FIFO) mode */ 619 1.1 martin #define MCS7840_UART_MCR_DCD 0x80 /* Enable DCD flow control in 620 1.1 martin * 550 (FIFO) mode */ 621 1.1 martin 622 1.1 martin /* MSR bits */ 623 1.1 martin #define MCS7840_UART_MSR_DELTACTS 0x01 /* CTS was changed since last 624 1.1 martin * read */ 625 1.1 martin #define MCS7840_UART_MSR_DELTADSR 0x02 /* DSR was changed since last 626 1.1 martin * read */ 627 1.1 martin #define MCS7840_UART_MSR_DELTARI 0x04 /* RI was changed from low to 628 1.1 martin * high since last read */ 629 1.1 martin #define MCS7840_UART_MSR_DELTADCD 0x08 /* DCD was changed since last 630 1.1 martin * read */ 631 1.1 martin #define MCS7840_UART_MSR_NEGCTS 0x10 /* Negated CTS signal */ 632 1.1 martin #define MCS7840_UART_MSR_NEGDSR 0x20 /* Negated DSR signal */ 633 1.1 martin #define MCS7840_UART_MSR_NEGRI 0x40 /* Negated RI signal */ 634 1.1 martin #define MCS7840_UART_MSR_NEGDCD 0x80 /* Negated DCD signal */ 635 1.1 martin 636 1.1 martin /* SCRATCHPAD bits */ 637 1.1 martin #define MCS7840_UART_SCRATCHPAD_RS232 0x00 /* RS-485 disabled */ 638 1.1 martin #define MCS7840_UART_SCRATCHPAD_RS485_DTRRX 0x80 /* RS-485 mode, DTR High 639 1.1 martin * = RX */ 640 1.1 martin #define MCS7840_UART_SCRATCHPAD_RS485_DTRTX 0xc0 /* RS-485 mode, DTR High 641 1.1 martin * = TX */ 642 1.1 martin 643 1.1 martin #define MCS7840_CONFIG_INDEX 0 644 1.1 martin #define MCS7840_IFACE_INDEX 0 645 1.1 martin 646 1.1 martin #endif 647 1.1 martin 648 1.1 martin 649