Home | History | Annotate | Line # | Download | only in usb
xhci.c revision 1.107.2.2
      1  1.107.2.2    martin /*	$NetBSD: xhci.c,v 1.107.2.2 2019/09/01 13:00:37 martin Exp $	*/
      2        1.1  jakllsch 
      3        1.1  jakllsch /*
      4        1.1  jakllsch  * Copyright (c) 2013 Jonathan A. Kollasch
      5        1.1  jakllsch  * All rights reserved.
      6        1.1  jakllsch  *
      7        1.1  jakllsch  * Redistribution and use in source and binary forms, with or without
      8        1.1  jakllsch  * modification, are permitted provided that the following conditions
      9        1.1  jakllsch  * are met:
     10        1.1  jakllsch  * 1. Redistributions of source code must retain the above copyright
     11        1.1  jakllsch  *    notice, this list of conditions and the following disclaimer.
     12        1.1  jakllsch  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.1  jakllsch  *    notice, this list of conditions and the following disclaimer in the
     14        1.1  jakllsch  *    documentation and/or other materials provided with the distribution.
     15        1.1  jakllsch  *
     16        1.1  jakllsch  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
     17        1.1  jakllsch  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     18        1.1  jakllsch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     19        1.1  jakllsch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
     20        1.1  jakllsch  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
     21        1.1  jakllsch  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
     22        1.1  jakllsch  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
     23        1.1  jakllsch  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
     24        1.1  jakllsch  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
     25        1.1  jakllsch  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
     26        1.1  jakllsch  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     27        1.1  jakllsch  */
     28        1.1  jakllsch 
     29       1.34     skrll /*
     30       1.41     skrll  * USB rev 2.0 and rev 3.1 specification
     31       1.41     skrll  *  http://www.usb.org/developers/docs/
     32       1.34     skrll  * xHCI rev 1.1 specification
     33       1.41     skrll  *  http://www.intel.com/technology/usb/spec.htm
     34       1.34     skrll  */
     35       1.34     skrll 
     36        1.1  jakllsch #include <sys/cdefs.h>
     37  1.107.2.2    martin __KERNEL_RCSID(0, "$NetBSD: xhci.c,v 1.107.2.2 2019/09/01 13:00:37 martin Exp $");
     38       1.27     skrll 
     39       1.46     pooka #ifdef _KERNEL_OPT
     40       1.27     skrll #include "opt_usb.h"
     41       1.46     pooka #endif
     42        1.1  jakllsch 
     43        1.1  jakllsch #include <sys/param.h>
     44        1.1  jakllsch #include <sys/systm.h>
     45        1.1  jakllsch #include <sys/kernel.h>
     46        1.1  jakllsch #include <sys/kmem.h>
     47        1.1  jakllsch #include <sys/device.h>
     48        1.1  jakllsch #include <sys/select.h>
     49        1.1  jakllsch #include <sys/proc.h>
     50        1.1  jakllsch #include <sys/queue.h>
     51        1.1  jakllsch #include <sys/mutex.h>
     52        1.1  jakllsch #include <sys/condvar.h>
     53        1.1  jakllsch #include <sys/bus.h>
     54        1.1  jakllsch #include <sys/cpu.h>
     55       1.27     skrll #include <sys/sysctl.h>
     56        1.1  jakllsch 
     57        1.1  jakllsch #include <machine/endian.h>
     58        1.1  jakllsch 
     59        1.1  jakllsch #include <dev/usb/usb.h>
     60        1.1  jakllsch #include <dev/usb/usbdi.h>
     61        1.1  jakllsch #include <dev/usb/usbdivar.h>
     62       1.34     skrll #include <dev/usb/usbdi_util.h>
     63       1.27     skrll #include <dev/usb/usbhist.h>
     64        1.1  jakllsch #include <dev/usb/usb_mem.h>
     65        1.1  jakllsch #include <dev/usb/usb_quirks.h>
     66        1.1  jakllsch 
     67        1.1  jakllsch #include <dev/usb/xhcireg.h>
     68        1.1  jakllsch #include <dev/usb/xhcivar.h>
     69       1.34     skrll #include <dev/usb/usbroothub.h>
     70        1.1  jakllsch 
     71       1.27     skrll 
     72       1.27     skrll #ifdef USB_DEBUG
     73       1.27     skrll #ifndef XHCI_DEBUG
     74       1.27     skrll #define xhcidebug 0
     75       1.34     skrll #else /* !XHCI_DEBUG */
     76       1.79  christos #define HEXDUMP(a, b, c) \
     77       1.79  christos     do { \
     78       1.79  christos 	    if (xhcidebug > 0) \
     79       1.80  christos 		    hexdump(printf, a, b, c); \
     80       1.79  christos     } while (/*CONSTCOND*/0)
     81       1.27     skrll static int xhcidebug = 0;
     82       1.27     skrll 
     83       1.27     skrll SYSCTL_SETUP(sysctl_hw_xhci_setup, "sysctl hw.xhci setup")
     84       1.27     skrll {
     85       1.27     skrll 	int err;
     86       1.27     skrll 	const struct sysctlnode *rnode;
     87       1.27     skrll 	const struct sysctlnode *cnode;
     88       1.27     skrll 
     89       1.27     skrll 	err = sysctl_createv(clog, 0, NULL, &rnode,
     90       1.27     skrll 	    CTLFLAG_PERMANENT, CTLTYPE_NODE, "xhci",
     91       1.27     skrll 	    SYSCTL_DESCR("xhci global controls"),
     92       1.27     skrll 	    NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
     93       1.27     skrll 
     94       1.27     skrll 	if (err)
     95       1.27     skrll 		goto fail;
     96       1.27     skrll 
     97       1.27     skrll 	/* control debugging printfs */
     98       1.27     skrll 	err = sysctl_createv(clog, 0, &rnode, &cnode,
     99       1.27     skrll 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
    100       1.27     skrll 	    "debug", SYSCTL_DESCR("Enable debugging output"),
    101       1.27     skrll 	    NULL, 0, &xhcidebug, sizeof(xhcidebug), CTL_CREATE, CTL_EOL);
    102       1.27     skrll 	if (err)
    103       1.27     skrll 		goto fail;
    104       1.27     skrll 
    105       1.27     skrll 	return;
    106       1.27     skrll fail:
    107       1.27     skrll 	aprint_error("%s: sysctl_createv failed (err = %d)\n", __func__, err);
    108       1.27     skrll }
    109       1.27     skrll 
    110       1.34     skrll #endif /* !XHCI_DEBUG */
    111       1.27     skrll #endif /* USB_DEBUG */
    112       1.27     skrll 
    113       1.79  christos #ifndef HEXDUMP
    114       1.79  christos #define HEXDUMP(a, b, c)
    115       1.79  christos #endif
    116       1.79  christos 
    117       1.27     skrll #define DPRINTFN(N,FMT,A,B,C,D) USBHIST_LOGN(xhcidebug,N,FMT,A,B,C,D)
    118       1.27     skrll #define XHCIHIST_FUNC() USBHIST_FUNC()
    119       1.27     skrll #define XHCIHIST_CALLED(name) USBHIST_CALLED(xhcidebug)
    120        1.1  jakllsch 
    121        1.1  jakllsch #define XHCI_DCI_SLOT 0
    122        1.1  jakllsch #define XHCI_DCI_EP_CONTROL 1
    123        1.1  jakllsch 
    124        1.1  jakllsch #define XHCI_ICI_INPUT_CONTROL 0
    125        1.1  jakllsch 
    126        1.1  jakllsch struct xhci_pipe {
    127        1.1  jakllsch 	struct usbd_pipe xp_pipe;
    128       1.34     skrll 	struct usb_task xp_async_task;
    129        1.1  jakllsch };
    130        1.1  jakllsch 
    131        1.1  jakllsch #define XHCI_COMMAND_RING_TRBS 256
    132        1.1  jakllsch #define XHCI_EVENT_RING_TRBS 256
    133        1.1  jakllsch #define XHCI_EVENT_RING_SEGMENTS 1
    134        1.1  jakllsch #define XHCI_TRB_3_ED_BIT XHCI_TRB_3_ISP_BIT
    135        1.1  jakllsch 
    136       1.34     skrll static usbd_status xhci_open(struct usbd_pipe *);
    137       1.34     skrll static void xhci_close_pipe(struct usbd_pipe *);
    138        1.1  jakllsch static int xhci_intr1(struct xhci_softc * const);
    139        1.1  jakllsch static void xhci_softintr(void *);
    140        1.1  jakllsch static void xhci_poll(struct usbd_bus *);
    141       1.34     skrll static struct usbd_xfer *xhci_allocx(struct usbd_bus *, unsigned int);
    142       1.34     skrll static void xhci_freex(struct usbd_bus *, struct usbd_xfer *);
    143        1.1  jakllsch static void xhci_get_lock(struct usbd_bus *, kmutex_t **);
    144       1.34     skrll static usbd_status xhci_new_device(device_t, struct usbd_bus *, int, int, int,
    145        1.1  jakllsch     struct usbd_port *);
    146       1.34     skrll static int xhci_roothub_ctrl(struct usbd_bus *, usb_device_request_t *,
    147       1.34     skrll     void *, int);
    148        1.1  jakllsch 
    149       1.34     skrll static usbd_status xhci_configure_endpoint(struct usbd_pipe *);
    150       1.34     skrll //static usbd_status xhci_unconfigure_endpoint(struct usbd_pipe *);
    151       1.34     skrll static usbd_status xhci_reset_endpoint(struct usbd_pipe *);
    152       1.34     skrll static usbd_status xhci_stop_endpoint(struct usbd_pipe *);
    153        1.1  jakllsch 
    154       1.55     skrll static void xhci_host_dequeue(struct xhci_ring * const);
    155       1.34     skrll static usbd_status xhci_set_dequeue(struct usbd_pipe *);
    156        1.1  jakllsch 
    157        1.1  jakllsch static usbd_status xhci_do_command(struct xhci_softc * const,
    158      1.101  jakllsch     struct xhci_soft_trb * const, int);
    159       1.34     skrll static usbd_status xhci_do_command_locked(struct xhci_softc * const,
    160      1.101  jakllsch     struct xhci_soft_trb * const, int);
    161       1.48     skrll static usbd_status xhci_init_slot(struct usbd_device *, uint32_t);
    162       1.48     skrll static void xhci_free_slot(struct xhci_softc *, struct xhci_slot *, int, int);
    163       1.51     skrll static usbd_status xhci_set_address(struct usbd_device *, uint32_t, bool);
    164        1.1  jakllsch static usbd_status xhci_enable_slot(struct xhci_softc * const,
    165        1.1  jakllsch     uint8_t * const);
    166       1.34     skrll static usbd_status xhci_disable_slot(struct xhci_softc * const, uint8_t);
    167        1.1  jakllsch static usbd_status xhci_address_device(struct xhci_softc * const,
    168        1.1  jakllsch     uint64_t, uint8_t, bool);
    169       1.34     skrll static void xhci_set_dcba(struct xhci_softc * const, uint64_t, int);
    170        1.1  jakllsch static usbd_status xhci_update_ep0_mps(struct xhci_softc * const,
    171        1.1  jakllsch     struct xhci_slot * const, u_int);
    172        1.1  jakllsch static usbd_status xhci_ring_init(struct xhci_softc * const,
    173        1.1  jakllsch     struct xhci_ring * const, size_t, size_t);
    174        1.1  jakllsch static void xhci_ring_free(struct xhci_softc * const, struct xhci_ring * const);
    175        1.1  jakllsch 
    176       1.51     skrll static void xhci_setup_ctx(struct usbd_pipe *);
    177       1.51     skrll static void xhci_setup_route(struct usbd_pipe *, uint32_t *);
    178       1.51     skrll static void xhci_setup_tthub(struct usbd_pipe *, uint32_t *);
    179       1.51     skrll static void xhci_setup_maxburst(struct usbd_pipe *, uint32_t *);
    180       1.51     skrll static uint32_t xhci_bival2ival(uint32_t, uint32_t);
    181       1.51     skrll 
    182       1.34     skrll static void xhci_noop(struct usbd_pipe *);
    183        1.1  jakllsch 
    184       1.34     skrll static usbd_status xhci_root_intr_transfer(struct usbd_xfer *);
    185       1.34     skrll static usbd_status xhci_root_intr_start(struct usbd_xfer *);
    186       1.34     skrll static void xhci_root_intr_abort(struct usbd_xfer *);
    187       1.34     skrll static void xhci_root_intr_close(struct usbd_pipe *);
    188       1.34     skrll static void xhci_root_intr_done(struct usbd_xfer *);
    189       1.34     skrll 
    190       1.34     skrll static usbd_status xhci_device_ctrl_transfer(struct usbd_xfer *);
    191       1.34     skrll static usbd_status xhci_device_ctrl_start(struct usbd_xfer *);
    192       1.34     skrll static void xhci_device_ctrl_abort(struct usbd_xfer *);
    193       1.34     skrll static void xhci_device_ctrl_close(struct usbd_pipe *);
    194       1.34     skrll static void xhci_device_ctrl_done(struct usbd_xfer *);
    195       1.34     skrll 
    196       1.34     skrll static usbd_status xhci_device_intr_transfer(struct usbd_xfer *);
    197       1.34     skrll static usbd_status xhci_device_intr_start(struct usbd_xfer *);
    198       1.34     skrll static void xhci_device_intr_abort(struct usbd_xfer *);
    199       1.34     skrll static void xhci_device_intr_close(struct usbd_pipe *);
    200       1.34     skrll static void xhci_device_intr_done(struct usbd_xfer *);
    201       1.34     skrll 
    202       1.34     skrll static usbd_status xhci_device_bulk_transfer(struct usbd_xfer *);
    203       1.34     skrll static usbd_status xhci_device_bulk_start(struct usbd_xfer *);
    204       1.34     skrll static void xhci_device_bulk_abort(struct usbd_xfer *);
    205       1.34     skrll static void xhci_device_bulk_close(struct usbd_pipe *);
    206       1.34     skrll static void xhci_device_bulk_done(struct usbd_xfer *);
    207        1.1  jakllsch 
    208        1.1  jakllsch static void xhci_timeout(void *);
    209        1.1  jakllsch static void xhci_timeout_task(void *);
    210        1.1  jakllsch 
    211        1.1  jakllsch static const struct usbd_bus_methods xhci_bus_methods = {
    212       1.34     skrll 	.ubm_open = xhci_open,
    213       1.34     skrll 	.ubm_softint = xhci_softintr,
    214       1.34     skrll 	.ubm_dopoll = xhci_poll,
    215       1.34     skrll 	.ubm_allocx = xhci_allocx,
    216       1.34     skrll 	.ubm_freex = xhci_freex,
    217       1.34     skrll 	.ubm_getlock = xhci_get_lock,
    218       1.34     skrll 	.ubm_newdev = xhci_new_device,
    219       1.34     skrll 	.ubm_rhctrl = xhci_roothub_ctrl,
    220        1.1  jakllsch };
    221        1.1  jakllsch 
    222        1.1  jakllsch static const struct usbd_pipe_methods xhci_root_intr_methods = {
    223       1.34     skrll 	.upm_transfer = xhci_root_intr_transfer,
    224       1.34     skrll 	.upm_start = xhci_root_intr_start,
    225       1.34     skrll 	.upm_abort = xhci_root_intr_abort,
    226       1.34     skrll 	.upm_close = xhci_root_intr_close,
    227       1.34     skrll 	.upm_cleartoggle = xhci_noop,
    228       1.34     skrll 	.upm_done = xhci_root_intr_done,
    229        1.1  jakllsch };
    230        1.1  jakllsch 
    231        1.1  jakllsch 
    232        1.1  jakllsch static const struct usbd_pipe_methods xhci_device_ctrl_methods = {
    233       1.34     skrll 	.upm_transfer = xhci_device_ctrl_transfer,
    234       1.34     skrll 	.upm_start = xhci_device_ctrl_start,
    235       1.34     skrll 	.upm_abort = xhci_device_ctrl_abort,
    236       1.34     skrll 	.upm_close = xhci_device_ctrl_close,
    237       1.34     skrll 	.upm_cleartoggle = xhci_noop,
    238       1.34     skrll 	.upm_done = xhci_device_ctrl_done,
    239        1.1  jakllsch };
    240        1.1  jakllsch 
    241        1.1  jakllsch static const struct usbd_pipe_methods xhci_device_isoc_methods = {
    242       1.34     skrll 	.upm_cleartoggle = xhci_noop,
    243        1.1  jakllsch };
    244        1.1  jakllsch 
    245        1.1  jakllsch static const struct usbd_pipe_methods xhci_device_bulk_methods = {
    246       1.34     skrll 	.upm_transfer = xhci_device_bulk_transfer,
    247       1.34     skrll 	.upm_start = xhci_device_bulk_start,
    248       1.34     skrll 	.upm_abort = xhci_device_bulk_abort,
    249       1.34     skrll 	.upm_close = xhci_device_bulk_close,
    250       1.34     skrll 	.upm_cleartoggle = xhci_noop,
    251       1.34     skrll 	.upm_done = xhci_device_bulk_done,
    252        1.1  jakllsch };
    253        1.1  jakllsch 
    254        1.1  jakllsch static const struct usbd_pipe_methods xhci_device_intr_methods = {
    255       1.34     skrll 	.upm_transfer = xhci_device_intr_transfer,
    256       1.34     skrll 	.upm_start = xhci_device_intr_start,
    257       1.34     skrll 	.upm_abort = xhci_device_intr_abort,
    258       1.34     skrll 	.upm_close = xhci_device_intr_close,
    259       1.34     skrll 	.upm_cleartoggle = xhci_noop,
    260       1.34     skrll 	.upm_done = xhci_device_intr_done,
    261        1.1  jakllsch };
    262        1.1  jakllsch 
    263        1.1  jakllsch static inline uint32_t
    264       1.34     skrll xhci_read_1(const struct xhci_softc * const sc, bus_size_t offset)
    265       1.34     skrll {
    266       1.34     skrll 	return bus_space_read_1(sc->sc_iot, sc->sc_ioh, offset);
    267       1.34     skrll }
    268       1.34     skrll 
    269       1.34     skrll static inline uint32_t
    270        1.1  jakllsch xhci_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    271        1.1  jakllsch {
    272        1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_ioh, offset);
    273        1.1  jakllsch }
    274        1.1  jakllsch 
    275       1.34     skrll static inline void
    276       1.34     skrll xhci_write_1(const struct xhci_softc * const sc, bus_size_t offset,
    277       1.34     skrll     uint32_t value)
    278       1.34     skrll {
    279       1.34     skrll 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, offset, value);
    280       1.34     skrll }
    281       1.34     skrll 
    282        1.4       apb #if 0 /* unused */
    283        1.1  jakllsch static inline void
    284        1.1  jakllsch xhci_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    285        1.1  jakllsch     uint32_t value)
    286        1.1  jakllsch {
    287        1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, offset, value);
    288        1.1  jakllsch }
    289        1.4       apb #endif /* unused */
    290        1.1  jakllsch 
    291        1.1  jakllsch static inline uint32_t
    292        1.1  jakllsch xhci_cap_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    293        1.1  jakllsch {
    294        1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_cbh, offset);
    295        1.1  jakllsch }
    296        1.1  jakllsch 
    297        1.1  jakllsch static inline uint32_t
    298        1.1  jakllsch xhci_op_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    299        1.1  jakllsch {
    300        1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
    301        1.1  jakllsch }
    302        1.1  jakllsch 
    303        1.1  jakllsch static inline void
    304        1.1  jakllsch xhci_op_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    305        1.1  jakllsch     uint32_t value)
    306        1.1  jakllsch {
    307        1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_obh, offset, value);
    308        1.1  jakllsch }
    309        1.1  jakllsch 
    310        1.1  jakllsch static inline uint64_t
    311        1.1  jakllsch xhci_op_read_8(const struct xhci_softc * const sc, bus_size_t offset)
    312        1.1  jakllsch {
    313        1.1  jakllsch 	uint64_t value;
    314        1.1  jakllsch 
    315        1.1  jakllsch 	if (sc->sc_ac64) {
    316        1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    317        1.1  jakllsch 		value = bus_space_read_8(sc->sc_iot, sc->sc_obh, offset);
    318        1.1  jakllsch #else
    319        1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
    320        1.1  jakllsch 		value |= (uint64_t)bus_space_read_4(sc->sc_iot, sc->sc_obh,
    321        1.1  jakllsch 		    offset + 4) << 32;
    322        1.1  jakllsch #endif
    323        1.1  jakllsch 	} else {
    324        1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
    325        1.1  jakllsch 	}
    326        1.1  jakllsch 
    327        1.1  jakllsch 	return value;
    328        1.1  jakllsch }
    329        1.1  jakllsch 
    330        1.1  jakllsch static inline void
    331        1.1  jakllsch xhci_op_write_8(const struct xhci_softc * const sc, bus_size_t offset,
    332        1.1  jakllsch     uint64_t value)
    333        1.1  jakllsch {
    334        1.1  jakllsch 	if (sc->sc_ac64) {
    335        1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    336        1.1  jakllsch 		bus_space_write_8(sc->sc_iot, sc->sc_obh, offset, value);
    337        1.1  jakllsch #else
    338        1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_obh, offset + 0,
    339        1.1  jakllsch 		    (value >> 0) & 0xffffffff);
    340        1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_obh, offset + 4,
    341        1.1  jakllsch 		    (value >> 32) & 0xffffffff);
    342        1.1  jakllsch #endif
    343        1.1  jakllsch 	} else {
    344        1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_obh, offset, value);
    345        1.1  jakllsch 	}
    346        1.1  jakllsch }
    347        1.1  jakllsch 
    348      1.103     skrll static inline void
    349      1.103     skrll xhci_op_barrier(const struct xhci_softc * const sc, bus_size_t offset,
    350      1.103     skrll     bus_size_t len, int flags)
    351      1.103     skrll {
    352      1.103     skrll 	bus_space_barrier(sc->sc_iot, sc->sc_obh, offset, len, flags);
    353      1.103     skrll }
    354      1.103     skrll 
    355        1.1  jakllsch static inline uint32_t
    356        1.1  jakllsch xhci_rt_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    357        1.1  jakllsch {
    358        1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
    359        1.1  jakllsch }
    360        1.1  jakllsch 
    361        1.1  jakllsch static inline void
    362        1.1  jakllsch xhci_rt_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    363        1.1  jakllsch     uint32_t value)
    364        1.1  jakllsch {
    365        1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset, value);
    366        1.1  jakllsch }
    367        1.1  jakllsch 
    368        1.4       apb #if 0 /* unused */
    369        1.1  jakllsch static inline uint64_t
    370        1.1  jakllsch xhci_rt_read_8(const struct xhci_softc * const sc, bus_size_t offset)
    371        1.1  jakllsch {
    372        1.1  jakllsch 	uint64_t value;
    373        1.1  jakllsch 
    374        1.1  jakllsch 	if (sc->sc_ac64) {
    375        1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    376        1.1  jakllsch 		value = bus_space_read_8(sc->sc_iot, sc->sc_rbh, offset);
    377        1.1  jakllsch #else
    378        1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
    379        1.1  jakllsch 		value |= (uint64_t)bus_space_read_4(sc->sc_iot, sc->sc_rbh,
    380        1.1  jakllsch 		    offset + 4) << 32;
    381        1.1  jakllsch #endif
    382        1.1  jakllsch 	} else {
    383        1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
    384        1.1  jakllsch 	}
    385        1.1  jakllsch 
    386        1.1  jakllsch 	return value;
    387        1.1  jakllsch }
    388        1.4       apb #endif /* unused */
    389        1.1  jakllsch 
    390        1.1  jakllsch static inline void
    391        1.1  jakllsch xhci_rt_write_8(const struct xhci_softc * const sc, bus_size_t offset,
    392        1.1  jakllsch     uint64_t value)
    393        1.1  jakllsch {
    394        1.1  jakllsch 	if (sc->sc_ac64) {
    395        1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    396        1.1  jakllsch 		bus_space_write_8(sc->sc_iot, sc->sc_rbh, offset, value);
    397        1.1  jakllsch #else
    398        1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset + 0,
    399        1.1  jakllsch 		    (value >> 0) & 0xffffffff);
    400        1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset + 4,
    401        1.1  jakllsch 		    (value >> 32) & 0xffffffff);
    402        1.1  jakllsch #endif
    403        1.1  jakllsch 	} else {
    404        1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset, value);
    405        1.1  jakllsch 	}
    406        1.1  jakllsch }
    407        1.1  jakllsch 
    408        1.4       apb #if 0 /* unused */
    409        1.1  jakllsch static inline uint32_t
    410        1.1  jakllsch xhci_db_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    411        1.1  jakllsch {
    412        1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_dbh, offset);
    413        1.1  jakllsch }
    414        1.4       apb #endif /* unused */
    415        1.1  jakllsch 
    416        1.1  jakllsch static inline void
    417        1.1  jakllsch xhci_db_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    418        1.1  jakllsch     uint32_t value)
    419        1.1  jakllsch {
    420        1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_dbh, offset, value);
    421        1.1  jakllsch }
    422        1.1  jakllsch 
    423        1.1  jakllsch /* --- */
    424        1.1  jakllsch 
    425        1.1  jakllsch static inline uint8_t
    426        1.1  jakllsch xhci_ep_get_type(usb_endpoint_descriptor_t * const ed)
    427        1.1  jakllsch {
    428       1.34     skrll 	u_int eptype = 0;
    429        1.1  jakllsch 
    430        1.1  jakllsch 	switch (UE_GET_XFERTYPE(ed->bmAttributes)) {
    431        1.1  jakllsch 	case UE_CONTROL:
    432        1.1  jakllsch 		eptype = 0x0;
    433        1.1  jakllsch 		break;
    434        1.1  jakllsch 	case UE_ISOCHRONOUS:
    435        1.1  jakllsch 		eptype = 0x1;
    436        1.1  jakllsch 		break;
    437        1.1  jakllsch 	case UE_BULK:
    438        1.1  jakllsch 		eptype = 0x2;
    439        1.1  jakllsch 		break;
    440        1.1  jakllsch 	case UE_INTERRUPT:
    441        1.1  jakllsch 		eptype = 0x3;
    442        1.1  jakllsch 		break;
    443        1.1  jakllsch 	}
    444        1.1  jakllsch 
    445        1.1  jakllsch 	if ((UE_GET_XFERTYPE(ed->bmAttributes) == UE_CONTROL) ||
    446        1.1  jakllsch 	    (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN))
    447        1.1  jakllsch 		return eptype | 0x4;
    448        1.1  jakllsch 	else
    449        1.1  jakllsch 		return eptype;
    450        1.1  jakllsch }
    451        1.1  jakllsch 
    452        1.1  jakllsch static u_int
    453        1.1  jakllsch xhci_ep_get_dci(usb_endpoint_descriptor_t * const ed)
    454        1.1  jakllsch {
    455        1.1  jakllsch 	/* xHCI 1.0 section 4.5.1 */
    456        1.1  jakllsch 	u_int epaddr = UE_GET_ADDR(ed->bEndpointAddress);
    457        1.1  jakllsch 	u_int in = 0;
    458        1.1  jakllsch 
    459        1.1  jakllsch 	if ((UE_GET_XFERTYPE(ed->bmAttributes) == UE_CONTROL) ||
    460        1.1  jakllsch 	    (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN))
    461        1.1  jakllsch 		in = 1;
    462        1.1  jakllsch 
    463        1.1  jakllsch 	return epaddr * 2 + in;
    464        1.1  jakllsch }
    465        1.1  jakllsch 
    466        1.1  jakllsch static inline u_int
    467        1.1  jakllsch xhci_dci_to_ici(const u_int i)
    468        1.1  jakllsch {
    469        1.1  jakllsch 	return i + 1;
    470        1.1  jakllsch }
    471        1.1  jakllsch 
    472        1.1  jakllsch static inline void *
    473        1.1  jakllsch xhci_slot_get_dcv(struct xhci_softc * const sc, struct xhci_slot * const xs,
    474        1.1  jakllsch     const u_int dci)
    475        1.1  jakllsch {
    476        1.1  jakllsch 	return KERNADDR(&xs->xs_dc_dma, sc->sc_ctxsz * dci);
    477        1.1  jakllsch }
    478        1.1  jakllsch 
    479        1.4       apb #if 0 /* unused */
    480        1.1  jakllsch static inline bus_addr_t
    481        1.1  jakllsch xhci_slot_get_dcp(struct xhci_softc * const sc, struct xhci_slot * const xs,
    482        1.1  jakllsch     const u_int dci)
    483        1.1  jakllsch {
    484        1.1  jakllsch 	return DMAADDR(&xs->xs_dc_dma, sc->sc_ctxsz * dci);
    485        1.1  jakllsch }
    486        1.4       apb #endif /* unused */
    487        1.1  jakllsch 
    488        1.1  jakllsch static inline void *
    489        1.1  jakllsch xhci_slot_get_icv(struct xhci_softc * const sc, struct xhci_slot * const xs,
    490        1.1  jakllsch     const u_int ici)
    491        1.1  jakllsch {
    492        1.1  jakllsch 	return KERNADDR(&xs->xs_ic_dma, sc->sc_ctxsz * ici);
    493        1.1  jakllsch }
    494        1.1  jakllsch 
    495        1.1  jakllsch static inline bus_addr_t
    496        1.1  jakllsch xhci_slot_get_icp(struct xhci_softc * const sc, struct xhci_slot * const xs,
    497        1.1  jakllsch     const u_int ici)
    498        1.1  jakllsch {
    499        1.1  jakllsch 	return DMAADDR(&xs->xs_ic_dma, sc->sc_ctxsz * ici);
    500        1.1  jakllsch }
    501        1.1  jakllsch 
    502        1.1  jakllsch static inline struct xhci_trb *
    503        1.1  jakllsch xhci_ring_trbv(struct xhci_ring * const xr, u_int idx)
    504        1.1  jakllsch {
    505        1.1  jakllsch 	return KERNADDR(&xr->xr_dma, XHCI_TRB_SIZE * idx);
    506        1.1  jakllsch }
    507        1.1  jakllsch 
    508        1.1  jakllsch static inline bus_addr_t
    509        1.1  jakllsch xhci_ring_trbp(struct xhci_ring * const xr, u_int idx)
    510        1.1  jakllsch {
    511        1.1  jakllsch 	return DMAADDR(&xr->xr_dma, XHCI_TRB_SIZE * idx);
    512        1.1  jakllsch }
    513        1.1  jakllsch 
    514        1.1  jakllsch static inline void
    515      1.101  jakllsch xhci_soft_trb_put(struct xhci_soft_trb * const trb,
    516      1.101  jakllsch     uint64_t parameter, uint32_t status, uint32_t control)
    517      1.101  jakllsch {
    518      1.101  jakllsch 	trb->trb_0 = parameter;
    519      1.101  jakllsch 	trb->trb_2 = status;
    520      1.101  jakllsch 	trb->trb_3 = control;
    521      1.101  jakllsch }
    522      1.101  jakllsch 
    523      1.101  jakllsch static inline void
    524        1.1  jakllsch xhci_trb_put(struct xhci_trb * const trb, uint64_t parameter, uint32_t status,
    525        1.1  jakllsch     uint32_t control)
    526        1.1  jakllsch {
    527       1.34     skrll 	trb->trb_0 = htole64(parameter);
    528       1.34     skrll 	trb->trb_2 = htole32(status);
    529       1.34     skrll 	trb->trb_3 = htole32(control);
    530        1.1  jakllsch }
    531        1.1  jakllsch 
    532       1.40     skrll static int
    533       1.40     skrll xhci_trb_get_idx(struct xhci_ring *xr, uint64_t trb_0, int *idx)
    534       1.40     skrll {
    535       1.40     skrll 	/* base address of TRBs */
    536       1.40     skrll 	bus_addr_t trbp = xhci_ring_trbp(xr, 0);
    537       1.40     skrll 
    538       1.40     skrll 	/* trb_0 range sanity check */
    539       1.40     skrll 	if (trb_0 == 0 || trb_0 < trbp ||
    540       1.40     skrll 	    (trb_0 - trbp) % sizeof(struct xhci_trb) != 0 ||
    541       1.40     skrll 	    (trb_0 - trbp) / sizeof(struct xhci_trb) >= xr->xr_ntrb) {
    542       1.40     skrll 		return 1;
    543       1.40     skrll 	}
    544       1.40     skrll 	*idx = (trb_0 - trbp) / sizeof(struct xhci_trb);
    545       1.40     skrll 	return 0;
    546       1.40     skrll }
    547       1.40     skrll 
    548       1.63     skrll static unsigned int
    549       1.63     skrll xhci_get_epstate(struct xhci_softc * const sc, struct xhci_slot * const xs,
    550       1.63     skrll     u_int dci)
    551       1.63     skrll {
    552       1.63     skrll 	uint32_t *cp;
    553       1.63     skrll 
    554       1.63     skrll 	usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
    555       1.63     skrll 	cp = xhci_slot_get_dcv(sc, xs, dci);
    556       1.63     skrll 	return XHCI_EPCTX_0_EPSTATE_GET(le32toh(cp[0]));
    557       1.63     skrll }
    558       1.63     skrll 
    559       1.68     skrll static inline unsigned int
    560       1.68     skrll xhci_ctlrport2bus(struct xhci_softc * const sc, unsigned int ctlrport)
    561       1.68     skrll {
    562       1.68     skrll 	const unsigned int port = ctlrport - 1;
    563       1.68     skrll 	const uint8_t bit = __BIT(port % NBBY);
    564       1.68     skrll 
    565       1.68     skrll 	return __SHIFTOUT(sc->sc_ctlrportbus[port / NBBY], bit);
    566       1.68     skrll }
    567       1.68     skrll 
    568       1.68     skrll /*
    569       1.68     skrll  * Return the roothub port for a controller port.  Both are 1..n.
    570       1.68     skrll  */
    571       1.68     skrll static inline unsigned int
    572       1.68     skrll xhci_ctlrport2rhport(struct xhci_softc * const sc, unsigned int ctrlport)
    573       1.68     skrll {
    574       1.68     skrll 
    575       1.68     skrll 	return sc->sc_ctlrportmap[ctrlport - 1];
    576       1.68     skrll }
    577       1.68     skrll 
    578       1.68     skrll /*
    579       1.68     skrll  * Return the controller port for a bus roothub port.  Both are 1..n.
    580       1.68     skrll  */
    581       1.68     skrll static inline unsigned int
    582       1.68     skrll xhci_rhport2ctlrport(struct xhci_softc * const sc, unsigned int bn,
    583       1.68     skrll     unsigned int rhport)
    584       1.68     skrll {
    585       1.68     skrll 
    586       1.68     skrll 	return sc->sc_rhportmap[bn][rhport - 1];
    587       1.68     skrll }
    588       1.68     skrll 
    589        1.1  jakllsch /* --- */
    590        1.1  jakllsch 
    591        1.1  jakllsch void
    592        1.1  jakllsch xhci_childdet(device_t self, device_t child)
    593        1.1  jakllsch {
    594        1.1  jakllsch 	struct xhci_softc * const sc = device_private(self);
    595        1.1  jakllsch 
    596       1.84   msaitoh 	KASSERT((sc->sc_child == child) || (sc->sc_child2 == child));
    597       1.84   msaitoh 	if (child == sc->sc_child2)
    598       1.84   msaitoh 		sc->sc_child2 = NULL;
    599       1.84   msaitoh 	else if (child == sc->sc_child)
    600        1.1  jakllsch 		sc->sc_child = NULL;
    601        1.1  jakllsch }
    602        1.1  jakllsch 
    603        1.1  jakllsch int
    604        1.1  jakllsch xhci_detach(struct xhci_softc *sc, int flags)
    605        1.1  jakllsch {
    606        1.1  jakllsch 	int rv = 0;
    607        1.1  jakllsch 
    608       1.68     skrll 	if (sc->sc_child2 != NULL) {
    609       1.68     skrll 		rv = config_detach(sc->sc_child2, flags);
    610       1.68     skrll 		if (rv != 0)
    611       1.68     skrll 			return rv;
    612       1.88  jdolecek 		KASSERT(sc->sc_child2 == NULL);
    613       1.68     skrll 	}
    614       1.68     skrll 
    615       1.68     skrll 	if (sc->sc_child != NULL) {
    616        1.1  jakllsch 		rv = config_detach(sc->sc_child, flags);
    617       1.68     skrll 		if (rv != 0)
    618       1.68     skrll 			return rv;
    619       1.88  jdolecek 		KASSERT(sc->sc_child == NULL);
    620       1.68     skrll 	}
    621        1.1  jakllsch 
    622        1.1  jakllsch 	/* XXX unconfigure/free slots */
    623        1.1  jakllsch 
    624        1.1  jakllsch 	/* verify: */
    625        1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_IMAN(0), 0);
    626        1.1  jakllsch 	xhci_op_write_4(sc, XHCI_USBCMD, 0);
    627        1.1  jakllsch 	/* do we need to wait for stop? */
    628        1.1  jakllsch 
    629        1.1  jakllsch 	xhci_op_write_8(sc, XHCI_CRCR, 0);
    630        1.1  jakllsch 	xhci_ring_free(sc, &sc->sc_cr);
    631        1.1  jakllsch 	cv_destroy(&sc->sc_command_cv);
    632       1.68     skrll 	cv_destroy(&sc->sc_cmdbusy_cv);
    633        1.1  jakllsch 
    634        1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_ERSTSZ(0), 0);
    635        1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERSTBA(0), 0);
    636        1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERDP(0), 0|XHCI_ERDP_LO_BUSY);
    637        1.1  jakllsch 	xhci_ring_free(sc, &sc->sc_er);
    638        1.1  jakllsch 
    639        1.1  jakllsch 	usb_freemem(&sc->sc_bus, &sc->sc_eventst_dma);
    640        1.1  jakllsch 
    641        1.1  jakllsch 	xhci_op_write_8(sc, XHCI_DCBAAP, 0);
    642        1.1  jakllsch 	usb_freemem(&sc->sc_bus, &sc->sc_dcbaa_dma);
    643        1.1  jakllsch 
    644        1.1  jakllsch 	kmem_free(sc->sc_slots, sizeof(*sc->sc_slots) * sc->sc_maxslots);
    645        1.1  jakllsch 
    646       1.82     skrll 	kmem_free(sc->sc_ctlrportbus,
    647       1.70     skrll 	    howmany(sc->sc_maxports * sizeof(uint8_t), NBBY));
    648       1.68     skrll 	kmem_free(sc->sc_ctlrportmap, sc->sc_maxports * sizeof(int));
    649       1.68     skrll 
    650       1.68     skrll 	for (size_t j = 0; j < __arraycount(sc->sc_rhportmap); j++) {
    651       1.68     skrll 		kmem_free(sc->sc_rhportmap[j], sc->sc_maxports * sizeof(int));
    652       1.68     skrll 	}
    653       1.68     skrll 
    654        1.1  jakllsch 	mutex_destroy(&sc->sc_lock);
    655        1.1  jakllsch 	mutex_destroy(&sc->sc_intr_lock);
    656        1.1  jakllsch 
    657        1.1  jakllsch 	pool_cache_destroy(sc->sc_xferpool);
    658        1.1  jakllsch 
    659        1.1  jakllsch 	return rv;
    660        1.1  jakllsch }
    661        1.1  jakllsch 
    662        1.1  jakllsch int
    663        1.1  jakllsch xhci_activate(device_t self, enum devact act)
    664        1.1  jakllsch {
    665        1.1  jakllsch 	struct xhci_softc * const sc = device_private(self);
    666        1.1  jakllsch 
    667        1.1  jakllsch 	switch (act) {
    668        1.1  jakllsch 	case DVACT_DEACTIVATE:
    669        1.1  jakllsch 		sc->sc_dying = true;
    670        1.1  jakllsch 		return 0;
    671        1.1  jakllsch 	default:
    672        1.1  jakllsch 		return EOPNOTSUPP;
    673        1.1  jakllsch 	}
    674        1.1  jakllsch }
    675        1.1  jakllsch 
    676        1.1  jakllsch bool
    677        1.1  jakllsch xhci_suspend(device_t dv, const pmf_qual_t *qual)
    678        1.1  jakllsch {
    679        1.1  jakllsch 	return false;
    680        1.1  jakllsch }
    681        1.1  jakllsch 
    682        1.1  jakllsch bool
    683        1.1  jakllsch xhci_resume(device_t dv, const pmf_qual_t *qual)
    684        1.1  jakllsch {
    685        1.1  jakllsch 	return false;
    686        1.1  jakllsch }
    687        1.1  jakllsch 
    688        1.1  jakllsch bool
    689        1.1  jakllsch xhci_shutdown(device_t self, int flags)
    690        1.1  jakllsch {
    691        1.1  jakllsch 	return false;
    692        1.1  jakllsch }
    693        1.1  jakllsch 
    694       1.40     skrll static int
    695       1.40     skrll xhci_hc_reset(struct xhci_softc * const sc)
    696       1.40     skrll {
    697       1.40     skrll 	uint32_t usbcmd, usbsts;
    698       1.40     skrll 	int i;
    699       1.40     skrll 
    700       1.40     skrll 	/* Check controller not ready */
    701       1.42     skrll 	for (i = 0; i < XHCI_WAIT_CNR; i++) {
    702       1.40     skrll 		usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
    703       1.40     skrll 		if ((usbsts & XHCI_STS_CNR) == 0)
    704       1.40     skrll 			break;
    705       1.40     skrll 		usb_delay_ms(&sc->sc_bus, 1);
    706       1.40     skrll 	}
    707       1.42     skrll 	if (i >= XHCI_WAIT_CNR) {
    708       1.40     skrll 		aprint_error_dev(sc->sc_dev, "controller not ready timeout\n");
    709       1.40     skrll 		return EIO;
    710       1.40     skrll 	}
    711       1.40     skrll 
    712       1.40     skrll 	/* Halt controller */
    713       1.40     skrll 	usbcmd = 0;
    714       1.40     skrll 	xhci_op_write_4(sc, XHCI_USBCMD, usbcmd);
    715       1.40     skrll 	usb_delay_ms(&sc->sc_bus, 1);
    716       1.40     skrll 
    717       1.40     skrll 	/* Reset controller */
    718       1.40     skrll 	usbcmd = XHCI_CMD_HCRST;
    719       1.40     skrll 	xhci_op_write_4(sc, XHCI_USBCMD, usbcmd);
    720       1.42     skrll 	for (i = 0; i < XHCI_WAIT_HCRST; i++) {
    721       1.76   msaitoh 		/*
    722       1.76   msaitoh 		 * Wait 1ms first. Existing Intel xHCI requies 1ms delay to
    723       1.76   msaitoh 		 * prevent system hang (Errata).
    724       1.76   msaitoh 		 */
    725       1.76   msaitoh 		usb_delay_ms(&sc->sc_bus, 1);
    726       1.40     skrll 		usbcmd = xhci_op_read_4(sc, XHCI_USBCMD);
    727       1.40     skrll 		if ((usbcmd & XHCI_CMD_HCRST) == 0)
    728       1.40     skrll 			break;
    729       1.40     skrll 	}
    730       1.42     skrll 	if (i >= XHCI_WAIT_HCRST) {
    731       1.40     skrll 		aprint_error_dev(sc->sc_dev, "host controller reset timeout\n");
    732       1.40     skrll 		return EIO;
    733       1.40     skrll 	}
    734       1.40     skrll 
    735       1.40     skrll 	/* Check controller not ready */
    736       1.42     skrll 	for (i = 0; i < XHCI_WAIT_CNR; i++) {
    737       1.40     skrll 		usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
    738       1.40     skrll 		if ((usbsts & XHCI_STS_CNR) == 0)
    739       1.40     skrll 			break;
    740       1.40     skrll 		usb_delay_ms(&sc->sc_bus, 1);
    741       1.40     skrll 	}
    742       1.42     skrll 	if (i >= XHCI_WAIT_CNR) {
    743       1.40     skrll 		aprint_error_dev(sc->sc_dev,
    744       1.40     skrll 		    "controller not ready timeout after reset\n");
    745       1.40     skrll 		return EIO;
    746       1.40     skrll 	}
    747       1.40     skrll 
    748       1.40     skrll 	return 0;
    749       1.40     skrll }
    750       1.40     skrll 
    751        1.1  jakllsch 
    752       1.68     skrll /* 7.2 xHCI Support Protocol Capability */
    753       1.68     skrll static void
    754       1.68     skrll xhci_id_protocols(struct xhci_softc *sc, bus_size_t ecp)
    755       1.68     skrll {
    756  1.107.2.2    martin 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
    757  1.107.2.2    martin 
    758       1.68     skrll 	/* XXX Cache this lot */
    759       1.68     skrll 
    760       1.68     skrll 	const uint32_t w0 = xhci_read_4(sc, ecp);
    761       1.68     skrll 	const uint32_t w4 = xhci_read_4(sc, ecp + 4);
    762       1.68     skrll 	const uint32_t w8 = xhci_read_4(sc, ecp + 8);
    763       1.68     skrll 	const uint32_t wc = xhci_read_4(sc, ecp + 0xc);
    764       1.68     skrll 
    765       1.68     skrll 	aprint_debug_dev(sc->sc_dev,
    766       1.68     skrll 	    " SP: %08x %08x %08x %08x\n", w0, w4, w8, wc);
    767       1.68     skrll 
    768       1.68     skrll 	if (w4 != XHCI_XECP_USBID)
    769       1.68     skrll 		return;
    770       1.68     skrll 
    771       1.68     skrll 	const int major = XHCI_XECP_SP_W0_MAJOR(w0);
    772       1.68     skrll 	const int minor = XHCI_XECP_SP_W0_MINOR(w0);
    773       1.68     skrll 	const uint8_t cpo = XHCI_XECP_SP_W8_CPO(w8);
    774       1.68     skrll 	const uint8_t cpc = XHCI_XECP_SP_W8_CPC(w8);
    775       1.68     skrll 
    776       1.68     skrll 	const uint16_t mm = __SHIFTOUT(w0, __BITS(31, 16));
    777       1.68     skrll 	switch (mm) {
    778       1.68     skrll 	case 0x0200:
    779       1.68     skrll 	case 0x0300:
    780       1.68     skrll 	case 0x0301:
    781  1.107.2.2    martin 	case 0x0310:
    782       1.68     skrll 		aprint_debug_dev(sc->sc_dev, " %s ports %d - %d\n",
    783       1.68     skrll 		    major == 3 ? "ss" : "hs", cpo, cpo + cpc -1);
    784       1.68     skrll 		break;
    785       1.68     skrll 	default:
    786  1.107.2.2    martin 		aprint_error_dev(sc->sc_dev, " unknown major/minor (%d/%d)\n",
    787       1.68     skrll 		    major, minor);
    788       1.68     skrll 		return;
    789       1.68     skrll 	}
    790       1.68     skrll 
    791       1.68     skrll 	const size_t bus = (major == 3) ? 0 : 1;
    792       1.68     skrll 
    793       1.68     skrll 	/* Index arrays with 0..n-1 where ports are numbered 1..n */
    794       1.68     skrll 	for (size_t cp = cpo - 1; cp < cpo + cpc - 1; cp++) {
    795       1.68     skrll 		if (sc->sc_ctlrportmap[cp] != 0) {
    796  1.107.2.1    martin 			aprint_error_dev(sc->sc_dev, "controller port %zu "
    797       1.68     skrll 			    "already assigned", cp);
    798       1.68     skrll 			continue;
    799       1.68     skrll 		}
    800       1.68     skrll 
    801       1.68     skrll 		sc->sc_ctlrportbus[cp / NBBY] |=
    802       1.68     skrll 		    bus == 0 ? 0 : __BIT(cp % NBBY);
    803       1.68     skrll 
    804       1.68     skrll 		const size_t rhp = sc->sc_rhportcount[bus]++;
    805       1.68     skrll 
    806       1.68     skrll 		KASSERTMSG(sc->sc_rhportmap[bus][rhp] == 0,
    807       1.68     skrll 		    "bus %zu rhp %zu is %d", bus, rhp,
    808       1.68     skrll 		    sc->sc_rhportmap[bus][rhp]);
    809       1.68     skrll 
    810       1.68     skrll 		sc->sc_rhportmap[bus][rhp] = cp + 1;
    811       1.68     skrll 		sc->sc_ctlrportmap[cp] = rhp + 1;
    812       1.68     skrll 	}
    813       1.68     skrll }
    814       1.68     skrll 
    815       1.40     skrll /* Process extended capabilities */
    816       1.40     skrll static void
    817       1.40     skrll xhci_ecp(struct xhci_softc *sc, uint32_t hcc)
    818       1.40     skrll {
    819       1.40     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
    820       1.40     skrll 
    821       1.68     skrll 	bus_size_t ecp = XHCI_HCC_XECP(hcc) * 4;
    822       1.40     skrll 	while (ecp != 0) {
    823       1.68     skrll 		uint32_t ecr = xhci_read_4(sc, ecp);
    824       1.69     skrll 		aprint_debug_dev(sc->sc_dev, "ECR: 0x%08x\n", ecr);
    825       1.40     skrll 		switch (XHCI_XECP_ID(ecr)) {
    826       1.40     skrll 		case XHCI_ID_PROTOCOLS: {
    827       1.68     skrll 			xhci_id_protocols(sc, ecp);
    828       1.40     skrll 			break;
    829       1.40     skrll 		}
    830       1.40     skrll 		case XHCI_ID_USB_LEGACY: {
    831       1.40     skrll 			uint8_t bios_sem;
    832       1.40     skrll 
    833       1.40     skrll 			/* Take host controller ownership from BIOS */
    834       1.40     skrll 			bios_sem = xhci_read_1(sc, ecp + XHCI_XECP_BIOS_SEM);
    835       1.40     skrll 			if (bios_sem) {
    836       1.40     skrll 				/* sets xHCI to be owned by OS */
    837       1.40     skrll 				xhci_write_1(sc, ecp + XHCI_XECP_OS_SEM, 1);
    838       1.40     skrll 				aprint_debug_dev(sc->sc_dev,
    839       1.40     skrll 				    "waiting for BIOS to give up control\n");
    840       1.40     skrll 				for (int i = 0; i < 5000; i++) {
    841       1.40     skrll 					bios_sem = xhci_read_1(sc, ecp +
    842       1.40     skrll 					    XHCI_XECP_BIOS_SEM);
    843       1.40     skrll 					if (bios_sem == 0)
    844       1.40     skrll 						break;
    845       1.40     skrll 					DELAY(1000);
    846       1.40     skrll 				}
    847       1.40     skrll 				if (bios_sem) {
    848       1.40     skrll 					aprint_error_dev(sc->sc_dev,
    849       1.40     skrll 					    "timed out waiting for BIOS\n");
    850       1.40     skrll 				}
    851       1.40     skrll 			}
    852       1.40     skrll 			break;
    853       1.40     skrll 		}
    854       1.40     skrll 		default:
    855       1.40     skrll 			break;
    856       1.40     skrll 		}
    857       1.40     skrll 		ecr = xhci_read_4(sc, ecp);
    858       1.40     skrll 		if (XHCI_XECP_NEXT(ecr) == 0) {
    859       1.40     skrll 			ecp = 0;
    860       1.40     skrll 		} else {
    861       1.40     skrll 			ecp += XHCI_XECP_NEXT(ecr) * 4;
    862       1.40     skrll 		}
    863       1.40     skrll 	}
    864       1.40     skrll }
    865       1.40     skrll 
    866       1.34     skrll #define XHCI_HCCPREV1_BITS	\
    867       1.34     skrll 	"\177\020"	/* New bitmask */			\
    868       1.34     skrll 	"f\020\020XECP\0"					\
    869       1.34     skrll 	"f\014\4MAXPSA\0"					\
    870       1.34     skrll 	"b\013CFC\0"						\
    871       1.34     skrll 	"b\012SEC\0"						\
    872       1.34     skrll 	"b\011SBD\0"						\
    873       1.34     skrll 	"b\010FSE\0"						\
    874       1.34     skrll 	"b\7NSS\0"						\
    875       1.34     skrll 	"b\6LTC\0"						\
    876       1.34     skrll 	"b\5LHRC\0"						\
    877       1.34     skrll 	"b\4PIND\0"						\
    878       1.34     skrll 	"b\3PPC\0"						\
    879       1.34     skrll 	"b\2CZC\0"						\
    880       1.34     skrll 	"b\1BNC\0"						\
    881       1.34     skrll 	"b\0AC64\0"						\
    882       1.34     skrll 	"\0"
    883       1.34     skrll #define XHCI_HCCV1_x_BITS	\
    884       1.34     skrll 	"\177\020"	/* New bitmask */			\
    885       1.34     skrll 	"f\020\020XECP\0"					\
    886       1.34     skrll 	"f\014\4MAXPSA\0"					\
    887       1.34     skrll 	"b\013CFC\0"						\
    888       1.34     skrll 	"b\012SEC\0"						\
    889       1.34     skrll 	"b\011SPC\0"						\
    890       1.34     skrll 	"b\010PAE\0"						\
    891       1.34     skrll 	"b\7NSS\0"						\
    892       1.34     skrll 	"b\6LTC\0"						\
    893       1.34     skrll 	"b\5LHRC\0"						\
    894       1.34     skrll 	"b\4PIND\0"						\
    895       1.34     skrll 	"b\3PPC\0"						\
    896       1.34     skrll 	"b\2CSZ\0"						\
    897       1.34     skrll 	"b\1BNC\0"						\
    898       1.34     skrll 	"b\0AC64\0"						\
    899       1.34     skrll 	"\0"
    900        1.1  jakllsch 
    901       1.95   msaitoh #define XHCI_HCC2_BITS	\
    902       1.95   msaitoh 	"\177\020"	/* New bitmask */			\
    903       1.95   msaitoh 	"b\7ETC_TSC\0"						\
    904       1.95   msaitoh 	"b\6ETC\0"						\
    905       1.95   msaitoh 	"b\5CIC\0"						\
    906       1.95   msaitoh 	"b\4LEC\0"						\
    907       1.95   msaitoh 	"b\3CTC\0"						\
    908       1.95   msaitoh 	"b\2FSC\0"						\
    909       1.95   msaitoh 	"b\1CMC\0"						\
    910       1.95   msaitoh 	"b\0U3C\0"						\
    911       1.95   msaitoh 	"\0"
    912       1.95   msaitoh 
    913       1.74  jmcneill void
    914       1.74  jmcneill xhci_start(struct xhci_softc *sc)
    915       1.74  jmcneill {
    916       1.74  jmcneill 	xhci_rt_write_4(sc, XHCI_IMAN(0), XHCI_IMAN_INTR_ENA);
    917       1.74  jmcneill 	if ((sc->sc_quirks & XHCI_QUIRK_INTEL) != 0)
    918       1.74  jmcneill 		/* Intel xhci needs interrupt rate moderated. */
    919       1.74  jmcneill 		xhci_rt_write_4(sc, XHCI_IMOD(0), XHCI_IMOD_DEFAULT_LP);
    920       1.74  jmcneill 	else
    921       1.74  jmcneill 		xhci_rt_write_4(sc, XHCI_IMOD(0), 0);
    922       1.74  jmcneill 	aprint_debug_dev(sc->sc_dev, "current IMOD %u\n",
    923       1.74  jmcneill 	    xhci_rt_read_4(sc, XHCI_IMOD(0)));
    924       1.74  jmcneill 
    925      1.102     skrll 	/* Go! */
    926      1.102     skrll 	xhci_op_write_4(sc, XHCI_USBCMD, XHCI_CMD_INTE|XHCI_CMD_RS);
    927       1.74  jmcneill 	aprint_debug_dev(sc->sc_dev, "USBCMD %08"PRIx32"\n",
    928       1.74  jmcneill 	    xhci_op_read_4(sc, XHCI_USBCMD));
    929       1.74  jmcneill }
    930       1.74  jmcneill 
    931       1.15     skrll int
    932        1.1  jakllsch xhci_init(struct xhci_softc *sc)
    933        1.1  jakllsch {
    934        1.1  jakllsch 	bus_size_t bsz;
    935       1.95   msaitoh 	uint32_t cap, hcs1, hcs2, hcs3, hcc, dboff, rtsoff, hcc2;
    936       1.40     skrll 	uint32_t pagesize, config;
    937       1.40     skrll 	int i = 0;
    938        1.1  jakllsch 	uint16_t hciversion;
    939        1.1  jakllsch 	uint8_t caplength;
    940        1.1  jakllsch 
    941       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
    942        1.1  jakllsch 
    943       1.68     skrll 	/* Set up the bus struct for the usb 3 and usb 2 buses */
    944       1.68     skrll 	sc->sc_bus.ub_methods = &xhci_bus_methods;
    945       1.68     skrll 	sc->sc_bus.ub_pipesize = sizeof(struct xhci_pipe);
    946       1.34     skrll 	sc->sc_bus.ub_usedma = true;
    947       1.68     skrll 	sc->sc_bus.ub_hcpriv = sc;
    948       1.68     skrll 
    949       1.68     skrll 	sc->sc_bus2.ub_methods = &xhci_bus_methods;
    950       1.68     skrll 	sc->sc_bus2.ub_pipesize = sizeof(struct xhci_pipe);
    951       1.68     skrll 	sc->sc_bus2.ub_revision = USBREV_2_0;
    952       1.68     skrll 	sc->sc_bus2.ub_usedma = true;
    953       1.68     skrll 	sc->sc_bus2.ub_hcpriv = sc;
    954       1.68     skrll 	sc->sc_bus2.ub_dmatag = sc->sc_bus.ub_dmatag;
    955        1.1  jakllsch 
    956        1.1  jakllsch 	cap = xhci_read_4(sc, XHCI_CAPLENGTH);
    957        1.1  jakllsch 	caplength = XHCI_CAP_CAPLENGTH(cap);
    958        1.1  jakllsch 	hciversion = XHCI_CAP_HCIVERSION(cap);
    959        1.1  jakllsch 
    960       1.34     skrll 	if (hciversion < XHCI_HCIVERSION_0_96 ||
    961       1.97  jakllsch 	    hciversion >= 0x0200) {
    962        1.1  jakllsch 		aprint_normal_dev(sc->sc_dev,
    963        1.1  jakllsch 		    "xHCI version %x.%x not known to be supported\n",
    964        1.1  jakllsch 		    (hciversion >> 8) & 0xff, (hciversion >> 0) & 0xff);
    965        1.1  jakllsch 	} else {
    966        1.1  jakllsch 		aprint_verbose_dev(sc->sc_dev, "xHCI version %x.%x\n",
    967        1.1  jakllsch 		    (hciversion >> 8) & 0xff, (hciversion >> 0) & 0xff);
    968        1.1  jakllsch 	}
    969        1.1  jakllsch 
    970        1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, 0, caplength,
    971        1.1  jakllsch 	    &sc->sc_cbh) != 0) {
    972        1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "capability subregion failure\n");
    973       1.15     skrll 		return ENOMEM;
    974        1.1  jakllsch 	}
    975        1.1  jakllsch 
    976        1.1  jakllsch 	hcs1 = xhci_cap_read_4(sc, XHCI_HCSPARAMS1);
    977        1.1  jakllsch 	sc->sc_maxslots = XHCI_HCS1_MAXSLOTS(hcs1);
    978        1.1  jakllsch 	sc->sc_maxintrs = XHCI_HCS1_MAXINTRS(hcs1);
    979        1.1  jakllsch 	sc->sc_maxports = XHCI_HCS1_MAXPORTS(hcs1);
    980        1.1  jakllsch 	hcs2 = xhci_cap_read_4(sc, XHCI_HCSPARAMS2);
    981       1.34     skrll 	hcs3 = xhci_cap_read_4(sc, XHCI_HCSPARAMS3);
    982       1.34     skrll 	aprint_debug_dev(sc->sc_dev,
    983       1.34     skrll 	    "hcs1=%"PRIx32" hcs2=%"PRIx32" hcs3=%"PRIx32"\n", hcs1, hcs2, hcs3);
    984       1.34     skrll 
    985        1.1  jakllsch 	hcc = xhci_cap_read_4(sc, XHCI_HCCPARAMS);
    986        1.1  jakllsch 	sc->sc_ac64 = XHCI_HCC_AC64(hcc);
    987        1.1  jakllsch 	sc->sc_ctxsz = XHCI_HCC_CSZ(hcc) ? 64 : 32;
    988        1.1  jakllsch 
    989       1.34     skrll 	char sbuf[128];
    990       1.34     skrll 	if (hciversion < XHCI_HCIVERSION_1_0)
    991       1.34     skrll 		snprintb(sbuf, sizeof(sbuf), XHCI_HCCPREV1_BITS, hcc);
    992       1.34     skrll 	else
    993       1.34     skrll 		snprintb(sbuf, sizeof(sbuf), XHCI_HCCV1_x_BITS, hcc);
    994       1.34     skrll 	aprint_debug_dev(sc->sc_dev, "hcc=%s\n", sbuf);
    995       1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "xECP %x\n", XHCI_HCC_XECP(hcc) * 4);
    996       1.95   msaitoh 	if (hciversion >= XHCI_HCIVERSION_1_1) {
    997       1.95   msaitoh 		hcc2 = xhci_cap_read_4(sc, XHCI_HCCPARAMS2);
    998       1.95   msaitoh 		snprintb(sbuf, sizeof(sbuf), XHCI_HCC2_BITS, hcc2);
    999       1.95   msaitoh 		aprint_debug_dev(sc->sc_dev, "hcc2=%s\n", sbuf);
   1000       1.95   msaitoh 	}
   1001       1.34     skrll 
   1002       1.68     skrll 	/* default all ports to bus 0, i.e. usb 3 */
   1003       1.70     skrll 	sc->sc_ctlrportbus = kmem_zalloc(
   1004       1.70     skrll 	    howmany(sc->sc_maxports * sizeof(uint8_t), NBBY), KM_SLEEP);
   1005       1.68     skrll 	sc->sc_ctlrportmap = kmem_zalloc(sc->sc_maxports * sizeof(int), KM_SLEEP);
   1006       1.68     skrll 
   1007       1.68     skrll 	/* controller port to bus roothub port map */
   1008       1.68     skrll 	for (size_t j = 0; j < __arraycount(sc->sc_rhportmap); j++) {
   1009       1.68     skrll 		sc->sc_rhportmap[j] = kmem_zalloc(sc->sc_maxports * sizeof(int), KM_SLEEP);
   1010       1.68     skrll 	}
   1011       1.68     skrll 
   1012       1.68     skrll 	/*
   1013       1.68     skrll 	 * Process all Extended Capabilities
   1014       1.68     skrll 	 */
   1015       1.40     skrll 	xhci_ecp(sc, hcc);
   1016        1.1  jakllsch 
   1017       1.68     skrll 	bsz = XHCI_PORTSC(sc->sc_maxports);
   1018        1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, caplength, bsz,
   1019        1.1  jakllsch 	    &sc->sc_obh) != 0) {
   1020        1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "operational subregion failure\n");
   1021       1.15     skrll 		return ENOMEM;
   1022        1.1  jakllsch 	}
   1023        1.1  jakllsch 
   1024        1.1  jakllsch 	dboff = xhci_cap_read_4(sc, XHCI_DBOFF);
   1025        1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, dboff,
   1026        1.1  jakllsch 	    sc->sc_maxslots * 4, &sc->sc_dbh) != 0) {
   1027        1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "doorbell subregion failure\n");
   1028       1.15     skrll 		return ENOMEM;
   1029        1.1  jakllsch 	}
   1030        1.1  jakllsch 
   1031        1.1  jakllsch 	rtsoff = xhci_cap_read_4(sc, XHCI_RTSOFF);
   1032        1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, rtsoff,
   1033        1.1  jakllsch 	    sc->sc_maxintrs * 0x20, &sc->sc_rbh) != 0) {
   1034        1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "runtime subregion failure\n");
   1035       1.15     skrll 		return ENOMEM;
   1036        1.1  jakllsch 	}
   1037        1.1  jakllsch 
   1038       1.40     skrll 	int rv;
   1039       1.40     skrll 	rv = xhci_hc_reset(sc);
   1040       1.40     skrll 	if (rv != 0) {
   1041       1.40     skrll 		return rv;
   1042       1.37     skrll 	}
   1043        1.1  jakllsch 
   1044       1.34     skrll 	if (sc->sc_vendor_init)
   1045       1.34     skrll 		sc->sc_vendor_init(sc);
   1046       1.34     skrll 
   1047        1.1  jakllsch 	pagesize = xhci_op_read_4(sc, XHCI_PAGESIZE);
   1048       1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "PAGESIZE 0x%08x\n", pagesize);
   1049        1.1  jakllsch 	pagesize = ffs(pagesize);
   1050       1.37     skrll 	if (pagesize == 0) {
   1051       1.37     skrll 		aprint_error_dev(sc->sc_dev, "pagesize is 0\n");
   1052       1.15     skrll 		return EIO;
   1053       1.37     skrll 	}
   1054        1.1  jakllsch 	sc->sc_pgsz = 1 << (12 + (pagesize - 1));
   1055       1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "sc_pgsz 0x%08x\n", (uint32_t)sc->sc_pgsz);
   1056       1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "sc_maxslots 0x%08x\n",
   1057        1.1  jakllsch 	    (uint32_t)sc->sc_maxslots);
   1058       1.34     skrll 	aprint_debug_dev(sc->sc_dev, "sc_maxports %d\n", sc->sc_maxports);
   1059        1.1  jakllsch 
   1060        1.5      matt 	usbd_status err;
   1061        1.5      matt 
   1062        1.5      matt 	sc->sc_maxspbuf = XHCI_HCS2_MAXSPBUF(hcs2);
   1063       1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "sc_maxspbuf %d\n", sc->sc_maxspbuf);
   1064        1.5      matt 	if (sc->sc_maxspbuf != 0) {
   1065        1.5      matt 		err = usb_allocmem(&sc->sc_bus,
   1066        1.5      matt 		    sizeof(uint64_t) * sc->sc_maxspbuf, sizeof(uint64_t),
   1067        1.5      matt 		    &sc->sc_spbufarray_dma);
   1068       1.37     skrll 		if (err) {
   1069       1.37     skrll 			aprint_error_dev(sc->sc_dev,
   1070       1.37     skrll 			    "spbufarray init fail, err %d\n", err);
   1071       1.37     skrll 			return ENOMEM;
   1072       1.37     skrll 		}
   1073       1.30     skrll 
   1074       1.36     skrll 		sc->sc_spbuf_dma = kmem_zalloc(sizeof(*sc->sc_spbuf_dma) *
   1075       1.36     skrll 		    sc->sc_maxspbuf, KM_SLEEP);
   1076        1.5      matt 		uint64_t *spbufarray = KERNADDR(&sc->sc_spbufarray_dma, 0);
   1077        1.5      matt 		for (i = 0; i < sc->sc_maxspbuf; i++) {
   1078        1.5      matt 			usb_dma_t * const dma = &sc->sc_spbuf_dma[i];
   1079        1.5      matt 			/* allocate contexts */
   1080        1.5      matt 			err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz,
   1081        1.5      matt 			    sc->sc_pgsz, dma);
   1082       1.37     skrll 			if (err) {
   1083       1.37     skrll 				aprint_error_dev(sc->sc_dev,
   1084       1.37     skrll 				    "spbufarray_dma init fail, err %d\n", err);
   1085       1.37     skrll 				rv = ENOMEM;
   1086       1.37     skrll 				goto bad1;
   1087       1.37     skrll 			}
   1088        1.5      matt 			spbufarray[i] = htole64(DMAADDR(dma, 0));
   1089        1.5      matt 			usb_syncmem(dma, 0, sc->sc_pgsz,
   1090        1.5      matt 			    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1091        1.5      matt 		}
   1092        1.5      matt 
   1093       1.30     skrll 		usb_syncmem(&sc->sc_spbufarray_dma, 0,
   1094        1.5      matt 		    sizeof(uint64_t) * sc->sc_maxspbuf, BUS_DMASYNC_PREWRITE);
   1095        1.5      matt 	}
   1096        1.5      matt 
   1097        1.1  jakllsch 	config = xhci_op_read_4(sc, XHCI_CONFIG);
   1098        1.1  jakllsch 	config &= ~0xFF;
   1099        1.1  jakllsch 	config |= sc->sc_maxslots & 0xFF;
   1100        1.1  jakllsch 	xhci_op_write_4(sc, XHCI_CONFIG, config);
   1101        1.1  jakllsch 
   1102        1.1  jakllsch 	err = xhci_ring_init(sc, &sc->sc_cr, XHCI_COMMAND_RING_TRBS,
   1103        1.1  jakllsch 	    XHCI_COMMAND_RING_SEGMENTS_ALIGN);
   1104        1.1  jakllsch 	if (err) {
   1105       1.37     skrll 		aprint_error_dev(sc->sc_dev, "command ring init fail, err %d\n",
   1106       1.37     skrll 		    err);
   1107       1.37     skrll 		rv = ENOMEM;
   1108       1.37     skrll 		goto bad1;
   1109        1.1  jakllsch 	}
   1110        1.1  jakllsch 
   1111        1.1  jakllsch 	err = xhci_ring_init(sc, &sc->sc_er, XHCI_EVENT_RING_TRBS,
   1112        1.1  jakllsch 	    XHCI_EVENT_RING_SEGMENTS_ALIGN);
   1113        1.1  jakllsch 	if (err) {
   1114       1.37     skrll 		aprint_error_dev(sc->sc_dev, "event ring init fail, err %d\n",
   1115       1.37     skrll 		    err);
   1116       1.37     skrll 		rv = ENOMEM;
   1117       1.37     skrll 		goto bad2;
   1118        1.1  jakllsch 	}
   1119        1.1  jakllsch 
   1120       1.16     skrll 	usb_dma_t *dma;
   1121       1.16     skrll 	size_t size;
   1122       1.16     skrll 	size_t align;
   1123       1.16     skrll 
   1124       1.16     skrll 	dma = &sc->sc_eventst_dma;
   1125       1.16     skrll 	size = roundup2(XHCI_EVENT_RING_SEGMENTS * XHCI_ERSTE_SIZE,
   1126       1.16     skrll 	    XHCI_EVENT_RING_SEGMENT_TABLE_ALIGN);
   1127       1.37     skrll 	KASSERTMSG(size <= (512 * 1024), "eventst size %zu too large", size);
   1128       1.16     skrll 	align = XHCI_EVENT_RING_SEGMENT_TABLE_ALIGN;
   1129       1.16     skrll 	err = usb_allocmem(&sc->sc_bus, size, align, dma);
   1130       1.37     skrll 	if (err) {
   1131       1.37     skrll 		aprint_error_dev(sc->sc_dev, "eventst init fail, err %d\n",
   1132       1.37     skrll 		    err);
   1133       1.37     skrll 		rv = ENOMEM;
   1134       1.37     skrll 		goto bad3;
   1135       1.37     skrll 	}
   1136       1.16     skrll 
   1137       1.16     skrll 	memset(KERNADDR(dma, 0), 0, size);
   1138       1.16     skrll 	usb_syncmem(dma, 0, size, BUS_DMASYNC_PREWRITE);
   1139       1.37     skrll 	aprint_debug_dev(sc->sc_dev, "eventst: %016jx %p %zx\n",
   1140       1.16     skrll 	    (uintmax_t)DMAADDR(&sc->sc_eventst_dma, 0),
   1141       1.16     skrll 	    KERNADDR(&sc->sc_eventst_dma, 0),
   1142       1.34     skrll 	    sc->sc_eventst_dma.udma_block->size);
   1143       1.16     skrll 
   1144       1.16     skrll 	dma = &sc->sc_dcbaa_dma;
   1145       1.16     skrll 	size = (1 + sc->sc_maxslots) * sizeof(uint64_t);
   1146       1.37     skrll 	KASSERTMSG(size <= 2048, "dcbaa size %zu too large", size);
   1147       1.16     skrll 	align = XHCI_DEVICE_CONTEXT_BASE_ADDRESS_ARRAY_ALIGN;
   1148       1.16     skrll 	err = usb_allocmem(&sc->sc_bus, size, align, dma);
   1149       1.37     skrll 	if (err) {
   1150       1.37     skrll 		aprint_error_dev(sc->sc_dev, "dcbaa init fail, err %d\n", err);
   1151       1.37     skrll 		rv = ENOMEM;
   1152       1.37     skrll 		goto bad4;
   1153       1.37     skrll 	}
   1154       1.37     skrll 	aprint_debug_dev(sc->sc_dev, "dcbaa: %016jx %p %zx\n",
   1155       1.37     skrll 	    (uintmax_t)DMAADDR(&sc->sc_dcbaa_dma, 0),
   1156       1.37     skrll 	    KERNADDR(&sc->sc_dcbaa_dma, 0),
   1157       1.37     skrll 	    sc->sc_dcbaa_dma.udma_block->size);
   1158       1.16     skrll 
   1159       1.16     skrll 	memset(KERNADDR(dma, 0), 0, size);
   1160       1.16     skrll 	if (sc->sc_maxspbuf != 0) {
   1161       1.16     skrll 		/*
   1162       1.16     skrll 		 * DCBA entry 0 hold the scratchbuf array pointer.
   1163       1.16     skrll 		 */
   1164       1.16     skrll 		*(uint64_t *)KERNADDR(dma, 0) =
   1165       1.16     skrll 		    htole64(DMAADDR(&sc->sc_spbufarray_dma, 0));
   1166        1.1  jakllsch 	}
   1167       1.16     skrll 	usb_syncmem(dma, 0, size, BUS_DMASYNC_PREWRITE);
   1168        1.1  jakllsch 
   1169        1.1  jakllsch 	sc->sc_slots = kmem_zalloc(sizeof(*sc->sc_slots) * sc->sc_maxslots,
   1170        1.1  jakllsch 	    KM_SLEEP);
   1171       1.37     skrll 	if (sc->sc_slots == NULL) {
   1172       1.37     skrll 		aprint_error_dev(sc->sc_dev, "slots init fail, err %d\n", err);
   1173       1.37     skrll 		rv = ENOMEM;
   1174       1.37     skrll 		goto bad;
   1175       1.37     skrll 	}
   1176       1.37     skrll 
   1177       1.37     skrll 	sc->sc_xferpool = pool_cache_init(sizeof(struct xhci_xfer), 0, 0, 0,
   1178       1.37     skrll 	    "xhcixfer", NULL, IPL_USB, NULL, NULL, NULL);
   1179       1.37     skrll 	if (sc->sc_xferpool == NULL) {
   1180       1.37     skrll 		aprint_error_dev(sc->sc_dev, "pool_cache init fail, err %d\n",
   1181       1.37     skrll 		    err);
   1182       1.37     skrll 		rv = ENOMEM;
   1183       1.37     skrll 		goto bad;
   1184       1.37     skrll 	}
   1185        1.1  jakllsch 
   1186        1.1  jakllsch 	cv_init(&sc->sc_command_cv, "xhcicmd");
   1187       1.68     skrll 	cv_init(&sc->sc_cmdbusy_cv, "xhcicmdq");
   1188       1.34     skrll 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
   1189       1.34     skrll 	mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_USB);
   1190       1.34     skrll 
   1191        1.1  jakllsch 	struct xhci_erste *erst;
   1192        1.1  jakllsch 	erst = KERNADDR(&sc->sc_eventst_dma, 0);
   1193        1.1  jakllsch 	erst[0].erste_0 = htole64(xhci_ring_trbp(&sc->sc_er, 0));
   1194       1.52     skrll 	erst[0].erste_2 = htole32(sc->sc_er.xr_ntrb);
   1195        1.1  jakllsch 	erst[0].erste_3 = htole32(0);
   1196        1.1  jakllsch 	usb_syncmem(&sc->sc_eventst_dma, 0,
   1197        1.1  jakllsch 	    XHCI_ERSTE_SIZE * XHCI_EVENT_RING_SEGMENTS, BUS_DMASYNC_PREWRITE);
   1198        1.1  jakllsch 
   1199        1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_ERSTSZ(0), XHCI_EVENT_RING_SEGMENTS);
   1200        1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERSTBA(0), DMAADDR(&sc->sc_eventst_dma, 0));
   1201        1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERDP(0), xhci_ring_trbp(&sc->sc_er, 0) |
   1202        1.1  jakllsch 	    XHCI_ERDP_LO_BUSY);
   1203      1.103     skrll 
   1204        1.1  jakllsch 	xhci_op_write_8(sc, XHCI_DCBAAP, DMAADDR(&sc->sc_dcbaa_dma, 0));
   1205        1.1  jakllsch 	xhci_op_write_8(sc, XHCI_CRCR, xhci_ring_trbp(&sc->sc_cr, 0) |
   1206        1.1  jakllsch 	    sc->sc_cr.xr_cs);
   1207        1.1  jakllsch 
   1208      1.103     skrll 	xhci_op_barrier(sc, 0, 4, BUS_SPACE_BARRIER_WRITE);
   1209      1.103     skrll 
   1210       1.79  christos 	HEXDUMP("eventst", KERNADDR(&sc->sc_eventst_dma, 0),
   1211        1.1  jakllsch 	    XHCI_ERSTE_SIZE * XHCI_EVENT_RING_SEGMENTS);
   1212        1.1  jakllsch 
   1213       1.74  jmcneill 	if ((sc->sc_quirks & XHCI_DEFERRED_START) == 0)
   1214       1.74  jmcneill 		xhci_start(sc);
   1215        1.1  jakllsch 
   1216       1.37     skrll 	return 0;
   1217       1.37     skrll 
   1218       1.37     skrll  bad:
   1219       1.37     skrll 	if (sc->sc_xferpool) {
   1220       1.37     skrll 		pool_cache_destroy(sc->sc_xferpool);
   1221       1.37     skrll 		sc->sc_xferpool = NULL;
   1222       1.37     skrll 	}
   1223       1.37     skrll 
   1224       1.37     skrll 	if (sc->sc_slots) {
   1225       1.37     skrll 		kmem_free(sc->sc_slots, sizeof(*sc->sc_slots) *
   1226       1.37     skrll 		    sc->sc_maxslots);
   1227       1.37     skrll 		sc->sc_slots = NULL;
   1228       1.37     skrll 	}
   1229       1.37     skrll 
   1230       1.37     skrll 	usb_freemem(&sc->sc_bus, &sc->sc_dcbaa_dma);
   1231       1.37     skrll  bad4:
   1232       1.37     skrll 	usb_freemem(&sc->sc_bus, &sc->sc_eventst_dma);
   1233       1.37     skrll  bad3:
   1234       1.37     skrll 	xhci_ring_free(sc, &sc->sc_er);
   1235       1.37     skrll  bad2:
   1236       1.37     skrll 	xhci_ring_free(sc, &sc->sc_cr);
   1237       1.37     skrll 	i = sc->sc_maxspbuf;
   1238       1.37     skrll  bad1:
   1239       1.37     skrll 	for (int j = 0; j < i; j++)
   1240       1.37     skrll 		usb_freemem(&sc->sc_bus, &sc->sc_spbuf_dma[j]);
   1241       1.37     skrll 	usb_freemem(&sc->sc_bus, &sc->sc_spbufarray_dma);
   1242       1.37     skrll 
   1243       1.37     skrll 	return rv;
   1244        1.1  jakllsch }
   1245        1.1  jakllsch 
   1246       1.73     skrll static inline bool
   1247       1.73     skrll xhci_polling_p(struct xhci_softc * const sc)
   1248       1.73     skrll {
   1249       1.73     skrll 	return sc->sc_bus.ub_usepolling || sc->sc_bus2.ub_usepolling;
   1250       1.73     skrll }
   1251       1.73     skrll 
   1252        1.1  jakllsch int
   1253        1.1  jakllsch xhci_intr(void *v)
   1254        1.1  jakllsch {
   1255        1.1  jakllsch 	struct xhci_softc * const sc = v;
   1256       1.25     skrll 	int ret = 0;
   1257        1.1  jakllsch 
   1258       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1259       1.27     skrll 
   1260       1.25     skrll 	if (sc == NULL)
   1261        1.1  jakllsch 		return 0;
   1262        1.1  jakllsch 
   1263       1.25     skrll 	mutex_spin_enter(&sc->sc_intr_lock);
   1264       1.25     skrll 
   1265       1.25     skrll 	if (sc->sc_dying || !device_has_power(sc->sc_dev))
   1266       1.25     skrll 		goto done;
   1267       1.25     skrll 
   1268        1.1  jakllsch 	/* If we get an interrupt while polling, then just ignore it. */
   1269       1.73     skrll 	if (xhci_polling_p(sc)) {
   1270        1.1  jakllsch #ifdef DIAGNOSTIC
   1271       1.27     skrll 		DPRINTFN(16, "ignored interrupt while polling", 0, 0, 0, 0);
   1272        1.1  jakllsch #endif
   1273       1.25     skrll 		goto done;
   1274        1.1  jakllsch 	}
   1275        1.1  jakllsch 
   1276       1.25     skrll 	ret = xhci_intr1(sc);
   1277       1.73     skrll 	if (ret) {
   1278       1.89  jdolecek 		KASSERT(sc->sc_child || sc->sc_child2);
   1279       1.89  jdolecek 
   1280       1.89  jdolecek 		/*
   1281       1.89  jdolecek 		 * One of child busses could be already detached. It doesn't
   1282       1.89  jdolecek 		 * matter on which of the two the softintr is scheduled.
   1283       1.89  jdolecek 		 */
   1284       1.89  jdolecek 		if (sc->sc_child)
   1285       1.89  jdolecek 			usb_schedsoftintr(&sc->sc_bus);
   1286       1.89  jdolecek 		else
   1287       1.89  jdolecek 			usb_schedsoftintr(&sc->sc_bus2);
   1288       1.73     skrll 	}
   1289       1.25     skrll done:
   1290       1.25     skrll 	mutex_spin_exit(&sc->sc_intr_lock);
   1291       1.25     skrll 	return ret;
   1292        1.1  jakllsch }
   1293        1.1  jakllsch 
   1294        1.1  jakllsch int
   1295        1.1  jakllsch xhci_intr1(struct xhci_softc * const sc)
   1296        1.1  jakllsch {
   1297        1.1  jakllsch 	uint32_t usbsts;
   1298        1.1  jakllsch 	uint32_t iman;
   1299        1.1  jakllsch 
   1300       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1301       1.27     skrll 
   1302        1.1  jakllsch 	usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
   1303       1.75  pgoyette 	DPRINTFN(16, "USBSTS %08jx", usbsts, 0, 0, 0);
   1304       1.90  jdolecek 	if ((usbsts & (XHCI_STS_HSE | XHCI_STS_EINT | XHCI_STS_PCD |
   1305       1.90  jdolecek 	    XHCI_STS_HCE)) == 0) {
   1306       1.90  jdolecek 		DPRINTFN(16, "ignored intr not for %s",
   1307       1.98  riastrad 		    (uintptr_t)device_xname(sc->sc_dev), 0, 0, 0);
   1308        1.1  jakllsch 		return 0;
   1309        1.1  jakllsch 	}
   1310       1.90  jdolecek 
   1311       1.90  jdolecek 	/*
   1312       1.90  jdolecek 	 * Clear EINT and other transient flags, to not misenterpret
   1313       1.90  jdolecek 	 * next shared interrupt. Also, to avoid race, EINT must be cleared
   1314       1.90  jdolecek 	 * before XHCI_IMAN_INTR_PEND is cleared.
   1315       1.90  jdolecek 	 */
   1316       1.90  jdolecek 	xhci_op_write_4(sc, XHCI_USBSTS, usbsts & XHCI_STS_RSVDP0);
   1317       1.90  jdolecek 
   1318       1.90  jdolecek #ifdef XHCI_DEBUG
   1319        1.1  jakllsch 	usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
   1320       1.75  pgoyette 	DPRINTFN(16, "USBSTS %08jx", usbsts, 0, 0, 0);
   1321       1.90  jdolecek #endif
   1322        1.1  jakllsch 
   1323        1.1  jakllsch 	iman = xhci_rt_read_4(sc, XHCI_IMAN(0));
   1324       1.75  pgoyette 	DPRINTFN(16, "IMAN0 %08jx", iman, 0, 0, 0);
   1325       1.34     skrll 	iman |= XHCI_IMAN_INTR_PEND;
   1326        1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_IMAN(0), iman);
   1327       1.90  jdolecek 
   1328       1.90  jdolecek #ifdef XHCI_DEBUG
   1329        1.1  jakllsch 	iman = xhci_rt_read_4(sc, XHCI_IMAN(0));
   1330       1.75  pgoyette 	DPRINTFN(16, "IMAN0 %08jx", iman, 0, 0, 0);
   1331        1.1  jakllsch 	usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
   1332       1.75  pgoyette 	DPRINTFN(16, "USBSTS %08jx", usbsts, 0, 0, 0);
   1333       1.90  jdolecek #endif
   1334        1.1  jakllsch 
   1335        1.1  jakllsch 	return 1;
   1336        1.1  jakllsch }
   1337        1.1  jakllsch 
   1338       1.34     skrll /*
   1339       1.34     skrll  * 3 port speed types used in USB stack
   1340       1.34     skrll  *
   1341       1.34     skrll  * usbdi speed
   1342       1.34     skrll  *	definition: USB_SPEED_* in usb.h
   1343       1.34     skrll  *	They are used in struct usbd_device in USB stack.
   1344       1.34     skrll  *	ioctl interface uses these values too.
   1345       1.34     skrll  * port_status speed
   1346       1.34     skrll  *	definition: UPS_*_SPEED in usb.h
   1347       1.34     skrll  *	They are used in usb_port_status_t and valid only for USB 2.0.
   1348       1.34     skrll  *	Speed value is always 0 for Super Speed or more, and dwExtPortStatus
   1349       1.34     skrll  *	of usb_port_status_ext_t indicates port speed.
   1350       1.34     skrll  *	Note that some 3.0 values overlap with 2.0 values.
   1351       1.34     skrll  *	(e.g. 0x200 means UPS_POER_POWER_SS in SS and
   1352       1.34     skrll  *	            means UPS_LOW_SPEED in HS.)
   1353       1.34     skrll  *	port status returned from hub also uses these values.
   1354       1.34     skrll  *	On NetBSD UPS_OTHER_SPEED indicates port speed is super speed
   1355       1.34     skrll  *	or more.
   1356       1.34     skrll  * xspeed:
   1357       1.34     skrll  *	definition: Protocol Speed ID (PSI) (xHCI 1.1 7.2.1)
   1358       1.34     skrll  *	They are used in only slot context and PORTSC reg of xhci.
   1359       1.34     skrll  *	The difference between usbdi speed and xspeed is
   1360       1.34     skrll  *	that FS and LS values are swapped.
   1361       1.34     skrll  */
   1362       1.34     skrll 
   1363       1.34     skrll /* convert usbdi speed to xspeed */
   1364       1.34     skrll static int
   1365       1.34     skrll xhci_speed2xspeed(int speed)
   1366       1.34     skrll {
   1367       1.34     skrll 	switch (speed) {
   1368       1.34     skrll 	case USB_SPEED_LOW:	return 2;
   1369       1.34     skrll 	case USB_SPEED_FULL:	return 1;
   1370       1.34     skrll 	default:		return speed;
   1371       1.34     skrll 	}
   1372       1.34     skrll }
   1373       1.34     skrll 
   1374       1.34     skrll #if 0
   1375       1.34     skrll /* convert xspeed to usbdi speed */
   1376       1.34     skrll static int
   1377       1.34     skrll xhci_xspeed2speed(int xspeed)
   1378       1.34     skrll {
   1379       1.34     skrll 	switch (xspeed) {
   1380       1.34     skrll 	case 1: return USB_SPEED_FULL;
   1381       1.34     skrll 	case 2: return USB_SPEED_LOW;
   1382       1.34     skrll 	default: return xspeed;
   1383       1.34     skrll 	}
   1384       1.34     skrll }
   1385       1.34     skrll #endif
   1386       1.34     skrll 
   1387       1.34     skrll /* convert xspeed to port status speed */
   1388       1.34     skrll static int
   1389       1.34     skrll xhci_xspeed2psspeed(int xspeed)
   1390       1.34     skrll {
   1391       1.34     skrll 	switch (xspeed) {
   1392       1.34     skrll 	case 0: return 0;
   1393       1.34     skrll 	case 1: return UPS_FULL_SPEED;
   1394       1.34     skrll 	case 2: return UPS_LOW_SPEED;
   1395       1.34     skrll 	case 3: return UPS_HIGH_SPEED;
   1396       1.34     skrll 	default: return UPS_OTHER_SPEED;
   1397       1.34     skrll 	}
   1398       1.34     skrll }
   1399       1.34     skrll 
   1400       1.34     skrll /*
   1401       1.54     skrll  * Construct input contexts and issue TRB to open pipe.
   1402       1.34     skrll  */
   1403        1.1  jakllsch static usbd_status
   1404       1.34     skrll xhci_configure_endpoint(struct usbd_pipe *pipe)
   1405        1.1  jakllsch {
   1406       1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1407       1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1408       1.81   hannken #ifdef USB_DEBUG
   1409       1.34     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1410       1.79  christos #endif
   1411      1.101  jakllsch 	struct xhci_soft_trb trb;
   1412        1.1  jakllsch 	usbd_status err;
   1413        1.1  jakllsch 
   1414       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1415       1.75  pgoyette 	DPRINTFN(4, "slot %ju dci %ju epaddr 0x%02jx attr 0x%02jx",
   1416       1.34     skrll 	    xs->xs_idx, dci, pipe->up_endpoint->ue_edesc->bEndpointAddress,
   1417       1.34     skrll 	    pipe->up_endpoint->ue_edesc->bmAttributes);
   1418        1.1  jakllsch 
   1419        1.1  jakllsch 	/* XXX ensure input context is available? */
   1420        1.1  jakllsch 
   1421        1.1  jakllsch 	memset(xhci_slot_get_icv(sc, xs, 0), 0, sc->sc_pgsz);
   1422        1.1  jakllsch 
   1423       1.51     skrll 	/* set up context */
   1424       1.51     skrll 	xhci_setup_ctx(pipe);
   1425        1.1  jakllsch 
   1426       1.79  christos 	HEXDUMP("input control context", xhci_slot_get_icv(sc, xs, 0),
   1427        1.1  jakllsch 	    sc->sc_ctxsz * 1);
   1428       1.79  christos 	HEXDUMP("input endpoint context", xhci_slot_get_icv(sc, xs,
   1429        1.1  jakllsch 	    xhci_dci_to_ici(dci)), sc->sc_ctxsz * 1);
   1430        1.1  jakllsch 
   1431        1.1  jakllsch 	trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
   1432        1.1  jakllsch 	trb.trb_2 = 0;
   1433        1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1434        1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_CONFIGURE_EP);
   1435        1.1  jakllsch 
   1436        1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1437        1.1  jakllsch 
   1438        1.1  jakllsch 	usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
   1439       1.79  christos 	HEXDUMP("output context", xhci_slot_get_dcv(sc, xs, dci),
   1440        1.1  jakllsch 	    sc->sc_ctxsz * 1);
   1441        1.1  jakllsch 
   1442        1.1  jakllsch 	return err;
   1443        1.1  jakllsch }
   1444        1.1  jakllsch 
   1445       1.34     skrll #if 0
   1446        1.1  jakllsch static usbd_status
   1447       1.34     skrll xhci_unconfigure_endpoint(struct usbd_pipe *pipe)
   1448        1.1  jakllsch {
   1449       1.27     skrll #ifdef USB_DEBUG
   1450       1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1451       1.27     skrll #endif
   1452       1.27     skrll 
   1453       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1454       1.75  pgoyette 	DPRINTFN(4, "slot %ju", xs->xs_idx, 0, 0, 0);
   1455       1.27     skrll 
   1456        1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   1457        1.1  jakllsch }
   1458       1.34     skrll #endif
   1459        1.1  jakllsch 
   1460       1.34     skrll /* 4.6.8, 6.4.3.7 */
   1461        1.1  jakllsch static usbd_status
   1462       1.63     skrll xhci_reset_endpoint_locked(struct usbd_pipe *pipe)
   1463        1.1  jakllsch {
   1464       1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1465       1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1466       1.34     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1467      1.101  jakllsch 	struct xhci_soft_trb trb;
   1468        1.1  jakllsch 	usbd_status err;
   1469        1.1  jakllsch 
   1470       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1471       1.75  pgoyette 	DPRINTFN(4, "slot %ju dci %ju", xs->xs_idx, dci, 0, 0);
   1472       1.34     skrll 
   1473       1.63     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1474       1.63     skrll 
   1475        1.1  jakllsch 	trb.trb_0 = 0;
   1476        1.1  jakllsch 	trb.trb_2 = 0;
   1477        1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1478        1.1  jakllsch 	    XHCI_TRB_3_EP_SET(dci) |
   1479        1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_RESET_EP);
   1480        1.1  jakllsch 
   1481       1.63     skrll 	err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1482        1.1  jakllsch 
   1483        1.1  jakllsch 	return err;
   1484        1.1  jakllsch }
   1485        1.1  jakllsch 
   1486       1.63     skrll static usbd_status
   1487       1.63     skrll xhci_reset_endpoint(struct usbd_pipe *pipe)
   1488       1.63     skrll {
   1489       1.63     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1490       1.63     skrll 
   1491       1.63     skrll 	mutex_enter(&sc->sc_lock);
   1492       1.63     skrll 	usbd_status ret = xhci_reset_endpoint_locked(pipe);
   1493       1.63     skrll 	mutex_exit(&sc->sc_lock);
   1494       1.63     skrll 
   1495       1.63     skrll 	return ret;
   1496       1.63     skrll }
   1497       1.63     skrll 
   1498       1.34     skrll /*
   1499       1.34     skrll  * 4.6.9, 6.4.3.8
   1500       1.34     skrll  * Stop execution of TDs on xfer ring.
   1501       1.34     skrll  * Should be called with sc_lock held.
   1502       1.34     skrll  */
   1503        1.1  jakllsch static usbd_status
   1504       1.34     skrll xhci_stop_endpoint(struct usbd_pipe *pipe)
   1505        1.1  jakllsch {
   1506       1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1507       1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1508      1.101  jakllsch 	struct xhci_soft_trb trb;
   1509        1.1  jakllsch 	usbd_status err;
   1510       1.34     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1511        1.1  jakllsch 
   1512       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1513       1.75  pgoyette 	DPRINTFN(4, "slot %ju dci %ju", xs->xs_idx, dci, 0, 0);
   1514       1.34     skrll 
   1515       1.34     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1516        1.1  jakllsch 
   1517        1.1  jakllsch 	trb.trb_0 = 0;
   1518        1.1  jakllsch 	trb.trb_2 = 0;
   1519        1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1520        1.1  jakllsch 	    XHCI_TRB_3_EP_SET(dci) |
   1521        1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_STOP_EP);
   1522        1.1  jakllsch 
   1523       1.34     skrll 	err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1524        1.1  jakllsch 
   1525        1.1  jakllsch 	return err;
   1526        1.1  jakllsch }
   1527        1.1  jakllsch 
   1528       1.34     skrll /*
   1529       1.34     skrll  * Set TR Dequeue Pointer.
   1530       1.54     skrll  * xHCI 1.1  4.6.10  6.4.3.9
   1531       1.54     skrll  * Purge all of the TRBs on ring and reinitialize ring.
   1532       1.54     skrll  * Set TR dequeue Pointr to 0 and Cycle State to 1.
   1533       1.54     skrll  * EPSTATE of endpoint must be ERROR or STOPPED, otherwise CONTEXT_STATE
   1534       1.54     skrll  * error will be generated.
   1535       1.34     skrll  */
   1536        1.1  jakllsch static usbd_status
   1537       1.63     skrll xhci_set_dequeue_locked(struct usbd_pipe *pipe)
   1538        1.1  jakllsch {
   1539       1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1540       1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1541       1.34     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1542        1.1  jakllsch 	struct xhci_ring * const xr = &xs->xs_ep[dci].xe_tr;
   1543      1.101  jakllsch 	struct xhci_soft_trb trb;
   1544        1.1  jakllsch 	usbd_status err;
   1545        1.1  jakllsch 
   1546       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1547       1.75  pgoyette 	DPRINTFN(4, "slot %ju dci %ju", xs->xs_idx, dci, 0, 0);
   1548        1.1  jakllsch 
   1549       1.63     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1550       1.63     skrll 
   1551       1.56     skrll 	xhci_host_dequeue(xr);
   1552        1.1  jakllsch 
   1553       1.34     skrll 	/* set DCS */
   1554        1.1  jakllsch 	trb.trb_0 = xhci_ring_trbp(xr, 0) | 1; /* XXX */
   1555        1.1  jakllsch 	trb.trb_2 = 0;
   1556        1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1557        1.1  jakllsch 	    XHCI_TRB_3_EP_SET(dci) |
   1558        1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_SET_TR_DEQUEUE);
   1559        1.1  jakllsch 
   1560       1.63     skrll 	err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1561        1.1  jakllsch 
   1562        1.1  jakllsch 	return err;
   1563        1.1  jakllsch }
   1564        1.1  jakllsch 
   1565       1.63     skrll static usbd_status
   1566       1.63     skrll xhci_set_dequeue(struct usbd_pipe *pipe)
   1567       1.63     skrll {
   1568       1.63     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1569       1.63     skrll 
   1570       1.63     skrll 	mutex_enter(&sc->sc_lock);
   1571       1.63     skrll 	usbd_status ret = xhci_set_dequeue_locked(pipe);
   1572       1.63     skrll 	mutex_exit(&sc->sc_lock);
   1573       1.63     skrll 
   1574       1.63     skrll 	return ret;
   1575       1.63     skrll }
   1576       1.63     skrll 
   1577       1.34     skrll /*
   1578       1.34     skrll  * Open new pipe: called from usbd_setup_pipe_flags.
   1579       1.34     skrll  * Fills methods of pipe.
   1580       1.34     skrll  * If pipe is not for ep0, calls configure_endpoint.
   1581       1.34     skrll  */
   1582        1.1  jakllsch static usbd_status
   1583       1.34     skrll xhci_open(struct usbd_pipe *pipe)
   1584        1.1  jakllsch {
   1585       1.34     skrll 	struct usbd_device * const dev = pipe->up_dev;
   1586       1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(dev->ud_bus);
   1587       1.34     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   1588        1.1  jakllsch 	const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
   1589        1.1  jakllsch 
   1590       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1591       1.75  pgoyette 	DPRINTFN(1, "addr %jd depth %jd port %jd speed %jd", dev->ud_addr,
   1592       1.53     skrll 	    dev->ud_depth, dev->ud_powersrc->up_portno, dev->ud_speed);
   1593       1.75  pgoyette 	DPRINTFN(1, " dci %ju type 0x%02jx epaddr 0x%02jx attr 0x%02jx",
   1594       1.53     skrll 	    xhci_ep_get_dci(ed), ed->bDescriptorType, ed->bEndpointAddress,
   1595       1.53     skrll 	    ed->bmAttributes);
   1596       1.75  pgoyette 	DPRINTFN(1, " mps %ju ival %ju", UGETW(ed->wMaxPacketSize),
   1597       1.75  pgoyette 	    ed->bInterval, 0, 0);
   1598        1.1  jakllsch 
   1599        1.1  jakllsch 	if (sc->sc_dying)
   1600        1.1  jakllsch 		return USBD_IOERROR;
   1601        1.1  jakllsch 
   1602        1.1  jakllsch 	/* Root Hub */
   1603       1.34     skrll 	if (dev->ud_depth == 0 && dev->ud_powersrc->up_portno == 0) {
   1604        1.1  jakllsch 		switch (ed->bEndpointAddress) {
   1605        1.1  jakllsch 		case USB_CONTROL_ENDPOINT:
   1606       1.34     skrll 			pipe->up_methods = &roothub_ctrl_methods;
   1607        1.1  jakllsch 			break;
   1608       1.34     skrll 		case UE_DIR_IN | USBROOTHUB_INTR_ENDPT:
   1609       1.34     skrll 			pipe->up_methods = &xhci_root_intr_methods;
   1610        1.1  jakllsch 			break;
   1611        1.1  jakllsch 		default:
   1612       1.34     skrll 			pipe->up_methods = NULL;
   1613       1.75  pgoyette 			DPRINTFN(0, "bad bEndpointAddress 0x%02jx",
   1614       1.27     skrll 			    ed->bEndpointAddress, 0, 0, 0);
   1615        1.1  jakllsch 			return USBD_INVAL;
   1616        1.1  jakllsch 		}
   1617        1.1  jakllsch 		return USBD_NORMAL_COMPLETION;
   1618        1.1  jakllsch 	}
   1619        1.1  jakllsch 
   1620        1.1  jakllsch 	switch (xfertype) {
   1621        1.1  jakllsch 	case UE_CONTROL:
   1622       1.34     skrll 		pipe->up_methods = &xhci_device_ctrl_methods;
   1623        1.1  jakllsch 		break;
   1624        1.1  jakllsch 	case UE_ISOCHRONOUS:
   1625       1.34     skrll 		pipe->up_methods = &xhci_device_isoc_methods;
   1626        1.1  jakllsch 		return USBD_INVAL;
   1627        1.1  jakllsch 		break;
   1628        1.1  jakllsch 	case UE_BULK:
   1629       1.34     skrll 		pipe->up_methods = &xhci_device_bulk_methods;
   1630        1.1  jakllsch 		break;
   1631        1.1  jakllsch 	case UE_INTERRUPT:
   1632       1.34     skrll 		pipe->up_methods = &xhci_device_intr_methods;
   1633        1.1  jakllsch 		break;
   1634        1.1  jakllsch 	default:
   1635        1.1  jakllsch 		return USBD_IOERROR;
   1636        1.1  jakllsch 		break;
   1637        1.1  jakllsch 	}
   1638        1.1  jakllsch 
   1639        1.1  jakllsch 	if (ed->bEndpointAddress != USB_CONTROL_ENDPOINT)
   1640       1.34     skrll 		return xhci_configure_endpoint(pipe);
   1641        1.1  jakllsch 
   1642        1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   1643        1.1  jakllsch }
   1644        1.1  jakllsch 
   1645       1.34     skrll /*
   1646       1.34     skrll  * Closes pipe, called from usbd_kill_pipe via close methods.
   1647       1.34     skrll  * If the endpoint to be closed is ep0, disable_slot.
   1648       1.34     skrll  * Should be called with sc_lock held.
   1649       1.34     skrll  */
   1650        1.1  jakllsch static void
   1651       1.34     skrll xhci_close_pipe(struct usbd_pipe *pipe)
   1652        1.1  jakllsch {
   1653       1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1654       1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1655       1.34     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   1656       1.34     skrll 	const u_int dci = xhci_ep_get_dci(ed);
   1657      1.101  jakllsch 	struct xhci_soft_trb trb;
   1658       1.34     skrll 	uint32_t *cp;
   1659        1.1  jakllsch 
   1660       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1661        1.1  jakllsch 
   1662       1.34     skrll 	if (sc->sc_dying)
   1663        1.1  jakllsch 		return;
   1664        1.1  jakllsch 
   1665       1.41     skrll 	/* xs is uninitialized before xhci_init_slot */
   1666       1.34     skrll 	if (xs == NULL || xs->xs_idx == 0)
   1667        1.1  jakllsch 		return;
   1668        1.1  jakllsch 
   1669       1.75  pgoyette 	DPRINTFN(4, "pipe %#jx slot %ju dci %ju", (uintptr_t)pipe, xs->xs_idx,
   1670       1.75  pgoyette 	    dci, 0);
   1671        1.1  jakllsch 
   1672       1.34     skrll 	KASSERTMSG(!cpu_intr_p() && !cpu_softintr_p(), "called from intr ctx");
   1673       1.34     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1674        1.1  jakllsch 
   1675       1.34     skrll 	if (pipe->up_dev->ud_depth == 0)
   1676       1.34     skrll 		return;
   1677        1.1  jakllsch 
   1678       1.34     skrll 	if (dci == XHCI_DCI_EP_CONTROL) {
   1679       1.34     skrll 		DPRINTFN(4, "closing ep0", 0, 0, 0, 0);
   1680       1.34     skrll 		xhci_disable_slot(sc, xs->xs_idx);
   1681       1.34     skrll 		return;
   1682       1.34     skrll 	}
   1683        1.1  jakllsch 
   1684       1.66     skrll 	if (xhci_get_epstate(sc, xs, dci) != XHCI_EPSTATE_STOPPED)
   1685       1.66     skrll 		(void)xhci_stop_endpoint(pipe);
   1686        1.1  jakllsch 
   1687       1.34     skrll 	/*
   1688       1.34     skrll 	 * set appropriate bit to be dropped.
   1689       1.34     skrll 	 * don't set DC bit to 1, otherwise all endpoints
   1690       1.34     skrll 	 * would be deconfigured.
   1691       1.34     skrll 	 */
   1692       1.34     skrll 	cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
   1693       1.34     skrll 	cp[0] = htole32(XHCI_INCTX_0_DROP_MASK(dci));
   1694       1.34     skrll 	cp[1] = htole32(0);
   1695        1.1  jakllsch 
   1696       1.34     skrll 	/* XXX should be most significant one, not dci? */
   1697       1.34     skrll 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_SLOT));
   1698       1.34     skrll 	cp[0] = htole32(XHCI_SCTX_0_CTX_NUM_SET(dci));
   1699        1.1  jakllsch 
   1700       1.55     skrll 	/* configure ep context performs an implicit dequeue */
   1701       1.55     skrll 	xhci_host_dequeue(&xs->xs_ep[dci].xe_tr);
   1702       1.55     skrll 
   1703       1.34     skrll 	/* sync input contexts before they are read from memory */
   1704       1.34     skrll 	usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
   1705        1.1  jakllsch 
   1706       1.34     skrll 	trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
   1707       1.34     skrll 	trb.trb_2 = 0;
   1708       1.34     skrll 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1709       1.34     skrll 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_CONFIGURE_EP);
   1710        1.1  jakllsch 
   1711       1.34     skrll 	(void)xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1712       1.34     skrll 	usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
   1713       1.34     skrll }
   1714        1.1  jakllsch 
   1715       1.34     skrll /*
   1716       1.34     skrll  * Abort transfer.
   1717       1.63     skrll  * Should be called with sc_lock held.
   1718       1.34     skrll  */
   1719       1.34     skrll static void
   1720       1.34     skrll xhci_abort_xfer(struct usbd_xfer *xfer, usbd_status status)
   1721       1.34     skrll {
   1722       1.96       mrg 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1723       1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   1724       1.63     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   1725       1.63     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   1726        1.1  jakllsch 
   1727       1.96       mrg 	KASSERTMSG((status == USBD_CANCELLED || status == USBD_TIMEOUT),
   1728       1.96       mrg 	    "invalid status for abort: %d", (int)status);
   1729       1.96       mrg 
   1730       1.75  pgoyette 	DPRINTFN(4, "xfer %#jx pipe %#jx status %jd",
   1731       1.75  pgoyette 	    (uintptr_t)xfer, (uintptr_t)xfer->ux_pipe, status, 0);
   1732        1.1  jakllsch 
   1733       1.34     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1734       1.96       mrg 	ASSERT_SLEEPABLE();
   1735        1.1  jakllsch 
   1736       1.96       mrg 	if (status == USBD_CANCELLED) {
   1737       1.96       mrg 		/*
   1738       1.96       mrg 		 * We are synchronously aborting.  Try to stop the
   1739       1.96       mrg 		 * callout and task, but if we can't, wait for them to
   1740       1.96       mrg 		 * complete.
   1741       1.96       mrg 		 */
   1742       1.96       mrg 		callout_halt(&xfer->ux_callout, &sc->sc_lock);
   1743       1.96       mrg 		usb_rem_task_wait(xfer->ux_pipe->up_dev, &xfer->ux_aborttask,
   1744       1.96       mrg 		    USB_TASKQ_HC, &sc->sc_lock);
   1745       1.96       mrg 	} else {
   1746       1.96       mrg 		/* Otherwise, we are timing out.  */
   1747       1.96       mrg 		KASSERT(status == USBD_TIMEOUT);
   1748        1.1  jakllsch 	}
   1749       1.34     skrll 
   1750       1.63     skrll 	/*
   1751       1.96       mrg 	 * The xfer cannot have been cancelled already.  It is the
   1752       1.96       mrg 	 * responsibility of the caller of usbd_abort_pipe not to try
   1753       1.96       mrg 	 * to abort a pipe multiple times, whether concurrently or
   1754       1.96       mrg 	 * sequentially.
   1755       1.63     skrll 	 */
   1756       1.96       mrg 	KASSERT(xfer->ux_status != USBD_CANCELLED);
   1757       1.96       mrg 
   1758       1.96       mrg 	/* Only the timeout, which runs only once, can time it out.  */
   1759       1.96       mrg 	KASSERT(xfer->ux_status != USBD_TIMEOUT);
   1760       1.96       mrg 
   1761       1.96       mrg 	/* If anyone else beat us, we're done.  */
   1762       1.96       mrg 	if (xfer->ux_status != USBD_IN_PROGRESS)
   1763       1.63     skrll 		return;
   1764       1.96       mrg 
   1765       1.96       mrg 	/* We beat everyone else.  Claim the status.  */
   1766       1.96       mrg 	xfer->ux_status = status;
   1767       1.63     skrll 
   1768       1.63     skrll 	/*
   1769       1.96       mrg 	 * If we're dying, skip the hardware action and just notify the
   1770       1.96       mrg 	 * software that we're done.
   1771       1.63     skrll 	 */
   1772       1.96       mrg 	if (sc->sc_dying) {
   1773       1.96       mrg 		DPRINTFN(4, "xfer %#jx dying %ju", (uintptr_t)xfer,
   1774       1.96       mrg 		    xfer->ux_status, 0, 0);
   1775       1.96       mrg 		goto dying;
   1776       1.96       mrg 	}
   1777       1.63     skrll 
   1778       1.63     skrll 	/*
   1779       1.96       mrg 	 * HC Step 1: Stop execution of TD on the ring.
   1780       1.63     skrll 	 */
   1781       1.63     skrll 	switch (xhci_get_epstate(sc, xs, dci)) {
   1782       1.63     skrll 	case XHCI_EPSTATE_HALTED:
   1783       1.63     skrll 		(void)xhci_reset_endpoint_locked(xfer->ux_pipe);
   1784       1.63     skrll 		break;
   1785       1.63     skrll 	case XHCI_EPSTATE_STOPPED:
   1786       1.63     skrll 		break;
   1787       1.63     skrll 	default:
   1788       1.63     skrll 		(void)xhci_stop_endpoint(xfer->ux_pipe);
   1789       1.63     skrll 		break;
   1790       1.63     skrll 	}
   1791       1.63     skrll #ifdef DIAGNOSTIC
   1792       1.63     skrll 	uint32_t epst = xhci_get_epstate(sc, xs, dci);
   1793       1.63     skrll 	if (epst != XHCI_EPSTATE_STOPPED)
   1794       1.75  pgoyette 		DPRINTFN(4, "dci %ju not stopped %ju", dci, epst, 0, 0);
   1795       1.63     skrll #endif
   1796       1.63     skrll 
   1797       1.63     skrll 	/*
   1798       1.96       mrg 	 * HC Step 2: Remove any vestiges of the xfer from the ring.
   1799       1.63     skrll 	 */
   1800       1.63     skrll 	xhci_set_dequeue_locked(xfer->ux_pipe);
   1801       1.63     skrll 
   1802       1.63     skrll 	/*
   1803       1.96       mrg 	 * Final Step: Notify completion to waiting xfers.
   1804       1.63     skrll 	 */
   1805       1.96       mrg dying:
   1806       1.34     skrll 	usb_transfer_complete(xfer);
   1807       1.34     skrll 	DPRINTFN(14, "end", 0, 0, 0, 0);
   1808       1.34     skrll 
   1809       1.34     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1810        1.1  jakllsch }
   1811        1.1  jakllsch 
   1812       1.55     skrll static void
   1813       1.55     skrll xhci_host_dequeue(struct xhci_ring * const xr)
   1814       1.55     skrll {
   1815       1.55     skrll 	/* When dequeueing the controller, update our struct copy too */
   1816       1.55     skrll 	memset(xr->xr_trb, 0, xr->xr_ntrb * XHCI_TRB_SIZE);
   1817       1.55     skrll 	usb_syncmem(&xr->xr_dma, 0, xr->xr_ntrb * XHCI_TRB_SIZE,
   1818       1.55     skrll 	    BUS_DMASYNC_PREWRITE);
   1819       1.55     skrll 	memset(xr->xr_cookies, 0, xr->xr_ntrb * sizeof(*xr->xr_cookies));
   1820       1.55     skrll 
   1821       1.55     skrll 	xr->xr_ep = 0;
   1822       1.55     skrll 	xr->xr_cs = 1;
   1823       1.55     skrll }
   1824       1.55     skrll 
   1825       1.34     skrll /*
   1826       1.34     skrll  * Recover STALLed endpoint.
   1827       1.34     skrll  * xHCI 1.1 sect 4.10.2.1
   1828       1.34     skrll  * Issue RESET_EP to recover halt condition and SET_TR_DEQUEUE to remove
   1829       1.34     skrll  * all transfers on transfer ring.
   1830       1.34     skrll  * These are done in thread context asynchronously.
   1831       1.34     skrll  */
   1832        1.1  jakllsch static void
   1833       1.34     skrll xhci_clear_endpoint_stall_async_task(void *cookie)
   1834        1.1  jakllsch {
   1835       1.34     skrll 	struct usbd_xfer * const xfer = cookie;
   1836       1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   1837       1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   1838       1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   1839       1.34     skrll 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   1840        1.1  jakllsch 
   1841       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1842       1.75  pgoyette 	DPRINTFN(4, "xfer %#jx slot %ju dci %ju", (uintptr_t)xfer, xs->xs_idx,
   1843       1.75  pgoyette 	    dci, 0);
   1844        1.1  jakllsch 
   1845      1.107       mrg 	/*
   1846      1.107       mrg 	 * XXXMRG: Stall task can run after slot is disabled when yanked.
   1847      1.107       mrg 	 * This hack notices that the xs has been memset() in
   1848      1.107       mrg 	 * xhci_disable_slot() and returns.  Both xhci_reset_endpoint()
   1849      1.107       mrg 	 * and xhci_set_dequeue() rely upon a valid ring setup for correct
   1850      1.107       mrg 	 * operation, and the latter will fault, as would
   1851      1.107       mrg 	 * usb_transfer_complete() if it got that far.
   1852      1.107       mrg 	 */
   1853      1.107       mrg 	if (xs->xs_idx == 0) {
   1854      1.107       mrg 		DPRINTFN(4, "ends xs_idx is 0", 0, 0, 0, 0);
   1855      1.107       mrg 		return;
   1856      1.107       mrg 	}
   1857      1.107       mrg 
   1858       1.34     skrll 	xhci_reset_endpoint(xfer->ux_pipe);
   1859       1.34     skrll 	xhci_set_dequeue(xfer->ux_pipe);
   1860       1.34     skrll 
   1861       1.34     skrll 	mutex_enter(&sc->sc_lock);
   1862       1.34     skrll 	tr->is_halted = false;
   1863       1.34     skrll 	usb_transfer_complete(xfer);
   1864       1.34     skrll 	mutex_exit(&sc->sc_lock);
   1865       1.34     skrll 	DPRINTFN(4, "ends", 0, 0, 0, 0);
   1866       1.34     skrll }
   1867       1.34     skrll 
   1868       1.34     skrll static usbd_status
   1869       1.34     skrll xhci_clear_endpoint_stall_async(struct usbd_xfer *xfer)
   1870       1.34     skrll {
   1871       1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   1872       1.34     skrll 	struct xhci_pipe * const xp = (struct xhci_pipe *)xfer->ux_pipe;
   1873       1.34     skrll 
   1874       1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1875       1.75  pgoyette 	DPRINTFN(4, "xfer %#jx", (uintptr_t)xfer, 0, 0, 0);
   1876       1.34     skrll 
   1877       1.34     skrll 	if (sc->sc_dying) {
   1878       1.34     skrll 		return USBD_IOERROR;
   1879       1.34     skrll 	}
   1880       1.34     skrll 
   1881       1.34     skrll 	usb_init_task(&xp->xp_async_task,
   1882       1.34     skrll 	    xhci_clear_endpoint_stall_async_task, xfer, USB_TASKQ_MPSAFE);
   1883       1.34     skrll 	usb_add_task(xfer->ux_pipe->up_dev, &xp->xp_async_task, USB_TASKQ_HC);
   1884       1.34     skrll 	DPRINTFN(4, "ends", 0, 0, 0, 0);
   1885       1.34     skrll 
   1886       1.34     skrll 	return USBD_NORMAL_COMPLETION;
   1887       1.34     skrll }
   1888       1.34     skrll 
   1889       1.34     skrll /* Process roothub port status/change events and notify to uhub_intr. */
   1890       1.34     skrll static void
   1891       1.68     skrll xhci_rhpsc(struct xhci_softc * const sc, u_int ctlrport)
   1892       1.34     skrll {
   1893       1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1894       1.75  pgoyette 	DPRINTFN(4, "xhci%jd: port %ju status change", device_unit(sc->sc_dev),
   1895       1.68     skrll 	   ctlrport, 0, 0);
   1896       1.34     skrll 
   1897       1.68     skrll 	if (ctlrport > sc->sc_maxports)
   1898       1.34     skrll 		return;
   1899       1.34     skrll 
   1900       1.68     skrll 	const size_t bn = xhci_ctlrport2bus(sc, ctlrport);
   1901       1.68     skrll 	const size_t rhp = xhci_ctlrport2rhport(sc, ctlrport);
   1902       1.68     skrll 	struct usbd_xfer * const xfer = sc->sc_intrxfer[bn];
   1903       1.68     skrll 
   1904       1.75  pgoyette 	DPRINTFN(4, "xhci%jd: bus %jd bp %ju xfer %#jx status change",
   1905       1.75  pgoyette 	    device_unit(sc->sc_dev), bn, rhp, (uintptr_t)xfer);
   1906       1.68     skrll 
   1907       1.68     skrll 	if (xfer == NULL)
   1908       1.34     skrll 		return;
   1909       1.34     skrll 
   1910       1.68     skrll 	uint8_t *p = xfer->ux_buf;
   1911       1.34     skrll 	memset(p, 0, xfer->ux_length);
   1912       1.68     skrll 	p[rhp / NBBY] |= 1 << (rhp % NBBY);
   1913       1.34     skrll 	xfer->ux_actlen = xfer->ux_length;
   1914       1.34     skrll 	xfer->ux_status = USBD_NORMAL_COMPLETION;
   1915       1.34     skrll 	usb_transfer_complete(xfer);
   1916       1.34     skrll }
   1917       1.34     skrll 
   1918       1.34     skrll /* Process Transfer Events */
   1919       1.34     skrll static void
   1920       1.34     skrll xhci_event_transfer(struct xhci_softc * const sc,
   1921       1.34     skrll     const struct xhci_trb * const trb)
   1922       1.34     skrll {
   1923       1.34     skrll 	uint64_t trb_0;
   1924       1.34     skrll 	uint32_t trb_2, trb_3;
   1925       1.34     skrll 	uint8_t trbcode;
   1926       1.34     skrll 	u_int slot, dci;
   1927       1.34     skrll 	struct xhci_slot *xs;
   1928       1.34     skrll 	struct xhci_ring *xr;
   1929       1.34     skrll 	struct xhci_xfer *xx;
   1930       1.34     skrll 	struct usbd_xfer *xfer;
   1931       1.34     skrll 	usbd_status err;
   1932       1.34     skrll 
   1933       1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1934       1.34     skrll 
   1935       1.34     skrll 	trb_0 = le64toh(trb->trb_0);
   1936       1.34     skrll 	trb_2 = le32toh(trb->trb_2);
   1937       1.34     skrll 	trb_3 = le32toh(trb->trb_3);
   1938       1.34     skrll 	trbcode = XHCI_TRB_2_ERROR_GET(trb_2);
   1939       1.34     skrll 	slot = XHCI_TRB_3_SLOT_GET(trb_3);
   1940       1.34     skrll 	dci = XHCI_TRB_3_EP_GET(trb_3);
   1941       1.34     skrll 	xs = &sc->sc_slots[slot];
   1942       1.34     skrll 	xr = &xs->xs_ep[dci].xe_tr;
   1943       1.34     skrll 
   1944       1.34     skrll 	/* sanity check */
   1945       1.34     skrll 	KASSERTMSG(xs->xs_idx != 0 && xs->xs_idx <= sc->sc_maxslots,
   1946       1.34     skrll 	    "invalid xs_idx %u slot %u", xs->xs_idx, slot);
   1947       1.34     skrll 
   1948       1.40     skrll 	int idx = 0;
   1949       1.34     skrll 	if ((trb_3 & XHCI_TRB_3_ED_BIT) == 0) {
   1950       1.40     skrll 		if (xhci_trb_get_idx(xr, trb_0, &idx)) {
   1951       1.75  pgoyette 			DPRINTFN(0, "invalid trb_0 0x%jx", trb_0, 0, 0, 0);
   1952       1.34     skrll 			return;
   1953       1.34     skrll 		}
   1954       1.34     skrll 		xx = xr->xr_cookies[idx];
   1955       1.34     skrll 
   1956       1.63     skrll 		/* clear cookie of consumed TRB */
   1957       1.63     skrll 		xr->xr_cookies[idx] = NULL;
   1958       1.63     skrll 
   1959       1.34     skrll 		/*
   1960       1.63     skrll 		 * xx is NULL if pipe is opened but xfer is not started.
   1961       1.63     skrll 		 * It happens when stopping idle pipe.
   1962       1.34     skrll 		 */
   1963       1.34     skrll 		if (xx == NULL || trbcode == XHCI_TRB_ERROR_LENGTH) {
   1964       1.75  pgoyette 			DPRINTFN(1, "Ignore #%ju: cookie %#jx cc %ju dci %ju",
   1965       1.75  pgoyette 			    idx, (uintptr_t)xx, trbcode, dci);
   1966       1.75  pgoyette 			DPRINTFN(1, " orig TRB %jx type %ju", trb_0,
   1967       1.53     skrll 			    XHCI_TRB_3_TYPE_GET(le32toh(xr->xr_trb[idx].trb_3)),
   1968       1.53     skrll 			    0, 0);
   1969       1.63     skrll 			return;
   1970       1.34     skrll 		}
   1971       1.34     skrll 	} else {
   1972       1.54     skrll 		/* When ED != 0, trb_0 is virtual addr of struct xhci_xfer. */
   1973       1.34     skrll 		xx = (void *)(uintptr_t)(trb_0 & ~0x3);
   1974       1.34     skrll 	}
   1975       1.34     skrll 	/* XXX this may not happen */
   1976       1.34     skrll 	if (xx == NULL) {
   1977       1.34     skrll 		DPRINTFN(1, "xfer done: xx is NULL", 0, 0, 0, 0);
   1978       1.34     skrll 		return;
   1979       1.34     skrll 	}
   1980       1.34     skrll 	xfer = &xx->xx_xfer;
   1981       1.34     skrll 	/* XXX this may happen when detaching */
   1982       1.34     skrll 	if (xfer == NULL) {
   1983       1.75  pgoyette 		DPRINTFN(1, "xx(%#jx)->xx_xfer is NULL trb_0 %#jx",
   1984       1.75  pgoyette 		    (uintptr_t)xx, trb_0, 0, 0);
   1985       1.34     skrll 		return;
   1986       1.34     skrll 	}
   1987       1.75  pgoyette 	DPRINTFN(14, "xfer %#jx", (uintptr_t)xfer, 0, 0, 0);
   1988       1.34     skrll 	/* XXX I dunno why this happens */
   1989       1.34     skrll 	KASSERTMSG(xfer->ux_pipe != NULL, "xfer(%p)->ux_pipe is NULL", xfer);
   1990       1.34     skrll 
   1991       1.34     skrll 	if (!xfer->ux_pipe->up_repeat &&
   1992       1.34     skrll 	    SIMPLEQ_EMPTY(&xfer->ux_pipe->up_queue)) {
   1993       1.75  pgoyette 		DPRINTFN(1, "xfer(%#jx)->pipe not queued", (uintptr_t)xfer,
   1994       1.75  pgoyette 		    0, 0, 0);
   1995       1.34     skrll 		return;
   1996       1.34     skrll 	}
   1997       1.34     skrll 
   1998       1.34     skrll 	/* 4.11.5.2 Event Data TRB */
   1999       1.34     skrll 	if ((trb_3 & XHCI_TRB_3_ED_BIT) != 0) {
   2000       1.75  pgoyette 		DPRINTFN(14, "transfer Event Data: 0x%016jx 0x%08jx"
   2001       1.75  pgoyette 		    " %02jx", trb_0, XHCI_TRB_2_REM_GET(trb_2), trbcode, 0);
   2002       1.34     skrll 		if ((trb_0 & 0x3) == 0x3) {
   2003       1.34     skrll 			xfer->ux_actlen = XHCI_TRB_2_REM_GET(trb_2);
   2004       1.34     skrll 		}
   2005       1.34     skrll 	}
   2006       1.34     skrll 
   2007       1.34     skrll 	switch (trbcode) {
   2008       1.34     skrll 	case XHCI_TRB_ERROR_SHORT_PKT:
   2009       1.34     skrll 	case XHCI_TRB_ERROR_SUCCESS:
   2010       1.54     skrll 		/*
   2011       1.63     skrll 		 * A ctrl transfer can generate two events if it has a Data
   2012       1.63     skrll 		 * stage.  A short data stage can be OK and should not
   2013       1.63     skrll 		 * complete the transfer as the status stage needs to be
   2014       1.63     skrll 		 * performed.
   2015       1.54     skrll 		 *
   2016       1.54     skrll 		 * Note: Data and Status stage events point at same xfer.
   2017       1.54     skrll 		 * ux_actlen and ux_dmabuf will be passed to
   2018       1.54     skrll 		 * usb_transfer_complete after the Status stage event.
   2019       1.54     skrll 		 *
   2020       1.54     skrll 		 * It can be distingished which stage generates the event:
   2021       1.54     skrll 		 * + by checking least 3 bits of trb_0 if ED==1.
   2022       1.54     skrll 		 *   (see xhci_device_ctrl_start).
   2023       1.54     skrll 		 * + by checking the type of original TRB if ED==0.
   2024       1.54     skrll 		 *
   2025       1.54     skrll 		 * In addition, intr, bulk, and isoc transfer currently
   2026       1.54     skrll 		 * consists of single TD, so the "skip" is not needed.
   2027       1.54     skrll 		 * ctrl xfer uses EVENT_DATA, and others do not.
   2028       1.54     skrll 		 * Thus driver can switch the flow by checking ED bit.
   2029       1.54     skrll 		 */
   2030       1.63     skrll 		if ((trb_3 & XHCI_TRB_3_ED_BIT) == 0) {
   2031       1.63     skrll 			if (xfer->ux_actlen == 0)
   2032       1.63     skrll 				xfer->ux_actlen = xfer->ux_length -
   2033       1.63     skrll 				    XHCI_TRB_2_REM_GET(trb_2);
   2034       1.63     skrll 			if (XHCI_TRB_3_TYPE_GET(le32toh(xr->xr_trb[idx].trb_3))
   2035       1.63     skrll 			    == XHCI_TRB_TYPE_DATA_STAGE) {
   2036       1.63     skrll 				return;
   2037       1.63     skrll 			}
   2038       1.63     skrll 		} else if ((trb_0 & 0x3) == 0x3) {
   2039       1.63     skrll 			return;
   2040       1.63     skrll 		}
   2041       1.34     skrll 		err = USBD_NORMAL_COMPLETION;
   2042       1.34     skrll 		break;
   2043       1.63     skrll 	case XHCI_TRB_ERROR_STOPPED:
   2044       1.63     skrll 	case XHCI_TRB_ERROR_LENGTH:
   2045       1.63     skrll 	case XHCI_TRB_ERROR_STOPPED_SHORT:
   2046       1.63     skrll 		/*
   2047       1.63     skrll 		 * don't complete the transfer being aborted
   2048       1.63     skrll 		 * as abort_xfer does instead.
   2049       1.63     skrll 		 */
   2050       1.96       mrg 		if (xfer->ux_status == USBD_CANCELLED ||
   2051       1.96       mrg 		    xfer->ux_status == USBD_TIMEOUT) {
   2052       1.75  pgoyette 			DPRINTFN(14, "ignore aborting xfer %#jx",
   2053       1.75  pgoyette 			    (uintptr_t)xfer, 0, 0, 0);
   2054       1.63     skrll 			return;
   2055       1.63     skrll 		}
   2056       1.63     skrll 		err = USBD_CANCELLED;
   2057       1.63     skrll 		break;
   2058       1.34     skrll 	case XHCI_TRB_ERROR_STALL:
   2059       1.34     skrll 	case XHCI_TRB_ERROR_BABBLE:
   2060       1.75  pgoyette 		DPRINTFN(1, "ERR %ju slot %ju dci %ju", trbcode, slot, dci, 0);
   2061       1.34     skrll 		xr->is_halted = true;
   2062       1.34     skrll 		/*
   2063       1.34     skrll 		 * Stalled endpoints can be recoverd by issuing
   2064       1.34     skrll 		 * command TRB TYPE_RESET_EP on xHCI instead of
   2065       1.34     skrll 		 * issuing request CLEAR_FEATURE UF_ENDPOINT_HALT
   2066       1.34     skrll 		 * on the endpoint. However, this function may be
   2067       1.34     skrll 		 * called from softint context (e.g. from umass),
   2068       1.34     skrll 		 * in that case driver gets KASSERT in cv_timedwait
   2069       1.34     skrll 		 * in xhci_do_command.
   2070       1.34     skrll 		 * To avoid this, this runs reset_endpoint and
   2071       1.34     skrll 		 * usb_transfer_complete in usb task thread
   2072       1.34     skrll 		 * asynchronously (and then umass issues clear
   2073       1.34     skrll 		 * UF_ENDPOINT_HALT).
   2074       1.34     skrll 		 */
   2075       1.96       mrg 
   2076       1.96       mrg 		/* Override the status.  */
   2077       1.96       mrg 		xfer->ux_status = USBD_STALLED;
   2078       1.96       mrg 
   2079       1.96       mrg 		/*
   2080       1.96       mrg 		 * Cancel the timeout and the task, which have not yet
   2081       1.96       mrg 		 * run.  If they have already fired, at worst they are
   2082       1.96       mrg 		 * waiting for the lock.  They will see that the xfer
   2083       1.96       mrg 		 * is no longer in progress and give up.
   2084       1.96       mrg 		 */
   2085       1.57     skrll 		callout_stop(&xfer->ux_callout);
   2086       1.96       mrg 		usb_rem_task(xfer->ux_pipe->up_dev, &xfer->ux_aborttask);
   2087       1.96       mrg 
   2088       1.34     skrll 		xhci_clear_endpoint_stall_async(xfer);
   2089       1.34     skrll 		return;
   2090       1.34     skrll 	default:
   2091       1.75  pgoyette 		DPRINTFN(1, "ERR %ju slot %ju dci %ju", trbcode, slot, dci, 0);
   2092       1.34     skrll 		err = USBD_IOERROR;
   2093       1.34     skrll 		break;
   2094       1.34     skrll 	}
   2095       1.96       mrg 
   2096       1.96       mrg 	/*
   2097       1.96       mrg 	 * If software has completed it, either by cancellation
   2098       1.96       mrg 	 * or timeout, drop it on the floor.
   2099       1.96       mrg 	 */
   2100       1.96       mrg 	if (xfer->ux_status != USBD_IN_PROGRESS) {
   2101       1.96       mrg 		KASSERTMSG((xfer->ux_status == USBD_CANCELLED ||
   2102       1.96       mrg 		            xfer->ux_status == USBD_TIMEOUT),
   2103       1.96       mrg 			   "xfer %p status %x", xfer, xfer->ux_status);
   2104      1.107       mrg 		return;
   2105       1.96       mrg 	}
   2106       1.96       mrg 
   2107       1.96       mrg 	/* Otherwise, set the status.  */
   2108       1.34     skrll 	xfer->ux_status = err;
   2109       1.34     skrll 
   2110       1.96       mrg 	/*
   2111       1.96       mrg 	 * Cancel the timeout and the task, which have not yet
   2112       1.96       mrg 	 * run.  If they have already fired, at worst they are
   2113       1.96       mrg 	 * waiting for the lock.  They will see that the xfer
   2114       1.96       mrg 	 * is no longer in progress and give up.
   2115       1.96       mrg 	 */
   2116       1.96       mrg 	callout_stop(&xfer->ux_callout);
   2117       1.96       mrg 	usb_rem_task(xfer->ux_pipe->up_dev, &xfer->ux_aborttask);
   2118       1.96       mrg 
   2119       1.96       mrg 	if ((trb_3 & XHCI_TRB_3_ED_BIT) == 0 ||
   2120       1.96       mrg 	    (trb_0 & 0x3) == 0x0) {
   2121       1.34     skrll 		usb_transfer_complete(xfer);
   2122       1.34     skrll 	}
   2123       1.34     skrll }
   2124       1.34     skrll 
   2125       1.34     skrll /* Process Command complete events */
   2126       1.34     skrll static void
   2127       1.50     skrll xhci_event_cmd(struct xhci_softc * const sc, const struct xhci_trb * const trb)
   2128       1.34     skrll {
   2129       1.34     skrll 	uint64_t trb_0;
   2130       1.34     skrll 	uint32_t trb_2, trb_3;
   2131       1.34     skrll 
   2132       1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2133       1.34     skrll 
   2134       1.68     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   2135       1.68     skrll 
   2136       1.34     skrll 	trb_0 = le64toh(trb->trb_0);
   2137       1.34     skrll 	trb_2 = le32toh(trb->trb_2);
   2138       1.34     skrll 	trb_3 = le32toh(trb->trb_3);
   2139       1.34     skrll 
   2140       1.34     skrll 	if (trb_0 == sc->sc_command_addr) {
   2141       1.68     skrll 		sc->sc_resultpending = false;
   2142       1.68     skrll 
   2143       1.34     skrll 		sc->sc_result_trb.trb_0 = trb_0;
   2144       1.34     skrll 		sc->sc_result_trb.trb_2 = trb_2;
   2145       1.34     skrll 		sc->sc_result_trb.trb_3 = trb_3;
   2146       1.34     skrll 		if (XHCI_TRB_2_ERROR_GET(trb_2) !=
   2147       1.34     skrll 		    XHCI_TRB_ERROR_SUCCESS) {
   2148       1.34     skrll 			DPRINTFN(1, "command completion "
   2149       1.75  pgoyette 			    "failure: 0x%016jx 0x%08jx 0x%08jx",
   2150       1.75  pgoyette 			    trb_0, trb_2, trb_3, 0);
   2151       1.34     skrll 		}
   2152       1.34     skrll 		cv_signal(&sc->sc_command_cv);
   2153       1.34     skrll 	} else {
   2154       1.75  pgoyette 		DPRINTFN(1, "spurious event: %#jx 0x%016jx "
   2155       1.75  pgoyette 		    "0x%08jx 0x%08jx", (uintptr_t)trb, trb_0, trb_2, trb_3);
   2156       1.34     skrll 	}
   2157       1.34     skrll }
   2158       1.34     skrll 
   2159       1.34     skrll /*
   2160       1.34     skrll  * Process events.
   2161       1.34     skrll  * called from xhci_softintr
   2162       1.34     skrll  */
   2163       1.34     skrll static void
   2164       1.34     skrll xhci_handle_event(struct xhci_softc * const sc,
   2165       1.34     skrll     const struct xhci_trb * const trb)
   2166       1.34     skrll {
   2167       1.34     skrll 	uint64_t trb_0;
   2168       1.34     skrll 	uint32_t trb_2, trb_3;
   2169       1.34     skrll 
   2170       1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2171       1.34     skrll 
   2172       1.34     skrll 	trb_0 = le64toh(trb->trb_0);
   2173       1.34     skrll 	trb_2 = le32toh(trb->trb_2);
   2174       1.34     skrll 	trb_3 = le32toh(trb->trb_3);
   2175       1.34     skrll 
   2176       1.75  pgoyette 	DPRINTFN(14, "event: %#jx 0x%016jx 0x%08jx 0x%08jx",
   2177       1.75  pgoyette 	    (uintptr_t)trb, trb_0, trb_2, trb_3);
   2178       1.34     skrll 
   2179       1.34     skrll 	/*
   2180       1.34     skrll 	 * 4.11.3.1, 6.4.2.1
   2181       1.34     skrll 	 * TRB Pointer is invalid for these completion codes.
   2182       1.34     skrll 	 */
   2183       1.34     skrll 	switch (XHCI_TRB_2_ERROR_GET(trb_2)) {
   2184       1.34     skrll 	case XHCI_TRB_ERROR_RING_UNDERRUN:
   2185       1.34     skrll 	case XHCI_TRB_ERROR_RING_OVERRUN:
   2186       1.34     skrll 	case XHCI_TRB_ERROR_VF_RING_FULL:
   2187       1.34     skrll 		return;
   2188       1.34     skrll 	default:
   2189       1.34     skrll 		if (trb_0 == 0) {
   2190       1.34     skrll 			return;
   2191       1.34     skrll 		}
   2192       1.34     skrll 		break;
   2193       1.34     skrll 	}
   2194       1.34     skrll 
   2195       1.34     skrll 	switch (XHCI_TRB_3_TYPE_GET(trb_3)) {
   2196       1.34     skrll 	case XHCI_TRB_EVENT_TRANSFER:
   2197       1.34     skrll 		xhci_event_transfer(sc, trb);
   2198       1.34     skrll 		break;
   2199       1.34     skrll 	case XHCI_TRB_EVENT_CMD_COMPLETE:
   2200       1.34     skrll 		xhci_event_cmd(sc, trb);
   2201       1.34     skrll 		break;
   2202       1.34     skrll 	case XHCI_TRB_EVENT_PORT_STS_CHANGE:
   2203       1.34     skrll 		xhci_rhpsc(sc, (uint32_t)((trb_0 >> 24) & 0xff));
   2204       1.34     skrll 		break;
   2205       1.34     skrll 	default:
   2206       1.34     skrll 		break;
   2207       1.34     skrll 	}
   2208       1.34     skrll }
   2209       1.34     skrll 
   2210       1.34     skrll static void
   2211       1.34     skrll xhci_softintr(void *v)
   2212       1.34     skrll {
   2213       1.34     skrll 	struct usbd_bus * const bus = v;
   2214       1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   2215       1.34     skrll 	struct xhci_ring * const er = &sc->sc_er;
   2216       1.34     skrll 	struct xhci_trb *trb;
   2217       1.34     skrll 	int i, j, k;
   2218       1.34     skrll 
   2219       1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2220       1.34     skrll 
   2221       1.73     skrll 	KASSERT(xhci_polling_p(sc) || mutex_owned(&sc->sc_lock));
   2222       1.34     skrll 
   2223       1.34     skrll 	i = er->xr_ep;
   2224       1.34     skrll 	j = er->xr_cs;
   2225        1.1  jakllsch 
   2226       1.75  pgoyette 	DPRINTFN(16, "er: xr_ep %jd xr_cs %jd", i, j, 0, 0);
   2227       1.27     skrll 
   2228        1.1  jakllsch 	while (1) {
   2229        1.1  jakllsch 		usb_syncmem(&er->xr_dma, XHCI_TRB_SIZE * i, XHCI_TRB_SIZE,
   2230        1.1  jakllsch 		    BUS_DMASYNC_POSTREAD);
   2231        1.1  jakllsch 		trb = &er->xr_trb[i];
   2232        1.1  jakllsch 		k = (le32toh(trb->trb_3) & XHCI_TRB_3_CYCLE_BIT) ? 1 : 0;
   2233        1.1  jakllsch 
   2234        1.1  jakllsch 		if (j != k)
   2235        1.1  jakllsch 			break;
   2236        1.1  jakllsch 
   2237        1.1  jakllsch 		xhci_handle_event(sc, trb);
   2238        1.1  jakllsch 
   2239        1.1  jakllsch 		i++;
   2240       1.52     skrll 		if (i == er->xr_ntrb) {
   2241        1.1  jakllsch 			i = 0;
   2242        1.1  jakllsch 			j ^= 1;
   2243        1.1  jakllsch 		}
   2244        1.1  jakllsch 	}
   2245        1.1  jakllsch 
   2246        1.1  jakllsch 	er->xr_ep = i;
   2247        1.1  jakllsch 	er->xr_cs = j;
   2248        1.1  jakllsch 
   2249        1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERDP(0), xhci_ring_trbp(er, er->xr_ep) |
   2250        1.1  jakllsch 	    XHCI_ERDP_LO_BUSY);
   2251        1.1  jakllsch 
   2252       1.27     skrll 	DPRINTFN(16, "ends", 0, 0, 0, 0);
   2253        1.1  jakllsch 
   2254        1.1  jakllsch 	return;
   2255        1.1  jakllsch }
   2256        1.1  jakllsch 
   2257        1.1  jakllsch static void
   2258        1.1  jakllsch xhci_poll(struct usbd_bus *bus)
   2259        1.1  jakllsch {
   2260       1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   2261        1.1  jakllsch 
   2262       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2263        1.1  jakllsch 
   2264       1.94  christos 	mutex_enter(&sc->sc_intr_lock);
   2265       1.73     skrll 	int ret = xhci_intr1(sc);
   2266       1.73     skrll 	if (ret) {
   2267       1.73     skrll 		xhci_softintr(bus);
   2268       1.73     skrll 	}
   2269       1.94  christos 	mutex_exit(&sc->sc_intr_lock);
   2270        1.1  jakllsch 
   2271        1.1  jakllsch 	return;
   2272        1.1  jakllsch }
   2273        1.1  jakllsch 
   2274       1.34     skrll static struct usbd_xfer *
   2275       1.34     skrll xhci_allocx(struct usbd_bus *bus, unsigned int nframes)
   2276        1.1  jakllsch {
   2277       1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   2278       1.34     skrll 	struct usbd_xfer *xfer;
   2279        1.1  jakllsch 
   2280       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2281        1.1  jakllsch 
   2282       1.77     skrll 	xfer = pool_cache_get(sc->sc_xferpool, PR_WAITOK);
   2283        1.1  jakllsch 	if (xfer != NULL) {
   2284        1.6     skrll 		memset(xfer, 0, sizeof(struct xhci_xfer));
   2285       1.96       mrg 		usb_init_task(&xfer->ux_aborttask, xhci_timeout_task, xfer,
   2286       1.96       mrg 		    USB_TASKQ_MPSAFE);
   2287        1.1  jakllsch #ifdef DIAGNOSTIC
   2288       1.34     skrll 		xfer->ux_state = XFER_BUSY;
   2289        1.1  jakllsch #endif
   2290        1.1  jakllsch 	}
   2291        1.1  jakllsch 
   2292        1.1  jakllsch 	return xfer;
   2293        1.1  jakllsch }
   2294        1.1  jakllsch 
   2295        1.1  jakllsch static void
   2296       1.34     skrll xhci_freex(struct usbd_bus *bus, struct usbd_xfer *xfer)
   2297        1.1  jakllsch {
   2298       1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   2299        1.1  jakllsch 
   2300       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2301        1.1  jakllsch 
   2302        1.1  jakllsch #ifdef DIAGNOSTIC
   2303      1.106       rin 	if (xfer->ux_state != XFER_BUSY &&
   2304      1.106       rin 	    xfer->ux_status != USBD_NOT_STARTED) {
   2305       1.75  pgoyette 		DPRINTFN(0, "xfer=%#jx not busy, 0x%08jx",
   2306       1.75  pgoyette 		    (uintptr_t)xfer, xfer->ux_state, 0, 0);
   2307        1.1  jakllsch 	}
   2308       1.34     skrll 	xfer->ux_state = XFER_FREE;
   2309        1.1  jakllsch #endif
   2310        1.1  jakllsch 	pool_cache_put(sc->sc_xferpool, xfer);
   2311        1.1  jakllsch }
   2312        1.1  jakllsch 
   2313        1.1  jakllsch static void
   2314        1.1  jakllsch xhci_get_lock(struct usbd_bus *bus, kmutex_t **lock)
   2315        1.1  jakllsch {
   2316       1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   2317        1.1  jakllsch 
   2318        1.1  jakllsch 	*lock = &sc->sc_lock;
   2319        1.1  jakllsch }
   2320        1.1  jakllsch 
   2321       1.34     skrll extern uint32_t usb_cookie_no;
   2322        1.1  jakllsch 
   2323       1.34     skrll /*
   2324       1.41     skrll  * xHCI 4.3
   2325       1.41     skrll  * Called when uhub_explore finds a new device (via usbd_new_device).
   2326       1.41     skrll  * Port initialization and speed detection (4.3.1) are already done in uhub.c.
   2327       1.41     skrll  * This function does:
   2328       1.41     skrll  *   Allocate and construct dev structure of default endpoint (ep0).
   2329       1.41     skrll  *   Allocate and open pipe of ep0.
   2330       1.41     skrll  *   Enable slot and initialize slot context.
   2331       1.41     skrll  *   Set Address.
   2332       1.41     skrll  *   Read initial device descriptor.
   2333       1.34     skrll  *   Determine initial MaxPacketSize (mps) by speed.
   2334       1.41     skrll  *   Read full device descriptor.
   2335       1.41     skrll  *   Register this device.
   2336       1.54     skrll  * Finally state of device transitions ADDRESSED.
   2337       1.34     skrll  */
   2338        1.1  jakllsch static usbd_status
   2339       1.34     skrll xhci_new_device(device_t parent, struct usbd_bus *bus, int depth,
   2340        1.1  jakllsch     int speed, int port, struct usbd_port *up)
   2341        1.1  jakllsch {
   2342       1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   2343       1.34     skrll 	struct usbd_device *dev;
   2344        1.1  jakllsch 	usbd_status err;
   2345        1.1  jakllsch 	usb_device_descriptor_t *dd;
   2346        1.1  jakllsch 	struct xhci_slot *xs;
   2347        1.1  jakllsch 	uint32_t *cp;
   2348        1.1  jakllsch 
   2349       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2350       1.75  pgoyette 	DPRINTFN(4, "port %ju depth %ju speed %ju up %#jx",
   2351       1.75  pgoyette 	    port, depth, speed, (uintptr_t)up);
   2352       1.27     skrll 
   2353       1.34     skrll 	dev = kmem_zalloc(sizeof(*dev), KM_SLEEP);
   2354       1.34     skrll 	dev->ud_bus = bus;
   2355       1.51     skrll 	dev->ud_quirks = &usbd_no_quirk;
   2356       1.51     skrll 	dev->ud_addr = 0;
   2357       1.51     skrll 	dev->ud_ddesc.bMaxPacketSize = 0;
   2358       1.51     skrll 	dev->ud_depth = depth;
   2359       1.51     skrll 	dev->ud_powersrc = up;
   2360       1.51     skrll 	dev->ud_myhub = up->up_parent;
   2361       1.51     skrll 	dev->ud_speed = speed;
   2362       1.51     skrll 	dev->ud_langid = USBD_NOLANG;
   2363       1.51     skrll 	dev->ud_cookie.cookie = ++usb_cookie_no;
   2364        1.1  jakllsch 
   2365        1.1  jakllsch 	/* Set up default endpoint handle. */
   2366       1.34     skrll 	dev->ud_ep0.ue_edesc = &dev->ud_ep0desc;
   2367       1.51     skrll 	/* doesn't matter, just don't let it uninitialized */
   2368       1.51     skrll 	dev->ud_ep0.ue_toggle = 0;
   2369        1.1  jakllsch 
   2370        1.1  jakllsch 	/* Set up default endpoint descriptor. */
   2371       1.34     skrll 	dev->ud_ep0desc.bLength = USB_ENDPOINT_DESCRIPTOR_SIZE;
   2372       1.34     skrll 	dev->ud_ep0desc.bDescriptorType = UDESC_ENDPOINT;
   2373       1.34     skrll 	dev->ud_ep0desc.bEndpointAddress = USB_CONTROL_ENDPOINT;
   2374       1.34     skrll 	dev->ud_ep0desc.bmAttributes = UE_CONTROL;
   2375       1.51     skrll 	dev->ud_ep0desc.bInterval = 0;
   2376       1.50     skrll 
   2377       1.34     skrll 	/* 4.3,  4.8.2.1 */
   2378       1.34     skrll 	switch (speed) {
   2379       1.34     skrll 	case USB_SPEED_SUPER:
   2380       1.34     skrll 	case USB_SPEED_SUPER_PLUS:
   2381       1.34     skrll 		USETW(dev->ud_ep0desc.wMaxPacketSize, USB_3_MAX_CTRL_PACKET);
   2382       1.34     skrll 		break;
   2383       1.34     skrll 	case USB_SPEED_FULL:
   2384       1.34     skrll 		/* XXX using 64 as initial mps of ep0 in FS */
   2385       1.34     skrll 	case USB_SPEED_HIGH:
   2386       1.34     skrll 		USETW(dev->ud_ep0desc.wMaxPacketSize, USB_2_MAX_CTRL_PACKET);
   2387       1.34     skrll 		break;
   2388       1.34     skrll 	case USB_SPEED_LOW:
   2389       1.34     skrll 	default:
   2390       1.34     skrll 		USETW(dev->ud_ep0desc.wMaxPacketSize, USB_MAX_IPACKET);
   2391       1.34     skrll 		break;
   2392       1.34     skrll 	}
   2393        1.1  jakllsch 
   2394       1.51     skrll 	up->up_dev = dev;
   2395       1.51     skrll 
   2396       1.51     skrll 	/* Establish the default pipe. */
   2397       1.51     skrll 	err = usbd_setup_pipe(dev, 0, &dev->ud_ep0, USBD_DEFAULT_INTERVAL,
   2398       1.51     skrll 	    &dev->ud_pipe0);
   2399       1.51     skrll 	if (err) {
   2400       1.51     skrll 		goto bad;
   2401       1.51     skrll 	}
   2402        1.1  jakllsch 
   2403       1.51     skrll 	dd = &dev->ud_ddesc;
   2404        1.1  jakllsch 
   2405       1.68     skrll 	if (depth == 0 && port == 0) {
   2406       1.68     skrll 		KASSERT(bus->ub_devices[USB_ROOTHUB_INDEX] == NULL);
   2407       1.68     skrll 		bus->ub_devices[USB_ROOTHUB_INDEX] = dev;
   2408       1.51     skrll 		err = usbd_get_initial_ddesc(dev, dd);
   2409       1.61     skrll 		if (err) {
   2410       1.75  pgoyette 			DPRINTFN(1, "get_initial_ddesc %ju", err, 0, 0, 0);
   2411       1.34     skrll 			goto bad;
   2412       1.61     skrll 		}
   2413       1.61     skrll 
   2414        1.1  jakllsch 		err = usbd_reload_device_desc(dev);
   2415       1.61     skrll 		if (err) {
   2416       1.75  pgoyette 			DPRINTFN(1, "reload desc %ju", err, 0, 0, 0);
   2417       1.34     skrll 			goto bad;
   2418       1.61     skrll 		}
   2419        1.1  jakllsch 	} else {
   2420       1.49     skrll 		uint8_t slot = 0;
   2421       1.49     skrll 
   2422       1.48     skrll 		/* 4.3.2 */
   2423        1.1  jakllsch 		err = xhci_enable_slot(sc, &slot);
   2424       1.63     skrll 		if (err) {
   2425       1.75  pgoyette 			DPRINTFN(1, "enable slot %ju", err, 0, 0, 0);
   2426       1.34     skrll 			goto bad;
   2427       1.63     skrll 		}
   2428       1.50     skrll 
   2429        1.1  jakllsch 		xs = &sc->sc_slots[slot];
   2430       1.34     skrll 		dev->ud_hcpriv = xs;
   2431       1.50     skrll 
   2432       1.48     skrll 		/* 4.3.3 initialize slot structure */
   2433       1.48     skrll 		err = xhci_init_slot(dev, slot);
   2434       1.34     skrll 		if (err) {
   2435       1.75  pgoyette 			DPRINTFN(1, "init slot %ju", err, 0, 0, 0);
   2436       1.34     skrll 			dev->ud_hcpriv = NULL;
   2437       1.34     skrll 			/*
   2438       1.34     skrll 			 * We have to disable_slot here because
   2439       1.34     skrll 			 * xs->xs_idx == 0 when xhci_init_slot fails,
   2440       1.34     skrll 			 * in that case usbd_remove_dev won't work.
   2441       1.34     skrll 			 */
   2442       1.34     skrll 			mutex_enter(&sc->sc_lock);
   2443       1.34     skrll 			xhci_disable_slot(sc, slot);
   2444       1.34     skrll 			mutex_exit(&sc->sc_lock);
   2445       1.34     skrll 			goto bad;
   2446       1.34     skrll 		}
   2447       1.34     skrll 
   2448       1.48     skrll 		/* 4.3.4 Address Assignment */
   2449       1.51     skrll 		err = xhci_set_address(dev, slot, false);
   2450       1.61     skrll 		if (err) {
   2451       1.75  pgoyette 			DPRINTFN(1, "set address w/o bsr %ju", err, 0, 0, 0);
   2452       1.48     skrll 			goto bad;
   2453       1.61     skrll 		}
   2454       1.48     skrll 
   2455       1.34     skrll 		/* Allow device time to set new address */
   2456       1.34     skrll 		usbd_delay_ms(dev, USB_SET_ADDRESS_SETTLE);
   2457       1.50     skrll 
   2458       1.92  jakllsch 		usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
   2459        1.1  jakllsch 		cp = xhci_slot_get_dcv(sc, xs, XHCI_DCI_SLOT);
   2460       1.79  christos 		HEXDUMP("slot context", cp, sc->sc_ctxsz);
   2461       1.64     skrll 		uint8_t addr = XHCI_SCTX_3_DEV_ADDR_GET(le32toh(cp[3]));
   2462       1.75  pgoyette 		DPRINTFN(4, "device address %ju", addr, 0, 0, 0);
   2463       1.68     skrll 		/*
   2464       1.68     skrll 		 * XXX ensure we know when the hardware does something
   2465       1.68     skrll 		 * we can't yet cope with
   2466       1.68     skrll 		 */
   2467       1.59      maya 		KASSERTMSG(addr >= 1 && addr <= 127, "addr %d", addr);
   2468       1.34     skrll 		dev->ud_addr = addr;
   2469       1.68     skrll 
   2470       1.68     skrll 		KASSERTMSG(bus->ub_devices[usb_addr2dindex(dev->ud_addr)] == NULL,
   2471       1.68     skrll 		    "addr %d already allocated", dev->ud_addr);
   2472       1.68     skrll 		/*
   2473       1.68     skrll 		 * The root hub is given its own slot
   2474       1.68     skrll 		 */
   2475       1.68     skrll 		bus->ub_devices[usb_addr2dindex(dev->ud_addr)] = dev;
   2476        1.1  jakllsch 
   2477        1.1  jakllsch 		err = usbd_get_initial_ddesc(dev, dd);
   2478       1.61     skrll 		if (err) {
   2479       1.75  pgoyette 			DPRINTFN(1, "get_initial_ddesc %ju", err, 0, 0, 0);
   2480       1.34     skrll 			goto bad;
   2481       1.61     skrll 		}
   2482       1.50     skrll 
   2483       1.24     skrll 		/* 4.8.2.1 */
   2484       1.34     skrll 		if (USB_IS_SS(speed)) {
   2485       1.34     skrll 			if (dd->bMaxPacketSize != 9) {
   2486       1.34     skrll 				printf("%s: invalid mps 2^%u for SS ep0,"
   2487       1.34     skrll 				    " using 512\n",
   2488       1.34     skrll 				    device_xname(sc->sc_dev),
   2489       1.34     skrll 				    dd->bMaxPacketSize);
   2490       1.34     skrll 				dd->bMaxPacketSize = 9;
   2491       1.34     skrll 			}
   2492       1.34     skrll 			USETW(dev->ud_ep0desc.wMaxPacketSize,
   2493       1.24     skrll 			    (1 << dd->bMaxPacketSize));
   2494       1.34     skrll 		} else
   2495       1.34     skrll 			USETW(dev->ud_ep0desc.wMaxPacketSize,
   2496       1.24     skrll 			    dd->bMaxPacketSize);
   2497       1.75  pgoyette 		DPRINTFN(4, "bMaxPacketSize %ju", dd->bMaxPacketSize, 0, 0, 0);
   2498       1.62     skrll 		err = xhci_update_ep0_mps(sc, xs,
   2499       1.34     skrll 		    UGETW(dev->ud_ep0desc.wMaxPacketSize));
   2500       1.62     skrll 		if (err) {
   2501       1.75  pgoyette 			DPRINTFN(1, "update mps of ep0 %ju", err, 0, 0, 0);
   2502       1.62     skrll 			goto bad;
   2503       1.62     skrll 		}
   2504       1.50     skrll 
   2505        1.1  jakllsch 		err = usbd_reload_device_desc(dev);
   2506       1.61     skrll 		if (err) {
   2507       1.75  pgoyette 			DPRINTFN(1, "reload desc %ju", err, 0, 0, 0);
   2508       1.34     skrll 			goto bad;
   2509       1.61     skrll 		}
   2510        1.1  jakllsch 	}
   2511        1.1  jakllsch 
   2512       1.75  pgoyette 	DPRINTFN(1, "adding unit addr=%jd, rev=%02jx,",
   2513       1.34     skrll 		dev->ud_addr, UGETW(dd->bcdUSB), 0, 0);
   2514       1.75  pgoyette 	DPRINTFN(1, " class=%jd, subclass=%jd, protocol=%jd,",
   2515       1.27     skrll 		dd->bDeviceClass, dd->bDeviceSubClass,
   2516       1.27     skrll 		dd->bDeviceProtocol, 0);
   2517       1.75  pgoyette 	DPRINTFN(1, " mps=%jd, len=%jd, noconf=%jd, speed=%jd",
   2518       1.27     skrll 		dd->bMaxPacketSize, dd->bLength, dd->bNumConfigurations,
   2519       1.34     skrll 		dev->ud_speed);
   2520        1.1  jakllsch 
   2521       1.33     skrll 	usbd_get_device_strings(dev);
   2522       1.33     skrll 
   2523        1.1  jakllsch 	usbd_add_dev_event(USB_EVENT_DEVICE_ATTACH, dev);
   2524        1.1  jakllsch 
   2525       1.68     skrll 	if (depth == 0 && port == 0) {
   2526        1.1  jakllsch 		usbd_attach_roothub(parent, dev);
   2527       1.75  pgoyette 		DPRINTFN(1, "root hub %#jx", (uintptr_t)dev, 0, 0, 0);
   2528        1.1  jakllsch 		return USBD_NORMAL_COMPLETION;
   2529        1.1  jakllsch 	}
   2530        1.1  jakllsch 
   2531       1.34     skrll 	err = usbd_probe_and_attach(parent, dev, port, dev->ud_addr);
   2532       1.34     skrll  bad:
   2533       1.34     skrll 	if (err != USBD_NORMAL_COMPLETION) {
   2534        1.1  jakllsch 		usbd_remove_device(dev, up);
   2535        1.1  jakllsch 	}
   2536        1.1  jakllsch 
   2537       1.34     skrll 	return err;
   2538        1.1  jakllsch }
   2539        1.1  jakllsch 
   2540        1.1  jakllsch static usbd_status
   2541        1.1  jakllsch xhci_ring_init(struct xhci_softc * const sc, struct xhci_ring * const xr,
   2542        1.1  jakllsch     size_t ntrb, size_t align)
   2543        1.1  jakllsch {
   2544        1.1  jakllsch 	usbd_status err;
   2545        1.1  jakllsch 	size_t size = ntrb * XHCI_TRB_SIZE;
   2546        1.1  jakllsch 
   2547       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2548       1.27     skrll 
   2549        1.1  jakllsch 	err = usb_allocmem(&sc->sc_bus, size, align, &xr->xr_dma);
   2550        1.1  jakllsch 	if (err)
   2551        1.1  jakllsch 		return err;
   2552        1.1  jakllsch 	mutex_init(&xr->xr_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
   2553        1.1  jakllsch 	xr->xr_cookies = kmem_zalloc(sizeof(*xr->xr_cookies) * ntrb, KM_SLEEP);
   2554        1.1  jakllsch 	xr->xr_trb = xhci_ring_trbv(xr, 0);
   2555        1.1  jakllsch 	xr->xr_ntrb = ntrb;
   2556        1.1  jakllsch 	xr->is_halted = false;
   2557       1.55     skrll 	xhci_host_dequeue(xr);
   2558        1.1  jakllsch 
   2559        1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   2560        1.1  jakllsch }
   2561        1.1  jakllsch 
   2562        1.1  jakllsch static void
   2563        1.1  jakllsch xhci_ring_free(struct xhci_softc * const sc, struct xhci_ring * const xr)
   2564        1.1  jakllsch {
   2565        1.1  jakllsch 	usb_freemem(&sc->sc_bus, &xr->xr_dma);
   2566        1.1  jakllsch 	mutex_destroy(&xr->xr_lock);
   2567        1.1  jakllsch 	kmem_free(xr->xr_cookies, sizeof(*xr->xr_cookies) * xr->xr_ntrb);
   2568        1.1  jakllsch }
   2569        1.1  jakllsch 
   2570        1.1  jakllsch static void
   2571        1.1  jakllsch xhci_ring_put(struct xhci_softc * const sc, struct xhci_ring * const xr,
   2572      1.101  jakllsch     void *cookie, struct xhci_soft_trb * const trbs, size_t ntrbs)
   2573        1.1  jakllsch {
   2574        1.1  jakllsch 	size_t i;
   2575        1.1  jakllsch 	u_int ri;
   2576        1.1  jakllsch 	u_int cs;
   2577        1.1  jakllsch 	uint64_t parameter;
   2578        1.1  jakllsch 	uint32_t status;
   2579        1.1  jakllsch 	uint32_t control;
   2580        1.1  jakllsch 
   2581       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2582       1.27     skrll 
   2583       1.59      maya 	KASSERTMSG(ntrbs <= XHCI_XFER_NTRB, "ntrbs %zu", ntrbs);
   2584        1.1  jakllsch 	for (i = 0; i < ntrbs; i++) {
   2585       1.75  pgoyette 		DPRINTFN(12, "xr %#jx trbs %#jx num %ju", (uintptr_t)xr,
   2586       1.75  pgoyette 		    (uintptr_t)trbs, i, 0);
   2587       1.75  pgoyette 		DPRINTFN(12, " %016jx %08jx %08jx",
   2588       1.27     skrll 		    trbs[i].trb_0, trbs[i].trb_2, trbs[i].trb_3, 0);
   2589       1.59      maya 		KASSERTMSG(XHCI_TRB_3_TYPE_GET(trbs[i].trb_3) !=
   2590       1.63     skrll 		    XHCI_TRB_TYPE_LINK, "trbs[%zu].trb3 %#x", i, trbs[i].trb_3);
   2591        1.1  jakllsch 	}
   2592        1.1  jakllsch 
   2593       1.75  pgoyette 	DPRINTFN(12, "%#jx xr_ep 0x%jx xr_cs %ju", (uintptr_t)xr, xr->xr_ep,
   2594       1.75  pgoyette 	    xr->xr_cs, 0);
   2595        1.1  jakllsch 
   2596        1.1  jakllsch 	ri = xr->xr_ep;
   2597        1.1  jakllsch 	cs = xr->xr_cs;
   2598        1.1  jakllsch 
   2599       1.11       dsl 	/*
   2600       1.11       dsl 	 * Although the xhci hardware can do scatter/gather dma from
   2601       1.11       dsl 	 * arbitrary sized buffers, there is a non-obvious restriction
   2602       1.11       dsl 	 * that a LINK trb is only allowed at the end of a burst of
   2603       1.11       dsl 	 * transfers - which might be 16kB.
   2604       1.11       dsl 	 * Arbitrary aligned LINK trb definitely fail on Ivy bridge.
   2605       1.11       dsl 	 * The simple solution is not to allow a LINK trb in the middle
   2606       1.11       dsl 	 * of anything - as here.
   2607       1.13       dsl 	 * XXX: (dsl) There are xhci controllers out there (eg some made by
   2608       1.13       dsl 	 * ASMedia) that seem to lock up if they process a LINK trb but
   2609       1.13       dsl 	 * cannot process the linked-to trb yet.
   2610       1.13       dsl 	 * The code should write the 'cycle' bit on the link trb AFTER
   2611       1.13       dsl 	 * adding the other trb.
   2612       1.11       dsl 	 */
   2613       1.65     skrll 	u_int firstep = xr->xr_ep;
   2614       1.65     skrll 	u_int firstcs = xr->xr_cs;
   2615        1.1  jakllsch 
   2616       1.65     skrll 	for (i = 0; i < ntrbs; ) {
   2617       1.65     skrll 		u_int oldri = ri;
   2618       1.65     skrll 		u_int oldcs = cs;
   2619       1.65     skrll 
   2620       1.65     skrll 		if (ri >= (xr->xr_ntrb - 1)) {
   2621       1.65     skrll 			/* Put Link TD at the end of ring */
   2622       1.65     skrll 			parameter = xhci_ring_trbp(xr, 0);
   2623       1.65     skrll 			status = 0;
   2624       1.65     skrll 			control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_LINK) |
   2625       1.65     skrll 			    XHCI_TRB_3_TC_BIT;
   2626       1.65     skrll 			xr->xr_cookies[ri] = NULL;
   2627       1.65     skrll 			xr->xr_ep = 0;
   2628       1.65     skrll 			xr->xr_cs ^= 1;
   2629       1.65     skrll 			ri = xr->xr_ep;
   2630       1.65     skrll 			cs = xr->xr_cs;
   2631        1.1  jakllsch 		} else {
   2632       1.65     skrll 			parameter = trbs[i].trb_0;
   2633       1.65     skrll 			status = trbs[i].trb_2;
   2634       1.65     skrll 			control = trbs[i].trb_3;
   2635       1.65     skrll 
   2636       1.65     skrll 			xr->xr_cookies[ri] = cookie;
   2637       1.65     skrll 			ri++;
   2638       1.65     skrll 			i++;
   2639        1.1  jakllsch 		}
   2640       1.65     skrll 		/*
   2641       1.65     skrll 		 * If this is a first TRB, mark it invalid to prevent
   2642       1.65     skrll 		 * xHC from running it immediately.
   2643       1.65     skrll 		 */
   2644       1.65     skrll 		if (oldri == firstep) {
   2645       1.65     skrll 			if (oldcs) {
   2646       1.65     skrll 				control &= ~XHCI_TRB_3_CYCLE_BIT;
   2647       1.65     skrll 			} else {
   2648       1.65     skrll 				control |= XHCI_TRB_3_CYCLE_BIT;
   2649       1.65     skrll 			}
   2650       1.65     skrll 		} else {
   2651       1.65     skrll 			if (oldcs) {
   2652       1.65     skrll 				control |= XHCI_TRB_3_CYCLE_BIT;
   2653       1.65     skrll 			} else {
   2654       1.65     skrll 				control &= ~XHCI_TRB_3_CYCLE_BIT;
   2655       1.65     skrll 			}
   2656       1.65     skrll 		}
   2657       1.65     skrll 		xhci_trb_put(&xr->xr_trb[oldri], parameter, status, control);
   2658       1.65     skrll 		usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * oldri,
   2659       1.65     skrll 		    XHCI_TRB_SIZE * 1, BUS_DMASYNC_PREWRITE);
   2660        1.1  jakllsch 	}
   2661        1.1  jakllsch 
   2662       1.65     skrll 	/* Now invert cycle bit of first TRB */
   2663       1.65     skrll 	if (firstcs) {
   2664       1.65     skrll 		xr->xr_trb[firstep].trb_3 |= htole32(XHCI_TRB_3_CYCLE_BIT);
   2665       1.34     skrll 	} else {
   2666       1.65     skrll 		xr->xr_trb[firstep].trb_3 &= ~htole32(XHCI_TRB_3_CYCLE_BIT);
   2667       1.34     skrll 	}
   2668       1.65     skrll 	usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * firstep,
   2669       1.65     skrll 	    XHCI_TRB_SIZE * 1, BUS_DMASYNC_PREWRITE);
   2670        1.1  jakllsch 
   2671        1.1  jakllsch 	xr->xr_ep = ri;
   2672        1.1  jakllsch 	xr->xr_cs = cs;
   2673        1.1  jakllsch 
   2674       1.75  pgoyette 	DPRINTFN(12, "%#jx xr_ep 0x%jx xr_cs %ju", (uintptr_t)xr, xr->xr_ep,
   2675       1.75  pgoyette 	    xr->xr_cs, 0);
   2676        1.1  jakllsch }
   2677        1.1  jakllsch 
   2678       1.34     skrll /*
   2679       1.39     skrll  * Stop execution commands, purge all commands on command ring, and
   2680       1.54     skrll  * rewind dequeue pointer.
   2681       1.39     skrll  */
   2682       1.39     skrll static void
   2683       1.39     skrll xhci_abort_command(struct xhci_softc *sc)
   2684       1.39     skrll {
   2685       1.39     skrll 	struct xhci_ring * const cr = &sc->sc_cr;
   2686       1.39     skrll 	uint64_t crcr;
   2687       1.39     skrll 	int i;
   2688       1.39     skrll 
   2689       1.39     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2690       1.75  pgoyette 	DPRINTFN(14, "command %#jx timeout, aborting",
   2691       1.39     skrll 	    sc->sc_command_addr, 0, 0, 0);
   2692       1.39     skrll 
   2693       1.39     skrll 	mutex_enter(&cr->xr_lock);
   2694       1.39     skrll 
   2695       1.39     skrll 	/* 4.6.1.2 Aborting a Command */
   2696       1.39     skrll 	crcr = xhci_op_read_8(sc, XHCI_CRCR);
   2697       1.39     skrll 	xhci_op_write_8(sc, XHCI_CRCR, crcr | XHCI_CRCR_LO_CA);
   2698       1.39     skrll 
   2699       1.39     skrll 	for (i = 0; i < 500; i++) {
   2700       1.39     skrll 		crcr = xhci_op_read_8(sc, XHCI_CRCR);
   2701       1.39     skrll 		if ((crcr & XHCI_CRCR_LO_CRR) == 0)
   2702       1.39     skrll 			break;
   2703       1.39     skrll 		usb_delay_ms(&sc->sc_bus, 1);
   2704       1.39     skrll 	}
   2705       1.39     skrll 	if ((crcr & XHCI_CRCR_LO_CRR) != 0) {
   2706       1.39     skrll 		DPRINTFN(1, "Command Abort timeout", 0, 0, 0, 0);
   2707       1.39     skrll 		/* reset HC here? */
   2708       1.39     skrll 	}
   2709       1.39     skrll 
   2710       1.39     skrll 	/* reset command ring dequeue pointer */
   2711       1.39     skrll 	cr->xr_ep = 0;
   2712       1.39     skrll 	cr->xr_cs = 1;
   2713       1.39     skrll 	xhci_op_write_8(sc, XHCI_CRCR, xhci_ring_trbp(cr, 0) | cr->xr_cs);
   2714       1.39     skrll 
   2715       1.39     skrll 	mutex_exit(&cr->xr_lock);
   2716       1.39     skrll }
   2717       1.39     skrll 
   2718       1.39     skrll /*
   2719       1.34     skrll  * Put a command on command ring, ring bell, set timer, and cv_timedwait.
   2720       1.54     skrll  * Command completion is notified by cv_signal from xhci_event_cmd()
   2721       1.54     skrll  * (called from xhci_softint), or timed-out.
   2722       1.54     skrll  * The completion code is copied to sc->sc_result_trb in xhci_event_cmd(),
   2723       1.54     skrll  * then do_command examines it.
   2724       1.34     skrll  */
   2725        1.1  jakllsch static usbd_status
   2726       1.50     skrll xhci_do_command_locked(struct xhci_softc * const sc,
   2727      1.101  jakllsch     struct xhci_soft_trb * const trb, int timeout)
   2728        1.1  jakllsch {
   2729        1.1  jakllsch 	struct xhci_ring * const cr = &sc->sc_cr;
   2730        1.1  jakllsch 	usbd_status err;
   2731        1.1  jakllsch 
   2732       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2733       1.75  pgoyette 	DPRINTFN(12, "input: 0x%016jx 0x%08jx 0x%08jx",
   2734       1.27     skrll 	    trb->trb_0, trb->trb_2, trb->trb_3, 0);
   2735        1.1  jakllsch 
   2736       1.34     skrll 	KASSERTMSG(!cpu_intr_p() && !cpu_softintr_p(), "called from intr ctx");
   2737       1.34     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   2738        1.1  jakllsch 
   2739       1.68     skrll 	while (sc->sc_command_addr != 0)
   2740       1.68     skrll 		cv_wait(&sc->sc_cmdbusy_cv, &sc->sc_lock);
   2741       1.68     skrll 
   2742       1.67     skrll 	/*
   2743       1.67     skrll 	 * If enqueue pointer points at last of ring, it's Link TRB,
   2744       1.67     skrll 	 * command TRB will be stored in 0th TRB.
   2745       1.67     skrll 	 */
   2746       1.67     skrll 	if (cr->xr_ep == cr->xr_ntrb - 1)
   2747       1.67     skrll 		sc->sc_command_addr = xhci_ring_trbp(cr, 0);
   2748       1.67     skrll 	else
   2749       1.67     skrll 		sc->sc_command_addr = xhci_ring_trbp(cr, cr->xr_ep);
   2750        1.1  jakllsch 
   2751       1.68     skrll 	sc->sc_resultpending = true;
   2752       1.68     skrll 
   2753        1.1  jakllsch 	mutex_enter(&cr->xr_lock);
   2754        1.1  jakllsch 	xhci_ring_put(sc, cr, NULL, trb, 1);
   2755        1.1  jakllsch 	mutex_exit(&cr->xr_lock);
   2756        1.1  jakllsch 
   2757        1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(0), 0);
   2758        1.1  jakllsch 
   2759       1.68     skrll 	while (sc->sc_resultpending) {
   2760       1.68     skrll 		if (cv_timedwait(&sc->sc_command_cv, &sc->sc_lock,
   2761       1.68     skrll 		    MAX(1, mstohz(timeout))) == EWOULDBLOCK) {
   2762       1.68     skrll 			xhci_abort_command(sc);
   2763       1.68     skrll 			err = USBD_TIMEOUT;
   2764       1.68     skrll 			goto timedout;
   2765       1.68     skrll 		}
   2766        1.1  jakllsch 	}
   2767        1.1  jakllsch 
   2768        1.1  jakllsch 	trb->trb_0 = sc->sc_result_trb.trb_0;
   2769        1.1  jakllsch 	trb->trb_2 = sc->sc_result_trb.trb_2;
   2770        1.1  jakllsch 	trb->trb_3 = sc->sc_result_trb.trb_3;
   2771        1.1  jakllsch 
   2772       1.75  pgoyette 	DPRINTFN(12, "output: 0x%016jx 0x%08jx 0x%08jx",
   2773       1.27     skrll 	    trb->trb_0, trb->trb_2, trb->trb_3, 0);
   2774        1.1  jakllsch 
   2775        1.1  jakllsch 	switch (XHCI_TRB_2_ERROR_GET(trb->trb_2)) {
   2776        1.1  jakllsch 	case XHCI_TRB_ERROR_SUCCESS:
   2777        1.1  jakllsch 		err = USBD_NORMAL_COMPLETION;
   2778        1.1  jakllsch 		break;
   2779        1.1  jakllsch 	default:
   2780        1.1  jakllsch 	case 192 ... 223:
   2781        1.1  jakllsch 		err = USBD_IOERROR;
   2782        1.1  jakllsch 		break;
   2783        1.1  jakllsch 	case 224 ... 255:
   2784        1.1  jakllsch 		err = USBD_NORMAL_COMPLETION;
   2785        1.1  jakllsch 		break;
   2786        1.1  jakllsch 	}
   2787        1.1  jakllsch 
   2788        1.1  jakllsch timedout:
   2789       1.68     skrll 	sc->sc_resultpending = false;
   2790        1.1  jakllsch 	sc->sc_command_addr = 0;
   2791       1.68     skrll 	cv_broadcast(&sc->sc_cmdbusy_cv);
   2792       1.68     skrll 
   2793       1.34     skrll 	return err;
   2794       1.34     skrll }
   2795       1.34     skrll 
   2796       1.34     skrll static usbd_status
   2797      1.101  jakllsch xhci_do_command(struct xhci_softc * const sc, struct xhci_soft_trb * const trb,
   2798       1.34     skrll     int timeout)
   2799       1.34     skrll {
   2800       1.34     skrll 
   2801       1.34     skrll 	mutex_enter(&sc->sc_lock);
   2802       1.38     skrll 	usbd_status ret = xhci_do_command_locked(sc, trb, timeout);
   2803        1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   2804       1.34     skrll 
   2805       1.34     skrll 	return ret;
   2806        1.1  jakllsch }
   2807        1.1  jakllsch 
   2808        1.1  jakllsch static usbd_status
   2809        1.1  jakllsch xhci_enable_slot(struct xhci_softc * const sc, uint8_t * const slotp)
   2810        1.1  jakllsch {
   2811      1.101  jakllsch 	struct xhci_soft_trb trb;
   2812        1.1  jakllsch 	usbd_status err;
   2813        1.1  jakllsch 
   2814       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2815       1.27     skrll 
   2816        1.1  jakllsch 	trb.trb_0 = 0;
   2817        1.1  jakllsch 	trb.trb_2 = 0;
   2818        1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ENABLE_SLOT);
   2819        1.1  jakllsch 
   2820        1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   2821        1.1  jakllsch 	if (err != USBD_NORMAL_COMPLETION) {
   2822        1.1  jakllsch 		return err;
   2823        1.1  jakllsch 	}
   2824        1.1  jakllsch 
   2825        1.1  jakllsch 	*slotp = XHCI_TRB_3_SLOT_GET(trb.trb_3);
   2826        1.1  jakllsch 
   2827        1.1  jakllsch 	return err;
   2828        1.1  jakllsch }
   2829        1.1  jakllsch 
   2830       1.34     skrll /*
   2831       1.41     skrll  * xHCI 4.6.4
   2832       1.41     skrll  * Deallocate ring and device/input context DMA buffers, and disable_slot.
   2833       1.41     skrll  * All endpoints in the slot should be stopped.
   2834       1.34     skrll  * Should be called with sc_lock held.
   2835       1.34     skrll  */
   2836       1.34     skrll static usbd_status
   2837       1.34     skrll xhci_disable_slot(struct xhci_softc * const sc, uint8_t slot)
   2838       1.34     skrll {
   2839      1.101  jakllsch 	struct xhci_soft_trb trb;
   2840       1.34     skrll 	struct xhci_slot *xs;
   2841       1.34     skrll 	usbd_status err;
   2842       1.34     skrll 
   2843       1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2844       1.34     skrll 
   2845       1.34     skrll 	if (sc->sc_dying)
   2846       1.34     skrll 		return USBD_IOERROR;
   2847       1.34     skrll 
   2848       1.34     skrll 	trb.trb_0 = 0;
   2849       1.34     skrll 	trb.trb_2 = 0;
   2850      1.101  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(slot) |
   2851      1.101  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_DISABLE_SLOT);
   2852       1.34     skrll 
   2853       1.34     skrll 	err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
   2854       1.34     skrll 
   2855       1.34     skrll 	if (!err) {
   2856       1.34     skrll 		xs = &sc->sc_slots[slot];
   2857       1.34     skrll 		if (xs->xs_idx != 0) {
   2858       1.48     skrll 			xhci_free_slot(sc, xs, XHCI_DCI_SLOT + 1, 32);
   2859       1.34     skrll 			xhci_set_dcba(sc, 0, slot);
   2860       1.34     skrll 			memset(xs, 0, sizeof(*xs));
   2861       1.34     skrll 		}
   2862       1.34     skrll 	}
   2863       1.34     skrll 
   2864       1.34     skrll 	return err;
   2865       1.34     skrll }
   2866       1.34     skrll 
   2867       1.34     skrll /*
   2868       1.41     skrll  * Set address of device and transition slot state from ENABLED to ADDRESSED
   2869       1.41     skrll  * if Block Setaddress Request (BSR) is false.
   2870       1.41     skrll  * If BSR==true, transition slot state from ENABLED to DEFAULT.
   2871       1.34     skrll  * see xHCI 1.1  4.5.3, 3.3.4
   2872       1.41     skrll  * Should be called without sc_lock held.
   2873       1.34     skrll  */
   2874        1.1  jakllsch static usbd_status
   2875        1.1  jakllsch xhci_address_device(struct xhci_softc * const sc,
   2876        1.1  jakllsch     uint64_t icp, uint8_t slot_id, bool bsr)
   2877        1.1  jakllsch {
   2878      1.101  jakllsch 	struct xhci_soft_trb trb;
   2879        1.1  jakllsch 	usbd_status err;
   2880        1.1  jakllsch 
   2881       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2882       1.27     skrll 
   2883        1.1  jakllsch 	trb.trb_0 = icp;
   2884        1.1  jakllsch 	trb.trb_2 = 0;
   2885        1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(slot_id) |
   2886        1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ADDRESS_DEVICE) |
   2887        1.1  jakllsch 	    (bsr ? XHCI_TRB_3_BSR_BIT : 0);
   2888        1.1  jakllsch 
   2889        1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   2890       1.34     skrll 
   2891       1.34     skrll 	if (XHCI_TRB_2_ERROR_GET(trb.trb_2) == XHCI_TRB_ERROR_NO_SLOTS)
   2892       1.34     skrll 		err = USBD_NO_ADDR;
   2893       1.34     skrll 
   2894        1.1  jakllsch 	return err;
   2895        1.1  jakllsch }
   2896        1.1  jakllsch 
   2897        1.1  jakllsch static usbd_status
   2898        1.1  jakllsch xhci_update_ep0_mps(struct xhci_softc * const sc,
   2899        1.1  jakllsch     struct xhci_slot * const xs, u_int mps)
   2900        1.1  jakllsch {
   2901      1.101  jakllsch 	struct xhci_soft_trb trb;
   2902        1.1  jakllsch 	usbd_status err;
   2903        1.1  jakllsch 	uint32_t * cp;
   2904        1.1  jakllsch 
   2905       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2906       1.75  pgoyette 	DPRINTFN(4, "slot %ju mps %ju", xs->xs_idx, mps, 0, 0);
   2907        1.1  jakllsch 
   2908        1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
   2909        1.1  jakllsch 	cp[0] = htole32(0);
   2910        1.1  jakllsch 	cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(XHCI_DCI_EP_CONTROL));
   2911        1.1  jakllsch 
   2912        1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_EP_CONTROL));
   2913        1.1  jakllsch 	cp[1] = htole32(XHCI_EPCTX_1_MAXP_SIZE_SET(mps));
   2914        1.1  jakllsch 
   2915        1.1  jakllsch 	/* sync input contexts before they are read from memory */
   2916        1.1  jakllsch 	usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
   2917       1.79  christos 	HEXDUMP("input context", xhci_slot_get_icv(sc, xs, 0),
   2918        1.1  jakllsch 	    sc->sc_ctxsz * 4);
   2919        1.1  jakllsch 
   2920        1.1  jakllsch 	trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
   2921        1.1  jakllsch 	trb.trb_2 = 0;
   2922        1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   2923        1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_EVALUATE_CTX);
   2924        1.1  jakllsch 
   2925        1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   2926        1.1  jakllsch 	return err;
   2927        1.1  jakllsch }
   2928        1.1  jakllsch 
   2929        1.1  jakllsch static void
   2930        1.1  jakllsch xhci_set_dcba(struct xhci_softc * const sc, uint64_t dcba, int si)
   2931        1.1  jakllsch {
   2932        1.1  jakllsch 	uint64_t * const dcbaa = KERNADDR(&sc->sc_dcbaa_dma, 0);
   2933        1.1  jakllsch 
   2934       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2935       1.75  pgoyette 	DPRINTFN(4, "dcbaa %#jx dc %016jx slot %jd",
   2936       1.75  pgoyette 	    (uintptr_t)&dcbaa[si], dcba, si, 0);
   2937        1.1  jakllsch 
   2938        1.5      matt 	dcbaa[si] = htole64(dcba);
   2939        1.1  jakllsch 	usb_syncmem(&sc->sc_dcbaa_dma, si * sizeof(uint64_t), sizeof(uint64_t),
   2940        1.1  jakllsch 	    BUS_DMASYNC_PREWRITE);
   2941        1.1  jakllsch }
   2942        1.1  jakllsch 
   2943       1.34     skrll /*
   2944       1.48     skrll  * Allocate device and input context DMA buffer, and
   2945       1.48     skrll  * TRB DMA buffer for each endpoint.
   2946       1.34     skrll  */
   2947        1.1  jakllsch static usbd_status
   2948       1.48     skrll xhci_init_slot(struct usbd_device *dev, uint32_t slot)
   2949        1.1  jakllsch {
   2950       1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(dev->ud_bus);
   2951        1.1  jakllsch 	struct xhci_slot *xs;
   2952        1.1  jakllsch 	usbd_status err;
   2953        1.1  jakllsch 	u_int dci;
   2954        1.1  jakllsch 
   2955       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2956       1.75  pgoyette 	DPRINTFN(4, "slot %ju", slot, 0, 0, 0);
   2957        1.1  jakllsch 
   2958        1.1  jakllsch 	xs = &sc->sc_slots[slot];
   2959        1.1  jakllsch 
   2960        1.1  jakllsch 	/* allocate contexts */
   2961        1.1  jakllsch 	err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz, sc->sc_pgsz,
   2962        1.1  jakllsch 	    &xs->xs_dc_dma);
   2963        1.1  jakllsch 	if (err)
   2964        1.1  jakllsch 		return err;
   2965        1.1  jakllsch 	memset(KERNADDR(&xs->xs_dc_dma, 0), 0, sc->sc_pgsz);
   2966        1.1  jakllsch 
   2967        1.1  jakllsch 	err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz, sc->sc_pgsz,
   2968        1.1  jakllsch 	    &xs->xs_ic_dma);
   2969        1.1  jakllsch 	if (err)
   2970       1.34     skrll 		goto bad1;
   2971        1.1  jakllsch 	memset(KERNADDR(&xs->xs_ic_dma, 0), 0, sc->sc_pgsz);
   2972        1.1  jakllsch 
   2973        1.1  jakllsch 	for (dci = 0; dci < 32; dci++) {
   2974        1.1  jakllsch 		//CTASSERT(sizeof(xs->xs_ep[dci]) == sizeof(struct xhci_endpoint));
   2975        1.1  jakllsch 		memset(&xs->xs_ep[dci], 0, sizeof(xs->xs_ep[dci]));
   2976        1.1  jakllsch 		if (dci == XHCI_DCI_SLOT)
   2977        1.1  jakllsch 			continue;
   2978        1.1  jakllsch 		err = xhci_ring_init(sc, &xs->xs_ep[dci].xe_tr,
   2979        1.1  jakllsch 		    XHCI_TRANSFER_RING_TRBS, XHCI_TRB_ALIGN);
   2980        1.1  jakllsch 		if (err) {
   2981       1.27     skrll 			DPRINTFN(0, "ring init failure", 0, 0, 0, 0);
   2982       1.34     skrll 			goto bad2;
   2983        1.1  jakllsch 		}
   2984        1.1  jakllsch 	}
   2985        1.1  jakllsch 
   2986       1.48     skrll  bad2:
   2987       1.48     skrll 	if (err == USBD_NORMAL_COMPLETION) {
   2988       1.48     skrll 		xs->xs_idx = slot;
   2989       1.48     skrll 	} else {
   2990       1.48     skrll 		xhci_free_slot(sc, xs, XHCI_DCI_SLOT + 1, dci);
   2991       1.48     skrll 	}
   2992       1.48     skrll 
   2993       1.48     skrll 	return err;
   2994       1.48     skrll 
   2995       1.48     skrll  bad1:
   2996       1.48     skrll 	usb_freemem(&sc->sc_bus, &xs->xs_dc_dma);
   2997       1.48     skrll 	xs->xs_idx = 0;
   2998       1.48     skrll 	return err;
   2999       1.48     skrll }
   3000       1.48     skrll 
   3001       1.48     skrll static void
   3002       1.48     skrll xhci_free_slot(struct xhci_softc *sc, struct xhci_slot *xs, int start_dci,
   3003       1.48     skrll     int end_dci)
   3004       1.48     skrll {
   3005       1.48     skrll 	u_int dci;
   3006       1.48     skrll 
   3007       1.48     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3008       1.75  pgoyette 	DPRINTFN(4, "slot %ju start %ju end %ju", xs->xs_idx, start_dci,
   3009       1.75  pgoyette 	    end_dci, 0);
   3010       1.48     skrll 
   3011       1.48     skrll 	for (dci = start_dci; dci < end_dci; dci++) {
   3012       1.48     skrll 		xhci_ring_free(sc, &xs->xs_ep[dci].xe_tr);
   3013       1.48     skrll 		memset(&xs->xs_ep[dci], 0, sizeof(xs->xs_ep[dci]));
   3014       1.48     skrll 	}
   3015       1.48     skrll 	usb_freemem(&sc->sc_bus, &xs->xs_ic_dma);
   3016       1.48     skrll 	usb_freemem(&sc->sc_bus, &xs->xs_dc_dma);
   3017       1.48     skrll 	xs->xs_idx = 0;
   3018       1.48     skrll }
   3019       1.48     skrll 
   3020       1.48     skrll /*
   3021       1.48     skrll  * Setup slot context, set Device Context Base Address, and issue
   3022       1.48     skrll  * Set Address Device command.
   3023       1.48     skrll  */
   3024       1.48     skrll static usbd_status
   3025       1.51     skrll xhci_set_address(struct usbd_device *dev, uint32_t slot, bool bsr)
   3026       1.48     skrll {
   3027       1.48     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(dev->ud_bus);
   3028       1.48     skrll 	struct xhci_slot *xs;
   3029       1.48     skrll 	usbd_status err;
   3030       1.51     skrll 
   3031       1.51     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3032       1.75  pgoyette 	DPRINTFN(4, "slot %ju bsr %ju", slot, bsr, 0, 0);
   3033       1.51     skrll 
   3034       1.51     skrll 	xs = &sc->sc_slots[slot];
   3035       1.51     skrll 
   3036       1.51     skrll 	xhci_setup_ctx(dev->ud_pipe0);
   3037       1.51     skrll 
   3038       1.79  christos 	HEXDUMP("input context", xhci_slot_get_icv(sc, xs, 0),
   3039       1.51     skrll 	    sc->sc_ctxsz * 3);
   3040       1.51     skrll 
   3041       1.51     skrll 	xhci_set_dcba(sc, DMAADDR(&xs->xs_dc_dma, 0), slot);
   3042       1.51     skrll 
   3043       1.51     skrll 	err = xhci_address_device(sc, xhci_slot_get_icp(sc, xs, 0), slot, bsr);
   3044       1.51     skrll 
   3045       1.51     skrll 	usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
   3046       1.79  christos 	HEXDUMP("output context", xhci_slot_get_dcv(sc, xs, 0),
   3047       1.51     skrll 	    sc->sc_ctxsz * 2);
   3048       1.51     skrll 
   3049       1.51     skrll 	return err;
   3050       1.51     skrll }
   3051       1.51     skrll 
   3052       1.51     skrll /*
   3053       1.51     skrll  * 4.8.2, 6.2.3.2
   3054       1.51     skrll  * construct slot/endpoint context parameters and do syncmem
   3055       1.51     skrll  */
   3056       1.51     skrll static void
   3057       1.51     skrll xhci_setup_ctx(struct usbd_pipe *pipe)
   3058       1.51     skrll {
   3059       1.51     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   3060       1.51     skrll 	struct usbd_device *dev = pipe->up_dev;
   3061       1.51     skrll 	struct xhci_slot * const xs = dev->ud_hcpriv;
   3062       1.51     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   3063       1.51     skrll 	const u_int dci = xhci_ep_get_dci(ed);
   3064       1.51     skrll 	const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
   3065       1.48     skrll 	uint32_t *cp;
   3066       1.51     skrll 	uint16_t mps = UGETW(ed->wMaxPacketSize);
   3067       1.51     skrll 	uint8_t speed = dev->ud_speed;
   3068       1.51     skrll 	uint8_t ival = ed->bInterval;
   3069       1.48     skrll 
   3070       1.51     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3071       1.75  pgoyette 	DPRINTFN(4, "pipe %#jx: slot %ju dci %ju speed %ju",
   3072       1.75  pgoyette 	    (uintptr_t)pipe, xs->xs_idx, dci, speed);
   3073       1.48     skrll 
   3074        1.1  jakllsch 	/* set up initial input control context */
   3075        1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
   3076        1.1  jakllsch 	cp[0] = htole32(0);
   3077       1.51     skrll 	cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(dci));
   3078       1.71     skrll 	cp[1] |= htole32(XHCI_INCTX_1_ADD_MASK(XHCI_DCI_SLOT));
   3079       1.51     skrll 	cp[7] = htole32(0);
   3080        1.1  jakllsch 
   3081        1.1  jakllsch 	/* set up input slot context */
   3082        1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_SLOT));
   3083       1.51     skrll 	cp[0] =
   3084       1.51     skrll 	    XHCI_SCTX_0_CTX_NUM_SET(dci) |
   3085       1.51     skrll 	    XHCI_SCTX_0_SPEED_SET(xhci_speed2xspeed(speed));
   3086       1.51     skrll 	cp[1] = 0;
   3087       1.51     skrll 	cp[2] = XHCI_SCTX_2_IRQ_TARGET_SET(0);
   3088       1.51     skrll 	cp[3] = 0;
   3089       1.51     skrll 	xhci_setup_route(pipe, cp);
   3090       1.51     skrll 	xhci_setup_tthub(pipe, cp);
   3091       1.51     skrll 
   3092       1.51     skrll 	cp[0] = htole32(cp[0]);
   3093       1.51     skrll 	cp[1] = htole32(cp[1]);
   3094       1.51     skrll 	cp[2] = htole32(cp[2]);
   3095       1.51     skrll 	cp[3] = htole32(cp[3]);
   3096       1.51     skrll 
   3097       1.51     skrll 	/* set up input endpoint context */
   3098       1.51     skrll 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(dci));
   3099       1.51     skrll 	cp[0] =
   3100       1.51     skrll 	    XHCI_EPCTX_0_EPSTATE_SET(0) |
   3101       1.51     skrll 	    XHCI_EPCTX_0_MULT_SET(0) |
   3102       1.51     skrll 	    XHCI_EPCTX_0_MAXP_STREAMS_SET(0) |
   3103       1.51     skrll 	    XHCI_EPCTX_0_LSA_SET(0) |
   3104       1.51     skrll 	    XHCI_EPCTX_0_MAX_ESIT_PAYLOAD_HI_SET(0);
   3105       1.51     skrll 	cp[1] =
   3106       1.51     skrll 	    XHCI_EPCTX_1_EPTYPE_SET(xhci_ep_get_type(ed)) |
   3107       1.51     skrll 	    XHCI_EPCTX_1_HID_SET(0) |
   3108       1.51     skrll 	    XHCI_EPCTX_1_MAXB_SET(0);
   3109       1.51     skrll 
   3110       1.51     skrll 	if (xfertype != UE_ISOCHRONOUS)
   3111       1.51     skrll 		cp[1] |= XHCI_EPCTX_1_CERR_SET(3);
   3112       1.51     skrll 
   3113       1.51     skrll 	if (xfertype == UE_CONTROL)
   3114       1.51     skrll 		cp[4] = XHCI_EPCTX_4_AVG_TRB_LEN_SET(8); /* 6.2.3 */
   3115       1.51     skrll 	else if (USB_IS_SS(speed))
   3116       1.51     skrll 		cp[4] = XHCI_EPCTX_4_AVG_TRB_LEN_SET(mps);
   3117       1.51     skrll 	else
   3118       1.51     skrll 		cp[4] = XHCI_EPCTX_4_AVG_TRB_LEN_SET(UE_GET_SIZE(mps));
   3119       1.51     skrll 
   3120       1.51     skrll 	xhci_setup_maxburst(pipe, cp);
   3121       1.51     skrll 
   3122       1.51     skrll 	switch (xfertype) {
   3123       1.51     skrll 	case UE_CONTROL:
   3124       1.51     skrll 		break;
   3125       1.51     skrll 	case UE_BULK:
   3126       1.51     skrll 		/* XXX Set MaxPStreams, HID, and LSA if streams enabled */
   3127       1.51     skrll 		break;
   3128       1.51     skrll 	case UE_INTERRUPT:
   3129       1.51     skrll 		if (pipe->up_interval != USBD_DEFAULT_INTERVAL)
   3130       1.51     skrll 			ival = pipe->up_interval;
   3131       1.51     skrll 
   3132       1.51     skrll 		ival = xhci_bival2ival(ival, speed);
   3133       1.51     skrll 		cp[0] |= XHCI_EPCTX_0_IVAL_SET(ival);
   3134       1.51     skrll 		break;
   3135       1.51     skrll 	case UE_ISOCHRONOUS:
   3136       1.51     skrll 		if (pipe->up_interval != USBD_DEFAULT_INTERVAL)
   3137       1.51     skrll 			ival = pipe->up_interval;
   3138       1.51     skrll 
   3139       1.51     skrll 		/* xHCI 6.2.3.6 Table 65, USB 2.0 9.6.6 */
   3140       1.51     skrll 		if (speed == USB_SPEED_FULL)
   3141       1.51     skrll 			ival += 3; /* 1ms -> 125us */
   3142       1.51     skrll 		ival--;
   3143       1.51     skrll 		cp[0] |= XHCI_EPCTX_0_IVAL_SET(ival);
   3144       1.51     skrll 		break;
   3145       1.51     skrll 	default:
   3146       1.51     skrll 		break;
   3147       1.51     skrll 	}
   3148       1.75  pgoyette 	DPRINTFN(4, "setting ival %ju MaxBurst %#jx",
   3149       1.53     skrll 	    XHCI_EPCTX_0_IVAL_GET(cp[0]), XHCI_EPCTX_1_MAXB_GET(cp[1]), 0, 0);
   3150        1.1  jakllsch 
   3151       1.55     skrll 	/* rewind TR dequeue pointer in xHC */
   3152        1.1  jakllsch 	/* can't use xhci_ep_get_dci() yet? */
   3153        1.1  jakllsch 	*(uint64_t *)(&cp[2]) = htole64(
   3154       1.51     skrll 	    xhci_ring_trbp(&xs->xs_ep[dci].xe_tr, 0) |
   3155        1.1  jakllsch 	    XHCI_EPCTX_2_DCS_SET(1));
   3156       1.51     skrll 
   3157       1.51     skrll 	cp[0] = htole32(cp[0]);
   3158       1.51     skrll 	cp[1] = htole32(cp[1]);
   3159       1.51     skrll 	cp[4] = htole32(cp[4]);
   3160        1.1  jakllsch 
   3161       1.55     skrll 	/* rewind TR dequeue pointer in driver */
   3162       1.55     skrll 	struct xhci_ring *xr = &xs->xs_ep[dci].xe_tr;
   3163       1.55     skrll 	mutex_enter(&xr->xr_lock);
   3164       1.55     skrll 	xhci_host_dequeue(xr);
   3165       1.55     skrll 	mutex_exit(&xr->xr_lock);
   3166       1.55     skrll 
   3167        1.1  jakllsch 	/* sync input contexts before they are read from memory */
   3168        1.1  jakllsch 	usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
   3169       1.51     skrll }
   3170       1.51     skrll 
   3171       1.51     skrll /*
   3172       1.51     skrll  * Setup route string and roothub port of given device for slot context
   3173       1.51     skrll  */
   3174       1.51     skrll static void
   3175       1.51     skrll xhci_setup_route(struct usbd_pipe *pipe, uint32_t *cp)
   3176       1.51     skrll {
   3177       1.68     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   3178       1.51     skrll 	struct usbd_device *dev = pipe->up_dev;
   3179       1.51     skrll 	struct usbd_port *up = dev->ud_powersrc;
   3180       1.51     skrll 	struct usbd_device *hub;
   3181       1.51     skrll 	struct usbd_device *adev;
   3182       1.51     skrll 	uint8_t rhport = 0;
   3183       1.51     skrll 	uint32_t route = 0;
   3184       1.51     skrll 
   3185       1.51     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3186       1.51     skrll 
   3187       1.51     skrll 	/* Locate root hub port and Determine route string */
   3188       1.51     skrll 	/* 4.3.3 route string does not include roothub port */
   3189       1.51     skrll 	for (hub = dev; hub != NULL; hub = hub->ud_myhub) {
   3190       1.51     skrll 		uint32_t dep;
   3191       1.51     skrll 
   3192       1.75  pgoyette 		DPRINTFN(4, "hub %#jx depth %jd upport %jp upportno %jd",
   3193       1.75  pgoyette 		    (uintptr_t)hub, hub->ud_depth, (uintptr_t)hub->ud_powersrc,
   3194       1.75  pgoyette 		    hub->ud_powersrc ? (uintptr_t)hub->ud_powersrc->up_portno :
   3195       1.75  pgoyette 			 -1);
   3196       1.51     skrll 
   3197       1.51     skrll 		if (hub->ud_powersrc == NULL)
   3198       1.51     skrll 			break;
   3199       1.51     skrll 		dep = hub->ud_depth;
   3200       1.51     skrll 		if (dep == 0)
   3201       1.51     skrll 			break;
   3202       1.51     skrll 		rhport = hub->ud_powersrc->up_portno;
   3203       1.51     skrll 		if (dep > USB_HUB_MAX_DEPTH)
   3204       1.51     skrll 			continue;
   3205       1.51     skrll 
   3206       1.51     skrll 		route |=
   3207       1.51     skrll 		    (rhport > UHD_SS_NPORTS_MAX ? UHD_SS_NPORTS_MAX : rhport)
   3208       1.51     skrll 		    << ((dep - 1) * 4);
   3209       1.51     skrll 	}
   3210       1.51     skrll 	route = route >> 4;
   3211       1.68     skrll 	size_t bn = hub == sc->sc_bus.ub_roothub ? 0 : 1;
   3212       1.51     skrll 
   3213       1.51     skrll 	/* Locate port on upstream high speed hub */
   3214       1.51     skrll 	for (adev = dev, hub = up->up_parent;
   3215       1.51     skrll 	     hub != NULL && hub->ud_speed != USB_SPEED_HIGH;
   3216       1.51     skrll 	     adev = hub, hub = hub->ud_myhub)
   3217       1.51     skrll 		;
   3218       1.51     skrll 	if (hub) {
   3219       1.51     skrll 		int p;
   3220       1.51     skrll 		for (p = 0; p < hub->ud_hub->uh_hubdesc.bNbrPorts; p++) {
   3221       1.51     skrll 			if (hub->ud_hub->uh_ports[p].up_dev == adev) {
   3222       1.51     skrll 				dev->ud_myhsport = &hub->ud_hub->uh_ports[p];
   3223       1.51     skrll 				goto found;
   3224       1.51     skrll 			}
   3225       1.51     skrll 		}
   3226       1.68     skrll 		panic("%s: cannot find HS port", __func__);
   3227       1.51     skrll 	found:
   3228       1.75  pgoyette 		DPRINTFN(4, "high speed port %jd", p, 0, 0, 0);
   3229       1.51     skrll 	} else {
   3230       1.51     skrll 		dev->ud_myhsport = NULL;
   3231       1.51     skrll 	}
   3232       1.51     skrll 
   3233       1.68     skrll 	const size_t ctlrport = xhci_rhport2ctlrport(sc, bn, rhport);
   3234       1.68     skrll 
   3235       1.75  pgoyette 	DPRINTFN(4, "rhport %ju ctlrport %ju Route %05jx hub %#jx", rhport,
   3236       1.75  pgoyette 	    ctlrport, route, (uintptr_t)hub);
   3237       1.68     skrll 
   3238       1.51     skrll 	cp[0] |= XHCI_SCTX_0_ROUTE_SET(route);
   3239       1.68     skrll 	cp[1] |= XHCI_SCTX_1_RH_PORT_SET(ctlrport);
   3240       1.51     skrll }
   3241       1.51     skrll 
   3242       1.51     skrll /*
   3243       1.51     skrll  * Setup whether device is hub, whether device uses MTT, and
   3244       1.51     skrll  * TT informations if it uses MTT.
   3245       1.51     skrll  */
   3246       1.51     skrll static void
   3247       1.51     skrll xhci_setup_tthub(struct usbd_pipe *pipe, uint32_t *cp)
   3248       1.51     skrll {
   3249       1.51     skrll 	struct usbd_device *dev = pipe->up_dev;
   3250       1.78  christos 	struct usbd_port *myhsport = dev->ud_myhsport;
   3251       1.51     skrll 	usb_device_descriptor_t * const dd = &dev->ud_ddesc;
   3252       1.51     skrll 	uint32_t speed = dev->ud_speed;
   3253       1.83     skrll 	uint8_t rhaddr = dev->ud_bus->ub_rhaddr;
   3254       1.51     skrll 	uint8_t tthubslot, ttportnum;
   3255       1.51     skrll 	bool ishub;
   3256       1.51     skrll 	bool usemtt;
   3257       1.51     skrll 
   3258       1.51     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3259       1.51     skrll 
   3260       1.51     skrll 	/*
   3261       1.51     skrll 	 * 6.2.2, Table 57-60, 6.2.2.1, 6.2.2.2
   3262       1.51     skrll 	 * tthubslot:
   3263       1.51     skrll 	 *   This is the slot ID of parent HS hub
   3264       1.51     skrll 	 *   if LS/FS device is connected && connected through HS hub.
   3265       1.51     skrll 	 *   This is 0 if device is not LS/FS device ||
   3266       1.51     skrll 	 *   parent hub is not HS hub ||
   3267       1.51     skrll 	 *   attached to root hub.
   3268       1.51     skrll 	 * ttportnum:
   3269       1.51     skrll 	 *   This is the downstream facing port of parent HS hub
   3270       1.51     skrll 	 *   if LS/FS device is connected.
   3271       1.51     skrll 	 *   This is 0 if device is not LS/FS device ||
   3272       1.51     skrll 	 *   parent hub is not HS hub ||
   3273       1.51     skrll 	 *   attached to root hub.
   3274       1.51     skrll 	 */
   3275       1.83     skrll 	if (myhsport &&
   3276       1.83     skrll 	    myhsport->up_parent->ud_addr != rhaddr &&
   3277       1.51     skrll 	    (speed == USB_SPEED_LOW || speed == USB_SPEED_FULL)) {
   3278       1.78  christos 		ttportnum = myhsport->up_portno;
   3279       1.78  christos 		tthubslot = myhsport->up_parent->ud_addr;
   3280       1.51     skrll 	} else {
   3281       1.51     skrll 		ttportnum = 0;
   3282       1.51     skrll 		tthubslot = 0;
   3283       1.51     skrll 	}
   3284       1.75  pgoyette 	DPRINTFN(4, "myhsport %#jx ttportnum=%jd tthubslot=%jd",
   3285       1.78  christos 	    (uintptr_t)myhsport, ttportnum, tthubslot, 0);
   3286       1.51     skrll 
   3287       1.51     skrll 	/* ishub is valid after reading UDESC_DEVICE */
   3288       1.51     skrll 	ishub = (dd->bDeviceClass == UDCLASS_HUB);
   3289       1.51     skrll 
   3290       1.51     skrll 	/* dev->ud_hub is valid after reading UDESC_HUB */
   3291       1.51     skrll 	if (ishub && dev->ud_hub) {
   3292       1.51     skrll 		usb_hub_descriptor_t *hd = &dev->ud_hub->uh_hubdesc;
   3293       1.51     skrll 		uint8_t ttt =
   3294       1.51     skrll 		    __SHIFTOUT(UGETW(hd->wHubCharacteristics), UHD_TT_THINK);
   3295       1.51     skrll 
   3296       1.51     skrll 		cp[1] |= XHCI_SCTX_1_NUM_PORTS_SET(hd->bNbrPorts);
   3297       1.51     skrll 		cp[2] |= XHCI_SCTX_2_TT_THINK_TIME_SET(ttt);
   3298       1.75  pgoyette 		DPRINTFN(4, "nports=%jd ttt=%jd", hd->bNbrPorts, ttt, 0, 0);
   3299       1.51     skrll 	}
   3300       1.51     skrll 
   3301       1.83     skrll #define IS_MTTHUB(dd) \
   3302       1.83     skrll      ((dd)->bDeviceProtocol == UDPROTO_HSHUBMTT)
   3303       1.51     skrll 
   3304       1.51     skrll 	/*
   3305       1.51     skrll 	 * MTT flag is set if
   3306       1.83     skrll 	 * 1. this is HS hub && MTTs are supported and enabled;  or
   3307       1.83     skrll 	 * 2. this is LS or FS device && there is a parent HS hub where MTTs
   3308       1.83     skrll 	 *    are supported and enabled.
   3309       1.83     skrll 	 *
   3310       1.83     skrll 	 * XXX enabled is not tested yet
   3311       1.51     skrll 	 */
   3312       1.83     skrll 	if (ishub && speed == USB_SPEED_HIGH && IS_MTTHUB(dd))
   3313       1.51     skrll 		usemtt = true;
   3314       1.83     skrll 	else if ((speed == USB_SPEED_LOW || speed == USB_SPEED_FULL) &&
   3315       1.83     skrll 	    myhsport &&
   3316       1.83     skrll 	    myhsport->up_parent->ud_addr != rhaddr &&
   3317       1.83     skrll 	    IS_MTTHUB(&myhsport->up_parent->ud_ddesc))
   3318       1.51     skrll 		usemtt = true;
   3319       1.51     skrll 	else
   3320       1.51     skrll 		usemtt = false;
   3321       1.75  pgoyette 	DPRINTFN(4, "class %ju proto %ju ishub %jd usemtt %jd",
   3322       1.51     skrll 	    dd->bDeviceClass, dd->bDeviceProtocol, ishub, usemtt);
   3323       1.51     skrll 
   3324       1.83     skrll #undef IS_MTTHUB
   3325       1.51     skrll 
   3326       1.51     skrll 	cp[0] |=
   3327       1.51     skrll 	    XHCI_SCTX_0_HUB_SET(ishub ? 1 : 0) |
   3328       1.51     skrll 	    XHCI_SCTX_0_MTT_SET(usemtt ? 1 : 0);
   3329       1.51     skrll 	cp[2] |=
   3330       1.51     skrll 	    XHCI_SCTX_2_TT_HUB_SID_SET(tthubslot) |
   3331       1.51     skrll 	    XHCI_SCTX_2_TT_PORT_NUM_SET(ttportnum);
   3332       1.51     skrll }
   3333       1.51     skrll 
   3334       1.51     skrll /* set up params for periodic endpoint */
   3335       1.51     skrll static void
   3336       1.51     skrll xhci_setup_maxburst(struct usbd_pipe *pipe, uint32_t *cp)
   3337       1.51     skrll {
   3338       1.51     skrll 	struct usbd_device *dev = pipe->up_dev;
   3339       1.51     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   3340       1.51     skrll 	const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
   3341       1.51     skrll 	usbd_desc_iter_t iter;
   3342       1.51     skrll 	const usb_cdc_descriptor_t *cdcd;
   3343       1.51     skrll 	uint32_t maxb = 0;
   3344       1.51     skrll 	uint16_t mps = UGETW(ed->wMaxPacketSize);
   3345       1.51     skrll 	uint8_t speed = dev->ud_speed;
   3346       1.51     skrll 	uint8_t ep;
   3347       1.51     skrll 
   3348       1.51     skrll 	/* config desc is NULL when opening ep0 */
   3349       1.51     skrll 	if (dev == NULL || dev->ud_cdesc == NULL)
   3350       1.51     skrll 		goto no_cdcd;
   3351       1.51     skrll 	cdcd = (const usb_cdc_descriptor_t *)usb_find_desc(dev,
   3352       1.51     skrll 	    UDESC_INTERFACE, USBD_CDCSUBTYPE_ANY);
   3353       1.51     skrll 	if (cdcd == NULL)
   3354       1.51     skrll 		goto no_cdcd;
   3355       1.51     skrll 	usb_desc_iter_init(dev, &iter);
   3356       1.51     skrll 	iter.cur = (const void *)cdcd;
   3357       1.51     skrll 
   3358       1.51     skrll 	/* find endpoint_ss_comp desc for ep of this pipe */
   3359       1.51     skrll 	for (ep = 0;;) {
   3360       1.51     skrll 		cdcd = (const usb_cdc_descriptor_t *)usb_desc_iter_next(&iter);
   3361       1.51     skrll 		if (cdcd == NULL)
   3362       1.51     skrll 			break;
   3363       1.51     skrll 		if (ep == 0 && cdcd->bDescriptorType == UDESC_ENDPOINT) {
   3364       1.51     skrll 			ep = ((const usb_endpoint_descriptor_t *)cdcd)->
   3365       1.51     skrll 			    bEndpointAddress;
   3366       1.51     skrll 			if (UE_GET_ADDR(ep) ==
   3367       1.51     skrll 			    UE_GET_ADDR(ed->bEndpointAddress)) {
   3368       1.51     skrll 				cdcd = (const usb_cdc_descriptor_t *)
   3369       1.51     skrll 				    usb_desc_iter_next(&iter);
   3370       1.51     skrll 				break;
   3371       1.51     skrll 			}
   3372       1.51     skrll 			ep = 0;
   3373       1.51     skrll 		}
   3374       1.51     skrll 	}
   3375       1.51     skrll 	if (cdcd != NULL && cdcd->bDescriptorType == UDESC_ENDPOINT_SS_COMP) {
   3376       1.51     skrll 		const usb_endpoint_ss_comp_descriptor_t * esscd =
   3377       1.51     skrll 		    (const usb_endpoint_ss_comp_descriptor_t *)cdcd;
   3378       1.51     skrll 		maxb = esscd->bMaxBurst;
   3379       1.51     skrll 	}
   3380       1.51     skrll 
   3381       1.51     skrll  no_cdcd:
   3382       1.51     skrll 	/* 6.2.3.4,  4.8.2.4 */
   3383       1.51     skrll 	if (USB_IS_SS(speed)) {
   3384       1.60     skrll 		/* USB 3.1  9.6.6 */
   3385       1.51     skrll 		cp[1] |= XHCI_EPCTX_1_MAXP_SIZE_SET(mps);
   3386       1.60     skrll 		/* USB 3.1  9.6.7 */
   3387       1.51     skrll 		cp[1] |= XHCI_EPCTX_1_MAXB_SET(maxb);
   3388       1.51     skrll #ifdef notyet
   3389       1.51     skrll 		if (xfertype == UE_ISOCHRONOUS) {
   3390       1.51     skrll 		}
   3391       1.51     skrll 		if (XHCI_HCC2_LEC(sc->sc_hcc2) != 0) {
   3392       1.51     skrll 			/* use ESIT */
   3393       1.51     skrll 			cp[4] |= XHCI_EPCTX_4_MAX_ESIT_PAYLOAD_SET(x);
   3394       1.51     skrll 			cp[0] |= XHCI_EPCTX_0_MAX_ESIT_PAYLOAD_HI_SET(x);
   3395       1.51     skrll 
   3396       1.51     skrll 			/* XXX if LEC = 1, set ESIT instead */
   3397       1.51     skrll 			cp[0] |= XHCI_EPCTX_0_MULT_SET(0);
   3398       1.51     skrll 		} else {
   3399       1.51     skrll 			/* use ival */
   3400       1.51     skrll 		}
   3401       1.51     skrll #endif
   3402       1.51     skrll 	} else {
   3403       1.60     skrll 		/* USB 2.0  9.6.6 */
   3404       1.51     skrll 		cp[1] |= XHCI_EPCTX_1_MAXP_SIZE_SET(UE_GET_SIZE(mps));
   3405        1.1  jakllsch 
   3406       1.51     skrll 		/* 6.2.3.4 */
   3407       1.51     skrll 		if (speed == USB_SPEED_HIGH &&
   3408       1.51     skrll 		   (xfertype == UE_ISOCHRONOUS || xfertype == UE_INTERRUPT)) {
   3409       1.51     skrll 			maxb = UE_GET_TRANS(mps);
   3410       1.51     skrll 		} else {
   3411       1.51     skrll 			/* LS/FS or HS CTRL or HS BULK */
   3412       1.51     skrll 			maxb = 0;
   3413       1.51     skrll 		}
   3414       1.51     skrll 		cp[1] |= XHCI_EPCTX_1_MAXB_SET(maxb);
   3415       1.51     skrll 	}
   3416       1.51     skrll }
   3417        1.1  jakllsch 
   3418       1.51     skrll /*
   3419       1.51     skrll  * Convert endpoint bInterval value to endpoint context interval value
   3420       1.51     skrll  * for Interrupt pipe.
   3421       1.51     skrll  * xHCI 6.2.3.6 Table 65, USB 2.0 9.6.6
   3422       1.51     skrll  */
   3423       1.51     skrll static uint32_t
   3424       1.51     skrll xhci_bival2ival(uint32_t ival, uint32_t speed)
   3425       1.51     skrll {
   3426       1.51     skrll 	if (speed == USB_SPEED_LOW || speed == USB_SPEED_FULL) {
   3427       1.51     skrll 		int i;
   3428        1.1  jakllsch 
   3429       1.51     skrll 		/*
   3430       1.51     skrll 		 * round ival down to "the nearest base 2 multiple of
   3431       1.51     skrll 		 * bInterval * 8".
   3432       1.51     skrll 		 * bInterval is at most 255 as its type is uByte.
   3433       1.51     skrll 		 * 255(ms) = 2040(x 125us) < 2^11, so start with 10.
   3434       1.51     skrll 		 */
   3435       1.51     skrll 		for (i = 10; i > 0; i--) {
   3436       1.51     skrll 			if ((ival * 8) >= (1 << i))
   3437       1.51     skrll 				break;
   3438       1.51     skrll 		}
   3439       1.51     skrll 		ival = i;
   3440       1.51     skrll 	} else {
   3441       1.51     skrll 		/* Interval = bInterval-1 for SS/HS */
   3442       1.51     skrll 		ival--;
   3443       1.51     skrll 	}
   3444        1.1  jakllsch 
   3445       1.51     skrll 	return ival;
   3446        1.1  jakllsch }
   3447        1.1  jakllsch 
   3448        1.1  jakllsch /* ----- */
   3449        1.1  jakllsch 
   3450        1.1  jakllsch static void
   3451       1.34     skrll xhci_noop(struct usbd_pipe *pipe)
   3452        1.1  jakllsch {
   3453       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3454        1.1  jakllsch }
   3455        1.1  jakllsch 
   3456       1.34     skrll /*
   3457       1.34     skrll  * Process root hub request.
   3458       1.34     skrll  */
   3459       1.34     skrll static int
   3460       1.34     skrll xhci_roothub_ctrl(struct usbd_bus *bus, usb_device_request_t *req,
   3461       1.34     skrll     void *buf, int buflen)
   3462        1.1  jakllsch {
   3463       1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   3464        1.1  jakllsch 	usb_port_status_t ps;
   3465        1.1  jakllsch 	int l, totlen = 0;
   3466       1.34     skrll 	uint16_t len, value, index;
   3467        1.1  jakllsch 	int port, i;
   3468        1.1  jakllsch 	uint32_t v;
   3469        1.1  jakllsch 
   3470       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3471        1.1  jakllsch 
   3472        1.1  jakllsch 	if (sc->sc_dying)
   3473       1.34     skrll 		return -1;
   3474        1.1  jakllsch 
   3475       1.68     skrll 	size_t bn = bus == &sc->sc_bus ? 0 : 1;
   3476       1.68     skrll 
   3477       1.34     skrll 	len = UGETW(req->wLength);
   3478        1.1  jakllsch 	value = UGETW(req->wValue);
   3479        1.1  jakllsch 	index = UGETW(req->wIndex);
   3480        1.1  jakllsch 
   3481       1.75  pgoyette 	DPRINTFN(12, "rhreq: %04jx %04jx %04jx %04jx",
   3482       1.27     skrll 	    req->bmRequestType | (req->bRequest << 8), value, index, len);
   3483        1.1  jakllsch 
   3484        1.1  jakllsch #define C(x,y) ((x) | ((y) << 8))
   3485       1.34     skrll 	switch (C(req->bRequest, req->bmRequestType)) {
   3486        1.1  jakllsch 	case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
   3487       1.75  pgoyette 		DPRINTFN(8, "getdesc: wValue=0x%04jx", value, 0, 0, 0);
   3488        1.1  jakllsch 		if (len == 0)
   3489        1.1  jakllsch 			break;
   3490       1.34     skrll 		switch (value) {
   3491       1.34     skrll #define sd ((usb_string_descriptor_t *)buf)
   3492       1.34     skrll 		case C(2, UDESC_STRING):
   3493       1.34     skrll 			/* Product */
   3494       1.91  jmcneill 			totlen = usb_makestrdesc(sd, len, "xHCI root hub");
   3495        1.1  jakllsch 			break;
   3496        1.1  jakllsch #undef sd
   3497        1.1  jakllsch 		default:
   3498       1.34     skrll 			/* default from usbroothub */
   3499       1.34     skrll 			return buflen;
   3500        1.1  jakllsch 		}
   3501        1.1  jakllsch 		break;
   3502       1.34     skrll 
   3503        1.1  jakllsch 	/* Hub requests */
   3504        1.1  jakllsch 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
   3505        1.1  jakllsch 		break;
   3506       1.34     skrll 	/* Clear Port Feature request */
   3507       1.68     skrll 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER): {
   3508       1.68     skrll 		const size_t cp = xhci_rhport2ctlrport(sc, bn, index);
   3509       1.68     skrll 
   3510       1.75  pgoyette 		DPRINTFN(4, "UR_CLEAR_PORT_FEAT bp=%jd feat=%jd bus=%jd cp=%jd",
   3511       1.68     skrll 		    index, value, bn, cp);
   3512       1.68     skrll 		if (index < 1 || index > sc->sc_rhportcount[bn]) {
   3513       1.34     skrll 			return -1;
   3514        1.1  jakllsch 		}
   3515       1.68     skrll 		port = XHCI_PORTSC(cp);
   3516        1.1  jakllsch 		v = xhci_op_read_4(sc, port);
   3517       1.75  pgoyette 		DPRINTFN(4, "portsc=0x%08jx", v, 0, 0, 0);
   3518        1.1  jakllsch 		v &= ~XHCI_PS_CLEAR;
   3519        1.1  jakllsch 		switch (value) {
   3520        1.1  jakllsch 		case UHF_PORT_ENABLE:
   3521       1.34     skrll 			xhci_op_write_4(sc, port, v & ~XHCI_PS_PED);
   3522        1.1  jakllsch 			break;
   3523        1.1  jakllsch 		case UHF_PORT_SUSPEND:
   3524       1.34     skrll 			return -1;
   3525        1.1  jakllsch 		case UHF_PORT_POWER:
   3526        1.1  jakllsch 			break;
   3527        1.1  jakllsch 		case UHF_PORT_TEST:
   3528        1.1  jakllsch 		case UHF_PORT_INDICATOR:
   3529       1.34     skrll 			return -1;
   3530        1.1  jakllsch 		case UHF_C_PORT_CONNECTION:
   3531        1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_CSC);
   3532        1.1  jakllsch 			break;
   3533        1.1  jakllsch 		case UHF_C_PORT_ENABLE:
   3534        1.1  jakllsch 		case UHF_C_PORT_SUSPEND:
   3535        1.1  jakllsch 		case UHF_C_PORT_OVER_CURRENT:
   3536       1.34     skrll 			return -1;
   3537       1.34     skrll 		case UHF_C_BH_PORT_RESET:
   3538       1.34     skrll 			xhci_op_write_4(sc, port, v | XHCI_PS_WRC);
   3539       1.34     skrll 			break;
   3540        1.1  jakllsch 		case UHF_C_PORT_RESET:
   3541        1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PRC);
   3542        1.1  jakllsch 			break;
   3543       1.34     skrll 		case UHF_C_PORT_LINK_STATE:
   3544       1.34     skrll 			xhci_op_write_4(sc, port, v | XHCI_PS_PLC);
   3545       1.34     skrll 			break;
   3546       1.34     skrll 		case UHF_C_PORT_CONFIG_ERROR:
   3547       1.34     skrll 			xhci_op_write_4(sc, port, v | XHCI_PS_CEC);
   3548       1.34     skrll 			break;
   3549        1.1  jakllsch 		default:
   3550       1.34     skrll 			return -1;
   3551        1.1  jakllsch 		}
   3552        1.1  jakllsch 		break;
   3553       1.68     skrll 	}
   3554        1.1  jakllsch 	case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
   3555        1.1  jakllsch 		if (len == 0)
   3556        1.1  jakllsch 			break;
   3557        1.1  jakllsch 		if ((value & 0xff) != 0) {
   3558       1.34     skrll 			return -1;
   3559        1.1  jakllsch 		}
   3560       1.34     skrll 		usb_hub_descriptor_t hubd;
   3561       1.34     skrll 
   3562       1.98  riastrad 		totlen = uimin(buflen, sizeof(hubd));
   3563       1.34     skrll 		memcpy(&hubd, buf, totlen);
   3564       1.68     skrll 		hubd.bNbrPorts = sc->sc_rhportcount[bn];
   3565        1.1  jakllsch 		USETW(hubd.wHubCharacteristics, UHD_PWR_NO_SWITCH);
   3566        1.1  jakllsch 		hubd.bPwrOn2PwrGood = 200;
   3567       1.68     skrll 		for (i = 0, l = sc->sc_rhportcount[bn]; l > 0; i++, l -= 8) {
   3568       1.68     skrll 			/* XXX can't find out? */
   3569       1.68     skrll 			hubd.DeviceRemovable[i++] = 0;
   3570       1.68     skrll 		}
   3571        1.3     skrll 		hubd.bDescLength = USB_HUB_DESCRIPTOR_SIZE + i;
   3572       1.98  riastrad 		totlen = uimin(totlen, hubd.bDescLength);
   3573       1.34     skrll 		memcpy(buf, &hubd, totlen);
   3574        1.1  jakllsch 		break;
   3575        1.1  jakllsch 	case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
   3576        1.1  jakllsch 		if (len != 4) {
   3577       1.34     skrll 			return -1;
   3578        1.1  jakllsch 		}
   3579        1.1  jakllsch 		memset(buf, 0, len); /* ? XXX */
   3580        1.1  jakllsch 		totlen = len;
   3581        1.1  jakllsch 		break;
   3582       1.34     skrll 	/* Get Port Status request */
   3583       1.68     skrll 	case C(UR_GET_STATUS, UT_READ_CLASS_OTHER): {
   3584       1.68     skrll 		const size_t cp = xhci_rhport2ctlrport(sc, bn, index);
   3585       1.68     skrll 
   3586       1.75  pgoyette 		DPRINTFN(8, "get port status bn=%jd i=%jd cp=%ju",
   3587       1.75  pgoyette 		    bn, index, cp, 0);
   3588       1.68     skrll 		if (index < 1 || index > sc->sc_rhportcount[bn]) {
   3589       1.34     skrll 			return -1;
   3590        1.1  jakllsch 		}
   3591        1.1  jakllsch 		if (len != 4) {
   3592       1.34     skrll 			return -1;
   3593        1.1  jakllsch 		}
   3594       1.68     skrll 		v = xhci_op_read_4(sc, XHCI_PORTSC(cp));
   3595       1.75  pgoyette 		DPRINTFN(4, "getrhportsc %jd %08jx", cp, v, 0, 0);
   3596       1.34     skrll 		i = xhci_xspeed2psspeed(XHCI_PS_SPEED_GET(v));
   3597        1.1  jakllsch 		if (v & XHCI_PS_CCS)	i |= UPS_CURRENT_CONNECT_STATUS;
   3598        1.1  jakllsch 		if (v & XHCI_PS_PED)	i |= UPS_PORT_ENABLED;
   3599        1.1  jakllsch 		if (v & XHCI_PS_OCA)	i |= UPS_OVERCURRENT_INDICATOR;
   3600        1.1  jakllsch 		//if (v & XHCI_PS_SUSP)	i |= UPS_SUSPEND;
   3601        1.1  jakllsch 		if (v & XHCI_PS_PR)	i |= UPS_RESET;
   3602       1.34     skrll 		if (v & XHCI_PS_PP) {
   3603       1.34     skrll 			if (i & UPS_OTHER_SPEED)
   3604       1.34     skrll 					i |= UPS_PORT_POWER_SS;
   3605       1.34     skrll 			else
   3606       1.34     skrll 					i |= UPS_PORT_POWER;
   3607       1.34     skrll 		}
   3608       1.34     skrll 		if (i & UPS_OTHER_SPEED)
   3609       1.34     skrll 			i |= UPS_PORT_LS_SET(XHCI_PS_PLS_GET(v));
   3610       1.34     skrll 		if (sc->sc_vendor_port_status)
   3611       1.34     skrll 			i = sc->sc_vendor_port_status(sc, v, i);
   3612        1.1  jakllsch 		USETW(ps.wPortStatus, i);
   3613        1.1  jakllsch 		i = 0;
   3614        1.1  jakllsch 		if (v & XHCI_PS_CSC)    i |= UPS_C_CONNECT_STATUS;
   3615        1.1  jakllsch 		if (v & XHCI_PS_PEC)    i |= UPS_C_PORT_ENABLED;
   3616        1.1  jakllsch 		if (v & XHCI_PS_OCC)    i |= UPS_C_OVERCURRENT_INDICATOR;
   3617        1.1  jakllsch 		if (v & XHCI_PS_PRC)	i |= UPS_C_PORT_RESET;
   3618       1.34     skrll 		if (v & XHCI_PS_WRC)	i |= UPS_C_BH_PORT_RESET;
   3619       1.34     skrll 		if (v & XHCI_PS_PLC)	i |= UPS_C_PORT_LINK_STATE;
   3620       1.34     skrll 		if (v & XHCI_PS_CEC)	i |= UPS_C_PORT_CONFIG_ERROR;
   3621        1.1  jakllsch 		USETW(ps.wPortChange, i);
   3622       1.98  riastrad 		totlen = uimin(len, sizeof(ps));
   3623       1.34     skrll 		memcpy(buf, &ps, totlen);
   3624        1.1  jakllsch 		break;
   3625       1.68     skrll 	}
   3626        1.1  jakllsch 	case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
   3627       1.34     skrll 		return -1;
   3628       1.34     skrll 	case C(UR_SET_HUB_DEPTH, UT_WRITE_CLASS_DEVICE):
   3629       1.34     skrll 		break;
   3630        1.1  jakllsch 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
   3631        1.1  jakllsch 		break;
   3632       1.34     skrll 	/* Set Port Feature request */
   3633       1.34     skrll 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER): {
   3634       1.34     skrll 		int optval = (index >> 8) & 0xff;
   3635       1.34     skrll 		index &= 0xff;
   3636       1.68     skrll 		if (index < 1 || index > sc->sc_rhportcount[bn]) {
   3637       1.34     skrll 			return -1;
   3638        1.1  jakllsch 		}
   3639       1.68     skrll 
   3640       1.68     skrll 		const size_t cp = xhci_rhport2ctlrport(sc, bn, index);
   3641       1.68     skrll 
   3642       1.68     skrll 		port = XHCI_PORTSC(cp);
   3643        1.1  jakllsch 		v = xhci_op_read_4(sc, port);
   3644       1.75  pgoyette 		DPRINTFN(4, "index %jd cp %jd portsc=0x%08jx", index, cp, v, 0);
   3645        1.1  jakllsch 		v &= ~XHCI_PS_CLEAR;
   3646        1.1  jakllsch 		switch (value) {
   3647        1.1  jakllsch 		case UHF_PORT_ENABLE:
   3648        1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PED);
   3649        1.1  jakllsch 			break;
   3650        1.1  jakllsch 		case UHF_PORT_SUSPEND:
   3651        1.1  jakllsch 			/* XXX suspend */
   3652        1.1  jakllsch 			break;
   3653        1.1  jakllsch 		case UHF_PORT_RESET:
   3654       1.34     skrll 			v &= ~(XHCI_PS_PED | XHCI_PS_PR);
   3655        1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PR);
   3656        1.1  jakllsch 			/* Wait for reset to complete. */
   3657        1.1  jakllsch 			usb_delay_ms(&sc->sc_bus, USB_PORT_ROOT_RESET_DELAY);
   3658        1.1  jakllsch 			if (sc->sc_dying) {
   3659       1.34     skrll 				return -1;
   3660        1.1  jakllsch 			}
   3661        1.1  jakllsch 			v = xhci_op_read_4(sc, port);
   3662        1.1  jakllsch 			if (v & XHCI_PS_PR) {
   3663        1.1  jakllsch 				xhci_op_write_4(sc, port, v & ~XHCI_PS_PR);
   3664        1.1  jakllsch 				usb_delay_ms(&sc->sc_bus, 10);
   3665        1.1  jakllsch 				/* XXX */
   3666        1.1  jakllsch 			}
   3667        1.1  jakllsch 			break;
   3668        1.1  jakllsch 		case UHF_PORT_POWER:
   3669        1.1  jakllsch 			/* XXX power control */
   3670        1.1  jakllsch 			break;
   3671        1.1  jakllsch 		/* XXX more */
   3672        1.1  jakllsch 		case UHF_C_PORT_RESET:
   3673        1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PRC);
   3674        1.1  jakllsch 			break;
   3675       1.34     skrll 		case UHF_PORT_U1_TIMEOUT:
   3676       1.34     skrll 			if (XHCI_PS_SPEED_GET(v) < XHCI_PS_SPEED_SS) {
   3677       1.34     skrll 				return -1;
   3678       1.34     skrll 			}
   3679       1.68     skrll 			port = XHCI_PORTPMSC(cp);
   3680       1.34     skrll 			v = xhci_op_read_4(sc, port);
   3681       1.75  pgoyette 			DPRINTFN(4, "index %jd cp %jd portpmsc=0x%08jx",
   3682       1.75  pgoyette 			    index, cp, v, 0);
   3683       1.34     skrll 			v &= ~XHCI_PM3_U1TO_SET(0xff);
   3684       1.34     skrll 			v |= XHCI_PM3_U1TO_SET(optval);
   3685       1.34     skrll 			xhci_op_write_4(sc, port, v);
   3686       1.34     skrll 			break;
   3687       1.34     skrll 		case UHF_PORT_U2_TIMEOUT:
   3688       1.34     skrll 			if (XHCI_PS_SPEED_GET(v) < XHCI_PS_SPEED_SS) {
   3689       1.34     skrll 				return -1;
   3690       1.34     skrll 			}
   3691       1.68     skrll 			port = XHCI_PORTPMSC(cp);
   3692       1.34     skrll 			v = xhci_op_read_4(sc, port);
   3693       1.75  pgoyette 			DPRINTFN(4, "index %jd cp %jd portpmsc=0x%08jx",
   3694       1.75  pgoyette 			    index, cp, v, 0);
   3695       1.34     skrll 			v &= ~XHCI_PM3_U2TO_SET(0xff);
   3696       1.34     skrll 			v |= XHCI_PM3_U2TO_SET(optval);
   3697       1.34     skrll 			xhci_op_write_4(sc, port, v);
   3698       1.34     skrll 			break;
   3699        1.1  jakllsch 		default:
   3700       1.34     skrll 			return -1;
   3701        1.1  jakllsch 		}
   3702       1.34     skrll 	}
   3703        1.1  jakllsch 		break;
   3704        1.1  jakllsch 	case C(UR_CLEAR_TT_BUFFER, UT_WRITE_CLASS_OTHER):
   3705        1.1  jakllsch 	case C(UR_RESET_TT, UT_WRITE_CLASS_OTHER):
   3706        1.1  jakllsch 	case C(UR_GET_TT_STATE, UT_READ_CLASS_OTHER):
   3707        1.1  jakllsch 	case C(UR_STOP_TT, UT_WRITE_CLASS_OTHER):
   3708        1.1  jakllsch 		break;
   3709        1.1  jakllsch 	default:
   3710       1.34     skrll 		/* default from usbroothub */
   3711       1.34     skrll 		return buflen;
   3712        1.1  jakllsch 	}
   3713       1.27     skrll 
   3714       1.34     skrll 	return totlen;
   3715        1.1  jakllsch }
   3716        1.1  jakllsch 
   3717       1.28     skrll /* root hub interrupt */
   3718        1.1  jakllsch 
   3719        1.1  jakllsch static usbd_status
   3720       1.34     skrll xhci_root_intr_transfer(struct usbd_xfer *xfer)
   3721        1.1  jakllsch {
   3722       1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3723        1.1  jakllsch 	usbd_status err;
   3724        1.1  jakllsch 
   3725       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3726       1.27     skrll 
   3727        1.1  jakllsch 	/* Insert last in queue. */
   3728        1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3729        1.1  jakllsch 	err = usb_insert_transfer(xfer);
   3730        1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3731        1.1  jakllsch 	if (err)
   3732        1.1  jakllsch 		return err;
   3733        1.1  jakllsch 
   3734        1.1  jakllsch 	/* Pipe isn't running, start first */
   3735       1.34     skrll 	return xhci_root_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   3736        1.1  jakllsch }
   3737        1.1  jakllsch 
   3738       1.34     skrll /* Wait for roothub port status/change */
   3739        1.1  jakllsch static usbd_status
   3740       1.34     skrll xhci_root_intr_start(struct usbd_xfer *xfer)
   3741        1.1  jakllsch {
   3742       1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3743       1.68     skrll 	const size_t bn = XHCI_XFER2BUS(xfer) == &sc->sc_bus ? 0 : 1;
   3744      1.100       mrg 	const bool polling = xhci_polling_p(sc);
   3745        1.1  jakllsch 
   3746       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3747       1.27     skrll 
   3748        1.1  jakllsch 	if (sc->sc_dying)
   3749        1.1  jakllsch 		return USBD_IOERROR;
   3750        1.1  jakllsch 
   3751       1.99       mrg 	if (!polling)
   3752       1.99       mrg 		mutex_enter(&sc->sc_lock);
   3753       1.68     skrll 	sc->sc_intrxfer[bn] = xfer;
   3754       1.99       mrg 	if (!polling)
   3755       1.99       mrg 		mutex_exit(&sc->sc_lock);
   3756        1.1  jakllsch 
   3757        1.1  jakllsch 	return USBD_IN_PROGRESS;
   3758        1.1  jakllsch }
   3759        1.1  jakllsch 
   3760        1.1  jakllsch static void
   3761       1.34     skrll xhci_root_intr_abort(struct usbd_xfer *xfer)
   3762        1.1  jakllsch {
   3763       1.86     prlw1 	struct xhci_softc * const sc __diagused = XHCI_XFER2SC(xfer);
   3764        1.1  jakllsch 
   3765       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3766       1.27     skrll 
   3767        1.1  jakllsch 	KASSERT(mutex_owned(&sc->sc_lock));
   3768       1.34     skrll 	KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
   3769       1.21     skrll 
   3770       1.34     skrll 	xfer->ux_status = USBD_CANCELLED;
   3771        1.1  jakllsch 	usb_transfer_complete(xfer);
   3772        1.1  jakllsch }
   3773        1.1  jakllsch 
   3774        1.1  jakllsch static void
   3775       1.34     skrll xhci_root_intr_close(struct usbd_pipe *pipe)
   3776        1.1  jakllsch {
   3777       1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   3778       1.68     skrll 	const struct usbd_xfer *xfer = pipe->up_intrxfer;
   3779       1.68     skrll 	const size_t bn = XHCI_XFER2BUS(xfer) == &sc->sc_bus ? 0 : 1;
   3780        1.1  jakllsch 
   3781       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3782       1.27     skrll 
   3783        1.1  jakllsch 	KASSERT(mutex_owned(&sc->sc_lock));
   3784        1.1  jakllsch 
   3785       1.68     skrll 	sc->sc_intrxfer[bn] = NULL;
   3786        1.1  jakllsch }
   3787        1.1  jakllsch 
   3788        1.1  jakllsch static void
   3789       1.34     skrll xhci_root_intr_done(struct usbd_xfer *xfer)
   3790        1.1  jakllsch {
   3791       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3792       1.27     skrll 
   3793        1.1  jakllsch }
   3794        1.1  jakllsch 
   3795        1.1  jakllsch /* -------------- */
   3796        1.1  jakllsch /* device control */
   3797        1.1  jakllsch 
   3798        1.1  jakllsch static usbd_status
   3799       1.34     skrll xhci_device_ctrl_transfer(struct usbd_xfer *xfer)
   3800        1.1  jakllsch {
   3801       1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3802        1.1  jakllsch 	usbd_status err;
   3803        1.1  jakllsch 
   3804       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3805       1.27     skrll 
   3806        1.1  jakllsch 	/* Insert last in queue. */
   3807        1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3808        1.1  jakllsch 	err = usb_insert_transfer(xfer);
   3809        1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3810        1.1  jakllsch 	if (err)
   3811       1.34     skrll 		return err;
   3812        1.1  jakllsch 
   3813        1.1  jakllsch 	/* Pipe isn't running, start first */
   3814       1.34     skrll 	return xhci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   3815        1.1  jakllsch }
   3816        1.1  jakllsch 
   3817        1.1  jakllsch static usbd_status
   3818       1.34     skrll xhci_device_ctrl_start(struct usbd_xfer *xfer)
   3819        1.1  jakllsch {
   3820       1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3821       1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   3822       1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   3823        1.1  jakllsch 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   3824       1.35     skrll 	struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
   3825       1.34     skrll 	usb_device_request_t * const req = &xfer->ux_request;
   3826       1.34     skrll 	const int isread = usbd_xfer_isread(xfer);
   3827        1.1  jakllsch 	const uint32_t len = UGETW(req->wLength);
   3828       1.34     skrll 	usb_dma_t * const dma = &xfer->ux_dmabuf;
   3829        1.1  jakllsch 	uint64_t parameter;
   3830        1.1  jakllsch 	uint32_t status;
   3831        1.1  jakllsch 	uint32_t control;
   3832        1.1  jakllsch 	u_int i;
   3833      1.100       mrg 	const bool polling = xhci_polling_p(sc);
   3834        1.1  jakllsch 
   3835       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3836       1.75  pgoyette 	DPRINTFN(12, "req: %04jx %04jx %04jx %04jx",
   3837       1.27     skrll 	    req->bmRequestType | (req->bRequest << 8), UGETW(req->wValue),
   3838       1.27     skrll 	    UGETW(req->wIndex), UGETW(req->wLength));
   3839        1.1  jakllsch 
   3840        1.1  jakllsch 	/* we rely on the bottom bits for extra info */
   3841       1.59      maya 	KASSERTMSG(((uintptr_t)xfer & 0x3) == 0x0, "xfer %zx",
   3842       1.59      maya 	    (uintptr_t) xfer);
   3843        1.1  jakllsch 
   3844       1.34     skrll 	KASSERT((xfer->ux_rqflags & URQ_REQUEST) != 0);
   3845        1.1  jakllsch 
   3846        1.1  jakllsch 	i = 0;
   3847        1.1  jakllsch 
   3848        1.1  jakllsch 	/* setup phase */
   3849       1.63     skrll 	memcpy(&parameter, req, sizeof(parameter));
   3850        1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) | XHCI_TRB_2_BYTES_SET(sizeof(*req));
   3851        1.1  jakllsch 	control = ((len == 0) ? XHCI_TRB_3_TRT_NONE :
   3852        1.1  jakllsch 	     (isread ? XHCI_TRB_3_TRT_IN : XHCI_TRB_3_TRT_OUT)) |
   3853        1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_SETUP_STAGE) |
   3854        1.1  jakllsch 	    XHCI_TRB_3_IDT_BIT;
   3855      1.101  jakllsch 	/* we need parameter un-swapped on big endian, so pre-swap it here */
   3856      1.101  jakllsch 	xhci_soft_trb_put(&xx->xx_trb[i++], htole64(parameter), status, control);
   3857        1.1  jakllsch 
   3858       1.34     skrll 	if (len != 0) {
   3859       1.34     skrll 		/* data phase */
   3860       1.34     skrll 		parameter = DMAADDR(dma, 0);
   3861       1.59      maya 		KASSERTMSG(len <= 0x10000, "len %d", len);
   3862       1.34     skrll 		status = XHCI_TRB_2_IRQ_SET(0) |
   3863       1.34     skrll 		    XHCI_TRB_2_TDSZ_SET(1) |
   3864       1.34     skrll 		    XHCI_TRB_2_BYTES_SET(len);
   3865       1.34     skrll 		control = (isread ? XHCI_TRB_3_DIR_IN : 0) |
   3866       1.34     skrll 		    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_DATA_STAGE) |
   3867       1.63     skrll 		    (usbd_xfer_isread(xfer) ? XHCI_TRB_3_ISP_BIT : 0) |
   3868       1.34     skrll 		    XHCI_TRB_3_IOC_BIT;
   3869      1.101  jakllsch 		xhci_soft_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3870       1.34     skrll 	}
   3871        1.1  jakllsch 
   3872        1.1  jakllsch 	parameter = 0;
   3873       1.28     skrll 	status = XHCI_TRB_2_IRQ_SET(0);
   3874        1.1  jakllsch 	/* the status stage has inverted direction */
   3875       1.28     skrll 	control = ((isread && (len > 0)) ? 0 : XHCI_TRB_3_DIR_IN) |
   3876        1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_STATUS_STAGE) |
   3877        1.1  jakllsch 	    XHCI_TRB_3_IOC_BIT;
   3878      1.101  jakllsch 	xhci_soft_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3879       1.96       mrg 	xfer->ux_status = USBD_IN_PROGRESS;
   3880        1.1  jakllsch 
   3881       1.99       mrg 	if (!polling)
   3882       1.99       mrg 		mutex_enter(&tr->xr_lock);
   3883        1.1  jakllsch 	xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
   3884       1.99       mrg 	if (!polling)
   3885       1.99       mrg 		mutex_exit(&tr->xr_lock);
   3886        1.1  jakllsch 
   3887        1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   3888        1.1  jakllsch 
   3889       1.73     skrll 	if (xfer->ux_timeout && !xhci_polling_p(sc)) {
   3890       1.34     skrll 		callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
   3891        1.1  jakllsch 		    xhci_timeout, xfer);
   3892        1.1  jakllsch 	}
   3893        1.1  jakllsch 
   3894        1.1  jakllsch 	return USBD_IN_PROGRESS;
   3895        1.1  jakllsch }
   3896        1.1  jakllsch 
   3897        1.1  jakllsch static void
   3898       1.34     skrll xhci_device_ctrl_done(struct usbd_xfer *xfer)
   3899        1.1  jakllsch {
   3900       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3901       1.34     skrll 	usb_device_request_t *req = &xfer->ux_request;
   3902       1.34     skrll 	int len = UGETW(req->wLength);
   3903       1.34     skrll 	int rd = req->bmRequestType & UT_READ;
   3904        1.1  jakllsch 
   3905       1.34     skrll 	if (len)
   3906       1.34     skrll 		usb_syncmem(&xfer->ux_dmabuf, 0, len,
   3907       1.34     skrll 		    rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3908        1.1  jakllsch }
   3909        1.1  jakllsch 
   3910        1.1  jakllsch static void
   3911       1.34     skrll xhci_device_ctrl_abort(struct usbd_xfer *xfer)
   3912        1.1  jakllsch {
   3913       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3914       1.34     skrll 
   3915       1.34     skrll 	xhci_abort_xfer(xfer, USBD_CANCELLED);
   3916        1.1  jakllsch }
   3917        1.1  jakllsch 
   3918        1.1  jakllsch static void
   3919       1.34     skrll xhci_device_ctrl_close(struct usbd_pipe *pipe)
   3920        1.1  jakllsch {
   3921       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3922       1.34     skrll 
   3923       1.34     skrll 	xhci_close_pipe(pipe);
   3924        1.1  jakllsch }
   3925        1.1  jakllsch 
   3926       1.34     skrll /* ------------------ */
   3927       1.34     skrll /* device isochronous */
   3928        1.1  jakllsch 
   3929        1.1  jakllsch /* ----------- */
   3930        1.1  jakllsch /* device bulk */
   3931        1.1  jakllsch 
   3932        1.1  jakllsch static usbd_status
   3933       1.34     skrll xhci_device_bulk_transfer(struct usbd_xfer *xfer)
   3934        1.1  jakllsch {
   3935       1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3936        1.1  jakllsch 	usbd_status err;
   3937        1.1  jakllsch 
   3938       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3939       1.27     skrll 
   3940        1.1  jakllsch 	/* Insert last in queue. */
   3941        1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3942        1.1  jakllsch 	err = usb_insert_transfer(xfer);
   3943        1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3944        1.1  jakllsch 	if (err)
   3945        1.1  jakllsch 		return err;
   3946        1.1  jakllsch 
   3947        1.1  jakllsch 	/*
   3948        1.1  jakllsch 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   3949        1.1  jakllsch 	 * so start it first.
   3950        1.1  jakllsch 	 */
   3951       1.34     skrll 	return xhci_device_bulk_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   3952        1.1  jakllsch }
   3953        1.1  jakllsch 
   3954        1.1  jakllsch static usbd_status
   3955       1.34     skrll xhci_device_bulk_start(struct usbd_xfer *xfer)
   3956        1.1  jakllsch {
   3957       1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3958       1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   3959       1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   3960        1.1  jakllsch 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   3961       1.35     skrll 	struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
   3962       1.34     skrll 	const uint32_t len = xfer->ux_length;
   3963       1.34     skrll 	usb_dma_t * const dma = &xfer->ux_dmabuf;
   3964        1.1  jakllsch 	uint64_t parameter;
   3965        1.1  jakllsch 	uint32_t status;
   3966        1.1  jakllsch 	uint32_t control;
   3967        1.1  jakllsch 	u_int i = 0;
   3968      1.100       mrg 	const bool polling = xhci_polling_p(sc);
   3969        1.1  jakllsch 
   3970       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3971       1.27     skrll 
   3972       1.75  pgoyette 	DPRINTFN(15, "%#jx slot %ju dci %ju", (uintptr_t)xfer, xs->xs_idx, dci,
   3973       1.75  pgoyette 	    0);
   3974        1.1  jakllsch 
   3975        1.1  jakllsch 	if (sc->sc_dying)
   3976        1.1  jakllsch 		return USBD_IOERROR;
   3977        1.1  jakllsch 
   3978       1.34     skrll 	KASSERT((xfer->ux_rqflags & URQ_REQUEST) == 0);
   3979        1.1  jakllsch 
   3980        1.1  jakllsch 	parameter = DMAADDR(dma, 0);
   3981       1.11       dsl 	/*
   3982       1.13       dsl 	 * XXX: (dsl) The physical buffer must not cross a 64k boundary.
   3983       1.11       dsl 	 * If the user supplied buffer crosses such a boundary then 2
   3984       1.11       dsl 	 * (or more) TRB should be used.
   3985       1.11       dsl 	 * If multiple TRB are used the td_size field must be set correctly.
   3986       1.11       dsl 	 * For v1.0 devices (like ivy bridge) this is the number of usb data
   3987       1.11       dsl 	 * blocks needed to complete the transfer.
   3988       1.11       dsl 	 * Setting it to 1 in the last TRB causes an extra zero-length
   3989       1.11       dsl 	 * data block be sent.
   3990       1.11       dsl 	 * The earlier documentation differs, I don't know how it behaves.
   3991       1.11       dsl 	 */
   3992       1.59      maya 	KASSERTMSG(len <= 0x10000, "len %d", len);
   3993        1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) |
   3994        1.1  jakllsch 	    XHCI_TRB_2_TDSZ_SET(1) |
   3995        1.1  jakllsch 	    XHCI_TRB_2_BYTES_SET(len);
   3996        1.1  jakllsch 	control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_NORMAL) |
   3997       1.63     skrll 	    (usbd_xfer_isread(xfer) ? XHCI_TRB_3_ISP_BIT : 0) |
   3998       1.63     skrll 	    XHCI_TRB_3_IOC_BIT;
   3999      1.101  jakllsch 	xhci_soft_trb_put(&xx->xx_trb[i++], parameter, status, control);
   4000       1.96       mrg 	xfer->ux_status = USBD_IN_PROGRESS;
   4001        1.1  jakllsch 
   4002       1.99       mrg 	if (!polling)
   4003       1.99       mrg 		mutex_enter(&tr->xr_lock);
   4004        1.1  jakllsch 	xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
   4005       1.99       mrg 	if (!polling)
   4006       1.99       mrg 		mutex_exit(&tr->xr_lock);
   4007        1.1  jakllsch 
   4008        1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   4009        1.1  jakllsch 
   4010       1.73     skrll 	if (xfer->ux_timeout && !xhci_polling_p(sc)) {
   4011       1.34     skrll 		callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
   4012       1.34     skrll 		    xhci_timeout, xfer);
   4013       1.34     skrll 	}
   4014       1.34     skrll 
   4015        1.1  jakllsch 	return USBD_IN_PROGRESS;
   4016        1.1  jakllsch }
   4017        1.1  jakllsch 
   4018        1.1  jakllsch static void
   4019       1.34     skrll xhci_device_bulk_done(struct usbd_xfer *xfer)
   4020        1.1  jakllsch {
   4021       1.27     skrll #ifdef USB_DEBUG
   4022       1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   4023       1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   4024       1.27     skrll #endif
   4025       1.34     skrll 	const int isread = usbd_xfer_isread(xfer);
   4026        1.1  jakllsch 
   4027       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4028        1.1  jakllsch 
   4029       1.75  pgoyette 	DPRINTFN(15, "%#jx slot %ju dci %ju", (uintptr_t)xfer, xs->xs_idx, dci,
   4030       1.75  pgoyette 	    0);
   4031        1.1  jakllsch 
   4032       1.34     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   4033        1.1  jakllsch 	    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   4034        1.1  jakllsch }
   4035        1.1  jakllsch 
   4036        1.1  jakllsch static void
   4037       1.34     skrll xhci_device_bulk_abort(struct usbd_xfer *xfer)
   4038        1.1  jakllsch {
   4039       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4040       1.34     skrll 
   4041       1.34     skrll 	xhci_abort_xfer(xfer, USBD_CANCELLED);
   4042        1.1  jakllsch }
   4043        1.1  jakllsch 
   4044        1.1  jakllsch static void
   4045       1.34     skrll xhci_device_bulk_close(struct usbd_pipe *pipe)
   4046        1.1  jakllsch {
   4047       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4048       1.34     skrll 
   4049       1.34     skrll 	xhci_close_pipe(pipe);
   4050        1.1  jakllsch }
   4051        1.1  jakllsch 
   4052       1.34     skrll /* ---------------- */
   4053       1.34     skrll /* device interrupt */
   4054        1.1  jakllsch 
   4055        1.1  jakllsch static usbd_status
   4056       1.34     skrll xhci_device_intr_transfer(struct usbd_xfer *xfer)
   4057        1.1  jakllsch {
   4058       1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   4059        1.1  jakllsch 	usbd_status err;
   4060        1.1  jakllsch 
   4061       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4062       1.27     skrll 
   4063        1.1  jakllsch 	/* Insert last in queue. */
   4064        1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   4065        1.1  jakllsch 	err = usb_insert_transfer(xfer);
   4066        1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   4067        1.1  jakllsch 	if (err)
   4068        1.1  jakllsch 		return err;
   4069        1.1  jakllsch 
   4070        1.1  jakllsch 	/*
   4071        1.1  jakllsch 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   4072        1.1  jakllsch 	 * so start it first.
   4073        1.1  jakllsch 	 */
   4074       1.34     skrll 	return xhci_device_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   4075        1.1  jakllsch }
   4076        1.1  jakllsch 
   4077        1.1  jakllsch static usbd_status
   4078       1.34     skrll xhci_device_intr_start(struct usbd_xfer *xfer)
   4079        1.1  jakllsch {
   4080       1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   4081       1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   4082       1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   4083        1.1  jakllsch 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   4084       1.35     skrll 	struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
   4085       1.34     skrll 	const uint32_t len = xfer->ux_length;
   4086       1.94  christos 	const bool polling = xhci_polling_p(sc);
   4087       1.34     skrll 	usb_dma_t * const dma = &xfer->ux_dmabuf;
   4088        1.1  jakllsch 	uint64_t parameter;
   4089        1.1  jakllsch 	uint32_t status;
   4090        1.1  jakllsch 	uint32_t control;
   4091        1.1  jakllsch 	u_int i = 0;
   4092        1.1  jakllsch 
   4093       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4094       1.27     skrll 
   4095       1.75  pgoyette 	DPRINTFN(15, "%#jx slot %ju dci %ju", (uintptr_t)xfer, xs->xs_idx, dci,
   4096       1.75  pgoyette 	    0);
   4097        1.1  jakllsch 
   4098        1.1  jakllsch 	if (sc->sc_dying)
   4099        1.1  jakllsch 		return USBD_IOERROR;
   4100        1.1  jakllsch 
   4101       1.34     skrll 	KASSERT((xfer->ux_rqflags & URQ_REQUEST) == 0);
   4102        1.1  jakllsch 
   4103        1.1  jakllsch 	parameter = DMAADDR(dma, 0);
   4104       1.59      maya 	KASSERTMSG(len <= 0x10000, "len %d", len);
   4105        1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) |
   4106        1.1  jakllsch 	    XHCI_TRB_2_TDSZ_SET(1) |
   4107        1.1  jakllsch 	    XHCI_TRB_2_BYTES_SET(len);
   4108        1.1  jakllsch 	control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_NORMAL) |
   4109       1.63     skrll 	    (usbd_xfer_isread(xfer) ? XHCI_TRB_3_ISP_BIT : 0) |
   4110       1.63     skrll 	    XHCI_TRB_3_IOC_BIT;
   4111      1.101  jakllsch 	xhci_soft_trb_put(&xx->xx_trb[i++], parameter, status, control);
   4112       1.96       mrg 	xfer->ux_status = USBD_IN_PROGRESS;
   4113        1.1  jakllsch 
   4114       1.94  christos 	if (!polling)
   4115       1.94  christos 		mutex_enter(&tr->xr_lock);
   4116        1.1  jakllsch 	xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
   4117       1.94  christos 	if (!polling)
   4118       1.94  christos 		mutex_exit(&tr->xr_lock);
   4119        1.1  jakllsch 
   4120        1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   4121        1.1  jakllsch 
   4122       1.94  christos 	if (xfer->ux_timeout && !polling) {
   4123       1.34     skrll 		callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
   4124       1.34     skrll 		    xhci_timeout, xfer);
   4125       1.34     skrll 	}
   4126       1.34     skrll 
   4127        1.1  jakllsch 	return USBD_IN_PROGRESS;
   4128        1.1  jakllsch }
   4129        1.1  jakllsch 
   4130        1.1  jakllsch static void
   4131       1.34     skrll xhci_device_intr_done(struct usbd_xfer *xfer)
   4132        1.1  jakllsch {
   4133       1.34     skrll 	struct xhci_softc * const sc __diagused = XHCI_XFER2SC(xfer);
   4134       1.27     skrll #ifdef USB_DEBUG
   4135       1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   4136       1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   4137       1.19     ozaki #endif
   4138       1.34     skrll 	const int isread = usbd_xfer_isread(xfer);
   4139        1.1  jakllsch 
   4140       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4141       1.27     skrll 
   4142       1.75  pgoyette 	DPRINTFN(15, "%#jx slot %ju dci %ju", (uintptr_t)xfer, xs->xs_idx, dci,
   4143       1.75  pgoyette 	    0);
   4144        1.1  jakllsch 
   4145       1.73     skrll 	KASSERT(xhci_polling_p(sc) || mutex_owned(&sc->sc_lock));
   4146        1.1  jakllsch 
   4147       1.34     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   4148        1.1  jakllsch 	    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   4149        1.1  jakllsch }
   4150        1.1  jakllsch 
   4151        1.1  jakllsch static void
   4152       1.34     skrll xhci_device_intr_abort(struct usbd_xfer *xfer)
   4153        1.1  jakllsch {
   4154       1.34     skrll 	struct xhci_softc * const sc __diagused = XHCI_XFER2SC(xfer);
   4155       1.27     skrll 
   4156       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4157       1.10     skrll 
   4158       1.10     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   4159       1.75  pgoyette 	DPRINTFN(15, "%#jx", (uintptr_t)xfer, 0, 0, 0);
   4160       1.34     skrll 	KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
   4161       1.34     skrll 	xhci_abort_xfer(xfer, USBD_CANCELLED);
   4162        1.1  jakllsch }
   4163        1.1  jakllsch 
   4164        1.1  jakllsch static void
   4165       1.34     skrll xhci_device_intr_close(struct usbd_pipe *pipe)
   4166        1.1  jakllsch {
   4167       1.34     skrll 	//struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   4168       1.27     skrll 
   4169       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4170       1.75  pgoyette 	DPRINTFN(15, "%#jx", (uintptr_t)pipe, 0, 0, 0);
   4171       1.27     skrll 
   4172       1.34     skrll 	xhci_close_pipe(pipe);
   4173        1.1  jakllsch }
   4174        1.1  jakllsch 
   4175        1.1  jakllsch /* ------------ */
   4176        1.1  jakllsch 
   4177        1.1  jakllsch static void
   4178        1.1  jakllsch xhci_timeout(void *addr)
   4179        1.1  jakllsch {
   4180       1.96       mrg 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4181        1.1  jakllsch 	struct xhci_xfer * const xx = addr;
   4182       1.34     skrll 	struct usbd_xfer * const xfer = &xx->xx_xfer;
   4183       1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   4184       1.96       mrg 	struct usbd_device *dev = xfer->ux_pipe->up_dev;
   4185        1.1  jakllsch 
   4186       1.96       mrg 	mutex_enter(&sc->sc_lock);
   4187       1.96       mrg 	if (!sc->sc_dying && xfer->ux_status == USBD_IN_PROGRESS)
   4188       1.96       mrg 		usb_add_task(dev, &xfer->ux_aborttask, USB_TASKQ_HC);
   4189       1.96       mrg 	mutex_exit(&sc->sc_lock);
   4190        1.1  jakllsch }
   4191        1.1  jakllsch 
   4192        1.1  jakllsch static void
   4193        1.1  jakllsch xhci_timeout_task(void *addr)
   4194        1.1  jakllsch {
   4195       1.96       mrg 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4196       1.34     skrll 	struct usbd_xfer * const xfer = addr;
   4197       1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   4198        1.1  jakllsch 
   4199        1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   4200        1.1  jakllsch 	xhci_abort_xfer(xfer, USBD_TIMEOUT);
   4201        1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   4202        1.1  jakllsch }
   4203