xhci.c revision 1.107.2.8 1 1.107.2.8 martin /* $NetBSD: xhci.c,v 1.107.2.8 2021/06/21 17:11:46 martin Exp $ */
2 1.1 jakllsch
3 1.1 jakllsch /*
4 1.1 jakllsch * Copyright (c) 2013 Jonathan A. Kollasch
5 1.1 jakllsch * All rights reserved.
6 1.1 jakllsch *
7 1.1 jakllsch * Redistribution and use in source and binary forms, with or without
8 1.1 jakllsch * modification, are permitted provided that the following conditions
9 1.1 jakllsch * are met:
10 1.1 jakllsch * 1. Redistributions of source code must retain the above copyright
11 1.1 jakllsch * notice, this list of conditions and the following disclaimer.
12 1.1 jakllsch * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jakllsch * notice, this list of conditions and the following disclaimer in the
14 1.1 jakllsch * documentation and/or other materials provided with the distribution.
15 1.1 jakllsch *
16 1.1 jakllsch * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 1.1 jakllsch * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 jakllsch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 jakllsch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
20 1.1 jakllsch * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
21 1.1 jakllsch * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
22 1.1 jakllsch * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
23 1.1 jakllsch * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 1.1 jakllsch * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
25 1.1 jakllsch * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
26 1.1 jakllsch * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 1.1 jakllsch */
28 1.1 jakllsch
29 1.34 skrll /*
30 1.41 skrll * USB rev 2.0 and rev 3.1 specification
31 1.41 skrll * http://www.usb.org/developers/docs/
32 1.34 skrll * xHCI rev 1.1 specification
33 1.41 skrll * http://www.intel.com/technology/usb/spec.htm
34 1.34 skrll */
35 1.34 skrll
36 1.1 jakllsch #include <sys/cdefs.h>
37 1.107.2.8 martin __KERNEL_RCSID(0, "$NetBSD: xhci.c,v 1.107.2.8 2021/06/21 17:11:46 martin Exp $");
38 1.27 skrll
39 1.46 pooka #ifdef _KERNEL_OPT
40 1.27 skrll #include "opt_usb.h"
41 1.46 pooka #endif
42 1.1 jakllsch
43 1.1 jakllsch #include <sys/param.h>
44 1.1 jakllsch #include <sys/systm.h>
45 1.1 jakllsch #include <sys/kernel.h>
46 1.1 jakllsch #include <sys/kmem.h>
47 1.1 jakllsch #include <sys/device.h>
48 1.1 jakllsch #include <sys/select.h>
49 1.1 jakllsch #include <sys/proc.h>
50 1.1 jakllsch #include <sys/queue.h>
51 1.1 jakllsch #include <sys/mutex.h>
52 1.1 jakllsch #include <sys/condvar.h>
53 1.1 jakllsch #include <sys/bus.h>
54 1.1 jakllsch #include <sys/cpu.h>
55 1.27 skrll #include <sys/sysctl.h>
56 1.1 jakllsch
57 1.1 jakllsch #include <machine/endian.h>
58 1.1 jakllsch
59 1.1 jakllsch #include <dev/usb/usb.h>
60 1.1 jakllsch #include <dev/usb/usbdi.h>
61 1.1 jakllsch #include <dev/usb/usbdivar.h>
62 1.34 skrll #include <dev/usb/usbdi_util.h>
63 1.27 skrll #include <dev/usb/usbhist.h>
64 1.1 jakllsch #include <dev/usb/usb_mem.h>
65 1.1 jakllsch #include <dev/usb/usb_quirks.h>
66 1.1 jakllsch
67 1.1 jakllsch #include <dev/usb/xhcireg.h>
68 1.1 jakllsch #include <dev/usb/xhcivar.h>
69 1.34 skrll #include <dev/usb/usbroothub.h>
70 1.1 jakllsch
71 1.27 skrll
72 1.27 skrll #ifdef USB_DEBUG
73 1.27 skrll #ifndef XHCI_DEBUG
74 1.27 skrll #define xhcidebug 0
75 1.34 skrll #else /* !XHCI_DEBUG */
76 1.79 christos #define HEXDUMP(a, b, c) \
77 1.79 christos do { \
78 1.79 christos if (xhcidebug > 0) \
79 1.80 christos hexdump(printf, a, b, c); \
80 1.79 christos } while (/*CONSTCOND*/0)
81 1.27 skrll static int xhcidebug = 0;
82 1.27 skrll
83 1.27 skrll SYSCTL_SETUP(sysctl_hw_xhci_setup, "sysctl hw.xhci setup")
84 1.27 skrll {
85 1.27 skrll int err;
86 1.27 skrll const struct sysctlnode *rnode;
87 1.27 skrll const struct sysctlnode *cnode;
88 1.27 skrll
89 1.27 skrll err = sysctl_createv(clog, 0, NULL, &rnode,
90 1.27 skrll CTLFLAG_PERMANENT, CTLTYPE_NODE, "xhci",
91 1.27 skrll SYSCTL_DESCR("xhci global controls"),
92 1.27 skrll NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
93 1.27 skrll
94 1.27 skrll if (err)
95 1.27 skrll goto fail;
96 1.27 skrll
97 1.27 skrll /* control debugging printfs */
98 1.27 skrll err = sysctl_createv(clog, 0, &rnode, &cnode,
99 1.27 skrll CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
100 1.27 skrll "debug", SYSCTL_DESCR("Enable debugging output"),
101 1.27 skrll NULL, 0, &xhcidebug, sizeof(xhcidebug), CTL_CREATE, CTL_EOL);
102 1.27 skrll if (err)
103 1.27 skrll goto fail;
104 1.27 skrll
105 1.27 skrll return;
106 1.27 skrll fail:
107 1.27 skrll aprint_error("%s: sysctl_createv failed (err = %d)\n", __func__, err);
108 1.27 skrll }
109 1.27 skrll
110 1.34 skrll #endif /* !XHCI_DEBUG */
111 1.27 skrll #endif /* USB_DEBUG */
112 1.27 skrll
113 1.79 christos #ifndef HEXDUMP
114 1.79 christos #define HEXDUMP(a, b, c)
115 1.79 christos #endif
116 1.79 christos
117 1.107.2.3 martin #define DPRINTF(FMT,A,B,C,D) USBHIST_LOG(xhcidebug,FMT,A,B,C,D)
118 1.107.2.3 martin #define DPRINTFN(N,FMT,A,B,C,D) USBHIST_LOGN(xhcidebug,N,FMT,A,B,C,D)
119 1.107.2.3 martin #define XHCIHIST_FUNC() USBHIST_FUNC()
120 1.107.2.3 martin #define XHCIHIST_CALLED(name) USBHIST_CALLED(xhcidebug)
121 1.107.2.3 martin #define XHCIHIST_CALLARGS(FMT,A,B,C,D) \
122 1.107.2.3 martin USBHIST_CALLARGS(xhcidebug,FMT,A,B,C,D)
123 1.1 jakllsch
124 1.1 jakllsch #define XHCI_DCI_SLOT 0
125 1.1 jakllsch #define XHCI_DCI_EP_CONTROL 1
126 1.1 jakllsch
127 1.1 jakllsch #define XHCI_ICI_INPUT_CONTROL 0
128 1.1 jakllsch
129 1.1 jakllsch struct xhci_pipe {
130 1.1 jakllsch struct usbd_pipe xp_pipe;
131 1.34 skrll struct usb_task xp_async_task;
132 1.1 jakllsch };
133 1.1 jakllsch
134 1.1 jakllsch #define XHCI_COMMAND_RING_TRBS 256
135 1.1 jakllsch #define XHCI_EVENT_RING_TRBS 256
136 1.1 jakllsch #define XHCI_EVENT_RING_SEGMENTS 1
137 1.1 jakllsch #define XHCI_TRB_3_ED_BIT XHCI_TRB_3_ISP_BIT
138 1.1 jakllsch
139 1.34 skrll static usbd_status xhci_open(struct usbd_pipe *);
140 1.34 skrll static void xhci_close_pipe(struct usbd_pipe *);
141 1.1 jakllsch static int xhci_intr1(struct xhci_softc * const);
142 1.1 jakllsch static void xhci_softintr(void *);
143 1.1 jakllsch static void xhci_poll(struct usbd_bus *);
144 1.34 skrll static struct usbd_xfer *xhci_allocx(struct usbd_bus *, unsigned int);
145 1.34 skrll static void xhci_freex(struct usbd_bus *, struct usbd_xfer *);
146 1.107.2.5 martin static void xhci_abortx(struct usbd_xfer *);
147 1.107.2.5 martin static bool xhci_dying(struct usbd_bus *);
148 1.1 jakllsch static void xhci_get_lock(struct usbd_bus *, kmutex_t **);
149 1.34 skrll static usbd_status xhci_new_device(device_t, struct usbd_bus *, int, int, int,
150 1.1 jakllsch struct usbd_port *);
151 1.34 skrll static int xhci_roothub_ctrl(struct usbd_bus *, usb_device_request_t *,
152 1.34 skrll void *, int);
153 1.1 jakllsch
154 1.34 skrll static usbd_status xhci_configure_endpoint(struct usbd_pipe *);
155 1.34 skrll //static usbd_status xhci_unconfigure_endpoint(struct usbd_pipe *);
156 1.34 skrll static usbd_status xhci_reset_endpoint(struct usbd_pipe *);
157 1.107.2.8 martin static usbd_status xhci_stop_endpoint_cmd(struct xhci_softc *,
158 1.107.2.8 martin struct xhci_slot *, u_int, uint32_t);
159 1.34 skrll static usbd_status xhci_stop_endpoint(struct usbd_pipe *);
160 1.1 jakllsch
161 1.55 skrll static void xhci_host_dequeue(struct xhci_ring * const);
162 1.34 skrll static usbd_status xhci_set_dequeue(struct usbd_pipe *);
163 1.1 jakllsch
164 1.1 jakllsch static usbd_status xhci_do_command(struct xhci_softc * const,
165 1.101 jakllsch struct xhci_soft_trb * const, int);
166 1.34 skrll static usbd_status xhci_do_command_locked(struct xhci_softc * const,
167 1.101 jakllsch struct xhci_soft_trb * const, int);
168 1.48 skrll static usbd_status xhci_init_slot(struct usbd_device *, uint32_t);
169 1.48 skrll static void xhci_free_slot(struct xhci_softc *, struct xhci_slot *, int, int);
170 1.51 skrll static usbd_status xhci_set_address(struct usbd_device *, uint32_t, bool);
171 1.1 jakllsch static usbd_status xhci_enable_slot(struct xhci_softc * const,
172 1.1 jakllsch uint8_t * const);
173 1.34 skrll static usbd_status xhci_disable_slot(struct xhci_softc * const, uint8_t);
174 1.1 jakllsch static usbd_status xhci_address_device(struct xhci_softc * const,
175 1.1 jakllsch uint64_t, uint8_t, bool);
176 1.34 skrll static void xhci_set_dcba(struct xhci_softc * const, uint64_t, int);
177 1.1 jakllsch static usbd_status xhci_update_ep0_mps(struct xhci_softc * const,
178 1.1 jakllsch struct xhci_slot * const, u_int);
179 1.1 jakllsch static usbd_status xhci_ring_init(struct xhci_softc * const,
180 1.1 jakllsch struct xhci_ring * const, size_t, size_t);
181 1.1 jakllsch static void xhci_ring_free(struct xhci_softc * const, struct xhci_ring * const);
182 1.1 jakllsch
183 1.51 skrll static void xhci_setup_ctx(struct usbd_pipe *);
184 1.51 skrll static void xhci_setup_route(struct usbd_pipe *, uint32_t *);
185 1.51 skrll static void xhci_setup_tthub(struct usbd_pipe *, uint32_t *);
186 1.51 skrll static void xhci_setup_maxburst(struct usbd_pipe *, uint32_t *);
187 1.51 skrll static uint32_t xhci_bival2ival(uint32_t, uint32_t);
188 1.51 skrll
189 1.34 skrll static void xhci_noop(struct usbd_pipe *);
190 1.1 jakllsch
191 1.34 skrll static usbd_status xhci_root_intr_transfer(struct usbd_xfer *);
192 1.34 skrll static usbd_status xhci_root_intr_start(struct usbd_xfer *);
193 1.34 skrll static void xhci_root_intr_abort(struct usbd_xfer *);
194 1.34 skrll static void xhci_root_intr_close(struct usbd_pipe *);
195 1.34 skrll static void xhci_root_intr_done(struct usbd_xfer *);
196 1.34 skrll
197 1.34 skrll static usbd_status xhci_device_ctrl_transfer(struct usbd_xfer *);
198 1.34 skrll static usbd_status xhci_device_ctrl_start(struct usbd_xfer *);
199 1.34 skrll static void xhci_device_ctrl_abort(struct usbd_xfer *);
200 1.34 skrll static void xhci_device_ctrl_close(struct usbd_pipe *);
201 1.34 skrll static void xhci_device_ctrl_done(struct usbd_xfer *);
202 1.34 skrll
203 1.34 skrll static usbd_status xhci_device_intr_transfer(struct usbd_xfer *);
204 1.34 skrll static usbd_status xhci_device_intr_start(struct usbd_xfer *);
205 1.34 skrll static void xhci_device_intr_abort(struct usbd_xfer *);
206 1.34 skrll static void xhci_device_intr_close(struct usbd_pipe *);
207 1.34 skrll static void xhci_device_intr_done(struct usbd_xfer *);
208 1.34 skrll
209 1.34 skrll static usbd_status xhci_device_bulk_transfer(struct usbd_xfer *);
210 1.34 skrll static usbd_status xhci_device_bulk_start(struct usbd_xfer *);
211 1.34 skrll static void xhci_device_bulk_abort(struct usbd_xfer *);
212 1.34 skrll static void xhci_device_bulk_close(struct usbd_pipe *);
213 1.34 skrll static void xhci_device_bulk_done(struct usbd_xfer *);
214 1.1 jakllsch
215 1.1 jakllsch static const struct usbd_bus_methods xhci_bus_methods = {
216 1.34 skrll .ubm_open = xhci_open,
217 1.34 skrll .ubm_softint = xhci_softintr,
218 1.34 skrll .ubm_dopoll = xhci_poll,
219 1.34 skrll .ubm_allocx = xhci_allocx,
220 1.34 skrll .ubm_freex = xhci_freex,
221 1.107.2.5 martin .ubm_abortx = xhci_abortx,
222 1.107.2.5 martin .ubm_dying = xhci_dying,
223 1.34 skrll .ubm_getlock = xhci_get_lock,
224 1.34 skrll .ubm_newdev = xhci_new_device,
225 1.34 skrll .ubm_rhctrl = xhci_roothub_ctrl,
226 1.1 jakllsch };
227 1.1 jakllsch
228 1.1 jakllsch static const struct usbd_pipe_methods xhci_root_intr_methods = {
229 1.34 skrll .upm_transfer = xhci_root_intr_transfer,
230 1.34 skrll .upm_start = xhci_root_intr_start,
231 1.34 skrll .upm_abort = xhci_root_intr_abort,
232 1.34 skrll .upm_close = xhci_root_intr_close,
233 1.34 skrll .upm_cleartoggle = xhci_noop,
234 1.34 skrll .upm_done = xhci_root_intr_done,
235 1.1 jakllsch };
236 1.1 jakllsch
237 1.1 jakllsch
238 1.1 jakllsch static const struct usbd_pipe_methods xhci_device_ctrl_methods = {
239 1.34 skrll .upm_transfer = xhci_device_ctrl_transfer,
240 1.34 skrll .upm_start = xhci_device_ctrl_start,
241 1.34 skrll .upm_abort = xhci_device_ctrl_abort,
242 1.34 skrll .upm_close = xhci_device_ctrl_close,
243 1.34 skrll .upm_cleartoggle = xhci_noop,
244 1.34 skrll .upm_done = xhci_device_ctrl_done,
245 1.1 jakllsch };
246 1.1 jakllsch
247 1.1 jakllsch static const struct usbd_pipe_methods xhci_device_isoc_methods = {
248 1.34 skrll .upm_cleartoggle = xhci_noop,
249 1.1 jakllsch };
250 1.1 jakllsch
251 1.1 jakllsch static const struct usbd_pipe_methods xhci_device_bulk_methods = {
252 1.34 skrll .upm_transfer = xhci_device_bulk_transfer,
253 1.34 skrll .upm_start = xhci_device_bulk_start,
254 1.34 skrll .upm_abort = xhci_device_bulk_abort,
255 1.34 skrll .upm_close = xhci_device_bulk_close,
256 1.34 skrll .upm_cleartoggle = xhci_noop,
257 1.34 skrll .upm_done = xhci_device_bulk_done,
258 1.1 jakllsch };
259 1.1 jakllsch
260 1.1 jakllsch static const struct usbd_pipe_methods xhci_device_intr_methods = {
261 1.34 skrll .upm_transfer = xhci_device_intr_transfer,
262 1.34 skrll .upm_start = xhci_device_intr_start,
263 1.34 skrll .upm_abort = xhci_device_intr_abort,
264 1.34 skrll .upm_close = xhci_device_intr_close,
265 1.34 skrll .upm_cleartoggle = xhci_noop,
266 1.34 skrll .upm_done = xhci_device_intr_done,
267 1.1 jakllsch };
268 1.1 jakllsch
269 1.1 jakllsch static inline uint32_t
270 1.34 skrll xhci_read_1(const struct xhci_softc * const sc, bus_size_t offset)
271 1.34 skrll {
272 1.34 skrll return bus_space_read_1(sc->sc_iot, sc->sc_ioh, offset);
273 1.34 skrll }
274 1.34 skrll
275 1.34 skrll static inline uint32_t
276 1.1 jakllsch xhci_read_4(const struct xhci_softc * const sc, bus_size_t offset)
277 1.1 jakllsch {
278 1.1 jakllsch return bus_space_read_4(sc->sc_iot, sc->sc_ioh, offset);
279 1.1 jakllsch }
280 1.1 jakllsch
281 1.34 skrll static inline void
282 1.34 skrll xhci_write_1(const struct xhci_softc * const sc, bus_size_t offset,
283 1.34 skrll uint32_t value)
284 1.34 skrll {
285 1.34 skrll bus_space_write_1(sc->sc_iot, sc->sc_ioh, offset, value);
286 1.34 skrll }
287 1.34 skrll
288 1.4 apb #if 0 /* unused */
289 1.1 jakllsch static inline void
290 1.1 jakllsch xhci_write_4(const struct xhci_softc * const sc, bus_size_t offset,
291 1.1 jakllsch uint32_t value)
292 1.1 jakllsch {
293 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_ioh, offset, value);
294 1.1 jakllsch }
295 1.4 apb #endif /* unused */
296 1.1 jakllsch
297 1.1 jakllsch static inline uint32_t
298 1.1 jakllsch xhci_cap_read_4(const struct xhci_softc * const sc, bus_size_t offset)
299 1.1 jakllsch {
300 1.1 jakllsch return bus_space_read_4(sc->sc_iot, sc->sc_cbh, offset);
301 1.1 jakllsch }
302 1.1 jakllsch
303 1.1 jakllsch static inline uint32_t
304 1.1 jakllsch xhci_op_read_4(const struct xhci_softc * const sc, bus_size_t offset)
305 1.1 jakllsch {
306 1.1 jakllsch return bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
307 1.1 jakllsch }
308 1.1 jakllsch
309 1.1 jakllsch static inline void
310 1.1 jakllsch xhci_op_write_4(const struct xhci_softc * const sc, bus_size_t offset,
311 1.1 jakllsch uint32_t value)
312 1.1 jakllsch {
313 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_obh, offset, value);
314 1.1 jakllsch }
315 1.1 jakllsch
316 1.1 jakllsch static inline uint64_t
317 1.1 jakllsch xhci_op_read_8(const struct xhci_softc * const sc, bus_size_t offset)
318 1.1 jakllsch {
319 1.1 jakllsch uint64_t value;
320 1.1 jakllsch
321 1.1 jakllsch if (sc->sc_ac64) {
322 1.1 jakllsch #ifdef XHCI_USE_BUS_SPACE_8
323 1.1 jakllsch value = bus_space_read_8(sc->sc_iot, sc->sc_obh, offset);
324 1.1 jakllsch #else
325 1.1 jakllsch value = bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
326 1.1 jakllsch value |= (uint64_t)bus_space_read_4(sc->sc_iot, sc->sc_obh,
327 1.1 jakllsch offset + 4) << 32;
328 1.1 jakllsch #endif
329 1.1 jakllsch } else {
330 1.1 jakllsch value = bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
331 1.1 jakllsch }
332 1.1 jakllsch
333 1.1 jakllsch return value;
334 1.1 jakllsch }
335 1.1 jakllsch
336 1.1 jakllsch static inline void
337 1.1 jakllsch xhci_op_write_8(const struct xhci_softc * const sc, bus_size_t offset,
338 1.1 jakllsch uint64_t value)
339 1.1 jakllsch {
340 1.1 jakllsch if (sc->sc_ac64) {
341 1.1 jakllsch #ifdef XHCI_USE_BUS_SPACE_8
342 1.1 jakllsch bus_space_write_8(sc->sc_iot, sc->sc_obh, offset, value);
343 1.1 jakllsch #else
344 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_obh, offset + 0,
345 1.1 jakllsch (value >> 0) & 0xffffffff);
346 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_obh, offset + 4,
347 1.1 jakllsch (value >> 32) & 0xffffffff);
348 1.1 jakllsch #endif
349 1.1 jakllsch } else {
350 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_obh, offset, value);
351 1.1 jakllsch }
352 1.1 jakllsch }
353 1.1 jakllsch
354 1.103 skrll static inline void
355 1.103 skrll xhci_op_barrier(const struct xhci_softc * const sc, bus_size_t offset,
356 1.103 skrll bus_size_t len, int flags)
357 1.103 skrll {
358 1.103 skrll bus_space_barrier(sc->sc_iot, sc->sc_obh, offset, len, flags);
359 1.103 skrll }
360 1.103 skrll
361 1.1 jakllsch static inline uint32_t
362 1.1 jakllsch xhci_rt_read_4(const struct xhci_softc * const sc, bus_size_t offset)
363 1.1 jakllsch {
364 1.1 jakllsch return bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
365 1.1 jakllsch }
366 1.1 jakllsch
367 1.1 jakllsch static inline void
368 1.1 jakllsch xhci_rt_write_4(const struct xhci_softc * const sc, bus_size_t offset,
369 1.1 jakllsch uint32_t value)
370 1.1 jakllsch {
371 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset, value);
372 1.1 jakllsch }
373 1.1 jakllsch
374 1.1 jakllsch static inline uint64_t
375 1.1 jakllsch xhci_rt_read_8(const struct xhci_softc * const sc, bus_size_t offset)
376 1.1 jakllsch {
377 1.1 jakllsch uint64_t value;
378 1.1 jakllsch
379 1.1 jakllsch if (sc->sc_ac64) {
380 1.1 jakllsch #ifdef XHCI_USE_BUS_SPACE_8
381 1.1 jakllsch value = bus_space_read_8(sc->sc_iot, sc->sc_rbh, offset);
382 1.1 jakllsch #else
383 1.1 jakllsch value = bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
384 1.1 jakllsch value |= (uint64_t)bus_space_read_4(sc->sc_iot, sc->sc_rbh,
385 1.1 jakllsch offset + 4) << 32;
386 1.1 jakllsch #endif
387 1.1 jakllsch } else {
388 1.1 jakllsch value = bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
389 1.1 jakllsch }
390 1.1 jakllsch
391 1.1 jakllsch return value;
392 1.1 jakllsch }
393 1.1 jakllsch
394 1.1 jakllsch static inline void
395 1.1 jakllsch xhci_rt_write_8(const struct xhci_softc * const sc, bus_size_t offset,
396 1.1 jakllsch uint64_t value)
397 1.1 jakllsch {
398 1.1 jakllsch if (sc->sc_ac64) {
399 1.1 jakllsch #ifdef XHCI_USE_BUS_SPACE_8
400 1.1 jakllsch bus_space_write_8(sc->sc_iot, sc->sc_rbh, offset, value);
401 1.1 jakllsch #else
402 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset + 0,
403 1.1 jakllsch (value >> 0) & 0xffffffff);
404 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset + 4,
405 1.1 jakllsch (value >> 32) & 0xffffffff);
406 1.1 jakllsch #endif
407 1.1 jakllsch } else {
408 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset, value);
409 1.1 jakllsch }
410 1.1 jakllsch }
411 1.1 jakllsch
412 1.4 apb #if 0 /* unused */
413 1.1 jakllsch static inline uint32_t
414 1.1 jakllsch xhci_db_read_4(const struct xhci_softc * const sc, bus_size_t offset)
415 1.1 jakllsch {
416 1.1 jakllsch return bus_space_read_4(sc->sc_iot, sc->sc_dbh, offset);
417 1.1 jakllsch }
418 1.4 apb #endif /* unused */
419 1.1 jakllsch
420 1.1 jakllsch static inline void
421 1.1 jakllsch xhci_db_write_4(const struct xhci_softc * const sc, bus_size_t offset,
422 1.1 jakllsch uint32_t value)
423 1.1 jakllsch {
424 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_dbh, offset, value);
425 1.1 jakllsch }
426 1.1 jakllsch
427 1.1 jakllsch /* --- */
428 1.1 jakllsch
429 1.1 jakllsch static inline uint8_t
430 1.1 jakllsch xhci_ep_get_type(usb_endpoint_descriptor_t * const ed)
431 1.1 jakllsch {
432 1.34 skrll u_int eptype = 0;
433 1.1 jakllsch
434 1.1 jakllsch switch (UE_GET_XFERTYPE(ed->bmAttributes)) {
435 1.1 jakllsch case UE_CONTROL:
436 1.1 jakllsch eptype = 0x0;
437 1.1 jakllsch break;
438 1.1 jakllsch case UE_ISOCHRONOUS:
439 1.1 jakllsch eptype = 0x1;
440 1.1 jakllsch break;
441 1.1 jakllsch case UE_BULK:
442 1.1 jakllsch eptype = 0x2;
443 1.1 jakllsch break;
444 1.1 jakllsch case UE_INTERRUPT:
445 1.1 jakllsch eptype = 0x3;
446 1.1 jakllsch break;
447 1.1 jakllsch }
448 1.1 jakllsch
449 1.1 jakllsch if ((UE_GET_XFERTYPE(ed->bmAttributes) == UE_CONTROL) ||
450 1.1 jakllsch (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN))
451 1.1 jakllsch return eptype | 0x4;
452 1.1 jakllsch else
453 1.1 jakllsch return eptype;
454 1.1 jakllsch }
455 1.1 jakllsch
456 1.1 jakllsch static u_int
457 1.1 jakllsch xhci_ep_get_dci(usb_endpoint_descriptor_t * const ed)
458 1.1 jakllsch {
459 1.1 jakllsch /* xHCI 1.0 section 4.5.1 */
460 1.1 jakllsch u_int epaddr = UE_GET_ADDR(ed->bEndpointAddress);
461 1.1 jakllsch u_int in = 0;
462 1.1 jakllsch
463 1.1 jakllsch if ((UE_GET_XFERTYPE(ed->bmAttributes) == UE_CONTROL) ||
464 1.1 jakllsch (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN))
465 1.1 jakllsch in = 1;
466 1.1 jakllsch
467 1.1 jakllsch return epaddr * 2 + in;
468 1.1 jakllsch }
469 1.1 jakllsch
470 1.1 jakllsch static inline u_int
471 1.1 jakllsch xhci_dci_to_ici(const u_int i)
472 1.1 jakllsch {
473 1.1 jakllsch return i + 1;
474 1.1 jakllsch }
475 1.1 jakllsch
476 1.1 jakllsch static inline void *
477 1.1 jakllsch xhci_slot_get_dcv(struct xhci_softc * const sc, struct xhci_slot * const xs,
478 1.1 jakllsch const u_int dci)
479 1.1 jakllsch {
480 1.1 jakllsch return KERNADDR(&xs->xs_dc_dma, sc->sc_ctxsz * dci);
481 1.1 jakllsch }
482 1.1 jakllsch
483 1.4 apb #if 0 /* unused */
484 1.1 jakllsch static inline bus_addr_t
485 1.1 jakllsch xhci_slot_get_dcp(struct xhci_softc * const sc, struct xhci_slot * const xs,
486 1.1 jakllsch const u_int dci)
487 1.1 jakllsch {
488 1.1 jakllsch return DMAADDR(&xs->xs_dc_dma, sc->sc_ctxsz * dci);
489 1.1 jakllsch }
490 1.4 apb #endif /* unused */
491 1.1 jakllsch
492 1.1 jakllsch static inline void *
493 1.1 jakllsch xhci_slot_get_icv(struct xhci_softc * const sc, struct xhci_slot * const xs,
494 1.1 jakllsch const u_int ici)
495 1.1 jakllsch {
496 1.1 jakllsch return KERNADDR(&xs->xs_ic_dma, sc->sc_ctxsz * ici);
497 1.1 jakllsch }
498 1.1 jakllsch
499 1.1 jakllsch static inline bus_addr_t
500 1.1 jakllsch xhci_slot_get_icp(struct xhci_softc * const sc, struct xhci_slot * const xs,
501 1.1 jakllsch const u_int ici)
502 1.1 jakllsch {
503 1.1 jakllsch return DMAADDR(&xs->xs_ic_dma, sc->sc_ctxsz * ici);
504 1.1 jakllsch }
505 1.1 jakllsch
506 1.1 jakllsch static inline struct xhci_trb *
507 1.1 jakllsch xhci_ring_trbv(struct xhci_ring * const xr, u_int idx)
508 1.1 jakllsch {
509 1.1 jakllsch return KERNADDR(&xr->xr_dma, XHCI_TRB_SIZE * idx);
510 1.1 jakllsch }
511 1.1 jakllsch
512 1.1 jakllsch static inline bus_addr_t
513 1.1 jakllsch xhci_ring_trbp(struct xhci_ring * const xr, u_int idx)
514 1.1 jakllsch {
515 1.1 jakllsch return DMAADDR(&xr->xr_dma, XHCI_TRB_SIZE * idx);
516 1.1 jakllsch }
517 1.1 jakllsch
518 1.1 jakllsch static inline void
519 1.101 jakllsch xhci_soft_trb_put(struct xhci_soft_trb * const trb,
520 1.101 jakllsch uint64_t parameter, uint32_t status, uint32_t control)
521 1.101 jakllsch {
522 1.101 jakllsch trb->trb_0 = parameter;
523 1.101 jakllsch trb->trb_2 = status;
524 1.101 jakllsch trb->trb_3 = control;
525 1.101 jakllsch }
526 1.101 jakllsch
527 1.101 jakllsch static inline void
528 1.1 jakllsch xhci_trb_put(struct xhci_trb * const trb, uint64_t parameter, uint32_t status,
529 1.1 jakllsch uint32_t control)
530 1.1 jakllsch {
531 1.34 skrll trb->trb_0 = htole64(parameter);
532 1.34 skrll trb->trb_2 = htole32(status);
533 1.34 skrll trb->trb_3 = htole32(control);
534 1.1 jakllsch }
535 1.1 jakllsch
536 1.40 skrll static int
537 1.40 skrll xhci_trb_get_idx(struct xhci_ring *xr, uint64_t trb_0, int *idx)
538 1.40 skrll {
539 1.40 skrll /* base address of TRBs */
540 1.40 skrll bus_addr_t trbp = xhci_ring_trbp(xr, 0);
541 1.40 skrll
542 1.40 skrll /* trb_0 range sanity check */
543 1.40 skrll if (trb_0 == 0 || trb_0 < trbp ||
544 1.40 skrll (trb_0 - trbp) % sizeof(struct xhci_trb) != 0 ||
545 1.40 skrll (trb_0 - trbp) / sizeof(struct xhci_trb) >= xr->xr_ntrb) {
546 1.40 skrll return 1;
547 1.40 skrll }
548 1.40 skrll *idx = (trb_0 - trbp) / sizeof(struct xhci_trb);
549 1.40 skrll return 0;
550 1.40 skrll }
551 1.40 skrll
552 1.63 skrll static unsigned int
553 1.63 skrll xhci_get_epstate(struct xhci_softc * const sc, struct xhci_slot * const xs,
554 1.63 skrll u_int dci)
555 1.63 skrll {
556 1.63 skrll uint32_t *cp;
557 1.63 skrll
558 1.63 skrll usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
559 1.63 skrll cp = xhci_slot_get_dcv(sc, xs, dci);
560 1.63 skrll return XHCI_EPCTX_0_EPSTATE_GET(le32toh(cp[0]));
561 1.63 skrll }
562 1.63 skrll
563 1.68 skrll static inline unsigned int
564 1.68 skrll xhci_ctlrport2bus(struct xhci_softc * const sc, unsigned int ctlrport)
565 1.68 skrll {
566 1.68 skrll const unsigned int port = ctlrport - 1;
567 1.68 skrll const uint8_t bit = __BIT(port % NBBY);
568 1.68 skrll
569 1.68 skrll return __SHIFTOUT(sc->sc_ctlrportbus[port / NBBY], bit);
570 1.68 skrll }
571 1.68 skrll
572 1.68 skrll /*
573 1.68 skrll * Return the roothub port for a controller port. Both are 1..n.
574 1.68 skrll */
575 1.68 skrll static inline unsigned int
576 1.68 skrll xhci_ctlrport2rhport(struct xhci_softc * const sc, unsigned int ctrlport)
577 1.68 skrll {
578 1.68 skrll
579 1.68 skrll return sc->sc_ctlrportmap[ctrlport - 1];
580 1.68 skrll }
581 1.68 skrll
582 1.68 skrll /*
583 1.68 skrll * Return the controller port for a bus roothub port. Both are 1..n.
584 1.68 skrll */
585 1.68 skrll static inline unsigned int
586 1.68 skrll xhci_rhport2ctlrport(struct xhci_softc * const sc, unsigned int bn,
587 1.68 skrll unsigned int rhport)
588 1.68 skrll {
589 1.68 skrll
590 1.68 skrll return sc->sc_rhportmap[bn][rhport - 1];
591 1.68 skrll }
592 1.68 skrll
593 1.1 jakllsch /* --- */
594 1.1 jakllsch
595 1.1 jakllsch void
596 1.1 jakllsch xhci_childdet(device_t self, device_t child)
597 1.1 jakllsch {
598 1.1 jakllsch struct xhci_softc * const sc = device_private(self);
599 1.1 jakllsch
600 1.84 msaitoh KASSERT((sc->sc_child == child) || (sc->sc_child2 == child));
601 1.84 msaitoh if (child == sc->sc_child2)
602 1.84 msaitoh sc->sc_child2 = NULL;
603 1.84 msaitoh else if (child == sc->sc_child)
604 1.1 jakllsch sc->sc_child = NULL;
605 1.1 jakllsch }
606 1.1 jakllsch
607 1.1 jakllsch int
608 1.1 jakllsch xhci_detach(struct xhci_softc *sc, int flags)
609 1.1 jakllsch {
610 1.1 jakllsch int rv = 0;
611 1.1 jakllsch
612 1.68 skrll if (sc->sc_child2 != NULL) {
613 1.68 skrll rv = config_detach(sc->sc_child2, flags);
614 1.68 skrll if (rv != 0)
615 1.68 skrll return rv;
616 1.88 jdolecek KASSERT(sc->sc_child2 == NULL);
617 1.68 skrll }
618 1.68 skrll
619 1.68 skrll if (sc->sc_child != NULL) {
620 1.1 jakllsch rv = config_detach(sc->sc_child, flags);
621 1.68 skrll if (rv != 0)
622 1.68 skrll return rv;
623 1.88 jdolecek KASSERT(sc->sc_child == NULL);
624 1.68 skrll }
625 1.1 jakllsch
626 1.1 jakllsch /* XXX unconfigure/free slots */
627 1.1 jakllsch
628 1.1 jakllsch /* verify: */
629 1.1 jakllsch xhci_rt_write_4(sc, XHCI_IMAN(0), 0);
630 1.1 jakllsch xhci_op_write_4(sc, XHCI_USBCMD, 0);
631 1.1 jakllsch /* do we need to wait for stop? */
632 1.1 jakllsch
633 1.1 jakllsch xhci_op_write_8(sc, XHCI_CRCR, 0);
634 1.1 jakllsch xhci_ring_free(sc, &sc->sc_cr);
635 1.1 jakllsch cv_destroy(&sc->sc_command_cv);
636 1.68 skrll cv_destroy(&sc->sc_cmdbusy_cv);
637 1.1 jakllsch
638 1.1 jakllsch xhci_rt_write_4(sc, XHCI_ERSTSZ(0), 0);
639 1.1 jakllsch xhci_rt_write_8(sc, XHCI_ERSTBA(0), 0);
640 1.1 jakllsch xhci_rt_write_8(sc, XHCI_ERDP(0), 0|XHCI_ERDP_LO_BUSY);
641 1.1 jakllsch xhci_ring_free(sc, &sc->sc_er);
642 1.1 jakllsch
643 1.1 jakllsch usb_freemem(&sc->sc_bus, &sc->sc_eventst_dma);
644 1.1 jakllsch
645 1.1 jakllsch xhci_op_write_8(sc, XHCI_DCBAAP, 0);
646 1.1 jakllsch usb_freemem(&sc->sc_bus, &sc->sc_dcbaa_dma);
647 1.1 jakllsch
648 1.1 jakllsch kmem_free(sc->sc_slots, sizeof(*sc->sc_slots) * sc->sc_maxslots);
649 1.1 jakllsch
650 1.82 skrll kmem_free(sc->sc_ctlrportbus,
651 1.70 skrll howmany(sc->sc_maxports * sizeof(uint8_t), NBBY));
652 1.68 skrll kmem_free(sc->sc_ctlrportmap, sc->sc_maxports * sizeof(int));
653 1.68 skrll
654 1.68 skrll for (size_t j = 0; j < __arraycount(sc->sc_rhportmap); j++) {
655 1.68 skrll kmem_free(sc->sc_rhportmap[j], sc->sc_maxports * sizeof(int));
656 1.68 skrll }
657 1.68 skrll
658 1.1 jakllsch mutex_destroy(&sc->sc_lock);
659 1.1 jakllsch mutex_destroy(&sc->sc_intr_lock);
660 1.1 jakllsch
661 1.1 jakllsch pool_cache_destroy(sc->sc_xferpool);
662 1.1 jakllsch
663 1.1 jakllsch return rv;
664 1.1 jakllsch }
665 1.1 jakllsch
666 1.1 jakllsch int
667 1.1 jakllsch xhci_activate(device_t self, enum devact act)
668 1.1 jakllsch {
669 1.1 jakllsch struct xhci_softc * const sc = device_private(self);
670 1.1 jakllsch
671 1.1 jakllsch switch (act) {
672 1.1 jakllsch case DVACT_DEACTIVATE:
673 1.1 jakllsch sc->sc_dying = true;
674 1.1 jakllsch return 0;
675 1.1 jakllsch default:
676 1.1 jakllsch return EOPNOTSUPP;
677 1.1 jakllsch }
678 1.1 jakllsch }
679 1.1 jakllsch
680 1.1 jakllsch bool
681 1.107.2.8 martin xhci_suspend(device_t self, const pmf_qual_t *qual)
682 1.1 jakllsch {
683 1.107.2.8 martin struct xhci_softc * const sc = device_private(self);
684 1.107.2.8 martin size_t i, j, bn, dci;
685 1.107.2.8 martin int port;
686 1.107.2.8 martin uint32_t v;
687 1.107.2.8 martin usbd_status err;
688 1.107.2.8 martin bool ok = false;
689 1.107.2.8 martin
690 1.107.2.8 martin XHCIHIST_FUNC(); XHCIHIST_CALLED();
691 1.107.2.8 martin
692 1.107.2.8 martin mutex_enter(&sc->sc_lock);
693 1.107.2.8 martin
694 1.107.2.8 martin /*
695 1.107.2.8 martin * Block issuance of new commands, and wait for all pending
696 1.107.2.8 martin * commands to complete.
697 1.107.2.8 martin */
698 1.107.2.8 martin KASSERT(sc->sc_suspender == NULL);
699 1.107.2.8 martin sc->sc_suspender = curlwp;
700 1.107.2.8 martin while (sc->sc_command_addr != 0)
701 1.107.2.8 martin cv_wait(&sc->sc_cmdbusy_cv, &sc->sc_lock);
702 1.107.2.8 martin
703 1.107.2.8 martin /*
704 1.107.2.8 martin * xHCI Requirements Specification 1.2, May 2019, Sec. 4.23.2:
705 1.107.2.8 martin * xHCI Power Management, p. 342
706 1.107.2.8 martin * https://www.intel.com/content/dam/www/public/us/en/documents/technical-specifications/extensible-host-controler-interface-usb-xhci.pdf#page=342
707 1.107.2.8 martin */
708 1.107.2.8 martin
709 1.107.2.8 martin /*
710 1.107.2.8 martin * `1. Stop all USB activity by issuing Stop Endpoint Commands
711 1.107.2.8 martin * for Busy endpoints in the Running state. If the Force
712 1.107.2.8 martin * Save Context Capability (FSC = ``0'') is not supported,
713 1.107.2.8 martin * then Stop Endpoint Commands shall be issued for all idle
714 1.107.2.8 martin * endpoints in the Running state as well. The Stop
715 1.107.2.8 martin * Endpoint Command causes the xHC to update the respective
716 1.107.2.8 martin * Endpoint or Stream Contexts in system memory, e.g. the
717 1.107.2.8 martin * TR Dequeue Pointer, DCS, etc. fields. Refer to
718 1.107.2.8 martin * Implementation Note "0".'
719 1.107.2.8 martin */
720 1.107.2.8 martin for (i = 0; i < sc->sc_maxslots; i++) {
721 1.107.2.8 martin struct xhci_slot *xs = &sc->sc_slots[i];
722 1.107.2.8 martin
723 1.107.2.8 martin /* Skip if the slot is not in use. */
724 1.107.2.8 martin if (xs->xs_idx == 0)
725 1.107.2.8 martin continue;
726 1.107.2.8 martin
727 1.107.2.8 martin for (dci = XHCI_DCI_SLOT; dci <= XHCI_MAX_DCI; dci++) {
728 1.107.2.8 martin /* Skip if the endpoint is not Running. */
729 1.107.2.8 martin /* XXX What about Busy? */
730 1.107.2.8 martin if (xhci_get_epstate(sc, xs, dci) !=
731 1.107.2.8 martin XHCI_EPSTATE_RUNNING)
732 1.107.2.8 martin continue;
733 1.107.2.8 martin
734 1.107.2.8 martin /* Stop endpoint. */
735 1.107.2.8 martin err = xhci_stop_endpoint_cmd(sc, xs, dci,
736 1.107.2.8 martin XHCI_TRB_3_SUSP_EP_BIT);
737 1.107.2.8 martin if (err) {
738 1.107.2.8 martin device_printf(self, "failed to stop endpoint"
739 1.107.2.8 martin " slot %zu dci %zu err %d\n",
740 1.107.2.8 martin i, dci, err);
741 1.107.2.8 martin goto out;
742 1.107.2.8 martin }
743 1.107.2.8 martin }
744 1.107.2.8 martin }
745 1.107.2.8 martin
746 1.107.2.8 martin /*
747 1.107.2.8 martin * Next, suspend all the ports:
748 1.107.2.8 martin *
749 1.107.2.8 martin * xHCI Requirements Specification 1.2, May 2019, Sec. 4.15:
750 1.107.2.8 martin * Suspend-Resume, pp. 276-283
751 1.107.2.8 martin * https://www.intel.com/content/dam/www/public/us/en/documents/technical-specifications/extensible-host-controler-interface-usb-xhci.pdf#page=276
752 1.107.2.8 martin */
753 1.107.2.8 martin for (bn = 0; bn < 2; bn++) {
754 1.107.2.8 martin for (i = 1; i <= sc->sc_rhportcount[bn]; i++) {
755 1.107.2.8 martin /* 4.15.1: Port Suspend. */
756 1.107.2.8 martin port = XHCI_PORTSC(xhci_rhport2ctlrport(sc, bn, i));
757 1.107.2.8 martin
758 1.107.2.8 martin /*
759 1.107.2.8 martin * `System software places individual ports
760 1.107.2.8 martin * into suspend mode by writing a ``3'' into
761 1.107.2.8 martin * the appropriate PORTSC register Port Link
762 1.107.2.8 martin * State (PLS) field (refer to Section 5.4.8).
763 1.107.2.8 martin * Software should only set the PLS field to
764 1.107.2.8 martin * ``3'' when the port is in the Enabled
765 1.107.2.8 martin * state.'
766 1.107.2.8 martin *
767 1.107.2.8 martin * `Software should not attempt to suspend a
768 1.107.2.8 martin * port unless the port reports that it is in
769 1.107.2.8 martin * the enabled (PED = ``1''; PLS < ``3'')
770 1.107.2.8 martin * state (refer to Section 5.4.8 for more
771 1.107.2.8 martin * information about PED and PLS).'
772 1.107.2.8 martin */
773 1.107.2.8 martin v = xhci_op_read_4(sc, port);
774 1.107.2.8 martin if (((v & XHCI_PS_PED) == 0) ||
775 1.107.2.8 martin XHCI_PS_PLS_GET(v) >= XHCI_PS_PLS_U3)
776 1.107.2.8 martin continue;
777 1.107.2.8 martin v &= ~(XHCI_PS_PLS_MASK | XHCI_PS_CLEAR);
778 1.107.2.8 martin v |= XHCI_PS_LWS | XHCI_PS_PLS_SET(XHCI_PS_PLS_SETU3);
779 1.107.2.8 martin xhci_op_write_4(sc, port, v);
780 1.107.2.8 martin
781 1.107.2.8 martin /*
782 1.107.2.8 martin * `When the PLS field is written with U3
783 1.107.2.8 martin * (``3''), the status of the PLS bit will not
784 1.107.2.8 martin * change to the target U state U3 until the
785 1.107.2.8 martin * suspend signaling has completed to the
786 1.107.2.8 martin * attached device (which may be as long as
787 1.107.2.8 martin * 10ms.).'
788 1.107.2.8 martin *
789 1.107.2.8 martin * `Software is required to wait for U3
790 1.107.2.8 martin * transitions to complete before it puts the
791 1.107.2.8 martin * xHC into a low power state, and before
792 1.107.2.8 martin * resuming the port.'
793 1.107.2.8 martin *
794 1.107.2.8 martin * XXX Take advantage of the technique to
795 1.107.2.8 martin * reduce polling on host controllers that
796 1.107.2.8 martin * support the U3C capability.
797 1.107.2.8 martin */
798 1.107.2.8 martin for (j = 0; j < XHCI_WAIT_PLS_U3; j++) {
799 1.107.2.8 martin v = xhci_op_read_4(sc, port);
800 1.107.2.8 martin if (XHCI_PS_PLS_GET(v) == XHCI_PS_PLS_U3)
801 1.107.2.8 martin break;
802 1.107.2.8 martin usb_delay_ms(&sc->sc_bus, 1);
803 1.107.2.8 martin }
804 1.107.2.8 martin if (j == XHCI_WAIT_PLS_U3) {
805 1.107.2.8 martin device_printf(self,
806 1.107.2.8 martin "suspend timeout on bus %zu port %zu\n",
807 1.107.2.8 martin bn, i);
808 1.107.2.8 martin goto out;
809 1.107.2.8 martin }
810 1.107.2.8 martin }
811 1.107.2.8 martin }
812 1.107.2.8 martin
813 1.107.2.8 martin /*
814 1.107.2.8 martin * `2. Ensure that the Command Ring is in the Stopped state
815 1.107.2.8 martin * (CRR = ``0'') or Idle (i.e. the Command Transfer Ring is
816 1.107.2.8 martin * empty), and all Command Completion Events associated
817 1.107.2.8 martin * with them have been received.'
818 1.107.2.8 martin *
819 1.107.2.8 martin * XXX
820 1.107.2.8 martin */
821 1.107.2.8 martin
822 1.107.2.8 martin /* `3. Stop the controller by setting Run/Stop (R/S) = ``0''.' */
823 1.107.2.8 martin xhci_op_write_4(sc, XHCI_USBCMD,
824 1.107.2.8 martin xhci_op_read_4(sc, XHCI_USBCMD) & ~XHCI_CMD_RS);
825 1.107.2.8 martin
826 1.107.2.8 martin /*
827 1.107.2.8 martin * `4. Read the Operational Runtime, and VTIO registers in the
828 1.107.2.8 martin * following order: USBCMD, DNCTRL, DCBAAP, CONFIG, ERSTSZ,
829 1.107.2.8 martin * ERSTBA, ERDP, IMAN, IMOD, and VTIO and save their
830 1.107.2.8 martin * state.'
831 1.107.2.8 martin *
832 1.107.2.8 martin * (We don't use VTIO here (XXX for now?).)
833 1.107.2.8 martin */
834 1.107.2.8 martin sc->sc_regs.usbcmd = xhci_op_read_4(sc, XHCI_USBCMD);
835 1.107.2.8 martin sc->sc_regs.dnctrl = xhci_op_read_4(sc, XHCI_DNCTRL);
836 1.107.2.8 martin sc->sc_regs.dcbaap = xhci_op_read_8(sc, XHCI_DCBAAP);
837 1.107.2.8 martin sc->sc_regs.config = xhci_op_read_4(sc, XHCI_CONFIG);
838 1.107.2.8 martin sc->sc_regs.erstsz0 = xhci_rt_read_4(sc, XHCI_ERSTSZ(0));
839 1.107.2.8 martin sc->sc_regs.erstba0 = xhci_rt_read_8(sc, XHCI_ERSTBA(0));
840 1.107.2.8 martin sc->sc_regs.erdp0 = xhci_rt_read_8(sc, XHCI_ERDP(0));
841 1.107.2.8 martin sc->sc_regs.iman0 = xhci_rt_read_4(sc, XHCI_IMAN(0));
842 1.107.2.8 martin sc->sc_regs.imod0 = xhci_rt_read_4(sc, XHCI_IMOD(0));
843 1.107.2.8 martin
844 1.107.2.8 martin /*
845 1.107.2.8 martin * `5. Set the Controller Save State (CSS) flag in the USBCMD
846 1.107.2.8 martin * register (5.4.1)...'
847 1.107.2.8 martin */
848 1.107.2.8 martin xhci_op_write_4(sc, XHCI_USBCMD,
849 1.107.2.8 martin xhci_op_read_4(sc, XHCI_USBCMD) | XHCI_CMD_CSS);
850 1.107.2.8 martin
851 1.107.2.8 martin /*
852 1.107.2.8 martin * `...and wait for the Save State Status (SSS) flag in the
853 1.107.2.8 martin * USBSTS register (5.4.2) to transition to ``0''.'
854 1.107.2.8 martin */
855 1.107.2.8 martin for (i = 0; i < XHCI_WAIT_SSS; i++) {
856 1.107.2.8 martin if ((xhci_op_read_4(sc, XHCI_USBSTS) & XHCI_STS_SSS) == 0)
857 1.107.2.8 martin break;
858 1.107.2.8 martin usb_delay_ms(&sc->sc_bus, 1);
859 1.107.2.8 martin }
860 1.107.2.8 martin if (i >= XHCI_WAIT_SSS) {
861 1.107.2.8 martin device_printf(self, "suspend timeout, USBSTS.SSS\n");
862 1.107.2.8 martin /*
863 1.107.2.8 martin * Just optimistically go on and check SRE anyway --
864 1.107.2.8 martin * what's the worst that could happen?
865 1.107.2.8 martin */
866 1.107.2.8 martin }
867 1.107.2.8 martin
868 1.107.2.8 martin /*
869 1.107.2.8 martin * `Note: After a Save or Restore operation completes, the
870 1.107.2.8 martin * Save/Restore Error (SRE) flag in the USBSTS register should
871 1.107.2.8 martin * be checked to ensure that the operation completed
872 1.107.2.8 martin * successfully.'
873 1.107.2.8 martin */
874 1.107.2.8 martin if (xhci_op_read_4(sc, XHCI_USBSTS) & XHCI_STS_SRE) {
875 1.107.2.8 martin device_printf(self, "suspend error, USBSTS.SRE\n");
876 1.107.2.8 martin goto out;
877 1.107.2.8 martin }
878 1.107.2.8 martin
879 1.107.2.8 martin /* Success! */
880 1.107.2.8 martin ok = true;
881 1.107.2.8 martin
882 1.107.2.8 martin out: mutex_exit(&sc->sc_lock);
883 1.107.2.8 martin return ok;
884 1.1 jakllsch }
885 1.1 jakllsch
886 1.1 jakllsch bool
887 1.107.2.8 martin xhci_resume(device_t self, const pmf_qual_t *qual)
888 1.1 jakllsch {
889 1.107.2.8 martin struct xhci_softc * const sc = device_private(self);
890 1.107.2.8 martin size_t i, j, bn, dci;
891 1.107.2.8 martin int port;
892 1.107.2.8 martin uint32_t v;
893 1.107.2.8 martin bool ok = false;
894 1.107.2.8 martin
895 1.107.2.8 martin XHCIHIST_FUNC(); XHCIHIST_CALLED();
896 1.107.2.8 martin
897 1.107.2.8 martin mutex_enter(&sc->sc_lock);
898 1.107.2.8 martin KASSERT(sc->sc_suspender);
899 1.107.2.8 martin
900 1.107.2.8 martin /*
901 1.107.2.8 martin * xHCI Requirements Specification 1.2, May 2019, Sec. 4.23.2:
902 1.107.2.8 martin * xHCI Power Management, p. 343
903 1.107.2.8 martin * https://www.intel.com/content/dam/www/public/us/en/documents/technical-specifications/extensible-host-controler-interface-usb-xhci.pdf#page=343
904 1.107.2.8 martin */
905 1.107.2.8 martin
906 1.107.2.8 martin /*
907 1.107.2.8 martin * `4. Restore the Operational Runtime, and VTIO registers with
908 1.107.2.8 martin * their previously saved state in the following order:
909 1.107.2.8 martin * DNCTRL, DCBAAP, CONFIG, ERSTSZ, ERSTBA, ERDP, IMAN,
910 1.107.2.8 martin * IMOD, and VTIO.'
911 1.107.2.8 martin *
912 1.107.2.8 martin * (We don't use VTIO here (for now?).)
913 1.107.2.8 martin */
914 1.107.2.8 martin xhci_op_write_4(sc, XHCI_USBCMD, sc->sc_regs.usbcmd);
915 1.107.2.8 martin xhci_op_write_4(sc, XHCI_DNCTRL, sc->sc_regs.dnctrl);
916 1.107.2.8 martin xhci_op_write_8(sc, XHCI_DCBAAP, sc->sc_regs.dcbaap);
917 1.107.2.8 martin xhci_op_write_4(sc, XHCI_CONFIG, sc->sc_regs.config);
918 1.107.2.8 martin xhci_rt_write_4(sc, XHCI_ERSTSZ(0), sc->sc_regs.erstsz0);
919 1.107.2.8 martin xhci_rt_write_8(sc, XHCI_ERSTBA(0), sc->sc_regs.erstba0);
920 1.107.2.8 martin xhci_rt_write_8(sc, XHCI_ERDP(0), sc->sc_regs.erdp0);
921 1.107.2.8 martin xhci_rt_write_4(sc, XHCI_IMAN(0), sc->sc_regs.iman0);
922 1.107.2.8 martin xhci_rt_write_4(sc, XHCI_IMOD(0), sc->sc_regs.imod0);
923 1.107.2.8 martin
924 1.107.2.8 martin memset(&sc->sc_regs, 0, sizeof(sc->sc_regs)); /* paranoia */
925 1.107.2.8 martin
926 1.107.2.8 martin /*
927 1.107.2.8 martin * `5. Set the Controller Restore State (CRS) flag in the
928 1.107.2.8 martin * USBCMD register (5.4.1) to ``1''...'
929 1.107.2.8 martin */
930 1.107.2.8 martin xhci_op_write_4(sc, XHCI_USBCMD,
931 1.107.2.8 martin xhci_op_read_4(sc, XHCI_USBCMD) | XHCI_CMD_CRS);
932 1.107.2.8 martin
933 1.107.2.8 martin /*
934 1.107.2.8 martin * `...and wait for the Restore State Status (RSS) in the
935 1.107.2.8 martin * USBSTS register (5.4.2) to transition to ``0''.'
936 1.107.2.8 martin */
937 1.107.2.8 martin for (i = 0; i < XHCI_WAIT_RSS; i++) {
938 1.107.2.8 martin if ((xhci_op_read_4(sc, XHCI_USBSTS) & XHCI_STS_RSS) == 0)
939 1.107.2.8 martin break;
940 1.107.2.8 martin usb_delay_ms(&sc->sc_bus, 1);
941 1.107.2.8 martin }
942 1.107.2.8 martin if (i >= XHCI_WAIT_RSS) {
943 1.107.2.8 martin device_printf(self, "suspend timeout, USBSTS.RSS\n");
944 1.107.2.8 martin goto out;
945 1.107.2.8 martin }
946 1.107.2.8 martin
947 1.107.2.8 martin /*
948 1.107.2.8 martin * `6. Reinitialize the Command Ring, i.e. so its Cycle bits
949 1.107.2.8 martin * are consistent with the RCS values to be written to the
950 1.107.2.8 martin * CRCR.'
951 1.107.2.8 martin *
952 1.107.2.8 martin * XXX Hope just zeroing it is good enough!
953 1.107.2.8 martin */
954 1.107.2.8 martin xhci_host_dequeue(sc->sc_cr);
955 1.107.2.8 martin
956 1.107.2.8 martin /*
957 1.107.2.8 martin * `7. Write the CRCR with the address and RCS value of the
958 1.107.2.8 martin * reinitialized Command Ring. Note that this write will
959 1.107.2.8 martin * cause the Command Ring to restart at the address
960 1.107.2.8 martin * specified by the CRCR.'
961 1.107.2.8 martin */
962 1.107.2.8 martin xhci_op_write_8(sc, XHCI_CRCR, xhci_ring_trbp(sc->sc_cr, 0) |
963 1.107.2.8 martin sc->sc_cr->xr_cs);
964 1.107.2.8 martin
965 1.107.2.8 martin /*
966 1.107.2.8 martin * `8. Enable the controller by setting Run/Stop (R/S) =
967 1.107.2.8 martin * ``1''.'
968 1.107.2.8 martin */
969 1.107.2.8 martin xhci_op_write_4(sc, XHCI_USBCMD,
970 1.107.2.8 martin xhci_op_read_4(sc, XHCI_USBCMD) | XHCI_CMD_RS);
971 1.107.2.8 martin
972 1.107.2.8 martin /*
973 1.107.2.8 martin * `9. Software shall walk the USB topology and initialize each
974 1.107.2.8 martin * of the xHC PORTSC, PORTPMSC, and PORTLI registers, and
975 1.107.2.8 martin * external hub ports attached to USB devices.'
976 1.107.2.8 martin *
977 1.107.2.8 martin * This follows the procedure in 4.15 `Suspend-Resume', 4.15.2
978 1.107.2.8 martin * `Port Resume', 4.15.2.1 `Host Initiated'.
979 1.107.2.8 martin *
980 1.107.2.8 martin * XXX We should maybe batch up initiating the state
981 1.107.2.8 martin * transitions, and then wait for them to complete all at once.
982 1.107.2.8 martin */
983 1.107.2.8 martin for (bn = 0; bn < 2; bn++) {
984 1.107.2.8 martin for (i = 1; i <= sc->sc_rhportcount[bn]; i++) {
985 1.107.2.8 martin port = XHCI_PORTSC(xhci_rhport2ctlrport(sc, bn, i));
986 1.107.2.8 martin
987 1.107.2.8 martin /* `When a port is in the U3 state: ...' */
988 1.107.2.8 martin v = xhci_op_read_4(sc, port);
989 1.107.2.8 martin if (XHCI_PS_PLS_GET(v) != XHCI_PS_PLS_U3)
990 1.107.2.8 martin continue;
991 1.107.2.8 martin
992 1.107.2.8 martin /*
993 1.107.2.8 martin * `For a USB2 protocol port, software shall
994 1.107.2.8 martin * write a ``15'' (Resume) to the PLS field to
995 1.107.2.8 martin * initiate resume signaling. The port shall
996 1.107.2.8 martin * transition to the Resume substate and the
997 1.107.2.8 martin * xHC shall transmit the resume signaling
998 1.107.2.8 martin * within 1ms (T_URSM). Software shall ensure
999 1.107.2.8 martin * that resume is signaled for at least 20ms
1000 1.107.2.8 martin * (T_DRSMDN). Software shall start timing
1001 1.107.2.8 martin * T_DRSMDN from the write of ``15'' (Resume)
1002 1.107.2.8 martin * to PLS.'
1003 1.107.2.8 martin */
1004 1.107.2.8 martin if (bn == 1) {
1005 1.107.2.8 martin KASSERT(sc->sc_bus2.ub_revision == USBREV_2_0);
1006 1.107.2.8 martin v &= ~(XHCI_PS_PLS_MASK | XHCI_PS_CLEAR);
1007 1.107.2.8 martin v |= XHCI_PS_LWS;
1008 1.107.2.8 martin v |= XHCI_PS_PLS_SET(XHCI_PS_PLS_SETRESUME);
1009 1.107.2.8 martin xhci_op_write_4(sc, port, v);
1010 1.107.2.8 martin usb_delay_ms(&sc->sc_bus, USB_RESUME_WAIT);
1011 1.107.2.8 martin } else {
1012 1.107.2.8 martin KASSERT(sc->sc_bus.ub_revision > USBREV_2_0);
1013 1.107.2.8 martin }
1014 1.107.2.8 martin
1015 1.107.2.8 martin /*
1016 1.107.2.8 martin * `For a USB3 protocol port [and a USB2
1017 1.107.2.8 martin * protocol port after transitioning to
1018 1.107.2.8 martin * Resume], software shall write a ``0'' (U0)
1019 1.107.2.8 martin * to the PLS field...'
1020 1.107.2.8 martin */
1021 1.107.2.8 martin v = xhci_op_read_4(sc, port);
1022 1.107.2.8 martin v &= ~(XHCI_PS_PLS_MASK | XHCI_PS_CLEAR);
1023 1.107.2.8 martin v |= XHCI_PS_LWS | XHCI_PS_PLS_SET(XHCI_PS_PLS_SETU0);
1024 1.107.2.8 martin xhci_op_write_4(sc, port, v);
1025 1.107.2.8 martin
1026 1.107.2.8 martin for (j = 0; j < XHCI_WAIT_PLS_U0; j++) {
1027 1.107.2.8 martin v = xhci_op_read_4(sc, port);
1028 1.107.2.8 martin if (XHCI_PS_PLS_GET(v) == XHCI_PS_PLS_U0)
1029 1.107.2.8 martin break;
1030 1.107.2.8 martin usb_delay_ms(&sc->sc_bus, 1);
1031 1.107.2.8 martin }
1032 1.107.2.8 martin if (j == XHCI_WAIT_PLS_U0) {
1033 1.107.2.8 martin device_printf(self,
1034 1.107.2.8 martin "resume timeout on bus %zu port %zu\n",
1035 1.107.2.8 martin bn, i);
1036 1.107.2.8 martin goto out;
1037 1.107.2.8 martin }
1038 1.107.2.8 martin }
1039 1.107.2.8 martin }
1040 1.107.2.8 martin
1041 1.107.2.8 martin /*
1042 1.107.2.8 martin * `10. Restart each of the previously Running endpoints by
1043 1.107.2.8 martin * ringing their doorbells.'
1044 1.107.2.8 martin */
1045 1.107.2.8 martin for (i = 0; i < sc->sc_maxslots; i++) {
1046 1.107.2.8 martin struct xhci_slot *xs = &sc->sc_slots[i];
1047 1.107.2.8 martin
1048 1.107.2.8 martin /* Skip if the slot is not in use. */
1049 1.107.2.8 martin if (xs->xs_idx == 0)
1050 1.107.2.8 martin continue;
1051 1.107.2.8 martin
1052 1.107.2.8 martin for (dci = XHCI_DCI_SLOT; dci <= XHCI_MAX_DCI; dci++) {
1053 1.107.2.8 martin /* Skip if the endpoint is not Running. */
1054 1.107.2.8 martin if (xhci_get_epstate(sc, xs, dci) !=
1055 1.107.2.8 martin XHCI_EPSTATE_RUNNING)
1056 1.107.2.8 martin continue;
1057 1.107.2.8 martin
1058 1.107.2.8 martin /* Ring the doorbell. */
1059 1.107.2.8 martin xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
1060 1.107.2.8 martin }
1061 1.107.2.8 martin }
1062 1.107.2.8 martin
1063 1.107.2.8 martin /*
1064 1.107.2.8 martin * `Note: After a Save or Restore operation completes, the
1065 1.107.2.8 martin * Save/Restore Error (SRE) flag in the USBSTS register should
1066 1.107.2.8 martin * be checked to ensure that the operation completed
1067 1.107.2.8 martin * successfully.'
1068 1.107.2.8 martin */
1069 1.107.2.8 martin if (xhci_op_read_4(sc, XHCI_USBSTS) & XHCI_STS_SRE) {
1070 1.107.2.8 martin device_printf(self, "resume error, USBSTS.SRE\n");
1071 1.107.2.8 martin goto out;
1072 1.107.2.8 martin }
1073 1.107.2.8 martin
1074 1.107.2.8 martin /* Resume command issuance. */
1075 1.107.2.8 martin sc->sc_suspender = NULL;
1076 1.107.2.8 martin cv_broadcast(&sc->sc_cmdbusy_cv);
1077 1.107.2.8 martin
1078 1.107.2.8 martin /* Success! */
1079 1.107.2.8 martin ok = true;
1080 1.107.2.8 martin
1081 1.107.2.8 martin out: mutex_exit(&sc->sc_lock);
1082 1.107.2.8 martin return ok;
1083 1.1 jakllsch }
1084 1.1 jakllsch
1085 1.1 jakllsch bool
1086 1.1 jakllsch xhci_shutdown(device_t self, int flags)
1087 1.1 jakllsch {
1088 1.1 jakllsch return false;
1089 1.1 jakllsch }
1090 1.1 jakllsch
1091 1.40 skrll static int
1092 1.40 skrll xhci_hc_reset(struct xhci_softc * const sc)
1093 1.40 skrll {
1094 1.40 skrll uint32_t usbcmd, usbsts;
1095 1.40 skrll int i;
1096 1.40 skrll
1097 1.40 skrll /* Check controller not ready */
1098 1.42 skrll for (i = 0; i < XHCI_WAIT_CNR; i++) {
1099 1.40 skrll usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
1100 1.40 skrll if ((usbsts & XHCI_STS_CNR) == 0)
1101 1.40 skrll break;
1102 1.40 skrll usb_delay_ms(&sc->sc_bus, 1);
1103 1.40 skrll }
1104 1.42 skrll if (i >= XHCI_WAIT_CNR) {
1105 1.40 skrll aprint_error_dev(sc->sc_dev, "controller not ready timeout\n");
1106 1.40 skrll return EIO;
1107 1.40 skrll }
1108 1.40 skrll
1109 1.40 skrll /* Halt controller */
1110 1.40 skrll usbcmd = 0;
1111 1.40 skrll xhci_op_write_4(sc, XHCI_USBCMD, usbcmd);
1112 1.40 skrll usb_delay_ms(&sc->sc_bus, 1);
1113 1.40 skrll
1114 1.40 skrll /* Reset controller */
1115 1.40 skrll usbcmd = XHCI_CMD_HCRST;
1116 1.40 skrll xhci_op_write_4(sc, XHCI_USBCMD, usbcmd);
1117 1.42 skrll for (i = 0; i < XHCI_WAIT_HCRST; i++) {
1118 1.76 msaitoh /*
1119 1.76 msaitoh * Wait 1ms first. Existing Intel xHCI requies 1ms delay to
1120 1.76 msaitoh * prevent system hang (Errata).
1121 1.76 msaitoh */
1122 1.76 msaitoh usb_delay_ms(&sc->sc_bus, 1);
1123 1.40 skrll usbcmd = xhci_op_read_4(sc, XHCI_USBCMD);
1124 1.40 skrll if ((usbcmd & XHCI_CMD_HCRST) == 0)
1125 1.40 skrll break;
1126 1.40 skrll }
1127 1.42 skrll if (i >= XHCI_WAIT_HCRST) {
1128 1.40 skrll aprint_error_dev(sc->sc_dev, "host controller reset timeout\n");
1129 1.40 skrll return EIO;
1130 1.40 skrll }
1131 1.40 skrll
1132 1.40 skrll /* Check controller not ready */
1133 1.42 skrll for (i = 0; i < XHCI_WAIT_CNR; i++) {
1134 1.40 skrll usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
1135 1.40 skrll if ((usbsts & XHCI_STS_CNR) == 0)
1136 1.40 skrll break;
1137 1.40 skrll usb_delay_ms(&sc->sc_bus, 1);
1138 1.40 skrll }
1139 1.42 skrll if (i >= XHCI_WAIT_CNR) {
1140 1.40 skrll aprint_error_dev(sc->sc_dev,
1141 1.40 skrll "controller not ready timeout after reset\n");
1142 1.40 skrll return EIO;
1143 1.40 skrll }
1144 1.40 skrll
1145 1.40 skrll return 0;
1146 1.40 skrll }
1147 1.40 skrll
1148 1.68 skrll /* 7.2 xHCI Support Protocol Capability */
1149 1.68 skrll static void
1150 1.68 skrll xhci_id_protocols(struct xhci_softc *sc, bus_size_t ecp)
1151 1.68 skrll {
1152 1.107.2.2 martin XHCIHIST_FUNC(); XHCIHIST_CALLED();
1153 1.107.2.2 martin
1154 1.68 skrll /* XXX Cache this lot */
1155 1.68 skrll
1156 1.68 skrll const uint32_t w0 = xhci_read_4(sc, ecp);
1157 1.68 skrll const uint32_t w4 = xhci_read_4(sc, ecp + 4);
1158 1.68 skrll const uint32_t w8 = xhci_read_4(sc, ecp + 8);
1159 1.68 skrll const uint32_t wc = xhci_read_4(sc, ecp + 0xc);
1160 1.68 skrll
1161 1.68 skrll aprint_debug_dev(sc->sc_dev,
1162 1.68 skrll " SP: %08x %08x %08x %08x\n", w0, w4, w8, wc);
1163 1.68 skrll
1164 1.68 skrll if (w4 != XHCI_XECP_USBID)
1165 1.68 skrll return;
1166 1.68 skrll
1167 1.68 skrll const int major = XHCI_XECP_SP_W0_MAJOR(w0);
1168 1.68 skrll const int minor = XHCI_XECP_SP_W0_MINOR(w0);
1169 1.68 skrll const uint8_t cpo = XHCI_XECP_SP_W8_CPO(w8);
1170 1.68 skrll const uint8_t cpc = XHCI_XECP_SP_W8_CPC(w8);
1171 1.68 skrll
1172 1.68 skrll const uint16_t mm = __SHIFTOUT(w0, __BITS(31, 16));
1173 1.68 skrll switch (mm) {
1174 1.68 skrll case 0x0200:
1175 1.68 skrll case 0x0300:
1176 1.68 skrll case 0x0301:
1177 1.107.2.2 martin case 0x0310:
1178 1.68 skrll aprint_debug_dev(sc->sc_dev, " %s ports %d - %d\n",
1179 1.68 skrll major == 3 ? "ss" : "hs", cpo, cpo + cpc -1);
1180 1.68 skrll break;
1181 1.68 skrll default:
1182 1.107.2.2 martin aprint_error_dev(sc->sc_dev, " unknown major/minor (%d/%d)\n",
1183 1.68 skrll major, minor);
1184 1.68 skrll return;
1185 1.68 skrll }
1186 1.68 skrll
1187 1.68 skrll const size_t bus = (major == 3) ? 0 : 1;
1188 1.68 skrll
1189 1.68 skrll /* Index arrays with 0..n-1 where ports are numbered 1..n */
1190 1.68 skrll for (size_t cp = cpo - 1; cp < cpo + cpc - 1; cp++) {
1191 1.68 skrll if (sc->sc_ctlrportmap[cp] != 0) {
1192 1.107.2.1 martin aprint_error_dev(sc->sc_dev, "controller port %zu "
1193 1.68 skrll "already assigned", cp);
1194 1.68 skrll continue;
1195 1.68 skrll }
1196 1.68 skrll
1197 1.68 skrll sc->sc_ctlrportbus[cp / NBBY] |=
1198 1.68 skrll bus == 0 ? 0 : __BIT(cp % NBBY);
1199 1.68 skrll
1200 1.68 skrll const size_t rhp = sc->sc_rhportcount[bus]++;
1201 1.68 skrll
1202 1.68 skrll KASSERTMSG(sc->sc_rhportmap[bus][rhp] == 0,
1203 1.68 skrll "bus %zu rhp %zu is %d", bus, rhp,
1204 1.68 skrll sc->sc_rhportmap[bus][rhp]);
1205 1.68 skrll
1206 1.68 skrll sc->sc_rhportmap[bus][rhp] = cp + 1;
1207 1.68 skrll sc->sc_ctlrportmap[cp] = rhp + 1;
1208 1.68 skrll }
1209 1.68 skrll }
1210 1.68 skrll
1211 1.40 skrll /* Process extended capabilities */
1212 1.40 skrll static void
1213 1.40 skrll xhci_ecp(struct xhci_softc *sc, uint32_t hcc)
1214 1.40 skrll {
1215 1.40 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
1216 1.40 skrll
1217 1.68 skrll bus_size_t ecp = XHCI_HCC_XECP(hcc) * 4;
1218 1.40 skrll while (ecp != 0) {
1219 1.68 skrll uint32_t ecr = xhci_read_4(sc, ecp);
1220 1.69 skrll aprint_debug_dev(sc->sc_dev, "ECR: 0x%08x\n", ecr);
1221 1.40 skrll switch (XHCI_XECP_ID(ecr)) {
1222 1.40 skrll case XHCI_ID_PROTOCOLS: {
1223 1.68 skrll xhci_id_protocols(sc, ecp);
1224 1.40 skrll break;
1225 1.40 skrll }
1226 1.40 skrll case XHCI_ID_USB_LEGACY: {
1227 1.40 skrll uint8_t bios_sem;
1228 1.40 skrll
1229 1.40 skrll /* Take host controller ownership from BIOS */
1230 1.40 skrll bios_sem = xhci_read_1(sc, ecp + XHCI_XECP_BIOS_SEM);
1231 1.40 skrll if (bios_sem) {
1232 1.40 skrll /* sets xHCI to be owned by OS */
1233 1.40 skrll xhci_write_1(sc, ecp + XHCI_XECP_OS_SEM, 1);
1234 1.40 skrll aprint_debug_dev(sc->sc_dev,
1235 1.40 skrll "waiting for BIOS to give up control\n");
1236 1.40 skrll for (int i = 0; i < 5000; i++) {
1237 1.40 skrll bios_sem = xhci_read_1(sc, ecp +
1238 1.40 skrll XHCI_XECP_BIOS_SEM);
1239 1.40 skrll if (bios_sem == 0)
1240 1.40 skrll break;
1241 1.40 skrll DELAY(1000);
1242 1.40 skrll }
1243 1.40 skrll if (bios_sem) {
1244 1.40 skrll aprint_error_dev(sc->sc_dev,
1245 1.40 skrll "timed out waiting for BIOS\n");
1246 1.40 skrll }
1247 1.40 skrll }
1248 1.40 skrll break;
1249 1.40 skrll }
1250 1.40 skrll default:
1251 1.40 skrll break;
1252 1.40 skrll }
1253 1.40 skrll ecr = xhci_read_4(sc, ecp);
1254 1.40 skrll if (XHCI_XECP_NEXT(ecr) == 0) {
1255 1.40 skrll ecp = 0;
1256 1.40 skrll } else {
1257 1.40 skrll ecp += XHCI_XECP_NEXT(ecr) * 4;
1258 1.40 skrll }
1259 1.40 skrll }
1260 1.40 skrll }
1261 1.40 skrll
1262 1.34 skrll #define XHCI_HCCPREV1_BITS \
1263 1.34 skrll "\177\020" /* New bitmask */ \
1264 1.34 skrll "f\020\020XECP\0" \
1265 1.34 skrll "f\014\4MAXPSA\0" \
1266 1.34 skrll "b\013CFC\0" \
1267 1.34 skrll "b\012SEC\0" \
1268 1.34 skrll "b\011SBD\0" \
1269 1.34 skrll "b\010FSE\0" \
1270 1.34 skrll "b\7NSS\0" \
1271 1.34 skrll "b\6LTC\0" \
1272 1.34 skrll "b\5LHRC\0" \
1273 1.34 skrll "b\4PIND\0" \
1274 1.34 skrll "b\3PPC\0" \
1275 1.34 skrll "b\2CZC\0" \
1276 1.34 skrll "b\1BNC\0" \
1277 1.34 skrll "b\0AC64\0" \
1278 1.34 skrll "\0"
1279 1.34 skrll #define XHCI_HCCV1_x_BITS \
1280 1.34 skrll "\177\020" /* New bitmask */ \
1281 1.34 skrll "f\020\020XECP\0" \
1282 1.34 skrll "f\014\4MAXPSA\0" \
1283 1.34 skrll "b\013CFC\0" \
1284 1.34 skrll "b\012SEC\0" \
1285 1.34 skrll "b\011SPC\0" \
1286 1.34 skrll "b\010PAE\0" \
1287 1.34 skrll "b\7NSS\0" \
1288 1.34 skrll "b\6LTC\0" \
1289 1.34 skrll "b\5LHRC\0" \
1290 1.34 skrll "b\4PIND\0" \
1291 1.34 skrll "b\3PPC\0" \
1292 1.34 skrll "b\2CSZ\0" \
1293 1.34 skrll "b\1BNC\0" \
1294 1.34 skrll "b\0AC64\0" \
1295 1.34 skrll "\0"
1296 1.1 jakllsch
1297 1.95 msaitoh #define XHCI_HCC2_BITS \
1298 1.95 msaitoh "\177\020" /* New bitmask */ \
1299 1.95 msaitoh "b\7ETC_TSC\0" \
1300 1.95 msaitoh "b\6ETC\0" \
1301 1.95 msaitoh "b\5CIC\0" \
1302 1.95 msaitoh "b\4LEC\0" \
1303 1.95 msaitoh "b\3CTC\0" \
1304 1.95 msaitoh "b\2FSC\0" \
1305 1.95 msaitoh "b\1CMC\0" \
1306 1.95 msaitoh "b\0U3C\0" \
1307 1.95 msaitoh "\0"
1308 1.95 msaitoh
1309 1.74 jmcneill void
1310 1.74 jmcneill xhci_start(struct xhci_softc *sc)
1311 1.74 jmcneill {
1312 1.74 jmcneill xhci_rt_write_4(sc, XHCI_IMAN(0), XHCI_IMAN_INTR_ENA);
1313 1.74 jmcneill if ((sc->sc_quirks & XHCI_QUIRK_INTEL) != 0)
1314 1.74 jmcneill /* Intel xhci needs interrupt rate moderated. */
1315 1.74 jmcneill xhci_rt_write_4(sc, XHCI_IMOD(0), XHCI_IMOD_DEFAULT_LP);
1316 1.74 jmcneill else
1317 1.74 jmcneill xhci_rt_write_4(sc, XHCI_IMOD(0), 0);
1318 1.74 jmcneill aprint_debug_dev(sc->sc_dev, "current IMOD %u\n",
1319 1.74 jmcneill xhci_rt_read_4(sc, XHCI_IMOD(0)));
1320 1.74 jmcneill
1321 1.102 skrll /* Go! */
1322 1.102 skrll xhci_op_write_4(sc, XHCI_USBCMD, XHCI_CMD_INTE|XHCI_CMD_RS);
1323 1.74 jmcneill aprint_debug_dev(sc->sc_dev, "USBCMD %08"PRIx32"\n",
1324 1.74 jmcneill xhci_op_read_4(sc, XHCI_USBCMD));
1325 1.74 jmcneill }
1326 1.74 jmcneill
1327 1.15 skrll int
1328 1.1 jakllsch xhci_init(struct xhci_softc *sc)
1329 1.1 jakllsch {
1330 1.1 jakllsch bus_size_t bsz;
1331 1.95 msaitoh uint32_t cap, hcs1, hcs2, hcs3, hcc, dboff, rtsoff, hcc2;
1332 1.40 skrll uint32_t pagesize, config;
1333 1.40 skrll int i = 0;
1334 1.1 jakllsch uint16_t hciversion;
1335 1.1 jakllsch uint8_t caplength;
1336 1.1 jakllsch
1337 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
1338 1.1 jakllsch
1339 1.68 skrll /* Set up the bus struct for the usb 3 and usb 2 buses */
1340 1.68 skrll sc->sc_bus.ub_methods = &xhci_bus_methods;
1341 1.68 skrll sc->sc_bus.ub_pipesize = sizeof(struct xhci_pipe);
1342 1.34 skrll sc->sc_bus.ub_usedma = true;
1343 1.68 skrll sc->sc_bus.ub_hcpriv = sc;
1344 1.68 skrll
1345 1.68 skrll sc->sc_bus2.ub_methods = &xhci_bus_methods;
1346 1.68 skrll sc->sc_bus2.ub_pipesize = sizeof(struct xhci_pipe);
1347 1.68 skrll sc->sc_bus2.ub_revision = USBREV_2_0;
1348 1.68 skrll sc->sc_bus2.ub_usedma = true;
1349 1.68 skrll sc->sc_bus2.ub_hcpriv = sc;
1350 1.68 skrll sc->sc_bus2.ub_dmatag = sc->sc_bus.ub_dmatag;
1351 1.1 jakllsch
1352 1.1 jakllsch cap = xhci_read_4(sc, XHCI_CAPLENGTH);
1353 1.1 jakllsch caplength = XHCI_CAP_CAPLENGTH(cap);
1354 1.1 jakllsch hciversion = XHCI_CAP_HCIVERSION(cap);
1355 1.1 jakllsch
1356 1.34 skrll if (hciversion < XHCI_HCIVERSION_0_96 ||
1357 1.97 jakllsch hciversion >= 0x0200) {
1358 1.1 jakllsch aprint_normal_dev(sc->sc_dev,
1359 1.1 jakllsch "xHCI version %x.%x not known to be supported\n",
1360 1.1 jakllsch (hciversion >> 8) & 0xff, (hciversion >> 0) & 0xff);
1361 1.1 jakllsch } else {
1362 1.1 jakllsch aprint_verbose_dev(sc->sc_dev, "xHCI version %x.%x\n",
1363 1.1 jakllsch (hciversion >> 8) & 0xff, (hciversion >> 0) & 0xff);
1364 1.1 jakllsch }
1365 1.1 jakllsch
1366 1.1 jakllsch if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, 0, caplength,
1367 1.1 jakllsch &sc->sc_cbh) != 0) {
1368 1.1 jakllsch aprint_error_dev(sc->sc_dev, "capability subregion failure\n");
1369 1.15 skrll return ENOMEM;
1370 1.1 jakllsch }
1371 1.1 jakllsch
1372 1.1 jakllsch hcs1 = xhci_cap_read_4(sc, XHCI_HCSPARAMS1);
1373 1.1 jakllsch sc->sc_maxslots = XHCI_HCS1_MAXSLOTS(hcs1);
1374 1.1 jakllsch sc->sc_maxintrs = XHCI_HCS1_MAXINTRS(hcs1);
1375 1.1 jakllsch sc->sc_maxports = XHCI_HCS1_MAXPORTS(hcs1);
1376 1.1 jakllsch hcs2 = xhci_cap_read_4(sc, XHCI_HCSPARAMS2);
1377 1.34 skrll hcs3 = xhci_cap_read_4(sc, XHCI_HCSPARAMS3);
1378 1.34 skrll aprint_debug_dev(sc->sc_dev,
1379 1.34 skrll "hcs1=%"PRIx32" hcs2=%"PRIx32" hcs3=%"PRIx32"\n", hcs1, hcs2, hcs3);
1380 1.34 skrll
1381 1.1 jakllsch hcc = xhci_cap_read_4(sc, XHCI_HCCPARAMS);
1382 1.1 jakllsch sc->sc_ac64 = XHCI_HCC_AC64(hcc);
1383 1.1 jakllsch sc->sc_ctxsz = XHCI_HCC_CSZ(hcc) ? 64 : 32;
1384 1.1 jakllsch
1385 1.34 skrll char sbuf[128];
1386 1.34 skrll if (hciversion < XHCI_HCIVERSION_1_0)
1387 1.34 skrll snprintb(sbuf, sizeof(sbuf), XHCI_HCCPREV1_BITS, hcc);
1388 1.34 skrll else
1389 1.34 skrll snprintb(sbuf, sizeof(sbuf), XHCI_HCCV1_x_BITS, hcc);
1390 1.34 skrll aprint_debug_dev(sc->sc_dev, "hcc=%s\n", sbuf);
1391 1.12 jakllsch aprint_debug_dev(sc->sc_dev, "xECP %x\n", XHCI_HCC_XECP(hcc) * 4);
1392 1.95 msaitoh if (hciversion >= XHCI_HCIVERSION_1_1) {
1393 1.95 msaitoh hcc2 = xhci_cap_read_4(sc, XHCI_HCCPARAMS2);
1394 1.95 msaitoh snprintb(sbuf, sizeof(sbuf), XHCI_HCC2_BITS, hcc2);
1395 1.95 msaitoh aprint_debug_dev(sc->sc_dev, "hcc2=%s\n", sbuf);
1396 1.95 msaitoh }
1397 1.34 skrll
1398 1.68 skrll /* default all ports to bus 0, i.e. usb 3 */
1399 1.70 skrll sc->sc_ctlrportbus = kmem_zalloc(
1400 1.70 skrll howmany(sc->sc_maxports * sizeof(uint8_t), NBBY), KM_SLEEP);
1401 1.68 skrll sc->sc_ctlrportmap = kmem_zalloc(sc->sc_maxports * sizeof(int), KM_SLEEP);
1402 1.68 skrll
1403 1.68 skrll /* controller port to bus roothub port map */
1404 1.68 skrll for (size_t j = 0; j < __arraycount(sc->sc_rhportmap); j++) {
1405 1.68 skrll sc->sc_rhportmap[j] = kmem_zalloc(sc->sc_maxports * sizeof(int), KM_SLEEP);
1406 1.68 skrll }
1407 1.68 skrll
1408 1.68 skrll /*
1409 1.68 skrll * Process all Extended Capabilities
1410 1.68 skrll */
1411 1.40 skrll xhci_ecp(sc, hcc);
1412 1.1 jakllsch
1413 1.68 skrll bsz = XHCI_PORTSC(sc->sc_maxports);
1414 1.1 jakllsch if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, caplength, bsz,
1415 1.1 jakllsch &sc->sc_obh) != 0) {
1416 1.1 jakllsch aprint_error_dev(sc->sc_dev, "operational subregion failure\n");
1417 1.15 skrll return ENOMEM;
1418 1.1 jakllsch }
1419 1.1 jakllsch
1420 1.1 jakllsch dboff = xhci_cap_read_4(sc, XHCI_DBOFF);
1421 1.1 jakllsch if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, dboff,
1422 1.1 jakllsch sc->sc_maxslots * 4, &sc->sc_dbh) != 0) {
1423 1.1 jakllsch aprint_error_dev(sc->sc_dev, "doorbell subregion failure\n");
1424 1.15 skrll return ENOMEM;
1425 1.1 jakllsch }
1426 1.1 jakllsch
1427 1.1 jakllsch rtsoff = xhci_cap_read_4(sc, XHCI_RTSOFF);
1428 1.1 jakllsch if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, rtsoff,
1429 1.1 jakllsch sc->sc_maxintrs * 0x20, &sc->sc_rbh) != 0) {
1430 1.1 jakllsch aprint_error_dev(sc->sc_dev, "runtime subregion failure\n");
1431 1.15 skrll return ENOMEM;
1432 1.1 jakllsch }
1433 1.1 jakllsch
1434 1.40 skrll int rv;
1435 1.40 skrll rv = xhci_hc_reset(sc);
1436 1.40 skrll if (rv != 0) {
1437 1.40 skrll return rv;
1438 1.37 skrll }
1439 1.1 jakllsch
1440 1.34 skrll if (sc->sc_vendor_init)
1441 1.34 skrll sc->sc_vendor_init(sc);
1442 1.34 skrll
1443 1.1 jakllsch pagesize = xhci_op_read_4(sc, XHCI_PAGESIZE);
1444 1.12 jakllsch aprint_debug_dev(sc->sc_dev, "PAGESIZE 0x%08x\n", pagesize);
1445 1.1 jakllsch pagesize = ffs(pagesize);
1446 1.37 skrll if (pagesize == 0) {
1447 1.37 skrll aprint_error_dev(sc->sc_dev, "pagesize is 0\n");
1448 1.15 skrll return EIO;
1449 1.37 skrll }
1450 1.1 jakllsch sc->sc_pgsz = 1 << (12 + (pagesize - 1));
1451 1.12 jakllsch aprint_debug_dev(sc->sc_dev, "sc_pgsz 0x%08x\n", (uint32_t)sc->sc_pgsz);
1452 1.12 jakllsch aprint_debug_dev(sc->sc_dev, "sc_maxslots 0x%08x\n",
1453 1.1 jakllsch (uint32_t)sc->sc_maxslots);
1454 1.34 skrll aprint_debug_dev(sc->sc_dev, "sc_maxports %d\n", sc->sc_maxports);
1455 1.1 jakllsch
1456 1.5 matt usbd_status err;
1457 1.5 matt
1458 1.5 matt sc->sc_maxspbuf = XHCI_HCS2_MAXSPBUF(hcs2);
1459 1.12 jakllsch aprint_debug_dev(sc->sc_dev, "sc_maxspbuf %d\n", sc->sc_maxspbuf);
1460 1.5 matt if (sc->sc_maxspbuf != 0) {
1461 1.5 matt err = usb_allocmem(&sc->sc_bus,
1462 1.5 matt sizeof(uint64_t) * sc->sc_maxspbuf, sizeof(uint64_t),
1463 1.5 matt &sc->sc_spbufarray_dma);
1464 1.37 skrll if (err) {
1465 1.37 skrll aprint_error_dev(sc->sc_dev,
1466 1.37 skrll "spbufarray init fail, err %d\n", err);
1467 1.37 skrll return ENOMEM;
1468 1.37 skrll }
1469 1.30 skrll
1470 1.36 skrll sc->sc_spbuf_dma = kmem_zalloc(sizeof(*sc->sc_spbuf_dma) *
1471 1.36 skrll sc->sc_maxspbuf, KM_SLEEP);
1472 1.5 matt uint64_t *spbufarray = KERNADDR(&sc->sc_spbufarray_dma, 0);
1473 1.5 matt for (i = 0; i < sc->sc_maxspbuf; i++) {
1474 1.5 matt usb_dma_t * const dma = &sc->sc_spbuf_dma[i];
1475 1.5 matt /* allocate contexts */
1476 1.5 matt err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz,
1477 1.5 matt sc->sc_pgsz, dma);
1478 1.37 skrll if (err) {
1479 1.37 skrll aprint_error_dev(sc->sc_dev,
1480 1.37 skrll "spbufarray_dma init fail, err %d\n", err);
1481 1.37 skrll rv = ENOMEM;
1482 1.37 skrll goto bad1;
1483 1.37 skrll }
1484 1.5 matt spbufarray[i] = htole64(DMAADDR(dma, 0));
1485 1.5 matt usb_syncmem(dma, 0, sc->sc_pgsz,
1486 1.5 matt BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1487 1.5 matt }
1488 1.5 matt
1489 1.30 skrll usb_syncmem(&sc->sc_spbufarray_dma, 0,
1490 1.5 matt sizeof(uint64_t) * sc->sc_maxspbuf, BUS_DMASYNC_PREWRITE);
1491 1.5 matt }
1492 1.5 matt
1493 1.1 jakllsch config = xhci_op_read_4(sc, XHCI_CONFIG);
1494 1.1 jakllsch config &= ~0xFF;
1495 1.1 jakllsch config |= sc->sc_maxslots & 0xFF;
1496 1.1 jakllsch xhci_op_write_4(sc, XHCI_CONFIG, config);
1497 1.1 jakllsch
1498 1.1 jakllsch err = xhci_ring_init(sc, &sc->sc_cr, XHCI_COMMAND_RING_TRBS,
1499 1.1 jakllsch XHCI_COMMAND_RING_SEGMENTS_ALIGN);
1500 1.1 jakllsch if (err) {
1501 1.37 skrll aprint_error_dev(sc->sc_dev, "command ring init fail, err %d\n",
1502 1.37 skrll err);
1503 1.37 skrll rv = ENOMEM;
1504 1.37 skrll goto bad1;
1505 1.1 jakllsch }
1506 1.1 jakllsch
1507 1.1 jakllsch err = xhci_ring_init(sc, &sc->sc_er, XHCI_EVENT_RING_TRBS,
1508 1.1 jakllsch XHCI_EVENT_RING_SEGMENTS_ALIGN);
1509 1.1 jakllsch if (err) {
1510 1.37 skrll aprint_error_dev(sc->sc_dev, "event ring init fail, err %d\n",
1511 1.37 skrll err);
1512 1.37 skrll rv = ENOMEM;
1513 1.37 skrll goto bad2;
1514 1.1 jakllsch }
1515 1.1 jakllsch
1516 1.16 skrll usb_dma_t *dma;
1517 1.16 skrll size_t size;
1518 1.16 skrll size_t align;
1519 1.16 skrll
1520 1.16 skrll dma = &sc->sc_eventst_dma;
1521 1.16 skrll size = roundup2(XHCI_EVENT_RING_SEGMENTS * XHCI_ERSTE_SIZE,
1522 1.16 skrll XHCI_EVENT_RING_SEGMENT_TABLE_ALIGN);
1523 1.37 skrll KASSERTMSG(size <= (512 * 1024), "eventst size %zu too large", size);
1524 1.16 skrll align = XHCI_EVENT_RING_SEGMENT_TABLE_ALIGN;
1525 1.16 skrll err = usb_allocmem(&sc->sc_bus, size, align, dma);
1526 1.37 skrll if (err) {
1527 1.37 skrll aprint_error_dev(sc->sc_dev, "eventst init fail, err %d\n",
1528 1.37 skrll err);
1529 1.37 skrll rv = ENOMEM;
1530 1.37 skrll goto bad3;
1531 1.37 skrll }
1532 1.16 skrll
1533 1.16 skrll memset(KERNADDR(dma, 0), 0, size);
1534 1.16 skrll usb_syncmem(dma, 0, size, BUS_DMASYNC_PREWRITE);
1535 1.37 skrll aprint_debug_dev(sc->sc_dev, "eventst: %016jx %p %zx\n",
1536 1.16 skrll (uintmax_t)DMAADDR(&sc->sc_eventst_dma, 0),
1537 1.16 skrll KERNADDR(&sc->sc_eventst_dma, 0),
1538 1.34 skrll sc->sc_eventst_dma.udma_block->size);
1539 1.16 skrll
1540 1.16 skrll dma = &sc->sc_dcbaa_dma;
1541 1.16 skrll size = (1 + sc->sc_maxslots) * sizeof(uint64_t);
1542 1.37 skrll KASSERTMSG(size <= 2048, "dcbaa size %zu too large", size);
1543 1.16 skrll align = XHCI_DEVICE_CONTEXT_BASE_ADDRESS_ARRAY_ALIGN;
1544 1.16 skrll err = usb_allocmem(&sc->sc_bus, size, align, dma);
1545 1.37 skrll if (err) {
1546 1.37 skrll aprint_error_dev(sc->sc_dev, "dcbaa init fail, err %d\n", err);
1547 1.37 skrll rv = ENOMEM;
1548 1.37 skrll goto bad4;
1549 1.37 skrll }
1550 1.37 skrll aprint_debug_dev(sc->sc_dev, "dcbaa: %016jx %p %zx\n",
1551 1.37 skrll (uintmax_t)DMAADDR(&sc->sc_dcbaa_dma, 0),
1552 1.37 skrll KERNADDR(&sc->sc_dcbaa_dma, 0),
1553 1.37 skrll sc->sc_dcbaa_dma.udma_block->size);
1554 1.16 skrll
1555 1.16 skrll memset(KERNADDR(dma, 0), 0, size);
1556 1.16 skrll if (sc->sc_maxspbuf != 0) {
1557 1.16 skrll /*
1558 1.16 skrll * DCBA entry 0 hold the scratchbuf array pointer.
1559 1.16 skrll */
1560 1.16 skrll *(uint64_t *)KERNADDR(dma, 0) =
1561 1.16 skrll htole64(DMAADDR(&sc->sc_spbufarray_dma, 0));
1562 1.1 jakllsch }
1563 1.16 skrll usb_syncmem(dma, 0, size, BUS_DMASYNC_PREWRITE);
1564 1.1 jakllsch
1565 1.1 jakllsch sc->sc_slots = kmem_zalloc(sizeof(*sc->sc_slots) * sc->sc_maxslots,
1566 1.1 jakllsch KM_SLEEP);
1567 1.37 skrll if (sc->sc_slots == NULL) {
1568 1.37 skrll aprint_error_dev(sc->sc_dev, "slots init fail, err %d\n", err);
1569 1.37 skrll rv = ENOMEM;
1570 1.37 skrll goto bad;
1571 1.37 skrll }
1572 1.37 skrll
1573 1.37 skrll sc->sc_xferpool = pool_cache_init(sizeof(struct xhci_xfer), 0, 0, 0,
1574 1.37 skrll "xhcixfer", NULL, IPL_USB, NULL, NULL, NULL);
1575 1.37 skrll if (sc->sc_xferpool == NULL) {
1576 1.37 skrll aprint_error_dev(sc->sc_dev, "pool_cache init fail, err %d\n",
1577 1.37 skrll err);
1578 1.37 skrll rv = ENOMEM;
1579 1.37 skrll goto bad;
1580 1.37 skrll }
1581 1.1 jakllsch
1582 1.1 jakllsch cv_init(&sc->sc_command_cv, "xhcicmd");
1583 1.68 skrll cv_init(&sc->sc_cmdbusy_cv, "xhcicmdq");
1584 1.34 skrll mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
1585 1.34 skrll mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_USB);
1586 1.34 skrll
1587 1.1 jakllsch struct xhci_erste *erst;
1588 1.1 jakllsch erst = KERNADDR(&sc->sc_eventst_dma, 0);
1589 1.1 jakllsch erst[0].erste_0 = htole64(xhci_ring_trbp(&sc->sc_er, 0));
1590 1.52 skrll erst[0].erste_2 = htole32(sc->sc_er.xr_ntrb);
1591 1.1 jakllsch erst[0].erste_3 = htole32(0);
1592 1.1 jakllsch usb_syncmem(&sc->sc_eventst_dma, 0,
1593 1.1 jakllsch XHCI_ERSTE_SIZE * XHCI_EVENT_RING_SEGMENTS, BUS_DMASYNC_PREWRITE);
1594 1.1 jakllsch
1595 1.1 jakllsch xhci_rt_write_4(sc, XHCI_ERSTSZ(0), XHCI_EVENT_RING_SEGMENTS);
1596 1.1 jakllsch xhci_rt_write_8(sc, XHCI_ERSTBA(0), DMAADDR(&sc->sc_eventst_dma, 0));
1597 1.1 jakllsch xhci_rt_write_8(sc, XHCI_ERDP(0), xhci_ring_trbp(&sc->sc_er, 0) |
1598 1.1 jakllsch XHCI_ERDP_LO_BUSY);
1599 1.103 skrll
1600 1.1 jakllsch xhci_op_write_8(sc, XHCI_DCBAAP, DMAADDR(&sc->sc_dcbaa_dma, 0));
1601 1.1 jakllsch xhci_op_write_8(sc, XHCI_CRCR, xhci_ring_trbp(&sc->sc_cr, 0) |
1602 1.1 jakllsch sc->sc_cr.xr_cs);
1603 1.1 jakllsch
1604 1.103 skrll xhci_op_barrier(sc, 0, 4, BUS_SPACE_BARRIER_WRITE);
1605 1.103 skrll
1606 1.79 christos HEXDUMP("eventst", KERNADDR(&sc->sc_eventst_dma, 0),
1607 1.1 jakllsch XHCI_ERSTE_SIZE * XHCI_EVENT_RING_SEGMENTS);
1608 1.1 jakllsch
1609 1.74 jmcneill if ((sc->sc_quirks & XHCI_DEFERRED_START) == 0)
1610 1.74 jmcneill xhci_start(sc);
1611 1.1 jakllsch
1612 1.37 skrll return 0;
1613 1.37 skrll
1614 1.37 skrll bad:
1615 1.37 skrll if (sc->sc_xferpool) {
1616 1.37 skrll pool_cache_destroy(sc->sc_xferpool);
1617 1.37 skrll sc->sc_xferpool = NULL;
1618 1.37 skrll }
1619 1.37 skrll
1620 1.37 skrll if (sc->sc_slots) {
1621 1.37 skrll kmem_free(sc->sc_slots, sizeof(*sc->sc_slots) *
1622 1.37 skrll sc->sc_maxslots);
1623 1.37 skrll sc->sc_slots = NULL;
1624 1.37 skrll }
1625 1.37 skrll
1626 1.37 skrll usb_freemem(&sc->sc_bus, &sc->sc_dcbaa_dma);
1627 1.37 skrll bad4:
1628 1.37 skrll usb_freemem(&sc->sc_bus, &sc->sc_eventst_dma);
1629 1.37 skrll bad3:
1630 1.37 skrll xhci_ring_free(sc, &sc->sc_er);
1631 1.37 skrll bad2:
1632 1.37 skrll xhci_ring_free(sc, &sc->sc_cr);
1633 1.37 skrll i = sc->sc_maxspbuf;
1634 1.37 skrll bad1:
1635 1.37 skrll for (int j = 0; j < i; j++)
1636 1.37 skrll usb_freemem(&sc->sc_bus, &sc->sc_spbuf_dma[j]);
1637 1.37 skrll usb_freemem(&sc->sc_bus, &sc->sc_spbufarray_dma);
1638 1.37 skrll
1639 1.37 skrll return rv;
1640 1.1 jakllsch }
1641 1.1 jakllsch
1642 1.73 skrll static inline bool
1643 1.73 skrll xhci_polling_p(struct xhci_softc * const sc)
1644 1.73 skrll {
1645 1.73 skrll return sc->sc_bus.ub_usepolling || sc->sc_bus2.ub_usepolling;
1646 1.73 skrll }
1647 1.73 skrll
1648 1.1 jakllsch int
1649 1.1 jakllsch xhci_intr(void *v)
1650 1.1 jakllsch {
1651 1.1 jakllsch struct xhci_softc * const sc = v;
1652 1.25 skrll int ret = 0;
1653 1.1 jakllsch
1654 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
1655 1.27 skrll
1656 1.25 skrll if (sc == NULL)
1657 1.1 jakllsch return 0;
1658 1.1 jakllsch
1659 1.25 skrll mutex_spin_enter(&sc->sc_intr_lock);
1660 1.25 skrll
1661 1.25 skrll if (sc->sc_dying || !device_has_power(sc->sc_dev))
1662 1.25 skrll goto done;
1663 1.25 skrll
1664 1.1 jakllsch /* If we get an interrupt while polling, then just ignore it. */
1665 1.73 skrll if (xhci_polling_p(sc)) {
1666 1.1 jakllsch #ifdef DIAGNOSTIC
1667 1.27 skrll DPRINTFN(16, "ignored interrupt while polling", 0, 0, 0, 0);
1668 1.1 jakllsch #endif
1669 1.25 skrll goto done;
1670 1.1 jakllsch }
1671 1.1 jakllsch
1672 1.25 skrll ret = xhci_intr1(sc);
1673 1.73 skrll if (ret) {
1674 1.89 jdolecek KASSERT(sc->sc_child || sc->sc_child2);
1675 1.89 jdolecek
1676 1.89 jdolecek /*
1677 1.89 jdolecek * One of child busses could be already detached. It doesn't
1678 1.89 jdolecek * matter on which of the two the softintr is scheduled.
1679 1.89 jdolecek */
1680 1.89 jdolecek if (sc->sc_child)
1681 1.89 jdolecek usb_schedsoftintr(&sc->sc_bus);
1682 1.89 jdolecek else
1683 1.89 jdolecek usb_schedsoftintr(&sc->sc_bus2);
1684 1.73 skrll }
1685 1.25 skrll done:
1686 1.25 skrll mutex_spin_exit(&sc->sc_intr_lock);
1687 1.25 skrll return ret;
1688 1.1 jakllsch }
1689 1.1 jakllsch
1690 1.1 jakllsch int
1691 1.1 jakllsch xhci_intr1(struct xhci_softc * const sc)
1692 1.1 jakllsch {
1693 1.1 jakllsch uint32_t usbsts;
1694 1.1 jakllsch uint32_t iman;
1695 1.1 jakllsch
1696 1.107.2.3 martin XHCIHIST_FUNC();
1697 1.27 skrll
1698 1.1 jakllsch usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
1699 1.107.2.3 martin XHCIHIST_CALLARGS("USBSTS %08jx", usbsts, 0, 0, 0);
1700 1.90 jdolecek if ((usbsts & (XHCI_STS_HSE | XHCI_STS_EINT | XHCI_STS_PCD |
1701 1.90 jdolecek XHCI_STS_HCE)) == 0) {
1702 1.90 jdolecek DPRINTFN(16, "ignored intr not for %s",
1703 1.98 riastrad (uintptr_t)device_xname(sc->sc_dev), 0, 0, 0);
1704 1.1 jakllsch return 0;
1705 1.1 jakllsch }
1706 1.90 jdolecek
1707 1.90 jdolecek /*
1708 1.90 jdolecek * Clear EINT and other transient flags, to not misenterpret
1709 1.90 jdolecek * next shared interrupt. Also, to avoid race, EINT must be cleared
1710 1.90 jdolecek * before XHCI_IMAN_INTR_PEND is cleared.
1711 1.90 jdolecek */
1712 1.90 jdolecek xhci_op_write_4(sc, XHCI_USBSTS, usbsts & XHCI_STS_RSVDP0);
1713 1.90 jdolecek
1714 1.90 jdolecek #ifdef XHCI_DEBUG
1715 1.1 jakllsch usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
1716 1.75 pgoyette DPRINTFN(16, "USBSTS %08jx", usbsts, 0, 0, 0);
1717 1.90 jdolecek #endif
1718 1.1 jakllsch
1719 1.1 jakllsch iman = xhci_rt_read_4(sc, XHCI_IMAN(0));
1720 1.75 pgoyette DPRINTFN(16, "IMAN0 %08jx", iman, 0, 0, 0);
1721 1.34 skrll iman |= XHCI_IMAN_INTR_PEND;
1722 1.1 jakllsch xhci_rt_write_4(sc, XHCI_IMAN(0), iman);
1723 1.90 jdolecek
1724 1.90 jdolecek #ifdef XHCI_DEBUG
1725 1.1 jakllsch iman = xhci_rt_read_4(sc, XHCI_IMAN(0));
1726 1.75 pgoyette DPRINTFN(16, "IMAN0 %08jx", iman, 0, 0, 0);
1727 1.1 jakllsch usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
1728 1.75 pgoyette DPRINTFN(16, "USBSTS %08jx", usbsts, 0, 0, 0);
1729 1.90 jdolecek #endif
1730 1.1 jakllsch
1731 1.1 jakllsch return 1;
1732 1.1 jakllsch }
1733 1.1 jakllsch
1734 1.34 skrll /*
1735 1.34 skrll * 3 port speed types used in USB stack
1736 1.34 skrll *
1737 1.34 skrll * usbdi speed
1738 1.34 skrll * definition: USB_SPEED_* in usb.h
1739 1.34 skrll * They are used in struct usbd_device in USB stack.
1740 1.34 skrll * ioctl interface uses these values too.
1741 1.34 skrll * port_status speed
1742 1.34 skrll * definition: UPS_*_SPEED in usb.h
1743 1.34 skrll * They are used in usb_port_status_t and valid only for USB 2.0.
1744 1.34 skrll * Speed value is always 0 for Super Speed or more, and dwExtPortStatus
1745 1.34 skrll * of usb_port_status_ext_t indicates port speed.
1746 1.34 skrll * Note that some 3.0 values overlap with 2.0 values.
1747 1.34 skrll * (e.g. 0x200 means UPS_POER_POWER_SS in SS and
1748 1.34 skrll * means UPS_LOW_SPEED in HS.)
1749 1.34 skrll * port status returned from hub also uses these values.
1750 1.34 skrll * On NetBSD UPS_OTHER_SPEED indicates port speed is super speed
1751 1.34 skrll * or more.
1752 1.34 skrll * xspeed:
1753 1.34 skrll * definition: Protocol Speed ID (PSI) (xHCI 1.1 7.2.1)
1754 1.34 skrll * They are used in only slot context and PORTSC reg of xhci.
1755 1.34 skrll * The difference between usbdi speed and xspeed is
1756 1.34 skrll * that FS and LS values are swapped.
1757 1.34 skrll */
1758 1.34 skrll
1759 1.34 skrll /* convert usbdi speed to xspeed */
1760 1.34 skrll static int
1761 1.34 skrll xhci_speed2xspeed(int speed)
1762 1.34 skrll {
1763 1.34 skrll switch (speed) {
1764 1.34 skrll case USB_SPEED_LOW: return 2;
1765 1.34 skrll case USB_SPEED_FULL: return 1;
1766 1.34 skrll default: return speed;
1767 1.34 skrll }
1768 1.34 skrll }
1769 1.34 skrll
1770 1.34 skrll #if 0
1771 1.34 skrll /* convert xspeed to usbdi speed */
1772 1.34 skrll static int
1773 1.34 skrll xhci_xspeed2speed(int xspeed)
1774 1.34 skrll {
1775 1.34 skrll switch (xspeed) {
1776 1.34 skrll case 1: return USB_SPEED_FULL;
1777 1.34 skrll case 2: return USB_SPEED_LOW;
1778 1.34 skrll default: return xspeed;
1779 1.34 skrll }
1780 1.34 skrll }
1781 1.34 skrll #endif
1782 1.34 skrll
1783 1.34 skrll /* convert xspeed to port status speed */
1784 1.34 skrll static int
1785 1.34 skrll xhci_xspeed2psspeed(int xspeed)
1786 1.34 skrll {
1787 1.34 skrll switch (xspeed) {
1788 1.34 skrll case 0: return 0;
1789 1.34 skrll case 1: return UPS_FULL_SPEED;
1790 1.34 skrll case 2: return UPS_LOW_SPEED;
1791 1.34 skrll case 3: return UPS_HIGH_SPEED;
1792 1.34 skrll default: return UPS_OTHER_SPEED;
1793 1.34 skrll }
1794 1.34 skrll }
1795 1.34 skrll
1796 1.34 skrll /*
1797 1.54 skrll * Construct input contexts and issue TRB to open pipe.
1798 1.34 skrll */
1799 1.1 jakllsch static usbd_status
1800 1.34 skrll xhci_configure_endpoint(struct usbd_pipe *pipe)
1801 1.1 jakllsch {
1802 1.34 skrll struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
1803 1.34 skrll struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
1804 1.81 hannken #ifdef USB_DEBUG
1805 1.34 skrll const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
1806 1.79 christos #endif
1807 1.101 jakllsch struct xhci_soft_trb trb;
1808 1.1 jakllsch usbd_status err;
1809 1.1 jakllsch
1810 1.107.2.3 martin XHCIHIST_FUNC();
1811 1.107.2.3 martin XHCIHIST_CALLARGS("slot %ju dci %ju epaddr 0x%02jx attr 0x%02jx",
1812 1.34 skrll xs->xs_idx, dci, pipe->up_endpoint->ue_edesc->bEndpointAddress,
1813 1.34 skrll pipe->up_endpoint->ue_edesc->bmAttributes);
1814 1.1 jakllsch
1815 1.1 jakllsch /* XXX ensure input context is available? */
1816 1.1 jakllsch
1817 1.1 jakllsch memset(xhci_slot_get_icv(sc, xs, 0), 0, sc->sc_pgsz);
1818 1.1 jakllsch
1819 1.51 skrll /* set up context */
1820 1.51 skrll xhci_setup_ctx(pipe);
1821 1.1 jakllsch
1822 1.79 christos HEXDUMP("input control context", xhci_slot_get_icv(sc, xs, 0),
1823 1.1 jakllsch sc->sc_ctxsz * 1);
1824 1.79 christos HEXDUMP("input endpoint context", xhci_slot_get_icv(sc, xs,
1825 1.1 jakllsch xhci_dci_to_ici(dci)), sc->sc_ctxsz * 1);
1826 1.1 jakllsch
1827 1.1 jakllsch trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
1828 1.1 jakllsch trb.trb_2 = 0;
1829 1.1 jakllsch trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
1830 1.1 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_CONFIGURE_EP);
1831 1.1 jakllsch
1832 1.1 jakllsch err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
1833 1.1 jakllsch
1834 1.1 jakllsch usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
1835 1.79 christos HEXDUMP("output context", xhci_slot_get_dcv(sc, xs, dci),
1836 1.1 jakllsch sc->sc_ctxsz * 1);
1837 1.1 jakllsch
1838 1.1 jakllsch return err;
1839 1.1 jakllsch }
1840 1.1 jakllsch
1841 1.34 skrll #if 0
1842 1.1 jakllsch static usbd_status
1843 1.34 skrll xhci_unconfigure_endpoint(struct usbd_pipe *pipe)
1844 1.1 jakllsch {
1845 1.27 skrll #ifdef USB_DEBUG
1846 1.34 skrll struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
1847 1.27 skrll #endif
1848 1.27 skrll
1849 1.107.2.3 martin XHCIHIST_FUNC();
1850 1.107.2.3 martin XHCIHIST_CALLARGS("slot %ju", xs->xs_idx, 0, 0, 0);
1851 1.27 skrll
1852 1.1 jakllsch return USBD_NORMAL_COMPLETION;
1853 1.1 jakllsch }
1854 1.34 skrll #endif
1855 1.1 jakllsch
1856 1.34 skrll /* 4.6.8, 6.4.3.7 */
1857 1.1 jakllsch static usbd_status
1858 1.63 skrll xhci_reset_endpoint_locked(struct usbd_pipe *pipe)
1859 1.1 jakllsch {
1860 1.34 skrll struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
1861 1.34 skrll struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
1862 1.34 skrll const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
1863 1.101 jakllsch struct xhci_soft_trb trb;
1864 1.1 jakllsch usbd_status err;
1865 1.1 jakllsch
1866 1.107.2.3 martin XHCIHIST_FUNC();
1867 1.107.2.3 martin XHCIHIST_CALLARGS("slot %ju dci %ju", xs->xs_idx, dci, 0, 0);
1868 1.34 skrll
1869 1.63 skrll KASSERT(mutex_owned(&sc->sc_lock));
1870 1.63 skrll
1871 1.1 jakllsch trb.trb_0 = 0;
1872 1.1 jakllsch trb.trb_2 = 0;
1873 1.1 jakllsch trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
1874 1.1 jakllsch XHCI_TRB_3_EP_SET(dci) |
1875 1.1 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_RESET_EP);
1876 1.1 jakllsch
1877 1.63 skrll err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
1878 1.1 jakllsch
1879 1.1 jakllsch return err;
1880 1.1 jakllsch }
1881 1.1 jakllsch
1882 1.63 skrll static usbd_status
1883 1.63 skrll xhci_reset_endpoint(struct usbd_pipe *pipe)
1884 1.63 skrll {
1885 1.63 skrll struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
1886 1.63 skrll
1887 1.63 skrll mutex_enter(&sc->sc_lock);
1888 1.63 skrll usbd_status ret = xhci_reset_endpoint_locked(pipe);
1889 1.63 skrll mutex_exit(&sc->sc_lock);
1890 1.63 skrll
1891 1.63 skrll return ret;
1892 1.63 skrll }
1893 1.63 skrll
1894 1.34 skrll /*
1895 1.34 skrll * 4.6.9, 6.4.3.8
1896 1.34 skrll * Stop execution of TDs on xfer ring.
1897 1.34 skrll * Should be called with sc_lock held.
1898 1.34 skrll */
1899 1.1 jakllsch static usbd_status
1900 1.107.2.8 martin xhci_stop_endpoint_cmd(struct xhci_softc *sc, struct xhci_slot *xs, u_int dci,
1901 1.107.2.8 martin uint32_t trb3flags)
1902 1.1 jakllsch {
1903 1.101 jakllsch struct xhci_soft_trb trb;
1904 1.1 jakllsch usbd_status err;
1905 1.1 jakllsch
1906 1.107.2.3 martin XHCIHIST_FUNC();
1907 1.107.2.3 martin XHCIHIST_CALLARGS("slot %ju dci %ju", xs->xs_idx, dci, 0, 0);
1908 1.34 skrll
1909 1.34 skrll KASSERT(mutex_owned(&sc->sc_lock));
1910 1.1 jakllsch
1911 1.1 jakllsch trb.trb_0 = 0;
1912 1.1 jakllsch trb.trb_2 = 0;
1913 1.1 jakllsch trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
1914 1.1 jakllsch XHCI_TRB_3_EP_SET(dci) |
1915 1.107.2.8 martin XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_STOP_EP) |
1916 1.107.2.8 martin trb3flags;
1917 1.1 jakllsch
1918 1.34 skrll err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
1919 1.1 jakllsch
1920 1.1 jakllsch return err;
1921 1.1 jakllsch }
1922 1.1 jakllsch
1923 1.107.2.8 martin static usbd_status
1924 1.107.2.8 martin xhci_stop_endpoint(struct usbd_pipe *pipe)
1925 1.107.2.8 martin {
1926 1.107.2.8 martin struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
1927 1.107.2.8 martin struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
1928 1.107.2.8 martin const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
1929 1.107.2.8 martin
1930 1.107.2.8 martin XHCIHIST_FUNC();
1931 1.107.2.8 martin XHCIHIST_CALLARGS("slot %ju dci %ju", xs->xs_idx, dci, 0, 0);
1932 1.107.2.8 martin
1933 1.107.2.8 martin KASSERT(mutex_owned(&sc->sc_lock));
1934 1.107.2.8 martin
1935 1.107.2.8 martin return xhci_stop_endpoint_cmd(sc, xs, dci, 0);
1936 1.107.2.8 martin }
1937 1.107.2.8 martin
1938 1.34 skrll /*
1939 1.34 skrll * Set TR Dequeue Pointer.
1940 1.54 skrll * xHCI 1.1 4.6.10 6.4.3.9
1941 1.54 skrll * Purge all of the TRBs on ring and reinitialize ring.
1942 1.54 skrll * Set TR dequeue Pointr to 0 and Cycle State to 1.
1943 1.54 skrll * EPSTATE of endpoint must be ERROR or STOPPED, otherwise CONTEXT_STATE
1944 1.54 skrll * error will be generated.
1945 1.34 skrll */
1946 1.1 jakllsch static usbd_status
1947 1.63 skrll xhci_set_dequeue_locked(struct usbd_pipe *pipe)
1948 1.1 jakllsch {
1949 1.34 skrll struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
1950 1.34 skrll struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
1951 1.34 skrll const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
1952 1.1 jakllsch struct xhci_ring * const xr = &xs->xs_ep[dci].xe_tr;
1953 1.101 jakllsch struct xhci_soft_trb trb;
1954 1.1 jakllsch usbd_status err;
1955 1.1 jakllsch
1956 1.107.2.3 martin XHCIHIST_FUNC();
1957 1.107.2.3 martin XHCIHIST_CALLARGS("slot %ju dci %ju", xs->xs_idx, dci, 0, 0);
1958 1.1 jakllsch
1959 1.63 skrll KASSERT(mutex_owned(&sc->sc_lock));
1960 1.63 skrll
1961 1.56 skrll xhci_host_dequeue(xr);
1962 1.1 jakllsch
1963 1.34 skrll /* set DCS */
1964 1.1 jakllsch trb.trb_0 = xhci_ring_trbp(xr, 0) | 1; /* XXX */
1965 1.1 jakllsch trb.trb_2 = 0;
1966 1.1 jakllsch trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
1967 1.1 jakllsch XHCI_TRB_3_EP_SET(dci) |
1968 1.1 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_SET_TR_DEQUEUE);
1969 1.1 jakllsch
1970 1.63 skrll err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
1971 1.1 jakllsch
1972 1.1 jakllsch return err;
1973 1.1 jakllsch }
1974 1.1 jakllsch
1975 1.63 skrll static usbd_status
1976 1.63 skrll xhci_set_dequeue(struct usbd_pipe *pipe)
1977 1.63 skrll {
1978 1.63 skrll struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
1979 1.63 skrll
1980 1.63 skrll mutex_enter(&sc->sc_lock);
1981 1.63 skrll usbd_status ret = xhci_set_dequeue_locked(pipe);
1982 1.63 skrll mutex_exit(&sc->sc_lock);
1983 1.63 skrll
1984 1.63 skrll return ret;
1985 1.63 skrll }
1986 1.63 skrll
1987 1.34 skrll /*
1988 1.34 skrll * Open new pipe: called from usbd_setup_pipe_flags.
1989 1.34 skrll * Fills methods of pipe.
1990 1.34 skrll * If pipe is not for ep0, calls configure_endpoint.
1991 1.34 skrll */
1992 1.1 jakllsch static usbd_status
1993 1.34 skrll xhci_open(struct usbd_pipe *pipe)
1994 1.1 jakllsch {
1995 1.34 skrll struct usbd_device * const dev = pipe->up_dev;
1996 1.34 skrll struct xhci_softc * const sc = XHCI_BUS2SC(dev->ud_bus);
1997 1.34 skrll usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
1998 1.1 jakllsch const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
1999 1.1 jakllsch
2000 1.107.2.3 martin XHCIHIST_FUNC();
2001 1.107.2.3 martin XHCIHIST_CALLARGS("addr %jd depth %jd port %jd speed %jd", dev->ud_addr,
2002 1.53 skrll dev->ud_depth, dev->ud_powersrc->up_portno, dev->ud_speed);
2003 1.75 pgoyette DPRINTFN(1, " dci %ju type 0x%02jx epaddr 0x%02jx attr 0x%02jx",
2004 1.53 skrll xhci_ep_get_dci(ed), ed->bDescriptorType, ed->bEndpointAddress,
2005 1.53 skrll ed->bmAttributes);
2006 1.75 pgoyette DPRINTFN(1, " mps %ju ival %ju", UGETW(ed->wMaxPacketSize),
2007 1.75 pgoyette ed->bInterval, 0, 0);
2008 1.1 jakllsch
2009 1.1 jakllsch if (sc->sc_dying)
2010 1.1 jakllsch return USBD_IOERROR;
2011 1.1 jakllsch
2012 1.1 jakllsch /* Root Hub */
2013 1.34 skrll if (dev->ud_depth == 0 && dev->ud_powersrc->up_portno == 0) {
2014 1.1 jakllsch switch (ed->bEndpointAddress) {
2015 1.1 jakllsch case USB_CONTROL_ENDPOINT:
2016 1.34 skrll pipe->up_methods = &roothub_ctrl_methods;
2017 1.1 jakllsch break;
2018 1.34 skrll case UE_DIR_IN | USBROOTHUB_INTR_ENDPT:
2019 1.34 skrll pipe->up_methods = &xhci_root_intr_methods;
2020 1.1 jakllsch break;
2021 1.1 jakllsch default:
2022 1.34 skrll pipe->up_methods = NULL;
2023 1.75 pgoyette DPRINTFN(0, "bad bEndpointAddress 0x%02jx",
2024 1.27 skrll ed->bEndpointAddress, 0, 0, 0);
2025 1.1 jakllsch return USBD_INVAL;
2026 1.1 jakllsch }
2027 1.1 jakllsch return USBD_NORMAL_COMPLETION;
2028 1.1 jakllsch }
2029 1.1 jakllsch
2030 1.1 jakllsch switch (xfertype) {
2031 1.1 jakllsch case UE_CONTROL:
2032 1.34 skrll pipe->up_methods = &xhci_device_ctrl_methods;
2033 1.1 jakllsch break;
2034 1.1 jakllsch case UE_ISOCHRONOUS:
2035 1.34 skrll pipe->up_methods = &xhci_device_isoc_methods;
2036 1.1 jakllsch return USBD_INVAL;
2037 1.1 jakllsch break;
2038 1.1 jakllsch case UE_BULK:
2039 1.34 skrll pipe->up_methods = &xhci_device_bulk_methods;
2040 1.1 jakllsch break;
2041 1.1 jakllsch case UE_INTERRUPT:
2042 1.34 skrll pipe->up_methods = &xhci_device_intr_methods;
2043 1.1 jakllsch break;
2044 1.1 jakllsch default:
2045 1.1 jakllsch return USBD_IOERROR;
2046 1.1 jakllsch break;
2047 1.1 jakllsch }
2048 1.1 jakllsch
2049 1.1 jakllsch if (ed->bEndpointAddress != USB_CONTROL_ENDPOINT)
2050 1.34 skrll return xhci_configure_endpoint(pipe);
2051 1.1 jakllsch
2052 1.1 jakllsch return USBD_NORMAL_COMPLETION;
2053 1.1 jakllsch }
2054 1.1 jakllsch
2055 1.34 skrll /*
2056 1.34 skrll * Closes pipe, called from usbd_kill_pipe via close methods.
2057 1.34 skrll * If the endpoint to be closed is ep0, disable_slot.
2058 1.34 skrll * Should be called with sc_lock held.
2059 1.34 skrll */
2060 1.1 jakllsch static void
2061 1.34 skrll xhci_close_pipe(struct usbd_pipe *pipe)
2062 1.1 jakllsch {
2063 1.34 skrll struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
2064 1.34 skrll struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
2065 1.34 skrll usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
2066 1.34 skrll const u_int dci = xhci_ep_get_dci(ed);
2067 1.101 jakllsch struct xhci_soft_trb trb;
2068 1.34 skrll uint32_t *cp;
2069 1.1 jakllsch
2070 1.107.2.3 martin XHCIHIST_FUNC();
2071 1.1 jakllsch
2072 1.34 skrll if (sc->sc_dying)
2073 1.1 jakllsch return;
2074 1.1 jakllsch
2075 1.41 skrll /* xs is uninitialized before xhci_init_slot */
2076 1.34 skrll if (xs == NULL || xs->xs_idx == 0)
2077 1.1 jakllsch return;
2078 1.1 jakllsch
2079 1.107.2.3 martin XHCIHIST_CALLARGS("pipe %#jx slot %ju dci %ju",
2080 1.107.2.3 martin (uintptr_t)pipe, xs->xs_idx, dci, 0);
2081 1.1 jakllsch
2082 1.34 skrll KASSERTMSG(!cpu_intr_p() && !cpu_softintr_p(), "called from intr ctx");
2083 1.34 skrll KASSERT(mutex_owned(&sc->sc_lock));
2084 1.1 jakllsch
2085 1.34 skrll if (pipe->up_dev->ud_depth == 0)
2086 1.34 skrll return;
2087 1.1 jakllsch
2088 1.34 skrll if (dci == XHCI_DCI_EP_CONTROL) {
2089 1.34 skrll DPRINTFN(4, "closing ep0", 0, 0, 0, 0);
2090 1.34 skrll xhci_disable_slot(sc, xs->xs_idx);
2091 1.34 skrll return;
2092 1.34 skrll }
2093 1.1 jakllsch
2094 1.66 skrll if (xhci_get_epstate(sc, xs, dci) != XHCI_EPSTATE_STOPPED)
2095 1.66 skrll (void)xhci_stop_endpoint(pipe);
2096 1.1 jakllsch
2097 1.34 skrll /*
2098 1.34 skrll * set appropriate bit to be dropped.
2099 1.34 skrll * don't set DC bit to 1, otherwise all endpoints
2100 1.34 skrll * would be deconfigured.
2101 1.34 skrll */
2102 1.34 skrll cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
2103 1.34 skrll cp[0] = htole32(XHCI_INCTX_0_DROP_MASK(dci));
2104 1.34 skrll cp[1] = htole32(0);
2105 1.1 jakllsch
2106 1.34 skrll /* XXX should be most significant one, not dci? */
2107 1.34 skrll cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_SLOT));
2108 1.34 skrll cp[0] = htole32(XHCI_SCTX_0_CTX_NUM_SET(dci));
2109 1.1 jakllsch
2110 1.55 skrll /* configure ep context performs an implicit dequeue */
2111 1.55 skrll xhci_host_dequeue(&xs->xs_ep[dci].xe_tr);
2112 1.55 skrll
2113 1.34 skrll /* sync input contexts before they are read from memory */
2114 1.34 skrll usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
2115 1.1 jakllsch
2116 1.34 skrll trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
2117 1.34 skrll trb.trb_2 = 0;
2118 1.34 skrll trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
2119 1.34 skrll XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_CONFIGURE_EP);
2120 1.1 jakllsch
2121 1.34 skrll (void)xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
2122 1.34 skrll usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
2123 1.34 skrll }
2124 1.1 jakllsch
2125 1.34 skrll /*
2126 1.34 skrll * Abort transfer.
2127 1.63 skrll * Should be called with sc_lock held.
2128 1.34 skrll */
2129 1.34 skrll static void
2130 1.107.2.5 martin xhci_abortx(struct usbd_xfer *xfer)
2131 1.34 skrll {
2132 1.107.2.3 martin XHCIHIST_FUNC();
2133 1.34 skrll struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
2134 1.63 skrll struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
2135 1.63 skrll const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
2136 1.1 jakllsch
2137 1.107.2.5 martin XHCIHIST_CALLARGS("xfer %#jx pipe %#jx",
2138 1.107.2.5 martin (uintptr_t)xfer, (uintptr_t)xfer->ux_pipe, 0, 0);
2139 1.1 jakllsch
2140 1.34 skrll KASSERT(mutex_owned(&sc->sc_lock));
2141 1.96 mrg ASSERT_SLEEPABLE();
2142 1.1 jakllsch
2143 1.107.2.5 martin KASSERTMSG((xfer->ux_status == USBD_CANCELLED ||
2144 1.107.2.5 martin xfer->ux_status == USBD_TIMEOUT),
2145 1.107.2.5 martin "bad abort status: %d", xfer->ux_status);
2146 1.63 skrll
2147 1.63 skrll /*
2148 1.96 mrg * If we're dying, skip the hardware action and just notify the
2149 1.96 mrg * software that we're done.
2150 1.63 skrll */
2151 1.96 mrg if (sc->sc_dying) {
2152 1.96 mrg DPRINTFN(4, "xfer %#jx dying %ju", (uintptr_t)xfer,
2153 1.96 mrg xfer->ux_status, 0, 0);
2154 1.96 mrg goto dying;
2155 1.96 mrg }
2156 1.63 skrll
2157 1.63 skrll /*
2158 1.96 mrg * HC Step 1: Stop execution of TD on the ring.
2159 1.63 skrll */
2160 1.63 skrll switch (xhci_get_epstate(sc, xs, dci)) {
2161 1.63 skrll case XHCI_EPSTATE_HALTED:
2162 1.63 skrll (void)xhci_reset_endpoint_locked(xfer->ux_pipe);
2163 1.63 skrll break;
2164 1.63 skrll case XHCI_EPSTATE_STOPPED:
2165 1.63 skrll break;
2166 1.63 skrll default:
2167 1.63 skrll (void)xhci_stop_endpoint(xfer->ux_pipe);
2168 1.63 skrll break;
2169 1.63 skrll }
2170 1.63 skrll #ifdef DIAGNOSTIC
2171 1.63 skrll uint32_t epst = xhci_get_epstate(sc, xs, dci);
2172 1.63 skrll if (epst != XHCI_EPSTATE_STOPPED)
2173 1.75 pgoyette DPRINTFN(4, "dci %ju not stopped %ju", dci, epst, 0, 0);
2174 1.63 skrll #endif
2175 1.63 skrll
2176 1.63 skrll /*
2177 1.96 mrg * HC Step 2: Remove any vestiges of the xfer from the ring.
2178 1.63 skrll */
2179 1.63 skrll xhci_set_dequeue_locked(xfer->ux_pipe);
2180 1.63 skrll
2181 1.63 skrll /*
2182 1.96 mrg * Final Step: Notify completion to waiting xfers.
2183 1.63 skrll */
2184 1.96 mrg dying:
2185 1.34 skrll usb_transfer_complete(xfer);
2186 1.34 skrll DPRINTFN(14, "end", 0, 0, 0, 0);
2187 1.34 skrll
2188 1.34 skrll KASSERT(mutex_owned(&sc->sc_lock));
2189 1.1 jakllsch }
2190 1.1 jakllsch
2191 1.55 skrll static void
2192 1.55 skrll xhci_host_dequeue(struct xhci_ring * const xr)
2193 1.55 skrll {
2194 1.55 skrll /* When dequeueing the controller, update our struct copy too */
2195 1.55 skrll memset(xr->xr_trb, 0, xr->xr_ntrb * XHCI_TRB_SIZE);
2196 1.55 skrll usb_syncmem(&xr->xr_dma, 0, xr->xr_ntrb * XHCI_TRB_SIZE,
2197 1.55 skrll BUS_DMASYNC_PREWRITE);
2198 1.55 skrll memset(xr->xr_cookies, 0, xr->xr_ntrb * sizeof(*xr->xr_cookies));
2199 1.55 skrll
2200 1.55 skrll xr->xr_ep = 0;
2201 1.55 skrll xr->xr_cs = 1;
2202 1.55 skrll }
2203 1.55 skrll
2204 1.34 skrll /*
2205 1.34 skrll * Recover STALLed endpoint.
2206 1.34 skrll * xHCI 1.1 sect 4.10.2.1
2207 1.34 skrll * Issue RESET_EP to recover halt condition and SET_TR_DEQUEUE to remove
2208 1.34 skrll * all transfers on transfer ring.
2209 1.34 skrll * These are done in thread context asynchronously.
2210 1.34 skrll */
2211 1.1 jakllsch static void
2212 1.34 skrll xhci_clear_endpoint_stall_async_task(void *cookie)
2213 1.1 jakllsch {
2214 1.34 skrll struct usbd_xfer * const xfer = cookie;
2215 1.34 skrll struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
2216 1.34 skrll struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
2217 1.34 skrll const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
2218 1.34 skrll struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
2219 1.1 jakllsch
2220 1.107.2.3 martin XHCIHIST_FUNC();
2221 1.107.2.3 martin XHCIHIST_CALLARGS("xfer %#jx slot %ju dci %ju", (uintptr_t)xfer, xs->xs_idx,
2222 1.75 pgoyette dci, 0);
2223 1.1 jakllsch
2224 1.107 mrg /*
2225 1.107 mrg * XXXMRG: Stall task can run after slot is disabled when yanked.
2226 1.107 mrg * This hack notices that the xs has been memset() in
2227 1.107 mrg * xhci_disable_slot() and returns. Both xhci_reset_endpoint()
2228 1.107 mrg * and xhci_set_dequeue() rely upon a valid ring setup for correct
2229 1.107 mrg * operation, and the latter will fault, as would
2230 1.107 mrg * usb_transfer_complete() if it got that far.
2231 1.107 mrg */
2232 1.107 mrg if (xs->xs_idx == 0) {
2233 1.107 mrg DPRINTFN(4, "ends xs_idx is 0", 0, 0, 0, 0);
2234 1.107 mrg return;
2235 1.107 mrg }
2236 1.107 mrg
2237 1.34 skrll xhci_reset_endpoint(xfer->ux_pipe);
2238 1.34 skrll xhci_set_dequeue(xfer->ux_pipe);
2239 1.34 skrll
2240 1.34 skrll mutex_enter(&sc->sc_lock);
2241 1.34 skrll tr->is_halted = false;
2242 1.34 skrll usb_transfer_complete(xfer);
2243 1.34 skrll mutex_exit(&sc->sc_lock);
2244 1.34 skrll DPRINTFN(4, "ends", 0, 0, 0, 0);
2245 1.34 skrll }
2246 1.34 skrll
2247 1.34 skrll static usbd_status
2248 1.34 skrll xhci_clear_endpoint_stall_async(struct usbd_xfer *xfer)
2249 1.34 skrll {
2250 1.34 skrll struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
2251 1.34 skrll struct xhci_pipe * const xp = (struct xhci_pipe *)xfer->ux_pipe;
2252 1.34 skrll
2253 1.107.2.3 martin XHCIHIST_FUNC();
2254 1.107.2.3 martin XHCIHIST_CALLARGS("xfer %#jx", (uintptr_t)xfer, 0, 0, 0);
2255 1.34 skrll
2256 1.34 skrll if (sc->sc_dying) {
2257 1.34 skrll return USBD_IOERROR;
2258 1.34 skrll }
2259 1.34 skrll
2260 1.34 skrll usb_init_task(&xp->xp_async_task,
2261 1.34 skrll xhci_clear_endpoint_stall_async_task, xfer, USB_TASKQ_MPSAFE);
2262 1.34 skrll usb_add_task(xfer->ux_pipe->up_dev, &xp->xp_async_task, USB_TASKQ_HC);
2263 1.34 skrll DPRINTFN(4, "ends", 0, 0, 0, 0);
2264 1.34 skrll
2265 1.34 skrll return USBD_NORMAL_COMPLETION;
2266 1.34 skrll }
2267 1.34 skrll
2268 1.34 skrll /* Process roothub port status/change events and notify to uhub_intr. */
2269 1.34 skrll static void
2270 1.68 skrll xhci_rhpsc(struct xhci_softc * const sc, u_int ctlrport)
2271 1.34 skrll {
2272 1.107.2.3 martin XHCIHIST_FUNC();
2273 1.107.2.3 martin XHCIHIST_CALLARGS("xhci%jd: port %ju status change",
2274 1.107.2.3 martin device_unit(sc->sc_dev), ctlrport, 0, 0);
2275 1.34 skrll
2276 1.68 skrll if (ctlrport > sc->sc_maxports)
2277 1.34 skrll return;
2278 1.34 skrll
2279 1.68 skrll const size_t bn = xhci_ctlrport2bus(sc, ctlrport);
2280 1.68 skrll const size_t rhp = xhci_ctlrport2rhport(sc, ctlrport);
2281 1.68 skrll struct usbd_xfer * const xfer = sc->sc_intrxfer[bn];
2282 1.68 skrll
2283 1.75 pgoyette DPRINTFN(4, "xhci%jd: bus %jd bp %ju xfer %#jx status change",
2284 1.75 pgoyette device_unit(sc->sc_dev), bn, rhp, (uintptr_t)xfer);
2285 1.68 skrll
2286 1.68 skrll if (xfer == NULL)
2287 1.34 skrll return;
2288 1.107.2.5 martin KASSERT(xfer->ux_status == USBD_IN_PROGRESS);
2289 1.34 skrll
2290 1.68 skrll uint8_t *p = xfer->ux_buf;
2291 1.34 skrll memset(p, 0, xfer->ux_length);
2292 1.68 skrll p[rhp / NBBY] |= 1 << (rhp % NBBY);
2293 1.34 skrll xfer->ux_actlen = xfer->ux_length;
2294 1.34 skrll xfer->ux_status = USBD_NORMAL_COMPLETION;
2295 1.34 skrll usb_transfer_complete(xfer);
2296 1.34 skrll }
2297 1.34 skrll
2298 1.34 skrll /* Process Transfer Events */
2299 1.34 skrll static void
2300 1.34 skrll xhci_event_transfer(struct xhci_softc * const sc,
2301 1.34 skrll const struct xhci_trb * const trb)
2302 1.34 skrll {
2303 1.34 skrll uint64_t trb_0;
2304 1.34 skrll uint32_t trb_2, trb_3;
2305 1.34 skrll uint8_t trbcode;
2306 1.34 skrll u_int slot, dci;
2307 1.34 skrll struct xhci_slot *xs;
2308 1.34 skrll struct xhci_ring *xr;
2309 1.34 skrll struct xhci_xfer *xx;
2310 1.34 skrll struct usbd_xfer *xfer;
2311 1.34 skrll usbd_status err;
2312 1.34 skrll
2313 1.34 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2314 1.34 skrll
2315 1.34 skrll trb_0 = le64toh(trb->trb_0);
2316 1.34 skrll trb_2 = le32toh(trb->trb_2);
2317 1.34 skrll trb_3 = le32toh(trb->trb_3);
2318 1.34 skrll trbcode = XHCI_TRB_2_ERROR_GET(trb_2);
2319 1.34 skrll slot = XHCI_TRB_3_SLOT_GET(trb_3);
2320 1.34 skrll dci = XHCI_TRB_3_EP_GET(trb_3);
2321 1.34 skrll xs = &sc->sc_slots[slot];
2322 1.34 skrll xr = &xs->xs_ep[dci].xe_tr;
2323 1.34 skrll
2324 1.34 skrll /* sanity check */
2325 1.34 skrll KASSERTMSG(xs->xs_idx != 0 && xs->xs_idx <= sc->sc_maxslots,
2326 1.34 skrll "invalid xs_idx %u slot %u", xs->xs_idx, slot);
2327 1.34 skrll
2328 1.40 skrll int idx = 0;
2329 1.34 skrll if ((trb_3 & XHCI_TRB_3_ED_BIT) == 0) {
2330 1.40 skrll if (xhci_trb_get_idx(xr, trb_0, &idx)) {
2331 1.75 pgoyette DPRINTFN(0, "invalid trb_0 0x%jx", trb_0, 0, 0, 0);
2332 1.34 skrll return;
2333 1.34 skrll }
2334 1.34 skrll xx = xr->xr_cookies[idx];
2335 1.34 skrll
2336 1.63 skrll /* clear cookie of consumed TRB */
2337 1.63 skrll xr->xr_cookies[idx] = NULL;
2338 1.63 skrll
2339 1.34 skrll /*
2340 1.63 skrll * xx is NULL if pipe is opened but xfer is not started.
2341 1.63 skrll * It happens when stopping idle pipe.
2342 1.34 skrll */
2343 1.34 skrll if (xx == NULL || trbcode == XHCI_TRB_ERROR_LENGTH) {
2344 1.75 pgoyette DPRINTFN(1, "Ignore #%ju: cookie %#jx cc %ju dci %ju",
2345 1.75 pgoyette idx, (uintptr_t)xx, trbcode, dci);
2346 1.75 pgoyette DPRINTFN(1, " orig TRB %jx type %ju", trb_0,
2347 1.53 skrll XHCI_TRB_3_TYPE_GET(le32toh(xr->xr_trb[idx].trb_3)),
2348 1.53 skrll 0, 0);
2349 1.63 skrll return;
2350 1.34 skrll }
2351 1.34 skrll } else {
2352 1.54 skrll /* When ED != 0, trb_0 is virtual addr of struct xhci_xfer. */
2353 1.34 skrll xx = (void *)(uintptr_t)(trb_0 & ~0x3);
2354 1.34 skrll }
2355 1.34 skrll /* XXX this may not happen */
2356 1.34 skrll if (xx == NULL) {
2357 1.34 skrll DPRINTFN(1, "xfer done: xx is NULL", 0, 0, 0, 0);
2358 1.34 skrll return;
2359 1.34 skrll }
2360 1.34 skrll xfer = &xx->xx_xfer;
2361 1.34 skrll /* XXX this may happen when detaching */
2362 1.34 skrll if (xfer == NULL) {
2363 1.75 pgoyette DPRINTFN(1, "xx(%#jx)->xx_xfer is NULL trb_0 %#jx",
2364 1.75 pgoyette (uintptr_t)xx, trb_0, 0, 0);
2365 1.34 skrll return;
2366 1.34 skrll }
2367 1.75 pgoyette DPRINTFN(14, "xfer %#jx", (uintptr_t)xfer, 0, 0, 0);
2368 1.34 skrll /* XXX I dunno why this happens */
2369 1.34 skrll KASSERTMSG(xfer->ux_pipe != NULL, "xfer(%p)->ux_pipe is NULL", xfer);
2370 1.34 skrll
2371 1.34 skrll if (!xfer->ux_pipe->up_repeat &&
2372 1.34 skrll SIMPLEQ_EMPTY(&xfer->ux_pipe->up_queue)) {
2373 1.75 pgoyette DPRINTFN(1, "xfer(%#jx)->pipe not queued", (uintptr_t)xfer,
2374 1.75 pgoyette 0, 0, 0);
2375 1.34 skrll return;
2376 1.34 skrll }
2377 1.34 skrll
2378 1.34 skrll /* 4.11.5.2 Event Data TRB */
2379 1.34 skrll if ((trb_3 & XHCI_TRB_3_ED_BIT) != 0) {
2380 1.75 pgoyette DPRINTFN(14, "transfer Event Data: 0x%016jx 0x%08jx"
2381 1.75 pgoyette " %02jx", trb_0, XHCI_TRB_2_REM_GET(trb_2), trbcode, 0);
2382 1.34 skrll if ((trb_0 & 0x3) == 0x3) {
2383 1.34 skrll xfer->ux_actlen = XHCI_TRB_2_REM_GET(trb_2);
2384 1.34 skrll }
2385 1.34 skrll }
2386 1.34 skrll
2387 1.34 skrll switch (trbcode) {
2388 1.34 skrll case XHCI_TRB_ERROR_SHORT_PKT:
2389 1.34 skrll case XHCI_TRB_ERROR_SUCCESS:
2390 1.54 skrll /*
2391 1.63 skrll * A ctrl transfer can generate two events if it has a Data
2392 1.63 skrll * stage. A short data stage can be OK and should not
2393 1.63 skrll * complete the transfer as the status stage needs to be
2394 1.63 skrll * performed.
2395 1.54 skrll *
2396 1.54 skrll * Note: Data and Status stage events point at same xfer.
2397 1.54 skrll * ux_actlen and ux_dmabuf will be passed to
2398 1.54 skrll * usb_transfer_complete after the Status stage event.
2399 1.54 skrll *
2400 1.54 skrll * It can be distingished which stage generates the event:
2401 1.54 skrll * + by checking least 3 bits of trb_0 if ED==1.
2402 1.54 skrll * (see xhci_device_ctrl_start).
2403 1.54 skrll * + by checking the type of original TRB if ED==0.
2404 1.54 skrll *
2405 1.54 skrll * In addition, intr, bulk, and isoc transfer currently
2406 1.54 skrll * consists of single TD, so the "skip" is not needed.
2407 1.54 skrll * ctrl xfer uses EVENT_DATA, and others do not.
2408 1.54 skrll * Thus driver can switch the flow by checking ED bit.
2409 1.54 skrll */
2410 1.63 skrll if ((trb_3 & XHCI_TRB_3_ED_BIT) == 0) {
2411 1.63 skrll if (xfer->ux_actlen == 0)
2412 1.63 skrll xfer->ux_actlen = xfer->ux_length -
2413 1.63 skrll XHCI_TRB_2_REM_GET(trb_2);
2414 1.63 skrll if (XHCI_TRB_3_TYPE_GET(le32toh(xr->xr_trb[idx].trb_3))
2415 1.63 skrll == XHCI_TRB_TYPE_DATA_STAGE) {
2416 1.63 skrll return;
2417 1.63 skrll }
2418 1.63 skrll } else if ((trb_0 & 0x3) == 0x3) {
2419 1.63 skrll return;
2420 1.63 skrll }
2421 1.34 skrll err = USBD_NORMAL_COMPLETION;
2422 1.34 skrll break;
2423 1.63 skrll case XHCI_TRB_ERROR_STOPPED:
2424 1.63 skrll case XHCI_TRB_ERROR_LENGTH:
2425 1.63 skrll case XHCI_TRB_ERROR_STOPPED_SHORT:
2426 1.107.2.5 martin err = USBD_IOERROR;
2427 1.63 skrll break;
2428 1.34 skrll case XHCI_TRB_ERROR_STALL:
2429 1.34 skrll case XHCI_TRB_ERROR_BABBLE:
2430 1.75 pgoyette DPRINTFN(1, "ERR %ju slot %ju dci %ju", trbcode, slot, dci, 0);
2431 1.34 skrll xr->is_halted = true;
2432 1.34 skrll /*
2433 1.107.2.6 martin * Try to claim this xfer for completion. If it has already
2434 1.107.2.6 martin * completed or aborted, drop it on the floor.
2435 1.107.2.6 martin */
2436 1.107.2.6 martin if (!usbd_xfer_trycomplete(xfer))
2437 1.107.2.6 martin return;
2438 1.107.2.6 martin
2439 1.107.2.6 martin /*
2440 1.34 skrll * Stalled endpoints can be recoverd by issuing
2441 1.34 skrll * command TRB TYPE_RESET_EP on xHCI instead of
2442 1.34 skrll * issuing request CLEAR_FEATURE UF_ENDPOINT_HALT
2443 1.34 skrll * on the endpoint. However, this function may be
2444 1.34 skrll * called from softint context (e.g. from umass),
2445 1.34 skrll * in that case driver gets KASSERT in cv_timedwait
2446 1.34 skrll * in xhci_do_command.
2447 1.34 skrll * To avoid this, this runs reset_endpoint and
2448 1.34 skrll * usb_transfer_complete in usb task thread
2449 1.34 skrll * asynchronously (and then umass issues clear
2450 1.34 skrll * UF_ENDPOINT_HALT).
2451 1.34 skrll */
2452 1.96 mrg
2453 1.96 mrg /* Override the status. */
2454 1.96 mrg xfer->ux_status = USBD_STALLED;
2455 1.96 mrg
2456 1.34 skrll xhci_clear_endpoint_stall_async(xfer);
2457 1.34 skrll return;
2458 1.34 skrll default:
2459 1.75 pgoyette DPRINTFN(1, "ERR %ju slot %ju dci %ju", trbcode, slot, dci, 0);
2460 1.34 skrll err = USBD_IOERROR;
2461 1.34 skrll break;
2462 1.34 skrll }
2463 1.96 mrg
2464 1.107.2.6 martin /*
2465 1.107.2.6 martin * Try to claim this xfer for completion. If it has already
2466 1.107.2.6 martin * completed or aborted, drop it on the floor.
2467 1.107.2.6 martin */
2468 1.107.2.6 martin if (!usbd_xfer_trycomplete(xfer))
2469 1.107.2.6 martin return;
2470 1.107.2.6 martin
2471 1.107.2.5 martin /* Set the status. */
2472 1.34 skrll xfer->ux_status = err;
2473 1.34 skrll
2474 1.96 mrg if ((trb_3 & XHCI_TRB_3_ED_BIT) == 0 ||
2475 1.96 mrg (trb_0 & 0x3) == 0x0) {
2476 1.34 skrll usb_transfer_complete(xfer);
2477 1.34 skrll }
2478 1.34 skrll }
2479 1.34 skrll
2480 1.34 skrll /* Process Command complete events */
2481 1.34 skrll static void
2482 1.50 skrll xhci_event_cmd(struct xhci_softc * const sc, const struct xhci_trb * const trb)
2483 1.34 skrll {
2484 1.34 skrll uint64_t trb_0;
2485 1.34 skrll uint32_t trb_2, trb_3;
2486 1.34 skrll
2487 1.34 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2488 1.34 skrll
2489 1.68 skrll KASSERT(mutex_owned(&sc->sc_lock));
2490 1.68 skrll
2491 1.34 skrll trb_0 = le64toh(trb->trb_0);
2492 1.34 skrll trb_2 = le32toh(trb->trb_2);
2493 1.34 skrll trb_3 = le32toh(trb->trb_3);
2494 1.34 skrll
2495 1.34 skrll if (trb_0 == sc->sc_command_addr) {
2496 1.68 skrll sc->sc_resultpending = false;
2497 1.68 skrll
2498 1.34 skrll sc->sc_result_trb.trb_0 = trb_0;
2499 1.34 skrll sc->sc_result_trb.trb_2 = trb_2;
2500 1.34 skrll sc->sc_result_trb.trb_3 = trb_3;
2501 1.34 skrll if (XHCI_TRB_2_ERROR_GET(trb_2) !=
2502 1.34 skrll XHCI_TRB_ERROR_SUCCESS) {
2503 1.34 skrll DPRINTFN(1, "command completion "
2504 1.75 pgoyette "failure: 0x%016jx 0x%08jx 0x%08jx",
2505 1.75 pgoyette trb_0, trb_2, trb_3, 0);
2506 1.34 skrll }
2507 1.34 skrll cv_signal(&sc->sc_command_cv);
2508 1.34 skrll } else {
2509 1.75 pgoyette DPRINTFN(1, "spurious event: %#jx 0x%016jx "
2510 1.75 pgoyette "0x%08jx 0x%08jx", (uintptr_t)trb, trb_0, trb_2, trb_3);
2511 1.34 skrll }
2512 1.34 skrll }
2513 1.34 skrll
2514 1.34 skrll /*
2515 1.34 skrll * Process events.
2516 1.34 skrll * called from xhci_softintr
2517 1.34 skrll */
2518 1.34 skrll static void
2519 1.34 skrll xhci_handle_event(struct xhci_softc * const sc,
2520 1.34 skrll const struct xhci_trb * const trb)
2521 1.34 skrll {
2522 1.34 skrll uint64_t trb_0;
2523 1.34 skrll uint32_t trb_2, trb_3;
2524 1.34 skrll
2525 1.107.2.3 martin XHCIHIST_FUNC();
2526 1.34 skrll
2527 1.34 skrll trb_0 = le64toh(trb->trb_0);
2528 1.34 skrll trb_2 = le32toh(trb->trb_2);
2529 1.34 skrll trb_3 = le32toh(trb->trb_3);
2530 1.34 skrll
2531 1.107.2.3 martin XHCIHIST_CALLARGS("event: %#jx 0x%016jx 0x%08jx 0x%08jx",
2532 1.75 pgoyette (uintptr_t)trb, trb_0, trb_2, trb_3);
2533 1.34 skrll
2534 1.34 skrll /*
2535 1.34 skrll * 4.11.3.1, 6.4.2.1
2536 1.34 skrll * TRB Pointer is invalid for these completion codes.
2537 1.34 skrll */
2538 1.34 skrll switch (XHCI_TRB_2_ERROR_GET(trb_2)) {
2539 1.34 skrll case XHCI_TRB_ERROR_RING_UNDERRUN:
2540 1.34 skrll case XHCI_TRB_ERROR_RING_OVERRUN:
2541 1.34 skrll case XHCI_TRB_ERROR_VF_RING_FULL:
2542 1.34 skrll return;
2543 1.34 skrll default:
2544 1.34 skrll if (trb_0 == 0) {
2545 1.34 skrll return;
2546 1.34 skrll }
2547 1.34 skrll break;
2548 1.34 skrll }
2549 1.34 skrll
2550 1.34 skrll switch (XHCI_TRB_3_TYPE_GET(trb_3)) {
2551 1.34 skrll case XHCI_TRB_EVENT_TRANSFER:
2552 1.34 skrll xhci_event_transfer(sc, trb);
2553 1.34 skrll break;
2554 1.34 skrll case XHCI_TRB_EVENT_CMD_COMPLETE:
2555 1.34 skrll xhci_event_cmd(sc, trb);
2556 1.34 skrll break;
2557 1.34 skrll case XHCI_TRB_EVENT_PORT_STS_CHANGE:
2558 1.34 skrll xhci_rhpsc(sc, (uint32_t)((trb_0 >> 24) & 0xff));
2559 1.34 skrll break;
2560 1.34 skrll default:
2561 1.34 skrll break;
2562 1.34 skrll }
2563 1.34 skrll }
2564 1.34 skrll
2565 1.34 skrll static void
2566 1.34 skrll xhci_softintr(void *v)
2567 1.34 skrll {
2568 1.34 skrll struct usbd_bus * const bus = v;
2569 1.34 skrll struct xhci_softc * const sc = XHCI_BUS2SC(bus);
2570 1.34 skrll struct xhci_ring * const er = &sc->sc_er;
2571 1.34 skrll struct xhci_trb *trb;
2572 1.34 skrll int i, j, k;
2573 1.34 skrll
2574 1.107.2.3 martin XHCIHIST_FUNC();
2575 1.34 skrll
2576 1.73 skrll KASSERT(xhci_polling_p(sc) || mutex_owned(&sc->sc_lock));
2577 1.34 skrll
2578 1.34 skrll i = er->xr_ep;
2579 1.34 skrll j = er->xr_cs;
2580 1.1 jakllsch
2581 1.107.2.3 martin XHCIHIST_CALLARGS("er: xr_ep %jd xr_cs %jd", i, j, 0, 0);
2582 1.27 skrll
2583 1.1 jakllsch while (1) {
2584 1.1 jakllsch usb_syncmem(&er->xr_dma, XHCI_TRB_SIZE * i, XHCI_TRB_SIZE,
2585 1.1 jakllsch BUS_DMASYNC_POSTREAD);
2586 1.1 jakllsch trb = &er->xr_trb[i];
2587 1.1 jakllsch k = (le32toh(trb->trb_3) & XHCI_TRB_3_CYCLE_BIT) ? 1 : 0;
2588 1.1 jakllsch
2589 1.1 jakllsch if (j != k)
2590 1.1 jakllsch break;
2591 1.1 jakllsch
2592 1.1 jakllsch xhci_handle_event(sc, trb);
2593 1.1 jakllsch
2594 1.1 jakllsch i++;
2595 1.52 skrll if (i == er->xr_ntrb) {
2596 1.1 jakllsch i = 0;
2597 1.1 jakllsch j ^= 1;
2598 1.1 jakllsch }
2599 1.1 jakllsch }
2600 1.1 jakllsch
2601 1.1 jakllsch er->xr_ep = i;
2602 1.1 jakllsch er->xr_cs = j;
2603 1.1 jakllsch
2604 1.1 jakllsch xhci_rt_write_8(sc, XHCI_ERDP(0), xhci_ring_trbp(er, er->xr_ep) |
2605 1.1 jakllsch XHCI_ERDP_LO_BUSY);
2606 1.1 jakllsch
2607 1.27 skrll DPRINTFN(16, "ends", 0, 0, 0, 0);
2608 1.1 jakllsch
2609 1.1 jakllsch return;
2610 1.1 jakllsch }
2611 1.1 jakllsch
2612 1.1 jakllsch static void
2613 1.1 jakllsch xhci_poll(struct usbd_bus *bus)
2614 1.1 jakllsch {
2615 1.34 skrll struct xhci_softc * const sc = XHCI_BUS2SC(bus);
2616 1.1 jakllsch
2617 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2618 1.1 jakllsch
2619 1.94 christos mutex_enter(&sc->sc_intr_lock);
2620 1.73 skrll int ret = xhci_intr1(sc);
2621 1.73 skrll if (ret) {
2622 1.73 skrll xhci_softintr(bus);
2623 1.73 skrll }
2624 1.94 christos mutex_exit(&sc->sc_intr_lock);
2625 1.1 jakllsch
2626 1.1 jakllsch return;
2627 1.1 jakllsch }
2628 1.1 jakllsch
2629 1.34 skrll static struct usbd_xfer *
2630 1.34 skrll xhci_allocx(struct usbd_bus *bus, unsigned int nframes)
2631 1.1 jakllsch {
2632 1.34 skrll struct xhci_softc * const sc = XHCI_BUS2SC(bus);
2633 1.34 skrll struct usbd_xfer *xfer;
2634 1.1 jakllsch
2635 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2636 1.1 jakllsch
2637 1.77 skrll xfer = pool_cache_get(sc->sc_xferpool, PR_WAITOK);
2638 1.1 jakllsch if (xfer != NULL) {
2639 1.6 skrll memset(xfer, 0, sizeof(struct xhci_xfer));
2640 1.1 jakllsch #ifdef DIAGNOSTIC
2641 1.34 skrll xfer->ux_state = XFER_BUSY;
2642 1.1 jakllsch #endif
2643 1.1 jakllsch }
2644 1.1 jakllsch
2645 1.1 jakllsch return xfer;
2646 1.1 jakllsch }
2647 1.1 jakllsch
2648 1.1 jakllsch static void
2649 1.34 skrll xhci_freex(struct usbd_bus *bus, struct usbd_xfer *xfer)
2650 1.1 jakllsch {
2651 1.34 skrll struct xhci_softc * const sc = XHCI_BUS2SC(bus);
2652 1.1 jakllsch
2653 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2654 1.1 jakllsch
2655 1.1 jakllsch #ifdef DIAGNOSTIC
2656 1.106 rin if (xfer->ux_state != XFER_BUSY &&
2657 1.106 rin xfer->ux_status != USBD_NOT_STARTED) {
2658 1.75 pgoyette DPRINTFN(0, "xfer=%#jx not busy, 0x%08jx",
2659 1.75 pgoyette (uintptr_t)xfer, xfer->ux_state, 0, 0);
2660 1.1 jakllsch }
2661 1.34 skrll xfer->ux_state = XFER_FREE;
2662 1.1 jakllsch #endif
2663 1.1 jakllsch pool_cache_put(sc->sc_xferpool, xfer);
2664 1.1 jakllsch }
2665 1.1 jakllsch
2666 1.107.2.5 martin static bool
2667 1.107.2.5 martin xhci_dying(struct usbd_bus *bus)
2668 1.107.2.5 martin {
2669 1.107.2.5 martin struct xhci_softc * const sc = XHCI_BUS2SC(bus);
2670 1.107.2.5 martin
2671 1.107.2.5 martin return sc->sc_dying;
2672 1.107.2.5 martin }
2673 1.107.2.5 martin
2674 1.1 jakllsch static void
2675 1.1 jakllsch xhci_get_lock(struct usbd_bus *bus, kmutex_t **lock)
2676 1.1 jakllsch {
2677 1.34 skrll struct xhci_softc * const sc = XHCI_BUS2SC(bus);
2678 1.1 jakllsch
2679 1.1 jakllsch *lock = &sc->sc_lock;
2680 1.1 jakllsch }
2681 1.1 jakllsch
2682 1.34 skrll extern uint32_t usb_cookie_no;
2683 1.1 jakllsch
2684 1.34 skrll /*
2685 1.41 skrll * xHCI 4.3
2686 1.41 skrll * Called when uhub_explore finds a new device (via usbd_new_device).
2687 1.41 skrll * Port initialization and speed detection (4.3.1) are already done in uhub.c.
2688 1.41 skrll * This function does:
2689 1.41 skrll * Allocate and construct dev structure of default endpoint (ep0).
2690 1.41 skrll * Allocate and open pipe of ep0.
2691 1.41 skrll * Enable slot and initialize slot context.
2692 1.41 skrll * Set Address.
2693 1.41 skrll * Read initial device descriptor.
2694 1.34 skrll * Determine initial MaxPacketSize (mps) by speed.
2695 1.41 skrll * Read full device descriptor.
2696 1.41 skrll * Register this device.
2697 1.54 skrll * Finally state of device transitions ADDRESSED.
2698 1.34 skrll */
2699 1.1 jakllsch static usbd_status
2700 1.34 skrll xhci_new_device(device_t parent, struct usbd_bus *bus, int depth,
2701 1.1 jakllsch int speed, int port, struct usbd_port *up)
2702 1.1 jakllsch {
2703 1.34 skrll struct xhci_softc * const sc = XHCI_BUS2SC(bus);
2704 1.34 skrll struct usbd_device *dev;
2705 1.1 jakllsch usbd_status err;
2706 1.1 jakllsch usb_device_descriptor_t *dd;
2707 1.1 jakllsch struct xhci_slot *xs;
2708 1.1 jakllsch uint32_t *cp;
2709 1.1 jakllsch
2710 1.107.2.3 martin XHCIHIST_FUNC();
2711 1.107.2.3 martin XHCIHIST_CALLARGS("port %ju depth %ju speed %ju up %#jx",
2712 1.75 pgoyette port, depth, speed, (uintptr_t)up);
2713 1.27 skrll
2714 1.34 skrll dev = kmem_zalloc(sizeof(*dev), KM_SLEEP);
2715 1.34 skrll dev->ud_bus = bus;
2716 1.51 skrll dev->ud_quirks = &usbd_no_quirk;
2717 1.51 skrll dev->ud_addr = 0;
2718 1.51 skrll dev->ud_ddesc.bMaxPacketSize = 0;
2719 1.51 skrll dev->ud_depth = depth;
2720 1.51 skrll dev->ud_powersrc = up;
2721 1.51 skrll dev->ud_myhub = up->up_parent;
2722 1.51 skrll dev->ud_speed = speed;
2723 1.51 skrll dev->ud_langid = USBD_NOLANG;
2724 1.51 skrll dev->ud_cookie.cookie = ++usb_cookie_no;
2725 1.1 jakllsch
2726 1.1 jakllsch /* Set up default endpoint handle. */
2727 1.34 skrll dev->ud_ep0.ue_edesc = &dev->ud_ep0desc;
2728 1.51 skrll /* doesn't matter, just don't let it uninitialized */
2729 1.51 skrll dev->ud_ep0.ue_toggle = 0;
2730 1.1 jakllsch
2731 1.1 jakllsch /* Set up default endpoint descriptor. */
2732 1.34 skrll dev->ud_ep0desc.bLength = USB_ENDPOINT_DESCRIPTOR_SIZE;
2733 1.34 skrll dev->ud_ep0desc.bDescriptorType = UDESC_ENDPOINT;
2734 1.34 skrll dev->ud_ep0desc.bEndpointAddress = USB_CONTROL_ENDPOINT;
2735 1.34 skrll dev->ud_ep0desc.bmAttributes = UE_CONTROL;
2736 1.51 skrll dev->ud_ep0desc.bInterval = 0;
2737 1.50 skrll
2738 1.34 skrll /* 4.3, 4.8.2.1 */
2739 1.34 skrll switch (speed) {
2740 1.34 skrll case USB_SPEED_SUPER:
2741 1.34 skrll case USB_SPEED_SUPER_PLUS:
2742 1.34 skrll USETW(dev->ud_ep0desc.wMaxPacketSize, USB_3_MAX_CTRL_PACKET);
2743 1.34 skrll break;
2744 1.34 skrll case USB_SPEED_FULL:
2745 1.34 skrll /* XXX using 64 as initial mps of ep0 in FS */
2746 1.34 skrll case USB_SPEED_HIGH:
2747 1.34 skrll USETW(dev->ud_ep0desc.wMaxPacketSize, USB_2_MAX_CTRL_PACKET);
2748 1.34 skrll break;
2749 1.34 skrll case USB_SPEED_LOW:
2750 1.34 skrll default:
2751 1.34 skrll USETW(dev->ud_ep0desc.wMaxPacketSize, USB_MAX_IPACKET);
2752 1.34 skrll break;
2753 1.34 skrll }
2754 1.1 jakllsch
2755 1.51 skrll up->up_dev = dev;
2756 1.51 skrll
2757 1.51 skrll /* Establish the default pipe. */
2758 1.51 skrll err = usbd_setup_pipe(dev, 0, &dev->ud_ep0, USBD_DEFAULT_INTERVAL,
2759 1.51 skrll &dev->ud_pipe0);
2760 1.51 skrll if (err) {
2761 1.51 skrll goto bad;
2762 1.51 skrll }
2763 1.1 jakllsch
2764 1.51 skrll dd = &dev->ud_ddesc;
2765 1.1 jakllsch
2766 1.68 skrll if (depth == 0 && port == 0) {
2767 1.68 skrll KASSERT(bus->ub_devices[USB_ROOTHUB_INDEX] == NULL);
2768 1.68 skrll bus->ub_devices[USB_ROOTHUB_INDEX] = dev;
2769 1.51 skrll err = usbd_get_initial_ddesc(dev, dd);
2770 1.61 skrll if (err) {
2771 1.75 pgoyette DPRINTFN(1, "get_initial_ddesc %ju", err, 0, 0, 0);
2772 1.34 skrll goto bad;
2773 1.61 skrll }
2774 1.61 skrll
2775 1.1 jakllsch err = usbd_reload_device_desc(dev);
2776 1.61 skrll if (err) {
2777 1.75 pgoyette DPRINTFN(1, "reload desc %ju", err, 0, 0, 0);
2778 1.34 skrll goto bad;
2779 1.61 skrll }
2780 1.1 jakllsch } else {
2781 1.49 skrll uint8_t slot = 0;
2782 1.49 skrll
2783 1.48 skrll /* 4.3.2 */
2784 1.1 jakllsch err = xhci_enable_slot(sc, &slot);
2785 1.63 skrll if (err) {
2786 1.75 pgoyette DPRINTFN(1, "enable slot %ju", err, 0, 0, 0);
2787 1.34 skrll goto bad;
2788 1.63 skrll }
2789 1.50 skrll
2790 1.1 jakllsch xs = &sc->sc_slots[slot];
2791 1.34 skrll dev->ud_hcpriv = xs;
2792 1.50 skrll
2793 1.48 skrll /* 4.3.3 initialize slot structure */
2794 1.48 skrll err = xhci_init_slot(dev, slot);
2795 1.34 skrll if (err) {
2796 1.75 pgoyette DPRINTFN(1, "init slot %ju", err, 0, 0, 0);
2797 1.34 skrll dev->ud_hcpriv = NULL;
2798 1.34 skrll /*
2799 1.34 skrll * We have to disable_slot here because
2800 1.34 skrll * xs->xs_idx == 0 when xhci_init_slot fails,
2801 1.34 skrll * in that case usbd_remove_dev won't work.
2802 1.34 skrll */
2803 1.34 skrll mutex_enter(&sc->sc_lock);
2804 1.34 skrll xhci_disable_slot(sc, slot);
2805 1.34 skrll mutex_exit(&sc->sc_lock);
2806 1.34 skrll goto bad;
2807 1.34 skrll }
2808 1.34 skrll
2809 1.48 skrll /* 4.3.4 Address Assignment */
2810 1.51 skrll err = xhci_set_address(dev, slot, false);
2811 1.61 skrll if (err) {
2812 1.107.2.3 martin DPRINTFN(1, "failed! to set address: %ju", err, 0, 0, 0);
2813 1.48 skrll goto bad;
2814 1.61 skrll }
2815 1.48 skrll
2816 1.34 skrll /* Allow device time to set new address */
2817 1.34 skrll usbd_delay_ms(dev, USB_SET_ADDRESS_SETTLE);
2818 1.50 skrll
2819 1.92 jakllsch usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
2820 1.1 jakllsch cp = xhci_slot_get_dcv(sc, xs, XHCI_DCI_SLOT);
2821 1.79 christos HEXDUMP("slot context", cp, sc->sc_ctxsz);
2822 1.64 skrll uint8_t addr = XHCI_SCTX_3_DEV_ADDR_GET(le32toh(cp[3]));
2823 1.75 pgoyette DPRINTFN(4, "device address %ju", addr, 0, 0, 0);
2824 1.68 skrll /*
2825 1.68 skrll * XXX ensure we know when the hardware does something
2826 1.68 skrll * we can't yet cope with
2827 1.68 skrll */
2828 1.59 maya KASSERTMSG(addr >= 1 && addr <= 127, "addr %d", addr);
2829 1.34 skrll dev->ud_addr = addr;
2830 1.68 skrll
2831 1.68 skrll KASSERTMSG(bus->ub_devices[usb_addr2dindex(dev->ud_addr)] == NULL,
2832 1.68 skrll "addr %d already allocated", dev->ud_addr);
2833 1.68 skrll /*
2834 1.68 skrll * The root hub is given its own slot
2835 1.68 skrll */
2836 1.68 skrll bus->ub_devices[usb_addr2dindex(dev->ud_addr)] = dev;
2837 1.1 jakllsch
2838 1.1 jakllsch err = usbd_get_initial_ddesc(dev, dd);
2839 1.61 skrll if (err) {
2840 1.75 pgoyette DPRINTFN(1, "get_initial_ddesc %ju", err, 0, 0, 0);
2841 1.34 skrll goto bad;
2842 1.61 skrll }
2843 1.50 skrll
2844 1.24 skrll /* 4.8.2.1 */
2845 1.34 skrll if (USB_IS_SS(speed)) {
2846 1.34 skrll if (dd->bMaxPacketSize != 9) {
2847 1.34 skrll printf("%s: invalid mps 2^%u for SS ep0,"
2848 1.34 skrll " using 512\n",
2849 1.34 skrll device_xname(sc->sc_dev),
2850 1.34 skrll dd->bMaxPacketSize);
2851 1.34 skrll dd->bMaxPacketSize = 9;
2852 1.34 skrll }
2853 1.34 skrll USETW(dev->ud_ep0desc.wMaxPacketSize,
2854 1.24 skrll (1 << dd->bMaxPacketSize));
2855 1.34 skrll } else
2856 1.34 skrll USETW(dev->ud_ep0desc.wMaxPacketSize,
2857 1.24 skrll dd->bMaxPacketSize);
2858 1.75 pgoyette DPRINTFN(4, "bMaxPacketSize %ju", dd->bMaxPacketSize, 0, 0, 0);
2859 1.62 skrll err = xhci_update_ep0_mps(sc, xs,
2860 1.34 skrll UGETW(dev->ud_ep0desc.wMaxPacketSize));
2861 1.62 skrll if (err) {
2862 1.75 pgoyette DPRINTFN(1, "update mps of ep0 %ju", err, 0, 0, 0);
2863 1.62 skrll goto bad;
2864 1.62 skrll }
2865 1.50 skrll
2866 1.1 jakllsch err = usbd_reload_device_desc(dev);
2867 1.61 skrll if (err) {
2868 1.75 pgoyette DPRINTFN(1, "reload desc %ju", err, 0, 0, 0);
2869 1.34 skrll goto bad;
2870 1.61 skrll }
2871 1.1 jakllsch }
2872 1.1 jakllsch
2873 1.75 pgoyette DPRINTFN(1, "adding unit addr=%jd, rev=%02jx,",
2874 1.34 skrll dev->ud_addr, UGETW(dd->bcdUSB), 0, 0);
2875 1.75 pgoyette DPRINTFN(1, " class=%jd, subclass=%jd, protocol=%jd,",
2876 1.27 skrll dd->bDeviceClass, dd->bDeviceSubClass,
2877 1.27 skrll dd->bDeviceProtocol, 0);
2878 1.75 pgoyette DPRINTFN(1, " mps=%jd, len=%jd, noconf=%jd, speed=%jd",
2879 1.27 skrll dd->bMaxPacketSize, dd->bLength, dd->bNumConfigurations,
2880 1.34 skrll dev->ud_speed);
2881 1.1 jakllsch
2882 1.33 skrll usbd_get_device_strings(dev);
2883 1.33 skrll
2884 1.1 jakllsch usbd_add_dev_event(USB_EVENT_DEVICE_ATTACH, dev);
2885 1.1 jakllsch
2886 1.68 skrll if (depth == 0 && port == 0) {
2887 1.1 jakllsch usbd_attach_roothub(parent, dev);
2888 1.75 pgoyette DPRINTFN(1, "root hub %#jx", (uintptr_t)dev, 0, 0, 0);
2889 1.1 jakllsch return USBD_NORMAL_COMPLETION;
2890 1.1 jakllsch }
2891 1.1 jakllsch
2892 1.34 skrll err = usbd_probe_and_attach(parent, dev, port, dev->ud_addr);
2893 1.34 skrll bad:
2894 1.34 skrll if (err != USBD_NORMAL_COMPLETION) {
2895 1.1 jakllsch usbd_remove_device(dev, up);
2896 1.1 jakllsch }
2897 1.1 jakllsch
2898 1.34 skrll return err;
2899 1.1 jakllsch }
2900 1.1 jakllsch
2901 1.1 jakllsch static usbd_status
2902 1.1 jakllsch xhci_ring_init(struct xhci_softc * const sc, struct xhci_ring * const xr,
2903 1.1 jakllsch size_t ntrb, size_t align)
2904 1.1 jakllsch {
2905 1.1 jakllsch usbd_status err;
2906 1.1 jakllsch size_t size = ntrb * XHCI_TRB_SIZE;
2907 1.1 jakllsch
2908 1.107.2.3 martin XHCIHIST_FUNC();
2909 1.107.2.3 martin XHCIHIST_CALLARGS("xr %#jx ntrb %#jx align %#jx",
2910 1.107.2.3 martin (uintptr_t)xr, ntrb, align, 0);
2911 1.27 skrll
2912 1.1 jakllsch err = usb_allocmem(&sc->sc_bus, size, align, &xr->xr_dma);
2913 1.1 jakllsch if (err)
2914 1.1 jakllsch return err;
2915 1.1 jakllsch mutex_init(&xr->xr_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
2916 1.1 jakllsch xr->xr_cookies = kmem_zalloc(sizeof(*xr->xr_cookies) * ntrb, KM_SLEEP);
2917 1.1 jakllsch xr->xr_trb = xhci_ring_trbv(xr, 0);
2918 1.1 jakllsch xr->xr_ntrb = ntrb;
2919 1.1 jakllsch xr->is_halted = false;
2920 1.55 skrll xhci_host_dequeue(xr);
2921 1.1 jakllsch
2922 1.1 jakllsch return USBD_NORMAL_COMPLETION;
2923 1.1 jakllsch }
2924 1.1 jakllsch
2925 1.1 jakllsch static void
2926 1.1 jakllsch xhci_ring_free(struct xhci_softc * const sc, struct xhci_ring * const xr)
2927 1.1 jakllsch {
2928 1.1 jakllsch usb_freemem(&sc->sc_bus, &xr->xr_dma);
2929 1.1 jakllsch mutex_destroy(&xr->xr_lock);
2930 1.1 jakllsch kmem_free(xr->xr_cookies, sizeof(*xr->xr_cookies) * xr->xr_ntrb);
2931 1.1 jakllsch }
2932 1.1 jakllsch
2933 1.1 jakllsch static void
2934 1.1 jakllsch xhci_ring_put(struct xhci_softc * const sc, struct xhci_ring * const xr,
2935 1.101 jakllsch void *cookie, struct xhci_soft_trb * const trbs, size_t ntrbs)
2936 1.1 jakllsch {
2937 1.1 jakllsch size_t i;
2938 1.1 jakllsch u_int ri;
2939 1.1 jakllsch u_int cs;
2940 1.1 jakllsch uint64_t parameter;
2941 1.1 jakllsch uint32_t status;
2942 1.1 jakllsch uint32_t control;
2943 1.1 jakllsch
2944 1.107.2.3 martin XHCIHIST_FUNC();
2945 1.107.2.3 martin XHCIHIST_CALLARGS("%#jx xr_ep 0x%jx xr_cs %ju",
2946 1.107.2.3 martin (uintptr_t)xr, xr->xr_ep, xr->xr_cs, 0);
2947 1.27 skrll
2948 1.59 maya KASSERTMSG(ntrbs <= XHCI_XFER_NTRB, "ntrbs %zu", ntrbs);
2949 1.1 jakllsch for (i = 0; i < ntrbs; i++) {
2950 1.75 pgoyette DPRINTFN(12, "xr %#jx trbs %#jx num %ju", (uintptr_t)xr,
2951 1.75 pgoyette (uintptr_t)trbs, i, 0);
2952 1.75 pgoyette DPRINTFN(12, " %016jx %08jx %08jx",
2953 1.27 skrll trbs[i].trb_0, trbs[i].trb_2, trbs[i].trb_3, 0);
2954 1.59 maya KASSERTMSG(XHCI_TRB_3_TYPE_GET(trbs[i].trb_3) !=
2955 1.63 skrll XHCI_TRB_TYPE_LINK, "trbs[%zu].trb3 %#x", i, trbs[i].trb_3);
2956 1.1 jakllsch }
2957 1.1 jakllsch
2958 1.1 jakllsch ri = xr->xr_ep;
2959 1.1 jakllsch cs = xr->xr_cs;
2960 1.1 jakllsch
2961 1.11 dsl /*
2962 1.11 dsl * Although the xhci hardware can do scatter/gather dma from
2963 1.11 dsl * arbitrary sized buffers, there is a non-obvious restriction
2964 1.11 dsl * that a LINK trb is only allowed at the end of a burst of
2965 1.11 dsl * transfers - which might be 16kB.
2966 1.11 dsl * Arbitrary aligned LINK trb definitely fail on Ivy bridge.
2967 1.11 dsl * The simple solution is not to allow a LINK trb in the middle
2968 1.11 dsl * of anything - as here.
2969 1.13 dsl * XXX: (dsl) There are xhci controllers out there (eg some made by
2970 1.13 dsl * ASMedia) that seem to lock up if they process a LINK trb but
2971 1.13 dsl * cannot process the linked-to trb yet.
2972 1.13 dsl * The code should write the 'cycle' bit on the link trb AFTER
2973 1.13 dsl * adding the other trb.
2974 1.11 dsl */
2975 1.65 skrll u_int firstep = xr->xr_ep;
2976 1.65 skrll u_int firstcs = xr->xr_cs;
2977 1.1 jakllsch
2978 1.65 skrll for (i = 0; i < ntrbs; ) {
2979 1.65 skrll u_int oldri = ri;
2980 1.65 skrll u_int oldcs = cs;
2981 1.65 skrll
2982 1.65 skrll if (ri >= (xr->xr_ntrb - 1)) {
2983 1.65 skrll /* Put Link TD at the end of ring */
2984 1.65 skrll parameter = xhci_ring_trbp(xr, 0);
2985 1.65 skrll status = 0;
2986 1.65 skrll control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_LINK) |
2987 1.65 skrll XHCI_TRB_3_TC_BIT;
2988 1.65 skrll xr->xr_cookies[ri] = NULL;
2989 1.65 skrll xr->xr_ep = 0;
2990 1.65 skrll xr->xr_cs ^= 1;
2991 1.65 skrll ri = xr->xr_ep;
2992 1.65 skrll cs = xr->xr_cs;
2993 1.1 jakllsch } else {
2994 1.65 skrll parameter = trbs[i].trb_0;
2995 1.65 skrll status = trbs[i].trb_2;
2996 1.65 skrll control = trbs[i].trb_3;
2997 1.65 skrll
2998 1.65 skrll xr->xr_cookies[ri] = cookie;
2999 1.65 skrll ri++;
3000 1.65 skrll i++;
3001 1.1 jakllsch }
3002 1.65 skrll /*
3003 1.65 skrll * If this is a first TRB, mark it invalid to prevent
3004 1.65 skrll * xHC from running it immediately.
3005 1.65 skrll */
3006 1.65 skrll if (oldri == firstep) {
3007 1.65 skrll if (oldcs) {
3008 1.65 skrll control &= ~XHCI_TRB_3_CYCLE_BIT;
3009 1.65 skrll } else {
3010 1.65 skrll control |= XHCI_TRB_3_CYCLE_BIT;
3011 1.65 skrll }
3012 1.65 skrll } else {
3013 1.65 skrll if (oldcs) {
3014 1.65 skrll control |= XHCI_TRB_3_CYCLE_BIT;
3015 1.65 skrll } else {
3016 1.65 skrll control &= ~XHCI_TRB_3_CYCLE_BIT;
3017 1.65 skrll }
3018 1.65 skrll }
3019 1.65 skrll xhci_trb_put(&xr->xr_trb[oldri], parameter, status, control);
3020 1.65 skrll usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * oldri,
3021 1.65 skrll XHCI_TRB_SIZE * 1, BUS_DMASYNC_PREWRITE);
3022 1.1 jakllsch }
3023 1.1 jakllsch
3024 1.65 skrll /* Now invert cycle bit of first TRB */
3025 1.65 skrll if (firstcs) {
3026 1.65 skrll xr->xr_trb[firstep].trb_3 |= htole32(XHCI_TRB_3_CYCLE_BIT);
3027 1.34 skrll } else {
3028 1.65 skrll xr->xr_trb[firstep].trb_3 &= ~htole32(XHCI_TRB_3_CYCLE_BIT);
3029 1.34 skrll }
3030 1.65 skrll usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * firstep,
3031 1.65 skrll XHCI_TRB_SIZE * 1, BUS_DMASYNC_PREWRITE);
3032 1.1 jakllsch
3033 1.1 jakllsch xr->xr_ep = ri;
3034 1.1 jakllsch xr->xr_cs = cs;
3035 1.1 jakllsch
3036 1.75 pgoyette DPRINTFN(12, "%#jx xr_ep 0x%jx xr_cs %ju", (uintptr_t)xr, xr->xr_ep,
3037 1.75 pgoyette xr->xr_cs, 0);
3038 1.1 jakllsch }
3039 1.1 jakllsch
3040 1.34 skrll /*
3041 1.39 skrll * Stop execution commands, purge all commands on command ring, and
3042 1.54 skrll * rewind dequeue pointer.
3043 1.39 skrll */
3044 1.39 skrll static void
3045 1.39 skrll xhci_abort_command(struct xhci_softc *sc)
3046 1.39 skrll {
3047 1.39 skrll struct xhci_ring * const cr = &sc->sc_cr;
3048 1.39 skrll uint64_t crcr;
3049 1.39 skrll int i;
3050 1.39 skrll
3051 1.107.2.3 martin XHCIHIST_FUNC();
3052 1.107.2.3 martin XHCIHIST_CALLARGS("command %#jx timeout, aborting",
3053 1.39 skrll sc->sc_command_addr, 0, 0, 0);
3054 1.39 skrll
3055 1.39 skrll mutex_enter(&cr->xr_lock);
3056 1.39 skrll
3057 1.39 skrll /* 4.6.1.2 Aborting a Command */
3058 1.39 skrll crcr = xhci_op_read_8(sc, XHCI_CRCR);
3059 1.39 skrll xhci_op_write_8(sc, XHCI_CRCR, crcr | XHCI_CRCR_LO_CA);
3060 1.39 skrll
3061 1.39 skrll for (i = 0; i < 500; i++) {
3062 1.39 skrll crcr = xhci_op_read_8(sc, XHCI_CRCR);
3063 1.39 skrll if ((crcr & XHCI_CRCR_LO_CRR) == 0)
3064 1.39 skrll break;
3065 1.39 skrll usb_delay_ms(&sc->sc_bus, 1);
3066 1.39 skrll }
3067 1.39 skrll if ((crcr & XHCI_CRCR_LO_CRR) != 0) {
3068 1.39 skrll DPRINTFN(1, "Command Abort timeout", 0, 0, 0, 0);
3069 1.39 skrll /* reset HC here? */
3070 1.39 skrll }
3071 1.39 skrll
3072 1.39 skrll /* reset command ring dequeue pointer */
3073 1.39 skrll cr->xr_ep = 0;
3074 1.39 skrll cr->xr_cs = 1;
3075 1.39 skrll xhci_op_write_8(sc, XHCI_CRCR, xhci_ring_trbp(cr, 0) | cr->xr_cs);
3076 1.39 skrll
3077 1.39 skrll mutex_exit(&cr->xr_lock);
3078 1.39 skrll }
3079 1.39 skrll
3080 1.39 skrll /*
3081 1.34 skrll * Put a command on command ring, ring bell, set timer, and cv_timedwait.
3082 1.54 skrll * Command completion is notified by cv_signal from xhci_event_cmd()
3083 1.54 skrll * (called from xhci_softint), or timed-out.
3084 1.54 skrll * The completion code is copied to sc->sc_result_trb in xhci_event_cmd(),
3085 1.54 skrll * then do_command examines it.
3086 1.34 skrll */
3087 1.1 jakllsch static usbd_status
3088 1.50 skrll xhci_do_command_locked(struct xhci_softc * const sc,
3089 1.101 jakllsch struct xhci_soft_trb * const trb, int timeout)
3090 1.1 jakllsch {
3091 1.1 jakllsch struct xhci_ring * const cr = &sc->sc_cr;
3092 1.1 jakllsch usbd_status err;
3093 1.1 jakllsch
3094 1.107.2.3 martin XHCIHIST_FUNC();
3095 1.107.2.3 martin XHCIHIST_CALLARGS("input: 0x%016jx 0x%08jx 0x%08jx",
3096 1.27 skrll trb->trb_0, trb->trb_2, trb->trb_3, 0);
3097 1.1 jakllsch
3098 1.34 skrll KASSERTMSG(!cpu_intr_p() && !cpu_softintr_p(), "called from intr ctx");
3099 1.34 skrll KASSERT(mutex_owned(&sc->sc_lock));
3100 1.1 jakllsch
3101 1.107.2.8 martin while (sc->sc_command_addr != 0 ||
3102 1.107.2.8 martin (sc->sc_suspender != NULL && sc->sc_suspender != curlwp))
3103 1.68 skrll cv_wait(&sc->sc_cmdbusy_cv, &sc->sc_lock);
3104 1.68 skrll
3105 1.67 skrll /*
3106 1.67 skrll * If enqueue pointer points at last of ring, it's Link TRB,
3107 1.67 skrll * command TRB will be stored in 0th TRB.
3108 1.67 skrll */
3109 1.67 skrll if (cr->xr_ep == cr->xr_ntrb - 1)
3110 1.67 skrll sc->sc_command_addr = xhci_ring_trbp(cr, 0);
3111 1.67 skrll else
3112 1.67 skrll sc->sc_command_addr = xhci_ring_trbp(cr, cr->xr_ep);
3113 1.1 jakllsch
3114 1.68 skrll sc->sc_resultpending = true;
3115 1.68 skrll
3116 1.1 jakllsch mutex_enter(&cr->xr_lock);
3117 1.1 jakllsch xhci_ring_put(sc, cr, NULL, trb, 1);
3118 1.1 jakllsch mutex_exit(&cr->xr_lock);
3119 1.1 jakllsch
3120 1.1 jakllsch xhci_db_write_4(sc, XHCI_DOORBELL(0), 0);
3121 1.1 jakllsch
3122 1.68 skrll while (sc->sc_resultpending) {
3123 1.68 skrll if (cv_timedwait(&sc->sc_command_cv, &sc->sc_lock,
3124 1.68 skrll MAX(1, mstohz(timeout))) == EWOULDBLOCK) {
3125 1.68 skrll xhci_abort_command(sc);
3126 1.68 skrll err = USBD_TIMEOUT;
3127 1.68 skrll goto timedout;
3128 1.68 skrll }
3129 1.1 jakllsch }
3130 1.1 jakllsch
3131 1.1 jakllsch trb->trb_0 = sc->sc_result_trb.trb_0;
3132 1.1 jakllsch trb->trb_2 = sc->sc_result_trb.trb_2;
3133 1.1 jakllsch trb->trb_3 = sc->sc_result_trb.trb_3;
3134 1.1 jakllsch
3135 1.75 pgoyette DPRINTFN(12, "output: 0x%016jx 0x%08jx 0x%08jx",
3136 1.27 skrll trb->trb_0, trb->trb_2, trb->trb_3, 0);
3137 1.1 jakllsch
3138 1.1 jakllsch switch (XHCI_TRB_2_ERROR_GET(trb->trb_2)) {
3139 1.1 jakllsch case XHCI_TRB_ERROR_SUCCESS:
3140 1.1 jakllsch err = USBD_NORMAL_COMPLETION;
3141 1.1 jakllsch break;
3142 1.1 jakllsch default:
3143 1.1 jakllsch case 192 ... 223:
3144 1.107.2.3 martin DPRINTFN(5, "error %x",
3145 1.107.2.3 martin XHCI_TRB_2_ERROR_GET(trb->trb_2), 0, 0, 0);
3146 1.1 jakllsch err = USBD_IOERROR;
3147 1.1 jakllsch break;
3148 1.1 jakllsch case 224 ... 255:
3149 1.1 jakllsch err = USBD_NORMAL_COMPLETION;
3150 1.1 jakllsch break;
3151 1.1 jakllsch }
3152 1.1 jakllsch
3153 1.1 jakllsch timedout:
3154 1.68 skrll sc->sc_resultpending = false;
3155 1.1 jakllsch sc->sc_command_addr = 0;
3156 1.68 skrll cv_broadcast(&sc->sc_cmdbusy_cv);
3157 1.68 skrll
3158 1.34 skrll return err;
3159 1.34 skrll }
3160 1.34 skrll
3161 1.34 skrll static usbd_status
3162 1.101 jakllsch xhci_do_command(struct xhci_softc * const sc, struct xhci_soft_trb * const trb,
3163 1.34 skrll int timeout)
3164 1.34 skrll {
3165 1.34 skrll
3166 1.34 skrll mutex_enter(&sc->sc_lock);
3167 1.38 skrll usbd_status ret = xhci_do_command_locked(sc, trb, timeout);
3168 1.1 jakllsch mutex_exit(&sc->sc_lock);
3169 1.34 skrll
3170 1.34 skrll return ret;
3171 1.1 jakllsch }
3172 1.1 jakllsch
3173 1.1 jakllsch static usbd_status
3174 1.1 jakllsch xhci_enable_slot(struct xhci_softc * const sc, uint8_t * const slotp)
3175 1.1 jakllsch {
3176 1.101 jakllsch struct xhci_soft_trb trb;
3177 1.1 jakllsch usbd_status err;
3178 1.1 jakllsch
3179 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3180 1.27 skrll
3181 1.1 jakllsch trb.trb_0 = 0;
3182 1.1 jakllsch trb.trb_2 = 0;
3183 1.1 jakllsch trb.trb_3 = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ENABLE_SLOT);
3184 1.1 jakllsch
3185 1.1 jakllsch err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
3186 1.1 jakllsch if (err != USBD_NORMAL_COMPLETION) {
3187 1.1 jakllsch return err;
3188 1.1 jakllsch }
3189 1.1 jakllsch
3190 1.1 jakllsch *slotp = XHCI_TRB_3_SLOT_GET(trb.trb_3);
3191 1.1 jakllsch
3192 1.1 jakllsch return err;
3193 1.1 jakllsch }
3194 1.1 jakllsch
3195 1.34 skrll /*
3196 1.41 skrll * xHCI 4.6.4
3197 1.41 skrll * Deallocate ring and device/input context DMA buffers, and disable_slot.
3198 1.41 skrll * All endpoints in the slot should be stopped.
3199 1.34 skrll * Should be called with sc_lock held.
3200 1.34 skrll */
3201 1.34 skrll static usbd_status
3202 1.34 skrll xhci_disable_slot(struct xhci_softc * const sc, uint8_t slot)
3203 1.34 skrll {
3204 1.101 jakllsch struct xhci_soft_trb trb;
3205 1.34 skrll struct xhci_slot *xs;
3206 1.34 skrll usbd_status err;
3207 1.34 skrll
3208 1.34 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3209 1.34 skrll
3210 1.34 skrll if (sc->sc_dying)
3211 1.34 skrll return USBD_IOERROR;
3212 1.34 skrll
3213 1.34 skrll trb.trb_0 = 0;
3214 1.34 skrll trb.trb_2 = 0;
3215 1.101 jakllsch trb.trb_3 = XHCI_TRB_3_SLOT_SET(slot) |
3216 1.101 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_DISABLE_SLOT);
3217 1.34 skrll
3218 1.34 skrll err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
3219 1.34 skrll
3220 1.34 skrll if (!err) {
3221 1.34 skrll xs = &sc->sc_slots[slot];
3222 1.34 skrll if (xs->xs_idx != 0) {
3223 1.48 skrll xhci_free_slot(sc, xs, XHCI_DCI_SLOT + 1, 32);
3224 1.34 skrll xhci_set_dcba(sc, 0, slot);
3225 1.34 skrll memset(xs, 0, sizeof(*xs));
3226 1.34 skrll }
3227 1.34 skrll }
3228 1.34 skrll
3229 1.34 skrll return err;
3230 1.34 skrll }
3231 1.34 skrll
3232 1.34 skrll /*
3233 1.41 skrll * Set address of device and transition slot state from ENABLED to ADDRESSED
3234 1.41 skrll * if Block Setaddress Request (BSR) is false.
3235 1.41 skrll * If BSR==true, transition slot state from ENABLED to DEFAULT.
3236 1.34 skrll * see xHCI 1.1 4.5.3, 3.3.4
3237 1.41 skrll * Should be called without sc_lock held.
3238 1.34 skrll */
3239 1.1 jakllsch static usbd_status
3240 1.1 jakllsch xhci_address_device(struct xhci_softc * const sc,
3241 1.1 jakllsch uint64_t icp, uint8_t slot_id, bool bsr)
3242 1.1 jakllsch {
3243 1.101 jakllsch struct xhci_soft_trb trb;
3244 1.1 jakllsch usbd_status err;
3245 1.1 jakllsch
3246 1.107.2.3 martin XHCIHIST_FUNC();
3247 1.107.2.3 martin if (bsr) {
3248 1.107.2.3 martin XHCIHIST_CALLARGS("icp %jx slot %jx with bsr",
3249 1.107.2.3 martin icp, slot_id, 0, 0);
3250 1.107.2.3 martin } else {
3251 1.107.2.3 martin XHCIHIST_CALLARGS("icp %jx slot %jx nobsr",
3252 1.107.2.3 martin icp, slot_id, 0, 0);
3253 1.107.2.3 martin }
3254 1.27 skrll
3255 1.1 jakllsch trb.trb_0 = icp;
3256 1.1 jakllsch trb.trb_2 = 0;
3257 1.1 jakllsch trb.trb_3 = XHCI_TRB_3_SLOT_SET(slot_id) |
3258 1.1 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ADDRESS_DEVICE) |
3259 1.1 jakllsch (bsr ? XHCI_TRB_3_BSR_BIT : 0);
3260 1.1 jakllsch
3261 1.1 jakllsch err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
3262 1.34 skrll
3263 1.34 skrll if (XHCI_TRB_2_ERROR_GET(trb.trb_2) == XHCI_TRB_ERROR_NO_SLOTS)
3264 1.34 skrll err = USBD_NO_ADDR;
3265 1.34 skrll
3266 1.1 jakllsch return err;
3267 1.1 jakllsch }
3268 1.1 jakllsch
3269 1.1 jakllsch static usbd_status
3270 1.1 jakllsch xhci_update_ep0_mps(struct xhci_softc * const sc,
3271 1.1 jakllsch struct xhci_slot * const xs, u_int mps)
3272 1.1 jakllsch {
3273 1.101 jakllsch struct xhci_soft_trb trb;
3274 1.1 jakllsch usbd_status err;
3275 1.1 jakllsch uint32_t * cp;
3276 1.1 jakllsch
3277 1.107.2.3 martin XHCIHIST_FUNC();
3278 1.107.2.3 martin XHCIHIST_CALLARGS("slot %ju mps %ju", xs->xs_idx, mps, 0, 0);
3279 1.1 jakllsch
3280 1.1 jakllsch cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
3281 1.1 jakllsch cp[0] = htole32(0);
3282 1.1 jakllsch cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(XHCI_DCI_EP_CONTROL));
3283 1.1 jakllsch
3284 1.1 jakllsch cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_EP_CONTROL));
3285 1.1 jakllsch cp[1] = htole32(XHCI_EPCTX_1_MAXP_SIZE_SET(mps));
3286 1.1 jakllsch
3287 1.1 jakllsch /* sync input contexts before they are read from memory */
3288 1.1 jakllsch usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
3289 1.79 christos HEXDUMP("input context", xhci_slot_get_icv(sc, xs, 0),
3290 1.1 jakllsch sc->sc_ctxsz * 4);
3291 1.1 jakllsch
3292 1.1 jakllsch trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
3293 1.1 jakllsch trb.trb_2 = 0;
3294 1.1 jakllsch trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
3295 1.1 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_EVALUATE_CTX);
3296 1.1 jakllsch
3297 1.1 jakllsch err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
3298 1.1 jakllsch return err;
3299 1.1 jakllsch }
3300 1.1 jakllsch
3301 1.1 jakllsch static void
3302 1.1 jakllsch xhci_set_dcba(struct xhci_softc * const sc, uint64_t dcba, int si)
3303 1.1 jakllsch {
3304 1.1 jakllsch uint64_t * const dcbaa = KERNADDR(&sc->sc_dcbaa_dma, 0);
3305 1.1 jakllsch
3306 1.107.2.3 martin XHCIHIST_FUNC();
3307 1.107.2.3 martin XHCIHIST_CALLARGS("dcbaa %#jx dc %016jx slot %jd",
3308 1.75 pgoyette (uintptr_t)&dcbaa[si], dcba, si, 0);
3309 1.1 jakllsch
3310 1.5 matt dcbaa[si] = htole64(dcba);
3311 1.1 jakllsch usb_syncmem(&sc->sc_dcbaa_dma, si * sizeof(uint64_t), sizeof(uint64_t),
3312 1.1 jakllsch BUS_DMASYNC_PREWRITE);
3313 1.1 jakllsch }
3314 1.1 jakllsch
3315 1.34 skrll /*
3316 1.48 skrll * Allocate device and input context DMA buffer, and
3317 1.48 skrll * TRB DMA buffer for each endpoint.
3318 1.34 skrll */
3319 1.1 jakllsch static usbd_status
3320 1.48 skrll xhci_init_slot(struct usbd_device *dev, uint32_t slot)
3321 1.1 jakllsch {
3322 1.34 skrll struct xhci_softc * const sc = XHCI_BUS2SC(dev->ud_bus);
3323 1.1 jakllsch struct xhci_slot *xs;
3324 1.1 jakllsch usbd_status err;
3325 1.1 jakllsch u_int dci;
3326 1.1 jakllsch
3327 1.107.2.3 martin XHCIHIST_FUNC();
3328 1.107.2.3 martin XHCIHIST_CALLARGS("slot %ju", slot, 0, 0, 0);
3329 1.1 jakllsch
3330 1.1 jakllsch xs = &sc->sc_slots[slot];
3331 1.1 jakllsch
3332 1.1 jakllsch /* allocate contexts */
3333 1.1 jakllsch err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz, sc->sc_pgsz,
3334 1.1 jakllsch &xs->xs_dc_dma);
3335 1.1 jakllsch if (err)
3336 1.1 jakllsch return err;
3337 1.1 jakllsch memset(KERNADDR(&xs->xs_dc_dma, 0), 0, sc->sc_pgsz);
3338 1.1 jakllsch
3339 1.1 jakllsch err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz, sc->sc_pgsz,
3340 1.1 jakllsch &xs->xs_ic_dma);
3341 1.1 jakllsch if (err)
3342 1.34 skrll goto bad1;
3343 1.1 jakllsch memset(KERNADDR(&xs->xs_ic_dma, 0), 0, sc->sc_pgsz);
3344 1.1 jakllsch
3345 1.1 jakllsch for (dci = 0; dci < 32; dci++) {
3346 1.1 jakllsch //CTASSERT(sizeof(xs->xs_ep[dci]) == sizeof(struct xhci_endpoint));
3347 1.1 jakllsch memset(&xs->xs_ep[dci], 0, sizeof(xs->xs_ep[dci]));
3348 1.1 jakllsch if (dci == XHCI_DCI_SLOT)
3349 1.1 jakllsch continue;
3350 1.1 jakllsch err = xhci_ring_init(sc, &xs->xs_ep[dci].xe_tr,
3351 1.1 jakllsch XHCI_TRANSFER_RING_TRBS, XHCI_TRB_ALIGN);
3352 1.1 jakllsch if (err) {
3353 1.27 skrll DPRINTFN(0, "ring init failure", 0, 0, 0, 0);
3354 1.34 skrll goto bad2;
3355 1.1 jakllsch }
3356 1.1 jakllsch }
3357 1.1 jakllsch
3358 1.48 skrll bad2:
3359 1.48 skrll if (err == USBD_NORMAL_COMPLETION) {
3360 1.48 skrll xs->xs_idx = slot;
3361 1.48 skrll } else {
3362 1.48 skrll xhci_free_slot(sc, xs, XHCI_DCI_SLOT + 1, dci);
3363 1.48 skrll }
3364 1.48 skrll
3365 1.48 skrll return err;
3366 1.48 skrll
3367 1.48 skrll bad1:
3368 1.48 skrll usb_freemem(&sc->sc_bus, &xs->xs_dc_dma);
3369 1.48 skrll xs->xs_idx = 0;
3370 1.48 skrll return err;
3371 1.48 skrll }
3372 1.48 skrll
3373 1.48 skrll static void
3374 1.48 skrll xhci_free_slot(struct xhci_softc *sc, struct xhci_slot *xs, int start_dci,
3375 1.48 skrll int end_dci)
3376 1.48 skrll {
3377 1.48 skrll u_int dci;
3378 1.48 skrll
3379 1.107.2.3 martin XHCIHIST_FUNC();
3380 1.107.2.3 martin XHCIHIST_CALLARGS("slot %ju start %ju end %ju",
3381 1.107.2.3 martin xs->xs_idx, start_dci, end_dci, 0);
3382 1.48 skrll
3383 1.48 skrll for (dci = start_dci; dci < end_dci; dci++) {
3384 1.48 skrll xhci_ring_free(sc, &xs->xs_ep[dci].xe_tr);
3385 1.48 skrll memset(&xs->xs_ep[dci], 0, sizeof(xs->xs_ep[dci]));
3386 1.48 skrll }
3387 1.48 skrll usb_freemem(&sc->sc_bus, &xs->xs_ic_dma);
3388 1.48 skrll usb_freemem(&sc->sc_bus, &xs->xs_dc_dma);
3389 1.48 skrll xs->xs_idx = 0;
3390 1.48 skrll }
3391 1.48 skrll
3392 1.48 skrll /*
3393 1.48 skrll * Setup slot context, set Device Context Base Address, and issue
3394 1.48 skrll * Set Address Device command.
3395 1.48 skrll */
3396 1.48 skrll static usbd_status
3397 1.51 skrll xhci_set_address(struct usbd_device *dev, uint32_t slot, bool bsr)
3398 1.48 skrll {
3399 1.48 skrll struct xhci_softc * const sc = XHCI_BUS2SC(dev->ud_bus);
3400 1.48 skrll struct xhci_slot *xs;
3401 1.48 skrll usbd_status err;
3402 1.51 skrll
3403 1.107.2.3 martin XHCIHIST_FUNC();
3404 1.107.2.3 martin XHCIHIST_CALLARGS("slot %ju bsr %ju", slot, bsr, 0, 0);
3405 1.51 skrll
3406 1.51 skrll xs = &sc->sc_slots[slot];
3407 1.51 skrll
3408 1.51 skrll xhci_setup_ctx(dev->ud_pipe0);
3409 1.51 skrll
3410 1.79 christos HEXDUMP("input context", xhci_slot_get_icv(sc, xs, 0),
3411 1.51 skrll sc->sc_ctxsz * 3);
3412 1.51 skrll
3413 1.51 skrll xhci_set_dcba(sc, DMAADDR(&xs->xs_dc_dma, 0), slot);
3414 1.51 skrll
3415 1.51 skrll err = xhci_address_device(sc, xhci_slot_get_icp(sc, xs, 0), slot, bsr);
3416 1.51 skrll
3417 1.51 skrll usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
3418 1.79 christos HEXDUMP("output context", xhci_slot_get_dcv(sc, xs, 0),
3419 1.51 skrll sc->sc_ctxsz * 2);
3420 1.51 skrll
3421 1.51 skrll return err;
3422 1.51 skrll }
3423 1.51 skrll
3424 1.51 skrll /*
3425 1.51 skrll * 4.8.2, 6.2.3.2
3426 1.51 skrll * construct slot/endpoint context parameters and do syncmem
3427 1.51 skrll */
3428 1.51 skrll static void
3429 1.51 skrll xhci_setup_ctx(struct usbd_pipe *pipe)
3430 1.51 skrll {
3431 1.51 skrll struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
3432 1.51 skrll struct usbd_device *dev = pipe->up_dev;
3433 1.51 skrll struct xhci_slot * const xs = dev->ud_hcpriv;
3434 1.51 skrll usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
3435 1.51 skrll const u_int dci = xhci_ep_get_dci(ed);
3436 1.51 skrll const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
3437 1.48 skrll uint32_t *cp;
3438 1.51 skrll uint16_t mps = UGETW(ed->wMaxPacketSize);
3439 1.51 skrll uint8_t speed = dev->ud_speed;
3440 1.51 skrll uint8_t ival = ed->bInterval;
3441 1.48 skrll
3442 1.107.2.3 martin XHCIHIST_FUNC();
3443 1.107.2.3 martin XHCIHIST_CALLARGS("pipe %#jx: slot %ju dci %ju speed %ju",
3444 1.75 pgoyette (uintptr_t)pipe, xs->xs_idx, dci, speed);
3445 1.48 skrll
3446 1.1 jakllsch /* set up initial input control context */
3447 1.1 jakllsch cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
3448 1.1 jakllsch cp[0] = htole32(0);
3449 1.51 skrll cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(dci));
3450 1.71 skrll cp[1] |= htole32(XHCI_INCTX_1_ADD_MASK(XHCI_DCI_SLOT));
3451 1.51 skrll cp[7] = htole32(0);
3452 1.1 jakllsch
3453 1.1 jakllsch /* set up input slot context */
3454 1.1 jakllsch cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_SLOT));
3455 1.51 skrll cp[0] =
3456 1.51 skrll XHCI_SCTX_0_CTX_NUM_SET(dci) |
3457 1.51 skrll XHCI_SCTX_0_SPEED_SET(xhci_speed2xspeed(speed));
3458 1.51 skrll cp[1] = 0;
3459 1.51 skrll cp[2] = XHCI_SCTX_2_IRQ_TARGET_SET(0);
3460 1.51 skrll cp[3] = 0;
3461 1.51 skrll xhci_setup_route(pipe, cp);
3462 1.51 skrll xhci_setup_tthub(pipe, cp);
3463 1.51 skrll
3464 1.51 skrll cp[0] = htole32(cp[0]);
3465 1.51 skrll cp[1] = htole32(cp[1]);
3466 1.51 skrll cp[2] = htole32(cp[2]);
3467 1.51 skrll cp[3] = htole32(cp[3]);
3468 1.51 skrll
3469 1.51 skrll /* set up input endpoint context */
3470 1.51 skrll cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(dci));
3471 1.51 skrll cp[0] =
3472 1.51 skrll XHCI_EPCTX_0_EPSTATE_SET(0) |
3473 1.51 skrll XHCI_EPCTX_0_MULT_SET(0) |
3474 1.51 skrll XHCI_EPCTX_0_MAXP_STREAMS_SET(0) |
3475 1.51 skrll XHCI_EPCTX_0_LSA_SET(0) |
3476 1.51 skrll XHCI_EPCTX_0_MAX_ESIT_PAYLOAD_HI_SET(0);
3477 1.51 skrll cp[1] =
3478 1.51 skrll XHCI_EPCTX_1_EPTYPE_SET(xhci_ep_get_type(ed)) |
3479 1.51 skrll XHCI_EPCTX_1_HID_SET(0) |
3480 1.51 skrll XHCI_EPCTX_1_MAXB_SET(0);
3481 1.51 skrll
3482 1.51 skrll if (xfertype != UE_ISOCHRONOUS)
3483 1.51 skrll cp[1] |= XHCI_EPCTX_1_CERR_SET(3);
3484 1.51 skrll
3485 1.51 skrll if (xfertype == UE_CONTROL)
3486 1.51 skrll cp[4] = XHCI_EPCTX_4_AVG_TRB_LEN_SET(8); /* 6.2.3 */
3487 1.51 skrll else if (USB_IS_SS(speed))
3488 1.51 skrll cp[4] = XHCI_EPCTX_4_AVG_TRB_LEN_SET(mps);
3489 1.51 skrll else
3490 1.51 skrll cp[4] = XHCI_EPCTX_4_AVG_TRB_LEN_SET(UE_GET_SIZE(mps));
3491 1.51 skrll
3492 1.51 skrll xhci_setup_maxburst(pipe, cp);
3493 1.51 skrll
3494 1.51 skrll switch (xfertype) {
3495 1.51 skrll case UE_CONTROL:
3496 1.51 skrll break;
3497 1.51 skrll case UE_BULK:
3498 1.51 skrll /* XXX Set MaxPStreams, HID, and LSA if streams enabled */
3499 1.51 skrll break;
3500 1.51 skrll case UE_INTERRUPT:
3501 1.51 skrll if (pipe->up_interval != USBD_DEFAULT_INTERVAL)
3502 1.51 skrll ival = pipe->up_interval;
3503 1.51 skrll
3504 1.51 skrll ival = xhci_bival2ival(ival, speed);
3505 1.51 skrll cp[0] |= XHCI_EPCTX_0_IVAL_SET(ival);
3506 1.51 skrll break;
3507 1.51 skrll case UE_ISOCHRONOUS:
3508 1.51 skrll if (pipe->up_interval != USBD_DEFAULT_INTERVAL)
3509 1.51 skrll ival = pipe->up_interval;
3510 1.51 skrll
3511 1.51 skrll /* xHCI 6.2.3.6 Table 65, USB 2.0 9.6.6 */
3512 1.51 skrll if (speed == USB_SPEED_FULL)
3513 1.51 skrll ival += 3; /* 1ms -> 125us */
3514 1.51 skrll ival--;
3515 1.51 skrll cp[0] |= XHCI_EPCTX_0_IVAL_SET(ival);
3516 1.51 skrll break;
3517 1.51 skrll default:
3518 1.51 skrll break;
3519 1.51 skrll }
3520 1.75 pgoyette DPRINTFN(4, "setting ival %ju MaxBurst %#jx",
3521 1.53 skrll XHCI_EPCTX_0_IVAL_GET(cp[0]), XHCI_EPCTX_1_MAXB_GET(cp[1]), 0, 0);
3522 1.1 jakllsch
3523 1.55 skrll /* rewind TR dequeue pointer in xHC */
3524 1.1 jakllsch /* can't use xhci_ep_get_dci() yet? */
3525 1.1 jakllsch *(uint64_t *)(&cp[2]) = htole64(
3526 1.51 skrll xhci_ring_trbp(&xs->xs_ep[dci].xe_tr, 0) |
3527 1.1 jakllsch XHCI_EPCTX_2_DCS_SET(1));
3528 1.51 skrll
3529 1.51 skrll cp[0] = htole32(cp[0]);
3530 1.51 skrll cp[1] = htole32(cp[1]);
3531 1.51 skrll cp[4] = htole32(cp[4]);
3532 1.1 jakllsch
3533 1.55 skrll /* rewind TR dequeue pointer in driver */
3534 1.55 skrll struct xhci_ring *xr = &xs->xs_ep[dci].xe_tr;
3535 1.55 skrll mutex_enter(&xr->xr_lock);
3536 1.55 skrll xhci_host_dequeue(xr);
3537 1.55 skrll mutex_exit(&xr->xr_lock);
3538 1.55 skrll
3539 1.1 jakllsch /* sync input contexts before they are read from memory */
3540 1.1 jakllsch usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
3541 1.51 skrll }
3542 1.51 skrll
3543 1.51 skrll /*
3544 1.51 skrll * Setup route string and roothub port of given device for slot context
3545 1.51 skrll */
3546 1.51 skrll static void
3547 1.51 skrll xhci_setup_route(struct usbd_pipe *pipe, uint32_t *cp)
3548 1.51 skrll {
3549 1.68 skrll struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
3550 1.51 skrll struct usbd_device *dev = pipe->up_dev;
3551 1.51 skrll struct usbd_port *up = dev->ud_powersrc;
3552 1.51 skrll struct usbd_device *hub;
3553 1.51 skrll struct usbd_device *adev;
3554 1.51 skrll uint8_t rhport = 0;
3555 1.51 skrll uint32_t route = 0;
3556 1.51 skrll
3557 1.51 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3558 1.51 skrll
3559 1.51 skrll /* Locate root hub port and Determine route string */
3560 1.51 skrll /* 4.3.3 route string does not include roothub port */
3561 1.51 skrll for (hub = dev; hub != NULL; hub = hub->ud_myhub) {
3562 1.51 skrll uint32_t dep;
3563 1.51 skrll
3564 1.75 pgoyette DPRINTFN(4, "hub %#jx depth %jd upport %jp upportno %jd",
3565 1.75 pgoyette (uintptr_t)hub, hub->ud_depth, (uintptr_t)hub->ud_powersrc,
3566 1.75 pgoyette hub->ud_powersrc ? (uintptr_t)hub->ud_powersrc->up_portno :
3567 1.75 pgoyette -1);
3568 1.51 skrll
3569 1.51 skrll if (hub->ud_powersrc == NULL)
3570 1.51 skrll break;
3571 1.51 skrll dep = hub->ud_depth;
3572 1.51 skrll if (dep == 0)
3573 1.51 skrll break;
3574 1.51 skrll rhport = hub->ud_powersrc->up_portno;
3575 1.51 skrll if (dep > USB_HUB_MAX_DEPTH)
3576 1.51 skrll continue;
3577 1.51 skrll
3578 1.51 skrll route |=
3579 1.51 skrll (rhport > UHD_SS_NPORTS_MAX ? UHD_SS_NPORTS_MAX : rhport)
3580 1.51 skrll << ((dep - 1) * 4);
3581 1.51 skrll }
3582 1.51 skrll route = route >> 4;
3583 1.68 skrll size_t bn = hub == sc->sc_bus.ub_roothub ? 0 : 1;
3584 1.51 skrll
3585 1.51 skrll /* Locate port on upstream high speed hub */
3586 1.51 skrll for (adev = dev, hub = up->up_parent;
3587 1.51 skrll hub != NULL && hub->ud_speed != USB_SPEED_HIGH;
3588 1.51 skrll adev = hub, hub = hub->ud_myhub)
3589 1.51 skrll ;
3590 1.51 skrll if (hub) {
3591 1.51 skrll int p;
3592 1.51 skrll for (p = 0; p < hub->ud_hub->uh_hubdesc.bNbrPorts; p++) {
3593 1.51 skrll if (hub->ud_hub->uh_ports[p].up_dev == adev) {
3594 1.51 skrll dev->ud_myhsport = &hub->ud_hub->uh_ports[p];
3595 1.51 skrll goto found;
3596 1.51 skrll }
3597 1.51 skrll }
3598 1.68 skrll panic("%s: cannot find HS port", __func__);
3599 1.51 skrll found:
3600 1.75 pgoyette DPRINTFN(4, "high speed port %jd", p, 0, 0, 0);
3601 1.51 skrll } else {
3602 1.51 skrll dev->ud_myhsport = NULL;
3603 1.51 skrll }
3604 1.51 skrll
3605 1.68 skrll const size_t ctlrport = xhci_rhport2ctlrport(sc, bn, rhport);
3606 1.68 skrll
3607 1.75 pgoyette DPRINTFN(4, "rhport %ju ctlrport %ju Route %05jx hub %#jx", rhport,
3608 1.75 pgoyette ctlrport, route, (uintptr_t)hub);
3609 1.68 skrll
3610 1.51 skrll cp[0] |= XHCI_SCTX_0_ROUTE_SET(route);
3611 1.68 skrll cp[1] |= XHCI_SCTX_1_RH_PORT_SET(ctlrport);
3612 1.51 skrll }
3613 1.51 skrll
3614 1.51 skrll /*
3615 1.51 skrll * Setup whether device is hub, whether device uses MTT, and
3616 1.51 skrll * TT informations if it uses MTT.
3617 1.51 skrll */
3618 1.51 skrll static void
3619 1.51 skrll xhci_setup_tthub(struct usbd_pipe *pipe, uint32_t *cp)
3620 1.51 skrll {
3621 1.51 skrll struct usbd_device *dev = pipe->up_dev;
3622 1.78 christos struct usbd_port *myhsport = dev->ud_myhsport;
3623 1.51 skrll usb_device_descriptor_t * const dd = &dev->ud_ddesc;
3624 1.51 skrll uint32_t speed = dev->ud_speed;
3625 1.83 skrll uint8_t rhaddr = dev->ud_bus->ub_rhaddr;
3626 1.51 skrll uint8_t tthubslot, ttportnum;
3627 1.51 skrll bool ishub;
3628 1.51 skrll bool usemtt;
3629 1.51 skrll
3630 1.107.2.3 martin XHCIHIST_FUNC();
3631 1.51 skrll
3632 1.51 skrll /*
3633 1.51 skrll * 6.2.2, Table 57-60, 6.2.2.1, 6.2.2.2
3634 1.51 skrll * tthubslot:
3635 1.51 skrll * This is the slot ID of parent HS hub
3636 1.51 skrll * if LS/FS device is connected && connected through HS hub.
3637 1.51 skrll * This is 0 if device is not LS/FS device ||
3638 1.51 skrll * parent hub is not HS hub ||
3639 1.51 skrll * attached to root hub.
3640 1.51 skrll * ttportnum:
3641 1.51 skrll * This is the downstream facing port of parent HS hub
3642 1.51 skrll * if LS/FS device is connected.
3643 1.51 skrll * This is 0 if device is not LS/FS device ||
3644 1.51 skrll * parent hub is not HS hub ||
3645 1.51 skrll * attached to root hub.
3646 1.51 skrll */
3647 1.83 skrll if (myhsport &&
3648 1.83 skrll myhsport->up_parent->ud_addr != rhaddr &&
3649 1.51 skrll (speed == USB_SPEED_LOW || speed == USB_SPEED_FULL)) {
3650 1.78 christos ttportnum = myhsport->up_portno;
3651 1.78 christos tthubslot = myhsport->up_parent->ud_addr;
3652 1.51 skrll } else {
3653 1.51 skrll ttportnum = 0;
3654 1.51 skrll tthubslot = 0;
3655 1.51 skrll }
3656 1.107.2.3 martin XHCIHIST_CALLARGS("myhsport %#jx ttportnum=%jd tthubslot=%jd",
3657 1.78 christos (uintptr_t)myhsport, ttportnum, tthubslot, 0);
3658 1.51 skrll
3659 1.51 skrll /* ishub is valid after reading UDESC_DEVICE */
3660 1.51 skrll ishub = (dd->bDeviceClass == UDCLASS_HUB);
3661 1.51 skrll
3662 1.51 skrll /* dev->ud_hub is valid after reading UDESC_HUB */
3663 1.51 skrll if (ishub && dev->ud_hub) {
3664 1.51 skrll usb_hub_descriptor_t *hd = &dev->ud_hub->uh_hubdesc;
3665 1.51 skrll uint8_t ttt =
3666 1.51 skrll __SHIFTOUT(UGETW(hd->wHubCharacteristics), UHD_TT_THINK);
3667 1.51 skrll
3668 1.51 skrll cp[1] |= XHCI_SCTX_1_NUM_PORTS_SET(hd->bNbrPorts);
3669 1.51 skrll cp[2] |= XHCI_SCTX_2_TT_THINK_TIME_SET(ttt);
3670 1.75 pgoyette DPRINTFN(4, "nports=%jd ttt=%jd", hd->bNbrPorts, ttt, 0, 0);
3671 1.51 skrll }
3672 1.51 skrll
3673 1.83 skrll #define IS_MTTHUB(dd) \
3674 1.83 skrll ((dd)->bDeviceProtocol == UDPROTO_HSHUBMTT)
3675 1.51 skrll
3676 1.51 skrll /*
3677 1.51 skrll * MTT flag is set if
3678 1.83 skrll * 1. this is HS hub && MTTs are supported and enabled; or
3679 1.83 skrll * 2. this is LS or FS device && there is a parent HS hub where MTTs
3680 1.83 skrll * are supported and enabled.
3681 1.83 skrll *
3682 1.83 skrll * XXX enabled is not tested yet
3683 1.51 skrll */
3684 1.83 skrll if (ishub && speed == USB_SPEED_HIGH && IS_MTTHUB(dd))
3685 1.51 skrll usemtt = true;
3686 1.83 skrll else if ((speed == USB_SPEED_LOW || speed == USB_SPEED_FULL) &&
3687 1.83 skrll myhsport &&
3688 1.83 skrll myhsport->up_parent->ud_addr != rhaddr &&
3689 1.83 skrll IS_MTTHUB(&myhsport->up_parent->ud_ddesc))
3690 1.51 skrll usemtt = true;
3691 1.51 skrll else
3692 1.51 skrll usemtt = false;
3693 1.75 pgoyette DPRINTFN(4, "class %ju proto %ju ishub %jd usemtt %jd",
3694 1.51 skrll dd->bDeviceClass, dd->bDeviceProtocol, ishub, usemtt);
3695 1.51 skrll
3696 1.83 skrll #undef IS_MTTHUB
3697 1.51 skrll
3698 1.51 skrll cp[0] |=
3699 1.51 skrll XHCI_SCTX_0_HUB_SET(ishub ? 1 : 0) |
3700 1.51 skrll XHCI_SCTX_0_MTT_SET(usemtt ? 1 : 0);
3701 1.51 skrll cp[2] |=
3702 1.51 skrll XHCI_SCTX_2_TT_HUB_SID_SET(tthubslot) |
3703 1.51 skrll XHCI_SCTX_2_TT_PORT_NUM_SET(ttportnum);
3704 1.51 skrll }
3705 1.51 skrll
3706 1.51 skrll /* set up params for periodic endpoint */
3707 1.51 skrll static void
3708 1.51 skrll xhci_setup_maxburst(struct usbd_pipe *pipe, uint32_t *cp)
3709 1.51 skrll {
3710 1.51 skrll struct usbd_device *dev = pipe->up_dev;
3711 1.51 skrll usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
3712 1.51 skrll const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
3713 1.51 skrll usbd_desc_iter_t iter;
3714 1.51 skrll const usb_cdc_descriptor_t *cdcd;
3715 1.51 skrll uint32_t maxb = 0;
3716 1.51 skrll uint16_t mps = UGETW(ed->wMaxPacketSize);
3717 1.51 skrll uint8_t speed = dev->ud_speed;
3718 1.51 skrll uint8_t ep;
3719 1.51 skrll
3720 1.51 skrll /* config desc is NULL when opening ep0 */
3721 1.51 skrll if (dev == NULL || dev->ud_cdesc == NULL)
3722 1.51 skrll goto no_cdcd;
3723 1.51 skrll cdcd = (const usb_cdc_descriptor_t *)usb_find_desc(dev,
3724 1.51 skrll UDESC_INTERFACE, USBD_CDCSUBTYPE_ANY);
3725 1.51 skrll if (cdcd == NULL)
3726 1.51 skrll goto no_cdcd;
3727 1.51 skrll usb_desc_iter_init(dev, &iter);
3728 1.51 skrll iter.cur = (const void *)cdcd;
3729 1.51 skrll
3730 1.51 skrll /* find endpoint_ss_comp desc for ep of this pipe */
3731 1.51 skrll for (ep = 0;;) {
3732 1.51 skrll cdcd = (const usb_cdc_descriptor_t *)usb_desc_iter_next(&iter);
3733 1.51 skrll if (cdcd == NULL)
3734 1.51 skrll break;
3735 1.51 skrll if (ep == 0 && cdcd->bDescriptorType == UDESC_ENDPOINT) {
3736 1.51 skrll ep = ((const usb_endpoint_descriptor_t *)cdcd)->
3737 1.51 skrll bEndpointAddress;
3738 1.51 skrll if (UE_GET_ADDR(ep) ==
3739 1.51 skrll UE_GET_ADDR(ed->bEndpointAddress)) {
3740 1.51 skrll cdcd = (const usb_cdc_descriptor_t *)
3741 1.51 skrll usb_desc_iter_next(&iter);
3742 1.51 skrll break;
3743 1.51 skrll }
3744 1.51 skrll ep = 0;
3745 1.51 skrll }
3746 1.51 skrll }
3747 1.51 skrll if (cdcd != NULL && cdcd->bDescriptorType == UDESC_ENDPOINT_SS_COMP) {
3748 1.51 skrll const usb_endpoint_ss_comp_descriptor_t * esscd =
3749 1.51 skrll (const usb_endpoint_ss_comp_descriptor_t *)cdcd;
3750 1.51 skrll maxb = esscd->bMaxBurst;
3751 1.51 skrll }
3752 1.51 skrll
3753 1.51 skrll no_cdcd:
3754 1.51 skrll /* 6.2.3.4, 4.8.2.4 */
3755 1.51 skrll if (USB_IS_SS(speed)) {
3756 1.60 skrll /* USB 3.1 9.6.6 */
3757 1.51 skrll cp[1] |= XHCI_EPCTX_1_MAXP_SIZE_SET(mps);
3758 1.60 skrll /* USB 3.1 9.6.7 */
3759 1.51 skrll cp[1] |= XHCI_EPCTX_1_MAXB_SET(maxb);
3760 1.51 skrll #ifdef notyet
3761 1.51 skrll if (xfertype == UE_ISOCHRONOUS) {
3762 1.51 skrll }
3763 1.51 skrll if (XHCI_HCC2_LEC(sc->sc_hcc2) != 0) {
3764 1.51 skrll /* use ESIT */
3765 1.51 skrll cp[4] |= XHCI_EPCTX_4_MAX_ESIT_PAYLOAD_SET(x);
3766 1.51 skrll cp[0] |= XHCI_EPCTX_0_MAX_ESIT_PAYLOAD_HI_SET(x);
3767 1.51 skrll
3768 1.51 skrll /* XXX if LEC = 1, set ESIT instead */
3769 1.51 skrll cp[0] |= XHCI_EPCTX_0_MULT_SET(0);
3770 1.51 skrll } else {
3771 1.51 skrll /* use ival */
3772 1.51 skrll }
3773 1.51 skrll #endif
3774 1.51 skrll } else {
3775 1.60 skrll /* USB 2.0 9.6.6 */
3776 1.51 skrll cp[1] |= XHCI_EPCTX_1_MAXP_SIZE_SET(UE_GET_SIZE(mps));
3777 1.1 jakllsch
3778 1.51 skrll /* 6.2.3.4 */
3779 1.51 skrll if (speed == USB_SPEED_HIGH &&
3780 1.51 skrll (xfertype == UE_ISOCHRONOUS || xfertype == UE_INTERRUPT)) {
3781 1.51 skrll maxb = UE_GET_TRANS(mps);
3782 1.51 skrll } else {
3783 1.51 skrll /* LS/FS or HS CTRL or HS BULK */
3784 1.51 skrll maxb = 0;
3785 1.51 skrll }
3786 1.51 skrll cp[1] |= XHCI_EPCTX_1_MAXB_SET(maxb);
3787 1.51 skrll }
3788 1.51 skrll }
3789 1.1 jakllsch
3790 1.51 skrll /*
3791 1.51 skrll * Convert endpoint bInterval value to endpoint context interval value
3792 1.51 skrll * for Interrupt pipe.
3793 1.51 skrll * xHCI 6.2.3.6 Table 65, USB 2.0 9.6.6
3794 1.51 skrll */
3795 1.51 skrll static uint32_t
3796 1.51 skrll xhci_bival2ival(uint32_t ival, uint32_t speed)
3797 1.51 skrll {
3798 1.51 skrll if (speed == USB_SPEED_LOW || speed == USB_SPEED_FULL) {
3799 1.51 skrll int i;
3800 1.1 jakllsch
3801 1.51 skrll /*
3802 1.51 skrll * round ival down to "the nearest base 2 multiple of
3803 1.51 skrll * bInterval * 8".
3804 1.51 skrll * bInterval is at most 255 as its type is uByte.
3805 1.51 skrll * 255(ms) = 2040(x 125us) < 2^11, so start with 10.
3806 1.51 skrll */
3807 1.51 skrll for (i = 10; i > 0; i--) {
3808 1.51 skrll if ((ival * 8) >= (1 << i))
3809 1.51 skrll break;
3810 1.51 skrll }
3811 1.51 skrll ival = i;
3812 1.51 skrll } else {
3813 1.51 skrll /* Interval = bInterval-1 for SS/HS */
3814 1.51 skrll ival--;
3815 1.51 skrll }
3816 1.1 jakllsch
3817 1.51 skrll return ival;
3818 1.1 jakllsch }
3819 1.1 jakllsch
3820 1.1 jakllsch /* ----- */
3821 1.1 jakllsch
3822 1.1 jakllsch static void
3823 1.34 skrll xhci_noop(struct usbd_pipe *pipe)
3824 1.1 jakllsch {
3825 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3826 1.1 jakllsch }
3827 1.1 jakllsch
3828 1.34 skrll /*
3829 1.34 skrll * Process root hub request.
3830 1.34 skrll */
3831 1.34 skrll static int
3832 1.34 skrll xhci_roothub_ctrl(struct usbd_bus *bus, usb_device_request_t *req,
3833 1.34 skrll void *buf, int buflen)
3834 1.1 jakllsch {
3835 1.34 skrll struct xhci_softc * const sc = XHCI_BUS2SC(bus);
3836 1.1 jakllsch usb_port_status_t ps;
3837 1.1 jakllsch int l, totlen = 0;
3838 1.34 skrll uint16_t len, value, index;
3839 1.1 jakllsch int port, i;
3840 1.1 jakllsch uint32_t v;
3841 1.1 jakllsch
3842 1.107.2.3 martin XHCIHIST_FUNC();
3843 1.1 jakllsch
3844 1.1 jakllsch if (sc->sc_dying)
3845 1.34 skrll return -1;
3846 1.1 jakllsch
3847 1.68 skrll size_t bn = bus == &sc->sc_bus ? 0 : 1;
3848 1.68 skrll
3849 1.34 skrll len = UGETW(req->wLength);
3850 1.1 jakllsch value = UGETW(req->wValue);
3851 1.1 jakllsch index = UGETW(req->wIndex);
3852 1.1 jakllsch
3853 1.107.2.3 martin XHCIHIST_CALLARGS("rhreq: %04jx %04jx %04jx %04jx",
3854 1.27 skrll req->bmRequestType | (req->bRequest << 8), value, index, len);
3855 1.1 jakllsch
3856 1.1 jakllsch #define C(x,y) ((x) | ((y) << 8))
3857 1.34 skrll switch (C(req->bRequest, req->bmRequestType)) {
3858 1.1 jakllsch case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
3859 1.75 pgoyette DPRINTFN(8, "getdesc: wValue=0x%04jx", value, 0, 0, 0);
3860 1.1 jakllsch if (len == 0)
3861 1.1 jakllsch break;
3862 1.34 skrll switch (value) {
3863 1.34 skrll #define sd ((usb_string_descriptor_t *)buf)
3864 1.34 skrll case C(2, UDESC_STRING):
3865 1.34 skrll /* Product */
3866 1.91 jmcneill totlen = usb_makestrdesc(sd, len, "xHCI root hub");
3867 1.1 jakllsch break;
3868 1.1 jakllsch #undef sd
3869 1.1 jakllsch default:
3870 1.34 skrll /* default from usbroothub */
3871 1.34 skrll return buflen;
3872 1.1 jakllsch }
3873 1.1 jakllsch break;
3874 1.34 skrll
3875 1.1 jakllsch /* Hub requests */
3876 1.1 jakllsch case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
3877 1.1 jakllsch break;
3878 1.34 skrll /* Clear Port Feature request */
3879 1.68 skrll case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER): {
3880 1.68 skrll const size_t cp = xhci_rhport2ctlrport(sc, bn, index);
3881 1.68 skrll
3882 1.75 pgoyette DPRINTFN(4, "UR_CLEAR_PORT_FEAT bp=%jd feat=%jd bus=%jd cp=%jd",
3883 1.68 skrll index, value, bn, cp);
3884 1.68 skrll if (index < 1 || index > sc->sc_rhportcount[bn]) {
3885 1.34 skrll return -1;
3886 1.1 jakllsch }
3887 1.68 skrll port = XHCI_PORTSC(cp);
3888 1.1 jakllsch v = xhci_op_read_4(sc, port);
3889 1.75 pgoyette DPRINTFN(4, "portsc=0x%08jx", v, 0, 0, 0);
3890 1.1 jakllsch v &= ~XHCI_PS_CLEAR;
3891 1.1 jakllsch switch (value) {
3892 1.1 jakllsch case UHF_PORT_ENABLE:
3893 1.34 skrll xhci_op_write_4(sc, port, v & ~XHCI_PS_PED);
3894 1.1 jakllsch break;
3895 1.1 jakllsch case UHF_PORT_SUSPEND:
3896 1.34 skrll return -1;
3897 1.1 jakllsch case UHF_PORT_POWER:
3898 1.1 jakllsch break;
3899 1.1 jakllsch case UHF_PORT_TEST:
3900 1.1 jakllsch case UHF_PORT_INDICATOR:
3901 1.34 skrll return -1;
3902 1.1 jakllsch case UHF_C_PORT_CONNECTION:
3903 1.1 jakllsch xhci_op_write_4(sc, port, v | XHCI_PS_CSC);
3904 1.1 jakllsch break;
3905 1.1 jakllsch case UHF_C_PORT_ENABLE:
3906 1.1 jakllsch case UHF_C_PORT_SUSPEND:
3907 1.1 jakllsch case UHF_C_PORT_OVER_CURRENT:
3908 1.34 skrll return -1;
3909 1.34 skrll case UHF_C_BH_PORT_RESET:
3910 1.34 skrll xhci_op_write_4(sc, port, v | XHCI_PS_WRC);
3911 1.34 skrll break;
3912 1.1 jakllsch case UHF_C_PORT_RESET:
3913 1.1 jakllsch xhci_op_write_4(sc, port, v | XHCI_PS_PRC);
3914 1.1 jakllsch break;
3915 1.34 skrll case UHF_C_PORT_LINK_STATE:
3916 1.34 skrll xhci_op_write_4(sc, port, v | XHCI_PS_PLC);
3917 1.34 skrll break;
3918 1.34 skrll case UHF_C_PORT_CONFIG_ERROR:
3919 1.34 skrll xhci_op_write_4(sc, port, v | XHCI_PS_CEC);
3920 1.34 skrll break;
3921 1.1 jakllsch default:
3922 1.34 skrll return -1;
3923 1.1 jakllsch }
3924 1.1 jakllsch break;
3925 1.68 skrll }
3926 1.1 jakllsch case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
3927 1.1 jakllsch if (len == 0)
3928 1.1 jakllsch break;
3929 1.1 jakllsch if ((value & 0xff) != 0) {
3930 1.34 skrll return -1;
3931 1.1 jakllsch }
3932 1.34 skrll usb_hub_descriptor_t hubd;
3933 1.34 skrll
3934 1.98 riastrad totlen = uimin(buflen, sizeof(hubd));
3935 1.34 skrll memcpy(&hubd, buf, totlen);
3936 1.68 skrll hubd.bNbrPorts = sc->sc_rhportcount[bn];
3937 1.1 jakllsch USETW(hubd.wHubCharacteristics, UHD_PWR_NO_SWITCH);
3938 1.1 jakllsch hubd.bPwrOn2PwrGood = 200;
3939 1.68 skrll for (i = 0, l = sc->sc_rhportcount[bn]; l > 0; i++, l -= 8) {
3940 1.68 skrll /* XXX can't find out? */
3941 1.68 skrll hubd.DeviceRemovable[i++] = 0;
3942 1.68 skrll }
3943 1.3 skrll hubd.bDescLength = USB_HUB_DESCRIPTOR_SIZE + i;
3944 1.98 riastrad totlen = uimin(totlen, hubd.bDescLength);
3945 1.34 skrll memcpy(buf, &hubd, totlen);
3946 1.1 jakllsch break;
3947 1.1 jakllsch case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
3948 1.1 jakllsch if (len != 4) {
3949 1.34 skrll return -1;
3950 1.1 jakllsch }
3951 1.1 jakllsch memset(buf, 0, len); /* ? XXX */
3952 1.1 jakllsch totlen = len;
3953 1.1 jakllsch break;
3954 1.34 skrll /* Get Port Status request */
3955 1.68 skrll case C(UR_GET_STATUS, UT_READ_CLASS_OTHER): {
3956 1.68 skrll const size_t cp = xhci_rhport2ctlrport(sc, bn, index);
3957 1.68 skrll
3958 1.75 pgoyette DPRINTFN(8, "get port status bn=%jd i=%jd cp=%ju",
3959 1.75 pgoyette bn, index, cp, 0);
3960 1.68 skrll if (index < 1 || index > sc->sc_rhportcount[bn]) {
3961 1.107.2.3 martin DPRINTFN(5, "bad get port status: index=%jd bn=%jd "
3962 1.107.2.3 martin "portcount=%jd",
3963 1.107.2.3 martin index, bn, sc->sc_rhportcount[bn], 0);
3964 1.34 skrll return -1;
3965 1.1 jakllsch }
3966 1.1 jakllsch if (len != 4) {
3967 1.107.2.3 martin DPRINTFN(5, "bad get port status: len %d != 4",
3968 1.107.2.3 martin len, 0, 0, 0);
3969 1.34 skrll return -1;
3970 1.1 jakllsch }
3971 1.68 skrll v = xhci_op_read_4(sc, XHCI_PORTSC(cp));
3972 1.75 pgoyette DPRINTFN(4, "getrhportsc %jd %08jx", cp, v, 0, 0);
3973 1.34 skrll i = xhci_xspeed2psspeed(XHCI_PS_SPEED_GET(v));
3974 1.1 jakllsch if (v & XHCI_PS_CCS) i |= UPS_CURRENT_CONNECT_STATUS;
3975 1.1 jakllsch if (v & XHCI_PS_PED) i |= UPS_PORT_ENABLED;
3976 1.1 jakllsch if (v & XHCI_PS_OCA) i |= UPS_OVERCURRENT_INDICATOR;
3977 1.1 jakllsch //if (v & XHCI_PS_SUSP) i |= UPS_SUSPEND;
3978 1.1 jakllsch if (v & XHCI_PS_PR) i |= UPS_RESET;
3979 1.34 skrll if (v & XHCI_PS_PP) {
3980 1.34 skrll if (i & UPS_OTHER_SPEED)
3981 1.34 skrll i |= UPS_PORT_POWER_SS;
3982 1.34 skrll else
3983 1.34 skrll i |= UPS_PORT_POWER;
3984 1.34 skrll }
3985 1.34 skrll if (i & UPS_OTHER_SPEED)
3986 1.34 skrll i |= UPS_PORT_LS_SET(XHCI_PS_PLS_GET(v));
3987 1.34 skrll if (sc->sc_vendor_port_status)
3988 1.34 skrll i = sc->sc_vendor_port_status(sc, v, i);
3989 1.1 jakllsch USETW(ps.wPortStatus, i);
3990 1.1 jakllsch i = 0;
3991 1.1 jakllsch if (v & XHCI_PS_CSC) i |= UPS_C_CONNECT_STATUS;
3992 1.1 jakllsch if (v & XHCI_PS_PEC) i |= UPS_C_PORT_ENABLED;
3993 1.1 jakllsch if (v & XHCI_PS_OCC) i |= UPS_C_OVERCURRENT_INDICATOR;
3994 1.1 jakllsch if (v & XHCI_PS_PRC) i |= UPS_C_PORT_RESET;
3995 1.34 skrll if (v & XHCI_PS_WRC) i |= UPS_C_BH_PORT_RESET;
3996 1.34 skrll if (v & XHCI_PS_PLC) i |= UPS_C_PORT_LINK_STATE;
3997 1.34 skrll if (v & XHCI_PS_CEC) i |= UPS_C_PORT_CONFIG_ERROR;
3998 1.1 jakllsch USETW(ps.wPortChange, i);
3999 1.98 riastrad totlen = uimin(len, sizeof(ps));
4000 1.34 skrll memcpy(buf, &ps, totlen);
4001 1.107.2.3 martin DPRINTFN(5, "get port status: wPortStatus %x wPortChange %x "
4002 1.107.2.3 martin "totlen %d",
4003 1.107.2.3 martin UGETW(ps.wPortStatus), UGETW(ps.wPortChange), totlen, 0);
4004 1.1 jakllsch break;
4005 1.68 skrll }
4006 1.1 jakllsch case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
4007 1.34 skrll return -1;
4008 1.34 skrll case C(UR_SET_HUB_DEPTH, UT_WRITE_CLASS_DEVICE):
4009 1.34 skrll break;
4010 1.1 jakllsch case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
4011 1.1 jakllsch break;
4012 1.34 skrll /* Set Port Feature request */
4013 1.34 skrll case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER): {
4014 1.34 skrll int optval = (index >> 8) & 0xff;
4015 1.34 skrll index &= 0xff;
4016 1.68 skrll if (index < 1 || index > sc->sc_rhportcount[bn]) {
4017 1.34 skrll return -1;
4018 1.1 jakllsch }
4019 1.68 skrll
4020 1.68 skrll const size_t cp = xhci_rhport2ctlrport(sc, bn, index);
4021 1.68 skrll
4022 1.68 skrll port = XHCI_PORTSC(cp);
4023 1.1 jakllsch v = xhci_op_read_4(sc, port);
4024 1.75 pgoyette DPRINTFN(4, "index %jd cp %jd portsc=0x%08jx", index, cp, v, 0);
4025 1.1 jakllsch v &= ~XHCI_PS_CLEAR;
4026 1.1 jakllsch switch (value) {
4027 1.1 jakllsch case UHF_PORT_ENABLE:
4028 1.1 jakllsch xhci_op_write_4(sc, port, v | XHCI_PS_PED);
4029 1.1 jakllsch break;
4030 1.1 jakllsch case UHF_PORT_SUSPEND:
4031 1.1 jakllsch /* XXX suspend */
4032 1.1 jakllsch break;
4033 1.1 jakllsch case UHF_PORT_RESET:
4034 1.34 skrll v &= ~(XHCI_PS_PED | XHCI_PS_PR);
4035 1.1 jakllsch xhci_op_write_4(sc, port, v | XHCI_PS_PR);
4036 1.1 jakllsch /* Wait for reset to complete. */
4037 1.1 jakllsch usb_delay_ms(&sc->sc_bus, USB_PORT_ROOT_RESET_DELAY);
4038 1.1 jakllsch if (sc->sc_dying) {
4039 1.34 skrll return -1;
4040 1.1 jakllsch }
4041 1.1 jakllsch v = xhci_op_read_4(sc, port);
4042 1.1 jakllsch if (v & XHCI_PS_PR) {
4043 1.1 jakllsch xhci_op_write_4(sc, port, v & ~XHCI_PS_PR);
4044 1.1 jakllsch usb_delay_ms(&sc->sc_bus, 10);
4045 1.1 jakllsch /* XXX */
4046 1.1 jakllsch }
4047 1.1 jakllsch break;
4048 1.1 jakllsch case UHF_PORT_POWER:
4049 1.1 jakllsch /* XXX power control */
4050 1.1 jakllsch break;
4051 1.1 jakllsch /* XXX more */
4052 1.1 jakllsch case UHF_C_PORT_RESET:
4053 1.1 jakllsch xhci_op_write_4(sc, port, v | XHCI_PS_PRC);
4054 1.1 jakllsch break;
4055 1.34 skrll case UHF_PORT_U1_TIMEOUT:
4056 1.34 skrll if (XHCI_PS_SPEED_GET(v) < XHCI_PS_SPEED_SS) {
4057 1.34 skrll return -1;
4058 1.34 skrll }
4059 1.68 skrll port = XHCI_PORTPMSC(cp);
4060 1.34 skrll v = xhci_op_read_4(sc, port);
4061 1.75 pgoyette DPRINTFN(4, "index %jd cp %jd portpmsc=0x%08jx",
4062 1.75 pgoyette index, cp, v, 0);
4063 1.34 skrll v &= ~XHCI_PM3_U1TO_SET(0xff);
4064 1.34 skrll v |= XHCI_PM3_U1TO_SET(optval);
4065 1.34 skrll xhci_op_write_4(sc, port, v);
4066 1.34 skrll break;
4067 1.34 skrll case UHF_PORT_U2_TIMEOUT:
4068 1.34 skrll if (XHCI_PS_SPEED_GET(v) < XHCI_PS_SPEED_SS) {
4069 1.34 skrll return -1;
4070 1.34 skrll }
4071 1.68 skrll port = XHCI_PORTPMSC(cp);
4072 1.34 skrll v = xhci_op_read_4(sc, port);
4073 1.75 pgoyette DPRINTFN(4, "index %jd cp %jd portpmsc=0x%08jx",
4074 1.75 pgoyette index, cp, v, 0);
4075 1.34 skrll v &= ~XHCI_PM3_U2TO_SET(0xff);
4076 1.34 skrll v |= XHCI_PM3_U2TO_SET(optval);
4077 1.34 skrll xhci_op_write_4(sc, port, v);
4078 1.34 skrll break;
4079 1.1 jakllsch default:
4080 1.34 skrll return -1;
4081 1.1 jakllsch }
4082 1.34 skrll }
4083 1.1 jakllsch break;
4084 1.1 jakllsch case C(UR_CLEAR_TT_BUFFER, UT_WRITE_CLASS_OTHER):
4085 1.1 jakllsch case C(UR_RESET_TT, UT_WRITE_CLASS_OTHER):
4086 1.1 jakllsch case C(UR_GET_TT_STATE, UT_READ_CLASS_OTHER):
4087 1.1 jakllsch case C(UR_STOP_TT, UT_WRITE_CLASS_OTHER):
4088 1.1 jakllsch break;
4089 1.1 jakllsch default:
4090 1.34 skrll /* default from usbroothub */
4091 1.34 skrll return buflen;
4092 1.1 jakllsch }
4093 1.27 skrll
4094 1.34 skrll return totlen;
4095 1.1 jakllsch }
4096 1.1 jakllsch
4097 1.28 skrll /* root hub interrupt */
4098 1.1 jakllsch
4099 1.1 jakllsch static usbd_status
4100 1.34 skrll xhci_root_intr_transfer(struct usbd_xfer *xfer)
4101 1.1 jakllsch {
4102 1.34 skrll struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
4103 1.1 jakllsch usbd_status err;
4104 1.1 jakllsch
4105 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
4106 1.27 skrll
4107 1.1 jakllsch /* Insert last in queue. */
4108 1.1 jakllsch mutex_enter(&sc->sc_lock);
4109 1.1 jakllsch err = usb_insert_transfer(xfer);
4110 1.1 jakllsch mutex_exit(&sc->sc_lock);
4111 1.1 jakllsch if (err)
4112 1.1 jakllsch return err;
4113 1.1 jakllsch
4114 1.1 jakllsch /* Pipe isn't running, start first */
4115 1.34 skrll return xhci_root_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
4116 1.1 jakllsch }
4117 1.1 jakllsch
4118 1.34 skrll /* Wait for roothub port status/change */
4119 1.1 jakllsch static usbd_status
4120 1.34 skrll xhci_root_intr_start(struct usbd_xfer *xfer)
4121 1.1 jakllsch {
4122 1.34 skrll struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
4123 1.68 skrll const size_t bn = XHCI_XFER2BUS(xfer) == &sc->sc_bus ? 0 : 1;
4124 1.100 mrg const bool polling = xhci_polling_p(sc);
4125 1.1 jakllsch
4126 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
4127 1.27 skrll
4128 1.1 jakllsch if (sc->sc_dying)
4129 1.1 jakllsch return USBD_IOERROR;
4130 1.1 jakllsch
4131 1.99 mrg if (!polling)
4132 1.99 mrg mutex_enter(&sc->sc_lock);
4133 1.107.2.5 martin KASSERT(sc->sc_intrxfer[bn] == NULL);
4134 1.68 skrll sc->sc_intrxfer[bn] = xfer;
4135 1.107.2.5 martin xfer->ux_status = USBD_IN_PROGRESS;
4136 1.99 mrg if (!polling)
4137 1.99 mrg mutex_exit(&sc->sc_lock);
4138 1.1 jakllsch
4139 1.1 jakllsch return USBD_IN_PROGRESS;
4140 1.1 jakllsch }
4141 1.1 jakllsch
4142 1.1 jakllsch static void
4143 1.34 skrll xhci_root_intr_abort(struct usbd_xfer *xfer)
4144 1.1 jakllsch {
4145 1.107.2.5 martin struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
4146 1.107.2.5 martin const size_t bn = XHCI_XFER2BUS(xfer) == &sc->sc_bus ? 0 : 1;
4147 1.1 jakllsch
4148 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
4149 1.27 skrll
4150 1.1 jakllsch KASSERT(mutex_owned(&sc->sc_lock));
4151 1.34 skrll KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
4152 1.21 skrll
4153 1.107.2.5 martin /* If xfer has already completed, nothing to do here. */
4154 1.107.2.5 martin if (sc->sc_intrxfer[bn] == NULL)
4155 1.107.2.5 martin return;
4156 1.107.2.5 martin
4157 1.107.2.5 martin /*
4158 1.107.2.5 martin * Otherwise, sc->sc_intrxfer[bn] had better be this transfer.
4159 1.107.2.5 martin * Cancel it.
4160 1.107.2.5 martin */
4161 1.107.2.5 martin KASSERT(sc->sc_intrxfer[bn] == xfer);
4162 1.34 skrll xfer->ux_status = USBD_CANCELLED;
4163 1.1 jakllsch usb_transfer_complete(xfer);
4164 1.1 jakllsch }
4165 1.1 jakllsch
4166 1.1 jakllsch static void
4167 1.34 skrll xhci_root_intr_close(struct usbd_pipe *pipe)
4168 1.1 jakllsch {
4169 1.107.2.5 martin struct xhci_softc * const sc __diagused = XHCI_PIPE2SC(pipe);
4170 1.107.2.5 martin const struct usbd_xfer *xfer __diagused = pipe->up_intrxfer;
4171 1.107.2.5 martin const size_t bn __diagused = XHCI_XFER2BUS(xfer) == &sc->sc_bus ? 0 : 1;
4172 1.1 jakllsch
4173 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
4174 1.27 skrll
4175 1.1 jakllsch KASSERT(mutex_owned(&sc->sc_lock));
4176 1.1 jakllsch
4177 1.107.2.5 martin /*
4178 1.107.2.5 martin * Caller must guarantee the xfer has completed first, by
4179 1.107.2.5 martin * closing the pipe only after normal completion or an abort.
4180 1.107.2.5 martin */
4181 1.107.2.5 martin KASSERT(sc->sc_intrxfer[bn] == NULL);
4182 1.1 jakllsch }
4183 1.1 jakllsch
4184 1.1 jakllsch static void
4185 1.34 skrll xhci_root_intr_done(struct usbd_xfer *xfer)
4186 1.1 jakllsch {
4187 1.107.2.5 martin struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
4188 1.107.2.5 martin const size_t bn = XHCI_XFER2BUS(xfer) == &sc->sc_bus ? 0 : 1;
4189 1.107.2.5 martin
4190 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
4191 1.27 skrll
4192 1.107.2.5 martin KASSERT(mutex_owned(&sc->sc_lock));
4193 1.107.2.5 martin
4194 1.107.2.5 martin /* Claim the xfer so it doesn't get completed again. */
4195 1.107.2.5 martin KASSERT(sc->sc_intrxfer[bn] == xfer);
4196 1.107.2.5 martin KASSERT(xfer->ux_status != USBD_IN_PROGRESS);
4197 1.107.2.5 martin sc->sc_intrxfer[bn] = NULL;
4198 1.1 jakllsch }
4199 1.1 jakllsch
4200 1.1 jakllsch /* -------------- */
4201 1.1 jakllsch /* device control */
4202 1.1 jakllsch
4203 1.1 jakllsch static usbd_status
4204 1.34 skrll xhci_device_ctrl_transfer(struct usbd_xfer *xfer)
4205 1.1 jakllsch {
4206 1.34 skrll struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
4207 1.1 jakllsch usbd_status err;
4208 1.1 jakllsch
4209 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
4210 1.27 skrll
4211 1.1 jakllsch /* Insert last in queue. */
4212 1.1 jakllsch mutex_enter(&sc->sc_lock);
4213 1.1 jakllsch err = usb_insert_transfer(xfer);
4214 1.1 jakllsch mutex_exit(&sc->sc_lock);
4215 1.1 jakllsch if (err)
4216 1.34 skrll return err;
4217 1.1 jakllsch
4218 1.1 jakllsch /* Pipe isn't running, start first */
4219 1.34 skrll return xhci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
4220 1.1 jakllsch }
4221 1.1 jakllsch
4222 1.1 jakllsch static usbd_status
4223 1.34 skrll xhci_device_ctrl_start(struct usbd_xfer *xfer)
4224 1.1 jakllsch {
4225 1.34 skrll struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
4226 1.34 skrll struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
4227 1.34 skrll const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
4228 1.1 jakllsch struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
4229 1.35 skrll struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
4230 1.34 skrll usb_device_request_t * const req = &xfer->ux_request;
4231 1.34 skrll const int isread = usbd_xfer_isread(xfer);
4232 1.1 jakllsch const uint32_t len = UGETW(req->wLength);
4233 1.34 skrll usb_dma_t * const dma = &xfer->ux_dmabuf;
4234 1.1 jakllsch uint64_t parameter;
4235 1.1 jakllsch uint32_t status;
4236 1.1 jakllsch uint32_t control;
4237 1.1 jakllsch u_int i;
4238 1.100 mrg const bool polling = xhci_polling_p(sc);
4239 1.1 jakllsch
4240 1.107.2.3 martin XHCIHIST_FUNC();
4241 1.107.2.3 martin XHCIHIST_CALLARGS("req: %04jx %04jx %04jx %04jx",
4242 1.27 skrll req->bmRequestType | (req->bRequest << 8), UGETW(req->wValue),
4243 1.27 skrll UGETW(req->wIndex), UGETW(req->wLength));
4244 1.1 jakllsch
4245 1.1 jakllsch /* we rely on the bottom bits for extra info */
4246 1.59 maya KASSERTMSG(((uintptr_t)xfer & 0x3) == 0x0, "xfer %zx",
4247 1.59 maya (uintptr_t) xfer);
4248 1.1 jakllsch
4249 1.34 skrll KASSERT((xfer->ux_rqflags & URQ_REQUEST) != 0);
4250 1.1 jakllsch
4251 1.1 jakllsch i = 0;
4252 1.1 jakllsch
4253 1.1 jakllsch /* setup phase */
4254 1.63 skrll memcpy(¶meter, req, sizeof(parameter));
4255 1.1 jakllsch status = XHCI_TRB_2_IRQ_SET(0) | XHCI_TRB_2_BYTES_SET(sizeof(*req));
4256 1.1 jakllsch control = ((len == 0) ? XHCI_TRB_3_TRT_NONE :
4257 1.1 jakllsch (isread ? XHCI_TRB_3_TRT_IN : XHCI_TRB_3_TRT_OUT)) |
4258 1.1 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_SETUP_STAGE) |
4259 1.1 jakllsch XHCI_TRB_3_IDT_BIT;
4260 1.101 jakllsch /* we need parameter un-swapped on big endian, so pre-swap it here */
4261 1.101 jakllsch xhci_soft_trb_put(&xx->xx_trb[i++], htole64(parameter), status, control);
4262 1.1 jakllsch
4263 1.34 skrll if (len != 0) {
4264 1.34 skrll /* data phase */
4265 1.34 skrll parameter = DMAADDR(dma, 0);
4266 1.59 maya KASSERTMSG(len <= 0x10000, "len %d", len);
4267 1.34 skrll status = XHCI_TRB_2_IRQ_SET(0) |
4268 1.107.2.3 martin XHCI_TRB_2_TDSZ_SET(0) |
4269 1.34 skrll XHCI_TRB_2_BYTES_SET(len);
4270 1.34 skrll control = (isread ? XHCI_TRB_3_DIR_IN : 0) |
4271 1.34 skrll XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_DATA_STAGE) |
4272 1.63 skrll (usbd_xfer_isread(xfer) ? XHCI_TRB_3_ISP_BIT : 0) |
4273 1.34 skrll XHCI_TRB_3_IOC_BIT;
4274 1.101 jakllsch xhci_soft_trb_put(&xx->xx_trb[i++], parameter, status, control);
4275 1.34 skrll }
4276 1.1 jakllsch
4277 1.1 jakllsch parameter = 0;
4278 1.28 skrll status = XHCI_TRB_2_IRQ_SET(0);
4279 1.1 jakllsch /* the status stage has inverted direction */
4280 1.28 skrll control = ((isread && (len > 0)) ? 0 : XHCI_TRB_3_DIR_IN) |
4281 1.1 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_STATUS_STAGE) |
4282 1.1 jakllsch XHCI_TRB_3_IOC_BIT;
4283 1.101 jakllsch xhci_soft_trb_put(&xx->xx_trb[i++], parameter, status, control);
4284 1.1 jakllsch
4285 1.99 mrg if (!polling)
4286 1.99 mrg mutex_enter(&tr->xr_lock);
4287 1.1 jakllsch xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
4288 1.99 mrg if (!polling)
4289 1.99 mrg mutex_exit(&tr->xr_lock);
4290 1.1 jakllsch
4291 1.107.2.4 martin if (!polling)
4292 1.107.2.4 martin mutex_enter(&sc->sc_lock);
4293 1.107.2.4 martin xfer->ux_status = USBD_IN_PROGRESS;
4294 1.1 jakllsch xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
4295 1.107.2.5 martin usbd_xfer_schedule_timeout(xfer);
4296 1.107.2.4 martin if (!polling)
4297 1.107.2.4 martin mutex_exit(&sc->sc_lock);
4298 1.1 jakllsch
4299 1.1 jakllsch return USBD_IN_PROGRESS;
4300 1.1 jakllsch }
4301 1.1 jakllsch
4302 1.1 jakllsch static void
4303 1.34 skrll xhci_device_ctrl_done(struct usbd_xfer *xfer)
4304 1.1 jakllsch {
4305 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
4306 1.34 skrll usb_device_request_t *req = &xfer->ux_request;
4307 1.34 skrll int len = UGETW(req->wLength);
4308 1.34 skrll int rd = req->bmRequestType & UT_READ;
4309 1.1 jakllsch
4310 1.34 skrll if (len)
4311 1.34 skrll usb_syncmem(&xfer->ux_dmabuf, 0, len,
4312 1.34 skrll rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
4313 1.1 jakllsch }
4314 1.1 jakllsch
4315 1.1 jakllsch static void
4316 1.34 skrll xhci_device_ctrl_abort(struct usbd_xfer *xfer)
4317 1.1 jakllsch {
4318 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
4319 1.34 skrll
4320 1.107.2.5 martin usbd_xfer_abort(xfer);
4321 1.1 jakllsch }
4322 1.1 jakllsch
4323 1.1 jakllsch static void
4324 1.34 skrll xhci_device_ctrl_close(struct usbd_pipe *pipe)
4325 1.1 jakllsch {
4326 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
4327 1.34 skrll
4328 1.34 skrll xhci_close_pipe(pipe);
4329 1.1 jakllsch }
4330 1.1 jakllsch
4331 1.34 skrll /* ------------------ */
4332 1.34 skrll /* device isochronous */
4333 1.1 jakllsch
4334 1.1 jakllsch /* ----------- */
4335 1.1 jakllsch /* device bulk */
4336 1.1 jakllsch
4337 1.1 jakllsch static usbd_status
4338 1.34 skrll xhci_device_bulk_transfer(struct usbd_xfer *xfer)
4339 1.1 jakllsch {
4340 1.34 skrll struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
4341 1.1 jakllsch usbd_status err;
4342 1.1 jakllsch
4343 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
4344 1.27 skrll
4345 1.1 jakllsch /* Insert last in queue. */
4346 1.1 jakllsch mutex_enter(&sc->sc_lock);
4347 1.1 jakllsch err = usb_insert_transfer(xfer);
4348 1.1 jakllsch mutex_exit(&sc->sc_lock);
4349 1.1 jakllsch if (err)
4350 1.1 jakllsch return err;
4351 1.1 jakllsch
4352 1.1 jakllsch /*
4353 1.1 jakllsch * Pipe isn't running (otherwise err would be USBD_INPROG),
4354 1.1 jakllsch * so start it first.
4355 1.1 jakllsch */
4356 1.34 skrll return xhci_device_bulk_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
4357 1.1 jakllsch }
4358 1.1 jakllsch
4359 1.1 jakllsch static usbd_status
4360 1.34 skrll xhci_device_bulk_start(struct usbd_xfer *xfer)
4361 1.1 jakllsch {
4362 1.34 skrll struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
4363 1.34 skrll struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
4364 1.34 skrll const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
4365 1.1 jakllsch struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
4366 1.35 skrll struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
4367 1.34 skrll const uint32_t len = xfer->ux_length;
4368 1.34 skrll usb_dma_t * const dma = &xfer->ux_dmabuf;
4369 1.1 jakllsch uint64_t parameter;
4370 1.1 jakllsch uint32_t status;
4371 1.1 jakllsch uint32_t control;
4372 1.1 jakllsch u_int i = 0;
4373 1.100 mrg const bool polling = xhci_polling_p(sc);
4374 1.1 jakllsch
4375 1.107.2.3 martin XHCIHIST_FUNC();
4376 1.107.2.3 martin XHCIHIST_CALLARGS("%#jx slot %ju dci %ju",
4377 1.107.2.3 martin (uintptr_t)xfer, xs->xs_idx, dci, 0);
4378 1.1 jakllsch
4379 1.1 jakllsch if (sc->sc_dying)
4380 1.1 jakllsch return USBD_IOERROR;
4381 1.1 jakllsch
4382 1.34 skrll KASSERT((xfer->ux_rqflags & URQ_REQUEST) == 0);
4383 1.1 jakllsch
4384 1.1 jakllsch parameter = DMAADDR(dma, 0);
4385 1.11 dsl /*
4386 1.13 dsl * XXX: (dsl) The physical buffer must not cross a 64k boundary.
4387 1.11 dsl * If the user supplied buffer crosses such a boundary then 2
4388 1.11 dsl * (or more) TRB should be used.
4389 1.11 dsl * If multiple TRB are used the td_size field must be set correctly.
4390 1.11 dsl * For v1.0 devices (like ivy bridge) this is the number of usb data
4391 1.11 dsl * blocks needed to complete the transfer.
4392 1.11 dsl * Setting it to 1 in the last TRB causes an extra zero-length
4393 1.11 dsl * data block be sent.
4394 1.11 dsl * The earlier documentation differs, I don't know how it behaves.
4395 1.11 dsl */
4396 1.59 maya KASSERTMSG(len <= 0x10000, "len %d", len);
4397 1.1 jakllsch status = XHCI_TRB_2_IRQ_SET(0) |
4398 1.107.2.3 martin XHCI_TRB_2_TDSZ_SET(0) |
4399 1.1 jakllsch XHCI_TRB_2_BYTES_SET(len);
4400 1.1 jakllsch control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_NORMAL) |
4401 1.63 skrll (usbd_xfer_isread(xfer) ? XHCI_TRB_3_ISP_BIT : 0) |
4402 1.63 skrll XHCI_TRB_3_IOC_BIT;
4403 1.101 jakllsch xhci_soft_trb_put(&xx->xx_trb[i++], parameter, status, control);
4404 1.1 jakllsch
4405 1.99 mrg if (!polling)
4406 1.99 mrg mutex_enter(&tr->xr_lock);
4407 1.1 jakllsch xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
4408 1.99 mrg if (!polling)
4409 1.99 mrg mutex_exit(&tr->xr_lock);
4410 1.1 jakllsch
4411 1.107.2.4 martin if (!polling)
4412 1.107.2.4 martin mutex_enter(&sc->sc_lock);
4413 1.107.2.4 martin xfer->ux_status = USBD_IN_PROGRESS;
4414 1.1 jakllsch xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
4415 1.107.2.5 martin usbd_xfer_schedule_timeout(xfer);
4416 1.107.2.4 martin if (!polling)
4417 1.107.2.4 martin mutex_exit(&sc->sc_lock);
4418 1.34 skrll
4419 1.1 jakllsch return USBD_IN_PROGRESS;
4420 1.1 jakllsch }
4421 1.1 jakllsch
4422 1.1 jakllsch static void
4423 1.34 skrll xhci_device_bulk_done(struct usbd_xfer *xfer)
4424 1.1 jakllsch {
4425 1.27 skrll #ifdef USB_DEBUG
4426 1.34 skrll struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
4427 1.34 skrll const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
4428 1.27 skrll #endif
4429 1.34 skrll const int isread = usbd_xfer_isread(xfer);
4430 1.1 jakllsch
4431 1.107.2.3 martin XHCIHIST_FUNC();
4432 1.107.2.3 martin XHCIHIST_CALLARGS("%#jx slot %ju dci %ju",
4433 1.107.2.3 martin (uintptr_t)xfer, xs->xs_idx, dci, 0);
4434 1.1 jakllsch
4435 1.34 skrll usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
4436 1.1 jakllsch isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
4437 1.1 jakllsch }
4438 1.1 jakllsch
4439 1.1 jakllsch static void
4440 1.34 skrll xhci_device_bulk_abort(struct usbd_xfer *xfer)
4441 1.1 jakllsch {
4442 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
4443 1.34 skrll
4444 1.107.2.5 martin usbd_xfer_abort(xfer);
4445 1.1 jakllsch }
4446 1.1 jakllsch
4447 1.1 jakllsch static void
4448 1.34 skrll xhci_device_bulk_close(struct usbd_pipe *pipe)
4449 1.1 jakllsch {
4450 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
4451 1.34 skrll
4452 1.34 skrll xhci_close_pipe(pipe);
4453 1.1 jakllsch }
4454 1.1 jakllsch
4455 1.34 skrll /* ---------------- */
4456 1.34 skrll /* device interrupt */
4457 1.1 jakllsch
4458 1.1 jakllsch static usbd_status
4459 1.34 skrll xhci_device_intr_transfer(struct usbd_xfer *xfer)
4460 1.1 jakllsch {
4461 1.34 skrll struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
4462 1.1 jakllsch usbd_status err;
4463 1.1 jakllsch
4464 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
4465 1.27 skrll
4466 1.1 jakllsch /* Insert last in queue. */
4467 1.1 jakllsch mutex_enter(&sc->sc_lock);
4468 1.1 jakllsch err = usb_insert_transfer(xfer);
4469 1.1 jakllsch mutex_exit(&sc->sc_lock);
4470 1.1 jakllsch if (err)
4471 1.1 jakllsch return err;
4472 1.1 jakllsch
4473 1.1 jakllsch /*
4474 1.1 jakllsch * Pipe isn't running (otherwise err would be USBD_INPROG),
4475 1.1 jakllsch * so start it first.
4476 1.1 jakllsch */
4477 1.34 skrll return xhci_device_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
4478 1.1 jakllsch }
4479 1.1 jakllsch
4480 1.1 jakllsch static usbd_status
4481 1.34 skrll xhci_device_intr_start(struct usbd_xfer *xfer)
4482 1.1 jakllsch {
4483 1.34 skrll struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
4484 1.34 skrll struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
4485 1.34 skrll const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
4486 1.1 jakllsch struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
4487 1.35 skrll struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
4488 1.34 skrll const uint32_t len = xfer->ux_length;
4489 1.94 christos const bool polling = xhci_polling_p(sc);
4490 1.34 skrll usb_dma_t * const dma = &xfer->ux_dmabuf;
4491 1.1 jakllsch uint64_t parameter;
4492 1.1 jakllsch uint32_t status;
4493 1.1 jakllsch uint32_t control;
4494 1.1 jakllsch u_int i = 0;
4495 1.1 jakllsch
4496 1.107.2.3 martin XHCIHIST_FUNC();
4497 1.107.2.3 martin XHCIHIST_CALLARGS("%#jx slot %ju dci %ju",
4498 1.107.2.3 martin (uintptr_t)xfer, xs->xs_idx, dci, 0);
4499 1.1 jakllsch
4500 1.1 jakllsch if (sc->sc_dying)
4501 1.1 jakllsch return USBD_IOERROR;
4502 1.1 jakllsch
4503 1.34 skrll KASSERT((xfer->ux_rqflags & URQ_REQUEST) == 0);
4504 1.1 jakllsch
4505 1.1 jakllsch parameter = DMAADDR(dma, 0);
4506 1.59 maya KASSERTMSG(len <= 0x10000, "len %d", len);
4507 1.1 jakllsch status = XHCI_TRB_2_IRQ_SET(0) |
4508 1.107.2.3 martin XHCI_TRB_2_TDSZ_SET(0) |
4509 1.1 jakllsch XHCI_TRB_2_BYTES_SET(len);
4510 1.1 jakllsch control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_NORMAL) |
4511 1.63 skrll (usbd_xfer_isread(xfer) ? XHCI_TRB_3_ISP_BIT : 0) |
4512 1.63 skrll XHCI_TRB_3_IOC_BIT;
4513 1.101 jakllsch xhci_soft_trb_put(&xx->xx_trb[i++], parameter, status, control);
4514 1.1 jakllsch
4515 1.94 christos if (!polling)
4516 1.94 christos mutex_enter(&tr->xr_lock);
4517 1.1 jakllsch xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
4518 1.94 christos if (!polling)
4519 1.94 christos mutex_exit(&tr->xr_lock);
4520 1.1 jakllsch
4521 1.107.2.4 martin if (!polling)
4522 1.107.2.4 martin mutex_enter(&sc->sc_lock);
4523 1.107.2.4 martin xfer->ux_status = USBD_IN_PROGRESS;
4524 1.1 jakllsch xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
4525 1.107.2.5 martin usbd_xfer_schedule_timeout(xfer);
4526 1.107.2.4 martin if (!polling)
4527 1.107.2.4 martin mutex_exit(&sc->sc_lock);
4528 1.34 skrll
4529 1.1 jakllsch return USBD_IN_PROGRESS;
4530 1.1 jakllsch }
4531 1.1 jakllsch
4532 1.1 jakllsch static void
4533 1.34 skrll xhci_device_intr_done(struct usbd_xfer *xfer)
4534 1.1 jakllsch {
4535 1.34 skrll struct xhci_softc * const sc __diagused = XHCI_XFER2SC(xfer);
4536 1.27 skrll #ifdef USB_DEBUG
4537 1.34 skrll struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
4538 1.34 skrll const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
4539 1.19 ozaki #endif
4540 1.34 skrll const int isread = usbd_xfer_isread(xfer);
4541 1.1 jakllsch
4542 1.107.2.3 martin XHCIHIST_FUNC();
4543 1.107.2.3 martin XHCIHIST_CALLARGS("%#jx slot %ju dci %ju",
4544 1.107.2.3 martin (uintptr_t)xfer, xs->xs_idx, dci, 0);
4545 1.1 jakllsch
4546 1.73 skrll KASSERT(xhci_polling_p(sc) || mutex_owned(&sc->sc_lock));
4547 1.1 jakllsch
4548 1.34 skrll usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
4549 1.1 jakllsch isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
4550 1.1 jakllsch }
4551 1.1 jakllsch
4552 1.1 jakllsch static void
4553 1.34 skrll xhci_device_intr_abort(struct usbd_xfer *xfer)
4554 1.1 jakllsch {
4555 1.34 skrll struct xhci_softc * const sc __diagused = XHCI_XFER2SC(xfer);
4556 1.27 skrll
4557 1.107.2.3 martin XHCIHIST_FUNC();
4558 1.107.2.3 martin XHCIHIST_CALLARGS("%#jx", (uintptr_t)xfer, 0, 0, 0);
4559 1.10 skrll
4560 1.10 skrll KASSERT(mutex_owned(&sc->sc_lock));
4561 1.107.2.5 martin usbd_xfer_abort(xfer);
4562 1.1 jakllsch }
4563 1.1 jakllsch
4564 1.1 jakllsch static void
4565 1.34 skrll xhci_device_intr_close(struct usbd_pipe *pipe)
4566 1.1 jakllsch {
4567 1.34 skrll //struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
4568 1.27 skrll
4569 1.107.2.3 martin XHCIHIST_FUNC();
4570 1.107.2.3 martin XHCIHIST_CALLARGS("%#jx", (uintptr_t)pipe, 0, 0, 0);
4571 1.27 skrll
4572 1.34 skrll xhci_close_pipe(pipe);
4573 1.1 jakllsch }
4574