xhci.c revision 1.125 1 1.125 jakllsch /* $NetBSD: xhci.c,v 1.125 2020/05/20 17:32:27 jakllsch Exp $ */
2 1.1 jakllsch
3 1.1 jakllsch /*
4 1.1 jakllsch * Copyright (c) 2013 Jonathan A. Kollasch
5 1.1 jakllsch * All rights reserved.
6 1.1 jakllsch *
7 1.1 jakllsch * Redistribution and use in source and binary forms, with or without
8 1.1 jakllsch * modification, are permitted provided that the following conditions
9 1.1 jakllsch * are met:
10 1.1 jakllsch * 1. Redistributions of source code must retain the above copyright
11 1.1 jakllsch * notice, this list of conditions and the following disclaimer.
12 1.1 jakllsch * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jakllsch * notice, this list of conditions and the following disclaimer in the
14 1.1 jakllsch * documentation and/or other materials provided with the distribution.
15 1.1 jakllsch *
16 1.1 jakllsch * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 1.1 jakllsch * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 jakllsch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 jakllsch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
20 1.1 jakllsch * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
21 1.1 jakllsch * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
22 1.1 jakllsch * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
23 1.1 jakllsch * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 1.1 jakllsch * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
25 1.1 jakllsch * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
26 1.1 jakllsch * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 1.1 jakllsch */
28 1.1 jakllsch
29 1.34 skrll /*
30 1.41 skrll * USB rev 2.0 and rev 3.1 specification
31 1.41 skrll * http://www.usb.org/developers/docs/
32 1.34 skrll * xHCI rev 1.1 specification
33 1.41 skrll * http://www.intel.com/technology/usb/spec.htm
34 1.34 skrll */
35 1.34 skrll
36 1.1 jakllsch #include <sys/cdefs.h>
37 1.125 jakllsch __KERNEL_RCSID(0, "$NetBSD: xhci.c,v 1.125 2020/05/20 17:32:27 jakllsch Exp $");
38 1.27 skrll
39 1.46 pooka #ifdef _KERNEL_OPT
40 1.27 skrll #include "opt_usb.h"
41 1.46 pooka #endif
42 1.1 jakllsch
43 1.1 jakllsch #include <sys/param.h>
44 1.1 jakllsch #include <sys/systm.h>
45 1.1 jakllsch #include <sys/kernel.h>
46 1.1 jakllsch #include <sys/kmem.h>
47 1.1 jakllsch #include <sys/device.h>
48 1.1 jakllsch #include <sys/select.h>
49 1.1 jakllsch #include <sys/proc.h>
50 1.1 jakllsch #include <sys/queue.h>
51 1.1 jakllsch #include <sys/mutex.h>
52 1.1 jakllsch #include <sys/condvar.h>
53 1.1 jakllsch #include <sys/bus.h>
54 1.1 jakllsch #include <sys/cpu.h>
55 1.27 skrll #include <sys/sysctl.h>
56 1.1 jakllsch
57 1.1 jakllsch #include <machine/endian.h>
58 1.1 jakllsch
59 1.1 jakllsch #include <dev/usb/usb.h>
60 1.1 jakllsch #include <dev/usb/usbdi.h>
61 1.1 jakllsch #include <dev/usb/usbdivar.h>
62 1.34 skrll #include <dev/usb/usbdi_util.h>
63 1.27 skrll #include <dev/usb/usbhist.h>
64 1.1 jakllsch #include <dev/usb/usb_mem.h>
65 1.1 jakllsch #include <dev/usb/usb_quirks.h>
66 1.1 jakllsch
67 1.1 jakllsch #include <dev/usb/xhcireg.h>
68 1.1 jakllsch #include <dev/usb/xhcivar.h>
69 1.34 skrll #include <dev/usb/usbroothub.h>
70 1.1 jakllsch
71 1.27 skrll
72 1.27 skrll #ifdef USB_DEBUG
73 1.27 skrll #ifndef XHCI_DEBUG
74 1.27 skrll #define xhcidebug 0
75 1.34 skrll #else /* !XHCI_DEBUG */
76 1.79 christos #define HEXDUMP(a, b, c) \
77 1.79 christos do { \
78 1.79 christos if (xhcidebug > 0) \
79 1.80 christos hexdump(printf, a, b, c); \
80 1.79 christos } while (/*CONSTCOND*/0)
81 1.27 skrll static int xhcidebug = 0;
82 1.27 skrll
83 1.27 skrll SYSCTL_SETUP(sysctl_hw_xhci_setup, "sysctl hw.xhci setup")
84 1.27 skrll {
85 1.27 skrll int err;
86 1.27 skrll const struct sysctlnode *rnode;
87 1.27 skrll const struct sysctlnode *cnode;
88 1.27 skrll
89 1.27 skrll err = sysctl_createv(clog, 0, NULL, &rnode,
90 1.27 skrll CTLFLAG_PERMANENT, CTLTYPE_NODE, "xhci",
91 1.27 skrll SYSCTL_DESCR("xhci global controls"),
92 1.27 skrll NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
93 1.27 skrll
94 1.27 skrll if (err)
95 1.27 skrll goto fail;
96 1.27 skrll
97 1.27 skrll /* control debugging printfs */
98 1.27 skrll err = sysctl_createv(clog, 0, &rnode, &cnode,
99 1.27 skrll CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
100 1.27 skrll "debug", SYSCTL_DESCR("Enable debugging output"),
101 1.27 skrll NULL, 0, &xhcidebug, sizeof(xhcidebug), CTL_CREATE, CTL_EOL);
102 1.27 skrll if (err)
103 1.27 skrll goto fail;
104 1.27 skrll
105 1.27 skrll return;
106 1.27 skrll fail:
107 1.27 skrll aprint_error("%s: sysctl_createv failed (err = %d)\n", __func__, err);
108 1.27 skrll }
109 1.27 skrll
110 1.34 skrll #endif /* !XHCI_DEBUG */
111 1.27 skrll #endif /* USB_DEBUG */
112 1.27 skrll
113 1.79 christos #ifndef HEXDUMP
114 1.79 christos #define HEXDUMP(a, b, c)
115 1.79 christos #endif
116 1.79 christos
117 1.111 mrg #define DPRINTF(FMT,A,B,C,D) USBHIST_LOG(xhcidebug,FMT,A,B,C,D)
118 1.111 mrg #define DPRINTFN(N,FMT,A,B,C,D) USBHIST_LOGN(xhcidebug,N,FMT,A,B,C,D)
119 1.111 mrg #define XHCIHIST_FUNC() USBHIST_FUNC()
120 1.111 mrg #define XHCIHIST_CALLED(name) USBHIST_CALLED(xhcidebug)
121 1.111 mrg #define XHCIHIST_CALLARGS(FMT,A,B,C,D) \
122 1.111 mrg USBHIST_CALLARGS(xhcidebug,FMT,A,B,C,D)
123 1.1 jakllsch
124 1.1 jakllsch #define XHCI_DCI_SLOT 0
125 1.1 jakllsch #define XHCI_DCI_EP_CONTROL 1
126 1.1 jakllsch
127 1.1 jakllsch #define XHCI_ICI_INPUT_CONTROL 0
128 1.1 jakllsch
129 1.1 jakllsch struct xhci_pipe {
130 1.1 jakllsch struct usbd_pipe xp_pipe;
131 1.34 skrll struct usb_task xp_async_task;
132 1.1 jakllsch };
133 1.1 jakllsch
134 1.1 jakllsch #define XHCI_COMMAND_RING_TRBS 256
135 1.1 jakllsch #define XHCI_EVENT_RING_TRBS 256
136 1.1 jakllsch #define XHCI_EVENT_RING_SEGMENTS 1
137 1.1 jakllsch #define XHCI_TRB_3_ED_BIT XHCI_TRB_3_ISP_BIT
138 1.1 jakllsch
139 1.34 skrll static usbd_status xhci_open(struct usbd_pipe *);
140 1.34 skrll static void xhci_close_pipe(struct usbd_pipe *);
141 1.1 jakllsch static int xhci_intr1(struct xhci_softc * const);
142 1.1 jakllsch static void xhci_softintr(void *);
143 1.1 jakllsch static void xhci_poll(struct usbd_bus *);
144 1.34 skrll static struct usbd_xfer *xhci_allocx(struct usbd_bus *, unsigned int);
145 1.34 skrll static void xhci_freex(struct usbd_bus *, struct usbd_xfer *);
146 1.116 riastrad static void xhci_abortx(struct usbd_xfer *);
147 1.116 riastrad static bool xhci_dying(struct usbd_bus *);
148 1.1 jakllsch static void xhci_get_lock(struct usbd_bus *, kmutex_t **);
149 1.34 skrll static usbd_status xhci_new_device(device_t, struct usbd_bus *, int, int, int,
150 1.1 jakllsch struct usbd_port *);
151 1.34 skrll static int xhci_roothub_ctrl(struct usbd_bus *, usb_device_request_t *,
152 1.34 skrll void *, int);
153 1.1 jakllsch
154 1.34 skrll static usbd_status xhci_configure_endpoint(struct usbd_pipe *);
155 1.34 skrll //static usbd_status xhci_unconfigure_endpoint(struct usbd_pipe *);
156 1.34 skrll static usbd_status xhci_reset_endpoint(struct usbd_pipe *);
157 1.34 skrll static usbd_status xhci_stop_endpoint(struct usbd_pipe *);
158 1.1 jakllsch
159 1.55 skrll static void xhci_host_dequeue(struct xhci_ring * const);
160 1.34 skrll static usbd_status xhci_set_dequeue(struct usbd_pipe *);
161 1.1 jakllsch
162 1.1 jakllsch static usbd_status xhci_do_command(struct xhci_softc * const,
163 1.101 jakllsch struct xhci_soft_trb * const, int);
164 1.34 skrll static usbd_status xhci_do_command_locked(struct xhci_softc * const,
165 1.101 jakllsch struct xhci_soft_trb * const, int);
166 1.48 skrll static usbd_status xhci_init_slot(struct usbd_device *, uint32_t);
167 1.123 skrll static void xhci_free_slot(struct xhci_softc *, struct xhci_slot *);
168 1.51 skrll static usbd_status xhci_set_address(struct usbd_device *, uint32_t, bool);
169 1.1 jakllsch static usbd_status xhci_enable_slot(struct xhci_softc * const,
170 1.1 jakllsch uint8_t * const);
171 1.34 skrll static usbd_status xhci_disable_slot(struct xhci_softc * const, uint8_t);
172 1.1 jakllsch static usbd_status xhci_address_device(struct xhci_softc * const,
173 1.1 jakllsch uint64_t, uint8_t, bool);
174 1.34 skrll static void xhci_set_dcba(struct xhci_softc * const, uint64_t, int);
175 1.1 jakllsch static usbd_status xhci_update_ep0_mps(struct xhci_softc * const,
176 1.1 jakllsch struct xhci_slot * const, u_int);
177 1.1 jakllsch static usbd_status xhci_ring_init(struct xhci_softc * const,
178 1.123 skrll struct xhci_ring **, size_t, size_t);
179 1.123 skrll static void xhci_ring_free(struct xhci_softc * const,
180 1.123 skrll struct xhci_ring ** const);
181 1.1 jakllsch
182 1.51 skrll static void xhci_setup_ctx(struct usbd_pipe *);
183 1.51 skrll static void xhci_setup_route(struct usbd_pipe *, uint32_t *);
184 1.51 skrll static void xhci_setup_tthub(struct usbd_pipe *, uint32_t *);
185 1.51 skrll static void xhci_setup_maxburst(struct usbd_pipe *, uint32_t *);
186 1.51 skrll static uint32_t xhci_bival2ival(uint32_t, uint32_t);
187 1.51 skrll
188 1.34 skrll static void xhci_noop(struct usbd_pipe *);
189 1.1 jakllsch
190 1.34 skrll static usbd_status xhci_root_intr_transfer(struct usbd_xfer *);
191 1.34 skrll static usbd_status xhci_root_intr_start(struct usbd_xfer *);
192 1.34 skrll static void xhci_root_intr_abort(struct usbd_xfer *);
193 1.34 skrll static void xhci_root_intr_close(struct usbd_pipe *);
194 1.34 skrll static void xhci_root_intr_done(struct usbd_xfer *);
195 1.34 skrll
196 1.34 skrll static usbd_status xhci_device_ctrl_transfer(struct usbd_xfer *);
197 1.34 skrll static usbd_status xhci_device_ctrl_start(struct usbd_xfer *);
198 1.34 skrll static void xhci_device_ctrl_abort(struct usbd_xfer *);
199 1.34 skrll static void xhci_device_ctrl_close(struct usbd_pipe *);
200 1.34 skrll static void xhci_device_ctrl_done(struct usbd_xfer *);
201 1.34 skrll
202 1.34 skrll static usbd_status xhci_device_intr_transfer(struct usbd_xfer *);
203 1.34 skrll static usbd_status xhci_device_intr_start(struct usbd_xfer *);
204 1.34 skrll static void xhci_device_intr_abort(struct usbd_xfer *);
205 1.34 skrll static void xhci_device_intr_close(struct usbd_pipe *);
206 1.34 skrll static void xhci_device_intr_done(struct usbd_xfer *);
207 1.34 skrll
208 1.34 skrll static usbd_status xhci_device_bulk_transfer(struct usbd_xfer *);
209 1.34 skrll static usbd_status xhci_device_bulk_start(struct usbd_xfer *);
210 1.34 skrll static void xhci_device_bulk_abort(struct usbd_xfer *);
211 1.34 skrll static void xhci_device_bulk_close(struct usbd_pipe *);
212 1.34 skrll static void xhci_device_bulk_done(struct usbd_xfer *);
213 1.1 jakllsch
214 1.1 jakllsch static const struct usbd_bus_methods xhci_bus_methods = {
215 1.34 skrll .ubm_open = xhci_open,
216 1.34 skrll .ubm_softint = xhci_softintr,
217 1.34 skrll .ubm_dopoll = xhci_poll,
218 1.34 skrll .ubm_allocx = xhci_allocx,
219 1.34 skrll .ubm_freex = xhci_freex,
220 1.116 riastrad .ubm_abortx = xhci_abortx,
221 1.116 riastrad .ubm_dying = xhci_dying,
222 1.34 skrll .ubm_getlock = xhci_get_lock,
223 1.34 skrll .ubm_newdev = xhci_new_device,
224 1.34 skrll .ubm_rhctrl = xhci_roothub_ctrl,
225 1.1 jakllsch };
226 1.1 jakllsch
227 1.1 jakllsch static const struct usbd_pipe_methods xhci_root_intr_methods = {
228 1.34 skrll .upm_transfer = xhci_root_intr_transfer,
229 1.34 skrll .upm_start = xhci_root_intr_start,
230 1.34 skrll .upm_abort = xhci_root_intr_abort,
231 1.34 skrll .upm_close = xhci_root_intr_close,
232 1.34 skrll .upm_cleartoggle = xhci_noop,
233 1.34 skrll .upm_done = xhci_root_intr_done,
234 1.1 jakllsch };
235 1.1 jakllsch
236 1.1 jakllsch
237 1.1 jakllsch static const struct usbd_pipe_methods xhci_device_ctrl_methods = {
238 1.34 skrll .upm_transfer = xhci_device_ctrl_transfer,
239 1.34 skrll .upm_start = xhci_device_ctrl_start,
240 1.34 skrll .upm_abort = xhci_device_ctrl_abort,
241 1.34 skrll .upm_close = xhci_device_ctrl_close,
242 1.34 skrll .upm_cleartoggle = xhci_noop,
243 1.34 skrll .upm_done = xhci_device_ctrl_done,
244 1.1 jakllsch };
245 1.1 jakllsch
246 1.1 jakllsch static const struct usbd_pipe_methods xhci_device_isoc_methods = {
247 1.34 skrll .upm_cleartoggle = xhci_noop,
248 1.1 jakllsch };
249 1.1 jakllsch
250 1.1 jakllsch static const struct usbd_pipe_methods xhci_device_bulk_methods = {
251 1.34 skrll .upm_transfer = xhci_device_bulk_transfer,
252 1.34 skrll .upm_start = xhci_device_bulk_start,
253 1.34 skrll .upm_abort = xhci_device_bulk_abort,
254 1.34 skrll .upm_close = xhci_device_bulk_close,
255 1.34 skrll .upm_cleartoggle = xhci_noop,
256 1.34 skrll .upm_done = xhci_device_bulk_done,
257 1.1 jakllsch };
258 1.1 jakllsch
259 1.1 jakllsch static const struct usbd_pipe_methods xhci_device_intr_methods = {
260 1.34 skrll .upm_transfer = xhci_device_intr_transfer,
261 1.34 skrll .upm_start = xhci_device_intr_start,
262 1.34 skrll .upm_abort = xhci_device_intr_abort,
263 1.34 skrll .upm_close = xhci_device_intr_close,
264 1.34 skrll .upm_cleartoggle = xhci_noop,
265 1.34 skrll .upm_done = xhci_device_intr_done,
266 1.1 jakllsch };
267 1.1 jakllsch
268 1.1 jakllsch static inline uint32_t
269 1.34 skrll xhci_read_1(const struct xhci_softc * const sc, bus_size_t offset)
270 1.34 skrll {
271 1.34 skrll return bus_space_read_1(sc->sc_iot, sc->sc_ioh, offset);
272 1.34 skrll }
273 1.34 skrll
274 1.34 skrll static inline uint32_t
275 1.1 jakllsch xhci_read_4(const struct xhci_softc * const sc, bus_size_t offset)
276 1.1 jakllsch {
277 1.1 jakllsch return bus_space_read_4(sc->sc_iot, sc->sc_ioh, offset);
278 1.1 jakllsch }
279 1.1 jakllsch
280 1.34 skrll static inline void
281 1.34 skrll xhci_write_1(const struct xhci_softc * const sc, bus_size_t offset,
282 1.34 skrll uint32_t value)
283 1.34 skrll {
284 1.34 skrll bus_space_write_1(sc->sc_iot, sc->sc_ioh, offset, value);
285 1.34 skrll }
286 1.34 skrll
287 1.4 apb #if 0 /* unused */
288 1.1 jakllsch static inline void
289 1.1 jakllsch xhci_write_4(const struct xhci_softc * const sc, bus_size_t offset,
290 1.1 jakllsch uint32_t value)
291 1.1 jakllsch {
292 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_ioh, offset, value);
293 1.1 jakllsch }
294 1.4 apb #endif /* unused */
295 1.1 jakllsch
296 1.1 jakllsch static inline uint32_t
297 1.1 jakllsch xhci_cap_read_4(const struct xhci_softc * const sc, bus_size_t offset)
298 1.1 jakllsch {
299 1.1 jakllsch return bus_space_read_4(sc->sc_iot, sc->sc_cbh, offset);
300 1.1 jakllsch }
301 1.1 jakllsch
302 1.1 jakllsch static inline uint32_t
303 1.1 jakllsch xhci_op_read_4(const struct xhci_softc * const sc, bus_size_t offset)
304 1.1 jakllsch {
305 1.1 jakllsch return bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
306 1.1 jakllsch }
307 1.1 jakllsch
308 1.1 jakllsch static inline void
309 1.1 jakllsch xhci_op_write_4(const struct xhci_softc * const sc, bus_size_t offset,
310 1.1 jakllsch uint32_t value)
311 1.1 jakllsch {
312 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_obh, offset, value);
313 1.1 jakllsch }
314 1.1 jakllsch
315 1.1 jakllsch static inline uint64_t
316 1.1 jakllsch xhci_op_read_8(const struct xhci_softc * const sc, bus_size_t offset)
317 1.1 jakllsch {
318 1.1 jakllsch uint64_t value;
319 1.1 jakllsch
320 1.1 jakllsch if (sc->sc_ac64) {
321 1.1 jakllsch #ifdef XHCI_USE_BUS_SPACE_8
322 1.1 jakllsch value = bus_space_read_8(sc->sc_iot, sc->sc_obh, offset);
323 1.1 jakllsch #else
324 1.1 jakllsch value = bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
325 1.1 jakllsch value |= (uint64_t)bus_space_read_4(sc->sc_iot, sc->sc_obh,
326 1.1 jakllsch offset + 4) << 32;
327 1.1 jakllsch #endif
328 1.1 jakllsch } else {
329 1.1 jakllsch value = bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
330 1.1 jakllsch }
331 1.1 jakllsch
332 1.1 jakllsch return value;
333 1.1 jakllsch }
334 1.1 jakllsch
335 1.1 jakllsch static inline void
336 1.1 jakllsch xhci_op_write_8(const struct xhci_softc * const sc, bus_size_t offset,
337 1.1 jakllsch uint64_t value)
338 1.1 jakllsch {
339 1.1 jakllsch if (sc->sc_ac64) {
340 1.1 jakllsch #ifdef XHCI_USE_BUS_SPACE_8
341 1.1 jakllsch bus_space_write_8(sc->sc_iot, sc->sc_obh, offset, value);
342 1.1 jakllsch #else
343 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_obh, offset + 0,
344 1.1 jakllsch (value >> 0) & 0xffffffff);
345 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_obh, offset + 4,
346 1.1 jakllsch (value >> 32) & 0xffffffff);
347 1.1 jakllsch #endif
348 1.1 jakllsch } else {
349 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_obh, offset, value);
350 1.1 jakllsch }
351 1.1 jakllsch }
352 1.1 jakllsch
353 1.103 skrll static inline void
354 1.103 skrll xhci_op_barrier(const struct xhci_softc * const sc, bus_size_t offset,
355 1.103 skrll bus_size_t len, int flags)
356 1.103 skrll {
357 1.103 skrll bus_space_barrier(sc->sc_iot, sc->sc_obh, offset, len, flags);
358 1.103 skrll }
359 1.103 skrll
360 1.1 jakllsch static inline uint32_t
361 1.1 jakllsch xhci_rt_read_4(const struct xhci_softc * const sc, bus_size_t offset)
362 1.1 jakllsch {
363 1.1 jakllsch return bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
364 1.1 jakllsch }
365 1.1 jakllsch
366 1.1 jakllsch static inline void
367 1.1 jakllsch xhci_rt_write_4(const struct xhci_softc * const sc, bus_size_t offset,
368 1.1 jakllsch uint32_t value)
369 1.1 jakllsch {
370 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset, value);
371 1.1 jakllsch }
372 1.1 jakllsch
373 1.4 apb #if 0 /* unused */
374 1.1 jakllsch static inline uint64_t
375 1.1 jakllsch xhci_rt_read_8(const struct xhci_softc * const sc, bus_size_t offset)
376 1.1 jakllsch {
377 1.1 jakllsch uint64_t value;
378 1.1 jakllsch
379 1.1 jakllsch if (sc->sc_ac64) {
380 1.1 jakllsch #ifdef XHCI_USE_BUS_SPACE_8
381 1.1 jakllsch value = bus_space_read_8(sc->sc_iot, sc->sc_rbh, offset);
382 1.1 jakllsch #else
383 1.1 jakllsch value = bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
384 1.1 jakllsch value |= (uint64_t)bus_space_read_4(sc->sc_iot, sc->sc_rbh,
385 1.1 jakllsch offset + 4) << 32;
386 1.1 jakllsch #endif
387 1.1 jakllsch } else {
388 1.1 jakllsch value = bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
389 1.1 jakllsch }
390 1.1 jakllsch
391 1.1 jakllsch return value;
392 1.1 jakllsch }
393 1.4 apb #endif /* unused */
394 1.1 jakllsch
395 1.1 jakllsch static inline void
396 1.1 jakllsch xhci_rt_write_8(const struct xhci_softc * const sc, bus_size_t offset,
397 1.1 jakllsch uint64_t value)
398 1.1 jakllsch {
399 1.1 jakllsch if (sc->sc_ac64) {
400 1.1 jakllsch #ifdef XHCI_USE_BUS_SPACE_8
401 1.1 jakllsch bus_space_write_8(sc->sc_iot, sc->sc_rbh, offset, value);
402 1.1 jakllsch #else
403 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset + 0,
404 1.1 jakllsch (value >> 0) & 0xffffffff);
405 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset + 4,
406 1.1 jakllsch (value >> 32) & 0xffffffff);
407 1.1 jakllsch #endif
408 1.1 jakllsch } else {
409 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset, value);
410 1.1 jakllsch }
411 1.1 jakllsch }
412 1.1 jakllsch
413 1.4 apb #if 0 /* unused */
414 1.1 jakllsch static inline uint32_t
415 1.1 jakllsch xhci_db_read_4(const struct xhci_softc * const sc, bus_size_t offset)
416 1.1 jakllsch {
417 1.1 jakllsch return bus_space_read_4(sc->sc_iot, sc->sc_dbh, offset);
418 1.1 jakllsch }
419 1.4 apb #endif /* unused */
420 1.1 jakllsch
421 1.1 jakllsch static inline void
422 1.1 jakllsch xhci_db_write_4(const struct xhci_softc * const sc, bus_size_t offset,
423 1.1 jakllsch uint32_t value)
424 1.1 jakllsch {
425 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_dbh, offset, value);
426 1.1 jakllsch }
427 1.1 jakllsch
428 1.1 jakllsch /* --- */
429 1.1 jakllsch
430 1.1 jakllsch static inline uint8_t
431 1.1 jakllsch xhci_ep_get_type(usb_endpoint_descriptor_t * const ed)
432 1.1 jakllsch {
433 1.34 skrll u_int eptype = 0;
434 1.1 jakllsch
435 1.1 jakllsch switch (UE_GET_XFERTYPE(ed->bmAttributes)) {
436 1.1 jakllsch case UE_CONTROL:
437 1.1 jakllsch eptype = 0x0;
438 1.1 jakllsch break;
439 1.1 jakllsch case UE_ISOCHRONOUS:
440 1.1 jakllsch eptype = 0x1;
441 1.1 jakllsch break;
442 1.1 jakllsch case UE_BULK:
443 1.1 jakllsch eptype = 0x2;
444 1.1 jakllsch break;
445 1.1 jakllsch case UE_INTERRUPT:
446 1.1 jakllsch eptype = 0x3;
447 1.1 jakllsch break;
448 1.1 jakllsch }
449 1.1 jakllsch
450 1.1 jakllsch if ((UE_GET_XFERTYPE(ed->bmAttributes) == UE_CONTROL) ||
451 1.1 jakllsch (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN))
452 1.1 jakllsch return eptype | 0x4;
453 1.1 jakllsch else
454 1.1 jakllsch return eptype;
455 1.1 jakllsch }
456 1.1 jakllsch
457 1.1 jakllsch static u_int
458 1.1 jakllsch xhci_ep_get_dci(usb_endpoint_descriptor_t * const ed)
459 1.1 jakllsch {
460 1.1 jakllsch /* xHCI 1.0 section 4.5.1 */
461 1.1 jakllsch u_int epaddr = UE_GET_ADDR(ed->bEndpointAddress);
462 1.1 jakllsch u_int in = 0;
463 1.1 jakllsch
464 1.1 jakllsch if ((UE_GET_XFERTYPE(ed->bmAttributes) == UE_CONTROL) ||
465 1.1 jakllsch (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN))
466 1.1 jakllsch in = 1;
467 1.1 jakllsch
468 1.1 jakllsch return epaddr * 2 + in;
469 1.1 jakllsch }
470 1.1 jakllsch
471 1.1 jakllsch static inline u_int
472 1.1 jakllsch xhci_dci_to_ici(const u_int i)
473 1.1 jakllsch {
474 1.1 jakllsch return i + 1;
475 1.1 jakllsch }
476 1.1 jakllsch
477 1.1 jakllsch static inline void *
478 1.1 jakllsch xhci_slot_get_dcv(struct xhci_softc * const sc, struct xhci_slot * const xs,
479 1.1 jakllsch const u_int dci)
480 1.1 jakllsch {
481 1.1 jakllsch return KERNADDR(&xs->xs_dc_dma, sc->sc_ctxsz * dci);
482 1.1 jakllsch }
483 1.1 jakllsch
484 1.4 apb #if 0 /* unused */
485 1.1 jakllsch static inline bus_addr_t
486 1.1 jakllsch xhci_slot_get_dcp(struct xhci_softc * const sc, struct xhci_slot * const xs,
487 1.1 jakllsch const u_int dci)
488 1.1 jakllsch {
489 1.1 jakllsch return DMAADDR(&xs->xs_dc_dma, sc->sc_ctxsz * dci);
490 1.1 jakllsch }
491 1.4 apb #endif /* unused */
492 1.1 jakllsch
493 1.1 jakllsch static inline void *
494 1.1 jakllsch xhci_slot_get_icv(struct xhci_softc * const sc, struct xhci_slot * const xs,
495 1.1 jakllsch const u_int ici)
496 1.1 jakllsch {
497 1.1 jakllsch return KERNADDR(&xs->xs_ic_dma, sc->sc_ctxsz * ici);
498 1.1 jakllsch }
499 1.1 jakllsch
500 1.1 jakllsch static inline bus_addr_t
501 1.1 jakllsch xhci_slot_get_icp(struct xhci_softc * const sc, struct xhci_slot * const xs,
502 1.1 jakllsch const u_int ici)
503 1.1 jakllsch {
504 1.1 jakllsch return DMAADDR(&xs->xs_ic_dma, sc->sc_ctxsz * ici);
505 1.1 jakllsch }
506 1.1 jakllsch
507 1.1 jakllsch static inline struct xhci_trb *
508 1.1 jakllsch xhci_ring_trbv(struct xhci_ring * const xr, u_int idx)
509 1.1 jakllsch {
510 1.1 jakllsch return KERNADDR(&xr->xr_dma, XHCI_TRB_SIZE * idx);
511 1.1 jakllsch }
512 1.1 jakllsch
513 1.1 jakllsch static inline bus_addr_t
514 1.1 jakllsch xhci_ring_trbp(struct xhci_ring * const xr, u_int idx)
515 1.1 jakllsch {
516 1.1 jakllsch return DMAADDR(&xr->xr_dma, XHCI_TRB_SIZE * idx);
517 1.1 jakllsch }
518 1.1 jakllsch
519 1.1 jakllsch static inline void
520 1.101 jakllsch xhci_soft_trb_put(struct xhci_soft_trb * const trb,
521 1.101 jakllsch uint64_t parameter, uint32_t status, uint32_t control)
522 1.101 jakllsch {
523 1.101 jakllsch trb->trb_0 = parameter;
524 1.101 jakllsch trb->trb_2 = status;
525 1.101 jakllsch trb->trb_3 = control;
526 1.101 jakllsch }
527 1.101 jakllsch
528 1.101 jakllsch static inline void
529 1.1 jakllsch xhci_trb_put(struct xhci_trb * const trb, uint64_t parameter, uint32_t status,
530 1.1 jakllsch uint32_t control)
531 1.1 jakllsch {
532 1.34 skrll trb->trb_0 = htole64(parameter);
533 1.34 skrll trb->trb_2 = htole32(status);
534 1.34 skrll trb->trb_3 = htole32(control);
535 1.1 jakllsch }
536 1.1 jakllsch
537 1.40 skrll static int
538 1.40 skrll xhci_trb_get_idx(struct xhci_ring *xr, uint64_t trb_0, int *idx)
539 1.40 skrll {
540 1.40 skrll /* base address of TRBs */
541 1.40 skrll bus_addr_t trbp = xhci_ring_trbp(xr, 0);
542 1.40 skrll
543 1.40 skrll /* trb_0 range sanity check */
544 1.40 skrll if (trb_0 == 0 || trb_0 < trbp ||
545 1.40 skrll (trb_0 - trbp) % sizeof(struct xhci_trb) != 0 ||
546 1.40 skrll (trb_0 - trbp) / sizeof(struct xhci_trb) >= xr->xr_ntrb) {
547 1.40 skrll return 1;
548 1.40 skrll }
549 1.40 skrll *idx = (trb_0 - trbp) / sizeof(struct xhci_trb);
550 1.40 skrll return 0;
551 1.40 skrll }
552 1.40 skrll
553 1.63 skrll static unsigned int
554 1.63 skrll xhci_get_epstate(struct xhci_softc * const sc, struct xhci_slot * const xs,
555 1.63 skrll u_int dci)
556 1.63 skrll {
557 1.63 skrll uint32_t *cp;
558 1.63 skrll
559 1.63 skrll usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
560 1.63 skrll cp = xhci_slot_get_dcv(sc, xs, dci);
561 1.63 skrll return XHCI_EPCTX_0_EPSTATE_GET(le32toh(cp[0]));
562 1.63 skrll }
563 1.63 skrll
564 1.68 skrll static inline unsigned int
565 1.68 skrll xhci_ctlrport2bus(struct xhci_softc * const sc, unsigned int ctlrport)
566 1.68 skrll {
567 1.68 skrll const unsigned int port = ctlrport - 1;
568 1.68 skrll const uint8_t bit = __BIT(port % NBBY);
569 1.68 skrll
570 1.68 skrll return __SHIFTOUT(sc->sc_ctlrportbus[port / NBBY], bit);
571 1.68 skrll }
572 1.68 skrll
573 1.68 skrll /*
574 1.68 skrll * Return the roothub port for a controller port. Both are 1..n.
575 1.68 skrll */
576 1.68 skrll static inline unsigned int
577 1.68 skrll xhci_ctlrport2rhport(struct xhci_softc * const sc, unsigned int ctrlport)
578 1.68 skrll {
579 1.68 skrll
580 1.68 skrll return sc->sc_ctlrportmap[ctrlport - 1];
581 1.68 skrll }
582 1.68 skrll
583 1.68 skrll /*
584 1.68 skrll * Return the controller port for a bus roothub port. Both are 1..n.
585 1.68 skrll */
586 1.68 skrll static inline unsigned int
587 1.68 skrll xhci_rhport2ctlrport(struct xhci_softc * const sc, unsigned int bn,
588 1.68 skrll unsigned int rhport)
589 1.68 skrll {
590 1.68 skrll
591 1.68 skrll return sc->sc_rhportmap[bn][rhport - 1];
592 1.68 skrll }
593 1.68 skrll
594 1.1 jakllsch /* --- */
595 1.1 jakllsch
596 1.1 jakllsch void
597 1.1 jakllsch xhci_childdet(device_t self, device_t child)
598 1.1 jakllsch {
599 1.1 jakllsch struct xhci_softc * const sc = device_private(self);
600 1.1 jakllsch
601 1.84 msaitoh KASSERT((sc->sc_child == child) || (sc->sc_child2 == child));
602 1.84 msaitoh if (child == sc->sc_child2)
603 1.84 msaitoh sc->sc_child2 = NULL;
604 1.84 msaitoh else if (child == sc->sc_child)
605 1.1 jakllsch sc->sc_child = NULL;
606 1.1 jakllsch }
607 1.1 jakllsch
608 1.1 jakllsch int
609 1.1 jakllsch xhci_detach(struct xhci_softc *sc, int flags)
610 1.1 jakllsch {
611 1.1 jakllsch int rv = 0;
612 1.1 jakllsch
613 1.68 skrll if (sc->sc_child2 != NULL) {
614 1.68 skrll rv = config_detach(sc->sc_child2, flags);
615 1.68 skrll if (rv != 0)
616 1.68 skrll return rv;
617 1.88 jdolecek KASSERT(sc->sc_child2 == NULL);
618 1.68 skrll }
619 1.68 skrll
620 1.68 skrll if (sc->sc_child != NULL) {
621 1.1 jakllsch rv = config_detach(sc->sc_child, flags);
622 1.68 skrll if (rv != 0)
623 1.68 skrll return rv;
624 1.88 jdolecek KASSERT(sc->sc_child == NULL);
625 1.68 skrll }
626 1.1 jakllsch
627 1.1 jakllsch /* XXX unconfigure/free slots */
628 1.1 jakllsch
629 1.1 jakllsch /* verify: */
630 1.1 jakllsch xhci_rt_write_4(sc, XHCI_IMAN(0), 0);
631 1.1 jakllsch xhci_op_write_4(sc, XHCI_USBCMD, 0);
632 1.1 jakllsch /* do we need to wait for stop? */
633 1.1 jakllsch
634 1.1 jakllsch xhci_op_write_8(sc, XHCI_CRCR, 0);
635 1.1 jakllsch xhci_ring_free(sc, &sc->sc_cr);
636 1.1 jakllsch cv_destroy(&sc->sc_command_cv);
637 1.68 skrll cv_destroy(&sc->sc_cmdbusy_cv);
638 1.1 jakllsch
639 1.1 jakllsch xhci_rt_write_4(sc, XHCI_ERSTSZ(0), 0);
640 1.1 jakllsch xhci_rt_write_8(sc, XHCI_ERSTBA(0), 0);
641 1.1 jakllsch xhci_rt_write_8(sc, XHCI_ERDP(0), 0|XHCI_ERDP_LO_BUSY);
642 1.1 jakllsch xhci_ring_free(sc, &sc->sc_er);
643 1.1 jakllsch
644 1.1 jakllsch usb_freemem(&sc->sc_bus, &sc->sc_eventst_dma);
645 1.1 jakllsch
646 1.1 jakllsch xhci_op_write_8(sc, XHCI_DCBAAP, 0);
647 1.1 jakllsch usb_freemem(&sc->sc_bus, &sc->sc_dcbaa_dma);
648 1.1 jakllsch
649 1.1 jakllsch kmem_free(sc->sc_slots, sizeof(*sc->sc_slots) * sc->sc_maxslots);
650 1.1 jakllsch
651 1.82 skrll kmem_free(sc->sc_ctlrportbus,
652 1.70 skrll howmany(sc->sc_maxports * sizeof(uint8_t), NBBY));
653 1.68 skrll kmem_free(sc->sc_ctlrportmap, sc->sc_maxports * sizeof(int));
654 1.68 skrll
655 1.68 skrll for (size_t j = 0; j < __arraycount(sc->sc_rhportmap); j++) {
656 1.68 skrll kmem_free(sc->sc_rhportmap[j], sc->sc_maxports * sizeof(int));
657 1.68 skrll }
658 1.68 skrll
659 1.1 jakllsch mutex_destroy(&sc->sc_lock);
660 1.1 jakllsch mutex_destroy(&sc->sc_intr_lock);
661 1.1 jakllsch
662 1.1 jakllsch pool_cache_destroy(sc->sc_xferpool);
663 1.1 jakllsch
664 1.1 jakllsch return rv;
665 1.1 jakllsch }
666 1.1 jakllsch
667 1.1 jakllsch int
668 1.1 jakllsch xhci_activate(device_t self, enum devact act)
669 1.1 jakllsch {
670 1.1 jakllsch struct xhci_softc * const sc = device_private(self);
671 1.1 jakllsch
672 1.1 jakllsch switch (act) {
673 1.1 jakllsch case DVACT_DEACTIVATE:
674 1.1 jakllsch sc->sc_dying = true;
675 1.1 jakllsch return 0;
676 1.1 jakllsch default:
677 1.1 jakllsch return EOPNOTSUPP;
678 1.1 jakllsch }
679 1.1 jakllsch }
680 1.1 jakllsch
681 1.1 jakllsch bool
682 1.1 jakllsch xhci_suspend(device_t dv, const pmf_qual_t *qual)
683 1.1 jakllsch {
684 1.1 jakllsch return false;
685 1.1 jakllsch }
686 1.1 jakllsch
687 1.1 jakllsch bool
688 1.1 jakllsch xhci_resume(device_t dv, const pmf_qual_t *qual)
689 1.1 jakllsch {
690 1.1 jakllsch return false;
691 1.1 jakllsch }
692 1.1 jakllsch
693 1.1 jakllsch bool
694 1.1 jakllsch xhci_shutdown(device_t self, int flags)
695 1.1 jakllsch {
696 1.1 jakllsch return false;
697 1.1 jakllsch }
698 1.1 jakllsch
699 1.40 skrll static int
700 1.40 skrll xhci_hc_reset(struct xhci_softc * const sc)
701 1.40 skrll {
702 1.40 skrll uint32_t usbcmd, usbsts;
703 1.40 skrll int i;
704 1.40 skrll
705 1.40 skrll /* Check controller not ready */
706 1.42 skrll for (i = 0; i < XHCI_WAIT_CNR; i++) {
707 1.40 skrll usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
708 1.40 skrll if ((usbsts & XHCI_STS_CNR) == 0)
709 1.40 skrll break;
710 1.40 skrll usb_delay_ms(&sc->sc_bus, 1);
711 1.40 skrll }
712 1.42 skrll if (i >= XHCI_WAIT_CNR) {
713 1.40 skrll aprint_error_dev(sc->sc_dev, "controller not ready timeout\n");
714 1.40 skrll return EIO;
715 1.40 skrll }
716 1.40 skrll
717 1.40 skrll /* Halt controller */
718 1.40 skrll usbcmd = 0;
719 1.40 skrll xhci_op_write_4(sc, XHCI_USBCMD, usbcmd);
720 1.40 skrll usb_delay_ms(&sc->sc_bus, 1);
721 1.40 skrll
722 1.40 skrll /* Reset controller */
723 1.40 skrll usbcmd = XHCI_CMD_HCRST;
724 1.40 skrll xhci_op_write_4(sc, XHCI_USBCMD, usbcmd);
725 1.42 skrll for (i = 0; i < XHCI_WAIT_HCRST; i++) {
726 1.76 msaitoh /*
727 1.76 msaitoh * Wait 1ms first. Existing Intel xHCI requies 1ms delay to
728 1.76 msaitoh * prevent system hang (Errata).
729 1.76 msaitoh */
730 1.76 msaitoh usb_delay_ms(&sc->sc_bus, 1);
731 1.40 skrll usbcmd = xhci_op_read_4(sc, XHCI_USBCMD);
732 1.40 skrll if ((usbcmd & XHCI_CMD_HCRST) == 0)
733 1.40 skrll break;
734 1.40 skrll }
735 1.42 skrll if (i >= XHCI_WAIT_HCRST) {
736 1.40 skrll aprint_error_dev(sc->sc_dev, "host controller reset timeout\n");
737 1.40 skrll return EIO;
738 1.40 skrll }
739 1.40 skrll
740 1.40 skrll /* Check controller not ready */
741 1.42 skrll for (i = 0; i < XHCI_WAIT_CNR; i++) {
742 1.40 skrll usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
743 1.40 skrll if ((usbsts & XHCI_STS_CNR) == 0)
744 1.40 skrll break;
745 1.40 skrll usb_delay_ms(&sc->sc_bus, 1);
746 1.40 skrll }
747 1.42 skrll if (i >= XHCI_WAIT_CNR) {
748 1.40 skrll aprint_error_dev(sc->sc_dev,
749 1.40 skrll "controller not ready timeout after reset\n");
750 1.40 skrll return EIO;
751 1.40 skrll }
752 1.40 skrll
753 1.40 skrll return 0;
754 1.40 skrll }
755 1.40 skrll
756 1.1 jakllsch
757 1.68 skrll /* 7.2 xHCI Support Protocol Capability */
758 1.68 skrll static void
759 1.68 skrll xhci_id_protocols(struct xhci_softc *sc, bus_size_t ecp)
760 1.68 skrll {
761 1.109 mrg XHCIHIST_FUNC(); XHCIHIST_CALLED();
762 1.109 mrg
763 1.68 skrll /* XXX Cache this lot */
764 1.68 skrll
765 1.68 skrll const uint32_t w0 = xhci_read_4(sc, ecp);
766 1.68 skrll const uint32_t w4 = xhci_read_4(sc, ecp + 4);
767 1.68 skrll const uint32_t w8 = xhci_read_4(sc, ecp + 8);
768 1.68 skrll const uint32_t wc = xhci_read_4(sc, ecp + 0xc);
769 1.68 skrll
770 1.68 skrll aprint_debug_dev(sc->sc_dev,
771 1.121 christos " SP: 0x%08x 0x%08x 0x%08x 0x%08x\n", w0, w4, w8, wc);
772 1.68 skrll
773 1.68 skrll if (w4 != XHCI_XECP_USBID)
774 1.68 skrll return;
775 1.68 skrll
776 1.68 skrll const int major = XHCI_XECP_SP_W0_MAJOR(w0);
777 1.68 skrll const int minor = XHCI_XECP_SP_W0_MINOR(w0);
778 1.68 skrll const uint8_t cpo = XHCI_XECP_SP_W8_CPO(w8);
779 1.68 skrll const uint8_t cpc = XHCI_XECP_SP_W8_CPC(w8);
780 1.68 skrll
781 1.68 skrll const uint16_t mm = __SHIFTOUT(w0, __BITS(31, 16));
782 1.68 skrll switch (mm) {
783 1.68 skrll case 0x0200:
784 1.68 skrll case 0x0300:
785 1.68 skrll case 0x0301:
786 1.109 mrg case 0x0310:
787 1.68 skrll aprint_debug_dev(sc->sc_dev, " %s ports %d - %d\n",
788 1.68 skrll major == 3 ? "ss" : "hs", cpo, cpo + cpc -1);
789 1.68 skrll break;
790 1.68 skrll default:
791 1.110 mrg aprint_error_dev(sc->sc_dev, " unknown major/minor (%d/%d)\n",
792 1.68 skrll major, minor);
793 1.68 skrll return;
794 1.68 skrll }
795 1.68 skrll
796 1.68 skrll const size_t bus = (major == 3) ? 0 : 1;
797 1.68 skrll
798 1.68 skrll /* Index arrays with 0..n-1 where ports are numbered 1..n */
799 1.68 skrll for (size_t cp = cpo - 1; cp < cpo + cpc - 1; cp++) {
800 1.68 skrll if (sc->sc_ctlrportmap[cp] != 0) {
801 1.108 skrll aprint_error_dev(sc->sc_dev, "controller port %zu "
802 1.68 skrll "already assigned", cp);
803 1.68 skrll continue;
804 1.68 skrll }
805 1.68 skrll
806 1.68 skrll sc->sc_ctlrportbus[cp / NBBY] |=
807 1.68 skrll bus == 0 ? 0 : __BIT(cp % NBBY);
808 1.68 skrll
809 1.68 skrll const size_t rhp = sc->sc_rhportcount[bus]++;
810 1.68 skrll
811 1.68 skrll KASSERTMSG(sc->sc_rhportmap[bus][rhp] == 0,
812 1.68 skrll "bus %zu rhp %zu is %d", bus, rhp,
813 1.68 skrll sc->sc_rhportmap[bus][rhp]);
814 1.68 skrll
815 1.68 skrll sc->sc_rhportmap[bus][rhp] = cp + 1;
816 1.68 skrll sc->sc_ctlrportmap[cp] = rhp + 1;
817 1.68 skrll }
818 1.68 skrll }
819 1.68 skrll
820 1.40 skrll /* Process extended capabilities */
821 1.40 skrll static void
822 1.40 skrll xhci_ecp(struct xhci_softc *sc, uint32_t hcc)
823 1.40 skrll {
824 1.40 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
825 1.40 skrll
826 1.68 skrll bus_size_t ecp = XHCI_HCC_XECP(hcc) * 4;
827 1.40 skrll while (ecp != 0) {
828 1.68 skrll uint32_t ecr = xhci_read_4(sc, ecp);
829 1.121 christos aprint_debug_dev(sc->sc_dev, "ECR: 0x%08x\n", ecr);
830 1.40 skrll switch (XHCI_XECP_ID(ecr)) {
831 1.40 skrll case XHCI_ID_PROTOCOLS: {
832 1.68 skrll xhci_id_protocols(sc, ecp);
833 1.40 skrll break;
834 1.40 skrll }
835 1.40 skrll case XHCI_ID_USB_LEGACY: {
836 1.40 skrll uint8_t bios_sem;
837 1.40 skrll
838 1.40 skrll /* Take host controller ownership from BIOS */
839 1.40 skrll bios_sem = xhci_read_1(sc, ecp + XHCI_XECP_BIOS_SEM);
840 1.40 skrll if (bios_sem) {
841 1.40 skrll /* sets xHCI to be owned by OS */
842 1.40 skrll xhci_write_1(sc, ecp + XHCI_XECP_OS_SEM, 1);
843 1.40 skrll aprint_debug_dev(sc->sc_dev,
844 1.40 skrll "waiting for BIOS to give up control\n");
845 1.40 skrll for (int i = 0; i < 5000; i++) {
846 1.40 skrll bios_sem = xhci_read_1(sc, ecp +
847 1.40 skrll XHCI_XECP_BIOS_SEM);
848 1.40 skrll if (bios_sem == 0)
849 1.40 skrll break;
850 1.40 skrll DELAY(1000);
851 1.40 skrll }
852 1.40 skrll if (bios_sem) {
853 1.40 skrll aprint_error_dev(sc->sc_dev,
854 1.40 skrll "timed out waiting for BIOS\n");
855 1.40 skrll }
856 1.40 skrll }
857 1.40 skrll break;
858 1.40 skrll }
859 1.40 skrll default:
860 1.40 skrll break;
861 1.40 skrll }
862 1.40 skrll ecr = xhci_read_4(sc, ecp);
863 1.40 skrll if (XHCI_XECP_NEXT(ecr) == 0) {
864 1.40 skrll ecp = 0;
865 1.40 skrll } else {
866 1.40 skrll ecp += XHCI_XECP_NEXT(ecr) * 4;
867 1.40 skrll }
868 1.40 skrll }
869 1.40 skrll }
870 1.40 skrll
871 1.34 skrll #define XHCI_HCCPREV1_BITS \
872 1.34 skrll "\177\020" /* New bitmask */ \
873 1.34 skrll "f\020\020XECP\0" \
874 1.34 skrll "f\014\4MAXPSA\0" \
875 1.34 skrll "b\013CFC\0" \
876 1.34 skrll "b\012SEC\0" \
877 1.34 skrll "b\011SBD\0" \
878 1.34 skrll "b\010FSE\0" \
879 1.34 skrll "b\7NSS\0" \
880 1.34 skrll "b\6LTC\0" \
881 1.34 skrll "b\5LHRC\0" \
882 1.34 skrll "b\4PIND\0" \
883 1.34 skrll "b\3PPC\0" \
884 1.34 skrll "b\2CZC\0" \
885 1.34 skrll "b\1BNC\0" \
886 1.34 skrll "b\0AC64\0" \
887 1.34 skrll "\0"
888 1.34 skrll #define XHCI_HCCV1_x_BITS \
889 1.34 skrll "\177\020" /* New bitmask */ \
890 1.34 skrll "f\020\020XECP\0" \
891 1.34 skrll "f\014\4MAXPSA\0" \
892 1.34 skrll "b\013CFC\0" \
893 1.34 skrll "b\012SEC\0" \
894 1.34 skrll "b\011SPC\0" \
895 1.34 skrll "b\010PAE\0" \
896 1.34 skrll "b\7NSS\0" \
897 1.34 skrll "b\6LTC\0" \
898 1.34 skrll "b\5LHRC\0" \
899 1.34 skrll "b\4PIND\0" \
900 1.34 skrll "b\3PPC\0" \
901 1.34 skrll "b\2CSZ\0" \
902 1.34 skrll "b\1BNC\0" \
903 1.34 skrll "b\0AC64\0" \
904 1.34 skrll "\0"
905 1.1 jakllsch
906 1.95 msaitoh #define XHCI_HCC2_BITS \
907 1.95 msaitoh "\177\020" /* New bitmask */ \
908 1.95 msaitoh "b\7ETC_TSC\0" \
909 1.95 msaitoh "b\6ETC\0" \
910 1.95 msaitoh "b\5CIC\0" \
911 1.95 msaitoh "b\4LEC\0" \
912 1.95 msaitoh "b\3CTC\0" \
913 1.95 msaitoh "b\2FSC\0" \
914 1.95 msaitoh "b\1CMC\0" \
915 1.95 msaitoh "b\0U3C\0" \
916 1.95 msaitoh "\0"
917 1.95 msaitoh
918 1.74 jmcneill void
919 1.74 jmcneill xhci_start(struct xhci_softc *sc)
920 1.74 jmcneill {
921 1.74 jmcneill xhci_rt_write_4(sc, XHCI_IMAN(0), XHCI_IMAN_INTR_ENA);
922 1.74 jmcneill if ((sc->sc_quirks & XHCI_QUIRK_INTEL) != 0)
923 1.74 jmcneill /* Intel xhci needs interrupt rate moderated. */
924 1.74 jmcneill xhci_rt_write_4(sc, XHCI_IMOD(0), XHCI_IMOD_DEFAULT_LP);
925 1.74 jmcneill else
926 1.74 jmcneill xhci_rt_write_4(sc, XHCI_IMOD(0), 0);
927 1.74 jmcneill aprint_debug_dev(sc->sc_dev, "current IMOD %u\n",
928 1.74 jmcneill xhci_rt_read_4(sc, XHCI_IMOD(0)));
929 1.74 jmcneill
930 1.102 skrll /* Go! */
931 1.102 skrll xhci_op_write_4(sc, XHCI_USBCMD, XHCI_CMD_INTE|XHCI_CMD_RS);
932 1.121 christos aprint_debug_dev(sc->sc_dev, "USBCMD 0x%08"PRIx32"\n",
933 1.74 jmcneill xhci_op_read_4(sc, XHCI_USBCMD));
934 1.74 jmcneill }
935 1.74 jmcneill
936 1.15 skrll int
937 1.1 jakllsch xhci_init(struct xhci_softc *sc)
938 1.1 jakllsch {
939 1.1 jakllsch bus_size_t bsz;
940 1.95 msaitoh uint32_t cap, hcs1, hcs2, hcs3, hcc, dboff, rtsoff, hcc2;
941 1.40 skrll uint32_t pagesize, config;
942 1.40 skrll int i = 0;
943 1.1 jakllsch uint16_t hciversion;
944 1.1 jakllsch uint8_t caplength;
945 1.1 jakllsch
946 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
947 1.1 jakllsch
948 1.68 skrll /* Set up the bus struct for the usb 3 and usb 2 buses */
949 1.68 skrll sc->sc_bus.ub_methods = &xhci_bus_methods;
950 1.68 skrll sc->sc_bus.ub_pipesize = sizeof(struct xhci_pipe);
951 1.34 skrll sc->sc_bus.ub_usedma = true;
952 1.68 skrll sc->sc_bus.ub_hcpriv = sc;
953 1.68 skrll
954 1.68 skrll sc->sc_bus2.ub_methods = &xhci_bus_methods;
955 1.68 skrll sc->sc_bus2.ub_pipesize = sizeof(struct xhci_pipe);
956 1.68 skrll sc->sc_bus2.ub_revision = USBREV_2_0;
957 1.68 skrll sc->sc_bus2.ub_usedma = true;
958 1.68 skrll sc->sc_bus2.ub_hcpriv = sc;
959 1.68 skrll sc->sc_bus2.ub_dmatag = sc->sc_bus.ub_dmatag;
960 1.1 jakllsch
961 1.1 jakllsch cap = xhci_read_4(sc, XHCI_CAPLENGTH);
962 1.1 jakllsch caplength = XHCI_CAP_CAPLENGTH(cap);
963 1.1 jakllsch hciversion = XHCI_CAP_HCIVERSION(cap);
964 1.1 jakllsch
965 1.34 skrll if (hciversion < XHCI_HCIVERSION_0_96 ||
966 1.97 jakllsch hciversion >= 0x0200) {
967 1.1 jakllsch aprint_normal_dev(sc->sc_dev,
968 1.1 jakllsch "xHCI version %x.%x not known to be supported\n",
969 1.1 jakllsch (hciversion >> 8) & 0xff, (hciversion >> 0) & 0xff);
970 1.1 jakllsch } else {
971 1.1 jakllsch aprint_verbose_dev(sc->sc_dev, "xHCI version %x.%x\n",
972 1.1 jakllsch (hciversion >> 8) & 0xff, (hciversion >> 0) & 0xff);
973 1.1 jakllsch }
974 1.1 jakllsch
975 1.1 jakllsch if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, 0, caplength,
976 1.1 jakllsch &sc->sc_cbh) != 0) {
977 1.1 jakllsch aprint_error_dev(sc->sc_dev, "capability subregion failure\n");
978 1.15 skrll return ENOMEM;
979 1.1 jakllsch }
980 1.1 jakllsch
981 1.1 jakllsch hcs1 = xhci_cap_read_4(sc, XHCI_HCSPARAMS1);
982 1.1 jakllsch sc->sc_maxslots = XHCI_HCS1_MAXSLOTS(hcs1);
983 1.1 jakllsch sc->sc_maxintrs = XHCI_HCS1_MAXINTRS(hcs1);
984 1.1 jakllsch sc->sc_maxports = XHCI_HCS1_MAXPORTS(hcs1);
985 1.1 jakllsch hcs2 = xhci_cap_read_4(sc, XHCI_HCSPARAMS2);
986 1.34 skrll hcs3 = xhci_cap_read_4(sc, XHCI_HCSPARAMS3);
987 1.34 skrll aprint_debug_dev(sc->sc_dev,
988 1.34 skrll "hcs1=%"PRIx32" hcs2=%"PRIx32" hcs3=%"PRIx32"\n", hcs1, hcs2, hcs3);
989 1.34 skrll
990 1.1 jakllsch hcc = xhci_cap_read_4(sc, XHCI_HCCPARAMS);
991 1.1 jakllsch sc->sc_ac64 = XHCI_HCC_AC64(hcc);
992 1.1 jakllsch sc->sc_ctxsz = XHCI_HCC_CSZ(hcc) ? 64 : 32;
993 1.1 jakllsch
994 1.34 skrll char sbuf[128];
995 1.34 skrll if (hciversion < XHCI_HCIVERSION_1_0)
996 1.34 skrll snprintb(sbuf, sizeof(sbuf), XHCI_HCCPREV1_BITS, hcc);
997 1.34 skrll else
998 1.34 skrll snprintb(sbuf, sizeof(sbuf), XHCI_HCCV1_x_BITS, hcc);
999 1.34 skrll aprint_debug_dev(sc->sc_dev, "hcc=%s\n", sbuf);
1000 1.12 jakllsch aprint_debug_dev(sc->sc_dev, "xECP %x\n", XHCI_HCC_XECP(hcc) * 4);
1001 1.95 msaitoh if (hciversion >= XHCI_HCIVERSION_1_1) {
1002 1.95 msaitoh hcc2 = xhci_cap_read_4(sc, XHCI_HCCPARAMS2);
1003 1.95 msaitoh snprintb(sbuf, sizeof(sbuf), XHCI_HCC2_BITS, hcc2);
1004 1.95 msaitoh aprint_debug_dev(sc->sc_dev, "hcc2=%s\n", sbuf);
1005 1.95 msaitoh }
1006 1.34 skrll
1007 1.68 skrll /* default all ports to bus 0, i.e. usb 3 */
1008 1.70 skrll sc->sc_ctlrportbus = kmem_zalloc(
1009 1.70 skrll howmany(sc->sc_maxports * sizeof(uint8_t), NBBY), KM_SLEEP);
1010 1.68 skrll sc->sc_ctlrportmap = kmem_zalloc(sc->sc_maxports * sizeof(int), KM_SLEEP);
1011 1.68 skrll
1012 1.68 skrll /* controller port to bus roothub port map */
1013 1.68 skrll for (size_t j = 0; j < __arraycount(sc->sc_rhportmap); j++) {
1014 1.68 skrll sc->sc_rhportmap[j] = kmem_zalloc(sc->sc_maxports * sizeof(int), KM_SLEEP);
1015 1.68 skrll }
1016 1.68 skrll
1017 1.68 skrll /*
1018 1.68 skrll * Process all Extended Capabilities
1019 1.68 skrll */
1020 1.40 skrll xhci_ecp(sc, hcc);
1021 1.1 jakllsch
1022 1.68 skrll bsz = XHCI_PORTSC(sc->sc_maxports);
1023 1.1 jakllsch if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, caplength, bsz,
1024 1.1 jakllsch &sc->sc_obh) != 0) {
1025 1.1 jakllsch aprint_error_dev(sc->sc_dev, "operational subregion failure\n");
1026 1.15 skrll return ENOMEM;
1027 1.1 jakllsch }
1028 1.1 jakllsch
1029 1.1 jakllsch dboff = xhci_cap_read_4(sc, XHCI_DBOFF);
1030 1.1 jakllsch if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, dboff,
1031 1.1 jakllsch sc->sc_maxslots * 4, &sc->sc_dbh) != 0) {
1032 1.1 jakllsch aprint_error_dev(sc->sc_dev, "doorbell subregion failure\n");
1033 1.15 skrll return ENOMEM;
1034 1.1 jakllsch }
1035 1.1 jakllsch
1036 1.1 jakllsch rtsoff = xhci_cap_read_4(sc, XHCI_RTSOFF);
1037 1.1 jakllsch if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, rtsoff,
1038 1.1 jakllsch sc->sc_maxintrs * 0x20, &sc->sc_rbh) != 0) {
1039 1.1 jakllsch aprint_error_dev(sc->sc_dev, "runtime subregion failure\n");
1040 1.15 skrll return ENOMEM;
1041 1.1 jakllsch }
1042 1.1 jakllsch
1043 1.40 skrll int rv;
1044 1.40 skrll rv = xhci_hc_reset(sc);
1045 1.40 skrll if (rv != 0) {
1046 1.40 skrll return rv;
1047 1.37 skrll }
1048 1.1 jakllsch
1049 1.34 skrll if (sc->sc_vendor_init)
1050 1.34 skrll sc->sc_vendor_init(sc);
1051 1.34 skrll
1052 1.1 jakllsch pagesize = xhci_op_read_4(sc, XHCI_PAGESIZE);
1053 1.121 christos aprint_debug_dev(sc->sc_dev, "PAGESIZE 0x%08x\n", pagesize);
1054 1.1 jakllsch pagesize = ffs(pagesize);
1055 1.37 skrll if (pagesize == 0) {
1056 1.37 skrll aprint_error_dev(sc->sc_dev, "pagesize is 0\n");
1057 1.15 skrll return EIO;
1058 1.37 skrll }
1059 1.1 jakllsch sc->sc_pgsz = 1 << (12 + (pagesize - 1));
1060 1.121 christos aprint_debug_dev(sc->sc_dev, "sc_pgsz 0x%08x\n", (uint32_t)sc->sc_pgsz);
1061 1.121 christos aprint_debug_dev(sc->sc_dev, "sc_maxslots 0x%08x\n",
1062 1.1 jakllsch (uint32_t)sc->sc_maxslots);
1063 1.34 skrll aprint_debug_dev(sc->sc_dev, "sc_maxports %d\n", sc->sc_maxports);
1064 1.1 jakllsch
1065 1.5 matt usbd_status err;
1066 1.5 matt
1067 1.5 matt sc->sc_maxspbuf = XHCI_HCS2_MAXSPBUF(hcs2);
1068 1.12 jakllsch aprint_debug_dev(sc->sc_dev, "sc_maxspbuf %d\n", sc->sc_maxspbuf);
1069 1.5 matt if (sc->sc_maxspbuf != 0) {
1070 1.5 matt err = usb_allocmem(&sc->sc_bus,
1071 1.5 matt sizeof(uint64_t) * sc->sc_maxspbuf, sizeof(uint64_t),
1072 1.124 skrll USBMALLOC_COHERENT, &sc->sc_spbufarray_dma);
1073 1.37 skrll if (err) {
1074 1.37 skrll aprint_error_dev(sc->sc_dev,
1075 1.37 skrll "spbufarray init fail, err %d\n", err);
1076 1.37 skrll return ENOMEM;
1077 1.37 skrll }
1078 1.30 skrll
1079 1.36 skrll sc->sc_spbuf_dma = kmem_zalloc(sizeof(*sc->sc_spbuf_dma) *
1080 1.36 skrll sc->sc_maxspbuf, KM_SLEEP);
1081 1.5 matt uint64_t *spbufarray = KERNADDR(&sc->sc_spbufarray_dma, 0);
1082 1.5 matt for (i = 0; i < sc->sc_maxspbuf; i++) {
1083 1.5 matt usb_dma_t * const dma = &sc->sc_spbuf_dma[i];
1084 1.5 matt /* allocate contexts */
1085 1.5 matt err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz,
1086 1.124 skrll sc->sc_pgsz, USBMALLOC_COHERENT, dma);
1087 1.37 skrll if (err) {
1088 1.37 skrll aprint_error_dev(sc->sc_dev,
1089 1.37 skrll "spbufarray_dma init fail, err %d\n", err);
1090 1.37 skrll rv = ENOMEM;
1091 1.37 skrll goto bad1;
1092 1.37 skrll }
1093 1.5 matt spbufarray[i] = htole64(DMAADDR(dma, 0));
1094 1.5 matt usb_syncmem(dma, 0, sc->sc_pgsz,
1095 1.5 matt BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1096 1.5 matt }
1097 1.5 matt
1098 1.30 skrll usb_syncmem(&sc->sc_spbufarray_dma, 0,
1099 1.5 matt sizeof(uint64_t) * sc->sc_maxspbuf, BUS_DMASYNC_PREWRITE);
1100 1.5 matt }
1101 1.5 matt
1102 1.1 jakllsch config = xhci_op_read_4(sc, XHCI_CONFIG);
1103 1.1 jakllsch config &= ~0xFF;
1104 1.1 jakllsch config |= sc->sc_maxslots & 0xFF;
1105 1.1 jakllsch xhci_op_write_4(sc, XHCI_CONFIG, config);
1106 1.1 jakllsch
1107 1.1 jakllsch err = xhci_ring_init(sc, &sc->sc_cr, XHCI_COMMAND_RING_TRBS,
1108 1.1 jakllsch XHCI_COMMAND_RING_SEGMENTS_ALIGN);
1109 1.1 jakllsch if (err) {
1110 1.37 skrll aprint_error_dev(sc->sc_dev, "command ring init fail, err %d\n",
1111 1.37 skrll err);
1112 1.37 skrll rv = ENOMEM;
1113 1.37 skrll goto bad1;
1114 1.1 jakllsch }
1115 1.1 jakllsch
1116 1.1 jakllsch err = xhci_ring_init(sc, &sc->sc_er, XHCI_EVENT_RING_TRBS,
1117 1.1 jakllsch XHCI_EVENT_RING_SEGMENTS_ALIGN);
1118 1.1 jakllsch if (err) {
1119 1.37 skrll aprint_error_dev(sc->sc_dev, "event ring init fail, err %d\n",
1120 1.37 skrll err);
1121 1.37 skrll rv = ENOMEM;
1122 1.37 skrll goto bad2;
1123 1.1 jakllsch }
1124 1.1 jakllsch
1125 1.16 skrll usb_dma_t *dma;
1126 1.16 skrll size_t size;
1127 1.16 skrll size_t align;
1128 1.16 skrll
1129 1.16 skrll dma = &sc->sc_eventst_dma;
1130 1.16 skrll size = roundup2(XHCI_EVENT_RING_SEGMENTS * XHCI_ERSTE_SIZE,
1131 1.16 skrll XHCI_EVENT_RING_SEGMENT_TABLE_ALIGN);
1132 1.37 skrll KASSERTMSG(size <= (512 * 1024), "eventst size %zu too large", size);
1133 1.16 skrll align = XHCI_EVENT_RING_SEGMENT_TABLE_ALIGN;
1134 1.124 skrll err = usb_allocmem(&sc->sc_bus, size, align, USBMALLOC_COHERENT, dma);
1135 1.37 skrll if (err) {
1136 1.37 skrll aprint_error_dev(sc->sc_dev, "eventst init fail, err %d\n",
1137 1.37 skrll err);
1138 1.37 skrll rv = ENOMEM;
1139 1.37 skrll goto bad3;
1140 1.37 skrll }
1141 1.16 skrll
1142 1.16 skrll memset(KERNADDR(dma, 0), 0, size);
1143 1.16 skrll usb_syncmem(dma, 0, size, BUS_DMASYNC_PREWRITE);
1144 1.121 christos aprint_debug_dev(sc->sc_dev, "eventst: 0x%016jx %p %zx\n",
1145 1.16 skrll (uintmax_t)DMAADDR(&sc->sc_eventst_dma, 0),
1146 1.16 skrll KERNADDR(&sc->sc_eventst_dma, 0),
1147 1.34 skrll sc->sc_eventst_dma.udma_block->size);
1148 1.16 skrll
1149 1.16 skrll dma = &sc->sc_dcbaa_dma;
1150 1.16 skrll size = (1 + sc->sc_maxslots) * sizeof(uint64_t);
1151 1.37 skrll KASSERTMSG(size <= 2048, "dcbaa size %zu too large", size);
1152 1.16 skrll align = XHCI_DEVICE_CONTEXT_BASE_ADDRESS_ARRAY_ALIGN;
1153 1.124 skrll err = usb_allocmem(&sc->sc_bus, size, align, USBMALLOC_COHERENT, dma);
1154 1.37 skrll if (err) {
1155 1.37 skrll aprint_error_dev(sc->sc_dev, "dcbaa init fail, err %d\n", err);
1156 1.37 skrll rv = ENOMEM;
1157 1.37 skrll goto bad4;
1158 1.37 skrll }
1159 1.121 christos aprint_debug_dev(sc->sc_dev, "dcbaa: 0x%016jx %p %zx\n",
1160 1.37 skrll (uintmax_t)DMAADDR(&sc->sc_dcbaa_dma, 0),
1161 1.37 skrll KERNADDR(&sc->sc_dcbaa_dma, 0),
1162 1.37 skrll sc->sc_dcbaa_dma.udma_block->size);
1163 1.16 skrll
1164 1.16 skrll memset(KERNADDR(dma, 0), 0, size);
1165 1.16 skrll if (sc->sc_maxspbuf != 0) {
1166 1.16 skrll /*
1167 1.16 skrll * DCBA entry 0 hold the scratchbuf array pointer.
1168 1.16 skrll */
1169 1.16 skrll *(uint64_t *)KERNADDR(dma, 0) =
1170 1.16 skrll htole64(DMAADDR(&sc->sc_spbufarray_dma, 0));
1171 1.1 jakllsch }
1172 1.16 skrll usb_syncmem(dma, 0, size, BUS_DMASYNC_PREWRITE);
1173 1.1 jakllsch
1174 1.1 jakllsch sc->sc_slots = kmem_zalloc(sizeof(*sc->sc_slots) * sc->sc_maxslots,
1175 1.1 jakllsch KM_SLEEP);
1176 1.37 skrll if (sc->sc_slots == NULL) {
1177 1.37 skrll aprint_error_dev(sc->sc_dev, "slots init fail, err %d\n", err);
1178 1.37 skrll rv = ENOMEM;
1179 1.37 skrll goto bad;
1180 1.37 skrll }
1181 1.37 skrll
1182 1.37 skrll sc->sc_xferpool = pool_cache_init(sizeof(struct xhci_xfer), 0, 0, 0,
1183 1.37 skrll "xhcixfer", NULL, IPL_USB, NULL, NULL, NULL);
1184 1.37 skrll if (sc->sc_xferpool == NULL) {
1185 1.37 skrll aprint_error_dev(sc->sc_dev, "pool_cache init fail, err %d\n",
1186 1.37 skrll err);
1187 1.37 skrll rv = ENOMEM;
1188 1.37 skrll goto bad;
1189 1.37 skrll }
1190 1.1 jakllsch
1191 1.1 jakllsch cv_init(&sc->sc_command_cv, "xhcicmd");
1192 1.68 skrll cv_init(&sc->sc_cmdbusy_cv, "xhcicmdq");
1193 1.34 skrll mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
1194 1.34 skrll mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_USB);
1195 1.34 skrll
1196 1.1 jakllsch struct xhci_erste *erst;
1197 1.1 jakllsch erst = KERNADDR(&sc->sc_eventst_dma, 0);
1198 1.123 skrll erst[0].erste_0 = htole64(xhci_ring_trbp(sc->sc_er, 0));
1199 1.123 skrll erst[0].erste_2 = htole32(sc->sc_er->xr_ntrb);
1200 1.1 jakllsch erst[0].erste_3 = htole32(0);
1201 1.1 jakllsch usb_syncmem(&sc->sc_eventst_dma, 0,
1202 1.1 jakllsch XHCI_ERSTE_SIZE * XHCI_EVENT_RING_SEGMENTS, BUS_DMASYNC_PREWRITE);
1203 1.1 jakllsch
1204 1.1 jakllsch xhci_rt_write_4(sc, XHCI_ERSTSZ(0), XHCI_EVENT_RING_SEGMENTS);
1205 1.1 jakllsch xhci_rt_write_8(sc, XHCI_ERSTBA(0), DMAADDR(&sc->sc_eventst_dma, 0));
1206 1.123 skrll xhci_rt_write_8(sc, XHCI_ERDP(0), xhci_ring_trbp(sc->sc_er, 0) |
1207 1.1 jakllsch XHCI_ERDP_LO_BUSY);
1208 1.103 skrll
1209 1.1 jakllsch xhci_op_write_8(sc, XHCI_DCBAAP, DMAADDR(&sc->sc_dcbaa_dma, 0));
1210 1.123 skrll xhci_op_write_8(sc, XHCI_CRCR, xhci_ring_trbp(sc->sc_cr, 0) |
1211 1.123 skrll sc->sc_cr->xr_cs);
1212 1.1 jakllsch
1213 1.103 skrll xhci_op_barrier(sc, 0, 4, BUS_SPACE_BARRIER_WRITE);
1214 1.103 skrll
1215 1.79 christos HEXDUMP("eventst", KERNADDR(&sc->sc_eventst_dma, 0),
1216 1.1 jakllsch XHCI_ERSTE_SIZE * XHCI_EVENT_RING_SEGMENTS);
1217 1.1 jakllsch
1218 1.74 jmcneill if ((sc->sc_quirks & XHCI_DEFERRED_START) == 0)
1219 1.74 jmcneill xhci_start(sc);
1220 1.1 jakllsch
1221 1.37 skrll return 0;
1222 1.37 skrll
1223 1.37 skrll bad:
1224 1.37 skrll if (sc->sc_xferpool) {
1225 1.37 skrll pool_cache_destroy(sc->sc_xferpool);
1226 1.37 skrll sc->sc_xferpool = NULL;
1227 1.37 skrll }
1228 1.37 skrll
1229 1.37 skrll if (sc->sc_slots) {
1230 1.37 skrll kmem_free(sc->sc_slots, sizeof(*sc->sc_slots) *
1231 1.37 skrll sc->sc_maxslots);
1232 1.37 skrll sc->sc_slots = NULL;
1233 1.37 skrll }
1234 1.37 skrll
1235 1.37 skrll usb_freemem(&sc->sc_bus, &sc->sc_dcbaa_dma);
1236 1.37 skrll bad4:
1237 1.37 skrll usb_freemem(&sc->sc_bus, &sc->sc_eventst_dma);
1238 1.37 skrll bad3:
1239 1.37 skrll xhci_ring_free(sc, &sc->sc_er);
1240 1.37 skrll bad2:
1241 1.37 skrll xhci_ring_free(sc, &sc->sc_cr);
1242 1.37 skrll i = sc->sc_maxspbuf;
1243 1.37 skrll bad1:
1244 1.37 skrll for (int j = 0; j < i; j++)
1245 1.37 skrll usb_freemem(&sc->sc_bus, &sc->sc_spbuf_dma[j]);
1246 1.37 skrll usb_freemem(&sc->sc_bus, &sc->sc_spbufarray_dma);
1247 1.37 skrll
1248 1.37 skrll return rv;
1249 1.1 jakllsch }
1250 1.1 jakllsch
1251 1.73 skrll static inline bool
1252 1.73 skrll xhci_polling_p(struct xhci_softc * const sc)
1253 1.73 skrll {
1254 1.73 skrll return sc->sc_bus.ub_usepolling || sc->sc_bus2.ub_usepolling;
1255 1.73 skrll }
1256 1.73 skrll
1257 1.1 jakllsch int
1258 1.1 jakllsch xhci_intr(void *v)
1259 1.1 jakllsch {
1260 1.1 jakllsch struct xhci_softc * const sc = v;
1261 1.25 skrll int ret = 0;
1262 1.1 jakllsch
1263 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
1264 1.27 skrll
1265 1.25 skrll if (sc == NULL)
1266 1.1 jakllsch return 0;
1267 1.1 jakllsch
1268 1.25 skrll mutex_spin_enter(&sc->sc_intr_lock);
1269 1.25 skrll
1270 1.25 skrll if (sc->sc_dying || !device_has_power(sc->sc_dev))
1271 1.25 skrll goto done;
1272 1.25 skrll
1273 1.1 jakllsch /* If we get an interrupt while polling, then just ignore it. */
1274 1.73 skrll if (xhci_polling_p(sc)) {
1275 1.1 jakllsch #ifdef DIAGNOSTIC
1276 1.27 skrll DPRINTFN(16, "ignored interrupt while polling", 0, 0, 0, 0);
1277 1.1 jakllsch #endif
1278 1.25 skrll goto done;
1279 1.1 jakllsch }
1280 1.1 jakllsch
1281 1.25 skrll ret = xhci_intr1(sc);
1282 1.73 skrll if (ret) {
1283 1.89 jdolecek KASSERT(sc->sc_child || sc->sc_child2);
1284 1.89 jdolecek
1285 1.89 jdolecek /*
1286 1.89 jdolecek * One of child busses could be already detached. It doesn't
1287 1.89 jdolecek * matter on which of the two the softintr is scheduled.
1288 1.89 jdolecek */
1289 1.89 jdolecek if (sc->sc_child)
1290 1.89 jdolecek usb_schedsoftintr(&sc->sc_bus);
1291 1.89 jdolecek else
1292 1.89 jdolecek usb_schedsoftintr(&sc->sc_bus2);
1293 1.73 skrll }
1294 1.25 skrll done:
1295 1.25 skrll mutex_spin_exit(&sc->sc_intr_lock);
1296 1.25 skrll return ret;
1297 1.1 jakllsch }
1298 1.1 jakllsch
1299 1.1 jakllsch int
1300 1.1 jakllsch xhci_intr1(struct xhci_softc * const sc)
1301 1.1 jakllsch {
1302 1.1 jakllsch uint32_t usbsts;
1303 1.1 jakllsch uint32_t iman;
1304 1.1 jakllsch
1305 1.111 mrg XHCIHIST_FUNC();
1306 1.27 skrll
1307 1.1 jakllsch usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
1308 1.121 christos XHCIHIST_CALLARGS("USBSTS 0x%08jx", usbsts, 0, 0, 0);
1309 1.90 jdolecek if ((usbsts & (XHCI_STS_HSE | XHCI_STS_EINT | XHCI_STS_PCD |
1310 1.90 jdolecek XHCI_STS_HCE)) == 0) {
1311 1.120 christos DPRINTFN(16, "ignored intr not for %jd",
1312 1.122 christos device_unit(sc->sc_dev), 0, 0, 0);
1313 1.1 jakllsch return 0;
1314 1.1 jakllsch }
1315 1.90 jdolecek
1316 1.90 jdolecek /*
1317 1.90 jdolecek * Clear EINT and other transient flags, to not misenterpret
1318 1.90 jdolecek * next shared interrupt. Also, to avoid race, EINT must be cleared
1319 1.90 jdolecek * before XHCI_IMAN_INTR_PEND is cleared.
1320 1.90 jdolecek */
1321 1.90 jdolecek xhci_op_write_4(sc, XHCI_USBSTS, usbsts & XHCI_STS_RSVDP0);
1322 1.90 jdolecek
1323 1.90 jdolecek #ifdef XHCI_DEBUG
1324 1.1 jakllsch usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
1325 1.121 christos DPRINTFN(16, "USBSTS 0x%08jx", usbsts, 0, 0, 0);
1326 1.90 jdolecek #endif
1327 1.1 jakllsch
1328 1.1 jakllsch iman = xhci_rt_read_4(sc, XHCI_IMAN(0));
1329 1.121 christos DPRINTFN(16, "IMAN0 0x%08jx", iman, 0, 0, 0);
1330 1.34 skrll iman |= XHCI_IMAN_INTR_PEND;
1331 1.1 jakllsch xhci_rt_write_4(sc, XHCI_IMAN(0), iman);
1332 1.90 jdolecek
1333 1.90 jdolecek #ifdef XHCI_DEBUG
1334 1.1 jakllsch iman = xhci_rt_read_4(sc, XHCI_IMAN(0));
1335 1.121 christos DPRINTFN(16, "IMAN0 0x%08jx", iman, 0, 0, 0);
1336 1.1 jakllsch usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
1337 1.121 christos DPRINTFN(16, "USBSTS 0x%08jx", usbsts, 0, 0, 0);
1338 1.90 jdolecek #endif
1339 1.1 jakllsch
1340 1.1 jakllsch return 1;
1341 1.1 jakllsch }
1342 1.1 jakllsch
1343 1.34 skrll /*
1344 1.34 skrll * 3 port speed types used in USB stack
1345 1.34 skrll *
1346 1.34 skrll * usbdi speed
1347 1.34 skrll * definition: USB_SPEED_* in usb.h
1348 1.34 skrll * They are used in struct usbd_device in USB stack.
1349 1.34 skrll * ioctl interface uses these values too.
1350 1.34 skrll * port_status speed
1351 1.34 skrll * definition: UPS_*_SPEED in usb.h
1352 1.34 skrll * They are used in usb_port_status_t and valid only for USB 2.0.
1353 1.34 skrll * Speed value is always 0 for Super Speed or more, and dwExtPortStatus
1354 1.34 skrll * of usb_port_status_ext_t indicates port speed.
1355 1.34 skrll * Note that some 3.0 values overlap with 2.0 values.
1356 1.34 skrll * (e.g. 0x200 means UPS_POER_POWER_SS in SS and
1357 1.34 skrll * means UPS_LOW_SPEED in HS.)
1358 1.34 skrll * port status returned from hub also uses these values.
1359 1.34 skrll * On NetBSD UPS_OTHER_SPEED indicates port speed is super speed
1360 1.34 skrll * or more.
1361 1.34 skrll * xspeed:
1362 1.34 skrll * definition: Protocol Speed ID (PSI) (xHCI 1.1 7.2.1)
1363 1.34 skrll * They are used in only slot context and PORTSC reg of xhci.
1364 1.34 skrll * The difference between usbdi speed and xspeed is
1365 1.34 skrll * that FS and LS values are swapped.
1366 1.34 skrll */
1367 1.34 skrll
1368 1.34 skrll /* convert usbdi speed to xspeed */
1369 1.34 skrll static int
1370 1.34 skrll xhci_speed2xspeed(int speed)
1371 1.34 skrll {
1372 1.34 skrll switch (speed) {
1373 1.34 skrll case USB_SPEED_LOW: return 2;
1374 1.34 skrll case USB_SPEED_FULL: return 1;
1375 1.34 skrll default: return speed;
1376 1.34 skrll }
1377 1.34 skrll }
1378 1.34 skrll
1379 1.34 skrll #if 0
1380 1.34 skrll /* convert xspeed to usbdi speed */
1381 1.34 skrll static int
1382 1.34 skrll xhci_xspeed2speed(int xspeed)
1383 1.34 skrll {
1384 1.34 skrll switch (xspeed) {
1385 1.34 skrll case 1: return USB_SPEED_FULL;
1386 1.34 skrll case 2: return USB_SPEED_LOW;
1387 1.34 skrll default: return xspeed;
1388 1.34 skrll }
1389 1.34 skrll }
1390 1.34 skrll #endif
1391 1.34 skrll
1392 1.34 skrll /* convert xspeed to port status speed */
1393 1.34 skrll static int
1394 1.34 skrll xhci_xspeed2psspeed(int xspeed)
1395 1.34 skrll {
1396 1.34 skrll switch (xspeed) {
1397 1.34 skrll case 0: return 0;
1398 1.34 skrll case 1: return UPS_FULL_SPEED;
1399 1.34 skrll case 2: return UPS_LOW_SPEED;
1400 1.34 skrll case 3: return UPS_HIGH_SPEED;
1401 1.34 skrll default: return UPS_OTHER_SPEED;
1402 1.34 skrll }
1403 1.34 skrll }
1404 1.34 skrll
1405 1.34 skrll /*
1406 1.54 skrll * Construct input contexts and issue TRB to open pipe.
1407 1.34 skrll */
1408 1.1 jakllsch static usbd_status
1409 1.34 skrll xhci_configure_endpoint(struct usbd_pipe *pipe)
1410 1.1 jakllsch {
1411 1.34 skrll struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
1412 1.34 skrll struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
1413 1.81 hannken #ifdef USB_DEBUG
1414 1.34 skrll const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
1415 1.79 christos #endif
1416 1.101 jakllsch struct xhci_soft_trb trb;
1417 1.1 jakllsch usbd_status err;
1418 1.1 jakllsch
1419 1.111 mrg XHCIHIST_FUNC();
1420 1.121 christos XHCIHIST_CALLARGS("slot %ju dci %ju epaddr 0x%02jx attr 0x%02jx",
1421 1.34 skrll xs->xs_idx, dci, pipe->up_endpoint->ue_edesc->bEndpointAddress,
1422 1.34 skrll pipe->up_endpoint->ue_edesc->bmAttributes);
1423 1.1 jakllsch
1424 1.1 jakllsch /* XXX ensure input context is available? */
1425 1.1 jakllsch
1426 1.1 jakllsch memset(xhci_slot_get_icv(sc, xs, 0), 0, sc->sc_pgsz);
1427 1.1 jakllsch
1428 1.51 skrll /* set up context */
1429 1.51 skrll xhci_setup_ctx(pipe);
1430 1.1 jakllsch
1431 1.79 christos HEXDUMP("input control context", xhci_slot_get_icv(sc, xs, 0),
1432 1.1 jakllsch sc->sc_ctxsz * 1);
1433 1.79 christos HEXDUMP("input endpoint context", xhci_slot_get_icv(sc, xs,
1434 1.1 jakllsch xhci_dci_to_ici(dci)), sc->sc_ctxsz * 1);
1435 1.1 jakllsch
1436 1.1 jakllsch trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
1437 1.1 jakllsch trb.trb_2 = 0;
1438 1.1 jakllsch trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
1439 1.1 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_CONFIGURE_EP);
1440 1.1 jakllsch
1441 1.1 jakllsch err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
1442 1.1 jakllsch
1443 1.1 jakllsch usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
1444 1.79 christos HEXDUMP("output context", xhci_slot_get_dcv(sc, xs, dci),
1445 1.1 jakllsch sc->sc_ctxsz * 1);
1446 1.1 jakllsch
1447 1.1 jakllsch return err;
1448 1.1 jakllsch }
1449 1.1 jakllsch
1450 1.34 skrll #if 0
1451 1.1 jakllsch static usbd_status
1452 1.34 skrll xhci_unconfigure_endpoint(struct usbd_pipe *pipe)
1453 1.1 jakllsch {
1454 1.27 skrll #ifdef USB_DEBUG
1455 1.34 skrll struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
1456 1.27 skrll #endif
1457 1.27 skrll
1458 1.111 mrg XHCIHIST_FUNC();
1459 1.111 mrg XHCIHIST_CALLARGS("slot %ju", xs->xs_idx, 0, 0, 0);
1460 1.27 skrll
1461 1.1 jakllsch return USBD_NORMAL_COMPLETION;
1462 1.1 jakllsch }
1463 1.34 skrll #endif
1464 1.1 jakllsch
1465 1.34 skrll /* 4.6.8, 6.4.3.7 */
1466 1.1 jakllsch static usbd_status
1467 1.63 skrll xhci_reset_endpoint_locked(struct usbd_pipe *pipe)
1468 1.1 jakllsch {
1469 1.34 skrll struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
1470 1.34 skrll struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
1471 1.34 skrll const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
1472 1.101 jakllsch struct xhci_soft_trb trb;
1473 1.1 jakllsch usbd_status err;
1474 1.1 jakllsch
1475 1.111 mrg XHCIHIST_FUNC();
1476 1.111 mrg XHCIHIST_CALLARGS("slot %ju dci %ju", xs->xs_idx, dci, 0, 0);
1477 1.34 skrll
1478 1.63 skrll KASSERT(mutex_owned(&sc->sc_lock));
1479 1.63 skrll
1480 1.1 jakllsch trb.trb_0 = 0;
1481 1.1 jakllsch trb.trb_2 = 0;
1482 1.1 jakllsch trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
1483 1.1 jakllsch XHCI_TRB_3_EP_SET(dci) |
1484 1.1 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_RESET_EP);
1485 1.1 jakllsch
1486 1.63 skrll err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
1487 1.1 jakllsch
1488 1.1 jakllsch return err;
1489 1.1 jakllsch }
1490 1.1 jakllsch
1491 1.63 skrll static usbd_status
1492 1.63 skrll xhci_reset_endpoint(struct usbd_pipe *pipe)
1493 1.63 skrll {
1494 1.63 skrll struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
1495 1.63 skrll
1496 1.63 skrll mutex_enter(&sc->sc_lock);
1497 1.63 skrll usbd_status ret = xhci_reset_endpoint_locked(pipe);
1498 1.63 skrll mutex_exit(&sc->sc_lock);
1499 1.63 skrll
1500 1.63 skrll return ret;
1501 1.63 skrll }
1502 1.63 skrll
1503 1.34 skrll /*
1504 1.34 skrll * 4.6.9, 6.4.3.8
1505 1.34 skrll * Stop execution of TDs on xfer ring.
1506 1.34 skrll * Should be called with sc_lock held.
1507 1.34 skrll */
1508 1.1 jakllsch static usbd_status
1509 1.34 skrll xhci_stop_endpoint(struct usbd_pipe *pipe)
1510 1.1 jakllsch {
1511 1.34 skrll struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
1512 1.34 skrll struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
1513 1.101 jakllsch struct xhci_soft_trb trb;
1514 1.1 jakllsch usbd_status err;
1515 1.34 skrll const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
1516 1.1 jakllsch
1517 1.111 mrg XHCIHIST_FUNC();
1518 1.111 mrg XHCIHIST_CALLARGS("slot %ju dci %ju", xs->xs_idx, dci, 0, 0);
1519 1.34 skrll
1520 1.34 skrll KASSERT(mutex_owned(&sc->sc_lock));
1521 1.1 jakllsch
1522 1.1 jakllsch trb.trb_0 = 0;
1523 1.1 jakllsch trb.trb_2 = 0;
1524 1.1 jakllsch trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
1525 1.1 jakllsch XHCI_TRB_3_EP_SET(dci) |
1526 1.1 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_STOP_EP);
1527 1.1 jakllsch
1528 1.34 skrll err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
1529 1.1 jakllsch
1530 1.1 jakllsch return err;
1531 1.1 jakllsch }
1532 1.1 jakllsch
1533 1.34 skrll /*
1534 1.34 skrll * Set TR Dequeue Pointer.
1535 1.54 skrll * xHCI 1.1 4.6.10 6.4.3.9
1536 1.54 skrll * Purge all of the TRBs on ring and reinitialize ring.
1537 1.54 skrll * Set TR dequeue Pointr to 0 and Cycle State to 1.
1538 1.54 skrll * EPSTATE of endpoint must be ERROR or STOPPED, otherwise CONTEXT_STATE
1539 1.54 skrll * error will be generated.
1540 1.34 skrll */
1541 1.1 jakllsch static usbd_status
1542 1.63 skrll xhci_set_dequeue_locked(struct usbd_pipe *pipe)
1543 1.1 jakllsch {
1544 1.34 skrll struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
1545 1.34 skrll struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
1546 1.34 skrll const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
1547 1.123 skrll struct xhci_ring * const xr = xs->xs_xr[dci];
1548 1.101 jakllsch struct xhci_soft_trb trb;
1549 1.1 jakllsch usbd_status err;
1550 1.1 jakllsch
1551 1.111 mrg XHCIHIST_FUNC();
1552 1.111 mrg XHCIHIST_CALLARGS("slot %ju dci %ju", xs->xs_idx, dci, 0, 0);
1553 1.1 jakllsch
1554 1.63 skrll KASSERT(mutex_owned(&sc->sc_lock));
1555 1.123 skrll KASSERT(xr != NULL);
1556 1.63 skrll
1557 1.56 skrll xhci_host_dequeue(xr);
1558 1.1 jakllsch
1559 1.34 skrll /* set DCS */
1560 1.1 jakllsch trb.trb_0 = xhci_ring_trbp(xr, 0) | 1; /* XXX */
1561 1.1 jakllsch trb.trb_2 = 0;
1562 1.1 jakllsch trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
1563 1.1 jakllsch XHCI_TRB_3_EP_SET(dci) |
1564 1.1 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_SET_TR_DEQUEUE);
1565 1.1 jakllsch
1566 1.63 skrll err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
1567 1.1 jakllsch
1568 1.1 jakllsch return err;
1569 1.1 jakllsch }
1570 1.1 jakllsch
1571 1.63 skrll static usbd_status
1572 1.63 skrll xhci_set_dequeue(struct usbd_pipe *pipe)
1573 1.63 skrll {
1574 1.63 skrll struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
1575 1.63 skrll
1576 1.63 skrll mutex_enter(&sc->sc_lock);
1577 1.63 skrll usbd_status ret = xhci_set_dequeue_locked(pipe);
1578 1.63 skrll mutex_exit(&sc->sc_lock);
1579 1.63 skrll
1580 1.63 skrll return ret;
1581 1.63 skrll }
1582 1.63 skrll
1583 1.34 skrll /*
1584 1.34 skrll * Open new pipe: called from usbd_setup_pipe_flags.
1585 1.34 skrll * Fills methods of pipe.
1586 1.34 skrll * If pipe is not for ep0, calls configure_endpoint.
1587 1.34 skrll */
1588 1.1 jakllsch static usbd_status
1589 1.34 skrll xhci_open(struct usbd_pipe *pipe)
1590 1.1 jakllsch {
1591 1.34 skrll struct usbd_device * const dev = pipe->up_dev;
1592 1.34 skrll struct xhci_softc * const sc = XHCI_BUS2SC(dev->ud_bus);
1593 1.123 skrll struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
1594 1.34 skrll usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
1595 1.123 skrll const u_int dci = xhci_ep_get_dci(ed);
1596 1.1 jakllsch const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
1597 1.123 skrll usbd_status err;
1598 1.1 jakllsch
1599 1.111 mrg XHCIHIST_FUNC();
1600 1.111 mrg XHCIHIST_CALLARGS("addr %jd depth %jd port %jd speed %jd", dev->ud_addr,
1601 1.53 skrll dev->ud_depth, dev->ud_powersrc->up_portno, dev->ud_speed);
1602 1.121 christos DPRINTFN(1, " dci %ju type 0x%02jx epaddr 0x%02jx attr 0x%02jx",
1603 1.53 skrll xhci_ep_get_dci(ed), ed->bDescriptorType, ed->bEndpointAddress,
1604 1.53 skrll ed->bmAttributes);
1605 1.75 pgoyette DPRINTFN(1, " mps %ju ival %ju", UGETW(ed->wMaxPacketSize),
1606 1.75 pgoyette ed->bInterval, 0, 0);
1607 1.1 jakllsch
1608 1.1 jakllsch if (sc->sc_dying)
1609 1.1 jakllsch return USBD_IOERROR;
1610 1.1 jakllsch
1611 1.1 jakllsch /* Root Hub */
1612 1.34 skrll if (dev->ud_depth == 0 && dev->ud_powersrc->up_portno == 0) {
1613 1.1 jakllsch switch (ed->bEndpointAddress) {
1614 1.1 jakllsch case USB_CONTROL_ENDPOINT:
1615 1.34 skrll pipe->up_methods = &roothub_ctrl_methods;
1616 1.1 jakllsch break;
1617 1.34 skrll case UE_DIR_IN | USBROOTHUB_INTR_ENDPT:
1618 1.34 skrll pipe->up_methods = &xhci_root_intr_methods;
1619 1.1 jakllsch break;
1620 1.1 jakllsch default:
1621 1.34 skrll pipe->up_methods = NULL;
1622 1.121 christos DPRINTFN(0, "bad bEndpointAddress 0x%02jx",
1623 1.27 skrll ed->bEndpointAddress, 0, 0, 0);
1624 1.1 jakllsch return USBD_INVAL;
1625 1.1 jakllsch }
1626 1.1 jakllsch return USBD_NORMAL_COMPLETION;
1627 1.1 jakllsch }
1628 1.1 jakllsch
1629 1.1 jakllsch switch (xfertype) {
1630 1.1 jakllsch case UE_CONTROL:
1631 1.34 skrll pipe->up_methods = &xhci_device_ctrl_methods;
1632 1.1 jakllsch break;
1633 1.1 jakllsch case UE_ISOCHRONOUS:
1634 1.34 skrll pipe->up_methods = &xhci_device_isoc_methods;
1635 1.1 jakllsch return USBD_INVAL;
1636 1.1 jakllsch break;
1637 1.1 jakllsch case UE_BULK:
1638 1.34 skrll pipe->up_methods = &xhci_device_bulk_methods;
1639 1.1 jakllsch break;
1640 1.1 jakllsch case UE_INTERRUPT:
1641 1.34 skrll pipe->up_methods = &xhci_device_intr_methods;
1642 1.1 jakllsch break;
1643 1.1 jakllsch default:
1644 1.1 jakllsch return USBD_IOERROR;
1645 1.1 jakllsch break;
1646 1.1 jakllsch }
1647 1.1 jakllsch
1648 1.123 skrll KASSERT(xs != NULL);
1649 1.123 skrll KASSERT(xs->xs_xr[dci] == NULL);
1650 1.123 skrll
1651 1.123 skrll /* allocate transfer ring */
1652 1.123 skrll err = xhci_ring_init(sc, &xs->xs_xr[dci], XHCI_TRANSFER_RING_TRBS,
1653 1.123 skrll XHCI_TRB_ALIGN);
1654 1.123 skrll if (err) {
1655 1.123 skrll DPRINTFN(1, "ring alloc failed %jd", err, 0, 0, 0);
1656 1.123 skrll return err;
1657 1.123 skrll }
1658 1.123 skrll
1659 1.1 jakllsch if (ed->bEndpointAddress != USB_CONTROL_ENDPOINT)
1660 1.34 skrll return xhci_configure_endpoint(pipe);
1661 1.1 jakllsch
1662 1.1 jakllsch return USBD_NORMAL_COMPLETION;
1663 1.1 jakllsch }
1664 1.1 jakllsch
1665 1.34 skrll /*
1666 1.34 skrll * Closes pipe, called from usbd_kill_pipe via close methods.
1667 1.34 skrll * If the endpoint to be closed is ep0, disable_slot.
1668 1.34 skrll * Should be called with sc_lock held.
1669 1.34 skrll */
1670 1.1 jakllsch static void
1671 1.34 skrll xhci_close_pipe(struct usbd_pipe *pipe)
1672 1.1 jakllsch {
1673 1.34 skrll struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
1674 1.34 skrll struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
1675 1.34 skrll usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
1676 1.34 skrll const u_int dci = xhci_ep_get_dci(ed);
1677 1.101 jakllsch struct xhci_soft_trb trb;
1678 1.34 skrll uint32_t *cp;
1679 1.1 jakllsch
1680 1.111 mrg XHCIHIST_FUNC();
1681 1.1 jakllsch
1682 1.34 skrll if (sc->sc_dying)
1683 1.1 jakllsch return;
1684 1.1 jakllsch
1685 1.41 skrll /* xs is uninitialized before xhci_init_slot */
1686 1.34 skrll if (xs == NULL || xs->xs_idx == 0)
1687 1.1 jakllsch return;
1688 1.1 jakllsch
1689 1.111 mrg XHCIHIST_CALLARGS("pipe %#jx slot %ju dci %ju",
1690 1.111 mrg (uintptr_t)pipe, xs->xs_idx, dci, 0);
1691 1.1 jakllsch
1692 1.34 skrll KASSERTMSG(!cpu_intr_p() && !cpu_softintr_p(), "called from intr ctx");
1693 1.34 skrll KASSERT(mutex_owned(&sc->sc_lock));
1694 1.1 jakllsch
1695 1.34 skrll if (pipe->up_dev->ud_depth == 0)
1696 1.34 skrll return;
1697 1.1 jakllsch
1698 1.34 skrll if (dci == XHCI_DCI_EP_CONTROL) {
1699 1.34 skrll DPRINTFN(4, "closing ep0", 0, 0, 0, 0);
1700 1.123 skrll /* This frees all rings */
1701 1.34 skrll xhci_disable_slot(sc, xs->xs_idx);
1702 1.34 skrll return;
1703 1.34 skrll }
1704 1.1 jakllsch
1705 1.66 skrll if (xhci_get_epstate(sc, xs, dci) != XHCI_EPSTATE_STOPPED)
1706 1.66 skrll (void)xhci_stop_endpoint(pipe);
1707 1.1 jakllsch
1708 1.34 skrll /*
1709 1.34 skrll * set appropriate bit to be dropped.
1710 1.34 skrll * don't set DC bit to 1, otherwise all endpoints
1711 1.34 skrll * would be deconfigured.
1712 1.34 skrll */
1713 1.34 skrll cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
1714 1.34 skrll cp[0] = htole32(XHCI_INCTX_0_DROP_MASK(dci));
1715 1.34 skrll cp[1] = htole32(0);
1716 1.1 jakllsch
1717 1.34 skrll /* XXX should be most significant one, not dci? */
1718 1.34 skrll cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_SLOT));
1719 1.34 skrll cp[0] = htole32(XHCI_SCTX_0_CTX_NUM_SET(dci));
1720 1.1 jakllsch
1721 1.55 skrll /* configure ep context performs an implicit dequeue */
1722 1.123 skrll xhci_host_dequeue(xs->xs_xr[dci]);
1723 1.55 skrll
1724 1.34 skrll /* sync input contexts before they are read from memory */
1725 1.34 skrll usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
1726 1.1 jakllsch
1727 1.34 skrll trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
1728 1.34 skrll trb.trb_2 = 0;
1729 1.34 skrll trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
1730 1.34 skrll XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_CONFIGURE_EP);
1731 1.1 jakllsch
1732 1.34 skrll (void)xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
1733 1.34 skrll usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
1734 1.123 skrll
1735 1.123 skrll xhci_ring_free(sc, &xs->xs_xr[dci]);
1736 1.34 skrll }
1737 1.1 jakllsch
1738 1.34 skrll /*
1739 1.34 skrll * Abort transfer.
1740 1.63 skrll * Should be called with sc_lock held.
1741 1.34 skrll */
1742 1.34 skrll static void
1743 1.116 riastrad xhci_abortx(struct usbd_xfer *xfer)
1744 1.34 skrll {
1745 1.111 mrg XHCIHIST_FUNC();
1746 1.34 skrll struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
1747 1.63 skrll struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
1748 1.63 skrll const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
1749 1.1 jakllsch
1750 1.116 riastrad XHCIHIST_CALLARGS("xfer %#jx pipe %#jx",
1751 1.116 riastrad (uintptr_t)xfer, (uintptr_t)xfer->ux_pipe, 0, 0);
1752 1.1 jakllsch
1753 1.34 skrll KASSERT(mutex_owned(&sc->sc_lock));
1754 1.96 mrg ASSERT_SLEEPABLE();
1755 1.1 jakllsch
1756 1.116 riastrad KASSERTMSG((xfer->ux_status == USBD_CANCELLED ||
1757 1.116 riastrad xfer->ux_status == USBD_TIMEOUT),
1758 1.116 riastrad "bad abort status: %d", xfer->ux_status);
1759 1.63 skrll
1760 1.63 skrll /*
1761 1.96 mrg * If we're dying, skip the hardware action and just notify the
1762 1.96 mrg * software that we're done.
1763 1.63 skrll */
1764 1.96 mrg if (sc->sc_dying) {
1765 1.96 mrg DPRINTFN(4, "xfer %#jx dying %ju", (uintptr_t)xfer,
1766 1.96 mrg xfer->ux_status, 0, 0);
1767 1.96 mrg goto dying;
1768 1.96 mrg }
1769 1.63 skrll
1770 1.63 skrll /*
1771 1.96 mrg * HC Step 1: Stop execution of TD on the ring.
1772 1.63 skrll */
1773 1.63 skrll switch (xhci_get_epstate(sc, xs, dci)) {
1774 1.63 skrll case XHCI_EPSTATE_HALTED:
1775 1.63 skrll (void)xhci_reset_endpoint_locked(xfer->ux_pipe);
1776 1.63 skrll break;
1777 1.63 skrll case XHCI_EPSTATE_STOPPED:
1778 1.63 skrll break;
1779 1.63 skrll default:
1780 1.63 skrll (void)xhci_stop_endpoint(xfer->ux_pipe);
1781 1.63 skrll break;
1782 1.63 skrll }
1783 1.63 skrll #ifdef DIAGNOSTIC
1784 1.63 skrll uint32_t epst = xhci_get_epstate(sc, xs, dci);
1785 1.63 skrll if (epst != XHCI_EPSTATE_STOPPED)
1786 1.75 pgoyette DPRINTFN(4, "dci %ju not stopped %ju", dci, epst, 0, 0);
1787 1.63 skrll #endif
1788 1.63 skrll
1789 1.63 skrll /*
1790 1.96 mrg * HC Step 2: Remove any vestiges of the xfer from the ring.
1791 1.63 skrll */
1792 1.63 skrll xhci_set_dequeue_locked(xfer->ux_pipe);
1793 1.63 skrll
1794 1.63 skrll /*
1795 1.96 mrg * Final Step: Notify completion to waiting xfers.
1796 1.63 skrll */
1797 1.96 mrg dying:
1798 1.34 skrll usb_transfer_complete(xfer);
1799 1.34 skrll DPRINTFN(14, "end", 0, 0, 0, 0);
1800 1.34 skrll
1801 1.34 skrll KASSERT(mutex_owned(&sc->sc_lock));
1802 1.1 jakllsch }
1803 1.1 jakllsch
1804 1.55 skrll static void
1805 1.55 skrll xhci_host_dequeue(struct xhci_ring * const xr)
1806 1.55 skrll {
1807 1.55 skrll /* When dequeueing the controller, update our struct copy too */
1808 1.55 skrll memset(xr->xr_trb, 0, xr->xr_ntrb * XHCI_TRB_SIZE);
1809 1.55 skrll usb_syncmem(&xr->xr_dma, 0, xr->xr_ntrb * XHCI_TRB_SIZE,
1810 1.55 skrll BUS_DMASYNC_PREWRITE);
1811 1.55 skrll memset(xr->xr_cookies, 0, xr->xr_ntrb * sizeof(*xr->xr_cookies));
1812 1.55 skrll
1813 1.55 skrll xr->xr_ep = 0;
1814 1.55 skrll xr->xr_cs = 1;
1815 1.55 skrll }
1816 1.55 skrll
1817 1.34 skrll /*
1818 1.34 skrll * Recover STALLed endpoint.
1819 1.34 skrll * xHCI 1.1 sect 4.10.2.1
1820 1.34 skrll * Issue RESET_EP to recover halt condition and SET_TR_DEQUEUE to remove
1821 1.34 skrll * all transfers on transfer ring.
1822 1.34 skrll * These are done in thread context asynchronously.
1823 1.34 skrll */
1824 1.1 jakllsch static void
1825 1.34 skrll xhci_clear_endpoint_stall_async_task(void *cookie)
1826 1.1 jakllsch {
1827 1.34 skrll struct usbd_xfer * const xfer = cookie;
1828 1.34 skrll struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
1829 1.34 skrll struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
1830 1.34 skrll const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
1831 1.123 skrll struct xhci_ring * const tr = xs->xs_xr[dci];
1832 1.1 jakllsch
1833 1.111 mrg XHCIHIST_FUNC();
1834 1.111 mrg XHCIHIST_CALLARGS("xfer %#jx slot %ju dci %ju", (uintptr_t)xfer, xs->xs_idx,
1835 1.75 pgoyette dci, 0);
1836 1.1 jakllsch
1837 1.107 mrg /*
1838 1.107 mrg * XXXMRG: Stall task can run after slot is disabled when yanked.
1839 1.107 mrg * This hack notices that the xs has been memset() in
1840 1.107 mrg * xhci_disable_slot() and returns. Both xhci_reset_endpoint()
1841 1.107 mrg * and xhci_set_dequeue() rely upon a valid ring setup for correct
1842 1.107 mrg * operation, and the latter will fault, as would
1843 1.107 mrg * usb_transfer_complete() if it got that far.
1844 1.107 mrg */
1845 1.107 mrg if (xs->xs_idx == 0) {
1846 1.107 mrg DPRINTFN(4, "ends xs_idx is 0", 0, 0, 0, 0);
1847 1.107 mrg return;
1848 1.107 mrg }
1849 1.107 mrg
1850 1.123 skrll KASSERT(tr != NULL);
1851 1.123 skrll
1852 1.34 skrll xhci_reset_endpoint(xfer->ux_pipe);
1853 1.34 skrll xhci_set_dequeue(xfer->ux_pipe);
1854 1.34 skrll
1855 1.34 skrll mutex_enter(&sc->sc_lock);
1856 1.34 skrll tr->is_halted = false;
1857 1.34 skrll usb_transfer_complete(xfer);
1858 1.34 skrll mutex_exit(&sc->sc_lock);
1859 1.34 skrll DPRINTFN(4, "ends", 0, 0, 0, 0);
1860 1.34 skrll }
1861 1.34 skrll
1862 1.34 skrll static usbd_status
1863 1.34 skrll xhci_clear_endpoint_stall_async(struct usbd_xfer *xfer)
1864 1.34 skrll {
1865 1.34 skrll struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
1866 1.34 skrll struct xhci_pipe * const xp = (struct xhci_pipe *)xfer->ux_pipe;
1867 1.34 skrll
1868 1.111 mrg XHCIHIST_FUNC();
1869 1.111 mrg XHCIHIST_CALLARGS("xfer %#jx", (uintptr_t)xfer, 0, 0, 0);
1870 1.34 skrll
1871 1.34 skrll if (sc->sc_dying) {
1872 1.34 skrll return USBD_IOERROR;
1873 1.34 skrll }
1874 1.34 skrll
1875 1.34 skrll usb_init_task(&xp->xp_async_task,
1876 1.34 skrll xhci_clear_endpoint_stall_async_task, xfer, USB_TASKQ_MPSAFE);
1877 1.34 skrll usb_add_task(xfer->ux_pipe->up_dev, &xp->xp_async_task, USB_TASKQ_HC);
1878 1.34 skrll DPRINTFN(4, "ends", 0, 0, 0, 0);
1879 1.34 skrll
1880 1.34 skrll return USBD_NORMAL_COMPLETION;
1881 1.34 skrll }
1882 1.34 skrll
1883 1.34 skrll /* Process roothub port status/change events and notify to uhub_intr. */
1884 1.34 skrll static void
1885 1.68 skrll xhci_rhpsc(struct xhci_softc * const sc, u_int ctlrport)
1886 1.34 skrll {
1887 1.111 mrg XHCIHIST_FUNC();
1888 1.111 mrg XHCIHIST_CALLARGS("xhci%jd: port %ju status change",
1889 1.111 mrg device_unit(sc->sc_dev), ctlrport, 0, 0);
1890 1.34 skrll
1891 1.68 skrll if (ctlrport > sc->sc_maxports)
1892 1.34 skrll return;
1893 1.34 skrll
1894 1.68 skrll const size_t bn = xhci_ctlrport2bus(sc, ctlrport);
1895 1.68 skrll const size_t rhp = xhci_ctlrport2rhport(sc, ctlrport);
1896 1.68 skrll struct usbd_xfer * const xfer = sc->sc_intrxfer[bn];
1897 1.68 skrll
1898 1.75 pgoyette DPRINTFN(4, "xhci%jd: bus %jd bp %ju xfer %#jx status change",
1899 1.75 pgoyette device_unit(sc->sc_dev), bn, rhp, (uintptr_t)xfer);
1900 1.68 skrll
1901 1.68 skrll if (xfer == NULL)
1902 1.34 skrll return;
1903 1.118 riastrad KASSERT(xfer->ux_status == USBD_IN_PROGRESS);
1904 1.34 skrll
1905 1.68 skrll uint8_t *p = xfer->ux_buf;
1906 1.34 skrll memset(p, 0, xfer->ux_length);
1907 1.68 skrll p[rhp / NBBY] |= 1 << (rhp % NBBY);
1908 1.34 skrll xfer->ux_actlen = xfer->ux_length;
1909 1.34 skrll xfer->ux_status = USBD_NORMAL_COMPLETION;
1910 1.34 skrll usb_transfer_complete(xfer);
1911 1.34 skrll }
1912 1.34 skrll
1913 1.34 skrll /* Process Transfer Events */
1914 1.34 skrll static void
1915 1.34 skrll xhci_event_transfer(struct xhci_softc * const sc,
1916 1.34 skrll const struct xhci_trb * const trb)
1917 1.34 skrll {
1918 1.34 skrll uint64_t trb_0;
1919 1.34 skrll uint32_t trb_2, trb_3;
1920 1.34 skrll uint8_t trbcode;
1921 1.34 skrll u_int slot, dci;
1922 1.34 skrll struct xhci_slot *xs;
1923 1.34 skrll struct xhci_ring *xr;
1924 1.34 skrll struct xhci_xfer *xx;
1925 1.34 skrll struct usbd_xfer *xfer;
1926 1.34 skrll usbd_status err;
1927 1.34 skrll
1928 1.34 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
1929 1.34 skrll
1930 1.34 skrll trb_0 = le64toh(trb->trb_0);
1931 1.34 skrll trb_2 = le32toh(trb->trb_2);
1932 1.34 skrll trb_3 = le32toh(trb->trb_3);
1933 1.34 skrll trbcode = XHCI_TRB_2_ERROR_GET(trb_2);
1934 1.34 skrll slot = XHCI_TRB_3_SLOT_GET(trb_3);
1935 1.34 skrll dci = XHCI_TRB_3_EP_GET(trb_3);
1936 1.34 skrll xs = &sc->sc_slots[slot];
1937 1.123 skrll xr = xs->xs_xr[dci];
1938 1.34 skrll
1939 1.34 skrll /* sanity check */
1940 1.123 skrll KASSERT(xr != NULL);
1941 1.34 skrll KASSERTMSG(xs->xs_idx != 0 && xs->xs_idx <= sc->sc_maxslots,
1942 1.34 skrll "invalid xs_idx %u slot %u", xs->xs_idx, slot);
1943 1.34 skrll
1944 1.40 skrll int idx = 0;
1945 1.34 skrll if ((trb_3 & XHCI_TRB_3_ED_BIT) == 0) {
1946 1.40 skrll if (xhci_trb_get_idx(xr, trb_0, &idx)) {
1947 1.120 christos DPRINTFN(0, "invalid trb_0 %#jx", trb_0, 0, 0, 0);
1948 1.34 skrll return;
1949 1.34 skrll }
1950 1.34 skrll xx = xr->xr_cookies[idx];
1951 1.34 skrll
1952 1.63 skrll /* clear cookie of consumed TRB */
1953 1.63 skrll xr->xr_cookies[idx] = NULL;
1954 1.63 skrll
1955 1.34 skrll /*
1956 1.63 skrll * xx is NULL if pipe is opened but xfer is not started.
1957 1.63 skrll * It happens when stopping idle pipe.
1958 1.34 skrll */
1959 1.34 skrll if (xx == NULL || trbcode == XHCI_TRB_ERROR_LENGTH) {
1960 1.75 pgoyette DPRINTFN(1, "Ignore #%ju: cookie %#jx cc %ju dci %ju",
1961 1.75 pgoyette idx, (uintptr_t)xx, trbcode, dci);
1962 1.120 christos DPRINTFN(1, " orig TRB %#jx type %ju", trb_0,
1963 1.53 skrll XHCI_TRB_3_TYPE_GET(le32toh(xr->xr_trb[idx].trb_3)),
1964 1.53 skrll 0, 0);
1965 1.63 skrll return;
1966 1.34 skrll }
1967 1.34 skrll } else {
1968 1.54 skrll /* When ED != 0, trb_0 is virtual addr of struct xhci_xfer. */
1969 1.34 skrll xx = (void *)(uintptr_t)(trb_0 & ~0x3);
1970 1.34 skrll }
1971 1.34 skrll /* XXX this may not happen */
1972 1.34 skrll if (xx == NULL) {
1973 1.34 skrll DPRINTFN(1, "xfer done: xx is NULL", 0, 0, 0, 0);
1974 1.34 skrll return;
1975 1.34 skrll }
1976 1.34 skrll xfer = &xx->xx_xfer;
1977 1.34 skrll /* XXX this may happen when detaching */
1978 1.34 skrll if (xfer == NULL) {
1979 1.75 pgoyette DPRINTFN(1, "xx(%#jx)->xx_xfer is NULL trb_0 %#jx",
1980 1.75 pgoyette (uintptr_t)xx, trb_0, 0, 0);
1981 1.34 skrll return;
1982 1.34 skrll }
1983 1.75 pgoyette DPRINTFN(14, "xfer %#jx", (uintptr_t)xfer, 0, 0, 0);
1984 1.34 skrll /* XXX I dunno why this happens */
1985 1.34 skrll KASSERTMSG(xfer->ux_pipe != NULL, "xfer(%p)->ux_pipe is NULL", xfer);
1986 1.34 skrll
1987 1.34 skrll if (!xfer->ux_pipe->up_repeat &&
1988 1.34 skrll SIMPLEQ_EMPTY(&xfer->ux_pipe->up_queue)) {
1989 1.75 pgoyette DPRINTFN(1, "xfer(%#jx)->pipe not queued", (uintptr_t)xfer,
1990 1.75 pgoyette 0, 0, 0);
1991 1.34 skrll return;
1992 1.34 skrll }
1993 1.34 skrll
1994 1.116 riastrad /*
1995 1.116 riastrad * Try to claim this xfer for completion. If it has already
1996 1.116 riastrad * completed or aborted, drop it on the floor.
1997 1.116 riastrad */
1998 1.116 riastrad if (!usbd_xfer_trycomplete(xfer))
1999 1.116 riastrad return;
2000 1.116 riastrad
2001 1.34 skrll /* 4.11.5.2 Event Data TRB */
2002 1.34 skrll if ((trb_3 & XHCI_TRB_3_ED_BIT) != 0) {
2003 1.121 christos DPRINTFN(14, "transfer Event Data: 0x%016jx 0x%08jx"
2004 1.75 pgoyette " %02jx", trb_0, XHCI_TRB_2_REM_GET(trb_2), trbcode, 0);
2005 1.34 skrll if ((trb_0 & 0x3) == 0x3) {
2006 1.34 skrll xfer->ux_actlen = XHCI_TRB_2_REM_GET(trb_2);
2007 1.34 skrll }
2008 1.34 skrll }
2009 1.34 skrll
2010 1.34 skrll switch (trbcode) {
2011 1.34 skrll case XHCI_TRB_ERROR_SHORT_PKT:
2012 1.34 skrll case XHCI_TRB_ERROR_SUCCESS:
2013 1.54 skrll /*
2014 1.63 skrll * A ctrl transfer can generate two events if it has a Data
2015 1.63 skrll * stage. A short data stage can be OK and should not
2016 1.63 skrll * complete the transfer as the status stage needs to be
2017 1.63 skrll * performed.
2018 1.54 skrll *
2019 1.54 skrll * Note: Data and Status stage events point at same xfer.
2020 1.54 skrll * ux_actlen and ux_dmabuf will be passed to
2021 1.54 skrll * usb_transfer_complete after the Status stage event.
2022 1.54 skrll *
2023 1.54 skrll * It can be distingished which stage generates the event:
2024 1.54 skrll * + by checking least 3 bits of trb_0 if ED==1.
2025 1.54 skrll * (see xhci_device_ctrl_start).
2026 1.54 skrll * + by checking the type of original TRB if ED==0.
2027 1.54 skrll *
2028 1.54 skrll * In addition, intr, bulk, and isoc transfer currently
2029 1.54 skrll * consists of single TD, so the "skip" is not needed.
2030 1.54 skrll * ctrl xfer uses EVENT_DATA, and others do not.
2031 1.54 skrll * Thus driver can switch the flow by checking ED bit.
2032 1.54 skrll */
2033 1.63 skrll if ((trb_3 & XHCI_TRB_3_ED_BIT) == 0) {
2034 1.63 skrll if (xfer->ux_actlen == 0)
2035 1.63 skrll xfer->ux_actlen = xfer->ux_length -
2036 1.63 skrll XHCI_TRB_2_REM_GET(trb_2);
2037 1.63 skrll if (XHCI_TRB_3_TYPE_GET(le32toh(xr->xr_trb[idx].trb_3))
2038 1.63 skrll == XHCI_TRB_TYPE_DATA_STAGE) {
2039 1.63 skrll return;
2040 1.63 skrll }
2041 1.63 skrll } else if ((trb_0 & 0x3) == 0x3) {
2042 1.63 skrll return;
2043 1.63 skrll }
2044 1.34 skrll err = USBD_NORMAL_COMPLETION;
2045 1.34 skrll break;
2046 1.63 skrll case XHCI_TRB_ERROR_STOPPED:
2047 1.63 skrll case XHCI_TRB_ERROR_LENGTH:
2048 1.63 skrll case XHCI_TRB_ERROR_STOPPED_SHORT:
2049 1.116 riastrad err = USBD_IOERROR;
2050 1.63 skrll break;
2051 1.34 skrll case XHCI_TRB_ERROR_STALL:
2052 1.34 skrll case XHCI_TRB_ERROR_BABBLE:
2053 1.75 pgoyette DPRINTFN(1, "ERR %ju slot %ju dci %ju", trbcode, slot, dci, 0);
2054 1.34 skrll xr->is_halted = true;
2055 1.34 skrll /*
2056 1.34 skrll * Stalled endpoints can be recoverd by issuing
2057 1.34 skrll * command TRB TYPE_RESET_EP on xHCI instead of
2058 1.34 skrll * issuing request CLEAR_FEATURE UF_ENDPOINT_HALT
2059 1.34 skrll * on the endpoint. However, this function may be
2060 1.34 skrll * called from softint context (e.g. from umass),
2061 1.34 skrll * in that case driver gets KASSERT in cv_timedwait
2062 1.34 skrll * in xhci_do_command.
2063 1.34 skrll * To avoid this, this runs reset_endpoint and
2064 1.34 skrll * usb_transfer_complete in usb task thread
2065 1.34 skrll * asynchronously (and then umass issues clear
2066 1.34 skrll * UF_ENDPOINT_HALT).
2067 1.34 skrll */
2068 1.96 mrg
2069 1.96 mrg /* Override the status. */
2070 1.96 mrg xfer->ux_status = USBD_STALLED;
2071 1.96 mrg
2072 1.34 skrll xhci_clear_endpoint_stall_async(xfer);
2073 1.34 skrll return;
2074 1.34 skrll default:
2075 1.75 pgoyette DPRINTFN(1, "ERR %ju slot %ju dci %ju", trbcode, slot, dci, 0);
2076 1.34 skrll err = USBD_IOERROR;
2077 1.34 skrll break;
2078 1.34 skrll }
2079 1.96 mrg
2080 1.116 riastrad /* Set the status. */
2081 1.34 skrll xfer->ux_status = err;
2082 1.34 skrll
2083 1.96 mrg if ((trb_3 & XHCI_TRB_3_ED_BIT) == 0 ||
2084 1.96 mrg (trb_0 & 0x3) == 0x0) {
2085 1.34 skrll usb_transfer_complete(xfer);
2086 1.34 skrll }
2087 1.34 skrll }
2088 1.34 skrll
2089 1.34 skrll /* Process Command complete events */
2090 1.34 skrll static void
2091 1.50 skrll xhci_event_cmd(struct xhci_softc * const sc, const struct xhci_trb * const trb)
2092 1.34 skrll {
2093 1.34 skrll uint64_t trb_0;
2094 1.34 skrll uint32_t trb_2, trb_3;
2095 1.34 skrll
2096 1.34 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2097 1.34 skrll
2098 1.68 skrll KASSERT(mutex_owned(&sc->sc_lock));
2099 1.68 skrll
2100 1.34 skrll trb_0 = le64toh(trb->trb_0);
2101 1.34 skrll trb_2 = le32toh(trb->trb_2);
2102 1.34 skrll trb_3 = le32toh(trb->trb_3);
2103 1.34 skrll
2104 1.34 skrll if (trb_0 == sc->sc_command_addr) {
2105 1.68 skrll sc->sc_resultpending = false;
2106 1.68 skrll
2107 1.34 skrll sc->sc_result_trb.trb_0 = trb_0;
2108 1.34 skrll sc->sc_result_trb.trb_2 = trb_2;
2109 1.34 skrll sc->sc_result_trb.trb_3 = trb_3;
2110 1.34 skrll if (XHCI_TRB_2_ERROR_GET(trb_2) !=
2111 1.34 skrll XHCI_TRB_ERROR_SUCCESS) {
2112 1.34 skrll DPRINTFN(1, "command completion "
2113 1.121 christos "failure: 0x%016jx 0x%08jx 0x%08jx",
2114 1.75 pgoyette trb_0, trb_2, trb_3, 0);
2115 1.34 skrll }
2116 1.34 skrll cv_signal(&sc->sc_command_cv);
2117 1.34 skrll } else {
2118 1.121 christos DPRINTFN(1, "spurious event: %#jx 0x%016jx "
2119 1.121 christos "0x%08jx 0x%08jx", (uintptr_t)trb, trb_0, trb_2, trb_3);
2120 1.34 skrll }
2121 1.34 skrll }
2122 1.34 skrll
2123 1.34 skrll /*
2124 1.34 skrll * Process events.
2125 1.34 skrll * called from xhci_softintr
2126 1.34 skrll */
2127 1.34 skrll static void
2128 1.34 skrll xhci_handle_event(struct xhci_softc * const sc,
2129 1.34 skrll const struct xhci_trb * const trb)
2130 1.34 skrll {
2131 1.34 skrll uint64_t trb_0;
2132 1.34 skrll uint32_t trb_2, trb_3;
2133 1.34 skrll
2134 1.111 mrg XHCIHIST_FUNC();
2135 1.34 skrll
2136 1.34 skrll trb_0 = le64toh(trb->trb_0);
2137 1.34 skrll trb_2 = le32toh(trb->trb_2);
2138 1.34 skrll trb_3 = le32toh(trb->trb_3);
2139 1.34 skrll
2140 1.121 christos XHCIHIST_CALLARGS("event: %#jx 0x%016jx 0x%08jx 0x%08jx",
2141 1.75 pgoyette (uintptr_t)trb, trb_0, trb_2, trb_3);
2142 1.34 skrll
2143 1.34 skrll /*
2144 1.34 skrll * 4.11.3.1, 6.4.2.1
2145 1.34 skrll * TRB Pointer is invalid for these completion codes.
2146 1.34 skrll */
2147 1.34 skrll switch (XHCI_TRB_2_ERROR_GET(trb_2)) {
2148 1.34 skrll case XHCI_TRB_ERROR_RING_UNDERRUN:
2149 1.34 skrll case XHCI_TRB_ERROR_RING_OVERRUN:
2150 1.34 skrll case XHCI_TRB_ERROR_VF_RING_FULL:
2151 1.34 skrll return;
2152 1.34 skrll default:
2153 1.34 skrll if (trb_0 == 0) {
2154 1.34 skrll return;
2155 1.34 skrll }
2156 1.34 skrll break;
2157 1.34 skrll }
2158 1.34 skrll
2159 1.34 skrll switch (XHCI_TRB_3_TYPE_GET(trb_3)) {
2160 1.34 skrll case XHCI_TRB_EVENT_TRANSFER:
2161 1.34 skrll xhci_event_transfer(sc, trb);
2162 1.34 skrll break;
2163 1.34 skrll case XHCI_TRB_EVENT_CMD_COMPLETE:
2164 1.34 skrll xhci_event_cmd(sc, trb);
2165 1.34 skrll break;
2166 1.34 skrll case XHCI_TRB_EVENT_PORT_STS_CHANGE:
2167 1.34 skrll xhci_rhpsc(sc, (uint32_t)((trb_0 >> 24) & 0xff));
2168 1.34 skrll break;
2169 1.34 skrll default:
2170 1.34 skrll break;
2171 1.34 skrll }
2172 1.34 skrll }
2173 1.34 skrll
2174 1.34 skrll static void
2175 1.34 skrll xhci_softintr(void *v)
2176 1.34 skrll {
2177 1.34 skrll struct usbd_bus * const bus = v;
2178 1.34 skrll struct xhci_softc * const sc = XHCI_BUS2SC(bus);
2179 1.123 skrll struct xhci_ring * const er = sc->sc_er;
2180 1.34 skrll struct xhci_trb *trb;
2181 1.34 skrll int i, j, k;
2182 1.34 skrll
2183 1.111 mrg XHCIHIST_FUNC();
2184 1.34 skrll
2185 1.73 skrll KASSERT(xhci_polling_p(sc) || mutex_owned(&sc->sc_lock));
2186 1.34 skrll
2187 1.34 skrll i = er->xr_ep;
2188 1.34 skrll j = er->xr_cs;
2189 1.1 jakllsch
2190 1.111 mrg XHCIHIST_CALLARGS("er: xr_ep %jd xr_cs %jd", i, j, 0, 0);
2191 1.27 skrll
2192 1.1 jakllsch while (1) {
2193 1.1 jakllsch usb_syncmem(&er->xr_dma, XHCI_TRB_SIZE * i, XHCI_TRB_SIZE,
2194 1.1 jakllsch BUS_DMASYNC_POSTREAD);
2195 1.1 jakllsch trb = &er->xr_trb[i];
2196 1.1 jakllsch k = (le32toh(trb->trb_3) & XHCI_TRB_3_CYCLE_BIT) ? 1 : 0;
2197 1.1 jakllsch
2198 1.1 jakllsch if (j != k)
2199 1.1 jakllsch break;
2200 1.1 jakllsch
2201 1.1 jakllsch xhci_handle_event(sc, trb);
2202 1.1 jakllsch
2203 1.1 jakllsch i++;
2204 1.52 skrll if (i == er->xr_ntrb) {
2205 1.1 jakllsch i = 0;
2206 1.1 jakllsch j ^= 1;
2207 1.1 jakllsch }
2208 1.1 jakllsch }
2209 1.1 jakllsch
2210 1.1 jakllsch er->xr_ep = i;
2211 1.1 jakllsch er->xr_cs = j;
2212 1.1 jakllsch
2213 1.1 jakllsch xhci_rt_write_8(sc, XHCI_ERDP(0), xhci_ring_trbp(er, er->xr_ep) |
2214 1.1 jakllsch XHCI_ERDP_LO_BUSY);
2215 1.1 jakllsch
2216 1.27 skrll DPRINTFN(16, "ends", 0, 0, 0, 0);
2217 1.1 jakllsch
2218 1.1 jakllsch return;
2219 1.1 jakllsch }
2220 1.1 jakllsch
2221 1.1 jakllsch static void
2222 1.1 jakllsch xhci_poll(struct usbd_bus *bus)
2223 1.1 jakllsch {
2224 1.34 skrll struct xhci_softc * const sc = XHCI_BUS2SC(bus);
2225 1.1 jakllsch
2226 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2227 1.1 jakllsch
2228 1.94 christos mutex_enter(&sc->sc_intr_lock);
2229 1.73 skrll int ret = xhci_intr1(sc);
2230 1.73 skrll if (ret) {
2231 1.73 skrll xhci_softintr(bus);
2232 1.73 skrll }
2233 1.94 christos mutex_exit(&sc->sc_intr_lock);
2234 1.1 jakllsch
2235 1.1 jakllsch return;
2236 1.1 jakllsch }
2237 1.1 jakllsch
2238 1.34 skrll static struct usbd_xfer *
2239 1.34 skrll xhci_allocx(struct usbd_bus *bus, unsigned int nframes)
2240 1.1 jakllsch {
2241 1.34 skrll struct xhci_softc * const sc = XHCI_BUS2SC(bus);
2242 1.125 jakllsch struct xhci_xfer *xx;
2243 1.1 jakllsch
2244 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2245 1.1 jakllsch
2246 1.125 jakllsch xx = pool_cache_get(sc->sc_xferpool, PR_WAITOK);
2247 1.125 jakllsch if (xx != NULL) {
2248 1.125 jakllsch memset(xx, 0, sizeof(*xx));
2249 1.1 jakllsch #ifdef DIAGNOSTIC
2250 1.125 jakllsch xx->xx_xfer.ux_state = XFER_BUSY;
2251 1.1 jakllsch #endif
2252 1.1 jakllsch }
2253 1.1 jakllsch
2254 1.125 jakllsch return &xx->xx_xfer;
2255 1.1 jakllsch }
2256 1.1 jakllsch
2257 1.1 jakllsch static void
2258 1.34 skrll xhci_freex(struct usbd_bus *bus, struct usbd_xfer *xfer)
2259 1.1 jakllsch {
2260 1.34 skrll struct xhci_softc * const sc = XHCI_BUS2SC(bus);
2261 1.125 jakllsch struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
2262 1.1 jakllsch
2263 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2264 1.1 jakllsch
2265 1.1 jakllsch #ifdef DIAGNOSTIC
2266 1.106 rin if (xfer->ux_state != XFER_BUSY &&
2267 1.106 rin xfer->ux_status != USBD_NOT_STARTED) {
2268 1.121 christos DPRINTFN(0, "xfer=%#jx not busy, 0x%08jx",
2269 1.75 pgoyette (uintptr_t)xfer, xfer->ux_state, 0, 0);
2270 1.1 jakllsch }
2271 1.34 skrll xfer->ux_state = XFER_FREE;
2272 1.1 jakllsch #endif
2273 1.125 jakllsch pool_cache_put(sc->sc_xferpool, xx);
2274 1.1 jakllsch }
2275 1.1 jakllsch
2276 1.116 riastrad static bool
2277 1.116 riastrad xhci_dying(struct usbd_bus *bus)
2278 1.116 riastrad {
2279 1.116 riastrad struct xhci_softc * const sc = XHCI_BUS2SC(bus);
2280 1.116 riastrad
2281 1.116 riastrad return sc->sc_dying;
2282 1.116 riastrad }
2283 1.116 riastrad
2284 1.1 jakllsch static void
2285 1.1 jakllsch xhci_get_lock(struct usbd_bus *bus, kmutex_t **lock)
2286 1.1 jakllsch {
2287 1.34 skrll struct xhci_softc * const sc = XHCI_BUS2SC(bus);
2288 1.1 jakllsch
2289 1.1 jakllsch *lock = &sc->sc_lock;
2290 1.1 jakllsch }
2291 1.1 jakllsch
2292 1.34 skrll extern uint32_t usb_cookie_no;
2293 1.1 jakllsch
2294 1.34 skrll /*
2295 1.41 skrll * xHCI 4.3
2296 1.41 skrll * Called when uhub_explore finds a new device (via usbd_new_device).
2297 1.41 skrll * Port initialization and speed detection (4.3.1) are already done in uhub.c.
2298 1.41 skrll * This function does:
2299 1.41 skrll * Allocate and construct dev structure of default endpoint (ep0).
2300 1.41 skrll * Allocate and open pipe of ep0.
2301 1.41 skrll * Enable slot and initialize slot context.
2302 1.41 skrll * Set Address.
2303 1.41 skrll * Read initial device descriptor.
2304 1.34 skrll * Determine initial MaxPacketSize (mps) by speed.
2305 1.41 skrll * Read full device descriptor.
2306 1.41 skrll * Register this device.
2307 1.54 skrll * Finally state of device transitions ADDRESSED.
2308 1.34 skrll */
2309 1.1 jakllsch static usbd_status
2310 1.34 skrll xhci_new_device(device_t parent, struct usbd_bus *bus, int depth,
2311 1.1 jakllsch int speed, int port, struct usbd_port *up)
2312 1.1 jakllsch {
2313 1.34 skrll struct xhci_softc * const sc = XHCI_BUS2SC(bus);
2314 1.34 skrll struct usbd_device *dev;
2315 1.1 jakllsch usbd_status err;
2316 1.1 jakllsch usb_device_descriptor_t *dd;
2317 1.1 jakllsch struct xhci_slot *xs;
2318 1.1 jakllsch uint32_t *cp;
2319 1.1 jakllsch
2320 1.111 mrg XHCIHIST_FUNC();
2321 1.111 mrg XHCIHIST_CALLARGS("port %ju depth %ju speed %ju up %#jx",
2322 1.75 pgoyette port, depth, speed, (uintptr_t)up);
2323 1.27 skrll
2324 1.34 skrll dev = kmem_zalloc(sizeof(*dev), KM_SLEEP);
2325 1.34 skrll dev->ud_bus = bus;
2326 1.51 skrll dev->ud_quirks = &usbd_no_quirk;
2327 1.51 skrll dev->ud_addr = 0;
2328 1.51 skrll dev->ud_ddesc.bMaxPacketSize = 0;
2329 1.51 skrll dev->ud_depth = depth;
2330 1.51 skrll dev->ud_powersrc = up;
2331 1.51 skrll dev->ud_myhub = up->up_parent;
2332 1.51 skrll dev->ud_speed = speed;
2333 1.51 skrll dev->ud_langid = USBD_NOLANG;
2334 1.51 skrll dev->ud_cookie.cookie = ++usb_cookie_no;
2335 1.1 jakllsch
2336 1.1 jakllsch /* Set up default endpoint handle. */
2337 1.34 skrll dev->ud_ep0.ue_edesc = &dev->ud_ep0desc;
2338 1.51 skrll /* doesn't matter, just don't let it uninitialized */
2339 1.51 skrll dev->ud_ep0.ue_toggle = 0;
2340 1.1 jakllsch
2341 1.1 jakllsch /* Set up default endpoint descriptor. */
2342 1.34 skrll dev->ud_ep0desc.bLength = USB_ENDPOINT_DESCRIPTOR_SIZE;
2343 1.34 skrll dev->ud_ep0desc.bDescriptorType = UDESC_ENDPOINT;
2344 1.34 skrll dev->ud_ep0desc.bEndpointAddress = USB_CONTROL_ENDPOINT;
2345 1.34 skrll dev->ud_ep0desc.bmAttributes = UE_CONTROL;
2346 1.51 skrll dev->ud_ep0desc.bInterval = 0;
2347 1.50 skrll
2348 1.34 skrll /* 4.3, 4.8.2.1 */
2349 1.34 skrll switch (speed) {
2350 1.34 skrll case USB_SPEED_SUPER:
2351 1.34 skrll case USB_SPEED_SUPER_PLUS:
2352 1.34 skrll USETW(dev->ud_ep0desc.wMaxPacketSize, USB_3_MAX_CTRL_PACKET);
2353 1.34 skrll break;
2354 1.34 skrll case USB_SPEED_FULL:
2355 1.34 skrll /* XXX using 64 as initial mps of ep0 in FS */
2356 1.34 skrll case USB_SPEED_HIGH:
2357 1.34 skrll USETW(dev->ud_ep0desc.wMaxPacketSize, USB_2_MAX_CTRL_PACKET);
2358 1.34 skrll break;
2359 1.34 skrll case USB_SPEED_LOW:
2360 1.34 skrll default:
2361 1.34 skrll USETW(dev->ud_ep0desc.wMaxPacketSize, USB_MAX_IPACKET);
2362 1.34 skrll break;
2363 1.34 skrll }
2364 1.1 jakllsch
2365 1.51 skrll up->up_dev = dev;
2366 1.51 skrll
2367 1.51 skrll dd = &dev->ud_ddesc;
2368 1.1 jakllsch
2369 1.68 skrll if (depth == 0 && port == 0) {
2370 1.68 skrll KASSERT(bus->ub_devices[USB_ROOTHUB_INDEX] == NULL);
2371 1.68 skrll bus->ub_devices[USB_ROOTHUB_INDEX] = dev;
2372 1.123 skrll
2373 1.123 skrll /* Establish the default pipe. */
2374 1.123 skrll err = usbd_setup_pipe(dev, 0, &dev->ud_ep0,
2375 1.123 skrll USBD_DEFAULT_INTERVAL, &dev->ud_pipe0);
2376 1.61 skrll if (err) {
2377 1.123 skrll DPRINTFN(1, "setup default pipe failed %jd", err,0,0,0);
2378 1.34 skrll goto bad;
2379 1.61 skrll }
2380 1.123 skrll err = usbd_get_initial_ddesc(dev, dd);
2381 1.61 skrll if (err) {
2382 1.123 skrll DPRINTFN(1, "get_initial_ddesc %ju", err, 0, 0, 0);
2383 1.34 skrll goto bad;
2384 1.61 skrll }
2385 1.1 jakllsch } else {
2386 1.49 skrll uint8_t slot = 0;
2387 1.49 skrll
2388 1.48 skrll /* 4.3.2 */
2389 1.1 jakllsch err = xhci_enable_slot(sc, &slot);
2390 1.63 skrll if (err) {
2391 1.75 pgoyette DPRINTFN(1, "enable slot %ju", err, 0, 0, 0);
2392 1.34 skrll goto bad;
2393 1.63 skrll }
2394 1.50 skrll
2395 1.1 jakllsch xs = &sc->sc_slots[slot];
2396 1.34 skrll dev->ud_hcpriv = xs;
2397 1.50 skrll
2398 1.48 skrll /* 4.3.3 initialize slot structure */
2399 1.48 skrll err = xhci_init_slot(dev, slot);
2400 1.34 skrll if (err) {
2401 1.75 pgoyette DPRINTFN(1, "init slot %ju", err, 0, 0, 0);
2402 1.34 skrll dev->ud_hcpriv = NULL;
2403 1.34 skrll /*
2404 1.34 skrll * We have to disable_slot here because
2405 1.34 skrll * xs->xs_idx == 0 when xhci_init_slot fails,
2406 1.34 skrll * in that case usbd_remove_dev won't work.
2407 1.34 skrll */
2408 1.34 skrll mutex_enter(&sc->sc_lock);
2409 1.34 skrll xhci_disable_slot(sc, slot);
2410 1.34 skrll mutex_exit(&sc->sc_lock);
2411 1.34 skrll goto bad;
2412 1.34 skrll }
2413 1.34 skrll
2414 1.123 skrll /*
2415 1.123 skrll * We have to establish the default pipe _after_ slot
2416 1.123 skrll * structure has been prepared.
2417 1.123 skrll */
2418 1.123 skrll err = usbd_setup_pipe(dev, 0, &dev->ud_ep0,
2419 1.123 skrll USBD_DEFAULT_INTERVAL, &dev->ud_pipe0);
2420 1.123 skrll if (err) {
2421 1.123 skrll DPRINTFN(1, "setup default pipe failed %jd", err, 0, 0,
2422 1.123 skrll 0);
2423 1.123 skrll goto bad;
2424 1.123 skrll }
2425 1.123 skrll
2426 1.48 skrll /* 4.3.4 Address Assignment */
2427 1.51 skrll err = xhci_set_address(dev, slot, false);
2428 1.61 skrll if (err) {
2429 1.111 mrg DPRINTFN(1, "failed! to set address: %ju", err, 0, 0, 0);
2430 1.48 skrll goto bad;
2431 1.61 skrll }
2432 1.48 skrll
2433 1.34 skrll /* Allow device time to set new address */
2434 1.34 skrll usbd_delay_ms(dev, USB_SET_ADDRESS_SETTLE);
2435 1.50 skrll
2436 1.92 jakllsch usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
2437 1.1 jakllsch cp = xhci_slot_get_dcv(sc, xs, XHCI_DCI_SLOT);
2438 1.79 christos HEXDUMP("slot context", cp, sc->sc_ctxsz);
2439 1.64 skrll uint8_t addr = XHCI_SCTX_3_DEV_ADDR_GET(le32toh(cp[3]));
2440 1.75 pgoyette DPRINTFN(4, "device address %ju", addr, 0, 0, 0);
2441 1.68 skrll /*
2442 1.68 skrll * XXX ensure we know when the hardware does something
2443 1.68 skrll * we can't yet cope with
2444 1.68 skrll */
2445 1.59 maya KASSERTMSG(addr >= 1 && addr <= 127, "addr %d", addr);
2446 1.34 skrll dev->ud_addr = addr;
2447 1.68 skrll
2448 1.68 skrll KASSERTMSG(bus->ub_devices[usb_addr2dindex(dev->ud_addr)] == NULL,
2449 1.68 skrll "addr %d already allocated", dev->ud_addr);
2450 1.68 skrll /*
2451 1.68 skrll * The root hub is given its own slot
2452 1.68 skrll */
2453 1.68 skrll bus->ub_devices[usb_addr2dindex(dev->ud_addr)] = dev;
2454 1.1 jakllsch
2455 1.1 jakllsch err = usbd_get_initial_ddesc(dev, dd);
2456 1.61 skrll if (err) {
2457 1.75 pgoyette DPRINTFN(1, "get_initial_ddesc %ju", err, 0, 0, 0);
2458 1.34 skrll goto bad;
2459 1.61 skrll }
2460 1.50 skrll
2461 1.24 skrll /* 4.8.2.1 */
2462 1.34 skrll if (USB_IS_SS(speed)) {
2463 1.34 skrll if (dd->bMaxPacketSize != 9) {
2464 1.34 skrll printf("%s: invalid mps 2^%u for SS ep0,"
2465 1.34 skrll " using 512\n",
2466 1.34 skrll device_xname(sc->sc_dev),
2467 1.34 skrll dd->bMaxPacketSize);
2468 1.34 skrll dd->bMaxPacketSize = 9;
2469 1.34 skrll }
2470 1.34 skrll USETW(dev->ud_ep0desc.wMaxPacketSize,
2471 1.24 skrll (1 << dd->bMaxPacketSize));
2472 1.34 skrll } else
2473 1.34 skrll USETW(dev->ud_ep0desc.wMaxPacketSize,
2474 1.24 skrll dd->bMaxPacketSize);
2475 1.75 pgoyette DPRINTFN(4, "bMaxPacketSize %ju", dd->bMaxPacketSize, 0, 0, 0);
2476 1.62 skrll err = xhci_update_ep0_mps(sc, xs,
2477 1.34 skrll UGETW(dev->ud_ep0desc.wMaxPacketSize));
2478 1.62 skrll if (err) {
2479 1.75 pgoyette DPRINTFN(1, "update mps of ep0 %ju", err, 0, 0, 0);
2480 1.62 skrll goto bad;
2481 1.62 skrll }
2482 1.123 skrll }
2483 1.50 skrll
2484 1.123 skrll err = usbd_reload_device_desc(dev);
2485 1.123 skrll if (err) {
2486 1.123 skrll DPRINTFN(1, "reload desc %ju", err, 0, 0, 0);
2487 1.123 skrll goto bad;
2488 1.1 jakllsch }
2489 1.1 jakllsch
2490 1.75 pgoyette DPRINTFN(1, "adding unit addr=%jd, rev=%02jx,",
2491 1.34 skrll dev->ud_addr, UGETW(dd->bcdUSB), 0, 0);
2492 1.75 pgoyette DPRINTFN(1, " class=%jd, subclass=%jd, protocol=%jd,",
2493 1.27 skrll dd->bDeviceClass, dd->bDeviceSubClass,
2494 1.27 skrll dd->bDeviceProtocol, 0);
2495 1.75 pgoyette DPRINTFN(1, " mps=%jd, len=%jd, noconf=%jd, speed=%jd",
2496 1.27 skrll dd->bMaxPacketSize, dd->bLength, dd->bNumConfigurations,
2497 1.34 skrll dev->ud_speed);
2498 1.1 jakllsch
2499 1.33 skrll usbd_get_device_strings(dev);
2500 1.33 skrll
2501 1.1 jakllsch usbd_add_dev_event(USB_EVENT_DEVICE_ATTACH, dev);
2502 1.1 jakllsch
2503 1.68 skrll if (depth == 0 && port == 0) {
2504 1.1 jakllsch usbd_attach_roothub(parent, dev);
2505 1.75 pgoyette DPRINTFN(1, "root hub %#jx", (uintptr_t)dev, 0, 0, 0);
2506 1.1 jakllsch return USBD_NORMAL_COMPLETION;
2507 1.1 jakllsch }
2508 1.1 jakllsch
2509 1.34 skrll err = usbd_probe_and_attach(parent, dev, port, dev->ud_addr);
2510 1.34 skrll bad:
2511 1.34 skrll if (err != USBD_NORMAL_COMPLETION) {
2512 1.1 jakllsch usbd_remove_device(dev, up);
2513 1.1 jakllsch }
2514 1.1 jakllsch
2515 1.34 skrll return err;
2516 1.1 jakllsch }
2517 1.1 jakllsch
2518 1.1 jakllsch static usbd_status
2519 1.123 skrll xhci_ring_init(struct xhci_softc * const sc, struct xhci_ring **xrp,
2520 1.1 jakllsch size_t ntrb, size_t align)
2521 1.1 jakllsch {
2522 1.1 jakllsch usbd_status err;
2523 1.1 jakllsch size_t size = ntrb * XHCI_TRB_SIZE;
2524 1.123 skrll struct xhci_ring *xr;
2525 1.1 jakllsch
2526 1.111 mrg XHCIHIST_FUNC();
2527 1.111 mrg XHCIHIST_CALLARGS("xr %#jx ntrb %#jx align %#jx",
2528 1.123 skrll (uintptr_t)*xrp, ntrb, align, 0);
2529 1.123 skrll
2530 1.123 skrll xr = kmem_zalloc(sizeof(struct xhci_ring), KM_SLEEP);
2531 1.123 skrll DPRINTFN(1, "ring %#jx", (uintptr_t)xr, 0, 0, 0);
2532 1.27 skrll
2533 1.124 skrll err = usb_allocmem(&sc->sc_bus, size, align, USBMALLOC_COHERENT,
2534 1.124 skrll &xr->xr_dma);
2535 1.123 skrll if (err) {
2536 1.123 skrll kmem_free(xr, sizeof(struct xhci_ring));
2537 1.123 skrll DPRINTFN(1, "alloc xr_dma failed %jd", err, 0, 0, 0);
2538 1.1 jakllsch return err;
2539 1.123 skrll }
2540 1.1 jakllsch mutex_init(&xr->xr_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
2541 1.1 jakllsch xr->xr_cookies = kmem_zalloc(sizeof(*xr->xr_cookies) * ntrb, KM_SLEEP);
2542 1.1 jakllsch xr->xr_trb = xhci_ring_trbv(xr, 0);
2543 1.1 jakllsch xr->xr_ntrb = ntrb;
2544 1.1 jakllsch xr->is_halted = false;
2545 1.55 skrll xhci_host_dequeue(xr);
2546 1.123 skrll *xrp = xr;
2547 1.1 jakllsch
2548 1.1 jakllsch return USBD_NORMAL_COMPLETION;
2549 1.1 jakllsch }
2550 1.1 jakllsch
2551 1.1 jakllsch static void
2552 1.123 skrll xhci_ring_free(struct xhci_softc * const sc, struct xhci_ring ** const xr)
2553 1.1 jakllsch {
2554 1.123 skrll if (*xr == NULL)
2555 1.123 skrll return;
2556 1.123 skrll
2557 1.123 skrll usb_freemem(&sc->sc_bus, &(*xr)->xr_dma);
2558 1.123 skrll mutex_destroy(&(*xr)->xr_lock);
2559 1.123 skrll kmem_free((*xr)->xr_cookies,
2560 1.123 skrll sizeof(*(*xr)->xr_cookies) * (*xr)->xr_ntrb);
2561 1.123 skrll kmem_free(*xr, sizeof(struct xhci_ring));
2562 1.123 skrll *xr = NULL;
2563 1.1 jakllsch }
2564 1.1 jakllsch
2565 1.1 jakllsch static void
2566 1.1 jakllsch xhci_ring_put(struct xhci_softc * const sc, struct xhci_ring * const xr,
2567 1.101 jakllsch void *cookie, struct xhci_soft_trb * const trbs, size_t ntrbs)
2568 1.1 jakllsch {
2569 1.1 jakllsch size_t i;
2570 1.1 jakllsch u_int ri;
2571 1.1 jakllsch u_int cs;
2572 1.1 jakllsch uint64_t parameter;
2573 1.1 jakllsch uint32_t status;
2574 1.1 jakllsch uint32_t control;
2575 1.1 jakllsch
2576 1.111 mrg XHCIHIST_FUNC();
2577 1.120 christos XHCIHIST_CALLARGS("%#jx xr_ep %#jx xr_cs %ju",
2578 1.111 mrg (uintptr_t)xr, xr->xr_ep, xr->xr_cs, 0);
2579 1.27 skrll
2580 1.59 maya KASSERTMSG(ntrbs <= XHCI_XFER_NTRB, "ntrbs %zu", ntrbs);
2581 1.1 jakllsch for (i = 0; i < ntrbs; i++) {
2582 1.75 pgoyette DPRINTFN(12, "xr %#jx trbs %#jx num %ju", (uintptr_t)xr,
2583 1.75 pgoyette (uintptr_t)trbs, i, 0);
2584 1.121 christos DPRINTFN(12, " 0x%016jx 0x%08jx 0x%08jx",
2585 1.27 skrll trbs[i].trb_0, trbs[i].trb_2, trbs[i].trb_3, 0);
2586 1.59 maya KASSERTMSG(XHCI_TRB_3_TYPE_GET(trbs[i].trb_3) !=
2587 1.63 skrll XHCI_TRB_TYPE_LINK, "trbs[%zu].trb3 %#x", i, trbs[i].trb_3);
2588 1.1 jakllsch }
2589 1.1 jakllsch
2590 1.1 jakllsch ri = xr->xr_ep;
2591 1.1 jakllsch cs = xr->xr_cs;
2592 1.1 jakllsch
2593 1.11 dsl /*
2594 1.11 dsl * Although the xhci hardware can do scatter/gather dma from
2595 1.11 dsl * arbitrary sized buffers, there is a non-obvious restriction
2596 1.11 dsl * that a LINK trb is only allowed at the end of a burst of
2597 1.11 dsl * transfers - which might be 16kB.
2598 1.11 dsl * Arbitrary aligned LINK trb definitely fail on Ivy bridge.
2599 1.11 dsl * The simple solution is not to allow a LINK trb in the middle
2600 1.11 dsl * of anything - as here.
2601 1.13 dsl * XXX: (dsl) There are xhci controllers out there (eg some made by
2602 1.13 dsl * ASMedia) that seem to lock up if they process a LINK trb but
2603 1.13 dsl * cannot process the linked-to trb yet.
2604 1.13 dsl * The code should write the 'cycle' bit on the link trb AFTER
2605 1.13 dsl * adding the other trb.
2606 1.11 dsl */
2607 1.65 skrll u_int firstep = xr->xr_ep;
2608 1.65 skrll u_int firstcs = xr->xr_cs;
2609 1.1 jakllsch
2610 1.65 skrll for (i = 0; i < ntrbs; ) {
2611 1.65 skrll u_int oldri = ri;
2612 1.65 skrll u_int oldcs = cs;
2613 1.65 skrll
2614 1.65 skrll if (ri >= (xr->xr_ntrb - 1)) {
2615 1.65 skrll /* Put Link TD at the end of ring */
2616 1.65 skrll parameter = xhci_ring_trbp(xr, 0);
2617 1.65 skrll status = 0;
2618 1.65 skrll control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_LINK) |
2619 1.65 skrll XHCI_TRB_3_TC_BIT;
2620 1.65 skrll xr->xr_cookies[ri] = NULL;
2621 1.65 skrll xr->xr_ep = 0;
2622 1.65 skrll xr->xr_cs ^= 1;
2623 1.65 skrll ri = xr->xr_ep;
2624 1.65 skrll cs = xr->xr_cs;
2625 1.1 jakllsch } else {
2626 1.65 skrll parameter = trbs[i].trb_0;
2627 1.65 skrll status = trbs[i].trb_2;
2628 1.65 skrll control = trbs[i].trb_3;
2629 1.65 skrll
2630 1.65 skrll xr->xr_cookies[ri] = cookie;
2631 1.65 skrll ri++;
2632 1.65 skrll i++;
2633 1.1 jakllsch }
2634 1.65 skrll /*
2635 1.65 skrll * If this is a first TRB, mark it invalid to prevent
2636 1.65 skrll * xHC from running it immediately.
2637 1.65 skrll */
2638 1.65 skrll if (oldri == firstep) {
2639 1.65 skrll if (oldcs) {
2640 1.65 skrll control &= ~XHCI_TRB_3_CYCLE_BIT;
2641 1.65 skrll } else {
2642 1.65 skrll control |= XHCI_TRB_3_CYCLE_BIT;
2643 1.65 skrll }
2644 1.65 skrll } else {
2645 1.65 skrll if (oldcs) {
2646 1.65 skrll control |= XHCI_TRB_3_CYCLE_BIT;
2647 1.65 skrll } else {
2648 1.65 skrll control &= ~XHCI_TRB_3_CYCLE_BIT;
2649 1.65 skrll }
2650 1.65 skrll }
2651 1.65 skrll xhci_trb_put(&xr->xr_trb[oldri], parameter, status, control);
2652 1.65 skrll usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * oldri,
2653 1.65 skrll XHCI_TRB_SIZE * 1, BUS_DMASYNC_PREWRITE);
2654 1.1 jakllsch }
2655 1.1 jakllsch
2656 1.65 skrll /* Now invert cycle bit of first TRB */
2657 1.65 skrll if (firstcs) {
2658 1.65 skrll xr->xr_trb[firstep].trb_3 |= htole32(XHCI_TRB_3_CYCLE_BIT);
2659 1.34 skrll } else {
2660 1.65 skrll xr->xr_trb[firstep].trb_3 &= ~htole32(XHCI_TRB_3_CYCLE_BIT);
2661 1.34 skrll }
2662 1.65 skrll usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * firstep,
2663 1.65 skrll XHCI_TRB_SIZE * 1, BUS_DMASYNC_PREWRITE);
2664 1.1 jakllsch
2665 1.1 jakllsch xr->xr_ep = ri;
2666 1.1 jakllsch xr->xr_cs = cs;
2667 1.1 jakllsch
2668 1.120 christos DPRINTFN(12, "%#jx xr_ep %#jx xr_cs %ju", (uintptr_t)xr, xr->xr_ep,
2669 1.75 pgoyette xr->xr_cs, 0);
2670 1.1 jakllsch }
2671 1.1 jakllsch
2672 1.34 skrll /*
2673 1.39 skrll * Stop execution commands, purge all commands on command ring, and
2674 1.54 skrll * rewind dequeue pointer.
2675 1.39 skrll */
2676 1.39 skrll static void
2677 1.39 skrll xhci_abort_command(struct xhci_softc *sc)
2678 1.39 skrll {
2679 1.123 skrll struct xhci_ring * const cr = sc->sc_cr;
2680 1.39 skrll uint64_t crcr;
2681 1.39 skrll int i;
2682 1.39 skrll
2683 1.111 mrg XHCIHIST_FUNC();
2684 1.111 mrg XHCIHIST_CALLARGS("command %#jx timeout, aborting",
2685 1.39 skrll sc->sc_command_addr, 0, 0, 0);
2686 1.39 skrll
2687 1.39 skrll mutex_enter(&cr->xr_lock);
2688 1.39 skrll
2689 1.39 skrll /* 4.6.1.2 Aborting a Command */
2690 1.39 skrll crcr = xhci_op_read_8(sc, XHCI_CRCR);
2691 1.39 skrll xhci_op_write_8(sc, XHCI_CRCR, crcr | XHCI_CRCR_LO_CA);
2692 1.39 skrll
2693 1.39 skrll for (i = 0; i < 500; i++) {
2694 1.39 skrll crcr = xhci_op_read_8(sc, XHCI_CRCR);
2695 1.39 skrll if ((crcr & XHCI_CRCR_LO_CRR) == 0)
2696 1.39 skrll break;
2697 1.39 skrll usb_delay_ms(&sc->sc_bus, 1);
2698 1.39 skrll }
2699 1.39 skrll if ((crcr & XHCI_CRCR_LO_CRR) != 0) {
2700 1.39 skrll DPRINTFN(1, "Command Abort timeout", 0, 0, 0, 0);
2701 1.39 skrll /* reset HC here? */
2702 1.39 skrll }
2703 1.39 skrll
2704 1.39 skrll /* reset command ring dequeue pointer */
2705 1.39 skrll cr->xr_ep = 0;
2706 1.39 skrll cr->xr_cs = 1;
2707 1.39 skrll xhci_op_write_8(sc, XHCI_CRCR, xhci_ring_trbp(cr, 0) | cr->xr_cs);
2708 1.39 skrll
2709 1.39 skrll mutex_exit(&cr->xr_lock);
2710 1.39 skrll }
2711 1.39 skrll
2712 1.39 skrll /*
2713 1.34 skrll * Put a command on command ring, ring bell, set timer, and cv_timedwait.
2714 1.54 skrll * Command completion is notified by cv_signal from xhci_event_cmd()
2715 1.54 skrll * (called from xhci_softint), or timed-out.
2716 1.54 skrll * The completion code is copied to sc->sc_result_trb in xhci_event_cmd(),
2717 1.54 skrll * then do_command examines it.
2718 1.34 skrll */
2719 1.1 jakllsch static usbd_status
2720 1.50 skrll xhci_do_command_locked(struct xhci_softc * const sc,
2721 1.101 jakllsch struct xhci_soft_trb * const trb, int timeout)
2722 1.1 jakllsch {
2723 1.123 skrll struct xhci_ring * const cr = sc->sc_cr;
2724 1.1 jakllsch usbd_status err;
2725 1.1 jakllsch
2726 1.111 mrg XHCIHIST_FUNC();
2727 1.121 christos XHCIHIST_CALLARGS("input: 0x%016jx 0x%08jx 0x%08jx",
2728 1.27 skrll trb->trb_0, trb->trb_2, trb->trb_3, 0);
2729 1.1 jakllsch
2730 1.34 skrll KASSERTMSG(!cpu_intr_p() && !cpu_softintr_p(), "called from intr ctx");
2731 1.34 skrll KASSERT(mutex_owned(&sc->sc_lock));
2732 1.1 jakllsch
2733 1.68 skrll while (sc->sc_command_addr != 0)
2734 1.68 skrll cv_wait(&sc->sc_cmdbusy_cv, &sc->sc_lock);
2735 1.68 skrll
2736 1.67 skrll /*
2737 1.67 skrll * If enqueue pointer points at last of ring, it's Link TRB,
2738 1.67 skrll * command TRB will be stored in 0th TRB.
2739 1.67 skrll */
2740 1.67 skrll if (cr->xr_ep == cr->xr_ntrb - 1)
2741 1.67 skrll sc->sc_command_addr = xhci_ring_trbp(cr, 0);
2742 1.67 skrll else
2743 1.67 skrll sc->sc_command_addr = xhci_ring_trbp(cr, cr->xr_ep);
2744 1.1 jakllsch
2745 1.68 skrll sc->sc_resultpending = true;
2746 1.68 skrll
2747 1.1 jakllsch mutex_enter(&cr->xr_lock);
2748 1.1 jakllsch xhci_ring_put(sc, cr, NULL, trb, 1);
2749 1.1 jakllsch mutex_exit(&cr->xr_lock);
2750 1.1 jakllsch
2751 1.1 jakllsch xhci_db_write_4(sc, XHCI_DOORBELL(0), 0);
2752 1.1 jakllsch
2753 1.68 skrll while (sc->sc_resultpending) {
2754 1.68 skrll if (cv_timedwait(&sc->sc_command_cv, &sc->sc_lock,
2755 1.68 skrll MAX(1, mstohz(timeout))) == EWOULDBLOCK) {
2756 1.68 skrll xhci_abort_command(sc);
2757 1.68 skrll err = USBD_TIMEOUT;
2758 1.68 skrll goto timedout;
2759 1.68 skrll }
2760 1.1 jakllsch }
2761 1.1 jakllsch
2762 1.1 jakllsch trb->trb_0 = sc->sc_result_trb.trb_0;
2763 1.1 jakllsch trb->trb_2 = sc->sc_result_trb.trb_2;
2764 1.1 jakllsch trb->trb_3 = sc->sc_result_trb.trb_3;
2765 1.1 jakllsch
2766 1.121 christos DPRINTFN(12, "output: 0x%016jx 0x%08jx 0x%08jx",
2767 1.27 skrll trb->trb_0, trb->trb_2, trb->trb_3, 0);
2768 1.1 jakllsch
2769 1.1 jakllsch switch (XHCI_TRB_2_ERROR_GET(trb->trb_2)) {
2770 1.1 jakllsch case XHCI_TRB_ERROR_SUCCESS:
2771 1.1 jakllsch err = USBD_NORMAL_COMPLETION;
2772 1.1 jakllsch break;
2773 1.1 jakllsch default:
2774 1.1 jakllsch case 192 ... 223:
2775 1.120 christos DPRINTFN(5, "error %#jx",
2776 1.111 mrg XHCI_TRB_2_ERROR_GET(trb->trb_2), 0, 0, 0);
2777 1.1 jakllsch err = USBD_IOERROR;
2778 1.1 jakllsch break;
2779 1.1 jakllsch case 224 ... 255:
2780 1.1 jakllsch err = USBD_NORMAL_COMPLETION;
2781 1.1 jakllsch break;
2782 1.1 jakllsch }
2783 1.1 jakllsch
2784 1.1 jakllsch timedout:
2785 1.68 skrll sc->sc_resultpending = false;
2786 1.1 jakllsch sc->sc_command_addr = 0;
2787 1.68 skrll cv_broadcast(&sc->sc_cmdbusy_cv);
2788 1.68 skrll
2789 1.34 skrll return err;
2790 1.34 skrll }
2791 1.34 skrll
2792 1.34 skrll static usbd_status
2793 1.101 jakllsch xhci_do_command(struct xhci_softc * const sc, struct xhci_soft_trb * const trb,
2794 1.34 skrll int timeout)
2795 1.34 skrll {
2796 1.34 skrll
2797 1.34 skrll mutex_enter(&sc->sc_lock);
2798 1.38 skrll usbd_status ret = xhci_do_command_locked(sc, trb, timeout);
2799 1.1 jakllsch mutex_exit(&sc->sc_lock);
2800 1.34 skrll
2801 1.34 skrll return ret;
2802 1.1 jakllsch }
2803 1.1 jakllsch
2804 1.1 jakllsch static usbd_status
2805 1.1 jakllsch xhci_enable_slot(struct xhci_softc * const sc, uint8_t * const slotp)
2806 1.1 jakllsch {
2807 1.101 jakllsch struct xhci_soft_trb trb;
2808 1.1 jakllsch usbd_status err;
2809 1.1 jakllsch
2810 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2811 1.27 skrll
2812 1.1 jakllsch trb.trb_0 = 0;
2813 1.1 jakllsch trb.trb_2 = 0;
2814 1.1 jakllsch trb.trb_3 = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ENABLE_SLOT);
2815 1.1 jakllsch
2816 1.1 jakllsch err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
2817 1.1 jakllsch if (err != USBD_NORMAL_COMPLETION) {
2818 1.1 jakllsch return err;
2819 1.1 jakllsch }
2820 1.1 jakllsch
2821 1.1 jakllsch *slotp = XHCI_TRB_3_SLOT_GET(trb.trb_3);
2822 1.1 jakllsch
2823 1.1 jakllsch return err;
2824 1.1 jakllsch }
2825 1.1 jakllsch
2826 1.34 skrll /*
2827 1.41 skrll * xHCI 4.6.4
2828 1.41 skrll * Deallocate ring and device/input context DMA buffers, and disable_slot.
2829 1.41 skrll * All endpoints in the slot should be stopped.
2830 1.34 skrll * Should be called with sc_lock held.
2831 1.34 skrll */
2832 1.34 skrll static usbd_status
2833 1.34 skrll xhci_disable_slot(struct xhci_softc * const sc, uint8_t slot)
2834 1.34 skrll {
2835 1.101 jakllsch struct xhci_soft_trb trb;
2836 1.34 skrll struct xhci_slot *xs;
2837 1.34 skrll usbd_status err;
2838 1.34 skrll
2839 1.34 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2840 1.34 skrll
2841 1.34 skrll if (sc->sc_dying)
2842 1.34 skrll return USBD_IOERROR;
2843 1.34 skrll
2844 1.34 skrll trb.trb_0 = 0;
2845 1.34 skrll trb.trb_2 = 0;
2846 1.101 jakllsch trb.trb_3 = XHCI_TRB_3_SLOT_SET(slot) |
2847 1.101 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_DISABLE_SLOT);
2848 1.34 skrll
2849 1.34 skrll err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
2850 1.34 skrll
2851 1.34 skrll if (!err) {
2852 1.34 skrll xs = &sc->sc_slots[slot];
2853 1.34 skrll if (xs->xs_idx != 0) {
2854 1.123 skrll xhci_free_slot(sc, xs);
2855 1.34 skrll xhci_set_dcba(sc, 0, slot);
2856 1.34 skrll memset(xs, 0, sizeof(*xs));
2857 1.34 skrll }
2858 1.34 skrll }
2859 1.34 skrll
2860 1.34 skrll return err;
2861 1.34 skrll }
2862 1.34 skrll
2863 1.34 skrll /*
2864 1.41 skrll * Set address of device and transition slot state from ENABLED to ADDRESSED
2865 1.41 skrll * if Block Setaddress Request (BSR) is false.
2866 1.41 skrll * If BSR==true, transition slot state from ENABLED to DEFAULT.
2867 1.34 skrll * see xHCI 1.1 4.5.3, 3.3.4
2868 1.41 skrll * Should be called without sc_lock held.
2869 1.34 skrll */
2870 1.1 jakllsch static usbd_status
2871 1.1 jakllsch xhci_address_device(struct xhci_softc * const sc,
2872 1.1 jakllsch uint64_t icp, uint8_t slot_id, bool bsr)
2873 1.1 jakllsch {
2874 1.101 jakllsch struct xhci_soft_trb trb;
2875 1.1 jakllsch usbd_status err;
2876 1.1 jakllsch
2877 1.111 mrg XHCIHIST_FUNC();
2878 1.114 mrg if (bsr) {
2879 1.120 christos XHCIHIST_CALLARGS("icp %#jx slot %#jx with bsr",
2880 1.112 mrg icp, slot_id, 0, 0);
2881 1.114 mrg } else {
2882 1.120 christos XHCIHIST_CALLARGS("icp %#jx slot %#jx nobsr",
2883 1.112 mrg icp, slot_id, 0, 0);
2884 1.114 mrg }
2885 1.27 skrll
2886 1.1 jakllsch trb.trb_0 = icp;
2887 1.1 jakllsch trb.trb_2 = 0;
2888 1.1 jakllsch trb.trb_3 = XHCI_TRB_3_SLOT_SET(slot_id) |
2889 1.1 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ADDRESS_DEVICE) |
2890 1.1 jakllsch (bsr ? XHCI_TRB_3_BSR_BIT : 0);
2891 1.1 jakllsch
2892 1.1 jakllsch err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
2893 1.34 skrll
2894 1.34 skrll if (XHCI_TRB_2_ERROR_GET(trb.trb_2) == XHCI_TRB_ERROR_NO_SLOTS)
2895 1.34 skrll err = USBD_NO_ADDR;
2896 1.34 skrll
2897 1.1 jakllsch return err;
2898 1.1 jakllsch }
2899 1.1 jakllsch
2900 1.1 jakllsch static usbd_status
2901 1.1 jakllsch xhci_update_ep0_mps(struct xhci_softc * const sc,
2902 1.1 jakllsch struct xhci_slot * const xs, u_int mps)
2903 1.1 jakllsch {
2904 1.101 jakllsch struct xhci_soft_trb trb;
2905 1.1 jakllsch usbd_status err;
2906 1.1 jakllsch uint32_t * cp;
2907 1.1 jakllsch
2908 1.111 mrg XHCIHIST_FUNC();
2909 1.111 mrg XHCIHIST_CALLARGS("slot %ju mps %ju", xs->xs_idx, mps, 0, 0);
2910 1.1 jakllsch
2911 1.1 jakllsch cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
2912 1.1 jakllsch cp[0] = htole32(0);
2913 1.1 jakllsch cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(XHCI_DCI_EP_CONTROL));
2914 1.1 jakllsch
2915 1.1 jakllsch cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_EP_CONTROL));
2916 1.1 jakllsch cp[1] = htole32(XHCI_EPCTX_1_MAXP_SIZE_SET(mps));
2917 1.1 jakllsch
2918 1.1 jakllsch /* sync input contexts before they are read from memory */
2919 1.1 jakllsch usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
2920 1.79 christos HEXDUMP("input context", xhci_slot_get_icv(sc, xs, 0),
2921 1.1 jakllsch sc->sc_ctxsz * 4);
2922 1.1 jakllsch
2923 1.1 jakllsch trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
2924 1.1 jakllsch trb.trb_2 = 0;
2925 1.1 jakllsch trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
2926 1.1 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_EVALUATE_CTX);
2927 1.1 jakllsch
2928 1.1 jakllsch err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
2929 1.1 jakllsch return err;
2930 1.1 jakllsch }
2931 1.1 jakllsch
2932 1.1 jakllsch static void
2933 1.1 jakllsch xhci_set_dcba(struct xhci_softc * const sc, uint64_t dcba, int si)
2934 1.1 jakllsch {
2935 1.1 jakllsch uint64_t * const dcbaa = KERNADDR(&sc->sc_dcbaa_dma, 0);
2936 1.1 jakllsch
2937 1.111 mrg XHCIHIST_FUNC();
2938 1.121 christos XHCIHIST_CALLARGS("dcbaa %#jx dc 0x%016jx slot %jd",
2939 1.75 pgoyette (uintptr_t)&dcbaa[si], dcba, si, 0);
2940 1.1 jakllsch
2941 1.5 matt dcbaa[si] = htole64(dcba);
2942 1.1 jakllsch usb_syncmem(&sc->sc_dcbaa_dma, si * sizeof(uint64_t), sizeof(uint64_t),
2943 1.1 jakllsch BUS_DMASYNC_PREWRITE);
2944 1.1 jakllsch }
2945 1.1 jakllsch
2946 1.34 skrll /*
2947 1.48 skrll * Allocate device and input context DMA buffer, and
2948 1.48 skrll * TRB DMA buffer for each endpoint.
2949 1.34 skrll */
2950 1.1 jakllsch static usbd_status
2951 1.48 skrll xhci_init_slot(struct usbd_device *dev, uint32_t slot)
2952 1.1 jakllsch {
2953 1.34 skrll struct xhci_softc * const sc = XHCI_BUS2SC(dev->ud_bus);
2954 1.1 jakllsch struct xhci_slot *xs;
2955 1.1 jakllsch usbd_status err;
2956 1.1 jakllsch
2957 1.111 mrg XHCIHIST_FUNC();
2958 1.111 mrg XHCIHIST_CALLARGS("slot %ju", slot, 0, 0, 0);
2959 1.1 jakllsch
2960 1.1 jakllsch xs = &sc->sc_slots[slot];
2961 1.1 jakllsch
2962 1.1 jakllsch /* allocate contexts */
2963 1.1 jakllsch err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz, sc->sc_pgsz,
2964 1.124 skrll USBMALLOC_COHERENT, &xs->xs_dc_dma);
2965 1.123 skrll if (err) {
2966 1.123 skrll DPRINTFN(1, "failed to allocmem output device context %jd",
2967 1.123 skrll err, 0, 0, 0);
2968 1.1 jakllsch return err;
2969 1.123 skrll }
2970 1.1 jakllsch memset(KERNADDR(&xs->xs_dc_dma, 0), 0, sc->sc_pgsz);
2971 1.1 jakllsch
2972 1.1 jakllsch err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz, sc->sc_pgsz,
2973 1.124 skrll USBMALLOC_COHERENT, &xs->xs_ic_dma);
2974 1.123 skrll if (err) {
2975 1.123 skrll DPRINTFN(1, "failed to allocmem input device context %jd",
2976 1.123 skrll err, 0, 0, 0);
2977 1.34 skrll goto bad1;
2978 1.123 skrll }
2979 1.1 jakllsch memset(KERNADDR(&xs->xs_ic_dma, 0), 0, sc->sc_pgsz);
2980 1.1 jakllsch
2981 1.123 skrll memset(&xs->xs_xr[0], 0, sizeof(xs->xs_xr));
2982 1.123 skrll xs->xs_idx = slot;
2983 1.48 skrll
2984 1.123 skrll return USBD_NORMAL_COMPLETION;
2985 1.48 skrll
2986 1.48 skrll bad1:
2987 1.48 skrll usb_freemem(&sc->sc_bus, &xs->xs_dc_dma);
2988 1.48 skrll xs->xs_idx = 0;
2989 1.48 skrll return err;
2990 1.48 skrll }
2991 1.48 skrll
2992 1.48 skrll static void
2993 1.123 skrll xhci_free_slot(struct xhci_softc *sc, struct xhci_slot *xs)
2994 1.48 skrll {
2995 1.48 skrll u_int dci;
2996 1.48 skrll
2997 1.111 mrg XHCIHIST_FUNC();
2998 1.123 skrll XHCIHIST_CALLARGS("slot %ju", xs->xs_idx, 0, 0, 0);
2999 1.48 skrll
3000 1.123 skrll /* deallocate all allocated rings in the slot */
3001 1.123 skrll for (dci = XHCI_DCI_SLOT; dci <= XHCI_MAX_DCI; dci++) {
3002 1.123 skrll if (xs->xs_xr[dci] != NULL)
3003 1.123 skrll xhci_ring_free(sc, &xs->xs_xr[dci]);
3004 1.48 skrll }
3005 1.48 skrll usb_freemem(&sc->sc_bus, &xs->xs_ic_dma);
3006 1.48 skrll usb_freemem(&sc->sc_bus, &xs->xs_dc_dma);
3007 1.48 skrll xs->xs_idx = 0;
3008 1.48 skrll }
3009 1.48 skrll
3010 1.48 skrll /*
3011 1.48 skrll * Setup slot context, set Device Context Base Address, and issue
3012 1.48 skrll * Set Address Device command.
3013 1.48 skrll */
3014 1.48 skrll static usbd_status
3015 1.51 skrll xhci_set_address(struct usbd_device *dev, uint32_t slot, bool bsr)
3016 1.48 skrll {
3017 1.48 skrll struct xhci_softc * const sc = XHCI_BUS2SC(dev->ud_bus);
3018 1.48 skrll struct xhci_slot *xs;
3019 1.48 skrll usbd_status err;
3020 1.51 skrll
3021 1.111 mrg XHCIHIST_FUNC();
3022 1.111 mrg XHCIHIST_CALLARGS("slot %ju bsr %ju", slot, bsr, 0, 0);
3023 1.51 skrll
3024 1.51 skrll xs = &sc->sc_slots[slot];
3025 1.51 skrll
3026 1.51 skrll xhci_setup_ctx(dev->ud_pipe0);
3027 1.51 skrll
3028 1.79 christos HEXDUMP("input context", xhci_slot_get_icv(sc, xs, 0),
3029 1.51 skrll sc->sc_ctxsz * 3);
3030 1.51 skrll
3031 1.51 skrll xhci_set_dcba(sc, DMAADDR(&xs->xs_dc_dma, 0), slot);
3032 1.51 skrll
3033 1.51 skrll err = xhci_address_device(sc, xhci_slot_get_icp(sc, xs, 0), slot, bsr);
3034 1.51 skrll
3035 1.51 skrll usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
3036 1.79 christos HEXDUMP("output context", xhci_slot_get_dcv(sc, xs, 0),
3037 1.51 skrll sc->sc_ctxsz * 2);
3038 1.51 skrll
3039 1.51 skrll return err;
3040 1.51 skrll }
3041 1.51 skrll
3042 1.51 skrll /*
3043 1.51 skrll * 4.8.2, 6.2.3.2
3044 1.51 skrll * construct slot/endpoint context parameters and do syncmem
3045 1.51 skrll */
3046 1.51 skrll static void
3047 1.51 skrll xhci_setup_ctx(struct usbd_pipe *pipe)
3048 1.51 skrll {
3049 1.51 skrll struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
3050 1.51 skrll struct usbd_device *dev = pipe->up_dev;
3051 1.51 skrll struct xhci_slot * const xs = dev->ud_hcpriv;
3052 1.51 skrll usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
3053 1.51 skrll const u_int dci = xhci_ep_get_dci(ed);
3054 1.51 skrll const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
3055 1.48 skrll uint32_t *cp;
3056 1.51 skrll uint16_t mps = UGETW(ed->wMaxPacketSize);
3057 1.51 skrll uint8_t speed = dev->ud_speed;
3058 1.51 skrll uint8_t ival = ed->bInterval;
3059 1.48 skrll
3060 1.111 mrg XHCIHIST_FUNC();
3061 1.111 mrg XHCIHIST_CALLARGS("pipe %#jx: slot %ju dci %ju speed %ju",
3062 1.75 pgoyette (uintptr_t)pipe, xs->xs_idx, dci, speed);
3063 1.48 skrll
3064 1.1 jakllsch /* set up initial input control context */
3065 1.1 jakllsch cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
3066 1.1 jakllsch cp[0] = htole32(0);
3067 1.51 skrll cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(dci));
3068 1.71 skrll cp[1] |= htole32(XHCI_INCTX_1_ADD_MASK(XHCI_DCI_SLOT));
3069 1.51 skrll cp[7] = htole32(0);
3070 1.1 jakllsch
3071 1.1 jakllsch /* set up input slot context */
3072 1.1 jakllsch cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_SLOT));
3073 1.51 skrll cp[0] =
3074 1.51 skrll XHCI_SCTX_0_CTX_NUM_SET(dci) |
3075 1.51 skrll XHCI_SCTX_0_SPEED_SET(xhci_speed2xspeed(speed));
3076 1.51 skrll cp[1] = 0;
3077 1.51 skrll cp[2] = XHCI_SCTX_2_IRQ_TARGET_SET(0);
3078 1.51 skrll cp[3] = 0;
3079 1.51 skrll xhci_setup_route(pipe, cp);
3080 1.51 skrll xhci_setup_tthub(pipe, cp);
3081 1.51 skrll
3082 1.51 skrll cp[0] = htole32(cp[0]);
3083 1.51 skrll cp[1] = htole32(cp[1]);
3084 1.51 skrll cp[2] = htole32(cp[2]);
3085 1.51 skrll cp[3] = htole32(cp[3]);
3086 1.51 skrll
3087 1.51 skrll /* set up input endpoint context */
3088 1.51 skrll cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(dci));
3089 1.51 skrll cp[0] =
3090 1.51 skrll XHCI_EPCTX_0_EPSTATE_SET(0) |
3091 1.51 skrll XHCI_EPCTX_0_MULT_SET(0) |
3092 1.51 skrll XHCI_EPCTX_0_MAXP_STREAMS_SET(0) |
3093 1.51 skrll XHCI_EPCTX_0_LSA_SET(0) |
3094 1.51 skrll XHCI_EPCTX_0_MAX_ESIT_PAYLOAD_HI_SET(0);
3095 1.51 skrll cp[1] =
3096 1.51 skrll XHCI_EPCTX_1_EPTYPE_SET(xhci_ep_get_type(ed)) |
3097 1.51 skrll XHCI_EPCTX_1_HID_SET(0) |
3098 1.51 skrll XHCI_EPCTX_1_MAXB_SET(0);
3099 1.51 skrll
3100 1.51 skrll if (xfertype != UE_ISOCHRONOUS)
3101 1.51 skrll cp[1] |= XHCI_EPCTX_1_CERR_SET(3);
3102 1.51 skrll
3103 1.51 skrll if (xfertype == UE_CONTROL)
3104 1.51 skrll cp[4] = XHCI_EPCTX_4_AVG_TRB_LEN_SET(8); /* 6.2.3 */
3105 1.51 skrll else if (USB_IS_SS(speed))
3106 1.51 skrll cp[4] = XHCI_EPCTX_4_AVG_TRB_LEN_SET(mps);
3107 1.51 skrll else
3108 1.51 skrll cp[4] = XHCI_EPCTX_4_AVG_TRB_LEN_SET(UE_GET_SIZE(mps));
3109 1.51 skrll
3110 1.51 skrll xhci_setup_maxburst(pipe, cp);
3111 1.51 skrll
3112 1.51 skrll switch (xfertype) {
3113 1.51 skrll case UE_CONTROL:
3114 1.51 skrll break;
3115 1.51 skrll case UE_BULK:
3116 1.51 skrll /* XXX Set MaxPStreams, HID, and LSA if streams enabled */
3117 1.51 skrll break;
3118 1.51 skrll case UE_INTERRUPT:
3119 1.51 skrll if (pipe->up_interval != USBD_DEFAULT_INTERVAL)
3120 1.51 skrll ival = pipe->up_interval;
3121 1.51 skrll
3122 1.51 skrll ival = xhci_bival2ival(ival, speed);
3123 1.51 skrll cp[0] |= XHCI_EPCTX_0_IVAL_SET(ival);
3124 1.51 skrll break;
3125 1.51 skrll case UE_ISOCHRONOUS:
3126 1.51 skrll if (pipe->up_interval != USBD_DEFAULT_INTERVAL)
3127 1.51 skrll ival = pipe->up_interval;
3128 1.51 skrll
3129 1.51 skrll /* xHCI 6.2.3.6 Table 65, USB 2.0 9.6.6 */
3130 1.51 skrll if (speed == USB_SPEED_FULL)
3131 1.51 skrll ival += 3; /* 1ms -> 125us */
3132 1.51 skrll ival--;
3133 1.51 skrll cp[0] |= XHCI_EPCTX_0_IVAL_SET(ival);
3134 1.51 skrll break;
3135 1.51 skrll default:
3136 1.51 skrll break;
3137 1.51 skrll }
3138 1.75 pgoyette DPRINTFN(4, "setting ival %ju MaxBurst %#jx",
3139 1.53 skrll XHCI_EPCTX_0_IVAL_GET(cp[0]), XHCI_EPCTX_1_MAXB_GET(cp[1]), 0, 0);
3140 1.1 jakllsch
3141 1.55 skrll /* rewind TR dequeue pointer in xHC */
3142 1.1 jakllsch /* can't use xhci_ep_get_dci() yet? */
3143 1.1 jakllsch *(uint64_t *)(&cp[2]) = htole64(
3144 1.123 skrll xhci_ring_trbp(xs->xs_xr[dci], 0) |
3145 1.1 jakllsch XHCI_EPCTX_2_DCS_SET(1));
3146 1.51 skrll
3147 1.51 skrll cp[0] = htole32(cp[0]);
3148 1.51 skrll cp[1] = htole32(cp[1]);
3149 1.51 skrll cp[4] = htole32(cp[4]);
3150 1.1 jakllsch
3151 1.55 skrll /* rewind TR dequeue pointer in driver */
3152 1.123 skrll struct xhci_ring *xr = xs->xs_xr[dci];
3153 1.55 skrll mutex_enter(&xr->xr_lock);
3154 1.55 skrll xhci_host_dequeue(xr);
3155 1.55 skrll mutex_exit(&xr->xr_lock);
3156 1.55 skrll
3157 1.1 jakllsch /* sync input contexts before they are read from memory */
3158 1.1 jakllsch usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
3159 1.51 skrll }
3160 1.51 skrll
3161 1.51 skrll /*
3162 1.51 skrll * Setup route string and roothub port of given device for slot context
3163 1.51 skrll */
3164 1.51 skrll static void
3165 1.51 skrll xhci_setup_route(struct usbd_pipe *pipe, uint32_t *cp)
3166 1.51 skrll {
3167 1.68 skrll struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
3168 1.51 skrll struct usbd_device *dev = pipe->up_dev;
3169 1.51 skrll struct usbd_port *up = dev->ud_powersrc;
3170 1.51 skrll struct usbd_device *hub;
3171 1.51 skrll struct usbd_device *adev;
3172 1.51 skrll uint8_t rhport = 0;
3173 1.51 skrll uint32_t route = 0;
3174 1.51 skrll
3175 1.51 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3176 1.51 skrll
3177 1.51 skrll /* Locate root hub port and Determine route string */
3178 1.51 skrll /* 4.3.3 route string does not include roothub port */
3179 1.51 skrll for (hub = dev; hub != NULL; hub = hub->ud_myhub) {
3180 1.51 skrll uint32_t dep;
3181 1.51 skrll
3182 1.122 christos DPRINTFN(4, "hub %#jx depth %jd upport %#jx upportno %jd",
3183 1.75 pgoyette (uintptr_t)hub, hub->ud_depth, (uintptr_t)hub->ud_powersrc,
3184 1.75 pgoyette hub->ud_powersrc ? (uintptr_t)hub->ud_powersrc->up_portno :
3185 1.75 pgoyette -1);
3186 1.51 skrll
3187 1.51 skrll if (hub->ud_powersrc == NULL)
3188 1.51 skrll break;
3189 1.51 skrll dep = hub->ud_depth;
3190 1.51 skrll if (dep == 0)
3191 1.51 skrll break;
3192 1.51 skrll rhport = hub->ud_powersrc->up_portno;
3193 1.51 skrll if (dep > USB_HUB_MAX_DEPTH)
3194 1.51 skrll continue;
3195 1.51 skrll
3196 1.51 skrll route |=
3197 1.51 skrll (rhport > UHD_SS_NPORTS_MAX ? UHD_SS_NPORTS_MAX : rhport)
3198 1.51 skrll << ((dep - 1) * 4);
3199 1.51 skrll }
3200 1.51 skrll route = route >> 4;
3201 1.68 skrll size_t bn = hub == sc->sc_bus.ub_roothub ? 0 : 1;
3202 1.51 skrll
3203 1.51 skrll /* Locate port on upstream high speed hub */
3204 1.51 skrll for (adev = dev, hub = up->up_parent;
3205 1.51 skrll hub != NULL && hub->ud_speed != USB_SPEED_HIGH;
3206 1.51 skrll adev = hub, hub = hub->ud_myhub)
3207 1.51 skrll ;
3208 1.51 skrll if (hub) {
3209 1.51 skrll int p;
3210 1.119 skrll for (p = 1; p <= hub->ud_hub->uh_hubdesc.bNbrPorts; p++) {
3211 1.119 skrll if (hub->ud_hub->uh_ports[p - 1].up_dev == adev) {
3212 1.119 skrll dev->ud_myhsport = &hub->ud_hub->uh_ports[p - 1];
3213 1.51 skrll goto found;
3214 1.51 skrll }
3215 1.51 skrll }
3216 1.68 skrll panic("%s: cannot find HS port", __func__);
3217 1.51 skrll found:
3218 1.75 pgoyette DPRINTFN(4, "high speed port %jd", p, 0, 0, 0);
3219 1.51 skrll } else {
3220 1.51 skrll dev->ud_myhsport = NULL;
3221 1.51 skrll }
3222 1.51 skrll
3223 1.68 skrll const size_t ctlrport = xhci_rhport2ctlrport(sc, bn, rhport);
3224 1.68 skrll
3225 1.75 pgoyette DPRINTFN(4, "rhport %ju ctlrport %ju Route %05jx hub %#jx", rhport,
3226 1.75 pgoyette ctlrport, route, (uintptr_t)hub);
3227 1.68 skrll
3228 1.51 skrll cp[0] |= XHCI_SCTX_0_ROUTE_SET(route);
3229 1.68 skrll cp[1] |= XHCI_SCTX_1_RH_PORT_SET(ctlrport);
3230 1.51 skrll }
3231 1.51 skrll
3232 1.51 skrll /*
3233 1.51 skrll * Setup whether device is hub, whether device uses MTT, and
3234 1.51 skrll * TT informations if it uses MTT.
3235 1.51 skrll */
3236 1.51 skrll static void
3237 1.51 skrll xhci_setup_tthub(struct usbd_pipe *pipe, uint32_t *cp)
3238 1.51 skrll {
3239 1.51 skrll struct usbd_device *dev = pipe->up_dev;
3240 1.78 christos struct usbd_port *myhsport = dev->ud_myhsport;
3241 1.51 skrll usb_device_descriptor_t * const dd = &dev->ud_ddesc;
3242 1.51 skrll uint32_t speed = dev->ud_speed;
3243 1.83 skrll uint8_t rhaddr = dev->ud_bus->ub_rhaddr;
3244 1.51 skrll uint8_t tthubslot, ttportnum;
3245 1.51 skrll bool ishub;
3246 1.51 skrll bool usemtt;
3247 1.51 skrll
3248 1.111 mrg XHCIHIST_FUNC();
3249 1.51 skrll
3250 1.51 skrll /*
3251 1.51 skrll * 6.2.2, Table 57-60, 6.2.2.1, 6.2.2.2
3252 1.51 skrll * tthubslot:
3253 1.51 skrll * This is the slot ID of parent HS hub
3254 1.51 skrll * if LS/FS device is connected && connected through HS hub.
3255 1.51 skrll * This is 0 if device is not LS/FS device ||
3256 1.51 skrll * parent hub is not HS hub ||
3257 1.51 skrll * attached to root hub.
3258 1.51 skrll * ttportnum:
3259 1.51 skrll * This is the downstream facing port of parent HS hub
3260 1.51 skrll * if LS/FS device is connected.
3261 1.51 skrll * This is 0 if device is not LS/FS device ||
3262 1.51 skrll * parent hub is not HS hub ||
3263 1.51 skrll * attached to root hub.
3264 1.51 skrll */
3265 1.83 skrll if (myhsport &&
3266 1.83 skrll myhsport->up_parent->ud_addr != rhaddr &&
3267 1.51 skrll (speed == USB_SPEED_LOW || speed == USB_SPEED_FULL)) {
3268 1.78 christos ttportnum = myhsport->up_portno;
3269 1.78 christos tthubslot = myhsport->up_parent->ud_addr;
3270 1.51 skrll } else {
3271 1.51 skrll ttportnum = 0;
3272 1.51 skrll tthubslot = 0;
3273 1.51 skrll }
3274 1.111 mrg XHCIHIST_CALLARGS("myhsport %#jx ttportnum=%jd tthubslot=%jd",
3275 1.78 christos (uintptr_t)myhsport, ttportnum, tthubslot, 0);
3276 1.51 skrll
3277 1.51 skrll /* ishub is valid after reading UDESC_DEVICE */
3278 1.51 skrll ishub = (dd->bDeviceClass == UDCLASS_HUB);
3279 1.51 skrll
3280 1.51 skrll /* dev->ud_hub is valid after reading UDESC_HUB */
3281 1.51 skrll if (ishub && dev->ud_hub) {
3282 1.51 skrll usb_hub_descriptor_t *hd = &dev->ud_hub->uh_hubdesc;
3283 1.51 skrll uint8_t ttt =
3284 1.51 skrll __SHIFTOUT(UGETW(hd->wHubCharacteristics), UHD_TT_THINK);
3285 1.51 skrll
3286 1.51 skrll cp[1] |= XHCI_SCTX_1_NUM_PORTS_SET(hd->bNbrPorts);
3287 1.51 skrll cp[2] |= XHCI_SCTX_2_TT_THINK_TIME_SET(ttt);
3288 1.75 pgoyette DPRINTFN(4, "nports=%jd ttt=%jd", hd->bNbrPorts, ttt, 0, 0);
3289 1.51 skrll }
3290 1.51 skrll
3291 1.83 skrll #define IS_MTTHUB(dd) \
3292 1.83 skrll ((dd)->bDeviceProtocol == UDPROTO_HSHUBMTT)
3293 1.51 skrll
3294 1.51 skrll /*
3295 1.51 skrll * MTT flag is set if
3296 1.83 skrll * 1. this is HS hub && MTTs are supported and enabled; or
3297 1.83 skrll * 2. this is LS or FS device && there is a parent HS hub where MTTs
3298 1.83 skrll * are supported and enabled.
3299 1.83 skrll *
3300 1.83 skrll * XXX enabled is not tested yet
3301 1.51 skrll */
3302 1.83 skrll if (ishub && speed == USB_SPEED_HIGH && IS_MTTHUB(dd))
3303 1.51 skrll usemtt = true;
3304 1.83 skrll else if ((speed == USB_SPEED_LOW || speed == USB_SPEED_FULL) &&
3305 1.83 skrll myhsport &&
3306 1.83 skrll myhsport->up_parent->ud_addr != rhaddr &&
3307 1.83 skrll IS_MTTHUB(&myhsport->up_parent->ud_ddesc))
3308 1.51 skrll usemtt = true;
3309 1.51 skrll else
3310 1.51 skrll usemtt = false;
3311 1.75 pgoyette DPRINTFN(4, "class %ju proto %ju ishub %jd usemtt %jd",
3312 1.51 skrll dd->bDeviceClass, dd->bDeviceProtocol, ishub, usemtt);
3313 1.51 skrll
3314 1.83 skrll #undef IS_MTTHUB
3315 1.51 skrll
3316 1.51 skrll cp[0] |=
3317 1.51 skrll XHCI_SCTX_0_HUB_SET(ishub ? 1 : 0) |
3318 1.51 skrll XHCI_SCTX_0_MTT_SET(usemtt ? 1 : 0);
3319 1.51 skrll cp[2] |=
3320 1.51 skrll XHCI_SCTX_2_TT_HUB_SID_SET(tthubslot) |
3321 1.51 skrll XHCI_SCTX_2_TT_PORT_NUM_SET(ttportnum);
3322 1.51 skrll }
3323 1.51 skrll
3324 1.51 skrll /* set up params for periodic endpoint */
3325 1.51 skrll static void
3326 1.51 skrll xhci_setup_maxburst(struct usbd_pipe *pipe, uint32_t *cp)
3327 1.51 skrll {
3328 1.51 skrll struct usbd_device *dev = pipe->up_dev;
3329 1.51 skrll usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
3330 1.51 skrll const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
3331 1.51 skrll usbd_desc_iter_t iter;
3332 1.51 skrll const usb_cdc_descriptor_t *cdcd;
3333 1.51 skrll uint32_t maxb = 0;
3334 1.51 skrll uint16_t mps = UGETW(ed->wMaxPacketSize);
3335 1.51 skrll uint8_t speed = dev->ud_speed;
3336 1.51 skrll uint8_t ep;
3337 1.51 skrll
3338 1.51 skrll /* config desc is NULL when opening ep0 */
3339 1.51 skrll if (dev == NULL || dev->ud_cdesc == NULL)
3340 1.51 skrll goto no_cdcd;
3341 1.51 skrll cdcd = (const usb_cdc_descriptor_t *)usb_find_desc(dev,
3342 1.51 skrll UDESC_INTERFACE, USBD_CDCSUBTYPE_ANY);
3343 1.51 skrll if (cdcd == NULL)
3344 1.51 skrll goto no_cdcd;
3345 1.51 skrll usb_desc_iter_init(dev, &iter);
3346 1.51 skrll iter.cur = (const void *)cdcd;
3347 1.51 skrll
3348 1.51 skrll /* find endpoint_ss_comp desc for ep of this pipe */
3349 1.51 skrll for (ep = 0;;) {
3350 1.51 skrll cdcd = (const usb_cdc_descriptor_t *)usb_desc_iter_next(&iter);
3351 1.51 skrll if (cdcd == NULL)
3352 1.51 skrll break;
3353 1.51 skrll if (ep == 0 && cdcd->bDescriptorType == UDESC_ENDPOINT) {
3354 1.51 skrll ep = ((const usb_endpoint_descriptor_t *)cdcd)->
3355 1.51 skrll bEndpointAddress;
3356 1.51 skrll if (UE_GET_ADDR(ep) ==
3357 1.51 skrll UE_GET_ADDR(ed->bEndpointAddress)) {
3358 1.51 skrll cdcd = (const usb_cdc_descriptor_t *)
3359 1.51 skrll usb_desc_iter_next(&iter);
3360 1.51 skrll break;
3361 1.51 skrll }
3362 1.51 skrll ep = 0;
3363 1.51 skrll }
3364 1.51 skrll }
3365 1.51 skrll if (cdcd != NULL && cdcd->bDescriptorType == UDESC_ENDPOINT_SS_COMP) {
3366 1.51 skrll const usb_endpoint_ss_comp_descriptor_t * esscd =
3367 1.51 skrll (const usb_endpoint_ss_comp_descriptor_t *)cdcd;
3368 1.51 skrll maxb = esscd->bMaxBurst;
3369 1.51 skrll }
3370 1.51 skrll
3371 1.51 skrll no_cdcd:
3372 1.51 skrll /* 6.2.3.4, 4.8.2.4 */
3373 1.51 skrll if (USB_IS_SS(speed)) {
3374 1.60 skrll /* USB 3.1 9.6.6 */
3375 1.51 skrll cp[1] |= XHCI_EPCTX_1_MAXP_SIZE_SET(mps);
3376 1.60 skrll /* USB 3.1 9.6.7 */
3377 1.51 skrll cp[1] |= XHCI_EPCTX_1_MAXB_SET(maxb);
3378 1.51 skrll #ifdef notyet
3379 1.51 skrll if (xfertype == UE_ISOCHRONOUS) {
3380 1.51 skrll }
3381 1.51 skrll if (XHCI_HCC2_LEC(sc->sc_hcc2) != 0) {
3382 1.51 skrll /* use ESIT */
3383 1.51 skrll cp[4] |= XHCI_EPCTX_4_MAX_ESIT_PAYLOAD_SET(x);
3384 1.51 skrll cp[0] |= XHCI_EPCTX_0_MAX_ESIT_PAYLOAD_HI_SET(x);
3385 1.51 skrll
3386 1.51 skrll /* XXX if LEC = 1, set ESIT instead */
3387 1.51 skrll cp[0] |= XHCI_EPCTX_0_MULT_SET(0);
3388 1.51 skrll } else {
3389 1.51 skrll /* use ival */
3390 1.51 skrll }
3391 1.51 skrll #endif
3392 1.51 skrll } else {
3393 1.60 skrll /* USB 2.0 9.6.6 */
3394 1.51 skrll cp[1] |= XHCI_EPCTX_1_MAXP_SIZE_SET(UE_GET_SIZE(mps));
3395 1.1 jakllsch
3396 1.51 skrll /* 6.2.3.4 */
3397 1.51 skrll if (speed == USB_SPEED_HIGH &&
3398 1.51 skrll (xfertype == UE_ISOCHRONOUS || xfertype == UE_INTERRUPT)) {
3399 1.51 skrll maxb = UE_GET_TRANS(mps);
3400 1.51 skrll } else {
3401 1.51 skrll /* LS/FS or HS CTRL or HS BULK */
3402 1.51 skrll maxb = 0;
3403 1.51 skrll }
3404 1.51 skrll cp[1] |= XHCI_EPCTX_1_MAXB_SET(maxb);
3405 1.51 skrll }
3406 1.51 skrll }
3407 1.1 jakllsch
3408 1.51 skrll /*
3409 1.51 skrll * Convert endpoint bInterval value to endpoint context interval value
3410 1.51 skrll * for Interrupt pipe.
3411 1.51 skrll * xHCI 6.2.3.6 Table 65, USB 2.0 9.6.6
3412 1.51 skrll */
3413 1.51 skrll static uint32_t
3414 1.51 skrll xhci_bival2ival(uint32_t ival, uint32_t speed)
3415 1.51 skrll {
3416 1.51 skrll if (speed == USB_SPEED_LOW || speed == USB_SPEED_FULL) {
3417 1.51 skrll int i;
3418 1.1 jakllsch
3419 1.51 skrll /*
3420 1.51 skrll * round ival down to "the nearest base 2 multiple of
3421 1.51 skrll * bInterval * 8".
3422 1.51 skrll * bInterval is at most 255 as its type is uByte.
3423 1.51 skrll * 255(ms) = 2040(x 125us) < 2^11, so start with 10.
3424 1.51 skrll */
3425 1.51 skrll for (i = 10; i > 0; i--) {
3426 1.51 skrll if ((ival * 8) >= (1 << i))
3427 1.51 skrll break;
3428 1.51 skrll }
3429 1.51 skrll ival = i;
3430 1.51 skrll } else {
3431 1.51 skrll /* Interval = bInterval-1 for SS/HS */
3432 1.51 skrll ival--;
3433 1.51 skrll }
3434 1.1 jakllsch
3435 1.51 skrll return ival;
3436 1.1 jakllsch }
3437 1.1 jakllsch
3438 1.1 jakllsch /* ----- */
3439 1.1 jakllsch
3440 1.1 jakllsch static void
3441 1.34 skrll xhci_noop(struct usbd_pipe *pipe)
3442 1.1 jakllsch {
3443 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3444 1.1 jakllsch }
3445 1.1 jakllsch
3446 1.34 skrll /*
3447 1.34 skrll * Process root hub request.
3448 1.34 skrll */
3449 1.34 skrll static int
3450 1.34 skrll xhci_roothub_ctrl(struct usbd_bus *bus, usb_device_request_t *req,
3451 1.34 skrll void *buf, int buflen)
3452 1.1 jakllsch {
3453 1.34 skrll struct xhci_softc * const sc = XHCI_BUS2SC(bus);
3454 1.1 jakllsch usb_port_status_t ps;
3455 1.1 jakllsch int l, totlen = 0;
3456 1.34 skrll uint16_t len, value, index;
3457 1.1 jakllsch int port, i;
3458 1.1 jakllsch uint32_t v;
3459 1.1 jakllsch
3460 1.111 mrg XHCIHIST_FUNC();
3461 1.1 jakllsch
3462 1.1 jakllsch if (sc->sc_dying)
3463 1.34 skrll return -1;
3464 1.1 jakllsch
3465 1.68 skrll size_t bn = bus == &sc->sc_bus ? 0 : 1;
3466 1.68 skrll
3467 1.34 skrll len = UGETW(req->wLength);
3468 1.1 jakllsch value = UGETW(req->wValue);
3469 1.1 jakllsch index = UGETW(req->wIndex);
3470 1.1 jakllsch
3471 1.111 mrg XHCIHIST_CALLARGS("rhreq: %04jx %04jx %04jx %04jx",
3472 1.27 skrll req->bmRequestType | (req->bRequest << 8), value, index, len);
3473 1.1 jakllsch
3474 1.1 jakllsch #define C(x,y) ((x) | ((y) << 8))
3475 1.34 skrll switch (C(req->bRequest, req->bmRequestType)) {
3476 1.1 jakllsch case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
3477 1.121 christos DPRINTFN(8, "getdesc: wValue=0x%04jx", value, 0, 0, 0);
3478 1.1 jakllsch if (len == 0)
3479 1.1 jakllsch break;
3480 1.34 skrll switch (value) {
3481 1.34 skrll #define sd ((usb_string_descriptor_t *)buf)
3482 1.34 skrll case C(2, UDESC_STRING):
3483 1.34 skrll /* Product */
3484 1.91 jmcneill totlen = usb_makestrdesc(sd, len, "xHCI root hub");
3485 1.1 jakllsch break;
3486 1.1 jakllsch #undef sd
3487 1.1 jakllsch default:
3488 1.34 skrll /* default from usbroothub */
3489 1.34 skrll return buflen;
3490 1.1 jakllsch }
3491 1.1 jakllsch break;
3492 1.34 skrll
3493 1.1 jakllsch /* Hub requests */
3494 1.1 jakllsch case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
3495 1.1 jakllsch break;
3496 1.34 skrll /* Clear Port Feature request */
3497 1.68 skrll case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER): {
3498 1.68 skrll const size_t cp = xhci_rhport2ctlrport(sc, bn, index);
3499 1.68 skrll
3500 1.75 pgoyette DPRINTFN(4, "UR_CLEAR_PORT_FEAT bp=%jd feat=%jd bus=%jd cp=%jd",
3501 1.68 skrll index, value, bn, cp);
3502 1.68 skrll if (index < 1 || index > sc->sc_rhportcount[bn]) {
3503 1.34 skrll return -1;
3504 1.1 jakllsch }
3505 1.68 skrll port = XHCI_PORTSC(cp);
3506 1.1 jakllsch v = xhci_op_read_4(sc, port);
3507 1.121 christos DPRINTFN(4, "portsc=0x%08jx", v, 0, 0, 0);
3508 1.1 jakllsch v &= ~XHCI_PS_CLEAR;
3509 1.1 jakllsch switch (value) {
3510 1.1 jakllsch case UHF_PORT_ENABLE:
3511 1.34 skrll xhci_op_write_4(sc, port, v & ~XHCI_PS_PED);
3512 1.1 jakllsch break;
3513 1.1 jakllsch case UHF_PORT_SUSPEND:
3514 1.34 skrll return -1;
3515 1.1 jakllsch case UHF_PORT_POWER:
3516 1.1 jakllsch break;
3517 1.1 jakllsch case UHF_PORT_TEST:
3518 1.1 jakllsch case UHF_PORT_INDICATOR:
3519 1.34 skrll return -1;
3520 1.1 jakllsch case UHF_C_PORT_CONNECTION:
3521 1.1 jakllsch xhci_op_write_4(sc, port, v | XHCI_PS_CSC);
3522 1.1 jakllsch break;
3523 1.1 jakllsch case UHF_C_PORT_ENABLE:
3524 1.1 jakllsch case UHF_C_PORT_SUSPEND:
3525 1.1 jakllsch case UHF_C_PORT_OVER_CURRENT:
3526 1.34 skrll return -1;
3527 1.34 skrll case UHF_C_BH_PORT_RESET:
3528 1.34 skrll xhci_op_write_4(sc, port, v | XHCI_PS_WRC);
3529 1.34 skrll break;
3530 1.1 jakllsch case UHF_C_PORT_RESET:
3531 1.1 jakllsch xhci_op_write_4(sc, port, v | XHCI_PS_PRC);
3532 1.1 jakllsch break;
3533 1.34 skrll case UHF_C_PORT_LINK_STATE:
3534 1.34 skrll xhci_op_write_4(sc, port, v | XHCI_PS_PLC);
3535 1.34 skrll break;
3536 1.34 skrll case UHF_C_PORT_CONFIG_ERROR:
3537 1.34 skrll xhci_op_write_4(sc, port, v | XHCI_PS_CEC);
3538 1.34 skrll break;
3539 1.1 jakllsch default:
3540 1.34 skrll return -1;
3541 1.1 jakllsch }
3542 1.1 jakllsch break;
3543 1.68 skrll }
3544 1.1 jakllsch case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
3545 1.1 jakllsch if (len == 0)
3546 1.1 jakllsch break;
3547 1.1 jakllsch if ((value & 0xff) != 0) {
3548 1.34 skrll return -1;
3549 1.1 jakllsch }
3550 1.34 skrll usb_hub_descriptor_t hubd;
3551 1.34 skrll
3552 1.98 riastrad totlen = uimin(buflen, sizeof(hubd));
3553 1.34 skrll memcpy(&hubd, buf, totlen);
3554 1.68 skrll hubd.bNbrPorts = sc->sc_rhportcount[bn];
3555 1.1 jakllsch USETW(hubd.wHubCharacteristics, UHD_PWR_NO_SWITCH);
3556 1.1 jakllsch hubd.bPwrOn2PwrGood = 200;
3557 1.68 skrll for (i = 0, l = sc->sc_rhportcount[bn]; l > 0; i++, l -= 8) {
3558 1.68 skrll /* XXX can't find out? */
3559 1.68 skrll hubd.DeviceRemovable[i++] = 0;
3560 1.68 skrll }
3561 1.3 skrll hubd.bDescLength = USB_HUB_DESCRIPTOR_SIZE + i;
3562 1.98 riastrad totlen = uimin(totlen, hubd.bDescLength);
3563 1.34 skrll memcpy(buf, &hubd, totlen);
3564 1.1 jakllsch break;
3565 1.1 jakllsch case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
3566 1.1 jakllsch if (len != 4) {
3567 1.34 skrll return -1;
3568 1.1 jakllsch }
3569 1.1 jakllsch memset(buf, 0, len); /* ? XXX */
3570 1.1 jakllsch totlen = len;
3571 1.1 jakllsch break;
3572 1.34 skrll /* Get Port Status request */
3573 1.68 skrll case C(UR_GET_STATUS, UT_READ_CLASS_OTHER): {
3574 1.68 skrll const size_t cp = xhci_rhport2ctlrport(sc, bn, index);
3575 1.68 skrll
3576 1.75 pgoyette DPRINTFN(8, "get port status bn=%jd i=%jd cp=%ju",
3577 1.75 pgoyette bn, index, cp, 0);
3578 1.68 skrll if (index < 1 || index > sc->sc_rhportcount[bn]) {
3579 1.111 mrg DPRINTFN(5, "bad get port status: index=%jd bn=%jd "
3580 1.111 mrg "portcount=%jd",
3581 1.111 mrg index, bn, sc->sc_rhportcount[bn], 0);
3582 1.34 skrll return -1;
3583 1.1 jakllsch }
3584 1.1 jakllsch if (len != 4) {
3585 1.120 christos DPRINTFN(5, "bad get port status: len %jd != 4",
3586 1.111 mrg len, 0, 0, 0);
3587 1.34 skrll return -1;
3588 1.1 jakllsch }
3589 1.68 skrll v = xhci_op_read_4(sc, XHCI_PORTSC(cp));
3590 1.121 christos DPRINTFN(4, "getrhportsc %jd 0x%08jx", cp, v, 0, 0);
3591 1.34 skrll i = xhci_xspeed2psspeed(XHCI_PS_SPEED_GET(v));
3592 1.1 jakllsch if (v & XHCI_PS_CCS) i |= UPS_CURRENT_CONNECT_STATUS;
3593 1.1 jakllsch if (v & XHCI_PS_PED) i |= UPS_PORT_ENABLED;
3594 1.1 jakllsch if (v & XHCI_PS_OCA) i |= UPS_OVERCURRENT_INDICATOR;
3595 1.1 jakllsch //if (v & XHCI_PS_SUSP) i |= UPS_SUSPEND;
3596 1.1 jakllsch if (v & XHCI_PS_PR) i |= UPS_RESET;
3597 1.34 skrll if (v & XHCI_PS_PP) {
3598 1.34 skrll if (i & UPS_OTHER_SPEED)
3599 1.34 skrll i |= UPS_PORT_POWER_SS;
3600 1.34 skrll else
3601 1.34 skrll i |= UPS_PORT_POWER;
3602 1.34 skrll }
3603 1.34 skrll if (i & UPS_OTHER_SPEED)
3604 1.34 skrll i |= UPS_PORT_LS_SET(XHCI_PS_PLS_GET(v));
3605 1.34 skrll if (sc->sc_vendor_port_status)
3606 1.34 skrll i = sc->sc_vendor_port_status(sc, v, i);
3607 1.1 jakllsch USETW(ps.wPortStatus, i);
3608 1.1 jakllsch i = 0;
3609 1.1 jakllsch if (v & XHCI_PS_CSC) i |= UPS_C_CONNECT_STATUS;
3610 1.1 jakllsch if (v & XHCI_PS_PEC) i |= UPS_C_PORT_ENABLED;
3611 1.1 jakllsch if (v & XHCI_PS_OCC) i |= UPS_C_OVERCURRENT_INDICATOR;
3612 1.1 jakllsch if (v & XHCI_PS_PRC) i |= UPS_C_PORT_RESET;
3613 1.34 skrll if (v & XHCI_PS_WRC) i |= UPS_C_BH_PORT_RESET;
3614 1.34 skrll if (v & XHCI_PS_PLC) i |= UPS_C_PORT_LINK_STATE;
3615 1.34 skrll if (v & XHCI_PS_CEC) i |= UPS_C_PORT_CONFIG_ERROR;
3616 1.1 jakllsch USETW(ps.wPortChange, i);
3617 1.98 riastrad totlen = uimin(len, sizeof(ps));
3618 1.34 skrll memcpy(buf, &ps, totlen);
3619 1.120 christos DPRINTFN(5, "get port status: wPortStatus %#jx wPortChange %#jx"
3620 1.120 christos " totlen %jd",
3621 1.111 mrg UGETW(ps.wPortStatus), UGETW(ps.wPortChange), totlen, 0);
3622 1.1 jakllsch break;
3623 1.68 skrll }
3624 1.1 jakllsch case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
3625 1.34 skrll return -1;
3626 1.34 skrll case C(UR_SET_HUB_DEPTH, UT_WRITE_CLASS_DEVICE):
3627 1.34 skrll break;
3628 1.1 jakllsch case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
3629 1.1 jakllsch break;
3630 1.34 skrll /* Set Port Feature request */
3631 1.34 skrll case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER): {
3632 1.34 skrll int optval = (index >> 8) & 0xff;
3633 1.34 skrll index &= 0xff;
3634 1.68 skrll if (index < 1 || index > sc->sc_rhportcount[bn]) {
3635 1.34 skrll return -1;
3636 1.1 jakllsch }
3637 1.68 skrll
3638 1.68 skrll const size_t cp = xhci_rhport2ctlrport(sc, bn, index);
3639 1.68 skrll
3640 1.68 skrll port = XHCI_PORTSC(cp);
3641 1.1 jakllsch v = xhci_op_read_4(sc, port);
3642 1.121 christos DPRINTFN(4, "index %jd cp %jd portsc=0x%08jx", index, cp, v, 0);
3643 1.1 jakllsch v &= ~XHCI_PS_CLEAR;
3644 1.1 jakllsch switch (value) {
3645 1.1 jakllsch case UHF_PORT_ENABLE:
3646 1.1 jakllsch xhci_op_write_4(sc, port, v | XHCI_PS_PED);
3647 1.1 jakllsch break;
3648 1.1 jakllsch case UHF_PORT_SUSPEND:
3649 1.1 jakllsch /* XXX suspend */
3650 1.1 jakllsch break;
3651 1.1 jakllsch case UHF_PORT_RESET:
3652 1.34 skrll v &= ~(XHCI_PS_PED | XHCI_PS_PR);
3653 1.1 jakllsch xhci_op_write_4(sc, port, v | XHCI_PS_PR);
3654 1.1 jakllsch /* Wait for reset to complete. */
3655 1.1 jakllsch usb_delay_ms(&sc->sc_bus, USB_PORT_ROOT_RESET_DELAY);
3656 1.1 jakllsch if (sc->sc_dying) {
3657 1.34 skrll return -1;
3658 1.1 jakllsch }
3659 1.1 jakllsch v = xhci_op_read_4(sc, port);
3660 1.1 jakllsch if (v & XHCI_PS_PR) {
3661 1.1 jakllsch xhci_op_write_4(sc, port, v & ~XHCI_PS_PR);
3662 1.1 jakllsch usb_delay_ms(&sc->sc_bus, 10);
3663 1.1 jakllsch /* XXX */
3664 1.1 jakllsch }
3665 1.1 jakllsch break;
3666 1.1 jakllsch case UHF_PORT_POWER:
3667 1.1 jakllsch /* XXX power control */
3668 1.1 jakllsch break;
3669 1.1 jakllsch /* XXX more */
3670 1.1 jakllsch case UHF_C_PORT_RESET:
3671 1.1 jakllsch xhci_op_write_4(sc, port, v | XHCI_PS_PRC);
3672 1.1 jakllsch break;
3673 1.34 skrll case UHF_PORT_U1_TIMEOUT:
3674 1.34 skrll if (XHCI_PS_SPEED_GET(v) < XHCI_PS_SPEED_SS) {
3675 1.34 skrll return -1;
3676 1.34 skrll }
3677 1.68 skrll port = XHCI_PORTPMSC(cp);
3678 1.34 skrll v = xhci_op_read_4(sc, port);
3679 1.121 christos DPRINTFN(4, "index %jd cp %jd portpmsc=0x%08jx",
3680 1.75 pgoyette index, cp, v, 0);
3681 1.34 skrll v &= ~XHCI_PM3_U1TO_SET(0xff);
3682 1.34 skrll v |= XHCI_PM3_U1TO_SET(optval);
3683 1.34 skrll xhci_op_write_4(sc, port, v);
3684 1.34 skrll break;
3685 1.34 skrll case UHF_PORT_U2_TIMEOUT:
3686 1.34 skrll if (XHCI_PS_SPEED_GET(v) < XHCI_PS_SPEED_SS) {
3687 1.34 skrll return -1;
3688 1.34 skrll }
3689 1.68 skrll port = XHCI_PORTPMSC(cp);
3690 1.34 skrll v = xhci_op_read_4(sc, port);
3691 1.121 christos DPRINTFN(4, "index %jd cp %jd portpmsc=0x%08jx",
3692 1.75 pgoyette index, cp, v, 0);
3693 1.34 skrll v &= ~XHCI_PM3_U2TO_SET(0xff);
3694 1.34 skrll v |= XHCI_PM3_U2TO_SET(optval);
3695 1.34 skrll xhci_op_write_4(sc, port, v);
3696 1.34 skrll break;
3697 1.1 jakllsch default:
3698 1.34 skrll return -1;
3699 1.1 jakllsch }
3700 1.34 skrll }
3701 1.1 jakllsch break;
3702 1.1 jakllsch case C(UR_CLEAR_TT_BUFFER, UT_WRITE_CLASS_OTHER):
3703 1.1 jakllsch case C(UR_RESET_TT, UT_WRITE_CLASS_OTHER):
3704 1.1 jakllsch case C(UR_GET_TT_STATE, UT_READ_CLASS_OTHER):
3705 1.1 jakllsch case C(UR_STOP_TT, UT_WRITE_CLASS_OTHER):
3706 1.1 jakllsch break;
3707 1.1 jakllsch default:
3708 1.34 skrll /* default from usbroothub */
3709 1.34 skrll return buflen;
3710 1.1 jakllsch }
3711 1.27 skrll
3712 1.34 skrll return totlen;
3713 1.1 jakllsch }
3714 1.1 jakllsch
3715 1.28 skrll /* root hub interrupt */
3716 1.1 jakllsch
3717 1.1 jakllsch static usbd_status
3718 1.34 skrll xhci_root_intr_transfer(struct usbd_xfer *xfer)
3719 1.1 jakllsch {
3720 1.34 skrll struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
3721 1.1 jakllsch usbd_status err;
3722 1.1 jakllsch
3723 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3724 1.27 skrll
3725 1.1 jakllsch /* Insert last in queue. */
3726 1.1 jakllsch mutex_enter(&sc->sc_lock);
3727 1.1 jakllsch err = usb_insert_transfer(xfer);
3728 1.1 jakllsch mutex_exit(&sc->sc_lock);
3729 1.1 jakllsch if (err)
3730 1.1 jakllsch return err;
3731 1.1 jakllsch
3732 1.1 jakllsch /* Pipe isn't running, start first */
3733 1.34 skrll return xhci_root_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
3734 1.1 jakllsch }
3735 1.1 jakllsch
3736 1.34 skrll /* Wait for roothub port status/change */
3737 1.1 jakllsch static usbd_status
3738 1.34 skrll xhci_root_intr_start(struct usbd_xfer *xfer)
3739 1.1 jakllsch {
3740 1.34 skrll struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
3741 1.68 skrll const size_t bn = XHCI_XFER2BUS(xfer) == &sc->sc_bus ? 0 : 1;
3742 1.100 mrg const bool polling = xhci_polling_p(sc);
3743 1.1 jakllsch
3744 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3745 1.27 skrll
3746 1.1 jakllsch if (sc->sc_dying)
3747 1.1 jakllsch return USBD_IOERROR;
3748 1.1 jakllsch
3749 1.99 mrg if (!polling)
3750 1.99 mrg mutex_enter(&sc->sc_lock);
3751 1.117 riastrad KASSERT(sc->sc_intrxfer[bn] == NULL);
3752 1.68 skrll sc->sc_intrxfer[bn] = xfer;
3753 1.118 riastrad xfer->ux_status = USBD_IN_PROGRESS;
3754 1.99 mrg if (!polling)
3755 1.99 mrg mutex_exit(&sc->sc_lock);
3756 1.1 jakllsch
3757 1.1 jakllsch return USBD_IN_PROGRESS;
3758 1.1 jakllsch }
3759 1.1 jakllsch
3760 1.1 jakllsch static void
3761 1.34 skrll xhci_root_intr_abort(struct usbd_xfer *xfer)
3762 1.1 jakllsch {
3763 1.117 riastrad struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
3764 1.117 riastrad const size_t bn = XHCI_XFER2BUS(xfer) == &sc->sc_bus ? 0 : 1;
3765 1.1 jakllsch
3766 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3767 1.27 skrll
3768 1.1 jakllsch KASSERT(mutex_owned(&sc->sc_lock));
3769 1.34 skrll KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
3770 1.21 skrll
3771 1.117 riastrad /* If xfer has already completed, nothing to do here. */
3772 1.117 riastrad if (sc->sc_intrxfer[bn] == NULL)
3773 1.117 riastrad return;
3774 1.117 riastrad
3775 1.117 riastrad /*
3776 1.117 riastrad * Otherwise, sc->sc_intrxfer[bn] had better be this transfer.
3777 1.117 riastrad * Cancel it.
3778 1.117 riastrad */
3779 1.117 riastrad KASSERT(sc->sc_intrxfer[bn] == xfer);
3780 1.34 skrll xfer->ux_status = USBD_CANCELLED;
3781 1.1 jakllsch usb_transfer_complete(xfer);
3782 1.1 jakllsch }
3783 1.1 jakllsch
3784 1.1 jakllsch static void
3785 1.34 skrll xhci_root_intr_close(struct usbd_pipe *pipe)
3786 1.1 jakllsch {
3787 1.117 riastrad struct xhci_softc * const sc __diagused = XHCI_PIPE2SC(pipe);
3788 1.117 riastrad const struct usbd_xfer *xfer __diagused = pipe->up_intrxfer;
3789 1.117 riastrad const size_t bn __diagused = XHCI_XFER2BUS(xfer) == &sc->sc_bus ? 0 : 1;
3790 1.1 jakllsch
3791 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3792 1.27 skrll
3793 1.1 jakllsch KASSERT(mutex_owned(&sc->sc_lock));
3794 1.1 jakllsch
3795 1.117 riastrad /*
3796 1.117 riastrad * Caller must guarantee the xfer has completed first, by
3797 1.117 riastrad * closing the pipe only after normal completion or an abort.
3798 1.117 riastrad */
3799 1.117 riastrad KASSERT(sc->sc_intrxfer[bn] == NULL);
3800 1.1 jakllsch }
3801 1.1 jakllsch
3802 1.1 jakllsch static void
3803 1.34 skrll xhci_root_intr_done(struct usbd_xfer *xfer)
3804 1.1 jakllsch {
3805 1.117 riastrad struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
3806 1.117 riastrad const size_t bn = XHCI_XFER2BUS(xfer) == &sc->sc_bus ? 0 : 1;
3807 1.117 riastrad
3808 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3809 1.27 skrll
3810 1.117 riastrad KASSERT(mutex_owned(&sc->sc_lock));
3811 1.117 riastrad
3812 1.117 riastrad /* Claim the xfer so it doesn't get completed again. */
3813 1.117 riastrad KASSERT(sc->sc_intrxfer[bn] == xfer);
3814 1.117 riastrad KASSERT(xfer->ux_status != USBD_IN_PROGRESS);
3815 1.117 riastrad sc->sc_intrxfer[bn] = NULL;
3816 1.1 jakllsch }
3817 1.1 jakllsch
3818 1.1 jakllsch /* -------------- */
3819 1.1 jakllsch /* device control */
3820 1.1 jakllsch
3821 1.1 jakllsch static usbd_status
3822 1.34 skrll xhci_device_ctrl_transfer(struct usbd_xfer *xfer)
3823 1.1 jakllsch {
3824 1.34 skrll struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
3825 1.1 jakllsch usbd_status err;
3826 1.1 jakllsch
3827 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3828 1.27 skrll
3829 1.1 jakllsch /* Insert last in queue. */
3830 1.1 jakllsch mutex_enter(&sc->sc_lock);
3831 1.1 jakllsch err = usb_insert_transfer(xfer);
3832 1.1 jakllsch mutex_exit(&sc->sc_lock);
3833 1.1 jakllsch if (err)
3834 1.34 skrll return err;
3835 1.1 jakllsch
3836 1.1 jakllsch /* Pipe isn't running, start first */
3837 1.34 skrll return xhci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
3838 1.1 jakllsch }
3839 1.1 jakllsch
3840 1.1 jakllsch static usbd_status
3841 1.34 skrll xhci_device_ctrl_start(struct usbd_xfer *xfer)
3842 1.1 jakllsch {
3843 1.34 skrll struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
3844 1.34 skrll struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
3845 1.34 skrll const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
3846 1.123 skrll struct xhci_ring * const tr = xs->xs_xr[dci];
3847 1.35 skrll struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
3848 1.34 skrll usb_device_request_t * const req = &xfer->ux_request;
3849 1.124 skrll const bool isread = usbd_xfer_isread(xfer);
3850 1.1 jakllsch const uint32_t len = UGETW(req->wLength);
3851 1.34 skrll usb_dma_t * const dma = &xfer->ux_dmabuf;
3852 1.1 jakllsch uint64_t parameter;
3853 1.1 jakllsch uint32_t status;
3854 1.1 jakllsch uint32_t control;
3855 1.1 jakllsch u_int i;
3856 1.100 mrg const bool polling = xhci_polling_p(sc);
3857 1.1 jakllsch
3858 1.111 mrg XHCIHIST_FUNC();
3859 1.111 mrg XHCIHIST_CALLARGS("req: %04jx %04jx %04jx %04jx",
3860 1.27 skrll req->bmRequestType | (req->bRequest << 8), UGETW(req->wValue),
3861 1.27 skrll UGETW(req->wIndex), UGETW(req->wLength));
3862 1.1 jakllsch
3863 1.1 jakllsch /* we rely on the bottom bits for extra info */
3864 1.59 maya KASSERTMSG(((uintptr_t)xfer & 0x3) == 0x0, "xfer %zx",
3865 1.59 maya (uintptr_t) xfer);
3866 1.1 jakllsch
3867 1.34 skrll KASSERT((xfer->ux_rqflags & URQ_REQUEST) != 0);
3868 1.1 jakllsch
3869 1.1 jakllsch i = 0;
3870 1.1 jakllsch
3871 1.1 jakllsch /* setup phase */
3872 1.63 skrll memcpy(¶meter, req, sizeof(parameter));
3873 1.1 jakllsch status = XHCI_TRB_2_IRQ_SET(0) | XHCI_TRB_2_BYTES_SET(sizeof(*req));
3874 1.1 jakllsch control = ((len == 0) ? XHCI_TRB_3_TRT_NONE :
3875 1.1 jakllsch (isread ? XHCI_TRB_3_TRT_IN : XHCI_TRB_3_TRT_OUT)) |
3876 1.1 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_SETUP_STAGE) |
3877 1.1 jakllsch XHCI_TRB_3_IDT_BIT;
3878 1.101 jakllsch /* we need parameter un-swapped on big endian, so pre-swap it here */
3879 1.101 jakllsch xhci_soft_trb_put(&xx->xx_trb[i++], htole64(parameter), status, control);
3880 1.1 jakllsch
3881 1.34 skrll if (len != 0) {
3882 1.34 skrll /* data phase */
3883 1.34 skrll parameter = DMAADDR(dma, 0);
3884 1.59 maya KASSERTMSG(len <= 0x10000, "len %d", len);
3885 1.34 skrll status = XHCI_TRB_2_IRQ_SET(0) |
3886 1.113 mrg XHCI_TRB_2_TDSZ_SET(0) |
3887 1.34 skrll XHCI_TRB_2_BYTES_SET(len);
3888 1.34 skrll control = (isread ? XHCI_TRB_3_DIR_IN : 0) |
3889 1.34 skrll XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_DATA_STAGE) |
3890 1.124 skrll (isread ? XHCI_TRB_3_ISP_BIT : 0) |
3891 1.34 skrll XHCI_TRB_3_IOC_BIT;
3892 1.101 jakllsch xhci_soft_trb_put(&xx->xx_trb[i++], parameter, status, control);
3893 1.124 skrll
3894 1.124 skrll usb_syncmem(dma, 0, len,
3895 1.124 skrll isread ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
3896 1.34 skrll }
3897 1.1 jakllsch
3898 1.1 jakllsch parameter = 0;
3899 1.28 skrll status = XHCI_TRB_2_IRQ_SET(0);
3900 1.1 jakllsch /* the status stage has inverted direction */
3901 1.28 skrll control = ((isread && (len > 0)) ? 0 : XHCI_TRB_3_DIR_IN) |
3902 1.1 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_STATUS_STAGE) |
3903 1.1 jakllsch XHCI_TRB_3_IOC_BIT;
3904 1.101 jakllsch xhci_soft_trb_put(&xx->xx_trb[i++], parameter, status, control);
3905 1.1 jakllsch
3906 1.99 mrg if (!polling)
3907 1.99 mrg mutex_enter(&tr->xr_lock);
3908 1.1 jakllsch xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
3909 1.99 mrg if (!polling)
3910 1.99 mrg mutex_exit(&tr->xr_lock);
3911 1.1 jakllsch
3912 1.115 skrll if (!polling)
3913 1.115 skrll mutex_enter(&sc->sc_lock);
3914 1.115 skrll xfer->ux_status = USBD_IN_PROGRESS;
3915 1.1 jakllsch xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
3916 1.116 riastrad usbd_xfer_schedule_timeout(xfer);
3917 1.115 skrll if (!polling)
3918 1.115 skrll mutex_exit(&sc->sc_lock);
3919 1.1 jakllsch
3920 1.1 jakllsch return USBD_IN_PROGRESS;
3921 1.1 jakllsch }
3922 1.1 jakllsch
3923 1.1 jakllsch static void
3924 1.34 skrll xhci_device_ctrl_done(struct usbd_xfer *xfer)
3925 1.1 jakllsch {
3926 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3927 1.34 skrll usb_device_request_t *req = &xfer->ux_request;
3928 1.34 skrll int len = UGETW(req->wLength);
3929 1.34 skrll int rd = req->bmRequestType & UT_READ;
3930 1.1 jakllsch
3931 1.34 skrll if (len)
3932 1.34 skrll usb_syncmem(&xfer->ux_dmabuf, 0, len,
3933 1.34 skrll rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
3934 1.1 jakllsch }
3935 1.1 jakllsch
3936 1.1 jakllsch static void
3937 1.34 skrll xhci_device_ctrl_abort(struct usbd_xfer *xfer)
3938 1.1 jakllsch {
3939 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3940 1.34 skrll
3941 1.116 riastrad usbd_xfer_abort(xfer);
3942 1.1 jakllsch }
3943 1.1 jakllsch
3944 1.1 jakllsch static void
3945 1.34 skrll xhci_device_ctrl_close(struct usbd_pipe *pipe)
3946 1.1 jakllsch {
3947 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3948 1.34 skrll
3949 1.34 skrll xhci_close_pipe(pipe);
3950 1.1 jakllsch }
3951 1.1 jakllsch
3952 1.34 skrll /* ------------------ */
3953 1.34 skrll /* device isochronous */
3954 1.1 jakllsch
3955 1.1 jakllsch /* ----------- */
3956 1.1 jakllsch /* device bulk */
3957 1.1 jakllsch
3958 1.1 jakllsch static usbd_status
3959 1.34 skrll xhci_device_bulk_transfer(struct usbd_xfer *xfer)
3960 1.1 jakllsch {
3961 1.34 skrll struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
3962 1.1 jakllsch usbd_status err;
3963 1.1 jakllsch
3964 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3965 1.27 skrll
3966 1.1 jakllsch /* Insert last in queue. */
3967 1.1 jakllsch mutex_enter(&sc->sc_lock);
3968 1.1 jakllsch err = usb_insert_transfer(xfer);
3969 1.1 jakllsch mutex_exit(&sc->sc_lock);
3970 1.1 jakllsch if (err)
3971 1.1 jakllsch return err;
3972 1.1 jakllsch
3973 1.1 jakllsch /*
3974 1.1 jakllsch * Pipe isn't running (otherwise err would be USBD_INPROG),
3975 1.1 jakllsch * so start it first.
3976 1.1 jakllsch */
3977 1.34 skrll return xhci_device_bulk_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
3978 1.1 jakllsch }
3979 1.1 jakllsch
3980 1.1 jakllsch static usbd_status
3981 1.34 skrll xhci_device_bulk_start(struct usbd_xfer *xfer)
3982 1.1 jakllsch {
3983 1.34 skrll struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
3984 1.34 skrll struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
3985 1.34 skrll const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
3986 1.123 skrll struct xhci_ring * const tr = xs->xs_xr[dci];
3987 1.35 skrll struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
3988 1.34 skrll const uint32_t len = xfer->ux_length;
3989 1.34 skrll usb_dma_t * const dma = &xfer->ux_dmabuf;
3990 1.1 jakllsch uint64_t parameter;
3991 1.1 jakllsch uint32_t status;
3992 1.1 jakllsch uint32_t control;
3993 1.1 jakllsch u_int i = 0;
3994 1.100 mrg const bool polling = xhci_polling_p(sc);
3995 1.1 jakllsch
3996 1.111 mrg XHCIHIST_FUNC();
3997 1.111 mrg XHCIHIST_CALLARGS("%#jx slot %ju dci %ju",
3998 1.111 mrg (uintptr_t)xfer, xs->xs_idx, dci, 0);
3999 1.1 jakllsch
4000 1.1 jakllsch if (sc->sc_dying)
4001 1.1 jakllsch return USBD_IOERROR;
4002 1.1 jakllsch
4003 1.34 skrll KASSERT((xfer->ux_rqflags & URQ_REQUEST) == 0);
4004 1.1 jakllsch
4005 1.1 jakllsch parameter = DMAADDR(dma, 0);
4006 1.124 skrll const bool isread = usbd_xfer_isread(xfer);
4007 1.124 skrll if (len)
4008 1.124 skrll usb_syncmem(dma, 0, len,
4009 1.124 skrll isread ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
4010 1.124 skrll
4011 1.11 dsl /*
4012 1.13 dsl * XXX: (dsl) The physical buffer must not cross a 64k boundary.
4013 1.11 dsl * If the user supplied buffer crosses such a boundary then 2
4014 1.11 dsl * (or more) TRB should be used.
4015 1.11 dsl * If multiple TRB are used the td_size field must be set correctly.
4016 1.11 dsl * For v1.0 devices (like ivy bridge) this is the number of usb data
4017 1.11 dsl * blocks needed to complete the transfer.
4018 1.11 dsl * Setting it to 1 in the last TRB causes an extra zero-length
4019 1.11 dsl * data block be sent.
4020 1.11 dsl * The earlier documentation differs, I don't know how it behaves.
4021 1.11 dsl */
4022 1.59 maya KASSERTMSG(len <= 0x10000, "len %d", len);
4023 1.1 jakllsch status = XHCI_TRB_2_IRQ_SET(0) |
4024 1.113 mrg XHCI_TRB_2_TDSZ_SET(0) |
4025 1.1 jakllsch XHCI_TRB_2_BYTES_SET(len);
4026 1.1 jakllsch control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_NORMAL) |
4027 1.124 skrll (isread ? XHCI_TRB_3_ISP_BIT : 0) |
4028 1.63 skrll XHCI_TRB_3_IOC_BIT;
4029 1.101 jakllsch xhci_soft_trb_put(&xx->xx_trb[i++], parameter, status, control);
4030 1.1 jakllsch
4031 1.99 mrg if (!polling)
4032 1.99 mrg mutex_enter(&tr->xr_lock);
4033 1.1 jakllsch xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
4034 1.99 mrg if (!polling)
4035 1.99 mrg mutex_exit(&tr->xr_lock);
4036 1.1 jakllsch
4037 1.115 skrll if (!polling)
4038 1.115 skrll mutex_enter(&sc->sc_lock);
4039 1.115 skrll xfer->ux_status = USBD_IN_PROGRESS;
4040 1.1 jakllsch xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
4041 1.116 riastrad usbd_xfer_schedule_timeout(xfer);
4042 1.115 skrll if (!polling)
4043 1.115 skrll mutex_exit(&sc->sc_lock);
4044 1.34 skrll
4045 1.1 jakllsch return USBD_IN_PROGRESS;
4046 1.1 jakllsch }
4047 1.1 jakllsch
4048 1.1 jakllsch static void
4049 1.34 skrll xhci_device_bulk_done(struct usbd_xfer *xfer)
4050 1.1 jakllsch {
4051 1.27 skrll #ifdef USB_DEBUG
4052 1.34 skrll struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
4053 1.34 skrll const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
4054 1.27 skrll #endif
4055 1.124 skrll const bool isread = usbd_xfer_isread(xfer);
4056 1.1 jakllsch
4057 1.111 mrg XHCIHIST_FUNC();
4058 1.111 mrg XHCIHIST_CALLARGS("%#jx slot %ju dci %ju",
4059 1.111 mrg (uintptr_t)xfer, xs->xs_idx, dci, 0);
4060 1.1 jakllsch
4061 1.34 skrll usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
4062 1.1 jakllsch isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
4063 1.1 jakllsch }
4064 1.1 jakllsch
4065 1.1 jakllsch static void
4066 1.34 skrll xhci_device_bulk_abort(struct usbd_xfer *xfer)
4067 1.1 jakllsch {
4068 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
4069 1.34 skrll
4070 1.116 riastrad usbd_xfer_abort(xfer);
4071 1.1 jakllsch }
4072 1.1 jakllsch
4073 1.1 jakllsch static void
4074 1.34 skrll xhci_device_bulk_close(struct usbd_pipe *pipe)
4075 1.1 jakllsch {
4076 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
4077 1.34 skrll
4078 1.34 skrll xhci_close_pipe(pipe);
4079 1.1 jakllsch }
4080 1.1 jakllsch
4081 1.34 skrll /* ---------------- */
4082 1.34 skrll /* device interrupt */
4083 1.1 jakllsch
4084 1.1 jakllsch static usbd_status
4085 1.34 skrll xhci_device_intr_transfer(struct usbd_xfer *xfer)
4086 1.1 jakllsch {
4087 1.34 skrll struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
4088 1.1 jakllsch usbd_status err;
4089 1.1 jakllsch
4090 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
4091 1.27 skrll
4092 1.1 jakllsch /* Insert last in queue. */
4093 1.1 jakllsch mutex_enter(&sc->sc_lock);
4094 1.1 jakllsch err = usb_insert_transfer(xfer);
4095 1.1 jakllsch mutex_exit(&sc->sc_lock);
4096 1.1 jakllsch if (err)
4097 1.1 jakllsch return err;
4098 1.1 jakllsch
4099 1.1 jakllsch /*
4100 1.1 jakllsch * Pipe isn't running (otherwise err would be USBD_INPROG),
4101 1.1 jakllsch * so start it first.
4102 1.1 jakllsch */
4103 1.34 skrll return xhci_device_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
4104 1.1 jakllsch }
4105 1.1 jakllsch
4106 1.1 jakllsch static usbd_status
4107 1.34 skrll xhci_device_intr_start(struct usbd_xfer *xfer)
4108 1.1 jakllsch {
4109 1.34 skrll struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
4110 1.34 skrll struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
4111 1.34 skrll const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
4112 1.123 skrll struct xhci_ring * const tr = xs->xs_xr[dci];
4113 1.35 skrll struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
4114 1.34 skrll const uint32_t len = xfer->ux_length;
4115 1.94 christos const bool polling = xhci_polling_p(sc);
4116 1.34 skrll usb_dma_t * const dma = &xfer->ux_dmabuf;
4117 1.1 jakllsch uint64_t parameter;
4118 1.1 jakllsch uint32_t status;
4119 1.1 jakllsch uint32_t control;
4120 1.1 jakllsch u_int i = 0;
4121 1.1 jakllsch
4122 1.111 mrg XHCIHIST_FUNC();
4123 1.111 mrg XHCIHIST_CALLARGS("%#jx slot %ju dci %ju",
4124 1.111 mrg (uintptr_t)xfer, xs->xs_idx, dci, 0);
4125 1.1 jakllsch
4126 1.1 jakllsch if (sc->sc_dying)
4127 1.1 jakllsch return USBD_IOERROR;
4128 1.1 jakllsch
4129 1.34 skrll KASSERT((xfer->ux_rqflags & URQ_REQUEST) == 0);
4130 1.1 jakllsch
4131 1.124 skrll const bool isread = usbd_xfer_isread(xfer);
4132 1.124 skrll if (len)
4133 1.124 skrll usb_syncmem(dma, 0, len,
4134 1.124 skrll isread ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
4135 1.124 skrll
4136 1.1 jakllsch parameter = DMAADDR(dma, 0);
4137 1.59 maya KASSERTMSG(len <= 0x10000, "len %d", len);
4138 1.1 jakllsch status = XHCI_TRB_2_IRQ_SET(0) |
4139 1.113 mrg XHCI_TRB_2_TDSZ_SET(0) |
4140 1.1 jakllsch XHCI_TRB_2_BYTES_SET(len);
4141 1.1 jakllsch control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_NORMAL) |
4142 1.124 skrll (isread ? XHCI_TRB_3_ISP_BIT : 0) | XHCI_TRB_3_IOC_BIT;
4143 1.101 jakllsch xhci_soft_trb_put(&xx->xx_trb[i++], parameter, status, control);
4144 1.1 jakllsch
4145 1.94 christos if (!polling)
4146 1.94 christos mutex_enter(&tr->xr_lock);
4147 1.1 jakllsch xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
4148 1.94 christos if (!polling)
4149 1.94 christos mutex_exit(&tr->xr_lock);
4150 1.1 jakllsch
4151 1.115 skrll if (!polling)
4152 1.115 skrll mutex_enter(&sc->sc_lock);
4153 1.115 skrll xfer->ux_status = USBD_IN_PROGRESS;
4154 1.1 jakllsch xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
4155 1.116 riastrad usbd_xfer_schedule_timeout(xfer);
4156 1.115 skrll if (!polling)
4157 1.115 skrll mutex_exit(&sc->sc_lock);
4158 1.34 skrll
4159 1.1 jakllsch return USBD_IN_PROGRESS;
4160 1.1 jakllsch }
4161 1.1 jakllsch
4162 1.1 jakllsch static void
4163 1.34 skrll xhci_device_intr_done(struct usbd_xfer *xfer)
4164 1.1 jakllsch {
4165 1.34 skrll struct xhci_softc * const sc __diagused = XHCI_XFER2SC(xfer);
4166 1.27 skrll #ifdef USB_DEBUG
4167 1.34 skrll struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
4168 1.34 skrll const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
4169 1.19 ozaki #endif
4170 1.124 skrll const bool isread = usbd_xfer_isread(xfer);
4171 1.1 jakllsch
4172 1.111 mrg XHCIHIST_FUNC();
4173 1.111 mrg XHCIHIST_CALLARGS("%#jx slot %ju dci %ju",
4174 1.111 mrg (uintptr_t)xfer, xs->xs_idx, dci, 0);
4175 1.1 jakllsch
4176 1.73 skrll KASSERT(xhci_polling_p(sc) || mutex_owned(&sc->sc_lock));
4177 1.1 jakllsch
4178 1.34 skrll usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
4179 1.1 jakllsch isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
4180 1.1 jakllsch }
4181 1.1 jakllsch
4182 1.1 jakllsch static void
4183 1.34 skrll xhci_device_intr_abort(struct usbd_xfer *xfer)
4184 1.1 jakllsch {
4185 1.34 skrll struct xhci_softc * const sc __diagused = XHCI_XFER2SC(xfer);
4186 1.27 skrll
4187 1.111 mrg XHCIHIST_FUNC();
4188 1.111 mrg XHCIHIST_CALLARGS("%#jx", (uintptr_t)xfer, 0, 0, 0);
4189 1.10 skrll
4190 1.10 skrll KASSERT(mutex_owned(&sc->sc_lock));
4191 1.34 skrll KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
4192 1.116 riastrad usbd_xfer_abort(xfer);
4193 1.1 jakllsch }
4194 1.1 jakllsch
4195 1.1 jakllsch static void
4196 1.34 skrll xhci_device_intr_close(struct usbd_pipe *pipe)
4197 1.1 jakllsch {
4198 1.34 skrll //struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
4199 1.27 skrll
4200 1.111 mrg XHCIHIST_FUNC();
4201 1.111 mrg XHCIHIST_CALLARGS("%#jx", (uintptr_t)pipe, 0, 0, 0);
4202 1.27 skrll
4203 1.34 skrll xhci_close_pipe(pipe);
4204 1.1 jakllsch }
4205