Home | History | Annotate | Line # | Download | only in usb
xhci.c revision 1.156
      1  1.156  riastrad /*	$NetBSD: xhci.c,v 1.156 2022/03/03 06:04:31 riastradh Exp $	*/
      2    1.1  jakllsch 
      3    1.1  jakllsch /*
      4    1.1  jakllsch  * Copyright (c) 2013 Jonathan A. Kollasch
      5    1.1  jakllsch  * All rights reserved.
      6    1.1  jakllsch  *
      7    1.1  jakllsch  * Redistribution and use in source and binary forms, with or without
      8    1.1  jakllsch  * modification, are permitted provided that the following conditions
      9    1.1  jakllsch  * are met:
     10    1.1  jakllsch  * 1. Redistributions of source code must retain the above copyright
     11    1.1  jakllsch  *    notice, this list of conditions and the following disclaimer.
     12    1.1  jakllsch  * 2. Redistributions in binary form must reproduce the above copyright
     13    1.1  jakllsch  *    notice, this list of conditions and the following disclaimer in the
     14    1.1  jakllsch  *    documentation and/or other materials provided with the distribution.
     15    1.1  jakllsch  *
     16    1.1  jakllsch  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
     17    1.1  jakllsch  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     18    1.1  jakllsch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     19    1.1  jakllsch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
     20    1.1  jakllsch  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
     21    1.1  jakllsch  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
     22    1.1  jakllsch  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
     23    1.1  jakllsch  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
     24    1.1  jakllsch  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
     25    1.1  jakllsch  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
     26    1.1  jakllsch  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     27    1.1  jakllsch  */
     28    1.1  jakllsch 
     29   1.34     skrll /*
     30   1.41     skrll  * USB rev 2.0 and rev 3.1 specification
     31   1.41     skrll  *  http://www.usb.org/developers/docs/
     32   1.34     skrll  * xHCI rev 1.1 specification
     33   1.41     skrll  *  http://www.intel.com/technology/usb/spec.htm
     34   1.34     skrll  */
     35   1.34     skrll 
     36    1.1  jakllsch #include <sys/cdefs.h>
     37  1.156  riastrad __KERNEL_RCSID(0, "$NetBSD: xhci.c,v 1.156 2022/03/03 06:04:31 riastradh Exp $");
     38   1.27     skrll 
     39   1.46     pooka #ifdef _KERNEL_OPT
     40   1.27     skrll #include "opt_usb.h"
     41   1.46     pooka #endif
     42    1.1  jakllsch 
     43    1.1  jakllsch #include <sys/param.h>
     44    1.1  jakllsch #include <sys/systm.h>
     45    1.1  jakllsch #include <sys/kernel.h>
     46    1.1  jakllsch #include <sys/kmem.h>
     47    1.1  jakllsch #include <sys/device.h>
     48    1.1  jakllsch #include <sys/select.h>
     49    1.1  jakllsch #include <sys/proc.h>
     50    1.1  jakllsch #include <sys/queue.h>
     51    1.1  jakllsch #include <sys/mutex.h>
     52    1.1  jakllsch #include <sys/condvar.h>
     53    1.1  jakllsch #include <sys/bus.h>
     54    1.1  jakllsch #include <sys/cpu.h>
     55   1.27     skrll #include <sys/sysctl.h>
     56    1.1  jakllsch 
     57    1.1  jakllsch #include <machine/endian.h>
     58    1.1  jakllsch 
     59    1.1  jakllsch #include <dev/usb/usb.h>
     60    1.1  jakllsch #include <dev/usb/usbdi.h>
     61    1.1  jakllsch #include <dev/usb/usbdivar.h>
     62   1.34     skrll #include <dev/usb/usbdi_util.h>
     63   1.27     skrll #include <dev/usb/usbhist.h>
     64    1.1  jakllsch #include <dev/usb/usb_mem.h>
     65    1.1  jakllsch #include <dev/usb/usb_quirks.h>
     66    1.1  jakllsch 
     67    1.1  jakllsch #include <dev/usb/xhcireg.h>
     68    1.1  jakllsch #include <dev/usb/xhcivar.h>
     69   1.34     skrll #include <dev/usb/usbroothub.h>
     70    1.1  jakllsch 
     71   1.27     skrll 
     72   1.27     skrll #ifdef USB_DEBUG
     73   1.27     skrll #ifndef XHCI_DEBUG
     74   1.27     skrll #define xhcidebug 0
     75   1.34     skrll #else /* !XHCI_DEBUG */
     76   1.79  christos #define HEXDUMP(a, b, c) \
     77   1.79  christos     do { \
     78   1.79  christos 	    if (xhcidebug > 0) \
     79   1.80  christos 		    hexdump(printf, a, b, c); \
     80   1.79  christos     } while (/*CONSTCOND*/0)
     81   1.27     skrll static int xhcidebug = 0;
     82   1.27     skrll 
     83   1.27     skrll SYSCTL_SETUP(sysctl_hw_xhci_setup, "sysctl hw.xhci setup")
     84   1.27     skrll {
     85   1.27     skrll 	int err;
     86   1.27     skrll 	const struct sysctlnode *rnode;
     87   1.27     skrll 	const struct sysctlnode *cnode;
     88   1.27     skrll 
     89   1.27     skrll 	err = sysctl_createv(clog, 0, NULL, &rnode,
     90   1.27     skrll 	    CTLFLAG_PERMANENT, CTLTYPE_NODE, "xhci",
     91   1.27     skrll 	    SYSCTL_DESCR("xhci global controls"),
     92   1.27     skrll 	    NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
     93   1.27     skrll 
     94   1.27     skrll 	if (err)
     95   1.27     skrll 		goto fail;
     96   1.27     skrll 
     97   1.27     skrll 	/* control debugging printfs */
     98   1.27     skrll 	err = sysctl_createv(clog, 0, &rnode, &cnode,
     99   1.27     skrll 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
    100   1.27     skrll 	    "debug", SYSCTL_DESCR("Enable debugging output"),
    101   1.27     skrll 	    NULL, 0, &xhcidebug, sizeof(xhcidebug), CTL_CREATE, CTL_EOL);
    102   1.27     skrll 	if (err)
    103   1.27     skrll 		goto fail;
    104   1.27     skrll 
    105   1.27     skrll 	return;
    106   1.27     skrll fail:
    107   1.27     skrll 	aprint_error("%s: sysctl_createv failed (err = %d)\n", __func__, err);
    108   1.27     skrll }
    109   1.27     skrll 
    110   1.34     skrll #endif /* !XHCI_DEBUG */
    111   1.27     skrll #endif /* USB_DEBUG */
    112   1.27     skrll 
    113   1.79  christos #ifndef HEXDUMP
    114   1.79  christos #define HEXDUMP(a, b, c)
    115   1.79  christos #endif
    116   1.79  christos 
    117  1.111       mrg #define DPRINTF(FMT,A,B,C,D)	USBHIST_LOG(xhcidebug,FMT,A,B,C,D)
    118  1.111       mrg #define DPRINTFN(N,FMT,A,B,C,D)	USBHIST_LOGN(xhcidebug,N,FMT,A,B,C,D)
    119  1.111       mrg #define XHCIHIST_FUNC()		USBHIST_FUNC()
    120  1.111       mrg #define XHCIHIST_CALLED(name)	USBHIST_CALLED(xhcidebug)
    121  1.111       mrg #define XHCIHIST_CALLARGS(FMT,A,B,C,D) \
    122  1.111       mrg 				USBHIST_CALLARGS(xhcidebug,FMT,A,B,C,D)
    123    1.1  jakllsch 
    124    1.1  jakllsch #define XHCI_DCI_SLOT 0
    125    1.1  jakllsch #define XHCI_DCI_EP_CONTROL 1
    126    1.1  jakllsch 
    127    1.1  jakllsch #define XHCI_ICI_INPUT_CONTROL 0
    128    1.1  jakllsch 
    129    1.1  jakllsch struct xhci_pipe {
    130    1.1  jakllsch 	struct usbd_pipe xp_pipe;
    131   1.34     skrll 	struct usb_task xp_async_task;
    132  1.134  jakllsch 	int16_t xp_isoc_next; /* next frame */
    133  1.134  jakllsch 	uint8_t xp_maxb; /* max burst */
    134  1.134  jakllsch 	uint8_t xp_mult;
    135    1.1  jakllsch };
    136    1.1  jakllsch 
    137    1.1  jakllsch #define XHCI_COMMAND_RING_TRBS 256
    138    1.1  jakllsch #define XHCI_EVENT_RING_TRBS 256
    139    1.1  jakllsch #define XHCI_EVENT_RING_SEGMENTS 1
    140    1.1  jakllsch #define XHCI_TRB_3_ED_BIT XHCI_TRB_3_ISP_BIT
    141    1.1  jakllsch 
    142   1.34     skrll static usbd_status xhci_open(struct usbd_pipe *);
    143   1.34     skrll static void xhci_close_pipe(struct usbd_pipe *);
    144    1.1  jakllsch static int xhci_intr1(struct xhci_softc * const);
    145    1.1  jakllsch static void xhci_softintr(void *);
    146    1.1  jakllsch static void xhci_poll(struct usbd_bus *);
    147   1.34     skrll static struct usbd_xfer *xhci_allocx(struct usbd_bus *, unsigned int);
    148   1.34     skrll static void xhci_freex(struct usbd_bus *, struct usbd_xfer *);
    149  1.116  riastrad static void xhci_abortx(struct usbd_xfer *);
    150  1.116  riastrad static bool xhci_dying(struct usbd_bus *);
    151    1.1  jakllsch static void xhci_get_lock(struct usbd_bus *, kmutex_t **);
    152   1.34     skrll static usbd_status xhci_new_device(device_t, struct usbd_bus *, int, int, int,
    153    1.1  jakllsch     struct usbd_port *);
    154   1.34     skrll static int xhci_roothub_ctrl(struct usbd_bus *, usb_device_request_t *,
    155   1.34     skrll     void *, int);
    156    1.1  jakllsch 
    157  1.155  riastrad static void xhci_pipe_async_task(void *);
    158  1.155  riastrad static void xhci_pipe_restart(struct usbd_pipe *);
    159  1.155  riastrad 
    160   1.34     skrll static usbd_status xhci_configure_endpoint(struct usbd_pipe *);
    161   1.34     skrll //static usbd_status xhci_unconfigure_endpoint(struct usbd_pipe *);
    162  1.155  riastrad static void xhci_reset_endpoint(struct usbd_pipe *);
    163  1.140  riastrad static usbd_status xhci_stop_endpoint_cmd(struct xhci_softc *,
    164  1.140  riastrad     struct xhci_slot *, u_int, uint32_t);
    165   1.34     skrll static usbd_status xhci_stop_endpoint(struct usbd_pipe *);
    166    1.1  jakllsch 
    167   1.55     skrll static void xhci_host_dequeue(struct xhci_ring * const);
    168  1.155  riastrad static void xhci_set_dequeue(struct usbd_pipe *);
    169    1.1  jakllsch 
    170    1.1  jakllsch static usbd_status xhci_do_command(struct xhci_softc * const,
    171  1.101  jakllsch     struct xhci_soft_trb * const, int);
    172   1.34     skrll static usbd_status xhci_do_command_locked(struct xhci_softc * const,
    173  1.101  jakllsch     struct xhci_soft_trb * const, int);
    174   1.48     skrll static usbd_status xhci_init_slot(struct usbd_device *, uint32_t);
    175  1.123     skrll static void xhci_free_slot(struct xhci_softc *, struct xhci_slot *);
    176   1.51     skrll static usbd_status xhci_set_address(struct usbd_device *, uint32_t, bool);
    177    1.1  jakllsch static usbd_status xhci_enable_slot(struct xhci_softc * const,
    178    1.1  jakllsch     uint8_t * const);
    179   1.34     skrll static usbd_status xhci_disable_slot(struct xhci_softc * const, uint8_t);
    180    1.1  jakllsch static usbd_status xhci_address_device(struct xhci_softc * const,
    181    1.1  jakllsch     uint64_t, uint8_t, bool);
    182   1.34     skrll static void xhci_set_dcba(struct xhci_softc * const, uint64_t, int);
    183    1.1  jakllsch static usbd_status xhci_update_ep0_mps(struct xhci_softc * const,
    184    1.1  jakllsch     struct xhci_slot * const, u_int);
    185    1.1  jakllsch static usbd_status xhci_ring_init(struct xhci_softc * const,
    186  1.123     skrll     struct xhci_ring **, size_t, size_t);
    187  1.123     skrll static void xhci_ring_free(struct xhci_softc * const,
    188  1.123     skrll     struct xhci_ring ** const);
    189    1.1  jakllsch 
    190   1.51     skrll static void xhci_setup_ctx(struct usbd_pipe *);
    191   1.51     skrll static void xhci_setup_route(struct usbd_pipe *, uint32_t *);
    192   1.51     skrll static void xhci_setup_tthub(struct usbd_pipe *, uint32_t *);
    193   1.51     skrll static void xhci_setup_maxburst(struct usbd_pipe *, uint32_t *);
    194   1.51     skrll static uint32_t xhci_bival2ival(uint32_t, uint32_t);
    195   1.51     skrll 
    196   1.34     skrll static void xhci_noop(struct usbd_pipe *);
    197    1.1  jakllsch 
    198   1.34     skrll static usbd_status xhci_root_intr_transfer(struct usbd_xfer *);
    199   1.34     skrll static usbd_status xhci_root_intr_start(struct usbd_xfer *);
    200   1.34     skrll static void xhci_root_intr_abort(struct usbd_xfer *);
    201   1.34     skrll static void xhci_root_intr_close(struct usbd_pipe *);
    202   1.34     skrll static void xhci_root_intr_done(struct usbd_xfer *);
    203   1.34     skrll 
    204   1.34     skrll static usbd_status xhci_device_ctrl_transfer(struct usbd_xfer *);
    205   1.34     skrll static usbd_status xhci_device_ctrl_start(struct usbd_xfer *);
    206   1.34     skrll static void xhci_device_ctrl_abort(struct usbd_xfer *);
    207   1.34     skrll static void xhci_device_ctrl_close(struct usbd_pipe *);
    208   1.34     skrll static void xhci_device_ctrl_done(struct usbd_xfer *);
    209   1.34     skrll 
    210  1.134  jakllsch static usbd_status xhci_device_isoc_transfer(struct usbd_xfer *);
    211  1.134  jakllsch static usbd_status xhci_device_isoc_enter(struct usbd_xfer *);
    212  1.134  jakllsch static void xhci_device_isoc_abort(struct usbd_xfer *);
    213  1.134  jakllsch static void xhci_device_isoc_close(struct usbd_pipe *);
    214  1.134  jakllsch static void xhci_device_isoc_done(struct usbd_xfer *);
    215  1.134  jakllsch 
    216   1.34     skrll static usbd_status xhci_device_intr_transfer(struct usbd_xfer *);
    217   1.34     skrll static usbd_status xhci_device_intr_start(struct usbd_xfer *);
    218   1.34     skrll static void xhci_device_intr_abort(struct usbd_xfer *);
    219   1.34     skrll static void xhci_device_intr_close(struct usbd_pipe *);
    220   1.34     skrll static void xhci_device_intr_done(struct usbd_xfer *);
    221   1.34     skrll 
    222   1.34     skrll static usbd_status xhci_device_bulk_transfer(struct usbd_xfer *);
    223   1.34     skrll static usbd_status xhci_device_bulk_start(struct usbd_xfer *);
    224   1.34     skrll static void xhci_device_bulk_abort(struct usbd_xfer *);
    225   1.34     skrll static void xhci_device_bulk_close(struct usbd_pipe *);
    226   1.34     skrll static void xhci_device_bulk_done(struct usbd_xfer *);
    227    1.1  jakllsch 
    228    1.1  jakllsch static const struct usbd_bus_methods xhci_bus_methods = {
    229   1.34     skrll 	.ubm_open = xhci_open,
    230   1.34     skrll 	.ubm_softint = xhci_softintr,
    231   1.34     skrll 	.ubm_dopoll = xhci_poll,
    232   1.34     skrll 	.ubm_allocx = xhci_allocx,
    233   1.34     skrll 	.ubm_freex = xhci_freex,
    234  1.116  riastrad 	.ubm_abortx = xhci_abortx,
    235  1.116  riastrad 	.ubm_dying = xhci_dying,
    236   1.34     skrll 	.ubm_getlock = xhci_get_lock,
    237   1.34     skrll 	.ubm_newdev = xhci_new_device,
    238   1.34     skrll 	.ubm_rhctrl = xhci_roothub_ctrl,
    239    1.1  jakllsch };
    240    1.1  jakllsch 
    241    1.1  jakllsch static const struct usbd_pipe_methods xhci_root_intr_methods = {
    242   1.34     skrll 	.upm_transfer = xhci_root_intr_transfer,
    243   1.34     skrll 	.upm_start = xhci_root_intr_start,
    244   1.34     skrll 	.upm_abort = xhci_root_intr_abort,
    245   1.34     skrll 	.upm_close = xhci_root_intr_close,
    246   1.34     skrll 	.upm_cleartoggle = xhci_noop,
    247   1.34     skrll 	.upm_done = xhci_root_intr_done,
    248    1.1  jakllsch };
    249    1.1  jakllsch 
    250    1.1  jakllsch 
    251    1.1  jakllsch static const struct usbd_pipe_methods xhci_device_ctrl_methods = {
    252   1.34     skrll 	.upm_transfer = xhci_device_ctrl_transfer,
    253   1.34     skrll 	.upm_start = xhci_device_ctrl_start,
    254   1.34     skrll 	.upm_abort = xhci_device_ctrl_abort,
    255   1.34     skrll 	.upm_close = xhci_device_ctrl_close,
    256   1.34     skrll 	.upm_cleartoggle = xhci_noop,
    257   1.34     skrll 	.upm_done = xhci_device_ctrl_done,
    258    1.1  jakllsch };
    259    1.1  jakllsch 
    260    1.1  jakllsch static const struct usbd_pipe_methods xhci_device_isoc_methods = {
    261  1.134  jakllsch 	.upm_transfer = xhci_device_isoc_transfer,
    262  1.134  jakllsch 	.upm_abort = xhci_device_isoc_abort,
    263  1.134  jakllsch 	.upm_close = xhci_device_isoc_close,
    264   1.34     skrll 	.upm_cleartoggle = xhci_noop,
    265  1.134  jakllsch 	.upm_done = xhci_device_isoc_done,
    266    1.1  jakllsch };
    267    1.1  jakllsch 
    268    1.1  jakllsch static const struct usbd_pipe_methods xhci_device_bulk_methods = {
    269   1.34     skrll 	.upm_transfer = xhci_device_bulk_transfer,
    270   1.34     skrll 	.upm_start = xhci_device_bulk_start,
    271   1.34     skrll 	.upm_abort = xhci_device_bulk_abort,
    272   1.34     skrll 	.upm_close = xhci_device_bulk_close,
    273   1.34     skrll 	.upm_cleartoggle = xhci_noop,
    274   1.34     skrll 	.upm_done = xhci_device_bulk_done,
    275    1.1  jakllsch };
    276    1.1  jakllsch 
    277    1.1  jakllsch static const struct usbd_pipe_methods xhci_device_intr_methods = {
    278   1.34     skrll 	.upm_transfer = xhci_device_intr_transfer,
    279   1.34     skrll 	.upm_start = xhci_device_intr_start,
    280   1.34     skrll 	.upm_abort = xhci_device_intr_abort,
    281   1.34     skrll 	.upm_close = xhci_device_intr_close,
    282   1.34     skrll 	.upm_cleartoggle = xhci_noop,
    283   1.34     skrll 	.upm_done = xhci_device_intr_done,
    284    1.1  jakllsch };
    285    1.1  jakllsch 
    286    1.1  jakllsch static inline uint32_t
    287   1.34     skrll xhci_read_1(const struct xhci_softc * const sc, bus_size_t offset)
    288   1.34     skrll {
    289   1.34     skrll 	return bus_space_read_1(sc->sc_iot, sc->sc_ioh, offset);
    290   1.34     skrll }
    291   1.34     skrll 
    292   1.34     skrll static inline uint32_t
    293  1.130     skrll xhci_read_2(const struct xhci_softc * const sc, bus_size_t offset)
    294  1.130     skrll {
    295  1.130     skrll 	return bus_space_read_2(sc->sc_iot, sc->sc_ioh, offset);
    296  1.130     skrll }
    297  1.130     skrll 
    298  1.130     skrll static inline uint32_t
    299    1.1  jakllsch xhci_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    300    1.1  jakllsch {
    301    1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_ioh, offset);
    302    1.1  jakllsch }
    303    1.1  jakllsch 
    304   1.34     skrll static inline void
    305   1.34     skrll xhci_write_1(const struct xhci_softc * const sc, bus_size_t offset,
    306   1.34     skrll     uint32_t value)
    307   1.34     skrll {
    308   1.34     skrll 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, offset, value);
    309   1.34     skrll }
    310   1.34     skrll 
    311    1.4       apb #if 0 /* unused */
    312    1.1  jakllsch static inline void
    313    1.1  jakllsch xhci_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    314    1.1  jakllsch     uint32_t value)
    315    1.1  jakllsch {
    316    1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, offset, value);
    317    1.1  jakllsch }
    318    1.4       apb #endif /* unused */
    319    1.1  jakllsch 
    320  1.135  jmcneill static inline void
    321  1.135  jmcneill xhci_barrier(const struct xhci_softc * const sc, int flags)
    322  1.135  jmcneill {
    323  1.135  jmcneill 	bus_space_barrier(sc->sc_iot, sc->sc_ioh, 0, sc->sc_ios, flags);
    324  1.135  jmcneill }
    325  1.135  jmcneill 
    326    1.1  jakllsch static inline uint32_t
    327    1.1  jakllsch xhci_cap_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    328    1.1  jakllsch {
    329    1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_cbh, offset);
    330    1.1  jakllsch }
    331    1.1  jakllsch 
    332    1.1  jakllsch static inline uint32_t
    333    1.1  jakllsch xhci_op_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    334    1.1  jakllsch {
    335    1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
    336    1.1  jakllsch }
    337    1.1  jakllsch 
    338    1.1  jakllsch static inline void
    339    1.1  jakllsch xhci_op_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    340    1.1  jakllsch     uint32_t value)
    341    1.1  jakllsch {
    342    1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_obh, offset, value);
    343    1.1  jakllsch }
    344    1.1  jakllsch 
    345    1.1  jakllsch static inline uint64_t
    346    1.1  jakllsch xhci_op_read_8(const struct xhci_softc * const sc, bus_size_t offset)
    347    1.1  jakllsch {
    348    1.1  jakllsch 	uint64_t value;
    349    1.1  jakllsch 
    350    1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    351  1.150  jakllsch 	value = bus_space_read_8(sc->sc_iot, sc->sc_obh, offset);
    352    1.1  jakllsch #else
    353  1.150  jakllsch 	value = bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
    354  1.150  jakllsch 	value |= (uint64_t)bus_space_read_4(sc->sc_iot, sc->sc_obh,
    355  1.150  jakllsch 	    offset + 4) << 32;
    356    1.1  jakllsch #endif
    357    1.1  jakllsch 
    358    1.1  jakllsch 	return value;
    359    1.1  jakllsch }
    360    1.1  jakllsch 
    361    1.1  jakllsch static inline void
    362    1.1  jakllsch xhci_op_write_8(const struct xhci_softc * const sc, bus_size_t offset,
    363    1.1  jakllsch     uint64_t value)
    364    1.1  jakllsch {
    365    1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    366  1.150  jakllsch 	bus_space_write_8(sc->sc_iot, sc->sc_obh, offset, value);
    367    1.1  jakllsch #else
    368  1.150  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_obh, offset + 0,
    369  1.150  jakllsch 	    (value >> 0) & 0xffffffff);
    370  1.150  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_obh, offset + 4,
    371  1.150  jakllsch 	    (value >> 32) & 0xffffffff);
    372    1.1  jakllsch #endif
    373    1.1  jakllsch }
    374    1.1  jakllsch 
    375    1.1  jakllsch static inline uint32_t
    376    1.1  jakllsch xhci_rt_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    377    1.1  jakllsch {
    378    1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
    379    1.1  jakllsch }
    380    1.1  jakllsch 
    381    1.1  jakllsch static inline void
    382    1.1  jakllsch xhci_rt_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    383    1.1  jakllsch     uint32_t value)
    384    1.1  jakllsch {
    385    1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset, value);
    386    1.1  jakllsch }
    387    1.1  jakllsch 
    388    1.1  jakllsch static inline uint64_t
    389    1.1  jakllsch xhci_rt_read_8(const struct xhci_softc * const sc, bus_size_t offset)
    390    1.1  jakllsch {
    391    1.1  jakllsch 	uint64_t value;
    392    1.1  jakllsch 
    393    1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    394  1.150  jakllsch 	value = bus_space_read_8(sc->sc_iot, sc->sc_rbh, offset);
    395    1.1  jakllsch #else
    396  1.150  jakllsch 	value = bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
    397  1.150  jakllsch 	value |= (uint64_t)bus_space_read_4(sc->sc_iot, sc->sc_rbh,
    398  1.150  jakllsch 	    offset + 4) << 32;
    399    1.1  jakllsch #endif
    400    1.1  jakllsch 
    401    1.1  jakllsch 	return value;
    402    1.1  jakllsch }
    403    1.1  jakllsch 
    404    1.1  jakllsch static inline void
    405    1.1  jakllsch xhci_rt_write_8(const struct xhci_softc * const sc, bus_size_t offset,
    406    1.1  jakllsch     uint64_t value)
    407    1.1  jakllsch {
    408    1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    409  1.150  jakllsch 	bus_space_write_8(sc->sc_iot, sc->sc_rbh, offset, value);
    410    1.1  jakllsch #else
    411  1.150  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset + 0,
    412  1.150  jakllsch 	    (value >> 0) & 0xffffffff);
    413  1.150  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset + 4,
    414  1.150  jakllsch 	    (value >> 32) & 0xffffffff);
    415    1.1  jakllsch #endif
    416    1.1  jakllsch }
    417    1.1  jakllsch 
    418    1.4       apb #if 0 /* unused */
    419    1.1  jakllsch static inline uint32_t
    420    1.1  jakllsch xhci_db_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    421    1.1  jakllsch {
    422    1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_dbh, offset);
    423    1.1  jakllsch }
    424    1.4       apb #endif /* unused */
    425    1.1  jakllsch 
    426    1.1  jakllsch static inline void
    427    1.1  jakllsch xhci_db_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    428    1.1  jakllsch     uint32_t value)
    429    1.1  jakllsch {
    430    1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_dbh, offset, value);
    431    1.1  jakllsch }
    432    1.1  jakllsch 
    433    1.1  jakllsch /* --- */
    434    1.1  jakllsch 
    435    1.1  jakllsch static inline uint8_t
    436    1.1  jakllsch xhci_ep_get_type(usb_endpoint_descriptor_t * const ed)
    437    1.1  jakllsch {
    438   1.34     skrll 	u_int eptype = 0;
    439    1.1  jakllsch 
    440    1.1  jakllsch 	switch (UE_GET_XFERTYPE(ed->bmAttributes)) {
    441    1.1  jakllsch 	case UE_CONTROL:
    442    1.1  jakllsch 		eptype = 0x0;
    443    1.1  jakllsch 		break;
    444    1.1  jakllsch 	case UE_ISOCHRONOUS:
    445    1.1  jakllsch 		eptype = 0x1;
    446    1.1  jakllsch 		break;
    447    1.1  jakllsch 	case UE_BULK:
    448    1.1  jakllsch 		eptype = 0x2;
    449    1.1  jakllsch 		break;
    450    1.1  jakllsch 	case UE_INTERRUPT:
    451    1.1  jakllsch 		eptype = 0x3;
    452    1.1  jakllsch 		break;
    453    1.1  jakllsch 	}
    454    1.1  jakllsch 
    455    1.1  jakllsch 	if ((UE_GET_XFERTYPE(ed->bmAttributes) == UE_CONTROL) ||
    456    1.1  jakllsch 	    (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN))
    457    1.1  jakllsch 		return eptype | 0x4;
    458    1.1  jakllsch 	else
    459    1.1  jakllsch 		return eptype;
    460    1.1  jakllsch }
    461    1.1  jakllsch 
    462    1.1  jakllsch static u_int
    463    1.1  jakllsch xhci_ep_get_dci(usb_endpoint_descriptor_t * const ed)
    464    1.1  jakllsch {
    465    1.1  jakllsch 	/* xHCI 1.0 section 4.5.1 */
    466    1.1  jakllsch 	u_int epaddr = UE_GET_ADDR(ed->bEndpointAddress);
    467    1.1  jakllsch 	u_int in = 0;
    468    1.1  jakllsch 
    469    1.1  jakllsch 	if ((UE_GET_XFERTYPE(ed->bmAttributes) == UE_CONTROL) ||
    470    1.1  jakllsch 	    (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN))
    471    1.1  jakllsch 		in = 1;
    472    1.1  jakllsch 
    473    1.1  jakllsch 	return epaddr * 2 + in;
    474    1.1  jakllsch }
    475    1.1  jakllsch 
    476    1.1  jakllsch static inline u_int
    477    1.1  jakllsch xhci_dci_to_ici(const u_int i)
    478    1.1  jakllsch {
    479    1.1  jakllsch 	return i + 1;
    480    1.1  jakllsch }
    481    1.1  jakllsch 
    482    1.1  jakllsch static inline void *
    483    1.1  jakllsch xhci_slot_get_dcv(struct xhci_softc * const sc, struct xhci_slot * const xs,
    484    1.1  jakllsch     const u_int dci)
    485    1.1  jakllsch {
    486    1.1  jakllsch 	return KERNADDR(&xs->xs_dc_dma, sc->sc_ctxsz * dci);
    487    1.1  jakllsch }
    488    1.1  jakllsch 
    489    1.4       apb #if 0 /* unused */
    490    1.1  jakllsch static inline bus_addr_t
    491    1.1  jakllsch xhci_slot_get_dcp(struct xhci_softc * const sc, struct xhci_slot * const xs,
    492    1.1  jakllsch     const u_int dci)
    493    1.1  jakllsch {
    494    1.1  jakllsch 	return DMAADDR(&xs->xs_dc_dma, sc->sc_ctxsz * dci);
    495    1.1  jakllsch }
    496    1.4       apb #endif /* unused */
    497    1.1  jakllsch 
    498    1.1  jakllsch static inline void *
    499    1.1  jakllsch xhci_slot_get_icv(struct xhci_softc * const sc, struct xhci_slot * const xs,
    500    1.1  jakllsch     const u_int ici)
    501    1.1  jakllsch {
    502    1.1  jakllsch 	return KERNADDR(&xs->xs_ic_dma, sc->sc_ctxsz * ici);
    503    1.1  jakllsch }
    504    1.1  jakllsch 
    505    1.1  jakllsch static inline bus_addr_t
    506    1.1  jakllsch xhci_slot_get_icp(struct xhci_softc * const sc, struct xhci_slot * const xs,
    507    1.1  jakllsch     const u_int ici)
    508    1.1  jakllsch {
    509    1.1  jakllsch 	return DMAADDR(&xs->xs_ic_dma, sc->sc_ctxsz * ici);
    510    1.1  jakllsch }
    511    1.1  jakllsch 
    512    1.1  jakllsch static inline struct xhci_trb *
    513    1.1  jakllsch xhci_ring_trbv(struct xhci_ring * const xr, u_int idx)
    514    1.1  jakllsch {
    515    1.1  jakllsch 	return KERNADDR(&xr->xr_dma, XHCI_TRB_SIZE * idx);
    516    1.1  jakllsch }
    517    1.1  jakllsch 
    518    1.1  jakllsch static inline bus_addr_t
    519    1.1  jakllsch xhci_ring_trbp(struct xhci_ring * const xr, u_int idx)
    520    1.1  jakllsch {
    521    1.1  jakllsch 	return DMAADDR(&xr->xr_dma, XHCI_TRB_SIZE * idx);
    522    1.1  jakllsch }
    523    1.1  jakllsch 
    524    1.1  jakllsch static inline void
    525  1.127  jakllsch xhci_xfer_put_trb(struct xhci_xfer * const xx, u_int idx,
    526  1.101  jakllsch     uint64_t parameter, uint32_t status, uint32_t control)
    527  1.101  jakllsch {
    528  1.128  jakllsch 	KASSERTMSG(idx < xx->xx_ntrb, "idx=%u xx_ntrb=%u", idx, xx->xx_ntrb);
    529  1.127  jakllsch 	xx->xx_trb[idx].trb_0 = parameter;
    530  1.127  jakllsch 	xx->xx_trb[idx].trb_2 = status;
    531  1.127  jakllsch 	xx->xx_trb[idx].trb_3 = control;
    532  1.101  jakllsch }
    533  1.101  jakllsch 
    534  1.101  jakllsch static inline void
    535    1.1  jakllsch xhci_trb_put(struct xhci_trb * const trb, uint64_t parameter, uint32_t status,
    536    1.1  jakllsch     uint32_t control)
    537    1.1  jakllsch {
    538   1.34     skrll 	trb->trb_0 = htole64(parameter);
    539   1.34     skrll 	trb->trb_2 = htole32(status);
    540   1.34     skrll 	trb->trb_3 = htole32(control);
    541    1.1  jakllsch }
    542    1.1  jakllsch 
    543   1.40     skrll static int
    544   1.40     skrll xhci_trb_get_idx(struct xhci_ring *xr, uint64_t trb_0, int *idx)
    545   1.40     skrll {
    546   1.40     skrll 	/* base address of TRBs */
    547   1.40     skrll 	bus_addr_t trbp = xhci_ring_trbp(xr, 0);
    548   1.40     skrll 
    549   1.40     skrll 	/* trb_0 range sanity check */
    550   1.40     skrll 	if (trb_0 == 0 || trb_0 < trbp ||
    551   1.40     skrll 	    (trb_0 - trbp) % sizeof(struct xhci_trb) != 0 ||
    552   1.40     skrll 	    (trb_0 - trbp) / sizeof(struct xhci_trb) >= xr->xr_ntrb) {
    553   1.40     skrll 		return 1;
    554   1.40     skrll 	}
    555   1.40     skrll 	*idx = (trb_0 - trbp) / sizeof(struct xhci_trb);
    556   1.40     skrll 	return 0;
    557   1.40     skrll }
    558   1.40     skrll 
    559   1.63     skrll static unsigned int
    560   1.63     skrll xhci_get_epstate(struct xhci_softc * const sc, struct xhci_slot * const xs,
    561   1.63     skrll     u_int dci)
    562   1.63     skrll {
    563   1.63     skrll 	uint32_t *cp;
    564   1.63     skrll 
    565   1.63     skrll 	usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
    566   1.63     skrll 	cp = xhci_slot_get_dcv(sc, xs, dci);
    567   1.63     skrll 	return XHCI_EPCTX_0_EPSTATE_GET(le32toh(cp[0]));
    568   1.63     skrll }
    569   1.63     skrll 
    570   1.68     skrll static inline unsigned int
    571   1.68     skrll xhci_ctlrport2bus(struct xhci_softc * const sc, unsigned int ctlrport)
    572   1.68     skrll {
    573   1.68     skrll 	const unsigned int port = ctlrport - 1;
    574   1.68     skrll 	const uint8_t bit = __BIT(port % NBBY);
    575   1.68     skrll 
    576   1.68     skrll 	return __SHIFTOUT(sc->sc_ctlrportbus[port / NBBY], bit);
    577   1.68     skrll }
    578   1.68     skrll 
    579   1.68     skrll /*
    580   1.68     skrll  * Return the roothub port for a controller port.  Both are 1..n.
    581   1.68     skrll  */
    582   1.68     skrll static inline unsigned int
    583   1.68     skrll xhci_ctlrport2rhport(struct xhci_softc * const sc, unsigned int ctrlport)
    584   1.68     skrll {
    585   1.68     skrll 
    586   1.68     skrll 	return sc->sc_ctlrportmap[ctrlport - 1];
    587   1.68     skrll }
    588   1.68     skrll 
    589   1.68     skrll /*
    590   1.68     skrll  * Return the controller port for a bus roothub port.  Both are 1..n.
    591   1.68     skrll  */
    592   1.68     skrll static inline unsigned int
    593   1.68     skrll xhci_rhport2ctlrport(struct xhci_softc * const sc, unsigned int bn,
    594   1.68     skrll     unsigned int rhport)
    595   1.68     skrll {
    596   1.68     skrll 
    597   1.68     skrll 	return sc->sc_rhportmap[bn][rhport - 1];
    598   1.68     skrll }
    599   1.68     skrll 
    600    1.1  jakllsch /* --- */
    601    1.1  jakllsch 
    602    1.1  jakllsch void
    603    1.1  jakllsch xhci_childdet(device_t self, device_t child)
    604    1.1  jakllsch {
    605    1.1  jakllsch 	struct xhci_softc * const sc = device_private(self);
    606    1.1  jakllsch 
    607   1.84   msaitoh 	KASSERT((sc->sc_child == child) || (sc->sc_child2 == child));
    608   1.84   msaitoh 	if (child == sc->sc_child2)
    609   1.84   msaitoh 		sc->sc_child2 = NULL;
    610   1.84   msaitoh 	else if (child == sc->sc_child)
    611    1.1  jakllsch 		sc->sc_child = NULL;
    612    1.1  jakllsch }
    613    1.1  jakllsch 
    614    1.1  jakllsch int
    615    1.1  jakllsch xhci_detach(struct xhci_softc *sc, int flags)
    616    1.1  jakllsch {
    617    1.1  jakllsch 	int rv = 0;
    618    1.1  jakllsch 
    619   1.68     skrll 	if (sc->sc_child2 != NULL) {
    620   1.68     skrll 		rv = config_detach(sc->sc_child2, flags);
    621   1.68     skrll 		if (rv != 0)
    622   1.68     skrll 			return rv;
    623   1.88  jdolecek 		KASSERT(sc->sc_child2 == NULL);
    624   1.68     skrll 	}
    625   1.68     skrll 
    626   1.68     skrll 	if (sc->sc_child != NULL) {
    627    1.1  jakllsch 		rv = config_detach(sc->sc_child, flags);
    628   1.68     skrll 		if (rv != 0)
    629   1.68     skrll 			return rv;
    630   1.88  jdolecek 		KASSERT(sc->sc_child == NULL);
    631   1.68     skrll 	}
    632    1.1  jakllsch 
    633    1.1  jakllsch 	/* XXX unconfigure/free slots */
    634    1.1  jakllsch 
    635    1.1  jakllsch 	/* verify: */
    636    1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_IMAN(0), 0);
    637    1.1  jakllsch 	xhci_op_write_4(sc, XHCI_USBCMD, 0);
    638    1.1  jakllsch 	/* do we need to wait for stop? */
    639    1.1  jakllsch 
    640    1.1  jakllsch 	xhci_op_write_8(sc, XHCI_CRCR, 0);
    641    1.1  jakllsch 	xhci_ring_free(sc, &sc->sc_cr);
    642    1.1  jakllsch 	cv_destroy(&sc->sc_command_cv);
    643   1.68     skrll 	cv_destroy(&sc->sc_cmdbusy_cv);
    644    1.1  jakllsch 
    645    1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_ERSTSZ(0), 0);
    646    1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERSTBA(0), 0);
    647  1.132     skrll 	xhci_rt_write_8(sc, XHCI_ERDP(0), 0 | XHCI_ERDP_BUSY);
    648    1.1  jakllsch 	xhci_ring_free(sc, &sc->sc_er);
    649    1.1  jakllsch 
    650  1.151     skrll 	usb_freemem(&sc->sc_eventst_dma);
    651    1.1  jakllsch 
    652    1.1  jakllsch 	xhci_op_write_8(sc, XHCI_DCBAAP, 0);
    653  1.151     skrll 	usb_freemem(&sc->sc_dcbaa_dma);
    654    1.1  jakllsch 
    655    1.1  jakllsch 	kmem_free(sc->sc_slots, sizeof(*sc->sc_slots) * sc->sc_maxslots);
    656    1.1  jakllsch 
    657   1.82     skrll 	kmem_free(sc->sc_ctlrportbus,
    658   1.70     skrll 	    howmany(sc->sc_maxports * sizeof(uint8_t), NBBY));
    659   1.68     skrll 	kmem_free(sc->sc_ctlrportmap, sc->sc_maxports * sizeof(int));
    660   1.68     skrll 
    661   1.68     skrll 	for (size_t j = 0; j < __arraycount(sc->sc_rhportmap); j++) {
    662   1.68     skrll 		kmem_free(sc->sc_rhportmap[j], sc->sc_maxports * sizeof(int));
    663   1.68     skrll 	}
    664   1.68     skrll 
    665    1.1  jakllsch 	mutex_destroy(&sc->sc_lock);
    666    1.1  jakllsch 	mutex_destroy(&sc->sc_intr_lock);
    667    1.1  jakllsch 
    668    1.1  jakllsch 	pool_cache_destroy(sc->sc_xferpool);
    669    1.1  jakllsch 
    670    1.1  jakllsch 	return rv;
    671    1.1  jakllsch }
    672    1.1  jakllsch 
    673    1.1  jakllsch int
    674    1.1  jakllsch xhci_activate(device_t self, enum devact act)
    675    1.1  jakllsch {
    676    1.1  jakllsch 	struct xhci_softc * const sc = device_private(self);
    677    1.1  jakllsch 
    678    1.1  jakllsch 	switch (act) {
    679    1.1  jakllsch 	case DVACT_DEACTIVATE:
    680    1.1  jakllsch 		sc->sc_dying = true;
    681    1.1  jakllsch 		return 0;
    682    1.1  jakllsch 	default:
    683    1.1  jakllsch 		return EOPNOTSUPP;
    684    1.1  jakllsch 	}
    685    1.1  jakllsch }
    686    1.1  jakllsch 
    687    1.1  jakllsch bool
    688  1.139  riastrad xhci_suspend(device_t self, const pmf_qual_t *qual)
    689    1.1  jakllsch {
    690  1.139  riastrad 	struct xhci_softc * const sc = device_private(self);
    691  1.140  riastrad 	size_t i, j, bn, dci;
    692  1.139  riastrad 	int port;
    693  1.139  riastrad 	uint32_t v;
    694  1.140  riastrad 	usbd_status err;
    695  1.140  riastrad 	bool ok = false;
    696  1.139  riastrad 
    697  1.139  riastrad 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
    698  1.139  riastrad 
    699  1.140  riastrad 	mutex_enter(&sc->sc_lock);
    700  1.140  riastrad 
    701  1.140  riastrad 	/*
    702  1.140  riastrad 	 * Block issuance of new commands, and wait for all pending
    703  1.140  riastrad 	 * commands to complete.
    704  1.140  riastrad 	 */
    705  1.140  riastrad 	KASSERT(sc->sc_suspender == NULL);
    706  1.140  riastrad 	sc->sc_suspender = curlwp;
    707  1.140  riastrad 	while (sc->sc_command_addr != 0)
    708  1.140  riastrad 		cv_wait(&sc->sc_cmdbusy_cv, &sc->sc_lock);
    709  1.140  riastrad 
    710  1.140  riastrad 	/*
    711  1.140  riastrad 	 * xHCI Requirements Specification 1.2, May 2019, Sec. 4.23.2:
    712  1.140  riastrad 	 * xHCI Power Management, p. 342
    713  1.140  riastrad 	 * https://www.intel.com/content/dam/www/public/us/en/documents/technical-specifications/extensible-host-controler-interface-usb-xhci.pdf#page=342
    714  1.140  riastrad 	 */
    715  1.140  riastrad 
    716  1.140  riastrad 	/*
    717  1.140  riastrad 	 * `1. Stop all USB activity by issuing Stop Endpoint Commands
    718  1.140  riastrad 	 *     for Busy endpoints in the Running state.  If the Force
    719  1.140  riastrad 	 *     Save Context Capability (FSC = ``0'') is not supported,
    720  1.140  riastrad 	 *     then Stop Endpoint Commands shall be issued for all idle
    721  1.140  riastrad 	 *     endpoints in the Running state as well.  The Stop
    722  1.140  riastrad 	 *     Endpoint Command causes the xHC to update the respective
    723  1.140  riastrad 	 *     Endpoint or Stream Contexts in system memory, e.g. the
    724  1.140  riastrad 	 *     TR Dequeue Pointer, DCS, etc. fields.  Refer to
    725  1.140  riastrad 	 *     Implementation Note "0".'
    726  1.140  riastrad 	 */
    727  1.140  riastrad 	for (i = 0; i < sc->sc_maxslots; i++) {
    728  1.140  riastrad 		struct xhci_slot *xs = &sc->sc_slots[i];
    729  1.140  riastrad 
    730  1.140  riastrad 		/* Skip if the slot is not in use.  */
    731  1.140  riastrad 		if (xs->xs_idx == 0)
    732  1.140  riastrad 			continue;
    733  1.140  riastrad 
    734  1.140  riastrad 		for (dci = XHCI_DCI_SLOT; dci <= XHCI_MAX_DCI; dci++) {
    735  1.140  riastrad 			/* Skip if the endpoint is not Running.  */
    736  1.140  riastrad 			/* XXX What about Busy?  */
    737  1.140  riastrad 			if (xhci_get_epstate(sc, xs, dci) !=
    738  1.140  riastrad 			    XHCI_EPSTATE_RUNNING)
    739  1.140  riastrad 				continue;
    740  1.140  riastrad 
    741  1.140  riastrad 			/* Stop endpoint.  */
    742  1.140  riastrad 			err = xhci_stop_endpoint_cmd(sc, xs, dci,
    743  1.140  riastrad 			    XHCI_TRB_3_SUSP_EP_BIT);
    744  1.140  riastrad 			if (err) {
    745  1.140  riastrad 				device_printf(self, "failed to stop endpoint"
    746  1.140  riastrad 				    " slot %zu dci %zu err %d\n",
    747  1.140  riastrad 				    i, dci, err);
    748  1.140  riastrad 				goto out;
    749  1.140  riastrad 			}
    750  1.140  riastrad 		}
    751  1.140  riastrad 	}
    752  1.140  riastrad 
    753  1.139  riastrad 	/*
    754  1.140  riastrad 	 * Next, suspend all the ports:
    755  1.139  riastrad 	 *
    756  1.139  riastrad 	 * xHCI Requirements Specification 1.2, May 2019, Sec. 4.15:
    757  1.139  riastrad 	 * Suspend-Resume, pp. 276-283
    758  1.139  riastrad 	 * https://www.intel.com/content/dam/www/public/us/en/documents/technical-specifications/extensible-host-controler-interface-usb-xhci.pdf#page=276
    759  1.139  riastrad 	 */
    760  1.139  riastrad 	for (bn = 0; bn < 2; bn++) {
    761  1.139  riastrad 		for (i = 1; i <= sc->sc_rhportcount[bn]; i++) {
    762  1.139  riastrad 			/* 4.15.1: Port Suspend.  */
    763  1.139  riastrad 			port = XHCI_PORTSC(xhci_rhport2ctlrport(sc, bn, i));
    764  1.139  riastrad 
    765  1.139  riastrad 			/*
    766  1.139  riastrad 			 * `System software places individual ports
    767  1.139  riastrad 			 *  into suspend mode by writing a ``3'' into
    768  1.139  riastrad 			 *  the appropriate PORTSC register Port Link
    769  1.139  riastrad 			 *  State (PLS) field (refer to Section 5.4.8).
    770  1.139  riastrad 			 *  Software should only set the PLS field to
    771  1.139  riastrad 			 *  ``3'' when the port is in the Enabled
    772  1.139  riastrad 			 *  state.'
    773  1.139  riastrad 			 *
    774  1.139  riastrad 			 * `Software should not attempt to suspend a
    775  1.139  riastrad 			 *  port unless the port reports that it is in
    776  1.139  riastrad 			 *  the enabled (PED = ``1''; PLS < ``3'')
    777  1.139  riastrad 			 *  state (refer to Section 5.4.8 for more
    778  1.139  riastrad 			 *  information about PED and PLS).'
    779  1.139  riastrad 			 */
    780  1.139  riastrad 			v = xhci_op_read_4(sc, port);
    781  1.139  riastrad 			if (((v & XHCI_PS_PED) == 0) ||
    782  1.139  riastrad 			    XHCI_PS_PLS_GET(v) >= XHCI_PS_PLS_U3)
    783  1.139  riastrad 				continue;
    784  1.139  riastrad 			v &= ~(XHCI_PS_PLS_MASK | XHCI_PS_CLEAR);
    785  1.139  riastrad 			v |= XHCI_PS_LWS | XHCI_PS_PLS_SET(XHCI_PS_PLS_SETU3);
    786  1.139  riastrad 			xhci_op_write_4(sc, port, v);
    787  1.139  riastrad 
    788  1.139  riastrad 			/*
    789  1.139  riastrad 			 * `When the PLS field is written with U3
    790  1.139  riastrad 			 *  (``3''), the status of the PLS bit will not
    791  1.139  riastrad 			 *  change to the target U state U3 until the
    792  1.139  riastrad 			 *  suspend signaling has completed to the
    793  1.139  riastrad 			 *  attached device (which may be as long as
    794  1.139  riastrad 			 *  10ms.).'
    795  1.139  riastrad 			 *
    796  1.139  riastrad 			 * `Software is required to wait for U3
    797  1.139  riastrad 			 *  transitions to complete before it puts the
    798  1.139  riastrad 			 *  xHC into a low power state, and before
    799  1.139  riastrad 			 *  resuming the port.'
    800  1.139  riastrad 			 *
    801  1.139  riastrad 			 * XXX Take advantage of the technique to
    802  1.139  riastrad 			 * reduce polling on host controllers that
    803  1.139  riastrad 			 * support the U3C capability.
    804  1.139  riastrad 			 */
    805  1.139  riastrad 			for (j = 0; j < XHCI_WAIT_PLS_U3; j++) {
    806  1.139  riastrad 				v = xhci_op_read_4(sc, port);
    807  1.139  riastrad 				if (XHCI_PS_PLS_GET(v) == XHCI_PS_PLS_U3)
    808  1.139  riastrad 					break;
    809  1.139  riastrad 				usb_delay_ms(&sc->sc_bus, 1);
    810  1.139  riastrad 			}
    811  1.139  riastrad 			if (j == XHCI_WAIT_PLS_U3) {
    812  1.139  riastrad 				device_printf(self,
    813  1.139  riastrad 				    "suspend timeout on bus %zu port %zu\n",
    814  1.139  riastrad 				    bn, i);
    815  1.140  riastrad 				goto out;
    816  1.139  riastrad 			}
    817  1.139  riastrad 		}
    818  1.139  riastrad 	}
    819  1.139  riastrad 
    820  1.139  riastrad 	/*
    821  1.139  riastrad 	 * `2. Ensure that the Command Ring is in the Stopped state
    822  1.139  riastrad 	 *     (CRR = ``0'') or Idle (i.e. the Command Transfer Ring is
    823  1.139  riastrad 	 *     empty), and all Command Completion Events associated
    824  1.139  riastrad 	 *     with them have been received.'
    825  1.139  riastrad 	 *
    826  1.139  riastrad 	 * XXX
    827  1.139  riastrad 	 */
    828  1.139  riastrad 
    829  1.139  riastrad 	/* `3. Stop the controller by setting Run/Stop (R/S) = ``0''.'  */
    830  1.139  riastrad 	xhci_op_write_4(sc, XHCI_USBCMD,
    831  1.139  riastrad 	    xhci_op_read_4(sc, XHCI_USBCMD) & ~XHCI_CMD_RS);
    832  1.139  riastrad 
    833  1.139  riastrad 	/*
    834  1.139  riastrad 	 * `4. Read the Operational Runtime, and VTIO registers in the
    835  1.139  riastrad 	 *     following order: USBCMD, DNCTRL, DCBAAP, CONFIG, ERSTSZ,
    836  1.139  riastrad 	 *     ERSTBA, ERDP, IMAN, IMOD, and VTIO and save their
    837  1.139  riastrad 	 *     state.'
    838  1.139  riastrad 	 *
    839  1.139  riastrad 	 * (We don't use VTIO here (XXX for now?).)
    840  1.139  riastrad 	 */
    841  1.139  riastrad 	sc->sc_regs.usbcmd = xhci_op_read_4(sc, XHCI_USBCMD);
    842  1.139  riastrad 	sc->sc_regs.dnctrl = xhci_op_read_4(sc, XHCI_DNCTRL);
    843  1.139  riastrad 	sc->sc_regs.dcbaap = xhci_op_read_8(sc, XHCI_DCBAAP);
    844  1.139  riastrad 	sc->sc_regs.config = xhci_op_read_4(sc, XHCI_CONFIG);
    845  1.139  riastrad 	sc->sc_regs.erstsz0 = xhci_rt_read_4(sc, XHCI_ERSTSZ(0));
    846  1.139  riastrad 	sc->sc_regs.erstba0 = xhci_rt_read_8(sc, XHCI_ERSTBA(0));
    847  1.139  riastrad 	sc->sc_regs.erdp0 = xhci_rt_read_8(sc, XHCI_ERDP(0));
    848  1.139  riastrad 	sc->sc_regs.iman0 = xhci_rt_read_4(sc, XHCI_IMAN(0));
    849  1.139  riastrad 	sc->sc_regs.imod0 = xhci_rt_read_4(sc, XHCI_IMOD(0));
    850  1.139  riastrad 
    851  1.139  riastrad 	/*
    852  1.139  riastrad 	 * `5. Set the Controller Save State (CSS) flag in the USBCMD
    853  1.139  riastrad 	 *     register (5.4.1)...'
    854  1.139  riastrad 	 */
    855  1.139  riastrad 	xhci_op_write_4(sc, XHCI_USBCMD,
    856  1.139  riastrad 	    xhci_op_read_4(sc, XHCI_USBCMD) | XHCI_CMD_CSS);
    857  1.139  riastrad 
    858  1.139  riastrad 	/*
    859  1.139  riastrad 	 *    `...and wait for the Save State Status (SSS) flag in the
    860  1.139  riastrad 	 *     USBSTS register (5.4.2) to transition to ``0''.'
    861  1.139  riastrad 	 */
    862  1.139  riastrad 	for (i = 0; i < XHCI_WAIT_SSS; i++) {
    863  1.139  riastrad 		if ((xhci_op_read_4(sc, XHCI_USBSTS) & XHCI_STS_SSS) == 0)
    864  1.139  riastrad 			break;
    865  1.139  riastrad 		usb_delay_ms(&sc->sc_bus, 1);
    866  1.139  riastrad 	}
    867  1.139  riastrad 	if (i >= XHCI_WAIT_SSS) {
    868  1.139  riastrad 		device_printf(self, "suspend timeout, USBSTS.SSS\n");
    869  1.139  riastrad 		/*
    870  1.139  riastrad 		 * Just optimistically go on and check SRE anyway --
    871  1.139  riastrad 		 * what's the worst that could happen?
    872  1.139  riastrad 		 */
    873  1.139  riastrad 	}
    874  1.139  riastrad 
    875  1.139  riastrad 	/*
    876  1.139  riastrad 	 * `Note: After a Save or Restore operation completes, the
    877  1.139  riastrad 	 *  Save/Restore Error (SRE) flag in the USBSTS register should
    878  1.139  riastrad 	 *  be checked to ensure that the operation completed
    879  1.139  riastrad 	 *  successfully.'
    880  1.139  riastrad 	 */
    881  1.139  riastrad 	if (xhci_op_read_4(sc, XHCI_USBSTS) & XHCI_STS_SRE) {
    882  1.139  riastrad 		device_printf(self, "suspend error, USBSTS.SRE\n");
    883  1.140  riastrad 		goto out;
    884  1.139  riastrad 	}
    885  1.139  riastrad 
    886  1.140  riastrad 	/* Success!  */
    887  1.140  riastrad 	ok = true;
    888  1.140  riastrad 
    889  1.140  riastrad out:	mutex_exit(&sc->sc_lock);
    890  1.140  riastrad 	return ok;
    891    1.1  jakllsch }
    892    1.1  jakllsch 
    893    1.1  jakllsch bool
    894  1.139  riastrad xhci_resume(device_t self, const pmf_qual_t *qual)
    895    1.1  jakllsch {
    896  1.139  riastrad 	struct xhci_softc * const sc = device_private(self);
    897  1.139  riastrad 	size_t i, j, bn, dci;
    898  1.139  riastrad 	int port;
    899  1.139  riastrad 	uint32_t v;
    900  1.140  riastrad 	bool ok = false;
    901  1.139  riastrad 
    902  1.139  riastrad 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
    903  1.139  riastrad 
    904  1.140  riastrad 	mutex_enter(&sc->sc_lock);
    905  1.140  riastrad 	KASSERT(sc->sc_suspender);
    906  1.140  riastrad 
    907  1.139  riastrad 	/*
    908  1.139  riastrad 	 * xHCI Requirements Specification 1.2, May 2019, Sec. 4.23.2:
    909  1.139  riastrad 	 * xHCI Power Management, p. 343
    910  1.139  riastrad 	 * https://www.intel.com/content/dam/www/public/us/en/documents/technical-specifications/extensible-host-controler-interface-usb-xhci.pdf#page=343
    911  1.139  riastrad 	 */
    912  1.139  riastrad 
    913  1.139  riastrad 	/*
    914  1.139  riastrad 	 * `4. Restore the Operational Runtime, and VTIO registers with
    915  1.139  riastrad 	 *     their previously saved state in the following order:
    916  1.139  riastrad 	 *     DNCTRL, DCBAAP, CONFIG, ERSTSZ, ERSTBA, ERDP, IMAN,
    917  1.139  riastrad 	 *     IMOD, and VTIO.'
    918  1.139  riastrad 	 *
    919  1.139  riastrad 	 * (We don't use VTIO here (for now?).)
    920  1.139  riastrad 	 */
    921  1.139  riastrad 	xhci_op_write_4(sc, XHCI_USBCMD, sc->sc_regs.usbcmd);
    922  1.139  riastrad 	xhci_op_write_4(sc, XHCI_DNCTRL, sc->sc_regs.dnctrl);
    923  1.139  riastrad 	xhci_op_write_8(sc, XHCI_DCBAAP, sc->sc_regs.dcbaap);
    924  1.139  riastrad 	xhci_op_write_4(sc, XHCI_CONFIG, sc->sc_regs.config);
    925  1.139  riastrad 	xhci_rt_write_4(sc, XHCI_ERSTSZ(0), sc->sc_regs.erstsz0);
    926  1.139  riastrad 	xhci_rt_write_8(sc, XHCI_ERSTBA(0), sc->sc_regs.erstba0);
    927  1.139  riastrad 	xhci_rt_write_8(sc, XHCI_ERDP(0), sc->sc_regs.erdp0);
    928  1.139  riastrad 	xhci_rt_write_4(sc, XHCI_IMAN(0), sc->sc_regs.iman0);
    929  1.139  riastrad 	xhci_rt_write_4(sc, XHCI_IMOD(0), sc->sc_regs.imod0);
    930  1.139  riastrad 
    931  1.139  riastrad 	memset(&sc->sc_regs, 0, sizeof(sc->sc_regs)); /* paranoia */
    932  1.139  riastrad 
    933  1.139  riastrad 	/*
    934  1.139  riastrad 	 * `5. Set the Controller Restore State (CRS) flag in the
    935  1.139  riastrad 	 *     USBCMD register (5.4.1) to ``1''...'
    936  1.139  riastrad 	 */
    937  1.139  riastrad 	xhci_op_write_4(sc, XHCI_USBCMD,
    938  1.139  riastrad 	    xhci_op_read_4(sc, XHCI_USBCMD) | XHCI_CMD_CRS);
    939  1.139  riastrad 
    940  1.139  riastrad 	/*
    941  1.139  riastrad 	 *    `...and wait for the Restore State Status (RSS) in the
    942  1.139  riastrad 	 *     USBSTS register (5.4.2) to transition to ``0''.'
    943  1.139  riastrad 	 */
    944  1.139  riastrad 	for (i = 0; i < XHCI_WAIT_RSS; i++) {
    945  1.139  riastrad 		if ((xhci_op_read_4(sc, XHCI_USBSTS) & XHCI_STS_RSS) == 0)
    946  1.139  riastrad 			break;
    947  1.139  riastrad 		usb_delay_ms(&sc->sc_bus, 1);
    948  1.139  riastrad 	}
    949  1.139  riastrad 	if (i >= XHCI_WAIT_RSS) {
    950  1.152  riastrad 		device_printf(self, "resume timeout, USBSTS.RSS\n");
    951  1.140  riastrad 		goto out;
    952  1.139  riastrad 	}
    953  1.139  riastrad 
    954  1.139  riastrad 	/*
    955  1.139  riastrad 	 * `6. Reinitialize the Command Ring, i.e. so its Cycle bits
    956  1.139  riastrad 	 *     are consistent with the RCS values to be written to the
    957  1.139  riastrad 	 *     CRCR.'
    958  1.139  riastrad 	 *
    959  1.139  riastrad 	 * XXX Hope just zeroing it is good enough!
    960  1.139  riastrad 	 */
    961  1.139  riastrad 	xhci_host_dequeue(sc->sc_cr);
    962  1.139  riastrad 
    963  1.139  riastrad 	/*
    964  1.139  riastrad 	 * `7. Write the CRCR with the address and RCS value of the
    965  1.139  riastrad 	 *     reinitialized Command Ring.  Note that this write will
    966  1.139  riastrad 	 *     cause the Command Ring to restart at the address
    967  1.139  riastrad 	 *     specified by the CRCR.'
    968  1.139  riastrad 	 */
    969  1.139  riastrad 	xhci_op_write_8(sc, XHCI_CRCR, xhci_ring_trbp(sc->sc_cr, 0) |
    970  1.139  riastrad 	    sc->sc_cr->xr_cs);
    971  1.139  riastrad 
    972  1.139  riastrad 	/*
    973  1.139  riastrad 	 * `8. Enable the controller by setting Run/Stop (R/S) =
    974  1.139  riastrad 	 *     ``1''.'
    975  1.139  riastrad 	 */
    976  1.139  riastrad 	xhci_op_write_4(sc, XHCI_USBCMD,
    977  1.139  riastrad 	    xhci_op_read_4(sc, XHCI_USBCMD) | XHCI_CMD_RS);
    978  1.139  riastrad 
    979  1.139  riastrad 	/*
    980  1.139  riastrad 	 * `9. Software shall walk the USB topology and initialize each
    981  1.139  riastrad 	 *     of the xHC PORTSC, PORTPMSC, and PORTLI registers, and
    982  1.139  riastrad 	 *     external hub ports attached to USB devices.'
    983  1.139  riastrad 	 *
    984  1.139  riastrad 	 * This follows the procedure in 4.15 `Suspend-Resume', 4.15.2
    985  1.153  riastrad 	 * `Port Resume', 4.15.2.2 `Host Initiated'.
    986  1.139  riastrad 	 *
    987  1.139  riastrad 	 * XXX We should maybe batch up initiating the state
    988  1.139  riastrad 	 * transitions, and then wait for them to complete all at once.
    989  1.139  riastrad 	 */
    990  1.139  riastrad 	for (bn = 0; bn < 2; bn++) {
    991  1.139  riastrad 		for (i = 1; i <= sc->sc_rhportcount[bn]; i++) {
    992  1.139  riastrad 			port = XHCI_PORTSC(xhci_rhport2ctlrport(sc, bn, i));
    993  1.139  riastrad 
    994  1.139  riastrad 			/* `When a port is in the U3 state: ...' */
    995  1.139  riastrad 			v = xhci_op_read_4(sc, port);
    996  1.139  riastrad 			if (XHCI_PS_PLS_GET(v) != XHCI_PS_PLS_U3)
    997  1.139  riastrad 				continue;
    998  1.139  riastrad 
    999  1.139  riastrad 			/*
   1000  1.139  riastrad 			 * `For a USB2 protocol port, software shall
   1001  1.139  riastrad 			 *  write a ``15'' (Resume) to the PLS field to
   1002  1.139  riastrad 			 *  initiate resume signaling.  The port shall
   1003  1.139  riastrad 			 *  transition to the Resume substate and the
   1004  1.139  riastrad 			 *  xHC shall transmit the resume signaling
   1005  1.139  riastrad 			 *  within 1ms (T_URSM).  Software shall ensure
   1006  1.139  riastrad 			 *  that resume is signaled for at least 20ms
   1007  1.139  riastrad 			 *  (T_DRSMDN).  Software shall start timing
   1008  1.139  riastrad 			 *  T_DRSMDN from the write of ``15'' (Resume)
   1009  1.139  riastrad 			 *  to PLS.'
   1010  1.139  riastrad 			 */
   1011  1.139  riastrad 			if (bn == 1) {
   1012  1.139  riastrad 				KASSERT(sc->sc_bus2.ub_revision == USBREV_2_0);
   1013  1.139  riastrad 				v &= ~(XHCI_PS_PLS_MASK | XHCI_PS_CLEAR);
   1014  1.139  riastrad 				v |= XHCI_PS_LWS;
   1015  1.139  riastrad 				v |= XHCI_PS_PLS_SET(XHCI_PS_PLS_SETRESUME);
   1016  1.139  riastrad 				xhci_op_write_4(sc, port, v);
   1017  1.143  riastrad 				usb_delay_ms(&sc->sc_bus, USB_RESUME_WAIT);
   1018  1.139  riastrad 			} else {
   1019  1.139  riastrad 				KASSERT(sc->sc_bus.ub_revision > USBREV_2_0);
   1020  1.139  riastrad 			}
   1021  1.139  riastrad 
   1022  1.139  riastrad 			/*
   1023  1.139  riastrad 			 * `For a USB3 protocol port [and a USB2
   1024  1.139  riastrad 			 *  protocol port after transitioning to
   1025  1.139  riastrad 			 *  Resume], software shall write a ``0'' (U0)
   1026  1.139  riastrad 			 *  to the PLS field...'
   1027  1.139  riastrad 			 */
   1028  1.139  riastrad 			v = xhci_op_read_4(sc, port);
   1029  1.139  riastrad 			v &= ~(XHCI_PS_PLS_MASK | XHCI_PS_CLEAR);
   1030  1.139  riastrad 			v |= XHCI_PS_LWS | XHCI_PS_PLS_SET(XHCI_PS_PLS_SETU0);
   1031  1.139  riastrad 			xhci_op_write_4(sc, port, v);
   1032  1.139  riastrad 
   1033  1.139  riastrad 			for (j = 0; j < XHCI_WAIT_PLS_U0; j++) {
   1034  1.139  riastrad 				v = xhci_op_read_4(sc, port);
   1035  1.139  riastrad 				if (XHCI_PS_PLS_GET(v) == XHCI_PS_PLS_U0)
   1036  1.139  riastrad 					break;
   1037  1.139  riastrad 				usb_delay_ms(&sc->sc_bus, 1);
   1038  1.139  riastrad 			}
   1039  1.139  riastrad 			if (j == XHCI_WAIT_PLS_U0) {
   1040  1.139  riastrad 				device_printf(self,
   1041  1.139  riastrad 				    "resume timeout on bus %zu port %zu\n",
   1042  1.139  riastrad 				    bn, i);
   1043  1.140  riastrad 				goto out;
   1044  1.139  riastrad 			}
   1045  1.139  riastrad 		}
   1046  1.139  riastrad 	}
   1047  1.139  riastrad 
   1048  1.139  riastrad 	/*
   1049  1.139  riastrad 	 * `10. Restart each of the previously Running endpoints by
   1050  1.139  riastrad 	 *      ringing their doorbells.'
   1051  1.139  riastrad 	 */
   1052  1.139  riastrad 	for (i = 0; i < sc->sc_maxslots; i++) {
   1053  1.139  riastrad 		struct xhci_slot *xs = &sc->sc_slots[i];
   1054  1.139  riastrad 
   1055  1.139  riastrad 		/* Skip if the slot is not in use.  */
   1056  1.139  riastrad 		if (xs->xs_idx == 0)
   1057  1.139  riastrad 			continue;
   1058  1.139  riastrad 
   1059  1.139  riastrad 		for (dci = XHCI_DCI_SLOT; dci <= XHCI_MAX_DCI; dci++) {
   1060  1.139  riastrad 			/* Skip if the endpoint is not Running.  */
   1061  1.139  riastrad 			if (xhci_get_epstate(sc, xs, dci) !=
   1062  1.139  riastrad 			    XHCI_EPSTATE_RUNNING)
   1063  1.139  riastrad 				continue;
   1064  1.139  riastrad 
   1065  1.139  riastrad 			/* Ring the doorbell.  */
   1066  1.139  riastrad 			xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   1067  1.139  riastrad 		}
   1068  1.139  riastrad 	}
   1069  1.139  riastrad 
   1070  1.139  riastrad 	/*
   1071  1.139  riastrad 	 * `Note: After a Save or Restore operation completes, the
   1072  1.139  riastrad 	 *  Save/Restore Error (SRE) flag in the USBSTS register should
   1073  1.139  riastrad 	 *  be checked to ensure that the operation completed
   1074  1.139  riastrad 	 *  successfully.'
   1075  1.139  riastrad 	 */
   1076  1.139  riastrad 	if (xhci_op_read_4(sc, XHCI_USBSTS) & XHCI_STS_SRE) {
   1077  1.139  riastrad 		device_printf(self, "resume error, USBSTS.SRE\n");
   1078  1.140  riastrad 		goto out;
   1079  1.139  riastrad 	}
   1080  1.139  riastrad 
   1081  1.140  riastrad 	/* Resume command issuance.  */
   1082  1.140  riastrad 	sc->sc_suspender = NULL;
   1083  1.140  riastrad 	cv_broadcast(&sc->sc_cmdbusy_cv);
   1084  1.140  riastrad 
   1085  1.140  riastrad 	/* Success!  */
   1086  1.140  riastrad 	ok = true;
   1087  1.140  riastrad 
   1088  1.140  riastrad out:	mutex_exit(&sc->sc_lock);
   1089  1.140  riastrad 	return ok;
   1090    1.1  jakllsch }
   1091    1.1  jakllsch 
   1092    1.1  jakllsch bool
   1093    1.1  jakllsch xhci_shutdown(device_t self, int flags)
   1094    1.1  jakllsch {
   1095    1.1  jakllsch 	return false;
   1096    1.1  jakllsch }
   1097    1.1  jakllsch 
   1098   1.40     skrll static int
   1099   1.40     skrll xhci_hc_reset(struct xhci_softc * const sc)
   1100   1.40     skrll {
   1101   1.40     skrll 	uint32_t usbcmd, usbsts;
   1102   1.40     skrll 	int i;
   1103   1.40     skrll 
   1104   1.40     skrll 	/* Check controller not ready */
   1105   1.42     skrll 	for (i = 0; i < XHCI_WAIT_CNR; i++) {
   1106   1.40     skrll 		usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
   1107   1.40     skrll 		if ((usbsts & XHCI_STS_CNR) == 0)
   1108   1.40     skrll 			break;
   1109   1.40     skrll 		usb_delay_ms(&sc->sc_bus, 1);
   1110   1.40     skrll 	}
   1111   1.42     skrll 	if (i >= XHCI_WAIT_CNR) {
   1112   1.40     skrll 		aprint_error_dev(sc->sc_dev, "controller not ready timeout\n");
   1113   1.40     skrll 		return EIO;
   1114   1.40     skrll 	}
   1115   1.40     skrll 
   1116   1.40     skrll 	/* Halt controller */
   1117   1.40     skrll 	usbcmd = 0;
   1118   1.40     skrll 	xhci_op_write_4(sc, XHCI_USBCMD, usbcmd);
   1119   1.40     skrll 	usb_delay_ms(&sc->sc_bus, 1);
   1120   1.40     skrll 
   1121   1.40     skrll 	/* Reset controller */
   1122   1.40     skrll 	usbcmd = XHCI_CMD_HCRST;
   1123   1.40     skrll 	xhci_op_write_4(sc, XHCI_USBCMD, usbcmd);
   1124   1.42     skrll 	for (i = 0; i < XHCI_WAIT_HCRST; i++) {
   1125   1.76   msaitoh 		/*
   1126  1.148    andvar 		 * Wait 1ms first. Existing Intel xHCI requires 1ms delay to
   1127   1.76   msaitoh 		 * prevent system hang (Errata).
   1128   1.76   msaitoh 		 */
   1129   1.76   msaitoh 		usb_delay_ms(&sc->sc_bus, 1);
   1130   1.40     skrll 		usbcmd = xhci_op_read_4(sc, XHCI_USBCMD);
   1131   1.40     skrll 		if ((usbcmd & XHCI_CMD_HCRST) == 0)
   1132   1.40     skrll 			break;
   1133   1.40     skrll 	}
   1134   1.42     skrll 	if (i >= XHCI_WAIT_HCRST) {
   1135   1.40     skrll 		aprint_error_dev(sc->sc_dev, "host controller reset timeout\n");
   1136   1.40     skrll 		return EIO;
   1137   1.40     skrll 	}
   1138   1.40     skrll 
   1139   1.40     skrll 	/* Check controller not ready */
   1140   1.42     skrll 	for (i = 0; i < XHCI_WAIT_CNR; i++) {
   1141   1.40     skrll 		usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
   1142   1.40     skrll 		if ((usbsts & XHCI_STS_CNR) == 0)
   1143   1.40     skrll 			break;
   1144   1.40     skrll 		usb_delay_ms(&sc->sc_bus, 1);
   1145   1.40     skrll 	}
   1146   1.42     skrll 	if (i >= XHCI_WAIT_CNR) {
   1147   1.40     skrll 		aprint_error_dev(sc->sc_dev,
   1148   1.40     skrll 		    "controller not ready timeout after reset\n");
   1149   1.40     skrll 		return EIO;
   1150   1.40     skrll 	}
   1151   1.40     skrll 
   1152   1.40     skrll 	return 0;
   1153   1.40     skrll }
   1154   1.40     skrll 
   1155   1.68     skrll /* 7.2 xHCI Support Protocol Capability */
   1156   1.68     skrll static void
   1157   1.68     skrll xhci_id_protocols(struct xhci_softc *sc, bus_size_t ecp)
   1158   1.68     skrll {
   1159  1.109       mrg 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1160  1.109       mrg 
   1161   1.68     skrll 	/* XXX Cache this lot */
   1162   1.68     skrll 
   1163   1.68     skrll 	const uint32_t w0 = xhci_read_4(sc, ecp);
   1164   1.68     skrll 	const uint32_t w4 = xhci_read_4(sc, ecp + 4);
   1165   1.68     skrll 	const uint32_t w8 = xhci_read_4(sc, ecp + 8);
   1166   1.68     skrll 	const uint32_t wc = xhci_read_4(sc, ecp + 0xc);
   1167   1.68     skrll 
   1168   1.68     skrll 	aprint_debug_dev(sc->sc_dev,
   1169  1.121  christos 	    " SP: 0x%08x 0x%08x 0x%08x 0x%08x\n", w0, w4, w8, wc);
   1170   1.68     skrll 
   1171   1.68     skrll 	if (w4 != XHCI_XECP_USBID)
   1172   1.68     skrll 		return;
   1173   1.68     skrll 
   1174   1.68     skrll 	const int major = XHCI_XECP_SP_W0_MAJOR(w0);
   1175   1.68     skrll 	const int minor = XHCI_XECP_SP_W0_MINOR(w0);
   1176   1.68     skrll 	const uint8_t cpo = XHCI_XECP_SP_W8_CPO(w8);
   1177   1.68     skrll 	const uint8_t cpc = XHCI_XECP_SP_W8_CPC(w8);
   1178   1.68     skrll 
   1179   1.68     skrll 	const uint16_t mm = __SHIFTOUT(w0, __BITS(31, 16));
   1180   1.68     skrll 	switch (mm) {
   1181   1.68     skrll 	case 0x0200:
   1182   1.68     skrll 	case 0x0300:
   1183   1.68     skrll 	case 0x0301:
   1184  1.109       mrg 	case 0x0310:
   1185  1.154   msaitoh 	case 0x0320:
   1186   1.68     skrll 		aprint_debug_dev(sc->sc_dev, " %s ports %d - %d\n",
   1187   1.68     skrll 		    major == 3 ? "ss" : "hs", cpo, cpo + cpc -1);
   1188   1.68     skrll 		break;
   1189   1.68     skrll 	default:
   1190  1.110       mrg 		aprint_error_dev(sc->sc_dev, " unknown major/minor (%d/%d)\n",
   1191   1.68     skrll 		    major, minor);
   1192   1.68     skrll 		return;
   1193   1.68     skrll 	}
   1194   1.68     skrll 
   1195   1.68     skrll 	const size_t bus = (major == 3) ? 0 : 1;
   1196   1.68     skrll 
   1197   1.68     skrll 	/* Index arrays with 0..n-1 where ports are numbered 1..n */
   1198   1.68     skrll 	for (size_t cp = cpo - 1; cp < cpo + cpc - 1; cp++) {
   1199   1.68     skrll 		if (sc->sc_ctlrportmap[cp] != 0) {
   1200  1.108     skrll 			aprint_error_dev(sc->sc_dev, "controller port %zu "
   1201   1.68     skrll 			    "already assigned", cp);
   1202   1.68     skrll 			continue;
   1203   1.68     skrll 		}
   1204   1.68     skrll 
   1205   1.68     skrll 		sc->sc_ctlrportbus[cp / NBBY] |=
   1206   1.68     skrll 		    bus == 0 ? 0 : __BIT(cp % NBBY);
   1207   1.68     skrll 
   1208   1.68     skrll 		const size_t rhp = sc->sc_rhportcount[bus]++;
   1209   1.68     skrll 
   1210   1.68     skrll 		KASSERTMSG(sc->sc_rhportmap[bus][rhp] == 0,
   1211   1.68     skrll 		    "bus %zu rhp %zu is %d", bus, rhp,
   1212   1.68     skrll 		    sc->sc_rhportmap[bus][rhp]);
   1213   1.68     skrll 
   1214   1.68     skrll 		sc->sc_rhportmap[bus][rhp] = cp + 1;
   1215   1.68     skrll 		sc->sc_ctlrportmap[cp] = rhp + 1;
   1216   1.68     skrll 	}
   1217   1.68     skrll }
   1218   1.68     skrll 
   1219   1.40     skrll /* Process extended capabilities */
   1220   1.40     skrll static void
   1221  1.133  jakllsch xhci_ecp(struct xhci_softc *sc)
   1222   1.40     skrll {
   1223   1.40     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1224   1.40     skrll 
   1225  1.133  jakllsch 	bus_size_t ecp = XHCI_HCC_XECP(sc->sc_hcc) * 4;
   1226   1.40     skrll 	while (ecp != 0) {
   1227   1.68     skrll 		uint32_t ecr = xhci_read_4(sc, ecp);
   1228  1.121  christos 		aprint_debug_dev(sc->sc_dev, "ECR: 0x%08x\n", ecr);
   1229   1.40     skrll 		switch (XHCI_XECP_ID(ecr)) {
   1230   1.40     skrll 		case XHCI_ID_PROTOCOLS: {
   1231   1.68     skrll 			xhci_id_protocols(sc, ecp);
   1232   1.40     skrll 			break;
   1233   1.40     skrll 		}
   1234   1.40     skrll 		case XHCI_ID_USB_LEGACY: {
   1235   1.40     skrll 			uint8_t bios_sem;
   1236   1.40     skrll 
   1237   1.40     skrll 			/* Take host controller ownership from BIOS */
   1238   1.40     skrll 			bios_sem = xhci_read_1(sc, ecp + XHCI_XECP_BIOS_SEM);
   1239   1.40     skrll 			if (bios_sem) {
   1240   1.40     skrll 				/* sets xHCI to be owned by OS */
   1241   1.40     skrll 				xhci_write_1(sc, ecp + XHCI_XECP_OS_SEM, 1);
   1242   1.40     skrll 				aprint_debug_dev(sc->sc_dev,
   1243   1.40     skrll 				    "waiting for BIOS to give up control\n");
   1244   1.40     skrll 				for (int i = 0; i < 5000; i++) {
   1245   1.40     skrll 					bios_sem = xhci_read_1(sc, ecp +
   1246   1.40     skrll 					    XHCI_XECP_BIOS_SEM);
   1247   1.40     skrll 					if (bios_sem == 0)
   1248   1.40     skrll 						break;
   1249   1.40     skrll 					DELAY(1000);
   1250   1.40     skrll 				}
   1251   1.40     skrll 				if (bios_sem) {
   1252   1.40     skrll 					aprint_error_dev(sc->sc_dev,
   1253   1.40     skrll 					    "timed out waiting for BIOS\n");
   1254   1.40     skrll 				}
   1255   1.40     skrll 			}
   1256   1.40     skrll 			break;
   1257   1.40     skrll 		}
   1258   1.40     skrll 		default:
   1259   1.40     skrll 			break;
   1260   1.40     skrll 		}
   1261   1.40     skrll 		ecr = xhci_read_4(sc, ecp);
   1262   1.40     skrll 		if (XHCI_XECP_NEXT(ecr) == 0) {
   1263   1.40     skrll 			ecp = 0;
   1264   1.40     skrll 		} else {
   1265   1.40     skrll 			ecp += XHCI_XECP_NEXT(ecr) * 4;
   1266   1.40     skrll 		}
   1267   1.40     skrll 	}
   1268   1.40     skrll }
   1269   1.40     skrll 
   1270   1.34     skrll #define XHCI_HCCPREV1_BITS	\
   1271   1.34     skrll 	"\177\020"	/* New bitmask */			\
   1272   1.34     skrll 	"f\020\020XECP\0"					\
   1273   1.34     skrll 	"f\014\4MAXPSA\0"					\
   1274   1.34     skrll 	"b\013CFC\0"						\
   1275   1.34     skrll 	"b\012SEC\0"						\
   1276   1.34     skrll 	"b\011SBD\0"						\
   1277   1.34     skrll 	"b\010FSE\0"						\
   1278   1.34     skrll 	"b\7NSS\0"						\
   1279   1.34     skrll 	"b\6LTC\0"						\
   1280   1.34     skrll 	"b\5LHRC\0"						\
   1281   1.34     skrll 	"b\4PIND\0"						\
   1282   1.34     skrll 	"b\3PPC\0"						\
   1283   1.34     skrll 	"b\2CZC\0"						\
   1284   1.34     skrll 	"b\1BNC\0"						\
   1285   1.34     skrll 	"b\0AC64\0"						\
   1286   1.34     skrll 	"\0"
   1287   1.34     skrll #define XHCI_HCCV1_x_BITS	\
   1288   1.34     skrll 	"\177\020"	/* New bitmask */			\
   1289   1.34     skrll 	"f\020\020XECP\0"					\
   1290   1.34     skrll 	"f\014\4MAXPSA\0"					\
   1291   1.34     skrll 	"b\013CFC\0"						\
   1292   1.34     skrll 	"b\012SEC\0"						\
   1293   1.34     skrll 	"b\011SPC\0"						\
   1294   1.34     skrll 	"b\010PAE\0"						\
   1295   1.34     skrll 	"b\7NSS\0"						\
   1296   1.34     skrll 	"b\6LTC\0"						\
   1297   1.34     skrll 	"b\5LHRC\0"						\
   1298   1.34     skrll 	"b\4PIND\0"						\
   1299   1.34     skrll 	"b\3PPC\0"						\
   1300   1.34     skrll 	"b\2CSZ\0"						\
   1301   1.34     skrll 	"b\1BNC\0"						\
   1302   1.34     skrll 	"b\0AC64\0"						\
   1303   1.34     skrll 	"\0"
   1304    1.1  jakllsch 
   1305   1.95   msaitoh #define XHCI_HCC2_BITS	\
   1306   1.95   msaitoh 	"\177\020"	/* New bitmask */			\
   1307   1.95   msaitoh 	"b\7ETC_TSC\0"						\
   1308   1.95   msaitoh 	"b\6ETC\0"						\
   1309   1.95   msaitoh 	"b\5CIC\0"						\
   1310   1.95   msaitoh 	"b\4LEC\0"						\
   1311   1.95   msaitoh 	"b\3CTC\0"						\
   1312   1.95   msaitoh 	"b\2FSC\0"						\
   1313   1.95   msaitoh 	"b\1CMC\0"						\
   1314   1.95   msaitoh 	"b\0U3C\0"						\
   1315   1.95   msaitoh 	"\0"
   1316   1.95   msaitoh 
   1317   1.74  jmcneill void
   1318   1.74  jmcneill xhci_start(struct xhci_softc *sc)
   1319   1.74  jmcneill {
   1320   1.74  jmcneill 	xhci_rt_write_4(sc, XHCI_IMAN(0), XHCI_IMAN_INTR_ENA);
   1321   1.74  jmcneill 	if ((sc->sc_quirks & XHCI_QUIRK_INTEL) != 0)
   1322   1.74  jmcneill 		/* Intel xhci needs interrupt rate moderated. */
   1323   1.74  jmcneill 		xhci_rt_write_4(sc, XHCI_IMOD(0), XHCI_IMOD_DEFAULT_LP);
   1324   1.74  jmcneill 	else
   1325   1.74  jmcneill 		xhci_rt_write_4(sc, XHCI_IMOD(0), 0);
   1326   1.74  jmcneill 	aprint_debug_dev(sc->sc_dev, "current IMOD %u\n",
   1327   1.74  jmcneill 	    xhci_rt_read_4(sc, XHCI_IMOD(0)));
   1328   1.74  jmcneill 
   1329  1.102     skrll 	/* Go! */
   1330  1.102     skrll 	xhci_op_write_4(sc, XHCI_USBCMD, XHCI_CMD_INTE|XHCI_CMD_RS);
   1331  1.121  christos 	aprint_debug_dev(sc->sc_dev, "USBCMD 0x%08"PRIx32"\n",
   1332   1.74  jmcneill 	    xhci_op_read_4(sc, XHCI_USBCMD));
   1333   1.74  jmcneill }
   1334   1.74  jmcneill 
   1335   1.15     skrll int
   1336    1.1  jakllsch xhci_init(struct xhci_softc *sc)
   1337    1.1  jakllsch {
   1338    1.1  jakllsch 	bus_size_t bsz;
   1339  1.133  jakllsch 	uint32_t hcs1, hcs2, hcs3, dboff, rtsoff;
   1340   1.40     skrll 	uint32_t pagesize, config;
   1341   1.40     skrll 	int i = 0;
   1342    1.1  jakllsch 	uint16_t hciversion;
   1343    1.1  jakllsch 	uint8_t caplength;
   1344    1.1  jakllsch 
   1345   1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1346    1.1  jakllsch 
   1347   1.68     skrll 	/* Set up the bus struct for the usb 3 and usb 2 buses */
   1348   1.68     skrll 	sc->sc_bus.ub_methods = &xhci_bus_methods;
   1349   1.68     skrll 	sc->sc_bus.ub_pipesize = sizeof(struct xhci_pipe);
   1350   1.34     skrll 	sc->sc_bus.ub_usedma = true;
   1351   1.68     skrll 	sc->sc_bus.ub_hcpriv = sc;
   1352   1.68     skrll 
   1353   1.68     skrll 	sc->sc_bus2.ub_methods = &xhci_bus_methods;
   1354   1.68     skrll 	sc->sc_bus2.ub_pipesize = sizeof(struct xhci_pipe);
   1355   1.68     skrll 	sc->sc_bus2.ub_revision = USBREV_2_0;
   1356   1.68     skrll 	sc->sc_bus2.ub_usedma = true;
   1357   1.68     skrll 	sc->sc_bus2.ub_hcpriv = sc;
   1358   1.68     skrll 	sc->sc_bus2.ub_dmatag = sc->sc_bus.ub_dmatag;
   1359    1.1  jakllsch 
   1360  1.130     skrll 	caplength = xhci_read_1(sc, XHCI_CAPLENGTH);
   1361  1.130     skrll 	hciversion = xhci_read_2(sc, XHCI_HCIVERSION);
   1362    1.1  jakllsch 
   1363   1.34     skrll 	if (hciversion < XHCI_HCIVERSION_0_96 ||
   1364   1.97  jakllsch 	    hciversion >= 0x0200) {
   1365    1.1  jakllsch 		aprint_normal_dev(sc->sc_dev,
   1366    1.1  jakllsch 		    "xHCI version %x.%x not known to be supported\n",
   1367    1.1  jakllsch 		    (hciversion >> 8) & 0xff, (hciversion >> 0) & 0xff);
   1368    1.1  jakllsch 	} else {
   1369    1.1  jakllsch 		aprint_verbose_dev(sc->sc_dev, "xHCI version %x.%x\n",
   1370    1.1  jakllsch 		    (hciversion >> 8) & 0xff, (hciversion >> 0) & 0xff);
   1371    1.1  jakllsch 	}
   1372    1.1  jakllsch 
   1373    1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, 0, caplength,
   1374    1.1  jakllsch 	    &sc->sc_cbh) != 0) {
   1375    1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "capability subregion failure\n");
   1376   1.15     skrll 		return ENOMEM;
   1377    1.1  jakllsch 	}
   1378    1.1  jakllsch 
   1379    1.1  jakllsch 	hcs1 = xhci_cap_read_4(sc, XHCI_HCSPARAMS1);
   1380    1.1  jakllsch 	sc->sc_maxslots = XHCI_HCS1_MAXSLOTS(hcs1);
   1381    1.1  jakllsch 	sc->sc_maxintrs = XHCI_HCS1_MAXINTRS(hcs1);
   1382    1.1  jakllsch 	sc->sc_maxports = XHCI_HCS1_MAXPORTS(hcs1);
   1383    1.1  jakllsch 	hcs2 = xhci_cap_read_4(sc, XHCI_HCSPARAMS2);
   1384   1.34     skrll 	hcs3 = xhci_cap_read_4(sc, XHCI_HCSPARAMS3);
   1385   1.34     skrll 	aprint_debug_dev(sc->sc_dev,
   1386   1.34     skrll 	    "hcs1=%"PRIx32" hcs2=%"PRIx32" hcs3=%"PRIx32"\n", hcs1, hcs2, hcs3);
   1387   1.34     skrll 
   1388  1.133  jakllsch 	sc->sc_hcc = xhci_cap_read_4(sc, XHCI_HCCPARAMS);
   1389  1.133  jakllsch 	sc->sc_ctxsz = XHCI_HCC_CSZ(sc->sc_hcc) ? 64 : 32;
   1390    1.1  jakllsch 
   1391   1.34     skrll 	char sbuf[128];
   1392   1.34     skrll 	if (hciversion < XHCI_HCIVERSION_1_0)
   1393  1.133  jakllsch 		snprintb(sbuf, sizeof(sbuf), XHCI_HCCPREV1_BITS, sc->sc_hcc);
   1394   1.34     skrll 	else
   1395  1.133  jakllsch 		snprintb(sbuf, sizeof(sbuf), XHCI_HCCV1_x_BITS, sc->sc_hcc);
   1396   1.34     skrll 	aprint_debug_dev(sc->sc_dev, "hcc=%s\n", sbuf);
   1397  1.131     skrll 	aprint_debug_dev(sc->sc_dev, "xECP %" __PRIxBITS "\n",
   1398  1.133  jakllsch 	    XHCI_HCC_XECP(sc->sc_hcc) * 4);
   1399   1.95   msaitoh 	if (hciversion >= XHCI_HCIVERSION_1_1) {
   1400  1.133  jakllsch 		sc->sc_hcc2 = xhci_cap_read_4(sc, XHCI_HCCPARAMS2);
   1401  1.133  jakllsch 		snprintb(sbuf, sizeof(sbuf), XHCI_HCC2_BITS, sc->sc_hcc2);
   1402   1.95   msaitoh 		aprint_debug_dev(sc->sc_dev, "hcc2=%s\n", sbuf);
   1403   1.95   msaitoh 	}
   1404   1.34     skrll 
   1405   1.68     skrll 	/* default all ports to bus 0, i.e. usb 3 */
   1406   1.70     skrll 	sc->sc_ctlrportbus = kmem_zalloc(
   1407   1.70     skrll 	    howmany(sc->sc_maxports * sizeof(uint8_t), NBBY), KM_SLEEP);
   1408   1.68     skrll 	sc->sc_ctlrportmap = kmem_zalloc(sc->sc_maxports * sizeof(int), KM_SLEEP);
   1409   1.68     skrll 
   1410   1.68     skrll 	/* controller port to bus roothub port map */
   1411   1.68     skrll 	for (size_t j = 0; j < __arraycount(sc->sc_rhportmap); j++) {
   1412   1.68     skrll 		sc->sc_rhportmap[j] = kmem_zalloc(sc->sc_maxports * sizeof(int), KM_SLEEP);
   1413   1.68     skrll 	}
   1414   1.68     skrll 
   1415   1.68     skrll 	/*
   1416   1.68     skrll 	 * Process all Extended Capabilities
   1417   1.68     skrll 	 */
   1418  1.133  jakllsch 	xhci_ecp(sc);
   1419    1.1  jakllsch 
   1420   1.68     skrll 	bsz = XHCI_PORTSC(sc->sc_maxports);
   1421    1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, caplength, bsz,
   1422    1.1  jakllsch 	    &sc->sc_obh) != 0) {
   1423    1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "operational subregion failure\n");
   1424   1.15     skrll 		return ENOMEM;
   1425    1.1  jakllsch 	}
   1426    1.1  jakllsch 
   1427    1.1  jakllsch 	dboff = xhci_cap_read_4(sc, XHCI_DBOFF);
   1428    1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, dboff,
   1429    1.1  jakllsch 	    sc->sc_maxslots * 4, &sc->sc_dbh) != 0) {
   1430    1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "doorbell subregion failure\n");
   1431   1.15     skrll 		return ENOMEM;
   1432    1.1  jakllsch 	}
   1433    1.1  jakllsch 
   1434    1.1  jakllsch 	rtsoff = xhci_cap_read_4(sc, XHCI_RTSOFF);
   1435    1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, rtsoff,
   1436    1.1  jakllsch 	    sc->sc_maxintrs * 0x20, &sc->sc_rbh) != 0) {
   1437    1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "runtime subregion failure\n");
   1438   1.15     skrll 		return ENOMEM;
   1439    1.1  jakllsch 	}
   1440    1.1  jakllsch 
   1441   1.40     skrll 	int rv;
   1442   1.40     skrll 	rv = xhci_hc_reset(sc);
   1443   1.40     skrll 	if (rv != 0) {
   1444   1.40     skrll 		return rv;
   1445   1.37     skrll 	}
   1446    1.1  jakllsch 
   1447   1.34     skrll 	if (sc->sc_vendor_init)
   1448   1.34     skrll 		sc->sc_vendor_init(sc);
   1449   1.34     skrll 
   1450    1.1  jakllsch 	pagesize = xhci_op_read_4(sc, XHCI_PAGESIZE);
   1451  1.121  christos 	aprint_debug_dev(sc->sc_dev, "PAGESIZE 0x%08x\n", pagesize);
   1452    1.1  jakllsch 	pagesize = ffs(pagesize);
   1453   1.37     skrll 	if (pagesize == 0) {
   1454   1.37     skrll 		aprint_error_dev(sc->sc_dev, "pagesize is 0\n");
   1455   1.15     skrll 		return EIO;
   1456   1.37     skrll 	}
   1457    1.1  jakllsch 	sc->sc_pgsz = 1 << (12 + (pagesize - 1));
   1458  1.121  christos 	aprint_debug_dev(sc->sc_dev, "sc_pgsz 0x%08x\n", (uint32_t)sc->sc_pgsz);
   1459  1.121  christos 	aprint_debug_dev(sc->sc_dev, "sc_maxslots 0x%08x\n",
   1460    1.1  jakllsch 	    (uint32_t)sc->sc_maxslots);
   1461   1.34     skrll 	aprint_debug_dev(sc->sc_dev, "sc_maxports %d\n", sc->sc_maxports);
   1462    1.1  jakllsch 
   1463  1.138     skrll 	int err;
   1464    1.5      matt 	sc->sc_maxspbuf = XHCI_HCS2_MAXSPBUF(hcs2);
   1465   1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "sc_maxspbuf %d\n", sc->sc_maxspbuf);
   1466    1.5      matt 	if (sc->sc_maxspbuf != 0) {
   1467  1.151     skrll 		err = usb_allocmem(sc->sc_bus.ub_dmatag,
   1468    1.5      matt 		    sizeof(uint64_t) * sc->sc_maxspbuf, sizeof(uint64_t),
   1469  1.137  jmcneill 		    USBMALLOC_COHERENT | USBMALLOC_ZERO,
   1470  1.137  jmcneill 		    &sc->sc_spbufarray_dma);
   1471   1.37     skrll 		if (err) {
   1472   1.37     skrll 			aprint_error_dev(sc->sc_dev,
   1473   1.37     skrll 			    "spbufarray init fail, err %d\n", err);
   1474   1.37     skrll 			return ENOMEM;
   1475   1.37     skrll 		}
   1476   1.30     skrll 
   1477   1.36     skrll 		sc->sc_spbuf_dma = kmem_zalloc(sizeof(*sc->sc_spbuf_dma) *
   1478   1.36     skrll 		    sc->sc_maxspbuf, KM_SLEEP);
   1479    1.5      matt 		uint64_t *spbufarray = KERNADDR(&sc->sc_spbufarray_dma, 0);
   1480    1.5      matt 		for (i = 0; i < sc->sc_maxspbuf; i++) {
   1481    1.5      matt 			usb_dma_t * const dma = &sc->sc_spbuf_dma[i];
   1482    1.5      matt 			/* allocate contexts */
   1483  1.151     skrll 			err = usb_allocmem(sc->sc_bus.ub_dmatag, sc->sc_pgsz,
   1484  1.137  jmcneill 			    sc->sc_pgsz, USBMALLOC_COHERENT | USBMALLOC_ZERO,
   1485  1.137  jmcneill 			    dma);
   1486   1.37     skrll 			if (err) {
   1487   1.37     skrll 				aprint_error_dev(sc->sc_dev,
   1488   1.37     skrll 				    "spbufarray_dma init fail, err %d\n", err);
   1489   1.37     skrll 				rv = ENOMEM;
   1490   1.37     skrll 				goto bad1;
   1491   1.37     skrll 			}
   1492    1.5      matt 			spbufarray[i] = htole64(DMAADDR(dma, 0));
   1493    1.5      matt 			usb_syncmem(dma, 0, sc->sc_pgsz,
   1494    1.5      matt 			    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1495    1.5      matt 		}
   1496    1.5      matt 
   1497   1.30     skrll 		usb_syncmem(&sc->sc_spbufarray_dma, 0,
   1498    1.5      matt 		    sizeof(uint64_t) * sc->sc_maxspbuf, BUS_DMASYNC_PREWRITE);
   1499    1.5      matt 	}
   1500    1.5      matt 
   1501    1.1  jakllsch 	config = xhci_op_read_4(sc, XHCI_CONFIG);
   1502    1.1  jakllsch 	config &= ~0xFF;
   1503    1.1  jakllsch 	config |= sc->sc_maxslots & 0xFF;
   1504    1.1  jakllsch 	xhci_op_write_4(sc, XHCI_CONFIG, config);
   1505    1.1  jakllsch 
   1506    1.1  jakllsch 	err = xhci_ring_init(sc, &sc->sc_cr, XHCI_COMMAND_RING_TRBS,
   1507    1.1  jakllsch 	    XHCI_COMMAND_RING_SEGMENTS_ALIGN);
   1508    1.1  jakllsch 	if (err) {
   1509   1.37     skrll 		aprint_error_dev(sc->sc_dev, "command ring init fail, err %d\n",
   1510   1.37     skrll 		    err);
   1511   1.37     skrll 		rv = ENOMEM;
   1512   1.37     skrll 		goto bad1;
   1513    1.1  jakllsch 	}
   1514    1.1  jakllsch 
   1515    1.1  jakllsch 	err = xhci_ring_init(sc, &sc->sc_er, XHCI_EVENT_RING_TRBS,
   1516    1.1  jakllsch 	    XHCI_EVENT_RING_SEGMENTS_ALIGN);
   1517    1.1  jakllsch 	if (err) {
   1518   1.37     skrll 		aprint_error_dev(sc->sc_dev, "event ring init fail, err %d\n",
   1519   1.37     skrll 		    err);
   1520   1.37     skrll 		rv = ENOMEM;
   1521   1.37     skrll 		goto bad2;
   1522    1.1  jakllsch 	}
   1523    1.1  jakllsch 
   1524   1.16     skrll 	usb_dma_t *dma;
   1525   1.16     skrll 	size_t size;
   1526   1.16     skrll 	size_t align;
   1527   1.16     skrll 
   1528   1.16     skrll 	dma = &sc->sc_eventst_dma;
   1529   1.16     skrll 	size = roundup2(XHCI_EVENT_RING_SEGMENTS * XHCI_ERSTE_SIZE,
   1530   1.16     skrll 	    XHCI_EVENT_RING_SEGMENT_TABLE_ALIGN);
   1531   1.37     skrll 	KASSERTMSG(size <= (512 * 1024), "eventst size %zu too large", size);
   1532   1.16     skrll 	align = XHCI_EVENT_RING_SEGMENT_TABLE_ALIGN;
   1533  1.151     skrll 	err = usb_allocmem(sc->sc_bus.ub_dmatag, size, align,
   1534  1.137  jmcneill 	    USBMALLOC_COHERENT | USBMALLOC_ZERO, dma);
   1535   1.37     skrll 	if (err) {
   1536   1.37     skrll 		aprint_error_dev(sc->sc_dev, "eventst init fail, err %d\n",
   1537   1.37     skrll 		    err);
   1538   1.37     skrll 		rv = ENOMEM;
   1539   1.37     skrll 		goto bad3;
   1540   1.37     skrll 	}
   1541   1.16     skrll 
   1542  1.121  christos 	aprint_debug_dev(sc->sc_dev, "eventst: 0x%016jx %p %zx\n",
   1543   1.16     skrll 	    (uintmax_t)DMAADDR(&sc->sc_eventst_dma, 0),
   1544   1.16     skrll 	    KERNADDR(&sc->sc_eventst_dma, 0),
   1545   1.34     skrll 	    sc->sc_eventst_dma.udma_block->size);
   1546   1.16     skrll 
   1547   1.16     skrll 	dma = &sc->sc_dcbaa_dma;
   1548   1.16     skrll 	size = (1 + sc->sc_maxslots) * sizeof(uint64_t);
   1549   1.37     skrll 	KASSERTMSG(size <= 2048, "dcbaa size %zu too large", size);
   1550   1.16     skrll 	align = XHCI_DEVICE_CONTEXT_BASE_ADDRESS_ARRAY_ALIGN;
   1551  1.151     skrll 	err = usb_allocmem(sc->sc_bus.ub_dmatag, size, align,
   1552  1.137  jmcneill 	    USBMALLOC_COHERENT | USBMALLOC_ZERO, dma);
   1553   1.37     skrll 	if (err) {
   1554   1.37     skrll 		aprint_error_dev(sc->sc_dev, "dcbaa init fail, err %d\n", err);
   1555   1.37     skrll 		rv = ENOMEM;
   1556   1.37     skrll 		goto bad4;
   1557   1.37     skrll 	}
   1558  1.121  christos 	aprint_debug_dev(sc->sc_dev, "dcbaa: 0x%016jx %p %zx\n",
   1559   1.37     skrll 	    (uintmax_t)DMAADDR(&sc->sc_dcbaa_dma, 0),
   1560   1.37     skrll 	    KERNADDR(&sc->sc_dcbaa_dma, 0),
   1561   1.37     skrll 	    sc->sc_dcbaa_dma.udma_block->size);
   1562   1.16     skrll 
   1563   1.16     skrll 	if (sc->sc_maxspbuf != 0) {
   1564   1.16     skrll 		/*
   1565   1.16     skrll 		 * DCBA entry 0 hold the scratchbuf array pointer.
   1566   1.16     skrll 		 */
   1567   1.16     skrll 		*(uint64_t *)KERNADDR(dma, 0) =
   1568   1.16     skrll 		    htole64(DMAADDR(&sc->sc_spbufarray_dma, 0));
   1569  1.137  jmcneill 		usb_syncmem(dma, 0, size, BUS_DMASYNC_PREWRITE);
   1570    1.1  jakllsch 	}
   1571    1.1  jakllsch 
   1572    1.1  jakllsch 	sc->sc_slots = kmem_zalloc(sizeof(*sc->sc_slots) * sc->sc_maxslots,
   1573    1.1  jakllsch 	    KM_SLEEP);
   1574   1.37     skrll 	if (sc->sc_slots == NULL) {
   1575   1.37     skrll 		aprint_error_dev(sc->sc_dev, "slots init fail, err %d\n", err);
   1576   1.37     skrll 		rv = ENOMEM;
   1577   1.37     skrll 		goto bad;
   1578   1.37     skrll 	}
   1579   1.37     skrll 
   1580   1.37     skrll 	sc->sc_xferpool = pool_cache_init(sizeof(struct xhci_xfer), 0, 0, 0,
   1581   1.37     skrll 	    "xhcixfer", NULL, IPL_USB, NULL, NULL, NULL);
   1582   1.37     skrll 	if (sc->sc_xferpool == NULL) {
   1583   1.37     skrll 		aprint_error_dev(sc->sc_dev, "pool_cache init fail, err %d\n",
   1584   1.37     skrll 		    err);
   1585   1.37     skrll 		rv = ENOMEM;
   1586   1.37     skrll 		goto bad;
   1587   1.37     skrll 	}
   1588    1.1  jakllsch 
   1589    1.1  jakllsch 	cv_init(&sc->sc_command_cv, "xhcicmd");
   1590   1.68     skrll 	cv_init(&sc->sc_cmdbusy_cv, "xhcicmdq");
   1591   1.34     skrll 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
   1592   1.34     skrll 	mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_USB);
   1593   1.34     skrll 
   1594    1.1  jakllsch 	struct xhci_erste *erst;
   1595    1.1  jakllsch 	erst = KERNADDR(&sc->sc_eventst_dma, 0);
   1596  1.123     skrll 	erst[0].erste_0 = htole64(xhci_ring_trbp(sc->sc_er, 0));
   1597  1.123     skrll 	erst[0].erste_2 = htole32(sc->sc_er->xr_ntrb);
   1598    1.1  jakllsch 	erst[0].erste_3 = htole32(0);
   1599    1.1  jakllsch 	usb_syncmem(&sc->sc_eventst_dma, 0,
   1600    1.1  jakllsch 	    XHCI_ERSTE_SIZE * XHCI_EVENT_RING_SEGMENTS, BUS_DMASYNC_PREWRITE);
   1601    1.1  jakllsch 
   1602    1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_ERSTSZ(0), XHCI_EVENT_RING_SEGMENTS);
   1603    1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERSTBA(0), DMAADDR(&sc->sc_eventst_dma, 0));
   1604  1.123     skrll 	xhci_rt_write_8(sc, XHCI_ERDP(0), xhci_ring_trbp(sc->sc_er, 0) |
   1605  1.132     skrll 	    XHCI_ERDP_BUSY);
   1606  1.103     skrll 
   1607    1.1  jakllsch 	xhci_op_write_8(sc, XHCI_DCBAAP, DMAADDR(&sc->sc_dcbaa_dma, 0));
   1608  1.123     skrll 	xhci_op_write_8(sc, XHCI_CRCR, xhci_ring_trbp(sc->sc_cr, 0) |
   1609  1.123     skrll 	    sc->sc_cr->xr_cs);
   1610    1.1  jakllsch 
   1611  1.135  jmcneill 	xhci_barrier(sc, BUS_SPACE_BARRIER_WRITE);
   1612  1.103     skrll 
   1613   1.79  christos 	HEXDUMP("eventst", KERNADDR(&sc->sc_eventst_dma, 0),
   1614    1.1  jakllsch 	    XHCI_ERSTE_SIZE * XHCI_EVENT_RING_SEGMENTS);
   1615    1.1  jakllsch 
   1616   1.74  jmcneill 	if ((sc->sc_quirks & XHCI_DEFERRED_START) == 0)
   1617   1.74  jmcneill 		xhci_start(sc);
   1618    1.1  jakllsch 
   1619   1.37     skrll 	return 0;
   1620   1.37     skrll 
   1621   1.37     skrll  bad:
   1622   1.37     skrll 	if (sc->sc_xferpool) {
   1623   1.37     skrll 		pool_cache_destroy(sc->sc_xferpool);
   1624   1.37     skrll 		sc->sc_xferpool = NULL;
   1625   1.37     skrll 	}
   1626   1.37     skrll 
   1627   1.37     skrll 	if (sc->sc_slots) {
   1628   1.37     skrll 		kmem_free(sc->sc_slots, sizeof(*sc->sc_slots) *
   1629   1.37     skrll 		    sc->sc_maxslots);
   1630   1.37     skrll 		sc->sc_slots = NULL;
   1631   1.37     skrll 	}
   1632   1.37     skrll 
   1633  1.151     skrll 	usb_freemem(&sc->sc_dcbaa_dma);
   1634   1.37     skrll  bad4:
   1635  1.151     skrll 	usb_freemem(&sc->sc_eventst_dma);
   1636   1.37     skrll  bad3:
   1637   1.37     skrll 	xhci_ring_free(sc, &sc->sc_er);
   1638   1.37     skrll  bad2:
   1639   1.37     skrll 	xhci_ring_free(sc, &sc->sc_cr);
   1640   1.37     skrll 	i = sc->sc_maxspbuf;
   1641   1.37     skrll  bad1:
   1642   1.37     skrll 	for (int j = 0; j < i; j++)
   1643  1.151     skrll 		usb_freemem(&sc->sc_spbuf_dma[j]);
   1644  1.151     skrll 	usb_freemem(&sc->sc_spbufarray_dma);
   1645   1.37     skrll 
   1646   1.37     skrll 	return rv;
   1647    1.1  jakllsch }
   1648    1.1  jakllsch 
   1649   1.73     skrll static inline bool
   1650   1.73     skrll xhci_polling_p(struct xhci_softc * const sc)
   1651   1.73     skrll {
   1652   1.73     skrll 	return sc->sc_bus.ub_usepolling || sc->sc_bus2.ub_usepolling;
   1653   1.73     skrll }
   1654   1.73     skrll 
   1655    1.1  jakllsch int
   1656    1.1  jakllsch xhci_intr(void *v)
   1657    1.1  jakllsch {
   1658    1.1  jakllsch 	struct xhci_softc * const sc = v;
   1659   1.25     skrll 	int ret = 0;
   1660    1.1  jakllsch 
   1661   1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1662   1.27     skrll 
   1663   1.25     skrll 	if (sc == NULL)
   1664    1.1  jakllsch 		return 0;
   1665    1.1  jakllsch 
   1666   1.25     skrll 	mutex_spin_enter(&sc->sc_intr_lock);
   1667   1.25     skrll 
   1668   1.25     skrll 	if (sc->sc_dying || !device_has_power(sc->sc_dev))
   1669   1.25     skrll 		goto done;
   1670   1.25     skrll 
   1671    1.1  jakllsch 	/* If we get an interrupt while polling, then just ignore it. */
   1672   1.73     skrll 	if (xhci_polling_p(sc)) {
   1673    1.1  jakllsch #ifdef DIAGNOSTIC
   1674   1.27     skrll 		DPRINTFN(16, "ignored interrupt while polling", 0, 0, 0, 0);
   1675    1.1  jakllsch #endif
   1676   1.25     skrll 		goto done;
   1677    1.1  jakllsch 	}
   1678    1.1  jakllsch 
   1679   1.25     skrll 	ret = xhci_intr1(sc);
   1680   1.73     skrll 	if (ret) {
   1681   1.89  jdolecek 		KASSERT(sc->sc_child || sc->sc_child2);
   1682   1.89  jdolecek 
   1683   1.89  jdolecek 		/*
   1684   1.89  jdolecek 		 * One of child busses could be already detached. It doesn't
   1685   1.89  jdolecek 		 * matter on which of the two the softintr is scheduled.
   1686   1.89  jdolecek 		 */
   1687   1.89  jdolecek 		if (sc->sc_child)
   1688   1.89  jdolecek 			usb_schedsoftintr(&sc->sc_bus);
   1689   1.89  jdolecek 		else
   1690   1.89  jdolecek 			usb_schedsoftintr(&sc->sc_bus2);
   1691   1.73     skrll 	}
   1692   1.25     skrll done:
   1693   1.25     skrll 	mutex_spin_exit(&sc->sc_intr_lock);
   1694   1.25     skrll 	return ret;
   1695    1.1  jakllsch }
   1696    1.1  jakllsch 
   1697    1.1  jakllsch int
   1698    1.1  jakllsch xhci_intr1(struct xhci_softc * const sc)
   1699    1.1  jakllsch {
   1700    1.1  jakllsch 	uint32_t usbsts;
   1701    1.1  jakllsch 	uint32_t iman;
   1702    1.1  jakllsch 
   1703  1.111       mrg 	XHCIHIST_FUNC();
   1704   1.27     skrll 
   1705    1.1  jakllsch 	usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
   1706  1.121  christos 	XHCIHIST_CALLARGS("USBSTS 0x%08jx", usbsts, 0, 0, 0);
   1707   1.90  jdolecek 	if ((usbsts & (XHCI_STS_HSE | XHCI_STS_EINT | XHCI_STS_PCD |
   1708   1.90  jdolecek 	    XHCI_STS_HCE)) == 0) {
   1709  1.120  christos 		DPRINTFN(16, "ignored intr not for %jd",
   1710  1.122  christos 		    device_unit(sc->sc_dev), 0, 0, 0);
   1711    1.1  jakllsch 		return 0;
   1712    1.1  jakllsch 	}
   1713   1.90  jdolecek 
   1714   1.90  jdolecek 	/*
   1715   1.90  jdolecek 	 * Clear EINT and other transient flags, to not misenterpret
   1716   1.90  jdolecek 	 * next shared interrupt. Also, to avoid race, EINT must be cleared
   1717   1.90  jdolecek 	 * before XHCI_IMAN_INTR_PEND is cleared.
   1718   1.90  jdolecek 	 */
   1719   1.90  jdolecek 	xhci_op_write_4(sc, XHCI_USBSTS, usbsts & XHCI_STS_RSVDP0);
   1720   1.90  jdolecek 
   1721   1.90  jdolecek #ifdef XHCI_DEBUG
   1722    1.1  jakllsch 	usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
   1723  1.121  christos 	DPRINTFN(16, "USBSTS 0x%08jx", usbsts, 0, 0, 0);
   1724   1.90  jdolecek #endif
   1725    1.1  jakllsch 
   1726    1.1  jakllsch 	iman = xhci_rt_read_4(sc, XHCI_IMAN(0));
   1727  1.121  christos 	DPRINTFN(16, "IMAN0 0x%08jx", iman, 0, 0, 0);
   1728   1.34     skrll 	iman |= XHCI_IMAN_INTR_PEND;
   1729    1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_IMAN(0), iman);
   1730   1.90  jdolecek 
   1731   1.90  jdolecek #ifdef XHCI_DEBUG
   1732    1.1  jakllsch 	iman = xhci_rt_read_4(sc, XHCI_IMAN(0));
   1733  1.121  christos 	DPRINTFN(16, "IMAN0 0x%08jx", iman, 0, 0, 0);
   1734    1.1  jakllsch 	usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
   1735  1.121  christos 	DPRINTFN(16, "USBSTS 0x%08jx", usbsts, 0, 0, 0);
   1736   1.90  jdolecek #endif
   1737    1.1  jakllsch 
   1738    1.1  jakllsch 	return 1;
   1739    1.1  jakllsch }
   1740    1.1  jakllsch 
   1741   1.34     skrll /*
   1742   1.34     skrll  * 3 port speed types used in USB stack
   1743   1.34     skrll  *
   1744   1.34     skrll  * usbdi speed
   1745   1.34     skrll  *	definition: USB_SPEED_* in usb.h
   1746   1.34     skrll  *	They are used in struct usbd_device in USB stack.
   1747   1.34     skrll  *	ioctl interface uses these values too.
   1748   1.34     skrll  * port_status speed
   1749   1.34     skrll  *	definition: UPS_*_SPEED in usb.h
   1750   1.34     skrll  *	They are used in usb_port_status_t and valid only for USB 2.0.
   1751   1.34     skrll  *	Speed value is always 0 for Super Speed or more, and dwExtPortStatus
   1752   1.34     skrll  *	of usb_port_status_ext_t indicates port speed.
   1753   1.34     skrll  *	Note that some 3.0 values overlap with 2.0 values.
   1754   1.34     skrll  *	(e.g. 0x200 means UPS_POER_POWER_SS in SS and
   1755   1.34     skrll  *	            means UPS_LOW_SPEED in HS.)
   1756   1.34     skrll  *	port status returned from hub also uses these values.
   1757   1.34     skrll  *	On NetBSD UPS_OTHER_SPEED indicates port speed is super speed
   1758   1.34     skrll  *	or more.
   1759   1.34     skrll  * xspeed:
   1760   1.34     skrll  *	definition: Protocol Speed ID (PSI) (xHCI 1.1 7.2.1)
   1761   1.34     skrll  *	They are used in only slot context and PORTSC reg of xhci.
   1762   1.34     skrll  *	The difference between usbdi speed and xspeed is
   1763   1.34     skrll  *	that FS and LS values are swapped.
   1764   1.34     skrll  */
   1765   1.34     skrll 
   1766   1.34     skrll /* convert usbdi speed to xspeed */
   1767   1.34     skrll static int
   1768   1.34     skrll xhci_speed2xspeed(int speed)
   1769   1.34     skrll {
   1770   1.34     skrll 	switch (speed) {
   1771   1.34     skrll 	case USB_SPEED_LOW:	return 2;
   1772   1.34     skrll 	case USB_SPEED_FULL:	return 1;
   1773   1.34     skrll 	default:		return speed;
   1774   1.34     skrll 	}
   1775   1.34     skrll }
   1776   1.34     skrll 
   1777   1.34     skrll #if 0
   1778   1.34     skrll /* convert xspeed to usbdi speed */
   1779   1.34     skrll static int
   1780   1.34     skrll xhci_xspeed2speed(int xspeed)
   1781   1.34     skrll {
   1782   1.34     skrll 	switch (xspeed) {
   1783   1.34     skrll 	case 1: return USB_SPEED_FULL;
   1784   1.34     skrll 	case 2: return USB_SPEED_LOW;
   1785   1.34     skrll 	default: return xspeed;
   1786   1.34     skrll 	}
   1787   1.34     skrll }
   1788   1.34     skrll #endif
   1789   1.34     skrll 
   1790   1.34     skrll /* convert xspeed to port status speed */
   1791   1.34     skrll static int
   1792   1.34     skrll xhci_xspeed2psspeed(int xspeed)
   1793   1.34     skrll {
   1794   1.34     skrll 	switch (xspeed) {
   1795   1.34     skrll 	case 0: return 0;
   1796   1.34     skrll 	case 1: return UPS_FULL_SPEED;
   1797   1.34     skrll 	case 2: return UPS_LOW_SPEED;
   1798   1.34     skrll 	case 3: return UPS_HIGH_SPEED;
   1799   1.34     skrll 	default: return UPS_OTHER_SPEED;
   1800   1.34     skrll 	}
   1801   1.34     skrll }
   1802   1.34     skrll 
   1803   1.34     skrll /*
   1804   1.54     skrll  * Construct input contexts and issue TRB to open pipe.
   1805   1.34     skrll  */
   1806    1.1  jakllsch static usbd_status
   1807   1.34     skrll xhci_configure_endpoint(struct usbd_pipe *pipe)
   1808    1.1  jakllsch {
   1809   1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1810   1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1811   1.81   hannken #ifdef USB_DEBUG
   1812   1.34     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1813   1.79  christos #endif
   1814  1.101  jakllsch 	struct xhci_soft_trb trb;
   1815    1.1  jakllsch 	usbd_status err;
   1816    1.1  jakllsch 
   1817  1.111       mrg 	XHCIHIST_FUNC();
   1818  1.121  christos 	XHCIHIST_CALLARGS("slot %ju dci %ju epaddr 0x%02jx attr 0x%02jx",
   1819   1.34     skrll 	    xs->xs_idx, dci, pipe->up_endpoint->ue_edesc->bEndpointAddress,
   1820   1.34     skrll 	    pipe->up_endpoint->ue_edesc->bmAttributes);
   1821    1.1  jakllsch 
   1822    1.1  jakllsch 	/* XXX ensure input context is available? */
   1823    1.1  jakllsch 
   1824    1.1  jakllsch 	memset(xhci_slot_get_icv(sc, xs, 0), 0, sc->sc_pgsz);
   1825    1.1  jakllsch 
   1826   1.51     skrll 	/* set up context */
   1827   1.51     skrll 	xhci_setup_ctx(pipe);
   1828    1.1  jakllsch 
   1829   1.79  christos 	HEXDUMP("input control context", xhci_slot_get_icv(sc, xs, 0),
   1830    1.1  jakllsch 	    sc->sc_ctxsz * 1);
   1831   1.79  christos 	HEXDUMP("input endpoint context", xhci_slot_get_icv(sc, xs,
   1832    1.1  jakllsch 	    xhci_dci_to_ici(dci)), sc->sc_ctxsz * 1);
   1833    1.1  jakllsch 
   1834    1.1  jakllsch 	trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
   1835    1.1  jakllsch 	trb.trb_2 = 0;
   1836    1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1837    1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_CONFIGURE_EP);
   1838    1.1  jakllsch 
   1839    1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1840    1.1  jakllsch 
   1841    1.1  jakllsch 	usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
   1842   1.79  christos 	HEXDUMP("output context", xhci_slot_get_dcv(sc, xs, dci),
   1843    1.1  jakllsch 	    sc->sc_ctxsz * 1);
   1844    1.1  jakllsch 
   1845    1.1  jakllsch 	return err;
   1846    1.1  jakllsch }
   1847    1.1  jakllsch 
   1848   1.34     skrll #if 0
   1849    1.1  jakllsch static usbd_status
   1850   1.34     skrll xhci_unconfigure_endpoint(struct usbd_pipe *pipe)
   1851    1.1  jakllsch {
   1852   1.27     skrll #ifdef USB_DEBUG
   1853   1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1854   1.27     skrll #endif
   1855   1.27     skrll 
   1856  1.111       mrg 	XHCIHIST_FUNC();
   1857  1.111       mrg 	XHCIHIST_CALLARGS("slot %ju", xs->xs_idx, 0, 0, 0);
   1858   1.27     skrll 
   1859    1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   1860    1.1  jakllsch }
   1861   1.34     skrll #endif
   1862    1.1  jakllsch 
   1863   1.34     skrll /* 4.6.8, 6.4.3.7 */
   1864  1.155  riastrad static void
   1865  1.155  riastrad xhci_reset_endpoint(struct usbd_pipe *pipe)
   1866    1.1  jakllsch {
   1867   1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1868   1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1869   1.34     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1870  1.101  jakllsch 	struct xhci_soft_trb trb;
   1871    1.1  jakllsch 
   1872  1.111       mrg 	XHCIHIST_FUNC();
   1873  1.111       mrg 	XHCIHIST_CALLARGS("slot %ju dci %ju", xs->xs_idx, dci, 0, 0);
   1874   1.34     skrll 
   1875   1.63     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1876   1.63     skrll 
   1877    1.1  jakllsch 	trb.trb_0 = 0;
   1878    1.1  jakllsch 	trb.trb_2 = 0;
   1879    1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1880    1.1  jakllsch 	    XHCI_TRB_3_EP_SET(dci) |
   1881    1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_RESET_EP);
   1882    1.1  jakllsch 
   1883  1.155  riastrad 	if (xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT)) {
   1884  1.155  riastrad 		device_printf(sc->sc_dev, "%s: endpoint 0x%x: timed out\n",
   1885  1.155  riastrad 		    __func__, pipe->up_endpoint->ue_edesc->bEndpointAddress);
   1886  1.155  riastrad 	}
   1887   1.63     skrll }
   1888   1.63     skrll 
   1889   1.34     skrll /*
   1890   1.34     skrll  * 4.6.9, 6.4.3.8
   1891   1.34     skrll  * Stop execution of TDs on xfer ring.
   1892   1.34     skrll  * Should be called with sc_lock held.
   1893   1.34     skrll  */
   1894    1.1  jakllsch static usbd_status
   1895  1.140  riastrad xhci_stop_endpoint_cmd(struct xhci_softc *sc, struct xhci_slot *xs, u_int dci,
   1896  1.140  riastrad     uint32_t trb3flags)
   1897    1.1  jakllsch {
   1898  1.101  jakllsch 	struct xhci_soft_trb trb;
   1899    1.1  jakllsch 	usbd_status err;
   1900    1.1  jakllsch 
   1901  1.111       mrg 	XHCIHIST_FUNC();
   1902  1.111       mrg 	XHCIHIST_CALLARGS("slot %ju dci %ju", xs->xs_idx, dci, 0, 0);
   1903   1.34     skrll 
   1904   1.34     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1905    1.1  jakllsch 
   1906    1.1  jakllsch 	trb.trb_0 = 0;
   1907    1.1  jakllsch 	trb.trb_2 = 0;
   1908    1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1909    1.1  jakllsch 	    XHCI_TRB_3_EP_SET(dci) |
   1910  1.140  riastrad 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_STOP_EP) |
   1911  1.140  riastrad 	    trb3flags;
   1912    1.1  jakllsch 
   1913   1.34     skrll 	err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1914    1.1  jakllsch 
   1915    1.1  jakllsch 	return err;
   1916    1.1  jakllsch }
   1917    1.1  jakllsch 
   1918  1.140  riastrad static usbd_status
   1919  1.140  riastrad xhci_stop_endpoint(struct usbd_pipe *pipe)
   1920  1.140  riastrad {
   1921  1.140  riastrad 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1922  1.140  riastrad 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1923  1.140  riastrad 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1924  1.140  riastrad 
   1925  1.140  riastrad 	XHCIHIST_FUNC();
   1926  1.140  riastrad 	XHCIHIST_CALLARGS("slot %ju dci %ju", xs->xs_idx, dci, 0, 0);
   1927  1.140  riastrad 
   1928  1.140  riastrad 	KASSERT(mutex_owned(&sc->sc_lock));
   1929  1.140  riastrad 
   1930  1.140  riastrad 	return xhci_stop_endpoint_cmd(sc, xs, dci, 0);
   1931  1.140  riastrad }
   1932  1.140  riastrad 
   1933   1.34     skrll /*
   1934   1.34     skrll  * Set TR Dequeue Pointer.
   1935   1.54     skrll  * xHCI 1.1  4.6.10  6.4.3.9
   1936   1.54     skrll  * Purge all of the TRBs on ring and reinitialize ring.
   1937  1.147    andvar  * Set TR dequeue Pointer to 0 and Cycle State to 1.
   1938   1.54     skrll  * EPSTATE of endpoint must be ERROR or STOPPED, otherwise CONTEXT_STATE
   1939   1.54     skrll  * error will be generated.
   1940   1.34     skrll  */
   1941  1.155  riastrad static void
   1942  1.155  riastrad xhci_set_dequeue(struct usbd_pipe *pipe)
   1943    1.1  jakllsch {
   1944   1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1945   1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1946   1.34     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1947  1.123     skrll 	struct xhci_ring * const xr = xs->xs_xr[dci];
   1948  1.101  jakllsch 	struct xhci_soft_trb trb;
   1949    1.1  jakllsch 
   1950  1.111       mrg 	XHCIHIST_FUNC();
   1951  1.111       mrg 	XHCIHIST_CALLARGS("slot %ju dci %ju", xs->xs_idx, dci, 0, 0);
   1952    1.1  jakllsch 
   1953   1.63     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1954  1.123     skrll 	KASSERT(xr != NULL);
   1955   1.63     skrll 
   1956   1.56     skrll 	xhci_host_dequeue(xr);
   1957    1.1  jakllsch 
   1958   1.34     skrll 	/* set DCS */
   1959    1.1  jakllsch 	trb.trb_0 = xhci_ring_trbp(xr, 0) | 1; /* XXX */
   1960    1.1  jakllsch 	trb.trb_2 = 0;
   1961    1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1962    1.1  jakllsch 	    XHCI_TRB_3_EP_SET(dci) |
   1963    1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_SET_TR_DEQUEUE);
   1964    1.1  jakllsch 
   1965  1.155  riastrad 	if (xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT)) {
   1966  1.155  riastrad 		device_printf(sc->sc_dev, "%s: endpoint 0x%x: timed out\n",
   1967  1.155  riastrad 		    __func__, pipe->up_endpoint->ue_edesc->bEndpointAddress);
   1968  1.155  riastrad 	}
   1969   1.63     skrll }
   1970   1.63     skrll 
   1971   1.34     skrll /*
   1972   1.34     skrll  * Open new pipe: called from usbd_setup_pipe_flags.
   1973   1.34     skrll  * Fills methods of pipe.
   1974   1.34     skrll  * If pipe is not for ep0, calls configure_endpoint.
   1975   1.34     skrll  */
   1976    1.1  jakllsch static usbd_status
   1977   1.34     skrll xhci_open(struct usbd_pipe *pipe)
   1978    1.1  jakllsch {
   1979   1.34     skrll 	struct usbd_device * const dev = pipe->up_dev;
   1980  1.134  jakllsch 	struct xhci_pipe * const xpipe = (struct xhci_pipe *)pipe;
   1981   1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(dev->ud_bus);
   1982  1.123     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1983   1.34     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   1984  1.123     skrll 	const u_int dci = xhci_ep_get_dci(ed);
   1985    1.1  jakllsch 	const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
   1986  1.123     skrll 	usbd_status err;
   1987    1.1  jakllsch 
   1988  1.111       mrg 	XHCIHIST_FUNC();
   1989  1.111       mrg 	XHCIHIST_CALLARGS("addr %jd depth %jd port %jd speed %jd", dev->ud_addr,
   1990   1.53     skrll 	    dev->ud_depth, dev->ud_powersrc->up_portno, dev->ud_speed);
   1991  1.121  christos 	DPRINTFN(1, " dci %ju type 0x%02jx epaddr 0x%02jx attr 0x%02jx",
   1992   1.53     skrll 	    xhci_ep_get_dci(ed), ed->bDescriptorType, ed->bEndpointAddress,
   1993   1.53     skrll 	    ed->bmAttributes);
   1994   1.75  pgoyette 	DPRINTFN(1, " mps %ju ival %ju", UGETW(ed->wMaxPacketSize),
   1995   1.75  pgoyette 	    ed->bInterval, 0, 0);
   1996    1.1  jakllsch 
   1997    1.1  jakllsch 	if (sc->sc_dying)
   1998    1.1  jakllsch 		return USBD_IOERROR;
   1999    1.1  jakllsch 
   2000    1.1  jakllsch 	/* Root Hub */
   2001   1.34     skrll 	if (dev->ud_depth == 0 && dev->ud_powersrc->up_portno == 0) {
   2002    1.1  jakllsch 		switch (ed->bEndpointAddress) {
   2003    1.1  jakllsch 		case USB_CONTROL_ENDPOINT:
   2004   1.34     skrll 			pipe->up_methods = &roothub_ctrl_methods;
   2005    1.1  jakllsch 			break;
   2006   1.34     skrll 		case UE_DIR_IN | USBROOTHUB_INTR_ENDPT:
   2007   1.34     skrll 			pipe->up_methods = &xhci_root_intr_methods;
   2008    1.1  jakllsch 			break;
   2009    1.1  jakllsch 		default:
   2010   1.34     skrll 			pipe->up_methods = NULL;
   2011  1.121  christos 			DPRINTFN(0, "bad bEndpointAddress 0x%02jx",
   2012   1.27     skrll 			    ed->bEndpointAddress, 0, 0, 0);
   2013    1.1  jakllsch 			return USBD_INVAL;
   2014    1.1  jakllsch 		}
   2015    1.1  jakllsch 		return USBD_NORMAL_COMPLETION;
   2016    1.1  jakllsch 	}
   2017    1.1  jakllsch 
   2018  1.155  riastrad 	usb_init_task(&xpipe->xp_async_task, xhci_pipe_async_task, xpipe,
   2019  1.155  riastrad 	    USB_TASKQ_MPSAFE);
   2020  1.155  riastrad 
   2021    1.1  jakllsch 	switch (xfertype) {
   2022    1.1  jakllsch 	case UE_CONTROL:
   2023   1.34     skrll 		pipe->up_methods = &xhci_device_ctrl_methods;
   2024    1.1  jakllsch 		break;
   2025    1.1  jakllsch 	case UE_ISOCHRONOUS:
   2026   1.34     skrll 		pipe->up_methods = &xhci_device_isoc_methods;
   2027  1.134  jakllsch 		pipe->up_serialise = false;
   2028  1.134  jakllsch 		xpipe->xp_isoc_next = -1;
   2029    1.1  jakllsch 		break;
   2030    1.1  jakllsch 	case UE_BULK:
   2031   1.34     skrll 		pipe->up_methods = &xhci_device_bulk_methods;
   2032    1.1  jakllsch 		break;
   2033    1.1  jakllsch 	case UE_INTERRUPT:
   2034   1.34     skrll 		pipe->up_methods = &xhci_device_intr_methods;
   2035    1.1  jakllsch 		break;
   2036    1.1  jakllsch 	default:
   2037    1.1  jakllsch 		return USBD_IOERROR;
   2038    1.1  jakllsch 		break;
   2039    1.1  jakllsch 	}
   2040    1.1  jakllsch 
   2041  1.123     skrll 	KASSERT(xs != NULL);
   2042  1.123     skrll 	KASSERT(xs->xs_xr[dci] == NULL);
   2043  1.123     skrll 
   2044  1.123     skrll 	/* allocate transfer ring */
   2045  1.123     skrll 	err = xhci_ring_init(sc, &xs->xs_xr[dci], XHCI_TRANSFER_RING_TRBS,
   2046  1.123     skrll 	    XHCI_TRB_ALIGN);
   2047  1.123     skrll 	if (err) {
   2048  1.123     skrll 		DPRINTFN(1, "ring alloc failed %jd", err, 0, 0, 0);
   2049  1.123     skrll 		return err;
   2050  1.123     skrll 	}
   2051  1.123     skrll 
   2052    1.1  jakllsch 	if (ed->bEndpointAddress != USB_CONTROL_ENDPOINT)
   2053   1.34     skrll 		return xhci_configure_endpoint(pipe);
   2054    1.1  jakllsch 
   2055    1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   2056    1.1  jakllsch }
   2057    1.1  jakllsch 
   2058   1.34     skrll /*
   2059   1.34     skrll  * Closes pipe, called from usbd_kill_pipe via close methods.
   2060   1.34     skrll  * If the endpoint to be closed is ep0, disable_slot.
   2061   1.34     skrll  * Should be called with sc_lock held.
   2062   1.34     skrll  */
   2063    1.1  jakllsch static void
   2064   1.34     skrll xhci_close_pipe(struct usbd_pipe *pipe)
   2065    1.1  jakllsch {
   2066  1.155  riastrad 	struct xhci_pipe * const xp =
   2067  1.155  riastrad 	    container_of(pipe, struct xhci_pipe, xp_pipe);
   2068   1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   2069   1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   2070   1.34     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   2071   1.34     skrll 	const u_int dci = xhci_ep_get_dci(ed);
   2072  1.101  jakllsch 	struct xhci_soft_trb trb;
   2073   1.34     skrll 	uint32_t *cp;
   2074    1.1  jakllsch 
   2075  1.111       mrg 	XHCIHIST_FUNC();
   2076    1.1  jakllsch 
   2077  1.155  riastrad 	usb_rem_task_wait(pipe->up_dev, &xp->xp_async_task, USB_TASKQ_HC,
   2078  1.155  riastrad 	    &sc->sc_lock);
   2079  1.155  riastrad 
   2080   1.34     skrll 	if (sc->sc_dying)
   2081    1.1  jakllsch 		return;
   2082    1.1  jakllsch 
   2083   1.41     skrll 	/* xs is uninitialized before xhci_init_slot */
   2084   1.34     skrll 	if (xs == NULL || xs->xs_idx == 0)
   2085    1.1  jakllsch 		return;
   2086    1.1  jakllsch 
   2087  1.111       mrg 	XHCIHIST_CALLARGS("pipe %#jx slot %ju dci %ju",
   2088  1.111       mrg 	    (uintptr_t)pipe, xs->xs_idx, dci, 0);
   2089    1.1  jakllsch 
   2090   1.34     skrll 	KASSERTMSG(!cpu_intr_p() && !cpu_softintr_p(), "called from intr ctx");
   2091   1.34     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   2092    1.1  jakllsch 
   2093   1.34     skrll 	if (pipe->up_dev->ud_depth == 0)
   2094   1.34     skrll 		return;
   2095    1.1  jakllsch 
   2096   1.34     skrll 	if (dci == XHCI_DCI_EP_CONTROL) {
   2097   1.34     skrll 		DPRINTFN(4, "closing ep0", 0, 0, 0, 0);
   2098  1.123     skrll 		/* This frees all rings */
   2099   1.34     skrll 		xhci_disable_slot(sc, xs->xs_idx);
   2100   1.34     skrll 		return;
   2101   1.34     skrll 	}
   2102    1.1  jakllsch 
   2103   1.66     skrll 	if (xhci_get_epstate(sc, xs, dci) != XHCI_EPSTATE_STOPPED)
   2104   1.66     skrll 		(void)xhci_stop_endpoint(pipe);
   2105    1.1  jakllsch 
   2106   1.34     skrll 	/*
   2107   1.34     skrll 	 * set appropriate bit to be dropped.
   2108   1.34     skrll 	 * don't set DC bit to 1, otherwise all endpoints
   2109   1.34     skrll 	 * would be deconfigured.
   2110   1.34     skrll 	 */
   2111   1.34     skrll 	cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
   2112   1.34     skrll 	cp[0] = htole32(XHCI_INCTX_0_DROP_MASK(dci));
   2113   1.34     skrll 	cp[1] = htole32(0);
   2114    1.1  jakllsch 
   2115   1.34     skrll 	/* XXX should be most significant one, not dci? */
   2116   1.34     skrll 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_SLOT));
   2117   1.34     skrll 	cp[0] = htole32(XHCI_SCTX_0_CTX_NUM_SET(dci));
   2118    1.1  jakllsch 
   2119   1.55     skrll 	/* configure ep context performs an implicit dequeue */
   2120  1.123     skrll 	xhci_host_dequeue(xs->xs_xr[dci]);
   2121   1.55     skrll 
   2122   1.34     skrll 	/* sync input contexts before they are read from memory */
   2123   1.34     skrll 	usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
   2124    1.1  jakllsch 
   2125   1.34     skrll 	trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
   2126   1.34     skrll 	trb.trb_2 = 0;
   2127   1.34     skrll 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   2128   1.34     skrll 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_CONFIGURE_EP);
   2129    1.1  jakllsch 
   2130   1.34     skrll 	(void)xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
   2131   1.34     skrll 	usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
   2132  1.123     skrll 
   2133  1.123     skrll 	xhci_ring_free(sc, &xs->xs_xr[dci]);
   2134  1.144  jdolecek 	xs->xs_xr[dci] = NULL;
   2135   1.34     skrll }
   2136    1.1  jakllsch 
   2137   1.34     skrll /*
   2138   1.34     skrll  * Abort transfer.
   2139  1.155  riastrad  * Should be called with sc_lock held.  Must not drop sc_lock.
   2140   1.34     skrll  */
   2141   1.34     skrll static void
   2142  1.116  riastrad xhci_abortx(struct usbd_xfer *xfer)
   2143   1.34     skrll {
   2144  1.111       mrg 	XHCIHIST_FUNC();
   2145   1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   2146    1.1  jakllsch 
   2147  1.116  riastrad 	XHCIHIST_CALLARGS("xfer %#jx pipe %#jx",
   2148  1.116  riastrad 	    (uintptr_t)xfer, (uintptr_t)xfer->ux_pipe, 0, 0);
   2149    1.1  jakllsch 
   2150   1.34     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   2151  1.116  riastrad 	KASSERTMSG((xfer->ux_status == USBD_CANCELLED ||
   2152  1.116  riastrad 		xfer->ux_status == USBD_TIMEOUT),
   2153  1.116  riastrad 	    "bad abort status: %d", xfer->ux_status);
   2154   1.63     skrll 
   2155  1.155  riastrad 	xhci_pipe_restart(xfer->ux_pipe);
   2156   1.63     skrll 
   2157  1.155  riastrad 	usb_transfer_complete(xfer);
   2158   1.63     skrll 
   2159   1.34     skrll 	DPRINTFN(14, "end", 0, 0, 0, 0);
   2160    1.1  jakllsch }
   2161    1.1  jakllsch 
   2162   1.55     skrll static void
   2163   1.55     skrll xhci_host_dequeue(struct xhci_ring * const xr)
   2164   1.55     skrll {
   2165   1.55     skrll 	/* When dequeueing the controller, update our struct copy too */
   2166   1.55     skrll 	memset(xr->xr_trb, 0, xr->xr_ntrb * XHCI_TRB_SIZE);
   2167   1.55     skrll 	usb_syncmem(&xr->xr_dma, 0, xr->xr_ntrb * XHCI_TRB_SIZE,
   2168   1.55     skrll 	    BUS_DMASYNC_PREWRITE);
   2169   1.55     skrll 	memset(xr->xr_cookies, 0, xr->xr_ntrb * sizeof(*xr->xr_cookies));
   2170   1.55     skrll 
   2171   1.55     skrll 	xr->xr_ep = 0;
   2172   1.55     skrll 	xr->xr_cs = 1;
   2173   1.55     skrll }
   2174   1.55     skrll 
   2175   1.34     skrll /*
   2176  1.155  riastrad  * Recover STALLed endpoint, or stop endpoint to abort a pipe.
   2177   1.34     skrll  * xHCI 1.1 sect 4.10.2.1
   2178   1.34     skrll  * Issue RESET_EP to recover halt condition and SET_TR_DEQUEUE to remove
   2179   1.34     skrll  * all transfers on transfer ring.
   2180   1.34     skrll  * These are done in thread context asynchronously.
   2181   1.34     skrll  */
   2182    1.1  jakllsch static void
   2183  1.155  riastrad xhci_pipe_async_task(void *cookie)
   2184    1.1  jakllsch {
   2185  1.155  riastrad 	struct xhci_pipe * const xp = cookie;
   2186  1.155  riastrad 	struct usbd_pipe * const pipe = &xp->xp_pipe;
   2187  1.155  riastrad 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   2188  1.155  riastrad 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   2189  1.155  riastrad 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   2190  1.123     skrll 	struct xhci_ring * const tr = xs->xs_xr[dci];
   2191  1.155  riastrad 	bool restart = false;
   2192    1.1  jakllsch 
   2193  1.111       mrg 	XHCIHIST_FUNC();
   2194  1.155  riastrad 	XHCIHIST_CALLARGS("pipe %#jx slot %ju dci %ju",
   2195  1.155  riastrad 	    (uintptr_t)pipe, xs->xs_idx, dci, 0);
   2196  1.155  riastrad 
   2197  1.155  riastrad 	mutex_enter(&sc->sc_lock);
   2198  1.155  riastrad 
   2199  1.155  riastrad 	/*
   2200  1.155  riastrad 	 * - If the endpoint is halted, indicating a stall, reset it.
   2201  1.155  riastrad 	 * - If the endpoint is stopped, we're already good.
   2202  1.155  riastrad 	 * - Otherwise, someone wanted to abort the pipe, so stop the
   2203  1.155  riastrad 	 *   endpoint.
   2204  1.155  riastrad 	 *
   2205  1.155  riastrad 	 * In any case, clear the ring.
   2206  1.155  riastrad 	 */
   2207  1.155  riastrad 	switch (xhci_get_epstate(sc, xs, dci)) {
   2208  1.155  riastrad 	case XHCI_EPSTATE_HALTED:
   2209  1.155  riastrad 		xhci_reset_endpoint(pipe);
   2210  1.155  riastrad 		break;
   2211  1.155  riastrad 	case XHCI_EPSTATE_STOPPED:
   2212  1.155  riastrad 		break;
   2213  1.155  riastrad 	default:
   2214  1.155  riastrad 		xhci_stop_endpoint(pipe);
   2215  1.155  riastrad 		break;
   2216  1.155  riastrad 	}
   2217  1.155  riastrad 	switch (xhci_get_epstate(sc, xs, dci)) {
   2218  1.155  riastrad 	case XHCI_EPSTATE_STOPPED:
   2219  1.155  riastrad 		break;
   2220  1.155  riastrad 	case XHCI_EPSTATE_ERROR:
   2221  1.155  riastrad 		device_printf(sc->sc_dev, "endpoint 0x%x error\n",
   2222  1.155  riastrad 		    pipe->up_endpoint->ue_edesc->bEndpointAddress);
   2223  1.155  riastrad 		break;
   2224  1.155  riastrad 	default:
   2225  1.155  riastrad 		device_printf(sc->sc_dev, "endpoint 0x%x failed to stop\n",
   2226  1.155  riastrad 		    pipe->up_endpoint->ue_edesc->bEndpointAddress);
   2227  1.155  riastrad 	}
   2228  1.155  riastrad 	xhci_set_dequeue(pipe);
   2229    1.1  jakllsch 
   2230  1.107       mrg 	/*
   2231  1.155  riastrad 	 * If we halted our own queue because it stalled, mark it no
   2232  1.155  riastrad 	 * longer halted and arrange to start it up again.
   2233  1.107       mrg 	 */
   2234  1.155  riastrad 	if (tr->is_halted) {
   2235  1.155  riastrad 		tr->is_halted = false;
   2236  1.155  riastrad 		if (!SIMPLEQ_EMPTY(&pipe->up_queue))
   2237  1.155  riastrad 			restart = true;
   2238  1.107       mrg 	}
   2239  1.107       mrg 
   2240  1.155  riastrad 	mutex_exit(&sc->sc_lock);
   2241  1.123     skrll 
   2242  1.155  riastrad 	/*
   2243  1.155  riastrad 	 * If the endpoint was stalled, start issuing queued transfers
   2244  1.155  riastrad 	 * again.
   2245  1.155  riastrad 	 */
   2246  1.155  riastrad 	if (restart) {
   2247  1.155  riastrad 		/*
   2248  1.155  riastrad 		 * XXX Shouldn't touch the queue unlocked -- upm_start
   2249  1.155  riastrad 		 * should be called with the lock held instead.  The
   2250  1.155  riastrad 		 * pipe could be aborted at this point, and the xfer
   2251  1.155  riastrad 		 * freed.
   2252  1.155  riastrad 		 */
   2253  1.155  riastrad 		struct usbd_xfer *xfer = SIMPLEQ_FIRST(&pipe->up_queue);
   2254  1.155  riastrad 		(*pipe->up_methods->upm_start)(xfer);
   2255  1.155  riastrad 	}
   2256   1.34     skrll 
   2257   1.34     skrll 	DPRINTFN(4, "ends", 0, 0, 0, 0);
   2258   1.34     skrll }
   2259   1.34     skrll 
   2260  1.155  riastrad static void
   2261  1.155  riastrad xhci_pipe_restart(struct usbd_pipe *pipe)
   2262   1.34     skrll {
   2263  1.155  riastrad 	struct xhci_pipe * const xp =
   2264  1.155  riastrad 	    container_of(pipe, struct xhci_pipe, xp_pipe);
   2265   1.34     skrll 
   2266  1.111       mrg 	XHCIHIST_FUNC();
   2267  1.155  riastrad 	XHCIHIST_CALLARGS("pipe %#jx", (uintptr_t)pipe, 0, 0, 0);
   2268   1.34     skrll 
   2269  1.155  riastrad 	usb_add_task(pipe->up_dev, &xp->xp_async_task, USB_TASKQ_HC);
   2270   1.34     skrll 
   2271   1.34     skrll 	DPRINTFN(4, "ends", 0, 0, 0, 0);
   2272   1.34     skrll }
   2273   1.34     skrll 
   2274   1.34     skrll /* Process roothub port status/change events and notify to uhub_intr. */
   2275   1.34     skrll static void
   2276   1.68     skrll xhci_rhpsc(struct xhci_softc * const sc, u_int ctlrport)
   2277   1.34     skrll {
   2278  1.111       mrg 	XHCIHIST_FUNC();
   2279  1.111       mrg 	XHCIHIST_CALLARGS("xhci%jd: port %ju status change",
   2280  1.111       mrg 	   device_unit(sc->sc_dev), ctlrport, 0, 0);
   2281   1.34     skrll 
   2282   1.68     skrll 	if (ctlrport > sc->sc_maxports)
   2283   1.34     skrll 		return;
   2284   1.34     skrll 
   2285   1.68     skrll 	const size_t bn = xhci_ctlrport2bus(sc, ctlrport);
   2286   1.68     skrll 	const size_t rhp = xhci_ctlrport2rhport(sc, ctlrport);
   2287   1.68     skrll 	struct usbd_xfer * const xfer = sc->sc_intrxfer[bn];
   2288   1.68     skrll 
   2289   1.75  pgoyette 	DPRINTFN(4, "xhci%jd: bus %jd bp %ju xfer %#jx status change",
   2290   1.75  pgoyette 	    device_unit(sc->sc_dev), bn, rhp, (uintptr_t)xfer);
   2291   1.68     skrll 
   2292   1.68     skrll 	if (xfer == NULL)
   2293   1.34     skrll 		return;
   2294  1.118  riastrad 	KASSERT(xfer->ux_status == USBD_IN_PROGRESS);
   2295   1.34     skrll 
   2296   1.68     skrll 	uint8_t *p = xfer->ux_buf;
   2297   1.34     skrll 	memset(p, 0, xfer->ux_length);
   2298   1.68     skrll 	p[rhp / NBBY] |= 1 << (rhp % NBBY);
   2299   1.34     skrll 	xfer->ux_actlen = xfer->ux_length;
   2300   1.34     skrll 	xfer->ux_status = USBD_NORMAL_COMPLETION;
   2301   1.34     skrll 	usb_transfer_complete(xfer);
   2302   1.34     skrll }
   2303   1.34     skrll 
   2304   1.34     skrll /* Process Transfer Events */
   2305   1.34     skrll static void
   2306   1.34     skrll xhci_event_transfer(struct xhci_softc * const sc,
   2307   1.34     skrll     const struct xhci_trb * const trb)
   2308   1.34     skrll {
   2309   1.34     skrll 	uint64_t trb_0;
   2310   1.34     skrll 	uint32_t trb_2, trb_3;
   2311   1.34     skrll 	uint8_t trbcode;
   2312   1.34     skrll 	u_int slot, dci;
   2313   1.34     skrll 	struct xhci_slot *xs;
   2314   1.34     skrll 	struct xhci_ring *xr;
   2315   1.34     skrll 	struct xhci_xfer *xx;
   2316   1.34     skrll 	struct usbd_xfer *xfer;
   2317   1.34     skrll 	usbd_status err;
   2318   1.34     skrll 
   2319   1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2320   1.34     skrll 
   2321   1.34     skrll 	trb_0 = le64toh(trb->trb_0);
   2322   1.34     skrll 	trb_2 = le32toh(trb->trb_2);
   2323   1.34     skrll 	trb_3 = le32toh(trb->trb_3);
   2324   1.34     skrll 	trbcode = XHCI_TRB_2_ERROR_GET(trb_2);
   2325   1.34     skrll 	slot = XHCI_TRB_3_SLOT_GET(trb_3);
   2326   1.34     skrll 	dci = XHCI_TRB_3_EP_GET(trb_3);
   2327   1.34     skrll 	xs = &sc->sc_slots[slot];
   2328  1.123     skrll 	xr = xs->xs_xr[dci];
   2329   1.34     skrll 
   2330   1.34     skrll 	/* sanity check */
   2331  1.123     skrll 	KASSERT(xr != NULL);
   2332   1.34     skrll 	KASSERTMSG(xs->xs_idx != 0 && xs->xs_idx <= sc->sc_maxslots,
   2333   1.34     skrll 	    "invalid xs_idx %u slot %u", xs->xs_idx, slot);
   2334   1.34     skrll 
   2335   1.40     skrll 	int idx = 0;
   2336   1.34     skrll 	if ((trb_3 & XHCI_TRB_3_ED_BIT) == 0) {
   2337   1.40     skrll 		if (xhci_trb_get_idx(xr, trb_0, &idx)) {
   2338  1.120  christos 			DPRINTFN(0, "invalid trb_0 %#jx", trb_0, 0, 0, 0);
   2339   1.34     skrll 			return;
   2340   1.34     skrll 		}
   2341   1.34     skrll 		xx = xr->xr_cookies[idx];
   2342   1.34     skrll 
   2343   1.63     skrll 		/* clear cookie of consumed TRB */
   2344   1.63     skrll 		xr->xr_cookies[idx] = NULL;
   2345   1.63     skrll 
   2346   1.34     skrll 		/*
   2347   1.63     skrll 		 * xx is NULL if pipe is opened but xfer is not started.
   2348   1.63     skrll 		 * It happens when stopping idle pipe.
   2349   1.34     skrll 		 */
   2350   1.34     skrll 		if (xx == NULL || trbcode == XHCI_TRB_ERROR_LENGTH) {
   2351   1.75  pgoyette 			DPRINTFN(1, "Ignore #%ju: cookie %#jx cc %ju dci %ju",
   2352   1.75  pgoyette 			    idx, (uintptr_t)xx, trbcode, dci);
   2353  1.120  christos 			DPRINTFN(1, " orig TRB %#jx type %ju", trb_0,
   2354   1.53     skrll 			    XHCI_TRB_3_TYPE_GET(le32toh(xr->xr_trb[idx].trb_3)),
   2355   1.53     skrll 			    0, 0);
   2356   1.63     skrll 			return;
   2357   1.34     skrll 		}
   2358   1.34     skrll 	} else {
   2359   1.54     skrll 		/* When ED != 0, trb_0 is virtual addr of struct xhci_xfer. */
   2360   1.34     skrll 		xx = (void *)(uintptr_t)(trb_0 & ~0x3);
   2361   1.34     skrll 	}
   2362   1.34     skrll 	/* XXX this may not happen */
   2363   1.34     skrll 	if (xx == NULL) {
   2364   1.34     skrll 		DPRINTFN(1, "xfer done: xx is NULL", 0, 0, 0, 0);
   2365   1.34     skrll 		return;
   2366   1.34     skrll 	}
   2367   1.34     skrll 	xfer = &xx->xx_xfer;
   2368   1.34     skrll 	/* XXX this may happen when detaching */
   2369   1.34     skrll 	if (xfer == NULL) {
   2370   1.75  pgoyette 		DPRINTFN(1, "xx(%#jx)->xx_xfer is NULL trb_0 %#jx",
   2371   1.75  pgoyette 		    (uintptr_t)xx, trb_0, 0, 0);
   2372   1.34     skrll 		return;
   2373   1.34     skrll 	}
   2374   1.75  pgoyette 	DPRINTFN(14, "xfer %#jx", (uintptr_t)xfer, 0, 0, 0);
   2375   1.34     skrll 	/* XXX I dunno why this happens */
   2376   1.34     skrll 	KASSERTMSG(xfer->ux_pipe != NULL, "xfer(%p)->ux_pipe is NULL", xfer);
   2377   1.34     skrll 
   2378   1.34     skrll 	if (!xfer->ux_pipe->up_repeat &&
   2379   1.34     skrll 	    SIMPLEQ_EMPTY(&xfer->ux_pipe->up_queue)) {
   2380   1.75  pgoyette 		DPRINTFN(1, "xfer(%#jx)->pipe not queued", (uintptr_t)xfer,
   2381   1.75  pgoyette 		    0, 0, 0);
   2382   1.34     skrll 		return;
   2383   1.34     skrll 	}
   2384   1.34     skrll 
   2385  1.134  jakllsch 	const uint8_t xfertype =
   2386  1.134  jakllsch 	    UE_GET_XFERTYPE(xfer->ux_pipe->up_endpoint->ue_edesc->bmAttributes);
   2387  1.134  jakllsch 
   2388   1.34     skrll 	/* 4.11.5.2 Event Data TRB */
   2389   1.34     skrll 	if ((trb_3 & XHCI_TRB_3_ED_BIT) != 0) {
   2390  1.121  christos 		DPRINTFN(14, "transfer Event Data: 0x%016jx 0x%08jx"
   2391   1.75  pgoyette 		    " %02jx", trb_0, XHCI_TRB_2_REM_GET(trb_2), trbcode, 0);
   2392   1.34     skrll 		if ((trb_0 & 0x3) == 0x3) {
   2393   1.34     skrll 			xfer->ux_actlen = XHCI_TRB_2_REM_GET(trb_2);
   2394   1.34     skrll 		}
   2395   1.34     skrll 	}
   2396   1.34     skrll 
   2397   1.34     skrll 	switch (trbcode) {
   2398   1.34     skrll 	case XHCI_TRB_ERROR_SHORT_PKT:
   2399   1.34     skrll 	case XHCI_TRB_ERROR_SUCCESS:
   2400   1.54     skrll 		/*
   2401   1.63     skrll 		 * A ctrl transfer can generate two events if it has a Data
   2402   1.63     skrll 		 * stage.  A short data stage can be OK and should not
   2403   1.63     skrll 		 * complete the transfer as the status stage needs to be
   2404   1.63     skrll 		 * performed.
   2405   1.54     skrll 		 *
   2406   1.54     skrll 		 * Note: Data and Status stage events point at same xfer.
   2407   1.54     skrll 		 * ux_actlen and ux_dmabuf will be passed to
   2408   1.54     skrll 		 * usb_transfer_complete after the Status stage event.
   2409   1.54     skrll 		 *
   2410   1.54     skrll 		 * It can be distingished which stage generates the event:
   2411   1.54     skrll 		 * + by checking least 3 bits of trb_0 if ED==1.
   2412   1.54     skrll 		 *   (see xhci_device_ctrl_start).
   2413   1.54     skrll 		 * + by checking the type of original TRB if ED==0.
   2414   1.54     skrll 		 *
   2415   1.54     skrll 		 * In addition, intr, bulk, and isoc transfer currently
   2416   1.54     skrll 		 * consists of single TD, so the "skip" is not needed.
   2417   1.54     skrll 		 * ctrl xfer uses EVENT_DATA, and others do not.
   2418   1.54     skrll 		 * Thus driver can switch the flow by checking ED bit.
   2419   1.54     skrll 		 */
   2420  1.134  jakllsch 		if (xfertype == UE_ISOCHRONOUS) {
   2421  1.134  jakllsch 			xfer->ux_frlengths[xx->xx_isoc_done] -=
   2422  1.134  jakllsch 			    XHCI_TRB_2_REM_GET(trb_2);
   2423  1.134  jakllsch 			xfer->ux_actlen += xfer->ux_frlengths[xx->xx_isoc_done];
   2424  1.134  jakllsch 			if (++xx->xx_isoc_done < xfer->ux_nframes)
   2425  1.134  jakllsch 				return;
   2426  1.134  jakllsch 		} else
   2427   1.63     skrll 		if ((trb_3 & XHCI_TRB_3_ED_BIT) == 0) {
   2428   1.63     skrll 			if (xfer->ux_actlen == 0)
   2429   1.63     skrll 				xfer->ux_actlen = xfer->ux_length -
   2430   1.63     skrll 				    XHCI_TRB_2_REM_GET(trb_2);
   2431   1.63     skrll 			if (XHCI_TRB_3_TYPE_GET(le32toh(xr->xr_trb[idx].trb_3))
   2432   1.63     skrll 			    == XHCI_TRB_TYPE_DATA_STAGE) {
   2433   1.63     skrll 				return;
   2434   1.63     skrll 			}
   2435   1.63     skrll 		} else if ((trb_0 & 0x3) == 0x3) {
   2436   1.63     skrll 			return;
   2437   1.63     skrll 		}
   2438   1.34     skrll 		err = USBD_NORMAL_COMPLETION;
   2439   1.34     skrll 		break;
   2440   1.63     skrll 	case XHCI_TRB_ERROR_STOPPED:
   2441   1.63     skrll 	case XHCI_TRB_ERROR_LENGTH:
   2442   1.63     skrll 	case XHCI_TRB_ERROR_STOPPED_SHORT:
   2443  1.116  riastrad 		err = USBD_IOERROR;
   2444   1.63     skrll 		break;
   2445   1.34     skrll 	case XHCI_TRB_ERROR_STALL:
   2446   1.34     skrll 	case XHCI_TRB_ERROR_BABBLE:
   2447   1.75  pgoyette 		DPRINTFN(1, "ERR %ju slot %ju dci %ju", trbcode, slot, dci, 0);
   2448   1.34     skrll 		xr->is_halted = true;
   2449  1.155  riastrad 		xhci_pipe_restart(xfer->ux_pipe);
   2450  1.155  riastrad 		err = USBD_STALLED;
   2451  1.155  riastrad 		break;
   2452   1.34     skrll 	default:
   2453   1.75  pgoyette 		DPRINTFN(1, "ERR %ju slot %ju dci %ju", trbcode, slot, dci, 0);
   2454   1.34     skrll 		err = USBD_IOERROR;
   2455   1.34     skrll 		break;
   2456   1.34     skrll 	}
   2457   1.96       mrg 
   2458  1.129  jakllsch 	/*
   2459  1.129  jakllsch 	 * Try to claim this xfer for completion.  If it has already
   2460  1.129  jakllsch 	 * completed or aborted, drop it on the floor.
   2461  1.129  jakllsch 	 */
   2462  1.129  jakllsch 	if (!usbd_xfer_trycomplete(xfer))
   2463  1.129  jakllsch 		return;
   2464  1.129  jakllsch 
   2465  1.116  riastrad 	/* Set the status.  */
   2466   1.34     skrll 	xfer->ux_status = err;
   2467   1.34     skrll 
   2468   1.96       mrg 	if ((trb_3 & XHCI_TRB_3_ED_BIT) == 0 ||
   2469   1.96       mrg 	    (trb_0 & 0x3) == 0x0) {
   2470   1.34     skrll 		usb_transfer_complete(xfer);
   2471   1.34     skrll 	}
   2472   1.34     skrll }
   2473   1.34     skrll 
   2474   1.34     skrll /* Process Command complete events */
   2475   1.34     skrll static void
   2476   1.50     skrll xhci_event_cmd(struct xhci_softc * const sc, const struct xhci_trb * const trb)
   2477   1.34     skrll {
   2478   1.34     skrll 	uint64_t trb_0;
   2479   1.34     skrll 	uint32_t trb_2, trb_3;
   2480   1.34     skrll 
   2481   1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2482   1.34     skrll 
   2483   1.68     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   2484   1.68     skrll 
   2485   1.34     skrll 	trb_0 = le64toh(trb->trb_0);
   2486   1.34     skrll 	trb_2 = le32toh(trb->trb_2);
   2487   1.34     skrll 	trb_3 = le32toh(trb->trb_3);
   2488   1.34     skrll 
   2489   1.34     skrll 	if (trb_0 == sc->sc_command_addr) {
   2490   1.68     skrll 		sc->sc_resultpending = false;
   2491   1.68     skrll 
   2492   1.34     skrll 		sc->sc_result_trb.trb_0 = trb_0;
   2493   1.34     skrll 		sc->sc_result_trb.trb_2 = trb_2;
   2494   1.34     skrll 		sc->sc_result_trb.trb_3 = trb_3;
   2495   1.34     skrll 		if (XHCI_TRB_2_ERROR_GET(trb_2) !=
   2496   1.34     skrll 		    XHCI_TRB_ERROR_SUCCESS) {
   2497   1.34     skrll 			DPRINTFN(1, "command completion "
   2498  1.121  christos 			    "failure: 0x%016jx 0x%08jx 0x%08jx",
   2499   1.75  pgoyette 			    trb_0, trb_2, trb_3, 0);
   2500   1.34     skrll 		}
   2501   1.34     skrll 		cv_signal(&sc->sc_command_cv);
   2502   1.34     skrll 	} else {
   2503  1.121  christos 		DPRINTFN(1, "spurious event: %#jx 0x%016jx "
   2504  1.121  christos 		    "0x%08jx 0x%08jx", (uintptr_t)trb, trb_0, trb_2, trb_3);
   2505   1.34     skrll 	}
   2506   1.34     skrll }
   2507   1.34     skrll 
   2508   1.34     skrll /*
   2509   1.34     skrll  * Process events.
   2510   1.34     skrll  * called from xhci_softintr
   2511   1.34     skrll  */
   2512   1.34     skrll static void
   2513   1.34     skrll xhci_handle_event(struct xhci_softc * const sc,
   2514   1.34     skrll     const struct xhci_trb * const trb)
   2515   1.34     skrll {
   2516   1.34     skrll 	uint64_t trb_0;
   2517   1.34     skrll 	uint32_t trb_2, trb_3;
   2518   1.34     skrll 
   2519  1.111       mrg 	XHCIHIST_FUNC();
   2520   1.34     skrll 
   2521   1.34     skrll 	trb_0 = le64toh(trb->trb_0);
   2522   1.34     skrll 	trb_2 = le32toh(trb->trb_2);
   2523   1.34     skrll 	trb_3 = le32toh(trb->trb_3);
   2524   1.34     skrll 
   2525  1.121  christos 	XHCIHIST_CALLARGS("event: %#jx 0x%016jx 0x%08jx 0x%08jx",
   2526   1.75  pgoyette 	    (uintptr_t)trb, trb_0, trb_2, trb_3);
   2527   1.34     skrll 
   2528   1.34     skrll 	/*
   2529   1.34     skrll 	 * 4.11.3.1, 6.4.2.1
   2530   1.34     skrll 	 * TRB Pointer is invalid for these completion codes.
   2531   1.34     skrll 	 */
   2532   1.34     skrll 	switch (XHCI_TRB_2_ERROR_GET(trb_2)) {
   2533   1.34     skrll 	case XHCI_TRB_ERROR_RING_UNDERRUN:
   2534   1.34     skrll 	case XHCI_TRB_ERROR_RING_OVERRUN:
   2535   1.34     skrll 	case XHCI_TRB_ERROR_VF_RING_FULL:
   2536   1.34     skrll 		return;
   2537   1.34     skrll 	default:
   2538   1.34     skrll 		if (trb_0 == 0) {
   2539   1.34     skrll 			return;
   2540   1.34     skrll 		}
   2541   1.34     skrll 		break;
   2542   1.34     skrll 	}
   2543   1.34     skrll 
   2544   1.34     skrll 	switch (XHCI_TRB_3_TYPE_GET(trb_3)) {
   2545   1.34     skrll 	case XHCI_TRB_EVENT_TRANSFER:
   2546   1.34     skrll 		xhci_event_transfer(sc, trb);
   2547   1.34     skrll 		break;
   2548   1.34     skrll 	case XHCI_TRB_EVENT_CMD_COMPLETE:
   2549   1.34     skrll 		xhci_event_cmd(sc, trb);
   2550   1.34     skrll 		break;
   2551   1.34     skrll 	case XHCI_TRB_EVENT_PORT_STS_CHANGE:
   2552   1.34     skrll 		xhci_rhpsc(sc, (uint32_t)((trb_0 >> 24) & 0xff));
   2553   1.34     skrll 		break;
   2554   1.34     skrll 	default:
   2555   1.34     skrll 		break;
   2556   1.34     skrll 	}
   2557   1.34     skrll }
   2558   1.34     skrll 
   2559   1.34     skrll static void
   2560   1.34     skrll xhci_softintr(void *v)
   2561   1.34     skrll {
   2562   1.34     skrll 	struct usbd_bus * const bus = v;
   2563   1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   2564  1.123     skrll 	struct xhci_ring * const er = sc->sc_er;
   2565   1.34     skrll 	struct xhci_trb *trb;
   2566   1.34     skrll 	int i, j, k;
   2567   1.34     skrll 
   2568  1.111       mrg 	XHCIHIST_FUNC();
   2569   1.34     skrll 
   2570   1.73     skrll 	KASSERT(xhci_polling_p(sc) || mutex_owned(&sc->sc_lock));
   2571   1.34     skrll 
   2572   1.34     skrll 	i = er->xr_ep;
   2573   1.34     skrll 	j = er->xr_cs;
   2574    1.1  jakllsch 
   2575  1.111       mrg 	XHCIHIST_CALLARGS("er: xr_ep %jd xr_cs %jd", i, j, 0, 0);
   2576   1.27     skrll 
   2577    1.1  jakllsch 	while (1) {
   2578    1.1  jakllsch 		usb_syncmem(&er->xr_dma, XHCI_TRB_SIZE * i, XHCI_TRB_SIZE,
   2579    1.1  jakllsch 		    BUS_DMASYNC_POSTREAD);
   2580    1.1  jakllsch 		trb = &er->xr_trb[i];
   2581    1.1  jakllsch 		k = (le32toh(trb->trb_3) & XHCI_TRB_3_CYCLE_BIT) ? 1 : 0;
   2582    1.1  jakllsch 
   2583    1.1  jakllsch 		if (j != k)
   2584    1.1  jakllsch 			break;
   2585    1.1  jakllsch 
   2586    1.1  jakllsch 		xhci_handle_event(sc, trb);
   2587    1.1  jakllsch 
   2588    1.1  jakllsch 		i++;
   2589   1.52     skrll 		if (i == er->xr_ntrb) {
   2590    1.1  jakllsch 			i = 0;
   2591    1.1  jakllsch 			j ^= 1;
   2592    1.1  jakllsch 		}
   2593    1.1  jakllsch 	}
   2594    1.1  jakllsch 
   2595    1.1  jakllsch 	er->xr_ep = i;
   2596    1.1  jakllsch 	er->xr_cs = j;
   2597    1.1  jakllsch 
   2598    1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERDP(0), xhci_ring_trbp(er, er->xr_ep) |
   2599  1.132     skrll 	    XHCI_ERDP_BUSY);
   2600    1.1  jakllsch 
   2601   1.27     skrll 	DPRINTFN(16, "ends", 0, 0, 0, 0);
   2602    1.1  jakllsch 
   2603    1.1  jakllsch 	return;
   2604    1.1  jakllsch }
   2605    1.1  jakllsch 
   2606    1.1  jakllsch static void
   2607    1.1  jakllsch xhci_poll(struct usbd_bus *bus)
   2608    1.1  jakllsch {
   2609   1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   2610    1.1  jakllsch 
   2611   1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2612    1.1  jakllsch 
   2613   1.94  christos 	mutex_enter(&sc->sc_intr_lock);
   2614   1.73     skrll 	int ret = xhci_intr1(sc);
   2615   1.73     skrll 	if (ret) {
   2616   1.73     skrll 		xhci_softintr(bus);
   2617   1.73     skrll 	}
   2618   1.94  christos 	mutex_exit(&sc->sc_intr_lock);
   2619    1.1  jakllsch 
   2620    1.1  jakllsch 	return;
   2621    1.1  jakllsch }
   2622    1.1  jakllsch 
   2623   1.34     skrll static struct usbd_xfer *
   2624   1.34     skrll xhci_allocx(struct usbd_bus *bus, unsigned int nframes)
   2625    1.1  jakllsch {
   2626   1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   2627  1.125  jakllsch 	struct xhci_xfer *xx;
   2628  1.128  jakllsch 	u_int ntrbs;
   2629    1.1  jakllsch 
   2630   1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2631    1.1  jakllsch 
   2632  1.134  jakllsch 	ntrbs = uimax(3, nframes);
   2633  1.128  jakllsch 	const size_t trbsz = sizeof(*xx->xx_trb) * ntrbs;
   2634  1.128  jakllsch 
   2635  1.125  jakllsch 	xx = pool_cache_get(sc->sc_xferpool, PR_WAITOK);
   2636  1.125  jakllsch 	if (xx != NULL) {
   2637  1.125  jakllsch 		memset(xx, 0, sizeof(*xx));
   2638  1.128  jakllsch 		if (ntrbs > 0) {
   2639  1.128  jakllsch 			xx->xx_trb = kmem_alloc(trbsz, KM_SLEEP);
   2640  1.128  jakllsch 			xx->xx_ntrb = ntrbs;
   2641  1.128  jakllsch 		}
   2642    1.1  jakllsch #ifdef DIAGNOSTIC
   2643  1.125  jakllsch 		xx->xx_xfer.ux_state = XFER_BUSY;
   2644    1.1  jakllsch #endif
   2645    1.1  jakllsch 	}
   2646    1.1  jakllsch 
   2647  1.125  jakllsch 	return &xx->xx_xfer;
   2648    1.1  jakllsch }
   2649    1.1  jakllsch 
   2650    1.1  jakllsch static void
   2651   1.34     skrll xhci_freex(struct usbd_bus *bus, struct usbd_xfer *xfer)
   2652    1.1  jakllsch {
   2653   1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   2654  1.125  jakllsch 	struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
   2655    1.1  jakllsch 
   2656   1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2657    1.1  jakllsch 
   2658    1.1  jakllsch #ifdef DIAGNOSTIC
   2659  1.106       rin 	if (xfer->ux_state != XFER_BUSY &&
   2660  1.106       rin 	    xfer->ux_status != USBD_NOT_STARTED) {
   2661  1.121  christos 		DPRINTFN(0, "xfer=%#jx not busy, 0x%08jx",
   2662   1.75  pgoyette 		    (uintptr_t)xfer, xfer->ux_state, 0, 0);
   2663    1.1  jakllsch 	}
   2664   1.34     skrll 	xfer->ux_state = XFER_FREE;
   2665    1.1  jakllsch #endif
   2666  1.128  jakllsch 	if (xx->xx_ntrb > 0) {
   2667  1.128  jakllsch 		kmem_free(xx->xx_trb, xx->xx_ntrb * sizeof(*xx->xx_trb));
   2668  1.128  jakllsch 		xx->xx_trb = NULL;
   2669  1.128  jakllsch 		xx->xx_ntrb = 0;
   2670  1.128  jakllsch 	}
   2671  1.125  jakllsch 	pool_cache_put(sc->sc_xferpool, xx);
   2672    1.1  jakllsch }
   2673    1.1  jakllsch 
   2674  1.116  riastrad static bool
   2675  1.116  riastrad xhci_dying(struct usbd_bus *bus)
   2676  1.116  riastrad {
   2677  1.116  riastrad 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   2678  1.116  riastrad 
   2679  1.116  riastrad 	return sc->sc_dying;
   2680  1.116  riastrad }
   2681  1.116  riastrad 
   2682    1.1  jakllsch static void
   2683    1.1  jakllsch xhci_get_lock(struct usbd_bus *bus, kmutex_t **lock)
   2684    1.1  jakllsch {
   2685   1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   2686    1.1  jakllsch 
   2687    1.1  jakllsch 	*lock = &sc->sc_lock;
   2688    1.1  jakllsch }
   2689    1.1  jakllsch 
   2690   1.34     skrll extern uint32_t usb_cookie_no;
   2691    1.1  jakllsch 
   2692   1.34     skrll /*
   2693   1.41     skrll  * xHCI 4.3
   2694   1.41     skrll  * Called when uhub_explore finds a new device (via usbd_new_device).
   2695   1.41     skrll  * Port initialization and speed detection (4.3.1) are already done in uhub.c.
   2696   1.41     skrll  * This function does:
   2697   1.41     skrll  *   Allocate and construct dev structure of default endpoint (ep0).
   2698   1.41     skrll  *   Allocate and open pipe of ep0.
   2699   1.41     skrll  *   Enable slot and initialize slot context.
   2700   1.41     skrll  *   Set Address.
   2701   1.41     skrll  *   Read initial device descriptor.
   2702   1.34     skrll  *   Determine initial MaxPacketSize (mps) by speed.
   2703   1.41     skrll  *   Read full device descriptor.
   2704   1.41     skrll  *   Register this device.
   2705   1.54     skrll  * Finally state of device transitions ADDRESSED.
   2706   1.34     skrll  */
   2707    1.1  jakllsch static usbd_status
   2708   1.34     skrll xhci_new_device(device_t parent, struct usbd_bus *bus, int depth,
   2709    1.1  jakllsch     int speed, int port, struct usbd_port *up)
   2710    1.1  jakllsch {
   2711   1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   2712   1.34     skrll 	struct usbd_device *dev;
   2713    1.1  jakllsch 	usbd_status err;
   2714    1.1  jakllsch 	usb_device_descriptor_t *dd;
   2715    1.1  jakllsch 	struct xhci_slot *xs;
   2716    1.1  jakllsch 	uint32_t *cp;
   2717    1.1  jakllsch 
   2718  1.111       mrg 	XHCIHIST_FUNC();
   2719  1.111       mrg 	XHCIHIST_CALLARGS("port %ju depth %ju speed %ju up %#jx",
   2720   1.75  pgoyette 	    port, depth, speed, (uintptr_t)up);
   2721   1.27     skrll 
   2722  1.145  riastrad 	KASSERT(KERNEL_LOCKED_P());
   2723  1.145  riastrad 
   2724   1.34     skrll 	dev = kmem_zalloc(sizeof(*dev), KM_SLEEP);
   2725   1.34     skrll 	dev->ud_bus = bus;
   2726   1.51     skrll 	dev->ud_quirks = &usbd_no_quirk;
   2727   1.51     skrll 	dev->ud_addr = 0;
   2728   1.51     skrll 	dev->ud_ddesc.bMaxPacketSize = 0;
   2729   1.51     skrll 	dev->ud_depth = depth;
   2730   1.51     skrll 	dev->ud_powersrc = up;
   2731   1.51     skrll 	dev->ud_myhub = up->up_parent;
   2732   1.51     skrll 	dev->ud_speed = speed;
   2733   1.51     skrll 	dev->ud_langid = USBD_NOLANG;
   2734   1.51     skrll 	dev->ud_cookie.cookie = ++usb_cookie_no;
   2735    1.1  jakllsch 
   2736    1.1  jakllsch 	/* Set up default endpoint handle. */
   2737   1.34     skrll 	dev->ud_ep0.ue_edesc = &dev->ud_ep0desc;
   2738   1.51     skrll 	/* doesn't matter, just don't let it uninitialized */
   2739   1.51     skrll 	dev->ud_ep0.ue_toggle = 0;
   2740    1.1  jakllsch 
   2741    1.1  jakllsch 	/* Set up default endpoint descriptor. */
   2742   1.34     skrll 	dev->ud_ep0desc.bLength = USB_ENDPOINT_DESCRIPTOR_SIZE;
   2743   1.34     skrll 	dev->ud_ep0desc.bDescriptorType = UDESC_ENDPOINT;
   2744   1.34     skrll 	dev->ud_ep0desc.bEndpointAddress = USB_CONTROL_ENDPOINT;
   2745   1.34     skrll 	dev->ud_ep0desc.bmAttributes = UE_CONTROL;
   2746   1.51     skrll 	dev->ud_ep0desc.bInterval = 0;
   2747   1.50     skrll 
   2748   1.34     skrll 	/* 4.3,  4.8.2.1 */
   2749   1.34     skrll 	switch (speed) {
   2750   1.34     skrll 	case USB_SPEED_SUPER:
   2751   1.34     skrll 	case USB_SPEED_SUPER_PLUS:
   2752   1.34     skrll 		USETW(dev->ud_ep0desc.wMaxPacketSize, USB_3_MAX_CTRL_PACKET);
   2753   1.34     skrll 		break;
   2754   1.34     skrll 	case USB_SPEED_FULL:
   2755   1.34     skrll 		/* XXX using 64 as initial mps of ep0 in FS */
   2756   1.34     skrll 	case USB_SPEED_HIGH:
   2757   1.34     skrll 		USETW(dev->ud_ep0desc.wMaxPacketSize, USB_2_MAX_CTRL_PACKET);
   2758   1.34     skrll 		break;
   2759   1.34     skrll 	case USB_SPEED_LOW:
   2760   1.34     skrll 	default:
   2761   1.34     skrll 		USETW(dev->ud_ep0desc.wMaxPacketSize, USB_MAX_IPACKET);
   2762   1.34     skrll 		break;
   2763   1.34     skrll 	}
   2764    1.1  jakllsch 
   2765   1.51     skrll 	up->up_dev = dev;
   2766   1.51     skrll 
   2767   1.51     skrll 	dd = &dev->ud_ddesc;
   2768    1.1  jakllsch 
   2769   1.68     skrll 	if (depth == 0 && port == 0) {
   2770   1.68     skrll 		KASSERT(bus->ub_devices[USB_ROOTHUB_INDEX] == NULL);
   2771   1.68     skrll 		bus->ub_devices[USB_ROOTHUB_INDEX] = dev;
   2772  1.123     skrll 
   2773  1.123     skrll 		/* Establish the default pipe. */
   2774  1.123     skrll 		err = usbd_setup_pipe(dev, 0, &dev->ud_ep0,
   2775  1.123     skrll 		    USBD_DEFAULT_INTERVAL, &dev->ud_pipe0);
   2776   1.61     skrll 		if (err) {
   2777  1.123     skrll 			DPRINTFN(1, "setup default pipe failed %jd", err,0,0,0);
   2778   1.34     skrll 			goto bad;
   2779   1.61     skrll 		}
   2780  1.123     skrll 		err = usbd_get_initial_ddesc(dev, dd);
   2781   1.61     skrll 		if (err) {
   2782  1.123     skrll 			DPRINTFN(1, "get_initial_ddesc %ju", err, 0, 0, 0);
   2783   1.34     skrll 			goto bad;
   2784   1.61     skrll 		}
   2785    1.1  jakllsch 	} else {
   2786   1.49     skrll 		uint8_t slot = 0;
   2787   1.49     skrll 
   2788   1.48     skrll 		/* 4.3.2 */
   2789    1.1  jakllsch 		err = xhci_enable_slot(sc, &slot);
   2790   1.63     skrll 		if (err) {
   2791   1.75  pgoyette 			DPRINTFN(1, "enable slot %ju", err, 0, 0, 0);
   2792   1.34     skrll 			goto bad;
   2793   1.63     skrll 		}
   2794   1.50     skrll 
   2795    1.1  jakllsch 		xs = &sc->sc_slots[slot];
   2796   1.34     skrll 		dev->ud_hcpriv = xs;
   2797   1.50     skrll 
   2798   1.48     skrll 		/* 4.3.3 initialize slot structure */
   2799   1.48     skrll 		err = xhci_init_slot(dev, slot);
   2800   1.34     skrll 		if (err) {
   2801   1.75  pgoyette 			DPRINTFN(1, "init slot %ju", err, 0, 0, 0);
   2802   1.34     skrll 			dev->ud_hcpriv = NULL;
   2803   1.34     skrll 			/*
   2804   1.34     skrll 			 * We have to disable_slot here because
   2805   1.34     skrll 			 * xs->xs_idx == 0 when xhci_init_slot fails,
   2806   1.34     skrll 			 * in that case usbd_remove_dev won't work.
   2807   1.34     skrll 			 */
   2808   1.34     skrll 			mutex_enter(&sc->sc_lock);
   2809   1.34     skrll 			xhci_disable_slot(sc, slot);
   2810   1.34     skrll 			mutex_exit(&sc->sc_lock);
   2811   1.34     skrll 			goto bad;
   2812   1.34     skrll 		}
   2813   1.34     skrll 
   2814  1.123     skrll 		/*
   2815  1.123     skrll 		 * We have to establish the default pipe _after_ slot
   2816  1.123     skrll 		 * structure has been prepared.
   2817  1.123     skrll 		 */
   2818  1.123     skrll 		err = usbd_setup_pipe(dev, 0, &dev->ud_ep0,
   2819  1.123     skrll 		    USBD_DEFAULT_INTERVAL, &dev->ud_pipe0);
   2820  1.123     skrll 		if (err) {
   2821  1.123     skrll 			DPRINTFN(1, "setup default pipe failed %jd", err, 0, 0,
   2822  1.123     skrll 			    0);
   2823  1.123     skrll 			goto bad;
   2824  1.123     skrll 		}
   2825  1.123     skrll 
   2826   1.48     skrll 		/* 4.3.4 Address Assignment */
   2827   1.51     skrll 		err = xhci_set_address(dev, slot, false);
   2828   1.61     skrll 		if (err) {
   2829  1.111       mrg 			DPRINTFN(1, "failed! to set address: %ju", err, 0, 0, 0);
   2830   1.48     skrll 			goto bad;
   2831   1.61     skrll 		}
   2832   1.48     skrll 
   2833   1.34     skrll 		/* Allow device time to set new address */
   2834   1.34     skrll 		usbd_delay_ms(dev, USB_SET_ADDRESS_SETTLE);
   2835   1.50     skrll 
   2836   1.92  jakllsch 		usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
   2837    1.1  jakllsch 		cp = xhci_slot_get_dcv(sc, xs, XHCI_DCI_SLOT);
   2838   1.79  christos 		HEXDUMP("slot context", cp, sc->sc_ctxsz);
   2839   1.64     skrll 		uint8_t addr = XHCI_SCTX_3_DEV_ADDR_GET(le32toh(cp[3]));
   2840   1.75  pgoyette 		DPRINTFN(4, "device address %ju", addr, 0, 0, 0);
   2841   1.68     skrll 		/*
   2842   1.68     skrll 		 * XXX ensure we know when the hardware does something
   2843   1.68     skrll 		 * we can't yet cope with
   2844   1.68     skrll 		 */
   2845   1.59      maya 		KASSERTMSG(addr >= 1 && addr <= 127, "addr %d", addr);
   2846   1.34     skrll 		dev->ud_addr = addr;
   2847   1.68     skrll 
   2848   1.68     skrll 		KASSERTMSG(bus->ub_devices[usb_addr2dindex(dev->ud_addr)] == NULL,
   2849   1.68     skrll 		    "addr %d already allocated", dev->ud_addr);
   2850   1.68     skrll 		/*
   2851   1.68     skrll 		 * The root hub is given its own slot
   2852   1.68     skrll 		 */
   2853   1.68     skrll 		bus->ub_devices[usb_addr2dindex(dev->ud_addr)] = dev;
   2854    1.1  jakllsch 
   2855    1.1  jakllsch 		err = usbd_get_initial_ddesc(dev, dd);
   2856   1.61     skrll 		if (err) {
   2857   1.75  pgoyette 			DPRINTFN(1, "get_initial_ddesc %ju", err, 0, 0, 0);
   2858   1.34     skrll 			goto bad;
   2859   1.61     skrll 		}
   2860   1.50     skrll 
   2861   1.24     skrll 		/* 4.8.2.1 */
   2862   1.34     skrll 		if (USB_IS_SS(speed)) {
   2863   1.34     skrll 			if (dd->bMaxPacketSize != 9) {
   2864   1.34     skrll 				printf("%s: invalid mps 2^%u for SS ep0,"
   2865   1.34     skrll 				    " using 512\n",
   2866   1.34     skrll 				    device_xname(sc->sc_dev),
   2867   1.34     skrll 				    dd->bMaxPacketSize);
   2868   1.34     skrll 				dd->bMaxPacketSize = 9;
   2869   1.34     skrll 			}
   2870   1.34     skrll 			USETW(dev->ud_ep0desc.wMaxPacketSize,
   2871   1.24     skrll 			    (1 << dd->bMaxPacketSize));
   2872   1.34     skrll 		} else
   2873   1.34     skrll 			USETW(dev->ud_ep0desc.wMaxPacketSize,
   2874   1.24     skrll 			    dd->bMaxPacketSize);
   2875   1.75  pgoyette 		DPRINTFN(4, "bMaxPacketSize %ju", dd->bMaxPacketSize, 0, 0, 0);
   2876   1.62     skrll 		err = xhci_update_ep0_mps(sc, xs,
   2877   1.34     skrll 		    UGETW(dev->ud_ep0desc.wMaxPacketSize));
   2878   1.62     skrll 		if (err) {
   2879   1.75  pgoyette 			DPRINTFN(1, "update mps of ep0 %ju", err, 0, 0, 0);
   2880   1.62     skrll 			goto bad;
   2881   1.62     skrll 		}
   2882  1.123     skrll 	}
   2883   1.50     skrll 
   2884  1.123     skrll 	err = usbd_reload_device_desc(dev);
   2885  1.123     skrll 	if (err) {
   2886  1.123     skrll 		DPRINTFN(1, "reload desc %ju", err, 0, 0, 0);
   2887  1.123     skrll 		goto bad;
   2888    1.1  jakllsch 	}
   2889    1.1  jakllsch 
   2890   1.75  pgoyette 	DPRINTFN(1, "adding unit addr=%jd, rev=%02jx,",
   2891   1.34     skrll 		dev->ud_addr, UGETW(dd->bcdUSB), 0, 0);
   2892   1.75  pgoyette 	DPRINTFN(1, " class=%jd, subclass=%jd, protocol=%jd,",
   2893   1.27     skrll 		dd->bDeviceClass, dd->bDeviceSubClass,
   2894   1.27     skrll 		dd->bDeviceProtocol, 0);
   2895   1.75  pgoyette 	DPRINTFN(1, " mps=%jd, len=%jd, noconf=%jd, speed=%jd",
   2896   1.27     skrll 		dd->bMaxPacketSize, dd->bLength, dd->bNumConfigurations,
   2897   1.34     skrll 		dev->ud_speed);
   2898    1.1  jakllsch 
   2899   1.33     skrll 	usbd_get_device_strings(dev);
   2900   1.33     skrll 
   2901    1.1  jakllsch 	usbd_add_dev_event(USB_EVENT_DEVICE_ATTACH, dev);
   2902    1.1  jakllsch 
   2903   1.68     skrll 	if (depth == 0 && port == 0) {
   2904    1.1  jakllsch 		usbd_attach_roothub(parent, dev);
   2905   1.75  pgoyette 		DPRINTFN(1, "root hub %#jx", (uintptr_t)dev, 0, 0, 0);
   2906    1.1  jakllsch 		return USBD_NORMAL_COMPLETION;
   2907    1.1  jakllsch 	}
   2908    1.1  jakllsch 
   2909   1.34     skrll 	err = usbd_probe_and_attach(parent, dev, port, dev->ud_addr);
   2910   1.34     skrll  bad:
   2911   1.34     skrll 	if (err != USBD_NORMAL_COMPLETION) {
   2912  1.146  riastrad 		if (depth == 0 && port == 0 && dev->ud_pipe0)
   2913  1.146  riastrad 			usbd_kill_pipe(dev->ud_pipe0);
   2914    1.1  jakllsch 		usbd_remove_device(dev, up);
   2915    1.1  jakllsch 	}
   2916    1.1  jakllsch 
   2917   1.34     skrll 	return err;
   2918    1.1  jakllsch }
   2919    1.1  jakllsch 
   2920    1.1  jakllsch static usbd_status
   2921  1.123     skrll xhci_ring_init(struct xhci_softc * const sc, struct xhci_ring **xrp,
   2922    1.1  jakllsch     size_t ntrb, size_t align)
   2923    1.1  jakllsch {
   2924    1.1  jakllsch 	size_t size = ntrb * XHCI_TRB_SIZE;
   2925  1.123     skrll 	struct xhci_ring *xr;
   2926    1.1  jakllsch 
   2927  1.111       mrg 	XHCIHIST_FUNC();
   2928  1.111       mrg 	XHCIHIST_CALLARGS("xr %#jx ntrb %#jx align %#jx",
   2929  1.123     skrll 	    (uintptr_t)*xrp, ntrb, align, 0);
   2930  1.123     skrll 
   2931  1.123     skrll 	xr = kmem_zalloc(sizeof(struct xhci_ring), KM_SLEEP);
   2932  1.123     skrll 	DPRINTFN(1, "ring %#jx", (uintptr_t)xr, 0, 0, 0);
   2933   1.27     skrll 
   2934  1.151     skrll 	int err = usb_allocmem(sc->sc_bus.ub_dmatag, size, align,
   2935  1.137  jmcneill 	    USBMALLOC_COHERENT | USBMALLOC_ZERO, &xr->xr_dma);
   2936  1.123     skrll 	if (err) {
   2937  1.123     skrll 		kmem_free(xr, sizeof(struct xhci_ring));
   2938  1.123     skrll 		DPRINTFN(1, "alloc xr_dma failed %jd", err, 0, 0, 0);
   2939    1.1  jakllsch 		return err;
   2940  1.123     skrll 	}
   2941    1.1  jakllsch 	mutex_init(&xr->xr_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
   2942    1.1  jakllsch 	xr->xr_cookies = kmem_zalloc(sizeof(*xr->xr_cookies) * ntrb, KM_SLEEP);
   2943    1.1  jakllsch 	xr->xr_trb = xhci_ring_trbv(xr, 0);
   2944    1.1  jakllsch 	xr->xr_ntrb = ntrb;
   2945    1.1  jakllsch 	xr->is_halted = false;
   2946   1.55     skrll 	xhci_host_dequeue(xr);
   2947  1.123     skrll 	*xrp = xr;
   2948    1.1  jakllsch 
   2949    1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   2950    1.1  jakllsch }
   2951    1.1  jakllsch 
   2952    1.1  jakllsch static void
   2953  1.123     skrll xhci_ring_free(struct xhci_softc * const sc, struct xhci_ring ** const xr)
   2954    1.1  jakllsch {
   2955  1.123     skrll 	if (*xr == NULL)
   2956  1.123     skrll 		return;
   2957  1.123     skrll 
   2958  1.151     skrll 	usb_freemem(&(*xr)->xr_dma);
   2959  1.123     skrll 	mutex_destroy(&(*xr)->xr_lock);
   2960  1.123     skrll 	kmem_free((*xr)->xr_cookies,
   2961  1.123     skrll 	    sizeof(*(*xr)->xr_cookies) * (*xr)->xr_ntrb);
   2962  1.123     skrll 	kmem_free(*xr, sizeof(struct xhci_ring));
   2963  1.123     skrll 	*xr = NULL;
   2964    1.1  jakllsch }
   2965    1.1  jakllsch 
   2966    1.1  jakllsch static void
   2967    1.1  jakllsch xhci_ring_put(struct xhci_softc * const sc, struct xhci_ring * const xr,
   2968  1.101  jakllsch     void *cookie, struct xhci_soft_trb * const trbs, size_t ntrbs)
   2969    1.1  jakllsch {
   2970    1.1  jakllsch 	size_t i;
   2971    1.1  jakllsch 	u_int ri;
   2972    1.1  jakllsch 	u_int cs;
   2973    1.1  jakllsch 	uint64_t parameter;
   2974    1.1  jakllsch 	uint32_t status;
   2975    1.1  jakllsch 	uint32_t control;
   2976    1.1  jakllsch 
   2977  1.111       mrg 	XHCIHIST_FUNC();
   2978  1.120  christos 	XHCIHIST_CALLARGS("%#jx xr_ep %#jx xr_cs %ju",
   2979  1.111       mrg 	    (uintptr_t)xr, xr->xr_ep, xr->xr_cs, 0);
   2980   1.27     skrll 
   2981  1.127  jakllsch 	KASSERTMSG(ntrbs < xr->xr_ntrb, "ntrbs %zu, xr->xr_ntrb %u",
   2982  1.127  jakllsch 	    ntrbs, xr->xr_ntrb);
   2983    1.1  jakllsch 	for (i = 0; i < ntrbs; i++) {
   2984   1.75  pgoyette 		DPRINTFN(12, "xr %#jx trbs %#jx num %ju", (uintptr_t)xr,
   2985   1.75  pgoyette 		    (uintptr_t)trbs, i, 0);
   2986  1.121  christos 		DPRINTFN(12, " 0x%016jx 0x%08jx 0x%08jx",
   2987   1.27     skrll 		    trbs[i].trb_0, trbs[i].trb_2, trbs[i].trb_3, 0);
   2988   1.59      maya 		KASSERTMSG(XHCI_TRB_3_TYPE_GET(trbs[i].trb_3) !=
   2989   1.63     skrll 		    XHCI_TRB_TYPE_LINK, "trbs[%zu].trb3 %#x", i, trbs[i].trb_3);
   2990    1.1  jakllsch 	}
   2991    1.1  jakllsch 
   2992    1.1  jakllsch 	ri = xr->xr_ep;
   2993    1.1  jakllsch 	cs = xr->xr_cs;
   2994    1.1  jakllsch 
   2995   1.11       dsl 	/*
   2996   1.11       dsl 	 * Although the xhci hardware can do scatter/gather dma from
   2997   1.11       dsl 	 * arbitrary sized buffers, there is a non-obvious restriction
   2998   1.11       dsl 	 * that a LINK trb is only allowed at the end of a burst of
   2999   1.11       dsl 	 * transfers - which might be 16kB.
   3000   1.11       dsl 	 * Arbitrary aligned LINK trb definitely fail on Ivy bridge.
   3001   1.11       dsl 	 * The simple solution is not to allow a LINK trb in the middle
   3002   1.11       dsl 	 * of anything - as here.
   3003   1.13       dsl 	 * XXX: (dsl) There are xhci controllers out there (eg some made by
   3004   1.13       dsl 	 * ASMedia) that seem to lock up if they process a LINK trb but
   3005   1.13       dsl 	 * cannot process the linked-to trb yet.
   3006   1.13       dsl 	 * The code should write the 'cycle' bit on the link trb AFTER
   3007   1.13       dsl 	 * adding the other trb.
   3008   1.11       dsl 	 */
   3009   1.65     skrll 	u_int firstep = xr->xr_ep;
   3010   1.65     skrll 	u_int firstcs = xr->xr_cs;
   3011    1.1  jakllsch 
   3012   1.65     skrll 	for (i = 0; i < ntrbs; ) {
   3013   1.65     skrll 		u_int oldri = ri;
   3014   1.65     skrll 		u_int oldcs = cs;
   3015   1.65     skrll 
   3016   1.65     skrll 		if (ri >= (xr->xr_ntrb - 1)) {
   3017   1.65     skrll 			/* Put Link TD at the end of ring */
   3018   1.65     skrll 			parameter = xhci_ring_trbp(xr, 0);
   3019   1.65     skrll 			status = 0;
   3020   1.65     skrll 			control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_LINK) |
   3021   1.65     skrll 			    XHCI_TRB_3_TC_BIT;
   3022   1.65     skrll 			xr->xr_cookies[ri] = NULL;
   3023   1.65     skrll 			xr->xr_ep = 0;
   3024   1.65     skrll 			xr->xr_cs ^= 1;
   3025   1.65     skrll 			ri = xr->xr_ep;
   3026   1.65     skrll 			cs = xr->xr_cs;
   3027    1.1  jakllsch 		} else {
   3028   1.65     skrll 			parameter = trbs[i].trb_0;
   3029   1.65     skrll 			status = trbs[i].trb_2;
   3030   1.65     skrll 			control = trbs[i].trb_3;
   3031   1.65     skrll 
   3032   1.65     skrll 			xr->xr_cookies[ri] = cookie;
   3033   1.65     skrll 			ri++;
   3034   1.65     skrll 			i++;
   3035    1.1  jakllsch 		}
   3036   1.65     skrll 		/*
   3037   1.65     skrll 		 * If this is a first TRB, mark it invalid to prevent
   3038   1.65     skrll 		 * xHC from running it immediately.
   3039   1.65     skrll 		 */
   3040   1.65     skrll 		if (oldri == firstep) {
   3041   1.65     skrll 			if (oldcs) {
   3042   1.65     skrll 				control &= ~XHCI_TRB_3_CYCLE_BIT;
   3043   1.65     skrll 			} else {
   3044   1.65     skrll 				control |= XHCI_TRB_3_CYCLE_BIT;
   3045   1.65     skrll 			}
   3046   1.65     skrll 		} else {
   3047   1.65     skrll 			if (oldcs) {
   3048   1.65     skrll 				control |= XHCI_TRB_3_CYCLE_BIT;
   3049   1.65     skrll 			} else {
   3050   1.65     skrll 				control &= ~XHCI_TRB_3_CYCLE_BIT;
   3051   1.65     skrll 			}
   3052   1.65     skrll 		}
   3053   1.65     skrll 		xhci_trb_put(&xr->xr_trb[oldri], parameter, status, control);
   3054   1.65     skrll 		usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * oldri,
   3055   1.65     skrll 		    XHCI_TRB_SIZE * 1, BUS_DMASYNC_PREWRITE);
   3056    1.1  jakllsch 	}
   3057    1.1  jakllsch 
   3058   1.65     skrll 	/* Now invert cycle bit of first TRB */
   3059   1.65     skrll 	if (firstcs) {
   3060   1.65     skrll 		xr->xr_trb[firstep].trb_3 |= htole32(XHCI_TRB_3_CYCLE_BIT);
   3061   1.34     skrll 	} else {
   3062   1.65     skrll 		xr->xr_trb[firstep].trb_3 &= ~htole32(XHCI_TRB_3_CYCLE_BIT);
   3063   1.34     skrll 	}
   3064   1.65     skrll 	usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * firstep,
   3065   1.65     skrll 	    XHCI_TRB_SIZE * 1, BUS_DMASYNC_PREWRITE);
   3066    1.1  jakllsch 
   3067    1.1  jakllsch 	xr->xr_ep = ri;
   3068    1.1  jakllsch 	xr->xr_cs = cs;
   3069    1.1  jakllsch 
   3070  1.120  christos 	DPRINTFN(12, "%#jx xr_ep %#jx xr_cs %ju", (uintptr_t)xr, xr->xr_ep,
   3071   1.75  pgoyette 	    xr->xr_cs, 0);
   3072    1.1  jakllsch }
   3073    1.1  jakllsch 
   3074  1.127  jakllsch static inline void
   3075  1.127  jakllsch xhci_ring_put_xfer(struct xhci_softc * const sc, struct xhci_ring * const tr,
   3076  1.127  jakllsch     struct xhci_xfer *xx, u_int ntrb)
   3077  1.127  jakllsch {
   3078  1.128  jakllsch 	KASSERT(ntrb <= xx->xx_ntrb);
   3079  1.127  jakllsch 	xhci_ring_put(sc, tr, xx, xx->xx_trb, ntrb);
   3080  1.127  jakllsch }
   3081  1.127  jakllsch 
   3082   1.34     skrll /*
   3083   1.39     skrll  * Stop execution commands, purge all commands on command ring, and
   3084   1.54     skrll  * rewind dequeue pointer.
   3085   1.39     skrll  */
   3086   1.39     skrll static void
   3087   1.39     skrll xhci_abort_command(struct xhci_softc *sc)
   3088   1.39     skrll {
   3089  1.123     skrll 	struct xhci_ring * const cr = sc->sc_cr;
   3090   1.39     skrll 	uint64_t crcr;
   3091   1.39     skrll 	int i;
   3092   1.39     skrll 
   3093  1.111       mrg 	XHCIHIST_FUNC();
   3094  1.111       mrg 	XHCIHIST_CALLARGS("command %#jx timeout, aborting",
   3095   1.39     skrll 	    sc->sc_command_addr, 0, 0, 0);
   3096   1.39     skrll 
   3097   1.39     skrll 	mutex_enter(&cr->xr_lock);
   3098   1.39     skrll 
   3099   1.39     skrll 	/* 4.6.1.2 Aborting a Command */
   3100   1.39     skrll 	crcr = xhci_op_read_8(sc, XHCI_CRCR);
   3101   1.39     skrll 	xhci_op_write_8(sc, XHCI_CRCR, crcr | XHCI_CRCR_LO_CA);
   3102   1.39     skrll 
   3103   1.39     skrll 	for (i = 0; i < 500; i++) {
   3104   1.39     skrll 		crcr = xhci_op_read_8(sc, XHCI_CRCR);
   3105   1.39     skrll 		if ((crcr & XHCI_CRCR_LO_CRR) == 0)
   3106   1.39     skrll 			break;
   3107   1.39     skrll 		usb_delay_ms(&sc->sc_bus, 1);
   3108   1.39     skrll 	}
   3109   1.39     skrll 	if ((crcr & XHCI_CRCR_LO_CRR) != 0) {
   3110   1.39     skrll 		DPRINTFN(1, "Command Abort timeout", 0, 0, 0, 0);
   3111   1.39     skrll 		/* reset HC here? */
   3112   1.39     skrll 	}
   3113   1.39     skrll 
   3114   1.39     skrll 	/* reset command ring dequeue pointer */
   3115   1.39     skrll 	cr->xr_ep = 0;
   3116   1.39     skrll 	cr->xr_cs = 1;
   3117   1.39     skrll 	xhci_op_write_8(sc, XHCI_CRCR, xhci_ring_trbp(cr, 0) | cr->xr_cs);
   3118   1.39     skrll 
   3119   1.39     skrll 	mutex_exit(&cr->xr_lock);
   3120   1.39     skrll }
   3121   1.39     skrll 
   3122   1.39     skrll /*
   3123   1.34     skrll  * Put a command on command ring, ring bell, set timer, and cv_timedwait.
   3124   1.54     skrll  * Command completion is notified by cv_signal from xhci_event_cmd()
   3125   1.54     skrll  * (called from xhci_softint), or timed-out.
   3126   1.54     skrll  * The completion code is copied to sc->sc_result_trb in xhci_event_cmd(),
   3127   1.54     skrll  * then do_command examines it.
   3128   1.34     skrll  */
   3129    1.1  jakllsch static usbd_status
   3130   1.50     skrll xhci_do_command_locked(struct xhci_softc * const sc,
   3131  1.101  jakllsch     struct xhci_soft_trb * const trb, int timeout)
   3132    1.1  jakllsch {
   3133  1.123     skrll 	struct xhci_ring * const cr = sc->sc_cr;
   3134    1.1  jakllsch 	usbd_status err;
   3135    1.1  jakllsch 
   3136  1.111       mrg 	XHCIHIST_FUNC();
   3137  1.121  christos 	XHCIHIST_CALLARGS("input: 0x%016jx 0x%08jx 0x%08jx",
   3138   1.27     skrll 	    trb->trb_0, trb->trb_2, trb->trb_3, 0);
   3139    1.1  jakllsch 
   3140   1.34     skrll 	KASSERTMSG(!cpu_intr_p() && !cpu_softintr_p(), "called from intr ctx");
   3141   1.34     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   3142    1.1  jakllsch 
   3143  1.141  riastrad 	while (sc->sc_command_addr != 0 ||
   3144  1.141  riastrad 	    (sc->sc_suspender != NULL && sc->sc_suspender != curlwp))
   3145   1.68     skrll 		cv_wait(&sc->sc_cmdbusy_cv, &sc->sc_lock);
   3146   1.68     skrll 
   3147   1.67     skrll 	/*
   3148   1.67     skrll 	 * If enqueue pointer points at last of ring, it's Link TRB,
   3149   1.67     skrll 	 * command TRB will be stored in 0th TRB.
   3150   1.67     skrll 	 */
   3151   1.67     skrll 	if (cr->xr_ep == cr->xr_ntrb - 1)
   3152   1.67     skrll 		sc->sc_command_addr = xhci_ring_trbp(cr, 0);
   3153   1.67     skrll 	else
   3154   1.67     skrll 		sc->sc_command_addr = xhci_ring_trbp(cr, cr->xr_ep);
   3155    1.1  jakllsch 
   3156   1.68     skrll 	sc->sc_resultpending = true;
   3157   1.68     skrll 
   3158    1.1  jakllsch 	mutex_enter(&cr->xr_lock);
   3159    1.1  jakllsch 	xhci_ring_put(sc, cr, NULL, trb, 1);
   3160    1.1  jakllsch 	mutex_exit(&cr->xr_lock);
   3161    1.1  jakllsch 
   3162    1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(0), 0);
   3163    1.1  jakllsch 
   3164   1.68     skrll 	while (sc->sc_resultpending) {
   3165   1.68     skrll 		if (cv_timedwait(&sc->sc_command_cv, &sc->sc_lock,
   3166   1.68     skrll 		    MAX(1, mstohz(timeout))) == EWOULDBLOCK) {
   3167   1.68     skrll 			xhci_abort_command(sc);
   3168   1.68     skrll 			err = USBD_TIMEOUT;
   3169   1.68     skrll 			goto timedout;
   3170   1.68     skrll 		}
   3171    1.1  jakllsch 	}
   3172    1.1  jakllsch 
   3173    1.1  jakllsch 	trb->trb_0 = sc->sc_result_trb.trb_0;
   3174    1.1  jakllsch 	trb->trb_2 = sc->sc_result_trb.trb_2;
   3175    1.1  jakllsch 	trb->trb_3 = sc->sc_result_trb.trb_3;
   3176    1.1  jakllsch 
   3177  1.121  christos 	DPRINTFN(12, "output: 0x%016jx 0x%08jx 0x%08jx",
   3178   1.27     skrll 	    trb->trb_0, trb->trb_2, trb->trb_3, 0);
   3179    1.1  jakllsch 
   3180    1.1  jakllsch 	switch (XHCI_TRB_2_ERROR_GET(trb->trb_2)) {
   3181    1.1  jakllsch 	case XHCI_TRB_ERROR_SUCCESS:
   3182    1.1  jakllsch 		err = USBD_NORMAL_COMPLETION;
   3183    1.1  jakllsch 		break;
   3184    1.1  jakllsch 	default:
   3185    1.1  jakllsch 	case 192 ... 223:
   3186  1.120  christos 		DPRINTFN(5, "error %#jx",
   3187  1.111       mrg 		    XHCI_TRB_2_ERROR_GET(trb->trb_2), 0, 0, 0);
   3188    1.1  jakllsch 		err = USBD_IOERROR;
   3189    1.1  jakllsch 		break;
   3190    1.1  jakllsch 	case 224 ... 255:
   3191    1.1  jakllsch 		err = USBD_NORMAL_COMPLETION;
   3192    1.1  jakllsch 		break;
   3193    1.1  jakllsch 	}
   3194    1.1  jakllsch 
   3195    1.1  jakllsch timedout:
   3196   1.68     skrll 	sc->sc_resultpending = false;
   3197    1.1  jakllsch 	sc->sc_command_addr = 0;
   3198   1.68     skrll 	cv_broadcast(&sc->sc_cmdbusy_cv);
   3199   1.68     skrll 
   3200   1.34     skrll 	return err;
   3201   1.34     skrll }
   3202   1.34     skrll 
   3203   1.34     skrll static usbd_status
   3204  1.101  jakllsch xhci_do_command(struct xhci_softc * const sc, struct xhci_soft_trb * const trb,
   3205   1.34     skrll     int timeout)
   3206   1.34     skrll {
   3207   1.34     skrll 
   3208   1.34     skrll 	mutex_enter(&sc->sc_lock);
   3209   1.38     skrll 	usbd_status ret = xhci_do_command_locked(sc, trb, timeout);
   3210    1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3211   1.34     skrll 
   3212   1.34     skrll 	return ret;
   3213    1.1  jakllsch }
   3214    1.1  jakllsch 
   3215    1.1  jakllsch static usbd_status
   3216    1.1  jakllsch xhci_enable_slot(struct xhci_softc * const sc, uint8_t * const slotp)
   3217    1.1  jakllsch {
   3218  1.101  jakllsch 	struct xhci_soft_trb trb;
   3219    1.1  jakllsch 	usbd_status err;
   3220    1.1  jakllsch 
   3221   1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3222   1.27     skrll 
   3223    1.1  jakllsch 	trb.trb_0 = 0;
   3224    1.1  jakllsch 	trb.trb_2 = 0;
   3225    1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ENABLE_SLOT);
   3226    1.1  jakllsch 
   3227    1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   3228    1.1  jakllsch 	if (err != USBD_NORMAL_COMPLETION) {
   3229    1.1  jakllsch 		return err;
   3230    1.1  jakllsch 	}
   3231    1.1  jakllsch 
   3232    1.1  jakllsch 	*slotp = XHCI_TRB_3_SLOT_GET(trb.trb_3);
   3233    1.1  jakllsch 
   3234    1.1  jakllsch 	return err;
   3235    1.1  jakllsch }
   3236    1.1  jakllsch 
   3237   1.34     skrll /*
   3238   1.41     skrll  * xHCI 4.6.4
   3239   1.41     skrll  * Deallocate ring and device/input context DMA buffers, and disable_slot.
   3240   1.41     skrll  * All endpoints in the slot should be stopped.
   3241   1.34     skrll  * Should be called with sc_lock held.
   3242   1.34     skrll  */
   3243   1.34     skrll static usbd_status
   3244   1.34     skrll xhci_disable_slot(struct xhci_softc * const sc, uint8_t slot)
   3245   1.34     skrll {
   3246  1.101  jakllsch 	struct xhci_soft_trb trb;
   3247   1.34     skrll 	struct xhci_slot *xs;
   3248   1.34     skrll 	usbd_status err;
   3249   1.34     skrll 
   3250   1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3251   1.34     skrll 
   3252   1.34     skrll 	if (sc->sc_dying)
   3253   1.34     skrll 		return USBD_IOERROR;
   3254   1.34     skrll 
   3255   1.34     skrll 	trb.trb_0 = 0;
   3256   1.34     skrll 	trb.trb_2 = 0;
   3257  1.101  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(slot) |
   3258  1.101  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_DISABLE_SLOT);
   3259   1.34     skrll 
   3260   1.34     skrll 	err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
   3261   1.34     skrll 
   3262   1.34     skrll 	if (!err) {
   3263   1.34     skrll 		xs = &sc->sc_slots[slot];
   3264   1.34     skrll 		if (xs->xs_idx != 0) {
   3265  1.123     skrll 			xhci_free_slot(sc, xs);
   3266   1.34     skrll 			xhci_set_dcba(sc, 0, slot);
   3267   1.34     skrll 			memset(xs, 0, sizeof(*xs));
   3268   1.34     skrll 		}
   3269   1.34     skrll 	}
   3270   1.34     skrll 
   3271   1.34     skrll 	return err;
   3272   1.34     skrll }
   3273   1.34     skrll 
   3274   1.34     skrll /*
   3275   1.41     skrll  * Set address of device and transition slot state from ENABLED to ADDRESSED
   3276   1.41     skrll  * if Block Setaddress Request (BSR) is false.
   3277   1.41     skrll  * If BSR==true, transition slot state from ENABLED to DEFAULT.
   3278   1.34     skrll  * see xHCI 1.1  4.5.3, 3.3.4
   3279   1.41     skrll  * Should be called without sc_lock held.
   3280   1.34     skrll  */
   3281    1.1  jakllsch static usbd_status
   3282    1.1  jakllsch xhci_address_device(struct xhci_softc * const sc,
   3283    1.1  jakllsch     uint64_t icp, uint8_t slot_id, bool bsr)
   3284    1.1  jakllsch {
   3285  1.101  jakllsch 	struct xhci_soft_trb trb;
   3286    1.1  jakllsch 	usbd_status err;
   3287    1.1  jakllsch 
   3288  1.111       mrg 	XHCIHIST_FUNC();
   3289  1.114       mrg 	if (bsr) {
   3290  1.120  christos 		XHCIHIST_CALLARGS("icp %#jx slot %#jx with bsr",
   3291  1.112       mrg 		    icp, slot_id, 0, 0);
   3292  1.114       mrg 	} else {
   3293  1.120  christos 		XHCIHIST_CALLARGS("icp %#jx slot %#jx nobsr",
   3294  1.112       mrg 		    icp, slot_id, 0, 0);
   3295  1.114       mrg 	}
   3296   1.27     skrll 
   3297    1.1  jakllsch 	trb.trb_0 = icp;
   3298    1.1  jakllsch 	trb.trb_2 = 0;
   3299    1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(slot_id) |
   3300    1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ADDRESS_DEVICE) |
   3301    1.1  jakllsch 	    (bsr ? XHCI_TRB_3_BSR_BIT : 0);
   3302    1.1  jakllsch 
   3303    1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   3304   1.34     skrll 
   3305   1.34     skrll 	if (XHCI_TRB_2_ERROR_GET(trb.trb_2) == XHCI_TRB_ERROR_NO_SLOTS)
   3306   1.34     skrll 		err = USBD_NO_ADDR;
   3307   1.34     skrll 
   3308    1.1  jakllsch 	return err;
   3309    1.1  jakllsch }
   3310    1.1  jakllsch 
   3311    1.1  jakllsch static usbd_status
   3312    1.1  jakllsch xhci_update_ep0_mps(struct xhci_softc * const sc,
   3313    1.1  jakllsch     struct xhci_slot * const xs, u_int mps)
   3314    1.1  jakllsch {
   3315  1.101  jakllsch 	struct xhci_soft_trb trb;
   3316    1.1  jakllsch 	usbd_status err;
   3317    1.1  jakllsch 	uint32_t * cp;
   3318    1.1  jakllsch 
   3319  1.111       mrg 	XHCIHIST_FUNC();
   3320  1.111       mrg 	XHCIHIST_CALLARGS("slot %ju mps %ju", xs->xs_idx, mps, 0, 0);
   3321    1.1  jakllsch 
   3322    1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
   3323    1.1  jakllsch 	cp[0] = htole32(0);
   3324    1.1  jakllsch 	cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(XHCI_DCI_EP_CONTROL));
   3325    1.1  jakllsch 
   3326    1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_EP_CONTROL));
   3327    1.1  jakllsch 	cp[1] = htole32(XHCI_EPCTX_1_MAXP_SIZE_SET(mps));
   3328    1.1  jakllsch 
   3329    1.1  jakllsch 	/* sync input contexts before they are read from memory */
   3330    1.1  jakllsch 	usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
   3331   1.79  christos 	HEXDUMP("input context", xhci_slot_get_icv(sc, xs, 0),
   3332    1.1  jakllsch 	    sc->sc_ctxsz * 4);
   3333    1.1  jakllsch 
   3334    1.1  jakllsch 	trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
   3335    1.1  jakllsch 	trb.trb_2 = 0;
   3336    1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   3337    1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_EVALUATE_CTX);
   3338    1.1  jakllsch 
   3339    1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   3340    1.1  jakllsch 	return err;
   3341    1.1  jakllsch }
   3342    1.1  jakllsch 
   3343    1.1  jakllsch static void
   3344    1.1  jakllsch xhci_set_dcba(struct xhci_softc * const sc, uint64_t dcba, int si)
   3345    1.1  jakllsch {
   3346    1.1  jakllsch 	uint64_t * const dcbaa = KERNADDR(&sc->sc_dcbaa_dma, 0);
   3347    1.1  jakllsch 
   3348  1.111       mrg 	XHCIHIST_FUNC();
   3349  1.121  christos 	XHCIHIST_CALLARGS("dcbaa %#jx dc 0x%016jx slot %jd",
   3350   1.75  pgoyette 	    (uintptr_t)&dcbaa[si], dcba, si, 0);
   3351    1.1  jakllsch 
   3352    1.5      matt 	dcbaa[si] = htole64(dcba);
   3353    1.1  jakllsch 	usb_syncmem(&sc->sc_dcbaa_dma, si * sizeof(uint64_t), sizeof(uint64_t),
   3354    1.1  jakllsch 	    BUS_DMASYNC_PREWRITE);
   3355    1.1  jakllsch }
   3356    1.1  jakllsch 
   3357   1.34     skrll /*
   3358   1.48     skrll  * Allocate device and input context DMA buffer, and
   3359   1.48     skrll  * TRB DMA buffer for each endpoint.
   3360   1.34     skrll  */
   3361    1.1  jakllsch static usbd_status
   3362   1.48     skrll xhci_init_slot(struct usbd_device *dev, uint32_t slot)
   3363    1.1  jakllsch {
   3364   1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(dev->ud_bus);
   3365    1.1  jakllsch 	struct xhci_slot *xs;
   3366    1.1  jakllsch 
   3367  1.111       mrg 	XHCIHIST_FUNC();
   3368  1.111       mrg 	XHCIHIST_CALLARGS("slot %ju", slot, 0, 0, 0);
   3369    1.1  jakllsch 
   3370    1.1  jakllsch 	xs = &sc->sc_slots[slot];
   3371    1.1  jakllsch 
   3372    1.1  jakllsch 	/* allocate contexts */
   3373  1.151     skrll 	int err = usb_allocmem(sc->sc_bus.ub_dmatag, sc->sc_pgsz, sc->sc_pgsz,
   3374  1.137  jmcneill 	    USBMALLOC_COHERENT | USBMALLOC_ZERO, &xs->xs_dc_dma);
   3375  1.123     skrll 	if (err) {
   3376  1.123     skrll 		DPRINTFN(1, "failed to allocmem output device context %jd",
   3377  1.123     skrll 		    err, 0, 0, 0);
   3378  1.138     skrll 		return USBD_NOMEM;
   3379  1.123     skrll 	}
   3380    1.1  jakllsch 
   3381  1.151     skrll 	err = usb_allocmem(sc->sc_bus.ub_dmatag, sc->sc_pgsz, sc->sc_pgsz,
   3382  1.137  jmcneill 	    USBMALLOC_COHERENT | USBMALLOC_ZERO, &xs->xs_ic_dma);
   3383  1.123     skrll 	if (err) {
   3384  1.123     skrll 		DPRINTFN(1, "failed to allocmem input device context %jd",
   3385  1.123     skrll 		    err, 0, 0, 0);
   3386  1.142     skrll 		goto bad1;
   3387  1.123     skrll 	}
   3388    1.1  jakllsch 
   3389  1.123     skrll 	memset(&xs->xs_xr[0], 0, sizeof(xs->xs_xr));
   3390  1.123     skrll 	xs->xs_idx = slot;
   3391   1.48     skrll 
   3392  1.123     skrll 	return USBD_NORMAL_COMPLETION;
   3393   1.48     skrll 
   3394  1.142     skrll bad1:
   3395  1.151     skrll 	usb_freemem(&xs->xs_dc_dma);
   3396   1.48     skrll 	xs->xs_idx = 0;
   3397  1.138     skrll 	return USBD_NOMEM;
   3398   1.48     skrll }
   3399   1.48     skrll 
   3400   1.48     skrll static void
   3401  1.123     skrll xhci_free_slot(struct xhci_softc *sc, struct xhci_slot *xs)
   3402   1.48     skrll {
   3403   1.48     skrll 	u_int dci;
   3404   1.48     skrll 
   3405  1.111       mrg 	XHCIHIST_FUNC();
   3406  1.123     skrll 	XHCIHIST_CALLARGS("slot %ju", xs->xs_idx, 0, 0, 0);
   3407   1.48     skrll 
   3408  1.123     skrll 	/* deallocate all allocated rings in the slot */
   3409  1.123     skrll 	for (dci = XHCI_DCI_SLOT; dci <= XHCI_MAX_DCI; dci++) {
   3410  1.123     skrll 		if (xs->xs_xr[dci] != NULL)
   3411  1.123     skrll 			xhci_ring_free(sc, &xs->xs_xr[dci]);
   3412   1.48     skrll 	}
   3413  1.151     skrll 	usb_freemem(&xs->xs_ic_dma);
   3414  1.151     skrll 	usb_freemem(&xs->xs_dc_dma);
   3415   1.48     skrll 	xs->xs_idx = 0;
   3416   1.48     skrll }
   3417   1.48     skrll 
   3418   1.48     skrll /*
   3419   1.48     skrll  * Setup slot context, set Device Context Base Address, and issue
   3420   1.48     skrll  * Set Address Device command.
   3421   1.48     skrll  */
   3422   1.48     skrll static usbd_status
   3423   1.51     skrll xhci_set_address(struct usbd_device *dev, uint32_t slot, bool bsr)
   3424   1.48     skrll {
   3425   1.48     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(dev->ud_bus);
   3426   1.48     skrll 	struct xhci_slot *xs;
   3427   1.48     skrll 	usbd_status err;
   3428   1.51     skrll 
   3429  1.111       mrg 	XHCIHIST_FUNC();
   3430  1.111       mrg 	XHCIHIST_CALLARGS("slot %ju bsr %ju", slot, bsr, 0, 0);
   3431   1.51     skrll 
   3432   1.51     skrll 	xs = &sc->sc_slots[slot];
   3433   1.51     skrll 
   3434   1.51     skrll 	xhci_setup_ctx(dev->ud_pipe0);
   3435   1.51     skrll 
   3436   1.79  christos 	HEXDUMP("input context", xhci_slot_get_icv(sc, xs, 0),
   3437   1.51     skrll 	    sc->sc_ctxsz * 3);
   3438   1.51     skrll 
   3439   1.51     skrll 	xhci_set_dcba(sc, DMAADDR(&xs->xs_dc_dma, 0), slot);
   3440   1.51     skrll 
   3441   1.51     skrll 	err = xhci_address_device(sc, xhci_slot_get_icp(sc, xs, 0), slot, bsr);
   3442   1.51     skrll 
   3443   1.51     skrll 	usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
   3444   1.79  christos 	HEXDUMP("output context", xhci_slot_get_dcv(sc, xs, 0),
   3445   1.51     skrll 	    sc->sc_ctxsz * 2);
   3446   1.51     skrll 
   3447   1.51     skrll 	return err;
   3448   1.51     skrll }
   3449   1.51     skrll 
   3450   1.51     skrll /*
   3451   1.51     skrll  * 4.8.2, 6.2.3.2
   3452   1.51     skrll  * construct slot/endpoint context parameters and do syncmem
   3453   1.51     skrll  */
   3454   1.51     skrll static void
   3455   1.51     skrll xhci_setup_ctx(struct usbd_pipe *pipe)
   3456   1.51     skrll {
   3457   1.51     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   3458   1.51     skrll 	struct usbd_device *dev = pipe->up_dev;
   3459   1.51     skrll 	struct xhci_slot * const xs = dev->ud_hcpriv;
   3460   1.51     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   3461   1.51     skrll 	const u_int dci = xhci_ep_get_dci(ed);
   3462   1.51     skrll 	const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
   3463   1.48     skrll 	uint32_t *cp;
   3464   1.51     skrll 	uint16_t mps = UGETW(ed->wMaxPacketSize);
   3465   1.51     skrll 	uint8_t speed = dev->ud_speed;
   3466   1.51     skrll 	uint8_t ival = ed->bInterval;
   3467   1.48     skrll 
   3468  1.111       mrg 	XHCIHIST_FUNC();
   3469  1.111       mrg 	XHCIHIST_CALLARGS("pipe %#jx: slot %ju dci %ju speed %ju",
   3470   1.75  pgoyette 	    (uintptr_t)pipe, xs->xs_idx, dci, speed);
   3471   1.48     skrll 
   3472    1.1  jakllsch 	/* set up initial input control context */
   3473    1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
   3474    1.1  jakllsch 	cp[0] = htole32(0);
   3475   1.51     skrll 	cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(dci));
   3476   1.71     skrll 	cp[1] |= htole32(XHCI_INCTX_1_ADD_MASK(XHCI_DCI_SLOT));
   3477   1.51     skrll 	cp[7] = htole32(0);
   3478    1.1  jakllsch 
   3479    1.1  jakllsch 	/* set up input slot context */
   3480    1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_SLOT));
   3481   1.51     skrll 	cp[0] =
   3482   1.51     skrll 	    XHCI_SCTX_0_CTX_NUM_SET(dci) |
   3483   1.51     skrll 	    XHCI_SCTX_0_SPEED_SET(xhci_speed2xspeed(speed));
   3484   1.51     skrll 	cp[1] = 0;
   3485   1.51     skrll 	cp[2] = XHCI_SCTX_2_IRQ_TARGET_SET(0);
   3486   1.51     skrll 	cp[3] = 0;
   3487   1.51     skrll 	xhci_setup_route(pipe, cp);
   3488   1.51     skrll 	xhci_setup_tthub(pipe, cp);
   3489   1.51     skrll 
   3490   1.51     skrll 	cp[0] = htole32(cp[0]);
   3491   1.51     skrll 	cp[1] = htole32(cp[1]);
   3492   1.51     skrll 	cp[2] = htole32(cp[2]);
   3493   1.51     skrll 	cp[3] = htole32(cp[3]);
   3494   1.51     skrll 
   3495   1.51     skrll 	/* set up input endpoint context */
   3496   1.51     skrll 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(dci));
   3497   1.51     skrll 	cp[0] =
   3498   1.51     skrll 	    XHCI_EPCTX_0_EPSTATE_SET(0) |
   3499   1.51     skrll 	    XHCI_EPCTX_0_MULT_SET(0) |
   3500   1.51     skrll 	    XHCI_EPCTX_0_MAXP_STREAMS_SET(0) |
   3501   1.51     skrll 	    XHCI_EPCTX_0_LSA_SET(0) |
   3502   1.51     skrll 	    XHCI_EPCTX_0_MAX_ESIT_PAYLOAD_HI_SET(0);
   3503   1.51     skrll 	cp[1] =
   3504   1.51     skrll 	    XHCI_EPCTX_1_EPTYPE_SET(xhci_ep_get_type(ed)) |
   3505   1.51     skrll 	    XHCI_EPCTX_1_HID_SET(0) |
   3506   1.51     skrll 	    XHCI_EPCTX_1_MAXB_SET(0);
   3507   1.51     skrll 
   3508   1.51     skrll 	if (xfertype != UE_ISOCHRONOUS)
   3509   1.51     skrll 		cp[1] |= XHCI_EPCTX_1_CERR_SET(3);
   3510   1.51     skrll 
   3511   1.51     skrll 	if (xfertype == UE_CONTROL)
   3512   1.51     skrll 		cp[4] = XHCI_EPCTX_4_AVG_TRB_LEN_SET(8); /* 6.2.3 */
   3513   1.51     skrll 	else if (USB_IS_SS(speed))
   3514   1.51     skrll 		cp[4] = XHCI_EPCTX_4_AVG_TRB_LEN_SET(mps);
   3515   1.51     skrll 	else
   3516   1.51     skrll 		cp[4] = XHCI_EPCTX_4_AVG_TRB_LEN_SET(UE_GET_SIZE(mps));
   3517   1.51     skrll 
   3518   1.51     skrll 	xhci_setup_maxburst(pipe, cp);
   3519   1.51     skrll 
   3520   1.51     skrll 	switch (xfertype) {
   3521   1.51     skrll 	case UE_CONTROL:
   3522   1.51     skrll 		break;
   3523   1.51     skrll 	case UE_BULK:
   3524   1.51     skrll 		/* XXX Set MaxPStreams, HID, and LSA if streams enabled */
   3525   1.51     skrll 		break;
   3526   1.51     skrll 	case UE_INTERRUPT:
   3527   1.51     skrll 		if (pipe->up_interval != USBD_DEFAULT_INTERVAL)
   3528   1.51     skrll 			ival = pipe->up_interval;
   3529   1.51     skrll 
   3530   1.51     skrll 		ival = xhci_bival2ival(ival, speed);
   3531   1.51     skrll 		cp[0] |= XHCI_EPCTX_0_IVAL_SET(ival);
   3532   1.51     skrll 		break;
   3533   1.51     skrll 	case UE_ISOCHRONOUS:
   3534   1.51     skrll 		if (pipe->up_interval != USBD_DEFAULT_INTERVAL)
   3535   1.51     skrll 			ival = pipe->up_interval;
   3536   1.51     skrll 
   3537   1.51     skrll 		/* xHCI 6.2.3.6 Table 65, USB 2.0 9.6.6 */
   3538   1.51     skrll 		if (speed == USB_SPEED_FULL)
   3539   1.51     skrll 			ival += 3; /* 1ms -> 125us */
   3540   1.51     skrll 		ival--;
   3541   1.51     skrll 		cp[0] |= XHCI_EPCTX_0_IVAL_SET(ival);
   3542   1.51     skrll 		break;
   3543   1.51     skrll 	default:
   3544   1.51     skrll 		break;
   3545   1.51     skrll 	}
   3546   1.75  pgoyette 	DPRINTFN(4, "setting ival %ju MaxBurst %#jx",
   3547   1.53     skrll 	    XHCI_EPCTX_0_IVAL_GET(cp[0]), XHCI_EPCTX_1_MAXB_GET(cp[1]), 0, 0);
   3548    1.1  jakllsch 
   3549   1.55     skrll 	/* rewind TR dequeue pointer in xHC */
   3550    1.1  jakllsch 	/* can't use xhci_ep_get_dci() yet? */
   3551    1.1  jakllsch 	*(uint64_t *)(&cp[2]) = htole64(
   3552  1.123     skrll 	    xhci_ring_trbp(xs->xs_xr[dci], 0) |
   3553    1.1  jakllsch 	    XHCI_EPCTX_2_DCS_SET(1));
   3554   1.51     skrll 
   3555   1.51     skrll 	cp[0] = htole32(cp[0]);
   3556   1.51     skrll 	cp[1] = htole32(cp[1]);
   3557   1.51     skrll 	cp[4] = htole32(cp[4]);
   3558    1.1  jakllsch 
   3559   1.55     skrll 	/* rewind TR dequeue pointer in driver */
   3560  1.123     skrll 	struct xhci_ring *xr = xs->xs_xr[dci];
   3561   1.55     skrll 	mutex_enter(&xr->xr_lock);
   3562   1.55     skrll 	xhci_host_dequeue(xr);
   3563   1.55     skrll 	mutex_exit(&xr->xr_lock);
   3564   1.55     skrll 
   3565    1.1  jakllsch 	/* sync input contexts before they are read from memory */
   3566    1.1  jakllsch 	usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
   3567   1.51     skrll }
   3568   1.51     skrll 
   3569   1.51     skrll /*
   3570   1.51     skrll  * Setup route string and roothub port of given device for slot context
   3571   1.51     skrll  */
   3572   1.51     skrll static void
   3573   1.51     skrll xhci_setup_route(struct usbd_pipe *pipe, uint32_t *cp)
   3574   1.51     skrll {
   3575   1.68     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   3576   1.51     skrll 	struct usbd_device *dev = pipe->up_dev;
   3577   1.51     skrll 	struct usbd_port *up = dev->ud_powersrc;
   3578   1.51     skrll 	struct usbd_device *hub;
   3579   1.51     skrll 	struct usbd_device *adev;
   3580   1.51     skrll 	uint8_t rhport = 0;
   3581   1.51     skrll 	uint32_t route = 0;
   3582   1.51     skrll 
   3583   1.51     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3584   1.51     skrll 
   3585   1.51     skrll 	/* Locate root hub port and Determine route string */
   3586   1.51     skrll 	/* 4.3.3 route string does not include roothub port */
   3587   1.51     skrll 	for (hub = dev; hub != NULL; hub = hub->ud_myhub) {
   3588   1.51     skrll 		uint32_t dep;
   3589   1.51     skrll 
   3590  1.122  christos 		DPRINTFN(4, "hub %#jx depth %jd upport %#jx upportno %jd",
   3591   1.75  pgoyette 		    (uintptr_t)hub, hub->ud_depth, (uintptr_t)hub->ud_powersrc,
   3592   1.75  pgoyette 		    hub->ud_powersrc ? (uintptr_t)hub->ud_powersrc->up_portno :
   3593   1.75  pgoyette 			 -1);
   3594   1.51     skrll 
   3595   1.51     skrll 		if (hub->ud_powersrc == NULL)
   3596   1.51     skrll 			break;
   3597   1.51     skrll 		dep = hub->ud_depth;
   3598   1.51     skrll 		if (dep == 0)
   3599   1.51     skrll 			break;
   3600   1.51     skrll 		rhport = hub->ud_powersrc->up_portno;
   3601   1.51     skrll 		if (dep > USB_HUB_MAX_DEPTH)
   3602   1.51     skrll 			continue;
   3603   1.51     skrll 
   3604   1.51     skrll 		route |=
   3605   1.51     skrll 		    (rhport > UHD_SS_NPORTS_MAX ? UHD_SS_NPORTS_MAX : rhport)
   3606   1.51     skrll 		    << ((dep - 1) * 4);
   3607   1.51     skrll 	}
   3608   1.51     skrll 	route = route >> 4;
   3609   1.68     skrll 	size_t bn = hub == sc->sc_bus.ub_roothub ? 0 : 1;
   3610   1.51     skrll 
   3611   1.51     skrll 	/* Locate port on upstream high speed hub */
   3612   1.51     skrll 	for (adev = dev, hub = up->up_parent;
   3613   1.51     skrll 	     hub != NULL && hub->ud_speed != USB_SPEED_HIGH;
   3614   1.51     skrll 	     adev = hub, hub = hub->ud_myhub)
   3615   1.51     skrll 		;
   3616   1.51     skrll 	if (hub) {
   3617   1.51     skrll 		int p;
   3618  1.119     skrll 		for (p = 1; p <= hub->ud_hub->uh_hubdesc.bNbrPorts; p++) {
   3619  1.119     skrll 			if (hub->ud_hub->uh_ports[p - 1].up_dev == adev) {
   3620  1.119     skrll 				dev->ud_myhsport = &hub->ud_hub->uh_ports[p - 1];
   3621   1.51     skrll 				goto found;
   3622   1.51     skrll 			}
   3623   1.51     skrll 		}
   3624   1.68     skrll 		panic("%s: cannot find HS port", __func__);
   3625   1.51     skrll 	found:
   3626   1.75  pgoyette 		DPRINTFN(4, "high speed port %jd", p, 0, 0, 0);
   3627   1.51     skrll 	} else {
   3628   1.51     skrll 		dev->ud_myhsport = NULL;
   3629   1.51     skrll 	}
   3630   1.51     skrll 
   3631   1.68     skrll 	const size_t ctlrport = xhci_rhport2ctlrport(sc, bn, rhport);
   3632   1.68     skrll 
   3633   1.75  pgoyette 	DPRINTFN(4, "rhport %ju ctlrport %ju Route %05jx hub %#jx", rhport,
   3634   1.75  pgoyette 	    ctlrport, route, (uintptr_t)hub);
   3635   1.68     skrll 
   3636   1.51     skrll 	cp[0] |= XHCI_SCTX_0_ROUTE_SET(route);
   3637   1.68     skrll 	cp[1] |= XHCI_SCTX_1_RH_PORT_SET(ctlrport);
   3638   1.51     skrll }
   3639   1.51     skrll 
   3640   1.51     skrll /*
   3641   1.51     skrll  * Setup whether device is hub, whether device uses MTT, and
   3642   1.51     skrll  * TT informations if it uses MTT.
   3643   1.51     skrll  */
   3644   1.51     skrll static void
   3645   1.51     skrll xhci_setup_tthub(struct usbd_pipe *pipe, uint32_t *cp)
   3646   1.51     skrll {
   3647   1.51     skrll 	struct usbd_device *dev = pipe->up_dev;
   3648   1.78  christos 	struct usbd_port *myhsport = dev->ud_myhsport;
   3649   1.51     skrll 	usb_device_descriptor_t * const dd = &dev->ud_ddesc;
   3650   1.51     skrll 	uint32_t speed = dev->ud_speed;
   3651   1.83     skrll 	uint8_t rhaddr = dev->ud_bus->ub_rhaddr;
   3652   1.51     skrll 	uint8_t tthubslot, ttportnum;
   3653   1.51     skrll 	bool ishub;
   3654   1.51     skrll 	bool usemtt;
   3655   1.51     skrll 
   3656  1.111       mrg 	XHCIHIST_FUNC();
   3657   1.51     skrll 
   3658   1.51     skrll 	/*
   3659   1.51     skrll 	 * 6.2.2, Table 57-60, 6.2.2.1, 6.2.2.2
   3660   1.51     skrll 	 * tthubslot:
   3661   1.51     skrll 	 *   This is the slot ID of parent HS hub
   3662   1.51     skrll 	 *   if LS/FS device is connected && connected through HS hub.
   3663   1.51     skrll 	 *   This is 0 if device is not LS/FS device ||
   3664   1.51     skrll 	 *   parent hub is not HS hub ||
   3665   1.51     skrll 	 *   attached to root hub.
   3666   1.51     skrll 	 * ttportnum:
   3667   1.51     skrll 	 *   This is the downstream facing port of parent HS hub
   3668   1.51     skrll 	 *   if LS/FS device is connected.
   3669   1.51     skrll 	 *   This is 0 if device is not LS/FS device ||
   3670   1.51     skrll 	 *   parent hub is not HS hub ||
   3671   1.51     skrll 	 *   attached to root hub.
   3672   1.51     skrll 	 */
   3673   1.83     skrll 	if (myhsport &&
   3674   1.83     skrll 	    myhsport->up_parent->ud_addr != rhaddr &&
   3675   1.51     skrll 	    (speed == USB_SPEED_LOW || speed == USB_SPEED_FULL)) {
   3676   1.78  christos 		ttportnum = myhsport->up_portno;
   3677   1.78  christos 		tthubslot = myhsport->up_parent->ud_addr;
   3678   1.51     skrll 	} else {
   3679   1.51     skrll 		ttportnum = 0;
   3680   1.51     skrll 		tthubslot = 0;
   3681   1.51     skrll 	}
   3682  1.111       mrg 	XHCIHIST_CALLARGS("myhsport %#jx ttportnum=%jd tthubslot=%jd",
   3683   1.78  christos 	    (uintptr_t)myhsport, ttportnum, tthubslot, 0);
   3684   1.51     skrll 
   3685   1.51     skrll 	/* ishub is valid after reading UDESC_DEVICE */
   3686   1.51     skrll 	ishub = (dd->bDeviceClass == UDCLASS_HUB);
   3687   1.51     skrll 
   3688   1.51     skrll 	/* dev->ud_hub is valid after reading UDESC_HUB */
   3689   1.51     skrll 	if (ishub && dev->ud_hub) {
   3690   1.51     skrll 		usb_hub_descriptor_t *hd = &dev->ud_hub->uh_hubdesc;
   3691   1.51     skrll 		uint8_t ttt =
   3692   1.51     skrll 		    __SHIFTOUT(UGETW(hd->wHubCharacteristics), UHD_TT_THINK);
   3693   1.51     skrll 
   3694   1.51     skrll 		cp[1] |= XHCI_SCTX_1_NUM_PORTS_SET(hd->bNbrPorts);
   3695   1.51     skrll 		cp[2] |= XHCI_SCTX_2_TT_THINK_TIME_SET(ttt);
   3696   1.75  pgoyette 		DPRINTFN(4, "nports=%jd ttt=%jd", hd->bNbrPorts, ttt, 0, 0);
   3697   1.51     skrll 	}
   3698   1.51     skrll 
   3699   1.83     skrll #define IS_MTTHUB(dd) \
   3700   1.83     skrll      ((dd)->bDeviceProtocol == UDPROTO_HSHUBMTT)
   3701   1.51     skrll 
   3702   1.51     skrll 	/*
   3703   1.51     skrll 	 * MTT flag is set if
   3704   1.83     skrll 	 * 1. this is HS hub && MTTs are supported and enabled;  or
   3705   1.83     skrll 	 * 2. this is LS or FS device && there is a parent HS hub where MTTs
   3706   1.83     skrll 	 *    are supported and enabled.
   3707   1.83     skrll 	 *
   3708   1.83     skrll 	 * XXX enabled is not tested yet
   3709   1.51     skrll 	 */
   3710   1.83     skrll 	if (ishub && speed == USB_SPEED_HIGH && IS_MTTHUB(dd))
   3711   1.51     skrll 		usemtt = true;
   3712   1.83     skrll 	else if ((speed == USB_SPEED_LOW || speed == USB_SPEED_FULL) &&
   3713   1.83     skrll 	    myhsport &&
   3714   1.83     skrll 	    myhsport->up_parent->ud_addr != rhaddr &&
   3715   1.83     skrll 	    IS_MTTHUB(&myhsport->up_parent->ud_ddesc))
   3716   1.51     skrll 		usemtt = true;
   3717   1.51     skrll 	else
   3718   1.51     skrll 		usemtt = false;
   3719   1.75  pgoyette 	DPRINTFN(4, "class %ju proto %ju ishub %jd usemtt %jd",
   3720   1.51     skrll 	    dd->bDeviceClass, dd->bDeviceProtocol, ishub, usemtt);
   3721   1.51     skrll 
   3722   1.83     skrll #undef IS_MTTHUB
   3723   1.51     skrll 
   3724   1.51     skrll 	cp[0] |=
   3725   1.51     skrll 	    XHCI_SCTX_0_HUB_SET(ishub ? 1 : 0) |
   3726   1.51     skrll 	    XHCI_SCTX_0_MTT_SET(usemtt ? 1 : 0);
   3727   1.51     skrll 	cp[2] |=
   3728   1.51     skrll 	    XHCI_SCTX_2_TT_HUB_SID_SET(tthubslot) |
   3729   1.51     skrll 	    XHCI_SCTX_2_TT_PORT_NUM_SET(ttportnum);
   3730   1.51     skrll }
   3731   1.51     skrll 
   3732   1.51     skrll /* set up params for periodic endpoint */
   3733   1.51     skrll static void
   3734   1.51     skrll xhci_setup_maxburst(struct usbd_pipe *pipe, uint32_t *cp)
   3735   1.51     skrll {
   3736  1.134  jakllsch 	struct xhci_pipe * const xpipe = (struct xhci_pipe *)pipe;
   3737   1.51     skrll 	struct usbd_device *dev = pipe->up_dev;
   3738   1.51     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   3739   1.51     skrll 	const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
   3740   1.51     skrll 	usbd_desc_iter_t iter;
   3741   1.51     skrll 	const usb_cdc_descriptor_t *cdcd;
   3742   1.51     skrll 	uint32_t maxb = 0;
   3743   1.51     skrll 	uint16_t mps = UGETW(ed->wMaxPacketSize);
   3744   1.51     skrll 	uint8_t speed = dev->ud_speed;
   3745  1.134  jakllsch 	uint8_t mult = 0;
   3746   1.51     skrll 	uint8_t ep;
   3747   1.51     skrll 
   3748   1.51     skrll 	/* config desc is NULL when opening ep0 */
   3749   1.51     skrll 	if (dev == NULL || dev->ud_cdesc == NULL)
   3750   1.51     skrll 		goto no_cdcd;
   3751   1.51     skrll 	cdcd = (const usb_cdc_descriptor_t *)usb_find_desc(dev,
   3752   1.51     skrll 	    UDESC_INTERFACE, USBD_CDCSUBTYPE_ANY);
   3753   1.51     skrll 	if (cdcd == NULL)
   3754   1.51     skrll 		goto no_cdcd;
   3755   1.51     skrll 	usb_desc_iter_init(dev, &iter);
   3756   1.51     skrll 	iter.cur = (const void *)cdcd;
   3757   1.51     skrll 
   3758   1.51     skrll 	/* find endpoint_ss_comp desc for ep of this pipe */
   3759   1.51     skrll 	for (ep = 0;;) {
   3760   1.51     skrll 		cdcd = (const usb_cdc_descriptor_t *)usb_desc_iter_next(&iter);
   3761   1.51     skrll 		if (cdcd == NULL)
   3762   1.51     skrll 			break;
   3763   1.51     skrll 		if (ep == 0 && cdcd->bDescriptorType == UDESC_ENDPOINT) {
   3764   1.51     skrll 			ep = ((const usb_endpoint_descriptor_t *)cdcd)->
   3765   1.51     skrll 			    bEndpointAddress;
   3766   1.51     skrll 			if (UE_GET_ADDR(ep) ==
   3767   1.51     skrll 			    UE_GET_ADDR(ed->bEndpointAddress)) {
   3768   1.51     skrll 				cdcd = (const usb_cdc_descriptor_t *)
   3769   1.51     skrll 				    usb_desc_iter_next(&iter);
   3770   1.51     skrll 				break;
   3771   1.51     skrll 			}
   3772   1.51     skrll 			ep = 0;
   3773   1.51     skrll 		}
   3774   1.51     skrll 	}
   3775   1.51     skrll 	if (cdcd != NULL && cdcd->bDescriptorType == UDESC_ENDPOINT_SS_COMP) {
   3776   1.51     skrll 		const usb_endpoint_ss_comp_descriptor_t * esscd =
   3777   1.51     skrll 		    (const usb_endpoint_ss_comp_descriptor_t *)cdcd;
   3778   1.51     skrll 		maxb = esscd->bMaxBurst;
   3779  1.134  jakllsch 		mult = UE_GET_SS_ISO_MULT(esscd->bmAttributes);
   3780   1.51     skrll 	}
   3781   1.51     skrll 
   3782   1.51     skrll  no_cdcd:
   3783   1.51     skrll 	/* 6.2.3.4,  4.8.2.4 */
   3784   1.51     skrll 	if (USB_IS_SS(speed)) {
   3785   1.60     skrll 		/* USB 3.1  9.6.6 */
   3786   1.51     skrll 		cp[1] |= XHCI_EPCTX_1_MAXP_SIZE_SET(mps);
   3787   1.60     skrll 		/* USB 3.1  9.6.7 */
   3788   1.51     skrll 		cp[1] |= XHCI_EPCTX_1_MAXB_SET(maxb);
   3789   1.51     skrll #ifdef notyet
   3790   1.51     skrll 		if (xfertype == UE_ISOCHRONOUS) {
   3791   1.51     skrll 		}
   3792   1.51     skrll 		if (XHCI_HCC2_LEC(sc->sc_hcc2) != 0) {
   3793   1.51     skrll 			/* use ESIT */
   3794   1.51     skrll 			cp[4] |= XHCI_EPCTX_4_MAX_ESIT_PAYLOAD_SET(x);
   3795   1.51     skrll 			cp[0] |= XHCI_EPCTX_0_MAX_ESIT_PAYLOAD_HI_SET(x);
   3796   1.51     skrll 
   3797   1.51     skrll 			/* XXX if LEC = 1, set ESIT instead */
   3798   1.51     skrll 			cp[0] |= XHCI_EPCTX_0_MULT_SET(0);
   3799   1.51     skrll 		} else {
   3800   1.51     skrll 			/* use ival */
   3801   1.51     skrll 		}
   3802   1.51     skrll #endif
   3803   1.51     skrll 	} else {
   3804   1.60     skrll 		/* USB 2.0  9.6.6 */
   3805   1.51     skrll 		cp[1] |= XHCI_EPCTX_1_MAXP_SIZE_SET(UE_GET_SIZE(mps));
   3806    1.1  jakllsch 
   3807   1.51     skrll 		/* 6.2.3.4 */
   3808   1.51     skrll 		if (speed == USB_SPEED_HIGH &&
   3809   1.51     skrll 		   (xfertype == UE_ISOCHRONOUS || xfertype == UE_INTERRUPT)) {
   3810   1.51     skrll 			maxb = UE_GET_TRANS(mps);
   3811   1.51     skrll 		} else {
   3812   1.51     skrll 			/* LS/FS or HS CTRL or HS BULK */
   3813   1.51     skrll 			maxb = 0;
   3814   1.51     skrll 		}
   3815   1.51     skrll 		cp[1] |= XHCI_EPCTX_1_MAXB_SET(maxb);
   3816   1.51     skrll 	}
   3817  1.134  jakllsch 	xpipe->xp_maxb = maxb + 1;
   3818  1.134  jakllsch 	xpipe->xp_mult = mult + 1;
   3819   1.51     skrll }
   3820    1.1  jakllsch 
   3821   1.51     skrll /*
   3822   1.51     skrll  * Convert endpoint bInterval value to endpoint context interval value
   3823   1.51     skrll  * for Interrupt pipe.
   3824   1.51     skrll  * xHCI 6.2.3.6 Table 65, USB 2.0 9.6.6
   3825   1.51     skrll  */
   3826   1.51     skrll static uint32_t
   3827   1.51     skrll xhci_bival2ival(uint32_t ival, uint32_t speed)
   3828   1.51     skrll {
   3829   1.51     skrll 	if (speed == USB_SPEED_LOW || speed == USB_SPEED_FULL) {
   3830   1.51     skrll 		int i;
   3831    1.1  jakllsch 
   3832   1.51     skrll 		/*
   3833   1.51     skrll 		 * round ival down to "the nearest base 2 multiple of
   3834   1.51     skrll 		 * bInterval * 8".
   3835   1.51     skrll 		 * bInterval is at most 255 as its type is uByte.
   3836   1.51     skrll 		 * 255(ms) = 2040(x 125us) < 2^11, so start with 10.
   3837   1.51     skrll 		 */
   3838   1.51     skrll 		for (i = 10; i > 0; i--) {
   3839   1.51     skrll 			if ((ival * 8) >= (1 << i))
   3840   1.51     skrll 				break;
   3841   1.51     skrll 		}
   3842   1.51     skrll 		ival = i;
   3843   1.51     skrll 	} else {
   3844   1.51     skrll 		/* Interval = bInterval-1 for SS/HS */
   3845   1.51     skrll 		ival--;
   3846   1.51     skrll 	}
   3847    1.1  jakllsch 
   3848   1.51     skrll 	return ival;
   3849    1.1  jakllsch }
   3850    1.1  jakllsch 
   3851    1.1  jakllsch /* ----- */
   3852    1.1  jakllsch 
   3853    1.1  jakllsch static void
   3854   1.34     skrll xhci_noop(struct usbd_pipe *pipe)
   3855    1.1  jakllsch {
   3856   1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3857    1.1  jakllsch }
   3858    1.1  jakllsch 
   3859   1.34     skrll /*
   3860   1.34     skrll  * Process root hub request.
   3861   1.34     skrll  */
   3862   1.34     skrll static int
   3863   1.34     skrll xhci_roothub_ctrl(struct usbd_bus *bus, usb_device_request_t *req,
   3864   1.34     skrll     void *buf, int buflen)
   3865    1.1  jakllsch {
   3866   1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   3867    1.1  jakllsch 	usb_port_status_t ps;
   3868    1.1  jakllsch 	int l, totlen = 0;
   3869   1.34     skrll 	uint16_t len, value, index;
   3870    1.1  jakllsch 	int port, i;
   3871    1.1  jakllsch 	uint32_t v;
   3872    1.1  jakllsch 
   3873  1.111       mrg 	XHCIHIST_FUNC();
   3874    1.1  jakllsch 
   3875    1.1  jakllsch 	if (sc->sc_dying)
   3876   1.34     skrll 		return -1;
   3877    1.1  jakllsch 
   3878   1.68     skrll 	size_t bn = bus == &sc->sc_bus ? 0 : 1;
   3879   1.68     skrll 
   3880   1.34     skrll 	len = UGETW(req->wLength);
   3881    1.1  jakllsch 	value = UGETW(req->wValue);
   3882    1.1  jakllsch 	index = UGETW(req->wIndex);
   3883    1.1  jakllsch 
   3884  1.111       mrg 	XHCIHIST_CALLARGS("rhreq: %04jx %04jx %04jx %04jx",
   3885   1.27     skrll 	    req->bmRequestType | (req->bRequest << 8), value, index, len);
   3886    1.1  jakllsch 
   3887    1.1  jakllsch #define C(x,y) ((x) | ((y) << 8))
   3888   1.34     skrll 	switch (C(req->bRequest, req->bmRequestType)) {
   3889    1.1  jakllsch 	case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
   3890  1.121  christos 		DPRINTFN(8, "getdesc: wValue=0x%04jx", value, 0, 0, 0);
   3891    1.1  jakllsch 		if (len == 0)
   3892    1.1  jakllsch 			break;
   3893   1.34     skrll 		switch (value) {
   3894   1.34     skrll #define sd ((usb_string_descriptor_t *)buf)
   3895   1.34     skrll 		case C(2, UDESC_STRING):
   3896   1.34     skrll 			/* Product */
   3897   1.91  jmcneill 			totlen = usb_makestrdesc(sd, len, "xHCI root hub");
   3898    1.1  jakllsch 			break;
   3899    1.1  jakllsch #undef sd
   3900    1.1  jakllsch 		default:
   3901   1.34     skrll 			/* default from usbroothub */
   3902   1.34     skrll 			return buflen;
   3903    1.1  jakllsch 		}
   3904    1.1  jakllsch 		break;
   3905   1.34     skrll 
   3906    1.1  jakllsch 	/* Hub requests */
   3907    1.1  jakllsch 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
   3908    1.1  jakllsch 		break;
   3909   1.34     skrll 	/* Clear Port Feature request */
   3910   1.68     skrll 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER): {
   3911   1.68     skrll 		const size_t cp = xhci_rhport2ctlrport(sc, bn, index);
   3912   1.68     skrll 
   3913   1.75  pgoyette 		DPRINTFN(4, "UR_CLEAR_PORT_FEAT bp=%jd feat=%jd bus=%jd cp=%jd",
   3914   1.68     skrll 		    index, value, bn, cp);
   3915   1.68     skrll 		if (index < 1 || index > sc->sc_rhportcount[bn]) {
   3916   1.34     skrll 			return -1;
   3917    1.1  jakllsch 		}
   3918   1.68     skrll 		port = XHCI_PORTSC(cp);
   3919    1.1  jakllsch 		v = xhci_op_read_4(sc, port);
   3920  1.121  christos 		DPRINTFN(4, "portsc=0x%08jx", v, 0, 0, 0);
   3921    1.1  jakllsch 		v &= ~XHCI_PS_CLEAR;
   3922    1.1  jakllsch 		switch (value) {
   3923    1.1  jakllsch 		case UHF_PORT_ENABLE:
   3924   1.34     skrll 			xhci_op_write_4(sc, port, v & ~XHCI_PS_PED);
   3925    1.1  jakllsch 			break;
   3926    1.1  jakllsch 		case UHF_PORT_SUSPEND:
   3927   1.34     skrll 			return -1;
   3928    1.1  jakllsch 		case UHF_PORT_POWER:
   3929    1.1  jakllsch 			break;
   3930    1.1  jakllsch 		case UHF_PORT_TEST:
   3931    1.1  jakllsch 		case UHF_PORT_INDICATOR:
   3932   1.34     skrll 			return -1;
   3933    1.1  jakllsch 		case UHF_C_PORT_CONNECTION:
   3934    1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_CSC);
   3935    1.1  jakllsch 			break;
   3936    1.1  jakllsch 		case UHF_C_PORT_ENABLE:
   3937    1.1  jakllsch 		case UHF_C_PORT_SUSPEND:
   3938    1.1  jakllsch 		case UHF_C_PORT_OVER_CURRENT:
   3939   1.34     skrll 			return -1;
   3940   1.34     skrll 		case UHF_C_BH_PORT_RESET:
   3941   1.34     skrll 			xhci_op_write_4(sc, port, v | XHCI_PS_WRC);
   3942   1.34     skrll 			break;
   3943    1.1  jakllsch 		case UHF_C_PORT_RESET:
   3944    1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PRC);
   3945    1.1  jakllsch 			break;
   3946   1.34     skrll 		case UHF_C_PORT_LINK_STATE:
   3947   1.34     skrll 			xhci_op_write_4(sc, port, v | XHCI_PS_PLC);
   3948   1.34     skrll 			break;
   3949   1.34     skrll 		case UHF_C_PORT_CONFIG_ERROR:
   3950   1.34     skrll 			xhci_op_write_4(sc, port, v | XHCI_PS_CEC);
   3951   1.34     skrll 			break;
   3952    1.1  jakllsch 		default:
   3953   1.34     skrll 			return -1;
   3954    1.1  jakllsch 		}
   3955    1.1  jakllsch 		break;
   3956   1.68     skrll 	}
   3957    1.1  jakllsch 	case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
   3958    1.1  jakllsch 		if (len == 0)
   3959    1.1  jakllsch 			break;
   3960    1.1  jakllsch 		if ((value & 0xff) != 0) {
   3961   1.34     skrll 			return -1;
   3962    1.1  jakllsch 		}
   3963   1.34     skrll 		usb_hub_descriptor_t hubd;
   3964   1.34     skrll 
   3965   1.98  riastrad 		totlen = uimin(buflen, sizeof(hubd));
   3966   1.34     skrll 		memcpy(&hubd, buf, totlen);
   3967   1.68     skrll 		hubd.bNbrPorts = sc->sc_rhportcount[bn];
   3968    1.1  jakllsch 		USETW(hubd.wHubCharacteristics, UHD_PWR_NO_SWITCH);
   3969    1.1  jakllsch 		hubd.bPwrOn2PwrGood = 200;
   3970   1.68     skrll 		for (i = 0, l = sc->sc_rhportcount[bn]; l > 0; i++, l -= 8) {
   3971   1.68     skrll 			/* XXX can't find out? */
   3972   1.68     skrll 			hubd.DeviceRemovable[i++] = 0;
   3973   1.68     skrll 		}
   3974    1.3     skrll 		hubd.bDescLength = USB_HUB_DESCRIPTOR_SIZE + i;
   3975   1.98  riastrad 		totlen = uimin(totlen, hubd.bDescLength);
   3976   1.34     skrll 		memcpy(buf, &hubd, totlen);
   3977    1.1  jakllsch 		break;
   3978    1.1  jakllsch 	case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
   3979    1.1  jakllsch 		if (len != 4) {
   3980   1.34     skrll 			return -1;
   3981    1.1  jakllsch 		}
   3982    1.1  jakllsch 		memset(buf, 0, len); /* ? XXX */
   3983    1.1  jakllsch 		totlen = len;
   3984    1.1  jakllsch 		break;
   3985   1.34     skrll 	/* Get Port Status request */
   3986   1.68     skrll 	case C(UR_GET_STATUS, UT_READ_CLASS_OTHER): {
   3987   1.68     skrll 		const size_t cp = xhci_rhport2ctlrport(sc, bn, index);
   3988   1.68     skrll 
   3989   1.75  pgoyette 		DPRINTFN(8, "get port status bn=%jd i=%jd cp=%ju",
   3990   1.75  pgoyette 		    bn, index, cp, 0);
   3991   1.68     skrll 		if (index < 1 || index > sc->sc_rhportcount[bn]) {
   3992  1.111       mrg 			DPRINTFN(5, "bad get port status: index=%jd bn=%jd "
   3993  1.111       mrg 				    "portcount=%jd",
   3994  1.111       mrg 			    index, bn, sc->sc_rhportcount[bn], 0);
   3995   1.34     skrll 			return -1;
   3996    1.1  jakllsch 		}
   3997    1.1  jakllsch 		if (len != 4) {
   3998  1.120  christos 			DPRINTFN(5, "bad get port status: len %jd != 4",
   3999  1.111       mrg 			    len, 0, 0, 0);
   4000   1.34     skrll 			return -1;
   4001    1.1  jakllsch 		}
   4002   1.68     skrll 		v = xhci_op_read_4(sc, XHCI_PORTSC(cp));
   4003  1.121  christos 		DPRINTFN(4, "getrhportsc %jd 0x%08jx", cp, v, 0, 0);
   4004   1.34     skrll 		i = xhci_xspeed2psspeed(XHCI_PS_SPEED_GET(v));
   4005    1.1  jakllsch 		if (v & XHCI_PS_CCS)	i |= UPS_CURRENT_CONNECT_STATUS;
   4006    1.1  jakllsch 		if (v & XHCI_PS_PED)	i |= UPS_PORT_ENABLED;
   4007    1.1  jakllsch 		if (v & XHCI_PS_OCA)	i |= UPS_OVERCURRENT_INDICATOR;
   4008    1.1  jakllsch 		//if (v & XHCI_PS_SUSP)	i |= UPS_SUSPEND;
   4009    1.1  jakllsch 		if (v & XHCI_PS_PR)	i |= UPS_RESET;
   4010   1.34     skrll 		if (v & XHCI_PS_PP) {
   4011   1.34     skrll 			if (i & UPS_OTHER_SPEED)
   4012   1.34     skrll 					i |= UPS_PORT_POWER_SS;
   4013   1.34     skrll 			else
   4014   1.34     skrll 					i |= UPS_PORT_POWER;
   4015   1.34     skrll 		}
   4016   1.34     skrll 		if (i & UPS_OTHER_SPEED)
   4017   1.34     skrll 			i |= UPS_PORT_LS_SET(XHCI_PS_PLS_GET(v));
   4018   1.34     skrll 		if (sc->sc_vendor_port_status)
   4019   1.34     skrll 			i = sc->sc_vendor_port_status(sc, v, i);
   4020    1.1  jakllsch 		USETW(ps.wPortStatus, i);
   4021    1.1  jakllsch 		i = 0;
   4022    1.1  jakllsch 		if (v & XHCI_PS_CSC)    i |= UPS_C_CONNECT_STATUS;
   4023    1.1  jakllsch 		if (v & XHCI_PS_PEC)    i |= UPS_C_PORT_ENABLED;
   4024    1.1  jakllsch 		if (v & XHCI_PS_OCC)    i |= UPS_C_OVERCURRENT_INDICATOR;
   4025    1.1  jakllsch 		if (v & XHCI_PS_PRC)	i |= UPS_C_PORT_RESET;
   4026   1.34     skrll 		if (v & XHCI_PS_WRC)	i |= UPS_C_BH_PORT_RESET;
   4027   1.34     skrll 		if (v & XHCI_PS_PLC)	i |= UPS_C_PORT_LINK_STATE;
   4028   1.34     skrll 		if (v & XHCI_PS_CEC)	i |= UPS_C_PORT_CONFIG_ERROR;
   4029    1.1  jakllsch 		USETW(ps.wPortChange, i);
   4030   1.98  riastrad 		totlen = uimin(len, sizeof(ps));
   4031   1.34     skrll 		memcpy(buf, &ps, totlen);
   4032  1.120  christos 		DPRINTFN(5, "get port status: wPortStatus %#jx wPortChange %#jx"
   4033  1.120  christos 			    " totlen %jd",
   4034  1.111       mrg 		    UGETW(ps.wPortStatus), UGETW(ps.wPortChange), totlen, 0);
   4035    1.1  jakllsch 		break;
   4036   1.68     skrll 	}
   4037    1.1  jakllsch 	case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
   4038   1.34     skrll 		return -1;
   4039   1.34     skrll 	case C(UR_SET_HUB_DEPTH, UT_WRITE_CLASS_DEVICE):
   4040   1.34     skrll 		break;
   4041    1.1  jakllsch 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
   4042    1.1  jakllsch 		break;
   4043   1.34     skrll 	/* Set Port Feature request */
   4044   1.34     skrll 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER): {
   4045   1.34     skrll 		int optval = (index >> 8) & 0xff;
   4046   1.34     skrll 		index &= 0xff;
   4047   1.68     skrll 		if (index < 1 || index > sc->sc_rhportcount[bn]) {
   4048   1.34     skrll 			return -1;
   4049    1.1  jakllsch 		}
   4050   1.68     skrll 
   4051   1.68     skrll 		const size_t cp = xhci_rhport2ctlrport(sc, bn, index);
   4052   1.68     skrll 
   4053   1.68     skrll 		port = XHCI_PORTSC(cp);
   4054    1.1  jakllsch 		v = xhci_op_read_4(sc, port);
   4055  1.121  christos 		DPRINTFN(4, "index %jd cp %jd portsc=0x%08jx", index, cp, v, 0);
   4056    1.1  jakllsch 		v &= ~XHCI_PS_CLEAR;
   4057    1.1  jakllsch 		switch (value) {
   4058    1.1  jakllsch 		case UHF_PORT_ENABLE:
   4059    1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PED);
   4060    1.1  jakllsch 			break;
   4061    1.1  jakllsch 		case UHF_PORT_SUSPEND:
   4062    1.1  jakllsch 			/* XXX suspend */
   4063    1.1  jakllsch 			break;
   4064    1.1  jakllsch 		case UHF_PORT_RESET:
   4065    1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PR);
   4066    1.1  jakllsch 			/* Wait for reset to complete. */
   4067  1.149  jmcneill 			for (i = 0; i < USB_PORT_ROOT_RESET_DELAY / 10; i++) {
   4068  1.149  jmcneill 				if (sc->sc_dying) {
   4069  1.149  jmcneill 					return -1;
   4070  1.149  jmcneill 				}
   4071  1.149  jmcneill 				v = xhci_op_read_4(sc, port);
   4072  1.149  jmcneill 				if ((v & XHCI_PS_PR) == 0) {
   4073  1.149  jmcneill 					break;
   4074  1.149  jmcneill 				}
   4075    1.1  jakllsch 				usb_delay_ms(&sc->sc_bus, 10);
   4076    1.1  jakllsch 			}
   4077    1.1  jakllsch 			break;
   4078    1.1  jakllsch 		case UHF_PORT_POWER:
   4079    1.1  jakllsch 			/* XXX power control */
   4080    1.1  jakllsch 			break;
   4081    1.1  jakllsch 		/* XXX more */
   4082    1.1  jakllsch 		case UHF_C_PORT_RESET:
   4083    1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PRC);
   4084    1.1  jakllsch 			break;
   4085   1.34     skrll 		case UHF_PORT_U1_TIMEOUT:
   4086   1.34     skrll 			if (XHCI_PS_SPEED_GET(v) < XHCI_PS_SPEED_SS) {
   4087   1.34     skrll 				return -1;
   4088   1.34     skrll 			}
   4089   1.68     skrll 			port = XHCI_PORTPMSC(cp);
   4090   1.34     skrll 			v = xhci_op_read_4(sc, port);
   4091  1.121  christos 			DPRINTFN(4, "index %jd cp %jd portpmsc=0x%08jx",
   4092   1.75  pgoyette 			    index, cp, v, 0);
   4093   1.34     skrll 			v &= ~XHCI_PM3_U1TO_SET(0xff);
   4094   1.34     skrll 			v |= XHCI_PM3_U1TO_SET(optval);
   4095   1.34     skrll 			xhci_op_write_4(sc, port, v);
   4096   1.34     skrll 			break;
   4097   1.34     skrll 		case UHF_PORT_U2_TIMEOUT:
   4098   1.34     skrll 			if (XHCI_PS_SPEED_GET(v) < XHCI_PS_SPEED_SS) {
   4099   1.34     skrll 				return -1;
   4100   1.34     skrll 			}
   4101   1.68     skrll 			port = XHCI_PORTPMSC(cp);
   4102   1.34     skrll 			v = xhci_op_read_4(sc, port);
   4103  1.121  christos 			DPRINTFN(4, "index %jd cp %jd portpmsc=0x%08jx",
   4104   1.75  pgoyette 			    index, cp, v, 0);
   4105   1.34     skrll 			v &= ~XHCI_PM3_U2TO_SET(0xff);
   4106   1.34     skrll 			v |= XHCI_PM3_U2TO_SET(optval);
   4107   1.34     skrll 			xhci_op_write_4(sc, port, v);
   4108   1.34     skrll 			break;
   4109    1.1  jakllsch 		default:
   4110   1.34     skrll 			return -1;
   4111    1.1  jakllsch 		}
   4112   1.34     skrll 	}
   4113    1.1  jakllsch 		break;
   4114    1.1  jakllsch 	case C(UR_CLEAR_TT_BUFFER, UT_WRITE_CLASS_OTHER):
   4115    1.1  jakllsch 	case C(UR_RESET_TT, UT_WRITE_CLASS_OTHER):
   4116    1.1  jakllsch 	case C(UR_GET_TT_STATE, UT_READ_CLASS_OTHER):
   4117    1.1  jakllsch 	case C(UR_STOP_TT, UT_WRITE_CLASS_OTHER):
   4118    1.1  jakllsch 		break;
   4119    1.1  jakllsch 	default:
   4120   1.34     skrll 		/* default from usbroothub */
   4121   1.34     skrll 		return buflen;
   4122    1.1  jakllsch 	}
   4123   1.27     skrll 
   4124   1.34     skrll 	return totlen;
   4125    1.1  jakllsch }
   4126    1.1  jakllsch 
   4127   1.28     skrll /* root hub interrupt */
   4128    1.1  jakllsch 
   4129    1.1  jakllsch static usbd_status
   4130   1.34     skrll xhci_root_intr_transfer(struct usbd_xfer *xfer)
   4131    1.1  jakllsch {
   4132   1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4133   1.27     skrll 
   4134    1.1  jakllsch 	/* Pipe isn't running, start first */
   4135   1.34     skrll 	return xhci_root_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   4136    1.1  jakllsch }
   4137    1.1  jakllsch 
   4138   1.34     skrll /* Wait for roothub port status/change */
   4139    1.1  jakllsch static usbd_status
   4140   1.34     skrll xhci_root_intr_start(struct usbd_xfer *xfer)
   4141    1.1  jakllsch {
   4142   1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   4143   1.68     skrll 	const size_t bn = XHCI_XFER2BUS(xfer) == &sc->sc_bus ? 0 : 1;
   4144  1.100       mrg 	const bool polling = xhci_polling_p(sc);
   4145    1.1  jakllsch 
   4146   1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4147   1.27     skrll 
   4148    1.1  jakllsch 	if (sc->sc_dying)
   4149    1.1  jakllsch 		return USBD_IOERROR;
   4150    1.1  jakllsch 
   4151   1.99       mrg 	if (!polling)
   4152   1.99       mrg 		mutex_enter(&sc->sc_lock);
   4153  1.117  riastrad 	KASSERT(sc->sc_intrxfer[bn] == NULL);
   4154   1.68     skrll 	sc->sc_intrxfer[bn] = xfer;
   4155  1.118  riastrad 	xfer->ux_status = USBD_IN_PROGRESS;
   4156   1.99       mrg 	if (!polling)
   4157   1.99       mrg 		mutex_exit(&sc->sc_lock);
   4158    1.1  jakllsch 
   4159    1.1  jakllsch 	return USBD_IN_PROGRESS;
   4160    1.1  jakllsch }
   4161    1.1  jakllsch 
   4162    1.1  jakllsch static void
   4163   1.34     skrll xhci_root_intr_abort(struct usbd_xfer *xfer)
   4164    1.1  jakllsch {
   4165  1.117  riastrad 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   4166  1.117  riastrad 	const size_t bn = XHCI_XFER2BUS(xfer) == &sc->sc_bus ? 0 : 1;
   4167    1.1  jakllsch 
   4168   1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4169   1.27     skrll 
   4170    1.1  jakllsch 	KASSERT(mutex_owned(&sc->sc_lock));
   4171   1.34     skrll 	KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
   4172   1.21     skrll 
   4173  1.117  riastrad 	/* If xfer has already completed, nothing to do here.  */
   4174  1.117  riastrad 	if (sc->sc_intrxfer[bn] == NULL)
   4175  1.117  riastrad 		return;
   4176  1.117  riastrad 
   4177  1.117  riastrad 	/*
   4178  1.117  riastrad 	 * Otherwise, sc->sc_intrxfer[bn] had better be this transfer.
   4179  1.117  riastrad 	 * Cancel it.
   4180  1.117  riastrad 	 */
   4181  1.117  riastrad 	KASSERT(sc->sc_intrxfer[bn] == xfer);
   4182   1.34     skrll 	xfer->ux_status = USBD_CANCELLED;
   4183    1.1  jakllsch 	usb_transfer_complete(xfer);
   4184    1.1  jakllsch }
   4185    1.1  jakllsch 
   4186    1.1  jakllsch static void
   4187   1.34     skrll xhci_root_intr_close(struct usbd_pipe *pipe)
   4188    1.1  jakllsch {
   4189  1.117  riastrad 	struct xhci_softc * const sc __diagused = XHCI_PIPE2SC(pipe);
   4190  1.117  riastrad 	const struct usbd_xfer *xfer __diagused = pipe->up_intrxfer;
   4191  1.117  riastrad 	const size_t bn __diagused = XHCI_XFER2BUS(xfer) == &sc->sc_bus ? 0 : 1;
   4192    1.1  jakllsch 
   4193   1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4194   1.27     skrll 
   4195    1.1  jakllsch 	KASSERT(mutex_owned(&sc->sc_lock));
   4196    1.1  jakllsch 
   4197  1.117  riastrad 	/*
   4198  1.117  riastrad 	 * Caller must guarantee the xfer has completed first, by
   4199  1.117  riastrad 	 * closing the pipe only after normal completion or an abort.
   4200  1.117  riastrad 	 */
   4201  1.117  riastrad 	KASSERT(sc->sc_intrxfer[bn] == NULL);
   4202    1.1  jakllsch }
   4203    1.1  jakllsch 
   4204    1.1  jakllsch static void
   4205   1.34     skrll xhci_root_intr_done(struct usbd_xfer *xfer)
   4206    1.1  jakllsch {
   4207  1.117  riastrad 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   4208  1.117  riastrad 	const size_t bn = XHCI_XFER2BUS(xfer) == &sc->sc_bus ? 0 : 1;
   4209  1.117  riastrad 
   4210   1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4211   1.27     skrll 
   4212  1.117  riastrad 	KASSERT(mutex_owned(&sc->sc_lock));
   4213  1.117  riastrad 
   4214  1.117  riastrad 	/* Claim the xfer so it doesn't get completed again.  */
   4215  1.117  riastrad 	KASSERT(sc->sc_intrxfer[bn] == xfer);
   4216  1.117  riastrad 	KASSERT(xfer->ux_status != USBD_IN_PROGRESS);
   4217  1.117  riastrad 	sc->sc_intrxfer[bn] = NULL;
   4218    1.1  jakllsch }
   4219    1.1  jakllsch 
   4220    1.1  jakllsch /* -------------- */
   4221    1.1  jakllsch /* device control */
   4222    1.1  jakllsch 
   4223    1.1  jakllsch static usbd_status
   4224   1.34     skrll xhci_device_ctrl_transfer(struct usbd_xfer *xfer)
   4225    1.1  jakllsch {
   4226   1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4227   1.27     skrll 
   4228    1.1  jakllsch 	/* Pipe isn't running, start first */
   4229   1.34     skrll 	return xhci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   4230    1.1  jakllsch }
   4231    1.1  jakllsch 
   4232    1.1  jakllsch static usbd_status
   4233   1.34     skrll xhci_device_ctrl_start(struct usbd_xfer *xfer)
   4234    1.1  jakllsch {
   4235   1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   4236   1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   4237   1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   4238  1.123     skrll 	struct xhci_ring * const tr = xs->xs_xr[dci];
   4239   1.35     skrll 	struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
   4240   1.34     skrll 	usb_device_request_t * const req = &xfer->ux_request;
   4241  1.124     skrll 	const bool isread = usbd_xfer_isread(xfer);
   4242    1.1  jakllsch 	const uint32_t len = UGETW(req->wLength);
   4243   1.34     skrll 	usb_dma_t * const dma = &xfer->ux_dmabuf;
   4244    1.1  jakllsch 	uint64_t parameter;
   4245    1.1  jakllsch 	uint32_t status;
   4246    1.1  jakllsch 	uint32_t control;
   4247    1.1  jakllsch 	u_int i;
   4248  1.100       mrg 	const bool polling = xhci_polling_p(sc);
   4249    1.1  jakllsch 
   4250  1.111       mrg 	XHCIHIST_FUNC();
   4251  1.111       mrg 	XHCIHIST_CALLARGS("req: %04jx %04jx %04jx %04jx",
   4252   1.27     skrll 	    req->bmRequestType | (req->bRequest << 8), UGETW(req->wValue),
   4253   1.27     skrll 	    UGETW(req->wIndex), UGETW(req->wLength));
   4254    1.1  jakllsch 
   4255    1.1  jakllsch 	/* we rely on the bottom bits for extra info */
   4256   1.59      maya 	KASSERTMSG(((uintptr_t)xfer & 0x3) == 0x0, "xfer %zx",
   4257   1.59      maya 	    (uintptr_t) xfer);
   4258    1.1  jakllsch 
   4259   1.34     skrll 	KASSERT((xfer->ux_rqflags & URQ_REQUEST) != 0);
   4260    1.1  jakllsch 
   4261  1.155  riastrad 	if (!polling)
   4262  1.155  riastrad 		mutex_enter(&sc->sc_lock);
   4263  1.155  riastrad 	if (tr->is_halted)
   4264  1.155  riastrad 		goto out;
   4265  1.155  riastrad 
   4266    1.1  jakllsch 	i = 0;
   4267    1.1  jakllsch 
   4268    1.1  jakllsch 	/* setup phase */
   4269  1.126  jakllsch 	parameter = le64dec(req); /* to keep USB endian after xhci_trb_put() */
   4270    1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) | XHCI_TRB_2_BYTES_SET(sizeof(*req));
   4271    1.1  jakllsch 	control = ((len == 0) ? XHCI_TRB_3_TRT_NONE :
   4272    1.1  jakllsch 	     (isread ? XHCI_TRB_3_TRT_IN : XHCI_TRB_3_TRT_OUT)) |
   4273    1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_SETUP_STAGE) |
   4274    1.1  jakllsch 	    XHCI_TRB_3_IDT_BIT;
   4275  1.127  jakllsch 	xhci_xfer_put_trb(xx, i++, parameter, status, control);
   4276    1.1  jakllsch 
   4277   1.34     skrll 	if (len != 0) {
   4278   1.34     skrll 		/* data phase */
   4279   1.34     skrll 		parameter = DMAADDR(dma, 0);
   4280   1.59      maya 		KASSERTMSG(len <= 0x10000, "len %d", len);
   4281   1.34     skrll 		status = XHCI_TRB_2_IRQ_SET(0) |
   4282  1.113       mrg 		    XHCI_TRB_2_TDSZ_SET(0) |
   4283   1.34     skrll 		    XHCI_TRB_2_BYTES_SET(len);
   4284   1.34     skrll 		control = (isread ? XHCI_TRB_3_DIR_IN : 0) |
   4285   1.34     skrll 		    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_DATA_STAGE) |
   4286  1.124     skrll 		    (isread ? XHCI_TRB_3_ISP_BIT : 0) |
   4287   1.34     skrll 		    XHCI_TRB_3_IOC_BIT;
   4288  1.127  jakllsch 		xhci_xfer_put_trb(xx, i++, parameter, status, control);
   4289  1.124     skrll 
   4290  1.124     skrll 		usb_syncmem(dma, 0, len,
   4291  1.124     skrll 		    isread ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   4292   1.34     skrll 	}
   4293    1.1  jakllsch 
   4294    1.1  jakllsch 	parameter = 0;
   4295   1.28     skrll 	status = XHCI_TRB_2_IRQ_SET(0);
   4296    1.1  jakllsch 	/* the status stage has inverted direction */
   4297   1.28     skrll 	control = ((isread && (len > 0)) ? 0 : XHCI_TRB_3_DIR_IN) |
   4298    1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_STATUS_STAGE) |
   4299    1.1  jakllsch 	    XHCI_TRB_3_IOC_BIT;
   4300  1.127  jakllsch 	xhci_xfer_put_trb(xx, i++, parameter, status, control);
   4301    1.1  jakllsch 
   4302   1.99       mrg 	if (!polling)
   4303   1.99       mrg 		mutex_enter(&tr->xr_lock);
   4304  1.127  jakllsch 	xhci_ring_put_xfer(sc, tr, xx, i);
   4305   1.99       mrg 	if (!polling)
   4306   1.99       mrg 		mutex_exit(&tr->xr_lock);
   4307    1.1  jakllsch 
   4308    1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   4309  1.155  riastrad 
   4310  1.155  riastrad out:	if (xfer->ux_status == USBD_NOT_STARTED) {
   4311  1.155  riastrad 		usbd_xfer_schedule_timeout(xfer);
   4312  1.155  riastrad 		xfer->ux_status = USBD_IN_PROGRESS;
   4313  1.155  riastrad 	} else {
   4314  1.155  riastrad 		/*
   4315  1.155  riastrad 		 * We must be coming from xhci_pipe_restart -- timeout
   4316  1.155  riastrad 		 * already set up, nothing to do.
   4317  1.155  riastrad 		 */
   4318  1.155  riastrad 	}
   4319  1.155  riastrad 	KASSERT(xfer->ux_status == USBD_IN_PROGRESS);
   4320  1.115     skrll 	if (!polling)
   4321  1.115     skrll 		mutex_exit(&sc->sc_lock);
   4322    1.1  jakllsch 
   4323    1.1  jakllsch 	return USBD_IN_PROGRESS;
   4324    1.1  jakllsch }
   4325    1.1  jakllsch 
   4326    1.1  jakllsch static void
   4327   1.34     skrll xhci_device_ctrl_done(struct usbd_xfer *xfer)
   4328    1.1  jakllsch {
   4329   1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4330   1.34     skrll 	usb_device_request_t *req = &xfer->ux_request;
   4331   1.34     skrll 	int len = UGETW(req->wLength);
   4332   1.34     skrll 	int rd = req->bmRequestType & UT_READ;
   4333    1.1  jakllsch 
   4334   1.34     skrll 	if (len)
   4335   1.34     skrll 		usb_syncmem(&xfer->ux_dmabuf, 0, len,
   4336   1.34     skrll 		    rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   4337    1.1  jakllsch }
   4338    1.1  jakllsch 
   4339    1.1  jakllsch static void
   4340   1.34     skrll xhci_device_ctrl_abort(struct usbd_xfer *xfer)
   4341    1.1  jakllsch {
   4342   1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4343   1.34     skrll 
   4344  1.116  riastrad 	usbd_xfer_abort(xfer);
   4345    1.1  jakllsch }
   4346    1.1  jakllsch 
   4347    1.1  jakllsch static void
   4348   1.34     skrll xhci_device_ctrl_close(struct usbd_pipe *pipe)
   4349    1.1  jakllsch {
   4350   1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4351   1.34     skrll 
   4352   1.34     skrll 	xhci_close_pipe(pipe);
   4353    1.1  jakllsch }
   4354    1.1  jakllsch 
   4355   1.34     skrll /* ------------------ */
   4356   1.34     skrll /* device isochronous */
   4357    1.1  jakllsch 
   4358  1.134  jakllsch static usbd_status
   4359  1.134  jakllsch xhci_device_isoc_transfer(struct usbd_xfer *xfer)
   4360  1.134  jakllsch {
   4361  1.134  jakllsch 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4362  1.134  jakllsch 
   4363  1.134  jakllsch 	return xhci_device_isoc_enter(xfer);
   4364  1.134  jakllsch }
   4365  1.134  jakllsch 
   4366  1.134  jakllsch static usbd_status
   4367  1.134  jakllsch xhci_device_isoc_enter(struct usbd_xfer *xfer)
   4368  1.134  jakllsch {
   4369  1.134  jakllsch 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   4370  1.134  jakllsch 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   4371  1.134  jakllsch 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   4372  1.134  jakllsch 	struct xhci_ring * const tr = xs->xs_xr[dci];
   4373  1.134  jakllsch 	struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
   4374  1.134  jakllsch 	struct xhci_pipe * const xpipe = (struct xhci_pipe *)xfer->ux_pipe;
   4375  1.134  jakllsch 	uint32_t len = xfer->ux_length;
   4376  1.134  jakllsch 	usb_dma_t * const dma = &xfer->ux_dmabuf;
   4377  1.134  jakllsch 	uint64_t parameter;
   4378  1.134  jakllsch 	uint32_t status;
   4379  1.134  jakllsch 	uint32_t control;
   4380  1.134  jakllsch 	uint32_t mfindex;
   4381  1.134  jakllsch 	uint32_t offs;
   4382  1.134  jakllsch 	int i, ival;
   4383  1.134  jakllsch 	const bool polling = xhci_polling_p(sc);
   4384  1.134  jakllsch 	const uint16_t MPS = UGETW(xfer->ux_pipe->up_endpoint->ue_edesc->wMaxPacketSize);
   4385  1.134  jakllsch 	const uint16_t mps = UE_GET_SIZE(MPS);
   4386  1.134  jakllsch 	const uint8_t maxb = xpipe->xp_maxb;
   4387  1.134  jakllsch 	u_int tdpc, tbc, tlbpc;
   4388  1.134  jakllsch 
   4389  1.134  jakllsch 	XHCIHIST_FUNC();
   4390  1.134  jakllsch 	XHCIHIST_CALLARGS("%#jx slot %ju dci %ju",
   4391  1.134  jakllsch 	    (uintptr_t)xfer, xs->xs_idx, dci, 0);
   4392  1.134  jakllsch 
   4393  1.134  jakllsch 	if (sc->sc_dying)
   4394  1.134  jakllsch 		return USBD_IOERROR;
   4395  1.134  jakllsch 
   4396  1.134  jakllsch 	KASSERT(xfer->ux_nframes != 0 && xfer->ux_frlengths);
   4397  1.134  jakllsch 	KASSERT((xfer->ux_rqflags & URQ_REQUEST) == 0);
   4398  1.134  jakllsch 
   4399  1.134  jakllsch 	const bool isread = usbd_xfer_isread(xfer);
   4400  1.134  jakllsch 	if (xfer->ux_length)
   4401  1.134  jakllsch 		usb_syncmem(dma, 0, xfer->ux_length,
   4402  1.134  jakllsch 		    isread ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   4403  1.134  jakllsch 
   4404  1.134  jakllsch 	ival = xfer->ux_pipe->up_endpoint->ue_edesc->bInterval;
   4405  1.134  jakllsch 	if (ival >= 1 && ival <= 16)
   4406  1.134  jakllsch 		ival = 1 << (ival - 1);
   4407  1.134  jakllsch 	else
   4408  1.134  jakllsch 		ival = 1; /* fake something up */
   4409  1.134  jakllsch 
   4410  1.134  jakllsch 	if (xpipe->xp_isoc_next == -1) {
   4411  1.134  jakllsch 		mfindex = xhci_rt_read_4(sc, XHCI_MFINDEX);
   4412  1.134  jakllsch 		DPRINTF("mfindex %jx", (uintmax_t)mfindex, 0, 0, 0);
   4413  1.134  jakllsch 		mfindex = XHCI_MFINDEX_GET(mfindex + 1);
   4414  1.134  jakllsch 		mfindex /= USB_UFRAMES_PER_FRAME;
   4415  1.134  jakllsch 		mfindex += 7; /* 7 frames is max possible IST */
   4416  1.134  jakllsch 		xpipe->xp_isoc_next = roundup2(mfindex, ival);
   4417  1.134  jakllsch 	}
   4418  1.134  jakllsch 
   4419  1.134  jakllsch 	offs = 0;
   4420  1.134  jakllsch 	for (i = 0; i < xfer->ux_nframes; i++) {
   4421  1.134  jakllsch 		len = xfer->ux_frlengths[i];
   4422  1.134  jakllsch 
   4423  1.134  jakllsch 		tdpc = howmany(len, mps);
   4424  1.134  jakllsch 		tbc = howmany(tdpc, maxb) - 1;
   4425  1.134  jakllsch 		tlbpc = tdpc % maxb;
   4426  1.134  jakllsch 		tlbpc = tlbpc ? tlbpc - 1 : maxb - 1;
   4427  1.134  jakllsch 
   4428  1.134  jakllsch 		KASSERTMSG(len <= 0x10000, "len %d", len);
   4429  1.134  jakllsch 		parameter = DMAADDR(dma, offs);
   4430  1.134  jakllsch 		status = XHCI_TRB_2_IRQ_SET(0) |
   4431  1.134  jakllsch 		    XHCI_TRB_2_TDSZ_SET(0) |
   4432  1.134  jakllsch 		    XHCI_TRB_2_BYTES_SET(len);
   4433  1.134  jakllsch 		control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ISOCH) |
   4434  1.134  jakllsch 		    (isread ? XHCI_TRB_3_ISP_BIT : 0) |
   4435  1.134  jakllsch 		    XHCI_TRB_3_TBC_SET(tbc) |
   4436  1.134  jakllsch 		    XHCI_TRB_3_TLBPC_SET(tlbpc) |
   4437  1.134  jakllsch 		    XHCI_TRB_3_IOC_BIT;
   4438  1.134  jakllsch 		if (XHCI_HCC_CFC(sc->sc_hcc)) {
   4439  1.134  jakllsch 			control |= XHCI_TRB_3_FRID_SET(xpipe->xp_isoc_next);
   4440  1.134  jakllsch #if 0
   4441  1.134  jakllsch 		} else if (xpipe->xp_isoc_next == -1) {
   4442  1.134  jakllsch 			control |= XHCI_TRB_3_FRID_SET(xpipe->xp_isoc_next);
   4443  1.134  jakllsch #endif
   4444  1.134  jakllsch 		} else {
   4445  1.134  jakllsch 			control |= XHCI_TRB_3_ISO_SIA_BIT;
   4446  1.134  jakllsch 		}
   4447  1.134  jakllsch #if 0
   4448  1.134  jakllsch 		if (i != xfer->ux_nframes - 1)
   4449  1.134  jakllsch 			control |= XHCI_TRB_3_BEI_BIT;
   4450  1.134  jakllsch #endif
   4451  1.134  jakllsch 		xhci_xfer_put_trb(xx, i, parameter, status, control);
   4452  1.134  jakllsch 
   4453  1.134  jakllsch 		xpipe->xp_isoc_next += ival;
   4454  1.134  jakllsch 		offs += len;
   4455  1.134  jakllsch 	}
   4456  1.134  jakllsch 
   4457  1.134  jakllsch 	xx->xx_isoc_done = 0;
   4458  1.134  jakllsch 
   4459  1.134  jakllsch 	if (!polling)
   4460  1.134  jakllsch 		mutex_enter(&tr->xr_lock);
   4461  1.134  jakllsch 	xhci_ring_put_xfer(sc, tr, xx, i);
   4462  1.134  jakllsch 	if (!polling)
   4463  1.134  jakllsch 		mutex_exit(&tr->xr_lock);
   4464  1.134  jakllsch 
   4465  1.134  jakllsch 	if (!polling)
   4466  1.134  jakllsch 		mutex_enter(&sc->sc_lock);
   4467  1.134  jakllsch 	xfer->ux_status = USBD_IN_PROGRESS;
   4468  1.134  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   4469  1.134  jakllsch 	usbd_xfer_schedule_timeout(xfer);
   4470  1.134  jakllsch 	if (!polling)
   4471  1.134  jakllsch 		mutex_exit(&sc->sc_lock);
   4472  1.134  jakllsch 
   4473  1.134  jakllsch 	return USBD_IN_PROGRESS;
   4474  1.134  jakllsch }
   4475  1.134  jakllsch 
   4476  1.134  jakllsch static void
   4477  1.134  jakllsch xhci_device_isoc_abort(struct usbd_xfer *xfer)
   4478  1.134  jakllsch {
   4479  1.134  jakllsch 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4480  1.134  jakllsch 
   4481  1.134  jakllsch 	usbd_xfer_abort(xfer);
   4482  1.134  jakllsch }
   4483  1.134  jakllsch 
   4484  1.134  jakllsch static void
   4485  1.134  jakllsch xhci_device_isoc_close(struct usbd_pipe *pipe)
   4486  1.134  jakllsch {
   4487  1.134  jakllsch 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4488  1.134  jakllsch 
   4489  1.134  jakllsch 	xhci_close_pipe(pipe);
   4490  1.134  jakllsch }
   4491  1.134  jakllsch 
   4492  1.134  jakllsch static void
   4493  1.134  jakllsch xhci_device_isoc_done(struct usbd_xfer *xfer)
   4494  1.134  jakllsch {
   4495  1.134  jakllsch #ifdef USB_DEBUG
   4496  1.134  jakllsch 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   4497  1.134  jakllsch 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   4498  1.134  jakllsch #endif
   4499  1.134  jakllsch 	const bool isread = usbd_xfer_isread(xfer);
   4500  1.134  jakllsch 
   4501  1.134  jakllsch 	XHCIHIST_FUNC();
   4502  1.134  jakllsch 	XHCIHIST_CALLARGS("%#jx slot %ju dci %ju",
   4503  1.134  jakllsch 	    (uintptr_t)xfer, xs->xs_idx, dci, 0);
   4504  1.134  jakllsch 
   4505  1.134  jakllsch 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   4506  1.134  jakllsch 	    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   4507  1.134  jakllsch }
   4508  1.134  jakllsch 
   4509    1.1  jakllsch /* ----------- */
   4510    1.1  jakllsch /* device bulk */
   4511    1.1  jakllsch 
   4512    1.1  jakllsch static usbd_status
   4513   1.34     skrll xhci_device_bulk_transfer(struct usbd_xfer *xfer)
   4514    1.1  jakllsch {
   4515   1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4516   1.27     skrll 
   4517  1.156  riastrad 	/* Pipe isn't running, so start it first.  */
   4518   1.34     skrll 	return xhci_device_bulk_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   4519    1.1  jakllsch }
   4520    1.1  jakllsch 
   4521    1.1  jakllsch static usbd_status
   4522   1.34     skrll xhci_device_bulk_start(struct usbd_xfer *xfer)
   4523    1.1  jakllsch {
   4524   1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   4525   1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   4526   1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   4527  1.123     skrll 	struct xhci_ring * const tr = xs->xs_xr[dci];
   4528   1.35     skrll 	struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
   4529   1.34     skrll 	const uint32_t len = xfer->ux_length;
   4530   1.34     skrll 	usb_dma_t * const dma = &xfer->ux_dmabuf;
   4531    1.1  jakllsch 	uint64_t parameter;
   4532    1.1  jakllsch 	uint32_t status;
   4533    1.1  jakllsch 	uint32_t control;
   4534    1.1  jakllsch 	u_int i = 0;
   4535  1.100       mrg 	const bool polling = xhci_polling_p(sc);
   4536    1.1  jakllsch 
   4537  1.111       mrg 	XHCIHIST_FUNC();
   4538  1.111       mrg 	XHCIHIST_CALLARGS("%#jx slot %ju dci %ju",
   4539  1.111       mrg 	    (uintptr_t)xfer, xs->xs_idx, dci, 0);
   4540    1.1  jakllsch 
   4541    1.1  jakllsch 	if (sc->sc_dying)
   4542    1.1  jakllsch 		return USBD_IOERROR;
   4543    1.1  jakllsch 
   4544   1.34     skrll 	KASSERT((xfer->ux_rqflags & URQ_REQUEST) == 0);
   4545    1.1  jakllsch 
   4546  1.155  riastrad 	if (!polling)
   4547  1.155  riastrad 		mutex_enter(&sc->sc_lock);
   4548  1.155  riastrad 	if (tr->is_halted)
   4549  1.155  riastrad 		goto out;
   4550  1.155  riastrad 
   4551    1.1  jakllsch 	parameter = DMAADDR(dma, 0);
   4552  1.124     skrll 	const bool isread = usbd_xfer_isread(xfer);
   4553  1.124     skrll 	if (len)
   4554  1.124     skrll 		usb_syncmem(dma, 0, len,
   4555  1.124     skrll 		    isread ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   4556  1.124     skrll 
   4557   1.11       dsl 	/*
   4558   1.13       dsl 	 * XXX: (dsl) The physical buffer must not cross a 64k boundary.
   4559   1.11       dsl 	 * If the user supplied buffer crosses such a boundary then 2
   4560   1.11       dsl 	 * (or more) TRB should be used.
   4561   1.11       dsl 	 * If multiple TRB are used the td_size field must be set correctly.
   4562   1.11       dsl 	 * For v1.0 devices (like ivy bridge) this is the number of usb data
   4563   1.11       dsl 	 * blocks needed to complete the transfer.
   4564   1.11       dsl 	 * Setting it to 1 in the last TRB causes an extra zero-length
   4565   1.11       dsl 	 * data block be sent.
   4566   1.11       dsl 	 * The earlier documentation differs, I don't know how it behaves.
   4567   1.11       dsl 	 */
   4568   1.59      maya 	KASSERTMSG(len <= 0x10000, "len %d", len);
   4569    1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) |
   4570  1.113       mrg 	    XHCI_TRB_2_TDSZ_SET(0) |
   4571    1.1  jakllsch 	    XHCI_TRB_2_BYTES_SET(len);
   4572    1.1  jakllsch 	control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_NORMAL) |
   4573  1.124     skrll 	    (isread ? XHCI_TRB_3_ISP_BIT : 0) |
   4574   1.63     skrll 	    XHCI_TRB_3_IOC_BIT;
   4575  1.127  jakllsch 	xhci_xfer_put_trb(xx, i++, parameter, status, control);
   4576    1.1  jakllsch 
   4577   1.99       mrg 	if (!polling)
   4578   1.99       mrg 		mutex_enter(&tr->xr_lock);
   4579  1.127  jakllsch 	xhci_ring_put_xfer(sc, tr, xx, i);
   4580   1.99       mrg 	if (!polling)
   4581   1.99       mrg 		mutex_exit(&tr->xr_lock);
   4582    1.1  jakllsch 
   4583    1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   4584  1.155  riastrad 
   4585  1.155  riastrad out:	if (xfer->ux_status == USBD_NOT_STARTED) {
   4586  1.155  riastrad 		xfer->ux_status = USBD_IN_PROGRESS;
   4587  1.155  riastrad 		usbd_xfer_schedule_timeout(xfer);
   4588  1.155  riastrad 	} else {
   4589  1.155  riastrad 		/*
   4590  1.155  riastrad 		 * We must be coming from xhci_pipe_restart -- timeout
   4591  1.155  riastrad 		 * already set up, nothing to do.
   4592  1.155  riastrad 		 */
   4593  1.155  riastrad 	}
   4594  1.155  riastrad 	KASSERT(xfer->ux_status == USBD_IN_PROGRESS);
   4595  1.115     skrll 	if (!polling)
   4596  1.115     skrll 		mutex_exit(&sc->sc_lock);
   4597   1.34     skrll 
   4598    1.1  jakllsch 	return USBD_IN_PROGRESS;
   4599    1.1  jakllsch }
   4600    1.1  jakllsch 
   4601    1.1  jakllsch static void
   4602   1.34     skrll xhci_device_bulk_done(struct usbd_xfer *xfer)
   4603    1.1  jakllsch {
   4604   1.27     skrll #ifdef USB_DEBUG
   4605   1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   4606   1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   4607   1.27     skrll #endif
   4608  1.124     skrll 	const bool isread = usbd_xfer_isread(xfer);
   4609    1.1  jakllsch 
   4610  1.111       mrg 	XHCIHIST_FUNC();
   4611  1.111       mrg 	XHCIHIST_CALLARGS("%#jx slot %ju dci %ju",
   4612  1.111       mrg 	    (uintptr_t)xfer, xs->xs_idx, dci, 0);
   4613    1.1  jakllsch 
   4614   1.34     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   4615    1.1  jakllsch 	    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   4616    1.1  jakllsch }
   4617    1.1  jakllsch 
   4618    1.1  jakllsch static void
   4619   1.34     skrll xhci_device_bulk_abort(struct usbd_xfer *xfer)
   4620    1.1  jakllsch {
   4621   1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4622   1.34     skrll 
   4623  1.116  riastrad 	usbd_xfer_abort(xfer);
   4624    1.1  jakllsch }
   4625    1.1  jakllsch 
   4626    1.1  jakllsch static void
   4627   1.34     skrll xhci_device_bulk_close(struct usbd_pipe *pipe)
   4628    1.1  jakllsch {
   4629   1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4630   1.34     skrll 
   4631   1.34     skrll 	xhci_close_pipe(pipe);
   4632    1.1  jakllsch }
   4633    1.1  jakllsch 
   4634   1.34     skrll /* ---------------- */
   4635   1.34     skrll /* device interrupt */
   4636    1.1  jakllsch 
   4637    1.1  jakllsch static usbd_status
   4638   1.34     skrll xhci_device_intr_transfer(struct usbd_xfer *xfer)
   4639    1.1  jakllsch {
   4640   1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   4641   1.27     skrll 
   4642  1.156  riastrad 	/* Pipe isn't running, so start it first.  */
   4643   1.34     skrll 	return xhci_device_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   4644    1.1  jakllsch }
   4645    1.1  jakllsch 
   4646    1.1  jakllsch static usbd_status
   4647   1.34     skrll xhci_device_intr_start(struct usbd_xfer *xfer)
   4648    1.1  jakllsch {
   4649   1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   4650   1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   4651   1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   4652  1.123     skrll 	struct xhci_ring * const tr = xs->xs_xr[dci];
   4653   1.35     skrll 	struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
   4654   1.34     skrll 	const uint32_t len = xfer->ux_length;
   4655   1.94  christos 	const bool polling = xhci_polling_p(sc);
   4656   1.34     skrll 	usb_dma_t * const dma = &xfer->ux_dmabuf;
   4657    1.1  jakllsch 	uint64_t parameter;
   4658    1.1  jakllsch 	uint32_t status;
   4659    1.1  jakllsch 	uint32_t control;
   4660    1.1  jakllsch 	u_int i = 0;
   4661    1.1  jakllsch 
   4662  1.111       mrg 	XHCIHIST_FUNC();
   4663  1.111       mrg 	XHCIHIST_CALLARGS("%#jx slot %ju dci %ju",
   4664  1.111       mrg 	    (uintptr_t)xfer, xs->xs_idx, dci, 0);
   4665    1.1  jakllsch 
   4666    1.1  jakllsch 	if (sc->sc_dying)
   4667    1.1  jakllsch 		return USBD_IOERROR;
   4668    1.1  jakllsch 
   4669  1.155  riastrad 	if (!polling)
   4670  1.155  riastrad 		mutex_enter(&sc->sc_lock);
   4671  1.155  riastrad 	if (tr->is_halted)
   4672  1.155  riastrad 		goto out;
   4673  1.155  riastrad 
   4674   1.34     skrll 	KASSERT((xfer->ux_rqflags & URQ_REQUEST) == 0);
   4675    1.1  jakllsch 
   4676  1.124     skrll 	const bool isread = usbd_xfer_isread(xfer);
   4677  1.124     skrll 	if (len)
   4678  1.124     skrll 		usb_syncmem(dma, 0, len,
   4679  1.124     skrll 		    isread ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   4680  1.124     skrll 
   4681    1.1  jakllsch 	parameter = DMAADDR(dma, 0);
   4682   1.59      maya 	KASSERTMSG(len <= 0x10000, "len %d", len);
   4683    1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) |
   4684  1.113       mrg 	    XHCI_TRB_2_TDSZ_SET(0) |
   4685    1.1  jakllsch 	    XHCI_TRB_2_BYTES_SET(len);
   4686    1.1  jakllsch 	control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_NORMAL) |
   4687  1.124     skrll 	    (isread ? XHCI_TRB_3_ISP_BIT : 0) | XHCI_TRB_3_IOC_BIT;
   4688  1.127  jakllsch 	xhci_xfer_put_trb(xx, i++, parameter, status, control);
   4689    1.1  jakllsch 
   4690   1.94  christos 	if (!polling)
   4691   1.94  christos 		mutex_enter(&tr->xr_lock);
   4692  1.127  jakllsch 	xhci_ring_put_xfer(sc, tr, xx, i);
   4693   1.94  christos 	if (!polling)
   4694   1.94  christos 		mutex_exit(&tr->xr_lock);
   4695    1.1  jakllsch 
   4696    1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   4697  1.155  riastrad 
   4698  1.155  riastrad out:	if (xfer->ux_status == USBD_NOT_STARTED) {
   4699  1.155  riastrad 		xfer->ux_status = USBD_IN_PROGRESS;
   4700  1.155  riastrad 		usbd_xfer_schedule_timeout(xfer);
   4701  1.155  riastrad 	} else {
   4702  1.155  riastrad 		/*
   4703  1.155  riastrad 		 * We must be coming from xhci_pipe_restart -- timeout
   4704  1.155  riastrad 		 * already set up, nothing to do.
   4705  1.155  riastrad 		 */
   4706  1.155  riastrad 	}
   4707  1.155  riastrad 	KASSERT(xfer->ux_status == USBD_IN_PROGRESS);
   4708  1.115     skrll 	if (!polling)
   4709  1.115     skrll 		mutex_exit(&sc->sc_lock);
   4710   1.34     skrll 
   4711    1.1  jakllsch 	return USBD_IN_PROGRESS;
   4712    1.1  jakllsch }
   4713    1.1  jakllsch 
   4714    1.1  jakllsch static void
   4715   1.34     skrll xhci_device_intr_done(struct usbd_xfer *xfer)
   4716    1.1  jakllsch {
   4717   1.34     skrll 	struct xhci_softc * const sc __diagused = XHCI_XFER2SC(xfer);
   4718   1.27     skrll #ifdef USB_DEBUG
   4719   1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   4720   1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   4721   1.19     ozaki #endif
   4722  1.124     skrll 	const bool isread = usbd_xfer_isread(xfer);
   4723    1.1  jakllsch 
   4724  1.111       mrg 	XHCIHIST_FUNC();
   4725  1.111       mrg 	XHCIHIST_CALLARGS("%#jx slot %ju dci %ju",
   4726  1.111       mrg 	    (uintptr_t)xfer, xs->xs_idx, dci, 0);
   4727    1.1  jakllsch 
   4728   1.73     skrll 	KASSERT(xhci_polling_p(sc) || mutex_owned(&sc->sc_lock));
   4729    1.1  jakllsch 
   4730   1.34     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   4731    1.1  jakllsch 	    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   4732    1.1  jakllsch }
   4733    1.1  jakllsch 
   4734    1.1  jakllsch static void
   4735   1.34     skrll xhci_device_intr_abort(struct usbd_xfer *xfer)
   4736    1.1  jakllsch {
   4737   1.34     skrll 	struct xhci_softc * const sc __diagused = XHCI_XFER2SC(xfer);
   4738   1.27     skrll 
   4739  1.111       mrg 	XHCIHIST_FUNC();
   4740  1.111       mrg 	XHCIHIST_CALLARGS("%#jx", (uintptr_t)xfer, 0, 0, 0);
   4741   1.10     skrll 
   4742   1.10     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   4743  1.116  riastrad 	usbd_xfer_abort(xfer);
   4744    1.1  jakllsch }
   4745    1.1  jakllsch 
   4746    1.1  jakllsch static void
   4747   1.34     skrll xhci_device_intr_close(struct usbd_pipe *pipe)
   4748    1.1  jakllsch {
   4749   1.34     skrll 	//struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   4750   1.27     skrll 
   4751  1.111       mrg 	XHCIHIST_FUNC();
   4752  1.111       mrg 	XHCIHIST_CALLARGS("%#jx", (uintptr_t)pipe, 0, 0, 0);
   4753   1.27     skrll 
   4754   1.34     skrll 	xhci_close_pipe(pipe);
   4755    1.1  jakllsch }
   4756