Home | History | Annotate | Line # | Download | only in usb
xhci.c revision 1.28.2.16
      1  1.28.2.16     skrll /*	$NetBSD: xhci.c,v 1.28.2.16 2015/03/22 08:09:44 skrll Exp $	*/
      2        1.1  jakllsch 
      3        1.1  jakllsch /*
      4        1.1  jakllsch  * Copyright (c) 2013 Jonathan A. Kollasch
      5        1.1  jakllsch  * All rights reserved.
      6        1.1  jakllsch  *
      7        1.1  jakllsch  * Redistribution and use in source and binary forms, with or without
      8        1.1  jakllsch  * modification, are permitted provided that the following conditions
      9        1.1  jakllsch  * are met:
     10        1.1  jakllsch  * 1. Redistributions of source code must retain the above copyright
     11        1.1  jakllsch  *    notice, this list of conditions and the following disclaimer.
     12        1.1  jakllsch  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.1  jakllsch  *    notice, this list of conditions and the following disclaimer in the
     14        1.1  jakllsch  *    documentation and/or other materials provided with the distribution.
     15        1.1  jakllsch  *
     16        1.1  jakllsch  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
     17        1.1  jakllsch  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     18        1.1  jakllsch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     19        1.1  jakllsch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
     20        1.1  jakllsch  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
     21        1.1  jakllsch  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
     22        1.1  jakllsch  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
     23        1.1  jakllsch  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
     24        1.1  jakllsch  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
     25        1.1  jakllsch  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
     26        1.1  jakllsch  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     27        1.1  jakllsch  */
     28        1.1  jakllsch 
     29        1.1  jakllsch #include <sys/cdefs.h>
     30  1.28.2.16     skrll __KERNEL_RCSID(0, "$NetBSD: xhci.c,v 1.28.2.16 2015/03/22 08:09:44 skrll Exp $");
     31       1.27     skrll 
     32       1.27     skrll #include "opt_usb.h"
     33        1.1  jakllsch 
     34        1.1  jakllsch #include <sys/param.h>
     35        1.1  jakllsch #include <sys/systm.h>
     36        1.1  jakllsch #include <sys/kernel.h>
     37        1.1  jakllsch #include <sys/kmem.h>
     38        1.1  jakllsch #include <sys/device.h>
     39        1.1  jakllsch #include <sys/select.h>
     40        1.1  jakllsch #include <sys/proc.h>
     41        1.1  jakllsch #include <sys/queue.h>
     42        1.1  jakllsch #include <sys/mutex.h>
     43        1.1  jakllsch #include <sys/condvar.h>
     44        1.1  jakllsch #include <sys/bus.h>
     45        1.1  jakllsch #include <sys/cpu.h>
     46       1.27     skrll #include <sys/sysctl.h>
     47        1.1  jakllsch 
     48        1.1  jakllsch #include <machine/endian.h>
     49        1.1  jakllsch 
     50        1.1  jakllsch #include <dev/usb/usb.h>
     51        1.1  jakllsch #include <dev/usb/usbdi.h>
     52        1.1  jakllsch #include <dev/usb/usbdivar.h>
     53       1.27     skrll #include <dev/usb/usbhist.h>
     54        1.1  jakllsch #include <dev/usb/usb_mem.h>
     55        1.1  jakllsch #include <dev/usb/usb_quirks.h>
     56        1.1  jakllsch 
     57        1.1  jakllsch #include <dev/usb/xhcireg.h>
     58        1.1  jakllsch #include <dev/usb/xhcivar.h>
     59  1.28.2.11     skrll #include <dev/usb/usbroothub.h>
     60        1.1  jakllsch 
     61       1.27     skrll 
     62       1.27     skrll #ifdef USB_DEBUG
     63       1.27     skrll #ifndef XHCI_DEBUG
     64       1.27     skrll #define xhcidebug 0
     65        1.1  jakllsch #else
     66       1.27     skrll static int xhcidebug = 0;
     67       1.27     skrll 
     68       1.27     skrll SYSCTL_SETUP(sysctl_hw_xhci_setup, "sysctl hw.xhci setup")
     69       1.27     skrll {
     70       1.27     skrll 	int err;
     71       1.27     skrll 	const struct sysctlnode *rnode;
     72       1.27     skrll 	const struct sysctlnode *cnode;
     73       1.27     skrll 
     74       1.27     skrll 	err = sysctl_createv(clog, 0, NULL, &rnode,
     75       1.27     skrll 	    CTLFLAG_PERMANENT, CTLTYPE_NODE, "xhci",
     76       1.27     skrll 	    SYSCTL_DESCR("xhci global controls"),
     77       1.27     skrll 	    NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
     78       1.27     skrll 
     79       1.27     skrll 	if (err)
     80       1.27     skrll 		goto fail;
     81       1.27     skrll 
     82       1.27     skrll 	/* control debugging printfs */
     83       1.27     skrll 	err = sysctl_createv(clog, 0, &rnode, &cnode,
     84       1.27     skrll 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
     85       1.27     skrll 	    "debug", SYSCTL_DESCR("Enable debugging output"),
     86       1.27     skrll 	    NULL, 0, &xhcidebug, sizeof(xhcidebug), CTL_CREATE, CTL_EOL);
     87       1.27     skrll 	if (err)
     88       1.27     skrll 		goto fail;
     89       1.27     skrll 
     90       1.27     skrll 	return;
     91       1.27     skrll fail:
     92       1.27     skrll 	aprint_error("%s: sysctl_createv failed (err = %d)\n", __func__, err);
     93       1.27     skrll }
     94       1.27     skrll 
     95       1.27     skrll #endif /* XHCI_DEBUG */
     96       1.27     skrll #endif /* USB_DEBUG */
     97       1.27     skrll 
     98       1.27     skrll #define DPRINTFN(N,FMT,A,B,C,D) USBHIST_LOGN(xhcidebug,N,FMT,A,B,C,D)
     99       1.27     skrll #define XHCIHIST_FUNC() USBHIST_FUNC()
    100       1.27     skrll #define XHCIHIST_CALLED(name) USBHIST_CALLED(xhcidebug)
    101        1.1  jakllsch 
    102        1.1  jakllsch #define XHCI_DCI_SLOT 0
    103        1.1  jakllsch #define XHCI_DCI_EP_CONTROL 1
    104        1.1  jakllsch 
    105        1.1  jakllsch #define XHCI_ICI_INPUT_CONTROL 0
    106        1.1  jakllsch 
    107        1.1  jakllsch struct xhci_pipe {
    108        1.1  jakllsch 	struct usbd_pipe xp_pipe;
    109        1.1  jakllsch };
    110        1.1  jakllsch 
    111        1.1  jakllsch #define XHCI_COMMAND_RING_TRBS 256
    112        1.1  jakllsch #define XHCI_EVENT_RING_TRBS 256
    113        1.1  jakllsch #define XHCI_EVENT_RING_SEGMENTS 1
    114        1.1  jakllsch #define XHCI_TRB_3_ED_BIT XHCI_TRB_3_ISP_BIT
    115        1.1  jakllsch 
    116  1.28.2.14     skrll static usbd_status xhci_open(struct usbd_pipe *);
    117        1.1  jakllsch static int xhci_intr1(struct xhci_softc * const);
    118        1.1  jakllsch static void xhci_softintr(void *);
    119        1.1  jakllsch static void xhci_poll(struct usbd_bus *);
    120  1.28.2.14     skrll static struct usbd_xfer *xhci_allocx(struct usbd_bus *);
    121  1.28.2.14     skrll static void xhci_freex(struct usbd_bus *, struct usbd_xfer *);
    122        1.1  jakllsch static void xhci_get_lock(struct usbd_bus *, kmutex_t **);
    123  1.28.2.14     skrll static usbd_status xhci_new_device(device_t, struct usbd_bus *, int, int, int,
    124        1.1  jakllsch     struct usbd_port *);
    125  1.28.2.12     skrll static int xhci_roothub_ctrl(struct usbd_bus *, usb_device_request_t *,
    126  1.28.2.12     skrll     void *, int);
    127        1.1  jakllsch 
    128  1.28.2.14     skrll static usbd_status xhci_configure_endpoint(struct usbd_pipe *);
    129  1.28.2.14     skrll static usbd_status xhci_unconfigure_endpoint(struct usbd_pipe *);
    130  1.28.2.14     skrll static usbd_status xhci_reset_endpoint(struct usbd_pipe *);
    131  1.28.2.14     skrll //static usbd_status xhci_stop_endpoint(struct usbd_pipe *);
    132        1.1  jakllsch 
    133  1.28.2.14     skrll static usbd_status xhci_set_dequeue(struct usbd_pipe *);
    134        1.1  jakllsch 
    135        1.1  jakllsch static usbd_status xhci_do_command(struct xhci_softc * const,
    136        1.1  jakllsch     struct xhci_trb * const, int);
    137        1.1  jakllsch static usbd_status xhci_init_slot(struct xhci_softc * const, uint32_t,
    138        1.1  jakllsch     int, int, int, int);
    139        1.1  jakllsch static usbd_status xhci_enable_slot(struct xhci_softc * const,
    140        1.1  jakllsch     uint8_t * const);
    141        1.1  jakllsch static usbd_status xhci_address_device(struct xhci_softc * const,
    142        1.1  jakllsch     uint64_t, uint8_t, bool);
    143        1.1  jakllsch static usbd_status xhci_update_ep0_mps(struct xhci_softc * const,
    144        1.1  jakllsch     struct xhci_slot * const, u_int);
    145        1.1  jakllsch static usbd_status xhci_ring_init(struct xhci_softc * const,
    146        1.1  jakllsch     struct xhci_ring * const, size_t, size_t);
    147        1.1  jakllsch static void xhci_ring_free(struct xhci_softc * const, struct xhci_ring * const);
    148        1.1  jakllsch 
    149  1.28.2.14     skrll static void xhci_noop(struct usbd_pipe *);
    150        1.1  jakllsch 
    151  1.28.2.14     skrll static usbd_status xhci_root_intr_transfer(struct usbd_xfer *);
    152  1.28.2.14     skrll static usbd_status xhci_root_intr_start(struct usbd_xfer *);
    153  1.28.2.14     skrll static void xhci_root_intr_abort(struct usbd_xfer *);
    154  1.28.2.14     skrll static void xhci_root_intr_close(struct usbd_pipe *);
    155  1.28.2.14     skrll static void xhci_root_intr_done(struct usbd_xfer *);
    156  1.28.2.14     skrll 
    157  1.28.2.14     skrll static usbd_status xhci_device_ctrl_transfer(struct usbd_xfer *);
    158  1.28.2.14     skrll static usbd_status xhci_device_ctrl_start(struct usbd_xfer *);
    159  1.28.2.14     skrll static void xhci_device_ctrl_abort(struct usbd_xfer *);
    160  1.28.2.14     skrll static void xhci_device_ctrl_close(struct usbd_pipe *);
    161  1.28.2.14     skrll static void xhci_device_ctrl_done(struct usbd_xfer *);
    162  1.28.2.14     skrll 
    163  1.28.2.14     skrll static usbd_status xhci_device_intr_transfer(struct usbd_xfer *);
    164  1.28.2.14     skrll static usbd_status xhci_device_intr_start(struct usbd_xfer *);
    165  1.28.2.14     skrll static void xhci_device_intr_abort(struct usbd_xfer *);
    166  1.28.2.14     skrll static void xhci_device_intr_close(struct usbd_pipe *);
    167  1.28.2.14     skrll static void xhci_device_intr_done(struct usbd_xfer *);
    168  1.28.2.14     skrll 
    169  1.28.2.14     skrll static usbd_status xhci_device_bulk_transfer(struct usbd_xfer *);
    170  1.28.2.14     skrll static usbd_status xhci_device_bulk_start(struct usbd_xfer *);
    171  1.28.2.14     skrll static void xhci_device_bulk_abort(struct usbd_xfer *);
    172  1.28.2.14     skrll static void xhci_device_bulk_close(struct usbd_pipe *);
    173  1.28.2.14     skrll static void xhci_device_bulk_done(struct usbd_xfer *);
    174        1.1  jakllsch 
    175        1.1  jakllsch static void xhci_timeout(void *);
    176        1.1  jakllsch static void xhci_timeout_task(void *);
    177        1.1  jakllsch 
    178        1.1  jakllsch static const struct usbd_bus_methods xhci_bus_methods = {
    179   1.28.2.3     skrll 	.ubm_open = xhci_open,
    180   1.28.2.3     skrll 	.ubm_softint = xhci_softintr,
    181   1.28.2.3     skrll 	.ubm_dopoll = xhci_poll,
    182   1.28.2.3     skrll 	.ubm_allocx = xhci_allocx,
    183   1.28.2.3     skrll 	.ubm_freex = xhci_freex,
    184   1.28.2.3     skrll 	.ubm_getlock = xhci_get_lock,
    185   1.28.2.3     skrll 	.ubm_newdev = xhci_new_device,
    186  1.28.2.12     skrll 	.ubm_rhctrl = xhci_roothub_ctrl,
    187        1.1  jakllsch };
    188        1.1  jakllsch 
    189        1.1  jakllsch static const struct usbd_pipe_methods xhci_root_intr_methods = {
    190   1.28.2.3     skrll 	.upm_transfer = xhci_root_intr_transfer,
    191   1.28.2.3     skrll 	.upm_start = xhci_root_intr_start,
    192   1.28.2.3     skrll 	.upm_abort = xhci_root_intr_abort,
    193   1.28.2.3     skrll 	.upm_close = xhci_root_intr_close,
    194   1.28.2.3     skrll 	.upm_cleartoggle = xhci_noop,
    195   1.28.2.3     skrll 	.upm_done = xhci_root_intr_done,
    196        1.1  jakllsch };
    197        1.1  jakllsch 
    198        1.1  jakllsch 
    199        1.1  jakllsch static const struct usbd_pipe_methods xhci_device_ctrl_methods = {
    200   1.28.2.3     skrll 	.upm_transfer = xhci_device_ctrl_transfer,
    201   1.28.2.3     skrll 	.upm_start = xhci_device_ctrl_start,
    202   1.28.2.3     skrll 	.upm_abort = xhci_device_ctrl_abort,
    203   1.28.2.3     skrll 	.upm_close = xhci_device_ctrl_close,
    204   1.28.2.3     skrll 	.upm_cleartoggle = xhci_noop,
    205   1.28.2.3     skrll 	.upm_done = xhci_device_ctrl_done,
    206        1.1  jakllsch };
    207        1.1  jakllsch 
    208        1.1  jakllsch static const struct usbd_pipe_methods xhci_device_isoc_methods = {
    209   1.28.2.3     skrll 	.upm_cleartoggle = xhci_noop,
    210        1.1  jakllsch };
    211        1.1  jakllsch 
    212        1.1  jakllsch static const struct usbd_pipe_methods xhci_device_bulk_methods = {
    213   1.28.2.3     skrll 	.upm_transfer = xhci_device_bulk_transfer,
    214   1.28.2.3     skrll 	.upm_start = xhci_device_bulk_start,
    215   1.28.2.3     skrll 	.upm_abort = xhci_device_bulk_abort,
    216   1.28.2.3     skrll 	.upm_close = xhci_device_bulk_close,
    217   1.28.2.3     skrll 	.upm_cleartoggle = xhci_noop,
    218   1.28.2.3     skrll 	.upm_done = xhci_device_bulk_done,
    219        1.1  jakllsch };
    220        1.1  jakllsch 
    221        1.1  jakllsch static const struct usbd_pipe_methods xhci_device_intr_methods = {
    222   1.28.2.3     skrll 	.upm_transfer = xhci_device_intr_transfer,
    223   1.28.2.3     skrll 	.upm_start = xhci_device_intr_start,
    224   1.28.2.3     skrll 	.upm_abort = xhci_device_intr_abort,
    225   1.28.2.3     skrll 	.upm_close = xhci_device_intr_close,
    226   1.28.2.3     skrll 	.upm_cleartoggle = xhci_noop,
    227   1.28.2.3     skrll 	.upm_done = xhci_device_intr_done,
    228        1.1  jakllsch };
    229        1.1  jakllsch 
    230        1.1  jakllsch static inline uint32_t
    231        1.1  jakllsch xhci_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    232        1.1  jakllsch {
    233        1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_ioh, offset);
    234        1.1  jakllsch }
    235        1.1  jakllsch 
    236        1.4       apb #if 0 /* unused */
    237        1.1  jakllsch static inline void
    238        1.1  jakllsch xhci_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    239        1.1  jakllsch     uint32_t value)
    240        1.1  jakllsch {
    241        1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, offset, value);
    242        1.1  jakllsch }
    243        1.4       apb #endif /* unused */
    244        1.1  jakllsch 
    245        1.1  jakllsch static inline uint32_t
    246        1.1  jakllsch xhci_cap_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    247        1.1  jakllsch {
    248        1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_cbh, offset);
    249        1.1  jakllsch }
    250        1.1  jakllsch 
    251        1.1  jakllsch static inline uint32_t
    252        1.1  jakllsch xhci_op_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    253        1.1  jakllsch {
    254        1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
    255        1.1  jakllsch }
    256        1.1  jakllsch 
    257        1.1  jakllsch static inline void
    258        1.1  jakllsch xhci_op_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    259        1.1  jakllsch     uint32_t value)
    260        1.1  jakllsch {
    261        1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_obh, offset, value);
    262        1.1  jakllsch }
    263        1.1  jakllsch 
    264        1.4       apb #if 0 /* unused */
    265        1.1  jakllsch static inline uint64_t
    266        1.1  jakllsch xhci_op_read_8(const struct xhci_softc * const sc, bus_size_t offset)
    267        1.1  jakllsch {
    268        1.1  jakllsch 	uint64_t value;
    269        1.1  jakllsch 
    270        1.1  jakllsch 	if (sc->sc_ac64) {
    271        1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    272        1.1  jakllsch 		value = bus_space_read_8(sc->sc_iot, sc->sc_obh, offset);
    273        1.1  jakllsch #else
    274        1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
    275        1.1  jakllsch 		value |= (uint64_t)bus_space_read_4(sc->sc_iot, sc->sc_obh,
    276        1.1  jakllsch 		    offset + 4) << 32;
    277        1.1  jakllsch #endif
    278        1.1  jakllsch 	} else {
    279        1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
    280        1.1  jakllsch 	}
    281        1.1  jakllsch 
    282        1.1  jakllsch 	return value;
    283        1.1  jakllsch }
    284        1.4       apb #endif /* unused */
    285        1.1  jakllsch 
    286        1.1  jakllsch static inline void
    287        1.1  jakllsch xhci_op_write_8(const struct xhci_softc * const sc, bus_size_t offset,
    288        1.1  jakllsch     uint64_t value)
    289        1.1  jakllsch {
    290        1.1  jakllsch 	if (sc->sc_ac64) {
    291        1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    292        1.1  jakllsch 		bus_space_write_8(sc->sc_iot, sc->sc_obh, offset, value);
    293        1.1  jakllsch #else
    294        1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_obh, offset + 0,
    295        1.1  jakllsch 		    (value >> 0) & 0xffffffff);
    296        1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_obh, offset + 4,
    297        1.1  jakllsch 		    (value >> 32) & 0xffffffff);
    298        1.1  jakllsch #endif
    299        1.1  jakllsch 	} else {
    300        1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_obh, offset, value);
    301        1.1  jakllsch 	}
    302        1.1  jakllsch }
    303        1.1  jakllsch 
    304        1.1  jakllsch static inline uint32_t
    305        1.1  jakllsch xhci_rt_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    306        1.1  jakllsch {
    307        1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
    308        1.1  jakllsch }
    309        1.1  jakllsch 
    310        1.1  jakllsch static inline void
    311        1.1  jakllsch xhci_rt_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    312        1.1  jakllsch     uint32_t value)
    313        1.1  jakllsch {
    314        1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset, value);
    315        1.1  jakllsch }
    316        1.1  jakllsch 
    317        1.4       apb #if 0 /* unused */
    318        1.1  jakllsch static inline uint64_t
    319        1.1  jakllsch xhci_rt_read_8(const struct xhci_softc * const sc, bus_size_t offset)
    320        1.1  jakllsch {
    321        1.1  jakllsch 	uint64_t value;
    322        1.1  jakllsch 
    323        1.1  jakllsch 	if (sc->sc_ac64) {
    324        1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    325        1.1  jakllsch 		value = bus_space_read_8(sc->sc_iot, sc->sc_rbh, offset);
    326        1.1  jakllsch #else
    327        1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
    328        1.1  jakllsch 		value |= (uint64_t)bus_space_read_4(sc->sc_iot, sc->sc_rbh,
    329        1.1  jakllsch 		    offset + 4) << 32;
    330        1.1  jakllsch #endif
    331        1.1  jakllsch 	} else {
    332        1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
    333        1.1  jakllsch 	}
    334        1.1  jakllsch 
    335        1.1  jakllsch 	return value;
    336        1.1  jakllsch }
    337        1.4       apb #endif /* unused */
    338        1.1  jakllsch 
    339        1.1  jakllsch static inline void
    340        1.1  jakllsch xhci_rt_write_8(const struct xhci_softc * const sc, bus_size_t offset,
    341        1.1  jakllsch     uint64_t value)
    342        1.1  jakllsch {
    343        1.1  jakllsch 	if (sc->sc_ac64) {
    344        1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    345        1.1  jakllsch 		bus_space_write_8(sc->sc_iot, sc->sc_rbh, offset, value);
    346        1.1  jakllsch #else
    347        1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset + 0,
    348        1.1  jakllsch 		    (value >> 0) & 0xffffffff);
    349        1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset + 4,
    350        1.1  jakllsch 		    (value >> 32) & 0xffffffff);
    351        1.1  jakllsch #endif
    352        1.1  jakllsch 	} else {
    353        1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset, value);
    354        1.1  jakllsch 	}
    355        1.1  jakllsch }
    356        1.1  jakllsch 
    357        1.4       apb #if 0 /* unused */
    358        1.1  jakllsch static inline uint32_t
    359        1.1  jakllsch xhci_db_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    360        1.1  jakllsch {
    361        1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_dbh, offset);
    362        1.1  jakllsch }
    363        1.4       apb #endif /* unused */
    364        1.1  jakllsch 
    365        1.1  jakllsch static inline void
    366        1.1  jakllsch xhci_db_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    367        1.1  jakllsch     uint32_t value)
    368        1.1  jakllsch {
    369        1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_dbh, offset, value);
    370        1.1  jakllsch }
    371        1.1  jakllsch 
    372        1.1  jakllsch /* --- */
    373        1.1  jakllsch 
    374        1.1  jakllsch static inline uint8_t
    375        1.1  jakllsch xhci_ep_get_type(usb_endpoint_descriptor_t * const ed)
    376        1.1  jakllsch {
    377        1.1  jakllsch 	u_int eptype;
    378        1.1  jakllsch 
    379        1.1  jakllsch 	switch (UE_GET_XFERTYPE(ed->bmAttributes)) {
    380        1.1  jakllsch 	case UE_CONTROL:
    381        1.1  jakllsch 		eptype = 0x0;
    382        1.1  jakllsch 		break;
    383        1.1  jakllsch 	case UE_ISOCHRONOUS:
    384        1.1  jakllsch 		eptype = 0x1;
    385        1.1  jakllsch 		break;
    386        1.1  jakllsch 	case UE_BULK:
    387        1.1  jakllsch 		eptype = 0x2;
    388        1.1  jakllsch 		break;
    389        1.1  jakllsch 	case UE_INTERRUPT:
    390        1.1  jakllsch 		eptype = 0x3;
    391        1.1  jakllsch 		break;
    392        1.1  jakllsch 	}
    393        1.1  jakllsch 
    394        1.1  jakllsch 	if ((UE_GET_XFERTYPE(ed->bmAttributes) == UE_CONTROL) ||
    395        1.1  jakllsch 	    (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN))
    396        1.1  jakllsch 		return eptype | 0x4;
    397        1.1  jakllsch 	else
    398        1.1  jakllsch 		return eptype;
    399        1.1  jakllsch }
    400        1.1  jakllsch 
    401        1.1  jakllsch static u_int
    402        1.1  jakllsch xhci_ep_get_dci(usb_endpoint_descriptor_t * const ed)
    403        1.1  jakllsch {
    404        1.1  jakllsch 	/* xHCI 1.0 section 4.5.1 */
    405        1.1  jakllsch 	u_int epaddr = UE_GET_ADDR(ed->bEndpointAddress);
    406        1.1  jakllsch 	u_int in = 0;
    407        1.1  jakllsch 
    408        1.1  jakllsch 	if ((UE_GET_XFERTYPE(ed->bmAttributes) == UE_CONTROL) ||
    409        1.1  jakllsch 	    (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN))
    410        1.1  jakllsch 		in = 1;
    411        1.1  jakllsch 
    412        1.1  jakllsch 	return epaddr * 2 + in;
    413        1.1  jakllsch }
    414        1.1  jakllsch 
    415        1.1  jakllsch static inline u_int
    416        1.1  jakllsch xhci_dci_to_ici(const u_int i)
    417        1.1  jakllsch {
    418        1.1  jakllsch 	return i + 1;
    419        1.1  jakllsch }
    420        1.1  jakllsch 
    421        1.1  jakllsch static inline void *
    422        1.1  jakllsch xhci_slot_get_dcv(struct xhci_softc * const sc, struct xhci_slot * const xs,
    423        1.1  jakllsch     const u_int dci)
    424        1.1  jakllsch {
    425        1.1  jakllsch 	return KERNADDR(&xs->xs_dc_dma, sc->sc_ctxsz * dci);
    426        1.1  jakllsch }
    427        1.1  jakllsch 
    428        1.4       apb #if 0 /* unused */
    429        1.1  jakllsch static inline bus_addr_t
    430        1.1  jakllsch xhci_slot_get_dcp(struct xhci_softc * const sc, struct xhci_slot * const xs,
    431        1.1  jakllsch     const u_int dci)
    432        1.1  jakllsch {
    433        1.1  jakllsch 	return DMAADDR(&xs->xs_dc_dma, sc->sc_ctxsz * dci);
    434        1.1  jakllsch }
    435        1.4       apb #endif /* unused */
    436        1.1  jakllsch 
    437        1.1  jakllsch static inline void *
    438        1.1  jakllsch xhci_slot_get_icv(struct xhci_softc * const sc, struct xhci_slot * const xs,
    439        1.1  jakllsch     const u_int ici)
    440        1.1  jakllsch {
    441        1.1  jakllsch 	return KERNADDR(&xs->xs_ic_dma, sc->sc_ctxsz * ici);
    442        1.1  jakllsch }
    443        1.1  jakllsch 
    444        1.1  jakllsch static inline bus_addr_t
    445        1.1  jakllsch xhci_slot_get_icp(struct xhci_softc * const sc, struct xhci_slot * const xs,
    446        1.1  jakllsch     const u_int ici)
    447        1.1  jakllsch {
    448        1.1  jakllsch 	return DMAADDR(&xs->xs_ic_dma, sc->sc_ctxsz * ici);
    449        1.1  jakllsch }
    450        1.1  jakllsch 
    451        1.1  jakllsch static inline struct xhci_trb *
    452        1.1  jakllsch xhci_ring_trbv(struct xhci_ring * const xr, u_int idx)
    453        1.1  jakllsch {
    454        1.1  jakllsch 	return KERNADDR(&xr->xr_dma, XHCI_TRB_SIZE * idx);
    455        1.1  jakllsch }
    456        1.1  jakllsch 
    457        1.1  jakllsch static inline bus_addr_t
    458        1.1  jakllsch xhci_ring_trbp(struct xhci_ring * const xr, u_int idx)
    459        1.1  jakllsch {
    460        1.1  jakllsch 	return DMAADDR(&xr->xr_dma, XHCI_TRB_SIZE * idx);
    461        1.1  jakllsch }
    462        1.1  jakllsch 
    463        1.1  jakllsch static inline void
    464        1.1  jakllsch xhci_trb_put(struct xhci_trb * const trb, uint64_t parameter, uint32_t status,
    465        1.1  jakllsch     uint32_t control)
    466        1.1  jakllsch {
    467        1.1  jakllsch 	trb->trb_0 = parameter;
    468        1.1  jakllsch 	trb->trb_2 = status;
    469        1.1  jakllsch 	trb->trb_3 = control;
    470        1.1  jakllsch }
    471        1.1  jakllsch 
    472        1.1  jakllsch /* --- */
    473        1.1  jakllsch 
    474        1.1  jakllsch void
    475        1.1  jakllsch xhci_childdet(device_t self, device_t child)
    476        1.1  jakllsch {
    477        1.1  jakllsch 	struct xhci_softc * const sc = device_private(self);
    478        1.1  jakllsch 
    479        1.1  jakllsch 	KASSERT(sc->sc_child == child);
    480        1.1  jakllsch 	if (child == sc->sc_child)
    481        1.1  jakllsch 		sc->sc_child = NULL;
    482        1.1  jakllsch }
    483        1.1  jakllsch 
    484        1.1  jakllsch int
    485        1.1  jakllsch xhci_detach(struct xhci_softc *sc, int flags)
    486        1.1  jakllsch {
    487        1.1  jakllsch 	int rv = 0;
    488        1.1  jakllsch 
    489        1.1  jakllsch 	if (sc->sc_child != NULL)
    490        1.1  jakllsch 		rv = config_detach(sc->sc_child, flags);
    491        1.1  jakllsch 
    492        1.1  jakllsch 	if (rv != 0)
    493  1.28.2.13     skrll 		return rv;
    494        1.1  jakllsch 
    495        1.1  jakllsch 	/* XXX unconfigure/free slots */
    496        1.1  jakllsch 
    497        1.1  jakllsch 	/* verify: */
    498        1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_IMAN(0), 0);
    499        1.1  jakllsch 	xhci_op_write_4(sc, XHCI_USBCMD, 0);
    500        1.1  jakllsch 	/* do we need to wait for stop? */
    501        1.1  jakllsch 
    502        1.1  jakllsch 	xhci_op_write_8(sc, XHCI_CRCR, 0);
    503        1.1  jakllsch 	xhci_ring_free(sc, &sc->sc_cr);
    504        1.1  jakllsch 	cv_destroy(&sc->sc_command_cv);
    505        1.1  jakllsch 
    506        1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_ERSTSZ(0), 0);
    507        1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERSTBA(0), 0);
    508        1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERDP(0), 0|XHCI_ERDP_LO_BUSY);
    509        1.1  jakllsch 	xhci_ring_free(sc, &sc->sc_er);
    510        1.1  jakllsch 
    511        1.1  jakllsch 	usb_freemem(&sc->sc_bus, &sc->sc_eventst_dma);
    512        1.1  jakllsch 
    513        1.1  jakllsch 	xhci_op_write_8(sc, XHCI_DCBAAP, 0);
    514        1.1  jakllsch 	usb_freemem(&sc->sc_bus, &sc->sc_dcbaa_dma);
    515        1.1  jakllsch 
    516        1.1  jakllsch 	kmem_free(sc->sc_slots, sizeof(*sc->sc_slots) * sc->sc_maxslots);
    517        1.1  jakllsch 
    518        1.1  jakllsch 	mutex_destroy(&sc->sc_lock);
    519        1.1  jakllsch 	mutex_destroy(&sc->sc_intr_lock);
    520        1.1  jakllsch 
    521        1.1  jakllsch 	pool_cache_destroy(sc->sc_xferpool);
    522        1.1  jakllsch 
    523        1.1  jakllsch 	return rv;
    524        1.1  jakllsch }
    525        1.1  jakllsch 
    526        1.1  jakllsch int
    527        1.1  jakllsch xhci_activate(device_t self, enum devact act)
    528        1.1  jakllsch {
    529        1.1  jakllsch 	struct xhci_softc * const sc = device_private(self);
    530        1.1  jakllsch 
    531        1.1  jakllsch 	switch (act) {
    532        1.1  jakllsch 	case DVACT_DEACTIVATE:
    533        1.1  jakllsch 		sc->sc_dying = true;
    534        1.1  jakllsch 		return 0;
    535        1.1  jakllsch 	default:
    536        1.1  jakllsch 		return EOPNOTSUPP;
    537        1.1  jakllsch 	}
    538        1.1  jakllsch }
    539        1.1  jakllsch 
    540        1.1  jakllsch bool
    541        1.1  jakllsch xhci_suspend(device_t dv, const pmf_qual_t *qual)
    542        1.1  jakllsch {
    543        1.1  jakllsch 	return false;
    544        1.1  jakllsch }
    545        1.1  jakllsch 
    546        1.1  jakllsch bool
    547        1.1  jakllsch xhci_resume(device_t dv, const pmf_qual_t *qual)
    548        1.1  jakllsch {
    549        1.1  jakllsch 	return false;
    550        1.1  jakllsch }
    551        1.1  jakllsch 
    552        1.1  jakllsch bool
    553        1.1  jakllsch xhci_shutdown(device_t self, int flags)
    554        1.1  jakllsch {
    555        1.1  jakllsch 	return false;
    556        1.1  jakllsch }
    557        1.1  jakllsch 
    558        1.1  jakllsch 
    559        1.1  jakllsch static void
    560        1.1  jakllsch hexdump(const char *msg, const void *base, size_t len)
    561        1.1  jakllsch {
    562        1.1  jakllsch #if 0
    563        1.1  jakllsch 	size_t cnt;
    564        1.1  jakllsch 	const uint32_t *p;
    565        1.1  jakllsch 	extern paddr_t vtophys(vaddr_t);
    566        1.1  jakllsch 
    567        1.1  jakllsch 	p = base;
    568        1.1  jakllsch 	cnt = 0;
    569        1.1  jakllsch 
    570        1.1  jakllsch 	printf("*** %s (%zu bytes @ %p %p)\n", msg, len, base,
    571        1.1  jakllsch 	    (void *)vtophys((vaddr_t)base));
    572        1.1  jakllsch 
    573        1.1  jakllsch 	while (cnt < len) {
    574        1.1  jakllsch 		if (cnt % 16 == 0)
    575        1.1  jakllsch 			printf("%p: ", p);
    576        1.1  jakllsch 		else if (cnt % 8 == 0)
    577        1.1  jakllsch 			printf(" |");
    578        1.1  jakllsch 		printf(" %08x", *p++);
    579        1.1  jakllsch 		cnt += 4;
    580        1.1  jakllsch 		if (cnt % 16 == 0)
    581        1.1  jakllsch 			printf("\n");
    582        1.1  jakllsch 	}
    583        1.1  jakllsch #endif
    584        1.1  jakllsch }
    585        1.1  jakllsch 
    586        1.1  jakllsch 
    587       1.15     skrll int
    588        1.1  jakllsch xhci_init(struct xhci_softc *sc)
    589        1.1  jakllsch {
    590        1.1  jakllsch 	bus_size_t bsz;
    591        1.7  christos 	uint32_t cap, hcs1, hcs2, hcc, dboff, rtsoff;
    592        1.1  jakllsch 	uint32_t ecp, ecr;
    593        1.1  jakllsch 	uint32_t usbcmd, usbsts, pagesize, config;
    594        1.1  jakllsch 	int i;
    595        1.1  jakllsch 	uint16_t hciversion;
    596        1.1  jakllsch 	uint8_t caplength;
    597        1.1  jakllsch 
    598       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
    599        1.1  jakllsch 
    600       1.14     skrll 	/* XXX Low/Full/High speeds for now */
    601   1.28.2.5     skrll 	sc->sc_bus.ub_revision = USBREV_2_0;
    602   1.28.2.5     skrll 	sc->sc_bus.ub_usedma = true;
    603        1.1  jakllsch 
    604        1.1  jakllsch 	cap = xhci_read_4(sc, XHCI_CAPLENGTH);
    605        1.1  jakllsch 	caplength = XHCI_CAP_CAPLENGTH(cap);
    606        1.1  jakllsch 	hciversion = XHCI_CAP_HCIVERSION(cap);
    607        1.1  jakllsch 
    608        1.1  jakllsch 	if ((hciversion < 0x0096) || (hciversion > 0x0100)) {
    609        1.1  jakllsch 		aprint_normal_dev(sc->sc_dev,
    610        1.1  jakllsch 		    "xHCI version %x.%x not known to be supported\n",
    611        1.1  jakllsch 		    (hciversion >> 8) & 0xff, (hciversion >> 0) & 0xff);
    612        1.1  jakllsch 	} else {
    613        1.1  jakllsch 		aprint_verbose_dev(sc->sc_dev, "xHCI version %x.%x\n",
    614        1.1  jakllsch 		    (hciversion >> 8) & 0xff, (hciversion >> 0) & 0xff);
    615        1.1  jakllsch 	}
    616        1.1  jakllsch 
    617        1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, 0, caplength,
    618        1.1  jakllsch 	    &sc->sc_cbh) != 0) {
    619        1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "capability subregion failure\n");
    620       1.15     skrll 		return ENOMEM;
    621        1.1  jakllsch 	}
    622        1.1  jakllsch 
    623        1.1  jakllsch 	hcs1 = xhci_cap_read_4(sc, XHCI_HCSPARAMS1);
    624        1.1  jakllsch 	sc->sc_maxslots = XHCI_HCS1_MAXSLOTS(hcs1);
    625        1.1  jakllsch 	sc->sc_maxintrs = XHCI_HCS1_MAXINTRS(hcs1);
    626        1.1  jakllsch 	sc->sc_maxports = XHCI_HCS1_MAXPORTS(hcs1);
    627        1.1  jakllsch 	hcs2 = xhci_cap_read_4(sc, XHCI_HCSPARAMS2);
    628        1.7  christos 	(void)xhci_cap_read_4(sc, XHCI_HCSPARAMS3);
    629        1.1  jakllsch 	hcc = xhci_cap_read_4(sc, XHCI_HCCPARAMS);
    630        1.1  jakllsch 
    631        1.1  jakllsch 	sc->sc_ac64 = XHCI_HCC_AC64(hcc);
    632        1.1  jakllsch 	sc->sc_ctxsz = XHCI_HCC_CSZ(hcc) ? 64 : 32;
    633       1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "ac64 %d ctxsz %d\n", sc->sc_ac64,
    634        1.1  jakllsch 	    sc->sc_ctxsz);
    635        1.1  jakllsch 
    636       1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "xECP %x\n", XHCI_HCC_XECP(hcc) * 4);
    637        1.1  jakllsch 	ecp = XHCI_HCC_XECP(hcc) * 4;
    638        1.1  jakllsch 	while (ecp != 0) {
    639        1.1  jakllsch 		ecr = xhci_read_4(sc, ecp);
    640       1.12  jakllsch 		aprint_debug_dev(sc->sc_dev, "ECR %x: %08x\n", ecp, ecr);
    641        1.1  jakllsch 		switch (XHCI_XECP_ID(ecr)) {
    642        1.1  jakllsch 		case XHCI_ID_PROTOCOLS: {
    643        1.1  jakllsch 			uint32_t w0, w4, w8;
    644        1.1  jakllsch 			uint16_t w2;
    645        1.1  jakllsch 			w0 = xhci_read_4(sc, ecp + 0);
    646        1.1  jakllsch 			w2 = (w0 >> 16) & 0xffff;
    647        1.1  jakllsch 			w4 = xhci_read_4(sc, ecp + 4);
    648        1.1  jakllsch 			w8 = xhci_read_4(sc, ecp + 8);
    649       1.12  jakllsch 			aprint_debug_dev(sc->sc_dev, "SP: %08x %08x %08x\n",
    650        1.1  jakllsch 			    w0, w4, w8);
    651        1.1  jakllsch 			if (w4 == 0x20425355 && w2 == 0x0300) {
    652        1.1  jakllsch 				sc->sc_ss_port_start = (w8 >> 0) & 0xff;;
    653        1.1  jakllsch 				sc->sc_ss_port_count = (w8 >> 8) & 0xff;;
    654        1.1  jakllsch 			}
    655        1.1  jakllsch 			if (w4 == 0x20425355 && w2 == 0x0200) {
    656        1.1  jakllsch 				sc->sc_hs_port_start = (w8 >> 0) & 0xff;
    657        1.1  jakllsch 				sc->sc_hs_port_count = (w8 >> 8) & 0xff;
    658        1.1  jakllsch 			}
    659        1.1  jakllsch 			break;
    660        1.1  jakllsch 		}
    661        1.1  jakllsch 		default:
    662        1.1  jakllsch 			break;
    663        1.1  jakllsch 		}
    664        1.1  jakllsch 		ecr = xhci_read_4(sc, ecp);
    665        1.1  jakllsch 		if (XHCI_XECP_NEXT(ecr) == 0) {
    666        1.1  jakllsch 			ecp = 0;
    667        1.1  jakllsch 		} else {
    668        1.1  jakllsch 			ecp += XHCI_XECP_NEXT(ecr) * 4;
    669        1.1  jakllsch 		}
    670        1.1  jakllsch 	}
    671        1.1  jakllsch 
    672        1.1  jakllsch 	bsz = XHCI_PORTSC(sc->sc_maxports + 1);
    673        1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, caplength, bsz,
    674        1.1  jakllsch 	    &sc->sc_obh) != 0) {
    675        1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "operational subregion failure\n");
    676       1.15     skrll 		return ENOMEM;
    677        1.1  jakllsch 	}
    678        1.1  jakllsch 
    679        1.1  jakllsch 	dboff = xhci_cap_read_4(sc, XHCI_DBOFF);
    680        1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, dboff,
    681        1.1  jakllsch 	    sc->sc_maxslots * 4, &sc->sc_dbh) != 0) {
    682        1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "doorbell subregion failure\n");
    683       1.15     skrll 		return ENOMEM;
    684        1.1  jakllsch 	}
    685        1.1  jakllsch 
    686        1.1  jakllsch 	rtsoff = xhci_cap_read_4(sc, XHCI_RTSOFF);
    687        1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, rtsoff,
    688        1.1  jakllsch 	    sc->sc_maxintrs * 0x20, &sc->sc_rbh) != 0) {
    689        1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "runtime subregion failure\n");
    690       1.15     skrll 		return ENOMEM;
    691        1.1  jakllsch 	}
    692        1.1  jakllsch 
    693        1.1  jakllsch 	for (i = 0; i < 100; i++) {
    694        1.1  jakllsch 		usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
    695        1.1  jakllsch 		if ((usbsts & XHCI_STS_CNR) == 0)
    696        1.1  jakllsch 			break;
    697        1.1  jakllsch 		usb_delay_ms(&sc->sc_bus, 1);
    698        1.1  jakllsch 	}
    699        1.1  jakllsch 	if (i >= 100)
    700       1.15     skrll 		return EIO;
    701        1.1  jakllsch 
    702        1.1  jakllsch 	usbcmd = 0;
    703        1.1  jakllsch 	xhci_op_write_4(sc, XHCI_USBCMD, usbcmd);
    704        1.1  jakllsch 	usb_delay_ms(&sc->sc_bus, 1);
    705        1.1  jakllsch 
    706        1.1  jakllsch 	usbcmd = XHCI_CMD_HCRST;
    707        1.1  jakllsch 	xhci_op_write_4(sc, XHCI_USBCMD, usbcmd);
    708        1.1  jakllsch 	for (i = 0; i < 100; i++) {
    709        1.1  jakllsch 		usbcmd = xhci_op_read_4(sc, XHCI_USBCMD);
    710        1.1  jakllsch 		if ((usbcmd & XHCI_CMD_HCRST) == 0)
    711        1.1  jakllsch 			break;
    712        1.1  jakllsch 		usb_delay_ms(&sc->sc_bus, 1);
    713        1.1  jakllsch 	}
    714        1.1  jakllsch 	if (i >= 100)
    715       1.15     skrll 		return EIO;
    716        1.1  jakllsch 
    717        1.1  jakllsch 	for (i = 0; i < 100; i++) {
    718        1.1  jakllsch 		usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
    719        1.1  jakllsch 		if ((usbsts & XHCI_STS_CNR) == 0)
    720        1.1  jakllsch 			break;
    721        1.1  jakllsch 		usb_delay_ms(&sc->sc_bus, 1);
    722        1.1  jakllsch 	}
    723        1.1  jakllsch 	if (i >= 100)
    724       1.15     skrll 		return EIO;
    725        1.1  jakllsch 
    726        1.1  jakllsch 	pagesize = xhci_op_read_4(sc, XHCI_PAGESIZE);
    727       1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "PAGESIZE 0x%08x\n", pagesize);
    728        1.1  jakllsch 	pagesize = ffs(pagesize);
    729        1.1  jakllsch 	if (pagesize == 0)
    730       1.15     skrll 		return EIO;
    731        1.1  jakllsch 	sc->sc_pgsz = 1 << (12 + (pagesize - 1));
    732       1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "sc_pgsz 0x%08x\n", (uint32_t)sc->sc_pgsz);
    733       1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "sc_maxslots 0x%08x\n",
    734        1.1  jakllsch 	    (uint32_t)sc->sc_maxslots);
    735        1.1  jakllsch 
    736        1.5      matt 	usbd_status err;
    737        1.5      matt 
    738        1.5      matt 	sc->sc_maxspbuf = XHCI_HCS2_MAXSPBUF(hcs2);
    739       1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "sc_maxspbuf %d\n", sc->sc_maxspbuf);
    740        1.5      matt 	if (sc->sc_maxspbuf != 0) {
    741        1.5      matt 		err = usb_allocmem(&sc->sc_bus,
    742        1.5      matt 		    sizeof(uint64_t) * sc->sc_maxspbuf, sizeof(uint64_t),
    743        1.5      matt 		    &sc->sc_spbufarray_dma);
    744        1.5      matt 		if (err)
    745        1.5      matt 			return err;
    746   1.28.2.1     skrll 
    747        1.5      matt 		sc->sc_spbuf_dma = kmem_zalloc(sizeof(*sc->sc_spbuf_dma) * sc->sc_maxspbuf, KM_SLEEP);
    748        1.5      matt 		uint64_t *spbufarray = KERNADDR(&sc->sc_spbufarray_dma, 0);
    749        1.5      matt 		for (i = 0; i < sc->sc_maxspbuf; i++) {
    750        1.5      matt 			usb_dma_t * const dma = &sc->sc_spbuf_dma[i];
    751        1.5      matt 			/* allocate contexts */
    752        1.5      matt 			err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz,
    753        1.5      matt 			    sc->sc_pgsz, dma);
    754        1.5      matt 			if (err)
    755        1.5      matt 				return err;
    756        1.5      matt 			spbufarray[i] = htole64(DMAADDR(dma, 0));
    757        1.5      matt 			usb_syncmem(dma, 0, sc->sc_pgsz,
    758        1.5      matt 			    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    759        1.5      matt 		}
    760        1.5      matt 
    761   1.28.2.1     skrll 		usb_syncmem(&sc->sc_spbufarray_dma, 0,
    762        1.5      matt 		    sizeof(uint64_t) * sc->sc_maxspbuf, BUS_DMASYNC_PREWRITE);
    763        1.5      matt 	}
    764        1.5      matt 
    765        1.1  jakllsch 	config = xhci_op_read_4(sc, XHCI_CONFIG);
    766        1.1  jakllsch 	config &= ~0xFF;
    767        1.1  jakllsch 	config |= sc->sc_maxslots & 0xFF;
    768        1.1  jakllsch 	xhci_op_write_4(sc, XHCI_CONFIG, config);
    769        1.1  jakllsch 
    770        1.1  jakllsch 	err = xhci_ring_init(sc, &sc->sc_cr, XHCI_COMMAND_RING_TRBS,
    771        1.1  jakllsch 	    XHCI_COMMAND_RING_SEGMENTS_ALIGN);
    772        1.1  jakllsch 	if (err) {
    773        1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "command ring init fail\n");
    774        1.1  jakllsch 		return err;
    775        1.1  jakllsch 	}
    776        1.1  jakllsch 
    777        1.1  jakllsch 	err = xhci_ring_init(sc, &sc->sc_er, XHCI_EVENT_RING_TRBS,
    778        1.1  jakllsch 	    XHCI_EVENT_RING_SEGMENTS_ALIGN);
    779        1.1  jakllsch 	if (err) {
    780        1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "event ring init fail\n");
    781        1.1  jakllsch 		return err;
    782        1.1  jakllsch 	}
    783        1.1  jakllsch 
    784       1.16     skrll 	usb_dma_t *dma;
    785       1.16     skrll 	size_t size;
    786       1.16     skrll 	size_t align;
    787       1.16     skrll 
    788       1.16     skrll 	dma = &sc->sc_eventst_dma;
    789       1.16     skrll 	size = roundup2(XHCI_EVENT_RING_SEGMENTS * XHCI_ERSTE_SIZE,
    790       1.16     skrll 	    XHCI_EVENT_RING_SEGMENT_TABLE_ALIGN);
    791       1.16     skrll 	KASSERT(size <= (512 * 1024));
    792       1.16     skrll 	align = XHCI_EVENT_RING_SEGMENT_TABLE_ALIGN;
    793       1.16     skrll 	err = usb_allocmem(&sc->sc_bus, size, align, dma);
    794       1.16     skrll 
    795       1.16     skrll 	memset(KERNADDR(dma, 0), 0, size);
    796       1.16     skrll 	usb_syncmem(dma, 0, size, BUS_DMASYNC_PREWRITE);
    797       1.16     skrll 	aprint_debug_dev(sc->sc_dev, "eventst: %s %016jx %p %zx\n",
    798       1.16     skrll 	    usbd_errstr(err),
    799       1.16     skrll 	    (uintmax_t)DMAADDR(&sc->sc_eventst_dma, 0),
    800       1.16     skrll 	    KERNADDR(&sc->sc_eventst_dma, 0),
    801   1.28.2.5     skrll 	    sc->sc_eventst_dma.udma_block->size);
    802       1.16     skrll 
    803       1.16     skrll 	dma = &sc->sc_dcbaa_dma;
    804       1.16     skrll 	size = (1 + sc->sc_maxslots) * sizeof(uint64_t);
    805       1.16     skrll 	KASSERT(size <= 2048);
    806       1.16     skrll 	align = XHCI_DEVICE_CONTEXT_BASE_ADDRESS_ARRAY_ALIGN;
    807       1.16     skrll 	err = usb_allocmem(&sc->sc_bus, size, align, dma);
    808       1.16     skrll 
    809       1.16     skrll 	memset(KERNADDR(dma, 0), 0, size);
    810       1.16     skrll 	if (sc->sc_maxspbuf != 0) {
    811       1.16     skrll 		/*
    812       1.16     skrll 		 * DCBA entry 0 hold the scratchbuf array pointer.
    813       1.16     skrll 		 */
    814       1.16     skrll 		*(uint64_t *)KERNADDR(dma, 0) =
    815       1.16     skrll 		    htole64(DMAADDR(&sc->sc_spbufarray_dma, 0));
    816        1.1  jakllsch 	}
    817       1.16     skrll 	usb_syncmem(dma, 0, size, BUS_DMASYNC_PREWRITE);
    818       1.16     skrll 	aprint_debug_dev(sc->sc_dev, "dcbaa: %s %016jx %p %zx\n",
    819       1.16     skrll 	    usbd_errstr(err),
    820       1.16     skrll 	    (uintmax_t)DMAADDR(&sc->sc_dcbaa_dma, 0),
    821       1.16     skrll 	    KERNADDR(&sc->sc_dcbaa_dma, 0),
    822   1.28.2.5     skrll 	    sc->sc_dcbaa_dma.udma_block->size);
    823        1.1  jakllsch 
    824        1.1  jakllsch 	sc->sc_slots = kmem_zalloc(sizeof(*sc->sc_slots) * sc->sc_maxslots,
    825        1.1  jakllsch 	    KM_SLEEP);
    826        1.1  jakllsch 
    827        1.1  jakllsch 	cv_init(&sc->sc_command_cv, "xhcicmd");
    828        1.1  jakllsch 
    829        1.1  jakllsch 	struct xhci_erste *erst;
    830        1.1  jakllsch 	erst = KERNADDR(&sc->sc_eventst_dma, 0);
    831        1.1  jakllsch 	erst[0].erste_0 = htole64(xhci_ring_trbp(&sc->sc_er, 0));
    832        1.1  jakllsch 	erst[0].erste_2 = htole32(XHCI_EVENT_RING_TRBS);
    833        1.1  jakllsch 	erst[0].erste_3 = htole32(0);
    834        1.1  jakllsch 	usb_syncmem(&sc->sc_eventst_dma, 0,
    835        1.1  jakllsch 	    XHCI_ERSTE_SIZE * XHCI_EVENT_RING_SEGMENTS, BUS_DMASYNC_PREWRITE);
    836        1.1  jakllsch 
    837        1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_ERSTSZ(0), XHCI_EVENT_RING_SEGMENTS);
    838        1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERSTBA(0), DMAADDR(&sc->sc_eventst_dma, 0));
    839        1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERDP(0), xhci_ring_trbp(&sc->sc_er, 0) |
    840        1.1  jakllsch 	    XHCI_ERDP_LO_BUSY);
    841        1.1  jakllsch 	xhci_op_write_8(sc, XHCI_DCBAAP, DMAADDR(&sc->sc_dcbaa_dma, 0));
    842        1.1  jakllsch 	xhci_op_write_8(sc, XHCI_CRCR, xhci_ring_trbp(&sc->sc_cr, 0) |
    843        1.1  jakllsch 	    sc->sc_cr.xr_cs);
    844        1.1  jakllsch 
    845        1.1  jakllsch #if 0
    846        1.1  jakllsch 	hexdump("eventst", KERNADDR(&sc->sc_eventst_dma, 0),
    847        1.1  jakllsch 	    XHCI_ERSTE_SIZE * XHCI_EVENT_RING_SEGMENTS);
    848        1.1  jakllsch #endif
    849        1.1  jakllsch 
    850        1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_IMAN(0), XHCI_IMAN_INTR_ENA);
    851        1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_IMOD(0), 0);
    852        1.1  jakllsch 
    853        1.1  jakllsch 	xhci_op_write_4(sc, XHCI_USBCMD, XHCI_CMD_INTE|XHCI_CMD_RS); /* Go! */
    854       1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "USBCMD %08"PRIx32"\n",
    855        1.1  jakllsch 	    xhci_op_read_4(sc, XHCI_USBCMD));
    856        1.1  jakllsch 
    857        1.1  jakllsch 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
    858        1.1  jakllsch 	mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_SCHED);
    859        1.1  jakllsch 	cv_init(&sc->sc_softwake_cv, "xhciab");
    860        1.1  jakllsch 
    861        1.1  jakllsch 	sc->sc_xferpool = pool_cache_init(sizeof(struct xhci_xfer), 0, 0, 0,
    862        1.1  jakllsch 	    "xhcixfer", NULL, IPL_USB, NULL, NULL, NULL);
    863        1.1  jakllsch 
    864        1.1  jakllsch 	/* Set up the bus struct. */
    865   1.28.2.5     skrll 	sc->sc_bus.ub_methods = &xhci_bus_methods;
    866   1.28.2.5     skrll 	sc->sc_bus.ub_pipesize = sizeof(struct xhci_pipe);
    867        1.1  jakllsch 
    868        1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
    869        1.1  jakllsch }
    870        1.1  jakllsch 
    871        1.1  jakllsch int
    872        1.1  jakllsch xhci_intr(void *v)
    873        1.1  jakllsch {
    874        1.1  jakllsch 	struct xhci_softc * const sc = v;
    875       1.25     skrll 	int ret = 0;
    876        1.1  jakllsch 
    877       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
    878       1.27     skrll 
    879       1.25     skrll 	if (sc == NULL)
    880        1.1  jakllsch 		return 0;
    881        1.1  jakllsch 
    882       1.25     skrll 	mutex_spin_enter(&sc->sc_intr_lock);
    883       1.25     skrll 
    884       1.25     skrll 	if (sc->sc_dying || !device_has_power(sc->sc_dev))
    885       1.25     skrll 		goto done;
    886       1.25     skrll 
    887        1.1  jakllsch 	/* If we get an interrupt while polling, then just ignore it. */
    888   1.28.2.5     skrll 	if (sc->sc_bus.ub_usepolling) {
    889        1.1  jakllsch #ifdef DIAGNOSTIC
    890       1.27     skrll 		DPRINTFN(16, "ignored interrupt while polling", 0, 0, 0, 0);
    891        1.1  jakllsch #endif
    892       1.25     skrll 		goto done;
    893        1.1  jakllsch 	}
    894        1.1  jakllsch 
    895       1.25     skrll 	ret = xhci_intr1(sc);
    896       1.25     skrll done:
    897       1.25     skrll 	mutex_spin_exit(&sc->sc_intr_lock);
    898       1.25     skrll 	return ret;
    899        1.1  jakllsch }
    900        1.1  jakllsch 
    901        1.1  jakllsch int
    902        1.1  jakllsch xhci_intr1(struct xhci_softc * const sc)
    903        1.1  jakllsch {
    904        1.1  jakllsch 	uint32_t usbsts;
    905        1.1  jakllsch 	uint32_t iman;
    906        1.1  jakllsch 
    907       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
    908       1.27     skrll 
    909        1.1  jakllsch 	usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
    910       1.27     skrll 	DPRINTFN(16, "USBSTS %08x", usbsts, 0, 0, 0);
    911        1.1  jakllsch #if 0
    912        1.1  jakllsch 	if ((usbsts & (XHCI_STS_EINT|XHCI_STS_PCD)) == 0) {
    913        1.1  jakllsch 		return 0;
    914        1.1  jakllsch 	}
    915        1.1  jakllsch #endif
    916        1.1  jakllsch 	xhci_op_write_4(sc, XHCI_USBSTS,
    917        1.1  jakllsch 	    usbsts & (2|XHCI_STS_EINT|XHCI_STS_PCD)); /* XXX */
    918        1.1  jakllsch 	usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
    919       1.27     skrll 	DPRINTFN(16, "USBSTS %08x", usbsts, 0, 0, 0);
    920        1.1  jakllsch 
    921        1.1  jakllsch 	iman = xhci_rt_read_4(sc, XHCI_IMAN(0));
    922       1.27     skrll 	DPRINTFN(16, "IMAN0 %08x", iman, 0, 0, 0);
    923        1.1  jakllsch 	if ((iman & XHCI_IMAN_INTR_PEND) == 0) {
    924        1.1  jakllsch 		return 0;
    925        1.1  jakllsch 	}
    926        1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_IMAN(0), iman);
    927        1.1  jakllsch 	iman = xhci_rt_read_4(sc, XHCI_IMAN(0));
    928       1.27     skrll 	DPRINTFN(16, "IMAN0 %08x", iman, 0, 0, 0);
    929        1.1  jakllsch 	usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
    930       1.27     skrll 	DPRINTFN(16, "USBSTS %08x", usbsts, 0, 0, 0);
    931        1.1  jakllsch 
    932        1.1  jakllsch 	usb_schedsoftintr(&sc->sc_bus);
    933        1.1  jakllsch 
    934        1.1  jakllsch 	return 1;
    935        1.1  jakllsch }
    936        1.1  jakllsch 
    937        1.1  jakllsch static usbd_status
    938  1.28.2.14     skrll xhci_configure_endpoint(struct usbd_pipe *pipe)
    939        1.1  jakllsch {
    940   1.28.2.5     skrll 	struct xhci_softc * const sc = pipe->up_dev->ud_bus->ub_hcpriv;
    941   1.28.2.5     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
    942   1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
    943   1.28.2.5     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
    944        1.1  jakllsch 	const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
    945        1.1  jakllsch 	struct xhci_trb trb;
    946        1.1  jakllsch 	usbd_status err;
    947        1.1  jakllsch 	uint32_t *cp;
    948        1.1  jakllsch 
    949       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
    950       1.27     skrll 	DPRINTFN(4, "dci %u epaddr 0x%02x attr 0x%02x",
    951       1.27     skrll 	    dci, ed->bEndpointAddress, ed->bmAttributes, 0);
    952        1.1  jakllsch 
    953        1.1  jakllsch 	/* XXX ensure input context is available? */
    954        1.1  jakllsch 
    955        1.1  jakllsch 	memset(xhci_slot_get_icv(sc, xs, 0), 0, sc->sc_pgsz);
    956        1.1  jakllsch 
    957        1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
    958        1.1  jakllsch 	cp[0] = htole32(0);
    959        1.1  jakllsch 	cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(dci));
    960        1.1  jakllsch 
    961        1.1  jakllsch 	/* set up input slot context */
    962        1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_SLOT));
    963        1.1  jakllsch 	cp[0] = htole32(XHCI_SCTX_0_CTX_NUM_SET(dci));
    964        1.1  jakllsch 	cp[1] = htole32(0);
    965        1.1  jakllsch 	cp[2] = htole32(0);
    966        1.1  jakllsch 	cp[3] = htole32(0);
    967        1.1  jakllsch 
    968  1.28.2.16     skrll 	uint8_t eptype = xhci_ep_get_type(pipe->up_endpoint->ue_edesc);
    969        1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(dci));
    970        1.1  jakllsch 	if (xfertype == UE_INTERRUPT) {
    971  1.28.2.16     skrll 		cp[0] = htole32(
    972  1.28.2.16     skrll 		    XHCI_EPCTX_0_IVAL_SET(3) /* XXX */
    973  1.28.2.16     skrll 		    );
    974  1.28.2.16     skrll 		cp[1] = htole32(
    975  1.28.2.16     skrll 		    XHCI_EPCTX_1_CERR_SET(3) |
    976  1.28.2.16     skrll 		    XHCI_EPCTX_1_EPTYPE_SET(eptype) |
    977  1.28.2.16     skrll 		    XHCI_EPCTX_1_MAXB_SET(0) |
    978  1.28.2.16     skrll 		    XHCI_EPCTX_1_MAXP_SIZE_SET(8) /* XXX */
    979  1.28.2.16     skrll 		    );
    980  1.28.2.16     skrll 		cp[4] = htole32(
    981  1.28.2.16     skrll 		    XHCI_EPCTX_4_AVG_TRB_LEN_SET(8)
    982  1.28.2.16     skrll 		    );
    983        1.1  jakllsch 	} else {
    984  1.28.2.16     skrll 		cp[0] = htole32(0);
    985  1.28.2.16     skrll 		cp[1] = htole32(
    986  1.28.2.16     skrll 		    XHCI_EPCTX_1_CERR_SET(3) |
    987  1.28.2.16     skrll 		    XHCI_EPCTX_1_EPTYPE_SET(eptype) |
    988  1.28.2.16     skrll 		    XHCI_EPCTX_1_MAXB_SET(0) |
    989  1.28.2.16     skrll 		    XHCI_EPCTX_1_MAXP_SIZE_SET(512) /* XXX */
    990  1.28.2.16     skrll 		    );
    991        1.1  jakllsch 	}
    992        1.1  jakllsch 	*(uint64_t *)(&cp[2]) = htole64(
    993        1.1  jakllsch 	    xhci_ring_trbp(&xs->xs_ep[dci].xe_tr, 0) |
    994        1.1  jakllsch 	    XHCI_EPCTX_2_DCS_SET(1));
    995        1.1  jakllsch 
    996        1.1  jakllsch 	/* sync input contexts before they are read from memory */
    997        1.1  jakllsch 	usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
    998        1.1  jakllsch 	hexdump("input control context", xhci_slot_get_icv(sc, xs, 0),
    999        1.1  jakllsch 	    sc->sc_ctxsz * 1);
   1000        1.1  jakllsch 	hexdump("input endpoint context", xhci_slot_get_icv(sc, xs,
   1001        1.1  jakllsch 	    xhci_dci_to_ici(dci)), sc->sc_ctxsz * 1);
   1002        1.1  jakllsch 
   1003        1.1  jakllsch 	trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
   1004        1.1  jakllsch 	trb.trb_2 = 0;
   1005        1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1006        1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_CONFIGURE_EP);
   1007        1.1  jakllsch 
   1008        1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1009        1.1  jakllsch 
   1010        1.1  jakllsch 	usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
   1011        1.1  jakllsch 	hexdump("output context", xhci_slot_get_dcv(sc, xs, dci),
   1012        1.1  jakllsch 	    sc->sc_ctxsz * 1);
   1013        1.1  jakllsch 
   1014        1.1  jakllsch 	return err;
   1015        1.1  jakllsch }
   1016        1.1  jakllsch 
   1017        1.1  jakllsch static usbd_status
   1018  1.28.2.14     skrll xhci_unconfigure_endpoint(struct usbd_pipe *pipe)
   1019        1.1  jakllsch {
   1020       1.27     skrll #ifdef USB_DEBUG
   1021   1.28.2.5     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1022       1.27     skrll #endif
   1023       1.27     skrll 
   1024       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1025       1.27     skrll 	DPRINTFN(4, "slot %u", xs->xs_idx, 0, 0, 0);
   1026       1.27     skrll 
   1027        1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   1028        1.1  jakllsch }
   1029        1.1  jakllsch 
   1030        1.1  jakllsch static usbd_status
   1031  1.28.2.14     skrll xhci_reset_endpoint(struct usbd_pipe *pipe)
   1032        1.1  jakllsch {
   1033   1.28.2.5     skrll 	struct xhci_softc * const sc = pipe->up_dev->ud_bus->ub_hcpriv;
   1034   1.28.2.5     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1035   1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1036        1.1  jakllsch 	struct xhci_trb trb;
   1037        1.1  jakllsch 	usbd_status err;
   1038        1.1  jakllsch 
   1039       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1040       1.27     skrll 	DPRINTFN(4, "dci %u", dci, 0, 0, 0);
   1041        1.1  jakllsch 
   1042        1.1  jakllsch 	trb.trb_0 = 0;
   1043        1.1  jakllsch 	trb.trb_2 = 0;
   1044        1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1045        1.1  jakllsch 	    XHCI_TRB_3_EP_SET(dci) |
   1046        1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_RESET_EP);
   1047        1.1  jakllsch 
   1048        1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1049        1.1  jakllsch 
   1050        1.1  jakllsch 	return err;
   1051        1.1  jakllsch }
   1052        1.1  jakllsch 
   1053        1.1  jakllsch #if 0
   1054        1.1  jakllsch static usbd_status
   1055  1.28.2.14     skrll xhci_stop_endpoint(struct usbd_pipe *pipe)
   1056        1.1  jakllsch {
   1057   1.28.2.5     skrll 	struct xhci_softc * const sc = pipe->up_dev->ud_bus->ub_hcpriv;
   1058   1.28.2.5     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1059        1.1  jakllsch 	struct xhci_trb trb;
   1060        1.1  jakllsch 	usbd_status err;
   1061   1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1062        1.1  jakllsch 
   1063       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1064       1.27     skrll 	DPRINTFN(4, "dci %u", dci, 0, 0, 0);
   1065        1.1  jakllsch 
   1066        1.1  jakllsch 	trb.trb_0 = 0;
   1067        1.1  jakllsch 	trb.trb_2 = 0;
   1068        1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1069        1.1  jakllsch 	    XHCI_TRB_3_EP_SET(dci) |
   1070        1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_STOP_EP);
   1071        1.1  jakllsch 
   1072        1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1073        1.1  jakllsch 
   1074        1.1  jakllsch 	return err;
   1075        1.1  jakllsch }
   1076        1.1  jakllsch #endif
   1077        1.1  jakllsch 
   1078        1.1  jakllsch static usbd_status
   1079  1.28.2.14     skrll xhci_set_dequeue(struct usbd_pipe *pipe)
   1080        1.1  jakllsch {
   1081   1.28.2.5     skrll 	struct xhci_softc * const sc = pipe->up_dev->ud_bus->ub_hcpriv;
   1082   1.28.2.5     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1083   1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1084        1.1  jakllsch 	struct xhci_ring * const xr = &xs->xs_ep[dci].xe_tr;
   1085        1.1  jakllsch 	struct xhci_trb trb;
   1086        1.1  jakllsch 	usbd_status err;
   1087        1.1  jakllsch 
   1088       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1089       1.27     skrll 	DPRINTFN(4, "slot %u dci %u", xs->xs_idx, dci, 0, 0);
   1090        1.1  jakllsch 
   1091        1.1  jakllsch 	memset(xr->xr_trb, 0, xr->xr_ntrb * XHCI_TRB_SIZE);
   1092        1.1  jakllsch 	usb_syncmem(&xr->xr_dma, 0, xr->xr_ntrb * XHCI_TRB_SIZE,
   1093        1.1  jakllsch 	    BUS_DMASYNC_PREWRITE);
   1094        1.1  jakllsch 
   1095        1.1  jakllsch 	xr->xr_ep = 0;
   1096        1.1  jakllsch 	xr->xr_cs = 1;
   1097        1.1  jakllsch 
   1098        1.1  jakllsch 	trb.trb_0 = xhci_ring_trbp(xr, 0) | 1; /* XXX */
   1099        1.1  jakllsch 	trb.trb_2 = 0;
   1100        1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1101        1.1  jakllsch 	    XHCI_TRB_3_EP_SET(dci) |
   1102        1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_SET_TR_DEQUEUE);
   1103        1.1  jakllsch 
   1104        1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1105        1.1  jakllsch 
   1106        1.1  jakllsch 	return err;
   1107        1.1  jakllsch }
   1108        1.1  jakllsch 
   1109        1.1  jakllsch static usbd_status
   1110  1.28.2.14     skrll xhci_open(struct usbd_pipe *pipe)
   1111        1.1  jakllsch {
   1112  1.28.2.14     skrll 	struct usbd_device *const dev = pipe->up_dev;
   1113   1.28.2.5     skrll 	struct xhci_softc * const sc = dev->ud_bus->ub_hcpriv;
   1114   1.28.2.5     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   1115        1.1  jakllsch 	const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
   1116        1.1  jakllsch 
   1117       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1118       1.27     skrll 	DPRINTFN(1, "addr %d depth %d port %d speed %d",
   1119   1.28.2.5     skrll 	    dev->ud_addr, dev->ud_depth, dev->ud_powersrc->up_portno, dev->ud_speed);
   1120        1.1  jakllsch 
   1121        1.1  jakllsch 	if (sc->sc_dying)
   1122        1.1  jakllsch 		return USBD_IOERROR;
   1123        1.1  jakllsch 
   1124        1.1  jakllsch 	/* Root Hub */
   1125   1.28.2.5     skrll 	if (dev->ud_depth == 0 && dev->ud_powersrc->up_portno == 0 &&
   1126   1.28.2.5     skrll 	    dev->ud_speed != USB_SPEED_SUPER) {
   1127        1.1  jakllsch 		switch (ed->bEndpointAddress) {
   1128        1.1  jakllsch 		case USB_CONTROL_ENDPOINT:
   1129  1.28.2.12     skrll 			pipe->up_methods = &roothub_ctrl_methods;
   1130        1.1  jakllsch 			break;
   1131  1.28.2.12     skrll 		case UE_DIR_IN | USBROOTHUB_INTR_ENDPT:
   1132   1.28.2.5     skrll 			pipe->up_methods = &xhci_root_intr_methods;
   1133        1.1  jakllsch 			break;
   1134        1.1  jakllsch 		default:
   1135   1.28.2.5     skrll 			pipe->up_methods = NULL;
   1136       1.27     skrll 			DPRINTFN(0, "bad bEndpointAddress 0x%02x",
   1137       1.27     skrll 			    ed->bEndpointAddress, 0, 0, 0);
   1138        1.1  jakllsch 			return USBD_INVAL;
   1139        1.1  jakllsch 		}
   1140        1.1  jakllsch 		return USBD_NORMAL_COMPLETION;
   1141        1.1  jakllsch 	}
   1142        1.1  jakllsch 
   1143        1.1  jakllsch 	switch (xfertype) {
   1144        1.1  jakllsch 	case UE_CONTROL:
   1145   1.28.2.5     skrll 		pipe->up_methods = &xhci_device_ctrl_methods;
   1146        1.1  jakllsch 		break;
   1147        1.1  jakllsch 	case UE_ISOCHRONOUS:
   1148   1.28.2.5     skrll 		pipe->up_methods = &xhci_device_isoc_methods;
   1149        1.1  jakllsch 		return USBD_INVAL;
   1150        1.1  jakllsch 		break;
   1151        1.1  jakllsch 	case UE_BULK:
   1152   1.28.2.5     skrll 		pipe->up_methods = &xhci_device_bulk_methods;
   1153        1.1  jakllsch 		break;
   1154        1.1  jakllsch 	case UE_INTERRUPT:
   1155   1.28.2.5     skrll 		pipe->up_methods = &xhci_device_intr_methods;
   1156        1.1  jakllsch 		break;
   1157        1.1  jakllsch 	default:
   1158        1.1  jakllsch 		return USBD_IOERROR;
   1159        1.1  jakllsch 		break;
   1160        1.1  jakllsch 	}
   1161        1.1  jakllsch 
   1162        1.1  jakllsch 	if (ed->bEndpointAddress != USB_CONTROL_ENDPOINT)
   1163        1.1  jakllsch 		xhci_configure_endpoint(pipe);
   1164        1.1  jakllsch 
   1165        1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   1166        1.1  jakllsch }
   1167        1.1  jakllsch 
   1168        1.1  jakllsch static void
   1169        1.1  jakllsch xhci_rhpsc(struct xhci_softc * const sc, u_int port)
   1170        1.1  jakllsch {
   1171  1.28.2.14     skrll 	struct usbd_xfer *const xfer = sc->sc_intrxfer;
   1172        1.1  jakllsch 	uint8_t *p;
   1173        1.1  jakllsch 
   1174       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1175       1.27     skrll 	DPRINTFN(4, "port %u status change", port, 0, 0, 0);
   1176        1.1  jakllsch 
   1177        1.1  jakllsch 	if (xfer == NULL)
   1178        1.1  jakllsch 		return;
   1179        1.1  jakllsch 
   1180        1.1  jakllsch 	if (!(port >= sc->sc_hs_port_start &&
   1181        1.1  jakllsch 	    port < sc->sc_hs_port_start + sc->sc_hs_port_count))
   1182        1.1  jakllsch 		return;
   1183        1.1  jakllsch 
   1184        1.1  jakllsch 	port -= sc->sc_hs_port_start;
   1185        1.1  jakllsch 	port += 1;
   1186       1.27     skrll 	DPRINTFN(4, "hs port %u status change", port, 0, 0, 0);
   1187        1.1  jakllsch 
   1188   1.28.2.5     skrll 	p = xfer->ux_buf;
   1189   1.28.2.5     skrll 	memset(p, 0, xfer->ux_length);
   1190        1.1  jakllsch 	p[port/NBBY] |= 1 << (port%NBBY);
   1191   1.28.2.5     skrll 	xfer->ux_actlen = xfer->ux_length;
   1192   1.28.2.5     skrll 	xfer->ux_status = USBD_NORMAL_COMPLETION;
   1193        1.1  jakllsch 	usb_transfer_complete(xfer);
   1194        1.1  jakllsch }
   1195        1.1  jakllsch 
   1196        1.1  jakllsch static void
   1197       1.27     skrll xhci_handle_event(struct xhci_softc * const sc,
   1198       1.27     skrll     const struct xhci_trb * const trb)
   1199        1.1  jakllsch {
   1200        1.1  jakllsch 	uint64_t trb_0;
   1201        1.1  jakllsch 	uint32_t trb_2, trb_3;
   1202        1.1  jakllsch 
   1203       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1204        1.1  jakllsch 
   1205        1.1  jakllsch 	trb_0 = le64toh(trb->trb_0);
   1206        1.1  jakllsch 	trb_2 = le32toh(trb->trb_2);
   1207        1.1  jakllsch 	trb_3 = le32toh(trb->trb_3);
   1208        1.1  jakllsch 
   1209       1.27     skrll 	DPRINTFN(14, "event: %p 0x%016"PRIx64" 0x%08"PRIx32" 0x%08"PRIx32,
   1210       1.27     skrll 	    trb, trb_0, trb_2, trb_3);
   1211        1.1  jakllsch 
   1212        1.1  jakllsch 	switch (XHCI_TRB_3_TYPE_GET(trb_3)){
   1213        1.1  jakllsch 	case XHCI_TRB_EVENT_TRANSFER: {
   1214        1.1  jakllsch 		u_int slot, dci;
   1215        1.1  jakllsch 		struct xhci_slot *xs;
   1216        1.1  jakllsch 		struct xhci_ring *xr;
   1217        1.1  jakllsch 		struct xhci_xfer *xx;
   1218  1.28.2.14     skrll 		struct usbd_xfer *xfer;
   1219        1.1  jakllsch 		usbd_status err;
   1220        1.1  jakllsch 
   1221        1.1  jakllsch 		slot = XHCI_TRB_3_SLOT_GET(trb_3);
   1222        1.1  jakllsch 		dci = XHCI_TRB_3_EP_GET(trb_3);
   1223        1.1  jakllsch 
   1224        1.1  jakllsch 		xs = &sc->sc_slots[slot];
   1225        1.1  jakllsch 		xr = &xs->xs_ep[dci].xe_tr;
   1226        1.1  jakllsch 
   1227        1.1  jakllsch 		if ((trb_3 & XHCI_TRB_3_ED_BIT) == 0) {
   1228        1.1  jakllsch 			xx = xr->xr_cookies[(trb_0 - xhci_ring_trbp(xr, 0))/
   1229        1.1  jakllsch 			    sizeof(struct xhci_trb)];
   1230        1.1  jakllsch 		} else {
   1231        1.1  jakllsch 			xx = (void *)(uintptr_t)(trb_0 & ~0x3);
   1232        1.1  jakllsch 		}
   1233        1.1  jakllsch 		xfer = &xx->xx_xfer;
   1234       1.27     skrll 		DPRINTFN(14, "xfer %p", xfer, 0, 0, 0);
   1235        1.1  jakllsch 
   1236        1.1  jakllsch 		if ((trb_3 & XHCI_TRB_3_ED_BIT) != 0) {
   1237       1.27     skrll 			DPRINTFN(14, "transfer event data: "
   1238       1.27     skrll 			    "0x%016"PRIx64" 0x%08"PRIx32" %02x",
   1239        1.1  jakllsch 			    trb_0, XHCI_TRB_2_REM_GET(trb_2),
   1240       1.27     skrll 			    XHCI_TRB_2_ERROR_GET(trb_2), 0);
   1241        1.1  jakllsch 			if ((trb_0 & 0x3) == 0x3) {
   1242   1.28.2.5     skrll 				xfer->ux_actlen = XHCI_TRB_2_REM_GET(trb_2);
   1243        1.1  jakllsch 			}
   1244        1.1  jakllsch 		}
   1245        1.1  jakllsch 
   1246        1.1  jakllsch 		if (XHCI_TRB_2_ERROR_GET(trb_2) ==
   1247        1.1  jakllsch 		    XHCI_TRB_ERROR_SUCCESS) {
   1248   1.28.2.5     skrll 			xfer->ux_actlen = xfer->ux_length - XHCI_TRB_2_REM_GET(trb_2);
   1249        1.1  jakllsch 			err = USBD_NORMAL_COMPLETION;
   1250        1.1  jakllsch 		} else if (XHCI_TRB_2_ERROR_GET(trb_2) ==
   1251        1.1  jakllsch 		    XHCI_TRB_ERROR_SHORT_PKT) {
   1252   1.28.2.5     skrll 			xfer->ux_actlen = xfer->ux_length - XHCI_TRB_2_REM_GET(trb_2);
   1253        1.1  jakllsch 			err = USBD_NORMAL_COMPLETION;
   1254        1.1  jakllsch 		} else if (XHCI_TRB_2_ERROR_GET(trb_2) ==
   1255        1.1  jakllsch 		    XHCI_TRB_ERROR_STALL) {
   1256        1.1  jakllsch 			err = USBD_STALLED;
   1257        1.1  jakllsch 			xr->is_halted = true;
   1258       1.27     skrll 			DPRINTFN(1, "ev: xfer done: err %u slot %u dci %u",
   1259       1.27     skrll 			    XHCI_TRB_2_ERROR_GET(trb_2), slot, dci, 0);
   1260        1.1  jakllsch 		} else {
   1261        1.1  jakllsch 			err = USBD_IOERROR;
   1262        1.1  jakllsch 		}
   1263   1.28.2.5     skrll 		xfer->ux_status = err;
   1264        1.1  jakllsch 
   1265        1.1  jakllsch 		//mutex_enter(&sc->sc_lock); /* XXX ??? */
   1266        1.1  jakllsch 		if ((trb_3 & XHCI_TRB_3_ED_BIT) != 0) {
   1267        1.1  jakllsch 			if ((trb_0 & 0x3) == 0x0) {
   1268        1.1  jakllsch 				usb_transfer_complete(xfer);
   1269        1.1  jakllsch 			}
   1270        1.1  jakllsch 		} else {
   1271        1.1  jakllsch 			usb_transfer_complete(xfer);
   1272        1.1  jakllsch 		}
   1273        1.1  jakllsch 		//mutex_exit(&sc->sc_lock); /* XXX ??? */
   1274        1.1  jakllsch 
   1275        1.1  jakllsch 		}
   1276        1.1  jakllsch 		break;
   1277        1.1  jakllsch 	case XHCI_TRB_EVENT_CMD_COMPLETE:
   1278        1.1  jakllsch 		if (trb_0 == sc->sc_command_addr) {
   1279        1.1  jakllsch 			sc->sc_result_trb.trb_0 = trb_0;
   1280        1.1  jakllsch 			sc->sc_result_trb.trb_2 = trb_2;
   1281        1.1  jakllsch 			sc->sc_result_trb.trb_3 = trb_3;
   1282        1.1  jakllsch 			if (XHCI_TRB_2_ERROR_GET(trb_2) !=
   1283        1.1  jakllsch 			    XHCI_TRB_ERROR_SUCCESS) {
   1284       1.27     skrll 				DPRINTFN(1, "command completion "
   1285        1.1  jakllsch 				    "failure: 0x%016"PRIx64" 0x%08"PRIx32" "
   1286       1.27     skrll 				    "0x%08"PRIx32, trb_0, trb_2, trb_3, 0);
   1287        1.1  jakllsch 			}
   1288        1.1  jakllsch 			cv_signal(&sc->sc_command_cv);
   1289        1.1  jakllsch 		} else {
   1290       1.27     skrll 			DPRINTFN(1, "event: %p 0x%016"PRIx64" "
   1291       1.27     skrll 			    "0x%08"PRIx32" 0x%08"PRIx32, trb, trb_0,
   1292        1.1  jakllsch 			    trb_2, trb_3);
   1293        1.1  jakllsch 		}
   1294        1.1  jakllsch 		break;
   1295        1.1  jakllsch 	case XHCI_TRB_EVENT_PORT_STS_CHANGE:
   1296        1.1  jakllsch 		xhci_rhpsc(sc, (uint32_t)((trb_0 >> 24) & 0xff));
   1297        1.1  jakllsch 		break;
   1298        1.1  jakllsch 	default:
   1299        1.1  jakllsch 		break;
   1300        1.1  jakllsch 	}
   1301        1.1  jakllsch }
   1302        1.1  jakllsch 
   1303        1.1  jakllsch static void
   1304        1.1  jakllsch xhci_softintr(void *v)
   1305        1.1  jakllsch {
   1306  1.28.2.14     skrll 	struct usbd_bus *const bus = v;
   1307   1.28.2.5     skrll 	struct xhci_softc * const sc = bus->ub_hcpriv;
   1308        1.1  jakllsch 	struct xhci_ring * const er = &sc->sc_er;
   1309        1.1  jakllsch 	struct xhci_trb *trb;
   1310        1.1  jakllsch 	int i, j, k;
   1311        1.1  jakllsch 
   1312       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1313        1.1  jakllsch 
   1314        1.1  jakllsch 	i = er->xr_ep;
   1315        1.1  jakllsch 	j = er->xr_cs;
   1316        1.1  jakllsch 
   1317       1.27     skrll 	DPRINTFN(16, "xr_ep %d xr_cs %d", i, j, 0, 0);
   1318       1.27     skrll 
   1319        1.1  jakllsch 	while (1) {
   1320        1.1  jakllsch 		usb_syncmem(&er->xr_dma, XHCI_TRB_SIZE * i, XHCI_TRB_SIZE,
   1321        1.1  jakllsch 		    BUS_DMASYNC_POSTREAD);
   1322        1.1  jakllsch 		trb = &er->xr_trb[i];
   1323        1.1  jakllsch 		k = (le32toh(trb->trb_3) & XHCI_TRB_3_CYCLE_BIT) ? 1 : 0;
   1324        1.1  jakllsch 
   1325        1.1  jakllsch 		if (j != k)
   1326        1.1  jakllsch 			break;
   1327        1.1  jakllsch 
   1328        1.1  jakllsch 		xhci_handle_event(sc, trb);
   1329        1.1  jakllsch 
   1330        1.1  jakllsch 		i++;
   1331        1.1  jakllsch 		if (i == XHCI_EVENT_RING_TRBS) {
   1332        1.1  jakllsch 			i = 0;
   1333        1.1  jakllsch 			j ^= 1;
   1334        1.1  jakllsch 		}
   1335        1.1  jakllsch 	}
   1336        1.1  jakllsch 
   1337        1.1  jakllsch 	er->xr_ep = i;
   1338        1.1  jakllsch 	er->xr_cs = j;
   1339        1.1  jakllsch 
   1340        1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERDP(0), xhci_ring_trbp(er, er->xr_ep) |
   1341        1.1  jakllsch 	    XHCI_ERDP_LO_BUSY);
   1342        1.1  jakllsch 
   1343       1.27     skrll 	DPRINTFN(16, "ends", 0, 0, 0, 0);
   1344        1.1  jakllsch 
   1345        1.1  jakllsch 	return;
   1346        1.1  jakllsch }
   1347        1.1  jakllsch 
   1348        1.1  jakllsch static void
   1349        1.1  jakllsch xhci_poll(struct usbd_bus *bus)
   1350        1.1  jakllsch {
   1351   1.28.2.5     skrll 	struct xhci_softc * const sc = bus->ub_hcpriv;
   1352        1.1  jakllsch 
   1353       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1354        1.1  jakllsch 
   1355       1.25     skrll 	mutex_spin_enter(&sc->sc_intr_lock);
   1356        1.1  jakllsch 	xhci_intr1(sc);
   1357       1.25     skrll 	mutex_spin_exit(&sc->sc_intr_lock);
   1358        1.1  jakllsch 
   1359        1.1  jakllsch 	return;
   1360        1.1  jakllsch }
   1361        1.1  jakllsch 
   1362  1.28.2.14     skrll static struct usbd_xfer *
   1363        1.1  jakllsch xhci_allocx(struct usbd_bus *bus)
   1364        1.1  jakllsch {
   1365   1.28.2.5     skrll 	struct xhci_softc * const sc = bus->ub_hcpriv;
   1366  1.28.2.14     skrll 	struct usbd_xfer *xfer;
   1367        1.1  jakllsch 
   1368       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1369        1.1  jakllsch 
   1370        1.1  jakllsch 	xfer = pool_cache_get(sc->sc_xferpool, PR_NOWAIT);
   1371        1.1  jakllsch 	if (xfer != NULL) {
   1372        1.6     skrll 		memset(xfer, 0, sizeof(struct xhci_xfer));
   1373        1.1  jakllsch #ifdef DIAGNOSTIC
   1374   1.28.2.5     skrll 		xfer->ux_state = XFER_BUSY;
   1375        1.1  jakllsch #endif
   1376        1.1  jakllsch 	}
   1377        1.1  jakllsch 
   1378        1.1  jakllsch 	return xfer;
   1379        1.1  jakllsch }
   1380        1.1  jakllsch 
   1381        1.1  jakllsch static void
   1382  1.28.2.14     skrll xhci_freex(struct usbd_bus *bus, struct usbd_xfer *xfer)
   1383        1.1  jakllsch {
   1384   1.28.2.5     skrll 	struct xhci_softc * const sc = bus->ub_hcpriv;
   1385        1.1  jakllsch 
   1386       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1387        1.1  jakllsch 
   1388        1.1  jakllsch #ifdef DIAGNOSTIC
   1389   1.28.2.5     skrll 	if (xfer->ux_state != XFER_BUSY) {
   1390       1.27     skrll 		DPRINTFN(0, "xfer=%p not busy, 0x%08x",
   1391   1.28.2.5     skrll 		    xfer, xfer->ux_state, 0, 0);
   1392        1.1  jakllsch 	}
   1393   1.28.2.5     skrll 	xfer->ux_state = XFER_FREE;
   1394        1.1  jakllsch #endif
   1395        1.1  jakllsch 	pool_cache_put(sc->sc_xferpool, xfer);
   1396        1.1  jakllsch }
   1397        1.1  jakllsch 
   1398        1.1  jakllsch static void
   1399        1.1  jakllsch xhci_get_lock(struct usbd_bus *bus, kmutex_t **lock)
   1400        1.1  jakllsch {
   1401   1.28.2.5     skrll 	struct xhci_softc * const sc = bus->ub_hcpriv;
   1402        1.1  jakllsch 
   1403        1.1  jakllsch 	*lock = &sc->sc_lock;
   1404        1.1  jakllsch }
   1405        1.1  jakllsch 
   1406   1.28.2.1     skrll extern uint32_t usb_cookie_no;
   1407        1.1  jakllsch 
   1408        1.1  jakllsch static usbd_status
   1409  1.28.2.14     skrll xhci_new_device(device_t parent, struct usbd_bus *bus, int depth,
   1410        1.1  jakllsch     int speed, int port, struct usbd_port *up)
   1411        1.1  jakllsch {
   1412   1.28.2.5     skrll 	struct xhci_softc * const sc = bus->ub_hcpriv;
   1413  1.28.2.14     skrll 	struct usbd_device *dev;
   1414        1.1  jakllsch 	usbd_status err;
   1415        1.1  jakllsch 	usb_device_descriptor_t *dd;
   1416        1.1  jakllsch 	struct usbd_device *hub;
   1417        1.1  jakllsch 	struct usbd_device *adev;
   1418        1.1  jakllsch 	int rhport = 0;
   1419        1.1  jakllsch 	struct xhci_slot *xs;
   1420        1.1  jakllsch 	uint32_t *cp;
   1421        1.1  jakllsch 	uint8_t slot;
   1422        1.1  jakllsch 	uint8_t addr;
   1423        1.1  jakllsch 
   1424       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1425       1.27     skrll 	DPRINTFN(4, "port=%d depth=%d speed=%d upport %d",
   1426   1.28.2.5     skrll 		 port, depth, speed, up->up_portno);
   1427       1.27     skrll 
   1428   1.28.2.8     skrll 	dev = kmem_zalloc(sizeof(*dev), KM_SLEEP);
   1429        1.1  jakllsch 	if (dev == NULL)
   1430        1.1  jakllsch 		return USBD_NOMEM;
   1431        1.1  jakllsch 
   1432   1.28.2.5     skrll 	dev->ud_bus = bus;
   1433        1.1  jakllsch 
   1434        1.1  jakllsch 	/* Set up default endpoint handle. */
   1435   1.28.2.5     skrll 	dev->ud_ep0.ue_edesc = &dev->ud_ep0desc;
   1436        1.1  jakllsch 
   1437        1.1  jakllsch 	/* Set up default endpoint descriptor. */
   1438   1.28.2.5     skrll 	dev->ud_ep0desc.bLength = USB_ENDPOINT_DESCRIPTOR_SIZE;
   1439   1.28.2.5     skrll 	dev->ud_ep0desc.bDescriptorType = UDESC_ENDPOINT;
   1440   1.28.2.5     skrll 	dev->ud_ep0desc.bEndpointAddress = USB_CONTROL_ENDPOINT;
   1441   1.28.2.5     skrll 	dev->ud_ep0desc.bmAttributes = UE_CONTROL;
   1442        1.1  jakllsch 	/* XXX */
   1443       1.26     skrll 	if (speed == USB_SPEED_LOW)
   1444   1.28.2.5     skrll 		USETW(dev->ud_ep0desc.wMaxPacketSize, USB_MAX_IPACKET);
   1445       1.26     skrll 	else
   1446   1.28.2.5     skrll 		USETW(dev->ud_ep0desc.wMaxPacketSize, 64);
   1447   1.28.2.5     skrll 	dev->ud_ep0desc.bInterval = 0;
   1448        1.1  jakllsch 
   1449        1.1  jakllsch 	/* doesn't matter, just don't let it uninitialized */
   1450   1.28.2.5     skrll 	dev->ud_ep0.ue_toggle = 0;
   1451        1.1  jakllsch 
   1452   1.28.2.5     skrll 	DPRINTFN(4, "up %p portno %d", up, up->up_portno, 0, 0);
   1453        1.1  jakllsch 
   1454   1.28.2.5     skrll 	dev->ud_quirks = &usbd_no_quirk;
   1455   1.28.2.5     skrll 	dev->ud_addr = 0;
   1456   1.28.2.5     skrll 	dev->ud_ddesc.bMaxPacketSize = 0;
   1457   1.28.2.5     skrll 	dev->ud_depth = depth;
   1458   1.28.2.5     skrll 	dev->ud_powersrc = up;
   1459   1.28.2.5     skrll 	dev->ud_myhub = up->up_parent;
   1460        1.1  jakllsch 
   1461   1.28.2.5     skrll 	up->up_dev = dev;
   1462        1.1  jakllsch 
   1463        1.1  jakllsch 	/* Locate root hub port */
   1464        1.1  jakllsch 	for (adev = dev, hub = dev;
   1465        1.1  jakllsch 	    hub != NULL;
   1466   1.28.2.5     skrll 	    adev = hub, hub = hub->ud_myhub) {
   1467       1.27     skrll 		DPRINTFN(4, "hub %p", hub, 0, 0, 0);
   1468        1.1  jakllsch 	}
   1469       1.27     skrll 	DPRINTFN(4, "hub %p", hub, 0, 0, 0);
   1470        1.1  jakllsch 
   1471        1.1  jakllsch 	if (hub != NULL) {
   1472   1.28.2.5     skrll 		for (int p = 0; p < hub->ud_hub->uh_hubdesc.bNbrPorts; p++) {
   1473   1.28.2.5     skrll 			if (hub->ud_hub->uh_ports[p].up_dev == adev) {
   1474        1.1  jakllsch 				rhport = p;
   1475        1.1  jakllsch 			}
   1476        1.1  jakllsch 		}
   1477        1.1  jakllsch 	} else {
   1478        1.1  jakllsch 		rhport = port;
   1479        1.1  jakllsch 	}
   1480        1.1  jakllsch 	if (speed == USB_SPEED_SUPER) {
   1481        1.1  jakllsch 		rhport += sc->sc_ss_port_start - 1;
   1482        1.1  jakllsch 	} else {
   1483        1.1  jakllsch 		rhport += sc->sc_hs_port_start - 1;
   1484        1.1  jakllsch 	}
   1485       1.27     skrll 	DPRINTFN(4, "rhport %d", rhport, 0, 0, 0);
   1486        1.1  jakllsch 
   1487   1.28.2.5     skrll 	dev->ud_speed = speed;
   1488   1.28.2.5     skrll 	dev->ud_langid = USBD_NOLANG;
   1489   1.28.2.5     skrll 	dev->ud_cookie.cookie = ++usb_cookie_no;
   1490        1.1  jakllsch 
   1491        1.1  jakllsch 	/* Establish the default pipe. */
   1492   1.28.2.5     skrll 	err = usbd_setup_pipe(dev, 0, &dev->ud_ep0, USBD_DEFAULT_INTERVAL,
   1493   1.28.2.5     skrll 	    &dev->ud_pipe0);
   1494        1.1  jakllsch 	if (err) {
   1495        1.1  jakllsch 		usbd_remove_device(dev, up);
   1496  1.28.2.13     skrll 		return err;
   1497        1.1  jakllsch 	}
   1498        1.1  jakllsch 
   1499   1.28.2.5     skrll 	dd = &dev->ud_ddesc;
   1500        1.1  jakllsch 
   1501        1.1  jakllsch 	if ((depth == 0) && (port == 0)) {
   1502   1.28.2.5     skrll 		KASSERT(bus->ub_devices[dev->ud_addr] == NULL);
   1503   1.28.2.5     skrll 		bus->ub_devices[dev->ud_addr] = dev;
   1504        1.1  jakllsch 		err = usbd_get_initial_ddesc(dev, dd);
   1505        1.1  jakllsch 		if (err)
   1506        1.1  jakllsch 			return err;
   1507        1.1  jakllsch 		err = usbd_reload_device_desc(dev);
   1508        1.1  jakllsch 		if (err)
   1509        1.1  jakllsch 			return err;
   1510        1.1  jakllsch 	} else {
   1511        1.1  jakllsch 		err = xhci_enable_slot(sc, &slot);
   1512        1.1  jakllsch 		if (err)
   1513        1.1  jakllsch 			return err;
   1514        1.1  jakllsch 		err = xhci_init_slot(sc, slot, depth, speed, port, rhport);
   1515        1.1  jakllsch 		if (err)
   1516        1.1  jakllsch 			return err;
   1517        1.1  jakllsch 		xs = &sc->sc_slots[slot];
   1518   1.28.2.5     skrll 		dev->ud_hcpriv = xs;
   1519        1.1  jakllsch 		cp = xhci_slot_get_dcv(sc, xs, XHCI_DCI_SLOT);
   1520        1.1  jakllsch 		//hexdump("slot context", cp, sc->sc_ctxsz);
   1521        1.1  jakllsch 		addr = XHCI_SCTX_3_DEV_ADDR_GET(cp[3]);
   1522       1.27     skrll 		DPRINTFN(4, "device address %u", addr, 0, 0, 0);
   1523        1.1  jakllsch 		/* XXX ensure we know when the hardware does something
   1524        1.1  jakllsch 		   we can't yet cope with */
   1525        1.1  jakllsch 		KASSERT(addr >= 1 && addr <= 127);
   1526   1.28.2.5     skrll 		dev->ud_addr = addr;
   1527   1.28.2.5     skrll 		/* XXX dev->ud_addr not necessarily unique on bus */
   1528   1.28.2.5     skrll 		KASSERT(bus->ub_devices[dev->ud_addr] == NULL);
   1529   1.28.2.5     skrll 		bus->ub_devices[dev->ud_addr] = dev;
   1530        1.1  jakllsch 
   1531        1.1  jakllsch 		err = usbd_get_initial_ddesc(dev, dd);
   1532        1.1  jakllsch 		if (err)
   1533        1.1  jakllsch 			return err;
   1534       1.24     skrll 		/* 4.8.2.1 */
   1535       1.24     skrll 		if (speed == USB_SPEED_SUPER)
   1536   1.28.2.5     skrll 			USETW(dev->ud_ep0desc.wMaxPacketSize,
   1537       1.24     skrll 			    (1 << dd->bMaxPacketSize));
   1538       1.24     skrll 		else
   1539   1.28.2.5     skrll 	 		USETW(dev->ud_ep0desc.wMaxPacketSize,
   1540       1.24     skrll 			    dd->bMaxPacketSize);
   1541       1.27     skrll 		DPRINTFN(4, "bMaxPacketSize %u", dd->bMaxPacketSize, 0, 0, 0);
   1542       1.24     skrll 		xhci_update_ep0_mps(sc, xs,
   1543   1.28.2.5     skrll 		    UGETW(dev->ud_ep0desc.wMaxPacketSize));
   1544        1.1  jakllsch 		err = usbd_reload_device_desc(dev);
   1545        1.1  jakllsch 		if (err)
   1546        1.1  jakllsch 			return err;
   1547        1.1  jakllsch 
   1548   1.28.2.5     skrll 		usbd_kill_pipe(dev->ud_pipe0);
   1549   1.28.2.5     skrll 		err = usbd_setup_pipe(dev, 0, &dev->ud_ep0,
   1550   1.28.2.5     skrll 		    USBD_DEFAULT_INTERVAL, &dev->ud_pipe0);
   1551        1.1  jakllsch 	}
   1552        1.1  jakllsch 
   1553       1.27     skrll 	DPRINTFN(1, "adding unit addr=%d, rev=%02x,",
   1554   1.28.2.5     skrll 		dev->ud_addr, UGETW(dd->bcdUSB), 0, 0);
   1555       1.27     skrll 	DPRINTFN(1, " class=%d, subclass=%d, protocol=%d,",
   1556       1.27     skrll 		dd->bDeviceClass, dd->bDeviceSubClass,
   1557       1.27     skrll 		dd->bDeviceProtocol, 0);
   1558       1.27     skrll 	DPRINTFN(1, " mps=%d, len=%d, noconf=%d, speed=%d",
   1559       1.27     skrll 		dd->bMaxPacketSize, dd->bLength, dd->bNumConfigurations,
   1560   1.28.2.5     skrll 		dev->ud_speed);
   1561        1.1  jakllsch 
   1562        1.1  jakllsch 	usbd_add_dev_event(USB_EVENT_DEVICE_ATTACH, dev);
   1563        1.1  jakllsch 
   1564        1.1  jakllsch 	if ((depth == 0) && (port == 0)) {
   1565        1.1  jakllsch 		usbd_attach_roothub(parent, dev);
   1566   1.28.2.5     skrll 		DPRINTFN(1, "root_hub %p", bus->ub_roothub, 0, 0, 0);
   1567        1.1  jakllsch 		return USBD_NORMAL_COMPLETION;
   1568        1.1  jakllsch 	}
   1569        1.1  jakllsch 
   1570        1.1  jakllsch 
   1571   1.28.2.5     skrll 	err = usbd_probe_and_attach(parent, dev, port, dev->ud_addr);
   1572        1.1  jakllsch 	if (err) {
   1573        1.1  jakllsch 		usbd_remove_device(dev, up);
   1574  1.28.2.13     skrll 		return err;
   1575        1.1  jakllsch 	}
   1576        1.1  jakllsch 
   1577        1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   1578        1.1  jakllsch }
   1579        1.1  jakllsch 
   1580        1.1  jakllsch static usbd_status
   1581        1.1  jakllsch xhci_ring_init(struct xhci_softc * const sc, struct xhci_ring * const xr,
   1582        1.1  jakllsch     size_t ntrb, size_t align)
   1583        1.1  jakllsch {
   1584        1.1  jakllsch 	usbd_status err;
   1585        1.1  jakllsch 	size_t size = ntrb * XHCI_TRB_SIZE;
   1586        1.1  jakllsch 
   1587       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1588       1.27     skrll 
   1589        1.1  jakllsch 	err = usb_allocmem(&sc->sc_bus, size, align, &xr->xr_dma);
   1590        1.1  jakllsch 	if (err)
   1591        1.1  jakllsch 		return err;
   1592        1.1  jakllsch 	mutex_init(&xr->xr_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
   1593        1.1  jakllsch 	xr->xr_cookies = kmem_zalloc(sizeof(*xr->xr_cookies) * ntrb, KM_SLEEP);
   1594        1.1  jakllsch 	xr->xr_trb = xhci_ring_trbv(xr, 0);
   1595        1.1  jakllsch 	xr->xr_ntrb = ntrb;
   1596        1.1  jakllsch 	xr->xr_ep = 0;
   1597        1.1  jakllsch 	xr->xr_cs = 1;
   1598        1.1  jakllsch 	memset(xr->xr_trb, 0, size);
   1599        1.1  jakllsch 	usb_syncmem(&xr->xr_dma, 0, size, BUS_DMASYNC_PREWRITE);
   1600        1.1  jakllsch 	xr->is_halted = false;
   1601        1.1  jakllsch 
   1602        1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   1603        1.1  jakllsch }
   1604        1.1  jakllsch 
   1605        1.1  jakllsch static void
   1606        1.1  jakllsch xhci_ring_free(struct xhci_softc * const sc, struct xhci_ring * const xr)
   1607        1.1  jakllsch {
   1608        1.1  jakllsch 	usb_freemem(&sc->sc_bus, &xr->xr_dma);
   1609        1.1  jakllsch 	mutex_destroy(&xr->xr_lock);
   1610        1.1  jakllsch 	kmem_free(xr->xr_cookies, sizeof(*xr->xr_cookies) * xr->xr_ntrb);
   1611        1.1  jakllsch }
   1612        1.1  jakllsch 
   1613        1.1  jakllsch static void
   1614        1.1  jakllsch xhci_ring_put(struct xhci_softc * const sc, struct xhci_ring * const xr,
   1615        1.1  jakllsch     void *cookie, struct xhci_trb * const trbs, size_t ntrbs)
   1616        1.1  jakllsch {
   1617        1.1  jakllsch 	size_t i;
   1618        1.1  jakllsch 	u_int ri;
   1619        1.1  jakllsch 	u_int cs;
   1620        1.1  jakllsch 	uint64_t parameter;
   1621        1.1  jakllsch 	uint32_t status;
   1622        1.1  jakllsch 	uint32_t control;
   1623        1.1  jakllsch 
   1624       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1625       1.27     skrll 
   1626        1.1  jakllsch 	for (i = 0; i < ntrbs; i++) {
   1627       1.27     skrll 		DPRINTFN(12, "xr %p trbs %p num %zu", xr, trbs, i, 0);
   1628       1.27     skrll 		DPRINTFN(12, " %016"PRIx64" %08"PRIx32" %08"PRIx32,
   1629       1.27     skrll 		    trbs[i].trb_0, trbs[i].trb_2, trbs[i].trb_3, 0);
   1630        1.1  jakllsch 		KASSERT(XHCI_TRB_3_TYPE_GET(trbs[i].trb_3) !=
   1631        1.1  jakllsch 		    XHCI_TRB_TYPE_LINK);
   1632        1.1  jakllsch 	}
   1633        1.1  jakllsch 
   1634       1.27     skrll 	DPRINTFN(12, "%p xr_ep 0x%x xr_cs %u", xr, xr->xr_ep, xr->xr_cs, 0);
   1635        1.1  jakllsch 
   1636        1.1  jakllsch 	ri = xr->xr_ep;
   1637        1.1  jakllsch 	cs = xr->xr_cs;
   1638        1.1  jakllsch 
   1639       1.11       dsl 	/*
   1640       1.11       dsl 	 * Although the xhci hardware can do scatter/gather dma from
   1641       1.11       dsl 	 * arbitrary sized buffers, there is a non-obvious restriction
   1642       1.11       dsl 	 * that a LINK trb is only allowed at the end of a burst of
   1643       1.11       dsl 	 * transfers - which might be 16kB.
   1644       1.11       dsl 	 * Arbitrary aligned LINK trb definitely fail on Ivy bridge.
   1645       1.11       dsl 	 * The simple solution is not to allow a LINK trb in the middle
   1646       1.11       dsl 	 * of anything - as here.
   1647       1.13       dsl 	 * XXX: (dsl) There are xhci controllers out there (eg some made by
   1648       1.13       dsl 	 * ASMedia) that seem to lock up if they process a LINK trb but
   1649       1.13       dsl 	 * cannot process the linked-to trb yet.
   1650       1.13       dsl 	 * The code should write the 'cycle' bit on the link trb AFTER
   1651       1.13       dsl 	 * adding the other trb.
   1652       1.11       dsl 	 */
   1653        1.1  jakllsch 	if (ri + ntrbs >= (xr->xr_ntrb - 1)) {
   1654        1.1  jakllsch 		parameter = xhci_ring_trbp(xr, 0);
   1655        1.1  jakllsch 		status = 0;
   1656        1.1  jakllsch 		control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_LINK) |
   1657        1.1  jakllsch 		    XHCI_TRB_3_TC_BIT | (cs ? XHCI_TRB_3_CYCLE_BIT : 0);
   1658        1.1  jakllsch 		xhci_trb_put(&xr->xr_trb[ri], htole64(parameter),
   1659        1.1  jakllsch 		    htole32(status), htole32(control));
   1660        1.1  jakllsch 		usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * ri, XHCI_TRB_SIZE * 1,
   1661        1.1  jakllsch 		    BUS_DMASYNC_PREWRITE);
   1662        1.1  jakllsch 		xr->xr_cookies[ri] = NULL;
   1663        1.1  jakllsch 		xr->xr_ep = 0;
   1664        1.1  jakllsch 		xr->xr_cs ^= 1;
   1665        1.1  jakllsch 		ri = xr->xr_ep;
   1666        1.1  jakllsch 		cs = xr->xr_cs;
   1667        1.1  jakllsch 	}
   1668        1.1  jakllsch 
   1669        1.1  jakllsch 	ri++;
   1670        1.1  jakllsch 
   1671       1.11       dsl 	/* Write any subsequent TRB first */
   1672        1.1  jakllsch 	for (i = 1; i < ntrbs; i++) {
   1673        1.1  jakllsch 		parameter = trbs[i].trb_0;
   1674        1.1  jakllsch 		status = trbs[i].trb_2;
   1675        1.1  jakllsch 		control = trbs[i].trb_3;
   1676        1.1  jakllsch 
   1677        1.1  jakllsch 		if (cs) {
   1678        1.1  jakllsch 			control |= XHCI_TRB_3_CYCLE_BIT;
   1679        1.1  jakllsch 		} else {
   1680        1.1  jakllsch 			control &= ~XHCI_TRB_3_CYCLE_BIT;
   1681        1.1  jakllsch 		}
   1682        1.1  jakllsch 
   1683        1.1  jakllsch 		xhci_trb_put(&xr->xr_trb[ri], htole64(parameter),
   1684        1.1  jakllsch 		    htole32(status), htole32(control));
   1685        1.1  jakllsch 		usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * ri, XHCI_TRB_SIZE * 1,
   1686        1.1  jakllsch 		    BUS_DMASYNC_PREWRITE);
   1687        1.1  jakllsch 		xr->xr_cookies[ri] = cookie;
   1688        1.1  jakllsch 		ri++;
   1689        1.1  jakllsch 	}
   1690        1.1  jakllsch 
   1691       1.11       dsl 	/* Write the first TRB last */
   1692        1.1  jakllsch 	i = 0;
   1693  1.28.2.16     skrll 	parameter = trbs[i].trb_0;
   1694  1.28.2.16     skrll 	status = trbs[i].trb_2;
   1695  1.28.2.16     skrll 	control = trbs[i].trb_3;
   1696        1.1  jakllsch 
   1697  1.28.2.16     skrll 	if (xr->xr_cs) {
   1698  1.28.2.16     skrll 		control |= XHCI_TRB_3_CYCLE_BIT;
   1699  1.28.2.16     skrll 	} else {
   1700  1.28.2.16     skrll 		control &= ~XHCI_TRB_3_CYCLE_BIT;
   1701        1.1  jakllsch 	}
   1702        1.1  jakllsch 
   1703  1.28.2.16     skrll 	xhci_trb_put(&xr->xr_trb[xr->xr_ep], htole64(parameter),
   1704  1.28.2.16     skrll 	    htole32(status), htole32(control));
   1705  1.28.2.16     skrll 	usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * ri, XHCI_TRB_SIZE * 1,
   1706  1.28.2.16     skrll 	    BUS_DMASYNC_PREWRITE);
   1707  1.28.2.16     skrll 	xr->xr_cookies[xr->xr_ep] = cookie;
   1708  1.28.2.16     skrll 
   1709        1.1  jakllsch 	xr->xr_ep = ri;
   1710        1.1  jakllsch 	xr->xr_cs = cs;
   1711        1.1  jakllsch 
   1712       1.27     skrll 	DPRINTFN(12, "%p xr_ep 0x%x xr_cs %u", xr, xr->xr_ep, xr->xr_cs, 0);
   1713        1.1  jakllsch }
   1714        1.1  jakllsch 
   1715        1.1  jakllsch static usbd_status
   1716        1.1  jakllsch xhci_do_command(struct xhci_softc * const sc, struct xhci_trb * const trb,
   1717        1.1  jakllsch     int timeout)
   1718        1.1  jakllsch {
   1719        1.1  jakllsch 	struct xhci_ring * const cr = &sc->sc_cr;
   1720        1.1  jakllsch 	usbd_status err;
   1721        1.1  jakllsch 
   1722       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1723       1.27     skrll 	DPRINTFN(12, "input: 0x%016"PRIx64" 0x%08"PRIx32" 0x%08"PRIx32,
   1724       1.27     skrll 	    trb->trb_0, trb->trb_2, trb->trb_3, 0);
   1725        1.1  jakllsch 
   1726        1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   1727        1.1  jakllsch 
   1728        1.1  jakllsch 	KASSERT(sc->sc_command_addr == 0);
   1729        1.1  jakllsch 	sc->sc_command_addr = xhci_ring_trbp(cr, cr->xr_ep);
   1730        1.1  jakllsch 
   1731        1.1  jakllsch 	mutex_enter(&cr->xr_lock);
   1732        1.1  jakllsch 	xhci_ring_put(sc, cr, NULL, trb, 1);
   1733        1.1  jakllsch 	mutex_exit(&cr->xr_lock);
   1734        1.1  jakllsch 
   1735        1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(0), 0);
   1736        1.1  jakllsch 
   1737        1.1  jakllsch 	if (cv_timedwait(&sc->sc_command_cv, &sc->sc_lock,
   1738        1.1  jakllsch 	    MAX(1, mstohz(timeout))) == EWOULDBLOCK) {
   1739        1.1  jakllsch 		err = USBD_TIMEOUT;
   1740        1.1  jakllsch 		goto timedout;
   1741        1.1  jakllsch 	}
   1742        1.1  jakllsch 
   1743        1.1  jakllsch 	trb->trb_0 = sc->sc_result_trb.trb_0;
   1744        1.1  jakllsch 	trb->trb_2 = sc->sc_result_trb.trb_2;
   1745        1.1  jakllsch 	trb->trb_3 = sc->sc_result_trb.trb_3;
   1746        1.1  jakllsch 
   1747       1.27     skrll 	DPRINTFN(12, "output: 0x%016"PRIx64" 0x%08"PRIx32" 0x%08"PRIx32"",
   1748       1.27     skrll 	    trb->trb_0, trb->trb_2, trb->trb_3, 0);
   1749        1.1  jakllsch 
   1750        1.1  jakllsch 	switch (XHCI_TRB_2_ERROR_GET(trb->trb_2)) {
   1751        1.1  jakllsch 	case XHCI_TRB_ERROR_SUCCESS:
   1752        1.1  jakllsch 		err = USBD_NORMAL_COMPLETION;
   1753        1.1  jakllsch 		break;
   1754        1.1  jakllsch 	default:
   1755        1.1  jakllsch 	case 192 ... 223:
   1756        1.1  jakllsch 		err = USBD_IOERROR;
   1757        1.1  jakllsch 		break;
   1758        1.1  jakllsch 	case 224 ... 255:
   1759        1.1  jakllsch 		err = USBD_NORMAL_COMPLETION;
   1760        1.1  jakllsch 		break;
   1761        1.1  jakllsch 	}
   1762        1.1  jakllsch 
   1763        1.1  jakllsch timedout:
   1764        1.1  jakllsch 	sc->sc_command_addr = 0;
   1765        1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   1766        1.1  jakllsch 	return err;
   1767        1.1  jakllsch }
   1768        1.1  jakllsch 
   1769        1.1  jakllsch static usbd_status
   1770        1.1  jakllsch xhci_enable_slot(struct xhci_softc * const sc, uint8_t * const slotp)
   1771        1.1  jakllsch {
   1772        1.1  jakllsch 	struct xhci_trb trb;
   1773        1.1  jakllsch 	usbd_status err;
   1774        1.1  jakllsch 
   1775       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1776       1.27     skrll 
   1777        1.1  jakllsch 	trb.trb_0 = 0;
   1778        1.1  jakllsch 	trb.trb_2 = 0;
   1779        1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ENABLE_SLOT);
   1780        1.1  jakllsch 
   1781        1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1782        1.1  jakllsch 	if (err != USBD_NORMAL_COMPLETION) {
   1783        1.1  jakllsch 		return err;
   1784        1.1  jakllsch 	}
   1785        1.1  jakllsch 
   1786        1.1  jakllsch 	*slotp = XHCI_TRB_3_SLOT_GET(trb.trb_3);
   1787        1.1  jakllsch 
   1788        1.1  jakllsch 	return err;
   1789        1.1  jakllsch }
   1790        1.1  jakllsch 
   1791        1.1  jakllsch static usbd_status
   1792        1.1  jakllsch xhci_address_device(struct xhci_softc * const sc,
   1793        1.1  jakllsch     uint64_t icp, uint8_t slot_id, bool bsr)
   1794        1.1  jakllsch {
   1795        1.1  jakllsch 	struct xhci_trb trb;
   1796        1.1  jakllsch 	usbd_status err;
   1797        1.1  jakllsch 
   1798       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1799       1.27     skrll 
   1800        1.1  jakllsch 	trb.trb_0 = icp;
   1801        1.1  jakllsch 	trb.trb_2 = 0;
   1802        1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(slot_id) |
   1803        1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ADDRESS_DEVICE) |
   1804        1.1  jakllsch 	    (bsr ? XHCI_TRB_3_BSR_BIT : 0);
   1805        1.1  jakllsch 
   1806        1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1807        1.1  jakllsch 	return err;
   1808        1.1  jakllsch }
   1809        1.1  jakllsch 
   1810        1.1  jakllsch static usbd_status
   1811        1.1  jakllsch xhci_update_ep0_mps(struct xhci_softc * const sc,
   1812        1.1  jakllsch     struct xhci_slot * const xs, u_int mps)
   1813        1.1  jakllsch {
   1814        1.1  jakllsch 	struct xhci_trb trb;
   1815        1.1  jakllsch 	usbd_status err;
   1816        1.1  jakllsch 	uint32_t * cp;
   1817        1.1  jakllsch 
   1818       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1819       1.27     skrll 	DPRINTFN(4, "slot %u mps %u", xs->xs_idx, mps, 0, 0);
   1820        1.1  jakllsch 
   1821        1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
   1822        1.1  jakllsch 	cp[0] = htole32(0);
   1823        1.1  jakllsch 	cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(XHCI_DCI_EP_CONTROL));
   1824        1.1  jakllsch 
   1825        1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_EP_CONTROL));
   1826        1.1  jakllsch 	cp[1] = htole32(XHCI_EPCTX_1_MAXP_SIZE_SET(mps));
   1827        1.1  jakllsch 
   1828        1.1  jakllsch 	/* sync input contexts before they are read from memory */
   1829        1.1  jakllsch 	usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
   1830        1.1  jakllsch 	hexdump("input context", xhci_slot_get_icv(sc, xs, 0),
   1831        1.1  jakllsch 	    sc->sc_ctxsz * 4);
   1832        1.1  jakllsch 
   1833        1.1  jakllsch 	trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
   1834        1.1  jakllsch 	trb.trb_2 = 0;
   1835        1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1836        1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_EVALUATE_CTX);
   1837        1.1  jakllsch 
   1838        1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1839        1.1  jakllsch 	KASSERT(err == USBD_NORMAL_COMPLETION); /* XXX */
   1840        1.1  jakllsch 	return err;
   1841        1.1  jakllsch }
   1842        1.1  jakllsch 
   1843        1.1  jakllsch static void
   1844        1.1  jakllsch xhci_set_dcba(struct xhci_softc * const sc, uint64_t dcba, int si)
   1845        1.1  jakllsch {
   1846        1.1  jakllsch 	uint64_t * const dcbaa = KERNADDR(&sc->sc_dcbaa_dma, 0);
   1847        1.1  jakllsch 
   1848       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1849       1.27     skrll 	DPRINTFN(4, "dcbaa %p dc %016"PRIx64" slot %d",
   1850       1.27     skrll 	    &dcbaa[si], dcba, si, 0);
   1851        1.1  jakllsch 
   1852        1.5      matt 	dcbaa[si] = htole64(dcba);
   1853        1.1  jakllsch 	usb_syncmem(&sc->sc_dcbaa_dma, si * sizeof(uint64_t), sizeof(uint64_t),
   1854        1.1  jakllsch 	    BUS_DMASYNC_PREWRITE);
   1855        1.1  jakllsch }
   1856        1.1  jakllsch 
   1857        1.1  jakllsch static usbd_status
   1858        1.1  jakllsch xhci_init_slot(struct xhci_softc * const sc, uint32_t slot, int depth,
   1859        1.1  jakllsch     int speed, int port, int rhport)
   1860        1.1  jakllsch {
   1861        1.1  jakllsch 	struct xhci_slot *xs;
   1862        1.1  jakllsch 	usbd_status err;
   1863        1.1  jakllsch 	u_int dci;
   1864        1.1  jakllsch 	uint32_t *cp;
   1865        1.1  jakllsch 	uint32_t mps;
   1866        1.1  jakllsch 	uint32_t xspeed;
   1867        1.1  jakllsch 
   1868       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1869       1.27     skrll 	DPRINTFN(4, "slot %u depth %d speed %d",
   1870       1.27     skrll 	    slot, depth, speed, 0);
   1871       1.27     skrll 	DPRINTFN(4, " port %d rhport %d",
   1872       1.27     skrll 	    port, rhport, 0, 0);
   1873       1.27     skrll 
   1874        1.1  jakllsch 	switch (speed) {
   1875        1.1  jakllsch 	case USB_SPEED_LOW:
   1876        1.1  jakllsch 		xspeed = 2;
   1877        1.1  jakllsch 		mps = USB_MAX_IPACKET;
   1878        1.1  jakllsch 		break;
   1879        1.1  jakllsch 	case USB_SPEED_FULL:
   1880        1.1  jakllsch 		xspeed = 1;
   1881        1.1  jakllsch 		mps = 64;
   1882        1.1  jakllsch 		break;
   1883        1.1  jakllsch 	case USB_SPEED_HIGH:
   1884        1.1  jakllsch 		xspeed = 3;
   1885        1.1  jakllsch 		mps = USB_2_MAX_CTRL_PACKET;
   1886        1.1  jakllsch 		break;
   1887        1.1  jakllsch 	case USB_SPEED_SUPER:
   1888        1.1  jakllsch 		xspeed = 4;
   1889        1.1  jakllsch 		mps = USB_3_MAX_CTRL_PACKET;
   1890        1.1  jakllsch 		break;
   1891        1.8       mrg 	default:
   1892       1.27     skrll 		DPRINTFN(0, "impossible speed: %x", speed, 0, 0, 0);
   1893        1.8       mrg 		return USBD_INVAL;
   1894        1.1  jakllsch 	}
   1895        1.1  jakllsch 
   1896        1.1  jakllsch 	xs = &sc->sc_slots[slot];
   1897        1.1  jakllsch 	xs->xs_idx = slot;
   1898        1.1  jakllsch 
   1899        1.1  jakllsch 	/* allocate contexts */
   1900        1.1  jakllsch 	err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz, sc->sc_pgsz,
   1901        1.1  jakllsch 	    &xs->xs_dc_dma);
   1902        1.1  jakllsch 	if (err)
   1903        1.1  jakllsch 		return err;
   1904        1.1  jakllsch 	memset(KERNADDR(&xs->xs_dc_dma, 0), 0, sc->sc_pgsz);
   1905        1.1  jakllsch 
   1906        1.1  jakllsch 	err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz, sc->sc_pgsz,
   1907        1.1  jakllsch 	    &xs->xs_ic_dma);
   1908        1.1  jakllsch 	if (err)
   1909        1.1  jakllsch 		return err;
   1910        1.1  jakllsch 	memset(KERNADDR(&xs->xs_ic_dma, 0), 0, sc->sc_pgsz);
   1911        1.1  jakllsch 
   1912        1.1  jakllsch 	for (dci = 0; dci < 32; dci++) {
   1913        1.1  jakllsch 		//CTASSERT(sizeof(xs->xs_ep[dci]) == sizeof(struct xhci_endpoint));
   1914        1.1  jakllsch 		memset(&xs->xs_ep[dci], 0, sizeof(xs->xs_ep[dci]));
   1915        1.1  jakllsch 		if (dci == XHCI_DCI_SLOT)
   1916        1.1  jakllsch 			continue;
   1917        1.1  jakllsch 		err = xhci_ring_init(sc, &xs->xs_ep[dci].xe_tr,
   1918        1.1  jakllsch 		    XHCI_TRANSFER_RING_TRBS, XHCI_TRB_ALIGN);
   1919        1.1  jakllsch 		if (err) {
   1920       1.27     skrll 			DPRINTFN(0, "ring init failure", 0, 0, 0, 0);
   1921        1.1  jakllsch 			return err;
   1922        1.1  jakllsch 		}
   1923        1.1  jakllsch 	}
   1924        1.1  jakllsch 
   1925        1.1  jakllsch 	/* set up initial input control context */
   1926        1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
   1927        1.1  jakllsch 	cp[0] = htole32(0);
   1928        1.1  jakllsch 	cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(XHCI_DCI_EP_CONTROL)|
   1929        1.1  jakllsch 	    XHCI_INCTX_1_ADD_MASK(XHCI_DCI_SLOT));
   1930        1.1  jakllsch 
   1931        1.1  jakllsch 	/* set up input slot context */
   1932        1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_SLOT));
   1933        1.1  jakllsch 	cp[0] = htole32(
   1934        1.1  jakllsch 		XHCI_SCTX_0_CTX_NUM_SET(1) |
   1935        1.1  jakllsch 		XHCI_SCTX_0_SPEED_SET(xspeed)
   1936        1.1  jakllsch 		);
   1937        1.1  jakllsch 	cp[1] = htole32(
   1938        1.1  jakllsch 		XHCI_SCTX_1_RH_PORT_SET(rhport)
   1939        1.1  jakllsch 		);
   1940        1.1  jakllsch 	cp[2] = htole32(
   1941        1.1  jakllsch 		XHCI_SCTX_2_IRQ_TARGET_SET(0)
   1942        1.1  jakllsch 		);
   1943        1.1  jakllsch 	cp[3] = htole32(0);
   1944        1.1  jakllsch 
   1945        1.1  jakllsch 	/* set up input EP0 context */
   1946        1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_EP_CONTROL));
   1947        1.1  jakllsch 	cp[0] = htole32(0);
   1948        1.1  jakllsch 	cp[1] = htole32(
   1949        1.1  jakllsch 		XHCI_EPCTX_1_MAXP_SIZE_SET(mps) |
   1950        1.1  jakllsch 		XHCI_EPCTX_1_EPTYPE_SET(4) |
   1951        1.1  jakllsch 		XHCI_EPCTX_1_CERR_SET(3)
   1952        1.1  jakllsch 		);
   1953        1.1  jakllsch 	/* can't use xhci_ep_get_dci() yet? */
   1954        1.1  jakllsch 	*(uint64_t *)(&cp[2]) = htole64(
   1955        1.1  jakllsch 	    xhci_ring_trbp(&xs->xs_ep[XHCI_DCI_EP_CONTROL].xe_tr, 0) |
   1956        1.1  jakllsch 	    XHCI_EPCTX_2_DCS_SET(1));
   1957        1.1  jakllsch 	cp[4] = htole32(
   1958        1.1  jakllsch 		XHCI_EPCTX_4_AVG_TRB_LEN_SET(8)
   1959        1.1  jakllsch 		);
   1960        1.1  jakllsch 
   1961        1.1  jakllsch 	/* sync input contexts before they are read from memory */
   1962        1.1  jakllsch 	usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
   1963        1.1  jakllsch 	hexdump("input context", xhci_slot_get_icv(sc, xs, 0),
   1964        1.1  jakllsch 	    sc->sc_ctxsz * 3);
   1965        1.1  jakllsch 
   1966        1.1  jakllsch 	xhci_set_dcba(sc, DMAADDR(&xs->xs_dc_dma, 0), slot);
   1967        1.1  jakllsch 
   1968        1.1  jakllsch 	err = xhci_address_device(sc, xhci_slot_get_icp(sc, xs, 0), slot,
   1969        1.1  jakllsch 	    false);
   1970        1.1  jakllsch 
   1971        1.1  jakllsch 	usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
   1972        1.1  jakllsch 	hexdump("output context", xhci_slot_get_dcv(sc, xs, 0),
   1973        1.1  jakllsch 	    sc->sc_ctxsz * 2);
   1974        1.1  jakllsch 
   1975        1.1  jakllsch 	return err;
   1976        1.1  jakllsch }
   1977        1.1  jakllsch 
   1978        1.1  jakllsch /* ----- */
   1979        1.1  jakllsch 
   1980        1.1  jakllsch static void
   1981  1.28.2.14     skrll xhci_noop(struct usbd_pipe *pipe)
   1982        1.1  jakllsch {
   1983       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1984        1.1  jakllsch }
   1985        1.1  jakllsch 
   1986  1.28.2.12     skrll static int xhci_roothub_ctrl(struct usbd_bus *bus, usb_device_request_t *req,
   1987  1.28.2.12     skrll     void *buf, int buflen)
   1988        1.1  jakllsch {
   1989  1.28.2.12     skrll 	struct xhci_softc * const sc = bus->ub_hcpriv;
   1990        1.1  jakllsch 	usb_port_status_t ps;
   1991        1.1  jakllsch 	int l, totlen = 0;
   1992  1.28.2.12     skrll 	uint16_t len, value, index;
   1993        1.1  jakllsch 	int port, i;
   1994        1.1  jakllsch 	uint32_t v;
   1995        1.1  jakllsch 
   1996       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1997        1.1  jakllsch 
   1998        1.1  jakllsch 	if (sc->sc_dying)
   1999  1.28.2.12     skrll 		return -1;
   2000        1.1  jakllsch 
   2001  1.28.2.12     skrll 	len = UGETW(req->wLength);
   2002        1.1  jakllsch 	value = UGETW(req->wValue);
   2003        1.1  jakllsch 	index = UGETW(req->wIndex);
   2004        1.1  jakllsch 
   2005       1.27     skrll 	DPRINTFN(12, "rhreq: %04x %04x %04x %04x",
   2006       1.27     skrll 	    req->bmRequestType | (req->bRequest << 8), value, index, len);
   2007        1.1  jakllsch 
   2008        1.1  jakllsch #define C(x,y) ((x) | ((y) << 8))
   2009  1.28.2.12     skrll 	switch (C(req->bRequest, req->bmRequestType)) {
   2010        1.1  jakllsch 	case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
   2011       1.27     skrll 		DPRINTFN(8, "getdesc: wValue=0x%04x", value, 0, 0, 0);
   2012        1.1  jakllsch 		if (len == 0)
   2013        1.1  jakllsch 			break;
   2014  1.28.2.12     skrll 		switch (value) {
   2015        1.1  jakllsch #define sd ((usb_string_descriptor_t *)buf)
   2016  1.28.2.12     skrll 		case C(2, UDESC_STRING):
   2017  1.28.2.12     skrll 			/* Product */
   2018  1.28.2.12     skrll 			totlen = usb_makestrdesc(sd, len, "xHCI Root Hub");
   2019        1.1  jakllsch 			break;
   2020  1.28.2.12     skrll #undef sd
   2021        1.1  jakllsch 		default:
   2022  1.28.2.12     skrll 			/* default from usbroothub */
   2023  1.28.2.12     skrll 			return buflen;
   2024        1.1  jakllsch 		}
   2025        1.1  jakllsch 		break;
   2026  1.28.2.12     skrll 
   2027        1.1  jakllsch 	/* Hub requests */
   2028        1.1  jakllsch 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
   2029        1.1  jakllsch 		break;
   2030        1.1  jakllsch 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER):
   2031       1.27     skrll 		DPRINTFN(4, "UR_CLEAR_PORT_FEATURE port=%d feature=%d",
   2032       1.27     skrll 			     index, value, 0, 0);
   2033        1.1  jakllsch 		if (index < 1 || index > sc->sc_hs_port_count) {
   2034  1.28.2.12     skrll 			return -1;
   2035        1.1  jakllsch 		}
   2036        1.1  jakllsch 		port = XHCI_PORTSC(sc->sc_hs_port_start - 1 + index);
   2037        1.1  jakllsch 		v = xhci_op_read_4(sc, port);
   2038       1.27     skrll 		DPRINTFN(4, "portsc=0x%08x", v, 0, 0, 0);
   2039        1.1  jakllsch 		v &= ~XHCI_PS_CLEAR;
   2040        1.1  jakllsch 		switch (value) {
   2041        1.1  jakllsch 		case UHF_PORT_ENABLE:
   2042        1.1  jakllsch 			xhci_op_write_4(sc, port, v &~ XHCI_PS_PED);
   2043        1.1  jakllsch 			break;
   2044        1.1  jakllsch 		case UHF_PORT_SUSPEND:
   2045  1.28.2.12     skrll 			return -1;
   2046        1.1  jakllsch 		case UHF_PORT_POWER:
   2047        1.1  jakllsch 			break;
   2048        1.1  jakllsch 		case UHF_PORT_TEST:
   2049        1.1  jakllsch 		case UHF_PORT_INDICATOR:
   2050  1.28.2.12     skrll 			return -1;
   2051        1.1  jakllsch 		case UHF_C_PORT_CONNECTION:
   2052        1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_CSC);
   2053        1.1  jakllsch 			break;
   2054        1.1  jakllsch 		case UHF_C_PORT_ENABLE:
   2055        1.1  jakllsch 		case UHF_C_PORT_SUSPEND:
   2056        1.1  jakllsch 		case UHF_C_PORT_OVER_CURRENT:
   2057  1.28.2.12     skrll 			return -1;
   2058        1.1  jakllsch 		case UHF_C_PORT_RESET:
   2059        1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PRC);
   2060        1.1  jakllsch 			break;
   2061        1.1  jakllsch 		default:
   2062  1.28.2.12     skrll 			return -1;
   2063        1.1  jakllsch 		}
   2064        1.1  jakllsch 		break;
   2065        1.1  jakllsch 	case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
   2066        1.1  jakllsch 		if (len == 0)
   2067        1.1  jakllsch 			break;
   2068        1.1  jakllsch 		if ((value & 0xff) != 0) {
   2069  1.28.2.12     skrll 			return -1;
   2070        1.1  jakllsch 		}
   2071  1.28.2.12     skrll 		usb_hub_descriptor_t hubd;
   2072  1.28.2.12     skrll 
   2073  1.28.2.12     skrll 		totlen = min(buflen, sizeof(hubd));
   2074  1.28.2.12     skrll 		memcpy(&hubd, buf, totlen);
   2075        1.1  jakllsch 		hubd.bNbrPorts = sc->sc_hs_port_count;
   2076        1.1  jakllsch 		USETW(hubd.wHubCharacteristics, UHD_PWR_NO_SWITCH);
   2077        1.1  jakllsch 		hubd.bPwrOn2PwrGood = 200;
   2078        1.2       apb 		for (i = 0, l = sc->sc_maxports; l > 0; i++, l -= 8)
   2079        1.3     skrll 			hubd.DeviceRemovable[i++] = 0; /* XXX can't find out? */
   2080        1.3     skrll 		hubd.bDescLength = USB_HUB_DESCRIPTOR_SIZE + i;
   2081  1.28.2.12     skrll 		totlen = min(totlen, hubd.bDescLength);
   2082  1.28.2.12     skrll 		memcpy(buf, &hubd, totlen);
   2083        1.1  jakllsch 		break;
   2084        1.1  jakllsch 	case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
   2085        1.1  jakllsch 		if (len != 4) {
   2086  1.28.2.12     skrll 			return -1;
   2087        1.1  jakllsch 		}
   2088        1.1  jakllsch 		memset(buf, 0, len); /* ? XXX */
   2089        1.1  jakllsch 		totlen = len;
   2090        1.1  jakllsch 		break;
   2091        1.1  jakllsch 	case C(UR_GET_STATUS, UT_READ_CLASS_OTHER):
   2092       1.27     skrll 		DPRINTFN(8, "get port status i=%d", index, 0, 0, 0);
   2093        1.1  jakllsch 		if (index < 1 || index > sc->sc_maxports) {
   2094  1.28.2.12     skrll 			return -1;
   2095        1.1  jakllsch 		}
   2096        1.1  jakllsch 		if (len != 4) {
   2097  1.28.2.12     skrll 			return -1;
   2098        1.1  jakllsch 		}
   2099        1.1  jakllsch 		v = xhci_op_read_4(sc, XHCI_PORTSC(sc->sc_hs_port_start - 1 +
   2100        1.1  jakllsch 		    index));
   2101       1.27     skrll 		DPRINTFN(4, "READ_CLASS_OTHER GET_STATUS PORTSC %d (%d) %08x",
   2102       1.27     skrll 		    index, sc->sc_hs_port_start - 1 + index, v, 0);
   2103        1.1  jakllsch 		switch (XHCI_PS_SPEED_GET(v)) {
   2104        1.1  jakllsch 		case 1:
   2105        1.1  jakllsch 			i = UPS_FULL_SPEED;
   2106        1.1  jakllsch 			break;
   2107        1.1  jakllsch 		case 2:
   2108        1.1  jakllsch 			i = UPS_LOW_SPEED;
   2109        1.1  jakllsch 			break;
   2110        1.1  jakllsch 		case 3:
   2111        1.1  jakllsch 			i = UPS_HIGH_SPEED;
   2112        1.1  jakllsch 			break;
   2113        1.1  jakllsch 		default:
   2114        1.1  jakllsch 			i = 0;
   2115        1.1  jakllsch 			break;
   2116        1.1  jakllsch 		}
   2117        1.1  jakllsch 		if (v & XHCI_PS_CCS)	i |= UPS_CURRENT_CONNECT_STATUS;
   2118        1.1  jakllsch 		if (v & XHCI_PS_PED)	i |= UPS_PORT_ENABLED;
   2119        1.1  jakllsch 		if (v & XHCI_PS_OCA)	i |= UPS_OVERCURRENT_INDICATOR;
   2120        1.1  jakllsch 		//if (v & XHCI_PS_SUSP)	i |= UPS_SUSPEND;
   2121        1.1  jakllsch 		if (v & XHCI_PS_PR)	i |= UPS_RESET;
   2122        1.1  jakllsch 		if (v & XHCI_PS_PP)	i |= UPS_PORT_POWER;
   2123        1.1  jakllsch 		USETW(ps.wPortStatus, i);
   2124        1.1  jakllsch 		i = 0;
   2125        1.1  jakllsch 		if (v & XHCI_PS_CSC)    i |= UPS_C_CONNECT_STATUS;
   2126        1.1  jakllsch 		if (v & XHCI_PS_PEC)    i |= UPS_C_PORT_ENABLED;
   2127        1.1  jakllsch 		if (v & XHCI_PS_OCC)    i |= UPS_C_OVERCURRENT_INDICATOR;
   2128        1.1  jakllsch 		if (v & XHCI_PS_PRC)	i |= UPS_C_PORT_RESET;
   2129        1.1  jakllsch 		USETW(ps.wPortChange, i);
   2130  1.28.2.12     skrll 		totlen = min(len, sizeof(ps));
   2131  1.28.2.12     skrll 		memcpy(buf, &ps, totlen);
   2132        1.1  jakllsch 		break;
   2133        1.1  jakllsch 	case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
   2134  1.28.2.12     skrll 		return -1;
   2135        1.1  jakllsch 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
   2136        1.1  jakllsch 		break;
   2137        1.1  jakllsch 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER):
   2138        1.1  jakllsch 		if (index < 1 || index > sc->sc_hs_port_count) {
   2139  1.28.2.12     skrll 			return -1;
   2140        1.1  jakllsch 		}
   2141        1.1  jakllsch 		port = XHCI_PORTSC(sc->sc_hs_port_start - 1 + index);
   2142        1.1  jakllsch 		v = xhci_op_read_4(sc, port);
   2143       1.27     skrll 		DPRINTFN(4, "portsc=0x%08x", v, 0, 0, 0);
   2144        1.1  jakllsch 		v &= ~XHCI_PS_CLEAR;
   2145        1.1  jakllsch 		switch (value) {
   2146        1.1  jakllsch 		case UHF_PORT_ENABLE:
   2147        1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PED);
   2148        1.1  jakllsch 			break;
   2149        1.1  jakllsch 		case UHF_PORT_SUSPEND:
   2150        1.1  jakllsch 			/* XXX suspend */
   2151        1.1  jakllsch 			break;
   2152        1.1  jakllsch 		case UHF_PORT_RESET:
   2153        1.1  jakllsch 			v &= ~ (XHCI_PS_PED | XHCI_PS_PR);
   2154        1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PR);
   2155        1.1  jakllsch 			/* Wait for reset to complete. */
   2156        1.1  jakllsch 			usb_delay_ms(&sc->sc_bus, USB_PORT_ROOT_RESET_DELAY);
   2157        1.1  jakllsch 			if (sc->sc_dying) {
   2158  1.28.2.12     skrll 				return -1;
   2159        1.1  jakllsch 			}
   2160        1.1  jakllsch 			v = xhci_op_read_4(sc, port);
   2161        1.1  jakllsch 			if (v & XHCI_PS_PR) {
   2162        1.1  jakllsch 				xhci_op_write_4(sc, port, v & ~XHCI_PS_PR);
   2163        1.1  jakllsch 				usb_delay_ms(&sc->sc_bus, 10);
   2164        1.1  jakllsch 				/* XXX */
   2165        1.1  jakllsch 			}
   2166        1.1  jakllsch 			break;
   2167        1.1  jakllsch 		case UHF_PORT_POWER:
   2168        1.1  jakllsch 			/* XXX power control */
   2169        1.1  jakllsch 			break;
   2170        1.1  jakllsch 		/* XXX more */
   2171        1.1  jakllsch 		case UHF_C_PORT_RESET:
   2172        1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PRC);
   2173        1.1  jakllsch 			break;
   2174        1.1  jakllsch 		default:
   2175  1.28.2.12     skrll 			return -1;
   2176        1.1  jakllsch 		}
   2177        1.1  jakllsch 		break;
   2178        1.1  jakllsch 	case C(UR_CLEAR_TT_BUFFER, UT_WRITE_CLASS_OTHER):
   2179        1.1  jakllsch 	case C(UR_RESET_TT, UT_WRITE_CLASS_OTHER):
   2180        1.1  jakllsch 	case C(UR_GET_TT_STATE, UT_READ_CLASS_OTHER):
   2181        1.1  jakllsch 	case C(UR_STOP_TT, UT_WRITE_CLASS_OTHER):
   2182        1.1  jakllsch 		break;
   2183        1.1  jakllsch 	default:
   2184  1.28.2.12     skrll 		/* default from usbroothub */
   2185  1.28.2.12     skrll 		return buflen;
   2186        1.1  jakllsch 	}
   2187        1.1  jakllsch 
   2188  1.28.2.12     skrll 	return totlen;
   2189        1.1  jakllsch }
   2190        1.1  jakllsch 
   2191  1.28.2.12     skrll /* root hub intrerrupt */
   2192        1.1  jakllsch 
   2193        1.1  jakllsch static usbd_status
   2194  1.28.2.14     skrll xhci_root_intr_transfer(struct usbd_xfer *xfer)
   2195        1.1  jakllsch {
   2196   1.28.2.5     skrll 	struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2197        1.1  jakllsch 	usbd_status err;
   2198        1.1  jakllsch 
   2199       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2200       1.27     skrll 
   2201        1.1  jakllsch 	/* Insert last in queue. */
   2202        1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   2203        1.1  jakllsch 	err = usb_insert_transfer(xfer);
   2204        1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   2205        1.1  jakllsch 	if (err)
   2206        1.1  jakllsch 		return err;
   2207        1.1  jakllsch 
   2208        1.1  jakllsch 	/* Pipe isn't running, start first */
   2209  1.28.2.13     skrll 	return xhci_root_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   2210        1.1  jakllsch }
   2211        1.1  jakllsch 
   2212        1.1  jakllsch static usbd_status
   2213  1.28.2.14     skrll xhci_root_intr_start(struct usbd_xfer *xfer)
   2214        1.1  jakllsch {
   2215   1.28.2.5     skrll 	struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2216        1.1  jakllsch 
   2217       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2218       1.27     skrll 
   2219        1.1  jakllsch 	if (sc->sc_dying)
   2220        1.1  jakllsch 		return USBD_IOERROR;
   2221        1.1  jakllsch 
   2222        1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   2223        1.1  jakllsch 	sc->sc_intrxfer = xfer;
   2224        1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   2225        1.1  jakllsch 
   2226        1.1  jakllsch 	return USBD_IN_PROGRESS;
   2227        1.1  jakllsch }
   2228        1.1  jakllsch 
   2229        1.1  jakllsch static void
   2230  1.28.2.14     skrll xhci_root_intr_abort(struct usbd_xfer *xfer)
   2231        1.1  jakllsch {
   2232   1.28.2.5     skrll 	struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2233        1.1  jakllsch 
   2234       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2235       1.27     skrll 
   2236        1.1  jakllsch 	KASSERT(mutex_owned(&sc->sc_lock));
   2237   1.28.2.5     skrll 	KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
   2238       1.21     skrll 
   2239       1.27     skrll 	DPRINTFN(1, "remove", 0, 0, 0, 0);
   2240       1.21     skrll 
   2241       1.22     skrll 	sc->sc_intrxfer = NULL;
   2242       1.22     skrll 
   2243   1.28.2.5     skrll 	xfer->ux_status = USBD_CANCELLED;
   2244        1.1  jakllsch 	usb_transfer_complete(xfer);
   2245        1.1  jakllsch }
   2246        1.1  jakllsch 
   2247        1.1  jakllsch static void
   2248  1.28.2.14     skrll xhci_root_intr_close(struct usbd_pipe *pipe)
   2249        1.1  jakllsch {
   2250   1.28.2.5     skrll 	struct xhci_softc * const sc = pipe->up_dev->ud_bus->ub_hcpriv;
   2251        1.1  jakllsch 
   2252       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2253       1.27     skrll 
   2254        1.1  jakllsch 	KASSERT(mutex_owned(&sc->sc_lock));
   2255        1.1  jakllsch 
   2256        1.1  jakllsch 	sc->sc_intrxfer = NULL;
   2257        1.1  jakllsch }
   2258        1.1  jakllsch 
   2259        1.1  jakllsch static void
   2260  1.28.2.14     skrll xhci_root_intr_done(struct usbd_xfer *xfer)
   2261        1.1  jakllsch {
   2262       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2263       1.27     skrll 
   2264   1.28.2.5     skrll 	xfer->ux_hcpriv = NULL;
   2265        1.1  jakllsch }
   2266        1.1  jakllsch 
   2267        1.1  jakllsch /* -------------- */
   2268        1.1  jakllsch /* device control */
   2269        1.1  jakllsch 
   2270        1.1  jakllsch static usbd_status
   2271  1.28.2.14     skrll xhci_device_ctrl_transfer(struct usbd_xfer *xfer)
   2272        1.1  jakllsch {
   2273   1.28.2.5     skrll 	struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2274        1.1  jakllsch 	usbd_status err;
   2275        1.1  jakllsch 
   2276       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2277       1.27     skrll 
   2278        1.1  jakllsch 	/* Insert last in queue. */
   2279        1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   2280        1.1  jakllsch 	err = usb_insert_transfer(xfer);
   2281        1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   2282        1.1  jakllsch 	if (err)
   2283  1.28.2.13     skrll 		return err;
   2284        1.1  jakllsch 
   2285        1.1  jakllsch 	/* Pipe isn't running, start first */
   2286  1.28.2.13     skrll 	return xhci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   2287        1.1  jakllsch }
   2288        1.1  jakllsch 
   2289        1.1  jakllsch static usbd_status
   2290  1.28.2.14     skrll xhci_device_ctrl_start(struct usbd_xfer *xfer)
   2291        1.1  jakllsch {
   2292   1.28.2.5     skrll 	struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2293   1.28.2.5     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   2294   1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   2295        1.1  jakllsch 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   2296        1.1  jakllsch 	struct xhci_xfer * const xx = (void *)xfer;
   2297   1.28.2.5     skrll 	usb_device_request_t * const req = &xfer->ux_request;
   2298        1.1  jakllsch 	const bool isread = UT_GET_DIR(req->bmRequestType) == UT_READ;
   2299        1.1  jakllsch 	const uint32_t len = UGETW(req->wLength);
   2300   1.28.2.5     skrll 	usb_dma_t * const dma = &xfer->ux_dmabuf;
   2301        1.1  jakllsch 	uint64_t parameter;
   2302        1.1  jakllsch 	uint32_t status;
   2303        1.1  jakllsch 	uint32_t control;
   2304        1.1  jakllsch 	u_int i;
   2305        1.1  jakllsch 
   2306       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2307       1.27     skrll 	DPRINTFN(12, "req: %04x %04x %04x %04x",
   2308       1.27     skrll 	    req->bmRequestType | (req->bRequest << 8), UGETW(req->wValue),
   2309       1.27     skrll 	    UGETW(req->wIndex), UGETW(req->wLength));
   2310        1.1  jakllsch 
   2311        1.1  jakllsch 	/* XXX */
   2312        1.1  jakllsch 	if (tr->is_halted) {
   2313   1.28.2.5     skrll 		xhci_reset_endpoint(xfer->ux_pipe);
   2314        1.1  jakllsch 		tr->is_halted = false;
   2315   1.28.2.5     skrll 		xhci_set_dequeue(xfer->ux_pipe);
   2316        1.1  jakllsch 	}
   2317        1.1  jakllsch 
   2318        1.1  jakllsch 	/* we rely on the bottom bits for extra info */
   2319        1.1  jakllsch 	KASSERT(((uintptr_t)xfer & 0x3) == 0x0);
   2320        1.1  jakllsch 
   2321   1.28.2.5     skrll 	KASSERT((xfer->ux_rqflags & URQ_REQUEST) != 0);
   2322        1.1  jakllsch 
   2323        1.1  jakllsch 	i = 0;
   2324        1.1  jakllsch 
   2325        1.1  jakllsch 	/* setup phase */
   2326        1.1  jakllsch 	memcpy(&parameter, req, sizeof(*req));
   2327        1.1  jakllsch 	parameter = le64toh(parameter);
   2328        1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) | XHCI_TRB_2_BYTES_SET(sizeof(*req));
   2329        1.1  jakllsch 	control = ((len == 0) ? XHCI_TRB_3_TRT_NONE :
   2330        1.1  jakllsch 	     (isread ? XHCI_TRB_3_TRT_IN : XHCI_TRB_3_TRT_OUT)) |
   2331        1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_SETUP_STAGE) |
   2332        1.1  jakllsch 	    XHCI_TRB_3_IDT_BIT;
   2333        1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   2334        1.1  jakllsch 
   2335        1.1  jakllsch 	if (len == 0)
   2336        1.1  jakllsch 		goto no_data;
   2337        1.1  jakllsch 
   2338        1.1  jakllsch 	/* data phase */
   2339        1.1  jakllsch 	parameter = DMAADDR(dma, 0);
   2340        1.1  jakllsch 	KASSERT(len <= 0x10000);
   2341        1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) |
   2342        1.1  jakllsch 	    XHCI_TRB_2_TDSZ_SET(1) |
   2343        1.1  jakllsch 	    XHCI_TRB_2_BYTES_SET(len);
   2344        1.1  jakllsch 	control = (isread ? XHCI_TRB_3_DIR_IN : 0) |
   2345        1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_DATA_STAGE) |
   2346        1.1  jakllsch 	    XHCI_TRB_3_CHAIN_BIT | XHCI_TRB_3_ENT_BIT;
   2347        1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   2348        1.1  jakllsch 
   2349        1.1  jakllsch 	parameter = (uintptr_t)xfer | 0x3;
   2350        1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0);
   2351        1.1  jakllsch 	control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_EVENT_DATA) |
   2352        1.1  jakllsch 	    XHCI_TRB_3_IOC_BIT;
   2353        1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   2354        1.1  jakllsch 
   2355        1.1  jakllsch no_data:
   2356        1.1  jakllsch 	parameter = 0;
   2357       1.28     skrll 	status = XHCI_TRB_2_IRQ_SET(0);
   2358        1.1  jakllsch 	/* the status stage has inverted direction */
   2359       1.28     skrll 	control = ((isread && (len > 0)) ? 0 : XHCI_TRB_3_DIR_IN) |
   2360        1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_STATUS_STAGE) |
   2361        1.1  jakllsch 	    XHCI_TRB_3_CHAIN_BIT | XHCI_TRB_3_ENT_BIT;
   2362        1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   2363        1.1  jakllsch 
   2364        1.1  jakllsch 	parameter = (uintptr_t)xfer | 0x0;
   2365        1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0);
   2366        1.1  jakllsch 	control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_EVENT_DATA) |
   2367        1.1  jakllsch 	    XHCI_TRB_3_IOC_BIT;
   2368        1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   2369        1.1  jakllsch 
   2370        1.1  jakllsch 	mutex_enter(&tr->xr_lock);
   2371        1.1  jakllsch 	xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
   2372        1.1  jakllsch 	mutex_exit(&tr->xr_lock);
   2373        1.1  jakllsch 
   2374        1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   2375        1.1  jakllsch 
   2376   1.28.2.5     skrll 	if (xfer->ux_timeout && !sc->sc_bus.ub_usepolling) {
   2377   1.28.2.5     skrll 		callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
   2378        1.1  jakllsch 		    xhci_timeout, xfer);
   2379        1.1  jakllsch 	}
   2380        1.1  jakllsch 
   2381   1.28.2.5     skrll 	if (sc->sc_bus.ub_usepolling) {
   2382       1.27     skrll 		DPRINTFN(1, "polling", 0, 0, 0, 0);
   2383        1.1  jakllsch 		//xhci_waitintr(sc, xfer);
   2384        1.1  jakllsch 	}
   2385        1.1  jakllsch 
   2386        1.1  jakllsch 	return USBD_IN_PROGRESS;
   2387        1.1  jakllsch }
   2388        1.1  jakllsch 
   2389        1.1  jakllsch static void
   2390  1.28.2.14     skrll xhci_device_ctrl_done(struct usbd_xfer *xfer)
   2391        1.1  jakllsch {
   2392       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2393        1.1  jakllsch 
   2394   1.28.2.5     skrll 	callout_stop(&xfer->ux_callout); /* XXX wrong place */
   2395        1.1  jakllsch 
   2396        1.1  jakllsch }
   2397        1.1  jakllsch 
   2398        1.1  jakllsch static void
   2399  1.28.2.14     skrll xhci_device_ctrl_abort(struct usbd_xfer *xfer)
   2400        1.1  jakllsch {
   2401       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2402        1.1  jakllsch }
   2403        1.1  jakllsch 
   2404        1.1  jakllsch static void
   2405  1.28.2.14     skrll xhci_device_ctrl_close(struct usbd_pipe *pipe)
   2406        1.1  jakllsch {
   2407       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2408        1.1  jakllsch }
   2409        1.1  jakllsch 
   2410  1.28.2.15     skrll /* ------------------ */
   2411  1.28.2.15     skrll /* device isochronous */
   2412        1.1  jakllsch 
   2413        1.1  jakllsch /* ----------- */
   2414        1.1  jakllsch /* device bulk */
   2415        1.1  jakllsch 
   2416        1.1  jakllsch static usbd_status
   2417  1.28.2.14     skrll xhci_device_bulk_transfer(struct usbd_xfer *xfer)
   2418        1.1  jakllsch {
   2419   1.28.2.5     skrll 	struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2420        1.1  jakllsch 	usbd_status err;
   2421        1.1  jakllsch 
   2422       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2423       1.27     skrll 
   2424        1.1  jakllsch 	/* Insert last in queue. */
   2425        1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   2426        1.1  jakllsch 	err = usb_insert_transfer(xfer);
   2427        1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   2428        1.1  jakllsch 	if (err)
   2429        1.1  jakllsch 		return err;
   2430        1.1  jakllsch 
   2431        1.1  jakllsch 	/*
   2432        1.1  jakllsch 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   2433        1.1  jakllsch 	 * so start it first.
   2434        1.1  jakllsch 	 */
   2435  1.28.2.13     skrll 	return xhci_device_bulk_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   2436        1.1  jakllsch }
   2437        1.1  jakllsch 
   2438        1.1  jakllsch static usbd_status
   2439  1.28.2.14     skrll xhci_device_bulk_start(struct usbd_xfer *xfer)
   2440        1.1  jakllsch {
   2441   1.28.2.5     skrll 	struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2442   1.28.2.5     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   2443   1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   2444        1.1  jakllsch 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   2445        1.1  jakllsch 	struct xhci_xfer * const xx = (void *)xfer;
   2446   1.28.2.5     skrll 	const uint32_t len = xfer->ux_length;
   2447   1.28.2.5     skrll 	usb_dma_t * const dma = &xfer->ux_dmabuf;
   2448        1.1  jakllsch 	uint64_t parameter;
   2449        1.1  jakllsch 	uint32_t status;
   2450        1.1  jakllsch 	uint32_t control;
   2451        1.1  jakllsch 	u_int i = 0;
   2452        1.1  jakllsch 
   2453       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2454       1.27     skrll 
   2455       1.27     skrll 	DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   2456        1.1  jakllsch 
   2457        1.1  jakllsch 	if (sc->sc_dying)
   2458        1.1  jakllsch 		return USBD_IOERROR;
   2459        1.1  jakllsch 
   2460   1.28.2.5     skrll 	KASSERT((xfer->ux_rqflags & URQ_REQUEST) == 0);
   2461        1.1  jakllsch 
   2462        1.1  jakllsch 	parameter = DMAADDR(dma, 0);
   2463       1.11       dsl 	/*
   2464       1.13       dsl 	 * XXX: (dsl) The physical buffer must not cross a 64k boundary.
   2465       1.11       dsl 	 * If the user supplied buffer crosses such a boundary then 2
   2466       1.11       dsl 	 * (or more) TRB should be used.
   2467       1.11       dsl 	 * If multiple TRB are used the td_size field must be set correctly.
   2468       1.11       dsl 	 * For v1.0 devices (like ivy bridge) this is the number of usb data
   2469       1.11       dsl 	 * blocks needed to complete the transfer.
   2470       1.11       dsl 	 * Setting it to 1 in the last TRB causes an extra zero-length
   2471       1.11       dsl 	 * data block be sent.
   2472       1.11       dsl 	 * The earlier documentation differs, I don't know how it behaves.
   2473       1.11       dsl 	 */
   2474        1.1  jakllsch 	KASSERT(len <= 0x10000);
   2475        1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) |
   2476        1.1  jakllsch 	    XHCI_TRB_2_TDSZ_SET(1) |
   2477        1.1  jakllsch 	    XHCI_TRB_2_BYTES_SET(len);
   2478        1.1  jakllsch 	control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_NORMAL) |
   2479        1.1  jakllsch 	    XHCI_TRB_3_ISP_BIT | XHCI_TRB_3_IOC_BIT;
   2480        1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   2481        1.1  jakllsch 
   2482        1.1  jakllsch 	mutex_enter(&tr->xr_lock);
   2483        1.1  jakllsch 	xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
   2484        1.1  jakllsch 	mutex_exit(&tr->xr_lock);
   2485        1.1  jakllsch 
   2486        1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   2487        1.1  jakllsch 
   2488   1.28.2.5     skrll 	if (sc->sc_bus.ub_usepolling) {
   2489       1.27     skrll 		DPRINTFN(1, "polling", 0, 0, 0, 0);
   2490        1.1  jakllsch 		//xhci_waitintr(sc, xfer);
   2491        1.1  jakllsch 	}
   2492        1.1  jakllsch 
   2493        1.1  jakllsch 	return USBD_IN_PROGRESS;
   2494        1.1  jakllsch }
   2495        1.1  jakllsch 
   2496        1.1  jakllsch static void
   2497  1.28.2.14     skrll xhci_device_bulk_done(struct usbd_xfer *xfer)
   2498        1.1  jakllsch {
   2499       1.27     skrll #ifdef USB_DEBUG
   2500   1.28.2.5     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   2501   1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   2502       1.27     skrll #endif
   2503   1.28.2.5     skrll 	const u_int endpt = xfer->ux_pipe->up_endpoint->ue_edesc->bEndpointAddress;
   2504        1.1  jakllsch 	const bool isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   2505        1.1  jakllsch 
   2506       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2507        1.1  jakllsch 
   2508       1.27     skrll 	DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   2509        1.1  jakllsch 
   2510   1.28.2.5     skrll 	callout_stop(&xfer->ux_callout); /* XXX wrong place */
   2511        1.1  jakllsch 
   2512   1.28.2.5     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   2513        1.1  jakllsch 	    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   2514        1.1  jakllsch }
   2515        1.1  jakllsch 
   2516        1.1  jakllsch static void
   2517  1.28.2.14     skrll xhci_device_bulk_abort(struct usbd_xfer *xfer)
   2518        1.1  jakllsch {
   2519       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2520        1.1  jakllsch }
   2521        1.1  jakllsch 
   2522        1.1  jakllsch static void
   2523  1.28.2.14     skrll xhci_device_bulk_close(struct usbd_pipe *pipe)
   2524        1.1  jakllsch {
   2525       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2526        1.1  jakllsch }
   2527        1.1  jakllsch 
   2528  1.28.2.15     skrll /* ---------------- */
   2529  1.28.2.15     skrll /* device interrupt */
   2530        1.1  jakllsch 
   2531        1.1  jakllsch static usbd_status
   2532  1.28.2.14     skrll xhci_device_intr_transfer(struct usbd_xfer *xfer)
   2533        1.1  jakllsch {
   2534   1.28.2.5     skrll 	struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2535        1.1  jakllsch 	usbd_status err;
   2536        1.1  jakllsch 
   2537       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2538       1.27     skrll 
   2539        1.1  jakllsch 	/* Insert last in queue. */
   2540        1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   2541        1.1  jakllsch 	err = usb_insert_transfer(xfer);
   2542        1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   2543        1.1  jakllsch 	if (err)
   2544        1.1  jakllsch 		return err;
   2545        1.1  jakllsch 
   2546        1.1  jakllsch 	/*
   2547        1.1  jakllsch 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   2548        1.1  jakllsch 	 * so start it first.
   2549        1.1  jakllsch 	 */
   2550  1.28.2.13     skrll 	return xhci_device_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   2551        1.1  jakllsch }
   2552        1.1  jakllsch 
   2553        1.1  jakllsch static usbd_status
   2554  1.28.2.14     skrll xhci_device_intr_start(struct usbd_xfer *xfer)
   2555        1.1  jakllsch {
   2556   1.28.2.5     skrll 	struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2557   1.28.2.5     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   2558   1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   2559        1.1  jakllsch 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   2560        1.1  jakllsch 	struct xhci_xfer * const xx = (void *)xfer;
   2561   1.28.2.5     skrll 	const uint32_t len = xfer->ux_length;
   2562   1.28.2.5     skrll 	usb_dma_t * const dma = &xfer->ux_dmabuf;
   2563        1.1  jakllsch 	uint64_t parameter;
   2564        1.1  jakllsch 	uint32_t status;
   2565        1.1  jakllsch 	uint32_t control;
   2566        1.1  jakllsch 	u_int i = 0;
   2567        1.1  jakllsch 
   2568       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2569       1.27     skrll 
   2570       1.27     skrll 	DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   2571        1.1  jakllsch 
   2572        1.1  jakllsch 	if (sc->sc_dying)
   2573        1.1  jakllsch 		return USBD_IOERROR;
   2574        1.1  jakllsch 
   2575   1.28.2.5     skrll 	KASSERT((xfer->ux_rqflags & URQ_REQUEST) == 0);
   2576        1.1  jakllsch 
   2577        1.1  jakllsch 	parameter = DMAADDR(dma, 0);
   2578        1.1  jakllsch 	KASSERT(len <= 0x10000);
   2579        1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) |
   2580        1.1  jakllsch 	    XHCI_TRB_2_TDSZ_SET(1) |
   2581        1.1  jakllsch 	    XHCI_TRB_2_BYTES_SET(len);
   2582        1.1  jakllsch 	control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_NORMAL) |
   2583        1.1  jakllsch 	    XHCI_TRB_3_ISP_BIT | XHCI_TRB_3_IOC_BIT;
   2584        1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   2585        1.1  jakllsch 
   2586        1.1  jakllsch 	mutex_enter(&tr->xr_lock);
   2587        1.1  jakllsch 	xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
   2588        1.1  jakllsch 	mutex_exit(&tr->xr_lock);
   2589        1.1  jakllsch 
   2590        1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   2591        1.1  jakllsch 
   2592   1.28.2.5     skrll 	if (sc->sc_bus.ub_usepolling) {
   2593       1.27     skrll 		DPRINTFN(1, "polling", 0, 0, 0, 0);
   2594        1.1  jakllsch 		//xhci_waitintr(sc, xfer);
   2595        1.1  jakllsch 	}
   2596        1.1  jakllsch 
   2597        1.1  jakllsch 	return USBD_IN_PROGRESS;
   2598        1.1  jakllsch }
   2599        1.1  jakllsch 
   2600        1.1  jakllsch static void
   2601  1.28.2.14     skrll xhci_device_intr_done(struct usbd_xfer *xfer)
   2602        1.1  jakllsch {
   2603       1.20  pgoyette 	struct xhci_softc * const sc __diagused =
   2604   1.28.2.5     skrll 		xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2605       1.27     skrll #ifdef USB_DEBUG
   2606   1.28.2.5     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   2607   1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   2608       1.19     ozaki #endif
   2609   1.28.2.5     skrll 	const u_int endpt = xfer->ux_pipe->up_endpoint->ue_edesc->bEndpointAddress;
   2610        1.1  jakllsch 	const bool isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   2611        1.1  jakllsch 
   2612       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2613       1.27     skrll 
   2614       1.27     skrll 	DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   2615        1.1  jakllsch 
   2616   1.28.2.5     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
   2617        1.1  jakllsch 
   2618   1.28.2.5     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   2619        1.1  jakllsch 	    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   2620        1.1  jakllsch 
   2621        1.1  jakllsch #if 0
   2622        1.1  jakllsch 	device_printf(sc->sc_dev, "");
   2623   1.28.2.5     skrll 	for (size_t i = 0; i < xfer->ux_length; i++) {
   2624   1.28.2.5     skrll 		printf(" %02x", ((uint8_t const *)xfer->ux_buffer)[i]);
   2625        1.1  jakllsch 	}
   2626        1.1  jakllsch 	printf("\n");
   2627        1.1  jakllsch #endif
   2628        1.1  jakllsch 
   2629   1.28.2.5     skrll 	if (xfer->ux_pipe->up_repeat) {
   2630   1.28.2.5     skrll 		xfer->ux_status = xhci_device_intr_start(xfer);
   2631        1.1  jakllsch 	} else {
   2632   1.28.2.5     skrll 		callout_stop(&xfer->ux_callout); /* XXX */
   2633        1.1  jakllsch 	}
   2634        1.1  jakllsch 
   2635        1.1  jakllsch }
   2636        1.1  jakllsch 
   2637        1.1  jakllsch static void
   2638  1.28.2.14     skrll xhci_device_intr_abort(struct usbd_xfer *xfer)
   2639        1.1  jakllsch {
   2640       1.27     skrll 	struct xhci_softc * const sc __diagused =
   2641   1.28.2.5     skrll 				    xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2642       1.27     skrll 
   2643       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2644       1.10     skrll 
   2645       1.10     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   2646       1.27     skrll 	DPRINTFN(15, "%p", xfer, 0, 0, 0);
   2647   1.28.2.5     skrll 	KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
   2648   1.28.2.5     skrll 	xfer->ux_status = USBD_CANCELLED;
   2649        1.1  jakllsch 	usb_transfer_complete(xfer);
   2650        1.1  jakllsch }
   2651        1.1  jakllsch 
   2652        1.1  jakllsch static void
   2653  1.28.2.14     skrll xhci_device_intr_close(struct usbd_pipe *pipe)
   2654        1.1  jakllsch {
   2655   1.28.2.5     skrll 	//struct xhci_softc * const sc = pipe->up_dev->ud_bus->ub_hcpriv;
   2656       1.27     skrll 
   2657       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2658       1.27     skrll 	DPRINTFN(15, "%p", pipe, 0, 0, 0);
   2659       1.27     skrll 
   2660        1.1  jakllsch 	xhci_unconfigure_endpoint(pipe);
   2661        1.1  jakllsch }
   2662        1.1  jakllsch 
   2663        1.1  jakllsch /* ------------ */
   2664        1.1  jakllsch 
   2665        1.1  jakllsch static void
   2666        1.1  jakllsch xhci_timeout(void *addr)
   2667        1.1  jakllsch {
   2668        1.1  jakllsch 	struct xhci_xfer * const xx = addr;
   2669  1.28.2.14     skrll 	struct usbd_xfer *const xfer = &xx->xx_xfer;
   2670   1.28.2.5     skrll 	struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2671        1.1  jakllsch 
   2672       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2673       1.27     skrll 
   2674        1.1  jakllsch 	if (sc->sc_dying) {
   2675        1.1  jakllsch 		return;
   2676        1.1  jakllsch 	}
   2677        1.1  jakllsch 
   2678        1.1  jakllsch 	usb_init_task(&xx->xx_abort_task, xhci_timeout_task, addr,
   2679        1.1  jakllsch 	    USB_TASKQ_MPSAFE);
   2680   1.28.2.5     skrll 	usb_add_task(xx->xx_xfer.ux_pipe->up_dev, &xx->xx_abort_task,
   2681        1.1  jakllsch 	    USB_TASKQ_HC);
   2682        1.1  jakllsch }
   2683        1.1  jakllsch 
   2684        1.1  jakllsch static void
   2685        1.1  jakllsch xhci_timeout_task(void *addr)
   2686        1.1  jakllsch {
   2687  1.28.2.14     skrll 	struct usbd_xfer *const xfer = addr;
   2688   1.28.2.5     skrll 	struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2689        1.1  jakllsch 
   2690       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2691       1.27     skrll 
   2692        1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   2693        1.1  jakllsch #if 0
   2694        1.1  jakllsch 	xhci_abort_xfer(xfer, USBD_TIMEOUT);
   2695        1.1  jakllsch #else
   2696   1.28.2.5     skrll 	xfer->ux_status = USBD_TIMEOUT;
   2697        1.1  jakllsch 	usb_transfer_complete(xfer);
   2698        1.1  jakllsch #endif
   2699        1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   2700        1.1  jakllsch }
   2701