xhci.c revision 1.28.2.21 1 1.28.2.21 skrll /* $NetBSD: xhci.c,v 1.28.2.21 2015/05/27 06:54:18 skrll Exp $ */
2 1.1 jakllsch
3 1.1 jakllsch /*
4 1.1 jakllsch * Copyright (c) 2013 Jonathan A. Kollasch
5 1.1 jakllsch * All rights reserved.
6 1.1 jakllsch *
7 1.1 jakllsch * Redistribution and use in source and binary forms, with or without
8 1.1 jakllsch * modification, are permitted provided that the following conditions
9 1.1 jakllsch * are met:
10 1.1 jakllsch * 1. Redistributions of source code must retain the above copyright
11 1.1 jakllsch * notice, this list of conditions and the following disclaimer.
12 1.1 jakllsch * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jakllsch * notice, this list of conditions and the following disclaimer in the
14 1.1 jakllsch * documentation and/or other materials provided with the distribution.
15 1.1 jakllsch *
16 1.1 jakllsch * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 1.1 jakllsch * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 jakllsch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 jakllsch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
20 1.1 jakllsch * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
21 1.1 jakllsch * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
22 1.1 jakllsch * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
23 1.1 jakllsch * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 1.1 jakllsch * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
25 1.1 jakllsch * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
26 1.1 jakllsch * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 1.1 jakllsch */
28 1.1 jakllsch
29 1.28.2.21 skrll /*
30 1.28.2.21 skrll * USB rev 3.1 specification
31 1.28.2.21 skrll * http://www.usb.org/developers/docs/usb_31_040315.zip
32 1.28.2.21 skrll * USB rev 2.0 specification
33 1.28.2.21 skrll * http://www.usb.org/developers/docs/usb20_docs/usb_20_031815.zip
34 1.28.2.21 skrll * xHCI rev 1.1 specification
35 1.28.2.21 skrll * http://www.intel.com/content/dam/www/public/us/en/documents/technical-specifications/extensible-host-controler-interface-usb-xhci.pdf
36 1.28.2.21 skrll */
37 1.28.2.21 skrll
38 1.1 jakllsch #include <sys/cdefs.h>
39 1.28.2.21 skrll __KERNEL_RCSID(0, "$NetBSD: xhci.c,v 1.28.2.21 2015/05/27 06:54:18 skrll Exp $");
40 1.27 skrll
41 1.27 skrll #include "opt_usb.h"
42 1.1 jakllsch
43 1.1 jakllsch #include <sys/param.h>
44 1.1 jakllsch #include <sys/systm.h>
45 1.1 jakllsch #include <sys/kernel.h>
46 1.1 jakllsch #include <sys/kmem.h>
47 1.1 jakllsch #include <sys/device.h>
48 1.1 jakllsch #include <sys/select.h>
49 1.1 jakllsch #include <sys/proc.h>
50 1.1 jakllsch #include <sys/queue.h>
51 1.1 jakllsch #include <sys/mutex.h>
52 1.1 jakllsch #include <sys/condvar.h>
53 1.1 jakllsch #include <sys/bus.h>
54 1.1 jakllsch #include <sys/cpu.h>
55 1.27 skrll #include <sys/sysctl.h>
56 1.1 jakllsch
57 1.1 jakllsch #include <machine/endian.h>
58 1.1 jakllsch
59 1.1 jakllsch #include <dev/usb/usb.h>
60 1.1 jakllsch #include <dev/usb/usbdi.h>
61 1.1 jakllsch #include <dev/usb/usbdivar.h>
62 1.28.2.19 skrll #include <dev/usb/usbdi_util.h>
63 1.27 skrll #include <dev/usb/usbhist.h>
64 1.1 jakllsch #include <dev/usb/usb_mem.h>
65 1.1 jakllsch #include <dev/usb/usb_quirks.h>
66 1.1 jakllsch
67 1.1 jakllsch #include <dev/usb/xhcireg.h>
68 1.1 jakllsch #include <dev/usb/xhcivar.h>
69 1.28.2.11 skrll #include <dev/usb/usbroothub.h>
70 1.1 jakllsch
71 1.27 skrll
72 1.27 skrll #ifdef USB_DEBUG
73 1.27 skrll #ifndef XHCI_DEBUG
74 1.27 skrll #define xhcidebug 0
75 1.28.2.18 skrll #else /* !XHCI_DEBUG */
76 1.27 skrll static int xhcidebug = 0;
77 1.27 skrll
78 1.27 skrll SYSCTL_SETUP(sysctl_hw_xhci_setup, "sysctl hw.xhci setup")
79 1.27 skrll {
80 1.27 skrll int err;
81 1.27 skrll const struct sysctlnode *rnode;
82 1.27 skrll const struct sysctlnode *cnode;
83 1.27 skrll
84 1.27 skrll err = sysctl_createv(clog, 0, NULL, &rnode,
85 1.27 skrll CTLFLAG_PERMANENT, CTLTYPE_NODE, "xhci",
86 1.27 skrll SYSCTL_DESCR("xhci global controls"),
87 1.27 skrll NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
88 1.27 skrll
89 1.27 skrll if (err)
90 1.27 skrll goto fail;
91 1.27 skrll
92 1.27 skrll /* control debugging printfs */
93 1.27 skrll err = sysctl_createv(clog, 0, &rnode, &cnode,
94 1.27 skrll CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
95 1.27 skrll "debug", SYSCTL_DESCR("Enable debugging output"),
96 1.27 skrll NULL, 0, &xhcidebug, sizeof(xhcidebug), CTL_CREATE, CTL_EOL);
97 1.27 skrll if (err)
98 1.27 skrll goto fail;
99 1.27 skrll
100 1.27 skrll return;
101 1.27 skrll fail:
102 1.27 skrll aprint_error("%s: sysctl_createv failed (err = %d)\n", __func__, err);
103 1.27 skrll }
104 1.27 skrll
105 1.28.2.18 skrll #endif /* !XHCI_DEBUG */
106 1.27 skrll #endif /* USB_DEBUG */
107 1.27 skrll
108 1.27 skrll #define DPRINTFN(N,FMT,A,B,C,D) USBHIST_LOGN(xhcidebug,N,FMT,A,B,C,D)
109 1.27 skrll #define XHCIHIST_FUNC() USBHIST_FUNC()
110 1.27 skrll #define XHCIHIST_CALLED(name) USBHIST_CALLED(xhcidebug)
111 1.1 jakllsch
112 1.1 jakllsch #define XHCI_DCI_SLOT 0
113 1.1 jakllsch #define XHCI_DCI_EP_CONTROL 1
114 1.1 jakllsch
115 1.1 jakllsch #define XHCI_ICI_INPUT_CONTROL 0
116 1.1 jakllsch
117 1.1 jakllsch struct xhci_pipe {
118 1.1 jakllsch struct usbd_pipe xp_pipe;
119 1.1 jakllsch };
120 1.1 jakllsch
121 1.1 jakllsch #define XHCI_COMMAND_RING_TRBS 256
122 1.1 jakllsch #define XHCI_EVENT_RING_TRBS 256
123 1.1 jakllsch #define XHCI_EVENT_RING_SEGMENTS 1
124 1.1 jakllsch #define XHCI_TRB_3_ED_BIT XHCI_TRB_3_ISP_BIT
125 1.1 jakllsch
126 1.28.2.14 skrll static usbd_status xhci_open(struct usbd_pipe *);
127 1.1 jakllsch static int xhci_intr1(struct xhci_softc * const);
128 1.1 jakllsch static void xhci_softintr(void *);
129 1.1 jakllsch static void xhci_poll(struct usbd_bus *);
130 1.28.2.14 skrll static struct usbd_xfer *xhci_allocx(struct usbd_bus *);
131 1.28.2.14 skrll static void xhci_freex(struct usbd_bus *, struct usbd_xfer *);
132 1.1 jakllsch static void xhci_get_lock(struct usbd_bus *, kmutex_t **);
133 1.28.2.14 skrll static usbd_status xhci_new_device(device_t, struct usbd_bus *, int, int, int,
134 1.1 jakllsch struct usbd_port *);
135 1.28.2.12 skrll static int xhci_roothub_ctrl(struct usbd_bus *, usb_device_request_t *,
136 1.28.2.12 skrll void *, int);
137 1.1 jakllsch
138 1.28.2.14 skrll static usbd_status xhci_configure_endpoint(struct usbd_pipe *);
139 1.28.2.19 skrll //static usbd_status xhci_unconfigure_endpoint(struct usbd_pipe *);
140 1.28.2.14 skrll static usbd_status xhci_reset_endpoint(struct usbd_pipe *);
141 1.28.2.19 skrll static usbd_status xhci_stop_endpoint(struct usbd_pipe *);
142 1.1 jakllsch
143 1.28.2.14 skrll static usbd_status xhci_set_dequeue(struct usbd_pipe *);
144 1.1 jakllsch
145 1.1 jakllsch static usbd_status xhci_do_command(struct xhci_softc * const,
146 1.1 jakllsch struct xhci_trb * const, int);
147 1.28.2.19 skrll static usbd_status xhci_do_command1(struct xhci_softc * const,
148 1.28.2.19 skrll struct xhci_trb * const, int, int);
149 1.28.2.19 skrll static usbd_status xhci_do_command_locked(struct xhci_softc * const,
150 1.28.2.19 skrll struct xhci_trb * const, int);
151 1.28.2.19 skrll static usbd_status xhci_init_slot(struct usbd_device *, uint32_t, int, int);
152 1.1 jakllsch static usbd_status xhci_enable_slot(struct xhci_softc * const,
153 1.1 jakllsch uint8_t * const);
154 1.28.2.19 skrll static usbd_status xhci_disable_slot(struct xhci_softc * const, uint8_t);
155 1.1 jakllsch static usbd_status xhci_address_device(struct xhci_softc * const,
156 1.1 jakllsch uint64_t, uint8_t, bool);
157 1.1 jakllsch static usbd_status xhci_update_ep0_mps(struct xhci_softc * const,
158 1.1 jakllsch struct xhci_slot * const, u_int);
159 1.1 jakllsch static usbd_status xhci_ring_init(struct xhci_softc * const,
160 1.1 jakllsch struct xhci_ring * const, size_t, size_t);
161 1.1 jakllsch static void xhci_ring_free(struct xhci_softc * const, struct xhci_ring * const);
162 1.1 jakllsch
163 1.28.2.14 skrll static void xhci_noop(struct usbd_pipe *);
164 1.1 jakllsch
165 1.28.2.14 skrll static usbd_status xhci_root_intr_transfer(struct usbd_xfer *);
166 1.28.2.14 skrll static usbd_status xhci_root_intr_start(struct usbd_xfer *);
167 1.28.2.14 skrll static void xhci_root_intr_abort(struct usbd_xfer *);
168 1.28.2.14 skrll static void xhci_root_intr_close(struct usbd_pipe *);
169 1.28.2.14 skrll static void xhci_root_intr_done(struct usbd_xfer *);
170 1.28.2.14 skrll
171 1.28.2.14 skrll static usbd_status xhci_device_ctrl_transfer(struct usbd_xfer *);
172 1.28.2.14 skrll static usbd_status xhci_device_ctrl_start(struct usbd_xfer *);
173 1.28.2.14 skrll static void xhci_device_ctrl_abort(struct usbd_xfer *);
174 1.28.2.14 skrll static void xhci_device_ctrl_close(struct usbd_pipe *);
175 1.28.2.14 skrll static void xhci_device_ctrl_done(struct usbd_xfer *);
176 1.28.2.14 skrll
177 1.28.2.14 skrll static usbd_status xhci_device_intr_transfer(struct usbd_xfer *);
178 1.28.2.14 skrll static usbd_status xhci_device_intr_start(struct usbd_xfer *);
179 1.28.2.14 skrll static void xhci_device_intr_abort(struct usbd_xfer *);
180 1.28.2.14 skrll static void xhci_device_intr_close(struct usbd_pipe *);
181 1.28.2.14 skrll static void xhci_device_intr_done(struct usbd_xfer *);
182 1.28.2.14 skrll
183 1.28.2.14 skrll static usbd_status xhci_device_bulk_transfer(struct usbd_xfer *);
184 1.28.2.14 skrll static usbd_status xhci_device_bulk_start(struct usbd_xfer *);
185 1.28.2.14 skrll static void xhci_device_bulk_abort(struct usbd_xfer *);
186 1.28.2.14 skrll static void xhci_device_bulk_close(struct usbd_pipe *);
187 1.28.2.14 skrll static void xhci_device_bulk_done(struct usbd_xfer *);
188 1.1 jakllsch
189 1.1 jakllsch static void xhci_timeout(void *);
190 1.1 jakllsch static void xhci_timeout_task(void *);
191 1.1 jakllsch
192 1.1 jakllsch static const struct usbd_bus_methods xhci_bus_methods = {
193 1.28.2.3 skrll .ubm_open = xhci_open,
194 1.28.2.3 skrll .ubm_softint = xhci_softintr,
195 1.28.2.3 skrll .ubm_dopoll = xhci_poll,
196 1.28.2.3 skrll .ubm_allocx = xhci_allocx,
197 1.28.2.3 skrll .ubm_freex = xhci_freex,
198 1.28.2.3 skrll .ubm_getlock = xhci_get_lock,
199 1.28.2.3 skrll .ubm_newdev = xhci_new_device,
200 1.28.2.12 skrll .ubm_rhctrl = xhci_roothub_ctrl,
201 1.1 jakllsch };
202 1.1 jakllsch
203 1.1 jakllsch static const struct usbd_pipe_methods xhci_root_intr_methods = {
204 1.28.2.3 skrll .upm_transfer = xhci_root_intr_transfer,
205 1.28.2.3 skrll .upm_start = xhci_root_intr_start,
206 1.28.2.3 skrll .upm_abort = xhci_root_intr_abort,
207 1.28.2.3 skrll .upm_close = xhci_root_intr_close,
208 1.28.2.3 skrll .upm_cleartoggle = xhci_noop,
209 1.28.2.3 skrll .upm_done = xhci_root_intr_done,
210 1.1 jakllsch };
211 1.1 jakllsch
212 1.1 jakllsch
213 1.1 jakllsch static const struct usbd_pipe_methods xhci_device_ctrl_methods = {
214 1.28.2.3 skrll .upm_transfer = xhci_device_ctrl_transfer,
215 1.28.2.3 skrll .upm_start = xhci_device_ctrl_start,
216 1.28.2.3 skrll .upm_abort = xhci_device_ctrl_abort,
217 1.28.2.3 skrll .upm_close = xhci_device_ctrl_close,
218 1.28.2.3 skrll .upm_cleartoggle = xhci_noop,
219 1.28.2.3 skrll .upm_done = xhci_device_ctrl_done,
220 1.1 jakllsch };
221 1.1 jakllsch
222 1.1 jakllsch static const struct usbd_pipe_methods xhci_device_isoc_methods = {
223 1.28.2.3 skrll .upm_cleartoggle = xhci_noop,
224 1.1 jakllsch };
225 1.1 jakllsch
226 1.1 jakllsch static const struct usbd_pipe_methods xhci_device_bulk_methods = {
227 1.28.2.3 skrll .upm_transfer = xhci_device_bulk_transfer,
228 1.28.2.3 skrll .upm_start = xhci_device_bulk_start,
229 1.28.2.3 skrll .upm_abort = xhci_device_bulk_abort,
230 1.28.2.3 skrll .upm_close = xhci_device_bulk_close,
231 1.28.2.3 skrll .upm_cleartoggle = xhci_noop,
232 1.28.2.3 skrll .upm_done = xhci_device_bulk_done,
233 1.1 jakllsch };
234 1.1 jakllsch
235 1.1 jakllsch static const struct usbd_pipe_methods xhci_device_intr_methods = {
236 1.28.2.3 skrll .upm_transfer = xhci_device_intr_transfer,
237 1.28.2.3 skrll .upm_start = xhci_device_intr_start,
238 1.28.2.3 skrll .upm_abort = xhci_device_intr_abort,
239 1.28.2.3 skrll .upm_close = xhci_device_intr_close,
240 1.28.2.3 skrll .upm_cleartoggle = xhci_noop,
241 1.28.2.3 skrll .upm_done = xhci_device_intr_done,
242 1.1 jakllsch };
243 1.1 jakllsch
244 1.1 jakllsch static inline uint32_t
245 1.28.2.19 skrll xhci_read_1(const struct xhci_softc * const sc, bus_size_t offset)
246 1.28.2.19 skrll {
247 1.28.2.19 skrll return bus_space_read_1(sc->sc_iot, sc->sc_ioh, offset);
248 1.28.2.19 skrll }
249 1.28.2.19 skrll
250 1.28.2.19 skrll static inline uint32_t
251 1.1 jakllsch xhci_read_4(const struct xhci_softc * const sc, bus_size_t offset)
252 1.1 jakllsch {
253 1.1 jakllsch return bus_space_read_4(sc->sc_iot, sc->sc_ioh, offset);
254 1.1 jakllsch }
255 1.1 jakllsch
256 1.28.2.19 skrll static inline void
257 1.28.2.19 skrll xhci_write_1(const struct xhci_softc * const sc, bus_size_t offset,
258 1.28.2.19 skrll uint32_t value)
259 1.28.2.19 skrll {
260 1.28.2.19 skrll bus_space_write_1(sc->sc_iot, sc->sc_ioh, offset, value);
261 1.28.2.19 skrll }
262 1.28.2.19 skrll
263 1.4 apb #if 0 /* unused */
264 1.1 jakllsch static inline void
265 1.1 jakllsch xhci_write_4(const struct xhci_softc * const sc, bus_size_t offset,
266 1.1 jakllsch uint32_t value)
267 1.1 jakllsch {
268 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_ioh, offset, value);
269 1.1 jakllsch }
270 1.4 apb #endif /* unused */
271 1.1 jakllsch
272 1.1 jakllsch static inline uint32_t
273 1.1 jakllsch xhci_cap_read_4(const struct xhci_softc * const sc, bus_size_t offset)
274 1.1 jakllsch {
275 1.1 jakllsch return bus_space_read_4(sc->sc_iot, sc->sc_cbh, offset);
276 1.1 jakllsch }
277 1.1 jakllsch
278 1.1 jakllsch static inline uint32_t
279 1.1 jakllsch xhci_op_read_4(const struct xhci_softc * const sc, bus_size_t offset)
280 1.1 jakllsch {
281 1.1 jakllsch return bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
282 1.1 jakllsch }
283 1.1 jakllsch
284 1.1 jakllsch static inline void
285 1.1 jakllsch xhci_op_write_4(const struct xhci_softc * const sc, bus_size_t offset,
286 1.1 jakllsch uint32_t value)
287 1.1 jakllsch {
288 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_obh, offset, value);
289 1.1 jakllsch }
290 1.1 jakllsch
291 1.4 apb #if 0 /* unused */
292 1.1 jakllsch static inline uint64_t
293 1.1 jakllsch xhci_op_read_8(const struct xhci_softc * const sc, bus_size_t offset)
294 1.1 jakllsch {
295 1.1 jakllsch uint64_t value;
296 1.1 jakllsch
297 1.1 jakllsch if (sc->sc_ac64) {
298 1.1 jakllsch #ifdef XHCI_USE_BUS_SPACE_8
299 1.1 jakllsch value = bus_space_read_8(sc->sc_iot, sc->sc_obh, offset);
300 1.1 jakllsch #else
301 1.1 jakllsch value = bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
302 1.1 jakllsch value |= (uint64_t)bus_space_read_4(sc->sc_iot, sc->sc_obh,
303 1.1 jakllsch offset + 4) << 32;
304 1.1 jakllsch #endif
305 1.1 jakllsch } else {
306 1.1 jakllsch value = bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
307 1.1 jakllsch }
308 1.1 jakllsch
309 1.1 jakllsch return value;
310 1.1 jakllsch }
311 1.4 apb #endif /* unused */
312 1.1 jakllsch
313 1.1 jakllsch static inline void
314 1.1 jakllsch xhci_op_write_8(const struct xhci_softc * const sc, bus_size_t offset,
315 1.1 jakllsch uint64_t value)
316 1.1 jakllsch {
317 1.1 jakllsch if (sc->sc_ac64) {
318 1.1 jakllsch #ifdef XHCI_USE_BUS_SPACE_8
319 1.1 jakllsch bus_space_write_8(sc->sc_iot, sc->sc_obh, offset, value);
320 1.1 jakllsch #else
321 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_obh, offset + 0,
322 1.1 jakllsch (value >> 0) & 0xffffffff);
323 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_obh, offset + 4,
324 1.1 jakllsch (value >> 32) & 0xffffffff);
325 1.1 jakllsch #endif
326 1.1 jakllsch } else {
327 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_obh, offset, value);
328 1.1 jakllsch }
329 1.1 jakllsch }
330 1.1 jakllsch
331 1.1 jakllsch static inline uint32_t
332 1.1 jakllsch xhci_rt_read_4(const struct xhci_softc * const sc, bus_size_t offset)
333 1.1 jakllsch {
334 1.1 jakllsch return bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
335 1.1 jakllsch }
336 1.1 jakllsch
337 1.1 jakllsch static inline void
338 1.1 jakllsch xhci_rt_write_4(const struct xhci_softc * const sc, bus_size_t offset,
339 1.1 jakllsch uint32_t value)
340 1.1 jakllsch {
341 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset, value);
342 1.1 jakllsch }
343 1.1 jakllsch
344 1.4 apb #if 0 /* unused */
345 1.1 jakllsch static inline uint64_t
346 1.1 jakllsch xhci_rt_read_8(const struct xhci_softc * const sc, bus_size_t offset)
347 1.1 jakllsch {
348 1.1 jakllsch uint64_t value;
349 1.1 jakllsch
350 1.1 jakllsch if (sc->sc_ac64) {
351 1.1 jakllsch #ifdef XHCI_USE_BUS_SPACE_8
352 1.1 jakllsch value = bus_space_read_8(sc->sc_iot, sc->sc_rbh, offset);
353 1.1 jakllsch #else
354 1.1 jakllsch value = bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
355 1.1 jakllsch value |= (uint64_t)bus_space_read_4(sc->sc_iot, sc->sc_rbh,
356 1.1 jakllsch offset + 4) << 32;
357 1.1 jakllsch #endif
358 1.1 jakllsch } else {
359 1.1 jakllsch value = bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
360 1.1 jakllsch }
361 1.1 jakllsch
362 1.1 jakllsch return value;
363 1.1 jakllsch }
364 1.4 apb #endif /* unused */
365 1.1 jakllsch
366 1.1 jakllsch static inline void
367 1.1 jakllsch xhci_rt_write_8(const struct xhci_softc * const sc, bus_size_t offset,
368 1.1 jakllsch uint64_t value)
369 1.1 jakllsch {
370 1.1 jakllsch if (sc->sc_ac64) {
371 1.1 jakllsch #ifdef XHCI_USE_BUS_SPACE_8
372 1.1 jakllsch bus_space_write_8(sc->sc_iot, sc->sc_rbh, offset, value);
373 1.1 jakllsch #else
374 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset + 0,
375 1.1 jakllsch (value >> 0) & 0xffffffff);
376 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset + 4,
377 1.1 jakllsch (value >> 32) & 0xffffffff);
378 1.1 jakllsch #endif
379 1.1 jakllsch } else {
380 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset, value);
381 1.1 jakllsch }
382 1.1 jakllsch }
383 1.1 jakllsch
384 1.4 apb #if 0 /* unused */
385 1.1 jakllsch static inline uint32_t
386 1.1 jakllsch xhci_db_read_4(const struct xhci_softc * const sc, bus_size_t offset)
387 1.1 jakllsch {
388 1.1 jakllsch return bus_space_read_4(sc->sc_iot, sc->sc_dbh, offset);
389 1.1 jakllsch }
390 1.4 apb #endif /* unused */
391 1.1 jakllsch
392 1.1 jakllsch static inline void
393 1.1 jakllsch xhci_db_write_4(const struct xhci_softc * const sc, bus_size_t offset,
394 1.1 jakllsch uint32_t value)
395 1.1 jakllsch {
396 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_dbh, offset, value);
397 1.1 jakllsch }
398 1.1 jakllsch
399 1.1 jakllsch /* --- */
400 1.1 jakllsch
401 1.1 jakllsch static inline uint8_t
402 1.1 jakllsch xhci_ep_get_type(usb_endpoint_descriptor_t * const ed)
403 1.1 jakllsch {
404 1.28.2.19 skrll u_int eptype = 0;
405 1.1 jakllsch
406 1.1 jakllsch switch (UE_GET_XFERTYPE(ed->bmAttributes)) {
407 1.1 jakllsch case UE_CONTROL:
408 1.1 jakllsch eptype = 0x0;
409 1.1 jakllsch break;
410 1.1 jakllsch case UE_ISOCHRONOUS:
411 1.1 jakllsch eptype = 0x1;
412 1.1 jakllsch break;
413 1.1 jakllsch case UE_BULK:
414 1.1 jakllsch eptype = 0x2;
415 1.1 jakllsch break;
416 1.1 jakllsch case UE_INTERRUPT:
417 1.1 jakllsch eptype = 0x3;
418 1.1 jakllsch break;
419 1.1 jakllsch }
420 1.1 jakllsch
421 1.1 jakllsch if ((UE_GET_XFERTYPE(ed->bmAttributes) == UE_CONTROL) ||
422 1.1 jakllsch (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN))
423 1.1 jakllsch return eptype | 0x4;
424 1.1 jakllsch else
425 1.1 jakllsch return eptype;
426 1.1 jakllsch }
427 1.1 jakllsch
428 1.1 jakllsch static u_int
429 1.1 jakllsch xhci_ep_get_dci(usb_endpoint_descriptor_t * const ed)
430 1.1 jakllsch {
431 1.1 jakllsch /* xHCI 1.0 section 4.5.1 */
432 1.1 jakllsch u_int epaddr = UE_GET_ADDR(ed->bEndpointAddress);
433 1.1 jakllsch u_int in = 0;
434 1.1 jakllsch
435 1.1 jakllsch if ((UE_GET_XFERTYPE(ed->bmAttributes) == UE_CONTROL) ||
436 1.1 jakllsch (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN))
437 1.1 jakllsch in = 1;
438 1.1 jakllsch
439 1.1 jakllsch return epaddr * 2 + in;
440 1.1 jakllsch }
441 1.1 jakllsch
442 1.1 jakllsch static inline u_int
443 1.1 jakllsch xhci_dci_to_ici(const u_int i)
444 1.1 jakllsch {
445 1.1 jakllsch return i + 1;
446 1.1 jakllsch }
447 1.1 jakllsch
448 1.1 jakllsch static inline void *
449 1.1 jakllsch xhci_slot_get_dcv(struct xhci_softc * const sc, struct xhci_slot * const xs,
450 1.1 jakllsch const u_int dci)
451 1.1 jakllsch {
452 1.1 jakllsch return KERNADDR(&xs->xs_dc_dma, sc->sc_ctxsz * dci);
453 1.1 jakllsch }
454 1.1 jakllsch
455 1.4 apb #if 0 /* unused */
456 1.1 jakllsch static inline bus_addr_t
457 1.1 jakllsch xhci_slot_get_dcp(struct xhci_softc * const sc, struct xhci_slot * const xs,
458 1.1 jakllsch const u_int dci)
459 1.1 jakllsch {
460 1.1 jakllsch return DMAADDR(&xs->xs_dc_dma, sc->sc_ctxsz * dci);
461 1.1 jakllsch }
462 1.4 apb #endif /* unused */
463 1.1 jakllsch
464 1.1 jakllsch static inline void *
465 1.1 jakllsch xhci_slot_get_icv(struct xhci_softc * const sc, struct xhci_slot * const xs,
466 1.1 jakllsch const u_int ici)
467 1.1 jakllsch {
468 1.1 jakllsch return KERNADDR(&xs->xs_ic_dma, sc->sc_ctxsz * ici);
469 1.1 jakllsch }
470 1.1 jakllsch
471 1.1 jakllsch static inline bus_addr_t
472 1.1 jakllsch xhci_slot_get_icp(struct xhci_softc * const sc, struct xhci_slot * const xs,
473 1.1 jakllsch const u_int ici)
474 1.1 jakllsch {
475 1.1 jakllsch return DMAADDR(&xs->xs_ic_dma, sc->sc_ctxsz * ici);
476 1.1 jakllsch }
477 1.1 jakllsch
478 1.1 jakllsch static inline struct xhci_trb *
479 1.1 jakllsch xhci_ring_trbv(struct xhci_ring * const xr, u_int idx)
480 1.1 jakllsch {
481 1.1 jakllsch return KERNADDR(&xr->xr_dma, XHCI_TRB_SIZE * idx);
482 1.1 jakllsch }
483 1.1 jakllsch
484 1.1 jakllsch static inline bus_addr_t
485 1.1 jakllsch xhci_ring_trbp(struct xhci_ring * const xr, u_int idx)
486 1.1 jakllsch {
487 1.1 jakllsch return DMAADDR(&xr->xr_dma, XHCI_TRB_SIZE * idx);
488 1.1 jakllsch }
489 1.1 jakllsch
490 1.1 jakllsch static inline void
491 1.1 jakllsch xhci_trb_put(struct xhci_trb * const trb, uint64_t parameter, uint32_t status,
492 1.1 jakllsch uint32_t control)
493 1.1 jakllsch {
494 1.1 jakllsch trb->trb_0 = parameter;
495 1.1 jakllsch trb->trb_2 = status;
496 1.1 jakllsch trb->trb_3 = control;
497 1.1 jakllsch }
498 1.1 jakllsch
499 1.1 jakllsch /* --- */
500 1.1 jakllsch
501 1.1 jakllsch void
502 1.1 jakllsch xhci_childdet(device_t self, device_t child)
503 1.1 jakllsch {
504 1.1 jakllsch struct xhci_softc * const sc = device_private(self);
505 1.1 jakllsch
506 1.1 jakllsch KASSERT(sc->sc_child == child);
507 1.1 jakllsch if (child == sc->sc_child)
508 1.1 jakllsch sc->sc_child = NULL;
509 1.1 jakllsch }
510 1.1 jakllsch
511 1.1 jakllsch int
512 1.1 jakllsch xhci_detach(struct xhci_softc *sc, int flags)
513 1.1 jakllsch {
514 1.1 jakllsch int rv = 0;
515 1.1 jakllsch
516 1.1 jakllsch if (sc->sc_child != NULL)
517 1.1 jakllsch rv = config_detach(sc->sc_child, flags);
518 1.1 jakllsch
519 1.1 jakllsch if (rv != 0)
520 1.28.2.13 skrll return rv;
521 1.1 jakllsch
522 1.1 jakllsch /* XXX unconfigure/free slots */
523 1.1 jakllsch
524 1.1 jakllsch /* verify: */
525 1.1 jakllsch xhci_rt_write_4(sc, XHCI_IMAN(0), 0);
526 1.1 jakllsch xhci_op_write_4(sc, XHCI_USBCMD, 0);
527 1.1 jakllsch /* do we need to wait for stop? */
528 1.1 jakllsch
529 1.1 jakllsch xhci_op_write_8(sc, XHCI_CRCR, 0);
530 1.1 jakllsch xhci_ring_free(sc, &sc->sc_cr);
531 1.1 jakllsch cv_destroy(&sc->sc_command_cv);
532 1.1 jakllsch
533 1.1 jakllsch xhci_rt_write_4(sc, XHCI_ERSTSZ(0), 0);
534 1.1 jakllsch xhci_rt_write_8(sc, XHCI_ERSTBA(0), 0);
535 1.1 jakllsch xhci_rt_write_8(sc, XHCI_ERDP(0), 0|XHCI_ERDP_LO_BUSY);
536 1.1 jakllsch xhci_ring_free(sc, &sc->sc_er);
537 1.1 jakllsch
538 1.1 jakllsch usb_freemem(&sc->sc_bus, &sc->sc_eventst_dma);
539 1.1 jakllsch
540 1.1 jakllsch xhci_op_write_8(sc, XHCI_DCBAAP, 0);
541 1.1 jakllsch usb_freemem(&sc->sc_bus, &sc->sc_dcbaa_dma);
542 1.1 jakllsch
543 1.1 jakllsch kmem_free(sc->sc_slots, sizeof(*sc->sc_slots) * sc->sc_maxslots);
544 1.1 jakllsch
545 1.1 jakllsch mutex_destroy(&sc->sc_lock);
546 1.1 jakllsch mutex_destroy(&sc->sc_intr_lock);
547 1.28.2.19 skrll cv_destroy(&sc->sc_softwake_cv);
548 1.1 jakllsch
549 1.1 jakllsch pool_cache_destroy(sc->sc_xferpool);
550 1.1 jakllsch
551 1.1 jakllsch return rv;
552 1.1 jakllsch }
553 1.1 jakllsch
554 1.1 jakllsch int
555 1.1 jakllsch xhci_activate(device_t self, enum devact act)
556 1.1 jakllsch {
557 1.1 jakllsch struct xhci_softc * const sc = device_private(self);
558 1.1 jakllsch
559 1.1 jakllsch switch (act) {
560 1.1 jakllsch case DVACT_DEACTIVATE:
561 1.1 jakllsch sc->sc_dying = true;
562 1.1 jakllsch return 0;
563 1.1 jakllsch default:
564 1.1 jakllsch return EOPNOTSUPP;
565 1.1 jakllsch }
566 1.1 jakllsch }
567 1.1 jakllsch
568 1.1 jakllsch bool
569 1.1 jakllsch xhci_suspend(device_t dv, const pmf_qual_t *qual)
570 1.1 jakllsch {
571 1.1 jakllsch return false;
572 1.1 jakllsch }
573 1.1 jakllsch
574 1.1 jakllsch bool
575 1.1 jakllsch xhci_resume(device_t dv, const pmf_qual_t *qual)
576 1.1 jakllsch {
577 1.1 jakllsch return false;
578 1.1 jakllsch }
579 1.1 jakllsch
580 1.1 jakllsch bool
581 1.1 jakllsch xhci_shutdown(device_t self, int flags)
582 1.1 jakllsch {
583 1.1 jakllsch return false;
584 1.1 jakllsch }
585 1.1 jakllsch
586 1.1 jakllsch
587 1.1 jakllsch static void
588 1.1 jakllsch hexdump(const char *msg, const void *base, size_t len)
589 1.1 jakllsch {
590 1.1 jakllsch #if 0
591 1.1 jakllsch size_t cnt;
592 1.1 jakllsch const uint32_t *p;
593 1.1 jakllsch extern paddr_t vtophys(vaddr_t);
594 1.1 jakllsch
595 1.1 jakllsch p = base;
596 1.1 jakllsch cnt = 0;
597 1.1 jakllsch
598 1.1 jakllsch printf("*** %s (%zu bytes @ %p %p)\n", msg, len, base,
599 1.1 jakllsch (void *)vtophys((vaddr_t)base));
600 1.1 jakllsch
601 1.1 jakllsch while (cnt < len) {
602 1.1 jakllsch if (cnt % 16 == 0)
603 1.1 jakllsch printf("%p: ", p);
604 1.1 jakllsch else if (cnt % 8 == 0)
605 1.1 jakllsch printf(" |");
606 1.1 jakllsch printf(" %08x", *p++);
607 1.1 jakllsch cnt += 4;
608 1.1 jakllsch if (cnt % 16 == 0)
609 1.1 jakllsch printf("\n");
610 1.1 jakllsch }
611 1.1 jakllsch #endif
612 1.1 jakllsch }
613 1.1 jakllsch
614 1.1 jakllsch
615 1.15 skrll int
616 1.1 jakllsch xhci_init(struct xhci_softc *sc)
617 1.1 jakllsch {
618 1.1 jakllsch bus_size_t bsz;
619 1.7 christos uint32_t cap, hcs1, hcs2, hcc, dboff, rtsoff;
620 1.1 jakllsch uint32_t ecp, ecr;
621 1.1 jakllsch uint32_t usbcmd, usbsts, pagesize, config;
622 1.1 jakllsch int i;
623 1.1 jakllsch uint16_t hciversion;
624 1.1 jakllsch uint8_t caplength;
625 1.1 jakllsch
626 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
627 1.1 jakllsch
628 1.14 skrll /* XXX Low/Full/High speeds for now */
629 1.28.2.5 skrll sc->sc_bus.ub_revision = USBREV_2_0;
630 1.28.2.5 skrll sc->sc_bus.ub_usedma = true;
631 1.1 jakllsch
632 1.1 jakllsch cap = xhci_read_4(sc, XHCI_CAPLENGTH);
633 1.1 jakllsch caplength = XHCI_CAP_CAPLENGTH(cap);
634 1.1 jakllsch hciversion = XHCI_CAP_HCIVERSION(cap);
635 1.1 jakllsch
636 1.1 jakllsch if ((hciversion < 0x0096) || (hciversion > 0x0100)) {
637 1.1 jakllsch aprint_normal_dev(sc->sc_dev,
638 1.1 jakllsch "xHCI version %x.%x not known to be supported\n",
639 1.1 jakllsch (hciversion >> 8) & 0xff, (hciversion >> 0) & 0xff);
640 1.1 jakllsch } else {
641 1.1 jakllsch aprint_verbose_dev(sc->sc_dev, "xHCI version %x.%x\n",
642 1.1 jakllsch (hciversion >> 8) & 0xff, (hciversion >> 0) & 0xff);
643 1.1 jakllsch }
644 1.1 jakllsch
645 1.1 jakllsch if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, 0, caplength,
646 1.1 jakllsch &sc->sc_cbh) != 0) {
647 1.1 jakllsch aprint_error_dev(sc->sc_dev, "capability subregion failure\n");
648 1.15 skrll return ENOMEM;
649 1.1 jakllsch }
650 1.1 jakllsch
651 1.1 jakllsch hcs1 = xhci_cap_read_4(sc, XHCI_HCSPARAMS1);
652 1.1 jakllsch sc->sc_maxslots = XHCI_HCS1_MAXSLOTS(hcs1);
653 1.1 jakllsch sc->sc_maxintrs = XHCI_HCS1_MAXINTRS(hcs1);
654 1.1 jakllsch sc->sc_maxports = XHCI_HCS1_MAXPORTS(hcs1);
655 1.1 jakllsch hcs2 = xhci_cap_read_4(sc, XHCI_HCSPARAMS2);
656 1.7 christos (void)xhci_cap_read_4(sc, XHCI_HCSPARAMS3);
657 1.1 jakllsch hcc = xhci_cap_read_4(sc, XHCI_HCCPARAMS);
658 1.1 jakllsch
659 1.1 jakllsch sc->sc_ac64 = XHCI_HCC_AC64(hcc);
660 1.1 jakllsch sc->sc_ctxsz = XHCI_HCC_CSZ(hcc) ? 64 : 32;
661 1.12 jakllsch aprint_debug_dev(sc->sc_dev, "ac64 %d ctxsz %d\n", sc->sc_ac64,
662 1.1 jakllsch sc->sc_ctxsz);
663 1.1 jakllsch
664 1.12 jakllsch aprint_debug_dev(sc->sc_dev, "xECP %x\n", XHCI_HCC_XECP(hcc) * 4);
665 1.1 jakllsch ecp = XHCI_HCC_XECP(hcc) * 4;
666 1.1 jakllsch while (ecp != 0) {
667 1.1 jakllsch ecr = xhci_read_4(sc, ecp);
668 1.12 jakllsch aprint_debug_dev(sc->sc_dev, "ECR %x: %08x\n", ecp, ecr);
669 1.1 jakllsch switch (XHCI_XECP_ID(ecr)) {
670 1.1 jakllsch case XHCI_ID_PROTOCOLS: {
671 1.1 jakllsch uint32_t w0, w4, w8;
672 1.1 jakllsch uint16_t w2;
673 1.1 jakllsch w0 = xhci_read_4(sc, ecp + 0);
674 1.1 jakllsch w2 = (w0 >> 16) & 0xffff;
675 1.1 jakllsch w4 = xhci_read_4(sc, ecp + 4);
676 1.1 jakllsch w8 = xhci_read_4(sc, ecp + 8);
677 1.12 jakllsch aprint_debug_dev(sc->sc_dev, "SP: %08x %08x %08x\n",
678 1.1 jakllsch w0, w4, w8);
679 1.1 jakllsch if (w4 == 0x20425355 && w2 == 0x0300) {
680 1.1 jakllsch sc->sc_ss_port_start = (w8 >> 0) & 0xff;;
681 1.1 jakllsch sc->sc_ss_port_count = (w8 >> 8) & 0xff;;
682 1.1 jakllsch }
683 1.1 jakllsch if (w4 == 0x20425355 && w2 == 0x0200) {
684 1.1 jakllsch sc->sc_hs_port_start = (w8 >> 0) & 0xff;
685 1.1 jakllsch sc->sc_hs_port_count = (w8 >> 8) & 0xff;
686 1.1 jakllsch }
687 1.1 jakllsch break;
688 1.1 jakllsch }
689 1.28.2.19 skrll case XHCI_ID_USB_LEGACY: {
690 1.28.2.19 skrll uint8_t bios_sem;
691 1.28.2.19 skrll
692 1.28.2.19 skrll /* Take host controller from BIOS */
693 1.28.2.19 skrll bios_sem = xhci_read_1(sc, ecp + XHCI_XECP_BIOS_SEM);
694 1.28.2.19 skrll if (bios_sem) {
695 1.28.2.19 skrll /* sets xHCI to be owned by OS */
696 1.28.2.19 skrll xhci_write_1(sc, ecp + XHCI_XECP_OS_SEM, 1);
697 1.28.2.19 skrll aprint_debug(
698 1.28.2.19 skrll "waiting for BIOS to give up control\n");
699 1.28.2.19 skrll for (i = 0; i < 5000; i++) {
700 1.28.2.19 skrll bios_sem = xhci_read_1(sc, ecp +
701 1.28.2.19 skrll XHCI_XECP_BIOS_SEM);
702 1.28.2.19 skrll if (bios_sem == 0)
703 1.28.2.19 skrll break;
704 1.28.2.19 skrll DELAY(1000);
705 1.28.2.19 skrll }
706 1.28.2.19 skrll if (bios_sem)
707 1.28.2.19 skrll printf("timed out waiting for BIOS\n");
708 1.28.2.19 skrll }
709 1.28.2.19 skrll break;
710 1.28.2.19 skrll }
711 1.1 jakllsch default:
712 1.1 jakllsch break;
713 1.1 jakllsch }
714 1.1 jakllsch ecr = xhci_read_4(sc, ecp);
715 1.1 jakllsch if (XHCI_XECP_NEXT(ecr) == 0) {
716 1.1 jakllsch ecp = 0;
717 1.1 jakllsch } else {
718 1.1 jakllsch ecp += XHCI_XECP_NEXT(ecr) * 4;
719 1.1 jakllsch }
720 1.1 jakllsch }
721 1.1 jakllsch
722 1.1 jakllsch bsz = XHCI_PORTSC(sc->sc_maxports + 1);
723 1.1 jakllsch if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, caplength, bsz,
724 1.1 jakllsch &sc->sc_obh) != 0) {
725 1.1 jakllsch aprint_error_dev(sc->sc_dev, "operational subregion failure\n");
726 1.15 skrll return ENOMEM;
727 1.1 jakllsch }
728 1.1 jakllsch
729 1.1 jakllsch dboff = xhci_cap_read_4(sc, XHCI_DBOFF);
730 1.1 jakllsch if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, dboff,
731 1.1 jakllsch sc->sc_maxslots * 4, &sc->sc_dbh) != 0) {
732 1.1 jakllsch aprint_error_dev(sc->sc_dev, "doorbell subregion failure\n");
733 1.15 skrll return ENOMEM;
734 1.1 jakllsch }
735 1.1 jakllsch
736 1.1 jakllsch rtsoff = xhci_cap_read_4(sc, XHCI_RTSOFF);
737 1.1 jakllsch if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, rtsoff,
738 1.1 jakllsch sc->sc_maxintrs * 0x20, &sc->sc_rbh) != 0) {
739 1.1 jakllsch aprint_error_dev(sc->sc_dev, "runtime subregion failure\n");
740 1.15 skrll return ENOMEM;
741 1.1 jakllsch }
742 1.1 jakllsch
743 1.1 jakllsch for (i = 0; i < 100; i++) {
744 1.1 jakllsch usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
745 1.1 jakllsch if ((usbsts & XHCI_STS_CNR) == 0)
746 1.1 jakllsch break;
747 1.1 jakllsch usb_delay_ms(&sc->sc_bus, 1);
748 1.1 jakllsch }
749 1.1 jakllsch if (i >= 100)
750 1.15 skrll return EIO;
751 1.1 jakllsch
752 1.1 jakllsch usbcmd = 0;
753 1.1 jakllsch xhci_op_write_4(sc, XHCI_USBCMD, usbcmd);
754 1.1 jakllsch usb_delay_ms(&sc->sc_bus, 1);
755 1.1 jakllsch
756 1.1 jakllsch usbcmd = XHCI_CMD_HCRST;
757 1.1 jakllsch xhci_op_write_4(sc, XHCI_USBCMD, usbcmd);
758 1.1 jakllsch for (i = 0; i < 100; i++) {
759 1.1 jakllsch usbcmd = xhci_op_read_4(sc, XHCI_USBCMD);
760 1.1 jakllsch if ((usbcmd & XHCI_CMD_HCRST) == 0)
761 1.1 jakllsch break;
762 1.1 jakllsch usb_delay_ms(&sc->sc_bus, 1);
763 1.1 jakllsch }
764 1.1 jakllsch if (i >= 100)
765 1.15 skrll return EIO;
766 1.1 jakllsch
767 1.1 jakllsch for (i = 0; i < 100; i++) {
768 1.1 jakllsch usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
769 1.1 jakllsch if ((usbsts & XHCI_STS_CNR) == 0)
770 1.1 jakllsch break;
771 1.1 jakllsch usb_delay_ms(&sc->sc_bus, 1);
772 1.1 jakllsch }
773 1.1 jakllsch if (i >= 100)
774 1.15 skrll return EIO;
775 1.1 jakllsch
776 1.1 jakllsch pagesize = xhci_op_read_4(sc, XHCI_PAGESIZE);
777 1.12 jakllsch aprint_debug_dev(sc->sc_dev, "PAGESIZE 0x%08x\n", pagesize);
778 1.1 jakllsch pagesize = ffs(pagesize);
779 1.1 jakllsch if (pagesize == 0)
780 1.15 skrll return EIO;
781 1.1 jakllsch sc->sc_pgsz = 1 << (12 + (pagesize - 1));
782 1.12 jakllsch aprint_debug_dev(sc->sc_dev, "sc_pgsz 0x%08x\n", (uint32_t)sc->sc_pgsz);
783 1.12 jakllsch aprint_debug_dev(sc->sc_dev, "sc_maxslots 0x%08x\n",
784 1.1 jakllsch (uint32_t)sc->sc_maxslots);
785 1.28.2.19 skrll aprint_debug_dev(sc->sc_dev, "sc_maxports %d\n", sc->sc_maxports);
786 1.1 jakllsch
787 1.5 matt usbd_status err;
788 1.5 matt
789 1.5 matt sc->sc_maxspbuf = XHCI_HCS2_MAXSPBUF(hcs2);
790 1.12 jakllsch aprint_debug_dev(sc->sc_dev, "sc_maxspbuf %d\n", sc->sc_maxspbuf);
791 1.5 matt if (sc->sc_maxspbuf != 0) {
792 1.5 matt err = usb_allocmem(&sc->sc_bus,
793 1.5 matt sizeof(uint64_t) * sc->sc_maxspbuf, sizeof(uint64_t),
794 1.5 matt &sc->sc_spbufarray_dma);
795 1.5 matt if (err)
796 1.5 matt return err;
797 1.28.2.1 skrll
798 1.5 matt sc->sc_spbuf_dma = kmem_zalloc(sizeof(*sc->sc_spbuf_dma) * sc->sc_maxspbuf, KM_SLEEP);
799 1.5 matt uint64_t *spbufarray = KERNADDR(&sc->sc_spbufarray_dma, 0);
800 1.5 matt for (i = 0; i < sc->sc_maxspbuf; i++) {
801 1.5 matt usb_dma_t * const dma = &sc->sc_spbuf_dma[i];
802 1.5 matt /* allocate contexts */
803 1.5 matt err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz,
804 1.5 matt sc->sc_pgsz, dma);
805 1.5 matt if (err)
806 1.5 matt return err;
807 1.5 matt spbufarray[i] = htole64(DMAADDR(dma, 0));
808 1.5 matt usb_syncmem(dma, 0, sc->sc_pgsz,
809 1.5 matt BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
810 1.5 matt }
811 1.5 matt
812 1.28.2.1 skrll usb_syncmem(&sc->sc_spbufarray_dma, 0,
813 1.5 matt sizeof(uint64_t) * sc->sc_maxspbuf, BUS_DMASYNC_PREWRITE);
814 1.5 matt }
815 1.5 matt
816 1.1 jakllsch config = xhci_op_read_4(sc, XHCI_CONFIG);
817 1.1 jakllsch config &= ~0xFF;
818 1.1 jakllsch config |= sc->sc_maxslots & 0xFF;
819 1.1 jakllsch xhci_op_write_4(sc, XHCI_CONFIG, config);
820 1.1 jakllsch
821 1.1 jakllsch err = xhci_ring_init(sc, &sc->sc_cr, XHCI_COMMAND_RING_TRBS,
822 1.1 jakllsch XHCI_COMMAND_RING_SEGMENTS_ALIGN);
823 1.1 jakllsch if (err) {
824 1.1 jakllsch aprint_error_dev(sc->sc_dev, "command ring init fail\n");
825 1.1 jakllsch return err;
826 1.1 jakllsch }
827 1.1 jakllsch
828 1.1 jakllsch err = xhci_ring_init(sc, &sc->sc_er, XHCI_EVENT_RING_TRBS,
829 1.1 jakllsch XHCI_EVENT_RING_SEGMENTS_ALIGN);
830 1.1 jakllsch if (err) {
831 1.1 jakllsch aprint_error_dev(sc->sc_dev, "event ring init fail\n");
832 1.1 jakllsch return err;
833 1.1 jakllsch }
834 1.1 jakllsch
835 1.16 skrll usb_dma_t *dma;
836 1.16 skrll size_t size;
837 1.16 skrll size_t align;
838 1.16 skrll
839 1.16 skrll dma = &sc->sc_eventst_dma;
840 1.16 skrll size = roundup2(XHCI_EVENT_RING_SEGMENTS * XHCI_ERSTE_SIZE,
841 1.16 skrll XHCI_EVENT_RING_SEGMENT_TABLE_ALIGN);
842 1.16 skrll KASSERT(size <= (512 * 1024));
843 1.16 skrll align = XHCI_EVENT_RING_SEGMENT_TABLE_ALIGN;
844 1.16 skrll err = usb_allocmem(&sc->sc_bus, size, align, dma);
845 1.16 skrll
846 1.16 skrll memset(KERNADDR(dma, 0), 0, size);
847 1.16 skrll usb_syncmem(dma, 0, size, BUS_DMASYNC_PREWRITE);
848 1.16 skrll aprint_debug_dev(sc->sc_dev, "eventst: %s %016jx %p %zx\n",
849 1.16 skrll usbd_errstr(err),
850 1.16 skrll (uintmax_t)DMAADDR(&sc->sc_eventst_dma, 0),
851 1.16 skrll KERNADDR(&sc->sc_eventst_dma, 0),
852 1.28.2.5 skrll sc->sc_eventst_dma.udma_block->size);
853 1.16 skrll
854 1.16 skrll dma = &sc->sc_dcbaa_dma;
855 1.16 skrll size = (1 + sc->sc_maxslots) * sizeof(uint64_t);
856 1.16 skrll KASSERT(size <= 2048);
857 1.16 skrll align = XHCI_DEVICE_CONTEXT_BASE_ADDRESS_ARRAY_ALIGN;
858 1.16 skrll err = usb_allocmem(&sc->sc_bus, size, align, dma);
859 1.16 skrll
860 1.16 skrll memset(KERNADDR(dma, 0), 0, size);
861 1.16 skrll if (sc->sc_maxspbuf != 0) {
862 1.16 skrll /*
863 1.16 skrll * DCBA entry 0 hold the scratchbuf array pointer.
864 1.16 skrll */
865 1.16 skrll *(uint64_t *)KERNADDR(dma, 0) =
866 1.16 skrll htole64(DMAADDR(&sc->sc_spbufarray_dma, 0));
867 1.1 jakllsch }
868 1.16 skrll usb_syncmem(dma, 0, size, BUS_DMASYNC_PREWRITE);
869 1.16 skrll aprint_debug_dev(sc->sc_dev, "dcbaa: %s %016jx %p %zx\n",
870 1.16 skrll usbd_errstr(err),
871 1.16 skrll (uintmax_t)DMAADDR(&sc->sc_dcbaa_dma, 0),
872 1.16 skrll KERNADDR(&sc->sc_dcbaa_dma, 0),
873 1.28.2.5 skrll sc->sc_dcbaa_dma.udma_block->size);
874 1.1 jakllsch
875 1.1 jakllsch sc->sc_slots = kmem_zalloc(sizeof(*sc->sc_slots) * sc->sc_maxslots,
876 1.1 jakllsch KM_SLEEP);
877 1.1 jakllsch
878 1.1 jakllsch cv_init(&sc->sc_command_cv, "xhcicmd");
879 1.28.2.19 skrll mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
880 1.28.2.19 skrll mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_SCHED);
881 1.28.2.19 skrll cv_init(&sc->sc_softwake_cv, "xhciab");
882 1.28.2.19 skrll
883 1.28.2.19 skrll sc->sc_xferpool = pool_cache_init(sizeof(struct xhci_xfer), 0, 0, 0,
884 1.28.2.19 skrll "xhcixfer", NULL, IPL_USB, NULL, NULL, NULL);
885 1.28.2.19 skrll
886 1.28.2.19 skrll /* Set up the bus struct. */
887 1.28.2.19 skrll sc->sc_bus.ub_methods = &xhci_bus_methods;
888 1.28.2.19 skrll sc->sc_bus.ub_pipesize = sizeof(struct xhci_pipe);
889 1.1 jakllsch
890 1.1 jakllsch struct xhci_erste *erst;
891 1.1 jakllsch erst = KERNADDR(&sc->sc_eventst_dma, 0);
892 1.1 jakllsch erst[0].erste_0 = htole64(xhci_ring_trbp(&sc->sc_er, 0));
893 1.1 jakllsch erst[0].erste_2 = htole32(XHCI_EVENT_RING_TRBS);
894 1.1 jakllsch erst[0].erste_3 = htole32(0);
895 1.1 jakllsch usb_syncmem(&sc->sc_eventst_dma, 0,
896 1.1 jakllsch XHCI_ERSTE_SIZE * XHCI_EVENT_RING_SEGMENTS, BUS_DMASYNC_PREWRITE);
897 1.1 jakllsch
898 1.1 jakllsch xhci_rt_write_4(sc, XHCI_ERSTSZ(0), XHCI_EVENT_RING_SEGMENTS);
899 1.1 jakllsch xhci_rt_write_8(sc, XHCI_ERSTBA(0), DMAADDR(&sc->sc_eventst_dma, 0));
900 1.1 jakllsch xhci_rt_write_8(sc, XHCI_ERDP(0), xhci_ring_trbp(&sc->sc_er, 0) |
901 1.1 jakllsch XHCI_ERDP_LO_BUSY);
902 1.1 jakllsch xhci_op_write_8(sc, XHCI_DCBAAP, DMAADDR(&sc->sc_dcbaa_dma, 0));
903 1.1 jakllsch xhci_op_write_8(sc, XHCI_CRCR, xhci_ring_trbp(&sc->sc_cr, 0) |
904 1.1 jakllsch sc->sc_cr.xr_cs);
905 1.1 jakllsch
906 1.1 jakllsch #if 0
907 1.1 jakllsch hexdump("eventst", KERNADDR(&sc->sc_eventst_dma, 0),
908 1.1 jakllsch XHCI_ERSTE_SIZE * XHCI_EVENT_RING_SEGMENTS);
909 1.1 jakllsch #endif
910 1.1 jakllsch
911 1.1 jakllsch xhci_rt_write_4(sc, XHCI_IMAN(0), XHCI_IMAN_INTR_ENA);
912 1.28.2.19 skrll #ifdef XHCI_QUIRK_INTEL
913 1.28.2.19 skrll if ((sc->sc_quirks & XHCI_QUIRK_INTEL) != 0)
914 1.28.2.19 skrll /* Intel xhci needs interrupt rate moderated. */
915 1.28.2.19 skrll xhci_rt_write_4(sc, XHCI_IMOD(0), XHCI_IMOD_DEFAULT_LP);
916 1.28.2.19 skrll else
917 1.28.2.19 skrll #endif /* XHCI_QUIRK_INTEL */
918 1.28.2.19 skrll xhci_rt_write_4(sc, XHCI_IMOD(0), 0);
919 1.1 jakllsch
920 1.1 jakllsch xhci_op_write_4(sc, XHCI_USBCMD, XHCI_CMD_INTE|XHCI_CMD_RS); /* Go! */
921 1.12 jakllsch aprint_debug_dev(sc->sc_dev, "USBCMD %08"PRIx32"\n",
922 1.1 jakllsch xhci_op_read_4(sc, XHCI_USBCMD));
923 1.1 jakllsch
924 1.1 jakllsch return USBD_NORMAL_COMPLETION;
925 1.1 jakllsch }
926 1.1 jakllsch
927 1.1 jakllsch int
928 1.1 jakllsch xhci_intr(void *v)
929 1.1 jakllsch {
930 1.1 jakllsch struct xhci_softc * const sc = v;
931 1.25 skrll int ret = 0;
932 1.1 jakllsch
933 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
934 1.27 skrll
935 1.25 skrll if (sc == NULL)
936 1.1 jakllsch return 0;
937 1.1 jakllsch
938 1.25 skrll mutex_spin_enter(&sc->sc_intr_lock);
939 1.25 skrll
940 1.25 skrll if (sc->sc_dying || !device_has_power(sc->sc_dev))
941 1.25 skrll goto done;
942 1.25 skrll
943 1.1 jakllsch /* If we get an interrupt while polling, then just ignore it. */
944 1.28.2.5 skrll if (sc->sc_bus.ub_usepolling) {
945 1.1 jakllsch #ifdef DIAGNOSTIC
946 1.27 skrll DPRINTFN(16, "ignored interrupt while polling", 0, 0, 0, 0);
947 1.1 jakllsch #endif
948 1.25 skrll goto done;
949 1.1 jakllsch }
950 1.1 jakllsch
951 1.25 skrll ret = xhci_intr1(sc);
952 1.25 skrll done:
953 1.25 skrll mutex_spin_exit(&sc->sc_intr_lock);
954 1.25 skrll return ret;
955 1.1 jakllsch }
956 1.1 jakllsch
957 1.1 jakllsch int
958 1.1 jakllsch xhci_intr1(struct xhci_softc * const sc)
959 1.1 jakllsch {
960 1.1 jakllsch uint32_t usbsts;
961 1.1 jakllsch uint32_t iman;
962 1.1 jakllsch
963 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
964 1.27 skrll
965 1.1 jakllsch usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
966 1.27 skrll DPRINTFN(16, "USBSTS %08x", usbsts, 0, 0, 0);
967 1.1 jakllsch #if 0
968 1.1 jakllsch if ((usbsts & (XHCI_STS_EINT|XHCI_STS_PCD)) == 0) {
969 1.1 jakllsch return 0;
970 1.1 jakllsch }
971 1.1 jakllsch #endif
972 1.1 jakllsch xhci_op_write_4(sc, XHCI_USBSTS,
973 1.1 jakllsch usbsts & (2|XHCI_STS_EINT|XHCI_STS_PCD)); /* XXX */
974 1.1 jakllsch usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
975 1.27 skrll DPRINTFN(16, "USBSTS %08x", usbsts, 0, 0, 0);
976 1.1 jakllsch
977 1.1 jakllsch iman = xhci_rt_read_4(sc, XHCI_IMAN(0));
978 1.27 skrll DPRINTFN(16, "IMAN0 %08x", iman, 0, 0, 0);
979 1.28.2.19 skrll #ifdef XHCI_QUIRK_FORCE_INTR
980 1.28.2.19 skrll
981 1.28.2.19 skrll if (!(sc->sc_quirks & XHCI_QUIRK_FORCE_INTR)) {
982 1.28.2.19 skrll if ((iman & XHCI_IMAN_INTR_PEND) == 0) {
983 1.28.2.19 skrll return 0;
984 1.28.2.19 skrll }
985 1.28.2.19 skrll }
986 1.28.2.19 skrll
987 1.28.2.19 skrll #else
988 1.1 jakllsch if ((iman & XHCI_IMAN_INTR_PEND) == 0) {
989 1.1 jakllsch return 0;
990 1.1 jakllsch }
991 1.28.2.19 skrll #endif /* XHCI_QUIRK_FORCE_INTR */
992 1.1 jakllsch xhci_rt_write_4(sc, XHCI_IMAN(0), iman);
993 1.1 jakllsch iman = xhci_rt_read_4(sc, XHCI_IMAN(0));
994 1.27 skrll DPRINTFN(16, "IMAN0 %08x", iman, 0, 0, 0);
995 1.1 jakllsch usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
996 1.27 skrll DPRINTFN(16, "USBSTS %08x", usbsts, 0, 0, 0);
997 1.1 jakllsch
998 1.1 jakllsch usb_schedsoftintr(&sc->sc_bus);
999 1.1 jakllsch
1000 1.1 jakllsch return 1;
1001 1.1 jakllsch }
1002 1.1 jakllsch
1003 1.28.2.19 skrll /*
1004 1.28.2.19 skrll * 3 port speed types used in USB stack
1005 1.28.2.19 skrll *
1006 1.28.2.19 skrll * usbdi speed
1007 1.28.2.19 skrll * definition: USB_SPEED_* in usb.h
1008 1.28.2.19 skrll * They are used in struct usbd_device in USB stack.
1009 1.28.2.19 skrll * ioctl interface uses these values too.
1010 1.28.2.19 skrll * port_status speed
1011 1.28.2.19 skrll * definition: UPS_*_SPEED in usb.h
1012 1.28.2.19 skrll * They are used in usb_port_status_t.
1013 1.28.2.19 skrll * Some 3.0 values overlap with 2.0 values.
1014 1.28.2.19 skrll * (e.g. 0x200 means UPS_POER_POWER_SS in SS and
1015 1.28.2.19 skrll * means UPS_LOW_SPEED in HS.)
1016 1.28.2.19 skrll * port status sent from hub also uses these values.
1017 1.28.2.19 skrll * (but I've never seen UPS_SUPER_SPEED in port_status from hub.)
1018 1.28.2.19 skrll * xspeed:
1019 1.28.2.19 skrll * definition: Protocol Speed ID (PSI) (xHCI 1.1 7.2.1)
1020 1.28.2.19 skrll * They are used in only slot context and PORTSC reg of xhci.
1021 1.28.2.19 skrll * The difference between usbdi speed and them are that
1022 1.28.2.19 skrll * FS and LS values are swapped.
1023 1.28.2.19 skrll */
1024 1.28.2.19 skrll
1025 1.28.2.19 skrll static int
1026 1.28.2.19 skrll xhci_speed2xspeed(int speed)
1027 1.28.2.19 skrll {
1028 1.28.2.19 skrll switch (speed) {
1029 1.28.2.19 skrll case USB_SPEED_LOW: return 2;
1030 1.28.2.19 skrll case USB_SPEED_FULL: return 1;
1031 1.28.2.19 skrll case USB_SPEED_HIGH: return 3;
1032 1.28.2.19 skrll case USB_SPEED_SUPER: return 4;
1033 1.28.2.19 skrll default:
1034 1.28.2.19 skrll break;
1035 1.28.2.19 skrll }
1036 1.28.2.19 skrll return 0;
1037 1.28.2.19 skrll }
1038 1.28.2.19 skrll
1039 1.28.2.19 skrll /* construct slot context */
1040 1.28.2.19 skrll static void
1041 1.28.2.19 skrll xhci_setup_sctx(struct usbd_device *dev, uint32_t *cp)
1042 1.28.2.19 skrll {
1043 1.28.2.19 skrll usb_device_descriptor_t * const dd = &dev->ud_ddesc;
1044 1.28.2.19 skrll int speed = dev->ud_speed;
1045 1.28.2.19 skrll int tthubslot, ttportnum;
1046 1.28.2.19 skrll bool ishub;
1047 1.28.2.19 skrll bool usemtt;
1048 1.28.2.19 skrll
1049 1.28.2.19 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
1050 1.28.2.19 skrll
1051 1.28.2.19 skrll /* 6.2.2 */
1052 1.28.2.19 skrll /*
1053 1.28.2.19 skrll * tthubslot:
1054 1.28.2.19 skrll * This is the slot ID of parent HS hub
1055 1.28.2.19 skrll * if LS/FS device is connected && connected through HS hub.
1056 1.28.2.19 skrll * This is 0 if device is not LS/FS device ||
1057 1.28.2.19 skrll * parent hub is not HS hub ||
1058 1.28.2.19 skrll * attached to root hub.
1059 1.28.2.19 skrll * ttportnum:
1060 1.28.2.19 skrll * This is the downstream facing port of parent HS hub
1061 1.28.2.19 skrll * if LS/FS device is connected.
1062 1.28.2.19 skrll * This is 0 if device is not LS/FS device ||
1063 1.28.2.19 skrll * parent hub is not HS hub ||
1064 1.28.2.19 skrll * attached to root hub.
1065 1.28.2.19 skrll */
1066 1.28.2.19 skrll if (dev->ud_myhsport != NULL &&
1067 1.28.2.19 skrll dev->ud_myhub != NULL && dev->ud_myhub->ud_depth != 0 &&
1068 1.28.2.19 skrll (dev->ud_myhub != NULL &&
1069 1.28.2.19 skrll dev->ud_myhub->ud_speed == USB_SPEED_HIGH) &&
1070 1.28.2.19 skrll (speed == USB_SPEED_LOW || speed == USB_SPEED_FULL)) {
1071 1.28.2.19 skrll ttportnum = dev->ud_myhsport->up_portno;
1072 1.28.2.19 skrll /* XXX addr == slot ? */
1073 1.28.2.19 skrll tthubslot = dev->ud_myhsport->up_parent->ud_addr;
1074 1.28.2.19 skrll } else {
1075 1.28.2.19 skrll ttportnum = 0;
1076 1.28.2.19 skrll tthubslot = 0;
1077 1.28.2.19 skrll }
1078 1.28.2.19 skrll DPRINTFN(4, "myhsport %p ttportnum=%d tthubslot=%d",
1079 1.28.2.19 skrll dev->ud_myhsport, ttportnum, tthubslot, 0);
1080 1.28.2.19 skrll
1081 1.28.2.19 skrll /* ishub is valid after reading UDESC_DEVICE */
1082 1.28.2.19 skrll ishub = (dd->bDeviceClass == UDCLASS_HUB);
1083 1.28.2.19 skrll
1084 1.28.2.19 skrll /* dev->ud_hub is valid after reading UDESC_HUB */
1085 1.28.2.19 skrll if (ishub && dev->ud_hub) {
1086 1.28.2.19 skrll usb_hub_descriptor_t *hd = &dev->ud_hub->uh_hubdesc;
1087 1.28.2.19 skrll
1088 1.28.2.19 skrll cp[1] |= htole32(XHCI_SCTX_1_NUM_PORTS_SET(hd->bNbrPorts));
1089 1.28.2.19 skrll cp[2] |= htole32(XHCI_SCTX_2_TT_THINK_TIME_SET(
1090 1.28.2.19 skrll __SHIFTOUT(UGETW(hd->wHubCharacteristics), UHD_TT_THINK)));
1091 1.28.2.19 skrll DPRINTFN(4, "nports=%d ttt=%d",
1092 1.28.2.19 skrll hd->bNbrPorts, XHCI_SCTX_2_TT_THINK_TIME_GET(cp[2]), 0, 0);
1093 1.28.2.19 skrll }
1094 1.28.2.19 skrll
1095 1.28.2.19 skrll #define IS_TTHUB(dd) \
1096 1.28.2.19 skrll ((dd)->bDeviceProtocol == UDPROTO_HSHUBSTT || \
1097 1.28.2.19 skrll (dd)->bDeviceProtocol == UDPROTO_HSHUBMTT)
1098 1.28.2.19 skrll
1099 1.28.2.19 skrll /*
1100 1.28.2.19 skrll * MTT flag is set if
1101 1.28.2.19 skrll * 1. this is HS hub && MTT is enabled
1102 1.28.2.19 skrll * or
1103 1.28.2.19 skrll * 2. this is not hub && this is LS or FS device &&
1104 1.28.2.19 skrll * MTT of parent HS hub (and its parent, too) is enabled
1105 1.28.2.19 skrll */
1106 1.28.2.19 skrll if (ishub && speed == USB_SPEED_HIGH && IS_TTHUB(dd))
1107 1.28.2.19 skrll usemtt = true;
1108 1.28.2.19 skrll else if (!ishub &&
1109 1.28.2.19 skrll (speed == USB_SPEED_LOW || speed == USB_SPEED_FULL) &&
1110 1.28.2.19 skrll dev->ud_myhub != NULL && dev->ud_myhub->ud_depth != 0 &&
1111 1.28.2.19 skrll (dev->ud_myhub != NULL &&
1112 1.28.2.19 skrll dev->ud_myhub->ud_speed == USB_SPEED_HIGH) &&
1113 1.28.2.19 skrll dev->ud_myhsport != NULL &&
1114 1.28.2.19 skrll IS_TTHUB(&dev->ud_myhsport->up_parent->ud_ddesc))
1115 1.28.2.19 skrll usemtt = true;
1116 1.28.2.19 skrll else
1117 1.28.2.19 skrll usemtt = false;
1118 1.28.2.19 skrll DPRINTFN(4, "class %u proto %u ishub %d usemtt %d",
1119 1.28.2.19 skrll dd->bDeviceClass, dd->bDeviceProtocol, ishub, usemtt);
1120 1.28.2.19 skrll
1121 1.28.2.19 skrll cp[0] |= htole32(
1122 1.28.2.19 skrll XHCI_SCTX_0_SPEED_SET(xhci_speed2xspeed(speed)) |
1123 1.28.2.19 skrll XHCI_SCTX_0_HUB_SET(ishub ? 1 : 0) |
1124 1.28.2.19 skrll XHCI_SCTX_0_MTT_SET(usemtt ? 1 : 0)
1125 1.28.2.19 skrll );
1126 1.28.2.19 skrll cp[1] |= htole32(0);
1127 1.28.2.19 skrll cp[2] |= htole32(
1128 1.28.2.19 skrll XHCI_SCTX_2_IRQ_TARGET_SET(0) |
1129 1.28.2.19 skrll XHCI_SCTX_2_TT_HUB_SID_SET(tthubslot) |
1130 1.28.2.19 skrll XHCI_SCTX_2_TT_PORT_NUM_SET(ttportnum)
1131 1.28.2.19 skrll );
1132 1.28.2.19 skrll cp[3] |= htole32(0);
1133 1.28.2.19 skrll }
1134 1.28.2.19 skrll
1135 1.28.2.20 skrll /*
1136 1.28.2.20 skrll * called
1137 1.28.2.20 skrll * from xhci_open
1138 1.28.2.20 skrll * from usbd_setup_pipe_flags
1139 1.28.2.20 skrll * from usbd_open_pipe_ival
1140 1.28.2.20 skrll */
1141 1.1 jakllsch static usbd_status
1142 1.28.2.14 skrll xhci_configure_endpoint(struct usbd_pipe *pipe)
1143 1.1 jakllsch {
1144 1.28.2.5 skrll struct xhci_softc * const sc = pipe->up_dev->ud_bus->ub_hcpriv;
1145 1.28.2.5 skrll struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
1146 1.28.2.5 skrll const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
1147 1.28.2.5 skrll usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
1148 1.1 jakllsch const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
1149 1.1 jakllsch struct xhci_trb trb;
1150 1.1 jakllsch usbd_status err;
1151 1.1 jakllsch uint32_t *cp;
1152 1.28.2.19 skrll uint32_t mps = UGETW(ed->wMaxPacketSize);
1153 1.28.2.19 skrll uint32_t maxb = 0;
1154 1.28.2.19 skrll int speed = pipe->up_dev->ud_speed;
1155 1.28.2.19 skrll uint32_t ival = ed->bInterval;
1156 1.1 jakllsch
1157 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
1158 1.28.2.19 skrll DPRINTFN(4, "slot %u dci %u epaddr 0x%02x attr 0x%02x",
1159 1.28.2.19 skrll xs->xs_idx, dci, ed->bEndpointAddress, ed->bmAttributes);
1160 1.1 jakllsch
1161 1.1 jakllsch /* XXX ensure input context is available? */
1162 1.1 jakllsch
1163 1.1 jakllsch memset(xhci_slot_get_icv(sc, xs, 0), 0, sc->sc_pgsz);
1164 1.1 jakllsch
1165 1.1 jakllsch cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
1166 1.1 jakllsch cp[0] = htole32(0);
1167 1.1 jakllsch cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(dci));
1168 1.1 jakllsch
1169 1.1 jakllsch /* set up input slot context */
1170 1.1 jakllsch cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_SLOT));
1171 1.28.2.19 skrll xhci_setup_sctx(pipe->up_dev, cp);
1172 1.28.2.19 skrll cp[0] |= htole32(XHCI_SCTX_0_CTX_NUM_SET(dci));
1173 1.1 jakllsch
1174 1.1 jakllsch cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(dci));
1175 1.28.2.19 skrll cp[0] = htole32(
1176 1.28.2.19 skrll XHCI_EPCTX_0_EPSTATE_SET(0) |
1177 1.28.2.19 skrll XHCI_EPCTX_0_MAXP_STREAMS_SET(0) |
1178 1.28.2.19 skrll XHCI_EPCTX_0_LSA_SET(0)
1179 1.28.2.19 skrll );
1180 1.28.2.19 skrll cp[1] = htole32(
1181 1.28.2.19 skrll XHCI_EPCTX_1_EPTYPE_SET(xhci_ep_get_type(ed)) |
1182 1.28.2.19 skrll XHCI_EPCTX_1_MAXB_SET(0)
1183 1.28.2.19 skrll );
1184 1.28.2.19 skrll if (xfertype != UE_ISOCHRONOUS)
1185 1.28.2.19 skrll cp[1] |= htole32(XHCI_EPCTX_1_CERR_SET(3));
1186 1.28.2.19 skrll
1187 1.28.2.19 skrll if (speed == USB_SPEED_SUPER) {
1188 1.28.2.19 skrll usbd_desc_iter_t iter;
1189 1.28.2.19 skrll const usb_cdc_descriptor_t *cdcd;
1190 1.28.2.19 skrll const usb_endpoint_ss_comp_descriptor_t * esscd = NULL;
1191 1.28.2.19 skrll uint8_t ep;
1192 1.28.2.19 skrll
1193 1.28.2.19 skrll cdcd = (const usb_cdc_descriptor_t *)usb_find_desc(
1194 1.28.2.19 skrll pipe->up_dev, UDESC_INTERFACE, USBD_CDCSUBTYPE_ANY);
1195 1.28.2.19 skrll usb_desc_iter_init(pipe->up_dev, &iter);
1196 1.28.2.19 skrll iter.cur = (const void *)cdcd;
1197 1.28.2.19 skrll
1198 1.28.2.19 skrll /* find endpoint_ss_comp desc for ep of this pipe */
1199 1.28.2.19 skrll for(ep = 0;;) {
1200 1.28.2.19 skrll cdcd = (const usb_cdc_descriptor_t *)
1201 1.28.2.19 skrll usb_desc_iter_next(&iter);
1202 1.28.2.19 skrll if (cdcd == NULL)
1203 1.28.2.19 skrll break;
1204 1.28.2.19 skrll if (ep == 0 &&
1205 1.28.2.19 skrll cdcd->bDescriptorType == UDESC_ENDPOINT) {
1206 1.28.2.19 skrll ep = ((const usb_endpoint_descriptor_t *)cdcd)->
1207 1.28.2.19 skrll bEndpointAddress;
1208 1.28.2.19 skrll if (UE_GET_ADDR(ep) ==
1209 1.28.2.19 skrll UE_GET_ADDR(ed->bEndpointAddress)) {
1210 1.28.2.19 skrll cdcd = (const usb_cdc_descriptor_t *)
1211 1.28.2.19 skrll usb_desc_iter_next(&iter);
1212 1.28.2.19 skrll break;
1213 1.28.2.19 skrll }
1214 1.28.2.19 skrll ep = 0;
1215 1.28.2.19 skrll }
1216 1.28.2.19 skrll }
1217 1.28.2.19 skrll if (cdcd != NULL &&
1218 1.28.2.19 skrll cdcd->bDescriptorType == UDESC_ENDPOINT_SS_COMP) {
1219 1.28.2.19 skrll esscd = (const usb_endpoint_ss_comp_descriptor_t *)cdcd;
1220 1.28.2.19 skrll maxb = esscd->bMaxBurst;
1221 1.28.2.19 skrll cp[1] |= htole32(XHCI_EPCTX_1_MAXB_SET(maxb));
1222 1.28.2.19 skrll DPRINTFN(4, "setting SS MaxBurst %u", maxb, 0, 0, 0);
1223 1.28.2.19 skrll }
1224 1.28.2.19 skrll }
1225 1.28.2.19 skrll if (speed == USB_SPEED_HIGH &&
1226 1.28.2.19 skrll (xfertype == UE_ISOCHRONOUS || xfertype == UE_INTERRUPT)) {
1227 1.28.2.19 skrll maxb = UE_GET_TRANS(UGETW(ed->wMaxPacketSize));
1228 1.28.2.19 skrll cp[1] |= htole32(XHCI_EPCTX_1_MAXB_SET(maxb));
1229 1.28.2.19 skrll DPRINTFN(4, "setting HS MaxBurst %u", maxb, 0, 0, 0);
1230 1.28.2.19 skrll }
1231 1.28.2.19 skrll
1232 1.28.2.19 skrll switch (xfertype) {
1233 1.28.2.19 skrll case UE_INTERRUPT:
1234 1.28.2.19 skrll /* 6.2.3.6 */
1235 1.28.2.19 skrll if (speed == USB_SPEED_LOW || speed == USB_SPEED_FULL) {
1236 1.28.2.19 skrll ival = ival > 10 ? 10 : ival;
1237 1.28.2.19 skrll ival = ival < 3 ? 3 : ival;
1238 1.28.2.19 skrll } else {
1239 1.28.2.19 skrll ival = ival > 15 ? 15 : ival;
1240 1.28.2.19 skrll }
1241 1.28.2.19 skrll if (speed == USB_SPEED_SUPER) {
1242 1.28.2.19 skrll if (maxb > 0)
1243 1.28.2.19 skrll mps = 1024;
1244 1.28.2.19 skrll } else {
1245 1.28.2.19 skrll mps = mps ? mps : 8;
1246 1.28.2.19 skrll }
1247 1.28.2.19 skrll cp[0] |= htole32(XHCI_EPCTX_0_IVAL_SET(ival));
1248 1.28.2.19 skrll cp[1] |= htole32(XHCI_EPCTX_1_MAXP_SIZE_SET(mps));
1249 1.28.2.16 skrll cp[4] = htole32(
1250 1.28.2.19 skrll XHCI_EPCTX_4_AVG_TRB_LEN_SET(8) /* XXX */
1251 1.28.2.16 skrll );
1252 1.28.2.19 skrll break;
1253 1.28.2.19 skrll case UE_CONTROL:
1254 1.28.2.19 skrll if (speed == USB_SPEED_SUPER)
1255 1.28.2.19 skrll mps = 512;
1256 1.28.2.19 skrll else
1257 1.28.2.19 skrll mps = mps ? mps : 8;
1258 1.28.2.19 skrll cp[1] |= htole32(XHCI_EPCTX_1_MAXP_SIZE_SET(mps));
1259 1.28.2.19 skrll cp[4] = htole32(XHCI_EPCTX_4_AVG_TRB_LEN_SET(8)); /* XXX */
1260 1.28.2.19 skrll break;
1261 1.28.2.19 skrll #ifdef notyet
1262 1.28.2.19 skrll case UE_ISOCHRONOUS:
1263 1.28.2.19 skrll if (speed == USB_SPEED_FULL) {
1264 1.28.2.19 skrll ival = ival > 18 ? 18 : ival;
1265 1.28.2.19 skrll ival = ival < 3 ? 3 : ival;
1266 1.28.2.19 skrll } else {
1267 1.28.2.19 skrll ival = ival > 15 ? 15 : ival;
1268 1.28.2.19 skrll }
1269 1.28.2.19 skrll if (speed == USB_SPEED_SUPER) {
1270 1.28.2.19 skrll mps = 1024;
1271 1.28.2.19 skrll } else {
1272 1.28.2.19 skrll mps = mps ? mps : 1024;
1273 1.28.2.19 skrll }
1274 1.28.2.19 skrll cp[1] |= htole32(XHCI_EPCTX_1_MAXP_SIZE_SET(mps));
1275 1.28.2.19 skrll cp[4] = htole32(XHCI_EPCTX_4_AVG_TRB_LEN_SET(1024)); /* XXX */
1276 1.28.2.19 skrll break;
1277 1.28.2.19 skrll #endif
1278 1.28.2.19 skrll default:
1279 1.28.2.19 skrll if (speed == USB_SPEED_SUPER)
1280 1.28.2.19 skrll mps = 1024;
1281 1.28.2.19 skrll else
1282 1.28.2.19 skrll mps = mps ? mps : 512;
1283 1.28.2.19 skrll cp[1] |= htole32(XHCI_EPCTX_1_MAXP_SIZE_SET(mps));
1284 1.28.2.19 skrll cp[4] = htole32(XHCI_EPCTX_4_AVG_TRB_LEN_SET(1024)); /* XXX */
1285 1.28.2.19 skrll break;
1286 1.1 jakllsch }
1287 1.1 jakllsch *(uint64_t *)(&cp[2]) = htole64(
1288 1.1 jakllsch xhci_ring_trbp(&xs->xs_ep[dci].xe_tr, 0) |
1289 1.1 jakllsch XHCI_EPCTX_2_DCS_SET(1));
1290 1.1 jakllsch
1291 1.1 jakllsch /* sync input contexts before they are read from memory */
1292 1.1 jakllsch usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
1293 1.1 jakllsch hexdump("input control context", xhci_slot_get_icv(sc, xs, 0),
1294 1.1 jakllsch sc->sc_ctxsz * 1);
1295 1.1 jakllsch hexdump("input endpoint context", xhci_slot_get_icv(sc, xs,
1296 1.1 jakllsch xhci_dci_to_ici(dci)), sc->sc_ctxsz * 1);
1297 1.1 jakllsch
1298 1.1 jakllsch trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
1299 1.1 jakllsch trb.trb_2 = 0;
1300 1.1 jakllsch trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
1301 1.1 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_CONFIGURE_EP);
1302 1.1 jakllsch
1303 1.1 jakllsch err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
1304 1.1 jakllsch
1305 1.1 jakllsch usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
1306 1.1 jakllsch hexdump("output context", xhci_slot_get_dcv(sc, xs, dci),
1307 1.1 jakllsch sc->sc_ctxsz * 1);
1308 1.1 jakllsch
1309 1.1 jakllsch return err;
1310 1.1 jakllsch }
1311 1.1 jakllsch
1312 1.28.2.19 skrll #if 0
1313 1.1 jakllsch static usbd_status
1314 1.28.2.14 skrll xhci_unconfigure_endpoint(struct usbd_pipe *pipe)
1315 1.1 jakllsch {
1316 1.27 skrll #ifdef USB_DEBUG
1317 1.28.2.5 skrll struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
1318 1.27 skrll #endif
1319 1.27 skrll
1320 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
1321 1.27 skrll DPRINTFN(4, "slot %u", xs->xs_idx, 0, 0, 0);
1322 1.27 skrll
1323 1.1 jakllsch return USBD_NORMAL_COMPLETION;
1324 1.1 jakllsch }
1325 1.28.2.19 skrll #endif
1326 1.1 jakllsch
1327 1.28.2.20 skrll /* 4.6.8, 6.4.3.7 */
1328 1.1 jakllsch static usbd_status
1329 1.28.2.14 skrll xhci_reset_endpoint(struct usbd_pipe *pipe)
1330 1.1 jakllsch {
1331 1.28.2.5 skrll struct xhci_softc * const sc = pipe->up_dev->ud_bus->ub_hcpriv;
1332 1.28.2.5 skrll struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
1333 1.28.2.5 skrll const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
1334 1.1 jakllsch struct xhci_trb trb;
1335 1.1 jakllsch usbd_status err;
1336 1.1 jakllsch
1337 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
1338 1.28.2.19 skrll DPRINTFN(4, "slot %u dci %u", xs->xs_idx, dci, 0, 0);
1339 1.28.2.19 skrll
1340 1.28.2.19 skrll KASSERT(!mutex_owned(&sc->sc_lock));
1341 1.1 jakllsch
1342 1.1 jakllsch trb.trb_0 = 0;
1343 1.1 jakllsch trb.trb_2 = 0;
1344 1.1 jakllsch trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
1345 1.1 jakllsch XHCI_TRB_3_EP_SET(dci) |
1346 1.1 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_RESET_EP);
1347 1.1 jakllsch
1348 1.1 jakllsch err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
1349 1.1 jakllsch
1350 1.1 jakllsch return err;
1351 1.1 jakllsch }
1352 1.1 jakllsch
1353 1.28.2.20 skrll /*
1354 1.28.2.20 skrll * 4.6.9, 6.4.3.8
1355 1.28.2.20 skrll * Stop execution of TDs on xfer ring.
1356 1.28.2.20 skrll * Should be called with sc_lock held.
1357 1.28.2.20 skrll */
1358 1.1 jakllsch static usbd_status
1359 1.28.2.14 skrll xhci_stop_endpoint(struct usbd_pipe *pipe)
1360 1.1 jakllsch {
1361 1.28.2.5 skrll struct xhci_softc * const sc = pipe->up_dev->ud_bus->ub_hcpriv;
1362 1.28.2.5 skrll struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
1363 1.1 jakllsch struct xhci_trb trb;
1364 1.1 jakllsch usbd_status err;
1365 1.28.2.5 skrll const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
1366 1.1 jakllsch
1367 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
1368 1.28.2.19 skrll DPRINTFN(4, "slot %u dci %u", xs->xs_idx, dci, 0, 0);
1369 1.28.2.19 skrll
1370 1.28.2.19 skrll KASSERT(mutex_owned(&sc->sc_lock));
1371 1.1 jakllsch
1372 1.1 jakllsch trb.trb_0 = 0;
1373 1.1 jakllsch trb.trb_2 = 0;
1374 1.1 jakllsch trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
1375 1.1 jakllsch XHCI_TRB_3_EP_SET(dci) |
1376 1.1 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_STOP_EP);
1377 1.1 jakllsch
1378 1.28.2.19 skrll err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
1379 1.1 jakllsch
1380 1.1 jakllsch return err;
1381 1.1 jakllsch }
1382 1.1 jakllsch
1383 1.28.2.20 skrll /*
1384 1.28.2.20 skrll * Set TR Dequeue Pointer.
1385 1.28.2.20 skrll * xCHI 1.1 4.6.10 6.4.3.9
1386 1.28.2.21 skrll * Purge all of the transfer requests on ring.
1387 1.28.2.20 skrll * EPSTATE of endpoint must be ERROR or STOPPED, or CONTEXT_STATE error.
1388 1.28.2.20 skrll */
1389 1.1 jakllsch static usbd_status
1390 1.28.2.14 skrll xhci_set_dequeue(struct usbd_pipe *pipe)
1391 1.1 jakllsch {
1392 1.28.2.5 skrll struct xhci_softc * const sc = pipe->up_dev->ud_bus->ub_hcpriv;
1393 1.28.2.5 skrll struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
1394 1.28.2.5 skrll const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
1395 1.1 jakllsch struct xhci_ring * const xr = &xs->xs_ep[dci].xe_tr;
1396 1.1 jakllsch struct xhci_trb trb;
1397 1.1 jakllsch usbd_status err;
1398 1.1 jakllsch
1399 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
1400 1.27 skrll DPRINTFN(4, "slot %u dci %u", xs->xs_idx, dci, 0, 0);
1401 1.1 jakllsch
1402 1.1 jakllsch memset(xr->xr_trb, 0, xr->xr_ntrb * XHCI_TRB_SIZE);
1403 1.1 jakllsch usb_syncmem(&xr->xr_dma, 0, xr->xr_ntrb * XHCI_TRB_SIZE,
1404 1.1 jakllsch BUS_DMASYNC_PREWRITE);
1405 1.1 jakllsch
1406 1.1 jakllsch xr->xr_ep = 0;
1407 1.1 jakllsch xr->xr_cs = 1;
1408 1.1 jakllsch
1409 1.28.2.20 skrll /* set DCS */
1410 1.1 jakllsch trb.trb_0 = xhci_ring_trbp(xr, 0) | 1; /* XXX */
1411 1.1 jakllsch trb.trb_2 = 0;
1412 1.1 jakllsch trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
1413 1.1 jakllsch XHCI_TRB_3_EP_SET(dci) |
1414 1.1 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_SET_TR_DEQUEUE);
1415 1.1 jakllsch
1416 1.1 jakllsch err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
1417 1.1 jakllsch
1418 1.1 jakllsch return err;
1419 1.1 jakllsch }
1420 1.1 jakllsch
1421 1.28.2.20 skrll /*
1422 1.28.2.20 skrll * Open new pipe: called from usbd_setup_pipe_flags.
1423 1.28.2.20 skrll * Fills methods of pipe.
1424 1.28.2.20 skrll * If pipe is not for ep0, calls configure_endpoint.
1425 1.28.2.20 skrll */
1426 1.1 jakllsch static usbd_status
1427 1.28.2.14 skrll xhci_open(struct usbd_pipe *pipe)
1428 1.1 jakllsch {
1429 1.28.2.18 skrll struct usbd_device * const dev = pipe->up_dev;
1430 1.28.2.5 skrll struct xhci_softc * const sc = dev->ud_bus->ub_hcpriv;
1431 1.28.2.5 skrll usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
1432 1.1 jakllsch const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
1433 1.1 jakllsch
1434 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
1435 1.27 skrll DPRINTFN(1, "addr %d depth %d port %d speed %d",
1436 1.28.2.19 skrll dev->ud_addr, dev->ud_depth, dev->ud_powersrc->up_portno,
1437 1.28.2.19 skrll dev->ud_speed);
1438 1.1 jakllsch
1439 1.1 jakllsch if (sc->sc_dying)
1440 1.1 jakllsch return USBD_IOERROR;
1441 1.1 jakllsch
1442 1.1 jakllsch /* Root Hub */
1443 1.28.2.19 skrll if (dev->ud_depth == 0 && dev->ud_powersrc->up_portno == 0) {
1444 1.1 jakllsch switch (ed->bEndpointAddress) {
1445 1.1 jakllsch case USB_CONTROL_ENDPOINT:
1446 1.28.2.12 skrll pipe->up_methods = &roothub_ctrl_methods;
1447 1.1 jakllsch break;
1448 1.28.2.12 skrll case UE_DIR_IN | USBROOTHUB_INTR_ENDPT:
1449 1.28.2.5 skrll pipe->up_methods = &xhci_root_intr_methods;
1450 1.1 jakllsch break;
1451 1.1 jakllsch default:
1452 1.28.2.5 skrll pipe->up_methods = NULL;
1453 1.27 skrll DPRINTFN(0, "bad bEndpointAddress 0x%02x",
1454 1.27 skrll ed->bEndpointAddress, 0, 0, 0);
1455 1.1 jakllsch return USBD_INVAL;
1456 1.1 jakllsch }
1457 1.1 jakllsch return USBD_NORMAL_COMPLETION;
1458 1.1 jakllsch }
1459 1.1 jakllsch
1460 1.1 jakllsch switch (xfertype) {
1461 1.1 jakllsch case UE_CONTROL:
1462 1.28.2.5 skrll pipe->up_methods = &xhci_device_ctrl_methods;
1463 1.1 jakllsch break;
1464 1.1 jakllsch case UE_ISOCHRONOUS:
1465 1.28.2.5 skrll pipe->up_methods = &xhci_device_isoc_methods;
1466 1.1 jakllsch return USBD_INVAL;
1467 1.1 jakllsch break;
1468 1.1 jakllsch case UE_BULK:
1469 1.28.2.5 skrll pipe->up_methods = &xhci_device_bulk_methods;
1470 1.1 jakllsch break;
1471 1.1 jakllsch case UE_INTERRUPT:
1472 1.28.2.5 skrll pipe->up_methods = &xhci_device_intr_methods;
1473 1.1 jakllsch break;
1474 1.1 jakllsch default:
1475 1.1 jakllsch return USBD_IOERROR;
1476 1.1 jakllsch break;
1477 1.1 jakllsch }
1478 1.1 jakllsch
1479 1.1 jakllsch if (ed->bEndpointAddress != USB_CONTROL_ENDPOINT)
1480 1.28.2.19 skrll return xhci_configure_endpoint(pipe);
1481 1.1 jakllsch
1482 1.1 jakllsch return USBD_NORMAL_COMPLETION;
1483 1.1 jakllsch }
1484 1.1 jakllsch
1485 1.28.2.20 skrll /*
1486 1.28.2.20 skrll * Closes pipe, called from usbd_kill_pipe via close methods.
1487 1.28.2.20 skrll * If the endpoint to be closed is ep0, disable_slot.
1488 1.28.2.20 skrll * Should be called with sc_lock held.
1489 1.28.2.20 skrll */
1490 1.28.2.19 skrll static usbd_status
1491 1.28.2.19 skrll xhci_close_pipe(struct usbd_pipe *pipe)
1492 1.28.2.19 skrll {
1493 1.28.2.19 skrll struct xhci_softc * const sc = pipe->up_dev->ud_bus->ub_hcpriv;
1494 1.28.2.19 skrll struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
1495 1.28.2.19 skrll usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
1496 1.28.2.19 skrll const u_int dci = xhci_ep_get_dci(ed);
1497 1.28.2.19 skrll struct xhci_trb trb;
1498 1.28.2.19 skrll usbd_status err;
1499 1.28.2.19 skrll uint32_t *cp;
1500 1.28.2.19 skrll
1501 1.28.2.19 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
1502 1.28.2.19 skrll
1503 1.28.2.19 skrll if (sc->sc_dying)
1504 1.28.2.19 skrll return USBD_IOERROR;
1505 1.28.2.19 skrll
1506 1.28.2.19 skrll if (xs == NULL || xs->xs_idx == 0)
1507 1.28.2.19 skrll /* xs is uninitialized before xhci_init_slot */
1508 1.28.2.19 skrll return USBD_IOERROR;
1509 1.28.2.19 skrll
1510 1.28.2.19 skrll DPRINTFN(4, "slot %u dci %u", xs->xs_idx, dci, 0, 0);
1511 1.28.2.19 skrll
1512 1.28.2.19 skrll KASSERTMSG(!cpu_intr_p() && !cpu_softintr_p(), "called from intr ctx");
1513 1.28.2.19 skrll KASSERT(mutex_owned(&sc->sc_lock));
1514 1.28.2.19 skrll
1515 1.28.2.19 skrll if (pipe->up_dev->ud_depth == 0)
1516 1.28.2.19 skrll return USBD_NORMAL_COMPLETION;
1517 1.28.2.19 skrll
1518 1.28.2.19 skrll if (dci == XHCI_DCI_EP_CONTROL) {
1519 1.28.2.19 skrll DPRINTFN(4, "closing ep0", 0, 0, 0, 0);
1520 1.28.2.19 skrll return xhci_disable_slot(sc, xs->xs_idx);
1521 1.28.2.19 skrll }
1522 1.28.2.19 skrll
1523 1.28.2.20 skrll /*
1524 1.28.2.20 skrll * This may fail in the case that xhci_close_pipe is called after
1525 1.28.2.20 skrll * xhci_abort_xfer e.g. usbd_kill_pipe.
1526 1.28.2.20 skrll */
1527 1.28.2.19 skrll (void)xhci_stop_endpoint(pipe);
1528 1.28.2.19 skrll
1529 1.28.2.19 skrll /*
1530 1.28.2.19 skrll * set appropriate bit to be dropped.
1531 1.28.2.19 skrll * don't set DC bit to 1, otherwise all endpoints
1532 1.28.2.19 skrll * would be deconfigured.
1533 1.28.2.19 skrll */
1534 1.28.2.19 skrll cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
1535 1.28.2.19 skrll cp[0] = htole32(XHCI_INCTX_0_DROP_MASK(dci));
1536 1.28.2.19 skrll cp[1] = htole32(0);
1537 1.28.2.19 skrll
1538 1.28.2.19 skrll /* XXX should be most significant one, not dci? */
1539 1.28.2.19 skrll cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_SLOT));
1540 1.28.2.19 skrll cp[0] = htole32(XHCI_SCTX_0_CTX_NUM_SET(dci));
1541 1.28.2.19 skrll
1542 1.28.2.19 skrll /* sync input contexts before they are read from memory */
1543 1.28.2.19 skrll usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
1544 1.28.2.19 skrll
1545 1.28.2.19 skrll trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
1546 1.28.2.19 skrll trb.trb_2 = 0;
1547 1.28.2.19 skrll trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
1548 1.28.2.19 skrll XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_CONFIGURE_EP);
1549 1.28.2.19 skrll
1550 1.28.2.19 skrll err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
1551 1.28.2.19 skrll usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
1552 1.28.2.19 skrll
1553 1.28.2.19 skrll return err;
1554 1.28.2.19 skrll }
1555 1.28.2.19 skrll
1556 1.28.2.20 skrll /*
1557 1.28.2.20 skrll * Abort transfer.
1558 1.28.2.20 skrll * Called with sc_lock held.
1559 1.28.2.20 skrll * May be called from softintr context.
1560 1.28.2.20 skrll */
1561 1.28.2.19 skrll static void
1562 1.28.2.19 skrll xhci_abort_xfer(struct usbd_xfer *xfer, usbd_status status)
1563 1.28.2.19 skrll {
1564 1.28.2.19 skrll struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
1565 1.28.2.19 skrll
1566 1.28.2.19 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
1567 1.28.2.19 skrll DPRINTFN(4, "xfer %p pipe %p status %d",
1568 1.28.2.19 skrll xfer, xfer->ux_pipe, status, 0);
1569 1.28.2.19 skrll
1570 1.28.2.19 skrll KASSERT(mutex_owned(&sc->sc_lock));
1571 1.28.2.19 skrll
1572 1.28.2.19 skrll if (sc->sc_dying) {
1573 1.28.2.19 skrll /* If we're dying, just do the software part. */
1574 1.28.2.19 skrll DPRINTFN(4, "dying", 0, 0, 0, 0);
1575 1.28.2.19 skrll xfer->ux_status = status; /* make software ignore it */
1576 1.28.2.19 skrll callout_stop(&xfer->ux_callout);
1577 1.28.2.19 skrll usb_transfer_complete(xfer);
1578 1.28.2.19 skrll return;
1579 1.28.2.19 skrll }
1580 1.28.2.19 skrll
1581 1.28.2.19 skrll /* XXX need more stuff */
1582 1.28.2.19 skrll xfer->ux_status = status;
1583 1.28.2.19 skrll callout_stop(&xfer->ux_callout);
1584 1.28.2.19 skrll usb_transfer_complete(xfer);
1585 1.28.2.19 skrll
1586 1.28.2.19 skrll KASSERT(mutex_owned(&sc->sc_lock));
1587 1.28.2.19 skrll }
1588 1.28.2.19 skrll
1589 1.28.2.19 skrll #if 1 /* XXX experimental */
1590 1.28.2.21 skrll /*
1591 1.28.2.21 skrll * Recover STALLed endpoint.
1592 1.28.2.21 skrll * xHCI 1.1 sect 4.10.2.1
1593 1.28.2.21 skrll * Issue RESET_EP to recover halt condition and SET_TR_DEQUEUE to remove
1594 1.28.2.21 skrll * all transfers on transfer ring.
1595 1.28.2.21 skrll * These are done in thread context asynchronously.
1596 1.28.2.21 skrll */
1597 1.28.2.19 skrll static void
1598 1.28.2.19 skrll xhci_clear_endpoint_stall_async_task(void *cookie)
1599 1.28.2.19 skrll {
1600 1.28.2.19 skrll struct usbd_xfer * const xfer = cookie;
1601 1.28.2.19 skrll struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
1602 1.28.2.19 skrll struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
1603 1.28.2.19 skrll const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
1604 1.28.2.19 skrll struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
1605 1.28.2.19 skrll
1606 1.28.2.19 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
1607 1.28.2.19 skrll DPRINTFN(4, "xfer %p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
1608 1.28.2.19 skrll
1609 1.28.2.19 skrll xhci_reset_endpoint(xfer->ux_pipe);
1610 1.28.2.19 skrll xhci_set_dequeue(xfer->ux_pipe);
1611 1.28.2.19 skrll
1612 1.28.2.19 skrll mutex_enter(&sc->sc_lock);
1613 1.28.2.19 skrll tr->is_halted = false;
1614 1.28.2.19 skrll usb_transfer_complete(xfer);
1615 1.28.2.19 skrll mutex_exit(&sc->sc_lock);
1616 1.28.2.19 skrll DPRINTFN(4, "ends", 0, 0, 0, 0);
1617 1.28.2.19 skrll }
1618 1.28.2.19 skrll
1619 1.28.2.19 skrll static usbd_status
1620 1.28.2.19 skrll xhci_clear_endpoint_stall_async(struct usbd_xfer *xfer)
1621 1.28.2.19 skrll {
1622 1.28.2.19 skrll struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
1623 1.28.2.19 skrll
1624 1.28.2.19 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
1625 1.28.2.19 skrll DPRINTFN(4, "xfer %p", xfer, 0, 0, 0);
1626 1.28.2.19 skrll
1627 1.28.2.19 skrll if (sc->sc_dying) {
1628 1.28.2.19 skrll return USBD_IOERROR;
1629 1.28.2.19 skrll }
1630 1.28.2.19 skrll
1631 1.28.2.20 skrll /* XXX never use up_async_task for incompatible type of function */
1632 1.28.2.19 skrll usb_init_task(&xfer->ux_pipe->up_async_task,
1633 1.28.2.19 skrll xhci_clear_endpoint_stall_async_task, xfer, USB_TASKQ_MPSAFE);
1634 1.28.2.19 skrll usb_add_task(xfer->ux_pipe->up_dev, &xfer->ux_pipe->up_async_task,
1635 1.28.2.19 skrll USB_TASKQ_HC);
1636 1.28.2.19 skrll DPRINTFN(4, "ends", 0, 0, 0, 0);
1637 1.28.2.19 skrll
1638 1.28.2.19 skrll return USBD_NORMAL_COMPLETION;
1639 1.28.2.19 skrll }
1640 1.28.2.19 skrll
1641 1.28.2.19 skrll #endif /* XXX experimental */
1642 1.28.2.20 skrll
1643 1.28.2.20 skrll /*
1644 1.28.2.20 skrll * Notify roothub port status/change to uhub_intr.
1645 1.28.2.20 skrll */
1646 1.1 jakllsch static void
1647 1.1 jakllsch xhci_rhpsc(struct xhci_softc * const sc, u_int port)
1648 1.1 jakllsch {
1649 1.28.2.18 skrll struct usbd_xfer * const xfer = sc->sc_intrxfer;
1650 1.1 jakllsch uint8_t *p;
1651 1.1 jakllsch
1652 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
1653 1.27 skrll DPRINTFN(4, "port %u status change", port, 0, 0, 0);
1654 1.1 jakllsch
1655 1.1 jakllsch if (xfer == NULL)
1656 1.1 jakllsch return;
1657 1.1 jakllsch
1658 1.28.2.5 skrll p = xfer->ux_buf;
1659 1.28.2.5 skrll memset(p, 0, xfer->ux_length);
1660 1.1 jakllsch p[port/NBBY] |= 1 << (port%NBBY);
1661 1.28.2.5 skrll xfer->ux_actlen = xfer->ux_length;
1662 1.28.2.5 skrll xfer->ux_status = USBD_NORMAL_COMPLETION;
1663 1.1 jakllsch usb_transfer_complete(xfer);
1664 1.1 jakllsch }
1665 1.1 jakllsch
1666 1.28.2.20 skrll /*
1667 1.28.2.20 skrll * Process events:
1668 1.28.2.20 skrll * + Transfer comeplete
1669 1.28.2.20 skrll * + Command complete
1670 1.28.2.20 skrll * + Roothub Port status/change
1671 1.28.2.20 skrll */
1672 1.1 jakllsch static void
1673 1.27 skrll xhci_handle_event(struct xhci_softc * const sc,
1674 1.27 skrll const struct xhci_trb * const trb)
1675 1.1 jakllsch {
1676 1.1 jakllsch uint64_t trb_0;
1677 1.1 jakllsch uint32_t trb_2, trb_3;
1678 1.28.2.19 skrll uint8_t trberr;
1679 1.1 jakllsch
1680 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
1681 1.1 jakllsch
1682 1.1 jakllsch trb_0 = le64toh(trb->trb_0);
1683 1.1 jakllsch trb_2 = le32toh(trb->trb_2);
1684 1.1 jakllsch trb_3 = le32toh(trb->trb_3);
1685 1.28.2.19 skrll trberr = XHCI_TRB_2_ERROR_GET(trb_2);
1686 1.1 jakllsch
1687 1.27 skrll DPRINTFN(14, "event: %p 0x%016"PRIx64" 0x%08"PRIx32" 0x%08"PRIx32,
1688 1.27 skrll trb, trb_0, trb_2, trb_3);
1689 1.1 jakllsch
1690 1.28.2.19 skrll switch (XHCI_TRB_3_TYPE_GET(trb_3)) {
1691 1.1 jakllsch case XHCI_TRB_EVENT_TRANSFER: {
1692 1.1 jakllsch u_int slot, dci;
1693 1.1 jakllsch struct xhci_slot *xs;
1694 1.1 jakllsch struct xhci_ring *xr;
1695 1.1 jakllsch struct xhci_xfer *xx;
1696 1.28.2.14 skrll struct usbd_xfer *xfer;
1697 1.1 jakllsch usbd_status err;
1698 1.1 jakllsch
1699 1.1 jakllsch slot = XHCI_TRB_3_SLOT_GET(trb_3);
1700 1.1 jakllsch dci = XHCI_TRB_3_EP_GET(trb_3);
1701 1.1 jakllsch
1702 1.1 jakllsch xs = &sc->sc_slots[slot];
1703 1.1 jakllsch xr = &xs->xs_ep[dci].xe_tr;
1704 1.28.2.19 skrll /* sanity check */
1705 1.28.2.19 skrll KASSERT(xs->xs_idx != 0);
1706 1.1 jakllsch
1707 1.1 jakllsch if ((trb_3 & XHCI_TRB_3_ED_BIT) == 0) {
1708 1.28.2.19 skrll bus_addr_t trbp = xhci_ring_trbp(xr, 0);
1709 1.28.2.19 skrll
1710 1.28.2.19 skrll /* trb_0 range sanity check */
1711 1.28.2.19 skrll if (trb_0 < trbp ||
1712 1.28.2.19 skrll (trb_0 - trbp) % sizeof(struct xhci_trb) != 0 ||
1713 1.28.2.19 skrll (trb_0 - trbp) / sizeof(struct xhci_trb) >=
1714 1.28.2.19 skrll xr->xr_ntrb) {
1715 1.28.2.19 skrll DPRINTFN(1,
1716 1.28.2.19 skrll "invalid trb_0 0x%"PRIx64" trbp 0x%"PRIx64,
1717 1.28.2.19 skrll trb_0, trbp, 0, 0);
1718 1.28.2.19 skrll break;
1719 1.28.2.19 skrll }
1720 1.28.2.19 skrll int idx = (trb_0 - trbp) / sizeof(struct xhci_trb);
1721 1.28.2.19 skrll xx = xr->xr_cookies[idx];
1722 1.1 jakllsch } else {
1723 1.1 jakllsch xx = (void *)(uintptr_t)(trb_0 & ~0x3);
1724 1.1 jakllsch }
1725 1.1 jakllsch xfer = &xx->xx_xfer;
1726 1.27 skrll DPRINTFN(14, "xfer %p", xfer, 0, 0, 0);
1727 1.1 jakllsch
1728 1.1 jakllsch if ((trb_3 & XHCI_TRB_3_ED_BIT) != 0) {
1729 1.27 skrll DPRINTFN(14, "transfer event data: "
1730 1.27 skrll "0x%016"PRIx64" 0x%08"PRIx32" %02x",
1731 1.1 jakllsch trb_0, XHCI_TRB_2_REM_GET(trb_2),
1732 1.27 skrll XHCI_TRB_2_ERROR_GET(trb_2), 0);
1733 1.1 jakllsch if ((trb_0 & 0x3) == 0x3) {
1734 1.28.2.5 skrll xfer->ux_actlen = XHCI_TRB_2_REM_GET(trb_2);
1735 1.1 jakllsch }
1736 1.1 jakllsch }
1737 1.1 jakllsch
1738 1.28.2.19 skrll if (trberr == XHCI_TRB_ERROR_SUCCESS ||
1739 1.28.2.19 skrll trberr == XHCI_TRB_ERROR_SHORT_PKT) {
1740 1.28.2.19 skrll xfer->ux_actlen =
1741 1.28.2.19 skrll xfer->ux_length - XHCI_TRB_2_REM_GET(trb_2);
1742 1.1 jakllsch err = USBD_NORMAL_COMPLETION;
1743 1.28.2.19 skrll } else if (trberr == XHCI_TRB_ERROR_STALL ||
1744 1.28.2.19 skrll trberr == XHCI_TRB_ERROR_BABBLE) {
1745 1.1 jakllsch err = USBD_STALLED;
1746 1.1 jakllsch xr->is_halted = true;
1747 1.28.2.19 skrll DPRINTFN(1, "evh: xfer done: ERR %u slot %u dci %u",
1748 1.28.2.19 skrll trberr, slot, dci, 0);
1749 1.28.2.19 skrll #if 1 /* XXX experimental */
1750 1.28.2.19 skrll /*
1751 1.28.2.19 skrll * Stalled endpoints can be recoverd by issuing
1752 1.28.2.19 skrll * command TRB TYPE_RESET_EP on xHCI instead of
1753 1.28.2.19 skrll * issuing request CLEAR_PORT_FEATURE UF_ENDPOINT_HALT
1754 1.28.2.19 skrll * on the endpoint. However, this function may be
1755 1.28.2.19 skrll * called from softint context (e.g. from umass),
1756 1.28.2.19 skrll * in that case driver gets KASSERT in cv_timedwait
1757 1.28.2.19 skrll * in xhci_do_command.
1758 1.28.2.19 skrll * To avoid this, this runs reset_endpoint and
1759 1.28.2.19 skrll * usb_transfer_complete in usb task thread
1760 1.28.2.19 skrll * asynchronously (and then umass issues clear
1761 1.28.2.19 skrll * UF_ENDPOINT_HALT).
1762 1.28.2.19 skrll */
1763 1.28.2.19 skrll xfer->ux_status = err;
1764 1.28.2.19 skrll xhci_clear_endpoint_stall_async(xfer);
1765 1.28.2.19 skrll break;
1766 1.28.2.19 skrll #endif
1767 1.1 jakllsch } else {
1768 1.28.2.19 skrll DPRINTFN(1, "evh: xfer done: ERR %u slot %u dci %u",
1769 1.28.2.19 skrll trberr, slot, dci, 0);
1770 1.1 jakllsch err = USBD_IOERROR;
1771 1.1 jakllsch }
1772 1.28.2.5 skrll xfer->ux_status = err;
1773 1.1 jakllsch
1774 1.1 jakllsch //mutex_enter(&sc->sc_lock); /* XXX ??? */
1775 1.1 jakllsch if ((trb_3 & XHCI_TRB_3_ED_BIT) != 0) {
1776 1.1 jakllsch if ((trb_0 & 0x3) == 0x0) {
1777 1.1 jakllsch usb_transfer_complete(xfer);
1778 1.1 jakllsch }
1779 1.1 jakllsch } else {
1780 1.1 jakllsch usb_transfer_complete(xfer);
1781 1.1 jakllsch }
1782 1.1 jakllsch //mutex_exit(&sc->sc_lock); /* XXX ??? */
1783 1.1 jakllsch
1784 1.1 jakllsch }
1785 1.1 jakllsch break;
1786 1.1 jakllsch case XHCI_TRB_EVENT_CMD_COMPLETE:
1787 1.1 jakllsch if (trb_0 == sc->sc_command_addr) {
1788 1.1 jakllsch sc->sc_result_trb.trb_0 = trb_0;
1789 1.1 jakllsch sc->sc_result_trb.trb_2 = trb_2;
1790 1.1 jakllsch sc->sc_result_trb.trb_3 = trb_3;
1791 1.1 jakllsch if (XHCI_TRB_2_ERROR_GET(trb_2) !=
1792 1.1 jakllsch XHCI_TRB_ERROR_SUCCESS) {
1793 1.27 skrll DPRINTFN(1, "command completion "
1794 1.1 jakllsch "failure: 0x%016"PRIx64" 0x%08"PRIx32" "
1795 1.27 skrll "0x%08"PRIx32, trb_0, trb_2, trb_3, 0);
1796 1.1 jakllsch }
1797 1.1 jakllsch cv_signal(&sc->sc_command_cv);
1798 1.1 jakllsch } else {
1799 1.28.2.19 skrll DPRINTFN(1, "spurious event: %p 0x%016"PRIx64" "
1800 1.27 skrll "0x%08"PRIx32" 0x%08"PRIx32, trb, trb_0,
1801 1.1 jakllsch trb_2, trb_3);
1802 1.1 jakllsch }
1803 1.1 jakllsch break;
1804 1.1 jakllsch case XHCI_TRB_EVENT_PORT_STS_CHANGE:
1805 1.1 jakllsch xhci_rhpsc(sc, (uint32_t)((trb_0 >> 24) & 0xff));
1806 1.1 jakllsch break;
1807 1.1 jakllsch default:
1808 1.1 jakllsch break;
1809 1.1 jakllsch }
1810 1.1 jakllsch }
1811 1.1 jakllsch
1812 1.1 jakllsch static void
1813 1.1 jakllsch xhci_softintr(void *v)
1814 1.1 jakllsch {
1815 1.28.2.18 skrll struct usbd_bus * const bus = v;
1816 1.28.2.5 skrll struct xhci_softc * const sc = bus->ub_hcpriv;
1817 1.1 jakllsch struct xhci_ring * const er = &sc->sc_er;
1818 1.1 jakllsch struct xhci_trb *trb;
1819 1.1 jakllsch int i, j, k;
1820 1.1 jakllsch
1821 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
1822 1.1 jakllsch
1823 1.1 jakllsch i = er->xr_ep;
1824 1.1 jakllsch j = er->xr_cs;
1825 1.1 jakllsch
1826 1.27 skrll DPRINTFN(16, "xr_ep %d xr_cs %d", i, j, 0, 0);
1827 1.27 skrll
1828 1.1 jakllsch while (1) {
1829 1.1 jakllsch usb_syncmem(&er->xr_dma, XHCI_TRB_SIZE * i, XHCI_TRB_SIZE,
1830 1.1 jakllsch BUS_DMASYNC_POSTREAD);
1831 1.1 jakllsch trb = &er->xr_trb[i];
1832 1.1 jakllsch k = (le32toh(trb->trb_3) & XHCI_TRB_3_CYCLE_BIT) ? 1 : 0;
1833 1.1 jakllsch
1834 1.1 jakllsch if (j != k)
1835 1.1 jakllsch break;
1836 1.1 jakllsch
1837 1.1 jakllsch xhci_handle_event(sc, trb);
1838 1.1 jakllsch
1839 1.1 jakllsch i++;
1840 1.1 jakllsch if (i == XHCI_EVENT_RING_TRBS) {
1841 1.1 jakllsch i = 0;
1842 1.1 jakllsch j ^= 1;
1843 1.1 jakllsch }
1844 1.1 jakllsch }
1845 1.1 jakllsch
1846 1.1 jakllsch er->xr_ep = i;
1847 1.1 jakllsch er->xr_cs = j;
1848 1.1 jakllsch
1849 1.1 jakllsch xhci_rt_write_8(sc, XHCI_ERDP(0), xhci_ring_trbp(er, er->xr_ep) |
1850 1.1 jakllsch XHCI_ERDP_LO_BUSY);
1851 1.1 jakllsch
1852 1.27 skrll DPRINTFN(16, "ends", 0, 0, 0, 0);
1853 1.1 jakllsch
1854 1.1 jakllsch return;
1855 1.1 jakllsch }
1856 1.1 jakllsch
1857 1.1 jakllsch static void
1858 1.1 jakllsch xhci_poll(struct usbd_bus *bus)
1859 1.1 jakllsch {
1860 1.28.2.5 skrll struct xhci_softc * const sc = bus->ub_hcpriv;
1861 1.1 jakllsch
1862 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
1863 1.1 jakllsch
1864 1.25 skrll mutex_spin_enter(&sc->sc_intr_lock);
1865 1.1 jakllsch xhci_intr1(sc);
1866 1.25 skrll mutex_spin_exit(&sc->sc_intr_lock);
1867 1.1 jakllsch
1868 1.1 jakllsch return;
1869 1.1 jakllsch }
1870 1.1 jakllsch
1871 1.28.2.14 skrll static struct usbd_xfer *
1872 1.1 jakllsch xhci_allocx(struct usbd_bus *bus)
1873 1.1 jakllsch {
1874 1.28.2.5 skrll struct xhci_softc * const sc = bus->ub_hcpriv;
1875 1.28.2.14 skrll struct usbd_xfer *xfer;
1876 1.1 jakllsch
1877 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
1878 1.1 jakllsch
1879 1.1 jakllsch xfer = pool_cache_get(sc->sc_xferpool, PR_NOWAIT);
1880 1.1 jakllsch if (xfer != NULL) {
1881 1.6 skrll memset(xfer, 0, sizeof(struct xhci_xfer));
1882 1.1 jakllsch #ifdef DIAGNOSTIC
1883 1.28.2.5 skrll xfer->ux_state = XFER_BUSY;
1884 1.1 jakllsch #endif
1885 1.1 jakllsch }
1886 1.1 jakllsch
1887 1.1 jakllsch return xfer;
1888 1.1 jakllsch }
1889 1.1 jakllsch
1890 1.1 jakllsch static void
1891 1.28.2.14 skrll xhci_freex(struct usbd_bus *bus, struct usbd_xfer *xfer)
1892 1.1 jakllsch {
1893 1.28.2.5 skrll struct xhci_softc * const sc = bus->ub_hcpriv;
1894 1.1 jakllsch
1895 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
1896 1.1 jakllsch
1897 1.1 jakllsch #ifdef DIAGNOSTIC
1898 1.28.2.5 skrll if (xfer->ux_state != XFER_BUSY) {
1899 1.27 skrll DPRINTFN(0, "xfer=%p not busy, 0x%08x",
1900 1.28.2.5 skrll xfer, xfer->ux_state, 0, 0);
1901 1.1 jakllsch }
1902 1.28.2.5 skrll xfer->ux_state = XFER_FREE;
1903 1.1 jakllsch #endif
1904 1.1 jakllsch pool_cache_put(sc->sc_xferpool, xfer);
1905 1.1 jakllsch }
1906 1.1 jakllsch
1907 1.1 jakllsch static void
1908 1.1 jakllsch xhci_get_lock(struct usbd_bus *bus, kmutex_t **lock)
1909 1.1 jakllsch {
1910 1.28.2.5 skrll struct xhci_softc * const sc = bus->ub_hcpriv;
1911 1.1 jakllsch
1912 1.1 jakllsch *lock = &sc->sc_lock;
1913 1.1 jakllsch }
1914 1.1 jakllsch
1915 1.28.2.1 skrll extern uint32_t usb_cookie_no;
1916 1.1 jakllsch
1917 1.28.2.20 skrll /*
1918 1.28.2.20 skrll * Called if uhub_explore find new device (via usbd_new_device).
1919 1.28.2.20 skrll * Allocate and construct dev structure of default endpoint (ep0).
1920 1.28.2.20 skrll * Determine initial MaxPacketSize (mps) by speed.
1921 1.28.2.20 skrll * Determine route string and roothub port for slot of dev.
1922 1.28.2.20 skrll * Allocate pipe of ep0.
1923 1.28.2.20 skrll * Enable and initialize slot and Set Address.
1924 1.28.2.20 skrll * Read device descriptor.
1925 1.28.2.20 skrll * Register this device.
1926 1.28.2.20 skrll */
1927 1.1 jakllsch static usbd_status
1928 1.28.2.14 skrll xhci_new_device(device_t parent, struct usbd_bus *bus, int depth,
1929 1.1 jakllsch int speed, int port, struct usbd_port *up)
1930 1.1 jakllsch {
1931 1.28.2.5 skrll struct xhci_softc * const sc = bus->ub_hcpriv;
1932 1.28.2.14 skrll struct usbd_device *dev;
1933 1.1 jakllsch usbd_status err;
1934 1.1 jakllsch usb_device_descriptor_t *dd;
1935 1.1 jakllsch struct usbd_device *hub;
1936 1.1 jakllsch struct usbd_device *adev;
1937 1.1 jakllsch int rhport = 0;
1938 1.1 jakllsch struct xhci_slot *xs;
1939 1.1 jakllsch uint32_t *cp;
1940 1.28.2.19 skrll uint32_t route = 0;
1941 1.28.2.19 skrll uint8_t slot = 0;
1942 1.1 jakllsch uint8_t addr;
1943 1.1 jakllsch
1944 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
1945 1.27 skrll DPRINTFN(4, "port=%d depth=%d speed=%d upport %d",
1946 1.28.2.5 skrll port, depth, speed, up->up_portno);
1947 1.27 skrll
1948 1.28.2.8 skrll dev = kmem_zalloc(sizeof(*dev), KM_SLEEP);
1949 1.1 jakllsch if (dev == NULL)
1950 1.1 jakllsch return USBD_NOMEM;
1951 1.1 jakllsch
1952 1.28.2.5 skrll dev->ud_bus = bus;
1953 1.1 jakllsch
1954 1.1 jakllsch /* Set up default endpoint handle. */
1955 1.28.2.5 skrll dev->ud_ep0.ue_edesc = &dev->ud_ep0desc;
1956 1.1 jakllsch
1957 1.1 jakllsch /* Set up default endpoint descriptor. */
1958 1.28.2.5 skrll dev->ud_ep0desc.bLength = USB_ENDPOINT_DESCRIPTOR_SIZE;
1959 1.28.2.5 skrll dev->ud_ep0desc.bDescriptorType = UDESC_ENDPOINT;
1960 1.28.2.5 skrll dev->ud_ep0desc.bEndpointAddress = USB_CONTROL_ENDPOINT;
1961 1.28.2.5 skrll dev->ud_ep0desc.bmAttributes = UE_CONTROL;
1962 1.28.2.19 skrll /* 4.3, 4.8.2.1 */
1963 1.28.2.19 skrll switch (speed) {
1964 1.28.2.19 skrll case USB_SPEED_SUPER:
1965 1.28.2.19 skrll USETW(dev->ud_ep0desc.wMaxPacketSize, USB_3_MAX_CTRL_PACKET);
1966 1.28.2.19 skrll break;
1967 1.28.2.19 skrll case USB_SPEED_FULL:
1968 1.28.2.19 skrll /* XXX using 64 as initial mps of ep0 in FS */
1969 1.28.2.19 skrll case USB_SPEED_HIGH:
1970 1.28.2.19 skrll USETW(dev->ud_ep0desc.wMaxPacketSize, USB_2_MAX_CTRL_PACKET);
1971 1.28.2.19 skrll break;
1972 1.28.2.19 skrll case USB_SPEED_LOW:
1973 1.28.2.19 skrll default:
1974 1.28.2.5 skrll USETW(dev->ud_ep0desc.wMaxPacketSize, USB_MAX_IPACKET);
1975 1.28.2.19 skrll break;
1976 1.28.2.19 skrll }
1977 1.28.2.5 skrll dev->ud_ep0desc.bInterval = 0;
1978 1.1 jakllsch
1979 1.1 jakllsch /* doesn't matter, just don't let it uninitialized */
1980 1.28.2.5 skrll dev->ud_ep0.ue_toggle = 0;
1981 1.1 jakllsch
1982 1.28.2.5 skrll DPRINTFN(4, "up %p portno %d", up, up->up_portno, 0, 0);
1983 1.1 jakllsch
1984 1.28.2.5 skrll dev->ud_quirks = &usbd_no_quirk;
1985 1.28.2.5 skrll dev->ud_addr = 0;
1986 1.28.2.5 skrll dev->ud_ddesc.bMaxPacketSize = 0;
1987 1.28.2.5 skrll dev->ud_depth = depth;
1988 1.28.2.5 skrll dev->ud_powersrc = up;
1989 1.28.2.5 skrll dev->ud_myhub = up->up_parent;
1990 1.1 jakllsch
1991 1.28.2.5 skrll up->up_dev = dev;
1992 1.1 jakllsch
1993 1.1 jakllsch /* Locate root hub port */
1994 1.28.2.19 skrll for (hub = dev; hub != NULL; hub = hub->ud_myhub) {
1995 1.28.2.19 skrll uint32_t dep;
1996 1.28.2.19 skrll
1997 1.28.2.19 skrll DPRINTFN(4, "hub %p depth %d upport %p upportno %d",
1998 1.28.2.19 skrll hub, hub->ud_depth, hub->ud_powersrc,
1999 1.28.2.19 skrll hub->ud_powersrc ? hub->ud_powersrc->up_portno : -1);
2000 1.28.2.19 skrll
2001 1.28.2.19 skrll if (hub->ud_powersrc == NULL)
2002 1.28.2.19 skrll break;
2003 1.28.2.19 skrll dep = hub->ud_depth;
2004 1.28.2.19 skrll if (dep == 0)
2005 1.28.2.19 skrll break;
2006 1.28.2.19 skrll rhport = hub->ud_powersrc->up_portno;
2007 1.28.2.19 skrll if (dep > USB_HUB_MAX_DEPTH)
2008 1.28.2.19 skrll continue;
2009 1.1 jakllsch
2010 1.28.2.19 skrll route |=
2011 1.28.2.19 skrll (rhport > UHD_SS_NPORTS_MAX ? UHD_SS_NPORTS_MAX : rhport)
2012 1.28.2.19 skrll << ((dep - 1) * 4);
2013 1.28.2.19 skrll }
2014 1.28.2.19 skrll route = route >> 4;
2015 1.28.2.19 skrll DPRINTFN(4, "rhport %d Route %05x hub %p", rhport, route, hub, 0);
2016 1.28.2.19 skrll
2017 1.28.2.19 skrll /* Locate port on upstream high speed hub */
2018 1.28.2.19 skrll for (adev = dev, hub = up->up_parent;
2019 1.28.2.19 skrll hub != NULL && hub->ud_speed != USB_SPEED_HIGH;
2020 1.28.2.19 skrll adev = hub, hub = hub->ud_myhub)
2021 1.28.2.19 skrll ;
2022 1.28.2.19 skrll if (hub) {
2023 1.28.2.19 skrll int p;
2024 1.28.2.19 skrll for (p = 0; p < hub->ud_hub->uh_hubdesc.bNbrPorts; p++) {
2025 1.28.2.5 skrll if (hub->ud_hub->uh_ports[p].up_dev == adev) {
2026 1.28.2.19 skrll dev->ud_myhsport = &hub->ud_hub->uh_ports[p];
2027 1.28.2.19 skrll goto found;
2028 1.1 jakllsch }
2029 1.1 jakllsch }
2030 1.28.2.19 skrll panic("xhci_new_device: cannot find HS port");
2031 1.28.2.19 skrll found:
2032 1.28.2.19 skrll DPRINTFN(4, "high speed port %d", p, 0, 0, 0);
2033 1.1 jakllsch } else {
2034 1.28.2.19 skrll dev->ud_myhsport = NULL;
2035 1.1 jakllsch }
2036 1.1 jakllsch
2037 1.28.2.5 skrll dev->ud_speed = speed;
2038 1.28.2.5 skrll dev->ud_langid = USBD_NOLANG;
2039 1.28.2.5 skrll dev->ud_cookie.cookie = ++usb_cookie_no;
2040 1.1 jakllsch
2041 1.1 jakllsch /* Establish the default pipe. */
2042 1.28.2.5 skrll err = usbd_setup_pipe(dev, 0, &dev->ud_ep0, USBD_DEFAULT_INTERVAL,
2043 1.28.2.5 skrll &dev->ud_pipe0);
2044 1.1 jakllsch if (err) {
2045 1.28.2.19 skrll goto bad;
2046 1.1 jakllsch }
2047 1.1 jakllsch
2048 1.28.2.5 skrll dd = &dev->ud_ddesc;
2049 1.1 jakllsch
2050 1.1 jakllsch if ((depth == 0) && (port == 0)) {
2051 1.28.2.5 skrll KASSERT(bus->ub_devices[dev->ud_addr] == NULL);
2052 1.28.2.5 skrll bus->ub_devices[dev->ud_addr] = dev;
2053 1.1 jakllsch err = usbd_get_initial_ddesc(dev, dd);
2054 1.1 jakllsch if (err)
2055 1.28.2.19 skrll goto bad;
2056 1.1 jakllsch err = usbd_reload_device_desc(dev);
2057 1.1 jakllsch if (err)
2058 1.28.2.19 skrll goto bad;
2059 1.1 jakllsch } else {
2060 1.1 jakllsch err = xhci_enable_slot(sc, &slot);
2061 1.1 jakllsch if (err)
2062 1.28.2.19 skrll goto bad;
2063 1.1 jakllsch xs = &sc->sc_slots[slot];
2064 1.28.2.5 skrll dev->ud_hcpriv = xs;
2065 1.28.2.19 skrll err = xhci_init_slot(dev, slot, route, rhport);
2066 1.28.2.19 skrll if (err) {
2067 1.28.2.19 skrll dev->ud_hcpriv = NULL;
2068 1.28.2.19 skrll goto bad;
2069 1.28.2.19 skrll }
2070 1.28.2.19 skrll
2071 1.28.2.19 skrll /* Allow device time to set new address */
2072 1.28.2.19 skrll usbd_delay_ms(dev, USB_SET_ADDRESS_SETTLE);
2073 1.1 jakllsch cp = xhci_slot_get_dcv(sc, xs, XHCI_DCI_SLOT);
2074 1.1 jakllsch //hexdump("slot context", cp, sc->sc_ctxsz);
2075 1.1 jakllsch addr = XHCI_SCTX_3_DEV_ADDR_GET(cp[3]);
2076 1.27 skrll DPRINTFN(4, "device address %u", addr, 0, 0, 0);
2077 1.1 jakllsch /* XXX ensure we know when the hardware does something
2078 1.1 jakllsch we can't yet cope with */
2079 1.1 jakllsch KASSERT(addr >= 1 && addr <= 127);
2080 1.28.2.5 skrll dev->ud_addr = addr;
2081 1.28.2.5 skrll /* XXX dev->ud_addr not necessarily unique on bus */
2082 1.28.2.5 skrll KASSERT(bus->ub_devices[dev->ud_addr] == NULL);
2083 1.28.2.5 skrll bus->ub_devices[dev->ud_addr] = dev;
2084 1.1 jakllsch
2085 1.1 jakllsch err = usbd_get_initial_ddesc(dev, dd);
2086 1.1 jakllsch if (err)
2087 1.28.2.19 skrll goto bad;
2088 1.24 skrll /* 4.8.2.1 */
2089 1.28.2.19 skrll if (speed == USB_SPEED_SUPER) {
2090 1.28.2.19 skrll if (dd->bMaxPacketSize != 9) {
2091 1.28.2.19 skrll printf("%s: invalid mps 2^%u for SS ep0,"
2092 1.28.2.19 skrll " using 512\n",
2093 1.28.2.19 skrll device_xname(sc->sc_dev),
2094 1.28.2.19 skrll dd->bMaxPacketSize);
2095 1.28.2.19 skrll dd->bMaxPacketSize = 9;
2096 1.28.2.19 skrll }
2097 1.28.2.5 skrll USETW(dev->ud_ep0desc.wMaxPacketSize,
2098 1.24 skrll (1 << dd->bMaxPacketSize));
2099 1.28.2.19 skrll } else
2100 1.28.2.5 skrll USETW(dev->ud_ep0desc.wMaxPacketSize,
2101 1.24 skrll dd->bMaxPacketSize);
2102 1.27 skrll DPRINTFN(4, "bMaxPacketSize %u", dd->bMaxPacketSize, 0, 0, 0);
2103 1.24 skrll xhci_update_ep0_mps(sc, xs,
2104 1.28.2.5 skrll UGETW(dev->ud_ep0desc.wMaxPacketSize));
2105 1.1 jakllsch err = usbd_reload_device_desc(dev);
2106 1.1 jakllsch if (err)
2107 1.28.2.19 skrll goto bad;
2108 1.1 jakllsch
2109 1.28.2.19 skrll #if 0
2110 1.28.2.19 skrll /* Re-establish the default pipe with the new MPS. */
2111 1.28.2.19 skrll /* In xhci this is done by xhci_update_ep0_mps. */
2112 1.28.2.5 skrll usbd_kill_pipe(dev->ud_pipe0);
2113 1.28.2.5 skrll err = usbd_setup_pipe(dev, 0, &dev->ud_ep0,
2114 1.28.2.5 skrll USBD_DEFAULT_INTERVAL, &dev->ud_pipe0);
2115 1.28.2.19 skrll #endif
2116 1.1 jakllsch }
2117 1.1 jakllsch
2118 1.27 skrll DPRINTFN(1, "adding unit addr=%d, rev=%02x,",
2119 1.28.2.5 skrll dev->ud_addr, UGETW(dd->bcdUSB), 0, 0);
2120 1.27 skrll DPRINTFN(1, " class=%d, subclass=%d, protocol=%d,",
2121 1.27 skrll dd->bDeviceClass, dd->bDeviceSubClass,
2122 1.27 skrll dd->bDeviceProtocol, 0);
2123 1.27 skrll DPRINTFN(1, " mps=%d, len=%d, noconf=%d, speed=%d",
2124 1.27 skrll dd->bMaxPacketSize, dd->bLength, dd->bNumConfigurations,
2125 1.28.2.5 skrll dev->ud_speed);
2126 1.1 jakllsch
2127 1.1 jakllsch usbd_add_dev_event(USB_EVENT_DEVICE_ATTACH, dev);
2128 1.1 jakllsch
2129 1.1 jakllsch if ((depth == 0) && (port == 0)) {
2130 1.1 jakllsch usbd_attach_roothub(parent, dev);
2131 1.28.2.5 skrll DPRINTFN(1, "root_hub %p", bus->ub_roothub, 0, 0, 0);
2132 1.1 jakllsch return USBD_NORMAL_COMPLETION;
2133 1.1 jakllsch }
2134 1.1 jakllsch
2135 1.1 jakllsch
2136 1.28.2.5 skrll err = usbd_probe_and_attach(parent, dev, port, dev->ud_addr);
2137 1.28.2.19 skrll bad:
2138 1.28.2.19 skrll if (err != USBD_NORMAL_COMPLETION) {
2139 1.1 jakllsch usbd_remove_device(dev, up);
2140 1.1 jakllsch }
2141 1.1 jakllsch
2142 1.28.2.19 skrll return err;
2143 1.1 jakllsch }
2144 1.1 jakllsch
2145 1.1 jakllsch static usbd_status
2146 1.1 jakllsch xhci_ring_init(struct xhci_softc * const sc, struct xhci_ring * const xr,
2147 1.1 jakllsch size_t ntrb, size_t align)
2148 1.1 jakllsch {
2149 1.1 jakllsch usbd_status err;
2150 1.1 jakllsch size_t size = ntrb * XHCI_TRB_SIZE;
2151 1.1 jakllsch
2152 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2153 1.27 skrll
2154 1.1 jakllsch err = usb_allocmem(&sc->sc_bus, size, align, &xr->xr_dma);
2155 1.1 jakllsch if (err)
2156 1.1 jakllsch return err;
2157 1.1 jakllsch mutex_init(&xr->xr_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
2158 1.1 jakllsch xr->xr_cookies = kmem_zalloc(sizeof(*xr->xr_cookies) * ntrb, KM_SLEEP);
2159 1.1 jakllsch xr->xr_trb = xhci_ring_trbv(xr, 0);
2160 1.1 jakllsch xr->xr_ntrb = ntrb;
2161 1.1 jakllsch xr->xr_ep = 0;
2162 1.1 jakllsch xr->xr_cs = 1;
2163 1.1 jakllsch memset(xr->xr_trb, 0, size);
2164 1.1 jakllsch usb_syncmem(&xr->xr_dma, 0, size, BUS_DMASYNC_PREWRITE);
2165 1.1 jakllsch xr->is_halted = false;
2166 1.1 jakllsch
2167 1.1 jakllsch return USBD_NORMAL_COMPLETION;
2168 1.1 jakllsch }
2169 1.1 jakllsch
2170 1.1 jakllsch static void
2171 1.1 jakllsch xhci_ring_free(struct xhci_softc * const sc, struct xhci_ring * const xr)
2172 1.1 jakllsch {
2173 1.1 jakllsch usb_freemem(&sc->sc_bus, &xr->xr_dma);
2174 1.1 jakllsch mutex_destroy(&xr->xr_lock);
2175 1.1 jakllsch kmem_free(xr->xr_cookies, sizeof(*xr->xr_cookies) * xr->xr_ntrb);
2176 1.1 jakllsch }
2177 1.1 jakllsch
2178 1.1 jakllsch static void
2179 1.1 jakllsch xhci_ring_put(struct xhci_softc * const sc, struct xhci_ring * const xr,
2180 1.1 jakllsch void *cookie, struct xhci_trb * const trbs, size_t ntrbs)
2181 1.1 jakllsch {
2182 1.1 jakllsch size_t i;
2183 1.1 jakllsch u_int ri;
2184 1.1 jakllsch u_int cs;
2185 1.1 jakllsch uint64_t parameter;
2186 1.1 jakllsch uint32_t status;
2187 1.1 jakllsch uint32_t control;
2188 1.1 jakllsch
2189 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2190 1.27 skrll
2191 1.1 jakllsch for (i = 0; i < ntrbs; i++) {
2192 1.27 skrll DPRINTFN(12, "xr %p trbs %p num %zu", xr, trbs, i, 0);
2193 1.27 skrll DPRINTFN(12, " %016"PRIx64" %08"PRIx32" %08"PRIx32,
2194 1.27 skrll trbs[i].trb_0, trbs[i].trb_2, trbs[i].trb_3, 0);
2195 1.1 jakllsch KASSERT(XHCI_TRB_3_TYPE_GET(trbs[i].trb_3) !=
2196 1.1 jakllsch XHCI_TRB_TYPE_LINK);
2197 1.1 jakllsch }
2198 1.1 jakllsch
2199 1.27 skrll DPRINTFN(12, "%p xr_ep 0x%x xr_cs %u", xr, xr->xr_ep, xr->xr_cs, 0);
2200 1.1 jakllsch
2201 1.1 jakllsch ri = xr->xr_ep;
2202 1.1 jakllsch cs = xr->xr_cs;
2203 1.1 jakllsch
2204 1.11 dsl /*
2205 1.11 dsl * Although the xhci hardware can do scatter/gather dma from
2206 1.11 dsl * arbitrary sized buffers, there is a non-obvious restriction
2207 1.11 dsl * that a LINK trb is only allowed at the end of a burst of
2208 1.11 dsl * transfers - which might be 16kB.
2209 1.11 dsl * Arbitrary aligned LINK trb definitely fail on Ivy bridge.
2210 1.11 dsl * The simple solution is not to allow a LINK trb in the middle
2211 1.11 dsl * of anything - as here.
2212 1.13 dsl * XXX: (dsl) There are xhci controllers out there (eg some made by
2213 1.13 dsl * ASMedia) that seem to lock up if they process a LINK trb but
2214 1.13 dsl * cannot process the linked-to trb yet.
2215 1.13 dsl * The code should write the 'cycle' bit on the link trb AFTER
2216 1.13 dsl * adding the other trb.
2217 1.11 dsl */
2218 1.1 jakllsch if (ri + ntrbs >= (xr->xr_ntrb - 1)) {
2219 1.1 jakllsch parameter = xhci_ring_trbp(xr, 0);
2220 1.1 jakllsch status = 0;
2221 1.1 jakllsch control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_LINK) |
2222 1.1 jakllsch XHCI_TRB_3_TC_BIT | (cs ? XHCI_TRB_3_CYCLE_BIT : 0);
2223 1.1 jakllsch xhci_trb_put(&xr->xr_trb[ri], htole64(parameter),
2224 1.1 jakllsch htole32(status), htole32(control));
2225 1.1 jakllsch usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * ri, XHCI_TRB_SIZE * 1,
2226 1.1 jakllsch BUS_DMASYNC_PREWRITE);
2227 1.1 jakllsch xr->xr_cookies[ri] = NULL;
2228 1.1 jakllsch xr->xr_ep = 0;
2229 1.1 jakllsch xr->xr_cs ^= 1;
2230 1.1 jakllsch ri = xr->xr_ep;
2231 1.1 jakllsch cs = xr->xr_cs;
2232 1.1 jakllsch }
2233 1.1 jakllsch
2234 1.1 jakllsch ri++;
2235 1.1 jakllsch
2236 1.11 dsl /* Write any subsequent TRB first */
2237 1.1 jakllsch for (i = 1; i < ntrbs; i++) {
2238 1.1 jakllsch parameter = trbs[i].trb_0;
2239 1.1 jakllsch status = trbs[i].trb_2;
2240 1.1 jakllsch control = trbs[i].trb_3;
2241 1.1 jakllsch
2242 1.1 jakllsch if (cs) {
2243 1.1 jakllsch control |= XHCI_TRB_3_CYCLE_BIT;
2244 1.1 jakllsch } else {
2245 1.1 jakllsch control &= ~XHCI_TRB_3_CYCLE_BIT;
2246 1.1 jakllsch }
2247 1.1 jakllsch
2248 1.1 jakllsch xhci_trb_put(&xr->xr_trb[ri], htole64(parameter),
2249 1.1 jakllsch htole32(status), htole32(control));
2250 1.1 jakllsch usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * ri, XHCI_TRB_SIZE * 1,
2251 1.1 jakllsch BUS_DMASYNC_PREWRITE);
2252 1.1 jakllsch xr->xr_cookies[ri] = cookie;
2253 1.1 jakllsch ri++;
2254 1.1 jakllsch }
2255 1.1 jakllsch
2256 1.11 dsl /* Write the first TRB last */
2257 1.1 jakllsch i = 0;
2258 1.28.2.16 skrll parameter = trbs[i].trb_0;
2259 1.28.2.16 skrll status = trbs[i].trb_2;
2260 1.28.2.16 skrll control = trbs[i].trb_3;
2261 1.1 jakllsch
2262 1.28.2.16 skrll if (xr->xr_cs) {
2263 1.28.2.16 skrll control |= XHCI_TRB_3_CYCLE_BIT;
2264 1.28.2.16 skrll } else {
2265 1.28.2.16 skrll control &= ~XHCI_TRB_3_CYCLE_BIT;
2266 1.1 jakllsch }
2267 1.1 jakllsch
2268 1.28.2.16 skrll xhci_trb_put(&xr->xr_trb[xr->xr_ep], htole64(parameter),
2269 1.28.2.16 skrll htole32(status), htole32(control));
2270 1.28.2.16 skrll usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * ri, XHCI_TRB_SIZE * 1,
2271 1.28.2.16 skrll BUS_DMASYNC_PREWRITE);
2272 1.28.2.16 skrll xr->xr_cookies[xr->xr_ep] = cookie;
2273 1.28.2.16 skrll
2274 1.1 jakllsch xr->xr_ep = ri;
2275 1.1 jakllsch xr->xr_cs = cs;
2276 1.1 jakllsch
2277 1.27 skrll DPRINTFN(12, "%p xr_ep 0x%x xr_cs %u", xr, xr->xr_ep, xr->xr_cs, 0);
2278 1.1 jakllsch }
2279 1.1 jakllsch
2280 1.28.2.20 skrll /*
2281 1.28.2.20 skrll * Put a command on command ring, ring bell, set timer, and cv_timedwait.
2282 1.28.2.20 skrll * Command completion is notified by cv_signal from xhci_handle_event
2283 1.28.2.20 skrll * (called from interrupt from xHCI), or timed-out.
2284 1.28.2.20 skrll * Command validation is performed in xhci_handle_event by checking if
2285 1.28.2.20 skrll * trb_0 in CMD_COMPLETE TRB and sc->sc_command_addr are identical.
2286 1.28.2.20 skrll */
2287 1.1 jakllsch static usbd_status
2288 1.28.2.19 skrll xhci_do_command1(struct xhci_softc * const sc, struct xhci_trb * const trb,
2289 1.28.2.19 skrll int timeout, int locked)
2290 1.1 jakllsch {
2291 1.1 jakllsch struct xhci_ring * const cr = &sc->sc_cr;
2292 1.1 jakllsch usbd_status err;
2293 1.1 jakllsch
2294 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2295 1.27 skrll DPRINTFN(12, "input: 0x%016"PRIx64" 0x%08"PRIx32" 0x%08"PRIx32,
2296 1.27 skrll trb->trb_0, trb->trb_2, trb->trb_3, 0);
2297 1.1 jakllsch
2298 1.28.2.19 skrll KASSERTMSG(!cpu_intr_p() && !cpu_softintr_p(), "called from intr ctx");
2299 1.28.2.19 skrll
2300 1.28.2.19 skrll if (!locked)
2301 1.28.2.19 skrll mutex_enter(&sc->sc_lock);
2302 1.1 jakllsch
2303 1.28.2.20 skrll /* XXX KASSERT may fire when cv_timedwait unlocks sc_lock */
2304 1.1 jakllsch KASSERT(sc->sc_command_addr == 0);
2305 1.1 jakllsch sc->sc_command_addr = xhci_ring_trbp(cr, cr->xr_ep);
2306 1.1 jakllsch
2307 1.1 jakllsch mutex_enter(&cr->xr_lock);
2308 1.1 jakllsch xhci_ring_put(sc, cr, NULL, trb, 1);
2309 1.1 jakllsch mutex_exit(&cr->xr_lock);
2310 1.1 jakllsch
2311 1.1 jakllsch xhci_db_write_4(sc, XHCI_DOORBELL(0), 0);
2312 1.1 jakllsch
2313 1.1 jakllsch if (cv_timedwait(&sc->sc_command_cv, &sc->sc_lock,
2314 1.1 jakllsch MAX(1, mstohz(timeout))) == EWOULDBLOCK) {
2315 1.1 jakllsch err = USBD_TIMEOUT;
2316 1.1 jakllsch goto timedout;
2317 1.1 jakllsch }
2318 1.1 jakllsch
2319 1.1 jakllsch trb->trb_0 = sc->sc_result_trb.trb_0;
2320 1.1 jakllsch trb->trb_2 = sc->sc_result_trb.trb_2;
2321 1.1 jakllsch trb->trb_3 = sc->sc_result_trb.trb_3;
2322 1.1 jakllsch
2323 1.27 skrll DPRINTFN(12, "output: 0x%016"PRIx64" 0x%08"PRIx32" 0x%08"PRIx32"",
2324 1.27 skrll trb->trb_0, trb->trb_2, trb->trb_3, 0);
2325 1.1 jakllsch
2326 1.1 jakllsch switch (XHCI_TRB_2_ERROR_GET(trb->trb_2)) {
2327 1.1 jakllsch case XHCI_TRB_ERROR_SUCCESS:
2328 1.1 jakllsch err = USBD_NORMAL_COMPLETION;
2329 1.1 jakllsch break;
2330 1.1 jakllsch default:
2331 1.1 jakllsch case 192 ... 223:
2332 1.1 jakllsch err = USBD_IOERROR;
2333 1.1 jakllsch break;
2334 1.1 jakllsch case 224 ... 255:
2335 1.1 jakllsch err = USBD_NORMAL_COMPLETION;
2336 1.1 jakllsch break;
2337 1.1 jakllsch }
2338 1.1 jakllsch
2339 1.1 jakllsch timedout:
2340 1.1 jakllsch sc->sc_command_addr = 0;
2341 1.28.2.19 skrll if (!locked)
2342 1.28.2.19 skrll mutex_exit(&sc->sc_lock);
2343 1.1 jakllsch return err;
2344 1.1 jakllsch }
2345 1.1 jakllsch
2346 1.1 jakllsch static usbd_status
2347 1.28.2.19 skrll xhci_do_command(struct xhci_softc * const sc, struct xhci_trb * const trb,
2348 1.28.2.19 skrll int timeout)
2349 1.28.2.19 skrll {
2350 1.28.2.19 skrll return xhci_do_command1(sc, trb, timeout, 0);
2351 1.28.2.19 skrll }
2352 1.28.2.19 skrll
2353 1.28.2.20 skrll /*
2354 1.28.2.20 skrll * This allows xhci_do_command with already sc_lock held.
2355 1.28.2.20 skrll * This is needed as USB stack calls close methods with sc_lock_held.
2356 1.28.2.20 skrll * (see usbdivar.h)
2357 1.28.2.20 skrll */
2358 1.28.2.19 skrll static usbd_status
2359 1.28.2.19 skrll xhci_do_command_locked(struct xhci_softc * const sc,
2360 1.28.2.19 skrll struct xhci_trb * const trb, int timeout)
2361 1.28.2.19 skrll {
2362 1.28.2.19 skrll return xhci_do_command1(sc, trb, timeout, 1);
2363 1.28.2.19 skrll }
2364 1.28.2.19 skrll
2365 1.28.2.19 skrll static usbd_status
2366 1.1 jakllsch xhci_enable_slot(struct xhci_softc * const sc, uint8_t * const slotp)
2367 1.1 jakllsch {
2368 1.1 jakllsch struct xhci_trb trb;
2369 1.1 jakllsch usbd_status err;
2370 1.1 jakllsch
2371 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2372 1.27 skrll
2373 1.1 jakllsch trb.trb_0 = 0;
2374 1.1 jakllsch trb.trb_2 = 0;
2375 1.1 jakllsch trb.trb_3 = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ENABLE_SLOT);
2376 1.1 jakllsch
2377 1.1 jakllsch err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
2378 1.1 jakllsch if (err != USBD_NORMAL_COMPLETION) {
2379 1.1 jakllsch return err;
2380 1.1 jakllsch }
2381 1.1 jakllsch
2382 1.1 jakllsch *slotp = XHCI_TRB_3_SLOT_GET(trb.trb_3);
2383 1.1 jakllsch
2384 1.1 jakllsch return err;
2385 1.1 jakllsch }
2386 1.1 jakllsch
2387 1.28.2.20 skrll /*
2388 1.28.2.20 skrll * Deallocate DMA buffer and ring buffer, and disable_slot.
2389 1.28.2.20 skrll * Should be called with sc_lock held.
2390 1.28.2.20 skrll */
2391 1.1 jakllsch static usbd_status
2392 1.28.2.19 skrll xhci_disable_slot(struct xhci_softc * const sc, uint8_t slot)
2393 1.28.2.19 skrll {
2394 1.28.2.19 skrll struct xhci_trb trb;
2395 1.28.2.19 skrll struct xhci_slot *xs;
2396 1.28.2.19 skrll
2397 1.28.2.19 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2398 1.28.2.19 skrll
2399 1.28.2.19 skrll if (sc->sc_dying)
2400 1.28.2.19 skrll return USBD_IOERROR;
2401 1.28.2.19 skrll
2402 1.28.2.19 skrll xs = &sc->sc_slots[slot];
2403 1.28.2.19 skrll if (xs->xs_idx != 0) {
2404 1.28.2.19 skrll for (int i = XHCI_DCI_SLOT + 1; i < 32; i++) {
2405 1.28.2.19 skrll xhci_ring_free(sc, &xs->xs_ep[i].xe_tr);
2406 1.28.2.19 skrll memset(&xs->xs_ep[i], 0, sizeof(xs->xs_ep[i]));
2407 1.28.2.19 skrll }
2408 1.28.2.19 skrll usb_freemem(&sc->sc_bus, &xs->xs_ic_dma);
2409 1.28.2.19 skrll usb_freemem(&sc->sc_bus, &xs->xs_dc_dma);
2410 1.28.2.19 skrll }
2411 1.28.2.19 skrll
2412 1.28.2.19 skrll trb.trb_0 = 0;
2413 1.28.2.19 skrll trb.trb_2 = 0;
2414 1.28.2.19 skrll trb.trb_3 = htole32(
2415 1.28.2.19 skrll XHCI_TRB_3_SLOT_SET(slot) |
2416 1.28.2.19 skrll XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_DISABLE_SLOT));
2417 1.28.2.19 skrll
2418 1.28.2.19 skrll return xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
2419 1.28.2.19 skrll }
2420 1.28.2.19 skrll
2421 1.28.2.20 skrll /*
2422 1.28.2.20 skrll * Change slot state.
2423 1.28.2.20 skrll * bsr=0: ENABLED -> ADDRESSED
2424 1.28.2.20 skrll * bsr=1: ENABLED -> DEFAULT
2425 1.28.2.20 skrll * see xHCI 1.1 4.5.3, 3.3.4
2426 1.28.2.20 skrll */
2427 1.28.2.19 skrll static usbd_status
2428 1.1 jakllsch xhci_address_device(struct xhci_softc * const sc,
2429 1.1 jakllsch uint64_t icp, uint8_t slot_id, bool bsr)
2430 1.1 jakllsch {
2431 1.1 jakllsch struct xhci_trb trb;
2432 1.1 jakllsch usbd_status err;
2433 1.1 jakllsch
2434 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2435 1.27 skrll
2436 1.1 jakllsch trb.trb_0 = icp;
2437 1.1 jakllsch trb.trb_2 = 0;
2438 1.1 jakllsch trb.trb_3 = XHCI_TRB_3_SLOT_SET(slot_id) |
2439 1.1 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ADDRESS_DEVICE) |
2440 1.1 jakllsch (bsr ? XHCI_TRB_3_BSR_BIT : 0);
2441 1.1 jakllsch
2442 1.1 jakllsch err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
2443 1.1 jakllsch return err;
2444 1.1 jakllsch }
2445 1.1 jakllsch
2446 1.1 jakllsch static usbd_status
2447 1.1 jakllsch xhci_update_ep0_mps(struct xhci_softc * const sc,
2448 1.1 jakllsch struct xhci_slot * const xs, u_int mps)
2449 1.1 jakllsch {
2450 1.1 jakllsch struct xhci_trb trb;
2451 1.1 jakllsch usbd_status err;
2452 1.1 jakllsch uint32_t * cp;
2453 1.1 jakllsch
2454 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2455 1.27 skrll DPRINTFN(4, "slot %u mps %u", xs->xs_idx, mps, 0, 0);
2456 1.1 jakllsch
2457 1.1 jakllsch cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
2458 1.1 jakllsch cp[0] = htole32(0);
2459 1.1 jakllsch cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(XHCI_DCI_EP_CONTROL));
2460 1.1 jakllsch
2461 1.1 jakllsch cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_EP_CONTROL));
2462 1.1 jakllsch cp[1] = htole32(XHCI_EPCTX_1_MAXP_SIZE_SET(mps));
2463 1.1 jakllsch
2464 1.1 jakllsch /* sync input contexts before they are read from memory */
2465 1.1 jakllsch usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
2466 1.1 jakllsch hexdump("input context", xhci_slot_get_icv(sc, xs, 0),
2467 1.1 jakllsch sc->sc_ctxsz * 4);
2468 1.1 jakllsch
2469 1.1 jakllsch trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
2470 1.1 jakllsch trb.trb_2 = 0;
2471 1.1 jakllsch trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
2472 1.1 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_EVALUATE_CTX);
2473 1.1 jakllsch
2474 1.1 jakllsch err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
2475 1.1 jakllsch KASSERT(err == USBD_NORMAL_COMPLETION); /* XXX */
2476 1.1 jakllsch return err;
2477 1.1 jakllsch }
2478 1.1 jakllsch
2479 1.1 jakllsch static void
2480 1.1 jakllsch xhci_set_dcba(struct xhci_softc * const sc, uint64_t dcba, int si)
2481 1.1 jakllsch {
2482 1.1 jakllsch uint64_t * const dcbaa = KERNADDR(&sc->sc_dcbaa_dma, 0);
2483 1.1 jakllsch
2484 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2485 1.27 skrll DPRINTFN(4, "dcbaa %p dc %016"PRIx64" slot %d",
2486 1.27 skrll &dcbaa[si], dcba, si, 0);
2487 1.1 jakllsch
2488 1.5 matt dcbaa[si] = htole64(dcba);
2489 1.1 jakllsch usb_syncmem(&sc->sc_dcbaa_dma, si * sizeof(uint64_t), sizeof(uint64_t),
2490 1.1 jakllsch BUS_DMASYNC_PREWRITE);
2491 1.1 jakllsch }
2492 1.1 jakllsch
2493 1.28.2.20 skrll /*
2494 1.28.2.20 skrll * Allocate DMA buffer and ring buffer for specified slot
2495 1.28.2.20 skrll * and set Device Context Base Address
2496 1.28.2.20 skrll * and issue Set Address device command.
2497 1.28.2.20 skrll */
2498 1.1 jakllsch static usbd_status
2499 1.28.2.19 skrll xhci_init_slot(struct usbd_device *dev, uint32_t slot, int route, int rhport)
2500 1.1 jakllsch {
2501 1.28.2.19 skrll struct xhci_softc * const sc = dev->ud_bus->ub_hcpriv;
2502 1.1 jakllsch struct xhci_slot *xs;
2503 1.1 jakllsch usbd_status err;
2504 1.1 jakllsch u_int dci;
2505 1.1 jakllsch uint32_t *cp;
2506 1.28.2.19 skrll uint32_t mps = UGETW(dev->ud_ep0desc.wMaxPacketSize);
2507 1.1 jakllsch
2508 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2509 1.28.2.19 skrll DPRINTFN(4, "slot %u speed %d rhport %d route %05x",
2510 1.28.2.19 skrll slot, dev->ud_speed, route, rhport);
2511 1.1 jakllsch
2512 1.1 jakllsch xs = &sc->sc_slots[slot];
2513 1.1 jakllsch
2514 1.1 jakllsch /* allocate contexts */
2515 1.1 jakllsch err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz, sc->sc_pgsz,
2516 1.1 jakllsch &xs->xs_dc_dma);
2517 1.1 jakllsch if (err)
2518 1.1 jakllsch return err;
2519 1.1 jakllsch memset(KERNADDR(&xs->xs_dc_dma, 0), 0, sc->sc_pgsz);
2520 1.1 jakllsch
2521 1.1 jakllsch err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz, sc->sc_pgsz,
2522 1.1 jakllsch &xs->xs_ic_dma);
2523 1.1 jakllsch if (err)
2524 1.28.2.19 skrll goto bad1;
2525 1.1 jakllsch memset(KERNADDR(&xs->xs_ic_dma, 0), 0, sc->sc_pgsz);
2526 1.1 jakllsch
2527 1.1 jakllsch for (dci = 0; dci < 32; dci++) {
2528 1.1 jakllsch //CTASSERT(sizeof(xs->xs_ep[dci]) == sizeof(struct xhci_endpoint));
2529 1.1 jakllsch memset(&xs->xs_ep[dci], 0, sizeof(xs->xs_ep[dci]));
2530 1.1 jakllsch if (dci == XHCI_DCI_SLOT)
2531 1.1 jakllsch continue;
2532 1.1 jakllsch err = xhci_ring_init(sc, &xs->xs_ep[dci].xe_tr,
2533 1.1 jakllsch XHCI_TRANSFER_RING_TRBS, XHCI_TRB_ALIGN);
2534 1.1 jakllsch if (err) {
2535 1.27 skrll DPRINTFN(0, "ring init failure", 0, 0, 0, 0);
2536 1.28.2.19 skrll goto bad2;
2537 1.1 jakllsch }
2538 1.1 jakllsch }
2539 1.1 jakllsch
2540 1.1 jakllsch /* set up initial input control context */
2541 1.1 jakllsch cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
2542 1.1 jakllsch cp[0] = htole32(0);
2543 1.1 jakllsch cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(XHCI_DCI_EP_CONTROL)|
2544 1.1 jakllsch XHCI_INCTX_1_ADD_MASK(XHCI_DCI_SLOT));
2545 1.1 jakllsch
2546 1.1 jakllsch /* set up input slot context */
2547 1.1 jakllsch cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_SLOT));
2548 1.28.2.19 skrll xhci_setup_sctx(dev, cp);
2549 1.28.2.19 skrll cp[0] |= htole32(XHCI_SCTX_0_CTX_NUM_SET(1));
2550 1.28.2.19 skrll cp[0] |= htole32(XHCI_SCTX_0_ROUTE_SET(route));
2551 1.28.2.19 skrll cp[1] |= htole32(XHCI_SCTX_1_RH_PORT_SET(rhport));
2552 1.1 jakllsch
2553 1.1 jakllsch /* set up input EP0 context */
2554 1.1 jakllsch cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_EP_CONTROL));
2555 1.1 jakllsch cp[0] = htole32(0);
2556 1.1 jakllsch cp[1] = htole32(
2557 1.1 jakllsch XHCI_EPCTX_1_MAXP_SIZE_SET(mps) |
2558 1.1 jakllsch XHCI_EPCTX_1_EPTYPE_SET(4) |
2559 1.1 jakllsch XHCI_EPCTX_1_CERR_SET(3)
2560 1.1 jakllsch );
2561 1.1 jakllsch /* can't use xhci_ep_get_dci() yet? */
2562 1.1 jakllsch *(uint64_t *)(&cp[2]) = htole64(
2563 1.1 jakllsch xhci_ring_trbp(&xs->xs_ep[XHCI_DCI_EP_CONTROL].xe_tr, 0) |
2564 1.1 jakllsch XHCI_EPCTX_2_DCS_SET(1));
2565 1.1 jakllsch cp[4] = htole32(
2566 1.1 jakllsch XHCI_EPCTX_4_AVG_TRB_LEN_SET(8)
2567 1.1 jakllsch );
2568 1.1 jakllsch
2569 1.1 jakllsch /* sync input contexts before they are read from memory */
2570 1.1 jakllsch usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
2571 1.1 jakllsch hexdump("input context", xhci_slot_get_icv(sc, xs, 0),
2572 1.1 jakllsch sc->sc_ctxsz * 3);
2573 1.1 jakllsch
2574 1.1 jakllsch xhci_set_dcba(sc, DMAADDR(&xs->xs_dc_dma, 0), slot);
2575 1.1 jakllsch
2576 1.1 jakllsch err = xhci_address_device(sc, xhci_slot_get_icp(sc, xs, 0), slot,
2577 1.1 jakllsch false);
2578 1.1 jakllsch
2579 1.1 jakllsch usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
2580 1.1 jakllsch hexdump("output context", xhci_slot_get_dcv(sc, xs, 0),
2581 1.1 jakllsch sc->sc_ctxsz * 2);
2582 1.1 jakllsch
2583 1.28.2.19 skrll bad2:
2584 1.28.2.19 skrll if (err == USBD_NORMAL_COMPLETION) {
2585 1.28.2.19 skrll xs->xs_idx = slot;
2586 1.28.2.19 skrll } else {
2587 1.28.2.19 skrll for (int i = 1; i < dci; i++) {
2588 1.28.2.19 skrll xhci_ring_free(sc, &xs->xs_ep[i].xe_tr);
2589 1.28.2.19 skrll memset(&xs->xs_ep[i], 0, sizeof(xs->xs_ep[i]));
2590 1.28.2.19 skrll }
2591 1.28.2.19 skrll usb_freemem(&sc->sc_bus, &xs->xs_ic_dma);
2592 1.28.2.19 skrll bad1:
2593 1.28.2.19 skrll usb_freemem(&sc->sc_bus, &xs->xs_dc_dma);
2594 1.28.2.19 skrll xs->xs_idx = 0;
2595 1.28.2.19 skrll }
2596 1.28.2.19 skrll
2597 1.1 jakllsch return err;
2598 1.1 jakllsch }
2599 1.1 jakllsch
2600 1.1 jakllsch /* ----- */
2601 1.1 jakllsch
2602 1.1 jakllsch static void
2603 1.28.2.14 skrll xhci_noop(struct usbd_pipe *pipe)
2604 1.1 jakllsch {
2605 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2606 1.1 jakllsch }
2607 1.1 jakllsch
2608 1.28.2.20 skrll /*
2609 1.28.2.20 skrll * Process root hub request.
2610 1.28.2.20 skrll */
2611 1.28.2.18 skrll static int
2612 1.28.2.18 skrll xhci_roothub_ctrl(struct usbd_bus *bus, usb_device_request_t *req,
2613 1.28.2.12 skrll void *buf, int buflen)
2614 1.1 jakllsch {
2615 1.28.2.12 skrll struct xhci_softc * const sc = bus->ub_hcpriv;
2616 1.1 jakllsch usb_port_status_t ps;
2617 1.1 jakllsch int l, totlen = 0;
2618 1.28.2.12 skrll uint16_t len, value, index;
2619 1.1 jakllsch int port, i;
2620 1.1 jakllsch uint32_t v;
2621 1.1 jakllsch
2622 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2623 1.1 jakllsch
2624 1.1 jakllsch if (sc->sc_dying)
2625 1.28.2.12 skrll return -1;
2626 1.1 jakllsch
2627 1.28.2.12 skrll len = UGETW(req->wLength);
2628 1.1 jakllsch value = UGETW(req->wValue);
2629 1.1 jakllsch index = UGETW(req->wIndex);
2630 1.1 jakllsch
2631 1.27 skrll DPRINTFN(12, "rhreq: %04x %04x %04x %04x",
2632 1.27 skrll req->bmRequestType | (req->bRequest << 8), value, index, len);
2633 1.1 jakllsch
2634 1.1 jakllsch #define C(x,y) ((x) | ((y) << 8))
2635 1.28.2.12 skrll switch (C(req->bRequest, req->bmRequestType)) {
2636 1.1 jakllsch case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
2637 1.27 skrll DPRINTFN(8, "getdesc: wValue=0x%04x", value, 0, 0, 0);
2638 1.1 jakllsch if (len == 0)
2639 1.1 jakllsch break;
2640 1.28.2.12 skrll switch (value) {
2641 1.1 jakllsch #define sd ((usb_string_descriptor_t *)buf)
2642 1.28.2.12 skrll case C(2, UDESC_STRING):
2643 1.28.2.12 skrll /* Product */
2644 1.28.2.12 skrll totlen = usb_makestrdesc(sd, len, "xHCI Root Hub");
2645 1.1 jakllsch break;
2646 1.28.2.12 skrll #undef sd
2647 1.1 jakllsch default:
2648 1.28.2.12 skrll /* default from usbroothub */
2649 1.28.2.12 skrll return buflen;
2650 1.1 jakllsch }
2651 1.1 jakllsch break;
2652 1.28.2.12 skrll
2653 1.1 jakllsch /* Hub requests */
2654 1.1 jakllsch case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
2655 1.1 jakllsch break;
2656 1.1 jakllsch case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER):
2657 1.27 skrll DPRINTFN(4, "UR_CLEAR_PORT_FEATURE port=%d feature=%d",
2658 1.27 skrll index, value, 0, 0);
2659 1.28.2.19 skrll if (index < 1 || index > sc->sc_maxports) {
2660 1.28.2.12 skrll return -1;
2661 1.1 jakllsch }
2662 1.28.2.19 skrll port = XHCI_PORTSC(index);
2663 1.1 jakllsch v = xhci_op_read_4(sc, port);
2664 1.27 skrll DPRINTFN(4, "portsc=0x%08x", v, 0, 0, 0);
2665 1.1 jakllsch v &= ~XHCI_PS_CLEAR;
2666 1.1 jakllsch switch (value) {
2667 1.1 jakllsch case UHF_PORT_ENABLE:
2668 1.1 jakllsch xhci_op_write_4(sc, port, v &~ XHCI_PS_PED);
2669 1.1 jakllsch break;
2670 1.1 jakllsch case UHF_PORT_SUSPEND:
2671 1.28.2.12 skrll return -1;
2672 1.1 jakllsch case UHF_PORT_POWER:
2673 1.1 jakllsch break;
2674 1.1 jakllsch case UHF_PORT_TEST:
2675 1.1 jakllsch case UHF_PORT_INDICATOR:
2676 1.28.2.12 skrll return -1;
2677 1.1 jakllsch case UHF_C_PORT_CONNECTION:
2678 1.1 jakllsch xhci_op_write_4(sc, port, v | XHCI_PS_CSC);
2679 1.1 jakllsch break;
2680 1.1 jakllsch case UHF_C_PORT_ENABLE:
2681 1.1 jakllsch case UHF_C_PORT_SUSPEND:
2682 1.1 jakllsch case UHF_C_PORT_OVER_CURRENT:
2683 1.28.2.12 skrll return -1;
2684 1.28.2.19 skrll case UHF_C_BH_PORT_RESET:
2685 1.28.2.19 skrll xhci_op_write_4(sc, port, v | XHCI_PS_WRC);
2686 1.28.2.19 skrll break;
2687 1.1 jakllsch case UHF_C_PORT_RESET:
2688 1.1 jakllsch xhci_op_write_4(sc, port, v | XHCI_PS_PRC);
2689 1.1 jakllsch break;
2690 1.28.2.19 skrll case UHF_C_PORT_LINK_STATE:
2691 1.28.2.19 skrll xhci_op_write_4(sc, port, v | XHCI_PS_PLC);
2692 1.28.2.19 skrll break;
2693 1.28.2.19 skrll case UHF_C_PORT_CONFIG_ERROR:
2694 1.28.2.19 skrll xhci_op_write_4(sc, port, v | XHCI_PS_CEC);
2695 1.28.2.19 skrll break;
2696 1.1 jakllsch default:
2697 1.28.2.12 skrll return -1;
2698 1.1 jakllsch }
2699 1.1 jakllsch break;
2700 1.1 jakllsch case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
2701 1.1 jakllsch if (len == 0)
2702 1.1 jakllsch break;
2703 1.1 jakllsch if ((value & 0xff) != 0) {
2704 1.28.2.12 skrll return -1;
2705 1.1 jakllsch }
2706 1.28.2.12 skrll usb_hub_descriptor_t hubd;
2707 1.28.2.12 skrll
2708 1.28.2.12 skrll totlen = min(buflen, sizeof(hubd));
2709 1.28.2.12 skrll memcpy(&hubd, buf, totlen);
2710 1.28.2.19 skrll hubd.bNbrPorts = sc->sc_maxports;
2711 1.1 jakllsch USETW(hubd.wHubCharacteristics, UHD_PWR_NO_SWITCH);
2712 1.1 jakllsch hubd.bPwrOn2PwrGood = 200;
2713 1.2 apb for (i = 0, l = sc->sc_maxports; l > 0; i++, l -= 8)
2714 1.3 skrll hubd.DeviceRemovable[i++] = 0; /* XXX can't find out? */
2715 1.3 skrll hubd.bDescLength = USB_HUB_DESCRIPTOR_SIZE + i;
2716 1.28.2.12 skrll totlen = min(totlen, hubd.bDescLength);
2717 1.28.2.12 skrll memcpy(buf, &hubd, totlen);
2718 1.1 jakllsch break;
2719 1.1 jakllsch case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
2720 1.1 jakllsch if (len != 4) {
2721 1.28.2.12 skrll return -1;
2722 1.1 jakllsch }
2723 1.1 jakllsch memset(buf, 0, len); /* ? XXX */
2724 1.1 jakllsch totlen = len;
2725 1.1 jakllsch break;
2726 1.1 jakllsch case C(UR_GET_STATUS, UT_READ_CLASS_OTHER):
2727 1.27 skrll DPRINTFN(8, "get port status i=%d", index, 0, 0, 0);
2728 1.1 jakllsch if (index < 1 || index > sc->sc_maxports) {
2729 1.28.2.12 skrll return -1;
2730 1.1 jakllsch }
2731 1.1 jakllsch if (len != 4) {
2732 1.28.2.12 skrll return -1;
2733 1.1 jakllsch }
2734 1.28.2.19 skrll v = xhci_op_read_4(sc, XHCI_PORTSC(index));
2735 1.28.2.19 skrll DPRINTFN(4, "getrhportsc %d %08x", index, v, 0, 0);
2736 1.1 jakllsch switch (XHCI_PS_SPEED_GET(v)) {
2737 1.1 jakllsch case 1:
2738 1.1 jakllsch i = UPS_FULL_SPEED;
2739 1.1 jakllsch break;
2740 1.1 jakllsch case 2:
2741 1.1 jakllsch i = UPS_LOW_SPEED;
2742 1.1 jakllsch break;
2743 1.1 jakllsch case 3:
2744 1.1 jakllsch i = UPS_HIGH_SPEED;
2745 1.1 jakllsch break;
2746 1.28.2.19 skrll case 4:
2747 1.28.2.19 skrll i = UPS_SUPER_SPEED;
2748 1.28.2.19 skrll break;
2749 1.1 jakllsch default:
2750 1.1 jakllsch i = 0;
2751 1.1 jakllsch break;
2752 1.1 jakllsch }
2753 1.1 jakllsch if (v & XHCI_PS_CCS) i |= UPS_CURRENT_CONNECT_STATUS;
2754 1.1 jakllsch if (v & XHCI_PS_PED) i |= UPS_PORT_ENABLED;
2755 1.1 jakllsch if (v & XHCI_PS_OCA) i |= UPS_OVERCURRENT_INDICATOR;
2756 1.1 jakllsch //if (v & XHCI_PS_SUSP) i |= UPS_SUSPEND;
2757 1.1 jakllsch if (v & XHCI_PS_PR) i |= UPS_RESET;
2758 1.28.2.19 skrll if (v & XHCI_PS_PP) {
2759 1.28.2.19 skrll if (i & UPS_SUPER_SPEED)
2760 1.28.2.19 skrll i |= UPS_PORT_POWER_SS;
2761 1.28.2.19 skrll else
2762 1.28.2.19 skrll i |= UPS_PORT_POWER;
2763 1.28.2.19 skrll }
2764 1.1 jakllsch USETW(ps.wPortStatus, i);
2765 1.1 jakllsch i = 0;
2766 1.1 jakllsch if (v & XHCI_PS_CSC) i |= UPS_C_CONNECT_STATUS;
2767 1.1 jakllsch if (v & XHCI_PS_PEC) i |= UPS_C_PORT_ENABLED;
2768 1.1 jakllsch if (v & XHCI_PS_OCC) i |= UPS_C_OVERCURRENT_INDICATOR;
2769 1.1 jakllsch if (v & XHCI_PS_PRC) i |= UPS_C_PORT_RESET;
2770 1.28.2.19 skrll if (v & XHCI_PS_WRC) i |= UPS_C_BH_PORT_RESET;
2771 1.28.2.19 skrll if (v & XHCI_PS_PLC) i |= UPS_C_PORT_LINK_STATE;
2772 1.28.2.19 skrll if (v & XHCI_PS_CEC) i |= UPS_C_PORT_CONFIG_ERROR;
2773 1.1 jakllsch USETW(ps.wPortChange, i);
2774 1.28.2.12 skrll totlen = min(len, sizeof(ps));
2775 1.28.2.12 skrll memcpy(buf, &ps, totlen);
2776 1.1 jakllsch break;
2777 1.1 jakllsch case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
2778 1.28.2.12 skrll return -1;
2779 1.28.2.19 skrll case C(UR_SET_HUB_DEPTH, UT_WRITE_CLASS_DEVICE):
2780 1.28.2.19 skrll break;
2781 1.1 jakllsch case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
2782 1.1 jakllsch break;
2783 1.28.2.21 skrll case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER): {
2784 1.28.2.19 skrll int optval = (index >> 8) & 0xff;
2785 1.28.2.19 skrll index &= 0xff;
2786 1.28.2.19 skrll if (index < 1 || index > sc->sc_maxports) {
2787 1.28.2.12 skrll return -1;
2788 1.1 jakllsch }
2789 1.28.2.19 skrll port = XHCI_PORTSC(index);
2790 1.1 jakllsch v = xhci_op_read_4(sc, port);
2791 1.27 skrll DPRINTFN(4, "portsc=0x%08x", v, 0, 0, 0);
2792 1.1 jakllsch v &= ~XHCI_PS_CLEAR;
2793 1.1 jakllsch switch (value) {
2794 1.1 jakllsch case UHF_PORT_ENABLE:
2795 1.1 jakllsch xhci_op_write_4(sc, port, v | XHCI_PS_PED);
2796 1.1 jakllsch break;
2797 1.1 jakllsch case UHF_PORT_SUSPEND:
2798 1.1 jakllsch /* XXX suspend */
2799 1.1 jakllsch break;
2800 1.1 jakllsch case UHF_PORT_RESET:
2801 1.1 jakllsch v &= ~ (XHCI_PS_PED | XHCI_PS_PR);
2802 1.1 jakllsch xhci_op_write_4(sc, port, v | XHCI_PS_PR);
2803 1.1 jakllsch /* Wait for reset to complete. */
2804 1.1 jakllsch usb_delay_ms(&sc->sc_bus, USB_PORT_ROOT_RESET_DELAY);
2805 1.1 jakllsch if (sc->sc_dying) {
2806 1.28.2.12 skrll return -1;
2807 1.1 jakllsch }
2808 1.1 jakllsch v = xhci_op_read_4(sc, port);
2809 1.1 jakllsch if (v & XHCI_PS_PR) {
2810 1.1 jakllsch xhci_op_write_4(sc, port, v & ~XHCI_PS_PR);
2811 1.1 jakllsch usb_delay_ms(&sc->sc_bus, 10);
2812 1.1 jakllsch /* XXX */
2813 1.1 jakllsch }
2814 1.1 jakllsch break;
2815 1.1 jakllsch case UHF_PORT_POWER:
2816 1.1 jakllsch /* XXX power control */
2817 1.1 jakllsch break;
2818 1.1 jakllsch /* XXX more */
2819 1.1 jakllsch case UHF_C_PORT_RESET:
2820 1.1 jakllsch xhci_op_write_4(sc, port, v | XHCI_PS_PRC);
2821 1.1 jakllsch break;
2822 1.28.2.19 skrll case UHF_PORT_U1_TIMEOUT:
2823 1.28.2.19 skrll if (XHCI_PS_SPEED_GET(v) != 4) {
2824 1.28.2.19 skrll return -1;
2825 1.28.2.19 skrll }
2826 1.28.2.19 skrll port = XHCI_PORTPMSC(index);
2827 1.28.2.19 skrll v = xhci_op_read_4(sc, port);
2828 1.28.2.19 skrll v &= ~XHCI_PM3_U1TO_SET(0xff);
2829 1.28.2.19 skrll v |= XHCI_PM3_U1TO_SET(optval);
2830 1.28.2.19 skrll xhci_op_write_4(sc, port, v);
2831 1.28.2.19 skrll break;
2832 1.28.2.19 skrll case UHF_PORT_U2_TIMEOUT:
2833 1.28.2.19 skrll if (XHCI_PS_SPEED_GET(v) != 4) {
2834 1.28.2.19 skrll return -1;
2835 1.28.2.19 skrll }
2836 1.28.2.19 skrll port = XHCI_PORTPMSC(index);
2837 1.28.2.19 skrll v = xhci_op_read_4(sc, port);
2838 1.28.2.19 skrll v &= ~XHCI_PM3_U2TO_SET(0xff);
2839 1.28.2.19 skrll v |= XHCI_PM3_U2TO_SET(optval);
2840 1.28.2.19 skrll xhci_op_write_4(sc, port, v);
2841 1.28.2.19 skrll break;
2842 1.1 jakllsch default:
2843 1.28.2.12 skrll return -1;
2844 1.1 jakllsch }
2845 1.28.2.19 skrll }
2846 1.1 jakllsch break;
2847 1.1 jakllsch case C(UR_CLEAR_TT_BUFFER, UT_WRITE_CLASS_OTHER):
2848 1.1 jakllsch case C(UR_RESET_TT, UT_WRITE_CLASS_OTHER):
2849 1.1 jakllsch case C(UR_GET_TT_STATE, UT_READ_CLASS_OTHER):
2850 1.1 jakllsch case C(UR_STOP_TT, UT_WRITE_CLASS_OTHER):
2851 1.1 jakllsch break;
2852 1.1 jakllsch default:
2853 1.28.2.12 skrll /* default from usbroothub */
2854 1.28.2.12 skrll return buflen;
2855 1.1 jakllsch }
2856 1.1 jakllsch
2857 1.28.2.12 skrll return totlen;
2858 1.1 jakllsch }
2859 1.1 jakllsch
2860 1.28.2.17 skrll /* root hub interrupt */
2861 1.1 jakllsch
2862 1.1 jakllsch static usbd_status
2863 1.28.2.14 skrll xhci_root_intr_transfer(struct usbd_xfer *xfer)
2864 1.1 jakllsch {
2865 1.28.2.5 skrll struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
2866 1.1 jakllsch usbd_status err;
2867 1.1 jakllsch
2868 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2869 1.27 skrll
2870 1.1 jakllsch /* Insert last in queue. */
2871 1.1 jakllsch mutex_enter(&sc->sc_lock);
2872 1.1 jakllsch err = usb_insert_transfer(xfer);
2873 1.1 jakllsch mutex_exit(&sc->sc_lock);
2874 1.1 jakllsch if (err)
2875 1.1 jakllsch return err;
2876 1.1 jakllsch
2877 1.1 jakllsch /* Pipe isn't running, start first */
2878 1.28.2.13 skrll return xhci_root_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
2879 1.1 jakllsch }
2880 1.1 jakllsch
2881 1.28.2.20 skrll /* Wait for roothub port status/change */
2882 1.1 jakllsch static usbd_status
2883 1.28.2.14 skrll xhci_root_intr_start(struct usbd_xfer *xfer)
2884 1.1 jakllsch {
2885 1.28.2.5 skrll struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
2886 1.1 jakllsch
2887 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2888 1.27 skrll
2889 1.1 jakllsch if (sc->sc_dying)
2890 1.1 jakllsch return USBD_IOERROR;
2891 1.1 jakllsch
2892 1.1 jakllsch mutex_enter(&sc->sc_lock);
2893 1.1 jakllsch sc->sc_intrxfer = xfer;
2894 1.1 jakllsch mutex_exit(&sc->sc_lock);
2895 1.1 jakllsch
2896 1.1 jakllsch return USBD_IN_PROGRESS;
2897 1.1 jakllsch }
2898 1.1 jakllsch
2899 1.1 jakllsch static void
2900 1.28.2.14 skrll xhci_root_intr_abort(struct usbd_xfer *xfer)
2901 1.1 jakllsch {
2902 1.28.2.5 skrll struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
2903 1.1 jakllsch
2904 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2905 1.27 skrll
2906 1.1 jakllsch KASSERT(mutex_owned(&sc->sc_lock));
2907 1.28.2.5 skrll KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
2908 1.21 skrll
2909 1.22 skrll sc->sc_intrxfer = NULL;
2910 1.22 skrll
2911 1.28.2.5 skrll xfer->ux_status = USBD_CANCELLED;
2912 1.1 jakllsch usb_transfer_complete(xfer);
2913 1.1 jakllsch }
2914 1.1 jakllsch
2915 1.1 jakllsch static void
2916 1.28.2.14 skrll xhci_root_intr_close(struct usbd_pipe *pipe)
2917 1.1 jakllsch {
2918 1.28.2.5 skrll struct xhci_softc * const sc = pipe->up_dev->ud_bus->ub_hcpriv;
2919 1.1 jakllsch
2920 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2921 1.27 skrll
2922 1.1 jakllsch KASSERT(mutex_owned(&sc->sc_lock));
2923 1.1 jakllsch
2924 1.1 jakllsch sc->sc_intrxfer = NULL;
2925 1.1 jakllsch }
2926 1.1 jakllsch
2927 1.1 jakllsch static void
2928 1.28.2.14 skrll xhci_root_intr_done(struct usbd_xfer *xfer)
2929 1.1 jakllsch {
2930 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2931 1.27 skrll
2932 1.28.2.5 skrll xfer->ux_hcpriv = NULL;
2933 1.1 jakllsch }
2934 1.1 jakllsch
2935 1.1 jakllsch /* -------------- */
2936 1.1 jakllsch /* device control */
2937 1.1 jakllsch
2938 1.1 jakllsch static usbd_status
2939 1.28.2.14 skrll xhci_device_ctrl_transfer(struct usbd_xfer *xfer)
2940 1.1 jakllsch {
2941 1.28.2.5 skrll struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
2942 1.1 jakllsch usbd_status err;
2943 1.1 jakllsch
2944 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2945 1.27 skrll
2946 1.1 jakllsch /* Insert last in queue. */
2947 1.1 jakllsch mutex_enter(&sc->sc_lock);
2948 1.1 jakllsch err = usb_insert_transfer(xfer);
2949 1.1 jakllsch mutex_exit(&sc->sc_lock);
2950 1.1 jakllsch if (err)
2951 1.28.2.13 skrll return err;
2952 1.1 jakllsch
2953 1.1 jakllsch /* Pipe isn't running, start first */
2954 1.28.2.13 skrll return xhci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
2955 1.1 jakllsch }
2956 1.1 jakllsch
2957 1.1 jakllsch static usbd_status
2958 1.28.2.14 skrll xhci_device_ctrl_start(struct usbd_xfer *xfer)
2959 1.1 jakllsch {
2960 1.28.2.5 skrll struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
2961 1.28.2.5 skrll struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
2962 1.28.2.5 skrll const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
2963 1.1 jakllsch struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
2964 1.1 jakllsch struct xhci_xfer * const xx = (void *)xfer;
2965 1.28.2.5 skrll usb_device_request_t * const req = &xfer->ux_request;
2966 1.1 jakllsch const bool isread = UT_GET_DIR(req->bmRequestType) == UT_READ;
2967 1.1 jakllsch const uint32_t len = UGETW(req->wLength);
2968 1.28.2.5 skrll usb_dma_t * const dma = &xfer->ux_dmabuf;
2969 1.1 jakllsch uint64_t parameter;
2970 1.1 jakllsch uint32_t status;
2971 1.1 jakllsch uint32_t control;
2972 1.1 jakllsch u_int i;
2973 1.1 jakllsch
2974 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
2975 1.27 skrll DPRINTFN(12, "req: %04x %04x %04x %04x",
2976 1.27 skrll req->bmRequestType | (req->bRequest << 8), UGETW(req->wValue),
2977 1.27 skrll UGETW(req->wIndex), UGETW(req->wLength));
2978 1.1 jakllsch
2979 1.1 jakllsch /* XXX */
2980 1.1 jakllsch if (tr->is_halted) {
2981 1.28.2.19 skrll DPRINTFN(1, "ctrl xfer %p halted: slot %u dci %u",
2982 1.28.2.19 skrll xfer, xs->xs_idx, dci, 0);
2983 1.28.2.5 skrll xhci_reset_endpoint(xfer->ux_pipe);
2984 1.1 jakllsch tr->is_halted = false;
2985 1.28.2.5 skrll xhci_set_dequeue(xfer->ux_pipe);
2986 1.1 jakllsch }
2987 1.1 jakllsch
2988 1.1 jakllsch /* we rely on the bottom bits for extra info */
2989 1.1 jakllsch KASSERT(((uintptr_t)xfer & 0x3) == 0x0);
2990 1.1 jakllsch
2991 1.28.2.5 skrll KASSERT((xfer->ux_rqflags & URQ_REQUEST) != 0);
2992 1.1 jakllsch
2993 1.1 jakllsch i = 0;
2994 1.1 jakllsch
2995 1.1 jakllsch /* setup phase */
2996 1.1 jakllsch memcpy(¶meter, req, sizeof(*req));
2997 1.1 jakllsch parameter = le64toh(parameter);
2998 1.1 jakllsch status = XHCI_TRB_2_IRQ_SET(0) | XHCI_TRB_2_BYTES_SET(sizeof(*req));
2999 1.1 jakllsch control = ((len == 0) ? XHCI_TRB_3_TRT_NONE :
3000 1.1 jakllsch (isread ? XHCI_TRB_3_TRT_IN : XHCI_TRB_3_TRT_OUT)) |
3001 1.1 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_SETUP_STAGE) |
3002 1.1 jakllsch XHCI_TRB_3_IDT_BIT;
3003 1.1 jakllsch xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
3004 1.1 jakllsch
3005 1.1 jakllsch if (len == 0)
3006 1.1 jakllsch goto no_data;
3007 1.1 jakllsch
3008 1.1 jakllsch /* data phase */
3009 1.1 jakllsch parameter = DMAADDR(dma, 0);
3010 1.1 jakllsch KASSERT(len <= 0x10000);
3011 1.1 jakllsch status = XHCI_TRB_2_IRQ_SET(0) |
3012 1.1 jakllsch XHCI_TRB_2_TDSZ_SET(1) |
3013 1.1 jakllsch XHCI_TRB_2_BYTES_SET(len);
3014 1.1 jakllsch control = (isread ? XHCI_TRB_3_DIR_IN : 0) |
3015 1.1 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_DATA_STAGE) |
3016 1.1 jakllsch XHCI_TRB_3_CHAIN_BIT | XHCI_TRB_3_ENT_BIT;
3017 1.1 jakllsch xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
3018 1.1 jakllsch
3019 1.1 jakllsch parameter = (uintptr_t)xfer | 0x3;
3020 1.1 jakllsch status = XHCI_TRB_2_IRQ_SET(0);
3021 1.1 jakllsch control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_EVENT_DATA) |
3022 1.1 jakllsch XHCI_TRB_3_IOC_BIT;
3023 1.1 jakllsch xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
3024 1.1 jakllsch
3025 1.1 jakllsch no_data:
3026 1.1 jakllsch parameter = 0;
3027 1.28 skrll status = XHCI_TRB_2_IRQ_SET(0);
3028 1.1 jakllsch /* the status stage has inverted direction */
3029 1.28 skrll control = ((isread && (len > 0)) ? 0 : XHCI_TRB_3_DIR_IN) |
3030 1.1 jakllsch XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_STATUS_STAGE) |
3031 1.1 jakllsch XHCI_TRB_3_CHAIN_BIT | XHCI_TRB_3_ENT_BIT;
3032 1.1 jakllsch xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
3033 1.1 jakllsch
3034 1.1 jakllsch parameter = (uintptr_t)xfer | 0x0;
3035 1.1 jakllsch status = XHCI_TRB_2_IRQ_SET(0);
3036 1.1 jakllsch control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_EVENT_DATA) |
3037 1.1 jakllsch XHCI_TRB_3_IOC_BIT;
3038 1.1 jakllsch xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
3039 1.1 jakllsch
3040 1.1 jakllsch mutex_enter(&tr->xr_lock);
3041 1.1 jakllsch xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
3042 1.1 jakllsch mutex_exit(&tr->xr_lock);
3043 1.1 jakllsch
3044 1.1 jakllsch xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
3045 1.1 jakllsch
3046 1.28.2.5 skrll if (xfer->ux_timeout && !sc->sc_bus.ub_usepolling) {
3047 1.28.2.5 skrll callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
3048 1.1 jakllsch xhci_timeout, xfer);
3049 1.1 jakllsch }
3050 1.1 jakllsch
3051 1.28.2.5 skrll if (sc->sc_bus.ub_usepolling) {
3052 1.27 skrll DPRINTFN(1, "polling", 0, 0, 0, 0);
3053 1.1 jakllsch //xhci_waitintr(sc, xfer);
3054 1.1 jakllsch }
3055 1.1 jakllsch
3056 1.1 jakllsch return USBD_IN_PROGRESS;
3057 1.1 jakllsch }
3058 1.1 jakllsch
3059 1.1 jakllsch static void
3060 1.28.2.14 skrll xhci_device_ctrl_done(struct usbd_xfer *xfer)
3061 1.1 jakllsch {
3062 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3063 1.1 jakllsch
3064 1.28.2.5 skrll callout_stop(&xfer->ux_callout); /* XXX wrong place */
3065 1.1 jakllsch
3066 1.1 jakllsch }
3067 1.1 jakllsch
3068 1.1 jakllsch static void
3069 1.28.2.14 skrll xhci_device_ctrl_abort(struct usbd_xfer *xfer)
3070 1.1 jakllsch {
3071 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3072 1.28.2.19 skrll
3073 1.28.2.19 skrll xhci_abort_xfer(xfer, USBD_CANCELLED);
3074 1.1 jakllsch }
3075 1.1 jakllsch
3076 1.1 jakllsch static void
3077 1.28.2.14 skrll xhci_device_ctrl_close(struct usbd_pipe *pipe)
3078 1.1 jakllsch {
3079 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3080 1.28.2.19 skrll
3081 1.28.2.19 skrll (void)xhci_close_pipe(pipe);
3082 1.1 jakllsch }
3083 1.1 jakllsch
3084 1.28.2.15 skrll /* ------------------ */
3085 1.28.2.15 skrll /* device isochronous */
3086 1.1 jakllsch
3087 1.1 jakllsch /* ----------- */
3088 1.1 jakllsch /* device bulk */
3089 1.1 jakllsch
3090 1.1 jakllsch static usbd_status
3091 1.28.2.14 skrll xhci_device_bulk_transfer(struct usbd_xfer *xfer)
3092 1.1 jakllsch {
3093 1.28.2.5 skrll struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
3094 1.1 jakllsch usbd_status err;
3095 1.1 jakllsch
3096 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3097 1.27 skrll
3098 1.1 jakllsch /* Insert last in queue. */
3099 1.1 jakllsch mutex_enter(&sc->sc_lock);
3100 1.1 jakllsch err = usb_insert_transfer(xfer);
3101 1.1 jakllsch mutex_exit(&sc->sc_lock);
3102 1.1 jakllsch if (err)
3103 1.1 jakllsch return err;
3104 1.1 jakllsch
3105 1.1 jakllsch /*
3106 1.1 jakllsch * Pipe isn't running (otherwise err would be USBD_INPROG),
3107 1.1 jakllsch * so start it first.
3108 1.1 jakllsch */
3109 1.28.2.13 skrll return xhci_device_bulk_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
3110 1.1 jakllsch }
3111 1.1 jakllsch
3112 1.1 jakllsch static usbd_status
3113 1.28.2.14 skrll xhci_device_bulk_start(struct usbd_xfer *xfer)
3114 1.1 jakllsch {
3115 1.28.2.5 skrll struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
3116 1.28.2.5 skrll struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
3117 1.28.2.5 skrll const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
3118 1.1 jakllsch struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
3119 1.1 jakllsch struct xhci_xfer * const xx = (void *)xfer;
3120 1.28.2.5 skrll const uint32_t len = xfer->ux_length;
3121 1.28.2.5 skrll usb_dma_t * const dma = &xfer->ux_dmabuf;
3122 1.1 jakllsch uint64_t parameter;
3123 1.1 jakllsch uint32_t status;
3124 1.1 jakllsch uint32_t control;
3125 1.1 jakllsch u_int i = 0;
3126 1.1 jakllsch
3127 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3128 1.27 skrll
3129 1.27 skrll DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
3130 1.1 jakllsch
3131 1.1 jakllsch if (sc->sc_dying)
3132 1.1 jakllsch return USBD_IOERROR;
3133 1.1 jakllsch
3134 1.28.2.5 skrll KASSERT((xfer->ux_rqflags & URQ_REQUEST) == 0);
3135 1.1 jakllsch
3136 1.1 jakllsch parameter = DMAADDR(dma, 0);
3137 1.11 dsl /*
3138 1.13 dsl * XXX: (dsl) The physical buffer must not cross a 64k boundary.
3139 1.11 dsl * If the user supplied buffer crosses such a boundary then 2
3140 1.11 dsl * (or more) TRB should be used.
3141 1.11 dsl * If multiple TRB are used the td_size field must be set correctly.
3142 1.11 dsl * For v1.0 devices (like ivy bridge) this is the number of usb data
3143 1.11 dsl * blocks needed to complete the transfer.
3144 1.11 dsl * Setting it to 1 in the last TRB causes an extra zero-length
3145 1.11 dsl * data block be sent.
3146 1.11 dsl * The earlier documentation differs, I don't know how it behaves.
3147 1.11 dsl */
3148 1.1 jakllsch KASSERT(len <= 0x10000);
3149 1.1 jakllsch status = XHCI_TRB_2_IRQ_SET(0) |
3150 1.1 jakllsch XHCI_TRB_2_TDSZ_SET(1) |
3151 1.1 jakllsch XHCI_TRB_2_BYTES_SET(len);
3152 1.1 jakllsch control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_NORMAL) |
3153 1.1 jakllsch XHCI_TRB_3_ISP_BIT | XHCI_TRB_3_IOC_BIT;
3154 1.1 jakllsch xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
3155 1.1 jakllsch
3156 1.1 jakllsch mutex_enter(&tr->xr_lock);
3157 1.1 jakllsch xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
3158 1.1 jakllsch mutex_exit(&tr->xr_lock);
3159 1.1 jakllsch
3160 1.1 jakllsch xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
3161 1.1 jakllsch
3162 1.28.2.5 skrll if (sc->sc_bus.ub_usepolling) {
3163 1.27 skrll DPRINTFN(1, "polling", 0, 0, 0, 0);
3164 1.1 jakllsch //xhci_waitintr(sc, xfer);
3165 1.1 jakllsch }
3166 1.1 jakllsch
3167 1.1 jakllsch return USBD_IN_PROGRESS;
3168 1.1 jakllsch }
3169 1.1 jakllsch
3170 1.1 jakllsch static void
3171 1.28.2.14 skrll xhci_device_bulk_done(struct usbd_xfer *xfer)
3172 1.1 jakllsch {
3173 1.27 skrll #ifdef USB_DEBUG
3174 1.28.2.5 skrll struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
3175 1.28.2.5 skrll const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
3176 1.27 skrll #endif
3177 1.28.2.5 skrll const u_int endpt = xfer->ux_pipe->up_endpoint->ue_edesc->bEndpointAddress;
3178 1.1 jakllsch const bool isread = UE_GET_DIR(endpt) == UE_DIR_IN;
3179 1.1 jakllsch
3180 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3181 1.1 jakllsch
3182 1.27 skrll DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
3183 1.1 jakllsch
3184 1.28.2.5 skrll callout_stop(&xfer->ux_callout); /* XXX wrong place */
3185 1.1 jakllsch
3186 1.28.2.5 skrll usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
3187 1.1 jakllsch isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
3188 1.1 jakllsch }
3189 1.1 jakllsch
3190 1.1 jakllsch static void
3191 1.28.2.14 skrll xhci_device_bulk_abort(struct usbd_xfer *xfer)
3192 1.1 jakllsch {
3193 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3194 1.28.2.19 skrll
3195 1.28.2.19 skrll xhci_abort_xfer(xfer, USBD_CANCELLED);
3196 1.1 jakllsch }
3197 1.1 jakllsch
3198 1.1 jakllsch static void
3199 1.28.2.14 skrll xhci_device_bulk_close(struct usbd_pipe *pipe)
3200 1.1 jakllsch {
3201 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3202 1.28.2.19 skrll
3203 1.28.2.19 skrll (void)xhci_close_pipe(pipe);
3204 1.1 jakllsch }
3205 1.1 jakllsch
3206 1.28.2.15 skrll /* ---------------- */
3207 1.28.2.15 skrll /* device interrupt */
3208 1.1 jakllsch
3209 1.1 jakllsch static usbd_status
3210 1.28.2.14 skrll xhci_device_intr_transfer(struct usbd_xfer *xfer)
3211 1.1 jakllsch {
3212 1.28.2.5 skrll struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
3213 1.1 jakllsch usbd_status err;
3214 1.1 jakllsch
3215 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3216 1.27 skrll
3217 1.1 jakllsch /* Insert last in queue. */
3218 1.1 jakllsch mutex_enter(&sc->sc_lock);
3219 1.1 jakllsch err = usb_insert_transfer(xfer);
3220 1.1 jakllsch mutex_exit(&sc->sc_lock);
3221 1.1 jakllsch if (err)
3222 1.1 jakllsch return err;
3223 1.1 jakllsch
3224 1.1 jakllsch /*
3225 1.1 jakllsch * Pipe isn't running (otherwise err would be USBD_INPROG),
3226 1.1 jakllsch * so start it first.
3227 1.1 jakllsch */
3228 1.28.2.13 skrll return xhci_device_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
3229 1.1 jakllsch }
3230 1.1 jakllsch
3231 1.1 jakllsch static usbd_status
3232 1.28.2.14 skrll xhci_device_intr_start(struct usbd_xfer *xfer)
3233 1.1 jakllsch {
3234 1.28.2.5 skrll struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
3235 1.28.2.5 skrll struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
3236 1.28.2.5 skrll const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
3237 1.1 jakllsch struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
3238 1.1 jakllsch struct xhci_xfer * const xx = (void *)xfer;
3239 1.28.2.5 skrll const uint32_t len = xfer->ux_length;
3240 1.28.2.5 skrll usb_dma_t * const dma = &xfer->ux_dmabuf;
3241 1.1 jakllsch uint64_t parameter;
3242 1.1 jakllsch uint32_t status;
3243 1.1 jakllsch uint32_t control;
3244 1.1 jakllsch u_int i = 0;
3245 1.1 jakllsch
3246 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3247 1.27 skrll
3248 1.27 skrll DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
3249 1.1 jakllsch
3250 1.1 jakllsch if (sc->sc_dying)
3251 1.1 jakllsch return USBD_IOERROR;
3252 1.1 jakllsch
3253 1.28.2.5 skrll KASSERT((xfer->ux_rqflags & URQ_REQUEST) == 0);
3254 1.1 jakllsch
3255 1.1 jakllsch parameter = DMAADDR(dma, 0);
3256 1.1 jakllsch KASSERT(len <= 0x10000);
3257 1.1 jakllsch status = XHCI_TRB_2_IRQ_SET(0) |
3258 1.1 jakllsch XHCI_TRB_2_TDSZ_SET(1) |
3259 1.1 jakllsch XHCI_TRB_2_BYTES_SET(len);
3260 1.1 jakllsch control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_NORMAL) |
3261 1.1 jakllsch XHCI_TRB_3_ISP_BIT | XHCI_TRB_3_IOC_BIT;
3262 1.1 jakllsch xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
3263 1.1 jakllsch
3264 1.1 jakllsch mutex_enter(&tr->xr_lock);
3265 1.1 jakllsch xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
3266 1.1 jakllsch mutex_exit(&tr->xr_lock);
3267 1.1 jakllsch
3268 1.1 jakllsch xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
3269 1.1 jakllsch
3270 1.28.2.5 skrll if (sc->sc_bus.ub_usepolling) {
3271 1.27 skrll DPRINTFN(1, "polling", 0, 0, 0, 0);
3272 1.1 jakllsch //xhci_waitintr(sc, xfer);
3273 1.1 jakllsch }
3274 1.1 jakllsch
3275 1.1 jakllsch return USBD_IN_PROGRESS;
3276 1.1 jakllsch }
3277 1.1 jakllsch
3278 1.1 jakllsch static void
3279 1.28.2.14 skrll xhci_device_intr_done(struct usbd_xfer *xfer)
3280 1.1 jakllsch {
3281 1.20 pgoyette struct xhci_softc * const sc __diagused =
3282 1.28.2.5 skrll xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
3283 1.27 skrll #ifdef USB_DEBUG
3284 1.28.2.5 skrll struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
3285 1.28.2.5 skrll const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
3286 1.19 ozaki #endif
3287 1.28.2.5 skrll const u_int endpt = xfer->ux_pipe->up_endpoint->ue_edesc->bEndpointAddress;
3288 1.1 jakllsch const bool isread = UE_GET_DIR(endpt) == UE_DIR_IN;
3289 1.1 jakllsch
3290 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3291 1.27 skrll
3292 1.27 skrll DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
3293 1.1 jakllsch
3294 1.28.2.5 skrll KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
3295 1.1 jakllsch
3296 1.28.2.5 skrll usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
3297 1.1 jakllsch isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
3298 1.1 jakllsch
3299 1.1 jakllsch #if 0
3300 1.1 jakllsch device_printf(sc->sc_dev, "");
3301 1.28.2.5 skrll for (size_t i = 0; i < xfer->ux_length; i++) {
3302 1.28.2.5 skrll printf(" %02x", ((uint8_t const *)xfer->ux_buffer)[i]);
3303 1.1 jakllsch }
3304 1.1 jakllsch printf("\n");
3305 1.1 jakllsch #endif
3306 1.1 jakllsch
3307 1.28.2.5 skrll if (xfer->ux_pipe->up_repeat) {
3308 1.28.2.5 skrll xfer->ux_status = xhci_device_intr_start(xfer);
3309 1.1 jakllsch } else {
3310 1.28.2.5 skrll callout_stop(&xfer->ux_callout); /* XXX */
3311 1.1 jakllsch }
3312 1.1 jakllsch
3313 1.1 jakllsch }
3314 1.1 jakllsch
3315 1.1 jakllsch static void
3316 1.28.2.14 skrll xhci_device_intr_abort(struct usbd_xfer *xfer)
3317 1.1 jakllsch {
3318 1.27 skrll struct xhci_softc * const sc __diagused =
3319 1.28.2.5 skrll xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
3320 1.27 skrll
3321 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3322 1.10 skrll
3323 1.10 skrll KASSERT(mutex_owned(&sc->sc_lock));
3324 1.27 skrll DPRINTFN(15, "%p", xfer, 0, 0, 0);
3325 1.28.2.5 skrll KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
3326 1.28.2.19 skrll xhci_abort_xfer(xfer, USBD_CANCELLED);
3327 1.1 jakllsch }
3328 1.1 jakllsch
3329 1.1 jakllsch static void
3330 1.28.2.14 skrll xhci_device_intr_close(struct usbd_pipe *pipe)
3331 1.1 jakllsch {
3332 1.28.2.5 skrll //struct xhci_softc * const sc = pipe->up_dev->ud_bus->ub_hcpriv;
3333 1.27 skrll
3334 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3335 1.27 skrll DPRINTFN(15, "%p", pipe, 0, 0, 0);
3336 1.27 skrll
3337 1.28.2.19 skrll (void)xhci_close_pipe(pipe);
3338 1.1 jakllsch }
3339 1.1 jakllsch
3340 1.1 jakllsch /* ------------ */
3341 1.1 jakllsch
3342 1.1 jakllsch static void
3343 1.1 jakllsch xhci_timeout(void *addr)
3344 1.1 jakllsch {
3345 1.1 jakllsch struct xhci_xfer * const xx = addr;
3346 1.28.2.18 skrll struct usbd_xfer * const xfer = &xx->xx_xfer;
3347 1.28.2.5 skrll struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
3348 1.1 jakllsch
3349 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3350 1.27 skrll
3351 1.1 jakllsch if (sc->sc_dying) {
3352 1.1 jakllsch return;
3353 1.1 jakllsch }
3354 1.1 jakllsch
3355 1.1 jakllsch usb_init_task(&xx->xx_abort_task, xhci_timeout_task, addr,
3356 1.1 jakllsch USB_TASKQ_MPSAFE);
3357 1.28.2.5 skrll usb_add_task(xx->xx_xfer.ux_pipe->up_dev, &xx->xx_abort_task,
3358 1.1 jakllsch USB_TASKQ_HC);
3359 1.1 jakllsch }
3360 1.1 jakllsch
3361 1.1 jakllsch static void
3362 1.1 jakllsch xhci_timeout_task(void *addr)
3363 1.1 jakllsch {
3364 1.28.2.18 skrll struct usbd_xfer * const xfer = addr;
3365 1.28.2.5 skrll struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
3366 1.1 jakllsch
3367 1.27 skrll XHCIHIST_FUNC(); XHCIHIST_CALLED();
3368 1.27 skrll
3369 1.1 jakllsch mutex_enter(&sc->sc_lock);
3370 1.1 jakllsch #if 0
3371 1.1 jakllsch xhci_abort_xfer(xfer, USBD_TIMEOUT);
3372 1.1 jakllsch #else
3373 1.28.2.5 skrll xfer->ux_status = USBD_TIMEOUT;
3374 1.1 jakllsch usb_transfer_complete(xfer);
3375 1.1 jakllsch #endif
3376 1.1 jakllsch mutex_exit(&sc->sc_lock);
3377 1.1 jakllsch }
3378