Home | History | Annotate | Line # | Download | only in usb
xhci.c revision 1.28.2.5
      1  1.28.2.5     skrll /*	$NetBSD: xhci.c,v 1.28.2.5 2014/12/03 12:52:07 skrll Exp $	*/
      2       1.1  jakllsch 
      3       1.1  jakllsch /*
      4       1.1  jakllsch  * Copyright (c) 2013 Jonathan A. Kollasch
      5       1.1  jakllsch  * All rights reserved.
      6       1.1  jakllsch  *
      7       1.1  jakllsch  * Redistribution and use in source and binary forms, with or without
      8       1.1  jakllsch  * modification, are permitted provided that the following conditions
      9       1.1  jakllsch  * are met:
     10       1.1  jakllsch  * 1. Redistributions of source code must retain the above copyright
     11       1.1  jakllsch  *    notice, this list of conditions and the following disclaimer.
     12       1.1  jakllsch  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1  jakllsch  *    notice, this list of conditions and the following disclaimer in the
     14       1.1  jakllsch  *    documentation and/or other materials provided with the distribution.
     15       1.1  jakllsch  *
     16       1.1  jakllsch  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
     17       1.1  jakllsch  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     18       1.1  jakllsch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     19       1.1  jakllsch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
     20       1.1  jakllsch  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
     21       1.1  jakllsch  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
     22       1.1  jakllsch  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
     23       1.1  jakllsch  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
     24       1.1  jakllsch  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
     25       1.1  jakllsch  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
     26       1.1  jakllsch  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     27       1.1  jakllsch  */
     28       1.1  jakllsch 
     29       1.1  jakllsch #include <sys/cdefs.h>
     30  1.28.2.5     skrll __KERNEL_RCSID(0, "$NetBSD: xhci.c,v 1.28.2.5 2014/12/03 12:52:07 skrll Exp $");
     31      1.27     skrll 
     32      1.27     skrll #include "opt_usb.h"
     33       1.1  jakllsch 
     34       1.1  jakllsch #include <sys/param.h>
     35       1.1  jakllsch #include <sys/systm.h>
     36       1.1  jakllsch #include <sys/kernel.h>
     37       1.1  jakllsch #include <sys/kmem.h>
     38       1.1  jakllsch #include <sys/malloc.h>
     39       1.1  jakllsch #include <sys/device.h>
     40       1.1  jakllsch #include <sys/select.h>
     41       1.1  jakllsch #include <sys/proc.h>
     42       1.1  jakllsch #include <sys/queue.h>
     43       1.1  jakllsch #include <sys/mutex.h>
     44       1.1  jakllsch #include <sys/condvar.h>
     45       1.1  jakllsch #include <sys/bus.h>
     46       1.1  jakllsch #include <sys/cpu.h>
     47      1.27     skrll #include <sys/sysctl.h>
     48       1.1  jakllsch 
     49       1.1  jakllsch #include <machine/endian.h>
     50       1.1  jakllsch 
     51       1.1  jakllsch #include <dev/usb/usb.h>
     52       1.1  jakllsch #include <dev/usb/usbdi.h>
     53       1.1  jakllsch #include <dev/usb/usbdivar.h>
     54      1.27     skrll #include <dev/usb/usbhist.h>
     55       1.1  jakllsch #include <dev/usb/usb_mem.h>
     56       1.1  jakllsch #include <dev/usb/usb_quirks.h>
     57       1.1  jakllsch 
     58       1.1  jakllsch #include <dev/usb/xhcireg.h>
     59       1.1  jakllsch #include <dev/usb/xhcivar.h>
     60       1.1  jakllsch #include <dev/usb/usbroothub_subr.h>
     61       1.1  jakllsch 
     62      1.27     skrll 
     63      1.27     skrll #ifdef USB_DEBUG
     64      1.27     skrll #ifndef XHCI_DEBUG
     65      1.27     skrll #define xhcidebug 0
     66       1.1  jakllsch #else
     67      1.27     skrll static int xhcidebug = 0;
     68      1.27     skrll 
     69      1.27     skrll SYSCTL_SETUP(sysctl_hw_xhci_setup, "sysctl hw.xhci setup")
     70      1.27     skrll {
     71      1.27     skrll 	int err;
     72      1.27     skrll 	const struct sysctlnode *rnode;
     73      1.27     skrll 	const struct sysctlnode *cnode;
     74      1.27     skrll 
     75      1.27     skrll 	err = sysctl_createv(clog, 0, NULL, &rnode,
     76      1.27     skrll 	    CTLFLAG_PERMANENT, CTLTYPE_NODE, "xhci",
     77      1.27     skrll 	    SYSCTL_DESCR("xhci global controls"),
     78      1.27     skrll 	    NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
     79      1.27     skrll 
     80      1.27     skrll 	if (err)
     81      1.27     skrll 		goto fail;
     82      1.27     skrll 
     83      1.27     skrll 	/* control debugging printfs */
     84      1.27     skrll 	err = sysctl_createv(clog, 0, &rnode, &cnode,
     85      1.27     skrll 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
     86      1.27     skrll 	    "debug", SYSCTL_DESCR("Enable debugging output"),
     87      1.27     skrll 	    NULL, 0, &xhcidebug, sizeof(xhcidebug), CTL_CREATE, CTL_EOL);
     88      1.27     skrll 	if (err)
     89      1.27     skrll 		goto fail;
     90      1.27     skrll 
     91      1.27     skrll 	return;
     92      1.27     skrll fail:
     93      1.27     skrll 	aprint_error("%s: sysctl_createv failed (err = %d)\n", __func__, err);
     94      1.27     skrll }
     95      1.27     skrll 
     96      1.27     skrll #endif /* XHCI_DEBUG */
     97      1.27     skrll #endif /* USB_DEBUG */
     98      1.27     skrll 
     99      1.27     skrll #define DPRINTFN(N,FMT,A,B,C,D) USBHIST_LOGN(xhcidebug,N,FMT,A,B,C,D)
    100      1.27     skrll #define XHCIHIST_FUNC() USBHIST_FUNC()
    101      1.27     skrll #define XHCIHIST_CALLED(name) USBHIST_CALLED(xhcidebug)
    102       1.1  jakllsch 
    103       1.1  jakllsch #define XHCI_DCI_SLOT 0
    104       1.1  jakllsch #define XHCI_DCI_EP_CONTROL 1
    105       1.1  jakllsch 
    106       1.1  jakllsch #define XHCI_ICI_INPUT_CONTROL 0
    107       1.1  jakllsch 
    108       1.1  jakllsch struct xhci_pipe {
    109       1.1  jakllsch 	struct usbd_pipe xp_pipe;
    110       1.1  jakllsch };
    111       1.1  jakllsch 
    112       1.1  jakllsch #define XHCI_INTR_ENDPT 1
    113       1.1  jakllsch #define XHCI_COMMAND_RING_TRBS 256
    114       1.1  jakllsch #define XHCI_EVENT_RING_TRBS 256
    115       1.1  jakllsch #define XHCI_EVENT_RING_SEGMENTS 1
    116       1.1  jakllsch #define XHCI_TRB_3_ED_BIT XHCI_TRB_3_ISP_BIT
    117       1.1  jakllsch 
    118       1.1  jakllsch static usbd_status xhci_open(usbd_pipe_handle);
    119       1.1  jakllsch static int xhci_intr1(struct xhci_softc * const);
    120       1.1  jakllsch static void xhci_softintr(void *);
    121       1.1  jakllsch static void xhci_poll(struct usbd_bus *);
    122       1.1  jakllsch static usbd_xfer_handle xhci_allocx(struct usbd_bus *);
    123       1.1  jakllsch static void xhci_freex(struct usbd_bus *, usbd_xfer_handle);
    124       1.1  jakllsch static void xhci_get_lock(struct usbd_bus *, kmutex_t **);
    125       1.1  jakllsch static usbd_status xhci_new_device(device_t, usbd_bus_handle, int, int, int,
    126       1.1  jakllsch     struct usbd_port *);
    127       1.1  jakllsch 
    128       1.1  jakllsch static usbd_status xhci_configure_endpoint(usbd_pipe_handle);
    129       1.1  jakllsch static usbd_status xhci_unconfigure_endpoint(usbd_pipe_handle);
    130       1.1  jakllsch static usbd_status xhci_reset_endpoint(usbd_pipe_handle);
    131       1.1  jakllsch //static usbd_status xhci_stop_endpoint(usbd_pipe_handle);
    132       1.1  jakllsch 
    133       1.1  jakllsch static usbd_status xhci_set_dequeue(usbd_pipe_handle);
    134       1.1  jakllsch 
    135       1.1  jakllsch static usbd_status xhci_do_command(struct xhci_softc * const,
    136       1.1  jakllsch     struct xhci_trb * const, int);
    137       1.1  jakllsch static usbd_status xhci_init_slot(struct xhci_softc * const, uint32_t,
    138       1.1  jakllsch     int, int, int, int);
    139       1.1  jakllsch static usbd_status xhci_enable_slot(struct xhci_softc * const,
    140       1.1  jakllsch     uint8_t * const);
    141       1.1  jakllsch static usbd_status xhci_address_device(struct xhci_softc * const,
    142       1.1  jakllsch     uint64_t, uint8_t, bool);
    143       1.1  jakllsch static usbd_status xhci_update_ep0_mps(struct xhci_softc * const,
    144       1.1  jakllsch     struct xhci_slot * const, u_int);
    145       1.1  jakllsch static usbd_status xhci_ring_init(struct xhci_softc * const,
    146       1.1  jakllsch     struct xhci_ring * const, size_t, size_t);
    147       1.1  jakllsch static void xhci_ring_free(struct xhci_softc * const, struct xhci_ring * const);
    148       1.1  jakllsch 
    149       1.1  jakllsch static void xhci_noop(usbd_pipe_handle);
    150       1.1  jakllsch 
    151       1.1  jakllsch static usbd_status xhci_root_ctrl_transfer(usbd_xfer_handle);
    152       1.1  jakllsch static usbd_status xhci_root_ctrl_start(usbd_xfer_handle);
    153       1.1  jakllsch static void xhci_root_ctrl_abort(usbd_xfer_handle);
    154       1.1  jakllsch static void xhci_root_ctrl_close(usbd_pipe_handle);
    155       1.1  jakllsch static void xhci_root_ctrl_done(usbd_xfer_handle);
    156       1.1  jakllsch 
    157       1.1  jakllsch static usbd_status xhci_root_intr_transfer(usbd_xfer_handle);
    158       1.1  jakllsch static usbd_status xhci_root_intr_start(usbd_xfer_handle);
    159       1.1  jakllsch static void xhci_root_intr_abort(usbd_xfer_handle);
    160       1.1  jakllsch static void xhci_root_intr_close(usbd_pipe_handle);
    161       1.1  jakllsch static void xhci_root_intr_done(usbd_xfer_handle);
    162       1.1  jakllsch 
    163       1.1  jakllsch static usbd_status xhci_device_ctrl_transfer(usbd_xfer_handle);
    164       1.1  jakllsch static usbd_status xhci_device_ctrl_start(usbd_xfer_handle);
    165       1.1  jakllsch static void xhci_device_ctrl_abort(usbd_xfer_handle);
    166       1.1  jakllsch static void xhci_device_ctrl_close(usbd_pipe_handle);
    167       1.1  jakllsch static void xhci_device_ctrl_done(usbd_xfer_handle);
    168       1.1  jakllsch 
    169       1.1  jakllsch static usbd_status xhci_device_intr_transfer(usbd_xfer_handle);
    170       1.1  jakllsch static usbd_status xhci_device_intr_start(usbd_xfer_handle);
    171       1.1  jakllsch static void xhci_device_intr_abort(usbd_xfer_handle);
    172       1.1  jakllsch static void xhci_device_intr_close(usbd_pipe_handle);
    173       1.1  jakllsch static void xhci_device_intr_done(usbd_xfer_handle);
    174       1.1  jakllsch 
    175       1.1  jakllsch static usbd_status xhci_device_bulk_transfer(usbd_xfer_handle);
    176       1.1  jakllsch static usbd_status xhci_device_bulk_start(usbd_xfer_handle);
    177       1.1  jakllsch static void xhci_device_bulk_abort(usbd_xfer_handle);
    178       1.1  jakllsch static void xhci_device_bulk_close(usbd_pipe_handle);
    179       1.1  jakllsch static void xhci_device_bulk_done(usbd_xfer_handle);
    180       1.1  jakllsch 
    181       1.1  jakllsch static void xhci_timeout(void *);
    182       1.1  jakllsch static void xhci_timeout_task(void *);
    183       1.1  jakllsch 
    184       1.1  jakllsch static const struct usbd_bus_methods xhci_bus_methods = {
    185  1.28.2.3     skrll 	.ubm_open = xhci_open,
    186  1.28.2.3     skrll 	.ubm_softint = xhci_softintr,
    187  1.28.2.3     skrll 	.ubm_dopoll = xhci_poll,
    188  1.28.2.3     skrll 	.ubm_allocx = xhci_allocx,
    189  1.28.2.3     skrll 	.ubm_freex = xhci_freex,
    190  1.28.2.3     skrll 	.ubm_getlock = xhci_get_lock,
    191  1.28.2.3     skrll 	.ubm_newdev = xhci_new_device,
    192       1.1  jakllsch };
    193       1.1  jakllsch 
    194       1.1  jakllsch static const struct usbd_pipe_methods xhci_root_ctrl_methods = {
    195  1.28.2.3     skrll 	.upm_transfer = xhci_root_ctrl_transfer,
    196  1.28.2.3     skrll 	.upm_start = xhci_root_ctrl_start,
    197  1.28.2.3     skrll 	.upm_abort = xhci_root_ctrl_abort,
    198  1.28.2.3     skrll 	.upm_close = xhci_root_ctrl_close,
    199  1.28.2.3     skrll 	.upm_cleartoggle = xhci_noop,
    200  1.28.2.3     skrll 	.upm_done = xhci_root_ctrl_done,
    201       1.1  jakllsch };
    202       1.1  jakllsch 
    203       1.1  jakllsch static const struct usbd_pipe_methods xhci_root_intr_methods = {
    204  1.28.2.3     skrll 	.upm_transfer = xhci_root_intr_transfer,
    205  1.28.2.3     skrll 	.upm_start = xhci_root_intr_start,
    206  1.28.2.3     skrll 	.upm_abort = xhci_root_intr_abort,
    207  1.28.2.3     skrll 	.upm_close = xhci_root_intr_close,
    208  1.28.2.3     skrll 	.upm_cleartoggle = xhci_noop,
    209  1.28.2.3     skrll 	.upm_done = xhci_root_intr_done,
    210       1.1  jakllsch };
    211       1.1  jakllsch 
    212       1.1  jakllsch 
    213       1.1  jakllsch static const struct usbd_pipe_methods xhci_device_ctrl_methods = {
    214  1.28.2.3     skrll 	.upm_transfer = xhci_device_ctrl_transfer,
    215  1.28.2.3     skrll 	.upm_start = xhci_device_ctrl_start,
    216  1.28.2.3     skrll 	.upm_abort = xhci_device_ctrl_abort,
    217  1.28.2.3     skrll 	.upm_close = xhci_device_ctrl_close,
    218  1.28.2.3     skrll 	.upm_cleartoggle = xhci_noop,
    219  1.28.2.3     skrll 	.upm_done = xhci_device_ctrl_done,
    220       1.1  jakllsch };
    221       1.1  jakllsch 
    222       1.1  jakllsch static const struct usbd_pipe_methods xhci_device_isoc_methods = {
    223  1.28.2.3     skrll 	.upm_cleartoggle = xhci_noop,
    224       1.1  jakllsch };
    225       1.1  jakllsch 
    226       1.1  jakllsch static const struct usbd_pipe_methods xhci_device_bulk_methods = {
    227  1.28.2.3     skrll 	.upm_transfer = xhci_device_bulk_transfer,
    228  1.28.2.3     skrll 	.upm_start = xhci_device_bulk_start,
    229  1.28.2.3     skrll 	.upm_abort = xhci_device_bulk_abort,
    230  1.28.2.3     skrll 	.upm_close = xhci_device_bulk_close,
    231  1.28.2.3     skrll 	.upm_cleartoggle = xhci_noop,
    232  1.28.2.3     skrll 	.upm_done = xhci_device_bulk_done,
    233       1.1  jakllsch };
    234       1.1  jakllsch 
    235       1.1  jakllsch static const struct usbd_pipe_methods xhci_device_intr_methods = {
    236  1.28.2.3     skrll 	.upm_transfer = xhci_device_intr_transfer,
    237  1.28.2.3     skrll 	.upm_start = xhci_device_intr_start,
    238  1.28.2.3     skrll 	.upm_abort = xhci_device_intr_abort,
    239  1.28.2.3     skrll 	.upm_close = xhci_device_intr_close,
    240  1.28.2.3     skrll 	.upm_cleartoggle = xhci_noop,
    241  1.28.2.3     skrll 	.upm_done = xhci_device_intr_done,
    242       1.1  jakllsch };
    243       1.1  jakllsch 
    244       1.1  jakllsch static inline uint32_t
    245       1.1  jakllsch xhci_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    246       1.1  jakllsch {
    247       1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_ioh, offset);
    248       1.1  jakllsch }
    249       1.1  jakllsch 
    250       1.4       apb #if 0 /* unused */
    251       1.1  jakllsch static inline void
    252       1.1  jakllsch xhci_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    253       1.1  jakllsch     uint32_t value)
    254       1.1  jakllsch {
    255       1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, offset, value);
    256       1.1  jakllsch }
    257       1.4       apb #endif /* unused */
    258       1.1  jakllsch 
    259       1.1  jakllsch static inline uint32_t
    260       1.1  jakllsch xhci_cap_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    261       1.1  jakllsch {
    262       1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_cbh, offset);
    263       1.1  jakllsch }
    264       1.1  jakllsch 
    265       1.1  jakllsch static inline uint32_t
    266       1.1  jakllsch xhci_op_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    267       1.1  jakllsch {
    268       1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
    269       1.1  jakllsch }
    270       1.1  jakllsch 
    271       1.1  jakllsch static inline void
    272       1.1  jakllsch xhci_op_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    273       1.1  jakllsch     uint32_t value)
    274       1.1  jakllsch {
    275       1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_obh, offset, value);
    276       1.1  jakllsch }
    277       1.1  jakllsch 
    278       1.4       apb #if 0 /* unused */
    279       1.1  jakllsch static inline uint64_t
    280       1.1  jakllsch xhci_op_read_8(const struct xhci_softc * const sc, bus_size_t offset)
    281       1.1  jakllsch {
    282       1.1  jakllsch 	uint64_t value;
    283       1.1  jakllsch 
    284       1.1  jakllsch 	if (sc->sc_ac64) {
    285       1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    286       1.1  jakllsch 		value = bus_space_read_8(sc->sc_iot, sc->sc_obh, offset);
    287       1.1  jakllsch #else
    288       1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
    289       1.1  jakllsch 		value |= (uint64_t)bus_space_read_4(sc->sc_iot, sc->sc_obh,
    290       1.1  jakllsch 		    offset + 4) << 32;
    291       1.1  jakllsch #endif
    292       1.1  jakllsch 	} else {
    293       1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
    294       1.1  jakllsch 	}
    295       1.1  jakllsch 
    296       1.1  jakllsch 	return value;
    297       1.1  jakllsch }
    298       1.4       apb #endif /* unused */
    299       1.1  jakllsch 
    300       1.1  jakllsch static inline void
    301       1.1  jakllsch xhci_op_write_8(const struct xhci_softc * const sc, bus_size_t offset,
    302       1.1  jakllsch     uint64_t value)
    303       1.1  jakllsch {
    304       1.1  jakllsch 	if (sc->sc_ac64) {
    305       1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    306       1.1  jakllsch 		bus_space_write_8(sc->sc_iot, sc->sc_obh, offset, value);
    307       1.1  jakllsch #else
    308       1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_obh, offset + 0,
    309       1.1  jakllsch 		    (value >> 0) & 0xffffffff);
    310       1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_obh, offset + 4,
    311       1.1  jakllsch 		    (value >> 32) & 0xffffffff);
    312       1.1  jakllsch #endif
    313       1.1  jakllsch 	} else {
    314       1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_obh, offset, value);
    315       1.1  jakllsch 	}
    316       1.1  jakllsch }
    317       1.1  jakllsch 
    318       1.1  jakllsch static inline uint32_t
    319       1.1  jakllsch xhci_rt_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    320       1.1  jakllsch {
    321       1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
    322       1.1  jakllsch }
    323       1.1  jakllsch 
    324       1.1  jakllsch static inline void
    325       1.1  jakllsch xhci_rt_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    326       1.1  jakllsch     uint32_t value)
    327       1.1  jakllsch {
    328       1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset, value);
    329       1.1  jakllsch }
    330       1.1  jakllsch 
    331       1.4       apb #if 0 /* unused */
    332       1.1  jakllsch static inline uint64_t
    333       1.1  jakllsch xhci_rt_read_8(const struct xhci_softc * const sc, bus_size_t offset)
    334       1.1  jakllsch {
    335       1.1  jakllsch 	uint64_t value;
    336       1.1  jakllsch 
    337       1.1  jakllsch 	if (sc->sc_ac64) {
    338       1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    339       1.1  jakllsch 		value = bus_space_read_8(sc->sc_iot, sc->sc_rbh, offset);
    340       1.1  jakllsch #else
    341       1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
    342       1.1  jakllsch 		value |= (uint64_t)bus_space_read_4(sc->sc_iot, sc->sc_rbh,
    343       1.1  jakllsch 		    offset + 4) << 32;
    344       1.1  jakllsch #endif
    345       1.1  jakllsch 	} else {
    346       1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
    347       1.1  jakllsch 	}
    348       1.1  jakllsch 
    349       1.1  jakllsch 	return value;
    350       1.1  jakllsch }
    351       1.4       apb #endif /* unused */
    352       1.1  jakllsch 
    353       1.1  jakllsch static inline void
    354       1.1  jakllsch xhci_rt_write_8(const struct xhci_softc * const sc, bus_size_t offset,
    355       1.1  jakllsch     uint64_t value)
    356       1.1  jakllsch {
    357       1.1  jakllsch 	if (sc->sc_ac64) {
    358       1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    359       1.1  jakllsch 		bus_space_write_8(sc->sc_iot, sc->sc_rbh, offset, value);
    360       1.1  jakllsch #else
    361       1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset + 0,
    362       1.1  jakllsch 		    (value >> 0) & 0xffffffff);
    363       1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset + 4,
    364       1.1  jakllsch 		    (value >> 32) & 0xffffffff);
    365       1.1  jakllsch #endif
    366       1.1  jakllsch 	} else {
    367       1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset, value);
    368       1.1  jakllsch 	}
    369       1.1  jakllsch }
    370       1.1  jakllsch 
    371       1.4       apb #if 0 /* unused */
    372       1.1  jakllsch static inline uint32_t
    373       1.1  jakllsch xhci_db_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    374       1.1  jakllsch {
    375       1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_dbh, offset);
    376       1.1  jakllsch }
    377       1.4       apb #endif /* unused */
    378       1.1  jakllsch 
    379       1.1  jakllsch static inline void
    380       1.1  jakllsch xhci_db_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    381       1.1  jakllsch     uint32_t value)
    382       1.1  jakllsch {
    383       1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_dbh, offset, value);
    384       1.1  jakllsch }
    385       1.1  jakllsch 
    386       1.1  jakllsch /* --- */
    387       1.1  jakllsch 
    388       1.1  jakllsch static inline uint8_t
    389       1.1  jakllsch xhci_ep_get_type(usb_endpoint_descriptor_t * const ed)
    390       1.1  jakllsch {
    391       1.1  jakllsch 	u_int eptype;
    392       1.1  jakllsch 
    393       1.1  jakllsch 	switch (UE_GET_XFERTYPE(ed->bmAttributes)) {
    394       1.1  jakllsch 	case UE_CONTROL:
    395       1.1  jakllsch 		eptype = 0x0;
    396       1.1  jakllsch 		break;
    397       1.1  jakllsch 	case UE_ISOCHRONOUS:
    398       1.1  jakllsch 		eptype = 0x1;
    399       1.1  jakllsch 		break;
    400       1.1  jakllsch 	case UE_BULK:
    401       1.1  jakllsch 		eptype = 0x2;
    402       1.1  jakllsch 		break;
    403       1.1  jakllsch 	case UE_INTERRUPT:
    404       1.1  jakllsch 		eptype = 0x3;
    405       1.1  jakllsch 		break;
    406       1.1  jakllsch 	}
    407       1.1  jakllsch 
    408       1.1  jakllsch 	if ((UE_GET_XFERTYPE(ed->bmAttributes) == UE_CONTROL) ||
    409       1.1  jakllsch 	    (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN))
    410       1.1  jakllsch 		return eptype | 0x4;
    411       1.1  jakllsch 	else
    412       1.1  jakllsch 		return eptype;
    413       1.1  jakllsch }
    414       1.1  jakllsch 
    415       1.1  jakllsch static u_int
    416       1.1  jakllsch xhci_ep_get_dci(usb_endpoint_descriptor_t * const ed)
    417       1.1  jakllsch {
    418       1.1  jakllsch 	/* xHCI 1.0 section 4.5.1 */
    419       1.1  jakllsch 	u_int epaddr = UE_GET_ADDR(ed->bEndpointAddress);
    420       1.1  jakllsch 	u_int in = 0;
    421       1.1  jakllsch 
    422       1.1  jakllsch 	if ((UE_GET_XFERTYPE(ed->bmAttributes) == UE_CONTROL) ||
    423       1.1  jakllsch 	    (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN))
    424       1.1  jakllsch 		in = 1;
    425       1.1  jakllsch 
    426       1.1  jakllsch 	return epaddr * 2 + in;
    427       1.1  jakllsch }
    428       1.1  jakllsch 
    429       1.1  jakllsch static inline u_int
    430       1.1  jakllsch xhci_dci_to_ici(const u_int i)
    431       1.1  jakllsch {
    432       1.1  jakllsch 	return i + 1;
    433       1.1  jakllsch }
    434       1.1  jakllsch 
    435       1.1  jakllsch static inline void *
    436       1.1  jakllsch xhci_slot_get_dcv(struct xhci_softc * const sc, struct xhci_slot * const xs,
    437       1.1  jakllsch     const u_int dci)
    438       1.1  jakllsch {
    439       1.1  jakllsch 	return KERNADDR(&xs->xs_dc_dma, sc->sc_ctxsz * dci);
    440       1.1  jakllsch }
    441       1.1  jakllsch 
    442       1.4       apb #if 0 /* unused */
    443       1.1  jakllsch static inline bus_addr_t
    444       1.1  jakllsch xhci_slot_get_dcp(struct xhci_softc * const sc, struct xhci_slot * const xs,
    445       1.1  jakllsch     const u_int dci)
    446       1.1  jakllsch {
    447       1.1  jakllsch 	return DMAADDR(&xs->xs_dc_dma, sc->sc_ctxsz * dci);
    448       1.1  jakllsch }
    449       1.4       apb #endif /* unused */
    450       1.1  jakllsch 
    451       1.1  jakllsch static inline void *
    452       1.1  jakllsch xhci_slot_get_icv(struct xhci_softc * const sc, struct xhci_slot * const xs,
    453       1.1  jakllsch     const u_int ici)
    454       1.1  jakllsch {
    455       1.1  jakllsch 	return KERNADDR(&xs->xs_ic_dma, sc->sc_ctxsz * ici);
    456       1.1  jakllsch }
    457       1.1  jakllsch 
    458       1.1  jakllsch static inline bus_addr_t
    459       1.1  jakllsch xhci_slot_get_icp(struct xhci_softc * const sc, struct xhci_slot * const xs,
    460       1.1  jakllsch     const u_int ici)
    461       1.1  jakllsch {
    462       1.1  jakllsch 	return DMAADDR(&xs->xs_ic_dma, sc->sc_ctxsz * ici);
    463       1.1  jakllsch }
    464       1.1  jakllsch 
    465       1.1  jakllsch static inline struct xhci_trb *
    466       1.1  jakllsch xhci_ring_trbv(struct xhci_ring * const xr, u_int idx)
    467       1.1  jakllsch {
    468       1.1  jakllsch 	return KERNADDR(&xr->xr_dma, XHCI_TRB_SIZE * idx);
    469       1.1  jakllsch }
    470       1.1  jakllsch 
    471       1.1  jakllsch static inline bus_addr_t
    472       1.1  jakllsch xhci_ring_trbp(struct xhci_ring * const xr, u_int idx)
    473       1.1  jakllsch {
    474       1.1  jakllsch 	return DMAADDR(&xr->xr_dma, XHCI_TRB_SIZE * idx);
    475       1.1  jakllsch }
    476       1.1  jakllsch 
    477       1.1  jakllsch static inline void
    478       1.1  jakllsch xhci_trb_put(struct xhci_trb * const trb, uint64_t parameter, uint32_t status,
    479       1.1  jakllsch     uint32_t control)
    480       1.1  jakllsch {
    481       1.1  jakllsch 	trb->trb_0 = parameter;
    482       1.1  jakllsch 	trb->trb_2 = status;
    483       1.1  jakllsch 	trb->trb_3 = control;
    484       1.1  jakllsch }
    485       1.1  jakllsch 
    486       1.1  jakllsch /* --- */
    487       1.1  jakllsch 
    488       1.1  jakllsch void
    489       1.1  jakllsch xhci_childdet(device_t self, device_t child)
    490       1.1  jakllsch {
    491       1.1  jakllsch 	struct xhci_softc * const sc = device_private(self);
    492       1.1  jakllsch 
    493       1.1  jakllsch 	KASSERT(sc->sc_child == child);
    494       1.1  jakllsch 	if (child == sc->sc_child)
    495       1.1  jakllsch 		sc->sc_child = NULL;
    496       1.1  jakllsch }
    497       1.1  jakllsch 
    498       1.1  jakllsch int
    499       1.1  jakllsch xhci_detach(struct xhci_softc *sc, int flags)
    500       1.1  jakllsch {
    501       1.1  jakllsch 	int rv = 0;
    502       1.1  jakllsch 
    503       1.1  jakllsch 	if (sc->sc_child != NULL)
    504       1.1  jakllsch 		rv = config_detach(sc->sc_child, flags);
    505       1.1  jakllsch 
    506       1.1  jakllsch 	if (rv != 0)
    507       1.1  jakllsch 		return (rv);
    508       1.1  jakllsch 
    509       1.1  jakllsch 	/* XXX unconfigure/free slots */
    510       1.1  jakllsch 
    511       1.1  jakllsch 	/* verify: */
    512       1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_IMAN(0), 0);
    513       1.1  jakllsch 	xhci_op_write_4(sc, XHCI_USBCMD, 0);
    514       1.1  jakllsch 	/* do we need to wait for stop? */
    515       1.1  jakllsch 
    516       1.1  jakllsch 	xhci_op_write_8(sc, XHCI_CRCR, 0);
    517       1.1  jakllsch 	xhci_ring_free(sc, &sc->sc_cr);
    518       1.1  jakllsch 	cv_destroy(&sc->sc_command_cv);
    519       1.1  jakllsch 
    520       1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_ERSTSZ(0), 0);
    521       1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERSTBA(0), 0);
    522       1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERDP(0), 0|XHCI_ERDP_LO_BUSY);
    523       1.1  jakllsch 	xhci_ring_free(sc, &sc->sc_er);
    524       1.1  jakllsch 
    525       1.1  jakllsch 	usb_freemem(&sc->sc_bus, &sc->sc_eventst_dma);
    526       1.1  jakllsch 
    527       1.1  jakllsch 	xhci_op_write_8(sc, XHCI_DCBAAP, 0);
    528       1.1  jakllsch 	usb_freemem(&sc->sc_bus, &sc->sc_dcbaa_dma);
    529       1.1  jakllsch 
    530       1.1  jakllsch 	kmem_free(sc->sc_slots, sizeof(*sc->sc_slots) * sc->sc_maxslots);
    531       1.1  jakllsch 
    532       1.1  jakllsch 	mutex_destroy(&sc->sc_lock);
    533       1.1  jakllsch 	mutex_destroy(&sc->sc_intr_lock);
    534       1.1  jakllsch 
    535       1.1  jakllsch 	pool_cache_destroy(sc->sc_xferpool);
    536       1.1  jakllsch 
    537       1.1  jakllsch 	return rv;
    538       1.1  jakllsch }
    539       1.1  jakllsch 
    540       1.1  jakllsch int
    541       1.1  jakllsch xhci_activate(device_t self, enum devact act)
    542       1.1  jakllsch {
    543       1.1  jakllsch 	struct xhci_softc * const sc = device_private(self);
    544       1.1  jakllsch 
    545       1.1  jakllsch 	switch (act) {
    546       1.1  jakllsch 	case DVACT_DEACTIVATE:
    547       1.1  jakllsch 		sc->sc_dying = true;
    548       1.1  jakllsch 		return 0;
    549       1.1  jakllsch 	default:
    550       1.1  jakllsch 		return EOPNOTSUPP;
    551       1.1  jakllsch 	}
    552       1.1  jakllsch }
    553       1.1  jakllsch 
    554       1.1  jakllsch bool
    555       1.1  jakllsch xhci_suspend(device_t dv, const pmf_qual_t *qual)
    556       1.1  jakllsch {
    557       1.1  jakllsch 	return false;
    558       1.1  jakllsch }
    559       1.1  jakllsch 
    560       1.1  jakllsch bool
    561       1.1  jakllsch xhci_resume(device_t dv, const pmf_qual_t *qual)
    562       1.1  jakllsch {
    563       1.1  jakllsch 	return false;
    564       1.1  jakllsch }
    565       1.1  jakllsch 
    566       1.1  jakllsch bool
    567       1.1  jakllsch xhci_shutdown(device_t self, int flags)
    568       1.1  jakllsch {
    569       1.1  jakllsch 	return false;
    570       1.1  jakllsch }
    571       1.1  jakllsch 
    572       1.1  jakllsch 
    573       1.1  jakllsch static void
    574       1.1  jakllsch hexdump(const char *msg, const void *base, size_t len)
    575       1.1  jakllsch {
    576       1.1  jakllsch #if 0
    577       1.1  jakllsch 	size_t cnt;
    578       1.1  jakllsch 	const uint32_t *p;
    579       1.1  jakllsch 	extern paddr_t vtophys(vaddr_t);
    580       1.1  jakllsch 
    581       1.1  jakllsch 	p = base;
    582       1.1  jakllsch 	cnt = 0;
    583       1.1  jakllsch 
    584       1.1  jakllsch 	printf("*** %s (%zu bytes @ %p %p)\n", msg, len, base,
    585       1.1  jakllsch 	    (void *)vtophys((vaddr_t)base));
    586       1.1  jakllsch 
    587       1.1  jakllsch 	while (cnt < len) {
    588       1.1  jakllsch 		if (cnt % 16 == 0)
    589       1.1  jakllsch 			printf("%p: ", p);
    590       1.1  jakllsch 		else if (cnt % 8 == 0)
    591       1.1  jakllsch 			printf(" |");
    592       1.1  jakllsch 		printf(" %08x", *p++);
    593       1.1  jakllsch 		cnt += 4;
    594       1.1  jakllsch 		if (cnt % 16 == 0)
    595       1.1  jakllsch 			printf("\n");
    596       1.1  jakllsch 	}
    597       1.1  jakllsch #endif
    598       1.1  jakllsch }
    599       1.1  jakllsch 
    600       1.1  jakllsch 
    601      1.15     skrll int
    602       1.1  jakllsch xhci_init(struct xhci_softc *sc)
    603       1.1  jakllsch {
    604       1.1  jakllsch 	bus_size_t bsz;
    605       1.7  christos 	uint32_t cap, hcs1, hcs2, hcc, dboff, rtsoff;
    606       1.1  jakllsch 	uint32_t ecp, ecr;
    607       1.1  jakllsch 	uint32_t usbcmd, usbsts, pagesize, config;
    608       1.1  jakllsch 	int i;
    609       1.1  jakllsch 	uint16_t hciversion;
    610       1.1  jakllsch 	uint8_t caplength;
    611       1.1  jakllsch 
    612      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
    613       1.1  jakllsch 
    614      1.14     skrll 	/* XXX Low/Full/High speeds for now */
    615  1.28.2.5     skrll 	sc->sc_bus.ub_revision = USBREV_2_0;
    616  1.28.2.5     skrll 	sc->sc_bus.ub_usedma = true;
    617       1.1  jakllsch 
    618       1.1  jakllsch 	cap = xhci_read_4(sc, XHCI_CAPLENGTH);
    619       1.1  jakllsch 	caplength = XHCI_CAP_CAPLENGTH(cap);
    620       1.1  jakllsch 	hciversion = XHCI_CAP_HCIVERSION(cap);
    621       1.1  jakllsch 
    622       1.1  jakllsch 	if ((hciversion < 0x0096) || (hciversion > 0x0100)) {
    623       1.1  jakllsch 		aprint_normal_dev(sc->sc_dev,
    624       1.1  jakllsch 		    "xHCI version %x.%x not known to be supported\n",
    625       1.1  jakllsch 		    (hciversion >> 8) & 0xff, (hciversion >> 0) & 0xff);
    626       1.1  jakllsch 	} else {
    627       1.1  jakllsch 		aprint_verbose_dev(sc->sc_dev, "xHCI version %x.%x\n",
    628       1.1  jakllsch 		    (hciversion >> 8) & 0xff, (hciversion >> 0) & 0xff);
    629       1.1  jakllsch 	}
    630       1.1  jakllsch 
    631       1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, 0, caplength,
    632       1.1  jakllsch 	    &sc->sc_cbh) != 0) {
    633       1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "capability subregion failure\n");
    634      1.15     skrll 		return ENOMEM;
    635       1.1  jakllsch 	}
    636       1.1  jakllsch 
    637       1.1  jakllsch 	hcs1 = xhci_cap_read_4(sc, XHCI_HCSPARAMS1);
    638       1.1  jakllsch 	sc->sc_maxslots = XHCI_HCS1_MAXSLOTS(hcs1);
    639       1.1  jakllsch 	sc->sc_maxintrs = XHCI_HCS1_MAXINTRS(hcs1);
    640       1.1  jakllsch 	sc->sc_maxports = XHCI_HCS1_MAXPORTS(hcs1);
    641       1.1  jakllsch 	hcs2 = xhci_cap_read_4(sc, XHCI_HCSPARAMS2);
    642       1.7  christos 	(void)xhci_cap_read_4(sc, XHCI_HCSPARAMS3);
    643       1.1  jakllsch 	hcc = xhci_cap_read_4(sc, XHCI_HCCPARAMS);
    644       1.1  jakllsch 
    645       1.1  jakllsch 	sc->sc_ac64 = XHCI_HCC_AC64(hcc);
    646       1.1  jakllsch 	sc->sc_ctxsz = XHCI_HCC_CSZ(hcc) ? 64 : 32;
    647      1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "ac64 %d ctxsz %d\n", sc->sc_ac64,
    648       1.1  jakllsch 	    sc->sc_ctxsz);
    649       1.1  jakllsch 
    650      1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "xECP %x\n", XHCI_HCC_XECP(hcc) * 4);
    651       1.1  jakllsch 	ecp = XHCI_HCC_XECP(hcc) * 4;
    652       1.1  jakllsch 	while (ecp != 0) {
    653       1.1  jakllsch 		ecr = xhci_read_4(sc, ecp);
    654      1.12  jakllsch 		aprint_debug_dev(sc->sc_dev, "ECR %x: %08x\n", ecp, ecr);
    655       1.1  jakllsch 		switch (XHCI_XECP_ID(ecr)) {
    656       1.1  jakllsch 		case XHCI_ID_PROTOCOLS: {
    657       1.1  jakllsch 			uint32_t w0, w4, w8;
    658       1.1  jakllsch 			uint16_t w2;
    659       1.1  jakllsch 			w0 = xhci_read_4(sc, ecp + 0);
    660       1.1  jakllsch 			w2 = (w0 >> 16) & 0xffff;
    661       1.1  jakllsch 			w4 = xhci_read_4(sc, ecp + 4);
    662       1.1  jakllsch 			w8 = xhci_read_4(sc, ecp + 8);
    663      1.12  jakllsch 			aprint_debug_dev(sc->sc_dev, "SP: %08x %08x %08x\n",
    664       1.1  jakllsch 			    w0, w4, w8);
    665       1.1  jakllsch 			if (w4 == 0x20425355 && w2 == 0x0300) {
    666       1.1  jakllsch 				sc->sc_ss_port_start = (w8 >> 0) & 0xff;;
    667       1.1  jakllsch 				sc->sc_ss_port_count = (w8 >> 8) & 0xff;;
    668       1.1  jakllsch 			}
    669       1.1  jakllsch 			if (w4 == 0x20425355 && w2 == 0x0200) {
    670       1.1  jakllsch 				sc->sc_hs_port_start = (w8 >> 0) & 0xff;
    671       1.1  jakllsch 				sc->sc_hs_port_count = (w8 >> 8) & 0xff;
    672       1.1  jakllsch 			}
    673       1.1  jakllsch 			break;
    674       1.1  jakllsch 		}
    675       1.1  jakllsch 		default:
    676       1.1  jakllsch 			break;
    677       1.1  jakllsch 		}
    678       1.1  jakllsch 		ecr = xhci_read_4(sc, ecp);
    679       1.1  jakllsch 		if (XHCI_XECP_NEXT(ecr) == 0) {
    680       1.1  jakllsch 			ecp = 0;
    681       1.1  jakllsch 		} else {
    682       1.1  jakllsch 			ecp += XHCI_XECP_NEXT(ecr) * 4;
    683       1.1  jakllsch 		}
    684       1.1  jakllsch 	}
    685       1.1  jakllsch 
    686       1.1  jakllsch 	bsz = XHCI_PORTSC(sc->sc_maxports + 1);
    687       1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, caplength, bsz,
    688       1.1  jakllsch 	    &sc->sc_obh) != 0) {
    689       1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "operational subregion failure\n");
    690      1.15     skrll 		return ENOMEM;
    691       1.1  jakllsch 	}
    692       1.1  jakllsch 
    693       1.1  jakllsch 	dboff = xhci_cap_read_4(sc, XHCI_DBOFF);
    694       1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, dboff,
    695       1.1  jakllsch 	    sc->sc_maxslots * 4, &sc->sc_dbh) != 0) {
    696       1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "doorbell subregion failure\n");
    697      1.15     skrll 		return ENOMEM;
    698       1.1  jakllsch 	}
    699       1.1  jakllsch 
    700       1.1  jakllsch 	rtsoff = xhci_cap_read_4(sc, XHCI_RTSOFF);
    701       1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, rtsoff,
    702       1.1  jakllsch 	    sc->sc_maxintrs * 0x20, &sc->sc_rbh) != 0) {
    703       1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "runtime subregion failure\n");
    704      1.15     skrll 		return ENOMEM;
    705       1.1  jakllsch 	}
    706       1.1  jakllsch 
    707       1.1  jakllsch 	for (i = 0; i < 100; i++) {
    708       1.1  jakllsch 		usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
    709       1.1  jakllsch 		if ((usbsts & XHCI_STS_CNR) == 0)
    710       1.1  jakllsch 			break;
    711       1.1  jakllsch 		usb_delay_ms(&sc->sc_bus, 1);
    712       1.1  jakllsch 	}
    713       1.1  jakllsch 	if (i >= 100)
    714      1.15     skrll 		return EIO;
    715       1.1  jakllsch 
    716       1.1  jakllsch 	usbcmd = 0;
    717       1.1  jakllsch 	xhci_op_write_4(sc, XHCI_USBCMD, usbcmd);
    718       1.1  jakllsch 	usb_delay_ms(&sc->sc_bus, 1);
    719       1.1  jakllsch 
    720       1.1  jakllsch 	usbcmd = XHCI_CMD_HCRST;
    721       1.1  jakllsch 	xhci_op_write_4(sc, XHCI_USBCMD, usbcmd);
    722       1.1  jakllsch 	for (i = 0; i < 100; i++) {
    723       1.1  jakllsch 		usbcmd = xhci_op_read_4(sc, XHCI_USBCMD);
    724       1.1  jakllsch 		if ((usbcmd & XHCI_CMD_HCRST) == 0)
    725       1.1  jakllsch 			break;
    726       1.1  jakllsch 		usb_delay_ms(&sc->sc_bus, 1);
    727       1.1  jakllsch 	}
    728       1.1  jakllsch 	if (i >= 100)
    729      1.15     skrll 		return EIO;
    730       1.1  jakllsch 
    731       1.1  jakllsch 	for (i = 0; i < 100; i++) {
    732       1.1  jakllsch 		usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
    733       1.1  jakllsch 		if ((usbsts & XHCI_STS_CNR) == 0)
    734       1.1  jakllsch 			break;
    735       1.1  jakllsch 		usb_delay_ms(&sc->sc_bus, 1);
    736       1.1  jakllsch 	}
    737       1.1  jakllsch 	if (i >= 100)
    738      1.15     skrll 		return EIO;
    739       1.1  jakllsch 
    740       1.1  jakllsch 	pagesize = xhci_op_read_4(sc, XHCI_PAGESIZE);
    741      1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "PAGESIZE 0x%08x\n", pagesize);
    742       1.1  jakllsch 	pagesize = ffs(pagesize);
    743       1.1  jakllsch 	if (pagesize == 0)
    744      1.15     skrll 		return EIO;
    745       1.1  jakllsch 	sc->sc_pgsz = 1 << (12 + (pagesize - 1));
    746      1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "sc_pgsz 0x%08x\n", (uint32_t)sc->sc_pgsz);
    747      1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "sc_maxslots 0x%08x\n",
    748       1.1  jakllsch 	    (uint32_t)sc->sc_maxslots);
    749       1.1  jakllsch 
    750       1.5      matt 	usbd_status err;
    751       1.5      matt 
    752       1.5      matt 	sc->sc_maxspbuf = XHCI_HCS2_MAXSPBUF(hcs2);
    753      1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "sc_maxspbuf %d\n", sc->sc_maxspbuf);
    754       1.5      matt 	if (sc->sc_maxspbuf != 0) {
    755       1.5      matt 		err = usb_allocmem(&sc->sc_bus,
    756       1.5      matt 		    sizeof(uint64_t) * sc->sc_maxspbuf, sizeof(uint64_t),
    757       1.5      matt 		    &sc->sc_spbufarray_dma);
    758       1.5      matt 		if (err)
    759       1.5      matt 			return err;
    760  1.28.2.1     skrll 
    761       1.5      matt 		sc->sc_spbuf_dma = kmem_zalloc(sizeof(*sc->sc_spbuf_dma) * sc->sc_maxspbuf, KM_SLEEP);
    762       1.5      matt 		uint64_t *spbufarray = KERNADDR(&sc->sc_spbufarray_dma, 0);
    763       1.5      matt 		for (i = 0; i < sc->sc_maxspbuf; i++) {
    764       1.5      matt 			usb_dma_t * const dma = &sc->sc_spbuf_dma[i];
    765       1.5      matt 			/* allocate contexts */
    766       1.5      matt 			err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz,
    767       1.5      matt 			    sc->sc_pgsz, dma);
    768       1.5      matt 			if (err)
    769       1.5      matt 				return err;
    770       1.5      matt 			spbufarray[i] = htole64(DMAADDR(dma, 0));
    771       1.5      matt 			usb_syncmem(dma, 0, sc->sc_pgsz,
    772       1.5      matt 			    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    773       1.5      matt 		}
    774       1.5      matt 
    775  1.28.2.1     skrll 		usb_syncmem(&sc->sc_spbufarray_dma, 0,
    776       1.5      matt 		    sizeof(uint64_t) * sc->sc_maxspbuf, BUS_DMASYNC_PREWRITE);
    777       1.5      matt 	}
    778       1.5      matt 
    779       1.1  jakllsch 	config = xhci_op_read_4(sc, XHCI_CONFIG);
    780       1.1  jakllsch 	config &= ~0xFF;
    781       1.1  jakllsch 	config |= sc->sc_maxslots & 0xFF;
    782       1.1  jakllsch 	xhci_op_write_4(sc, XHCI_CONFIG, config);
    783       1.1  jakllsch 
    784       1.1  jakllsch 	err = xhci_ring_init(sc, &sc->sc_cr, XHCI_COMMAND_RING_TRBS,
    785       1.1  jakllsch 	    XHCI_COMMAND_RING_SEGMENTS_ALIGN);
    786       1.1  jakllsch 	if (err) {
    787       1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "command ring init fail\n");
    788       1.1  jakllsch 		return err;
    789       1.1  jakllsch 	}
    790       1.1  jakllsch 
    791       1.1  jakllsch 	err = xhci_ring_init(sc, &sc->sc_er, XHCI_EVENT_RING_TRBS,
    792       1.1  jakllsch 	    XHCI_EVENT_RING_SEGMENTS_ALIGN);
    793       1.1  jakllsch 	if (err) {
    794       1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "event ring init fail\n");
    795       1.1  jakllsch 		return err;
    796       1.1  jakllsch 	}
    797       1.1  jakllsch 
    798      1.16     skrll 	usb_dma_t *dma;
    799      1.16     skrll 	size_t size;
    800      1.16     skrll 	size_t align;
    801      1.16     skrll 
    802      1.16     skrll 	dma = &sc->sc_eventst_dma;
    803      1.16     skrll 	size = roundup2(XHCI_EVENT_RING_SEGMENTS * XHCI_ERSTE_SIZE,
    804      1.16     skrll 	    XHCI_EVENT_RING_SEGMENT_TABLE_ALIGN);
    805      1.16     skrll 	KASSERT(size <= (512 * 1024));
    806      1.16     skrll 	align = XHCI_EVENT_RING_SEGMENT_TABLE_ALIGN;
    807      1.16     skrll 	err = usb_allocmem(&sc->sc_bus, size, align, dma);
    808      1.16     skrll 
    809      1.16     skrll 	memset(KERNADDR(dma, 0), 0, size);
    810      1.16     skrll 	usb_syncmem(dma, 0, size, BUS_DMASYNC_PREWRITE);
    811      1.16     skrll 	aprint_debug_dev(sc->sc_dev, "eventst: %s %016jx %p %zx\n",
    812      1.16     skrll 	    usbd_errstr(err),
    813      1.16     skrll 	    (uintmax_t)DMAADDR(&sc->sc_eventst_dma, 0),
    814      1.16     skrll 	    KERNADDR(&sc->sc_eventst_dma, 0),
    815  1.28.2.5     skrll 	    sc->sc_eventst_dma.udma_block->size);
    816      1.16     skrll 
    817      1.16     skrll 	dma = &sc->sc_dcbaa_dma;
    818      1.16     skrll 	size = (1 + sc->sc_maxslots) * sizeof(uint64_t);
    819      1.16     skrll 	KASSERT(size <= 2048);
    820      1.16     skrll 	align = XHCI_DEVICE_CONTEXT_BASE_ADDRESS_ARRAY_ALIGN;
    821      1.16     skrll 	err = usb_allocmem(&sc->sc_bus, size, align, dma);
    822      1.16     skrll 
    823      1.16     skrll 	memset(KERNADDR(dma, 0), 0, size);
    824      1.16     skrll 	if (sc->sc_maxspbuf != 0) {
    825      1.16     skrll 		/*
    826      1.16     skrll 		 * DCBA entry 0 hold the scratchbuf array pointer.
    827      1.16     skrll 		 */
    828      1.16     skrll 		*(uint64_t *)KERNADDR(dma, 0) =
    829      1.16     skrll 		    htole64(DMAADDR(&sc->sc_spbufarray_dma, 0));
    830       1.1  jakllsch 	}
    831      1.16     skrll 	usb_syncmem(dma, 0, size, BUS_DMASYNC_PREWRITE);
    832      1.16     skrll 	aprint_debug_dev(sc->sc_dev, "dcbaa: %s %016jx %p %zx\n",
    833      1.16     skrll 	    usbd_errstr(err),
    834      1.16     skrll 	    (uintmax_t)DMAADDR(&sc->sc_dcbaa_dma, 0),
    835      1.16     skrll 	    KERNADDR(&sc->sc_dcbaa_dma, 0),
    836  1.28.2.5     skrll 	    sc->sc_dcbaa_dma.udma_block->size);
    837       1.1  jakllsch 
    838       1.1  jakllsch 	sc->sc_slots = kmem_zalloc(sizeof(*sc->sc_slots) * sc->sc_maxslots,
    839       1.1  jakllsch 	    KM_SLEEP);
    840       1.1  jakllsch 
    841       1.1  jakllsch 	cv_init(&sc->sc_command_cv, "xhcicmd");
    842       1.1  jakllsch 
    843       1.1  jakllsch 	struct xhci_erste *erst;
    844       1.1  jakllsch 	erst = KERNADDR(&sc->sc_eventst_dma, 0);
    845       1.1  jakllsch 	erst[0].erste_0 = htole64(xhci_ring_trbp(&sc->sc_er, 0));
    846       1.1  jakllsch 	erst[0].erste_2 = htole32(XHCI_EVENT_RING_TRBS);
    847       1.1  jakllsch 	erst[0].erste_3 = htole32(0);
    848       1.1  jakllsch 	usb_syncmem(&sc->sc_eventst_dma, 0,
    849       1.1  jakllsch 	    XHCI_ERSTE_SIZE * XHCI_EVENT_RING_SEGMENTS, BUS_DMASYNC_PREWRITE);
    850       1.1  jakllsch 
    851       1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_ERSTSZ(0), XHCI_EVENT_RING_SEGMENTS);
    852       1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERSTBA(0), DMAADDR(&sc->sc_eventst_dma, 0));
    853       1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERDP(0), xhci_ring_trbp(&sc->sc_er, 0) |
    854       1.1  jakllsch 	    XHCI_ERDP_LO_BUSY);
    855       1.1  jakllsch 	xhci_op_write_8(sc, XHCI_DCBAAP, DMAADDR(&sc->sc_dcbaa_dma, 0));
    856       1.1  jakllsch 	xhci_op_write_8(sc, XHCI_CRCR, xhci_ring_trbp(&sc->sc_cr, 0) |
    857       1.1  jakllsch 	    sc->sc_cr.xr_cs);
    858       1.1  jakllsch 
    859       1.1  jakllsch #if 0
    860       1.1  jakllsch 	hexdump("eventst", KERNADDR(&sc->sc_eventst_dma, 0),
    861       1.1  jakllsch 	    XHCI_ERSTE_SIZE * XHCI_EVENT_RING_SEGMENTS);
    862       1.1  jakllsch #endif
    863       1.1  jakllsch 
    864       1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_IMAN(0), XHCI_IMAN_INTR_ENA);
    865       1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_IMOD(0), 0);
    866       1.1  jakllsch 
    867       1.1  jakllsch 	xhci_op_write_4(sc, XHCI_USBCMD, XHCI_CMD_INTE|XHCI_CMD_RS); /* Go! */
    868      1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "USBCMD %08"PRIx32"\n",
    869       1.1  jakllsch 	    xhci_op_read_4(sc, XHCI_USBCMD));
    870       1.1  jakllsch 
    871       1.1  jakllsch 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
    872       1.1  jakllsch 	mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_SCHED);
    873       1.1  jakllsch 	cv_init(&sc->sc_softwake_cv, "xhciab");
    874       1.1  jakllsch 
    875       1.1  jakllsch 	sc->sc_xferpool = pool_cache_init(sizeof(struct xhci_xfer), 0, 0, 0,
    876       1.1  jakllsch 	    "xhcixfer", NULL, IPL_USB, NULL, NULL, NULL);
    877       1.1  jakllsch 
    878       1.1  jakllsch 	/* Set up the bus struct. */
    879  1.28.2.5     skrll 	sc->sc_bus.ub_methods = &xhci_bus_methods;
    880  1.28.2.5     skrll 	sc->sc_bus.ub_pipesize = sizeof(struct xhci_pipe);
    881       1.1  jakllsch 
    882       1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
    883       1.1  jakllsch }
    884       1.1  jakllsch 
    885       1.1  jakllsch int
    886       1.1  jakllsch xhci_intr(void *v)
    887       1.1  jakllsch {
    888       1.1  jakllsch 	struct xhci_softc * const sc = v;
    889      1.25     skrll 	int ret = 0;
    890       1.1  jakllsch 
    891      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
    892      1.27     skrll 
    893      1.25     skrll 	if (sc == NULL)
    894       1.1  jakllsch 		return 0;
    895       1.1  jakllsch 
    896      1.25     skrll 	mutex_spin_enter(&sc->sc_intr_lock);
    897      1.25     skrll 
    898      1.25     skrll 	if (sc->sc_dying || !device_has_power(sc->sc_dev))
    899      1.25     skrll 		goto done;
    900      1.25     skrll 
    901       1.1  jakllsch 	/* If we get an interrupt while polling, then just ignore it. */
    902  1.28.2.5     skrll 	if (sc->sc_bus.ub_usepolling) {
    903       1.1  jakllsch #ifdef DIAGNOSTIC
    904      1.27     skrll 		DPRINTFN(16, "ignored interrupt while polling", 0, 0, 0, 0);
    905       1.1  jakllsch #endif
    906      1.25     skrll 		goto done;
    907       1.1  jakllsch 	}
    908       1.1  jakllsch 
    909      1.25     skrll 	ret = xhci_intr1(sc);
    910      1.25     skrll done:
    911      1.25     skrll 	mutex_spin_exit(&sc->sc_intr_lock);
    912      1.25     skrll 	return ret;
    913       1.1  jakllsch }
    914       1.1  jakllsch 
    915       1.1  jakllsch int
    916       1.1  jakllsch xhci_intr1(struct xhci_softc * const sc)
    917       1.1  jakllsch {
    918       1.1  jakllsch 	uint32_t usbsts;
    919       1.1  jakllsch 	uint32_t iman;
    920       1.1  jakllsch 
    921      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
    922      1.27     skrll 
    923       1.1  jakllsch 	usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
    924      1.27     skrll 	DPRINTFN(16, "USBSTS %08x", usbsts, 0, 0, 0);
    925       1.1  jakllsch #if 0
    926       1.1  jakllsch 	if ((usbsts & (XHCI_STS_EINT|XHCI_STS_PCD)) == 0) {
    927       1.1  jakllsch 		return 0;
    928       1.1  jakllsch 	}
    929       1.1  jakllsch #endif
    930       1.1  jakllsch 	xhci_op_write_4(sc, XHCI_USBSTS,
    931       1.1  jakllsch 	    usbsts & (2|XHCI_STS_EINT|XHCI_STS_PCD)); /* XXX */
    932       1.1  jakllsch 	usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
    933      1.27     skrll 	DPRINTFN(16, "USBSTS %08x", usbsts, 0, 0, 0);
    934       1.1  jakllsch 
    935       1.1  jakllsch 	iman = xhci_rt_read_4(sc, XHCI_IMAN(0));
    936      1.27     skrll 	DPRINTFN(16, "IMAN0 %08x", iman, 0, 0, 0);
    937       1.1  jakllsch 	if ((iman & XHCI_IMAN_INTR_PEND) == 0) {
    938       1.1  jakllsch 		return 0;
    939       1.1  jakllsch 	}
    940       1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_IMAN(0), iman);
    941       1.1  jakllsch 	iman = xhci_rt_read_4(sc, XHCI_IMAN(0));
    942      1.27     skrll 	DPRINTFN(16, "IMAN0 %08x", iman, 0, 0, 0);
    943       1.1  jakllsch 	usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
    944      1.27     skrll 	DPRINTFN(16, "USBSTS %08x", usbsts, 0, 0, 0);
    945       1.1  jakllsch 
    946       1.1  jakllsch 	usb_schedsoftintr(&sc->sc_bus);
    947       1.1  jakllsch 
    948       1.1  jakllsch 	return 1;
    949       1.1  jakllsch }
    950       1.1  jakllsch 
    951       1.1  jakllsch static usbd_status
    952       1.1  jakllsch xhci_configure_endpoint(usbd_pipe_handle pipe)
    953       1.1  jakllsch {
    954  1.28.2.5     skrll 	struct xhci_softc * const sc = pipe->up_dev->ud_bus->ub_hcpriv;
    955  1.28.2.5     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
    956  1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
    957  1.28.2.5     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
    958       1.1  jakllsch 	const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
    959       1.1  jakllsch 	struct xhci_trb trb;
    960       1.1  jakllsch 	usbd_status err;
    961       1.1  jakllsch 	uint32_t *cp;
    962       1.1  jakllsch 
    963      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
    964      1.27     skrll 	DPRINTFN(4, "dci %u epaddr 0x%02x attr 0x%02x",
    965      1.27     skrll 	    dci, ed->bEndpointAddress, ed->bmAttributes, 0);
    966       1.1  jakllsch 
    967       1.1  jakllsch 	/* XXX ensure input context is available? */
    968       1.1  jakllsch 
    969       1.1  jakllsch 	memset(xhci_slot_get_icv(sc, xs, 0), 0, sc->sc_pgsz);
    970       1.1  jakllsch 
    971       1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
    972       1.1  jakllsch 	cp[0] = htole32(0);
    973       1.1  jakllsch 	cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(dci));
    974       1.1  jakllsch 
    975       1.1  jakllsch 	/* set up input slot context */
    976       1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_SLOT));
    977       1.1  jakllsch 	cp[0] = htole32(XHCI_SCTX_0_CTX_NUM_SET(dci));
    978       1.1  jakllsch 	cp[1] = htole32(0);
    979       1.1  jakllsch 	cp[2] = htole32(0);
    980       1.1  jakllsch 	cp[3] = htole32(0);
    981       1.1  jakllsch 
    982       1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(dci));
    983       1.1  jakllsch 	if (xfertype == UE_INTERRUPT) {
    984       1.1  jakllsch 	cp[0] = htole32(
    985       1.1  jakllsch 	    XHCI_EPCTX_0_IVAL_SET(3) /* XXX */
    986       1.1  jakllsch 	    );
    987       1.1  jakllsch 	cp[1] = htole32(
    988       1.1  jakllsch 	    XHCI_EPCTX_1_CERR_SET(3) |
    989  1.28.2.5     skrll 	    XHCI_EPCTX_1_EPTYPE_SET(xhci_ep_get_type(pipe->up_endpoint->ue_edesc)) |
    990       1.1  jakllsch 	    XHCI_EPCTX_1_MAXB_SET(0) |
    991       1.1  jakllsch 	    XHCI_EPCTX_1_MAXP_SIZE_SET(8) /* XXX */
    992       1.1  jakllsch 	    );
    993       1.1  jakllsch 	cp[4] = htole32(
    994       1.1  jakllsch 		XHCI_EPCTX_4_AVG_TRB_LEN_SET(8)
    995       1.1  jakllsch 		);
    996       1.1  jakllsch 	} else {
    997       1.1  jakllsch 	cp[0] = htole32(0);
    998       1.1  jakllsch 	cp[1] = htole32(
    999       1.1  jakllsch 	    XHCI_EPCTX_1_CERR_SET(3) |
   1000  1.28.2.5     skrll 	    XHCI_EPCTX_1_EPTYPE_SET(xhci_ep_get_type(pipe->up_endpoint->ue_edesc)) |
   1001       1.1  jakllsch 	    XHCI_EPCTX_1_MAXB_SET(0) |
   1002       1.1  jakllsch 	    XHCI_EPCTX_1_MAXP_SIZE_SET(512) /* XXX */
   1003       1.1  jakllsch 	    );
   1004       1.1  jakllsch 	}
   1005       1.1  jakllsch 	*(uint64_t *)(&cp[2]) = htole64(
   1006       1.1  jakllsch 	    xhci_ring_trbp(&xs->xs_ep[dci].xe_tr, 0) |
   1007       1.1  jakllsch 	    XHCI_EPCTX_2_DCS_SET(1));
   1008       1.1  jakllsch 
   1009       1.1  jakllsch 	/* sync input contexts before they are read from memory */
   1010       1.1  jakllsch 	usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
   1011       1.1  jakllsch 	hexdump("input control context", xhci_slot_get_icv(sc, xs, 0),
   1012       1.1  jakllsch 	    sc->sc_ctxsz * 1);
   1013       1.1  jakllsch 	hexdump("input endpoint context", xhci_slot_get_icv(sc, xs,
   1014       1.1  jakllsch 	    xhci_dci_to_ici(dci)), sc->sc_ctxsz * 1);
   1015       1.1  jakllsch 
   1016       1.1  jakllsch 	trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
   1017       1.1  jakllsch 	trb.trb_2 = 0;
   1018       1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1019       1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_CONFIGURE_EP);
   1020       1.1  jakllsch 
   1021       1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1022       1.1  jakllsch 
   1023       1.1  jakllsch 	usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
   1024       1.1  jakllsch 	hexdump("output context", xhci_slot_get_dcv(sc, xs, dci),
   1025       1.1  jakllsch 	    sc->sc_ctxsz * 1);
   1026       1.1  jakllsch 
   1027       1.1  jakllsch 	return err;
   1028       1.1  jakllsch }
   1029       1.1  jakllsch 
   1030       1.1  jakllsch static usbd_status
   1031       1.1  jakllsch xhci_unconfigure_endpoint(usbd_pipe_handle pipe)
   1032       1.1  jakllsch {
   1033      1.27     skrll #ifdef USB_DEBUG
   1034  1.28.2.5     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1035      1.27     skrll #endif
   1036      1.27     skrll 
   1037      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1038      1.27     skrll 	DPRINTFN(4, "slot %u", xs->xs_idx, 0, 0, 0);
   1039      1.27     skrll 
   1040       1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   1041       1.1  jakllsch }
   1042       1.1  jakllsch 
   1043       1.1  jakllsch static usbd_status
   1044       1.1  jakllsch xhci_reset_endpoint(usbd_pipe_handle pipe)
   1045       1.1  jakllsch {
   1046  1.28.2.5     skrll 	struct xhci_softc * const sc = pipe->up_dev->ud_bus->ub_hcpriv;
   1047  1.28.2.5     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1048  1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1049       1.1  jakllsch 	struct xhci_trb trb;
   1050       1.1  jakllsch 	usbd_status err;
   1051       1.1  jakllsch 
   1052      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1053      1.27     skrll 	DPRINTFN(4, "dci %u", dci, 0, 0, 0);
   1054       1.1  jakllsch 
   1055       1.1  jakllsch 	trb.trb_0 = 0;
   1056       1.1  jakllsch 	trb.trb_2 = 0;
   1057       1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1058       1.1  jakllsch 	    XHCI_TRB_3_EP_SET(dci) |
   1059       1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_RESET_EP);
   1060       1.1  jakllsch 
   1061       1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1062       1.1  jakllsch 
   1063       1.1  jakllsch 	return err;
   1064       1.1  jakllsch }
   1065       1.1  jakllsch 
   1066       1.1  jakllsch #if 0
   1067       1.1  jakllsch static usbd_status
   1068       1.1  jakllsch xhci_stop_endpoint(usbd_pipe_handle pipe)
   1069       1.1  jakllsch {
   1070  1.28.2.5     skrll 	struct xhci_softc * const sc = pipe->up_dev->ud_bus->ub_hcpriv;
   1071  1.28.2.5     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1072       1.1  jakllsch 	struct xhci_trb trb;
   1073       1.1  jakllsch 	usbd_status err;
   1074  1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1075       1.1  jakllsch 
   1076      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1077      1.27     skrll 	DPRINTFN(4, "dci %u", dci, 0, 0, 0);
   1078       1.1  jakllsch 
   1079       1.1  jakllsch 	trb.trb_0 = 0;
   1080       1.1  jakllsch 	trb.trb_2 = 0;
   1081       1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1082       1.1  jakllsch 	    XHCI_TRB_3_EP_SET(dci) |
   1083       1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_STOP_EP);
   1084       1.1  jakllsch 
   1085       1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1086       1.1  jakllsch 
   1087       1.1  jakllsch 	return err;
   1088       1.1  jakllsch }
   1089       1.1  jakllsch #endif
   1090       1.1  jakllsch 
   1091       1.1  jakllsch static usbd_status
   1092       1.1  jakllsch xhci_set_dequeue(usbd_pipe_handle pipe)
   1093       1.1  jakllsch {
   1094  1.28.2.5     skrll 	struct xhci_softc * const sc = pipe->up_dev->ud_bus->ub_hcpriv;
   1095  1.28.2.5     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1096  1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1097       1.1  jakllsch 	struct xhci_ring * const xr = &xs->xs_ep[dci].xe_tr;
   1098       1.1  jakllsch 	struct xhci_trb trb;
   1099       1.1  jakllsch 	usbd_status err;
   1100       1.1  jakllsch 
   1101      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1102      1.27     skrll 	DPRINTFN(4, "slot %u dci %u", xs->xs_idx, dci, 0, 0);
   1103       1.1  jakllsch 
   1104       1.1  jakllsch 	memset(xr->xr_trb, 0, xr->xr_ntrb * XHCI_TRB_SIZE);
   1105       1.1  jakllsch 	usb_syncmem(&xr->xr_dma, 0, xr->xr_ntrb * XHCI_TRB_SIZE,
   1106       1.1  jakllsch 	    BUS_DMASYNC_PREWRITE);
   1107       1.1  jakllsch 
   1108       1.1  jakllsch 	xr->xr_ep = 0;
   1109       1.1  jakllsch 	xr->xr_cs = 1;
   1110       1.1  jakllsch 
   1111       1.1  jakllsch 	trb.trb_0 = xhci_ring_trbp(xr, 0) | 1; /* XXX */
   1112       1.1  jakllsch 	trb.trb_2 = 0;
   1113       1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1114       1.1  jakllsch 	    XHCI_TRB_3_EP_SET(dci) |
   1115       1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_SET_TR_DEQUEUE);
   1116       1.1  jakllsch 
   1117       1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1118       1.1  jakllsch 
   1119       1.1  jakllsch 	return err;
   1120       1.1  jakllsch }
   1121       1.1  jakllsch 
   1122       1.1  jakllsch static usbd_status
   1123       1.1  jakllsch xhci_open(usbd_pipe_handle pipe)
   1124       1.1  jakllsch {
   1125  1.28.2.5     skrll 	usbd_device_handle const dev = pipe->up_dev;
   1126  1.28.2.5     skrll 	struct xhci_softc * const sc = dev->ud_bus->ub_hcpriv;
   1127  1.28.2.5     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   1128       1.1  jakllsch 	const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
   1129       1.1  jakllsch 
   1130      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1131      1.27     skrll 	DPRINTFN(1, "addr %d depth %d port %d speed %d",
   1132  1.28.2.5     skrll 	    dev->ud_addr, dev->ud_depth, dev->ud_powersrc->up_portno, dev->ud_speed);
   1133       1.1  jakllsch 
   1134       1.1  jakllsch 	if (sc->sc_dying)
   1135       1.1  jakllsch 		return USBD_IOERROR;
   1136       1.1  jakllsch 
   1137       1.1  jakllsch 	/* Root Hub */
   1138  1.28.2.5     skrll 	if (dev->ud_depth == 0 && dev->ud_powersrc->up_portno == 0 &&
   1139  1.28.2.5     skrll 	    dev->ud_speed != USB_SPEED_SUPER) {
   1140       1.1  jakllsch 		switch (ed->bEndpointAddress) {
   1141       1.1  jakllsch 		case USB_CONTROL_ENDPOINT:
   1142  1.28.2.5     skrll 			pipe->up_methods = &xhci_root_ctrl_methods;
   1143       1.1  jakllsch 			break;
   1144       1.1  jakllsch 		case UE_DIR_IN | XHCI_INTR_ENDPT:
   1145  1.28.2.5     skrll 			pipe->up_methods = &xhci_root_intr_methods;
   1146       1.1  jakllsch 			break;
   1147       1.1  jakllsch 		default:
   1148  1.28.2.5     skrll 			pipe->up_methods = NULL;
   1149      1.27     skrll 			DPRINTFN(0, "bad bEndpointAddress 0x%02x",
   1150      1.27     skrll 			    ed->bEndpointAddress, 0, 0, 0);
   1151       1.1  jakllsch 			return USBD_INVAL;
   1152       1.1  jakllsch 		}
   1153       1.1  jakllsch 		return USBD_NORMAL_COMPLETION;
   1154       1.1  jakllsch 	}
   1155       1.1  jakllsch 
   1156       1.1  jakllsch 	switch (xfertype) {
   1157       1.1  jakllsch 	case UE_CONTROL:
   1158  1.28.2.5     skrll 		pipe->up_methods = &xhci_device_ctrl_methods;
   1159       1.1  jakllsch 		break;
   1160       1.1  jakllsch 	case UE_ISOCHRONOUS:
   1161  1.28.2.5     skrll 		pipe->up_methods = &xhci_device_isoc_methods;
   1162       1.1  jakllsch 		return USBD_INVAL;
   1163       1.1  jakllsch 		break;
   1164       1.1  jakllsch 	case UE_BULK:
   1165  1.28.2.5     skrll 		pipe->up_methods = &xhci_device_bulk_methods;
   1166       1.1  jakllsch 		break;
   1167       1.1  jakllsch 	case UE_INTERRUPT:
   1168  1.28.2.5     skrll 		pipe->up_methods = &xhci_device_intr_methods;
   1169       1.1  jakllsch 		break;
   1170       1.1  jakllsch 	default:
   1171       1.1  jakllsch 		return USBD_IOERROR;
   1172       1.1  jakllsch 		break;
   1173       1.1  jakllsch 	}
   1174       1.1  jakllsch 
   1175       1.1  jakllsch 	if (ed->bEndpointAddress != USB_CONTROL_ENDPOINT)
   1176       1.1  jakllsch 		xhci_configure_endpoint(pipe);
   1177       1.1  jakllsch 
   1178       1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   1179       1.1  jakllsch }
   1180       1.1  jakllsch 
   1181       1.1  jakllsch static void
   1182       1.1  jakllsch xhci_rhpsc(struct xhci_softc * const sc, u_int port)
   1183       1.1  jakllsch {
   1184       1.1  jakllsch 	usbd_xfer_handle const xfer = sc->sc_intrxfer;
   1185       1.1  jakllsch 	uint8_t *p;
   1186       1.1  jakllsch 
   1187      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1188      1.27     skrll 	DPRINTFN(4, "port %u status change", port, 0, 0, 0);
   1189       1.1  jakllsch 
   1190       1.1  jakllsch 	if (xfer == NULL)
   1191       1.1  jakllsch 		return;
   1192       1.1  jakllsch 
   1193       1.1  jakllsch 	if (!(port >= sc->sc_hs_port_start &&
   1194       1.1  jakllsch 	    port < sc->sc_hs_port_start + sc->sc_hs_port_count))
   1195       1.1  jakllsch 		return;
   1196       1.1  jakllsch 
   1197       1.1  jakllsch 	port -= sc->sc_hs_port_start;
   1198       1.1  jakllsch 	port += 1;
   1199      1.27     skrll 	DPRINTFN(4, "hs port %u status change", port, 0, 0, 0);
   1200       1.1  jakllsch 
   1201  1.28.2.5     skrll 	p = xfer->ux_buf;
   1202  1.28.2.5     skrll 	memset(p, 0, xfer->ux_length);
   1203       1.1  jakllsch 	p[port/NBBY] |= 1 << (port%NBBY);
   1204  1.28.2.5     skrll 	xfer->ux_actlen = xfer->ux_length;
   1205  1.28.2.5     skrll 	xfer->ux_status = USBD_NORMAL_COMPLETION;
   1206       1.1  jakllsch 	usb_transfer_complete(xfer);
   1207       1.1  jakllsch }
   1208       1.1  jakllsch 
   1209       1.1  jakllsch static void
   1210      1.27     skrll xhci_handle_event(struct xhci_softc * const sc,
   1211      1.27     skrll     const struct xhci_trb * const trb)
   1212       1.1  jakllsch {
   1213       1.1  jakllsch 	uint64_t trb_0;
   1214       1.1  jakllsch 	uint32_t trb_2, trb_3;
   1215       1.1  jakllsch 
   1216      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1217       1.1  jakllsch 
   1218       1.1  jakllsch 	trb_0 = le64toh(trb->trb_0);
   1219       1.1  jakllsch 	trb_2 = le32toh(trb->trb_2);
   1220       1.1  jakllsch 	trb_3 = le32toh(trb->trb_3);
   1221       1.1  jakllsch 
   1222      1.27     skrll 	DPRINTFN(14, "event: %p 0x%016"PRIx64" 0x%08"PRIx32" 0x%08"PRIx32,
   1223      1.27     skrll 	    trb, trb_0, trb_2, trb_3);
   1224       1.1  jakllsch 
   1225       1.1  jakllsch 	switch (XHCI_TRB_3_TYPE_GET(trb_3)){
   1226       1.1  jakllsch 	case XHCI_TRB_EVENT_TRANSFER: {
   1227       1.1  jakllsch 		u_int slot, dci;
   1228       1.1  jakllsch 		struct xhci_slot *xs;
   1229       1.1  jakllsch 		struct xhci_ring *xr;
   1230       1.1  jakllsch 		struct xhci_xfer *xx;
   1231       1.1  jakllsch 		usbd_xfer_handle xfer;
   1232       1.1  jakllsch 		usbd_status err;
   1233       1.1  jakllsch 
   1234       1.1  jakllsch 		slot = XHCI_TRB_3_SLOT_GET(trb_3);
   1235       1.1  jakllsch 		dci = XHCI_TRB_3_EP_GET(trb_3);
   1236       1.1  jakllsch 
   1237       1.1  jakllsch 		xs = &sc->sc_slots[slot];
   1238       1.1  jakllsch 		xr = &xs->xs_ep[dci].xe_tr;
   1239       1.1  jakllsch 
   1240       1.1  jakllsch 		if ((trb_3 & XHCI_TRB_3_ED_BIT) == 0) {
   1241       1.1  jakllsch 			xx = xr->xr_cookies[(trb_0 - xhci_ring_trbp(xr, 0))/
   1242       1.1  jakllsch 			    sizeof(struct xhci_trb)];
   1243       1.1  jakllsch 		} else {
   1244       1.1  jakllsch 			xx = (void *)(uintptr_t)(trb_0 & ~0x3);
   1245       1.1  jakllsch 		}
   1246       1.1  jakllsch 		xfer = &xx->xx_xfer;
   1247      1.27     skrll 		DPRINTFN(14, "xfer %p", xfer, 0, 0, 0);
   1248       1.1  jakllsch 
   1249       1.1  jakllsch 		if ((trb_3 & XHCI_TRB_3_ED_BIT) != 0) {
   1250      1.27     skrll 			DPRINTFN(14, "transfer event data: "
   1251      1.27     skrll 			    "0x%016"PRIx64" 0x%08"PRIx32" %02x",
   1252       1.1  jakllsch 			    trb_0, XHCI_TRB_2_REM_GET(trb_2),
   1253      1.27     skrll 			    XHCI_TRB_2_ERROR_GET(trb_2), 0);
   1254       1.1  jakllsch 			if ((trb_0 & 0x3) == 0x3) {
   1255  1.28.2.5     skrll 				xfer->ux_actlen = XHCI_TRB_2_REM_GET(trb_2);
   1256       1.1  jakllsch 			}
   1257       1.1  jakllsch 		}
   1258       1.1  jakllsch 
   1259       1.1  jakllsch 		if (XHCI_TRB_2_ERROR_GET(trb_2) ==
   1260       1.1  jakllsch 		    XHCI_TRB_ERROR_SUCCESS) {
   1261  1.28.2.5     skrll 			xfer->ux_actlen = xfer->ux_length - XHCI_TRB_2_REM_GET(trb_2);
   1262       1.1  jakllsch 			err = USBD_NORMAL_COMPLETION;
   1263       1.1  jakllsch 		} else if (XHCI_TRB_2_ERROR_GET(trb_2) ==
   1264       1.1  jakllsch 		    XHCI_TRB_ERROR_SHORT_PKT) {
   1265  1.28.2.5     skrll 			xfer->ux_actlen = xfer->ux_length - XHCI_TRB_2_REM_GET(trb_2);
   1266       1.1  jakllsch 			err = USBD_NORMAL_COMPLETION;
   1267       1.1  jakllsch 		} else if (XHCI_TRB_2_ERROR_GET(trb_2) ==
   1268       1.1  jakllsch 		    XHCI_TRB_ERROR_STALL) {
   1269       1.1  jakllsch 			err = USBD_STALLED;
   1270       1.1  jakllsch 			xr->is_halted = true;
   1271      1.27     skrll 			DPRINTFN(1, "ev: xfer done: err %u slot %u dci %u",
   1272      1.27     skrll 			    XHCI_TRB_2_ERROR_GET(trb_2), slot, dci, 0);
   1273       1.1  jakllsch 		} else {
   1274       1.1  jakllsch 			err = USBD_IOERROR;
   1275       1.1  jakllsch 		}
   1276  1.28.2.5     skrll 		xfer->ux_status = err;
   1277       1.1  jakllsch 
   1278       1.1  jakllsch 		//mutex_enter(&sc->sc_lock); /* XXX ??? */
   1279       1.1  jakllsch 		if ((trb_3 & XHCI_TRB_3_ED_BIT) != 0) {
   1280       1.1  jakllsch 			if ((trb_0 & 0x3) == 0x0) {
   1281       1.1  jakllsch 				usb_transfer_complete(xfer);
   1282       1.1  jakllsch 			}
   1283       1.1  jakllsch 		} else {
   1284       1.1  jakllsch 			usb_transfer_complete(xfer);
   1285       1.1  jakllsch 		}
   1286       1.1  jakllsch 		//mutex_exit(&sc->sc_lock); /* XXX ??? */
   1287       1.1  jakllsch 
   1288       1.1  jakllsch 		}
   1289       1.1  jakllsch 		break;
   1290       1.1  jakllsch 	case XHCI_TRB_EVENT_CMD_COMPLETE:
   1291       1.1  jakllsch 		if (trb_0 == sc->sc_command_addr) {
   1292       1.1  jakllsch 			sc->sc_result_trb.trb_0 = trb_0;
   1293       1.1  jakllsch 			sc->sc_result_trb.trb_2 = trb_2;
   1294       1.1  jakllsch 			sc->sc_result_trb.trb_3 = trb_3;
   1295       1.1  jakllsch 			if (XHCI_TRB_2_ERROR_GET(trb_2) !=
   1296       1.1  jakllsch 			    XHCI_TRB_ERROR_SUCCESS) {
   1297      1.27     skrll 				DPRINTFN(1, "command completion "
   1298       1.1  jakllsch 				    "failure: 0x%016"PRIx64" 0x%08"PRIx32" "
   1299      1.27     skrll 				    "0x%08"PRIx32, trb_0, trb_2, trb_3, 0);
   1300       1.1  jakllsch 			}
   1301       1.1  jakllsch 			cv_signal(&sc->sc_command_cv);
   1302       1.1  jakllsch 		} else {
   1303      1.27     skrll 			DPRINTFN(1, "event: %p 0x%016"PRIx64" "
   1304      1.27     skrll 			    "0x%08"PRIx32" 0x%08"PRIx32, trb, trb_0,
   1305       1.1  jakllsch 			    trb_2, trb_3);
   1306       1.1  jakllsch 		}
   1307       1.1  jakllsch 		break;
   1308       1.1  jakllsch 	case XHCI_TRB_EVENT_PORT_STS_CHANGE:
   1309       1.1  jakllsch 		xhci_rhpsc(sc, (uint32_t)((trb_0 >> 24) & 0xff));
   1310       1.1  jakllsch 		break;
   1311       1.1  jakllsch 	default:
   1312       1.1  jakllsch 		break;
   1313       1.1  jakllsch 	}
   1314       1.1  jakllsch }
   1315       1.1  jakllsch 
   1316       1.1  jakllsch static void
   1317       1.1  jakllsch xhci_softintr(void *v)
   1318       1.1  jakllsch {
   1319       1.1  jakllsch 	struct usbd_bus * const bus = v;
   1320  1.28.2.5     skrll 	struct xhci_softc * const sc = bus->ub_hcpriv;
   1321       1.1  jakllsch 	struct xhci_ring * const er = &sc->sc_er;
   1322       1.1  jakllsch 	struct xhci_trb *trb;
   1323       1.1  jakllsch 	int i, j, k;
   1324       1.1  jakllsch 
   1325      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1326       1.1  jakllsch 
   1327       1.1  jakllsch 	i = er->xr_ep;
   1328       1.1  jakllsch 	j = er->xr_cs;
   1329       1.1  jakllsch 
   1330      1.27     skrll 	DPRINTFN(16, "xr_ep %d xr_cs %d", i, j, 0, 0);
   1331      1.27     skrll 
   1332       1.1  jakllsch 	while (1) {
   1333       1.1  jakllsch 		usb_syncmem(&er->xr_dma, XHCI_TRB_SIZE * i, XHCI_TRB_SIZE,
   1334       1.1  jakllsch 		    BUS_DMASYNC_POSTREAD);
   1335       1.1  jakllsch 		trb = &er->xr_trb[i];
   1336       1.1  jakllsch 		k = (le32toh(trb->trb_3) & XHCI_TRB_3_CYCLE_BIT) ? 1 : 0;
   1337       1.1  jakllsch 
   1338       1.1  jakllsch 		if (j != k)
   1339       1.1  jakllsch 			break;
   1340       1.1  jakllsch 
   1341       1.1  jakllsch 		xhci_handle_event(sc, trb);
   1342       1.1  jakllsch 
   1343       1.1  jakllsch 		i++;
   1344       1.1  jakllsch 		if (i == XHCI_EVENT_RING_TRBS) {
   1345       1.1  jakllsch 			i = 0;
   1346       1.1  jakllsch 			j ^= 1;
   1347       1.1  jakllsch 		}
   1348       1.1  jakllsch 	}
   1349       1.1  jakllsch 
   1350       1.1  jakllsch 	er->xr_ep = i;
   1351       1.1  jakllsch 	er->xr_cs = j;
   1352       1.1  jakllsch 
   1353       1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERDP(0), xhci_ring_trbp(er, er->xr_ep) |
   1354       1.1  jakllsch 	    XHCI_ERDP_LO_BUSY);
   1355       1.1  jakllsch 
   1356      1.27     skrll 	DPRINTFN(16, "ends", 0, 0, 0, 0);
   1357       1.1  jakllsch 
   1358       1.1  jakllsch 	return;
   1359       1.1  jakllsch }
   1360       1.1  jakllsch 
   1361       1.1  jakllsch static void
   1362       1.1  jakllsch xhci_poll(struct usbd_bus *bus)
   1363       1.1  jakllsch {
   1364  1.28.2.5     skrll 	struct xhci_softc * const sc = bus->ub_hcpriv;
   1365       1.1  jakllsch 
   1366      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1367       1.1  jakllsch 
   1368      1.25     skrll 	mutex_spin_enter(&sc->sc_intr_lock);
   1369       1.1  jakllsch 	xhci_intr1(sc);
   1370      1.25     skrll 	mutex_spin_exit(&sc->sc_intr_lock);
   1371       1.1  jakllsch 
   1372       1.1  jakllsch 	return;
   1373       1.1  jakllsch }
   1374       1.1  jakllsch 
   1375       1.1  jakllsch static usbd_xfer_handle
   1376       1.1  jakllsch xhci_allocx(struct usbd_bus *bus)
   1377       1.1  jakllsch {
   1378  1.28.2.5     skrll 	struct xhci_softc * const sc = bus->ub_hcpriv;
   1379       1.1  jakllsch 	usbd_xfer_handle xfer;
   1380       1.1  jakllsch 
   1381      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1382       1.1  jakllsch 
   1383       1.1  jakllsch 	xfer = pool_cache_get(sc->sc_xferpool, PR_NOWAIT);
   1384       1.1  jakllsch 	if (xfer != NULL) {
   1385       1.6     skrll 		memset(xfer, 0, sizeof(struct xhci_xfer));
   1386       1.1  jakllsch #ifdef DIAGNOSTIC
   1387  1.28.2.5     skrll 		xfer->ux_state = XFER_BUSY;
   1388       1.1  jakllsch #endif
   1389       1.1  jakllsch 	}
   1390       1.1  jakllsch 
   1391       1.1  jakllsch 	return xfer;
   1392       1.1  jakllsch }
   1393       1.1  jakllsch 
   1394       1.1  jakllsch static void
   1395       1.1  jakllsch xhci_freex(struct usbd_bus *bus, usbd_xfer_handle xfer)
   1396       1.1  jakllsch {
   1397  1.28.2.5     skrll 	struct xhci_softc * const sc = bus->ub_hcpriv;
   1398       1.1  jakllsch 
   1399      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1400       1.1  jakllsch 
   1401       1.1  jakllsch #ifdef DIAGNOSTIC
   1402  1.28.2.5     skrll 	if (xfer->ux_state != XFER_BUSY) {
   1403      1.27     skrll 		DPRINTFN(0, "xfer=%p not busy, 0x%08x",
   1404  1.28.2.5     skrll 		    xfer, xfer->ux_state, 0, 0);
   1405       1.1  jakllsch 	}
   1406  1.28.2.5     skrll 	xfer->ux_state = XFER_FREE;
   1407       1.1  jakllsch #endif
   1408       1.1  jakllsch 	pool_cache_put(sc->sc_xferpool, xfer);
   1409       1.1  jakllsch }
   1410       1.1  jakllsch 
   1411       1.1  jakllsch static void
   1412       1.1  jakllsch xhci_get_lock(struct usbd_bus *bus, kmutex_t **lock)
   1413       1.1  jakllsch {
   1414  1.28.2.5     skrll 	struct xhci_softc * const sc = bus->ub_hcpriv;
   1415       1.1  jakllsch 
   1416       1.1  jakllsch 	*lock = &sc->sc_lock;
   1417       1.1  jakllsch }
   1418       1.1  jakllsch 
   1419  1.28.2.1     skrll extern uint32_t usb_cookie_no;
   1420       1.1  jakllsch 
   1421       1.1  jakllsch static usbd_status
   1422       1.1  jakllsch xhci_new_device(device_t parent, usbd_bus_handle bus, int depth,
   1423       1.1  jakllsch     int speed, int port, struct usbd_port *up)
   1424       1.1  jakllsch {
   1425  1.28.2.5     skrll 	struct xhci_softc * const sc = bus->ub_hcpriv;
   1426       1.1  jakllsch 	usbd_device_handle dev;
   1427       1.1  jakllsch 	usbd_status err;
   1428       1.1  jakllsch 	usb_device_descriptor_t *dd;
   1429       1.1  jakllsch 	struct usbd_device *hub;
   1430       1.1  jakllsch 	struct usbd_device *adev;
   1431       1.1  jakllsch 	int rhport = 0;
   1432       1.1  jakllsch 	struct xhci_slot *xs;
   1433       1.1  jakllsch 	uint32_t *cp;
   1434       1.1  jakllsch 	uint8_t slot;
   1435       1.1  jakllsch 	uint8_t addr;
   1436       1.1  jakllsch 
   1437      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1438      1.27     skrll 	DPRINTFN(4, "port=%d depth=%d speed=%d upport %d",
   1439  1.28.2.5     skrll 		 port, depth, speed, up->up_portno);
   1440      1.27     skrll 
   1441       1.1  jakllsch 	dev = malloc(sizeof *dev, M_USB, M_NOWAIT|M_ZERO);
   1442       1.1  jakllsch 	if (dev == NULL)
   1443       1.1  jakllsch 		return USBD_NOMEM;
   1444       1.1  jakllsch 
   1445  1.28.2.5     skrll 	dev->ud_bus = bus;
   1446       1.1  jakllsch 
   1447       1.1  jakllsch 	/* Set up default endpoint handle. */
   1448  1.28.2.5     skrll 	dev->ud_ep0.ue_edesc = &dev->ud_ep0desc;
   1449       1.1  jakllsch 
   1450       1.1  jakllsch 	/* Set up default endpoint descriptor. */
   1451  1.28.2.5     skrll 	dev->ud_ep0desc.bLength = USB_ENDPOINT_DESCRIPTOR_SIZE;
   1452  1.28.2.5     skrll 	dev->ud_ep0desc.bDescriptorType = UDESC_ENDPOINT;
   1453  1.28.2.5     skrll 	dev->ud_ep0desc.bEndpointAddress = USB_CONTROL_ENDPOINT;
   1454  1.28.2.5     skrll 	dev->ud_ep0desc.bmAttributes = UE_CONTROL;
   1455       1.1  jakllsch 	/* XXX */
   1456      1.26     skrll 	if (speed == USB_SPEED_LOW)
   1457  1.28.2.5     skrll 		USETW(dev->ud_ep0desc.wMaxPacketSize, USB_MAX_IPACKET);
   1458      1.26     skrll 	else
   1459  1.28.2.5     skrll 		USETW(dev->ud_ep0desc.wMaxPacketSize, 64);
   1460  1.28.2.5     skrll 	dev->ud_ep0desc.bInterval = 0;
   1461       1.1  jakllsch 
   1462       1.1  jakllsch 	/* doesn't matter, just don't let it uninitialized */
   1463  1.28.2.5     skrll 	dev->ud_ep0.ue_toggle = 0;
   1464       1.1  jakllsch 
   1465  1.28.2.5     skrll 	DPRINTFN(4, "up %p portno %d", up, up->up_portno, 0, 0);
   1466       1.1  jakllsch 
   1467  1.28.2.5     skrll 	dev->ud_quirks = &usbd_no_quirk;
   1468  1.28.2.5     skrll 	dev->ud_addr = 0;
   1469  1.28.2.5     skrll 	dev->ud_ddesc.bMaxPacketSize = 0;
   1470  1.28.2.5     skrll 	dev->ud_depth = depth;
   1471  1.28.2.5     skrll 	dev->ud_powersrc = up;
   1472  1.28.2.5     skrll 	dev->ud_myhub = up->up_parent;
   1473       1.1  jakllsch 
   1474  1.28.2.5     skrll 	up->up_dev = dev;
   1475       1.1  jakllsch 
   1476       1.1  jakllsch 	/* Locate root hub port */
   1477       1.1  jakllsch 	for (adev = dev, hub = dev;
   1478       1.1  jakllsch 	    hub != NULL;
   1479  1.28.2.5     skrll 	    adev = hub, hub = hub->ud_myhub) {
   1480      1.27     skrll 		DPRINTFN(4, "hub %p", hub, 0, 0, 0);
   1481       1.1  jakllsch 	}
   1482      1.27     skrll 	DPRINTFN(4, "hub %p", hub, 0, 0, 0);
   1483       1.1  jakllsch 
   1484       1.1  jakllsch 	if (hub != NULL) {
   1485  1.28.2.5     skrll 		for (int p = 0; p < hub->ud_hub->uh_hubdesc.bNbrPorts; p++) {
   1486  1.28.2.5     skrll 			if (hub->ud_hub->uh_ports[p].up_dev == adev) {
   1487       1.1  jakllsch 				rhport = p;
   1488       1.1  jakllsch 			}
   1489       1.1  jakllsch 		}
   1490       1.1  jakllsch 	} else {
   1491       1.1  jakllsch 		rhport = port;
   1492       1.1  jakllsch 	}
   1493       1.1  jakllsch 	if (speed == USB_SPEED_SUPER) {
   1494       1.1  jakllsch 		rhport += sc->sc_ss_port_start - 1;
   1495       1.1  jakllsch 	} else {
   1496       1.1  jakllsch 		rhport += sc->sc_hs_port_start - 1;
   1497       1.1  jakllsch 	}
   1498      1.27     skrll 	DPRINTFN(4, "rhport %d", rhport, 0, 0, 0);
   1499       1.1  jakllsch 
   1500  1.28.2.5     skrll 	dev->ud_speed = speed;
   1501  1.28.2.5     skrll 	dev->ud_langid = USBD_NOLANG;
   1502  1.28.2.5     skrll 	dev->ud_cookie.cookie = ++usb_cookie_no;
   1503       1.1  jakllsch 
   1504       1.1  jakllsch 	/* Establish the default pipe. */
   1505  1.28.2.5     skrll 	err = usbd_setup_pipe(dev, 0, &dev->ud_ep0, USBD_DEFAULT_INTERVAL,
   1506  1.28.2.5     skrll 	    &dev->ud_pipe0);
   1507       1.1  jakllsch 	if (err) {
   1508       1.1  jakllsch 		usbd_remove_device(dev, up);
   1509       1.1  jakllsch 		return (err);
   1510       1.1  jakllsch 	}
   1511       1.1  jakllsch 
   1512  1.28.2.5     skrll 	dd = &dev->ud_ddesc;
   1513       1.1  jakllsch 
   1514       1.1  jakllsch 	if ((depth == 0) && (port == 0)) {
   1515  1.28.2.5     skrll 		KASSERT(bus->ub_devices[dev->ud_addr] == NULL);
   1516  1.28.2.5     skrll 		bus->ub_devices[dev->ud_addr] = dev;
   1517       1.1  jakllsch 		err = usbd_get_initial_ddesc(dev, dd);
   1518       1.1  jakllsch 		if (err)
   1519       1.1  jakllsch 			return err;
   1520       1.1  jakllsch 		err = usbd_reload_device_desc(dev);
   1521       1.1  jakllsch 		if (err)
   1522       1.1  jakllsch 			return err;
   1523       1.1  jakllsch 	} else {
   1524       1.1  jakllsch 		err = xhci_enable_slot(sc, &slot);
   1525       1.1  jakllsch 		if (err)
   1526       1.1  jakllsch 			return err;
   1527       1.1  jakllsch 		err = xhci_init_slot(sc, slot, depth, speed, port, rhport);
   1528       1.1  jakllsch 		if (err)
   1529       1.1  jakllsch 			return err;
   1530       1.1  jakllsch 		xs = &sc->sc_slots[slot];
   1531  1.28.2.5     skrll 		dev->ud_hcpriv = xs;
   1532       1.1  jakllsch 		cp = xhci_slot_get_dcv(sc, xs, XHCI_DCI_SLOT);
   1533       1.1  jakllsch 		//hexdump("slot context", cp, sc->sc_ctxsz);
   1534       1.1  jakllsch 		addr = XHCI_SCTX_3_DEV_ADDR_GET(cp[3]);
   1535      1.27     skrll 		DPRINTFN(4, "device address %u", addr, 0, 0, 0);
   1536       1.1  jakllsch 		/* XXX ensure we know when the hardware does something
   1537       1.1  jakllsch 		   we can't yet cope with */
   1538       1.1  jakllsch 		KASSERT(addr >= 1 && addr <= 127);
   1539  1.28.2.5     skrll 		dev->ud_addr = addr;
   1540  1.28.2.5     skrll 		/* XXX dev->ud_addr not necessarily unique on bus */
   1541  1.28.2.5     skrll 		KASSERT(bus->ub_devices[dev->ud_addr] == NULL);
   1542  1.28.2.5     skrll 		bus->ub_devices[dev->ud_addr] = dev;
   1543       1.1  jakllsch 
   1544       1.1  jakllsch 		err = usbd_get_initial_ddesc(dev, dd);
   1545       1.1  jakllsch 		if (err)
   1546       1.1  jakllsch 			return err;
   1547      1.24     skrll 		/* 4.8.2.1 */
   1548      1.24     skrll 		if (speed == USB_SPEED_SUPER)
   1549  1.28.2.5     skrll 			USETW(dev->ud_ep0desc.wMaxPacketSize,
   1550      1.24     skrll 			    (1 << dd->bMaxPacketSize));
   1551      1.24     skrll 		else
   1552  1.28.2.5     skrll 	 		USETW(dev->ud_ep0desc.wMaxPacketSize,
   1553      1.24     skrll 			    dd->bMaxPacketSize);
   1554      1.27     skrll 		DPRINTFN(4, "bMaxPacketSize %u", dd->bMaxPacketSize, 0, 0, 0);
   1555      1.24     skrll 		xhci_update_ep0_mps(sc, xs,
   1556  1.28.2.5     skrll 		    UGETW(dev->ud_ep0desc.wMaxPacketSize));
   1557       1.1  jakllsch 		err = usbd_reload_device_desc(dev);
   1558       1.1  jakllsch 		if (err)
   1559       1.1  jakllsch 			return err;
   1560       1.1  jakllsch 
   1561  1.28.2.5     skrll 		usbd_kill_pipe(dev->ud_pipe0);
   1562  1.28.2.5     skrll 		err = usbd_setup_pipe(dev, 0, &dev->ud_ep0,
   1563  1.28.2.5     skrll 		    USBD_DEFAULT_INTERVAL, &dev->ud_pipe0);
   1564       1.1  jakllsch 	}
   1565       1.1  jakllsch 
   1566      1.27     skrll 	DPRINTFN(1, "adding unit addr=%d, rev=%02x,",
   1567  1.28.2.5     skrll 		dev->ud_addr, UGETW(dd->bcdUSB), 0, 0);
   1568      1.27     skrll 	DPRINTFN(1, " class=%d, subclass=%d, protocol=%d,",
   1569      1.27     skrll 		dd->bDeviceClass, dd->bDeviceSubClass,
   1570      1.27     skrll 		dd->bDeviceProtocol, 0);
   1571      1.27     skrll 	DPRINTFN(1, " mps=%d, len=%d, noconf=%d, speed=%d",
   1572      1.27     skrll 		dd->bMaxPacketSize, dd->bLength, dd->bNumConfigurations,
   1573  1.28.2.5     skrll 		dev->ud_speed);
   1574       1.1  jakllsch 
   1575       1.1  jakllsch 	usbd_add_dev_event(USB_EVENT_DEVICE_ATTACH, dev);
   1576       1.1  jakllsch 
   1577       1.1  jakllsch 	if ((depth == 0) && (port == 0)) {
   1578       1.1  jakllsch 		usbd_attach_roothub(parent, dev);
   1579  1.28.2.5     skrll 		DPRINTFN(1, "root_hub %p", bus->ub_roothub, 0, 0, 0);
   1580       1.1  jakllsch 		return USBD_NORMAL_COMPLETION;
   1581       1.1  jakllsch 	}
   1582       1.1  jakllsch 
   1583       1.1  jakllsch 
   1584  1.28.2.5     skrll 	err = usbd_probe_and_attach(parent, dev, port, dev->ud_addr);
   1585       1.1  jakllsch 	if (err) {
   1586       1.1  jakllsch 		usbd_remove_device(dev, up);
   1587       1.1  jakllsch 		return (err);
   1588       1.1  jakllsch 	}
   1589       1.1  jakllsch 
   1590       1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   1591       1.1  jakllsch }
   1592       1.1  jakllsch 
   1593       1.1  jakllsch static usbd_status
   1594       1.1  jakllsch xhci_ring_init(struct xhci_softc * const sc, struct xhci_ring * const xr,
   1595       1.1  jakllsch     size_t ntrb, size_t align)
   1596       1.1  jakllsch {
   1597       1.1  jakllsch 	usbd_status err;
   1598       1.1  jakllsch 	size_t size = ntrb * XHCI_TRB_SIZE;
   1599       1.1  jakllsch 
   1600      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1601      1.27     skrll 
   1602       1.1  jakllsch 	err = usb_allocmem(&sc->sc_bus, size, align, &xr->xr_dma);
   1603       1.1  jakllsch 	if (err)
   1604       1.1  jakllsch 		return err;
   1605       1.1  jakllsch 	mutex_init(&xr->xr_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
   1606       1.1  jakllsch 	xr->xr_cookies = kmem_zalloc(sizeof(*xr->xr_cookies) * ntrb, KM_SLEEP);
   1607       1.1  jakllsch 	xr->xr_trb = xhci_ring_trbv(xr, 0);
   1608       1.1  jakllsch 	xr->xr_ntrb = ntrb;
   1609       1.1  jakllsch 	xr->xr_ep = 0;
   1610       1.1  jakllsch 	xr->xr_cs = 1;
   1611       1.1  jakllsch 	memset(xr->xr_trb, 0, size);
   1612       1.1  jakllsch 	usb_syncmem(&xr->xr_dma, 0, size, BUS_DMASYNC_PREWRITE);
   1613       1.1  jakllsch 	xr->is_halted = false;
   1614       1.1  jakllsch 
   1615       1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   1616       1.1  jakllsch }
   1617       1.1  jakllsch 
   1618       1.1  jakllsch static void
   1619       1.1  jakllsch xhci_ring_free(struct xhci_softc * const sc, struct xhci_ring * const xr)
   1620       1.1  jakllsch {
   1621       1.1  jakllsch 	usb_freemem(&sc->sc_bus, &xr->xr_dma);
   1622       1.1  jakllsch 	mutex_destroy(&xr->xr_lock);
   1623       1.1  jakllsch 	kmem_free(xr->xr_cookies, sizeof(*xr->xr_cookies) * xr->xr_ntrb);
   1624       1.1  jakllsch }
   1625       1.1  jakllsch 
   1626       1.1  jakllsch static void
   1627       1.1  jakllsch xhci_ring_put(struct xhci_softc * const sc, struct xhci_ring * const xr,
   1628       1.1  jakllsch     void *cookie, struct xhci_trb * const trbs, size_t ntrbs)
   1629       1.1  jakllsch {
   1630       1.1  jakllsch 	size_t i;
   1631       1.1  jakllsch 	u_int ri;
   1632       1.1  jakllsch 	u_int cs;
   1633       1.1  jakllsch 	uint64_t parameter;
   1634       1.1  jakllsch 	uint32_t status;
   1635       1.1  jakllsch 	uint32_t control;
   1636       1.1  jakllsch 
   1637      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1638      1.27     skrll 
   1639       1.1  jakllsch 	for (i = 0; i < ntrbs; i++) {
   1640      1.27     skrll 		DPRINTFN(12, "xr %p trbs %p num %zu", xr, trbs, i, 0);
   1641      1.27     skrll 		DPRINTFN(12, " %016"PRIx64" %08"PRIx32" %08"PRIx32,
   1642      1.27     skrll 		    trbs[i].trb_0, trbs[i].trb_2, trbs[i].trb_3, 0);
   1643       1.1  jakllsch 		KASSERT(XHCI_TRB_3_TYPE_GET(trbs[i].trb_3) !=
   1644       1.1  jakllsch 		    XHCI_TRB_TYPE_LINK);
   1645       1.1  jakllsch 	}
   1646       1.1  jakllsch 
   1647      1.27     skrll 	DPRINTFN(12, "%p xr_ep 0x%x xr_cs %u", xr, xr->xr_ep, xr->xr_cs, 0);
   1648       1.1  jakllsch 
   1649       1.1  jakllsch 	ri = xr->xr_ep;
   1650       1.1  jakllsch 	cs = xr->xr_cs;
   1651       1.1  jakllsch 
   1652      1.11       dsl 	/*
   1653      1.11       dsl 	 * Although the xhci hardware can do scatter/gather dma from
   1654      1.11       dsl 	 * arbitrary sized buffers, there is a non-obvious restriction
   1655      1.11       dsl 	 * that a LINK trb is only allowed at the end of a burst of
   1656      1.11       dsl 	 * transfers - which might be 16kB.
   1657      1.11       dsl 	 * Arbitrary aligned LINK trb definitely fail on Ivy bridge.
   1658      1.11       dsl 	 * The simple solution is not to allow a LINK trb in the middle
   1659      1.11       dsl 	 * of anything - as here.
   1660      1.13       dsl 	 * XXX: (dsl) There are xhci controllers out there (eg some made by
   1661      1.13       dsl 	 * ASMedia) that seem to lock up if they process a LINK trb but
   1662      1.13       dsl 	 * cannot process the linked-to trb yet.
   1663      1.13       dsl 	 * The code should write the 'cycle' bit on the link trb AFTER
   1664      1.13       dsl 	 * adding the other trb.
   1665      1.11       dsl 	 */
   1666       1.1  jakllsch 	if (ri + ntrbs >= (xr->xr_ntrb - 1)) {
   1667       1.1  jakllsch 		parameter = xhci_ring_trbp(xr, 0);
   1668       1.1  jakllsch 		status = 0;
   1669       1.1  jakllsch 		control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_LINK) |
   1670       1.1  jakllsch 		    XHCI_TRB_3_TC_BIT | (cs ? XHCI_TRB_3_CYCLE_BIT : 0);
   1671       1.1  jakllsch 		xhci_trb_put(&xr->xr_trb[ri], htole64(parameter),
   1672       1.1  jakllsch 		    htole32(status), htole32(control));
   1673       1.1  jakllsch 		usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * ri, XHCI_TRB_SIZE * 1,
   1674       1.1  jakllsch 		    BUS_DMASYNC_PREWRITE);
   1675       1.1  jakllsch 		xr->xr_cookies[ri] = NULL;
   1676       1.1  jakllsch 		xr->xr_ep = 0;
   1677       1.1  jakllsch 		xr->xr_cs ^= 1;
   1678       1.1  jakllsch 		ri = xr->xr_ep;
   1679       1.1  jakllsch 		cs = xr->xr_cs;
   1680       1.1  jakllsch 	}
   1681       1.1  jakllsch 
   1682       1.1  jakllsch 	ri++;
   1683       1.1  jakllsch 
   1684      1.11       dsl 	/* Write any subsequent TRB first */
   1685       1.1  jakllsch 	for (i = 1; i < ntrbs; i++) {
   1686       1.1  jakllsch 		parameter = trbs[i].trb_0;
   1687       1.1  jakllsch 		status = trbs[i].trb_2;
   1688       1.1  jakllsch 		control = trbs[i].trb_3;
   1689       1.1  jakllsch 
   1690       1.1  jakllsch 		if (cs) {
   1691       1.1  jakllsch 			control |= XHCI_TRB_3_CYCLE_BIT;
   1692       1.1  jakllsch 		} else {
   1693       1.1  jakllsch 			control &= ~XHCI_TRB_3_CYCLE_BIT;
   1694       1.1  jakllsch 		}
   1695       1.1  jakllsch 
   1696       1.1  jakllsch 		xhci_trb_put(&xr->xr_trb[ri], htole64(parameter),
   1697       1.1  jakllsch 		    htole32(status), htole32(control));
   1698       1.1  jakllsch 		usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * ri, XHCI_TRB_SIZE * 1,
   1699       1.1  jakllsch 		    BUS_DMASYNC_PREWRITE);
   1700       1.1  jakllsch 		xr->xr_cookies[ri] = cookie;
   1701       1.1  jakllsch 		ri++;
   1702       1.1  jakllsch 	}
   1703       1.1  jakllsch 
   1704      1.11       dsl 	/* Write the first TRB last */
   1705       1.1  jakllsch 	i = 0;
   1706       1.1  jakllsch 	{
   1707       1.1  jakllsch 		parameter = trbs[i].trb_0;
   1708       1.1  jakllsch 		status = trbs[i].trb_2;
   1709       1.1  jakllsch 		control = trbs[i].trb_3;
   1710       1.1  jakllsch 
   1711       1.1  jakllsch 		if (xr->xr_cs) {
   1712       1.1  jakllsch 			control |= XHCI_TRB_3_CYCLE_BIT;
   1713       1.1  jakllsch 		} else {
   1714       1.1  jakllsch 			control &= ~XHCI_TRB_3_CYCLE_BIT;
   1715       1.1  jakllsch 		}
   1716       1.1  jakllsch 
   1717       1.1  jakllsch 		xhci_trb_put(&xr->xr_trb[xr->xr_ep], htole64(parameter),
   1718       1.1  jakllsch 		    htole32(status), htole32(control));
   1719       1.1  jakllsch 		usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * ri, XHCI_TRB_SIZE * 1,
   1720       1.1  jakllsch 		    BUS_DMASYNC_PREWRITE);
   1721       1.1  jakllsch 		xr->xr_cookies[xr->xr_ep] = cookie;
   1722       1.1  jakllsch 	}
   1723       1.1  jakllsch 
   1724       1.1  jakllsch 	xr->xr_ep = ri;
   1725       1.1  jakllsch 	xr->xr_cs = cs;
   1726       1.1  jakllsch 
   1727      1.27     skrll 	DPRINTFN(12, "%p xr_ep 0x%x xr_cs %u", xr, xr->xr_ep, xr->xr_cs, 0);
   1728       1.1  jakllsch }
   1729       1.1  jakllsch 
   1730       1.1  jakllsch static usbd_status
   1731       1.1  jakllsch xhci_do_command(struct xhci_softc * const sc, struct xhci_trb * const trb,
   1732       1.1  jakllsch     int timeout)
   1733       1.1  jakllsch {
   1734       1.1  jakllsch 	struct xhci_ring * const cr = &sc->sc_cr;
   1735       1.1  jakllsch 	usbd_status err;
   1736       1.1  jakllsch 
   1737      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1738      1.27     skrll 	DPRINTFN(12, "input: 0x%016"PRIx64" 0x%08"PRIx32" 0x%08"PRIx32,
   1739      1.27     skrll 	    trb->trb_0, trb->trb_2, trb->trb_3, 0);
   1740       1.1  jakllsch 
   1741       1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   1742       1.1  jakllsch 
   1743       1.1  jakllsch 	KASSERT(sc->sc_command_addr == 0);
   1744       1.1  jakllsch 	sc->sc_command_addr = xhci_ring_trbp(cr, cr->xr_ep);
   1745       1.1  jakllsch 
   1746       1.1  jakllsch 	mutex_enter(&cr->xr_lock);
   1747       1.1  jakllsch 	xhci_ring_put(sc, cr, NULL, trb, 1);
   1748       1.1  jakllsch 	mutex_exit(&cr->xr_lock);
   1749       1.1  jakllsch 
   1750       1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(0), 0);
   1751       1.1  jakllsch 
   1752       1.1  jakllsch 	if (cv_timedwait(&sc->sc_command_cv, &sc->sc_lock,
   1753       1.1  jakllsch 	    MAX(1, mstohz(timeout))) == EWOULDBLOCK) {
   1754       1.1  jakllsch 		err = USBD_TIMEOUT;
   1755       1.1  jakllsch 		goto timedout;
   1756       1.1  jakllsch 	}
   1757       1.1  jakllsch 
   1758       1.1  jakllsch 	trb->trb_0 = sc->sc_result_trb.trb_0;
   1759       1.1  jakllsch 	trb->trb_2 = sc->sc_result_trb.trb_2;
   1760       1.1  jakllsch 	trb->trb_3 = sc->sc_result_trb.trb_3;
   1761       1.1  jakllsch 
   1762      1.27     skrll 	DPRINTFN(12, "output: 0x%016"PRIx64" 0x%08"PRIx32" 0x%08"PRIx32"",
   1763      1.27     skrll 	    trb->trb_0, trb->trb_2, trb->trb_3, 0);
   1764       1.1  jakllsch 
   1765       1.1  jakllsch 	switch (XHCI_TRB_2_ERROR_GET(trb->trb_2)) {
   1766       1.1  jakllsch 	case XHCI_TRB_ERROR_SUCCESS:
   1767       1.1  jakllsch 		err = USBD_NORMAL_COMPLETION;
   1768       1.1  jakllsch 		break;
   1769       1.1  jakllsch 	default:
   1770       1.1  jakllsch 	case 192 ... 223:
   1771       1.1  jakllsch 		err = USBD_IOERROR;
   1772       1.1  jakllsch 		break;
   1773       1.1  jakllsch 	case 224 ... 255:
   1774       1.1  jakllsch 		err = USBD_NORMAL_COMPLETION;
   1775       1.1  jakllsch 		break;
   1776       1.1  jakllsch 	}
   1777       1.1  jakllsch 
   1778       1.1  jakllsch timedout:
   1779       1.1  jakllsch 	sc->sc_command_addr = 0;
   1780       1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   1781       1.1  jakllsch 	return err;
   1782       1.1  jakllsch }
   1783       1.1  jakllsch 
   1784       1.1  jakllsch static usbd_status
   1785       1.1  jakllsch xhci_enable_slot(struct xhci_softc * const sc, uint8_t * const slotp)
   1786       1.1  jakllsch {
   1787       1.1  jakllsch 	struct xhci_trb trb;
   1788       1.1  jakllsch 	usbd_status err;
   1789       1.1  jakllsch 
   1790      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1791      1.27     skrll 
   1792       1.1  jakllsch 	trb.trb_0 = 0;
   1793       1.1  jakllsch 	trb.trb_2 = 0;
   1794       1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ENABLE_SLOT);
   1795       1.1  jakllsch 
   1796       1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1797       1.1  jakllsch 	if (err != USBD_NORMAL_COMPLETION) {
   1798       1.1  jakllsch 		return err;
   1799       1.1  jakllsch 	}
   1800       1.1  jakllsch 
   1801       1.1  jakllsch 	*slotp = XHCI_TRB_3_SLOT_GET(trb.trb_3);
   1802       1.1  jakllsch 
   1803       1.1  jakllsch 	return err;
   1804       1.1  jakllsch }
   1805       1.1  jakllsch 
   1806       1.1  jakllsch static usbd_status
   1807       1.1  jakllsch xhci_address_device(struct xhci_softc * const sc,
   1808       1.1  jakllsch     uint64_t icp, uint8_t slot_id, bool bsr)
   1809       1.1  jakllsch {
   1810       1.1  jakllsch 	struct xhci_trb trb;
   1811       1.1  jakllsch 	usbd_status err;
   1812       1.1  jakllsch 
   1813      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1814      1.27     skrll 
   1815       1.1  jakllsch 	trb.trb_0 = icp;
   1816       1.1  jakllsch 	trb.trb_2 = 0;
   1817       1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(slot_id) |
   1818       1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ADDRESS_DEVICE) |
   1819       1.1  jakllsch 	    (bsr ? XHCI_TRB_3_BSR_BIT : 0);
   1820       1.1  jakllsch 
   1821       1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1822       1.1  jakllsch 	return err;
   1823       1.1  jakllsch }
   1824       1.1  jakllsch 
   1825       1.1  jakllsch static usbd_status
   1826       1.1  jakllsch xhci_update_ep0_mps(struct xhci_softc * const sc,
   1827       1.1  jakllsch     struct xhci_slot * const xs, u_int mps)
   1828       1.1  jakllsch {
   1829       1.1  jakllsch 	struct xhci_trb trb;
   1830       1.1  jakllsch 	usbd_status err;
   1831       1.1  jakllsch 	uint32_t * cp;
   1832       1.1  jakllsch 
   1833      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1834      1.27     skrll 	DPRINTFN(4, "slot %u mps %u", xs->xs_idx, mps, 0, 0);
   1835       1.1  jakllsch 
   1836       1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
   1837       1.1  jakllsch 	cp[0] = htole32(0);
   1838       1.1  jakllsch 	cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(XHCI_DCI_EP_CONTROL));
   1839       1.1  jakllsch 
   1840       1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_EP_CONTROL));
   1841       1.1  jakllsch 	cp[1] = htole32(XHCI_EPCTX_1_MAXP_SIZE_SET(mps));
   1842       1.1  jakllsch 
   1843       1.1  jakllsch 	/* sync input contexts before they are read from memory */
   1844       1.1  jakllsch 	usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
   1845       1.1  jakllsch 	hexdump("input context", xhci_slot_get_icv(sc, xs, 0),
   1846       1.1  jakllsch 	    sc->sc_ctxsz * 4);
   1847       1.1  jakllsch 
   1848       1.1  jakllsch 	trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
   1849       1.1  jakllsch 	trb.trb_2 = 0;
   1850       1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1851       1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_EVALUATE_CTX);
   1852       1.1  jakllsch 
   1853       1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1854       1.1  jakllsch 	KASSERT(err == USBD_NORMAL_COMPLETION); /* XXX */
   1855       1.1  jakllsch 	return err;
   1856       1.1  jakllsch }
   1857       1.1  jakllsch 
   1858       1.1  jakllsch static void
   1859       1.1  jakllsch xhci_set_dcba(struct xhci_softc * const sc, uint64_t dcba, int si)
   1860       1.1  jakllsch {
   1861       1.1  jakllsch 	uint64_t * const dcbaa = KERNADDR(&sc->sc_dcbaa_dma, 0);
   1862       1.1  jakllsch 
   1863      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1864      1.27     skrll 	DPRINTFN(4, "dcbaa %p dc %016"PRIx64" slot %d",
   1865      1.27     skrll 	    &dcbaa[si], dcba, si, 0);
   1866       1.1  jakllsch 
   1867       1.5      matt 	dcbaa[si] = htole64(dcba);
   1868       1.1  jakllsch 	usb_syncmem(&sc->sc_dcbaa_dma, si * sizeof(uint64_t), sizeof(uint64_t),
   1869       1.1  jakllsch 	    BUS_DMASYNC_PREWRITE);
   1870       1.1  jakllsch }
   1871       1.1  jakllsch 
   1872       1.1  jakllsch static usbd_status
   1873       1.1  jakllsch xhci_init_slot(struct xhci_softc * const sc, uint32_t slot, int depth,
   1874       1.1  jakllsch     int speed, int port, int rhport)
   1875       1.1  jakllsch {
   1876       1.1  jakllsch 	struct xhci_slot *xs;
   1877       1.1  jakllsch 	usbd_status err;
   1878       1.1  jakllsch 	u_int dci;
   1879       1.1  jakllsch 	uint32_t *cp;
   1880       1.1  jakllsch 	uint32_t mps;
   1881       1.1  jakllsch 	uint32_t xspeed;
   1882       1.1  jakllsch 
   1883      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1884      1.27     skrll 	DPRINTFN(4, "slot %u depth %d speed %d",
   1885      1.27     skrll 	    slot, depth, speed, 0);
   1886      1.27     skrll 	DPRINTFN(4, " port %d rhport %d",
   1887      1.27     skrll 	    port, rhport, 0, 0);
   1888      1.27     skrll 
   1889       1.1  jakllsch 	switch (speed) {
   1890       1.1  jakllsch 	case USB_SPEED_LOW:
   1891       1.1  jakllsch 		xspeed = 2;
   1892       1.1  jakllsch 		mps = USB_MAX_IPACKET;
   1893       1.1  jakllsch 		break;
   1894       1.1  jakllsch 	case USB_SPEED_FULL:
   1895       1.1  jakllsch 		xspeed = 1;
   1896       1.1  jakllsch 		mps = 64;
   1897       1.1  jakllsch 		break;
   1898       1.1  jakllsch 	case USB_SPEED_HIGH:
   1899       1.1  jakllsch 		xspeed = 3;
   1900       1.1  jakllsch 		mps = USB_2_MAX_CTRL_PACKET;
   1901       1.1  jakllsch 		break;
   1902       1.1  jakllsch 	case USB_SPEED_SUPER:
   1903       1.1  jakllsch 		xspeed = 4;
   1904       1.1  jakllsch 		mps = USB_3_MAX_CTRL_PACKET;
   1905       1.1  jakllsch 		break;
   1906       1.8       mrg 	default:
   1907      1.27     skrll 		DPRINTFN(0, "impossible speed: %x", speed, 0, 0, 0);
   1908       1.8       mrg 		return USBD_INVAL;
   1909       1.1  jakllsch 	}
   1910       1.1  jakllsch 
   1911       1.1  jakllsch 	xs = &sc->sc_slots[slot];
   1912       1.1  jakllsch 	xs->xs_idx = slot;
   1913       1.1  jakllsch 
   1914       1.1  jakllsch 	/* allocate contexts */
   1915       1.1  jakllsch 	err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz, sc->sc_pgsz,
   1916       1.1  jakllsch 	    &xs->xs_dc_dma);
   1917       1.1  jakllsch 	if (err)
   1918       1.1  jakllsch 		return err;
   1919       1.1  jakllsch 	memset(KERNADDR(&xs->xs_dc_dma, 0), 0, sc->sc_pgsz);
   1920       1.1  jakllsch 
   1921       1.1  jakllsch 	err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz, sc->sc_pgsz,
   1922       1.1  jakllsch 	    &xs->xs_ic_dma);
   1923       1.1  jakllsch 	if (err)
   1924       1.1  jakllsch 		return err;
   1925       1.1  jakllsch 	memset(KERNADDR(&xs->xs_ic_dma, 0), 0, sc->sc_pgsz);
   1926       1.1  jakllsch 
   1927       1.1  jakllsch 	for (dci = 0; dci < 32; dci++) {
   1928       1.1  jakllsch 		//CTASSERT(sizeof(xs->xs_ep[dci]) == sizeof(struct xhci_endpoint));
   1929       1.1  jakllsch 		memset(&xs->xs_ep[dci], 0, sizeof(xs->xs_ep[dci]));
   1930       1.1  jakllsch 		if (dci == XHCI_DCI_SLOT)
   1931       1.1  jakllsch 			continue;
   1932       1.1  jakllsch 		err = xhci_ring_init(sc, &xs->xs_ep[dci].xe_tr,
   1933       1.1  jakllsch 		    XHCI_TRANSFER_RING_TRBS, XHCI_TRB_ALIGN);
   1934       1.1  jakllsch 		if (err) {
   1935      1.27     skrll 			DPRINTFN(0, "ring init failure", 0, 0, 0, 0);
   1936       1.1  jakllsch 			return err;
   1937       1.1  jakllsch 		}
   1938       1.1  jakllsch 	}
   1939       1.1  jakllsch 
   1940       1.1  jakllsch 	/* set up initial input control context */
   1941       1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
   1942       1.1  jakllsch 	cp[0] = htole32(0);
   1943       1.1  jakllsch 	cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(XHCI_DCI_EP_CONTROL)|
   1944       1.1  jakllsch 	    XHCI_INCTX_1_ADD_MASK(XHCI_DCI_SLOT));
   1945       1.1  jakllsch 
   1946       1.1  jakllsch 	/* set up input slot context */
   1947       1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_SLOT));
   1948       1.1  jakllsch 	cp[0] = htole32(
   1949       1.1  jakllsch 		XHCI_SCTX_0_CTX_NUM_SET(1) |
   1950       1.1  jakllsch 		XHCI_SCTX_0_SPEED_SET(xspeed)
   1951       1.1  jakllsch 		);
   1952       1.1  jakllsch 	cp[1] = htole32(
   1953       1.1  jakllsch 		XHCI_SCTX_1_RH_PORT_SET(rhport)
   1954       1.1  jakllsch 		);
   1955       1.1  jakllsch 	cp[2] = htole32(
   1956       1.1  jakllsch 		XHCI_SCTX_2_IRQ_TARGET_SET(0)
   1957       1.1  jakllsch 		);
   1958       1.1  jakllsch 	cp[3] = htole32(0);
   1959       1.1  jakllsch 
   1960       1.1  jakllsch 	/* set up input EP0 context */
   1961       1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_EP_CONTROL));
   1962       1.1  jakllsch 	cp[0] = htole32(0);
   1963       1.1  jakllsch 	cp[1] = htole32(
   1964       1.1  jakllsch 		XHCI_EPCTX_1_MAXP_SIZE_SET(mps) |
   1965       1.1  jakllsch 		XHCI_EPCTX_1_EPTYPE_SET(4) |
   1966       1.1  jakllsch 		XHCI_EPCTX_1_CERR_SET(3)
   1967       1.1  jakllsch 		);
   1968       1.1  jakllsch 	/* can't use xhci_ep_get_dci() yet? */
   1969       1.1  jakllsch 	*(uint64_t *)(&cp[2]) = htole64(
   1970       1.1  jakllsch 	    xhci_ring_trbp(&xs->xs_ep[XHCI_DCI_EP_CONTROL].xe_tr, 0) |
   1971       1.1  jakllsch 	    XHCI_EPCTX_2_DCS_SET(1));
   1972       1.1  jakllsch 	cp[4] = htole32(
   1973       1.1  jakllsch 		XHCI_EPCTX_4_AVG_TRB_LEN_SET(8)
   1974       1.1  jakllsch 		);
   1975       1.1  jakllsch 
   1976       1.1  jakllsch 	/* sync input contexts before they are read from memory */
   1977       1.1  jakllsch 	usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
   1978       1.1  jakllsch 	hexdump("input context", xhci_slot_get_icv(sc, xs, 0),
   1979       1.1  jakllsch 	    sc->sc_ctxsz * 3);
   1980       1.1  jakllsch 
   1981       1.1  jakllsch 	xhci_set_dcba(sc, DMAADDR(&xs->xs_dc_dma, 0), slot);
   1982       1.1  jakllsch 
   1983       1.1  jakllsch 	err = xhci_address_device(sc, xhci_slot_get_icp(sc, xs, 0), slot,
   1984       1.1  jakllsch 	    false);
   1985       1.1  jakllsch 
   1986       1.1  jakllsch 	usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
   1987       1.1  jakllsch 	hexdump("output context", xhci_slot_get_dcv(sc, xs, 0),
   1988       1.1  jakllsch 	    sc->sc_ctxsz * 2);
   1989       1.1  jakllsch 
   1990       1.1  jakllsch 	return err;
   1991       1.1  jakllsch }
   1992       1.1  jakllsch 
   1993       1.1  jakllsch /* ----- */
   1994       1.1  jakllsch 
   1995       1.1  jakllsch static void
   1996       1.1  jakllsch xhci_noop(usbd_pipe_handle pipe)
   1997       1.1  jakllsch {
   1998      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1999       1.1  jakllsch }
   2000       1.1  jakllsch 
   2001       1.1  jakllsch /* root hub descriptors */
   2002       1.1  jakllsch 
   2003       1.1  jakllsch static const usb_device_descriptor_t xhci_devd = {
   2004       1.1  jakllsch 	USB_DEVICE_DESCRIPTOR_SIZE,
   2005       1.1  jakllsch 	UDESC_DEVICE,		/* type */
   2006       1.1  jakllsch 	{0x00, 0x02},		/* USB version */
   2007       1.1  jakllsch 	UDCLASS_HUB,		/* class */
   2008       1.1  jakllsch 	UDSUBCLASS_HUB,		/* subclass */
   2009       1.1  jakllsch 	UDPROTO_HSHUBSTT,	/* protocol */
   2010       1.1  jakllsch 	64,			/* max packet */
   2011       1.1  jakllsch 	{0},{0},{0x00,0x01},	/* device id */
   2012       1.1  jakllsch 	1,2,0,			/* string indexes */
   2013       1.1  jakllsch 	1			/* # of configurations */
   2014       1.1  jakllsch };
   2015       1.1  jakllsch 
   2016       1.1  jakllsch static const usb_device_qualifier_t xhci_odevd = {
   2017       1.1  jakllsch 	USB_DEVICE_DESCRIPTOR_SIZE,
   2018       1.1  jakllsch 	UDESC_DEVICE_QUALIFIER,	/* type */
   2019       1.1  jakllsch 	{0x00, 0x02},		/* USB version */
   2020       1.1  jakllsch 	UDCLASS_HUB,		/* class */
   2021       1.1  jakllsch 	UDSUBCLASS_HUB,		/* subclass */
   2022       1.1  jakllsch 	UDPROTO_FSHUB,		/* protocol */
   2023       1.1  jakllsch 	64,                     /* max packet */
   2024       1.1  jakllsch 	1,                      /* # of configurations */
   2025       1.1  jakllsch 	0
   2026       1.1  jakllsch };
   2027       1.1  jakllsch 
   2028       1.1  jakllsch static const usb_config_descriptor_t xhci_confd = {
   2029       1.1  jakllsch 	USB_CONFIG_DESCRIPTOR_SIZE,
   2030       1.1  jakllsch 	UDESC_CONFIG,
   2031       1.1  jakllsch 	{USB_CONFIG_DESCRIPTOR_SIZE +
   2032       1.1  jakllsch 	 USB_INTERFACE_DESCRIPTOR_SIZE +
   2033       1.1  jakllsch 	 USB_ENDPOINT_DESCRIPTOR_SIZE},
   2034       1.1  jakllsch 	1,
   2035       1.1  jakllsch 	1,
   2036       1.1  jakllsch 	0,
   2037       1.1  jakllsch 	UC_ATTR_MBO | UC_SELF_POWERED,
   2038       1.1  jakllsch 	0                      /* max power */
   2039       1.1  jakllsch };
   2040       1.1  jakllsch 
   2041       1.1  jakllsch static const usb_interface_descriptor_t xhci_ifcd = {
   2042       1.1  jakllsch 	USB_INTERFACE_DESCRIPTOR_SIZE,
   2043       1.1  jakllsch 	UDESC_INTERFACE,
   2044       1.1  jakllsch 	0,
   2045       1.1  jakllsch 	0,
   2046       1.1  jakllsch 	1,
   2047       1.1  jakllsch 	UICLASS_HUB,
   2048       1.1  jakllsch 	UISUBCLASS_HUB,
   2049       1.1  jakllsch 	UIPROTO_HSHUBSTT,
   2050       1.1  jakllsch 	0
   2051       1.1  jakllsch };
   2052       1.1  jakllsch 
   2053       1.1  jakllsch static const usb_endpoint_descriptor_t xhci_endpd = {
   2054       1.1  jakllsch 	USB_ENDPOINT_DESCRIPTOR_SIZE,
   2055       1.1  jakllsch 	UDESC_ENDPOINT,
   2056       1.1  jakllsch 	UE_DIR_IN | XHCI_INTR_ENDPT,
   2057       1.1  jakllsch 	UE_INTERRUPT,
   2058       1.1  jakllsch 	{8, 0},                 /* max packet */
   2059       1.1  jakllsch 	12
   2060       1.1  jakllsch };
   2061       1.1  jakllsch 
   2062       1.1  jakllsch static const usb_hub_descriptor_t xhci_hubd = {
   2063       1.1  jakllsch 	USB_HUB_DESCRIPTOR_SIZE,
   2064       1.1  jakllsch 	UDESC_HUB,
   2065       1.1  jakllsch 	0,
   2066       1.1  jakllsch 	{0,0},
   2067       1.1  jakllsch 	0,
   2068       1.1  jakllsch 	0,
   2069       1.1  jakllsch 	{""},
   2070       1.1  jakllsch 	{""},
   2071       1.1  jakllsch };
   2072       1.1  jakllsch 
   2073       1.1  jakllsch /* root hub control */
   2074       1.1  jakllsch 
   2075       1.1  jakllsch static usbd_status
   2076       1.1  jakllsch xhci_root_ctrl_transfer(usbd_xfer_handle xfer)
   2077       1.1  jakllsch {
   2078  1.28.2.5     skrll 	struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2079       1.1  jakllsch 	usbd_status err;
   2080       1.1  jakllsch 
   2081      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2082       1.1  jakllsch 
   2083       1.1  jakllsch 	/* Insert last in queue. */
   2084       1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   2085       1.1  jakllsch 	err = usb_insert_transfer(xfer);
   2086       1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   2087       1.1  jakllsch 	if (err)
   2088       1.1  jakllsch 		return err;
   2089       1.1  jakllsch 
   2090       1.1  jakllsch 	/* Pipe isn't running, start first */
   2091  1.28.2.5     skrll 	return (xhci_root_ctrl_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue)));
   2092       1.1  jakllsch }
   2093       1.1  jakllsch 
   2094       1.1  jakllsch static usbd_status
   2095       1.1  jakllsch xhci_root_ctrl_start(usbd_xfer_handle xfer)
   2096       1.1  jakllsch {
   2097  1.28.2.5     skrll 	struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2098       1.1  jakllsch 	usb_port_status_t ps;
   2099       1.1  jakllsch 	usb_device_request_t *req;
   2100       1.1  jakllsch 	void *buf = NULL;
   2101       1.1  jakllsch 	usb_hub_descriptor_t hubd;
   2102       1.1  jakllsch 	usbd_status err;
   2103       1.1  jakllsch 	int len, value, index;
   2104       1.1  jakllsch 	int l, totlen = 0;
   2105       1.1  jakllsch 	int port, i;
   2106       1.1  jakllsch 	uint32_t v;
   2107       1.1  jakllsch 
   2108      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2109       1.1  jakllsch 
   2110       1.1  jakllsch 	if (sc->sc_dying)
   2111       1.1  jakllsch 		return USBD_IOERROR;
   2112       1.1  jakllsch 
   2113  1.28.2.5     skrll 	req = &xfer->ux_request;
   2114       1.1  jakllsch 
   2115       1.1  jakllsch 	value = UGETW(req->wValue);
   2116       1.1  jakllsch 	index = UGETW(req->wIndex);
   2117       1.1  jakllsch 	len = UGETW(req->wLength);
   2118       1.1  jakllsch 
   2119       1.1  jakllsch 	if (len != 0)
   2120  1.28.2.5     skrll 		buf = xfer->ux_buf;
   2121       1.1  jakllsch 
   2122      1.27     skrll 	DPRINTFN(12, "rhreq: %04x %04x %04x %04x",
   2123      1.27     skrll 	    req->bmRequestType | (req->bRequest << 8), value, index, len);
   2124       1.1  jakllsch 
   2125       1.1  jakllsch #define C(x,y) ((x) | ((y) << 8))
   2126       1.1  jakllsch 	switch(C(req->bRequest, req->bmRequestType)) {
   2127       1.1  jakllsch 	case C(UR_CLEAR_FEATURE, UT_WRITE_DEVICE):
   2128       1.1  jakllsch 	case C(UR_CLEAR_FEATURE, UT_WRITE_INTERFACE):
   2129       1.1  jakllsch 	case C(UR_CLEAR_FEATURE, UT_WRITE_ENDPOINT):
   2130       1.1  jakllsch 		/*
   2131       1.1  jakllsch 		 * DEVICE_REMOTE_WAKEUP and ENDPOINT_HALT are no-ops
   2132       1.1  jakllsch 		 * for the integrated root hub.
   2133       1.1  jakllsch 		 */
   2134       1.1  jakllsch 		break;
   2135       1.1  jakllsch 	case C(UR_GET_CONFIG, UT_READ_DEVICE):
   2136       1.1  jakllsch 		if (len > 0) {
   2137       1.1  jakllsch 			*(uint8_t *)buf = sc->sc_conf;
   2138       1.1  jakllsch 			totlen = 1;
   2139       1.1  jakllsch 		}
   2140       1.1  jakllsch 		break;
   2141       1.1  jakllsch 	case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
   2142      1.27     skrll 		DPRINTFN(8, "getdesc: wValue=0x%04x", value, 0, 0, 0);
   2143       1.1  jakllsch 		if (len == 0)
   2144       1.1  jakllsch 			break;
   2145       1.1  jakllsch 		switch(value >> 8) {
   2146       1.1  jakllsch 		case UDESC_DEVICE:
   2147       1.1  jakllsch 			if ((value & 0xff) != 0) {
   2148       1.1  jakllsch 				err = USBD_IOERROR;
   2149       1.1  jakllsch 				goto ret;
   2150       1.1  jakllsch 			}
   2151       1.1  jakllsch 			totlen = l = min(len, USB_DEVICE_DESCRIPTOR_SIZE);
   2152       1.9  christos 			memcpy(buf, &xhci_devd, min(l, sizeof(xhci_devd)));
   2153       1.1  jakllsch 			break;
   2154       1.1  jakllsch 		case UDESC_DEVICE_QUALIFIER:
   2155       1.1  jakllsch 			if ((value & 0xff) != 0) {
   2156       1.1  jakllsch 			}
   2157       1.1  jakllsch 			totlen = l = min(len, USB_DEVICE_DESCRIPTOR_SIZE);
   2158       1.9  christos 			memcpy(buf, &xhci_odevd, min(l, sizeof(xhci_odevd)));
   2159       1.1  jakllsch 			break;
   2160       1.1  jakllsch 		case UDESC_OTHER_SPEED_CONFIGURATION:
   2161       1.1  jakllsch 		case UDESC_CONFIG:
   2162       1.1  jakllsch 			if ((value & 0xff) != 0) {
   2163       1.1  jakllsch 				err = USBD_IOERROR;
   2164       1.1  jakllsch 				goto ret;
   2165       1.1  jakllsch 			}
   2166       1.1  jakllsch 			totlen = l = min(len, USB_CONFIG_DESCRIPTOR_SIZE);
   2167       1.9  christos 			memcpy(buf, &xhci_confd, min(l, sizeof(xhci_confd)));
   2168       1.1  jakllsch 			((usb_config_descriptor_t *)buf)->bDescriptorType =
   2169       1.1  jakllsch 			    value >> 8;
   2170       1.1  jakllsch 			buf = (char *)buf + l;
   2171       1.1  jakllsch 			len -= l;
   2172       1.1  jakllsch 			l = min(len, USB_INTERFACE_DESCRIPTOR_SIZE);
   2173       1.1  jakllsch 			totlen += l;
   2174       1.9  christos 			memcpy(buf, &xhci_ifcd, min(l, sizeof(xhci_ifcd)));
   2175       1.1  jakllsch 			buf = (char *)buf + l;
   2176       1.1  jakllsch 			len -= l;
   2177       1.1  jakllsch 			l = min(len, USB_ENDPOINT_DESCRIPTOR_SIZE);
   2178       1.1  jakllsch 			totlen += l;
   2179       1.9  christos 			memcpy(buf, &xhci_endpd, min(l, sizeof(xhci_endpd)));
   2180       1.1  jakllsch 			break;
   2181       1.1  jakllsch 		case UDESC_STRING:
   2182       1.1  jakllsch #define sd ((usb_string_descriptor_t *)buf)
   2183       1.1  jakllsch 			switch (value & 0xff) {
   2184       1.1  jakllsch 			case 0: /* Language table */
   2185       1.1  jakllsch 				totlen = usb_makelangtbl(sd, len);
   2186       1.1  jakllsch 				break;
   2187       1.1  jakllsch 			case 1: /* Vendor */
   2188       1.1  jakllsch 				totlen = usb_makestrdesc(sd, len, "NetBSD");
   2189       1.1  jakllsch 				break;
   2190       1.1  jakllsch 			case 2: /* Product */
   2191       1.1  jakllsch 				totlen = usb_makestrdesc(sd, len,
   2192       1.1  jakllsch 				    "xHCI Root Hub");
   2193       1.1  jakllsch 				break;
   2194       1.1  jakllsch 			}
   2195       1.1  jakllsch #undef sd
   2196       1.1  jakllsch 			break;
   2197       1.1  jakllsch 		default:
   2198       1.1  jakllsch 			err = USBD_IOERROR;
   2199       1.1  jakllsch 			goto ret;
   2200       1.1  jakllsch 		}
   2201       1.1  jakllsch 		break;
   2202       1.1  jakllsch 	case C(UR_GET_INTERFACE, UT_READ_INTERFACE):
   2203       1.1  jakllsch 		if (len > 0) {
   2204       1.1  jakllsch 			*(uint8_t *)buf = 0;
   2205       1.1  jakllsch 			totlen = 1;
   2206       1.1  jakllsch 		}
   2207       1.1  jakllsch 		break;
   2208       1.1  jakllsch 	case C(UR_GET_STATUS, UT_READ_DEVICE):
   2209       1.1  jakllsch 		if (len > 1) {
   2210       1.1  jakllsch 			USETW(((usb_status_t *)buf)->wStatus,UDS_SELF_POWERED);
   2211       1.1  jakllsch 			totlen = 2;
   2212       1.1  jakllsch 		}
   2213       1.1  jakllsch 		break;
   2214       1.1  jakllsch 	case C(UR_GET_STATUS, UT_READ_INTERFACE):
   2215       1.1  jakllsch 	case C(UR_GET_STATUS, UT_READ_ENDPOINT):
   2216       1.1  jakllsch 		if (len > 1) {
   2217       1.1  jakllsch 			USETW(((usb_status_t *)buf)->wStatus, 0);
   2218       1.1  jakllsch 			totlen = 2;
   2219       1.1  jakllsch 		}
   2220       1.1  jakllsch 		break;
   2221       1.1  jakllsch 	case C(UR_SET_ADDRESS, UT_WRITE_DEVICE):
   2222       1.1  jakllsch 		if (value >= USB_MAX_DEVICES) {
   2223       1.1  jakllsch 			err = USBD_IOERROR;
   2224       1.1  jakllsch 			goto ret;
   2225       1.1  jakllsch 		}
   2226       1.1  jakllsch 		//sc->sc_addr = value;
   2227       1.1  jakllsch 		break;
   2228       1.1  jakllsch 	case C(UR_SET_CONFIG, UT_WRITE_DEVICE):
   2229       1.1  jakllsch 		if (value != 0 && value != 1) {
   2230       1.1  jakllsch 			err = USBD_IOERROR;
   2231       1.1  jakllsch 			goto ret;
   2232       1.1  jakllsch 		}
   2233       1.1  jakllsch 		sc->sc_conf = value;
   2234       1.1  jakllsch 		break;
   2235       1.1  jakllsch 	case C(UR_SET_DESCRIPTOR, UT_WRITE_DEVICE):
   2236       1.1  jakllsch 		break;
   2237       1.1  jakllsch 	case C(UR_SET_FEATURE, UT_WRITE_DEVICE):
   2238       1.1  jakllsch 	case C(UR_SET_FEATURE, UT_WRITE_INTERFACE):
   2239       1.1  jakllsch 	case C(UR_SET_FEATURE, UT_WRITE_ENDPOINT):
   2240       1.1  jakllsch 		err = USBD_IOERROR;
   2241       1.1  jakllsch 		goto ret;
   2242       1.1  jakllsch 	case C(UR_SET_INTERFACE, UT_WRITE_INTERFACE):
   2243       1.1  jakllsch 		break;
   2244       1.1  jakllsch 	case C(UR_SYNCH_FRAME, UT_WRITE_ENDPOINT):
   2245       1.1  jakllsch 		break;
   2246       1.1  jakllsch 	/* Hub requests */
   2247       1.1  jakllsch 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
   2248       1.1  jakllsch 		break;
   2249       1.1  jakllsch 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER):
   2250      1.27     skrll 		DPRINTFN(4, "UR_CLEAR_PORT_FEATURE port=%d feature=%d",
   2251      1.27     skrll 			     index, value, 0, 0);
   2252       1.1  jakllsch 		if (index < 1 || index > sc->sc_hs_port_count) {
   2253       1.1  jakllsch 			err = USBD_IOERROR;
   2254       1.1  jakllsch 			goto ret;
   2255       1.1  jakllsch 		}
   2256       1.1  jakllsch 		port = XHCI_PORTSC(sc->sc_hs_port_start - 1 + index);
   2257       1.1  jakllsch 		v = xhci_op_read_4(sc, port);
   2258      1.27     skrll 		DPRINTFN(4, "portsc=0x%08x", v, 0, 0, 0);
   2259       1.1  jakllsch 		v &= ~XHCI_PS_CLEAR;
   2260       1.1  jakllsch 		switch (value) {
   2261       1.1  jakllsch 		case UHF_PORT_ENABLE:
   2262       1.1  jakllsch 			xhci_op_write_4(sc, port, v &~ XHCI_PS_PED);
   2263       1.1  jakllsch 			break;
   2264       1.1  jakllsch 		case UHF_PORT_SUSPEND:
   2265       1.1  jakllsch 			err = USBD_IOERROR;
   2266       1.1  jakllsch 			goto ret;
   2267       1.1  jakllsch 		case UHF_PORT_POWER:
   2268       1.1  jakllsch 			break;
   2269       1.1  jakllsch 		case UHF_PORT_TEST:
   2270       1.1  jakllsch 		case UHF_PORT_INDICATOR:
   2271       1.1  jakllsch 			err = USBD_IOERROR;
   2272       1.1  jakllsch 			goto ret;
   2273       1.1  jakllsch 		case UHF_C_PORT_CONNECTION:
   2274       1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_CSC);
   2275       1.1  jakllsch 			break;
   2276       1.1  jakllsch 		case UHF_C_PORT_ENABLE:
   2277       1.1  jakllsch 		case UHF_C_PORT_SUSPEND:
   2278       1.1  jakllsch 		case UHF_C_PORT_OVER_CURRENT:
   2279       1.1  jakllsch 			err = USBD_IOERROR;
   2280       1.1  jakllsch 			goto ret;
   2281       1.1  jakllsch 		case UHF_C_PORT_RESET:
   2282       1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PRC);
   2283       1.1  jakllsch 			break;
   2284       1.1  jakllsch 		default:
   2285       1.1  jakllsch 			err = USBD_IOERROR;
   2286       1.1  jakllsch 			goto ret;
   2287       1.1  jakllsch 		}
   2288       1.1  jakllsch 
   2289       1.1  jakllsch 		break;
   2290       1.1  jakllsch 	case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
   2291       1.1  jakllsch 		if (len == 0)
   2292       1.1  jakllsch 			break;
   2293       1.1  jakllsch 		if ((value & 0xff) != 0) {
   2294       1.1  jakllsch 			err = USBD_IOERROR;
   2295       1.1  jakllsch 			goto ret;
   2296       1.1  jakllsch 		}
   2297       1.1  jakllsch 		hubd = xhci_hubd;
   2298       1.1  jakllsch 		hubd.bNbrPorts = sc->sc_hs_port_count;
   2299       1.1  jakllsch 		USETW(hubd.wHubCharacteristics, UHD_PWR_NO_SWITCH);
   2300       1.1  jakllsch 		hubd.bPwrOn2PwrGood = 200;
   2301       1.2       apb 		for (i = 0, l = sc->sc_maxports; l > 0; i++, l -= 8)
   2302       1.3     skrll 			hubd.DeviceRemovable[i++] = 0; /* XXX can't find out? */
   2303       1.3     skrll 		hubd.bDescLength = USB_HUB_DESCRIPTOR_SIZE + i;
   2304       1.1  jakllsch 		l = min(len, hubd.bDescLength);
   2305       1.1  jakllsch 		totlen = l;
   2306       1.1  jakllsch 		memcpy(buf, &hubd, l);
   2307       1.1  jakllsch 		break;
   2308       1.1  jakllsch 	case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
   2309       1.1  jakllsch 		if (len != 4) {
   2310       1.1  jakllsch 			err = USBD_IOERROR;
   2311       1.1  jakllsch 			goto ret;
   2312       1.1  jakllsch 		}
   2313       1.1  jakllsch 		memset(buf, 0, len); /* ? XXX */
   2314       1.1  jakllsch 		totlen = len;
   2315       1.1  jakllsch 		break;
   2316       1.1  jakllsch 	case C(UR_GET_STATUS, UT_READ_CLASS_OTHER):
   2317      1.27     skrll 		DPRINTFN(8, "get port status i=%d", index, 0, 0, 0);
   2318       1.1  jakllsch 		if (index < 1 || index > sc->sc_maxports) {
   2319       1.1  jakllsch 			err = USBD_IOERROR;
   2320       1.1  jakllsch 			goto ret;
   2321       1.1  jakllsch 		}
   2322       1.1  jakllsch 		if (len != 4) {
   2323       1.1  jakllsch 			err = USBD_IOERROR;
   2324       1.1  jakllsch 			goto ret;
   2325       1.1  jakllsch 		}
   2326       1.1  jakllsch 		v = xhci_op_read_4(sc, XHCI_PORTSC(sc->sc_hs_port_start - 1 +
   2327       1.1  jakllsch 		    index));
   2328      1.27     skrll 		DPRINTFN(4, "READ_CLASS_OTHER GET_STATUS PORTSC %d (%d) %08x",
   2329      1.27     skrll 		    index, sc->sc_hs_port_start - 1 + index, v, 0);
   2330       1.1  jakllsch 		switch (XHCI_PS_SPEED_GET(v)) {
   2331       1.1  jakllsch 		case 1:
   2332       1.1  jakllsch 			i = UPS_FULL_SPEED;
   2333       1.1  jakllsch 			break;
   2334       1.1  jakllsch 		case 2:
   2335       1.1  jakllsch 			i = UPS_LOW_SPEED;
   2336       1.1  jakllsch 			break;
   2337       1.1  jakllsch 		case 3:
   2338       1.1  jakllsch 			i = UPS_HIGH_SPEED;
   2339       1.1  jakllsch 			break;
   2340       1.1  jakllsch 		default:
   2341       1.1  jakllsch 			i = 0;
   2342       1.1  jakllsch 			break;
   2343       1.1  jakllsch 		}
   2344       1.1  jakllsch 		if (v & XHCI_PS_CCS)	i |= UPS_CURRENT_CONNECT_STATUS;
   2345       1.1  jakllsch 		if (v & XHCI_PS_PED)	i |= UPS_PORT_ENABLED;
   2346       1.1  jakllsch 		if (v & XHCI_PS_OCA)	i |= UPS_OVERCURRENT_INDICATOR;
   2347       1.1  jakllsch 		//if (v & XHCI_PS_SUSP)	i |= UPS_SUSPEND;
   2348       1.1  jakllsch 		if (v & XHCI_PS_PR)	i |= UPS_RESET;
   2349       1.1  jakllsch 		if (v & XHCI_PS_PP)	i |= UPS_PORT_POWER;
   2350       1.1  jakllsch 		USETW(ps.wPortStatus, i);
   2351       1.1  jakllsch 		i = 0;
   2352       1.1  jakllsch 		if (v & XHCI_PS_CSC)    i |= UPS_C_CONNECT_STATUS;
   2353       1.1  jakllsch 		if (v & XHCI_PS_PEC)    i |= UPS_C_PORT_ENABLED;
   2354       1.1  jakllsch 		if (v & XHCI_PS_OCC)    i |= UPS_C_OVERCURRENT_INDICATOR;
   2355       1.1  jakllsch 		if (v & XHCI_PS_PRC)	i |= UPS_C_PORT_RESET;
   2356       1.1  jakllsch 		USETW(ps.wPortChange, i);
   2357       1.1  jakllsch 		l = min(len, sizeof ps);
   2358       1.1  jakllsch 		memcpy(buf, &ps, l);
   2359       1.1  jakllsch 		totlen = l;
   2360       1.1  jakllsch 		break;
   2361       1.1  jakllsch 	case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
   2362       1.1  jakllsch 		err = USBD_IOERROR;
   2363       1.1  jakllsch 		goto ret;
   2364       1.1  jakllsch 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
   2365       1.1  jakllsch 		break;
   2366       1.1  jakllsch 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER):
   2367       1.1  jakllsch 		if (index < 1 || index > sc->sc_hs_port_count) {
   2368       1.1  jakllsch 			err = USBD_IOERROR;
   2369       1.1  jakllsch 			goto ret;
   2370       1.1  jakllsch 		}
   2371       1.1  jakllsch 		port = XHCI_PORTSC(sc->sc_hs_port_start - 1 + index);
   2372       1.1  jakllsch 		v = xhci_op_read_4(sc, port);
   2373      1.27     skrll 		DPRINTFN(4, "portsc=0x%08x", v, 0, 0, 0);
   2374       1.1  jakllsch 		v &= ~XHCI_PS_CLEAR;
   2375       1.1  jakllsch 		switch (value) {
   2376       1.1  jakllsch 		case UHF_PORT_ENABLE:
   2377       1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PED);
   2378       1.1  jakllsch 			break;
   2379       1.1  jakllsch 		case UHF_PORT_SUSPEND:
   2380       1.1  jakllsch 			/* XXX suspend */
   2381       1.1  jakllsch 			break;
   2382       1.1  jakllsch 		case UHF_PORT_RESET:
   2383       1.1  jakllsch 			v &= ~ (XHCI_PS_PED | XHCI_PS_PR);
   2384       1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PR);
   2385       1.1  jakllsch 			/* Wait for reset to complete. */
   2386       1.1  jakllsch 			usb_delay_ms(&sc->sc_bus, USB_PORT_ROOT_RESET_DELAY);
   2387       1.1  jakllsch 			if (sc->sc_dying) {
   2388       1.1  jakllsch 				err = USBD_IOERROR;
   2389       1.1  jakllsch 				goto ret;
   2390       1.1  jakllsch 			}
   2391       1.1  jakllsch 			v = xhci_op_read_4(sc, port);
   2392       1.1  jakllsch 			if (v & XHCI_PS_PR) {
   2393       1.1  jakllsch 				xhci_op_write_4(sc, port, v & ~XHCI_PS_PR);
   2394       1.1  jakllsch 				usb_delay_ms(&sc->sc_bus, 10);
   2395       1.1  jakllsch 				/* XXX */
   2396       1.1  jakllsch 			}
   2397       1.1  jakllsch 			break;
   2398       1.1  jakllsch 		case UHF_PORT_POWER:
   2399       1.1  jakllsch 			/* XXX power control */
   2400       1.1  jakllsch 			break;
   2401       1.1  jakllsch 		/* XXX more */
   2402       1.1  jakllsch 		case UHF_C_PORT_RESET:
   2403       1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PRC);
   2404       1.1  jakllsch 			break;
   2405       1.1  jakllsch 		default:
   2406       1.1  jakllsch 			err = USBD_IOERROR;
   2407       1.1  jakllsch 			goto ret;
   2408       1.1  jakllsch 		}
   2409       1.1  jakllsch 		break;
   2410       1.1  jakllsch 	case C(UR_CLEAR_TT_BUFFER, UT_WRITE_CLASS_OTHER):
   2411       1.1  jakllsch 	case C(UR_RESET_TT, UT_WRITE_CLASS_OTHER):
   2412       1.1  jakllsch 	case C(UR_GET_TT_STATE, UT_READ_CLASS_OTHER):
   2413       1.1  jakllsch 	case C(UR_STOP_TT, UT_WRITE_CLASS_OTHER):
   2414       1.1  jakllsch 		break;
   2415       1.1  jakllsch 	default:
   2416       1.1  jakllsch 		err = USBD_IOERROR;
   2417       1.1  jakllsch 		goto ret;
   2418       1.1  jakllsch 	}
   2419  1.28.2.5     skrll 	xfer->ux_actlen = totlen;
   2420       1.1  jakllsch 	err = USBD_NORMAL_COMPLETION;
   2421       1.1  jakllsch ret:
   2422  1.28.2.5     skrll 	xfer->ux_status = err;
   2423       1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   2424       1.1  jakllsch 	usb_transfer_complete(xfer);
   2425       1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   2426       1.1  jakllsch 	return USBD_IN_PROGRESS;
   2427       1.1  jakllsch }
   2428       1.1  jakllsch 
   2429       1.1  jakllsch 
   2430       1.1  jakllsch static void
   2431       1.1  jakllsch xhci_root_ctrl_abort(usbd_xfer_handle xfer)
   2432       1.1  jakllsch {
   2433      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2434       1.1  jakllsch 	/* Nothing to do, all transfers are synchronous. */
   2435       1.1  jakllsch }
   2436       1.1  jakllsch 
   2437       1.1  jakllsch 
   2438       1.1  jakllsch static void
   2439       1.1  jakllsch xhci_root_ctrl_close(usbd_pipe_handle pipe)
   2440       1.1  jakllsch {
   2441      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2442       1.1  jakllsch 	/* Nothing to do. */
   2443       1.1  jakllsch }
   2444       1.1  jakllsch 
   2445       1.1  jakllsch static void
   2446       1.1  jakllsch xhci_root_ctrl_done(usbd_xfer_handle xfer)
   2447       1.1  jakllsch {
   2448      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2449      1.27     skrll 
   2450  1.28.2.5     skrll 	xfer->ux_hcpriv = NULL;
   2451       1.1  jakllsch }
   2452       1.1  jakllsch 
   2453      1.28     skrll /* root hub interrupt */
   2454       1.1  jakllsch 
   2455       1.1  jakllsch static usbd_status
   2456       1.1  jakllsch xhci_root_intr_transfer(usbd_xfer_handle xfer)
   2457       1.1  jakllsch {
   2458  1.28.2.5     skrll 	struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2459       1.1  jakllsch 	usbd_status err;
   2460       1.1  jakllsch 
   2461      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2462      1.27     skrll 
   2463       1.1  jakllsch 	/* Insert last in queue. */
   2464       1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   2465       1.1  jakllsch 	err = usb_insert_transfer(xfer);
   2466       1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   2467       1.1  jakllsch 	if (err)
   2468       1.1  jakllsch 		return err;
   2469       1.1  jakllsch 
   2470       1.1  jakllsch 	/* Pipe isn't running, start first */
   2471  1.28.2.5     skrll 	return (xhci_root_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue)));
   2472       1.1  jakllsch }
   2473       1.1  jakllsch 
   2474       1.1  jakllsch static usbd_status
   2475       1.1  jakllsch xhci_root_intr_start(usbd_xfer_handle xfer)
   2476       1.1  jakllsch {
   2477  1.28.2.5     skrll 	struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2478       1.1  jakllsch 
   2479      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2480      1.27     skrll 
   2481       1.1  jakllsch 	if (sc->sc_dying)
   2482       1.1  jakllsch 		return USBD_IOERROR;
   2483       1.1  jakllsch 
   2484       1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   2485       1.1  jakllsch 	sc->sc_intrxfer = xfer;
   2486       1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   2487       1.1  jakllsch 
   2488       1.1  jakllsch 	return USBD_IN_PROGRESS;
   2489       1.1  jakllsch }
   2490       1.1  jakllsch 
   2491       1.1  jakllsch static void
   2492       1.1  jakllsch xhci_root_intr_abort(usbd_xfer_handle xfer)
   2493       1.1  jakllsch {
   2494  1.28.2.5     skrll 	struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2495       1.1  jakllsch 
   2496      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2497      1.27     skrll 
   2498       1.1  jakllsch 	KASSERT(mutex_owned(&sc->sc_lock));
   2499  1.28.2.5     skrll 	KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
   2500      1.21     skrll 
   2501      1.27     skrll 	DPRINTFN(1, "remove", 0, 0, 0, 0);
   2502      1.21     skrll 
   2503      1.22     skrll 	sc->sc_intrxfer = NULL;
   2504      1.22     skrll 
   2505  1.28.2.5     skrll 	xfer->ux_status = USBD_CANCELLED;
   2506       1.1  jakllsch 	usb_transfer_complete(xfer);
   2507       1.1  jakllsch }
   2508       1.1  jakllsch 
   2509       1.1  jakllsch static void
   2510       1.1  jakllsch xhci_root_intr_close(usbd_pipe_handle pipe)
   2511       1.1  jakllsch {
   2512  1.28.2.5     skrll 	struct xhci_softc * const sc = pipe->up_dev->ud_bus->ub_hcpriv;
   2513       1.1  jakllsch 
   2514      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2515      1.27     skrll 
   2516       1.1  jakllsch 	KASSERT(mutex_owned(&sc->sc_lock));
   2517       1.1  jakllsch 
   2518       1.1  jakllsch 	sc->sc_intrxfer = NULL;
   2519       1.1  jakllsch }
   2520       1.1  jakllsch 
   2521       1.1  jakllsch static void
   2522       1.1  jakllsch xhci_root_intr_done(usbd_xfer_handle xfer)
   2523       1.1  jakllsch {
   2524      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2525      1.27     skrll 
   2526  1.28.2.5     skrll 	xfer->ux_hcpriv = NULL;
   2527       1.1  jakllsch }
   2528       1.1  jakllsch 
   2529       1.1  jakllsch /* -------------- */
   2530       1.1  jakllsch /* device control */
   2531       1.1  jakllsch 
   2532       1.1  jakllsch static usbd_status
   2533       1.1  jakllsch xhci_device_ctrl_transfer(usbd_xfer_handle xfer)
   2534       1.1  jakllsch {
   2535  1.28.2.5     skrll 	struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2536       1.1  jakllsch 	usbd_status err;
   2537       1.1  jakllsch 
   2538      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2539      1.27     skrll 
   2540       1.1  jakllsch 	/* Insert last in queue. */
   2541       1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   2542       1.1  jakllsch 	err = usb_insert_transfer(xfer);
   2543       1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   2544       1.1  jakllsch 	if (err)
   2545       1.1  jakllsch 		return (err);
   2546       1.1  jakllsch 
   2547       1.1  jakllsch 	/* Pipe isn't running, start first */
   2548  1.28.2.5     skrll 	return (xhci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue)));
   2549       1.1  jakllsch }
   2550       1.1  jakllsch 
   2551       1.1  jakllsch static usbd_status
   2552       1.1  jakllsch xhci_device_ctrl_start(usbd_xfer_handle xfer)
   2553       1.1  jakllsch {
   2554  1.28.2.5     skrll 	struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2555  1.28.2.5     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   2556  1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   2557       1.1  jakllsch 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   2558       1.1  jakllsch 	struct xhci_xfer * const xx = (void *)xfer;
   2559  1.28.2.5     skrll 	usb_device_request_t * const req = &xfer->ux_request;
   2560       1.1  jakllsch 	const bool isread = UT_GET_DIR(req->bmRequestType) == UT_READ;
   2561       1.1  jakllsch 	const uint32_t len = UGETW(req->wLength);
   2562  1.28.2.5     skrll 	usb_dma_t * const dma = &xfer->ux_dmabuf;
   2563       1.1  jakllsch 	uint64_t parameter;
   2564       1.1  jakllsch 	uint32_t status;
   2565       1.1  jakllsch 	uint32_t control;
   2566       1.1  jakllsch 	u_int i;
   2567       1.1  jakllsch 
   2568      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2569      1.27     skrll 	DPRINTFN(12, "req: %04x %04x %04x %04x",
   2570      1.27     skrll 	    req->bmRequestType | (req->bRequest << 8), UGETW(req->wValue),
   2571      1.27     skrll 	    UGETW(req->wIndex), UGETW(req->wLength));
   2572       1.1  jakllsch 
   2573       1.1  jakllsch 	/* XXX */
   2574       1.1  jakllsch 	if (tr->is_halted) {
   2575  1.28.2.5     skrll 		xhci_reset_endpoint(xfer->ux_pipe);
   2576       1.1  jakllsch 		tr->is_halted = false;
   2577  1.28.2.5     skrll 		xhci_set_dequeue(xfer->ux_pipe);
   2578       1.1  jakllsch 	}
   2579       1.1  jakllsch 
   2580       1.1  jakllsch 	/* we rely on the bottom bits for extra info */
   2581       1.1  jakllsch 	KASSERT(((uintptr_t)xfer & 0x3) == 0x0);
   2582       1.1  jakllsch 
   2583  1.28.2.5     skrll 	KASSERT((xfer->ux_rqflags & URQ_REQUEST) != 0);
   2584       1.1  jakllsch 
   2585       1.1  jakllsch 	i = 0;
   2586       1.1  jakllsch 
   2587       1.1  jakllsch 	/* setup phase */
   2588       1.1  jakllsch 	memcpy(&parameter, req, sizeof(*req));
   2589       1.1  jakllsch 	parameter = le64toh(parameter);
   2590       1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) | XHCI_TRB_2_BYTES_SET(sizeof(*req));
   2591       1.1  jakllsch 	control = ((len == 0) ? XHCI_TRB_3_TRT_NONE :
   2592       1.1  jakllsch 	     (isread ? XHCI_TRB_3_TRT_IN : XHCI_TRB_3_TRT_OUT)) |
   2593       1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_SETUP_STAGE) |
   2594       1.1  jakllsch 	    XHCI_TRB_3_IDT_BIT;
   2595       1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   2596       1.1  jakllsch 
   2597       1.1  jakllsch 	if (len == 0)
   2598       1.1  jakllsch 		goto no_data;
   2599       1.1  jakllsch 
   2600       1.1  jakllsch 	/* data phase */
   2601       1.1  jakllsch 	parameter = DMAADDR(dma, 0);
   2602       1.1  jakllsch 	KASSERT(len <= 0x10000);
   2603       1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) |
   2604       1.1  jakllsch 	    XHCI_TRB_2_TDSZ_SET(1) |
   2605       1.1  jakllsch 	    XHCI_TRB_2_BYTES_SET(len);
   2606       1.1  jakllsch 	control = (isread ? XHCI_TRB_3_DIR_IN : 0) |
   2607       1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_DATA_STAGE) |
   2608       1.1  jakllsch 	    XHCI_TRB_3_CHAIN_BIT | XHCI_TRB_3_ENT_BIT;
   2609       1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   2610       1.1  jakllsch 
   2611       1.1  jakllsch 	parameter = (uintptr_t)xfer | 0x3;
   2612       1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0);
   2613       1.1  jakllsch 	control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_EVENT_DATA) |
   2614       1.1  jakllsch 	    XHCI_TRB_3_IOC_BIT;
   2615       1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   2616       1.1  jakllsch 
   2617       1.1  jakllsch no_data:
   2618       1.1  jakllsch 	parameter = 0;
   2619      1.28     skrll 	status = XHCI_TRB_2_IRQ_SET(0);
   2620       1.1  jakllsch 	/* the status stage has inverted direction */
   2621      1.28     skrll 	control = ((isread && (len > 0)) ? 0 : XHCI_TRB_3_DIR_IN) |
   2622       1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_STATUS_STAGE) |
   2623       1.1  jakllsch 	    XHCI_TRB_3_CHAIN_BIT | XHCI_TRB_3_ENT_BIT;
   2624       1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   2625       1.1  jakllsch 
   2626       1.1  jakllsch 	parameter = (uintptr_t)xfer | 0x0;
   2627       1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0);
   2628       1.1  jakllsch 	control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_EVENT_DATA) |
   2629       1.1  jakllsch 	    XHCI_TRB_3_IOC_BIT;
   2630       1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   2631       1.1  jakllsch 
   2632       1.1  jakllsch 	mutex_enter(&tr->xr_lock);
   2633       1.1  jakllsch 	xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
   2634       1.1  jakllsch 	mutex_exit(&tr->xr_lock);
   2635       1.1  jakllsch 
   2636       1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   2637       1.1  jakllsch 
   2638  1.28.2.5     skrll 	if (xfer->ux_timeout && !sc->sc_bus.ub_usepolling) {
   2639  1.28.2.5     skrll 		callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
   2640       1.1  jakllsch 		    xhci_timeout, xfer);
   2641       1.1  jakllsch 	}
   2642       1.1  jakllsch 
   2643  1.28.2.5     skrll 	if (sc->sc_bus.ub_usepolling) {
   2644      1.27     skrll 		DPRINTFN(1, "polling", 0, 0, 0, 0);
   2645       1.1  jakllsch 		//xhci_waitintr(sc, xfer);
   2646       1.1  jakllsch 	}
   2647       1.1  jakllsch 
   2648       1.1  jakllsch 	return USBD_IN_PROGRESS;
   2649       1.1  jakllsch }
   2650       1.1  jakllsch 
   2651       1.1  jakllsch static void
   2652       1.1  jakllsch xhci_device_ctrl_done(usbd_xfer_handle xfer)
   2653       1.1  jakllsch {
   2654      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2655       1.1  jakllsch 
   2656  1.28.2.5     skrll 	callout_stop(&xfer->ux_callout); /* XXX wrong place */
   2657       1.1  jakllsch 
   2658       1.1  jakllsch }
   2659       1.1  jakllsch 
   2660       1.1  jakllsch static void
   2661       1.1  jakllsch xhci_device_ctrl_abort(usbd_xfer_handle xfer)
   2662       1.1  jakllsch {
   2663      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2664       1.1  jakllsch }
   2665       1.1  jakllsch 
   2666       1.1  jakllsch static void
   2667       1.1  jakllsch xhci_device_ctrl_close(usbd_pipe_handle pipe)
   2668       1.1  jakllsch {
   2669      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2670       1.1  jakllsch }
   2671       1.1  jakllsch 
   2672       1.1  jakllsch /* ----------------- */
   2673       1.1  jakllsch /* device isochronus */
   2674       1.1  jakllsch 
   2675       1.1  jakllsch /* ----------- */
   2676       1.1  jakllsch /* device bulk */
   2677       1.1  jakllsch 
   2678       1.1  jakllsch static usbd_status
   2679       1.1  jakllsch xhci_device_bulk_transfer(usbd_xfer_handle xfer)
   2680       1.1  jakllsch {
   2681  1.28.2.5     skrll 	struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2682       1.1  jakllsch 	usbd_status err;
   2683       1.1  jakllsch 
   2684      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2685      1.27     skrll 
   2686       1.1  jakllsch 	/* Insert last in queue. */
   2687       1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   2688       1.1  jakllsch 	err = usb_insert_transfer(xfer);
   2689       1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   2690       1.1  jakllsch 	if (err)
   2691       1.1  jakllsch 		return err;
   2692       1.1  jakllsch 
   2693       1.1  jakllsch 	/*
   2694       1.1  jakllsch 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   2695       1.1  jakllsch 	 * so start it first.
   2696       1.1  jakllsch 	 */
   2697  1.28.2.5     skrll 	return (xhci_device_bulk_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue)));
   2698       1.1  jakllsch }
   2699       1.1  jakllsch 
   2700       1.1  jakllsch static usbd_status
   2701       1.1  jakllsch xhci_device_bulk_start(usbd_xfer_handle xfer)
   2702       1.1  jakllsch {
   2703  1.28.2.5     skrll 	struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2704  1.28.2.5     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   2705  1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   2706       1.1  jakllsch 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   2707       1.1  jakllsch 	struct xhci_xfer * const xx = (void *)xfer;
   2708  1.28.2.5     skrll 	const uint32_t len = xfer->ux_length;
   2709  1.28.2.5     skrll 	usb_dma_t * const dma = &xfer->ux_dmabuf;
   2710       1.1  jakllsch 	uint64_t parameter;
   2711       1.1  jakllsch 	uint32_t status;
   2712       1.1  jakllsch 	uint32_t control;
   2713       1.1  jakllsch 	u_int i = 0;
   2714       1.1  jakllsch 
   2715      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2716      1.27     skrll 
   2717      1.27     skrll 	DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   2718       1.1  jakllsch 
   2719       1.1  jakllsch 	if (sc->sc_dying)
   2720       1.1  jakllsch 		return USBD_IOERROR;
   2721       1.1  jakllsch 
   2722  1.28.2.5     skrll 	KASSERT((xfer->ux_rqflags & URQ_REQUEST) == 0);
   2723       1.1  jakllsch 
   2724       1.1  jakllsch 	parameter = DMAADDR(dma, 0);
   2725      1.11       dsl 	/*
   2726      1.13       dsl 	 * XXX: (dsl) The physical buffer must not cross a 64k boundary.
   2727      1.11       dsl 	 * If the user supplied buffer crosses such a boundary then 2
   2728      1.11       dsl 	 * (or more) TRB should be used.
   2729      1.11       dsl 	 * If multiple TRB are used the td_size field must be set correctly.
   2730      1.11       dsl 	 * For v1.0 devices (like ivy bridge) this is the number of usb data
   2731      1.11       dsl 	 * blocks needed to complete the transfer.
   2732      1.11       dsl 	 * Setting it to 1 in the last TRB causes an extra zero-length
   2733      1.11       dsl 	 * data block be sent.
   2734      1.11       dsl 	 * The earlier documentation differs, I don't know how it behaves.
   2735      1.11       dsl 	 */
   2736       1.1  jakllsch 	KASSERT(len <= 0x10000);
   2737       1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) |
   2738       1.1  jakllsch 	    XHCI_TRB_2_TDSZ_SET(1) |
   2739       1.1  jakllsch 	    XHCI_TRB_2_BYTES_SET(len);
   2740       1.1  jakllsch 	control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_NORMAL) |
   2741       1.1  jakllsch 	    XHCI_TRB_3_ISP_BIT | XHCI_TRB_3_IOC_BIT;
   2742       1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   2743       1.1  jakllsch 
   2744       1.1  jakllsch 	mutex_enter(&tr->xr_lock);
   2745       1.1  jakllsch 	xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
   2746       1.1  jakllsch 	mutex_exit(&tr->xr_lock);
   2747       1.1  jakllsch 
   2748       1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   2749       1.1  jakllsch 
   2750  1.28.2.5     skrll 	if (sc->sc_bus.ub_usepolling) {
   2751      1.27     skrll 		DPRINTFN(1, "polling", 0, 0, 0, 0);
   2752       1.1  jakllsch 		//xhci_waitintr(sc, xfer);
   2753       1.1  jakllsch 	}
   2754       1.1  jakllsch 
   2755       1.1  jakllsch 	return USBD_IN_PROGRESS;
   2756       1.1  jakllsch }
   2757       1.1  jakllsch 
   2758       1.1  jakllsch static void
   2759       1.1  jakllsch xhci_device_bulk_done(usbd_xfer_handle xfer)
   2760       1.1  jakllsch {
   2761      1.27     skrll #ifdef USB_DEBUG
   2762  1.28.2.5     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   2763  1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   2764      1.27     skrll #endif
   2765  1.28.2.5     skrll 	const u_int endpt = xfer->ux_pipe->up_endpoint->ue_edesc->bEndpointAddress;
   2766       1.1  jakllsch 	const bool isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   2767       1.1  jakllsch 
   2768      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2769       1.1  jakllsch 
   2770      1.27     skrll 	DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   2771       1.1  jakllsch 
   2772  1.28.2.5     skrll 	callout_stop(&xfer->ux_callout); /* XXX wrong place */
   2773       1.1  jakllsch 
   2774  1.28.2.5     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   2775       1.1  jakllsch 	    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   2776       1.1  jakllsch 
   2777       1.1  jakllsch 
   2778       1.1  jakllsch }
   2779       1.1  jakllsch 
   2780       1.1  jakllsch static void
   2781       1.1  jakllsch xhci_device_bulk_abort(usbd_xfer_handle xfer)
   2782       1.1  jakllsch {
   2783      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2784       1.1  jakllsch }
   2785       1.1  jakllsch 
   2786       1.1  jakllsch static void
   2787       1.1  jakllsch xhci_device_bulk_close(usbd_pipe_handle pipe)
   2788       1.1  jakllsch {
   2789      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2790       1.1  jakllsch }
   2791       1.1  jakllsch 
   2792       1.1  jakllsch /* --------------- */
   2793       1.1  jakllsch /* device intrrupt */
   2794       1.1  jakllsch 
   2795       1.1  jakllsch static usbd_status
   2796       1.1  jakllsch xhci_device_intr_transfer(usbd_xfer_handle xfer)
   2797       1.1  jakllsch {
   2798  1.28.2.5     skrll 	struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2799       1.1  jakllsch 	usbd_status err;
   2800       1.1  jakllsch 
   2801      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2802      1.27     skrll 
   2803       1.1  jakllsch 	/* Insert last in queue. */
   2804       1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   2805       1.1  jakllsch 	err = usb_insert_transfer(xfer);
   2806       1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   2807       1.1  jakllsch 	if (err)
   2808       1.1  jakllsch 		return err;
   2809       1.1  jakllsch 
   2810       1.1  jakllsch 	/*
   2811       1.1  jakllsch 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   2812       1.1  jakllsch 	 * so start it first.
   2813       1.1  jakllsch 	 */
   2814  1.28.2.5     skrll 	return (xhci_device_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue)));
   2815       1.1  jakllsch }
   2816       1.1  jakllsch 
   2817       1.1  jakllsch static usbd_status
   2818       1.1  jakllsch xhci_device_intr_start(usbd_xfer_handle xfer)
   2819       1.1  jakllsch {
   2820  1.28.2.5     skrll 	struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2821  1.28.2.5     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   2822  1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   2823       1.1  jakllsch 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   2824       1.1  jakllsch 	struct xhci_xfer * const xx = (void *)xfer;
   2825  1.28.2.5     skrll 	const uint32_t len = xfer->ux_length;
   2826  1.28.2.5     skrll 	usb_dma_t * const dma = &xfer->ux_dmabuf;
   2827       1.1  jakllsch 	uint64_t parameter;
   2828       1.1  jakllsch 	uint32_t status;
   2829       1.1  jakllsch 	uint32_t control;
   2830       1.1  jakllsch 	u_int i = 0;
   2831       1.1  jakllsch 
   2832      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2833      1.27     skrll 
   2834      1.27     skrll 	DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   2835       1.1  jakllsch 
   2836       1.1  jakllsch 	if (sc->sc_dying)
   2837       1.1  jakllsch 		return USBD_IOERROR;
   2838       1.1  jakllsch 
   2839  1.28.2.5     skrll 	KASSERT((xfer->ux_rqflags & URQ_REQUEST) == 0);
   2840       1.1  jakllsch 
   2841       1.1  jakllsch 	parameter = DMAADDR(dma, 0);
   2842       1.1  jakllsch 	KASSERT(len <= 0x10000);
   2843       1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) |
   2844       1.1  jakllsch 	    XHCI_TRB_2_TDSZ_SET(1) |
   2845       1.1  jakllsch 	    XHCI_TRB_2_BYTES_SET(len);
   2846       1.1  jakllsch 	control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_NORMAL) |
   2847       1.1  jakllsch 	    XHCI_TRB_3_ISP_BIT | XHCI_TRB_3_IOC_BIT;
   2848       1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   2849       1.1  jakllsch 
   2850       1.1  jakllsch 	mutex_enter(&tr->xr_lock);
   2851       1.1  jakllsch 	xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
   2852       1.1  jakllsch 	mutex_exit(&tr->xr_lock);
   2853       1.1  jakllsch 
   2854       1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   2855       1.1  jakllsch 
   2856  1.28.2.5     skrll 	if (sc->sc_bus.ub_usepolling) {
   2857      1.27     skrll 		DPRINTFN(1, "polling", 0, 0, 0, 0);
   2858       1.1  jakllsch 		//xhci_waitintr(sc, xfer);
   2859       1.1  jakllsch 	}
   2860       1.1  jakllsch 
   2861       1.1  jakllsch 	return USBD_IN_PROGRESS;
   2862       1.1  jakllsch }
   2863       1.1  jakllsch 
   2864       1.1  jakllsch static void
   2865       1.1  jakllsch xhci_device_intr_done(usbd_xfer_handle xfer)
   2866       1.1  jakllsch {
   2867      1.20  pgoyette 	struct xhci_softc * const sc __diagused =
   2868  1.28.2.5     skrll 		xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2869      1.27     skrll #ifdef USB_DEBUG
   2870  1.28.2.5     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   2871  1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   2872      1.19     ozaki #endif
   2873  1.28.2.5     skrll 	const u_int endpt = xfer->ux_pipe->up_endpoint->ue_edesc->bEndpointAddress;
   2874       1.1  jakllsch 	const bool isread = UE_GET_DIR(endpt) == UE_DIR_IN;
   2875       1.1  jakllsch 
   2876      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2877      1.27     skrll 
   2878      1.27     skrll 	DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   2879       1.1  jakllsch 
   2880  1.28.2.5     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
   2881       1.1  jakllsch 
   2882  1.28.2.5     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   2883       1.1  jakllsch 	    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   2884       1.1  jakllsch 
   2885       1.1  jakllsch #if 0
   2886       1.1  jakllsch 	device_printf(sc->sc_dev, "");
   2887  1.28.2.5     skrll 	for (size_t i = 0; i < xfer->ux_length; i++) {
   2888  1.28.2.5     skrll 		printf(" %02x", ((uint8_t const *)xfer->ux_buffer)[i]);
   2889       1.1  jakllsch 	}
   2890       1.1  jakllsch 	printf("\n");
   2891       1.1  jakllsch #endif
   2892       1.1  jakllsch 
   2893  1.28.2.5     skrll 	if (xfer->ux_pipe->up_repeat) {
   2894  1.28.2.5     skrll 		xfer->ux_status = xhci_device_intr_start(xfer);
   2895       1.1  jakllsch 	} else {
   2896  1.28.2.5     skrll 		callout_stop(&xfer->ux_callout); /* XXX */
   2897       1.1  jakllsch 	}
   2898       1.1  jakllsch 
   2899       1.1  jakllsch }
   2900       1.1  jakllsch 
   2901       1.1  jakllsch static void
   2902       1.1  jakllsch xhci_device_intr_abort(usbd_xfer_handle xfer)
   2903       1.1  jakllsch {
   2904      1.27     skrll 	struct xhci_softc * const sc __diagused =
   2905  1.28.2.5     skrll 				    xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2906      1.27     skrll 
   2907      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2908      1.10     skrll 
   2909      1.10     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   2910      1.27     skrll 	DPRINTFN(15, "%p", xfer, 0, 0, 0);
   2911  1.28.2.5     skrll 	KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
   2912  1.28.2.5     skrll 	xfer->ux_status = USBD_CANCELLED;
   2913       1.1  jakllsch 	usb_transfer_complete(xfer);
   2914       1.1  jakllsch }
   2915       1.1  jakllsch 
   2916       1.1  jakllsch static void
   2917       1.1  jakllsch xhci_device_intr_close(usbd_pipe_handle pipe)
   2918       1.1  jakllsch {
   2919  1.28.2.5     skrll 	//struct xhci_softc * const sc = pipe->up_dev->ud_bus->ub_hcpriv;
   2920      1.27     skrll 
   2921      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2922      1.27     skrll 	DPRINTFN(15, "%p", pipe, 0, 0, 0);
   2923      1.27     skrll 
   2924       1.1  jakllsch 	xhci_unconfigure_endpoint(pipe);
   2925       1.1  jakllsch }
   2926       1.1  jakllsch 
   2927       1.1  jakllsch /* ------------ */
   2928       1.1  jakllsch 
   2929       1.1  jakllsch static void
   2930       1.1  jakllsch xhci_timeout(void *addr)
   2931       1.1  jakllsch {
   2932       1.1  jakllsch 	struct xhci_xfer * const xx = addr;
   2933       1.1  jakllsch 	usbd_xfer_handle const xfer = &xx->xx_xfer;
   2934  1.28.2.5     skrll 	struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2935       1.1  jakllsch 
   2936      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2937      1.27     skrll 
   2938       1.1  jakllsch 	if (sc->sc_dying) {
   2939       1.1  jakllsch 		return;
   2940       1.1  jakllsch 	}
   2941       1.1  jakllsch 
   2942       1.1  jakllsch 	usb_init_task(&xx->xx_abort_task, xhci_timeout_task, addr,
   2943       1.1  jakllsch 	    USB_TASKQ_MPSAFE);
   2944  1.28.2.5     skrll 	usb_add_task(xx->xx_xfer.ux_pipe->up_dev, &xx->xx_abort_task,
   2945       1.1  jakllsch 	    USB_TASKQ_HC);
   2946       1.1  jakllsch }
   2947       1.1  jakllsch 
   2948       1.1  jakllsch static void
   2949       1.1  jakllsch xhci_timeout_task(void *addr)
   2950       1.1  jakllsch {
   2951       1.1  jakllsch 	usbd_xfer_handle const xfer = addr;
   2952  1.28.2.5     skrll 	struct xhci_softc * const sc = xfer->ux_pipe->up_dev->ud_bus->ub_hcpriv;
   2953       1.1  jakllsch 
   2954      1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2955      1.27     skrll 
   2956       1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   2957       1.1  jakllsch #if 0
   2958       1.1  jakllsch 	xhci_abort_xfer(xfer, USBD_TIMEOUT);
   2959       1.1  jakllsch #else
   2960  1.28.2.5     skrll 	xfer->ux_status = USBD_TIMEOUT;
   2961       1.1  jakllsch 	usb_transfer_complete(xfer);
   2962       1.1  jakllsch #endif
   2963       1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   2964       1.1  jakllsch }
   2965