Home | History | Annotate | Line # | Download | only in usb
xhci.c revision 1.28.2.76
      1  1.28.2.76     skrll /*	$NetBSD: xhci.c,v 1.28.2.76 2016/07/09 20:25:17 skrll Exp $	*/
      2        1.1  jakllsch 
      3        1.1  jakllsch /*
      4        1.1  jakllsch  * Copyright (c) 2013 Jonathan A. Kollasch
      5        1.1  jakllsch  * All rights reserved.
      6        1.1  jakllsch  *
      7        1.1  jakllsch  * Redistribution and use in source and binary forms, with or without
      8        1.1  jakllsch  * modification, are permitted provided that the following conditions
      9        1.1  jakllsch  * are met:
     10        1.1  jakllsch  * 1. Redistributions of source code must retain the above copyright
     11        1.1  jakllsch  *    notice, this list of conditions and the following disclaimer.
     12        1.1  jakllsch  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.1  jakllsch  *    notice, this list of conditions and the following disclaimer in the
     14        1.1  jakllsch  *    documentation and/or other materials provided with the distribution.
     15        1.1  jakllsch  *
     16        1.1  jakllsch  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
     17        1.1  jakllsch  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     18        1.1  jakllsch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     19        1.1  jakllsch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
     20        1.1  jakllsch  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
     21        1.1  jakllsch  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
     22        1.1  jakllsch  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
     23        1.1  jakllsch  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
     24        1.1  jakllsch  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
     25        1.1  jakllsch  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
     26        1.1  jakllsch  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     27        1.1  jakllsch  */
     28        1.1  jakllsch 
     29  1.28.2.21     skrll /*
     30  1.28.2.69     skrll  * USB rev 2.0 and rev 3.1 specification
     31  1.28.2.69     skrll  *  http://www.usb.org/developers/docs/
     32  1.28.2.21     skrll  * xHCI rev 1.1 specification
     33  1.28.2.69     skrll  *  http://www.intel.com/technology/usb/spec.htm
     34  1.28.2.21     skrll  */
     35  1.28.2.21     skrll 
     36        1.1  jakllsch #include <sys/cdefs.h>
     37  1.28.2.76     skrll __KERNEL_RCSID(0, "$NetBSD: xhci.c,v 1.28.2.76 2016/07/09 20:25:17 skrll Exp $");
     38       1.27     skrll 
     39  1.28.2.69     skrll #ifdef _KERNEL_OPT
     40       1.27     skrll #include "opt_usb.h"
     41  1.28.2.69     skrll #endif
     42        1.1  jakllsch 
     43        1.1  jakllsch #include <sys/param.h>
     44        1.1  jakllsch #include <sys/systm.h>
     45        1.1  jakllsch #include <sys/kernel.h>
     46        1.1  jakllsch #include <sys/kmem.h>
     47        1.1  jakllsch #include <sys/device.h>
     48        1.1  jakllsch #include <sys/select.h>
     49        1.1  jakllsch #include <sys/proc.h>
     50        1.1  jakllsch #include <sys/queue.h>
     51        1.1  jakllsch #include <sys/mutex.h>
     52        1.1  jakllsch #include <sys/condvar.h>
     53        1.1  jakllsch #include <sys/bus.h>
     54        1.1  jakllsch #include <sys/cpu.h>
     55       1.27     skrll #include <sys/sysctl.h>
     56        1.1  jakllsch 
     57        1.1  jakllsch #include <machine/endian.h>
     58        1.1  jakllsch 
     59        1.1  jakllsch #include <dev/usb/usb.h>
     60        1.1  jakllsch #include <dev/usb/usbdi.h>
     61        1.1  jakllsch #include <dev/usb/usbdivar.h>
     62  1.28.2.19     skrll #include <dev/usb/usbdi_util.h>
     63       1.27     skrll #include <dev/usb/usbhist.h>
     64        1.1  jakllsch #include <dev/usb/usb_mem.h>
     65        1.1  jakllsch #include <dev/usb/usb_quirks.h>
     66        1.1  jakllsch 
     67        1.1  jakllsch #include <dev/usb/xhcireg.h>
     68        1.1  jakllsch #include <dev/usb/xhcivar.h>
     69  1.28.2.11     skrll #include <dev/usb/usbroothub.h>
     70        1.1  jakllsch 
     71       1.27     skrll 
     72       1.27     skrll #ifdef USB_DEBUG
     73       1.27     skrll #ifndef XHCI_DEBUG
     74       1.27     skrll #define xhcidebug 0
     75  1.28.2.18     skrll #else /* !XHCI_DEBUG */
     76       1.27     skrll static int xhcidebug = 0;
     77       1.27     skrll 
     78       1.27     skrll SYSCTL_SETUP(sysctl_hw_xhci_setup, "sysctl hw.xhci setup")
     79       1.27     skrll {
     80       1.27     skrll 	int err;
     81       1.27     skrll 	const struct sysctlnode *rnode;
     82       1.27     skrll 	const struct sysctlnode *cnode;
     83       1.27     skrll 
     84       1.27     skrll 	err = sysctl_createv(clog, 0, NULL, &rnode,
     85       1.27     skrll 	    CTLFLAG_PERMANENT, CTLTYPE_NODE, "xhci",
     86       1.27     skrll 	    SYSCTL_DESCR("xhci global controls"),
     87       1.27     skrll 	    NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
     88       1.27     skrll 
     89       1.27     skrll 	if (err)
     90       1.27     skrll 		goto fail;
     91       1.27     skrll 
     92       1.27     skrll 	/* control debugging printfs */
     93       1.27     skrll 	err = sysctl_createv(clog, 0, &rnode, &cnode,
     94       1.27     skrll 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
     95       1.27     skrll 	    "debug", SYSCTL_DESCR("Enable debugging output"),
     96       1.27     skrll 	    NULL, 0, &xhcidebug, sizeof(xhcidebug), CTL_CREATE, CTL_EOL);
     97       1.27     skrll 	if (err)
     98       1.27     skrll 		goto fail;
     99       1.27     skrll 
    100       1.27     skrll 	return;
    101       1.27     skrll fail:
    102       1.27     skrll 	aprint_error("%s: sysctl_createv failed (err = %d)\n", __func__, err);
    103       1.27     skrll }
    104       1.27     skrll 
    105  1.28.2.18     skrll #endif /* !XHCI_DEBUG */
    106       1.27     skrll #endif /* USB_DEBUG */
    107       1.27     skrll 
    108       1.27     skrll #define DPRINTFN(N,FMT,A,B,C,D) USBHIST_LOGN(xhcidebug,N,FMT,A,B,C,D)
    109       1.27     skrll #define XHCIHIST_FUNC() USBHIST_FUNC()
    110       1.27     skrll #define XHCIHIST_CALLED(name) USBHIST_CALLED(xhcidebug)
    111        1.1  jakllsch 
    112        1.1  jakllsch #define XHCI_DCI_SLOT 0
    113        1.1  jakllsch #define XHCI_DCI_EP_CONTROL 1
    114        1.1  jakllsch 
    115        1.1  jakllsch #define XHCI_ICI_INPUT_CONTROL 0
    116        1.1  jakllsch 
    117        1.1  jakllsch struct xhci_pipe {
    118        1.1  jakllsch 	struct usbd_pipe xp_pipe;
    119  1.28.2.22     skrll 	struct usb_task xp_async_task;
    120        1.1  jakllsch };
    121        1.1  jakllsch 
    122        1.1  jakllsch #define XHCI_COMMAND_RING_TRBS 256
    123        1.1  jakllsch #define XHCI_EVENT_RING_TRBS 256
    124        1.1  jakllsch #define XHCI_EVENT_RING_SEGMENTS 1
    125        1.1  jakllsch #define XHCI_TRB_3_ED_BIT XHCI_TRB_3_ISP_BIT
    126        1.1  jakllsch 
    127  1.28.2.14     skrll static usbd_status xhci_open(struct usbd_pipe *);
    128  1.28.2.33     skrll static void xhci_close_pipe(struct usbd_pipe *);
    129        1.1  jakllsch static int xhci_intr1(struct xhci_softc * const);
    130        1.1  jakllsch static void xhci_softintr(void *);
    131        1.1  jakllsch static void xhci_poll(struct usbd_bus *);
    132  1.28.2.41     skrll static struct usbd_xfer *xhci_allocx(struct usbd_bus *, unsigned int);
    133  1.28.2.14     skrll static void xhci_freex(struct usbd_bus *, struct usbd_xfer *);
    134        1.1  jakllsch static void xhci_get_lock(struct usbd_bus *, kmutex_t **);
    135  1.28.2.14     skrll static usbd_status xhci_new_device(device_t, struct usbd_bus *, int, int, int,
    136        1.1  jakllsch     struct usbd_port *);
    137  1.28.2.12     skrll static int xhci_roothub_ctrl(struct usbd_bus *, usb_device_request_t *,
    138  1.28.2.12     skrll     void *, int);
    139        1.1  jakllsch 
    140  1.28.2.14     skrll static usbd_status xhci_configure_endpoint(struct usbd_pipe *);
    141  1.28.2.19     skrll //static usbd_status xhci_unconfigure_endpoint(struct usbd_pipe *);
    142  1.28.2.14     skrll static usbd_status xhci_reset_endpoint(struct usbd_pipe *);
    143  1.28.2.19     skrll static usbd_status xhci_stop_endpoint(struct usbd_pipe *);
    144        1.1  jakllsch 
    145  1.28.2.71     skrll static void xhci_host_dequeue(struct xhci_ring * const);
    146  1.28.2.14     skrll static usbd_status xhci_set_dequeue(struct usbd_pipe *);
    147        1.1  jakllsch 
    148        1.1  jakllsch static usbd_status xhci_do_command(struct xhci_softc * const,
    149        1.1  jakllsch     struct xhci_trb * const, int);
    150  1.28.2.19     skrll static usbd_status xhci_do_command_locked(struct xhci_softc * const,
    151  1.28.2.19     skrll     struct xhci_trb * const, int);
    152  1.28.2.71     skrll static usbd_status xhci_init_slot(struct usbd_device *, uint32_t);
    153  1.28.2.71     skrll static void xhci_free_slot(struct xhci_softc *, struct xhci_slot *, int, int);
    154  1.28.2.71     skrll static usbd_status xhci_set_address(struct usbd_device *, uint32_t, bool);
    155        1.1  jakllsch static usbd_status xhci_enable_slot(struct xhci_softc * const,
    156        1.1  jakllsch     uint8_t * const);
    157  1.28.2.19     skrll static usbd_status xhci_disable_slot(struct xhci_softc * const, uint8_t);
    158        1.1  jakllsch static usbd_status xhci_address_device(struct xhci_softc * const,
    159        1.1  jakllsch     uint64_t, uint8_t, bool);
    160  1.28.2.63     skrll static void xhci_set_dcba(struct xhci_softc * const, uint64_t, int);
    161        1.1  jakllsch static usbd_status xhci_update_ep0_mps(struct xhci_softc * const,
    162        1.1  jakllsch     struct xhci_slot * const, u_int);
    163        1.1  jakllsch static usbd_status xhci_ring_init(struct xhci_softc * const,
    164        1.1  jakllsch     struct xhci_ring * const, size_t, size_t);
    165        1.1  jakllsch static void xhci_ring_free(struct xhci_softc * const, struct xhci_ring * const);
    166        1.1  jakllsch 
    167  1.28.2.71     skrll static void xhci_setup_ctx(struct usbd_pipe *);
    168  1.28.2.71     skrll static void xhci_setup_route(struct usbd_pipe *, uint32_t *);
    169  1.28.2.71     skrll static void xhci_setup_tthub(struct usbd_pipe *, uint32_t *);
    170  1.28.2.71     skrll static void xhci_setup_maxburst(struct usbd_pipe *, uint32_t *);
    171  1.28.2.71     skrll static uint32_t xhci_bival2ival(uint32_t, uint32_t);
    172  1.28.2.71     skrll 
    173  1.28.2.14     skrll static void xhci_noop(struct usbd_pipe *);
    174        1.1  jakllsch 
    175  1.28.2.14     skrll static usbd_status xhci_root_intr_transfer(struct usbd_xfer *);
    176  1.28.2.14     skrll static usbd_status xhci_root_intr_start(struct usbd_xfer *);
    177  1.28.2.14     skrll static void xhci_root_intr_abort(struct usbd_xfer *);
    178  1.28.2.14     skrll static void xhci_root_intr_close(struct usbd_pipe *);
    179  1.28.2.14     skrll static void xhci_root_intr_done(struct usbd_xfer *);
    180  1.28.2.14     skrll 
    181  1.28.2.14     skrll static usbd_status xhci_device_ctrl_transfer(struct usbd_xfer *);
    182  1.28.2.14     skrll static usbd_status xhci_device_ctrl_start(struct usbd_xfer *);
    183  1.28.2.14     skrll static void xhci_device_ctrl_abort(struct usbd_xfer *);
    184  1.28.2.14     skrll static void xhci_device_ctrl_close(struct usbd_pipe *);
    185  1.28.2.14     skrll static void xhci_device_ctrl_done(struct usbd_xfer *);
    186  1.28.2.14     skrll 
    187  1.28.2.14     skrll static usbd_status xhci_device_intr_transfer(struct usbd_xfer *);
    188  1.28.2.14     skrll static usbd_status xhci_device_intr_start(struct usbd_xfer *);
    189  1.28.2.14     skrll static void xhci_device_intr_abort(struct usbd_xfer *);
    190  1.28.2.14     skrll static void xhci_device_intr_close(struct usbd_pipe *);
    191  1.28.2.14     skrll static void xhci_device_intr_done(struct usbd_xfer *);
    192  1.28.2.14     skrll 
    193  1.28.2.14     skrll static usbd_status xhci_device_bulk_transfer(struct usbd_xfer *);
    194  1.28.2.14     skrll static usbd_status xhci_device_bulk_start(struct usbd_xfer *);
    195  1.28.2.14     skrll static void xhci_device_bulk_abort(struct usbd_xfer *);
    196  1.28.2.14     skrll static void xhci_device_bulk_close(struct usbd_pipe *);
    197  1.28.2.14     skrll static void xhci_device_bulk_done(struct usbd_xfer *);
    198        1.1  jakllsch 
    199        1.1  jakllsch static void xhci_timeout(void *);
    200        1.1  jakllsch static void xhci_timeout_task(void *);
    201        1.1  jakllsch 
    202        1.1  jakllsch static const struct usbd_bus_methods xhci_bus_methods = {
    203   1.28.2.3     skrll 	.ubm_open = xhci_open,
    204   1.28.2.3     skrll 	.ubm_softint = xhci_softintr,
    205   1.28.2.3     skrll 	.ubm_dopoll = xhci_poll,
    206   1.28.2.3     skrll 	.ubm_allocx = xhci_allocx,
    207   1.28.2.3     skrll 	.ubm_freex = xhci_freex,
    208   1.28.2.3     skrll 	.ubm_getlock = xhci_get_lock,
    209   1.28.2.3     skrll 	.ubm_newdev = xhci_new_device,
    210  1.28.2.12     skrll 	.ubm_rhctrl = xhci_roothub_ctrl,
    211        1.1  jakllsch };
    212        1.1  jakllsch 
    213        1.1  jakllsch static const struct usbd_pipe_methods xhci_root_intr_methods = {
    214   1.28.2.3     skrll 	.upm_transfer = xhci_root_intr_transfer,
    215   1.28.2.3     skrll 	.upm_start = xhci_root_intr_start,
    216   1.28.2.3     skrll 	.upm_abort = xhci_root_intr_abort,
    217   1.28.2.3     skrll 	.upm_close = xhci_root_intr_close,
    218   1.28.2.3     skrll 	.upm_cleartoggle = xhci_noop,
    219   1.28.2.3     skrll 	.upm_done = xhci_root_intr_done,
    220        1.1  jakllsch };
    221        1.1  jakllsch 
    222        1.1  jakllsch 
    223        1.1  jakllsch static const struct usbd_pipe_methods xhci_device_ctrl_methods = {
    224   1.28.2.3     skrll 	.upm_transfer = xhci_device_ctrl_transfer,
    225   1.28.2.3     skrll 	.upm_start = xhci_device_ctrl_start,
    226   1.28.2.3     skrll 	.upm_abort = xhci_device_ctrl_abort,
    227   1.28.2.3     skrll 	.upm_close = xhci_device_ctrl_close,
    228   1.28.2.3     skrll 	.upm_cleartoggle = xhci_noop,
    229   1.28.2.3     skrll 	.upm_done = xhci_device_ctrl_done,
    230        1.1  jakllsch };
    231        1.1  jakllsch 
    232        1.1  jakllsch static const struct usbd_pipe_methods xhci_device_isoc_methods = {
    233   1.28.2.3     skrll 	.upm_cleartoggle = xhci_noop,
    234        1.1  jakllsch };
    235        1.1  jakllsch 
    236        1.1  jakllsch static const struct usbd_pipe_methods xhci_device_bulk_methods = {
    237   1.28.2.3     skrll 	.upm_transfer = xhci_device_bulk_transfer,
    238   1.28.2.3     skrll 	.upm_start = xhci_device_bulk_start,
    239   1.28.2.3     skrll 	.upm_abort = xhci_device_bulk_abort,
    240   1.28.2.3     skrll 	.upm_close = xhci_device_bulk_close,
    241   1.28.2.3     skrll 	.upm_cleartoggle = xhci_noop,
    242   1.28.2.3     skrll 	.upm_done = xhci_device_bulk_done,
    243        1.1  jakllsch };
    244        1.1  jakllsch 
    245        1.1  jakllsch static const struct usbd_pipe_methods xhci_device_intr_methods = {
    246   1.28.2.3     skrll 	.upm_transfer = xhci_device_intr_transfer,
    247   1.28.2.3     skrll 	.upm_start = xhci_device_intr_start,
    248   1.28.2.3     skrll 	.upm_abort = xhci_device_intr_abort,
    249   1.28.2.3     skrll 	.upm_close = xhci_device_intr_close,
    250   1.28.2.3     skrll 	.upm_cleartoggle = xhci_noop,
    251   1.28.2.3     skrll 	.upm_done = xhci_device_intr_done,
    252        1.1  jakllsch };
    253        1.1  jakllsch 
    254        1.1  jakllsch static inline uint32_t
    255  1.28.2.19     skrll xhci_read_1(const struct xhci_softc * const sc, bus_size_t offset)
    256  1.28.2.19     skrll {
    257  1.28.2.19     skrll 	return bus_space_read_1(sc->sc_iot, sc->sc_ioh, offset);
    258  1.28.2.19     skrll }
    259  1.28.2.19     skrll 
    260  1.28.2.19     skrll static inline uint32_t
    261        1.1  jakllsch xhci_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    262        1.1  jakllsch {
    263        1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_ioh, offset);
    264        1.1  jakllsch }
    265        1.1  jakllsch 
    266  1.28.2.19     skrll static inline void
    267  1.28.2.19     skrll xhci_write_1(const struct xhci_softc * const sc, bus_size_t offset,
    268  1.28.2.19     skrll     uint32_t value)
    269  1.28.2.19     skrll {
    270  1.28.2.19     skrll 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, offset, value);
    271  1.28.2.19     skrll }
    272  1.28.2.19     skrll 
    273        1.4       apb #if 0 /* unused */
    274        1.1  jakllsch static inline void
    275        1.1  jakllsch xhci_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    276        1.1  jakllsch     uint32_t value)
    277        1.1  jakllsch {
    278        1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, offset, value);
    279        1.1  jakllsch }
    280        1.4       apb #endif /* unused */
    281        1.1  jakllsch 
    282        1.1  jakllsch static inline uint32_t
    283        1.1  jakllsch xhci_cap_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    284        1.1  jakllsch {
    285        1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_cbh, offset);
    286        1.1  jakllsch }
    287        1.1  jakllsch 
    288        1.1  jakllsch static inline uint32_t
    289        1.1  jakllsch xhci_op_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    290        1.1  jakllsch {
    291        1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
    292        1.1  jakllsch }
    293        1.1  jakllsch 
    294        1.1  jakllsch static inline void
    295        1.1  jakllsch xhci_op_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    296        1.1  jakllsch     uint32_t value)
    297        1.1  jakllsch {
    298        1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_obh, offset, value);
    299        1.1  jakllsch }
    300        1.1  jakllsch 
    301        1.1  jakllsch static inline uint64_t
    302        1.1  jakllsch xhci_op_read_8(const struct xhci_softc * const sc, bus_size_t offset)
    303        1.1  jakllsch {
    304        1.1  jakllsch 	uint64_t value;
    305        1.1  jakllsch 
    306        1.1  jakllsch 	if (sc->sc_ac64) {
    307        1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    308        1.1  jakllsch 		value = bus_space_read_8(sc->sc_iot, sc->sc_obh, offset);
    309        1.1  jakllsch #else
    310        1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
    311        1.1  jakllsch 		value |= (uint64_t)bus_space_read_4(sc->sc_iot, sc->sc_obh,
    312        1.1  jakllsch 		    offset + 4) << 32;
    313        1.1  jakllsch #endif
    314        1.1  jakllsch 	} else {
    315        1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
    316        1.1  jakllsch 	}
    317        1.1  jakllsch 
    318        1.1  jakllsch 	return value;
    319        1.1  jakllsch }
    320        1.1  jakllsch 
    321        1.1  jakllsch static inline void
    322        1.1  jakllsch xhci_op_write_8(const struct xhci_softc * const sc, bus_size_t offset,
    323        1.1  jakllsch     uint64_t value)
    324        1.1  jakllsch {
    325        1.1  jakllsch 	if (sc->sc_ac64) {
    326        1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    327        1.1  jakllsch 		bus_space_write_8(sc->sc_iot, sc->sc_obh, offset, value);
    328        1.1  jakllsch #else
    329        1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_obh, offset + 0,
    330        1.1  jakllsch 		    (value >> 0) & 0xffffffff);
    331        1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_obh, offset + 4,
    332        1.1  jakllsch 		    (value >> 32) & 0xffffffff);
    333        1.1  jakllsch #endif
    334        1.1  jakllsch 	} else {
    335        1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_obh, offset, value);
    336        1.1  jakllsch 	}
    337        1.1  jakllsch }
    338        1.1  jakllsch 
    339        1.1  jakllsch static inline uint32_t
    340        1.1  jakllsch xhci_rt_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    341        1.1  jakllsch {
    342        1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
    343        1.1  jakllsch }
    344        1.1  jakllsch 
    345        1.1  jakllsch static inline void
    346        1.1  jakllsch xhci_rt_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    347        1.1  jakllsch     uint32_t value)
    348        1.1  jakllsch {
    349        1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset, value);
    350        1.1  jakllsch }
    351        1.1  jakllsch 
    352        1.4       apb #if 0 /* unused */
    353        1.1  jakllsch static inline uint64_t
    354        1.1  jakllsch xhci_rt_read_8(const struct xhci_softc * const sc, bus_size_t offset)
    355        1.1  jakllsch {
    356        1.1  jakllsch 	uint64_t value;
    357        1.1  jakllsch 
    358        1.1  jakllsch 	if (sc->sc_ac64) {
    359        1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    360        1.1  jakllsch 		value = bus_space_read_8(sc->sc_iot, sc->sc_rbh, offset);
    361        1.1  jakllsch #else
    362        1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
    363        1.1  jakllsch 		value |= (uint64_t)bus_space_read_4(sc->sc_iot, sc->sc_rbh,
    364        1.1  jakllsch 		    offset + 4) << 32;
    365        1.1  jakllsch #endif
    366        1.1  jakllsch 	} else {
    367        1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
    368        1.1  jakllsch 	}
    369        1.1  jakllsch 
    370        1.1  jakllsch 	return value;
    371        1.1  jakllsch }
    372        1.4       apb #endif /* unused */
    373        1.1  jakllsch 
    374        1.1  jakllsch static inline void
    375        1.1  jakllsch xhci_rt_write_8(const struct xhci_softc * const sc, bus_size_t offset,
    376        1.1  jakllsch     uint64_t value)
    377        1.1  jakllsch {
    378        1.1  jakllsch 	if (sc->sc_ac64) {
    379        1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    380        1.1  jakllsch 		bus_space_write_8(sc->sc_iot, sc->sc_rbh, offset, value);
    381        1.1  jakllsch #else
    382        1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset + 0,
    383        1.1  jakllsch 		    (value >> 0) & 0xffffffff);
    384        1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset + 4,
    385        1.1  jakllsch 		    (value >> 32) & 0xffffffff);
    386        1.1  jakllsch #endif
    387        1.1  jakllsch 	} else {
    388        1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset, value);
    389        1.1  jakllsch 	}
    390        1.1  jakllsch }
    391        1.1  jakllsch 
    392        1.4       apb #if 0 /* unused */
    393        1.1  jakllsch static inline uint32_t
    394        1.1  jakllsch xhci_db_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    395        1.1  jakllsch {
    396        1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_dbh, offset);
    397        1.1  jakllsch }
    398        1.4       apb #endif /* unused */
    399        1.1  jakllsch 
    400        1.1  jakllsch static inline void
    401        1.1  jakllsch xhci_db_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    402        1.1  jakllsch     uint32_t value)
    403        1.1  jakllsch {
    404        1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_dbh, offset, value);
    405        1.1  jakllsch }
    406        1.1  jakllsch 
    407        1.1  jakllsch /* --- */
    408        1.1  jakllsch 
    409        1.1  jakllsch static inline uint8_t
    410        1.1  jakllsch xhci_ep_get_type(usb_endpoint_descriptor_t * const ed)
    411        1.1  jakllsch {
    412  1.28.2.19     skrll 	u_int eptype = 0;
    413        1.1  jakllsch 
    414        1.1  jakllsch 	switch (UE_GET_XFERTYPE(ed->bmAttributes)) {
    415        1.1  jakllsch 	case UE_CONTROL:
    416        1.1  jakllsch 		eptype = 0x0;
    417        1.1  jakllsch 		break;
    418        1.1  jakllsch 	case UE_ISOCHRONOUS:
    419        1.1  jakllsch 		eptype = 0x1;
    420        1.1  jakllsch 		break;
    421        1.1  jakllsch 	case UE_BULK:
    422        1.1  jakllsch 		eptype = 0x2;
    423        1.1  jakllsch 		break;
    424        1.1  jakllsch 	case UE_INTERRUPT:
    425        1.1  jakllsch 		eptype = 0x3;
    426        1.1  jakllsch 		break;
    427        1.1  jakllsch 	}
    428        1.1  jakllsch 
    429        1.1  jakllsch 	if ((UE_GET_XFERTYPE(ed->bmAttributes) == UE_CONTROL) ||
    430        1.1  jakllsch 	    (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN))
    431        1.1  jakllsch 		return eptype | 0x4;
    432        1.1  jakllsch 	else
    433        1.1  jakllsch 		return eptype;
    434        1.1  jakllsch }
    435        1.1  jakllsch 
    436        1.1  jakllsch static u_int
    437        1.1  jakllsch xhci_ep_get_dci(usb_endpoint_descriptor_t * const ed)
    438        1.1  jakllsch {
    439        1.1  jakllsch 	/* xHCI 1.0 section 4.5.1 */
    440        1.1  jakllsch 	u_int epaddr = UE_GET_ADDR(ed->bEndpointAddress);
    441        1.1  jakllsch 	u_int in = 0;
    442        1.1  jakllsch 
    443        1.1  jakllsch 	if ((UE_GET_XFERTYPE(ed->bmAttributes) == UE_CONTROL) ||
    444        1.1  jakllsch 	    (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN))
    445        1.1  jakllsch 		in = 1;
    446        1.1  jakllsch 
    447        1.1  jakllsch 	return epaddr * 2 + in;
    448        1.1  jakllsch }
    449        1.1  jakllsch 
    450        1.1  jakllsch static inline u_int
    451        1.1  jakllsch xhci_dci_to_ici(const u_int i)
    452        1.1  jakllsch {
    453        1.1  jakllsch 	return i + 1;
    454        1.1  jakllsch }
    455        1.1  jakllsch 
    456        1.1  jakllsch static inline void *
    457        1.1  jakllsch xhci_slot_get_dcv(struct xhci_softc * const sc, struct xhci_slot * const xs,
    458        1.1  jakllsch     const u_int dci)
    459        1.1  jakllsch {
    460        1.1  jakllsch 	return KERNADDR(&xs->xs_dc_dma, sc->sc_ctxsz * dci);
    461        1.1  jakllsch }
    462        1.1  jakllsch 
    463        1.4       apb #if 0 /* unused */
    464        1.1  jakllsch static inline bus_addr_t
    465        1.1  jakllsch xhci_slot_get_dcp(struct xhci_softc * const sc, struct xhci_slot * const xs,
    466        1.1  jakllsch     const u_int dci)
    467        1.1  jakllsch {
    468        1.1  jakllsch 	return DMAADDR(&xs->xs_dc_dma, sc->sc_ctxsz * dci);
    469        1.1  jakllsch }
    470        1.4       apb #endif /* unused */
    471        1.1  jakllsch 
    472        1.1  jakllsch static inline void *
    473        1.1  jakllsch xhci_slot_get_icv(struct xhci_softc * const sc, struct xhci_slot * const xs,
    474        1.1  jakllsch     const u_int ici)
    475        1.1  jakllsch {
    476        1.1  jakllsch 	return KERNADDR(&xs->xs_ic_dma, sc->sc_ctxsz * ici);
    477        1.1  jakllsch }
    478        1.1  jakllsch 
    479        1.1  jakllsch static inline bus_addr_t
    480        1.1  jakllsch xhci_slot_get_icp(struct xhci_softc * const sc, struct xhci_slot * const xs,
    481        1.1  jakllsch     const u_int ici)
    482        1.1  jakllsch {
    483        1.1  jakllsch 	return DMAADDR(&xs->xs_ic_dma, sc->sc_ctxsz * ici);
    484        1.1  jakllsch }
    485        1.1  jakllsch 
    486        1.1  jakllsch static inline struct xhci_trb *
    487        1.1  jakllsch xhci_ring_trbv(struct xhci_ring * const xr, u_int idx)
    488        1.1  jakllsch {
    489        1.1  jakllsch 	return KERNADDR(&xr->xr_dma, XHCI_TRB_SIZE * idx);
    490        1.1  jakllsch }
    491        1.1  jakllsch 
    492        1.1  jakllsch static inline bus_addr_t
    493        1.1  jakllsch xhci_ring_trbp(struct xhci_ring * const xr, u_int idx)
    494        1.1  jakllsch {
    495        1.1  jakllsch 	return DMAADDR(&xr->xr_dma, XHCI_TRB_SIZE * idx);
    496        1.1  jakllsch }
    497        1.1  jakllsch 
    498        1.1  jakllsch static inline void
    499        1.1  jakllsch xhci_trb_put(struct xhci_trb * const trb, uint64_t parameter, uint32_t status,
    500        1.1  jakllsch     uint32_t control)
    501        1.1  jakllsch {
    502  1.28.2.34     skrll 	trb->trb_0 = htole64(parameter);
    503  1.28.2.34     skrll 	trb->trb_2 = htole32(status);
    504  1.28.2.34     skrll 	trb->trb_3 = htole32(control);
    505        1.1  jakllsch }
    506        1.1  jakllsch 
    507  1.28.2.69     skrll static int
    508  1.28.2.69     skrll xhci_trb_get_idx(struct xhci_ring *xr, uint64_t trb_0, int *idx)
    509  1.28.2.69     skrll {
    510  1.28.2.69     skrll 	/* base address of TRBs */
    511  1.28.2.69     skrll 	bus_addr_t trbp = xhci_ring_trbp(xr, 0);
    512  1.28.2.69     skrll 
    513  1.28.2.69     skrll 	/* trb_0 range sanity check */
    514  1.28.2.69     skrll 	if (trb_0 == 0 || trb_0 < trbp ||
    515  1.28.2.69     skrll 	    (trb_0 - trbp) % sizeof(struct xhci_trb) != 0 ||
    516  1.28.2.69     skrll 	    (trb_0 - trbp) / sizeof(struct xhci_trb) >= xr->xr_ntrb) {
    517  1.28.2.69     skrll 		return 1;
    518  1.28.2.69     skrll 	}
    519  1.28.2.69     skrll 	*idx = (trb_0 - trbp) / sizeof(struct xhci_trb);
    520  1.28.2.69     skrll 	return 0;
    521  1.28.2.69     skrll }
    522  1.28.2.69     skrll 
    523        1.1  jakllsch /* --- */
    524        1.1  jakllsch 
    525        1.1  jakllsch void
    526        1.1  jakllsch xhci_childdet(device_t self, device_t child)
    527        1.1  jakllsch {
    528        1.1  jakllsch 	struct xhci_softc * const sc = device_private(self);
    529        1.1  jakllsch 
    530        1.1  jakllsch 	KASSERT(sc->sc_child == child);
    531        1.1  jakllsch 	if (child == sc->sc_child)
    532        1.1  jakllsch 		sc->sc_child = NULL;
    533        1.1  jakllsch }
    534        1.1  jakllsch 
    535        1.1  jakllsch int
    536        1.1  jakllsch xhci_detach(struct xhci_softc *sc, int flags)
    537        1.1  jakllsch {
    538        1.1  jakllsch 	int rv = 0;
    539        1.1  jakllsch 
    540        1.1  jakllsch 	if (sc->sc_child != NULL)
    541        1.1  jakllsch 		rv = config_detach(sc->sc_child, flags);
    542        1.1  jakllsch 
    543        1.1  jakllsch 	if (rv != 0)
    544  1.28.2.13     skrll 		return rv;
    545        1.1  jakllsch 
    546        1.1  jakllsch 	/* XXX unconfigure/free slots */
    547        1.1  jakllsch 
    548        1.1  jakllsch 	/* verify: */
    549        1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_IMAN(0), 0);
    550        1.1  jakllsch 	xhci_op_write_4(sc, XHCI_USBCMD, 0);
    551        1.1  jakllsch 	/* do we need to wait for stop? */
    552        1.1  jakllsch 
    553        1.1  jakllsch 	xhci_op_write_8(sc, XHCI_CRCR, 0);
    554        1.1  jakllsch 	xhci_ring_free(sc, &sc->sc_cr);
    555        1.1  jakllsch 	cv_destroy(&sc->sc_command_cv);
    556  1.28.2.73     skrll 	cv_destroy(&sc->sc_cmdbusy_cv);
    557        1.1  jakllsch 
    558        1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_ERSTSZ(0), 0);
    559        1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERSTBA(0), 0);
    560        1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERDP(0), 0|XHCI_ERDP_LO_BUSY);
    561        1.1  jakllsch 	xhci_ring_free(sc, &sc->sc_er);
    562        1.1  jakllsch 
    563        1.1  jakllsch 	usb_freemem(&sc->sc_bus, &sc->sc_eventst_dma);
    564        1.1  jakllsch 
    565        1.1  jakllsch 	xhci_op_write_8(sc, XHCI_DCBAAP, 0);
    566        1.1  jakllsch 	usb_freemem(&sc->sc_bus, &sc->sc_dcbaa_dma);
    567        1.1  jakllsch 
    568        1.1  jakllsch 	kmem_free(sc->sc_slots, sizeof(*sc->sc_slots) * sc->sc_maxslots);
    569        1.1  jakllsch 
    570        1.1  jakllsch 	mutex_destroy(&sc->sc_lock);
    571        1.1  jakllsch 	mutex_destroy(&sc->sc_intr_lock);
    572        1.1  jakllsch 
    573        1.1  jakllsch 	pool_cache_destroy(sc->sc_xferpool);
    574        1.1  jakllsch 
    575        1.1  jakllsch 	return rv;
    576        1.1  jakllsch }
    577        1.1  jakllsch 
    578        1.1  jakllsch int
    579        1.1  jakllsch xhci_activate(device_t self, enum devact act)
    580        1.1  jakllsch {
    581        1.1  jakllsch 	struct xhci_softc * const sc = device_private(self);
    582        1.1  jakllsch 
    583        1.1  jakllsch 	switch (act) {
    584        1.1  jakllsch 	case DVACT_DEACTIVATE:
    585        1.1  jakllsch 		sc->sc_dying = true;
    586        1.1  jakllsch 		return 0;
    587        1.1  jakllsch 	default:
    588        1.1  jakllsch 		return EOPNOTSUPP;
    589        1.1  jakllsch 	}
    590        1.1  jakllsch }
    591        1.1  jakllsch 
    592        1.1  jakllsch bool
    593        1.1  jakllsch xhci_suspend(device_t dv, const pmf_qual_t *qual)
    594        1.1  jakllsch {
    595        1.1  jakllsch 	return false;
    596        1.1  jakllsch }
    597        1.1  jakllsch 
    598        1.1  jakllsch bool
    599        1.1  jakllsch xhci_resume(device_t dv, const pmf_qual_t *qual)
    600        1.1  jakllsch {
    601        1.1  jakllsch 	return false;
    602        1.1  jakllsch }
    603        1.1  jakllsch 
    604        1.1  jakllsch bool
    605        1.1  jakllsch xhci_shutdown(device_t self, int flags)
    606        1.1  jakllsch {
    607        1.1  jakllsch 	return false;
    608        1.1  jakllsch }
    609        1.1  jakllsch 
    610  1.28.2.69     skrll static int
    611  1.28.2.69     skrll xhci_hc_reset(struct xhci_softc * const sc)
    612  1.28.2.69     skrll {
    613  1.28.2.69     skrll 	uint32_t usbcmd, usbsts;
    614  1.28.2.69     skrll 	int i;
    615  1.28.2.69     skrll 
    616  1.28.2.69     skrll 	/* Check controller not ready */
    617  1.28.2.69     skrll 	for (i = 0; i < XHCI_WAIT_CNR; i++) {
    618  1.28.2.69     skrll 		usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
    619  1.28.2.69     skrll 		if ((usbsts & XHCI_STS_CNR) == 0)
    620  1.28.2.69     skrll 			break;
    621  1.28.2.69     skrll 		usb_delay_ms(&sc->sc_bus, 1);
    622  1.28.2.69     skrll 	}
    623  1.28.2.69     skrll 	if (i >= XHCI_WAIT_CNR) {
    624  1.28.2.69     skrll 		aprint_error_dev(sc->sc_dev, "controller not ready timeout\n");
    625  1.28.2.69     skrll 		return EIO;
    626  1.28.2.69     skrll 	}
    627  1.28.2.69     skrll 
    628  1.28.2.69     skrll 	/* Halt controller */
    629  1.28.2.69     skrll 	usbcmd = 0;
    630  1.28.2.69     skrll 	xhci_op_write_4(sc, XHCI_USBCMD, usbcmd);
    631  1.28.2.69     skrll 	usb_delay_ms(&sc->sc_bus, 1);
    632  1.28.2.69     skrll 
    633  1.28.2.69     skrll 	/* Reset controller */
    634  1.28.2.69     skrll 	usbcmd = XHCI_CMD_HCRST;
    635  1.28.2.69     skrll 	xhci_op_write_4(sc, XHCI_USBCMD, usbcmd);
    636  1.28.2.69     skrll 	for (i = 0; i < XHCI_WAIT_HCRST; i++) {
    637  1.28.2.69     skrll 		usbcmd = xhci_op_read_4(sc, XHCI_USBCMD);
    638  1.28.2.69     skrll 		if ((usbcmd & XHCI_CMD_HCRST) == 0)
    639  1.28.2.69     skrll 			break;
    640  1.28.2.69     skrll 		usb_delay_ms(&sc->sc_bus, 1);
    641  1.28.2.69     skrll 	}
    642  1.28.2.69     skrll 	if (i >= XHCI_WAIT_HCRST) {
    643  1.28.2.69     skrll 		aprint_error_dev(sc->sc_dev, "host controller reset timeout\n");
    644  1.28.2.69     skrll 		return EIO;
    645  1.28.2.69     skrll 	}
    646  1.28.2.69     skrll 
    647  1.28.2.69     skrll 	/* Check controller not ready */
    648  1.28.2.69     skrll 	for (i = 0; i < XHCI_WAIT_CNR; i++) {
    649  1.28.2.69     skrll 		usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
    650  1.28.2.69     skrll 		if ((usbsts & XHCI_STS_CNR) == 0)
    651  1.28.2.69     skrll 			break;
    652  1.28.2.69     skrll 		usb_delay_ms(&sc->sc_bus, 1);
    653  1.28.2.69     skrll 	}
    654  1.28.2.69     skrll 	if (i >= XHCI_WAIT_CNR) {
    655  1.28.2.69     skrll 		aprint_error_dev(sc->sc_dev,
    656  1.28.2.69     skrll 		    "controller not ready timeout after reset\n");
    657  1.28.2.69     skrll 		return EIO;
    658  1.28.2.69     skrll 	}
    659  1.28.2.69     skrll 
    660  1.28.2.69     skrll 	return 0;
    661  1.28.2.69     skrll }
    662  1.28.2.69     skrll 
    663        1.1  jakllsch 
    664        1.1  jakllsch static void
    665        1.1  jakllsch hexdump(const char *msg, const void *base, size_t len)
    666        1.1  jakllsch {
    667        1.1  jakllsch #if 0
    668        1.1  jakllsch 	size_t cnt;
    669        1.1  jakllsch 	const uint32_t *p;
    670        1.1  jakllsch 	extern paddr_t vtophys(vaddr_t);
    671        1.1  jakllsch 
    672        1.1  jakllsch 	p = base;
    673        1.1  jakllsch 	cnt = 0;
    674        1.1  jakllsch 
    675        1.1  jakllsch 	printf("*** %s (%zu bytes @ %p %p)\n", msg, len, base,
    676        1.1  jakllsch 	    (void *)vtophys((vaddr_t)base));
    677        1.1  jakllsch 
    678        1.1  jakllsch 	while (cnt < len) {
    679        1.1  jakllsch 		if (cnt % 16 == 0)
    680        1.1  jakllsch 			printf("%p: ", p);
    681        1.1  jakllsch 		else if (cnt % 8 == 0)
    682        1.1  jakllsch 			printf(" |");
    683        1.1  jakllsch 		printf(" %08x", *p++);
    684        1.1  jakllsch 		cnt += 4;
    685        1.1  jakllsch 		if (cnt % 16 == 0)
    686        1.1  jakllsch 			printf("\n");
    687        1.1  jakllsch 	}
    688  1.28.2.69     skrll 	if (cnt % 16 != 0)
    689  1.28.2.69     skrll 		printf("\n");
    690        1.1  jakllsch #endif
    691        1.1  jakllsch }
    692        1.1  jakllsch 
    693  1.28.2.69     skrll /* Process extended capabilities */
    694  1.28.2.69     skrll static void
    695  1.28.2.69     skrll xhci_ecp(struct xhci_softc *sc, uint32_t hcc)
    696  1.28.2.69     skrll {
    697  1.28.2.69     skrll 	uint32_t ecp, ecr;
    698  1.28.2.69     skrll 
    699  1.28.2.69     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
    700  1.28.2.69     skrll 
    701  1.28.2.69     skrll 	ecp = XHCI_HCC_XECP(hcc) * 4;
    702  1.28.2.69     skrll 	while (ecp != 0) {
    703  1.28.2.69     skrll 		ecr = xhci_read_4(sc, ecp);
    704  1.28.2.69     skrll 		aprint_debug_dev(sc->sc_dev, "ECR %x: %08x\n", ecp, ecr);
    705  1.28.2.69     skrll 		switch (XHCI_XECP_ID(ecr)) {
    706  1.28.2.69     skrll 		case XHCI_ID_PROTOCOLS: {
    707  1.28.2.69     skrll 			uint32_t w4, w8, wc;
    708  1.28.2.69     skrll 			uint16_t w2;
    709  1.28.2.69     skrll 			w2 = (ecr >> 16) & 0xffff;
    710  1.28.2.69     skrll 			w4 = xhci_read_4(sc, ecp + 4);
    711  1.28.2.69     skrll 			w8 = xhci_read_4(sc, ecp + 8);
    712  1.28.2.69     skrll 			wc = xhci_read_4(sc, ecp + 0xc);
    713  1.28.2.69     skrll 			aprint_debug_dev(sc->sc_dev,
    714  1.28.2.69     skrll 			    " SP: %08x %08x %08x %08x\n", ecr, w4, w8, wc);
    715  1.28.2.69     skrll 			/* unused */
    716  1.28.2.69     skrll 			if (w4 == 0x20425355 && (w2 & 0xff00) == 0x0300) {
    717  1.28.2.69     skrll 				sc->sc_ss_port_start = (w8 >> 0) & 0xff;;
    718  1.28.2.69     skrll 				sc->sc_ss_port_count = (w8 >> 8) & 0xff;;
    719  1.28.2.69     skrll 			}
    720  1.28.2.69     skrll 			if (w4 == 0x20425355 && (w2 & 0xff00) == 0x0200) {
    721  1.28.2.69     skrll 				sc->sc_hs_port_start = (w8 >> 0) & 0xff;
    722  1.28.2.69     skrll 				sc->sc_hs_port_count = (w8 >> 8) & 0xff;
    723  1.28.2.69     skrll 			}
    724  1.28.2.69     skrll 			break;
    725  1.28.2.69     skrll 		}
    726  1.28.2.69     skrll 		case XHCI_ID_USB_LEGACY: {
    727  1.28.2.69     skrll 			uint8_t bios_sem;
    728  1.28.2.69     skrll 
    729  1.28.2.69     skrll 			/* Take host controller ownership from BIOS */
    730  1.28.2.69     skrll 			bios_sem = xhci_read_1(sc, ecp + XHCI_XECP_BIOS_SEM);
    731  1.28.2.69     skrll 			if (bios_sem) {
    732  1.28.2.69     skrll 				/* sets xHCI to be owned by OS */
    733  1.28.2.69     skrll 				xhci_write_1(sc, ecp + XHCI_XECP_OS_SEM, 1);
    734  1.28.2.69     skrll 				aprint_debug_dev(sc->sc_dev,
    735  1.28.2.69     skrll 				    "waiting for BIOS to give up control\n");
    736  1.28.2.69     skrll 				for (int i = 0; i < 5000; i++) {
    737  1.28.2.69     skrll 					bios_sem = xhci_read_1(sc, ecp +
    738  1.28.2.69     skrll 					    XHCI_XECP_BIOS_SEM);
    739  1.28.2.69     skrll 					if (bios_sem == 0)
    740  1.28.2.69     skrll 						break;
    741  1.28.2.69     skrll 					DELAY(1000);
    742  1.28.2.69     skrll 				}
    743  1.28.2.69     skrll 				if (bios_sem) {
    744  1.28.2.69     skrll 					aprint_error_dev(sc->sc_dev,
    745  1.28.2.69     skrll 					    "timed out waiting for BIOS\n");
    746  1.28.2.69     skrll 				}
    747  1.28.2.69     skrll 			}
    748  1.28.2.69     skrll 			break;
    749  1.28.2.69     skrll 		}
    750  1.28.2.69     skrll 		default:
    751  1.28.2.69     skrll 			break;
    752  1.28.2.69     skrll 		}
    753  1.28.2.69     skrll 		ecr = xhci_read_4(sc, ecp);
    754  1.28.2.69     skrll 		if (XHCI_XECP_NEXT(ecr) == 0) {
    755  1.28.2.69     skrll 			ecp = 0;
    756  1.28.2.69     skrll 		} else {
    757  1.28.2.69     skrll 			ecp += XHCI_XECP_NEXT(ecr) * 4;
    758  1.28.2.69     skrll 		}
    759  1.28.2.69     skrll 	}
    760  1.28.2.69     skrll }
    761  1.28.2.69     skrll 
    762  1.28.2.37     skrll #define XHCI_HCCPREV1_BITS	\
    763  1.28.2.37     skrll 	"\177\020"	/* New bitmask */			\
    764  1.28.2.37     skrll 	"f\020\020XECP\0"					\
    765  1.28.2.37     skrll 	"f\014\4MAXPSA\0"					\
    766  1.28.2.37     skrll 	"b\013CFC\0"						\
    767  1.28.2.37     skrll 	"b\012SEC\0"						\
    768  1.28.2.37     skrll 	"b\011SBD\0"						\
    769  1.28.2.37     skrll 	"b\010FSE\0"						\
    770  1.28.2.37     skrll 	"b\7NSS\0"						\
    771  1.28.2.37     skrll 	"b\6LTC\0"						\
    772  1.28.2.37     skrll 	"b\5LHRC\0"						\
    773  1.28.2.37     skrll 	"b\4PIND\0"						\
    774  1.28.2.37     skrll 	"b\3PPC\0"						\
    775  1.28.2.37     skrll 	"b\2CZC\0"						\
    776  1.28.2.37     skrll 	"b\1BNC\0"						\
    777  1.28.2.37     skrll 	"b\0AC64\0"						\
    778  1.28.2.37     skrll 	"\0"
    779  1.28.2.37     skrll #define XHCI_HCCV1_x_BITS	\
    780  1.28.2.37     skrll 	"\177\020"	/* New bitmask */			\
    781  1.28.2.37     skrll 	"f\020\020XECP\0"					\
    782  1.28.2.37     skrll 	"f\014\4MAXPSA\0"					\
    783  1.28.2.37     skrll 	"b\013CFC\0"						\
    784  1.28.2.37     skrll 	"b\012SEC\0"						\
    785  1.28.2.37     skrll 	"b\011SPC\0"						\
    786  1.28.2.37     skrll 	"b\010PAE\0"						\
    787  1.28.2.37     skrll 	"b\7NSS\0"						\
    788  1.28.2.37     skrll 	"b\6LTC\0"						\
    789  1.28.2.37     skrll 	"b\5LHRC\0"						\
    790  1.28.2.37     skrll 	"b\4PIND\0"						\
    791  1.28.2.37     skrll 	"b\3PPC\0"						\
    792  1.28.2.37     skrll 	"b\2CSZ\0"						\
    793  1.28.2.37     skrll 	"b\1BNC\0"						\
    794  1.28.2.37     skrll 	"b\0AC64\0"						\
    795  1.28.2.37     skrll 	"\0"
    796        1.1  jakllsch 
    797       1.15     skrll int
    798        1.1  jakllsch xhci_init(struct xhci_softc *sc)
    799        1.1  jakllsch {
    800        1.1  jakllsch 	bus_size_t bsz;
    801  1.28.2.37     skrll 	uint32_t cap, hcs1, hcs2, hcs3, hcc, dboff, rtsoff;
    802  1.28.2.69     skrll 	uint32_t pagesize, config;
    803  1.28.2.69     skrll 	int i = 0;
    804        1.1  jakllsch 	uint16_t hciversion;
    805        1.1  jakllsch 	uint8_t caplength;
    806        1.1  jakllsch 
    807       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
    808        1.1  jakllsch 
    809  1.28.2.40     skrll 	sc->sc_bus.ub_revision = USBREV_3_0;
    810   1.28.2.5     skrll 	sc->sc_bus.ub_usedma = true;
    811        1.1  jakllsch 
    812        1.1  jakllsch 	cap = xhci_read_4(sc, XHCI_CAPLENGTH);
    813        1.1  jakllsch 	caplength = XHCI_CAP_CAPLENGTH(cap);
    814        1.1  jakllsch 	hciversion = XHCI_CAP_HCIVERSION(cap);
    815        1.1  jakllsch 
    816  1.28.2.37     skrll 	if (hciversion < XHCI_HCIVERSION_0_96 ||
    817  1.28.2.37     skrll 	    hciversion > XHCI_HCIVERSION_1_0) {
    818        1.1  jakllsch 		aprint_normal_dev(sc->sc_dev,
    819        1.1  jakllsch 		    "xHCI version %x.%x not known to be supported\n",
    820        1.1  jakllsch 		    (hciversion >> 8) & 0xff, (hciversion >> 0) & 0xff);
    821        1.1  jakllsch 	} else {
    822        1.1  jakllsch 		aprint_verbose_dev(sc->sc_dev, "xHCI version %x.%x\n",
    823        1.1  jakllsch 		    (hciversion >> 8) & 0xff, (hciversion >> 0) & 0xff);
    824        1.1  jakllsch 	}
    825        1.1  jakllsch 
    826        1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, 0, caplength,
    827        1.1  jakllsch 	    &sc->sc_cbh) != 0) {
    828        1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "capability subregion failure\n");
    829       1.15     skrll 		return ENOMEM;
    830        1.1  jakllsch 	}
    831        1.1  jakllsch 
    832        1.1  jakllsch 	hcs1 = xhci_cap_read_4(sc, XHCI_HCSPARAMS1);
    833        1.1  jakllsch 	sc->sc_maxslots = XHCI_HCS1_MAXSLOTS(hcs1);
    834        1.1  jakllsch 	sc->sc_maxintrs = XHCI_HCS1_MAXINTRS(hcs1);
    835        1.1  jakllsch 	sc->sc_maxports = XHCI_HCS1_MAXPORTS(hcs1);
    836        1.1  jakllsch 	hcs2 = xhci_cap_read_4(sc, XHCI_HCSPARAMS2);
    837  1.28.2.37     skrll 	hcs3 = xhci_cap_read_4(sc, XHCI_HCSPARAMS3);
    838  1.28.2.37     skrll 	aprint_debug_dev(sc->sc_dev,
    839  1.28.2.37     skrll 	    "hcs1=%"PRIx32" hcs2=%"PRIx32" hcs3=%"PRIx32"\n", hcs1, hcs2, hcs3);
    840        1.1  jakllsch 
    841  1.28.2.37     skrll 	hcc = xhci_cap_read_4(sc, XHCI_HCCPARAMS);
    842        1.1  jakllsch 	sc->sc_ac64 = XHCI_HCC_AC64(hcc);
    843        1.1  jakllsch 	sc->sc_ctxsz = XHCI_HCC_CSZ(hcc) ? 64 : 32;
    844        1.1  jakllsch 
    845  1.28.2.37     skrll 	char sbuf[128];
    846  1.28.2.37     skrll 	if (hciversion < XHCI_HCIVERSION_1_0)
    847  1.28.2.37     skrll 		snprintb(sbuf, sizeof(sbuf), XHCI_HCCPREV1_BITS, hcc);
    848  1.28.2.37     skrll 	else
    849  1.28.2.39     skrll 		snprintb(sbuf, sizeof(sbuf), XHCI_HCCV1_x_BITS, hcc);
    850  1.28.2.37     skrll 	aprint_debug_dev(sc->sc_dev, "hcc=%s\n", sbuf);
    851       1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "xECP %x\n", XHCI_HCC_XECP(hcc) * 4);
    852  1.28.2.37     skrll 
    853  1.28.2.69     skrll 	/* print PSI and take ownership from BIOS */
    854  1.28.2.69     skrll 	xhci_ecp(sc, hcc);
    855        1.1  jakllsch 
    856        1.1  jakllsch 	bsz = XHCI_PORTSC(sc->sc_maxports + 1);
    857        1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, caplength, bsz,
    858        1.1  jakllsch 	    &sc->sc_obh) != 0) {
    859        1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "operational subregion failure\n");
    860       1.15     skrll 		return ENOMEM;
    861        1.1  jakllsch 	}
    862        1.1  jakllsch 
    863        1.1  jakllsch 	dboff = xhci_cap_read_4(sc, XHCI_DBOFF);
    864        1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, dboff,
    865        1.1  jakllsch 	    sc->sc_maxslots * 4, &sc->sc_dbh) != 0) {
    866        1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "doorbell subregion failure\n");
    867       1.15     skrll 		return ENOMEM;
    868        1.1  jakllsch 	}
    869        1.1  jakllsch 
    870        1.1  jakllsch 	rtsoff = xhci_cap_read_4(sc, XHCI_RTSOFF);
    871        1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, rtsoff,
    872        1.1  jakllsch 	    sc->sc_maxintrs * 0x20, &sc->sc_rbh) != 0) {
    873        1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "runtime subregion failure\n");
    874       1.15     skrll 		return ENOMEM;
    875        1.1  jakllsch 	}
    876        1.1  jakllsch 
    877  1.28.2.69     skrll 	int rv;
    878  1.28.2.69     skrll 	rv = xhci_hc_reset(sc);
    879  1.28.2.69     skrll 	if (rv != 0) {
    880  1.28.2.69     skrll 		return rv;
    881        1.1  jakllsch 	}
    882        1.1  jakllsch 
    883  1.28.2.69     skrll 	if (sc->sc_vendor_init)
    884  1.28.2.69     skrll 		sc->sc_vendor_init(sc);
    885        1.1  jakllsch 
    886        1.1  jakllsch 	pagesize = xhci_op_read_4(sc, XHCI_PAGESIZE);
    887       1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "PAGESIZE 0x%08x\n", pagesize);
    888        1.1  jakllsch 	pagesize = ffs(pagesize);
    889  1.28.2.69     skrll 	if (pagesize == 0) {
    890  1.28.2.69     skrll 		aprint_error_dev(sc->sc_dev, "pagesize is 0\n");
    891       1.15     skrll 		return EIO;
    892  1.28.2.69     skrll 	}
    893        1.1  jakllsch 	sc->sc_pgsz = 1 << (12 + (pagesize - 1));
    894       1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "sc_pgsz 0x%08x\n", (uint32_t)sc->sc_pgsz);
    895       1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "sc_maxslots 0x%08x\n",
    896        1.1  jakllsch 	    (uint32_t)sc->sc_maxslots);
    897  1.28.2.19     skrll 	aprint_debug_dev(sc->sc_dev, "sc_maxports %d\n", sc->sc_maxports);
    898        1.1  jakllsch 
    899        1.5      matt 	usbd_status err;
    900        1.5      matt 
    901        1.5      matt 	sc->sc_maxspbuf = XHCI_HCS2_MAXSPBUF(hcs2);
    902       1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "sc_maxspbuf %d\n", sc->sc_maxspbuf);
    903        1.5      matt 	if (sc->sc_maxspbuf != 0) {
    904        1.5      matt 		err = usb_allocmem(&sc->sc_bus,
    905        1.5      matt 		    sizeof(uint64_t) * sc->sc_maxspbuf, sizeof(uint64_t),
    906        1.5      matt 		    &sc->sc_spbufarray_dma);
    907  1.28.2.69     skrll 		if (err) {
    908  1.28.2.69     skrll 			aprint_error_dev(sc->sc_dev,
    909  1.28.2.69     skrll 			    "spbufarray init fail, err %d\n", err);
    910  1.28.2.69     skrll 			return ENOMEM;
    911  1.28.2.69     skrll 		}
    912   1.28.2.1     skrll 
    913  1.28.2.69     skrll 		sc->sc_spbuf_dma = kmem_zalloc(sizeof(*sc->sc_spbuf_dma) *
    914  1.28.2.69     skrll 		    sc->sc_maxspbuf, KM_SLEEP);
    915        1.5      matt 		uint64_t *spbufarray = KERNADDR(&sc->sc_spbufarray_dma, 0);
    916        1.5      matt 		for (i = 0; i < sc->sc_maxspbuf; i++) {
    917        1.5      matt 			usb_dma_t * const dma = &sc->sc_spbuf_dma[i];
    918        1.5      matt 			/* allocate contexts */
    919        1.5      matt 			err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz,
    920        1.5      matt 			    sc->sc_pgsz, dma);
    921  1.28.2.69     skrll 			if (err) {
    922  1.28.2.69     skrll 				aprint_error_dev(sc->sc_dev,
    923  1.28.2.69     skrll 				    "spbufarray_dma init fail, err %d\n", err);
    924  1.28.2.69     skrll 				rv = ENOMEM;
    925  1.28.2.69     skrll 				goto bad1;
    926  1.28.2.69     skrll 			}
    927        1.5      matt 			spbufarray[i] = htole64(DMAADDR(dma, 0));
    928        1.5      matt 			usb_syncmem(dma, 0, sc->sc_pgsz,
    929        1.5      matt 			    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    930        1.5      matt 		}
    931        1.5      matt 
    932   1.28.2.1     skrll 		usb_syncmem(&sc->sc_spbufarray_dma, 0,
    933        1.5      matt 		    sizeof(uint64_t) * sc->sc_maxspbuf, BUS_DMASYNC_PREWRITE);
    934        1.5      matt 	}
    935        1.5      matt 
    936        1.1  jakllsch 	config = xhci_op_read_4(sc, XHCI_CONFIG);
    937        1.1  jakllsch 	config &= ~0xFF;
    938        1.1  jakllsch 	config |= sc->sc_maxslots & 0xFF;
    939        1.1  jakllsch 	xhci_op_write_4(sc, XHCI_CONFIG, config);
    940        1.1  jakllsch 
    941        1.1  jakllsch 	err = xhci_ring_init(sc, &sc->sc_cr, XHCI_COMMAND_RING_TRBS,
    942        1.1  jakllsch 	    XHCI_COMMAND_RING_SEGMENTS_ALIGN);
    943        1.1  jakllsch 	if (err) {
    944  1.28.2.69     skrll 		aprint_error_dev(sc->sc_dev, "command ring init fail, err %d\n",
    945  1.28.2.69     skrll 		    err);
    946  1.28.2.69     skrll 		rv = ENOMEM;
    947  1.28.2.69     skrll 		goto bad1;
    948        1.1  jakllsch 	}
    949        1.1  jakllsch 
    950        1.1  jakllsch 	err = xhci_ring_init(sc, &sc->sc_er, XHCI_EVENT_RING_TRBS,
    951        1.1  jakllsch 	    XHCI_EVENT_RING_SEGMENTS_ALIGN);
    952        1.1  jakllsch 	if (err) {
    953  1.28.2.69     skrll 		aprint_error_dev(sc->sc_dev, "event ring init fail, err %d\n",
    954  1.28.2.69     skrll 		    err);
    955  1.28.2.69     skrll 		rv = ENOMEM;
    956  1.28.2.69     skrll 		goto bad2;
    957        1.1  jakllsch 	}
    958        1.1  jakllsch 
    959       1.16     skrll 	usb_dma_t *dma;
    960       1.16     skrll 	size_t size;
    961       1.16     skrll 	size_t align;
    962       1.16     skrll 
    963       1.16     skrll 	dma = &sc->sc_eventst_dma;
    964       1.16     skrll 	size = roundup2(XHCI_EVENT_RING_SEGMENTS * XHCI_ERSTE_SIZE,
    965       1.16     skrll 	    XHCI_EVENT_RING_SEGMENT_TABLE_ALIGN);
    966  1.28.2.69     skrll 	KASSERTMSG(size <= (512 * 1024), "eventst size %zu too large", size);
    967       1.16     skrll 	align = XHCI_EVENT_RING_SEGMENT_TABLE_ALIGN;
    968       1.16     skrll 	err = usb_allocmem(&sc->sc_bus, size, align, dma);
    969  1.28.2.69     skrll 	if (err) {
    970  1.28.2.69     skrll 		aprint_error_dev(sc->sc_dev, "eventst init fail, err %d\n",
    971  1.28.2.69     skrll 		    err);
    972  1.28.2.69     skrll 		rv = ENOMEM;
    973  1.28.2.69     skrll 		goto bad3;
    974  1.28.2.69     skrll 	}
    975       1.16     skrll 
    976       1.16     skrll 	memset(KERNADDR(dma, 0), 0, size);
    977       1.16     skrll 	usb_syncmem(dma, 0, size, BUS_DMASYNC_PREWRITE);
    978  1.28.2.69     skrll 	aprint_debug_dev(sc->sc_dev, "eventst: %016jx %p %zx\n",
    979       1.16     skrll 	    (uintmax_t)DMAADDR(&sc->sc_eventst_dma, 0),
    980       1.16     skrll 	    KERNADDR(&sc->sc_eventst_dma, 0),
    981   1.28.2.5     skrll 	    sc->sc_eventst_dma.udma_block->size);
    982       1.16     skrll 
    983       1.16     skrll 	dma = &sc->sc_dcbaa_dma;
    984       1.16     skrll 	size = (1 + sc->sc_maxslots) * sizeof(uint64_t);
    985  1.28.2.69     skrll 	KASSERTMSG(size <= 2048, "dcbaa size %zu too large", size);
    986       1.16     skrll 	align = XHCI_DEVICE_CONTEXT_BASE_ADDRESS_ARRAY_ALIGN;
    987       1.16     skrll 	err = usb_allocmem(&sc->sc_bus, size, align, dma);
    988  1.28.2.69     skrll 	if (err) {
    989  1.28.2.69     skrll 		aprint_error_dev(sc->sc_dev, "dcbaa init fail, err %d\n", err);
    990  1.28.2.69     skrll 		rv = ENOMEM;
    991  1.28.2.69     skrll 		goto bad4;
    992  1.28.2.69     skrll 	}
    993  1.28.2.69     skrll 	aprint_debug_dev(sc->sc_dev, "dcbaa: %016jx %p %zx\n",
    994  1.28.2.69     skrll 	    (uintmax_t)DMAADDR(&sc->sc_dcbaa_dma, 0),
    995  1.28.2.69     skrll 	    KERNADDR(&sc->sc_dcbaa_dma, 0),
    996  1.28.2.69     skrll 	    sc->sc_dcbaa_dma.udma_block->size);
    997       1.16     skrll 
    998       1.16     skrll 	memset(KERNADDR(dma, 0), 0, size);
    999       1.16     skrll 	if (sc->sc_maxspbuf != 0) {
   1000       1.16     skrll 		/*
   1001       1.16     skrll 		 * DCBA entry 0 hold the scratchbuf array pointer.
   1002       1.16     skrll 		 */
   1003       1.16     skrll 		*(uint64_t *)KERNADDR(dma, 0) =
   1004       1.16     skrll 		    htole64(DMAADDR(&sc->sc_spbufarray_dma, 0));
   1005        1.1  jakllsch 	}
   1006       1.16     skrll 	usb_syncmem(dma, 0, size, BUS_DMASYNC_PREWRITE);
   1007        1.1  jakllsch 
   1008        1.1  jakllsch 	sc->sc_slots = kmem_zalloc(sizeof(*sc->sc_slots) * sc->sc_maxslots,
   1009        1.1  jakllsch 	    KM_SLEEP);
   1010  1.28.2.69     skrll 	if (sc->sc_slots == NULL) {
   1011  1.28.2.69     skrll 		aprint_error_dev(sc->sc_dev, "slots init fail, err %d\n", err);
   1012  1.28.2.69     skrll 		rv = ENOMEM;
   1013  1.28.2.69     skrll 		goto bad;
   1014  1.28.2.69     skrll 	}
   1015  1.28.2.69     skrll 
   1016  1.28.2.69     skrll 	sc->sc_xferpool = pool_cache_init(sizeof(struct xhci_xfer), 0, 0, 0,
   1017  1.28.2.69     skrll 	    "xhcixfer", NULL, IPL_USB, NULL, NULL, NULL);
   1018  1.28.2.69     skrll 	if (sc->sc_xferpool == NULL) {
   1019  1.28.2.69     skrll 		aprint_error_dev(sc->sc_dev, "pool_cache init fail, err %d\n",
   1020  1.28.2.69     skrll 		    err);
   1021  1.28.2.69     skrll 		rv = ENOMEM;
   1022  1.28.2.69     skrll 		goto bad;
   1023  1.28.2.69     skrll 	}
   1024        1.1  jakllsch 
   1025        1.1  jakllsch 	cv_init(&sc->sc_command_cv, "xhcicmd");
   1026  1.28.2.70     skrll 	cv_init(&sc->sc_cmdbusy_cv, "xhcicmdq");
   1027  1.28.2.19     skrll 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
   1028  1.28.2.34     skrll 	mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_USB);
   1029  1.28.2.19     skrll 
   1030  1.28.2.19     skrll 	/* Set up the bus struct. */
   1031  1.28.2.19     skrll 	sc->sc_bus.ub_methods = &xhci_bus_methods;
   1032  1.28.2.19     skrll 	sc->sc_bus.ub_pipesize = sizeof(struct xhci_pipe);
   1033        1.1  jakllsch 
   1034        1.1  jakllsch 	struct xhci_erste *erst;
   1035        1.1  jakllsch 	erst = KERNADDR(&sc->sc_eventst_dma, 0);
   1036        1.1  jakllsch 	erst[0].erste_0 = htole64(xhci_ring_trbp(&sc->sc_er, 0));
   1037  1.28.2.71     skrll 	erst[0].erste_2 = htole32(sc->sc_er.xr_ntrb);
   1038        1.1  jakllsch 	erst[0].erste_3 = htole32(0);
   1039        1.1  jakllsch 	usb_syncmem(&sc->sc_eventst_dma, 0,
   1040        1.1  jakllsch 	    XHCI_ERSTE_SIZE * XHCI_EVENT_RING_SEGMENTS, BUS_DMASYNC_PREWRITE);
   1041        1.1  jakllsch 
   1042        1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_ERSTSZ(0), XHCI_EVENT_RING_SEGMENTS);
   1043        1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERSTBA(0), DMAADDR(&sc->sc_eventst_dma, 0));
   1044        1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERDP(0), xhci_ring_trbp(&sc->sc_er, 0) |
   1045        1.1  jakllsch 	    XHCI_ERDP_LO_BUSY);
   1046        1.1  jakllsch 	xhci_op_write_8(sc, XHCI_DCBAAP, DMAADDR(&sc->sc_dcbaa_dma, 0));
   1047        1.1  jakllsch 	xhci_op_write_8(sc, XHCI_CRCR, xhci_ring_trbp(&sc->sc_cr, 0) |
   1048        1.1  jakllsch 	    sc->sc_cr.xr_cs);
   1049        1.1  jakllsch 
   1050        1.1  jakllsch #if 0
   1051        1.1  jakllsch 	hexdump("eventst", KERNADDR(&sc->sc_eventst_dma, 0),
   1052        1.1  jakllsch 	    XHCI_ERSTE_SIZE * XHCI_EVENT_RING_SEGMENTS);
   1053        1.1  jakllsch #endif
   1054        1.1  jakllsch 
   1055        1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_IMAN(0), XHCI_IMAN_INTR_ENA);
   1056  1.28.2.19     skrll 	if ((sc->sc_quirks & XHCI_QUIRK_INTEL) != 0)
   1057  1.28.2.19     skrll 		/* Intel xhci needs interrupt rate moderated. */
   1058  1.28.2.19     skrll 		xhci_rt_write_4(sc, XHCI_IMOD(0), XHCI_IMOD_DEFAULT_LP);
   1059  1.28.2.19     skrll 	else
   1060  1.28.2.19     skrll 		xhci_rt_write_4(sc, XHCI_IMOD(0), 0);
   1061  1.28.2.71     skrll 	aprint_debug_dev(sc->sc_dev, "current IMOD %u\n",
   1062  1.28.2.26     skrll 	    xhci_rt_read_4(sc, XHCI_IMOD(0)));
   1063        1.1  jakllsch 
   1064        1.1  jakllsch 	xhci_op_write_4(sc, XHCI_USBCMD, XHCI_CMD_INTE|XHCI_CMD_RS); /* Go! */
   1065       1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "USBCMD %08"PRIx32"\n",
   1066        1.1  jakllsch 	    xhci_op_read_4(sc, XHCI_USBCMD));
   1067        1.1  jakllsch 
   1068  1.28.2.69     skrll 	return 0;
   1069  1.28.2.69     skrll 
   1070  1.28.2.69     skrll  bad:
   1071  1.28.2.69     skrll 	if (sc->sc_xferpool) {
   1072  1.28.2.69     skrll 		pool_cache_destroy(sc->sc_xferpool);
   1073  1.28.2.69     skrll 		sc->sc_xferpool = NULL;
   1074  1.28.2.69     skrll 	}
   1075  1.28.2.69     skrll 
   1076  1.28.2.69     skrll 	if (sc->sc_slots) {
   1077  1.28.2.69     skrll 		kmem_free(sc->sc_slots, sizeof(*sc->sc_slots) *
   1078  1.28.2.69     skrll 		    sc->sc_maxslots);
   1079  1.28.2.69     skrll 		sc->sc_slots = NULL;
   1080  1.28.2.69     skrll 	}
   1081  1.28.2.69     skrll 
   1082  1.28.2.69     skrll 	usb_freemem(&sc->sc_bus, &sc->sc_dcbaa_dma);
   1083  1.28.2.69     skrll  bad4:
   1084  1.28.2.69     skrll 	usb_freemem(&sc->sc_bus, &sc->sc_eventst_dma);
   1085  1.28.2.69     skrll  bad3:
   1086  1.28.2.69     skrll 	xhci_ring_free(sc, &sc->sc_er);
   1087  1.28.2.69     skrll  bad2:
   1088  1.28.2.69     skrll 	xhci_ring_free(sc, &sc->sc_cr);
   1089  1.28.2.69     skrll 	i = sc->sc_maxspbuf;
   1090  1.28.2.69     skrll  bad1:
   1091  1.28.2.69     skrll 	for (int j = 0; j < i; j++)
   1092  1.28.2.69     skrll 		usb_freemem(&sc->sc_bus, &sc->sc_spbuf_dma[j]);
   1093  1.28.2.69     skrll 	usb_freemem(&sc->sc_bus, &sc->sc_spbufarray_dma);
   1094  1.28.2.69     skrll 
   1095  1.28.2.69     skrll 	return rv;
   1096        1.1  jakllsch }
   1097        1.1  jakllsch 
   1098        1.1  jakllsch int
   1099        1.1  jakllsch xhci_intr(void *v)
   1100        1.1  jakllsch {
   1101        1.1  jakllsch 	struct xhci_softc * const sc = v;
   1102       1.25     skrll 	int ret = 0;
   1103        1.1  jakllsch 
   1104       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1105       1.27     skrll 
   1106       1.25     skrll 	if (sc == NULL)
   1107        1.1  jakllsch 		return 0;
   1108        1.1  jakllsch 
   1109       1.25     skrll 	mutex_spin_enter(&sc->sc_intr_lock);
   1110       1.25     skrll 
   1111       1.25     skrll 	if (sc->sc_dying || !device_has_power(sc->sc_dev))
   1112       1.25     skrll 		goto done;
   1113       1.25     skrll 
   1114        1.1  jakllsch 	/* If we get an interrupt while polling, then just ignore it. */
   1115   1.28.2.5     skrll 	if (sc->sc_bus.ub_usepolling) {
   1116        1.1  jakllsch #ifdef DIAGNOSTIC
   1117       1.27     skrll 		DPRINTFN(16, "ignored interrupt while polling", 0, 0, 0, 0);
   1118        1.1  jakllsch #endif
   1119       1.25     skrll 		goto done;
   1120        1.1  jakllsch 	}
   1121        1.1  jakllsch 
   1122       1.25     skrll 	ret = xhci_intr1(sc);
   1123       1.25     skrll done:
   1124       1.25     skrll 	mutex_spin_exit(&sc->sc_intr_lock);
   1125       1.25     skrll 	return ret;
   1126        1.1  jakllsch }
   1127        1.1  jakllsch 
   1128        1.1  jakllsch int
   1129        1.1  jakllsch xhci_intr1(struct xhci_softc * const sc)
   1130        1.1  jakllsch {
   1131        1.1  jakllsch 	uint32_t usbsts;
   1132        1.1  jakllsch 	uint32_t iman;
   1133        1.1  jakllsch 
   1134       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1135       1.27     skrll 
   1136        1.1  jakllsch 	usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
   1137       1.27     skrll 	DPRINTFN(16, "USBSTS %08x", usbsts, 0, 0, 0);
   1138        1.1  jakllsch #if 0
   1139        1.1  jakllsch 	if ((usbsts & (XHCI_STS_EINT|XHCI_STS_PCD)) == 0) {
   1140        1.1  jakllsch 		return 0;
   1141        1.1  jakllsch 	}
   1142        1.1  jakllsch #endif
   1143        1.1  jakllsch 	xhci_op_write_4(sc, XHCI_USBSTS,
   1144        1.1  jakllsch 	    usbsts & (2|XHCI_STS_EINT|XHCI_STS_PCD)); /* XXX */
   1145        1.1  jakllsch 	usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
   1146       1.27     skrll 	DPRINTFN(16, "USBSTS %08x", usbsts, 0, 0, 0);
   1147        1.1  jakllsch 
   1148        1.1  jakllsch 	iman = xhci_rt_read_4(sc, XHCI_IMAN(0));
   1149       1.27     skrll 	DPRINTFN(16, "IMAN0 %08x", iman, 0, 0, 0);
   1150  1.28.2.55     skrll 	iman |= XHCI_IMAN_INTR_PEND;
   1151        1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_IMAN(0), iman);
   1152        1.1  jakllsch 	iman = xhci_rt_read_4(sc, XHCI_IMAN(0));
   1153       1.27     skrll 	DPRINTFN(16, "IMAN0 %08x", iman, 0, 0, 0);
   1154        1.1  jakllsch 	usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
   1155       1.27     skrll 	DPRINTFN(16, "USBSTS %08x", usbsts, 0, 0, 0);
   1156        1.1  jakllsch 
   1157        1.1  jakllsch 	usb_schedsoftintr(&sc->sc_bus);
   1158        1.1  jakllsch 
   1159        1.1  jakllsch 	return 1;
   1160        1.1  jakllsch }
   1161        1.1  jakllsch 
   1162  1.28.2.19     skrll /*
   1163  1.28.2.19     skrll  * 3 port speed types used in USB stack
   1164  1.28.2.19     skrll  *
   1165  1.28.2.19     skrll  * usbdi speed
   1166  1.28.2.19     skrll  *	definition: USB_SPEED_* in usb.h
   1167  1.28.2.19     skrll  *	They are used in struct usbd_device in USB stack.
   1168  1.28.2.19     skrll  *	ioctl interface uses these values too.
   1169  1.28.2.19     skrll  * port_status speed
   1170  1.28.2.19     skrll  *	definition: UPS_*_SPEED in usb.h
   1171  1.28.2.27     skrll  *	They are used in usb_port_status_t and valid only for USB 2.0.
   1172  1.28.2.28     skrll  *	Speed value is always 0 for Super Speed or more, and dwExtPortStatus
   1173  1.28.2.28     skrll  *	of usb_port_status_ext_t indicates port speed.
   1174  1.28.2.27     skrll  *	Note that some 3.0 values overlap with 2.0 values.
   1175  1.28.2.19     skrll  *	(e.g. 0x200 means UPS_POER_POWER_SS in SS and
   1176  1.28.2.19     skrll  *	            means UPS_LOW_SPEED in HS.)
   1177  1.28.2.28     skrll  *	port status returned from hub also uses these values.
   1178  1.28.2.28     skrll  *	On NetBSD UPS_OTHER_SPEED indicates port speed is super speed
   1179  1.28.2.28     skrll  *	or more.
   1180  1.28.2.19     skrll  * xspeed:
   1181  1.28.2.19     skrll  *	definition: Protocol Speed ID (PSI) (xHCI 1.1 7.2.1)
   1182  1.28.2.19     skrll  *	They are used in only slot context and PORTSC reg of xhci.
   1183  1.28.2.27     skrll  *	The difference between usbdi speed and xspeed is
   1184  1.28.2.27     skrll  *	that FS and LS values are swapped.
   1185  1.28.2.19     skrll  */
   1186  1.28.2.19     skrll 
   1187  1.28.2.27     skrll /* convert usbdi speed to xspeed */
   1188  1.28.2.19     skrll static int
   1189  1.28.2.19     skrll xhci_speed2xspeed(int speed)
   1190  1.28.2.19     skrll {
   1191  1.28.2.19     skrll 	switch (speed) {
   1192  1.28.2.19     skrll 	case USB_SPEED_LOW:	return 2;
   1193  1.28.2.19     skrll 	case USB_SPEED_FULL:	return 1;
   1194  1.28.2.27     skrll 	default:		return speed;
   1195  1.28.2.27     skrll 	}
   1196  1.28.2.27     skrll }
   1197  1.28.2.27     skrll 
   1198  1.28.2.46     skrll #if 0
   1199  1.28.2.27     skrll /* convert xspeed to usbdi speed */
   1200  1.28.2.27     skrll static int
   1201  1.28.2.27     skrll xhci_xspeed2speed(int xspeed)
   1202  1.28.2.27     skrll {
   1203  1.28.2.27     skrll 	switch (xspeed) {
   1204  1.28.2.27     skrll 	case 1: return USB_SPEED_FULL;
   1205  1.28.2.27     skrll 	case 2: return USB_SPEED_LOW;
   1206  1.28.2.27     skrll 	default: return xspeed;
   1207  1.28.2.27     skrll 	}
   1208  1.28.2.27     skrll }
   1209  1.28.2.46     skrll #endif
   1210  1.28.2.27     skrll 
   1211  1.28.2.27     skrll /* convert xspeed to port status speed */
   1212  1.28.2.27     skrll static int
   1213  1.28.2.27     skrll xhci_xspeed2psspeed(int xspeed)
   1214  1.28.2.27     skrll {
   1215  1.28.2.27     skrll 	switch (xspeed) {
   1216  1.28.2.27     skrll 	case 0: return 0;
   1217  1.28.2.27     skrll 	case 1: return UPS_FULL_SPEED;
   1218  1.28.2.27     skrll 	case 2: return UPS_LOW_SPEED;
   1219  1.28.2.27     skrll 	case 3: return UPS_HIGH_SPEED;
   1220  1.28.2.27     skrll 	default: return UPS_OTHER_SPEED;
   1221  1.28.2.19     skrll 	}
   1222  1.28.2.19     skrll }
   1223  1.28.2.19     skrll 
   1224  1.28.2.37     skrll /*
   1225  1.28.2.71     skrll  * Construct input contexts and issue TRB to open pipe.
   1226  1.28.2.37     skrll  */
   1227  1.28.2.37     skrll static usbd_status
   1228  1.28.2.37     skrll xhci_configure_endpoint(struct usbd_pipe *pipe)
   1229  1.28.2.37     skrll {
   1230  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1231  1.28.2.37     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1232  1.28.2.37     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1233  1.28.2.37     skrll 	struct xhci_trb trb;
   1234  1.28.2.37     skrll 	usbd_status err;
   1235  1.28.2.37     skrll 
   1236  1.28.2.37     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1237  1.28.2.37     skrll 	DPRINTFN(4, "slot %u dci %u epaddr 0x%02x attr 0x%02x",
   1238  1.28.2.37     skrll 	    xs->xs_idx, dci, pipe->up_endpoint->ue_edesc->bEndpointAddress,
   1239  1.28.2.37     skrll 	    pipe->up_endpoint->ue_edesc->bmAttributes);
   1240  1.28.2.37     skrll 
   1241  1.28.2.37     skrll 	/* XXX ensure input context is available? */
   1242  1.28.2.37     skrll 
   1243  1.28.2.37     skrll 	memset(xhci_slot_get_icv(sc, xs, 0), 0, sc->sc_pgsz);
   1244  1.28.2.37     skrll 
   1245  1.28.2.71     skrll 	/* set up context */
   1246  1.28.2.71     skrll 	xhci_setup_ctx(pipe);
   1247        1.1  jakllsch 
   1248        1.1  jakllsch 	hexdump("input control context", xhci_slot_get_icv(sc, xs, 0),
   1249        1.1  jakllsch 	    sc->sc_ctxsz * 1);
   1250        1.1  jakllsch 	hexdump("input endpoint context", xhci_slot_get_icv(sc, xs,
   1251        1.1  jakllsch 	    xhci_dci_to_ici(dci)), sc->sc_ctxsz * 1);
   1252        1.1  jakllsch 
   1253        1.1  jakllsch 	trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
   1254        1.1  jakllsch 	trb.trb_2 = 0;
   1255        1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1256        1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_CONFIGURE_EP);
   1257        1.1  jakllsch 
   1258        1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1259        1.1  jakllsch 
   1260        1.1  jakllsch 	usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
   1261        1.1  jakllsch 	hexdump("output context", xhci_slot_get_dcv(sc, xs, dci),
   1262        1.1  jakllsch 	    sc->sc_ctxsz * 1);
   1263        1.1  jakllsch 
   1264        1.1  jakllsch 	return err;
   1265        1.1  jakllsch }
   1266        1.1  jakllsch 
   1267  1.28.2.19     skrll #if 0
   1268        1.1  jakllsch static usbd_status
   1269  1.28.2.14     skrll xhci_unconfigure_endpoint(struct usbd_pipe *pipe)
   1270        1.1  jakllsch {
   1271       1.27     skrll #ifdef USB_DEBUG
   1272   1.28.2.5     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1273       1.27     skrll #endif
   1274       1.27     skrll 
   1275       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1276       1.27     skrll 	DPRINTFN(4, "slot %u", xs->xs_idx, 0, 0, 0);
   1277       1.27     skrll 
   1278        1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   1279        1.1  jakllsch }
   1280  1.28.2.19     skrll #endif
   1281        1.1  jakllsch 
   1282  1.28.2.20     skrll /* 4.6.8, 6.4.3.7 */
   1283        1.1  jakllsch static usbd_status
   1284  1.28.2.14     skrll xhci_reset_endpoint(struct usbd_pipe *pipe)
   1285        1.1  jakllsch {
   1286  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1287   1.28.2.5     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1288   1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1289        1.1  jakllsch 	struct xhci_trb trb;
   1290        1.1  jakllsch 	usbd_status err;
   1291        1.1  jakllsch 
   1292       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1293  1.28.2.19     skrll 	DPRINTFN(4, "slot %u dci %u", xs->xs_idx, dci, 0, 0);
   1294  1.28.2.19     skrll 
   1295        1.1  jakllsch 	trb.trb_0 = 0;
   1296        1.1  jakllsch 	trb.trb_2 = 0;
   1297        1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1298        1.1  jakllsch 	    XHCI_TRB_3_EP_SET(dci) |
   1299        1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_RESET_EP);
   1300        1.1  jakllsch 
   1301        1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1302        1.1  jakllsch 
   1303        1.1  jakllsch 	return err;
   1304        1.1  jakllsch }
   1305        1.1  jakllsch 
   1306  1.28.2.20     skrll /*
   1307  1.28.2.20     skrll  * 4.6.9, 6.4.3.8
   1308  1.28.2.20     skrll  * Stop execution of TDs on xfer ring.
   1309  1.28.2.20     skrll  * Should be called with sc_lock held.
   1310  1.28.2.20     skrll  */
   1311        1.1  jakllsch static usbd_status
   1312  1.28.2.14     skrll xhci_stop_endpoint(struct usbd_pipe *pipe)
   1313        1.1  jakllsch {
   1314  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1315   1.28.2.5     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1316        1.1  jakllsch 	struct xhci_trb trb;
   1317        1.1  jakllsch 	usbd_status err;
   1318   1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1319        1.1  jakllsch 
   1320       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1321  1.28.2.19     skrll 	DPRINTFN(4, "slot %u dci %u", xs->xs_idx, dci, 0, 0);
   1322  1.28.2.19     skrll 
   1323  1.28.2.19     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1324        1.1  jakllsch 
   1325        1.1  jakllsch 	trb.trb_0 = 0;
   1326        1.1  jakllsch 	trb.trb_2 = 0;
   1327        1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1328        1.1  jakllsch 	    XHCI_TRB_3_EP_SET(dci) |
   1329        1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_STOP_EP);
   1330        1.1  jakllsch 
   1331  1.28.2.19     skrll 	err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1332        1.1  jakllsch 
   1333        1.1  jakllsch 	return err;
   1334        1.1  jakllsch }
   1335        1.1  jakllsch 
   1336  1.28.2.20     skrll /*
   1337  1.28.2.20     skrll  * Set TR Dequeue Pointer.
   1338  1.28.2.71     skrll  * xHCI 1.1  4.6.10  6.4.3.9
   1339  1.28.2.71     skrll  * Purge all of the TRBs on ring and reinitialize ring.
   1340  1.28.2.71     skrll  * Set TR dequeue Pointr to 0 and Cycle State to 1.
   1341  1.28.2.71     skrll  * EPSTATE of endpoint must be ERROR or STOPPED, otherwise CONTEXT_STATE
   1342  1.28.2.71     skrll  * error will be generated.
   1343  1.28.2.20     skrll  */
   1344        1.1  jakllsch static usbd_status
   1345  1.28.2.14     skrll xhci_set_dequeue(struct usbd_pipe *pipe)
   1346        1.1  jakllsch {
   1347  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1348   1.28.2.5     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1349   1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1350        1.1  jakllsch 	struct xhci_ring * const xr = &xs->xs_ep[dci].xe_tr;
   1351        1.1  jakllsch 	struct xhci_trb trb;
   1352        1.1  jakllsch 	usbd_status err;
   1353        1.1  jakllsch 
   1354       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1355       1.27     skrll 	DPRINTFN(4, "slot %u dci %u", xs->xs_idx, dci, 0, 0);
   1356        1.1  jakllsch 
   1357  1.28.2.71     skrll 	xhci_host_dequeue(xr);
   1358        1.1  jakllsch 
   1359  1.28.2.20     skrll 	/* set DCS */
   1360        1.1  jakllsch 	trb.trb_0 = xhci_ring_trbp(xr, 0) | 1; /* XXX */
   1361        1.1  jakllsch 	trb.trb_2 = 0;
   1362        1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1363        1.1  jakllsch 	    XHCI_TRB_3_EP_SET(dci) |
   1364        1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_SET_TR_DEQUEUE);
   1365        1.1  jakllsch 
   1366        1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1367        1.1  jakllsch 
   1368        1.1  jakllsch 	return err;
   1369        1.1  jakllsch }
   1370        1.1  jakllsch 
   1371  1.28.2.20     skrll /*
   1372  1.28.2.20     skrll  * Open new pipe: called from usbd_setup_pipe_flags.
   1373  1.28.2.20     skrll  * Fills methods of pipe.
   1374  1.28.2.20     skrll  * If pipe is not for ep0, calls configure_endpoint.
   1375  1.28.2.20     skrll  */
   1376        1.1  jakllsch static usbd_status
   1377  1.28.2.14     skrll xhci_open(struct usbd_pipe *pipe)
   1378        1.1  jakllsch {
   1379  1.28.2.18     skrll 	struct usbd_device * const dev = pipe->up_dev;
   1380  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(dev->ud_bus);
   1381   1.28.2.5     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   1382        1.1  jakllsch 	const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
   1383        1.1  jakllsch 
   1384       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1385  1.28.2.71     skrll 	DPRINTFN(1, "addr %d depth %d port %d speed %d", dev->ud_addr,
   1386  1.28.2.71     skrll 	    dev->ud_depth, dev->ud_powersrc->up_portno, dev->ud_speed);
   1387  1.28.2.71     skrll 	DPRINTFN(1, " dci %u type 0x%02x epaddr 0x%02x attr 0x%02x",
   1388  1.28.2.71     skrll 	    xhci_ep_get_dci(ed), ed->bDescriptorType, ed->bEndpointAddress,
   1389  1.28.2.71     skrll 	    ed->bmAttributes);
   1390  1.28.2.71     skrll 	DPRINTFN(1, " mps %u ival %u", UGETW(ed->wMaxPacketSize), ed->bInterval,
   1391  1.28.2.71     skrll 	    0, 0);
   1392        1.1  jakllsch 
   1393        1.1  jakllsch 	if (sc->sc_dying)
   1394        1.1  jakllsch 		return USBD_IOERROR;
   1395        1.1  jakllsch 
   1396        1.1  jakllsch 	/* Root Hub */
   1397  1.28.2.19     skrll 	if (dev->ud_depth == 0 && dev->ud_powersrc->up_portno == 0) {
   1398        1.1  jakllsch 		switch (ed->bEndpointAddress) {
   1399        1.1  jakllsch 		case USB_CONTROL_ENDPOINT:
   1400  1.28.2.12     skrll 			pipe->up_methods = &roothub_ctrl_methods;
   1401        1.1  jakllsch 			break;
   1402  1.28.2.12     skrll 		case UE_DIR_IN | USBROOTHUB_INTR_ENDPT:
   1403   1.28.2.5     skrll 			pipe->up_methods = &xhci_root_intr_methods;
   1404        1.1  jakllsch 			break;
   1405        1.1  jakllsch 		default:
   1406   1.28.2.5     skrll 			pipe->up_methods = NULL;
   1407       1.27     skrll 			DPRINTFN(0, "bad bEndpointAddress 0x%02x",
   1408       1.27     skrll 			    ed->bEndpointAddress, 0, 0, 0);
   1409        1.1  jakllsch 			return USBD_INVAL;
   1410        1.1  jakllsch 		}
   1411        1.1  jakllsch 		return USBD_NORMAL_COMPLETION;
   1412        1.1  jakllsch 	}
   1413        1.1  jakllsch 
   1414        1.1  jakllsch 	switch (xfertype) {
   1415        1.1  jakllsch 	case UE_CONTROL:
   1416   1.28.2.5     skrll 		pipe->up_methods = &xhci_device_ctrl_methods;
   1417        1.1  jakllsch 		break;
   1418        1.1  jakllsch 	case UE_ISOCHRONOUS:
   1419   1.28.2.5     skrll 		pipe->up_methods = &xhci_device_isoc_methods;
   1420        1.1  jakllsch 		return USBD_INVAL;
   1421        1.1  jakllsch 		break;
   1422        1.1  jakllsch 	case UE_BULK:
   1423   1.28.2.5     skrll 		pipe->up_methods = &xhci_device_bulk_methods;
   1424        1.1  jakllsch 		break;
   1425        1.1  jakllsch 	case UE_INTERRUPT:
   1426   1.28.2.5     skrll 		pipe->up_methods = &xhci_device_intr_methods;
   1427        1.1  jakllsch 		break;
   1428        1.1  jakllsch 	default:
   1429        1.1  jakllsch 		return USBD_IOERROR;
   1430        1.1  jakllsch 		break;
   1431        1.1  jakllsch 	}
   1432        1.1  jakllsch 
   1433        1.1  jakllsch 	if (ed->bEndpointAddress != USB_CONTROL_ENDPOINT)
   1434  1.28.2.19     skrll 		return xhci_configure_endpoint(pipe);
   1435        1.1  jakllsch 
   1436        1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   1437        1.1  jakllsch }
   1438        1.1  jakllsch 
   1439  1.28.2.20     skrll /*
   1440  1.28.2.20     skrll  * Closes pipe, called from usbd_kill_pipe via close methods.
   1441  1.28.2.20     skrll  * If the endpoint to be closed is ep0, disable_slot.
   1442  1.28.2.20     skrll  * Should be called with sc_lock held.
   1443  1.28.2.20     skrll  */
   1444  1.28.2.33     skrll static void
   1445  1.28.2.19     skrll xhci_close_pipe(struct usbd_pipe *pipe)
   1446  1.28.2.19     skrll {
   1447  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1448  1.28.2.19     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1449  1.28.2.19     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   1450  1.28.2.19     skrll 	const u_int dci = xhci_ep_get_dci(ed);
   1451  1.28.2.19     skrll 	struct xhci_trb trb;
   1452  1.28.2.19     skrll 	uint32_t *cp;
   1453  1.28.2.19     skrll 
   1454  1.28.2.19     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1455  1.28.2.19     skrll 
   1456  1.28.2.19     skrll 	if (sc->sc_dying)
   1457  1.28.2.33     skrll 		return;
   1458  1.28.2.19     skrll 
   1459  1.28.2.69     skrll 	/* xs is uninitialized before xhci_init_slot */
   1460  1.28.2.19     skrll 	if (xs == NULL || xs->xs_idx == 0)
   1461  1.28.2.33     skrll 		return;
   1462  1.28.2.19     skrll 
   1463  1.28.2.37     skrll 	DPRINTFN(4, "pipe %p slot %u dci %u", pipe, xs->xs_idx, dci, 0);
   1464  1.28.2.19     skrll 
   1465  1.28.2.19     skrll 	KASSERTMSG(!cpu_intr_p() && !cpu_softintr_p(), "called from intr ctx");
   1466  1.28.2.19     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1467  1.28.2.19     skrll 
   1468  1.28.2.19     skrll 	if (pipe->up_dev->ud_depth == 0)
   1469  1.28.2.33     skrll 		return;
   1470  1.28.2.19     skrll 
   1471  1.28.2.19     skrll 	if (dci == XHCI_DCI_EP_CONTROL) {
   1472  1.28.2.19     skrll 		DPRINTFN(4, "closing ep0", 0, 0, 0, 0);
   1473  1.28.2.33     skrll 		xhci_disable_slot(sc, xs->xs_idx);
   1474  1.28.2.33     skrll 		return;
   1475  1.28.2.19     skrll 	}
   1476  1.28.2.19     skrll 
   1477  1.28.2.20     skrll 	/*
   1478  1.28.2.20     skrll 	 * This may fail in the case that xhci_close_pipe is called after
   1479  1.28.2.20     skrll 	 * xhci_abort_xfer e.g. usbd_kill_pipe.
   1480  1.28.2.20     skrll 	 */
   1481  1.28.2.19     skrll 	(void)xhci_stop_endpoint(pipe);
   1482  1.28.2.19     skrll 
   1483  1.28.2.19     skrll 	/*
   1484  1.28.2.19     skrll 	 * set appropriate bit to be dropped.
   1485  1.28.2.19     skrll 	 * don't set DC bit to 1, otherwise all endpoints
   1486  1.28.2.19     skrll 	 * would be deconfigured.
   1487  1.28.2.19     skrll 	 */
   1488  1.28.2.19     skrll 	cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
   1489  1.28.2.19     skrll 	cp[0] = htole32(XHCI_INCTX_0_DROP_MASK(dci));
   1490  1.28.2.19     skrll 	cp[1] = htole32(0);
   1491  1.28.2.19     skrll 
   1492  1.28.2.19     skrll 	/* XXX should be most significant one, not dci? */
   1493  1.28.2.19     skrll 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_SLOT));
   1494  1.28.2.19     skrll 	cp[0] = htole32(XHCI_SCTX_0_CTX_NUM_SET(dci));
   1495  1.28.2.19     skrll 
   1496  1.28.2.71     skrll 	/* configure ep context performs an implicit dequeue */
   1497  1.28.2.71     skrll 	xhci_host_dequeue(&xs->xs_ep[dci].xe_tr);
   1498  1.28.2.71     skrll 
   1499  1.28.2.19     skrll 	/* sync input contexts before they are read from memory */
   1500  1.28.2.19     skrll 	usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
   1501  1.28.2.19     skrll 
   1502  1.28.2.19     skrll 	trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
   1503  1.28.2.19     skrll 	trb.trb_2 = 0;
   1504  1.28.2.19     skrll 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1505  1.28.2.19     skrll 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_CONFIGURE_EP);
   1506  1.28.2.19     skrll 
   1507  1.28.2.35     skrll 	(void)xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1508  1.28.2.19     skrll 	usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
   1509  1.28.2.19     skrll }
   1510  1.28.2.19     skrll 
   1511  1.28.2.20     skrll /*
   1512  1.28.2.20     skrll  * Abort transfer.
   1513  1.28.2.20     skrll  * May be called from softintr context.
   1514  1.28.2.20     skrll  */
   1515  1.28.2.19     skrll static void
   1516  1.28.2.19     skrll xhci_abort_xfer(struct usbd_xfer *xfer, usbd_status status)
   1517  1.28.2.19     skrll {
   1518  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   1519  1.28.2.19     skrll 
   1520  1.28.2.19     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1521  1.28.2.19     skrll 	DPRINTFN(4, "xfer %p pipe %p status %d",
   1522  1.28.2.19     skrll 	    xfer, xfer->ux_pipe, status, 0);
   1523  1.28.2.19     skrll 
   1524  1.28.2.19     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1525  1.28.2.19     skrll 
   1526  1.28.2.19     skrll 	if (sc->sc_dying) {
   1527  1.28.2.19     skrll 		/* If we're dying, just do the software part. */
   1528  1.28.2.71     skrll 		DPRINTFN(4, "xfer %p dying %u", xfer, xfer->ux_status, 0, 0);
   1529  1.28.2.71     skrll 		xfer->ux_status = status;
   1530  1.28.2.19     skrll 		callout_stop(&xfer->ux_callout);
   1531  1.28.2.19     skrll 		usb_transfer_complete(xfer);
   1532  1.28.2.19     skrll 		return;
   1533  1.28.2.19     skrll 	}
   1534  1.28.2.19     skrll 
   1535  1.28.2.19     skrll 	/* XXX need more stuff */
   1536  1.28.2.19     skrll 	xfer->ux_status = status;
   1537  1.28.2.19     skrll 	callout_stop(&xfer->ux_callout);
   1538  1.28.2.19     skrll 	usb_transfer_complete(xfer);
   1539  1.28.2.37     skrll 	DPRINTFN(14, "end", 0, 0, 0, 0);
   1540  1.28.2.19     skrll 
   1541  1.28.2.19     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1542  1.28.2.19     skrll }
   1543  1.28.2.19     skrll 
   1544  1.28.2.71     skrll static void
   1545  1.28.2.71     skrll xhci_host_dequeue(struct xhci_ring * const xr)
   1546  1.28.2.71     skrll {
   1547  1.28.2.71     skrll 	/* When dequeueing the controller, update our struct copy too */
   1548  1.28.2.71     skrll 	memset(xr->xr_trb, 0, xr->xr_ntrb * XHCI_TRB_SIZE);
   1549  1.28.2.71     skrll 	usb_syncmem(&xr->xr_dma, 0, xr->xr_ntrb * XHCI_TRB_SIZE,
   1550  1.28.2.71     skrll 	    BUS_DMASYNC_PREWRITE);
   1551  1.28.2.71     skrll 	memset(xr->xr_cookies, 0, xr->xr_ntrb * sizeof(*xr->xr_cookies));
   1552  1.28.2.71     skrll 
   1553  1.28.2.71     skrll 	xr->xr_ep = 0;
   1554  1.28.2.71     skrll 	xr->xr_cs = 1;
   1555  1.28.2.71     skrll }
   1556  1.28.2.71     skrll 
   1557  1.28.2.21     skrll /*
   1558  1.28.2.21     skrll  * Recover STALLed endpoint.
   1559  1.28.2.21     skrll  * xHCI 1.1 sect 4.10.2.1
   1560  1.28.2.21     skrll  * Issue RESET_EP to recover halt condition and SET_TR_DEQUEUE to remove
   1561  1.28.2.21     skrll  * all transfers on transfer ring.
   1562  1.28.2.21     skrll  * These are done in thread context asynchronously.
   1563  1.28.2.21     skrll  */
   1564  1.28.2.19     skrll static void
   1565  1.28.2.19     skrll xhci_clear_endpoint_stall_async_task(void *cookie)
   1566  1.28.2.19     skrll {
   1567  1.28.2.19     skrll 	struct usbd_xfer * const xfer = cookie;
   1568  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   1569  1.28.2.19     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   1570  1.28.2.19     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   1571  1.28.2.19     skrll 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   1572  1.28.2.19     skrll 
   1573  1.28.2.19     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1574  1.28.2.19     skrll 	DPRINTFN(4, "xfer %p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   1575  1.28.2.19     skrll 
   1576  1.28.2.19     skrll 	xhci_reset_endpoint(xfer->ux_pipe);
   1577  1.28.2.19     skrll 	xhci_set_dequeue(xfer->ux_pipe);
   1578  1.28.2.19     skrll 
   1579  1.28.2.19     skrll 	mutex_enter(&sc->sc_lock);
   1580  1.28.2.19     skrll 	tr->is_halted = false;
   1581  1.28.2.19     skrll 	usb_transfer_complete(xfer);
   1582  1.28.2.19     skrll 	mutex_exit(&sc->sc_lock);
   1583  1.28.2.19     skrll 	DPRINTFN(4, "ends", 0, 0, 0, 0);
   1584  1.28.2.19     skrll }
   1585  1.28.2.19     skrll 
   1586  1.28.2.19     skrll static usbd_status
   1587  1.28.2.19     skrll xhci_clear_endpoint_stall_async(struct usbd_xfer *xfer)
   1588  1.28.2.19     skrll {
   1589  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   1590  1.28.2.22     skrll 	struct xhci_pipe * const xp = (struct xhci_pipe *)xfer->ux_pipe;
   1591  1.28.2.19     skrll 
   1592  1.28.2.19     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1593  1.28.2.19     skrll 	DPRINTFN(4, "xfer %p", xfer, 0, 0, 0);
   1594  1.28.2.19     skrll 
   1595  1.28.2.19     skrll 	if (sc->sc_dying) {
   1596  1.28.2.19     skrll 		return USBD_IOERROR;
   1597  1.28.2.19     skrll 	}
   1598  1.28.2.19     skrll 
   1599  1.28.2.22     skrll 	usb_init_task(&xp->xp_async_task,
   1600  1.28.2.19     skrll 	    xhci_clear_endpoint_stall_async_task, xfer, USB_TASKQ_MPSAFE);
   1601  1.28.2.22     skrll 	usb_add_task(xfer->ux_pipe->up_dev, &xp->xp_async_task, USB_TASKQ_HC);
   1602  1.28.2.19     skrll 	DPRINTFN(4, "ends", 0, 0, 0, 0);
   1603  1.28.2.19     skrll 
   1604  1.28.2.19     skrll 	return USBD_NORMAL_COMPLETION;
   1605  1.28.2.19     skrll }
   1606  1.28.2.19     skrll 
   1607  1.28.2.36     skrll /* Process roothub port status/change events and notify to uhub_intr. */
   1608        1.1  jakllsch static void
   1609        1.1  jakllsch xhci_rhpsc(struct xhci_softc * const sc, u_int port)
   1610        1.1  jakllsch {
   1611  1.28.2.18     skrll 	struct usbd_xfer * const xfer = sc->sc_intrxfer;
   1612        1.1  jakllsch 	uint8_t *p;
   1613        1.1  jakllsch 
   1614       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1615  1.28.2.32     skrll 	DPRINTFN(4, "xhci%d: port %u status change", device_unit(sc->sc_dev),
   1616  1.28.2.32     skrll 	    port, 0, 0);
   1617        1.1  jakllsch 
   1618        1.1  jakllsch 	if (xfer == NULL)
   1619        1.1  jakllsch 		return;
   1620        1.1  jakllsch 
   1621  1.28.2.32     skrll 	if (port > sc->sc_maxports)
   1622  1.28.2.32     skrll 		return;
   1623  1.28.2.32     skrll 
   1624   1.28.2.5     skrll 	p = xfer->ux_buf;
   1625   1.28.2.5     skrll 	memset(p, 0, xfer->ux_length);
   1626        1.1  jakllsch 	p[port/NBBY] |= 1 << (port%NBBY);
   1627   1.28.2.5     skrll 	xfer->ux_actlen = xfer->ux_length;
   1628   1.28.2.5     skrll 	xfer->ux_status = USBD_NORMAL_COMPLETION;
   1629        1.1  jakllsch 	usb_transfer_complete(xfer);
   1630        1.1  jakllsch }
   1631        1.1  jakllsch 
   1632  1.28.2.36     skrll /* Process Transfer Events */
   1633        1.1  jakllsch static void
   1634  1.28.2.36     skrll xhci_event_transfer(struct xhci_softc * const sc,
   1635       1.27     skrll     const struct xhci_trb * const trb)
   1636        1.1  jakllsch {
   1637        1.1  jakllsch 	uint64_t trb_0;
   1638        1.1  jakllsch 	uint32_t trb_2, trb_3;
   1639  1.28.2.36     skrll 	uint8_t trbcode;
   1640  1.28.2.36     skrll 	u_int slot, dci;
   1641  1.28.2.36     skrll 	struct xhci_slot *xs;
   1642  1.28.2.36     skrll 	struct xhci_ring *xr;
   1643  1.28.2.36     skrll 	struct xhci_xfer *xx;
   1644  1.28.2.36     skrll 	struct usbd_xfer *xfer;
   1645  1.28.2.36     skrll 	usbd_status err;
   1646        1.1  jakllsch 
   1647       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1648        1.1  jakllsch 
   1649        1.1  jakllsch 	trb_0 = le64toh(trb->trb_0);
   1650        1.1  jakllsch 	trb_2 = le32toh(trb->trb_2);
   1651        1.1  jakllsch 	trb_3 = le32toh(trb->trb_3);
   1652  1.28.2.36     skrll 	trbcode = XHCI_TRB_2_ERROR_GET(trb_2);
   1653  1.28.2.36     skrll 	slot = XHCI_TRB_3_SLOT_GET(trb_3);
   1654  1.28.2.36     skrll 	dci = XHCI_TRB_3_EP_GET(trb_3);
   1655  1.28.2.36     skrll 	xs = &sc->sc_slots[slot];
   1656  1.28.2.36     skrll 	xr = &xs->xs_ep[dci].xe_tr;
   1657        1.1  jakllsch 
   1658  1.28.2.36     skrll 	/* sanity check */
   1659  1.28.2.59     skrll 	KASSERTMSG(xs->xs_idx != 0 && xs->xs_idx <= sc->sc_maxslots,
   1660  1.28.2.37     skrll 	    "invalid xs_idx %u slot %u", xs->xs_idx, slot);
   1661        1.1  jakllsch 
   1662  1.28.2.69     skrll 	int idx = 0;
   1663  1.28.2.36     skrll 	if ((trb_3 & XHCI_TRB_3_ED_BIT) == 0) {
   1664  1.28.2.69     skrll 		if (xhci_trb_get_idx(xr, trb_0, &idx)) {
   1665  1.28.2.69     skrll 			DPRINTFN(0, "invalid trb_0 0x%"PRIx64, trb_0, 0, 0, 0);
   1666  1.28.2.36     skrll 			return;
   1667  1.28.2.24     skrll 		}
   1668  1.28.2.36     skrll 		xx = xr->xr_cookies[idx];
   1669  1.28.2.37     skrll 
   1670  1.28.2.37     skrll 		/*
   1671  1.28.2.37     skrll 		 * If endpoint is stopped between TDs, TRB pointer points at
   1672  1.28.2.37     skrll 		 * next TRB, however, it is not put yet or is a garbage TRB.
   1673  1.28.2.37     skrll 		 * That's why xr_cookies may be NULL or look like broken.
   1674  1.28.2.37     skrll 		 * Note: this ev happens only when hciversion >= 1.0 or
   1675  1.28.2.37     skrll 		 * hciversion == 0.96 and FSE of hcc1 is set.
   1676  1.28.2.37     skrll 		 */
   1677  1.28.2.37     skrll 		if (xx == NULL || trbcode == XHCI_TRB_ERROR_LENGTH) {
   1678  1.28.2.71     skrll 			DPRINTFN(1, "Ignore #%u: cookie %p cc %u dci %u",
   1679  1.28.2.71     skrll 			    idx, xx, trbcode, dci);
   1680  1.28.2.71     skrll 			DPRINTFN(1, " orig TRB %"PRIx64" type %u", trb_0,
   1681  1.28.2.71     skrll 			    XHCI_TRB_3_TYPE_GET(le32toh(xr->xr_trb[idx].trb_3)),
   1682  1.28.2.71     skrll 			    0, 0);
   1683  1.28.2.37     skrll 		}
   1684  1.28.2.36     skrll 	} else {
   1685  1.28.2.71     skrll 		/* When ED != 0, trb_0 is virtual addr of struct xhci_xfer. */
   1686  1.28.2.36     skrll 		xx = (void *)(uintptr_t)(trb_0 & ~0x3);
   1687  1.28.2.36     skrll 	}
   1688  1.28.2.36     skrll 	/* XXX this may not happen */
   1689  1.28.2.36     skrll 	if (xx == NULL) {
   1690  1.28.2.36     skrll 		DPRINTFN(1, "xfer done: xx is NULL", 0, 0, 0, 0);
   1691  1.28.2.36     skrll 		return;
   1692  1.28.2.36     skrll 	}
   1693  1.28.2.36     skrll 	xfer = &xx->xx_xfer;
   1694  1.28.2.36     skrll 	/* XXX this may happen when detaching */
   1695  1.28.2.36     skrll 	if (xfer == NULL) {
   1696  1.28.2.37     skrll 		DPRINTFN(1, "xx(%p)->xx_xfer is NULL trb_0 %#"PRIx64,
   1697  1.28.2.37     skrll 		    xx, trb_0, 0, 0);
   1698  1.28.2.36     skrll 		return;
   1699  1.28.2.36     skrll 	}
   1700  1.28.2.36     skrll 	DPRINTFN(14, "xfer %p", xfer, 0, 0, 0);
   1701  1.28.2.36     skrll 	/* XXX I dunno why this happens */
   1702  1.28.2.37     skrll 	KASSERTMSG(xfer->ux_pipe != NULL, "xfer(%p)->ux_pipe is NULL", xfer);
   1703  1.28.2.36     skrll 
   1704  1.28.2.36     skrll 	if (!xfer->ux_pipe->up_repeat &&
   1705  1.28.2.36     skrll 	    SIMPLEQ_EMPTY(&xfer->ux_pipe->up_queue)) {
   1706  1.28.2.37     skrll 		DPRINTFN(1, "xfer(%p)->pipe not queued", xfer, 0, 0, 0);
   1707  1.28.2.36     skrll 		return;
   1708  1.28.2.36     skrll 	}
   1709        1.1  jakllsch 
   1710  1.28.2.37     skrll 	/* 4.11.5.2 Event Data TRB */
   1711  1.28.2.36     skrll 	if ((trb_3 & XHCI_TRB_3_ED_BIT) != 0) {
   1712  1.28.2.37     skrll 		DPRINTFN(14, "transfer Event Data: 0x%016"PRIx64" 0x%08"PRIx32
   1713  1.28.2.37     skrll 		    " %02x", trb_0, XHCI_TRB_2_REM_GET(trb_2), trbcode, 0);
   1714  1.28.2.36     skrll 		if ((trb_0 & 0x3) == 0x3) {
   1715  1.28.2.36     skrll 			xfer->ux_actlen = XHCI_TRB_2_REM_GET(trb_2);
   1716        1.1  jakllsch 		}
   1717  1.28.2.36     skrll 	}
   1718        1.1  jakllsch 
   1719  1.28.2.36     skrll 	switch (trbcode) {
   1720  1.28.2.36     skrll 	case XHCI_TRB_ERROR_SHORT_PKT:
   1721  1.28.2.36     skrll 	case XHCI_TRB_ERROR_SUCCESS:
   1722  1.28.2.71     skrll 		/*
   1723  1.28.2.71     skrll 		 * A ctrl transfer generates two events if it has a Data stage.
   1724  1.28.2.71     skrll 		 * After a successful Data stage we cannot call call
   1725  1.28.2.71     skrll 		 * usb_transfer_complete - this can only happen after the Data
   1726  1.28.2.71     skrll 		 * stage.
   1727  1.28.2.71     skrll 		 *
   1728  1.28.2.71     skrll 		 * Note: Data and Status stage events point at same xfer.
   1729  1.28.2.71     skrll 		 * ux_actlen and ux_dmabuf will be passed to
   1730  1.28.2.71     skrll 		 * usb_transfer_complete after the Status stage event.
   1731  1.28.2.71     skrll 		 *
   1732  1.28.2.71     skrll 		 * It can be distingished which stage generates the event:
   1733  1.28.2.71     skrll 		 * + by checking least 3 bits of trb_0 if ED==1.
   1734  1.28.2.71     skrll 		 *   (see xhci_device_ctrl_start).
   1735  1.28.2.71     skrll 		 * + by checking the type of original TRB if ED==0.
   1736  1.28.2.71     skrll 		 *
   1737  1.28.2.71     skrll 		 * In addition, intr, bulk, and isoc transfer currently
   1738  1.28.2.71     skrll 		 * consists of single TD, so the "skip" is not needed.
   1739  1.28.2.71     skrll 		 * ctrl xfer uses EVENT_DATA, and others do not.
   1740  1.28.2.71     skrll 		 * Thus driver can switch the flow by checking ED bit.
   1741  1.28.2.71     skrll 		 */
   1742  1.28.2.36     skrll 		xfer->ux_actlen =
   1743  1.28.2.36     skrll 		    xfer->ux_length - XHCI_TRB_2_REM_GET(trb_2);
   1744  1.28.2.36     skrll 		err = USBD_NORMAL_COMPLETION;
   1745  1.28.2.36     skrll 		break;
   1746  1.28.2.36     skrll 	case XHCI_TRB_ERROR_STALL:
   1747  1.28.2.36     skrll 	case XHCI_TRB_ERROR_BABBLE:
   1748  1.28.2.37     skrll 		DPRINTFN(1, "ERR %u slot %u dci %u", trbcode, slot, dci, 0);
   1749  1.28.2.36     skrll 		xr->is_halted = true;
   1750  1.28.2.36     skrll 		err = USBD_STALLED;
   1751  1.28.2.36     skrll 		/*
   1752  1.28.2.36     skrll 		 * Stalled endpoints can be recoverd by issuing
   1753  1.28.2.36     skrll 		 * command TRB TYPE_RESET_EP on xHCI instead of
   1754  1.28.2.37     skrll 		 * issuing request CLEAR_FEATURE UF_ENDPOINT_HALT
   1755  1.28.2.36     skrll 		 * on the endpoint. However, this function may be
   1756  1.28.2.36     skrll 		 * called from softint context (e.g. from umass),
   1757  1.28.2.36     skrll 		 * in that case driver gets KASSERT in cv_timedwait
   1758  1.28.2.36     skrll 		 * in xhci_do_command.
   1759  1.28.2.36     skrll 		 * To avoid this, this runs reset_endpoint and
   1760  1.28.2.36     skrll 		 * usb_transfer_complete in usb task thread
   1761  1.28.2.36     skrll 		 * asynchronously (and then umass issues clear
   1762  1.28.2.36     skrll 		 * UF_ENDPOINT_HALT).
   1763  1.28.2.36     skrll 		 */
   1764  1.28.2.36     skrll 		xfer->ux_status = err;
   1765  1.28.2.74     skrll 		callout_stop(&xfer->ux_callout);
   1766  1.28.2.36     skrll 		xhci_clear_endpoint_stall_async(xfer);
   1767  1.28.2.36     skrll 		return;
   1768  1.28.2.36     skrll 	default:
   1769  1.28.2.37     skrll 		DPRINTFN(1, "ERR %u slot %u dci %u", trbcode, slot, dci, 0);
   1770  1.28.2.36     skrll 		err = USBD_IOERROR;
   1771  1.28.2.36     skrll 		break;
   1772  1.28.2.36     skrll 	}
   1773  1.28.2.36     skrll 	xfer->ux_status = err;
   1774        1.1  jakllsch 
   1775  1.28.2.36     skrll 	if ((trb_3 & XHCI_TRB_3_ED_BIT) != 0) {
   1776  1.28.2.36     skrll 		if ((trb_0 & 0x3) == 0x0) {
   1777  1.28.2.52     skrll 			callout_stop(&xfer->ux_callout);
   1778        1.1  jakllsch 			usb_transfer_complete(xfer);
   1779        1.1  jakllsch 		}
   1780  1.28.2.36     skrll 	} else {
   1781  1.28.2.52     skrll 		callout_stop(&xfer->ux_callout);
   1782  1.28.2.36     skrll 		usb_transfer_complete(xfer);
   1783  1.28.2.36     skrll 	}
   1784  1.28.2.36     skrll }
   1785  1.28.2.36     skrll 
   1786  1.28.2.36     skrll /* Process Command complete events */
   1787  1.28.2.36     skrll static void
   1788  1.28.2.71     skrll xhci_event_cmd(struct xhci_softc * const sc, const struct xhci_trb * const trb)
   1789  1.28.2.36     skrll {
   1790  1.28.2.36     skrll 	uint64_t trb_0;
   1791  1.28.2.36     skrll 	uint32_t trb_2, trb_3;
   1792  1.28.2.36     skrll 
   1793  1.28.2.36     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1794  1.28.2.36     skrll 
   1795  1.28.2.70     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1796  1.28.2.70     skrll 
   1797  1.28.2.36     skrll 	trb_0 = le64toh(trb->trb_0);
   1798  1.28.2.36     skrll 	trb_2 = le32toh(trb->trb_2);
   1799  1.28.2.36     skrll 	trb_3 = le32toh(trb->trb_3);
   1800        1.1  jakllsch 
   1801  1.28.2.36     skrll 	if (trb_0 == sc->sc_command_addr) {
   1802  1.28.2.70     skrll 		sc->sc_resultpending = false;
   1803  1.28.2.70     skrll 
   1804  1.28.2.36     skrll 		sc->sc_result_trb.trb_0 = trb_0;
   1805  1.28.2.36     skrll 		sc->sc_result_trb.trb_2 = trb_2;
   1806  1.28.2.36     skrll 		sc->sc_result_trb.trb_3 = trb_3;
   1807  1.28.2.36     skrll 		if (XHCI_TRB_2_ERROR_GET(trb_2) !=
   1808  1.28.2.36     skrll 		    XHCI_TRB_ERROR_SUCCESS) {
   1809  1.28.2.36     skrll 			DPRINTFN(1, "command completion "
   1810  1.28.2.36     skrll 			    "failure: 0x%016"PRIx64" 0x%08"PRIx32" "
   1811  1.28.2.36     skrll 			    "0x%08"PRIx32, trb_0, trb_2, trb_3, 0);
   1812  1.28.2.36     skrll 		}
   1813  1.28.2.36     skrll 		cv_signal(&sc->sc_command_cv);
   1814  1.28.2.36     skrll 	} else {
   1815  1.28.2.36     skrll 		DPRINTFN(1, "spurious event: %p 0x%016"PRIx64" "
   1816  1.28.2.36     skrll 		    "0x%08"PRIx32" 0x%08"PRIx32, trb, trb_0,
   1817  1.28.2.36     skrll 		    trb_2, trb_3);
   1818  1.28.2.36     skrll 	}
   1819  1.28.2.36     skrll }
   1820  1.28.2.36     skrll 
   1821  1.28.2.36     skrll /*
   1822  1.28.2.36     skrll  * Process events.
   1823  1.28.2.36     skrll  * called from xhci_softintr
   1824  1.28.2.36     skrll  */
   1825  1.28.2.36     skrll static void
   1826  1.28.2.36     skrll xhci_handle_event(struct xhci_softc * const sc,
   1827  1.28.2.36     skrll     const struct xhci_trb * const trb)
   1828  1.28.2.36     skrll {
   1829  1.28.2.36     skrll 	uint64_t trb_0;
   1830  1.28.2.36     skrll 	uint32_t trb_2, trb_3;
   1831  1.28.2.36     skrll 
   1832  1.28.2.36     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1833  1.28.2.36     skrll 
   1834  1.28.2.36     skrll 	trb_0 = le64toh(trb->trb_0);
   1835  1.28.2.36     skrll 	trb_2 = le32toh(trb->trb_2);
   1836  1.28.2.36     skrll 	trb_3 = le32toh(trb->trb_3);
   1837  1.28.2.36     skrll 
   1838  1.28.2.36     skrll 	DPRINTFN(14, "event: %p 0x%016"PRIx64" 0x%08"PRIx32" 0x%08"PRIx32,
   1839  1.28.2.36     skrll 	    trb, trb_0, trb_2, trb_3);
   1840  1.28.2.36     skrll 
   1841  1.28.2.36     skrll 	/*
   1842  1.28.2.36     skrll 	 * 4.11.3.1, 6.4.2.1
   1843  1.28.2.36     skrll 	 * TRB Pointer is invalid for these completion codes.
   1844  1.28.2.36     skrll 	 */
   1845  1.28.2.36     skrll 	switch (XHCI_TRB_2_ERROR_GET(trb_2)) {
   1846  1.28.2.36     skrll 	case XHCI_TRB_ERROR_RING_UNDERRUN:
   1847  1.28.2.36     skrll 	case XHCI_TRB_ERROR_RING_OVERRUN:
   1848  1.28.2.36     skrll 	case XHCI_TRB_ERROR_VF_RING_FULL:
   1849  1.28.2.36     skrll 		return;
   1850  1.28.2.36     skrll 	default:
   1851  1.28.2.36     skrll 		if (trb_0 == 0) {
   1852  1.28.2.36     skrll 			return;
   1853        1.1  jakllsch 		}
   1854        1.1  jakllsch 		break;
   1855  1.28.2.36     skrll 	}
   1856  1.28.2.36     skrll 
   1857  1.28.2.36     skrll 	switch (XHCI_TRB_3_TYPE_GET(trb_3)) {
   1858  1.28.2.36     skrll 	case XHCI_TRB_EVENT_TRANSFER:
   1859  1.28.2.36     skrll 		xhci_event_transfer(sc, trb);
   1860  1.28.2.36     skrll 		break;
   1861        1.1  jakllsch 	case XHCI_TRB_EVENT_CMD_COMPLETE:
   1862  1.28.2.36     skrll 		xhci_event_cmd(sc, trb);
   1863        1.1  jakllsch 		break;
   1864        1.1  jakllsch 	case XHCI_TRB_EVENT_PORT_STS_CHANGE:
   1865        1.1  jakllsch 		xhci_rhpsc(sc, (uint32_t)((trb_0 >> 24) & 0xff));
   1866        1.1  jakllsch 		break;
   1867        1.1  jakllsch 	default:
   1868        1.1  jakllsch 		break;
   1869        1.1  jakllsch 	}
   1870        1.1  jakllsch }
   1871        1.1  jakllsch 
   1872        1.1  jakllsch static void
   1873        1.1  jakllsch xhci_softintr(void *v)
   1874        1.1  jakllsch {
   1875  1.28.2.18     skrll 	struct usbd_bus * const bus = v;
   1876  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   1877        1.1  jakllsch 	struct xhci_ring * const er = &sc->sc_er;
   1878        1.1  jakllsch 	struct xhci_trb *trb;
   1879        1.1  jakllsch 	int i, j, k;
   1880        1.1  jakllsch 
   1881       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1882        1.1  jakllsch 
   1883  1.28.2.58     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
   1884  1.28.2.58     skrll 
   1885        1.1  jakllsch 	i = er->xr_ep;
   1886        1.1  jakllsch 	j = er->xr_cs;
   1887        1.1  jakllsch 
   1888  1.28.2.71     skrll 	DPRINTFN(16, "er: xr_ep %d xr_cs %d", i, j, 0, 0);
   1889       1.27     skrll 
   1890        1.1  jakllsch 	while (1) {
   1891        1.1  jakllsch 		usb_syncmem(&er->xr_dma, XHCI_TRB_SIZE * i, XHCI_TRB_SIZE,
   1892        1.1  jakllsch 		    BUS_DMASYNC_POSTREAD);
   1893        1.1  jakllsch 		trb = &er->xr_trb[i];
   1894        1.1  jakllsch 		k = (le32toh(trb->trb_3) & XHCI_TRB_3_CYCLE_BIT) ? 1 : 0;
   1895        1.1  jakllsch 
   1896        1.1  jakllsch 		if (j != k)
   1897        1.1  jakllsch 			break;
   1898        1.1  jakllsch 
   1899        1.1  jakllsch 		xhci_handle_event(sc, trb);
   1900        1.1  jakllsch 
   1901        1.1  jakllsch 		i++;
   1902  1.28.2.71     skrll 		if (i == er->xr_ntrb) {
   1903        1.1  jakllsch 			i = 0;
   1904        1.1  jakllsch 			j ^= 1;
   1905        1.1  jakllsch 		}
   1906        1.1  jakllsch 	}
   1907        1.1  jakllsch 
   1908        1.1  jakllsch 	er->xr_ep = i;
   1909        1.1  jakllsch 	er->xr_cs = j;
   1910        1.1  jakllsch 
   1911        1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERDP(0), xhci_ring_trbp(er, er->xr_ep) |
   1912        1.1  jakllsch 	    XHCI_ERDP_LO_BUSY);
   1913        1.1  jakllsch 
   1914       1.27     skrll 	DPRINTFN(16, "ends", 0, 0, 0, 0);
   1915        1.1  jakllsch 
   1916        1.1  jakllsch 	return;
   1917        1.1  jakllsch }
   1918        1.1  jakllsch 
   1919        1.1  jakllsch static void
   1920        1.1  jakllsch xhci_poll(struct usbd_bus *bus)
   1921        1.1  jakllsch {
   1922  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   1923        1.1  jakllsch 
   1924       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1925        1.1  jakllsch 
   1926       1.25     skrll 	mutex_spin_enter(&sc->sc_intr_lock);
   1927        1.1  jakllsch 	xhci_intr1(sc);
   1928       1.25     skrll 	mutex_spin_exit(&sc->sc_intr_lock);
   1929        1.1  jakllsch 
   1930        1.1  jakllsch 	return;
   1931        1.1  jakllsch }
   1932        1.1  jakllsch 
   1933  1.28.2.14     skrll static struct usbd_xfer *
   1934  1.28.2.41     skrll xhci_allocx(struct usbd_bus *bus, unsigned int nframes)
   1935        1.1  jakllsch {
   1936  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   1937  1.28.2.14     skrll 	struct usbd_xfer *xfer;
   1938        1.1  jakllsch 
   1939       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1940        1.1  jakllsch 
   1941        1.1  jakllsch 	xfer = pool_cache_get(sc->sc_xferpool, PR_NOWAIT);
   1942        1.1  jakllsch 	if (xfer != NULL) {
   1943        1.6     skrll 		memset(xfer, 0, sizeof(struct xhci_xfer));
   1944        1.1  jakllsch #ifdef DIAGNOSTIC
   1945   1.28.2.5     skrll 		xfer->ux_state = XFER_BUSY;
   1946        1.1  jakllsch #endif
   1947        1.1  jakllsch 	}
   1948        1.1  jakllsch 
   1949        1.1  jakllsch 	return xfer;
   1950        1.1  jakllsch }
   1951        1.1  jakllsch 
   1952        1.1  jakllsch static void
   1953  1.28.2.14     skrll xhci_freex(struct usbd_bus *bus, struct usbd_xfer *xfer)
   1954        1.1  jakllsch {
   1955  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   1956        1.1  jakllsch 
   1957       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1958        1.1  jakllsch 
   1959        1.1  jakllsch #ifdef DIAGNOSTIC
   1960   1.28.2.5     skrll 	if (xfer->ux_state != XFER_BUSY) {
   1961       1.27     skrll 		DPRINTFN(0, "xfer=%p not busy, 0x%08x",
   1962   1.28.2.5     skrll 		    xfer, xfer->ux_state, 0, 0);
   1963        1.1  jakllsch 	}
   1964   1.28.2.5     skrll 	xfer->ux_state = XFER_FREE;
   1965        1.1  jakllsch #endif
   1966        1.1  jakllsch 	pool_cache_put(sc->sc_xferpool, xfer);
   1967        1.1  jakllsch }
   1968        1.1  jakllsch 
   1969        1.1  jakllsch static void
   1970        1.1  jakllsch xhci_get_lock(struct usbd_bus *bus, kmutex_t **lock)
   1971        1.1  jakllsch {
   1972  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   1973        1.1  jakllsch 
   1974        1.1  jakllsch 	*lock = &sc->sc_lock;
   1975        1.1  jakllsch }
   1976        1.1  jakllsch 
   1977   1.28.2.1     skrll extern uint32_t usb_cookie_no;
   1978        1.1  jakllsch 
   1979  1.28.2.20     skrll /*
   1980  1.28.2.69     skrll  * xHCI 4.3
   1981  1.28.2.69     skrll  * Called when uhub_explore finds a new device (via usbd_new_device).
   1982  1.28.2.69     skrll  * Port initialization and speed detection (4.3.1) are already done in uhub.c.
   1983  1.28.2.69     skrll  * This function does:
   1984  1.28.2.69     skrll  *   Allocate and construct dev structure of default endpoint (ep0).
   1985  1.28.2.69     skrll  *   Allocate and open pipe of ep0.
   1986  1.28.2.69     skrll  *   Enable slot and initialize slot context.
   1987  1.28.2.69     skrll  *   Set Address.
   1988  1.28.2.69     skrll  *   Read initial device descriptor.
   1989  1.28.2.20     skrll  *   Determine initial MaxPacketSize (mps) by speed.
   1990  1.28.2.69     skrll  *   Read full device descriptor.
   1991  1.28.2.69     skrll  *   Register this device.
   1992  1.28.2.71     skrll  * Finally state of device transitions ADDRESSED.
   1993  1.28.2.20     skrll  */
   1994        1.1  jakllsch static usbd_status
   1995  1.28.2.14     skrll xhci_new_device(device_t parent, struct usbd_bus *bus, int depth,
   1996        1.1  jakllsch     int speed, int port, struct usbd_port *up)
   1997        1.1  jakllsch {
   1998  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   1999  1.28.2.14     skrll 	struct usbd_device *dev;
   2000        1.1  jakllsch 	usbd_status err;
   2001        1.1  jakllsch 	usb_device_descriptor_t *dd;
   2002        1.1  jakllsch 	struct xhci_slot *xs;
   2003        1.1  jakllsch 	uint32_t *cp;
   2004        1.1  jakllsch 
   2005       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2006  1.28.2.71     skrll 	DPRINTFN(4, "port %u depth %u speed %u up %p", port, depth, speed, up);
   2007       1.27     skrll 
   2008   1.28.2.8     skrll 	dev = kmem_zalloc(sizeof(*dev), KM_SLEEP);
   2009        1.1  jakllsch 	if (dev == NULL)
   2010        1.1  jakllsch 		return USBD_NOMEM;
   2011        1.1  jakllsch 
   2012   1.28.2.5     skrll 	dev->ud_bus = bus;
   2013  1.28.2.71     skrll 	dev->ud_quirks = &usbd_no_quirk;
   2014  1.28.2.71     skrll 	dev->ud_addr = 0;
   2015  1.28.2.71     skrll 	dev->ud_ddesc.bMaxPacketSize = 0;
   2016  1.28.2.71     skrll 	dev->ud_depth = depth;
   2017  1.28.2.71     skrll 	dev->ud_powersrc = up;
   2018  1.28.2.71     skrll 	dev->ud_myhub = up->up_parent;
   2019  1.28.2.71     skrll 	dev->ud_speed = speed;
   2020  1.28.2.71     skrll 	dev->ud_langid = USBD_NOLANG;
   2021  1.28.2.71     skrll 	dev->ud_cookie.cookie = ++usb_cookie_no;
   2022  1.28.2.71     skrll 
   2023  1.28.2.71     skrll 	/* Set up default endpoint handle. */
   2024  1.28.2.71     skrll 	dev->ud_ep0.ue_edesc = &dev->ud_ep0desc;
   2025  1.28.2.71     skrll 	/* doesn't matter, just don't let it uninitialized */
   2026  1.28.2.71     skrll 	dev->ud_ep0.ue_toggle = 0;
   2027  1.28.2.71     skrll 
   2028  1.28.2.71     skrll 	/* Set up default endpoint descriptor. */
   2029  1.28.2.71     skrll 	dev->ud_ep0desc.bLength = USB_ENDPOINT_DESCRIPTOR_SIZE;
   2030   1.28.2.5     skrll 	dev->ud_ep0desc.bDescriptorType = UDESC_ENDPOINT;
   2031   1.28.2.5     skrll 	dev->ud_ep0desc.bEndpointAddress = USB_CONTROL_ENDPOINT;
   2032   1.28.2.5     skrll 	dev->ud_ep0desc.bmAttributes = UE_CONTROL;
   2033  1.28.2.71     skrll 	dev->ud_ep0desc.bInterval = 0;
   2034  1.28.2.71     skrll 
   2035  1.28.2.19     skrll 	/* 4.3,  4.8.2.1 */
   2036  1.28.2.27     skrll 	switch (speed) {
   2037  1.28.2.66     skrll 	case USB_SPEED_SUPER:
   2038  1.28.2.66     skrll 	case USB_SPEED_SUPER_PLUS:
   2039  1.28.2.66     skrll 		USETW(dev->ud_ep0desc.wMaxPacketSize, USB_3_MAX_CTRL_PACKET);
   2040  1.28.2.66     skrll 		break;
   2041  1.28.2.19     skrll 	case USB_SPEED_FULL:
   2042  1.28.2.19     skrll 		/* XXX using 64 as initial mps of ep0 in FS */
   2043  1.28.2.19     skrll 	case USB_SPEED_HIGH:
   2044  1.28.2.19     skrll 		USETW(dev->ud_ep0desc.wMaxPacketSize, USB_2_MAX_CTRL_PACKET);
   2045  1.28.2.19     skrll 		break;
   2046  1.28.2.19     skrll 	case USB_SPEED_LOW:
   2047  1.28.2.19     skrll 	default:
   2048   1.28.2.5     skrll 		USETW(dev->ud_ep0desc.wMaxPacketSize, USB_MAX_IPACKET);
   2049  1.28.2.19     skrll 		break;
   2050  1.28.2.19     skrll 	}
   2051        1.1  jakllsch 
   2052   1.28.2.5     skrll 	up->up_dev = dev;
   2053        1.1  jakllsch 
   2054        1.1  jakllsch 	/* Establish the default pipe. */
   2055   1.28.2.5     skrll 	err = usbd_setup_pipe(dev, 0, &dev->ud_ep0, USBD_DEFAULT_INTERVAL,
   2056   1.28.2.5     skrll 	    &dev->ud_pipe0);
   2057        1.1  jakllsch 	if (err) {
   2058  1.28.2.19     skrll 		goto bad;
   2059        1.1  jakllsch 	}
   2060        1.1  jakllsch 
   2061   1.28.2.5     skrll 	dd = &dev->ud_ddesc;
   2062        1.1  jakllsch 
   2063        1.1  jakllsch 	if ((depth == 0) && (port == 0)) {
   2064   1.28.2.5     skrll 		KASSERT(bus->ub_devices[dev->ud_addr] == NULL);
   2065   1.28.2.5     skrll 		bus->ub_devices[dev->ud_addr] = dev;
   2066        1.1  jakllsch 		err = usbd_get_initial_ddesc(dev, dd);
   2067  1.28.2.76     skrll 		if (err) {
   2068  1.28.2.76     skrll 			DPRINTFN(1, "get_initial_ddesc %u", err, 0, 0, 0);
   2069  1.28.2.19     skrll 			goto bad;
   2070  1.28.2.76     skrll 		}
   2071  1.28.2.76     skrll 
   2072        1.1  jakllsch 		err = usbd_reload_device_desc(dev);
   2073  1.28.2.76     skrll 		if (err) {
   2074  1.28.2.76     skrll 			DPRINTFN(1, "reload desc %u", err, 0, 0, 0);
   2075  1.28.2.19     skrll 			goto bad;
   2076  1.28.2.76     skrll 		}
   2077        1.1  jakllsch 	} else {
   2078  1.28.2.71     skrll 		uint8_t slot = 0;
   2079  1.28.2.71     skrll 
   2080  1.28.2.71     skrll 		/* 4.3.2 */
   2081        1.1  jakllsch 		err = xhci_enable_slot(sc, &slot);
   2082        1.1  jakllsch 		if (err)
   2083  1.28.2.19     skrll 			goto bad;
   2084  1.28.2.71     skrll 
   2085        1.1  jakllsch 		xs = &sc->sc_slots[slot];
   2086   1.28.2.5     skrll 		dev->ud_hcpriv = xs;
   2087  1.28.2.71     skrll 
   2088  1.28.2.71     skrll 		/* 4.3.3 initialize slot structure */
   2089  1.28.2.71     skrll 		err = xhci_init_slot(dev, slot);
   2090  1.28.2.19     skrll 		if (err) {
   2091  1.28.2.19     skrll 			dev->ud_hcpriv = NULL;
   2092  1.28.2.23     skrll 			/*
   2093  1.28.2.23     skrll 			 * We have to disable_slot here because
   2094  1.28.2.23     skrll 			 * xs->xs_idx == 0 when xhci_init_slot fails,
   2095  1.28.2.23     skrll 			 * in that case usbd_remove_dev won't work.
   2096  1.28.2.23     skrll 			 */
   2097  1.28.2.23     skrll 			mutex_enter(&sc->sc_lock);
   2098  1.28.2.23     skrll 			xhci_disable_slot(sc, slot);
   2099  1.28.2.23     skrll 			mutex_exit(&sc->sc_lock);
   2100  1.28.2.19     skrll 			goto bad;
   2101  1.28.2.19     skrll 		}
   2102  1.28.2.19     skrll 
   2103  1.28.2.71     skrll 		/* 4.3.4 Address Assignment */
   2104  1.28.2.71     skrll 		err = xhci_set_address(dev, slot, false);
   2105  1.28.2.76     skrll 		if (err) {
   2106  1.28.2.76     skrll 			DPRINTFN(1, "set address w/o bsr %u", err, 0, 0, 0);
   2107  1.28.2.71     skrll 			goto bad;
   2108  1.28.2.76     skrll 		}
   2109  1.28.2.71     skrll 
   2110  1.28.2.19     skrll 		/* Allow device time to set new address */
   2111  1.28.2.19     skrll 		usbd_delay_ms(dev, USB_SET_ADDRESS_SETTLE);
   2112  1.28.2.71     skrll 
   2113        1.1  jakllsch 		cp = xhci_slot_get_dcv(sc, xs, XHCI_DCI_SLOT);
   2114        1.1  jakllsch 		//hexdump("slot context", cp, sc->sc_ctxsz);
   2115  1.28.2.71     skrll 		uint8_t addr = XHCI_SCTX_3_DEV_ADDR_GET(cp[3]);
   2116       1.27     skrll 		DPRINTFN(4, "device address %u", addr, 0, 0, 0);
   2117        1.1  jakllsch 		/* XXX ensure we know when the hardware does something
   2118        1.1  jakllsch 		   we can't yet cope with */
   2119  1.28.2.76     skrll 		KASSERTMSG(addr >= 1 && addr <= 127, "addr %d", addr);
   2120   1.28.2.5     skrll 		dev->ud_addr = addr;
   2121   1.28.2.5     skrll 		/* XXX dev->ud_addr not necessarily unique on bus */
   2122   1.28.2.5     skrll 		KASSERT(bus->ub_devices[dev->ud_addr] == NULL);
   2123   1.28.2.5     skrll 		bus->ub_devices[dev->ud_addr] = dev;
   2124        1.1  jakllsch 
   2125        1.1  jakllsch 		err = usbd_get_initial_ddesc(dev, dd);
   2126  1.28.2.76     skrll 		if (err) {
   2127  1.28.2.76     skrll 			DPRINTFN(1, "get_initial_ddesc %u", err, 0, 0, 0);
   2128  1.28.2.19     skrll 			goto bad;
   2129  1.28.2.76     skrll 		}
   2130  1.28.2.71     skrll 
   2131       1.24     skrll 		/* 4.8.2.1 */
   2132  1.28.2.27     skrll 		if (USB_IS_SS(speed)) {
   2133  1.28.2.19     skrll 			if (dd->bMaxPacketSize != 9) {
   2134  1.28.2.19     skrll 				printf("%s: invalid mps 2^%u for SS ep0,"
   2135  1.28.2.19     skrll 				    " using 512\n",
   2136  1.28.2.19     skrll 				    device_xname(sc->sc_dev),
   2137  1.28.2.19     skrll 				    dd->bMaxPacketSize);
   2138  1.28.2.19     skrll 				dd->bMaxPacketSize = 9;
   2139  1.28.2.19     skrll 			}
   2140   1.28.2.5     skrll 			USETW(dev->ud_ep0desc.wMaxPacketSize,
   2141       1.24     skrll 			    (1 << dd->bMaxPacketSize));
   2142  1.28.2.19     skrll 		} else
   2143  1.28.2.57     skrll 			USETW(dev->ud_ep0desc.wMaxPacketSize,
   2144       1.24     skrll 			    dd->bMaxPacketSize);
   2145       1.27     skrll 		DPRINTFN(4, "bMaxPacketSize %u", dd->bMaxPacketSize, 0, 0, 0);
   2146  1.28.2.76     skrll 		err = xhci_update_ep0_mps(sc, xs,
   2147   1.28.2.5     skrll 		    UGETW(dev->ud_ep0desc.wMaxPacketSize));
   2148  1.28.2.76     skrll 		if (err) {
   2149  1.28.2.76     skrll 			DPRINTFN(1, "update mps of ep0 %u", err, 0, 0, 0);
   2150  1.28.2.76     skrll 			goto bad;
   2151  1.28.2.76     skrll 		}
   2152  1.28.2.71     skrll 
   2153        1.1  jakllsch 		err = usbd_reload_device_desc(dev);
   2154  1.28.2.76     skrll 		if (err) {
   2155  1.28.2.76     skrll 			DPRINTFN(1, "reload desc %u", err, 0, 0, 0);
   2156  1.28.2.19     skrll 			goto bad;
   2157  1.28.2.76     skrll 		}
   2158        1.1  jakllsch 	}
   2159        1.1  jakllsch 
   2160       1.27     skrll 	DPRINTFN(1, "adding unit addr=%d, rev=%02x,",
   2161   1.28.2.5     skrll 		dev->ud_addr, UGETW(dd->bcdUSB), 0, 0);
   2162       1.27     skrll 	DPRINTFN(1, " class=%d, subclass=%d, protocol=%d,",
   2163       1.27     skrll 		dd->bDeviceClass, dd->bDeviceSubClass,
   2164       1.27     skrll 		dd->bDeviceProtocol, 0);
   2165       1.27     skrll 	DPRINTFN(1, " mps=%d, len=%d, noconf=%d, speed=%d",
   2166       1.27     skrll 		dd->bMaxPacketSize, dd->bLength, dd->bNumConfigurations,
   2167   1.28.2.5     skrll 		dev->ud_speed);
   2168        1.1  jakllsch 
   2169  1.28.2.49     skrll 	usbd_get_device_strings(dev);
   2170  1.28.2.49     skrll 
   2171        1.1  jakllsch 	usbd_add_dev_event(USB_EVENT_DEVICE_ATTACH, dev);
   2172        1.1  jakllsch 
   2173        1.1  jakllsch 	if ((depth == 0) && (port == 0)) {
   2174        1.1  jakllsch 		usbd_attach_roothub(parent, dev);
   2175   1.28.2.5     skrll 		DPRINTFN(1, "root_hub %p", bus->ub_roothub, 0, 0, 0);
   2176        1.1  jakllsch 		return USBD_NORMAL_COMPLETION;
   2177        1.1  jakllsch 	}
   2178        1.1  jakllsch 
   2179        1.1  jakllsch 
   2180   1.28.2.5     skrll 	err = usbd_probe_and_attach(parent, dev, port, dev->ud_addr);
   2181  1.28.2.19     skrll  bad:
   2182  1.28.2.19     skrll 	if (err != USBD_NORMAL_COMPLETION) {
   2183        1.1  jakllsch 		usbd_remove_device(dev, up);
   2184        1.1  jakllsch 	}
   2185        1.1  jakllsch 
   2186  1.28.2.19     skrll 	return err;
   2187        1.1  jakllsch }
   2188        1.1  jakllsch 
   2189        1.1  jakllsch static usbd_status
   2190        1.1  jakllsch xhci_ring_init(struct xhci_softc * const sc, struct xhci_ring * const xr,
   2191        1.1  jakllsch     size_t ntrb, size_t align)
   2192        1.1  jakllsch {
   2193        1.1  jakllsch 	usbd_status err;
   2194        1.1  jakllsch 	size_t size = ntrb * XHCI_TRB_SIZE;
   2195        1.1  jakllsch 
   2196       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2197       1.27     skrll 
   2198        1.1  jakllsch 	err = usb_allocmem(&sc->sc_bus, size, align, &xr->xr_dma);
   2199        1.1  jakllsch 	if (err)
   2200        1.1  jakllsch 		return err;
   2201        1.1  jakllsch 	mutex_init(&xr->xr_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
   2202        1.1  jakllsch 	xr->xr_cookies = kmem_zalloc(sizeof(*xr->xr_cookies) * ntrb, KM_SLEEP);
   2203        1.1  jakllsch 	xr->xr_trb = xhci_ring_trbv(xr, 0);
   2204        1.1  jakllsch 	xr->xr_ntrb = ntrb;
   2205        1.1  jakllsch 	xr->is_halted = false;
   2206  1.28.2.71     skrll 	xhci_host_dequeue(xr);
   2207        1.1  jakllsch 
   2208        1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   2209        1.1  jakllsch }
   2210        1.1  jakllsch 
   2211        1.1  jakllsch static void
   2212        1.1  jakllsch xhci_ring_free(struct xhci_softc * const sc, struct xhci_ring * const xr)
   2213        1.1  jakllsch {
   2214        1.1  jakllsch 	usb_freemem(&sc->sc_bus, &xr->xr_dma);
   2215        1.1  jakllsch 	mutex_destroy(&xr->xr_lock);
   2216        1.1  jakllsch 	kmem_free(xr->xr_cookies, sizeof(*xr->xr_cookies) * xr->xr_ntrb);
   2217        1.1  jakllsch }
   2218        1.1  jakllsch 
   2219        1.1  jakllsch static void
   2220        1.1  jakllsch xhci_ring_put(struct xhci_softc * const sc, struct xhci_ring * const xr,
   2221        1.1  jakllsch     void *cookie, struct xhci_trb * const trbs, size_t ntrbs)
   2222        1.1  jakllsch {
   2223        1.1  jakllsch 	size_t i;
   2224        1.1  jakllsch 	u_int ri;
   2225        1.1  jakllsch 	u_int cs;
   2226        1.1  jakllsch 	uint64_t parameter;
   2227        1.1  jakllsch 	uint32_t status;
   2228        1.1  jakllsch 	uint32_t control;
   2229        1.1  jakllsch 
   2230       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2231       1.27     skrll 
   2232  1.28.2.76     skrll 	KASSERTMSG(ntrbs <= XHCI_XFER_NTRB, "ntrbs %zu", ntrbs);
   2233        1.1  jakllsch 	for (i = 0; i < ntrbs; i++) {
   2234       1.27     skrll 		DPRINTFN(12, "xr %p trbs %p num %zu", xr, trbs, i, 0);
   2235       1.27     skrll 		DPRINTFN(12, " %016"PRIx64" %08"PRIx32" %08"PRIx32,
   2236       1.27     skrll 		    trbs[i].trb_0, trbs[i].trb_2, trbs[i].trb_3, 0);
   2237  1.28.2.76     skrll 		KASSERTMSG(XHCI_TRB_3_TYPE_GET(trbs[i].trb_3) !=
   2238  1.28.2.76     skrll 		    XHCI_TRB_TYPE_LINK, "trb3 type %d", trbs[i].trb_3);
   2239        1.1  jakllsch 	}
   2240        1.1  jakllsch 
   2241       1.27     skrll 	DPRINTFN(12, "%p xr_ep 0x%x xr_cs %u", xr, xr->xr_ep, xr->xr_cs, 0);
   2242        1.1  jakllsch 
   2243        1.1  jakllsch 	ri = xr->xr_ep;
   2244        1.1  jakllsch 	cs = xr->xr_cs;
   2245        1.1  jakllsch 
   2246       1.11       dsl 	/*
   2247       1.11       dsl 	 * Although the xhci hardware can do scatter/gather dma from
   2248       1.11       dsl 	 * arbitrary sized buffers, there is a non-obvious restriction
   2249       1.11       dsl 	 * that a LINK trb is only allowed at the end of a burst of
   2250       1.11       dsl 	 * transfers - which might be 16kB.
   2251       1.11       dsl 	 * Arbitrary aligned LINK trb definitely fail on Ivy bridge.
   2252       1.11       dsl 	 * The simple solution is not to allow a LINK trb in the middle
   2253       1.11       dsl 	 * of anything - as here.
   2254       1.13       dsl 	 * XXX: (dsl) There are xhci controllers out there (eg some made by
   2255       1.13       dsl 	 * ASMedia) that seem to lock up if they process a LINK trb but
   2256       1.13       dsl 	 * cannot process the linked-to trb yet.
   2257       1.13       dsl 	 * The code should write the 'cycle' bit on the link trb AFTER
   2258       1.13       dsl 	 * adding the other trb.
   2259       1.11       dsl 	 */
   2260        1.1  jakllsch 	if (ri + ntrbs >= (xr->xr_ntrb - 1)) {
   2261        1.1  jakllsch 		parameter = xhci_ring_trbp(xr, 0);
   2262        1.1  jakllsch 		status = 0;
   2263        1.1  jakllsch 		control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_LINK) |
   2264        1.1  jakllsch 		    XHCI_TRB_3_TC_BIT | (cs ? XHCI_TRB_3_CYCLE_BIT : 0);
   2265  1.28.2.34     skrll 		xhci_trb_put(&xr->xr_trb[ri], parameter, status, control);
   2266        1.1  jakllsch 		usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * ri, XHCI_TRB_SIZE * 1,
   2267        1.1  jakllsch 		    BUS_DMASYNC_PREWRITE);
   2268        1.1  jakllsch 		xr->xr_cookies[ri] = NULL;
   2269        1.1  jakllsch 		xr->xr_ep = 0;
   2270        1.1  jakllsch 		xr->xr_cs ^= 1;
   2271        1.1  jakllsch 		ri = xr->xr_ep;
   2272        1.1  jakllsch 		cs = xr->xr_cs;
   2273        1.1  jakllsch 	}
   2274        1.1  jakllsch 
   2275        1.1  jakllsch 	ri++;
   2276        1.1  jakllsch 
   2277       1.11       dsl 	/* Write any subsequent TRB first */
   2278        1.1  jakllsch 	for (i = 1; i < ntrbs; i++) {
   2279        1.1  jakllsch 		parameter = trbs[i].trb_0;
   2280        1.1  jakllsch 		status = trbs[i].trb_2;
   2281        1.1  jakllsch 		control = trbs[i].trb_3;
   2282        1.1  jakllsch 
   2283        1.1  jakllsch 		if (cs) {
   2284        1.1  jakllsch 			control |= XHCI_TRB_3_CYCLE_BIT;
   2285        1.1  jakllsch 		} else {
   2286        1.1  jakllsch 			control &= ~XHCI_TRB_3_CYCLE_BIT;
   2287        1.1  jakllsch 		}
   2288        1.1  jakllsch 
   2289  1.28.2.34     skrll 		xhci_trb_put(&xr->xr_trb[ri], parameter, status, control);
   2290        1.1  jakllsch 		usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * ri, XHCI_TRB_SIZE * 1,
   2291        1.1  jakllsch 		    BUS_DMASYNC_PREWRITE);
   2292        1.1  jakllsch 		xr->xr_cookies[ri] = cookie;
   2293        1.1  jakllsch 		ri++;
   2294        1.1  jakllsch 	}
   2295        1.1  jakllsch 
   2296       1.11       dsl 	/* Write the first TRB last */
   2297        1.1  jakllsch 	i = 0;
   2298  1.28.2.16     skrll 	parameter = trbs[i].trb_0;
   2299  1.28.2.16     skrll 	status = trbs[i].trb_2;
   2300  1.28.2.16     skrll 	control = trbs[i].trb_3;
   2301        1.1  jakllsch 
   2302  1.28.2.16     skrll 	if (xr->xr_cs) {
   2303  1.28.2.16     skrll 		control |= XHCI_TRB_3_CYCLE_BIT;
   2304  1.28.2.16     skrll 	} else {
   2305  1.28.2.16     skrll 		control &= ~XHCI_TRB_3_CYCLE_BIT;
   2306        1.1  jakllsch 	}
   2307        1.1  jakllsch 
   2308  1.28.2.34     skrll 	xhci_trb_put(&xr->xr_trb[xr->xr_ep], parameter, status, control);
   2309  1.28.2.71     skrll 	usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * xr->xr_ep, XHCI_TRB_SIZE * 1,
   2310  1.28.2.16     skrll 	    BUS_DMASYNC_PREWRITE);
   2311  1.28.2.16     skrll 	xr->xr_cookies[xr->xr_ep] = cookie;
   2312  1.28.2.16     skrll 
   2313        1.1  jakllsch 	xr->xr_ep = ri;
   2314        1.1  jakllsch 	xr->xr_cs = cs;
   2315        1.1  jakllsch 
   2316       1.27     skrll 	DPRINTFN(12, "%p xr_ep 0x%x xr_cs %u", xr, xr->xr_ep, xr->xr_cs, 0);
   2317        1.1  jakllsch }
   2318        1.1  jakllsch 
   2319  1.28.2.20     skrll /*
   2320  1.28.2.69     skrll  * Stop execution commands, purge all commands on command ring, and
   2321  1.28.2.71     skrll  * rewind dequeue pointer.
   2322  1.28.2.69     skrll  */
   2323  1.28.2.69     skrll static void
   2324  1.28.2.69     skrll xhci_abort_command(struct xhci_softc *sc)
   2325  1.28.2.69     skrll {
   2326  1.28.2.69     skrll 	struct xhci_ring * const cr = &sc->sc_cr;
   2327  1.28.2.69     skrll 	uint64_t crcr;
   2328  1.28.2.69     skrll 	int i;
   2329  1.28.2.69     skrll 
   2330  1.28.2.69     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2331  1.28.2.69     skrll 	DPRINTFN(14, "command %#"PRIx64" timeout, aborting",
   2332  1.28.2.69     skrll 	    sc->sc_command_addr, 0, 0, 0);
   2333  1.28.2.69     skrll 
   2334  1.28.2.69     skrll 	mutex_enter(&cr->xr_lock);
   2335  1.28.2.69     skrll 
   2336  1.28.2.69     skrll 	/* 4.6.1.2 Aborting a Command */
   2337  1.28.2.69     skrll 	crcr = xhci_op_read_8(sc, XHCI_CRCR);
   2338  1.28.2.69     skrll 	xhci_op_write_8(sc, XHCI_CRCR, crcr | XHCI_CRCR_LO_CA);
   2339  1.28.2.69     skrll 
   2340  1.28.2.69     skrll 	for (i = 0; i < 500; i++) {
   2341  1.28.2.69     skrll 		crcr = xhci_op_read_8(sc, XHCI_CRCR);
   2342  1.28.2.69     skrll 		if ((crcr & XHCI_CRCR_LO_CRR) == 0)
   2343  1.28.2.69     skrll 			break;
   2344  1.28.2.69     skrll 		usb_delay_ms(&sc->sc_bus, 1);
   2345  1.28.2.69     skrll 	}
   2346  1.28.2.69     skrll 	if ((crcr & XHCI_CRCR_LO_CRR) != 0) {
   2347  1.28.2.69     skrll 		DPRINTFN(1, "Command Abort timeout", 0, 0, 0, 0);
   2348  1.28.2.69     skrll 		/* reset HC here? */
   2349  1.28.2.69     skrll 	}
   2350  1.28.2.69     skrll 
   2351  1.28.2.69     skrll 	/* reset command ring dequeue pointer */
   2352  1.28.2.69     skrll 	cr->xr_ep = 0;
   2353  1.28.2.69     skrll 	cr->xr_cs = 1;
   2354  1.28.2.69     skrll 	xhci_op_write_8(sc, XHCI_CRCR, xhci_ring_trbp(cr, 0) | cr->xr_cs);
   2355  1.28.2.69     skrll 
   2356  1.28.2.69     skrll 	mutex_exit(&cr->xr_lock);
   2357  1.28.2.69     skrll }
   2358  1.28.2.69     skrll 
   2359  1.28.2.69     skrll /*
   2360  1.28.2.20     skrll  * Put a command on command ring, ring bell, set timer, and cv_timedwait.
   2361  1.28.2.71     skrll  * Command completion is notified by cv_signal from xhci_event_cmd()
   2362  1.28.2.71     skrll  * (called from xhci_softint), or timed-out.
   2363  1.28.2.71     skrll  * The completion code is copied to sc->sc_result_trb in xhci_event_cmd(),
   2364  1.28.2.71     skrll  * then do_command examines it.
   2365  1.28.2.20     skrll  */
   2366        1.1  jakllsch static usbd_status
   2367  1.28.2.71     skrll xhci_do_command_locked(struct xhci_softc * const sc,
   2368  1.28.2.71     skrll     struct xhci_trb * const trb, int timeout)
   2369        1.1  jakllsch {
   2370        1.1  jakllsch 	struct xhci_ring * const cr = &sc->sc_cr;
   2371        1.1  jakllsch 	usbd_status err;
   2372        1.1  jakllsch 
   2373       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2374       1.27     skrll 	DPRINTFN(12, "input: 0x%016"PRIx64" 0x%08"PRIx32" 0x%08"PRIx32,
   2375       1.27     skrll 	    trb->trb_0, trb->trb_2, trb->trb_3, 0);
   2376        1.1  jakllsch 
   2377  1.28.2.19     skrll 	KASSERTMSG(!cpu_intr_p() && !cpu_softintr_p(), "called from intr ctx");
   2378  1.28.2.65     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   2379        1.1  jakllsch 
   2380  1.28.2.70     skrll 	while (sc->sc_command_addr != 0)
   2381  1.28.2.70     skrll 		cv_wait(&sc->sc_cmdbusy_cv, &sc->sc_lock);
   2382  1.28.2.70     skrll 
   2383        1.1  jakllsch 	sc->sc_command_addr = xhci_ring_trbp(cr, cr->xr_ep);
   2384  1.28.2.70     skrll 	sc->sc_resultpending = true;
   2385        1.1  jakllsch 
   2386        1.1  jakllsch 	mutex_enter(&cr->xr_lock);
   2387        1.1  jakllsch 	xhci_ring_put(sc, cr, NULL, trb, 1);
   2388        1.1  jakllsch 	mutex_exit(&cr->xr_lock);
   2389        1.1  jakllsch 
   2390        1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(0), 0);
   2391        1.1  jakllsch 
   2392  1.28.2.70     skrll 	while (sc->sc_resultpending) {
   2393  1.28.2.70     skrll 		if (cv_timedwait(&sc->sc_command_cv, &sc->sc_lock,
   2394  1.28.2.70     skrll 		    MAX(1, mstohz(timeout))) == EWOULDBLOCK) {
   2395  1.28.2.70     skrll 			xhci_abort_command(sc);
   2396  1.28.2.70     skrll 			err = USBD_TIMEOUT;
   2397  1.28.2.70     skrll 			goto timedout;
   2398  1.28.2.70     skrll 		}
   2399        1.1  jakllsch 	}
   2400        1.1  jakllsch 
   2401        1.1  jakllsch 	trb->trb_0 = sc->sc_result_trb.trb_0;
   2402        1.1  jakllsch 	trb->trb_2 = sc->sc_result_trb.trb_2;
   2403        1.1  jakllsch 	trb->trb_3 = sc->sc_result_trb.trb_3;
   2404        1.1  jakllsch 
   2405       1.27     skrll 	DPRINTFN(12, "output: 0x%016"PRIx64" 0x%08"PRIx32" 0x%08"PRIx32"",
   2406       1.27     skrll 	    trb->trb_0, trb->trb_2, trb->trb_3, 0);
   2407        1.1  jakllsch 
   2408        1.1  jakllsch 	switch (XHCI_TRB_2_ERROR_GET(trb->trb_2)) {
   2409        1.1  jakllsch 	case XHCI_TRB_ERROR_SUCCESS:
   2410        1.1  jakllsch 		err = USBD_NORMAL_COMPLETION;
   2411        1.1  jakllsch 		break;
   2412        1.1  jakllsch 	default:
   2413        1.1  jakllsch 	case 192 ... 223:
   2414        1.1  jakllsch 		err = USBD_IOERROR;
   2415        1.1  jakllsch 		break;
   2416        1.1  jakllsch 	case 224 ... 255:
   2417        1.1  jakllsch 		err = USBD_NORMAL_COMPLETION;
   2418        1.1  jakllsch 		break;
   2419        1.1  jakllsch 	}
   2420        1.1  jakllsch 
   2421        1.1  jakllsch timedout:
   2422  1.28.2.70     skrll 	sc->sc_resultpending = false;
   2423        1.1  jakllsch 	sc->sc_command_addr = 0;
   2424  1.28.2.70     skrll 	cv_broadcast(&sc->sc_cmdbusy_cv);
   2425  1.28.2.70     skrll 
   2426        1.1  jakllsch 	return err;
   2427        1.1  jakllsch }
   2428        1.1  jakllsch 
   2429        1.1  jakllsch static usbd_status
   2430  1.28.2.19     skrll xhci_do_command(struct xhci_softc * const sc, struct xhci_trb * const trb,
   2431  1.28.2.19     skrll     int timeout)
   2432  1.28.2.19     skrll {
   2433  1.28.2.19     skrll 
   2434  1.28.2.65     skrll 	mutex_enter(&sc->sc_lock);
   2435  1.28.2.69     skrll 	usbd_status ret = xhci_do_command_locked(sc, trb, timeout);
   2436  1.28.2.65     skrll 	mutex_exit(&sc->sc_lock);
   2437  1.28.2.65     skrll 
   2438  1.28.2.65     skrll 	return ret;
   2439  1.28.2.19     skrll }
   2440  1.28.2.19     skrll 
   2441  1.28.2.19     skrll static usbd_status
   2442        1.1  jakllsch xhci_enable_slot(struct xhci_softc * const sc, uint8_t * const slotp)
   2443        1.1  jakllsch {
   2444        1.1  jakllsch 	struct xhci_trb trb;
   2445        1.1  jakllsch 	usbd_status err;
   2446        1.1  jakllsch 
   2447       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2448       1.27     skrll 
   2449        1.1  jakllsch 	trb.trb_0 = 0;
   2450        1.1  jakllsch 	trb.trb_2 = 0;
   2451        1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ENABLE_SLOT);
   2452        1.1  jakllsch 
   2453        1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   2454        1.1  jakllsch 	if (err != USBD_NORMAL_COMPLETION) {
   2455        1.1  jakllsch 		return err;
   2456        1.1  jakllsch 	}
   2457        1.1  jakllsch 
   2458        1.1  jakllsch 	*slotp = XHCI_TRB_3_SLOT_GET(trb.trb_3);
   2459        1.1  jakllsch 
   2460        1.1  jakllsch 	return err;
   2461        1.1  jakllsch }
   2462        1.1  jakllsch 
   2463  1.28.2.20     skrll /*
   2464  1.28.2.69     skrll  * xHCI 4.6.4
   2465  1.28.2.69     skrll  * Deallocate ring and device/input context DMA buffers, and disable_slot.
   2466  1.28.2.69     skrll  * All endpoints in the slot should be stopped.
   2467  1.28.2.20     skrll  * Should be called with sc_lock held.
   2468  1.28.2.20     skrll  */
   2469        1.1  jakllsch static usbd_status
   2470  1.28.2.19     skrll xhci_disable_slot(struct xhci_softc * const sc, uint8_t slot)
   2471  1.28.2.19     skrll {
   2472  1.28.2.19     skrll 	struct xhci_trb trb;
   2473  1.28.2.19     skrll 	struct xhci_slot *xs;
   2474  1.28.2.63     skrll 	usbd_status err;
   2475  1.28.2.19     skrll 
   2476  1.28.2.19     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2477  1.28.2.19     skrll 
   2478  1.28.2.19     skrll 	if (sc->sc_dying)
   2479  1.28.2.19     skrll 		return USBD_IOERROR;
   2480  1.28.2.19     skrll 
   2481  1.28.2.19     skrll 	trb.trb_0 = 0;
   2482  1.28.2.19     skrll 	trb.trb_2 = 0;
   2483  1.28.2.19     skrll 	trb.trb_3 = htole32(
   2484  1.28.2.19     skrll 		XHCI_TRB_3_SLOT_SET(slot) |
   2485  1.28.2.19     skrll 		XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_DISABLE_SLOT));
   2486  1.28.2.19     skrll 
   2487  1.28.2.63     skrll 	err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
   2488  1.28.2.63     skrll 
   2489  1.28.2.63     skrll 	if (!err) {
   2490  1.28.2.63     skrll 		xs = &sc->sc_slots[slot];
   2491  1.28.2.63     skrll 		if (xs->xs_idx != 0) {
   2492  1.28.2.71     skrll 			xhci_free_slot(sc, xs, XHCI_DCI_SLOT + 1, 32);
   2493  1.28.2.63     skrll 			xhci_set_dcba(sc, 0, slot);
   2494  1.28.2.63     skrll 			memset(xs, 0, sizeof(*xs));
   2495  1.28.2.63     skrll 		}
   2496  1.28.2.63     skrll 	}
   2497  1.28.2.63     skrll 
   2498  1.28.2.63     skrll 	return err;
   2499  1.28.2.19     skrll }
   2500  1.28.2.19     skrll 
   2501  1.28.2.20     skrll /*
   2502  1.28.2.69     skrll  * Set address of device and transition slot state from ENABLED to ADDRESSED
   2503  1.28.2.69     skrll  * if Block Setaddress Request (BSR) is false.
   2504  1.28.2.69     skrll  * If BSR==true, transition slot state from ENABLED to DEFAULT.
   2505  1.28.2.20     skrll  * see xHCI 1.1  4.5.3, 3.3.4
   2506  1.28.2.69     skrll  * Should be called without sc_lock held.
   2507  1.28.2.20     skrll  */
   2508  1.28.2.19     skrll static usbd_status
   2509        1.1  jakllsch xhci_address_device(struct xhci_softc * const sc,
   2510        1.1  jakllsch     uint64_t icp, uint8_t slot_id, bool bsr)
   2511        1.1  jakllsch {
   2512        1.1  jakllsch 	struct xhci_trb trb;
   2513        1.1  jakllsch 	usbd_status err;
   2514        1.1  jakllsch 
   2515       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2516       1.27     skrll 
   2517        1.1  jakllsch 	trb.trb_0 = icp;
   2518        1.1  jakllsch 	trb.trb_2 = 0;
   2519        1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(slot_id) |
   2520        1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ADDRESS_DEVICE) |
   2521        1.1  jakllsch 	    (bsr ? XHCI_TRB_3_BSR_BIT : 0);
   2522        1.1  jakllsch 
   2523        1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   2524  1.28.2.37     skrll 
   2525  1.28.2.37     skrll 	if (XHCI_TRB_2_ERROR_GET(trb.trb_2) == XHCI_TRB_ERROR_NO_SLOTS)
   2526  1.28.2.37     skrll 		err = USBD_NO_ADDR;
   2527  1.28.2.37     skrll 
   2528        1.1  jakllsch 	return err;
   2529        1.1  jakllsch }
   2530        1.1  jakllsch 
   2531        1.1  jakllsch static usbd_status
   2532        1.1  jakllsch xhci_update_ep0_mps(struct xhci_softc * const sc,
   2533        1.1  jakllsch     struct xhci_slot * const xs, u_int mps)
   2534        1.1  jakllsch {
   2535        1.1  jakllsch 	struct xhci_trb trb;
   2536        1.1  jakllsch 	usbd_status err;
   2537        1.1  jakllsch 	uint32_t * cp;
   2538        1.1  jakllsch 
   2539       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2540       1.27     skrll 	DPRINTFN(4, "slot %u mps %u", xs->xs_idx, mps, 0, 0);
   2541        1.1  jakllsch 
   2542        1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
   2543        1.1  jakllsch 	cp[0] = htole32(0);
   2544        1.1  jakllsch 	cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(XHCI_DCI_EP_CONTROL));
   2545        1.1  jakllsch 
   2546        1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_EP_CONTROL));
   2547        1.1  jakllsch 	cp[1] = htole32(XHCI_EPCTX_1_MAXP_SIZE_SET(mps));
   2548        1.1  jakllsch 
   2549        1.1  jakllsch 	/* sync input contexts before they are read from memory */
   2550        1.1  jakllsch 	usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
   2551        1.1  jakllsch 	hexdump("input context", xhci_slot_get_icv(sc, xs, 0),
   2552        1.1  jakllsch 	    sc->sc_ctxsz * 4);
   2553        1.1  jakllsch 
   2554        1.1  jakllsch 	trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
   2555        1.1  jakllsch 	trb.trb_2 = 0;
   2556        1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   2557        1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_EVALUATE_CTX);
   2558        1.1  jakllsch 
   2559        1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   2560        1.1  jakllsch 	return err;
   2561        1.1  jakllsch }
   2562        1.1  jakllsch 
   2563        1.1  jakllsch static void
   2564        1.1  jakllsch xhci_set_dcba(struct xhci_softc * const sc, uint64_t dcba, int si)
   2565        1.1  jakllsch {
   2566        1.1  jakllsch 	uint64_t * const dcbaa = KERNADDR(&sc->sc_dcbaa_dma, 0);
   2567        1.1  jakllsch 
   2568       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2569       1.27     skrll 	DPRINTFN(4, "dcbaa %p dc %016"PRIx64" slot %d",
   2570       1.27     skrll 	    &dcbaa[si], dcba, si, 0);
   2571        1.1  jakllsch 
   2572        1.5      matt 	dcbaa[si] = htole64(dcba);
   2573        1.1  jakllsch 	usb_syncmem(&sc->sc_dcbaa_dma, si * sizeof(uint64_t), sizeof(uint64_t),
   2574        1.1  jakllsch 	    BUS_DMASYNC_PREWRITE);
   2575        1.1  jakllsch }
   2576        1.1  jakllsch 
   2577  1.28.2.20     skrll /*
   2578  1.28.2.71     skrll  * Allocate device and input context DMA buffer, and
   2579  1.28.2.71     skrll  * TRB DMA buffer for each endpoint.
   2580  1.28.2.20     skrll  */
   2581        1.1  jakllsch static usbd_status
   2582  1.28.2.71     skrll xhci_init_slot(struct usbd_device *dev, uint32_t slot)
   2583        1.1  jakllsch {
   2584  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(dev->ud_bus);
   2585        1.1  jakllsch 	struct xhci_slot *xs;
   2586        1.1  jakllsch 	usbd_status err;
   2587        1.1  jakllsch 	u_int dci;
   2588        1.1  jakllsch 
   2589       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2590  1.28.2.71     skrll 	DPRINTFN(4, "slot %u", slot, 0, 0, 0);
   2591        1.1  jakllsch 
   2592        1.1  jakllsch 	xs = &sc->sc_slots[slot];
   2593        1.1  jakllsch 
   2594        1.1  jakllsch 	/* allocate contexts */
   2595        1.1  jakllsch 	err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz, sc->sc_pgsz,
   2596        1.1  jakllsch 	    &xs->xs_dc_dma);
   2597        1.1  jakllsch 	if (err)
   2598        1.1  jakllsch 		return err;
   2599        1.1  jakllsch 	memset(KERNADDR(&xs->xs_dc_dma, 0), 0, sc->sc_pgsz);
   2600        1.1  jakllsch 
   2601        1.1  jakllsch 	err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz, sc->sc_pgsz,
   2602        1.1  jakllsch 	    &xs->xs_ic_dma);
   2603        1.1  jakllsch 	if (err)
   2604  1.28.2.19     skrll 		goto bad1;
   2605        1.1  jakllsch 	memset(KERNADDR(&xs->xs_ic_dma, 0), 0, sc->sc_pgsz);
   2606        1.1  jakllsch 
   2607        1.1  jakllsch 	for (dci = 0; dci < 32; dci++) {
   2608        1.1  jakllsch 		//CTASSERT(sizeof(xs->xs_ep[dci]) == sizeof(struct xhci_endpoint));
   2609        1.1  jakllsch 		memset(&xs->xs_ep[dci], 0, sizeof(xs->xs_ep[dci]));
   2610        1.1  jakllsch 		if (dci == XHCI_DCI_SLOT)
   2611        1.1  jakllsch 			continue;
   2612        1.1  jakllsch 		err = xhci_ring_init(sc, &xs->xs_ep[dci].xe_tr,
   2613        1.1  jakllsch 		    XHCI_TRANSFER_RING_TRBS, XHCI_TRB_ALIGN);
   2614        1.1  jakllsch 		if (err) {
   2615       1.27     skrll 			DPRINTFN(0, "ring init failure", 0, 0, 0, 0);
   2616  1.28.2.19     skrll 			goto bad2;
   2617        1.1  jakllsch 		}
   2618        1.1  jakllsch 	}
   2619        1.1  jakllsch 
   2620  1.28.2.71     skrll  bad2:
   2621  1.28.2.71     skrll 	if (err == USBD_NORMAL_COMPLETION) {
   2622  1.28.2.71     skrll 		xs->xs_idx = slot;
   2623  1.28.2.71     skrll 	} else {
   2624  1.28.2.71     skrll 		xhci_free_slot(sc, xs, XHCI_DCI_SLOT + 1, dci);
   2625  1.28.2.71     skrll 	}
   2626  1.28.2.71     skrll 
   2627  1.28.2.71     skrll 	return err;
   2628  1.28.2.71     skrll 
   2629  1.28.2.71     skrll  bad1:
   2630  1.28.2.71     skrll 	usb_freemem(&sc->sc_bus, &xs->xs_dc_dma);
   2631  1.28.2.71     skrll 	xs->xs_idx = 0;
   2632  1.28.2.71     skrll 	return err;
   2633  1.28.2.71     skrll }
   2634  1.28.2.71     skrll 
   2635  1.28.2.71     skrll static void
   2636  1.28.2.71     skrll xhci_free_slot(struct xhci_softc *sc, struct xhci_slot *xs, int start_dci,
   2637  1.28.2.71     skrll     int end_dci)
   2638  1.28.2.71     skrll {
   2639  1.28.2.71     skrll 	u_int dci;
   2640  1.28.2.71     skrll 
   2641  1.28.2.71     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2642  1.28.2.71     skrll 	DPRINTFN(4, "slot %u start %u end %u", xs->xs_idx, start_dci, end_dci,
   2643  1.28.2.71     skrll 	    0);
   2644  1.28.2.71     skrll 
   2645  1.28.2.71     skrll 	for (dci = start_dci; dci < end_dci; dci++) {
   2646  1.28.2.71     skrll 		xhci_ring_free(sc, &xs->xs_ep[dci].xe_tr);
   2647  1.28.2.71     skrll 		memset(&xs->xs_ep[dci], 0, sizeof(xs->xs_ep[dci]));
   2648  1.28.2.71     skrll 	}
   2649  1.28.2.71     skrll 	usb_freemem(&sc->sc_bus, &xs->xs_ic_dma);
   2650  1.28.2.71     skrll 	usb_freemem(&sc->sc_bus, &xs->xs_dc_dma);
   2651  1.28.2.71     skrll 	xs->xs_idx = 0;
   2652  1.28.2.71     skrll }
   2653  1.28.2.71     skrll 
   2654  1.28.2.71     skrll /*
   2655  1.28.2.71     skrll  * Setup slot context, set Device Context Base Address, and issue
   2656  1.28.2.71     skrll  * Set Address Device command.
   2657  1.28.2.71     skrll  */
   2658  1.28.2.71     skrll static usbd_status
   2659  1.28.2.71     skrll xhci_set_address(struct usbd_device *dev, uint32_t slot, bool bsr)
   2660  1.28.2.71     skrll {
   2661  1.28.2.71     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(dev->ud_bus);
   2662  1.28.2.71     skrll 	struct xhci_slot *xs;
   2663  1.28.2.71     skrll 	usbd_status err;
   2664  1.28.2.71     skrll 
   2665  1.28.2.71     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2666  1.28.2.71     skrll 	DPRINTFN(4, "slot %u bsr %u", slot, bsr, 0, 0);
   2667  1.28.2.71     skrll 
   2668  1.28.2.71     skrll 	xs = &sc->sc_slots[slot];
   2669  1.28.2.71     skrll 
   2670  1.28.2.71     skrll 	xhci_setup_ctx(dev->ud_pipe0);
   2671  1.28.2.71     skrll 
   2672  1.28.2.71     skrll 	hexdump("input context", xhci_slot_get_icv(sc, xs, 0),
   2673  1.28.2.71     skrll 	    sc->sc_ctxsz * 3);
   2674  1.28.2.71     skrll 
   2675  1.28.2.71     skrll 	xhci_set_dcba(sc, DMAADDR(&xs->xs_dc_dma, 0), slot);
   2676  1.28.2.71     skrll 
   2677  1.28.2.71     skrll 	err = xhci_address_device(sc, xhci_slot_get_icp(sc, xs, 0), slot, bsr);
   2678  1.28.2.71     skrll 
   2679  1.28.2.71     skrll 	usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
   2680  1.28.2.71     skrll 	hexdump("output context", xhci_slot_get_dcv(sc, xs, 0),
   2681  1.28.2.71     skrll 	    sc->sc_ctxsz * 2);
   2682  1.28.2.71     skrll 
   2683  1.28.2.71     skrll 	return err;
   2684  1.28.2.71     skrll }
   2685  1.28.2.71     skrll 
   2686  1.28.2.71     skrll /*
   2687  1.28.2.71     skrll  * 4.8.2, 6.2.3.2
   2688  1.28.2.71     skrll  * construct slot/endpoint context parameters and do syncmem
   2689  1.28.2.71     skrll  */
   2690  1.28.2.71     skrll static void
   2691  1.28.2.71     skrll xhci_setup_ctx(struct usbd_pipe *pipe)
   2692  1.28.2.71     skrll {
   2693  1.28.2.71     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   2694  1.28.2.71     skrll 	struct usbd_device *dev = pipe->up_dev;
   2695  1.28.2.71     skrll 	struct xhci_slot * const xs = dev->ud_hcpriv;
   2696  1.28.2.71     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   2697  1.28.2.71     skrll 	const u_int dci = xhci_ep_get_dci(ed);
   2698  1.28.2.71     skrll 	const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
   2699  1.28.2.71     skrll 	uint32_t *cp;
   2700  1.28.2.71     skrll 	uint16_t mps = UGETW(ed->wMaxPacketSize);
   2701  1.28.2.71     skrll 	uint8_t speed = dev->ud_speed;
   2702  1.28.2.71     skrll 	uint8_t ival = ed->bInterval;
   2703  1.28.2.71     skrll 
   2704  1.28.2.71     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2705  1.28.2.71     skrll 	DPRINTFN(4, "pipe %p: slot %u dci %u speed %u", pipe, xs->xs_idx, dci,
   2706  1.28.2.71     skrll 	    speed);
   2707  1.28.2.71     skrll 
   2708        1.1  jakllsch 	/* set up initial input control context */
   2709        1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
   2710        1.1  jakllsch 	cp[0] = htole32(0);
   2711  1.28.2.71     skrll 	cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(dci));
   2712  1.28.2.71     skrll 	if (dci == XHCI_DCI_EP_CONTROL)
   2713  1.28.2.71     skrll 		cp[1] |= htole32(XHCI_INCTX_1_ADD_MASK(XHCI_DCI_SLOT));
   2714  1.28.2.71     skrll 	cp[7] = htole32(0);
   2715        1.1  jakllsch 
   2716        1.1  jakllsch 	/* set up input slot context */
   2717        1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_SLOT));
   2718  1.28.2.71     skrll 	cp[0] =
   2719  1.28.2.71     skrll 	    XHCI_SCTX_0_CTX_NUM_SET(dci) |
   2720  1.28.2.71     skrll 	    XHCI_SCTX_0_SPEED_SET(xhci_speed2xspeed(speed));
   2721  1.28.2.71     skrll 	cp[1] = 0;
   2722  1.28.2.71     skrll 	cp[2] = XHCI_SCTX_2_IRQ_TARGET_SET(0);
   2723  1.28.2.71     skrll 	cp[3] = 0;
   2724  1.28.2.71     skrll 	xhci_setup_route(pipe, cp);
   2725  1.28.2.71     skrll 	xhci_setup_tthub(pipe, cp);
   2726  1.28.2.71     skrll 
   2727  1.28.2.71     skrll 	cp[0] = htole32(cp[0]);
   2728  1.28.2.71     skrll 	cp[1] = htole32(cp[1]);
   2729  1.28.2.71     skrll 	cp[2] = htole32(cp[2]);
   2730  1.28.2.71     skrll 	cp[3] = htole32(cp[3]);
   2731        1.1  jakllsch 
   2732  1.28.2.71     skrll 	/* set up input endpoint context */
   2733  1.28.2.71     skrll 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(dci));
   2734  1.28.2.71     skrll 	cp[0] =
   2735  1.28.2.71     skrll 	    XHCI_EPCTX_0_EPSTATE_SET(0) |
   2736  1.28.2.71     skrll 	    XHCI_EPCTX_0_MULT_SET(0) |
   2737  1.28.2.71     skrll 	    XHCI_EPCTX_0_MAXP_STREAMS_SET(0) |
   2738  1.28.2.71     skrll 	    XHCI_EPCTX_0_LSA_SET(0) |
   2739  1.28.2.71     skrll 	    XHCI_EPCTX_0_MAX_ESIT_PAYLOAD_HI_SET(0);
   2740  1.28.2.71     skrll 	cp[1] =
   2741  1.28.2.71     skrll 	    XHCI_EPCTX_1_EPTYPE_SET(xhci_ep_get_type(ed)) |
   2742  1.28.2.71     skrll 	    XHCI_EPCTX_1_HID_SET(0) |
   2743  1.28.2.71     skrll 	    XHCI_EPCTX_1_MAXB_SET(0);
   2744  1.28.2.71     skrll 
   2745  1.28.2.71     skrll 	if (xfertype != UE_ISOCHRONOUS)
   2746  1.28.2.71     skrll 		cp[1] |= XHCI_EPCTX_1_CERR_SET(3);
   2747  1.28.2.71     skrll 
   2748  1.28.2.71     skrll 	if (xfertype == UE_CONTROL)
   2749  1.28.2.71     skrll 		cp[4] = XHCI_EPCTX_4_AVG_TRB_LEN_SET(8); /* 6.2.3 */
   2750  1.28.2.71     skrll 	else if (USB_IS_SS(speed))
   2751  1.28.2.71     skrll 		cp[4] = XHCI_EPCTX_4_AVG_TRB_LEN_SET(mps);
   2752  1.28.2.71     skrll 	else
   2753  1.28.2.71     skrll 		cp[4] = XHCI_EPCTX_4_AVG_TRB_LEN_SET(UE_GET_SIZE(mps));
   2754  1.28.2.71     skrll 
   2755  1.28.2.71     skrll 	xhci_setup_maxburst(pipe, cp);
   2756  1.28.2.71     skrll 
   2757  1.28.2.71     skrll 	switch (xfertype) {
   2758  1.28.2.71     skrll 	case UE_CONTROL:
   2759  1.28.2.71     skrll 		break;
   2760  1.28.2.71     skrll 	case UE_BULK:
   2761  1.28.2.71     skrll 		/* XXX Set MaxPStreams, HID, and LSA if streams enabled */
   2762  1.28.2.71     skrll 		break;
   2763  1.28.2.71     skrll 	case UE_INTERRUPT:
   2764  1.28.2.71     skrll 		if (pipe->up_interval != USBD_DEFAULT_INTERVAL)
   2765  1.28.2.71     skrll 			ival = pipe->up_interval;
   2766  1.28.2.71     skrll 
   2767  1.28.2.71     skrll 		ival = xhci_bival2ival(ival, speed);
   2768  1.28.2.71     skrll 		cp[0] |= XHCI_EPCTX_0_IVAL_SET(ival);
   2769  1.28.2.71     skrll 		break;
   2770  1.28.2.71     skrll 	case UE_ISOCHRONOUS:
   2771  1.28.2.71     skrll 		if (pipe->up_interval != USBD_DEFAULT_INTERVAL)
   2772  1.28.2.71     skrll 			ival = pipe->up_interval;
   2773  1.28.2.71     skrll 
   2774  1.28.2.71     skrll 		/* xHCI 6.2.3.6 Table 65, USB 2.0 9.6.6 */
   2775  1.28.2.71     skrll 		if (speed == USB_SPEED_FULL)
   2776  1.28.2.71     skrll 			ival += 3; /* 1ms -> 125us */
   2777  1.28.2.71     skrll 		ival--;
   2778  1.28.2.71     skrll 		cp[0] |= XHCI_EPCTX_0_IVAL_SET(ival);
   2779  1.28.2.71     skrll 		break;
   2780  1.28.2.71     skrll 	default:
   2781  1.28.2.71     skrll 		break;
   2782  1.28.2.71     skrll 	}
   2783  1.28.2.71     skrll 	DPRINTFN(4, "setting ival %u MaxBurst %#x",
   2784  1.28.2.71     skrll 	    XHCI_EPCTX_0_IVAL_GET(cp[0]), XHCI_EPCTX_1_MAXB_GET(cp[1]), 0, 0);
   2785  1.28.2.71     skrll 
   2786  1.28.2.71     skrll 	/* rewind TR dequeue pointer in xHC */
   2787        1.1  jakllsch 	/* can't use xhci_ep_get_dci() yet? */
   2788        1.1  jakllsch 	*(uint64_t *)(&cp[2]) = htole64(
   2789  1.28.2.71     skrll 	    xhci_ring_trbp(&xs->xs_ep[dci].xe_tr, 0) |
   2790        1.1  jakllsch 	    XHCI_EPCTX_2_DCS_SET(1));
   2791  1.28.2.71     skrll 
   2792  1.28.2.71     skrll 	cp[0] = htole32(cp[0]);
   2793  1.28.2.71     skrll 	cp[1] = htole32(cp[1]);
   2794  1.28.2.71     skrll 	cp[4] = htole32(cp[4]);
   2795  1.28.2.71     skrll 
   2796  1.28.2.71     skrll 	/* rewind TR dequeue pointer in driver */
   2797  1.28.2.71     skrll 	struct xhci_ring *xr = &xs->xs_ep[dci].xe_tr;
   2798  1.28.2.71     skrll 	mutex_enter(&xr->xr_lock);
   2799  1.28.2.71     skrll 	xhci_host_dequeue(xr);
   2800  1.28.2.71     skrll 	mutex_exit(&xr->xr_lock);
   2801        1.1  jakllsch 
   2802        1.1  jakllsch 	/* sync input contexts before they are read from memory */
   2803        1.1  jakllsch 	usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
   2804  1.28.2.71     skrll }
   2805        1.1  jakllsch 
   2806  1.28.2.71     skrll /*
   2807  1.28.2.71     skrll  * Setup route string and roothub port of given device for slot context
   2808  1.28.2.71     skrll  */
   2809  1.28.2.71     skrll static void
   2810  1.28.2.71     skrll xhci_setup_route(struct usbd_pipe *pipe, uint32_t *cp)
   2811  1.28.2.71     skrll {
   2812  1.28.2.71     skrll 	struct usbd_device *dev = pipe->up_dev;
   2813  1.28.2.71     skrll 	struct usbd_port *up = dev->ud_powersrc;
   2814  1.28.2.71     skrll 	struct usbd_device *hub;
   2815  1.28.2.71     skrll 	struct usbd_device *adev;
   2816  1.28.2.71     skrll 	uint8_t rhport = 0;
   2817  1.28.2.71     skrll 	uint32_t route = 0;
   2818        1.1  jakllsch 
   2819  1.28.2.71     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2820        1.1  jakllsch 
   2821  1.28.2.71     skrll 	/* Locate root hub port and Determine route string */
   2822  1.28.2.71     skrll 	/* 4.3.3 route string does not include roothub port */
   2823  1.28.2.71     skrll 	for (hub = dev; hub != NULL; hub = hub->ud_myhub) {
   2824  1.28.2.71     skrll 		uint32_t dep;
   2825        1.1  jakllsch 
   2826  1.28.2.71     skrll 		DPRINTFN(4, "hub %p depth %d upport %p upportno %d",
   2827  1.28.2.71     skrll 		    hub, hub->ud_depth, hub->ud_powersrc,
   2828  1.28.2.71     skrll 		    hub->ud_powersrc ? hub->ud_powersrc->up_portno : -1);
   2829  1.28.2.71     skrll 
   2830  1.28.2.71     skrll 		if (hub->ud_powersrc == NULL)
   2831  1.28.2.71     skrll 			break;
   2832  1.28.2.71     skrll 		dep = hub->ud_depth;
   2833  1.28.2.71     skrll 		if (dep == 0)
   2834  1.28.2.71     skrll 			break;
   2835  1.28.2.71     skrll 		rhport = hub->ud_powersrc->up_portno;
   2836  1.28.2.71     skrll 		if (dep > USB_HUB_MAX_DEPTH)
   2837  1.28.2.71     skrll 			continue;
   2838  1.28.2.71     skrll 
   2839  1.28.2.71     skrll 		route |=
   2840  1.28.2.71     skrll 		    (rhport > UHD_SS_NPORTS_MAX ? UHD_SS_NPORTS_MAX : rhport)
   2841  1.28.2.71     skrll 		    << ((dep - 1) * 4);
   2842  1.28.2.71     skrll 	}
   2843  1.28.2.71     skrll 	route = route >> 4;
   2844  1.28.2.71     skrll 	DPRINTFN(4, "rhport %u Route %05x hub %p", rhport, route, hub, 0);
   2845  1.28.2.71     skrll 
   2846  1.28.2.71     skrll 	/* Locate port on upstream high speed hub */
   2847  1.28.2.71     skrll 	for (adev = dev, hub = up->up_parent;
   2848  1.28.2.71     skrll 	     hub != NULL && hub->ud_speed != USB_SPEED_HIGH;
   2849  1.28.2.71     skrll 	     adev = hub, hub = hub->ud_myhub)
   2850  1.28.2.71     skrll 		;
   2851  1.28.2.71     skrll 	if (hub) {
   2852  1.28.2.71     skrll 		int p;
   2853  1.28.2.71     skrll 		for (p = 0; p < hub->ud_hub->uh_hubdesc.bNbrPorts; p++) {
   2854  1.28.2.71     skrll 			if (hub->ud_hub->uh_ports[p].up_dev == adev) {
   2855  1.28.2.71     skrll 				dev->ud_myhsport = &hub->ud_hub->uh_ports[p];
   2856  1.28.2.71     skrll 				goto found;
   2857  1.28.2.71     skrll 			}
   2858  1.28.2.71     skrll 		}
   2859  1.28.2.71     skrll 		panic("xhci_setup_route: cannot find HS port");
   2860  1.28.2.71     skrll 	found:
   2861  1.28.2.71     skrll 		DPRINTFN(4, "high speed port %d", p, 0, 0, 0);
   2862  1.28.2.71     skrll 	} else {
   2863  1.28.2.71     skrll 		dev->ud_myhsport = NULL;
   2864  1.28.2.71     skrll 	}
   2865  1.28.2.71     skrll 
   2866  1.28.2.71     skrll 	cp[0] |= XHCI_SCTX_0_ROUTE_SET(route);
   2867  1.28.2.71     skrll 	cp[1] |= XHCI_SCTX_1_RH_PORT_SET(rhport);
   2868  1.28.2.71     skrll }
   2869  1.28.2.71     skrll 
   2870  1.28.2.71     skrll /*
   2871  1.28.2.71     skrll  * Setup whether device is hub, whether device uses MTT, and
   2872  1.28.2.71     skrll  * TT informations if it uses MTT.
   2873  1.28.2.71     skrll  */
   2874  1.28.2.71     skrll static void
   2875  1.28.2.71     skrll xhci_setup_tthub(struct usbd_pipe *pipe, uint32_t *cp)
   2876  1.28.2.71     skrll {
   2877  1.28.2.71     skrll 	struct usbd_device *dev = pipe->up_dev;
   2878  1.28.2.71     skrll 	usb_device_descriptor_t * const dd = &dev->ud_ddesc;
   2879  1.28.2.71     skrll 	uint32_t speed = dev->ud_speed;
   2880  1.28.2.71     skrll 	uint8_t tthubslot, ttportnum;
   2881  1.28.2.71     skrll 	bool ishub;
   2882  1.28.2.71     skrll 	bool usemtt;
   2883  1.28.2.71     skrll 
   2884  1.28.2.71     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2885  1.28.2.71     skrll 
   2886  1.28.2.71     skrll 	/*
   2887  1.28.2.71     skrll 	 * 6.2.2, Table 57-60, 6.2.2.1, 6.2.2.2
   2888  1.28.2.71     skrll 	 * tthubslot:
   2889  1.28.2.71     skrll 	 *   This is the slot ID of parent HS hub
   2890  1.28.2.71     skrll 	 *   if LS/FS device is connected && connected through HS hub.
   2891  1.28.2.71     skrll 	 *   This is 0 if device is not LS/FS device ||
   2892  1.28.2.71     skrll 	 *   parent hub is not HS hub ||
   2893  1.28.2.71     skrll 	 *   attached to root hub.
   2894  1.28.2.71     skrll 	 * ttportnum:
   2895  1.28.2.71     skrll 	 *   This is the downstream facing port of parent HS hub
   2896  1.28.2.71     skrll 	 *   if LS/FS device is connected.
   2897  1.28.2.71     skrll 	 *   This is 0 if device is not LS/FS device ||
   2898  1.28.2.71     skrll 	 *   parent hub is not HS hub ||
   2899  1.28.2.71     skrll 	 *   attached to root hub.
   2900  1.28.2.71     skrll 	 */
   2901  1.28.2.71     skrll 	if (dev->ud_myhsport != NULL &&
   2902  1.28.2.71     skrll 	    dev->ud_myhub != NULL && dev->ud_myhub->ud_depth != 0 &&
   2903  1.28.2.71     skrll 	    (dev->ud_myhub != NULL &&
   2904  1.28.2.71     skrll 	     dev->ud_myhub->ud_speed == USB_SPEED_HIGH) &&
   2905  1.28.2.71     skrll 	    (speed == USB_SPEED_LOW || speed == USB_SPEED_FULL)) {
   2906  1.28.2.71     skrll 		ttportnum = dev->ud_myhsport->up_portno;
   2907  1.28.2.71     skrll 		tthubslot = dev->ud_myhsport->up_parent->ud_addr;
   2908  1.28.2.19     skrll 	} else {
   2909  1.28.2.71     skrll 		ttportnum = 0;
   2910  1.28.2.71     skrll 		tthubslot = 0;
   2911  1.28.2.71     skrll 	}
   2912  1.28.2.71     skrll 	DPRINTFN(4, "myhsport %p ttportnum=%d tthubslot=%d",
   2913  1.28.2.71     skrll 	    dev->ud_myhsport, ttportnum, tthubslot, 0);
   2914  1.28.2.71     skrll 
   2915  1.28.2.71     skrll 	/* ishub is valid after reading UDESC_DEVICE */
   2916  1.28.2.71     skrll 	ishub = (dd->bDeviceClass == UDCLASS_HUB);
   2917  1.28.2.71     skrll 
   2918  1.28.2.71     skrll 	/* dev->ud_hub is valid after reading UDESC_HUB */
   2919  1.28.2.71     skrll 	if (ishub && dev->ud_hub) {
   2920  1.28.2.71     skrll 		usb_hub_descriptor_t *hd = &dev->ud_hub->uh_hubdesc;
   2921  1.28.2.71     skrll 		uint8_t ttt =
   2922  1.28.2.71     skrll 		    __SHIFTOUT(UGETW(hd->wHubCharacteristics), UHD_TT_THINK);
   2923  1.28.2.71     skrll 
   2924  1.28.2.71     skrll 		cp[1] |= XHCI_SCTX_1_NUM_PORTS_SET(hd->bNbrPorts);
   2925  1.28.2.71     skrll 		cp[2] |= XHCI_SCTX_2_TT_THINK_TIME_SET(ttt);
   2926  1.28.2.71     skrll 		DPRINTFN(4, "nports=%d ttt=%d", hd->bNbrPorts, ttt, 0, 0);
   2927  1.28.2.71     skrll 	}
   2928  1.28.2.71     skrll 
   2929  1.28.2.71     skrll #define IS_TTHUB(dd) \
   2930  1.28.2.71     skrll     ((dd)->bDeviceProtocol == UDPROTO_HSHUBSTT || \
   2931  1.28.2.71     skrll      (dd)->bDeviceProtocol == UDPROTO_HSHUBMTT)
   2932  1.28.2.71     skrll 
   2933  1.28.2.71     skrll 	/*
   2934  1.28.2.71     skrll 	 * MTT flag is set if
   2935  1.28.2.71     skrll 	 * 1. this is HS hub && MTT is enabled
   2936  1.28.2.71     skrll 	 *  or
   2937  1.28.2.71     skrll 	 * 2. this is not hub && this is LS or FS device &&
   2938  1.28.2.71     skrll 	 *    MTT of parent HS hub (and its parent, too) is enabled
   2939  1.28.2.71     skrll 	 */
   2940  1.28.2.71     skrll 	if (ishub && speed == USB_SPEED_HIGH && IS_TTHUB(dd))
   2941  1.28.2.71     skrll 		usemtt = true;
   2942  1.28.2.71     skrll 	else if (!ishub &&
   2943  1.28.2.71     skrll 	     (speed == USB_SPEED_LOW || speed == USB_SPEED_FULL) &&
   2944  1.28.2.71     skrll 	     dev->ud_myhub != NULL && dev->ud_myhub->ud_depth != 0 &&
   2945  1.28.2.71     skrll 	     (dev->ud_myhub != NULL &&
   2946  1.28.2.71     skrll 	      dev->ud_myhub->ud_speed == USB_SPEED_HIGH) &&
   2947  1.28.2.71     skrll 	     dev->ud_myhsport != NULL &&
   2948  1.28.2.71     skrll 	     IS_TTHUB(&dev->ud_myhsport->up_parent->ud_ddesc))
   2949  1.28.2.71     skrll 		usemtt = true;
   2950  1.28.2.71     skrll 	else
   2951  1.28.2.71     skrll 		usemtt = false;
   2952  1.28.2.71     skrll 	DPRINTFN(4, "class %u proto %u ishub %d usemtt %d",
   2953  1.28.2.71     skrll 	    dd->bDeviceClass, dd->bDeviceProtocol, ishub, usemtt);
   2954  1.28.2.71     skrll 
   2955  1.28.2.71     skrll #undef IS_TTHUB
   2956  1.28.2.71     skrll 
   2957  1.28.2.71     skrll 	cp[0] |=
   2958  1.28.2.71     skrll 	    XHCI_SCTX_0_HUB_SET(ishub ? 1 : 0) |
   2959  1.28.2.71     skrll 	    XHCI_SCTX_0_MTT_SET(usemtt ? 1 : 0);
   2960  1.28.2.71     skrll 	cp[2] |=
   2961  1.28.2.71     skrll 	    XHCI_SCTX_2_TT_HUB_SID_SET(tthubslot) |
   2962  1.28.2.71     skrll 	    XHCI_SCTX_2_TT_PORT_NUM_SET(ttportnum);
   2963  1.28.2.71     skrll }
   2964  1.28.2.71     skrll 
   2965  1.28.2.71     skrll /* set up params for periodic endpoint */
   2966  1.28.2.71     skrll static void
   2967  1.28.2.71     skrll xhci_setup_maxburst(struct usbd_pipe *pipe, uint32_t *cp)
   2968  1.28.2.71     skrll {
   2969  1.28.2.71     skrll 	struct usbd_device *dev = pipe->up_dev;
   2970  1.28.2.71     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   2971  1.28.2.71     skrll 	const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
   2972  1.28.2.71     skrll 	usbd_desc_iter_t iter;
   2973  1.28.2.71     skrll 	const usb_cdc_descriptor_t *cdcd;
   2974  1.28.2.71     skrll 	uint32_t maxb = 0;
   2975  1.28.2.71     skrll 	uint16_t mps = UGETW(ed->wMaxPacketSize);
   2976  1.28.2.71     skrll 	uint8_t speed = dev->ud_speed;
   2977  1.28.2.71     skrll 	uint8_t ep;
   2978  1.28.2.71     skrll 
   2979  1.28.2.71     skrll 	/* config desc is NULL when opening ep0 */
   2980  1.28.2.71     skrll 	if (dev == NULL || dev->ud_cdesc == NULL)
   2981  1.28.2.71     skrll 		goto no_cdcd;
   2982  1.28.2.71     skrll 	cdcd = (const usb_cdc_descriptor_t *)usb_find_desc(dev,
   2983  1.28.2.71     skrll 	    UDESC_INTERFACE, USBD_CDCSUBTYPE_ANY);
   2984  1.28.2.71     skrll 	if (cdcd == NULL)
   2985  1.28.2.71     skrll 		goto no_cdcd;
   2986  1.28.2.71     skrll 	usb_desc_iter_init(dev, &iter);
   2987  1.28.2.71     skrll 	iter.cur = (const void *)cdcd;
   2988  1.28.2.71     skrll 
   2989  1.28.2.71     skrll 	/* find endpoint_ss_comp desc for ep of this pipe */
   2990  1.28.2.71     skrll 	for (ep = 0;;) {
   2991  1.28.2.71     skrll 		cdcd = (const usb_cdc_descriptor_t *)usb_desc_iter_next(&iter);
   2992  1.28.2.71     skrll 		if (cdcd == NULL)
   2993  1.28.2.71     skrll 			break;
   2994  1.28.2.71     skrll 		if (ep == 0 && cdcd->bDescriptorType == UDESC_ENDPOINT) {
   2995  1.28.2.71     skrll 			ep = ((const usb_endpoint_descriptor_t *)cdcd)->
   2996  1.28.2.71     skrll 			    bEndpointAddress;
   2997  1.28.2.71     skrll 			if (UE_GET_ADDR(ep) ==
   2998  1.28.2.71     skrll 			    UE_GET_ADDR(ed->bEndpointAddress)) {
   2999  1.28.2.71     skrll 				cdcd = (const usb_cdc_descriptor_t *)
   3000  1.28.2.71     skrll 				    usb_desc_iter_next(&iter);
   3001  1.28.2.71     skrll 				break;
   3002  1.28.2.71     skrll 			}
   3003  1.28.2.71     skrll 			ep = 0;
   3004  1.28.2.19     skrll 		}
   3005  1.28.2.71     skrll 	}
   3006  1.28.2.71     skrll 	if (cdcd != NULL && cdcd->bDescriptorType == UDESC_ENDPOINT_SS_COMP) {
   3007  1.28.2.71     skrll 		const usb_endpoint_ss_comp_descriptor_t * esscd =
   3008  1.28.2.71     skrll 		    (const usb_endpoint_ss_comp_descriptor_t *)cdcd;
   3009  1.28.2.71     skrll 		maxb = esscd->bMaxBurst;
   3010  1.28.2.19     skrll 	}
   3011  1.28.2.19     skrll 
   3012  1.28.2.71     skrll  no_cdcd:
   3013  1.28.2.71     skrll 	/* 6.2.3.4,  4.8.2.4 */
   3014  1.28.2.71     skrll 	if (USB_IS_SS(speed)) {
   3015  1.28.2.76     skrll 		/* USB 3.1  9.6.6 */
   3016  1.28.2.71     skrll 		cp[1] |= XHCI_EPCTX_1_MAXP_SIZE_SET(mps);
   3017  1.28.2.76     skrll 		/* USB 3.1  9.6.7 */
   3018  1.28.2.71     skrll 		cp[1] |= XHCI_EPCTX_1_MAXB_SET(maxb);
   3019  1.28.2.71     skrll #ifdef notyet
   3020  1.28.2.71     skrll 		if (xfertype == UE_ISOCHRONOUS) {
   3021  1.28.2.71     skrll 		}
   3022  1.28.2.71     skrll 		if (XHCI_HCC2_LEC(sc->sc_hcc2) != 0) {
   3023  1.28.2.71     skrll 			/* use ESIT */
   3024  1.28.2.71     skrll 			cp[4] |= XHCI_EPCTX_4_MAX_ESIT_PAYLOAD_SET(x);
   3025  1.28.2.71     skrll 			cp[0] |= XHCI_EPCTX_0_MAX_ESIT_PAYLOAD_HI_SET(x);
   3026  1.28.2.71     skrll 
   3027  1.28.2.71     skrll 			/* XXX if LEC = 1, set ESIT instead */
   3028  1.28.2.71     skrll 			cp[0] |= XHCI_EPCTX_0_MULT_SET(0);
   3029  1.28.2.71     skrll 		} else {
   3030  1.28.2.71     skrll 			/* use ival */
   3031  1.28.2.71     skrll 		}
   3032  1.28.2.71     skrll #endif
   3033  1.28.2.71     skrll 	} else {
   3034  1.28.2.76     skrll 		/* USB 2.0  9.6.6 */
   3035  1.28.2.71     skrll 		cp[1] |= XHCI_EPCTX_1_MAXP_SIZE_SET(UE_GET_SIZE(mps));
   3036  1.28.2.71     skrll 
   3037  1.28.2.71     skrll 		/* 6.2.3.4 */
   3038  1.28.2.71     skrll 		if (speed == USB_SPEED_HIGH &&
   3039  1.28.2.71     skrll 		   (xfertype == UE_ISOCHRONOUS || xfertype == UE_INTERRUPT)) {
   3040  1.28.2.71     skrll 			maxb = UE_GET_TRANS(mps);
   3041  1.28.2.71     skrll 		} else {
   3042  1.28.2.71     skrll 			/* LS/FS or HS CTRL or HS BULK */
   3043  1.28.2.71     skrll 			maxb = 0;
   3044  1.28.2.71     skrll 		}
   3045  1.28.2.71     skrll 		cp[1] |= XHCI_EPCTX_1_MAXB_SET(maxb);
   3046  1.28.2.71     skrll 	}
   3047  1.28.2.71     skrll }
   3048  1.28.2.71     skrll 
   3049  1.28.2.71     skrll /*
   3050  1.28.2.71     skrll  * Convert endpoint bInterval value to endpoint context interval value
   3051  1.28.2.71     skrll  * for Interrupt pipe.
   3052  1.28.2.71     skrll  * xHCI 6.2.3.6 Table 65, USB 2.0 9.6.6
   3053  1.28.2.71     skrll  */
   3054  1.28.2.71     skrll static uint32_t
   3055  1.28.2.71     skrll xhci_bival2ival(uint32_t ival, uint32_t speed)
   3056  1.28.2.71     skrll {
   3057  1.28.2.71     skrll 	if (speed == USB_SPEED_LOW || speed == USB_SPEED_FULL) {
   3058  1.28.2.71     skrll 		int i;
   3059  1.28.2.71     skrll 
   3060  1.28.2.71     skrll 		/*
   3061  1.28.2.71     skrll 		 * round ival down to "the nearest base 2 multiple of
   3062  1.28.2.71     skrll 		 * bInterval * 8".
   3063  1.28.2.71     skrll 		 * bInterval is at most 255 as its type is uByte.
   3064  1.28.2.71     skrll 		 * 255(ms) = 2040(x 125us) < 2^11, so start with 10.
   3065  1.28.2.71     skrll 		 */
   3066  1.28.2.71     skrll 		for (i = 10; i > 0; i--) {
   3067  1.28.2.71     skrll 			if ((ival * 8) >= (1 << i))
   3068  1.28.2.71     skrll 				break;
   3069  1.28.2.71     skrll 		}
   3070  1.28.2.71     skrll 		ival = i;
   3071  1.28.2.71     skrll 	} else {
   3072  1.28.2.71     skrll 		/* Interval = bInterval-1 for SS/HS */
   3073  1.28.2.71     skrll 		ival--;
   3074  1.28.2.71     skrll 	}
   3075  1.28.2.71     skrll 
   3076  1.28.2.71     skrll 	return ival;
   3077        1.1  jakllsch }
   3078        1.1  jakllsch 
   3079        1.1  jakllsch /* ----- */
   3080        1.1  jakllsch 
   3081        1.1  jakllsch static void
   3082  1.28.2.14     skrll xhci_noop(struct usbd_pipe *pipe)
   3083        1.1  jakllsch {
   3084       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3085        1.1  jakllsch }
   3086        1.1  jakllsch 
   3087  1.28.2.20     skrll /*
   3088  1.28.2.20     skrll  * Process root hub request.
   3089  1.28.2.20     skrll  */
   3090  1.28.2.18     skrll static int
   3091  1.28.2.18     skrll xhci_roothub_ctrl(struct usbd_bus *bus, usb_device_request_t *req,
   3092  1.28.2.12     skrll     void *buf, int buflen)
   3093        1.1  jakllsch {
   3094  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   3095        1.1  jakllsch 	usb_port_status_t ps;
   3096        1.1  jakllsch 	int l, totlen = 0;
   3097  1.28.2.12     skrll 	uint16_t len, value, index;
   3098        1.1  jakllsch 	int port, i;
   3099        1.1  jakllsch 	uint32_t v;
   3100        1.1  jakllsch 
   3101       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3102        1.1  jakllsch 
   3103        1.1  jakllsch 	if (sc->sc_dying)
   3104  1.28.2.12     skrll 		return -1;
   3105        1.1  jakllsch 
   3106  1.28.2.12     skrll 	len = UGETW(req->wLength);
   3107        1.1  jakllsch 	value = UGETW(req->wValue);
   3108        1.1  jakllsch 	index = UGETW(req->wIndex);
   3109        1.1  jakllsch 
   3110       1.27     skrll 	DPRINTFN(12, "rhreq: %04x %04x %04x %04x",
   3111       1.27     skrll 	    req->bmRequestType | (req->bRequest << 8), value, index, len);
   3112        1.1  jakllsch 
   3113        1.1  jakllsch #define C(x,y) ((x) | ((y) << 8))
   3114  1.28.2.12     skrll 	switch (C(req->bRequest, req->bmRequestType)) {
   3115        1.1  jakllsch 	case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
   3116       1.27     skrll 		DPRINTFN(8, "getdesc: wValue=0x%04x", value, 0, 0, 0);
   3117        1.1  jakllsch 		if (len == 0)
   3118        1.1  jakllsch 			break;
   3119  1.28.2.12     skrll 		switch (value) {
   3120  1.28.2.34     skrll 		case C(0, UDESC_DEVICE): {
   3121  1.28.2.34     skrll 			usb_device_descriptor_t devd;
   3122  1.28.2.34     skrll 			totlen = min(buflen, sizeof(devd));
   3123  1.28.2.34     skrll 			memcpy(&devd, buf, totlen);
   3124  1.28.2.34     skrll 			USETW(devd.idVendor, sc->sc_id_vendor);
   3125  1.28.2.34     skrll 			memcpy(buf, &devd, totlen);
   3126  1.28.2.34     skrll 			break;
   3127  1.28.2.34     skrll 		}
   3128        1.1  jakllsch #define sd ((usb_string_descriptor_t *)buf)
   3129  1.28.2.34     skrll 		case C(1, UDESC_STRING):
   3130  1.28.2.34     skrll 			/* Vendor */
   3131  1.28.2.34     skrll 			totlen = usb_makestrdesc(sd, len, sc->sc_vendor);
   3132  1.28.2.34     skrll 			break;
   3133  1.28.2.12     skrll 		case C(2, UDESC_STRING):
   3134  1.28.2.12     skrll 			/* Product */
   3135  1.28.2.12     skrll 			totlen = usb_makestrdesc(sd, len, "xHCI Root Hub");
   3136        1.1  jakllsch 			break;
   3137  1.28.2.12     skrll #undef sd
   3138        1.1  jakllsch 		default:
   3139  1.28.2.12     skrll 			/* default from usbroothub */
   3140  1.28.2.12     skrll 			return buflen;
   3141        1.1  jakllsch 		}
   3142        1.1  jakllsch 		break;
   3143  1.28.2.12     skrll 
   3144        1.1  jakllsch 	/* Hub requests */
   3145        1.1  jakllsch 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
   3146        1.1  jakllsch 		break;
   3147  1.28.2.44     skrll 	/* Clear Port Feature request */
   3148        1.1  jakllsch 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER):
   3149       1.27     skrll 		DPRINTFN(4, "UR_CLEAR_PORT_FEATURE port=%d feature=%d",
   3150       1.27     skrll 			     index, value, 0, 0);
   3151  1.28.2.19     skrll 		if (index < 1 || index > sc->sc_maxports) {
   3152  1.28.2.12     skrll 			return -1;
   3153        1.1  jakllsch 		}
   3154  1.28.2.19     skrll 		port = XHCI_PORTSC(index);
   3155        1.1  jakllsch 		v = xhci_op_read_4(sc, port);
   3156       1.27     skrll 		DPRINTFN(4, "portsc=0x%08x", v, 0, 0, 0);
   3157        1.1  jakllsch 		v &= ~XHCI_PS_CLEAR;
   3158        1.1  jakllsch 		switch (value) {
   3159        1.1  jakllsch 		case UHF_PORT_ENABLE:
   3160  1.28.2.43     skrll 			xhci_op_write_4(sc, port, v & ~XHCI_PS_PED);
   3161        1.1  jakllsch 			break;
   3162        1.1  jakllsch 		case UHF_PORT_SUSPEND:
   3163  1.28.2.12     skrll 			return -1;
   3164        1.1  jakllsch 		case UHF_PORT_POWER:
   3165        1.1  jakllsch 			break;
   3166        1.1  jakllsch 		case UHF_PORT_TEST:
   3167        1.1  jakllsch 		case UHF_PORT_INDICATOR:
   3168  1.28.2.12     skrll 			return -1;
   3169        1.1  jakllsch 		case UHF_C_PORT_CONNECTION:
   3170        1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_CSC);
   3171        1.1  jakllsch 			break;
   3172        1.1  jakllsch 		case UHF_C_PORT_ENABLE:
   3173        1.1  jakllsch 		case UHF_C_PORT_SUSPEND:
   3174        1.1  jakllsch 		case UHF_C_PORT_OVER_CURRENT:
   3175  1.28.2.12     skrll 			return -1;
   3176  1.28.2.19     skrll 		case UHF_C_BH_PORT_RESET:
   3177  1.28.2.19     skrll 			xhci_op_write_4(sc, port, v | XHCI_PS_WRC);
   3178  1.28.2.19     skrll 			break;
   3179        1.1  jakllsch 		case UHF_C_PORT_RESET:
   3180        1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PRC);
   3181        1.1  jakllsch 			break;
   3182  1.28.2.19     skrll 		case UHF_C_PORT_LINK_STATE:
   3183  1.28.2.19     skrll 			xhci_op_write_4(sc, port, v | XHCI_PS_PLC);
   3184  1.28.2.19     skrll 			break;
   3185  1.28.2.19     skrll 		case UHF_C_PORT_CONFIG_ERROR:
   3186  1.28.2.19     skrll 			xhci_op_write_4(sc, port, v | XHCI_PS_CEC);
   3187  1.28.2.19     skrll 			break;
   3188        1.1  jakllsch 		default:
   3189  1.28.2.12     skrll 			return -1;
   3190        1.1  jakllsch 		}
   3191        1.1  jakllsch 		break;
   3192        1.1  jakllsch 	case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
   3193        1.1  jakllsch 		if (len == 0)
   3194        1.1  jakllsch 			break;
   3195        1.1  jakllsch 		if ((value & 0xff) != 0) {
   3196  1.28.2.12     skrll 			return -1;
   3197        1.1  jakllsch 		}
   3198  1.28.2.12     skrll 		usb_hub_descriptor_t hubd;
   3199  1.28.2.12     skrll 
   3200  1.28.2.12     skrll 		totlen = min(buflen, sizeof(hubd));
   3201  1.28.2.12     skrll 		memcpy(&hubd, buf, totlen);
   3202  1.28.2.19     skrll 		hubd.bNbrPorts = sc->sc_maxports;
   3203        1.1  jakllsch 		USETW(hubd.wHubCharacteristics, UHD_PWR_NO_SWITCH);
   3204        1.1  jakllsch 		hubd.bPwrOn2PwrGood = 200;
   3205        1.2       apb 		for (i = 0, l = sc->sc_maxports; l > 0; i++, l -= 8)
   3206        1.3     skrll 			hubd.DeviceRemovable[i++] = 0; /* XXX can't find out? */
   3207        1.3     skrll 		hubd.bDescLength = USB_HUB_DESCRIPTOR_SIZE + i;
   3208  1.28.2.12     skrll 		totlen = min(totlen, hubd.bDescLength);
   3209  1.28.2.12     skrll 		memcpy(buf, &hubd, totlen);
   3210        1.1  jakllsch 		break;
   3211        1.1  jakllsch 	case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
   3212        1.1  jakllsch 		if (len != 4) {
   3213  1.28.2.12     skrll 			return -1;
   3214        1.1  jakllsch 		}
   3215        1.1  jakllsch 		memset(buf, 0, len); /* ? XXX */
   3216        1.1  jakllsch 		totlen = len;
   3217        1.1  jakllsch 		break;
   3218  1.28.2.44     skrll 	/* Get Port Status request */
   3219        1.1  jakllsch 	case C(UR_GET_STATUS, UT_READ_CLASS_OTHER):
   3220       1.27     skrll 		DPRINTFN(8, "get port status i=%d", index, 0, 0, 0);
   3221        1.1  jakllsch 		if (index < 1 || index > sc->sc_maxports) {
   3222  1.28.2.12     skrll 			return -1;
   3223        1.1  jakllsch 		}
   3224        1.1  jakllsch 		if (len != 4) {
   3225  1.28.2.12     skrll 			return -1;
   3226        1.1  jakllsch 		}
   3227  1.28.2.19     skrll 		v = xhci_op_read_4(sc, XHCI_PORTSC(index));
   3228  1.28.2.19     skrll 		DPRINTFN(4, "getrhportsc %d %08x", index, v, 0, 0);
   3229  1.28.2.27     skrll 		i = xhci_xspeed2psspeed(XHCI_PS_SPEED_GET(v));
   3230        1.1  jakllsch 		if (v & XHCI_PS_CCS)	i |= UPS_CURRENT_CONNECT_STATUS;
   3231        1.1  jakllsch 		if (v & XHCI_PS_PED)	i |= UPS_PORT_ENABLED;
   3232        1.1  jakllsch 		if (v & XHCI_PS_OCA)	i |= UPS_OVERCURRENT_INDICATOR;
   3233        1.1  jakllsch 		//if (v & XHCI_PS_SUSP)	i |= UPS_SUSPEND;
   3234        1.1  jakllsch 		if (v & XHCI_PS_PR)	i |= UPS_RESET;
   3235  1.28.2.19     skrll 		if (v & XHCI_PS_PP) {
   3236  1.28.2.27     skrll 			if (i & UPS_OTHER_SPEED)
   3237  1.28.2.19     skrll 					i |= UPS_PORT_POWER_SS;
   3238  1.28.2.19     skrll 			else
   3239  1.28.2.19     skrll 					i |= UPS_PORT_POWER;
   3240  1.28.2.19     skrll 		}
   3241  1.28.2.27     skrll 		if (i & UPS_OTHER_SPEED)
   3242  1.28.2.27     skrll 			i |= UPS_PORT_LS_SET(XHCI_PS_PLS_GET(v));
   3243  1.28.2.34     skrll 		if (sc->sc_vendor_port_status)
   3244  1.28.2.34     skrll 			i = sc->sc_vendor_port_status(sc, v, i);
   3245        1.1  jakllsch 		USETW(ps.wPortStatus, i);
   3246        1.1  jakllsch 		i = 0;
   3247        1.1  jakllsch 		if (v & XHCI_PS_CSC)    i |= UPS_C_CONNECT_STATUS;
   3248        1.1  jakllsch 		if (v & XHCI_PS_PEC)    i |= UPS_C_PORT_ENABLED;
   3249        1.1  jakllsch 		if (v & XHCI_PS_OCC)    i |= UPS_C_OVERCURRENT_INDICATOR;
   3250        1.1  jakllsch 		if (v & XHCI_PS_PRC)	i |= UPS_C_PORT_RESET;
   3251  1.28.2.19     skrll 		if (v & XHCI_PS_WRC)	i |= UPS_C_BH_PORT_RESET;
   3252  1.28.2.19     skrll 		if (v & XHCI_PS_PLC)	i |= UPS_C_PORT_LINK_STATE;
   3253  1.28.2.19     skrll 		if (v & XHCI_PS_CEC)	i |= UPS_C_PORT_CONFIG_ERROR;
   3254        1.1  jakllsch 		USETW(ps.wPortChange, i);
   3255  1.28.2.12     skrll 		totlen = min(len, sizeof(ps));
   3256  1.28.2.12     skrll 		memcpy(buf, &ps, totlen);
   3257        1.1  jakllsch 		break;
   3258        1.1  jakllsch 	case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
   3259  1.28.2.12     skrll 		return -1;
   3260  1.28.2.19     skrll 	case C(UR_SET_HUB_DEPTH, UT_WRITE_CLASS_DEVICE):
   3261  1.28.2.19     skrll 		break;
   3262        1.1  jakllsch 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
   3263        1.1  jakllsch 		break;
   3264  1.28.2.44     skrll 	/* Set Port Feature request */
   3265  1.28.2.21     skrll 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER): {
   3266  1.28.2.19     skrll 		int optval = (index >> 8) & 0xff;
   3267  1.28.2.19     skrll 		index &= 0xff;
   3268  1.28.2.19     skrll 		if (index < 1 || index > sc->sc_maxports) {
   3269  1.28.2.12     skrll 			return -1;
   3270        1.1  jakllsch 		}
   3271  1.28.2.19     skrll 		port = XHCI_PORTSC(index);
   3272        1.1  jakllsch 		v = xhci_op_read_4(sc, port);
   3273       1.27     skrll 		DPRINTFN(4, "portsc=0x%08x", v, 0, 0, 0);
   3274        1.1  jakllsch 		v &= ~XHCI_PS_CLEAR;
   3275        1.1  jakllsch 		switch (value) {
   3276        1.1  jakllsch 		case UHF_PORT_ENABLE:
   3277        1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PED);
   3278        1.1  jakllsch 			break;
   3279        1.1  jakllsch 		case UHF_PORT_SUSPEND:
   3280        1.1  jakllsch 			/* XXX suspend */
   3281        1.1  jakllsch 			break;
   3282        1.1  jakllsch 		case UHF_PORT_RESET:
   3283  1.28.2.43     skrll 			v &= ~(XHCI_PS_PED | XHCI_PS_PR);
   3284        1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PR);
   3285        1.1  jakllsch 			/* Wait for reset to complete. */
   3286        1.1  jakllsch 			usb_delay_ms(&sc->sc_bus, USB_PORT_ROOT_RESET_DELAY);
   3287        1.1  jakllsch 			if (sc->sc_dying) {
   3288  1.28.2.12     skrll 				return -1;
   3289        1.1  jakllsch 			}
   3290        1.1  jakllsch 			v = xhci_op_read_4(sc, port);
   3291        1.1  jakllsch 			if (v & XHCI_PS_PR) {
   3292        1.1  jakllsch 				xhci_op_write_4(sc, port, v & ~XHCI_PS_PR);
   3293        1.1  jakllsch 				usb_delay_ms(&sc->sc_bus, 10);
   3294        1.1  jakllsch 				/* XXX */
   3295        1.1  jakllsch 			}
   3296        1.1  jakllsch 			break;
   3297        1.1  jakllsch 		case UHF_PORT_POWER:
   3298        1.1  jakllsch 			/* XXX power control */
   3299        1.1  jakllsch 			break;
   3300        1.1  jakllsch 		/* XXX more */
   3301        1.1  jakllsch 		case UHF_C_PORT_RESET:
   3302        1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PRC);
   3303        1.1  jakllsch 			break;
   3304  1.28.2.19     skrll 		case UHF_PORT_U1_TIMEOUT:
   3305  1.28.2.62     skrll 			if (XHCI_PS_SPEED_GET(v) < XHCI_PS_SPEED_SS) {
   3306  1.28.2.19     skrll 				return -1;
   3307  1.28.2.19     skrll 			}
   3308  1.28.2.19     skrll 			port = XHCI_PORTPMSC(index);
   3309  1.28.2.19     skrll 			v = xhci_op_read_4(sc, port);
   3310  1.28.2.19     skrll 			v &= ~XHCI_PM3_U1TO_SET(0xff);
   3311  1.28.2.19     skrll 			v |= XHCI_PM3_U1TO_SET(optval);
   3312  1.28.2.19     skrll 			xhci_op_write_4(sc, port, v);
   3313  1.28.2.19     skrll 			break;
   3314  1.28.2.19     skrll 		case UHF_PORT_U2_TIMEOUT:
   3315  1.28.2.62     skrll 			if (XHCI_PS_SPEED_GET(v) < XHCI_PS_SPEED_SS) {
   3316  1.28.2.19     skrll 				return -1;
   3317  1.28.2.19     skrll 			}
   3318  1.28.2.19     skrll 			port = XHCI_PORTPMSC(index);
   3319  1.28.2.19     skrll 			v = xhci_op_read_4(sc, port);
   3320  1.28.2.19     skrll 			v &= ~XHCI_PM3_U2TO_SET(0xff);
   3321  1.28.2.19     skrll 			v |= XHCI_PM3_U2TO_SET(optval);
   3322  1.28.2.19     skrll 			xhci_op_write_4(sc, port, v);
   3323  1.28.2.19     skrll 			break;
   3324        1.1  jakllsch 		default:
   3325  1.28.2.12     skrll 			return -1;
   3326        1.1  jakllsch 		}
   3327  1.28.2.19     skrll 	}
   3328        1.1  jakllsch 		break;
   3329        1.1  jakllsch 	case C(UR_CLEAR_TT_BUFFER, UT_WRITE_CLASS_OTHER):
   3330        1.1  jakllsch 	case C(UR_RESET_TT, UT_WRITE_CLASS_OTHER):
   3331        1.1  jakllsch 	case C(UR_GET_TT_STATE, UT_READ_CLASS_OTHER):
   3332        1.1  jakllsch 	case C(UR_STOP_TT, UT_WRITE_CLASS_OTHER):
   3333        1.1  jakllsch 		break;
   3334        1.1  jakllsch 	default:
   3335  1.28.2.12     skrll 		/* default from usbroothub */
   3336  1.28.2.12     skrll 		return buflen;
   3337        1.1  jakllsch 	}
   3338        1.1  jakllsch 
   3339  1.28.2.12     skrll 	return totlen;
   3340        1.1  jakllsch }
   3341        1.1  jakllsch 
   3342  1.28.2.17     skrll /* root hub interrupt */
   3343        1.1  jakllsch 
   3344        1.1  jakllsch static usbd_status
   3345  1.28.2.14     skrll xhci_root_intr_transfer(struct usbd_xfer *xfer)
   3346        1.1  jakllsch {
   3347  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3348        1.1  jakllsch 	usbd_status err;
   3349        1.1  jakllsch 
   3350       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3351       1.27     skrll 
   3352        1.1  jakllsch 	/* Insert last in queue. */
   3353        1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3354        1.1  jakllsch 	err = usb_insert_transfer(xfer);
   3355        1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3356        1.1  jakllsch 	if (err)
   3357        1.1  jakllsch 		return err;
   3358        1.1  jakllsch 
   3359        1.1  jakllsch 	/* Pipe isn't running, start first */
   3360  1.28.2.13     skrll 	return xhci_root_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   3361        1.1  jakllsch }
   3362        1.1  jakllsch 
   3363  1.28.2.20     skrll /* Wait for roothub port status/change */
   3364        1.1  jakllsch static usbd_status
   3365  1.28.2.14     skrll xhci_root_intr_start(struct usbd_xfer *xfer)
   3366        1.1  jakllsch {
   3367  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3368        1.1  jakllsch 
   3369       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3370       1.27     skrll 
   3371        1.1  jakllsch 	if (sc->sc_dying)
   3372        1.1  jakllsch 		return USBD_IOERROR;
   3373        1.1  jakllsch 
   3374        1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3375        1.1  jakllsch 	sc->sc_intrxfer = xfer;
   3376        1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3377        1.1  jakllsch 
   3378        1.1  jakllsch 	return USBD_IN_PROGRESS;
   3379        1.1  jakllsch }
   3380        1.1  jakllsch 
   3381        1.1  jakllsch static void
   3382  1.28.2.14     skrll xhci_root_intr_abort(struct usbd_xfer *xfer)
   3383        1.1  jakllsch {
   3384  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3385        1.1  jakllsch 
   3386       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3387       1.27     skrll 
   3388        1.1  jakllsch 	KASSERT(mutex_owned(&sc->sc_lock));
   3389   1.28.2.5     skrll 	KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
   3390       1.21     skrll 
   3391       1.22     skrll 	sc->sc_intrxfer = NULL;
   3392       1.22     skrll 
   3393   1.28.2.5     skrll 	xfer->ux_status = USBD_CANCELLED;
   3394        1.1  jakllsch 	usb_transfer_complete(xfer);
   3395        1.1  jakllsch }
   3396        1.1  jakllsch 
   3397        1.1  jakllsch static void
   3398  1.28.2.14     skrll xhci_root_intr_close(struct usbd_pipe *pipe)
   3399        1.1  jakllsch {
   3400  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   3401        1.1  jakllsch 
   3402       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3403       1.27     skrll 
   3404        1.1  jakllsch 	KASSERT(mutex_owned(&sc->sc_lock));
   3405        1.1  jakllsch 
   3406        1.1  jakllsch 	sc->sc_intrxfer = NULL;
   3407        1.1  jakllsch }
   3408        1.1  jakllsch 
   3409        1.1  jakllsch static void
   3410  1.28.2.14     skrll xhci_root_intr_done(struct usbd_xfer *xfer)
   3411        1.1  jakllsch {
   3412       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3413       1.27     skrll 
   3414        1.1  jakllsch }
   3415        1.1  jakllsch 
   3416        1.1  jakllsch /* -------------- */
   3417        1.1  jakllsch /* device control */
   3418        1.1  jakllsch 
   3419        1.1  jakllsch static usbd_status
   3420  1.28.2.14     skrll xhci_device_ctrl_transfer(struct usbd_xfer *xfer)
   3421        1.1  jakllsch {
   3422  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3423        1.1  jakllsch 	usbd_status err;
   3424        1.1  jakllsch 
   3425       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3426       1.27     skrll 
   3427        1.1  jakllsch 	/* Insert last in queue. */
   3428        1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3429        1.1  jakllsch 	err = usb_insert_transfer(xfer);
   3430        1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3431        1.1  jakllsch 	if (err)
   3432  1.28.2.13     skrll 		return err;
   3433        1.1  jakllsch 
   3434        1.1  jakllsch 	/* Pipe isn't running, start first */
   3435  1.28.2.13     skrll 	return xhci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   3436        1.1  jakllsch }
   3437        1.1  jakllsch 
   3438        1.1  jakllsch static usbd_status
   3439  1.28.2.14     skrll xhci_device_ctrl_start(struct usbd_xfer *xfer)
   3440        1.1  jakllsch {
   3441  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3442   1.28.2.5     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   3443   1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   3444        1.1  jakllsch 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   3445  1.28.2.69     skrll 	struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
   3446   1.28.2.5     skrll 	usb_device_request_t * const req = &xfer->ux_request;
   3447  1.28.2.34     skrll 	const int isread = usbd_xfer_isread(xfer);
   3448        1.1  jakllsch 	const uint32_t len = UGETW(req->wLength);
   3449   1.28.2.5     skrll 	usb_dma_t * const dma = &xfer->ux_dmabuf;
   3450        1.1  jakllsch 	uint64_t parameter;
   3451        1.1  jakllsch 	uint32_t status;
   3452        1.1  jakllsch 	uint32_t control;
   3453        1.1  jakllsch 	u_int i;
   3454        1.1  jakllsch 
   3455       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3456       1.27     skrll 	DPRINTFN(12, "req: %04x %04x %04x %04x",
   3457       1.27     skrll 	    req->bmRequestType | (req->bRequest << 8), UGETW(req->wValue),
   3458       1.27     skrll 	    UGETW(req->wIndex), UGETW(req->wLength));
   3459        1.1  jakllsch 
   3460        1.1  jakllsch 	/* we rely on the bottom bits for extra info */
   3461  1.28.2.76     skrll 	KASSERTMSG(((uintptr_t)xfer & 0x3) == 0x0, "xfer %zx",
   3462  1.28.2.76     skrll 	    (uintptr_t) xfer);
   3463        1.1  jakllsch 
   3464   1.28.2.5     skrll 	KASSERT((xfer->ux_rqflags & URQ_REQUEST) != 0);
   3465        1.1  jakllsch 
   3466        1.1  jakllsch 	i = 0;
   3467        1.1  jakllsch 
   3468        1.1  jakllsch 	/* setup phase */
   3469        1.1  jakllsch 	memcpy(&parameter, req, sizeof(*req));
   3470        1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) | XHCI_TRB_2_BYTES_SET(sizeof(*req));
   3471        1.1  jakllsch 	control = ((len == 0) ? XHCI_TRB_3_TRT_NONE :
   3472        1.1  jakllsch 	     (isread ? XHCI_TRB_3_TRT_IN : XHCI_TRB_3_TRT_OUT)) |
   3473        1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_SETUP_STAGE) |
   3474        1.1  jakllsch 	    XHCI_TRB_3_IDT_BIT;
   3475        1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3476        1.1  jakllsch 
   3477  1.28.2.50     skrll 	if (len != 0) {
   3478  1.28.2.50     skrll 		/* data phase */
   3479  1.28.2.50     skrll 		parameter = DMAADDR(dma, 0);
   3480  1.28.2.76     skrll 		KASSERTMSG(len <= 0x10000, "len %d", len);
   3481  1.28.2.50     skrll 		status = XHCI_TRB_2_IRQ_SET(0) |
   3482  1.28.2.50     skrll 		    XHCI_TRB_2_TDSZ_SET(1) |
   3483  1.28.2.50     skrll 		    XHCI_TRB_2_BYTES_SET(len);
   3484  1.28.2.50     skrll 		control = (isread ? XHCI_TRB_3_DIR_IN : 0) |
   3485  1.28.2.50     skrll 		    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_DATA_STAGE) |
   3486  1.28.2.50     skrll 		    XHCI_TRB_3_CHAIN_BIT | XHCI_TRB_3_ENT_BIT;
   3487  1.28.2.50     skrll 		xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3488  1.28.2.50     skrll 
   3489  1.28.2.50     skrll 		parameter = (uintptr_t)xfer | 0x3;
   3490  1.28.2.50     skrll 		status = XHCI_TRB_2_IRQ_SET(0);
   3491  1.28.2.50     skrll 		control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_EVENT_DATA) |
   3492  1.28.2.50     skrll 		    XHCI_TRB_3_IOC_BIT;
   3493  1.28.2.50     skrll 		xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3494  1.28.2.50     skrll 	}
   3495        1.1  jakllsch 
   3496        1.1  jakllsch 	parameter = 0;
   3497       1.28     skrll 	status = XHCI_TRB_2_IRQ_SET(0);
   3498        1.1  jakllsch 	/* the status stage has inverted direction */
   3499       1.28     skrll 	control = ((isread && (len > 0)) ? 0 : XHCI_TRB_3_DIR_IN) |
   3500        1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_STATUS_STAGE) |
   3501        1.1  jakllsch 	    XHCI_TRB_3_CHAIN_BIT | XHCI_TRB_3_ENT_BIT;
   3502        1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3503        1.1  jakllsch 
   3504        1.1  jakllsch 	parameter = (uintptr_t)xfer | 0x0;
   3505        1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0);
   3506        1.1  jakllsch 	control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_EVENT_DATA) |
   3507        1.1  jakllsch 	    XHCI_TRB_3_IOC_BIT;
   3508        1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3509        1.1  jakllsch 
   3510        1.1  jakllsch 	mutex_enter(&tr->xr_lock);
   3511        1.1  jakllsch 	xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
   3512        1.1  jakllsch 	mutex_exit(&tr->xr_lock);
   3513        1.1  jakllsch 
   3514        1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   3515        1.1  jakllsch 
   3516   1.28.2.5     skrll 	if (xfer->ux_timeout && !sc->sc_bus.ub_usepolling) {
   3517   1.28.2.5     skrll 		callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
   3518        1.1  jakllsch 		    xhci_timeout, xfer);
   3519        1.1  jakllsch 	}
   3520        1.1  jakllsch 
   3521        1.1  jakllsch 	return USBD_IN_PROGRESS;
   3522        1.1  jakllsch }
   3523        1.1  jakllsch 
   3524        1.1  jakllsch static void
   3525  1.28.2.14     skrll xhci_device_ctrl_done(struct usbd_xfer *xfer)
   3526        1.1  jakllsch {
   3527       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3528  1.28.2.53     skrll 	usb_device_request_t *req = &xfer->ux_request;
   3529  1.28.2.53     skrll 	int len = UGETW(req->wLength);
   3530  1.28.2.53     skrll 	int rd = req->bmRequestType & UT_READ;
   3531  1.28.2.53     skrll 
   3532  1.28.2.53     skrll 	if (len)
   3533  1.28.2.53     skrll 		usb_syncmem(&xfer->ux_dmabuf, 0, len,
   3534  1.28.2.53     skrll 		    rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3535        1.1  jakllsch }
   3536        1.1  jakllsch 
   3537        1.1  jakllsch static void
   3538  1.28.2.14     skrll xhci_device_ctrl_abort(struct usbd_xfer *xfer)
   3539        1.1  jakllsch {
   3540       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3541  1.28.2.19     skrll 
   3542  1.28.2.19     skrll 	xhci_abort_xfer(xfer, USBD_CANCELLED);
   3543        1.1  jakllsch }
   3544        1.1  jakllsch 
   3545        1.1  jakllsch static void
   3546  1.28.2.14     skrll xhci_device_ctrl_close(struct usbd_pipe *pipe)
   3547        1.1  jakllsch {
   3548       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3549  1.28.2.19     skrll 
   3550  1.28.2.33     skrll 	xhci_close_pipe(pipe);
   3551        1.1  jakllsch }
   3552        1.1  jakllsch 
   3553  1.28.2.15     skrll /* ------------------ */
   3554  1.28.2.15     skrll /* device isochronous */
   3555        1.1  jakllsch 
   3556        1.1  jakllsch /* ----------- */
   3557        1.1  jakllsch /* device bulk */
   3558        1.1  jakllsch 
   3559        1.1  jakllsch static usbd_status
   3560  1.28.2.14     skrll xhci_device_bulk_transfer(struct usbd_xfer *xfer)
   3561        1.1  jakllsch {
   3562  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3563        1.1  jakllsch 	usbd_status err;
   3564        1.1  jakllsch 
   3565       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3566       1.27     skrll 
   3567        1.1  jakllsch 	/* Insert last in queue. */
   3568        1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3569        1.1  jakllsch 	err = usb_insert_transfer(xfer);
   3570        1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3571        1.1  jakllsch 	if (err)
   3572        1.1  jakllsch 		return err;
   3573        1.1  jakllsch 
   3574        1.1  jakllsch 	/*
   3575        1.1  jakllsch 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   3576        1.1  jakllsch 	 * so start it first.
   3577        1.1  jakllsch 	 */
   3578  1.28.2.13     skrll 	return xhci_device_bulk_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   3579        1.1  jakllsch }
   3580        1.1  jakllsch 
   3581        1.1  jakllsch static usbd_status
   3582  1.28.2.14     skrll xhci_device_bulk_start(struct usbd_xfer *xfer)
   3583        1.1  jakllsch {
   3584  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3585   1.28.2.5     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   3586   1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   3587        1.1  jakllsch 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   3588  1.28.2.69     skrll 	struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
   3589   1.28.2.5     skrll 	const uint32_t len = xfer->ux_length;
   3590   1.28.2.5     skrll 	usb_dma_t * const dma = &xfer->ux_dmabuf;
   3591        1.1  jakllsch 	uint64_t parameter;
   3592        1.1  jakllsch 	uint32_t status;
   3593        1.1  jakllsch 	uint32_t control;
   3594        1.1  jakllsch 	u_int i = 0;
   3595        1.1  jakllsch 
   3596       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3597       1.27     skrll 
   3598       1.27     skrll 	DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   3599        1.1  jakllsch 
   3600        1.1  jakllsch 	if (sc->sc_dying)
   3601        1.1  jakllsch 		return USBD_IOERROR;
   3602        1.1  jakllsch 
   3603   1.28.2.5     skrll 	KASSERT((xfer->ux_rqflags & URQ_REQUEST) == 0);
   3604        1.1  jakllsch 
   3605        1.1  jakllsch 	parameter = DMAADDR(dma, 0);
   3606       1.11       dsl 	/*
   3607       1.13       dsl 	 * XXX: (dsl) The physical buffer must not cross a 64k boundary.
   3608       1.11       dsl 	 * If the user supplied buffer crosses such a boundary then 2
   3609       1.11       dsl 	 * (or more) TRB should be used.
   3610       1.11       dsl 	 * If multiple TRB are used the td_size field must be set correctly.
   3611       1.11       dsl 	 * For v1.0 devices (like ivy bridge) this is the number of usb data
   3612       1.11       dsl 	 * blocks needed to complete the transfer.
   3613       1.11       dsl 	 * Setting it to 1 in the last TRB causes an extra zero-length
   3614       1.11       dsl 	 * data block be sent.
   3615       1.11       dsl 	 * The earlier documentation differs, I don't know how it behaves.
   3616       1.11       dsl 	 */
   3617  1.28.2.76     skrll 	KASSERTMSG(len <= 0x10000, "len %d", len);
   3618        1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) |
   3619        1.1  jakllsch 	    XHCI_TRB_2_TDSZ_SET(1) |
   3620        1.1  jakllsch 	    XHCI_TRB_2_BYTES_SET(len);
   3621        1.1  jakllsch 	control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_NORMAL) |
   3622        1.1  jakllsch 	    XHCI_TRB_3_ISP_BIT | XHCI_TRB_3_IOC_BIT;
   3623        1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3624        1.1  jakllsch 
   3625        1.1  jakllsch 	mutex_enter(&tr->xr_lock);
   3626        1.1  jakllsch 	xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
   3627        1.1  jakllsch 	mutex_exit(&tr->xr_lock);
   3628        1.1  jakllsch 
   3629        1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   3630        1.1  jakllsch 
   3631  1.28.2.52     skrll 	if (xfer->ux_timeout && !sc->sc_bus.ub_usepolling) {
   3632  1.28.2.52     skrll 		callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
   3633  1.28.2.52     skrll 		    xhci_timeout, xfer);
   3634  1.28.2.52     skrll 	}
   3635  1.28.2.52     skrll 
   3636        1.1  jakllsch 	return USBD_IN_PROGRESS;
   3637        1.1  jakllsch }
   3638        1.1  jakllsch 
   3639        1.1  jakllsch static void
   3640  1.28.2.14     skrll xhci_device_bulk_done(struct usbd_xfer *xfer)
   3641        1.1  jakllsch {
   3642       1.27     skrll #ifdef USB_DEBUG
   3643   1.28.2.5     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   3644   1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   3645       1.27     skrll #endif
   3646  1.28.2.34     skrll 	const int isread = usbd_xfer_isread(xfer);
   3647        1.1  jakllsch 
   3648       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3649        1.1  jakllsch 
   3650       1.27     skrll 	DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   3651        1.1  jakllsch 
   3652   1.28.2.5     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   3653        1.1  jakllsch 	    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3654        1.1  jakllsch }
   3655        1.1  jakllsch 
   3656        1.1  jakllsch static void
   3657  1.28.2.14     skrll xhci_device_bulk_abort(struct usbd_xfer *xfer)
   3658        1.1  jakllsch {
   3659       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3660  1.28.2.19     skrll 
   3661  1.28.2.19     skrll 	xhci_abort_xfer(xfer, USBD_CANCELLED);
   3662        1.1  jakllsch }
   3663        1.1  jakllsch 
   3664        1.1  jakllsch static void
   3665  1.28.2.14     skrll xhci_device_bulk_close(struct usbd_pipe *pipe)
   3666        1.1  jakllsch {
   3667       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3668  1.28.2.19     skrll 
   3669  1.28.2.33     skrll 	xhci_close_pipe(pipe);
   3670        1.1  jakllsch }
   3671        1.1  jakllsch 
   3672  1.28.2.15     skrll /* ---------------- */
   3673  1.28.2.15     skrll /* device interrupt */
   3674        1.1  jakllsch 
   3675        1.1  jakllsch static usbd_status
   3676  1.28.2.14     skrll xhci_device_intr_transfer(struct usbd_xfer *xfer)
   3677        1.1  jakllsch {
   3678  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3679        1.1  jakllsch 	usbd_status err;
   3680        1.1  jakllsch 
   3681       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3682       1.27     skrll 
   3683        1.1  jakllsch 	/* Insert last in queue. */
   3684        1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3685        1.1  jakllsch 	err = usb_insert_transfer(xfer);
   3686        1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3687        1.1  jakllsch 	if (err)
   3688        1.1  jakllsch 		return err;
   3689        1.1  jakllsch 
   3690        1.1  jakllsch 	/*
   3691        1.1  jakllsch 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   3692        1.1  jakllsch 	 * so start it first.
   3693        1.1  jakllsch 	 */
   3694  1.28.2.13     skrll 	return xhci_device_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   3695        1.1  jakllsch }
   3696        1.1  jakllsch 
   3697        1.1  jakllsch static usbd_status
   3698  1.28.2.14     skrll xhci_device_intr_start(struct usbd_xfer *xfer)
   3699        1.1  jakllsch {
   3700  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3701   1.28.2.5     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   3702   1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   3703        1.1  jakllsch 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   3704  1.28.2.69     skrll 	struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
   3705   1.28.2.5     skrll 	const uint32_t len = xfer->ux_length;
   3706   1.28.2.5     skrll 	usb_dma_t * const dma = &xfer->ux_dmabuf;
   3707        1.1  jakllsch 	uint64_t parameter;
   3708        1.1  jakllsch 	uint32_t status;
   3709        1.1  jakllsch 	uint32_t control;
   3710        1.1  jakllsch 	u_int i = 0;
   3711        1.1  jakllsch 
   3712       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3713       1.27     skrll 
   3714       1.27     skrll 	DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   3715        1.1  jakllsch 
   3716        1.1  jakllsch 	if (sc->sc_dying)
   3717        1.1  jakllsch 		return USBD_IOERROR;
   3718        1.1  jakllsch 
   3719   1.28.2.5     skrll 	KASSERT((xfer->ux_rqflags & URQ_REQUEST) == 0);
   3720        1.1  jakllsch 
   3721        1.1  jakllsch 	parameter = DMAADDR(dma, 0);
   3722  1.28.2.76     skrll 	KASSERTMSG(len <= 0x10000, "len %d", len);
   3723        1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) |
   3724        1.1  jakllsch 	    XHCI_TRB_2_TDSZ_SET(1) |
   3725        1.1  jakllsch 	    XHCI_TRB_2_BYTES_SET(len);
   3726        1.1  jakllsch 	control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_NORMAL) |
   3727        1.1  jakllsch 	    XHCI_TRB_3_ISP_BIT | XHCI_TRB_3_IOC_BIT;
   3728        1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3729        1.1  jakllsch 
   3730        1.1  jakllsch 	mutex_enter(&tr->xr_lock);
   3731        1.1  jakllsch 	xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
   3732        1.1  jakllsch 	mutex_exit(&tr->xr_lock);
   3733        1.1  jakllsch 
   3734        1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   3735        1.1  jakllsch 
   3736  1.28.2.52     skrll 	if (xfer->ux_timeout && !sc->sc_bus.ub_usepolling) {
   3737  1.28.2.52     skrll 		callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
   3738  1.28.2.52     skrll 		    xhci_timeout, xfer);
   3739  1.28.2.52     skrll 	}
   3740  1.28.2.52     skrll 
   3741        1.1  jakllsch 	return USBD_IN_PROGRESS;
   3742        1.1  jakllsch }
   3743        1.1  jakllsch 
   3744        1.1  jakllsch static void
   3745  1.28.2.14     skrll xhci_device_intr_done(struct usbd_xfer *xfer)
   3746        1.1  jakllsch {
   3747  1.28.2.57     skrll 	struct xhci_softc * const sc __diagused = XHCI_XFER2SC(xfer);
   3748       1.27     skrll #ifdef USB_DEBUG
   3749   1.28.2.5     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   3750   1.28.2.5     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   3751       1.19     ozaki #endif
   3752  1.28.2.34     skrll 	const int isread = usbd_xfer_isread(xfer);
   3753        1.1  jakllsch 
   3754       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3755       1.27     skrll 
   3756       1.27     skrll 	DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   3757        1.1  jakllsch 
   3758   1.28.2.5     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
   3759        1.1  jakllsch 
   3760   1.28.2.5     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   3761        1.1  jakllsch 	    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3762        1.1  jakllsch }
   3763        1.1  jakllsch 
   3764        1.1  jakllsch static void
   3765  1.28.2.14     skrll xhci_device_intr_abort(struct usbd_xfer *xfer)
   3766        1.1  jakllsch {
   3767  1.28.2.57     skrll 	struct xhci_softc * const sc __diagused = XHCI_XFER2SC(xfer);
   3768       1.27     skrll 
   3769       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3770       1.10     skrll 
   3771       1.10     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   3772       1.27     skrll 	DPRINTFN(15, "%p", xfer, 0, 0, 0);
   3773   1.28.2.5     skrll 	KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
   3774  1.28.2.19     skrll 	xhci_abort_xfer(xfer, USBD_CANCELLED);
   3775        1.1  jakllsch }
   3776        1.1  jakllsch 
   3777        1.1  jakllsch static void
   3778  1.28.2.14     skrll xhci_device_intr_close(struct usbd_pipe *pipe)
   3779        1.1  jakllsch {
   3780  1.28.2.42     skrll 	//struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   3781       1.27     skrll 
   3782       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3783       1.27     skrll 	DPRINTFN(15, "%p", pipe, 0, 0, 0);
   3784       1.27     skrll 
   3785  1.28.2.33     skrll 	xhci_close_pipe(pipe);
   3786        1.1  jakllsch }
   3787        1.1  jakllsch 
   3788        1.1  jakllsch /* ------------ */
   3789        1.1  jakllsch 
   3790        1.1  jakllsch static void
   3791        1.1  jakllsch xhci_timeout(void *addr)
   3792        1.1  jakllsch {
   3793        1.1  jakllsch 	struct xhci_xfer * const xx = addr;
   3794  1.28.2.18     skrll 	struct usbd_xfer * const xfer = &xx->xx_xfer;
   3795  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3796        1.1  jakllsch 
   3797       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3798       1.27     skrll 
   3799        1.1  jakllsch 	if (sc->sc_dying) {
   3800        1.1  jakllsch 		return;
   3801        1.1  jakllsch 	}
   3802        1.1  jakllsch 
   3803  1.28.2.68     skrll 	usb_init_task(&xfer->ux_aborttask, xhci_timeout_task, addr,
   3804        1.1  jakllsch 	    USB_TASKQ_MPSAFE);
   3805  1.28.2.68     skrll 	usb_add_task(xx->xx_xfer.ux_pipe->up_dev, &xfer->ux_aborttask,
   3806        1.1  jakllsch 	    USB_TASKQ_HC);
   3807        1.1  jakllsch }
   3808        1.1  jakllsch 
   3809        1.1  jakllsch static void
   3810        1.1  jakllsch xhci_timeout_task(void *addr)
   3811        1.1  jakllsch {
   3812  1.28.2.18     skrll 	struct usbd_xfer * const xfer = addr;
   3813  1.28.2.42     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3814        1.1  jakllsch 
   3815       1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3816       1.27     skrll 
   3817        1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3818        1.1  jakllsch #if 0
   3819        1.1  jakllsch 	xhci_abort_xfer(xfer, USBD_TIMEOUT);
   3820        1.1  jakllsch #else
   3821   1.28.2.5     skrll 	xfer->ux_status = USBD_TIMEOUT;
   3822        1.1  jakllsch 	usb_transfer_complete(xfer);
   3823        1.1  jakllsch #endif
   3824        1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3825        1.1  jakllsch }
   3826