Home | History | Annotate | Line # | Download | only in usb
xhci.c revision 1.40
      1  1.40     skrll /*	$NetBSD: xhci.c,v 1.40 2016/04/30 15:02:53 skrll Exp $	*/
      2   1.1  jakllsch 
      3   1.1  jakllsch /*
      4   1.1  jakllsch  * Copyright (c) 2013 Jonathan A. Kollasch
      5   1.1  jakllsch  * All rights reserved.
      6   1.1  jakllsch  *
      7   1.1  jakllsch  * Redistribution and use in source and binary forms, with or without
      8   1.1  jakllsch  * modification, are permitted provided that the following conditions
      9   1.1  jakllsch  * are met:
     10   1.1  jakllsch  * 1. Redistributions of source code must retain the above copyright
     11   1.1  jakllsch  *    notice, this list of conditions and the following disclaimer.
     12   1.1  jakllsch  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1  jakllsch  *    notice, this list of conditions and the following disclaimer in the
     14   1.1  jakllsch  *    documentation and/or other materials provided with the distribution.
     15   1.1  jakllsch  *
     16   1.1  jakllsch  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
     17   1.1  jakllsch  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     18   1.1  jakllsch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     19   1.1  jakllsch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
     20   1.1  jakllsch  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
     21   1.1  jakllsch  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
     22   1.1  jakllsch  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
     23   1.1  jakllsch  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
     24   1.1  jakllsch  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
     25   1.1  jakllsch  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
     26   1.1  jakllsch  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     27   1.1  jakllsch  */
     28   1.1  jakllsch 
     29  1.34     skrll /*
     30  1.34     skrll  * USB rev 3.1 specification
     31  1.34     skrll  *  http://www.usb.org/developers/docs/usb_31_040315.zip
     32  1.34     skrll  * USB rev 2.0 specification
     33  1.34     skrll  *  http://www.usb.org/developers/docs/usb20_docs/usb_20_031815.zip
     34  1.34     skrll  * xHCI rev 1.1 specification
     35  1.34     skrll  *  http://www.intel.com/content/dam/www/public/us/en/documents/technical-specifications/extensible-host-controler-interface-usb-xhci.pdf
     36  1.34     skrll  */
     37  1.34     skrll 
     38   1.1  jakllsch #include <sys/cdefs.h>
     39  1.40     skrll __KERNEL_RCSID(0, "$NetBSD: xhci.c,v 1.40 2016/04/30 15:02:53 skrll Exp $");
     40  1.27     skrll 
     41  1.27     skrll #include "opt_usb.h"
     42   1.1  jakllsch 
     43   1.1  jakllsch #include <sys/param.h>
     44   1.1  jakllsch #include <sys/systm.h>
     45   1.1  jakllsch #include <sys/kernel.h>
     46   1.1  jakllsch #include <sys/kmem.h>
     47   1.1  jakllsch #include <sys/device.h>
     48   1.1  jakllsch #include <sys/select.h>
     49   1.1  jakllsch #include <sys/proc.h>
     50   1.1  jakllsch #include <sys/queue.h>
     51   1.1  jakllsch #include <sys/mutex.h>
     52   1.1  jakllsch #include <sys/condvar.h>
     53   1.1  jakllsch #include <sys/bus.h>
     54   1.1  jakllsch #include <sys/cpu.h>
     55  1.27     skrll #include <sys/sysctl.h>
     56   1.1  jakllsch 
     57   1.1  jakllsch #include <machine/endian.h>
     58   1.1  jakllsch 
     59   1.1  jakllsch #include <dev/usb/usb.h>
     60   1.1  jakllsch #include <dev/usb/usbdi.h>
     61   1.1  jakllsch #include <dev/usb/usbdivar.h>
     62  1.34     skrll #include <dev/usb/usbdi_util.h>
     63  1.27     skrll #include <dev/usb/usbhist.h>
     64   1.1  jakllsch #include <dev/usb/usb_mem.h>
     65   1.1  jakllsch #include <dev/usb/usb_quirks.h>
     66   1.1  jakllsch 
     67   1.1  jakllsch #include <dev/usb/xhcireg.h>
     68   1.1  jakllsch #include <dev/usb/xhcivar.h>
     69  1.34     skrll #include <dev/usb/usbroothub.h>
     70   1.1  jakllsch 
     71  1.27     skrll 
     72  1.27     skrll #ifdef USB_DEBUG
     73  1.27     skrll #ifndef XHCI_DEBUG
     74  1.27     skrll #define xhcidebug 0
     75  1.34     skrll #else /* !XHCI_DEBUG */
     76  1.27     skrll static int xhcidebug = 0;
     77  1.27     skrll 
     78  1.27     skrll SYSCTL_SETUP(sysctl_hw_xhci_setup, "sysctl hw.xhci setup")
     79  1.27     skrll {
     80  1.27     skrll 	int err;
     81  1.27     skrll 	const struct sysctlnode *rnode;
     82  1.27     skrll 	const struct sysctlnode *cnode;
     83  1.27     skrll 
     84  1.27     skrll 	err = sysctl_createv(clog, 0, NULL, &rnode,
     85  1.27     skrll 	    CTLFLAG_PERMANENT, CTLTYPE_NODE, "xhci",
     86  1.27     skrll 	    SYSCTL_DESCR("xhci global controls"),
     87  1.27     skrll 	    NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
     88  1.27     skrll 
     89  1.27     skrll 	if (err)
     90  1.27     skrll 		goto fail;
     91  1.27     skrll 
     92  1.27     skrll 	/* control debugging printfs */
     93  1.27     skrll 	err = sysctl_createv(clog, 0, &rnode, &cnode,
     94  1.27     skrll 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
     95  1.27     skrll 	    "debug", SYSCTL_DESCR("Enable debugging output"),
     96  1.27     skrll 	    NULL, 0, &xhcidebug, sizeof(xhcidebug), CTL_CREATE, CTL_EOL);
     97  1.27     skrll 	if (err)
     98  1.27     skrll 		goto fail;
     99  1.27     skrll 
    100  1.27     skrll 	return;
    101  1.27     skrll fail:
    102  1.27     skrll 	aprint_error("%s: sysctl_createv failed (err = %d)\n", __func__, err);
    103  1.27     skrll }
    104  1.27     skrll 
    105  1.34     skrll #endif /* !XHCI_DEBUG */
    106  1.27     skrll #endif /* USB_DEBUG */
    107  1.27     skrll 
    108  1.27     skrll #define DPRINTFN(N,FMT,A,B,C,D) USBHIST_LOGN(xhcidebug,N,FMT,A,B,C,D)
    109  1.27     skrll #define XHCIHIST_FUNC() USBHIST_FUNC()
    110  1.27     skrll #define XHCIHIST_CALLED(name) USBHIST_CALLED(xhcidebug)
    111   1.1  jakllsch 
    112   1.1  jakllsch #define XHCI_DCI_SLOT 0
    113   1.1  jakllsch #define XHCI_DCI_EP_CONTROL 1
    114   1.1  jakllsch 
    115   1.1  jakllsch #define XHCI_ICI_INPUT_CONTROL 0
    116   1.1  jakllsch 
    117   1.1  jakllsch struct xhci_pipe {
    118   1.1  jakllsch 	struct usbd_pipe xp_pipe;
    119  1.34     skrll 	struct usb_task xp_async_task;
    120   1.1  jakllsch };
    121   1.1  jakllsch 
    122   1.1  jakllsch #define XHCI_COMMAND_RING_TRBS 256
    123   1.1  jakllsch #define XHCI_EVENT_RING_TRBS 256
    124   1.1  jakllsch #define XHCI_EVENT_RING_SEGMENTS 1
    125   1.1  jakllsch #define XHCI_TRB_3_ED_BIT XHCI_TRB_3_ISP_BIT
    126   1.1  jakllsch 
    127  1.34     skrll static usbd_status xhci_open(struct usbd_pipe *);
    128  1.34     skrll static void xhci_close_pipe(struct usbd_pipe *);
    129   1.1  jakllsch static int xhci_intr1(struct xhci_softc * const);
    130   1.1  jakllsch static void xhci_softintr(void *);
    131   1.1  jakllsch static void xhci_poll(struct usbd_bus *);
    132  1.34     skrll static struct usbd_xfer *xhci_allocx(struct usbd_bus *, unsigned int);
    133  1.34     skrll static void xhci_freex(struct usbd_bus *, struct usbd_xfer *);
    134   1.1  jakllsch static void xhci_get_lock(struct usbd_bus *, kmutex_t **);
    135  1.34     skrll static usbd_status xhci_new_device(device_t, struct usbd_bus *, int, int, int,
    136   1.1  jakllsch     struct usbd_port *);
    137  1.34     skrll static int xhci_roothub_ctrl(struct usbd_bus *, usb_device_request_t *,
    138  1.34     skrll     void *, int);
    139   1.1  jakllsch 
    140  1.34     skrll static usbd_status xhci_configure_endpoint(struct usbd_pipe *);
    141  1.34     skrll //static usbd_status xhci_unconfigure_endpoint(struct usbd_pipe *);
    142  1.34     skrll static usbd_status xhci_reset_endpoint(struct usbd_pipe *);
    143  1.34     skrll static usbd_status xhci_stop_endpoint(struct usbd_pipe *);
    144   1.1  jakllsch 
    145  1.34     skrll static usbd_status xhci_set_dequeue(struct usbd_pipe *);
    146   1.1  jakllsch 
    147   1.1  jakllsch static usbd_status xhci_do_command(struct xhci_softc * const,
    148   1.1  jakllsch     struct xhci_trb * const, int);
    149  1.34     skrll static usbd_status xhci_do_command_locked(struct xhci_softc * const,
    150  1.34     skrll     struct xhci_trb * const, int);
    151  1.34     skrll static usbd_status xhci_init_slot(struct usbd_device *, uint32_t, uint32_t, int);
    152   1.1  jakllsch static usbd_status xhci_enable_slot(struct xhci_softc * const,
    153   1.1  jakllsch     uint8_t * const);
    154  1.34     skrll static usbd_status xhci_disable_slot(struct xhci_softc * const, uint8_t);
    155   1.1  jakllsch static usbd_status xhci_address_device(struct xhci_softc * const,
    156   1.1  jakllsch     uint64_t, uint8_t, bool);
    157  1.34     skrll static void xhci_set_dcba(struct xhci_softc * const, uint64_t, int);
    158   1.1  jakllsch static usbd_status xhci_update_ep0_mps(struct xhci_softc * const,
    159   1.1  jakllsch     struct xhci_slot * const, u_int);
    160   1.1  jakllsch static usbd_status xhci_ring_init(struct xhci_softc * const,
    161   1.1  jakllsch     struct xhci_ring * const, size_t, size_t);
    162   1.1  jakllsch static void xhci_ring_free(struct xhci_softc * const, struct xhci_ring * const);
    163   1.1  jakllsch 
    164  1.34     skrll static void xhci_noop(struct usbd_pipe *);
    165   1.1  jakllsch 
    166  1.34     skrll static usbd_status xhci_root_intr_transfer(struct usbd_xfer *);
    167  1.34     skrll static usbd_status xhci_root_intr_start(struct usbd_xfer *);
    168  1.34     skrll static void xhci_root_intr_abort(struct usbd_xfer *);
    169  1.34     skrll static void xhci_root_intr_close(struct usbd_pipe *);
    170  1.34     skrll static void xhci_root_intr_done(struct usbd_xfer *);
    171  1.34     skrll 
    172  1.34     skrll static usbd_status xhci_device_ctrl_transfer(struct usbd_xfer *);
    173  1.34     skrll static usbd_status xhci_device_ctrl_start(struct usbd_xfer *);
    174  1.34     skrll static void xhci_device_ctrl_abort(struct usbd_xfer *);
    175  1.34     skrll static void xhci_device_ctrl_close(struct usbd_pipe *);
    176  1.34     skrll static void xhci_device_ctrl_done(struct usbd_xfer *);
    177  1.34     skrll 
    178  1.34     skrll static usbd_status xhci_device_intr_transfer(struct usbd_xfer *);
    179  1.34     skrll static usbd_status xhci_device_intr_start(struct usbd_xfer *);
    180  1.34     skrll static void xhci_device_intr_abort(struct usbd_xfer *);
    181  1.34     skrll static void xhci_device_intr_close(struct usbd_pipe *);
    182  1.34     skrll static void xhci_device_intr_done(struct usbd_xfer *);
    183  1.34     skrll 
    184  1.34     skrll static usbd_status xhci_device_bulk_transfer(struct usbd_xfer *);
    185  1.34     skrll static usbd_status xhci_device_bulk_start(struct usbd_xfer *);
    186  1.34     skrll static void xhci_device_bulk_abort(struct usbd_xfer *);
    187  1.34     skrll static void xhci_device_bulk_close(struct usbd_pipe *);
    188  1.34     skrll static void xhci_device_bulk_done(struct usbd_xfer *);
    189   1.1  jakllsch 
    190   1.1  jakllsch static void xhci_timeout(void *);
    191   1.1  jakllsch static void xhci_timeout_task(void *);
    192   1.1  jakllsch 
    193   1.1  jakllsch static const struct usbd_bus_methods xhci_bus_methods = {
    194  1.34     skrll 	.ubm_open = xhci_open,
    195  1.34     skrll 	.ubm_softint = xhci_softintr,
    196  1.34     skrll 	.ubm_dopoll = xhci_poll,
    197  1.34     skrll 	.ubm_allocx = xhci_allocx,
    198  1.34     skrll 	.ubm_freex = xhci_freex,
    199  1.34     skrll 	.ubm_getlock = xhci_get_lock,
    200  1.34     skrll 	.ubm_newdev = xhci_new_device,
    201  1.34     skrll 	.ubm_rhctrl = xhci_roothub_ctrl,
    202   1.1  jakllsch };
    203   1.1  jakllsch 
    204   1.1  jakllsch static const struct usbd_pipe_methods xhci_root_intr_methods = {
    205  1.34     skrll 	.upm_transfer = xhci_root_intr_transfer,
    206  1.34     skrll 	.upm_start = xhci_root_intr_start,
    207  1.34     skrll 	.upm_abort = xhci_root_intr_abort,
    208  1.34     skrll 	.upm_close = xhci_root_intr_close,
    209  1.34     skrll 	.upm_cleartoggle = xhci_noop,
    210  1.34     skrll 	.upm_done = xhci_root_intr_done,
    211   1.1  jakllsch };
    212   1.1  jakllsch 
    213   1.1  jakllsch 
    214   1.1  jakllsch static const struct usbd_pipe_methods xhci_device_ctrl_methods = {
    215  1.34     skrll 	.upm_transfer = xhci_device_ctrl_transfer,
    216  1.34     skrll 	.upm_start = xhci_device_ctrl_start,
    217  1.34     skrll 	.upm_abort = xhci_device_ctrl_abort,
    218  1.34     skrll 	.upm_close = xhci_device_ctrl_close,
    219  1.34     skrll 	.upm_cleartoggle = xhci_noop,
    220  1.34     skrll 	.upm_done = xhci_device_ctrl_done,
    221   1.1  jakllsch };
    222   1.1  jakllsch 
    223   1.1  jakllsch static const struct usbd_pipe_methods xhci_device_isoc_methods = {
    224  1.34     skrll 	.upm_cleartoggle = xhci_noop,
    225   1.1  jakllsch };
    226   1.1  jakllsch 
    227   1.1  jakllsch static const struct usbd_pipe_methods xhci_device_bulk_methods = {
    228  1.34     skrll 	.upm_transfer = xhci_device_bulk_transfer,
    229  1.34     skrll 	.upm_start = xhci_device_bulk_start,
    230  1.34     skrll 	.upm_abort = xhci_device_bulk_abort,
    231  1.34     skrll 	.upm_close = xhci_device_bulk_close,
    232  1.34     skrll 	.upm_cleartoggle = xhci_noop,
    233  1.34     skrll 	.upm_done = xhci_device_bulk_done,
    234   1.1  jakllsch };
    235   1.1  jakllsch 
    236   1.1  jakllsch static const struct usbd_pipe_methods xhci_device_intr_methods = {
    237  1.34     skrll 	.upm_transfer = xhci_device_intr_transfer,
    238  1.34     skrll 	.upm_start = xhci_device_intr_start,
    239  1.34     skrll 	.upm_abort = xhci_device_intr_abort,
    240  1.34     skrll 	.upm_close = xhci_device_intr_close,
    241  1.34     skrll 	.upm_cleartoggle = xhci_noop,
    242  1.34     skrll 	.upm_done = xhci_device_intr_done,
    243   1.1  jakllsch };
    244   1.1  jakllsch 
    245   1.1  jakllsch static inline uint32_t
    246  1.34     skrll xhci_read_1(const struct xhci_softc * const sc, bus_size_t offset)
    247  1.34     skrll {
    248  1.34     skrll 	return bus_space_read_1(sc->sc_iot, sc->sc_ioh, offset);
    249  1.34     skrll }
    250  1.34     skrll 
    251  1.34     skrll static inline uint32_t
    252   1.1  jakllsch xhci_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    253   1.1  jakllsch {
    254   1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_ioh, offset);
    255   1.1  jakllsch }
    256   1.1  jakllsch 
    257  1.34     skrll static inline void
    258  1.34     skrll xhci_write_1(const struct xhci_softc * const sc, bus_size_t offset,
    259  1.34     skrll     uint32_t value)
    260  1.34     skrll {
    261  1.34     skrll 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, offset, value);
    262  1.34     skrll }
    263  1.34     skrll 
    264   1.4       apb #if 0 /* unused */
    265   1.1  jakllsch static inline void
    266   1.1  jakllsch xhci_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    267   1.1  jakllsch     uint32_t value)
    268   1.1  jakllsch {
    269   1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, offset, value);
    270   1.1  jakllsch }
    271   1.4       apb #endif /* unused */
    272   1.1  jakllsch 
    273   1.1  jakllsch static inline uint32_t
    274   1.1  jakllsch xhci_cap_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    275   1.1  jakllsch {
    276   1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_cbh, offset);
    277   1.1  jakllsch }
    278   1.1  jakllsch 
    279   1.1  jakllsch static inline uint32_t
    280   1.1  jakllsch xhci_op_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    281   1.1  jakllsch {
    282   1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
    283   1.1  jakllsch }
    284   1.1  jakllsch 
    285   1.1  jakllsch static inline void
    286   1.1  jakllsch xhci_op_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    287   1.1  jakllsch     uint32_t value)
    288   1.1  jakllsch {
    289   1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_obh, offset, value);
    290   1.1  jakllsch }
    291   1.1  jakllsch 
    292   1.1  jakllsch static inline uint64_t
    293   1.1  jakllsch xhci_op_read_8(const struct xhci_softc * const sc, bus_size_t offset)
    294   1.1  jakllsch {
    295   1.1  jakllsch 	uint64_t value;
    296   1.1  jakllsch 
    297   1.1  jakllsch 	if (sc->sc_ac64) {
    298   1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    299   1.1  jakllsch 		value = bus_space_read_8(sc->sc_iot, sc->sc_obh, offset);
    300   1.1  jakllsch #else
    301   1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
    302   1.1  jakllsch 		value |= (uint64_t)bus_space_read_4(sc->sc_iot, sc->sc_obh,
    303   1.1  jakllsch 		    offset + 4) << 32;
    304   1.1  jakllsch #endif
    305   1.1  jakllsch 	} else {
    306   1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
    307   1.1  jakllsch 	}
    308   1.1  jakllsch 
    309   1.1  jakllsch 	return value;
    310   1.1  jakllsch }
    311   1.1  jakllsch 
    312   1.1  jakllsch static inline void
    313   1.1  jakllsch xhci_op_write_8(const struct xhci_softc * const sc, bus_size_t offset,
    314   1.1  jakllsch     uint64_t value)
    315   1.1  jakllsch {
    316   1.1  jakllsch 	if (sc->sc_ac64) {
    317   1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    318   1.1  jakllsch 		bus_space_write_8(sc->sc_iot, sc->sc_obh, offset, value);
    319   1.1  jakllsch #else
    320   1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_obh, offset + 0,
    321   1.1  jakllsch 		    (value >> 0) & 0xffffffff);
    322   1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_obh, offset + 4,
    323   1.1  jakllsch 		    (value >> 32) & 0xffffffff);
    324   1.1  jakllsch #endif
    325   1.1  jakllsch 	} else {
    326   1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_obh, offset, value);
    327   1.1  jakllsch 	}
    328   1.1  jakllsch }
    329   1.1  jakllsch 
    330   1.1  jakllsch static inline uint32_t
    331   1.1  jakllsch xhci_rt_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    332   1.1  jakllsch {
    333   1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
    334   1.1  jakllsch }
    335   1.1  jakllsch 
    336   1.1  jakllsch static inline void
    337   1.1  jakllsch xhci_rt_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    338   1.1  jakllsch     uint32_t value)
    339   1.1  jakllsch {
    340   1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset, value);
    341   1.1  jakllsch }
    342   1.1  jakllsch 
    343   1.4       apb #if 0 /* unused */
    344   1.1  jakllsch static inline uint64_t
    345   1.1  jakllsch xhci_rt_read_8(const struct xhci_softc * const sc, bus_size_t offset)
    346   1.1  jakllsch {
    347   1.1  jakllsch 	uint64_t value;
    348   1.1  jakllsch 
    349   1.1  jakllsch 	if (sc->sc_ac64) {
    350   1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    351   1.1  jakllsch 		value = bus_space_read_8(sc->sc_iot, sc->sc_rbh, offset);
    352   1.1  jakllsch #else
    353   1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
    354   1.1  jakllsch 		value |= (uint64_t)bus_space_read_4(sc->sc_iot, sc->sc_rbh,
    355   1.1  jakllsch 		    offset + 4) << 32;
    356   1.1  jakllsch #endif
    357   1.1  jakllsch 	} else {
    358   1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
    359   1.1  jakllsch 	}
    360   1.1  jakllsch 
    361   1.1  jakllsch 	return value;
    362   1.1  jakllsch }
    363   1.4       apb #endif /* unused */
    364   1.1  jakllsch 
    365   1.1  jakllsch static inline void
    366   1.1  jakllsch xhci_rt_write_8(const struct xhci_softc * const sc, bus_size_t offset,
    367   1.1  jakllsch     uint64_t value)
    368   1.1  jakllsch {
    369   1.1  jakllsch 	if (sc->sc_ac64) {
    370   1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    371   1.1  jakllsch 		bus_space_write_8(sc->sc_iot, sc->sc_rbh, offset, value);
    372   1.1  jakllsch #else
    373   1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset + 0,
    374   1.1  jakllsch 		    (value >> 0) & 0xffffffff);
    375   1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset + 4,
    376   1.1  jakllsch 		    (value >> 32) & 0xffffffff);
    377   1.1  jakllsch #endif
    378   1.1  jakllsch 	} else {
    379   1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset, value);
    380   1.1  jakllsch 	}
    381   1.1  jakllsch }
    382   1.1  jakllsch 
    383   1.4       apb #if 0 /* unused */
    384   1.1  jakllsch static inline uint32_t
    385   1.1  jakllsch xhci_db_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    386   1.1  jakllsch {
    387   1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_dbh, offset);
    388   1.1  jakllsch }
    389   1.4       apb #endif /* unused */
    390   1.1  jakllsch 
    391   1.1  jakllsch static inline void
    392   1.1  jakllsch xhci_db_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    393   1.1  jakllsch     uint32_t value)
    394   1.1  jakllsch {
    395   1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_dbh, offset, value);
    396   1.1  jakllsch }
    397   1.1  jakllsch 
    398   1.1  jakllsch /* --- */
    399   1.1  jakllsch 
    400   1.1  jakllsch static inline uint8_t
    401   1.1  jakllsch xhci_ep_get_type(usb_endpoint_descriptor_t * const ed)
    402   1.1  jakllsch {
    403  1.34     skrll 	u_int eptype = 0;
    404   1.1  jakllsch 
    405   1.1  jakllsch 	switch (UE_GET_XFERTYPE(ed->bmAttributes)) {
    406   1.1  jakllsch 	case UE_CONTROL:
    407   1.1  jakllsch 		eptype = 0x0;
    408   1.1  jakllsch 		break;
    409   1.1  jakllsch 	case UE_ISOCHRONOUS:
    410   1.1  jakllsch 		eptype = 0x1;
    411   1.1  jakllsch 		break;
    412   1.1  jakllsch 	case UE_BULK:
    413   1.1  jakllsch 		eptype = 0x2;
    414   1.1  jakllsch 		break;
    415   1.1  jakllsch 	case UE_INTERRUPT:
    416   1.1  jakllsch 		eptype = 0x3;
    417   1.1  jakllsch 		break;
    418   1.1  jakllsch 	}
    419   1.1  jakllsch 
    420   1.1  jakllsch 	if ((UE_GET_XFERTYPE(ed->bmAttributes) == UE_CONTROL) ||
    421   1.1  jakllsch 	    (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN))
    422   1.1  jakllsch 		return eptype | 0x4;
    423   1.1  jakllsch 	else
    424   1.1  jakllsch 		return eptype;
    425   1.1  jakllsch }
    426   1.1  jakllsch 
    427   1.1  jakllsch static u_int
    428   1.1  jakllsch xhci_ep_get_dci(usb_endpoint_descriptor_t * const ed)
    429   1.1  jakllsch {
    430   1.1  jakllsch 	/* xHCI 1.0 section 4.5.1 */
    431   1.1  jakllsch 	u_int epaddr = UE_GET_ADDR(ed->bEndpointAddress);
    432   1.1  jakllsch 	u_int in = 0;
    433   1.1  jakllsch 
    434   1.1  jakllsch 	if ((UE_GET_XFERTYPE(ed->bmAttributes) == UE_CONTROL) ||
    435   1.1  jakllsch 	    (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN))
    436   1.1  jakllsch 		in = 1;
    437   1.1  jakllsch 
    438   1.1  jakllsch 	return epaddr * 2 + in;
    439   1.1  jakllsch }
    440   1.1  jakllsch 
    441   1.1  jakllsch static inline u_int
    442   1.1  jakllsch xhci_dci_to_ici(const u_int i)
    443   1.1  jakllsch {
    444   1.1  jakllsch 	return i + 1;
    445   1.1  jakllsch }
    446   1.1  jakllsch 
    447   1.1  jakllsch static inline void *
    448   1.1  jakllsch xhci_slot_get_dcv(struct xhci_softc * const sc, struct xhci_slot * const xs,
    449   1.1  jakllsch     const u_int dci)
    450   1.1  jakllsch {
    451   1.1  jakllsch 	return KERNADDR(&xs->xs_dc_dma, sc->sc_ctxsz * dci);
    452   1.1  jakllsch }
    453   1.1  jakllsch 
    454   1.4       apb #if 0 /* unused */
    455   1.1  jakllsch static inline bus_addr_t
    456   1.1  jakllsch xhci_slot_get_dcp(struct xhci_softc * const sc, struct xhci_slot * const xs,
    457   1.1  jakllsch     const u_int dci)
    458   1.1  jakllsch {
    459   1.1  jakllsch 	return DMAADDR(&xs->xs_dc_dma, sc->sc_ctxsz * dci);
    460   1.1  jakllsch }
    461   1.4       apb #endif /* unused */
    462   1.1  jakllsch 
    463   1.1  jakllsch static inline void *
    464   1.1  jakllsch xhci_slot_get_icv(struct xhci_softc * const sc, struct xhci_slot * const xs,
    465   1.1  jakllsch     const u_int ici)
    466   1.1  jakllsch {
    467   1.1  jakllsch 	return KERNADDR(&xs->xs_ic_dma, sc->sc_ctxsz * ici);
    468   1.1  jakllsch }
    469   1.1  jakllsch 
    470   1.1  jakllsch static inline bus_addr_t
    471   1.1  jakllsch xhci_slot_get_icp(struct xhci_softc * const sc, struct xhci_slot * const xs,
    472   1.1  jakllsch     const u_int ici)
    473   1.1  jakllsch {
    474   1.1  jakllsch 	return DMAADDR(&xs->xs_ic_dma, sc->sc_ctxsz * ici);
    475   1.1  jakllsch }
    476   1.1  jakllsch 
    477   1.1  jakllsch static inline struct xhci_trb *
    478   1.1  jakllsch xhci_ring_trbv(struct xhci_ring * const xr, u_int idx)
    479   1.1  jakllsch {
    480   1.1  jakllsch 	return KERNADDR(&xr->xr_dma, XHCI_TRB_SIZE * idx);
    481   1.1  jakllsch }
    482   1.1  jakllsch 
    483   1.1  jakllsch static inline bus_addr_t
    484   1.1  jakllsch xhci_ring_trbp(struct xhci_ring * const xr, u_int idx)
    485   1.1  jakllsch {
    486   1.1  jakllsch 	return DMAADDR(&xr->xr_dma, XHCI_TRB_SIZE * idx);
    487   1.1  jakllsch }
    488   1.1  jakllsch 
    489   1.1  jakllsch static inline void
    490   1.1  jakllsch xhci_trb_put(struct xhci_trb * const trb, uint64_t parameter, uint32_t status,
    491   1.1  jakllsch     uint32_t control)
    492   1.1  jakllsch {
    493  1.34     skrll 	trb->trb_0 = htole64(parameter);
    494  1.34     skrll 	trb->trb_2 = htole32(status);
    495  1.34     skrll 	trb->trb_3 = htole32(control);
    496   1.1  jakllsch }
    497   1.1  jakllsch 
    498  1.40     skrll static int
    499  1.40     skrll xhci_trb_get_idx(struct xhci_ring *xr, uint64_t trb_0, int *idx)
    500  1.40     skrll {
    501  1.40     skrll 	/* base address of TRBs */
    502  1.40     skrll 	bus_addr_t trbp = xhci_ring_trbp(xr, 0);
    503  1.40     skrll 
    504  1.40     skrll 	/* trb_0 range sanity check */
    505  1.40     skrll 	if (trb_0 == 0 || trb_0 < trbp ||
    506  1.40     skrll 	    (trb_0 - trbp) % sizeof(struct xhci_trb) != 0 ||
    507  1.40     skrll 	    (trb_0 - trbp) / sizeof(struct xhci_trb) >= xr->xr_ntrb) {
    508  1.40     skrll 		return 1;
    509  1.40     skrll 	}
    510  1.40     skrll 	*idx = (trb_0 - trbp) / sizeof(struct xhci_trb);
    511  1.40     skrll 	return 0;
    512  1.40     skrll }
    513  1.40     skrll 
    514   1.1  jakllsch /* --- */
    515   1.1  jakllsch 
    516   1.1  jakllsch void
    517   1.1  jakllsch xhci_childdet(device_t self, device_t child)
    518   1.1  jakllsch {
    519   1.1  jakllsch 	struct xhci_softc * const sc = device_private(self);
    520   1.1  jakllsch 
    521   1.1  jakllsch 	KASSERT(sc->sc_child == child);
    522   1.1  jakllsch 	if (child == sc->sc_child)
    523   1.1  jakllsch 		sc->sc_child = NULL;
    524   1.1  jakllsch }
    525   1.1  jakllsch 
    526   1.1  jakllsch int
    527   1.1  jakllsch xhci_detach(struct xhci_softc *sc, int flags)
    528   1.1  jakllsch {
    529   1.1  jakllsch 	int rv = 0;
    530   1.1  jakllsch 
    531   1.1  jakllsch 	if (sc->sc_child != NULL)
    532   1.1  jakllsch 		rv = config_detach(sc->sc_child, flags);
    533   1.1  jakllsch 
    534   1.1  jakllsch 	if (rv != 0)
    535  1.34     skrll 		return rv;
    536   1.1  jakllsch 
    537   1.1  jakllsch 	/* XXX unconfigure/free slots */
    538   1.1  jakllsch 
    539   1.1  jakllsch 	/* verify: */
    540   1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_IMAN(0), 0);
    541   1.1  jakllsch 	xhci_op_write_4(sc, XHCI_USBCMD, 0);
    542   1.1  jakllsch 	/* do we need to wait for stop? */
    543   1.1  jakllsch 
    544   1.1  jakllsch 	xhci_op_write_8(sc, XHCI_CRCR, 0);
    545   1.1  jakllsch 	xhci_ring_free(sc, &sc->sc_cr);
    546   1.1  jakllsch 	cv_destroy(&sc->sc_command_cv);
    547   1.1  jakllsch 
    548   1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_ERSTSZ(0), 0);
    549   1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERSTBA(0), 0);
    550   1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERDP(0), 0|XHCI_ERDP_LO_BUSY);
    551   1.1  jakllsch 	xhci_ring_free(sc, &sc->sc_er);
    552   1.1  jakllsch 
    553   1.1  jakllsch 	usb_freemem(&sc->sc_bus, &sc->sc_eventst_dma);
    554   1.1  jakllsch 
    555   1.1  jakllsch 	xhci_op_write_8(sc, XHCI_DCBAAP, 0);
    556   1.1  jakllsch 	usb_freemem(&sc->sc_bus, &sc->sc_dcbaa_dma);
    557   1.1  jakllsch 
    558   1.1  jakllsch 	kmem_free(sc->sc_slots, sizeof(*sc->sc_slots) * sc->sc_maxslots);
    559   1.1  jakllsch 
    560   1.1  jakllsch 	mutex_destroy(&sc->sc_lock);
    561   1.1  jakllsch 	mutex_destroy(&sc->sc_intr_lock);
    562  1.34     skrll 	cv_destroy(&sc->sc_softwake_cv);
    563   1.1  jakllsch 
    564   1.1  jakllsch 	pool_cache_destroy(sc->sc_xferpool);
    565   1.1  jakllsch 
    566   1.1  jakllsch 	return rv;
    567   1.1  jakllsch }
    568   1.1  jakllsch 
    569   1.1  jakllsch int
    570   1.1  jakllsch xhci_activate(device_t self, enum devact act)
    571   1.1  jakllsch {
    572   1.1  jakllsch 	struct xhci_softc * const sc = device_private(self);
    573   1.1  jakllsch 
    574   1.1  jakllsch 	switch (act) {
    575   1.1  jakllsch 	case DVACT_DEACTIVATE:
    576   1.1  jakllsch 		sc->sc_dying = true;
    577   1.1  jakllsch 		return 0;
    578   1.1  jakllsch 	default:
    579   1.1  jakllsch 		return EOPNOTSUPP;
    580   1.1  jakllsch 	}
    581   1.1  jakllsch }
    582   1.1  jakllsch 
    583   1.1  jakllsch bool
    584   1.1  jakllsch xhci_suspend(device_t dv, const pmf_qual_t *qual)
    585   1.1  jakllsch {
    586   1.1  jakllsch 	return false;
    587   1.1  jakllsch }
    588   1.1  jakllsch 
    589   1.1  jakllsch bool
    590   1.1  jakllsch xhci_resume(device_t dv, const pmf_qual_t *qual)
    591   1.1  jakllsch {
    592   1.1  jakllsch 	return false;
    593   1.1  jakllsch }
    594   1.1  jakllsch 
    595   1.1  jakllsch bool
    596   1.1  jakllsch xhci_shutdown(device_t self, int flags)
    597   1.1  jakllsch {
    598   1.1  jakllsch 	return false;
    599   1.1  jakllsch }
    600   1.1  jakllsch 
    601  1.40     skrll static int
    602  1.40     skrll xhci_hc_reset(struct xhci_softc * const sc)
    603  1.40     skrll {
    604  1.40     skrll 	uint32_t usbcmd, usbsts;
    605  1.40     skrll 	int i;
    606  1.40     skrll 
    607  1.40     skrll 	/* Check controller not ready */
    608  1.40     skrll 	for (i = 0; i < 100; i++) {
    609  1.40     skrll 		usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
    610  1.40     skrll 		if ((usbsts & XHCI_STS_CNR) == 0)
    611  1.40     skrll 			break;
    612  1.40     skrll 		usb_delay_ms(&sc->sc_bus, 1);
    613  1.40     skrll 	}
    614  1.40     skrll 	if (i >= 100) {
    615  1.40     skrll 		aprint_error_dev(sc->sc_dev, "controller not ready timeout\n");
    616  1.40     skrll 		return EIO;
    617  1.40     skrll 	}
    618  1.40     skrll 
    619  1.40     skrll 	/* Halt controller */
    620  1.40     skrll 	usbcmd = 0;
    621  1.40     skrll 	xhci_op_write_4(sc, XHCI_USBCMD, usbcmd);
    622  1.40     skrll 	usb_delay_ms(&sc->sc_bus, 1);
    623  1.40     skrll 
    624  1.40     skrll 	/* Reset controller */
    625  1.40     skrll 	usbcmd = XHCI_CMD_HCRST;
    626  1.40     skrll 	xhci_op_write_4(sc, XHCI_USBCMD, usbcmd);
    627  1.40     skrll 	for (i = 0; i < 100; i++) {
    628  1.40     skrll 		usbcmd = xhci_op_read_4(sc, XHCI_USBCMD);
    629  1.40     skrll 		if ((usbcmd & XHCI_CMD_HCRST) == 0)
    630  1.40     skrll 			break;
    631  1.40     skrll 		usb_delay_ms(&sc->sc_bus, 1);
    632  1.40     skrll 	}
    633  1.40     skrll 	if (i >= 100) {
    634  1.40     skrll 		aprint_error_dev(sc->sc_dev, "host controller reset timeout\n");
    635  1.40     skrll 		return EIO;
    636  1.40     skrll 	}
    637  1.40     skrll 
    638  1.40     skrll 	/* Check controller not ready */
    639  1.40     skrll 	for (i = 0; i < 100; i++) {
    640  1.40     skrll 		usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
    641  1.40     skrll 		if ((usbsts & XHCI_STS_CNR) == 0)
    642  1.40     skrll 			break;
    643  1.40     skrll 		usb_delay_ms(&sc->sc_bus, 1);
    644  1.40     skrll 	}
    645  1.40     skrll 	if (i >= 100) {
    646  1.40     skrll 		aprint_error_dev(sc->sc_dev,
    647  1.40     skrll 		    "controller not ready timeout after reset\n");
    648  1.40     skrll 		return EIO;
    649  1.40     skrll 	}
    650  1.40     skrll 
    651  1.40     skrll 	return 0;
    652  1.40     skrll }
    653  1.40     skrll 
    654   1.1  jakllsch 
    655   1.1  jakllsch static void
    656   1.1  jakllsch hexdump(const char *msg, const void *base, size_t len)
    657   1.1  jakllsch {
    658   1.1  jakllsch #if 0
    659   1.1  jakllsch 	size_t cnt;
    660   1.1  jakllsch 	const uint32_t *p;
    661   1.1  jakllsch 	extern paddr_t vtophys(vaddr_t);
    662   1.1  jakllsch 
    663   1.1  jakllsch 	p = base;
    664   1.1  jakllsch 	cnt = 0;
    665   1.1  jakllsch 
    666   1.1  jakllsch 	printf("*** %s (%zu bytes @ %p %p)\n", msg, len, base,
    667   1.1  jakllsch 	    (void *)vtophys((vaddr_t)base));
    668   1.1  jakllsch 
    669   1.1  jakllsch 	while (cnt < len) {
    670   1.1  jakllsch 		if (cnt % 16 == 0)
    671   1.1  jakllsch 			printf("%p: ", p);
    672   1.1  jakllsch 		else if (cnt % 8 == 0)
    673   1.1  jakllsch 			printf(" |");
    674   1.1  jakllsch 		printf(" %08x", *p++);
    675   1.1  jakllsch 		cnt += 4;
    676   1.1  jakllsch 		if (cnt % 16 == 0)
    677   1.1  jakllsch 			printf("\n");
    678   1.1  jakllsch 	}
    679   1.1  jakllsch #endif
    680   1.1  jakllsch }
    681   1.1  jakllsch 
    682  1.40     skrll /* Process extended capabilities */
    683  1.40     skrll static void
    684  1.40     skrll xhci_ecp(struct xhci_softc *sc, uint32_t hcc)
    685  1.40     skrll {
    686  1.40     skrll 	uint32_t ecp, ecr;
    687  1.40     skrll 
    688  1.40     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
    689  1.40     skrll 
    690  1.40     skrll 	ecp = XHCI_HCC_XECP(hcc) * 4;
    691  1.40     skrll 	while (ecp != 0) {
    692  1.40     skrll 		ecr = xhci_read_4(sc, ecp);
    693  1.40     skrll 		aprint_debug_dev(sc->sc_dev, "ECR %x: %08x\n", ecp, ecr);
    694  1.40     skrll 		switch (XHCI_XECP_ID(ecr)) {
    695  1.40     skrll 		case XHCI_ID_PROTOCOLS: {
    696  1.40     skrll 			uint32_t w4, w8, wc;
    697  1.40     skrll 			uint16_t w2;
    698  1.40     skrll 			w2 = (ecr >> 16) & 0xffff;
    699  1.40     skrll 			w4 = xhci_read_4(sc, ecp + 4);
    700  1.40     skrll 			w8 = xhci_read_4(sc, ecp + 8);
    701  1.40     skrll 			wc = xhci_read_4(sc, ecp + 0xc);
    702  1.40     skrll 			aprint_debug_dev(sc->sc_dev,
    703  1.40     skrll 			    " SP: %08x %08x %08x %08x\n", ecr, w4, w8, wc);
    704  1.40     skrll 			/* unused */
    705  1.40     skrll 			if (w4 == 0x20425355 && (w2 & 0xff00) == 0x0300) {
    706  1.40     skrll 				sc->sc_ss_port_start = (w8 >> 0) & 0xff;;
    707  1.40     skrll 				sc->sc_ss_port_count = (w8 >> 8) & 0xff;;
    708  1.40     skrll 			}
    709  1.40     skrll 			if (w4 == 0x20425355 && (w2 & 0xff00) == 0x0200) {
    710  1.40     skrll 				sc->sc_hs_port_start = (w8 >> 0) & 0xff;
    711  1.40     skrll 				sc->sc_hs_port_count = (w8 >> 8) & 0xff;
    712  1.40     skrll 			}
    713  1.40     skrll 			break;
    714  1.40     skrll 		}
    715  1.40     skrll 		case XHCI_ID_USB_LEGACY: {
    716  1.40     skrll 			uint8_t bios_sem;
    717  1.40     skrll 
    718  1.40     skrll 			/* Take host controller ownership from BIOS */
    719  1.40     skrll 			bios_sem = xhci_read_1(sc, ecp + XHCI_XECP_BIOS_SEM);
    720  1.40     skrll 			if (bios_sem) {
    721  1.40     skrll 				/* sets xHCI to be owned by OS */
    722  1.40     skrll 				xhci_write_1(sc, ecp + XHCI_XECP_OS_SEM, 1);
    723  1.40     skrll 				aprint_debug_dev(sc->sc_dev,
    724  1.40     skrll 				    "waiting for BIOS to give up control\n");
    725  1.40     skrll 				for (int i = 0; i < 5000; i++) {
    726  1.40     skrll 					bios_sem = xhci_read_1(sc, ecp +
    727  1.40     skrll 					    XHCI_XECP_BIOS_SEM);
    728  1.40     skrll 					if (bios_sem == 0)
    729  1.40     skrll 						break;
    730  1.40     skrll 					DELAY(1000);
    731  1.40     skrll 				}
    732  1.40     skrll 				if (bios_sem) {
    733  1.40     skrll 					aprint_error_dev(sc->sc_dev,
    734  1.40     skrll 					    "timed out waiting for BIOS\n");
    735  1.40     skrll 				}
    736  1.40     skrll 			}
    737  1.40     skrll 			break;
    738  1.40     skrll 		}
    739  1.40     skrll 		default:
    740  1.40     skrll 			break;
    741  1.40     skrll 		}
    742  1.40     skrll 		ecr = xhci_read_4(sc, ecp);
    743  1.40     skrll 		if (XHCI_XECP_NEXT(ecr) == 0) {
    744  1.40     skrll 			ecp = 0;
    745  1.40     skrll 		} else {
    746  1.40     skrll 			ecp += XHCI_XECP_NEXT(ecr) * 4;
    747  1.40     skrll 		}
    748  1.40     skrll 	}
    749  1.40     skrll }
    750  1.40     skrll 
    751  1.34     skrll #define XHCI_HCCPREV1_BITS	\
    752  1.34     skrll 	"\177\020"	/* New bitmask */			\
    753  1.34     skrll 	"f\020\020XECP\0"					\
    754  1.34     skrll 	"f\014\4MAXPSA\0"					\
    755  1.34     skrll 	"b\013CFC\0"						\
    756  1.34     skrll 	"b\012SEC\0"						\
    757  1.34     skrll 	"b\011SBD\0"						\
    758  1.34     skrll 	"b\010FSE\0"						\
    759  1.34     skrll 	"b\7NSS\0"						\
    760  1.34     skrll 	"b\6LTC\0"						\
    761  1.34     skrll 	"b\5LHRC\0"						\
    762  1.34     skrll 	"b\4PIND\0"						\
    763  1.34     skrll 	"b\3PPC\0"						\
    764  1.34     skrll 	"b\2CZC\0"						\
    765  1.34     skrll 	"b\1BNC\0"						\
    766  1.34     skrll 	"b\0AC64\0"						\
    767  1.34     skrll 	"\0"
    768  1.34     skrll #define XHCI_HCCV1_x_BITS	\
    769  1.34     skrll 	"\177\020"	/* New bitmask */			\
    770  1.34     skrll 	"f\020\020XECP\0"					\
    771  1.34     skrll 	"f\014\4MAXPSA\0"					\
    772  1.34     skrll 	"b\013CFC\0"						\
    773  1.34     skrll 	"b\012SEC\0"						\
    774  1.34     skrll 	"b\011SPC\0"						\
    775  1.34     skrll 	"b\010PAE\0"						\
    776  1.34     skrll 	"b\7NSS\0"						\
    777  1.34     skrll 	"b\6LTC\0"						\
    778  1.34     skrll 	"b\5LHRC\0"						\
    779  1.34     skrll 	"b\4PIND\0"						\
    780  1.34     skrll 	"b\3PPC\0"						\
    781  1.34     skrll 	"b\2CSZ\0"						\
    782  1.34     skrll 	"b\1BNC\0"						\
    783  1.34     skrll 	"b\0AC64\0"						\
    784  1.34     skrll 	"\0"
    785   1.1  jakllsch 
    786  1.15     skrll int
    787   1.1  jakllsch xhci_init(struct xhci_softc *sc)
    788   1.1  jakllsch {
    789   1.1  jakllsch 	bus_size_t bsz;
    790  1.34     skrll 	uint32_t cap, hcs1, hcs2, hcs3, hcc, dboff, rtsoff;
    791  1.40     skrll 	uint32_t pagesize, config;
    792  1.40     skrll 	int i = 0;
    793   1.1  jakllsch 	uint16_t hciversion;
    794   1.1  jakllsch 	uint8_t caplength;
    795   1.1  jakllsch 
    796  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
    797   1.1  jakllsch 
    798  1.34     skrll 	sc->sc_bus.ub_revision = USBREV_3_0;
    799  1.34     skrll 	sc->sc_bus.ub_usedma = true;
    800   1.1  jakllsch 
    801   1.1  jakllsch 	cap = xhci_read_4(sc, XHCI_CAPLENGTH);
    802   1.1  jakllsch 	caplength = XHCI_CAP_CAPLENGTH(cap);
    803   1.1  jakllsch 	hciversion = XHCI_CAP_HCIVERSION(cap);
    804   1.1  jakllsch 
    805  1.34     skrll 	if (hciversion < XHCI_HCIVERSION_0_96 ||
    806  1.34     skrll 	    hciversion > XHCI_HCIVERSION_1_0) {
    807   1.1  jakllsch 		aprint_normal_dev(sc->sc_dev,
    808   1.1  jakllsch 		    "xHCI version %x.%x not known to be supported\n",
    809   1.1  jakllsch 		    (hciversion >> 8) & 0xff, (hciversion >> 0) & 0xff);
    810   1.1  jakllsch 	} else {
    811   1.1  jakllsch 		aprint_verbose_dev(sc->sc_dev, "xHCI version %x.%x\n",
    812   1.1  jakllsch 		    (hciversion >> 8) & 0xff, (hciversion >> 0) & 0xff);
    813   1.1  jakllsch 	}
    814   1.1  jakllsch 
    815   1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, 0, caplength,
    816   1.1  jakllsch 	    &sc->sc_cbh) != 0) {
    817   1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "capability subregion failure\n");
    818  1.15     skrll 		return ENOMEM;
    819   1.1  jakllsch 	}
    820   1.1  jakllsch 
    821   1.1  jakllsch 	hcs1 = xhci_cap_read_4(sc, XHCI_HCSPARAMS1);
    822   1.1  jakllsch 	sc->sc_maxslots = XHCI_HCS1_MAXSLOTS(hcs1);
    823   1.1  jakllsch 	sc->sc_maxintrs = XHCI_HCS1_MAXINTRS(hcs1);
    824   1.1  jakllsch 	sc->sc_maxports = XHCI_HCS1_MAXPORTS(hcs1);
    825   1.1  jakllsch 	hcs2 = xhci_cap_read_4(sc, XHCI_HCSPARAMS2);
    826  1.34     skrll 	hcs3 = xhci_cap_read_4(sc, XHCI_HCSPARAMS3);
    827  1.34     skrll 	aprint_debug_dev(sc->sc_dev,
    828  1.34     skrll 	    "hcs1=%"PRIx32" hcs2=%"PRIx32" hcs3=%"PRIx32"\n", hcs1, hcs2, hcs3);
    829  1.34     skrll 
    830   1.1  jakllsch 	hcc = xhci_cap_read_4(sc, XHCI_HCCPARAMS);
    831   1.1  jakllsch 	sc->sc_ac64 = XHCI_HCC_AC64(hcc);
    832   1.1  jakllsch 	sc->sc_ctxsz = XHCI_HCC_CSZ(hcc) ? 64 : 32;
    833   1.1  jakllsch 
    834  1.34     skrll 	char sbuf[128];
    835  1.34     skrll 	if (hciversion < XHCI_HCIVERSION_1_0)
    836  1.34     skrll 		snprintb(sbuf, sizeof(sbuf), XHCI_HCCPREV1_BITS, hcc);
    837  1.34     skrll 	else
    838  1.34     skrll 		snprintb(sbuf, sizeof(sbuf), XHCI_HCCV1_x_BITS, hcc);
    839  1.34     skrll 	aprint_debug_dev(sc->sc_dev, "hcc=%s\n", sbuf);
    840  1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "xECP %x\n", XHCI_HCC_XECP(hcc) * 4);
    841  1.34     skrll 
    842  1.40     skrll 	/* print PSI and take ownership from BIOS */
    843  1.40     skrll 	xhci_ecp(sc, hcc);
    844   1.1  jakllsch 
    845   1.1  jakllsch 	bsz = XHCI_PORTSC(sc->sc_maxports + 1);
    846   1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, caplength, bsz,
    847   1.1  jakllsch 	    &sc->sc_obh) != 0) {
    848   1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "operational subregion failure\n");
    849  1.15     skrll 		return ENOMEM;
    850   1.1  jakllsch 	}
    851   1.1  jakllsch 
    852   1.1  jakllsch 	dboff = xhci_cap_read_4(sc, XHCI_DBOFF);
    853   1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, dboff,
    854   1.1  jakllsch 	    sc->sc_maxslots * 4, &sc->sc_dbh) != 0) {
    855   1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "doorbell subregion failure\n");
    856  1.15     skrll 		return ENOMEM;
    857   1.1  jakllsch 	}
    858   1.1  jakllsch 
    859   1.1  jakllsch 	rtsoff = xhci_cap_read_4(sc, XHCI_RTSOFF);
    860   1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, rtsoff,
    861   1.1  jakllsch 	    sc->sc_maxintrs * 0x20, &sc->sc_rbh) != 0) {
    862   1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "runtime subregion failure\n");
    863  1.15     skrll 		return ENOMEM;
    864   1.1  jakllsch 	}
    865   1.1  jakllsch 
    866  1.40     skrll 	int rv;
    867  1.40     skrll 	rv = xhci_hc_reset(sc);
    868  1.40     skrll 	if (rv != 0) {
    869  1.40     skrll 		return rv;
    870  1.37     skrll 	}
    871   1.1  jakllsch 
    872  1.34     skrll 	if (sc->sc_vendor_init)
    873  1.34     skrll 		sc->sc_vendor_init(sc);
    874  1.34     skrll 
    875   1.1  jakllsch 	pagesize = xhci_op_read_4(sc, XHCI_PAGESIZE);
    876  1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "PAGESIZE 0x%08x\n", pagesize);
    877   1.1  jakllsch 	pagesize = ffs(pagesize);
    878  1.37     skrll 	if (pagesize == 0) {
    879  1.37     skrll 		aprint_error_dev(sc->sc_dev, "pagesize is 0\n");
    880  1.15     skrll 		return EIO;
    881  1.37     skrll 	}
    882   1.1  jakllsch 	sc->sc_pgsz = 1 << (12 + (pagesize - 1));
    883  1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "sc_pgsz 0x%08x\n", (uint32_t)sc->sc_pgsz);
    884  1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "sc_maxslots 0x%08x\n",
    885   1.1  jakllsch 	    (uint32_t)sc->sc_maxslots);
    886  1.34     skrll 	aprint_debug_dev(sc->sc_dev, "sc_maxports %d\n", sc->sc_maxports);
    887   1.1  jakllsch 
    888   1.5      matt 	usbd_status err;
    889   1.5      matt 
    890   1.5      matt 	sc->sc_maxspbuf = XHCI_HCS2_MAXSPBUF(hcs2);
    891  1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "sc_maxspbuf %d\n", sc->sc_maxspbuf);
    892   1.5      matt 	if (sc->sc_maxspbuf != 0) {
    893   1.5      matt 		err = usb_allocmem(&sc->sc_bus,
    894   1.5      matt 		    sizeof(uint64_t) * sc->sc_maxspbuf, sizeof(uint64_t),
    895   1.5      matt 		    &sc->sc_spbufarray_dma);
    896  1.37     skrll 		if (err) {
    897  1.37     skrll 			aprint_error_dev(sc->sc_dev,
    898  1.37     skrll 			    "spbufarray init fail, err %d\n", err);
    899  1.37     skrll 			return ENOMEM;
    900  1.37     skrll 		}
    901  1.30     skrll 
    902  1.36     skrll 		sc->sc_spbuf_dma = kmem_zalloc(sizeof(*sc->sc_spbuf_dma) *
    903  1.36     skrll 		    sc->sc_maxspbuf, KM_SLEEP);
    904   1.5      matt 		uint64_t *spbufarray = KERNADDR(&sc->sc_spbufarray_dma, 0);
    905   1.5      matt 		for (i = 0; i < sc->sc_maxspbuf; i++) {
    906   1.5      matt 			usb_dma_t * const dma = &sc->sc_spbuf_dma[i];
    907   1.5      matt 			/* allocate contexts */
    908   1.5      matt 			err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz,
    909   1.5      matt 			    sc->sc_pgsz, dma);
    910  1.37     skrll 			if (err) {
    911  1.37     skrll 				aprint_error_dev(sc->sc_dev,
    912  1.37     skrll 				    "spbufarray_dma init fail, err %d\n", err);
    913  1.37     skrll 				rv = ENOMEM;
    914  1.37     skrll 				goto bad1;
    915  1.37     skrll 			}
    916   1.5      matt 			spbufarray[i] = htole64(DMAADDR(dma, 0));
    917   1.5      matt 			usb_syncmem(dma, 0, sc->sc_pgsz,
    918   1.5      matt 			    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    919   1.5      matt 		}
    920   1.5      matt 
    921  1.30     skrll 		usb_syncmem(&sc->sc_spbufarray_dma, 0,
    922   1.5      matt 		    sizeof(uint64_t) * sc->sc_maxspbuf, BUS_DMASYNC_PREWRITE);
    923   1.5      matt 	}
    924   1.5      matt 
    925   1.1  jakllsch 	config = xhci_op_read_4(sc, XHCI_CONFIG);
    926   1.1  jakllsch 	config &= ~0xFF;
    927   1.1  jakllsch 	config |= sc->sc_maxslots & 0xFF;
    928   1.1  jakllsch 	xhci_op_write_4(sc, XHCI_CONFIG, config);
    929   1.1  jakllsch 
    930   1.1  jakllsch 	err = xhci_ring_init(sc, &sc->sc_cr, XHCI_COMMAND_RING_TRBS,
    931   1.1  jakllsch 	    XHCI_COMMAND_RING_SEGMENTS_ALIGN);
    932   1.1  jakllsch 	if (err) {
    933  1.37     skrll 		aprint_error_dev(sc->sc_dev, "command ring init fail, err %d\n",
    934  1.37     skrll 		    err);
    935  1.37     skrll 		rv = ENOMEM;
    936  1.37     skrll 		goto bad1;
    937   1.1  jakllsch 	}
    938   1.1  jakllsch 
    939   1.1  jakllsch 	err = xhci_ring_init(sc, &sc->sc_er, XHCI_EVENT_RING_TRBS,
    940   1.1  jakllsch 	    XHCI_EVENT_RING_SEGMENTS_ALIGN);
    941   1.1  jakllsch 	if (err) {
    942  1.37     skrll 		aprint_error_dev(sc->sc_dev, "event ring init fail, err %d\n",
    943  1.37     skrll 		    err);
    944  1.37     skrll 		rv = ENOMEM;
    945  1.37     skrll 		goto bad2;
    946   1.1  jakllsch 	}
    947   1.1  jakllsch 
    948  1.16     skrll 	usb_dma_t *dma;
    949  1.16     skrll 	size_t size;
    950  1.16     skrll 	size_t align;
    951  1.16     skrll 
    952  1.16     skrll 	dma = &sc->sc_eventst_dma;
    953  1.16     skrll 	size = roundup2(XHCI_EVENT_RING_SEGMENTS * XHCI_ERSTE_SIZE,
    954  1.16     skrll 	    XHCI_EVENT_RING_SEGMENT_TABLE_ALIGN);
    955  1.37     skrll 	KASSERTMSG(size <= (512 * 1024), "eventst size %zu too large", size);
    956  1.16     skrll 	align = XHCI_EVENT_RING_SEGMENT_TABLE_ALIGN;
    957  1.16     skrll 	err = usb_allocmem(&sc->sc_bus, size, align, dma);
    958  1.37     skrll 	if (err) {
    959  1.37     skrll 		aprint_error_dev(sc->sc_dev, "eventst init fail, err %d\n",
    960  1.37     skrll 		    err);
    961  1.37     skrll 		rv = ENOMEM;
    962  1.37     skrll 		goto bad3;
    963  1.37     skrll 	}
    964  1.16     skrll 
    965  1.16     skrll 	memset(KERNADDR(dma, 0), 0, size);
    966  1.16     skrll 	usb_syncmem(dma, 0, size, BUS_DMASYNC_PREWRITE);
    967  1.37     skrll 	aprint_debug_dev(sc->sc_dev, "eventst: %016jx %p %zx\n",
    968  1.16     skrll 	    (uintmax_t)DMAADDR(&sc->sc_eventst_dma, 0),
    969  1.16     skrll 	    KERNADDR(&sc->sc_eventst_dma, 0),
    970  1.34     skrll 	    sc->sc_eventst_dma.udma_block->size);
    971  1.16     skrll 
    972  1.16     skrll 	dma = &sc->sc_dcbaa_dma;
    973  1.16     skrll 	size = (1 + sc->sc_maxslots) * sizeof(uint64_t);
    974  1.37     skrll 	KASSERTMSG(size <= 2048, "dcbaa size %zu too large", size);
    975  1.16     skrll 	align = XHCI_DEVICE_CONTEXT_BASE_ADDRESS_ARRAY_ALIGN;
    976  1.16     skrll 	err = usb_allocmem(&sc->sc_bus, size, align, dma);
    977  1.37     skrll 	if (err) {
    978  1.37     skrll 		aprint_error_dev(sc->sc_dev, "dcbaa init fail, err %d\n", err);
    979  1.37     skrll 		rv = ENOMEM;
    980  1.37     skrll 		goto bad4;
    981  1.37     skrll 	}
    982  1.37     skrll 	aprint_debug_dev(sc->sc_dev, "dcbaa: %016jx %p %zx\n",
    983  1.37     skrll 	    (uintmax_t)DMAADDR(&sc->sc_dcbaa_dma, 0),
    984  1.37     skrll 	    KERNADDR(&sc->sc_dcbaa_dma, 0),
    985  1.37     skrll 	    sc->sc_dcbaa_dma.udma_block->size);
    986  1.16     skrll 
    987  1.16     skrll 	memset(KERNADDR(dma, 0), 0, size);
    988  1.16     skrll 	if (sc->sc_maxspbuf != 0) {
    989  1.16     skrll 		/*
    990  1.16     skrll 		 * DCBA entry 0 hold the scratchbuf array pointer.
    991  1.16     skrll 		 */
    992  1.16     skrll 		*(uint64_t *)KERNADDR(dma, 0) =
    993  1.16     skrll 		    htole64(DMAADDR(&sc->sc_spbufarray_dma, 0));
    994   1.1  jakllsch 	}
    995  1.16     skrll 	usb_syncmem(dma, 0, size, BUS_DMASYNC_PREWRITE);
    996   1.1  jakllsch 
    997   1.1  jakllsch 	sc->sc_slots = kmem_zalloc(sizeof(*sc->sc_slots) * sc->sc_maxslots,
    998   1.1  jakllsch 	    KM_SLEEP);
    999  1.37     skrll 	if (sc->sc_slots == NULL) {
   1000  1.37     skrll 		aprint_error_dev(sc->sc_dev, "slots init fail, err %d\n", err);
   1001  1.37     skrll 		rv = ENOMEM;
   1002  1.37     skrll 		goto bad;
   1003  1.37     skrll 	}
   1004  1.37     skrll 
   1005  1.37     skrll 	sc->sc_xferpool = pool_cache_init(sizeof(struct xhci_xfer), 0, 0, 0,
   1006  1.37     skrll 	    "xhcixfer", NULL, IPL_USB, NULL, NULL, NULL);
   1007  1.37     skrll 	if (sc->sc_xferpool == NULL) {
   1008  1.37     skrll 		aprint_error_dev(sc->sc_dev, "pool_cache init fail, err %d\n",
   1009  1.37     skrll 		    err);
   1010  1.37     skrll 		rv = ENOMEM;
   1011  1.37     skrll 		goto bad;
   1012  1.37     skrll 	}
   1013   1.1  jakllsch 
   1014   1.1  jakllsch 	cv_init(&sc->sc_command_cv, "xhcicmd");
   1015  1.34     skrll 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
   1016  1.34     skrll 	mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_USB);
   1017  1.34     skrll 	cv_init(&sc->sc_softwake_cv, "xhciab");
   1018  1.34     skrll 
   1019  1.34     skrll 	/* Set up the bus struct. */
   1020  1.34     skrll 	sc->sc_bus.ub_methods = &xhci_bus_methods;
   1021  1.34     skrll 	sc->sc_bus.ub_pipesize = sizeof(struct xhci_pipe);
   1022   1.1  jakllsch 
   1023   1.1  jakllsch 	struct xhci_erste *erst;
   1024   1.1  jakllsch 	erst = KERNADDR(&sc->sc_eventst_dma, 0);
   1025   1.1  jakllsch 	erst[0].erste_0 = htole64(xhci_ring_trbp(&sc->sc_er, 0));
   1026   1.1  jakllsch 	erst[0].erste_2 = htole32(XHCI_EVENT_RING_TRBS);
   1027   1.1  jakllsch 	erst[0].erste_3 = htole32(0);
   1028   1.1  jakllsch 	usb_syncmem(&sc->sc_eventst_dma, 0,
   1029   1.1  jakllsch 	    XHCI_ERSTE_SIZE * XHCI_EVENT_RING_SEGMENTS, BUS_DMASYNC_PREWRITE);
   1030   1.1  jakllsch 
   1031   1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_ERSTSZ(0), XHCI_EVENT_RING_SEGMENTS);
   1032   1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERSTBA(0), DMAADDR(&sc->sc_eventst_dma, 0));
   1033   1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERDP(0), xhci_ring_trbp(&sc->sc_er, 0) |
   1034   1.1  jakllsch 	    XHCI_ERDP_LO_BUSY);
   1035   1.1  jakllsch 	xhci_op_write_8(sc, XHCI_DCBAAP, DMAADDR(&sc->sc_dcbaa_dma, 0));
   1036   1.1  jakllsch 	xhci_op_write_8(sc, XHCI_CRCR, xhci_ring_trbp(&sc->sc_cr, 0) |
   1037   1.1  jakllsch 	    sc->sc_cr.xr_cs);
   1038   1.1  jakllsch 
   1039   1.1  jakllsch #if 0
   1040   1.1  jakllsch 	hexdump("eventst", KERNADDR(&sc->sc_eventst_dma, 0),
   1041   1.1  jakllsch 	    XHCI_ERSTE_SIZE * XHCI_EVENT_RING_SEGMENTS);
   1042   1.1  jakllsch #endif
   1043   1.1  jakllsch 
   1044   1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_IMAN(0), XHCI_IMAN_INTR_ENA);
   1045  1.34     skrll 	if ((sc->sc_quirks & XHCI_QUIRK_INTEL) != 0)
   1046  1.34     skrll 		/* Intel xhci needs interrupt rate moderated. */
   1047  1.34     skrll 		xhci_rt_write_4(sc, XHCI_IMOD(0), XHCI_IMOD_DEFAULT_LP);
   1048  1.34     skrll 	else
   1049  1.34     skrll 		xhci_rt_write_4(sc, XHCI_IMOD(0), 0);
   1050  1.34     skrll 	aprint_debug_dev(sc->sc_dev, "setting IMOD %u\n",
   1051  1.34     skrll 	    xhci_rt_read_4(sc, XHCI_IMOD(0)));
   1052   1.1  jakllsch 
   1053   1.1  jakllsch 	xhci_op_write_4(sc, XHCI_USBCMD, XHCI_CMD_INTE|XHCI_CMD_RS); /* Go! */
   1054  1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "USBCMD %08"PRIx32"\n",
   1055   1.1  jakllsch 	    xhci_op_read_4(sc, XHCI_USBCMD));
   1056   1.1  jakllsch 
   1057  1.37     skrll 	return 0;
   1058  1.37     skrll 
   1059  1.37     skrll  bad:
   1060  1.37     skrll 	if (sc->sc_xferpool) {
   1061  1.37     skrll 		pool_cache_destroy(sc->sc_xferpool);
   1062  1.37     skrll 		sc->sc_xferpool = NULL;
   1063  1.37     skrll 	}
   1064  1.37     skrll 
   1065  1.37     skrll 	if (sc->sc_slots) {
   1066  1.37     skrll 		kmem_free(sc->sc_slots, sizeof(*sc->sc_slots) *
   1067  1.37     skrll 		    sc->sc_maxslots);
   1068  1.37     skrll 		sc->sc_slots = NULL;
   1069  1.37     skrll 	}
   1070  1.37     skrll 
   1071  1.37     skrll 	usb_freemem(&sc->sc_bus, &sc->sc_dcbaa_dma);
   1072  1.37     skrll  bad4:
   1073  1.37     skrll 	usb_freemem(&sc->sc_bus, &sc->sc_eventst_dma);
   1074  1.37     skrll  bad3:
   1075  1.37     skrll 	xhci_ring_free(sc, &sc->sc_er);
   1076  1.37     skrll  bad2:
   1077  1.37     skrll 	xhci_ring_free(sc, &sc->sc_cr);
   1078  1.37     skrll 	i = sc->sc_maxspbuf;
   1079  1.37     skrll  bad1:
   1080  1.37     skrll 	for (int j = 0; j < i; j++)
   1081  1.37     skrll 		usb_freemem(&sc->sc_bus, &sc->sc_spbuf_dma[j]);
   1082  1.37     skrll 	usb_freemem(&sc->sc_bus, &sc->sc_spbufarray_dma);
   1083  1.37     skrll 
   1084  1.37     skrll 	return rv;
   1085   1.1  jakllsch }
   1086   1.1  jakllsch 
   1087   1.1  jakllsch int
   1088   1.1  jakllsch xhci_intr(void *v)
   1089   1.1  jakllsch {
   1090   1.1  jakllsch 	struct xhci_softc * const sc = v;
   1091  1.25     skrll 	int ret = 0;
   1092   1.1  jakllsch 
   1093  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1094  1.27     skrll 
   1095  1.25     skrll 	if (sc == NULL)
   1096   1.1  jakllsch 		return 0;
   1097   1.1  jakllsch 
   1098  1.25     skrll 	mutex_spin_enter(&sc->sc_intr_lock);
   1099  1.25     skrll 
   1100  1.25     skrll 	if (sc->sc_dying || !device_has_power(sc->sc_dev))
   1101  1.25     skrll 		goto done;
   1102  1.25     skrll 
   1103   1.1  jakllsch 	/* If we get an interrupt while polling, then just ignore it. */
   1104  1.34     skrll 	if (sc->sc_bus.ub_usepolling) {
   1105   1.1  jakllsch #ifdef DIAGNOSTIC
   1106  1.27     skrll 		DPRINTFN(16, "ignored interrupt while polling", 0, 0, 0, 0);
   1107   1.1  jakllsch #endif
   1108  1.25     skrll 		goto done;
   1109   1.1  jakllsch 	}
   1110   1.1  jakllsch 
   1111  1.25     skrll 	ret = xhci_intr1(sc);
   1112  1.25     skrll done:
   1113  1.25     skrll 	mutex_spin_exit(&sc->sc_intr_lock);
   1114  1.25     skrll 	return ret;
   1115   1.1  jakllsch }
   1116   1.1  jakllsch 
   1117   1.1  jakllsch int
   1118   1.1  jakllsch xhci_intr1(struct xhci_softc * const sc)
   1119   1.1  jakllsch {
   1120   1.1  jakllsch 	uint32_t usbsts;
   1121   1.1  jakllsch 	uint32_t iman;
   1122   1.1  jakllsch 
   1123  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1124  1.27     skrll 
   1125   1.1  jakllsch 	usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
   1126  1.27     skrll 	DPRINTFN(16, "USBSTS %08x", usbsts, 0, 0, 0);
   1127   1.1  jakllsch #if 0
   1128   1.1  jakllsch 	if ((usbsts & (XHCI_STS_EINT|XHCI_STS_PCD)) == 0) {
   1129   1.1  jakllsch 		return 0;
   1130   1.1  jakllsch 	}
   1131   1.1  jakllsch #endif
   1132   1.1  jakllsch 	xhci_op_write_4(sc, XHCI_USBSTS,
   1133   1.1  jakllsch 	    usbsts & (2|XHCI_STS_EINT|XHCI_STS_PCD)); /* XXX */
   1134   1.1  jakllsch 	usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
   1135  1.27     skrll 	DPRINTFN(16, "USBSTS %08x", usbsts, 0, 0, 0);
   1136   1.1  jakllsch 
   1137   1.1  jakllsch 	iman = xhci_rt_read_4(sc, XHCI_IMAN(0));
   1138  1.27     skrll 	DPRINTFN(16, "IMAN0 %08x", iman, 0, 0, 0);
   1139  1.34     skrll 	iman |= XHCI_IMAN_INTR_PEND;
   1140   1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_IMAN(0), iman);
   1141   1.1  jakllsch 	iman = xhci_rt_read_4(sc, XHCI_IMAN(0));
   1142  1.27     skrll 	DPRINTFN(16, "IMAN0 %08x", iman, 0, 0, 0);
   1143   1.1  jakllsch 	usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
   1144  1.27     skrll 	DPRINTFN(16, "USBSTS %08x", usbsts, 0, 0, 0);
   1145   1.1  jakllsch 
   1146   1.1  jakllsch 	usb_schedsoftintr(&sc->sc_bus);
   1147   1.1  jakllsch 
   1148   1.1  jakllsch 	return 1;
   1149   1.1  jakllsch }
   1150   1.1  jakllsch 
   1151  1.34     skrll /*
   1152  1.34     skrll  * 3 port speed types used in USB stack
   1153  1.34     skrll  *
   1154  1.34     skrll  * usbdi speed
   1155  1.34     skrll  *	definition: USB_SPEED_* in usb.h
   1156  1.34     skrll  *	They are used in struct usbd_device in USB stack.
   1157  1.34     skrll  *	ioctl interface uses these values too.
   1158  1.34     skrll  * port_status speed
   1159  1.34     skrll  *	definition: UPS_*_SPEED in usb.h
   1160  1.34     skrll  *	They are used in usb_port_status_t and valid only for USB 2.0.
   1161  1.34     skrll  *	Speed value is always 0 for Super Speed or more, and dwExtPortStatus
   1162  1.34     skrll  *	of usb_port_status_ext_t indicates port speed.
   1163  1.34     skrll  *	Note that some 3.0 values overlap with 2.0 values.
   1164  1.34     skrll  *	(e.g. 0x200 means UPS_POER_POWER_SS in SS and
   1165  1.34     skrll  *	            means UPS_LOW_SPEED in HS.)
   1166  1.34     skrll  *	port status returned from hub also uses these values.
   1167  1.34     skrll  *	On NetBSD UPS_OTHER_SPEED indicates port speed is super speed
   1168  1.34     skrll  *	or more.
   1169  1.34     skrll  * xspeed:
   1170  1.34     skrll  *	definition: Protocol Speed ID (PSI) (xHCI 1.1 7.2.1)
   1171  1.34     skrll  *	They are used in only slot context and PORTSC reg of xhci.
   1172  1.34     skrll  *	The difference between usbdi speed and xspeed is
   1173  1.34     skrll  *	that FS and LS values are swapped.
   1174  1.34     skrll  */
   1175  1.34     skrll 
   1176  1.34     skrll /* convert usbdi speed to xspeed */
   1177  1.34     skrll static int
   1178  1.34     skrll xhci_speed2xspeed(int speed)
   1179  1.34     skrll {
   1180  1.34     skrll 	switch (speed) {
   1181  1.34     skrll 	case USB_SPEED_LOW:	return 2;
   1182  1.34     skrll 	case USB_SPEED_FULL:	return 1;
   1183  1.34     skrll 	default:		return speed;
   1184  1.34     skrll 	}
   1185  1.34     skrll }
   1186  1.34     skrll 
   1187  1.34     skrll #if 0
   1188  1.34     skrll /* convert xspeed to usbdi speed */
   1189  1.34     skrll static int
   1190  1.34     skrll xhci_xspeed2speed(int xspeed)
   1191  1.34     skrll {
   1192  1.34     skrll 	switch (xspeed) {
   1193  1.34     skrll 	case 1: return USB_SPEED_FULL;
   1194  1.34     skrll 	case 2: return USB_SPEED_LOW;
   1195  1.34     skrll 	default: return xspeed;
   1196  1.34     skrll 	}
   1197  1.34     skrll }
   1198  1.34     skrll #endif
   1199  1.34     skrll 
   1200  1.34     skrll /* convert xspeed to port status speed */
   1201  1.34     skrll static int
   1202  1.34     skrll xhci_xspeed2psspeed(int xspeed)
   1203  1.34     skrll {
   1204  1.34     skrll 	switch (xspeed) {
   1205  1.34     skrll 	case 0: return 0;
   1206  1.34     skrll 	case 1: return UPS_FULL_SPEED;
   1207  1.34     skrll 	case 2: return UPS_LOW_SPEED;
   1208  1.34     skrll 	case 3: return UPS_HIGH_SPEED;
   1209  1.34     skrll 	default: return UPS_OTHER_SPEED;
   1210  1.34     skrll 	}
   1211  1.34     skrll }
   1212  1.34     skrll 
   1213  1.34     skrll /* construct slot context */
   1214  1.34     skrll static void
   1215  1.34     skrll xhci_setup_sctx(struct usbd_device *dev, uint32_t *cp)
   1216  1.34     skrll {
   1217  1.34     skrll 	usb_device_descriptor_t * const dd = &dev->ud_ddesc;
   1218  1.34     skrll 	int speed = dev->ud_speed;
   1219  1.34     skrll 	int tthubslot, ttportnum;
   1220  1.34     skrll 	bool ishub;
   1221  1.34     skrll 	bool usemtt;
   1222  1.34     skrll 
   1223  1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1224  1.34     skrll 
   1225  1.34     skrll 	/*
   1226  1.34     skrll 	 * 6.2.2, Table 57-60, 6.2.2.1, 6.2.2.2
   1227  1.34     skrll 	 * tthubslot:
   1228  1.34     skrll 	 *   This is the slot ID of parent HS hub
   1229  1.34     skrll 	 *   if LS/FS device is connected && connected through HS hub.
   1230  1.34     skrll 	 *   This is 0 if device is not LS/FS device ||
   1231  1.34     skrll 	 *   parent hub is not HS hub ||
   1232  1.34     skrll 	 *   attached to root hub.
   1233  1.34     skrll 	 * ttportnum:
   1234  1.34     skrll 	 *   This is the downstream facing port of parent HS hub
   1235  1.34     skrll 	 *   if LS/FS device is connected.
   1236  1.34     skrll 	 *   This is 0 if device is not LS/FS device ||
   1237  1.34     skrll 	 *   parent hub is not HS hub ||
   1238  1.34     skrll 	 *   attached to root hub.
   1239  1.34     skrll 	 */
   1240  1.34     skrll 	if (dev->ud_myhsport != NULL &&
   1241  1.34     skrll 	    dev->ud_myhub != NULL && dev->ud_myhub->ud_depth != 0 &&
   1242  1.34     skrll 	    (dev->ud_myhub != NULL &&
   1243  1.34     skrll 	     dev->ud_myhub->ud_speed == USB_SPEED_HIGH) &&
   1244  1.34     skrll 	    (speed == USB_SPEED_LOW || speed == USB_SPEED_FULL)) {
   1245  1.34     skrll 		ttportnum = dev->ud_myhsport->up_portno;
   1246  1.34     skrll 		tthubslot = dev->ud_myhsport->up_parent->ud_addr;
   1247  1.34     skrll 	} else {
   1248  1.34     skrll 		ttportnum = 0;
   1249  1.34     skrll 		tthubslot = 0;
   1250  1.34     skrll 	}
   1251  1.34     skrll 	DPRINTFN(4, "myhsport %p ttportnum=%d tthubslot=%d",
   1252  1.34     skrll 	    dev->ud_myhsport, ttportnum, tthubslot, 0);
   1253  1.34     skrll 
   1254  1.34     skrll 	/* ishub is valid after reading UDESC_DEVICE */
   1255  1.34     skrll 	ishub = (dd->bDeviceClass == UDCLASS_HUB);
   1256  1.34     skrll 
   1257  1.34     skrll 	/* dev->ud_hub is valid after reading UDESC_HUB */
   1258  1.34     skrll 	if (ishub && dev->ud_hub) {
   1259  1.34     skrll 		usb_hub_descriptor_t *hd = &dev->ud_hub->uh_hubdesc;
   1260  1.34     skrll 
   1261  1.34     skrll 		cp[1] |= htole32(XHCI_SCTX_1_NUM_PORTS_SET(hd->bNbrPorts));
   1262  1.34     skrll 		cp[2] |= htole32(XHCI_SCTX_2_TT_THINK_TIME_SET(
   1263  1.34     skrll 		    __SHIFTOUT(UGETW(hd->wHubCharacteristics), UHD_TT_THINK)));
   1264  1.34     skrll 		DPRINTFN(4, "nports=%d ttt=%d",
   1265  1.34     skrll 		    hd->bNbrPorts, XHCI_SCTX_2_TT_THINK_TIME_GET(cp[2]), 0, 0);
   1266  1.34     skrll 	}
   1267  1.34     skrll 
   1268  1.34     skrll #define IS_TTHUB(dd) \
   1269  1.34     skrll     ((dd)->bDeviceProtocol == UDPROTO_HSHUBSTT || \
   1270  1.34     skrll      (dd)->bDeviceProtocol == UDPROTO_HSHUBMTT)
   1271  1.34     skrll 
   1272  1.34     skrll 	/*
   1273  1.34     skrll 	 * MTT flag is set if
   1274  1.34     skrll 	 * 1. this is HS hub && MTT is enabled
   1275  1.34     skrll 	 *  or
   1276  1.34     skrll 	 * 2. this is not hub && this is LS or FS device &&
   1277  1.34     skrll 	 *    MTT of parent HS hub (and its parent, too) is enabled
   1278  1.34     skrll 	 */
   1279  1.34     skrll 	if (ishub && speed == USB_SPEED_HIGH && IS_TTHUB(dd))
   1280  1.34     skrll 		usemtt = true;
   1281  1.34     skrll 	else if (!ishub &&
   1282  1.34     skrll 	     (speed == USB_SPEED_LOW || speed == USB_SPEED_FULL) &&
   1283  1.34     skrll 	     dev->ud_myhub != NULL && dev->ud_myhub->ud_depth != 0 &&
   1284  1.34     skrll 	     (dev->ud_myhub != NULL &&
   1285  1.34     skrll 	      dev->ud_myhub->ud_speed == USB_SPEED_HIGH) &&
   1286  1.34     skrll 	     dev->ud_myhsport != NULL &&
   1287  1.34     skrll 	     IS_TTHUB(&dev->ud_myhsport->up_parent->ud_ddesc))
   1288  1.34     skrll 		usemtt = true;
   1289  1.34     skrll 	else
   1290  1.34     skrll 		usemtt = false;
   1291  1.34     skrll 	DPRINTFN(4, "class %u proto %u ishub %d usemtt %d",
   1292  1.34     skrll 	    dd->bDeviceClass, dd->bDeviceProtocol, ishub, usemtt);
   1293  1.34     skrll 
   1294  1.34     skrll 	cp[0] |= htole32(
   1295  1.34     skrll 	    XHCI_SCTX_0_SPEED_SET(xhci_speed2xspeed(speed)) |
   1296  1.34     skrll 	    XHCI_SCTX_0_HUB_SET(ishub ? 1 : 0) |
   1297  1.34     skrll 	    XHCI_SCTX_0_MTT_SET(usemtt ? 1 : 0)
   1298  1.34     skrll 	    );
   1299  1.34     skrll 	cp[1] |= htole32(0);
   1300  1.34     skrll 	cp[2] |= htole32(
   1301  1.34     skrll 	    XHCI_SCTX_2_IRQ_TARGET_SET(0) |
   1302  1.34     skrll 	    XHCI_SCTX_2_TT_HUB_SID_SET(tthubslot) |
   1303  1.34     skrll 	    XHCI_SCTX_2_TT_PORT_NUM_SET(ttportnum)
   1304  1.34     skrll 	    );
   1305  1.34     skrll 	cp[3] |= htole32(0);
   1306  1.34     skrll }
   1307  1.34     skrll 
   1308  1.34     skrll static uint32_t
   1309  1.34     skrll xhci_get_maxburst(struct usbd_pipe *pipe)
   1310  1.34     skrll {
   1311  1.34     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   1312  1.34     skrll 	usbd_desc_iter_t iter;
   1313  1.34     skrll 	const usb_cdc_descriptor_t *cdcd;
   1314  1.34     skrll 	const usb_endpoint_ss_comp_descriptor_t * esscd = NULL;
   1315  1.34     skrll 	uint32_t maxb = 0;
   1316  1.34     skrll 	uint8_t ep;
   1317  1.34     skrll 
   1318  1.34     skrll 	cdcd = (const usb_cdc_descriptor_t *)usb_find_desc(
   1319  1.34     skrll 	    pipe->up_dev, UDESC_INTERFACE, USBD_CDCSUBTYPE_ANY);
   1320  1.34     skrll 	usb_desc_iter_init(pipe->up_dev, &iter);
   1321  1.34     skrll 	iter.cur = (const void *)cdcd;
   1322  1.34     skrll 
   1323  1.34     skrll 	/* find endpoint_ss_comp desc for ep of this pipe */
   1324  1.34     skrll 	for (ep = 0;;) {
   1325  1.34     skrll 		cdcd = (const usb_cdc_descriptor_t *)usb_desc_iter_next(&iter);
   1326  1.34     skrll 		if (cdcd == NULL)
   1327  1.34     skrll 			break;
   1328  1.34     skrll 		if (ep == 0 && cdcd->bDescriptorType == UDESC_ENDPOINT) {
   1329  1.34     skrll 			ep = ((const usb_endpoint_descriptor_t *)cdcd)->
   1330  1.34     skrll 			    bEndpointAddress;
   1331  1.34     skrll 			if (UE_GET_ADDR(ep) ==
   1332  1.34     skrll 			    UE_GET_ADDR(ed->bEndpointAddress)) {
   1333  1.34     skrll 				cdcd = (const usb_cdc_descriptor_t *)
   1334  1.34     skrll 				    usb_desc_iter_next(&iter);
   1335  1.34     skrll 				break;
   1336  1.34     skrll 			}
   1337  1.34     skrll 			ep = 0;
   1338  1.34     skrll 		}
   1339  1.34     skrll 	}
   1340  1.34     skrll 	if (cdcd != NULL && cdcd->bDescriptorType == UDESC_ENDPOINT_SS_COMP) {
   1341  1.34     skrll 		esscd = (const usb_endpoint_ss_comp_descriptor_t *)cdcd;
   1342  1.34     skrll 		maxb = esscd->bMaxBurst;
   1343  1.34     skrll 	}
   1344  1.34     skrll 
   1345  1.34     skrll 	return maxb;
   1346  1.34     skrll }
   1347  1.34     skrll 
   1348  1.34     skrll /*
   1349  1.34     skrll  * Convert endpoint bInterval value to endpoint context interval value
   1350  1.34     skrll  * for Interrupt pipe.
   1351  1.34     skrll  * xHCI 6.2.3.6 Table 65, USB 2.0 9.6.6
   1352  1.34     skrll  */
   1353  1.34     skrll static uint32_t
   1354  1.34     skrll xhci_bival2ival(uint32_t ival, int speed)
   1355  1.34     skrll {
   1356  1.34     skrll 	if (speed == USB_SPEED_LOW || speed == USB_SPEED_FULL) {
   1357  1.34     skrll 		int i;
   1358  1.34     skrll 
   1359  1.34     skrll 		/*
   1360  1.34     skrll 		 * round ival down to "the nearest base 2 multiple of
   1361  1.34     skrll 		 * bInterval * 8".
   1362  1.34     skrll 		 * bInterval is at most 255 as its type is uByte.
   1363  1.34     skrll 		 * 255(ms) = 2040(x 125us) < 2^11, so start with 10.
   1364  1.34     skrll 		 */
   1365  1.34     skrll 		for (i = 10; i > 0; i--) {
   1366  1.34     skrll 			if ((ival * 8) >= (1 << i))
   1367  1.34     skrll 				break;
   1368  1.34     skrll 		}
   1369  1.34     skrll 		ival = i;
   1370  1.34     skrll 	} else {
   1371  1.34     skrll 		/* Interval = bInterval-1 for SS/HS */
   1372  1.34     skrll 		ival--;
   1373  1.34     skrll 	}
   1374  1.34     skrll 
   1375  1.34     skrll 	return ival;
   1376  1.34     skrll }
   1377  1.34     skrll 
   1378  1.34     skrll /*
   1379  1.34     skrll  * 4.8.2, 6.2.3.2
   1380  1.34     skrll  * construct common endpoint parameters
   1381  1.34     skrll  */
   1382  1.34     skrll static void
   1383  1.34     skrll xhci_setup_endp_ctx(struct usbd_pipe *pipe, uint32_t *cp)
   1384  1.34     skrll {
   1385  1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1386  1.34     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   1387  1.34     skrll 	const u_int dci = xhci_ep_get_dci(ed);
   1388  1.34     skrll 	const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
   1389  1.34     skrll 	uint32_t mps = UGETW(ed->wMaxPacketSize);
   1390  1.34     skrll 	uint32_t maxb = 0;
   1391  1.34     skrll 	int speed = pipe->up_dev->ud_speed;
   1392  1.34     skrll 	uint32_t ival = ed->bInterval;
   1393  1.34     skrll 
   1394  1.34     skrll 	cp[0] = htole32(
   1395  1.34     skrll 	    XHCI_EPCTX_0_EPSTATE_SET(0) |
   1396  1.34     skrll 	    XHCI_EPCTX_0_MULT_SET(0) |	/* always 0 except SS iscoh */
   1397  1.34     skrll 	    XHCI_EPCTX_0_MAXP_STREAMS_SET(0) |
   1398  1.34     skrll 	    XHCI_EPCTX_0_LSA_SET(0) |
   1399  1.34     skrll 	    XHCI_EPCTX_0_MAX_ESIT_PAYLOAD_HI_SET(0)
   1400  1.34     skrll 	    );
   1401  1.34     skrll 	cp[1] = htole32(
   1402  1.34     skrll 	    XHCI_EPCTX_1_EPTYPE_SET(xhci_ep_get_type(ed)) |
   1403  1.34     skrll 	    XHCI_EPCTX_1_HID_SET(0) |
   1404  1.34     skrll 	    XHCI_EPCTX_1_MAXB_SET(0)
   1405  1.34     skrll 	    );
   1406  1.34     skrll 	if (xfertype != UE_ISOCHRONOUS)
   1407  1.34     skrll 		cp[1] |= htole32(XHCI_EPCTX_1_CERR_SET(3));
   1408  1.34     skrll 
   1409  1.34     skrll 	/* 6.2.3.4,  4.8.2.4 */
   1410  1.34     skrll 	if (USB_IS_SS(speed)) {
   1411  1.34     skrll 		/* UBS 3.1  9.6.6 */
   1412  1.34     skrll 		cp[1] |= htole32(XHCI_EPCTX_1_MAXP_SIZE_SET(mps));
   1413  1.34     skrll 		/* UBS 3.1  9.6.7 */
   1414  1.34     skrll 		maxb = xhci_get_maxburst(pipe);
   1415  1.34     skrll 		cp[1] |= htole32(XHCI_EPCTX_1_MAXB_SET(maxb));
   1416  1.34     skrll 	} else {
   1417  1.34     skrll 		/* UBS 2.0  9.6.6 */
   1418  1.34     skrll 		cp[1] |= htole32(XHCI_EPCTX_1_MAXP_SIZE_SET(UE_GET_SIZE(mps)));
   1419  1.34     skrll 
   1420  1.34     skrll 		/* 6.2.3.4 */
   1421  1.34     skrll 		if (speed == USB_SPEED_HIGH &&
   1422  1.34     skrll 		   (xfertype == UE_ISOCHRONOUS || xfertype == UE_INTERRUPT)) {
   1423  1.34     skrll 			maxb = UE_GET_TRANS(mps);
   1424  1.34     skrll 		} else {
   1425  1.34     skrll 			/* LS/FS or HS CTRL or HS BULK */
   1426  1.34     skrll 			maxb = 0;
   1427  1.34     skrll 		}
   1428  1.34     skrll 		cp[1] |= htole32(XHCI_EPCTX_1_MAXB_SET(maxb));
   1429  1.34     skrll 	}
   1430  1.34     skrll 
   1431  1.34     skrll 	if (xfertype == UE_CONTROL)
   1432  1.34     skrll 		cp[4] = htole32(XHCI_EPCTX_4_AVG_TRB_LEN_SET(8)); /* 6.2.3 */
   1433  1.34     skrll 	else if (USB_IS_SS(speed))
   1434  1.34     skrll 		cp[4] = htole32(XHCI_EPCTX_4_AVG_TRB_LEN_SET(mps));
   1435  1.34     skrll 	else
   1436  1.34     skrll 		cp[4] = htole32(XHCI_EPCTX_4_AVG_TRB_LEN_SET(UE_GET_SIZE(mps)));
   1437  1.34     skrll 
   1438  1.34     skrll 	switch (xfertype) {
   1439  1.34     skrll 	case UE_CONTROL:
   1440  1.34     skrll 		break;
   1441  1.34     skrll 	case UE_BULK:
   1442  1.34     skrll 		/* XXX Set MaxPStreams, HID, and LSA if streams enabled */
   1443  1.34     skrll 		break;
   1444  1.34     skrll 	case UE_INTERRUPT:
   1445  1.34     skrll 		if (pipe->up_interval != USBD_DEFAULT_INTERVAL)
   1446  1.34     skrll 			ival = pipe->up_interval;
   1447  1.34     skrll 
   1448  1.34     skrll 		ival = xhci_bival2ival(ival, speed);
   1449  1.34     skrll 		cp[0] |= htole32(XHCI_EPCTX_0_IVAL_SET(ival));
   1450  1.34     skrll 		break;
   1451  1.34     skrll 	case UE_ISOCHRONOUS:
   1452  1.34     skrll 		if (pipe->up_interval != USBD_DEFAULT_INTERVAL)
   1453  1.34     skrll 			ival = pipe->up_interval;
   1454  1.34     skrll 
   1455  1.34     skrll 		/* xHCI 6.2.3.6 Table 65, USB 2.0 9.6.6 */
   1456  1.34     skrll 		if (speed == USB_SPEED_FULL)
   1457  1.34     skrll 			ival += 3; /* 1ms -> 125us */
   1458  1.34     skrll 		ival--;
   1459  1.34     skrll 		cp[0] |= htole32(XHCI_EPCTX_0_IVAL_SET(ival));
   1460  1.34     skrll 
   1461  1.34     skrll 		if (USB_IS_SS(speed)) {
   1462  1.34     skrll 			/* XXX if LEC = 1, set ESIT instead */
   1463  1.34     skrll 			cp[0] |= htole32(XHCI_EPCTX_0_MULT_SET(0));
   1464  1.34     skrll 		}
   1465  1.34     skrll 		break;
   1466  1.34     skrll 	default:
   1467  1.34     skrll 		break;
   1468  1.34     skrll 	}
   1469  1.34     skrll 	*(uint64_t *)(&cp[2]) = htole64(
   1470  1.34     skrll 	    xhci_ring_trbp(&xs->xs_ep[dci].xe_tr, 0) |
   1471  1.34     skrll 	    XHCI_EPCTX_2_DCS_SET(1));
   1472  1.34     skrll }
   1473  1.34     skrll 
   1474  1.34     skrll /*
   1475  1.34     skrll  * Construct input contexts and issue TRB
   1476  1.34     skrll  */
   1477   1.1  jakllsch static usbd_status
   1478  1.34     skrll xhci_configure_endpoint(struct usbd_pipe *pipe)
   1479   1.1  jakllsch {
   1480  1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1481  1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1482  1.34     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1483   1.1  jakllsch 	struct xhci_trb trb;
   1484   1.1  jakllsch 	usbd_status err;
   1485   1.1  jakllsch 	uint32_t *cp;
   1486   1.1  jakllsch 
   1487  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1488  1.34     skrll 	DPRINTFN(4, "slot %u dci %u epaddr 0x%02x attr 0x%02x",
   1489  1.34     skrll 	    xs->xs_idx, dci, pipe->up_endpoint->ue_edesc->bEndpointAddress,
   1490  1.34     skrll 	    pipe->up_endpoint->ue_edesc->bmAttributes);
   1491   1.1  jakllsch 
   1492   1.1  jakllsch 	/* XXX ensure input context is available? */
   1493   1.1  jakllsch 
   1494   1.1  jakllsch 	memset(xhci_slot_get_icv(sc, xs, 0), 0, sc->sc_pgsz);
   1495   1.1  jakllsch 
   1496   1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
   1497   1.1  jakllsch 	cp[0] = htole32(0);
   1498   1.1  jakllsch 	cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(dci));
   1499   1.1  jakllsch 
   1500   1.1  jakllsch 	/* set up input slot context */
   1501   1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_SLOT));
   1502  1.34     skrll 	xhci_setup_sctx(pipe->up_dev, cp);
   1503  1.34     skrll 	cp[0] |= htole32(XHCI_SCTX_0_CTX_NUM_SET(dci));
   1504   1.1  jakllsch 
   1505  1.34     skrll 	/* set up input endpoint context */
   1506   1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(dci));
   1507  1.34     skrll 	xhci_setup_endp_ctx(pipe, cp);
   1508   1.1  jakllsch 
   1509   1.1  jakllsch 	/* sync input contexts before they are read from memory */
   1510   1.1  jakllsch 	usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
   1511   1.1  jakllsch 	hexdump("input control context", xhci_slot_get_icv(sc, xs, 0),
   1512   1.1  jakllsch 	    sc->sc_ctxsz * 1);
   1513   1.1  jakllsch 	hexdump("input endpoint context", xhci_slot_get_icv(sc, xs,
   1514   1.1  jakllsch 	    xhci_dci_to_ici(dci)), sc->sc_ctxsz * 1);
   1515   1.1  jakllsch 
   1516   1.1  jakllsch 	trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
   1517   1.1  jakllsch 	trb.trb_2 = 0;
   1518   1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1519   1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_CONFIGURE_EP);
   1520   1.1  jakllsch 
   1521   1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1522   1.1  jakllsch 
   1523   1.1  jakllsch 	usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
   1524   1.1  jakllsch 	hexdump("output context", xhci_slot_get_dcv(sc, xs, dci),
   1525   1.1  jakllsch 	    sc->sc_ctxsz * 1);
   1526   1.1  jakllsch 
   1527   1.1  jakllsch 	return err;
   1528   1.1  jakllsch }
   1529   1.1  jakllsch 
   1530  1.34     skrll #if 0
   1531   1.1  jakllsch static usbd_status
   1532  1.34     skrll xhci_unconfigure_endpoint(struct usbd_pipe *pipe)
   1533   1.1  jakllsch {
   1534  1.27     skrll #ifdef USB_DEBUG
   1535  1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1536  1.27     skrll #endif
   1537  1.27     skrll 
   1538  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1539  1.27     skrll 	DPRINTFN(4, "slot %u", xs->xs_idx, 0, 0, 0);
   1540  1.27     skrll 
   1541   1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   1542   1.1  jakllsch }
   1543  1.34     skrll #endif
   1544   1.1  jakllsch 
   1545  1.34     skrll /* 4.6.8, 6.4.3.7 */
   1546   1.1  jakllsch static usbd_status
   1547  1.34     skrll xhci_reset_endpoint(struct usbd_pipe *pipe)
   1548   1.1  jakllsch {
   1549  1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1550  1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1551  1.34     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1552   1.1  jakllsch 	struct xhci_trb trb;
   1553   1.1  jakllsch 	usbd_status err;
   1554   1.1  jakllsch 
   1555  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1556  1.34     skrll 	DPRINTFN(4, "slot %u dci %u", xs->xs_idx, dci, 0, 0);
   1557  1.34     skrll 
   1558  1.34     skrll 	KASSERT(!mutex_owned(&sc->sc_lock));
   1559   1.1  jakllsch 
   1560   1.1  jakllsch 	trb.trb_0 = 0;
   1561   1.1  jakllsch 	trb.trb_2 = 0;
   1562   1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1563   1.1  jakllsch 	    XHCI_TRB_3_EP_SET(dci) |
   1564   1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_RESET_EP);
   1565   1.1  jakllsch 
   1566   1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1567   1.1  jakllsch 
   1568   1.1  jakllsch 	return err;
   1569   1.1  jakllsch }
   1570   1.1  jakllsch 
   1571  1.34     skrll /*
   1572  1.34     skrll  * 4.6.9, 6.4.3.8
   1573  1.34     skrll  * Stop execution of TDs on xfer ring.
   1574  1.34     skrll  * Should be called with sc_lock held.
   1575  1.34     skrll  */
   1576   1.1  jakllsch static usbd_status
   1577  1.34     skrll xhci_stop_endpoint(struct usbd_pipe *pipe)
   1578   1.1  jakllsch {
   1579  1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1580  1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1581   1.1  jakllsch 	struct xhci_trb trb;
   1582   1.1  jakllsch 	usbd_status err;
   1583  1.34     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1584   1.1  jakllsch 
   1585  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1586  1.34     skrll 	DPRINTFN(4, "slot %u dci %u", xs->xs_idx, dci, 0, 0);
   1587  1.34     skrll 
   1588  1.34     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1589   1.1  jakllsch 
   1590   1.1  jakllsch 	trb.trb_0 = 0;
   1591   1.1  jakllsch 	trb.trb_2 = 0;
   1592   1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1593   1.1  jakllsch 	    XHCI_TRB_3_EP_SET(dci) |
   1594   1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_STOP_EP);
   1595   1.1  jakllsch 
   1596  1.34     skrll 	err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1597   1.1  jakllsch 
   1598   1.1  jakllsch 	return err;
   1599   1.1  jakllsch }
   1600   1.1  jakllsch 
   1601  1.34     skrll /*
   1602  1.34     skrll  * Set TR Dequeue Pointer.
   1603  1.34     skrll  * xCHI 1.1  4.6.10  6.4.3.9
   1604  1.34     skrll  * Purge all of the transfer requests on ring.
   1605  1.34     skrll  * EPSTATE of endpoint must be ERROR or STOPPED, or CONTEXT_STATE error.
   1606  1.34     skrll  */
   1607   1.1  jakllsch static usbd_status
   1608  1.34     skrll xhci_set_dequeue(struct usbd_pipe *pipe)
   1609   1.1  jakllsch {
   1610  1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1611  1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1612  1.34     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1613   1.1  jakllsch 	struct xhci_ring * const xr = &xs->xs_ep[dci].xe_tr;
   1614   1.1  jakllsch 	struct xhci_trb trb;
   1615   1.1  jakllsch 	usbd_status err;
   1616   1.1  jakllsch 
   1617  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1618  1.27     skrll 	DPRINTFN(4, "slot %u dci %u", xs->xs_idx, dci, 0, 0);
   1619   1.1  jakllsch 
   1620   1.1  jakllsch 	memset(xr->xr_trb, 0, xr->xr_ntrb * XHCI_TRB_SIZE);
   1621   1.1  jakllsch 	usb_syncmem(&xr->xr_dma, 0, xr->xr_ntrb * XHCI_TRB_SIZE,
   1622   1.1  jakllsch 	    BUS_DMASYNC_PREWRITE);
   1623  1.34     skrll 	memset(xr->xr_cookies, 0, xr->xr_ntrb * sizeof(*xr->xr_cookies));
   1624   1.1  jakllsch 
   1625   1.1  jakllsch 	xr->xr_ep = 0;
   1626   1.1  jakllsch 	xr->xr_cs = 1;
   1627   1.1  jakllsch 
   1628  1.34     skrll 	/* set DCS */
   1629   1.1  jakllsch 	trb.trb_0 = xhci_ring_trbp(xr, 0) | 1; /* XXX */
   1630   1.1  jakllsch 	trb.trb_2 = 0;
   1631   1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1632   1.1  jakllsch 	    XHCI_TRB_3_EP_SET(dci) |
   1633   1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_SET_TR_DEQUEUE);
   1634   1.1  jakllsch 
   1635   1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1636   1.1  jakllsch 
   1637   1.1  jakllsch 	return err;
   1638   1.1  jakllsch }
   1639   1.1  jakllsch 
   1640  1.34     skrll /*
   1641  1.34     skrll  * Open new pipe: called from usbd_setup_pipe_flags.
   1642  1.34     skrll  * Fills methods of pipe.
   1643  1.34     skrll  * If pipe is not for ep0, calls configure_endpoint.
   1644  1.34     skrll  */
   1645   1.1  jakllsch static usbd_status
   1646  1.34     skrll xhci_open(struct usbd_pipe *pipe)
   1647   1.1  jakllsch {
   1648  1.34     skrll 	struct usbd_device * const dev = pipe->up_dev;
   1649  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(dev->ud_bus);
   1650  1.34     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   1651   1.1  jakllsch 	const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
   1652   1.1  jakllsch 
   1653  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1654  1.27     skrll 	DPRINTFN(1, "addr %d depth %d port %d speed %d",
   1655  1.34     skrll 	    dev->ud_addr, dev->ud_depth, dev->ud_powersrc->up_portno,
   1656  1.34     skrll 	    dev->ud_speed);
   1657   1.1  jakllsch 
   1658   1.1  jakllsch 	if (sc->sc_dying)
   1659   1.1  jakllsch 		return USBD_IOERROR;
   1660   1.1  jakllsch 
   1661   1.1  jakllsch 	/* Root Hub */
   1662  1.34     skrll 	if (dev->ud_depth == 0 && dev->ud_powersrc->up_portno == 0) {
   1663   1.1  jakllsch 		switch (ed->bEndpointAddress) {
   1664   1.1  jakllsch 		case USB_CONTROL_ENDPOINT:
   1665  1.34     skrll 			pipe->up_methods = &roothub_ctrl_methods;
   1666   1.1  jakllsch 			break;
   1667  1.34     skrll 		case UE_DIR_IN | USBROOTHUB_INTR_ENDPT:
   1668  1.34     skrll 			pipe->up_methods = &xhci_root_intr_methods;
   1669   1.1  jakllsch 			break;
   1670   1.1  jakllsch 		default:
   1671  1.34     skrll 			pipe->up_methods = NULL;
   1672  1.27     skrll 			DPRINTFN(0, "bad bEndpointAddress 0x%02x",
   1673  1.27     skrll 			    ed->bEndpointAddress, 0, 0, 0);
   1674   1.1  jakllsch 			return USBD_INVAL;
   1675   1.1  jakllsch 		}
   1676   1.1  jakllsch 		return USBD_NORMAL_COMPLETION;
   1677   1.1  jakllsch 	}
   1678   1.1  jakllsch 
   1679   1.1  jakllsch 	switch (xfertype) {
   1680   1.1  jakllsch 	case UE_CONTROL:
   1681  1.34     skrll 		pipe->up_methods = &xhci_device_ctrl_methods;
   1682   1.1  jakllsch 		break;
   1683   1.1  jakllsch 	case UE_ISOCHRONOUS:
   1684  1.34     skrll 		pipe->up_methods = &xhci_device_isoc_methods;
   1685   1.1  jakllsch 		return USBD_INVAL;
   1686   1.1  jakllsch 		break;
   1687   1.1  jakllsch 	case UE_BULK:
   1688  1.34     skrll 		pipe->up_methods = &xhci_device_bulk_methods;
   1689   1.1  jakllsch 		break;
   1690   1.1  jakllsch 	case UE_INTERRUPT:
   1691  1.34     skrll 		pipe->up_methods = &xhci_device_intr_methods;
   1692   1.1  jakllsch 		break;
   1693   1.1  jakllsch 	default:
   1694   1.1  jakllsch 		return USBD_IOERROR;
   1695   1.1  jakllsch 		break;
   1696   1.1  jakllsch 	}
   1697   1.1  jakllsch 
   1698   1.1  jakllsch 	if (ed->bEndpointAddress != USB_CONTROL_ENDPOINT)
   1699  1.34     skrll 		return xhci_configure_endpoint(pipe);
   1700   1.1  jakllsch 
   1701   1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   1702   1.1  jakllsch }
   1703   1.1  jakllsch 
   1704  1.34     skrll /*
   1705  1.34     skrll  * Closes pipe, called from usbd_kill_pipe via close methods.
   1706  1.34     skrll  * If the endpoint to be closed is ep0, disable_slot.
   1707  1.34     skrll  * Should be called with sc_lock held.
   1708  1.34     skrll  */
   1709   1.1  jakllsch static void
   1710  1.34     skrll xhci_close_pipe(struct usbd_pipe *pipe)
   1711   1.1  jakllsch {
   1712  1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1713  1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1714  1.34     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   1715  1.34     skrll 	const u_int dci = xhci_ep_get_dci(ed);
   1716  1.34     skrll 	struct xhci_trb trb;
   1717  1.34     skrll 	uint32_t *cp;
   1718   1.1  jakllsch 
   1719  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1720   1.1  jakllsch 
   1721  1.34     skrll 	if (sc->sc_dying)
   1722   1.1  jakllsch 		return;
   1723   1.1  jakllsch 
   1724  1.34     skrll 	if (xs == NULL || xs->xs_idx == 0)
   1725  1.34     skrll 		/* xs is uninitialized before xhci_init_slot */
   1726   1.1  jakllsch 		return;
   1727   1.1  jakllsch 
   1728  1.34     skrll 	DPRINTFN(4, "pipe %p slot %u dci %u", pipe, xs->xs_idx, dci, 0);
   1729   1.1  jakllsch 
   1730  1.34     skrll 	KASSERTMSG(!cpu_intr_p() && !cpu_softintr_p(), "called from intr ctx");
   1731  1.34     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1732   1.1  jakllsch 
   1733  1.34     skrll 	if (pipe->up_dev->ud_depth == 0)
   1734  1.34     skrll 		return;
   1735   1.1  jakllsch 
   1736  1.34     skrll 	if (dci == XHCI_DCI_EP_CONTROL) {
   1737  1.34     skrll 		DPRINTFN(4, "closing ep0", 0, 0, 0, 0);
   1738  1.34     skrll 		xhci_disable_slot(sc, xs->xs_idx);
   1739  1.34     skrll 		return;
   1740  1.34     skrll 	}
   1741   1.1  jakllsch 
   1742  1.34     skrll 	/*
   1743  1.34     skrll 	 * This may fail in the case that xhci_close_pipe is called after
   1744  1.34     skrll 	 * xhci_abort_xfer e.g. usbd_kill_pipe.
   1745  1.34     skrll 	 */
   1746  1.34     skrll 	(void)xhci_stop_endpoint(pipe);
   1747   1.1  jakllsch 
   1748  1.34     skrll 	/*
   1749  1.34     skrll 	 * set appropriate bit to be dropped.
   1750  1.34     skrll 	 * don't set DC bit to 1, otherwise all endpoints
   1751  1.34     skrll 	 * would be deconfigured.
   1752  1.34     skrll 	 */
   1753  1.34     skrll 	cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
   1754  1.34     skrll 	cp[0] = htole32(XHCI_INCTX_0_DROP_MASK(dci));
   1755  1.34     skrll 	cp[1] = htole32(0);
   1756   1.1  jakllsch 
   1757  1.34     skrll 	/* XXX should be most significant one, not dci? */
   1758  1.34     skrll 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_SLOT));
   1759  1.34     skrll 	cp[0] = htole32(XHCI_SCTX_0_CTX_NUM_SET(dci));
   1760   1.1  jakllsch 
   1761  1.34     skrll 	/* sync input contexts before they are read from memory */
   1762  1.34     skrll 	usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
   1763   1.1  jakllsch 
   1764  1.34     skrll 	trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
   1765  1.34     skrll 	trb.trb_2 = 0;
   1766  1.34     skrll 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1767  1.34     skrll 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_CONFIGURE_EP);
   1768   1.1  jakllsch 
   1769  1.34     skrll 	(void)xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1770  1.34     skrll 	usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
   1771  1.34     skrll }
   1772   1.1  jakllsch 
   1773  1.34     skrll /*
   1774  1.34     skrll  * Abort transfer.
   1775  1.34     skrll  * Called with sc_lock held.
   1776  1.34     skrll  * May be called from softintr context.
   1777  1.34     skrll  */
   1778  1.34     skrll static void
   1779  1.34     skrll xhci_abort_xfer(struct usbd_xfer *xfer, usbd_status status)
   1780  1.34     skrll {
   1781  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   1782   1.1  jakllsch 
   1783  1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1784  1.34     skrll 	DPRINTFN(4, "xfer %p pipe %p status %d",
   1785  1.34     skrll 	    xfer, xfer->ux_pipe, status, 0);
   1786   1.1  jakllsch 
   1787  1.34     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1788   1.1  jakllsch 
   1789  1.34     skrll 	if (sc->sc_dying) {
   1790  1.34     skrll 		/* If we're dying, just do the software part. */
   1791  1.34     skrll 		DPRINTFN(4, "dying", 0, 0, 0, 0);
   1792  1.34     skrll 		xfer->ux_status = status;  /* make software ignore it */
   1793  1.34     skrll 		callout_stop(&xfer->ux_callout);
   1794  1.34     skrll 		usb_transfer_complete(xfer);
   1795  1.34     skrll 		return;
   1796   1.1  jakllsch 	}
   1797  1.34     skrll 
   1798  1.34     skrll 	/* XXX need more stuff */
   1799  1.34     skrll 	xfer->ux_status = status;
   1800  1.34     skrll 	callout_stop(&xfer->ux_callout);
   1801  1.34     skrll 	usb_transfer_complete(xfer);
   1802  1.34     skrll 	DPRINTFN(14, "end", 0, 0, 0, 0);
   1803  1.34     skrll 
   1804  1.34     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1805   1.1  jakllsch }
   1806   1.1  jakllsch 
   1807  1.34     skrll /*
   1808  1.34     skrll  * Recover STALLed endpoint.
   1809  1.34     skrll  * xHCI 1.1 sect 4.10.2.1
   1810  1.34     skrll  * Issue RESET_EP to recover halt condition and SET_TR_DEQUEUE to remove
   1811  1.34     skrll  * all transfers on transfer ring.
   1812  1.34     skrll  * These are done in thread context asynchronously.
   1813  1.34     skrll  */
   1814   1.1  jakllsch static void
   1815  1.34     skrll xhci_clear_endpoint_stall_async_task(void *cookie)
   1816   1.1  jakllsch {
   1817  1.34     skrll 	struct usbd_xfer * const xfer = cookie;
   1818  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   1819  1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   1820  1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   1821  1.34     skrll 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   1822   1.1  jakllsch 
   1823  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1824  1.34     skrll 	DPRINTFN(4, "xfer %p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   1825   1.1  jakllsch 
   1826  1.34     skrll 	xhci_reset_endpoint(xfer->ux_pipe);
   1827  1.34     skrll 	xhci_set_dequeue(xfer->ux_pipe);
   1828  1.34     skrll 
   1829  1.34     skrll 	mutex_enter(&sc->sc_lock);
   1830  1.34     skrll 	tr->is_halted = false;
   1831  1.34     skrll 	usb_transfer_complete(xfer);
   1832  1.34     skrll 	mutex_exit(&sc->sc_lock);
   1833  1.34     skrll 	DPRINTFN(4, "ends", 0, 0, 0, 0);
   1834  1.34     skrll }
   1835  1.34     skrll 
   1836  1.34     skrll static usbd_status
   1837  1.34     skrll xhci_clear_endpoint_stall_async(struct usbd_xfer *xfer)
   1838  1.34     skrll {
   1839  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   1840  1.34     skrll 	struct xhci_pipe * const xp = (struct xhci_pipe *)xfer->ux_pipe;
   1841  1.34     skrll 
   1842  1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1843  1.34     skrll 	DPRINTFN(4, "xfer %p", xfer, 0, 0, 0);
   1844  1.34     skrll 
   1845  1.34     skrll 	if (sc->sc_dying) {
   1846  1.34     skrll 		return USBD_IOERROR;
   1847  1.34     skrll 	}
   1848  1.34     skrll 
   1849  1.34     skrll 	usb_init_task(&xp->xp_async_task,
   1850  1.34     skrll 	    xhci_clear_endpoint_stall_async_task, xfer, USB_TASKQ_MPSAFE);
   1851  1.34     skrll 	usb_add_task(xfer->ux_pipe->up_dev, &xp->xp_async_task, USB_TASKQ_HC);
   1852  1.34     skrll 	DPRINTFN(4, "ends", 0, 0, 0, 0);
   1853  1.34     skrll 
   1854  1.34     skrll 	return USBD_NORMAL_COMPLETION;
   1855  1.34     skrll }
   1856  1.34     skrll 
   1857  1.34     skrll /* Process roothub port status/change events and notify to uhub_intr. */
   1858  1.34     skrll static void
   1859  1.34     skrll xhci_rhpsc(struct xhci_softc * const sc, u_int port)
   1860  1.34     skrll {
   1861  1.34     skrll 	struct usbd_xfer * const xfer = sc->sc_intrxfer;
   1862  1.34     skrll 	uint8_t *p;
   1863  1.34     skrll 
   1864  1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1865  1.34     skrll 	DPRINTFN(4, "xhci%d: port %u status change", device_unit(sc->sc_dev),
   1866  1.34     skrll 	    port, 0, 0);
   1867  1.34     skrll 
   1868  1.34     skrll 	if (xfer == NULL)
   1869  1.34     skrll 		return;
   1870  1.34     skrll 
   1871  1.34     skrll 	if (port > sc->sc_maxports)
   1872  1.34     skrll 		return;
   1873  1.34     skrll 
   1874  1.34     skrll 	p = xfer->ux_buf;
   1875  1.34     skrll 	memset(p, 0, xfer->ux_length);
   1876  1.34     skrll 	p[port/NBBY] |= 1 << (port%NBBY);
   1877  1.34     skrll 	xfer->ux_actlen = xfer->ux_length;
   1878  1.34     skrll 	xfer->ux_status = USBD_NORMAL_COMPLETION;
   1879  1.34     skrll 	usb_transfer_complete(xfer);
   1880  1.34     skrll }
   1881  1.34     skrll 
   1882  1.34     skrll /* Process Transfer Events */
   1883  1.34     skrll static void
   1884  1.34     skrll xhci_event_transfer(struct xhci_softc * const sc,
   1885  1.34     skrll     const struct xhci_trb * const trb)
   1886  1.34     skrll {
   1887  1.34     skrll 	uint64_t trb_0;
   1888  1.34     skrll 	uint32_t trb_2, trb_3;
   1889  1.34     skrll 	uint8_t trbcode;
   1890  1.34     skrll 	u_int slot, dci;
   1891  1.34     skrll 	struct xhci_slot *xs;
   1892  1.34     skrll 	struct xhci_ring *xr;
   1893  1.34     skrll 	struct xhci_xfer *xx;
   1894  1.34     skrll 	struct usbd_xfer *xfer;
   1895  1.34     skrll 	usbd_status err;
   1896  1.34     skrll 
   1897  1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1898  1.34     skrll 
   1899  1.34     skrll 	trb_0 = le64toh(trb->trb_0);
   1900  1.34     skrll 	trb_2 = le32toh(trb->trb_2);
   1901  1.34     skrll 	trb_3 = le32toh(trb->trb_3);
   1902  1.34     skrll 	trbcode = XHCI_TRB_2_ERROR_GET(trb_2);
   1903  1.34     skrll 	slot = XHCI_TRB_3_SLOT_GET(trb_3);
   1904  1.34     skrll 	dci = XHCI_TRB_3_EP_GET(trb_3);
   1905  1.34     skrll 	xs = &sc->sc_slots[slot];
   1906  1.34     skrll 	xr = &xs->xs_ep[dci].xe_tr;
   1907  1.34     skrll 
   1908  1.34     skrll 	/* sanity check */
   1909  1.34     skrll 	KASSERTMSG(xs->xs_idx != 0 && xs->xs_idx <= sc->sc_maxslots,
   1910  1.34     skrll 	    "invalid xs_idx %u slot %u", xs->xs_idx, slot);
   1911  1.34     skrll 
   1912  1.40     skrll 	int idx = 0;
   1913  1.34     skrll 	if ((trb_3 & XHCI_TRB_3_ED_BIT) == 0) {
   1914  1.40     skrll 		if (xhci_trb_get_idx(xr, trb_0, &idx)) {
   1915  1.40     skrll 			DPRINTFN(0, "invalid trb_0 0x%"PRIx64, trb_0, 0, 0, 0);
   1916  1.34     skrll 			return;
   1917  1.34     skrll 		}
   1918  1.34     skrll 		xx = xr->xr_cookies[idx];
   1919  1.34     skrll 
   1920  1.34     skrll 		/*
   1921  1.34     skrll 		 * If endpoint is stopped between TDs, TRB pointer points at
   1922  1.34     skrll 		 * next TRB, however, it is not put yet or is a garbage TRB.
   1923  1.34     skrll 		 * That's why xr_cookies may be NULL or look like broken.
   1924  1.34     skrll 		 * Note: this ev happens only when hciversion >= 1.0 or
   1925  1.34     skrll 		 * hciversion == 0.96 and FSE of hcc1 is set.
   1926  1.34     skrll 		 */
   1927  1.34     skrll 		if (xx == NULL || trbcode == XHCI_TRB_ERROR_LENGTH) {
   1928  1.34     skrll 			DPRINTFN(1, "xx NULL: #%u: cookie %p: code %u trb_0 %"
   1929  1.34     skrll 			    PRIx64, idx, xx, trbcode, trb_0);
   1930  1.34     skrll 		}
   1931  1.34     skrll 	} else {
   1932  1.34     skrll 		/* When ED != 0, trb_0 is kaddr of struct xhci_xfer. */
   1933  1.34     skrll 		xx = (void *)(uintptr_t)(trb_0 & ~0x3);
   1934  1.34     skrll 	}
   1935  1.34     skrll 	/* XXX this may not happen */
   1936  1.34     skrll 	if (xx == NULL) {
   1937  1.34     skrll 		DPRINTFN(1, "xfer done: xx is NULL", 0, 0, 0, 0);
   1938  1.34     skrll 		return;
   1939  1.34     skrll 	}
   1940  1.34     skrll 	xfer = &xx->xx_xfer;
   1941  1.34     skrll 	/* XXX this may happen when detaching */
   1942  1.34     skrll 	if (xfer == NULL) {
   1943  1.34     skrll 		DPRINTFN(1, "xx(%p)->xx_xfer is NULL trb_0 %#"PRIx64,
   1944  1.34     skrll 		    xx, trb_0, 0, 0);
   1945  1.34     skrll 		return;
   1946  1.34     skrll 	}
   1947  1.34     skrll 	DPRINTFN(14, "xfer %p", xfer, 0, 0, 0);
   1948  1.34     skrll 	/* XXX I dunno why this happens */
   1949  1.34     skrll 	KASSERTMSG(xfer->ux_pipe != NULL, "xfer(%p)->ux_pipe is NULL", xfer);
   1950  1.34     skrll 
   1951  1.34     skrll 	if (!xfer->ux_pipe->up_repeat &&
   1952  1.34     skrll 	    SIMPLEQ_EMPTY(&xfer->ux_pipe->up_queue)) {
   1953  1.34     skrll 		DPRINTFN(1, "xfer(%p)->pipe not queued", xfer, 0, 0, 0);
   1954  1.34     skrll 		return;
   1955  1.34     skrll 	}
   1956  1.34     skrll 
   1957  1.34     skrll 	/* 4.11.5.2 Event Data TRB */
   1958  1.34     skrll 	if ((trb_3 & XHCI_TRB_3_ED_BIT) != 0) {
   1959  1.34     skrll 		DPRINTFN(14, "transfer Event Data: 0x%016"PRIx64" 0x%08"PRIx32
   1960  1.34     skrll 		    " %02x", trb_0, XHCI_TRB_2_REM_GET(trb_2), trbcode, 0);
   1961  1.34     skrll 		if ((trb_0 & 0x3) == 0x3) {
   1962  1.34     skrll 			xfer->ux_actlen = XHCI_TRB_2_REM_GET(trb_2);
   1963  1.34     skrll 		}
   1964  1.34     skrll 	}
   1965  1.34     skrll 
   1966  1.34     skrll 	switch (trbcode) {
   1967  1.34     skrll 	case XHCI_TRB_ERROR_SHORT_PKT:
   1968  1.34     skrll 	case XHCI_TRB_ERROR_SUCCESS:
   1969  1.34     skrll 		xfer->ux_actlen =
   1970  1.34     skrll 		    xfer->ux_length - XHCI_TRB_2_REM_GET(trb_2);
   1971  1.34     skrll 		err = USBD_NORMAL_COMPLETION;
   1972  1.34     skrll 		break;
   1973  1.34     skrll 	case XHCI_TRB_ERROR_STALL:
   1974  1.34     skrll 	case XHCI_TRB_ERROR_BABBLE:
   1975  1.34     skrll 		DPRINTFN(1, "ERR %u slot %u dci %u", trbcode, slot, dci, 0);
   1976  1.34     skrll 		xr->is_halted = true;
   1977  1.34     skrll 		err = USBD_STALLED;
   1978  1.34     skrll 		/*
   1979  1.34     skrll 		 * Stalled endpoints can be recoverd by issuing
   1980  1.34     skrll 		 * command TRB TYPE_RESET_EP on xHCI instead of
   1981  1.34     skrll 		 * issuing request CLEAR_FEATURE UF_ENDPOINT_HALT
   1982  1.34     skrll 		 * on the endpoint. However, this function may be
   1983  1.34     skrll 		 * called from softint context (e.g. from umass),
   1984  1.34     skrll 		 * in that case driver gets KASSERT in cv_timedwait
   1985  1.34     skrll 		 * in xhci_do_command.
   1986  1.34     skrll 		 * To avoid this, this runs reset_endpoint and
   1987  1.34     skrll 		 * usb_transfer_complete in usb task thread
   1988  1.34     skrll 		 * asynchronously (and then umass issues clear
   1989  1.34     skrll 		 * UF_ENDPOINT_HALT).
   1990  1.34     skrll 		 */
   1991  1.34     skrll 		xfer->ux_status = err;
   1992  1.34     skrll 		xhci_clear_endpoint_stall_async(xfer);
   1993  1.34     skrll 		return;
   1994  1.34     skrll 	default:
   1995  1.34     skrll 		DPRINTFN(1, "ERR %u slot %u dci %u", trbcode, slot, dci, 0);
   1996  1.34     skrll 		err = USBD_IOERROR;
   1997  1.34     skrll 		break;
   1998  1.34     skrll 	}
   1999  1.34     skrll 	xfer->ux_status = err;
   2000  1.34     skrll 
   2001  1.34     skrll 	if ((trb_3 & XHCI_TRB_3_ED_BIT) != 0) {
   2002  1.34     skrll 		if ((trb_0 & 0x3) == 0x0) {
   2003  1.34     skrll 			callout_stop(&xfer->ux_callout);
   2004  1.34     skrll 			usb_transfer_complete(xfer);
   2005  1.34     skrll 		}
   2006  1.34     skrll 	} else {
   2007  1.34     skrll 		callout_stop(&xfer->ux_callout);
   2008  1.34     skrll 		usb_transfer_complete(xfer);
   2009  1.34     skrll 	}
   2010  1.34     skrll }
   2011  1.34     skrll 
   2012  1.34     skrll /* Process Command complete events */
   2013  1.34     skrll static void
   2014  1.34     skrll xhci_event_cmd(struct xhci_softc * const sc,
   2015  1.34     skrll     const struct xhci_trb * const trb)
   2016  1.34     skrll {
   2017  1.34     skrll 	uint64_t trb_0;
   2018  1.34     skrll 	uint32_t trb_2, trb_3;
   2019  1.34     skrll 
   2020  1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2021  1.34     skrll 
   2022  1.34     skrll 	trb_0 = le64toh(trb->trb_0);
   2023  1.34     skrll 	trb_2 = le32toh(trb->trb_2);
   2024  1.34     skrll 	trb_3 = le32toh(trb->trb_3);
   2025  1.34     skrll 
   2026  1.34     skrll 	if (trb_0 == sc->sc_command_addr) {
   2027  1.34     skrll 		sc->sc_result_trb.trb_0 = trb_0;
   2028  1.34     skrll 		sc->sc_result_trb.trb_2 = trb_2;
   2029  1.34     skrll 		sc->sc_result_trb.trb_3 = trb_3;
   2030  1.34     skrll 		if (XHCI_TRB_2_ERROR_GET(trb_2) !=
   2031  1.34     skrll 		    XHCI_TRB_ERROR_SUCCESS) {
   2032  1.34     skrll 			DPRINTFN(1, "command completion "
   2033  1.34     skrll 			    "failure: 0x%016"PRIx64" 0x%08"PRIx32" "
   2034  1.34     skrll 			    "0x%08"PRIx32, trb_0, trb_2, trb_3, 0);
   2035  1.34     skrll 		}
   2036  1.34     skrll 		cv_signal(&sc->sc_command_cv);
   2037  1.34     skrll 	} else {
   2038  1.34     skrll 		DPRINTFN(1, "spurious event: %p 0x%016"PRIx64" "
   2039  1.34     skrll 		    "0x%08"PRIx32" 0x%08"PRIx32, trb, trb_0,
   2040  1.34     skrll 		    trb_2, trb_3);
   2041  1.34     skrll 	}
   2042  1.34     skrll }
   2043  1.34     skrll 
   2044  1.34     skrll /*
   2045  1.34     skrll  * Process events.
   2046  1.34     skrll  * called from xhci_softintr
   2047  1.34     skrll  */
   2048  1.34     skrll static void
   2049  1.34     skrll xhci_handle_event(struct xhci_softc * const sc,
   2050  1.34     skrll     const struct xhci_trb * const trb)
   2051  1.34     skrll {
   2052  1.34     skrll 	uint64_t trb_0;
   2053  1.34     skrll 	uint32_t trb_2, trb_3;
   2054  1.34     skrll 
   2055  1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2056  1.34     skrll 
   2057  1.34     skrll 	trb_0 = le64toh(trb->trb_0);
   2058  1.34     skrll 	trb_2 = le32toh(trb->trb_2);
   2059  1.34     skrll 	trb_3 = le32toh(trb->trb_3);
   2060  1.34     skrll 
   2061  1.34     skrll 	DPRINTFN(14, "event: %p 0x%016"PRIx64" 0x%08"PRIx32" 0x%08"PRIx32,
   2062  1.34     skrll 	    trb, trb_0, trb_2, trb_3);
   2063  1.34     skrll 
   2064  1.34     skrll 	/*
   2065  1.34     skrll 	 * 4.11.3.1, 6.4.2.1
   2066  1.34     skrll 	 * TRB Pointer is invalid for these completion codes.
   2067  1.34     skrll 	 */
   2068  1.34     skrll 	switch (XHCI_TRB_2_ERROR_GET(trb_2)) {
   2069  1.34     skrll 	case XHCI_TRB_ERROR_RING_UNDERRUN:
   2070  1.34     skrll 	case XHCI_TRB_ERROR_RING_OVERRUN:
   2071  1.34     skrll 	case XHCI_TRB_ERROR_VF_RING_FULL:
   2072  1.34     skrll 		return;
   2073  1.34     skrll 	default:
   2074  1.34     skrll 		if (trb_0 == 0) {
   2075  1.34     skrll 			return;
   2076  1.34     skrll 		}
   2077  1.34     skrll 		break;
   2078  1.34     skrll 	}
   2079  1.34     skrll 
   2080  1.34     skrll 	switch (XHCI_TRB_3_TYPE_GET(trb_3)) {
   2081  1.34     skrll 	case XHCI_TRB_EVENT_TRANSFER:
   2082  1.34     skrll 		xhci_event_transfer(sc, trb);
   2083  1.34     skrll 		break;
   2084  1.34     skrll 	case XHCI_TRB_EVENT_CMD_COMPLETE:
   2085  1.34     skrll 		xhci_event_cmd(sc, trb);
   2086  1.34     skrll 		break;
   2087  1.34     skrll 	case XHCI_TRB_EVENT_PORT_STS_CHANGE:
   2088  1.34     skrll 		xhci_rhpsc(sc, (uint32_t)((trb_0 >> 24) & 0xff));
   2089  1.34     skrll 		break;
   2090  1.34     skrll 	default:
   2091  1.34     skrll 		break;
   2092  1.34     skrll 	}
   2093  1.34     skrll }
   2094  1.34     skrll 
   2095  1.34     skrll static void
   2096  1.34     skrll xhci_softintr(void *v)
   2097  1.34     skrll {
   2098  1.34     skrll 	struct usbd_bus * const bus = v;
   2099  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   2100  1.34     skrll 	struct xhci_ring * const er = &sc->sc_er;
   2101  1.34     skrll 	struct xhci_trb *trb;
   2102  1.34     skrll 	int i, j, k;
   2103  1.34     skrll 
   2104  1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2105  1.34     skrll 
   2106  1.34     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
   2107  1.34     skrll 
   2108  1.34     skrll 	i = er->xr_ep;
   2109  1.34     skrll 	j = er->xr_cs;
   2110   1.1  jakllsch 
   2111  1.27     skrll 	DPRINTFN(16, "xr_ep %d xr_cs %d", i, j, 0, 0);
   2112  1.27     skrll 
   2113   1.1  jakllsch 	while (1) {
   2114   1.1  jakllsch 		usb_syncmem(&er->xr_dma, XHCI_TRB_SIZE * i, XHCI_TRB_SIZE,
   2115   1.1  jakllsch 		    BUS_DMASYNC_POSTREAD);
   2116   1.1  jakllsch 		trb = &er->xr_trb[i];
   2117   1.1  jakllsch 		k = (le32toh(trb->trb_3) & XHCI_TRB_3_CYCLE_BIT) ? 1 : 0;
   2118   1.1  jakllsch 
   2119   1.1  jakllsch 		if (j != k)
   2120   1.1  jakllsch 			break;
   2121   1.1  jakllsch 
   2122   1.1  jakllsch 		xhci_handle_event(sc, trb);
   2123   1.1  jakllsch 
   2124   1.1  jakllsch 		i++;
   2125   1.1  jakllsch 		if (i == XHCI_EVENT_RING_TRBS) {
   2126   1.1  jakllsch 			i = 0;
   2127   1.1  jakllsch 			j ^= 1;
   2128   1.1  jakllsch 		}
   2129   1.1  jakllsch 	}
   2130   1.1  jakllsch 
   2131   1.1  jakllsch 	er->xr_ep = i;
   2132   1.1  jakllsch 	er->xr_cs = j;
   2133   1.1  jakllsch 
   2134   1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERDP(0), xhci_ring_trbp(er, er->xr_ep) |
   2135   1.1  jakllsch 	    XHCI_ERDP_LO_BUSY);
   2136   1.1  jakllsch 
   2137  1.27     skrll 	DPRINTFN(16, "ends", 0, 0, 0, 0);
   2138   1.1  jakllsch 
   2139   1.1  jakllsch 	return;
   2140   1.1  jakllsch }
   2141   1.1  jakllsch 
   2142   1.1  jakllsch static void
   2143   1.1  jakllsch xhci_poll(struct usbd_bus *bus)
   2144   1.1  jakllsch {
   2145  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   2146   1.1  jakllsch 
   2147  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2148   1.1  jakllsch 
   2149  1.25     skrll 	mutex_spin_enter(&sc->sc_intr_lock);
   2150   1.1  jakllsch 	xhci_intr1(sc);
   2151  1.25     skrll 	mutex_spin_exit(&sc->sc_intr_lock);
   2152   1.1  jakllsch 
   2153   1.1  jakllsch 	return;
   2154   1.1  jakllsch }
   2155   1.1  jakllsch 
   2156  1.34     skrll static struct usbd_xfer *
   2157  1.34     skrll xhci_allocx(struct usbd_bus *bus, unsigned int nframes)
   2158   1.1  jakllsch {
   2159  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   2160  1.34     skrll 	struct usbd_xfer *xfer;
   2161   1.1  jakllsch 
   2162  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2163   1.1  jakllsch 
   2164   1.1  jakllsch 	xfer = pool_cache_get(sc->sc_xferpool, PR_NOWAIT);
   2165   1.1  jakllsch 	if (xfer != NULL) {
   2166   1.6     skrll 		memset(xfer, 0, sizeof(struct xhci_xfer));
   2167   1.1  jakllsch #ifdef DIAGNOSTIC
   2168  1.34     skrll 		xfer->ux_state = XFER_BUSY;
   2169   1.1  jakllsch #endif
   2170   1.1  jakllsch 	}
   2171   1.1  jakllsch 
   2172   1.1  jakllsch 	return xfer;
   2173   1.1  jakllsch }
   2174   1.1  jakllsch 
   2175   1.1  jakllsch static void
   2176  1.34     skrll xhci_freex(struct usbd_bus *bus, struct usbd_xfer *xfer)
   2177   1.1  jakllsch {
   2178  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   2179   1.1  jakllsch 
   2180  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2181   1.1  jakllsch 
   2182   1.1  jakllsch #ifdef DIAGNOSTIC
   2183  1.34     skrll 	if (xfer->ux_state != XFER_BUSY) {
   2184  1.27     skrll 		DPRINTFN(0, "xfer=%p not busy, 0x%08x",
   2185  1.34     skrll 		    xfer, xfer->ux_state, 0, 0);
   2186   1.1  jakllsch 	}
   2187  1.34     skrll 	xfer->ux_state = XFER_FREE;
   2188   1.1  jakllsch #endif
   2189   1.1  jakllsch 	pool_cache_put(sc->sc_xferpool, xfer);
   2190   1.1  jakllsch }
   2191   1.1  jakllsch 
   2192   1.1  jakllsch static void
   2193   1.1  jakllsch xhci_get_lock(struct usbd_bus *bus, kmutex_t **lock)
   2194   1.1  jakllsch {
   2195  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   2196   1.1  jakllsch 
   2197   1.1  jakllsch 	*lock = &sc->sc_lock;
   2198   1.1  jakllsch }
   2199   1.1  jakllsch 
   2200  1.34     skrll extern uint32_t usb_cookie_no;
   2201   1.1  jakllsch 
   2202  1.34     skrll /*
   2203  1.34     skrll  * Called if uhub_explore finds a new device (via usbd_new_device).
   2204  1.34     skrll  * Allocate and construct dev structure of default endpoint (ep0).
   2205  1.34     skrll  *   Determine initial MaxPacketSize (mps) by speed.
   2206  1.34     skrll  *   Determine route string and roothub port for slot of dev.
   2207  1.34     skrll  * Allocate pipe of ep0.
   2208  1.34     skrll  * Enable and initialize slot and Set Address.
   2209  1.34     skrll  * Read device descriptor.
   2210  1.34     skrll  * Register this device.
   2211  1.34     skrll  */
   2212   1.1  jakllsch static usbd_status
   2213  1.34     skrll xhci_new_device(device_t parent, struct usbd_bus *bus, int depth,
   2214   1.1  jakllsch     int speed, int port, struct usbd_port *up)
   2215   1.1  jakllsch {
   2216  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   2217  1.34     skrll 	struct usbd_device *dev;
   2218   1.1  jakllsch 	usbd_status err;
   2219   1.1  jakllsch 	usb_device_descriptor_t *dd;
   2220   1.1  jakllsch 	struct usbd_device *hub;
   2221   1.1  jakllsch 	struct usbd_device *adev;
   2222   1.1  jakllsch 	int rhport = 0;
   2223   1.1  jakllsch 	struct xhci_slot *xs;
   2224   1.1  jakllsch 	uint32_t *cp;
   2225  1.34     skrll 	uint32_t route = 0;
   2226  1.34     skrll 	uint8_t slot = 0;
   2227   1.1  jakllsch 	uint8_t addr;
   2228   1.1  jakllsch 
   2229  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2230  1.27     skrll 	DPRINTFN(4, "port=%d depth=%d speed=%d upport %d",
   2231  1.34     skrll 		 port, depth, speed, up->up_portno);
   2232  1.27     skrll 
   2233  1.34     skrll 	dev = kmem_zalloc(sizeof(*dev), KM_SLEEP);
   2234   1.1  jakllsch 	if (dev == NULL)
   2235   1.1  jakllsch 		return USBD_NOMEM;
   2236   1.1  jakllsch 
   2237  1.34     skrll 	dev->ud_bus = bus;
   2238   1.1  jakllsch 
   2239   1.1  jakllsch 	/* Set up default endpoint handle. */
   2240  1.34     skrll 	dev->ud_ep0.ue_edesc = &dev->ud_ep0desc;
   2241   1.1  jakllsch 
   2242   1.1  jakllsch 	/* Set up default endpoint descriptor. */
   2243  1.34     skrll 	dev->ud_ep0desc.bLength = USB_ENDPOINT_DESCRIPTOR_SIZE;
   2244  1.34     skrll 	dev->ud_ep0desc.bDescriptorType = UDESC_ENDPOINT;
   2245  1.34     skrll 	dev->ud_ep0desc.bEndpointAddress = USB_CONTROL_ENDPOINT;
   2246  1.34     skrll 	dev->ud_ep0desc.bmAttributes = UE_CONTROL;
   2247  1.34     skrll 	/* 4.3,  4.8.2.1 */
   2248  1.34     skrll 	switch (speed) {
   2249  1.34     skrll 	case USB_SPEED_SUPER:
   2250  1.34     skrll 	case USB_SPEED_SUPER_PLUS:
   2251  1.34     skrll 		USETW(dev->ud_ep0desc.wMaxPacketSize, USB_3_MAX_CTRL_PACKET);
   2252  1.34     skrll 		break;
   2253  1.34     skrll 	case USB_SPEED_FULL:
   2254  1.34     skrll 		/* XXX using 64 as initial mps of ep0 in FS */
   2255  1.34     skrll 	case USB_SPEED_HIGH:
   2256  1.34     skrll 		USETW(dev->ud_ep0desc.wMaxPacketSize, USB_2_MAX_CTRL_PACKET);
   2257  1.34     skrll 		break;
   2258  1.34     skrll 	case USB_SPEED_LOW:
   2259  1.34     skrll 	default:
   2260  1.34     skrll 		USETW(dev->ud_ep0desc.wMaxPacketSize, USB_MAX_IPACKET);
   2261  1.34     skrll 		break;
   2262  1.34     skrll 	}
   2263  1.34     skrll 	dev->ud_ep0desc.bInterval = 0;
   2264   1.1  jakllsch 
   2265   1.1  jakllsch 	/* doesn't matter, just don't let it uninitialized */
   2266  1.34     skrll 	dev->ud_ep0.ue_toggle = 0;
   2267   1.1  jakllsch 
   2268  1.34     skrll 	DPRINTFN(4, "up %p portno %d", up, up->up_portno, 0, 0);
   2269   1.1  jakllsch 
   2270  1.34     skrll 	dev->ud_quirks = &usbd_no_quirk;
   2271  1.34     skrll 	dev->ud_addr = 0;
   2272  1.34     skrll 	dev->ud_ddesc.bMaxPacketSize = 0;
   2273  1.34     skrll 	dev->ud_depth = depth;
   2274  1.34     skrll 	dev->ud_powersrc = up;
   2275  1.34     skrll 	dev->ud_myhub = up->up_parent;
   2276   1.1  jakllsch 
   2277  1.34     skrll 	up->up_dev = dev;
   2278   1.1  jakllsch 
   2279   1.1  jakllsch 	/* Locate root hub port */
   2280  1.34     skrll 	for (hub = dev; hub != NULL; hub = hub->ud_myhub) {
   2281  1.34     skrll 		uint32_t dep;
   2282  1.34     skrll 
   2283  1.34     skrll 		DPRINTFN(4, "hub %p depth %d upport %p upportno %d",
   2284  1.34     skrll 		    hub, hub->ud_depth, hub->ud_powersrc,
   2285  1.34     skrll 		    hub->ud_powersrc ? hub->ud_powersrc->up_portno : -1);
   2286  1.34     skrll 
   2287  1.34     skrll 		if (hub->ud_powersrc == NULL)
   2288  1.34     skrll 			break;
   2289  1.34     skrll 		dep = hub->ud_depth;
   2290  1.34     skrll 		if (dep == 0)
   2291  1.34     skrll 			break;
   2292  1.34     skrll 		rhport = hub->ud_powersrc->up_portno;
   2293  1.34     skrll 		if (dep > USB_HUB_MAX_DEPTH)
   2294  1.34     skrll 			continue;
   2295  1.34     skrll 
   2296  1.34     skrll 		route |=
   2297  1.34     skrll 		    (rhport > UHD_SS_NPORTS_MAX ? UHD_SS_NPORTS_MAX : rhport)
   2298  1.34     skrll 		    << ((dep - 1) * 4);
   2299  1.34     skrll 	}
   2300  1.34     skrll 	route = route >> 4;
   2301  1.34     skrll 	DPRINTFN(4, "rhport %d Route %05x hub %p", rhport, route, hub, 0);
   2302  1.34     skrll 
   2303  1.34     skrll 	/* Locate port on upstream high speed hub */
   2304  1.34     skrll 	for (adev = dev, hub = up->up_parent;
   2305  1.34     skrll 	     hub != NULL && hub->ud_speed != USB_SPEED_HIGH;
   2306  1.34     skrll 	     adev = hub, hub = hub->ud_myhub)
   2307  1.34     skrll 		;
   2308  1.34     skrll 	if (hub) {
   2309  1.34     skrll 		int p;
   2310  1.34     skrll 		for (p = 0; p < hub->ud_hub->uh_hubdesc.bNbrPorts; p++) {
   2311  1.34     skrll 			if (hub->ud_hub->uh_ports[p].up_dev == adev) {
   2312  1.34     skrll 				dev->ud_myhsport = &hub->ud_hub->uh_ports[p];
   2313  1.34     skrll 				goto found;
   2314   1.1  jakllsch 			}
   2315   1.1  jakllsch 		}
   2316  1.34     skrll 		panic("xhci_new_device: cannot find HS port");
   2317  1.34     skrll 	found:
   2318  1.34     skrll 		DPRINTFN(4, "high speed port %d", p, 0, 0, 0);
   2319   1.1  jakllsch 	} else {
   2320  1.34     skrll 		dev->ud_myhsport = NULL;
   2321   1.1  jakllsch 	}
   2322   1.1  jakllsch 
   2323  1.34     skrll 	dev->ud_speed = speed;
   2324  1.34     skrll 	dev->ud_langid = USBD_NOLANG;
   2325  1.34     skrll 	dev->ud_cookie.cookie = ++usb_cookie_no;
   2326   1.1  jakllsch 
   2327   1.1  jakllsch 	/* Establish the default pipe. */
   2328  1.34     skrll 	err = usbd_setup_pipe(dev, 0, &dev->ud_ep0, USBD_DEFAULT_INTERVAL,
   2329  1.34     skrll 	    &dev->ud_pipe0);
   2330   1.1  jakllsch 	if (err) {
   2331  1.34     skrll 		goto bad;
   2332   1.1  jakllsch 	}
   2333   1.1  jakllsch 
   2334  1.34     skrll 	dd = &dev->ud_ddesc;
   2335   1.1  jakllsch 
   2336   1.1  jakllsch 	if ((depth == 0) && (port == 0)) {
   2337  1.34     skrll 		KASSERT(bus->ub_devices[dev->ud_addr] == NULL);
   2338  1.34     skrll 		bus->ub_devices[dev->ud_addr] = dev;
   2339   1.1  jakllsch 		err = usbd_get_initial_ddesc(dev, dd);
   2340   1.1  jakllsch 		if (err)
   2341  1.34     skrll 			goto bad;
   2342   1.1  jakllsch 		err = usbd_reload_device_desc(dev);
   2343   1.1  jakllsch 		if (err)
   2344  1.34     skrll 			goto bad;
   2345   1.1  jakllsch 	} else {
   2346   1.1  jakllsch 		err = xhci_enable_slot(sc, &slot);
   2347   1.1  jakllsch 		if (err)
   2348  1.34     skrll 			goto bad;
   2349   1.1  jakllsch 		xs = &sc->sc_slots[slot];
   2350  1.34     skrll 		dev->ud_hcpriv = xs;
   2351  1.34     skrll 		err = xhci_init_slot(dev, slot, route, rhport);
   2352  1.34     skrll 		if (err) {
   2353  1.34     skrll 			dev->ud_hcpriv = NULL;
   2354  1.34     skrll 			/*
   2355  1.34     skrll 			 * We have to disable_slot here because
   2356  1.34     skrll 			 * xs->xs_idx == 0 when xhci_init_slot fails,
   2357  1.34     skrll 			 * in that case usbd_remove_dev won't work.
   2358  1.34     skrll 			 */
   2359  1.34     skrll 			mutex_enter(&sc->sc_lock);
   2360  1.34     skrll 			xhci_disable_slot(sc, slot);
   2361  1.34     skrll 			mutex_exit(&sc->sc_lock);
   2362  1.34     skrll 			goto bad;
   2363  1.34     skrll 		}
   2364  1.34     skrll 
   2365  1.34     skrll 		/* Allow device time to set new address */
   2366  1.34     skrll 		usbd_delay_ms(dev, USB_SET_ADDRESS_SETTLE);
   2367   1.1  jakllsch 		cp = xhci_slot_get_dcv(sc, xs, XHCI_DCI_SLOT);
   2368   1.1  jakllsch 		//hexdump("slot context", cp, sc->sc_ctxsz);
   2369   1.1  jakllsch 		addr = XHCI_SCTX_3_DEV_ADDR_GET(cp[3]);
   2370  1.27     skrll 		DPRINTFN(4, "device address %u", addr, 0, 0, 0);
   2371   1.1  jakllsch 		/* XXX ensure we know when the hardware does something
   2372   1.1  jakllsch 		   we can't yet cope with */
   2373   1.1  jakllsch 		KASSERT(addr >= 1 && addr <= 127);
   2374  1.34     skrll 		dev->ud_addr = addr;
   2375  1.34     skrll 		/* XXX dev->ud_addr not necessarily unique on bus */
   2376  1.34     skrll 		KASSERT(bus->ub_devices[dev->ud_addr] == NULL);
   2377  1.34     skrll 		bus->ub_devices[dev->ud_addr] = dev;
   2378   1.1  jakllsch 
   2379   1.1  jakllsch 		err = usbd_get_initial_ddesc(dev, dd);
   2380   1.1  jakllsch 		if (err)
   2381  1.34     skrll 			goto bad;
   2382  1.24     skrll 		/* 4.8.2.1 */
   2383  1.34     skrll 		if (USB_IS_SS(speed)) {
   2384  1.34     skrll 			if (dd->bMaxPacketSize != 9) {
   2385  1.34     skrll 				printf("%s: invalid mps 2^%u for SS ep0,"
   2386  1.34     skrll 				    " using 512\n",
   2387  1.34     skrll 				    device_xname(sc->sc_dev),
   2388  1.34     skrll 				    dd->bMaxPacketSize);
   2389  1.34     skrll 				dd->bMaxPacketSize = 9;
   2390  1.34     skrll 			}
   2391  1.34     skrll 			USETW(dev->ud_ep0desc.wMaxPacketSize,
   2392  1.24     skrll 			    (1 << dd->bMaxPacketSize));
   2393  1.34     skrll 		} else
   2394  1.34     skrll 			USETW(dev->ud_ep0desc.wMaxPacketSize,
   2395  1.24     skrll 			    dd->bMaxPacketSize);
   2396  1.27     skrll 		DPRINTFN(4, "bMaxPacketSize %u", dd->bMaxPacketSize, 0, 0, 0);
   2397  1.24     skrll 		xhci_update_ep0_mps(sc, xs,
   2398  1.34     skrll 		    UGETW(dev->ud_ep0desc.wMaxPacketSize));
   2399   1.1  jakllsch 		err = usbd_reload_device_desc(dev);
   2400   1.1  jakllsch 		if (err)
   2401  1.34     skrll 			goto bad;
   2402   1.1  jakllsch 
   2403  1.34     skrll #if 0
   2404  1.34     skrll 		/* Re-establish the default pipe with the new MPS. */
   2405  1.34     skrll 		/* In xhci this is done by xhci_update_ep0_mps. */
   2406  1.34     skrll 		usbd_kill_pipe(dev->ud_pipe0);
   2407  1.34     skrll 		err = usbd_setup_pipe(dev, 0, &dev->ud_ep0,
   2408  1.34     skrll 		    USBD_DEFAULT_INTERVAL, &dev->ud_pipe0);
   2409  1.34     skrll #endif
   2410   1.1  jakllsch 	}
   2411   1.1  jakllsch 
   2412  1.27     skrll 	DPRINTFN(1, "adding unit addr=%d, rev=%02x,",
   2413  1.34     skrll 		dev->ud_addr, UGETW(dd->bcdUSB), 0, 0);
   2414  1.27     skrll 	DPRINTFN(1, " class=%d, subclass=%d, protocol=%d,",
   2415  1.27     skrll 		dd->bDeviceClass, dd->bDeviceSubClass,
   2416  1.27     skrll 		dd->bDeviceProtocol, 0);
   2417  1.27     skrll 	DPRINTFN(1, " mps=%d, len=%d, noconf=%d, speed=%d",
   2418  1.27     skrll 		dd->bMaxPacketSize, dd->bLength, dd->bNumConfigurations,
   2419  1.34     skrll 		dev->ud_speed);
   2420   1.1  jakllsch 
   2421  1.33     skrll 	usbd_get_device_strings(dev);
   2422  1.33     skrll 
   2423   1.1  jakllsch 	usbd_add_dev_event(USB_EVENT_DEVICE_ATTACH, dev);
   2424   1.1  jakllsch 
   2425   1.1  jakllsch 	if ((depth == 0) && (port == 0)) {
   2426   1.1  jakllsch 		usbd_attach_roothub(parent, dev);
   2427  1.34     skrll 		DPRINTFN(1, "root_hub %p", bus->ub_roothub, 0, 0, 0);
   2428   1.1  jakllsch 		return USBD_NORMAL_COMPLETION;
   2429   1.1  jakllsch 	}
   2430   1.1  jakllsch 
   2431   1.1  jakllsch 
   2432  1.34     skrll 	err = usbd_probe_and_attach(parent, dev, port, dev->ud_addr);
   2433  1.34     skrll  bad:
   2434  1.34     skrll 	if (err != USBD_NORMAL_COMPLETION) {
   2435   1.1  jakllsch 		usbd_remove_device(dev, up);
   2436   1.1  jakllsch 	}
   2437   1.1  jakllsch 
   2438  1.34     skrll 	return err;
   2439   1.1  jakllsch }
   2440   1.1  jakllsch 
   2441   1.1  jakllsch static usbd_status
   2442   1.1  jakllsch xhci_ring_init(struct xhci_softc * const sc, struct xhci_ring * const xr,
   2443   1.1  jakllsch     size_t ntrb, size_t align)
   2444   1.1  jakllsch {
   2445   1.1  jakllsch 	usbd_status err;
   2446   1.1  jakllsch 	size_t size = ntrb * XHCI_TRB_SIZE;
   2447   1.1  jakllsch 
   2448  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2449  1.27     skrll 
   2450   1.1  jakllsch 	err = usb_allocmem(&sc->sc_bus, size, align, &xr->xr_dma);
   2451   1.1  jakllsch 	if (err)
   2452   1.1  jakllsch 		return err;
   2453   1.1  jakllsch 	mutex_init(&xr->xr_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
   2454   1.1  jakllsch 	xr->xr_cookies = kmem_zalloc(sizeof(*xr->xr_cookies) * ntrb, KM_SLEEP);
   2455   1.1  jakllsch 	xr->xr_trb = xhci_ring_trbv(xr, 0);
   2456   1.1  jakllsch 	xr->xr_ntrb = ntrb;
   2457   1.1  jakllsch 	xr->xr_ep = 0;
   2458   1.1  jakllsch 	xr->xr_cs = 1;
   2459   1.1  jakllsch 	memset(xr->xr_trb, 0, size);
   2460   1.1  jakllsch 	usb_syncmem(&xr->xr_dma, 0, size, BUS_DMASYNC_PREWRITE);
   2461   1.1  jakllsch 	xr->is_halted = false;
   2462   1.1  jakllsch 
   2463   1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   2464   1.1  jakllsch }
   2465   1.1  jakllsch 
   2466   1.1  jakllsch static void
   2467   1.1  jakllsch xhci_ring_free(struct xhci_softc * const sc, struct xhci_ring * const xr)
   2468   1.1  jakllsch {
   2469   1.1  jakllsch 	usb_freemem(&sc->sc_bus, &xr->xr_dma);
   2470   1.1  jakllsch 	mutex_destroy(&xr->xr_lock);
   2471   1.1  jakllsch 	kmem_free(xr->xr_cookies, sizeof(*xr->xr_cookies) * xr->xr_ntrb);
   2472   1.1  jakllsch }
   2473   1.1  jakllsch 
   2474   1.1  jakllsch static void
   2475   1.1  jakllsch xhci_ring_put(struct xhci_softc * const sc, struct xhci_ring * const xr,
   2476   1.1  jakllsch     void *cookie, struct xhci_trb * const trbs, size_t ntrbs)
   2477   1.1  jakllsch {
   2478   1.1  jakllsch 	size_t i;
   2479   1.1  jakllsch 	u_int ri;
   2480   1.1  jakllsch 	u_int cs;
   2481   1.1  jakllsch 	uint64_t parameter;
   2482   1.1  jakllsch 	uint32_t status;
   2483   1.1  jakllsch 	uint32_t control;
   2484   1.1  jakllsch 
   2485  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2486  1.27     skrll 
   2487  1.34     skrll 	KASSERT(ntrbs <= XHCI_XFER_NTRB);
   2488   1.1  jakllsch 	for (i = 0; i < ntrbs; i++) {
   2489  1.27     skrll 		DPRINTFN(12, "xr %p trbs %p num %zu", xr, trbs, i, 0);
   2490  1.27     skrll 		DPRINTFN(12, " %016"PRIx64" %08"PRIx32" %08"PRIx32,
   2491  1.27     skrll 		    trbs[i].trb_0, trbs[i].trb_2, trbs[i].trb_3, 0);
   2492   1.1  jakllsch 		KASSERT(XHCI_TRB_3_TYPE_GET(trbs[i].trb_3) !=
   2493   1.1  jakllsch 		    XHCI_TRB_TYPE_LINK);
   2494   1.1  jakllsch 	}
   2495   1.1  jakllsch 
   2496  1.27     skrll 	DPRINTFN(12, "%p xr_ep 0x%x xr_cs %u", xr, xr->xr_ep, xr->xr_cs, 0);
   2497   1.1  jakllsch 
   2498   1.1  jakllsch 	ri = xr->xr_ep;
   2499   1.1  jakllsch 	cs = xr->xr_cs;
   2500   1.1  jakllsch 
   2501  1.11       dsl 	/*
   2502  1.11       dsl 	 * Although the xhci hardware can do scatter/gather dma from
   2503  1.11       dsl 	 * arbitrary sized buffers, there is a non-obvious restriction
   2504  1.11       dsl 	 * that a LINK trb is only allowed at the end of a burst of
   2505  1.11       dsl 	 * transfers - which might be 16kB.
   2506  1.11       dsl 	 * Arbitrary aligned LINK trb definitely fail on Ivy bridge.
   2507  1.11       dsl 	 * The simple solution is not to allow a LINK trb in the middle
   2508  1.11       dsl 	 * of anything - as here.
   2509  1.13       dsl 	 * XXX: (dsl) There are xhci controllers out there (eg some made by
   2510  1.13       dsl 	 * ASMedia) that seem to lock up if they process a LINK trb but
   2511  1.13       dsl 	 * cannot process the linked-to trb yet.
   2512  1.13       dsl 	 * The code should write the 'cycle' bit on the link trb AFTER
   2513  1.13       dsl 	 * adding the other trb.
   2514  1.11       dsl 	 */
   2515   1.1  jakllsch 	if (ri + ntrbs >= (xr->xr_ntrb - 1)) {
   2516   1.1  jakllsch 		parameter = xhci_ring_trbp(xr, 0);
   2517   1.1  jakllsch 		status = 0;
   2518   1.1  jakllsch 		control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_LINK) |
   2519   1.1  jakllsch 		    XHCI_TRB_3_TC_BIT | (cs ? XHCI_TRB_3_CYCLE_BIT : 0);
   2520  1.34     skrll 		xhci_trb_put(&xr->xr_trb[ri], parameter, status, control);
   2521   1.1  jakllsch 		usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * ri, XHCI_TRB_SIZE * 1,
   2522   1.1  jakllsch 		    BUS_DMASYNC_PREWRITE);
   2523   1.1  jakllsch 		xr->xr_cookies[ri] = NULL;
   2524   1.1  jakllsch 		xr->xr_ep = 0;
   2525   1.1  jakllsch 		xr->xr_cs ^= 1;
   2526   1.1  jakllsch 		ri = xr->xr_ep;
   2527   1.1  jakllsch 		cs = xr->xr_cs;
   2528   1.1  jakllsch 	}
   2529   1.1  jakllsch 
   2530   1.1  jakllsch 	ri++;
   2531   1.1  jakllsch 
   2532  1.11       dsl 	/* Write any subsequent TRB first */
   2533   1.1  jakllsch 	for (i = 1; i < ntrbs; i++) {
   2534   1.1  jakllsch 		parameter = trbs[i].trb_0;
   2535   1.1  jakllsch 		status = trbs[i].trb_2;
   2536   1.1  jakllsch 		control = trbs[i].trb_3;
   2537   1.1  jakllsch 
   2538   1.1  jakllsch 		if (cs) {
   2539   1.1  jakllsch 			control |= XHCI_TRB_3_CYCLE_BIT;
   2540   1.1  jakllsch 		} else {
   2541   1.1  jakllsch 			control &= ~XHCI_TRB_3_CYCLE_BIT;
   2542   1.1  jakllsch 		}
   2543   1.1  jakllsch 
   2544  1.34     skrll 		xhci_trb_put(&xr->xr_trb[ri], parameter, status, control);
   2545   1.1  jakllsch 		usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * ri, XHCI_TRB_SIZE * 1,
   2546   1.1  jakllsch 		    BUS_DMASYNC_PREWRITE);
   2547   1.1  jakllsch 		xr->xr_cookies[ri] = cookie;
   2548   1.1  jakllsch 		ri++;
   2549   1.1  jakllsch 	}
   2550   1.1  jakllsch 
   2551  1.11       dsl 	/* Write the first TRB last */
   2552   1.1  jakllsch 	i = 0;
   2553  1.34     skrll 	parameter = trbs[i].trb_0;
   2554  1.34     skrll 	status = trbs[i].trb_2;
   2555  1.34     skrll 	control = trbs[i].trb_3;
   2556   1.1  jakllsch 
   2557  1.34     skrll 	if (xr->xr_cs) {
   2558  1.34     skrll 		control |= XHCI_TRB_3_CYCLE_BIT;
   2559  1.34     skrll 	} else {
   2560  1.34     skrll 		control &= ~XHCI_TRB_3_CYCLE_BIT;
   2561  1.34     skrll 	}
   2562   1.1  jakllsch 
   2563  1.34     skrll 	xhci_trb_put(&xr->xr_trb[xr->xr_ep], parameter, status, control);
   2564  1.34     skrll 	usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * ri, XHCI_TRB_SIZE * 1,
   2565  1.34     skrll 	    BUS_DMASYNC_PREWRITE);
   2566  1.34     skrll 	xr->xr_cookies[xr->xr_ep] = cookie;
   2567   1.1  jakllsch 
   2568   1.1  jakllsch 	xr->xr_ep = ri;
   2569   1.1  jakllsch 	xr->xr_cs = cs;
   2570   1.1  jakllsch 
   2571  1.27     skrll 	DPRINTFN(12, "%p xr_ep 0x%x xr_cs %u", xr, xr->xr_ep, xr->xr_cs, 0);
   2572   1.1  jakllsch }
   2573   1.1  jakllsch 
   2574  1.34     skrll /*
   2575  1.39     skrll  * Stop execution commands, purge all commands on command ring, and
   2576  1.39     skrll  * rewind enqueue pointer.
   2577  1.39     skrll  */
   2578  1.39     skrll static void
   2579  1.39     skrll xhci_abort_command(struct xhci_softc *sc)
   2580  1.39     skrll {
   2581  1.39     skrll 	struct xhci_ring * const cr = &sc->sc_cr;
   2582  1.39     skrll 	uint64_t crcr;
   2583  1.39     skrll 	int i;
   2584  1.39     skrll 
   2585  1.39     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2586  1.39     skrll 	DPRINTFN(14, "command %#"PRIx64" timeout, aborting",
   2587  1.39     skrll 	    sc->sc_command_addr, 0, 0, 0);
   2588  1.39     skrll 
   2589  1.39     skrll 	mutex_enter(&cr->xr_lock);
   2590  1.39     skrll 
   2591  1.39     skrll 	/* 4.6.1.2 Aborting a Command */
   2592  1.39     skrll 	crcr = xhci_op_read_8(sc, XHCI_CRCR);
   2593  1.39     skrll 	xhci_op_write_8(sc, XHCI_CRCR, crcr | XHCI_CRCR_LO_CA);
   2594  1.39     skrll 
   2595  1.39     skrll 	for (i = 0; i < 500; i++) {
   2596  1.39     skrll 		crcr = xhci_op_read_8(sc, XHCI_CRCR);
   2597  1.39     skrll 		if ((crcr & XHCI_CRCR_LO_CRR) == 0)
   2598  1.39     skrll 			break;
   2599  1.39     skrll 		usb_delay_ms(&sc->sc_bus, 1);
   2600  1.39     skrll 	}
   2601  1.39     skrll 	if ((crcr & XHCI_CRCR_LO_CRR) != 0) {
   2602  1.39     skrll 		DPRINTFN(1, "Command Abort timeout", 0, 0, 0, 0);
   2603  1.39     skrll 		/* reset HC here? */
   2604  1.39     skrll 	}
   2605  1.39     skrll 
   2606  1.39     skrll 	/* reset command ring dequeue pointer */
   2607  1.39     skrll 	cr->xr_ep = 0;
   2608  1.39     skrll 	cr->xr_cs = 1;
   2609  1.39     skrll 	xhci_op_write_8(sc, XHCI_CRCR, xhci_ring_trbp(cr, 0) | cr->xr_cs);
   2610  1.39     skrll 
   2611  1.39     skrll 	mutex_exit(&cr->xr_lock);
   2612  1.39     skrll }
   2613  1.39     skrll 
   2614  1.39     skrll /*
   2615  1.34     skrll  * Put a command on command ring, ring bell, set timer, and cv_timedwait.
   2616  1.34     skrll  * Command completion is notified by cv_signal from xhci_handle_event
   2617  1.34     skrll  * (called from interrupt from xHCI), or timed-out.
   2618  1.34     skrll  * Command validation is performed in xhci_handle_event by checking if
   2619  1.34     skrll  * trb_0 in CMD_COMPLETE TRB and sc->sc_command_addr are identical.
   2620  1.34     skrll  */
   2621   1.1  jakllsch static usbd_status
   2622  1.34     skrll xhci_do_command_locked(struct xhci_softc * const sc, struct xhci_trb * const trb,
   2623   1.1  jakllsch     int timeout)
   2624   1.1  jakllsch {
   2625   1.1  jakllsch 	struct xhci_ring * const cr = &sc->sc_cr;
   2626   1.1  jakllsch 	usbd_status err;
   2627   1.1  jakllsch 
   2628  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2629  1.27     skrll 	DPRINTFN(12, "input: 0x%016"PRIx64" 0x%08"PRIx32" 0x%08"PRIx32,
   2630  1.27     skrll 	    trb->trb_0, trb->trb_2, trb->trb_3, 0);
   2631   1.1  jakllsch 
   2632  1.34     skrll 	KASSERTMSG(!cpu_intr_p() && !cpu_softintr_p(), "called from intr ctx");
   2633  1.34     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   2634   1.1  jakllsch 
   2635  1.34     skrll 	/* XXX KASSERT may fire when cv_timedwait unlocks sc_lock */
   2636   1.1  jakllsch 	KASSERT(sc->sc_command_addr == 0);
   2637   1.1  jakllsch 	sc->sc_command_addr = xhci_ring_trbp(cr, cr->xr_ep);
   2638   1.1  jakllsch 
   2639   1.1  jakllsch 	mutex_enter(&cr->xr_lock);
   2640   1.1  jakllsch 	xhci_ring_put(sc, cr, NULL, trb, 1);
   2641   1.1  jakllsch 	mutex_exit(&cr->xr_lock);
   2642   1.1  jakllsch 
   2643   1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(0), 0);
   2644   1.1  jakllsch 
   2645   1.1  jakllsch 	if (cv_timedwait(&sc->sc_command_cv, &sc->sc_lock,
   2646   1.1  jakllsch 	    MAX(1, mstohz(timeout))) == EWOULDBLOCK) {
   2647  1.39     skrll 		xhci_abort_command(sc);
   2648   1.1  jakllsch 		err = USBD_TIMEOUT;
   2649   1.1  jakllsch 		goto timedout;
   2650   1.1  jakllsch 	}
   2651   1.1  jakllsch 
   2652   1.1  jakllsch 	trb->trb_0 = sc->sc_result_trb.trb_0;
   2653   1.1  jakllsch 	trb->trb_2 = sc->sc_result_trb.trb_2;
   2654   1.1  jakllsch 	trb->trb_3 = sc->sc_result_trb.trb_3;
   2655   1.1  jakllsch 
   2656  1.27     skrll 	DPRINTFN(12, "output: 0x%016"PRIx64" 0x%08"PRIx32" 0x%08"PRIx32"",
   2657  1.27     skrll 	    trb->trb_0, trb->trb_2, trb->trb_3, 0);
   2658   1.1  jakllsch 
   2659   1.1  jakllsch 	switch (XHCI_TRB_2_ERROR_GET(trb->trb_2)) {
   2660   1.1  jakllsch 	case XHCI_TRB_ERROR_SUCCESS:
   2661   1.1  jakllsch 		err = USBD_NORMAL_COMPLETION;
   2662   1.1  jakllsch 		break;
   2663   1.1  jakllsch 	default:
   2664   1.1  jakllsch 	case 192 ... 223:
   2665   1.1  jakllsch 		err = USBD_IOERROR;
   2666   1.1  jakllsch 		break;
   2667   1.1  jakllsch 	case 224 ... 255:
   2668   1.1  jakllsch 		err = USBD_NORMAL_COMPLETION;
   2669   1.1  jakllsch 		break;
   2670   1.1  jakllsch 	}
   2671   1.1  jakllsch 
   2672   1.1  jakllsch timedout:
   2673   1.1  jakllsch 	sc->sc_command_addr = 0;
   2674  1.34     skrll 	return err;
   2675  1.34     skrll }
   2676  1.34     skrll 
   2677  1.34     skrll static usbd_status
   2678  1.34     skrll xhci_do_command(struct xhci_softc * const sc, struct xhci_trb * const trb,
   2679  1.34     skrll     int timeout)
   2680  1.34     skrll {
   2681  1.34     skrll 
   2682  1.34     skrll 	mutex_enter(&sc->sc_lock);
   2683  1.38     skrll 	usbd_status ret = xhci_do_command_locked(sc, trb, timeout);
   2684   1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   2685  1.34     skrll 
   2686  1.34     skrll 	return ret;
   2687   1.1  jakllsch }
   2688   1.1  jakllsch 
   2689   1.1  jakllsch static usbd_status
   2690   1.1  jakllsch xhci_enable_slot(struct xhci_softc * const sc, uint8_t * const slotp)
   2691   1.1  jakllsch {
   2692   1.1  jakllsch 	struct xhci_trb trb;
   2693   1.1  jakllsch 	usbd_status err;
   2694   1.1  jakllsch 
   2695  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2696  1.27     skrll 
   2697   1.1  jakllsch 	trb.trb_0 = 0;
   2698   1.1  jakllsch 	trb.trb_2 = 0;
   2699   1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ENABLE_SLOT);
   2700   1.1  jakllsch 
   2701   1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   2702   1.1  jakllsch 	if (err != USBD_NORMAL_COMPLETION) {
   2703   1.1  jakllsch 		return err;
   2704   1.1  jakllsch 	}
   2705   1.1  jakllsch 
   2706   1.1  jakllsch 	*slotp = XHCI_TRB_3_SLOT_GET(trb.trb_3);
   2707   1.1  jakllsch 
   2708   1.1  jakllsch 	return err;
   2709   1.1  jakllsch }
   2710   1.1  jakllsch 
   2711  1.34     skrll /*
   2712  1.34     skrll  * Deallocate DMA buffer and ring buffer, and disable_slot.
   2713  1.34     skrll  * Should be called with sc_lock held.
   2714  1.34     skrll  */
   2715  1.34     skrll static usbd_status
   2716  1.34     skrll xhci_disable_slot(struct xhci_softc * const sc, uint8_t slot)
   2717  1.34     skrll {
   2718  1.34     skrll 	struct xhci_trb trb;
   2719  1.34     skrll 	struct xhci_slot *xs;
   2720  1.34     skrll 	usbd_status err;
   2721  1.34     skrll 
   2722  1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2723  1.34     skrll 
   2724  1.34     skrll 	if (sc->sc_dying)
   2725  1.34     skrll 		return USBD_IOERROR;
   2726  1.34     skrll 
   2727  1.34     skrll 	trb.trb_0 = 0;
   2728  1.34     skrll 	trb.trb_2 = 0;
   2729  1.34     skrll 	trb.trb_3 = htole32(
   2730  1.34     skrll 		XHCI_TRB_3_SLOT_SET(slot) |
   2731  1.34     skrll 		XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_DISABLE_SLOT));
   2732  1.34     skrll 
   2733  1.34     skrll 	err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
   2734  1.34     skrll 
   2735  1.34     skrll 	if (!err) {
   2736  1.34     skrll 		xs = &sc->sc_slots[slot];
   2737  1.34     skrll 		if (xs->xs_idx != 0) {
   2738  1.34     skrll 			for (int i = XHCI_DCI_SLOT + 1; i < 32; i++) {
   2739  1.34     skrll 				xhci_ring_free(sc, &xs->xs_ep[i].xe_tr);
   2740  1.34     skrll 				memset(&xs->xs_ep[i], 0, sizeof(xs->xs_ep[i]));
   2741  1.34     skrll 			}
   2742  1.34     skrll 			usb_freemem(&sc->sc_bus, &xs->xs_ic_dma);
   2743  1.34     skrll 			usb_freemem(&sc->sc_bus, &xs->xs_dc_dma);
   2744  1.34     skrll 			xhci_set_dcba(sc, 0, slot);
   2745  1.34     skrll 			memset(xs, 0, sizeof(*xs));
   2746  1.34     skrll 		}
   2747  1.34     skrll 	}
   2748  1.34     skrll 
   2749  1.34     skrll 	return err;
   2750  1.34     skrll }
   2751  1.34     skrll 
   2752  1.34     skrll /*
   2753  1.34     skrll  * Change slot state.
   2754  1.34     skrll  * bsr=0: ENABLED -> ADDRESSED
   2755  1.34     skrll  * bsr=1: ENABLED -> DEFAULT
   2756  1.34     skrll  * see xHCI 1.1  4.5.3, 3.3.4
   2757  1.34     skrll  */
   2758   1.1  jakllsch static usbd_status
   2759   1.1  jakllsch xhci_address_device(struct xhci_softc * const sc,
   2760   1.1  jakllsch     uint64_t icp, uint8_t slot_id, bool bsr)
   2761   1.1  jakllsch {
   2762   1.1  jakllsch 	struct xhci_trb trb;
   2763   1.1  jakllsch 	usbd_status err;
   2764   1.1  jakllsch 
   2765  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2766  1.27     skrll 
   2767   1.1  jakllsch 	trb.trb_0 = icp;
   2768   1.1  jakllsch 	trb.trb_2 = 0;
   2769   1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(slot_id) |
   2770   1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ADDRESS_DEVICE) |
   2771   1.1  jakllsch 	    (bsr ? XHCI_TRB_3_BSR_BIT : 0);
   2772   1.1  jakllsch 
   2773   1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   2774  1.34     skrll 
   2775  1.34     skrll 	if (XHCI_TRB_2_ERROR_GET(trb.trb_2) == XHCI_TRB_ERROR_NO_SLOTS)
   2776  1.34     skrll 		err = USBD_NO_ADDR;
   2777  1.34     skrll 
   2778   1.1  jakllsch 	return err;
   2779   1.1  jakllsch }
   2780   1.1  jakllsch 
   2781   1.1  jakllsch static usbd_status
   2782   1.1  jakllsch xhci_update_ep0_mps(struct xhci_softc * const sc,
   2783   1.1  jakllsch     struct xhci_slot * const xs, u_int mps)
   2784   1.1  jakllsch {
   2785   1.1  jakllsch 	struct xhci_trb trb;
   2786   1.1  jakllsch 	usbd_status err;
   2787   1.1  jakllsch 	uint32_t * cp;
   2788   1.1  jakllsch 
   2789  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2790  1.27     skrll 	DPRINTFN(4, "slot %u mps %u", xs->xs_idx, mps, 0, 0);
   2791   1.1  jakllsch 
   2792   1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
   2793   1.1  jakllsch 	cp[0] = htole32(0);
   2794   1.1  jakllsch 	cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(XHCI_DCI_EP_CONTROL));
   2795   1.1  jakllsch 
   2796   1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_EP_CONTROL));
   2797   1.1  jakllsch 	cp[1] = htole32(XHCI_EPCTX_1_MAXP_SIZE_SET(mps));
   2798   1.1  jakllsch 
   2799   1.1  jakllsch 	/* sync input contexts before they are read from memory */
   2800   1.1  jakllsch 	usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
   2801   1.1  jakllsch 	hexdump("input context", xhci_slot_get_icv(sc, xs, 0),
   2802   1.1  jakllsch 	    sc->sc_ctxsz * 4);
   2803   1.1  jakllsch 
   2804   1.1  jakllsch 	trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
   2805   1.1  jakllsch 	trb.trb_2 = 0;
   2806   1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   2807   1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_EVALUATE_CTX);
   2808   1.1  jakllsch 
   2809   1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   2810   1.1  jakllsch 	KASSERT(err == USBD_NORMAL_COMPLETION); /* XXX */
   2811   1.1  jakllsch 	return err;
   2812   1.1  jakllsch }
   2813   1.1  jakllsch 
   2814   1.1  jakllsch static void
   2815   1.1  jakllsch xhci_set_dcba(struct xhci_softc * const sc, uint64_t dcba, int si)
   2816   1.1  jakllsch {
   2817   1.1  jakllsch 	uint64_t * const dcbaa = KERNADDR(&sc->sc_dcbaa_dma, 0);
   2818   1.1  jakllsch 
   2819  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2820  1.27     skrll 	DPRINTFN(4, "dcbaa %p dc %016"PRIx64" slot %d",
   2821  1.27     skrll 	    &dcbaa[si], dcba, si, 0);
   2822   1.1  jakllsch 
   2823   1.5      matt 	dcbaa[si] = htole64(dcba);
   2824   1.1  jakllsch 	usb_syncmem(&sc->sc_dcbaa_dma, si * sizeof(uint64_t), sizeof(uint64_t),
   2825   1.1  jakllsch 	    BUS_DMASYNC_PREWRITE);
   2826   1.1  jakllsch }
   2827   1.1  jakllsch 
   2828  1.34     skrll /*
   2829  1.34     skrll  * Allocate DMA buffer and ring buffer for specified slot
   2830  1.34     skrll  * and set Device Context Base Address
   2831  1.34     skrll  * and issue Set Address device command.
   2832  1.34     skrll  */
   2833   1.1  jakllsch static usbd_status
   2834  1.34     skrll xhci_init_slot(struct usbd_device *dev, uint32_t slot, uint32_t route, int rhport)
   2835   1.1  jakllsch {
   2836  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(dev->ud_bus);
   2837   1.1  jakllsch 	struct xhci_slot *xs;
   2838   1.1  jakllsch 	usbd_status err;
   2839   1.1  jakllsch 	u_int dci;
   2840   1.1  jakllsch 	uint32_t *cp;
   2841  1.34     skrll 	uint32_t mps = UGETW(dev->ud_ep0desc.wMaxPacketSize);
   2842   1.1  jakllsch 
   2843  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2844  1.34     skrll 	DPRINTFN(4, "slot %u speed %d route %05x rhport %d",
   2845  1.34     skrll 	    slot, dev->ud_speed, route, rhport);
   2846   1.1  jakllsch 
   2847   1.1  jakllsch 	xs = &sc->sc_slots[slot];
   2848   1.1  jakllsch 
   2849   1.1  jakllsch 	/* allocate contexts */
   2850   1.1  jakllsch 	err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz, sc->sc_pgsz,
   2851   1.1  jakllsch 	    &xs->xs_dc_dma);
   2852   1.1  jakllsch 	if (err)
   2853   1.1  jakllsch 		return err;
   2854   1.1  jakllsch 	memset(KERNADDR(&xs->xs_dc_dma, 0), 0, sc->sc_pgsz);
   2855   1.1  jakllsch 
   2856   1.1  jakllsch 	err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz, sc->sc_pgsz,
   2857   1.1  jakllsch 	    &xs->xs_ic_dma);
   2858   1.1  jakllsch 	if (err)
   2859  1.34     skrll 		goto bad1;
   2860   1.1  jakllsch 	memset(KERNADDR(&xs->xs_ic_dma, 0), 0, sc->sc_pgsz);
   2861   1.1  jakllsch 
   2862   1.1  jakllsch 	for (dci = 0; dci < 32; dci++) {
   2863   1.1  jakllsch 		//CTASSERT(sizeof(xs->xs_ep[dci]) == sizeof(struct xhci_endpoint));
   2864   1.1  jakllsch 		memset(&xs->xs_ep[dci], 0, sizeof(xs->xs_ep[dci]));
   2865   1.1  jakllsch 		if (dci == XHCI_DCI_SLOT)
   2866   1.1  jakllsch 			continue;
   2867   1.1  jakllsch 		err = xhci_ring_init(sc, &xs->xs_ep[dci].xe_tr,
   2868   1.1  jakllsch 		    XHCI_TRANSFER_RING_TRBS, XHCI_TRB_ALIGN);
   2869   1.1  jakllsch 		if (err) {
   2870  1.27     skrll 			DPRINTFN(0, "ring init failure", 0, 0, 0, 0);
   2871  1.34     skrll 			goto bad2;
   2872   1.1  jakllsch 		}
   2873   1.1  jakllsch 	}
   2874   1.1  jakllsch 
   2875   1.1  jakllsch 	/* set up initial input control context */
   2876   1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
   2877   1.1  jakllsch 	cp[0] = htole32(0);
   2878   1.1  jakllsch 	cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(XHCI_DCI_EP_CONTROL)|
   2879   1.1  jakllsch 	    XHCI_INCTX_1_ADD_MASK(XHCI_DCI_SLOT));
   2880   1.1  jakllsch 
   2881   1.1  jakllsch 	/* set up input slot context */
   2882   1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_SLOT));
   2883  1.34     skrll 	xhci_setup_sctx(dev, cp);
   2884  1.34     skrll 	cp[0] |= htole32(XHCI_SCTX_0_CTX_NUM_SET(1));
   2885  1.34     skrll 	cp[0] |= htole32(XHCI_SCTX_0_ROUTE_SET(route));
   2886  1.34     skrll 	cp[1] |= htole32(XHCI_SCTX_1_RH_PORT_SET(rhport));
   2887   1.1  jakllsch 
   2888   1.1  jakllsch 	/* set up input EP0 context */
   2889   1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_EP_CONTROL));
   2890   1.1  jakllsch 	cp[0] = htole32(0);
   2891   1.1  jakllsch 	cp[1] = htole32(
   2892   1.1  jakllsch 		XHCI_EPCTX_1_MAXP_SIZE_SET(mps) |
   2893   1.1  jakllsch 		XHCI_EPCTX_1_EPTYPE_SET(4) |
   2894   1.1  jakllsch 		XHCI_EPCTX_1_CERR_SET(3)
   2895   1.1  jakllsch 		);
   2896   1.1  jakllsch 	/* can't use xhci_ep_get_dci() yet? */
   2897   1.1  jakllsch 	*(uint64_t *)(&cp[2]) = htole64(
   2898   1.1  jakllsch 	    xhci_ring_trbp(&xs->xs_ep[XHCI_DCI_EP_CONTROL].xe_tr, 0) |
   2899   1.1  jakllsch 	    XHCI_EPCTX_2_DCS_SET(1));
   2900   1.1  jakllsch 	cp[4] = htole32(
   2901   1.1  jakllsch 		XHCI_EPCTX_4_AVG_TRB_LEN_SET(8)
   2902   1.1  jakllsch 		);
   2903   1.1  jakllsch 
   2904   1.1  jakllsch 	/* sync input contexts before they are read from memory */
   2905   1.1  jakllsch 	usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
   2906   1.1  jakllsch 	hexdump("input context", xhci_slot_get_icv(sc, xs, 0),
   2907   1.1  jakllsch 	    sc->sc_ctxsz * 3);
   2908   1.1  jakllsch 
   2909   1.1  jakllsch 	xhci_set_dcba(sc, DMAADDR(&xs->xs_dc_dma, 0), slot);
   2910   1.1  jakllsch 
   2911   1.1  jakllsch 	err = xhci_address_device(sc, xhci_slot_get_icp(sc, xs, 0), slot,
   2912   1.1  jakllsch 	    false);
   2913   1.1  jakllsch 
   2914   1.1  jakllsch 	usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
   2915   1.1  jakllsch 	hexdump("output context", xhci_slot_get_dcv(sc, xs, 0),
   2916   1.1  jakllsch 	    sc->sc_ctxsz * 2);
   2917   1.1  jakllsch 
   2918  1.34     skrll  bad2:
   2919  1.34     skrll 	if (err == USBD_NORMAL_COMPLETION) {
   2920  1.34     skrll 		xs->xs_idx = slot;
   2921  1.34     skrll 	} else {
   2922  1.34     skrll 		for (int i = 1; i < dci; i++) {
   2923  1.34     skrll 			xhci_ring_free(sc, &xs->xs_ep[i].xe_tr);
   2924  1.34     skrll 			memset(&xs->xs_ep[i], 0, sizeof(xs->xs_ep[i]));
   2925  1.34     skrll 		}
   2926  1.34     skrll 		usb_freemem(&sc->sc_bus, &xs->xs_ic_dma);
   2927  1.34     skrll  bad1:
   2928  1.34     skrll 		usb_freemem(&sc->sc_bus, &xs->xs_dc_dma);
   2929  1.34     skrll 		xs->xs_idx = 0;
   2930  1.34     skrll 	}
   2931  1.34     skrll 
   2932   1.1  jakllsch 	return err;
   2933   1.1  jakllsch }
   2934   1.1  jakllsch 
   2935   1.1  jakllsch /* ----- */
   2936   1.1  jakllsch 
   2937   1.1  jakllsch static void
   2938  1.34     skrll xhci_noop(struct usbd_pipe *pipe)
   2939   1.1  jakllsch {
   2940  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2941   1.1  jakllsch }
   2942   1.1  jakllsch 
   2943  1.34     skrll /*
   2944  1.34     skrll  * Process root hub request.
   2945  1.34     skrll  */
   2946  1.34     skrll static int
   2947  1.34     skrll xhci_roothub_ctrl(struct usbd_bus *bus, usb_device_request_t *req,
   2948  1.34     skrll     void *buf, int buflen)
   2949   1.1  jakllsch {
   2950  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   2951   1.1  jakllsch 	usb_port_status_t ps;
   2952   1.1  jakllsch 	int l, totlen = 0;
   2953  1.34     skrll 	uint16_t len, value, index;
   2954   1.1  jakllsch 	int port, i;
   2955   1.1  jakllsch 	uint32_t v;
   2956   1.1  jakllsch 
   2957  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2958   1.1  jakllsch 
   2959   1.1  jakllsch 	if (sc->sc_dying)
   2960  1.34     skrll 		return -1;
   2961   1.1  jakllsch 
   2962  1.34     skrll 	len = UGETW(req->wLength);
   2963   1.1  jakllsch 	value = UGETW(req->wValue);
   2964   1.1  jakllsch 	index = UGETW(req->wIndex);
   2965   1.1  jakllsch 
   2966  1.27     skrll 	DPRINTFN(12, "rhreq: %04x %04x %04x %04x",
   2967  1.27     skrll 	    req->bmRequestType | (req->bRequest << 8), value, index, len);
   2968   1.1  jakllsch 
   2969   1.1  jakllsch #define C(x,y) ((x) | ((y) << 8))
   2970  1.34     skrll 	switch (C(req->bRequest, req->bmRequestType)) {
   2971   1.1  jakllsch 	case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
   2972  1.27     skrll 		DPRINTFN(8, "getdesc: wValue=0x%04x", value, 0, 0, 0);
   2973   1.1  jakllsch 		if (len == 0)
   2974   1.1  jakllsch 			break;
   2975  1.34     skrll 		switch (value) {
   2976  1.34     skrll 		case C(0, UDESC_DEVICE): {
   2977  1.34     skrll 			usb_device_descriptor_t devd;
   2978  1.34     skrll 			totlen = min(buflen, sizeof(devd));
   2979  1.34     skrll 			memcpy(&devd, buf, totlen);
   2980  1.34     skrll 			USETW(devd.idVendor, sc->sc_id_vendor);
   2981  1.34     skrll 			memcpy(buf, &devd, totlen);
   2982   1.1  jakllsch 			break;
   2983  1.34     skrll 		}
   2984  1.34     skrll #define sd ((usb_string_descriptor_t *)buf)
   2985  1.34     skrll 		case C(1, UDESC_STRING):
   2986  1.34     skrll 			/* Vendor */
   2987  1.34     skrll 			totlen = usb_makestrdesc(sd, len, sc->sc_vendor);
   2988  1.34     skrll 			break;
   2989  1.34     skrll 		case C(2, UDESC_STRING):
   2990  1.34     skrll 			/* Product */
   2991  1.34     skrll 			totlen = usb_makestrdesc(sd, len, "xHCI Root Hub");
   2992   1.1  jakllsch 			break;
   2993   1.1  jakllsch #undef sd
   2994   1.1  jakllsch 		default:
   2995  1.34     skrll 			/* default from usbroothub */
   2996  1.34     skrll 			return buflen;
   2997   1.1  jakllsch 		}
   2998   1.1  jakllsch 		break;
   2999  1.34     skrll 
   3000   1.1  jakllsch 	/* Hub requests */
   3001   1.1  jakllsch 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
   3002   1.1  jakllsch 		break;
   3003  1.34     skrll 	/* Clear Port Feature request */
   3004   1.1  jakllsch 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER):
   3005  1.27     skrll 		DPRINTFN(4, "UR_CLEAR_PORT_FEATURE port=%d feature=%d",
   3006  1.27     skrll 			     index, value, 0, 0);
   3007  1.34     skrll 		if (index < 1 || index > sc->sc_maxports) {
   3008  1.34     skrll 			return -1;
   3009   1.1  jakllsch 		}
   3010  1.34     skrll 		port = XHCI_PORTSC(index);
   3011   1.1  jakllsch 		v = xhci_op_read_4(sc, port);
   3012  1.27     skrll 		DPRINTFN(4, "portsc=0x%08x", v, 0, 0, 0);
   3013   1.1  jakllsch 		v &= ~XHCI_PS_CLEAR;
   3014   1.1  jakllsch 		switch (value) {
   3015   1.1  jakllsch 		case UHF_PORT_ENABLE:
   3016  1.34     skrll 			xhci_op_write_4(sc, port, v & ~XHCI_PS_PED);
   3017   1.1  jakllsch 			break;
   3018   1.1  jakllsch 		case UHF_PORT_SUSPEND:
   3019  1.34     skrll 			return -1;
   3020   1.1  jakllsch 		case UHF_PORT_POWER:
   3021   1.1  jakllsch 			break;
   3022   1.1  jakllsch 		case UHF_PORT_TEST:
   3023   1.1  jakllsch 		case UHF_PORT_INDICATOR:
   3024  1.34     skrll 			return -1;
   3025   1.1  jakllsch 		case UHF_C_PORT_CONNECTION:
   3026   1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_CSC);
   3027   1.1  jakllsch 			break;
   3028   1.1  jakllsch 		case UHF_C_PORT_ENABLE:
   3029   1.1  jakllsch 		case UHF_C_PORT_SUSPEND:
   3030   1.1  jakllsch 		case UHF_C_PORT_OVER_CURRENT:
   3031  1.34     skrll 			return -1;
   3032  1.34     skrll 		case UHF_C_BH_PORT_RESET:
   3033  1.34     skrll 			xhci_op_write_4(sc, port, v | XHCI_PS_WRC);
   3034  1.34     skrll 			break;
   3035   1.1  jakllsch 		case UHF_C_PORT_RESET:
   3036   1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PRC);
   3037   1.1  jakllsch 			break;
   3038  1.34     skrll 		case UHF_C_PORT_LINK_STATE:
   3039  1.34     skrll 			xhci_op_write_4(sc, port, v | XHCI_PS_PLC);
   3040  1.34     skrll 			break;
   3041  1.34     skrll 		case UHF_C_PORT_CONFIG_ERROR:
   3042  1.34     skrll 			xhci_op_write_4(sc, port, v | XHCI_PS_CEC);
   3043  1.34     skrll 			break;
   3044   1.1  jakllsch 		default:
   3045  1.34     skrll 			return -1;
   3046   1.1  jakllsch 		}
   3047   1.1  jakllsch 		break;
   3048   1.1  jakllsch 	case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
   3049   1.1  jakllsch 		if (len == 0)
   3050   1.1  jakllsch 			break;
   3051   1.1  jakllsch 		if ((value & 0xff) != 0) {
   3052  1.34     skrll 			return -1;
   3053   1.1  jakllsch 		}
   3054  1.34     skrll 		usb_hub_descriptor_t hubd;
   3055  1.34     skrll 
   3056  1.34     skrll 		totlen = min(buflen, sizeof(hubd));
   3057  1.34     skrll 		memcpy(&hubd, buf, totlen);
   3058  1.34     skrll 		hubd.bNbrPorts = sc->sc_maxports;
   3059   1.1  jakllsch 		USETW(hubd.wHubCharacteristics, UHD_PWR_NO_SWITCH);
   3060   1.1  jakllsch 		hubd.bPwrOn2PwrGood = 200;
   3061   1.2       apb 		for (i = 0, l = sc->sc_maxports; l > 0; i++, l -= 8)
   3062   1.3     skrll 			hubd.DeviceRemovable[i++] = 0; /* XXX can't find out? */
   3063   1.3     skrll 		hubd.bDescLength = USB_HUB_DESCRIPTOR_SIZE + i;
   3064  1.34     skrll 		totlen = min(totlen, hubd.bDescLength);
   3065  1.34     skrll 		memcpy(buf, &hubd, totlen);
   3066   1.1  jakllsch 		break;
   3067   1.1  jakllsch 	case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
   3068   1.1  jakllsch 		if (len != 4) {
   3069  1.34     skrll 			return -1;
   3070   1.1  jakllsch 		}
   3071   1.1  jakllsch 		memset(buf, 0, len); /* ? XXX */
   3072   1.1  jakllsch 		totlen = len;
   3073   1.1  jakllsch 		break;
   3074  1.34     skrll 	/* Get Port Status request */
   3075   1.1  jakllsch 	case C(UR_GET_STATUS, UT_READ_CLASS_OTHER):
   3076  1.27     skrll 		DPRINTFN(8, "get port status i=%d", index, 0, 0, 0);
   3077   1.1  jakllsch 		if (index < 1 || index > sc->sc_maxports) {
   3078  1.34     skrll 			return -1;
   3079   1.1  jakllsch 		}
   3080   1.1  jakllsch 		if (len != 4) {
   3081  1.34     skrll 			return -1;
   3082   1.1  jakllsch 		}
   3083  1.34     skrll 		v = xhci_op_read_4(sc, XHCI_PORTSC(index));
   3084  1.34     skrll 		DPRINTFN(4, "getrhportsc %d %08x", index, v, 0, 0);
   3085  1.34     skrll 		i = xhci_xspeed2psspeed(XHCI_PS_SPEED_GET(v));
   3086   1.1  jakllsch 		if (v & XHCI_PS_CCS)	i |= UPS_CURRENT_CONNECT_STATUS;
   3087   1.1  jakllsch 		if (v & XHCI_PS_PED)	i |= UPS_PORT_ENABLED;
   3088   1.1  jakllsch 		if (v & XHCI_PS_OCA)	i |= UPS_OVERCURRENT_INDICATOR;
   3089   1.1  jakllsch 		//if (v & XHCI_PS_SUSP)	i |= UPS_SUSPEND;
   3090   1.1  jakllsch 		if (v & XHCI_PS_PR)	i |= UPS_RESET;
   3091  1.34     skrll 		if (v & XHCI_PS_PP) {
   3092  1.34     skrll 			if (i & UPS_OTHER_SPEED)
   3093  1.34     skrll 					i |= UPS_PORT_POWER_SS;
   3094  1.34     skrll 			else
   3095  1.34     skrll 					i |= UPS_PORT_POWER;
   3096  1.34     skrll 		}
   3097  1.34     skrll 		if (i & UPS_OTHER_SPEED)
   3098  1.34     skrll 			i |= UPS_PORT_LS_SET(XHCI_PS_PLS_GET(v));
   3099  1.34     skrll 		if (sc->sc_vendor_port_status)
   3100  1.34     skrll 			i = sc->sc_vendor_port_status(sc, v, i);
   3101   1.1  jakllsch 		USETW(ps.wPortStatus, i);
   3102   1.1  jakllsch 		i = 0;
   3103   1.1  jakllsch 		if (v & XHCI_PS_CSC)    i |= UPS_C_CONNECT_STATUS;
   3104   1.1  jakllsch 		if (v & XHCI_PS_PEC)    i |= UPS_C_PORT_ENABLED;
   3105   1.1  jakllsch 		if (v & XHCI_PS_OCC)    i |= UPS_C_OVERCURRENT_INDICATOR;
   3106   1.1  jakllsch 		if (v & XHCI_PS_PRC)	i |= UPS_C_PORT_RESET;
   3107  1.34     skrll 		if (v & XHCI_PS_WRC)	i |= UPS_C_BH_PORT_RESET;
   3108  1.34     skrll 		if (v & XHCI_PS_PLC)	i |= UPS_C_PORT_LINK_STATE;
   3109  1.34     skrll 		if (v & XHCI_PS_CEC)	i |= UPS_C_PORT_CONFIG_ERROR;
   3110   1.1  jakllsch 		USETW(ps.wPortChange, i);
   3111  1.34     skrll 		totlen = min(len, sizeof(ps));
   3112  1.34     skrll 		memcpy(buf, &ps, totlen);
   3113   1.1  jakllsch 		break;
   3114   1.1  jakllsch 	case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
   3115  1.34     skrll 		return -1;
   3116  1.34     skrll 	case C(UR_SET_HUB_DEPTH, UT_WRITE_CLASS_DEVICE):
   3117  1.34     skrll 		break;
   3118   1.1  jakllsch 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
   3119   1.1  jakllsch 		break;
   3120  1.34     skrll 	/* Set Port Feature request */
   3121  1.34     skrll 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER): {
   3122  1.34     skrll 		int optval = (index >> 8) & 0xff;
   3123  1.34     skrll 		index &= 0xff;
   3124  1.34     skrll 		if (index < 1 || index > sc->sc_maxports) {
   3125  1.34     skrll 			return -1;
   3126   1.1  jakllsch 		}
   3127  1.34     skrll 		port = XHCI_PORTSC(index);
   3128   1.1  jakllsch 		v = xhci_op_read_4(sc, port);
   3129  1.27     skrll 		DPRINTFN(4, "portsc=0x%08x", v, 0, 0, 0);
   3130   1.1  jakllsch 		v &= ~XHCI_PS_CLEAR;
   3131   1.1  jakllsch 		switch (value) {
   3132   1.1  jakllsch 		case UHF_PORT_ENABLE:
   3133   1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PED);
   3134   1.1  jakllsch 			break;
   3135   1.1  jakllsch 		case UHF_PORT_SUSPEND:
   3136   1.1  jakllsch 			/* XXX suspend */
   3137   1.1  jakllsch 			break;
   3138   1.1  jakllsch 		case UHF_PORT_RESET:
   3139  1.34     skrll 			v &= ~(XHCI_PS_PED | XHCI_PS_PR);
   3140   1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PR);
   3141   1.1  jakllsch 			/* Wait for reset to complete. */
   3142   1.1  jakllsch 			usb_delay_ms(&sc->sc_bus, USB_PORT_ROOT_RESET_DELAY);
   3143   1.1  jakllsch 			if (sc->sc_dying) {
   3144  1.34     skrll 				return -1;
   3145   1.1  jakllsch 			}
   3146   1.1  jakllsch 			v = xhci_op_read_4(sc, port);
   3147   1.1  jakllsch 			if (v & XHCI_PS_PR) {
   3148   1.1  jakllsch 				xhci_op_write_4(sc, port, v & ~XHCI_PS_PR);
   3149   1.1  jakllsch 				usb_delay_ms(&sc->sc_bus, 10);
   3150   1.1  jakllsch 				/* XXX */
   3151   1.1  jakllsch 			}
   3152   1.1  jakllsch 			break;
   3153   1.1  jakllsch 		case UHF_PORT_POWER:
   3154   1.1  jakllsch 			/* XXX power control */
   3155   1.1  jakllsch 			break;
   3156   1.1  jakllsch 		/* XXX more */
   3157   1.1  jakllsch 		case UHF_C_PORT_RESET:
   3158   1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PRC);
   3159   1.1  jakllsch 			break;
   3160  1.34     skrll 		case UHF_PORT_U1_TIMEOUT:
   3161  1.34     skrll 			if (XHCI_PS_SPEED_GET(v) < XHCI_PS_SPEED_SS) {
   3162  1.34     skrll 				return -1;
   3163  1.34     skrll 			}
   3164  1.34     skrll 			port = XHCI_PORTPMSC(index);
   3165  1.34     skrll 			v = xhci_op_read_4(sc, port);
   3166  1.34     skrll 			v &= ~XHCI_PM3_U1TO_SET(0xff);
   3167  1.34     skrll 			v |= XHCI_PM3_U1TO_SET(optval);
   3168  1.34     skrll 			xhci_op_write_4(sc, port, v);
   3169  1.34     skrll 			break;
   3170  1.34     skrll 		case UHF_PORT_U2_TIMEOUT:
   3171  1.34     skrll 			if (XHCI_PS_SPEED_GET(v) < XHCI_PS_SPEED_SS) {
   3172  1.34     skrll 				return -1;
   3173  1.34     skrll 			}
   3174  1.34     skrll 			port = XHCI_PORTPMSC(index);
   3175  1.34     skrll 			v = xhci_op_read_4(sc, port);
   3176  1.34     skrll 			v &= ~XHCI_PM3_U2TO_SET(0xff);
   3177  1.34     skrll 			v |= XHCI_PM3_U2TO_SET(optval);
   3178  1.34     skrll 			xhci_op_write_4(sc, port, v);
   3179  1.34     skrll 			break;
   3180   1.1  jakllsch 		default:
   3181  1.34     skrll 			return -1;
   3182   1.1  jakllsch 		}
   3183  1.34     skrll 	}
   3184   1.1  jakllsch 		break;
   3185   1.1  jakllsch 	case C(UR_CLEAR_TT_BUFFER, UT_WRITE_CLASS_OTHER):
   3186   1.1  jakllsch 	case C(UR_RESET_TT, UT_WRITE_CLASS_OTHER):
   3187   1.1  jakllsch 	case C(UR_GET_TT_STATE, UT_READ_CLASS_OTHER):
   3188   1.1  jakllsch 	case C(UR_STOP_TT, UT_WRITE_CLASS_OTHER):
   3189   1.1  jakllsch 		break;
   3190   1.1  jakllsch 	default:
   3191  1.34     skrll 		/* default from usbroothub */
   3192  1.34     skrll 		return buflen;
   3193   1.1  jakllsch 	}
   3194  1.27     skrll 
   3195  1.34     skrll 	return totlen;
   3196   1.1  jakllsch }
   3197   1.1  jakllsch 
   3198  1.28     skrll /* root hub interrupt */
   3199   1.1  jakllsch 
   3200   1.1  jakllsch static usbd_status
   3201  1.34     skrll xhci_root_intr_transfer(struct usbd_xfer *xfer)
   3202   1.1  jakllsch {
   3203  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3204   1.1  jakllsch 	usbd_status err;
   3205   1.1  jakllsch 
   3206  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3207  1.27     skrll 
   3208   1.1  jakllsch 	/* Insert last in queue. */
   3209   1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3210   1.1  jakllsch 	err = usb_insert_transfer(xfer);
   3211   1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3212   1.1  jakllsch 	if (err)
   3213   1.1  jakllsch 		return err;
   3214   1.1  jakllsch 
   3215   1.1  jakllsch 	/* Pipe isn't running, start first */
   3216  1.34     skrll 	return xhci_root_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   3217   1.1  jakllsch }
   3218   1.1  jakllsch 
   3219  1.34     skrll /* Wait for roothub port status/change */
   3220   1.1  jakllsch static usbd_status
   3221  1.34     skrll xhci_root_intr_start(struct usbd_xfer *xfer)
   3222   1.1  jakllsch {
   3223  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3224   1.1  jakllsch 
   3225  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3226  1.27     skrll 
   3227   1.1  jakllsch 	if (sc->sc_dying)
   3228   1.1  jakllsch 		return USBD_IOERROR;
   3229   1.1  jakllsch 
   3230   1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3231   1.1  jakllsch 	sc->sc_intrxfer = xfer;
   3232   1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3233   1.1  jakllsch 
   3234   1.1  jakllsch 	return USBD_IN_PROGRESS;
   3235   1.1  jakllsch }
   3236   1.1  jakllsch 
   3237   1.1  jakllsch static void
   3238  1.34     skrll xhci_root_intr_abort(struct usbd_xfer *xfer)
   3239   1.1  jakllsch {
   3240  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3241   1.1  jakllsch 
   3242  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3243  1.27     skrll 
   3244   1.1  jakllsch 	KASSERT(mutex_owned(&sc->sc_lock));
   3245  1.34     skrll 	KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
   3246  1.21     skrll 
   3247  1.22     skrll 	sc->sc_intrxfer = NULL;
   3248  1.22     skrll 
   3249  1.34     skrll 	xfer->ux_status = USBD_CANCELLED;
   3250   1.1  jakllsch 	usb_transfer_complete(xfer);
   3251   1.1  jakllsch }
   3252   1.1  jakllsch 
   3253   1.1  jakllsch static void
   3254  1.34     skrll xhci_root_intr_close(struct usbd_pipe *pipe)
   3255   1.1  jakllsch {
   3256  1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   3257   1.1  jakllsch 
   3258  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3259  1.27     skrll 
   3260   1.1  jakllsch 	KASSERT(mutex_owned(&sc->sc_lock));
   3261   1.1  jakllsch 
   3262   1.1  jakllsch 	sc->sc_intrxfer = NULL;
   3263   1.1  jakllsch }
   3264   1.1  jakllsch 
   3265   1.1  jakllsch static void
   3266  1.34     skrll xhci_root_intr_done(struct usbd_xfer *xfer)
   3267   1.1  jakllsch {
   3268  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3269  1.27     skrll 
   3270   1.1  jakllsch }
   3271   1.1  jakllsch 
   3272   1.1  jakllsch /* -------------- */
   3273   1.1  jakllsch /* device control */
   3274   1.1  jakllsch 
   3275   1.1  jakllsch static usbd_status
   3276  1.34     skrll xhci_device_ctrl_transfer(struct usbd_xfer *xfer)
   3277   1.1  jakllsch {
   3278  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3279   1.1  jakllsch 	usbd_status err;
   3280   1.1  jakllsch 
   3281  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3282  1.27     skrll 
   3283   1.1  jakllsch 	/* Insert last in queue. */
   3284   1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3285   1.1  jakllsch 	err = usb_insert_transfer(xfer);
   3286   1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3287   1.1  jakllsch 	if (err)
   3288  1.34     skrll 		return err;
   3289   1.1  jakllsch 
   3290   1.1  jakllsch 	/* Pipe isn't running, start first */
   3291  1.34     skrll 	return xhci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   3292   1.1  jakllsch }
   3293   1.1  jakllsch 
   3294   1.1  jakllsch static usbd_status
   3295  1.34     skrll xhci_device_ctrl_start(struct usbd_xfer *xfer)
   3296   1.1  jakllsch {
   3297  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3298  1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   3299  1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   3300   1.1  jakllsch 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   3301  1.35     skrll 	struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
   3302  1.34     skrll 	usb_device_request_t * const req = &xfer->ux_request;
   3303  1.34     skrll 	const int isread = usbd_xfer_isread(xfer);
   3304   1.1  jakllsch 	const uint32_t len = UGETW(req->wLength);
   3305  1.34     skrll 	usb_dma_t * const dma = &xfer->ux_dmabuf;
   3306   1.1  jakllsch 	uint64_t parameter;
   3307   1.1  jakllsch 	uint32_t status;
   3308   1.1  jakllsch 	uint32_t control;
   3309   1.1  jakllsch 	u_int i;
   3310   1.1  jakllsch 
   3311  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3312  1.27     skrll 	DPRINTFN(12, "req: %04x %04x %04x %04x",
   3313  1.27     skrll 	    req->bmRequestType | (req->bRequest << 8), UGETW(req->wValue),
   3314  1.27     skrll 	    UGETW(req->wIndex), UGETW(req->wLength));
   3315   1.1  jakllsch 
   3316  1.34     skrll #if 0 /* event handler does this */
   3317   1.1  jakllsch 	/* XXX */
   3318   1.1  jakllsch 	if (tr->is_halted) {
   3319  1.34     skrll 		DPRINTFN(1, "ctrl xfer %p halted: slot %u dci %u",
   3320  1.34     skrll 		    xfer, xs->xs_idx, dci, 0);
   3321  1.34     skrll 		xhci_reset_endpoint(xfer->ux_pipe);
   3322   1.1  jakllsch 		tr->is_halted = false;
   3323  1.34     skrll 		xhci_set_dequeue(xfer->ux_pipe);
   3324   1.1  jakllsch 	}
   3325  1.34     skrll #endif
   3326   1.1  jakllsch 
   3327   1.1  jakllsch 	/* we rely on the bottom bits for extra info */
   3328   1.1  jakllsch 	KASSERT(((uintptr_t)xfer & 0x3) == 0x0);
   3329   1.1  jakllsch 
   3330  1.34     skrll 	KASSERT((xfer->ux_rqflags & URQ_REQUEST) != 0);
   3331   1.1  jakllsch 
   3332   1.1  jakllsch 	i = 0;
   3333   1.1  jakllsch 
   3334   1.1  jakllsch 	/* setup phase */
   3335   1.1  jakllsch 	memcpy(&parameter, req, sizeof(*req));
   3336   1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) | XHCI_TRB_2_BYTES_SET(sizeof(*req));
   3337   1.1  jakllsch 	control = ((len == 0) ? XHCI_TRB_3_TRT_NONE :
   3338   1.1  jakllsch 	     (isread ? XHCI_TRB_3_TRT_IN : XHCI_TRB_3_TRT_OUT)) |
   3339   1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_SETUP_STAGE) |
   3340   1.1  jakllsch 	    XHCI_TRB_3_IDT_BIT;
   3341   1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3342   1.1  jakllsch 
   3343  1.34     skrll 	if (len != 0) {
   3344  1.34     skrll 		/* data phase */
   3345  1.34     skrll 		parameter = DMAADDR(dma, 0);
   3346  1.34     skrll 		KASSERT(len <= 0x10000);
   3347  1.34     skrll 		status = XHCI_TRB_2_IRQ_SET(0) |
   3348  1.34     skrll 		    XHCI_TRB_2_TDSZ_SET(1) |
   3349  1.34     skrll 		    XHCI_TRB_2_BYTES_SET(len);
   3350  1.34     skrll 		control = (isread ? XHCI_TRB_3_DIR_IN : 0) |
   3351  1.34     skrll 		    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_DATA_STAGE) |
   3352  1.34     skrll 		    XHCI_TRB_3_CHAIN_BIT | XHCI_TRB_3_ENT_BIT;
   3353  1.34     skrll 		xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3354  1.34     skrll 
   3355  1.34     skrll 		parameter = (uintptr_t)xfer | 0x3;
   3356  1.34     skrll 		status = XHCI_TRB_2_IRQ_SET(0);
   3357  1.34     skrll 		control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_EVENT_DATA) |
   3358  1.34     skrll 		    XHCI_TRB_3_IOC_BIT;
   3359  1.34     skrll 		xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3360  1.34     skrll 	}
   3361   1.1  jakllsch 
   3362   1.1  jakllsch 	parameter = 0;
   3363  1.28     skrll 	status = XHCI_TRB_2_IRQ_SET(0);
   3364   1.1  jakllsch 	/* the status stage has inverted direction */
   3365  1.28     skrll 	control = ((isread && (len > 0)) ? 0 : XHCI_TRB_3_DIR_IN) |
   3366   1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_STATUS_STAGE) |
   3367   1.1  jakllsch 	    XHCI_TRB_3_CHAIN_BIT | XHCI_TRB_3_ENT_BIT;
   3368   1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3369   1.1  jakllsch 
   3370   1.1  jakllsch 	parameter = (uintptr_t)xfer | 0x0;
   3371   1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0);
   3372   1.1  jakllsch 	control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_EVENT_DATA) |
   3373   1.1  jakllsch 	    XHCI_TRB_3_IOC_BIT;
   3374   1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3375   1.1  jakllsch 
   3376   1.1  jakllsch 	mutex_enter(&tr->xr_lock);
   3377   1.1  jakllsch 	xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
   3378   1.1  jakllsch 	mutex_exit(&tr->xr_lock);
   3379   1.1  jakllsch 
   3380   1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   3381   1.1  jakllsch 
   3382  1.34     skrll 	if (xfer->ux_timeout && !sc->sc_bus.ub_usepolling) {
   3383  1.34     skrll 		callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
   3384   1.1  jakllsch 		    xhci_timeout, xfer);
   3385   1.1  jakllsch 	}
   3386   1.1  jakllsch 
   3387  1.34     skrll 	if (sc->sc_bus.ub_usepolling) {
   3388  1.27     skrll 		DPRINTFN(1, "polling", 0, 0, 0, 0);
   3389   1.1  jakllsch 		//xhci_waitintr(sc, xfer);
   3390   1.1  jakllsch 	}
   3391   1.1  jakllsch 
   3392   1.1  jakllsch 	return USBD_IN_PROGRESS;
   3393   1.1  jakllsch }
   3394   1.1  jakllsch 
   3395   1.1  jakllsch static void
   3396  1.34     skrll xhci_device_ctrl_done(struct usbd_xfer *xfer)
   3397   1.1  jakllsch {
   3398  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3399  1.34     skrll 	usb_device_request_t *req = &xfer->ux_request;
   3400  1.34     skrll 	int len = UGETW(req->wLength);
   3401  1.34     skrll 	int rd = req->bmRequestType & UT_READ;
   3402   1.1  jakllsch 
   3403  1.34     skrll 	if (len)
   3404  1.34     skrll 		usb_syncmem(&xfer->ux_dmabuf, 0, len,
   3405  1.34     skrll 		    rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3406   1.1  jakllsch }
   3407   1.1  jakllsch 
   3408   1.1  jakllsch static void
   3409  1.34     skrll xhci_device_ctrl_abort(struct usbd_xfer *xfer)
   3410   1.1  jakllsch {
   3411  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3412  1.34     skrll 
   3413  1.34     skrll 	xhci_abort_xfer(xfer, USBD_CANCELLED);
   3414   1.1  jakllsch }
   3415   1.1  jakllsch 
   3416   1.1  jakllsch static void
   3417  1.34     skrll xhci_device_ctrl_close(struct usbd_pipe *pipe)
   3418   1.1  jakllsch {
   3419  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3420  1.34     skrll 
   3421  1.34     skrll 	xhci_close_pipe(pipe);
   3422   1.1  jakllsch }
   3423   1.1  jakllsch 
   3424  1.34     skrll /* ------------------ */
   3425  1.34     skrll /* device isochronous */
   3426   1.1  jakllsch 
   3427   1.1  jakllsch /* ----------- */
   3428   1.1  jakllsch /* device bulk */
   3429   1.1  jakllsch 
   3430   1.1  jakllsch static usbd_status
   3431  1.34     skrll xhci_device_bulk_transfer(struct usbd_xfer *xfer)
   3432   1.1  jakllsch {
   3433  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3434   1.1  jakllsch 	usbd_status err;
   3435   1.1  jakllsch 
   3436  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3437  1.27     skrll 
   3438   1.1  jakllsch 	/* Insert last in queue. */
   3439   1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3440   1.1  jakllsch 	err = usb_insert_transfer(xfer);
   3441   1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3442   1.1  jakllsch 	if (err)
   3443   1.1  jakllsch 		return err;
   3444   1.1  jakllsch 
   3445   1.1  jakllsch 	/*
   3446   1.1  jakllsch 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   3447   1.1  jakllsch 	 * so start it first.
   3448   1.1  jakllsch 	 */
   3449  1.34     skrll 	return xhci_device_bulk_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   3450   1.1  jakllsch }
   3451   1.1  jakllsch 
   3452   1.1  jakllsch static usbd_status
   3453  1.34     skrll xhci_device_bulk_start(struct usbd_xfer *xfer)
   3454   1.1  jakllsch {
   3455  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3456  1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   3457  1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   3458   1.1  jakllsch 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   3459  1.35     skrll 	struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
   3460  1.34     skrll 	const uint32_t len = xfer->ux_length;
   3461  1.34     skrll 	usb_dma_t * const dma = &xfer->ux_dmabuf;
   3462   1.1  jakllsch 	uint64_t parameter;
   3463   1.1  jakllsch 	uint32_t status;
   3464   1.1  jakllsch 	uint32_t control;
   3465   1.1  jakllsch 	u_int i = 0;
   3466   1.1  jakllsch 
   3467  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3468  1.27     skrll 
   3469  1.27     skrll 	DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   3470   1.1  jakllsch 
   3471   1.1  jakllsch 	if (sc->sc_dying)
   3472   1.1  jakllsch 		return USBD_IOERROR;
   3473   1.1  jakllsch 
   3474  1.34     skrll 	KASSERT((xfer->ux_rqflags & URQ_REQUEST) == 0);
   3475   1.1  jakllsch 
   3476   1.1  jakllsch 	parameter = DMAADDR(dma, 0);
   3477  1.11       dsl 	/*
   3478  1.13       dsl 	 * XXX: (dsl) The physical buffer must not cross a 64k boundary.
   3479  1.11       dsl 	 * If the user supplied buffer crosses such a boundary then 2
   3480  1.11       dsl 	 * (or more) TRB should be used.
   3481  1.11       dsl 	 * If multiple TRB are used the td_size field must be set correctly.
   3482  1.11       dsl 	 * For v1.0 devices (like ivy bridge) this is the number of usb data
   3483  1.11       dsl 	 * blocks needed to complete the transfer.
   3484  1.11       dsl 	 * Setting it to 1 in the last TRB causes an extra zero-length
   3485  1.11       dsl 	 * data block be sent.
   3486  1.11       dsl 	 * The earlier documentation differs, I don't know how it behaves.
   3487  1.11       dsl 	 */
   3488   1.1  jakllsch 	KASSERT(len <= 0x10000);
   3489   1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) |
   3490   1.1  jakllsch 	    XHCI_TRB_2_TDSZ_SET(1) |
   3491   1.1  jakllsch 	    XHCI_TRB_2_BYTES_SET(len);
   3492   1.1  jakllsch 	control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_NORMAL) |
   3493   1.1  jakllsch 	    XHCI_TRB_3_ISP_BIT | XHCI_TRB_3_IOC_BIT;
   3494   1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3495   1.1  jakllsch 
   3496   1.1  jakllsch 	mutex_enter(&tr->xr_lock);
   3497   1.1  jakllsch 	xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
   3498   1.1  jakllsch 	mutex_exit(&tr->xr_lock);
   3499   1.1  jakllsch 
   3500   1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   3501   1.1  jakllsch 
   3502  1.34     skrll 	if (xfer->ux_timeout && !sc->sc_bus.ub_usepolling) {
   3503  1.34     skrll 		callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
   3504  1.34     skrll 		    xhci_timeout, xfer);
   3505  1.34     skrll 	}
   3506  1.34     skrll 
   3507  1.34     skrll 	if (sc->sc_bus.ub_usepolling) {
   3508  1.27     skrll 		DPRINTFN(1, "polling", 0, 0, 0, 0);
   3509   1.1  jakllsch 		//xhci_waitintr(sc, xfer);
   3510   1.1  jakllsch 	}
   3511   1.1  jakllsch 
   3512   1.1  jakllsch 	return USBD_IN_PROGRESS;
   3513   1.1  jakllsch }
   3514   1.1  jakllsch 
   3515   1.1  jakllsch static void
   3516  1.34     skrll xhci_device_bulk_done(struct usbd_xfer *xfer)
   3517   1.1  jakllsch {
   3518  1.27     skrll #ifdef USB_DEBUG
   3519  1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   3520  1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   3521  1.27     skrll #endif
   3522  1.34     skrll 	const int isread = usbd_xfer_isread(xfer);
   3523   1.1  jakllsch 
   3524  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3525   1.1  jakllsch 
   3526  1.27     skrll 	DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   3527   1.1  jakllsch 
   3528  1.34     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   3529   1.1  jakllsch 	    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3530   1.1  jakllsch }
   3531   1.1  jakllsch 
   3532   1.1  jakllsch static void
   3533  1.34     skrll xhci_device_bulk_abort(struct usbd_xfer *xfer)
   3534   1.1  jakllsch {
   3535  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3536  1.34     skrll 
   3537  1.34     skrll 	xhci_abort_xfer(xfer, USBD_CANCELLED);
   3538   1.1  jakllsch }
   3539   1.1  jakllsch 
   3540   1.1  jakllsch static void
   3541  1.34     skrll xhci_device_bulk_close(struct usbd_pipe *pipe)
   3542   1.1  jakllsch {
   3543  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3544  1.34     skrll 
   3545  1.34     skrll 	xhci_close_pipe(pipe);
   3546   1.1  jakllsch }
   3547   1.1  jakllsch 
   3548  1.34     skrll /* ---------------- */
   3549  1.34     skrll /* device interrupt */
   3550   1.1  jakllsch 
   3551   1.1  jakllsch static usbd_status
   3552  1.34     skrll xhci_device_intr_transfer(struct usbd_xfer *xfer)
   3553   1.1  jakllsch {
   3554  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3555   1.1  jakllsch 	usbd_status err;
   3556   1.1  jakllsch 
   3557  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3558  1.27     skrll 
   3559   1.1  jakllsch 	/* Insert last in queue. */
   3560   1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3561   1.1  jakllsch 	err = usb_insert_transfer(xfer);
   3562   1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3563   1.1  jakllsch 	if (err)
   3564   1.1  jakllsch 		return err;
   3565   1.1  jakllsch 
   3566   1.1  jakllsch 	/*
   3567   1.1  jakllsch 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   3568   1.1  jakllsch 	 * so start it first.
   3569   1.1  jakllsch 	 */
   3570  1.34     skrll 	return xhci_device_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   3571   1.1  jakllsch }
   3572   1.1  jakllsch 
   3573   1.1  jakllsch static usbd_status
   3574  1.34     skrll xhci_device_intr_start(struct usbd_xfer *xfer)
   3575   1.1  jakllsch {
   3576  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3577  1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   3578  1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   3579   1.1  jakllsch 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   3580  1.35     skrll 	struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
   3581  1.34     skrll 	const uint32_t len = xfer->ux_length;
   3582  1.34     skrll 	usb_dma_t * const dma = &xfer->ux_dmabuf;
   3583   1.1  jakllsch 	uint64_t parameter;
   3584   1.1  jakllsch 	uint32_t status;
   3585   1.1  jakllsch 	uint32_t control;
   3586   1.1  jakllsch 	u_int i = 0;
   3587   1.1  jakllsch 
   3588  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3589  1.27     skrll 
   3590  1.27     skrll 	DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   3591   1.1  jakllsch 
   3592   1.1  jakllsch 	if (sc->sc_dying)
   3593   1.1  jakllsch 		return USBD_IOERROR;
   3594   1.1  jakllsch 
   3595  1.34     skrll 	KASSERT((xfer->ux_rqflags & URQ_REQUEST) == 0);
   3596   1.1  jakllsch 
   3597   1.1  jakllsch 	parameter = DMAADDR(dma, 0);
   3598   1.1  jakllsch 	KASSERT(len <= 0x10000);
   3599   1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) |
   3600   1.1  jakllsch 	    XHCI_TRB_2_TDSZ_SET(1) |
   3601   1.1  jakllsch 	    XHCI_TRB_2_BYTES_SET(len);
   3602   1.1  jakllsch 	control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_NORMAL) |
   3603   1.1  jakllsch 	    XHCI_TRB_3_ISP_BIT | XHCI_TRB_3_IOC_BIT;
   3604   1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3605   1.1  jakllsch 
   3606   1.1  jakllsch 	mutex_enter(&tr->xr_lock);
   3607   1.1  jakllsch 	xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
   3608   1.1  jakllsch 	mutex_exit(&tr->xr_lock);
   3609   1.1  jakllsch 
   3610   1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   3611   1.1  jakllsch 
   3612  1.34     skrll 	if (xfer->ux_timeout && !sc->sc_bus.ub_usepolling) {
   3613  1.34     skrll 		callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
   3614  1.34     skrll 		    xhci_timeout, xfer);
   3615  1.34     skrll 	}
   3616  1.34     skrll 
   3617  1.34     skrll 	if (sc->sc_bus.ub_usepolling) {
   3618  1.27     skrll 		DPRINTFN(1, "polling", 0, 0, 0, 0);
   3619   1.1  jakllsch 		//xhci_waitintr(sc, xfer);
   3620   1.1  jakllsch 	}
   3621   1.1  jakllsch 
   3622   1.1  jakllsch 	return USBD_IN_PROGRESS;
   3623   1.1  jakllsch }
   3624   1.1  jakllsch 
   3625   1.1  jakllsch static void
   3626  1.34     skrll xhci_device_intr_done(struct usbd_xfer *xfer)
   3627   1.1  jakllsch {
   3628  1.34     skrll 	struct xhci_softc * const sc __diagused = XHCI_XFER2SC(xfer);
   3629  1.27     skrll #ifdef USB_DEBUG
   3630  1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   3631  1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   3632  1.19     ozaki #endif
   3633  1.34     skrll 	const int isread = usbd_xfer_isread(xfer);
   3634   1.1  jakllsch 
   3635  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3636  1.27     skrll 
   3637  1.27     skrll 	DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   3638   1.1  jakllsch 
   3639  1.34     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
   3640   1.1  jakllsch 
   3641  1.34     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   3642   1.1  jakllsch 	    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3643   1.1  jakllsch 
   3644   1.1  jakllsch #if 0
   3645   1.1  jakllsch 	device_printf(sc->sc_dev, "");
   3646  1.34     skrll 	for (size_t i = 0; i < xfer->ux_length; i++) {
   3647  1.34     skrll 		printf(" %02x", ((uint8_t const *)xfer->ux_buffer)[i]);
   3648   1.1  jakllsch 	}
   3649   1.1  jakllsch 	printf("\n");
   3650   1.1  jakllsch #endif
   3651   1.1  jakllsch 
   3652   1.1  jakllsch }
   3653   1.1  jakllsch 
   3654   1.1  jakllsch static void
   3655  1.34     skrll xhci_device_intr_abort(struct usbd_xfer *xfer)
   3656   1.1  jakllsch {
   3657  1.34     skrll 	struct xhci_softc * const sc __diagused = XHCI_XFER2SC(xfer);
   3658  1.27     skrll 
   3659  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3660  1.10     skrll 
   3661  1.10     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   3662  1.27     skrll 	DPRINTFN(15, "%p", xfer, 0, 0, 0);
   3663  1.34     skrll 	KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
   3664  1.34     skrll 	xhci_abort_xfer(xfer, USBD_CANCELLED);
   3665   1.1  jakllsch }
   3666   1.1  jakllsch 
   3667   1.1  jakllsch static void
   3668  1.34     skrll xhci_device_intr_close(struct usbd_pipe *pipe)
   3669   1.1  jakllsch {
   3670  1.34     skrll 	//struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   3671  1.27     skrll 
   3672  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3673  1.27     skrll 	DPRINTFN(15, "%p", pipe, 0, 0, 0);
   3674  1.27     skrll 
   3675  1.34     skrll 	xhci_close_pipe(pipe);
   3676   1.1  jakllsch }
   3677   1.1  jakllsch 
   3678   1.1  jakllsch /* ------------ */
   3679   1.1  jakllsch 
   3680   1.1  jakllsch static void
   3681   1.1  jakllsch xhci_timeout(void *addr)
   3682   1.1  jakllsch {
   3683   1.1  jakllsch 	struct xhci_xfer * const xx = addr;
   3684  1.34     skrll 	struct usbd_xfer * const xfer = &xx->xx_xfer;
   3685  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3686   1.1  jakllsch 
   3687  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3688  1.27     skrll 
   3689   1.1  jakllsch 	if (sc->sc_dying) {
   3690   1.1  jakllsch 		return;
   3691   1.1  jakllsch 	}
   3692   1.1  jakllsch 
   3693   1.1  jakllsch 	usb_init_task(&xx->xx_abort_task, xhci_timeout_task, addr,
   3694   1.1  jakllsch 	    USB_TASKQ_MPSAFE);
   3695  1.34     skrll 	usb_add_task(xx->xx_xfer.ux_pipe->up_dev, &xx->xx_abort_task,
   3696   1.1  jakllsch 	    USB_TASKQ_HC);
   3697   1.1  jakllsch }
   3698   1.1  jakllsch 
   3699   1.1  jakllsch static void
   3700   1.1  jakllsch xhci_timeout_task(void *addr)
   3701   1.1  jakllsch {
   3702  1.34     skrll 	struct usbd_xfer * const xfer = addr;
   3703  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3704   1.1  jakllsch 
   3705  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3706  1.27     skrll 
   3707   1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3708   1.1  jakllsch #if 0
   3709   1.1  jakllsch 	xhci_abort_xfer(xfer, USBD_TIMEOUT);
   3710   1.1  jakllsch #else
   3711  1.34     skrll 	xfer->ux_status = USBD_TIMEOUT;
   3712   1.1  jakllsch 	usb_transfer_complete(xfer);
   3713   1.1  jakllsch #endif
   3714   1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3715   1.1  jakllsch }
   3716