Home | History | Annotate | Line # | Download | only in usb
xhci.c revision 1.51
      1  1.51     skrll /*	$NetBSD: xhci.c,v 1.51 2016/06/05 08:05:27 skrll Exp $	*/
      2   1.1  jakllsch 
      3   1.1  jakllsch /*
      4   1.1  jakllsch  * Copyright (c) 2013 Jonathan A. Kollasch
      5   1.1  jakllsch  * All rights reserved.
      6   1.1  jakllsch  *
      7   1.1  jakllsch  * Redistribution and use in source and binary forms, with or without
      8   1.1  jakllsch  * modification, are permitted provided that the following conditions
      9   1.1  jakllsch  * are met:
     10   1.1  jakllsch  * 1. Redistributions of source code must retain the above copyright
     11   1.1  jakllsch  *    notice, this list of conditions and the following disclaimer.
     12   1.1  jakllsch  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1  jakllsch  *    notice, this list of conditions and the following disclaimer in the
     14   1.1  jakllsch  *    documentation and/or other materials provided with the distribution.
     15   1.1  jakllsch  *
     16   1.1  jakllsch  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
     17   1.1  jakllsch  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     18   1.1  jakllsch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     19   1.1  jakllsch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
     20   1.1  jakllsch  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
     21   1.1  jakllsch  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
     22   1.1  jakllsch  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
     23   1.1  jakllsch  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
     24   1.1  jakllsch  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
     25   1.1  jakllsch  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
     26   1.1  jakllsch  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     27   1.1  jakllsch  */
     28   1.1  jakllsch 
     29  1.34     skrll /*
     30  1.41     skrll  * USB rev 2.0 and rev 3.1 specification
     31  1.41     skrll  *  http://www.usb.org/developers/docs/
     32  1.34     skrll  * xHCI rev 1.1 specification
     33  1.41     skrll  *  http://www.intel.com/technology/usb/spec.htm
     34  1.34     skrll  */
     35  1.34     skrll 
     36   1.1  jakllsch #include <sys/cdefs.h>
     37  1.51     skrll __KERNEL_RCSID(0, "$NetBSD: xhci.c,v 1.51 2016/06/05 08:05:27 skrll Exp $");
     38  1.27     skrll 
     39  1.46     pooka #ifdef _KERNEL_OPT
     40  1.27     skrll #include "opt_usb.h"
     41  1.46     pooka #endif
     42   1.1  jakllsch 
     43   1.1  jakllsch #include <sys/param.h>
     44   1.1  jakllsch #include <sys/systm.h>
     45   1.1  jakllsch #include <sys/kernel.h>
     46   1.1  jakllsch #include <sys/kmem.h>
     47   1.1  jakllsch #include <sys/device.h>
     48   1.1  jakllsch #include <sys/select.h>
     49   1.1  jakllsch #include <sys/proc.h>
     50   1.1  jakllsch #include <sys/queue.h>
     51   1.1  jakllsch #include <sys/mutex.h>
     52   1.1  jakllsch #include <sys/condvar.h>
     53   1.1  jakllsch #include <sys/bus.h>
     54   1.1  jakllsch #include <sys/cpu.h>
     55  1.27     skrll #include <sys/sysctl.h>
     56   1.1  jakllsch 
     57   1.1  jakllsch #include <machine/endian.h>
     58   1.1  jakllsch 
     59   1.1  jakllsch #include <dev/usb/usb.h>
     60   1.1  jakllsch #include <dev/usb/usbdi.h>
     61   1.1  jakllsch #include <dev/usb/usbdivar.h>
     62  1.34     skrll #include <dev/usb/usbdi_util.h>
     63  1.27     skrll #include <dev/usb/usbhist.h>
     64   1.1  jakllsch #include <dev/usb/usb_mem.h>
     65   1.1  jakllsch #include <dev/usb/usb_quirks.h>
     66   1.1  jakllsch 
     67   1.1  jakllsch #include <dev/usb/xhcireg.h>
     68   1.1  jakllsch #include <dev/usb/xhcivar.h>
     69  1.34     skrll #include <dev/usb/usbroothub.h>
     70   1.1  jakllsch 
     71  1.27     skrll 
     72  1.27     skrll #ifdef USB_DEBUG
     73  1.27     skrll #ifndef XHCI_DEBUG
     74  1.27     skrll #define xhcidebug 0
     75  1.34     skrll #else /* !XHCI_DEBUG */
     76  1.27     skrll static int xhcidebug = 0;
     77  1.27     skrll 
     78  1.27     skrll SYSCTL_SETUP(sysctl_hw_xhci_setup, "sysctl hw.xhci setup")
     79  1.27     skrll {
     80  1.27     skrll 	int err;
     81  1.27     skrll 	const struct sysctlnode *rnode;
     82  1.27     skrll 	const struct sysctlnode *cnode;
     83  1.27     skrll 
     84  1.27     skrll 	err = sysctl_createv(clog, 0, NULL, &rnode,
     85  1.27     skrll 	    CTLFLAG_PERMANENT, CTLTYPE_NODE, "xhci",
     86  1.27     skrll 	    SYSCTL_DESCR("xhci global controls"),
     87  1.27     skrll 	    NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
     88  1.27     skrll 
     89  1.27     skrll 	if (err)
     90  1.27     skrll 		goto fail;
     91  1.27     skrll 
     92  1.27     skrll 	/* control debugging printfs */
     93  1.27     skrll 	err = sysctl_createv(clog, 0, &rnode, &cnode,
     94  1.27     skrll 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
     95  1.27     skrll 	    "debug", SYSCTL_DESCR("Enable debugging output"),
     96  1.27     skrll 	    NULL, 0, &xhcidebug, sizeof(xhcidebug), CTL_CREATE, CTL_EOL);
     97  1.27     skrll 	if (err)
     98  1.27     skrll 		goto fail;
     99  1.27     skrll 
    100  1.27     skrll 	return;
    101  1.27     skrll fail:
    102  1.27     skrll 	aprint_error("%s: sysctl_createv failed (err = %d)\n", __func__, err);
    103  1.27     skrll }
    104  1.27     skrll 
    105  1.34     skrll #endif /* !XHCI_DEBUG */
    106  1.27     skrll #endif /* USB_DEBUG */
    107  1.27     skrll 
    108  1.27     skrll #define DPRINTFN(N,FMT,A,B,C,D) USBHIST_LOGN(xhcidebug,N,FMT,A,B,C,D)
    109  1.27     skrll #define XHCIHIST_FUNC() USBHIST_FUNC()
    110  1.27     skrll #define XHCIHIST_CALLED(name) USBHIST_CALLED(xhcidebug)
    111   1.1  jakllsch 
    112   1.1  jakllsch #define XHCI_DCI_SLOT 0
    113   1.1  jakllsch #define XHCI_DCI_EP_CONTROL 1
    114   1.1  jakllsch 
    115   1.1  jakllsch #define XHCI_ICI_INPUT_CONTROL 0
    116   1.1  jakllsch 
    117   1.1  jakllsch struct xhci_pipe {
    118   1.1  jakllsch 	struct usbd_pipe xp_pipe;
    119  1.34     skrll 	struct usb_task xp_async_task;
    120   1.1  jakllsch };
    121   1.1  jakllsch 
    122   1.1  jakllsch #define XHCI_COMMAND_RING_TRBS 256
    123   1.1  jakllsch #define XHCI_EVENT_RING_TRBS 256
    124   1.1  jakllsch #define XHCI_EVENT_RING_SEGMENTS 1
    125   1.1  jakllsch #define XHCI_TRB_3_ED_BIT XHCI_TRB_3_ISP_BIT
    126   1.1  jakllsch 
    127  1.34     skrll static usbd_status xhci_open(struct usbd_pipe *);
    128  1.34     skrll static void xhci_close_pipe(struct usbd_pipe *);
    129   1.1  jakllsch static int xhci_intr1(struct xhci_softc * const);
    130   1.1  jakllsch static void xhci_softintr(void *);
    131   1.1  jakllsch static void xhci_poll(struct usbd_bus *);
    132  1.34     skrll static struct usbd_xfer *xhci_allocx(struct usbd_bus *, unsigned int);
    133  1.34     skrll static void xhci_freex(struct usbd_bus *, struct usbd_xfer *);
    134   1.1  jakllsch static void xhci_get_lock(struct usbd_bus *, kmutex_t **);
    135  1.34     skrll static usbd_status xhci_new_device(device_t, struct usbd_bus *, int, int, int,
    136   1.1  jakllsch     struct usbd_port *);
    137  1.34     skrll static int xhci_roothub_ctrl(struct usbd_bus *, usb_device_request_t *,
    138  1.34     skrll     void *, int);
    139   1.1  jakllsch 
    140  1.34     skrll static usbd_status xhci_configure_endpoint(struct usbd_pipe *);
    141  1.34     skrll //static usbd_status xhci_unconfigure_endpoint(struct usbd_pipe *);
    142  1.34     skrll static usbd_status xhci_reset_endpoint(struct usbd_pipe *);
    143  1.34     skrll static usbd_status xhci_stop_endpoint(struct usbd_pipe *);
    144   1.1  jakllsch 
    145  1.34     skrll static usbd_status xhci_set_dequeue(struct usbd_pipe *);
    146   1.1  jakllsch 
    147   1.1  jakllsch static usbd_status xhci_do_command(struct xhci_softc * const,
    148   1.1  jakllsch     struct xhci_trb * const, int);
    149  1.34     skrll static usbd_status xhci_do_command_locked(struct xhci_softc * const,
    150  1.34     skrll     struct xhci_trb * const, int);
    151  1.48     skrll static usbd_status xhci_init_slot(struct usbd_device *, uint32_t);
    152  1.48     skrll static void xhci_free_slot(struct xhci_softc *, struct xhci_slot *, int, int);
    153  1.51     skrll static usbd_status xhci_set_address(struct usbd_device *, uint32_t, bool);
    154   1.1  jakllsch static usbd_status xhci_enable_slot(struct xhci_softc * const,
    155   1.1  jakllsch     uint8_t * const);
    156  1.34     skrll static usbd_status xhci_disable_slot(struct xhci_softc * const, uint8_t);
    157   1.1  jakllsch static usbd_status xhci_address_device(struct xhci_softc * const,
    158   1.1  jakllsch     uint64_t, uint8_t, bool);
    159  1.34     skrll static void xhci_set_dcba(struct xhci_softc * const, uint64_t, int);
    160   1.1  jakllsch static usbd_status xhci_update_ep0_mps(struct xhci_softc * const,
    161   1.1  jakllsch     struct xhci_slot * const, u_int);
    162   1.1  jakllsch static usbd_status xhci_ring_init(struct xhci_softc * const,
    163   1.1  jakllsch     struct xhci_ring * const, size_t, size_t);
    164   1.1  jakllsch static void xhci_ring_free(struct xhci_softc * const, struct xhci_ring * const);
    165   1.1  jakllsch 
    166  1.51     skrll static void xhci_setup_ctx(struct usbd_pipe *);
    167  1.51     skrll static void xhci_setup_route(struct usbd_pipe *, uint32_t *);
    168  1.51     skrll static void xhci_setup_tthub(struct usbd_pipe *, uint32_t *);
    169  1.51     skrll static void xhci_setup_maxburst(struct usbd_pipe *, uint32_t *);
    170  1.51     skrll static uint32_t xhci_bival2ival(uint32_t, uint32_t);
    171  1.51     skrll 
    172  1.34     skrll static void xhci_noop(struct usbd_pipe *);
    173   1.1  jakllsch 
    174  1.34     skrll static usbd_status xhci_root_intr_transfer(struct usbd_xfer *);
    175  1.34     skrll static usbd_status xhci_root_intr_start(struct usbd_xfer *);
    176  1.34     skrll static void xhci_root_intr_abort(struct usbd_xfer *);
    177  1.34     skrll static void xhci_root_intr_close(struct usbd_pipe *);
    178  1.34     skrll static void xhci_root_intr_done(struct usbd_xfer *);
    179  1.34     skrll 
    180  1.34     skrll static usbd_status xhci_device_ctrl_transfer(struct usbd_xfer *);
    181  1.34     skrll static usbd_status xhci_device_ctrl_start(struct usbd_xfer *);
    182  1.34     skrll static void xhci_device_ctrl_abort(struct usbd_xfer *);
    183  1.34     skrll static void xhci_device_ctrl_close(struct usbd_pipe *);
    184  1.34     skrll static void xhci_device_ctrl_done(struct usbd_xfer *);
    185  1.34     skrll 
    186  1.34     skrll static usbd_status xhci_device_intr_transfer(struct usbd_xfer *);
    187  1.34     skrll static usbd_status xhci_device_intr_start(struct usbd_xfer *);
    188  1.34     skrll static void xhci_device_intr_abort(struct usbd_xfer *);
    189  1.34     skrll static void xhci_device_intr_close(struct usbd_pipe *);
    190  1.34     skrll static void xhci_device_intr_done(struct usbd_xfer *);
    191  1.34     skrll 
    192  1.34     skrll static usbd_status xhci_device_bulk_transfer(struct usbd_xfer *);
    193  1.34     skrll static usbd_status xhci_device_bulk_start(struct usbd_xfer *);
    194  1.34     skrll static void xhci_device_bulk_abort(struct usbd_xfer *);
    195  1.34     skrll static void xhci_device_bulk_close(struct usbd_pipe *);
    196  1.34     skrll static void xhci_device_bulk_done(struct usbd_xfer *);
    197   1.1  jakllsch 
    198   1.1  jakllsch static void xhci_timeout(void *);
    199   1.1  jakllsch static void xhci_timeout_task(void *);
    200   1.1  jakllsch 
    201   1.1  jakllsch static const struct usbd_bus_methods xhci_bus_methods = {
    202  1.34     skrll 	.ubm_open = xhci_open,
    203  1.34     skrll 	.ubm_softint = xhci_softintr,
    204  1.34     skrll 	.ubm_dopoll = xhci_poll,
    205  1.34     skrll 	.ubm_allocx = xhci_allocx,
    206  1.34     skrll 	.ubm_freex = xhci_freex,
    207  1.34     skrll 	.ubm_getlock = xhci_get_lock,
    208  1.34     skrll 	.ubm_newdev = xhci_new_device,
    209  1.34     skrll 	.ubm_rhctrl = xhci_roothub_ctrl,
    210   1.1  jakllsch };
    211   1.1  jakllsch 
    212   1.1  jakllsch static const struct usbd_pipe_methods xhci_root_intr_methods = {
    213  1.34     skrll 	.upm_transfer = xhci_root_intr_transfer,
    214  1.34     skrll 	.upm_start = xhci_root_intr_start,
    215  1.34     skrll 	.upm_abort = xhci_root_intr_abort,
    216  1.34     skrll 	.upm_close = xhci_root_intr_close,
    217  1.34     skrll 	.upm_cleartoggle = xhci_noop,
    218  1.34     skrll 	.upm_done = xhci_root_intr_done,
    219   1.1  jakllsch };
    220   1.1  jakllsch 
    221   1.1  jakllsch 
    222   1.1  jakllsch static const struct usbd_pipe_methods xhci_device_ctrl_methods = {
    223  1.34     skrll 	.upm_transfer = xhci_device_ctrl_transfer,
    224  1.34     skrll 	.upm_start = xhci_device_ctrl_start,
    225  1.34     skrll 	.upm_abort = xhci_device_ctrl_abort,
    226  1.34     skrll 	.upm_close = xhci_device_ctrl_close,
    227  1.34     skrll 	.upm_cleartoggle = xhci_noop,
    228  1.34     skrll 	.upm_done = xhci_device_ctrl_done,
    229   1.1  jakllsch };
    230   1.1  jakllsch 
    231   1.1  jakllsch static const struct usbd_pipe_methods xhci_device_isoc_methods = {
    232  1.34     skrll 	.upm_cleartoggle = xhci_noop,
    233   1.1  jakllsch };
    234   1.1  jakllsch 
    235   1.1  jakllsch static const struct usbd_pipe_methods xhci_device_bulk_methods = {
    236  1.34     skrll 	.upm_transfer = xhci_device_bulk_transfer,
    237  1.34     skrll 	.upm_start = xhci_device_bulk_start,
    238  1.34     skrll 	.upm_abort = xhci_device_bulk_abort,
    239  1.34     skrll 	.upm_close = xhci_device_bulk_close,
    240  1.34     skrll 	.upm_cleartoggle = xhci_noop,
    241  1.34     skrll 	.upm_done = xhci_device_bulk_done,
    242   1.1  jakllsch };
    243   1.1  jakllsch 
    244   1.1  jakllsch static const struct usbd_pipe_methods xhci_device_intr_methods = {
    245  1.34     skrll 	.upm_transfer = xhci_device_intr_transfer,
    246  1.34     skrll 	.upm_start = xhci_device_intr_start,
    247  1.34     skrll 	.upm_abort = xhci_device_intr_abort,
    248  1.34     skrll 	.upm_close = xhci_device_intr_close,
    249  1.34     skrll 	.upm_cleartoggle = xhci_noop,
    250  1.34     skrll 	.upm_done = xhci_device_intr_done,
    251   1.1  jakllsch };
    252   1.1  jakllsch 
    253   1.1  jakllsch static inline uint32_t
    254  1.34     skrll xhci_read_1(const struct xhci_softc * const sc, bus_size_t offset)
    255  1.34     skrll {
    256  1.34     skrll 	return bus_space_read_1(sc->sc_iot, sc->sc_ioh, offset);
    257  1.34     skrll }
    258  1.34     skrll 
    259  1.34     skrll static inline uint32_t
    260   1.1  jakllsch xhci_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    261   1.1  jakllsch {
    262   1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_ioh, offset);
    263   1.1  jakllsch }
    264   1.1  jakllsch 
    265  1.34     skrll static inline void
    266  1.34     skrll xhci_write_1(const struct xhci_softc * const sc, bus_size_t offset,
    267  1.34     skrll     uint32_t value)
    268  1.34     skrll {
    269  1.34     skrll 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, offset, value);
    270  1.34     skrll }
    271  1.34     skrll 
    272   1.4       apb #if 0 /* unused */
    273   1.1  jakllsch static inline void
    274   1.1  jakllsch xhci_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    275   1.1  jakllsch     uint32_t value)
    276   1.1  jakllsch {
    277   1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, offset, value);
    278   1.1  jakllsch }
    279   1.4       apb #endif /* unused */
    280   1.1  jakllsch 
    281   1.1  jakllsch static inline uint32_t
    282   1.1  jakllsch xhci_cap_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    283   1.1  jakllsch {
    284   1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_cbh, offset);
    285   1.1  jakllsch }
    286   1.1  jakllsch 
    287   1.1  jakllsch static inline uint32_t
    288   1.1  jakllsch xhci_op_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    289   1.1  jakllsch {
    290   1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
    291   1.1  jakllsch }
    292   1.1  jakllsch 
    293   1.1  jakllsch static inline void
    294   1.1  jakllsch xhci_op_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    295   1.1  jakllsch     uint32_t value)
    296   1.1  jakllsch {
    297   1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_obh, offset, value);
    298   1.1  jakllsch }
    299   1.1  jakllsch 
    300   1.1  jakllsch static inline uint64_t
    301   1.1  jakllsch xhci_op_read_8(const struct xhci_softc * const sc, bus_size_t offset)
    302   1.1  jakllsch {
    303   1.1  jakllsch 	uint64_t value;
    304   1.1  jakllsch 
    305   1.1  jakllsch 	if (sc->sc_ac64) {
    306   1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    307   1.1  jakllsch 		value = bus_space_read_8(sc->sc_iot, sc->sc_obh, offset);
    308   1.1  jakllsch #else
    309   1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
    310   1.1  jakllsch 		value |= (uint64_t)bus_space_read_4(sc->sc_iot, sc->sc_obh,
    311   1.1  jakllsch 		    offset + 4) << 32;
    312   1.1  jakllsch #endif
    313   1.1  jakllsch 	} else {
    314   1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
    315   1.1  jakllsch 	}
    316   1.1  jakllsch 
    317   1.1  jakllsch 	return value;
    318   1.1  jakllsch }
    319   1.1  jakllsch 
    320   1.1  jakllsch static inline void
    321   1.1  jakllsch xhci_op_write_8(const struct xhci_softc * const sc, bus_size_t offset,
    322   1.1  jakllsch     uint64_t value)
    323   1.1  jakllsch {
    324   1.1  jakllsch 	if (sc->sc_ac64) {
    325   1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    326   1.1  jakllsch 		bus_space_write_8(sc->sc_iot, sc->sc_obh, offset, value);
    327   1.1  jakllsch #else
    328   1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_obh, offset + 0,
    329   1.1  jakllsch 		    (value >> 0) & 0xffffffff);
    330   1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_obh, offset + 4,
    331   1.1  jakllsch 		    (value >> 32) & 0xffffffff);
    332   1.1  jakllsch #endif
    333   1.1  jakllsch 	} else {
    334   1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_obh, offset, value);
    335   1.1  jakllsch 	}
    336   1.1  jakllsch }
    337   1.1  jakllsch 
    338   1.1  jakllsch static inline uint32_t
    339   1.1  jakllsch xhci_rt_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    340   1.1  jakllsch {
    341   1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
    342   1.1  jakllsch }
    343   1.1  jakllsch 
    344   1.1  jakllsch static inline void
    345   1.1  jakllsch xhci_rt_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    346   1.1  jakllsch     uint32_t value)
    347   1.1  jakllsch {
    348   1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset, value);
    349   1.1  jakllsch }
    350   1.1  jakllsch 
    351   1.4       apb #if 0 /* unused */
    352   1.1  jakllsch static inline uint64_t
    353   1.1  jakllsch xhci_rt_read_8(const struct xhci_softc * const sc, bus_size_t offset)
    354   1.1  jakllsch {
    355   1.1  jakllsch 	uint64_t value;
    356   1.1  jakllsch 
    357   1.1  jakllsch 	if (sc->sc_ac64) {
    358   1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    359   1.1  jakllsch 		value = bus_space_read_8(sc->sc_iot, sc->sc_rbh, offset);
    360   1.1  jakllsch #else
    361   1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
    362   1.1  jakllsch 		value |= (uint64_t)bus_space_read_4(sc->sc_iot, sc->sc_rbh,
    363   1.1  jakllsch 		    offset + 4) << 32;
    364   1.1  jakllsch #endif
    365   1.1  jakllsch 	} else {
    366   1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
    367   1.1  jakllsch 	}
    368   1.1  jakllsch 
    369   1.1  jakllsch 	return value;
    370   1.1  jakllsch }
    371   1.4       apb #endif /* unused */
    372   1.1  jakllsch 
    373   1.1  jakllsch static inline void
    374   1.1  jakllsch xhci_rt_write_8(const struct xhci_softc * const sc, bus_size_t offset,
    375   1.1  jakllsch     uint64_t value)
    376   1.1  jakllsch {
    377   1.1  jakllsch 	if (sc->sc_ac64) {
    378   1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    379   1.1  jakllsch 		bus_space_write_8(sc->sc_iot, sc->sc_rbh, offset, value);
    380   1.1  jakllsch #else
    381   1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset + 0,
    382   1.1  jakllsch 		    (value >> 0) & 0xffffffff);
    383   1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset + 4,
    384   1.1  jakllsch 		    (value >> 32) & 0xffffffff);
    385   1.1  jakllsch #endif
    386   1.1  jakllsch 	} else {
    387   1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset, value);
    388   1.1  jakllsch 	}
    389   1.1  jakllsch }
    390   1.1  jakllsch 
    391   1.4       apb #if 0 /* unused */
    392   1.1  jakllsch static inline uint32_t
    393   1.1  jakllsch xhci_db_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    394   1.1  jakllsch {
    395   1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_dbh, offset);
    396   1.1  jakllsch }
    397   1.4       apb #endif /* unused */
    398   1.1  jakllsch 
    399   1.1  jakllsch static inline void
    400   1.1  jakllsch xhci_db_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    401   1.1  jakllsch     uint32_t value)
    402   1.1  jakllsch {
    403   1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_dbh, offset, value);
    404   1.1  jakllsch }
    405   1.1  jakllsch 
    406   1.1  jakllsch /* --- */
    407   1.1  jakllsch 
    408   1.1  jakllsch static inline uint8_t
    409   1.1  jakllsch xhci_ep_get_type(usb_endpoint_descriptor_t * const ed)
    410   1.1  jakllsch {
    411  1.34     skrll 	u_int eptype = 0;
    412   1.1  jakllsch 
    413   1.1  jakllsch 	switch (UE_GET_XFERTYPE(ed->bmAttributes)) {
    414   1.1  jakllsch 	case UE_CONTROL:
    415   1.1  jakllsch 		eptype = 0x0;
    416   1.1  jakllsch 		break;
    417   1.1  jakllsch 	case UE_ISOCHRONOUS:
    418   1.1  jakllsch 		eptype = 0x1;
    419   1.1  jakllsch 		break;
    420   1.1  jakllsch 	case UE_BULK:
    421   1.1  jakllsch 		eptype = 0x2;
    422   1.1  jakllsch 		break;
    423   1.1  jakllsch 	case UE_INTERRUPT:
    424   1.1  jakllsch 		eptype = 0x3;
    425   1.1  jakllsch 		break;
    426   1.1  jakllsch 	}
    427   1.1  jakllsch 
    428   1.1  jakllsch 	if ((UE_GET_XFERTYPE(ed->bmAttributes) == UE_CONTROL) ||
    429   1.1  jakllsch 	    (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN))
    430   1.1  jakllsch 		return eptype | 0x4;
    431   1.1  jakllsch 	else
    432   1.1  jakllsch 		return eptype;
    433   1.1  jakllsch }
    434   1.1  jakllsch 
    435   1.1  jakllsch static u_int
    436   1.1  jakllsch xhci_ep_get_dci(usb_endpoint_descriptor_t * const ed)
    437   1.1  jakllsch {
    438   1.1  jakllsch 	/* xHCI 1.0 section 4.5.1 */
    439   1.1  jakllsch 	u_int epaddr = UE_GET_ADDR(ed->bEndpointAddress);
    440   1.1  jakllsch 	u_int in = 0;
    441   1.1  jakllsch 
    442   1.1  jakllsch 	if ((UE_GET_XFERTYPE(ed->bmAttributes) == UE_CONTROL) ||
    443   1.1  jakllsch 	    (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN))
    444   1.1  jakllsch 		in = 1;
    445   1.1  jakllsch 
    446   1.1  jakllsch 	return epaddr * 2 + in;
    447   1.1  jakllsch }
    448   1.1  jakllsch 
    449   1.1  jakllsch static inline u_int
    450   1.1  jakllsch xhci_dci_to_ici(const u_int i)
    451   1.1  jakllsch {
    452   1.1  jakllsch 	return i + 1;
    453   1.1  jakllsch }
    454   1.1  jakllsch 
    455   1.1  jakllsch static inline void *
    456   1.1  jakllsch xhci_slot_get_dcv(struct xhci_softc * const sc, struct xhci_slot * const xs,
    457   1.1  jakllsch     const u_int dci)
    458   1.1  jakllsch {
    459   1.1  jakllsch 	return KERNADDR(&xs->xs_dc_dma, sc->sc_ctxsz * dci);
    460   1.1  jakllsch }
    461   1.1  jakllsch 
    462   1.4       apb #if 0 /* unused */
    463   1.1  jakllsch static inline bus_addr_t
    464   1.1  jakllsch xhci_slot_get_dcp(struct xhci_softc * const sc, struct xhci_slot * const xs,
    465   1.1  jakllsch     const u_int dci)
    466   1.1  jakllsch {
    467   1.1  jakllsch 	return DMAADDR(&xs->xs_dc_dma, sc->sc_ctxsz * dci);
    468   1.1  jakllsch }
    469   1.4       apb #endif /* unused */
    470   1.1  jakllsch 
    471   1.1  jakllsch static inline void *
    472   1.1  jakllsch xhci_slot_get_icv(struct xhci_softc * const sc, struct xhci_slot * const xs,
    473   1.1  jakllsch     const u_int ici)
    474   1.1  jakllsch {
    475   1.1  jakllsch 	return KERNADDR(&xs->xs_ic_dma, sc->sc_ctxsz * ici);
    476   1.1  jakllsch }
    477   1.1  jakllsch 
    478   1.1  jakllsch static inline bus_addr_t
    479   1.1  jakllsch xhci_slot_get_icp(struct xhci_softc * const sc, struct xhci_slot * const xs,
    480   1.1  jakllsch     const u_int ici)
    481   1.1  jakllsch {
    482   1.1  jakllsch 	return DMAADDR(&xs->xs_ic_dma, sc->sc_ctxsz * ici);
    483   1.1  jakllsch }
    484   1.1  jakllsch 
    485   1.1  jakllsch static inline struct xhci_trb *
    486   1.1  jakllsch xhci_ring_trbv(struct xhci_ring * const xr, u_int idx)
    487   1.1  jakllsch {
    488   1.1  jakllsch 	return KERNADDR(&xr->xr_dma, XHCI_TRB_SIZE * idx);
    489   1.1  jakllsch }
    490   1.1  jakllsch 
    491   1.1  jakllsch static inline bus_addr_t
    492   1.1  jakllsch xhci_ring_trbp(struct xhci_ring * const xr, u_int idx)
    493   1.1  jakllsch {
    494   1.1  jakllsch 	return DMAADDR(&xr->xr_dma, XHCI_TRB_SIZE * idx);
    495   1.1  jakllsch }
    496   1.1  jakllsch 
    497   1.1  jakllsch static inline void
    498   1.1  jakllsch xhci_trb_put(struct xhci_trb * const trb, uint64_t parameter, uint32_t status,
    499   1.1  jakllsch     uint32_t control)
    500   1.1  jakllsch {
    501  1.34     skrll 	trb->trb_0 = htole64(parameter);
    502  1.34     skrll 	trb->trb_2 = htole32(status);
    503  1.34     skrll 	trb->trb_3 = htole32(control);
    504   1.1  jakllsch }
    505   1.1  jakllsch 
    506  1.40     skrll static int
    507  1.40     skrll xhci_trb_get_idx(struct xhci_ring *xr, uint64_t trb_0, int *idx)
    508  1.40     skrll {
    509  1.40     skrll 	/* base address of TRBs */
    510  1.40     skrll 	bus_addr_t trbp = xhci_ring_trbp(xr, 0);
    511  1.40     skrll 
    512  1.40     skrll 	/* trb_0 range sanity check */
    513  1.40     skrll 	if (trb_0 == 0 || trb_0 < trbp ||
    514  1.40     skrll 	    (trb_0 - trbp) % sizeof(struct xhci_trb) != 0 ||
    515  1.40     skrll 	    (trb_0 - trbp) / sizeof(struct xhci_trb) >= xr->xr_ntrb) {
    516  1.40     skrll 		return 1;
    517  1.40     skrll 	}
    518  1.40     skrll 	*idx = (trb_0 - trbp) / sizeof(struct xhci_trb);
    519  1.40     skrll 	return 0;
    520  1.40     skrll }
    521  1.40     skrll 
    522   1.1  jakllsch /* --- */
    523   1.1  jakllsch 
    524   1.1  jakllsch void
    525   1.1  jakllsch xhci_childdet(device_t self, device_t child)
    526   1.1  jakllsch {
    527   1.1  jakllsch 	struct xhci_softc * const sc = device_private(self);
    528   1.1  jakllsch 
    529   1.1  jakllsch 	KASSERT(sc->sc_child == child);
    530   1.1  jakllsch 	if (child == sc->sc_child)
    531   1.1  jakllsch 		sc->sc_child = NULL;
    532   1.1  jakllsch }
    533   1.1  jakllsch 
    534   1.1  jakllsch int
    535   1.1  jakllsch xhci_detach(struct xhci_softc *sc, int flags)
    536   1.1  jakllsch {
    537   1.1  jakllsch 	int rv = 0;
    538   1.1  jakllsch 
    539   1.1  jakllsch 	if (sc->sc_child != NULL)
    540   1.1  jakllsch 		rv = config_detach(sc->sc_child, flags);
    541   1.1  jakllsch 
    542   1.1  jakllsch 	if (rv != 0)
    543  1.34     skrll 		return rv;
    544   1.1  jakllsch 
    545   1.1  jakllsch 	/* XXX unconfigure/free slots */
    546   1.1  jakllsch 
    547   1.1  jakllsch 	/* verify: */
    548   1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_IMAN(0), 0);
    549   1.1  jakllsch 	xhci_op_write_4(sc, XHCI_USBCMD, 0);
    550   1.1  jakllsch 	/* do we need to wait for stop? */
    551   1.1  jakllsch 
    552   1.1  jakllsch 	xhci_op_write_8(sc, XHCI_CRCR, 0);
    553   1.1  jakllsch 	xhci_ring_free(sc, &sc->sc_cr);
    554   1.1  jakllsch 	cv_destroy(&sc->sc_command_cv);
    555   1.1  jakllsch 
    556   1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_ERSTSZ(0), 0);
    557   1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERSTBA(0), 0);
    558   1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERDP(0), 0|XHCI_ERDP_LO_BUSY);
    559   1.1  jakllsch 	xhci_ring_free(sc, &sc->sc_er);
    560   1.1  jakllsch 
    561   1.1  jakllsch 	usb_freemem(&sc->sc_bus, &sc->sc_eventst_dma);
    562   1.1  jakllsch 
    563   1.1  jakllsch 	xhci_op_write_8(sc, XHCI_DCBAAP, 0);
    564   1.1  jakllsch 	usb_freemem(&sc->sc_bus, &sc->sc_dcbaa_dma);
    565   1.1  jakllsch 
    566   1.1  jakllsch 	kmem_free(sc->sc_slots, sizeof(*sc->sc_slots) * sc->sc_maxslots);
    567   1.1  jakllsch 
    568   1.1  jakllsch 	mutex_destroy(&sc->sc_lock);
    569   1.1  jakllsch 	mutex_destroy(&sc->sc_intr_lock);
    570   1.1  jakllsch 
    571   1.1  jakllsch 	pool_cache_destroy(sc->sc_xferpool);
    572   1.1  jakllsch 
    573   1.1  jakllsch 	return rv;
    574   1.1  jakllsch }
    575   1.1  jakllsch 
    576   1.1  jakllsch int
    577   1.1  jakllsch xhci_activate(device_t self, enum devact act)
    578   1.1  jakllsch {
    579   1.1  jakllsch 	struct xhci_softc * const sc = device_private(self);
    580   1.1  jakllsch 
    581   1.1  jakllsch 	switch (act) {
    582   1.1  jakllsch 	case DVACT_DEACTIVATE:
    583   1.1  jakllsch 		sc->sc_dying = true;
    584   1.1  jakllsch 		return 0;
    585   1.1  jakllsch 	default:
    586   1.1  jakllsch 		return EOPNOTSUPP;
    587   1.1  jakllsch 	}
    588   1.1  jakllsch }
    589   1.1  jakllsch 
    590   1.1  jakllsch bool
    591   1.1  jakllsch xhci_suspend(device_t dv, const pmf_qual_t *qual)
    592   1.1  jakllsch {
    593   1.1  jakllsch 	return false;
    594   1.1  jakllsch }
    595   1.1  jakllsch 
    596   1.1  jakllsch bool
    597   1.1  jakllsch xhci_resume(device_t dv, const pmf_qual_t *qual)
    598   1.1  jakllsch {
    599   1.1  jakllsch 	return false;
    600   1.1  jakllsch }
    601   1.1  jakllsch 
    602   1.1  jakllsch bool
    603   1.1  jakllsch xhci_shutdown(device_t self, int flags)
    604   1.1  jakllsch {
    605   1.1  jakllsch 	return false;
    606   1.1  jakllsch }
    607   1.1  jakllsch 
    608  1.40     skrll static int
    609  1.40     skrll xhci_hc_reset(struct xhci_softc * const sc)
    610  1.40     skrll {
    611  1.40     skrll 	uint32_t usbcmd, usbsts;
    612  1.40     skrll 	int i;
    613  1.40     skrll 
    614  1.40     skrll 	/* Check controller not ready */
    615  1.42     skrll 	for (i = 0; i < XHCI_WAIT_CNR; i++) {
    616  1.40     skrll 		usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
    617  1.40     skrll 		if ((usbsts & XHCI_STS_CNR) == 0)
    618  1.40     skrll 			break;
    619  1.40     skrll 		usb_delay_ms(&sc->sc_bus, 1);
    620  1.40     skrll 	}
    621  1.42     skrll 	if (i >= XHCI_WAIT_CNR) {
    622  1.40     skrll 		aprint_error_dev(sc->sc_dev, "controller not ready timeout\n");
    623  1.40     skrll 		return EIO;
    624  1.40     skrll 	}
    625  1.40     skrll 
    626  1.40     skrll 	/* Halt controller */
    627  1.40     skrll 	usbcmd = 0;
    628  1.40     skrll 	xhci_op_write_4(sc, XHCI_USBCMD, usbcmd);
    629  1.40     skrll 	usb_delay_ms(&sc->sc_bus, 1);
    630  1.40     skrll 
    631  1.40     skrll 	/* Reset controller */
    632  1.40     skrll 	usbcmd = XHCI_CMD_HCRST;
    633  1.40     skrll 	xhci_op_write_4(sc, XHCI_USBCMD, usbcmd);
    634  1.42     skrll 	for (i = 0; i < XHCI_WAIT_HCRST; i++) {
    635  1.40     skrll 		usbcmd = xhci_op_read_4(sc, XHCI_USBCMD);
    636  1.40     skrll 		if ((usbcmd & XHCI_CMD_HCRST) == 0)
    637  1.40     skrll 			break;
    638  1.40     skrll 		usb_delay_ms(&sc->sc_bus, 1);
    639  1.40     skrll 	}
    640  1.42     skrll 	if (i >= XHCI_WAIT_HCRST) {
    641  1.40     skrll 		aprint_error_dev(sc->sc_dev, "host controller reset timeout\n");
    642  1.40     skrll 		return EIO;
    643  1.40     skrll 	}
    644  1.40     skrll 
    645  1.40     skrll 	/* Check controller not ready */
    646  1.42     skrll 	for (i = 0; i < XHCI_WAIT_CNR; i++) {
    647  1.40     skrll 		usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
    648  1.40     skrll 		if ((usbsts & XHCI_STS_CNR) == 0)
    649  1.40     skrll 			break;
    650  1.40     skrll 		usb_delay_ms(&sc->sc_bus, 1);
    651  1.40     skrll 	}
    652  1.42     skrll 	if (i >= XHCI_WAIT_CNR) {
    653  1.40     skrll 		aprint_error_dev(sc->sc_dev,
    654  1.40     skrll 		    "controller not ready timeout after reset\n");
    655  1.40     skrll 		return EIO;
    656  1.40     skrll 	}
    657  1.40     skrll 
    658  1.40     skrll 	return 0;
    659  1.40     skrll }
    660  1.40     skrll 
    661   1.1  jakllsch 
    662   1.1  jakllsch static void
    663   1.1  jakllsch hexdump(const char *msg, const void *base, size_t len)
    664   1.1  jakllsch {
    665   1.1  jakllsch #if 0
    666   1.1  jakllsch 	size_t cnt;
    667   1.1  jakllsch 	const uint32_t *p;
    668   1.1  jakllsch 	extern paddr_t vtophys(vaddr_t);
    669   1.1  jakllsch 
    670   1.1  jakllsch 	p = base;
    671   1.1  jakllsch 	cnt = 0;
    672   1.1  jakllsch 
    673   1.1  jakllsch 	printf("*** %s (%zu bytes @ %p %p)\n", msg, len, base,
    674   1.1  jakllsch 	    (void *)vtophys((vaddr_t)base));
    675   1.1  jakllsch 
    676   1.1  jakllsch 	while (cnt < len) {
    677   1.1  jakllsch 		if (cnt % 16 == 0)
    678   1.1  jakllsch 			printf("%p: ", p);
    679   1.1  jakllsch 		else if (cnt % 8 == 0)
    680   1.1  jakllsch 			printf(" |");
    681   1.1  jakllsch 		printf(" %08x", *p++);
    682   1.1  jakllsch 		cnt += 4;
    683   1.1  jakllsch 		if (cnt % 16 == 0)
    684   1.1  jakllsch 			printf("\n");
    685   1.1  jakllsch 	}
    686  1.44     skrll 	if (cnt % 16 != 0)
    687  1.44     skrll 		printf("\n");
    688   1.1  jakllsch #endif
    689   1.1  jakllsch }
    690   1.1  jakllsch 
    691  1.40     skrll /* Process extended capabilities */
    692  1.40     skrll static void
    693  1.40     skrll xhci_ecp(struct xhci_softc *sc, uint32_t hcc)
    694  1.40     skrll {
    695  1.40     skrll 	uint32_t ecp, ecr;
    696  1.40     skrll 
    697  1.40     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
    698  1.40     skrll 
    699  1.40     skrll 	ecp = XHCI_HCC_XECP(hcc) * 4;
    700  1.40     skrll 	while (ecp != 0) {
    701  1.40     skrll 		ecr = xhci_read_4(sc, ecp);
    702  1.40     skrll 		aprint_debug_dev(sc->sc_dev, "ECR %x: %08x\n", ecp, ecr);
    703  1.40     skrll 		switch (XHCI_XECP_ID(ecr)) {
    704  1.40     skrll 		case XHCI_ID_PROTOCOLS: {
    705  1.40     skrll 			uint32_t w4, w8, wc;
    706  1.40     skrll 			uint16_t w2;
    707  1.40     skrll 			w2 = (ecr >> 16) & 0xffff;
    708  1.40     skrll 			w4 = xhci_read_4(sc, ecp + 4);
    709  1.40     skrll 			w8 = xhci_read_4(sc, ecp + 8);
    710  1.40     skrll 			wc = xhci_read_4(sc, ecp + 0xc);
    711  1.40     skrll 			aprint_debug_dev(sc->sc_dev,
    712  1.40     skrll 			    " SP: %08x %08x %08x %08x\n", ecr, w4, w8, wc);
    713  1.40     skrll 			/* unused */
    714  1.40     skrll 			if (w4 == 0x20425355 && (w2 & 0xff00) == 0x0300) {
    715  1.40     skrll 				sc->sc_ss_port_start = (w8 >> 0) & 0xff;;
    716  1.40     skrll 				sc->sc_ss_port_count = (w8 >> 8) & 0xff;;
    717  1.40     skrll 			}
    718  1.40     skrll 			if (w4 == 0x20425355 && (w2 & 0xff00) == 0x0200) {
    719  1.40     skrll 				sc->sc_hs_port_start = (w8 >> 0) & 0xff;
    720  1.40     skrll 				sc->sc_hs_port_count = (w8 >> 8) & 0xff;
    721  1.40     skrll 			}
    722  1.40     skrll 			break;
    723  1.40     skrll 		}
    724  1.40     skrll 		case XHCI_ID_USB_LEGACY: {
    725  1.40     skrll 			uint8_t bios_sem;
    726  1.40     skrll 
    727  1.40     skrll 			/* Take host controller ownership from BIOS */
    728  1.40     skrll 			bios_sem = xhci_read_1(sc, ecp + XHCI_XECP_BIOS_SEM);
    729  1.40     skrll 			if (bios_sem) {
    730  1.40     skrll 				/* sets xHCI to be owned by OS */
    731  1.40     skrll 				xhci_write_1(sc, ecp + XHCI_XECP_OS_SEM, 1);
    732  1.40     skrll 				aprint_debug_dev(sc->sc_dev,
    733  1.40     skrll 				    "waiting for BIOS to give up control\n");
    734  1.40     skrll 				for (int i = 0; i < 5000; i++) {
    735  1.40     skrll 					bios_sem = xhci_read_1(sc, ecp +
    736  1.40     skrll 					    XHCI_XECP_BIOS_SEM);
    737  1.40     skrll 					if (bios_sem == 0)
    738  1.40     skrll 						break;
    739  1.40     skrll 					DELAY(1000);
    740  1.40     skrll 				}
    741  1.40     skrll 				if (bios_sem) {
    742  1.40     skrll 					aprint_error_dev(sc->sc_dev,
    743  1.40     skrll 					    "timed out waiting for BIOS\n");
    744  1.40     skrll 				}
    745  1.40     skrll 			}
    746  1.40     skrll 			break;
    747  1.40     skrll 		}
    748  1.40     skrll 		default:
    749  1.40     skrll 			break;
    750  1.40     skrll 		}
    751  1.40     skrll 		ecr = xhci_read_4(sc, ecp);
    752  1.40     skrll 		if (XHCI_XECP_NEXT(ecr) == 0) {
    753  1.40     skrll 			ecp = 0;
    754  1.40     skrll 		} else {
    755  1.40     skrll 			ecp += XHCI_XECP_NEXT(ecr) * 4;
    756  1.40     skrll 		}
    757  1.40     skrll 	}
    758  1.40     skrll }
    759  1.40     skrll 
    760  1.34     skrll #define XHCI_HCCPREV1_BITS	\
    761  1.34     skrll 	"\177\020"	/* New bitmask */			\
    762  1.34     skrll 	"f\020\020XECP\0"					\
    763  1.34     skrll 	"f\014\4MAXPSA\0"					\
    764  1.34     skrll 	"b\013CFC\0"						\
    765  1.34     skrll 	"b\012SEC\0"						\
    766  1.34     skrll 	"b\011SBD\0"						\
    767  1.34     skrll 	"b\010FSE\0"						\
    768  1.34     skrll 	"b\7NSS\0"						\
    769  1.34     skrll 	"b\6LTC\0"						\
    770  1.34     skrll 	"b\5LHRC\0"						\
    771  1.34     skrll 	"b\4PIND\0"						\
    772  1.34     skrll 	"b\3PPC\0"						\
    773  1.34     skrll 	"b\2CZC\0"						\
    774  1.34     skrll 	"b\1BNC\0"						\
    775  1.34     skrll 	"b\0AC64\0"						\
    776  1.34     skrll 	"\0"
    777  1.34     skrll #define XHCI_HCCV1_x_BITS	\
    778  1.34     skrll 	"\177\020"	/* New bitmask */			\
    779  1.34     skrll 	"f\020\020XECP\0"					\
    780  1.34     skrll 	"f\014\4MAXPSA\0"					\
    781  1.34     skrll 	"b\013CFC\0"						\
    782  1.34     skrll 	"b\012SEC\0"						\
    783  1.34     skrll 	"b\011SPC\0"						\
    784  1.34     skrll 	"b\010PAE\0"						\
    785  1.34     skrll 	"b\7NSS\0"						\
    786  1.34     skrll 	"b\6LTC\0"						\
    787  1.34     skrll 	"b\5LHRC\0"						\
    788  1.34     skrll 	"b\4PIND\0"						\
    789  1.34     skrll 	"b\3PPC\0"						\
    790  1.34     skrll 	"b\2CSZ\0"						\
    791  1.34     skrll 	"b\1BNC\0"						\
    792  1.34     skrll 	"b\0AC64\0"						\
    793  1.34     skrll 	"\0"
    794   1.1  jakllsch 
    795  1.15     skrll int
    796   1.1  jakllsch xhci_init(struct xhci_softc *sc)
    797   1.1  jakllsch {
    798   1.1  jakllsch 	bus_size_t bsz;
    799  1.34     skrll 	uint32_t cap, hcs1, hcs2, hcs3, hcc, dboff, rtsoff;
    800  1.40     skrll 	uint32_t pagesize, config;
    801  1.40     skrll 	int i = 0;
    802   1.1  jakllsch 	uint16_t hciversion;
    803   1.1  jakllsch 	uint8_t caplength;
    804   1.1  jakllsch 
    805  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
    806   1.1  jakllsch 
    807  1.34     skrll 	sc->sc_bus.ub_revision = USBREV_3_0;
    808  1.34     skrll 	sc->sc_bus.ub_usedma = true;
    809   1.1  jakllsch 
    810   1.1  jakllsch 	cap = xhci_read_4(sc, XHCI_CAPLENGTH);
    811   1.1  jakllsch 	caplength = XHCI_CAP_CAPLENGTH(cap);
    812   1.1  jakllsch 	hciversion = XHCI_CAP_HCIVERSION(cap);
    813   1.1  jakllsch 
    814  1.34     skrll 	if (hciversion < XHCI_HCIVERSION_0_96 ||
    815  1.34     skrll 	    hciversion > XHCI_HCIVERSION_1_0) {
    816   1.1  jakllsch 		aprint_normal_dev(sc->sc_dev,
    817   1.1  jakllsch 		    "xHCI version %x.%x not known to be supported\n",
    818   1.1  jakllsch 		    (hciversion >> 8) & 0xff, (hciversion >> 0) & 0xff);
    819   1.1  jakllsch 	} else {
    820   1.1  jakllsch 		aprint_verbose_dev(sc->sc_dev, "xHCI version %x.%x\n",
    821   1.1  jakllsch 		    (hciversion >> 8) & 0xff, (hciversion >> 0) & 0xff);
    822   1.1  jakllsch 	}
    823   1.1  jakllsch 
    824   1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, 0, caplength,
    825   1.1  jakllsch 	    &sc->sc_cbh) != 0) {
    826   1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "capability subregion failure\n");
    827  1.15     skrll 		return ENOMEM;
    828   1.1  jakllsch 	}
    829   1.1  jakllsch 
    830   1.1  jakllsch 	hcs1 = xhci_cap_read_4(sc, XHCI_HCSPARAMS1);
    831   1.1  jakllsch 	sc->sc_maxslots = XHCI_HCS1_MAXSLOTS(hcs1);
    832   1.1  jakllsch 	sc->sc_maxintrs = XHCI_HCS1_MAXINTRS(hcs1);
    833   1.1  jakllsch 	sc->sc_maxports = XHCI_HCS1_MAXPORTS(hcs1);
    834   1.1  jakllsch 	hcs2 = xhci_cap_read_4(sc, XHCI_HCSPARAMS2);
    835  1.34     skrll 	hcs3 = xhci_cap_read_4(sc, XHCI_HCSPARAMS3);
    836  1.34     skrll 	aprint_debug_dev(sc->sc_dev,
    837  1.34     skrll 	    "hcs1=%"PRIx32" hcs2=%"PRIx32" hcs3=%"PRIx32"\n", hcs1, hcs2, hcs3);
    838  1.34     skrll 
    839   1.1  jakllsch 	hcc = xhci_cap_read_4(sc, XHCI_HCCPARAMS);
    840   1.1  jakllsch 	sc->sc_ac64 = XHCI_HCC_AC64(hcc);
    841   1.1  jakllsch 	sc->sc_ctxsz = XHCI_HCC_CSZ(hcc) ? 64 : 32;
    842   1.1  jakllsch 
    843  1.34     skrll 	char sbuf[128];
    844  1.34     skrll 	if (hciversion < XHCI_HCIVERSION_1_0)
    845  1.34     skrll 		snprintb(sbuf, sizeof(sbuf), XHCI_HCCPREV1_BITS, hcc);
    846  1.34     skrll 	else
    847  1.34     skrll 		snprintb(sbuf, sizeof(sbuf), XHCI_HCCV1_x_BITS, hcc);
    848  1.34     skrll 	aprint_debug_dev(sc->sc_dev, "hcc=%s\n", sbuf);
    849  1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "xECP %x\n", XHCI_HCC_XECP(hcc) * 4);
    850  1.34     skrll 
    851  1.40     skrll 	/* print PSI and take ownership from BIOS */
    852  1.40     skrll 	xhci_ecp(sc, hcc);
    853   1.1  jakllsch 
    854   1.1  jakllsch 	bsz = XHCI_PORTSC(sc->sc_maxports + 1);
    855   1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, caplength, bsz,
    856   1.1  jakllsch 	    &sc->sc_obh) != 0) {
    857   1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "operational subregion failure\n");
    858  1.15     skrll 		return ENOMEM;
    859   1.1  jakllsch 	}
    860   1.1  jakllsch 
    861   1.1  jakllsch 	dboff = xhci_cap_read_4(sc, XHCI_DBOFF);
    862   1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, dboff,
    863   1.1  jakllsch 	    sc->sc_maxslots * 4, &sc->sc_dbh) != 0) {
    864   1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "doorbell subregion failure\n");
    865  1.15     skrll 		return ENOMEM;
    866   1.1  jakllsch 	}
    867   1.1  jakllsch 
    868   1.1  jakllsch 	rtsoff = xhci_cap_read_4(sc, XHCI_RTSOFF);
    869   1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, rtsoff,
    870   1.1  jakllsch 	    sc->sc_maxintrs * 0x20, &sc->sc_rbh) != 0) {
    871   1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "runtime subregion failure\n");
    872  1.15     skrll 		return ENOMEM;
    873   1.1  jakllsch 	}
    874   1.1  jakllsch 
    875  1.40     skrll 	int rv;
    876  1.40     skrll 	rv = xhci_hc_reset(sc);
    877  1.40     skrll 	if (rv != 0) {
    878  1.40     skrll 		return rv;
    879  1.37     skrll 	}
    880   1.1  jakllsch 
    881  1.34     skrll 	if (sc->sc_vendor_init)
    882  1.34     skrll 		sc->sc_vendor_init(sc);
    883  1.34     skrll 
    884   1.1  jakllsch 	pagesize = xhci_op_read_4(sc, XHCI_PAGESIZE);
    885  1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "PAGESIZE 0x%08x\n", pagesize);
    886   1.1  jakllsch 	pagesize = ffs(pagesize);
    887  1.37     skrll 	if (pagesize == 0) {
    888  1.37     skrll 		aprint_error_dev(sc->sc_dev, "pagesize is 0\n");
    889  1.15     skrll 		return EIO;
    890  1.37     skrll 	}
    891   1.1  jakllsch 	sc->sc_pgsz = 1 << (12 + (pagesize - 1));
    892  1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "sc_pgsz 0x%08x\n", (uint32_t)sc->sc_pgsz);
    893  1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "sc_maxslots 0x%08x\n",
    894   1.1  jakllsch 	    (uint32_t)sc->sc_maxslots);
    895  1.34     skrll 	aprint_debug_dev(sc->sc_dev, "sc_maxports %d\n", sc->sc_maxports);
    896   1.1  jakllsch 
    897   1.5      matt 	usbd_status err;
    898   1.5      matt 
    899   1.5      matt 	sc->sc_maxspbuf = XHCI_HCS2_MAXSPBUF(hcs2);
    900  1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "sc_maxspbuf %d\n", sc->sc_maxspbuf);
    901   1.5      matt 	if (sc->sc_maxspbuf != 0) {
    902   1.5      matt 		err = usb_allocmem(&sc->sc_bus,
    903   1.5      matt 		    sizeof(uint64_t) * sc->sc_maxspbuf, sizeof(uint64_t),
    904   1.5      matt 		    &sc->sc_spbufarray_dma);
    905  1.37     skrll 		if (err) {
    906  1.37     skrll 			aprint_error_dev(sc->sc_dev,
    907  1.37     skrll 			    "spbufarray init fail, err %d\n", err);
    908  1.37     skrll 			return ENOMEM;
    909  1.37     skrll 		}
    910  1.30     skrll 
    911  1.36     skrll 		sc->sc_spbuf_dma = kmem_zalloc(sizeof(*sc->sc_spbuf_dma) *
    912  1.36     skrll 		    sc->sc_maxspbuf, KM_SLEEP);
    913   1.5      matt 		uint64_t *spbufarray = KERNADDR(&sc->sc_spbufarray_dma, 0);
    914   1.5      matt 		for (i = 0; i < sc->sc_maxspbuf; i++) {
    915   1.5      matt 			usb_dma_t * const dma = &sc->sc_spbuf_dma[i];
    916   1.5      matt 			/* allocate contexts */
    917   1.5      matt 			err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz,
    918   1.5      matt 			    sc->sc_pgsz, dma);
    919  1.37     skrll 			if (err) {
    920  1.37     skrll 				aprint_error_dev(sc->sc_dev,
    921  1.37     skrll 				    "spbufarray_dma init fail, err %d\n", err);
    922  1.37     skrll 				rv = ENOMEM;
    923  1.37     skrll 				goto bad1;
    924  1.37     skrll 			}
    925   1.5      matt 			spbufarray[i] = htole64(DMAADDR(dma, 0));
    926   1.5      matt 			usb_syncmem(dma, 0, sc->sc_pgsz,
    927   1.5      matt 			    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    928   1.5      matt 		}
    929   1.5      matt 
    930  1.30     skrll 		usb_syncmem(&sc->sc_spbufarray_dma, 0,
    931   1.5      matt 		    sizeof(uint64_t) * sc->sc_maxspbuf, BUS_DMASYNC_PREWRITE);
    932   1.5      matt 	}
    933   1.5      matt 
    934   1.1  jakllsch 	config = xhci_op_read_4(sc, XHCI_CONFIG);
    935   1.1  jakllsch 	config &= ~0xFF;
    936   1.1  jakllsch 	config |= sc->sc_maxslots & 0xFF;
    937   1.1  jakllsch 	xhci_op_write_4(sc, XHCI_CONFIG, config);
    938   1.1  jakllsch 
    939   1.1  jakllsch 	err = xhci_ring_init(sc, &sc->sc_cr, XHCI_COMMAND_RING_TRBS,
    940   1.1  jakllsch 	    XHCI_COMMAND_RING_SEGMENTS_ALIGN);
    941   1.1  jakllsch 	if (err) {
    942  1.37     skrll 		aprint_error_dev(sc->sc_dev, "command ring init fail, err %d\n",
    943  1.37     skrll 		    err);
    944  1.37     skrll 		rv = ENOMEM;
    945  1.37     skrll 		goto bad1;
    946   1.1  jakllsch 	}
    947   1.1  jakllsch 
    948   1.1  jakllsch 	err = xhci_ring_init(sc, &sc->sc_er, XHCI_EVENT_RING_TRBS,
    949   1.1  jakllsch 	    XHCI_EVENT_RING_SEGMENTS_ALIGN);
    950   1.1  jakllsch 	if (err) {
    951  1.37     skrll 		aprint_error_dev(sc->sc_dev, "event ring init fail, err %d\n",
    952  1.37     skrll 		    err);
    953  1.37     skrll 		rv = ENOMEM;
    954  1.37     skrll 		goto bad2;
    955   1.1  jakllsch 	}
    956   1.1  jakllsch 
    957  1.16     skrll 	usb_dma_t *dma;
    958  1.16     skrll 	size_t size;
    959  1.16     skrll 	size_t align;
    960  1.16     skrll 
    961  1.16     skrll 	dma = &sc->sc_eventst_dma;
    962  1.16     skrll 	size = roundup2(XHCI_EVENT_RING_SEGMENTS * XHCI_ERSTE_SIZE,
    963  1.16     skrll 	    XHCI_EVENT_RING_SEGMENT_TABLE_ALIGN);
    964  1.37     skrll 	KASSERTMSG(size <= (512 * 1024), "eventst size %zu too large", size);
    965  1.16     skrll 	align = XHCI_EVENT_RING_SEGMENT_TABLE_ALIGN;
    966  1.16     skrll 	err = usb_allocmem(&sc->sc_bus, size, align, dma);
    967  1.37     skrll 	if (err) {
    968  1.37     skrll 		aprint_error_dev(sc->sc_dev, "eventst init fail, err %d\n",
    969  1.37     skrll 		    err);
    970  1.37     skrll 		rv = ENOMEM;
    971  1.37     skrll 		goto bad3;
    972  1.37     skrll 	}
    973  1.16     skrll 
    974  1.16     skrll 	memset(KERNADDR(dma, 0), 0, size);
    975  1.16     skrll 	usb_syncmem(dma, 0, size, BUS_DMASYNC_PREWRITE);
    976  1.37     skrll 	aprint_debug_dev(sc->sc_dev, "eventst: %016jx %p %zx\n",
    977  1.16     skrll 	    (uintmax_t)DMAADDR(&sc->sc_eventst_dma, 0),
    978  1.16     skrll 	    KERNADDR(&sc->sc_eventst_dma, 0),
    979  1.34     skrll 	    sc->sc_eventst_dma.udma_block->size);
    980  1.16     skrll 
    981  1.16     skrll 	dma = &sc->sc_dcbaa_dma;
    982  1.16     skrll 	size = (1 + sc->sc_maxslots) * sizeof(uint64_t);
    983  1.37     skrll 	KASSERTMSG(size <= 2048, "dcbaa size %zu too large", size);
    984  1.16     skrll 	align = XHCI_DEVICE_CONTEXT_BASE_ADDRESS_ARRAY_ALIGN;
    985  1.16     skrll 	err = usb_allocmem(&sc->sc_bus, size, align, dma);
    986  1.37     skrll 	if (err) {
    987  1.37     skrll 		aprint_error_dev(sc->sc_dev, "dcbaa init fail, err %d\n", err);
    988  1.37     skrll 		rv = ENOMEM;
    989  1.37     skrll 		goto bad4;
    990  1.37     skrll 	}
    991  1.37     skrll 	aprint_debug_dev(sc->sc_dev, "dcbaa: %016jx %p %zx\n",
    992  1.37     skrll 	    (uintmax_t)DMAADDR(&sc->sc_dcbaa_dma, 0),
    993  1.37     skrll 	    KERNADDR(&sc->sc_dcbaa_dma, 0),
    994  1.37     skrll 	    sc->sc_dcbaa_dma.udma_block->size);
    995  1.16     skrll 
    996  1.16     skrll 	memset(KERNADDR(dma, 0), 0, size);
    997  1.16     skrll 	if (sc->sc_maxspbuf != 0) {
    998  1.16     skrll 		/*
    999  1.16     skrll 		 * DCBA entry 0 hold the scratchbuf array pointer.
   1000  1.16     skrll 		 */
   1001  1.16     skrll 		*(uint64_t *)KERNADDR(dma, 0) =
   1002  1.16     skrll 		    htole64(DMAADDR(&sc->sc_spbufarray_dma, 0));
   1003   1.1  jakllsch 	}
   1004  1.16     skrll 	usb_syncmem(dma, 0, size, BUS_DMASYNC_PREWRITE);
   1005   1.1  jakllsch 
   1006   1.1  jakllsch 	sc->sc_slots = kmem_zalloc(sizeof(*sc->sc_slots) * sc->sc_maxslots,
   1007   1.1  jakllsch 	    KM_SLEEP);
   1008  1.37     skrll 	if (sc->sc_slots == NULL) {
   1009  1.37     skrll 		aprint_error_dev(sc->sc_dev, "slots init fail, err %d\n", err);
   1010  1.37     skrll 		rv = ENOMEM;
   1011  1.37     skrll 		goto bad;
   1012  1.37     skrll 	}
   1013  1.37     skrll 
   1014  1.37     skrll 	sc->sc_xferpool = pool_cache_init(sizeof(struct xhci_xfer), 0, 0, 0,
   1015  1.37     skrll 	    "xhcixfer", NULL, IPL_USB, NULL, NULL, NULL);
   1016  1.37     skrll 	if (sc->sc_xferpool == NULL) {
   1017  1.37     skrll 		aprint_error_dev(sc->sc_dev, "pool_cache init fail, err %d\n",
   1018  1.37     skrll 		    err);
   1019  1.37     skrll 		rv = ENOMEM;
   1020  1.37     skrll 		goto bad;
   1021  1.37     skrll 	}
   1022   1.1  jakllsch 
   1023   1.1  jakllsch 	cv_init(&sc->sc_command_cv, "xhcicmd");
   1024  1.34     skrll 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
   1025  1.34     skrll 	mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_USB);
   1026  1.34     skrll 
   1027  1.34     skrll 	/* Set up the bus struct. */
   1028  1.34     skrll 	sc->sc_bus.ub_methods = &xhci_bus_methods;
   1029  1.34     skrll 	sc->sc_bus.ub_pipesize = sizeof(struct xhci_pipe);
   1030   1.1  jakllsch 
   1031   1.1  jakllsch 	struct xhci_erste *erst;
   1032   1.1  jakllsch 	erst = KERNADDR(&sc->sc_eventst_dma, 0);
   1033   1.1  jakllsch 	erst[0].erste_0 = htole64(xhci_ring_trbp(&sc->sc_er, 0));
   1034   1.1  jakllsch 	erst[0].erste_2 = htole32(XHCI_EVENT_RING_TRBS);
   1035   1.1  jakllsch 	erst[0].erste_3 = htole32(0);
   1036   1.1  jakllsch 	usb_syncmem(&sc->sc_eventst_dma, 0,
   1037   1.1  jakllsch 	    XHCI_ERSTE_SIZE * XHCI_EVENT_RING_SEGMENTS, BUS_DMASYNC_PREWRITE);
   1038   1.1  jakllsch 
   1039   1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_ERSTSZ(0), XHCI_EVENT_RING_SEGMENTS);
   1040   1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERSTBA(0), DMAADDR(&sc->sc_eventst_dma, 0));
   1041   1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERDP(0), xhci_ring_trbp(&sc->sc_er, 0) |
   1042   1.1  jakllsch 	    XHCI_ERDP_LO_BUSY);
   1043   1.1  jakllsch 	xhci_op_write_8(sc, XHCI_DCBAAP, DMAADDR(&sc->sc_dcbaa_dma, 0));
   1044   1.1  jakllsch 	xhci_op_write_8(sc, XHCI_CRCR, xhci_ring_trbp(&sc->sc_cr, 0) |
   1045   1.1  jakllsch 	    sc->sc_cr.xr_cs);
   1046   1.1  jakllsch 
   1047   1.1  jakllsch #if 0
   1048   1.1  jakllsch 	hexdump("eventst", KERNADDR(&sc->sc_eventst_dma, 0),
   1049   1.1  jakllsch 	    XHCI_ERSTE_SIZE * XHCI_EVENT_RING_SEGMENTS);
   1050   1.1  jakllsch #endif
   1051   1.1  jakllsch 
   1052   1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_IMAN(0), XHCI_IMAN_INTR_ENA);
   1053  1.34     skrll 	if ((sc->sc_quirks & XHCI_QUIRK_INTEL) != 0)
   1054  1.34     skrll 		/* Intel xhci needs interrupt rate moderated. */
   1055  1.34     skrll 		xhci_rt_write_4(sc, XHCI_IMOD(0), XHCI_IMOD_DEFAULT_LP);
   1056  1.34     skrll 	else
   1057  1.34     skrll 		xhci_rt_write_4(sc, XHCI_IMOD(0), 0);
   1058  1.34     skrll 	aprint_debug_dev(sc->sc_dev, "setting IMOD %u\n",
   1059  1.34     skrll 	    xhci_rt_read_4(sc, XHCI_IMOD(0)));
   1060   1.1  jakllsch 
   1061   1.1  jakllsch 	xhci_op_write_4(sc, XHCI_USBCMD, XHCI_CMD_INTE|XHCI_CMD_RS); /* Go! */
   1062  1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "USBCMD %08"PRIx32"\n",
   1063   1.1  jakllsch 	    xhci_op_read_4(sc, XHCI_USBCMD));
   1064   1.1  jakllsch 
   1065  1.37     skrll 	return 0;
   1066  1.37     skrll 
   1067  1.37     skrll  bad:
   1068  1.37     skrll 	if (sc->sc_xferpool) {
   1069  1.37     skrll 		pool_cache_destroy(sc->sc_xferpool);
   1070  1.37     skrll 		sc->sc_xferpool = NULL;
   1071  1.37     skrll 	}
   1072  1.37     skrll 
   1073  1.37     skrll 	if (sc->sc_slots) {
   1074  1.37     skrll 		kmem_free(sc->sc_slots, sizeof(*sc->sc_slots) *
   1075  1.37     skrll 		    sc->sc_maxslots);
   1076  1.37     skrll 		sc->sc_slots = NULL;
   1077  1.37     skrll 	}
   1078  1.37     skrll 
   1079  1.37     skrll 	usb_freemem(&sc->sc_bus, &sc->sc_dcbaa_dma);
   1080  1.37     skrll  bad4:
   1081  1.37     skrll 	usb_freemem(&sc->sc_bus, &sc->sc_eventst_dma);
   1082  1.37     skrll  bad3:
   1083  1.37     skrll 	xhci_ring_free(sc, &sc->sc_er);
   1084  1.37     skrll  bad2:
   1085  1.37     skrll 	xhci_ring_free(sc, &sc->sc_cr);
   1086  1.37     skrll 	i = sc->sc_maxspbuf;
   1087  1.37     skrll  bad1:
   1088  1.37     skrll 	for (int j = 0; j < i; j++)
   1089  1.37     skrll 		usb_freemem(&sc->sc_bus, &sc->sc_spbuf_dma[j]);
   1090  1.37     skrll 	usb_freemem(&sc->sc_bus, &sc->sc_spbufarray_dma);
   1091  1.37     skrll 
   1092  1.37     skrll 	return rv;
   1093   1.1  jakllsch }
   1094   1.1  jakllsch 
   1095   1.1  jakllsch int
   1096   1.1  jakllsch xhci_intr(void *v)
   1097   1.1  jakllsch {
   1098   1.1  jakllsch 	struct xhci_softc * const sc = v;
   1099  1.25     skrll 	int ret = 0;
   1100   1.1  jakllsch 
   1101  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1102  1.27     skrll 
   1103  1.25     skrll 	if (sc == NULL)
   1104   1.1  jakllsch 		return 0;
   1105   1.1  jakllsch 
   1106  1.25     skrll 	mutex_spin_enter(&sc->sc_intr_lock);
   1107  1.25     skrll 
   1108  1.25     skrll 	if (sc->sc_dying || !device_has_power(sc->sc_dev))
   1109  1.25     skrll 		goto done;
   1110  1.25     skrll 
   1111   1.1  jakllsch 	/* If we get an interrupt while polling, then just ignore it. */
   1112  1.34     skrll 	if (sc->sc_bus.ub_usepolling) {
   1113   1.1  jakllsch #ifdef DIAGNOSTIC
   1114  1.27     skrll 		DPRINTFN(16, "ignored interrupt while polling", 0, 0, 0, 0);
   1115   1.1  jakllsch #endif
   1116  1.25     skrll 		goto done;
   1117   1.1  jakllsch 	}
   1118   1.1  jakllsch 
   1119  1.25     skrll 	ret = xhci_intr1(sc);
   1120  1.25     skrll done:
   1121  1.25     skrll 	mutex_spin_exit(&sc->sc_intr_lock);
   1122  1.25     skrll 	return ret;
   1123   1.1  jakllsch }
   1124   1.1  jakllsch 
   1125   1.1  jakllsch int
   1126   1.1  jakllsch xhci_intr1(struct xhci_softc * const sc)
   1127   1.1  jakllsch {
   1128   1.1  jakllsch 	uint32_t usbsts;
   1129   1.1  jakllsch 	uint32_t iman;
   1130   1.1  jakllsch 
   1131  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1132  1.27     skrll 
   1133   1.1  jakllsch 	usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
   1134  1.27     skrll 	DPRINTFN(16, "USBSTS %08x", usbsts, 0, 0, 0);
   1135   1.1  jakllsch #if 0
   1136   1.1  jakllsch 	if ((usbsts & (XHCI_STS_EINT|XHCI_STS_PCD)) == 0) {
   1137   1.1  jakllsch 		return 0;
   1138   1.1  jakllsch 	}
   1139   1.1  jakllsch #endif
   1140   1.1  jakllsch 	xhci_op_write_4(sc, XHCI_USBSTS,
   1141   1.1  jakllsch 	    usbsts & (2|XHCI_STS_EINT|XHCI_STS_PCD)); /* XXX */
   1142   1.1  jakllsch 	usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
   1143  1.27     skrll 	DPRINTFN(16, "USBSTS %08x", usbsts, 0, 0, 0);
   1144   1.1  jakllsch 
   1145   1.1  jakllsch 	iman = xhci_rt_read_4(sc, XHCI_IMAN(0));
   1146  1.27     skrll 	DPRINTFN(16, "IMAN0 %08x", iman, 0, 0, 0);
   1147  1.34     skrll 	iman |= XHCI_IMAN_INTR_PEND;
   1148   1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_IMAN(0), iman);
   1149   1.1  jakllsch 	iman = xhci_rt_read_4(sc, XHCI_IMAN(0));
   1150  1.27     skrll 	DPRINTFN(16, "IMAN0 %08x", iman, 0, 0, 0);
   1151   1.1  jakllsch 	usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
   1152  1.27     skrll 	DPRINTFN(16, "USBSTS %08x", usbsts, 0, 0, 0);
   1153   1.1  jakllsch 
   1154   1.1  jakllsch 	usb_schedsoftintr(&sc->sc_bus);
   1155   1.1  jakllsch 
   1156   1.1  jakllsch 	return 1;
   1157   1.1  jakllsch }
   1158   1.1  jakllsch 
   1159  1.34     skrll /*
   1160  1.34     skrll  * 3 port speed types used in USB stack
   1161  1.34     skrll  *
   1162  1.34     skrll  * usbdi speed
   1163  1.34     skrll  *	definition: USB_SPEED_* in usb.h
   1164  1.34     skrll  *	They are used in struct usbd_device in USB stack.
   1165  1.34     skrll  *	ioctl interface uses these values too.
   1166  1.34     skrll  * port_status speed
   1167  1.34     skrll  *	definition: UPS_*_SPEED in usb.h
   1168  1.34     skrll  *	They are used in usb_port_status_t and valid only for USB 2.0.
   1169  1.34     skrll  *	Speed value is always 0 for Super Speed or more, and dwExtPortStatus
   1170  1.34     skrll  *	of usb_port_status_ext_t indicates port speed.
   1171  1.34     skrll  *	Note that some 3.0 values overlap with 2.0 values.
   1172  1.34     skrll  *	(e.g. 0x200 means UPS_POER_POWER_SS in SS and
   1173  1.34     skrll  *	            means UPS_LOW_SPEED in HS.)
   1174  1.34     skrll  *	port status returned from hub also uses these values.
   1175  1.34     skrll  *	On NetBSD UPS_OTHER_SPEED indicates port speed is super speed
   1176  1.34     skrll  *	or more.
   1177  1.34     skrll  * xspeed:
   1178  1.34     skrll  *	definition: Protocol Speed ID (PSI) (xHCI 1.1 7.2.1)
   1179  1.34     skrll  *	They are used in only slot context and PORTSC reg of xhci.
   1180  1.34     skrll  *	The difference between usbdi speed and xspeed is
   1181  1.34     skrll  *	that FS and LS values are swapped.
   1182  1.34     skrll  */
   1183  1.34     skrll 
   1184  1.34     skrll /* convert usbdi speed to xspeed */
   1185  1.34     skrll static int
   1186  1.34     skrll xhci_speed2xspeed(int speed)
   1187  1.34     skrll {
   1188  1.34     skrll 	switch (speed) {
   1189  1.34     skrll 	case USB_SPEED_LOW:	return 2;
   1190  1.34     skrll 	case USB_SPEED_FULL:	return 1;
   1191  1.34     skrll 	default:		return speed;
   1192  1.34     skrll 	}
   1193  1.34     skrll }
   1194  1.34     skrll 
   1195  1.34     skrll #if 0
   1196  1.34     skrll /* convert xspeed to usbdi speed */
   1197  1.34     skrll static int
   1198  1.34     skrll xhci_xspeed2speed(int xspeed)
   1199  1.34     skrll {
   1200  1.34     skrll 	switch (xspeed) {
   1201  1.34     skrll 	case 1: return USB_SPEED_FULL;
   1202  1.34     skrll 	case 2: return USB_SPEED_LOW;
   1203  1.34     skrll 	default: return xspeed;
   1204  1.34     skrll 	}
   1205  1.34     skrll }
   1206  1.34     skrll #endif
   1207  1.34     skrll 
   1208  1.34     skrll /* convert xspeed to port status speed */
   1209  1.34     skrll static int
   1210  1.34     skrll xhci_xspeed2psspeed(int xspeed)
   1211  1.34     skrll {
   1212  1.34     skrll 	switch (xspeed) {
   1213  1.34     skrll 	case 0: return 0;
   1214  1.34     skrll 	case 1: return UPS_FULL_SPEED;
   1215  1.34     skrll 	case 2: return UPS_LOW_SPEED;
   1216  1.34     skrll 	case 3: return UPS_HIGH_SPEED;
   1217  1.34     skrll 	default: return UPS_OTHER_SPEED;
   1218  1.34     skrll 	}
   1219  1.34     skrll }
   1220  1.34     skrll 
   1221  1.34     skrll /*
   1222  1.34     skrll  * Construct input contexts and issue TRB
   1223  1.34     skrll  */
   1224   1.1  jakllsch static usbd_status
   1225  1.34     skrll xhci_configure_endpoint(struct usbd_pipe *pipe)
   1226   1.1  jakllsch {
   1227  1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1228  1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1229  1.34     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1230   1.1  jakllsch 	struct xhci_trb trb;
   1231   1.1  jakllsch 	usbd_status err;
   1232   1.1  jakllsch 
   1233  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1234  1.34     skrll 	DPRINTFN(4, "slot %u dci %u epaddr 0x%02x attr 0x%02x",
   1235  1.34     skrll 	    xs->xs_idx, dci, pipe->up_endpoint->ue_edesc->bEndpointAddress,
   1236  1.34     skrll 	    pipe->up_endpoint->ue_edesc->bmAttributes);
   1237   1.1  jakllsch 
   1238  1.51     skrll 	KASSERT(!mutex_owned(&sc->sc_lock));
   1239  1.51     skrll 
   1240   1.1  jakllsch 	/* XXX ensure input context is available? */
   1241   1.1  jakllsch 
   1242   1.1  jakllsch 	memset(xhci_slot_get_icv(sc, xs, 0), 0, sc->sc_pgsz);
   1243   1.1  jakllsch 
   1244  1.51     skrll 	/* set up context */
   1245  1.51     skrll 	xhci_setup_ctx(pipe);
   1246   1.1  jakllsch 
   1247   1.1  jakllsch 	hexdump("input control context", xhci_slot_get_icv(sc, xs, 0),
   1248   1.1  jakllsch 	    sc->sc_ctxsz * 1);
   1249   1.1  jakllsch 	hexdump("input endpoint context", xhci_slot_get_icv(sc, xs,
   1250   1.1  jakllsch 	    xhci_dci_to_ici(dci)), sc->sc_ctxsz * 1);
   1251   1.1  jakllsch 
   1252   1.1  jakllsch 	trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
   1253   1.1  jakllsch 	trb.trb_2 = 0;
   1254   1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1255   1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_CONFIGURE_EP);
   1256   1.1  jakllsch 
   1257   1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1258   1.1  jakllsch 
   1259   1.1  jakllsch 	usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
   1260   1.1  jakllsch 	hexdump("output context", xhci_slot_get_dcv(sc, xs, dci),
   1261   1.1  jakllsch 	    sc->sc_ctxsz * 1);
   1262   1.1  jakllsch 
   1263   1.1  jakllsch 	return err;
   1264   1.1  jakllsch }
   1265   1.1  jakllsch 
   1266  1.34     skrll #if 0
   1267   1.1  jakllsch static usbd_status
   1268  1.34     skrll xhci_unconfigure_endpoint(struct usbd_pipe *pipe)
   1269   1.1  jakllsch {
   1270  1.27     skrll #ifdef USB_DEBUG
   1271  1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1272  1.27     skrll #endif
   1273  1.27     skrll 
   1274  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1275  1.27     skrll 	DPRINTFN(4, "slot %u", xs->xs_idx, 0, 0, 0);
   1276  1.27     skrll 
   1277   1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   1278   1.1  jakllsch }
   1279  1.34     skrll #endif
   1280   1.1  jakllsch 
   1281  1.34     skrll /* 4.6.8, 6.4.3.7 */
   1282   1.1  jakllsch static usbd_status
   1283  1.34     skrll xhci_reset_endpoint(struct usbd_pipe *pipe)
   1284   1.1  jakllsch {
   1285  1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1286  1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1287  1.34     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1288   1.1  jakllsch 	struct xhci_trb trb;
   1289   1.1  jakllsch 	usbd_status err;
   1290   1.1  jakllsch 
   1291  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1292  1.34     skrll 	DPRINTFN(4, "slot %u dci %u", xs->xs_idx, dci, 0, 0);
   1293  1.34     skrll 
   1294  1.34     skrll 	KASSERT(!mutex_owned(&sc->sc_lock));
   1295   1.1  jakllsch 
   1296   1.1  jakllsch 	trb.trb_0 = 0;
   1297   1.1  jakllsch 	trb.trb_2 = 0;
   1298   1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1299   1.1  jakllsch 	    XHCI_TRB_3_EP_SET(dci) |
   1300   1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_RESET_EP);
   1301   1.1  jakllsch 
   1302   1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1303   1.1  jakllsch 
   1304   1.1  jakllsch 	return err;
   1305   1.1  jakllsch }
   1306   1.1  jakllsch 
   1307  1.34     skrll /*
   1308  1.34     skrll  * 4.6.9, 6.4.3.8
   1309  1.34     skrll  * Stop execution of TDs on xfer ring.
   1310  1.34     skrll  * Should be called with sc_lock held.
   1311  1.34     skrll  */
   1312   1.1  jakllsch static usbd_status
   1313  1.34     skrll xhci_stop_endpoint(struct usbd_pipe *pipe)
   1314   1.1  jakllsch {
   1315  1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1316  1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1317   1.1  jakllsch 	struct xhci_trb trb;
   1318   1.1  jakllsch 	usbd_status err;
   1319  1.34     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1320   1.1  jakllsch 
   1321  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1322  1.34     skrll 	DPRINTFN(4, "slot %u dci %u", xs->xs_idx, dci, 0, 0);
   1323  1.34     skrll 
   1324  1.34     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1325   1.1  jakllsch 
   1326   1.1  jakllsch 	trb.trb_0 = 0;
   1327   1.1  jakllsch 	trb.trb_2 = 0;
   1328   1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1329   1.1  jakllsch 	    XHCI_TRB_3_EP_SET(dci) |
   1330   1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_STOP_EP);
   1331   1.1  jakllsch 
   1332  1.34     skrll 	err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1333   1.1  jakllsch 
   1334   1.1  jakllsch 	return err;
   1335   1.1  jakllsch }
   1336   1.1  jakllsch 
   1337  1.34     skrll /*
   1338  1.34     skrll  * Set TR Dequeue Pointer.
   1339  1.34     skrll  * xCHI 1.1  4.6.10  6.4.3.9
   1340  1.34     skrll  * Purge all of the transfer requests on ring.
   1341  1.34     skrll  * EPSTATE of endpoint must be ERROR or STOPPED, or CONTEXT_STATE error.
   1342  1.34     skrll  */
   1343   1.1  jakllsch static usbd_status
   1344  1.34     skrll xhci_set_dequeue(struct usbd_pipe *pipe)
   1345   1.1  jakllsch {
   1346  1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1347  1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1348  1.34     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1349   1.1  jakllsch 	struct xhci_ring * const xr = &xs->xs_ep[dci].xe_tr;
   1350   1.1  jakllsch 	struct xhci_trb trb;
   1351   1.1  jakllsch 	usbd_status err;
   1352   1.1  jakllsch 
   1353  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1354  1.27     skrll 	DPRINTFN(4, "slot %u dci %u", xs->xs_idx, dci, 0, 0);
   1355   1.1  jakllsch 
   1356   1.1  jakllsch 	memset(xr->xr_trb, 0, xr->xr_ntrb * XHCI_TRB_SIZE);
   1357   1.1  jakllsch 	usb_syncmem(&xr->xr_dma, 0, xr->xr_ntrb * XHCI_TRB_SIZE,
   1358   1.1  jakllsch 	    BUS_DMASYNC_PREWRITE);
   1359  1.34     skrll 	memset(xr->xr_cookies, 0, xr->xr_ntrb * sizeof(*xr->xr_cookies));
   1360   1.1  jakllsch 
   1361   1.1  jakllsch 	xr->xr_ep = 0;
   1362   1.1  jakllsch 	xr->xr_cs = 1;
   1363   1.1  jakllsch 
   1364  1.34     skrll 	/* set DCS */
   1365   1.1  jakllsch 	trb.trb_0 = xhci_ring_trbp(xr, 0) | 1; /* XXX */
   1366   1.1  jakllsch 	trb.trb_2 = 0;
   1367   1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1368   1.1  jakllsch 	    XHCI_TRB_3_EP_SET(dci) |
   1369   1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_SET_TR_DEQUEUE);
   1370   1.1  jakllsch 
   1371   1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1372   1.1  jakllsch 
   1373   1.1  jakllsch 	return err;
   1374   1.1  jakllsch }
   1375   1.1  jakllsch 
   1376  1.34     skrll /*
   1377  1.34     skrll  * Open new pipe: called from usbd_setup_pipe_flags.
   1378  1.34     skrll  * Fills methods of pipe.
   1379  1.34     skrll  * If pipe is not for ep0, calls configure_endpoint.
   1380  1.34     skrll  */
   1381   1.1  jakllsch static usbd_status
   1382  1.34     skrll xhci_open(struct usbd_pipe *pipe)
   1383   1.1  jakllsch {
   1384  1.34     skrll 	struct usbd_device * const dev = pipe->up_dev;
   1385  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(dev->ud_bus);
   1386  1.34     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   1387   1.1  jakllsch 	const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
   1388   1.1  jakllsch 
   1389  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1390  1.27     skrll 	DPRINTFN(1, "addr %d depth %d port %d speed %d",
   1391  1.34     skrll 	    dev->ud_addr, dev->ud_depth, dev->ud_powersrc->up_portno,
   1392  1.34     skrll 	    dev->ud_speed);
   1393   1.1  jakllsch 
   1394   1.1  jakllsch 	if (sc->sc_dying)
   1395   1.1  jakllsch 		return USBD_IOERROR;
   1396   1.1  jakllsch 
   1397   1.1  jakllsch 	/* Root Hub */
   1398  1.34     skrll 	if (dev->ud_depth == 0 && dev->ud_powersrc->up_portno == 0) {
   1399   1.1  jakllsch 		switch (ed->bEndpointAddress) {
   1400   1.1  jakllsch 		case USB_CONTROL_ENDPOINT:
   1401  1.34     skrll 			pipe->up_methods = &roothub_ctrl_methods;
   1402   1.1  jakllsch 			break;
   1403  1.34     skrll 		case UE_DIR_IN | USBROOTHUB_INTR_ENDPT:
   1404  1.34     skrll 			pipe->up_methods = &xhci_root_intr_methods;
   1405   1.1  jakllsch 			break;
   1406   1.1  jakllsch 		default:
   1407  1.34     skrll 			pipe->up_methods = NULL;
   1408  1.27     skrll 			DPRINTFN(0, "bad bEndpointAddress 0x%02x",
   1409  1.27     skrll 			    ed->bEndpointAddress, 0, 0, 0);
   1410   1.1  jakllsch 			return USBD_INVAL;
   1411   1.1  jakllsch 		}
   1412   1.1  jakllsch 		return USBD_NORMAL_COMPLETION;
   1413   1.1  jakllsch 	}
   1414   1.1  jakllsch 
   1415   1.1  jakllsch 	switch (xfertype) {
   1416   1.1  jakllsch 	case UE_CONTROL:
   1417  1.34     skrll 		pipe->up_methods = &xhci_device_ctrl_methods;
   1418   1.1  jakllsch 		break;
   1419   1.1  jakllsch 	case UE_ISOCHRONOUS:
   1420  1.34     skrll 		pipe->up_methods = &xhci_device_isoc_methods;
   1421   1.1  jakllsch 		return USBD_INVAL;
   1422   1.1  jakllsch 		break;
   1423   1.1  jakllsch 	case UE_BULK:
   1424  1.34     skrll 		pipe->up_methods = &xhci_device_bulk_methods;
   1425   1.1  jakllsch 		break;
   1426   1.1  jakllsch 	case UE_INTERRUPT:
   1427  1.34     skrll 		pipe->up_methods = &xhci_device_intr_methods;
   1428   1.1  jakllsch 		break;
   1429   1.1  jakllsch 	default:
   1430   1.1  jakllsch 		return USBD_IOERROR;
   1431   1.1  jakllsch 		break;
   1432   1.1  jakllsch 	}
   1433   1.1  jakllsch 
   1434   1.1  jakllsch 	if (ed->bEndpointAddress != USB_CONTROL_ENDPOINT)
   1435  1.34     skrll 		return xhci_configure_endpoint(pipe);
   1436   1.1  jakllsch 
   1437   1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   1438   1.1  jakllsch }
   1439   1.1  jakllsch 
   1440  1.34     skrll /*
   1441  1.34     skrll  * Closes pipe, called from usbd_kill_pipe via close methods.
   1442  1.34     skrll  * If the endpoint to be closed is ep0, disable_slot.
   1443  1.34     skrll  * Should be called with sc_lock held.
   1444  1.34     skrll  */
   1445   1.1  jakllsch static void
   1446  1.34     skrll xhci_close_pipe(struct usbd_pipe *pipe)
   1447   1.1  jakllsch {
   1448  1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1449  1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1450  1.34     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   1451  1.34     skrll 	const u_int dci = xhci_ep_get_dci(ed);
   1452  1.34     skrll 	struct xhci_trb trb;
   1453  1.34     skrll 	uint32_t *cp;
   1454   1.1  jakllsch 
   1455  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1456   1.1  jakllsch 
   1457  1.34     skrll 	if (sc->sc_dying)
   1458   1.1  jakllsch 		return;
   1459   1.1  jakllsch 
   1460  1.41     skrll 	/* xs is uninitialized before xhci_init_slot */
   1461  1.34     skrll 	if (xs == NULL || xs->xs_idx == 0)
   1462   1.1  jakllsch 		return;
   1463   1.1  jakllsch 
   1464  1.34     skrll 	DPRINTFN(4, "pipe %p slot %u dci %u", pipe, xs->xs_idx, dci, 0);
   1465   1.1  jakllsch 
   1466  1.34     skrll 	KASSERTMSG(!cpu_intr_p() && !cpu_softintr_p(), "called from intr ctx");
   1467  1.34     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1468   1.1  jakllsch 
   1469  1.34     skrll 	if (pipe->up_dev->ud_depth == 0)
   1470  1.34     skrll 		return;
   1471   1.1  jakllsch 
   1472  1.34     skrll 	if (dci == XHCI_DCI_EP_CONTROL) {
   1473  1.34     skrll 		DPRINTFN(4, "closing ep0", 0, 0, 0, 0);
   1474  1.34     skrll 		xhci_disable_slot(sc, xs->xs_idx);
   1475  1.34     skrll 		return;
   1476  1.34     skrll 	}
   1477   1.1  jakllsch 
   1478  1.34     skrll 	/*
   1479  1.34     skrll 	 * This may fail in the case that xhci_close_pipe is called after
   1480  1.34     skrll 	 * xhci_abort_xfer e.g. usbd_kill_pipe.
   1481  1.34     skrll 	 */
   1482  1.34     skrll 	(void)xhci_stop_endpoint(pipe);
   1483   1.1  jakllsch 
   1484  1.34     skrll 	/*
   1485  1.34     skrll 	 * set appropriate bit to be dropped.
   1486  1.34     skrll 	 * don't set DC bit to 1, otherwise all endpoints
   1487  1.34     skrll 	 * would be deconfigured.
   1488  1.34     skrll 	 */
   1489  1.34     skrll 	cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
   1490  1.34     skrll 	cp[0] = htole32(XHCI_INCTX_0_DROP_MASK(dci));
   1491  1.34     skrll 	cp[1] = htole32(0);
   1492   1.1  jakllsch 
   1493  1.34     skrll 	/* XXX should be most significant one, not dci? */
   1494  1.34     skrll 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_SLOT));
   1495  1.34     skrll 	cp[0] = htole32(XHCI_SCTX_0_CTX_NUM_SET(dci));
   1496   1.1  jakllsch 
   1497  1.34     skrll 	/* sync input contexts before they are read from memory */
   1498  1.34     skrll 	usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
   1499   1.1  jakllsch 
   1500  1.34     skrll 	trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
   1501  1.34     skrll 	trb.trb_2 = 0;
   1502  1.34     skrll 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1503  1.34     skrll 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_CONFIGURE_EP);
   1504   1.1  jakllsch 
   1505  1.34     skrll 	(void)xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1506  1.34     skrll 	usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
   1507  1.34     skrll }
   1508   1.1  jakllsch 
   1509  1.34     skrll /*
   1510  1.34     skrll  * Abort transfer.
   1511  1.34     skrll  * Called with sc_lock held.
   1512  1.34     skrll  * May be called from softintr context.
   1513  1.34     skrll  */
   1514  1.34     skrll static void
   1515  1.34     skrll xhci_abort_xfer(struct usbd_xfer *xfer, usbd_status status)
   1516  1.34     skrll {
   1517  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   1518   1.1  jakllsch 
   1519  1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1520  1.34     skrll 	DPRINTFN(4, "xfer %p pipe %p status %d",
   1521  1.34     skrll 	    xfer, xfer->ux_pipe, status, 0);
   1522   1.1  jakllsch 
   1523  1.34     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1524   1.1  jakllsch 
   1525  1.34     skrll 	if (sc->sc_dying) {
   1526  1.34     skrll 		/* If we're dying, just do the software part. */
   1527  1.34     skrll 		DPRINTFN(4, "dying", 0, 0, 0, 0);
   1528  1.34     skrll 		xfer->ux_status = status;  /* make software ignore it */
   1529  1.34     skrll 		callout_stop(&xfer->ux_callout);
   1530  1.34     skrll 		usb_transfer_complete(xfer);
   1531  1.34     skrll 		return;
   1532   1.1  jakllsch 	}
   1533  1.34     skrll 
   1534  1.34     skrll 	/* XXX need more stuff */
   1535  1.34     skrll 	xfer->ux_status = status;
   1536  1.34     skrll 	callout_stop(&xfer->ux_callout);
   1537  1.34     skrll 	usb_transfer_complete(xfer);
   1538  1.34     skrll 	DPRINTFN(14, "end", 0, 0, 0, 0);
   1539  1.34     skrll 
   1540  1.34     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1541   1.1  jakllsch }
   1542   1.1  jakllsch 
   1543  1.34     skrll /*
   1544  1.34     skrll  * Recover STALLed endpoint.
   1545  1.34     skrll  * xHCI 1.1 sect 4.10.2.1
   1546  1.34     skrll  * Issue RESET_EP to recover halt condition and SET_TR_DEQUEUE to remove
   1547  1.34     skrll  * all transfers on transfer ring.
   1548  1.34     skrll  * These are done in thread context asynchronously.
   1549  1.34     skrll  */
   1550   1.1  jakllsch static void
   1551  1.34     skrll xhci_clear_endpoint_stall_async_task(void *cookie)
   1552   1.1  jakllsch {
   1553  1.34     skrll 	struct usbd_xfer * const xfer = cookie;
   1554  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   1555  1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   1556  1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   1557  1.34     skrll 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   1558   1.1  jakllsch 
   1559  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1560  1.34     skrll 	DPRINTFN(4, "xfer %p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   1561   1.1  jakllsch 
   1562  1.34     skrll 	xhci_reset_endpoint(xfer->ux_pipe);
   1563  1.34     skrll 	xhci_set_dequeue(xfer->ux_pipe);
   1564  1.34     skrll 
   1565  1.34     skrll 	mutex_enter(&sc->sc_lock);
   1566  1.34     skrll 	tr->is_halted = false;
   1567  1.34     skrll 	usb_transfer_complete(xfer);
   1568  1.34     skrll 	mutex_exit(&sc->sc_lock);
   1569  1.34     skrll 	DPRINTFN(4, "ends", 0, 0, 0, 0);
   1570  1.34     skrll }
   1571  1.34     skrll 
   1572  1.34     skrll static usbd_status
   1573  1.34     skrll xhci_clear_endpoint_stall_async(struct usbd_xfer *xfer)
   1574  1.34     skrll {
   1575  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   1576  1.34     skrll 	struct xhci_pipe * const xp = (struct xhci_pipe *)xfer->ux_pipe;
   1577  1.34     skrll 
   1578  1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1579  1.34     skrll 	DPRINTFN(4, "xfer %p", xfer, 0, 0, 0);
   1580  1.34     skrll 
   1581  1.34     skrll 	if (sc->sc_dying) {
   1582  1.34     skrll 		return USBD_IOERROR;
   1583  1.34     skrll 	}
   1584  1.34     skrll 
   1585  1.34     skrll 	usb_init_task(&xp->xp_async_task,
   1586  1.34     skrll 	    xhci_clear_endpoint_stall_async_task, xfer, USB_TASKQ_MPSAFE);
   1587  1.34     skrll 	usb_add_task(xfer->ux_pipe->up_dev, &xp->xp_async_task, USB_TASKQ_HC);
   1588  1.34     skrll 	DPRINTFN(4, "ends", 0, 0, 0, 0);
   1589  1.34     skrll 
   1590  1.34     skrll 	return USBD_NORMAL_COMPLETION;
   1591  1.34     skrll }
   1592  1.34     skrll 
   1593  1.34     skrll /* Process roothub port status/change events and notify to uhub_intr. */
   1594  1.34     skrll static void
   1595  1.34     skrll xhci_rhpsc(struct xhci_softc * const sc, u_int port)
   1596  1.34     skrll {
   1597  1.34     skrll 	struct usbd_xfer * const xfer = sc->sc_intrxfer;
   1598  1.34     skrll 	uint8_t *p;
   1599  1.34     skrll 
   1600  1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1601  1.34     skrll 	DPRINTFN(4, "xhci%d: port %u status change", device_unit(sc->sc_dev),
   1602  1.34     skrll 	    port, 0, 0);
   1603  1.34     skrll 
   1604  1.34     skrll 	if (xfer == NULL)
   1605  1.34     skrll 		return;
   1606  1.34     skrll 
   1607  1.34     skrll 	if (port > sc->sc_maxports)
   1608  1.34     skrll 		return;
   1609  1.34     skrll 
   1610  1.34     skrll 	p = xfer->ux_buf;
   1611  1.34     skrll 	memset(p, 0, xfer->ux_length);
   1612  1.34     skrll 	p[port/NBBY] |= 1 << (port%NBBY);
   1613  1.34     skrll 	xfer->ux_actlen = xfer->ux_length;
   1614  1.34     skrll 	xfer->ux_status = USBD_NORMAL_COMPLETION;
   1615  1.34     skrll 	usb_transfer_complete(xfer);
   1616  1.34     skrll }
   1617  1.34     skrll 
   1618  1.34     skrll /* Process Transfer Events */
   1619  1.34     skrll static void
   1620  1.34     skrll xhci_event_transfer(struct xhci_softc * const sc,
   1621  1.34     skrll     const struct xhci_trb * const trb)
   1622  1.34     skrll {
   1623  1.34     skrll 	uint64_t trb_0;
   1624  1.34     skrll 	uint32_t trb_2, trb_3;
   1625  1.34     skrll 	uint8_t trbcode;
   1626  1.34     skrll 	u_int slot, dci;
   1627  1.34     skrll 	struct xhci_slot *xs;
   1628  1.34     skrll 	struct xhci_ring *xr;
   1629  1.34     skrll 	struct xhci_xfer *xx;
   1630  1.34     skrll 	struct usbd_xfer *xfer;
   1631  1.34     skrll 	usbd_status err;
   1632  1.34     skrll 
   1633  1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1634  1.34     skrll 
   1635  1.34     skrll 	trb_0 = le64toh(trb->trb_0);
   1636  1.34     skrll 	trb_2 = le32toh(trb->trb_2);
   1637  1.34     skrll 	trb_3 = le32toh(trb->trb_3);
   1638  1.34     skrll 	trbcode = XHCI_TRB_2_ERROR_GET(trb_2);
   1639  1.34     skrll 	slot = XHCI_TRB_3_SLOT_GET(trb_3);
   1640  1.34     skrll 	dci = XHCI_TRB_3_EP_GET(trb_3);
   1641  1.34     skrll 	xs = &sc->sc_slots[slot];
   1642  1.34     skrll 	xr = &xs->xs_ep[dci].xe_tr;
   1643  1.34     skrll 
   1644  1.34     skrll 	/* sanity check */
   1645  1.34     skrll 	KASSERTMSG(xs->xs_idx != 0 && xs->xs_idx <= sc->sc_maxslots,
   1646  1.34     skrll 	    "invalid xs_idx %u slot %u", xs->xs_idx, slot);
   1647  1.34     skrll 
   1648  1.40     skrll 	int idx = 0;
   1649  1.34     skrll 	if ((trb_3 & XHCI_TRB_3_ED_BIT) == 0) {
   1650  1.40     skrll 		if (xhci_trb_get_idx(xr, trb_0, &idx)) {
   1651  1.40     skrll 			DPRINTFN(0, "invalid trb_0 0x%"PRIx64, trb_0, 0, 0, 0);
   1652  1.34     skrll 			return;
   1653  1.34     skrll 		}
   1654  1.34     skrll 		xx = xr->xr_cookies[idx];
   1655  1.34     skrll 
   1656  1.34     skrll 		/*
   1657  1.34     skrll 		 * If endpoint is stopped between TDs, TRB pointer points at
   1658  1.34     skrll 		 * next TRB, however, it is not put yet or is a garbage TRB.
   1659  1.34     skrll 		 * That's why xr_cookies may be NULL or look like broken.
   1660  1.34     skrll 		 * Note: this ev happens only when hciversion >= 1.0 or
   1661  1.34     skrll 		 * hciversion == 0.96 and FSE of hcc1 is set.
   1662  1.34     skrll 		 */
   1663  1.34     skrll 		if (xx == NULL || trbcode == XHCI_TRB_ERROR_LENGTH) {
   1664  1.34     skrll 			DPRINTFN(1, "xx NULL: #%u: cookie %p: code %u trb_0 %"
   1665  1.34     skrll 			    PRIx64, idx, xx, trbcode, trb_0);
   1666  1.34     skrll 		}
   1667  1.34     skrll 	} else {
   1668  1.34     skrll 		/* When ED != 0, trb_0 is kaddr of struct xhci_xfer. */
   1669  1.34     skrll 		xx = (void *)(uintptr_t)(trb_0 & ~0x3);
   1670  1.34     skrll 	}
   1671  1.34     skrll 	/* XXX this may not happen */
   1672  1.34     skrll 	if (xx == NULL) {
   1673  1.34     skrll 		DPRINTFN(1, "xfer done: xx is NULL", 0, 0, 0, 0);
   1674  1.34     skrll 		return;
   1675  1.34     skrll 	}
   1676  1.34     skrll 	xfer = &xx->xx_xfer;
   1677  1.34     skrll 	/* XXX this may happen when detaching */
   1678  1.34     skrll 	if (xfer == NULL) {
   1679  1.34     skrll 		DPRINTFN(1, "xx(%p)->xx_xfer is NULL trb_0 %#"PRIx64,
   1680  1.34     skrll 		    xx, trb_0, 0, 0);
   1681  1.34     skrll 		return;
   1682  1.34     skrll 	}
   1683  1.34     skrll 	DPRINTFN(14, "xfer %p", xfer, 0, 0, 0);
   1684  1.34     skrll 	/* XXX I dunno why this happens */
   1685  1.34     skrll 	KASSERTMSG(xfer->ux_pipe != NULL, "xfer(%p)->ux_pipe is NULL", xfer);
   1686  1.34     skrll 
   1687  1.34     skrll 	if (!xfer->ux_pipe->up_repeat &&
   1688  1.34     skrll 	    SIMPLEQ_EMPTY(&xfer->ux_pipe->up_queue)) {
   1689  1.34     skrll 		DPRINTFN(1, "xfer(%p)->pipe not queued", xfer, 0, 0, 0);
   1690  1.34     skrll 		return;
   1691  1.34     skrll 	}
   1692  1.34     skrll 
   1693  1.34     skrll 	/* 4.11.5.2 Event Data TRB */
   1694  1.34     skrll 	if ((trb_3 & XHCI_TRB_3_ED_BIT) != 0) {
   1695  1.34     skrll 		DPRINTFN(14, "transfer Event Data: 0x%016"PRIx64" 0x%08"PRIx32
   1696  1.34     skrll 		    " %02x", trb_0, XHCI_TRB_2_REM_GET(trb_2), trbcode, 0);
   1697  1.34     skrll 		if ((trb_0 & 0x3) == 0x3) {
   1698  1.34     skrll 			xfer->ux_actlen = XHCI_TRB_2_REM_GET(trb_2);
   1699  1.34     skrll 		}
   1700  1.34     skrll 	}
   1701  1.34     skrll 
   1702  1.34     skrll 	switch (trbcode) {
   1703  1.34     skrll 	case XHCI_TRB_ERROR_SHORT_PKT:
   1704  1.34     skrll 	case XHCI_TRB_ERROR_SUCCESS:
   1705  1.34     skrll 		xfer->ux_actlen =
   1706  1.34     skrll 		    xfer->ux_length - XHCI_TRB_2_REM_GET(trb_2);
   1707  1.34     skrll 		err = USBD_NORMAL_COMPLETION;
   1708  1.34     skrll 		break;
   1709  1.34     skrll 	case XHCI_TRB_ERROR_STALL:
   1710  1.34     skrll 	case XHCI_TRB_ERROR_BABBLE:
   1711  1.34     skrll 		DPRINTFN(1, "ERR %u slot %u dci %u", trbcode, slot, dci, 0);
   1712  1.34     skrll 		xr->is_halted = true;
   1713  1.34     skrll 		err = USBD_STALLED;
   1714  1.34     skrll 		/*
   1715  1.34     skrll 		 * Stalled endpoints can be recoverd by issuing
   1716  1.34     skrll 		 * command TRB TYPE_RESET_EP on xHCI instead of
   1717  1.34     skrll 		 * issuing request CLEAR_FEATURE UF_ENDPOINT_HALT
   1718  1.34     skrll 		 * on the endpoint. However, this function may be
   1719  1.34     skrll 		 * called from softint context (e.g. from umass),
   1720  1.34     skrll 		 * in that case driver gets KASSERT in cv_timedwait
   1721  1.34     skrll 		 * in xhci_do_command.
   1722  1.34     skrll 		 * To avoid this, this runs reset_endpoint and
   1723  1.34     skrll 		 * usb_transfer_complete in usb task thread
   1724  1.34     skrll 		 * asynchronously (and then umass issues clear
   1725  1.34     skrll 		 * UF_ENDPOINT_HALT).
   1726  1.34     skrll 		 */
   1727  1.34     skrll 		xfer->ux_status = err;
   1728  1.34     skrll 		xhci_clear_endpoint_stall_async(xfer);
   1729  1.34     skrll 		return;
   1730  1.34     skrll 	default:
   1731  1.34     skrll 		DPRINTFN(1, "ERR %u slot %u dci %u", trbcode, slot, dci, 0);
   1732  1.34     skrll 		err = USBD_IOERROR;
   1733  1.34     skrll 		break;
   1734  1.34     skrll 	}
   1735  1.34     skrll 	xfer->ux_status = err;
   1736  1.34     skrll 
   1737  1.34     skrll 	if ((trb_3 & XHCI_TRB_3_ED_BIT) != 0) {
   1738  1.34     skrll 		if ((trb_0 & 0x3) == 0x0) {
   1739  1.34     skrll 			callout_stop(&xfer->ux_callout);
   1740  1.34     skrll 			usb_transfer_complete(xfer);
   1741  1.34     skrll 		}
   1742  1.34     skrll 	} else {
   1743  1.34     skrll 		callout_stop(&xfer->ux_callout);
   1744  1.34     skrll 		usb_transfer_complete(xfer);
   1745  1.34     skrll 	}
   1746  1.34     skrll }
   1747  1.34     skrll 
   1748  1.34     skrll /* Process Command complete events */
   1749  1.34     skrll static void
   1750  1.50     skrll xhci_event_cmd(struct xhci_softc * const sc, const struct xhci_trb * const trb)
   1751  1.34     skrll {
   1752  1.34     skrll 	uint64_t trb_0;
   1753  1.34     skrll 	uint32_t trb_2, trb_3;
   1754  1.34     skrll 
   1755  1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1756  1.34     skrll 
   1757  1.34     skrll 	trb_0 = le64toh(trb->trb_0);
   1758  1.34     skrll 	trb_2 = le32toh(trb->trb_2);
   1759  1.34     skrll 	trb_3 = le32toh(trb->trb_3);
   1760  1.34     skrll 
   1761  1.34     skrll 	if (trb_0 == sc->sc_command_addr) {
   1762  1.34     skrll 		sc->sc_result_trb.trb_0 = trb_0;
   1763  1.34     skrll 		sc->sc_result_trb.trb_2 = trb_2;
   1764  1.34     skrll 		sc->sc_result_trb.trb_3 = trb_3;
   1765  1.34     skrll 		if (XHCI_TRB_2_ERROR_GET(trb_2) !=
   1766  1.34     skrll 		    XHCI_TRB_ERROR_SUCCESS) {
   1767  1.34     skrll 			DPRINTFN(1, "command completion "
   1768  1.34     skrll 			    "failure: 0x%016"PRIx64" 0x%08"PRIx32" "
   1769  1.34     skrll 			    "0x%08"PRIx32, trb_0, trb_2, trb_3, 0);
   1770  1.34     skrll 		}
   1771  1.34     skrll 		cv_signal(&sc->sc_command_cv);
   1772  1.34     skrll 	} else {
   1773  1.34     skrll 		DPRINTFN(1, "spurious event: %p 0x%016"PRIx64" "
   1774  1.34     skrll 		    "0x%08"PRIx32" 0x%08"PRIx32, trb, trb_0,
   1775  1.34     skrll 		    trb_2, trb_3);
   1776  1.34     skrll 	}
   1777  1.34     skrll }
   1778  1.34     skrll 
   1779  1.34     skrll /*
   1780  1.34     skrll  * Process events.
   1781  1.34     skrll  * called from xhci_softintr
   1782  1.34     skrll  */
   1783  1.34     skrll static void
   1784  1.34     skrll xhci_handle_event(struct xhci_softc * const sc,
   1785  1.34     skrll     const struct xhci_trb * const trb)
   1786  1.34     skrll {
   1787  1.34     skrll 	uint64_t trb_0;
   1788  1.34     skrll 	uint32_t trb_2, trb_3;
   1789  1.34     skrll 
   1790  1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1791  1.34     skrll 
   1792  1.34     skrll 	trb_0 = le64toh(trb->trb_0);
   1793  1.34     skrll 	trb_2 = le32toh(trb->trb_2);
   1794  1.34     skrll 	trb_3 = le32toh(trb->trb_3);
   1795  1.34     skrll 
   1796  1.34     skrll 	DPRINTFN(14, "event: %p 0x%016"PRIx64" 0x%08"PRIx32" 0x%08"PRIx32,
   1797  1.34     skrll 	    trb, trb_0, trb_2, trb_3);
   1798  1.34     skrll 
   1799  1.34     skrll 	/*
   1800  1.34     skrll 	 * 4.11.3.1, 6.4.2.1
   1801  1.34     skrll 	 * TRB Pointer is invalid for these completion codes.
   1802  1.34     skrll 	 */
   1803  1.34     skrll 	switch (XHCI_TRB_2_ERROR_GET(trb_2)) {
   1804  1.34     skrll 	case XHCI_TRB_ERROR_RING_UNDERRUN:
   1805  1.34     skrll 	case XHCI_TRB_ERROR_RING_OVERRUN:
   1806  1.34     skrll 	case XHCI_TRB_ERROR_VF_RING_FULL:
   1807  1.34     skrll 		return;
   1808  1.34     skrll 	default:
   1809  1.34     skrll 		if (trb_0 == 0) {
   1810  1.34     skrll 			return;
   1811  1.34     skrll 		}
   1812  1.34     skrll 		break;
   1813  1.34     skrll 	}
   1814  1.34     skrll 
   1815  1.34     skrll 	switch (XHCI_TRB_3_TYPE_GET(trb_3)) {
   1816  1.34     skrll 	case XHCI_TRB_EVENT_TRANSFER:
   1817  1.34     skrll 		xhci_event_transfer(sc, trb);
   1818  1.34     skrll 		break;
   1819  1.34     skrll 	case XHCI_TRB_EVENT_CMD_COMPLETE:
   1820  1.34     skrll 		xhci_event_cmd(sc, trb);
   1821  1.34     skrll 		break;
   1822  1.34     skrll 	case XHCI_TRB_EVENT_PORT_STS_CHANGE:
   1823  1.34     skrll 		xhci_rhpsc(sc, (uint32_t)((trb_0 >> 24) & 0xff));
   1824  1.34     skrll 		break;
   1825  1.34     skrll 	default:
   1826  1.34     skrll 		break;
   1827  1.34     skrll 	}
   1828  1.34     skrll }
   1829  1.34     skrll 
   1830  1.34     skrll static void
   1831  1.34     skrll xhci_softintr(void *v)
   1832  1.34     skrll {
   1833  1.34     skrll 	struct usbd_bus * const bus = v;
   1834  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   1835  1.34     skrll 	struct xhci_ring * const er = &sc->sc_er;
   1836  1.34     skrll 	struct xhci_trb *trb;
   1837  1.34     skrll 	int i, j, k;
   1838  1.34     skrll 
   1839  1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1840  1.34     skrll 
   1841  1.34     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
   1842  1.34     skrll 
   1843  1.34     skrll 	i = er->xr_ep;
   1844  1.34     skrll 	j = er->xr_cs;
   1845   1.1  jakllsch 
   1846  1.27     skrll 	DPRINTFN(16, "xr_ep %d xr_cs %d", i, j, 0, 0);
   1847  1.27     skrll 
   1848   1.1  jakllsch 	while (1) {
   1849   1.1  jakllsch 		usb_syncmem(&er->xr_dma, XHCI_TRB_SIZE * i, XHCI_TRB_SIZE,
   1850   1.1  jakllsch 		    BUS_DMASYNC_POSTREAD);
   1851   1.1  jakllsch 		trb = &er->xr_trb[i];
   1852   1.1  jakllsch 		k = (le32toh(trb->trb_3) & XHCI_TRB_3_CYCLE_BIT) ? 1 : 0;
   1853   1.1  jakllsch 
   1854   1.1  jakllsch 		if (j != k)
   1855   1.1  jakllsch 			break;
   1856   1.1  jakllsch 
   1857   1.1  jakllsch 		xhci_handle_event(sc, trb);
   1858   1.1  jakllsch 
   1859   1.1  jakllsch 		i++;
   1860   1.1  jakllsch 		if (i == XHCI_EVENT_RING_TRBS) {
   1861   1.1  jakllsch 			i = 0;
   1862   1.1  jakllsch 			j ^= 1;
   1863   1.1  jakllsch 		}
   1864   1.1  jakllsch 	}
   1865   1.1  jakllsch 
   1866   1.1  jakllsch 	er->xr_ep = i;
   1867   1.1  jakllsch 	er->xr_cs = j;
   1868   1.1  jakllsch 
   1869   1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERDP(0), xhci_ring_trbp(er, er->xr_ep) |
   1870   1.1  jakllsch 	    XHCI_ERDP_LO_BUSY);
   1871   1.1  jakllsch 
   1872  1.27     skrll 	DPRINTFN(16, "ends", 0, 0, 0, 0);
   1873   1.1  jakllsch 
   1874   1.1  jakllsch 	return;
   1875   1.1  jakllsch }
   1876   1.1  jakllsch 
   1877   1.1  jakllsch static void
   1878   1.1  jakllsch xhci_poll(struct usbd_bus *bus)
   1879   1.1  jakllsch {
   1880  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   1881   1.1  jakllsch 
   1882  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1883   1.1  jakllsch 
   1884  1.25     skrll 	mutex_spin_enter(&sc->sc_intr_lock);
   1885   1.1  jakllsch 	xhci_intr1(sc);
   1886  1.25     skrll 	mutex_spin_exit(&sc->sc_intr_lock);
   1887   1.1  jakllsch 
   1888   1.1  jakllsch 	return;
   1889   1.1  jakllsch }
   1890   1.1  jakllsch 
   1891  1.34     skrll static struct usbd_xfer *
   1892  1.34     skrll xhci_allocx(struct usbd_bus *bus, unsigned int nframes)
   1893   1.1  jakllsch {
   1894  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   1895  1.34     skrll 	struct usbd_xfer *xfer;
   1896   1.1  jakllsch 
   1897  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1898   1.1  jakllsch 
   1899   1.1  jakllsch 	xfer = pool_cache_get(sc->sc_xferpool, PR_NOWAIT);
   1900   1.1  jakllsch 	if (xfer != NULL) {
   1901   1.6     skrll 		memset(xfer, 0, sizeof(struct xhci_xfer));
   1902   1.1  jakllsch #ifdef DIAGNOSTIC
   1903  1.34     skrll 		xfer->ux_state = XFER_BUSY;
   1904   1.1  jakllsch #endif
   1905   1.1  jakllsch 	}
   1906   1.1  jakllsch 
   1907   1.1  jakllsch 	return xfer;
   1908   1.1  jakllsch }
   1909   1.1  jakllsch 
   1910   1.1  jakllsch static void
   1911  1.34     skrll xhci_freex(struct usbd_bus *bus, struct usbd_xfer *xfer)
   1912   1.1  jakllsch {
   1913  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   1914   1.1  jakllsch 
   1915  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1916   1.1  jakllsch 
   1917   1.1  jakllsch #ifdef DIAGNOSTIC
   1918  1.34     skrll 	if (xfer->ux_state != XFER_BUSY) {
   1919  1.27     skrll 		DPRINTFN(0, "xfer=%p not busy, 0x%08x",
   1920  1.34     skrll 		    xfer, xfer->ux_state, 0, 0);
   1921   1.1  jakllsch 	}
   1922  1.34     skrll 	xfer->ux_state = XFER_FREE;
   1923   1.1  jakllsch #endif
   1924   1.1  jakllsch 	pool_cache_put(sc->sc_xferpool, xfer);
   1925   1.1  jakllsch }
   1926   1.1  jakllsch 
   1927   1.1  jakllsch static void
   1928   1.1  jakllsch xhci_get_lock(struct usbd_bus *bus, kmutex_t **lock)
   1929   1.1  jakllsch {
   1930  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   1931   1.1  jakllsch 
   1932   1.1  jakllsch 	*lock = &sc->sc_lock;
   1933   1.1  jakllsch }
   1934   1.1  jakllsch 
   1935  1.34     skrll extern uint32_t usb_cookie_no;
   1936   1.1  jakllsch 
   1937  1.34     skrll /*
   1938  1.41     skrll  * xHCI 4.3
   1939  1.41     skrll  * Called when uhub_explore finds a new device (via usbd_new_device).
   1940  1.41     skrll  * Port initialization and speed detection (4.3.1) are already done in uhub.c.
   1941  1.41     skrll  * This function does:
   1942  1.41     skrll  *   Allocate and construct dev structure of default endpoint (ep0).
   1943  1.41     skrll  *   Allocate and open pipe of ep0.
   1944  1.41     skrll  *   Enable slot and initialize slot context.
   1945  1.41     skrll  *   Set Address.
   1946  1.41     skrll  *   Read initial device descriptor.
   1947  1.34     skrll  *   Determine initial MaxPacketSize (mps) by speed.
   1948  1.41     skrll  *   Read full device descriptor.
   1949  1.41     skrll  *   Register this device.
   1950  1.34     skrll  */
   1951   1.1  jakllsch static usbd_status
   1952  1.34     skrll xhci_new_device(device_t parent, struct usbd_bus *bus, int depth,
   1953   1.1  jakllsch     int speed, int port, struct usbd_port *up)
   1954   1.1  jakllsch {
   1955  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   1956  1.34     skrll 	struct usbd_device *dev;
   1957   1.1  jakllsch 	usbd_status err;
   1958   1.1  jakllsch 	usb_device_descriptor_t *dd;
   1959   1.1  jakllsch 	struct xhci_slot *xs;
   1960   1.1  jakllsch 	uint32_t *cp;
   1961   1.1  jakllsch 
   1962  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1963  1.51     skrll 	DPRINTFN(4, "port %u depth %u speed %u up %p", port, depth, speed, up);
   1964  1.27     skrll 
   1965  1.34     skrll 	dev = kmem_zalloc(sizeof(*dev), KM_SLEEP);
   1966   1.1  jakllsch 	if (dev == NULL)
   1967   1.1  jakllsch 		return USBD_NOMEM;
   1968   1.1  jakllsch 
   1969  1.34     skrll 	dev->ud_bus = bus;
   1970  1.51     skrll 	dev->ud_quirks = &usbd_no_quirk;
   1971  1.51     skrll 	dev->ud_addr = 0;
   1972  1.51     skrll 	dev->ud_ddesc.bMaxPacketSize = 0;
   1973  1.51     skrll 	dev->ud_depth = depth;
   1974  1.51     skrll 	dev->ud_powersrc = up;
   1975  1.51     skrll 	dev->ud_myhub = up->up_parent;
   1976  1.51     skrll 	dev->ud_speed = speed;
   1977  1.51     skrll 	dev->ud_langid = USBD_NOLANG;
   1978  1.51     skrll 	dev->ud_cookie.cookie = ++usb_cookie_no;
   1979   1.1  jakllsch 
   1980   1.1  jakllsch 	/* Set up default endpoint handle. */
   1981  1.34     skrll 	dev->ud_ep0.ue_edesc = &dev->ud_ep0desc;
   1982  1.51     skrll 	/* doesn't matter, just don't let it uninitialized */
   1983  1.51     skrll 	dev->ud_ep0.ue_toggle = 0;
   1984   1.1  jakllsch 
   1985   1.1  jakllsch 	/* Set up default endpoint descriptor. */
   1986  1.34     skrll 	dev->ud_ep0desc.bLength = USB_ENDPOINT_DESCRIPTOR_SIZE;
   1987  1.34     skrll 	dev->ud_ep0desc.bDescriptorType = UDESC_ENDPOINT;
   1988  1.34     skrll 	dev->ud_ep0desc.bEndpointAddress = USB_CONTROL_ENDPOINT;
   1989  1.34     skrll 	dev->ud_ep0desc.bmAttributes = UE_CONTROL;
   1990  1.51     skrll 	dev->ud_ep0desc.bInterval = 0;
   1991  1.50     skrll 
   1992  1.34     skrll 	/* 4.3,  4.8.2.1 */
   1993  1.34     skrll 	switch (speed) {
   1994  1.34     skrll 	case USB_SPEED_SUPER:
   1995  1.34     skrll 	case USB_SPEED_SUPER_PLUS:
   1996  1.34     skrll 		USETW(dev->ud_ep0desc.wMaxPacketSize, USB_3_MAX_CTRL_PACKET);
   1997  1.34     skrll 		break;
   1998  1.34     skrll 	case USB_SPEED_FULL:
   1999  1.34     skrll 		/* XXX using 64 as initial mps of ep0 in FS */
   2000  1.34     skrll 	case USB_SPEED_HIGH:
   2001  1.34     skrll 		USETW(dev->ud_ep0desc.wMaxPacketSize, USB_2_MAX_CTRL_PACKET);
   2002  1.34     skrll 		break;
   2003  1.34     skrll 	case USB_SPEED_LOW:
   2004  1.34     skrll 	default:
   2005  1.34     skrll 		USETW(dev->ud_ep0desc.wMaxPacketSize, USB_MAX_IPACKET);
   2006  1.34     skrll 		break;
   2007  1.34     skrll 	}
   2008   1.1  jakllsch 
   2009  1.51     skrll 	up->up_dev = dev;
   2010  1.51     skrll 
   2011  1.51     skrll 	/* Establish the default pipe. */
   2012  1.51     skrll 	err = usbd_setup_pipe(dev, 0, &dev->ud_ep0, USBD_DEFAULT_INTERVAL,
   2013  1.51     skrll 	    &dev->ud_pipe0);
   2014  1.51     skrll 	if (err) {
   2015  1.51     skrll 		goto bad;
   2016  1.51     skrll 	}
   2017   1.1  jakllsch 
   2018  1.51     skrll 	dd = &dev->ud_ddesc;
   2019   1.1  jakllsch 
   2020  1.51     skrll 	if ((depth == 0) && (port == 0)) {
   2021  1.51     skrll 		KASSERT(bus->ub_devices[dev->ud_addr] == NULL);
   2022  1.51     skrll 		bus->ub_devices[dev->ud_addr] = dev;
   2023  1.51     skrll 		err = usbd_get_initial_ddesc(dev, dd);
   2024   1.1  jakllsch 		if (err)
   2025  1.34     skrll 			goto bad;
   2026   1.1  jakllsch 		err = usbd_reload_device_desc(dev);
   2027   1.1  jakllsch 		if (err)
   2028  1.34     skrll 			goto bad;
   2029   1.1  jakllsch 	} else {
   2030  1.49     skrll 		uint8_t slot = 0;
   2031  1.49     skrll 
   2032  1.48     skrll 		/* 4.3.2 */
   2033   1.1  jakllsch 		err = xhci_enable_slot(sc, &slot);
   2034   1.1  jakllsch 		if (err)
   2035  1.34     skrll 			goto bad;
   2036  1.50     skrll 
   2037   1.1  jakllsch 		xs = &sc->sc_slots[slot];
   2038  1.34     skrll 		dev->ud_hcpriv = xs;
   2039  1.50     skrll 
   2040  1.48     skrll 		/* 4.3.3 initialize slot structure */
   2041  1.48     skrll 		err = xhci_init_slot(dev, slot);
   2042  1.34     skrll 		if (err) {
   2043  1.34     skrll 			dev->ud_hcpriv = NULL;
   2044  1.34     skrll 			/*
   2045  1.34     skrll 			 * We have to disable_slot here because
   2046  1.34     skrll 			 * xs->xs_idx == 0 when xhci_init_slot fails,
   2047  1.34     skrll 			 * in that case usbd_remove_dev won't work.
   2048  1.34     skrll 			 */
   2049  1.34     skrll 			mutex_enter(&sc->sc_lock);
   2050  1.34     skrll 			xhci_disable_slot(sc, slot);
   2051  1.34     skrll 			mutex_exit(&sc->sc_lock);
   2052  1.34     skrll 			goto bad;
   2053  1.34     skrll 		}
   2054  1.34     skrll 
   2055  1.48     skrll 		/* 4.3.4 Address Assignment */
   2056  1.51     skrll 		err = xhci_set_address(dev, slot, false);
   2057  1.48     skrll 		if (err)
   2058  1.48     skrll 			goto bad;
   2059  1.48     skrll 
   2060  1.34     skrll 		/* Allow device time to set new address */
   2061  1.34     skrll 		usbd_delay_ms(dev, USB_SET_ADDRESS_SETTLE);
   2062  1.50     skrll 
   2063   1.1  jakllsch 		cp = xhci_slot_get_dcv(sc, xs, XHCI_DCI_SLOT);
   2064   1.1  jakllsch 		//hexdump("slot context", cp, sc->sc_ctxsz);
   2065  1.49     skrll 		uint8_t addr = XHCI_SCTX_3_DEV_ADDR_GET(cp[3]);
   2066  1.27     skrll 		DPRINTFN(4, "device address %u", addr, 0, 0, 0);
   2067   1.1  jakllsch 		/* XXX ensure we know when the hardware does something
   2068   1.1  jakllsch 		   we can't yet cope with */
   2069   1.1  jakllsch 		KASSERT(addr >= 1 && addr <= 127);
   2070  1.34     skrll 		dev->ud_addr = addr;
   2071  1.34     skrll 		/* XXX dev->ud_addr not necessarily unique on bus */
   2072  1.34     skrll 		KASSERT(bus->ub_devices[dev->ud_addr] == NULL);
   2073  1.34     skrll 		bus->ub_devices[dev->ud_addr] = dev;
   2074   1.1  jakllsch 
   2075   1.1  jakllsch 		err = usbd_get_initial_ddesc(dev, dd);
   2076   1.1  jakllsch 		if (err)
   2077  1.34     skrll 			goto bad;
   2078  1.50     skrll 
   2079  1.24     skrll 		/* 4.8.2.1 */
   2080  1.34     skrll 		if (USB_IS_SS(speed)) {
   2081  1.34     skrll 			if (dd->bMaxPacketSize != 9) {
   2082  1.34     skrll 				printf("%s: invalid mps 2^%u for SS ep0,"
   2083  1.34     skrll 				    " using 512\n",
   2084  1.34     skrll 				    device_xname(sc->sc_dev),
   2085  1.34     skrll 				    dd->bMaxPacketSize);
   2086  1.34     skrll 				dd->bMaxPacketSize = 9;
   2087  1.34     skrll 			}
   2088  1.34     skrll 			USETW(dev->ud_ep0desc.wMaxPacketSize,
   2089  1.24     skrll 			    (1 << dd->bMaxPacketSize));
   2090  1.34     skrll 		} else
   2091  1.34     skrll 			USETW(dev->ud_ep0desc.wMaxPacketSize,
   2092  1.24     skrll 			    dd->bMaxPacketSize);
   2093  1.27     skrll 		DPRINTFN(4, "bMaxPacketSize %u", dd->bMaxPacketSize, 0, 0, 0);
   2094  1.24     skrll 		xhci_update_ep0_mps(sc, xs,
   2095  1.34     skrll 		    UGETW(dev->ud_ep0desc.wMaxPacketSize));
   2096  1.50     skrll 
   2097   1.1  jakllsch 		err = usbd_reload_device_desc(dev);
   2098   1.1  jakllsch 		if (err)
   2099  1.34     skrll 			goto bad;
   2100   1.1  jakllsch 	}
   2101   1.1  jakllsch 
   2102  1.27     skrll 	DPRINTFN(1, "adding unit addr=%d, rev=%02x,",
   2103  1.34     skrll 		dev->ud_addr, UGETW(dd->bcdUSB), 0, 0);
   2104  1.27     skrll 	DPRINTFN(1, " class=%d, subclass=%d, protocol=%d,",
   2105  1.27     skrll 		dd->bDeviceClass, dd->bDeviceSubClass,
   2106  1.27     skrll 		dd->bDeviceProtocol, 0);
   2107  1.27     skrll 	DPRINTFN(1, " mps=%d, len=%d, noconf=%d, speed=%d",
   2108  1.27     skrll 		dd->bMaxPacketSize, dd->bLength, dd->bNumConfigurations,
   2109  1.34     skrll 		dev->ud_speed);
   2110   1.1  jakllsch 
   2111  1.33     skrll 	usbd_get_device_strings(dev);
   2112  1.33     skrll 
   2113   1.1  jakllsch 	usbd_add_dev_event(USB_EVENT_DEVICE_ATTACH, dev);
   2114   1.1  jakllsch 
   2115   1.1  jakllsch 	if ((depth == 0) && (port == 0)) {
   2116   1.1  jakllsch 		usbd_attach_roothub(parent, dev);
   2117  1.34     skrll 		DPRINTFN(1, "root_hub %p", bus->ub_roothub, 0, 0, 0);
   2118   1.1  jakllsch 		return USBD_NORMAL_COMPLETION;
   2119   1.1  jakllsch 	}
   2120   1.1  jakllsch 
   2121   1.1  jakllsch 
   2122  1.34     skrll 	err = usbd_probe_and_attach(parent, dev, port, dev->ud_addr);
   2123  1.34     skrll  bad:
   2124  1.34     skrll 	if (err != USBD_NORMAL_COMPLETION) {
   2125   1.1  jakllsch 		usbd_remove_device(dev, up);
   2126   1.1  jakllsch 	}
   2127   1.1  jakllsch 
   2128  1.34     skrll 	return err;
   2129   1.1  jakllsch }
   2130   1.1  jakllsch 
   2131   1.1  jakllsch static usbd_status
   2132   1.1  jakllsch xhci_ring_init(struct xhci_softc * const sc, struct xhci_ring * const xr,
   2133   1.1  jakllsch     size_t ntrb, size_t align)
   2134   1.1  jakllsch {
   2135   1.1  jakllsch 	usbd_status err;
   2136   1.1  jakllsch 	size_t size = ntrb * XHCI_TRB_SIZE;
   2137   1.1  jakllsch 
   2138  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2139  1.27     skrll 
   2140   1.1  jakllsch 	err = usb_allocmem(&sc->sc_bus, size, align, &xr->xr_dma);
   2141   1.1  jakllsch 	if (err)
   2142   1.1  jakllsch 		return err;
   2143   1.1  jakllsch 	mutex_init(&xr->xr_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
   2144   1.1  jakllsch 	xr->xr_cookies = kmem_zalloc(sizeof(*xr->xr_cookies) * ntrb, KM_SLEEP);
   2145   1.1  jakllsch 	xr->xr_trb = xhci_ring_trbv(xr, 0);
   2146   1.1  jakllsch 	xr->xr_ntrb = ntrb;
   2147   1.1  jakllsch 	xr->xr_ep = 0;
   2148   1.1  jakllsch 	xr->xr_cs = 1;
   2149   1.1  jakllsch 	memset(xr->xr_trb, 0, size);
   2150   1.1  jakllsch 	usb_syncmem(&xr->xr_dma, 0, size, BUS_DMASYNC_PREWRITE);
   2151   1.1  jakllsch 	xr->is_halted = false;
   2152   1.1  jakllsch 
   2153   1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   2154   1.1  jakllsch }
   2155   1.1  jakllsch 
   2156   1.1  jakllsch static void
   2157   1.1  jakllsch xhci_ring_free(struct xhci_softc * const sc, struct xhci_ring * const xr)
   2158   1.1  jakllsch {
   2159   1.1  jakllsch 	usb_freemem(&sc->sc_bus, &xr->xr_dma);
   2160   1.1  jakllsch 	mutex_destroy(&xr->xr_lock);
   2161   1.1  jakllsch 	kmem_free(xr->xr_cookies, sizeof(*xr->xr_cookies) * xr->xr_ntrb);
   2162   1.1  jakllsch }
   2163   1.1  jakllsch 
   2164   1.1  jakllsch static void
   2165   1.1  jakllsch xhci_ring_put(struct xhci_softc * const sc, struct xhci_ring * const xr,
   2166   1.1  jakllsch     void *cookie, struct xhci_trb * const trbs, size_t ntrbs)
   2167   1.1  jakllsch {
   2168   1.1  jakllsch 	size_t i;
   2169   1.1  jakllsch 	u_int ri;
   2170   1.1  jakllsch 	u_int cs;
   2171   1.1  jakllsch 	uint64_t parameter;
   2172   1.1  jakllsch 	uint32_t status;
   2173   1.1  jakllsch 	uint32_t control;
   2174   1.1  jakllsch 
   2175  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2176  1.27     skrll 
   2177  1.34     skrll 	KASSERT(ntrbs <= XHCI_XFER_NTRB);
   2178   1.1  jakllsch 	for (i = 0; i < ntrbs; i++) {
   2179  1.27     skrll 		DPRINTFN(12, "xr %p trbs %p num %zu", xr, trbs, i, 0);
   2180  1.27     skrll 		DPRINTFN(12, " %016"PRIx64" %08"PRIx32" %08"PRIx32,
   2181  1.27     skrll 		    trbs[i].trb_0, trbs[i].trb_2, trbs[i].trb_3, 0);
   2182   1.1  jakllsch 		KASSERT(XHCI_TRB_3_TYPE_GET(trbs[i].trb_3) !=
   2183   1.1  jakllsch 		    XHCI_TRB_TYPE_LINK);
   2184   1.1  jakllsch 	}
   2185   1.1  jakllsch 
   2186  1.27     skrll 	DPRINTFN(12, "%p xr_ep 0x%x xr_cs %u", xr, xr->xr_ep, xr->xr_cs, 0);
   2187   1.1  jakllsch 
   2188   1.1  jakllsch 	ri = xr->xr_ep;
   2189   1.1  jakllsch 	cs = xr->xr_cs;
   2190   1.1  jakllsch 
   2191  1.11       dsl 	/*
   2192  1.11       dsl 	 * Although the xhci hardware can do scatter/gather dma from
   2193  1.11       dsl 	 * arbitrary sized buffers, there is a non-obvious restriction
   2194  1.11       dsl 	 * that a LINK trb is only allowed at the end of a burst of
   2195  1.11       dsl 	 * transfers - which might be 16kB.
   2196  1.11       dsl 	 * Arbitrary aligned LINK trb definitely fail on Ivy bridge.
   2197  1.11       dsl 	 * The simple solution is not to allow a LINK trb in the middle
   2198  1.11       dsl 	 * of anything - as here.
   2199  1.13       dsl 	 * XXX: (dsl) There are xhci controllers out there (eg some made by
   2200  1.13       dsl 	 * ASMedia) that seem to lock up if they process a LINK trb but
   2201  1.13       dsl 	 * cannot process the linked-to trb yet.
   2202  1.13       dsl 	 * The code should write the 'cycle' bit on the link trb AFTER
   2203  1.13       dsl 	 * adding the other trb.
   2204  1.11       dsl 	 */
   2205   1.1  jakllsch 	if (ri + ntrbs >= (xr->xr_ntrb - 1)) {
   2206   1.1  jakllsch 		parameter = xhci_ring_trbp(xr, 0);
   2207   1.1  jakllsch 		status = 0;
   2208   1.1  jakllsch 		control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_LINK) |
   2209   1.1  jakllsch 		    XHCI_TRB_3_TC_BIT | (cs ? XHCI_TRB_3_CYCLE_BIT : 0);
   2210  1.34     skrll 		xhci_trb_put(&xr->xr_trb[ri], parameter, status, control);
   2211   1.1  jakllsch 		usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * ri, XHCI_TRB_SIZE * 1,
   2212   1.1  jakllsch 		    BUS_DMASYNC_PREWRITE);
   2213   1.1  jakllsch 		xr->xr_cookies[ri] = NULL;
   2214   1.1  jakllsch 		xr->xr_ep = 0;
   2215   1.1  jakllsch 		xr->xr_cs ^= 1;
   2216   1.1  jakllsch 		ri = xr->xr_ep;
   2217   1.1  jakllsch 		cs = xr->xr_cs;
   2218   1.1  jakllsch 	}
   2219   1.1  jakllsch 
   2220   1.1  jakllsch 	ri++;
   2221   1.1  jakllsch 
   2222  1.11       dsl 	/* Write any subsequent TRB first */
   2223   1.1  jakllsch 	for (i = 1; i < ntrbs; i++) {
   2224   1.1  jakllsch 		parameter = trbs[i].trb_0;
   2225   1.1  jakllsch 		status = trbs[i].trb_2;
   2226   1.1  jakllsch 		control = trbs[i].trb_3;
   2227   1.1  jakllsch 
   2228   1.1  jakllsch 		if (cs) {
   2229   1.1  jakllsch 			control |= XHCI_TRB_3_CYCLE_BIT;
   2230   1.1  jakllsch 		} else {
   2231   1.1  jakllsch 			control &= ~XHCI_TRB_3_CYCLE_BIT;
   2232   1.1  jakllsch 		}
   2233   1.1  jakllsch 
   2234  1.34     skrll 		xhci_trb_put(&xr->xr_trb[ri], parameter, status, control);
   2235   1.1  jakllsch 		usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * ri, XHCI_TRB_SIZE * 1,
   2236   1.1  jakllsch 		    BUS_DMASYNC_PREWRITE);
   2237   1.1  jakllsch 		xr->xr_cookies[ri] = cookie;
   2238   1.1  jakllsch 		ri++;
   2239   1.1  jakllsch 	}
   2240   1.1  jakllsch 
   2241  1.11       dsl 	/* Write the first TRB last */
   2242   1.1  jakllsch 	i = 0;
   2243  1.34     skrll 	parameter = trbs[i].trb_0;
   2244  1.34     skrll 	status = trbs[i].trb_2;
   2245  1.34     skrll 	control = trbs[i].trb_3;
   2246   1.1  jakllsch 
   2247  1.34     skrll 	if (xr->xr_cs) {
   2248  1.34     skrll 		control |= XHCI_TRB_3_CYCLE_BIT;
   2249  1.34     skrll 	} else {
   2250  1.34     skrll 		control &= ~XHCI_TRB_3_CYCLE_BIT;
   2251  1.34     skrll 	}
   2252   1.1  jakllsch 
   2253  1.34     skrll 	xhci_trb_put(&xr->xr_trb[xr->xr_ep], parameter, status, control);
   2254  1.47   mlelstv 	usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * xr->xr_ep, XHCI_TRB_SIZE * 1,
   2255  1.34     skrll 	    BUS_DMASYNC_PREWRITE);
   2256  1.34     skrll 	xr->xr_cookies[xr->xr_ep] = cookie;
   2257   1.1  jakllsch 
   2258   1.1  jakllsch 	xr->xr_ep = ri;
   2259   1.1  jakllsch 	xr->xr_cs = cs;
   2260   1.1  jakllsch 
   2261  1.27     skrll 	DPRINTFN(12, "%p xr_ep 0x%x xr_cs %u", xr, xr->xr_ep, xr->xr_cs, 0);
   2262   1.1  jakllsch }
   2263   1.1  jakllsch 
   2264  1.34     skrll /*
   2265  1.39     skrll  * Stop execution commands, purge all commands on command ring, and
   2266  1.39     skrll  * rewind enqueue pointer.
   2267  1.39     skrll  */
   2268  1.39     skrll static void
   2269  1.39     skrll xhci_abort_command(struct xhci_softc *sc)
   2270  1.39     skrll {
   2271  1.39     skrll 	struct xhci_ring * const cr = &sc->sc_cr;
   2272  1.39     skrll 	uint64_t crcr;
   2273  1.39     skrll 	int i;
   2274  1.39     skrll 
   2275  1.39     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2276  1.39     skrll 	DPRINTFN(14, "command %#"PRIx64" timeout, aborting",
   2277  1.39     skrll 	    sc->sc_command_addr, 0, 0, 0);
   2278  1.39     skrll 
   2279  1.39     skrll 	mutex_enter(&cr->xr_lock);
   2280  1.39     skrll 
   2281  1.39     skrll 	/* 4.6.1.2 Aborting a Command */
   2282  1.39     skrll 	crcr = xhci_op_read_8(sc, XHCI_CRCR);
   2283  1.39     skrll 	xhci_op_write_8(sc, XHCI_CRCR, crcr | XHCI_CRCR_LO_CA);
   2284  1.39     skrll 
   2285  1.39     skrll 	for (i = 0; i < 500; i++) {
   2286  1.39     skrll 		crcr = xhci_op_read_8(sc, XHCI_CRCR);
   2287  1.39     skrll 		if ((crcr & XHCI_CRCR_LO_CRR) == 0)
   2288  1.39     skrll 			break;
   2289  1.39     skrll 		usb_delay_ms(&sc->sc_bus, 1);
   2290  1.39     skrll 	}
   2291  1.39     skrll 	if ((crcr & XHCI_CRCR_LO_CRR) != 0) {
   2292  1.39     skrll 		DPRINTFN(1, "Command Abort timeout", 0, 0, 0, 0);
   2293  1.39     skrll 		/* reset HC here? */
   2294  1.39     skrll 	}
   2295  1.39     skrll 
   2296  1.39     skrll 	/* reset command ring dequeue pointer */
   2297  1.39     skrll 	cr->xr_ep = 0;
   2298  1.39     skrll 	cr->xr_cs = 1;
   2299  1.39     skrll 	xhci_op_write_8(sc, XHCI_CRCR, xhci_ring_trbp(cr, 0) | cr->xr_cs);
   2300  1.39     skrll 
   2301  1.39     skrll 	mutex_exit(&cr->xr_lock);
   2302  1.39     skrll }
   2303  1.39     skrll 
   2304  1.39     skrll /*
   2305  1.34     skrll  * Put a command on command ring, ring bell, set timer, and cv_timedwait.
   2306  1.34     skrll  * Command completion is notified by cv_signal from xhci_handle_event
   2307  1.34     skrll  * (called from interrupt from xHCI), or timed-out.
   2308  1.34     skrll  * Command validation is performed in xhci_handle_event by checking if
   2309  1.34     skrll  * trb_0 in CMD_COMPLETE TRB and sc->sc_command_addr are identical.
   2310  1.34     skrll  */
   2311   1.1  jakllsch static usbd_status
   2312  1.50     skrll xhci_do_command_locked(struct xhci_softc * const sc,
   2313  1.50     skrll     struct xhci_trb * const trb, int timeout)
   2314   1.1  jakllsch {
   2315   1.1  jakllsch 	struct xhci_ring * const cr = &sc->sc_cr;
   2316   1.1  jakllsch 	usbd_status err;
   2317   1.1  jakllsch 
   2318  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2319  1.27     skrll 	DPRINTFN(12, "input: 0x%016"PRIx64" 0x%08"PRIx32" 0x%08"PRIx32,
   2320  1.27     skrll 	    trb->trb_0, trb->trb_2, trb->trb_3, 0);
   2321   1.1  jakllsch 
   2322  1.34     skrll 	KASSERTMSG(!cpu_intr_p() && !cpu_softintr_p(), "called from intr ctx");
   2323  1.34     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   2324   1.1  jakllsch 
   2325  1.34     skrll 	/* XXX KASSERT may fire when cv_timedwait unlocks sc_lock */
   2326   1.1  jakllsch 	KASSERT(sc->sc_command_addr == 0);
   2327   1.1  jakllsch 	sc->sc_command_addr = xhci_ring_trbp(cr, cr->xr_ep);
   2328   1.1  jakllsch 
   2329   1.1  jakllsch 	mutex_enter(&cr->xr_lock);
   2330   1.1  jakllsch 	xhci_ring_put(sc, cr, NULL, trb, 1);
   2331   1.1  jakllsch 	mutex_exit(&cr->xr_lock);
   2332   1.1  jakllsch 
   2333   1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(0), 0);
   2334   1.1  jakllsch 
   2335   1.1  jakllsch 	if (cv_timedwait(&sc->sc_command_cv, &sc->sc_lock,
   2336   1.1  jakllsch 	    MAX(1, mstohz(timeout))) == EWOULDBLOCK) {
   2337  1.39     skrll 		xhci_abort_command(sc);
   2338   1.1  jakllsch 		err = USBD_TIMEOUT;
   2339   1.1  jakllsch 		goto timedout;
   2340   1.1  jakllsch 	}
   2341   1.1  jakllsch 
   2342   1.1  jakllsch 	trb->trb_0 = sc->sc_result_trb.trb_0;
   2343   1.1  jakllsch 	trb->trb_2 = sc->sc_result_trb.trb_2;
   2344   1.1  jakllsch 	trb->trb_3 = sc->sc_result_trb.trb_3;
   2345   1.1  jakllsch 
   2346  1.27     skrll 	DPRINTFN(12, "output: 0x%016"PRIx64" 0x%08"PRIx32" 0x%08"PRIx32"",
   2347  1.27     skrll 	    trb->trb_0, trb->trb_2, trb->trb_3, 0);
   2348   1.1  jakllsch 
   2349   1.1  jakllsch 	switch (XHCI_TRB_2_ERROR_GET(trb->trb_2)) {
   2350   1.1  jakllsch 	case XHCI_TRB_ERROR_SUCCESS:
   2351   1.1  jakllsch 		err = USBD_NORMAL_COMPLETION;
   2352   1.1  jakllsch 		break;
   2353   1.1  jakllsch 	default:
   2354   1.1  jakllsch 	case 192 ... 223:
   2355   1.1  jakllsch 		err = USBD_IOERROR;
   2356   1.1  jakllsch 		break;
   2357   1.1  jakllsch 	case 224 ... 255:
   2358   1.1  jakllsch 		err = USBD_NORMAL_COMPLETION;
   2359   1.1  jakllsch 		break;
   2360   1.1  jakllsch 	}
   2361   1.1  jakllsch 
   2362   1.1  jakllsch timedout:
   2363   1.1  jakllsch 	sc->sc_command_addr = 0;
   2364  1.34     skrll 	return err;
   2365  1.34     skrll }
   2366  1.34     skrll 
   2367  1.34     skrll static usbd_status
   2368  1.34     skrll xhci_do_command(struct xhci_softc * const sc, struct xhci_trb * const trb,
   2369  1.34     skrll     int timeout)
   2370  1.34     skrll {
   2371  1.34     skrll 
   2372  1.34     skrll 	mutex_enter(&sc->sc_lock);
   2373  1.38     skrll 	usbd_status ret = xhci_do_command_locked(sc, trb, timeout);
   2374   1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   2375  1.34     skrll 
   2376  1.34     skrll 	return ret;
   2377   1.1  jakllsch }
   2378   1.1  jakllsch 
   2379   1.1  jakllsch static usbd_status
   2380   1.1  jakllsch xhci_enable_slot(struct xhci_softc * const sc, uint8_t * const slotp)
   2381   1.1  jakllsch {
   2382   1.1  jakllsch 	struct xhci_trb trb;
   2383   1.1  jakllsch 	usbd_status err;
   2384   1.1  jakllsch 
   2385  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2386  1.27     skrll 
   2387   1.1  jakllsch 	trb.trb_0 = 0;
   2388   1.1  jakllsch 	trb.trb_2 = 0;
   2389   1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ENABLE_SLOT);
   2390   1.1  jakllsch 
   2391   1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   2392   1.1  jakllsch 	if (err != USBD_NORMAL_COMPLETION) {
   2393   1.1  jakllsch 		return err;
   2394   1.1  jakllsch 	}
   2395   1.1  jakllsch 
   2396   1.1  jakllsch 	*slotp = XHCI_TRB_3_SLOT_GET(trb.trb_3);
   2397   1.1  jakllsch 
   2398   1.1  jakllsch 	return err;
   2399   1.1  jakllsch }
   2400   1.1  jakllsch 
   2401  1.34     skrll /*
   2402  1.41     skrll  * xHCI 4.6.4
   2403  1.41     skrll  * Deallocate ring and device/input context DMA buffers, and disable_slot.
   2404  1.41     skrll  * All endpoints in the slot should be stopped.
   2405  1.34     skrll  * Should be called with sc_lock held.
   2406  1.34     skrll  */
   2407  1.34     skrll static usbd_status
   2408  1.34     skrll xhci_disable_slot(struct xhci_softc * const sc, uint8_t slot)
   2409  1.34     skrll {
   2410  1.34     skrll 	struct xhci_trb trb;
   2411  1.34     skrll 	struct xhci_slot *xs;
   2412  1.34     skrll 	usbd_status err;
   2413  1.34     skrll 
   2414  1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2415  1.34     skrll 
   2416  1.34     skrll 	if (sc->sc_dying)
   2417  1.34     skrll 		return USBD_IOERROR;
   2418  1.34     skrll 
   2419  1.34     skrll 	trb.trb_0 = 0;
   2420  1.34     skrll 	trb.trb_2 = 0;
   2421  1.34     skrll 	trb.trb_3 = htole32(
   2422  1.34     skrll 		XHCI_TRB_3_SLOT_SET(slot) |
   2423  1.34     skrll 		XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_DISABLE_SLOT));
   2424  1.34     skrll 
   2425  1.34     skrll 	err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
   2426  1.34     skrll 
   2427  1.34     skrll 	if (!err) {
   2428  1.34     skrll 		xs = &sc->sc_slots[slot];
   2429  1.34     skrll 		if (xs->xs_idx != 0) {
   2430  1.48     skrll 			xhci_free_slot(sc, xs, XHCI_DCI_SLOT + 1, 32);
   2431  1.34     skrll 			xhci_set_dcba(sc, 0, slot);
   2432  1.34     skrll 			memset(xs, 0, sizeof(*xs));
   2433  1.34     skrll 		}
   2434  1.34     skrll 	}
   2435  1.34     skrll 
   2436  1.34     skrll 	return err;
   2437  1.34     skrll }
   2438  1.34     skrll 
   2439  1.34     skrll /*
   2440  1.41     skrll  * Set address of device and transition slot state from ENABLED to ADDRESSED
   2441  1.41     skrll  * if Block Setaddress Request (BSR) is false.
   2442  1.41     skrll  * If BSR==true, transition slot state from ENABLED to DEFAULT.
   2443  1.34     skrll  * see xHCI 1.1  4.5.3, 3.3.4
   2444  1.41     skrll  * Should be called without sc_lock held.
   2445  1.34     skrll  */
   2446   1.1  jakllsch static usbd_status
   2447   1.1  jakllsch xhci_address_device(struct xhci_softc * const sc,
   2448   1.1  jakllsch     uint64_t icp, uint8_t slot_id, bool bsr)
   2449   1.1  jakllsch {
   2450   1.1  jakllsch 	struct xhci_trb trb;
   2451   1.1  jakllsch 	usbd_status err;
   2452   1.1  jakllsch 
   2453  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2454  1.27     skrll 
   2455   1.1  jakllsch 	trb.trb_0 = icp;
   2456   1.1  jakllsch 	trb.trb_2 = 0;
   2457   1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(slot_id) |
   2458   1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ADDRESS_DEVICE) |
   2459   1.1  jakllsch 	    (bsr ? XHCI_TRB_3_BSR_BIT : 0);
   2460   1.1  jakllsch 
   2461   1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   2462  1.34     skrll 
   2463  1.34     skrll 	if (XHCI_TRB_2_ERROR_GET(trb.trb_2) == XHCI_TRB_ERROR_NO_SLOTS)
   2464  1.34     skrll 		err = USBD_NO_ADDR;
   2465  1.34     skrll 
   2466   1.1  jakllsch 	return err;
   2467   1.1  jakllsch }
   2468   1.1  jakllsch 
   2469   1.1  jakllsch static usbd_status
   2470   1.1  jakllsch xhci_update_ep0_mps(struct xhci_softc * const sc,
   2471   1.1  jakllsch     struct xhci_slot * const xs, u_int mps)
   2472   1.1  jakllsch {
   2473   1.1  jakllsch 	struct xhci_trb trb;
   2474   1.1  jakllsch 	usbd_status err;
   2475   1.1  jakllsch 	uint32_t * cp;
   2476   1.1  jakllsch 
   2477  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2478  1.27     skrll 	DPRINTFN(4, "slot %u mps %u", xs->xs_idx, mps, 0, 0);
   2479   1.1  jakllsch 
   2480   1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
   2481   1.1  jakllsch 	cp[0] = htole32(0);
   2482   1.1  jakllsch 	cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(XHCI_DCI_EP_CONTROL));
   2483   1.1  jakllsch 
   2484   1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_EP_CONTROL));
   2485   1.1  jakllsch 	cp[1] = htole32(XHCI_EPCTX_1_MAXP_SIZE_SET(mps));
   2486   1.1  jakllsch 
   2487   1.1  jakllsch 	/* sync input contexts before they are read from memory */
   2488   1.1  jakllsch 	usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
   2489   1.1  jakllsch 	hexdump("input context", xhci_slot_get_icv(sc, xs, 0),
   2490   1.1  jakllsch 	    sc->sc_ctxsz * 4);
   2491   1.1  jakllsch 
   2492   1.1  jakllsch 	trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
   2493   1.1  jakllsch 	trb.trb_2 = 0;
   2494   1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   2495   1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_EVALUATE_CTX);
   2496   1.1  jakllsch 
   2497   1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   2498   1.1  jakllsch 	KASSERT(err == USBD_NORMAL_COMPLETION); /* XXX */
   2499   1.1  jakllsch 	return err;
   2500   1.1  jakllsch }
   2501   1.1  jakllsch 
   2502   1.1  jakllsch static void
   2503   1.1  jakllsch xhci_set_dcba(struct xhci_softc * const sc, uint64_t dcba, int si)
   2504   1.1  jakllsch {
   2505   1.1  jakllsch 	uint64_t * const dcbaa = KERNADDR(&sc->sc_dcbaa_dma, 0);
   2506   1.1  jakllsch 
   2507  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2508  1.27     skrll 	DPRINTFN(4, "dcbaa %p dc %016"PRIx64" slot %d",
   2509  1.27     skrll 	    &dcbaa[si], dcba, si, 0);
   2510   1.1  jakllsch 
   2511   1.5      matt 	dcbaa[si] = htole64(dcba);
   2512   1.1  jakllsch 	usb_syncmem(&sc->sc_dcbaa_dma, si * sizeof(uint64_t), sizeof(uint64_t),
   2513   1.1  jakllsch 	    BUS_DMASYNC_PREWRITE);
   2514   1.1  jakllsch }
   2515   1.1  jakllsch 
   2516  1.34     skrll /*
   2517  1.48     skrll  * Allocate device and input context DMA buffer, and
   2518  1.48     skrll  * TRB DMA buffer for each endpoint.
   2519  1.34     skrll  */
   2520   1.1  jakllsch static usbd_status
   2521  1.48     skrll xhci_init_slot(struct usbd_device *dev, uint32_t slot)
   2522   1.1  jakllsch {
   2523  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(dev->ud_bus);
   2524   1.1  jakllsch 	struct xhci_slot *xs;
   2525   1.1  jakllsch 	usbd_status err;
   2526   1.1  jakllsch 	u_int dci;
   2527   1.1  jakllsch 
   2528  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2529  1.48     skrll 	DPRINTFN(4, "slot %u", slot, 0, 0, 0);
   2530   1.1  jakllsch 
   2531   1.1  jakllsch 	xs = &sc->sc_slots[slot];
   2532   1.1  jakllsch 
   2533   1.1  jakllsch 	/* allocate contexts */
   2534   1.1  jakllsch 	err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz, sc->sc_pgsz,
   2535   1.1  jakllsch 	    &xs->xs_dc_dma);
   2536   1.1  jakllsch 	if (err)
   2537   1.1  jakllsch 		return err;
   2538   1.1  jakllsch 	memset(KERNADDR(&xs->xs_dc_dma, 0), 0, sc->sc_pgsz);
   2539   1.1  jakllsch 
   2540   1.1  jakllsch 	err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz, sc->sc_pgsz,
   2541   1.1  jakllsch 	    &xs->xs_ic_dma);
   2542   1.1  jakllsch 	if (err)
   2543  1.34     skrll 		goto bad1;
   2544   1.1  jakllsch 	memset(KERNADDR(&xs->xs_ic_dma, 0), 0, sc->sc_pgsz);
   2545   1.1  jakllsch 
   2546   1.1  jakllsch 	for (dci = 0; dci < 32; dci++) {
   2547   1.1  jakllsch 		//CTASSERT(sizeof(xs->xs_ep[dci]) == sizeof(struct xhci_endpoint));
   2548   1.1  jakllsch 		memset(&xs->xs_ep[dci], 0, sizeof(xs->xs_ep[dci]));
   2549   1.1  jakllsch 		if (dci == XHCI_DCI_SLOT)
   2550   1.1  jakllsch 			continue;
   2551   1.1  jakllsch 		err = xhci_ring_init(sc, &xs->xs_ep[dci].xe_tr,
   2552   1.1  jakllsch 		    XHCI_TRANSFER_RING_TRBS, XHCI_TRB_ALIGN);
   2553   1.1  jakllsch 		if (err) {
   2554  1.27     skrll 			DPRINTFN(0, "ring init failure", 0, 0, 0, 0);
   2555  1.34     skrll 			goto bad2;
   2556   1.1  jakllsch 		}
   2557   1.1  jakllsch 	}
   2558   1.1  jakllsch 
   2559  1.48     skrll  bad2:
   2560  1.48     skrll 	if (err == USBD_NORMAL_COMPLETION) {
   2561  1.48     skrll 		xs->xs_idx = slot;
   2562  1.48     skrll 	} else {
   2563  1.48     skrll 		xhci_free_slot(sc, xs, XHCI_DCI_SLOT + 1, dci);
   2564  1.48     skrll 	}
   2565  1.48     skrll 
   2566  1.48     skrll 	return err;
   2567  1.48     skrll 
   2568  1.48     skrll  bad1:
   2569  1.48     skrll 	usb_freemem(&sc->sc_bus, &xs->xs_dc_dma);
   2570  1.48     skrll 	xs->xs_idx = 0;
   2571  1.48     skrll 	return err;
   2572  1.48     skrll }
   2573  1.48     skrll 
   2574  1.48     skrll static void
   2575  1.48     skrll xhci_free_slot(struct xhci_softc *sc, struct xhci_slot *xs, int start_dci,
   2576  1.48     skrll     int end_dci)
   2577  1.48     skrll {
   2578  1.48     skrll 	u_int dci;
   2579  1.48     skrll 
   2580  1.48     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2581  1.48     skrll 	DPRINTFN(4, "slot %u start %u end %u", xs->xs_idx, start_dci, end_dci,
   2582  1.48     skrll 	    0);
   2583  1.48     skrll 
   2584  1.48     skrll 	for (dci = start_dci; dci < end_dci; dci++) {
   2585  1.48     skrll 		xhci_ring_free(sc, &xs->xs_ep[dci].xe_tr);
   2586  1.48     skrll 		memset(&xs->xs_ep[dci], 0, sizeof(xs->xs_ep[dci]));
   2587  1.48     skrll 	}
   2588  1.48     skrll 	usb_freemem(&sc->sc_bus, &xs->xs_ic_dma);
   2589  1.48     skrll 	usb_freemem(&sc->sc_bus, &xs->xs_dc_dma);
   2590  1.48     skrll 	xs->xs_idx = 0;
   2591  1.48     skrll }
   2592  1.48     skrll 
   2593  1.48     skrll /*
   2594  1.48     skrll  * Setup slot context, set Device Context Base Address, and issue
   2595  1.48     skrll  * Set Address Device command.
   2596  1.48     skrll  */
   2597  1.48     skrll static usbd_status
   2598  1.51     skrll xhci_set_address(struct usbd_device *dev, uint32_t slot, bool bsr)
   2599  1.48     skrll {
   2600  1.48     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(dev->ud_bus);
   2601  1.48     skrll 	struct xhci_slot *xs;
   2602  1.48     skrll 	usbd_status err;
   2603  1.51     skrll 
   2604  1.51     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2605  1.51     skrll 	DPRINTFN(4, "slot %u bsr %u", slot, bsr, 0, 0);
   2606  1.51     skrll 
   2607  1.51     skrll 	xs = &sc->sc_slots[slot];
   2608  1.51     skrll 
   2609  1.51     skrll 	xhci_setup_ctx(dev->ud_pipe0);
   2610  1.51     skrll 
   2611  1.51     skrll 	hexdump("input context", xhci_slot_get_icv(sc, xs, 0),
   2612  1.51     skrll 	    sc->sc_ctxsz * 3);
   2613  1.51     skrll 
   2614  1.51     skrll 	xhci_set_dcba(sc, DMAADDR(&xs->xs_dc_dma, 0), slot);
   2615  1.51     skrll 
   2616  1.51     skrll 	err = xhci_address_device(sc, xhci_slot_get_icp(sc, xs, 0), slot, bsr);
   2617  1.51     skrll 
   2618  1.51     skrll 	usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
   2619  1.51     skrll 	hexdump("output context", xhci_slot_get_dcv(sc, xs, 0),
   2620  1.51     skrll 	    sc->sc_ctxsz * 2);
   2621  1.51     skrll 
   2622  1.51     skrll 	return err;
   2623  1.51     skrll }
   2624  1.51     skrll 
   2625  1.51     skrll /*
   2626  1.51     skrll  * 4.8.2, 6.2.3.2
   2627  1.51     skrll  * construct slot/endpoint context parameters and do syncmem
   2628  1.51     skrll  */
   2629  1.51     skrll static void
   2630  1.51     skrll xhci_setup_ctx(struct usbd_pipe *pipe)
   2631  1.51     skrll {
   2632  1.51     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   2633  1.51     skrll 	struct usbd_device *dev = pipe->up_dev;
   2634  1.51     skrll 	struct xhci_slot * const xs = dev->ud_hcpriv;
   2635  1.51     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   2636  1.51     skrll 	const u_int dci = xhci_ep_get_dci(ed);
   2637  1.51     skrll 	const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
   2638  1.48     skrll 	uint32_t *cp;
   2639  1.51     skrll 	uint16_t mps = UGETW(ed->wMaxPacketSize);
   2640  1.51     skrll 	uint8_t speed = dev->ud_speed;
   2641  1.51     skrll 	uint8_t ival = ed->bInterval;
   2642  1.48     skrll 
   2643  1.51     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2644  1.51     skrll 	DPRINTFN(4, "pipe %p: slot %u dci %u speed %u", pipe, xs->xs_idx, dci,
   2645  1.51     skrll 	    speed);
   2646  1.48     skrll 
   2647   1.1  jakllsch 	/* set up initial input control context */
   2648   1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
   2649   1.1  jakllsch 	cp[0] = htole32(0);
   2650  1.51     skrll 	cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(dci));
   2651  1.51     skrll 	if (dci == XHCI_DCI_EP_CONTROL)
   2652  1.51     skrll 		cp[1] |= htole32(XHCI_INCTX_1_ADD_MASK(XHCI_DCI_SLOT));
   2653  1.51     skrll 	cp[7] = htole32(0);
   2654   1.1  jakllsch 
   2655   1.1  jakllsch 	/* set up input slot context */
   2656   1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_SLOT));
   2657  1.51     skrll 	cp[0] =
   2658  1.51     skrll 	    XHCI_SCTX_0_CTX_NUM_SET(dci) |
   2659  1.51     skrll 	    XHCI_SCTX_0_SPEED_SET(xhci_speed2xspeed(speed));
   2660  1.51     skrll 	cp[1] = 0;
   2661  1.51     skrll 	cp[2] = XHCI_SCTX_2_IRQ_TARGET_SET(0);
   2662  1.51     skrll 	cp[3] = 0;
   2663  1.51     skrll 	xhci_setup_route(pipe, cp);
   2664  1.51     skrll 	xhci_setup_tthub(pipe, cp);
   2665  1.51     skrll 
   2666  1.51     skrll 	cp[0] = htole32(cp[0]);
   2667  1.51     skrll 	cp[1] = htole32(cp[1]);
   2668  1.51     skrll 	cp[2] = htole32(cp[2]);
   2669  1.51     skrll 	cp[3] = htole32(cp[3]);
   2670  1.51     skrll 
   2671  1.51     skrll 	/* set up input endpoint context */
   2672  1.51     skrll 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(dci));
   2673  1.51     skrll 	cp[0] =
   2674  1.51     skrll 	    XHCI_EPCTX_0_EPSTATE_SET(0) |
   2675  1.51     skrll 	    XHCI_EPCTX_0_MULT_SET(0) |
   2676  1.51     skrll 	    XHCI_EPCTX_0_MAXP_STREAMS_SET(0) |
   2677  1.51     skrll 	    XHCI_EPCTX_0_LSA_SET(0) |
   2678  1.51     skrll 	    XHCI_EPCTX_0_MAX_ESIT_PAYLOAD_HI_SET(0);
   2679  1.51     skrll 	cp[1] =
   2680  1.51     skrll 	    XHCI_EPCTX_1_EPTYPE_SET(xhci_ep_get_type(ed)) |
   2681  1.51     skrll 	    XHCI_EPCTX_1_HID_SET(0) |
   2682  1.51     skrll 	    XHCI_EPCTX_1_MAXB_SET(0);
   2683  1.51     skrll 
   2684  1.51     skrll 	if (xfertype != UE_ISOCHRONOUS)
   2685  1.51     skrll 		cp[1] |= XHCI_EPCTX_1_CERR_SET(3);
   2686  1.51     skrll 
   2687  1.51     skrll 	if (xfertype == UE_CONTROL)
   2688  1.51     skrll 		cp[4] = XHCI_EPCTX_4_AVG_TRB_LEN_SET(8); /* 6.2.3 */
   2689  1.51     skrll 	else if (USB_IS_SS(speed))
   2690  1.51     skrll 		cp[4] = XHCI_EPCTX_4_AVG_TRB_LEN_SET(mps);
   2691  1.51     skrll 	else
   2692  1.51     skrll 		cp[4] = XHCI_EPCTX_4_AVG_TRB_LEN_SET(UE_GET_SIZE(mps));
   2693  1.51     skrll 
   2694  1.51     skrll 	xhci_setup_maxburst(pipe, cp);
   2695  1.51     skrll 
   2696  1.51     skrll 	switch (xfertype) {
   2697  1.51     skrll 	case UE_CONTROL:
   2698  1.51     skrll 		break;
   2699  1.51     skrll 	case UE_BULK:
   2700  1.51     skrll 		/* XXX Set MaxPStreams, HID, and LSA if streams enabled */
   2701  1.51     skrll 		break;
   2702  1.51     skrll 	case UE_INTERRUPT:
   2703  1.51     skrll 		if (pipe->up_interval != USBD_DEFAULT_INTERVAL)
   2704  1.51     skrll 			ival = pipe->up_interval;
   2705  1.51     skrll 
   2706  1.51     skrll 		ival = xhci_bival2ival(ival, speed);
   2707  1.51     skrll 		cp[0] |= XHCI_EPCTX_0_IVAL_SET(ival);
   2708  1.51     skrll 		break;
   2709  1.51     skrll 	case UE_ISOCHRONOUS:
   2710  1.51     skrll 		if (pipe->up_interval != USBD_DEFAULT_INTERVAL)
   2711  1.51     skrll 			ival = pipe->up_interval;
   2712  1.51     skrll 
   2713  1.51     skrll 		/* xHCI 6.2.3.6 Table 65, USB 2.0 9.6.6 */
   2714  1.51     skrll 		if (speed == USB_SPEED_FULL)
   2715  1.51     skrll 			ival += 3; /* 1ms -> 125us */
   2716  1.51     skrll 		ival--;
   2717  1.51     skrll 		cp[0] |= XHCI_EPCTX_0_IVAL_SET(ival);
   2718  1.51     skrll 		break;
   2719  1.51     skrll 	default:
   2720  1.51     skrll 		break;
   2721  1.51     skrll 	}
   2722   1.1  jakllsch 
   2723   1.1  jakllsch 	/* can't use xhci_ep_get_dci() yet? */
   2724   1.1  jakllsch 	*(uint64_t *)(&cp[2]) = htole64(
   2725  1.51     skrll 	    xhci_ring_trbp(&xs->xs_ep[dci].xe_tr, 0) |
   2726   1.1  jakllsch 	    XHCI_EPCTX_2_DCS_SET(1));
   2727  1.51     skrll 
   2728  1.51     skrll 	cp[0] = htole32(cp[0]);
   2729  1.51     skrll 	cp[1] = htole32(cp[1]);
   2730  1.51     skrll 	cp[4] = htole32(cp[4]);
   2731   1.1  jakllsch 
   2732   1.1  jakllsch 	/* sync input contexts before they are read from memory */
   2733   1.1  jakllsch 	usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
   2734  1.51     skrll }
   2735  1.51     skrll 
   2736  1.51     skrll /*
   2737  1.51     skrll  * Setup route string and roothub port of given device for slot context
   2738  1.51     skrll  */
   2739  1.51     skrll static void
   2740  1.51     skrll xhci_setup_route(struct usbd_pipe *pipe, uint32_t *cp)
   2741  1.51     skrll {
   2742  1.51     skrll 	struct usbd_device *dev = pipe->up_dev;
   2743  1.51     skrll 	struct usbd_port *up = dev->ud_powersrc;
   2744  1.51     skrll 	struct usbd_device *hub;
   2745  1.51     skrll 	struct usbd_device *adev;
   2746  1.51     skrll 	uint8_t rhport = 0;
   2747  1.51     skrll 	uint32_t route = 0;
   2748  1.51     skrll 
   2749  1.51     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2750  1.51     skrll 
   2751  1.51     skrll 	/* Locate root hub port and Determine route string */
   2752  1.51     skrll 	/* 4.3.3 route string does not include roothub port */
   2753  1.51     skrll 	for (hub = dev; hub != NULL; hub = hub->ud_myhub) {
   2754  1.51     skrll 		uint32_t dep;
   2755  1.51     skrll 
   2756  1.51     skrll 		DPRINTFN(4, "hub %p depth %d upport %p upportno %d",
   2757  1.51     skrll 		    hub, hub->ud_depth, hub->ud_powersrc,
   2758  1.51     skrll 		    hub->ud_powersrc ? hub->ud_powersrc->up_portno : -1);
   2759  1.51     skrll 
   2760  1.51     skrll 		if (hub->ud_powersrc == NULL)
   2761  1.51     skrll 			break;
   2762  1.51     skrll 		dep = hub->ud_depth;
   2763  1.51     skrll 		if (dep == 0)
   2764  1.51     skrll 			break;
   2765  1.51     skrll 		rhport = hub->ud_powersrc->up_portno;
   2766  1.51     skrll 		if (dep > USB_HUB_MAX_DEPTH)
   2767  1.51     skrll 			continue;
   2768  1.51     skrll 
   2769  1.51     skrll 		route |=
   2770  1.51     skrll 		    (rhport > UHD_SS_NPORTS_MAX ? UHD_SS_NPORTS_MAX : rhport)
   2771  1.51     skrll 		    << ((dep - 1) * 4);
   2772  1.51     skrll 	}
   2773  1.51     skrll 	route = route >> 4;
   2774  1.51     skrll 	DPRINTFN(4, "rhport %u Route %05x hub %p", rhport, route, hub, 0);
   2775  1.51     skrll 
   2776  1.51     skrll 	/* Locate port on upstream high speed hub */
   2777  1.51     skrll 	for (adev = dev, hub = up->up_parent;
   2778  1.51     skrll 	     hub != NULL && hub->ud_speed != USB_SPEED_HIGH;
   2779  1.51     skrll 	     adev = hub, hub = hub->ud_myhub)
   2780  1.51     skrll 		;
   2781  1.51     skrll 	if (hub) {
   2782  1.51     skrll 		int p;
   2783  1.51     skrll 		for (p = 0; p < hub->ud_hub->uh_hubdesc.bNbrPorts; p++) {
   2784  1.51     skrll 			if (hub->ud_hub->uh_ports[p].up_dev == adev) {
   2785  1.51     skrll 				dev->ud_myhsport = &hub->ud_hub->uh_ports[p];
   2786  1.51     skrll 				goto found;
   2787  1.51     skrll 			}
   2788  1.51     skrll 		}
   2789  1.51     skrll 		panic("xhci_setup_route: cannot find HS port");
   2790  1.51     skrll 	found:
   2791  1.51     skrll 		DPRINTFN(4, "high speed port %d", p, 0, 0, 0);
   2792  1.51     skrll 	} else {
   2793  1.51     skrll 		dev->ud_myhsport = NULL;
   2794  1.51     skrll 	}
   2795  1.51     skrll 
   2796  1.51     skrll 	cp[0] |= XHCI_SCTX_0_ROUTE_SET(route);
   2797  1.51     skrll 	cp[1] |= XHCI_SCTX_1_RH_PORT_SET(rhport);
   2798  1.51     skrll }
   2799  1.51     skrll 
   2800  1.51     skrll /*
   2801  1.51     skrll  * Setup whether device is hub, whether device uses MTT, and
   2802  1.51     skrll  * TT informations if it uses MTT.
   2803  1.51     skrll  */
   2804  1.51     skrll static void
   2805  1.51     skrll xhci_setup_tthub(struct usbd_pipe *pipe, uint32_t *cp)
   2806  1.51     skrll {
   2807  1.51     skrll 	struct usbd_device *dev = pipe->up_dev;
   2808  1.51     skrll 	usb_device_descriptor_t * const dd = &dev->ud_ddesc;
   2809  1.51     skrll 	uint32_t speed = dev->ud_speed;
   2810  1.51     skrll 	uint8_t tthubslot, ttportnum;
   2811  1.51     skrll 	bool ishub;
   2812  1.51     skrll 	bool usemtt;
   2813  1.51     skrll 
   2814  1.51     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2815  1.51     skrll 
   2816  1.51     skrll 	/*
   2817  1.51     skrll 	 * 6.2.2, Table 57-60, 6.2.2.1, 6.2.2.2
   2818  1.51     skrll 	 * tthubslot:
   2819  1.51     skrll 	 *   This is the slot ID of parent HS hub
   2820  1.51     skrll 	 *   if LS/FS device is connected && connected through HS hub.
   2821  1.51     skrll 	 *   This is 0 if device is not LS/FS device ||
   2822  1.51     skrll 	 *   parent hub is not HS hub ||
   2823  1.51     skrll 	 *   attached to root hub.
   2824  1.51     skrll 	 * ttportnum:
   2825  1.51     skrll 	 *   This is the downstream facing port of parent HS hub
   2826  1.51     skrll 	 *   if LS/FS device is connected.
   2827  1.51     skrll 	 *   This is 0 if device is not LS/FS device ||
   2828  1.51     skrll 	 *   parent hub is not HS hub ||
   2829  1.51     skrll 	 *   attached to root hub.
   2830  1.51     skrll 	 */
   2831  1.51     skrll 	if (dev->ud_myhsport != NULL &&
   2832  1.51     skrll 	    dev->ud_myhub != NULL && dev->ud_myhub->ud_depth != 0 &&
   2833  1.51     skrll 	    (dev->ud_myhub != NULL &&
   2834  1.51     skrll 	     dev->ud_myhub->ud_speed == USB_SPEED_HIGH) &&
   2835  1.51     skrll 	    (speed == USB_SPEED_LOW || speed == USB_SPEED_FULL)) {
   2836  1.51     skrll 		ttportnum = dev->ud_myhsport->up_portno;
   2837  1.51     skrll 		tthubslot = dev->ud_myhsport->up_parent->ud_addr;
   2838  1.51     skrll 	} else {
   2839  1.51     skrll 		ttportnum = 0;
   2840  1.51     skrll 		tthubslot = 0;
   2841  1.51     skrll 	}
   2842  1.51     skrll 	DPRINTFN(4, "myhsport %p ttportnum=%d tthubslot=%d",
   2843  1.51     skrll 	    dev->ud_myhsport, ttportnum, tthubslot, 0);
   2844  1.51     skrll 
   2845  1.51     skrll 	/* ishub is valid after reading UDESC_DEVICE */
   2846  1.51     skrll 	ishub = (dd->bDeviceClass == UDCLASS_HUB);
   2847  1.51     skrll 
   2848  1.51     skrll 	/* dev->ud_hub is valid after reading UDESC_HUB */
   2849  1.51     skrll 	if (ishub && dev->ud_hub) {
   2850  1.51     skrll 		usb_hub_descriptor_t *hd = &dev->ud_hub->uh_hubdesc;
   2851  1.51     skrll 		uint8_t ttt =
   2852  1.51     skrll 		    __SHIFTOUT(UGETW(hd->wHubCharacteristics), UHD_TT_THINK);
   2853  1.51     skrll 
   2854  1.51     skrll 		cp[1] |= XHCI_SCTX_1_NUM_PORTS_SET(hd->bNbrPorts);
   2855  1.51     skrll 		cp[2] |= XHCI_SCTX_2_TT_THINK_TIME_SET(ttt);
   2856  1.51     skrll 		DPRINTFN(4, "nports=%d ttt=%d", hd->bNbrPorts, ttt, 0, 0);
   2857  1.51     skrll 	}
   2858  1.51     skrll 
   2859  1.51     skrll #define IS_TTHUB(dd) \
   2860  1.51     skrll     ((dd)->bDeviceProtocol == UDPROTO_HSHUBSTT || \
   2861  1.51     skrll      (dd)->bDeviceProtocol == UDPROTO_HSHUBMTT)
   2862  1.51     skrll 
   2863  1.51     skrll 	/*
   2864  1.51     skrll 	 * MTT flag is set if
   2865  1.51     skrll 	 * 1. this is HS hub && MTT is enabled
   2866  1.51     skrll 	 *  or
   2867  1.51     skrll 	 * 2. this is not hub && this is LS or FS device &&
   2868  1.51     skrll 	 *    MTT of parent HS hub (and its parent, too) is enabled
   2869  1.51     skrll 	 */
   2870  1.51     skrll 	if (ishub && speed == USB_SPEED_HIGH && IS_TTHUB(dd))
   2871  1.51     skrll 		usemtt = true;
   2872  1.51     skrll 	else if (!ishub &&
   2873  1.51     skrll 	     (speed == USB_SPEED_LOW || speed == USB_SPEED_FULL) &&
   2874  1.51     skrll 	     dev->ud_myhub != NULL && dev->ud_myhub->ud_depth != 0 &&
   2875  1.51     skrll 	     (dev->ud_myhub != NULL &&
   2876  1.51     skrll 	      dev->ud_myhub->ud_speed == USB_SPEED_HIGH) &&
   2877  1.51     skrll 	     dev->ud_myhsport != NULL &&
   2878  1.51     skrll 	     IS_TTHUB(&dev->ud_myhsport->up_parent->ud_ddesc))
   2879  1.51     skrll 		usemtt = true;
   2880  1.51     skrll 	else
   2881  1.51     skrll 		usemtt = false;
   2882  1.51     skrll 	DPRINTFN(4, "class %u proto %u ishub %d usemtt %d",
   2883  1.51     skrll 	    dd->bDeviceClass, dd->bDeviceProtocol, ishub, usemtt);
   2884  1.51     skrll 
   2885  1.51     skrll #undef IS_TTHUB
   2886  1.51     skrll 
   2887  1.51     skrll 	cp[0] |=
   2888  1.51     skrll 	    XHCI_SCTX_0_HUB_SET(ishub ? 1 : 0) |
   2889  1.51     skrll 	    XHCI_SCTX_0_MTT_SET(usemtt ? 1 : 0);
   2890  1.51     skrll 	cp[2] |=
   2891  1.51     skrll 	    XHCI_SCTX_2_TT_HUB_SID_SET(tthubslot) |
   2892  1.51     skrll 	    XHCI_SCTX_2_TT_PORT_NUM_SET(ttportnum);
   2893  1.51     skrll }
   2894  1.51     skrll 
   2895  1.51     skrll /* set up params for periodic endpoint */
   2896  1.51     skrll static void
   2897  1.51     skrll xhci_setup_maxburst(struct usbd_pipe *pipe, uint32_t *cp)
   2898  1.51     skrll {
   2899  1.51     skrll 	struct usbd_device *dev = pipe->up_dev;
   2900  1.51     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   2901  1.51     skrll 	const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
   2902  1.51     skrll 	usbd_desc_iter_t iter;
   2903  1.51     skrll 	const usb_cdc_descriptor_t *cdcd;
   2904  1.51     skrll 	uint32_t maxb = 0;
   2905  1.51     skrll 	uint16_t mps = UGETW(ed->wMaxPacketSize);
   2906  1.51     skrll 	uint8_t speed = dev->ud_speed;
   2907  1.51     skrll 	uint8_t ep;
   2908  1.51     skrll 
   2909  1.51     skrll 	/* config desc is NULL when opening ep0 */
   2910  1.51     skrll 	if (dev == NULL || dev->ud_cdesc == NULL)
   2911  1.51     skrll 		goto no_cdcd;
   2912  1.51     skrll 	cdcd = (const usb_cdc_descriptor_t *)usb_find_desc(dev,
   2913  1.51     skrll 	    UDESC_INTERFACE, USBD_CDCSUBTYPE_ANY);
   2914  1.51     skrll 	if (cdcd == NULL)
   2915  1.51     skrll 		goto no_cdcd;
   2916  1.51     skrll 	usb_desc_iter_init(dev, &iter);
   2917  1.51     skrll 	iter.cur = (const void *)cdcd;
   2918  1.51     skrll 
   2919  1.51     skrll 	/* find endpoint_ss_comp desc for ep of this pipe */
   2920  1.51     skrll 	for (ep = 0;;) {
   2921  1.51     skrll 		cdcd = (const usb_cdc_descriptor_t *)usb_desc_iter_next(&iter);
   2922  1.51     skrll 		if (cdcd == NULL)
   2923  1.51     skrll 			break;
   2924  1.51     skrll 		if (ep == 0 && cdcd->bDescriptorType == UDESC_ENDPOINT) {
   2925  1.51     skrll 			ep = ((const usb_endpoint_descriptor_t *)cdcd)->
   2926  1.51     skrll 			    bEndpointAddress;
   2927  1.51     skrll 			if (UE_GET_ADDR(ep) ==
   2928  1.51     skrll 			    UE_GET_ADDR(ed->bEndpointAddress)) {
   2929  1.51     skrll 				cdcd = (const usb_cdc_descriptor_t *)
   2930  1.51     skrll 				    usb_desc_iter_next(&iter);
   2931  1.51     skrll 				break;
   2932  1.51     skrll 			}
   2933  1.51     skrll 			ep = 0;
   2934  1.51     skrll 		}
   2935  1.51     skrll 	}
   2936  1.51     skrll 	if (cdcd != NULL && cdcd->bDescriptorType == UDESC_ENDPOINT_SS_COMP) {
   2937  1.51     skrll 		const usb_endpoint_ss_comp_descriptor_t * esscd =
   2938  1.51     skrll 		    (const usb_endpoint_ss_comp_descriptor_t *)cdcd;
   2939  1.51     skrll 		maxb = esscd->bMaxBurst;
   2940  1.51     skrll 	}
   2941  1.51     skrll 
   2942  1.51     skrll  no_cdcd:
   2943  1.51     skrll 	/* 6.2.3.4,  4.8.2.4 */
   2944  1.51     skrll 	if (USB_IS_SS(speed)) {
   2945  1.51     skrll 		/* UBS 3.1  9.6.6 */
   2946  1.51     skrll 		cp[1] |= XHCI_EPCTX_1_MAXP_SIZE_SET(mps);
   2947  1.51     skrll 		/* UBS 3.1  9.6.7 */
   2948  1.51     skrll 		cp[1] |= XHCI_EPCTX_1_MAXB_SET(maxb);
   2949  1.51     skrll #ifdef notyet
   2950  1.51     skrll 		if (xfertype == UE_ISOCHRONOUS) {
   2951  1.51     skrll 		}
   2952  1.51     skrll 		if (XHCI_HCC2_LEC(sc->sc_hcc2) != 0) {
   2953  1.51     skrll 			/* use ESIT */
   2954  1.51     skrll 			cp[4] |= XHCI_EPCTX_4_MAX_ESIT_PAYLOAD_SET(x);
   2955  1.51     skrll 			cp[0] |= XHCI_EPCTX_0_MAX_ESIT_PAYLOAD_HI_SET(x);
   2956  1.51     skrll 
   2957  1.51     skrll 			/* XXX if LEC = 1, set ESIT instead */
   2958  1.51     skrll 			cp[0] |= XHCI_EPCTX_0_MULT_SET(0);
   2959  1.51     skrll 		} else {
   2960  1.51     skrll 			/* use ival */
   2961  1.51     skrll 		}
   2962  1.51     skrll #endif
   2963  1.51     skrll 	} else {
   2964  1.51     skrll 		/* UBS 2.0  9.6.6 */
   2965  1.51     skrll 		cp[1] |= XHCI_EPCTX_1_MAXP_SIZE_SET(UE_GET_SIZE(mps));
   2966   1.1  jakllsch 
   2967  1.51     skrll 		/* 6.2.3.4 */
   2968  1.51     skrll 		if (speed == USB_SPEED_HIGH &&
   2969  1.51     skrll 		   (xfertype == UE_ISOCHRONOUS || xfertype == UE_INTERRUPT)) {
   2970  1.51     skrll 			maxb = UE_GET_TRANS(mps);
   2971  1.51     skrll 		} else {
   2972  1.51     skrll 			/* LS/FS or HS CTRL or HS BULK */
   2973  1.51     skrll 			maxb = 0;
   2974  1.51     skrll 		}
   2975  1.51     skrll 		cp[1] |= XHCI_EPCTX_1_MAXB_SET(maxb);
   2976  1.51     skrll 	}
   2977  1.51     skrll }
   2978   1.1  jakllsch 
   2979  1.51     skrll /*
   2980  1.51     skrll  * Convert endpoint bInterval value to endpoint context interval value
   2981  1.51     skrll  * for Interrupt pipe.
   2982  1.51     skrll  * xHCI 6.2.3.6 Table 65, USB 2.0 9.6.6
   2983  1.51     skrll  */
   2984  1.51     skrll static uint32_t
   2985  1.51     skrll xhci_bival2ival(uint32_t ival, uint32_t speed)
   2986  1.51     skrll {
   2987  1.51     skrll 	if (speed == USB_SPEED_LOW || speed == USB_SPEED_FULL) {
   2988  1.51     skrll 		int i;
   2989   1.1  jakllsch 
   2990  1.51     skrll 		/*
   2991  1.51     skrll 		 * round ival down to "the nearest base 2 multiple of
   2992  1.51     skrll 		 * bInterval * 8".
   2993  1.51     skrll 		 * bInterval is at most 255 as its type is uByte.
   2994  1.51     skrll 		 * 255(ms) = 2040(x 125us) < 2^11, so start with 10.
   2995  1.51     skrll 		 */
   2996  1.51     skrll 		for (i = 10; i > 0; i--) {
   2997  1.51     skrll 			if ((ival * 8) >= (1 << i))
   2998  1.51     skrll 				break;
   2999  1.51     skrll 		}
   3000  1.51     skrll 		ival = i;
   3001  1.51     skrll 	} else {
   3002  1.51     skrll 		/* Interval = bInterval-1 for SS/HS */
   3003  1.51     skrll 		ival--;
   3004  1.51     skrll 	}
   3005   1.1  jakllsch 
   3006  1.51     skrll 	return ival;
   3007   1.1  jakllsch }
   3008   1.1  jakllsch 
   3009   1.1  jakllsch /* ----- */
   3010   1.1  jakllsch 
   3011   1.1  jakllsch static void
   3012  1.34     skrll xhci_noop(struct usbd_pipe *pipe)
   3013   1.1  jakllsch {
   3014  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3015   1.1  jakllsch }
   3016   1.1  jakllsch 
   3017  1.34     skrll /*
   3018  1.34     skrll  * Process root hub request.
   3019  1.34     skrll  */
   3020  1.34     skrll static int
   3021  1.34     skrll xhci_roothub_ctrl(struct usbd_bus *bus, usb_device_request_t *req,
   3022  1.34     skrll     void *buf, int buflen)
   3023   1.1  jakllsch {
   3024  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   3025   1.1  jakllsch 	usb_port_status_t ps;
   3026   1.1  jakllsch 	int l, totlen = 0;
   3027  1.34     skrll 	uint16_t len, value, index;
   3028   1.1  jakllsch 	int port, i;
   3029   1.1  jakllsch 	uint32_t v;
   3030   1.1  jakllsch 
   3031  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3032   1.1  jakllsch 
   3033   1.1  jakllsch 	if (sc->sc_dying)
   3034  1.34     skrll 		return -1;
   3035   1.1  jakllsch 
   3036  1.34     skrll 	len = UGETW(req->wLength);
   3037   1.1  jakllsch 	value = UGETW(req->wValue);
   3038   1.1  jakllsch 	index = UGETW(req->wIndex);
   3039   1.1  jakllsch 
   3040  1.27     skrll 	DPRINTFN(12, "rhreq: %04x %04x %04x %04x",
   3041  1.27     skrll 	    req->bmRequestType | (req->bRequest << 8), value, index, len);
   3042   1.1  jakllsch 
   3043   1.1  jakllsch #define C(x,y) ((x) | ((y) << 8))
   3044  1.34     skrll 	switch (C(req->bRequest, req->bmRequestType)) {
   3045   1.1  jakllsch 	case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
   3046  1.27     skrll 		DPRINTFN(8, "getdesc: wValue=0x%04x", value, 0, 0, 0);
   3047   1.1  jakllsch 		if (len == 0)
   3048   1.1  jakllsch 			break;
   3049  1.34     skrll 		switch (value) {
   3050  1.34     skrll 		case C(0, UDESC_DEVICE): {
   3051  1.34     skrll 			usb_device_descriptor_t devd;
   3052  1.34     skrll 			totlen = min(buflen, sizeof(devd));
   3053  1.34     skrll 			memcpy(&devd, buf, totlen);
   3054  1.34     skrll 			USETW(devd.idVendor, sc->sc_id_vendor);
   3055  1.34     skrll 			memcpy(buf, &devd, totlen);
   3056   1.1  jakllsch 			break;
   3057  1.34     skrll 		}
   3058  1.34     skrll #define sd ((usb_string_descriptor_t *)buf)
   3059  1.34     skrll 		case C(1, UDESC_STRING):
   3060  1.34     skrll 			/* Vendor */
   3061  1.34     skrll 			totlen = usb_makestrdesc(sd, len, sc->sc_vendor);
   3062  1.34     skrll 			break;
   3063  1.34     skrll 		case C(2, UDESC_STRING):
   3064  1.34     skrll 			/* Product */
   3065  1.34     skrll 			totlen = usb_makestrdesc(sd, len, "xHCI Root Hub");
   3066   1.1  jakllsch 			break;
   3067   1.1  jakllsch #undef sd
   3068   1.1  jakllsch 		default:
   3069  1.34     skrll 			/* default from usbroothub */
   3070  1.34     skrll 			return buflen;
   3071   1.1  jakllsch 		}
   3072   1.1  jakllsch 		break;
   3073  1.34     skrll 
   3074   1.1  jakllsch 	/* Hub requests */
   3075   1.1  jakllsch 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
   3076   1.1  jakllsch 		break;
   3077  1.34     skrll 	/* Clear Port Feature request */
   3078   1.1  jakllsch 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER):
   3079  1.27     skrll 		DPRINTFN(4, "UR_CLEAR_PORT_FEATURE port=%d feature=%d",
   3080  1.27     skrll 			     index, value, 0, 0);
   3081  1.34     skrll 		if (index < 1 || index > sc->sc_maxports) {
   3082  1.34     skrll 			return -1;
   3083   1.1  jakllsch 		}
   3084  1.34     skrll 		port = XHCI_PORTSC(index);
   3085   1.1  jakllsch 		v = xhci_op_read_4(sc, port);
   3086  1.27     skrll 		DPRINTFN(4, "portsc=0x%08x", v, 0, 0, 0);
   3087   1.1  jakllsch 		v &= ~XHCI_PS_CLEAR;
   3088   1.1  jakllsch 		switch (value) {
   3089   1.1  jakllsch 		case UHF_PORT_ENABLE:
   3090  1.34     skrll 			xhci_op_write_4(sc, port, v & ~XHCI_PS_PED);
   3091   1.1  jakllsch 			break;
   3092   1.1  jakllsch 		case UHF_PORT_SUSPEND:
   3093  1.34     skrll 			return -1;
   3094   1.1  jakllsch 		case UHF_PORT_POWER:
   3095   1.1  jakllsch 			break;
   3096   1.1  jakllsch 		case UHF_PORT_TEST:
   3097   1.1  jakllsch 		case UHF_PORT_INDICATOR:
   3098  1.34     skrll 			return -1;
   3099   1.1  jakllsch 		case UHF_C_PORT_CONNECTION:
   3100   1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_CSC);
   3101   1.1  jakllsch 			break;
   3102   1.1  jakllsch 		case UHF_C_PORT_ENABLE:
   3103   1.1  jakllsch 		case UHF_C_PORT_SUSPEND:
   3104   1.1  jakllsch 		case UHF_C_PORT_OVER_CURRENT:
   3105  1.34     skrll 			return -1;
   3106  1.34     skrll 		case UHF_C_BH_PORT_RESET:
   3107  1.34     skrll 			xhci_op_write_4(sc, port, v | XHCI_PS_WRC);
   3108  1.34     skrll 			break;
   3109   1.1  jakllsch 		case UHF_C_PORT_RESET:
   3110   1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PRC);
   3111   1.1  jakllsch 			break;
   3112  1.34     skrll 		case UHF_C_PORT_LINK_STATE:
   3113  1.34     skrll 			xhci_op_write_4(sc, port, v | XHCI_PS_PLC);
   3114  1.34     skrll 			break;
   3115  1.34     skrll 		case UHF_C_PORT_CONFIG_ERROR:
   3116  1.34     skrll 			xhci_op_write_4(sc, port, v | XHCI_PS_CEC);
   3117  1.34     skrll 			break;
   3118   1.1  jakllsch 		default:
   3119  1.34     skrll 			return -1;
   3120   1.1  jakllsch 		}
   3121   1.1  jakllsch 		break;
   3122   1.1  jakllsch 	case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
   3123   1.1  jakllsch 		if (len == 0)
   3124   1.1  jakllsch 			break;
   3125   1.1  jakllsch 		if ((value & 0xff) != 0) {
   3126  1.34     skrll 			return -1;
   3127   1.1  jakllsch 		}
   3128  1.34     skrll 		usb_hub_descriptor_t hubd;
   3129  1.34     skrll 
   3130  1.34     skrll 		totlen = min(buflen, sizeof(hubd));
   3131  1.34     skrll 		memcpy(&hubd, buf, totlen);
   3132  1.34     skrll 		hubd.bNbrPorts = sc->sc_maxports;
   3133   1.1  jakllsch 		USETW(hubd.wHubCharacteristics, UHD_PWR_NO_SWITCH);
   3134   1.1  jakllsch 		hubd.bPwrOn2PwrGood = 200;
   3135   1.2       apb 		for (i = 0, l = sc->sc_maxports; l > 0; i++, l -= 8)
   3136   1.3     skrll 			hubd.DeviceRemovable[i++] = 0; /* XXX can't find out? */
   3137   1.3     skrll 		hubd.bDescLength = USB_HUB_DESCRIPTOR_SIZE + i;
   3138  1.34     skrll 		totlen = min(totlen, hubd.bDescLength);
   3139  1.34     skrll 		memcpy(buf, &hubd, totlen);
   3140   1.1  jakllsch 		break;
   3141   1.1  jakllsch 	case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
   3142   1.1  jakllsch 		if (len != 4) {
   3143  1.34     skrll 			return -1;
   3144   1.1  jakllsch 		}
   3145   1.1  jakllsch 		memset(buf, 0, len); /* ? XXX */
   3146   1.1  jakllsch 		totlen = len;
   3147   1.1  jakllsch 		break;
   3148  1.34     skrll 	/* Get Port Status request */
   3149   1.1  jakllsch 	case C(UR_GET_STATUS, UT_READ_CLASS_OTHER):
   3150  1.27     skrll 		DPRINTFN(8, "get port status i=%d", index, 0, 0, 0);
   3151   1.1  jakllsch 		if (index < 1 || index > sc->sc_maxports) {
   3152  1.34     skrll 			return -1;
   3153   1.1  jakllsch 		}
   3154   1.1  jakllsch 		if (len != 4) {
   3155  1.34     skrll 			return -1;
   3156   1.1  jakllsch 		}
   3157  1.34     skrll 		v = xhci_op_read_4(sc, XHCI_PORTSC(index));
   3158  1.34     skrll 		DPRINTFN(4, "getrhportsc %d %08x", index, v, 0, 0);
   3159  1.34     skrll 		i = xhci_xspeed2psspeed(XHCI_PS_SPEED_GET(v));
   3160   1.1  jakllsch 		if (v & XHCI_PS_CCS)	i |= UPS_CURRENT_CONNECT_STATUS;
   3161   1.1  jakllsch 		if (v & XHCI_PS_PED)	i |= UPS_PORT_ENABLED;
   3162   1.1  jakllsch 		if (v & XHCI_PS_OCA)	i |= UPS_OVERCURRENT_INDICATOR;
   3163   1.1  jakllsch 		//if (v & XHCI_PS_SUSP)	i |= UPS_SUSPEND;
   3164   1.1  jakllsch 		if (v & XHCI_PS_PR)	i |= UPS_RESET;
   3165  1.34     skrll 		if (v & XHCI_PS_PP) {
   3166  1.34     skrll 			if (i & UPS_OTHER_SPEED)
   3167  1.34     skrll 					i |= UPS_PORT_POWER_SS;
   3168  1.34     skrll 			else
   3169  1.34     skrll 					i |= UPS_PORT_POWER;
   3170  1.34     skrll 		}
   3171  1.34     skrll 		if (i & UPS_OTHER_SPEED)
   3172  1.34     skrll 			i |= UPS_PORT_LS_SET(XHCI_PS_PLS_GET(v));
   3173  1.34     skrll 		if (sc->sc_vendor_port_status)
   3174  1.34     skrll 			i = sc->sc_vendor_port_status(sc, v, i);
   3175   1.1  jakllsch 		USETW(ps.wPortStatus, i);
   3176   1.1  jakllsch 		i = 0;
   3177   1.1  jakllsch 		if (v & XHCI_PS_CSC)    i |= UPS_C_CONNECT_STATUS;
   3178   1.1  jakllsch 		if (v & XHCI_PS_PEC)    i |= UPS_C_PORT_ENABLED;
   3179   1.1  jakllsch 		if (v & XHCI_PS_OCC)    i |= UPS_C_OVERCURRENT_INDICATOR;
   3180   1.1  jakllsch 		if (v & XHCI_PS_PRC)	i |= UPS_C_PORT_RESET;
   3181  1.34     skrll 		if (v & XHCI_PS_WRC)	i |= UPS_C_BH_PORT_RESET;
   3182  1.34     skrll 		if (v & XHCI_PS_PLC)	i |= UPS_C_PORT_LINK_STATE;
   3183  1.34     skrll 		if (v & XHCI_PS_CEC)	i |= UPS_C_PORT_CONFIG_ERROR;
   3184   1.1  jakllsch 		USETW(ps.wPortChange, i);
   3185  1.34     skrll 		totlen = min(len, sizeof(ps));
   3186  1.34     skrll 		memcpy(buf, &ps, totlen);
   3187   1.1  jakllsch 		break;
   3188   1.1  jakllsch 	case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
   3189  1.34     skrll 		return -1;
   3190  1.34     skrll 	case C(UR_SET_HUB_DEPTH, UT_WRITE_CLASS_DEVICE):
   3191  1.34     skrll 		break;
   3192   1.1  jakllsch 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
   3193   1.1  jakllsch 		break;
   3194  1.34     skrll 	/* Set Port Feature request */
   3195  1.34     skrll 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER): {
   3196  1.34     skrll 		int optval = (index >> 8) & 0xff;
   3197  1.34     skrll 		index &= 0xff;
   3198  1.34     skrll 		if (index < 1 || index > sc->sc_maxports) {
   3199  1.34     skrll 			return -1;
   3200   1.1  jakllsch 		}
   3201  1.34     skrll 		port = XHCI_PORTSC(index);
   3202   1.1  jakllsch 		v = xhci_op_read_4(sc, port);
   3203  1.27     skrll 		DPRINTFN(4, "portsc=0x%08x", v, 0, 0, 0);
   3204   1.1  jakllsch 		v &= ~XHCI_PS_CLEAR;
   3205   1.1  jakllsch 		switch (value) {
   3206   1.1  jakllsch 		case UHF_PORT_ENABLE:
   3207   1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PED);
   3208   1.1  jakllsch 			break;
   3209   1.1  jakllsch 		case UHF_PORT_SUSPEND:
   3210   1.1  jakllsch 			/* XXX suspend */
   3211   1.1  jakllsch 			break;
   3212   1.1  jakllsch 		case UHF_PORT_RESET:
   3213  1.34     skrll 			v &= ~(XHCI_PS_PED | XHCI_PS_PR);
   3214   1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PR);
   3215   1.1  jakllsch 			/* Wait for reset to complete. */
   3216   1.1  jakllsch 			usb_delay_ms(&sc->sc_bus, USB_PORT_ROOT_RESET_DELAY);
   3217   1.1  jakllsch 			if (sc->sc_dying) {
   3218  1.34     skrll 				return -1;
   3219   1.1  jakllsch 			}
   3220   1.1  jakllsch 			v = xhci_op_read_4(sc, port);
   3221   1.1  jakllsch 			if (v & XHCI_PS_PR) {
   3222   1.1  jakllsch 				xhci_op_write_4(sc, port, v & ~XHCI_PS_PR);
   3223   1.1  jakllsch 				usb_delay_ms(&sc->sc_bus, 10);
   3224   1.1  jakllsch 				/* XXX */
   3225   1.1  jakllsch 			}
   3226   1.1  jakllsch 			break;
   3227   1.1  jakllsch 		case UHF_PORT_POWER:
   3228   1.1  jakllsch 			/* XXX power control */
   3229   1.1  jakllsch 			break;
   3230   1.1  jakllsch 		/* XXX more */
   3231   1.1  jakllsch 		case UHF_C_PORT_RESET:
   3232   1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PRC);
   3233   1.1  jakllsch 			break;
   3234  1.34     skrll 		case UHF_PORT_U1_TIMEOUT:
   3235  1.34     skrll 			if (XHCI_PS_SPEED_GET(v) < XHCI_PS_SPEED_SS) {
   3236  1.34     skrll 				return -1;
   3237  1.34     skrll 			}
   3238  1.34     skrll 			port = XHCI_PORTPMSC(index);
   3239  1.34     skrll 			v = xhci_op_read_4(sc, port);
   3240  1.34     skrll 			v &= ~XHCI_PM3_U1TO_SET(0xff);
   3241  1.34     skrll 			v |= XHCI_PM3_U1TO_SET(optval);
   3242  1.34     skrll 			xhci_op_write_4(sc, port, v);
   3243  1.34     skrll 			break;
   3244  1.34     skrll 		case UHF_PORT_U2_TIMEOUT:
   3245  1.34     skrll 			if (XHCI_PS_SPEED_GET(v) < XHCI_PS_SPEED_SS) {
   3246  1.34     skrll 				return -1;
   3247  1.34     skrll 			}
   3248  1.34     skrll 			port = XHCI_PORTPMSC(index);
   3249  1.34     skrll 			v = xhci_op_read_4(sc, port);
   3250  1.34     skrll 			v &= ~XHCI_PM3_U2TO_SET(0xff);
   3251  1.34     skrll 			v |= XHCI_PM3_U2TO_SET(optval);
   3252  1.34     skrll 			xhci_op_write_4(sc, port, v);
   3253  1.34     skrll 			break;
   3254   1.1  jakllsch 		default:
   3255  1.34     skrll 			return -1;
   3256   1.1  jakllsch 		}
   3257  1.34     skrll 	}
   3258   1.1  jakllsch 		break;
   3259   1.1  jakllsch 	case C(UR_CLEAR_TT_BUFFER, UT_WRITE_CLASS_OTHER):
   3260   1.1  jakllsch 	case C(UR_RESET_TT, UT_WRITE_CLASS_OTHER):
   3261   1.1  jakllsch 	case C(UR_GET_TT_STATE, UT_READ_CLASS_OTHER):
   3262   1.1  jakllsch 	case C(UR_STOP_TT, UT_WRITE_CLASS_OTHER):
   3263   1.1  jakllsch 		break;
   3264   1.1  jakllsch 	default:
   3265  1.34     skrll 		/* default from usbroothub */
   3266  1.34     skrll 		return buflen;
   3267   1.1  jakllsch 	}
   3268  1.27     skrll 
   3269  1.34     skrll 	return totlen;
   3270   1.1  jakllsch }
   3271   1.1  jakllsch 
   3272  1.28     skrll /* root hub interrupt */
   3273   1.1  jakllsch 
   3274   1.1  jakllsch static usbd_status
   3275  1.34     skrll xhci_root_intr_transfer(struct usbd_xfer *xfer)
   3276   1.1  jakllsch {
   3277  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3278   1.1  jakllsch 	usbd_status err;
   3279   1.1  jakllsch 
   3280  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3281  1.27     skrll 
   3282   1.1  jakllsch 	/* Insert last in queue. */
   3283   1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3284   1.1  jakllsch 	err = usb_insert_transfer(xfer);
   3285   1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3286   1.1  jakllsch 	if (err)
   3287   1.1  jakllsch 		return err;
   3288   1.1  jakllsch 
   3289   1.1  jakllsch 	/* Pipe isn't running, start first */
   3290  1.34     skrll 	return xhci_root_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   3291   1.1  jakllsch }
   3292   1.1  jakllsch 
   3293  1.34     skrll /* Wait for roothub port status/change */
   3294   1.1  jakllsch static usbd_status
   3295  1.34     skrll xhci_root_intr_start(struct usbd_xfer *xfer)
   3296   1.1  jakllsch {
   3297  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3298   1.1  jakllsch 
   3299  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3300  1.27     skrll 
   3301   1.1  jakllsch 	if (sc->sc_dying)
   3302   1.1  jakllsch 		return USBD_IOERROR;
   3303   1.1  jakllsch 
   3304   1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3305   1.1  jakllsch 	sc->sc_intrxfer = xfer;
   3306   1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3307   1.1  jakllsch 
   3308   1.1  jakllsch 	return USBD_IN_PROGRESS;
   3309   1.1  jakllsch }
   3310   1.1  jakllsch 
   3311   1.1  jakllsch static void
   3312  1.34     skrll xhci_root_intr_abort(struct usbd_xfer *xfer)
   3313   1.1  jakllsch {
   3314  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3315   1.1  jakllsch 
   3316  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3317  1.27     skrll 
   3318   1.1  jakllsch 	KASSERT(mutex_owned(&sc->sc_lock));
   3319  1.34     skrll 	KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
   3320  1.21     skrll 
   3321  1.22     skrll 	sc->sc_intrxfer = NULL;
   3322  1.22     skrll 
   3323  1.34     skrll 	xfer->ux_status = USBD_CANCELLED;
   3324   1.1  jakllsch 	usb_transfer_complete(xfer);
   3325   1.1  jakllsch }
   3326   1.1  jakllsch 
   3327   1.1  jakllsch static void
   3328  1.34     skrll xhci_root_intr_close(struct usbd_pipe *pipe)
   3329   1.1  jakllsch {
   3330  1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   3331   1.1  jakllsch 
   3332  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3333  1.27     skrll 
   3334   1.1  jakllsch 	KASSERT(mutex_owned(&sc->sc_lock));
   3335   1.1  jakllsch 
   3336   1.1  jakllsch 	sc->sc_intrxfer = NULL;
   3337   1.1  jakllsch }
   3338   1.1  jakllsch 
   3339   1.1  jakllsch static void
   3340  1.34     skrll xhci_root_intr_done(struct usbd_xfer *xfer)
   3341   1.1  jakllsch {
   3342  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3343  1.27     skrll 
   3344   1.1  jakllsch }
   3345   1.1  jakllsch 
   3346   1.1  jakllsch /* -------------- */
   3347   1.1  jakllsch /* device control */
   3348   1.1  jakllsch 
   3349   1.1  jakllsch static usbd_status
   3350  1.34     skrll xhci_device_ctrl_transfer(struct usbd_xfer *xfer)
   3351   1.1  jakllsch {
   3352  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3353   1.1  jakllsch 	usbd_status err;
   3354   1.1  jakllsch 
   3355  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3356  1.27     skrll 
   3357   1.1  jakllsch 	/* Insert last in queue. */
   3358   1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3359   1.1  jakllsch 	err = usb_insert_transfer(xfer);
   3360   1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3361   1.1  jakllsch 	if (err)
   3362  1.34     skrll 		return err;
   3363   1.1  jakllsch 
   3364   1.1  jakllsch 	/* Pipe isn't running, start first */
   3365  1.34     skrll 	return xhci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   3366   1.1  jakllsch }
   3367   1.1  jakllsch 
   3368   1.1  jakllsch static usbd_status
   3369  1.34     skrll xhci_device_ctrl_start(struct usbd_xfer *xfer)
   3370   1.1  jakllsch {
   3371  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3372  1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   3373  1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   3374   1.1  jakllsch 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   3375  1.35     skrll 	struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
   3376  1.34     skrll 	usb_device_request_t * const req = &xfer->ux_request;
   3377  1.34     skrll 	const int isread = usbd_xfer_isread(xfer);
   3378   1.1  jakllsch 	const uint32_t len = UGETW(req->wLength);
   3379  1.34     skrll 	usb_dma_t * const dma = &xfer->ux_dmabuf;
   3380   1.1  jakllsch 	uint64_t parameter;
   3381   1.1  jakllsch 	uint32_t status;
   3382   1.1  jakllsch 	uint32_t control;
   3383   1.1  jakllsch 	u_int i;
   3384   1.1  jakllsch 
   3385  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3386  1.27     skrll 	DPRINTFN(12, "req: %04x %04x %04x %04x",
   3387  1.27     skrll 	    req->bmRequestType | (req->bRequest << 8), UGETW(req->wValue),
   3388  1.27     skrll 	    UGETW(req->wIndex), UGETW(req->wLength));
   3389   1.1  jakllsch 
   3390   1.1  jakllsch 	/* we rely on the bottom bits for extra info */
   3391   1.1  jakllsch 	KASSERT(((uintptr_t)xfer & 0x3) == 0x0);
   3392   1.1  jakllsch 
   3393  1.34     skrll 	KASSERT((xfer->ux_rqflags & URQ_REQUEST) != 0);
   3394   1.1  jakllsch 
   3395   1.1  jakllsch 	i = 0;
   3396   1.1  jakllsch 
   3397   1.1  jakllsch 	/* setup phase */
   3398   1.1  jakllsch 	memcpy(&parameter, req, sizeof(*req));
   3399   1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) | XHCI_TRB_2_BYTES_SET(sizeof(*req));
   3400   1.1  jakllsch 	control = ((len == 0) ? XHCI_TRB_3_TRT_NONE :
   3401   1.1  jakllsch 	     (isread ? XHCI_TRB_3_TRT_IN : XHCI_TRB_3_TRT_OUT)) |
   3402   1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_SETUP_STAGE) |
   3403   1.1  jakllsch 	    XHCI_TRB_3_IDT_BIT;
   3404   1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3405   1.1  jakllsch 
   3406  1.34     skrll 	if (len != 0) {
   3407  1.34     skrll 		/* data phase */
   3408  1.34     skrll 		parameter = DMAADDR(dma, 0);
   3409  1.34     skrll 		KASSERT(len <= 0x10000);
   3410  1.34     skrll 		status = XHCI_TRB_2_IRQ_SET(0) |
   3411  1.34     skrll 		    XHCI_TRB_2_TDSZ_SET(1) |
   3412  1.34     skrll 		    XHCI_TRB_2_BYTES_SET(len);
   3413  1.34     skrll 		control = (isread ? XHCI_TRB_3_DIR_IN : 0) |
   3414  1.34     skrll 		    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_DATA_STAGE) |
   3415  1.34     skrll 		    XHCI_TRB_3_CHAIN_BIT | XHCI_TRB_3_ENT_BIT;
   3416  1.34     skrll 		xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3417  1.34     skrll 
   3418  1.34     skrll 		parameter = (uintptr_t)xfer | 0x3;
   3419  1.34     skrll 		status = XHCI_TRB_2_IRQ_SET(0);
   3420  1.34     skrll 		control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_EVENT_DATA) |
   3421  1.34     skrll 		    XHCI_TRB_3_IOC_BIT;
   3422  1.34     skrll 		xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3423  1.34     skrll 	}
   3424   1.1  jakllsch 
   3425   1.1  jakllsch 	parameter = 0;
   3426  1.28     skrll 	status = XHCI_TRB_2_IRQ_SET(0);
   3427   1.1  jakllsch 	/* the status stage has inverted direction */
   3428  1.28     skrll 	control = ((isread && (len > 0)) ? 0 : XHCI_TRB_3_DIR_IN) |
   3429   1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_STATUS_STAGE) |
   3430   1.1  jakllsch 	    XHCI_TRB_3_CHAIN_BIT | XHCI_TRB_3_ENT_BIT;
   3431   1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3432   1.1  jakllsch 
   3433   1.1  jakllsch 	parameter = (uintptr_t)xfer | 0x0;
   3434   1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0);
   3435   1.1  jakllsch 	control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_EVENT_DATA) |
   3436   1.1  jakllsch 	    XHCI_TRB_3_IOC_BIT;
   3437   1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3438   1.1  jakllsch 
   3439   1.1  jakllsch 	mutex_enter(&tr->xr_lock);
   3440   1.1  jakllsch 	xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
   3441   1.1  jakllsch 	mutex_exit(&tr->xr_lock);
   3442   1.1  jakllsch 
   3443   1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   3444   1.1  jakllsch 
   3445  1.34     skrll 	if (xfer->ux_timeout && !sc->sc_bus.ub_usepolling) {
   3446  1.34     skrll 		callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
   3447   1.1  jakllsch 		    xhci_timeout, xfer);
   3448   1.1  jakllsch 	}
   3449   1.1  jakllsch 
   3450   1.1  jakllsch 	return USBD_IN_PROGRESS;
   3451   1.1  jakllsch }
   3452   1.1  jakllsch 
   3453   1.1  jakllsch static void
   3454  1.34     skrll xhci_device_ctrl_done(struct usbd_xfer *xfer)
   3455   1.1  jakllsch {
   3456  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3457  1.34     skrll 	usb_device_request_t *req = &xfer->ux_request;
   3458  1.34     skrll 	int len = UGETW(req->wLength);
   3459  1.34     skrll 	int rd = req->bmRequestType & UT_READ;
   3460   1.1  jakllsch 
   3461  1.34     skrll 	if (len)
   3462  1.34     skrll 		usb_syncmem(&xfer->ux_dmabuf, 0, len,
   3463  1.34     skrll 		    rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3464   1.1  jakllsch }
   3465   1.1  jakllsch 
   3466   1.1  jakllsch static void
   3467  1.34     skrll xhci_device_ctrl_abort(struct usbd_xfer *xfer)
   3468   1.1  jakllsch {
   3469  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3470  1.34     skrll 
   3471  1.34     skrll 	xhci_abort_xfer(xfer, USBD_CANCELLED);
   3472   1.1  jakllsch }
   3473   1.1  jakllsch 
   3474   1.1  jakllsch static void
   3475  1.34     skrll xhci_device_ctrl_close(struct usbd_pipe *pipe)
   3476   1.1  jakllsch {
   3477  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3478  1.34     skrll 
   3479  1.34     skrll 	xhci_close_pipe(pipe);
   3480   1.1  jakllsch }
   3481   1.1  jakllsch 
   3482  1.34     skrll /* ------------------ */
   3483  1.34     skrll /* device isochronous */
   3484   1.1  jakllsch 
   3485   1.1  jakllsch /* ----------- */
   3486   1.1  jakllsch /* device bulk */
   3487   1.1  jakllsch 
   3488   1.1  jakllsch static usbd_status
   3489  1.34     skrll xhci_device_bulk_transfer(struct usbd_xfer *xfer)
   3490   1.1  jakllsch {
   3491  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3492   1.1  jakllsch 	usbd_status err;
   3493   1.1  jakllsch 
   3494  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3495  1.27     skrll 
   3496   1.1  jakllsch 	/* Insert last in queue. */
   3497   1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3498   1.1  jakllsch 	err = usb_insert_transfer(xfer);
   3499   1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3500   1.1  jakllsch 	if (err)
   3501   1.1  jakllsch 		return err;
   3502   1.1  jakllsch 
   3503   1.1  jakllsch 	/*
   3504   1.1  jakllsch 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   3505   1.1  jakllsch 	 * so start it first.
   3506   1.1  jakllsch 	 */
   3507  1.34     skrll 	return xhci_device_bulk_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   3508   1.1  jakllsch }
   3509   1.1  jakllsch 
   3510   1.1  jakllsch static usbd_status
   3511  1.34     skrll xhci_device_bulk_start(struct usbd_xfer *xfer)
   3512   1.1  jakllsch {
   3513  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3514  1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   3515  1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   3516   1.1  jakllsch 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   3517  1.35     skrll 	struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
   3518  1.34     skrll 	const uint32_t len = xfer->ux_length;
   3519  1.34     skrll 	usb_dma_t * const dma = &xfer->ux_dmabuf;
   3520   1.1  jakllsch 	uint64_t parameter;
   3521   1.1  jakllsch 	uint32_t status;
   3522   1.1  jakllsch 	uint32_t control;
   3523   1.1  jakllsch 	u_int i = 0;
   3524   1.1  jakllsch 
   3525  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3526  1.27     skrll 
   3527  1.27     skrll 	DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   3528   1.1  jakllsch 
   3529   1.1  jakllsch 	if (sc->sc_dying)
   3530   1.1  jakllsch 		return USBD_IOERROR;
   3531   1.1  jakllsch 
   3532  1.34     skrll 	KASSERT((xfer->ux_rqflags & URQ_REQUEST) == 0);
   3533   1.1  jakllsch 
   3534   1.1  jakllsch 	parameter = DMAADDR(dma, 0);
   3535  1.11       dsl 	/*
   3536  1.13       dsl 	 * XXX: (dsl) The physical buffer must not cross a 64k boundary.
   3537  1.11       dsl 	 * If the user supplied buffer crosses such a boundary then 2
   3538  1.11       dsl 	 * (or more) TRB should be used.
   3539  1.11       dsl 	 * If multiple TRB are used the td_size field must be set correctly.
   3540  1.11       dsl 	 * For v1.0 devices (like ivy bridge) this is the number of usb data
   3541  1.11       dsl 	 * blocks needed to complete the transfer.
   3542  1.11       dsl 	 * Setting it to 1 in the last TRB causes an extra zero-length
   3543  1.11       dsl 	 * data block be sent.
   3544  1.11       dsl 	 * The earlier documentation differs, I don't know how it behaves.
   3545  1.11       dsl 	 */
   3546   1.1  jakllsch 	KASSERT(len <= 0x10000);
   3547   1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) |
   3548   1.1  jakllsch 	    XHCI_TRB_2_TDSZ_SET(1) |
   3549   1.1  jakllsch 	    XHCI_TRB_2_BYTES_SET(len);
   3550   1.1  jakllsch 	control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_NORMAL) |
   3551   1.1  jakllsch 	    XHCI_TRB_3_ISP_BIT | XHCI_TRB_3_IOC_BIT;
   3552   1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3553   1.1  jakllsch 
   3554   1.1  jakllsch 	mutex_enter(&tr->xr_lock);
   3555   1.1  jakllsch 	xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
   3556   1.1  jakllsch 	mutex_exit(&tr->xr_lock);
   3557   1.1  jakllsch 
   3558   1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   3559   1.1  jakllsch 
   3560  1.34     skrll 	if (xfer->ux_timeout && !sc->sc_bus.ub_usepolling) {
   3561  1.34     skrll 		callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
   3562  1.34     skrll 		    xhci_timeout, xfer);
   3563  1.34     skrll 	}
   3564  1.34     skrll 
   3565   1.1  jakllsch 	return USBD_IN_PROGRESS;
   3566   1.1  jakllsch }
   3567   1.1  jakllsch 
   3568   1.1  jakllsch static void
   3569  1.34     skrll xhci_device_bulk_done(struct usbd_xfer *xfer)
   3570   1.1  jakllsch {
   3571  1.27     skrll #ifdef USB_DEBUG
   3572  1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   3573  1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   3574  1.27     skrll #endif
   3575  1.34     skrll 	const int isread = usbd_xfer_isread(xfer);
   3576   1.1  jakllsch 
   3577  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3578   1.1  jakllsch 
   3579  1.27     skrll 	DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   3580   1.1  jakllsch 
   3581  1.34     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   3582   1.1  jakllsch 	    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3583   1.1  jakllsch }
   3584   1.1  jakllsch 
   3585   1.1  jakllsch static void
   3586  1.34     skrll xhci_device_bulk_abort(struct usbd_xfer *xfer)
   3587   1.1  jakllsch {
   3588  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3589  1.34     skrll 
   3590  1.34     skrll 	xhci_abort_xfer(xfer, USBD_CANCELLED);
   3591   1.1  jakllsch }
   3592   1.1  jakllsch 
   3593   1.1  jakllsch static void
   3594  1.34     skrll xhci_device_bulk_close(struct usbd_pipe *pipe)
   3595   1.1  jakllsch {
   3596  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3597  1.34     skrll 
   3598  1.34     skrll 	xhci_close_pipe(pipe);
   3599   1.1  jakllsch }
   3600   1.1  jakllsch 
   3601  1.34     skrll /* ---------------- */
   3602  1.34     skrll /* device interrupt */
   3603   1.1  jakllsch 
   3604   1.1  jakllsch static usbd_status
   3605  1.34     skrll xhci_device_intr_transfer(struct usbd_xfer *xfer)
   3606   1.1  jakllsch {
   3607  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3608   1.1  jakllsch 	usbd_status err;
   3609   1.1  jakllsch 
   3610  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3611  1.27     skrll 
   3612   1.1  jakllsch 	/* Insert last in queue. */
   3613   1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3614   1.1  jakllsch 	err = usb_insert_transfer(xfer);
   3615   1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3616   1.1  jakllsch 	if (err)
   3617   1.1  jakllsch 		return err;
   3618   1.1  jakllsch 
   3619   1.1  jakllsch 	/*
   3620   1.1  jakllsch 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   3621   1.1  jakllsch 	 * so start it first.
   3622   1.1  jakllsch 	 */
   3623  1.34     skrll 	return xhci_device_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   3624   1.1  jakllsch }
   3625   1.1  jakllsch 
   3626   1.1  jakllsch static usbd_status
   3627  1.34     skrll xhci_device_intr_start(struct usbd_xfer *xfer)
   3628   1.1  jakllsch {
   3629  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3630  1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   3631  1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   3632   1.1  jakllsch 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   3633  1.35     skrll 	struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
   3634  1.34     skrll 	const uint32_t len = xfer->ux_length;
   3635  1.34     skrll 	usb_dma_t * const dma = &xfer->ux_dmabuf;
   3636   1.1  jakllsch 	uint64_t parameter;
   3637   1.1  jakllsch 	uint32_t status;
   3638   1.1  jakllsch 	uint32_t control;
   3639   1.1  jakllsch 	u_int i = 0;
   3640   1.1  jakllsch 
   3641  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3642  1.27     skrll 
   3643  1.27     skrll 	DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   3644   1.1  jakllsch 
   3645   1.1  jakllsch 	if (sc->sc_dying)
   3646   1.1  jakllsch 		return USBD_IOERROR;
   3647   1.1  jakllsch 
   3648  1.34     skrll 	KASSERT((xfer->ux_rqflags & URQ_REQUEST) == 0);
   3649   1.1  jakllsch 
   3650   1.1  jakllsch 	parameter = DMAADDR(dma, 0);
   3651   1.1  jakllsch 	KASSERT(len <= 0x10000);
   3652   1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) |
   3653   1.1  jakllsch 	    XHCI_TRB_2_TDSZ_SET(1) |
   3654   1.1  jakllsch 	    XHCI_TRB_2_BYTES_SET(len);
   3655   1.1  jakllsch 	control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_NORMAL) |
   3656   1.1  jakllsch 	    XHCI_TRB_3_ISP_BIT | XHCI_TRB_3_IOC_BIT;
   3657   1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3658   1.1  jakllsch 
   3659   1.1  jakllsch 	mutex_enter(&tr->xr_lock);
   3660   1.1  jakllsch 	xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
   3661   1.1  jakllsch 	mutex_exit(&tr->xr_lock);
   3662   1.1  jakllsch 
   3663   1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   3664   1.1  jakllsch 
   3665  1.34     skrll 	if (xfer->ux_timeout && !sc->sc_bus.ub_usepolling) {
   3666  1.34     skrll 		callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
   3667  1.34     skrll 		    xhci_timeout, xfer);
   3668  1.34     skrll 	}
   3669  1.34     skrll 
   3670   1.1  jakllsch 	return USBD_IN_PROGRESS;
   3671   1.1  jakllsch }
   3672   1.1  jakllsch 
   3673   1.1  jakllsch static void
   3674  1.34     skrll xhci_device_intr_done(struct usbd_xfer *xfer)
   3675   1.1  jakllsch {
   3676  1.34     skrll 	struct xhci_softc * const sc __diagused = XHCI_XFER2SC(xfer);
   3677  1.27     skrll #ifdef USB_DEBUG
   3678  1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   3679  1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   3680  1.19     ozaki #endif
   3681  1.34     skrll 	const int isread = usbd_xfer_isread(xfer);
   3682   1.1  jakllsch 
   3683  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3684  1.27     skrll 
   3685  1.27     skrll 	DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   3686   1.1  jakllsch 
   3687  1.34     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
   3688   1.1  jakllsch 
   3689  1.34     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   3690   1.1  jakllsch 	    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3691   1.1  jakllsch }
   3692   1.1  jakllsch 
   3693   1.1  jakllsch static void
   3694  1.34     skrll xhci_device_intr_abort(struct usbd_xfer *xfer)
   3695   1.1  jakllsch {
   3696  1.34     skrll 	struct xhci_softc * const sc __diagused = XHCI_XFER2SC(xfer);
   3697  1.27     skrll 
   3698  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3699  1.10     skrll 
   3700  1.10     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   3701  1.27     skrll 	DPRINTFN(15, "%p", xfer, 0, 0, 0);
   3702  1.34     skrll 	KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
   3703  1.34     skrll 	xhci_abort_xfer(xfer, USBD_CANCELLED);
   3704   1.1  jakllsch }
   3705   1.1  jakllsch 
   3706   1.1  jakllsch static void
   3707  1.34     skrll xhci_device_intr_close(struct usbd_pipe *pipe)
   3708   1.1  jakllsch {
   3709  1.34     skrll 	//struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   3710  1.27     skrll 
   3711  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3712  1.27     skrll 	DPRINTFN(15, "%p", pipe, 0, 0, 0);
   3713  1.27     skrll 
   3714  1.34     skrll 	xhci_close_pipe(pipe);
   3715   1.1  jakllsch }
   3716   1.1  jakllsch 
   3717   1.1  jakllsch /* ------------ */
   3718   1.1  jakllsch 
   3719   1.1  jakllsch static void
   3720   1.1  jakllsch xhci_timeout(void *addr)
   3721   1.1  jakllsch {
   3722   1.1  jakllsch 	struct xhci_xfer * const xx = addr;
   3723  1.34     skrll 	struct usbd_xfer * const xfer = &xx->xx_xfer;
   3724  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3725   1.1  jakllsch 
   3726  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3727  1.27     skrll 
   3728   1.1  jakllsch 	if (sc->sc_dying) {
   3729   1.1  jakllsch 		return;
   3730   1.1  jakllsch 	}
   3731   1.1  jakllsch 
   3732   1.1  jakllsch 	usb_init_task(&xx->xx_abort_task, xhci_timeout_task, addr,
   3733   1.1  jakllsch 	    USB_TASKQ_MPSAFE);
   3734  1.34     skrll 	usb_add_task(xx->xx_xfer.ux_pipe->up_dev, &xx->xx_abort_task,
   3735   1.1  jakllsch 	    USB_TASKQ_HC);
   3736   1.1  jakllsch }
   3737   1.1  jakllsch 
   3738   1.1  jakllsch static void
   3739   1.1  jakllsch xhci_timeout_task(void *addr)
   3740   1.1  jakllsch {
   3741  1.34     skrll 	struct usbd_xfer * const xfer = addr;
   3742  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3743   1.1  jakllsch 
   3744  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3745  1.27     skrll 
   3746   1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3747   1.1  jakllsch #if 0
   3748   1.1  jakllsch 	xhci_abort_xfer(xfer, USBD_TIMEOUT);
   3749   1.1  jakllsch #else
   3750  1.34     skrll 	xfer->ux_status = USBD_TIMEOUT;
   3751   1.1  jakllsch 	usb_transfer_complete(xfer);
   3752   1.1  jakllsch #endif
   3753   1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3754   1.1  jakllsch }
   3755