Home | History | Annotate | Line # | Download | only in usb
xhci.c revision 1.65
      1  1.65     skrll /*	$NetBSD: xhci.c,v 1.65 2016/08/18 07:18:52 skrll Exp $	*/
      2   1.1  jakllsch 
      3   1.1  jakllsch /*
      4   1.1  jakllsch  * Copyright (c) 2013 Jonathan A. Kollasch
      5   1.1  jakllsch  * All rights reserved.
      6   1.1  jakllsch  *
      7   1.1  jakllsch  * Redistribution and use in source and binary forms, with or without
      8   1.1  jakllsch  * modification, are permitted provided that the following conditions
      9   1.1  jakllsch  * are met:
     10   1.1  jakllsch  * 1. Redistributions of source code must retain the above copyright
     11   1.1  jakllsch  *    notice, this list of conditions and the following disclaimer.
     12   1.1  jakllsch  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1  jakllsch  *    notice, this list of conditions and the following disclaimer in the
     14   1.1  jakllsch  *    documentation and/or other materials provided with the distribution.
     15   1.1  jakllsch  *
     16   1.1  jakllsch  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
     17   1.1  jakllsch  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     18   1.1  jakllsch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     19   1.1  jakllsch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
     20   1.1  jakllsch  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
     21   1.1  jakllsch  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
     22   1.1  jakllsch  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
     23   1.1  jakllsch  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
     24   1.1  jakllsch  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
     25   1.1  jakllsch  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
     26   1.1  jakllsch  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     27   1.1  jakllsch  */
     28   1.1  jakllsch 
     29  1.34     skrll /*
     30  1.41     skrll  * USB rev 2.0 and rev 3.1 specification
     31  1.41     skrll  *  http://www.usb.org/developers/docs/
     32  1.34     skrll  * xHCI rev 1.1 specification
     33  1.41     skrll  *  http://www.intel.com/technology/usb/spec.htm
     34  1.34     skrll  */
     35  1.34     skrll 
     36   1.1  jakllsch #include <sys/cdefs.h>
     37  1.65     skrll __KERNEL_RCSID(0, "$NetBSD: xhci.c,v 1.65 2016/08/18 07:18:52 skrll Exp $");
     38  1.27     skrll 
     39  1.46     pooka #ifdef _KERNEL_OPT
     40  1.27     skrll #include "opt_usb.h"
     41  1.46     pooka #endif
     42   1.1  jakllsch 
     43   1.1  jakllsch #include <sys/param.h>
     44   1.1  jakllsch #include <sys/systm.h>
     45   1.1  jakllsch #include <sys/kernel.h>
     46   1.1  jakllsch #include <sys/kmem.h>
     47   1.1  jakllsch #include <sys/device.h>
     48   1.1  jakllsch #include <sys/select.h>
     49   1.1  jakllsch #include <sys/proc.h>
     50   1.1  jakllsch #include <sys/queue.h>
     51   1.1  jakllsch #include <sys/mutex.h>
     52   1.1  jakllsch #include <sys/condvar.h>
     53   1.1  jakllsch #include <sys/bus.h>
     54   1.1  jakllsch #include <sys/cpu.h>
     55  1.27     skrll #include <sys/sysctl.h>
     56   1.1  jakllsch 
     57   1.1  jakllsch #include <machine/endian.h>
     58   1.1  jakllsch 
     59   1.1  jakllsch #include <dev/usb/usb.h>
     60   1.1  jakllsch #include <dev/usb/usbdi.h>
     61   1.1  jakllsch #include <dev/usb/usbdivar.h>
     62  1.34     skrll #include <dev/usb/usbdi_util.h>
     63  1.27     skrll #include <dev/usb/usbhist.h>
     64   1.1  jakllsch #include <dev/usb/usb_mem.h>
     65   1.1  jakllsch #include <dev/usb/usb_quirks.h>
     66   1.1  jakllsch 
     67   1.1  jakllsch #include <dev/usb/xhcireg.h>
     68   1.1  jakllsch #include <dev/usb/xhcivar.h>
     69  1.34     skrll #include <dev/usb/usbroothub.h>
     70   1.1  jakllsch 
     71  1.27     skrll 
     72  1.27     skrll #ifdef USB_DEBUG
     73  1.27     skrll #ifndef XHCI_DEBUG
     74  1.27     skrll #define xhcidebug 0
     75  1.34     skrll #else /* !XHCI_DEBUG */
     76  1.27     skrll static int xhcidebug = 0;
     77  1.27     skrll 
     78  1.27     skrll SYSCTL_SETUP(sysctl_hw_xhci_setup, "sysctl hw.xhci setup")
     79  1.27     skrll {
     80  1.27     skrll 	int err;
     81  1.27     skrll 	const struct sysctlnode *rnode;
     82  1.27     skrll 	const struct sysctlnode *cnode;
     83  1.27     skrll 
     84  1.27     skrll 	err = sysctl_createv(clog, 0, NULL, &rnode,
     85  1.27     skrll 	    CTLFLAG_PERMANENT, CTLTYPE_NODE, "xhci",
     86  1.27     skrll 	    SYSCTL_DESCR("xhci global controls"),
     87  1.27     skrll 	    NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL);
     88  1.27     skrll 
     89  1.27     skrll 	if (err)
     90  1.27     skrll 		goto fail;
     91  1.27     skrll 
     92  1.27     skrll 	/* control debugging printfs */
     93  1.27     skrll 	err = sysctl_createv(clog, 0, &rnode, &cnode,
     94  1.27     skrll 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
     95  1.27     skrll 	    "debug", SYSCTL_DESCR("Enable debugging output"),
     96  1.27     skrll 	    NULL, 0, &xhcidebug, sizeof(xhcidebug), CTL_CREATE, CTL_EOL);
     97  1.27     skrll 	if (err)
     98  1.27     skrll 		goto fail;
     99  1.27     skrll 
    100  1.27     skrll 	return;
    101  1.27     skrll fail:
    102  1.27     skrll 	aprint_error("%s: sysctl_createv failed (err = %d)\n", __func__, err);
    103  1.27     skrll }
    104  1.27     skrll 
    105  1.34     skrll #endif /* !XHCI_DEBUG */
    106  1.27     skrll #endif /* USB_DEBUG */
    107  1.27     skrll 
    108  1.27     skrll #define DPRINTFN(N,FMT,A,B,C,D) USBHIST_LOGN(xhcidebug,N,FMT,A,B,C,D)
    109  1.27     skrll #define XHCIHIST_FUNC() USBHIST_FUNC()
    110  1.27     skrll #define XHCIHIST_CALLED(name) USBHIST_CALLED(xhcidebug)
    111   1.1  jakllsch 
    112   1.1  jakllsch #define XHCI_DCI_SLOT 0
    113   1.1  jakllsch #define XHCI_DCI_EP_CONTROL 1
    114   1.1  jakllsch 
    115   1.1  jakllsch #define XHCI_ICI_INPUT_CONTROL 0
    116   1.1  jakllsch 
    117   1.1  jakllsch struct xhci_pipe {
    118   1.1  jakllsch 	struct usbd_pipe xp_pipe;
    119  1.34     skrll 	struct usb_task xp_async_task;
    120   1.1  jakllsch };
    121   1.1  jakllsch 
    122   1.1  jakllsch #define XHCI_COMMAND_RING_TRBS 256
    123   1.1  jakllsch #define XHCI_EVENT_RING_TRBS 256
    124   1.1  jakllsch #define XHCI_EVENT_RING_SEGMENTS 1
    125   1.1  jakllsch #define XHCI_TRB_3_ED_BIT XHCI_TRB_3_ISP_BIT
    126   1.1  jakllsch 
    127  1.34     skrll static usbd_status xhci_open(struct usbd_pipe *);
    128  1.34     skrll static void xhci_close_pipe(struct usbd_pipe *);
    129   1.1  jakllsch static int xhci_intr1(struct xhci_softc * const);
    130   1.1  jakllsch static void xhci_softintr(void *);
    131   1.1  jakllsch static void xhci_poll(struct usbd_bus *);
    132  1.34     skrll static struct usbd_xfer *xhci_allocx(struct usbd_bus *, unsigned int);
    133  1.34     skrll static void xhci_freex(struct usbd_bus *, struct usbd_xfer *);
    134   1.1  jakllsch static void xhci_get_lock(struct usbd_bus *, kmutex_t **);
    135  1.34     skrll static usbd_status xhci_new_device(device_t, struct usbd_bus *, int, int, int,
    136   1.1  jakllsch     struct usbd_port *);
    137  1.34     skrll static int xhci_roothub_ctrl(struct usbd_bus *, usb_device_request_t *,
    138  1.34     skrll     void *, int);
    139   1.1  jakllsch 
    140  1.34     skrll static usbd_status xhci_configure_endpoint(struct usbd_pipe *);
    141  1.34     skrll //static usbd_status xhci_unconfigure_endpoint(struct usbd_pipe *);
    142  1.34     skrll static usbd_status xhci_reset_endpoint(struct usbd_pipe *);
    143  1.34     skrll static usbd_status xhci_stop_endpoint(struct usbd_pipe *);
    144   1.1  jakllsch 
    145  1.55     skrll static void xhci_host_dequeue(struct xhci_ring * const);
    146  1.34     skrll static usbd_status xhci_set_dequeue(struct usbd_pipe *);
    147   1.1  jakllsch 
    148   1.1  jakllsch static usbd_status xhci_do_command(struct xhci_softc * const,
    149   1.1  jakllsch     struct xhci_trb * const, int);
    150  1.34     skrll static usbd_status xhci_do_command_locked(struct xhci_softc * const,
    151  1.34     skrll     struct xhci_trb * const, int);
    152  1.48     skrll static usbd_status xhci_init_slot(struct usbd_device *, uint32_t);
    153  1.48     skrll static void xhci_free_slot(struct xhci_softc *, struct xhci_slot *, int, int);
    154  1.51     skrll static usbd_status xhci_set_address(struct usbd_device *, uint32_t, bool);
    155   1.1  jakllsch static usbd_status xhci_enable_slot(struct xhci_softc * const,
    156   1.1  jakllsch     uint8_t * const);
    157  1.34     skrll static usbd_status xhci_disable_slot(struct xhci_softc * const, uint8_t);
    158   1.1  jakllsch static usbd_status xhci_address_device(struct xhci_softc * const,
    159   1.1  jakllsch     uint64_t, uint8_t, bool);
    160  1.34     skrll static void xhci_set_dcba(struct xhci_softc * const, uint64_t, int);
    161   1.1  jakllsch static usbd_status xhci_update_ep0_mps(struct xhci_softc * const,
    162   1.1  jakllsch     struct xhci_slot * const, u_int);
    163   1.1  jakllsch static usbd_status xhci_ring_init(struct xhci_softc * const,
    164   1.1  jakllsch     struct xhci_ring * const, size_t, size_t);
    165   1.1  jakllsch static void xhci_ring_free(struct xhci_softc * const, struct xhci_ring * const);
    166   1.1  jakllsch 
    167  1.51     skrll static void xhci_setup_ctx(struct usbd_pipe *);
    168  1.51     skrll static void xhci_setup_route(struct usbd_pipe *, uint32_t *);
    169  1.51     skrll static void xhci_setup_tthub(struct usbd_pipe *, uint32_t *);
    170  1.51     skrll static void xhci_setup_maxburst(struct usbd_pipe *, uint32_t *);
    171  1.51     skrll static uint32_t xhci_bival2ival(uint32_t, uint32_t);
    172  1.51     skrll 
    173  1.34     skrll static void xhci_noop(struct usbd_pipe *);
    174   1.1  jakllsch 
    175  1.34     skrll static usbd_status xhci_root_intr_transfer(struct usbd_xfer *);
    176  1.34     skrll static usbd_status xhci_root_intr_start(struct usbd_xfer *);
    177  1.34     skrll static void xhci_root_intr_abort(struct usbd_xfer *);
    178  1.34     skrll static void xhci_root_intr_close(struct usbd_pipe *);
    179  1.34     skrll static void xhci_root_intr_done(struct usbd_xfer *);
    180  1.34     skrll 
    181  1.34     skrll static usbd_status xhci_device_ctrl_transfer(struct usbd_xfer *);
    182  1.34     skrll static usbd_status xhci_device_ctrl_start(struct usbd_xfer *);
    183  1.34     skrll static void xhci_device_ctrl_abort(struct usbd_xfer *);
    184  1.34     skrll static void xhci_device_ctrl_close(struct usbd_pipe *);
    185  1.34     skrll static void xhci_device_ctrl_done(struct usbd_xfer *);
    186  1.34     skrll 
    187  1.34     skrll static usbd_status xhci_device_intr_transfer(struct usbd_xfer *);
    188  1.34     skrll static usbd_status xhci_device_intr_start(struct usbd_xfer *);
    189  1.34     skrll static void xhci_device_intr_abort(struct usbd_xfer *);
    190  1.34     skrll static void xhci_device_intr_close(struct usbd_pipe *);
    191  1.34     skrll static void xhci_device_intr_done(struct usbd_xfer *);
    192  1.34     skrll 
    193  1.34     skrll static usbd_status xhci_device_bulk_transfer(struct usbd_xfer *);
    194  1.34     skrll static usbd_status xhci_device_bulk_start(struct usbd_xfer *);
    195  1.34     skrll static void xhci_device_bulk_abort(struct usbd_xfer *);
    196  1.34     skrll static void xhci_device_bulk_close(struct usbd_pipe *);
    197  1.34     skrll static void xhci_device_bulk_done(struct usbd_xfer *);
    198   1.1  jakllsch 
    199   1.1  jakllsch static void xhci_timeout(void *);
    200   1.1  jakllsch static void xhci_timeout_task(void *);
    201   1.1  jakllsch 
    202   1.1  jakllsch static const struct usbd_bus_methods xhci_bus_methods = {
    203  1.34     skrll 	.ubm_open = xhci_open,
    204  1.34     skrll 	.ubm_softint = xhci_softintr,
    205  1.34     skrll 	.ubm_dopoll = xhci_poll,
    206  1.34     skrll 	.ubm_allocx = xhci_allocx,
    207  1.34     skrll 	.ubm_freex = xhci_freex,
    208  1.34     skrll 	.ubm_getlock = xhci_get_lock,
    209  1.34     skrll 	.ubm_newdev = xhci_new_device,
    210  1.34     skrll 	.ubm_rhctrl = xhci_roothub_ctrl,
    211   1.1  jakllsch };
    212   1.1  jakllsch 
    213   1.1  jakllsch static const struct usbd_pipe_methods xhci_root_intr_methods = {
    214  1.34     skrll 	.upm_transfer = xhci_root_intr_transfer,
    215  1.34     skrll 	.upm_start = xhci_root_intr_start,
    216  1.34     skrll 	.upm_abort = xhci_root_intr_abort,
    217  1.34     skrll 	.upm_close = xhci_root_intr_close,
    218  1.34     skrll 	.upm_cleartoggle = xhci_noop,
    219  1.34     skrll 	.upm_done = xhci_root_intr_done,
    220   1.1  jakllsch };
    221   1.1  jakllsch 
    222   1.1  jakllsch 
    223   1.1  jakllsch static const struct usbd_pipe_methods xhci_device_ctrl_methods = {
    224  1.34     skrll 	.upm_transfer = xhci_device_ctrl_transfer,
    225  1.34     skrll 	.upm_start = xhci_device_ctrl_start,
    226  1.34     skrll 	.upm_abort = xhci_device_ctrl_abort,
    227  1.34     skrll 	.upm_close = xhci_device_ctrl_close,
    228  1.34     skrll 	.upm_cleartoggle = xhci_noop,
    229  1.34     skrll 	.upm_done = xhci_device_ctrl_done,
    230   1.1  jakllsch };
    231   1.1  jakllsch 
    232   1.1  jakllsch static const struct usbd_pipe_methods xhci_device_isoc_methods = {
    233  1.34     skrll 	.upm_cleartoggle = xhci_noop,
    234   1.1  jakllsch };
    235   1.1  jakllsch 
    236   1.1  jakllsch static const struct usbd_pipe_methods xhci_device_bulk_methods = {
    237  1.34     skrll 	.upm_transfer = xhci_device_bulk_transfer,
    238  1.34     skrll 	.upm_start = xhci_device_bulk_start,
    239  1.34     skrll 	.upm_abort = xhci_device_bulk_abort,
    240  1.34     skrll 	.upm_close = xhci_device_bulk_close,
    241  1.34     skrll 	.upm_cleartoggle = xhci_noop,
    242  1.34     skrll 	.upm_done = xhci_device_bulk_done,
    243   1.1  jakllsch };
    244   1.1  jakllsch 
    245   1.1  jakllsch static const struct usbd_pipe_methods xhci_device_intr_methods = {
    246  1.34     skrll 	.upm_transfer = xhci_device_intr_transfer,
    247  1.34     skrll 	.upm_start = xhci_device_intr_start,
    248  1.34     skrll 	.upm_abort = xhci_device_intr_abort,
    249  1.34     skrll 	.upm_close = xhci_device_intr_close,
    250  1.34     skrll 	.upm_cleartoggle = xhci_noop,
    251  1.34     skrll 	.upm_done = xhci_device_intr_done,
    252   1.1  jakllsch };
    253   1.1  jakllsch 
    254   1.1  jakllsch static inline uint32_t
    255  1.34     skrll xhci_read_1(const struct xhci_softc * const sc, bus_size_t offset)
    256  1.34     skrll {
    257  1.34     skrll 	return bus_space_read_1(sc->sc_iot, sc->sc_ioh, offset);
    258  1.34     skrll }
    259  1.34     skrll 
    260  1.34     skrll static inline uint32_t
    261   1.1  jakllsch xhci_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    262   1.1  jakllsch {
    263   1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_ioh, offset);
    264   1.1  jakllsch }
    265   1.1  jakllsch 
    266  1.34     skrll static inline void
    267  1.34     skrll xhci_write_1(const struct xhci_softc * const sc, bus_size_t offset,
    268  1.34     skrll     uint32_t value)
    269  1.34     skrll {
    270  1.34     skrll 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, offset, value);
    271  1.34     skrll }
    272  1.34     skrll 
    273   1.4       apb #if 0 /* unused */
    274   1.1  jakllsch static inline void
    275   1.1  jakllsch xhci_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    276   1.1  jakllsch     uint32_t value)
    277   1.1  jakllsch {
    278   1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, offset, value);
    279   1.1  jakllsch }
    280   1.4       apb #endif /* unused */
    281   1.1  jakllsch 
    282   1.1  jakllsch static inline uint32_t
    283   1.1  jakllsch xhci_cap_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    284   1.1  jakllsch {
    285   1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_cbh, offset);
    286   1.1  jakllsch }
    287   1.1  jakllsch 
    288   1.1  jakllsch static inline uint32_t
    289   1.1  jakllsch xhci_op_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    290   1.1  jakllsch {
    291   1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
    292   1.1  jakllsch }
    293   1.1  jakllsch 
    294   1.1  jakllsch static inline void
    295   1.1  jakllsch xhci_op_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    296   1.1  jakllsch     uint32_t value)
    297   1.1  jakllsch {
    298   1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_obh, offset, value);
    299   1.1  jakllsch }
    300   1.1  jakllsch 
    301   1.1  jakllsch static inline uint64_t
    302   1.1  jakllsch xhci_op_read_8(const struct xhci_softc * const sc, bus_size_t offset)
    303   1.1  jakllsch {
    304   1.1  jakllsch 	uint64_t value;
    305   1.1  jakllsch 
    306   1.1  jakllsch 	if (sc->sc_ac64) {
    307   1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    308   1.1  jakllsch 		value = bus_space_read_8(sc->sc_iot, sc->sc_obh, offset);
    309   1.1  jakllsch #else
    310   1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
    311   1.1  jakllsch 		value |= (uint64_t)bus_space_read_4(sc->sc_iot, sc->sc_obh,
    312   1.1  jakllsch 		    offset + 4) << 32;
    313   1.1  jakllsch #endif
    314   1.1  jakllsch 	} else {
    315   1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_obh, offset);
    316   1.1  jakllsch 	}
    317   1.1  jakllsch 
    318   1.1  jakllsch 	return value;
    319   1.1  jakllsch }
    320   1.1  jakllsch 
    321   1.1  jakllsch static inline void
    322   1.1  jakllsch xhci_op_write_8(const struct xhci_softc * const sc, bus_size_t offset,
    323   1.1  jakllsch     uint64_t value)
    324   1.1  jakllsch {
    325   1.1  jakllsch 	if (sc->sc_ac64) {
    326   1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    327   1.1  jakllsch 		bus_space_write_8(sc->sc_iot, sc->sc_obh, offset, value);
    328   1.1  jakllsch #else
    329   1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_obh, offset + 0,
    330   1.1  jakllsch 		    (value >> 0) & 0xffffffff);
    331   1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_obh, offset + 4,
    332   1.1  jakllsch 		    (value >> 32) & 0xffffffff);
    333   1.1  jakllsch #endif
    334   1.1  jakllsch 	} else {
    335   1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_obh, offset, value);
    336   1.1  jakllsch 	}
    337   1.1  jakllsch }
    338   1.1  jakllsch 
    339   1.1  jakllsch static inline uint32_t
    340   1.1  jakllsch xhci_rt_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    341   1.1  jakllsch {
    342   1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
    343   1.1  jakllsch }
    344   1.1  jakllsch 
    345   1.1  jakllsch static inline void
    346   1.1  jakllsch xhci_rt_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    347   1.1  jakllsch     uint32_t value)
    348   1.1  jakllsch {
    349   1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset, value);
    350   1.1  jakllsch }
    351   1.1  jakllsch 
    352   1.4       apb #if 0 /* unused */
    353   1.1  jakllsch static inline uint64_t
    354   1.1  jakllsch xhci_rt_read_8(const struct xhci_softc * const sc, bus_size_t offset)
    355   1.1  jakllsch {
    356   1.1  jakllsch 	uint64_t value;
    357   1.1  jakllsch 
    358   1.1  jakllsch 	if (sc->sc_ac64) {
    359   1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    360   1.1  jakllsch 		value = bus_space_read_8(sc->sc_iot, sc->sc_rbh, offset);
    361   1.1  jakllsch #else
    362   1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
    363   1.1  jakllsch 		value |= (uint64_t)bus_space_read_4(sc->sc_iot, sc->sc_rbh,
    364   1.1  jakllsch 		    offset + 4) << 32;
    365   1.1  jakllsch #endif
    366   1.1  jakllsch 	} else {
    367   1.1  jakllsch 		value = bus_space_read_4(sc->sc_iot, sc->sc_rbh, offset);
    368   1.1  jakllsch 	}
    369   1.1  jakllsch 
    370   1.1  jakllsch 	return value;
    371   1.1  jakllsch }
    372   1.4       apb #endif /* unused */
    373   1.1  jakllsch 
    374   1.1  jakllsch static inline void
    375   1.1  jakllsch xhci_rt_write_8(const struct xhci_softc * const sc, bus_size_t offset,
    376   1.1  jakllsch     uint64_t value)
    377   1.1  jakllsch {
    378   1.1  jakllsch 	if (sc->sc_ac64) {
    379   1.1  jakllsch #ifdef XHCI_USE_BUS_SPACE_8
    380   1.1  jakllsch 		bus_space_write_8(sc->sc_iot, sc->sc_rbh, offset, value);
    381   1.1  jakllsch #else
    382   1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset + 0,
    383   1.1  jakllsch 		    (value >> 0) & 0xffffffff);
    384   1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset + 4,
    385   1.1  jakllsch 		    (value >> 32) & 0xffffffff);
    386   1.1  jakllsch #endif
    387   1.1  jakllsch 	} else {
    388   1.1  jakllsch 		bus_space_write_4(sc->sc_iot, sc->sc_rbh, offset, value);
    389   1.1  jakllsch 	}
    390   1.1  jakllsch }
    391   1.1  jakllsch 
    392   1.4       apb #if 0 /* unused */
    393   1.1  jakllsch static inline uint32_t
    394   1.1  jakllsch xhci_db_read_4(const struct xhci_softc * const sc, bus_size_t offset)
    395   1.1  jakllsch {
    396   1.1  jakllsch 	return bus_space_read_4(sc->sc_iot, sc->sc_dbh, offset);
    397   1.1  jakllsch }
    398   1.4       apb #endif /* unused */
    399   1.1  jakllsch 
    400   1.1  jakllsch static inline void
    401   1.1  jakllsch xhci_db_write_4(const struct xhci_softc * const sc, bus_size_t offset,
    402   1.1  jakllsch     uint32_t value)
    403   1.1  jakllsch {
    404   1.1  jakllsch 	bus_space_write_4(sc->sc_iot, sc->sc_dbh, offset, value);
    405   1.1  jakllsch }
    406   1.1  jakllsch 
    407   1.1  jakllsch /* --- */
    408   1.1  jakllsch 
    409   1.1  jakllsch static inline uint8_t
    410   1.1  jakllsch xhci_ep_get_type(usb_endpoint_descriptor_t * const ed)
    411   1.1  jakllsch {
    412  1.34     skrll 	u_int eptype = 0;
    413   1.1  jakllsch 
    414   1.1  jakllsch 	switch (UE_GET_XFERTYPE(ed->bmAttributes)) {
    415   1.1  jakllsch 	case UE_CONTROL:
    416   1.1  jakllsch 		eptype = 0x0;
    417   1.1  jakllsch 		break;
    418   1.1  jakllsch 	case UE_ISOCHRONOUS:
    419   1.1  jakllsch 		eptype = 0x1;
    420   1.1  jakllsch 		break;
    421   1.1  jakllsch 	case UE_BULK:
    422   1.1  jakllsch 		eptype = 0x2;
    423   1.1  jakllsch 		break;
    424   1.1  jakllsch 	case UE_INTERRUPT:
    425   1.1  jakllsch 		eptype = 0x3;
    426   1.1  jakllsch 		break;
    427   1.1  jakllsch 	}
    428   1.1  jakllsch 
    429   1.1  jakllsch 	if ((UE_GET_XFERTYPE(ed->bmAttributes) == UE_CONTROL) ||
    430   1.1  jakllsch 	    (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN))
    431   1.1  jakllsch 		return eptype | 0x4;
    432   1.1  jakllsch 	else
    433   1.1  jakllsch 		return eptype;
    434   1.1  jakllsch }
    435   1.1  jakllsch 
    436   1.1  jakllsch static u_int
    437   1.1  jakllsch xhci_ep_get_dci(usb_endpoint_descriptor_t * const ed)
    438   1.1  jakllsch {
    439   1.1  jakllsch 	/* xHCI 1.0 section 4.5.1 */
    440   1.1  jakllsch 	u_int epaddr = UE_GET_ADDR(ed->bEndpointAddress);
    441   1.1  jakllsch 	u_int in = 0;
    442   1.1  jakllsch 
    443   1.1  jakllsch 	if ((UE_GET_XFERTYPE(ed->bmAttributes) == UE_CONTROL) ||
    444   1.1  jakllsch 	    (UE_GET_DIR(ed->bEndpointAddress) == UE_DIR_IN))
    445   1.1  jakllsch 		in = 1;
    446   1.1  jakllsch 
    447   1.1  jakllsch 	return epaddr * 2 + in;
    448   1.1  jakllsch }
    449   1.1  jakllsch 
    450   1.1  jakllsch static inline u_int
    451   1.1  jakllsch xhci_dci_to_ici(const u_int i)
    452   1.1  jakllsch {
    453   1.1  jakllsch 	return i + 1;
    454   1.1  jakllsch }
    455   1.1  jakllsch 
    456   1.1  jakllsch static inline void *
    457   1.1  jakllsch xhci_slot_get_dcv(struct xhci_softc * const sc, struct xhci_slot * const xs,
    458   1.1  jakllsch     const u_int dci)
    459   1.1  jakllsch {
    460   1.1  jakllsch 	return KERNADDR(&xs->xs_dc_dma, sc->sc_ctxsz * dci);
    461   1.1  jakllsch }
    462   1.1  jakllsch 
    463   1.4       apb #if 0 /* unused */
    464   1.1  jakllsch static inline bus_addr_t
    465   1.1  jakllsch xhci_slot_get_dcp(struct xhci_softc * const sc, struct xhci_slot * const xs,
    466   1.1  jakllsch     const u_int dci)
    467   1.1  jakllsch {
    468   1.1  jakllsch 	return DMAADDR(&xs->xs_dc_dma, sc->sc_ctxsz * dci);
    469   1.1  jakllsch }
    470   1.4       apb #endif /* unused */
    471   1.1  jakllsch 
    472   1.1  jakllsch static inline void *
    473   1.1  jakllsch xhci_slot_get_icv(struct xhci_softc * const sc, struct xhci_slot * const xs,
    474   1.1  jakllsch     const u_int ici)
    475   1.1  jakllsch {
    476   1.1  jakllsch 	return KERNADDR(&xs->xs_ic_dma, sc->sc_ctxsz * ici);
    477   1.1  jakllsch }
    478   1.1  jakllsch 
    479   1.1  jakllsch static inline bus_addr_t
    480   1.1  jakllsch xhci_slot_get_icp(struct xhci_softc * const sc, struct xhci_slot * const xs,
    481   1.1  jakllsch     const u_int ici)
    482   1.1  jakllsch {
    483   1.1  jakllsch 	return DMAADDR(&xs->xs_ic_dma, sc->sc_ctxsz * ici);
    484   1.1  jakllsch }
    485   1.1  jakllsch 
    486   1.1  jakllsch static inline struct xhci_trb *
    487   1.1  jakllsch xhci_ring_trbv(struct xhci_ring * const xr, u_int idx)
    488   1.1  jakllsch {
    489   1.1  jakllsch 	return KERNADDR(&xr->xr_dma, XHCI_TRB_SIZE * idx);
    490   1.1  jakllsch }
    491   1.1  jakllsch 
    492   1.1  jakllsch static inline bus_addr_t
    493   1.1  jakllsch xhci_ring_trbp(struct xhci_ring * const xr, u_int idx)
    494   1.1  jakllsch {
    495   1.1  jakllsch 	return DMAADDR(&xr->xr_dma, XHCI_TRB_SIZE * idx);
    496   1.1  jakllsch }
    497   1.1  jakllsch 
    498   1.1  jakllsch static inline void
    499   1.1  jakllsch xhci_trb_put(struct xhci_trb * const trb, uint64_t parameter, uint32_t status,
    500   1.1  jakllsch     uint32_t control)
    501   1.1  jakllsch {
    502  1.34     skrll 	trb->trb_0 = htole64(parameter);
    503  1.34     skrll 	trb->trb_2 = htole32(status);
    504  1.34     skrll 	trb->trb_3 = htole32(control);
    505   1.1  jakllsch }
    506   1.1  jakllsch 
    507  1.40     skrll static int
    508  1.40     skrll xhci_trb_get_idx(struct xhci_ring *xr, uint64_t trb_0, int *idx)
    509  1.40     skrll {
    510  1.40     skrll 	/* base address of TRBs */
    511  1.40     skrll 	bus_addr_t trbp = xhci_ring_trbp(xr, 0);
    512  1.40     skrll 
    513  1.40     skrll 	/* trb_0 range sanity check */
    514  1.40     skrll 	if (trb_0 == 0 || trb_0 < trbp ||
    515  1.40     skrll 	    (trb_0 - trbp) % sizeof(struct xhci_trb) != 0 ||
    516  1.40     skrll 	    (trb_0 - trbp) / sizeof(struct xhci_trb) >= xr->xr_ntrb) {
    517  1.40     skrll 		return 1;
    518  1.40     skrll 	}
    519  1.40     skrll 	*idx = (trb_0 - trbp) / sizeof(struct xhci_trb);
    520  1.40     skrll 	return 0;
    521  1.40     skrll }
    522  1.40     skrll 
    523  1.63     skrll static unsigned int
    524  1.63     skrll xhci_get_epstate(struct xhci_softc * const sc, struct xhci_slot * const xs,
    525  1.63     skrll     u_int dci)
    526  1.63     skrll {
    527  1.63     skrll 	uint32_t *cp;
    528  1.63     skrll 
    529  1.63     skrll 	usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
    530  1.63     skrll 	cp = xhci_slot_get_dcv(sc, xs, dci);
    531  1.63     skrll 	return XHCI_EPCTX_0_EPSTATE_GET(le32toh(cp[0]));
    532  1.63     skrll }
    533  1.63     skrll 
    534   1.1  jakllsch /* --- */
    535   1.1  jakllsch 
    536   1.1  jakllsch void
    537   1.1  jakllsch xhci_childdet(device_t self, device_t child)
    538   1.1  jakllsch {
    539   1.1  jakllsch 	struct xhci_softc * const sc = device_private(self);
    540   1.1  jakllsch 
    541   1.1  jakllsch 	KASSERT(sc->sc_child == child);
    542   1.1  jakllsch 	if (child == sc->sc_child)
    543   1.1  jakllsch 		sc->sc_child = NULL;
    544   1.1  jakllsch }
    545   1.1  jakllsch 
    546   1.1  jakllsch int
    547   1.1  jakllsch xhci_detach(struct xhci_softc *sc, int flags)
    548   1.1  jakllsch {
    549   1.1  jakllsch 	int rv = 0;
    550   1.1  jakllsch 
    551   1.1  jakllsch 	if (sc->sc_child != NULL)
    552   1.1  jakllsch 		rv = config_detach(sc->sc_child, flags);
    553   1.1  jakllsch 
    554   1.1  jakllsch 	if (rv != 0)
    555  1.34     skrll 		return rv;
    556   1.1  jakllsch 
    557   1.1  jakllsch 	/* XXX unconfigure/free slots */
    558   1.1  jakllsch 
    559   1.1  jakllsch 	/* verify: */
    560   1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_IMAN(0), 0);
    561   1.1  jakllsch 	xhci_op_write_4(sc, XHCI_USBCMD, 0);
    562   1.1  jakllsch 	/* do we need to wait for stop? */
    563   1.1  jakllsch 
    564   1.1  jakllsch 	xhci_op_write_8(sc, XHCI_CRCR, 0);
    565   1.1  jakllsch 	xhci_ring_free(sc, &sc->sc_cr);
    566   1.1  jakllsch 	cv_destroy(&sc->sc_command_cv);
    567   1.1  jakllsch 
    568   1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_ERSTSZ(0), 0);
    569   1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERSTBA(0), 0);
    570   1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERDP(0), 0|XHCI_ERDP_LO_BUSY);
    571   1.1  jakllsch 	xhci_ring_free(sc, &sc->sc_er);
    572   1.1  jakllsch 
    573   1.1  jakllsch 	usb_freemem(&sc->sc_bus, &sc->sc_eventst_dma);
    574   1.1  jakllsch 
    575   1.1  jakllsch 	xhci_op_write_8(sc, XHCI_DCBAAP, 0);
    576   1.1  jakllsch 	usb_freemem(&sc->sc_bus, &sc->sc_dcbaa_dma);
    577   1.1  jakllsch 
    578   1.1  jakllsch 	kmem_free(sc->sc_slots, sizeof(*sc->sc_slots) * sc->sc_maxslots);
    579   1.1  jakllsch 
    580   1.1  jakllsch 	mutex_destroy(&sc->sc_lock);
    581   1.1  jakllsch 	mutex_destroy(&sc->sc_intr_lock);
    582   1.1  jakllsch 
    583   1.1  jakllsch 	pool_cache_destroy(sc->sc_xferpool);
    584   1.1  jakllsch 
    585   1.1  jakllsch 	return rv;
    586   1.1  jakllsch }
    587   1.1  jakllsch 
    588   1.1  jakllsch int
    589   1.1  jakllsch xhci_activate(device_t self, enum devact act)
    590   1.1  jakllsch {
    591   1.1  jakllsch 	struct xhci_softc * const sc = device_private(self);
    592   1.1  jakllsch 
    593   1.1  jakllsch 	switch (act) {
    594   1.1  jakllsch 	case DVACT_DEACTIVATE:
    595   1.1  jakllsch 		sc->sc_dying = true;
    596   1.1  jakllsch 		return 0;
    597   1.1  jakllsch 	default:
    598   1.1  jakllsch 		return EOPNOTSUPP;
    599   1.1  jakllsch 	}
    600   1.1  jakllsch }
    601   1.1  jakllsch 
    602   1.1  jakllsch bool
    603   1.1  jakllsch xhci_suspend(device_t dv, const pmf_qual_t *qual)
    604   1.1  jakllsch {
    605   1.1  jakllsch 	return false;
    606   1.1  jakllsch }
    607   1.1  jakllsch 
    608   1.1  jakllsch bool
    609   1.1  jakllsch xhci_resume(device_t dv, const pmf_qual_t *qual)
    610   1.1  jakllsch {
    611   1.1  jakllsch 	return false;
    612   1.1  jakllsch }
    613   1.1  jakllsch 
    614   1.1  jakllsch bool
    615   1.1  jakllsch xhci_shutdown(device_t self, int flags)
    616   1.1  jakllsch {
    617   1.1  jakllsch 	return false;
    618   1.1  jakllsch }
    619   1.1  jakllsch 
    620  1.40     skrll static int
    621  1.40     skrll xhci_hc_reset(struct xhci_softc * const sc)
    622  1.40     skrll {
    623  1.40     skrll 	uint32_t usbcmd, usbsts;
    624  1.40     skrll 	int i;
    625  1.40     skrll 
    626  1.40     skrll 	/* Check controller not ready */
    627  1.42     skrll 	for (i = 0; i < XHCI_WAIT_CNR; i++) {
    628  1.40     skrll 		usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
    629  1.40     skrll 		if ((usbsts & XHCI_STS_CNR) == 0)
    630  1.40     skrll 			break;
    631  1.40     skrll 		usb_delay_ms(&sc->sc_bus, 1);
    632  1.40     skrll 	}
    633  1.42     skrll 	if (i >= XHCI_WAIT_CNR) {
    634  1.40     skrll 		aprint_error_dev(sc->sc_dev, "controller not ready timeout\n");
    635  1.40     skrll 		return EIO;
    636  1.40     skrll 	}
    637  1.40     skrll 
    638  1.40     skrll 	/* Halt controller */
    639  1.40     skrll 	usbcmd = 0;
    640  1.40     skrll 	xhci_op_write_4(sc, XHCI_USBCMD, usbcmd);
    641  1.40     skrll 	usb_delay_ms(&sc->sc_bus, 1);
    642  1.40     skrll 
    643  1.40     skrll 	/* Reset controller */
    644  1.40     skrll 	usbcmd = XHCI_CMD_HCRST;
    645  1.40     skrll 	xhci_op_write_4(sc, XHCI_USBCMD, usbcmd);
    646  1.42     skrll 	for (i = 0; i < XHCI_WAIT_HCRST; i++) {
    647  1.40     skrll 		usbcmd = xhci_op_read_4(sc, XHCI_USBCMD);
    648  1.40     skrll 		if ((usbcmd & XHCI_CMD_HCRST) == 0)
    649  1.40     skrll 			break;
    650  1.40     skrll 		usb_delay_ms(&sc->sc_bus, 1);
    651  1.40     skrll 	}
    652  1.42     skrll 	if (i >= XHCI_WAIT_HCRST) {
    653  1.40     skrll 		aprint_error_dev(sc->sc_dev, "host controller reset timeout\n");
    654  1.40     skrll 		return EIO;
    655  1.40     skrll 	}
    656  1.40     skrll 
    657  1.40     skrll 	/* Check controller not ready */
    658  1.42     skrll 	for (i = 0; i < XHCI_WAIT_CNR; i++) {
    659  1.40     skrll 		usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
    660  1.40     skrll 		if ((usbsts & XHCI_STS_CNR) == 0)
    661  1.40     skrll 			break;
    662  1.40     skrll 		usb_delay_ms(&sc->sc_bus, 1);
    663  1.40     skrll 	}
    664  1.42     skrll 	if (i >= XHCI_WAIT_CNR) {
    665  1.40     skrll 		aprint_error_dev(sc->sc_dev,
    666  1.40     skrll 		    "controller not ready timeout after reset\n");
    667  1.40     skrll 		return EIO;
    668  1.40     skrll 	}
    669  1.40     skrll 
    670  1.40     skrll 	return 0;
    671  1.40     skrll }
    672  1.40     skrll 
    673   1.1  jakllsch 
    674   1.1  jakllsch static void
    675   1.1  jakllsch hexdump(const char *msg, const void *base, size_t len)
    676   1.1  jakllsch {
    677   1.1  jakllsch #if 0
    678   1.1  jakllsch 	size_t cnt;
    679   1.1  jakllsch 	const uint32_t *p;
    680   1.1  jakllsch 	extern paddr_t vtophys(vaddr_t);
    681   1.1  jakllsch 
    682   1.1  jakllsch 	p = base;
    683   1.1  jakllsch 	cnt = 0;
    684   1.1  jakllsch 
    685   1.1  jakllsch 	printf("*** %s (%zu bytes @ %p %p)\n", msg, len, base,
    686   1.1  jakllsch 	    (void *)vtophys((vaddr_t)base));
    687   1.1  jakllsch 
    688   1.1  jakllsch 	while (cnt < len) {
    689   1.1  jakllsch 		if (cnt % 16 == 0)
    690   1.1  jakllsch 			printf("%p: ", p);
    691   1.1  jakllsch 		else if (cnt % 8 == 0)
    692   1.1  jakllsch 			printf(" |");
    693   1.1  jakllsch 		printf(" %08x", *p++);
    694   1.1  jakllsch 		cnt += 4;
    695   1.1  jakllsch 		if (cnt % 16 == 0)
    696   1.1  jakllsch 			printf("\n");
    697   1.1  jakllsch 	}
    698  1.44     skrll 	if (cnt % 16 != 0)
    699  1.44     skrll 		printf("\n");
    700   1.1  jakllsch #endif
    701   1.1  jakllsch }
    702   1.1  jakllsch 
    703  1.40     skrll /* Process extended capabilities */
    704  1.40     skrll static void
    705  1.40     skrll xhci_ecp(struct xhci_softc *sc, uint32_t hcc)
    706  1.40     skrll {
    707  1.40     skrll 	uint32_t ecp, ecr;
    708  1.40     skrll 
    709  1.40     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
    710  1.40     skrll 
    711  1.40     skrll 	ecp = XHCI_HCC_XECP(hcc) * 4;
    712  1.40     skrll 	while (ecp != 0) {
    713  1.40     skrll 		ecr = xhci_read_4(sc, ecp);
    714  1.40     skrll 		aprint_debug_dev(sc->sc_dev, "ECR %x: %08x\n", ecp, ecr);
    715  1.40     skrll 		switch (XHCI_XECP_ID(ecr)) {
    716  1.40     skrll 		case XHCI_ID_PROTOCOLS: {
    717  1.40     skrll 			uint32_t w4, w8, wc;
    718  1.40     skrll 			uint16_t w2;
    719  1.40     skrll 			w2 = (ecr >> 16) & 0xffff;
    720  1.40     skrll 			w4 = xhci_read_4(sc, ecp + 4);
    721  1.40     skrll 			w8 = xhci_read_4(sc, ecp + 8);
    722  1.40     skrll 			wc = xhci_read_4(sc, ecp + 0xc);
    723  1.40     skrll 			aprint_debug_dev(sc->sc_dev,
    724  1.40     skrll 			    " SP: %08x %08x %08x %08x\n", ecr, w4, w8, wc);
    725  1.40     skrll 			/* unused */
    726  1.40     skrll 			if (w4 == 0x20425355 && (w2 & 0xff00) == 0x0300) {
    727  1.40     skrll 				sc->sc_ss_port_start = (w8 >> 0) & 0xff;;
    728  1.40     skrll 				sc->sc_ss_port_count = (w8 >> 8) & 0xff;;
    729  1.40     skrll 			}
    730  1.40     skrll 			if (w4 == 0x20425355 && (w2 & 0xff00) == 0x0200) {
    731  1.40     skrll 				sc->sc_hs_port_start = (w8 >> 0) & 0xff;
    732  1.40     skrll 				sc->sc_hs_port_count = (w8 >> 8) & 0xff;
    733  1.40     skrll 			}
    734  1.40     skrll 			break;
    735  1.40     skrll 		}
    736  1.40     skrll 		case XHCI_ID_USB_LEGACY: {
    737  1.40     skrll 			uint8_t bios_sem;
    738  1.40     skrll 
    739  1.40     skrll 			/* Take host controller ownership from BIOS */
    740  1.40     skrll 			bios_sem = xhci_read_1(sc, ecp + XHCI_XECP_BIOS_SEM);
    741  1.40     skrll 			if (bios_sem) {
    742  1.40     skrll 				/* sets xHCI to be owned by OS */
    743  1.40     skrll 				xhci_write_1(sc, ecp + XHCI_XECP_OS_SEM, 1);
    744  1.40     skrll 				aprint_debug_dev(sc->sc_dev,
    745  1.40     skrll 				    "waiting for BIOS to give up control\n");
    746  1.40     skrll 				for (int i = 0; i < 5000; i++) {
    747  1.40     skrll 					bios_sem = xhci_read_1(sc, ecp +
    748  1.40     skrll 					    XHCI_XECP_BIOS_SEM);
    749  1.40     skrll 					if (bios_sem == 0)
    750  1.40     skrll 						break;
    751  1.40     skrll 					DELAY(1000);
    752  1.40     skrll 				}
    753  1.40     skrll 				if (bios_sem) {
    754  1.40     skrll 					aprint_error_dev(sc->sc_dev,
    755  1.40     skrll 					    "timed out waiting for BIOS\n");
    756  1.40     skrll 				}
    757  1.40     skrll 			}
    758  1.40     skrll 			break;
    759  1.40     skrll 		}
    760  1.40     skrll 		default:
    761  1.40     skrll 			break;
    762  1.40     skrll 		}
    763  1.40     skrll 		ecr = xhci_read_4(sc, ecp);
    764  1.40     skrll 		if (XHCI_XECP_NEXT(ecr) == 0) {
    765  1.40     skrll 			ecp = 0;
    766  1.40     skrll 		} else {
    767  1.40     skrll 			ecp += XHCI_XECP_NEXT(ecr) * 4;
    768  1.40     skrll 		}
    769  1.40     skrll 	}
    770  1.40     skrll }
    771  1.40     skrll 
    772  1.34     skrll #define XHCI_HCCPREV1_BITS	\
    773  1.34     skrll 	"\177\020"	/* New bitmask */			\
    774  1.34     skrll 	"f\020\020XECP\0"					\
    775  1.34     skrll 	"f\014\4MAXPSA\0"					\
    776  1.34     skrll 	"b\013CFC\0"						\
    777  1.34     skrll 	"b\012SEC\0"						\
    778  1.34     skrll 	"b\011SBD\0"						\
    779  1.34     skrll 	"b\010FSE\0"						\
    780  1.34     skrll 	"b\7NSS\0"						\
    781  1.34     skrll 	"b\6LTC\0"						\
    782  1.34     skrll 	"b\5LHRC\0"						\
    783  1.34     skrll 	"b\4PIND\0"						\
    784  1.34     skrll 	"b\3PPC\0"						\
    785  1.34     skrll 	"b\2CZC\0"						\
    786  1.34     skrll 	"b\1BNC\0"						\
    787  1.34     skrll 	"b\0AC64\0"						\
    788  1.34     skrll 	"\0"
    789  1.34     skrll #define XHCI_HCCV1_x_BITS	\
    790  1.34     skrll 	"\177\020"	/* New bitmask */			\
    791  1.34     skrll 	"f\020\020XECP\0"					\
    792  1.34     skrll 	"f\014\4MAXPSA\0"					\
    793  1.34     skrll 	"b\013CFC\0"						\
    794  1.34     skrll 	"b\012SEC\0"						\
    795  1.34     skrll 	"b\011SPC\0"						\
    796  1.34     skrll 	"b\010PAE\0"						\
    797  1.34     skrll 	"b\7NSS\0"						\
    798  1.34     skrll 	"b\6LTC\0"						\
    799  1.34     skrll 	"b\5LHRC\0"						\
    800  1.34     skrll 	"b\4PIND\0"						\
    801  1.34     skrll 	"b\3PPC\0"						\
    802  1.34     skrll 	"b\2CSZ\0"						\
    803  1.34     skrll 	"b\1BNC\0"						\
    804  1.34     skrll 	"b\0AC64\0"						\
    805  1.34     skrll 	"\0"
    806   1.1  jakllsch 
    807  1.15     skrll int
    808   1.1  jakllsch xhci_init(struct xhci_softc *sc)
    809   1.1  jakllsch {
    810   1.1  jakllsch 	bus_size_t bsz;
    811  1.34     skrll 	uint32_t cap, hcs1, hcs2, hcs3, hcc, dboff, rtsoff;
    812  1.40     skrll 	uint32_t pagesize, config;
    813  1.40     skrll 	int i = 0;
    814   1.1  jakllsch 	uint16_t hciversion;
    815   1.1  jakllsch 	uint8_t caplength;
    816   1.1  jakllsch 
    817  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
    818   1.1  jakllsch 
    819  1.34     skrll 	sc->sc_bus.ub_revision = USBREV_3_0;
    820  1.34     skrll 	sc->sc_bus.ub_usedma = true;
    821   1.1  jakllsch 
    822   1.1  jakllsch 	cap = xhci_read_4(sc, XHCI_CAPLENGTH);
    823   1.1  jakllsch 	caplength = XHCI_CAP_CAPLENGTH(cap);
    824   1.1  jakllsch 	hciversion = XHCI_CAP_HCIVERSION(cap);
    825   1.1  jakllsch 
    826  1.34     skrll 	if (hciversion < XHCI_HCIVERSION_0_96 ||
    827  1.34     skrll 	    hciversion > XHCI_HCIVERSION_1_0) {
    828   1.1  jakllsch 		aprint_normal_dev(sc->sc_dev,
    829   1.1  jakllsch 		    "xHCI version %x.%x not known to be supported\n",
    830   1.1  jakllsch 		    (hciversion >> 8) & 0xff, (hciversion >> 0) & 0xff);
    831   1.1  jakllsch 	} else {
    832   1.1  jakllsch 		aprint_verbose_dev(sc->sc_dev, "xHCI version %x.%x\n",
    833   1.1  jakllsch 		    (hciversion >> 8) & 0xff, (hciversion >> 0) & 0xff);
    834   1.1  jakllsch 	}
    835   1.1  jakllsch 
    836   1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, 0, caplength,
    837   1.1  jakllsch 	    &sc->sc_cbh) != 0) {
    838   1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "capability subregion failure\n");
    839  1.15     skrll 		return ENOMEM;
    840   1.1  jakllsch 	}
    841   1.1  jakllsch 
    842   1.1  jakllsch 	hcs1 = xhci_cap_read_4(sc, XHCI_HCSPARAMS1);
    843   1.1  jakllsch 	sc->sc_maxslots = XHCI_HCS1_MAXSLOTS(hcs1);
    844   1.1  jakllsch 	sc->sc_maxintrs = XHCI_HCS1_MAXINTRS(hcs1);
    845   1.1  jakllsch 	sc->sc_maxports = XHCI_HCS1_MAXPORTS(hcs1);
    846   1.1  jakllsch 	hcs2 = xhci_cap_read_4(sc, XHCI_HCSPARAMS2);
    847  1.34     skrll 	hcs3 = xhci_cap_read_4(sc, XHCI_HCSPARAMS3);
    848  1.34     skrll 	aprint_debug_dev(sc->sc_dev,
    849  1.34     skrll 	    "hcs1=%"PRIx32" hcs2=%"PRIx32" hcs3=%"PRIx32"\n", hcs1, hcs2, hcs3);
    850  1.34     skrll 
    851   1.1  jakllsch 	hcc = xhci_cap_read_4(sc, XHCI_HCCPARAMS);
    852   1.1  jakllsch 	sc->sc_ac64 = XHCI_HCC_AC64(hcc);
    853   1.1  jakllsch 	sc->sc_ctxsz = XHCI_HCC_CSZ(hcc) ? 64 : 32;
    854   1.1  jakllsch 
    855  1.34     skrll 	char sbuf[128];
    856  1.34     skrll 	if (hciversion < XHCI_HCIVERSION_1_0)
    857  1.34     skrll 		snprintb(sbuf, sizeof(sbuf), XHCI_HCCPREV1_BITS, hcc);
    858  1.34     skrll 	else
    859  1.34     skrll 		snprintb(sbuf, sizeof(sbuf), XHCI_HCCV1_x_BITS, hcc);
    860  1.34     skrll 	aprint_debug_dev(sc->sc_dev, "hcc=%s\n", sbuf);
    861  1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "xECP %x\n", XHCI_HCC_XECP(hcc) * 4);
    862  1.34     skrll 
    863  1.40     skrll 	/* print PSI and take ownership from BIOS */
    864  1.40     skrll 	xhci_ecp(sc, hcc);
    865   1.1  jakllsch 
    866   1.1  jakllsch 	bsz = XHCI_PORTSC(sc->sc_maxports + 1);
    867   1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, caplength, bsz,
    868   1.1  jakllsch 	    &sc->sc_obh) != 0) {
    869   1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "operational subregion failure\n");
    870  1.15     skrll 		return ENOMEM;
    871   1.1  jakllsch 	}
    872   1.1  jakllsch 
    873   1.1  jakllsch 	dboff = xhci_cap_read_4(sc, XHCI_DBOFF);
    874   1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, dboff,
    875   1.1  jakllsch 	    sc->sc_maxslots * 4, &sc->sc_dbh) != 0) {
    876   1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "doorbell subregion failure\n");
    877  1.15     skrll 		return ENOMEM;
    878   1.1  jakllsch 	}
    879   1.1  jakllsch 
    880   1.1  jakllsch 	rtsoff = xhci_cap_read_4(sc, XHCI_RTSOFF);
    881   1.1  jakllsch 	if (bus_space_subregion(sc->sc_iot, sc->sc_ioh, rtsoff,
    882   1.1  jakllsch 	    sc->sc_maxintrs * 0x20, &sc->sc_rbh) != 0) {
    883   1.1  jakllsch 		aprint_error_dev(sc->sc_dev, "runtime subregion failure\n");
    884  1.15     skrll 		return ENOMEM;
    885   1.1  jakllsch 	}
    886   1.1  jakllsch 
    887  1.40     skrll 	int rv;
    888  1.40     skrll 	rv = xhci_hc_reset(sc);
    889  1.40     skrll 	if (rv != 0) {
    890  1.40     skrll 		return rv;
    891  1.37     skrll 	}
    892   1.1  jakllsch 
    893  1.34     skrll 	if (sc->sc_vendor_init)
    894  1.34     skrll 		sc->sc_vendor_init(sc);
    895  1.34     skrll 
    896   1.1  jakllsch 	pagesize = xhci_op_read_4(sc, XHCI_PAGESIZE);
    897  1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "PAGESIZE 0x%08x\n", pagesize);
    898   1.1  jakllsch 	pagesize = ffs(pagesize);
    899  1.37     skrll 	if (pagesize == 0) {
    900  1.37     skrll 		aprint_error_dev(sc->sc_dev, "pagesize is 0\n");
    901  1.15     skrll 		return EIO;
    902  1.37     skrll 	}
    903   1.1  jakllsch 	sc->sc_pgsz = 1 << (12 + (pagesize - 1));
    904  1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "sc_pgsz 0x%08x\n", (uint32_t)sc->sc_pgsz);
    905  1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "sc_maxslots 0x%08x\n",
    906   1.1  jakllsch 	    (uint32_t)sc->sc_maxslots);
    907  1.34     skrll 	aprint_debug_dev(sc->sc_dev, "sc_maxports %d\n", sc->sc_maxports);
    908   1.1  jakllsch 
    909   1.5      matt 	usbd_status err;
    910   1.5      matt 
    911   1.5      matt 	sc->sc_maxspbuf = XHCI_HCS2_MAXSPBUF(hcs2);
    912  1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "sc_maxspbuf %d\n", sc->sc_maxspbuf);
    913   1.5      matt 	if (sc->sc_maxspbuf != 0) {
    914   1.5      matt 		err = usb_allocmem(&sc->sc_bus,
    915   1.5      matt 		    sizeof(uint64_t) * sc->sc_maxspbuf, sizeof(uint64_t),
    916   1.5      matt 		    &sc->sc_spbufarray_dma);
    917  1.37     skrll 		if (err) {
    918  1.37     skrll 			aprint_error_dev(sc->sc_dev,
    919  1.37     skrll 			    "spbufarray init fail, err %d\n", err);
    920  1.37     skrll 			return ENOMEM;
    921  1.37     skrll 		}
    922  1.30     skrll 
    923  1.36     skrll 		sc->sc_spbuf_dma = kmem_zalloc(sizeof(*sc->sc_spbuf_dma) *
    924  1.36     skrll 		    sc->sc_maxspbuf, KM_SLEEP);
    925   1.5      matt 		uint64_t *spbufarray = KERNADDR(&sc->sc_spbufarray_dma, 0);
    926   1.5      matt 		for (i = 0; i < sc->sc_maxspbuf; i++) {
    927   1.5      matt 			usb_dma_t * const dma = &sc->sc_spbuf_dma[i];
    928   1.5      matt 			/* allocate contexts */
    929   1.5      matt 			err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz,
    930   1.5      matt 			    sc->sc_pgsz, dma);
    931  1.37     skrll 			if (err) {
    932  1.37     skrll 				aprint_error_dev(sc->sc_dev,
    933  1.37     skrll 				    "spbufarray_dma init fail, err %d\n", err);
    934  1.37     skrll 				rv = ENOMEM;
    935  1.37     skrll 				goto bad1;
    936  1.37     skrll 			}
    937   1.5      matt 			spbufarray[i] = htole64(DMAADDR(dma, 0));
    938   1.5      matt 			usb_syncmem(dma, 0, sc->sc_pgsz,
    939   1.5      matt 			    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    940   1.5      matt 		}
    941   1.5      matt 
    942  1.30     skrll 		usb_syncmem(&sc->sc_spbufarray_dma, 0,
    943   1.5      matt 		    sizeof(uint64_t) * sc->sc_maxspbuf, BUS_DMASYNC_PREWRITE);
    944   1.5      matt 	}
    945   1.5      matt 
    946   1.1  jakllsch 	config = xhci_op_read_4(sc, XHCI_CONFIG);
    947   1.1  jakllsch 	config &= ~0xFF;
    948   1.1  jakllsch 	config |= sc->sc_maxslots & 0xFF;
    949   1.1  jakllsch 	xhci_op_write_4(sc, XHCI_CONFIG, config);
    950   1.1  jakllsch 
    951   1.1  jakllsch 	err = xhci_ring_init(sc, &sc->sc_cr, XHCI_COMMAND_RING_TRBS,
    952   1.1  jakllsch 	    XHCI_COMMAND_RING_SEGMENTS_ALIGN);
    953   1.1  jakllsch 	if (err) {
    954  1.37     skrll 		aprint_error_dev(sc->sc_dev, "command ring init fail, err %d\n",
    955  1.37     skrll 		    err);
    956  1.37     skrll 		rv = ENOMEM;
    957  1.37     skrll 		goto bad1;
    958   1.1  jakllsch 	}
    959   1.1  jakllsch 
    960   1.1  jakllsch 	err = xhci_ring_init(sc, &sc->sc_er, XHCI_EVENT_RING_TRBS,
    961   1.1  jakllsch 	    XHCI_EVENT_RING_SEGMENTS_ALIGN);
    962   1.1  jakllsch 	if (err) {
    963  1.37     skrll 		aprint_error_dev(sc->sc_dev, "event ring init fail, err %d\n",
    964  1.37     skrll 		    err);
    965  1.37     skrll 		rv = ENOMEM;
    966  1.37     skrll 		goto bad2;
    967   1.1  jakllsch 	}
    968   1.1  jakllsch 
    969  1.16     skrll 	usb_dma_t *dma;
    970  1.16     skrll 	size_t size;
    971  1.16     skrll 	size_t align;
    972  1.16     skrll 
    973  1.16     skrll 	dma = &sc->sc_eventst_dma;
    974  1.16     skrll 	size = roundup2(XHCI_EVENT_RING_SEGMENTS * XHCI_ERSTE_SIZE,
    975  1.16     skrll 	    XHCI_EVENT_RING_SEGMENT_TABLE_ALIGN);
    976  1.37     skrll 	KASSERTMSG(size <= (512 * 1024), "eventst size %zu too large", size);
    977  1.16     skrll 	align = XHCI_EVENT_RING_SEGMENT_TABLE_ALIGN;
    978  1.16     skrll 	err = usb_allocmem(&sc->sc_bus, size, align, dma);
    979  1.37     skrll 	if (err) {
    980  1.37     skrll 		aprint_error_dev(sc->sc_dev, "eventst init fail, err %d\n",
    981  1.37     skrll 		    err);
    982  1.37     skrll 		rv = ENOMEM;
    983  1.37     skrll 		goto bad3;
    984  1.37     skrll 	}
    985  1.16     skrll 
    986  1.16     skrll 	memset(KERNADDR(dma, 0), 0, size);
    987  1.16     skrll 	usb_syncmem(dma, 0, size, BUS_DMASYNC_PREWRITE);
    988  1.37     skrll 	aprint_debug_dev(sc->sc_dev, "eventst: %016jx %p %zx\n",
    989  1.16     skrll 	    (uintmax_t)DMAADDR(&sc->sc_eventst_dma, 0),
    990  1.16     skrll 	    KERNADDR(&sc->sc_eventst_dma, 0),
    991  1.34     skrll 	    sc->sc_eventst_dma.udma_block->size);
    992  1.16     skrll 
    993  1.16     skrll 	dma = &sc->sc_dcbaa_dma;
    994  1.16     skrll 	size = (1 + sc->sc_maxslots) * sizeof(uint64_t);
    995  1.37     skrll 	KASSERTMSG(size <= 2048, "dcbaa size %zu too large", size);
    996  1.16     skrll 	align = XHCI_DEVICE_CONTEXT_BASE_ADDRESS_ARRAY_ALIGN;
    997  1.16     skrll 	err = usb_allocmem(&sc->sc_bus, size, align, dma);
    998  1.37     skrll 	if (err) {
    999  1.37     skrll 		aprint_error_dev(sc->sc_dev, "dcbaa init fail, err %d\n", err);
   1000  1.37     skrll 		rv = ENOMEM;
   1001  1.37     skrll 		goto bad4;
   1002  1.37     skrll 	}
   1003  1.37     skrll 	aprint_debug_dev(sc->sc_dev, "dcbaa: %016jx %p %zx\n",
   1004  1.37     skrll 	    (uintmax_t)DMAADDR(&sc->sc_dcbaa_dma, 0),
   1005  1.37     skrll 	    KERNADDR(&sc->sc_dcbaa_dma, 0),
   1006  1.37     skrll 	    sc->sc_dcbaa_dma.udma_block->size);
   1007  1.16     skrll 
   1008  1.16     skrll 	memset(KERNADDR(dma, 0), 0, size);
   1009  1.16     skrll 	if (sc->sc_maxspbuf != 0) {
   1010  1.16     skrll 		/*
   1011  1.16     skrll 		 * DCBA entry 0 hold the scratchbuf array pointer.
   1012  1.16     skrll 		 */
   1013  1.16     skrll 		*(uint64_t *)KERNADDR(dma, 0) =
   1014  1.16     skrll 		    htole64(DMAADDR(&sc->sc_spbufarray_dma, 0));
   1015   1.1  jakllsch 	}
   1016  1.16     skrll 	usb_syncmem(dma, 0, size, BUS_DMASYNC_PREWRITE);
   1017   1.1  jakllsch 
   1018   1.1  jakllsch 	sc->sc_slots = kmem_zalloc(sizeof(*sc->sc_slots) * sc->sc_maxslots,
   1019   1.1  jakllsch 	    KM_SLEEP);
   1020  1.37     skrll 	if (sc->sc_slots == NULL) {
   1021  1.37     skrll 		aprint_error_dev(sc->sc_dev, "slots init fail, err %d\n", err);
   1022  1.37     skrll 		rv = ENOMEM;
   1023  1.37     skrll 		goto bad;
   1024  1.37     skrll 	}
   1025  1.37     skrll 
   1026  1.37     skrll 	sc->sc_xferpool = pool_cache_init(sizeof(struct xhci_xfer), 0, 0, 0,
   1027  1.37     skrll 	    "xhcixfer", NULL, IPL_USB, NULL, NULL, NULL);
   1028  1.37     skrll 	if (sc->sc_xferpool == NULL) {
   1029  1.37     skrll 		aprint_error_dev(sc->sc_dev, "pool_cache init fail, err %d\n",
   1030  1.37     skrll 		    err);
   1031  1.37     skrll 		rv = ENOMEM;
   1032  1.37     skrll 		goto bad;
   1033  1.37     skrll 	}
   1034   1.1  jakllsch 
   1035   1.1  jakllsch 	cv_init(&sc->sc_command_cv, "xhcicmd");
   1036  1.34     skrll 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
   1037  1.34     skrll 	mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_USB);
   1038  1.34     skrll 
   1039  1.34     skrll 	/* Set up the bus struct. */
   1040  1.34     skrll 	sc->sc_bus.ub_methods = &xhci_bus_methods;
   1041  1.34     skrll 	sc->sc_bus.ub_pipesize = sizeof(struct xhci_pipe);
   1042   1.1  jakllsch 
   1043   1.1  jakllsch 	struct xhci_erste *erst;
   1044   1.1  jakllsch 	erst = KERNADDR(&sc->sc_eventst_dma, 0);
   1045   1.1  jakllsch 	erst[0].erste_0 = htole64(xhci_ring_trbp(&sc->sc_er, 0));
   1046  1.52     skrll 	erst[0].erste_2 = htole32(sc->sc_er.xr_ntrb);
   1047   1.1  jakllsch 	erst[0].erste_3 = htole32(0);
   1048   1.1  jakllsch 	usb_syncmem(&sc->sc_eventst_dma, 0,
   1049   1.1  jakllsch 	    XHCI_ERSTE_SIZE * XHCI_EVENT_RING_SEGMENTS, BUS_DMASYNC_PREWRITE);
   1050   1.1  jakllsch 
   1051   1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_ERSTSZ(0), XHCI_EVENT_RING_SEGMENTS);
   1052   1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERSTBA(0), DMAADDR(&sc->sc_eventst_dma, 0));
   1053   1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERDP(0), xhci_ring_trbp(&sc->sc_er, 0) |
   1054   1.1  jakllsch 	    XHCI_ERDP_LO_BUSY);
   1055   1.1  jakllsch 	xhci_op_write_8(sc, XHCI_DCBAAP, DMAADDR(&sc->sc_dcbaa_dma, 0));
   1056   1.1  jakllsch 	xhci_op_write_8(sc, XHCI_CRCR, xhci_ring_trbp(&sc->sc_cr, 0) |
   1057   1.1  jakllsch 	    sc->sc_cr.xr_cs);
   1058   1.1  jakllsch 
   1059   1.1  jakllsch #if 0
   1060   1.1  jakllsch 	hexdump("eventst", KERNADDR(&sc->sc_eventst_dma, 0),
   1061   1.1  jakllsch 	    XHCI_ERSTE_SIZE * XHCI_EVENT_RING_SEGMENTS);
   1062   1.1  jakllsch #endif
   1063   1.1  jakllsch 
   1064   1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_IMAN(0), XHCI_IMAN_INTR_ENA);
   1065  1.34     skrll 	if ((sc->sc_quirks & XHCI_QUIRK_INTEL) != 0)
   1066  1.34     skrll 		/* Intel xhci needs interrupt rate moderated. */
   1067  1.34     skrll 		xhci_rt_write_4(sc, XHCI_IMOD(0), XHCI_IMOD_DEFAULT_LP);
   1068  1.34     skrll 	else
   1069  1.34     skrll 		xhci_rt_write_4(sc, XHCI_IMOD(0), 0);
   1070  1.53     skrll 	aprint_debug_dev(sc->sc_dev, "current IMOD %u\n",
   1071  1.34     skrll 	    xhci_rt_read_4(sc, XHCI_IMOD(0)));
   1072   1.1  jakllsch 
   1073   1.1  jakllsch 	xhci_op_write_4(sc, XHCI_USBCMD, XHCI_CMD_INTE|XHCI_CMD_RS); /* Go! */
   1074  1.12  jakllsch 	aprint_debug_dev(sc->sc_dev, "USBCMD %08"PRIx32"\n",
   1075   1.1  jakllsch 	    xhci_op_read_4(sc, XHCI_USBCMD));
   1076   1.1  jakllsch 
   1077  1.37     skrll 	return 0;
   1078  1.37     skrll 
   1079  1.37     skrll  bad:
   1080  1.37     skrll 	if (sc->sc_xferpool) {
   1081  1.37     skrll 		pool_cache_destroy(sc->sc_xferpool);
   1082  1.37     skrll 		sc->sc_xferpool = NULL;
   1083  1.37     skrll 	}
   1084  1.37     skrll 
   1085  1.37     skrll 	if (sc->sc_slots) {
   1086  1.37     skrll 		kmem_free(sc->sc_slots, sizeof(*sc->sc_slots) *
   1087  1.37     skrll 		    sc->sc_maxslots);
   1088  1.37     skrll 		sc->sc_slots = NULL;
   1089  1.37     skrll 	}
   1090  1.37     skrll 
   1091  1.37     skrll 	usb_freemem(&sc->sc_bus, &sc->sc_dcbaa_dma);
   1092  1.37     skrll  bad4:
   1093  1.37     skrll 	usb_freemem(&sc->sc_bus, &sc->sc_eventst_dma);
   1094  1.37     skrll  bad3:
   1095  1.37     skrll 	xhci_ring_free(sc, &sc->sc_er);
   1096  1.37     skrll  bad2:
   1097  1.37     skrll 	xhci_ring_free(sc, &sc->sc_cr);
   1098  1.37     skrll 	i = sc->sc_maxspbuf;
   1099  1.37     skrll  bad1:
   1100  1.37     skrll 	for (int j = 0; j < i; j++)
   1101  1.37     skrll 		usb_freemem(&sc->sc_bus, &sc->sc_spbuf_dma[j]);
   1102  1.37     skrll 	usb_freemem(&sc->sc_bus, &sc->sc_spbufarray_dma);
   1103  1.37     skrll 
   1104  1.37     skrll 	return rv;
   1105   1.1  jakllsch }
   1106   1.1  jakllsch 
   1107   1.1  jakllsch int
   1108   1.1  jakllsch xhci_intr(void *v)
   1109   1.1  jakllsch {
   1110   1.1  jakllsch 	struct xhci_softc * const sc = v;
   1111  1.25     skrll 	int ret = 0;
   1112   1.1  jakllsch 
   1113  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1114  1.27     skrll 
   1115  1.25     skrll 	if (sc == NULL)
   1116   1.1  jakllsch 		return 0;
   1117   1.1  jakllsch 
   1118  1.25     skrll 	mutex_spin_enter(&sc->sc_intr_lock);
   1119  1.25     skrll 
   1120  1.25     skrll 	if (sc->sc_dying || !device_has_power(sc->sc_dev))
   1121  1.25     skrll 		goto done;
   1122  1.25     skrll 
   1123   1.1  jakllsch 	/* If we get an interrupt while polling, then just ignore it. */
   1124  1.34     skrll 	if (sc->sc_bus.ub_usepolling) {
   1125   1.1  jakllsch #ifdef DIAGNOSTIC
   1126  1.27     skrll 		DPRINTFN(16, "ignored interrupt while polling", 0, 0, 0, 0);
   1127   1.1  jakllsch #endif
   1128  1.25     skrll 		goto done;
   1129   1.1  jakllsch 	}
   1130   1.1  jakllsch 
   1131  1.25     skrll 	ret = xhci_intr1(sc);
   1132  1.25     skrll done:
   1133  1.25     skrll 	mutex_spin_exit(&sc->sc_intr_lock);
   1134  1.25     skrll 	return ret;
   1135   1.1  jakllsch }
   1136   1.1  jakllsch 
   1137   1.1  jakllsch int
   1138   1.1  jakllsch xhci_intr1(struct xhci_softc * const sc)
   1139   1.1  jakllsch {
   1140   1.1  jakllsch 	uint32_t usbsts;
   1141   1.1  jakllsch 	uint32_t iman;
   1142   1.1  jakllsch 
   1143  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1144  1.27     skrll 
   1145   1.1  jakllsch 	usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
   1146  1.27     skrll 	DPRINTFN(16, "USBSTS %08x", usbsts, 0, 0, 0);
   1147   1.1  jakllsch #if 0
   1148   1.1  jakllsch 	if ((usbsts & (XHCI_STS_EINT|XHCI_STS_PCD)) == 0) {
   1149   1.1  jakllsch 		return 0;
   1150   1.1  jakllsch 	}
   1151   1.1  jakllsch #endif
   1152   1.1  jakllsch 	xhci_op_write_4(sc, XHCI_USBSTS,
   1153   1.1  jakllsch 	    usbsts & (2|XHCI_STS_EINT|XHCI_STS_PCD)); /* XXX */
   1154   1.1  jakllsch 	usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
   1155  1.27     skrll 	DPRINTFN(16, "USBSTS %08x", usbsts, 0, 0, 0);
   1156   1.1  jakllsch 
   1157   1.1  jakllsch 	iman = xhci_rt_read_4(sc, XHCI_IMAN(0));
   1158  1.27     skrll 	DPRINTFN(16, "IMAN0 %08x", iman, 0, 0, 0);
   1159  1.34     skrll 	iman |= XHCI_IMAN_INTR_PEND;
   1160   1.1  jakllsch 	xhci_rt_write_4(sc, XHCI_IMAN(0), iman);
   1161   1.1  jakllsch 	iman = xhci_rt_read_4(sc, XHCI_IMAN(0));
   1162  1.27     skrll 	DPRINTFN(16, "IMAN0 %08x", iman, 0, 0, 0);
   1163   1.1  jakllsch 	usbsts = xhci_op_read_4(sc, XHCI_USBSTS);
   1164  1.27     skrll 	DPRINTFN(16, "USBSTS %08x", usbsts, 0, 0, 0);
   1165   1.1  jakllsch 
   1166   1.1  jakllsch 	usb_schedsoftintr(&sc->sc_bus);
   1167   1.1  jakllsch 
   1168   1.1  jakllsch 	return 1;
   1169   1.1  jakllsch }
   1170   1.1  jakllsch 
   1171  1.34     skrll /*
   1172  1.34     skrll  * 3 port speed types used in USB stack
   1173  1.34     skrll  *
   1174  1.34     skrll  * usbdi speed
   1175  1.34     skrll  *	definition: USB_SPEED_* in usb.h
   1176  1.34     skrll  *	They are used in struct usbd_device in USB stack.
   1177  1.34     skrll  *	ioctl interface uses these values too.
   1178  1.34     skrll  * port_status speed
   1179  1.34     skrll  *	definition: UPS_*_SPEED in usb.h
   1180  1.34     skrll  *	They are used in usb_port_status_t and valid only for USB 2.0.
   1181  1.34     skrll  *	Speed value is always 0 for Super Speed or more, and dwExtPortStatus
   1182  1.34     skrll  *	of usb_port_status_ext_t indicates port speed.
   1183  1.34     skrll  *	Note that some 3.0 values overlap with 2.0 values.
   1184  1.34     skrll  *	(e.g. 0x200 means UPS_POER_POWER_SS in SS and
   1185  1.34     skrll  *	            means UPS_LOW_SPEED in HS.)
   1186  1.34     skrll  *	port status returned from hub also uses these values.
   1187  1.34     skrll  *	On NetBSD UPS_OTHER_SPEED indicates port speed is super speed
   1188  1.34     skrll  *	or more.
   1189  1.34     skrll  * xspeed:
   1190  1.34     skrll  *	definition: Protocol Speed ID (PSI) (xHCI 1.1 7.2.1)
   1191  1.34     skrll  *	They are used in only slot context and PORTSC reg of xhci.
   1192  1.34     skrll  *	The difference between usbdi speed and xspeed is
   1193  1.34     skrll  *	that FS and LS values are swapped.
   1194  1.34     skrll  */
   1195  1.34     skrll 
   1196  1.34     skrll /* convert usbdi speed to xspeed */
   1197  1.34     skrll static int
   1198  1.34     skrll xhci_speed2xspeed(int speed)
   1199  1.34     skrll {
   1200  1.34     skrll 	switch (speed) {
   1201  1.34     skrll 	case USB_SPEED_LOW:	return 2;
   1202  1.34     skrll 	case USB_SPEED_FULL:	return 1;
   1203  1.34     skrll 	default:		return speed;
   1204  1.34     skrll 	}
   1205  1.34     skrll }
   1206  1.34     skrll 
   1207  1.34     skrll #if 0
   1208  1.34     skrll /* convert xspeed to usbdi speed */
   1209  1.34     skrll static int
   1210  1.34     skrll xhci_xspeed2speed(int xspeed)
   1211  1.34     skrll {
   1212  1.34     skrll 	switch (xspeed) {
   1213  1.34     skrll 	case 1: return USB_SPEED_FULL;
   1214  1.34     skrll 	case 2: return USB_SPEED_LOW;
   1215  1.34     skrll 	default: return xspeed;
   1216  1.34     skrll 	}
   1217  1.34     skrll }
   1218  1.34     skrll #endif
   1219  1.34     skrll 
   1220  1.34     skrll /* convert xspeed to port status speed */
   1221  1.34     skrll static int
   1222  1.34     skrll xhci_xspeed2psspeed(int xspeed)
   1223  1.34     skrll {
   1224  1.34     skrll 	switch (xspeed) {
   1225  1.34     skrll 	case 0: return 0;
   1226  1.34     skrll 	case 1: return UPS_FULL_SPEED;
   1227  1.34     skrll 	case 2: return UPS_LOW_SPEED;
   1228  1.34     skrll 	case 3: return UPS_HIGH_SPEED;
   1229  1.34     skrll 	default: return UPS_OTHER_SPEED;
   1230  1.34     skrll 	}
   1231  1.34     skrll }
   1232  1.34     skrll 
   1233  1.34     skrll /*
   1234  1.54     skrll  * Construct input contexts and issue TRB to open pipe.
   1235  1.34     skrll  */
   1236   1.1  jakllsch static usbd_status
   1237  1.34     skrll xhci_configure_endpoint(struct usbd_pipe *pipe)
   1238   1.1  jakllsch {
   1239  1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1240  1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1241  1.34     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1242   1.1  jakllsch 	struct xhci_trb trb;
   1243   1.1  jakllsch 	usbd_status err;
   1244   1.1  jakllsch 
   1245  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1246  1.34     skrll 	DPRINTFN(4, "slot %u dci %u epaddr 0x%02x attr 0x%02x",
   1247  1.34     skrll 	    xs->xs_idx, dci, pipe->up_endpoint->ue_edesc->bEndpointAddress,
   1248  1.34     skrll 	    pipe->up_endpoint->ue_edesc->bmAttributes);
   1249   1.1  jakllsch 
   1250   1.1  jakllsch 	/* XXX ensure input context is available? */
   1251   1.1  jakllsch 
   1252   1.1  jakllsch 	memset(xhci_slot_get_icv(sc, xs, 0), 0, sc->sc_pgsz);
   1253   1.1  jakllsch 
   1254  1.51     skrll 	/* set up context */
   1255  1.51     skrll 	xhci_setup_ctx(pipe);
   1256   1.1  jakllsch 
   1257   1.1  jakllsch 	hexdump("input control context", xhci_slot_get_icv(sc, xs, 0),
   1258   1.1  jakllsch 	    sc->sc_ctxsz * 1);
   1259   1.1  jakllsch 	hexdump("input endpoint context", xhci_slot_get_icv(sc, xs,
   1260   1.1  jakllsch 	    xhci_dci_to_ici(dci)), sc->sc_ctxsz * 1);
   1261   1.1  jakllsch 
   1262   1.1  jakllsch 	trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
   1263   1.1  jakllsch 	trb.trb_2 = 0;
   1264   1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1265   1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_CONFIGURE_EP);
   1266   1.1  jakllsch 
   1267   1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1268   1.1  jakllsch 
   1269   1.1  jakllsch 	usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
   1270   1.1  jakllsch 	hexdump("output context", xhci_slot_get_dcv(sc, xs, dci),
   1271   1.1  jakllsch 	    sc->sc_ctxsz * 1);
   1272   1.1  jakllsch 
   1273   1.1  jakllsch 	return err;
   1274   1.1  jakllsch }
   1275   1.1  jakllsch 
   1276  1.34     skrll #if 0
   1277   1.1  jakllsch static usbd_status
   1278  1.34     skrll xhci_unconfigure_endpoint(struct usbd_pipe *pipe)
   1279   1.1  jakllsch {
   1280  1.27     skrll #ifdef USB_DEBUG
   1281  1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1282  1.27     skrll #endif
   1283  1.27     skrll 
   1284  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1285  1.27     skrll 	DPRINTFN(4, "slot %u", xs->xs_idx, 0, 0, 0);
   1286  1.27     skrll 
   1287   1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   1288   1.1  jakllsch }
   1289  1.34     skrll #endif
   1290   1.1  jakllsch 
   1291  1.34     skrll /* 4.6.8, 6.4.3.7 */
   1292   1.1  jakllsch static usbd_status
   1293  1.63     skrll xhci_reset_endpoint_locked(struct usbd_pipe *pipe)
   1294   1.1  jakllsch {
   1295  1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1296  1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1297  1.34     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1298   1.1  jakllsch 	struct xhci_trb trb;
   1299   1.1  jakllsch 	usbd_status err;
   1300   1.1  jakllsch 
   1301  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1302  1.34     skrll 	DPRINTFN(4, "slot %u dci %u", xs->xs_idx, dci, 0, 0);
   1303  1.34     skrll 
   1304  1.63     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1305  1.63     skrll 
   1306   1.1  jakllsch 	trb.trb_0 = 0;
   1307   1.1  jakllsch 	trb.trb_2 = 0;
   1308   1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1309   1.1  jakllsch 	    XHCI_TRB_3_EP_SET(dci) |
   1310   1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_RESET_EP);
   1311   1.1  jakllsch 
   1312  1.63     skrll 	err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1313   1.1  jakllsch 
   1314   1.1  jakllsch 	return err;
   1315   1.1  jakllsch }
   1316   1.1  jakllsch 
   1317  1.63     skrll static usbd_status
   1318  1.63     skrll xhci_reset_endpoint(struct usbd_pipe *pipe)
   1319  1.63     skrll {
   1320  1.63     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1321  1.63     skrll 
   1322  1.63     skrll 	mutex_enter(&sc->sc_lock);
   1323  1.63     skrll 	usbd_status ret = xhci_reset_endpoint_locked(pipe);
   1324  1.63     skrll 	mutex_exit(&sc->sc_lock);
   1325  1.63     skrll 
   1326  1.63     skrll 	return ret;
   1327  1.63     skrll }
   1328  1.63     skrll 
   1329  1.34     skrll /*
   1330  1.34     skrll  * 4.6.9, 6.4.3.8
   1331  1.34     skrll  * Stop execution of TDs on xfer ring.
   1332  1.34     skrll  * Should be called with sc_lock held.
   1333  1.34     skrll  */
   1334   1.1  jakllsch static usbd_status
   1335  1.34     skrll xhci_stop_endpoint(struct usbd_pipe *pipe)
   1336   1.1  jakllsch {
   1337  1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1338  1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1339   1.1  jakllsch 	struct xhci_trb trb;
   1340   1.1  jakllsch 	usbd_status err;
   1341  1.34     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1342   1.1  jakllsch 
   1343  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1344  1.34     skrll 	DPRINTFN(4, "slot %u dci %u", xs->xs_idx, dci, 0, 0);
   1345  1.34     skrll 
   1346  1.34     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1347   1.1  jakllsch 
   1348   1.1  jakllsch 	trb.trb_0 = 0;
   1349   1.1  jakllsch 	trb.trb_2 = 0;
   1350   1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1351   1.1  jakllsch 	    XHCI_TRB_3_EP_SET(dci) |
   1352   1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_STOP_EP);
   1353   1.1  jakllsch 
   1354  1.34     skrll 	err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1355   1.1  jakllsch 
   1356   1.1  jakllsch 	return err;
   1357   1.1  jakllsch }
   1358   1.1  jakllsch 
   1359  1.34     skrll /*
   1360  1.34     skrll  * Set TR Dequeue Pointer.
   1361  1.54     skrll  * xHCI 1.1  4.6.10  6.4.3.9
   1362  1.54     skrll  * Purge all of the TRBs on ring and reinitialize ring.
   1363  1.54     skrll  * Set TR dequeue Pointr to 0 and Cycle State to 1.
   1364  1.54     skrll  * EPSTATE of endpoint must be ERROR or STOPPED, otherwise CONTEXT_STATE
   1365  1.54     skrll  * error will be generated.
   1366  1.34     skrll  */
   1367   1.1  jakllsch static usbd_status
   1368  1.63     skrll xhci_set_dequeue_locked(struct usbd_pipe *pipe)
   1369   1.1  jakllsch {
   1370  1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1371  1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1372  1.34     skrll 	const u_int dci = xhci_ep_get_dci(pipe->up_endpoint->ue_edesc);
   1373   1.1  jakllsch 	struct xhci_ring * const xr = &xs->xs_ep[dci].xe_tr;
   1374   1.1  jakllsch 	struct xhci_trb trb;
   1375   1.1  jakllsch 	usbd_status err;
   1376   1.1  jakllsch 
   1377  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1378  1.27     skrll 	DPRINTFN(4, "slot %u dci %u", xs->xs_idx, dci, 0, 0);
   1379   1.1  jakllsch 
   1380  1.63     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1381  1.63     skrll 
   1382  1.56     skrll 	xhci_host_dequeue(xr);
   1383   1.1  jakllsch 
   1384  1.34     skrll 	/* set DCS */
   1385   1.1  jakllsch 	trb.trb_0 = xhci_ring_trbp(xr, 0) | 1; /* XXX */
   1386   1.1  jakllsch 	trb.trb_2 = 0;
   1387   1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1388   1.1  jakllsch 	    XHCI_TRB_3_EP_SET(dci) |
   1389   1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_SET_TR_DEQUEUE);
   1390   1.1  jakllsch 
   1391  1.63     skrll 	err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1392   1.1  jakllsch 
   1393   1.1  jakllsch 	return err;
   1394   1.1  jakllsch }
   1395   1.1  jakllsch 
   1396  1.63     skrll static usbd_status
   1397  1.63     skrll xhci_set_dequeue(struct usbd_pipe *pipe)
   1398  1.63     skrll {
   1399  1.63     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1400  1.63     skrll 
   1401  1.63     skrll 	mutex_enter(&sc->sc_lock);
   1402  1.63     skrll 	usbd_status ret = xhci_set_dequeue_locked(pipe);
   1403  1.63     skrll 	mutex_exit(&sc->sc_lock);
   1404  1.63     skrll 
   1405  1.63     skrll 	return ret;
   1406  1.63     skrll }
   1407  1.63     skrll 
   1408  1.34     skrll /*
   1409  1.34     skrll  * Open new pipe: called from usbd_setup_pipe_flags.
   1410  1.34     skrll  * Fills methods of pipe.
   1411  1.34     skrll  * If pipe is not for ep0, calls configure_endpoint.
   1412  1.34     skrll  */
   1413   1.1  jakllsch static usbd_status
   1414  1.34     skrll xhci_open(struct usbd_pipe *pipe)
   1415   1.1  jakllsch {
   1416  1.34     skrll 	struct usbd_device * const dev = pipe->up_dev;
   1417  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(dev->ud_bus);
   1418  1.34     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   1419   1.1  jakllsch 	const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
   1420   1.1  jakllsch 
   1421  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1422  1.53     skrll 	DPRINTFN(1, "addr %d depth %d port %d speed %d", dev->ud_addr,
   1423  1.53     skrll 	    dev->ud_depth, dev->ud_powersrc->up_portno, dev->ud_speed);
   1424  1.53     skrll 	DPRINTFN(1, " dci %u type 0x%02x epaddr 0x%02x attr 0x%02x",
   1425  1.53     skrll 	    xhci_ep_get_dci(ed), ed->bDescriptorType, ed->bEndpointAddress,
   1426  1.53     skrll 	    ed->bmAttributes);
   1427  1.53     skrll 	DPRINTFN(1, " mps %u ival %u", UGETW(ed->wMaxPacketSize), ed->bInterval,
   1428  1.53     skrll 	    0, 0);
   1429   1.1  jakllsch 
   1430   1.1  jakllsch 	if (sc->sc_dying)
   1431   1.1  jakllsch 		return USBD_IOERROR;
   1432   1.1  jakllsch 
   1433   1.1  jakllsch 	/* Root Hub */
   1434  1.34     skrll 	if (dev->ud_depth == 0 && dev->ud_powersrc->up_portno == 0) {
   1435   1.1  jakllsch 		switch (ed->bEndpointAddress) {
   1436   1.1  jakllsch 		case USB_CONTROL_ENDPOINT:
   1437  1.34     skrll 			pipe->up_methods = &roothub_ctrl_methods;
   1438   1.1  jakllsch 			break;
   1439  1.34     skrll 		case UE_DIR_IN | USBROOTHUB_INTR_ENDPT:
   1440  1.34     skrll 			pipe->up_methods = &xhci_root_intr_methods;
   1441   1.1  jakllsch 			break;
   1442   1.1  jakllsch 		default:
   1443  1.34     skrll 			pipe->up_methods = NULL;
   1444  1.27     skrll 			DPRINTFN(0, "bad bEndpointAddress 0x%02x",
   1445  1.27     skrll 			    ed->bEndpointAddress, 0, 0, 0);
   1446   1.1  jakllsch 			return USBD_INVAL;
   1447   1.1  jakllsch 		}
   1448   1.1  jakllsch 		return USBD_NORMAL_COMPLETION;
   1449   1.1  jakllsch 	}
   1450   1.1  jakllsch 
   1451   1.1  jakllsch 	switch (xfertype) {
   1452   1.1  jakllsch 	case UE_CONTROL:
   1453  1.34     skrll 		pipe->up_methods = &xhci_device_ctrl_methods;
   1454   1.1  jakllsch 		break;
   1455   1.1  jakllsch 	case UE_ISOCHRONOUS:
   1456  1.34     skrll 		pipe->up_methods = &xhci_device_isoc_methods;
   1457   1.1  jakllsch 		return USBD_INVAL;
   1458   1.1  jakllsch 		break;
   1459   1.1  jakllsch 	case UE_BULK:
   1460  1.34     skrll 		pipe->up_methods = &xhci_device_bulk_methods;
   1461   1.1  jakllsch 		break;
   1462   1.1  jakllsch 	case UE_INTERRUPT:
   1463  1.34     skrll 		pipe->up_methods = &xhci_device_intr_methods;
   1464   1.1  jakllsch 		break;
   1465   1.1  jakllsch 	default:
   1466   1.1  jakllsch 		return USBD_IOERROR;
   1467   1.1  jakllsch 		break;
   1468   1.1  jakllsch 	}
   1469   1.1  jakllsch 
   1470   1.1  jakllsch 	if (ed->bEndpointAddress != USB_CONTROL_ENDPOINT)
   1471  1.34     skrll 		return xhci_configure_endpoint(pipe);
   1472   1.1  jakllsch 
   1473   1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   1474   1.1  jakllsch }
   1475   1.1  jakllsch 
   1476  1.34     skrll /*
   1477  1.34     skrll  * Closes pipe, called from usbd_kill_pipe via close methods.
   1478  1.34     skrll  * If the endpoint to be closed is ep0, disable_slot.
   1479  1.34     skrll  * Should be called with sc_lock held.
   1480  1.34     skrll  */
   1481   1.1  jakllsch static void
   1482  1.34     skrll xhci_close_pipe(struct usbd_pipe *pipe)
   1483   1.1  jakllsch {
   1484  1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   1485  1.34     skrll 	struct xhci_slot * const xs = pipe->up_dev->ud_hcpriv;
   1486  1.34     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   1487  1.34     skrll 	const u_int dci = xhci_ep_get_dci(ed);
   1488  1.34     skrll 	struct xhci_trb trb;
   1489  1.34     skrll 	uint32_t *cp;
   1490   1.1  jakllsch 
   1491  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1492   1.1  jakllsch 
   1493  1.34     skrll 	if (sc->sc_dying)
   1494   1.1  jakllsch 		return;
   1495   1.1  jakllsch 
   1496  1.41     skrll 	/* xs is uninitialized before xhci_init_slot */
   1497  1.34     skrll 	if (xs == NULL || xs->xs_idx == 0)
   1498   1.1  jakllsch 		return;
   1499   1.1  jakllsch 
   1500  1.34     skrll 	DPRINTFN(4, "pipe %p slot %u dci %u", pipe, xs->xs_idx, dci, 0);
   1501   1.1  jakllsch 
   1502  1.34     skrll 	KASSERTMSG(!cpu_intr_p() && !cpu_softintr_p(), "called from intr ctx");
   1503  1.34     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1504   1.1  jakllsch 
   1505  1.34     skrll 	if (pipe->up_dev->ud_depth == 0)
   1506  1.34     skrll 		return;
   1507   1.1  jakllsch 
   1508  1.34     skrll 	if (dci == XHCI_DCI_EP_CONTROL) {
   1509  1.34     skrll 		DPRINTFN(4, "closing ep0", 0, 0, 0, 0);
   1510  1.34     skrll 		xhci_disable_slot(sc, xs->xs_idx);
   1511  1.34     skrll 		return;
   1512  1.34     skrll 	}
   1513   1.1  jakllsch 
   1514  1.34     skrll 	/*
   1515  1.34     skrll 	 * This may fail in the case that xhci_close_pipe is called after
   1516  1.34     skrll 	 * xhci_abort_xfer e.g. usbd_kill_pipe.
   1517  1.34     skrll 	 */
   1518  1.34     skrll 	(void)xhci_stop_endpoint(pipe);
   1519   1.1  jakllsch 
   1520  1.34     skrll 	/*
   1521  1.34     skrll 	 * set appropriate bit to be dropped.
   1522  1.34     skrll 	 * don't set DC bit to 1, otherwise all endpoints
   1523  1.34     skrll 	 * would be deconfigured.
   1524  1.34     skrll 	 */
   1525  1.34     skrll 	cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
   1526  1.34     skrll 	cp[0] = htole32(XHCI_INCTX_0_DROP_MASK(dci));
   1527  1.34     skrll 	cp[1] = htole32(0);
   1528   1.1  jakllsch 
   1529  1.34     skrll 	/* XXX should be most significant one, not dci? */
   1530  1.34     skrll 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_SLOT));
   1531  1.34     skrll 	cp[0] = htole32(XHCI_SCTX_0_CTX_NUM_SET(dci));
   1532   1.1  jakllsch 
   1533  1.55     skrll 	/* configure ep context performs an implicit dequeue */
   1534  1.55     skrll 	xhci_host_dequeue(&xs->xs_ep[dci].xe_tr);
   1535  1.55     skrll 
   1536  1.34     skrll 	/* sync input contexts before they are read from memory */
   1537  1.34     skrll 	usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
   1538   1.1  jakllsch 
   1539  1.34     skrll 	trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
   1540  1.34     skrll 	trb.trb_2 = 0;
   1541  1.34     skrll 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   1542  1.34     skrll 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_CONFIGURE_EP);
   1543   1.1  jakllsch 
   1544  1.34     skrll 	(void)xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
   1545  1.34     skrll 	usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
   1546  1.34     skrll }
   1547   1.1  jakllsch 
   1548  1.34     skrll /*
   1549  1.34     skrll  * Abort transfer.
   1550  1.63     skrll  * Should be called with sc_lock held.
   1551  1.34     skrll  */
   1552  1.34     skrll static void
   1553  1.34     skrll xhci_abort_xfer(struct usbd_xfer *xfer, usbd_status status)
   1554  1.34     skrll {
   1555  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   1556  1.63     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   1557  1.63     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   1558   1.1  jakllsch 
   1559  1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1560  1.34     skrll 	DPRINTFN(4, "xfer %p pipe %p status %d",
   1561  1.34     skrll 	    xfer, xfer->ux_pipe, status, 0);
   1562   1.1  jakllsch 
   1563  1.34     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1564   1.1  jakllsch 
   1565  1.34     skrll 	if (sc->sc_dying) {
   1566  1.34     skrll 		/* If we're dying, just do the software part. */
   1567  1.53     skrll 		DPRINTFN(4, "xfer %p dying %u", xfer, xfer->ux_status, 0, 0);
   1568  1.54     skrll 		xfer->ux_status = status;
   1569  1.34     skrll 		callout_stop(&xfer->ux_callout);
   1570  1.34     skrll 		usb_transfer_complete(xfer);
   1571  1.34     skrll 		return;
   1572   1.1  jakllsch 	}
   1573  1.34     skrll 
   1574  1.63     skrll 	/*
   1575  1.63     skrll 	 * If an abort is already in progress then just wait for it to
   1576  1.63     skrll 	 * complete and return.
   1577  1.63     skrll 	 */
   1578  1.63     skrll 	if (xfer->ux_hcflags & UXFER_ABORTING) {
   1579  1.63     skrll 		DPRINTFN(4, "already aborting", 0, 0, 0, 0);
   1580  1.63     skrll #ifdef DIAGNOSTIC
   1581  1.63     skrll 		if (status == USBD_TIMEOUT)
   1582  1.63     skrll 			DPRINTFN(4, "TIMEOUT while aborting", 0, 0, 0, 0);
   1583  1.63     skrll #endif
   1584  1.63     skrll 		/* Override the status which might be USBD_TIMEOUT. */
   1585  1.63     skrll 		xfer->ux_status = status;
   1586  1.63     skrll 		DPRINTFN(4, "xfer %p waiting for abort to finish", xfer, 0, 0,
   1587  1.63     skrll 		    0);
   1588  1.63     skrll 		xfer->ux_hcflags |= UXFER_ABORTWAIT;
   1589  1.63     skrll 		while (xfer->ux_hcflags & UXFER_ABORTING)
   1590  1.63     skrll 			cv_wait(&xfer->ux_hccv, &sc->sc_lock);
   1591  1.63     skrll 		return;
   1592  1.63     skrll 	}
   1593  1.63     skrll 	xfer->ux_hcflags |= UXFER_ABORTING;
   1594  1.63     skrll 
   1595  1.63     skrll 	/*
   1596  1.63     skrll 	 * Step 1: Stop xfer timeout timer.
   1597  1.63     skrll 	 */
   1598  1.34     skrll 	xfer->ux_status = status;
   1599  1.34     skrll 	callout_stop(&xfer->ux_callout);
   1600  1.63     skrll 
   1601  1.63     skrll 	/*
   1602  1.63     skrll 	 * Step 2: Stop execution of TD on the ring.
   1603  1.63     skrll 	 */
   1604  1.63     skrll 	switch (xhci_get_epstate(sc, xs, dci)) {
   1605  1.63     skrll 	case XHCI_EPSTATE_HALTED:
   1606  1.63     skrll 		(void)xhci_reset_endpoint_locked(xfer->ux_pipe);
   1607  1.63     skrll 		break;
   1608  1.63     skrll 	case XHCI_EPSTATE_STOPPED:
   1609  1.63     skrll 		break;
   1610  1.63     skrll 	default:
   1611  1.63     skrll 		(void)xhci_stop_endpoint(xfer->ux_pipe);
   1612  1.63     skrll 		break;
   1613  1.63     skrll 	}
   1614  1.63     skrll #ifdef DIAGNOSTIC
   1615  1.63     skrll 	uint32_t epst = xhci_get_epstate(sc, xs, dci);
   1616  1.63     skrll 	if (epst != XHCI_EPSTATE_STOPPED)
   1617  1.63     skrll 		DPRINTFN(4, "dci %u not stopped %u", dci, epst, 0, 0);
   1618  1.63     skrll #endif
   1619  1.63     skrll 
   1620  1.63     skrll 	/*
   1621  1.63     skrll 	 * Step 3: Remove any vestiges of the xfer from the ring.
   1622  1.63     skrll 	 */
   1623  1.63     skrll 	xhci_set_dequeue_locked(xfer->ux_pipe);
   1624  1.63     skrll 
   1625  1.63     skrll 	/*
   1626  1.63     skrll 	 * Step 4: Notify completion to waiting xfers.
   1627  1.63     skrll 	 */
   1628  1.63     skrll 	int wake = xfer->ux_hcflags & UXFER_ABORTWAIT;
   1629  1.63     skrll 	xfer->ux_hcflags &= ~(UXFER_ABORTING | UXFER_ABORTWAIT);
   1630  1.34     skrll 	usb_transfer_complete(xfer);
   1631  1.63     skrll 	if (wake) {
   1632  1.63     skrll 		cv_broadcast(&xfer->ux_hccv);
   1633  1.63     skrll 	}
   1634  1.34     skrll 	DPRINTFN(14, "end", 0, 0, 0, 0);
   1635  1.34     skrll 
   1636  1.34     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   1637   1.1  jakllsch }
   1638   1.1  jakllsch 
   1639  1.55     skrll static void
   1640  1.55     skrll xhci_host_dequeue(struct xhci_ring * const xr)
   1641  1.55     skrll {
   1642  1.55     skrll 	/* When dequeueing the controller, update our struct copy too */
   1643  1.55     skrll 	memset(xr->xr_trb, 0, xr->xr_ntrb * XHCI_TRB_SIZE);
   1644  1.55     skrll 	usb_syncmem(&xr->xr_dma, 0, xr->xr_ntrb * XHCI_TRB_SIZE,
   1645  1.55     skrll 	    BUS_DMASYNC_PREWRITE);
   1646  1.55     skrll 	memset(xr->xr_cookies, 0, xr->xr_ntrb * sizeof(*xr->xr_cookies));
   1647  1.55     skrll 
   1648  1.55     skrll 	xr->xr_ep = 0;
   1649  1.55     skrll 	xr->xr_cs = 1;
   1650  1.55     skrll }
   1651  1.55     skrll 
   1652  1.34     skrll /*
   1653  1.34     skrll  * Recover STALLed endpoint.
   1654  1.34     skrll  * xHCI 1.1 sect 4.10.2.1
   1655  1.34     skrll  * Issue RESET_EP to recover halt condition and SET_TR_DEQUEUE to remove
   1656  1.34     skrll  * all transfers on transfer ring.
   1657  1.34     skrll  * These are done in thread context asynchronously.
   1658  1.34     skrll  */
   1659   1.1  jakllsch static void
   1660  1.34     skrll xhci_clear_endpoint_stall_async_task(void *cookie)
   1661   1.1  jakllsch {
   1662  1.34     skrll 	struct usbd_xfer * const xfer = cookie;
   1663  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   1664  1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   1665  1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   1666  1.34     skrll 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   1667   1.1  jakllsch 
   1668  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1669  1.34     skrll 	DPRINTFN(4, "xfer %p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   1670   1.1  jakllsch 
   1671  1.34     skrll 	xhci_reset_endpoint(xfer->ux_pipe);
   1672  1.34     skrll 	xhci_set_dequeue(xfer->ux_pipe);
   1673  1.34     skrll 
   1674  1.34     skrll 	mutex_enter(&sc->sc_lock);
   1675  1.34     skrll 	tr->is_halted = false;
   1676  1.34     skrll 	usb_transfer_complete(xfer);
   1677  1.34     skrll 	mutex_exit(&sc->sc_lock);
   1678  1.34     skrll 	DPRINTFN(4, "ends", 0, 0, 0, 0);
   1679  1.34     skrll }
   1680  1.34     skrll 
   1681  1.34     skrll static usbd_status
   1682  1.34     skrll xhci_clear_endpoint_stall_async(struct usbd_xfer *xfer)
   1683  1.34     skrll {
   1684  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   1685  1.34     skrll 	struct xhci_pipe * const xp = (struct xhci_pipe *)xfer->ux_pipe;
   1686  1.34     skrll 
   1687  1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1688  1.34     skrll 	DPRINTFN(4, "xfer %p", xfer, 0, 0, 0);
   1689  1.34     skrll 
   1690  1.34     skrll 	if (sc->sc_dying) {
   1691  1.34     skrll 		return USBD_IOERROR;
   1692  1.34     skrll 	}
   1693  1.34     skrll 
   1694  1.34     skrll 	usb_init_task(&xp->xp_async_task,
   1695  1.34     skrll 	    xhci_clear_endpoint_stall_async_task, xfer, USB_TASKQ_MPSAFE);
   1696  1.34     skrll 	usb_add_task(xfer->ux_pipe->up_dev, &xp->xp_async_task, USB_TASKQ_HC);
   1697  1.34     skrll 	DPRINTFN(4, "ends", 0, 0, 0, 0);
   1698  1.34     skrll 
   1699  1.34     skrll 	return USBD_NORMAL_COMPLETION;
   1700  1.34     skrll }
   1701  1.34     skrll 
   1702  1.34     skrll /* Process roothub port status/change events and notify to uhub_intr. */
   1703  1.34     skrll static void
   1704  1.34     skrll xhci_rhpsc(struct xhci_softc * const sc, u_int port)
   1705  1.34     skrll {
   1706  1.34     skrll 	struct usbd_xfer * const xfer = sc->sc_intrxfer;
   1707  1.34     skrll 	uint8_t *p;
   1708  1.34     skrll 
   1709  1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1710  1.34     skrll 	DPRINTFN(4, "xhci%d: port %u status change", device_unit(sc->sc_dev),
   1711  1.34     skrll 	    port, 0, 0);
   1712  1.34     skrll 
   1713  1.34     skrll 	if (xfer == NULL)
   1714  1.34     skrll 		return;
   1715  1.34     skrll 
   1716  1.34     skrll 	if (port > sc->sc_maxports)
   1717  1.34     skrll 		return;
   1718  1.34     skrll 
   1719  1.34     skrll 	p = xfer->ux_buf;
   1720  1.34     skrll 	memset(p, 0, xfer->ux_length);
   1721  1.34     skrll 	p[port/NBBY] |= 1 << (port%NBBY);
   1722  1.34     skrll 	xfer->ux_actlen = xfer->ux_length;
   1723  1.34     skrll 	xfer->ux_status = USBD_NORMAL_COMPLETION;
   1724  1.34     skrll 	usb_transfer_complete(xfer);
   1725  1.34     skrll }
   1726  1.34     skrll 
   1727  1.34     skrll /* Process Transfer Events */
   1728  1.34     skrll static void
   1729  1.34     skrll xhci_event_transfer(struct xhci_softc * const sc,
   1730  1.34     skrll     const struct xhci_trb * const trb)
   1731  1.34     skrll {
   1732  1.34     skrll 	uint64_t trb_0;
   1733  1.34     skrll 	uint32_t trb_2, trb_3;
   1734  1.34     skrll 	uint8_t trbcode;
   1735  1.34     skrll 	u_int slot, dci;
   1736  1.34     skrll 	struct xhci_slot *xs;
   1737  1.34     skrll 	struct xhci_ring *xr;
   1738  1.34     skrll 	struct xhci_xfer *xx;
   1739  1.34     skrll 	struct usbd_xfer *xfer;
   1740  1.34     skrll 	usbd_status err;
   1741  1.34     skrll 
   1742  1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1743  1.34     skrll 
   1744  1.34     skrll 	trb_0 = le64toh(trb->trb_0);
   1745  1.34     skrll 	trb_2 = le32toh(trb->trb_2);
   1746  1.34     skrll 	trb_3 = le32toh(trb->trb_3);
   1747  1.34     skrll 	trbcode = XHCI_TRB_2_ERROR_GET(trb_2);
   1748  1.34     skrll 	slot = XHCI_TRB_3_SLOT_GET(trb_3);
   1749  1.34     skrll 	dci = XHCI_TRB_3_EP_GET(trb_3);
   1750  1.34     skrll 	xs = &sc->sc_slots[slot];
   1751  1.34     skrll 	xr = &xs->xs_ep[dci].xe_tr;
   1752  1.34     skrll 
   1753  1.34     skrll 	/* sanity check */
   1754  1.34     skrll 	KASSERTMSG(xs->xs_idx != 0 && xs->xs_idx <= sc->sc_maxslots,
   1755  1.34     skrll 	    "invalid xs_idx %u slot %u", xs->xs_idx, slot);
   1756  1.34     skrll 
   1757  1.40     skrll 	int idx = 0;
   1758  1.34     skrll 	if ((trb_3 & XHCI_TRB_3_ED_BIT) == 0) {
   1759  1.40     skrll 		if (xhci_trb_get_idx(xr, trb_0, &idx)) {
   1760  1.40     skrll 			DPRINTFN(0, "invalid trb_0 0x%"PRIx64, trb_0, 0, 0, 0);
   1761  1.34     skrll 			return;
   1762  1.34     skrll 		}
   1763  1.34     skrll 		xx = xr->xr_cookies[idx];
   1764  1.34     skrll 
   1765  1.63     skrll 		/* clear cookie of consumed TRB */
   1766  1.63     skrll 		xr->xr_cookies[idx] = NULL;
   1767  1.63     skrll 
   1768  1.34     skrll 		/*
   1769  1.63     skrll 		 * xx is NULL if pipe is opened but xfer is not started.
   1770  1.63     skrll 		 * It happens when stopping idle pipe.
   1771  1.34     skrll 		 */
   1772  1.34     skrll 		if (xx == NULL || trbcode == XHCI_TRB_ERROR_LENGTH) {
   1773  1.53     skrll 			DPRINTFN(1, "Ignore #%u: cookie %p cc %u dci %u",
   1774  1.53     skrll 			    idx, xx, trbcode, dci);
   1775  1.53     skrll 			DPRINTFN(1, " orig TRB %"PRIx64" type %u", trb_0,
   1776  1.53     skrll 			    XHCI_TRB_3_TYPE_GET(le32toh(xr->xr_trb[idx].trb_3)),
   1777  1.53     skrll 			    0, 0);
   1778  1.63     skrll 			return;
   1779  1.34     skrll 		}
   1780  1.34     skrll 	} else {
   1781  1.54     skrll 		/* When ED != 0, trb_0 is virtual addr of struct xhci_xfer. */
   1782  1.34     skrll 		xx = (void *)(uintptr_t)(trb_0 & ~0x3);
   1783  1.34     skrll 	}
   1784  1.34     skrll 	/* XXX this may not happen */
   1785  1.34     skrll 	if (xx == NULL) {
   1786  1.34     skrll 		DPRINTFN(1, "xfer done: xx is NULL", 0, 0, 0, 0);
   1787  1.34     skrll 		return;
   1788  1.34     skrll 	}
   1789  1.34     skrll 	xfer = &xx->xx_xfer;
   1790  1.34     skrll 	/* XXX this may happen when detaching */
   1791  1.34     skrll 	if (xfer == NULL) {
   1792  1.34     skrll 		DPRINTFN(1, "xx(%p)->xx_xfer is NULL trb_0 %#"PRIx64,
   1793  1.34     skrll 		    xx, trb_0, 0, 0);
   1794  1.34     skrll 		return;
   1795  1.34     skrll 	}
   1796  1.34     skrll 	DPRINTFN(14, "xfer %p", xfer, 0, 0, 0);
   1797  1.34     skrll 	/* XXX I dunno why this happens */
   1798  1.34     skrll 	KASSERTMSG(xfer->ux_pipe != NULL, "xfer(%p)->ux_pipe is NULL", xfer);
   1799  1.34     skrll 
   1800  1.34     skrll 	if (!xfer->ux_pipe->up_repeat &&
   1801  1.34     skrll 	    SIMPLEQ_EMPTY(&xfer->ux_pipe->up_queue)) {
   1802  1.34     skrll 		DPRINTFN(1, "xfer(%p)->pipe not queued", xfer, 0, 0, 0);
   1803  1.34     skrll 		return;
   1804  1.34     skrll 	}
   1805  1.34     skrll 
   1806  1.34     skrll 	/* 4.11.5.2 Event Data TRB */
   1807  1.34     skrll 	if ((trb_3 & XHCI_TRB_3_ED_BIT) != 0) {
   1808  1.34     skrll 		DPRINTFN(14, "transfer Event Data: 0x%016"PRIx64" 0x%08"PRIx32
   1809  1.34     skrll 		    " %02x", trb_0, XHCI_TRB_2_REM_GET(trb_2), trbcode, 0);
   1810  1.34     skrll 		if ((trb_0 & 0x3) == 0x3) {
   1811  1.34     skrll 			xfer->ux_actlen = XHCI_TRB_2_REM_GET(trb_2);
   1812  1.34     skrll 		}
   1813  1.34     skrll 	}
   1814  1.34     skrll 
   1815  1.34     skrll 	switch (trbcode) {
   1816  1.34     skrll 	case XHCI_TRB_ERROR_SHORT_PKT:
   1817  1.34     skrll 	case XHCI_TRB_ERROR_SUCCESS:
   1818  1.54     skrll 		/*
   1819  1.63     skrll 		 * A ctrl transfer can generate two events if it has a Data
   1820  1.63     skrll 		 * stage.  A short data stage can be OK and should not
   1821  1.63     skrll 		 * complete the transfer as the status stage needs to be
   1822  1.63     skrll 		 * performed.
   1823  1.54     skrll 		 *
   1824  1.54     skrll 		 * Note: Data and Status stage events point at same xfer.
   1825  1.54     skrll 		 * ux_actlen and ux_dmabuf will be passed to
   1826  1.54     skrll 		 * usb_transfer_complete after the Status stage event.
   1827  1.54     skrll 		 *
   1828  1.54     skrll 		 * It can be distingished which stage generates the event:
   1829  1.54     skrll 		 * + by checking least 3 bits of trb_0 if ED==1.
   1830  1.54     skrll 		 *   (see xhci_device_ctrl_start).
   1831  1.54     skrll 		 * + by checking the type of original TRB if ED==0.
   1832  1.54     skrll 		 *
   1833  1.54     skrll 		 * In addition, intr, bulk, and isoc transfer currently
   1834  1.54     skrll 		 * consists of single TD, so the "skip" is not needed.
   1835  1.54     skrll 		 * ctrl xfer uses EVENT_DATA, and others do not.
   1836  1.54     skrll 		 * Thus driver can switch the flow by checking ED bit.
   1837  1.54     skrll 		 */
   1838  1.63     skrll 		if ((trb_3 & XHCI_TRB_3_ED_BIT) == 0) {
   1839  1.63     skrll 			if (xfer->ux_actlen == 0)
   1840  1.63     skrll 				xfer->ux_actlen = xfer->ux_length -
   1841  1.63     skrll 				    XHCI_TRB_2_REM_GET(trb_2);
   1842  1.63     skrll 			if (XHCI_TRB_3_TYPE_GET(le32toh(xr->xr_trb[idx].trb_3))
   1843  1.63     skrll 			    == XHCI_TRB_TYPE_DATA_STAGE) {
   1844  1.63     skrll 				return;
   1845  1.63     skrll 			}
   1846  1.63     skrll 		} else if ((trb_0 & 0x3) == 0x3) {
   1847  1.63     skrll 			return;
   1848  1.63     skrll 		}
   1849  1.34     skrll 		err = USBD_NORMAL_COMPLETION;
   1850  1.34     skrll 		break;
   1851  1.63     skrll 	case XHCI_TRB_ERROR_STOPPED:
   1852  1.63     skrll 	case XHCI_TRB_ERROR_LENGTH:
   1853  1.63     skrll 	case XHCI_TRB_ERROR_STOPPED_SHORT:
   1854  1.63     skrll 		/*
   1855  1.63     skrll 		 * don't complete the transfer being aborted
   1856  1.63     skrll 		 * as abort_xfer does instead.
   1857  1.63     skrll 		 */
   1858  1.63     skrll 		if (xfer->ux_hcflags & UXFER_ABORTING) {
   1859  1.63     skrll 			DPRINTFN(14, "ignore aborting xfer %p", xfer, 0, 0, 0);
   1860  1.63     skrll 			return;
   1861  1.63     skrll 		}
   1862  1.63     skrll 		err = USBD_CANCELLED;
   1863  1.63     skrll 		break;
   1864  1.34     skrll 	case XHCI_TRB_ERROR_STALL:
   1865  1.34     skrll 	case XHCI_TRB_ERROR_BABBLE:
   1866  1.34     skrll 		DPRINTFN(1, "ERR %u slot %u dci %u", trbcode, slot, dci, 0);
   1867  1.34     skrll 		xr->is_halted = true;
   1868  1.34     skrll 		err = USBD_STALLED;
   1869  1.34     skrll 		/*
   1870  1.34     skrll 		 * Stalled endpoints can be recoverd by issuing
   1871  1.34     skrll 		 * command TRB TYPE_RESET_EP on xHCI instead of
   1872  1.34     skrll 		 * issuing request CLEAR_FEATURE UF_ENDPOINT_HALT
   1873  1.34     skrll 		 * on the endpoint. However, this function may be
   1874  1.34     skrll 		 * called from softint context (e.g. from umass),
   1875  1.34     skrll 		 * in that case driver gets KASSERT in cv_timedwait
   1876  1.34     skrll 		 * in xhci_do_command.
   1877  1.34     skrll 		 * To avoid this, this runs reset_endpoint and
   1878  1.34     skrll 		 * usb_transfer_complete in usb task thread
   1879  1.34     skrll 		 * asynchronously (and then umass issues clear
   1880  1.34     skrll 		 * UF_ENDPOINT_HALT).
   1881  1.34     skrll 		 */
   1882  1.34     skrll 		xfer->ux_status = err;
   1883  1.57     skrll 		callout_stop(&xfer->ux_callout);
   1884  1.34     skrll 		xhci_clear_endpoint_stall_async(xfer);
   1885  1.34     skrll 		return;
   1886  1.34     skrll 	default:
   1887  1.34     skrll 		DPRINTFN(1, "ERR %u slot %u dci %u", trbcode, slot, dci, 0);
   1888  1.34     skrll 		err = USBD_IOERROR;
   1889  1.34     skrll 		break;
   1890  1.34     skrll 	}
   1891  1.34     skrll 	xfer->ux_status = err;
   1892  1.34     skrll 
   1893  1.34     skrll 	if ((trb_3 & XHCI_TRB_3_ED_BIT) != 0) {
   1894  1.34     skrll 		if ((trb_0 & 0x3) == 0x0) {
   1895  1.34     skrll 			callout_stop(&xfer->ux_callout);
   1896  1.34     skrll 			usb_transfer_complete(xfer);
   1897  1.34     skrll 		}
   1898  1.34     skrll 	} else {
   1899  1.34     skrll 		callout_stop(&xfer->ux_callout);
   1900  1.34     skrll 		usb_transfer_complete(xfer);
   1901  1.34     skrll 	}
   1902  1.34     skrll }
   1903  1.34     skrll 
   1904  1.34     skrll /* Process Command complete events */
   1905  1.34     skrll static void
   1906  1.50     skrll xhci_event_cmd(struct xhci_softc * const sc, const struct xhci_trb * const trb)
   1907  1.34     skrll {
   1908  1.34     skrll 	uint64_t trb_0;
   1909  1.34     skrll 	uint32_t trb_2, trb_3;
   1910  1.34     skrll 
   1911  1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1912  1.34     skrll 
   1913  1.34     skrll 	trb_0 = le64toh(trb->trb_0);
   1914  1.34     skrll 	trb_2 = le32toh(trb->trb_2);
   1915  1.34     skrll 	trb_3 = le32toh(trb->trb_3);
   1916  1.34     skrll 
   1917  1.34     skrll 	if (trb_0 == sc->sc_command_addr) {
   1918  1.34     skrll 		sc->sc_result_trb.trb_0 = trb_0;
   1919  1.34     skrll 		sc->sc_result_trb.trb_2 = trb_2;
   1920  1.34     skrll 		sc->sc_result_trb.trb_3 = trb_3;
   1921  1.34     skrll 		if (XHCI_TRB_2_ERROR_GET(trb_2) !=
   1922  1.34     skrll 		    XHCI_TRB_ERROR_SUCCESS) {
   1923  1.34     skrll 			DPRINTFN(1, "command completion "
   1924  1.34     skrll 			    "failure: 0x%016"PRIx64" 0x%08"PRIx32" "
   1925  1.34     skrll 			    "0x%08"PRIx32, trb_0, trb_2, trb_3, 0);
   1926  1.34     skrll 		}
   1927  1.34     skrll 		cv_signal(&sc->sc_command_cv);
   1928  1.34     skrll 	} else {
   1929  1.34     skrll 		DPRINTFN(1, "spurious event: %p 0x%016"PRIx64" "
   1930  1.34     skrll 		    "0x%08"PRIx32" 0x%08"PRIx32, trb, trb_0,
   1931  1.34     skrll 		    trb_2, trb_3);
   1932  1.34     skrll 	}
   1933  1.34     skrll }
   1934  1.34     skrll 
   1935  1.34     skrll /*
   1936  1.34     skrll  * Process events.
   1937  1.34     skrll  * called from xhci_softintr
   1938  1.34     skrll  */
   1939  1.34     skrll static void
   1940  1.34     skrll xhci_handle_event(struct xhci_softc * const sc,
   1941  1.34     skrll     const struct xhci_trb * const trb)
   1942  1.34     skrll {
   1943  1.34     skrll 	uint64_t trb_0;
   1944  1.34     skrll 	uint32_t trb_2, trb_3;
   1945  1.34     skrll 
   1946  1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1947  1.34     skrll 
   1948  1.34     skrll 	trb_0 = le64toh(trb->trb_0);
   1949  1.34     skrll 	trb_2 = le32toh(trb->trb_2);
   1950  1.34     skrll 	trb_3 = le32toh(trb->trb_3);
   1951  1.34     skrll 
   1952  1.34     skrll 	DPRINTFN(14, "event: %p 0x%016"PRIx64" 0x%08"PRIx32" 0x%08"PRIx32,
   1953  1.34     skrll 	    trb, trb_0, trb_2, trb_3);
   1954  1.34     skrll 
   1955  1.34     skrll 	/*
   1956  1.34     skrll 	 * 4.11.3.1, 6.4.2.1
   1957  1.34     skrll 	 * TRB Pointer is invalid for these completion codes.
   1958  1.34     skrll 	 */
   1959  1.34     skrll 	switch (XHCI_TRB_2_ERROR_GET(trb_2)) {
   1960  1.34     skrll 	case XHCI_TRB_ERROR_RING_UNDERRUN:
   1961  1.34     skrll 	case XHCI_TRB_ERROR_RING_OVERRUN:
   1962  1.34     skrll 	case XHCI_TRB_ERROR_VF_RING_FULL:
   1963  1.34     skrll 		return;
   1964  1.34     skrll 	default:
   1965  1.34     skrll 		if (trb_0 == 0) {
   1966  1.34     skrll 			return;
   1967  1.34     skrll 		}
   1968  1.34     skrll 		break;
   1969  1.34     skrll 	}
   1970  1.34     skrll 
   1971  1.34     skrll 	switch (XHCI_TRB_3_TYPE_GET(trb_3)) {
   1972  1.34     skrll 	case XHCI_TRB_EVENT_TRANSFER:
   1973  1.34     skrll 		xhci_event_transfer(sc, trb);
   1974  1.34     skrll 		break;
   1975  1.34     skrll 	case XHCI_TRB_EVENT_CMD_COMPLETE:
   1976  1.34     skrll 		xhci_event_cmd(sc, trb);
   1977  1.34     skrll 		break;
   1978  1.34     skrll 	case XHCI_TRB_EVENT_PORT_STS_CHANGE:
   1979  1.34     skrll 		xhci_rhpsc(sc, (uint32_t)((trb_0 >> 24) & 0xff));
   1980  1.34     skrll 		break;
   1981  1.34     skrll 	default:
   1982  1.34     skrll 		break;
   1983  1.34     skrll 	}
   1984  1.34     skrll }
   1985  1.34     skrll 
   1986  1.34     skrll static void
   1987  1.34     skrll xhci_softintr(void *v)
   1988  1.34     skrll {
   1989  1.34     skrll 	struct usbd_bus * const bus = v;
   1990  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   1991  1.34     skrll 	struct xhci_ring * const er = &sc->sc_er;
   1992  1.34     skrll 	struct xhci_trb *trb;
   1993  1.34     skrll 	int i, j, k;
   1994  1.34     skrll 
   1995  1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   1996  1.34     skrll 
   1997  1.34     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
   1998  1.34     skrll 
   1999  1.34     skrll 	i = er->xr_ep;
   2000  1.34     skrll 	j = er->xr_cs;
   2001   1.1  jakllsch 
   2002  1.53     skrll 	DPRINTFN(16, "er: xr_ep %d xr_cs %d", i, j, 0, 0);
   2003  1.27     skrll 
   2004   1.1  jakllsch 	while (1) {
   2005   1.1  jakllsch 		usb_syncmem(&er->xr_dma, XHCI_TRB_SIZE * i, XHCI_TRB_SIZE,
   2006   1.1  jakllsch 		    BUS_DMASYNC_POSTREAD);
   2007   1.1  jakllsch 		trb = &er->xr_trb[i];
   2008   1.1  jakllsch 		k = (le32toh(trb->trb_3) & XHCI_TRB_3_CYCLE_BIT) ? 1 : 0;
   2009   1.1  jakllsch 
   2010   1.1  jakllsch 		if (j != k)
   2011   1.1  jakllsch 			break;
   2012   1.1  jakllsch 
   2013   1.1  jakllsch 		xhci_handle_event(sc, trb);
   2014   1.1  jakllsch 
   2015   1.1  jakllsch 		i++;
   2016  1.52     skrll 		if (i == er->xr_ntrb) {
   2017   1.1  jakllsch 			i = 0;
   2018   1.1  jakllsch 			j ^= 1;
   2019   1.1  jakllsch 		}
   2020   1.1  jakllsch 	}
   2021   1.1  jakllsch 
   2022   1.1  jakllsch 	er->xr_ep = i;
   2023   1.1  jakllsch 	er->xr_cs = j;
   2024   1.1  jakllsch 
   2025   1.1  jakllsch 	xhci_rt_write_8(sc, XHCI_ERDP(0), xhci_ring_trbp(er, er->xr_ep) |
   2026   1.1  jakllsch 	    XHCI_ERDP_LO_BUSY);
   2027   1.1  jakllsch 
   2028  1.27     skrll 	DPRINTFN(16, "ends", 0, 0, 0, 0);
   2029   1.1  jakllsch 
   2030   1.1  jakllsch 	return;
   2031   1.1  jakllsch }
   2032   1.1  jakllsch 
   2033   1.1  jakllsch static void
   2034   1.1  jakllsch xhci_poll(struct usbd_bus *bus)
   2035   1.1  jakllsch {
   2036  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   2037   1.1  jakllsch 
   2038  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2039   1.1  jakllsch 
   2040  1.25     skrll 	mutex_spin_enter(&sc->sc_intr_lock);
   2041   1.1  jakllsch 	xhci_intr1(sc);
   2042  1.25     skrll 	mutex_spin_exit(&sc->sc_intr_lock);
   2043   1.1  jakllsch 
   2044   1.1  jakllsch 	return;
   2045   1.1  jakllsch }
   2046   1.1  jakllsch 
   2047  1.34     skrll static struct usbd_xfer *
   2048  1.34     skrll xhci_allocx(struct usbd_bus *bus, unsigned int nframes)
   2049   1.1  jakllsch {
   2050  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   2051  1.34     skrll 	struct usbd_xfer *xfer;
   2052   1.1  jakllsch 
   2053  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2054   1.1  jakllsch 
   2055   1.1  jakllsch 	xfer = pool_cache_get(sc->sc_xferpool, PR_NOWAIT);
   2056   1.1  jakllsch 	if (xfer != NULL) {
   2057   1.6     skrll 		memset(xfer, 0, sizeof(struct xhci_xfer));
   2058   1.1  jakllsch #ifdef DIAGNOSTIC
   2059  1.34     skrll 		xfer->ux_state = XFER_BUSY;
   2060   1.1  jakllsch #endif
   2061   1.1  jakllsch 	}
   2062   1.1  jakllsch 
   2063   1.1  jakllsch 	return xfer;
   2064   1.1  jakllsch }
   2065   1.1  jakllsch 
   2066   1.1  jakllsch static void
   2067  1.34     skrll xhci_freex(struct usbd_bus *bus, struct usbd_xfer *xfer)
   2068   1.1  jakllsch {
   2069  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   2070   1.1  jakllsch 
   2071  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2072   1.1  jakllsch 
   2073   1.1  jakllsch #ifdef DIAGNOSTIC
   2074  1.34     skrll 	if (xfer->ux_state != XFER_BUSY) {
   2075  1.27     skrll 		DPRINTFN(0, "xfer=%p not busy, 0x%08x",
   2076  1.34     skrll 		    xfer, xfer->ux_state, 0, 0);
   2077   1.1  jakllsch 	}
   2078  1.34     skrll 	xfer->ux_state = XFER_FREE;
   2079   1.1  jakllsch #endif
   2080   1.1  jakllsch 	pool_cache_put(sc->sc_xferpool, xfer);
   2081   1.1  jakllsch }
   2082   1.1  jakllsch 
   2083   1.1  jakllsch static void
   2084   1.1  jakllsch xhci_get_lock(struct usbd_bus *bus, kmutex_t **lock)
   2085   1.1  jakllsch {
   2086  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   2087   1.1  jakllsch 
   2088   1.1  jakllsch 	*lock = &sc->sc_lock;
   2089   1.1  jakllsch }
   2090   1.1  jakllsch 
   2091  1.34     skrll extern uint32_t usb_cookie_no;
   2092   1.1  jakllsch 
   2093  1.34     skrll /*
   2094  1.41     skrll  * xHCI 4.3
   2095  1.41     skrll  * Called when uhub_explore finds a new device (via usbd_new_device).
   2096  1.41     skrll  * Port initialization and speed detection (4.3.1) are already done in uhub.c.
   2097  1.41     skrll  * This function does:
   2098  1.41     skrll  *   Allocate and construct dev structure of default endpoint (ep0).
   2099  1.41     skrll  *   Allocate and open pipe of ep0.
   2100  1.41     skrll  *   Enable slot and initialize slot context.
   2101  1.41     skrll  *   Set Address.
   2102  1.41     skrll  *   Read initial device descriptor.
   2103  1.34     skrll  *   Determine initial MaxPacketSize (mps) by speed.
   2104  1.41     skrll  *   Read full device descriptor.
   2105  1.41     skrll  *   Register this device.
   2106  1.54     skrll  * Finally state of device transitions ADDRESSED.
   2107  1.34     skrll  */
   2108   1.1  jakllsch static usbd_status
   2109  1.34     skrll xhci_new_device(device_t parent, struct usbd_bus *bus, int depth,
   2110   1.1  jakllsch     int speed, int port, struct usbd_port *up)
   2111   1.1  jakllsch {
   2112  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   2113  1.34     skrll 	struct usbd_device *dev;
   2114   1.1  jakllsch 	usbd_status err;
   2115   1.1  jakllsch 	usb_device_descriptor_t *dd;
   2116   1.1  jakllsch 	struct xhci_slot *xs;
   2117   1.1  jakllsch 	uint32_t *cp;
   2118   1.1  jakllsch 
   2119  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2120  1.51     skrll 	DPRINTFN(4, "port %u depth %u speed %u up %p", port, depth, speed, up);
   2121  1.27     skrll 
   2122  1.34     skrll 	dev = kmem_zalloc(sizeof(*dev), KM_SLEEP);
   2123   1.1  jakllsch 	if (dev == NULL)
   2124   1.1  jakllsch 		return USBD_NOMEM;
   2125   1.1  jakllsch 
   2126  1.34     skrll 	dev->ud_bus = bus;
   2127  1.51     skrll 	dev->ud_quirks = &usbd_no_quirk;
   2128  1.51     skrll 	dev->ud_addr = 0;
   2129  1.51     skrll 	dev->ud_ddesc.bMaxPacketSize = 0;
   2130  1.51     skrll 	dev->ud_depth = depth;
   2131  1.51     skrll 	dev->ud_powersrc = up;
   2132  1.51     skrll 	dev->ud_myhub = up->up_parent;
   2133  1.51     skrll 	dev->ud_speed = speed;
   2134  1.51     skrll 	dev->ud_langid = USBD_NOLANG;
   2135  1.51     skrll 	dev->ud_cookie.cookie = ++usb_cookie_no;
   2136   1.1  jakllsch 
   2137   1.1  jakllsch 	/* Set up default endpoint handle. */
   2138  1.34     skrll 	dev->ud_ep0.ue_edesc = &dev->ud_ep0desc;
   2139  1.51     skrll 	/* doesn't matter, just don't let it uninitialized */
   2140  1.51     skrll 	dev->ud_ep0.ue_toggle = 0;
   2141   1.1  jakllsch 
   2142   1.1  jakllsch 	/* Set up default endpoint descriptor. */
   2143  1.34     skrll 	dev->ud_ep0desc.bLength = USB_ENDPOINT_DESCRIPTOR_SIZE;
   2144  1.34     skrll 	dev->ud_ep0desc.bDescriptorType = UDESC_ENDPOINT;
   2145  1.34     skrll 	dev->ud_ep0desc.bEndpointAddress = USB_CONTROL_ENDPOINT;
   2146  1.34     skrll 	dev->ud_ep0desc.bmAttributes = UE_CONTROL;
   2147  1.51     skrll 	dev->ud_ep0desc.bInterval = 0;
   2148  1.50     skrll 
   2149  1.34     skrll 	/* 4.3,  4.8.2.1 */
   2150  1.34     skrll 	switch (speed) {
   2151  1.34     skrll 	case USB_SPEED_SUPER:
   2152  1.34     skrll 	case USB_SPEED_SUPER_PLUS:
   2153  1.34     skrll 		USETW(dev->ud_ep0desc.wMaxPacketSize, USB_3_MAX_CTRL_PACKET);
   2154  1.34     skrll 		break;
   2155  1.34     skrll 	case USB_SPEED_FULL:
   2156  1.34     skrll 		/* XXX using 64 as initial mps of ep0 in FS */
   2157  1.34     skrll 	case USB_SPEED_HIGH:
   2158  1.34     skrll 		USETW(dev->ud_ep0desc.wMaxPacketSize, USB_2_MAX_CTRL_PACKET);
   2159  1.34     skrll 		break;
   2160  1.34     skrll 	case USB_SPEED_LOW:
   2161  1.34     skrll 	default:
   2162  1.34     skrll 		USETW(dev->ud_ep0desc.wMaxPacketSize, USB_MAX_IPACKET);
   2163  1.34     skrll 		break;
   2164  1.34     skrll 	}
   2165   1.1  jakllsch 
   2166  1.51     skrll 	up->up_dev = dev;
   2167  1.51     skrll 
   2168  1.51     skrll 	/* Establish the default pipe. */
   2169  1.51     skrll 	err = usbd_setup_pipe(dev, 0, &dev->ud_ep0, USBD_DEFAULT_INTERVAL,
   2170  1.51     skrll 	    &dev->ud_pipe0);
   2171  1.51     skrll 	if (err) {
   2172  1.51     skrll 		goto bad;
   2173  1.51     skrll 	}
   2174   1.1  jakllsch 
   2175  1.51     skrll 	dd = &dev->ud_ddesc;
   2176   1.1  jakllsch 
   2177  1.51     skrll 	if ((depth == 0) && (port == 0)) {
   2178  1.51     skrll 		KASSERT(bus->ub_devices[dev->ud_addr] == NULL);
   2179  1.51     skrll 		bus->ub_devices[dev->ud_addr] = dev;
   2180  1.51     skrll 		err = usbd_get_initial_ddesc(dev, dd);
   2181  1.61     skrll 		if (err) {
   2182  1.61     skrll 			DPRINTFN(1, "get_initial_ddesc %u", err, 0, 0, 0);
   2183  1.34     skrll 			goto bad;
   2184  1.61     skrll 		}
   2185  1.61     skrll 
   2186   1.1  jakllsch 		err = usbd_reload_device_desc(dev);
   2187  1.61     skrll 		if (err) {
   2188  1.61     skrll 			DPRINTFN(1, "reload desc %u", err, 0, 0, 0);
   2189  1.34     skrll 			goto bad;
   2190  1.61     skrll 		}
   2191   1.1  jakllsch 	} else {
   2192  1.49     skrll 		uint8_t slot = 0;
   2193  1.49     skrll 
   2194  1.48     skrll 		/* 4.3.2 */
   2195   1.1  jakllsch 		err = xhci_enable_slot(sc, &slot);
   2196  1.63     skrll 		if (err) {
   2197  1.63     skrll 			DPRINTFN(1, "enable slot %u", err, 0, 0, 0);
   2198  1.34     skrll 			goto bad;
   2199  1.63     skrll 		}
   2200  1.50     skrll 
   2201   1.1  jakllsch 		xs = &sc->sc_slots[slot];
   2202  1.34     skrll 		dev->ud_hcpriv = xs;
   2203  1.50     skrll 
   2204  1.48     skrll 		/* 4.3.3 initialize slot structure */
   2205  1.48     skrll 		err = xhci_init_slot(dev, slot);
   2206  1.34     skrll 		if (err) {
   2207  1.63     skrll 			DPRINTFN(1, "init slot %u", err, 0, 0, 0);
   2208  1.34     skrll 			dev->ud_hcpriv = NULL;
   2209  1.34     skrll 			/*
   2210  1.34     skrll 			 * We have to disable_slot here because
   2211  1.34     skrll 			 * xs->xs_idx == 0 when xhci_init_slot fails,
   2212  1.34     skrll 			 * in that case usbd_remove_dev won't work.
   2213  1.34     skrll 			 */
   2214  1.34     skrll 			mutex_enter(&sc->sc_lock);
   2215  1.34     skrll 			xhci_disable_slot(sc, slot);
   2216  1.34     skrll 			mutex_exit(&sc->sc_lock);
   2217  1.34     skrll 			goto bad;
   2218  1.34     skrll 		}
   2219  1.34     skrll 
   2220  1.48     skrll 		/* 4.3.4 Address Assignment */
   2221  1.51     skrll 		err = xhci_set_address(dev, slot, false);
   2222  1.61     skrll 		if (err) {
   2223  1.61     skrll 			DPRINTFN(1, "set address w/o bsr %u", err, 0, 0, 0);
   2224  1.48     skrll 			goto bad;
   2225  1.61     skrll 		}
   2226  1.48     skrll 
   2227  1.34     skrll 		/* Allow device time to set new address */
   2228  1.34     skrll 		usbd_delay_ms(dev, USB_SET_ADDRESS_SETTLE);
   2229  1.50     skrll 
   2230   1.1  jakllsch 		cp = xhci_slot_get_dcv(sc, xs, XHCI_DCI_SLOT);
   2231   1.1  jakllsch 		//hexdump("slot context", cp, sc->sc_ctxsz);
   2232  1.64     skrll 		uint8_t addr = XHCI_SCTX_3_DEV_ADDR_GET(le32toh(cp[3]));
   2233  1.27     skrll 		DPRINTFN(4, "device address %u", addr, 0, 0, 0);
   2234   1.1  jakllsch 		/* XXX ensure we know when the hardware does something
   2235   1.1  jakllsch 		   we can't yet cope with */
   2236  1.59      maya 		KASSERTMSG(addr >= 1 && addr <= 127, "addr %d", addr);
   2237  1.34     skrll 		dev->ud_addr = addr;
   2238  1.34     skrll 		/* XXX dev->ud_addr not necessarily unique on bus */
   2239  1.34     skrll 		KASSERT(bus->ub_devices[dev->ud_addr] == NULL);
   2240  1.34     skrll 		bus->ub_devices[dev->ud_addr] = dev;
   2241   1.1  jakllsch 
   2242   1.1  jakllsch 		err = usbd_get_initial_ddesc(dev, dd);
   2243  1.61     skrll 		if (err) {
   2244  1.61     skrll 			DPRINTFN(1, "get_initial_ddesc %u", err, 0, 0, 0);
   2245  1.34     skrll 			goto bad;
   2246  1.61     skrll 		}
   2247  1.50     skrll 
   2248  1.24     skrll 		/* 4.8.2.1 */
   2249  1.34     skrll 		if (USB_IS_SS(speed)) {
   2250  1.34     skrll 			if (dd->bMaxPacketSize != 9) {
   2251  1.34     skrll 				printf("%s: invalid mps 2^%u for SS ep0,"
   2252  1.34     skrll 				    " using 512\n",
   2253  1.34     skrll 				    device_xname(sc->sc_dev),
   2254  1.34     skrll 				    dd->bMaxPacketSize);
   2255  1.34     skrll 				dd->bMaxPacketSize = 9;
   2256  1.34     skrll 			}
   2257  1.34     skrll 			USETW(dev->ud_ep0desc.wMaxPacketSize,
   2258  1.24     skrll 			    (1 << dd->bMaxPacketSize));
   2259  1.34     skrll 		} else
   2260  1.34     skrll 			USETW(dev->ud_ep0desc.wMaxPacketSize,
   2261  1.24     skrll 			    dd->bMaxPacketSize);
   2262  1.27     skrll 		DPRINTFN(4, "bMaxPacketSize %u", dd->bMaxPacketSize, 0, 0, 0);
   2263  1.62     skrll 		err = xhci_update_ep0_mps(sc, xs,
   2264  1.34     skrll 		    UGETW(dev->ud_ep0desc.wMaxPacketSize));
   2265  1.62     skrll 		if (err) {
   2266  1.62     skrll 			DPRINTFN(1, "update mps of ep0 %u", err, 0, 0, 0);
   2267  1.62     skrll 			goto bad;
   2268  1.62     skrll 		}
   2269  1.50     skrll 
   2270   1.1  jakllsch 		err = usbd_reload_device_desc(dev);
   2271  1.61     skrll 		if (err) {
   2272  1.61     skrll 			DPRINTFN(1, "reload desc %u", err, 0, 0, 0);
   2273  1.34     skrll 			goto bad;
   2274  1.61     skrll 		}
   2275   1.1  jakllsch 	}
   2276   1.1  jakllsch 
   2277  1.27     skrll 	DPRINTFN(1, "adding unit addr=%d, rev=%02x,",
   2278  1.34     skrll 		dev->ud_addr, UGETW(dd->bcdUSB), 0, 0);
   2279  1.27     skrll 	DPRINTFN(1, " class=%d, subclass=%d, protocol=%d,",
   2280  1.27     skrll 		dd->bDeviceClass, dd->bDeviceSubClass,
   2281  1.27     skrll 		dd->bDeviceProtocol, 0);
   2282  1.27     skrll 	DPRINTFN(1, " mps=%d, len=%d, noconf=%d, speed=%d",
   2283  1.27     skrll 		dd->bMaxPacketSize, dd->bLength, dd->bNumConfigurations,
   2284  1.34     skrll 		dev->ud_speed);
   2285   1.1  jakllsch 
   2286  1.33     skrll 	usbd_get_device_strings(dev);
   2287  1.33     skrll 
   2288   1.1  jakllsch 	usbd_add_dev_event(USB_EVENT_DEVICE_ATTACH, dev);
   2289   1.1  jakllsch 
   2290   1.1  jakllsch 	if ((depth == 0) && (port == 0)) {
   2291   1.1  jakllsch 		usbd_attach_roothub(parent, dev);
   2292  1.34     skrll 		DPRINTFN(1, "root_hub %p", bus->ub_roothub, 0, 0, 0);
   2293   1.1  jakllsch 		return USBD_NORMAL_COMPLETION;
   2294   1.1  jakllsch 	}
   2295   1.1  jakllsch 
   2296   1.1  jakllsch 
   2297  1.34     skrll 	err = usbd_probe_and_attach(parent, dev, port, dev->ud_addr);
   2298  1.34     skrll  bad:
   2299  1.34     skrll 	if (err != USBD_NORMAL_COMPLETION) {
   2300   1.1  jakllsch 		usbd_remove_device(dev, up);
   2301   1.1  jakllsch 	}
   2302   1.1  jakllsch 
   2303  1.34     skrll 	return err;
   2304   1.1  jakllsch }
   2305   1.1  jakllsch 
   2306   1.1  jakllsch static usbd_status
   2307   1.1  jakllsch xhci_ring_init(struct xhci_softc * const sc, struct xhci_ring * const xr,
   2308   1.1  jakllsch     size_t ntrb, size_t align)
   2309   1.1  jakllsch {
   2310   1.1  jakllsch 	usbd_status err;
   2311   1.1  jakllsch 	size_t size = ntrb * XHCI_TRB_SIZE;
   2312   1.1  jakllsch 
   2313  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2314  1.27     skrll 
   2315   1.1  jakllsch 	err = usb_allocmem(&sc->sc_bus, size, align, &xr->xr_dma);
   2316   1.1  jakllsch 	if (err)
   2317   1.1  jakllsch 		return err;
   2318   1.1  jakllsch 	mutex_init(&xr->xr_lock, MUTEX_DEFAULT, IPL_SOFTUSB);
   2319   1.1  jakllsch 	xr->xr_cookies = kmem_zalloc(sizeof(*xr->xr_cookies) * ntrb, KM_SLEEP);
   2320   1.1  jakllsch 	xr->xr_trb = xhci_ring_trbv(xr, 0);
   2321   1.1  jakllsch 	xr->xr_ntrb = ntrb;
   2322   1.1  jakllsch 	xr->is_halted = false;
   2323  1.55     skrll 	xhci_host_dequeue(xr);
   2324   1.1  jakllsch 
   2325   1.1  jakllsch 	return USBD_NORMAL_COMPLETION;
   2326   1.1  jakllsch }
   2327   1.1  jakllsch 
   2328   1.1  jakllsch static void
   2329   1.1  jakllsch xhci_ring_free(struct xhci_softc * const sc, struct xhci_ring * const xr)
   2330   1.1  jakllsch {
   2331   1.1  jakllsch 	usb_freemem(&sc->sc_bus, &xr->xr_dma);
   2332   1.1  jakllsch 	mutex_destroy(&xr->xr_lock);
   2333   1.1  jakllsch 	kmem_free(xr->xr_cookies, sizeof(*xr->xr_cookies) * xr->xr_ntrb);
   2334   1.1  jakllsch }
   2335   1.1  jakllsch 
   2336   1.1  jakllsch static void
   2337   1.1  jakllsch xhci_ring_put(struct xhci_softc * const sc, struct xhci_ring * const xr,
   2338   1.1  jakllsch     void *cookie, struct xhci_trb * const trbs, size_t ntrbs)
   2339   1.1  jakllsch {
   2340   1.1  jakllsch 	size_t i;
   2341   1.1  jakllsch 	u_int ri;
   2342   1.1  jakllsch 	u_int cs;
   2343   1.1  jakllsch 	uint64_t parameter;
   2344   1.1  jakllsch 	uint32_t status;
   2345   1.1  jakllsch 	uint32_t control;
   2346   1.1  jakllsch 
   2347  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2348  1.27     skrll 
   2349  1.59      maya 	KASSERTMSG(ntrbs <= XHCI_XFER_NTRB, "ntrbs %zu", ntrbs);
   2350   1.1  jakllsch 	for (i = 0; i < ntrbs; i++) {
   2351  1.27     skrll 		DPRINTFN(12, "xr %p trbs %p num %zu", xr, trbs, i, 0);
   2352  1.27     skrll 		DPRINTFN(12, " %016"PRIx64" %08"PRIx32" %08"PRIx32,
   2353  1.27     skrll 		    trbs[i].trb_0, trbs[i].trb_2, trbs[i].trb_3, 0);
   2354  1.59      maya 		KASSERTMSG(XHCI_TRB_3_TYPE_GET(trbs[i].trb_3) !=
   2355  1.63     skrll 		    XHCI_TRB_TYPE_LINK, "trbs[%zu].trb3 %#x", i, trbs[i].trb_3);
   2356   1.1  jakllsch 	}
   2357   1.1  jakllsch 
   2358  1.27     skrll 	DPRINTFN(12, "%p xr_ep 0x%x xr_cs %u", xr, xr->xr_ep, xr->xr_cs, 0);
   2359   1.1  jakllsch 
   2360   1.1  jakllsch 	ri = xr->xr_ep;
   2361   1.1  jakllsch 	cs = xr->xr_cs;
   2362   1.1  jakllsch 
   2363  1.11       dsl 	/*
   2364  1.11       dsl 	 * Although the xhci hardware can do scatter/gather dma from
   2365  1.11       dsl 	 * arbitrary sized buffers, there is a non-obvious restriction
   2366  1.11       dsl 	 * that a LINK trb is only allowed at the end of a burst of
   2367  1.11       dsl 	 * transfers - which might be 16kB.
   2368  1.11       dsl 	 * Arbitrary aligned LINK trb definitely fail on Ivy bridge.
   2369  1.11       dsl 	 * The simple solution is not to allow a LINK trb in the middle
   2370  1.11       dsl 	 * of anything - as here.
   2371  1.13       dsl 	 * XXX: (dsl) There are xhci controllers out there (eg some made by
   2372  1.13       dsl 	 * ASMedia) that seem to lock up if they process a LINK trb but
   2373  1.13       dsl 	 * cannot process the linked-to trb yet.
   2374  1.13       dsl 	 * The code should write the 'cycle' bit on the link trb AFTER
   2375  1.13       dsl 	 * adding the other trb.
   2376  1.11       dsl 	 */
   2377  1.65     skrll 	u_int firstep = xr->xr_ep;
   2378  1.65     skrll 	u_int firstcs = xr->xr_cs;
   2379   1.1  jakllsch 
   2380  1.65     skrll 	for (i = 0; i < ntrbs; ) {
   2381  1.65     skrll 		u_int oldri = ri;
   2382  1.65     skrll 		u_int oldcs = cs;
   2383  1.65     skrll 
   2384  1.65     skrll 		if (ri >= (xr->xr_ntrb - 1)) {
   2385  1.65     skrll 			/* Put Link TD at the end of ring */
   2386  1.65     skrll 			parameter = xhci_ring_trbp(xr, 0);
   2387  1.65     skrll 			status = 0;
   2388  1.65     skrll 			control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_LINK) |
   2389  1.65     skrll 			    XHCI_TRB_3_TC_BIT;
   2390  1.65     skrll 			xr->xr_cookies[ri] = NULL;
   2391  1.65     skrll 			xr->xr_ep = 0;
   2392  1.65     skrll 			xr->xr_cs ^= 1;
   2393  1.65     skrll 			ri = xr->xr_ep;
   2394  1.65     skrll 			cs = xr->xr_cs;
   2395   1.1  jakllsch 		} else {
   2396  1.65     skrll 			parameter = trbs[i].trb_0;
   2397  1.65     skrll 			status = trbs[i].trb_2;
   2398  1.65     skrll 			control = trbs[i].trb_3;
   2399  1.65     skrll 
   2400  1.65     skrll 			xr->xr_cookies[ri] = cookie;
   2401  1.65     skrll 			ri++;
   2402  1.65     skrll 			i++;
   2403   1.1  jakllsch 		}
   2404  1.65     skrll 		/*
   2405  1.65     skrll 		 * If this is a first TRB, mark it invalid to prevent
   2406  1.65     skrll 		 * xHC from running it immediately.
   2407  1.65     skrll 		 */
   2408  1.65     skrll 		if (oldri == firstep) {
   2409  1.65     skrll 			if (oldcs) {
   2410  1.65     skrll 				control &= ~XHCI_TRB_3_CYCLE_BIT;
   2411  1.65     skrll 			} else {
   2412  1.65     skrll 				control |= XHCI_TRB_3_CYCLE_BIT;
   2413  1.65     skrll 			}
   2414  1.65     skrll 		} else {
   2415  1.65     skrll 			if (oldcs) {
   2416  1.65     skrll 				control |= XHCI_TRB_3_CYCLE_BIT;
   2417  1.65     skrll 			} else {
   2418  1.65     skrll 				control &= ~XHCI_TRB_3_CYCLE_BIT;
   2419  1.65     skrll 			}
   2420  1.65     skrll 		}
   2421  1.65     skrll 		xhci_trb_put(&xr->xr_trb[oldri], parameter, status, control);
   2422  1.65     skrll 		usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * oldri,
   2423  1.65     skrll 		    XHCI_TRB_SIZE * 1, BUS_DMASYNC_PREWRITE);
   2424   1.1  jakllsch 	}
   2425   1.1  jakllsch 
   2426  1.65     skrll 	/* Now invert cycle bit of first TRB */
   2427  1.65     skrll 	if (firstcs) {
   2428  1.65     skrll 		xr->xr_trb[firstep].trb_3 |= htole32(XHCI_TRB_3_CYCLE_BIT);
   2429  1.34     skrll 	} else {
   2430  1.65     skrll 		xr->xr_trb[firstep].trb_3 &= ~htole32(XHCI_TRB_3_CYCLE_BIT);
   2431  1.34     skrll 	}
   2432  1.65     skrll 	usb_syncmem(&xr->xr_dma, XHCI_TRB_SIZE * firstep,
   2433  1.65     skrll 	    XHCI_TRB_SIZE * 1, BUS_DMASYNC_PREWRITE);
   2434   1.1  jakllsch 
   2435   1.1  jakllsch 	xr->xr_ep = ri;
   2436   1.1  jakllsch 	xr->xr_cs = cs;
   2437   1.1  jakllsch 
   2438  1.27     skrll 	DPRINTFN(12, "%p xr_ep 0x%x xr_cs %u", xr, xr->xr_ep, xr->xr_cs, 0);
   2439   1.1  jakllsch }
   2440   1.1  jakllsch 
   2441  1.34     skrll /*
   2442  1.39     skrll  * Stop execution commands, purge all commands on command ring, and
   2443  1.54     skrll  * rewind dequeue pointer.
   2444  1.39     skrll  */
   2445  1.39     skrll static void
   2446  1.39     skrll xhci_abort_command(struct xhci_softc *sc)
   2447  1.39     skrll {
   2448  1.39     skrll 	struct xhci_ring * const cr = &sc->sc_cr;
   2449  1.39     skrll 	uint64_t crcr;
   2450  1.39     skrll 	int i;
   2451  1.39     skrll 
   2452  1.39     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2453  1.39     skrll 	DPRINTFN(14, "command %#"PRIx64" timeout, aborting",
   2454  1.39     skrll 	    sc->sc_command_addr, 0, 0, 0);
   2455  1.39     skrll 
   2456  1.39     skrll 	mutex_enter(&cr->xr_lock);
   2457  1.39     skrll 
   2458  1.39     skrll 	/* 4.6.1.2 Aborting a Command */
   2459  1.39     skrll 	crcr = xhci_op_read_8(sc, XHCI_CRCR);
   2460  1.39     skrll 	xhci_op_write_8(sc, XHCI_CRCR, crcr | XHCI_CRCR_LO_CA);
   2461  1.39     skrll 
   2462  1.39     skrll 	for (i = 0; i < 500; i++) {
   2463  1.39     skrll 		crcr = xhci_op_read_8(sc, XHCI_CRCR);
   2464  1.39     skrll 		if ((crcr & XHCI_CRCR_LO_CRR) == 0)
   2465  1.39     skrll 			break;
   2466  1.39     skrll 		usb_delay_ms(&sc->sc_bus, 1);
   2467  1.39     skrll 	}
   2468  1.39     skrll 	if ((crcr & XHCI_CRCR_LO_CRR) != 0) {
   2469  1.39     skrll 		DPRINTFN(1, "Command Abort timeout", 0, 0, 0, 0);
   2470  1.39     skrll 		/* reset HC here? */
   2471  1.39     skrll 	}
   2472  1.39     skrll 
   2473  1.39     skrll 	/* reset command ring dequeue pointer */
   2474  1.39     skrll 	cr->xr_ep = 0;
   2475  1.39     skrll 	cr->xr_cs = 1;
   2476  1.39     skrll 	xhci_op_write_8(sc, XHCI_CRCR, xhci_ring_trbp(cr, 0) | cr->xr_cs);
   2477  1.39     skrll 
   2478  1.39     skrll 	mutex_exit(&cr->xr_lock);
   2479  1.39     skrll }
   2480  1.39     skrll 
   2481  1.39     skrll /*
   2482  1.34     skrll  * Put a command on command ring, ring bell, set timer, and cv_timedwait.
   2483  1.54     skrll  * Command completion is notified by cv_signal from xhci_event_cmd()
   2484  1.54     skrll  * (called from xhci_softint), or timed-out.
   2485  1.54     skrll  * The completion code is copied to sc->sc_result_trb in xhci_event_cmd(),
   2486  1.54     skrll  * then do_command examines it.
   2487  1.34     skrll  */
   2488   1.1  jakllsch static usbd_status
   2489  1.50     skrll xhci_do_command_locked(struct xhci_softc * const sc,
   2490  1.50     skrll     struct xhci_trb * const trb, int timeout)
   2491   1.1  jakllsch {
   2492   1.1  jakllsch 	struct xhci_ring * const cr = &sc->sc_cr;
   2493   1.1  jakllsch 	usbd_status err;
   2494   1.1  jakllsch 
   2495  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2496  1.27     skrll 	DPRINTFN(12, "input: 0x%016"PRIx64" 0x%08"PRIx32" 0x%08"PRIx32,
   2497  1.27     skrll 	    trb->trb_0, trb->trb_2, trb->trb_3, 0);
   2498   1.1  jakllsch 
   2499  1.34     skrll 	KASSERTMSG(!cpu_intr_p() && !cpu_softintr_p(), "called from intr ctx");
   2500  1.34     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   2501   1.1  jakllsch 
   2502  1.34     skrll 	/* XXX KASSERT may fire when cv_timedwait unlocks sc_lock */
   2503   1.1  jakllsch 	KASSERT(sc->sc_command_addr == 0);
   2504   1.1  jakllsch 	sc->sc_command_addr = xhci_ring_trbp(cr, cr->xr_ep);
   2505   1.1  jakllsch 
   2506   1.1  jakllsch 	mutex_enter(&cr->xr_lock);
   2507   1.1  jakllsch 	xhci_ring_put(sc, cr, NULL, trb, 1);
   2508   1.1  jakllsch 	mutex_exit(&cr->xr_lock);
   2509   1.1  jakllsch 
   2510   1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(0), 0);
   2511   1.1  jakllsch 
   2512   1.1  jakllsch 	if (cv_timedwait(&sc->sc_command_cv, &sc->sc_lock,
   2513   1.1  jakllsch 	    MAX(1, mstohz(timeout))) == EWOULDBLOCK) {
   2514  1.39     skrll 		xhci_abort_command(sc);
   2515   1.1  jakllsch 		err = USBD_TIMEOUT;
   2516   1.1  jakllsch 		goto timedout;
   2517   1.1  jakllsch 	}
   2518   1.1  jakllsch 
   2519   1.1  jakllsch 	trb->trb_0 = sc->sc_result_trb.trb_0;
   2520   1.1  jakllsch 	trb->trb_2 = sc->sc_result_trb.trb_2;
   2521   1.1  jakllsch 	trb->trb_3 = sc->sc_result_trb.trb_3;
   2522   1.1  jakllsch 
   2523  1.27     skrll 	DPRINTFN(12, "output: 0x%016"PRIx64" 0x%08"PRIx32" 0x%08"PRIx32"",
   2524  1.27     skrll 	    trb->trb_0, trb->trb_2, trb->trb_3, 0);
   2525   1.1  jakllsch 
   2526   1.1  jakllsch 	switch (XHCI_TRB_2_ERROR_GET(trb->trb_2)) {
   2527   1.1  jakllsch 	case XHCI_TRB_ERROR_SUCCESS:
   2528   1.1  jakllsch 		err = USBD_NORMAL_COMPLETION;
   2529   1.1  jakllsch 		break;
   2530   1.1  jakllsch 	default:
   2531   1.1  jakllsch 	case 192 ... 223:
   2532   1.1  jakllsch 		err = USBD_IOERROR;
   2533   1.1  jakllsch 		break;
   2534   1.1  jakllsch 	case 224 ... 255:
   2535   1.1  jakllsch 		err = USBD_NORMAL_COMPLETION;
   2536   1.1  jakllsch 		break;
   2537   1.1  jakllsch 	}
   2538   1.1  jakllsch 
   2539   1.1  jakllsch timedout:
   2540   1.1  jakllsch 	sc->sc_command_addr = 0;
   2541  1.34     skrll 	return err;
   2542  1.34     skrll }
   2543  1.34     skrll 
   2544  1.34     skrll static usbd_status
   2545  1.34     skrll xhci_do_command(struct xhci_softc * const sc, struct xhci_trb * const trb,
   2546  1.34     skrll     int timeout)
   2547  1.34     skrll {
   2548  1.34     skrll 
   2549  1.34     skrll 	mutex_enter(&sc->sc_lock);
   2550  1.38     skrll 	usbd_status ret = xhci_do_command_locked(sc, trb, timeout);
   2551   1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   2552  1.34     skrll 
   2553  1.34     skrll 	return ret;
   2554   1.1  jakllsch }
   2555   1.1  jakllsch 
   2556   1.1  jakllsch static usbd_status
   2557   1.1  jakllsch xhci_enable_slot(struct xhci_softc * const sc, uint8_t * const slotp)
   2558   1.1  jakllsch {
   2559   1.1  jakllsch 	struct xhci_trb trb;
   2560   1.1  jakllsch 	usbd_status err;
   2561   1.1  jakllsch 
   2562  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2563  1.27     skrll 
   2564   1.1  jakllsch 	trb.trb_0 = 0;
   2565   1.1  jakllsch 	trb.trb_2 = 0;
   2566   1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ENABLE_SLOT);
   2567   1.1  jakllsch 
   2568   1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   2569   1.1  jakllsch 	if (err != USBD_NORMAL_COMPLETION) {
   2570   1.1  jakllsch 		return err;
   2571   1.1  jakllsch 	}
   2572   1.1  jakllsch 
   2573   1.1  jakllsch 	*slotp = XHCI_TRB_3_SLOT_GET(trb.trb_3);
   2574   1.1  jakllsch 
   2575   1.1  jakllsch 	return err;
   2576   1.1  jakllsch }
   2577   1.1  jakllsch 
   2578  1.34     skrll /*
   2579  1.41     skrll  * xHCI 4.6.4
   2580  1.41     skrll  * Deallocate ring and device/input context DMA buffers, and disable_slot.
   2581  1.41     skrll  * All endpoints in the slot should be stopped.
   2582  1.34     skrll  * Should be called with sc_lock held.
   2583  1.34     skrll  */
   2584  1.34     skrll static usbd_status
   2585  1.34     skrll xhci_disable_slot(struct xhci_softc * const sc, uint8_t slot)
   2586  1.34     skrll {
   2587  1.34     skrll 	struct xhci_trb trb;
   2588  1.34     skrll 	struct xhci_slot *xs;
   2589  1.34     skrll 	usbd_status err;
   2590  1.34     skrll 
   2591  1.34     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2592  1.34     skrll 
   2593  1.34     skrll 	if (sc->sc_dying)
   2594  1.34     skrll 		return USBD_IOERROR;
   2595  1.34     skrll 
   2596  1.34     skrll 	trb.trb_0 = 0;
   2597  1.34     skrll 	trb.trb_2 = 0;
   2598  1.34     skrll 	trb.trb_3 = htole32(
   2599  1.34     skrll 		XHCI_TRB_3_SLOT_SET(slot) |
   2600  1.34     skrll 		XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_DISABLE_SLOT));
   2601  1.34     skrll 
   2602  1.34     skrll 	err = xhci_do_command_locked(sc, &trb, USBD_DEFAULT_TIMEOUT);
   2603  1.34     skrll 
   2604  1.34     skrll 	if (!err) {
   2605  1.34     skrll 		xs = &sc->sc_slots[slot];
   2606  1.34     skrll 		if (xs->xs_idx != 0) {
   2607  1.48     skrll 			xhci_free_slot(sc, xs, XHCI_DCI_SLOT + 1, 32);
   2608  1.34     skrll 			xhci_set_dcba(sc, 0, slot);
   2609  1.34     skrll 			memset(xs, 0, sizeof(*xs));
   2610  1.34     skrll 		}
   2611  1.34     skrll 	}
   2612  1.34     skrll 
   2613  1.34     skrll 	return err;
   2614  1.34     skrll }
   2615  1.34     skrll 
   2616  1.34     skrll /*
   2617  1.41     skrll  * Set address of device and transition slot state from ENABLED to ADDRESSED
   2618  1.41     skrll  * if Block Setaddress Request (BSR) is false.
   2619  1.41     skrll  * If BSR==true, transition slot state from ENABLED to DEFAULT.
   2620  1.34     skrll  * see xHCI 1.1  4.5.3, 3.3.4
   2621  1.41     skrll  * Should be called without sc_lock held.
   2622  1.34     skrll  */
   2623   1.1  jakllsch static usbd_status
   2624   1.1  jakllsch xhci_address_device(struct xhci_softc * const sc,
   2625   1.1  jakllsch     uint64_t icp, uint8_t slot_id, bool bsr)
   2626   1.1  jakllsch {
   2627   1.1  jakllsch 	struct xhci_trb trb;
   2628   1.1  jakllsch 	usbd_status err;
   2629   1.1  jakllsch 
   2630  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2631  1.27     skrll 
   2632   1.1  jakllsch 	trb.trb_0 = icp;
   2633   1.1  jakllsch 	trb.trb_2 = 0;
   2634   1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(slot_id) |
   2635   1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_ADDRESS_DEVICE) |
   2636   1.1  jakllsch 	    (bsr ? XHCI_TRB_3_BSR_BIT : 0);
   2637   1.1  jakllsch 
   2638   1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   2639  1.34     skrll 
   2640  1.34     skrll 	if (XHCI_TRB_2_ERROR_GET(trb.trb_2) == XHCI_TRB_ERROR_NO_SLOTS)
   2641  1.34     skrll 		err = USBD_NO_ADDR;
   2642  1.34     skrll 
   2643   1.1  jakllsch 	return err;
   2644   1.1  jakllsch }
   2645   1.1  jakllsch 
   2646   1.1  jakllsch static usbd_status
   2647   1.1  jakllsch xhci_update_ep0_mps(struct xhci_softc * const sc,
   2648   1.1  jakllsch     struct xhci_slot * const xs, u_int mps)
   2649   1.1  jakllsch {
   2650   1.1  jakllsch 	struct xhci_trb trb;
   2651   1.1  jakllsch 	usbd_status err;
   2652   1.1  jakllsch 	uint32_t * cp;
   2653   1.1  jakllsch 
   2654  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2655  1.27     skrll 	DPRINTFN(4, "slot %u mps %u", xs->xs_idx, mps, 0, 0);
   2656   1.1  jakllsch 
   2657   1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
   2658   1.1  jakllsch 	cp[0] = htole32(0);
   2659   1.1  jakllsch 	cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(XHCI_DCI_EP_CONTROL));
   2660   1.1  jakllsch 
   2661   1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_EP_CONTROL));
   2662   1.1  jakllsch 	cp[1] = htole32(XHCI_EPCTX_1_MAXP_SIZE_SET(mps));
   2663   1.1  jakllsch 
   2664   1.1  jakllsch 	/* sync input contexts before they are read from memory */
   2665   1.1  jakllsch 	usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
   2666   1.1  jakllsch 	hexdump("input context", xhci_slot_get_icv(sc, xs, 0),
   2667   1.1  jakllsch 	    sc->sc_ctxsz * 4);
   2668   1.1  jakllsch 
   2669   1.1  jakllsch 	trb.trb_0 = xhci_slot_get_icp(sc, xs, 0);
   2670   1.1  jakllsch 	trb.trb_2 = 0;
   2671   1.1  jakllsch 	trb.trb_3 = XHCI_TRB_3_SLOT_SET(xs->xs_idx) |
   2672   1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_EVALUATE_CTX);
   2673   1.1  jakllsch 
   2674   1.1  jakllsch 	err = xhci_do_command(sc, &trb, USBD_DEFAULT_TIMEOUT);
   2675   1.1  jakllsch 	return err;
   2676   1.1  jakllsch }
   2677   1.1  jakllsch 
   2678   1.1  jakllsch static void
   2679   1.1  jakllsch xhci_set_dcba(struct xhci_softc * const sc, uint64_t dcba, int si)
   2680   1.1  jakllsch {
   2681   1.1  jakllsch 	uint64_t * const dcbaa = KERNADDR(&sc->sc_dcbaa_dma, 0);
   2682   1.1  jakllsch 
   2683  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2684  1.27     skrll 	DPRINTFN(4, "dcbaa %p dc %016"PRIx64" slot %d",
   2685  1.27     skrll 	    &dcbaa[si], dcba, si, 0);
   2686   1.1  jakllsch 
   2687   1.5      matt 	dcbaa[si] = htole64(dcba);
   2688   1.1  jakllsch 	usb_syncmem(&sc->sc_dcbaa_dma, si * sizeof(uint64_t), sizeof(uint64_t),
   2689   1.1  jakllsch 	    BUS_DMASYNC_PREWRITE);
   2690   1.1  jakllsch }
   2691   1.1  jakllsch 
   2692  1.34     skrll /*
   2693  1.48     skrll  * Allocate device and input context DMA buffer, and
   2694  1.48     skrll  * TRB DMA buffer for each endpoint.
   2695  1.34     skrll  */
   2696   1.1  jakllsch static usbd_status
   2697  1.48     skrll xhci_init_slot(struct usbd_device *dev, uint32_t slot)
   2698   1.1  jakllsch {
   2699  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(dev->ud_bus);
   2700   1.1  jakllsch 	struct xhci_slot *xs;
   2701   1.1  jakllsch 	usbd_status err;
   2702   1.1  jakllsch 	u_int dci;
   2703   1.1  jakllsch 
   2704  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2705  1.48     skrll 	DPRINTFN(4, "slot %u", slot, 0, 0, 0);
   2706   1.1  jakllsch 
   2707   1.1  jakllsch 	xs = &sc->sc_slots[slot];
   2708   1.1  jakllsch 
   2709   1.1  jakllsch 	/* allocate contexts */
   2710   1.1  jakllsch 	err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz, sc->sc_pgsz,
   2711   1.1  jakllsch 	    &xs->xs_dc_dma);
   2712   1.1  jakllsch 	if (err)
   2713   1.1  jakllsch 		return err;
   2714   1.1  jakllsch 	memset(KERNADDR(&xs->xs_dc_dma, 0), 0, sc->sc_pgsz);
   2715   1.1  jakllsch 
   2716   1.1  jakllsch 	err = usb_allocmem(&sc->sc_bus, sc->sc_pgsz, sc->sc_pgsz,
   2717   1.1  jakllsch 	    &xs->xs_ic_dma);
   2718   1.1  jakllsch 	if (err)
   2719  1.34     skrll 		goto bad1;
   2720   1.1  jakllsch 	memset(KERNADDR(&xs->xs_ic_dma, 0), 0, sc->sc_pgsz);
   2721   1.1  jakllsch 
   2722   1.1  jakllsch 	for (dci = 0; dci < 32; dci++) {
   2723   1.1  jakllsch 		//CTASSERT(sizeof(xs->xs_ep[dci]) == sizeof(struct xhci_endpoint));
   2724   1.1  jakllsch 		memset(&xs->xs_ep[dci], 0, sizeof(xs->xs_ep[dci]));
   2725   1.1  jakllsch 		if (dci == XHCI_DCI_SLOT)
   2726   1.1  jakllsch 			continue;
   2727   1.1  jakllsch 		err = xhci_ring_init(sc, &xs->xs_ep[dci].xe_tr,
   2728   1.1  jakllsch 		    XHCI_TRANSFER_RING_TRBS, XHCI_TRB_ALIGN);
   2729   1.1  jakllsch 		if (err) {
   2730  1.27     skrll 			DPRINTFN(0, "ring init failure", 0, 0, 0, 0);
   2731  1.34     skrll 			goto bad2;
   2732   1.1  jakllsch 		}
   2733   1.1  jakllsch 	}
   2734   1.1  jakllsch 
   2735  1.48     skrll  bad2:
   2736  1.48     skrll 	if (err == USBD_NORMAL_COMPLETION) {
   2737  1.48     skrll 		xs->xs_idx = slot;
   2738  1.48     skrll 	} else {
   2739  1.48     skrll 		xhci_free_slot(sc, xs, XHCI_DCI_SLOT + 1, dci);
   2740  1.48     skrll 	}
   2741  1.48     skrll 
   2742  1.48     skrll 	return err;
   2743  1.48     skrll 
   2744  1.48     skrll  bad1:
   2745  1.48     skrll 	usb_freemem(&sc->sc_bus, &xs->xs_dc_dma);
   2746  1.48     skrll 	xs->xs_idx = 0;
   2747  1.48     skrll 	return err;
   2748  1.48     skrll }
   2749  1.48     skrll 
   2750  1.48     skrll static void
   2751  1.48     skrll xhci_free_slot(struct xhci_softc *sc, struct xhci_slot *xs, int start_dci,
   2752  1.48     skrll     int end_dci)
   2753  1.48     skrll {
   2754  1.48     skrll 	u_int dci;
   2755  1.48     skrll 
   2756  1.48     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2757  1.48     skrll 	DPRINTFN(4, "slot %u start %u end %u", xs->xs_idx, start_dci, end_dci,
   2758  1.48     skrll 	    0);
   2759  1.48     skrll 
   2760  1.48     skrll 	for (dci = start_dci; dci < end_dci; dci++) {
   2761  1.48     skrll 		xhci_ring_free(sc, &xs->xs_ep[dci].xe_tr);
   2762  1.48     skrll 		memset(&xs->xs_ep[dci], 0, sizeof(xs->xs_ep[dci]));
   2763  1.48     skrll 	}
   2764  1.48     skrll 	usb_freemem(&sc->sc_bus, &xs->xs_ic_dma);
   2765  1.48     skrll 	usb_freemem(&sc->sc_bus, &xs->xs_dc_dma);
   2766  1.48     skrll 	xs->xs_idx = 0;
   2767  1.48     skrll }
   2768  1.48     skrll 
   2769  1.48     skrll /*
   2770  1.48     skrll  * Setup slot context, set Device Context Base Address, and issue
   2771  1.48     skrll  * Set Address Device command.
   2772  1.48     skrll  */
   2773  1.48     skrll static usbd_status
   2774  1.51     skrll xhci_set_address(struct usbd_device *dev, uint32_t slot, bool bsr)
   2775  1.48     skrll {
   2776  1.48     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(dev->ud_bus);
   2777  1.48     skrll 	struct xhci_slot *xs;
   2778  1.48     skrll 	usbd_status err;
   2779  1.51     skrll 
   2780  1.51     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2781  1.51     skrll 	DPRINTFN(4, "slot %u bsr %u", slot, bsr, 0, 0);
   2782  1.51     skrll 
   2783  1.51     skrll 	xs = &sc->sc_slots[slot];
   2784  1.51     skrll 
   2785  1.51     skrll 	xhci_setup_ctx(dev->ud_pipe0);
   2786  1.51     skrll 
   2787  1.51     skrll 	hexdump("input context", xhci_slot_get_icv(sc, xs, 0),
   2788  1.51     skrll 	    sc->sc_ctxsz * 3);
   2789  1.51     skrll 
   2790  1.51     skrll 	xhci_set_dcba(sc, DMAADDR(&xs->xs_dc_dma, 0), slot);
   2791  1.51     skrll 
   2792  1.51     skrll 	err = xhci_address_device(sc, xhci_slot_get_icp(sc, xs, 0), slot, bsr);
   2793  1.51     skrll 
   2794  1.51     skrll 	usb_syncmem(&xs->xs_dc_dma, 0, sc->sc_pgsz, BUS_DMASYNC_POSTREAD);
   2795  1.51     skrll 	hexdump("output context", xhci_slot_get_dcv(sc, xs, 0),
   2796  1.51     skrll 	    sc->sc_ctxsz * 2);
   2797  1.51     skrll 
   2798  1.51     skrll 	return err;
   2799  1.51     skrll }
   2800  1.51     skrll 
   2801  1.51     skrll /*
   2802  1.51     skrll  * 4.8.2, 6.2.3.2
   2803  1.51     skrll  * construct slot/endpoint context parameters and do syncmem
   2804  1.51     skrll  */
   2805  1.51     skrll static void
   2806  1.51     skrll xhci_setup_ctx(struct usbd_pipe *pipe)
   2807  1.51     skrll {
   2808  1.51     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   2809  1.51     skrll 	struct usbd_device *dev = pipe->up_dev;
   2810  1.51     skrll 	struct xhci_slot * const xs = dev->ud_hcpriv;
   2811  1.51     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   2812  1.51     skrll 	const u_int dci = xhci_ep_get_dci(ed);
   2813  1.51     skrll 	const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
   2814  1.48     skrll 	uint32_t *cp;
   2815  1.51     skrll 	uint16_t mps = UGETW(ed->wMaxPacketSize);
   2816  1.51     skrll 	uint8_t speed = dev->ud_speed;
   2817  1.51     skrll 	uint8_t ival = ed->bInterval;
   2818  1.48     skrll 
   2819  1.51     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2820  1.51     skrll 	DPRINTFN(4, "pipe %p: slot %u dci %u speed %u", pipe, xs->xs_idx, dci,
   2821  1.51     skrll 	    speed);
   2822  1.48     skrll 
   2823   1.1  jakllsch 	/* set up initial input control context */
   2824   1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, XHCI_ICI_INPUT_CONTROL);
   2825   1.1  jakllsch 	cp[0] = htole32(0);
   2826  1.51     skrll 	cp[1] = htole32(XHCI_INCTX_1_ADD_MASK(dci));
   2827  1.51     skrll 	if (dci == XHCI_DCI_EP_CONTROL)
   2828  1.51     skrll 		cp[1] |= htole32(XHCI_INCTX_1_ADD_MASK(XHCI_DCI_SLOT));
   2829  1.51     skrll 	cp[7] = htole32(0);
   2830   1.1  jakllsch 
   2831   1.1  jakllsch 	/* set up input slot context */
   2832   1.1  jakllsch 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(XHCI_DCI_SLOT));
   2833  1.51     skrll 	cp[0] =
   2834  1.51     skrll 	    XHCI_SCTX_0_CTX_NUM_SET(dci) |
   2835  1.51     skrll 	    XHCI_SCTX_0_SPEED_SET(xhci_speed2xspeed(speed));
   2836  1.51     skrll 	cp[1] = 0;
   2837  1.51     skrll 	cp[2] = XHCI_SCTX_2_IRQ_TARGET_SET(0);
   2838  1.51     skrll 	cp[3] = 0;
   2839  1.51     skrll 	xhci_setup_route(pipe, cp);
   2840  1.51     skrll 	xhci_setup_tthub(pipe, cp);
   2841  1.51     skrll 
   2842  1.51     skrll 	cp[0] = htole32(cp[0]);
   2843  1.51     skrll 	cp[1] = htole32(cp[1]);
   2844  1.51     skrll 	cp[2] = htole32(cp[2]);
   2845  1.51     skrll 	cp[3] = htole32(cp[3]);
   2846  1.51     skrll 
   2847  1.51     skrll 	/* set up input endpoint context */
   2848  1.51     skrll 	cp = xhci_slot_get_icv(sc, xs, xhci_dci_to_ici(dci));
   2849  1.51     skrll 	cp[0] =
   2850  1.51     skrll 	    XHCI_EPCTX_0_EPSTATE_SET(0) |
   2851  1.51     skrll 	    XHCI_EPCTX_0_MULT_SET(0) |
   2852  1.51     skrll 	    XHCI_EPCTX_0_MAXP_STREAMS_SET(0) |
   2853  1.51     skrll 	    XHCI_EPCTX_0_LSA_SET(0) |
   2854  1.51     skrll 	    XHCI_EPCTX_0_MAX_ESIT_PAYLOAD_HI_SET(0);
   2855  1.51     skrll 	cp[1] =
   2856  1.51     skrll 	    XHCI_EPCTX_1_EPTYPE_SET(xhci_ep_get_type(ed)) |
   2857  1.51     skrll 	    XHCI_EPCTX_1_HID_SET(0) |
   2858  1.51     skrll 	    XHCI_EPCTX_1_MAXB_SET(0);
   2859  1.51     skrll 
   2860  1.51     skrll 	if (xfertype != UE_ISOCHRONOUS)
   2861  1.51     skrll 		cp[1] |= XHCI_EPCTX_1_CERR_SET(3);
   2862  1.51     skrll 
   2863  1.51     skrll 	if (xfertype == UE_CONTROL)
   2864  1.51     skrll 		cp[4] = XHCI_EPCTX_4_AVG_TRB_LEN_SET(8); /* 6.2.3 */
   2865  1.51     skrll 	else if (USB_IS_SS(speed))
   2866  1.51     skrll 		cp[4] = XHCI_EPCTX_4_AVG_TRB_LEN_SET(mps);
   2867  1.51     skrll 	else
   2868  1.51     skrll 		cp[4] = XHCI_EPCTX_4_AVG_TRB_LEN_SET(UE_GET_SIZE(mps));
   2869  1.51     skrll 
   2870  1.51     skrll 	xhci_setup_maxburst(pipe, cp);
   2871  1.51     skrll 
   2872  1.51     skrll 	switch (xfertype) {
   2873  1.51     skrll 	case UE_CONTROL:
   2874  1.51     skrll 		break;
   2875  1.51     skrll 	case UE_BULK:
   2876  1.51     skrll 		/* XXX Set MaxPStreams, HID, and LSA if streams enabled */
   2877  1.51     skrll 		break;
   2878  1.51     skrll 	case UE_INTERRUPT:
   2879  1.51     skrll 		if (pipe->up_interval != USBD_DEFAULT_INTERVAL)
   2880  1.51     skrll 			ival = pipe->up_interval;
   2881  1.51     skrll 
   2882  1.51     skrll 		ival = xhci_bival2ival(ival, speed);
   2883  1.51     skrll 		cp[0] |= XHCI_EPCTX_0_IVAL_SET(ival);
   2884  1.51     skrll 		break;
   2885  1.51     skrll 	case UE_ISOCHRONOUS:
   2886  1.51     skrll 		if (pipe->up_interval != USBD_DEFAULT_INTERVAL)
   2887  1.51     skrll 			ival = pipe->up_interval;
   2888  1.51     skrll 
   2889  1.51     skrll 		/* xHCI 6.2.3.6 Table 65, USB 2.0 9.6.6 */
   2890  1.51     skrll 		if (speed == USB_SPEED_FULL)
   2891  1.51     skrll 			ival += 3; /* 1ms -> 125us */
   2892  1.51     skrll 		ival--;
   2893  1.51     skrll 		cp[0] |= XHCI_EPCTX_0_IVAL_SET(ival);
   2894  1.51     skrll 		break;
   2895  1.51     skrll 	default:
   2896  1.51     skrll 		break;
   2897  1.51     skrll 	}
   2898  1.53     skrll 	DPRINTFN(4, "setting ival %u MaxBurst %#x",
   2899  1.53     skrll 	    XHCI_EPCTX_0_IVAL_GET(cp[0]), XHCI_EPCTX_1_MAXB_GET(cp[1]), 0, 0);
   2900   1.1  jakllsch 
   2901  1.55     skrll 	/* rewind TR dequeue pointer in xHC */
   2902   1.1  jakllsch 	/* can't use xhci_ep_get_dci() yet? */
   2903   1.1  jakllsch 	*(uint64_t *)(&cp[2]) = htole64(
   2904  1.51     skrll 	    xhci_ring_trbp(&xs->xs_ep[dci].xe_tr, 0) |
   2905   1.1  jakllsch 	    XHCI_EPCTX_2_DCS_SET(1));
   2906  1.51     skrll 
   2907  1.51     skrll 	cp[0] = htole32(cp[0]);
   2908  1.51     skrll 	cp[1] = htole32(cp[1]);
   2909  1.51     skrll 	cp[4] = htole32(cp[4]);
   2910   1.1  jakllsch 
   2911  1.55     skrll 	/* rewind TR dequeue pointer in driver */
   2912  1.55     skrll 	struct xhci_ring *xr = &xs->xs_ep[dci].xe_tr;
   2913  1.55     skrll 	mutex_enter(&xr->xr_lock);
   2914  1.55     skrll 	xhci_host_dequeue(xr);
   2915  1.55     skrll 	mutex_exit(&xr->xr_lock);
   2916  1.55     skrll 
   2917   1.1  jakllsch 	/* sync input contexts before they are read from memory */
   2918   1.1  jakllsch 	usb_syncmem(&xs->xs_ic_dma, 0, sc->sc_pgsz, BUS_DMASYNC_PREWRITE);
   2919  1.51     skrll }
   2920  1.51     skrll 
   2921  1.51     skrll /*
   2922  1.51     skrll  * Setup route string and roothub port of given device for slot context
   2923  1.51     skrll  */
   2924  1.51     skrll static void
   2925  1.51     skrll xhci_setup_route(struct usbd_pipe *pipe, uint32_t *cp)
   2926  1.51     skrll {
   2927  1.51     skrll 	struct usbd_device *dev = pipe->up_dev;
   2928  1.51     skrll 	struct usbd_port *up = dev->ud_powersrc;
   2929  1.51     skrll 	struct usbd_device *hub;
   2930  1.51     skrll 	struct usbd_device *adev;
   2931  1.51     skrll 	uint8_t rhport = 0;
   2932  1.51     skrll 	uint32_t route = 0;
   2933  1.51     skrll 
   2934  1.51     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   2935  1.51     skrll 
   2936  1.51     skrll 	/* Locate root hub port and Determine route string */
   2937  1.51     skrll 	/* 4.3.3 route string does not include roothub port */
   2938  1.51     skrll 	for (hub = dev; hub != NULL; hub = hub->ud_myhub) {
   2939  1.51     skrll 		uint32_t dep;
   2940  1.51     skrll 
   2941  1.51     skrll 		DPRINTFN(4, "hub %p depth %d upport %p upportno %d",
   2942  1.51     skrll 		    hub, hub->ud_depth, hub->ud_powersrc,
   2943  1.51     skrll 		    hub->ud_powersrc ? hub->ud_powersrc->up_portno : -1);
   2944  1.51     skrll 
   2945  1.51     skrll 		if (hub->ud_powersrc == NULL)
   2946  1.51     skrll 			break;
   2947  1.51     skrll 		dep = hub->ud_depth;
   2948  1.51     skrll 		if (dep == 0)
   2949  1.51     skrll 			break;
   2950  1.51     skrll 		rhport = hub->ud_powersrc->up_portno;
   2951  1.51     skrll 		if (dep > USB_HUB_MAX_DEPTH)
   2952  1.51     skrll 			continue;
   2953  1.51     skrll 
   2954  1.51     skrll 		route |=
   2955  1.51     skrll 		    (rhport > UHD_SS_NPORTS_MAX ? UHD_SS_NPORTS_MAX : rhport)
   2956  1.51     skrll 		    << ((dep - 1) * 4);
   2957  1.51     skrll 	}
   2958  1.51     skrll 	route = route >> 4;
   2959  1.51     skrll 	DPRINTFN(4, "rhport %u Route %05x hub %p", rhport, route, hub, 0);
   2960  1.51     skrll 
   2961  1.51     skrll 	/* Locate port on upstream high speed hub */
   2962  1.51     skrll 	for (adev = dev, hub = up->up_parent;
   2963  1.51     skrll 	     hub != NULL && hub->ud_speed != USB_SPEED_HIGH;
   2964  1.51     skrll 	     adev = hub, hub = hub->ud_myhub)
   2965  1.51     skrll 		;
   2966  1.51     skrll 	if (hub) {
   2967  1.51     skrll 		int p;
   2968  1.51     skrll 		for (p = 0; p < hub->ud_hub->uh_hubdesc.bNbrPorts; p++) {
   2969  1.51     skrll 			if (hub->ud_hub->uh_ports[p].up_dev == adev) {
   2970  1.51     skrll 				dev->ud_myhsport = &hub->ud_hub->uh_ports[p];
   2971  1.51     skrll 				goto found;
   2972  1.51     skrll 			}
   2973  1.51     skrll 		}
   2974  1.51     skrll 		panic("xhci_setup_route: cannot find HS port");
   2975  1.51     skrll 	found:
   2976  1.51     skrll 		DPRINTFN(4, "high speed port %d", p, 0, 0, 0);
   2977  1.51     skrll 	} else {
   2978  1.51     skrll 		dev->ud_myhsport = NULL;
   2979  1.51     skrll 	}
   2980  1.51     skrll 
   2981  1.51     skrll 	cp[0] |= XHCI_SCTX_0_ROUTE_SET(route);
   2982  1.51     skrll 	cp[1] |= XHCI_SCTX_1_RH_PORT_SET(rhport);
   2983  1.51     skrll }
   2984  1.51     skrll 
   2985  1.51     skrll /*
   2986  1.51     skrll  * Setup whether device is hub, whether device uses MTT, and
   2987  1.51     skrll  * TT informations if it uses MTT.
   2988  1.51     skrll  */
   2989  1.51     skrll static void
   2990  1.51     skrll xhci_setup_tthub(struct usbd_pipe *pipe, uint32_t *cp)
   2991  1.51     skrll {
   2992  1.51     skrll 	struct usbd_device *dev = pipe->up_dev;
   2993  1.51     skrll 	usb_device_descriptor_t * const dd = &dev->ud_ddesc;
   2994  1.51     skrll 	uint32_t speed = dev->ud_speed;
   2995  1.51     skrll 	uint8_t tthubslot, ttportnum;
   2996  1.51     skrll 	bool ishub;
   2997  1.51     skrll 	bool usemtt;
   2998  1.51     skrll 
   2999  1.51     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3000  1.51     skrll 
   3001  1.51     skrll 	/*
   3002  1.51     skrll 	 * 6.2.2, Table 57-60, 6.2.2.1, 6.2.2.2
   3003  1.51     skrll 	 * tthubslot:
   3004  1.51     skrll 	 *   This is the slot ID of parent HS hub
   3005  1.51     skrll 	 *   if LS/FS device is connected && connected through HS hub.
   3006  1.51     skrll 	 *   This is 0 if device is not LS/FS device ||
   3007  1.51     skrll 	 *   parent hub is not HS hub ||
   3008  1.51     skrll 	 *   attached to root hub.
   3009  1.51     skrll 	 * ttportnum:
   3010  1.51     skrll 	 *   This is the downstream facing port of parent HS hub
   3011  1.51     skrll 	 *   if LS/FS device is connected.
   3012  1.51     skrll 	 *   This is 0 if device is not LS/FS device ||
   3013  1.51     skrll 	 *   parent hub is not HS hub ||
   3014  1.51     skrll 	 *   attached to root hub.
   3015  1.51     skrll 	 */
   3016  1.51     skrll 	if (dev->ud_myhsport != NULL &&
   3017  1.51     skrll 	    dev->ud_myhub != NULL && dev->ud_myhub->ud_depth != 0 &&
   3018  1.51     skrll 	    (dev->ud_myhub != NULL &&
   3019  1.51     skrll 	     dev->ud_myhub->ud_speed == USB_SPEED_HIGH) &&
   3020  1.51     skrll 	    (speed == USB_SPEED_LOW || speed == USB_SPEED_FULL)) {
   3021  1.51     skrll 		ttportnum = dev->ud_myhsport->up_portno;
   3022  1.51     skrll 		tthubslot = dev->ud_myhsport->up_parent->ud_addr;
   3023  1.51     skrll 	} else {
   3024  1.51     skrll 		ttportnum = 0;
   3025  1.51     skrll 		tthubslot = 0;
   3026  1.51     skrll 	}
   3027  1.51     skrll 	DPRINTFN(4, "myhsport %p ttportnum=%d tthubslot=%d",
   3028  1.51     skrll 	    dev->ud_myhsport, ttportnum, tthubslot, 0);
   3029  1.51     skrll 
   3030  1.51     skrll 	/* ishub is valid after reading UDESC_DEVICE */
   3031  1.51     skrll 	ishub = (dd->bDeviceClass == UDCLASS_HUB);
   3032  1.51     skrll 
   3033  1.51     skrll 	/* dev->ud_hub is valid after reading UDESC_HUB */
   3034  1.51     skrll 	if (ishub && dev->ud_hub) {
   3035  1.51     skrll 		usb_hub_descriptor_t *hd = &dev->ud_hub->uh_hubdesc;
   3036  1.51     skrll 		uint8_t ttt =
   3037  1.51     skrll 		    __SHIFTOUT(UGETW(hd->wHubCharacteristics), UHD_TT_THINK);
   3038  1.51     skrll 
   3039  1.51     skrll 		cp[1] |= XHCI_SCTX_1_NUM_PORTS_SET(hd->bNbrPorts);
   3040  1.51     skrll 		cp[2] |= XHCI_SCTX_2_TT_THINK_TIME_SET(ttt);
   3041  1.51     skrll 		DPRINTFN(4, "nports=%d ttt=%d", hd->bNbrPorts, ttt, 0, 0);
   3042  1.51     skrll 	}
   3043  1.51     skrll 
   3044  1.51     skrll #define IS_TTHUB(dd) \
   3045  1.51     skrll     ((dd)->bDeviceProtocol == UDPROTO_HSHUBSTT || \
   3046  1.51     skrll      (dd)->bDeviceProtocol == UDPROTO_HSHUBMTT)
   3047  1.51     skrll 
   3048  1.51     skrll 	/*
   3049  1.51     skrll 	 * MTT flag is set if
   3050  1.51     skrll 	 * 1. this is HS hub && MTT is enabled
   3051  1.51     skrll 	 *  or
   3052  1.51     skrll 	 * 2. this is not hub && this is LS or FS device &&
   3053  1.51     skrll 	 *    MTT of parent HS hub (and its parent, too) is enabled
   3054  1.51     skrll 	 */
   3055  1.51     skrll 	if (ishub && speed == USB_SPEED_HIGH && IS_TTHUB(dd))
   3056  1.51     skrll 		usemtt = true;
   3057  1.51     skrll 	else if (!ishub &&
   3058  1.51     skrll 	     (speed == USB_SPEED_LOW || speed == USB_SPEED_FULL) &&
   3059  1.51     skrll 	     dev->ud_myhub != NULL && dev->ud_myhub->ud_depth != 0 &&
   3060  1.51     skrll 	     (dev->ud_myhub != NULL &&
   3061  1.51     skrll 	      dev->ud_myhub->ud_speed == USB_SPEED_HIGH) &&
   3062  1.51     skrll 	     dev->ud_myhsport != NULL &&
   3063  1.51     skrll 	     IS_TTHUB(&dev->ud_myhsport->up_parent->ud_ddesc))
   3064  1.51     skrll 		usemtt = true;
   3065  1.51     skrll 	else
   3066  1.51     skrll 		usemtt = false;
   3067  1.51     skrll 	DPRINTFN(4, "class %u proto %u ishub %d usemtt %d",
   3068  1.51     skrll 	    dd->bDeviceClass, dd->bDeviceProtocol, ishub, usemtt);
   3069  1.51     skrll 
   3070  1.51     skrll #undef IS_TTHUB
   3071  1.51     skrll 
   3072  1.51     skrll 	cp[0] |=
   3073  1.51     skrll 	    XHCI_SCTX_0_HUB_SET(ishub ? 1 : 0) |
   3074  1.51     skrll 	    XHCI_SCTX_0_MTT_SET(usemtt ? 1 : 0);
   3075  1.51     skrll 	cp[2] |=
   3076  1.51     skrll 	    XHCI_SCTX_2_TT_HUB_SID_SET(tthubslot) |
   3077  1.51     skrll 	    XHCI_SCTX_2_TT_PORT_NUM_SET(ttportnum);
   3078  1.51     skrll }
   3079  1.51     skrll 
   3080  1.51     skrll /* set up params for periodic endpoint */
   3081  1.51     skrll static void
   3082  1.51     skrll xhci_setup_maxburst(struct usbd_pipe *pipe, uint32_t *cp)
   3083  1.51     skrll {
   3084  1.51     skrll 	struct usbd_device *dev = pipe->up_dev;
   3085  1.51     skrll 	usb_endpoint_descriptor_t * const ed = pipe->up_endpoint->ue_edesc;
   3086  1.51     skrll 	const uint8_t xfertype = UE_GET_XFERTYPE(ed->bmAttributes);
   3087  1.51     skrll 	usbd_desc_iter_t iter;
   3088  1.51     skrll 	const usb_cdc_descriptor_t *cdcd;
   3089  1.51     skrll 	uint32_t maxb = 0;
   3090  1.51     skrll 	uint16_t mps = UGETW(ed->wMaxPacketSize);
   3091  1.51     skrll 	uint8_t speed = dev->ud_speed;
   3092  1.51     skrll 	uint8_t ep;
   3093  1.51     skrll 
   3094  1.51     skrll 	/* config desc is NULL when opening ep0 */
   3095  1.51     skrll 	if (dev == NULL || dev->ud_cdesc == NULL)
   3096  1.51     skrll 		goto no_cdcd;
   3097  1.51     skrll 	cdcd = (const usb_cdc_descriptor_t *)usb_find_desc(dev,
   3098  1.51     skrll 	    UDESC_INTERFACE, USBD_CDCSUBTYPE_ANY);
   3099  1.51     skrll 	if (cdcd == NULL)
   3100  1.51     skrll 		goto no_cdcd;
   3101  1.51     skrll 	usb_desc_iter_init(dev, &iter);
   3102  1.51     skrll 	iter.cur = (const void *)cdcd;
   3103  1.51     skrll 
   3104  1.51     skrll 	/* find endpoint_ss_comp desc for ep of this pipe */
   3105  1.51     skrll 	for (ep = 0;;) {
   3106  1.51     skrll 		cdcd = (const usb_cdc_descriptor_t *)usb_desc_iter_next(&iter);
   3107  1.51     skrll 		if (cdcd == NULL)
   3108  1.51     skrll 			break;
   3109  1.51     skrll 		if (ep == 0 && cdcd->bDescriptorType == UDESC_ENDPOINT) {
   3110  1.51     skrll 			ep = ((const usb_endpoint_descriptor_t *)cdcd)->
   3111  1.51     skrll 			    bEndpointAddress;
   3112  1.51     skrll 			if (UE_GET_ADDR(ep) ==
   3113  1.51     skrll 			    UE_GET_ADDR(ed->bEndpointAddress)) {
   3114  1.51     skrll 				cdcd = (const usb_cdc_descriptor_t *)
   3115  1.51     skrll 				    usb_desc_iter_next(&iter);
   3116  1.51     skrll 				break;
   3117  1.51     skrll 			}
   3118  1.51     skrll 			ep = 0;
   3119  1.51     skrll 		}
   3120  1.51     skrll 	}
   3121  1.51     skrll 	if (cdcd != NULL && cdcd->bDescriptorType == UDESC_ENDPOINT_SS_COMP) {
   3122  1.51     skrll 		const usb_endpoint_ss_comp_descriptor_t * esscd =
   3123  1.51     skrll 		    (const usb_endpoint_ss_comp_descriptor_t *)cdcd;
   3124  1.51     skrll 		maxb = esscd->bMaxBurst;
   3125  1.51     skrll 	}
   3126  1.51     skrll 
   3127  1.51     skrll  no_cdcd:
   3128  1.51     skrll 	/* 6.2.3.4,  4.8.2.4 */
   3129  1.51     skrll 	if (USB_IS_SS(speed)) {
   3130  1.60     skrll 		/* USB 3.1  9.6.6 */
   3131  1.51     skrll 		cp[1] |= XHCI_EPCTX_1_MAXP_SIZE_SET(mps);
   3132  1.60     skrll 		/* USB 3.1  9.6.7 */
   3133  1.51     skrll 		cp[1] |= XHCI_EPCTX_1_MAXB_SET(maxb);
   3134  1.51     skrll #ifdef notyet
   3135  1.51     skrll 		if (xfertype == UE_ISOCHRONOUS) {
   3136  1.51     skrll 		}
   3137  1.51     skrll 		if (XHCI_HCC2_LEC(sc->sc_hcc2) != 0) {
   3138  1.51     skrll 			/* use ESIT */
   3139  1.51     skrll 			cp[4] |= XHCI_EPCTX_4_MAX_ESIT_PAYLOAD_SET(x);
   3140  1.51     skrll 			cp[0] |= XHCI_EPCTX_0_MAX_ESIT_PAYLOAD_HI_SET(x);
   3141  1.51     skrll 
   3142  1.51     skrll 			/* XXX if LEC = 1, set ESIT instead */
   3143  1.51     skrll 			cp[0] |= XHCI_EPCTX_0_MULT_SET(0);
   3144  1.51     skrll 		} else {
   3145  1.51     skrll 			/* use ival */
   3146  1.51     skrll 		}
   3147  1.51     skrll #endif
   3148  1.51     skrll 	} else {
   3149  1.60     skrll 		/* USB 2.0  9.6.6 */
   3150  1.51     skrll 		cp[1] |= XHCI_EPCTX_1_MAXP_SIZE_SET(UE_GET_SIZE(mps));
   3151   1.1  jakllsch 
   3152  1.51     skrll 		/* 6.2.3.4 */
   3153  1.51     skrll 		if (speed == USB_SPEED_HIGH &&
   3154  1.51     skrll 		   (xfertype == UE_ISOCHRONOUS || xfertype == UE_INTERRUPT)) {
   3155  1.51     skrll 			maxb = UE_GET_TRANS(mps);
   3156  1.51     skrll 		} else {
   3157  1.51     skrll 			/* LS/FS or HS CTRL or HS BULK */
   3158  1.51     skrll 			maxb = 0;
   3159  1.51     skrll 		}
   3160  1.51     skrll 		cp[1] |= XHCI_EPCTX_1_MAXB_SET(maxb);
   3161  1.51     skrll 	}
   3162  1.51     skrll }
   3163   1.1  jakllsch 
   3164  1.51     skrll /*
   3165  1.51     skrll  * Convert endpoint bInterval value to endpoint context interval value
   3166  1.51     skrll  * for Interrupt pipe.
   3167  1.51     skrll  * xHCI 6.2.3.6 Table 65, USB 2.0 9.6.6
   3168  1.51     skrll  */
   3169  1.51     skrll static uint32_t
   3170  1.51     skrll xhci_bival2ival(uint32_t ival, uint32_t speed)
   3171  1.51     skrll {
   3172  1.51     skrll 	if (speed == USB_SPEED_LOW || speed == USB_SPEED_FULL) {
   3173  1.51     skrll 		int i;
   3174   1.1  jakllsch 
   3175  1.51     skrll 		/*
   3176  1.51     skrll 		 * round ival down to "the nearest base 2 multiple of
   3177  1.51     skrll 		 * bInterval * 8".
   3178  1.51     skrll 		 * bInterval is at most 255 as its type is uByte.
   3179  1.51     skrll 		 * 255(ms) = 2040(x 125us) < 2^11, so start with 10.
   3180  1.51     skrll 		 */
   3181  1.51     skrll 		for (i = 10; i > 0; i--) {
   3182  1.51     skrll 			if ((ival * 8) >= (1 << i))
   3183  1.51     skrll 				break;
   3184  1.51     skrll 		}
   3185  1.51     skrll 		ival = i;
   3186  1.51     skrll 	} else {
   3187  1.51     skrll 		/* Interval = bInterval-1 for SS/HS */
   3188  1.51     skrll 		ival--;
   3189  1.51     skrll 	}
   3190   1.1  jakllsch 
   3191  1.51     skrll 	return ival;
   3192   1.1  jakllsch }
   3193   1.1  jakllsch 
   3194   1.1  jakllsch /* ----- */
   3195   1.1  jakllsch 
   3196   1.1  jakllsch static void
   3197  1.34     skrll xhci_noop(struct usbd_pipe *pipe)
   3198   1.1  jakllsch {
   3199  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3200   1.1  jakllsch }
   3201   1.1  jakllsch 
   3202  1.34     skrll /*
   3203  1.34     skrll  * Process root hub request.
   3204  1.34     skrll  */
   3205  1.34     skrll static int
   3206  1.34     skrll xhci_roothub_ctrl(struct usbd_bus *bus, usb_device_request_t *req,
   3207  1.34     skrll     void *buf, int buflen)
   3208   1.1  jakllsch {
   3209  1.34     skrll 	struct xhci_softc * const sc = XHCI_BUS2SC(bus);
   3210   1.1  jakllsch 	usb_port_status_t ps;
   3211   1.1  jakllsch 	int l, totlen = 0;
   3212  1.34     skrll 	uint16_t len, value, index;
   3213   1.1  jakllsch 	int port, i;
   3214   1.1  jakllsch 	uint32_t v;
   3215   1.1  jakllsch 
   3216  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3217   1.1  jakllsch 
   3218   1.1  jakllsch 	if (sc->sc_dying)
   3219  1.34     skrll 		return -1;
   3220   1.1  jakllsch 
   3221  1.34     skrll 	len = UGETW(req->wLength);
   3222   1.1  jakllsch 	value = UGETW(req->wValue);
   3223   1.1  jakllsch 	index = UGETW(req->wIndex);
   3224   1.1  jakllsch 
   3225  1.27     skrll 	DPRINTFN(12, "rhreq: %04x %04x %04x %04x",
   3226  1.27     skrll 	    req->bmRequestType | (req->bRequest << 8), value, index, len);
   3227   1.1  jakllsch 
   3228   1.1  jakllsch #define C(x,y) ((x) | ((y) << 8))
   3229  1.34     skrll 	switch (C(req->bRequest, req->bmRequestType)) {
   3230   1.1  jakllsch 	case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE):
   3231  1.27     skrll 		DPRINTFN(8, "getdesc: wValue=0x%04x", value, 0, 0, 0);
   3232   1.1  jakllsch 		if (len == 0)
   3233   1.1  jakllsch 			break;
   3234  1.34     skrll 		switch (value) {
   3235  1.34     skrll 		case C(0, UDESC_DEVICE): {
   3236  1.34     skrll 			usb_device_descriptor_t devd;
   3237  1.34     skrll 			totlen = min(buflen, sizeof(devd));
   3238  1.34     skrll 			memcpy(&devd, buf, totlen);
   3239  1.34     skrll 			USETW(devd.idVendor, sc->sc_id_vendor);
   3240  1.34     skrll 			memcpy(buf, &devd, totlen);
   3241   1.1  jakllsch 			break;
   3242  1.34     skrll 		}
   3243  1.34     skrll #define sd ((usb_string_descriptor_t *)buf)
   3244  1.34     skrll 		case C(1, UDESC_STRING):
   3245  1.34     skrll 			/* Vendor */
   3246  1.34     skrll 			totlen = usb_makestrdesc(sd, len, sc->sc_vendor);
   3247  1.34     skrll 			break;
   3248  1.34     skrll 		case C(2, UDESC_STRING):
   3249  1.34     skrll 			/* Product */
   3250  1.34     skrll 			totlen = usb_makestrdesc(sd, len, "xHCI Root Hub");
   3251   1.1  jakllsch 			break;
   3252   1.1  jakllsch #undef sd
   3253   1.1  jakllsch 		default:
   3254  1.34     skrll 			/* default from usbroothub */
   3255  1.34     skrll 			return buflen;
   3256   1.1  jakllsch 		}
   3257   1.1  jakllsch 		break;
   3258  1.34     skrll 
   3259   1.1  jakllsch 	/* Hub requests */
   3260   1.1  jakllsch 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE):
   3261   1.1  jakllsch 		break;
   3262  1.34     skrll 	/* Clear Port Feature request */
   3263   1.1  jakllsch 	case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER):
   3264  1.27     skrll 		DPRINTFN(4, "UR_CLEAR_PORT_FEATURE port=%d feature=%d",
   3265  1.27     skrll 			     index, value, 0, 0);
   3266  1.34     skrll 		if (index < 1 || index > sc->sc_maxports) {
   3267  1.34     skrll 			return -1;
   3268   1.1  jakllsch 		}
   3269  1.34     skrll 		port = XHCI_PORTSC(index);
   3270   1.1  jakllsch 		v = xhci_op_read_4(sc, port);
   3271  1.27     skrll 		DPRINTFN(4, "portsc=0x%08x", v, 0, 0, 0);
   3272   1.1  jakllsch 		v &= ~XHCI_PS_CLEAR;
   3273   1.1  jakllsch 		switch (value) {
   3274   1.1  jakllsch 		case UHF_PORT_ENABLE:
   3275  1.34     skrll 			xhci_op_write_4(sc, port, v & ~XHCI_PS_PED);
   3276   1.1  jakllsch 			break;
   3277   1.1  jakllsch 		case UHF_PORT_SUSPEND:
   3278  1.34     skrll 			return -1;
   3279   1.1  jakllsch 		case UHF_PORT_POWER:
   3280   1.1  jakllsch 			break;
   3281   1.1  jakllsch 		case UHF_PORT_TEST:
   3282   1.1  jakllsch 		case UHF_PORT_INDICATOR:
   3283  1.34     skrll 			return -1;
   3284   1.1  jakllsch 		case UHF_C_PORT_CONNECTION:
   3285   1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_CSC);
   3286   1.1  jakllsch 			break;
   3287   1.1  jakllsch 		case UHF_C_PORT_ENABLE:
   3288   1.1  jakllsch 		case UHF_C_PORT_SUSPEND:
   3289   1.1  jakllsch 		case UHF_C_PORT_OVER_CURRENT:
   3290  1.34     skrll 			return -1;
   3291  1.34     skrll 		case UHF_C_BH_PORT_RESET:
   3292  1.34     skrll 			xhci_op_write_4(sc, port, v | XHCI_PS_WRC);
   3293  1.34     skrll 			break;
   3294   1.1  jakllsch 		case UHF_C_PORT_RESET:
   3295   1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PRC);
   3296   1.1  jakllsch 			break;
   3297  1.34     skrll 		case UHF_C_PORT_LINK_STATE:
   3298  1.34     skrll 			xhci_op_write_4(sc, port, v | XHCI_PS_PLC);
   3299  1.34     skrll 			break;
   3300  1.34     skrll 		case UHF_C_PORT_CONFIG_ERROR:
   3301  1.34     skrll 			xhci_op_write_4(sc, port, v | XHCI_PS_CEC);
   3302  1.34     skrll 			break;
   3303   1.1  jakllsch 		default:
   3304  1.34     skrll 			return -1;
   3305   1.1  jakllsch 		}
   3306   1.1  jakllsch 		break;
   3307   1.1  jakllsch 	case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE):
   3308   1.1  jakllsch 		if (len == 0)
   3309   1.1  jakllsch 			break;
   3310   1.1  jakllsch 		if ((value & 0xff) != 0) {
   3311  1.34     skrll 			return -1;
   3312   1.1  jakllsch 		}
   3313  1.34     skrll 		usb_hub_descriptor_t hubd;
   3314  1.34     skrll 
   3315  1.34     skrll 		totlen = min(buflen, sizeof(hubd));
   3316  1.34     skrll 		memcpy(&hubd, buf, totlen);
   3317  1.34     skrll 		hubd.bNbrPorts = sc->sc_maxports;
   3318   1.1  jakllsch 		USETW(hubd.wHubCharacteristics, UHD_PWR_NO_SWITCH);
   3319   1.1  jakllsch 		hubd.bPwrOn2PwrGood = 200;
   3320   1.2       apb 		for (i = 0, l = sc->sc_maxports; l > 0; i++, l -= 8)
   3321   1.3     skrll 			hubd.DeviceRemovable[i++] = 0; /* XXX can't find out? */
   3322   1.3     skrll 		hubd.bDescLength = USB_HUB_DESCRIPTOR_SIZE + i;
   3323  1.34     skrll 		totlen = min(totlen, hubd.bDescLength);
   3324  1.34     skrll 		memcpy(buf, &hubd, totlen);
   3325   1.1  jakllsch 		break;
   3326   1.1  jakllsch 	case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE):
   3327   1.1  jakllsch 		if (len != 4) {
   3328  1.34     skrll 			return -1;
   3329   1.1  jakllsch 		}
   3330   1.1  jakllsch 		memset(buf, 0, len); /* ? XXX */
   3331   1.1  jakllsch 		totlen = len;
   3332   1.1  jakllsch 		break;
   3333  1.34     skrll 	/* Get Port Status request */
   3334   1.1  jakllsch 	case C(UR_GET_STATUS, UT_READ_CLASS_OTHER):
   3335  1.27     skrll 		DPRINTFN(8, "get port status i=%d", index, 0, 0, 0);
   3336   1.1  jakllsch 		if (index < 1 || index > sc->sc_maxports) {
   3337  1.34     skrll 			return -1;
   3338   1.1  jakllsch 		}
   3339   1.1  jakllsch 		if (len != 4) {
   3340  1.34     skrll 			return -1;
   3341   1.1  jakllsch 		}
   3342  1.34     skrll 		v = xhci_op_read_4(sc, XHCI_PORTSC(index));
   3343  1.34     skrll 		DPRINTFN(4, "getrhportsc %d %08x", index, v, 0, 0);
   3344  1.34     skrll 		i = xhci_xspeed2psspeed(XHCI_PS_SPEED_GET(v));
   3345   1.1  jakllsch 		if (v & XHCI_PS_CCS)	i |= UPS_CURRENT_CONNECT_STATUS;
   3346   1.1  jakllsch 		if (v & XHCI_PS_PED)	i |= UPS_PORT_ENABLED;
   3347   1.1  jakllsch 		if (v & XHCI_PS_OCA)	i |= UPS_OVERCURRENT_INDICATOR;
   3348   1.1  jakllsch 		//if (v & XHCI_PS_SUSP)	i |= UPS_SUSPEND;
   3349   1.1  jakllsch 		if (v & XHCI_PS_PR)	i |= UPS_RESET;
   3350  1.34     skrll 		if (v & XHCI_PS_PP) {
   3351  1.34     skrll 			if (i & UPS_OTHER_SPEED)
   3352  1.34     skrll 					i |= UPS_PORT_POWER_SS;
   3353  1.34     skrll 			else
   3354  1.34     skrll 					i |= UPS_PORT_POWER;
   3355  1.34     skrll 		}
   3356  1.34     skrll 		if (i & UPS_OTHER_SPEED)
   3357  1.34     skrll 			i |= UPS_PORT_LS_SET(XHCI_PS_PLS_GET(v));
   3358  1.34     skrll 		if (sc->sc_vendor_port_status)
   3359  1.34     skrll 			i = sc->sc_vendor_port_status(sc, v, i);
   3360   1.1  jakllsch 		USETW(ps.wPortStatus, i);
   3361   1.1  jakllsch 		i = 0;
   3362   1.1  jakllsch 		if (v & XHCI_PS_CSC)    i |= UPS_C_CONNECT_STATUS;
   3363   1.1  jakllsch 		if (v & XHCI_PS_PEC)    i |= UPS_C_PORT_ENABLED;
   3364   1.1  jakllsch 		if (v & XHCI_PS_OCC)    i |= UPS_C_OVERCURRENT_INDICATOR;
   3365   1.1  jakllsch 		if (v & XHCI_PS_PRC)	i |= UPS_C_PORT_RESET;
   3366  1.34     skrll 		if (v & XHCI_PS_WRC)	i |= UPS_C_BH_PORT_RESET;
   3367  1.34     skrll 		if (v & XHCI_PS_PLC)	i |= UPS_C_PORT_LINK_STATE;
   3368  1.34     skrll 		if (v & XHCI_PS_CEC)	i |= UPS_C_PORT_CONFIG_ERROR;
   3369   1.1  jakllsch 		USETW(ps.wPortChange, i);
   3370  1.34     skrll 		totlen = min(len, sizeof(ps));
   3371  1.34     skrll 		memcpy(buf, &ps, totlen);
   3372   1.1  jakllsch 		break;
   3373   1.1  jakllsch 	case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE):
   3374  1.34     skrll 		return -1;
   3375  1.34     skrll 	case C(UR_SET_HUB_DEPTH, UT_WRITE_CLASS_DEVICE):
   3376  1.34     skrll 		break;
   3377   1.1  jakllsch 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE):
   3378   1.1  jakllsch 		break;
   3379  1.34     skrll 	/* Set Port Feature request */
   3380  1.34     skrll 	case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER): {
   3381  1.34     skrll 		int optval = (index >> 8) & 0xff;
   3382  1.34     skrll 		index &= 0xff;
   3383  1.34     skrll 		if (index < 1 || index > sc->sc_maxports) {
   3384  1.34     skrll 			return -1;
   3385   1.1  jakllsch 		}
   3386  1.34     skrll 		port = XHCI_PORTSC(index);
   3387   1.1  jakllsch 		v = xhci_op_read_4(sc, port);
   3388  1.27     skrll 		DPRINTFN(4, "portsc=0x%08x", v, 0, 0, 0);
   3389   1.1  jakllsch 		v &= ~XHCI_PS_CLEAR;
   3390   1.1  jakllsch 		switch (value) {
   3391   1.1  jakllsch 		case UHF_PORT_ENABLE:
   3392   1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PED);
   3393   1.1  jakllsch 			break;
   3394   1.1  jakllsch 		case UHF_PORT_SUSPEND:
   3395   1.1  jakllsch 			/* XXX suspend */
   3396   1.1  jakllsch 			break;
   3397   1.1  jakllsch 		case UHF_PORT_RESET:
   3398  1.34     skrll 			v &= ~(XHCI_PS_PED | XHCI_PS_PR);
   3399   1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PR);
   3400   1.1  jakllsch 			/* Wait for reset to complete. */
   3401   1.1  jakllsch 			usb_delay_ms(&sc->sc_bus, USB_PORT_ROOT_RESET_DELAY);
   3402   1.1  jakllsch 			if (sc->sc_dying) {
   3403  1.34     skrll 				return -1;
   3404   1.1  jakllsch 			}
   3405   1.1  jakllsch 			v = xhci_op_read_4(sc, port);
   3406   1.1  jakllsch 			if (v & XHCI_PS_PR) {
   3407   1.1  jakllsch 				xhci_op_write_4(sc, port, v & ~XHCI_PS_PR);
   3408   1.1  jakllsch 				usb_delay_ms(&sc->sc_bus, 10);
   3409   1.1  jakllsch 				/* XXX */
   3410   1.1  jakllsch 			}
   3411   1.1  jakllsch 			break;
   3412   1.1  jakllsch 		case UHF_PORT_POWER:
   3413   1.1  jakllsch 			/* XXX power control */
   3414   1.1  jakllsch 			break;
   3415   1.1  jakllsch 		/* XXX more */
   3416   1.1  jakllsch 		case UHF_C_PORT_RESET:
   3417   1.1  jakllsch 			xhci_op_write_4(sc, port, v | XHCI_PS_PRC);
   3418   1.1  jakllsch 			break;
   3419  1.34     skrll 		case UHF_PORT_U1_TIMEOUT:
   3420  1.34     skrll 			if (XHCI_PS_SPEED_GET(v) < XHCI_PS_SPEED_SS) {
   3421  1.34     skrll 				return -1;
   3422  1.34     skrll 			}
   3423  1.34     skrll 			port = XHCI_PORTPMSC(index);
   3424  1.34     skrll 			v = xhci_op_read_4(sc, port);
   3425  1.34     skrll 			v &= ~XHCI_PM3_U1TO_SET(0xff);
   3426  1.34     skrll 			v |= XHCI_PM3_U1TO_SET(optval);
   3427  1.34     skrll 			xhci_op_write_4(sc, port, v);
   3428  1.34     skrll 			break;
   3429  1.34     skrll 		case UHF_PORT_U2_TIMEOUT:
   3430  1.34     skrll 			if (XHCI_PS_SPEED_GET(v) < XHCI_PS_SPEED_SS) {
   3431  1.34     skrll 				return -1;
   3432  1.34     skrll 			}
   3433  1.34     skrll 			port = XHCI_PORTPMSC(index);
   3434  1.34     skrll 			v = xhci_op_read_4(sc, port);
   3435  1.34     skrll 			v &= ~XHCI_PM3_U2TO_SET(0xff);
   3436  1.34     skrll 			v |= XHCI_PM3_U2TO_SET(optval);
   3437  1.34     skrll 			xhci_op_write_4(sc, port, v);
   3438  1.34     skrll 			break;
   3439   1.1  jakllsch 		default:
   3440  1.34     skrll 			return -1;
   3441   1.1  jakllsch 		}
   3442  1.34     skrll 	}
   3443   1.1  jakllsch 		break;
   3444   1.1  jakllsch 	case C(UR_CLEAR_TT_BUFFER, UT_WRITE_CLASS_OTHER):
   3445   1.1  jakllsch 	case C(UR_RESET_TT, UT_WRITE_CLASS_OTHER):
   3446   1.1  jakllsch 	case C(UR_GET_TT_STATE, UT_READ_CLASS_OTHER):
   3447   1.1  jakllsch 	case C(UR_STOP_TT, UT_WRITE_CLASS_OTHER):
   3448   1.1  jakllsch 		break;
   3449   1.1  jakllsch 	default:
   3450  1.34     skrll 		/* default from usbroothub */
   3451  1.34     skrll 		return buflen;
   3452   1.1  jakllsch 	}
   3453  1.27     skrll 
   3454  1.34     skrll 	return totlen;
   3455   1.1  jakllsch }
   3456   1.1  jakllsch 
   3457  1.28     skrll /* root hub interrupt */
   3458   1.1  jakllsch 
   3459   1.1  jakllsch static usbd_status
   3460  1.34     skrll xhci_root_intr_transfer(struct usbd_xfer *xfer)
   3461   1.1  jakllsch {
   3462  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3463   1.1  jakllsch 	usbd_status err;
   3464   1.1  jakllsch 
   3465  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3466  1.27     skrll 
   3467   1.1  jakllsch 	/* Insert last in queue. */
   3468   1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3469   1.1  jakllsch 	err = usb_insert_transfer(xfer);
   3470   1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3471   1.1  jakllsch 	if (err)
   3472   1.1  jakllsch 		return err;
   3473   1.1  jakllsch 
   3474   1.1  jakllsch 	/* Pipe isn't running, start first */
   3475  1.34     skrll 	return xhci_root_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   3476   1.1  jakllsch }
   3477   1.1  jakllsch 
   3478  1.34     skrll /* Wait for roothub port status/change */
   3479   1.1  jakllsch static usbd_status
   3480  1.34     skrll xhci_root_intr_start(struct usbd_xfer *xfer)
   3481   1.1  jakllsch {
   3482  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3483   1.1  jakllsch 
   3484  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3485  1.27     skrll 
   3486   1.1  jakllsch 	if (sc->sc_dying)
   3487   1.1  jakllsch 		return USBD_IOERROR;
   3488   1.1  jakllsch 
   3489   1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3490   1.1  jakllsch 	sc->sc_intrxfer = xfer;
   3491   1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3492   1.1  jakllsch 
   3493   1.1  jakllsch 	return USBD_IN_PROGRESS;
   3494   1.1  jakllsch }
   3495   1.1  jakllsch 
   3496   1.1  jakllsch static void
   3497  1.34     skrll xhci_root_intr_abort(struct usbd_xfer *xfer)
   3498   1.1  jakllsch {
   3499  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3500   1.1  jakllsch 
   3501  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3502  1.27     skrll 
   3503   1.1  jakllsch 	KASSERT(mutex_owned(&sc->sc_lock));
   3504  1.34     skrll 	KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
   3505  1.21     skrll 
   3506  1.22     skrll 	sc->sc_intrxfer = NULL;
   3507  1.22     skrll 
   3508  1.34     skrll 	xfer->ux_status = USBD_CANCELLED;
   3509   1.1  jakllsch 	usb_transfer_complete(xfer);
   3510   1.1  jakllsch }
   3511   1.1  jakllsch 
   3512   1.1  jakllsch static void
   3513  1.34     skrll xhci_root_intr_close(struct usbd_pipe *pipe)
   3514   1.1  jakllsch {
   3515  1.34     skrll 	struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   3516   1.1  jakllsch 
   3517  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3518  1.27     skrll 
   3519   1.1  jakllsch 	KASSERT(mutex_owned(&sc->sc_lock));
   3520   1.1  jakllsch 
   3521   1.1  jakllsch 	sc->sc_intrxfer = NULL;
   3522   1.1  jakllsch }
   3523   1.1  jakllsch 
   3524   1.1  jakllsch static void
   3525  1.34     skrll xhci_root_intr_done(struct usbd_xfer *xfer)
   3526   1.1  jakllsch {
   3527  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3528  1.27     skrll 
   3529   1.1  jakllsch }
   3530   1.1  jakllsch 
   3531   1.1  jakllsch /* -------------- */
   3532   1.1  jakllsch /* device control */
   3533   1.1  jakllsch 
   3534   1.1  jakllsch static usbd_status
   3535  1.34     skrll xhci_device_ctrl_transfer(struct usbd_xfer *xfer)
   3536   1.1  jakllsch {
   3537  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3538   1.1  jakllsch 	usbd_status err;
   3539   1.1  jakllsch 
   3540  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3541  1.27     skrll 
   3542   1.1  jakllsch 	/* Insert last in queue. */
   3543   1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3544   1.1  jakllsch 	err = usb_insert_transfer(xfer);
   3545   1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3546   1.1  jakllsch 	if (err)
   3547  1.34     skrll 		return err;
   3548   1.1  jakllsch 
   3549   1.1  jakllsch 	/* Pipe isn't running, start first */
   3550  1.34     skrll 	return xhci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   3551   1.1  jakllsch }
   3552   1.1  jakllsch 
   3553   1.1  jakllsch static usbd_status
   3554  1.34     skrll xhci_device_ctrl_start(struct usbd_xfer *xfer)
   3555   1.1  jakllsch {
   3556  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3557  1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   3558  1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   3559   1.1  jakllsch 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   3560  1.35     skrll 	struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
   3561  1.34     skrll 	usb_device_request_t * const req = &xfer->ux_request;
   3562  1.34     skrll 	const int isread = usbd_xfer_isread(xfer);
   3563   1.1  jakllsch 	const uint32_t len = UGETW(req->wLength);
   3564  1.34     skrll 	usb_dma_t * const dma = &xfer->ux_dmabuf;
   3565   1.1  jakllsch 	uint64_t parameter;
   3566   1.1  jakllsch 	uint32_t status;
   3567   1.1  jakllsch 	uint32_t control;
   3568   1.1  jakllsch 	u_int i;
   3569   1.1  jakllsch 
   3570  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3571  1.27     skrll 	DPRINTFN(12, "req: %04x %04x %04x %04x",
   3572  1.27     skrll 	    req->bmRequestType | (req->bRequest << 8), UGETW(req->wValue),
   3573  1.27     skrll 	    UGETW(req->wIndex), UGETW(req->wLength));
   3574   1.1  jakllsch 
   3575   1.1  jakllsch 	/* we rely on the bottom bits for extra info */
   3576  1.59      maya 	KASSERTMSG(((uintptr_t)xfer & 0x3) == 0x0, "xfer %zx",
   3577  1.59      maya 	    (uintptr_t) xfer);
   3578   1.1  jakllsch 
   3579  1.34     skrll 	KASSERT((xfer->ux_rqflags & URQ_REQUEST) != 0);
   3580   1.1  jakllsch 
   3581   1.1  jakllsch 	i = 0;
   3582   1.1  jakllsch 
   3583   1.1  jakllsch 	/* setup phase */
   3584  1.63     skrll 	memcpy(&parameter, req, sizeof(parameter));
   3585   1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) | XHCI_TRB_2_BYTES_SET(sizeof(*req));
   3586   1.1  jakllsch 	control = ((len == 0) ? XHCI_TRB_3_TRT_NONE :
   3587   1.1  jakllsch 	     (isread ? XHCI_TRB_3_TRT_IN : XHCI_TRB_3_TRT_OUT)) |
   3588   1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_SETUP_STAGE) |
   3589   1.1  jakllsch 	    XHCI_TRB_3_IDT_BIT;
   3590   1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3591   1.1  jakllsch 
   3592  1.34     skrll 	if (len != 0) {
   3593  1.34     skrll 		/* data phase */
   3594  1.34     skrll 		parameter = DMAADDR(dma, 0);
   3595  1.59      maya 		KASSERTMSG(len <= 0x10000, "len %d", len);
   3596  1.34     skrll 		status = XHCI_TRB_2_IRQ_SET(0) |
   3597  1.34     skrll 		    XHCI_TRB_2_TDSZ_SET(1) |
   3598  1.34     skrll 		    XHCI_TRB_2_BYTES_SET(len);
   3599  1.34     skrll 		control = (isread ? XHCI_TRB_3_DIR_IN : 0) |
   3600  1.34     skrll 		    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_DATA_STAGE) |
   3601  1.63     skrll 		    (usbd_xfer_isread(xfer) ? XHCI_TRB_3_ISP_BIT : 0) |
   3602  1.34     skrll 		    XHCI_TRB_3_IOC_BIT;
   3603  1.34     skrll 		xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3604  1.34     skrll 	}
   3605   1.1  jakllsch 
   3606   1.1  jakllsch 	parameter = 0;
   3607  1.28     skrll 	status = XHCI_TRB_2_IRQ_SET(0);
   3608   1.1  jakllsch 	/* the status stage has inverted direction */
   3609  1.28     skrll 	control = ((isread && (len > 0)) ? 0 : XHCI_TRB_3_DIR_IN) |
   3610   1.1  jakllsch 	    XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_STATUS_STAGE) |
   3611   1.1  jakllsch 	    XHCI_TRB_3_IOC_BIT;
   3612   1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3613   1.1  jakllsch 
   3614   1.1  jakllsch 	mutex_enter(&tr->xr_lock);
   3615   1.1  jakllsch 	xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
   3616   1.1  jakllsch 	mutex_exit(&tr->xr_lock);
   3617   1.1  jakllsch 
   3618   1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   3619   1.1  jakllsch 
   3620  1.34     skrll 	if (xfer->ux_timeout && !sc->sc_bus.ub_usepolling) {
   3621  1.34     skrll 		callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
   3622   1.1  jakllsch 		    xhci_timeout, xfer);
   3623   1.1  jakllsch 	}
   3624   1.1  jakllsch 
   3625   1.1  jakllsch 	return USBD_IN_PROGRESS;
   3626   1.1  jakllsch }
   3627   1.1  jakllsch 
   3628   1.1  jakllsch static void
   3629  1.34     skrll xhci_device_ctrl_done(struct usbd_xfer *xfer)
   3630   1.1  jakllsch {
   3631  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3632  1.34     skrll 	usb_device_request_t *req = &xfer->ux_request;
   3633  1.34     skrll 	int len = UGETW(req->wLength);
   3634  1.34     skrll 	int rd = req->bmRequestType & UT_READ;
   3635   1.1  jakllsch 
   3636  1.34     skrll 	if (len)
   3637  1.34     skrll 		usb_syncmem(&xfer->ux_dmabuf, 0, len,
   3638  1.34     skrll 		    rd ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3639   1.1  jakllsch }
   3640   1.1  jakllsch 
   3641   1.1  jakllsch static void
   3642  1.34     skrll xhci_device_ctrl_abort(struct usbd_xfer *xfer)
   3643   1.1  jakllsch {
   3644  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3645  1.34     skrll 
   3646  1.34     skrll 	xhci_abort_xfer(xfer, USBD_CANCELLED);
   3647   1.1  jakllsch }
   3648   1.1  jakllsch 
   3649   1.1  jakllsch static void
   3650  1.34     skrll xhci_device_ctrl_close(struct usbd_pipe *pipe)
   3651   1.1  jakllsch {
   3652  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3653  1.34     skrll 
   3654  1.34     skrll 	xhci_close_pipe(pipe);
   3655   1.1  jakllsch }
   3656   1.1  jakllsch 
   3657  1.34     skrll /* ------------------ */
   3658  1.34     skrll /* device isochronous */
   3659   1.1  jakllsch 
   3660   1.1  jakllsch /* ----------- */
   3661   1.1  jakllsch /* device bulk */
   3662   1.1  jakllsch 
   3663   1.1  jakllsch static usbd_status
   3664  1.34     skrll xhci_device_bulk_transfer(struct usbd_xfer *xfer)
   3665   1.1  jakllsch {
   3666  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3667   1.1  jakllsch 	usbd_status err;
   3668   1.1  jakllsch 
   3669  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3670  1.27     skrll 
   3671   1.1  jakllsch 	/* Insert last in queue. */
   3672   1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3673   1.1  jakllsch 	err = usb_insert_transfer(xfer);
   3674   1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3675   1.1  jakllsch 	if (err)
   3676   1.1  jakllsch 		return err;
   3677   1.1  jakllsch 
   3678   1.1  jakllsch 	/*
   3679   1.1  jakllsch 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   3680   1.1  jakllsch 	 * so start it first.
   3681   1.1  jakllsch 	 */
   3682  1.34     skrll 	return xhci_device_bulk_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   3683   1.1  jakllsch }
   3684   1.1  jakllsch 
   3685   1.1  jakllsch static usbd_status
   3686  1.34     skrll xhci_device_bulk_start(struct usbd_xfer *xfer)
   3687   1.1  jakllsch {
   3688  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3689  1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   3690  1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   3691   1.1  jakllsch 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   3692  1.35     skrll 	struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
   3693  1.34     skrll 	const uint32_t len = xfer->ux_length;
   3694  1.34     skrll 	usb_dma_t * const dma = &xfer->ux_dmabuf;
   3695   1.1  jakllsch 	uint64_t parameter;
   3696   1.1  jakllsch 	uint32_t status;
   3697   1.1  jakllsch 	uint32_t control;
   3698   1.1  jakllsch 	u_int i = 0;
   3699   1.1  jakllsch 
   3700  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3701  1.27     skrll 
   3702  1.27     skrll 	DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   3703   1.1  jakllsch 
   3704   1.1  jakllsch 	if (sc->sc_dying)
   3705   1.1  jakllsch 		return USBD_IOERROR;
   3706   1.1  jakllsch 
   3707  1.34     skrll 	KASSERT((xfer->ux_rqflags & URQ_REQUEST) == 0);
   3708   1.1  jakllsch 
   3709   1.1  jakllsch 	parameter = DMAADDR(dma, 0);
   3710  1.11       dsl 	/*
   3711  1.13       dsl 	 * XXX: (dsl) The physical buffer must not cross a 64k boundary.
   3712  1.11       dsl 	 * If the user supplied buffer crosses such a boundary then 2
   3713  1.11       dsl 	 * (or more) TRB should be used.
   3714  1.11       dsl 	 * If multiple TRB are used the td_size field must be set correctly.
   3715  1.11       dsl 	 * For v1.0 devices (like ivy bridge) this is the number of usb data
   3716  1.11       dsl 	 * blocks needed to complete the transfer.
   3717  1.11       dsl 	 * Setting it to 1 in the last TRB causes an extra zero-length
   3718  1.11       dsl 	 * data block be sent.
   3719  1.11       dsl 	 * The earlier documentation differs, I don't know how it behaves.
   3720  1.11       dsl 	 */
   3721  1.59      maya 	KASSERTMSG(len <= 0x10000, "len %d", len);
   3722   1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) |
   3723   1.1  jakllsch 	    XHCI_TRB_2_TDSZ_SET(1) |
   3724   1.1  jakllsch 	    XHCI_TRB_2_BYTES_SET(len);
   3725   1.1  jakllsch 	control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_NORMAL) |
   3726  1.63     skrll 	    (usbd_xfer_isread(xfer) ? XHCI_TRB_3_ISP_BIT : 0) |
   3727  1.63     skrll 	    XHCI_TRB_3_IOC_BIT;
   3728   1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3729   1.1  jakllsch 
   3730   1.1  jakllsch 	mutex_enter(&tr->xr_lock);
   3731   1.1  jakllsch 	xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
   3732   1.1  jakllsch 	mutex_exit(&tr->xr_lock);
   3733   1.1  jakllsch 
   3734   1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   3735   1.1  jakllsch 
   3736  1.34     skrll 	if (xfer->ux_timeout && !sc->sc_bus.ub_usepolling) {
   3737  1.34     skrll 		callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
   3738  1.34     skrll 		    xhci_timeout, xfer);
   3739  1.34     skrll 	}
   3740  1.34     skrll 
   3741   1.1  jakllsch 	return USBD_IN_PROGRESS;
   3742   1.1  jakllsch }
   3743   1.1  jakllsch 
   3744   1.1  jakllsch static void
   3745  1.34     skrll xhci_device_bulk_done(struct usbd_xfer *xfer)
   3746   1.1  jakllsch {
   3747  1.27     skrll #ifdef USB_DEBUG
   3748  1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   3749  1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   3750  1.27     skrll #endif
   3751  1.34     skrll 	const int isread = usbd_xfer_isread(xfer);
   3752   1.1  jakllsch 
   3753  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3754   1.1  jakllsch 
   3755  1.27     skrll 	DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   3756   1.1  jakllsch 
   3757  1.34     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   3758   1.1  jakllsch 	    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3759   1.1  jakllsch }
   3760   1.1  jakllsch 
   3761   1.1  jakllsch static void
   3762  1.34     skrll xhci_device_bulk_abort(struct usbd_xfer *xfer)
   3763   1.1  jakllsch {
   3764  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3765  1.34     skrll 
   3766  1.34     skrll 	xhci_abort_xfer(xfer, USBD_CANCELLED);
   3767   1.1  jakllsch }
   3768   1.1  jakllsch 
   3769   1.1  jakllsch static void
   3770  1.34     skrll xhci_device_bulk_close(struct usbd_pipe *pipe)
   3771   1.1  jakllsch {
   3772  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3773  1.34     skrll 
   3774  1.34     skrll 	xhci_close_pipe(pipe);
   3775   1.1  jakllsch }
   3776   1.1  jakllsch 
   3777  1.34     skrll /* ---------------- */
   3778  1.34     skrll /* device interrupt */
   3779   1.1  jakllsch 
   3780   1.1  jakllsch static usbd_status
   3781  1.34     skrll xhci_device_intr_transfer(struct usbd_xfer *xfer)
   3782   1.1  jakllsch {
   3783  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3784   1.1  jakllsch 	usbd_status err;
   3785   1.1  jakllsch 
   3786  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3787  1.27     skrll 
   3788   1.1  jakllsch 	/* Insert last in queue. */
   3789   1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3790   1.1  jakllsch 	err = usb_insert_transfer(xfer);
   3791   1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3792   1.1  jakllsch 	if (err)
   3793   1.1  jakllsch 		return err;
   3794   1.1  jakllsch 
   3795   1.1  jakllsch 	/*
   3796   1.1  jakllsch 	 * Pipe isn't running (otherwise err would be USBD_INPROG),
   3797   1.1  jakllsch 	 * so start it first.
   3798   1.1  jakllsch 	 */
   3799  1.34     skrll 	return xhci_device_intr_start(SIMPLEQ_FIRST(&xfer->ux_pipe->up_queue));
   3800   1.1  jakllsch }
   3801   1.1  jakllsch 
   3802   1.1  jakllsch static usbd_status
   3803  1.34     skrll xhci_device_intr_start(struct usbd_xfer *xfer)
   3804   1.1  jakllsch {
   3805  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3806  1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   3807  1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   3808   1.1  jakllsch 	struct xhci_ring * const tr = &xs->xs_ep[dci].xe_tr;
   3809  1.35     skrll 	struct xhci_xfer * const xx = XHCI_XFER2XXFER(xfer);
   3810  1.34     skrll 	const uint32_t len = xfer->ux_length;
   3811  1.34     skrll 	usb_dma_t * const dma = &xfer->ux_dmabuf;
   3812   1.1  jakllsch 	uint64_t parameter;
   3813   1.1  jakllsch 	uint32_t status;
   3814   1.1  jakllsch 	uint32_t control;
   3815   1.1  jakllsch 	u_int i = 0;
   3816   1.1  jakllsch 
   3817  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3818  1.27     skrll 
   3819  1.27     skrll 	DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   3820   1.1  jakllsch 
   3821   1.1  jakllsch 	if (sc->sc_dying)
   3822   1.1  jakllsch 		return USBD_IOERROR;
   3823   1.1  jakllsch 
   3824  1.34     skrll 	KASSERT((xfer->ux_rqflags & URQ_REQUEST) == 0);
   3825   1.1  jakllsch 
   3826   1.1  jakllsch 	parameter = DMAADDR(dma, 0);
   3827  1.59      maya 	KASSERTMSG(len <= 0x10000, "len %d", len);
   3828   1.1  jakllsch 	status = XHCI_TRB_2_IRQ_SET(0) |
   3829   1.1  jakllsch 	    XHCI_TRB_2_TDSZ_SET(1) |
   3830   1.1  jakllsch 	    XHCI_TRB_2_BYTES_SET(len);
   3831   1.1  jakllsch 	control = XHCI_TRB_3_TYPE_SET(XHCI_TRB_TYPE_NORMAL) |
   3832  1.63     skrll 	    (usbd_xfer_isread(xfer) ? XHCI_TRB_3_ISP_BIT : 0) |
   3833  1.63     skrll 	    XHCI_TRB_3_IOC_BIT;
   3834   1.1  jakllsch 	xhci_trb_put(&xx->xx_trb[i++], parameter, status, control);
   3835   1.1  jakllsch 
   3836   1.1  jakllsch 	mutex_enter(&tr->xr_lock);
   3837   1.1  jakllsch 	xhci_ring_put(sc, tr, xfer, xx->xx_trb, i);
   3838   1.1  jakllsch 	mutex_exit(&tr->xr_lock);
   3839   1.1  jakllsch 
   3840   1.1  jakllsch 	xhci_db_write_4(sc, XHCI_DOORBELL(xs->xs_idx), dci);
   3841   1.1  jakllsch 
   3842  1.34     skrll 	if (xfer->ux_timeout && !sc->sc_bus.ub_usepolling) {
   3843  1.34     skrll 		callout_reset(&xfer->ux_callout, mstohz(xfer->ux_timeout),
   3844  1.34     skrll 		    xhci_timeout, xfer);
   3845  1.34     skrll 	}
   3846  1.34     skrll 
   3847   1.1  jakllsch 	return USBD_IN_PROGRESS;
   3848   1.1  jakllsch }
   3849   1.1  jakllsch 
   3850   1.1  jakllsch static void
   3851  1.34     skrll xhci_device_intr_done(struct usbd_xfer *xfer)
   3852   1.1  jakllsch {
   3853  1.34     skrll 	struct xhci_softc * const sc __diagused = XHCI_XFER2SC(xfer);
   3854  1.27     skrll #ifdef USB_DEBUG
   3855  1.34     skrll 	struct xhci_slot * const xs = xfer->ux_pipe->up_dev->ud_hcpriv;
   3856  1.34     skrll 	const u_int dci = xhci_ep_get_dci(xfer->ux_pipe->up_endpoint->ue_edesc);
   3857  1.19     ozaki #endif
   3858  1.34     skrll 	const int isread = usbd_xfer_isread(xfer);
   3859   1.1  jakllsch 
   3860  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3861  1.27     skrll 
   3862  1.27     skrll 	DPRINTFN(15, "%p slot %u dci %u", xfer, xs->xs_idx, dci, 0);
   3863   1.1  jakllsch 
   3864  1.34     skrll 	KASSERT(sc->sc_bus.ub_usepolling || mutex_owned(&sc->sc_lock));
   3865   1.1  jakllsch 
   3866  1.34     skrll 	usb_syncmem(&xfer->ux_dmabuf, 0, xfer->ux_length,
   3867   1.1  jakllsch 	    isread ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   3868   1.1  jakllsch }
   3869   1.1  jakllsch 
   3870   1.1  jakllsch static void
   3871  1.34     skrll xhci_device_intr_abort(struct usbd_xfer *xfer)
   3872   1.1  jakllsch {
   3873  1.34     skrll 	struct xhci_softc * const sc __diagused = XHCI_XFER2SC(xfer);
   3874  1.27     skrll 
   3875  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3876  1.10     skrll 
   3877  1.10     skrll 	KASSERT(mutex_owned(&sc->sc_lock));
   3878  1.27     skrll 	DPRINTFN(15, "%p", xfer, 0, 0, 0);
   3879  1.34     skrll 	KASSERT(xfer->ux_pipe->up_intrxfer == xfer);
   3880  1.34     skrll 	xhci_abort_xfer(xfer, USBD_CANCELLED);
   3881   1.1  jakllsch }
   3882   1.1  jakllsch 
   3883   1.1  jakllsch static void
   3884  1.34     skrll xhci_device_intr_close(struct usbd_pipe *pipe)
   3885   1.1  jakllsch {
   3886  1.34     skrll 	//struct xhci_softc * const sc = XHCI_PIPE2SC(pipe);
   3887  1.27     skrll 
   3888  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3889  1.27     skrll 	DPRINTFN(15, "%p", pipe, 0, 0, 0);
   3890  1.27     skrll 
   3891  1.34     skrll 	xhci_close_pipe(pipe);
   3892   1.1  jakllsch }
   3893   1.1  jakllsch 
   3894   1.1  jakllsch /* ------------ */
   3895   1.1  jakllsch 
   3896   1.1  jakllsch static void
   3897   1.1  jakllsch xhci_timeout(void *addr)
   3898   1.1  jakllsch {
   3899   1.1  jakllsch 	struct xhci_xfer * const xx = addr;
   3900  1.34     skrll 	struct usbd_xfer * const xfer = &xx->xx_xfer;
   3901  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3902   1.1  jakllsch 
   3903  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3904  1.27     skrll 
   3905   1.1  jakllsch 	if (sc->sc_dying) {
   3906   1.1  jakllsch 		return;
   3907   1.1  jakllsch 	}
   3908   1.1  jakllsch 
   3909   1.1  jakllsch 	usb_init_task(&xx->xx_abort_task, xhci_timeout_task, addr,
   3910   1.1  jakllsch 	    USB_TASKQ_MPSAFE);
   3911  1.34     skrll 	usb_add_task(xx->xx_xfer.ux_pipe->up_dev, &xx->xx_abort_task,
   3912   1.1  jakllsch 	    USB_TASKQ_HC);
   3913   1.1  jakllsch }
   3914   1.1  jakllsch 
   3915   1.1  jakllsch static void
   3916   1.1  jakllsch xhci_timeout_task(void *addr)
   3917   1.1  jakllsch {
   3918  1.34     skrll 	struct usbd_xfer * const xfer = addr;
   3919  1.34     skrll 	struct xhci_softc * const sc = XHCI_XFER2SC(xfer);
   3920   1.1  jakllsch 
   3921  1.27     skrll 	XHCIHIST_FUNC(); XHCIHIST_CALLED();
   3922  1.27     skrll 
   3923   1.1  jakllsch 	mutex_enter(&sc->sc_lock);
   3924   1.1  jakllsch 	xhci_abort_xfer(xfer, USBD_TIMEOUT);
   3925   1.1  jakllsch 	mutex_exit(&sc->sc_lock);
   3926   1.1  jakllsch }
   3927