Home | History | Annotate | Line # | Download | only in usb
xhcireg.h revision 1.18.6.1
      1  1.18.6.1   thorpej /* $NetBSD: xhcireg.h,v 1.18.6.1 2021/06/17 04:46:31 thorpej Exp $ */
      2       1.1  jakllsch 
      3       1.1  jakllsch /*-
      4       1.1  jakllsch  * Copyright (c) 2010 Hans Petter Selasky. All rights reserved.
      5       1.1  jakllsch  *
      6       1.1  jakllsch  * Redistribution and use in source and binary forms, with or without
      7       1.1  jakllsch  * modification, are permitted provided that the following conditions
      8       1.1  jakllsch  * are met:
      9       1.1  jakllsch  * 1. Redistributions of source code must retain the above copyright
     10       1.1  jakllsch  *    notice, this list of conditions and the following disclaimer.
     11       1.1  jakllsch  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1  jakllsch  *    notice, this list of conditions and the following disclaimer in the
     13       1.1  jakllsch  *    documentation and/or other materials provided with the distribution.
     14       1.1  jakllsch  *
     15       1.1  jakllsch  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     16       1.1  jakllsch  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     17       1.1  jakllsch  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     18       1.1  jakllsch  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     19       1.1  jakllsch  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     20       1.1  jakllsch  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     21       1.1  jakllsch  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     22       1.1  jakllsch  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     23       1.1  jakllsch  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     24       1.1  jakllsch  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     25       1.1  jakllsch  * SUCH DAMAGE.
     26       1.1  jakllsch  */
     27       1.1  jakllsch 
     28       1.5     skrll #ifndef _DEV_USB_XHCIREG_H_
     29       1.5     skrll #define	_DEV_USB_XHCIREG_H_
     30       1.1  jakllsch 
     31       1.1  jakllsch /* XHCI PCI config registers */
     32       1.1  jakllsch #define	PCI_CBMEM		0x10	/* configuration base MEM */
     33       1.1  jakllsch #define	PCI_INTERFACE_XHCI	0x30
     34       1.1  jakllsch 
     35       1.1  jakllsch #define	PCI_USBREV		0x60	/* RO USB protocol revision */
     36       1.1  jakllsch #define	 PCI_USBREV_MASK	0xFF
     37       1.1  jakllsch #define	 PCI_USBREV_3_0		0x30	/* USB 3.0 */
     38      1.11   msaitoh #define	 PCI_USBREV_3_1		0x31	/* USB 3.1 */
     39       1.5     skrll 
     40       1.1  jakllsch #define	PCI_XHCI_FLADJ		0x61	/* RW frame length adjust */
     41       1.1  jakllsch 
     42       1.9     skrll #define	PCI_XHCI_INTEL_XUSB2PR	0xd0    /* Intel USB2 Port Routing */
     43       1.9     skrll #define	PCI_XHCI_INTEL_USB2PRM	0xd4    /* Intel USB2 Port Routing Mask */
     44       1.9     skrll #define	PCI_XHCI_INTEL_USB3_PSSEN 0xd8  /* Intel USB3 Port SuperSpeed Enable */
     45       1.9     skrll #define	PCI_XHCI_INTEL_USB3PRM	0xdc    /* Intel USB3 Port Routing Mask */
     46       1.3     skrll 
     47       1.1  jakllsch /* XHCI capability registers */
     48      1.15     skrll #define	XHCI_CAPLENGTH		0x00	/* RO capability - 1 byte */
     49      1.15     skrll #define	XHCI_HCIVERSION		0x02	/* RO version - 2 bytes */
     50       1.5     skrll #define	 XHCI_HCIVERSION_0_9	0x0090	/* xHCI version 0.9 */
     51       1.5     skrll #define	 XHCI_HCIVERSION_0_96	0x0096	/* xHCI version 0.96 */
     52       1.5     skrll #define	 XHCI_HCIVERSION_1_0	0x0100	/* xHCI version 1.0 */
     53      1.12   msaitoh #define	 XHCI_HCIVERSION_1_1	0x0110	/* xHCI version 1.1 */
     54      1.18     skrll #define	 XHCI_HCIVERSION_1_2	0x0120	/* xHCI version 1.2 */
     55       1.5     skrll 
     56       1.1  jakllsch #define	XHCI_HCSPARAMS1		0x04	/* RO structual parameters 1 */
     57      1.17     skrll #define	 XHCI_HCS1_MAXSLOTS_MASK	__BITS(7, 0)
     58      1.17     skrll #define	 XHCI_HCS1_MAXSLOTS(x)		__SHIFTOUT((x), XHCI_HCS1_MAXSLOTS_MASK)
     59      1.17     skrll #define	 XHCI_HCS1_MAXINTRS_MASK	__BITS(18, 8)
     60      1.17     skrll #define	 XHCI_HCS1_MAXINTRS(x)		__SHIFTOUT((x), XHCI_HCS1_MAXINTRS_MASK)
     61      1.17     skrll #define	 XHCI_HCS1_MAXPORTS_MASK	__BITS(31, 24)
     62      1.17     skrll #define	 XHCI_HCS1_MAXPORTS(x)		__SHIFTOUT((x), XHCI_HCS1_MAXPORTS_MASK)
     63       1.5     skrll 
     64       1.1  jakllsch #define	XHCI_HCSPARAMS2		0x08	/* RO structual parameters 2 */
     65      1.17     skrll #define	 XHCI_HCS2_IST_MASK	__BITS(3, 0)
     66      1.17     skrll #define	 XHCI_HCS2_IST(x)	__SHIFTOUT((x), XHCI_HCS2_IST_MASK)
     67      1.17     skrll #define	 XHCI_HCS2_ERSTMAX_MASK	__BITS(7, 4)
     68      1.17     skrll #define	 XHCI_HCS2_ERSTMAX(x)	__SHIFTOUT((x), XHCI_HCS2_ERSTMAX_MASK)
     69      1.17     skrll #define  XHCI_HCS2_SPBUFHI_MASK	__BITS(25, 21)
     70      1.17     skrll #define	 XHCI_HCS2_SPR_MASK	__BIT(26)
     71      1.17     skrll #define	 XHCI_HCS2_SPR(x)	__SHIFTOUT((x), XHCI_HCS2_SPR_MASK)
     72      1.17     skrll #define  XHCI_HCS2_SPBUFLO_MASK	__BITS(31, 27)
     73       1.7     skrll #define	 XHCI_HCS2_MAXSPBUF(x)	\
     74      1.17     skrll     (__SHIFTOUT((x), XHCI_HCS2_SPBUFHI_MASK) << 5) | \
     75      1.17     skrll     (__SHIFTOUT((x), XHCI_HCS2_SPBUFLO_MASK))
     76       1.5     skrll 
     77       1.9     skrll #define	XHCI_HCSPARAMS3		0x0c	/* RO structual parameters 3 */
     78      1.17     skrll #define	 XHCI_HCS3_U1_DEL_MASK	__BITS(7, 0)
     79      1.17     skrll #define	 XHCI_HCS3_U1_DEL(x)	__SHIFTOUT((x), XHCI_HCS3_U1_DEL_MASK)
     80      1.17     skrll #define	 XHCI_HCS3_U2_DEL_MASK	__BITS(15, 8)
     81      1.17     skrll #define	 XHCI_HCS3_U2_DEL(x)	__SHIFTOUT((x), XHCI_HCS3_U2_DEL_MASK)
     82       1.5     skrll 
     83       1.1  jakllsch #define	XHCI_HCCPARAMS		0x10	/* RO capability parameters */
     84      1.17     skrll #define	 XHCI_HCC_AC64(x)	__SHIFTOUT((x), __BIT(0))	/* 64-bit capable */
     85      1.17     skrll #define	 XHCI_HCC_BNC(x)	__SHIFTOUT((x), __BIT(1))	/* BW negotiation */
     86      1.17     skrll #define	 XHCI_HCC_CSZ(x)	__SHIFTOUT((x), __BIT(2))	/* context size */
     87      1.17     skrll #define	 XHCI_HCC_PPC(x)	__SHIFTOUT((x), __BIT(3))	/* port power control */
     88      1.17     skrll #define	 XHCI_HCC_PIND(x)	__SHIFTOUT((x), __BIT(4))	/* port indicators */
     89      1.17     skrll #define	 XHCI_HCC_LHRC(x)	__SHIFTOUT((x), __BIT(5))	/* light HC reset */
     90      1.17     skrll #define	 XHCI_HCC_LTC(x)	__SHIFTOUT((x), __BIT(6))	/* latency tolerance msg */
     91      1.17     skrll #define	 XHCI_HCC_NSS(x)	__SHIFTOUT((x), __BIT(7))	/* no secondary sid */
     92      1.17     skrll #define	 XHCI_HCC_PAE(x)	__SHIFTOUT((x), __BIT(8))	/* Parse All Event Data */
     93      1.17     skrll #define	 XHCI_HCC_SPC(x)	__SHIFTOUT((x), __BIT(9))	/* Short packet */
     94      1.17     skrll #define	 XHCI_HCC_SEC(x)	__SHIFTOUT((x), __BIT(10))	/* Stopped EDTLA */
     95      1.17     skrll #define	 XHCI_HCC_CFC(x)	__SHIFTOUT((x), __BIT(11))	/* Configuous Frame ID */
     96      1.17     skrll #define	 XHCI_HCC_MAXPSASIZE_MASK __BITS(15, 12)	/* max pri. stream array size */
     97      1.17     skrll #define	 XHCI_HCC_MAXPSASIZE(x)	__SHIFTOUT((x), XHCI_HCC_MAXPSASIZE_MASK)
     98      1.17     skrll #define	 XHCI_HCC_XECP_MASK	__BITS(31, 16)		/* extended capabilities pointer */
     99      1.17     skrll #define	 XHCI_HCC_XECP(x)	__SHIFTOUT((x), XHCI_HCC_XECP_MASK)
    100       1.5     skrll 
    101      1.16     skrll #define	XHCI_DBOFF		0x14	/* RO doorbell offset */
    102      1.16     skrll #define	XHCI_RTSOFF		0x18	/* RO runtime register space offset */
    103      1.17     skrll #define XHCI_HCCPARAMS2		0x1c	/* RO capability parameters 2 */
    104      1.17     skrll #define	 XHCI_HCC2_U3C(x)	__SHIFTOUT((x), __BIT(0))	/* U3 Entry capable */
    105      1.17     skrll #define	 XHCI_HCC2_CMC(x)	__SHIFTOUT((x), __BIT(1))	/* CEC MaxExLatTooLg */
    106      1.17     skrll #define	 XHCI_HCC2_FSC(x)	__SHIFTOUT((x), __BIT(2))	/* Foce Save Context */
    107      1.17     skrll #define	 XHCI_HCC2_CTC(x)	__SHIFTOUT((x), __BIT(3))	/* Compliance Transc */
    108      1.17     skrll #define	 XHCI_HCC2_LEC(x)	__SHIFTOUT((x), __BIT(4))	/* Large ESIT Paylod */
    109      1.17     skrll #define	 XHCI_HCC2_CIC(x)	__SHIFTOUT((x), __BIT(5))	/* Configuration Inf */
    110      1.17     skrll #define	 XHCI_HCC2_ETC(x)	__SHIFTOUT((x), __BIT(6))	/* Extended TBC */
    111      1.17     skrll #define	 XHCI_HCC2_ETC_TSC(x)	__SHIFTOUT((x), __BIT(7))	/* ExtTBC TRB Status */
    112      1.17     skrll #define	 XHCI_HCC2_GSC(x)	__SHIFTOUT((x), __BIT(8))	/* Get/Set Extended Property */
    113      1.17     skrll #define	 XHCI_HCC2_VTC(x)	__SHIFTOUT((x), __BIT(9))	/* Virt. Based Trust */
    114      1.17     skrll 
    115      1.17     skrll #define XHCI_VTIOSOFF		0x20	/* RO Virtualization Base Trusted IO Offset */
    116       1.1  jakllsch 
    117       1.1  jakllsch /* XHCI operational registers.  Offset given by XHCI_CAPLENGTH register */
    118       1.1  jakllsch #define	XHCI_USBCMD		0x00	/* XHCI command */
    119      1.17     skrll #define	 XHCI_CMD_RS		__BIT(0)	/* RW Run/Stop */
    120      1.17     skrll #define	 XHCI_CMD_HCRST		__BIT(1)	/* RW Host Controller Reset */
    121      1.17     skrll #define	 XHCI_CMD_INTE		__BIT(2)	/* RW Interrupter Enable */
    122      1.17     skrll #define	 XHCI_CMD_HSEE		__BIT(3)	/* RW Host System Error Enable */
    123      1.17     skrll #define	 XHCI_CMD_LHCRST	__BIT(7)	/* RO/RW Light Host Controller Reset */
    124      1.17     skrll #define	 XHCI_CMD_CSS		__BIT(8)	/* RW Controller Save State */
    125      1.17     skrll #define	 XHCI_CMD_CRS		__BIT(9)	/* RW Controller Restore State */
    126      1.17     skrll #define	 XHCI_CMD_EWE		__BIT(10)	/* RW Enable Wrap Event */
    127      1.17     skrll #define	 XHCI_CMD_EU3S		__BIT(11)	/* RW Enable U3 MFINDEX Stop */
    128      1.17     skrll #define	 XHCI_CMD_CME		__BIT(13)	/* RW CEM Enable */
    129      1.17     skrll #define	 XHCI_CMD_ETE		__BIT(14)	/* RW Extended TBC Enable */
    130      1.17     skrll #define	 XHCI_CMD_TSC_EN	__BIT(15)	/* RW Extended TBC TRB Status Enable */
    131      1.17     skrll #define	 XHCI_CMD_VTIOE		__BIT(16)	/* RW VTIO Enable */
    132      1.17     skrll 
    133       1.6     skrll #define	XHCI_WAIT_CNR		100		/* in 1ms */
    134       1.6     skrll #define	XHCI_WAIT_HCRST		100		/* in 1ms */
    135  1.18.6.1   thorpej #define	XHCI_WAIT_RSS		100		/* in 1ms */
    136  1.18.6.1   thorpej #define	XHCI_WAIT_SSS		100		/* in 1ms */
    137  1.18.6.1   thorpej #define	XHCI_WAIT_PLS_U0	100		/* in 1ms */
    138  1.18.6.1   thorpej #define	XHCI_WAIT_PLS_U3	10		/* in 1ms */
    139       1.6     skrll 
    140       1.1  jakllsch #define	XHCI_USBSTS		0x04	/* XHCI status */
    141      1.17     skrll #define	 XHCI_STS_HCH		__BIT(0)	/* RO - Host Controller Halted */
    142      1.17     skrll #define	 XHCI_STS_RSVDZ0	__BIT(1)	/* RsvdZ - 1:1 */
    143      1.17     skrll #define	 XHCI_STS_HSE		__BIT(2)	/* RW - Host System Error */
    144      1.17     skrll #define	 XHCI_STS_EINT		__BIT(3)	/* RW - Event Interrupt */
    145      1.17     skrll #define	 XHCI_STS_PCD		__BIT(4)	/* RW - Port Change Detect */
    146      1.14     skrll #define	 XHCI_STS_RSVDZ1	__BITS(7, 5)	/* RsvdZ - 7:5 */
    147      1.17     skrll #define	 XHCI_STS_SSS		__BIT(8)	/* RO - Save State Status */
    148      1.17     skrll #define	 XHCI_STS_RSS		__BIT(9)	/* RO - Restore State Status */
    149      1.17     skrll #define	 XHCI_STS_SRE		__BIT(10)	/* RW - Save/Restore Error */
    150      1.17     skrll #define	 XHCI_STS_CNR		__BIT(11)	/* RO - Controller Not Ready */
    151      1.17     skrll #define	 XHCI_STS_HCE		__BIT(12)	/* RO - Host Controller Error */
    152      1.17     skrll #define	 XHCI_STS_RSVDP0	__BITS(13, 31)	/* RsvdP - 31:13 */
    153       1.5     skrll 
    154       1.1  jakllsch #define	XHCI_PAGESIZE		0x08	/* XHCI page size mask */
    155      1.17     skrll #define	 XHCI_PAGESIZE_4K	__BIT(0)	/* 4K Page Size */
    156      1.17     skrll #define	 XHCI_PAGESIZE_8K	__BIT(1)	/* 8K Page Size */
    157      1.17     skrll #define	 XHCI_PAGESIZE_16K	__BIT(2)	/* 16K Page Size */
    158      1.17     skrll #define	 XHCI_PAGESIZE_32K	__BIT(3)	/* 32K Page Size */
    159      1.17     skrll #define	 XHCI_PAGESIZE_64K	__BIT(4)	/* 64K Page Size */
    160      1.17     skrll #define	 XHCI_PAGESIZE_128K	__BIT(5)	/* 128K Page Size */
    161      1.17     skrll #define	 XHCI_PAGESIZE_256K	__BIT(6)	/* 256K Page Size */
    162      1.17     skrll #define	 XHCI_PAGESIZE_512K	__BIT(7)	/* 512K Page Size */
    163      1.17     skrll #define	 XHCI_PAGESIZE_1M	__BIT(8)	/* 1M Page Size */
    164      1.17     skrll #define	 XHCI_PAGESIZE_2M	__BIT(9)	/* 2M Page Size */
    165      1.17     skrll /* ... extends to 128M */
    166       1.5     skrll 
    167      1.16     skrll #define	XHCI_DNCTRL		0x14	/* XHCI device notification control */
    168      1.17     skrll #define	 XHCI_DNCTRL_MASK(n)	__BIT((n))
    169       1.5     skrll 
    170      1.17     skrll /* 5.4.5 Command Ring Control Register */
    171       1.1  jakllsch #define	XHCI_CRCR		0x18	/* XHCI command ring control */
    172      1.17     skrll #define	 XHCI_CRCR_LO_RCS	__BIT(0)	/* RW - consumer cycle state */
    173      1.17     skrll #define	 XHCI_CRCR_LO_CS	__BIT(1)	/* RW - command stop */
    174      1.17     skrll #define	 XHCI_CRCR_LO_CA	__BIT(2)	/* RW - command abort */
    175      1.17     skrll #define	 XHCI_CRCR_LO_CRR	__BIT(3)	/* RW - command ring running */
    176      1.17     skrll #define	 XHCI_CRCR_LO_MASK	__BITS(31, 6)
    177       1.5     skrll 
    178       1.9     skrll #define	XHCI_CRCR_HI		0x1c	/* XHCI command ring control */
    179      1.17     skrll 
    180      1.17     skrll /* 5.4.6 Device Context Base Address Array Pointer Registers */
    181       1.1  jakllsch #define	XHCI_DCBAAP		0x30	/* XHCI dev context BA pointer */
    182       1.1  jakllsch #define	XHCI_DCBAAP_HI		0x34	/* XHCI dev context BA pointer */
    183      1.17     skrll 
    184      1.17     skrll /* 5.4.7 Configure Register */
    185       1.1  jakllsch #define	XHCI_CONFIG		0x38
    186      1.17     skrll #define	 XHCI_CONFIG_SLOTS_MASK	__BITS(7, 0)	/* RW - number of device slots enabled */
    187      1.17     skrll #define	 XHCI_CONFIG_U3E	__BIT(8)	/* RW - U3 Entry Enable */
    188      1.17     skrll #define	 XHCI_CONFIG_CIE	__BIT(9)	/* RW - Configuration Information Enable */
    189       1.1  jakllsch 
    190      1.17     skrll /* 5.4.8 XHCI port status registers */
    191       1.9     skrll #define	XHCI_PORTSC(n)		(0x3f0 + (0x10 * (n)))	/* XHCI port status */
    192      1.17     skrll #define	 XHCI_PS_CCS		__BIT(0)	/* RO - current connect status */
    193      1.17     skrll #define	 XHCI_PS_PED		__BIT(1)	/* RW - port enabled / disabled */
    194      1.17     skrll #define	 XHCI_PS_OCA		__BIT(3)	/* RO - over current active */
    195      1.17     skrll #define	 XHCI_PS_PR		__BIT(4)	/* RW - port reset */
    196      1.17     skrll #define	 XHCI_PS_PLS_MASK	__BITS(8, 5)	/* RW - port link state */
    197      1.17     skrll #define	 XHCI_PS_PLS_GET(x)	__SHIFTOUT((x), XHCI_PS_PLS_MASK)	/* RW - port link state */
    198      1.17     skrll #define	 XHCI_PS_PLS_SET(x)	__SHIFTIN((x), XHCI_PS_PLS_MASK)	/* RW - port link state */
    199      1.17     skrll 
    200      1.17     skrll #define  XHCI_PS_PLS_SETU0	0
    201      1.17     skrll #define  XHCI_PS_PLS_SETU2	2
    202      1.17     skrll #define  XHCI_PS_PLS_SETU3	3
    203      1.17     skrll #define  XHCI_PS_PLS_SETDISC	5
    204      1.17     skrll #define  XHCI_PS_PLS_SETCOMP	10
    205      1.17     skrll #define  XHCI_PS_PLS_SETRESUME	15
    206      1.17     skrll 
    207      1.17     skrll #define  XHCI_PS_PLS_U0		0
    208      1.17     skrll #define  XHCI_PS_PLS_U1		1
    209      1.17     skrll #define  XHCI_PS_PLS_U2		2
    210      1.17     skrll #define  XHCI_PS_PLS_U3		3
    211      1.17     skrll #define  XHCI_PS_PLS_DISABLED	4
    212      1.17     skrll #define  XHCI_PS_PLS_RXDETECT	5
    213      1.17     skrll #define  XHCI_PS_PLS_INACTIVE	6
    214      1.17     skrll #define  XHCI_PS_PLS_POLLING	7
    215      1.17     skrll #define  XHCI_PS_PLS_RECOVERY	8
    216      1.17     skrll #define  XHCI_PS_PLS_HOTRESET	9
    217      1.17     skrll #define  XHCI_PS_PLS_COMPLIANCE	10
    218      1.17     skrll #define  XHCI_PS_PLS_TEST	11
    219      1.17     skrll #define  XHCI_PS_PLS_RESUME	15
    220      1.17     skrll 
    221      1.17     skrll #define	 XHCI_PS_PP		__BIT(9)	/* RW - port power */
    222      1.17     skrll #define	 XHCI_PS_SPEED_MASK	__BITS(13, 10)	/* RO - port speed */
    223      1.17     skrll #define	 XHCI_PS_SPEED_GET(x)	__SHIFTOUT((x), XHCI_PS_SPEED_MASK)
    224       1.5     skrll #define	 XHCI_PS_SPEED_FS	1
    225       1.5     skrll #define	 XHCI_PS_SPEED_LS	2
    226       1.5     skrll #define	 XHCI_PS_SPEED_HS	3
    227       1.5     skrll #define	 XHCI_PS_SPEED_SS	4
    228      1.17     skrll #define	 XHCI_PS_PIC_MASK	__BITS(15, 14)	/* RW - port indicator */
    229      1.17     skrll #define	 XHCI_PS_PIC_GET(x)	__SHIFTOUT((x), XHCI_PS_PIC_MASK)
    230      1.17     skrll #define	 XHCI_PS_PIC_SET(x)	__SHIFTIN((x), XHCI_PS_PIC_MASK)
    231      1.17     skrll #define	 XHCI_PS_LWS		__BIT(16)	/* RW - port link state write strobe */
    232      1.17     skrll #define	 XHCI_PS_CSC		__BIT(17)	/* RW - connect status change */
    233      1.17     skrll #define	 XHCI_PS_PEC		__BIT(18)	/* RW - port enable/disable change */
    234      1.17     skrll #define	 XHCI_PS_WRC		__BIT(19)	/* RW - warm port reset change */
    235      1.17     skrll #define	 XHCI_PS_OCC		__BIT(20)	/* RW - over-current change */
    236      1.17     skrll #define	 XHCI_PS_PRC		__BIT(21)	/* RW - port reset change */
    237      1.17     skrll #define	 XHCI_PS_PLC		__BIT(22)	/* RW - port link state change */
    238      1.17     skrll #define	 XHCI_PS_CEC		__BIT(23)	/* RW - config error change */
    239      1.17     skrll #define	 XHCI_PS_CAS		__BIT(24)	/* RO - cold attach status */
    240      1.17     skrll #define	 XHCI_PS_WCE		__BIT(25)	/* RW - wake on connect enable */
    241      1.17     skrll #define	 XHCI_PS_WDE		__BIT(26)	/* RW - wake on disconnect enable */
    242      1.17     skrll #define	 XHCI_PS_WOE		__BIT(27)	/* RW - wake on over-current enable */
    243      1.17     skrll #define	 XHCI_PS_DR		__BIT(30)	/* RO - device removable */
    244      1.17     skrll #define	 XHCI_PS_WPR		__BIT(31)	/* RW - warm port reset */
    245       1.5     skrll #define	 XHCI_PS_CLEAR		0x80FF01FFU	/* command bits */
    246       1.1  jakllsch 
    247      1.17     skrll /* 5.4.9 Port PM Status and Control Register */
    248       1.9     skrll #define	XHCI_PORTPMSC(n)	(0x3f4 + (0x10 * (n)))	/* XHCI status and control */
    249      1.17     skrll /* 5.4.9.1 */
    250      1.17     skrll #define	 XHCI_PM3_U1TO_MASK	__BITS(7, 0)	/* RW - U1 timeout */
    251      1.17     skrll #define	 XHCI_PM3_U1TO_GET(x)	__SHIFTOUT((x), XHCI_PM3_U1TO_MASK)
    252      1.17     skrll #define	 XHCI_PM3_U1TO_SET(x)	__SHIFTIN((x), XHCI_PM3_U1TO_MASK)
    253      1.17     skrll #define	 XHCI_PM3_U2TO_MASK	__BITS(15, 8)	/* RW - U2 timeout */
    254      1.17     skrll #define	 XHCI_PM3_U2TO_GET(x)	__SHIFTOUT((x), XHCI_PM3_U2TO_MASK)
    255      1.17     skrll #define	 XHCI_PM3_U2TO_SET(x)	__SHIFTIN((x), XHCI_PM3_U2TO_MASK)
    256      1.17     skrll #define	 XHCI_PM3_FLA		__BIT(16)	/* RW - Force Link PM Accept */
    257      1.17     skrll 
    258      1.17     skrll /* 5.4.9.2 */
    259      1.17     skrll #define	 XHCI_PM2_L1S_MASK	__BITS(2, 0)	/* RO - L1 status */
    260      1.17     skrll #define	 XHCI_PM2_L1S_GET(x)	__SHIFTOUT((x), XHCI_PM2_L1S_MASK)
    261      1.17     skrll #define	 XHCI_PM2_RWE		__BIT(3)	/* RW - remote wakup enable */
    262      1.17     skrll #define	 XHCI_PM2_BESL_MASK	__BITS(7, 4)	/* RW - Best Effort Service Latency */
    263      1.17     skrll #define	 XHCI_PM2_BESL_GET(x)	__SHIFTOUT((x), XHCI_PM2_BESL_MASK)
    264      1.17     skrll #define	 XHCI_PM2_BESL_SET(x)	__SHIFTIN((x), XHCI_PM2_BESL_MASK)
    265      1.17     skrll #define	 XHCI_PM2_L1SLOT_MASK	__BITS(15, 8)	/* RW - L1 device slot */
    266      1.17     skrll #define	 XHCI_PM2_L1SLOT_GET(x)	__SHIFTOUT((x), XHCI_PM2_L1SLOT_MASK)
    267      1.17     skrll #define	 XHCI_PM2_L1SLOT_SET(x)	__SHIFTIN((x), XHCI_PM2_L1SLOT_MASK)
    268      1.17     skrll #define	 XHCI_PM2_HLE		__BIT(16)	/* RW - hardware LPM enable */
    269      1.17     skrll #define	 XHCI_PM2_PTC_MASK	__BITS(31, 28)	/* RW - port test control */
    270      1.17     skrll #define	 XHCI_PM2_PTC_GET(x)	__SHIFTOUT((x), XHCI_PM2_PTC_MASK)
    271      1.17     skrll #define	 XHCI_PM2_PTC_SET(x)	__SHIFTOUT((x), XHCI_PM2_PTC_MASK)
    272       1.5     skrll 
    273      1.17     skrll /* 5.4.10 Port Link Info Register */
    274       1.9     skrll #define	XHCI_PORTLI(n)		(0x3f8 + (0x10 * (n)))	/* XHCI port link info */
    275      1.17     skrll /* 5.4.10.1 */
    276      1.17     skrll #define	 XHCI_PLI3_ERR_MASK	__BITS(15, 0)	/* RW - port link errors */
    277      1.17     skrll #define	 XHCI_PLI3_ERR_GET(x)	__SHIFTOUT((x), XHCI_PLI3_ERR_MASK)
    278      1.17     skrll #define	 XHCI_PLI3_RLC_MASK	__BITS(19, 16)	/* RO - Rx Lane Count */
    279      1.17     skrll #define	 XHCI_PLI3_RLC_GET	__SHIFTOUT((x), XHCI_PLI3_RLC_MASK)
    280      1.17     skrll #define	 XHCI_PLI3_TLC_MASK	__BITS(23, 20)	/* RO - Tx Lane Count */
    281      1.17     skrll #define	 XHCI_PLI3_TLC_GET	__SHIFTOUT((x), XHCI_PLI3_TLC_MASK)
    282      1.17     skrll 
    283      1.17     skrll /* 5.4.11 */
    284      1.17     skrll #define	XHCI_PORTHLPMC(n)	(0x3fc + (0x10 * (n)))	/* XHCI port hardware LPM control */
    285      1.17     skrll /* 5.4.11.1 */
    286      1.17     skrll #define	XHCI_PLMC3_LSEC_MASK	__BITS(15, 0)	/* RW - Link Soft Error Count */
    287      1.17     skrll #define	XHCI_PLMC3_LSEC_GET(x)	__SHIFTOUT((x), XHCI_PLMC3_LSEC_MASK)
    288       1.1  jakllsch 
    289      1.18     skrll /* 5.5.1 */
    290       1.1  jakllsch /* XHCI runtime registers.  Offset given by XHCI_CAPLENGTH + XHCI_RTSOFF registers */
    291      1.18     skrll #define	XHCI_MFINDEX		0x0000
    292      1.18     skrll #define	 XHCI_MFINDEX_MASK	__BITS(13, 0)	/* RO - microframe index */
    293      1.18     skrll #define	 XHCI_MFINDEX_GET(x)	__SHIFTOUT((x), XHCI_MFINDEX_MASK)
    294      1.18     skrll 
    295      1.18     skrll /* 5.5.2 Interrupter Register set */
    296      1.18     skrll /* 5.5.2.1 interrupt management */
    297      1.18     skrll #define	XHCI_IMAN(n)		(0x0020 + (0x20 * (n)))
    298      1.17     skrll #define	 XHCI_IMAN_INTR_PEND	__BIT(0)	/* RW - interrupt pending */
    299      1.17     skrll #define	 XHCI_IMAN_INTR_ENA	__BIT(1)	/* RW - interrupt enable */
    300       1.5     skrll 
    301      1.18     skrll /* 5.5.2.2 Interrupter Moderation */
    302       1.1  jakllsch #define	XHCI_IMOD(n)		(0x0024 + (0x20 * (n)))	/* XHCI interrupt moderation */
    303      1.18     skrll #define	 XHCI_IMOD_IVAL_MASK	__BITS(15,0)	/* 250ns unit */
    304      1.18     skrll #define	 XHCI_IMOD_IVAL_GET(x)	__SHIFTOUT((x), XHCI_IMOD_IVAL_MASK)
    305      1.18     skrll #define	 XHCI_IMOD_IVAL_SET(x)	__SHIFTIN((x), XHCI_IMOD_IVAL_MASK)
    306      1.18     skrll #define	 XHCI_IMOD_ICNT_MASK	__BITS(31, 16)	/* 250ns unit */
    307      1.18     skrll #define	 XHCI_IMOD_ICNT_GET(x)	__SHIFTOUT((x), XHCI_IMOD_ICNT_MASK)
    308      1.18     skrll #define	 XHCI_IMOD_ICNT_SET(x)	__SHIFTIN((x), XHCI_IMOD_ICNT_MASK)
    309       1.5     skrll #define	 XHCI_IMOD_DEFAULT	0x000001F4U	/* 8000 IRQ/second */
    310       1.5     skrll #define	 XHCI_IMOD_DEFAULT_LP	0x000003E8U	/* 4000 IRQ/sec for LynxPoint */
    311       1.5     skrll 
    312      1.18     skrll /* 5.5.2.3 Event Ring */
    313      1.18     skrll /* 5.5.2.3.1 Event Ring Segment Table Size */
    314      1.18     skrll #define	XHCI_ERSTSZ(n)		(0x0028 + (0x20 * (n)))
    315      1.18     skrll #define	 XHCI_ERSTS_MASK	__BITS(15, 0)	/* Event Ring Segment Table Size */
    316      1.18     skrll #define	 XHCI_ERSTS_GET(x)	__SHIFTOUT((x), XHCI_ERSTS_MASK)
    317      1.18     skrll #define	 XHCI_ERSTS_SET(x)	__SHIFTIN((x), XHCI_ERSTS_MASK)
    318      1.18     skrll 
    319      1.18     skrll /* 5.5.2.3.2 Event Ring Segment Table Base Address Register */
    320      1.18     skrll #define	XHCI_ERSTBA(n)		(0x0030 + (0x20 * (n)))
    321      1.18     skrll #define	 XHCI_ERSTBA_MASK	__BIT(31,6)	/* RW - segment base address (low) */
    322      1.18     skrll #define	XHCI_ERSTBA_HI(n)	(0x0034 + (0x20 * (n)))
    323      1.18     skrll 
    324      1.18     skrll /* 5.5.2.3.3 Event Ring Dequeue Pointer */
    325      1.18     skrll #define	XHCI_ERDP(n)		(0x0038 + (0x20 * (n)))
    326      1.18     skrll #define	 XHCI_ERDP_DESI_MASK	__BITS(2,0)	/* RO - dequeue segment index */
    327      1.18     skrll #define	 XHCI_ERDP_GET_DESI(x)	__SHIFTOUT(x), XHCI_ERDP_DESI_MASK)
    328      1.18     skrll #define	 XHCI_ERDP_BUSY		__BIT(3)	/* RW - event handler busy */
    329      1.18     skrll #define	 XHCI_ERDP_PTRLO_MASK	__BIT(31,4)	/* RW - dequeue pointer (low) */
    330      1.18     skrll #define	XHCI_ERDP_HI(n)		(0x003C + (0x20 * (n)))
    331       1.1  jakllsch 
    332      1.18     skrll /* 5.6 XHCI doorbell registers. Offset given by XHCI_CAPLENGTH + XHCI_DBOFF registers */
    333       1.1  jakllsch #define	XHCI_DOORBELL(n)	(0x0000 + (4 * (n)))
    334      1.18     skrll #define	 XHCI_DB_TARGET_MASK	__BITS(7, 0)	/* RW - doorbell target */
    335      1.18     skrll #define	 XHCI_DB_TARGET_GET(x)	__SHIFTOUT((x), XHCI_DB_TARGET_MASK)
    336      1.18     skrll #define	 XHCI_DB_TARGET_SET(x)	__SHIFTIN((x), XHCI_DB_TARGET_MASK)
    337      1.18     skrll #define	 XHCI_DB_SID_MASK	__BITS(31, 16)	/* RW - doorbell stream ID */
    338      1.18     skrll #define	 XHCI_DB_SID_GET(x)	__SHIFTOUT((x), XHCI_DB_SID_MASK)
    339      1.18     skrll #define	 XHCI_DB_SID_SET(x)	__SHIFTIN((x), XHCI_DB_SID_MASK)
    340       1.1  jakllsch 
    341       1.9     skrll /* 7 xHCI Extendeded capabilities */
    342      1.18     skrll #define	XHCI_XECP_ID_MASK	__BITS(7, 0)
    343      1.18     skrll #define	XHCI_XECP_ID(x)		__SHIFTOUT((x), XHCI_XECP_ID_MASK)
    344      1.18     skrll #define	XHCI_XECP_NEXT_MASK	__BITS(15, 8)
    345      1.18     skrll #define	XHCI_XECP_NEXT(x)	__SHIFTOUT((x), XHCI_XECP_NEXT_MASK)
    346       1.1  jakllsch 
    347       1.3     skrll /* XHCI extended capability ID's */
    348       1.3     skrll #define	XHCI_ID_USB_LEGACY	0x0001	/* USB Legacy Support */
    349       1.8     skrll #define	 XHCI_XECP_USBLEGSUP	0x0000	/* Legacy Support Capability Reg */
    350       1.3     skrll #define	 XHCI_XECP_USBLEGCTLSTS	0x0004	/* Legacy Support Ctrl & Status Reg */
    351       1.3     skrll #define	XHCI_ID_PROTOCOLS	0x0002	/* Supported Protocol */
    352       1.3     skrll #define	XHCI_ID_POWER_MGMT	0x0003	/* Extended Power Management */
    353       1.3     skrll #define	XHCI_ID_VIRTUALIZATION	0x0004	/* I/O Virtualization */
    354       1.3     skrll #define	XHCI_ID_MSG_IRQ		0x0005	/* Message Interrupt */
    355       1.3     skrll #define	XHCI_ID_USB_LOCAL_MEM	0x0006	/* Local Memory */
    356       1.3     skrll #define	XHCI_ID_USB_DEBUG	0x000A	/* USB Debug Capability */
    357       1.3     skrll #define	XHCI_ID_XMSG_IRQ	0x0011	/* Extended Message Interrupt */
    358       1.1  jakllsch 
    359       1.9     skrll /* 7.1 xHCI legacy support */
    360       1.9     skrll #define	XHCI_XECP_BIOS_SEM	0x0002
    361       1.9     skrll #define	XHCI_XECP_OS_SEM	0x0003
    362       1.9     skrll 
    363       1.9     skrll /* 7.2 xHCI Supported Protocol Capability */
    364      1.18     skrll #define	XHCI_XECP_USBID 	0x20425355
    365       1.9     skrll 
    366       1.9     skrll #define	XHCI_XECP_SP_W0_MINOR_MASK	__BITS(23, 16)
    367       1.9     skrll #define	XHCI_XECP_SP_W0_MINOR(x)	__SHIFTOUT((x), XHCI_XECP_SP_W0_MINOR_MASK)
    368       1.9     skrll #define	XHCI_XECP_SP_W0_MAJOR_MASK	__BITS(31, 24)
    369       1.9     skrll #define	XHCI_XECP_SP_W0_MAJOR(x)	__SHIFTOUT((x), XHCI_XECP_SP_W0_MAJOR_MASK)
    370       1.9     skrll 
    371       1.9     skrll #define	XHCI_XECP_SP_W8_CPO_MASK	__BITS(7, 0)
    372       1.9     skrll #define	XHCI_XECP_SP_W8_CPO(x)		__SHIFTOUT((x), XHCI_XECP_SP_W8_CPO_MASK)
    373       1.9     skrll #define	XHCI_XECP_SP_W8_CPC_MASK	__BITS(15, 8)
    374       1.9     skrll #define	XHCI_XECP_SP_W8_CPC(x)		__SHIFTOUT((x), XHCI_XECP_SP_W8_CPC_MASK)
    375       1.9     skrll #define	XHCI_XECP_SP_W8_PD_MASK		__BITS(27, 16)
    376       1.9     skrll #define	XHCI_XECP_SP_W8_PD(x)		__SHIFTOUT((x), XHCI_XECP_SP_W8_PD_MASK)
    377       1.9     skrll #define	XHCI_XECP_SP_W8_PSIC_MASK	__BITS(31, 28)
    378       1.9     skrll #define	XHCI_XECP_SP_W8_PSIC(x)		__SHIFTOUT((x), XHCI_XECP_SP_W8_PSIC_MASK)
    379       1.9     skrll 
    380       1.1  jakllsch #define XHCI_PAGE_SIZE(sc) ((sc)->sc_pgsz)
    381       1.1  jakllsch 
    382       1.1  jakllsch /* Chapter 6, Table 49 */
    383      1.17     skrll #define XHCI_DEVICE_CONTEXT_BASE_ADDRESS_ARRAY_ALIGN	64
    384      1.17     skrll #define XHCI_DEVICE_CONTEXT_ALIGN			64
    385      1.17     skrll #define XHCI_INPUT_CONTROL_CONTEXT_ALIGN		64
    386      1.17     skrll #define XHCI_SLOT_CONTEXT_ALIGN				32
    387      1.17     skrll #define XHCI_ENDPOINT_CONTEXT_ALIGN			32
    388      1.17     skrll #define XHCI_STREAM_CONTEXT_ALIGN			16
    389      1.17     skrll #define XHCI_STREAM_ARRAY_ALIGN				16
    390      1.17     skrll #define XHCI_TRANSFER_RING_SEGMENTS_ALIGN		16
    391      1.17     skrll #define XHCI_COMMAND_RING_SEGMENTS_ALIGN		64
    392      1.17     skrll #define XHCI_EVENT_RING_SEGMENTS_ALIGN			64
    393      1.17     skrll #define XHCI_EVENT_RING_SEGMENT_TABLE_ALIGN		64
    394      1.17     skrll #define XHCI_SCRATCHPAD_BUFFER_ARRAY_ALIGN		64
    395      1.17     skrll #define XHCI_SCRATCHPAD_BUFFERS_ALIGN			XHCI_PAGE_SIZE
    396       1.1  jakllsch 
    397      1.17     skrll #define XHCI_ERSTE_ALIGN				16
    398      1.17     skrll #define XHCI_TRB_ALIGN					16
    399       1.1  jakllsch 
    400       1.1  jakllsch struct xhci_trb {
    401       1.1  jakllsch 	uint64_t trb_0;
    402       1.1  jakllsch 	uint32_t trb_2;
    403      1.17     skrll #define XHCI_TRB_2_ERROR_MASK		__BITS(31, 24)
    404      1.17     skrll #define XHCI_TRB_2_ERROR_GET(x)		__SHIFTOUT((x), XHCI_TRB_2_ERROR_MASK)
    405      1.17     skrll #define XHCI_TRB_2_ERROR_SET(x)		__SHIFTIN((x), XHCI_TRB_2_ERROR_MASK)
    406      1.17     skrll 
    407      1.17     skrll #define XHCI_TRB_2_TDSZ_MASK		__BITS(21, 17)	/* TD Size */
    408      1.17     skrll #define XHCI_TRB_2_TDSZ_GET(x)		__SHIFTOUT((x), XHCI_TRB_2_TDSZ_MASK)
    409      1.17     skrll #define XHCI_TRB_2_TDSZ_SET(x)		__SHIFTIN((x), XHCI_TRB_2_TDSZ_MASK)
    410      1.17     skrll #define XHCI_TRB_2_REM_MASK		__BITS(23, 0)
    411      1.17     skrll #define XHCI_TRB_2_REM_GET(x)		__SHIFTOUT((x), XHCI_TRB_2_REM_MASK)
    412      1.17     skrll #define XHCI_TRB_2_REM_SET(x)		__SHIFTIN((x), XHCI_TRB_2_REM_MASK)
    413      1.17     skrll 
    414      1.17     skrll #define XHCI_TRB_2_BYTES_MASK		__BITS(16, 0)
    415      1.17     skrll #define XHCI_TRB_2_BYTES_GET(x)		__SHIFTOUT((x), XHCI_TRB_2_BYTES_MASK)
    416      1.17     skrll #define XHCI_TRB_2_BYTES_SET(x)		__SHIFTIN((x), XHCI_TRB_2_BYTES_MASK)
    417      1.17     skrll #define XHCI_TRB_2_IRQ_MASK		__BITS(31, 22)
    418      1.17     skrll #define XHCI_TRB_2_IRQ_GET(x)		__SHIFTOUT((x), XHCI_TRB_2_IRQ_MASK)
    419      1.17     skrll #define XHCI_TRB_2_IRQ_SET(x)		__SHIFTIN((x), XHCI_TRB_2_IRQ_MASK)
    420      1.17     skrll #define XHCI_TRB_2_STREAM_MASK		__BITS(31, 16)
    421      1.17     skrll #define XHCI_TRB_2_STREAM_GET(x)	__SHIFTOUT((x), XHCI_TRB_2_STREAM_MASK)
    422      1.17     skrll #define XHCI_TRB_2_STREAM_SET(x)	__SHIFTIN((x), XHCI_TRB_2_STREAM_MASK)
    423       1.1  jakllsch 	uint32_t trb_3;
    424      1.17     skrll #define XHCI_TRB_3_TYPE_MASK		__BITS(15, 10)
    425      1.17     skrll #define XHCI_TRB_3_TYPE_GET(x)		__SHIFTOUT((x), XHCI_TRB_3_TYPE_MASK)
    426      1.17     skrll #define XHCI_TRB_3_TYPE_SET(x)		__SHIFTIN((x), XHCI_TRB_3_TYPE_MASK)
    427      1.17     skrll #define XHCI_TRB_3_CYCLE_BIT		__BIT(0)
    428      1.17     skrll #define XHCI_TRB_3_TC_BIT		__BIT(1)       /* command ring only */
    429      1.17     skrll #define XHCI_TRB_3_ENT_BIT		__BIT(1)       /* transfer ring only */
    430      1.17     skrll #define XHCI_TRB_3_ISP_BIT		__BIT(2)
    431      1.17     skrll #define XHCI_TRB_3_NSNOOP_BIT		__BIT(3)
    432      1.17     skrll #define XHCI_TRB_3_CHAIN_BIT		__BIT(4)
    433      1.17     skrll #define XHCI_TRB_3_IOC_BIT		__BIT(5)
    434      1.17     skrll #define XHCI_TRB_3_IDT_BIT		__BIT(6)
    435      1.17     skrll #define XHCI_TRB_3_TBC_MASK		__BITS(8, 7)
    436      1.17     skrll #define XHCI_TRB_3_TBC_GET(x)		__SHIFTOUT((x), XHCI_TRB_3_TBC_MASK)
    437      1.17     skrll #define XHCI_TRB_3_TBC_SET(x)		__SHIFTIN((x), XHCI_TRB_3_TBC_MASK)
    438      1.17     skrll #define XHCI_TRB_3_BEI_BIT		__BIT(9)
    439      1.17     skrll #define XHCI_TRB_3_DCEP_BIT		__BIT(9)
    440      1.17     skrll #define XHCI_TRB_3_PRSV_BIT		__BIT(9)
    441      1.17     skrll #define XHCI_TRB_3_BSR_BIT		__BIT(9)
    442      1.17     skrll 
    443      1.17     skrll #define XHCI_TRB_3_TRT_MASK		__BITS(17, 16)
    444      1.17     skrll #define XHCI_TRB_3_TRT_NONE		__SHIFTIN(0U, XHCI_TRB_3_TRT_MASK)
    445      1.17     skrll #define XHCI_TRB_3_TRT_OUT		__SHIFTIN(2U, XHCI_TRB_3_TRT_MASK)
    446      1.17     skrll #define XHCI_TRB_3_TRT_IN		__SHIFTIN(3U, XHCI_TRB_3_TRT_MASK)
    447      1.17     skrll #define XHCI_TRB_3_DIR_IN		__BIT(16)
    448      1.17     skrll #define XHCI_TRB_3_TLBPC_MASK		__BITS(19, 16)
    449      1.17     skrll #define XHCI_TRB_3_TLBPC_GET(x)		__SHIFTOUT((x), XHCI_TRB_3_TLBPC_MASK)
    450      1.17     skrll #define XHCI_TRB_3_TLBPC_SET(x)		__SHIFTIN((x), XHCI_TRB_3_TLBPC_MASK)
    451      1.17     skrll #define XHCI_TRB_3_EP_MASK		__BITS(20, 16)
    452      1.17     skrll #define XHCI_TRB_3_EP_GET(x)		__SHIFTOUT((x), XHCI_TRB_3_EP_MASK)
    453      1.17     skrll #define XHCI_TRB_3_EP_SET(x)		__SHIFTIN((x), XHCI_TRB_3_EP_MASK)
    454      1.17     skrll #define XHCI_TRB_3_FRID_MASK		__BITS(30, 20)
    455      1.17     skrll #define XHCI_TRB_3_FRID_GET(x)		__SHIFTOUT((x), XHCI_TRB_3_FRID_MASK)
    456      1.17     skrll #define XHCI_TRB_3_FRID_SET(x)		__SHIFTIN((x), XHCI_TRB_3_FRID_MASK)
    457      1.17     skrll #define XHCI_TRB_3_ISO_SIA_BIT		__BIT(31)
    458      1.17     skrll #define XHCI_TRB_3_SUSP_EP_BIT		__BIT(23)
    459      1.17     skrll #define XHCI_TRB_3_VFID_MASK		__BITS(23, 16)
    460      1.17     skrll #define XHCI_TRB_3_VFID_GET(x)		__SHIFTOUT((x), XHCI_TRB_3_VFID_MASK)
    461      1.17     skrll #define XHCI_TRB_3_VFID_SET(x)		__SHIFTIN((x), XHCI_TRB_3_VFID_MASK)
    462      1.17     skrll #define XHCI_TRB_3_SLOT_MASK		__BITS(31, 24)
    463      1.17     skrll #define XHCI_TRB_3_SLOT_GET(x)		__SHIFTOUT((x), XHCI_TRB_3_SLOT_MASK)
    464      1.17     skrll #define XHCI_TRB_3_SLOT_SET(x)		__SHIFTIN((x), XHCI_TRB_3_SLOT_MASK)
    465      1.17     skrll 
    466       1.1  jakllsch 	/* Commands */
    467       1.1  jakllsch #define XHCI_TRB_TYPE_RESERVED          0x00
    468       1.1  jakllsch #define XHCI_TRB_TYPE_NORMAL            0x01
    469       1.1  jakllsch #define XHCI_TRB_TYPE_SETUP_STAGE       0x02
    470       1.1  jakllsch #define XHCI_TRB_TYPE_DATA_STAGE        0x03
    471       1.1  jakllsch #define XHCI_TRB_TYPE_STATUS_STAGE      0x04
    472       1.1  jakllsch #define XHCI_TRB_TYPE_ISOCH             0x05
    473       1.1  jakllsch #define XHCI_TRB_TYPE_LINK              0x06
    474       1.1  jakllsch #define XHCI_TRB_TYPE_EVENT_DATA        0x07
    475       1.1  jakllsch #define XHCI_TRB_TYPE_NOOP              0x08
    476       1.1  jakllsch #define XHCI_TRB_TYPE_ENABLE_SLOT       0x09
    477       1.1  jakllsch #define XHCI_TRB_TYPE_DISABLE_SLOT      0x0A
    478       1.1  jakllsch #define XHCI_TRB_TYPE_ADDRESS_DEVICE    0x0B
    479       1.1  jakllsch #define XHCI_TRB_TYPE_CONFIGURE_EP      0x0C
    480       1.1  jakllsch #define XHCI_TRB_TYPE_EVALUATE_CTX      0x0D
    481       1.1  jakllsch #define XHCI_TRB_TYPE_RESET_EP          0x0E
    482       1.1  jakllsch #define XHCI_TRB_TYPE_STOP_EP           0x0F
    483       1.1  jakllsch #define XHCI_TRB_TYPE_SET_TR_DEQUEUE    0x10
    484       1.1  jakllsch #define XHCI_TRB_TYPE_RESET_DEVICE      0x11
    485       1.1  jakllsch #define XHCI_TRB_TYPE_FORCE_EVENT       0x12
    486       1.1  jakllsch #define XHCI_TRB_TYPE_NEGOTIATE_BW      0x13
    487       1.1  jakllsch #define XHCI_TRB_TYPE_SET_LATENCY_TOL   0x14
    488       1.1  jakllsch #define XHCI_TRB_TYPE_GET_PORT_BW       0x15
    489       1.1  jakllsch #define XHCI_TRB_TYPE_FORCE_HEADER      0x16
    490       1.1  jakllsch #define XHCI_TRB_TYPE_NOOP_CMD          0x17
    491       1.1  jakllsch 
    492       1.1  jakllsch 	/* Events */
    493       1.1  jakllsch #define XHCI_TRB_EVENT_TRANSFER         0x20
    494       1.1  jakllsch #define XHCI_TRB_EVENT_CMD_COMPLETE     0x21
    495       1.1  jakllsch #define XHCI_TRB_EVENT_PORT_STS_CHANGE  0x22
    496       1.1  jakllsch #define XHCI_TRB_EVENT_BW_REQUEST       0x23
    497       1.1  jakllsch #define XHCI_TRB_EVENT_DOORBELL         0x24
    498       1.1  jakllsch #define XHCI_TRB_EVENT_HOST_CTRL        0x25
    499       1.1  jakllsch #define XHCI_TRB_EVENT_DEVICE_NOTIFY    0x26
    500       1.1  jakllsch #define XHCI_TRB_EVENT_MFINDEX_WRAP     0x27
    501       1.1  jakllsch 
    502       1.1  jakllsch 	/* Error codes */
    503       1.1  jakllsch #define XHCI_TRB_ERROR_INVALID          0x00
    504       1.1  jakllsch #define XHCI_TRB_ERROR_SUCCESS          0x01
    505       1.1  jakllsch #define XHCI_TRB_ERROR_DATA_BUF         0x02
    506       1.1  jakllsch #define XHCI_TRB_ERROR_BABBLE           0x03
    507       1.1  jakllsch #define XHCI_TRB_ERROR_XACT             0x04
    508       1.1  jakllsch #define XHCI_TRB_ERROR_TRB              0x05
    509       1.1  jakllsch #define XHCI_TRB_ERROR_STALL            0x06
    510       1.1  jakllsch #define XHCI_TRB_ERROR_RESOURCE         0x07
    511       1.1  jakllsch #define XHCI_TRB_ERROR_BANDWIDTH        0x08
    512       1.1  jakllsch #define XHCI_TRB_ERROR_NO_SLOTS         0x09
    513       1.1  jakllsch #define XHCI_TRB_ERROR_STREAM_TYPE      0x0A
    514       1.1  jakllsch #define XHCI_TRB_ERROR_SLOT_NOT_ON      0x0B
    515       1.1  jakllsch #define XHCI_TRB_ERROR_ENDP_NOT_ON      0x0C
    516       1.1  jakllsch #define XHCI_TRB_ERROR_SHORT_PKT        0x0D
    517       1.1  jakllsch #define XHCI_TRB_ERROR_RING_UNDERRUN    0x0E
    518       1.1  jakllsch #define XHCI_TRB_ERROR_RING_OVERRUN     0x0F
    519       1.1  jakllsch #define XHCI_TRB_ERROR_VF_RING_FULL     0x10
    520       1.1  jakllsch #define XHCI_TRB_ERROR_PARAMETER        0x11
    521       1.1  jakllsch #define XHCI_TRB_ERROR_BW_OVERRUN       0x12
    522       1.1  jakllsch #define XHCI_TRB_ERROR_CONTEXT_STATE    0x13
    523       1.1  jakllsch #define XHCI_TRB_ERROR_NO_PING_RESP     0x14
    524       1.1  jakllsch #define XHCI_TRB_ERROR_EV_RING_FULL     0x15
    525       1.1  jakllsch #define XHCI_TRB_ERROR_INCOMPAT_DEV     0x16
    526       1.1  jakllsch #define XHCI_TRB_ERROR_MISSED_SERVICE   0x17
    527       1.1  jakllsch #define XHCI_TRB_ERROR_CMD_RING_STOP    0x18
    528       1.1  jakllsch #define XHCI_TRB_ERROR_CMD_ABORTED      0x19
    529       1.1  jakllsch #define XHCI_TRB_ERROR_STOPPED          0x1A
    530       1.1  jakllsch #define XHCI_TRB_ERROR_LENGTH           0x1B
    531       1.5     skrll #define XHCI_TRB_ERROR_STOPPED_SHORT    0x1C
    532       1.1  jakllsch #define XHCI_TRB_ERROR_BAD_MELAT        0x1D
    533       1.1  jakllsch #define XHCI_TRB_ERROR_ISOC_OVERRUN     0x1F
    534       1.1  jakllsch #define XHCI_TRB_ERROR_EVENT_LOST       0x20
    535       1.1  jakllsch #define XHCI_TRB_ERROR_UNDEFINED        0x21
    536       1.1  jakllsch #define XHCI_TRB_ERROR_INVALID_SID      0x22
    537       1.1  jakllsch #define XHCI_TRB_ERROR_SEC_BW           0x23
    538       1.1  jakllsch #define XHCI_TRB_ERROR_SPLIT_XACT       0x24
    539       1.1  jakllsch } __packed __aligned(XHCI_TRB_ALIGN);
    540       1.1  jakllsch #define XHCI_TRB_SIZE sizeof(struct xhci_trb)
    541       1.1  jakllsch 
    542      1.17     skrll /*
    543      1.17     skrll  * 6.2.2 Slot context
    544      1.17     skrll  */
    545      1.17     skrll #define XHCI_SCTX_0_ROUTE_MASK			__BITS(19, 0)
    546      1.17     skrll #define XHCI_SCTX_0_ROUTE_GET(x)		__SHIFTOUT((x), XHCI_SCTX_0_ROUTE_MASK)
    547      1.17     skrll #define XHCI_SCTX_0_ROUTE_SET(x)		__SHIFTIN((x), XHCI_SCTX_0_ROUTE_MASK)
    548      1.17     skrll #define XHCI_SCTX_0_SPEED_MASK			__BITS(23, 20)
    549      1.17     skrll #define XHCI_SCTX_0_SPEED_GET(x)		__SHIFTOUT((x), XHCI_SCTX_0_SPEED_MASK)
    550      1.17     skrll #define XHCI_SCTX_0_SPEED_SET(x)		__SHIFTIN((x), XHCI_SCTX_0_SPEED_MASK)
    551      1.17     skrll #define XHCI_SCTX_0_MTT_MASK			__BIT(25)
    552      1.17     skrll #define XHCI_SCTX_0_MTT_SET(x)			__SHIFTIN((x), XHCI_SCTX_0_MTT_MASK)
    553      1.17     skrll #define XHCI_SCTX_0_MTT_GET(x)                  __SHIFTOUT((x), XHCI_SCTX_0_MTT_MASK)
    554      1.17     skrll #define XHCI_SCTX_0_HUB_MASK			__BIT(26)
    555      1.17     skrll #define XHCI_SCTX_0_HUB_SET(x)			__SHIFTIN((x), XHCI_SCTX_0_HUB_MASK)
    556      1.17     skrll #define XHCI_SCTX_0_HUB_GET(x)			__SHIFTOUT((x), XHCI_SCTX_0_HUB_MASK)
    557      1.17     skrll #define XHCI_SCTX_0_CTX_NUM_MASK		__BITS(31, 27)
    558      1.17     skrll #define XHCI_SCTX_0_CTX_NUM_SET(x)		__SHIFTIN((x), XHCI_SCTX_0_CTX_NUM_MASK)
    559      1.17     skrll #define XHCI_SCTX_0_CTX_NUM_GET(x)		__SHIFTOUT((x), XHCI_SCTX_0_CTX_NUM_MASK)
    560      1.17     skrll 
    561      1.17     skrll #define XHCI_SCTX_1_MAX_EL_MASK			__BITS(15, 0)
    562      1.17     skrll #define XHCI_SCTX_1_MAX_EL_SET(x)		__SHIFTIN((x), XHCI_SCTX_1_MAX_EL_MASK)
    563      1.17     skrll #define XHCI_SCTX_1_MAX_EL_GET(x)		__SHIFTOUT((x), XHCI_SCTX_1_MAX_EL_MASK)
    564      1.17     skrll #define XHCI_SCTX_1_RH_PORT_MASK		__BITS(23, 16)
    565      1.17     skrll #define XHCI_SCTX_1_RH_PORT_SET(x)		__SHIFTIN((x), XHCI_SCTX_1_RH_PORT_MASK)
    566      1.17     skrll #define XHCI_SCTX_1_RH_PORT_GET(x)		__SHIFTOUT((x), XHCI_SCTX_1_RH_PORT_MASK)
    567      1.17     skrll #define XHCI_SCTX_1_NUM_PORTS_MASK		__BITS(31, 24)
    568      1.17     skrll #define XHCI_SCTX_1_NUM_PORTS_SET(x)		__SHIFTIN((x), XHCI_SCTX_1_NUM_PORTS_MASK)
    569      1.17     skrll #define XHCI_SCTX_1_NUM_PORTS_GET(x)		__SHIFTOUT((x), XHCI_SCTX_1_NUM_PORTS_MASK)
    570      1.17     skrll 
    571      1.17     skrll #define XHCI_SCTX_2_TT_HUB_SID_MASK		__BITS(7, 0)
    572      1.17     skrll #define XHCI_SCTX_2_TT_HUB_SID_SET(x)		__SHIFTIN((x), XHCI_SCTX_2_TT_HUB_SID_MASK)
    573      1.17     skrll #define XHCI_SCTX_2_TT_HUB_SID_GET(x)		__SHIFTOUT((x), XHCI_SCTX_2_TT_HUB_SID_MASK)
    574      1.17     skrll #define XHCI_SCTX_2_TT_PORT_NUM_MASK		__BITS(15, 8)
    575      1.17     skrll #define XHCI_SCTX_2_TT_PORT_NUM_SET(x)		__SHIFTIN((x), XHCI_SCTX_2_TT_PORT_NUM_MASK)
    576      1.17     skrll #define XHCI_SCTX_2_TT_PORT_NUM_GET(x)		__SHIFTOUT((x), XHCI_SCTX_2_TT_PORT_NUM_MASK)
    577      1.17     skrll #define XHCI_SCTX_2_TT_THINK_TIME_MASK		__BITS(17, 16)
    578      1.17     skrll #define XHCI_SCTX_2_TT_THINK_TIME_SET(x)	__SHIFTIN((x), XHCI_SCTX_2_TT_THINK_TIME_MASK)
    579      1.17     skrll #define XHCI_SCTX_2_TT_THINK_TIME_GET(x)	__SHIFTOUT((x), XHCI_SCTX_2_TT_THINK_TIME_MASK)
    580      1.17     skrll #define XHCI_SCTX_2_IRQ_TARGET_MASK		__BITS(31, 22)
    581      1.17     skrll #define XHCI_SCTX_2_IRQ_TARGET_SET(x)		__SHIFTIN((x), XHCI_SCTX_2_IRQ_TARGET_MASK)
    582      1.17     skrll #define XHCI_SCTX_2_IRQ_TARGET_GET(x)		__SHIFTOUT((x), XHCI_SCTX_2_IRQ_TARGET_MASK)
    583      1.17     skrll 
    584      1.17     skrll #define XHCI_SCTX_3_DEV_ADDR_MASK		__BITS(7, 0)
    585      1.17     skrll #define XHCI_SCTX_3_DEV_ADDR_SET(x)		__SHIFTIN((x), XHCI_SCTX_3_DEV_ADDR_MASK)
    586      1.17     skrll #define XHCI_SCTX_3_DEV_ADDR_GET(x)		__SHIFTOUT((x), XHCI_SCTX_3_DEV_ADDR_MASK)
    587      1.17     skrll #define XHCI_SCTX_3_SLOT_STATE_MASK		__BITS(31, 27)
    588      1.17     skrll #define XHCI_SCTX_3_SLOT_STATE_SET(x)		__SHIFTIN((x), XHCI_SCTX_3_SLOT_STATE_MASK)
    589      1.17     skrll #define XHCI_SCTX_3_SLOT_STATE_GET(x)		__SHIFTOUT((x), XHCI_SCTX_3_SLOT_STATE_MASK)
    590       1.3     skrll #define XHCI_SLOTSTATE_DISABLED			0 /* disabled or enabled */
    591       1.3     skrll #define XHCI_SLOTSTATE_ENABLED			0
    592       1.3     skrll #define XHCI_SLOTSTATE_DEFAULT			1
    593       1.3     skrll #define XHCI_SLOTSTATE_ADDRESSED		2
    594       1.3     skrll #define XHCI_SLOTSTATE_CONFIGURED		3
    595      1.18     skrll 
    596      1.17     skrll /*
    597      1.17     skrll  * 6.2.3 Endpoint Context
    598      1.17     skrll  * */
    599      1.17     skrll #define XHCI_EPCTX_0_EPSTATE_MASK		__BITS(2, 0)
    600      1.17     skrll #define XHCI_EPCTX_0_EPSTATE_SET(x)		__SHIFTIN((x), XHCI_EPCTX_0_EPSTATE_MASK)
    601      1.17     skrll #define XHCI_EPCTX_0_EPSTATE_GET(x)		__SHIFTOUT((x), XHCI_EPCTX_0_EPSTATE_MASK)
    602       1.3     skrll #define XHCI_EPSTATE_DISABLED			0
    603       1.3     skrll #define XHCI_EPSTATE_RUNNING			1
    604       1.3     skrll #define XHCI_EPSTATE_HALTED			2
    605       1.3     skrll #define XHCI_EPSTATE_STOPPED			3
    606       1.3     skrll #define XHCI_EPSTATE_ERROR			4
    607      1.17     skrll #define XHCI_EPCTX_0_MULT_MASK			__BITS(9, 8)
    608      1.17     skrll #define XHCI_EPCTX_0_MULT_SET(x)		__SHIFTIN((x), XHCI_EPCTX_0_MULT_MASK)
    609      1.17     skrll #define XHCI_EPCTX_0_MULT_GET(x)		__SHIFTOUT((x), XHCI_EPCTX_0_MULT_MASK)
    610      1.17     skrll #define XHCI_EPCTX_0_MAXP_STREAMS_MASK		__BITS(14, 10)
    611      1.17     skrll #define XHCI_EPCTX_0_MAXP_STREAMS_SET(x)	__SHIFTIN((x), XHCI_EPCTX_0_MAXP_STREAMS_MASK)
    612      1.17     skrll #define XHCI_EPCTX_0_MAXP_STREAMS_GET(x)	__SHIFTOUT((x), XHCI_EPCTX_0_MAXP_STREAMS_MASK)
    613      1.17     skrll #define XHCI_EPCTX_0_LSA_MASK			__BIT(15)
    614      1.17     skrll #define XHCI_EPCTX_0_LSA_SET(x)			__SHIFTIN((x), XHCI_EPCTX_0_LSA_MASK)
    615      1.17     skrll #define XHCI_EPCTX_0_LSA_GET(x)			__SHIFTOUT((x), XHCI_EPCTX_0_LSA_MASK)
    616      1.17     skrll #define XHCI_EPCTX_0_IVAL_MASK			__BITS(23, 16)
    617      1.17     skrll #define XHCI_EPCTX_0_IVAL_SET(x)                __SHIFTIN((x), XHCI_EPCTX_0_IVAL_MASK)
    618      1.17     skrll #define XHCI_EPCTX_0_IVAL_GET(x)                __SHIFTOUT((x), XHCI_EPCTX_0_IVAL_MASK)
    619      1.17     skrll #define XHCI_EPCTX_0_MAX_ESIT_PAYLOAD_HI_MASK	__BITS(31, 24)
    620       1.5     skrll #define XHCI_EPCTX_0_MAX_ESIT_PAYLOAD_HI_SET(x) __SHIFTIN((x), XHCI_EPCTX_0_MAX_ESIT_PAYLOAD_HI_MASK)
    621       1.5     skrll #define XHCI_EPCTX_0_MAX_ESIT_PAYLOAD_HI_GET(x) __SHIFTOUT((x), XHCI_EPCTX_0_MAX_ESIT_PAYLOAD_HI_MASK)
    622       1.1  jakllsch 
    623      1.17     skrll #define XHCI_EPCTX_1_CERR_MASK			__BITS(2, 1)
    624      1.17     skrll #define XHCI_EPCTX_1_CERR_SET(x)		__SHIFTIN((x), XHCI_EPCTX_1_CERR_MASK)
    625      1.17     skrll #define XHCI_EPCTX_1_CERR_GET(x)		__SHIFTOUT((x), XHCI_EPCTX_1_CERR_MASK)
    626      1.17     skrll #define XHCI_EPCTX_1_EPTYPE_MASK		__BITS(5, 3)
    627      1.17     skrll #define XHCI_EPCTX_1_EPTYPE_SET(x)		__SHIFTIN((x), XHCI_EPCTX_1_EPTYPE_MASK)
    628      1.17     skrll #define XHCI_EPCTX_1_EPTYPE_GET(x)		__SHIFTOUT((x), XHCI_EPCTX_1_EPTYPE_MASK)
    629      1.17     skrll #define XHCI_EPCTX_1_HID_MASK			__BIT(7)
    630      1.17     skrll #define XHCI_EPCTX_1_HID_SET(x)			__SHIFTIN((x), XHCI_EPCTX_1_HID_MASK)
    631      1.17     skrll #define XHCI_EPCTX_1_HID_GET(x)			__SHIFTOUT((x), XHCI_EPCTX_1_HID_MASK)
    632      1.17     skrll #define XHCI_EPCTX_1_MAXB_MASK			__BITS(15, 8)
    633      1.17     skrll #define XHCI_EPCTX_1_MAXB_SET(x)		__SHIFTIN((x), XHCI_EPCTX_1_MAXB_MASK)
    634      1.17     skrll #define XHCI_EPCTX_1_MAXB_GET(x)		__SHIFTOUT((x), XHCI_EPCTX_1_MAXB_MASK)
    635      1.17     skrll #define XHCI_EPCTX_1_MAXP_SIZE_MASK		__BITS(31, 16)
    636      1.17     skrll #define XHCI_EPCTX_1_MAXP_SIZE_SET(x)		__SHIFTIN((x), XHCI_EPCTX_1_MAXP_SIZE_MASK)
    637      1.17     skrll #define XHCI_EPCTX_1_MAXP_SIZE_GET(x)		__SHIFTOUT((x), XHCI_EPCTX_1_MAXP_SIZE_MASK)
    638      1.17     skrll 
    639      1.17     skrll 
    640      1.17     skrll #define XHCI_EPCTX_2_DCS_MASK			__BIT(0)
    641      1.17     skrll #define XHCI_EPCTX_2_DCS_SET(x)			__SHIFTIN((x), XHCI_EPCTX_2_DCS_MASK)
    642      1.17     skrll #define XHCI_EPCTX_2_DCS_GET(x)			__SHIFTOUT((x), XHCI_EPCTX_2_DCS_MASK)
    643      1.17     skrll #define XHCI_EPCTX_2_TR_DQ_PTR_MASK             0xFFFFFFFFFFFFFFF0ULL
    644      1.17     skrll 
    645      1.17     skrll #define XHCI_EPCTX_4_AVG_TRB_LEN_MASK		__BITS(15, 0)
    646      1.17     skrll #define XHCI_EPCTX_4_AVG_TRB_LEN_SET(x)		__SHIFTIN((x), XHCI_EPCTX_4_AVG_TRB_LEN_MASK)
    647      1.17     skrll #define XHCI_EPCTX_4_AVG_TRB_LEN_GET(x)         __SHIFTOUT((x), XHCI_EPCTX_4_AVG_TRB_LEN_MASK)
    648      1.17     skrll #define XHCI_EPCTX_4_MAX_ESIT_PAYLOAD_MASK	__BITS(16, 31)
    649      1.17     skrll #define XHCI_EPCTX_4_MAX_ESIT_PAYLOAD_SET(x)    __SHIFTIN((x), XHCI_EPCTX_4_MAX_ESIT_PAYLOAD_MASK)
    650      1.17     skrll #define XHCI_EPCTX_4_MAX_ESIT_PAYLOAD_GET(x)    __SHIFTOUT((x), XHCI_EPCTX_4_MAX_ESIT_PAYLOAD_MASK)
    651       1.1  jakllsch 
    652       1.1  jakllsch 
    653       1.1  jakllsch #define XHCI_INCTX_NON_CTRL_MASK        0xFFFFFFFCU
    654       1.1  jakllsch 
    655      1.17     skrll #define XHCI_INCTX_0_DROP_MASK(n)       __BIT((n))
    656       1.1  jakllsch 
    657      1.17     skrll #define XHCI_INCTX_1_ADD_MASK(n)        __BIT((n))
    658       1.1  jakllsch 
    659       1.1  jakllsch 
    660       1.1  jakllsch struct xhci_erste {
    661       1.1  jakllsch 	uint64_t       erste_0;		/* 63:6 base */
    662       1.1  jakllsch 	uint32_t       erste_2;		/* 15:0 trb count (16 to 4096) */
    663       1.1  jakllsch 	uint32_t       erste_3;		/* RsvdZ */
    664       1.1  jakllsch } __packed __aligned(XHCI_ERSTE_ALIGN);
    665       1.1  jakllsch #define XHCI_ERSTE_SIZE sizeof(struct xhci_erste)
    666       1.1  jakllsch 
    667       1.5     skrll #endif	/* _DEV_USB_XHCIREG_H_ */
    668