Home | History | Annotate | Line # | Download | only in usb
xhcireg.h revision 1.3
      1  1.3     skrll /* $NetBSD: xhcireg.h,v 1.3 2015/03/28 08:19:20 skrll Exp $ */
      2  1.1  jakllsch /* $FreeBSD$ */
      3  1.1  jakllsch 
      4  1.1  jakllsch /*-
      5  1.1  jakllsch  * Copyright (c) 2010 Hans Petter Selasky. All rights reserved.
      6  1.1  jakllsch  *
      7  1.1  jakllsch  * Redistribution and use in source and binary forms, with or without
      8  1.1  jakllsch  * modification, are permitted provided that the following conditions
      9  1.1  jakllsch  * are met:
     10  1.1  jakllsch  * 1. Redistributions of source code must retain the above copyright
     11  1.1  jakllsch  *    notice, this list of conditions and the following disclaimer.
     12  1.1  jakllsch  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  jakllsch  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  jakllsch  *    documentation and/or other materials provided with the distribution.
     15  1.1  jakllsch  *
     16  1.1  jakllsch  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     17  1.1  jakllsch  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     18  1.1  jakllsch  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     19  1.1  jakllsch  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     20  1.1  jakllsch  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     21  1.1  jakllsch  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     22  1.1  jakllsch  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     23  1.1  jakllsch  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     24  1.1  jakllsch  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25  1.1  jakllsch  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26  1.1  jakllsch  * SUCH DAMAGE.
     27  1.1  jakllsch  */
     28  1.1  jakllsch 
     29  1.1  jakllsch #ifndef _XHCIREG_H_
     30  1.1  jakllsch #define	_XHCIREG_H_
     31  1.1  jakllsch 
     32  1.1  jakllsch /* XHCI PCI config registers */
     33  1.1  jakllsch #define	PCI_CBMEM		0x10	/* configuration base MEM */
     34  1.1  jakllsch #define	PCI_INTERFACE_XHCI	0x30
     35  1.1  jakllsch 
     36  1.1  jakllsch #define	PCI_USBREV		0x60	/* RO USB protocol revision */
     37  1.1  jakllsch #define	 PCI_USBREV_MASK	0xFF
     38  1.1  jakllsch #define	 PCI_USBREV_3_0		0x30	/* USB 3.0 */
     39  1.1  jakllsch #define	PCI_XHCI_FLADJ		0x61	/* RW frame length adjust */
     40  1.1  jakllsch 
     41  1.3     skrll #define	PCI_XHCI_INTEL_XUSB2PR	0xD0    /* Intel USB2 Port Routing */
     42  1.3     skrll #define	PCI_XHCI_INTEL_USB2PRM	0xD4    /* Intel USB2 Port Routing Mask */
     43  1.3     skrll #define	PCI_XHCI_INTEL_USB3_PSSEN 0xD8  /* Intel USB3 Port SuperSpeed Enable */
     44  1.3     skrll #define	PCI_XHCI_INTEL_USB3PRM	0xDC    /* Intel USB3 Port Routing Mask */
     45  1.3     skrll 
     46  1.1  jakllsch /* XHCI capability registers */
     47  1.1  jakllsch #define XHCI_CAPLENGTH		0x00	/* RO capability */
     48  1.1  jakllsch #define	XHCI_CAP_CAPLENGTH(x)	((x) & 0xFF)
     49  1.1  jakllsch #define	XHCI_CAP_HCIVERSION(x)	(((x) >> 16) & 0xFFFF)	/* RO Interface version number */
     50  1.1  jakllsch #define	XHCI_HCIVERSION_0_9	0x0090	/* xHCI version 0.9 */
     51  1.1  jakllsch #define	XHCI_HCIVERSION_1_0	0x0100	/* xHCI version 1.0 */
     52  1.1  jakllsch #define	XHCI_HCSPARAMS1		0x04	/* RO structual parameters 1 */
     53  1.1  jakllsch #define	XHCI_HCS1_MAXSLOTS(x)	((x) & 0xFF)
     54  1.3     skrll #define	XHCI_HCS1_MAXINTRS(x)	(((x) >> 8) & 0x3FF)
     55  1.1  jakllsch #define	XHCI_HCS1_MAXPORTS(x)	(((x) >> 24) & 0xFF)
     56  1.1  jakllsch #define	XHCI_HCSPARAMS2		0x08	/* RO structual parameters 2 */
     57  1.1  jakllsch #define	XHCI_HCS2_IST(x)	((x) & 0xF)
     58  1.1  jakllsch #define	XHCI_HCS2_ERST_MAX(x)	(((x) >> 4) & 0xF)
     59  1.1  jakllsch #define	XHCI_HCS2_SPR(x)	(((x) >> 24) & 0x1)
     60  1.1  jakllsch #define	XHCI_HCS2_MAXSPBUF(x)	(((x) >> 27) & 0x7F)
     61  1.1  jakllsch #define	XHCI_HCSPARAMS3		0x0C	/* RO structual parameters 3 */
     62  1.1  jakllsch #define	XHCI_HCS3_U1_DEL(x)	((x) & 0xFF)
     63  1.1  jakllsch #define	XHCI_HCS3_U2_DEL(x)	(((x) >> 16) & 0xFFFF)
     64  1.1  jakllsch #define	XHCI_HCCPARAMS		0x10	/* RO capability parameters */
     65  1.1  jakllsch #define	XHCI_HCC_AC64(x)	((x) & 0x1)		/* 64-bit capable */
     66  1.1  jakllsch #define	XHCI_HCC_BNC(x)	(((x) >> 1) & 0x1)	/* BW negotiation */
     67  1.1  jakllsch #define	XHCI_HCC_CSZ(x)	(((x) >> 2) & 0x1)	/* context size */
     68  1.1  jakllsch #define	XHCI_HCC_PPC(x)	(((x) >> 3) & 0x1)	/* port power control */
     69  1.1  jakllsch #define	XHCI_HCC_PIND(x)	(((x) >> 4) & 0x1)	/* port indicators */
     70  1.1  jakllsch #define	XHCI_HCC_LHRC(x)	(((x) >> 5) & 0x1)	/* light HC reset */
     71  1.1  jakllsch #define	XHCI_HCC_LTC(x)	(((x) >> 6) & 0x1)	/* latency tolerance msg */
     72  1.1  jakllsch #define	XHCI_HCC_NSS(x)	(((x) >> 7) & 0x1)	/* no secondary sid */
     73  1.1  jakllsch #define	XHCI_HCC_MAXPSASIZE(x)	(((x) >> 12) & 0xF)	/* max pri. stream array size */
     74  1.1  jakllsch #define	XHCI_HCC_XECP(x)	(((x) >> 16) & 0xFFFF)	/* extended capabilities pointer */
     75  1.1  jakllsch #define	XHCI_DBOFF		0x14	/* RO doorbell offset */
     76  1.1  jakllsch #define	XHCI_RTSOFF		0x18	/* RO runtime register space offset */
     77  1.1  jakllsch 
     78  1.1  jakllsch /* XHCI operational registers.  Offset given by XHCI_CAPLENGTH register */
     79  1.1  jakllsch #define	XHCI_USBCMD		0x00	/* XHCI command */
     80  1.1  jakllsch #define	XHCI_CMD_RS		0x00000001	/* RW Run/Stop */
     81  1.1  jakllsch #define	XHCI_CMD_HCRST		0x00000002	/* RW Host Controller Reset */
     82  1.1  jakllsch #define	XHCI_CMD_INTE		0x00000004	/* RW Interrupter Enable */
     83  1.1  jakllsch #define	XHCI_CMD_HSEE		0x00000008	/* RW Host System Error Enable */
     84  1.1  jakllsch #define	XHCI_CMD_LHCRST		0x00000080	/* RO/RW Light Host Controller Reset */
     85  1.1  jakllsch #define	XHCI_CMD_CSS		0x00000100	/* RW Controller Save State */
     86  1.1  jakllsch #define	XHCI_CMD_CRS		0x00000200	/* RW Controller Restore State */
     87  1.1  jakllsch #define	XHCI_CMD_EWE		0x00000400	/* RW Enable Wrap Event */
     88  1.1  jakllsch #define	XHCI_CMD_EU3S		0x00000800	/* RW Enable U3 MFINDEX Stop */
     89  1.1  jakllsch #define	XHCI_USBSTS		0x04	/* XHCI status */
     90  1.1  jakllsch #define	XHCI_STS_HCH		0x00000001	/* RO - Host Controller Halted */
     91  1.1  jakllsch #define	XHCI_STS_HSE		0x00000004	/* RW - Host System Error */
     92  1.1  jakllsch #define	XHCI_STS_EINT		0x00000008	/* RW - Event Interrupt */
     93  1.1  jakllsch #define	XHCI_STS_PCD		0x00000010	/* RW - Port Change Detect */
     94  1.1  jakllsch #define	XHCI_STS_SSS		0x00000100	/* RO - Save State Status */
     95  1.1  jakllsch #define	XHCI_STS_RSS		0x00000200	/* RO - Restore State Status */
     96  1.1  jakllsch #define	XHCI_STS_SRE		0x00000400	/* RW - Save/Restore Error */
     97  1.1  jakllsch #define	XHCI_STS_CNR		0x00000800	/* RO - Controller Not Ready */
     98  1.1  jakllsch #define	XHCI_STS_HCE		0x00001000	/* RO - Host Controller Error */
     99  1.1  jakllsch #define	XHCI_PAGESIZE		0x08	/* XHCI page size mask */
    100  1.1  jakllsch #define	XHCI_PAGESIZE_4K	0x00000001	/* 4K Page Size */
    101  1.1  jakllsch #define	XHCI_PAGESIZE_8K	0x00000002	/* 8K Page Size */
    102  1.1  jakllsch #define	XHCI_PAGESIZE_16K	0x00000004	/* 16K Page Size */
    103  1.1  jakllsch #define	XHCI_PAGESIZE_32K	0x00000008	/* 32K Page Size */
    104  1.1  jakllsch #define	XHCI_PAGESIZE_64K	0x00000010	/* 64K Page Size */
    105  1.1  jakllsch #define	XHCI_DNCTRL		0x14	/* XHCI device notification control */
    106  1.1  jakllsch #define	XHCI_DNCTRL_MASK(n)	(1U << (n))
    107  1.1  jakllsch #define	XHCI_CRCR		0x18	/* XHCI command ring control */
    108  1.1  jakllsch #define	XHCI_CRCR_LO_RCS	0x00000001	/* RW - consumer cycle state */
    109  1.1  jakllsch #define	XHCI_CRCR_LO_CS		0x00000002	/* RW - command stop */
    110  1.1  jakllsch #define	XHCI_CRCR_LO_CA		0x00000004	/* RW - command abort */
    111  1.1  jakllsch #define	XHCI_CRCR_LO_CRR	0x00000008	/* RW - command ring running */
    112  1.1  jakllsch #define	XHCI_CRCR_LO_MASK	0x0000000F
    113  1.1  jakllsch #define	XHCI_CRCR_HI		0x1C	/* XHCI command ring control */
    114  1.1  jakllsch #define	XHCI_DCBAAP		0x30	/* XHCI dev context BA pointer */
    115  1.1  jakllsch #define	XHCI_DCBAAP_HI		0x34	/* XHCI dev context BA pointer */
    116  1.1  jakllsch #define	XHCI_CONFIG		0x38
    117  1.1  jakllsch #define	XHCI_CONFIG_SLOTS_MASK	0x000000FF	/* RW - number of device slots enabled */
    118  1.1  jakllsch 
    119  1.1  jakllsch /* XHCI port status registers */
    120  1.1  jakllsch #define	XHCI_PORTSC(n)		(0x3F0 + (0x10 * (n)))	/* XHCI port status */
    121  1.1  jakllsch #define	XHCI_PS_CCS		0x00000001	/* RO - current connect status */
    122  1.1  jakllsch #define	XHCI_PS_PED		0x00000002	/* RW - port enabled / disabled */
    123  1.1  jakllsch #define	XHCI_PS_OCA		0x00000008	/* RO - over current active */
    124  1.1  jakllsch #define	XHCI_PS_PR		0x00000010	/* RW - port reset */
    125  1.1  jakllsch #define	XHCI_PS_PLS_GET(x)	(((x) >> 5) & 0xF)	/* RW - port link state */
    126  1.1  jakllsch #define	XHCI_PS_PLS_SET(x)	(((x) & 0xF) << 5)	/* RW - port link state */
    127  1.1  jakllsch #define	XHCI_PS_PP		0x00000200	/* RW - port power */
    128  1.1  jakllsch #define	XHCI_PS_SPEED_GET(x)	(((x) >> 10) & 0xF)	/* RO - port speed */
    129  1.1  jakllsch #define	XHCI_PS_PIC_GET(x)	(((x) >> 14) & 0x3)	/* RW - port indicator */
    130  1.1  jakllsch #define	XHCI_PS_PIC_SET(x)	(((x) & 0x3) << 14)	/* RW - port indicator */
    131  1.1  jakllsch #define	XHCI_PS_LWS		0x00010000	/* RW - port link state write strobe */
    132  1.1  jakllsch #define	XHCI_PS_CSC		0x00020000	/* RW - connect status change */
    133  1.1  jakllsch #define	XHCI_PS_PEC		0x00040000	/* RW - port enable/disable change */
    134  1.1  jakllsch #define	XHCI_PS_WRC		0x00080000	/* RW - warm port reset change */
    135  1.1  jakllsch #define	XHCI_PS_OCC		0x00100000	/* RW - over-current change */
    136  1.1  jakllsch #define	XHCI_PS_PRC		0x00200000	/* RW - port reset change */
    137  1.1  jakllsch #define	XHCI_PS_PLC		0x00400000	/* RW - port link state change */
    138  1.1  jakllsch #define	XHCI_PS_CEC		0x00800000	/* RW - config error change */
    139  1.1  jakllsch #define	XHCI_PS_CAS		0x01000000	/* RO - cold attach status */
    140  1.1  jakllsch #define	XHCI_PS_WCE		0x02000000	/* RW - wake on connect enable */
    141  1.1  jakllsch #define	XHCI_PS_WDE		0x04000000	/* RW - wake on disconnect enable */
    142  1.1  jakllsch #define	XHCI_PS_WOE		0x08000000	/* RW - wake on over-current enable */
    143  1.1  jakllsch #define	XHCI_PS_DR		0x40000000	/* RO - device removable */
    144  1.1  jakllsch #define	XHCI_PS_WPR		0x80000000U	/* RW - warm port reset */
    145  1.1  jakllsch #define	XHCI_PS_CLEAR		0x80FF01FFU	/* command bits */
    146  1.1  jakllsch 
    147  1.1  jakllsch #define	XHCI_PORTPMSC(n)	(0x3F4 + (0x10 * (n)))	/* XHCI status and control */
    148  1.1  jakllsch #define	XHCI_PM3_U1TO_GET(x)	(((x) >> 0) & 0xFF)	/* RW - U1 timeout */
    149  1.1  jakllsch #define	XHCI_PM3_U1TO_SET(x)	(((x) & 0xFF) << 0)	/* RW - U1 timeout */
    150  1.1  jakllsch #define	XHCI_PM3_U2TO_GET(x)	(((x) >> 8) & 0xFF)	/* RW - U2 timeout */
    151  1.1  jakllsch #define	XHCI_PM3_U2TO_SET(x)	(((x) & 0xFF) << 8)	/* RW - U2 timeout */
    152  1.1  jakllsch #define	XHCI_PM3_FLA		0x00010000	/* RW - Force Link PM Accept */
    153  1.1  jakllsch #define	XHCI_PM2_L1S_GET(x)	(((x) >> 0) & 0x7)	/* RO - L1 status */
    154  1.1  jakllsch #define	XHCI_PM2_RWE		0x00000008		/* RW - remote wakup enable */
    155  1.1  jakllsch #define	XHCI_PM2_HIRD_GET(x)	(((x) >> 4) & 0xF)	/* RW - host initiated resume duration */
    156  1.1  jakllsch #define	XHCI_PM2_HIRD_SET(x)	(((x) & 0xF) << 4)	/* RW - host initiated resume duration */
    157  1.1  jakllsch #define	XHCI_PM2_L1SLOT_GET(x)	(((x) >> 8) & 0xFF)	/* RW - L1 device slot */
    158  1.1  jakllsch #define	XHCI_PM2_L1SLOT_SET(x)	(((x) & 0xFF) << 8)	/* RW - L1 device slot */
    159  1.1  jakllsch #define	XHCI_PM2_HLE		0x00010000		/* RW - hardware LPM enable */
    160  1.1  jakllsch #define	XHCI_PORTLI(n)		(0x3F8 + (0x10 * (n)))	/* XHCI port link info */
    161  1.1  jakllsch #define	XHCI_PLI3_ERR_GET(x)	(((x) >> 0) & 0xFFFF)	/* RO - port link errors */
    162  1.1  jakllsch #define	XHCI_PORTRSV(n)		(0x3FC + (0x10 * (n)))	/* XHCI port reserved */
    163  1.1  jakllsch 
    164  1.1  jakllsch /* XHCI runtime registers.  Offset given by XHCI_CAPLENGTH + XHCI_RTSOFF registers */
    165  1.1  jakllsch #define	XHCI_MFINDEX		0x0000		/* RO - microframe index */
    166  1.1  jakllsch #define	XHCI_MFINDEX_GET(x)	((x) & 0x3FFF)
    167  1.1  jakllsch #define	XHCI_IMAN(n)		(0x0020 + (0x20 * (n)))	/* XHCI interrupt management */
    168  1.1  jakllsch #define	XHCI_IMAN_INTR_PEND	0x00000001	/* RW - interrupt pending */
    169  1.1  jakllsch #define	XHCI_IMAN_INTR_ENA	0x00000002	/* RW - interrupt enable */
    170  1.1  jakllsch #define	XHCI_IMOD(n)		(0x0024 + (0x20 * (n)))	/* XHCI interrupt moderation */
    171  1.1  jakllsch #define	XHCI_IMOD_IVAL_GET(x)	(((x) >> 0) & 0xFFFF)	/* 250ns unit */
    172  1.1  jakllsch #define	XHCI_IMOD_IVAL_SET(x)	(((x) & 0xFFFF) << 0)	/* 250ns unit */
    173  1.1  jakllsch #define	XHCI_IMOD_ICNT_GET(x)	(((x) >> 16) & 0xFFFF)	/* 250ns unit */
    174  1.1  jakllsch #define	XHCI_IMOD_ICNT_SET(x)	(((x) & 0xFFFF) << 16)	/* 250ns unit */
    175  1.1  jakllsch #define	XHCI_IMOD_DEFAULT	0x000001F4U	/* 8000 IRQ/second */
    176  1.3     skrll #define	XHCI_IMOD_DEFAULT_LP	0x000003E8U	/* 4000 IRQ/sec for LynxPoint */
    177  1.1  jakllsch #define	XHCI_ERSTSZ(n)		(0x0028 + (0x20 * (n)))	/* XHCI event ring segment table size */
    178  1.1  jakllsch #define	XHCI_ERSTS_GET(x)	((x) & 0xFFFF)
    179  1.1  jakllsch #define	XHCI_ERSTS_SET(x)	((x) & 0xFFFF)
    180  1.1  jakllsch #define	XHCI_ERSTBA(n)	(0x0030 + (0x20 * (n)))	/* XHCI event ring segment table BA */
    181  1.1  jakllsch #define	XHCI_ERSTBA_HI(n)	(0x0034 + (0x20 * (n)))	/* XHCI event ring segment table BA */
    182  1.1  jakllsch #define	XHCI_ERDP(n)	(0x0038 + (0x20 * (n)))	/* XHCI event ring dequeue pointer */
    183  1.1  jakllsch #define	XHCI_ERDP_LO_SINDEX(x)	((x) & 0x7)	/* RO - dequeue segment index */
    184  1.1  jakllsch #define	XHCI_ERDP_LO_BUSY	0x00000008	/* RW - event handler busy */
    185  1.1  jakllsch #define	XHCI_ERDP_HI(n)	(0x003C + (0x20 * (n)))	/* XHCI event ring dequeue pointer */
    186  1.1  jakllsch 
    187  1.1  jakllsch /* XHCI doorbell registers. Offset given by XHCI_CAPLENGTH + XHCI_DBOFF registers */
    188  1.1  jakllsch #define	XHCI_DOORBELL(n)	(0x0000 + (4 * (n)))
    189  1.1  jakllsch #define	XHCI_DB_TARGET_GET(x)	((x) & 0xFF)		/* RW - doorbell target */
    190  1.1  jakllsch #define	XHCI_DB_TARGET_SET(x)	((x) & 0xFF)		/* RW - doorbell target */
    191  1.1  jakllsch #define	XHCI_DB_SID_GET(x)	(((x) >> 16) & 0xFFFF)	/* RW - doorbell stream ID */
    192  1.1  jakllsch #define	XHCI_DB_SID_SET(x)	(((x) & 0xFFFF) << 16)	/* RW - doorbell stream ID */
    193  1.1  jakllsch 
    194  1.1  jakllsch /* XHCI legacy support */
    195  1.1  jakllsch #define	XHCI_XECP_ID(x)		((x) & 0xFF)
    196  1.1  jakllsch #define	XHCI_XECP_NEXT(x)	(((x) >> 8) & 0xFF)
    197  1.1  jakllsch #define	XHCI_XECP_BIOS_SEM	0x0002
    198  1.1  jakllsch #define	XHCI_XECP_OS_SEM	0x0003
    199  1.1  jakllsch 
    200  1.3     skrll /* XHCI extended capability ID's */
    201  1.3     skrll #define	XHCI_ID_USB_LEGACY	0x0001	/* USB Legacy Support */
    202  1.3     skrll #define	 XHCI_XECP_USBLESUP	0x0000	/* Legacy Support Capability Reg */
    203  1.3     skrll #define	 XHCI_XECP_USBLEGCTLSTS	0x0004	/* Legacy Support Ctrl & Status Reg */
    204  1.3     skrll #define	XHCI_ID_PROTOCOLS	0x0002	/* Supported Protocol */
    205  1.3     skrll #define	XHCI_ID_POWER_MGMT	0x0003	/* Extended Power Management */
    206  1.3     skrll #define	XHCI_ID_VIRTUALIZATION	0x0004	/* I/O Virtualization */
    207  1.3     skrll #define	XHCI_ID_MSG_IRQ		0x0005	/* Message Interrupt */
    208  1.3     skrll #define	XHCI_ID_USB_LOCAL_MEM	0x0006	/* Local Memory */
    209  1.3     skrll #define	XHCI_ID_USB_DEBUG	0x000A	/* USB Debug Capability */
    210  1.3     skrll #define	XHCI_ID_XMSG_IRQ	0x0011	/* Extended Message Interrupt */
    211  1.1  jakllsch 
    212  1.1  jakllsch #define XHCI_PAGE_SIZE(sc) ((sc)->sc_pgsz)
    213  1.1  jakllsch 
    214  1.1  jakllsch /* Chapter 6, Table 49 */
    215  1.1  jakllsch #define XHCI_DEVICE_CONTEXT_BASE_ADDRESS_ARRAY_ALIGN 64
    216  1.1  jakllsch #define XHCI_DEVICE_CONTEXT_ALIGN 64
    217  1.1  jakllsch #define XHCI_INPUT_CONTROL_CONTEXT_ALIGN 64
    218  1.1  jakllsch #define XHCI_SLOT_CONTEXT_ALIGN 32
    219  1.1  jakllsch #define XHCI_ENDPOINT_CONTEXT_ALIGN 32
    220  1.1  jakllsch #define XHCI_STREAM_CONTEXT_ALIGN 16
    221  1.1  jakllsch #define XHCI_STREAM_ARRAY_ALIGN 16
    222  1.1  jakllsch #define XHCI_TRANSFER_RING_SEGMENTS_ALIGN 16
    223  1.2     skrll #define XHCI_COMMAND_RING_SEGMENTS_ALIGN 64
    224  1.1  jakllsch #define XHCI_EVENT_RING_SEGMENTS_ALIGN 64
    225  1.1  jakllsch #define XHCI_EVENT_RING_SEGMENT_TABLE_ALIGN 64
    226  1.1  jakllsch #define XHCI_SCRATCHPAD_BUFFER_ARRAY_ALIGN 64
    227  1.1  jakllsch #define XHCI_SCRATCHPAD_BUFFERS_ALIGN XHCI_PAGE_SIZE
    228  1.1  jakllsch 
    229  1.1  jakllsch #define XHCI_ERSTE_ALIGN 16
    230  1.1  jakllsch #define XHCI_TRB_ALIGN 16
    231  1.1  jakllsch 
    232  1.1  jakllsch struct xhci_trb {
    233  1.1  jakllsch 	uint64_t trb_0;
    234  1.1  jakllsch 	uint32_t trb_2;
    235  1.1  jakllsch #define XHCI_TRB_2_ERROR_GET(x)         (((x) >> 24) & 0xFF)
    236  1.1  jakllsch #define XHCI_TRB_2_ERROR_SET(x)         (((x) & 0xFF) << 24)
    237  1.1  jakllsch #define XHCI_TRB_2_TDSZ_GET(x)          (((x) >> 17) & 0x1F)
    238  1.1  jakllsch #define XHCI_TRB_2_TDSZ_SET(x)          (((x) & 0x1F) << 17)
    239  1.1  jakllsch #define XHCI_TRB_2_REM_GET(x)           ((x) & 0xFFFFFF)
    240  1.1  jakllsch #define XHCI_TRB_2_REM_SET(x)           ((x) & 0xFFFFFF)
    241  1.1  jakllsch #define XHCI_TRB_2_BYTES_GET(x)         ((x) & 0x1FFFF)
    242  1.1  jakllsch #define XHCI_TRB_2_BYTES_SET(x)         ((x) & 0x1FFFF)
    243  1.1  jakllsch #define XHCI_TRB_2_IRQ_GET(x)           (((x) >> 22) & 0x3FF)
    244  1.1  jakllsch #define XHCI_TRB_2_IRQ_SET(x)           (((x) & 0x3FF) << 22)
    245  1.1  jakllsch #define XHCI_TRB_2_STREAM_GET(x)        (((x) >> 16) & 0xFFFF)
    246  1.1  jakllsch #define XHCI_TRB_2_STREAM_SET(x)        (((x) & 0xFFFF) << 16)
    247  1.1  jakllsch 	uint32_t trb_3;
    248  1.1  jakllsch #define XHCI_TRB_3_TYPE_GET(x)          (((x) >> 10) & 0x3F)
    249  1.1  jakllsch #define XHCI_TRB_3_TYPE_SET(x)          (((x) & 0x3F) << 10)
    250  1.1  jakllsch #define XHCI_TRB_3_CYCLE_BIT            (1U << 0)
    251  1.1  jakllsch #define XHCI_TRB_3_TC_BIT               (1U << 1)       /* command ring only */
    252  1.1  jakllsch #define XHCI_TRB_3_ENT_BIT              (1U << 1)       /* transfer ring only */
    253  1.1  jakllsch #define XHCI_TRB_3_ISP_BIT              (1U << 2)
    254  1.1  jakllsch #define XHCI_TRB_3_NSNOOP_BIT           (1U << 3)
    255  1.1  jakllsch #define XHCI_TRB_3_CHAIN_BIT            (1U << 4)
    256  1.1  jakllsch #define XHCI_TRB_3_IOC_BIT              (1U << 5)
    257  1.1  jakllsch #define XHCI_TRB_3_IDT_BIT              (1U << 6)
    258  1.1  jakllsch #define XHCI_TRB_3_TBC_GET(x)           (((x) >> 7) & 3)
    259  1.1  jakllsch #define XHCI_TRB_3_TBC_SET(x)           (((x) & 3) << 7)
    260  1.1  jakllsch #define XHCI_TRB_3_BEI_BIT              (1U << 9)
    261  1.1  jakllsch #define XHCI_TRB_3_DCEP_BIT             (1U << 9)
    262  1.1  jakllsch #define XHCI_TRB_3_PRSV_BIT             (1U << 9)
    263  1.1  jakllsch #define XHCI_TRB_3_BSR_BIT              (1U << 9)
    264  1.1  jakllsch #define XHCI_TRB_3_TRT_MASK             (3U << 16)
    265  1.1  jakllsch #define XHCI_TRB_3_TRT_NONE             (0U << 16)
    266  1.1  jakllsch #define XHCI_TRB_3_TRT_OUT              (2U << 16)
    267  1.1  jakllsch #define XHCI_TRB_3_TRT_IN               (3U << 16)
    268  1.1  jakllsch #define XHCI_TRB_3_DIR_IN               (1U << 16)
    269  1.1  jakllsch #define XHCI_TRB_3_TLBPC_GET(x)         (((x) >> 16) & 0xF)
    270  1.1  jakllsch #define XHCI_TRB_3_TLBPC_SET(x)         (((x) & 0xF) << 16)
    271  1.1  jakllsch #define XHCI_TRB_3_EP_GET(x)            (((x) >> 16) & 0x1F)
    272  1.1  jakllsch #define XHCI_TRB_3_EP_SET(x)            (((x) & 0x1F) << 16)
    273  1.1  jakllsch #define XHCI_TRB_3_FRID_GET(x)          (((x) >> 20) & 0x7FF)
    274  1.1  jakllsch #define XHCI_TRB_3_FRID_SET(x)          (((x) & 0x7FF) << 20)
    275  1.1  jakllsch #define XHCI_TRB_3_ISO_SIA_BIT          (1U << 31)
    276  1.1  jakllsch #define XHCI_TRB_3_SUSP_EP_BIT          (1U << 23)
    277  1.3     skrll #define XHCI_TRB_3_VFID_GET(x)          (((x) >> 16) & 0xFF)
    278  1.3     skrll #define XHCI_TRB_3_VFID_SET(x)          (((x) & 0xFF) << 16)
    279  1.1  jakllsch #define XHCI_TRB_3_SLOT_GET(x)          (((x) >> 24) & 0xFF)
    280  1.1  jakllsch #define XHCI_TRB_3_SLOT_SET(x)          (((x) & 0xFF) << 24)
    281  1.1  jakllsch 
    282  1.1  jakllsch 	/* Commands */
    283  1.1  jakllsch #define XHCI_TRB_TYPE_RESERVED          0x00
    284  1.1  jakllsch #define XHCI_TRB_TYPE_NORMAL            0x01
    285  1.1  jakllsch #define XHCI_TRB_TYPE_SETUP_STAGE       0x02
    286  1.1  jakllsch #define XHCI_TRB_TYPE_DATA_STAGE        0x03
    287  1.1  jakllsch #define XHCI_TRB_TYPE_STATUS_STAGE      0x04
    288  1.1  jakllsch #define XHCI_TRB_TYPE_ISOCH             0x05
    289  1.1  jakllsch #define XHCI_TRB_TYPE_LINK              0x06
    290  1.1  jakllsch #define XHCI_TRB_TYPE_EVENT_DATA        0x07
    291  1.1  jakllsch #define XHCI_TRB_TYPE_NOOP              0x08
    292  1.1  jakllsch #define XHCI_TRB_TYPE_ENABLE_SLOT       0x09
    293  1.1  jakllsch #define XHCI_TRB_TYPE_DISABLE_SLOT      0x0A
    294  1.1  jakllsch #define XHCI_TRB_TYPE_ADDRESS_DEVICE    0x0B
    295  1.1  jakllsch #define XHCI_TRB_TYPE_CONFIGURE_EP      0x0C
    296  1.1  jakllsch #define XHCI_TRB_TYPE_EVALUATE_CTX      0x0D
    297  1.1  jakllsch #define XHCI_TRB_TYPE_RESET_EP          0x0E
    298  1.1  jakllsch #define XHCI_TRB_TYPE_STOP_EP           0x0F
    299  1.1  jakllsch #define XHCI_TRB_TYPE_SET_TR_DEQUEUE    0x10
    300  1.1  jakllsch #define XHCI_TRB_TYPE_RESET_DEVICE      0x11
    301  1.1  jakllsch #define XHCI_TRB_TYPE_FORCE_EVENT       0x12
    302  1.1  jakllsch #define XHCI_TRB_TYPE_NEGOTIATE_BW      0x13
    303  1.1  jakllsch #define XHCI_TRB_TYPE_SET_LATENCY_TOL   0x14
    304  1.1  jakllsch #define XHCI_TRB_TYPE_GET_PORT_BW       0x15
    305  1.1  jakllsch #define XHCI_TRB_TYPE_FORCE_HEADER      0x16
    306  1.1  jakllsch #define XHCI_TRB_TYPE_NOOP_CMD          0x17
    307  1.1  jakllsch 
    308  1.1  jakllsch 	/* Events */
    309  1.1  jakllsch #define XHCI_TRB_EVENT_TRANSFER         0x20
    310  1.1  jakllsch #define XHCI_TRB_EVENT_CMD_COMPLETE     0x21
    311  1.1  jakllsch #define XHCI_TRB_EVENT_PORT_STS_CHANGE  0x22
    312  1.1  jakllsch #define XHCI_TRB_EVENT_BW_REQUEST       0x23
    313  1.1  jakllsch #define XHCI_TRB_EVENT_DOORBELL         0x24
    314  1.1  jakllsch #define XHCI_TRB_EVENT_HOST_CTRL        0x25
    315  1.1  jakllsch #define XHCI_TRB_EVENT_DEVICE_NOTIFY    0x26
    316  1.1  jakllsch #define XHCI_TRB_EVENT_MFINDEX_WRAP     0x27
    317  1.1  jakllsch 
    318  1.1  jakllsch 	/* Error codes */
    319  1.1  jakllsch #define XHCI_TRB_ERROR_INVALID          0x00
    320  1.1  jakllsch #define XHCI_TRB_ERROR_SUCCESS          0x01
    321  1.1  jakllsch #define XHCI_TRB_ERROR_DATA_BUF         0x02
    322  1.1  jakllsch #define XHCI_TRB_ERROR_BABBLE           0x03
    323  1.1  jakllsch #define XHCI_TRB_ERROR_XACT             0x04
    324  1.1  jakllsch #define XHCI_TRB_ERROR_TRB              0x05
    325  1.1  jakllsch #define XHCI_TRB_ERROR_STALL            0x06
    326  1.1  jakllsch #define XHCI_TRB_ERROR_RESOURCE         0x07
    327  1.1  jakllsch #define XHCI_TRB_ERROR_BANDWIDTH        0x08
    328  1.1  jakllsch #define XHCI_TRB_ERROR_NO_SLOTS         0x09
    329  1.1  jakllsch #define XHCI_TRB_ERROR_STREAM_TYPE      0x0A
    330  1.1  jakllsch #define XHCI_TRB_ERROR_SLOT_NOT_ON      0x0B
    331  1.1  jakllsch #define XHCI_TRB_ERROR_ENDP_NOT_ON      0x0C
    332  1.1  jakllsch #define XHCI_TRB_ERROR_SHORT_PKT        0x0D
    333  1.1  jakllsch #define XHCI_TRB_ERROR_RING_UNDERRUN    0x0E
    334  1.1  jakllsch #define XHCI_TRB_ERROR_RING_OVERRUN     0x0F
    335  1.1  jakllsch #define XHCI_TRB_ERROR_VF_RING_FULL     0x10
    336  1.1  jakllsch #define XHCI_TRB_ERROR_PARAMETER        0x11
    337  1.1  jakllsch #define XHCI_TRB_ERROR_BW_OVERRUN       0x12
    338  1.1  jakllsch #define XHCI_TRB_ERROR_CONTEXT_STATE    0x13
    339  1.1  jakllsch #define XHCI_TRB_ERROR_NO_PING_RESP     0x14
    340  1.1  jakllsch #define XHCI_TRB_ERROR_EV_RING_FULL     0x15
    341  1.1  jakllsch #define XHCI_TRB_ERROR_INCOMPAT_DEV     0x16
    342  1.1  jakllsch #define XHCI_TRB_ERROR_MISSED_SERVICE   0x17
    343  1.1  jakllsch #define XHCI_TRB_ERROR_CMD_RING_STOP    0x18
    344  1.1  jakllsch #define XHCI_TRB_ERROR_CMD_ABORTED      0x19
    345  1.1  jakllsch #define XHCI_TRB_ERROR_STOPPED          0x1A
    346  1.1  jakllsch #define XHCI_TRB_ERROR_LENGTH           0x1B
    347  1.1  jakllsch #define XHCI_TRB_ERROR_BAD_MELAT        0x1D
    348  1.1  jakllsch #define XHCI_TRB_ERROR_ISOC_OVERRUN     0x1F
    349  1.1  jakllsch #define XHCI_TRB_ERROR_EVENT_LOST       0x20
    350  1.1  jakllsch #define XHCI_TRB_ERROR_UNDEFINED        0x21
    351  1.1  jakllsch #define XHCI_TRB_ERROR_INVALID_SID      0x22
    352  1.1  jakllsch #define XHCI_TRB_ERROR_SEC_BW           0x23
    353  1.1  jakllsch #define XHCI_TRB_ERROR_SPLIT_XACT       0x24
    354  1.1  jakllsch } __packed __aligned(XHCI_TRB_ALIGN);
    355  1.1  jakllsch #define XHCI_TRB_SIZE sizeof(struct xhci_trb)
    356  1.1  jakllsch 
    357  1.1  jakllsch #define XHCI_SCTX_0_ROUTE_SET(x)                ((x) & 0xFFFFF)
    358  1.1  jakllsch #define XHCI_SCTX_0_ROUTE_GET(x)                ((x) & 0xFFFFF)
    359  1.1  jakllsch #define XHCI_SCTX_0_SPEED_SET(x)                (((x) & 0xF) << 20)
    360  1.1  jakllsch #define XHCI_SCTX_0_SPEED_GET(x)                (((x) >> 20) & 0xF)
    361  1.1  jakllsch #define XHCI_SCTX_0_MTT_SET(x)                  (((x) & 0x1) << 25)
    362  1.1  jakllsch #define XHCI_SCTX_0_MTT_GET(x)                  (((x) >> 25) & 0x1)
    363  1.1  jakllsch #define XHCI_SCTX_0_HUB_SET(x)                  (((x) & 0x1) << 26)
    364  1.1  jakllsch #define XHCI_SCTX_0_HUB_GET(x)                  (((x) >> 26) & 0x1)
    365  1.1  jakllsch #define XHCI_SCTX_0_CTX_NUM_SET(x)              (((x) & 0x1F) << 27)
    366  1.1  jakllsch #define XHCI_SCTX_0_CTX_NUM_GET(x)              (((x) >> 27) & 0x1F)
    367  1.1  jakllsch 
    368  1.1  jakllsch #define XHCI_SCTX_1_MAX_EL_SET(x)               ((x) & 0xFFFF)
    369  1.1  jakllsch #define XHCI_SCTX_1_MAX_EL_GET(x)               ((x) & 0xFFFF)
    370  1.1  jakllsch #define XHCI_SCTX_1_RH_PORT_SET(x)              (((x) & 0xFF) << 16)
    371  1.1  jakllsch #define XHCI_SCTX_1_RH_PORT_GET(x)              (((x) >> 16) & 0xFF)
    372  1.1  jakllsch #define XHCI_SCTX_1_NUM_PORTS_SET(x)            (((x) & 0xFF) << 24)
    373  1.1  jakllsch #define XHCI_SCTX_1_NUM_PORTS_GET(x)            (((x) >> 24) & 0xFF)
    374  1.1  jakllsch 
    375  1.1  jakllsch #define XHCI_SCTX_2_TT_HUB_SID_SET(x)           ((x) & 0xFF)
    376  1.1  jakllsch #define XHCI_SCTX_2_TT_HUB_SID_GET(x)           ((x) & 0xFF)
    377  1.1  jakllsch #define XHCI_SCTX_2_TT_PORT_NUM_SET(x)          (((x) & 0xFF) << 8)
    378  1.1  jakllsch #define XHCI_SCTX_2_TT_PORT_NUM_GET(x)          (((x) >> 8) & 0xFF)
    379  1.1  jakllsch #define XHCI_SCTX_2_TT_THINK_TIME_SET(x)        (((x) & 0x3) << 16)
    380  1.1  jakllsch #define XHCI_SCTX_2_TT_THINK_TIME_GET(x)        (((x) >> 16) & 0x3)
    381  1.1  jakllsch #define XHCI_SCTX_2_IRQ_TARGET_SET(x)           (((x) & 0x3FF) << 22)
    382  1.1  jakllsch #define XHCI_SCTX_2_IRQ_TARGET_GET(x)           (((x) >> 22) & 0x3FF)
    383  1.1  jakllsch 
    384  1.1  jakllsch #define XHCI_SCTX_3_DEV_ADDR_SET(x)             ((x) & 0xFF)
    385  1.1  jakllsch #define XHCI_SCTX_3_DEV_ADDR_GET(x)             ((x) & 0xFF)
    386  1.1  jakllsch #define XHCI_SCTX_3_SLOT_STATE_SET(x)           (((x) & 0x1F) << 27)
    387  1.1  jakllsch #define XHCI_SCTX_3_SLOT_STATE_GET(x)           (((x) >> 27) & 0x1F)
    388  1.3     skrll #define XHCI_SLOTSTATE_DISABLED			0 /* disabled or enabled */
    389  1.3     skrll #define XHCI_SLOTSTATE_ENABLED			0
    390  1.3     skrll #define XHCI_SLOTSTATE_DEFAULT			1
    391  1.3     skrll #define XHCI_SLOTSTATE_ADDRESSED		2
    392  1.3     skrll #define XHCI_SLOTSTATE_CONFIGURED		3
    393  1.1  jakllsch 
    394  1.1  jakllsch 
    395  1.1  jakllsch #define XHCI_EPCTX_0_EPSTATE_SET(x)             ((x) & 0x7)
    396  1.1  jakllsch #define XHCI_EPCTX_0_EPSTATE_GET(x)             ((x) & 0x7)
    397  1.3     skrll #define XHCI_EPSTATE_DISABLED			0
    398  1.3     skrll #define XHCI_EPSTATE_RUNNING			1
    399  1.3     skrll #define XHCI_EPSTATE_HALTED			2
    400  1.3     skrll #define XHCI_EPSTATE_STOPPED			3
    401  1.3     skrll #define XHCI_EPSTATE_ERROR			4
    402  1.1  jakllsch #define XHCI_EPCTX_0_MULT_SET(x)                (((x) & 0x3) << 8)
    403  1.1  jakllsch #define XHCI_EPCTX_0_MULT_GET(x)                (((x) >> 8) & 0x3)
    404  1.1  jakllsch #define XHCI_EPCTX_0_MAXP_STREAMS_SET(x)        (((x) & 0x1F) << 10)
    405  1.1  jakllsch #define XHCI_EPCTX_0_MAXP_STREAMS_GET(x)        (((x) >> 10) & 0x1F)
    406  1.1  jakllsch #define XHCI_EPCTX_0_LSA_SET(x)                 (((x) & 0x1) << 15)
    407  1.1  jakllsch #define XHCI_EPCTX_0_LSA_GET(x)                 (((x) >> 15) & 0x1)
    408  1.1  jakllsch #define XHCI_EPCTX_0_IVAL_SET(x)                (((x) & 0xFF) << 16)
    409  1.1  jakllsch #define XHCI_EPCTX_0_IVAL_GET(x)                (((x) >> 16) & 0xFF)
    410  1.1  jakllsch 
    411  1.1  jakllsch #define XHCI_EPCTX_1_CERR_SET(x)                (((x) & 0x3) << 1)
    412  1.1  jakllsch #define XHCI_EPCTX_1_CERR_GET(x)                (((x) >> 1) & 0x3)
    413  1.1  jakllsch #define XHCI_EPCTX_1_EPTYPE_SET(x)              (((x) & 0x7) << 3)
    414  1.1  jakllsch #define XHCI_EPCTX_1_EPTYPE_GET(x)              (((x) >> 3) & 0x7)
    415  1.1  jakllsch #define XHCI_EPCTX_1_HID_SET(x)                 (((x) & 0x1) << 7)
    416  1.1  jakllsch #define XHCI_EPCTX_1_HID_GET(x)                 (((x) >> 7) & 0x1)
    417  1.1  jakllsch #define XHCI_EPCTX_1_MAXB_SET(x)                (((x) & 0xFF) << 8)
    418  1.1  jakllsch #define XHCI_EPCTX_1_MAXB_GET(x)                (((x) >> 8) & 0xFF)
    419  1.1  jakllsch #define XHCI_EPCTX_1_MAXP_SIZE_SET(x)           (((x) & 0xFFFF) << 16)
    420  1.1  jakllsch #define XHCI_EPCTX_1_MAXP_SIZE_GET(x)           (((x) >> 16) & 0xFFFF)
    421  1.1  jakllsch 
    422  1.1  jakllsch #define XHCI_EPCTX_2_DCS_SET(x)                 ((x) & 0x1)
    423  1.1  jakllsch #define XHCI_EPCTX_2_DCS_GET(x)                 ((x) & 0x1)
    424  1.1  jakllsch #define XHCI_EPCTX_2_TR_DQ_PTR_MASK             0xFFFFFFFFFFFFFFF0U
    425  1.1  jakllsch 
    426  1.1  jakllsch #define XHCI_EPCTX_4_AVG_TRB_LEN_SET(x)         ((x) & 0xFFFF)
    427  1.1  jakllsch #define XHCI_EPCTX_4_AVG_TRB_LEN_GET(x)         ((x) & 0xFFFF)
    428  1.1  jakllsch #define XHCI_EPCTX_4_MAX_ESIT_PAYLOAD_SET(x)    (((x) & 0xFFFF) << 16)
    429  1.1  jakllsch #define XHCI_EPCTX_4_MAX_ESIT_PAYLOAD_GET(x)    (((x) >> 16) & 0xFFFF)
    430  1.1  jakllsch 
    431  1.1  jakllsch 
    432  1.1  jakllsch #define XHCI_INCTX_NON_CTRL_MASK        0xFFFFFFFCU
    433  1.1  jakllsch 
    434  1.1  jakllsch #define XHCI_INCTX_0_DROP_MASK(n)       (1U << (n))
    435  1.1  jakllsch 
    436  1.1  jakllsch #define XHCI_INCTX_1_ADD_MASK(n)        (1U << (n))
    437  1.1  jakllsch 
    438  1.1  jakllsch 
    439  1.1  jakllsch struct xhci_erste {
    440  1.1  jakllsch 	uint64_t       erste_0;		/* 63:6 base */
    441  1.1  jakllsch 	uint32_t       erste_2;		/* 15:0 trb count (16 to 4096) */
    442  1.1  jakllsch 	uint32_t       erste_3;		/* RsvdZ */
    443  1.1  jakllsch } __packed __aligned(XHCI_ERSTE_ALIGN);
    444  1.1  jakllsch #define XHCI_ERSTE_SIZE sizeof(struct xhci_erste)
    445  1.1  jakllsch 
    446  1.1  jakllsch #endif	/* _XHCIREG_H_ */
    447