if_ie_vme.c revision 1.27 1 1.27 cegger /* $NetBSD: if_ie_vme.c,v 1.27 2009/05/12 14:47:27 cegger Exp $ */
2 1.1 pk
3 1.1 pk /*-
4 1.1 pk * Copyright (c) 1995 Charles D. Cranor
5 1.1 pk * All rights reserved.
6 1.1 pk *
7 1.1 pk * Redistribution and use in source and binary forms, with or without
8 1.1 pk * modification, are permitted provided that the following conditions
9 1.1 pk * are met:
10 1.1 pk * 1. Redistributions of source code must retain the above copyright
11 1.1 pk * notice, this list of conditions and the following disclaimer.
12 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 pk * notice, this list of conditions and the following disclaimer in the
14 1.1 pk * documentation and/or other materials provided with the distribution.
15 1.1 pk * 3. All advertising materials mentioning features or use of this software
16 1.1 pk * must display the following acknowledgement:
17 1.1 pk * This product includes software developed by Charles D. Cranor.
18 1.1 pk * 4. The name of the author may not be used to endorse or promote products
19 1.1 pk * derived from this software without specific prior written permission.
20 1.1 pk *
21 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.1 pk * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.1 pk * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.1 pk * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.1 pk * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.1 pk * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.1 pk * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.1 pk * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.1 pk * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.1 pk * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 pk */
32 1.1 pk
33 1.1 pk /*
34 1.1 pk * Converted to SUN ie driver by Charles D. Cranor,
35 1.1 pk * October 1994, January 1995.
36 1.1 pk */
37 1.1 pk
38 1.1 pk /*
39 1.1 pk * The i82586 is a very painful chip, found in sun3's, sun-4/100's
40 1.1 pk * sun-4/200's, and VME based suns. The byte order is all wrong for a
41 1.1 pk * SUN, making life difficult. Programming this chip is mostly the same,
42 1.1 pk * but certain details differ from system to system. This driver is
43 1.1 pk * written so that different "ie" interfaces can be controled by the same
44 1.1 pk * driver.
45 1.1 pk */
46 1.1 pk
47 1.1 pk /*
48 1.1 pk * programming notes:
49 1.1 pk *
50 1.1 pk * the ie chip operates in a 24 bit address space.
51 1.1 pk *
52 1.1 pk * most ie interfaces appear to be divided into two parts:
53 1.1 pk * - generic 586 stuff
54 1.1 pk * - board specific
55 1.1 pk *
56 1.1 pk * generic:
57 1.1 pk * the generic stuff of the ie chip is all done with data structures
58 1.1 pk * that live in the chip's memory address space. the chip expects
59 1.1 pk * its main data structure (the sys conf ptr -- SCP) to be at a fixed
60 1.1 pk * address in its 24 bit space: 0xfffff4
61 1.1 pk *
62 1.1 pk * the SCP points to another structure called the ISCP.
63 1.1 pk * the ISCP points to another structure called the SCB.
64 1.1 pk * the SCB has a status field, a linked list of "commands", and
65 1.1 pk * a linked list of "receive buffers". these are data structures that
66 1.1 pk * live in memory, not registers.
67 1.1 pk *
68 1.1 pk * board:
69 1.1 pk * to get the chip to do anything, you first put a command in the
70 1.1 pk * command data structure list. then you have to signal "attention"
71 1.1 pk * to the chip to get it to look at the command. how you
72 1.1 pk * signal attention depends on what board you have... on PC's
73 1.1 pk * there is an i/o port number to do this, on sun's there is a
74 1.1 pk * register bit you toggle.
75 1.1 pk *
76 1.1 pk * to get data from the chip you program it to interrupt...
77 1.1 pk *
78 1.1 pk *
79 1.1 pk * sun issues:
80 1.1 pk *
81 1.1 pk * there are 3 kinds of sun "ie" interfaces:
82 1.1 pk * 1 - a VME/multibus card
83 1.1 pk * 2 - an on-board interface (sun3's, sun-4/100's, and sun-4/200's)
84 1.1 pk * 3 - another VME board called the 3E
85 1.1 pk *
86 1.1 pk * the VME boards lives in vme16 space. only 16 and 8 bit accesses
87 1.1 pk * are allowed, so functions that copy data must be aware of this.
88 1.1 pk *
89 1.1 pk * the chip is an intel chip. this means that the byte order
90 1.1 pk * on all the "short"s in the chip's data structures is wrong.
91 1.1 pk * so, constants described in the intel docs are swapped for the sun.
92 1.1 pk * that means that any buffer pointers you give the chip must be
93 1.1 pk * swapped to intel format. yuck.
94 1.1 pk *
95 1.1 pk * VME/multibus interface:
96 1.1 pk * for the multibus interface the board ignores the top 4 bits
97 1.2 pk * of the chip address. the multibus interface has its own
98 1.2 pk * MMU like page map (without protections or valid bits, etc).
99 1.1 pk * there are 256 pages of physical memory on the board (each page
100 1.2 pk * is 1024 bytes). There are 1024 slots in the page map. so,
101 1.1 pk * a 1024 byte page takes up 10 bits of address for the offset,
102 1.1 pk * and if there are 1024 slots in the page that is another 10 bits
103 1.2 pk * of the address. That makes a 20 bit address, and as stated
104 1.1 pk * earlier the board ignores the top 4 bits, so that accounts
105 1.1 pk * for all 24 bits of address.
106 1.1 pk *
107 1.2 pk * Note that the last entry of the page map maps the top of the
108 1.1 pk * 24 bit address space and that the SCP is supposed to be at
109 1.1 pk * 0xfffff4 (taking into account allignment). so,
110 1.1 pk * for multibus, that entry in the page map has to be used for the SCP.
111 1.1 pk *
112 1.2 pk * The page map effects BOTH how the ie chip sees the
113 1.1 pk * memory, and how the host sees it.
114 1.1 pk *
115 1.2 pk * The page map is part of the "register" area of the board
116 1.2 pk *
117 1.2 pk * The page map to control where ram appears in the address space.
118 1.2 pk * We choose to have RAM start at 0 in the 24 bit address space.
119 1.20 perry *
120 1.2 pk * to get the phyiscal address of the board's RAM you must take the
121 1.2 pk * top 12 bits of the physical address of the register address and
122 1.2 pk * or in the 4 bits from the status word as bits 17-20 (remember that
123 1.2 pk * the board ignores the chip's top 4 address lines). For example:
124 1.2 pk * if the register is @ 0xffe88000, then the top 12 bits are 0xffe00000.
125 1.8 soren * to get the 4 bits from the status word just do status & IEVME_HADDR.
126 1.2 pk * suppose the value is "4". Then just shift it left 16 bits to get
127 1.2 pk * it into bits 17-20 (e.g. 0x40000). Then or it to get the
128 1.2 pk * address of RAM (in our example: 0xffe40000). see the attach routine!
129 1.2 pk *
130 1.1 pk *
131 1.1 pk * on-board interface:
132 1.1 pk *
133 1.2 pk * on the onboard ie interface the 24 bit address space is hardwired
134 1.2 pk * to be 0xff000000 -> 0xffffffff of KVA. this means that sc_iobase
135 1.2 pk * will be 0xff000000. sc_maddr will be where ever we allocate RAM
136 1.2 pk * in KVA. note that since the SCP is at a fixed address it means
137 1.2 pk * that we have to allocate a fixed KVA for the SCP.
138 1.1 pk * <fill in useful info later>
139 1.1 pk *
140 1.1 pk *
141 1.1 pk * VME3E interface:
142 1.1 pk *
143 1.1 pk * <fill in useful info later>
144 1.1 pk *
145 1.1 pk */
146 1.14 lukem
147 1.14 lukem #include <sys/cdefs.h>
148 1.27 cegger __KERNEL_RCSID(0, "$NetBSD: if_ie_vme.c,v 1.27 2009/05/12 14:47:27 cegger Exp $");
149 1.1 pk
150 1.1 pk #include <sys/param.h>
151 1.1 pk #include <sys/systm.h>
152 1.1 pk #include <sys/errno.h>
153 1.1 pk #include <sys/device.h>
154 1.1 pk #include <sys/protosw.h>
155 1.1 pk #include <sys/socket.h>
156 1.1 pk
157 1.1 pk #include <net/if.h>
158 1.1 pk #include <net/if_types.h>
159 1.1 pk #include <net/if_dl.h>
160 1.2 pk #include <net/if_media.h>
161 1.1 pk #include <net/if_ether.h>
162 1.1 pk
163 1.23 ad #include <sys/bus.h>
164 1.23 ad #include <sys/intr.h>
165 1.18 pk #ifdef __sparc__
166 1.18 pk #include <machine/autoconf.h>
167 1.18 pk #endif
168 1.1 pk #include <dev/vme/vmevar.h>
169 1.1 pk
170 1.1 pk #include <dev/ic/i82586reg.h>
171 1.1 pk #include <dev/ic/i82586var.h>
172 1.1 pk
173 1.7 drochner #include "locators.h"
174 1.1 pk
175 1.1 pk /*
176 1.1 pk * VME/multibus definitions
177 1.1 pk */
178 1.1 pk #define IEVME_PAGESIZE 1024 /* bytes */
179 1.1 pk #define IEVME_PAGSHIFT 10 /* bits */
180 1.1 pk #define IEVME_NPAGES 256 /* number of pages on chip */
181 1.1 pk #define IEVME_MAPSZ 1024 /* number of entries in the map */
182 1.1 pk
183 1.1 pk /*
184 1.1 pk * PTE for the page map
185 1.1 pk */
186 1.1 pk #define IEVME_SBORDR 0x8000 /* sun byte order */
187 1.1 pk #define IEVME_IBORDR 0x0000 /* intel byte ordr */
188 1.1 pk
189 1.1 pk #define IEVME_P2MEM 0x2000 /* memory is on P2 */
190 1.1 pk #define IEVME_OBMEM 0x0000 /* memory is on board */
191 1.1 pk
192 1.1 pk #define IEVME_PGMASK 0x0fff /* gives the physical page frame number */
193 1.1 pk
194 1.1 pk struct ievme {
195 1.1 pk u_int16_t pgmap[IEVME_MAPSZ];
196 1.1 pk u_int16_t xxx[32]; /* prom */
197 1.1 pk u_int16_t status; /* see below for bits */
198 1.1 pk u_int16_t xxx2; /* filler */
199 1.1 pk u_int16_t pectrl; /* parity control (see below) */
200 1.1 pk u_int16_t peaddr; /* low 16 bits of address */
201 1.1 pk };
202 1.1 pk
203 1.1 pk /*
204 1.1 pk * status bits
205 1.1 pk */
206 1.1 pk #define IEVME_RESET 0x8000 /* reset board */
207 1.1 pk #define IEVME_ONAIR 0x4000 /* go out of loopback 'on-air' */
208 1.1 pk #define IEVME_ATTEN 0x2000 /* attention */
209 1.1 pk #define IEVME_IENAB 0x1000 /* interrupt enable */
210 1.1 pk #define IEVME_PEINT 0x0800 /* parity error interrupt enable */
211 1.1 pk #define IEVME_PERR 0x0200 /* parity error flag */
212 1.1 pk #define IEVME_INT 0x0100 /* interrupt flag */
213 1.1 pk #define IEVME_P2EN 0x0020 /* enable p2 bus */
214 1.1 pk #define IEVME_256K 0x0010 /* 256kb rams */
215 1.1 pk #define IEVME_HADDR 0x000f /* mask for bits 17-20 of address */
216 1.1 pk
217 1.1 pk /*
218 1.1 pk * parity control
219 1.1 pk */
220 1.1 pk #define IEVME_PARACK 0x0100 /* parity error ack */
221 1.1 pk #define IEVME_PARSRC 0x0080 /* parity error source */
222 1.1 pk #define IEVME_PAREND 0x0040 /* which end of the data got the error */
223 1.1 pk #define IEVME_PARADR 0x000f /* mask to get bits 17-20 of parity address */
224 1.1 pk
225 1.2 pk /* Supported media */
226 1.2 pk static int media[] = {
227 1.2 pk IFM_ETHER | IFM_10_2,
228 1.20 perry };
229 1.2 pk #define NMEDIA (sizeof(media) / sizeof(media[0]))
230 1.1 pk
231 1.1 pk /*
232 1.1 pk * the 3E board not supported (yet?)
233 1.1 pk */
234 1.1 pk
235 1.1 pk
236 1.19 perry static void ie_vmereset(struct ie_softc *, int);
237 1.19 perry static void ie_vmeattend(struct ie_softc *, int);
238 1.19 perry static void ie_vmerun(struct ie_softc *);
239 1.19 perry static int ie_vmeintr(struct ie_softc *, int);
240 1.1 pk
241 1.27 cegger int ie_vme_match(device_t, cfdata_t, void *);
242 1.27 cegger void ie_vme_attach(device_t, device_t, void *);
243 1.1 pk
244 1.7 drochner struct ie_vme_softc {
245 1.7 drochner struct ie_softc ie;
246 1.7 drochner bus_space_tag_t ievt;
247 1.7 drochner bus_space_handle_t ievh;
248 1.7 drochner };
249 1.7 drochner
250 1.16 thorpej CFATTACH_DECL(ie_vme, sizeof(struct ie_vme_softc),
251 1.17 thorpej ie_vme_match, ie_vme_attach, NULL, NULL);
252 1.1 pk
253 1.7 drochner #define read_iev(sc, reg) \
254 1.7 drochner bus_space_read_2(sc->ievt, sc->ievh, offsetof(struct ievme, reg))
255 1.7 drochner #define write_iev(sc, reg, val) \
256 1.7 drochner bus_space_write_2(sc->ievt, sc->ievh, offsetof(struct ievme, reg), val)
257 1.2 pk
258 1.1 pk /*
259 1.1 pk * MULTIBUS/VME support routines
260 1.1 pk */
261 1.1 pk void
262 1.25 dsl ie_vmereset(struct ie_softc *sc, int what)
263 1.1 pk {
264 1.7 drochner struct ie_vme_softc *vsc = (struct ie_vme_softc *)sc;
265 1.7 drochner write_iev(vsc, status, IEVME_RESET);
266 1.1 pk delay(100); /* XXX could be shorter? */
267 1.7 drochner write_iev(vsc, status, 0);
268 1.1 pk }
269 1.1 pk
270 1.1 pk void
271 1.25 dsl ie_vmeattend(struct ie_softc *sc, int why)
272 1.1 pk {
273 1.7 drochner struct ie_vme_softc *vsc = (struct ie_vme_softc *)sc;
274 1.1 pk
275 1.7 drochner /* flag! */
276 1.7 drochner write_iev(vsc, status, read_iev(vsc, status) | IEVME_ATTEN);
277 1.7 drochner /* down. */
278 1.7 drochner write_iev(vsc, status, read_iev(vsc, status) & ~IEVME_ATTEN);
279 1.1 pk }
280 1.1 pk
281 1.1 pk void
282 1.25 dsl ie_vmerun(struct ie_softc *sc)
283 1.1 pk {
284 1.7 drochner struct ie_vme_softc *vsc = (struct ie_vme_softc *)sc;
285 1.1 pk
286 1.7 drochner write_iev(vsc, status, read_iev(vsc, status)
287 1.7 drochner | IEVME_ONAIR | IEVME_IENAB | IEVME_PEINT);
288 1.1 pk }
289 1.1 pk
290 1.1 pk int
291 1.25 dsl ie_vmeintr(struct ie_softc *sc, int where)
292 1.1 pk {
293 1.7 drochner struct ie_vme_softc *vsc = (struct ie_vme_softc *)sc;
294 1.1 pk
295 1.2 pk if (where != INTR_ENTER)
296 1.2 pk return (0);
297 1.2 pk
298 1.1 pk /*
299 1.1 pk * check for parity error
300 1.1 pk */
301 1.7 drochner if (read_iev(vsc, status) & IEVME_PERR) {
302 1.24 cegger aprint_error_dev(&sc->sc_dev, "parity error (ctrl 0x%x @ 0x%02x%04x)\n",
303 1.24 cegger read_iev(vsc, pectrl),
304 1.7 drochner read_iev(vsc, pectrl) & IEVME_HADDR,
305 1.7 drochner read_iev(vsc, peaddr));
306 1.7 drochner write_iev(vsc, pectrl, read_iev(vsc, pectrl) | IEVME_PARACK);
307 1.1 pk }
308 1.1 pk return (0);
309 1.1 pk }
310 1.1 pk
311 1.19 perry void ie_memcopyin(struct ie_softc *, void *, int, size_t);
312 1.19 perry void ie_memcopyout(struct ie_softc *, const void *, int, size_t);
313 1.2 pk
314 1.2 pk /*
315 1.2 pk * Copy board memory to kernel.
316 1.2 pk */
317 1.2 pk void
318 1.25 dsl ie_memcopyin(struct ie_softc *sc, void *p, int offset, size_t size)
319 1.2 pk {
320 1.7 drochner size_t help;
321 1.7 drochner
322 1.7 drochner if ((offset & 1) && ((u_long)p & 1) && size > 0) {
323 1.7 drochner *(u_int8_t *)p = bus_space_read_1(sc->bt, sc->bh, offset);
324 1.7 drochner offset++;
325 1.7 drochner p = (u_int8_t *)p + 1;
326 1.7 drochner size--;
327 1.7 drochner }
328 1.7 drochner
329 1.7 drochner if ((offset & 1) || ((u_long)p & 1)) {
330 1.7 drochner bus_space_read_region_1(sc->bt, sc->bh, offset, p, size);
331 1.7 drochner return;
332 1.7 drochner }
333 1.7 drochner
334 1.7 drochner help = size / 2;
335 1.7 drochner bus_space_read_region_2(sc->bt, sc->bh, offset, p, help);
336 1.7 drochner if (2 * help == size)
337 1.7 drochner return;
338 1.7 drochner
339 1.7 drochner offset += 2 * help;
340 1.7 drochner p = (u_int16_t *)p + help;
341 1.7 drochner *(u_int8_t *)p = bus_space_read_1(sc->bt, sc->bh, offset);
342 1.2 pk }
343 1.2 pk
344 1.2 pk /*
345 1.7 drochner * Copy from kernel space to board memory.
346 1.2 pk */
347 1.2 pk void
348 1.25 dsl ie_memcopyout(struct ie_softc *sc, const void *p, int offset, size_t size)
349 1.2 pk {
350 1.7 drochner size_t help;
351 1.7 drochner
352 1.7 drochner if ((offset & 1) && ((u_long)p & 1) && size > 0) {
353 1.21 tsutsui bus_space_write_1(sc->bt, sc->bh, offset, *(const u_int8_t *)p);
354 1.7 drochner offset++;
355 1.21 tsutsui p = (const u_int8_t *)p + 1;
356 1.7 drochner size--;
357 1.7 drochner }
358 1.7 drochner
359 1.7 drochner if ((offset & 1) || ((u_long)p & 1)) {
360 1.7 drochner bus_space_write_region_1(sc->bt, sc->bh, offset, p, size);
361 1.7 drochner return;
362 1.7 drochner }
363 1.7 drochner
364 1.7 drochner help = size / 2;
365 1.7 drochner bus_space_write_region_2(sc->bt, sc->bh, offset, p, help);
366 1.7 drochner if (2 * help == size)
367 1.7 drochner return;
368 1.7 drochner
369 1.7 drochner offset += 2 * help;
370 1.21 tsutsui p = (const u_int16_t *)p + help;
371 1.21 tsutsui bus_space_write_1(sc->bt, sc->bh, offset, *(const u_int8_t *)p);
372 1.2 pk }
373 1.2 pk
374 1.2 pk /* read a 16-bit value at BH offset */
375 1.19 perry u_int16_t ie_vme_read16(struct ie_softc *, int offset);
376 1.2 pk /* write a 16-bit value at BH offset */
377 1.19 perry void ie_vme_write16(struct ie_softc *, int offset, u_int16_t value);
378 1.19 perry void ie_vme_write24(struct ie_softc *, int offset, int addr);
379 1.2 pk
380 1.2 pk u_int16_t
381 1.25 dsl ie_vme_read16(struct ie_softc *sc, int offset)
382 1.2 pk {
383 1.2 pk u_int16_t v;
384 1.2 pk
385 1.2 pk bus_space_barrier(sc->bt, sc->bh, offset, 2, BUS_SPACE_BARRIER_READ);
386 1.2 pk v = bus_space_read_2(sc->bt, sc->bh, offset);
387 1.2 pk return (((v&0xff)<<8) | ((v>>8)&0xff));
388 1.2 pk }
389 1.2 pk
390 1.2 pk void
391 1.25 dsl ie_vme_write16(struct ie_softc *sc, int offset, u_int16_t v)
392 1.2 pk {
393 1.2 pk int v0 = ((((v)&0xff)<<8) | (((v)>>8)&0xff));
394 1.2 pk bus_space_write_2(sc->bt, sc->bh, offset, v0);
395 1.2 pk bus_space_barrier(sc->bt, sc->bh, offset, 2, BUS_SPACE_BARRIER_WRITE);
396 1.2 pk }
397 1.2 pk
398 1.2 pk void
399 1.25 dsl ie_vme_write24(struct ie_softc *sc, int offset, int addr)
400 1.1 pk {
401 1.2 pk u_char *f = (u_char *)&addr;
402 1.3 pk u_int16_t v0, v1;
403 1.3 pk u_char *t;
404 1.3 pk
405 1.3 pk t = (u_char *)&v0;
406 1.3 pk t[0] = f[3]; t[1] = f[2];
407 1.3 pk bus_space_write_2(sc->bt, sc->bh, offset, v0);
408 1.3 pk
409 1.3 pk t = (u_char *)&v1;
410 1.3 pk t[0] = f[1]; t[1] = 0;
411 1.3 pk bus_space_write_2(sc->bt, sc->bh, offset+2, v1);
412 1.1 pk
413 1.2 pk bus_space_barrier(sc->bt, sc->bh, offset, 4, BUS_SPACE_BARRIER_WRITE);
414 1.1 pk }
415 1.1 pk
416 1.1 pk int
417 1.27 cegger ie_vme_match(device_t parent, cfdata_t cf, void *aux)
418 1.1 pk {
419 1.1 pk struct vme_attach_args *va = aux;
420 1.7 drochner vme_chipset_tag_t ct = va->va_vct;
421 1.7 drochner vme_am_t mod;
422 1.7 drochner int error;
423 1.7 drochner
424 1.7 drochner if (va->numcfranges < 2) {
425 1.7 drochner printf("ie_vme_match: need 2 ranges\n");
426 1.7 drochner return (0);
427 1.7 drochner }
428 1.7 drochner if ((va->r[1].offset & 0xff0fffff) ||
429 1.7 drochner ((va->r[0].offset & 0xfff00000)
430 1.7 drochner != (va->r[1].offset & 0xfff00000))) {
431 1.7 drochner printf("ie_vme_match: base address mismatch\n");
432 1.7 drochner return (0);
433 1.7 drochner }
434 1.7 drochner if (va->r[0].size != VMECF_LEN_DEFAULT &&
435 1.7 drochner va->r[0].size != sizeof(sizeof(struct ievme))) {
436 1.7 drochner printf("ie_vme_match: bad csr size\n");
437 1.7 drochner return (0);
438 1.7 drochner }
439 1.7 drochner if (va->r[1].size == VMECF_LEN_DEFAULT) {
440 1.7 drochner printf("ie_vme_match: must specify memory size\n");
441 1.7 drochner return (0);
442 1.7 drochner }
443 1.7 drochner
444 1.7 drochner mod = 0x3d; /* VME_AM_A24|VME_AM_MBO|VME_AM_SUPER|VME_AM_DATA */
445 1.7 drochner
446 1.7 drochner if (va->r[0].am != VMECF_AM_DEFAULT &&
447 1.7 drochner va->r[0].am != mod)
448 1.7 drochner return (0);
449 1.1 pk
450 1.7 drochner if (vme_space_alloc(va->va_vct, va->r[0].offset,
451 1.7 drochner sizeof(struct ievme), mod))
452 1.7 drochner return (0);
453 1.7 drochner if (vme_space_alloc(va->va_vct, va->r[1].offset,
454 1.7 drochner va->r[1].size, mod)) {
455 1.7 drochner vme_space_free(va->va_vct, va->r[0].offset,
456 1.7 drochner sizeof(struct ievme), mod);
457 1.7 drochner return (0);
458 1.7 drochner }
459 1.7 drochner error = vme_probe(ct, va->r[0].offset, 2, mod, VME_D16, 0, 0);
460 1.7 drochner vme_space_free(va->va_vct, va->r[0].offset, sizeof(struct ievme), mod);
461 1.7 drochner vme_space_free(va->va_vct, va->r[1].offset, va->r[1].size, mod);
462 1.7 drochner
463 1.7 drochner return (error == 0);
464 1.1 pk }
465 1.1 pk
466 1.1 pk void
467 1.27 cegger ie_vme_attach(device_t parent, device_t self, void *aux)
468 1.1 pk {
469 1.1 pk u_int8_t myaddr[ETHER_ADDR_LEN];
470 1.7 drochner struct ie_vme_softc *vsc = (void *) self;
471 1.1 pk struct vme_attach_args *va = aux;
472 1.7 drochner vme_chipset_tag_t ct = va->va_vct;
473 1.7 drochner struct ie_softc *sc;
474 1.1 pk vme_intr_handle_t ih;
475 1.7 drochner vme_addr_t rampaddr;
476 1.7 drochner vme_size_t memsize;
477 1.7 drochner vme_mapresc_t resc;
478 1.7 drochner int lcv;
479 1.1 pk
480 1.7 drochner vme_am_t mod;
481 1.1 pk
482 1.1 pk /*
483 1.1 pk * *note*: we don't detect the difference between a VME3E and
484 1.1 pk * a multibus/vme card. if you want to use a 3E you'll have
485 1.1 pk * to fix this.
486 1.1 pk */
487 1.7 drochner mod = 0x3d; /* VME_AM_A24|VME_AM_MBO|VME_AM_SUPER|VME_AM_DATA */
488 1.7 drochner if (vme_space_alloc(va->va_vct, va->r[0].offset,
489 1.7 drochner sizeof(struct ievme), mod) ||
490 1.7 drochner vme_space_alloc(va->va_vct, va->r[1].offset,
491 1.7 drochner va->r[1].size, mod))
492 1.7 drochner panic("if_ie: vme alloc");
493 1.1 pk
494 1.7 drochner sc = &vsc->ie;
495 1.1 pk
496 1.1 pk sc->hwreset = ie_vmereset;
497 1.1 pk sc->hwinit = ie_vmerun;
498 1.1 pk sc->chan_attn = ie_vmeattend;
499 1.1 pk sc->intrhook = ie_vmeintr;
500 1.2 pk sc->memcopyout = ie_memcopyout;
501 1.2 pk sc->memcopyin = ie_memcopyin;
502 1.12 bjh21
503 1.12 bjh21 sc->ie_bus_barrier = NULL;
504 1.2 pk sc->ie_bus_read16 = ie_vme_read16;
505 1.2 pk sc->ie_bus_write16 = ie_vme_write16;
506 1.2 pk sc->ie_bus_write24 = ie_vme_write24;
507 1.1 pk
508 1.7 drochner memsize = va->r[1].size;
509 1.7 drochner
510 1.7 drochner if (vme_space_map(ct, va->r[0].offset, sizeof(struct ievme), mod,
511 1.7 drochner VME_D16 | VME_D8, 0,
512 1.7 drochner &vsc->ievt, &vsc->ievh, &resc) != 0)
513 1.7 drochner panic("if_ie: vme map csr");
514 1.7 drochner
515 1.7 drochner rampaddr = va->r[1].offset;
516 1.1 pk
517 1.1 pk /* 4 more */
518 1.7 drochner rampaddr = rampaddr | ((read_iev(vsc, status) & IEVME_HADDR) << 16);
519 1.7 drochner if (vme_space_map(ct, rampaddr, memsize, mod, VME_D16 | VME_D8, 0,
520 1.7 drochner &sc->bt, &sc->bh, &resc) != 0)
521 1.7 drochner panic("if_ie: vme map mem");
522 1.1 pk
523 1.7 drochner write_iev(vsc, pectrl, read_iev(vsc, pectrl) | IEVME_PARACK);
524 1.1 pk
525 1.1 pk /*
526 1.1 pk * Set up mappings, direct map except for last page
527 1.1 pk * which is mapped at zero and at high address (for scp)
528 1.1 pk */
529 1.1 pk for (lcv = 0; lcv < IEVME_MAPSZ - 1; lcv++)
530 1.7 drochner write_iev(vsc, pgmap[lcv], IEVME_SBORDR | IEVME_OBMEM | lcv);
531 1.7 drochner write_iev(vsc, pgmap[IEVME_MAPSZ - 1], IEVME_SBORDR | IEVME_OBMEM | 0);
532 1.1 pk
533 1.1 pk /* Clear all ram */
534 1.7 drochner bus_space_set_region_2(sc->bt, sc->bh, 0, 0, memsize/2);
535 1.1 pk
536 1.1 pk /*
537 1.2 pk * We use the first page to set up SCP, ICSP and SCB data
538 1.2 pk * structures. The remaining pages become the buffer area
539 1.2 pk * (managed in i82586.c).
540 1.2 pk * SCP is in double-mapped page, so the 586 can see it at
541 1.2 pk * the mandatory magic address (IE_SCP_ADDR).
542 1.1 pk */
543 1.2 pk sc->scp = (IE_SCP_ADDR & (IEVME_PAGESIZE - 1));
544 1.1 pk
545 1.1 pk /* iscp at location zero */
546 1.2 pk sc->iscp = 0;
547 1.1 pk
548 1.1 pk /* scb follows iscp */
549 1.2 pk sc->scb = IE_ISCP_SZ;
550 1.2 pk
551 1.2 pk ie_vme_write16(sc, IE_ISCP_SCB((long)sc->iscp), sc->scb);
552 1.2 pk ie_vme_write16(sc, IE_ISCP_BASE((u_long)sc->iscp), 0);
553 1.2 pk ie_vme_write24(sc, IE_SCP_ISCP((u_long)sc->scp), 0);
554 1.2 pk
555 1.2 pk if (i82586_proberam(sc) == 0) {
556 1.2 pk printf(": memory probe failed\n");
557 1.2 pk return;
558 1.2 pk }
559 1.1 pk
560 1.1 pk /*
561 1.1 pk * Rest of first page is unused; rest of ram for buffers.
562 1.1 pk */
563 1.2 pk sc->buf_area = IEVME_PAGESIZE;
564 1.7 drochner sc->buf_area_sz = memsize - IEVME_PAGESIZE;
565 1.1 pk
566 1.2 pk sc->do_xmitnopchain = 0;
567 1.2 pk
568 1.24 cegger printf("\n%s:", device_xname(self));
569 1.7 drochner
570 1.9 chs #ifdef __sparc__
571 1.18 pk prom_getether(0, myaddr);
572 1.7 drochner #endif
573 1.2 pk i82586_attach(sc, "multibus/vme", myaddr, media, NMEDIA, media[0]);
574 1.1 pk
575 1.7 drochner vme_intr_map(ct, va->ilevel, va->ivector, &ih);
576 1.7 drochner vme_intr_establish(ct, ih, IPL_NET, i82586_intr, sc);
577 1.1 pk }
578