dmtbinfo1.c revision 1.1.1.12 1 /******************************************************************************
2 *
3 * Module Name: dmtbinfo1 - Table info for non-AML tables
4 *
5 *****************************************************************************/
6
7 /******************************************************************************
8 *
9 * 1. Copyright Notice
10 *
11 * Some or all of this work - Copyright (c) 1999 - 2024, Intel Corp.
12 * All rights reserved.
13 *
14 * 2. License
15 *
16 * 2.1. This is your license from Intel Corp. under its intellectual property
17 * rights. You may have additional license terms from the party that provided
18 * you this software, covering your right to use that party's intellectual
19 * property rights.
20 *
21 * 2.2. Intel grants, free of charge, to any person ("Licensee") obtaining a
22 * copy of the source code appearing in this file ("Covered Code") an
23 * irrevocable, perpetual, worldwide license under Intel's copyrights in the
24 * base code distributed originally by Intel ("Original Intel Code") to copy,
25 * make derivatives, distribute, use and display any portion of the Covered
26 * Code in any form, with the right to sublicense such rights; and
27 *
28 * 2.3. Intel grants Licensee a non-exclusive and non-transferable patent
29 * license (with the right to sublicense), under only those claims of Intel
30 * patents that are infringed by the Original Intel Code, to make, use, sell,
31 * offer to sell, and import the Covered Code and derivative works thereof
32 * solely to the minimum extent necessary to exercise the above copyright
33 * license, and in no event shall the patent license extend to any additions
34 * to or modifications of the Original Intel Code. No other license or right
35 * is granted directly or by implication, estoppel or otherwise;
36 *
37 * The above copyright and patent license is granted only if the following
38 * conditions are met:
39 *
40 * 3. Conditions
41 *
42 * 3.1. Redistribution of Source with Rights to Further Distribute Source.
43 * Redistribution of source code of any substantial portion of the Covered
44 * Code or modification with rights to further distribute source must include
45 * the above Copyright Notice, the above License, this list of Conditions,
46 * and the following Disclaimer and Export Compliance provision. In addition,
47 * Licensee must cause all Covered Code to which Licensee contributes to
48 * contain a file documenting the changes Licensee made to create that Covered
49 * Code and the date of any change. Licensee must include in that file the
50 * documentation of any changes made by any predecessor Licensee. Licensee
51 * must include a prominent statement that the modification is derived,
52 * directly or indirectly, from Original Intel Code.
53 *
54 * 3.2. Redistribution of Source with no Rights to Further Distribute Source.
55 * Redistribution of source code of any substantial portion of the Covered
56 * Code or modification without rights to further distribute source must
57 * include the following Disclaimer and Export Compliance provision in the
58 * documentation and/or other materials provided with distribution. In
59 * addition, Licensee may not authorize further sublicense of source of any
60 * portion of the Covered Code, and must include terms to the effect that the
61 * license from Licensee to its licensee is limited to the intellectual
62 * property embodied in the software Licensee provides to its licensee, and
63 * not to intellectual property embodied in modifications its licensee may
64 * make.
65 *
66 * 3.3. Redistribution of Executable. Redistribution in executable form of any
67 * substantial portion of the Covered Code or modification must reproduce the
68 * above Copyright Notice, and the following Disclaimer and Export Compliance
69 * provision in the documentation and/or other materials provided with the
70 * distribution.
71 *
72 * 3.4. Intel retains all right, title, and interest in and to the Original
73 * Intel Code.
74 *
75 * 3.5. Neither the name Intel nor any other trademark owned or controlled by
76 * Intel shall be used in advertising or otherwise to promote the sale, use or
77 * other dealings in products derived from or relating to the Covered Code
78 * without prior written authorization from Intel.
79 *
80 * 4. Disclaimer and Export Compliance
81 *
82 * 4.1. INTEL MAKES NO WARRANTY OF ANY KIND REGARDING ANY SOFTWARE PROVIDED
83 * HERE. ANY SOFTWARE ORIGINATING FROM INTEL OR DERIVED FROM INTEL SOFTWARE
84 * IS PROVIDED "AS IS," AND INTEL WILL NOT PROVIDE ANY SUPPORT, ASSISTANCE,
85 * INSTALLATION, TRAINING OR OTHER SERVICES. INTEL WILL NOT PROVIDE ANY
86 * UPDATES, ENHANCEMENTS OR EXTENSIONS. INTEL SPECIFICALLY DISCLAIMS ANY
87 * IMPLIED WARRANTIES OF MERCHANTABILITY, NONINFRINGEMENT AND FITNESS FOR A
88 * PARTICULAR PURPOSE.
89 *
90 * 4.2. IN NO EVENT SHALL INTEL HAVE ANY LIABILITY TO LICENSEE, ITS LICENSEES
91 * OR ANY OTHER THIRD PARTY, FOR ANY LOST PROFITS, LOST DATA, LOSS OF USE OR
92 * COSTS OF PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES, OR FOR ANY INDIRECT,
93 * SPECIAL OR CONSEQUENTIAL DAMAGES ARISING OUT OF THIS AGREEMENT, UNDER ANY
94 * CAUSE OF ACTION OR THEORY OF LIABILITY, AND IRRESPECTIVE OF WHETHER INTEL
95 * HAS ADVANCE NOTICE OF THE POSSIBILITY OF SUCH DAMAGES. THESE LIMITATIONS
96 * SHALL APPLY NOTWITHSTANDING THE FAILURE OF THE ESSENTIAL PURPOSE OF ANY
97 * LIMITED REMEDY.
98 *
99 * 4.3. Licensee shall not export, either directly or indirectly, any of this
100 * software or system incorporating such software without first obtaining any
101 * required license or other approval from the U. S. Department of Commerce or
102 * any other agency or department of the United States Government. In the
103 * event Licensee exports any such software from the United States or
104 * re-exports any such software from a foreign destination, Licensee shall
105 * ensure that the distribution and export/re-export of the software is in
106 * compliance with all laws, regulations, orders, or other restrictions of the
107 * U.S. Export Administration Regulations. Licensee agrees that neither it nor
108 * any of its subsidiaries will export/re-export any technical data, process,
109 * software, or service, directly or indirectly, to any country for which the
110 * United States government or any agency thereof requires an export license,
111 * other governmental approval, or letter of assurance, without first obtaining
112 * such license, approval or letter.
113 *
114 *****************************************************************************
115 *
116 * Alternatively, you may choose to be licensed under the terms of the
117 * following license:
118 *
119 * Redistribution and use in source and binary forms, with or without
120 * modification, are permitted provided that the following conditions
121 * are met:
122 * 1. Redistributions of source code must retain the above copyright
123 * notice, this list of conditions, and the following disclaimer,
124 * without modification.
125 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
126 * substantially similar to the "NO WARRANTY" disclaimer below
127 * ("Disclaimer") and any redistribution must be conditioned upon
128 * including a substantially similar Disclaimer requirement for further
129 * binary redistribution.
130 * 3. Neither the names of the above-listed copyright holders nor the names
131 * of any contributors may be used to endorse or promote products derived
132 * from this software without specific prior written permission.
133 *
134 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
135 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
136 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
137 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
138 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
139 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
140 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
141 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
142 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
143 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
144 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
145 *
146 * Alternatively, you may choose to be licensed under the terms of the
147 * GNU General Public License ("GPL") version 2 as published by the Free
148 * Software Foundation.
149 *
150 *****************************************************************************/
151
152 #include "acpi.h"
153 #include "accommon.h"
154 #include "acdisasm.h"
155 #include "actbinfo.h"
156
157 /* This module used for application-level code only */
158
159 #define _COMPONENT ACPI_CA_DISASSEMBLER
160 ACPI_MODULE_NAME ("dmtbinfo1")
161
162 /*
163 * How to add a new table:
164 *
165 * - Add the C table definition to the actbl1.h or actbl2.h header.
166 * - Add ACPI_xxxx_OFFSET macro(s) for the table (and subtables) to list below.
167 * - Define the table in this file (for the disassembler). If any
168 * new data types are required (ACPI_DMT_*), see below.
169 * - Add an external declaration for the new table definition (AcpiDmTableInfo*)
170 * in acdisam.h
171 * - Add new table definition to the dispatch table in dmtable.c (AcpiDmTableData)
172 * If a simple table (with no subtables), no disassembly code is needed.
173 * Otherwise, create the AcpiDmDump* function for to disassemble the table
174 * and add it to the dmtbdump.c file.
175 * - Add an external declaration for the new AcpiDmDump* function in acdisasm.h
176 * - Add the new AcpiDmDump* function to the dispatch table in dmtable.c
177 * - Create a template for the new table
178 * - Add data table compiler support
179 *
180 * How to add a new data type (ACPI_DMT_*):
181 *
182 * - Add new type at the end of the ACPI_DMT list in acdisasm.h
183 * - Add length and implementation cases in dmtable.c (disassembler)
184 * - Add type and length cases in dtutils.c (DT compiler)
185 */
186
187 /*
188 * ACPI Table Information, used to dump formatted ACPI tables
189 *
190 * Each entry is of the form: <Field Type, Field Offset, Field Name>
191 */
192
193
194 /*******************************************************************************
195 *
196 * AEST - ARM Error Source table. Conforms to:
197 * ACPI for the Armv8 RAS Extensions 1.1 Platform Design Document Sep 2020
198 *
199 ******************************************************************************/
200
201 /* Common Subtable header (one per Subtable) */
202
203 ACPI_DMTABLE_INFO AcpiDmTableInfoAestHdr[] =
204 {
205 {ACPI_DMT_AEST, ACPI_AESTH_OFFSET (Type), "Subtable Type", 0},
206 {ACPI_DMT_UINT16, ACPI_AESTH_OFFSET (Length), "Length", DT_LENGTH},
207 {ACPI_DMT_UINT8, ACPI_AESTH_OFFSET (Reserved), "Reserved", 0},
208 {ACPI_DMT_UINT32, ACPI_AESTH_OFFSET (NodeSpecificOffset), "Node Specific Offset", 0},
209 {ACPI_DMT_UINT32, ACPI_AESTH_OFFSET (NodeInterfaceOffset), "Node Interface Offset", 0},
210 {ACPI_DMT_UINT32, ACPI_AESTH_OFFSET (NodeInterruptOffset), "Node Interrupt Array Offset", 0},
211 {ACPI_DMT_UINT32, ACPI_AESTH_OFFSET (NodeInterruptCount), "Node Interrupt Array Count", 0},
212 {ACPI_DMT_UINT64, ACPI_AESTH_OFFSET (TimestampRate), "Timestamp Rate", 0},
213 {ACPI_DMT_UINT64, ACPI_AESTH_OFFSET (Reserved1), "Reserved", 0},
214 {ACPI_DMT_UINT64, ACPI_AESTH_OFFSET (ErrorInjectionRate), "Error Injection Rate", 0},
215 ACPI_DMT_TERMINATOR
216 };
217
218 /*
219 * AEST subtables (nodes)
220 */
221
222 /* 0: Processor Error */
223
224 ACPI_DMTABLE_INFO AcpiDmTableInfoAestProcError[] =
225 {
226 {ACPI_DMT_UINT32, ACPI_AEST0_OFFSET (ProcessorId), "Processor ID", 0},
227 {ACPI_DMT_AEST_RES, ACPI_AEST0_OFFSET (ResourceType), "Resource Type", 0},
228 {ACPI_DMT_UINT8, ACPI_AEST0_OFFSET (Reserved), "Reserved", 0},
229 {ACPI_DMT_UINT8, ACPI_AEST0_OFFSET (Flags), "Flags (decoded Below)", 0},
230 {ACPI_DMT_FLAG0, ACPI_AEST0_FLAG_OFFSET (Flags, 0), "Global", 0},
231 {ACPI_DMT_FLAG1, ACPI_AEST0_FLAG_OFFSET (Flags, 0), "Shared", 0},
232 {ACPI_DMT_UINT8, ACPI_AEST0_OFFSET (Revision), "Revision", 0},
233 {ACPI_DMT_UINT64, ACPI_AEST0_OFFSET (ProcessorAffinity), "Processor Affinity Structure", 0},
234 ACPI_DMT_TERMINATOR
235 };
236
237 /* 0RT: Processor Cache Resource */
238
239 ACPI_DMTABLE_INFO AcpiDmTableInfoAestCacheRsrc[] =
240 {
241 {ACPI_DMT_UINT32, ACPI_AEST0A_OFFSET (CacheReference), "Cache Reference", 0},
242 {ACPI_DMT_UINT32, ACPI_AEST0A_OFFSET (Reserved), "Reserved", 0},
243 ACPI_DMT_TERMINATOR
244 };
245
246 /* 1RT: ProcessorTLB Resource */
247
248 ACPI_DMTABLE_INFO AcpiDmTableInfoAestTlbRsrc[] =
249 {
250 {ACPI_DMT_UINT32, ACPI_AEST0B_OFFSET (TlbLevel), "TLB Level", 0},
251 {ACPI_DMT_UINT32, ACPI_AEST0B_OFFSET (Reserved), "Reserved", 0},
252 ACPI_DMT_TERMINATOR
253 };
254
255 /* 2RT: Processor Generic Resource */
256
257 ACPI_DMTABLE_INFO AcpiDmTableInfoAestGenRsrc[] =
258 {
259 {ACPI_DMT_RAW_BUFFER, 0, "Resource", 0},
260 ACPI_DMT_TERMINATOR
261 };
262
263 /* 1: Memory Error */
264
265 ACPI_DMTABLE_INFO AcpiDmTableInfoAestMemError[] =
266 {
267 {ACPI_DMT_UINT32, ACPI_AEST1_OFFSET (SratProximityDomain), "Srat Proximity Domain", 0},
268 ACPI_DMT_TERMINATOR
269 };
270
271 /* 2: Smmu Error */
272
273 ACPI_DMTABLE_INFO AcpiDmTableInfoAestSmmuError[] =
274 {
275 {ACPI_DMT_UINT32, ACPI_AEST2_OFFSET (IortNodeReference), "Iort Node Reference", 0},
276 {ACPI_DMT_UINT32, ACPI_AEST2_OFFSET (SubcomponentReference), "Subcomponent Reference", 0},
277 ACPI_DMT_TERMINATOR
278 };
279
280 /* 3: Vendor Defined */
281
282 ACPI_DMTABLE_INFO AcpiDmTableInfoAestVendorError[] =
283 {
284 {ACPI_DMT_UINT32, ACPI_AEST3_OFFSET (AcpiHid), "ACPI HID", 0},
285 {ACPI_DMT_UINT32, ACPI_AEST3_OFFSET (AcpiUid), "ACPI UID", 0},
286 {ACPI_DMT_BUF16, ACPI_AEST3_OFFSET (VendorSpecificData), "Vendor Specific Data", 0},
287 ACPI_DMT_TERMINATOR
288 };
289
290 /* 3: Vendor Defined V2 */
291
292 ACPI_DMTABLE_INFO AcpiDmTableInfoAestVendorV2Error[] =
293 {
294 {ACPI_DMT_UINT64, ACPI_AEST3A_OFFSET (AcpiHid), "ACPI HID", 0},
295 {ACPI_DMT_UINT32, ACPI_AEST3A_OFFSET (AcpiUid), "ACPI UID", 0},
296 {ACPI_DMT_BUF16, ACPI_AEST3A_OFFSET (VendorSpecificData), "Vendor Specific Data", 0},
297 ACPI_DMT_TERMINATOR
298 };
299
300 /* 4: Gic Error */
301
302 ACPI_DMTABLE_INFO AcpiDmTableInfoAestGicError[] =
303 {
304 {ACPI_DMT_AEST_GIC, ACPI_AEST4_OFFSET (InterfaceType), "GIC Interface Type", 0},
305 {ACPI_DMT_UINT32, ACPI_AEST4_OFFSET (InstanceId), "Instance ID", 0},
306 ACPI_DMT_TERMINATOR
307 };
308
309 /* 5: PCIe Error */
310
311 ACPI_DMTABLE_INFO AcpiDmTableInfoAestPCIeError[] =
312 {
313 {ACPI_DMT_UINT32, ACPI_AEST5_OFFSET (IortNodeReference), "Iort Node Reference", 0},
314 ACPI_DMT_TERMINATOR
315 };
316
317 /* 6: Proxy Error */
318
319 ACPI_DMTABLE_INFO AcpiDmTableInfoAestProxyError[] =
320 {
321 {ACPI_DMT_UINT64, ACPI_AEST6_OFFSET (NodeAddress), "Proxy Node Address", 0},
322 ACPI_DMT_TERMINATOR
323 };
324
325 /* Common AEST structures for subtables */
326
327 #define ACPI_DM_AEST_INTERFACE_COMMON(a) \
328 {ACPI_DMT_UINT32, ACPI_AEST0D##a##_OFFSET (Common.ErrorNodeDevice), "Arm Error Node Device", 0},\
329 {ACPI_DMT_UINT32, ACPI_AEST0D##a##_OFFSET (Common.ProcessorAffinity), "Processor Affinity", 0}, \
330 {ACPI_DMT_UINT64, ACPI_AEST0D##a##_OFFSET (Common.ErrorGroupRegisterBase), "Err-Group Register Addr", 0}, \
331 {ACPI_DMT_UINT64, ACPI_AEST0D##a##_OFFSET (Common.FaultInjectRegisterBase), "Err-Inject Register Addr", 0}, \
332 {ACPI_DMT_UINT64, ACPI_AEST0D##a##_OFFSET (Common.InterruptConfigRegisterBase), "IRQ-Config Register Addr", 0},
333
334 /* AestXface: Node Interface Structure */
335
336 ACPI_DMTABLE_INFO AcpiDmTableInfoAestXface[] =
337 {
338 {ACPI_DMT_AEST_XFACE, ACPI_AEST0D_OFFSET (Type), "Interface Type", 0},
339 {ACPI_DMT_UINT24, ACPI_AEST0D_OFFSET (Reserved[0]), "Reserved", 0},
340 {ACPI_DMT_UINT32, ACPI_AEST0D_OFFSET (Flags), "Flags (decoded below)", 0},
341 {ACPI_DMT_FLAG0, ACPI_AEST0D_FLAG_OFFSET (Flags, 0), "Shared Interface", 0},
342 {ACPI_DMT_FLAG1, ACPI_AEST0D_FLAG_OFFSET (Flags, 0), "Clear MISCx Registers", 0},
343 {ACPI_DMT_UINT64, ACPI_AEST0D_OFFSET (Address), "Address", 0},
344 {ACPI_DMT_UINT32, ACPI_AEST0D_OFFSET (ErrorRecordIndex), "Error Record Index", 0},
345 {ACPI_DMT_UINT32, ACPI_AEST0D_OFFSET (ErrorRecordCount), "Error Record Count", 0},
346 {ACPI_DMT_UINT64, ACPI_AEST0D_OFFSET (ErrorRecordImplemented),"Error Record Implemented", 0},
347 {ACPI_DMT_UINT64, ACPI_AEST0D_OFFSET (ErrorStatusReporting), "Error Status Reporting", 0},
348 {ACPI_DMT_UINT64, ACPI_AEST0D_OFFSET (AddressingMode), "Addressing Mode", 0},
349 ACPI_DMT_TERMINATOR
350 };
351
352 /* AestXface: Node Interface Structure V2 Header */
353
354 ACPI_DMTABLE_INFO AcpiDmTableInfoAestXfaceHeader[] =
355 {
356 {ACPI_DMT_AEST_XFACE, ACPI_AEST0DH_OFFSET (Type), "Interface Type", 0},
357 {ACPI_DMT_UINT8, ACPI_AEST0DH_OFFSET (GroupFormat), "Group Format", 0},
358 {ACPI_DMT_UINT16, ACPI_AEST0DH_OFFSET (Reserved[0]), "Reserved", 0},
359 {ACPI_DMT_UINT32, ACPI_AEST0DH_OFFSET (Flags), "Flags (decoded below)", 0},
360 {ACPI_DMT_FLAG0, ACPI_AEST0D_FLAG_OFFSET (Flags, 0), "Shared Interface", 0},
361 {ACPI_DMT_FLAG1, ACPI_AEST0D_FLAG_OFFSET (Flags, 0), "Clear MISCx Registers", 0},
362 {ACPI_DMT_FLAG2, ACPI_AEST0D_FLAG_OFFSET (Flags, 0), "Error Node Device Valid", 0},
363 {ACPI_DMT_FLAG3, ACPI_AEST0D_FLAG_OFFSET (Flags, 0), "Affinity Type", 0},
364 {ACPI_DMT_FLAG4, ACPI_AEST0D_FLAG_OFFSET (Flags, 0), "Error group Address Valid", 0},
365 {ACPI_DMT_FLAG5, ACPI_AEST0D_FLAG_OFFSET (Flags, 0), "Fault Injection Address Valid", 0},
366 {ACPI_DMT_FLAG7, ACPI_AEST0D_FLAG_OFFSET (Flags, 0), "Interrupt Config Address valid", 0},
367 {ACPI_DMT_UINT64, ACPI_AEST0DH_OFFSET (Address), "Address", 0},
368 {ACPI_DMT_UINT32, ACPI_AEST0DH_OFFSET (ErrorRecordIndex), "Error Record Index", 0},
369 {ACPI_DMT_UINT32, ACPI_AEST0DH_OFFSET (ErrorRecordCount), "Error Record Count", 0},
370 ACPI_DMT_TERMINATOR
371 };
372
373 /* AestXface: Node Interface Structure V2 4K Group Format */
374
375 ACPI_DMTABLE_INFO AcpiDmTableInfoAestXface4k[] =
376 {
377 {ACPI_DMT_UINT64, ACPI_AEST0D4_OFFSET (ErrorRecordImplemented),"Error Record Implemented", 0},
378 {ACPI_DMT_UINT64, ACPI_AEST0D4_OFFSET (ErrorStatusReporting), "Error Status Reporting", 0},
379 {ACPI_DMT_UINT64, ACPI_AEST0D4_OFFSET (AddressingMode), "Addressing Mode", 0},
380 ACPI_DM_AEST_INTERFACE_COMMON(4)
381 ACPI_DMT_TERMINATOR
382 };
383
384 /* AestXface: Node Interface Structure V2 16K Group Format */
385
386 ACPI_DMTABLE_INFO AcpiDmTableInfoAestXface16k[] =
387 {
388 {ACPI_DMT_BUF32, ACPI_AEST0D16_OFFSET (ErrorRecordImplemented[0]),"Error Record Implemented", 0},
389 {ACPI_DMT_BUF32, ACPI_AEST0D16_OFFSET (ErrorStatusReporting[0]), "Error Status Reporting", 0},
390 {ACPI_DMT_BUF32, ACPI_AEST0D16_OFFSET (AddressingMode[0]), "Addressing Mode", 0},
391 ACPI_DM_AEST_INTERFACE_COMMON(16)
392 ACPI_DMT_TERMINATOR
393 };
394
395 /* AestXface: Node Interface Structure V2 64K Group Format */
396
397 ACPI_DMTABLE_INFO AcpiDmTableInfoAestXface64k[] =
398 {
399 {ACPI_DMT_BUF112, ACPI_AEST0D64_OFFSET (ErrorRecordImplemented[0]),"Error Record Implemented", 0},
400 {ACPI_DMT_BUF112, ACPI_AEST0D64_OFFSET (ErrorStatusReporting[0]), "Error Status Reporting", 0},
401 {ACPI_DMT_BUF112, ACPI_AEST0D64_OFFSET (AddressingMode[0]), "Addressing Mode", 0},
402 ACPI_DM_AEST_INTERFACE_COMMON(64)
403 ACPI_DMT_TERMINATOR
404 };
405
406 /* AestXrupt: Node Interrupt Structure */
407
408 ACPI_DMTABLE_INFO AcpiDmTableInfoAestXrupt[] =
409 {
410 {ACPI_DMT_AEST_XRUPT, ACPI_AEST0E_OFFSET (Type), "Interrupt Type", 0},
411 {ACPI_DMT_UINT16, ACPI_AEST0E_OFFSET (Reserved), "Reserved", 0},
412 {ACPI_DMT_UINT8, ACPI_AEST0E_OFFSET (Flags), "Flags (decoded below)", 0},
413 {ACPI_DMT_FLAG0, ACPI_AEST0E_FLAG_OFFSET (Flags, 0), "Level Triggered", 0},
414 {ACPI_DMT_UINT32, ACPI_AEST0E_OFFSET (Gsiv), "Gsiv", 0},
415 {ACPI_DMT_UINT8, ACPI_AEST0E_OFFSET (IortId), "IortId", 0},
416 {ACPI_DMT_UINT24, ACPI_AEST0E_OFFSET (Reserved1[0]), "Reserved", 0},
417 ACPI_DMT_TERMINATOR
418 };
419
420
421 /* AestXrupt: Node Interrupt Structure V2 */
422
423 ACPI_DMTABLE_INFO AcpiDmTableInfoAestXruptV2[] =
424 {
425 {ACPI_DMT_AEST_XRUPT, ACPI_AEST0EA_OFFSET (Type), "Interrupt Type", 0},
426 {ACPI_DMT_UINT16, ACPI_AEST0EA_OFFSET (Reserved), "Reserved", 0},
427 {ACPI_DMT_UINT8, ACPI_AEST0EA_OFFSET (Flags), "Flags (decoded below)", 0},
428 {ACPI_DMT_FLAG0, ACPI_AEST0EA_FLAG_OFFSET (Flags, 0), "Level Triggered", 0},
429 {ACPI_DMT_UINT32, ACPI_AEST0EA_OFFSET (Gsiv), "Gsiv", 0},
430 {ACPI_DMT_UINT32, ACPI_AEST0EA_OFFSET (Reserved1[0]), "Reserved", 0},
431 ACPI_DMT_TERMINATOR
432 };
433
434
435 /*******************************************************************************
436 *
437 * ASF - Alert Standard Format table (Signature "ASF!")
438 *
439 ******************************************************************************/
440
441 /* Common Subtable header (one per Subtable) */
442
443 ACPI_DMTABLE_INFO AcpiDmTableInfoAsfHdr[] =
444 {
445 {ACPI_DMT_ASF, ACPI_ASF0_OFFSET (Header.Type), "Subtable Type", 0},
446 {ACPI_DMT_UINT8, ACPI_ASF0_OFFSET (Header.Reserved), "Reserved", 0},
447 {ACPI_DMT_UINT16, ACPI_ASF0_OFFSET (Header.Length), "Length", DT_LENGTH},
448 ACPI_DMT_TERMINATOR
449 };
450
451 /* 0: ASF Information */
452
453 ACPI_DMTABLE_INFO AcpiDmTableInfoAsf0[] =
454 {
455 {ACPI_DMT_UINT8, ACPI_ASF0_OFFSET (MinResetValue), "Minimum Reset Value", 0},
456 {ACPI_DMT_UINT8, ACPI_ASF0_OFFSET (MinPollInterval), "Minimum Polling Interval", 0},
457 {ACPI_DMT_UINT16, ACPI_ASF0_OFFSET (SystemId), "System ID", 0},
458 {ACPI_DMT_UINT32, ACPI_ASF0_OFFSET (MfgId), "Manufacturer ID", 0},
459 {ACPI_DMT_UINT8, ACPI_ASF0_OFFSET (Flags), "Flags", 0},
460 {ACPI_DMT_UINT24, ACPI_ASF0_OFFSET (Reserved2[0]), "Reserved", 0},
461 ACPI_DMT_TERMINATOR
462 };
463
464 /* 1: ASF Alerts */
465
466 ACPI_DMTABLE_INFO AcpiDmTableInfoAsf1[] =
467 {
468 {ACPI_DMT_UINT8, ACPI_ASF1_OFFSET (AssertMask), "AssertMask", 0},
469 {ACPI_DMT_UINT8, ACPI_ASF1_OFFSET (DeassertMask), "DeassertMask", 0},
470 {ACPI_DMT_UINT8, ACPI_ASF1_OFFSET (Alerts), "Alert Count", 0},
471 {ACPI_DMT_UINT8, ACPI_ASF1_OFFSET (DataLength), "Alert Data Length", 0},
472 ACPI_DMT_TERMINATOR
473 };
474
475 /* 1a: ASF Alert data */
476
477 ACPI_DMTABLE_INFO AcpiDmTableInfoAsf1a[] =
478 {
479 {ACPI_DMT_UINT8, ACPI_ASF1a_OFFSET (Address), "Address", 0},
480 {ACPI_DMT_UINT8, ACPI_ASF1a_OFFSET (Command), "Command", 0},
481 {ACPI_DMT_UINT8, ACPI_ASF1a_OFFSET (Mask), "Mask", 0},
482 {ACPI_DMT_UINT8, ACPI_ASF1a_OFFSET (Value), "Value", 0},
483 {ACPI_DMT_UINT8, ACPI_ASF1a_OFFSET (SensorType), "SensorType", 0},
484 {ACPI_DMT_UINT8, ACPI_ASF1a_OFFSET (Type), "Type", 0},
485 {ACPI_DMT_UINT8, ACPI_ASF1a_OFFSET (Offset), "Offset", 0},
486 {ACPI_DMT_UINT8, ACPI_ASF1a_OFFSET (SourceType), "SourceType", 0},
487 {ACPI_DMT_UINT8, ACPI_ASF1a_OFFSET (Severity), "Severity", 0},
488 {ACPI_DMT_UINT8, ACPI_ASF1a_OFFSET (SensorNumber), "SensorNumber", 0},
489 {ACPI_DMT_UINT8, ACPI_ASF1a_OFFSET (Entity), "Entity", 0},
490 {ACPI_DMT_UINT8, ACPI_ASF1a_OFFSET (Instance), "Instance", 0},
491 ACPI_DMT_TERMINATOR
492 };
493
494 /* 2: ASF Remote Control */
495
496 ACPI_DMTABLE_INFO AcpiDmTableInfoAsf2[] =
497 {
498 {ACPI_DMT_UINT8, ACPI_ASF2_OFFSET (Controls), "Control Count", 0},
499 {ACPI_DMT_UINT8, ACPI_ASF2_OFFSET (DataLength), "Control Data Length", 0},
500 {ACPI_DMT_UINT16, ACPI_ASF2_OFFSET (Reserved2), "Reserved", 0},
501 ACPI_DMT_TERMINATOR
502 };
503
504 /* 2a: ASF Control data */
505
506 ACPI_DMTABLE_INFO AcpiDmTableInfoAsf2a[] =
507 {
508 {ACPI_DMT_UINT8, ACPI_ASF2a_OFFSET (Function), "Function", 0},
509 {ACPI_DMT_UINT8, ACPI_ASF2a_OFFSET (Address), "Address", 0},
510 {ACPI_DMT_UINT8, ACPI_ASF2a_OFFSET (Command), "Command", 0},
511 {ACPI_DMT_UINT8, ACPI_ASF2a_OFFSET (Value), "Value", 0},
512 ACPI_DMT_TERMINATOR
513 };
514
515 /* 3: ASF RMCP Boot Options */
516
517 ACPI_DMTABLE_INFO AcpiDmTableInfoAsf3[] =
518 {
519 {ACPI_DMT_BUF7, ACPI_ASF3_OFFSET (Capabilities[0]), "Capabilities", 0},
520 {ACPI_DMT_UINT8, ACPI_ASF3_OFFSET (CompletionCode), "Completion Code", 0},
521 {ACPI_DMT_UINT32, ACPI_ASF3_OFFSET (EnterpriseId), "Enterprise ID", 0},
522 {ACPI_DMT_UINT8, ACPI_ASF3_OFFSET (Command), "Command", 0},
523 {ACPI_DMT_UINT16, ACPI_ASF3_OFFSET (Parameter), "Parameter", 0},
524 {ACPI_DMT_UINT16, ACPI_ASF3_OFFSET (BootOptions), "Boot Options", 0},
525 {ACPI_DMT_UINT16, ACPI_ASF3_OFFSET (OemParameters), "Oem Parameters", 0},
526 ACPI_DMT_TERMINATOR
527 };
528
529 /* 4: ASF Address */
530
531 ACPI_DMTABLE_INFO AcpiDmTableInfoAsf4[] =
532 {
533 {ACPI_DMT_UINT8, ACPI_ASF4_OFFSET (EpromAddress), "Eprom Address", 0},
534 {ACPI_DMT_UINT8, ACPI_ASF4_OFFSET (Devices), "Device Count", DT_COUNT},
535 ACPI_DMT_TERMINATOR
536 };
537
538
539 /*******************************************************************************
540 *
541 * ASPT - AMD Secure Processor table (Signature "ASPT")
542 *
543 ******************************************************************************/
544
545 ACPI_DMTABLE_INFO AcpiDmTableInfoAspt[] =
546 {
547 {ACPI_DMT_UINT32, ACPI_ASPT_OFFSET(NumEntries), "Number of Subtables", 0},
548 ACPI_DMT_TERMINATOR
549 };
550
551 /* Common Subtable header (one per Subtable) */
552 ACPI_DMTABLE_INFO AcpiDmTableInfoAsptHdr[] =
553 {
554 {ACPI_DMT_ASPT, ACPI_ASPTH_OFFSET(Type), "Type", 0},
555 {ACPI_DMT_UINT16, ACPI_ASPTH_OFFSET(Length), "Length", 0},
556 ACPI_DMT_TERMINATOR
557 };
558
559 /* 0: ASPT Global Registers */
560 ACPI_DMTABLE_INFO AcpiDmTableInfoAspt0[] =
561 {
562 {ACPI_DMT_UINT32, ACPI_ASPT0_OFFSET(Reserved), "Reserved", 0},
563 {ACPI_DMT_UINT64, ACPI_ASPT0_OFFSET(FeatureRegAddr), "Feature Register Address", 0},
564 {ACPI_DMT_UINT64, ACPI_ASPT0_OFFSET(IrqEnRegAddr), "Interrupt Enable Register Address", 0},
565 {ACPI_DMT_UINT64, ACPI_ASPT0_OFFSET(IrqStRegAddr), "Interrupt Status Register Address", 0},
566 ACPI_DMT_TERMINATOR
567 };
568
569 /* 1: ASPT SEV Mailbox Registers */
570 ACPI_DMTABLE_INFO AcpiDmTableInfoAspt1[] =
571 {
572 {ACPI_DMT_UINT8, ACPI_ASPT1_OFFSET(MboxIrqId), "Mailbox Interrupt ID", 0},
573 {ACPI_DMT_UINT24, ACPI_ASPT1_OFFSET(Reserved[0]), "Reserved", 0},
574 {ACPI_DMT_UINT64, ACPI_ASPT1_OFFSET(CmdRespRegAddr), "CmdResp Register Address", 0},
575 {ACPI_DMT_UINT64, ACPI_ASPT1_OFFSET(CmdBufLoRegAddr), "CmdBufAddr_Lo Register Address", 0},
576 {ACPI_DMT_UINT64, ACPI_ASPT1_OFFSET(CmdBufHiRegAddr), "CmdBufAddr_Hi Register Address", 0},
577 ACPI_DMT_TERMINATOR
578 };
579
580 /* 2: ASPT ACPI Maiblox Registers */
581 ACPI_DMTABLE_INFO AcpiDmTableInfoAspt2[] =
582 {
583 {ACPI_DMT_UINT32, ACPI_ASPT2_OFFSET(Reserved1), "Reserved", 0},
584 {ACPI_DMT_UINT64, ACPI_ASPT2_OFFSET(CmdRespRegAddr), "CmdResp Register Address", 0},
585 {ACPI_DMT_UINT64, ACPI_ASPT2_OFFSET(Reserved2[0]), "Reserved", 0},
586 {ACPI_DMT_UINT64, ACPI_ASPT2_OFFSET(Reserved2[1]), "Reserved", 0},
587 ACPI_DMT_TERMINATOR
588 };
589
590 /*******************************************************************************
591 *
592 * BDAT - BIOS Data ACPI Table
593 *
594 ******************************************************************************/
595
596 ACPI_DMTABLE_INFO AcpiDmTableInfoBdat[] =
597 {
598 {ACPI_DMT_GAS, ACPI_BDAT_OFFSET (Gas), "BDAT Generic Address", 0},
599 ACPI_DMT_TERMINATOR
600 };
601
602
603 /*******************************************************************************
604 *
605 * BERT - Boot Error Record table
606 *
607 ******************************************************************************/
608
609 ACPI_DMTABLE_INFO AcpiDmTableInfoBert[] =
610 {
611 {ACPI_DMT_UINT32, ACPI_BERT_OFFSET (RegionLength), "Boot Error Region Length", 0},
612 {ACPI_DMT_UINT64, ACPI_BERT_OFFSET (Address), "Boot Error Region Address", 0},
613 ACPI_DMT_TERMINATOR
614 };
615
616
617 /*******************************************************************************
618 *
619 * BGRT - Boot Graphics Resource Table (ACPI 5.0)
620 *
621 ******************************************************************************/
622
623 ACPI_DMTABLE_INFO AcpiDmTableInfoBgrt[] =
624 {
625 {ACPI_DMT_UINT16, ACPI_BGRT_OFFSET (Version), "Version", 0},
626 {ACPI_DMT_UINT8, ACPI_BGRT_OFFSET (Status), "Status (decoded below)", DT_FLAG},
627 {ACPI_DMT_FLAG0, ACPI_BGRT_FLAG_OFFSET (Status, 0), "Displayed", 0},
628 {ACPI_DMT_FLAGS1, ACPI_BGRT_FLAG_OFFSET (Status, 0), "Orientation Offset", 0},
629
630 {ACPI_DMT_UINT8, ACPI_BGRT_OFFSET (ImageType), "Image Type", 0},
631 {ACPI_DMT_UINT64, ACPI_BGRT_OFFSET (ImageAddress), "Image Address", 0},
632 {ACPI_DMT_UINT32, ACPI_BGRT_OFFSET (ImageOffsetX), "Image OffsetX", 0},
633 {ACPI_DMT_UINT32, ACPI_BGRT_OFFSET (ImageOffsetY), "Image OffsetY", 0},
634 ACPI_DMT_TERMINATOR
635 };
636
637
638 /*******************************************************************************
639 *
640 * BOOT - Simple Boot Flag Table
641 *
642 ******************************************************************************/
643
644 ACPI_DMTABLE_INFO AcpiDmTableInfoBoot[] =
645 {
646 {ACPI_DMT_UINT8, ACPI_BOOT_OFFSET (CmosIndex), "Boot Register Index", 0},
647 {ACPI_DMT_UINT24, ACPI_BOOT_OFFSET (Reserved[0]), "Reserved", 0},
648 ACPI_DMT_TERMINATOR
649 };
650
651 /*******************************************************************************
652 *
653 * CDAT - Coherent Device Attribute Table
654 *
655 ******************************************************************************/
656
657 /* Table header (not ACPI-compliant) */
658
659 ACPI_DMTABLE_INFO AcpiDmTableInfoCdatTableHdr[] =
660 {
661 {ACPI_DMT_UINT32, ACPI_CDAT_OFFSET (Length), "CDAT Table Length", DT_LENGTH},
662 {ACPI_DMT_UINT8, ACPI_CDAT_OFFSET (Revision), "Revision", 0},
663 {ACPI_DMT_UINT8, ACPI_CDAT_OFFSET (Checksum), "Checksum", 0},
664 {ACPI_DMT_UINT48, ACPI_CDAT_OFFSET (Reserved), "Reserved", 0},
665 {ACPI_DMT_UINT32, ACPI_CDAT_OFFSET (Sequence), "Sequence", 0},
666 ACPI_DMT_TERMINATOR
667 };
668
669 /* Common subtable header */
670
671 ACPI_DMTABLE_INFO AcpiDmTableInfoCdatHeader[] =
672 {
673 {ACPI_DMT_CDAT, ACPI_CDATH_OFFSET (Type), "Subtable Type", 0},
674 {ACPI_DMT_UINT8, ACPI_CDATH_OFFSET (Reserved), "Reserved", 0},
675 {ACPI_DMT_UINT16, ACPI_CDATH_OFFSET (Length), "Length", DT_LENGTH},
676 ACPI_DMT_TERMINATOR
677 };
678
679 /* Subtable 0: Device Scoped Memory Affinity Structure (DSMAS) */
680
681 ACPI_DMTABLE_INFO AcpiDmTableInfoCdat0[] =
682 {
683 {ACPI_DMT_UINT8, ACPI_CDAT0_OFFSET (DsmadHandle), "DSMAD Handle", 0},
684 {ACPI_DMT_UINT8, ACPI_CDAT0_OFFSET (Flags), "Flags", 0},
685 {ACPI_DMT_UINT16, ACPI_CDAT0_OFFSET (Reserved), "Reserved", 0},
686 {ACPI_DMT_UINT64, ACPI_CDAT0_OFFSET (DpaBaseAddress), "DPA Base Address", 0},
687 {ACPI_DMT_UINT64, ACPI_CDAT0_OFFSET (DpaLength), "DPA Length", 0},
688 ACPI_DMT_TERMINATOR
689 };
690
691 /* Subtable 1: Device scoped Latency and Bandwidth Information Structure (DSLBIS) */
692
693 ACPI_DMTABLE_INFO AcpiDmTableInfoCdat1[] =
694 {
695 {ACPI_DMT_UINT8, ACPI_CDAT1_OFFSET (Handle), "Handle", 0},
696 {ACPI_DMT_UINT8, ACPI_CDAT1_OFFSET (Flags), "Flags", 0},
697 {ACPI_DMT_UINT8, ACPI_CDAT1_OFFSET (DataType), "Data Type", 0},
698 {ACPI_DMT_UINT8, ACPI_CDAT1_OFFSET (Reserved), "Reserved", 0},
699 {ACPI_DMT_UINT64, ACPI_CDAT1_OFFSET (EntryBaseUnit), "Entry Base Unit", 0},
700 {ACPI_DMT_UINT16, ACPI_CDAT1_OFFSET (Entry[0]), "Entry0", 0},
701 {ACPI_DMT_UINT16, ACPI_CDAT1_OFFSET (Entry[1]), "Entry1", 0},
702 {ACPI_DMT_UINT16, ACPI_CDAT1_OFFSET (Entry[2]), "Entry2", 0},
703 {ACPI_DMT_UINT16, ACPI_CDAT1_OFFSET (Reserved2), "Reserved", 0},
704 ACPI_DMT_TERMINATOR
705 };
706
707 /* Subtable 2: Device Scoped Memory Side Cache Information Structure (DSMSCIS) */
708
709 ACPI_DMTABLE_INFO AcpiDmTableInfoCdat2[] =
710 {
711 {ACPI_DMT_UINT8, ACPI_CDAT2_OFFSET (DsmasHandle), "DSMAS Handle", 0},
712 {ACPI_DMT_UINT24, ACPI_CDAT2_OFFSET (Reserved[3]), "Reserved", 0},
713 {ACPI_DMT_UINT64, ACPI_CDAT2_OFFSET (SideCacheSize), "Side Cache Size", 0},
714 {ACPI_DMT_UINT32, ACPI_CDAT2_OFFSET (CacheAttributes), "Cache Attributes", 0},
715 ACPI_DMT_TERMINATOR
716 };
717
718 /* Subtable 3: Device Scoped Initiator Structure (DSIS) */
719
720 ACPI_DMTABLE_INFO AcpiDmTableInfoCdat3[] =
721 {
722 {ACPI_DMT_UINT8, ACPI_CDAT3_OFFSET (Flags), "Flags", 0},
723 {ACPI_DMT_UINT8, ACPI_CDAT3_OFFSET (Handle), "Handle", 0},
724 {ACPI_DMT_UINT16, ACPI_CDAT3_OFFSET (Reserved), "Reserved", 0},
725 ACPI_DMT_TERMINATOR
726 };
727
728 /* Subtable 4: Device Scoped EFI Memory Type Structure (DSEMTS) */
729
730 ACPI_DMTABLE_INFO AcpiDmTableInfoCdat4[] =
731 {
732 {ACPI_DMT_UINT8, ACPI_CDAT4_OFFSET (DsmasHandle), "DSMAS Handle", 0},
733 {ACPI_DMT_UINT8, ACPI_CDAT4_OFFSET (MemoryType), "Memory Type", 0},
734 {ACPI_DMT_UINT16, ACPI_CDAT4_OFFSET (Reserved), "Reserved", 0},
735 {ACPI_DMT_UINT64, ACPI_CDAT4_OFFSET (DpaOffset), "DPA Offset", 0},
736 {ACPI_DMT_UINT64, ACPI_CDAT4_OFFSET (RangeLength), "DPA Range Length", 0},
737 ACPI_DMT_TERMINATOR
738 };
739
740 /* Subtable 5: Switch Scoped Latency and Bandwidth Information Structure (SSLBIS) */
741
742 ACPI_DMTABLE_INFO AcpiDmTableInfoCdat5[] =
743 {
744 {ACPI_DMT_UINT8, ACPI_CDAT5_OFFSET (DataType), "Data Type", 0},
745 {ACPI_DMT_UINT24, ACPI_CDAT5_OFFSET (Reserved), "Reserved", 0},
746 {ACPI_DMT_UINT64, ACPI_CDAT5_OFFSET (EntryBaseUnit), "Entry Base Unit", 0},
747 ACPI_DMT_TERMINATOR
748 };
749
750 /* Switch Scoped Latency and Bandwidth Entry (SSLBE) (For subtable 5 above) */
751
752 ACPI_DMTABLE_INFO AcpiDmTableInfoCdatEntries[] =
753 {
754 {ACPI_DMT_UINT16, ACPI_CDATE_OFFSET (PortxId), "Port X Id", 0},
755 {ACPI_DMT_UINT16, ACPI_CDATE_OFFSET (PortyId), "Port Y Id", 0},
756 {ACPI_DMT_UINT16, ACPI_CDATE_OFFSET (LatencyOrBandwidth), "Latency or Bandwidth", 0},
757 {ACPI_DMT_UINT16, ACPI_CDATE_OFFSET (Reserved), "Reserved", 0},
758 ACPI_DMT_TERMINATOR
759 };
760
761
762 /*******************************************************************************
763 *
764 * CEDT - CXL Early Discovery Table
765 *
766 ******************************************************************************/
767
768 ACPI_DMTABLE_INFO AcpiDmTableInfoCedtHdr[] =
769 {
770 {ACPI_DMT_CEDT, ACPI_CEDT_OFFSET (Type), "Subtable Type", 0},
771 {ACPI_DMT_UINT8, ACPI_CEDT_OFFSET (Reserved), "Reserved", 0},
772 {ACPI_DMT_UINT16, ACPI_CEDT_OFFSET (Length), "Length", DT_LENGTH},
773 ACPI_DMT_TERMINATOR
774 };
775
776 /* 0: CXL Host Bridge Structure */
777
778 ACPI_DMTABLE_INFO AcpiDmTableInfoCedt0[] =
779 {
780 {ACPI_DMT_UINT32, ACPI_CEDT0_OFFSET (Uid), "Associated host bridge", 0},
781 {ACPI_DMT_UINT32, ACPI_CEDT0_OFFSET (CxlVersion), "Specification version", 0},
782 {ACPI_DMT_UINT32, ACPI_CEDT0_OFFSET (Reserved), "Reserved", 0},
783 {ACPI_DMT_UINT64, ACPI_CEDT0_OFFSET (Base), "Register base", 0},
784 {ACPI_DMT_UINT64, ACPI_CEDT0_OFFSET (Length), "Register length", 0},
785 ACPI_DMT_TERMINATOR
786 };
787
788 /* 1: CXL Fixed Memory Window Structure */
789
790 ACPI_DMTABLE_INFO AcpiDmTableInfoCedt1[] =
791 {
792 {ACPI_DMT_UINT32, ACPI_CEDT1_OFFSET (Reserved1), "Reserved", 0},
793 {ACPI_DMT_UINT64, ACPI_CEDT1_OFFSET (BaseHpa), "Window base address", 0},
794 {ACPI_DMT_UINT64, ACPI_CEDT1_OFFSET (WindowSize), "Window size", 0},
795 {ACPI_DMT_UINT8, ACPI_CEDT1_OFFSET (InterleaveWays), "Interleave Members", 0},
796 {ACPI_DMT_UINT8, ACPI_CEDT1_OFFSET (InterleaveArithmetic), "Interleave Arithmetic", 0},
797 {ACPI_DMT_UINT16, ACPI_CEDT1_OFFSET (Reserved2), "Reserved", 0},
798 {ACPI_DMT_UINT32, ACPI_CEDT1_OFFSET (Granularity), "Granularity", 0},
799 {ACPI_DMT_UINT16, ACPI_CEDT1_OFFSET (Restrictions), "Restrictions", 0},
800 {ACPI_DMT_UINT16, ACPI_CEDT1_OFFSET (QtgId), "QtgId", 0},
801 {ACPI_DMT_UINT32, ACPI_CEDT1_OFFSET (InterleaveTargets), "First Target", 0},
802 ACPI_DMT_TERMINATOR
803 };
804
805 ACPI_DMTABLE_INFO AcpiDmTableInfoCedt1_te[] =
806 {
807 {ACPI_DMT_UINT32, ACPI_CEDT1_TE_OFFSET (InterleaveTarget), "Next Target", 0},
808 ACPI_DMT_TERMINATOR
809 };
810
811 /* 2: CXL XOR Interleave Math Structure */
812
813 ACPI_DMTABLE_INFO AcpiDmTableInfoCedt2[] =
814 {
815 {ACPI_DMT_UINT16, ACPI_CEDT2_OFFSET (Reserved1), "Reserved", 0},
816 {ACPI_DMT_UINT8, ACPI_CEDT2_OFFSET (Hbig), "Interleave Granularity", 0},
817 {ACPI_DMT_UINT8, ACPI_CEDT2_OFFSET (NrXormaps), "Xormap List Count", 0},
818 {ACPI_DMT_UINT64, ACPI_CEDT2_OFFSET (XormapList), "First Xormap", 0},
819 ACPI_DMT_TERMINATOR
820 };
821
822 ACPI_DMTABLE_INFO AcpiDmTableInfoCedt2_te[] =
823 {
824 {ACPI_DMT_UINT64, ACPI_CEDT2_TE_OFFSET (Xormap), "Next Xormap", 0},
825 ACPI_DMT_TERMINATOR
826 };
827
828 /*******************************************************************************
829 *
830 * CPEP - Corrected Platform Error Polling table
831 *
832 ******************************************************************************/
833
834 ACPI_DMTABLE_INFO AcpiDmTableInfoCpep[] =
835 {
836 {ACPI_DMT_UINT64, ACPI_CPEP_OFFSET (Reserved), "Reserved", 0},
837 ACPI_DMT_TERMINATOR
838 };
839
840 ACPI_DMTABLE_INFO AcpiDmTableInfoCpep0[] =
841 {
842 {ACPI_DMT_UINT8, ACPI_CPEP0_OFFSET (Header.Type), "Subtable Type", 0},
843 {ACPI_DMT_UINT8, ACPI_CPEP0_OFFSET (Header.Length), "Length", DT_LENGTH},
844 {ACPI_DMT_UINT8, ACPI_CPEP0_OFFSET (Id), "Processor ID", 0},
845 {ACPI_DMT_UINT8, ACPI_CPEP0_OFFSET (Eid), "Processor EID", 0},
846 {ACPI_DMT_UINT32, ACPI_CPEP0_OFFSET (Interval), "Polling Interval", 0},
847 ACPI_DMT_TERMINATOR
848 };
849
850
851 /*******************************************************************************
852 *
853 * CSRT - Core System Resource Table
854 *
855 ******************************************************************************/
856
857 /* Main table consists only of the standard ACPI table header */
858
859 /* Resource Group subtable */
860
861 ACPI_DMTABLE_INFO AcpiDmTableInfoCsrt0[] =
862 {
863 {ACPI_DMT_UINT32, ACPI_CSRT0_OFFSET (Length), "Length", DT_LENGTH},
864 {ACPI_DMT_UINT32, ACPI_CSRT0_OFFSET (VendorId), "Vendor ID", 0},
865 {ACPI_DMT_UINT32, ACPI_CSRT0_OFFSET (SubvendorId), "Subvendor ID", 0},
866 {ACPI_DMT_UINT16, ACPI_CSRT0_OFFSET (DeviceId), "Device ID", 0},
867 {ACPI_DMT_UINT16, ACPI_CSRT0_OFFSET (SubdeviceId), "Subdevice ID", 0},
868 {ACPI_DMT_UINT16, ACPI_CSRT0_OFFSET (Revision), "Revision", 0},
869 {ACPI_DMT_UINT16, ACPI_CSRT0_OFFSET (Reserved), "Reserved", 0},
870 {ACPI_DMT_UINT32, ACPI_CSRT0_OFFSET (SharedInfoLength), "Shared Info Length", 0},
871 ACPI_DMT_TERMINATOR
872 };
873
874 /* Shared Info subtable */
875
876 ACPI_DMTABLE_INFO AcpiDmTableInfoCsrt1[] =
877 {
878 {ACPI_DMT_UINT16, ACPI_CSRT1_OFFSET (MajorVersion), "Major Version", 0},
879 {ACPI_DMT_UINT16, ACPI_CSRT1_OFFSET (MinorVersion), "Minor Version", 0},
880 {ACPI_DMT_UINT32, ACPI_CSRT1_OFFSET (MmioBaseLow), "MMIO Base Address Low", 0},
881 {ACPI_DMT_UINT32, ACPI_CSRT1_OFFSET (MmioBaseHigh), "MMIO Base Address High", 0},
882 {ACPI_DMT_UINT32, ACPI_CSRT1_OFFSET (GsiInterrupt), "GSI Interrupt", 0},
883 {ACPI_DMT_UINT8, ACPI_CSRT1_OFFSET (InterruptPolarity), "Interrupt Polarity", 0},
884 {ACPI_DMT_UINT8, ACPI_CSRT1_OFFSET (InterruptMode), "Interrupt Mode", 0},
885 {ACPI_DMT_UINT8, ACPI_CSRT1_OFFSET (NumChannels), "Num Channels", 0},
886 {ACPI_DMT_UINT8, ACPI_CSRT1_OFFSET (DmaAddressWidth), "DMA Address Width", 0},
887 {ACPI_DMT_UINT16, ACPI_CSRT1_OFFSET (BaseRequestLine), "Base Request Line", 0},
888 {ACPI_DMT_UINT16, ACPI_CSRT1_OFFSET (NumHandshakeSignals), "Num Handshake Signals", 0},
889 {ACPI_DMT_UINT32, ACPI_CSRT1_OFFSET (MaxBlockSize), "Max Block Size", 0},
890 ACPI_DMT_TERMINATOR
891 };
892
893 /* Resource Descriptor subtable */
894
895 ACPI_DMTABLE_INFO AcpiDmTableInfoCsrt2[] =
896 {
897 {ACPI_DMT_UINT32, ACPI_CSRT2_OFFSET (Length), "Length", DT_LENGTH},
898 {ACPI_DMT_UINT16, ACPI_CSRT2_OFFSET (Type), "Type", 0},
899 {ACPI_DMT_UINT16, ACPI_CSRT2_OFFSET (Subtype), "Subtype", 0},
900 {ACPI_DMT_UINT32, ACPI_CSRT2_OFFSET (Uid), "UID", 0},
901 ACPI_DMT_TERMINATOR
902 };
903
904 ACPI_DMTABLE_INFO AcpiDmTableInfoCsrt2a[] =
905 {
906 {ACPI_DMT_RAW_BUFFER, 0, "ResourceInfo", DT_OPTIONAL},
907 ACPI_DMT_TERMINATOR
908 };
909
910
911 /*******************************************************************************
912 *
913 * DBG2 - Debug Port Table 2
914 *
915 ******************************************************************************/
916
917 ACPI_DMTABLE_INFO AcpiDmTableInfoDbg2[] =
918 {
919 {ACPI_DMT_UINT32, ACPI_DBG2_OFFSET (InfoOffset), "Info Offset", 0},
920 {ACPI_DMT_UINT32, ACPI_DBG2_OFFSET (InfoCount), "Info Count", 0},
921 ACPI_DMT_TERMINATOR
922 };
923
924 /* Debug Device Information Subtable */
925
926 ACPI_DMTABLE_INFO AcpiDmTableInfoDbg2Device[] =
927 {
928 {ACPI_DMT_UINT8, ACPI_DBG20_OFFSET (Revision), "Revision", 0},
929 {ACPI_DMT_UINT16, ACPI_DBG20_OFFSET (Length), "Length", DT_LENGTH},
930 {ACPI_DMT_UINT8, ACPI_DBG20_OFFSET (RegisterCount), "Register Count", 0},
931 {ACPI_DMT_UINT16, ACPI_DBG20_OFFSET (NamepathLength), "Namepath Length", 0},
932 {ACPI_DMT_UINT16, ACPI_DBG20_OFFSET (NamepathOffset), "Namepath Offset", 0},
933 {ACPI_DMT_UINT16, ACPI_DBG20_OFFSET (OemDataLength), "OEM Data Length", DT_DESCRIBES_OPTIONAL},
934 {ACPI_DMT_UINT16, ACPI_DBG20_OFFSET (OemDataOffset), "OEM Data Offset", DT_DESCRIBES_OPTIONAL},
935 {ACPI_DMT_UINT16, ACPI_DBG20_OFFSET (PortType), "Port Type", 0},
936 {ACPI_DMT_UINT16, ACPI_DBG20_OFFSET (PortSubtype), "Port Subtype", 0},
937 {ACPI_DMT_UINT16, ACPI_DBG20_OFFSET (Reserved), "Reserved", 0},
938 {ACPI_DMT_UINT16, ACPI_DBG20_OFFSET (BaseAddressOffset), "Base Address Offset", 0},
939 {ACPI_DMT_UINT16, ACPI_DBG20_OFFSET (AddressSizeOffset), "Address Size Offset", 0},
940 ACPI_DMT_TERMINATOR
941 };
942
943 /* Variable-length data for the subtable */
944
945 ACPI_DMTABLE_INFO AcpiDmTableInfoDbg2Addr[] =
946 {
947 {ACPI_DMT_GAS, 0, "Base Address Register", 0},
948 ACPI_DMT_TERMINATOR
949 };
950
951 ACPI_DMTABLE_INFO AcpiDmTableInfoDbg2Size[] =
952 {
953 {ACPI_DMT_UINT32, 0, "Address Size", 0},
954 ACPI_DMT_TERMINATOR
955 };
956
957 ACPI_DMTABLE_INFO AcpiDmTableInfoDbg2Name[] =
958 {
959 {ACPI_DMT_STRING, 0, "Namepath", 0},
960 ACPI_DMT_TERMINATOR
961 };
962
963 ACPI_DMTABLE_INFO AcpiDmTableInfoDbg2OemData[] =
964 {
965 {ACPI_DMT_RAW_BUFFER, 0, "OEM Data", DT_OPTIONAL},
966 ACPI_DMT_TERMINATOR
967 };
968
969
970 /*******************************************************************************
971 *
972 * DBGP - Debug Port
973 *
974 ******************************************************************************/
975
976 ACPI_DMTABLE_INFO AcpiDmTableInfoDbgp[] =
977 {
978 {ACPI_DMT_UINT8, ACPI_DBGP_OFFSET (Type), "Interface Type", 0},
979 {ACPI_DMT_UINT24, ACPI_DBGP_OFFSET (Reserved[0]), "Reserved", 0},
980 {ACPI_DMT_GAS, ACPI_DBGP_OFFSET (DebugPort), "Debug Port Register", 0},
981 ACPI_DMT_TERMINATOR
982 };
983
984
985 /*******************************************************************************
986 *
987 * DMAR - DMA Remapping table
988 *
989 ******************************************************************************/
990
991 ACPI_DMTABLE_INFO AcpiDmTableInfoDmar[] =
992 {
993 {ACPI_DMT_UINT8, ACPI_DMAR_OFFSET (Width), "Host Address Width", 0},
994 {ACPI_DMT_UINT8, ACPI_DMAR_OFFSET (Flags), "Flags", 0},
995 {ACPI_DMT_BUF10, ACPI_DMAR_OFFSET (Reserved[0]), "Reserved", 0},
996 ACPI_DMT_TERMINATOR
997 };
998
999 /* Common Subtable header (one per Subtable) */
1000
1001 ACPI_DMTABLE_INFO AcpiDmTableInfoDmarHdr[] =
1002 {
1003 {ACPI_DMT_DMAR, ACPI_DMAR0_OFFSET (Header.Type), "Subtable Type", 0},
1004 {ACPI_DMT_UINT16, ACPI_DMAR0_OFFSET (Header.Length), "Length", DT_LENGTH},
1005 ACPI_DMT_TERMINATOR
1006 };
1007
1008 /* Common device scope entry */
1009
1010 ACPI_DMTABLE_INFO AcpiDmTableInfoDmarScope[] =
1011 {
1012 {ACPI_DMT_DMAR_SCOPE, ACPI_DMARS_OFFSET (EntryType), "Device Scope Type", 0},
1013 {ACPI_DMT_UINT8, ACPI_DMARS_OFFSET (Length), "Entry Length", DT_LENGTH},
1014 {ACPI_DMT_UINT16, ACPI_DMARS_OFFSET (Reserved), "Reserved", 0},
1015 {ACPI_DMT_UINT8, ACPI_DMARS_OFFSET (EnumerationId), "Enumeration ID", 0},
1016 {ACPI_DMT_UINT8, ACPI_DMARS_OFFSET (Bus), "PCI Bus Number", 0},
1017 ACPI_DMT_TERMINATOR
1018 };
1019
1020 /* DMAR Subtables */
1021
1022 /* 0: Hardware Unit Definition */
1023
1024 ACPI_DMTABLE_INFO AcpiDmTableInfoDmar0[] =
1025 {
1026 {ACPI_DMT_UINT8, ACPI_DMAR0_OFFSET (Flags), "Flags", 0},
1027 {ACPI_DMT_UINT8, ACPI_DMAR0_OFFSET (Reserved), "Reserved", 0},
1028 {ACPI_DMT_UINT16, ACPI_DMAR0_OFFSET (Segment), "PCI Segment Number", 0},
1029 {ACPI_DMT_UINT64, ACPI_DMAR0_OFFSET (Address), "Register Base Address", 0},
1030 ACPI_DMT_TERMINATOR
1031 };
1032
1033 /* 1: Reserved Memory Definition */
1034
1035 ACPI_DMTABLE_INFO AcpiDmTableInfoDmar1[] =
1036 {
1037 {ACPI_DMT_UINT16, ACPI_DMAR1_OFFSET (Reserved), "Reserved", 0},
1038 {ACPI_DMT_UINT16, ACPI_DMAR1_OFFSET (Segment), "PCI Segment Number", 0},
1039 {ACPI_DMT_UINT64, ACPI_DMAR1_OFFSET (BaseAddress), "Base Address", 0},
1040 {ACPI_DMT_UINT64, ACPI_DMAR1_OFFSET (EndAddress), "End Address (limit)", 0},
1041 ACPI_DMT_TERMINATOR
1042 };
1043
1044 /* 2: Root Port ATS Capability Definition */
1045
1046 ACPI_DMTABLE_INFO AcpiDmTableInfoDmar2[] =
1047 {
1048 {ACPI_DMT_UINT8, ACPI_DMAR2_OFFSET (Flags), "Flags", 0},
1049 {ACPI_DMT_UINT8, ACPI_DMAR2_OFFSET (Reserved), "Reserved", 0},
1050 {ACPI_DMT_UINT16, ACPI_DMAR2_OFFSET (Segment), "PCI Segment Number", 0},
1051 ACPI_DMT_TERMINATOR
1052 };
1053
1054 /* 3: Remapping Hardware Static Affinity Structure */
1055
1056 ACPI_DMTABLE_INFO AcpiDmTableInfoDmar3[] =
1057 {
1058 {ACPI_DMT_UINT32, ACPI_DMAR3_OFFSET (Reserved), "Reserved", 0},
1059 {ACPI_DMT_UINT64, ACPI_DMAR3_OFFSET (BaseAddress), "Base Address", 0},
1060 {ACPI_DMT_UINT32, ACPI_DMAR3_OFFSET (ProximityDomain), "Proximity Domain", 0},
1061 ACPI_DMT_TERMINATOR
1062 };
1063
1064 /* 4: ACPI Namespace Device Declaration Structure */
1065
1066 ACPI_DMTABLE_INFO AcpiDmTableInfoDmar4[] =
1067 {
1068 {ACPI_DMT_UINT24, ACPI_DMAR4_OFFSET (Reserved[0]), "Reserved", 0},
1069 {ACPI_DMT_UINT8, ACPI_DMAR4_OFFSET (DeviceNumber), "Device Number", 0},
1070 {ACPI_DMT_STRING, ACPI_DMAR4_OFFSET (DeviceName[0]), "Device Name", 0},
1071 ACPI_DMT_TERMINATOR
1072 };
1073
1074 /* 5: Hardware Unit Definition */
1075
1076 ACPI_DMTABLE_INFO AcpiDmTableInfoDmar5[] =
1077 {
1078 {ACPI_DMT_UINT8, ACPI_DMAR5_OFFSET (Flags), "Flags", 0},
1079 {ACPI_DMT_UINT8, ACPI_DMAR5_OFFSET (Reserved), "Reserved", 0},
1080 {ACPI_DMT_UINT16, ACPI_DMAR5_OFFSET (Segment), "PCI Segment Number", 0},
1081 ACPI_DMT_TERMINATOR
1082 };
1083
1084 /*******************************************************************************
1085 *
1086 * DRTM - Dynamic Root of Trust for Measurement table
1087 *
1088 ******************************************************************************/
1089
1090 ACPI_DMTABLE_INFO AcpiDmTableInfoDrtm[] =
1091 {
1092 {ACPI_DMT_UINT64, ACPI_DRTM_OFFSET (EntryBaseAddress), "Entry Base Address", 0},
1093 {ACPI_DMT_UINT64, ACPI_DRTM_OFFSET (EntryLength), "Entry Length", 0},
1094 {ACPI_DMT_UINT32, ACPI_DRTM_OFFSET (EntryAddress32), "Entry 32", 0},
1095 {ACPI_DMT_UINT64, ACPI_DRTM_OFFSET (EntryAddress64), "Entry 64", 0},
1096 {ACPI_DMT_UINT64, ACPI_DRTM_OFFSET (ExitAddress), "Exit Address", 0},
1097 {ACPI_DMT_UINT64, ACPI_DRTM_OFFSET (LogAreaAddress), "Log Area Start", 0},
1098 {ACPI_DMT_UINT32, ACPI_DRTM_OFFSET (LogAreaLength), "Log Area Length", 0},
1099 {ACPI_DMT_UINT64, ACPI_DRTM_OFFSET (ArchDependentAddress), "Arch Dependent Address", 0},
1100 {ACPI_DMT_UINT32, ACPI_DRTM_OFFSET (Flags), "Flags (decoded below)", 0},
1101 {ACPI_DMT_FLAG0, ACPI_DRTM_FLAG_OFFSET (Flags, 0), "Namespace in TCB", 0},
1102 {ACPI_DMT_FLAG1, ACPI_DRTM_FLAG_OFFSET (Flags, 0), "Gap Code on S3 Resume", 0},
1103 {ACPI_DMT_FLAG2, ACPI_DRTM_FLAG_OFFSET (Flags, 0), "Gap Code on DLME_Exit", 0},
1104 {ACPI_DMT_FLAG3, ACPI_DRTM_FLAG_OFFSET (Flags, 0), "PCR_Authorities Changed", 0},
1105 ACPI_DMT_TERMINATOR
1106 };
1107
1108 ACPI_DMTABLE_INFO AcpiDmTableInfoDrtm0[] =
1109 {
1110 {ACPI_DMT_UINT32, ACPI_DRTM0_OFFSET (ValidatedTableCount), "Validated Table Count", DT_COUNT},
1111 ACPI_DMT_TERMINATOR
1112 };
1113
1114 ACPI_DMTABLE_INFO AcpiDmTableInfoDrtm0a[] =
1115 {
1116 {ACPI_DMT_UINT64, 0, "Table Address", DT_OPTIONAL},
1117 ACPI_DMT_TERMINATOR
1118 };
1119
1120 ACPI_DMTABLE_INFO AcpiDmTableInfoDrtm1[] =
1121 {
1122 {ACPI_DMT_UINT32, ACPI_DRTM1_OFFSET (ResourceCount), "Resource Count", DT_COUNT},
1123 ACPI_DMT_TERMINATOR
1124 };
1125
1126 ACPI_DMTABLE_INFO AcpiDmTableInfoDrtm1a[] =
1127 {
1128 {ACPI_DMT_UINT56, ACPI_DRTM1a_OFFSET (Size[0]), "Size", DT_OPTIONAL},
1129 {ACPI_DMT_UINT8, ACPI_DRTM1a_OFFSET (Type), "Type", 0},
1130 {ACPI_DMT_FLAG0, ACPI_DRTM1a_FLAG_OFFSET (Type, 0), "Resource Type", 0},
1131 {ACPI_DMT_FLAG7, ACPI_DRTM1a_FLAG_OFFSET (Type, 0), "Protections", 0},
1132 {ACPI_DMT_UINT64, ACPI_DRTM1a_OFFSET (Address), "Address", 0},
1133 ACPI_DMT_TERMINATOR
1134 };
1135
1136 ACPI_DMTABLE_INFO AcpiDmTableInfoDrtm2[] =
1137 {
1138 {ACPI_DMT_UINT32, ACPI_DRTM2_OFFSET (DpsIdLength), "DLME Platform Id Length", DT_COUNT},
1139 {ACPI_DMT_BUF16, ACPI_DRTM2_OFFSET (DpsId), "DLME Platform Id", DT_COUNT},
1140 ACPI_DMT_TERMINATOR
1141 };
1142
1143
1144 /*******************************************************************************
1145 *
1146 * ECDT - Embedded Controller Boot Resources Table
1147 *
1148 ******************************************************************************/
1149
1150 ACPI_DMTABLE_INFO AcpiDmTableInfoEcdt[] =
1151 {
1152 {ACPI_DMT_GAS, ACPI_ECDT_OFFSET (Control), "Command/Status Register", 0},
1153 {ACPI_DMT_GAS, ACPI_ECDT_OFFSET (Data), "Data Register", 0},
1154 {ACPI_DMT_UINT32, ACPI_ECDT_OFFSET (Uid), "UID", 0},
1155 {ACPI_DMT_UINT8, ACPI_ECDT_OFFSET (Gpe), "GPE Number", 0},
1156 {ACPI_DMT_STRING, ACPI_ECDT_OFFSET (Id[0]), "Namepath", 0},
1157 ACPI_DMT_TERMINATOR
1158 };
1159
1160
1161 /*******************************************************************************
1162 *
1163 * EINJ - Error Injection table
1164 *
1165 ******************************************************************************/
1166
1167 ACPI_DMTABLE_INFO AcpiDmTableInfoEinj[] =
1168 {
1169 {ACPI_DMT_UINT32, ACPI_EINJ_OFFSET (HeaderLength), "Injection Header Length", 0},
1170 {ACPI_DMT_UINT8, ACPI_EINJ_OFFSET (Flags), "Flags", 0},
1171 {ACPI_DMT_UINT24, ACPI_EINJ_OFFSET (Reserved[0]), "Reserved", 0},
1172 {ACPI_DMT_UINT32, ACPI_EINJ_OFFSET (Entries), "Injection Entry Count", 0},
1173 ACPI_DMT_TERMINATOR
1174 };
1175
1176 ACPI_DMTABLE_INFO AcpiDmTableInfoEinj0[] =
1177 {
1178 {ACPI_DMT_EINJACT, ACPI_EINJ0_OFFSET (Action), "Action", 0},
1179 {ACPI_DMT_EINJINST, ACPI_EINJ0_OFFSET (Instruction), "Instruction", 0},
1180 {ACPI_DMT_UINT8, ACPI_EINJ0_OFFSET (Flags), "Flags (decoded below)", DT_FLAG},
1181 {ACPI_DMT_FLAG0, ACPI_EINJ0_FLAG_OFFSET (Flags,0), "Preserve Register Bits", 0},
1182
1183 {ACPI_DMT_UINT8, ACPI_EINJ0_OFFSET (Reserved), "Reserved", 0},
1184 {ACPI_DMT_GAS, ACPI_EINJ0_OFFSET (RegisterRegion), "Register Region", 0},
1185 {ACPI_DMT_UINT64, ACPI_EINJ0_OFFSET (Value), "Value", 0},
1186 {ACPI_DMT_UINT64, ACPI_EINJ0_OFFSET (Mask), "Mask", 0},
1187 ACPI_DMT_TERMINATOR
1188 };
1189
1190
1191 /*******************************************************************************
1192 *
1193 * ERST - Error Record Serialization table
1194 *
1195 ******************************************************************************/
1196
1197 ACPI_DMTABLE_INFO AcpiDmTableInfoErst[] =
1198 {
1199 {ACPI_DMT_UINT32, ACPI_ERST_OFFSET (HeaderLength), "Serialization Header Length", 0},
1200 {ACPI_DMT_UINT32, ACPI_ERST_OFFSET (Reserved), "Reserved", 0},
1201 {ACPI_DMT_UINT32, ACPI_ERST_OFFSET (Entries), "Instruction Entry Count", 0},
1202 ACPI_DMT_TERMINATOR
1203 };
1204
1205 ACPI_DMTABLE_INFO AcpiDmTableInfoErst0[] =
1206 {
1207 {ACPI_DMT_ERSTACT, ACPI_ERST0_OFFSET (Action), "Action", 0},
1208 {ACPI_DMT_ERSTINST, ACPI_ERST0_OFFSET (Instruction), "Instruction", 0},
1209 {ACPI_DMT_UINT8, ACPI_ERST0_OFFSET (Flags), "Flags (decoded below)", DT_FLAG},
1210 {ACPI_DMT_FLAG0, ACPI_ERST0_FLAG_OFFSET (Flags,0), "Preserve Register Bits", 0},
1211
1212 {ACPI_DMT_UINT8, ACPI_ERST0_OFFSET (Reserved), "Reserved", 0},
1213 {ACPI_DMT_GAS, ACPI_ERST0_OFFSET (RegisterRegion), "Register Region", 0},
1214 {ACPI_DMT_UINT64, ACPI_ERST0_OFFSET (Value), "Value", 0},
1215 {ACPI_DMT_UINT64, ACPI_ERST0_OFFSET (Mask), "Mask", 0},
1216 ACPI_DMT_TERMINATOR
1217 };
1218
1219
1220 /*******************************************************************************
1221 *
1222 * FPDT - Firmware Performance Data Table (ACPI 5.0)
1223 *
1224 ******************************************************************************/
1225
1226 /* Main table consists of only the standard ACPI header - subtables follow */
1227
1228 /* FPDT subtable header */
1229
1230 ACPI_DMTABLE_INFO AcpiDmTableInfoFpdtHdr[] =
1231 {
1232 {ACPI_DMT_UINT16, ACPI_FPDTH_OFFSET (Type), "Subtable Type", 0},
1233 {ACPI_DMT_UINT8, ACPI_FPDTH_OFFSET (Length), "Length", DT_LENGTH},
1234 {ACPI_DMT_UINT8, ACPI_FPDTH_OFFSET (Revision), "Revision", 0},
1235 ACPI_DMT_TERMINATOR
1236 };
1237
1238 /* 0: Firmware Basic Boot Performance Record */
1239
1240 ACPI_DMTABLE_INFO AcpiDmTableInfoFpdt0[] =
1241 {
1242 {ACPI_DMT_UINT32, ACPI_FPDT0_OFFSET (Reserved), "Reserved", 0},
1243 {ACPI_DMT_UINT64, ACPI_FPDT1_OFFSET (Address), "FPDT Boot Record Address", 0},
1244 ACPI_DMT_TERMINATOR
1245 };
1246
1247 /* 1: S3 Performance Table Pointer Record */
1248
1249 ACPI_DMTABLE_INFO AcpiDmTableInfoFpdt1[] =
1250 {
1251 {ACPI_DMT_UINT32, ACPI_FPDT1_OFFSET (Reserved), "Reserved", 0},
1252 {ACPI_DMT_UINT64, ACPI_FPDT1_OFFSET (Address), "S3PT Record Address", 0},
1253 ACPI_DMT_TERMINATOR
1254 };
1255
1256 #if 0
1257 /* Boot Performance Record, not supported at this time. */
1258 {ACPI_DMT_UINT64, ACPI_FPDT0_OFFSET (ResetEnd), "Reset End", 0},
1259 {ACPI_DMT_UINT64, ACPI_FPDT0_OFFSET (LoadStart), "Load Image Start", 0},
1260 {ACPI_DMT_UINT64, ACPI_FPDT0_OFFSET (StartupStart), "Start Image Start", 0},
1261 {ACPI_DMT_UINT64, ACPI_FPDT0_OFFSET (ExitServicesEntry), "Exit Services Entry", 0},
1262 {ACPI_DMT_UINT64, ACPI_FPDT0_OFFSET (ExitServicesExit), "Exit Services Exit", 0},
1263 #endif
1264
1265
1266 /*******************************************************************************
1267 *
1268 * GTDT - Generic Timer Description Table
1269 *
1270 ******************************************************************************/
1271
1272 ACPI_DMTABLE_INFO AcpiDmTableInfoGtdt[] =
1273 {
1274 {ACPI_DMT_UINT64, ACPI_GTDT_OFFSET (CounterBlockAddresss), "Counter Block Address", 0},
1275 {ACPI_DMT_UINT32, ACPI_GTDT_OFFSET (Reserved), "Reserved", 0},
1276 ACPI_DMT_NEW_LINE,
1277 {ACPI_DMT_UINT32, ACPI_GTDT_OFFSET (SecureEl1Interrupt), "Secure EL1 Interrupt", 0},
1278 {ACPI_DMT_UINT32, ACPI_GTDT_OFFSET (SecureEl1Flags), "EL1 Flags (decoded below)", DT_FLAG},
1279 {ACPI_DMT_FLAG0, ACPI_GTDT_FLAG_OFFSET (SecureEl1Flags,0), "Trigger Mode", 0},
1280 {ACPI_DMT_FLAG1, ACPI_GTDT_FLAG_OFFSET (SecureEl1Flags,0), "Polarity", 0},
1281 {ACPI_DMT_FLAG2, ACPI_GTDT_FLAG_OFFSET (SecureEl1Flags,0), "Always On", 0},
1282 ACPI_DMT_NEW_LINE,
1283 {ACPI_DMT_UINT32, ACPI_GTDT_OFFSET (NonSecureEl1Interrupt), "Non-Secure EL1 Interrupt", 0},
1284 {ACPI_DMT_UINT32, ACPI_GTDT_OFFSET (NonSecureEl1Flags), "NEL1 Flags (decoded below)", DT_FLAG},
1285 {ACPI_DMT_FLAG0, ACPI_GTDT_FLAG_OFFSET (NonSecureEl1Flags,0),"Trigger Mode", 0},
1286 {ACPI_DMT_FLAG1, ACPI_GTDT_FLAG_OFFSET (NonSecureEl1Flags,0),"Polarity", 0},
1287 {ACPI_DMT_FLAG2, ACPI_GTDT_FLAG_OFFSET (NonSecureEl1Flags,0),"Always On", 0},
1288 ACPI_DMT_NEW_LINE,
1289 {ACPI_DMT_UINT32, ACPI_GTDT_OFFSET (VirtualTimerInterrupt), "Virtual Timer Interrupt", 0},
1290 {ACPI_DMT_UINT32, ACPI_GTDT_OFFSET (VirtualTimerFlags), "VT Flags (decoded below)", DT_FLAG},
1291 {ACPI_DMT_FLAG0, ACPI_GTDT_FLAG_OFFSET (VirtualTimerFlags,0),"Trigger Mode", 0},
1292 {ACPI_DMT_FLAG1, ACPI_GTDT_FLAG_OFFSET (VirtualTimerFlags,0),"Polarity", 0},
1293 {ACPI_DMT_FLAG2, ACPI_GTDT_FLAG_OFFSET (VirtualTimerFlags,0),"Always On", 0},
1294 ACPI_DMT_NEW_LINE,
1295 {ACPI_DMT_UINT32, ACPI_GTDT_OFFSET (NonSecureEl2Interrupt), "Non-Secure EL2 Interrupt", 0},
1296 {ACPI_DMT_UINT32, ACPI_GTDT_OFFSET (NonSecureEl2Flags), "NEL2 Flags (decoded below)", DT_FLAG},
1297 {ACPI_DMT_FLAG0, ACPI_GTDT_FLAG_OFFSET (NonSecureEl2Flags,0),"Trigger Mode", 0},
1298 {ACPI_DMT_FLAG1, ACPI_GTDT_FLAG_OFFSET (NonSecureEl2Flags,0),"Polarity", 0},
1299 {ACPI_DMT_FLAG2, ACPI_GTDT_FLAG_OFFSET (NonSecureEl2Flags,0),"Always On", 0},
1300 {ACPI_DMT_UINT64, ACPI_GTDT_OFFSET (CounterReadBlockAddress), "Counter Read Block Address", 0},
1301 ACPI_DMT_NEW_LINE,
1302 {ACPI_DMT_UINT32, ACPI_GTDT_OFFSET (PlatformTimerCount), "Platform Timer Count", 0},
1303 {ACPI_DMT_UINT32, ACPI_GTDT_OFFSET (PlatformTimerOffset), "Platform Timer Offset", 0},
1304 ACPI_DMT_TERMINATOR
1305 };
1306
1307 /* GDTD EL2 timer info. This table is appended to AcpiDmTableInfoGtdt for rev 3 and later */
1308
1309 ACPI_DMTABLE_INFO AcpiDmTableInfoGtdtEl2[] =
1310 {
1311 {ACPI_DMT_UINT32, ACPI_GTDT_EL2_OFFSET (VirtualEL2TimerGsiv), "Virtual EL2 Timer GSIV", 0},
1312 {ACPI_DMT_UINT32, ACPI_GTDT_EL2_OFFSET (VirtualEL2TimerFlags), "Virtual EL2 Timer Flags", 0},
1313 ACPI_DMT_TERMINATOR
1314 };
1315
1316 /* GTDT Subtable header (one per Subtable) */
1317
1318 ACPI_DMTABLE_INFO AcpiDmTableInfoGtdtHdr[] =
1319 {
1320 {ACPI_DMT_GTDT, ACPI_GTDTH_OFFSET (Type), "Subtable Type", 0},
1321 {ACPI_DMT_UINT16, ACPI_GTDTH_OFFSET (Length), "Length", DT_LENGTH},
1322 ACPI_DMT_TERMINATOR
1323 };
1324
1325 /* GTDT Subtables */
1326
1327 ACPI_DMTABLE_INFO AcpiDmTableInfoGtdt0[] =
1328 {
1329 {ACPI_DMT_UINT8, ACPI_GTDT0_OFFSET (Reserved), "Reserved", 0},
1330 {ACPI_DMT_UINT64, ACPI_GTDT0_OFFSET (BlockAddress), "Block Address", 0},
1331 {ACPI_DMT_UINT32, ACPI_GTDT0_OFFSET (TimerCount), "Timer Count", 0},
1332 {ACPI_DMT_UINT32, ACPI_GTDT0_OFFSET (TimerOffset), "Timer Offset", 0},
1333 ACPI_DMT_TERMINATOR
1334 };
1335
1336 ACPI_DMTABLE_INFO AcpiDmTableInfoGtdt0a[] =
1337 {
1338 {ACPI_DMT_UINT8 , ACPI_GTDT0a_OFFSET (FrameNumber), "Frame Number", 0},
1339 {ACPI_DMT_UINT24, ACPI_GTDT0a_OFFSET (Reserved[0]), "Reserved", 0},
1340 {ACPI_DMT_UINT64, ACPI_GTDT0a_OFFSET (BaseAddress), "Base Address", 0},
1341 {ACPI_DMT_UINT64, ACPI_GTDT0a_OFFSET (El0BaseAddress), "EL0 Base Address", 0},
1342 {ACPI_DMT_UINT32, ACPI_GTDT0a_OFFSET (TimerInterrupt), "Timer Interrupt", 0},
1343 {ACPI_DMT_UINT32, ACPI_GTDT0a_OFFSET (TimerFlags), "Timer Flags (decoded below)", 0},
1344 {ACPI_DMT_FLAG0, ACPI_GTDT0a_FLAG_OFFSET (TimerFlags,0), "Trigger Mode", 0},
1345 {ACPI_DMT_FLAG1, ACPI_GTDT0a_FLAG_OFFSET (TimerFlags,0), "Polarity", 0},
1346 {ACPI_DMT_UINT32, ACPI_GTDT0a_OFFSET (VirtualTimerInterrupt), "Virtual Timer Interrupt", 0},
1347 {ACPI_DMT_UINT32, ACPI_GTDT0a_OFFSET (VirtualTimerFlags), "Virtual Timer Flags (decoded below)", 0},
1348 {ACPI_DMT_FLAG0, ACPI_GTDT0a_FLAG_OFFSET (VirtualTimerFlags,0), "Trigger Mode", 0},
1349 {ACPI_DMT_FLAG1, ACPI_GTDT0a_FLAG_OFFSET (VirtualTimerFlags,0), "Polarity", 0},
1350 {ACPI_DMT_UINT32, ACPI_GTDT0a_OFFSET (CommonFlags), "Common Flags (decoded below)", 0},
1351 {ACPI_DMT_FLAG0, ACPI_GTDT0a_FLAG_OFFSET (CommonFlags,0), "Secure", 0},
1352 {ACPI_DMT_FLAG1, ACPI_GTDT0a_FLAG_OFFSET (CommonFlags,0), "Always On", 0},
1353 ACPI_DMT_TERMINATOR
1354 };
1355
1356 ACPI_DMTABLE_INFO AcpiDmTableInfoGtdt1[] =
1357 {
1358 {ACPI_DMT_UINT8, ACPI_GTDT1_OFFSET (Reserved), "Reserved", 0},
1359 {ACPI_DMT_UINT64, ACPI_GTDT1_OFFSET (RefreshFrameAddress), "Refresh Frame Address", 0},
1360 {ACPI_DMT_UINT64, ACPI_GTDT1_OFFSET (ControlFrameAddress), "Control Frame Address", 0},
1361 {ACPI_DMT_UINT32, ACPI_GTDT1_OFFSET (TimerInterrupt), "Timer Interrupt", 0},
1362 {ACPI_DMT_UINT32, ACPI_GTDT1_OFFSET (TimerFlags), "Timer Flags (decoded below)", DT_FLAG},
1363 {ACPI_DMT_FLAG0, ACPI_GTDT1_FLAG_OFFSET (TimerFlags,0), "Trigger Mode", 0},
1364 {ACPI_DMT_FLAG1, ACPI_GTDT1_FLAG_OFFSET (TimerFlags,0), "Polarity", 0},
1365 {ACPI_DMT_FLAG2, ACPI_GTDT1_FLAG_OFFSET (TimerFlags,0), "Security", 0},
1366 ACPI_DMT_TERMINATOR
1367 };
1368
1369
1370 /*******************************************************************************
1371 *
1372 * HEST - Hardware Error Source table
1373 *
1374 ******************************************************************************/
1375
1376 ACPI_DMTABLE_INFO AcpiDmTableInfoHest[] =
1377 {
1378 {ACPI_DMT_UINT32, ACPI_HEST_OFFSET (ErrorSourceCount), "Error Source Count", 0},
1379 ACPI_DMT_TERMINATOR
1380 };
1381
1382 /* Common HEST structures for subtables */
1383
1384 #define ACPI_DM_HEST_HEADER \
1385 {ACPI_DMT_HEST, ACPI_HEST0_OFFSET (Header.Type), "Subtable Type", 0}, \
1386 {ACPI_DMT_UINT16, ACPI_HEST0_OFFSET (Header.SourceId), "Source Id", 0}
1387
1388 #define ACPI_DM_HEST_AER \
1389 {ACPI_DMT_UINT16, ACPI_HEST6_OFFSET (Aer.Reserved1), "Reserved", 0}, \
1390 {ACPI_DMT_UINT8, ACPI_HEST6_OFFSET (Aer.Flags), "Flags (decoded below)", DT_FLAG}, \
1391 {ACPI_DMT_FLAG0, ACPI_HEST6_FLAG_OFFSET (Aer.Flags,0), "Firmware First", 0}, \
1392 {ACPI_DMT_FLAG0, ACPI_HEST6_FLAG_OFFSET (Aer.Flags,0), "Global", 0}, \
1393 {ACPI_DMT_UINT8, ACPI_HEST6_OFFSET (Aer.Enabled), "Enabled", 0}, \
1394 {ACPI_DMT_UINT32, ACPI_HEST6_OFFSET (Aer.RecordsToPreallocate), "Records To Preallocate", 0}, \
1395 {ACPI_DMT_UINT32, ACPI_HEST6_OFFSET (Aer.MaxSectionsPerRecord), "Max Sections Per Record", 0}, \
1396 {ACPI_DMT_UINT32, ACPI_HEST6_OFFSET (Aer.Bus), "Bus", 0}, \
1397 {ACPI_DMT_UINT16, ACPI_HEST6_OFFSET (Aer.Device), "Device", 0}, \
1398 {ACPI_DMT_UINT16, ACPI_HEST6_OFFSET (Aer.Function), "Function", 0}, \
1399 {ACPI_DMT_UINT16, ACPI_HEST6_OFFSET (Aer.DeviceControl), "DeviceControl", 0}, \
1400 {ACPI_DMT_UINT16, ACPI_HEST6_OFFSET (Aer.Reserved2), "Reserved", 0}, \
1401 {ACPI_DMT_UINT32, ACPI_HEST6_OFFSET (Aer.UncorrectableMask), "Uncorrectable Mask", 0}, \
1402 {ACPI_DMT_UINT32, ACPI_HEST6_OFFSET (Aer.UncorrectableSeverity), "Uncorrectable Severity", 0}, \
1403 {ACPI_DMT_UINT32, ACPI_HEST6_OFFSET (Aer.CorrectableMask), "Correctable Mask", 0}, \
1404 {ACPI_DMT_UINT32, ACPI_HEST6_OFFSET (Aer.AdvancedCapabilities), "Advanced Capabilities", 0}
1405
1406
1407 /* HEST Subtables */
1408
1409 /* 0: IA32 Machine Check Exception */
1410
1411 ACPI_DMTABLE_INFO AcpiDmTableInfoHest0[] =
1412 {
1413 ACPI_DM_HEST_HEADER,
1414 {ACPI_DMT_UINT16, ACPI_HEST0_OFFSET (Reserved1), "Reserved1", 0},
1415 {ACPI_DMT_UINT8, ACPI_HEST0_OFFSET (Flags), "Flags (decoded below)", DT_FLAG},
1416 {ACPI_DMT_FLAG0, ACPI_HEST0_FLAG_OFFSET (Flags,0), "Firmware First", 0},
1417 {ACPI_DMT_FLAG2, ACPI_HEST0_FLAG_OFFSET (Flags,0), "GHES Assist", 0},
1418
1419 {ACPI_DMT_UINT8, ACPI_HEST0_OFFSET (Enabled), "Enabled", 0},
1420 {ACPI_DMT_UINT32, ACPI_HEST0_OFFSET (RecordsToPreallocate), "Records To Preallocate", 0},
1421 {ACPI_DMT_UINT32, ACPI_HEST0_OFFSET (MaxSectionsPerRecord), "Max Sections Per Record", 0},
1422 {ACPI_DMT_UINT64, ACPI_HEST0_OFFSET (GlobalCapabilityData), "Global Capability Data", 0},
1423 {ACPI_DMT_UINT64, ACPI_HEST0_OFFSET (GlobalControlData), "Global Control Data", 0},
1424 {ACPI_DMT_UINT8, ACPI_HEST0_OFFSET (NumHardwareBanks), "Num Hardware Banks", 0},
1425 {ACPI_DMT_UINT56, ACPI_HEST0_OFFSET (Reserved3[0]), "Reserved2", 0},
1426 ACPI_DMT_TERMINATOR
1427 };
1428
1429 /* 1: IA32 Corrected Machine Check */
1430
1431 ACPI_DMTABLE_INFO AcpiDmTableInfoHest1[] =
1432 {
1433 ACPI_DM_HEST_HEADER,
1434 {ACPI_DMT_UINT16, ACPI_HEST1_OFFSET (Reserved1), "Reserved1", 0},
1435 {ACPI_DMT_UINT8, ACPI_HEST1_OFFSET (Flags), "Flags (decoded below)", DT_FLAG},
1436 {ACPI_DMT_FLAG0, ACPI_HEST1_FLAG_OFFSET (Flags,0), "Firmware First", 0},
1437 {ACPI_DMT_FLAG2, ACPI_HEST1_FLAG_OFFSET (Flags,0), "GHES Assist", 0},
1438
1439 {ACPI_DMT_UINT8, ACPI_HEST1_OFFSET (Enabled), "Enabled", 0},
1440 {ACPI_DMT_UINT32, ACPI_HEST1_OFFSET (RecordsToPreallocate), "Records To Preallocate", 0},
1441 {ACPI_DMT_UINT32, ACPI_HEST1_OFFSET (MaxSectionsPerRecord), "Max Sections Per Record", 0},
1442 {ACPI_DMT_HESTNTFY, ACPI_HEST1_OFFSET (Notify), "Notify", 0},
1443 {ACPI_DMT_UINT8, ACPI_HEST1_OFFSET (NumHardwareBanks), "Num Hardware Banks", 0},
1444 {ACPI_DMT_UINT24, ACPI_HEST1_OFFSET (Reserved2[0]), "Reserved2", 0},
1445 ACPI_DMT_TERMINATOR
1446 };
1447
1448 /* 2: IA32 Non-Maskable Interrupt */
1449
1450 ACPI_DMTABLE_INFO AcpiDmTableInfoHest2[] =
1451 {
1452 ACPI_DM_HEST_HEADER,
1453 {ACPI_DMT_UINT32, ACPI_HEST2_OFFSET (Reserved), "Reserved", 0},
1454 {ACPI_DMT_UINT32, ACPI_HEST2_OFFSET (RecordsToPreallocate), "Records To Preallocate", 0},
1455 {ACPI_DMT_UINT32, ACPI_HEST2_OFFSET (MaxSectionsPerRecord), "Max Sections Per Record", 0},
1456 {ACPI_DMT_UINT32, ACPI_HEST2_OFFSET (MaxRawDataLength), "Max Raw Data Length", 0},
1457 ACPI_DMT_TERMINATOR
1458 };
1459
1460 /* 6: PCI Express Root Port AER */
1461
1462 ACPI_DMTABLE_INFO AcpiDmTableInfoHest6[] =
1463 {
1464 ACPI_DM_HEST_HEADER,
1465 ACPI_DM_HEST_AER,
1466 {ACPI_DMT_UINT32, ACPI_HEST6_OFFSET (RootErrorCommand), "Root Error Command", 0},
1467 ACPI_DMT_TERMINATOR
1468 };
1469
1470 /* 7: PCI Express AER (AER Endpoint) */
1471
1472 ACPI_DMTABLE_INFO AcpiDmTableInfoHest7[] =
1473 {
1474 ACPI_DM_HEST_HEADER,
1475 ACPI_DM_HEST_AER,
1476 ACPI_DMT_TERMINATOR
1477 };
1478
1479 /* 8: PCI Express/PCI-X Bridge AER */
1480
1481 ACPI_DMTABLE_INFO AcpiDmTableInfoHest8[] =
1482 {
1483 ACPI_DM_HEST_HEADER,
1484 ACPI_DM_HEST_AER,
1485 {ACPI_DMT_UINT32, ACPI_HEST8_OFFSET (UncorrectableMask2), "2nd Uncorrectable Mask", 0},
1486 {ACPI_DMT_UINT32, ACPI_HEST8_OFFSET (UncorrectableSeverity2), "2nd Uncorrectable Severity", 0},
1487 {ACPI_DMT_UINT32, ACPI_HEST8_OFFSET (AdvancedCapabilities2), "2nd Advanced Capabilities", 0},
1488 ACPI_DMT_TERMINATOR
1489 };
1490
1491 /* 9: Generic Hardware Error Source */
1492
1493 ACPI_DMTABLE_INFO AcpiDmTableInfoHest9[] =
1494 {
1495 ACPI_DM_HEST_HEADER,
1496 {ACPI_DMT_UINT16, ACPI_HEST9_OFFSET (RelatedSourceId), "Related Source Id", 0},
1497 {ACPI_DMT_UINT8, ACPI_HEST9_OFFSET (Reserved), "Reserved", 0},
1498 {ACPI_DMT_UINT8, ACPI_HEST9_OFFSET (Enabled), "Enabled", 0},
1499 {ACPI_DMT_UINT32, ACPI_HEST9_OFFSET (RecordsToPreallocate), "Records To Preallocate", 0},
1500 {ACPI_DMT_UINT32, ACPI_HEST9_OFFSET (MaxSectionsPerRecord), "Max Sections Per Record", 0},
1501 {ACPI_DMT_UINT32, ACPI_HEST9_OFFSET (MaxRawDataLength), "Max Raw Data Length", 0},
1502 {ACPI_DMT_GAS, ACPI_HEST9_OFFSET (ErrorStatusAddress), "Error Status Address", 0},
1503 {ACPI_DMT_HESTNTFY, ACPI_HEST9_OFFSET (Notify), "Notify", 0},
1504 {ACPI_DMT_UINT32, ACPI_HEST9_OFFSET (ErrorBlockLength), "Error Status Block Length", 0},
1505 ACPI_DMT_TERMINATOR
1506 };
1507
1508 /* 10: Generic Hardware Error Source - Version 2 */
1509
1510 ACPI_DMTABLE_INFO AcpiDmTableInfoHest10[] =
1511 {
1512 ACPI_DM_HEST_HEADER,
1513 {ACPI_DMT_UINT16, ACPI_HEST10_OFFSET (RelatedSourceId), "Related Source Id", 0},
1514 {ACPI_DMT_UINT8, ACPI_HEST10_OFFSET (Reserved), "Reserved", 0},
1515 {ACPI_DMT_UINT8, ACPI_HEST10_OFFSET (Enabled), "Enabled", 0},
1516 {ACPI_DMT_UINT32, ACPI_HEST10_OFFSET (RecordsToPreallocate), "Records To Preallocate", 0},
1517 {ACPI_DMT_UINT32, ACPI_HEST10_OFFSET (MaxSectionsPerRecord), "Max Sections Per Record", 0},
1518 {ACPI_DMT_UINT32, ACPI_HEST10_OFFSET (MaxRawDataLength), "Max Raw Data Length", 0},
1519 {ACPI_DMT_GAS, ACPI_HEST10_OFFSET (ErrorStatusAddress), "Error Status Address", 0},
1520 {ACPI_DMT_HESTNTFY, ACPI_HEST10_OFFSET (Notify), "Notify", 0},
1521 {ACPI_DMT_UINT32, ACPI_HEST10_OFFSET (ErrorBlockLength), "Error Status Block Length", 0},
1522 {ACPI_DMT_GAS, ACPI_HEST10_OFFSET (ReadAckRegister), "Read Ack Register", 0},
1523 {ACPI_DMT_UINT64, ACPI_HEST10_OFFSET (ReadAckPreserve), "Read Ack Preserve", 0},
1524 {ACPI_DMT_UINT64, ACPI_HEST10_OFFSET (ReadAckWrite), "Read Ack Write", 0},
1525 ACPI_DMT_TERMINATOR
1526 };
1527
1528 /* 11: IA32 Deferred Machine Check */
1529
1530 ACPI_DMTABLE_INFO AcpiDmTableInfoHest11[] =
1531 {
1532 ACPI_DM_HEST_HEADER,
1533 {ACPI_DMT_UINT16, ACPI_HEST11_OFFSET (Reserved1), "Reserved1", 0},
1534 {ACPI_DMT_UINT8, ACPI_HEST11_OFFSET (Flags), "Flags (decoded below)", DT_FLAG},
1535 {ACPI_DMT_FLAG0, ACPI_HEST11_FLAG_OFFSET (Flags,0), "Firmware First", 0},
1536 {ACPI_DMT_FLAG2, ACPI_HEST11_FLAG_OFFSET (Flags,0), "GHES Assist", 0},
1537
1538 {ACPI_DMT_UINT8, ACPI_HEST11_OFFSET (Enabled), "Enabled", 0},
1539 {ACPI_DMT_UINT32, ACPI_HEST11_OFFSET (RecordsToPreallocate), "Records To Preallocate", 0},
1540 {ACPI_DMT_UINT32, ACPI_HEST11_OFFSET (MaxSectionsPerRecord), "Max Sections Per Record", 0},
1541 {ACPI_DMT_HESTNTFY, ACPI_HEST11_OFFSET (Notify), "Notify", 0},
1542 {ACPI_DMT_UINT8, ACPI_HEST11_OFFSET (NumHardwareBanks), "Num Hardware Banks", 0},
1543 {ACPI_DMT_UINT24, ACPI_HEST11_OFFSET (Reserved2[0]), "Reserved2", 0},
1544 ACPI_DMT_TERMINATOR
1545 };
1546
1547 /* Notification Structure */
1548
1549 ACPI_DMTABLE_INFO AcpiDmTableInfoHestNotify[] =
1550 {
1551 {ACPI_DMT_HESTNTYP, ACPI_HESTN_OFFSET (Type), "Notify Type", 0},
1552 {ACPI_DMT_UINT8, ACPI_HESTN_OFFSET (Length), "Notify Length", DT_LENGTH},
1553 {ACPI_DMT_UINT16, ACPI_HESTN_OFFSET (ConfigWriteEnable), "Configuration Write Enable", 0},
1554 {ACPI_DMT_UINT32, ACPI_HESTN_OFFSET (PollInterval), "PollInterval", 0},
1555 {ACPI_DMT_UINT32, ACPI_HESTN_OFFSET (Vector), "Vector", 0},
1556 {ACPI_DMT_UINT32, ACPI_HESTN_OFFSET (PollingThresholdValue), "Polling Threshold Value", 0},
1557 {ACPI_DMT_UINT32, ACPI_HESTN_OFFSET (PollingThresholdWindow), "Polling Threshold Window", 0},
1558 {ACPI_DMT_UINT32, ACPI_HESTN_OFFSET (ErrorThresholdValue), "Error Threshold Value", 0},
1559 {ACPI_DMT_UINT32, ACPI_HESTN_OFFSET (ErrorThresholdWindow), "Error Threshold Window", 0},
1560 ACPI_DMT_TERMINATOR
1561 };
1562
1563
1564 /*
1565 * IA32 Error Bank(s) - Follows the ACPI_HEST_IA_MACHINE_CHECK and
1566 * ACPI_HEST_IA_CORRECTED structures.
1567 */
1568 ACPI_DMTABLE_INFO AcpiDmTableInfoHestBank[] =
1569 {
1570 {ACPI_DMT_UINT8, ACPI_HESTB_OFFSET (BankNumber), "Bank Number", 0},
1571 {ACPI_DMT_UINT8, ACPI_HESTB_OFFSET (ClearStatusOnInit), "Clear Status On Init", 0},
1572 {ACPI_DMT_UINT8, ACPI_HESTB_OFFSET (StatusFormat), "Status Format", 0},
1573 {ACPI_DMT_UINT8, ACPI_HESTB_OFFSET (Reserved), "Reserved", 0},
1574 {ACPI_DMT_UINT32, ACPI_HESTB_OFFSET (ControlRegister), "Control Register", 0},
1575 {ACPI_DMT_UINT64, ACPI_HESTB_OFFSET (ControlData), "Control Data", 0},
1576 {ACPI_DMT_UINT32, ACPI_HESTB_OFFSET (StatusRegister), "Status Register", 0},
1577 {ACPI_DMT_UINT32, ACPI_HESTB_OFFSET (AddressRegister), "Address Register", 0},
1578 {ACPI_DMT_UINT32, ACPI_HESTB_OFFSET (MiscRegister), "Misc Register", 0},
1579 ACPI_DMT_TERMINATOR
1580 };
1581
1582
1583 /*******************************************************************************
1584 *
1585 * HMAT - Heterogeneous Memory Attributes Table
1586 *
1587 ******************************************************************************/
1588
1589 ACPI_DMTABLE_INFO AcpiDmTableInfoHmat[] =
1590 {
1591 {ACPI_DMT_UINT32, ACPI_HMAT_OFFSET (Reserved), "Reserved", 0},
1592 ACPI_DMT_TERMINATOR
1593 };
1594
1595 /* Common HMAT structure header (one per Subtable) */
1596
1597 ACPI_DMTABLE_INFO AcpiDmTableInfoHmatHdr[] =
1598 {
1599 {ACPI_DMT_HMAT, ACPI_HMATH_OFFSET (Type), "Structure Type", 0},
1600 {ACPI_DMT_UINT16, ACPI_HMATH_OFFSET (Reserved), "Reserved", 0},
1601 {ACPI_DMT_UINT32, ACPI_HMATH_OFFSET (Length), "Length", 0},
1602 ACPI_DMT_TERMINATOR
1603 };
1604
1605 /* HMAT subtables */
1606
1607 /* 0x00: Memory proximity domain attributes */
1608
1609 ACPI_DMTABLE_INFO AcpiDmTableInfoHmat0[] =
1610 {
1611 {ACPI_DMT_UINT16, ACPI_HMAT0_OFFSET (Flags), "Flags (decoded below)", 0},
1612 {ACPI_DMT_FLAG0, ACPI_HMAT0_FLAG_OFFSET (Flags,0), "Processor Proximity Domain Valid", 0},
1613 {ACPI_DMT_UINT16, ACPI_HMAT0_OFFSET (Reserved1), "Reserved1", 0},
1614 {ACPI_DMT_UINT32, ACPI_HMAT0_OFFSET (InitiatorPD), "Attached Initiator Proximity Domain", 0},
1615 {ACPI_DMT_UINT32, ACPI_HMAT0_OFFSET (MemoryPD), "Memory Proximity Domain", 0},
1616 {ACPI_DMT_UINT32, ACPI_HMAT0_OFFSET (Reserved2), "Reserved2", 0},
1617 {ACPI_DMT_UINT64, ACPI_HMAT0_OFFSET (Reserved3), "Reserved3", 0},
1618 {ACPI_DMT_UINT64, ACPI_HMAT0_OFFSET (Reserved4), "Reserved4", 0},
1619 ACPI_DMT_TERMINATOR
1620 };
1621
1622 /* 0x01: System Locality Latency and Bandwidth Information */
1623
1624 ACPI_DMTABLE_INFO AcpiDmTableInfoHmat1[] =
1625 {
1626 {ACPI_DMT_UINT8, ACPI_HMAT1_OFFSET (Flags), "Flags (decoded below)", 0},
1627 {ACPI_DMT_FLAGS4_0, ACPI_HMAT1_FLAG_OFFSET (Flags,0), "Memory Hierarchy", 0}, /* First 4 bits */
1628 {ACPI_DMT_FLAG4, ACPI_HMAT1_FLAG_OFFSET (Flags,0), "Use Minimum Transfer Size", 0},
1629 {ACPI_DMT_FLAG5, ACPI_HMAT1_FLAG_OFFSET (Flags,0), "Non-sequential Transfers", 0},
1630 {ACPI_DMT_UINT8, ACPI_HMAT1_OFFSET (DataType), "Data Type", 0},
1631 {ACPI_DMT_UINT8, ACPI_HMAT1_OFFSET (MinTransferSize), "Minimum Transfer Size", 0},
1632 {ACPI_DMT_UINT8, ACPI_HMAT1_OFFSET (Reserved1), "Reserved1", 0},
1633 {ACPI_DMT_UINT32, ACPI_HMAT1_OFFSET (NumberOfInitiatorPDs), "Initiator Proximity Domains #", 0},
1634 {ACPI_DMT_UINT32, ACPI_HMAT1_OFFSET (NumberOfTargetPDs), "Target Proximity Domains #", 0},
1635 {ACPI_DMT_UINT32, ACPI_HMAT1_OFFSET (Reserved2), "Reserved2", 0},
1636 {ACPI_DMT_UINT64, ACPI_HMAT1_OFFSET (EntryBaseUnit), "Entry Base Unit", 0},
1637 ACPI_DMT_TERMINATOR
1638 };
1639
1640 ACPI_DMTABLE_INFO AcpiDmTableInfoHmat1a[] =
1641 {
1642 {ACPI_DMT_UINT32, 0, "Initiator Proximity Domain List", DT_OPTIONAL},
1643 ACPI_DMT_TERMINATOR
1644 };
1645
1646 ACPI_DMTABLE_INFO AcpiDmTableInfoHmat1b[] =
1647 {
1648 {ACPI_DMT_UINT32, 0, "Target Proximity Domain List", DT_OPTIONAL},
1649 ACPI_DMT_TERMINATOR
1650 };
1651
1652 ACPI_DMTABLE_INFO AcpiDmTableInfoHmat1c[] =
1653 {
1654 {ACPI_DMT_UINT16, 0, "Entry", DT_OPTIONAL},
1655 ACPI_DMT_TERMINATOR
1656 };
1657
1658 /* 0x02: Memory Side Cache Information */
1659
1660 ACPI_DMTABLE_INFO AcpiDmTableInfoHmat2[] =
1661 {
1662 {ACPI_DMT_UINT32, ACPI_HMAT2_OFFSET (MemoryPD), "Memory Proximity Domain", 0},
1663 {ACPI_DMT_UINT32, ACPI_HMAT2_OFFSET (Reserved1), "Reserved1", 0},
1664 {ACPI_DMT_UINT64, ACPI_HMAT2_OFFSET (CacheSize), "Memory Side Cache Size", 0},
1665 {ACPI_DMT_UINT32, ACPI_HMAT2_OFFSET (CacheAttributes), "Cache Attributes (decoded below)", 0},
1666 {ACPI_DMT_FLAGS4_0, ACPI_HMAT2_FLAG_OFFSET (CacheAttributes,0), "Total Cache Levels", 0},
1667 {ACPI_DMT_FLAGS4_4, ACPI_HMAT2_FLAG_OFFSET (CacheAttributes,0), "Cache Level", 0},
1668 {ACPI_DMT_FLAGS4_8, ACPI_HMAT2_FLAG_OFFSET (CacheAttributes,0), "Cache Associativity", 0},
1669 {ACPI_DMT_FLAGS4_12, ACPI_HMAT2_FLAG_OFFSET (CacheAttributes,0), "Write Policy", 0},
1670 {ACPI_DMT_FLAGS16_16, ACPI_HMAT2_FLAG_OFFSET (CacheAttributes,0), "Cache Line Size", 0},
1671 {ACPI_DMT_UINT16, ACPI_HMAT2_OFFSET (AddressMode), "Address Mode", 0},
1672 {ACPI_DMT_UINT16, ACPI_HMAT2_OFFSET (NumberOfSMBIOSHandles), "SMBIOS Handle #", 0},
1673 ACPI_DMT_TERMINATOR
1674 };
1675
1676 ACPI_DMTABLE_INFO AcpiDmTableInfoHmat2a[] =
1677 {
1678 {ACPI_DMT_UINT16, 0, "SMBIOS Handle", DT_OPTIONAL},
1679 ACPI_DMT_TERMINATOR
1680 };
1681
1682
1683 /*******************************************************************************
1684 *
1685 * HPET - High Precision Event Timer table
1686 *
1687 ******************************************************************************/
1688
1689 ACPI_DMTABLE_INFO AcpiDmTableInfoHpet[] =
1690 {
1691 {ACPI_DMT_UINT32, ACPI_HPET_OFFSET (Id), "Hardware Block ID", 0},
1692 {ACPI_DMT_GAS, ACPI_HPET_OFFSET (Address), "Timer Block Register", 0},
1693 {ACPI_DMT_UINT8, ACPI_HPET_OFFSET (Sequence), "Sequence Number", 0},
1694 {ACPI_DMT_UINT16, ACPI_HPET_OFFSET (MinimumTick), "Minimum Clock Ticks", 0},
1695 {ACPI_DMT_UINT8, ACPI_HPET_OFFSET (Flags), "Flags (decoded below)", DT_FLAG},
1696 {ACPI_DMT_FLAG0, ACPI_HPET_FLAG_OFFSET (Flags,0), "4K Page Protect", 0},
1697 {ACPI_DMT_FLAG1, ACPI_HPET_FLAG_OFFSET (Flags,0), "64K Page Protect", 0},
1698 ACPI_DMT_TERMINATOR
1699 };
1700 /*! [End] no source code translation !*/
1701