amdgpu_amdkfd.c revision 1.4 1 /* $NetBSD: amdgpu_amdkfd.c,v 1.4 2021/12/18 23:44:58 riastradh Exp $ */
2
3 /*
4 * Copyright 2014 Advanced Micro Devices, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25 #include <sys/cdefs.h>
26 __KERNEL_RCSID(0, "$NetBSD: amdgpu_amdkfd.c,v 1.4 2021/12/18 23:44:58 riastradh Exp $");
27
28 #include "amdgpu_amdkfd.h"
29 #include "amd_shared.h"
30
31 #include "amdgpu.h"
32 #include "amdgpu_gfx.h"
33 #include "amdgpu_dma_buf.h"
34 #include <linux/module.h>
35 #include <linux/dma-buf.h>
36 #include "amdgpu_xgmi.h"
37
38 static const unsigned int compute_vmid_bitmap = 0xFF00;
39
40 /* Total memory size in system memory and all GPU VRAM. Used to
41 * estimate worst case amount of memory to reserve for page tables
42 */
43 uint64_t amdgpu_amdkfd_total_mem_size;
44
45 int amdgpu_amdkfd_init(void)
46 {
47 struct sysinfo si;
48 int ret;
49
50 si_meminfo(&si);
51 amdgpu_amdkfd_total_mem_size = si.totalram - si.totalhigh;
52 amdgpu_amdkfd_total_mem_size *= si.mem_unit;
53
54 #ifdef CONFIG_HSA_AMD
55 ret = kgd2kfd_init();
56 amdgpu_amdkfd_gpuvm_init_mem_limits();
57 #else
58 ret = -ENOENT;
59 #endif
60
61 return ret;
62 }
63
64 void amdgpu_amdkfd_fini(void)
65 {
66 kgd2kfd_exit();
67 }
68
69 void amdgpu_amdkfd_device_probe(struct amdgpu_device *adev)
70 {
71 bool vf = amdgpu_sriov_vf(adev);
72
73 adev->kfd.dev = kgd2kfd_probe((struct kgd_dev *)adev,
74 adev->pdev, adev->asic_type, vf);
75
76 if (adev->kfd.dev)
77 amdgpu_amdkfd_total_mem_size += adev->gmc.real_vram_size;
78 }
79
80 /**
81 * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
82 * setup amdkfd
83 *
84 * @adev: amdgpu_device pointer
85 * @aperture_base: output returning doorbell aperture base physical address
86 * @aperture_size: output returning doorbell aperture size in bytes
87 * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
88 *
89 * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
90 * takes doorbells required for its own rings and reports the setup to amdkfd.
91 * amdgpu reserved doorbells are at the start of the doorbell aperture.
92 */
93 static void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
94 phys_addr_t *aperture_base,
95 size_t *aperture_size,
96 size_t *start_offset)
97 {
98 /*
99 * The first num_doorbells are used by amdgpu.
100 * amdkfd takes whatever's left in the aperture.
101 */
102 if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
103 *aperture_base = adev->doorbell.base;
104 *aperture_size = adev->doorbell.size;
105 *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
106 } else {
107 *aperture_base = 0;
108 *aperture_size = 0;
109 *start_offset = 0;
110 }
111 }
112
113 void amdgpu_amdkfd_device_init(struct amdgpu_device *adev)
114 {
115 int i;
116 int last_valid_bit;
117
118 if (adev->kfd.dev) {
119 struct kgd2kfd_shared_resources gpu_resources = {
120 .compute_vmid_bitmap = compute_vmid_bitmap,
121 .num_pipe_per_mec = adev->gfx.mec.num_pipe_per_mec,
122 .num_queue_per_pipe = adev->gfx.mec.num_queue_per_pipe,
123 .gpuvm_size = min(adev->vm_manager.max_pfn
124 << AMDGPU_GPU_PAGE_SHIFT,
125 AMDGPU_GMC_HOLE_START),
126 .drm_render_minor = adev->ddev->render->index,
127 .sdma_doorbell_idx = adev->doorbell_index.sdma_engine,
128
129 };
130
131 /* this is going to have a few of the MSBs set that we need to
132 * clear
133 */
134 bitmap_complement(gpu_resources.queue_bitmap,
135 adev->gfx.mec.queue_bitmap,
136 KGD_MAX_QUEUES);
137
138 /* According to linux/bitmap.h we shouldn't use bitmap_clear if
139 * nbits is not compile time constant
140 */
141 last_valid_bit = 1 /* only first MEC can have compute queues */
142 * adev->gfx.mec.num_pipe_per_mec
143 * adev->gfx.mec.num_queue_per_pipe;
144 for (i = last_valid_bit; i < KGD_MAX_QUEUES; ++i)
145 clear_bit(i, gpu_resources.queue_bitmap);
146
147 amdgpu_doorbell_get_kfd_info(adev,
148 &gpu_resources.doorbell_physical_address,
149 &gpu_resources.doorbell_aperture_size,
150 &gpu_resources.doorbell_start_offset);
151
152 /* Since SOC15, BIF starts to statically use the
153 * lower 12 bits of doorbell addresses for routing
154 * based on settings in registers like
155 * SDMA0_DOORBELL_RANGE etc..
156 * In order to route a doorbell to CP engine, the lower
157 * 12 bits of its address has to be outside the range
158 * set for SDMA, VCN, and IH blocks.
159 */
160 if (adev->asic_type >= CHIP_VEGA10) {
161 gpu_resources.non_cp_doorbells_start =
162 adev->doorbell_index.first_non_cp;
163 gpu_resources.non_cp_doorbells_end =
164 adev->doorbell_index.last_non_cp;
165 }
166
167 kgd2kfd_device_init(adev->kfd.dev, adev->ddev, &gpu_resources);
168 }
169 }
170
171 void amdgpu_amdkfd_device_fini(struct amdgpu_device *adev)
172 {
173 if (adev->kfd.dev) {
174 kgd2kfd_device_exit(adev->kfd.dev);
175 adev->kfd.dev = NULL;
176 }
177 }
178
179 void amdgpu_amdkfd_interrupt(struct amdgpu_device *adev,
180 const void *ih_ring_entry)
181 {
182 if (adev->kfd.dev)
183 kgd2kfd_interrupt(adev->kfd.dev, ih_ring_entry);
184 }
185
186 void amdgpu_amdkfd_suspend(struct amdgpu_device *adev)
187 {
188 if (adev->kfd.dev)
189 kgd2kfd_suspend(adev->kfd.dev);
190 }
191
192 int amdgpu_amdkfd_resume(struct amdgpu_device *adev)
193 {
194 int r = 0;
195
196 if (adev->kfd.dev)
197 r = kgd2kfd_resume(adev->kfd.dev);
198
199 return r;
200 }
201
202 int amdgpu_amdkfd_pre_reset(struct amdgpu_device *adev)
203 {
204 int r = 0;
205
206 if (adev->kfd.dev)
207 r = kgd2kfd_pre_reset(adev->kfd.dev);
208
209 return r;
210 }
211
212 int amdgpu_amdkfd_post_reset(struct amdgpu_device *adev)
213 {
214 int r = 0;
215
216 if (adev->kfd.dev)
217 r = kgd2kfd_post_reset(adev->kfd.dev);
218
219 return r;
220 }
221
222 void amdgpu_amdkfd_gpu_reset(struct kgd_dev *kgd)
223 {
224 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
225
226 if (amdgpu_device_should_recover_gpu(adev))
227 amdgpu_device_gpu_recover(adev, NULL);
228 }
229 #endif
230
231 int amdgpu_amdkfd_alloc_gtt_mem(struct kgd_dev *kgd, size_t size,
232 void **mem_obj, uint64_t *gpu_addr,
233 void **cpu_ptr, bool mqd_gfx9)
234 {
235 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
236 struct amdgpu_bo *bo = NULL;
237 struct amdgpu_bo_param bp;
238 int r;
239 void *cpu_ptr_tmp = NULL;
240
241 memset(&bp, 0, sizeof(bp));
242 bp.size = size;
243 bp.byte_align = PAGE_SIZE;
244 bp.domain = AMDGPU_GEM_DOMAIN_GTT;
245 bp.flags = AMDGPU_GEM_CREATE_CPU_GTT_USWC;
246 bp.type = ttm_bo_type_kernel;
247 bp.resv = NULL;
248
249 if (mqd_gfx9)
250 bp.flags |= AMDGPU_GEM_CREATE_MQD_GFX9;
251
252 r = amdgpu_bo_create(adev, &bp, &bo);
253 if (r) {
254 dev_err(adev->dev,
255 "failed to allocate BO for amdkfd (%d)\n", r);
256 return r;
257 }
258
259 /* map the buffer */
260 r = amdgpu_bo_reserve(bo, true);
261 if (r) {
262 dev_err(adev->dev, "(%d) failed to reserve bo for amdkfd\n", r);
263 goto allocate_mem_reserve_bo_failed;
264 }
265
266 r = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT);
267 if (r) {
268 dev_err(adev->dev, "(%d) failed to pin bo for amdkfd\n", r);
269 goto allocate_mem_pin_bo_failed;
270 }
271
272 r = amdgpu_ttm_alloc_gart(&bo->tbo);
273 if (r) {
274 dev_err(adev->dev, "%p bind failed\n", bo);
275 goto allocate_mem_kmap_bo_failed;
276 }
277
278 r = amdgpu_bo_kmap(bo, &cpu_ptr_tmp);
279 if (r) {
280 dev_err(adev->dev,
281 "(%d) failed to map bo to kernel for amdkfd\n", r);
282 goto allocate_mem_kmap_bo_failed;
283 }
284
285 *mem_obj = bo;
286 *gpu_addr = amdgpu_bo_gpu_offset(bo);
287 *cpu_ptr = cpu_ptr_tmp;
288
289 amdgpu_bo_unreserve(bo);
290
291 return 0;
292
293 allocate_mem_kmap_bo_failed:
294 amdgpu_bo_unpin(bo);
295 allocate_mem_pin_bo_failed:
296 amdgpu_bo_unreserve(bo);
297 allocate_mem_reserve_bo_failed:
298 amdgpu_bo_unref(&bo);
299
300 return r;
301 }
302
303 void amdgpu_amdkfd_free_gtt_mem(struct kgd_dev *kgd, void *mem_obj)
304 {
305 struct amdgpu_bo *bo = (struct amdgpu_bo *) mem_obj;
306
307 amdgpu_bo_reserve(bo, true);
308 amdgpu_bo_kunmap(bo);
309 amdgpu_bo_unpin(bo);
310 amdgpu_bo_unreserve(bo);
311 amdgpu_bo_unref(&(bo));
312 }
313
314 int amdgpu_amdkfd_alloc_gws(struct kgd_dev *kgd, size_t size,
315 void **mem_obj)
316 {
317 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
318 struct amdgpu_bo *bo = NULL;
319 struct amdgpu_bo_param bp;
320 int r;
321
322 memset(&bp, 0, sizeof(bp));
323 bp.size = size;
324 bp.byte_align = 1;
325 bp.domain = AMDGPU_GEM_DOMAIN_GWS;
326 bp.flags = AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
327 bp.type = ttm_bo_type_device;
328 bp.resv = NULL;
329
330 r = amdgpu_bo_create(adev, &bp, &bo);
331 if (r) {
332 dev_err(adev->dev,
333 "failed to allocate gws BO for amdkfd (%d)\n", r);
334 return r;
335 }
336
337 *mem_obj = bo;
338 return 0;
339 }
340
341 void amdgpu_amdkfd_free_gws(struct kgd_dev *kgd, void *mem_obj)
342 {
343 struct amdgpu_bo *bo = (struct amdgpu_bo *)mem_obj;
344
345 amdgpu_bo_unref(&bo);
346 }
347
348 uint32_t amdgpu_amdkfd_get_fw_version(struct kgd_dev *kgd,
349 enum kgd_engine_type type)
350 {
351 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
352
353 switch (type) {
354 case KGD_ENGINE_PFP:
355 return adev->gfx.pfp_fw_version;
356
357 case KGD_ENGINE_ME:
358 return adev->gfx.me_fw_version;
359
360 case KGD_ENGINE_CE:
361 return adev->gfx.ce_fw_version;
362
363 case KGD_ENGINE_MEC1:
364 return adev->gfx.mec_fw_version;
365
366 case KGD_ENGINE_MEC2:
367 return adev->gfx.mec2_fw_version;
368
369 case KGD_ENGINE_RLC:
370 return adev->gfx.rlc_fw_version;
371
372 case KGD_ENGINE_SDMA1:
373 return adev->sdma.instance[0].fw_version;
374
375 case KGD_ENGINE_SDMA2:
376 return adev->sdma.instance[1].fw_version;
377
378 default:
379 return 0;
380 }
381
382 return 0;
383 }
384
385 void amdgpu_amdkfd_get_local_mem_info(struct kgd_dev *kgd,
386 struct kfd_local_mem_info *mem_info)
387 {
388 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
389 uint64_t address_mask = adev->dev->dma_mask ? ~*adev->dev->dma_mask :
390 ~((1ULL << 32) - 1);
391 resource_size_t aper_limit = adev->gmc.aper_base + adev->gmc.aper_size;
392
393 memset(mem_info, 0, sizeof(*mem_info));
394 if (!(adev->gmc.aper_base & address_mask || aper_limit & address_mask)) {
395 mem_info->local_mem_size_public = adev->gmc.visible_vram_size;
396 mem_info->local_mem_size_private = adev->gmc.real_vram_size -
397 adev->gmc.visible_vram_size;
398 } else {
399 mem_info->local_mem_size_public = 0;
400 mem_info->local_mem_size_private = adev->gmc.real_vram_size;
401 }
402 mem_info->vram_width = adev->gmc.vram_width;
403
404 pr_debug("Address base: %pap limit %pap public 0x%llx private 0x%llx\n",
405 &adev->gmc.aper_base, &aper_limit,
406 mem_info->local_mem_size_public,
407 mem_info->local_mem_size_private);
408
409 if (amdgpu_sriov_vf(adev))
410 mem_info->mem_clk_max = adev->clock.default_mclk / 100;
411 else if (adev->powerplay.pp_funcs) {
412 if (amdgpu_emu_mode == 1)
413 mem_info->mem_clk_max = 0;
414 else
415 mem_info->mem_clk_max = amdgpu_dpm_get_mclk(adev, false) / 100;
416 } else
417 mem_info->mem_clk_max = 100;
418 }
419
420 uint64_t amdgpu_amdkfd_get_gpu_clock_counter(struct kgd_dev *kgd)
421 {
422 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
423
424 if (adev->gfx.funcs->get_gpu_clock_counter)
425 return adev->gfx.funcs->get_gpu_clock_counter(adev);
426 return 0;
427 }
428
429 uint32_t amdgpu_amdkfd_get_max_engine_clock_in_mhz(struct kgd_dev *kgd)
430 {
431 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
432
433 /* the sclk is in quantas of 10kHz */
434 if (amdgpu_sriov_vf(adev))
435 return adev->clock.default_sclk / 100;
436 else if (adev->powerplay.pp_funcs)
437 return amdgpu_dpm_get_sclk(adev, false) / 100;
438 else
439 return 100;
440 }
441
442 void amdgpu_amdkfd_get_cu_info(struct kgd_dev *kgd, struct kfd_cu_info *cu_info)
443 {
444 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
445 struct amdgpu_cu_info acu_info = adev->gfx.cu_info;
446
447 memset(cu_info, 0, sizeof(*cu_info));
448 if (sizeof(cu_info->cu_bitmap) != sizeof(acu_info.bitmap))
449 return;
450
451 cu_info->cu_active_number = acu_info.number;
452 cu_info->cu_ao_mask = acu_info.ao_cu_mask;
453 memcpy(&cu_info->cu_bitmap[0], &acu_info.bitmap[0],
454 sizeof(acu_info.bitmap));
455 cu_info->num_shader_engines = adev->gfx.config.max_shader_engines;
456 cu_info->num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
457 cu_info->num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
458 cu_info->simd_per_cu = acu_info.simd_per_cu;
459 cu_info->max_waves_per_simd = acu_info.max_waves_per_simd;
460 cu_info->wave_front_size = acu_info.wave_front_size;
461 cu_info->max_scratch_slots_per_cu = acu_info.max_scratch_slots_per_cu;
462 cu_info->lds_size = acu_info.lds_size;
463 }
464
465 int amdgpu_amdkfd_get_dmabuf_info(struct kgd_dev *kgd, int dma_buf_fd,
466 struct kgd_dev **dma_buf_kgd,
467 uint64_t *bo_size, void *metadata_buffer,
468 size_t buffer_size, uint32_t *metadata_size,
469 uint32_t *flags)
470 {
471 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
472 struct dma_buf *dma_buf;
473 struct drm_gem_object *obj;
474 struct amdgpu_bo *bo;
475 uint64_t metadata_flags;
476 int r = -EINVAL;
477
478 dma_buf = dma_buf_get(dma_buf_fd);
479 if (IS_ERR(dma_buf))
480 return PTR_ERR(dma_buf);
481
482 if (dma_buf->ops != &amdgpu_dmabuf_ops)
483 /* Can't handle non-graphics buffers */
484 goto out_put;
485
486 obj = dma_buf->priv;
487 if (obj->dev->driver != adev->ddev->driver)
488 /* Can't handle buffers from different drivers */
489 goto out_put;
490
491 adev = obj->dev->dev_private;
492 bo = gem_to_amdgpu_bo(obj);
493 if (!(bo->preferred_domains & (AMDGPU_GEM_DOMAIN_VRAM |
494 AMDGPU_GEM_DOMAIN_GTT)))
495 /* Only VRAM and GTT BOs are supported */
496 goto out_put;
497
498 r = 0;
499 if (dma_buf_kgd)
500 *dma_buf_kgd = (struct kgd_dev *)adev;
501 if (bo_size)
502 *bo_size = amdgpu_bo_size(bo);
503 if (metadata_size)
504 *metadata_size = bo->metadata_size;
505 if (metadata_buffer)
506 r = amdgpu_bo_get_metadata(bo, metadata_buffer, buffer_size,
507 metadata_size, &metadata_flags);
508 if (flags) {
509 *flags = (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) ?
510 ALLOC_MEM_FLAGS_VRAM : ALLOC_MEM_FLAGS_GTT;
511
512 if (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
513 *flags |= ALLOC_MEM_FLAGS_PUBLIC;
514 }
515
516 out_put:
517 dma_buf_put(dma_buf);
518 return r;
519 }
520
521 uint64_t amdgpu_amdkfd_get_vram_usage(struct kgd_dev *kgd)
522 {
523 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
524
525 return amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
526 }
527
528 uint64_t amdgpu_amdkfd_get_hive_id(struct kgd_dev *kgd)
529 {
530 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
531
532 return adev->gmc.xgmi.hive_id;
533 }
534 uint8_t amdgpu_amdkfd_get_xgmi_hops_count(struct kgd_dev *dst, struct kgd_dev *src)
535 {
536 struct amdgpu_device *peer_adev = (struct amdgpu_device *)src;
537 struct amdgpu_device *adev = (struct amdgpu_device *)dst;
538 int ret = amdgpu_xgmi_get_hops_count(adev, peer_adev);
539
540 if (ret < 0) {
541 DRM_ERROR("amdgpu: failed to get xgmi hops count between node %d and %d. ret = %d\n",
542 adev->gmc.xgmi.physical_node_id,
543 peer_adev->gmc.xgmi.physical_node_id, ret);
544 ret = 0;
545 }
546 return (uint8_t)ret;
547 }
548
549 uint64_t amdgpu_amdkfd_get_mmio_remap_phys_addr(struct kgd_dev *kgd)
550 {
551 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
552
553 return adev->rmmio_remap.bus_addr;
554 }
555
556 uint32_t amdgpu_amdkfd_get_num_gws(struct kgd_dev *kgd)
557 {
558 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
559
560 return adev->gds.gws_size;
561 }
562
563 int amdgpu_amdkfd_submit_ib(struct kgd_dev *kgd, enum kgd_engine_type engine,
564 uint32_t vmid, uint64_t gpu_addr,
565 uint32_t *ib_cmd, uint32_t ib_len)
566 {
567 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
568 struct amdgpu_job *job;
569 struct amdgpu_ib *ib;
570 struct amdgpu_ring *ring;
571 struct dma_fence *f = NULL;
572 int ret;
573
574 switch (engine) {
575 case KGD_ENGINE_MEC1:
576 ring = &adev->gfx.compute_ring[0];
577 break;
578 case KGD_ENGINE_SDMA1:
579 ring = &adev->sdma.instance[0].ring;
580 break;
581 case KGD_ENGINE_SDMA2:
582 ring = &adev->sdma.instance[1].ring;
583 break;
584 default:
585 pr_err("Invalid engine in IB submission: %d\n", engine);
586 ret = -EINVAL;
587 goto err;
588 }
589
590 ret = amdgpu_job_alloc(adev, 1, &job, NULL);
591 if (ret)
592 goto err;
593
594 ib = &job->ibs[0];
595 memset(ib, 0, sizeof(struct amdgpu_ib));
596
597 ib->gpu_addr = gpu_addr;
598 ib->ptr = ib_cmd;
599 ib->length_dw = ib_len;
600 /* This works for NO_HWS. TODO: need to handle without knowing VMID */
601 job->vmid = vmid;
602
603 ret = amdgpu_ib_schedule(ring, 1, ib, job, &f);
604 if (ret) {
605 DRM_ERROR("amdgpu: failed to schedule IB.\n");
606 goto err_ib_sched;
607 }
608
609 ret = dma_fence_wait(f, false);
610
611 err_ib_sched:
612 dma_fence_put(f);
613 amdgpu_job_free(job);
614 err:
615 return ret;
616 }
617
618 void amdgpu_amdkfd_set_compute_idle(struct kgd_dev *kgd, bool idle)
619 {
620 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
621
622 amdgpu_dpm_switch_power_profile(adev,
623 PP_SMC_POWER_PROFILE_COMPUTE,
624 !idle);
625 }
626
627 bool amdgpu_amdkfd_is_kfd_vmid(struct amdgpu_device *adev, u32 vmid)
628 {
629 if (adev->kfd.dev) {
630 if ((1 << vmid) & compute_vmid_bitmap)
631 return true;
632 }
633
634 return false;
635 }
636
637 int amdgpu_amdkfd_flush_gpu_tlb_vmid(struct kgd_dev *kgd, uint16_t vmid)
638 {
639 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
640
641 if (adev->family == AMDGPU_FAMILY_AI) {
642 int i;
643
644 for (i = 0; i < adev->num_vmhubs; i++)
645 amdgpu_gmc_flush_gpu_tlb(adev, vmid, i, 0);
646 } else {
647 amdgpu_gmc_flush_gpu_tlb(adev, vmid, AMDGPU_GFXHUB_0, 0);
648 }
649
650 return 0;
651 }
652
653 int amdgpu_amdkfd_flush_gpu_tlb_pasid(struct kgd_dev *kgd, uint16_t pasid)
654 {
655 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
656 uint32_t flush_type = 0;
657 bool all_hub = false;
658
659 if (adev->gmc.xgmi.num_physical_nodes &&
660 adev->asic_type == CHIP_VEGA20)
661 flush_type = 2;
662
663 if (adev->family == AMDGPU_FAMILY_AI)
664 all_hub = true;
665
666 return amdgpu_gmc_flush_gpu_tlb_pasid(adev, pasid, flush_type, all_hub);
667 }
668
669 bool amdgpu_amdkfd_have_atomics_support(struct kgd_dev *kgd)
670 {
671 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
672
673 return adev->have_atomics_support;
674 }
675
676 #ifndef CONFIG_HSA_AMD
677 bool amdkfd_fence_check_mm(struct dma_fence *f, struct mm_struct *mm)
678 {
679 return false;
680 }
681
682 void amdgpu_amdkfd_unreserve_memory_limit(struct amdgpu_bo *bo)
683 {
684 }
685
686 void amdgpu_amdkfd_gpuvm_destroy_cb(struct amdgpu_device *adev,
687 struct amdgpu_vm *vm)
688 {
689 }
690
691 struct amdgpu_amdkfd_fence *to_amdgpu_amdkfd_fence(struct dma_fence *f)
692 {
693 return NULL;
694 }
695
696 int amdgpu_amdkfd_evict_userptr(struct kgd_mem *mem, struct mm_struct *mm)
697 {
698 return 0;
699 }
700
701 struct kfd_dev *kgd2kfd_probe(struct kgd_dev *kgd, struct pci_dev *pdev,
702 unsigned int asic_type, bool vf)
703 {
704 return NULL;
705 }
706
707 bool kgd2kfd_device_init(struct kfd_dev *kfd,
708 struct drm_device *ddev,
709 const struct kgd2kfd_shared_resources *gpu_resources)
710 {
711 return false;
712 }
713
714 void kgd2kfd_device_exit(struct kfd_dev *kfd)
715 {
716 }
717
718 void kgd2kfd_exit(void)
719 {
720 }
721
722 void kgd2kfd_suspend(struct kfd_dev *kfd)
723 {
724 }
725
726 int kgd2kfd_resume(struct kfd_dev *kfd)
727 {
728 return 0;
729 }
730
731 int kgd2kfd_pre_reset(struct kfd_dev *kfd)
732 {
733 return 0;
734 }
735
736 int kgd2kfd_post_reset(struct kfd_dev *kfd)
737 {
738 return 0;
739 }
740
741 void kgd2kfd_interrupt(struct kfd_dev *kfd, const void *ih_ring_entry)
742 {
743 }
744
745 void kgd2kfd_set_sram_ecc_flag(struct kfd_dev *kfd)
746 {
747 }
748 #endif
749