Home | History | Annotate | Line # | Download | only in amdgpu
      1  1.1  riastrad /*	$NetBSD: amdgpu_ctx.h,v 1.2 2021/12/18 23:44:58 riastradh Exp $	*/
      2  1.1  riastrad 
      3  1.1  riastrad /*
      4  1.1  riastrad  * Copyright 2018 Advanced Micro Devices, Inc.
      5  1.1  riastrad  *
      6  1.1  riastrad  * Permission is hereby granted, free of charge, to any person obtaining a
      7  1.1  riastrad  * copy of this software and associated documentation files (the "Software"),
      8  1.1  riastrad  * to deal in the Software without restriction, including without limitation
      9  1.1  riastrad  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
     10  1.1  riastrad  * and/or sell copies of the Software, and to permit persons to whom the
     11  1.1  riastrad  * Software is furnished to do so, subject to the following conditions:
     12  1.1  riastrad  *
     13  1.1  riastrad  * The above copyright notice and this permission notice shall be included in
     14  1.1  riastrad  * all copies or substantial portions of the Software.
     15  1.1  riastrad  *
     16  1.1  riastrad  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
     17  1.1  riastrad  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
     18  1.1  riastrad  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
     19  1.1  riastrad  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
     20  1.1  riastrad  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
     21  1.1  riastrad  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
     22  1.1  riastrad  * OTHER DEALINGS IN THE SOFTWARE.
     23  1.1  riastrad  *
     24  1.1  riastrad  */
     25  1.1  riastrad #ifndef __AMDGPU_CTX_H__
     26  1.1  riastrad #define __AMDGPU_CTX_H__
     27  1.1  riastrad 
     28  1.1  riastrad #include "amdgpu_ring.h"
     29  1.1  riastrad 
     30  1.1  riastrad struct drm_device;
     31  1.1  riastrad struct drm_file;
     32  1.1  riastrad struct amdgpu_fpriv;
     33  1.1  riastrad 
     34  1.1  riastrad #define AMDGPU_MAX_ENTITY_NUM 4
     35  1.1  riastrad 
     36  1.1  riastrad struct amdgpu_ctx_entity {
     37  1.1  riastrad 	uint64_t		sequence;
     38  1.1  riastrad 	struct drm_sched_entity	entity;
     39  1.1  riastrad 	struct dma_fence	*fences[];
     40  1.1  riastrad };
     41  1.1  riastrad 
     42  1.1  riastrad struct amdgpu_ctx {
     43  1.1  riastrad 	struct kref			refcount;
     44  1.1  riastrad 	struct amdgpu_device		*adev;
     45  1.1  riastrad 	unsigned			reset_counter;
     46  1.1  riastrad 	unsigned			reset_counter_query;
     47  1.1  riastrad 	uint32_t			vram_lost_counter;
     48  1.1  riastrad 	spinlock_t			ring_lock;
     49  1.1  riastrad 	struct amdgpu_ctx_entity	*entities[AMDGPU_HW_IP_NUM][AMDGPU_MAX_ENTITY_NUM];
     50  1.1  riastrad 	bool				preamble_presented;
     51  1.1  riastrad 	enum drm_sched_priority		init_priority;
     52  1.1  riastrad 	enum drm_sched_priority		override_priority;
     53  1.1  riastrad 	struct mutex			lock;
     54  1.1  riastrad 	atomic_t			guilty;
     55  1.1  riastrad 	unsigned long			ras_counter_ce;
     56  1.1  riastrad 	unsigned long			ras_counter_ue;
     57  1.1  riastrad };
     58  1.1  riastrad 
     59  1.1  riastrad struct amdgpu_ctx_mgr {
     60  1.1  riastrad 	struct amdgpu_device	*adev;
     61  1.1  riastrad 	struct mutex		lock;
     62  1.1  riastrad 	/* protected by lock */
     63  1.1  riastrad 	struct idr		ctx_handles;
     64  1.1  riastrad };
     65  1.1  riastrad 
     66  1.1  riastrad extern const unsigned int amdgpu_ctx_num_entities[AMDGPU_HW_IP_NUM];
     67  1.1  riastrad 
     68  1.1  riastrad struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
     69  1.1  riastrad int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
     70  1.1  riastrad 
     71  1.1  riastrad int amdgpu_ctx_get_entity(struct amdgpu_ctx *ctx, u32 hw_ip, u32 instance,
     72  1.1  riastrad 			  u32 ring, struct drm_sched_entity **entity);
     73  1.1  riastrad void amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx,
     74  1.1  riastrad 			  struct drm_sched_entity *entity,
     75  1.1  riastrad 			  struct dma_fence *fence, uint64_t *seq);
     76  1.1  riastrad struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
     77  1.1  riastrad 				       struct drm_sched_entity *entity,
     78  1.1  riastrad 				       uint64_t seq);
     79  1.1  riastrad void amdgpu_ctx_priority_override(struct amdgpu_ctx *ctx,
     80  1.1  riastrad 				  enum drm_sched_priority priority);
     81  1.1  riastrad 
     82  1.1  riastrad int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
     83  1.1  riastrad 		     struct drm_file *filp);
     84  1.1  riastrad 
     85  1.1  riastrad int amdgpu_ctx_wait_prev_fence(struct amdgpu_ctx *ctx,
     86  1.1  riastrad 			       struct drm_sched_entity *entity);
     87  1.1  riastrad 
     88  1.1  riastrad void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
     89  1.1  riastrad void amdgpu_ctx_mgr_entity_fini(struct amdgpu_ctx_mgr *mgr);
     90  1.1  riastrad long amdgpu_ctx_mgr_entity_flush(struct amdgpu_ctx_mgr *mgr, long timeout);
     91  1.1  riastrad void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
     92  1.1  riastrad 
     93  1.1  riastrad void amdgpu_ctx_init_sched(struct amdgpu_device *adev);
     94  1.1  riastrad 
     95  1.1  riastrad 
     96  1.1  riastrad #endif
     97