Home | History | Annotate | Line # | Download | only in amdgpu
amdgpu_gfx.c revision 1.4
      1 /*	$NetBSD: amdgpu_gfx.c,v 1.4 2021/12/18 23:44:58 riastradh Exp $	*/
      2 
      3 /*
      4  * Copyright 2014 Advanced Micro Devices, Inc.
      5  * Copyright 2008 Red Hat Inc.
      6  * Copyright 2009 Jerome Glisse.
      7  *
      8  * Permission is hereby granted, free of charge, to any person obtaining a
      9  * copy of this software and associated documentation files (the "Software"),
     10  * to deal in the Software without restriction, including without limitation
     11  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
     12  * and/or sell copies of the Software, and to permit persons to whom the
     13  * Software is furnished to do so, subject to the following conditions:
     14  *
     15  * The above copyright notice and this permission notice shall be included in
     16  * all copies or substantial portions of the Software.
     17  *
     18  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
     19  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
     20  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
     21  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
     22  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
     23  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
     24  * OTHER DEALINGS IN THE SOFTWARE.
     25  *
     26  */
     27 
     28 #include <sys/cdefs.h>
     29 __KERNEL_RCSID(0, "$NetBSD: amdgpu_gfx.c,v 1.4 2021/12/18 23:44:58 riastradh Exp $");
     30 
     31 #include "amdgpu.h"
     32 #include "amdgpu_gfx.h"
     33 #include "amdgpu_rlc.h"
     34 #include "amdgpu_ras.h"
     35 
     36 /* delay 0.1 second to enable gfx off feature */
     37 #define GFX_OFF_DELAY_ENABLE         msecs_to_jiffies(100)
     38 
     39 /*
     40  * GPU GFX IP block helpers function.
     41  */
     42 
     43 int amdgpu_gfx_mec_queue_to_bit(struct amdgpu_device *adev, int mec,
     44 				int pipe, int queue)
     45 {
     46 	int bit = 0;
     47 
     48 	bit += mec * adev->gfx.mec.num_pipe_per_mec
     49 		* adev->gfx.mec.num_queue_per_pipe;
     50 	bit += pipe * adev->gfx.mec.num_queue_per_pipe;
     51 	bit += queue;
     52 
     53 	return bit;
     54 }
     55 
     56 void amdgpu_gfx_bit_to_mec_queue(struct amdgpu_device *adev, int bit,
     57 				 int *mec, int *pipe, int *queue)
     58 {
     59 	*queue = bit % adev->gfx.mec.num_queue_per_pipe;
     60 	*pipe = (bit / adev->gfx.mec.num_queue_per_pipe)
     61 		% adev->gfx.mec.num_pipe_per_mec;
     62 	*mec = (bit / adev->gfx.mec.num_queue_per_pipe)
     63 	       / adev->gfx.mec.num_pipe_per_mec;
     64 
     65 }
     66 
     67 bool amdgpu_gfx_is_mec_queue_enabled(struct amdgpu_device *adev,
     68 				     int mec, int pipe, int queue)
     69 {
     70 	return test_bit(amdgpu_gfx_mec_queue_to_bit(adev, mec, pipe, queue),
     71 			adev->gfx.mec.queue_bitmap);
     72 }
     73 
     74 int amdgpu_gfx_me_queue_to_bit(struct amdgpu_device *adev,
     75 			       int me, int pipe, int queue)
     76 {
     77 	int bit = 0;
     78 
     79 	bit += me * adev->gfx.me.num_pipe_per_me
     80 		* adev->gfx.me.num_queue_per_pipe;
     81 	bit += pipe * adev->gfx.me.num_queue_per_pipe;
     82 	bit += queue;
     83 
     84 	return bit;
     85 }
     86 
     87 void amdgpu_gfx_bit_to_me_queue(struct amdgpu_device *adev, int bit,
     88 				int *me, int *pipe, int *queue)
     89 {
     90 	*queue = bit % adev->gfx.me.num_queue_per_pipe;
     91 	*pipe = (bit / adev->gfx.me.num_queue_per_pipe)
     92 		% adev->gfx.me.num_pipe_per_me;
     93 	*me = (bit / adev->gfx.me.num_queue_per_pipe)
     94 		/ adev->gfx.me.num_pipe_per_me;
     95 }
     96 
     97 bool amdgpu_gfx_is_me_queue_enabled(struct amdgpu_device *adev,
     98 				    int me, int pipe, int queue)
     99 {
    100 	return test_bit(amdgpu_gfx_me_queue_to_bit(adev, me, pipe, queue),
    101 			adev->gfx.me.queue_bitmap);
    102 }
    103 
    104 /**
    105  * amdgpu_gfx_scratch_get - Allocate a scratch register
    106  *
    107  * @adev: amdgpu_device pointer
    108  * @reg: scratch register mmio offset
    109  *
    110  * Allocate a CP scratch register for use by the driver (all asics).
    111  * Returns 0 on success or -EINVAL on failure.
    112  */
    113 int amdgpu_gfx_scratch_get(struct amdgpu_device *adev, uint32_t *reg)
    114 {
    115 	int i;
    116 
    117 	i = ffs(adev->gfx.scratch.free_mask);
    118 	if (i != 0 && i <= adev->gfx.scratch.num_reg) {
    119 		i--;
    120 		adev->gfx.scratch.free_mask &= ~(1u << i);
    121 		*reg = adev->gfx.scratch.reg_base + i;
    122 		return 0;
    123 	}
    124 	return -EINVAL;
    125 }
    126 
    127 /**
    128  * amdgpu_gfx_scratch_free - Free a scratch register
    129  *
    130  * @adev: amdgpu_device pointer
    131  * @reg: scratch register mmio offset
    132  *
    133  * Free a CP scratch register allocated for use by the driver (all asics)
    134  */
    135 void amdgpu_gfx_scratch_free(struct amdgpu_device *adev, uint32_t reg)
    136 {
    137 	adev->gfx.scratch.free_mask |= 1u << (reg - adev->gfx.scratch.reg_base);
    138 }
    139 
    140 /**
    141  * amdgpu_gfx_parse_disable_cu - Parse the disable_cu module parameter
    142  *
    143  * @mask: array in which the per-shader array disable masks will be stored
    144  * @max_se: number of SEs
    145  * @max_sh: number of SHs
    146  *
    147  * The bitmask of CUs to be disabled in the shader array determined by se and
    148  * sh is stored in mask[se * max_sh + sh].
    149  */
    150 void amdgpu_gfx_parse_disable_cu(unsigned *mask, unsigned max_se, unsigned max_sh)
    151 {
    152 	unsigned se, sh, cu;
    153 	const char *p;
    154 
    155 	memset(mask, 0, sizeof(*mask) * max_se * max_sh);
    156 
    157 	if (!amdgpu_disable_cu || !*amdgpu_disable_cu)
    158 		return;
    159 
    160 	p = amdgpu_disable_cu;
    161 	for (;;) {
    162 		char *next;
    163 		int ret = sscanf(p, "%u.%u.%u", &se, &sh, &cu);
    164 		if (ret < 3) {
    165 			DRM_ERROR("amdgpu: could not parse disable_cu\n");
    166 			return;
    167 		}
    168 
    169 		if (se < max_se && sh < max_sh && cu < 16) {
    170 			DRM_INFO("amdgpu: disabling CU %u.%u.%u\n", se, sh, cu);
    171 			mask[se * max_sh + sh] |= 1u << cu;
    172 		} else {
    173 			DRM_ERROR("amdgpu: disable_cu %u.%u.%u is out of range\n",
    174 				  se, sh, cu);
    175 		}
    176 
    177 		next = strchr(p, ',');
    178 		if (!next)
    179 			break;
    180 		p = next + 1;
    181 	}
    182 }
    183 
    184 static bool amdgpu_gfx_is_multipipe_capable(struct amdgpu_device *adev)
    185 {
    186 	if (amdgpu_compute_multipipe != -1) {
    187 		DRM_INFO("amdgpu: forcing compute pipe policy %d\n",
    188 			 amdgpu_compute_multipipe);
    189 		return amdgpu_compute_multipipe == 1;
    190 	}
    191 
    192 	/* FIXME: spreading the queues across pipes causes perf regressions
    193 	 * on POLARIS11 compute workloads */
    194 	if (adev->asic_type == CHIP_POLARIS11)
    195 		return false;
    196 
    197 	return adev->gfx.mec.num_mec > 1;
    198 }
    199 
    200 void amdgpu_gfx_compute_queue_acquire(struct amdgpu_device *adev)
    201 {
    202 	int i, queue, pipe, mec;
    203 	bool multipipe_policy = amdgpu_gfx_is_multipipe_capable(adev);
    204 
    205 	/* policy for amdgpu compute queue ownership */
    206 	for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
    207 		queue = i % adev->gfx.mec.num_queue_per_pipe;
    208 		pipe = (i / adev->gfx.mec.num_queue_per_pipe)
    209 			% adev->gfx.mec.num_pipe_per_mec;
    210 		mec = (i / adev->gfx.mec.num_queue_per_pipe)
    211 			/ adev->gfx.mec.num_pipe_per_mec;
    212 
    213 		/* we've run out of HW */
    214 		if (mec >= adev->gfx.mec.num_mec)
    215 			break;
    216 
    217 		if (multipipe_policy) {
    218 			/* policy: amdgpu owns the first two queues of the first MEC */
    219 			if (mec == 0 && queue < 2)
    220 				set_bit(i, adev->gfx.mec.queue_bitmap);
    221 		} else {
    222 			/* policy: amdgpu owns all queues in the first pipe */
    223 			if (mec == 0 && pipe == 0)
    224 				set_bit(i, adev->gfx.mec.queue_bitmap);
    225 		}
    226 	}
    227 
    228 	/* update the number of active compute rings */
    229 	adev->gfx.num_compute_rings =
    230 		bitmap_weight(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
    231 
    232 	/* If you hit this case and edited the policy, you probably just
    233 	 * need to increase AMDGPU_MAX_COMPUTE_RINGS */
    234 	if (WARN_ON(adev->gfx.num_compute_rings > AMDGPU_MAX_COMPUTE_RINGS))
    235 		adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
    236 }
    237 
    238 void amdgpu_gfx_graphics_queue_acquire(struct amdgpu_device *adev)
    239 {
    240 	int i, queue, me;
    241 
    242 	for (i = 0; i < AMDGPU_MAX_GFX_QUEUES; ++i) {
    243 		queue = i % adev->gfx.me.num_queue_per_pipe;
    244 		me = (i / adev->gfx.me.num_queue_per_pipe)
    245 		      / adev->gfx.me.num_pipe_per_me;
    246 
    247 		if (me >= adev->gfx.me.num_me)
    248 			break;
    249 		/* policy: amdgpu owns the first queue per pipe at this stage
    250 		 * will extend to mulitple queues per pipe later */
    251 		if (me == 0 && queue < 1)
    252 			set_bit(i, adev->gfx.me.queue_bitmap);
    253 	}
    254 
    255 	/* update the number of active graphics rings */
    256 	adev->gfx.num_gfx_rings =
    257 		bitmap_weight(adev->gfx.me.queue_bitmap, AMDGPU_MAX_GFX_QUEUES);
    258 }
    259 
    260 static int amdgpu_gfx_kiq_acquire(struct amdgpu_device *adev,
    261 				  struct amdgpu_ring *ring)
    262 {
    263 	int queue_bit;
    264 	int mec, pipe, queue;
    265 
    266 	queue_bit = adev->gfx.mec.num_mec
    267 		    * adev->gfx.mec.num_pipe_per_mec
    268 		    * adev->gfx.mec.num_queue_per_pipe;
    269 
    270 	while (queue_bit-- >= 0) {
    271 		if (test_bit(queue_bit, adev->gfx.mec.queue_bitmap))
    272 			continue;
    273 
    274 		amdgpu_gfx_bit_to_mec_queue(adev, queue_bit, &mec, &pipe, &queue);
    275 
    276 		/*
    277 		 * 1. Using pipes 2/3 from MEC 2 seems cause problems.
    278 		 * 2. It must use queue id 0, because CGPG_IDLE/SAVE/LOAD/RUN
    279 		 * only can be issued on queue 0.
    280 		 */
    281 		if ((mec == 1 && pipe > 1) || queue != 0)
    282 			continue;
    283 
    284 		ring->me = mec + 1;
    285 		ring->pipe = pipe;
    286 		ring->queue = queue;
    287 
    288 		return 0;
    289 	}
    290 
    291 	dev_err(adev->dev, "Failed to find a queue for KIQ\n");
    292 	return -EINVAL;
    293 }
    294 
    295 int amdgpu_gfx_kiq_init_ring(struct amdgpu_device *adev,
    296 			     struct amdgpu_ring *ring,
    297 			     struct amdgpu_irq_src *irq)
    298 {
    299 	struct amdgpu_kiq *kiq = &adev->gfx.kiq;
    300 	int r = 0;
    301 
    302 	spin_lock_init(&kiq->ring_lock);
    303 
    304 	r = amdgpu_device_wb_get(adev, &kiq->reg_val_offs);
    305 	if (r)
    306 		return r;
    307 
    308 	ring->adev = NULL;
    309 	ring->ring_obj = NULL;
    310 	ring->use_doorbell = true;
    311 	ring->doorbell_index = adev->doorbell_index.kiq;
    312 
    313 	r = amdgpu_gfx_kiq_acquire(adev, ring);
    314 	if (r)
    315 		return r;
    316 
    317 	ring->eop_gpu_addr = kiq->eop_gpu_addr;
    318 	sprintf(ring->name, "kiq_%d.%d.%d", ring->me, ring->pipe, ring->queue);
    319 	r = amdgpu_ring_init(adev, ring, 1024,
    320 			     irq, AMDGPU_CP_KIQ_IRQ_DRIVER0);
    321 	if (r)
    322 		dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r);
    323 
    324 	return r;
    325 }
    326 
    327 void amdgpu_gfx_kiq_free_ring(struct amdgpu_ring *ring)
    328 {
    329 	amdgpu_device_wb_free(ring->adev, ring->adev->gfx.kiq.reg_val_offs);
    330 	amdgpu_ring_fini(ring);
    331 }
    332 
    333 void amdgpu_gfx_kiq_fini(struct amdgpu_device *adev)
    334 {
    335 	struct amdgpu_kiq *kiq = &adev->gfx.kiq;
    336 
    337 	amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL);
    338 }
    339 
    340 int amdgpu_gfx_kiq_init(struct amdgpu_device *adev,
    341 			unsigned hpd_size)
    342 {
    343 	int r;
    344 	u32 *hpd;
    345 	struct amdgpu_kiq *kiq = &adev->gfx.kiq;
    346 
    347 	r = amdgpu_bo_create_kernel(adev, hpd_size, PAGE_SIZE,
    348 				    AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj,
    349 				    &kiq->eop_gpu_addr, (void **)&hpd);
    350 	if (r) {
    351 		dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r);
    352 		return r;
    353 	}
    354 
    355 	memset(hpd, 0, hpd_size);
    356 
    357 	r = amdgpu_bo_reserve(kiq->eop_obj, true);
    358 	if (unlikely(r != 0))
    359 		dev_warn(adev->dev, "(%d) reserve kiq eop bo failed\n", r);
    360 	amdgpu_bo_kunmap(kiq->eop_obj);
    361 	amdgpu_bo_unreserve(kiq->eop_obj);
    362 
    363 	return 0;
    364 }
    365 
    366 /* create MQD for each compute/gfx queue */
    367 int amdgpu_gfx_mqd_sw_init(struct amdgpu_device *adev,
    368 			   unsigned mqd_size)
    369 {
    370 	struct amdgpu_ring *ring = NULL;
    371 	int r, i;
    372 
    373 	/* create MQD for KIQ */
    374 	ring = &adev->gfx.kiq.ring;
    375 	if (!ring->mqd_obj) {
    376 		/* originaly the KIQ MQD is put in GTT domain, but for SRIOV VRAM domain is a must
    377 		 * otherwise hypervisor trigger SAVE_VF fail after driver unloaded which mean MQD
    378 		 * deallocated and gart_unbind, to strict diverage we decide to use VRAM domain for
    379 		 * KIQ MQD no matter SRIOV or Bare-metal
    380 		 */
    381 		r = amdgpu_bo_create_kernel(adev, mqd_size, PAGE_SIZE,
    382 					    AMDGPU_GEM_DOMAIN_VRAM, &ring->mqd_obj,
    383 					    &ring->mqd_gpu_addr, &ring->mqd_ptr);
    384 		if (r) {
    385 			dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
    386 			return r;
    387 		}
    388 
    389 		/* prepare MQD backup */
    390 		adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS] = kmalloc(mqd_size, GFP_KERNEL);
    391 		if (!adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS])
    392 				dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
    393 	}
    394 
    395 	if (adev->asic_type >= CHIP_NAVI10 && amdgpu_async_gfx_ring) {
    396 		/* create MQD for each KGQ */
    397 		for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
    398 			ring = &adev->gfx.gfx_ring[i];
    399 			if (!ring->mqd_obj) {
    400 				r = amdgpu_bo_create_kernel(adev, mqd_size, PAGE_SIZE,
    401 							    AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
    402 							    &ring->mqd_gpu_addr, &ring->mqd_ptr);
    403 				if (r) {
    404 					dev_warn(adev->dev, "failed to create ring mqd bo (%d)", r);
    405 					return r;
    406 				}
    407 
    408 				/* prepare MQD backup */
    409 				adev->gfx.me.mqd_backup[i] = kmalloc(mqd_size, GFP_KERNEL);
    410 				if (!adev->gfx.me.mqd_backup[i])
    411 					dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
    412 			}
    413 		}
    414 	}
    415 
    416 	/* create MQD for each KCQ */
    417 	for (i = 0; i < adev->gfx.num_compute_rings; i++) {
    418 		ring = &adev->gfx.compute_ring[i];
    419 		if (!ring->mqd_obj) {
    420 			r = amdgpu_bo_create_kernel(adev, mqd_size, PAGE_SIZE,
    421 						    AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
    422 						    &ring->mqd_gpu_addr, &ring->mqd_ptr);
    423 			if (r) {
    424 				dev_warn(adev->dev, "failed to create ring mqd bo (%d)", r);
    425 				return r;
    426 			}
    427 
    428 			/* prepare MQD backup */
    429 			adev->gfx.mec.mqd_backup[i] = kmalloc(mqd_size, GFP_KERNEL);
    430 			if (!adev->gfx.mec.mqd_backup[i])
    431 				dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
    432 		}
    433 	}
    434 
    435 	return 0;
    436 }
    437 
    438 void amdgpu_gfx_mqd_sw_fini(struct amdgpu_device *adev)
    439 {
    440 	struct amdgpu_ring *ring = NULL;
    441 	int i;
    442 
    443 	if (adev->asic_type >= CHIP_NAVI10 && amdgpu_async_gfx_ring) {
    444 		for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
    445 			ring = &adev->gfx.gfx_ring[i];
    446 			kfree(adev->gfx.me.mqd_backup[i]);
    447 			amdgpu_bo_free_kernel(&ring->mqd_obj,
    448 					      &ring->mqd_gpu_addr,
    449 					      &ring->mqd_ptr);
    450 		}
    451 	}
    452 
    453 	for (i = 0; i < adev->gfx.num_compute_rings; i++) {
    454 		ring = &adev->gfx.compute_ring[i];
    455 		kfree(adev->gfx.mec.mqd_backup[i]);
    456 		amdgpu_bo_free_kernel(&ring->mqd_obj,
    457 				      &ring->mqd_gpu_addr,
    458 				      &ring->mqd_ptr);
    459 	}
    460 
    461 	ring = &adev->gfx.kiq.ring;
    462 	kfree(adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS]);
    463 	amdgpu_bo_free_kernel(&ring->mqd_obj,
    464 			      &ring->mqd_gpu_addr,
    465 			      &ring->mqd_ptr);
    466 }
    467 
    468 int amdgpu_gfx_disable_kcq(struct amdgpu_device *adev)
    469 {
    470 	struct amdgpu_kiq *kiq = &adev->gfx.kiq;
    471 	struct amdgpu_ring *kiq_ring = &kiq->ring;
    472 	int i;
    473 
    474 	if (!kiq->pmf || !kiq->pmf->kiq_unmap_queues)
    475 		return -EINVAL;
    476 
    477 	if (amdgpu_ring_alloc(kiq_ring, kiq->pmf->unmap_queues_size *
    478 					adev->gfx.num_compute_rings))
    479 		return -ENOMEM;
    480 
    481 	for (i = 0; i < adev->gfx.num_compute_rings; i++)
    482 		kiq->pmf->kiq_unmap_queues(kiq_ring, &adev->gfx.compute_ring[i],
    483 					   RESET_QUEUES, 0, 0);
    484 
    485 	return amdgpu_ring_test_ring(kiq_ring);
    486 }
    487 
    488 int amdgpu_gfx_enable_kcq(struct amdgpu_device *adev)
    489 {
    490 	struct amdgpu_kiq *kiq = &adev->gfx.kiq;
    491 	struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
    492 	uint64_t queue_mask = 0;
    493 	int r, i;
    494 
    495 	if (!kiq->pmf || !kiq->pmf->kiq_map_queues || !kiq->pmf->kiq_set_resources)
    496 		return -EINVAL;
    497 
    498 	for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
    499 		if (!test_bit(i, adev->gfx.mec.queue_bitmap))
    500 			continue;
    501 
    502 		/* This situation may be hit in the future if a new HW
    503 		 * generation exposes more than 64 queues. If so, the
    504 		 * definition of queue_mask needs updating */
    505 		if (WARN_ON(i > (sizeof(queue_mask)*8))) {
    506 			DRM_ERROR("Invalid KCQ enabled: %d\n", i);
    507 			break;
    508 		}
    509 
    510 		queue_mask |= (1ull << i);
    511 	}
    512 
    513 	DRM_INFO("kiq ring mec %d pipe %d q %d\n", kiq_ring->me, kiq_ring->pipe,
    514 							kiq_ring->queue);
    515 
    516 	r = amdgpu_ring_alloc(kiq_ring, kiq->pmf->map_queues_size *
    517 					adev->gfx.num_compute_rings +
    518 					kiq->pmf->set_resources_size);
    519 	if (r) {
    520 		DRM_ERROR("Failed to lock KIQ (%d).\n", r);
    521 		return r;
    522 	}
    523 
    524 	kiq->pmf->kiq_set_resources(kiq_ring, queue_mask);
    525 	for (i = 0; i < adev->gfx.num_compute_rings; i++)
    526 		kiq->pmf->kiq_map_queues(kiq_ring, &adev->gfx.compute_ring[i]);
    527 
    528 	r = amdgpu_ring_test_helper(kiq_ring);
    529 	if (r)
    530 		DRM_ERROR("KCQ enable failed\n");
    531 
    532 	return r;
    533 }
    534 
    535 /* amdgpu_gfx_off_ctrl - Handle gfx off feature enable/disable
    536  *
    537  * @adev: amdgpu_device pointer
    538  * @bool enable true: enable gfx off feature, false: disable gfx off feature
    539  *
    540  * 1. gfx off feature will be enabled by gfx ip after gfx cg gp enabled.
    541  * 2. other client can send request to disable gfx off feature, the request should be honored.
    542  * 3. other client can cancel their request of disable gfx off feature
    543  * 4. other client should not send request to enable gfx off feature before disable gfx off feature.
    544  */
    545 
    546 void amdgpu_gfx_off_ctrl(struct amdgpu_device *adev, bool enable)
    547 {
    548 	if (!(adev->pm.pp_feature & PP_GFXOFF_MASK))
    549 		return;
    550 
    551 	mutex_lock(&adev->gfx.gfx_off_mutex);
    552 
    553 	if (!enable)
    554 		adev->gfx.gfx_off_req_count++;
    555 	else if (adev->gfx.gfx_off_req_count > 0)
    556 		adev->gfx.gfx_off_req_count--;
    557 
    558 	if (enable && !adev->gfx.gfx_off_state && !adev->gfx.gfx_off_req_count) {
    559 		schedule_delayed_work(&adev->gfx.gfx_off_delay_work, GFX_OFF_DELAY_ENABLE);
    560 	} else if (!enable && adev->gfx.gfx_off_state) {
    561 		if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, false))
    562 			adev->gfx.gfx_off_state = false;
    563 	}
    564 
    565 	mutex_unlock(&adev->gfx.gfx_off_mutex);
    566 }
    567 
    568 int amdgpu_gfx_ras_late_init(struct amdgpu_device *adev)
    569 {
    570 	int r;
    571 	struct ras_fs_if fs_info = {
    572 		.sysfs_name = "gfx_err_count",
    573 		.debugfs_name = "gfx_err_inject",
    574 	};
    575 	struct ras_ih_if ih_info = {
    576 		.cb = amdgpu_gfx_process_ras_data_cb,
    577 	};
    578 
    579 	if (!adev->gfx.ras_if) {
    580 		adev->gfx.ras_if = kmalloc(sizeof(struct ras_common_if), GFP_KERNEL);
    581 		if (!adev->gfx.ras_if)
    582 			return -ENOMEM;
    583 		adev->gfx.ras_if->block = AMDGPU_RAS_BLOCK__GFX;
    584 		adev->gfx.ras_if->type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
    585 		adev->gfx.ras_if->sub_block_index = 0;
    586 		strcpy(adev->gfx.ras_if->name, "gfx");
    587 	}
    588 	fs_info.head = ih_info.head = *adev->gfx.ras_if;
    589 
    590 	r = amdgpu_ras_late_init(adev, adev->gfx.ras_if,
    591 				 &fs_info, &ih_info);
    592 	if (r)
    593 		goto free;
    594 
    595 	if (amdgpu_ras_is_supported(adev, adev->gfx.ras_if->block)) {
    596 		r = amdgpu_irq_get(adev, &adev->gfx.cp_ecc_error_irq, 0);
    597 		if (r)
    598 			goto late_fini;
    599 	} else {
    600 		/* free gfx ras_if if ras is not supported */
    601 		r = 0;
    602 		goto free;
    603 	}
    604 
    605 	return 0;
    606 late_fini:
    607 	amdgpu_ras_late_fini(adev, adev->gfx.ras_if, &ih_info);
    608 free:
    609 	kfree(adev->gfx.ras_if);
    610 	adev->gfx.ras_if = NULL;
    611 	return r;
    612 }
    613 
    614 void amdgpu_gfx_ras_fini(struct amdgpu_device *adev)
    615 {
    616 	if (amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__GFX) &&
    617 			adev->gfx.ras_if) {
    618 		struct ras_common_if *ras_if = adev->gfx.ras_if;
    619 		struct ras_ih_if ih_info = {
    620 			.head = *ras_if,
    621 			.cb = amdgpu_gfx_process_ras_data_cb,
    622 		};
    623 
    624 		amdgpu_ras_late_fini(adev, ras_if, &ih_info);
    625 		kfree(ras_if);
    626 	}
    627 }
    628 
    629 int amdgpu_gfx_process_ras_data_cb(struct amdgpu_device *adev,
    630 		void *err_data,
    631 		struct amdgpu_iv_entry *entry)
    632 {
    633 	/* TODO ue will trigger an interrupt.
    634 	 *
    635 	 * When Full RAS is enabled, the per-IP interrupt sources should
    636 	 * be disabled and the driver should only look for the aggregated
    637 	 * interrupt via sync flood
    638 	 */
    639 	if (!amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__GFX)) {
    640 		kgd2kfd_set_sram_ecc_flag(adev->kfd.dev);
    641 		if (adev->gfx.funcs->query_ras_error_count)
    642 			adev->gfx.funcs->query_ras_error_count(adev, err_data);
    643 		amdgpu_ras_reset_gpu(adev);
    644 	}
    645 	return AMDGPU_RAS_SUCCESS;
    646 }
    647 
    648 int amdgpu_gfx_cp_ecc_error_irq(struct amdgpu_device *adev,
    649 				  struct amdgpu_irq_src *source,
    650 				  struct amdgpu_iv_entry *entry)
    651 {
    652 	struct ras_common_if *ras_if = adev->gfx.ras_if;
    653 	struct ras_dispatch_if ih_data = {
    654 		.entry = entry,
    655 	};
    656 
    657 	if (!ras_if)
    658 		return 0;
    659 
    660 	ih_data.head = *ras_if;
    661 
    662 	DRM_ERROR("CP ECC ERROR IRQ\n");
    663 	amdgpu_ras_interrupt_dispatch(adev, &ih_data);
    664 	return 0;
    665 }
    666 
    667 uint32_t amdgpu_kiq_rreg(struct amdgpu_device *adev, uint32_t reg)
    668 {
    669 	signed long r, cnt = 0;
    670 	unsigned long flags;
    671 	uint32_t seq;
    672 	struct amdgpu_kiq *kiq = &adev->gfx.kiq;
    673 	struct amdgpu_ring *ring = &kiq->ring;
    674 
    675 	BUG_ON(!ring->funcs->emit_rreg);
    676 
    677 	spin_lock_irqsave(&kiq->ring_lock, flags);
    678 	amdgpu_ring_alloc(ring, 32);
    679 	amdgpu_ring_emit_rreg(ring, reg);
    680 	amdgpu_fence_emit_polling(ring, &seq);
    681 	amdgpu_ring_commit(ring);
    682 	spin_unlock_irqrestore(&kiq->ring_lock, flags);
    683 
    684 	r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT);
    685 
    686 	/* don't wait anymore for gpu reset case because this way may
    687 	 * block gpu_recover() routine forever, e.g. this virt_kiq_rreg
    688 	 * is triggered in TTM and ttm_bo_lock_delayed_workqueue() will
    689 	 * never return if we keep waiting in virt_kiq_rreg, which cause
    690 	 * gpu_recover() hang there.
    691 	 *
    692 	 * also don't wait anymore for IRQ context
    693 	 * */
    694 	if (r < 1 && (adev->in_gpu_reset || in_interrupt()))
    695 		goto failed_kiq_read;
    696 
    697 	might_sleep();
    698 	while (r < 1 && cnt++ < MAX_KIQ_REG_TRY) {
    699 		msleep(MAX_KIQ_REG_BAILOUT_INTERVAL);
    700 		r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT);
    701 	}
    702 
    703 	if (cnt > MAX_KIQ_REG_TRY)
    704 		goto failed_kiq_read;
    705 
    706 	return adev->wb.wb[kiq->reg_val_offs];
    707 
    708 failed_kiq_read:
    709 	pr_err("failed to read reg:%x\n", reg);
    710 	return ~0;
    711 }
    712 
    713 void amdgpu_kiq_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
    714 {
    715 	signed long r, cnt = 0;
    716 	unsigned long flags;
    717 	uint32_t seq;
    718 	struct amdgpu_kiq *kiq = &adev->gfx.kiq;
    719 	struct amdgpu_ring *ring = &kiq->ring;
    720 
    721 	BUG_ON(!ring->funcs->emit_wreg);
    722 
    723 	spin_lock_irqsave(&kiq->ring_lock, flags);
    724 	amdgpu_ring_alloc(ring, 32);
    725 	amdgpu_ring_emit_wreg(ring, reg, v);
    726 	amdgpu_fence_emit_polling(ring, &seq);
    727 	amdgpu_ring_commit(ring);
    728 	spin_unlock_irqrestore(&kiq->ring_lock, flags);
    729 
    730 	r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT);
    731 
    732 	/* don't wait anymore for gpu reset case because this way may
    733 	 * block gpu_recover() routine forever, e.g. this virt_kiq_rreg
    734 	 * is triggered in TTM and ttm_bo_lock_delayed_workqueue() will
    735 	 * never return if we keep waiting in virt_kiq_rreg, which cause
    736 	 * gpu_recover() hang there.
    737 	 *
    738 	 * also don't wait anymore for IRQ context
    739 	 * */
    740 	if (r < 1 && (adev->in_gpu_reset || in_interrupt()))
    741 		goto failed_kiq_write;
    742 
    743 	might_sleep();
    744 	while (r < 1 && cnt++ < MAX_KIQ_REG_TRY) {
    745 
    746 		msleep(MAX_KIQ_REG_BAILOUT_INTERVAL);
    747 		r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT);
    748 	}
    749 
    750 	if (cnt > MAX_KIQ_REG_TRY)
    751 		goto failed_kiq_write;
    752 
    753 	return;
    754 
    755 failed_kiq_write:
    756 	pr_err("failed to write reg:%x\n", reg);
    757 }
    758