Home | History | Annotate | Line # | Download | only in amdgpu
amdgpu_irq.c revision 1.5
      1 /*	$NetBSD: amdgpu_irq.c,v 1.5 2021/12/18 23:44:58 riastradh Exp $	*/
      2 
      3 /*
      4  * Copyright 2008 Advanced Micro Devices, Inc.
      5  * Copyright 2008 Red Hat Inc.
      6  * Copyright 2009 Jerome Glisse.
      7  *
      8  * Permission is hereby granted, free of charge, to any person obtaining a
      9  * copy of this software and associated documentation files (the "Software"),
     10  * to deal in the Software without restriction, including without limitation
     11  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
     12  * and/or sell copies of the Software, and to permit persons to whom the
     13  * Software is furnished to do so, subject to the following conditions:
     14  *
     15  * The above copyright notice and this permission notice shall be included in
     16  * all copies or substantial portions of the Software.
     17  *
     18  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
     19  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
     20  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
     21  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
     22  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
     23  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
     24  * OTHER DEALINGS IN THE SOFTWARE.
     25  *
     26  * Authors: Dave Airlie
     27  *          Alex Deucher
     28  *          Jerome Glisse
     29  */
     30 
     31 /**
     32  * DOC: Interrupt Handling
     33  *
     34  * Interrupts generated within GPU hardware raise interrupt requests that are
     35  * passed to amdgpu IRQ handler which is responsible for detecting source and
     36  * type of the interrupt and dispatching matching handlers. If handling an
     37  * interrupt requires calling kernel functions that may sleep processing is
     38  * dispatched to work handlers.
     39  *
     40  * If MSI functionality is not disabled by module parameter then MSI
     41  * support will be enabled.
     42  *
     43  * For GPU interrupt sources that may be driven by another driver, IRQ domain
     44  * support is used (with mapping between virtual and hardware IRQs).
     45  */
     46 
     47 #include <sys/cdefs.h>
     48 __KERNEL_RCSID(0, "$NetBSD: amdgpu_irq.c,v 1.5 2021/12/18 23:44:58 riastradh Exp $");
     49 
     50 #include <linux/irq.h>
     51 #include <linux/pci.h>
     52 
     53 #include <drm/drm_crtc_helper.h>
     54 #include <drm/drm_irq.h>
     55 #include <drm/drm_vblank.h>
     56 #include <drm/amdgpu_drm.h>
     57 #include "amdgpu.h"
     58 #include "amdgpu_ih.h"
     59 #include "atom.h"
     60 #include "amdgpu_connectors.h"
     61 #include "amdgpu_trace.h"
     62 #include "amdgpu_amdkfd.h"
     63 #include "amdgpu_ras.h"
     64 
     65 #include <linux/pm_runtime.h>
     66 
     67 #ifdef CONFIG_DRM_AMD_DC
     68 #include "amdgpu_dm_irq.h"
     69 #endif
     70 
     71 #define AMDGPU_WAIT_IDLE_TIMEOUT 200
     72 
     73 /**
     74  * amdgpu_hotplug_work_func - work handler for display hotplug event
     75  *
     76  * @work: work struct pointer
     77  *
     78  * This is the hotplug event work handler (all ASICs).
     79  * The work gets scheduled from the IRQ handler if there
     80  * was a hotplug interrupt.  It walks through the connector table
     81  * and calls hotplug handler for each connector. After this, it sends
     82  * a DRM hotplug event to alert userspace.
     83  *
     84  * This design approach is required in order to defer hotplug event handling
     85  * from the IRQ handler to a work handler because hotplug handler has to use
     86  * mutexes which cannot be locked in an IRQ handler (since &mutex_lock may
     87  * sleep).
     88  */
     89 static void amdgpu_hotplug_work_func(struct work_struct *work)
     90 {
     91 	struct amdgpu_device *adev = container_of(work, struct amdgpu_device,
     92 						  hotplug_work);
     93 	struct drm_device *dev = adev->ddev;
     94 	struct drm_mode_config *mode_config = &dev->mode_config;
     95 	struct drm_connector *connector;
     96 	struct drm_connector_list_iter iter;
     97 
     98 	mutex_lock(&mode_config->mutex);
     99 	drm_connector_list_iter_begin(dev, &iter);
    100 	drm_for_each_connector_iter(connector, &iter)
    101 		amdgpu_connector_hotplug(connector);
    102 	drm_connector_list_iter_end(&iter);
    103 	mutex_unlock(&mode_config->mutex);
    104 	/* Just fire off a uevent and let userspace tell us what to do */
    105 	drm_helper_hpd_irq_event(dev);
    106 }
    107 
    108 /**
    109  * amdgpu_irq_disable_all - disable *all* interrupts
    110  *
    111  * @adev: amdgpu device pointer
    112  *
    113  * Disable all types of interrupts from all sources.
    114  */
    115 void amdgpu_irq_disable_all(struct amdgpu_device *adev)
    116 {
    117 	unsigned long irqflags;
    118 	unsigned i, j, k;
    119 	int r;
    120 
    121 	spin_lock_irqsave(&adev->irq.lock, irqflags);
    122 	for (i = 0; i < AMDGPU_IRQ_CLIENTID_MAX; ++i) {
    123 		if (!adev->irq.client[i].sources)
    124 			continue;
    125 
    126 		for (j = 0; j < AMDGPU_MAX_IRQ_SRC_ID; ++j) {
    127 			struct amdgpu_irq_src *src = adev->irq.client[i].sources[j];
    128 
    129 			if (!src || !src->funcs->set || !src->num_types)
    130 				continue;
    131 
    132 			for (k = 0; k < src->num_types; ++k) {
    133 				atomic_set(&src->enabled_types[k], 0);
    134 				r = src->funcs->set(adev, src, k,
    135 						    AMDGPU_IRQ_STATE_DISABLE);
    136 				if (r)
    137 					DRM_ERROR("error disabling interrupt (%d)\n",
    138 						  r);
    139 			}
    140 		}
    141 	}
    142 	spin_unlock_irqrestore(&adev->irq.lock, irqflags);
    143 }
    144 
    145 /**
    146  * amdgpu_irq_handler - IRQ handler
    147  *
    148  * @irq: IRQ number (unused)
    149  * @arg: pointer to DRM device
    150  *
    151  * IRQ handler for amdgpu driver (all ASICs).
    152  *
    153  * Returns:
    154  * result of handling the IRQ, as defined by &irqreturn_t
    155  */
    156 irqreturn_t amdgpu_irq_handler(DRM_IRQ_ARGS)
    157 {
    158 	struct drm_device *dev = (struct drm_device *) arg;
    159 	struct amdgpu_device *adev = dev->dev_private;
    160 	irqreturn_t ret;
    161 
    162 	ret = amdgpu_ih_process(adev, &adev->irq.ih);
    163 	if (ret == IRQ_HANDLED)
    164 		pm_runtime_mark_last_busy(dev->dev);
    165 
    166 	/* For the hardware that cannot enable bif ring for both ras_controller_irq
    167          * and ras_err_evnet_athub_irq ih cookies, the driver has to poll status
    168 	 * register to check whether the interrupt is triggered or not, and properly
    169 	 * ack the interrupt if it is there
    170 	 */
    171 	if (amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__PCIE_BIF)) {
    172 		if (adev->nbio.funcs &&
    173 		    adev->nbio.funcs->handle_ras_controller_intr_no_bifring)
    174 			adev->nbio.funcs->handle_ras_controller_intr_no_bifring(adev);
    175 
    176 		if (adev->nbio.funcs &&
    177 		    adev->nbio.funcs->handle_ras_err_event_athub_intr_no_bifring)
    178 			adev->nbio.funcs->handle_ras_err_event_athub_intr_no_bifring(adev);
    179 	}
    180 
    181 	return ret;
    182 }
    183 
    184 /**
    185  * amdgpu_irq_handle_ih1 - kick of processing for IH1
    186  *
    187  * @work: work structure in struct amdgpu_irq
    188  *
    189  * Kick of processing IH ring 1.
    190  */
    191 static void amdgpu_irq_handle_ih1(struct work_struct *work)
    192 {
    193 	struct amdgpu_device *adev = container_of(work, struct amdgpu_device,
    194 						  irq.ih1_work);
    195 
    196 	amdgpu_ih_process(adev, &adev->irq.ih1);
    197 }
    198 
    199 /**
    200  * amdgpu_irq_handle_ih2 - kick of processing for IH2
    201  *
    202  * @work: work structure in struct amdgpu_irq
    203  *
    204  * Kick of processing IH ring 2.
    205  */
    206 static void amdgpu_irq_handle_ih2(struct work_struct *work)
    207 {
    208 	struct amdgpu_device *adev = container_of(work, struct amdgpu_device,
    209 						  irq.ih2_work);
    210 
    211 	amdgpu_ih_process(adev, &adev->irq.ih2);
    212 }
    213 
    214 /**
    215  * amdgpu_msi_ok - check whether MSI functionality is enabled
    216  *
    217  * @adev: amdgpu device pointer (unused)
    218  *
    219  * Checks whether MSI functionality has been disabled via module parameter
    220  * (all ASICs).
    221  *
    222  * Returns:
    223  * *true* if MSIs are allowed to be enabled or *false* otherwise
    224  */
    225 static bool amdgpu_msi_ok(struct amdgpu_device *adev)
    226 {
    227 	if (amdgpu_msi == 1)
    228 		return true;
    229 	else if (amdgpu_msi == 0)
    230 		return false;
    231 
    232 	return true;
    233 }
    234 
    235 /**
    236  * amdgpu_irq_init - initialize interrupt handling
    237  *
    238  * @adev: amdgpu device pointer
    239  *
    240  * Sets up work functions for hotplug and reset interrupts, enables MSI
    241  * functionality, initializes vblank, hotplug and reset interrupt handling.
    242  *
    243  * Returns:
    244  * 0 on success or error code on failure
    245  */
    246 int amdgpu_irq_init(struct amdgpu_device *adev)
    247 {
    248 	int r = 0;
    249 
    250 	spin_lock_init(&adev->irq.lock);
    251 
    252 	/* Enable MSI if not disabled by module parameter */
    253 	adev->irq.msi_enabled = false;
    254 
    255 	if (amdgpu_msi_ok(adev)) {
    256 		int nvec = pci_msix_vec_count(adev->pdev);
    257 		unsigned int flags;
    258 
    259 		if (nvec <= 0) {
    260 			flags = PCI_IRQ_MSI;
    261 		} else {
    262 			flags = PCI_IRQ_MSI | PCI_IRQ_MSIX;
    263 		}
    264 		/* we only need one vector */
    265 		nvec = pci_alloc_irq_vectors(adev->pdev, 1, 1, flags);
    266 		if (nvec > 0) {
    267 			adev->irq.msi_enabled = true;
    268 			dev_dbg(adev->dev, "amdgpu: using MSI/MSI-X.\n");
    269 		}
    270 	}
    271 
    272 	if (!amdgpu_device_has_dc_support(adev)) {
    273 		if (!adev->enable_virtual_display)
    274 			/* Disable vblank IRQs aggressively for power-saving */
    275 			/* XXX: can this be enabled for DC? */
    276 			adev->ddev->vblank_disable_immediate = true;
    277 
    278 		r = drm_vblank_init(adev->ddev, adev->mode_info.num_crtc);
    279 		if (r)
    280 			return r;
    281 
    282 		/* Pre-DCE11 */
    283 		INIT_WORK(&adev->hotplug_work,
    284 				amdgpu_hotplug_work_func);
    285 	}
    286 
    287 	INIT_WORK(&adev->irq.ih1_work, amdgpu_irq_handle_ih1);
    288 	INIT_WORK(&adev->irq.ih2_work, amdgpu_irq_handle_ih2);
    289 
    290 	adev->irq.installed = true;
    291 #ifdef __NetBSD__	/* XXX post-merge address comment below */
    292 	r = drm_irq_install(adev->ddev);
    293 #else
    294 	/* Use vector 0 for MSI-X */
    295 	r = drm_irq_install(adev->ddev, pci_irq_vector(adev->pdev, 0));
    296 #endif
    297 	if (r) {
    298 		adev->irq.installed = false;
    299 		if (!amdgpu_device_has_dc_support(adev))
    300 			flush_work(&adev->hotplug_work);
    301 		return r;
    302 	}
    303 	adev->ddev->max_vblank_count = 0x00ffffff;
    304 
    305 	DRM_DEBUG("amdgpu: irq initialized.\n");
    306 	return 0;
    307 }
    308 
    309 /**
    310  * amdgpu_irq_fini - shut down interrupt handling
    311  *
    312  * @adev: amdgpu device pointer
    313  *
    314  * Tears down work functions for hotplug and reset interrupts, disables MSI
    315  * functionality, shuts down vblank, hotplug and reset interrupt handling,
    316  * turns off interrupts from all sources (all ASICs).
    317  */
    318 void amdgpu_irq_fini(struct amdgpu_device *adev)
    319 {
    320 	unsigned i, j;
    321 
    322 	if (adev->irq.installed) {
    323 		drm_irq_uninstall(adev->ddev);
    324 		adev->irq.installed = false;
    325 		if (adev->irq.msi_enabled)
    326 			pci_free_irq_vectors(adev->pdev);
    327 		if (!amdgpu_device_has_dc_support(adev))
    328 			flush_work(&adev->hotplug_work);
    329 	}
    330 
    331 	for (i = 0; i < AMDGPU_IRQ_CLIENTID_MAX; ++i) {
    332 		if (!adev->irq.client[i].sources)
    333 			continue;
    334 
    335 		for (j = 0; j < AMDGPU_MAX_IRQ_SRC_ID; ++j) {
    336 			struct amdgpu_irq_src *src = adev->irq.client[i].sources[j];
    337 
    338 			if (!src)
    339 				continue;
    340 
    341 			kfree(src->enabled_types);
    342 			src->enabled_types = NULL;
    343 			if (src->data) {
    344 				kfree(src->data);
    345 				kfree(src);
    346 				adev->irq.client[i].sources[j] = NULL;
    347 			}
    348 		}
    349 		kfree(adev->irq.client[i].sources);
    350 		adev->irq.client[i].sources = NULL;
    351 	}
    352 }
    353 
    354 /**
    355  * amdgpu_irq_add_id - register IRQ source
    356  *
    357  * @adev: amdgpu device pointer
    358  * @client_id: client id
    359  * @src_id: source id
    360  * @source: IRQ source pointer
    361  *
    362  * Registers IRQ source on a client.
    363  *
    364  * Returns:
    365  * 0 on success or error code otherwise
    366  */
    367 int amdgpu_irq_add_id(struct amdgpu_device *adev,
    368 		      unsigned client_id, unsigned src_id,
    369 		      struct amdgpu_irq_src *source)
    370 {
    371 	if (client_id >= AMDGPU_IRQ_CLIENTID_MAX)
    372 		return -EINVAL;
    373 
    374 	if (src_id >= AMDGPU_MAX_IRQ_SRC_ID)
    375 		return -EINVAL;
    376 
    377 	if (!source->funcs)
    378 		return -EINVAL;
    379 
    380 	if (!adev->irq.client[client_id].sources) {
    381 		adev->irq.client[client_id].sources =
    382 			kcalloc(AMDGPU_MAX_IRQ_SRC_ID,
    383 				sizeof(struct amdgpu_irq_src *),
    384 				GFP_KERNEL);
    385 		if (!adev->irq.client[client_id].sources)
    386 			return -ENOMEM;
    387 	}
    388 
    389 	if (adev->irq.client[client_id].sources[src_id] != NULL)
    390 		return -EINVAL;
    391 
    392 	if (source->num_types && !source->enabled_types) {
    393 		atomic_t *types;
    394 
    395 		types = kcalloc(source->num_types, sizeof(atomic_t),
    396 				GFP_KERNEL);
    397 		if (!types)
    398 			return -ENOMEM;
    399 
    400 		source->enabled_types = types;
    401 	}
    402 
    403 	adev->irq.client[client_id].sources[src_id] = source;
    404 	return 0;
    405 }
    406 
    407 /**
    408  * amdgpu_irq_dispatch - dispatch IRQ to IP blocks
    409  *
    410  * @adev: amdgpu device pointer
    411  * @ih: interrupt ring instance
    412  *
    413  * Dispatches IRQ to IP blocks.
    414  */
    415 void amdgpu_irq_dispatch(struct amdgpu_device *adev,
    416 			 struct amdgpu_ih_ring *ih)
    417 {
    418 	u32 ring_index = ih->rptr >> 2;
    419 	struct amdgpu_iv_entry entry;
    420 	unsigned client_id, src_id;
    421 	struct amdgpu_irq_src *src;
    422 	bool handled = false;
    423 	int r;
    424 
    425 	entry.iv_entry = (const uint32_t *)&ih->ring[ring_index];
    426 	amdgpu_ih_decode_iv(adev, &entry);
    427 
    428 	trace_amdgpu_iv(ih - &adev->irq.ih, &entry);
    429 
    430 	client_id = entry.client_id;
    431 	src_id = entry.src_id;
    432 
    433 	if (client_id >= AMDGPU_IRQ_CLIENTID_MAX) {
    434 		DRM_DEBUG("Invalid client_id in IV: %d\n", client_id);
    435 
    436 	} else	if (src_id >= AMDGPU_MAX_IRQ_SRC_ID) {
    437 		DRM_DEBUG("Invalid src_id in IV: %d\n", src_id);
    438 
    439 	} else if (adev->irq.virq[src_id]) {
    440 		generic_handle_irq(irq_find_mapping(adev->irq.domain, src_id));
    441 
    442 	} else if (!adev->irq.client[client_id].sources) {
    443 		DRM_DEBUG("Unregistered interrupt client_id: %d src_id: %d\n",
    444 			  client_id, src_id);
    445 
    446 	} else if ((src = adev->irq.client[client_id].sources[src_id])) {
    447 		r = src->funcs->process(adev, src, &entry);
    448 		if (r < 0)
    449 			DRM_ERROR("error processing interrupt (%d)\n", r);
    450 		else if (r)
    451 			handled = true;
    452 
    453 	} else {
    454 		DRM_DEBUG("Unhandled interrupt src_id: %d\n", src_id);
    455 	}
    456 
    457 	/* Send it to amdkfd as well if it isn't already handled */
    458 	if (!handled)
    459 		amdgpu_amdkfd_interrupt(adev, entry.iv_entry);
    460 }
    461 
    462 /**
    463  * amdgpu_irq_update - update hardware interrupt state
    464  *
    465  * @adev: amdgpu device pointer
    466  * @src: interrupt source pointer
    467  * @type: type of interrupt
    468  *
    469  * Updates interrupt state for the specific source (all ASICs).
    470  */
    471 int amdgpu_irq_update(struct amdgpu_device *adev,
    472 			     struct amdgpu_irq_src *src, unsigned type)
    473 {
    474 	unsigned long irqflags;
    475 	enum amdgpu_interrupt_state state;
    476 	int r;
    477 
    478 	spin_lock_irqsave(&adev->irq.lock, irqflags);
    479 
    480 	/* We need to determine after taking the lock, otherwise
    481 	   we might disable just enabled interrupts again */
    482 	if (amdgpu_irq_enabled(adev, src, type))
    483 		state = AMDGPU_IRQ_STATE_ENABLE;
    484 	else
    485 		state = AMDGPU_IRQ_STATE_DISABLE;
    486 
    487 	r = src->funcs->set(adev, src, type, state);
    488 	spin_unlock_irqrestore(&adev->irq.lock, irqflags);
    489 	return r;
    490 }
    491 
    492 /**
    493  * amdgpu_irq_gpu_reset_resume_helper - update interrupt states on all sources
    494  *
    495  * @adev: amdgpu device pointer
    496  *
    497  * Updates state of all types of interrupts on all sources on resume after
    498  * reset.
    499  */
    500 void amdgpu_irq_gpu_reset_resume_helper(struct amdgpu_device *adev)
    501 {
    502 	int i, j, k;
    503 
    504 	for (i = 0; i < AMDGPU_IRQ_CLIENTID_MAX; ++i) {
    505 		if (!adev->irq.client[i].sources)
    506 			continue;
    507 
    508 		for (j = 0; j < AMDGPU_MAX_IRQ_SRC_ID; ++j) {
    509 			struct amdgpu_irq_src *src = adev->irq.client[i].sources[j];
    510 
    511 			if (!src)
    512 				continue;
    513 			for (k = 0; k < src->num_types; k++)
    514 				amdgpu_irq_update(adev, src, k);
    515 		}
    516 	}
    517 }
    518 
    519 /**
    520  * amdgpu_irq_get - enable interrupt
    521  *
    522  * @adev: amdgpu device pointer
    523  * @src: interrupt source pointer
    524  * @type: type of interrupt
    525  *
    526  * Enables specified type of interrupt on the specified source (all ASICs).
    527  *
    528  * Returns:
    529  * 0 on success or error code otherwise
    530  */
    531 int amdgpu_irq_get(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
    532 		   unsigned type)
    533 {
    534 	if (!adev->ddev->irq_enabled)
    535 		return -ENOENT;
    536 
    537 	if (type >= src->num_types)
    538 		return -EINVAL;
    539 
    540 	if (!src->enabled_types || !src->funcs->set)
    541 		return -EINVAL;
    542 
    543 	if (atomic_inc_return(&src->enabled_types[type]) == 1)
    544 		return amdgpu_irq_update(adev, src, type);
    545 
    546 	return 0;
    547 }
    548 
    549 /**
    550  * amdgpu_irq_put - disable interrupt
    551  *
    552  * @adev: amdgpu device pointer
    553  * @src: interrupt source pointer
    554  * @type: type of interrupt
    555  *
    556  * Enables specified type of interrupt on the specified source (all ASICs).
    557  *
    558  * Returns:
    559  * 0 on success or error code otherwise
    560  */
    561 int amdgpu_irq_put(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
    562 		   unsigned type)
    563 {
    564 	if (!adev->ddev->irq_enabled)
    565 		return -ENOENT;
    566 
    567 	if (type >= src->num_types)
    568 		return -EINVAL;
    569 
    570 	if (!src->enabled_types || !src->funcs->set)
    571 		return -EINVAL;
    572 
    573 	if (atomic_dec_and_test(&src->enabled_types[type]))
    574 		return amdgpu_irq_update(adev, src, type);
    575 
    576 	return 0;
    577 }
    578 
    579 /**
    580  * amdgpu_irq_enabled - check whether interrupt is enabled or not
    581  *
    582  * @adev: amdgpu device pointer
    583  * @src: interrupt source pointer
    584  * @type: type of interrupt
    585  *
    586  * Checks whether the given type of interrupt is enabled on the given source.
    587  *
    588  * Returns:
    589  * *true* if interrupt is enabled, *false* if interrupt is disabled or on
    590  * invalid parameters
    591  */
    592 bool amdgpu_irq_enabled(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
    593 			unsigned type)
    594 {
    595 	if (!adev->ddev->irq_enabled)
    596 		return false;
    597 
    598 	if (type >= src->num_types)
    599 		return false;
    600 
    601 	if (!src->enabled_types || !src->funcs->set)
    602 		return false;
    603 
    604 	return !!atomic_read(&src->enabled_types[type]);
    605 }
    606 
    607 /* XXX: Generic IRQ handling */
    608 static void amdgpu_irq_mask(struct irq_data *irqd)
    609 {
    610 	/* XXX */
    611 }
    612 
    613 static void amdgpu_irq_unmask(struct irq_data *irqd)
    614 {
    615 	/* XXX */
    616 }
    617 
    618 /* amdgpu hardware interrupt chip descriptor */
    619 static struct irq_chip amdgpu_irq_chip = {
    620 	.name = "amdgpu-ih",
    621 	.irq_mask = amdgpu_irq_mask,
    622 	.irq_unmask = amdgpu_irq_unmask,
    623 };
    624 
    625 /**
    626  * amdgpu_irqdomain_map - create mapping between virtual and hardware IRQ numbers
    627  *
    628  * @d: amdgpu IRQ domain pointer (unused)
    629  * @irq: virtual IRQ number
    630  * @hwirq: hardware irq number
    631  *
    632  * Current implementation assigns simple interrupt handler to the given virtual
    633  * IRQ.
    634  *
    635  * Returns:
    636  * 0 on success or error code otherwise
    637  */
    638 static int amdgpu_irqdomain_map(struct irq_domain *d,
    639 				unsigned int irq, irq_hw_number_t hwirq)
    640 {
    641 	if (hwirq >= AMDGPU_MAX_IRQ_SRC_ID)
    642 		return -EPERM;
    643 
    644 	irq_set_chip_and_handler(irq,
    645 				 &amdgpu_irq_chip, handle_simple_irq);
    646 	return 0;
    647 }
    648 
    649 /* Implementation of methods for amdgpu IRQ domain */
    650 static const struct irq_domain_ops amdgpu_hw_irqdomain_ops = {
    651 	.map = amdgpu_irqdomain_map,
    652 };
    653 
    654 /**
    655  * amdgpu_irq_add_domain - create a linear IRQ domain
    656  *
    657  * @adev: amdgpu device pointer
    658  *
    659  * Creates an IRQ domain for GPU interrupt sources
    660  * that may be driven by another driver (e.g., ACP).
    661  *
    662  * Returns:
    663  * 0 on success or error code otherwise
    664  */
    665 int amdgpu_irq_add_domain(struct amdgpu_device *adev)
    666 {
    667 	adev->irq.domain = irq_domain_add_linear(NULL, AMDGPU_MAX_IRQ_SRC_ID,
    668 						 &amdgpu_hw_irqdomain_ops, adev);
    669 	if (!adev->irq.domain) {
    670 		DRM_ERROR("GPU irq add domain failed\n");
    671 		return -ENODEV;
    672 	}
    673 
    674 	return 0;
    675 }
    676 
    677 /**
    678  * amdgpu_irq_remove_domain - remove the IRQ domain
    679  *
    680  * @adev: amdgpu device pointer
    681  *
    682  * Removes the IRQ domain for GPU interrupt sources
    683  * that may be driven by another driver (e.g., ACP).
    684  */
    685 void amdgpu_irq_remove_domain(struct amdgpu_device *adev)
    686 {
    687 	if (adev->irq.domain) {
    688 		irq_domain_remove(adev->irq.domain);
    689 		adev->irq.domain = NULL;
    690 	}
    691 }
    692 
    693 /**
    694  * amdgpu_irq_create_mapping - create mapping between domain Linux IRQs
    695  *
    696  * @adev: amdgpu device pointer
    697  * @src_id: IH source id
    698  *
    699  * Creates mapping between a domain IRQ (GPU IH src id) and a Linux IRQ
    700  * Use this for components that generate a GPU interrupt, but are driven
    701  * by a different driver (e.g., ACP).
    702  *
    703  * Returns:
    704  * Linux IRQ
    705  */
    706 unsigned amdgpu_irq_create_mapping(struct amdgpu_device *adev, unsigned src_id)
    707 {
    708 	adev->irq.virq[src_id] = irq_create_mapping(adev->irq.domain, src_id);
    709 
    710 	return adev->irq.virq[src_id];
    711 }
    712