Home | History | Annotate | Line # | Download | only in amdgpu
      1  1.5  riastrad /*	$NetBSD: amdgpu_irq.h,v 1.5 2021/12/19 10:20:17 riastradh Exp $	*/
      2  1.1  riastrad 
      3  1.1  riastrad /*
      4  1.1  riastrad  * Copyright 2014 Advanced Micro Devices, Inc.
      5  1.1  riastrad  *
      6  1.1  riastrad  * Permission is hereby granted, free of charge, to any person obtaining a
      7  1.1  riastrad  * copy of this software and associated documentation files (the "Software"),
      8  1.1  riastrad  * to deal in the Software without restriction, including without limitation
      9  1.1  riastrad  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
     10  1.1  riastrad  * and/or sell copies of the Software, and to permit persons to whom the
     11  1.1  riastrad  * Software is furnished to do so, subject to the following conditions:
     12  1.1  riastrad  *
     13  1.1  riastrad  * The above copyright notice and this permission notice shall be included in
     14  1.1  riastrad  * all copies or substantial portions of the Software.
     15  1.1  riastrad  *
     16  1.1  riastrad  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
     17  1.1  riastrad  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
     18  1.1  riastrad  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
     19  1.1  riastrad  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
     20  1.1  riastrad  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
     21  1.1  riastrad  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
     22  1.1  riastrad  * OTHER DEALINGS IN THE SOFTWARE.
     23  1.1  riastrad  *
     24  1.1  riastrad  */
     25  1.1  riastrad 
     26  1.1  riastrad #ifndef __AMDGPU_IRQ_H__
     27  1.1  riastrad #define __AMDGPU_IRQ_H__
     28  1.1  riastrad 
     29  1.4  riastrad #include <linux/irqdomain.h>
     30  1.4  riastrad #include "soc15_ih_clientid.h"
     31  1.1  riastrad #include "amdgpu_ih.h"
     32  1.1  riastrad 
     33  1.4  riastrad #define AMDGPU_MAX_IRQ_SRC_ID		0x100
     34  1.4  riastrad #define AMDGPU_MAX_IRQ_CLIENT_ID	0x100
     35  1.4  riastrad 
     36  1.4  riastrad #define AMDGPU_IRQ_CLIENTID_LEGACY	0
     37  1.4  riastrad #define AMDGPU_IRQ_CLIENTID_MAX		SOC15_IH_CLIENTID_MAX
     38  1.4  riastrad 
     39  1.4  riastrad #define AMDGPU_IRQ_SRC_DATA_MAX_SIZE_DW	4
     40  1.1  riastrad 
     41  1.1  riastrad struct amdgpu_device;
     42  1.1  riastrad 
     43  1.1  riastrad enum amdgpu_interrupt_state {
     44  1.1  riastrad 	AMDGPU_IRQ_STATE_DISABLE,
     45  1.1  riastrad 	AMDGPU_IRQ_STATE_ENABLE,
     46  1.1  riastrad };
     47  1.1  riastrad 
     48  1.4  riastrad struct amdgpu_iv_entry {
     49  1.4  riastrad 	unsigned client_id;
     50  1.4  riastrad 	unsigned src_id;
     51  1.4  riastrad 	unsigned ring_id;
     52  1.4  riastrad 	unsigned vmid;
     53  1.4  riastrad 	unsigned vmid_src;
     54  1.4  riastrad 	uint64_t timestamp;
     55  1.4  riastrad 	unsigned timestamp_src;
     56  1.4  riastrad 	unsigned pasid;
     57  1.4  riastrad 	unsigned pasid_src;
     58  1.4  riastrad 	unsigned src_data[AMDGPU_IRQ_SRC_DATA_MAX_SIZE_DW];
     59  1.4  riastrad 	const uint32_t *iv_entry;
     60  1.4  riastrad };
     61  1.4  riastrad 
     62  1.1  riastrad struct amdgpu_irq_src {
     63  1.1  riastrad 	unsigned				num_types;
     64  1.1  riastrad 	atomic_t				*enabled_types;
     65  1.1  riastrad 	const struct amdgpu_irq_src_funcs	*funcs;
     66  1.1  riastrad 	void *data;
     67  1.1  riastrad };
     68  1.1  riastrad 
     69  1.4  riastrad struct amdgpu_irq_client {
     70  1.4  riastrad 	struct amdgpu_irq_src **sources;
     71  1.4  riastrad };
     72  1.4  riastrad 
     73  1.1  riastrad /* provided by interrupt generating IP blocks */
     74  1.1  riastrad struct amdgpu_irq_src_funcs {
     75  1.1  riastrad 	int (*set)(struct amdgpu_device *adev, struct amdgpu_irq_src *source,
     76  1.1  riastrad 		   unsigned type, enum amdgpu_interrupt_state state);
     77  1.1  riastrad 
     78  1.1  riastrad 	int (*process)(struct amdgpu_device *adev,
     79  1.1  riastrad 		       struct amdgpu_irq_src *source,
     80  1.1  riastrad 		       struct amdgpu_iv_entry *entry);
     81  1.1  riastrad };
     82  1.1  riastrad 
     83  1.1  riastrad struct amdgpu_irq {
     84  1.1  riastrad 	bool				installed;
     85  1.1  riastrad 	spinlock_t			lock;
     86  1.1  riastrad 	/* interrupt sources */
     87  1.4  riastrad 	struct amdgpu_irq_client	client[AMDGPU_IRQ_CLIENTID_MAX];
     88  1.1  riastrad 
     89  1.1  riastrad 	/* status, etc. */
     90  1.1  riastrad 	bool				msi_enabled; /* msi enabled */
     91  1.1  riastrad 
     92  1.4  riastrad 	/* interrupt rings */
     93  1.4  riastrad 	struct amdgpu_ih_ring		ih, ih1, ih2;
     94  1.4  riastrad 	const struct amdgpu_ih_funcs    *ih_funcs;
     95  1.4  riastrad 	struct work_struct		ih1_work, ih2_work;
     96  1.4  riastrad 	struct amdgpu_irq_src		self_irq;
     97  1.4  riastrad 
     98  1.4  riastrad 	/* gen irq stuff */
     99  1.4  riastrad 	struct irq_domain		*domain; /* GPU irq controller domain */
    100  1.4  riastrad 	unsigned			virq[AMDGPU_MAX_IRQ_SRC_ID];
    101  1.4  riastrad 	uint32_t                        srbm_soft_reset;
    102  1.1  riastrad };
    103  1.1  riastrad 
    104  1.4  riastrad void amdgpu_irq_disable_all(struct amdgpu_device *adev);
    105  1.5  riastrad irqreturn_t amdgpu_irq_handler(DRM_IRQ_ARGS);
    106  1.1  riastrad 
    107  1.1  riastrad int amdgpu_irq_init(struct amdgpu_device *adev);
    108  1.1  riastrad void amdgpu_irq_fini(struct amdgpu_device *adev);
    109  1.4  riastrad int amdgpu_irq_add_id(struct amdgpu_device *adev,
    110  1.4  riastrad 		      unsigned client_id, unsigned src_id,
    111  1.1  riastrad 		      struct amdgpu_irq_src *source);
    112  1.1  riastrad void amdgpu_irq_dispatch(struct amdgpu_device *adev,
    113  1.4  riastrad 			 struct amdgpu_ih_ring *ih);
    114  1.1  riastrad int amdgpu_irq_update(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
    115  1.1  riastrad 		      unsigned type);
    116  1.1  riastrad int amdgpu_irq_get(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
    117  1.1  riastrad 		   unsigned type);
    118  1.1  riastrad int amdgpu_irq_put(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
    119  1.1  riastrad 		   unsigned type);
    120  1.1  riastrad bool amdgpu_irq_enabled(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
    121  1.1  riastrad 			unsigned type);
    122  1.4  riastrad void amdgpu_irq_gpu_reset_resume_helper(struct amdgpu_device *adev);
    123  1.4  riastrad 
    124  1.4  riastrad int amdgpu_irq_add_domain(struct amdgpu_device *adev);
    125  1.4  riastrad void amdgpu_irq_remove_domain(struct amdgpu_device *adev);
    126  1.4  riastrad unsigned amdgpu_irq_create_mapping(struct amdgpu_device *adev, unsigned src_id);
    127  1.1  riastrad 
    128  1.1  riastrad #endif
    129